blob: e37ee39ae609e4116f3ef68d5818809309b85a8a [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
Jani Nikula9c79ede2019-05-06 12:52:48 +030030
Thierry Reding10a85122012-11-21 15:31:35 +010031#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080032#include <linux/i2c.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030033#include <linux/kernel.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030035#include <linux/slab.h>
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +010036#include <linux/vga_switcheroo.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030037
38#include <drm/drm_displayid.h>
39#include <drm/drm_drv.h>
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_edid.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020041#include <drm/drm_encoder.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030042#include <drm/drm_print.h>
Shashank Sharma62c58af2017-03-13 16:54:02 +053043#include <drm/drm_scdc_helper.h>
Dave Airlief453ba02008-11-07 14:05:41 -080044
Takashi Iwai969218f2017-01-17 17:43:29 +010045#include "drm_crtc_internal.h"
46
Adam Jackson13931572010-08-03 14:38:19 -040047#define version_greater(edid, maj, min) \
48 (((edid)->version > (maj)) || \
49 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080050
Adam Jacksond1ff6402010-03-29 21:43:26 +000051#define EDID_EST_TIMINGS 16
52#define EDID_STD_TIMINGS 8
53#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080054
55/*
56 * EDID blocks out in the wild have a variety of bugs, try to collect
57 * them here (note that userspace may work around broken monitors first,
58 * but fixes should make their way here so that the kernel "just works"
59 * on as many displays as possible).
60 */
61
62/* First detailed mode wrong, use largest 60Hz mode */
63#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
64/* Reported 135MHz pixel clock is too high, needs adjustment */
65#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
66/* Prefer the largest mode at 75 Hz */
67#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
68/* Detail timing is in cm not mm */
69#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
70/* Detailed timing descriptors have bogus size values, so just take the
71 * maximum size and use that.
72 */
73#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
Dave Airlief453ba02008-11-07 14:05:41 -080074/* use +hsync +vsync for detailed mode */
75#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040076/* Force reduced-blanking timings for detailed modes */
77#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010078/* Force 8bpc */
79#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Mario Kleinerbc5b9642014-05-23 21:40:55 +020080/* Force 12bpc */
81#define EDID_QUIRK_FORCE_12BPC (1 << 9)
Mario Kleinere10aec62016-07-06 12:05:44 +020082/* Force 6bpc */
83#define EDID_QUIRK_FORCE_6BPC (1 << 10)
Mario Kleinere345da82017-04-21 17:05:08 +020084/* Force 10bpc */
85#define EDID_QUIRK_FORCE_10BPC (1 << 11)
Dave Airlie66660d42017-10-16 05:08:09 +010086/* Non desktop display (i.e. HMD) */
87#define EDID_QUIRK_NON_DESKTOP (1 << 12)
Alex Deucher3c537882010-02-05 04:21:19 -050088
Adam Jackson13931572010-08-03 14:38:19 -040089struct detailed_mode_closure {
90 struct drm_connector *connector;
91 struct edid *edid;
92 bool preferred;
93 u32 quirks;
94 int modes;
95};
Dave Airlief453ba02008-11-07 14:05:41 -080096
Zhao Yakui5c612592009-06-22 13:17:10 +080097#define LEVEL_DMT 0
98#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000099#define LEVEL_GTF2 2
100#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +0800101
Jani Nikula23c4cfb2016-12-28 13:06:26 +0200102static const struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -0500103 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -0800104 int product_id;
105 u32 quirks;
106} edid_quirk_list[] = {
107 /* Acer AL1706 */
108 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
109 /* Acer F51 */
110 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800111
Mario Kleinere10aec62016-07-06 12:05:44 +0200112 /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
113 { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
114
Kai-Heng Feng0711a432018-10-02 23:29:11 +0800115 /* BOE model on HP Pavilion 15-n233sl reports 8 bpc, but is a 6 bpc panel */
116 { "BOE", 0x78b, EDID_QUIRK_FORCE_6BPC },
117
Kai-Heng Feng06998a752018-02-18 16:53:59 +0800118 /* CPT panel of Asus UX303LA reports 8 bpc, but is a 6 bpc panel */
119 { "CPT", 0x17df, EDID_QUIRK_FORCE_6BPC },
120
Kai-Heng Feng25da7502018-08-23 05:53:32 +0000121 /* SDC panel of Lenovo B50-80 reports 8 bpc, but is a 6 bpc panel */
122 { "SDC", 0x3652, EDID_QUIRK_FORCE_6BPC },
123
Lee, Shawn C922dcef2018-10-28 22:49:33 -0700124 /* BOE model 0x0771 reports 8 bpc, but is a 6 bpc panel */
125 { "BOE", 0x0771, EDID_QUIRK_FORCE_6BPC },
126
Dave Airlief453ba02008-11-07 14:05:41 -0800127 /* Belinea 10 15 55 */
128 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
129 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
130
131 /* Envision Peripherals, Inc. EN-7100e */
132 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000133 /* Envision EN2028 */
134 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800135
136 /* Funai Electronics PM36B */
137 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
138 EDID_QUIRK_DETAILED_IN_CM },
139
Mario Kleinere345da82017-04-21 17:05:08 +0200140 /* LGD panel of HP zBook 17 G2, eDP 10 bpc, but reports unknown bpc */
141 { "LGD", 764, EDID_QUIRK_FORCE_10BPC },
142
Dave Airlief453ba02008-11-07 14:05:41 -0800143 /* LG Philips LCD LP154W01-A5 */
144 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
145 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
146
Dave Airlief453ba02008-11-07 14:05:41 -0800147 /* Samsung SyncMaster 205BW. Note: irony */
148 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
149 /* Samsung SyncMaster 22[5-6]BW */
150 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
151 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400152
Mario Kleinerbc5b9642014-05-23 21:40:55 +0200153 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
154 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
155
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400156 /* ViewSonic VA2026w */
157 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400158
159 /* Medion MD 30217 PG */
160 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100161
Kai-Heng Feng11bcf5f2019-04-02 11:30:37 +0800162 /* Lenovo G50 */
163 { "SDC", 18514, EDID_QUIRK_FORCE_6BPC },
164
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100165 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
166 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Tomeu Vizoso36fc5792017-02-20 16:25:45 +0100167
168 /* Rotel RSX-1058 forwards sink's EDID but only does HDMI 1.1*/
169 { "ETR", 13896, EDID_QUIRK_FORCE_8BPC },
Dave Airlieacb1d8e2017-10-16 05:26:19 +0100170
Andres Rodriguez30d62d42019-05-02 15:31:57 -0400171 /* Valve Index Headset */
172 { "VLV", 0x91a8, EDID_QUIRK_NON_DESKTOP },
173 { "VLV", 0x91b0, EDID_QUIRK_NON_DESKTOP },
174 { "VLV", 0x91b1, EDID_QUIRK_NON_DESKTOP },
175 { "VLV", 0x91b2, EDID_QUIRK_NON_DESKTOP },
176 { "VLV", 0x91b3, EDID_QUIRK_NON_DESKTOP },
177 { "VLV", 0x91b4, EDID_QUIRK_NON_DESKTOP },
178 { "VLV", 0x91b5, EDID_QUIRK_NON_DESKTOP },
179 { "VLV", 0x91b6, EDID_QUIRK_NON_DESKTOP },
180 { "VLV", 0x91b7, EDID_QUIRK_NON_DESKTOP },
181 { "VLV", 0x91b8, EDID_QUIRK_NON_DESKTOP },
182 { "VLV", 0x91b9, EDID_QUIRK_NON_DESKTOP },
183 { "VLV", 0x91ba, EDID_QUIRK_NON_DESKTOP },
184 { "VLV", 0x91bb, EDID_QUIRK_NON_DESKTOP },
185 { "VLV", 0x91bc, EDID_QUIRK_NON_DESKTOP },
186 { "VLV", 0x91bd, EDID_QUIRK_NON_DESKTOP },
187 { "VLV", 0x91be, EDID_QUIRK_NON_DESKTOP },
188 { "VLV", 0x91bf, EDID_QUIRK_NON_DESKTOP },
189
Lubosz Sarnecki69313172018-05-29 13:52:15 +0200190 /* HTC Vive and Vive Pro VR Headsets */
Dave Airlieacb1d8e2017-10-16 05:26:19 +0100191 { "HVR", 0xaa01, EDID_QUIRK_NON_DESKTOP },
Lubosz Sarnecki69313172018-05-29 13:52:15 +0200192 { "HVR", 0xaa02, EDID_QUIRK_NON_DESKTOP },
Philipp Zabelb3b12ea2018-02-19 18:59:36 +0100193
Jan Schmidt5a3f6102020-05-08 04:06:28 +1000194 /* Oculus Rift DK1, DK2, CV1 and Rift S VR Headsets */
Philipp Zabelb3b12ea2018-02-19 18:59:36 +0100195 { "OVR", 0x0001, EDID_QUIRK_NON_DESKTOP },
196 { "OVR", 0x0003, EDID_QUIRK_NON_DESKTOP },
197 { "OVR", 0x0004, EDID_QUIRK_NON_DESKTOP },
Jan Schmidt5a3f6102020-05-08 04:06:28 +1000198 { "OVR", 0x0012, EDID_QUIRK_NON_DESKTOP },
Philipp Zabel90eda8f2018-02-19 18:59:37 +0100199
200 /* Windows Mixed Reality Headsets */
201 { "ACR", 0x7fce, EDID_QUIRK_NON_DESKTOP },
202 { "HPN", 0x3515, EDID_QUIRK_NON_DESKTOP },
203 { "LEN", 0x0408, EDID_QUIRK_NON_DESKTOP },
204 { "LEN", 0xb800, EDID_QUIRK_NON_DESKTOP },
205 { "FUJ", 0x1970, EDID_QUIRK_NON_DESKTOP },
206 { "DEL", 0x7fce, EDID_QUIRK_NON_DESKTOP },
207 { "SEC", 0x144a, EDID_QUIRK_NON_DESKTOP },
208 { "AUS", 0xc102, EDID_QUIRK_NON_DESKTOP },
Philipp Zabelccffc9e2018-02-19 18:59:38 +0100209
210 /* Sony PlayStation VR Headset */
211 { "SNY", 0x0704, EDID_QUIRK_NON_DESKTOP },
Ryan Pavlik29054232018-12-03 10:46:44 -0600212
213 /* Sensics VR Headsets */
214 { "SEN", 0x1019, EDID_QUIRK_NON_DESKTOP },
215
216 /* OSVR HDK and HDK2 VR Headsets */
217 { "SVR", 0x1019, EDID_QUIRK_NON_DESKTOP },
Dave Airlief453ba02008-11-07 14:05:41 -0800218};
219
Thierry Redinga6b21832012-11-23 15:01:42 +0100220/*
221 * Autogenerated from the DMT spec.
222 * This table is copied from xfree86/modes/xf86EdidModes.c.
223 */
224static const struct drm_display_mode drm_dmt_modes[] = {
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300225 /* 0x01 - 640x350@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100226 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
227 736, 832, 0, 350, 382, 385, 445, 0,
228 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300229 /* 0x02 - 640x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100230 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
231 736, 832, 0, 400, 401, 404, 445, 0,
232 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300233 /* 0x03 - 720x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100234 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
235 828, 936, 0, 400, 401, 404, 446, 0,
236 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300237 /* 0x04 - 640x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100238 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300239 752, 800, 0, 480, 490, 492, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100240 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300241 /* 0x05 - 640x480@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100242 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
243 704, 832, 0, 480, 489, 492, 520, 0,
244 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300245 /* 0x06 - 640x480@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100246 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
247 720, 840, 0, 480, 481, 484, 500, 0,
248 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300249 /* 0x07 - 640x480@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100250 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
251 752, 832, 0, 480, 481, 484, 509, 0,
252 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300253 /* 0x08 - 800x600@56Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100254 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
255 896, 1024, 0, 600, 601, 603, 625, 0,
256 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300257 /* 0x09 - 800x600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100258 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
259 968, 1056, 0, 600, 601, 605, 628, 0,
260 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300261 /* 0x0a - 800x600@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100262 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
263 976, 1040, 0, 600, 637, 643, 666, 0,
264 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300265 /* 0x0b - 800x600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100266 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
267 896, 1056, 0, 600, 601, 604, 625, 0,
268 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300269 /* 0x0c - 800x600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100270 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
271 896, 1048, 0, 600, 601, 604, 631, 0,
272 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300273 /* 0x0d - 800x600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100274 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
275 880, 960, 0, 600, 603, 607, 636, 0,
276 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300277 /* 0x0e - 848x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100278 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
279 976, 1088, 0, 480, 486, 494, 517, 0,
280 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300281 /* 0x0f - 1024x768@43Hz, interlace */
Thierry Redinga6b21832012-11-23 15:01:42 +0100282 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
Paul Parsons735b1002016-04-04 20:36:34 +0100283 1208, 1264, 0, 768, 768, 776, 817, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100284 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300285 DRM_MODE_FLAG_INTERLACE) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300286 /* 0x10 - 1024x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100287 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
288 1184, 1344, 0, 768, 771, 777, 806, 0,
289 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300290 /* 0x11 - 1024x768@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100291 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
292 1184, 1328, 0, 768, 771, 777, 806, 0,
293 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300294 /* 0x12 - 1024x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100295 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
296 1136, 1312, 0, 768, 769, 772, 800, 0,
297 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300298 /* 0x13 - 1024x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100299 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
300 1168, 1376, 0, 768, 769, 772, 808, 0,
301 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300302 /* 0x14 - 1024x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100303 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
304 1104, 1184, 0, 768, 771, 775, 813, 0,
305 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300306 /* 0x15 - 1152x864@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100307 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
308 1344, 1600, 0, 864, 865, 868, 900, 0,
309 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300310 /* 0x55 - 1280x720@60Hz */
311 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
312 1430, 1650, 0, 720, 725, 730, 750, 0,
313 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300314 /* 0x16 - 1280x768@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100315 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
316 1360, 1440, 0, 768, 771, 778, 790, 0,
317 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300318 /* 0x17 - 1280x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100319 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
320 1472, 1664, 0, 768, 771, 778, 798, 0,
321 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300322 /* 0x18 - 1280x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100323 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
324 1488, 1696, 0, 768, 771, 778, 805, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300325 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300326 /* 0x19 - 1280x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100327 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
328 1496, 1712, 0, 768, 771, 778, 809, 0,
329 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300330 /* 0x1a - 1280x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100331 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
332 1360, 1440, 0, 768, 771, 778, 813, 0,
333 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300334 /* 0x1b - 1280x800@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100335 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
336 1360, 1440, 0, 800, 803, 809, 823, 0,
337 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300338 /* 0x1c - 1280x800@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100339 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
340 1480, 1680, 0, 800, 803, 809, 831, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300341 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300342 /* 0x1d - 1280x800@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100343 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
344 1488, 1696, 0, 800, 803, 809, 838, 0,
345 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300346 /* 0x1e - 1280x800@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100347 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
348 1496, 1712, 0, 800, 803, 809, 843, 0,
349 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300350 /* 0x1f - 1280x800@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100351 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
352 1360, 1440, 0, 800, 803, 809, 847, 0,
353 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300354 /* 0x20 - 1280x960@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100355 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
356 1488, 1800, 0, 960, 961, 964, 1000, 0,
357 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300358 /* 0x21 - 1280x960@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100359 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
360 1504, 1728, 0, 960, 961, 964, 1011, 0,
361 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300362 /* 0x22 - 1280x960@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100363 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
364 1360, 1440, 0, 960, 963, 967, 1017, 0,
365 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300366 /* 0x23 - 1280x1024@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100367 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
368 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
369 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300370 /* 0x24 - 1280x1024@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100371 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
372 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
373 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300374 /* 0x25 - 1280x1024@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100375 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
376 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
377 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300378 /* 0x26 - 1280x1024@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100379 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
380 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
381 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300382 /* 0x27 - 1360x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100383 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
384 1536, 1792, 0, 768, 771, 777, 795, 0,
385 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300386 /* 0x28 - 1360x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100387 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
388 1440, 1520, 0, 768, 771, 776, 813, 0,
389 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300390 /* 0x51 - 1366x768@60Hz */
391 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
392 1579, 1792, 0, 768, 771, 774, 798, 0,
393 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
394 /* 0x56 - 1366x768@60Hz */
395 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
396 1436, 1500, 0, 768, 769, 772, 800, 0,
397 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300398 /* 0x29 - 1400x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100399 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
400 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
401 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300402 /* 0x2a - 1400x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100403 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
404 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
405 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300406 /* 0x2b - 1400x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100407 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
408 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
409 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300410 /* 0x2c - 1400x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100411 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
412 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
413 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300414 /* 0x2d - 1400x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100415 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
416 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
417 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300418 /* 0x2e - 1440x900@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100419 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
420 1520, 1600, 0, 900, 903, 909, 926, 0,
421 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300422 /* 0x2f - 1440x900@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100423 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
424 1672, 1904, 0, 900, 903, 909, 934, 0,
425 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300426 /* 0x30 - 1440x900@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100427 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
428 1688, 1936, 0, 900, 903, 909, 942, 0,
429 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300430 /* 0x31 - 1440x900@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100431 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
432 1696, 1952, 0, 900, 903, 909, 948, 0,
433 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300434 /* 0x32 - 1440x900@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100435 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
436 1520, 1600, 0, 900, 903, 909, 953, 0,
437 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300438 /* 0x53 - 1600x900@60Hz */
439 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
440 1704, 1800, 0, 900, 901, 904, 1000, 0,
441 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300442 /* 0x33 - 1600x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100443 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
444 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
445 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300446 /* 0x34 - 1600x1200@65Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100447 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
448 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
449 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300450 /* 0x35 - 1600x1200@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100451 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
452 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
453 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300454 /* 0x36 - 1600x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100455 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
456 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
457 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300458 /* 0x37 - 1600x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100459 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
460 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
461 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300462 /* 0x38 - 1600x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100463 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
464 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
465 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300466 /* 0x39 - 1680x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100467 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
468 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
469 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300470 /* 0x3a - 1680x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100471 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
472 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
473 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300474 /* 0x3b - 1680x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100475 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
476 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
477 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300478 /* 0x3c - 1680x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100479 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
480 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
481 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300482 /* 0x3d - 1680x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100483 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
484 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
485 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300486 /* 0x3e - 1792x1344@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100487 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
488 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
489 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300490 /* 0x3f - 1792x1344@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100491 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
492 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
493 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300494 /* 0x40 - 1792x1344@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100495 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
496 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
497 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300498 /* 0x41 - 1856x1392@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100499 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
500 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
501 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300502 /* 0x42 - 1856x1392@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100503 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300504 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100505 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300506 /* 0x43 - 1856x1392@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100507 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
508 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
509 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300510 /* 0x52 - 1920x1080@60Hz */
511 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
512 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
513 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300514 /* 0x44 - 1920x1200@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100515 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
516 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
517 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300518 /* 0x45 - 1920x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100519 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
520 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
521 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300522 /* 0x46 - 1920x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100523 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
524 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
525 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300526 /* 0x47 - 1920x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100527 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
528 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
529 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300530 /* 0x48 - 1920x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100531 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
532 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
533 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300534 /* 0x49 - 1920x1440@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100535 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
536 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
537 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300538 /* 0x4a - 1920x1440@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100539 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
540 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
541 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300542 /* 0x4b - 1920x1440@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100543 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
544 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
545 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300546 /* 0x54 - 2048x1152@60Hz */
547 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
548 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
549 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300550 /* 0x4c - 2560x1600@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100551 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
552 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
553 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300554 /* 0x4d - 2560x1600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100555 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
556 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
557 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300558 /* 0x4e - 2560x1600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100559 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
560 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
561 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300562 /* 0x4f - 2560x1600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100563 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
564 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
565 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300566 /* 0x50 - 2560x1600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100567 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
568 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
569 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300570 /* 0x57 - 4096x2160@60Hz RB */
571 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
572 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
573 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
574 /* 0x58 - 4096x2160@59.94Hz RB */
575 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
576 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
577 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Thierry Redinga6b21832012-11-23 15:01:42 +0100578};
579
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300580/*
581 * These more or less come from the DMT spec. The 720x400 modes are
582 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
583 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
584 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
585 * mode.
586 *
587 * The DMT modes have been fact-checked; the rest are mild guesses.
588 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100589static const struct drm_display_mode edid_est_modes[] = {
590 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
591 968, 1056, 0, 600, 601, 605, 628, 0,
592 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
593 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
594 896, 1024, 0, 600, 601, 603, 625, 0,
595 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
596 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
597 720, 840, 0, 480, 481, 484, 500, 0,
598 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
599 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
Paul Parsons87707cf2016-04-02 11:08:06 +0100600 704, 832, 0, 480, 489, 492, 520, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100601 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
602 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
603 768, 864, 0, 480, 483, 486, 525, 0,
604 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100605 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Thierry Redinga6b21832012-11-23 15:01:42 +0100606 752, 800, 0, 480, 490, 492, 525, 0,
607 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
608 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
609 846, 900, 0, 400, 421, 423, 449, 0,
610 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
611 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
612 846, 900, 0, 400, 412, 414, 449, 0,
613 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
614 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
615 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
616 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100617 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
Thierry Redinga6b21832012-11-23 15:01:42 +0100618 1136, 1312, 0, 768, 769, 772, 800, 0,
619 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
620 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
621 1184, 1328, 0, 768, 771, 777, 806, 0,
622 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
623 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
624 1184, 1344, 0, 768, 771, 777, 806, 0,
625 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
626 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
627 1208, 1264, 0, 768, 768, 776, 817, 0,
628 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
629 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
630 928, 1152, 0, 624, 625, 628, 667, 0,
631 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
632 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
633 896, 1056, 0, 600, 601, 604, 625, 0,
634 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
635 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
636 976, 1040, 0, 600, 637, 643, 666, 0,
637 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
638 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
639 1344, 1600, 0, 864, 865, 868, 900, 0,
640 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
641};
642
643struct minimode {
644 short w;
645 short h;
646 short r;
647 short rb;
648};
649
650static const struct minimode est3_modes[] = {
651 /* byte 6 */
652 { 640, 350, 85, 0 },
653 { 640, 400, 85, 0 },
654 { 720, 400, 85, 0 },
655 { 640, 480, 85, 0 },
656 { 848, 480, 60, 0 },
657 { 800, 600, 85, 0 },
658 { 1024, 768, 85, 0 },
659 { 1152, 864, 75, 0 },
660 /* byte 7 */
661 { 1280, 768, 60, 1 },
662 { 1280, 768, 60, 0 },
663 { 1280, 768, 75, 0 },
664 { 1280, 768, 85, 0 },
665 { 1280, 960, 60, 0 },
666 { 1280, 960, 85, 0 },
667 { 1280, 1024, 60, 0 },
668 { 1280, 1024, 85, 0 },
669 /* byte 8 */
670 { 1360, 768, 60, 0 },
671 { 1440, 900, 60, 1 },
672 { 1440, 900, 60, 0 },
673 { 1440, 900, 75, 0 },
674 { 1440, 900, 85, 0 },
675 { 1400, 1050, 60, 1 },
676 { 1400, 1050, 60, 0 },
677 { 1400, 1050, 75, 0 },
678 /* byte 9 */
679 { 1400, 1050, 85, 0 },
680 { 1680, 1050, 60, 1 },
681 { 1680, 1050, 60, 0 },
682 { 1680, 1050, 75, 0 },
683 { 1680, 1050, 85, 0 },
684 { 1600, 1200, 60, 0 },
685 { 1600, 1200, 65, 0 },
686 { 1600, 1200, 70, 0 },
687 /* byte 10 */
688 { 1600, 1200, 75, 0 },
689 { 1600, 1200, 85, 0 },
690 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300691 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100692 { 1856, 1392, 60, 0 },
693 { 1856, 1392, 75, 0 },
694 { 1920, 1200, 60, 1 },
695 { 1920, 1200, 60, 0 },
696 /* byte 11 */
697 { 1920, 1200, 75, 0 },
698 { 1920, 1200, 85, 0 },
699 { 1920, 1440, 60, 0 },
700 { 1920, 1440, 75, 0 },
701};
702
703static const struct minimode extra_modes[] = {
704 { 1024, 576, 60, 0 },
705 { 1366, 768, 60, 0 },
706 { 1600, 900, 60, 0 },
707 { 1680, 945, 60, 0 },
708 { 1920, 1080, 60, 0 },
709 { 2048, 1152, 60, 0 },
710 { 2048, 1536, 60, 0 },
711};
712
713/*
Ville Syrjälä7befe622019-12-13 19:43:45 +0200714 * From CEA/CTA-861 spec.
Jani Nikulad9278b42016-01-08 13:21:51 +0200715 *
Ville Syrjälä7befe622019-12-13 19:43:45 +0200716 * Do not access directly, instead always use cea_mode_for_vic().
Thierry Redinga6b21832012-11-23 15:01:42 +0100717 */
Ville Syrjälä8c1b2bd2019-12-13 19:43:47 +0200718static const struct drm_display_mode edid_cea_modes_1[] = {
Ville Syrjälä78691962018-05-24 22:20:35 +0300719 /* 1 - 640x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100720 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
721 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300722 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300723 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300724 /* 2 - 720x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100725 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
726 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300727 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300728 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300729 /* 3 - 720x480@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100730 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
731 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300732 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300733 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300734 /* 4 - 1280x720@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100735 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
736 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300737 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300738 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300739 /* 5 - 1920x1080i@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100740 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
741 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
742 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300743 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300744 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300745 /* 6 - 720(1440)x480i@60Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700746 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
747 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100748 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300749 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300750 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300751 /* 7 - 720(1440)x480i@60Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700752 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
753 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100754 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300755 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300756 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300757 /* 8 - 720(1440)x240@60Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700758 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
759 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100760 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300761 DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300762 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300763 /* 9 - 720(1440)x240@60Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700764 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
765 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100766 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300767 DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300768 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300769 /* 10 - 2880x480i@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100770 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
771 3204, 3432, 0, 480, 488, 494, 525, 0,
772 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300773 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300774 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300775 /* 11 - 2880x480i@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100776 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
777 3204, 3432, 0, 480, 488, 494, 525, 0,
778 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300779 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300780 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300781 /* 12 - 2880x240@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100782 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
783 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300784 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300785 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300786 /* 13 - 2880x240@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100787 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
788 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300789 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300790 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300791 /* 14 - 1440x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100792 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
793 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300794 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300795 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300796 /* 15 - 1440x480@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100797 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
798 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300799 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300800 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300801 /* 16 - 1920x1080@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100802 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
803 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300804 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300805 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300806 /* 17 - 720x576@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100807 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
808 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300809 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300810 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300811 /* 18 - 720x576@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100812 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
813 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300814 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300815 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300816 /* 19 - 1280x720@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100817 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
818 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300819 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300820 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300821 /* 20 - 1920x1080i@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100822 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
823 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
824 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300825 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300826 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300827 /* 21 - 720(1440)x576i@50Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700828 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
829 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100830 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300831 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300832 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300833 /* 22 - 720(1440)x576i@50Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700834 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
835 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100836 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300837 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300838 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300839 /* 23 - 720(1440)x288@50Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700840 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
841 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100842 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300843 DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300844 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300845 /* 24 - 720(1440)x288@50Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700846 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
847 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100848 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300849 DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300850 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300851 /* 25 - 2880x576i@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100852 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
853 3180, 3456, 0, 576, 580, 586, 625, 0,
854 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300855 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300856 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300857 /* 26 - 2880x576i@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100858 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
859 3180, 3456, 0, 576, 580, 586, 625, 0,
860 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300861 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300862 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300863 /* 27 - 2880x288@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100864 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
865 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300866 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300867 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300868 /* 28 - 2880x288@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100869 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
870 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300871 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300872 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300873 /* 29 - 1440x576@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100874 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
875 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300876 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300877 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300878 /* 30 - 1440x576@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100879 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
880 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300881 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300882 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300883 /* 31 - 1920x1080@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100884 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
885 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300886 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300887 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300888 /* 32 - 1920x1080@24Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100889 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
890 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300891 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300892 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300893 /* 33 - 1920x1080@25Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100894 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
895 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300896 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300897 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300898 /* 34 - 1920x1080@30Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100899 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
900 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300901 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300902 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300903 /* 35 - 2880x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100904 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
905 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300906 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300907 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300908 /* 36 - 2880x480@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100909 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
910 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300911 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300912 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300913 /* 37 - 2880x576@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100914 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
915 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300916 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300917 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300918 /* 38 - 2880x576@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100919 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
920 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300921 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300922 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300923 /* 39 - 1920x1080i@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100924 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
925 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
926 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300927 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300928 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300929 /* 40 - 1920x1080i@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100930 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
931 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
932 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300933 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300934 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300935 /* 41 - 1280x720@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100936 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
937 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300938 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300939 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300940 /* 42 - 720x576@100Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100941 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
942 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300943 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300944 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300945 /* 43 - 720x576@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100946 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
947 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300948 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300949 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300950 /* 44 - 720(1440)x576i@100Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700951 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
952 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100953 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300954 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300955 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300956 /* 45 - 720(1440)x576i@100Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700957 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
958 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100959 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300960 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300961 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300962 /* 46 - 1920x1080i@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100963 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
964 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
965 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300966 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300967 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300968 /* 47 - 1280x720@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100969 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
970 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300971 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300972 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300973 /* 48 - 720x480@120Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100974 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
975 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300976 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300977 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300978 /* 49 - 720x480@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100979 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
980 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300981 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300982 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300983 /* 50 - 720(1440)x480i@120Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700984 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
985 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100986 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300987 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300988 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300989 /* 51 - 720(1440)x480i@120Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700990 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
991 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100992 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300993 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300994 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300995 /* 52 - 720x576@200Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100996 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
997 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300998 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300999 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001000 /* 53 - 720x576@200Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001001 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
1002 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001003 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001004 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001005 /* 54 - 720(1440)x576i@200Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001006 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
1007 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001008 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001009 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +03001010 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001011 /* 55 - 720(1440)x576i@200Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001012 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
1013 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001014 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001015 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +03001016 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001017 /* 56 - 720x480@240Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001018 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
1019 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001020 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001021 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001022 /* 57 - 720x480@240Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001023 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
1024 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001025 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001026 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001027 /* 58 - 720(1440)x480i@240Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001028 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1029 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001030 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001031 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +03001032 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001033 /* 59 - 720(1440)x480i@240Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001034 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1035 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001036 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001037 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +03001038 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001039 /* 60 - 1280x720@24Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001040 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1041 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001042 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001043 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001044 /* 61 - 1280x720@25Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001045 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1046 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001047 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001048 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001049 /* 62 - 1280x720@30Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001050 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1051 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001052 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001053 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001054 /* 63 - 1920x1080@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001055 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1056 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001057 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001058 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001059 /* 64 - 1920x1080@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001060 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
Clint Taylor8f0e4902016-08-15 10:31:28 -07001061 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001062 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001063 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001064 /* 65 - 1280x720@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301065 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1066 3080, 3300, 0, 720, 725, 730, 750, 0,
1067 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001068 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001069 /* 66 - 1280x720@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301070 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1071 3740, 3960, 0, 720, 725, 730, 750, 0,
1072 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001073 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001074 /* 67 - 1280x720@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301075 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1076 3080, 3300, 0, 720, 725, 730, 750, 0,
1077 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001078 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001079 /* 68 - 1280x720@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301080 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
1081 1760, 1980, 0, 720, 725, 730, 750, 0,
1082 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001083 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001084 /* 69 - 1280x720@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301085 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
1086 1430, 1650, 0, 720, 725, 730, 750, 0,
1087 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001088 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001089 /* 70 - 1280x720@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301090 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
1091 1760, 1980, 0, 720, 725, 730, 750, 0,
1092 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001093 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001094 /* 71 - 1280x720@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301095 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
1096 1430, 1650, 0, 720, 725, 730, 750, 0,
1097 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001098 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001099 /* 72 - 1920x1080@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301100 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
1101 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1102 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001103 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001104 /* 73 - 1920x1080@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301105 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
1106 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1107 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001108 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001109 /* 74 - 1920x1080@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301110 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
1111 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1112 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001113 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001114 /* 75 - 1920x1080@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301115 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
1116 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1117 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001118 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001119 /* 76 - 1920x1080@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301120 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
1121 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1122 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001123 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001124 /* 77 - 1920x1080@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301125 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
1126 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1127 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001128 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001129 /* 78 - 1920x1080@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301130 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1131 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1132 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001133 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001134 /* 79 - 1680x720@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301135 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 3040,
1136 3080, 3300, 0, 720, 725, 730, 750, 0,
1137 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001138 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001139 /* 80 - 1680x720@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301140 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2908,
1141 2948, 3168, 0, 720, 725, 730, 750, 0,
1142 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001143 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001144 /* 81 - 1680x720@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301145 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2380,
1146 2420, 2640, 0, 720, 725, 730, 750, 0,
1147 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001148 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001149 /* 82 - 1680x720@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301150 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 82500, 1680, 1940,
1151 1980, 2200, 0, 720, 725, 730, 750, 0,
1152 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001153 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001154 /* 83 - 1680x720@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301155 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 1940,
1156 1980, 2200, 0, 720, 725, 730, 750, 0,
1157 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001158 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001159 /* 84 - 1680x720@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301160 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 165000, 1680, 1740,
1161 1780, 2000, 0, 720, 725, 730, 825, 0,
1162 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001163 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001164 /* 85 - 1680x720@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301165 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 198000, 1680, 1740,
1166 1780, 2000, 0, 720, 725, 730, 825, 0,
1167 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001168 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001169 /* 86 - 2560x1080@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301170 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 99000, 2560, 3558,
1171 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1172 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001173 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001174 /* 87 - 2560x1080@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301175 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 90000, 2560, 3008,
1176 3052, 3200, 0, 1080, 1084, 1089, 1125, 0,
1177 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001178 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001179 /* 88 - 2560x1080@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301180 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 118800, 2560, 3328,
1181 3372, 3520, 0, 1080, 1084, 1089, 1125, 0,
1182 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001183 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001184 /* 89 - 2560x1080@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301185 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 185625, 2560, 3108,
1186 3152, 3300, 0, 1080, 1084, 1089, 1125, 0,
1187 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001188 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001189 /* 90 - 2560x1080@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301190 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 2808,
1191 2852, 3000, 0, 1080, 1084, 1089, 1100, 0,
1192 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001193 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001194 /* 91 - 2560x1080@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301195 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 371250, 2560, 2778,
1196 2822, 2970, 0, 1080, 1084, 1089, 1250, 0,
1197 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001198 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001199 /* 92 - 2560x1080@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301200 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 495000, 2560, 3108,
1201 3152, 3300, 0, 1080, 1084, 1089, 1250, 0,
1202 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001203 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001204 /* 93 - 3840x2160@24Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301205 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1206 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1207 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001208 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001209 /* 94 - 3840x2160@25Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301210 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1211 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1212 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001213 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001214 /* 95 - 3840x2160@30Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301215 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1216 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1217 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001218 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001219 /* 96 - 3840x2160@50Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301220 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1221 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1222 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001223 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001224 /* 97 - 3840x2160@60Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301225 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1226 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1227 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001228 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001229 /* 98 - 4096x2160@24Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301230 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5116,
1231 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1232 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001233 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001234 /* 99 - 4096x2160@25Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301235 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5064,
1236 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1237 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001238 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001239 /* 100 - 4096x2160@30Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301240 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 4184,
1241 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1242 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001243 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001244 /* 101 - 4096x2160@50Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301245 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5064,
1246 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1247 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001248 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001249 /* 102 - 4096x2160@60Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301250 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 4184,
1251 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1252 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001253 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001254 /* 103 - 3840x2160@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301255 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1256 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1257 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001258 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001259 /* 104 - 3840x2160@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301260 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1261 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1262 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001263 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001264 /* 105 - 3840x2160@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301265 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1266 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1267 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001268 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001269 /* 106 - 3840x2160@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301270 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1271 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1272 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001273 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001274 /* 107 - 3840x2160@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301275 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1276 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1277 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001278 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001279 /* 108 - 1280x720@48Hz 16:9 */
1280 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 90000, 1280, 2240,
1281 2280, 2500, 0, 720, 725, 730, 750, 0,
1282 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001283 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001284 /* 109 - 1280x720@48Hz 64:27 */
1285 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 90000, 1280, 2240,
1286 2280, 2500, 0, 720, 725, 730, 750, 0,
1287 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001288 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001289 /* 110 - 1680x720@48Hz 64:27 */
1290 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 2490,
1291 2530, 2750, 0, 720, 725, 730, 750, 0,
1292 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001293 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001294 /* 111 - 1920x1080@48Hz 16:9 */
1295 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2558,
1296 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1297 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001298 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001299 /* 112 - 1920x1080@48Hz 64:27 */
1300 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2558,
1301 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1302 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001303 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001304 /* 113 - 2560x1080@48Hz 64:27 */
1305 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 3558,
1306 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1307 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001308 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001309 /* 114 - 3840x2160@48Hz 16:9 */
1310 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 5116,
1311 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1312 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001313 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001314 /* 115 - 4096x2160@48Hz 256:135 */
1315 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5116,
1316 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1317 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001318 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001319 /* 116 - 3840x2160@48Hz 64:27 */
1320 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 5116,
1321 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1322 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001323 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001324 /* 117 - 3840x2160@100Hz 16:9 */
1325 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4896,
1326 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1327 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001328 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001329 /* 118 - 3840x2160@120Hz 16:9 */
1330 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4016,
1331 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1332 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001333 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001334 /* 119 - 3840x2160@100Hz 64:27 */
1335 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4896,
1336 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1337 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001338 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001339 /* 120 - 3840x2160@120Hz 64:27 */
1340 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4016,
1341 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1342 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001343 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001344 /* 121 - 5120x2160@24Hz 64:27 */
1345 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 7116,
1346 7204, 7500, 0, 2160, 2168, 2178, 2200, 0,
1347 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001348 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001349 /* 122 - 5120x2160@25Hz 64:27 */
1350 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 6816,
1351 6904, 7200, 0, 2160, 2168, 2178, 2200, 0,
1352 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001353 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001354 /* 123 - 5120x2160@30Hz 64:27 */
1355 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 5784,
1356 5872, 6000, 0, 2160, 2168, 2178, 2200, 0,
1357 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001358 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001359 /* 124 - 5120x2160@48Hz 64:27 */
1360 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 5866,
1361 5954, 6250, 0, 2160, 2168, 2178, 2475, 0,
1362 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001363 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001364 /* 125 - 5120x2160@50Hz 64:27 */
1365 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 6216,
1366 6304, 6600, 0, 2160, 2168, 2178, 2250, 0,
1367 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001368 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001369 /* 126 - 5120x2160@60Hz 64:27 */
1370 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 5284,
1371 5372, 5500, 0, 2160, 2168, 2178, 2250, 0,
1372 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001373 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001374 /* 127 - 5120x2160@100Hz 64:27 */
1375 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 1485000, 5120, 6216,
1376 6304, 6600, 0, 2160, 2168, 2178, 2250, 0,
1377 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001378 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001379};
1380
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001381/*
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001382 * From CEA/CTA-861 spec.
1383 *
1384 * Do not access directly, instead always use cea_mode_for_vic().
1385 */
1386static const struct drm_display_mode edid_cea_modes_193[] = {
1387 /* 193 - 5120x2160@120Hz 64:27 */
1388 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 1485000, 5120, 5284,
1389 5372, 5500, 0, 2160, 2168, 2178, 2250, 0,
1390 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001391 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001392 /* 194 - 7680x4320@24Hz 16:9 */
1393 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10232,
1394 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1395 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001396 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001397 /* 195 - 7680x4320@25Hz 16:9 */
1398 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10032,
1399 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1400 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001401 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001402 /* 196 - 7680x4320@30Hz 16:9 */
1403 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 8232,
1404 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1405 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001406 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001407 /* 197 - 7680x4320@48Hz 16:9 */
1408 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10232,
1409 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1410 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001411 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001412 /* 198 - 7680x4320@50Hz 16:9 */
1413 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10032,
1414 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1415 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001416 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001417 /* 199 - 7680x4320@60Hz 16:9 */
1418 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 8232,
1419 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1420 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001421 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001422 /* 200 - 7680x4320@100Hz 16:9 */
1423 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 9792,
1424 9968, 10560, 0, 4320, 4336, 4356, 4500, 0,
1425 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001426 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001427 /* 201 - 7680x4320@120Hz 16:9 */
1428 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 8032,
1429 8208, 8800, 0, 4320, 4336, 4356, 4500, 0,
1430 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001431 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001432 /* 202 - 7680x4320@24Hz 64:27 */
1433 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10232,
1434 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1435 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001436 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001437 /* 203 - 7680x4320@25Hz 64:27 */
1438 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10032,
1439 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1440 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001441 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001442 /* 204 - 7680x4320@30Hz 64:27 */
1443 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 8232,
1444 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1445 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001446 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001447 /* 205 - 7680x4320@48Hz 64:27 */
1448 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10232,
1449 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1450 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001451 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001452 /* 206 - 7680x4320@50Hz 64:27 */
1453 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10032,
1454 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1455 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001456 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001457 /* 207 - 7680x4320@60Hz 64:27 */
1458 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 8232,
1459 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1460 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001461 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001462 /* 208 - 7680x4320@100Hz 64:27 */
1463 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 9792,
1464 9968, 10560, 0, 4320, 4336, 4356, 4500, 0,
1465 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001466 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001467 /* 209 - 7680x4320@120Hz 64:27 */
1468 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 8032,
1469 8208, 8800, 0, 4320, 4336, 4356, 4500, 0,
1470 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001471 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001472 /* 210 - 10240x4320@24Hz 64:27 */
1473 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 11732,
1474 11908, 12500, 0, 4320, 4336, 4356, 4950, 0,
1475 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001476 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001477 /* 211 - 10240x4320@25Hz 64:27 */
1478 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 12732,
1479 12908, 13500, 0, 4320, 4336, 4356, 4400, 0,
1480 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001481 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001482 /* 212 - 10240x4320@30Hz 64:27 */
1483 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 10528,
1484 10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1485 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001486 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001487 /* 213 - 10240x4320@48Hz 64:27 */
1488 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 11732,
1489 11908, 12500, 0, 4320, 4336, 4356, 4950, 0,
1490 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001491 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001492 /* 214 - 10240x4320@50Hz 64:27 */
1493 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 12732,
1494 12908, 13500, 0, 4320, 4336, 4356, 4400, 0,
1495 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001496 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001497 /* 215 - 10240x4320@60Hz 64:27 */
1498 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 10528,
1499 10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1500 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001501 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001502 /* 216 - 10240x4320@100Hz 64:27 */
1503 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 5940000, 10240, 12432,
1504 12608, 13200, 0, 4320, 4336, 4356, 4500, 0,
1505 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001506 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001507 /* 217 - 10240x4320@120Hz 64:27 */
1508 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 5940000, 10240, 10528,
1509 10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1510 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001511 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001512 /* 218 - 4096x2160@100Hz 256:135 */
1513 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 1188000, 4096, 4896,
1514 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1515 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001516 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001517 /* 219 - 4096x2160@120Hz 256:135 */
1518 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 1188000, 4096, 4184,
1519 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1520 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001521 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001522};
1523
1524/*
Jani Nikulad9278b42016-01-08 13:21:51 +02001525 * HDMI 1.4 4k modes. Index using the VIC.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001526 */
1527static const struct drm_display_mode edid_4k_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +02001528 /* 0 - dummy, VICs start at 1 */
1529 { },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001530 /* 1 - 3840x2160@30Hz */
1531 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1532 3840, 4016, 4104, 4400, 0,
1533 2160, 2168, 2178, 2250, 0,
1534 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001535 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001536 /* 2 - 3840x2160@25Hz */
1537 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1538 3840, 4896, 4984, 5280, 0,
1539 2160, 2168, 2178, 2250, 0,
1540 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001541 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001542 /* 3 - 3840x2160@24Hz */
1543 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1544 3840, 5116, 5204, 5500, 0,
1545 2160, 2168, 2178, 2250, 0,
1546 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001547 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001548 /* 4 - 4096x2160@24Hz (SMPTE) */
1549 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1550 4096, 5116, 5204, 5500, 0,
1551 2160, 2168, 2178, 2250, 0,
1552 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001553 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001554};
1555
Adam Jackson61e57a82010-03-29 21:43:18 +00001556/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -08001557
Adam Jackson083ae052009-09-23 17:30:45 -04001558static const u8 edid_header[] = {
1559 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1560};
Dave Airlief453ba02008-11-07 14:05:41 -08001561
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001562/**
1563 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1564 * @raw_edid: pointer to raw base EDID block
1565 *
1566 * Sanity check the header of the base EDID block.
1567 *
1568 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
Thomas Reim051963d2011-07-29 14:28:57 +00001569 */
1570int drm_edid_header_is_valid(const u8 *raw_edid)
1571{
1572 int i, score = 0;
1573
1574 for (i = 0; i < sizeof(edid_header); i++)
1575 if (raw_edid[i] == edid_header[i])
1576 score++;
1577
1578 return score;
1579}
1580EXPORT_SYMBOL(drm_edid_header_is_valid);
1581
Adam Jackson47819ba2012-05-30 16:42:39 -04001582static int edid_fixup __read_mostly = 6;
1583module_param_named(edid_fixup, edid_fixup, int, 0400);
1584MODULE_PARM_DESC(edid_fixup,
1585 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001586
Andres Rodrigueze28ad542019-06-19 14:09:01 -04001587static int validate_displayid(u8 *displayid, int length, int idx);
Dave Airlieda9df2f2014-12-11 10:12:57 +10001588
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001589static int drm_edid_block_checksum(const u8 *raw_edid)
1590{
1591 int i;
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001592 u8 csum = 0, crc = 0;
1593
1594 for (i = 0; i < EDID_LENGTH - 1; i++)
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001595 csum += raw_edid[i];
1596
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001597 crc = 0x100 - csum;
1598
1599 return crc;
1600}
1601
1602static bool drm_edid_block_checksum_diff(const u8 *raw_edid, u8 real_checksum)
1603{
1604 if (raw_edid[EDID_LENGTH - 1] != real_checksum)
1605 return true;
1606 else
1607 return false;
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001608}
1609
Stefan Brünsd6885d62014-11-30 19:57:41 +01001610static bool drm_edid_is_zero(const u8 *in_edid, int length)
1611{
1612 if (memchr_inv(in_edid, 0, length))
1613 return false;
1614
1615 return true;
1616}
1617
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001618/**
Stanislav Lisovskiy536faa42020-06-30 05:56:58 +05301619 * drm_edid_are_equal - compare two edid blobs.
1620 * @edid1: pointer to first blob
1621 * @edid2: pointer to second blob
1622 * This helper can be used during probing to determine if
1623 * edid had changed.
1624 */
1625bool drm_edid_are_equal(const struct edid *edid1, const struct edid *edid2)
1626{
1627 int edid1_len, edid2_len;
1628 bool edid1_present = edid1 != NULL;
1629 bool edid2_present = edid2 != NULL;
1630
1631 if (edid1_present != edid2_present)
1632 return false;
1633
1634 if (edid1) {
Stanislav Lisovskiy536faa42020-06-30 05:56:58 +05301635 edid1_len = EDID_LENGTH * (1 + edid1->extensions);
1636 edid2_len = EDID_LENGTH * (1 + edid2->extensions);
1637
1638 if (edid1_len != edid2_len)
1639 return false;
1640
1641 if (memcmp(edid1, edid2, edid1_len))
1642 return false;
1643 }
1644
1645 return true;
1646}
1647EXPORT_SYMBOL(drm_edid_are_equal);
1648
Stanislav Lisovskiy536faa42020-06-30 05:56:58 +05301649/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001650 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1651 * @raw_edid: pointer to raw EDID block
1652 * @block: type of block to validate (0 for base, extension otherwise)
1653 * @print_bad_edid: if true, dump bad EDID blocks to the console
Todd Previte6ba2bd32015-04-21 11:09:41 -07001654 * @edid_corrupt: if true, the header or checksum is invalid
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001655 *
1656 * Validate a base or extension EDID block and optionally dump bad blocks to
1657 * the console.
1658 *
1659 * Return: True if the block is valid, false otherwise.
Dave Airlief453ba02008-11-07 14:05:41 -08001660 */
Todd Previte6ba2bd32015-04-21 11:09:41 -07001661bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1662 bool *edid_corrupt)
Dave Airlief453ba02008-11-07 14:05:41 -08001663{
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001664 u8 csum;
Adam Jackson61e57a82010-03-29 21:43:18 +00001665 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001666
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001667 if (WARN_ON(!raw_edid))
1668 return false;
1669
Adam Jackson47819ba2012-05-30 16:42:39 -04001670 if (edid_fixup > 8 || edid_fixup < 0)
1671 edid_fixup = 6;
1672
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001673 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001674 int score = drm_edid_header_is_valid(raw_edid);
Suraj Upadhyay948de8422020-07-02 18:53:32 +05301675
Todd Previte6ba2bd32015-04-21 11:09:41 -07001676 if (score == 8) {
1677 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001678 *edid_corrupt = false;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001679 } else if (score >= edid_fixup) {
1680 /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1681 * The corrupt flag needs to be set here otherwise, the
1682 * fix-up code here will correct the problem, the
1683 * checksum is correct and the test fails
1684 */
1685 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001686 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001687 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1688 memcpy(raw_edid, edid_header, sizeof(edid_header));
1689 } else {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001690 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001691 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001692 goto bad;
1693 }
1694 }
Dave Airlief453ba02008-11-07 14:05:41 -08001695
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001696 csum = drm_edid_block_checksum(raw_edid);
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001697 if (drm_edid_block_checksum_diff(raw_edid, csum)) {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001698 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001699 *edid_corrupt = true;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001700
Adam Jackson4a638b42010-05-25 16:33:09 -04001701 /* allow CEA to slide through, switches mangle this */
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001702 if (raw_edid[0] == CEA_EXT) {
1703 DRM_DEBUG("EDID checksum is invalid, remainder is %d\n", csum);
1704 DRM_DEBUG("Assuming a KVM switch modified the CEA block but left the original checksum\n");
1705 } else {
1706 if (print_bad_edid)
Chris Wilson813a7872017-02-10 19:59:13 +00001707 DRM_NOTE("EDID checksum is invalid, remainder is %d\n", csum);
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001708
Adam Jackson4a638b42010-05-25 16:33:09 -04001709 goto bad;
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001710 }
Dave Airlief453ba02008-11-07 14:05:41 -08001711 }
1712
Adam Jackson61e57a82010-03-29 21:43:18 +00001713 /* per-block-type checks */
1714 switch (raw_edid[0]) {
1715 case 0: /* base */
1716 if (edid->version != 1) {
Chris Wilson813a7872017-02-10 19:59:13 +00001717 DRM_NOTE("EDID has major version %d, instead of 1\n", edid->version);
Adam Jackson61e57a82010-03-29 21:43:18 +00001718 goto bad;
1719 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001720
Adam Jackson61e57a82010-03-29 21:43:18 +00001721 if (edid->revision > 4)
1722 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1723 break;
1724
1725 default:
1726 break;
1727 }
Adam Jackson47ee4ccf2009-11-23 14:23:05 -05001728
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001729 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001730
1731bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001732 if (print_bad_edid) {
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001733 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
Joe Perches499447d2017-02-28 04:55:53 -08001734 pr_notice("EDID block is all zeroes\n");
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001735 } else {
Joe Perches499447d2017-02-28 04:55:53 -08001736 pr_notice("Raw EDID:\n");
Chris Wilson813a7872017-02-10 19:59:13 +00001737 print_hex_dump(KERN_NOTICE,
1738 " \t", DUMP_PREFIX_NONE, 16, 1,
1739 raw_edid, EDID_LENGTH, false);
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001740 }
Dave Airlief453ba02008-11-07 14:05:41 -08001741 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001742 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001743}
Carsten Emdeda0df922012-03-18 22:37:33 +01001744EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001745
1746/**
1747 * drm_edid_is_valid - sanity check EDID data
1748 * @edid: EDID data
1749 *
1750 * Sanity-check an entire EDID record (including extensions)
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001751 *
1752 * Return: True if the EDID data is valid, false otherwise.
Adam Jackson61e57a82010-03-29 21:43:18 +00001753 */
1754bool drm_edid_is_valid(struct edid *edid)
1755{
1756 int i;
1757 u8 *raw = (u8 *)edid;
1758
1759 if (!edid)
1760 return false;
1761
1762 for (i = 0; i <= edid->extensions; i++)
Todd Previte6ba2bd32015-04-21 11:09:41 -07001763 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001764 return false;
1765
1766 return true;
1767}
Alex Deucher3c537882010-02-05 04:21:19 -05001768EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001769
Adam Jackson61e57a82010-03-29 21:43:18 +00001770#define DDC_SEGMENT_ADDR 0x30
1771/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001772 * drm_do_probe_ddc_edid() - get EDID information via I2C
Thierry Reding7c58e872014-12-03 16:52:18 +01001773 * @data: I2C device adapter
Daniel Vetterfc668112014-01-21 12:02:26 +01001774 * @buf: EDID data buffer to be filled
1775 * @block: 128 byte EDID block to start fetching from
1776 * @len: EDID data buffer length to fetch
1777 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001778 * Try to fetch EDID information by calling I2C driver functions.
Daniel Vetterfc668112014-01-21 12:02:26 +01001779 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001780 * Return: 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001781 */
1782static int
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001783drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
Adam Jackson61e57a82010-03-29 21:43:18 +00001784{
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001785 struct i2c_adapter *adapter = data;
Adam Jackson61e57a82010-03-29 21:43:18 +00001786 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001787 unsigned char segment = block >> 1;
1788 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001789 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001790
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001791 /*
1792 * The core I2C driver will automatically retry the transfer if the
Chris Wilson4819d2e2011-03-15 11:04:41 +00001793 * adapter reports EAGAIN. However, we find that bit-banging transfers
1794 * are susceptible to errors under a heavily loaded machine and
1795 * generate spurious NAKs and timeouts. Retrying the transfer
1796 * of the individual block a few times seems to overcome this.
1797 */
1798 do {
1799 struct i2c_msg msgs[] = {
1800 {
Shirish Scd004b32012-08-30 07:04:06 +00001801 .addr = DDC_SEGMENT_ADDR,
1802 .flags = 0,
1803 .len = 1,
1804 .buf = &segment,
1805 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001806 .addr = DDC_ADDR,
1807 .flags = 0,
1808 .len = 1,
1809 .buf = &start,
1810 }, {
1811 .addr = DDC_ADDR,
1812 .flags = I2C_M_RD,
1813 .len = len,
1814 .buf = buf,
1815 }
1816 };
Shirish Scd004b32012-08-30 07:04:06 +00001817
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001818 /*
1819 * Avoid sending the segment addr to not upset non-compliant
1820 * DDC monitors.
1821 */
Shirish Scd004b32012-08-30 07:04:06 +00001822 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1823
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001824 if (ret == -ENXIO) {
1825 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1826 adapter->name);
1827 break;
1828 }
Shirish Scd004b32012-08-30 07:04:06 +00001829 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001830
Shirish Scd004b32012-08-30 07:04:06 +00001831 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001832}
1833
Chris Wilson14544d02016-10-24 12:38:21 +01001834static void connector_bad_edid(struct drm_connector *connector,
1835 u8 *edid, int num_blocks)
1836{
1837 int i;
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001838 u8 num_of_ext = edid[0x7e];
1839
1840 /* Calculate real checksum for the last edid extension block data */
1841 connector->real_edid_checksum =
1842 drm_edid_block_checksum(edid + num_of_ext * EDID_LENGTH);
Chris Wilson14544d02016-10-24 12:38:21 +01001843
Jani Nikulaf0a8f532019-10-01 17:06:14 +03001844 if (connector->bad_edid_counter++ && !drm_debug_enabled(DRM_UT_KMS))
Chris Wilson14544d02016-10-24 12:38:21 +01001845 return;
1846
1847 dev_warn(connector->dev->dev,
1848 "%s: EDID is invalid:\n",
1849 connector->name);
1850 for (i = 0; i < num_blocks; i++) {
1851 u8 *block = edid + i * EDID_LENGTH;
1852 char prefix[20];
1853
1854 if (drm_edid_is_zero(block, EDID_LENGTH))
1855 sprintf(prefix, "\t[%02x] ZERO ", i);
1856 else if (!drm_edid_block_valid(block, i, false, NULL))
1857 sprintf(prefix, "\t[%02x] BAD ", i);
1858 else
1859 sprintf(prefix, "\t[%02x] GOOD ", i);
1860
1861 print_hex_dump(KERN_WARNING,
1862 prefix, DUMP_PREFIX_NONE, 16, 1,
1863 block, EDID_LENGTH, false);
1864 }
1865}
1866
Jani Nikula56a2b7f2019-06-07 14:05:12 +03001867/* Get override or firmware EDID */
1868static struct edid *drm_get_override_edid(struct drm_connector *connector)
1869{
1870 struct edid *override = NULL;
1871
1872 if (connector->override_edid)
1873 override = drm_edid_duplicate(connector->edid_blob_ptr->data);
1874
1875 if (!override)
1876 override = drm_load_edid_firmware(connector);
1877
1878 return IS_ERR(override) ? NULL : override;
1879}
1880
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001881/**
Jani Nikula48eaeb72019-06-10 12:30:54 +03001882 * drm_add_override_edid_modes - add modes from override/firmware EDID
1883 * @connector: connector we're probing
1884 *
1885 * Add modes from the override/firmware EDID, if available. Only to be used from
1886 * drm_helper_probe_single_connector_modes() as a fallback for when DDC probe
1887 * failed during drm_get_edid() and caused the override/firmware EDID to be
1888 * skipped.
1889 *
1890 * Return: The number of modes added or 0 if we couldn't find any.
1891 */
1892int drm_add_override_edid_modes(struct drm_connector *connector)
1893{
1894 struct edid *override;
1895 int num_modes = 0;
1896
1897 override = drm_get_override_edid(connector);
1898 if (override) {
1899 drm_connector_update_edid_property(connector, override);
1900 num_modes = drm_add_edid_modes(connector, override);
1901 kfree(override);
1902
1903 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] adding %d modes via fallback override/firmware EDID\n",
1904 connector->base.id, connector->name, num_modes);
1905 }
1906
1907 return num_modes;
1908}
1909EXPORT_SYMBOL(drm_add_override_edid_modes);
1910
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001911/**
1912 * drm_do_get_edid - get EDID data using a custom EDID block read function
1913 * @connector: connector we're probing
1914 * @get_edid_block: EDID block read function
1915 * @data: private data passed to the block read function
1916 *
1917 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1918 * exposes a different interface to read EDID blocks this function can be used
1919 * to get EDID data using a custom block read function.
1920 *
1921 * As in the general case the DDC bus is accessible by the kernel at the I2C
1922 * level, drivers must make all reasonable efforts to expose it as an I2C
1923 * adapter and use drm_get_edid() instead of abusing this function.
1924 *
Jani Nikula53fd40a2017-09-12 11:19:26 +03001925 * The EDID may be overridden using debugfs override_edid or firmare EDID
1926 * (drm_load_edid_firmware() and drm.edid_firmware parameter), in this priority
1927 * order. Having either of them bypasses actual EDID reads.
1928 *
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001929 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1930 */
1931struct edid *drm_do_get_edid(struct drm_connector *connector,
1932 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1933 size_t len),
1934 void *data)
Adam Jackson61e57a82010-03-29 21:43:18 +00001935{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001936 int i, j = 0, valid_extensions = 0;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001937 u8 *edid, *new;
Jani Nikula56a2b7f2019-06-07 14:05:12 +03001938 struct edid *override;
Jani Nikula53fd40a2017-09-12 11:19:26 +03001939
Jani Nikula56a2b7f2019-06-07 14:05:12 +03001940 override = drm_get_override_edid(connector);
1941 if (override)
Jani Nikula53fd40a2017-09-12 11:19:26 +03001942 return override;
Adam Jackson61e57a82010-03-29 21:43:18 +00001943
Chris Wilsonf14f3682016-10-17 09:35:12 +01001944 if ((edid = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
Adam Jackson61e57a82010-03-29 21:43:18 +00001945 return NULL;
1946
1947 /* base block fetch */
1948 for (i = 0; i < 4; i++) {
Chris Wilsonf14f3682016-10-17 09:35:12 +01001949 if (get_edid_block(data, edid, 0, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001950 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001951 if (drm_edid_block_valid(edid, 0, false,
Todd Previte6ba2bd32015-04-21 11:09:41 -07001952 &connector->edid_corrupt))
Adam Jackson61e57a82010-03-29 21:43:18 +00001953 break;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001954 if (i == 0 && drm_edid_is_zero(edid, EDID_LENGTH)) {
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001955 connector->null_edid_counter++;
1956 goto carp;
1957 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001958 }
1959 if (i == 4)
1960 goto carp;
1961
1962 /* if there's no extensions, we're done */
Chris Wilson14544d02016-10-24 12:38:21 +01001963 valid_extensions = edid[0x7e];
1964 if (valid_extensions == 0)
Chris Wilsonf14f3682016-10-17 09:35:12 +01001965 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001966
Chris Wilson14544d02016-10-24 12:38:21 +01001967 new = krealloc(edid, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
Adam Jackson61e57a82010-03-29 21:43:18 +00001968 if (!new)
1969 goto out;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001970 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001971
Chris Wilsonf14f3682016-10-17 09:35:12 +01001972 for (j = 1; j <= edid[0x7e]; j++) {
Chris Wilson14544d02016-10-24 12:38:21 +01001973 u8 *block = edid + j * EDID_LENGTH;
Chris Wilsona28187c2016-10-17 09:35:13 +01001974
Adam Jackson61e57a82010-03-29 21:43:18 +00001975 for (i = 0; i < 4; i++) {
Chris Wilsona28187c2016-10-17 09:35:13 +01001976 if (get_edid_block(data, block, j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001977 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001978 if (drm_edid_block_valid(block, j, false, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001979 break;
1980 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001981
Chris Wilson14544d02016-10-24 12:38:21 +01001982 if (i == 4)
1983 valid_extensions--;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001984 }
1985
Chris Wilsonf14f3682016-10-17 09:35:12 +01001986 if (valid_extensions != edid[0x7e]) {
Chris Wilson14544d02016-10-24 12:38:21 +01001987 u8 *base;
1988
1989 connector_bad_edid(connector, edid, edid[0x7e] + 1);
1990
Chris Wilsonf14f3682016-10-17 09:35:12 +01001991 edid[EDID_LENGTH-1] += edid[0x7e] - valid_extensions;
1992 edid[0x7e] = valid_extensions;
Chris Wilson14544d02016-10-24 12:38:21 +01001993
Kees Cook6da2ec52018-06-12 13:55:00 -07001994 new = kmalloc_array(valid_extensions + 1, EDID_LENGTH,
1995 GFP_KERNEL);
Sam Tygier0ea75e22010-09-23 10:11:01 +01001996 if (!new)
1997 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001998
1999 base = new;
2000 for (i = 0; i <= edid[0x7e]; i++) {
2001 u8 *block = edid + i * EDID_LENGTH;
2002
2003 if (!drm_edid_block_valid(block, i, false, NULL))
2004 continue;
2005
2006 memcpy(base, block, EDID_LENGTH);
2007 base += EDID_LENGTH;
2008 }
2009
2010 kfree(edid);
Chris Wilsonf14f3682016-10-17 09:35:12 +01002011 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00002012 }
2013
Chris Wilsonf14f3682016-10-17 09:35:12 +01002014 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00002015
2016carp:
Chris Wilson14544d02016-10-24 12:38:21 +01002017 connector_bad_edid(connector, edid, 1);
Adam Jackson61e57a82010-03-29 21:43:18 +00002018out:
Chris Wilsonf14f3682016-10-17 09:35:12 +01002019 kfree(edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00002020 return NULL;
2021}
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02002022EXPORT_SYMBOL_GPL(drm_do_get_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00002023
2024/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002025 * drm_probe_ddc() - probe DDC presence
2026 * @adapter: I2C adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00002027 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002028 * Return: True on success, false on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00002029 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04002030bool
Adam Jackson61e57a82010-03-29 21:43:18 +00002031drm_probe_ddc(struct i2c_adapter *adapter)
2032{
2033 unsigned char out;
2034
2035 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
2036}
Adam Jacksonfbff4692012-09-18 10:58:47 -04002037EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00002038
2039/**
2040 * drm_get_edid - get EDID data, if available
2041 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002042 * @adapter: I2C adapter to use for DDC
Adam Jackson61e57a82010-03-29 21:43:18 +00002043 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002044 * Poke the given I2C channel to grab EDID data if possible. If found,
Adam Jackson61e57a82010-03-29 21:43:18 +00002045 * attach it to the connector.
2046 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002047 * Return: Pointer to valid EDID or NULL if we couldn't find any.
Adam Jackson61e57a82010-03-29 21:43:18 +00002048 */
2049struct edid *drm_get_edid(struct drm_connector *connector,
2050 struct i2c_adapter *adapter)
2051{
Stanislav Lisovskiy51864212020-06-30 05:56:59 +05302052 struct edid *edid;
2053
Jani Nikula15f080f2017-02-17 17:20:53 +02002054 if (connector->force == DRM_FORCE_OFF)
2055 return NULL;
2056
2057 if (connector->force == DRM_FORCE_UNSPECIFIED && !drm_probe_ddc(adapter))
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02002058 return NULL;
Adam Jackson61e57a82010-03-29 21:43:18 +00002059
Stanislav Lisovskiy51864212020-06-30 05:56:59 +05302060 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
2061 drm_connector_update_edid_property(connector, edid);
2062 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00002063}
2064EXPORT_SYMBOL(drm_get_edid);
2065
Jani Nikula51f8da52013-09-27 15:08:27 +03002066/**
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +01002067 * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
2068 * @connector: connector we're probing
2069 * @adapter: I2C adapter to use for DDC
2070 *
2071 * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
2072 * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
2073 * switch DDC to the GPU which is retrieving EDID.
2074 *
2075 * Return: Pointer to valid EDID or %NULL if we couldn't find any.
2076 */
2077struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
2078 struct i2c_adapter *adapter)
2079{
2080 struct pci_dev *pdev = connector->dev->pdev;
2081 struct edid *edid;
2082
2083 vga_switcheroo_lock_ddc(pdev);
2084 edid = drm_get_edid(connector, adapter);
2085 vga_switcheroo_unlock_ddc(pdev);
2086
2087 return edid;
2088}
2089EXPORT_SYMBOL(drm_get_edid_switcheroo);
2090
2091/**
Jani Nikula51f8da52013-09-27 15:08:27 +03002092 * drm_edid_duplicate - duplicate an EDID and the extensions
2093 * @edid: EDID to duplicate
2094 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002095 * Return: Pointer to duplicated EDID or NULL on allocation failure.
Jani Nikula51f8da52013-09-27 15:08:27 +03002096 */
2097struct edid *drm_edid_duplicate(const struct edid *edid)
2098{
2099 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
2100}
2101EXPORT_SYMBOL(drm_edid_duplicate);
2102
Adam Jackson61e57a82010-03-29 21:43:18 +00002103/*** EDID parsing ***/
2104
Dave Airlief453ba02008-11-07 14:05:41 -08002105/**
2106 * edid_vendor - match a string against EDID's obfuscated vendor field
2107 * @edid: EDID to match
2108 * @vendor: vendor string
2109 *
2110 * Returns true if @vendor is in @edid, false otherwise
2111 */
Keith Packard170178f2017-12-13 00:44:26 -08002112static bool edid_vendor(const struct edid *edid, const char *vendor)
Dave Airlief453ba02008-11-07 14:05:41 -08002113{
2114 char edid_vendor[3];
2115
2116 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
2117 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
2118 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10002119 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08002120
2121 return !strncmp(edid_vendor, vendor, 3);
2122}
2123
2124/**
2125 * edid_get_quirks - return quirk flags for a given EDID
2126 * @edid: EDID to process
2127 *
2128 * This tells subsequent routines what fixes they need to apply.
2129 */
Keith Packard170178f2017-12-13 00:44:26 -08002130static u32 edid_get_quirks(const struct edid *edid)
Dave Airlief453ba02008-11-07 14:05:41 -08002131{
Jani Nikula23c4cfb2016-12-28 13:06:26 +02002132 const struct edid_quirk *quirk;
Dave Airlief453ba02008-11-07 14:05:41 -08002133 int i;
2134
2135 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
2136 quirk = &edid_quirk_list[i];
2137
2138 if (edid_vendor(edid, quirk->vendor) &&
2139 (EDID_PRODUCT_ID(edid) == quirk->product_id))
2140 return quirk->quirks;
2141 }
2142
2143 return 0;
2144}
2145
2146#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04002147#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08002148
Dave Airlief453ba02008-11-07 14:05:41 -08002149/**
2150 * edid_fixup_preferred - set preferred modes based on quirk list
2151 * @connector: has mode list to fix up
2152 * @quirks: quirks list
2153 *
2154 * Walk the mode list for @connector, clearing the preferred status
2155 * on existing modes and setting it anew for the right mode ala @quirks.
2156 */
2157static void edid_fixup_preferred(struct drm_connector *connector,
2158 u32 quirks)
2159{
2160 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10002161 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04002162 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08002163
2164 if (list_empty(&connector->probed_modes))
2165 return;
2166
2167 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
2168 target_refresh = 60;
2169 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
2170 target_refresh = 75;
2171
2172 preferred_mode = list_first_entry(&connector->probed_modes,
2173 struct drm_display_mode, head);
2174
2175 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
2176 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
2177
2178 if (cur_mode == preferred_mode)
2179 continue;
2180
2181 /* Largest mode is preferred */
2182 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
2183 preferred_mode = cur_mode;
2184
Ville Syrjälä04256622020-04-28 20:19:27 +03002185 cur_vrefresh = drm_mode_vrefresh(cur_mode);
2186 preferred_vrefresh = drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08002187 /* At a given size, try to get closest to target refresh */
2188 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04002189 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
2190 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08002191 preferred_mode = cur_mode;
2192 }
2193 }
2194
2195 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
2196}
2197
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002198static bool
2199mode_is_rb(const struct drm_display_mode *mode)
2200{
2201 return (mode->htotal - mode->hdisplay == 160) &&
2202 (mode->hsync_end - mode->hdisplay == 80) &&
2203 (mode->hsync_end - mode->hsync_start == 32) &&
2204 (mode->vsync_start - mode->vdisplay == 3);
2205}
2206
Adam Jackson33c75312012-04-13 16:33:29 -04002207/*
2208 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
2209 * @dev: Device to duplicate against
2210 * @hsize: Mode width
2211 * @vsize: Mode height
2212 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002213 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04002214 *
2215 * Walk the DMT mode list looking for a match for the given parameters.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002216 *
2217 * Return: A newly allocated copy of the mode, or NULL if not found.
Adam Jackson33c75312012-04-13 16:33:29 -04002218 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002219struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002220 int hsize, int vsize, int fresh,
2221 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08002222{
Adam Jackson07a5e632009-12-03 17:44:38 -05002223 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08002224
Thierry Redinga6b21832012-11-23 15:01:42 +01002225 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002226 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302227
Adam Jacksonf8b46a02012-04-13 16:33:30 -04002228 if (hsize != ptr->hdisplay)
2229 continue;
2230 if (vsize != ptr->vdisplay)
2231 continue;
2232 if (fresh != drm_mode_vrefresh(ptr))
2233 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002234 if (rb != mode_is_rb(ptr))
2235 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04002236
2237 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08002238 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04002239
2240 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08002241}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002242EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04002243
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002244static bool is_display_descriptor(const u8 d[18], u8 tag)
2245{
2246 return d[0] == 0x00 && d[1] == 0x00 &&
2247 d[2] == 0x00 && d[3] == tag;
2248}
2249
Ville Syrjäläf447dd12020-01-24 22:02:26 +02002250static bool is_detailed_timing_descriptor(const u8 d[18])
2251{
2252 return d[0] != 0x00 || d[1] != 0x00;
2253}
2254
Adam Jacksond1ff6402010-03-29 21:43:26 +00002255typedef void detailed_cb(struct detailed_timing *timing, void *closure);
2256
2257static void
Adam Jackson4d76a222010-08-03 14:38:17 -04002258cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
2259{
Ville Syrjälä7304b982020-01-24 22:02:24 +02002260 int i, n;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01002261 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04002262 u8 *det_base = ext + d;
2263
Ville Syrjälä7304b982020-01-24 22:02:24 +02002264 if (d < 4 || d > 127)
2265 return;
2266
Christian Schmidt4966b2a2011-12-19 20:03:43 +01002267 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04002268 for (i = 0; i < n; i++)
2269 cb((struct detailed_timing *)(det_base + 18 * i), closure);
2270}
2271
2272static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04002273vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
2274{
2275 unsigned int i, n = min((int)ext[0x02], 6);
2276 u8 *det_base = ext + 5;
2277
2278 if (ext[0x01] != 1)
2279 return; /* unknown version */
2280
2281 for (i = 0; i < n; i++)
2282 cb((struct detailed_timing *)(det_base + 18 * i), closure);
2283}
2284
2285static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00002286drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
2287{
2288 int i;
2289 struct edid *edid = (struct edid *)raw_edid;
2290
2291 if (edid == NULL)
2292 return;
2293
2294 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
2295 cb(&(edid->detailed_timings[i]), closure);
2296
Adam Jackson4d76a222010-08-03 14:38:17 -04002297 for (i = 1; i <= raw_edid[0x7e]; i++) {
2298 u8 *ext = raw_edid + (i * EDID_LENGTH);
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302299
Adam Jackson4d76a222010-08-03 14:38:17 -04002300 switch (*ext) {
2301 case CEA_EXT:
2302 cea_for_each_detailed_block(ext, cb, closure);
2303 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04002304 case VTB_EXT:
2305 vtb_for_each_detailed_block(ext, cb, closure);
2306 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04002307 default:
2308 break;
2309 }
2310 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00002311}
2312
2313static void
2314is_rb(struct detailed_timing *t, void *data)
2315{
2316 u8 *r = (u8 *)t;
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002317
2318 if (!is_display_descriptor(r, EDID_DETAIL_MONITOR_RANGE))
2319 return;
2320
2321 if (r[15] & 0x10)
2322 *(bool *)data = true;
Adam Jacksond1ff6402010-03-29 21:43:26 +00002323}
2324
2325/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
2326static bool
2327drm_monitor_supports_rb(struct edid *edid)
2328{
2329 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02002330 bool ret = false;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302331
Adam Jacksond1ff6402010-03-29 21:43:26 +00002332 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
2333 return ret;
2334 }
2335
2336 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
2337}
2338
Adam Jackson7a374352010-03-29 21:43:30 +00002339static void
2340find_gtf2(struct detailed_timing *t, void *data)
2341{
2342 u8 *r = (u8 *)t;
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002343
2344 if (!is_display_descriptor(r, EDID_DETAIL_MONITOR_RANGE))
2345 return;
2346
2347 if (r[10] == 0x02)
Adam Jackson7a374352010-03-29 21:43:30 +00002348 *(u8 **)data = r;
2349}
2350
2351/* Secondary GTF curve kicks in above some break frequency */
2352static int
2353drm_gtf2_hbreak(struct edid *edid)
2354{
2355 u8 *r = NULL;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302356
Adam Jackson7a374352010-03-29 21:43:30 +00002357 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2358 return r ? (r[12] * 2) : 0;
2359}
2360
2361static int
2362drm_gtf2_2c(struct edid *edid)
2363{
2364 u8 *r = NULL;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302365
Adam Jackson7a374352010-03-29 21:43:30 +00002366 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2367 return r ? r[13] : 0;
2368}
2369
2370static int
2371drm_gtf2_m(struct edid *edid)
2372{
2373 u8 *r = NULL;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302374
Adam Jackson7a374352010-03-29 21:43:30 +00002375 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2376 return r ? (r[15] << 8) + r[14] : 0;
2377}
2378
2379static int
2380drm_gtf2_k(struct edid *edid)
2381{
2382 u8 *r = NULL;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302383
Adam Jackson7a374352010-03-29 21:43:30 +00002384 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2385 return r ? r[16] : 0;
2386}
2387
2388static int
2389drm_gtf2_2j(struct edid *edid)
2390{
2391 u8 *r = NULL;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302392
Adam Jackson7a374352010-03-29 21:43:30 +00002393 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2394 return r ? r[17] : 0;
2395}
2396
2397/**
2398 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
2399 * @edid: EDID block to scan
2400 */
2401static int standard_timing_level(struct edid *edid)
2402{
2403 if (edid->revision >= 2) {
2404 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
2405 return LEVEL_CVT;
2406 if (drm_gtf2_hbreak(edid))
2407 return LEVEL_GTF2;
Lee Shawn Cbfef04a2019-10-07 21:51:27 +08002408 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
2409 return LEVEL_GTF;
Adam Jackson7a374352010-03-29 21:43:30 +00002410 }
2411 return LEVEL_DMT;
2412}
2413
Adam Jackson23425ca2009-09-23 17:30:58 -04002414/*
2415 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
2416 * monitors fill with ascii space (0x20) instead.
2417 */
2418static int
2419bad_std_timing(u8 a, u8 b)
2420{
2421 return (a == 0x00 && b == 0x00) ||
2422 (a == 0x01 && b == 0x01) ||
2423 (a == 0x20 && b == 0x20);
2424}
2425
Ville Syrjälä58911c22020-04-28 20:19:25 +03002426static int drm_mode_hsync(const struct drm_display_mode *mode)
2427{
2428 if (mode->htotal <= 0)
2429 return 0;
2430
2431 return DIV_ROUND_CLOSEST(mode->clock, mode->htotal);
2432}
2433
Dave Airlief453ba02008-11-07 14:05:41 -08002434/**
2435 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01002436 * @connector: connector of for the EDID block
2437 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08002438 * @t: standard timing params
2439 *
2440 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08002441 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08002442 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002443static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00002444drm_mode_std(struct drm_connector *connector, struct edid *edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002445 struct std_timing *t)
Dave Airlief453ba02008-11-07 14:05:41 -08002446{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002447 struct drm_device *dev = connector->dev;
2448 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08002449 int hsize, vsize;
2450 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002451 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
2452 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08002453 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
2454 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00002455 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08002456
Adam Jackson23425ca2009-09-23 17:30:58 -04002457 if (bad_std_timing(t->hsize, t->vfreq_aspect))
2458 return NULL;
2459
Zhao Yakui5c612592009-06-22 13:17:10 +08002460 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
2461 hsize = t->hsize * 8 + 248;
2462 /* vrefresh_rate = vfreq + 60 */
2463 vrefresh_rate = vfreq + 60;
2464 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04002465 if (aspect_ratio == 0) {
Thierry Reding464fdec2014-04-29 11:44:33 +02002466 if (edid->revision < 3)
Adam Jacksonf066a172009-09-23 17:31:21 -04002467 vsize = hsize;
2468 else
2469 vsize = (hsize * 10) / 16;
2470 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08002471 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002472 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08002473 vsize = (hsize * 4) / 5;
2474 else
2475 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00002476
2477 /* HDTV hack, part 1 */
2478 if (vrefresh_rate == 60 &&
2479 ((hsize == 1360 && vsize == 765) ||
2480 (hsize == 1368 && vsize == 769))) {
2481 hsize = 1366;
2482 vsize = 768;
2483 }
2484
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002485 /*
2486 * If this connector already has a mode for this size and refresh
2487 * rate (because it came from detailed or CVT info), use that
2488 * instead. This way we don't have to guess at interlace or
2489 * reduced blanking.
2490 */
Adam Jackson522032d2010-04-09 16:52:49 +00002491 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002492 if (m->hdisplay == hsize && m->vdisplay == vsize &&
2493 drm_mode_vrefresh(m) == vrefresh_rate)
2494 return NULL;
2495
Adam Jacksona0910c82010-03-29 21:43:28 +00002496 /* HDTV hack, part 2 */
2497 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
2498 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10002499 false);
Joe Moriartya5ef6562018-02-12 14:51:43 -05002500 if (!mode)
2501 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08002502 mode->hdisplay = 1366;
Adam Jacksona4967de62010-07-28 07:40:32 +10002503 mode->hsync_start = mode->hsync_start - 1;
2504 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08002505 return mode;
2506 }
Adam Jacksona0910c82010-03-29 21:43:28 +00002507
Zhao Yakui559ee212009-09-03 09:33:47 +08002508 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002509 if (drm_monitor_supports_rb(edid)) {
2510 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
2511 true);
2512 if (mode)
2513 return mode;
2514 }
2515 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08002516 if (mode)
2517 return mode;
2518
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002519 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08002520 switch (timing_level) {
2521 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08002522 break;
2523 case LEVEL_GTF:
2524 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
2525 break;
Adam Jackson7a374352010-03-29 21:43:30 +00002526 case LEVEL_GTF2:
2527 /*
2528 * This is potentially wrong if there's ever a monitor with
2529 * more than one ranges section, each claiming a different
2530 * secondary GTF curve. Please don't do that.
2531 */
2532 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002533 if (!mode)
2534 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00002535 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01002536 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00002537 mode = drm_gtf_mode_complex(dev, hsize, vsize,
2538 vrefresh_rate, 0, 0,
2539 drm_gtf2_m(edid),
2540 drm_gtf2_2c(edid),
2541 drm_gtf2_k(edid),
2542 drm_gtf2_2j(edid));
2543 }
2544 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08002545 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10002546 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
2547 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08002548 break;
2549 }
Dave Airlief453ba02008-11-07 14:05:41 -08002550 return mode;
2551}
2552
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002553/*
2554 * EDID is delightfully ambiguous about how interlaced modes are to be
2555 * encoded. Our internal representation is of frame height, but some
2556 * HDTV detailed timings are encoded as field height.
2557 *
2558 * The format list here is from CEA, in frame size. Technically we
2559 * should be checking refresh rate too. Whatever.
2560 */
2561static void
2562drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
2563 struct detailed_pixel_timing *pt)
2564{
2565 int i;
2566 static const struct {
2567 int w, h;
2568 } cea_interlaced[] = {
2569 { 1920, 1080 },
2570 { 720, 480 },
2571 { 1440, 480 },
2572 { 2880, 480 },
2573 { 720, 576 },
2574 { 1440, 576 },
2575 { 2880, 576 },
2576 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002577
2578 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
2579 return;
2580
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04002581 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002582 if ((mode->hdisplay == cea_interlaced[i].w) &&
2583 (mode->vdisplay == cea_interlaced[i].h / 2)) {
2584 mode->vdisplay *= 2;
2585 mode->vsync_start *= 2;
2586 mode->vsync_end *= 2;
2587 mode->vtotal *= 2;
2588 mode->vtotal |= 1;
2589 }
2590 }
2591
2592 mode->flags |= DRM_MODE_FLAG_INTERLACE;
2593}
2594
Dave Airlief453ba02008-11-07 14:05:41 -08002595/**
2596 * drm_mode_detailed - create a new mode from an EDID detailed timing section
2597 * @dev: DRM device (needed to create new mode)
2598 * @edid: EDID block
2599 * @timing: EDID detailed timing info
2600 * @quirks: quirks to apply
2601 *
2602 * An EDID detailed timing block contains enough info for us to create and
2603 * return a new struct drm_display_mode.
2604 */
2605static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
2606 struct edid *edid,
2607 struct detailed_timing *timing,
2608 u32 quirks)
2609{
2610 struct drm_display_mode *mode;
2611 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002612 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
2613 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
2614 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
2615 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002616 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
2617 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01002618 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002619 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08002620
Adam Jacksonfc438962009-06-04 10:20:34 +10002621 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02002622 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10002623 return NULL;
2624
Michel Dänzer0454bea2009-06-15 16:56:07 +02002625 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002626 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002627 return NULL;
2628 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02002629 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002630 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002631 }
2632
Zhao Yakuifcb45612009-10-14 09:11:25 +08002633 /* it is incorrect if hsync/vsync width is zero */
2634 if (!hsync_pulse_width || !vsync_pulse_width) {
2635 DRM_DEBUG_KMS("Incorrect Detailed timing. "
2636 "Wrong Hsync/Vsync pulse width\n");
2637 return NULL;
2638 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002639
2640 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
2641 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
2642 if (!mode)
2643 return NULL;
2644
2645 goto set_size;
2646 }
2647
Dave Airlief453ba02008-11-07 14:05:41 -08002648 mode = drm_mode_create(dev);
2649 if (!mode)
2650 return NULL;
2651
Dave Airlief453ba02008-11-07 14:05:41 -08002652 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02002653 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08002654
Michel Dänzer0454bea2009-06-15 16:56:07 +02002655 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08002656
Michel Dänzer0454bea2009-06-15 16:56:07 +02002657 mode->hdisplay = hactive;
2658 mode->hsync_start = mode->hdisplay + hsync_offset;
2659 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
2660 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002661
Michel Dänzer0454bea2009-06-15 16:56:07 +02002662 mode->vdisplay = vactive;
2663 mode->vsync_start = mode->vdisplay + vsync_offset;
2664 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
2665 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002666
Jesse Barnes7064fef2009-11-05 10:12:54 -08002667 /* Some EDIDs have bogus h/vtotal values */
2668 if (mode->hsync_end > mode->htotal)
2669 mode->htotal = mode->hsync_end + 1;
2670 if (mode->vsync_end > mode->vtotal)
2671 mode->vtotal = mode->vsync_end + 1;
2672
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002673 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08002674
2675 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02002676 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08002677 }
2678
Michel Dänzer0454bea2009-06-15 16:56:07 +02002679 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
2680 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2681 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2682 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08002683
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002684set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02002685 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2686 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08002687
2688 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2689 mode->width_mm *= 10;
2690 mode->height_mm *= 10;
2691 }
2692
2693 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2694 mode->width_mm = edid->width_cm * 10;
2695 mode->height_mm = edid->height_cm * 10;
2696 }
2697
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002698 mode->type = DRM_MODE_TYPE_DRIVER;
2699 drm_mode_set_name(mode);
2700
Dave Airlief453ba02008-11-07 14:05:41 -08002701 return mode;
2702}
2703
Adam Jackson07a5e632009-12-03 17:44:38 -05002704static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002705mode_in_hsync_range(const struct drm_display_mode *mode,
2706 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002707{
2708 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05002709
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002710 hmin = t[7];
2711 if (edid->revision >= 4)
2712 hmin += ((t[4] & 0x04) ? 255 : 0);
2713 hmax = t[8];
2714 if (edid->revision >= 4)
2715 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05002716 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05002717
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002718 return (hsync <= hmax && hsync >= hmin);
2719}
2720
2721static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002722mode_in_vsync_range(const struct drm_display_mode *mode,
2723 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002724{
2725 int vsync, vmin, vmax;
2726
2727 vmin = t[5];
2728 if (edid->revision >= 4)
2729 vmin += ((t[4] & 0x01) ? 255 : 0);
2730 vmax = t[6];
2731 if (edid->revision >= 4)
2732 vmax += ((t[4] & 0x02) ? 255 : 0);
2733 vsync = drm_mode_vrefresh(mode);
2734
2735 return (vsync <= vmax && vsync >= vmin);
2736}
2737
2738static u32
2739range_pixel_clock(struct edid *edid, u8 *t)
2740{
2741 /* unspecified */
2742 if (t[9] == 0 || t[9] == 255)
2743 return 0;
2744
2745 /* 1.4 with CVT support gives us real precision, yay */
2746 if (edid->revision >= 4 && t[10] == 0x04)
2747 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2748
2749 /* 1.3 is pathetic, so fuzz up a bit */
2750 return t[9] * 10000 + 5001;
2751}
2752
Adam Jackson07a5e632009-12-03 17:44:38 -05002753static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002754mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002755 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002756{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002757 u32 max_clock;
2758 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05002759
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002760 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002761 return false;
2762
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002763 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002764 return false;
2765
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002766 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05002767 if (mode->clock > max_clock)
2768 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002769
2770 /* 1.4 max horizontal check */
2771 if (edid->revision >= 4 && t[10] == 0x04)
2772 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2773 return false;
2774
2775 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2776 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05002777
2778 return true;
2779}
2780
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002781static bool valid_inferred_mode(const struct drm_connector *connector,
2782 const struct drm_display_mode *mode)
2783{
Ville Syrjälä85f8fcd2015-09-07 18:22:56 +03002784 const struct drm_display_mode *m;
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002785 bool ok = false;
2786
2787 list_for_each_entry(m, &connector->probed_modes, head) {
2788 if (mode->hdisplay == m->hdisplay &&
2789 mode->vdisplay == m->vdisplay &&
2790 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2791 return false; /* duplicated */
2792 if (mode->hdisplay <= m->hdisplay &&
2793 mode->vdisplay <= m->vdisplay)
2794 ok = true;
2795 }
2796 return ok;
2797}
2798
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002799static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04002800drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002801 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002802{
2803 int i, modes = 0;
2804 struct drm_display_mode *newmode;
2805 struct drm_device *dev = connector->dev;
2806
Thierry Redinga6b21832012-11-23 15:01:42 +01002807 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002808 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2809 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05002810 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2811 if (newmode) {
2812 drm_mode_probed_add(connector, newmode);
2813 modes++;
2814 }
2815 }
2816 }
2817
2818 return modes;
2819}
2820
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002821/* fix up 1366x768 mode from 1368x768;
2822 * GFT/CVT can't express 1366 width which isn't dividable by 8
2823 */
Takashi Iwai969218f2017-01-17 17:43:29 +01002824void drm_mode_fixup_1366x768(struct drm_display_mode *mode)
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002825{
2826 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2827 mode->hdisplay = 1366;
2828 mode->hsync_start--;
2829 mode->hsync_end--;
2830 drm_mode_set_name(mode);
2831 }
2832}
2833
Adam Jacksonb309bd32012-04-13 16:33:40 -04002834static int
2835drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2836 struct detailed_timing *timing)
2837{
2838 int i, modes = 0;
2839 struct drm_display_mode *newmode;
2840 struct drm_device *dev = connector->dev;
2841
Thierry Redinga6b21832012-11-23 15:01:42 +01002842 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002843 const struct minimode *m = &extra_modes[i];
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302844
Adam Jacksonb309bd32012-04-13 16:33:40 -04002845 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002846 if (!newmode)
2847 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002848
Takashi Iwai969218f2017-01-17 17:43:29 +01002849 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002850 if (!mode_in_range(newmode, edid, timing) ||
2851 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002852 drm_mode_destroy(dev, newmode);
2853 continue;
2854 }
2855
2856 drm_mode_probed_add(connector, newmode);
2857 modes++;
2858 }
2859
2860 return modes;
2861}
2862
2863static int
2864drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2865 struct detailed_timing *timing)
2866{
2867 int i, modes = 0;
2868 struct drm_display_mode *newmode;
2869 struct drm_device *dev = connector->dev;
2870 bool rb = drm_monitor_supports_rb(edid);
2871
Thierry Redinga6b21832012-11-23 15:01:42 +01002872 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002873 const struct minimode *m = &extra_modes[i];
Suraj Upadhyay948de8422020-07-02 18:53:32 +05302874
Adam Jacksonb309bd32012-04-13 16:33:40 -04002875 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002876 if (!newmode)
2877 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002878
Takashi Iwai969218f2017-01-17 17:43:29 +01002879 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002880 if (!mode_in_range(newmode, edid, timing) ||
2881 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002882 drm_mode_destroy(dev, newmode);
2883 continue;
2884 }
2885
2886 drm_mode_probed_add(connector, newmode);
2887 modes++;
2888 }
2889
2890 return modes;
2891}
2892
Adam Jackson13931572010-08-03 14:38:19 -04002893static void
2894do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002895{
Adam Jackson13931572010-08-03 14:38:19 -04002896 struct detailed_mode_closure *closure = c;
2897 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002898 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002899
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002900 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_MONITOR_RANGE))
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002901 return;
2902
2903 closure->modes += drm_dmt_modes_for_range(closure->connector,
2904 closure->edid,
2905 timing);
Ville Syrjälä4d23f482020-01-24 22:02:27 +02002906
Adam Jacksonb309bd32012-04-13 16:33:40 -04002907 if (!version_greater(closure->edid, 1, 1))
2908 return; /* GTF not defined yet */
2909
2910 switch (range->flags) {
2911 case 0x02: /* secondary gtf, XXX could do more */
2912 case 0x00: /* default gtf */
2913 closure->modes += drm_gtf_modes_for_range(closure->connector,
2914 closure->edid,
2915 timing);
2916 break;
2917 case 0x04: /* cvt, only in 1.4+ */
2918 if (!version_greater(closure->edid, 1, 3))
2919 break;
2920
2921 closure->modes += drm_cvt_modes_for_range(closure->connector,
2922 closure->edid,
2923 timing);
2924 break;
2925 case 0x01: /* just the ranges, no formula */
2926 default:
2927 break;
2928 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002929}
2930
Adam Jackson13931572010-08-03 14:38:19 -04002931static int
2932add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2933{
2934 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002935 .connector = connector,
2936 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002937 };
2938
2939 if (version_greater(edid, 1, 0))
2940 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2941 &closure);
2942
2943 return closure.modes;
2944}
2945
Adam Jackson2255be12010-03-29 21:43:22 +00002946static int
2947drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2948{
2949 int i, j, m, modes = 0;
2950 struct drm_display_mode *mode;
Paul Parsonsf3a32d72016-03-26 13:18:38 +00002951 u8 *est = ((u8 *)timing) + 6;
Adam Jackson2255be12010-03-29 21:43:22 +00002952
2953 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002954 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002955 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002956 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002957 break;
2958 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002959 mode = drm_mode_find_dmt(connector->dev,
2960 est3_modes[m].w,
2961 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002962 est3_modes[m].r,
2963 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002964 if (mode) {
2965 drm_mode_probed_add(connector, mode);
2966 modes++;
2967 }
2968 }
2969 }
2970 }
2971
2972 return modes;
2973}
2974
Adam Jackson13931572010-08-03 14:38:19 -04002975static void
2976do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002977{
Adam Jackson13931572010-08-03 14:38:19 -04002978 struct detailed_mode_closure *closure = c;
Adam Jackson13931572010-08-03 14:38:19 -04002979
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002980 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_EST_TIMINGS))
2981 return;
2982
2983 closure->modes += drm_est3_modes(closure->connector, timing);
Adam Jackson13931572010-08-03 14:38:19 -04002984}
2985
2986/**
2987 * add_established_modes - get est. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002988 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002989 * @edid: EDID block to scan
2990 *
2991 * Each EDID block contains a bitmap of the supported "established modes" list
2992 * (defined above). Tease them out and add them to the global modes list.
2993 */
2994static int
2995add_established_modes(struct drm_connector *connector, struct edid *edid)
2996{
Adam Jackson9cf00972009-12-03 17:44:36 -05002997 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002998 unsigned long est_bits = edid->established_timings.t1 |
2999 (edid->established_timings.t2 << 8) |
3000 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
3001 int i, modes = 0;
3002 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02003003 .connector = connector,
3004 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04003005 };
Adam Jackson9cf00972009-12-03 17:44:36 -05003006
Adam Jackson13931572010-08-03 14:38:19 -04003007 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
3008 if (est_bits & (1<<i)) {
3009 struct drm_display_mode *newmode;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05303010
Adam Jackson13931572010-08-03 14:38:19 -04003011 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
3012 if (newmode) {
3013 drm_mode_probed_add(connector, newmode);
3014 modes++;
3015 }
3016 }
Adam Jackson9cf00972009-12-03 17:44:36 -05003017 }
3018
Adam Jackson13931572010-08-03 14:38:19 -04003019 if (version_greater(edid, 1, 0))
3020 drm_for_each_detailed_block((u8 *)edid,
3021 do_established_modes, &closure);
3022
3023 return modes + closure.modes;
3024}
3025
3026static void
3027do_standard_modes(struct detailed_timing *timing, void *c)
3028{
3029 struct detailed_mode_closure *closure = c;
3030 struct detailed_non_pixel *data = &timing->data.other_data;
3031 struct drm_connector *connector = closure->connector;
3032 struct edid *edid = closure->edid;
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02003033 int i;
Adam Jackson13931572010-08-03 14:38:19 -04003034
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02003035 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_STD_MODES))
3036 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05003037
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02003038 for (i = 0; i < 6; i++) {
3039 struct std_timing *std = &data->data.timings[i];
3040 struct drm_display_mode *newmode;
3041
3042 newmode = drm_mode_std(connector, edid, std);
3043 if (newmode) {
3044 drm_mode_probed_add(connector, newmode);
3045 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05003046 }
Adam Jackson13931572010-08-03 14:38:19 -04003047 }
3048}
3049
3050/**
3051 * add_standard_modes - get std. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003052 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04003053 * @edid: EDID block to scan
3054 *
3055 * Standard modes can be calculated using the appropriate standard (DMT,
3056 * GTF or CVT. Grab them from @edid and add them to the list.
3057 */
3058static int
3059add_standard_modes(struct drm_connector *connector, struct edid *edid)
3060{
3061 int i, modes = 0;
3062 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02003063 .connector = connector,
3064 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04003065 };
3066
3067 for (i = 0; i < EDID_STD_TIMINGS; i++) {
3068 struct drm_display_mode *newmode;
3069
3070 newmode = drm_mode_std(connector, edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02003071 &edid->standard_timings[i]);
Adam Jackson13931572010-08-03 14:38:19 -04003072 if (newmode) {
3073 drm_mode_probed_add(connector, newmode);
3074 modes++;
3075 }
3076 }
3077
3078 if (version_greater(edid, 1, 0))
3079 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
3080 &closure);
3081
3082 /* XXX should also look for standard codes in VTB blocks */
3083
3084 return modes + closure.modes;
3085}
3086
Dave Airlief453ba02008-11-07 14:05:41 -08003087static int drm_cvt_modes(struct drm_connector *connector,
3088 struct detailed_timing *timing)
3089{
3090 int i, j, modes = 0;
3091 struct drm_display_mode *newmode;
3092 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08003093 struct cvt_timing *cvt;
3094 const int rates[] = { 60, 85, 75, 60, 50 };
3095 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08003096
3097 for (i = 0; i < 4; i++) {
3098 int uninitialized_var(width), height;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05303099
Dave Airlief453ba02008-11-07 14:05:41 -08003100 cvt = &(timing->data.other_data.data.cvt[i]);
3101
3102 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02003103 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08003104
3105 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08003106 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04003107 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08003108 width = height * 4 / 3;
3109 break;
3110 case 0x04:
3111 width = height * 16 / 9;
3112 break;
3113 case 0x08:
3114 width = height * 16 / 10;
3115 break;
3116 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08003117 width = height * 15 / 9;
3118 break;
3119 }
3120
3121 for (j = 1; j < 5; j++) {
3122 if (cvt->code[2] & (1 << j)) {
3123 newmode = drm_cvt_mode(dev, width, height,
3124 rates[j], j == 0,
3125 false, false);
3126 if (newmode) {
3127 drm_mode_probed_add(connector, newmode);
3128 modes++;
3129 }
3130 }
3131 }
3132 }
3133
3134 return modes;
3135}
3136
Adam Jackson13931572010-08-03 14:38:19 -04003137static void
3138do_cvt_mode(struct detailed_timing *timing, void *c)
3139{
3140 struct detailed_mode_closure *closure = c;
Adam Jackson13931572010-08-03 14:38:19 -04003141
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02003142 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_CVT_3BYTE))
3143 return;
3144
3145 closure->modes += drm_cvt_modes(closure->connector, timing);
Adam Jackson13931572010-08-03 14:38:19 -04003146}
Adam Jackson9cf00972009-12-03 17:44:36 -05003147
3148static int
Adam Jackson13931572010-08-03 14:38:19 -04003149add_cvt_modes(struct drm_connector *connector, struct edid *edid)
Ville Syrjälä4d23f482020-01-24 22:02:27 +02003150{
Adam Jackson13931572010-08-03 14:38:19 -04003151 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02003152 .connector = connector,
3153 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04003154 };
Adam Jackson9cf00972009-12-03 17:44:36 -05003155
Adam Jackson13931572010-08-03 14:38:19 -04003156 if (version_greater(edid, 1, 2))
3157 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08003158
Adam Jackson13931572010-08-03 14:38:19 -04003159 /* XXX should also look for CVT codes in VTB blocks */
3160
3161 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08003162}
3163
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003164static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
3165
Adam Jackson13931572010-08-03 14:38:19 -04003166static void
3167do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08003168{
Adam Jackson13931572010-08-03 14:38:19 -04003169 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08003170 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05003171
Ville Syrjäläf447dd12020-01-24 22:02:26 +02003172 if (!is_detailed_timing_descriptor((const u8 *)timing))
3173 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05003174
Ville Syrjäläf447dd12020-01-24 22:02:26 +02003175 newmode = drm_mode_detailed(closure->connector->dev,
3176 closure->edid, timing,
3177 closure->quirks);
3178 if (!newmode)
3179 return;
Dave Airlief453ba02008-11-07 14:05:41 -08003180
Ville Syrjäläf447dd12020-01-24 22:02:26 +02003181 if (closure->preferred)
3182 newmode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003183
Ville Syrjäläf447dd12020-01-24 22:02:26 +02003184 /*
3185 * Detailed modes are limited to 10kHz pixel clock resolution,
3186 * so fix up anything that looks like CEA/HDMI mode, but the clock
3187 * is just slightly off.
3188 */
3189 fixup_detailed_cea_mode_clock(newmode);
3190
3191 drm_mode_probed_add(closure->connector, newmode);
3192 closure->modes++;
3193 closure->preferred = false;
Ma Ling167f3a02009-03-20 14:09:48 +08003194}
3195
Adam Jackson13931572010-08-03 14:38:19 -04003196/*
3197 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08003198 * @connector: attached connector
3199 * @edid: EDID block to scan
3200 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08003201 */
Adam Jackson13931572010-08-03 14:38:19 -04003202static int
3203add_detailed_modes(struct drm_connector *connector, struct edid *edid,
3204 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08003205{
Adam Jackson13931572010-08-03 14:38:19 -04003206 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02003207 .connector = connector,
3208 .edid = edid,
Gustavo A. R. Silvac2925bd2018-01-30 04:05:28 -06003209 .preferred = true,
Julia Lawalld456ea22014-08-23 18:09:56 +02003210 .quirks = quirks,
Adam Jackson13931572010-08-03 14:38:19 -04003211 };
Dave Airlief453ba02008-11-07 14:05:41 -08003212
Adam Jackson13931572010-08-03 14:38:19 -04003213 if (closure.preferred && !version_greater(edid, 1, 3))
3214 closure.preferred =
3215 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00003216
Adam Jackson13931572010-08-03 14:38:19 -04003217 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08003218
Adam Jackson13931572010-08-03 14:38:19 -04003219 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08003220}
Dave Airlief453ba02008-11-07 14:05:41 -08003221
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003222#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003223#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08003224#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08003225#define SPEAKER_BLOCK 0x04
Uma Shankare85959d2019-05-16 19:40:08 +05303226#define HDR_STATIC_METADATA_BLOCK 0x6
Shashank Sharma87563fc2017-07-13 21:03:10 +05303227#define USE_EXTENDED_TAG 0x07
3228#define EXT_VIDEO_CAPABILITY_BLOCK 0x00
Shashank Sharma832d4f22017-07-14 16:03:46 +05303229#define EXT_VIDEO_DATA_BLOCK_420 0x0E
3230#define EXT_VIDEO_CAP_BLOCK_Y420CMDB 0x0F
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003231#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003232#define EDID_CEA_YCRCB444 (1 << 5)
3233#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003234#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003235
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01003236/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003237 * Search EDID for CEA extension block.
3238 */
Ville Syrjälä8873cfa2020-05-27 16:03:08 +03003239static u8 *drm_find_edid_extension(const struct edid *edid,
3240 int ext_id, int *ext_index)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003241{
3242 u8 *edid_ext = NULL;
3243 int i;
3244
3245 /* No EDID or EDID extensions */
3246 if (edid == NULL || edid->extensions == 0)
3247 return NULL;
3248
3249 /* Find CEA extension */
Ville Syrjälä8873cfa2020-05-27 16:03:08 +03003250 for (i = *ext_index; i < edid->extensions; i++) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003251 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
Dave Airlie40d9b042014-10-20 16:29:33 +10003252 if (edid_ext[0] == ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003253 break;
3254 }
3255
Ville Syrjälä8873cfa2020-05-27 16:03:08 +03003256 if (i >= edid->extensions)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003257 return NULL;
3258
Ville Syrjälä8873cfa2020-05-27 16:03:08 +03003259 *ext_index = i + 1;
3260
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003261 return edid_ext;
3262}
3263
Dave Airlie40d9b042014-10-20 16:29:33 +10003264
Ville Syrjälä23b03862020-03-13 18:20:49 +02003265static u8 *drm_find_displayid_extension(const struct edid *edid,
Ville Syrjälä8873cfa2020-05-27 16:03:08 +03003266 int *length, int *idx,
3267 int *ext_index)
Dave Airlie40d9b042014-10-20 16:29:33 +10003268{
Ville Syrjälä8873cfa2020-05-27 16:03:08 +03003269 u8 *displayid = drm_find_edid_extension(edid, DISPLAYID_EXT, ext_index);
Ville Syrjälä8e88c752020-03-13 18:20:51 +02003270 struct displayid_hdr *base;
Ville Syrjäläea0aa602020-03-13 18:20:50 +02003271 int ret;
Ville Syrjälä36881182020-03-13 18:20:48 +02003272
3273 if (!displayid)
3274 return NULL;
3275
Ville Syrjälä5f706b42020-03-13 18:20:52 +02003276 /* EDID extensions block checksum isn't for us */
3277 *length = EDID_LENGTH - 1;
Ville Syrjälä36881182020-03-13 18:20:48 +02003278 *idx = 1;
3279
Ville Syrjäläea0aa602020-03-13 18:20:50 +02003280 ret = validate_displayid(displayid, *length, *idx);
3281 if (ret)
3282 return NULL;
3283
Ville Syrjälä8e88c752020-03-13 18:20:51 +02003284 base = (struct displayid_hdr *)&displayid[*idx];
3285 *length = *idx + sizeof(*base) + base->bytes;
3286
Ville Syrjälä36881182020-03-13 18:20:48 +02003287 return displayid;
Dave Airlie40d9b042014-10-20 16:29:33 +10003288}
3289
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003290static u8 *drm_find_cea_extension(const struct edid *edid)
3291{
Ville Syrjälä23b03862020-03-13 18:20:49 +02003292 int length, idx;
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003293 struct displayid_block *block;
3294 u8 *cea;
3295 u8 *displayid;
Ville Syrjälä8873cfa2020-05-27 16:03:08 +03003296 int ext_index;
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003297
3298 /* Look for a top level CEA extension block */
Ville Syrjälä7f261af2020-05-27 16:03:09 +03003299 /* FIXME: make callers iterate through multiple CEA ext blocks? */
Ville Syrjälä8873cfa2020-05-27 16:03:08 +03003300 ext_index = 0;
3301 cea = drm_find_edid_extension(edid, CEA_EXT, &ext_index);
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003302 if (cea)
3303 return cea;
3304
3305 /* CEA blocks can also be found embedded in a DisplayID block */
Ville Syrjälä8873cfa2020-05-27 16:03:08 +03003306 ext_index = 0;
Ville Syrjälä7f261af2020-05-27 16:03:09 +03003307 for (;;) {
3308 displayid = drm_find_displayid_extension(edid, &length, &idx,
3309 &ext_index);
3310 if (!displayid)
3311 return NULL;
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003312
Ville Syrjälä7f261af2020-05-27 16:03:09 +03003313 idx += sizeof(struct displayid_hdr);
3314 for_each_displayid_db(displayid, block, idx, length) {
3315 if (block->tag == DATA_BLOCK_CTA)
3316 return (u8 *)block;
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003317 }
3318 }
3319
Ville Syrjälä7f261af2020-05-27 16:03:09 +03003320 return NULL;
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003321}
3322
Mauro Rossie1cf35b2020-02-03 22:31:13 +01003323static __always_inline const struct drm_display_mode *cea_mode_for_vic(u8 vic)
Ville Syrjälä7befe622019-12-13 19:43:45 +02003324{
Ville Syrjälä9212f8e2019-12-13 19:43:48 +02003325 BUILD_BUG_ON(1 + ARRAY_SIZE(edid_cea_modes_1) - 1 != 127);
3326 BUILD_BUG_ON(193 + ARRAY_SIZE(edid_cea_modes_193) - 1 != 219);
3327
Ville Syrjälä8c1b2bd2019-12-13 19:43:47 +02003328 if (vic >= 1 && vic < 1 + ARRAY_SIZE(edid_cea_modes_1))
3329 return &edid_cea_modes_1[vic - 1];
Ville Syrjäläf7655d42019-12-13 19:43:46 +02003330 if (vic >= 193 && vic < 193 + ARRAY_SIZE(edid_cea_modes_193))
3331 return &edid_cea_modes_193[vic - 193];
Ville Syrjälä7befe622019-12-13 19:43:45 +02003332 return NULL;
3333}
3334
3335static u8 cea_num_vics(void)
3336{
Ville Syrjäläf7655d42019-12-13 19:43:46 +02003337 return 193 + ARRAY_SIZE(edid_cea_modes_193);
Ville Syrjälä7befe622019-12-13 19:43:45 +02003338}
3339
3340static u8 cea_next_vic(u8 vic)
3341{
Ville Syrjälä8c1b2bd2019-12-13 19:43:47 +02003342 if (++vic == 1 + ARRAY_SIZE(edid_cea_modes_1))
Ville Syrjäläf7655d42019-12-13 19:43:46 +02003343 vic = 193;
3344 return vic;
Ville Syrjälä7befe622019-12-13 19:43:45 +02003345}
3346
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003347/*
3348 * Calculate the alternate clock for the CEA mode
3349 * (60Hz vs. 59.94Hz etc.)
3350 */
3351static unsigned int
3352cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
3353{
3354 unsigned int clock = cea_mode->clock;
3355
Ville Syrjälä04256622020-04-28 20:19:27 +03003356 if (drm_mode_vrefresh(cea_mode) % 6 != 0)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003357 return clock;
3358
3359 /*
3360 * edid_cea_modes contains the 59.94Hz
3361 * variant for 240 and 480 line modes,
3362 * and the 60Hz variant otherwise.
3363 */
3364 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
Ville Syrjälä9afd8082015-10-08 11:43:33 +03003365 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003366 else
Ville Syrjälä9afd8082015-10-08 11:43:33 +03003367 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003368
3369 return clock;
3370}
3371
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003372static bool
3373cea_mode_alternate_timings(u8 vic, struct drm_display_mode *mode)
3374{
3375 /*
3376 * For certain VICs the spec allows the vertical
3377 * front porch to vary by one or two lines.
3378 *
3379 * cea_modes[] stores the variant with the shortest
3380 * vertical front porch. We can adjust the mode to
3381 * get the other variants by simply increasing the
3382 * vertical front porch length.
3383 */
Ville Syrjälä7befe622019-12-13 19:43:45 +02003384 BUILD_BUG_ON(cea_mode_for_vic(8)->vtotal != 262 ||
3385 cea_mode_for_vic(9)->vtotal != 262 ||
3386 cea_mode_for_vic(12)->vtotal != 262 ||
3387 cea_mode_for_vic(13)->vtotal != 262 ||
3388 cea_mode_for_vic(23)->vtotal != 312 ||
3389 cea_mode_for_vic(24)->vtotal != 312 ||
3390 cea_mode_for_vic(27)->vtotal != 312 ||
3391 cea_mode_for_vic(28)->vtotal != 312);
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003392
3393 if (((vic == 8 || vic == 9 ||
3394 vic == 12 || vic == 13) && mode->vtotal < 263) ||
3395 ((vic == 23 || vic == 24 ||
3396 vic == 27 || vic == 28) && mode->vtotal < 314)) {
3397 mode->vsync_start++;
3398 mode->vsync_end++;
3399 mode->vtotal++;
3400
3401 return true;
3402 }
3403
3404 return false;
3405}
3406
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003407static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
3408 unsigned int clock_tolerance)
3409{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303410 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003411 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003412
3413 if (!to_match->clock)
3414 return 0;
3415
Ville Syrjälä357768c2018-05-08 16:39:38 +05303416 if (to_match->picture_aspect_ratio)
3417 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3418
Ville Syrjälä7befe622019-12-13 19:43:45 +02003419 for (vic = 1; vic < cea_num_vics(); vic = cea_next_vic(vic)) {
3420 struct drm_display_mode cea_mode = *cea_mode_for_vic(vic);
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003421 unsigned int clock1, clock2;
3422
3423 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003424 clock1 = cea_mode.clock;
3425 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003426
3427 if (abs(to_match->clock - clock1) > clock_tolerance &&
3428 abs(to_match->clock - clock2) > clock_tolerance)
3429 continue;
3430
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003431 do {
Ville Syrjälä357768c2018-05-08 16:39:38 +05303432 if (drm_mode_match(to_match, &cea_mode, match_flags))
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003433 return vic;
3434 } while (cea_mode_alternate_timings(vic, &cea_mode));
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003435 }
3436
3437 return 0;
3438}
3439
Thierry Reding18316c82012-12-20 15:41:44 +01003440/**
3441 * drm_match_cea_mode - look for a CEA mode matching given mode
3442 * @to_match: display mode
3443 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003444 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
Thierry Reding18316c82012-12-20 15:41:44 +01003445 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00003446 */
Thierry Reding18316c82012-12-20 15:41:44 +01003447u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00003448{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303449 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003450 u8 vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00003451
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003452 if (!to_match->clock)
3453 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00003454
Ville Syrjälä357768c2018-05-08 16:39:38 +05303455 if (to_match->picture_aspect_ratio)
3456 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3457
Ville Syrjälä7befe622019-12-13 19:43:45 +02003458 for (vic = 1; vic < cea_num_vics(); vic = cea_next_vic(vic)) {
3459 struct drm_display_mode cea_mode = *cea_mode_for_vic(vic);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003460 unsigned int clock1, clock2;
3461
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003462 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003463 clock1 = cea_mode.clock;
3464 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003465
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003466 if (KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock1) &&
3467 KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock2))
3468 continue;
3469
3470 do {
Ville Syrjälä357768c2018-05-08 16:39:38 +05303471 if (drm_mode_match(to_match, &cea_mode, match_flags))
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003472 return vic;
3473 } while (cea_mode_alternate_timings(vic, &cea_mode));
Stephane Marchesina4799032012-11-09 16:21:05 +00003474 }
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003475
Stephane Marchesina4799032012-11-09 16:21:05 +00003476 return 0;
3477}
3478EXPORT_SYMBOL(drm_match_cea_mode);
3479
Jani Nikulad9278b42016-01-08 13:21:51 +02003480static bool drm_valid_cea_vic(u8 vic)
3481{
Ville Syrjälä7befe622019-12-13 19:43:45 +02003482 return cea_mode_for_vic(vic) != NULL;
Jani Nikulad9278b42016-01-08 13:21:51 +02003483}
3484
Ville Syrjälä28c03a442019-10-04 17:19:11 +03003485static enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303486{
Ville Syrjälä7befe622019-12-13 19:43:45 +02003487 const struct drm_display_mode *mode = cea_mode_for_vic(video_code);
3488
3489 if (mode)
3490 return mode->picture_aspect_ratio;
3491
3492 return HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303493}
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303494
Wayne Lind2b43472019-11-18 18:18:31 +08003495static enum hdmi_picture_aspect drm_get_hdmi_aspect_ratio(const u8 video_code)
3496{
3497 return edid_4k_modes[video_code].picture_aspect_ratio;
3498}
3499
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003500/*
3501 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
3502 * specific block).
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003503 */
3504static unsigned int
3505hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
3506{
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003507 return cea_mode_alternate_clock(hdmi_mode);
3508}
3509
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003510static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
3511 unsigned int clock_tolerance)
3512{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303513 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003514 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003515
3516 if (!to_match->clock)
3517 return 0;
3518
Wayne Lind2b43472019-11-18 18:18:31 +08003519 if (to_match->picture_aspect_ratio)
3520 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3521
Jani Nikulad9278b42016-01-08 13:21:51 +02003522 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3523 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003524 unsigned int clock1, clock2;
3525
3526 /* Make sure to also match alternate clocks */
3527 clock1 = hdmi_mode->clock;
3528 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3529
3530 if (abs(to_match->clock - clock1) > clock_tolerance &&
3531 abs(to_match->clock - clock2) > clock_tolerance)
3532 continue;
3533
Ville Syrjälä357768c2018-05-08 16:39:38 +05303534 if (drm_mode_match(to_match, hdmi_mode, match_flags))
Jani Nikulad9278b42016-01-08 13:21:51 +02003535 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003536 }
3537
3538 return 0;
3539}
3540
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003541/*
3542 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
3543 * @to_match: display mode
3544 *
3545 * An HDMI mode is one defined in the HDMI vendor specific block.
3546 *
3547 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
3548 */
3549static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
3550{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303551 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003552 u8 vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003553
3554 if (!to_match->clock)
3555 return 0;
3556
Wayne Lind2b43472019-11-18 18:18:31 +08003557 if (to_match->picture_aspect_ratio)
3558 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3559
Jani Nikulad9278b42016-01-08 13:21:51 +02003560 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3561 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003562 unsigned int clock1, clock2;
3563
3564 /* Make sure to also match alternate clocks */
3565 clock1 = hdmi_mode->clock;
3566 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3567
3568 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
3569 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Ville Syrjälä357768c2018-05-08 16:39:38 +05303570 drm_mode_match(to_match, hdmi_mode, match_flags))
Jani Nikulad9278b42016-01-08 13:21:51 +02003571 return vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003572 }
3573 return 0;
3574}
3575
Jani Nikulad9278b42016-01-08 13:21:51 +02003576static bool drm_valid_hdmi_vic(u8 vic)
3577{
3578 return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
3579}
3580
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003581static int
3582add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
3583{
3584 struct drm_device *dev = connector->dev;
3585 struct drm_display_mode *mode, *tmp;
3586 LIST_HEAD(list);
3587 int modes = 0;
3588
3589 /* Don't add CEA modes if the CEA extension block is missing */
3590 if (!drm_find_cea_extension(edid))
3591 return 0;
3592
3593 /*
3594 * Go through all probed modes and create a new mode
3595 * with the alternate clock for certain CEA modes.
3596 */
3597 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003598 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003599 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003600 u8 vic = drm_match_cea_mode(mode);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003601 unsigned int clock1, clock2;
3602
Jani Nikulad9278b42016-01-08 13:21:51 +02003603 if (drm_valid_cea_vic(vic)) {
Ville Syrjälä7befe622019-12-13 19:43:45 +02003604 cea_mode = cea_mode_for_vic(vic);
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003605 clock2 = cea_mode_alternate_clock(cea_mode);
3606 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003607 vic = drm_match_hdmi_mode(mode);
3608 if (drm_valid_hdmi_vic(vic)) {
3609 cea_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003610 clock2 = hdmi_mode_alternate_clock(cea_mode);
3611 }
3612 }
3613
3614 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003615 continue;
3616
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003617 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003618
3619 if (clock1 == clock2)
3620 continue;
3621
3622 if (mode->clock != clock1 && mode->clock != clock2)
3623 continue;
3624
3625 newmode = drm_mode_duplicate(dev, cea_mode);
3626 if (!newmode)
3627 continue;
3628
Damien Lespiau27130212013-09-25 16:45:28 +01003629 /* Carry over the stereo flags */
3630 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
3631
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003632 /*
3633 * The current mode could be either variant. Make
3634 * sure to pick the "other" clock for the new mode.
3635 */
3636 if (mode->clock != clock1)
3637 newmode->clock = clock1;
3638 else
3639 newmode->clock = clock2;
3640
3641 list_add_tail(&newmode->head, &list);
3642 }
3643
3644 list_for_each_entry_safe(mode, tmp, &list, head) {
3645 list_del(&mode->head);
3646 drm_mode_probed_add(connector, mode);
3647 modes++;
3648 }
3649
3650 return modes;
3651}
Stephane Marchesina4799032012-11-09 16:21:05 +00003652
Shashank Sharma8ec6e072017-07-13 21:03:08 +05303653static u8 svd_to_vic(u8 svd)
3654{
3655 /* 0-6 bit vic, 7th bit native mode indicator */
3656 if ((svd >= 1 && svd <= 64) || (svd >= 129 && svd <= 192))
3657 return svd & 127;
3658
3659 return svd;
3660}
3661
Thomas Woodaff04ac2013-11-29 15:33:27 +00003662static struct drm_display_mode *
3663drm_display_mode_from_vic_index(struct drm_connector *connector,
3664 const u8 *video_db, u8 video_len,
3665 u8 video_index)
3666{
3667 struct drm_device *dev = connector->dev;
3668 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003669 u8 vic;
Thomas Woodaff04ac2013-11-29 15:33:27 +00003670
3671 if (video_db == NULL || video_index >= video_len)
3672 return NULL;
3673
3674 /* CEA modes are numbered 1..127 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05303675 vic = svd_to_vic(video_db[video_index]);
Jani Nikulad9278b42016-01-08 13:21:51 +02003676 if (!drm_valid_cea_vic(vic))
Thomas Woodaff04ac2013-11-29 15:33:27 +00003677 return NULL;
3678
Ville Syrjälä7befe622019-12-13 19:43:45 +02003679 newmode = drm_mode_duplicate(dev, cea_mode_for_vic(vic));
Damien Lespiau409bbf12014-03-03 23:59:07 +00003680 if (!newmode)
3681 return NULL;
3682
Thomas Woodaff04ac2013-11-29 15:33:27 +00003683 return newmode;
3684}
3685
Shashank Sharma832d4f22017-07-14 16:03:46 +05303686/*
3687 * do_y420vdb_modes - Parse YCBCR 420 only modes
3688 * @connector: connector corresponding to the HDMI sink
3689 * @svds: start of the data block of CEA YCBCR 420 VDB
3690 * @len: length of the CEA YCBCR 420 VDB
3691 *
3692 * Parse the CEA-861-F YCBCR 420 Video Data Block (Y420VDB)
3693 * which contains modes which can be supported in YCBCR 420
3694 * output format only.
3695 */
3696static int do_y420vdb_modes(struct drm_connector *connector,
3697 const u8 *svds, u8 svds_len)
3698{
3699 int modes = 0, i;
3700 struct drm_device *dev = connector->dev;
3701 struct drm_display_info *info = &connector->display_info;
3702 struct drm_hdmi_info *hdmi = &info->hdmi;
3703
3704 for (i = 0; i < svds_len; i++) {
3705 u8 vic = svd_to_vic(svds[i]);
3706 struct drm_display_mode *newmode;
3707
3708 if (!drm_valid_cea_vic(vic))
3709 continue;
3710
Ville Syrjälä7befe622019-12-13 19:43:45 +02003711 newmode = drm_mode_duplicate(dev, cea_mode_for_vic(vic));
Shashank Sharma832d4f22017-07-14 16:03:46 +05303712 if (!newmode)
3713 break;
3714 bitmap_set(hdmi->y420_vdb_modes, vic, 1);
3715 drm_mode_probed_add(connector, newmode);
3716 modes++;
3717 }
3718
3719 if (modes > 0)
3720 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
3721 return modes;
3722}
3723
3724/*
3725 * drm_add_cmdb_modes - Add a YCBCR 420 mode into bitmap
3726 * @connector: connector corresponding to the HDMI sink
3727 * @vic: CEA vic for the video mode to be added in the map
3728 *
3729 * Makes an entry for a videomode in the YCBCR 420 bitmap
3730 */
3731static void
3732drm_add_cmdb_modes(struct drm_connector *connector, u8 svd)
3733{
3734 u8 vic = svd_to_vic(svd);
3735 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
3736
3737 if (!drm_valid_cea_vic(vic))
3738 return;
3739
3740 bitmap_set(hdmi->y420_cmdb_modes, vic, 1);
3741}
3742
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003743static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003744do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003745{
Thomas Woodaff04ac2013-11-29 15:33:27 +00003746 int i, modes = 0;
Shashank Sharma832d4f22017-07-14 16:03:46 +05303747 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003748
Thomas Woodaff04ac2013-11-29 15:33:27 +00003749 for (i = 0; i < len; i++) {
3750 struct drm_display_mode *mode;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05303751
Thomas Woodaff04ac2013-11-29 15:33:27 +00003752 mode = drm_display_mode_from_vic_index(connector, db, len, i);
3753 if (mode) {
Shashank Sharma832d4f22017-07-14 16:03:46 +05303754 /*
3755 * YCBCR420 capability block contains a bitmap which
3756 * gives the index of CEA modes from CEA VDB, which
3757 * can support YCBCR 420 sampling output also (apart
3758 * from RGB/YCBCR444 etc).
3759 * For example, if the bit 0 in bitmap is set,
3760 * first mode in VDB can support YCBCR420 output too.
3761 * Add YCBCR420 modes only if sink is HDMI 2.0 capable.
3762 */
3763 if (i < 64 && hdmi->y420_cmdb_map & (1ULL << i))
3764 drm_add_cmdb_modes(connector, db[i]);
3765
Thomas Woodaff04ac2013-11-29 15:33:27 +00003766 drm_mode_probed_add(connector, mode);
3767 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003768 }
3769 }
3770
3771 return modes;
3772}
3773
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003774struct stereo_mandatory_mode {
3775 int width, height, vrefresh;
3776 unsigned int flags;
3777};
3778
3779static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003780 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3781 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003782 { 1920, 1080, 50,
3783 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
3784 { 1920, 1080, 60,
3785 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003786 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3787 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
3788 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3789 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003790};
3791
3792static bool
3793stereo_match_mandatory(const struct drm_display_mode *mode,
3794 const struct stereo_mandatory_mode *stereo_mode)
3795{
3796 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
3797
3798 return mode->hdisplay == stereo_mode->width &&
3799 mode->vdisplay == stereo_mode->height &&
3800 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
3801 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
3802}
3803
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003804static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
3805{
3806 struct drm_device *dev = connector->dev;
3807 const struct drm_display_mode *mode;
3808 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003809 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003810
3811 INIT_LIST_HEAD(&stereo_modes);
3812
3813 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003814 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
3815 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003816 struct drm_display_mode *new_mode;
3817
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003818 if (!stereo_match_mandatory(mode,
3819 &stereo_mandatory_modes[i]))
3820 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003821
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003822 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003823 new_mode = drm_mode_duplicate(dev, mode);
3824 if (!new_mode)
3825 continue;
3826
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003827 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003828 list_add_tail(&new_mode->head, &stereo_modes);
3829 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003830 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003831 }
3832
3833 list_splice_tail(&stereo_modes, &connector->probed_modes);
3834
3835 return modes;
3836}
3837
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003838static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
3839{
3840 struct drm_device *dev = connector->dev;
3841 struct drm_display_mode *newmode;
3842
Jani Nikulad9278b42016-01-08 13:21:51 +02003843 if (!drm_valid_hdmi_vic(vic)) {
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003844 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
3845 return 0;
3846 }
3847
3848 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
3849 if (!newmode)
3850 return 0;
3851
3852 drm_mode_probed_add(connector, newmode);
3853
3854 return 1;
3855}
3856
Thomas Woodfbf46022013-10-16 15:58:50 +01003857static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
3858 const u8 *video_db, u8 video_len, u8 video_index)
3859{
Thomas Woodfbf46022013-10-16 15:58:50 +01003860 struct drm_display_mode *newmode;
3861 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003862
3863 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003864 newmode = drm_display_mode_from_vic_index(connector, video_db,
3865 video_len,
3866 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003867 if (newmode) {
3868 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
3869 drm_mode_probed_add(connector, newmode);
3870 modes++;
3871 }
3872 }
3873 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003874 newmode = drm_display_mode_from_vic_index(connector, video_db,
3875 video_len,
3876 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003877 if (newmode) {
3878 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3879 drm_mode_probed_add(connector, newmode);
3880 modes++;
3881 }
3882 }
3883 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003884 newmode = drm_display_mode_from_vic_index(connector, video_db,
3885 video_len,
3886 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003887 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00003888 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01003889 drm_mode_probed_add(connector, newmode);
3890 modes++;
3891 }
3892 }
3893
3894 return modes;
3895}
3896
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003897/*
3898 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
3899 * @connector: connector corresponding to the HDMI sink
3900 * @db: start of the CEA vendor specific block
3901 * @len: length of the CEA block payload, ie. one can access up to db[len]
3902 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003903 * Parses the HDMI VSDB looking for modes to add to @connector. This function
3904 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003905 */
3906static int
Thomas Woodfbf46022013-10-16 15:58:50 +01003907do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
3908 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003909{
Ville Syrjäläf1781e92017-11-13 19:04:19 +02003910 struct drm_display_info *info = &connector->display_info;
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003911 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01003912 u8 vic_len, hdmi_3d_len = 0;
3913 u16 mask;
3914 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003915
3916 if (len < 8)
3917 goto out;
3918
3919 /* no HDMI_Video_Present */
3920 if (!(db[8] & (1 << 5)))
3921 goto out;
3922
3923 /* Latency_Fields_Present */
3924 if (db[8] & (1 << 7))
3925 offset += 2;
3926
3927 /* I_Latency_Fields_Present */
3928 if (db[8] & (1 << 6))
3929 offset += 2;
3930
3931 /* the declared length is not long enough for the 2 first bytes
3932 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003933 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003934 goto out;
3935
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003936 /* 3D_Present */
3937 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003938 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003939 modes += add_hdmi_mandatory_stereo_modes(connector);
3940
Thomas Woodfbf46022013-10-16 15:58:50 +01003941 /* 3D_Multi_present */
3942 multi_present = (db[8 + offset] & 0x60) >> 5;
3943 }
3944
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003945 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003946 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01003947 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003948
3949 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003950 u8 vic;
3951
3952 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003953 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003954 }
Thomas Woodfbf46022013-10-16 15:58:50 +01003955 offset += 1 + vic_len;
3956
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003957 if (multi_present == 1)
3958 multi_len = 2;
3959 else if (multi_present == 2)
3960 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01003961 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003962 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003963
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003964 if (len < (8 + offset + hdmi_3d_len - 1))
3965 goto out;
3966
3967 if (hdmi_3d_len < multi_len)
3968 goto out;
3969
3970 if (multi_present == 1 || multi_present == 2) {
3971 /* 3D_Structure_ALL */
3972 structure_all = (db[8 + offset] << 8) | db[9 + offset];
3973
3974 /* check if 3D_MASK is present */
3975 if (multi_present == 2)
3976 mask = (db[10 + offset] << 8) | db[11 + offset];
3977 else
3978 mask = 0xffff;
3979
3980 for (i = 0; i < 16; i++) {
3981 if (mask & (1 << i))
3982 modes += add_3d_struct_modes(connector,
3983 structure_all,
3984 video_db,
3985 video_len, i);
3986 }
3987 }
3988
3989 offset += multi_len;
3990
3991 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3992 int vic_index;
3993 struct drm_display_mode *newmode = NULL;
3994 unsigned int newflag = 0;
3995 bool detail_present;
3996
3997 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
3998
3999 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
4000 break;
4001
4002 /* 2D_VIC_order_X */
4003 vic_index = db[8 + offset + i] >> 4;
4004
4005 /* 3D_Structure_X */
4006 switch (db[8 + offset + i] & 0x0f) {
4007 case 0:
4008 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
4009 break;
4010 case 6:
4011 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
4012 break;
4013 case 8:
4014 /* 3D_Detail_X */
4015 if ((db[9 + offset + i] >> 4) == 1)
4016 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
4017 break;
4018 }
4019
4020 if (newflag != 0) {
4021 newmode = drm_display_mode_from_vic_index(connector,
4022 video_db,
4023 video_len,
4024 vic_index);
4025
4026 if (newmode) {
4027 newmode->flags |= newflag;
4028 drm_mode_probed_add(connector, newmode);
4029 modes++;
4030 }
4031 }
4032
4033 if (detail_present)
4034 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01004035 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01004036
4037out:
Ville Syrjäläf1781e92017-11-13 19:04:19 +02004038 if (modes > 0)
4039 info->has_hdmi_infoframe = true;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01004040 return modes;
4041}
4042
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004043static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004044cea_db_payload_len(const u8 *db)
4045{
4046 return db[0] & 0x1f;
4047}
4048
4049static int
Shashank Sharma87563fc2017-07-13 21:03:10 +05304050cea_db_extended_tag(const u8 *db)
4051{
4052 return db[1];
4053}
4054
4055static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004056cea_db_tag(const u8 *db)
4057{
4058 return db[0] >> 5;
4059}
4060
4061static int
4062cea_revision(const u8 *cea)
4063{
Ville Syrjälä5036c0d2020-01-24 22:02:29 +02004064 /*
4065 * FIXME is this correct for the DispID variant?
4066 * The DispID spec doesn't really specify whether
4067 * this is the revision of the CEA extension or
4068 * the DispID CEA data block. And the only value
4069 * given as an example is 0.
4070 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004071 return cea[1];
4072}
4073
4074static int
4075cea_db_offsets(const u8 *cea, int *start, int *end)
4076{
Andres Rodrigueze28ad542019-06-19 14:09:01 -04004077 /* DisplayID CTA extension blocks and top-level CEA EDID
4078 * block header definitions differ in the following bytes:
4079 * 1) Byte 2 of the header specifies length differently,
4080 * 2) Byte 3 is only present in the CEA top level block.
4081 *
4082 * The different definitions for byte 2 follow.
4083 *
4084 * DisplayID CTA extension block defines byte 2 as:
4085 * Number of payload bytes
4086 *
4087 * CEA EDID block defines byte 2 as:
4088 * Byte number (decimal) within this block where the 18-byte
4089 * DTDs begin. If no non-DTD data is present in this extension
4090 * block, the value should be set to 04h (the byte after next).
4091 * If set to 00h, there are no DTDs present in this block and
4092 * no non-DTD data.
4093 */
4094 if (cea[0] == DATA_BLOCK_CTA) {
Ville Syrjälä6e8a9422020-01-24 22:02:28 +02004095 /*
4096 * for_each_displayid_db() has already verified
4097 * that these stay within expected bounds.
4098 */
Andres Rodrigueze28ad542019-06-19 14:09:01 -04004099 *start = 3;
4100 *end = *start + cea[2];
4101 } else if (cea[0] == CEA_EXT) {
4102 /* Data block offset in CEA extension block */
4103 *start = 4;
4104 *end = cea[2];
4105 if (*end == 0)
4106 *end = 127;
4107 if (*end < 4 || *end > 127)
4108 return -ERANGE;
4109 } else {
Daniel Vetterc7581a42019-09-04 16:39:42 +02004110 return -EOPNOTSUPP;
Andres Rodrigueze28ad542019-06-19 14:09:01 -04004111 }
4112
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004113 return 0;
4114}
4115
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01004116static bool cea_db_is_hdmi_vsdb(const u8 *db)
4117{
4118 int hdmi_id;
4119
4120 if (cea_db_tag(db) != VENDOR_BLOCK)
4121 return false;
4122
4123 if (cea_db_payload_len(db) < 5)
4124 return false;
4125
4126 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
4127
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01004128 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01004129}
4130
Thierry Reding50dd1bd2017-03-13 16:54:00 +05304131static bool cea_db_is_hdmi_forum_vsdb(const u8 *db)
4132{
4133 unsigned int oui;
4134
4135 if (cea_db_tag(db) != VENDOR_BLOCK)
4136 return false;
4137
4138 if (cea_db_payload_len(db) < 7)
4139 return false;
4140
4141 oui = db[3] << 16 | db[2] << 8 | db[1];
4142
4143 return oui == HDMI_FORUM_IEEE_OUI;
4144}
4145
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02004146static bool cea_db_is_vcdb(const u8 *db)
4147{
4148 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4149 return false;
4150
4151 if (cea_db_payload_len(db) != 2)
4152 return false;
4153
4154 if (cea_db_extended_tag(db) != EXT_VIDEO_CAPABILITY_BLOCK)
4155 return false;
4156
4157 return true;
4158}
4159
Shashank Sharma832d4f22017-07-14 16:03:46 +05304160static bool cea_db_is_y420cmdb(const u8 *db)
4161{
4162 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4163 return false;
4164
4165 if (!cea_db_payload_len(db))
4166 return false;
4167
4168 if (cea_db_extended_tag(db) != EXT_VIDEO_CAP_BLOCK_Y420CMDB)
4169 return false;
4170
4171 return true;
4172}
4173
4174static bool cea_db_is_y420vdb(const u8 *db)
4175{
4176 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4177 return false;
4178
4179 if (!cea_db_payload_len(db))
4180 return false;
4181
4182 if (cea_db_extended_tag(db) != EXT_VIDEO_DATA_BLOCK_420)
4183 return false;
4184
4185 return true;
4186}
4187
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004188#define for_each_cea_db(cea, i, start, end) \
4189 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
4190
Shashank Sharma832d4f22017-07-14 16:03:46 +05304191static void drm_parse_y420cmdb_bitmap(struct drm_connector *connector,
4192 const u8 *db)
4193{
4194 struct drm_display_info *info = &connector->display_info;
4195 struct drm_hdmi_info *hdmi = &info->hdmi;
4196 u8 map_len = cea_db_payload_len(db) - 1;
4197 u8 count;
4198 u64 map = 0;
4199
4200 if (map_len == 0) {
4201 /* All CEA modes support ycbcr420 sampling also.*/
4202 hdmi->y420_cmdb_map = U64_MAX;
4203 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
4204 return;
4205 }
4206
4207 /*
4208 * This map indicates which of the existing CEA block modes
4209 * from VDB can support YCBCR420 output too. So if bit=0 is
4210 * set, first mode from VDB can support YCBCR420 output too.
4211 * We will parse and keep this map, before parsing VDB itself
4212 * to avoid going through the same block again and again.
4213 *
4214 * Spec is not clear about max possible size of this block.
4215 * Clamping max bitmap block size at 8 bytes. Every byte can
4216 * address 8 CEA modes, in this way this map can address
4217 * 8*8 = first 64 SVDs.
4218 */
4219 if (WARN_ON_ONCE(map_len > 8))
4220 map_len = 8;
4221
4222 for (count = 0; count < map_len; count++)
4223 map |= (u64)db[2 + count] << (8 * count);
4224
4225 if (map)
4226 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
4227
4228 hdmi->y420_cmdb_map = map;
4229}
4230
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004231static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004232add_cea_modes(struct drm_connector *connector, struct edid *edid)
4233{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01004234 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01004235 const u8 *db, *hdmi = NULL, *video = NULL;
4236 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004237 int modes = 0;
4238
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004239 if (cea && cea_revision(cea) >= 3) {
4240 int i, start, end;
4241
4242 if (cea_db_offsets(cea, &start, &end))
4243 return 0;
4244
4245 for_each_cea_db(cea, i, start, end) {
4246 db = &cea[i];
4247 dbl = cea_db_payload_len(db);
4248
Thomas Woodfbf46022013-10-16 15:58:50 +01004249 if (cea_db_tag(db) == VIDEO_BLOCK) {
4250 video = db + 1;
4251 video_len = dbl;
4252 modes += do_cea_modes(connector, video, dbl);
Shashank Sharma832d4f22017-07-14 16:03:46 +05304253 } else if (cea_db_is_hdmi_vsdb(db)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004254 hdmi = db;
4255 hdmi_len = dbl;
Shashank Sharma832d4f22017-07-14 16:03:46 +05304256 } else if (cea_db_is_y420vdb(db)) {
4257 const u8 *vdb420 = &db[2];
4258
4259 /* Add 4:2:0(only) modes present in EDID */
4260 modes += do_y420vdb_modes(connector,
4261 vdb420,
4262 dbl - 1);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004263 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004264 }
4265 }
4266
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004267 /*
4268 * We parse the HDMI VSDB after having added the cea modes as we will
4269 * be patching their flags when the sink supports stereo 3D.
4270 */
4271 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01004272 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
4273 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004274
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004275 return modes;
4276}
4277
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004278static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
4279{
4280 const struct drm_display_mode *cea_mode;
4281 int clock1, clock2, clock;
Jani Nikulad9278b42016-01-08 13:21:51 +02004282 u8 vic;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004283 const char *type;
4284
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02004285 /*
4286 * allow 5kHz clock difference either way to account for
4287 * the 10kHz clock resolution limit of detailed timings.
4288 */
Jani Nikulad9278b42016-01-08 13:21:51 +02004289 vic = drm_match_cea_mode_clock_tolerance(mode, 5);
4290 if (drm_valid_cea_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004291 type = "CEA";
Ville Syrjälä7befe622019-12-13 19:43:45 +02004292 cea_mode = cea_mode_for_vic(vic);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004293 clock1 = cea_mode->clock;
4294 clock2 = cea_mode_alternate_clock(cea_mode);
4295 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02004296 vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
4297 if (drm_valid_hdmi_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004298 type = "HDMI";
Jani Nikulad9278b42016-01-08 13:21:51 +02004299 cea_mode = &edid_4k_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004300 clock1 = cea_mode->clock;
4301 clock2 = hdmi_mode_alternate_clock(cea_mode);
4302 } else {
4303 return;
4304 }
4305 }
4306
4307 /* pick whichever is closest */
4308 if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
4309 clock = clock1;
4310 else
4311 clock = clock2;
4312
4313 if (mode->clock == clock)
4314 return;
4315
4316 DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
Jani Nikulad9278b42016-01-08 13:21:51 +02004317 type, vic, mode->clock, clock);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004318 mode->clock = clock;
4319}
4320
Uma Shankare85959d2019-05-16 19:40:08 +05304321static bool cea_db_is_hdmi_hdr_metadata_block(const u8 *db)
4322{
4323 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4324 return false;
4325
4326 if (db[1] != HDR_STATIC_METADATA_BLOCK)
4327 return false;
4328
4329 if (cea_db_payload_len(db) < 3)
4330 return false;
4331
4332 return true;
4333}
4334
4335static uint8_t eotf_supported(const u8 *edid_ext)
4336{
4337 return edid_ext[2] &
4338 (BIT(HDMI_EOTF_TRADITIONAL_GAMMA_SDR) |
4339 BIT(HDMI_EOTF_TRADITIONAL_GAMMA_HDR) |
Ville Syrjäläb5e3eed2019-05-16 19:40:12 +05304340 BIT(HDMI_EOTF_SMPTE_ST2084) |
4341 BIT(HDMI_EOTF_BT_2100_HLG));
Uma Shankare85959d2019-05-16 19:40:08 +05304342}
4343
4344static uint8_t hdr_metadata_type(const u8 *edid_ext)
4345{
4346 return edid_ext[3] &
4347 BIT(HDMI_STATIC_METADATA_TYPE1);
4348}
4349
4350static void
4351drm_parse_hdr_metadata_block(struct drm_connector *connector, const u8 *db)
4352{
4353 u16 len;
4354
4355 len = cea_db_payload_len(db);
4356
4357 connector->hdr_sink_metadata.hdmi_type1.eotf =
4358 eotf_supported(db);
4359 connector->hdr_sink_metadata.hdmi_type1.metadata_type =
4360 hdr_metadata_type(db);
4361
4362 if (len >= 4)
4363 connector->hdr_sink_metadata.hdmi_type1.max_cll = db[4];
4364 if (len >= 5)
4365 connector->hdr_sink_metadata.hdmi_type1.max_fall = db[5];
4366 if (len >= 6)
4367 connector->hdr_sink_metadata.hdmi_type1.min_cll = db[6];
4368}
4369
Wu Fengguang76adaa342011-09-05 14:23:20 +08004370static void
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004371drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004372{
Ville Syrjälä85040722012-08-16 14:55:05 +00004373 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08004374
Jani Nikulaf7da77852017-11-01 16:20:57 +02004375 if (len >= 6 && (db[6] & (1 << 7)))
4376 connector->eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_SUPPORTS_AI;
Ville Syrjälä85040722012-08-16 14:55:05 +00004377 if (len >= 8) {
4378 connector->latency_present[0] = db[8] >> 7;
4379 connector->latency_present[1] = (db[8] >> 6) & 1;
4380 }
4381 if (len >= 9)
4382 connector->video_latency[0] = db[9];
4383 if (len >= 10)
4384 connector->audio_latency[0] = db[10];
4385 if (len >= 11)
4386 connector->video_latency[1] = db[11];
4387 if (len >= 12)
4388 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08004389
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004390 DRM_DEBUG_KMS("HDMI: latency present %d %d, "
4391 "video latency %d %d, "
4392 "audio latency %d %d\n",
4393 connector->latency_present[0],
4394 connector->latency_present[1],
4395 connector->video_latency[0],
4396 connector->video_latency[1],
4397 connector->audio_latency[0],
4398 connector->audio_latency[1]);
Wu Fengguang76adaa342011-09-05 14:23:20 +08004399}
4400
4401static void
4402monitor_name(struct detailed_timing *t, void *data)
4403{
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02004404 if (!is_display_descriptor((const u8 *)t, EDID_DETAIL_MONITOR_NAME))
4405 return;
4406
4407 *(u8 **)data = t->data.other_data.data.str.str;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004408}
4409
Jim Bride59f7c0f2016-04-14 10:18:35 -07004410static int get_monitor_name(struct edid *edid, char name[13])
4411{
4412 char *edid_name = NULL;
4413 int mnl;
4414
4415 if (!edid || !name)
4416 return 0;
4417
4418 drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
4419 for (mnl = 0; edid_name && mnl < 13; mnl++) {
4420 if (edid_name[mnl] == 0x0a)
4421 break;
4422
4423 name[mnl] = edid_name[mnl];
4424 }
4425
4426 return mnl;
4427}
4428
4429/**
4430 * drm_edid_get_monitor_name - fetch the monitor name from the edid
4431 * @edid: monitor EDID information
4432 * @name: pointer to a character array to hold the name of the monitor
4433 * @bufsize: The size of the name buffer (should be at least 14 chars.)
4434 *
4435 */
4436void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
4437{
4438 int name_length;
4439 char buf[13];
Ville Syrjälä4d23f482020-01-24 22:02:27 +02004440
Jim Bride59f7c0f2016-04-14 10:18:35 -07004441 if (bufsize <= 0)
4442 return;
4443
4444 name_length = min(get_monitor_name(edid, buf), bufsize - 1);
4445 memcpy(name, buf, name_length);
4446 name[name_length] = '\0';
4447}
4448EXPORT_SYMBOL(drm_edid_get_monitor_name);
4449
Jani Nikula42750d32017-11-01 16:21:00 +02004450static void clear_eld(struct drm_connector *connector)
4451{
4452 memset(connector->eld, 0, sizeof(connector->eld));
4453
4454 connector->latency_present[0] = false;
4455 connector->latency_present[1] = false;
4456 connector->video_latency[0] = 0;
4457 connector->audio_latency[0] = 0;
4458 connector->video_latency[1] = 0;
4459 connector->audio_latency[1] = 0;
4460}
4461
Jani Nikula79436a12017-11-01 16:21:03 +02004462/*
Wu Fengguang76adaa342011-09-05 14:23:20 +08004463 * drm_edid_to_eld - build ELD from EDID
4464 * @connector: connector corresponding to the HDMI/DP sink
4465 * @edid: EDID to parse
4466 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004467 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
Jani Nikula1d1c3662017-11-01 16:20:58 +02004468 * HDCP and Port_ID ELD fields are left for the graphics driver to fill in.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004469 */
Jani Nikula79436a12017-11-01 16:21:03 +02004470static void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004471{
4472 uint8_t *eld = connector->eld;
4473 u8 *cea;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004474 u8 *db;
Ville Syrjälä7c018782016-03-09 22:07:46 +02004475 int total_sad_count = 0;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004476 int mnl;
4477 int dbl;
4478
Jani Nikula42750d32017-11-01 16:21:00 +02004479 clear_eld(connector);
Ville Syrjälä85c91582016-09-28 16:51:34 +03004480
Jani Nikulae9bd0b82017-02-17 17:20:52 +02004481 if (!edid)
4482 return;
4483
Wu Fengguang76adaa342011-09-05 14:23:20 +08004484 cea = drm_find_cea_extension(edid);
4485 if (!cea) {
4486 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
4487 return;
4488 }
4489
Jani Nikulaf7da77852017-11-01 16:20:57 +02004490 mnl = get_monitor_name(edid, &eld[DRM_ELD_MONITOR_NAME_STRING]);
4491 DRM_DEBUG_KMS("ELD monitor %s\n", &eld[DRM_ELD_MONITOR_NAME_STRING]);
Jim Bride59f7c0f2016-04-14 10:18:35 -07004492
Jani Nikulaf7da77852017-11-01 16:20:57 +02004493 eld[DRM_ELD_CEA_EDID_VER_MNL] = cea[1] << DRM_ELD_CEA_EDID_VER_SHIFT;
4494 eld[DRM_ELD_CEA_EDID_VER_MNL] |= mnl;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004495
Jani Nikulaf7da77852017-11-01 16:20:57 +02004496 eld[DRM_ELD_VER] = DRM_ELD_VER_CEA861D;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004497
Jani Nikulaf7da77852017-11-01 16:20:57 +02004498 eld[DRM_ELD_MANUFACTURER_NAME0] = edid->mfg_id[0];
4499 eld[DRM_ELD_MANUFACTURER_NAME1] = edid->mfg_id[1];
4500 eld[DRM_ELD_PRODUCT_CODE0] = edid->prod_code[0];
4501 eld[DRM_ELD_PRODUCT_CODE1] = edid->prod_code[1];
Wu Fengguang76adaa342011-09-05 14:23:20 +08004502
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004503 if (cea_revision(cea) >= 3) {
4504 int i, start, end;
Kees Cookdeec2222020-03-06 09:32:13 -08004505 int sad_count;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004506
4507 if (cea_db_offsets(cea, &start, &end)) {
4508 start = 0;
4509 end = 0;
4510 }
4511
4512 for_each_cea_db(cea, i, start, end) {
4513 db = &cea[i];
4514 dbl = cea_db_payload_len(db);
4515
4516 switch (cea_db_tag(db)) {
Christian Schmidta0ab7342011-12-19 20:03:38 +01004517 case AUDIO_BLOCK:
4518 /* Audio Data Block, contains SADs */
Ville Syrjälä7c018782016-03-09 22:07:46 +02004519 sad_count = min(dbl / 3, 15 - total_sad_count);
4520 if (sad_count >= 1)
Jani Nikulaf7da77852017-11-01 16:20:57 +02004521 memcpy(&eld[DRM_ELD_CEA_SAD(mnl, total_sad_count)],
Ville Syrjälä7c018782016-03-09 22:07:46 +02004522 &db[1], sad_count * 3);
4523 total_sad_count += sad_count;
Christian Schmidta0ab7342011-12-19 20:03:38 +01004524 break;
4525 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004526 /* Speaker Allocation Data Block */
4527 if (dbl >= 1)
Jani Nikulaf7da77852017-11-01 16:20:57 +02004528 eld[DRM_ELD_SPEAKER] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01004529 break;
4530 case VENDOR_BLOCK:
4531 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004532 if (cea_db_is_hdmi_vsdb(db))
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004533 drm_parse_hdmi_vsdb_audio(connector, db);
Christian Schmidta0ab7342011-12-19 20:03:38 +01004534 break;
4535 default:
4536 break;
4537 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08004538 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004539 }
Jani Nikulaf7da77852017-11-01 16:20:57 +02004540 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= total_sad_count << DRM_ELD_SAD_COUNT_SHIFT;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004541
Jani Nikula1d1c3662017-11-01 16:20:58 +02004542 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4543 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4544 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_DP;
4545 else
4546 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_HDMI;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004547
Jani Nikula938fd8a2014-10-28 16:20:48 +02004548 eld[DRM_ELD_BASELINE_ELD_LEN] =
4549 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
4550
4551 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
Ville Syrjälä7c018782016-03-09 22:07:46 +02004552 drm_eld_size(eld), total_sad_count);
Wu Fengguang76adaa342011-09-05 14:23:20 +08004553}
Wu Fengguang76adaa342011-09-05 14:23:20 +08004554
4555/**
Rafał Miłeckife214162013-04-19 19:01:25 +02004556 * drm_edid_to_sad - extracts SADs from EDID
4557 * @edid: EDID to parse
4558 * @sads: pointer that will be set to the extracted SADs
4559 *
4560 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
Rafał Miłeckife214162013-04-19 19:01:25 +02004561 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004562 * Note: The returned pointer needs to be freed using kfree().
4563 *
4564 * Return: The number of found SADs or negative number on error.
Rafał Miłeckife214162013-04-19 19:01:25 +02004565 */
4566int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
4567{
4568 int count = 0;
4569 int i, start, end, dbl;
4570 u8 *cea;
4571
4572 cea = drm_find_cea_extension(edid);
4573 if (!cea) {
4574 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
Jean Delvare42908002019-11-15 17:07:36 +01004575 return 0;
Rafał Miłeckife214162013-04-19 19:01:25 +02004576 }
4577
4578 if (cea_revision(cea) < 3) {
4579 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
Jean Delvare42908002019-11-15 17:07:36 +01004580 return 0;
Rafał Miłeckife214162013-04-19 19:01:25 +02004581 }
4582
4583 if (cea_db_offsets(cea, &start, &end)) {
4584 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4585 return -EPROTO;
4586 }
4587
4588 for_each_cea_db(cea, i, start, end) {
4589 u8 *db = &cea[i];
4590
4591 if (cea_db_tag(db) == AUDIO_BLOCK) {
4592 int j;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05304593
Rafał Miłeckife214162013-04-19 19:01:25 +02004594 dbl = cea_db_payload_len(db);
4595
4596 count = dbl / 3; /* SAD is 3B */
4597 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
4598 if (!*sads)
4599 return -ENOMEM;
4600 for (j = 0; j < count; j++) {
4601 u8 *sad = &db[1 + j * 3];
4602
4603 (*sads)[j].format = (sad[0] & 0x78) >> 3;
4604 (*sads)[j].channels = sad[0] & 0x7;
4605 (*sads)[j].freq = sad[1] & 0x7F;
4606 (*sads)[j].byte2 = sad[2];
4607 }
4608 break;
4609 }
4610 }
4611
4612 return count;
4613}
4614EXPORT_SYMBOL(drm_edid_to_sad);
4615
4616/**
Alex Deucherd105f472013-07-25 15:55:32 -04004617 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
4618 * @edid: EDID to parse
4619 * @sadb: pointer to the speaker block
4620 *
4621 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
Alex Deucherd105f472013-07-25 15:55:32 -04004622 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004623 * Note: The returned pointer needs to be freed using kfree().
4624 *
4625 * Return: The number of found Speaker Allocation Blocks or negative number on
4626 * error.
Alex Deucherd105f472013-07-25 15:55:32 -04004627 */
4628int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
4629{
4630 int count = 0;
4631 int i, start, end, dbl;
4632 const u8 *cea;
4633
4634 cea = drm_find_cea_extension(edid);
4635 if (!cea) {
4636 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
Jean Delvare42908002019-11-15 17:07:36 +01004637 return 0;
Alex Deucherd105f472013-07-25 15:55:32 -04004638 }
4639
4640 if (cea_revision(cea) < 3) {
4641 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
Jean Delvare42908002019-11-15 17:07:36 +01004642 return 0;
Alex Deucherd105f472013-07-25 15:55:32 -04004643 }
4644
4645 if (cea_db_offsets(cea, &start, &end)) {
4646 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4647 return -EPROTO;
4648 }
4649
4650 for_each_cea_db(cea, i, start, end) {
4651 const u8 *db = &cea[i];
4652
4653 if (cea_db_tag(db) == SPEAKER_BLOCK) {
4654 dbl = cea_db_payload_len(db);
4655
4656 /* Speaker Allocation Data Block */
4657 if (dbl == 3) {
Benoit Taine89086bc2014-05-26 17:21:22 +02004658 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04004659 if (!*sadb)
4660 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04004661 count = dbl;
4662 break;
4663 }
4664 }
4665 }
4666
4667 return count;
4668}
4669EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
4670
4671/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004672 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
Wu Fengguang76adaa342011-09-05 14:23:20 +08004673 * @connector: connector associated with the HDMI/DP sink
4674 * @mode: the display mode
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004675 *
4676 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
4677 * the sink doesn't support audio or video.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004678 */
4679int drm_av_sync_delay(struct drm_connector *connector,
Ville Syrjälä3a818d32015-09-07 18:22:58 +03004680 const struct drm_display_mode *mode)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004681{
4682 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
4683 int a, v;
4684
4685 if (!connector->latency_present[0])
4686 return 0;
4687 if (!connector->latency_present[1])
4688 i = 0;
4689
4690 a = connector->audio_latency[i];
4691 v = connector->video_latency[i];
4692
4693 /*
4694 * HDMI/DP sink doesn't support audio or video?
4695 */
4696 if (a == 255 || v == 255)
4697 return 0;
4698
4699 /*
4700 * Convert raw EDID values to millisecond.
4701 * Treat unknown latency as 0ms.
4702 */
4703 if (a)
4704 a = min(2 * (a - 1), 500);
4705 if (v)
4706 v = min(2 * (v - 1), 500);
4707
4708 return max(v - a, 0);
4709}
4710EXPORT_SYMBOL(drm_av_sync_delay);
4711
4712/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004713 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
Ma Lingf23c20c2009-03-26 19:26:23 +08004714 * @edid: monitor EDID information
4715 *
4716 * Parse the CEA extension according to CEA-861-B.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004717 *
Laurent Pincharta92d0832020-02-26 13:24:23 +02004718 * Drivers that have added the modes parsed from EDID to drm_display_info
4719 * should use &drm_display_info.is_hdmi instead of calling this function.
4720 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004721 * Return: True if the monitor is HDMI, false if not or unknown.
Ma Lingf23c20c2009-03-26 19:26:23 +08004722 */
4723bool drm_detect_hdmi_monitor(struct edid *edid)
4724{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004725 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004726 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08004727 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08004728
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004729 edid_ext = drm_find_cea_extension(edid);
4730 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004731 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004732
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004733 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004734 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004735
4736 /*
4737 * Because HDMI identifier is in Vendor Specific Block,
4738 * search it from all data blocks of CEA extension.
4739 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004740 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004741 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
4742 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08004743 }
4744
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004745 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004746}
4747EXPORT_SYMBOL(drm_detect_hdmi_monitor);
4748
Dave Airlief453ba02008-11-07 14:05:41 -08004749/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004750 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01004751 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004752 *
4753 * Monitor should have CEA extension block.
4754 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
4755 * audio' only. If there is any audio extension block and supported
4756 * audio format, assume at least 'basic audio' support, even if 'basic
4757 * audio' is not defined in EDID.
4758 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004759 * Return: True if the monitor supports audio, false otherwise.
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004760 */
4761bool drm_detect_monitor_audio(struct edid *edid)
4762{
4763 u8 *edid_ext;
4764 int i, j;
4765 bool has_audio = false;
4766 int start_offset, end_offset;
4767
4768 edid_ext = drm_find_cea_extension(edid);
4769 if (!edid_ext)
4770 goto end;
4771
4772 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
4773
4774 if (has_audio) {
4775 DRM_DEBUG_KMS("Monitor has basic audio support\n");
4776 goto end;
4777 }
4778
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004779 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
4780 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004781
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004782 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
4783 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004784 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004785 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004786 DRM_DEBUG_KMS("CEA audio format %d\n",
4787 (edid_ext[i + j] >> 3) & 0xf);
4788 goto end;
4789 }
4790 }
4791end:
4792 return has_audio;
4793}
4794EXPORT_SYMBOL(drm_detect_monitor_audio);
4795
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004796
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02004797/**
4798 * drm_default_rgb_quant_range - default RGB quantization range
4799 * @mode: display mode
4800 *
4801 * Determine the default RGB quantization range for the mode,
4802 * as specified in CEA-861.
4803 *
4804 * Return: The default RGB quantization range for the mode
4805 */
4806enum hdmi_quantization_range
4807drm_default_rgb_quant_range(const struct drm_display_mode *mode)
4808{
4809 /* All CEA modes other than VIC 1 use limited quantization range. */
4810 return drm_match_cea_mode(mode) > 1 ?
4811 HDMI_QUANTIZATION_RANGE_LIMITED :
4812 HDMI_QUANTIZATION_RANGE_FULL;
4813}
4814EXPORT_SYMBOL(drm_default_rgb_quant_range);
4815
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02004816static void drm_parse_vcdb(struct drm_connector *connector, const u8 *db)
4817{
4818 struct drm_display_info *info = &connector->display_info;
4819
4820 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", db[2]);
4821
4822 if (db[2] & EDID_CEA_VCDB_QS)
4823 info->rgb_quant_range_selectable = true;
4824}
4825
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304826static void drm_parse_ycbcr420_deep_color_info(struct drm_connector *connector,
4827 const u8 *db)
4828{
4829 u8 dc_mask;
4830 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
4831
4832 dc_mask = db[7] & DRM_EDID_YCBCR420_DC_MASK;
Clint Taylor9068e022018-10-05 14:52:15 -07004833 hdmi->y420_dc_modes = dc_mask;
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304834}
4835
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304836static void drm_parse_hdmi_forum_vsdb(struct drm_connector *connector,
4837 const u8 *hf_vsdb)
4838{
Shashank Sharma62c58af2017-03-13 16:54:02 +05304839 struct drm_display_info *display = &connector->display_info;
4840 struct drm_hdmi_info *hdmi = &display->hdmi;
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304841
Ville Syrjäläf1781e92017-11-13 19:04:19 +02004842 display->has_hdmi_infoframe = true;
4843
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304844 if (hf_vsdb[6] & 0x80) {
4845 hdmi->scdc.supported = true;
4846 if (hf_vsdb[6] & 0x40)
4847 hdmi->scdc.read_request = true;
4848 }
Shashank Sharma62c58af2017-03-13 16:54:02 +05304849
4850 /*
4851 * All HDMI 2.0 monitors must support scrambling at rates > 340 MHz.
4852 * And as per the spec, three factors confirm this:
4853 * * Availability of a HF-VSDB block in EDID (check)
4854 * * Non zero Max_TMDS_Char_Rate filed in HF-VSDB (let's check)
4855 * * SCDC support available (let's check)
4856 * Lets check it out.
4857 */
4858
4859 if (hf_vsdb[5]) {
4860 /* max clock is 5000 KHz times block value */
4861 u32 max_tmds_clock = hf_vsdb[5] * 5000;
4862 struct drm_scdc *scdc = &hdmi->scdc;
4863
4864 if (max_tmds_clock > 340000) {
4865 display->max_tmds_clock = max_tmds_clock;
4866 DRM_DEBUG_KMS("HF-VSDB: max TMDS clock %d kHz\n",
4867 display->max_tmds_clock);
4868 }
4869
4870 if (scdc->supported) {
4871 scdc->scrambling.supported = true;
4872
Thierry Redingdbe2d2b2019-12-06 14:53:35 +01004873 /* Few sinks support scrambling for clocks < 340M */
Shashank Sharma62c58af2017-03-13 16:54:02 +05304874 if ((hf_vsdb[6] & 0x8))
4875 scdc->scrambling.low_rates = true;
4876 }
4877 }
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304878
4879 drm_parse_ycbcr420_deep_color_info(connector, hf_vsdb);
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304880}
4881
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004882static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
4883 const u8 *hdmi)
Mario Kleinerd0c94692014-03-27 19:59:39 +01004884{
Ville Syrjälä18267502016-09-28 16:51:38 +03004885 struct drm_display_info *info = &connector->display_info;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004886 unsigned int dc_bpc = 0;
4887
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004888 /* HDMI supports at least 8 bpc */
4889 info->bpc = 8;
4890
4891 if (cea_db_payload_len(hdmi) < 6)
4892 return;
4893
4894 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
4895 dc_bpc = 10;
4896 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
4897 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
4898 connector->name);
4899 }
4900
4901 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
4902 dc_bpc = 12;
4903 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
4904 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
4905 connector->name);
4906 }
4907
4908 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
4909 dc_bpc = 16;
4910 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
4911 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
4912 connector->name);
4913 }
4914
4915 if (dc_bpc == 0) {
4916 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
4917 connector->name);
4918 return;
4919 }
4920
4921 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
4922 connector->name, dc_bpc);
4923 info->bpc = dc_bpc;
4924
4925 /*
4926 * Deep color support mandates RGB444 support for all video
4927 * modes and forbids YCRCB422 support for all video modes per
4928 * HDMI 1.3 spec.
4929 */
4930 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4931
4932 /* YCRCB444 is optional according to spec. */
4933 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
4934 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4935 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
4936 connector->name);
4937 }
4938
4939 /*
4940 * Spec says that if any deep color mode is supported at all,
4941 * then deep color 36 bit must be supported.
4942 */
4943 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
4944 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
4945 connector->name);
4946 }
4947}
4948
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004949static void
4950drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
4951{
4952 struct drm_display_info *info = &connector->display_info;
4953 u8 len = cea_db_payload_len(db);
4954
Laurent Pincharta92d0832020-02-26 13:24:23 +02004955 info->is_hdmi = true;
4956
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004957 if (len >= 6)
4958 info->dvi_dual = db[6] & 1;
4959 if (len >= 7)
4960 info->max_tmds_clock = db[7] * 5000;
4961
4962 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
4963 "max TMDS clock %d kHz\n",
4964 info->dvi_dual,
4965 info->max_tmds_clock);
4966
4967 drm_parse_hdmi_deep_color_info(connector, db);
4968}
4969
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004970static void drm_parse_cea_ext(struct drm_connector *connector,
Keith Packard170178f2017-12-13 00:44:26 -08004971 const struct edid *edid)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004972{
4973 struct drm_display_info *info = &connector->display_info;
4974 const u8 *edid_ext;
4975 int i, start, end;
4976
Mario Kleinerd0c94692014-03-27 19:59:39 +01004977 edid_ext = drm_find_cea_extension(edid);
4978 if (!edid_ext)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004979 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004980
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004981 info->cea_rev = edid_ext[1];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004982
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004983 /* The existence of a CEA block should imply RGB support */
4984 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4985 if (edid_ext[3] & EDID_CEA_YCRCB444)
4986 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4987 if (edid_ext[3] & EDID_CEA_YCRCB422)
4988 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004989
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004990 if (cea_db_offsets(edid_ext, &start, &end))
4991 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004992
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004993 for_each_cea_db(edid_ext, i, start, end) {
4994 const u8 *db = &edid_ext[i];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004995
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004996 if (cea_db_is_hdmi_vsdb(db))
4997 drm_parse_hdmi_vsdb_video(connector, db);
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304998 if (cea_db_is_hdmi_forum_vsdb(db))
4999 drm_parse_hdmi_forum_vsdb(connector, db);
Shashank Sharma832d4f22017-07-14 16:03:46 +05305000 if (cea_db_is_y420cmdb(db))
5001 drm_parse_y420cmdb_bitmap(connector, db);
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005002 if (cea_db_is_vcdb(db))
5003 drm_parse_vcdb(connector, db);
Uma Shankare85959d2019-05-16 19:40:08 +05305004 if (cea_db_is_hdmi_hdr_metadata_block(db))
5005 drm_parse_hdr_metadata_block(connector, db);
Mario Kleinerd0c94692014-03-27 19:59:39 +01005006 }
Mario Kleinerd0c94692014-03-27 19:59:39 +01005007}
5008
Manasi Navarea1d11d12020-03-10 16:16:51 -07005009static
5010void get_monitor_range(struct detailed_timing *timing,
5011 void *info_monitor_range)
5012{
5013 struct drm_monitor_range_info *monitor_range = info_monitor_range;
5014 const struct detailed_non_pixel *data = &timing->data.other_data;
5015 const struct detailed_data_monitor_range *range = &data->data.range;
5016
5017 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_MONITOR_RANGE))
5018 return;
5019
5020 /*
5021 * Check for flag range limits only. If flag == 1 then
5022 * no additional timing information provided.
5023 * Default GTF, GTF Secondary curve and CVT are not
5024 * supported
5025 */
5026 if (range->flags != DRM_EDID_RANGE_LIMITS_ONLY_FLAG)
5027 return;
5028
5029 monitor_range->min_vfreq = range->min_vfreq;
5030 monitor_range->max_vfreq = range->max_vfreq;
5031}
5032
5033static
5034void drm_get_monitor_range(struct drm_connector *connector,
5035 const struct edid *edid)
5036{
5037 struct drm_display_info *info = &connector->display_info;
5038
5039 if (!version_greater(edid, 1, 1))
5040 return;
5041
5042 drm_for_each_detailed_block((u8 *)edid, get_monitor_range,
5043 &info->monitor_range);
5044
5045 DRM_DEBUG_KMS("Supported Monitor Refresh rate range is %d Hz - %d Hz\n",
5046 info->monitor_range.min_vfreq,
5047 info->monitor_range.max_vfreq);
5048}
5049
Keith Packard170178f2017-12-13 00:44:26 -08005050/* A connector has no EDID information, so we've got no EDID to compute quirks from. Reset
5051 * all of the values which would have been set from EDID
5052 */
5053void
5054drm_reset_display_info(struct drm_connector *connector)
Jesse Barnes3b112282011-04-15 12:49:23 -07005055{
Ville Syrjälä18267502016-09-28 16:51:38 +03005056 struct drm_display_info *info = &connector->display_info;
Jesse Barnesebec9a7b2011-08-03 09:22:54 -07005057
Keith Packard170178f2017-12-13 00:44:26 -08005058 info->width_mm = 0;
5059 info->height_mm = 0;
5060
5061 info->bpc = 0;
5062 info->color_formats = 0;
5063 info->cea_rev = 0;
5064 info->max_tmds_clock = 0;
5065 info->dvi_dual = false;
Laurent Pincharta92d0832020-02-26 13:24:23 +02005066 info->is_hdmi = false;
Keith Packard170178f2017-12-13 00:44:26 -08005067 info->has_hdmi_infoframe = false;
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005068 info->rgb_quant_range_selectable = false;
Ville Syrjälä1f6b8ee2018-04-24 16:02:50 +03005069 memset(&info->hdmi, 0, sizeof(info->hdmi));
Keith Packard170178f2017-12-13 00:44:26 -08005070
5071 info->non_desktop = 0;
Manasi Navarea1d11d12020-03-10 16:16:51 -07005072 memset(&info->monitor_range, 0, sizeof(info->monitor_range));
Keith Packard170178f2017-12-13 00:44:26 -08005073}
Keith Packard170178f2017-12-13 00:44:26 -08005074
5075u32 drm_add_display_info(struct drm_connector *connector, const struct edid *edid)
5076{
5077 struct drm_display_info *info = &connector->display_info;
5078
5079 u32 quirks = edid_get_quirks(edid);
5080
Ville Syrjälä1f6b8ee2018-04-24 16:02:50 +03005081 drm_reset_display_info(connector);
5082
Jesse Barnes3b112282011-04-15 12:49:23 -07005083 info->width_mm = edid->width_cm * 10;
5084 info->height_mm = edid->height_cm * 10;
5085
Dave Airlie66660d42017-10-16 05:08:09 +01005086 info->non_desktop = !!(quirks & EDID_QUIRK_NON_DESKTOP);
5087
Manasi Navarea1d11d12020-03-10 16:16:51 -07005088 drm_get_monitor_range(connector, edid);
5089
Keith Packard170178f2017-12-13 00:44:26 -08005090 DRM_DEBUG_KMS("non_desktop set to %d\n", info->non_desktop);
5091
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02005092 if (edid->revision < 3)
Keith Packard170178f2017-12-13 00:44:26 -08005093 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07005094
5095 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
Keith Packard170178f2017-12-13 00:44:26 -08005096 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07005097
Ville Syrjälä1cea1462016-09-28 16:51:39 +03005098 drm_parse_cea_ext(connector, edid);
Mario Kleinerd0c94692014-03-27 19:59:39 +01005099
Mario Kleiner210a0212016-07-06 12:05:48 +02005100 /*
5101 * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3?
5102 *
5103 * For such displays, the DFP spec 1.0, section 3.10 "EDID support"
5104 * tells us to assume 8 bpc color depth if the EDID doesn't have
5105 * extensions which tell otherwise.
5106 */
Ville Syrjälä3bde4492019-05-29 14:02:04 +03005107 if (info->bpc == 0 && edid->revision == 3 &&
5108 edid->input & DRM_EDID_DIGITAL_DFP_1_X) {
Mario Kleiner210a0212016-07-06 12:05:48 +02005109 info->bpc = 8;
5110 DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
5111 connector->name, info->bpc);
5112 }
5113
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02005114 /* Only defined for 1.4 with digital displays */
5115 if (edid->revision < 4)
Keith Packard170178f2017-12-13 00:44:26 -08005116 return quirks;
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02005117
Jesse Barnes3b112282011-04-15 12:49:23 -07005118 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
5119 case DRM_EDID_DIGITAL_DEPTH_6:
5120 info->bpc = 6;
5121 break;
5122 case DRM_EDID_DIGITAL_DEPTH_8:
5123 info->bpc = 8;
5124 break;
5125 case DRM_EDID_DIGITAL_DEPTH_10:
5126 info->bpc = 10;
5127 break;
5128 case DRM_EDID_DIGITAL_DEPTH_12:
5129 info->bpc = 12;
5130 break;
5131 case DRM_EDID_DIGITAL_DEPTH_14:
5132 info->bpc = 14;
5133 break;
5134 case DRM_EDID_DIGITAL_DEPTH_16:
5135 info->bpc = 16;
5136 break;
5137 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
5138 default:
5139 info->bpc = 0;
5140 break;
5141 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07005142
Mario Kleinerd0c94692014-03-27 19:59:39 +01005143 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03005144 connector->name, info->bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01005145
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02005146 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02005147 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
5148 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
5149 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
5150 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Keith Packard170178f2017-12-13 00:44:26 -08005151 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07005152}
5153
Dave Airliec97291772016-05-03 15:38:37 +10005154static int validate_displayid(u8 *displayid, int length, int idx)
5155{
Ville Syrjäläbd1f64d2020-03-13 18:20:53 +02005156 int i, dispid_length;
Dave Airliec97291772016-05-03 15:38:37 +10005157 u8 csum = 0;
5158 struct displayid_hdr *base;
5159
5160 base = (struct displayid_hdr *)&displayid[idx];
5161
5162 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
5163 base->rev, base->bytes, base->prod_id, base->ext_count);
5164
Ville Syrjäläbd1f64d2020-03-13 18:20:53 +02005165 /* +1 for DispID checksum */
5166 dispid_length = sizeof(*base) + base->bytes + 1;
5167 if (dispid_length > length - idx)
Dave Airliec97291772016-05-03 15:38:37 +10005168 return -EINVAL;
Ville Syrjäläbd1f64d2020-03-13 18:20:53 +02005169
5170 for (i = 0; i < dispid_length; i++)
5171 csum += displayid[idx + i];
Dave Airliec97291772016-05-03 15:38:37 +10005172 if (csum) {
Chris Wilson813a7872017-02-10 19:59:13 +00005173 DRM_NOTE("DisplayID checksum invalid, remainder is %d\n", csum);
Dave Airliec97291772016-05-03 15:38:37 +10005174 return -EINVAL;
5175 }
Ville Syrjäläbd1f64d2020-03-13 18:20:53 +02005176
Dave Airliec97291772016-05-03 15:38:37 +10005177 return 0;
5178}
5179
Dave Airliea39ed682016-05-02 08:35:05 +10005180static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
5181 struct displayid_detailed_timings_1 *timings)
5182{
5183 struct drm_display_mode *mode;
5184 unsigned pixel_clock = (timings->pixel_clock[0] |
5185 (timings->pixel_clock[1] << 8) |
Ville Syrjälä6292b8e2020-04-23 18:17:43 +03005186 (timings->pixel_clock[2] << 16)) + 1;
Dave Airliea39ed682016-05-02 08:35:05 +10005187 unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
5188 unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
5189 unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
5190 unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
5191 unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
5192 unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
5193 unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
5194 unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
5195 bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
5196 bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
Suraj Upadhyay948de8422020-07-02 18:53:32 +05305197
Dave Airliea39ed682016-05-02 08:35:05 +10005198 mode = drm_mode_create(dev);
5199 if (!mode)
5200 return NULL;
5201
5202 mode->clock = pixel_clock * 10;
5203 mode->hdisplay = hactive;
5204 mode->hsync_start = mode->hdisplay + hsync;
5205 mode->hsync_end = mode->hsync_start + hsync_width;
5206 mode->htotal = mode->hdisplay + hblank;
5207
5208 mode->vdisplay = vactive;
5209 mode->vsync_start = mode->vdisplay + vsync;
5210 mode->vsync_end = mode->vsync_start + vsync_width;
5211 mode->vtotal = mode->vdisplay + vblank;
5212
5213 mode->flags = 0;
5214 mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
5215 mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
5216 mode->type = DRM_MODE_TYPE_DRIVER;
5217
5218 if (timings->flags & 0x80)
5219 mode->type |= DRM_MODE_TYPE_PREFERRED;
Dave Airliea39ed682016-05-02 08:35:05 +10005220 drm_mode_set_name(mode);
5221
5222 return mode;
5223}
5224
5225static int add_displayid_detailed_1_modes(struct drm_connector *connector,
5226 struct displayid_block *block)
5227{
5228 struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
5229 int i;
5230 int num_timings;
5231 struct drm_display_mode *newmode;
5232 int num_modes = 0;
5233 /* blocks must be multiple of 20 bytes length */
5234 if (block->num_bytes % 20)
5235 return 0;
5236
5237 num_timings = block->num_bytes / 20;
5238 for (i = 0; i < num_timings; i++) {
5239 struct displayid_detailed_timings_1 *timings = &det->timings[i];
5240
5241 newmode = drm_mode_displayid_detailed(connector->dev, timings);
5242 if (!newmode)
5243 continue;
5244
5245 drm_mode_probed_add(connector, newmode);
5246 num_modes++;
5247 }
5248 return num_modes;
5249}
5250
5251static int add_displayid_detailed_modes(struct drm_connector *connector,
5252 struct edid *edid)
5253{
5254 u8 *displayid;
Ville Syrjälä23b03862020-03-13 18:20:49 +02005255 int length, idx;
Dave Airliea39ed682016-05-02 08:35:05 +10005256 struct displayid_block *block;
5257 int num_modes = 0;
Ville Syrjälä8873cfa2020-05-27 16:03:08 +03005258 int ext_index = 0;
Dave Airliea39ed682016-05-02 08:35:05 +10005259
Ville Syrjälä7f261af2020-05-27 16:03:09 +03005260 for (;;) {
5261 displayid = drm_find_displayid_extension(edid, &length, &idx,
5262 &ext_index);
5263 if (!displayid)
Dave Airliea39ed682016-05-02 08:35:05 +10005264 break;
Ville Syrjälä7f261af2020-05-27 16:03:09 +03005265
5266 idx += sizeof(struct displayid_hdr);
5267 for_each_displayid_db(displayid, block, idx, length) {
5268 switch (block->tag) {
5269 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
5270 num_modes += add_displayid_detailed_1_modes(connector, block);
5271 break;
5272 }
Dave Airliea39ed682016-05-02 08:35:05 +10005273 }
5274 }
Ville Syrjälä7f261af2020-05-27 16:03:09 +03005275
Dave Airliea39ed682016-05-02 08:35:05 +10005276 return num_modes;
5277}
5278
Jesse Barnes3b112282011-04-15 12:49:23 -07005279/**
Dave Airlief453ba02008-11-07 14:05:41 -08005280 * drm_add_edid_modes - add modes from EDID data, if available
5281 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005282 * @edid: EDID data
Dave Airlief453ba02008-11-07 14:05:41 -08005283 *
Daniel Vetterb3c6c8b2016-08-12 22:48:55 +02005284 * Add the specified modes to the connector's mode list. Also fills out the
Jani Nikulac945b8c2017-11-01 16:21:01 +02005285 * &drm_display_info structure and ELD in @connector with any information which
5286 * can be derived from the edid.
Dave Airlief453ba02008-11-07 14:05:41 -08005287 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005288 * Return: The number of modes added or 0 if we couldn't find any.
Dave Airlief453ba02008-11-07 14:05:41 -08005289 */
5290int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
5291{
5292 int num_modes = 0;
5293 u32 quirks;
5294
5295 if (edid == NULL) {
Jani Nikulac945b8c2017-11-01 16:21:01 +02005296 clear_eld(connector);
Dave Airlief453ba02008-11-07 14:05:41 -08005297 return 0;
5298 }
Alex Deucher3c537882010-02-05 04:21:19 -05005299 if (!drm_edid_is_valid(edid)) {
Jani Nikulac945b8c2017-11-01 16:21:01 +02005300 clear_eld(connector);
Jordan Crousedcdb1672010-05-27 13:40:25 -06005301 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03005302 connector->name);
Dave Airlief453ba02008-11-07 14:05:41 -08005303 return 0;
5304 }
5305
Jani Nikulac945b8c2017-11-01 16:21:01 +02005306 drm_edid_to_eld(connector, edid);
5307
Adam Jacksonc867df72010-03-29 21:43:21 +00005308 /*
Shashank Sharma0f0f8702017-07-13 21:03:09 +05305309 * CEA-861-F adds ycbcr capability map block, for HDMI 2.0 sinks.
5310 * To avoid multiple parsing of same block, lets parse that map
5311 * from sink info, before parsing CEA modes.
5312 */
Keith Packard170178f2017-12-13 00:44:26 -08005313 quirks = drm_add_display_info(connector, edid);
Shashank Sharma0f0f8702017-07-13 21:03:09 +05305314
5315 /*
Adam Jacksonc867df72010-03-29 21:43:21 +00005316 * EDID spec says modes should be preferred in this order:
5317 * - preferred detailed mode
5318 * - other detailed modes from base block
5319 * - detailed modes from extension blocks
5320 * - CVT 3-byte code modes
5321 * - standard timing codes
5322 * - established timing codes
5323 * - modes inferred from GTF or CVT range information
5324 *
Adam Jackson13931572010-08-03 14:38:19 -04005325 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00005326 *
5327 * XXX order for additional mode types in extension blocks?
5328 */
Adam Jackson13931572010-08-03 14:38:19 -04005329 num_modes += add_detailed_modes(connector, edid, quirks);
5330 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00005331 num_modes += add_standard_modes(connector, edid);
5332 num_modes += add_established_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00005333 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03005334 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airliea39ed682016-05-02 08:35:05 +10005335 num_modes += add_displayid_detailed_modes(connector, edid);
Ville Syrjälä4d53dc02015-05-08 17:45:07 +03005336 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
5337 num_modes += add_inferred_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08005338
5339 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
5340 edid_fixup_preferred(connector, quirks);
5341
Mario Kleinere10aec62016-07-06 12:05:44 +02005342 if (quirks & EDID_QUIRK_FORCE_6BPC)
5343 connector->display_info.bpc = 6;
5344
Rafał Miłecki49d45a312013-12-07 13:22:42 +01005345 if (quirks & EDID_QUIRK_FORCE_8BPC)
5346 connector->display_info.bpc = 8;
5347
Mario Kleinere345da82017-04-21 17:05:08 +02005348 if (quirks & EDID_QUIRK_FORCE_10BPC)
5349 connector->display_info.bpc = 10;
5350
Mario Kleinerbc5b9642014-05-23 21:40:55 +02005351 if (quirks & EDID_QUIRK_FORCE_12BPC)
5352 connector->display_info.bpc = 12;
5353
Dave Airlief453ba02008-11-07 14:05:41 -08005354 return num_modes;
5355}
5356EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005357
5358/**
5359 * drm_add_modes_noedid - add modes for the connectors without EDID
5360 * @connector: connector we're probing
5361 * @hdisplay: the horizontal display limit
5362 * @vdisplay: the vertical display limit
5363 *
5364 * Add the specified modes to the connector's mode list. Only when the
5365 * hdisplay/vdisplay is not beyond the given limit, it will be added.
5366 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005367 * Return: The number of modes added or 0 if we couldn't find any.
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005368 */
5369int drm_add_modes_noedid(struct drm_connector *connector,
5370 int hdisplay, int vdisplay)
5371{
5372 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00005373 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005374 struct drm_device *dev = connector->dev;
5375
Daniel Vetterfbb40b22015-08-10 11:55:37 +02005376 count = ARRAY_SIZE(drm_dmt_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005377 if (hdisplay < 0)
5378 hdisplay = 0;
5379 if (vdisplay < 0)
5380 vdisplay = 0;
5381
5382 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00005383 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Suraj Upadhyay948de8422020-07-02 18:53:32 +05305384
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005385 if (hdisplay && vdisplay) {
5386 /*
5387 * Only when two are valid, they will be used to check
5388 * whether the mode should be added to the mode list of
5389 * the connector.
5390 */
5391 if (ptr->hdisplay > hdisplay ||
5392 ptr->vdisplay > vdisplay)
5393 continue;
5394 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05005395 if (drm_mode_vrefresh(ptr) > 61)
5396 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005397 mode = drm_mode_duplicate(dev, ptr);
5398 if (mode) {
5399 drm_mode_probed_add(connector, mode);
5400 num_modes++;
5401 }
5402 }
5403 return num_modes;
5404}
5405EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01005406
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005407/**
5408 * drm_set_preferred_mode - Sets the preferred mode of a connector
5409 * @connector: connector whose mode list should be processed
5410 * @hpref: horizontal resolution of preferred mode
5411 * @vpref: vertical resolution of preferred mode
5412 *
5413 * Marks a mode as preferred if it matches the resolution specified by @hpref
5414 * and @vpref.
5415 */
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02005416void drm_set_preferred_mode(struct drm_connector *connector,
5417 int hpref, int vpref)
5418{
5419 struct drm_display_mode *mode;
5420
5421 list_for_each_entry(mode, &connector->probed_modes, head) {
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005422 if (mode->hdisplay == hpref &&
Daniel Vetter9d3de132014-01-23 16:27:56 +01005423 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02005424 mode->type |= DRM_MODE_TYPE_PREFERRED;
5425 }
5426}
5427EXPORT_SYMBOL(drm_set_preferred_mode);
5428
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005429static bool is_hdmi2_sink(const struct drm_connector *connector)
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005430{
5431 /*
5432 * FIXME: sil-sii8620 doesn't have a connector around when
5433 * we need one, so we have to be prepared for a NULL connector.
5434 */
5435 if (!connector)
5436 return true;
5437
5438 return connector->display_info.hdmi.scdc.supported ||
5439 connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB420;
5440}
5441
Uma Shankar2cdbfd62019-05-16 19:40:09 +05305442static inline bool is_eotf_supported(u8 output_eotf, u8 sink_eotf)
5443{
5444 return sink_eotf & BIT(output_eotf);
5445}
5446
5447/**
5448 * drm_hdmi_infoframe_set_hdr_metadata() - fill an HDMI DRM infoframe with
5449 * HDR metadata from userspace
5450 * @frame: HDMI DRM infoframe
Sean Paul6ac98822019-05-23 09:54:58 -04005451 * @conn_state: Connector state containing HDR metadata
Uma Shankar2cdbfd62019-05-16 19:40:09 +05305452 *
5453 * Return: 0 on success or a negative error code on failure.
5454 */
5455int
5456drm_hdmi_infoframe_set_hdr_metadata(struct hdmi_drm_infoframe *frame,
5457 const struct drm_connector_state *conn_state)
5458{
5459 struct drm_connector *connector;
5460 struct hdr_output_metadata *hdr_metadata;
5461 int err;
5462
5463 if (!frame || !conn_state)
5464 return -EINVAL;
5465
5466 connector = conn_state->connector;
5467
5468 if (!conn_state->hdr_output_metadata)
5469 return -EINVAL;
5470
5471 hdr_metadata = conn_state->hdr_output_metadata->data;
5472
5473 if (!hdr_metadata || !connector)
5474 return -EINVAL;
5475
5476 /* Sink EOTF is Bit map while infoframe is absolute values */
5477 if (!is_eotf_supported(hdr_metadata->hdmi_metadata_type1.eotf,
5478 connector->hdr_sink_metadata.hdmi_type1.eotf)) {
5479 DRM_DEBUG_KMS("EOTF Not Supported\n");
5480 return -EINVAL;
5481 }
5482
5483 err = hdmi_drm_infoframe_init(frame);
5484 if (err < 0)
5485 return err;
5486
5487 frame->eotf = hdr_metadata->hdmi_metadata_type1.eotf;
5488 frame->metadata_type = hdr_metadata->hdmi_metadata_type1.metadata_type;
5489
5490 BUILD_BUG_ON(sizeof(frame->display_primaries) !=
5491 sizeof(hdr_metadata->hdmi_metadata_type1.display_primaries));
5492 BUILD_BUG_ON(sizeof(frame->white_point) !=
5493 sizeof(hdr_metadata->hdmi_metadata_type1.white_point));
5494
5495 memcpy(&frame->display_primaries,
5496 &hdr_metadata->hdmi_metadata_type1.display_primaries,
5497 sizeof(frame->display_primaries));
5498
5499 memcpy(&frame->white_point,
5500 &hdr_metadata->hdmi_metadata_type1.white_point,
5501 sizeof(frame->white_point));
5502
5503 frame->max_display_mastering_luminance =
5504 hdr_metadata->hdmi_metadata_type1.max_display_mastering_luminance;
5505 frame->min_display_mastering_luminance =
5506 hdr_metadata->hdmi_metadata_type1.min_display_mastering_luminance;
5507 frame->max_fall = hdr_metadata->hdmi_metadata_type1.max_fall;
5508 frame->max_cll = hdr_metadata->hdmi_metadata_type1.max_cll;
5509
5510 return 0;
5511}
5512EXPORT_SYMBOL(drm_hdmi_infoframe_set_hdr_metadata);
5513
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005514static u8 drm_mode_hdmi_vic(const struct drm_connector *connector,
Ville Syrjälä949561e2019-10-04 17:19:13 +03005515 const struct drm_display_mode *mode)
5516{
5517 bool has_hdmi_infoframe = connector ?
5518 connector->display_info.has_hdmi_infoframe : false;
5519
5520 if (!has_hdmi_infoframe)
5521 return 0;
5522
5523 /* No HDMI VIC when signalling 3D video format */
5524 if (mode->flags & DRM_MODE_FLAG_3D_MASK)
5525 return 0;
5526
5527 return drm_match_hdmi_mode(mode);
5528}
5529
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005530static u8 drm_mode_cea_vic(const struct drm_connector *connector,
Ville Syrjäläcfd6f8c32019-10-04 17:19:12 +03005531 const struct drm_display_mode *mode)
5532{
Ville Syrjäläcfd6f8c32019-10-04 17:19:12 +03005533 u8 vic;
5534
5535 /*
5536 * HDMI spec says if a mode is found in HDMI 1.4b 4K modes
5537 * we should send its VIC in vendor infoframes, else send the
5538 * VIC in AVI infoframes. Lets check if this mode is present in
5539 * HDMI 1.4b 4K modes
5540 */
Ville Syrjälä949561e2019-10-04 17:19:13 +03005541 if (drm_mode_hdmi_vic(connector, mode))
Ville Syrjäläcfd6f8c32019-10-04 17:19:12 +03005542 return 0;
5543
5544 vic = drm_match_cea_mode(mode);
5545
5546 /*
5547 * HDMI 1.4 VIC range: 1 <= VIC <= 64 (CEA-861-D) but
5548 * HDMI 2.0 VIC range: 1 <= VIC <= 107 (CEA-861-F). So we
5549 * have to make sure we dont break HDMI 1.4 sinks.
5550 */
5551 if (!is_hdmi2_sink(connector) && vic > 64)
5552 return 0;
5553
5554 return vic;
5555}
5556
Thierry Reding10a85122012-11-21 15:31:35 +01005557/**
5558 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
5559 * data from a DRM display mode
5560 * @frame: HDMI AVI infoframe
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005561 * @connector: the connector
Thierry Reding10a85122012-11-21 15:31:35 +01005562 * @mode: DRM display mode
5563 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005564 * Return: 0 on success or a negative error code on failure.
Thierry Reding10a85122012-11-21 15:31:35 +01005565 */
5566int
5567drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005568 const struct drm_connector *connector,
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005569 const struct drm_display_mode *mode)
Thierry Reding10a85122012-11-21 15:31:35 +01005570{
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305571 enum hdmi_picture_aspect picture_aspect;
Wayne Lind2b43472019-11-18 18:18:31 +08005572 u8 vic, hdmi_vic;
Thierry Reding10a85122012-11-21 15:31:35 +01005573
5574 if (!frame || !mode)
5575 return -EINVAL;
5576
Laurent Pinchart5ee0caf2020-02-26 13:24:21 +02005577 hdmi_avi_infoframe_init(frame);
Thierry Reding10a85122012-11-21 15:31:35 +01005578
Damien Lespiaubf02db92013-08-06 20:32:22 +01005579 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
5580 frame->pixel_repeat = 1;
5581
Wayne Lind2b43472019-11-18 18:18:31 +08005582 vic = drm_mode_cea_vic(connector, mode);
5583 hdmi_vic = drm_mode_hdmi_vic(connector, mode);
Shashank Sharma0c1f5282017-07-13 21:03:07 +05305584
Thierry Reding10a85122012-11-21 15:31:35 +01005585 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05305586
Vandana Kannan69ab6d32014-06-05 14:45:29 +05305587 /*
Stanislav Lisovskiy50525c32018-05-15 16:59:27 +03005588 * As some drivers don't support atomic, we can't use connector state.
5589 * So just initialize the frame with default values, just the same way
5590 * as it's done with other properties here.
5591 */
5592 frame->content_type = HDMI_CONTENT_TYPE_GRAPHICS;
5593 frame->itc = 0;
5594
5595 /*
Vandana Kannan69ab6d32014-06-05 14:45:29 +05305596 * Populate picture aspect ratio from either
Wayne Lind2b43472019-11-18 18:18:31 +08005597 * user input (if specified) or from the CEA/HDMI mode lists.
Vandana Kannan69ab6d32014-06-05 14:45:29 +05305598 */
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305599 picture_aspect = mode->picture_aspect_ratio;
Wayne Lind2b43472019-11-18 18:18:31 +08005600 if (picture_aspect == HDMI_PICTURE_ASPECT_NONE) {
5601 if (vic)
5602 picture_aspect = drm_get_cea_aspect_ratio(vic);
5603 else if (hdmi_vic)
5604 picture_aspect = drm_get_hdmi_aspect_ratio(hdmi_vic);
5605 }
Vandana Kannan0967e6a2014-04-01 16:26:59 +05305606
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305607 /*
5608 * The infoframe can't convey anything but none, 4:3
5609 * and 16:9, so if the user has asked for anything else
5610 * we can only satisfy it by specifying the right VIC.
5611 */
5612 if (picture_aspect > HDMI_PICTURE_ASPECT_16_9) {
Wayne Lind2b43472019-11-18 18:18:31 +08005613 if (vic) {
5614 if (picture_aspect != drm_get_cea_aspect_ratio(vic))
5615 return -EINVAL;
5616 } else if (hdmi_vic) {
5617 if (picture_aspect != drm_get_hdmi_aspect_ratio(hdmi_vic))
5618 return -EINVAL;
5619 } else {
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305620 return -EINVAL;
Wayne Lind2b43472019-11-18 18:18:31 +08005621 }
5622
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305623 picture_aspect = HDMI_PICTURE_ASPECT_NONE;
5624 }
5625
Wayne Lind2b43472019-11-18 18:18:31 +08005626 frame->video_code = vic;
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305627 frame->picture_aspect = picture_aspect;
Thierry Reding10a85122012-11-21 15:31:35 +01005628 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d018052014-02-27 09:19:30 -06005629 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01005630
5631 return 0;
5632}
5633EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005634
Uma Shankar0d68b882019-02-19 22:43:00 +05305635/* HDMI Colorspace Spec Definitions */
5636#define FULL_COLORIMETRY_MASK 0x1FF
5637#define NORMAL_COLORIMETRY_MASK 0x3
5638#define EXTENDED_COLORIMETRY_MASK 0x7
5639#define EXTENDED_ACE_COLORIMETRY_MASK 0xF
5640
5641#define C(x) ((x) << 0)
5642#define EC(x) ((x) << 2)
5643#define ACE(x) ((x) << 5)
5644
5645#define HDMI_COLORIMETRY_NO_DATA 0x0
5646#define HDMI_COLORIMETRY_SMPTE_170M_YCC (C(1) | EC(0) | ACE(0))
5647#define HDMI_COLORIMETRY_BT709_YCC (C(2) | EC(0) | ACE(0))
5648#define HDMI_COLORIMETRY_XVYCC_601 (C(3) | EC(0) | ACE(0))
5649#define HDMI_COLORIMETRY_XVYCC_709 (C(3) | EC(1) | ACE(0))
5650#define HDMI_COLORIMETRY_SYCC_601 (C(3) | EC(2) | ACE(0))
5651#define HDMI_COLORIMETRY_OPYCC_601 (C(3) | EC(3) | ACE(0))
5652#define HDMI_COLORIMETRY_OPRGB (C(3) | EC(4) | ACE(0))
5653#define HDMI_COLORIMETRY_BT2020_CYCC (C(3) | EC(5) | ACE(0))
5654#define HDMI_COLORIMETRY_BT2020_RGB (C(3) | EC(6) | ACE(0))
5655#define HDMI_COLORIMETRY_BT2020_YCC (C(3) | EC(6) | ACE(0))
5656#define HDMI_COLORIMETRY_DCI_P3_RGB_D65 (C(3) | EC(7) | ACE(0))
5657#define HDMI_COLORIMETRY_DCI_P3_RGB_THEATER (C(3) | EC(7) | ACE(1))
5658
5659static const u32 hdmi_colorimetry_val[] = {
5660 [DRM_MODE_COLORIMETRY_NO_DATA] = HDMI_COLORIMETRY_NO_DATA,
5661 [DRM_MODE_COLORIMETRY_SMPTE_170M_YCC] = HDMI_COLORIMETRY_SMPTE_170M_YCC,
5662 [DRM_MODE_COLORIMETRY_BT709_YCC] = HDMI_COLORIMETRY_BT709_YCC,
5663 [DRM_MODE_COLORIMETRY_XVYCC_601] = HDMI_COLORIMETRY_XVYCC_601,
5664 [DRM_MODE_COLORIMETRY_XVYCC_709] = HDMI_COLORIMETRY_XVYCC_709,
5665 [DRM_MODE_COLORIMETRY_SYCC_601] = HDMI_COLORIMETRY_SYCC_601,
5666 [DRM_MODE_COLORIMETRY_OPYCC_601] = HDMI_COLORIMETRY_OPYCC_601,
5667 [DRM_MODE_COLORIMETRY_OPRGB] = HDMI_COLORIMETRY_OPRGB,
5668 [DRM_MODE_COLORIMETRY_BT2020_CYCC] = HDMI_COLORIMETRY_BT2020_CYCC,
5669 [DRM_MODE_COLORIMETRY_BT2020_RGB] = HDMI_COLORIMETRY_BT2020_RGB,
5670 [DRM_MODE_COLORIMETRY_BT2020_YCC] = HDMI_COLORIMETRY_BT2020_YCC,
5671};
5672
5673#undef C
5674#undef EC
5675#undef ACE
5676
5677/**
5678 * drm_hdmi_avi_infoframe_colorspace() - fill the HDMI AVI infoframe
5679 * colorspace information
5680 * @frame: HDMI AVI infoframe
5681 * @conn_state: connector state
5682 */
5683void
5684drm_hdmi_avi_infoframe_colorspace(struct hdmi_avi_infoframe *frame,
5685 const struct drm_connector_state *conn_state)
5686{
5687 u32 colorimetry_val;
5688 u32 colorimetry_index = conn_state->colorspace & FULL_COLORIMETRY_MASK;
5689
5690 if (colorimetry_index >= ARRAY_SIZE(hdmi_colorimetry_val))
5691 colorimetry_val = HDMI_COLORIMETRY_NO_DATA;
5692 else
5693 colorimetry_val = hdmi_colorimetry_val[colorimetry_index];
5694
5695 frame->colorimetry = colorimetry_val & NORMAL_COLORIMETRY_MASK;
5696 /*
5697 * ToDo: Extend it for ACE formats as well. Modify the infoframe
5698 * structure and extend it in drivers/video/hdmi
5699 */
5700 frame->extended_colorimetry = (colorimetry_val >> 2) &
5701 EXTENDED_COLORIMETRY_MASK;
5702}
5703EXPORT_SYMBOL(drm_hdmi_avi_infoframe_colorspace);
5704
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005705/**
5706 * drm_hdmi_avi_infoframe_quant_range() - fill the HDMI AVI infoframe
5707 * quantization range information
5708 * @frame: HDMI AVI infoframe
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005709 * @connector: the connector
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005710 * @mode: DRM display mode
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005711 * @rgb_quant_range: RGB quantization range (Q)
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005712 */
5713void
5714drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame,
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005715 const struct drm_connector *connector,
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005716 const struct drm_display_mode *mode,
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005717 enum hdmi_quantization_range rgb_quant_range)
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005718{
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005719 const struct drm_display_info *info = &connector->display_info;
5720
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005721 /*
5722 * CEA-861:
5723 * "A Source shall not send a non-zero Q value that does not correspond
5724 * to the default RGB Quantization Range for the transmitted Picture
5725 * unless the Sink indicates support for the Q bit in a Video
5726 * Capabilities Data Block."
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005727 *
5728 * HDMI 2.0 recommends sending non-zero Q when it does match the
5729 * default RGB quantization range for the mode, even when QS=0.
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005730 */
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005731 if (info->rgb_quant_range_selectable ||
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005732 rgb_quant_range == drm_default_rgb_quant_range(mode))
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005733 frame->quantization_range = rgb_quant_range;
5734 else
5735 frame->quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT;
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02005736
5737 /*
5738 * CEA-861-F:
5739 * "When transmitting any RGB colorimetry, the Source should set the
5740 * YQ-field to match the RGB Quantization Range being transmitted
5741 * (e.g., when Limited Range RGB, set YQ=0 or when Full Range RGB,
5742 * set YQ=1) and the Sink shall ignore the YQ-field."
Ville Syrjälä9271c0c2017-11-08 17:25:04 +02005743 *
5744 * Unfortunate certain sinks (eg. VIZ Model 67/E261VA) get confused
5745 * by non-zero YQ when receiving RGB. There doesn't seem to be any
5746 * good way to tell which version of CEA-861 the sink supports, so
5747 * we limit non-zero YQ to HDMI 2.0 sinks only as HDMI 2.0 is based
5748 * on on CEA-861-F.
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02005749 */
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005750 if (!is_hdmi2_sink(connector) ||
Ville Syrjälä9271c0c2017-11-08 17:25:04 +02005751 rgb_quant_range == HDMI_QUANTIZATION_RANGE_LIMITED)
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02005752 frame->ycc_quantization_range =
5753 HDMI_YCC_QUANTIZATION_RANGE_LIMITED;
5754 else
5755 frame->ycc_quantization_range =
5756 HDMI_YCC_QUANTIZATION_RANGE_FULL;
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005757}
5758EXPORT_SYMBOL(drm_hdmi_avi_infoframe_quant_range);
5759
Ville Syrjälä076d9a52019-10-08 19:48:13 +03005760/**
5761 * drm_hdmi_avi_infoframe_bars() - fill the HDMI AVI infoframe
5762 * bar information
5763 * @frame: HDMI AVI infoframe
5764 * @conn_state: connector state
5765 */
5766void
5767drm_hdmi_avi_infoframe_bars(struct hdmi_avi_infoframe *frame,
5768 const struct drm_connector_state *conn_state)
5769{
5770 frame->right_bar = conn_state->tv.margins.right;
5771 frame->left_bar = conn_state->tv.margins.left;
5772 frame->top_bar = conn_state->tv.margins.top;
5773 frame->bottom_bar = conn_state->tv.margins.bottom;
5774}
5775EXPORT_SYMBOL(drm_hdmi_avi_infoframe_bars);
5776
Damien Lespiau4eed4a02013-09-25 16:45:26 +01005777static enum hdmi_3d_structure
5778s3d_structure_from_display_mode(const struct drm_display_mode *mode)
5779{
5780 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
5781
5782 switch (layout) {
5783 case DRM_MODE_FLAG_3D_FRAME_PACKING:
5784 return HDMI_3D_STRUCTURE_FRAME_PACKING;
5785 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
5786 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
5787 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
5788 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
5789 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
5790 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
5791 case DRM_MODE_FLAG_3D_L_DEPTH:
5792 return HDMI_3D_STRUCTURE_L_DEPTH;
5793 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
5794 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
5795 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
5796 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
5797 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
5798 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
5799 default:
5800 return HDMI_3D_STRUCTURE_INVALID;
5801 }
5802}
5803
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005804/**
5805 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
5806 * data from a DRM display mode
5807 * @frame: HDMI vendor infoframe
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005808 * @connector: the connector
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005809 * @mode: DRM display mode
5810 *
5811 * Note that there's is a need to send HDMI vendor infoframes only when using a
5812 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
5813 * function will return -EINVAL, error that can be safely ignored.
5814 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005815 * Return: 0 on success or a negative error code on failure.
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005816 */
5817int
5818drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005819 const struct drm_connector *connector,
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005820 const struct drm_display_mode *mode)
5821{
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005822 /*
5823 * FIXME: sil-sii8620 doesn't have a connector around when
5824 * we need one, so we have to be prepared for a NULL connector.
5825 */
5826 bool has_hdmi_infoframe = connector ?
5827 connector->display_info.has_hdmi_infoframe : false;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005828 int err;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005829
5830 if (!frame || !mode)
5831 return -EINVAL;
5832
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005833 if (!has_hdmi_infoframe)
5834 return -EINVAL;
5835
Ville Syrjälä949561e2019-10-04 17:19:13 +03005836 err = hdmi_vendor_infoframe_init(frame);
5837 if (err < 0)
5838 return err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01005839
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005840 /*
5841 * Even if it's not absolutely necessary to send the infoframe
5842 * (ie.vic==0 and s3d_struct==0) we will still send it if we
5843 * know that the sink can handle it. This is based on a
5844 * suggestion in HDMI 2.0 Appendix F. Apparently some sinks
5845 * have trouble realizing that they shuld switch from 3D to 2D
5846 * mode if the source simply stops sending the infoframe when
5847 * it wants to switch from 3D to 2D.
5848 */
Ville Syrjälä949561e2019-10-04 17:19:13 +03005849 frame->vic = drm_mode_hdmi_vic(connector, mode);
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005850 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005851
5852 return 0;
5853}
5854EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
Dave Airlie40d9b042014-10-20 16:29:33 +10005855
Ville Syrjälä7f261af2020-05-27 16:03:09 +03005856static void drm_parse_tiled_block(struct drm_connector *connector,
5857 const struct displayid_block *block)
Dave Airlie5e546cd2016-05-03 15:31:12 +10005858{
Ville Syrjälä092c3672020-03-13 18:20:54 +02005859 const struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
Dave Airlie5e546cd2016-05-03 15:31:12 +10005860 u16 w, h;
5861 u8 tile_v_loc, tile_h_loc;
5862 u8 num_v_tile, num_h_tile;
5863 struct drm_tile_group *tg;
5864
5865 w = tile->tile_size[0] | tile->tile_size[1] << 8;
5866 h = tile->tile_size[2] | tile->tile_size[3] << 8;
5867
5868 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
5869 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
5870 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
5871 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
5872
5873 connector->has_tile = true;
5874 if (tile->tile_cap & 0x80)
5875 connector->tile_is_single_monitor = true;
5876
5877 connector->num_h_tile = num_h_tile + 1;
5878 connector->num_v_tile = num_v_tile + 1;
5879 connector->tile_h_loc = tile_h_loc;
5880 connector->tile_v_loc = tile_v_loc;
5881 connector->tile_h_size = w + 1;
5882 connector->tile_v_size = h + 1;
5883
5884 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
5885 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
5886 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
5887 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
5888 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
5889
5890 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
5891 if (!tg) {
5892 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
5893 }
5894 if (!tg)
Ville Syrjälä7f261af2020-05-27 16:03:09 +03005895 return;
Dave Airlie5e546cd2016-05-03 15:31:12 +10005896
5897 if (connector->tile_group != tg) {
5898 /* if we haven't got a pointer,
5899 take the reference, drop ref to old tile group */
5900 if (connector->tile_group) {
5901 drm_mode_put_tile_group(connector->dev, connector->tile_group);
5902 }
5903 connector->tile_group = tg;
5904 } else
5905 /* if same tile group, then release the ref we just took. */
5906 drm_mode_put_tile_group(connector->dev, tg);
Dave Airlie5e546cd2016-05-03 15:31:12 +10005907}
5908
Ville Syrjälä7f261af2020-05-27 16:03:09 +03005909static void drm_displayid_parse_tiled(struct drm_connector *connector,
5910 const u8 *displayid, int length, int idx)
Dave Airlie40d9b042014-10-20 16:29:33 +10005911{
Ville Syrjälä092c3672020-03-13 18:20:54 +02005912 const struct displayid_block *block;
Dave Airlie40d9b042014-10-20 16:29:33 +10005913
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005914 idx += sizeof(struct displayid_hdr);
Andres Rodriguez80d42db2019-06-19 14:30:33 -04005915 for_each_displayid_db(displayid, block, idx, length) {
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005916 DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n",
5917 block->tag, block->rev, block->num_bytes);
Dave Airlie40d9b042014-10-20 16:29:33 +10005918
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005919 switch (block->tag) {
5920 case DATA_BLOCK_TILED_DISPLAY:
Ville Syrjälä7f261af2020-05-27 16:03:09 +03005921 drm_parse_tiled_block(connector, block);
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005922 break;
5923 default:
5924 DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag);
5925 break;
5926 }
Dave Airlie40d9b042014-10-20 16:29:33 +10005927 }
Dave Airlie40d9b042014-10-20 16:29:33 +10005928}
5929
Ville Syrjälä092c3672020-03-13 18:20:54 +02005930void drm_update_tile_info(struct drm_connector *connector,
5931 const struct edid *edid)
Dave Airlie40d9b042014-10-20 16:29:33 +10005932{
Ville Syrjälä092c3672020-03-13 18:20:54 +02005933 const void *displayid = NULL;
Ville Syrjälä8873cfa2020-05-27 16:03:08 +03005934 int ext_index = 0;
Ville Syrjälä23b03862020-03-13 18:20:49 +02005935 int length, idx;
Ville Syrjälä36881182020-03-13 18:20:48 +02005936
Dave Airlie40d9b042014-10-20 16:29:33 +10005937 connector->has_tile = false;
Ville Syrjälä7f261af2020-05-27 16:03:09 +03005938 for (;;) {
5939 displayid = drm_find_displayid_extension(edid, &length, &idx,
5940 &ext_index);
5941 if (!displayid)
5942 break;
5943
5944 drm_displayid_parse_tiled(connector, displayid, length, idx);
Dave Airlie40d9b042014-10-20 16:29:33 +10005945 }
5946
Ville Syrjälä7f261af2020-05-27 16:03:09 +03005947 if (!connector->has_tile && connector->tile_group) {
Dave Airlie40d9b042014-10-20 16:29:33 +10005948 drm_mode_put_tile_group(connector->dev, connector->tile_group);
5949 connector->tile_group = NULL;
5950 }
Dave Airlie40d9b042014-10-20 16:29:33 +10005951}