blob: a5808382bdf0333b2124a4ecf0d85c4346814000 [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
30#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Thierry Reding10a85122012-11-21 15:31:35 +010032#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080033#include <linux/i2c.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +010035#include <linux/vga_switcheroo.h>
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drmP.h>
37#include <drm/drm_edid.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020038#include <drm/drm_encoder.h>
Dave Airlie40d9b042014-10-20 16:29:33 +100039#include <drm/drm_displayid.h>
Shashank Sharma62c58af2017-03-13 16:54:02 +053040#include <drm/drm_scdc_helper.h>
Dave Airlief453ba02008-11-07 14:05:41 -080041
Takashi Iwai969218f2017-01-17 17:43:29 +010042#include "drm_crtc_internal.h"
43
Adam Jackson13931572010-08-03 14:38:19 -040044#define version_greater(edid, maj, min) \
45 (((edid)->version > (maj)) || \
46 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080047
Adam Jacksond1ff6402010-03-29 21:43:26 +000048#define EDID_EST_TIMINGS 16
49#define EDID_STD_TIMINGS 8
50#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080051
52/*
53 * EDID blocks out in the wild have a variety of bugs, try to collect
54 * them here (note that userspace may work around broken monitors first,
55 * but fixes should make their way here so that the kernel "just works"
56 * on as many displays as possible).
57 */
58
59/* First detailed mode wrong, use largest 60Hz mode */
60#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
61/* Reported 135MHz pixel clock is too high, needs adjustment */
62#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
63/* Prefer the largest mode at 75 Hz */
64#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
65/* Detail timing is in cm not mm */
66#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
67/* Detailed timing descriptors have bogus size values, so just take the
68 * maximum size and use that.
69 */
70#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
71/* Monitor forgot to set the first detailed is preferred bit. */
72#define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
73/* use +hsync +vsync for detailed mode */
74#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040075/* Force reduced-blanking timings for detailed modes */
76#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010077/* Force 8bpc */
78#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Mario Kleinerbc5b9642014-05-23 21:40:55 +020079/* Force 12bpc */
80#define EDID_QUIRK_FORCE_12BPC (1 << 9)
Mario Kleinere10aec62016-07-06 12:05:44 +020081/* Force 6bpc */
82#define EDID_QUIRK_FORCE_6BPC (1 << 10)
Mario Kleinere345da82017-04-21 17:05:08 +020083/* Force 10bpc */
84#define EDID_QUIRK_FORCE_10BPC (1 << 11)
Dave Airlie66660d42017-10-16 05:08:09 +010085/* Non desktop display (i.e. HMD) */
86#define EDID_QUIRK_NON_DESKTOP (1 << 12)
Alex Deucher3c537882010-02-05 04:21:19 -050087
Adam Jackson13931572010-08-03 14:38:19 -040088struct detailed_mode_closure {
89 struct drm_connector *connector;
90 struct edid *edid;
91 bool preferred;
92 u32 quirks;
93 int modes;
94};
Dave Airlief453ba02008-11-07 14:05:41 -080095
Zhao Yakui5c612592009-06-22 13:17:10 +080096#define LEVEL_DMT 0
97#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000098#define LEVEL_GTF2 2
99#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +0800100
Jani Nikula23c4cfb2016-12-28 13:06:26 +0200101static const struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -0500102 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -0800103 int product_id;
104 u32 quirks;
105} edid_quirk_list[] = {
106 /* Acer AL1706 */
107 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
108 /* Acer F51 */
109 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
110 /* Unknown Acer */
111 { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
112
Mario Kleinere10aec62016-07-06 12:05:44 +0200113 /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
114 { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
115
Kai-Heng Feng06998a752018-02-18 16:53:59 +0800116 /* CPT panel of Asus UX303LA reports 8 bpc, but is a 6 bpc panel */
117 { "CPT", 0x17df, EDID_QUIRK_FORCE_6BPC },
118
Dave Airlief453ba02008-11-07 14:05:41 -0800119 /* Belinea 10 15 55 */
120 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
121 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
122
123 /* Envision Peripherals, Inc. EN-7100e */
124 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000125 /* Envision EN2028 */
126 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800127
128 /* Funai Electronics PM36B */
129 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
130 EDID_QUIRK_DETAILED_IN_CM },
131
Mario Kleinere345da82017-04-21 17:05:08 +0200132 /* LGD panel of HP zBook 17 G2, eDP 10 bpc, but reports unknown bpc */
133 { "LGD", 764, EDID_QUIRK_FORCE_10BPC },
134
Dave Airlief453ba02008-11-07 14:05:41 -0800135 /* LG Philips LCD LP154W01-A5 */
136 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
137 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
138
139 /* Philips 107p5 CRT */
140 { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
141
142 /* Proview AY765C */
143 { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
144
145 /* Samsung SyncMaster 205BW. Note: irony */
146 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
147 /* Samsung SyncMaster 22[5-6]BW */
148 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
149 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400150
Mario Kleinerbc5b9642014-05-23 21:40:55 +0200151 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
152 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
153
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400154 /* ViewSonic VA2026w */
155 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400156
157 /* Medion MD 30217 PG */
158 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100159
160 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
161 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Tomeu Vizoso36fc5792017-02-20 16:25:45 +0100162
163 /* Rotel RSX-1058 forwards sink's EDID but only does HDMI 1.1*/
164 { "ETR", 13896, EDID_QUIRK_FORCE_8BPC },
Dave Airlieacb1d8e2017-10-16 05:26:19 +0100165
166 /* HTC Vive VR Headset */
167 { "HVR", 0xaa01, EDID_QUIRK_NON_DESKTOP },
Philipp Zabelb3b12ea2018-02-19 18:59:36 +0100168
169 /* Oculus Rift DK1, DK2, and CV1 VR Headsets */
170 { "OVR", 0x0001, EDID_QUIRK_NON_DESKTOP },
171 { "OVR", 0x0003, EDID_QUIRK_NON_DESKTOP },
172 { "OVR", 0x0004, EDID_QUIRK_NON_DESKTOP },
Philipp Zabel90eda8f2018-02-19 18:59:37 +0100173
174 /* Windows Mixed Reality Headsets */
175 { "ACR", 0x7fce, EDID_QUIRK_NON_DESKTOP },
176 { "HPN", 0x3515, EDID_QUIRK_NON_DESKTOP },
177 { "LEN", 0x0408, EDID_QUIRK_NON_DESKTOP },
178 { "LEN", 0xb800, EDID_QUIRK_NON_DESKTOP },
179 { "FUJ", 0x1970, EDID_QUIRK_NON_DESKTOP },
180 { "DEL", 0x7fce, EDID_QUIRK_NON_DESKTOP },
181 { "SEC", 0x144a, EDID_QUIRK_NON_DESKTOP },
182 { "AUS", 0xc102, EDID_QUIRK_NON_DESKTOP },
Philipp Zabelccffc9e2018-02-19 18:59:38 +0100183
184 /* Sony PlayStation VR Headset */
185 { "SNY", 0x0704, EDID_QUIRK_NON_DESKTOP },
Dave Airlief453ba02008-11-07 14:05:41 -0800186};
187
Thierry Redinga6b21832012-11-23 15:01:42 +0100188/*
189 * Autogenerated from the DMT spec.
190 * This table is copied from xfree86/modes/xf86EdidModes.c.
191 */
192static const struct drm_display_mode drm_dmt_modes[] = {
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300193 /* 0x01 - 640x350@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100194 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
195 736, 832, 0, 350, 382, 385, 445, 0,
196 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300197 /* 0x02 - 640x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100198 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
199 736, 832, 0, 400, 401, 404, 445, 0,
200 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300201 /* 0x03 - 720x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100202 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
203 828, 936, 0, 400, 401, 404, 446, 0,
204 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300205 /* 0x04 - 640x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100206 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300207 752, 800, 0, 480, 490, 492, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100208 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300209 /* 0x05 - 640x480@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100210 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
211 704, 832, 0, 480, 489, 492, 520, 0,
212 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300213 /* 0x06 - 640x480@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100214 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
215 720, 840, 0, 480, 481, 484, 500, 0,
216 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300217 /* 0x07 - 640x480@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100218 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
219 752, 832, 0, 480, 481, 484, 509, 0,
220 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300221 /* 0x08 - 800x600@56Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100222 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
223 896, 1024, 0, 600, 601, 603, 625, 0,
224 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300225 /* 0x09 - 800x600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100226 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
227 968, 1056, 0, 600, 601, 605, 628, 0,
228 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300229 /* 0x0a - 800x600@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100230 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
231 976, 1040, 0, 600, 637, 643, 666, 0,
232 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300233 /* 0x0b - 800x600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100234 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
235 896, 1056, 0, 600, 601, 604, 625, 0,
236 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300237 /* 0x0c - 800x600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100238 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
239 896, 1048, 0, 600, 601, 604, 631, 0,
240 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300241 /* 0x0d - 800x600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100242 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
243 880, 960, 0, 600, 603, 607, 636, 0,
244 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300245 /* 0x0e - 848x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100246 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
247 976, 1088, 0, 480, 486, 494, 517, 0,
248 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300249 /* 0x0f - 1024x768@43Hz, interlace */
Thierry Redinga6b21832012-11-23 15:01:42 +0100250 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
Paul Parsons735b1002016-04-04 20:36:34 +0100251 1208, 1264, 0, 768, 768, 776, 817, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100252 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300253 DRM_MODE_FLAG_INTERLACE) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300254 /* 0x10 - 1024x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100255 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
256 1184, 1344, 0, 768, 771, 777, 806, 0,
257 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300258 /* 0x11 - 1024x768@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100259 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
260 1184, 1328, 0, 768, 771, 777, 806, 0,
261 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300262 /* 0x12 - 1024x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100263 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
264 1136, 1312, 0, 768, 769, 772, 800, 0,
265 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300266 /* 0x13 - 1024x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100267 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
268 1168, 1376, 0, 768, 769, 772, 808, 0,
269 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300270 /* 0x14 - 1024x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100271 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
272 1104, 1184, 0, 768, 771, 775, 813, 0,
273 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300274 /* 0x15 - 1152x864@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100275 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
276 1344, 1600, 0, 864, 865, 868, 900, 0,
277 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300278 /* 0x55 - 1280x720@60Hz */
279 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
280 1430, 1650, 0, 720, 725, 730, 750, 0,
281 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300282 /* 0x16 - 1280x768@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100283 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
284 1360, 1440, 0, 768, 771, 778, 790, 0,
285 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300286 /* 0x17 - 1280x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100287 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
288 1472, 1664, 0, 768, 771, 778, 798, 0,
289 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300290 /* 0x18 - 1280x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100291 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
292 1488, 1696, 0, 768, 771, 778, 805, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300293 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300294 /* 0x19 - 1280x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100295 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
296 1496, 1712, 0, 768, 771, 778, 809, 0,
297 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300298 /* 0x1a - 1280x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100299 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
300 1360, 1440, 0, 768, 771, 778, 813, 0,
301 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300302 /* 0x1b - 1280x800@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100303 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
304 1360, 1440, 0, 800, 803, 809, 823, 0,
305 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300306 /* 0x1c - 1280x800@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100307 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
308 1480, 1680, 0, 800, 803, 809, 831, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300309 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300310 /* 0x1d - 1280x800@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100311 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
312 1488, 1696, 0, 800, 803, 809, 838, 0,
313 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300314 /* 0x1e - 1280x800@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100315 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
316 1496, 1712, 0, 800, 803, 809, 843, 0,
317 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300318 /* 0x1f - 1280x800@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100319 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
320 1360, 1440, 0, 800, 803, 809, 847, 0,
321 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300322 /* 0x20 - 1280x960@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100323 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
324 1488, 1800, 0, 960, 961, 964, 1000, 0,
325 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300326 /* 0x21 - 1280x960@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100327 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
328 1504, 1728, 0, 960, 961, 964, 1011, 0,
329 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300330 /* 0x22 - 1280x960@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100331 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
332 1360, 1440, 0, 960, 963, 967, 1017, 0,
333 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300334 /* 0x23 - 1280x1024@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100335 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
336 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
337 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300338 /* 0x24 - 1280x1024@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100339 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
340 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
341 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300342 /* 0x25 - 1280x1024@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100343 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
344 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
345 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300346 /* 0x26 - 1280x1024@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100347 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
348 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
349 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300350 /* 0x27 - 1360x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100351 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
352 1536, 1792, 0, 768, 771, 777, 795, 0,
353 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300354 /* 0x28 - 1360x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100355 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
356 1440, 1520, 0, 768, 771, 776, 813, 0,
357 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300358 /* 0x51 - 1366x768@60Hz */
359 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
360 1579, 1792, 0, 768, 771, 774, 798, 0,
361 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
362 /* 0x56 - 1366x768@60Hz */
363 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
364 1436, 1500, 0, 768, 769, 772, 800, 0,
365 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300366 /* 0x29 - 1400x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100367 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
368 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
369 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300370 /* 0x2a - 1400x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100371 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
372 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
373 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300374 /* 0x2b - 1400x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100375 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
376 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
377 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300378 /* 0x2c - 1400x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100379 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
380 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
381 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300382 /* 0x2d - 1400x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100383 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
384 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
385 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300386 /* 0x2e - 1440x900@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100387 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
388 1520, 1600, 0, 900, 903, 909, 926, 0,
389 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300390 /* 0x2f - 1440x900@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100391 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
392 1672, 1904, 0, 900, 903, 909, 934, 0,
393 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300394 /* 0x30 - 1440x900@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100395 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
396 1688, 1936, 0, 900, 903, 909, 942, 0,
397 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300398 /* 0x31 - 1440x900@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100399 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
400 1696, 1952, 0, 900, 903, 909, 948, 0,
401 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300402 /* 0x32 - 1440x900@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100403 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
404 1520, 1600, 0, 900, 903, 909, 953, 0,
405 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300406 /* 0x53 - 1600x900@60Hz */
407 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
408 1704, 1800, 0, 900, 901, 904, 1000, 0,
409 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300410 /* 0x33 - 1600x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100411 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
412 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
413 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300414 /* 0x34 - 1600x1200@65Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100415 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
416 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
417 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300418 /* 0x35 - 1600x1200@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100419 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
420 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
421 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300422 /* 0x36 - 1600x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100423 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
424 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
425 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300426 /* 0x37 - 1600x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100427 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
428 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
429 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300430 /* 0x38 - 1600x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100431 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
432 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
433 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300434 /* 0x39 - 1680x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100435 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
436 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
437 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300438 /* 0x3a - 1680x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100439 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
440 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
441 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300442 /* 0x3b - 1680x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100443 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
444 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
445 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300446 /* 0x3c - 1680x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100447 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
448 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
449 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300450 /* 0x3d - 1680x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100451 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
452 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
453 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300454 /* 0x3e - 1792x1344@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100455 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
456 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
457 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300458 /* 0x3f - 1792x1344@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100459 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
460 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
461 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300462 /* 0x40 - 1792x1344@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100463 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
464 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
465 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300466 /* 0x41 - 1856x1392@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100467 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
468 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
469 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300470 /* 0x42 - 1856x1392@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100471 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300472 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100473 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300474 /* 0x43 - 1856x1392@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100475 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
476 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
477 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300478 /* 0x52 - 1920x1080@60Hz */
479 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
480 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
481 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300482 /* 0x44 - 1920x1200@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100483 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
484 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
485 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300486 /* 0x45 - 1920x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100487 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
488 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
489 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300490 /* 0x46 - 1920x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100491 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
492 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
493 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300494 /* 0x47 - 1920x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100495 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
496 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
497 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300498 /* 0x48 - 1920x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100499 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
500 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
501 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300502 /* 0x49 - 1920x1440@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100503 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
504 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
505 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300506 /* 0x4a - 1920x1440@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100507 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
508 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
509 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300510 /* 0x4b - 1920x1440@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100511 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
512 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
513 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300514 /* 0x54 - 2048x1152@60Hz */
515 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
516 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
517 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300518 /* 0x4c - 2560x1600@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100519 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
520 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
521 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300522 /* 0x4d - 2560x1600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100523 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
524 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
525 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300526 /* 0x4e - 2560x1600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100527 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
528 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
529 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300530 /* 0x4f - 2560x1600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100531 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
532 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
533 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300534 /* 0x50 - 2560x1600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100535 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
536 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
537 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300538 /* 0x57 - 4096x2160@60Hz RB */
539 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
540 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
541 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
542 /* 0x58 - 4096x2160@59.94Hz RB */
543 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
544 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
545 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Thierry Redinga6b21832012-11-23 15:01:42 +0100546};
547
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300548/*
549 * These more or less come from the DMT spec. The 720x400 modes are
550 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
551 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
552 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
553 * mode.
554 *
555 * The DMT modes have been fact-checked; the rest are mild guesses.
556 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100557static const struct drm_display_mode edid_est_modes[] = {
558 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
559 968, 1056, 0, 600, 601, 605, 628, 0,
560 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
561 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
562 896, 1024, 0, 600, 601, 603, 625, 0,
563 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
564 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
565 720, 840, 0, 480, 481, 484, 500, 0,
566 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
567 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
Paul Parsons87707cf2016-04-02 11:08:06 +0100568 704, 832, 0, 480, 489, 492, 520, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100569 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
570 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
571 768, 864, 0, 480, 483, 486, 525, 0,
572 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100573 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Thierry Redinga6b21832012-11-23 15:01:42 +0100574 752, 800, 0, 480, 490, 492, 525, 0,
575 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
576 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
577 846, 900, 0, 400, 421, 423, 449, 0,
578 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
579 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
580 846, 900, 0, 400, 412, 414, 449, 0,
581 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
582 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
583 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
584 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100585 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
Thierry Redinga6b21832012-11-23 15:01:42 +0100586 1136, 1312, 0, 768, 769, 772, 800, 0,
587 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
588 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
589 1184, 1328, 0, 768, 771, 777, 806, 0,
590 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
591 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
592 1184, 1344, 0, 768, 771, 777, 806, 0,
593 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
594 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
595 1208, 1264, 0, 768, 768, 776, 817, 0,
596 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
597 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
598 928, 1152, 0, 624, 625, 628, 667, 0,
599 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
600 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
601 896, 1056, 0, 600, 601, 604, 625, 0,
602 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
603 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
604 976, 1040, 0, 600, 637, 643, 666, 0,
605 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
606 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
607 1344, 1600, 0, 864, 865, 868, 900, 0,
608 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
609};
610
611struct minimode {
612 short w;
613 short h;
614 short r;
615 short rb;
616};
617
618static const struct minimode est3_modes[] = {
619 /* byte 6 */
620 { 640, 350, 85, 0 },
621 { 640, 400, 85, 0 },
622 { 720, 400, 85, 0 },
623 { 640, 480, 85, 0 },
624 { 848, 480, 60, 0 },
625 { 800, 600, 85, 0 },
626 { 1024, 768, 85, 0 },
627 { 1152, 864, 75, 0 },
628 /* byte 7 */
629 { 1280, 768, 60, 1 },
630 { 1280, 768, 60, 0 },
631 { 1280, 768, 75, 0 },
632 { 1280, 768, 85, 0 },
633 { 1280, 960, 60, 0 },
634 { 1280, 960, 85, 0 },
635 { 1280, 1024, 60, 0 },
636 { 1280, 1024, 85, 0 },
637 /* byte 8 */
638 { 1360, 768, 60, 0 },
639 { 1440, 900, 60, 1 },
640 { 1440, 900, 60, 0 },
641 { 1440, 900, 75, 0 },
642 { 1440, 900, 85, 0 },
643 { 1400, 1050, 60, 1 },
644 { 1400, 1050, 60, 0 },
645 { 1400, 1050, 75, 0 },
646 /* byte 9 */
647 { 1400, 1050, 85, 0 },
648 { 1680, 1050, 60, 1 },
649 { 1680, 1050, 60, 0 },
650 { 1680, 1050, 75, 0 },
651 { 1680, 1050, 85, 0 },
652 { 1600, 1200, 60, 0 },
653 { 1600, 1200, 65, 0 },
654 { 1600, 1200, 70, 0 },
655 /* byte 10 */
656 { 1600, 1200, 75, 0 },
657 { 1600, 1200, 85, 0 },
658 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300659 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100660 { 1856, 1392, 60, 0 },
661 { 1856, 1392, 75, 0 },
662 { 1920, 1200, 60, 1 },
663 { 1920, 1200, 60, 0 },
664 /* byte 11 */
665 { 1920, 1200, 75, 0 },
666 { 1920, 1200, 85, 0 },
667 { 1920, 1440, 60, 0 },
668 { 1920, 1440, 75, 0 },
669};
670
671static const struct minimode extra_modes[] = {
672 { 1024, 576, 60, 0 },
673 { 1366, 768, 60, 0 },
674 { 1600, 900, 60, 0 },
675 { 1680, 945, 60, 0 },
676 { 1920, 1080, 60, 0 },
677 { 2048, 1152, 60, 0 },
678 { 2048, 1536, 60, 0 },
679};
680
681/*
682 * Probably taken from CEA-861 spec.
683 * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
Jani Nikulad9278b42016-01-08 13:21:51 +0200684 *
685 * Index using the VIC.
Thierry Redinga6b21832012-11-23 15:01:42 +0100686 */
687static const struct drm_display_mode edid_cea_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +0200688 /* 0 - dummy, VICs start at 1 */
689 { },
Thierry Redinga6b21832012-11-23 15:01:42 +0100690 /* 1 - 640x480@60Hz */
691 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
692 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300693 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530694 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100695 /* 2 - 720x480@60Hz */
696 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
697 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300698 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530699 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100700 /* 3 - 720x480@60Hz */
701 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
702 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300703 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530704 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100705 /* 4 - 1280x720@60Hz */
706 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
707 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300708 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530709 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100710 /* 5 - 1920x1080i@60Hz */
711 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
712 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
713 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300714 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530715 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700716 /* 6 - 720(1440)x480i@60Hz */
717 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
718 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100719 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300720 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530721 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700722 /* 7 - 720(1440)x480i@60Hz */
723 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
724 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100725 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300726 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530727 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700728 /* 8 - 720(1440)x240@60Hz */
729 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
730 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100731 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300732 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530733 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700734 /* 9 - 720(1440)x240@60Hz */
735 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
736 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100737 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300738 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530739 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100740 /* 10 - 2880x480i@60Hz */
741 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
742 3204, 3432, 0, 480, 488, 494, 525, 0,
743 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300744 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530745 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100746 /* 11 - 2880x480i@60Hz */
747 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
748 3204, 3432, 0, 480, 488, 494, 525, 0,
749 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300750 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530751 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100752 /* 12 - 2880x240@60Hz */
753 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
754 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300755 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530756 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100757 /* 13 - 2880x240@60Hz */
758 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
759 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300760 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530761 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100762 /* 14 - 1440x480@60Hz */
763 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
764 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300765 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530766 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100767 /* 15 - 1440x480@60Hz */
768 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
769 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300770 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530771 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100772 /* 16 - 1920x1080@60Hz */
773 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
774 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300775 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530776 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100777 /* 17 - 720x576@50Hz */
778 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
779 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300780 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530781 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100782 /* 18 - 720x576@50Hz */
783 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
784 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300785 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530786 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100787 /* 19 - 1280x720@50Hz */
788 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
789 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300790 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530791 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100792 /* 20 - 1920x1080i@50Hz */
793 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
794 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
795 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300796 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530797 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700798 /* 21 - 720(1440)x576i@50Hz */
799 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
800 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100801 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300802 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530803 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700804 /* 22 - 720(1440)x576i@50Hz */
805 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
806 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100807 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300808 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530809 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700810 /* 23 - 720(1440)x288@50Hz */
811 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
812 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100813 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300814 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530815 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700816 /* 24 - 720(1440)x288@50Hz */
817 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
818 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100819 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300820 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530821 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100822 /* 25 - 2880x576i@50Hz */
823 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
824 3180, 3456, 0, 576, 580, 586, 625, 0,
825 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300826 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530827 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100828 /* 26 - 2880x576i@50Hz */
829 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
830 3180, 3456, 0, 576, 580, 586, 625, 0,
831 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300832 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530833 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100834 /* 27 - 2880x288@50Hz */
835 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
836 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300837 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530838 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100839 /* 28 - 2880x288@50Hz */
840 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
841 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300842 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530843 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100844 /* 29 - 1440x576@50Hz */
845 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
846 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300847 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530848 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100849 /* 30 - 1440x576@50Hz */
850 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
851 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300852 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530853 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100854 /* 31 - 1920x1080@50Hz */
855 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
856 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300857 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530858 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100859 /* 32 - 1920x1080@24Hz */
860 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
861 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300862 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530863 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100864 /* 33 - 1920x1080@25Hz */
865 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
866 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300867 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530868 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100869 /* 34 - 1920x1080@30Hz */
870 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
871 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300872 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530873 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100874 /* 35 - 2880x480@60Hz */
875 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
876 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300877 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530878 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100879 /* 36 - 2880x480@60Hz */
880 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
881 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300882 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530883 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100884 /* 37 - 2880x576@50Hz */
885 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
886 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300887 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530888 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100889 /* 38 - 2880x576@50Hz */
890 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
891 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300892 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530893 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100894 /* 39 - 1920x1080i@50Hz */
895 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
896 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
897 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300898 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530899 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100900 /* 40 - 1920x1080i@100Hz */
901 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
902 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
903 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300904 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530905 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100906 /* 41 - 1280x720@100Hz */
907 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
908 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300909 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530910 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100911 /* 42 - 720x576@100Hz */
912 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
913 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300914 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530915 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100916 /* 43 - 720x576@100Hz */
917 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
918 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300919 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530920 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700921 /* 44 - 720(1440)x576i@100Hz */
922 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
923 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100924 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700925 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530926 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700927 /* 45 - 720(1440)x576i@100Hz */
928 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
929 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100930 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700931 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530932 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100933 /* 46 - 1920x1080i@120Hz */
934 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
935 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
936 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300937 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530938 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100939 /* 47 - 1280x720@120Hz */
940 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
941 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300942 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530943 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100944 /* 48 - 720x480@120Hz */
945 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
946 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300947 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530948 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100949 /* 49 - 720x480@120Hz */
950 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
951 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300952 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530953 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700954 /* 50 - 720(1440)x480i@120Hz */
955 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
956 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100957 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300958 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530959 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700960 /* 51 - 720(1440)x480i@120Hz */
961 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
962 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100963 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300964 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530965 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100966 /* 52 - 720x576@200Hz */
967 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
968 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300969 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530970 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100971 /* 53 - 720x576@200Hz */
972 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
973 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300974 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530975 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700976 /* 54 - 720(1440)x576i@200Hz */
977 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
978 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100979 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300980 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530981 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700982 /* 55 - 720(1440)x576i@200Hz */
983 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
984 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100985 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300986 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530987 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100988 /* 56 - 720x480@240Hz */
989 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
990 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300991 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530992 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100993 /* 57 - 720x480@240Hz */
994 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
995 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300996 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530997 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläe5878032016-11-03 14:53:28 +0200998 /* 58 - 720(1440)x480i@240Hz */
Clint Taylorfb01d282014-09-02 17:03:35 -0700999 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1000 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001001 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001002 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301003 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjäläe5878032016-11-03 14:53:28 +02001004 /* 59 - 720(1440)x480i@240Hz */
Clint Taylorfb01d282014-09-02 17:03:35 -07001005 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1006 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001007 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001008 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301009 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001010 /* 60 - 1280x720@24Hz */
1011 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1012 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001013 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301014 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001015 /* 61 - 1280x720@25Hz */
1016 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1017 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001018 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301019 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001020 /* 62 - 1280x720@30Hz */
1021 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1022 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001023 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301024 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001025 /* 63 - 1920x1080@120Hz */
1026 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1027 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001028 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301029 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001030 /* 64 - 1920x1080@100Hz */
1031 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
Clint Taylor8f0e4902016-08-15 10:31:28 -07001032 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001033 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301034 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301035 /* 65 - 1280x720@24Hz */
1036 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1037 3080, 3300, 0, 720, 725, 730, 750, 0,
1038 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1039 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1040 /* 66 - 1280x720@25Hz */
1041 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1042 3740, 3960, 0, 720, 725, 730, 750, 0,
1043 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1044 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1045 /* 67 - 1280x720@30Hz */
1046 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1047 3080, 3300, 0, 720, 725, 730, 750, 0,
1048 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1049 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1050 /* 68 - 1280x720@50Hz */
1051 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
1052 1760, 1980, 0, 720, 725, 730, 750, 0,
1053 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1054 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1055 /* 69 - 1280x720@60Hz */
1056 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
1057 1430, 1650, 0, 720, 725, 730, 750, 0,
1058 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1059 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1060 /* 70 - 1280x720@100Hz */
1061 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
1062 1760, 1980, 0, 720, 725, 730, 750, 0,
1063 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1064 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1065 /* 71 - 1280x720@120Hz */
1066 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
1067 1430, 1650, 0, 720, 725, 730, 750, 0,
1068 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1069 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1070 /* 72 - 1920x1080@24Hz */
1071 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
1072 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1073 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1074 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1075 /* 73 - 1920x1080@25Hz */
1076 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
1077 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1078 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1079 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1080 /* 74 - 1920x1080@30Hz */
1081 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
1082 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1083 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1084 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1085 /* 75 - 1920x1080@50Hz */
1086 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
1087 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1088 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1089 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1090 /* 76 - 1920x1080@60Hz */
1091 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
1092 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1093 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1094 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1095 /* 77 - 1920x1080@100Hz */
1096 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
1097 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1098 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1099 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1100 /* 78 - 1920x1080@120Hz */
1101 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1102 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1103 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1104 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1105 /* 79 - 1680x720@24Hz */
1106 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 3040,
1107 3080, 3300, 0, 720, 725, 730, 750, 0,
1108 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1109 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1110 /* 80 - 1680x720@25Hz */
1111 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2908,
1112 2948, 3168, 0, 720, 725, 730, 750, 0,
1113 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1114 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1115 /* 81 - 1680x720@30Hz */
1116 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2380,
1117 2420, 2640, 0, 720, 725, 730, 750, 0,
1118 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1119 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1120 /* 82 - 1680x720@50Hz */
1121 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 82500, 1680, 1940,
1122 1980, 2200, 0, 720, 725, 730, 750, 0,
1123 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1124 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1125 /* 83 - 1680x720@60Hz */
1126 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 1940,
1127 1980, 2200, 0, 720, 725, 730, 750, 0,
1128 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1129 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1130 /* 84 - 1680x720@100Hz */
1131 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 165000, 1680, 1740,
1132 1780, 2000, 0, 720, 725, 730, 825, 0,
1133 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1134 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1135 /* 85 - 1680x720@120Hz */
1136 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 198000, 1680, 1740,
1137 1780, 2000, 0, 720, 725, 730, 825, 0,
1138 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1139 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1140 /* 86 - 2560x1080@24Hz */
1141 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 99000, 2560, 3558,
1142 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1143 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1144 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1145 /* 87 - 2560x1080@25Hz */
1146 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 90000, 2560, 3008,
1147 3052, 3200, 0, 1080, 1084, 1089, 1125, 0,
1148 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1149 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1150 /* 88 - 2560x1080@30Hz */
1151 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 118800, 2560, 3328,
1152 3372, 3520, 0, 1080, 1084, 1089, 1125, 0,
1153 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1154 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1155 /* 89 - 2560x1080@50Hz */
1156 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 185625, 2560, 3108,
1157 3152, 3300, 0, 1080, 1084, 1089, 1125, 0,
1158 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1159 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1160 /* 90 - 2560x1080@60Hz */
1161 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 2808,
1162 2852, 3000, 0, 1080, 1084, 1089, 1100, 0,
1163 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1164 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1165 /* 91 - 2560x1080@100Hz */
1166 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 371250, 2560, 2778,
1167 2822, 2970, 0, 1080, 1084, 1089, 1250, 0,
1168 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1169 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1170 /* 92 - 2560x1080@120Hz */
1171 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 495000, 2560, 3108,
1172 3152, 3300, 0, 1080, 1084, 1089, 1250, 0,
1173 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1174 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1175 /* 93 - 3840x2160p@24Hz 16:9 */
1176 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1177 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1178 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1179 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1180 /* 94 - 3840x2160p@25Hz 16:9 */
1181 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1182 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1183 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1184 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1185 /* 95 - 3840x2160p@30Hz 16:9 */
1186 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1187 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1188 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1189 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1190 /* 96 - 3840x2160p@50Hz 16:9 */
1191 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1192 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1193 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1194 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1195 /* 97 - 3840x2160p@60Hz 16:9 */
1196 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1197 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1198 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1199 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1200 /* 98 - 4096x2160p@24Hz 256:135 */
1201 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5116,
1202 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1203 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1204 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1205 /* 99 - 4096x2160p@25Hz 256:135 */
1206 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5064,
1207 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1208 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1209 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1210 /* 100 - 4096x2160p@30Hz 256:135 */
1211 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 4184,
1212 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1213 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1214 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1215 /* 101 - 4096x2160p@50Hz 256:135 */
1216 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5064,
1217 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1218 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1219 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1220 /* 102 - 4096x2160p@60Hz 256:135 */
1221 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 4184,
1222 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1223 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1224 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1225 /* 103 - 3840x2160p@24Hz 64:27 */
1226 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1227 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1228 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1229 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1230 /* 104 - 3840x2160p@25Hz 64:27 */
1231 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1232 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1233 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1234 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1235 /* 105 - 3840x2160p@30Hz 64:27 */
1236 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1237 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1238 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1239 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1240 /* 106 - 3840x2160p@50Hz 64:27 */
1241 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1242 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1243 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1244 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1245 /* 107 - 3840x2160p@60Hz 64:27 */
1246 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1247 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1248 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1249 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001250};
1251
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001252/*
Jani Nikulad9278b42016-01-08 13:21:51 +02001253 * HDMI 1.4 4k modes. Index using the VIC.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001254 */
1255static const struct drm_display_mode edid_4k_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +02001256 /* 0 - dummy, VICs start at 1 */
1257 { },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001258 /* 1 - 3840x2160@30Hz */
1259 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1260 3840, 4016, 4104, 4400, 0,
1261 2160, 2168, 2178, 2250, 0,
1262 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1263 .vrefresh = 30, },
1264 /* 2 - 3840x2160@25Hz */
1265 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1266 3840, 4896, 4984, 5280, 0,
1267 2160, 2168, 2178, 2250, 0,
1268 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1269 .vrefresh = 25, },
1270 /* 3 - 3840x2160@24Hz */
1271 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1272 3840, 5116, 5204, 5500, 0,
1273 2160, 2168, 2178, 2250, 0,
1274 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1275 .vrefresh = 24, },
1276 /* 4 - 4096x2160@24Hz (SMPTE) */
1277 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1278 4096, 5116, 5204, 5500, 0,
1279 2160, 2168, 2178, 2250, 0,
1280 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1281 .vrefresh = 24, },
1282};
1283
Adam Jackson61e57a82010-03-29 21:43:18 +00001284/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -08001285
Adam Jackson083ae052009-09-23 17:30:45 -04001286static const u8 edid_header[] = {
1287 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1288};
Dave Airlief453ba02008-11-07 14:05:41 -08001289
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001290/**
1291 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1292 * @raw_edid: pointer to raw base EDID block
1293 *
1294 * Sanity check the header of the base EDID block.
1295 *
1296 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
Thomas Reim051963d2011-07-29 14:28:57 +00001297 */
1298int drm_edid_header_is_valid(const u8 *raw_edid)
1299{
1300 int i, score = 0;
1301
1302 for (i = 0; i < sizeof(edid_header); i++)
1303 if (raw_edid[i] == edid_header[i])
1304 score++;
1305
1306 return score;
1307}
1308EXPORT_SYMBOL(drm_edid_header_is_valid);
1309
Adam Jackson47819ba2012-05-30 16:42:39 -04001310static int edid_fixup __read_mostly = 6;
1311module_param_named(edid_fixup, edid_fixup, int, 0400);
1312MODULE_PARM_DESC(edid_fixup,
1313 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001314
Dave Airlie40d9b042014-10-20 16:29:33 +10001315static void drm_get_displayid(struct drm_connector *connector,
1316 struct edid *edid);
Dave Airlieda9df2f2014-12-11 10:12:57 +10001317
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001318static int drm_edid_block_checksum(const u8 *raw_edid)
1319{
1320 int i;
1321 u8 csum = 0;
1322 for (i = 0; i < EDID_LENGTH; i++)
1323 csum += raw_edid[i];
1324
1325 return csum;
1326}
1327
Stefan Brünsd6885d62014-11-30 19:57:41 +01001328static bool drm_edid_is_zero(const u8 *in_edid, int length)
1329{
1330 if (memchr_inv(in_edid, 0, length))
1331 return false;
1332
1333 return true;
1334}
1335
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001336/**
1337 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1338 * @raw_edid: pointer to raw EDID block
1339 * @block: type of block to validate (0 for base, extension otherwise)
1340 * @print_bad_edid: if true, dump bad EDID blocks to the console
Todd Previte6ba2bd32015-04-21 11:09:41 -07001341 * @edid_corrupt: if true, the header or checksum is invalid
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001342 *
1343 * Validate a base or extension EDID block and optionally dump bad blocks to
1344 * the console.
1345 *
1346 * Return: True if the block is valid, false otherwise.
Dave Airlief453ba02008-11-07 14:05:41 -08001347 */
Todd Previte6ba2bd32015-04-21 11:09:41 -07001348bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1349 bool *edid_corrupt)
Dave Airlief453ba02008-11-07 14:05:41 -08001350{
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001351 u8 csum;
Adam Jackson61e57a82010-03-29 21:43:18 +00001352 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001353
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001354 if (WARN_ON(!raw_edid))
1355 return false;
1356
Adam Jackson47819ba2012-05-30 16:42:39 -04001357 if (edid_fixup > 8 || edid_fixup < 0)
1358 edid_fixup = 6;
1359
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001360 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001361 int score = drm_edid_header_is_valid(raw_edid);
Todd Previte6ba2bd32015-04-21 11:09:41 -07001362 if (score == 8) {
1363 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001364 *edid_corrupt = false;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001365 } else if (score >= edid_fixup) {
1366 /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1367 * The corrupt flag needs to be set here otherwise, the
1368 * fix-up code here will correct the problem, the
1369 * checksum is correct and the test fails
1370 */
1371 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001372 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001373 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1374 memcpy(raw_edid, edid_header, sizeof(edid_header));
1375 } else {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001376 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001377 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001378 goto bad;
1379 }
1380 }
Dave Airlief453ba02008-11-07 14:05:41 -08001381
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001382 csum = drm_edid_block_checksum(raw_edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001383 if (csum) {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001384 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001385 *edid_corrupt = true;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001386
Adam Jackson4a638b42010-05-25 16:33:09 -04001387 /* allow CEA to slide through, switches mangle this */
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001388 if (raw_edid[0] == CEA_EXT) {
1389 DRM_DEBUG("EDID checksum is invalid, remainder is %d\n", csum);
1390 DRM_DEBUG("Assuming a KVM switch modified the CEA block but left the original checksum\n");
1391 } else {
1392 if (print_bad_edid)
Chris Wilson813a7872017-02-10 19:59:13 +00001393 DRM_NOTE("EDID checksum is invalid, remainder is %d\n", csum);
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001394
Adam Jackson4a638b42010-05-25 16:33:09 -04001395 goto bad;
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001396 }
Dave Airlief453ba02008-11-07 14:05:41 -08001397 }
1398
Adam Jackson61e57a82010-03-29 21:43:18 +00001399 /* per-block-type checks */
1400 switch (raw_edid[0]) {
1401 case 0: /* base */
1402 if (edid->version != 1) {
Chris Wilson813a7872017-02-10 19:59:13 +00001403 DRM_NOTE("EDID has major version %d, instead of 1\n", edid->version);
Adam Jackson61e57a82010-03-29 21:43:18 +00001404 goto bad;
1405 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001406
Adam Jackson61e57a82010-03-29 21:43:18 +00001407 if (edid->revision > 4)
1408 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1409 break;
1410
1411 default:
1412 break;
1413 }
Adam Jackson47ee4ccf2009-11-23 14:23:05 -05001414
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001415 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001416
1417bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001418 if (print_bad_edid) {
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001419 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
Joe Perches499447d2017-02-28 04:55:53 -08001420 pr_notice("EDID block is all zeroes\n");
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001421 } else {
Joe Perches499447d2017-02-28 04:55:53 -08001422 pr_notice("Raw EDID:\n");
Chris Wilson813a7872017-02-10 19:59:13 +00001423 print_hex_dump(KERN_NOTICE,
1424 " \t", DUMP_PREFIX_NONE, 16, 1,
1425 raw_edid, EDID_LENGTH, false);
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001426 }
Dave Airlief453ba02008-11-07 14:05:41 -08001427 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001428 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001429}
Carsten Emdeda0df922012-03-18 22:37:33 +01001430EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001431
1432/**
1433 * drm_edid_is_valid - sanity check EDID data
1434 * @edid: EDID data
1435 *
1436 * Sanity-check an entire EDID record (including extensions)
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001437 *
1438 * Return: True if the EDID data is valid, false otherwise.
Adam Jackson61e57a82010-03-29 21:43:18 +00001439 */
1440bool drm_edid_is_valid(struct edid *edid)
1441{
1442 int i;
1443 u8 *raw = (u8 *)edid;
1444
1445 if (!edid)
1446 return false;
1447
1448 for (i = 0; i <= edid->extensions; i++)
Todd Previte6ba2bd32015-04-21 11:09:41 -07001449 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001450 return false;
1451
1452 return true;
1453}
Alex Deucher3c537882010-02-05 04:21:19 -05001454EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001455
Adam Jackson61e57a82010-03-29 21:43:18 +00001456#define DDC_SEGMENT_ADDR 0x30
1457/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001458 * drm_do_probe_ddc_edid() - get EDID information via I2C
Thierry Reding7c58e872014-12-03 16:52:18 +01001459 * @data: I2C device adapter
Daniel Vetterfc668112014-01-21 12:02:26 +01001460 * @buf: EDID data buffer to be filled
1461 * @block: 128 byte EDID block to start fetching from
1462 * @len: EDID data buffer length to fetch
1463 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001464 * Try to fetch EDID information by calling I2C driver functions.
Daniel Vetterfc668112014-01-21 12:02:26 +01001465 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001466 * Return: 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001467 */
1468static int
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001469drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
Adam Jackson61e57a82010-03-29 21:43:18 +00001470{
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001471 struct i2c_adapter *adapter = data;
Adam Jackson61e57a82010-03-29 21:43:18 +00001472 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001473 unsigned char segment = block >> 1;
1474 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001475 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001476
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001477 /*
1478 * The core I2C driver will automatically retry the transfer if the
Chris Wilson4819d2e2011-03-15 11:04:41 +00001479 * adapter reports EAGAIN. However, we find that bit-banging transfers
1480 * are susceptible to errors under a heavily loaded machine and
1481 * generate spurious NAKs and timeouts. Retrying the transfer
1482 * of the individual block a few times seems to overcome this.
1483 */
1484 do {
1485 struct i2c_msg msgs[] = {
1486 {
Shirish Scd004b32012-08-30 07:04:06 +00001487 .addr = DDC_SEGMENT_ADDR,
1488 .flags = 0,
1489 .len = 1,
1490 .buf = &segment,
1491 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001492 .addr = DDC_ADDR,
1493 .flags = 0,
1494 .len = 1,
1495 .buf = &start,
1496 }, {
1497 .addr = DDC_ADDR,
1498 .flags = I2C_M_RD,
1499 .len = len,
1500 .buf = buf,
1501 }
1502 };
Shirish Scd004b32012-08-30 07:04:06 +00001503
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001504 /*
1505 * Avoid sending the segment addr to not upset non-compliant
1506 * DDC monitors.
1507 */
Shirish Scd004b32012-08-30 07:04:06 +00001508 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1509
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001510 if (ret == -ENXIO) {
1511 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1512 adapter->name);
1513 break;
1514 }
Shirish Scd004b32012-08-30 07:04:06 +00001515 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001516
Shirish Scd004b32012-08-30 07:04:06 +00001517 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001518}
1519
Chris Wilson14544d02016-10-24 12:38:21 +01001520static void connector_bad_edid(struct drm_connector *connector,
1521 u8 *edid, int num_blocks)
1522{
1523 int i;
1524
1525 if (connector->bad_edid_counter++ && !(drm_debug & DRM_UT_KMS))
1526 return;
1527
1528 dev_warn(connector->dev->dev,
1529 "%s: EDID is invalid:\n",
1530 connector->name);
1531 for (i = 0; i < num_blocks; i++) {
1532 u8 *block = edid + i * EDID_LENGTH;
1533 char prefix[20];
1534
1535 if (drm_edid_is_zero(block, EDID_LENGTH))
1536 sprintf(prefix, "\t[%02x] ZERO ", i);
1537 else if (!drm_edid_block_valid(block, i, false, NULL))
1538 sprintf(prefix, "\t[%02x] BAD ", i);
1539 else
1540 sprintf(prefix, "\t[%02x] GOOD ", i);
1541
1542 print_hex_dump(KERN_WARNING,
1543 prefix, DUMP_PREFIX_NONE, 16, 1,
1544 block, EDID_LENGTH, false);
1545 }
1546}
1547
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001548/**
1549 * drm_do_get_edid - get EDID data using a custom EDID block read function
1550 * @connector: connector we're probing
1551 * @get_edid_block: EDID block read function
1552 * @data: private data passed to the block read function
1553 *
1554 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1555 * exposes a different interface to read EDID blocks this function can be used
1556 * to get EDID data using a custom block read function.
1557 *
1558 * As in the general case the DDC bus is accessible by the kernel at the I2C
1559 * level, drivers must make all reasonable efforts to expose it as an I2C
1560 * adapter and use drm_get_edid() instead of abusing this function.
1561 *
Jani Nikula53fd40a2017-09-12 11:19:26 +03001562 * The EDID may be overridden using debugfs override_edid or firmare EDID
1563 * (drm_load_edid_firmware() and drm.edid_firmware parameter), in this priority
1564 * order. Having either of them bypasses actual EDID reads.
1565 *
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001566 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1567 */
1568struct edid *drm_do_get_edid(struct drm_connector *connector,
1569 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1570 size_t len),
1571 void *data)
Adam Jackson61e57a82010-03-29 21:43:18 +00001572{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001573 int i, j = 0, valid_extensions = 0;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001574 u8 *edid, *new;
Jani Nikula53fd40a2017-09-12 11:19:26 +03001575 struct edid *override = NULL;
1576
1577 if (connector->override_edid)
Ville Syrjälä11b83e32018-02-23 21:25:02 +02001578 override = drm_edid_duplicate(connector->edid_blob_ptr->data);
Jani Nikula53fd40a2017-09-12 11:19:26 +03001579
1580 if (!override)
1581 override = drm_load_edid_firmware(connector);
1582
1583 if (!IS_ERR_OR_NULL(override))
1584 return override;
Adam Jackson61e57a82010-03-29 21:43:18 +00001585
Chris Wilsonf14f3682016-10-17 09:35:12 +01001586 if ((edid = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
Adam Jackson61e57a82010-03-29 21:43:18 +00001587 return NULL;
1588
1589 /* base block fetch */
1590 for (i = 0; i < 4; i++) {
Chris Wilsonf14f3682016-10-17 09:35:12 +01001591 if (get_edid_block(data, edid, 0, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001592 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001593 if (drm_edid_block_valid(edid, 0, false,
Todd Previte6ba2bd32015-04-21 11:09:41 -07001594 &connector->edid_corrupt))
Adam Jackson61e57a82010-03-29 21:43:18 +00001595 break;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001596 if (i == 0 && drm_edid_is_zero(edid, EDID_LENGTH)) {
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001597 connector->null_edid_counter++;
1598 goto carp;
1599 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001600 }
1601 if (i == 4)
1602 goto carp;
1603
1604 /* if there's no extensions, we're done */
Chris Wilson14544d02016-10-24 12:38:21 +01001605 valid_extensions = edid[0x7e];
1606 if (valid_extensions == 0)
Chris Wilsonf14f3682016-10-17 09:35:12 +01001607 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001608
Chris Wilson14544d02016-10-24 12:38:21 +01001609 new = krealloc(edid, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
Adam Jackson61e57a82010-03-29 21:43:18 +00001610 if (!new)
1611 goto out;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001612 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001613
Chris Wilsonf14f3682016-10-17 09:35:12 +01001614 for (j = 1; j <= edid[0x7e]; j++) {
Chris Wilson14544d02016-10-24 12:38:21 +01001615 u8 *block = edid + j * EDID_LENGTH;
Chris Wilsona28187c2016-10-17 09:35:13 +01001616
Adam Jackson61e57a82010-03-29 21:43:18 +00001617 for (i = 0; i < 4; i++) {
Chris Wilsona28187c2016-10-17 09:35:13 +01001618 if (get_edid_block(data, block, j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001619 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001620 if (drm_edid_block_valid(block, j, false, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001621 break;
1622 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001623
Chris Wilson14544d02016-10-24 12:38:21 +01001624 if (i == 4)
1625 valid_extensions--;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001626 }
1627
Chris Wilsonf14f3682016-10-17 09:35:12 +01001628 if (valid_extensions != edid[0x7e]) {
Chris Wilson14544d02016-10-24 12:38:21 +01001629 u8 *base;
1630
1631 connector_bad_edid(connector, edid, edid[0x7e] + 1);
1632
Chris Wilsonf14f3682016-10-17 09:35:12 +01001633 edid[EDID_LENGTH-1] += edid[0x7e] - valid_extensions;
1634 edid[0x7e] = valid_extensions;
Chris Wilson14544d02016-10-24 12:38:21 +01001635
Kees Cook6da2ec52018-06-12 13:55:00 -07001636 new = kmalloc_array(valid_extensions + 1, EDID_LENGTH,
1637 GFP_KERNEL);
Sam Tygier0ea75e22010-09-23 10:11:01 +01001638 if (!new)
1639 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001640
1641 base = new;
1642 for (i = 0; i <= edid[0x7e]; i++) {
1643 u8 *block = edid + i * EDID_LENGTH;
1644
1645 if (!drm_edid_block_valid(block, i, false, NULL))
1646 continue;
1647
1648 memcpy(base, block, EDID_LENGTH);
1649 base += EDID_LENGTH;
1650 }
1651
1652 kfree(edid);
Chris Wilsonf14f3682016-10-17 09:35:12 +01001653 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001654 }
1655
Chris Wilsonf14f3682016-10-17 09:35:12 +01001656 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001657
1658carp:
Chris Wilson14544d02016-10-24 12:38:21 +01001659 connector_bad_edid(connector, edid, 1);
Adam Jackson61e57a82010-03-29 21:43:18 +00001660out:
Chris Wilsonf14f3682016-10-17 09:35:12 +01001661 kfree(edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001662 return NULL;
1663}
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001664EXPORT_SYMBOL_GPL(drm_do_get_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001665
1666/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001667 * drm_probe_ddc() - probe DDC presence
1668 * @adapter: I2C adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00001669 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001670 * Return: True on success, false on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001671 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04001672bool
Adam Jackson61e57a82010-03-29 21:43:18 +00001673drm_probe_ddc(struct i2c_adapter *adapter)
1674{
1675 unsigned char out;
1676
1677 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1678}
Adam Jacksonfbff4692012-09-18 10:58:47 -04001679EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00001680
1681/**
1682 * drm_get_edid - get EDID data, if available
1683 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001684 * @adapter: I2C adapter to use for DDC
Adam Jackson61e57a82010-03-29 21:43:18 +00001685 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001686 * Poke the given I2C channel to grab EDID data if possible. If found,
Adam Jackson61e57a82010-03-29 21:43:18 +00001687 * attach it to the connector.
1688 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001689 * Return: Pointer to valid EDID or NULL if we couldn't find any.
Adam Jackson61e57a82010-03-29 21:43:18 +00001690 */
1691struct edid *drm_get_edid(struct drm_connector *connector,
1692 struct i2c_adapter *adapter)
1693{
Dave Airlie40d9b042014-10-20 16:29:33 +10001694 struct edid *edid;
1695
Jani Nikula15f080f2017-02-17 17:20:53 +02001696 if (connector->force == DRM_FORCE_OFF)
1697 return NULL;
1698
1699 if (connector->force == DRM_FORCE_UNSPECIFIED && !drm_probe_ddc(adapter))
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001700 return NULL;
Adam Jackson61e57a82010-03-29 21:43:18 +00001701
Dave Airlie40d9b042014-10-20 16:29:33 +10001702 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
1703 if (edid)
1704 drm_get_displayid(connector, edid);
1705 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001706}
1707EXPORT_SYMBOL(drm_get_edid);
1708
Jani Nikula51f8da52013-09-27 15:08:27 +03001709/**
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +01001710 * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
1711 * @connector: connector we're probing
1712 * @adapter: I2C adapter to use for DDC
1713 *
1714 * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
1715 * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
1716 * switch DDC to the GPU which is retrieving EDID.
1717 *
1718 * Return: Pointer to valid EDID or %NULL if we couldn't find any.
1719 */
1720struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
1721 struct i2c_adapter *adapter)
1722{
1723 struct pci_dev *pdev = connector->dev->pdev;
1724 struct edid *edid;
1725
1726 vga_switcheroo_lock_ddc(pdev);
1727 edid = drm_get_edid(connector, adapter);
1728 vga_switcheroo_unlock_ddc(pdev);
1729
1730 return edid;
1731}
1732EXPORT_SYMBOL(drm_get_edid_switcheroo);
1733
1734/**
Jani Nikula51f8da52013-09-27 15:08:27 +03001735 * drm_edid_duplicate - duplicate an EDID and the extensions
1736 * @edid: EDID to duplicate
1737 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001738 * Return: Pointer to duplicated EDID or NULL on allocation failure.
Jani Nikula51f8da52013-09-27 15:08:27 +03001739 */
1740struct edid *drm_edid_duplicate(const struct edid *edid)
1741{
1742 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1743}
1744EXPORT_SYMBOL(drm_edid_duplicate);
1745
Adam Jackson61e57a82010-03-29 21:43:18 +00001746/*** EDID parsing ***/
1747
Dave Airlief453ba02008-11-07 14:05:41 -08001748/**
1749 * edid_vendor - match a string against EDID's obfuscated vendor field
1750 * @edid: EDID to match
1751 * @vendor: vendor string
1752 *
1753 * Returns true if @vendor is in @edid, false otherwise
1754 */
Keith Packard170178f2017-12-13 00:44:26 -08001755static bool edid_vendor(const struct edid *edid, const char *vendor)
Dave Airlief453ba02008-11-07 14:05:41 -08001756{
1757 char edid_vendor[3];
1758
1759 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1760 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1761 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10001762 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08001763
1764 return !strncmp(edid_vendor, vendor, 3);
1765}
1766
1767/**
1768 * edid_get_quirks - return quirk flags for a given EDID
1769 * @edid: EDID to process
1770 *
1771 * This tells subsequent routines what fixes they need to apply.
1772 */
Keith Packard170178f2017-12-13 00:44:26 -08001773static u32 edid_get_quirks(const struct edid *edid)
Dave Airlief453ba02008-11-07 14:05:41 -08001774{
Jani Nikula23c4cfb2016-12-28 13:06:26 +02001775 const struct edid_quirk *quirk;
Dave Airlief453ba02008-11-07 14:05:41 -08001776 int i;
1777
1778 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1779 quirk = &edid_quirk_list[i];
1780
1781 if (edid_vendor(edid, quirk->vendor) &&
1782 (EDID_PRODUCT_ID(edid) == quirk->product_id))
1783 return quirk->quirks;
1784 }
1785
1786 return 0;
1787}
1788
1789#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04001790#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08001791
Dave Airlief453ba02008-11-07 14:05:41 -08001792/**
1793 * edid_fixup_preferred - set preferred modes based on quirk list
1794 * @connector: has mode list to fix up
1795 * @quirks: quirks list
1796 *
1797 * Walk the mode list for @connector, clearing the preferred status
1798 * on existing modes and setting it anew for the right mode ala @quirks.
1799 */
1800static void edid_fixup_preferred(struct drm_connector *connector,
1801 u32 quirks)
1802{
1803 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10001804 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04001805 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08001806
1807 if (list_empty(&connector->probed_modes))
1808 return;
1809
1810 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1811 target_refresh = 60;
1812 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1813 target_refresh = 75;
1814
1815 preferred_mode = list_first_entry(&connector->probed_modes,
1816 struct drm_display_mode, head);
1817
1818 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1819 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1820
1821 if (cur_mode == preferred_mode)
1822 continue;
1823
1824 /* Largest mode is preferred */
1825 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1826 preferred_mode = cur_mode;
1827
Alex Deucher339d2022013-08-15 11:42:14 -04001828 cur_vrefresh = cur_mode->vrefresh ?
1829 cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1830 preferred_vrefresh = preferred_mode->vrefresh ?
1831 preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08001832 /* At a given size, try to get closest to target refresh */
1833 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04001834 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1835 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08001836 preferred_mode = cur_mode;
1837 }
1838 }
1839
1840 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1841}
1842
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001843static bool
1844mode_is_rb(const struct drm_display_mode *mode)
1845{
1846 return (mode->htotal - mode->hdisplay == 160) &&
1847 (mode->hsync_end - mode->hdisplay == 80) &&
1848 (mode->hsync_end - mode->hsync_start == 32) &&
1849 (mode->vsync_start - mode->vdisplay == 3);
1850}
1851
Adam Jackson33c75312012-04-13 16:33:29 -04001852/*
1853 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1854 * @dev: Device to duplicate against
1855 * @hsize: Mode width
1856 * @vsize: Mode height
1857 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001858 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04001859 *
1860 * Walk the DMT mode list looking for a match for the given parameters.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001861 *
1862 * Return: A newly allocated copy of the mode, or NULL if not found.
Adam Jackson33c75312012-04-13 16:33:29 -04001863 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001864struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001865 int hsize, int vsize, int fresh,
1866 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08001867{
Adam Jackson07a5e632009-12-03 17:44:38 -05001868 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08001869
Thierry Redinga6b21832012-11-23 15:01:42 +01001870 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001871 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001872 if (hsize != ptr->hdisplay)
1873 continue;
1874 if (vsize != ptr->vdisplay)
1875 continue;
1876 if (fresh != drm_mode_vrefresh(ptr))
1877 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001878 if (rb != mode_is_rb(ptr))
1879 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001880
1881 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08001882 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001883
1884 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08001885}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001886EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04001887
Adam Jacksond1ff6402010-03-29 21:43:26 +00001888typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1889
1890static void
Adam Jackson4d76a222010-08-03 14:38:17 -04001891cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1892{
1893 int i, n = 0;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001894 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04001895 u8 *det_base = ext + d;
1896
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001897 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04001898 for (i = 0; i < n; i++)
1899 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1900}
1901
1902static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001903vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1904{
1905 unsigned int i, n = min((int)ext[0x02], 6);
1906 u8 *det_base = ext + 5;
1907
1908 if (ext[0x01] != 1)
1909 return; /* unknown version */
1910
1911 for (i = 0; i < n; i++)
1912 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1913}
1914
1915static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00001916drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1917{
1918 int i;
1919 struct edid *edid = (struct edid *)raw_edid;
1920
1921 if (edid == NULL)
1922 return;
1923
1924 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1925 cb(&(edid->detailed_timings[i]), closure);
1926
Adam Jackson4d76a222010-08-03 14:38:17 -04001927 for (i = 1; i <= raw_edid[0x7e]; i++) {
1928 u8 *ext = raw_edid + (i * EDID_LENGTH);
1929 switch (*ext) {
1930 case CEA_EXT:
1931 cea_for_each_detailed_block(ext, cb, closure);
1932 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001933 case VTB_EXT:
1934 vtb_for_each_detailed_block(ext, cb, closure);
1935 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04001936 default:
1937 break;
1938 }
1939 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00001940}
1941
1942static void
1943is_rb(struct detailed_timing *t, void *data)
1944{
1945 u8 *r = (u8 *)t;
1946 if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1947 if (r[15] & 0x10)
1948 *(bool *)data = true;
1949}
1950
1951/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
1952static bool
1953drm_monitor_supports_rb(struct edid *edid)
1954{
1955 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02001956 bool ret = false;
Adam Jacksond1ff6402010-03-29 21:43:26 +00001957 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1958 return ret;
1959 }
1960
1961 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1962}
1963
Adam Jackson7a374352010-03-29 21:43:30 +00001964static void
1965find_gtf2(struct detailed_timing *t, void *data)
1966{
1967 u8 *r = (u8 *)t;
1968 if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1969 *(u8 **)data = r;
1970}
1971
1972/* Secondary GTF curve kicks in above some break frequency */
1973static int
1974drm_gtf2_hbreak(struct edid *edid)
1975{
1976 u8 *r = NULL;
1977 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1978 return r ? (r[12] * 2) : 0;
1979}
1980
1981static int
1982drm_gtf2_2c(struct edid *edid)
1983{
1984 u8 *r = NULL;
1985 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1986 return r ? r[13] : 0;
1987}
1988
1989static int
1990drm_gtf2_m(struct edid *edid)
1991{
1992 u8 *r = NULL;
1993 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1994 return r ? (r[15] << 8) + r[14] : 0;
1995}
1996
1997static int
1998drm_gtf2_k(struct edid *edid)
1999{
2000 u8 *r = NULL;
2001 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2002 return r ? r[16] : 0;
2003}
2004
2005static int
2006drm_gtf2_2j(struct edid *edid)
2007{
2008 u8 *r = NULL;
2009 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2010 return r ? r[17] : 0;
2011}
2012
2013/**
2014 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
2015 * @edid: EDID block to scan
2016 */
2017static int standard_timing_level(struct edid *edid)
2018{
2019 if (edid->revision >= 2) {
2020 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
2021 return LEVEL_CVT;
2022 if (drm_gtf2_hbreak(edid))
2023 return LEVEL_GTF2;
2024 return LEVEL_GTF;
2025 }
2026 return LEVEL_DMT;
2027}
2028
Adam Jackson23425ca2009-09-23 17:30:58 -04002029/*
2030 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
2031 * monitors fill with ascii space (0x20) instead.
2032 */
2033static int
2034bad_std_timing(u8 a, u8 b)
2035{
2036 return (a == 0x00 && b == 0x00) ||
2037 (a == 0x01 && b == 0x01) ||
2038 (a == 0x20 && b == 0x20);
2039}
2040
Dave Airlief453ba02008-11-07 14:05:41 -08002041/**
2042 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01002043 * @connector: connector of for the EDID block
2044 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08002045 * @t: standard timing params
2046 *
2047 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08002048 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08002049 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002050static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00002051drm_mode_std(struct drm_connector *connector, struct edid *edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002052 struct std_timing *t)
Dave Airlief453ba02008-11-07 14:05:41 -08002053{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002054 struct drm_device *dev = connector->dev;
2055 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08002056 int hsize, vsize;
2057 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002058 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
2059 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08002060 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
2061 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00002062 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08002063
Adam Jackson23425ca2009-09-23 17:30:58 -04002064 if (bad_std_timing(t->hsize, t->vfreq_aspect))
2065 return NULL;
2066
Zhao Yakui5c612592009-06-22 13:17:10 +08002067 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
2068 hsize = t->hsize * 8 + 248;
2069 /* vrefresh_rate = vfreq + 60 */
2070 vrefresh_rate = vfreq + 60;
2071 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04002072 if (aspect_ratio == 0) {
Thierry Reding464fdec2014-04-29 11:44:33 +02002073 if (edid->revision < 3)
Adam Jacksonf066a172009-09-23 17:31:21 -04002074 vsize = hsize;
2075 else
2076 vsize = (hsize * 10) / 16;
2077 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08002078 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002079 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08002080 vsize = (hsize * 4) / 5;
2081 else
2082 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00002083
2084 /* HDTV hack, part 1 */
2085 if (vrefresh_rate == 60 &&
2086 ((hsize == 1360 && vsize == 765) ||
2087 (hsize == 1368 && vsize == 769))) {
2088 hsize = 1366;
2089 vsize = 768;
2090 }
2091
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002092 /*
2093 * If this connector already has a mode for this size and refresh
2094 * rate (because it came from detailed or CVT info), use that
2095 * instead. This way we don't have to guess at interlace or
2096 * reduced blanking.
2097 */
Adam Jackson522032d2010-04-09 16:52:49 +00002098 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002099 if (m->hdisplay == hsize && m->vdisplay == vsize &&
2100 drm_mode_vrefresh(m) == vrefresh_rate)
2101 return NULL;
2102
Adam Jacksona0910c82010-03-29 21:43:28 +00002103 /* HDTV hack, part 2 */
2104 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
2105 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10002106 false);
Joe Moriartya5ef6562018-02-12 14:51:43 -05002107 if (!mode)
2108 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08002109 mode->hdisplay = 1366;
Adam Jacksona4967de62010-07-28 07:40:32 +10002110 mode->hsync_start = mode->hsync_start - 1;
2111 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08002112 return mode;
2113 }
Adam Jacksona0910c82010-03-29 21:43:28 +00002114
Zhao Yakui559ee212009-09-03 09:33:47 +08002115 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002116 if (drm_monitor_supports_rb(edid)) {
2117 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
2118 true);
2119 if (mode)
2120 return mode;
2121 }
2122 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08002123 if (mode)
2124 return mode;
2125
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002126 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08002127 switch (timing_level) {
2128 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08002129 break;
2130 case LEVEL_GTF:
2131 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
2132 break;
Adam Jackson7a374352010-03-29 21:43:30 +00002133 case LEVEL_GTF2:
2134 /*
2135 * This is potentially wrong if there's ever a monitor with
2136 * more than one ranges section, each claiming a different
2137 * secondary GTF curve. Please don't do that.
2138 */
2139 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002140 if (!mode)
2141 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00002142 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01002143 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00002144 mode = drm_gtf_mode_complex(dev, hsize, vsize,
2145 vrefresh_rate, 0, 0,
2146 drm_gtf2_m(edid),
2147 drm_gtf2_2c(edid),
2148 drm_gtf2_k(edid),
2149 drm_gtf2_2j(edid));
2150 }
2151 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08002152 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10002153 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
2154 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08002155 break;
2156 }
Dave Airlief453ba02008-11-07 14:05:41 -08002157 return mode;
2158}
2159
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002160/*
2161 * EDID is delightfully ambiguous about how interlaced modes are to be
2162 * encoded. Our internal representation is of frame height, but some
2163 * HDTV detailed timings are encoded as field height.
2164 *
2165 * The format list here is from CEA, in frame size. Technically we
2166 * should be checking refresh rate too. Whatever.
2167 */
2168static void
2169drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
2170 struct detailed_pixel_timing *pt)
2171{
2172 int i;
2173 static const struct {
2174 int w, h;
2175 } cea_interlaced[] = {
2176 { 1920, 1080 },
2177 { 720, 480 },
2178 { 1440, 480 },
2179 { 2880, 480 },
2180 { 720, 576 },
2181 { 1440, 576 },
2182 { 2880, 576 },
2183 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002184
2185 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
2186 return;
2187
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04002188 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002189 if ((mode->hdisplay == cea_interlaced[i].w) &&
2190 (mode->vdisplay == cea_interlaced[i].h / 2)) {
2191 mode->vdisplay *= 2;
2192 mode->vsync_start *= 2;
2193 mode->vsync_end *= 2;
2194 mode->vtotal *= 2;
2195 mode->vtotal |= 1;
2196 }
2197 }
2198
2199 mode->flags |= DRM_MODE_FLAG_INTERLACE;
2200}
2201
Dave Airlief453ba02008-11-07 14:05:41 -08002202/**
2203 * drm_mode_detailed - create a new mode from an EDID detailed timing section
2204 * @dev: DRM device (needed to create new mode)
2205 * @edid: EDID block
2206 * @timing: EDID detailed timing info
2207 * @quirks: quirks to apply
2208 *
2209 * An EDID detailed timing block contains enough info for us to create and
2210 * return a new struct drm_display_mode.
2211 */
2212static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
2213 struct edid *edid,
2214 struct detailed_timing *timing,
2215 u32 quirks)
2216{
2217 struct drm_display_mode *mode;
2218 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002219 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
2220 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
2221 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
2222 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002223 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
2224 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01002225 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002226 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08002227
Adam Jacksonfc438962009-06-04 10:20:34 +10002228 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02002229 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10002230 return NULL;
2231
Michel Dänzer0454bea2009-06-15 16:56:07 +02002232 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002233 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002234 return NULL;
2235 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02002236 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002237 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002238 }
2239
Zhao Yakuifcb45612009-10-14 09:11:25 +08002240 /* it is incorrect if hsync/vsync width is zero */
2241 if (!hsync_pulse_width || !vsync_pulse_width) {
2242 DRM_DEBUG_KMS("Incorrect Detailed timing. "
2243 "Wrong Hsync/Vsync pulse width\n");
2244 return NULL;
2245 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002246
2247 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
2248 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
2249 if (!mode)
2250 return NULL;
2251
2252 goto set_size;
2253 }
2254
Dave Airlief453ba02008-11-07 14:05:41 -08002255 mode = drm_mode_create(dev);
2256 if (!mode)
2257 return NULL;
2258
Dave Airlief453ba02008-11-07 14:05:41 -08002259 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02002260 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08002261
Michel Dänzer0454bea2009-06-15 16:56:07 +02002262 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08002263
Michel Dänzer0454bea2009-06-15 16:56:07 +02002264 mode->hdisplay = hactive;
2265 mode->hsync_start = mode->hdisplay + hsync_offset;
2266 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
2267 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002268
Michel Dänzer0454bea2009-06-15 16:56:07 +02002269 mode->vdisplay = vactive;
2270 mode->vsync_start = mode->vdisplay + vsync_offset;
2271 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
2272 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002273
Jesse Barnes7064fef2009-11-05 10:12:54 -08002274 /* Some EDIDs have bogus h/vtotal values */
2275 if (mode->hsync_end > mode->htotal)
2276 mode->htotal = mode->hsync_end + 1;
2277 if (mode->vsync_end > mode->vtotal)
2278 mode->vtotal = mode->vsync_end + 1;
2279
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002280 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08002281
2282 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02002283 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08002284 }
2285
Michel Dänzer0454bea2009-06-15 16:56:07 +02002286 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
2287 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2288 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2289 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08002290
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002291set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02002292 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2293 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08002294
2295 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2296 mode->width_mm *= 10;
2297 mode->height_mm *= 10;
2298 }
2299
2300 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2301 mode->width_mm = edid->width_cm * 10;
2302 mode->height_mm = edid->height_cm * 10;
2303 }
2304
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002305 mode->type = DRM_MODE_TYPE_DRIVER;
Torsten Duwec19b3b0f2013-03-23 15:39:34 +01002306 mode->vrefresh = drm_mode_vrefresh(mode);
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002307 drm_mode_set_name(mode);
2308
Dave Airlief453ba02008-11-07 14:05:41 -08002309 return mode;
2310}
2311
Adam Jackson07a5e632009-12-03 17:44:38 -05002312static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002313mode_in_hsync_range(const struct drm_display_mode *mode,
2314 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002315{
2316 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05002317
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002318 hmin = t[7];
2319 if (edid->revision >= 4)
2320 hmin += ((t[4] & 0x04) ? 255 : 0);
2321 hmax = t[8];
2322 if (edid->revision >= 4)
2323 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05002324 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05002325
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002326 return (hsync <= hmax && hsync >= hmin);
2327}
2328
2329static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002330mode_in_vsync_range(const struct drm_display_mode *mode,
2331 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002332{
2333 int vsync, vmin, vmax;
2334
2335 vmin = t[5];
2336 if (edid->revision >= 4)
2337 vmin += ((t[4] & 0x01) ? 255 : 0);
2338 vmax = t[6];
2339 if (edid->revision >= 4)
2340 vmax += ((t[4] & 0x02) ? 255 : 0);
2341 vsync = drm_mode_vrefresh(mode);
2342
2343 return (vsync <= vmax && vsync >= vmin);
2344}
2345
2346static u32
2347range_pixel_clock(struct edid *edid, u8 *t)
2348{
2349 /* unspecified */
2350 if (t[9] == 0 || t[9] == 255)
2351 return 0;
2352
2353 /* 1.4 with CVT support gives us real precision, yay */
2354 if (edid->revision >= 4 && t[10] == 0x04)
2355 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2356
2357 /* 1.3 is pathetic, so fuzz up a bit */
2358 return t[9] * 10000 + 5001;
2359}
2360
Adam Jackson07a5e632009-12-03 17:44:38 -05002361static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002362mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002363 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002364{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002365 u32 max_clock;
2366 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05002367
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002368 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002369 return false;
2370
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002371 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002372 return false;
2373
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002374 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05002375 if (mode->clock > max_clock)
2376 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002377
2378 /* 1.4 max horizontal check */
2379 if (edid->revision >= 4 && t[10] == 0x04)
2380 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2381 return false;
2382
2383 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2384 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05002385
2386 return true;
2387}
2388
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002389static bool valid_inferred_mode(const struct drm_connector *connector,
2390 const struct drm_display_mode *mode)
2391{
Ville Syrjälä85f8fcd2015-09-07 18:22:56 +03002392 const struct drm_display_mode *m;
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002393 bool ok = false;
2394
2395 list_for_each_entry(m, &connector->probed_modes, head) {
2396 if (mode->hdisplay == m->hdisplay &&
2397 mode->vdisplay == m->vdisplay &&
2398 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2399 return false; /* duplicated */
2400 if (mode->hdisplay <= m->hdisplay &&
2401 mode->vdisplay <= m->vdisplay)
2402 ok = true;
2403 }
2404 return ok;
2405}
2406
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002407static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04002408drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002409 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002410{
2411 int i, modes = 0;
2412 struct drm_display_mode *newmode;
2413 struct drm_device *dev = connector->dev;
2414
Thierry Redinga6b21832012-11-23 15:01:42 +01002415 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002416 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2417 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05002418 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2419 if (newmode) {
2420 drm_mode_probed_add(connector, newmode);
2421 modes++;
2422 }
2423 }
2424 }
2425
2426 return modes;
2427}
2428
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002429/* fix up 1366x768 mode from 1368x768;
2430 * GFT/CVT can't express 1366 width which isn't dividable by 8
2431 */
Takashi Iwai969218f2017-01-17 17:43:29 +01002432void drm_mode_fixup_1366x768(struct drm_display_mode *mode)
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002433{
2434 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2435 mode->hdisplay = 1366;
2436 mode->hsync_start--;
2437 mode->hsync_end--;
2438 drm_mode_set_name(mode);
2439 }
2440}
2441
Adam Jacksonb309bd32012-04-13 16:33:40 -04002442static int
2443drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2444 struct detailed_timing *timing)
2445{
2446 int i, modes = 0;
2447 struct drm_display_mode *newmode;
2448 struct drm_device *dev = connector->dev;
2449
Thierry Redinga6b21832012-11-23 15:01:42 +01002450 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002451 const struct minimode *m = &extra_modes[i];
2452 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002453 if (!newmode)
2454 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002455
Takashi Iwai969218f2017-01-17 17:43:29 +01002456 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002457 if (!mode_in_range(newmode, edid, timing) ||
2458 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002459 drm_mode_destroy(dev, newmode);
2460 continue;
2461 }
2462
2463 drm_mode_probed_add(connector, newmode);
2464 modes++;
2465 }
2466
2467 return modes;
2468}
2469
2470static int
2471drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2472 struct detailed_timing *timing)
2473{
2474 int i, modes = 0;
2475 struct drm_display_mode *newmode;
2476 struct drm_device *dev = connector->dev;
2477 bool rb = drm_monitor_supports_rb(edid);
2478
Thierry Redinga6b21832012-11-23 15:01:42 +01002479 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002480 const struct minimode *m = &extra_modes[i];
2481 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002482 if (!newmode)
2483 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002484
Takashi Iwai969218f2017-01-17 17:43:29 +01002485 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002486 if (!mode_in_range(newmode, edid, timing) ||
2487 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002488 drm_mode_destroy(dev, newmode);
2489 continue;
2490 }
2491
2492 drm_mode_probed_add(connector, newmode);
2493 modes++;
2494 }
2495
2496 return modes;
2497}
2498
Adam Jackson13931572010-08-03 14:38:19 -04002499static void
2500do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002501{
Adam Jackson13931572010-08-03 14:38:19 -04002502 struct detailed_mode_closure *closure = c;
2503 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002504 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002505
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002506 if (data->type != EDID_DETAIL_MONITOR_RANGE)
2507 return;
2508
2509 closure->modes += drm_dmt_modes_for_range(closure->connector,
2510 closure->edid,
2511 timing);
Adam Jacksonb309bd32012-04-13 16:33:40 -04002512
2513 if (!version_greater(closure->edid, 1, 1))
2514 return; /* GTF not defined yet */
2515
2516 switch (range->flags) {
2517 case 0x02: /* secondary gtf, XXX could do more */
2518 case 0x00: /* default gtf */
2519 closure->modes += drm_gtf_modes_for_range(closure->connector,
2520 closure->edid,
2521 timing);
2522 break;
2523 case 0x04: /* cvt, only in 1.4+ */
2524 if (!version_greater(closure->edid, 1, 3))
2525 break;
2526
2527 closure->modes += drm_cvt_modes_for_range(closure->connector,
2528 closure->edid,
2529 timing);
2530 break;
2531 case 0x01: /* just the ranges, no formula */
2532 default:
2533 break;
2534 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002535}
2536
Adam Jackson13931572010-08-03 14:38:19 -04002537static int
2538add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2539{
2540 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002541 .connector = connector,
2542 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002543 };
2544
2545 if (version_greater(edid, 1, 0))
2546 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2547 &closure);
2548
2549 return closure.modes;
2550}
2551
Adam Jackson2255be12010-03-29 21:43:22 +00002552static int
2553drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2554{
2555 int i, j, m, modes = 0;
2556 struct drm_display_mode *mode;
Paul Parsonsf3a32d72016-03-26 13:18:38 +00002557 u8 *est = ((u8 *)timing) + 6;
Adam Jackson2255be12010-03-29 21:43:22 +00002558
2559 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002560 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002561 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002562 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002563 break;
2564 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002565 mode = drm_mode_find_dmt(connector->dev,
2566 est3_modes[m].w,
2567 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002568 est3_modes[m].r,
2569 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002570 if (mode) {
2571 drm_mode_probed_add(connector, mode);
2572 modes++;
2573 }
2574 }
2575 }
2576 }
2577
2578 return modes;
2579}
2580
Adam Jackson13931572010-08-03 14:38:19 -04002581static void
2582do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002583{
Adam Jackson13931572010-08-03 14:38:19 -04002584 struct detailed_mode_closure *closure = c;
Adam Jackson9cf00972009-12-03 17:44:36 -05002585 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jackson13931572010-08-03 14:38:19 -04002586
2587 if (data->type == EDID_DETAIL_EST_TIMINGS)
2588 closure->modes += drm_est3_modes(closure->connector, timing);
2589}
2590
2591/**
2592 * add_established_modes - get est. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002593 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002594 * @edid: EDID block to scan
2595 *
2596 * Each EDID block contains a bitmap of the supported "established modes" list
2597 * (defined above). Tease them out and add them to the global modes list.
2598 */
2599static int
2600add_established_modes(struct drm_connector *connector, struct edid *edid)
2601{
Adam Jackson9cf00972009-12-03 17:44:36 -05002602 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002603 unsigned long est_bits = edid->established_timings.t1 |
2604 (edid->established_timings.t2 << 8) |
2605 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2606 int i, modes = 0;
2607 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002608 .connector = connector,
2609 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002610 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002611
Adam Jackson13931572010-08-03 14:38:19 -04002612 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2613 if (est_bits & (1<<i)) {
2614 struct drm_display_mode *newmode;
2615 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2616 if (newmode) {
2617 drm_mode_probed_add(connector, newmode);
2618 modes++;
2619 }
2620 }
Adam Jackson9cf00972009-12-03 17:44:36 -05002621 }
2622
Adam Jackson13931572010-08-03 14:38:19 -04002623 if (version_greater(edid, 1, 0))
2624 drm_for_each_detailed_block((u8 *)edid,
2625 do_established_modes, &closure);
2626
2627 return modes + closure.modes;
2628}
2629
2630static void
2631do_standard_modes(struct detailed_timing *timing, void *c)
2632{
2633 struct detailed_mode_closure *closure = c;
2634 struct detailed_non_pixel *data = &timing->data.other_data;
2635 struct drm_connector *connector = closure->connector;
2636 struct edid *edid = closure->edid;
2637
2638 if (data->type == EDID_DETAIL_STD_MODES) {
2639 int i;
Adam Jackson9cf00972009-12-03 17:44:36 -05002640 for (i = 0; i < 6; i++) {
2641 struct std_timing *std;
2642 struct drm_display_mode *newmode;
2643
2644 std = &data->data.timings[i];
Thierry Reding464fdec2014-04-29 11:44:33 +02002645 newmode = drm_mode_std(connector, edid, std);
Adam Jackson9cf00972009-12-03 17:44:36 -05002646 if (newmode) {
2647 drm_mode_probed_add(connector, newmode);
Adam Jackson13931572010-08-03 14:38:19 -04002648 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05002649 }
2650 }
Adam Jackson13931572010-08-03 14:38:19 -04002651 }
2652}
2653
2654/**
2655 * add_standard_modes - get std. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002656 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002657 * @edid: EDID block to scan
2658 *
2659 * Standard modes can be calculated using the appropriate standard (DMT,
2660 * GTF or CVT. Grab them from @edid and add them to the list.
2661 */
2662static int
2663add_standard_modes(struct drm_connector *connector, struct edid *edid)
2664{
2665 int i, modes = 0;
2666 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002667 .connector = connector,
2668 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002669 };
2670
2671 for (i = 0; i < EDID_STD_TIMINGS; i++) {
2672 struct drm_display_mode *newmode;
2673
2674 newmode = drm_mode_std(connector, edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002675 &edid->standard_timings[i]);
Adam Jackson13931572010-08-03 14:38:19 -04002676 if (newmode) {
2677 drm_mode_probed_add(connector, newmode);
2678 modes++;
2679 }
2680 }
2681
2682 if (version_greater(edid, 1, 0))
2683 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2684 &closure);
2685
2686 /* XXX should also look for standard codes in VTB blocks */
2687
2688 return modes + closure.modes;
2689}
2690
Dave Airlief453ba02008-11-07 14:05:41 -08002691static int drm_cvt_modes(struct drm_connector *connector,
2692 struct detailed_timing *timing)
2693{
2694 int i, j, modes = 0;
2695 struct drm_display_mode *newmode;
2696 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08002697 struct cvt_timing *cvt;
2698 const int rates[] = { 60, 85, 75, 60, 50 };
2699 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08002700
2701 for (i = 0; i < 4; i++) {
2702 int uninitialized_var(width), height;
2703 cvt = &(timing->data.other_data.data.cvt[i]);
2704
2705 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02002706 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08002707
2708 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08002709 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04002710 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08002711 width = height * 4 / 3;
2712 break;
2713 case 0x04:
2714 width = height * 16 / 9;
2715 break;
2716 case 0x08:
2717 width = height * 16 / 10;
2718 break;
2719 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08002720 width = height * 15 / 9;
2721 break;
2722 }
2723
2724 for (j = 1; j < 5; j++) {
2725 if (cvt->code[2] & (1 << j)) {
2726 newmode = drm_cvt_mode(dev, width, height,
2727 rates[j], j == 0,
2728 false, false);
2729 if (newmode) {
2730 drm_mode_probed_add(connector, newmode);
2731 modes++;
2732 }
2733 }
2734 }
2735 }
2736
2737 return modes;
2738}
2739
Adam Jackson13931572010-08-03 14:38:19 -04002740static void
2741do_cvt_mode(struct detailed_timing *timing, void *c)
2742{
2743 struct detailed_mode_closure *closure = c;
2744 struct detailed_non_pixel *data = &timing->data.other_data;
2745
2746 if (data->type == EDID_DETAIL_CVT_3BYTE)
2747 closure->modes += drm_cvt_modes(closure->connector, timing);
2748}
Adam Jackson9cf00972009-12-03 17:44:36 -05002749
2750static int
Adam Jackson13931572010-08-03 14:38:19 -04002751add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2752{
2753 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002754 .connector = connector,
2755 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002756 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002757
Adam Jackson13931572010-08-03 14:38:19 -04002758 if (version_greater(edid, 1, 2))
2759 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002760
Adam Jackson13931572010-08-03 14:38:19 -04002761 /* XXX should also look for CVT codes in VTB blocks */
2762
2763 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08002764}
2765
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002766static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
2767
Adam Jackson13931572010-08-03 14:38:19 -04002768static void
2769do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08002770{
Adam Jackson13931572010-08-03 14:38:19 -04002771 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08002772 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05002773
2774 if (timing->pixel_clock) {
Adam Jackson13931572010-08-03 14:38:19 -04002775 newmode = drm_mode_detailed(closure->connector->dev,
2776 closure->edid, timing,
2777 closure->quirks);
Dave Airlief453ba02008-11-07 14:05:41 -08002778 if (!newmode)
Adam Jackson13931572010-08-03 14:38:19 -04002779 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05002780
Adam Jackson13931572010-08-03 14:38:19 -04002781 if (closure->preferred)
Dave Airlief453ba02008-11-07 14:05:41 -08002782 newmode->type |= DRM_MODE_TYPE_PREFERRED;
2783
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002784 /*
2785 * Detailed modes are limited to 10kHz pixel clock resolution,
2786 * so fix up anything that looks like CEA/HDMI mode, but the clock
2787 * is just slightly off.
2788 */
2789 fixup_detailed_cea_mode_clock(newmode);
2790
Adam Jackson13931572010-08-03 14:38:19 -04002791 drm_mode_probed_add(closure->connector, newmode);
2792 closure->modes++;
Gustavo A. R. Silvac2925bd2018-01-30 04:05:28 -06002793 closure->preferred = false;
Zhao Yakui882f0212009-08-26 18:20:49 +08002794 }
Ma Ling167f3a02009-03-20 14:09:48 +08002795}
2796
Adam Jackson13931572010-08-03 14:38:19 -04002797/*
2798 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08002799 * @connector: attached connector
2800 * @edid: EDID block to scan
2801 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08002802 */
Adam Jackson13931572010-08-03 14:38:19 -04002803static int
2804add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2805 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08002806{
Adam Jackson13931572010-08-03 14:38:19 -04002807 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002808 .connector = connector,
2809 .edid = edid,
Gustavo A. R. Silvac2925bd2018-01-30 04:05:28 -06002810 .preferred = true,
Julia Lawalld456ea22014-08-23 18:09:56 +02002811 .quirks = quirks,
Adam Jackson13931572010-08-03 14:38:19 -04002812 };
Dave Airlief453ba02008-11-07 14:05:41 -08002813
Adam Jackson13931572010-08-03 14:38:19 -04002814 if (closure.preferred && !version_greater(edid, 1, 3))
2815 closure.preferred =
2816 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00002817
Adam Jackson13931572010-08-03 14:38:19 -04002818 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002819
Adam Jackson13931572010-08-03 14:38:19 -04002820 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08002821}
Dave Airlief453ba02008-11-07 14:05:41 -08002822
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002823#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002824#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08002825#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08002826#define SPEAKER_BLOCK 0x04
Shashank Sharma87563fc2017-07-13 21:03:10 +05302827#define USE_EXTENDED_TAG 0x07
2828#define EXT_VIDEO_CAPABILITY_BLOCK 0x00
Shashank Sharma832d4f22017-07-14 16:03:46 +05302829#define EXT_VIDEO_DATA_BLOCK_420 0x0E
2830#define EXT_VIDEO_CAP_BLOCK_Y420CMDB 0x0F
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002831#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02002832#define EDID_CEA_YCRCB444 (1 << 5)
2833#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002834#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002835
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01002836/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002837 * Search EDID for CEA extension block.
2838 */
Keith Packard170178f2017-12-13 00:44:26 -08002839static u8 *drm_find_edid_extension(const struct edid *edid, int ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002840{
2841 u8 *edid_ext = NULL;
2842 int i;
2843
2844 /* No EDID or EDID extensions */
2845 if (edid == NULL || edid->extensions == 0)
2846 return NULL;
2847
2848 /* Find CEA extension */
2849 for (i = 0; i < edid->extensions; i++) {
2850 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
Dave Airlie40d9b042014-10-20 16:29:33 +10002851 if (edid_ext[0] == ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002852 break;
2853 }
2854
2855 if (i == edid->extensions)
2856 return NULL;
2857
2858 return edid_ext;
2859}
2860
Keith Packard170178f2017-12-13 00:44:26 -08002861static u8 *drm_find_cea_extension(const struct edid *edid)
Dave Airlie40d9b042014-10-20 16:29:33 +10002862{
2863 return drm_find_edid_extension(edid, CEA_EXT);
2864}
2865
Keith Packard170178f2017-12-13 00:44:26 -08002866static u8 *drm_find_displayid_extension(const struct edid *edid)
Dave Airlie40d9b042014-10-20 16:29:33 +10002867{
2868 return drm_find_edid_extension(edid, DISPLAYID_EXT);
2869}
2870
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002871/*
2872 * Calculate the alternate clock for the CEA mode
2873 * (60Hz vs. 59.94Hz etc.)
2874 */
2875static unsigned int
2876cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2877{
2878 unsigned int clock = cea_mode->clock;
2879
2880 if (cea_mode->vrefresh % 6 != 0)
2881 return clock;
2882
2883 /*
2884 * edid_cea_modes contains the 59.94Hz
2885 * variant for 240 and 480 line modes,
2886 * and the 60Hz variant otherwise.
2887 */
2888 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002889 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002890 else
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002891 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002892
2893 return clock;
2894}
2895
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002896static bool
2897cea_mode_alternate_timings(u8 vic, struct drm_display_mode *mode)
2898{
2899 /*
2900 * For certain VICs the spec allows the vertical
2901 * front porch to vary by one or two lines.
2902 *
2903 * cea_modes[] stores the variant with the shortest
2904 * vertical front porch. We can adjust the mode to
2905 * get the other variants by simply increasing the
2906 * vertical front porch length.
2907 */
2908 BUILD_BUG_ON(edid_cea_modes[8].vtotal != 262 ||
2909 edid_cea_modes[9].vtotal != 262 ||
2910 edid_cea_modes[12].vtotal != 262 ||
2911 edid_cea_modes[13].vtotal != 262 ||
2912 edid_cea_modes[23].vtotal != 312 ||
2913 edid_cea_modes[24].vtotal != 312 ||
2914 edid_cea_modes[27].vtotal != 312 ||
2915 edid_cea_modes[28].vtotal != 312);
2916
2917 if (((vic == 8 || vic == 9 ||
2918 vic == 12 || vic == 13) && mode->vtotal < 263) ||
2919 ((vic == 23 || vic == 24 ||
2920 vic == 27 || vic == 28) && mode->vtotal < 314)) {
2921 mode->vsync_start++;
2922 mode->vsync_end++;
2923 mode->vtotal++;
2924
2925 return true;
2926 }
2927
2928 return false;
2929}
2930
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002931static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
2932 unsigned int clock_tolerance)
2933{
Ville Syrjälä357768c2018-05-08 16:39:38 +05302934 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02002935 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002936
2937 if (!to_match->clock)
2938 return 0;
2939
Ville Syrjälä357768c2018-05-08 16:39:38 +05302940 if (to_match->picture_aspect_ratio)
2941 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
2942
Jani Nikulad9278b42016-01-08 13:21:51 +02002943 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002944 struct drm_display_mode cea_mode = edid_cea_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002945 unsigned int clock1, clock2;
2946
2947 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002948 clock1 = cea_mode.clock;
2949 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002950
2951 if (abs(to_match->clock - clock1) > clock_tolerance &&
2952 abs(to_match->clock - clock2) > clock_tolerance)
2953 continue;
2954
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002955 do {
Ville Syrjälä357768c2018-05-08 16:39:38 +05302956 if (drm_mode_match(to_match, &cea_mode, match_flags))
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002957 return vic;
2958 } while (cea_mode_alternate_timings(vic, &cea_mode));
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002959 }
2960
2961 return 0;
2962}
2963
Thierry Reding18316c82012-12-20 15:41:44 +01002964/**
2965 * drm_match_cea_mode - look for a CEA mode matching given mode
2966 * @to_match: display mode
2967 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002968 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
Thierry Reding18316c82012-12-20 15:41:44 +01002969 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00002970 */
Thierry Reding18316c82012-12-20 15:41:44 +01002971u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00002972{
Ville Syrjälä357768c2018-05-08 16:39:38 +05302973 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02002974 u8 vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00002975
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002976 if (!to_match->clock)
2977 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00002978
Ville Syrjälä357768c2018-05-08 16:39:38 +05302979 if (to_match->picture_aspect_ratio)
2980 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
2981
Jani Nikulad9278b42016-01-08 13:21:51 +02002982 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002983 struct drm_display_mode cea_mode = edid_cea_modes[vic];
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002984 unsigned int clock1, clock2;
2985
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002986 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002987 clock1 = cea_mode.clock;
2988 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002989
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002990 if (KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock1) &&
2991 KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock2))
2992 continue;
2993
2994 do {
Ville Syrjälä357768c2018-05-08 16:39:38 +05302995 if (drm_mode_match(to_match, &cea_mode, match_flags))
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002996 return vic;
2997 } while (cea_mode_alternate_timings(vic, &cea_mode));
Stephane Marchesina4799032012-11-09 16:21:05 +00002998 }
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002999
Stephane Marchesina4799032012-11-09 16:21:05 +00003000 return 0;
3001}
3002EXPORT_SYMBOL(drm_match_cea_mode);
3003
Jani Nikulad9278b42016-01-08 13:21:51 +02003004static bool drm_valid_cea_vic(u8 vic)
3005{
3006 return vic > 0 && vic < ARRAY_SIZE(edid_cea_modes);
3007}
3008
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303009/**
3010 * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to
3011 * the input VIC from the CEA mode list
3012 * @video_code: ID given to each of the CEA modes
3013 *
3014 * Returns picture aspect ratio
3015 */
3016enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
3017{
Jani Nikulad9278b42016-01-08 13:21:51 +02003018 return edid_cea_modes[video_code].picture_aspect_ratio;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303019}
3020EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
3021
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003022/*
3023 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
3024 * specific block).
3025 *
3026 * It's almost like cea_mode_alternate_clock(), we just need to add an
3027 * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
3028 * one.
3029 */
3030static unsigned int
3031hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
3032{
3033 if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
3034 return hdmi_mode->clock;
3035
3036 return cea_mode_alternate_clock(hdmi_mode);
3037}
3038
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003039static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
3040 unsigned int clock_tolerance)
3041{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303042 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003043 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003044
3045 if (!to_match->clock)
3046 return 0;
3047
Jani Nikulad9278b42016-01-08 13:21:51 +02003048 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3049 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003050 unsigned int clock1, clock2;
3051
3052 /* Make sure to also match alternate clocks */
3053 clock1 = hdmi_mode->clock;
3054 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3055
3056 if (abs(to_match->clock - clock1) > clock_tolerance &&
3057 abs(to_match->clock - clock2) > clock_tolerance)
3058 continue;
3059
Ville Syrjälä357768c2018-05-08 16:39:38 +05303060 if (drm_mode_match(to_match, hdmi_mode, match_flags))
Jani Nikulad9278b42016-01-08 13:21:51 +02003061 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003062 }
3063
3064 return 0;
3065}
3066
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003067/*
3068 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
3069 * @to_match: display mode
3070 *
3071 * An HDMI mode is one defined in the HDMI vendor specific block.
3072 *
3073 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
3074 */
3075static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
3076{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303077 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003078 u8 vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003079
3080 if (!to_match->clock)
3081 return 0;
3082
Jani Nikulad9278b42016-01-08 13:21:51 +02003083 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3084 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003085 unsigned int clock1, clock2;
3086
3087 /* Make sure to also match alternate clocks */
3088 clock1 = hdmi_mode->clock;
3089 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3090
3091 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
3092 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Ville Syrjälä357768c2018-05-08 16:39:38 +05303093 drm_mode_match(to_match, hdmi_mode, match_flags))
Jani Nikulad9278b42016-01-08 13:21:51 +02003094 return vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003095 }
3096 return 0;
3097}
3098
Jani Nikulad9278b42016-01-08 13:21:51 +02003099static bool drm_valid_hdmi_vic(u8 vic)
3100{
3101 return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
3102}
3103
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003104static int
3105add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
3106{
3107 struct drm_device *dev = connector->dev;
3108 struct drm_display_mode *mode, *tmp;
3109 LIST_HEAD(list);
3110 int modes = 0;
3111
3112 /* Don't add CEA modes if the CEA extension block is missing */
3113 if (!drm_find_cea_extension(edid))
3114 return 0;
3115
3116 /*
3117 * Go through all probed modes and create a new mode
3118 * with the alternate clock for certain CEA modes.
3119 */
3120 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003121 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003122 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003123 u8 vic = drm_match_cea_mode(mode);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003124 unsigned int clock1, clock2;
3125
Jani Nikulad9278b42016-01-08 13:21:51 +02003126 if (drm_valid_cea_vic(vic)) {
3127 cea_mode = &edid_cea_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003128 clock2 = cea_mode_alternate_clock(cea_mode);
3129 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003130 vic = drm_match_hdmi_mode(mode);
3131 if (drm_valid_hdmi_vic(vic)) {
3132 cea_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003133 clock2 = hdmi_mode_alternate_clock(cea_mode);
3134 }
3135 }
3136
3137 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003138 continue;
3139
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003140 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003141
3142 if (clock1 == clock2)
3143 continue;
3144
3145 if (mode->clock != clock1 && mode->clock != clock2)
3146 continue;
3147
3148 newmode = drm_mode_duplicate(dev, cea_mode);
3149 if (!newmode)
3150 continue;
3151
Damien Lespiau27130212013-09-25 16:45:28 +01003152 /* Carry over the stereo flags */
3153 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
3154
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003155 /*
3156 * The current mode could be either variant. Make
3157 * sure to pick the "other" clock for the new mode.
3158 */
3159 if (mode->clock != clock1)
3160 newmode->clock = clock1;
3161 else
3162 newmode->clock = clock2;
3163
3164 list_add_tail(&newmode->head, &list);
3165 }
3166
3167 list_for_each_entry_safe(mode, tmp, &list, head) {
3168 list_del(&mode->head);
3169 drm_mode_probed_add(connector, mode);
3170 modes++;
3171 }
3172
3173 return modes;
3174}
Stephane Marchesina4799032012-11-09 16:21:05 +00003175
Shashank Sharma8ec6e072017-07-13 21:03:08 +05303176static u8 svd_to_vic(u8 svd)
3177{
3178 /* 0-6 bit vic, 7th bit native mode indicator */
3179 if ((svd >= 1 && svd <= 64) || (svd >= 129 && svd <= 192))
3180 return svd & 127;
3181
3182 return svd;
3183}
3184
Thomas Woodaff04ac2013-11-29 15:33:27 +00003185static struct drm_display_mode *
3186drm_display_mode_from_vic_index(struct drm_connector *connector,
3187 const u8 *video_db, u8 video_len,
3188 u8 video_index)
3189{
3190 struct drm_device *dev = connector->dev;
3191 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003192 u8 vic;
Thomas Woodaff04ac2013-11-29 15:33:27 +00003193
3194 if (video_db == NULL || video_index >= video_len)
3195 return NULL;
3196
3197 /* CEA modes are numbered 1..127 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05303198 vic = svd_to_vic(video_db[video_index]);
Jani Nikulad9278b42016-01-08 13:21:51 +02003199 if (!drm_valid_cea_vic(vic))
Thomas Woodaff04ac2013-11-29 15:33:27 +00003200 return NULL;
3201
Jani Nikulad9278b42016-01-08 13:21:51 +02003202 newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
Damien Lespiau409bbf12014-03-03 23:59:07 +00003203 if (!newmode)
3204 return NULL;
3205
Thomas Woodaff04ac2013-11-29 15:33:27 +00003206 newmode->vrefresh = 0;
3207
3208 return newmode;
3209}
3210
Shashank Sharma832d4f22017-07-14 16:03:46 +05303211/*
3212 * do_y420vdb_modes - Parse YCBCR 420 only modes
3213 * @connector: connector corresponding to the HDMI sink
3214 * @svds: start of the data block of CEA YCBCR 420 VDB
3215 * @len: length of the CEA YCBCR 420 VDB
3216 *
3217 * Parse the CEA-861-F YCBCR 420 Video Data Block (Y420VDB)
3218 * which contains modes which can be supported in YCBCR 420
3219 * output format only.
3220 */
3221static int do_y420vdb_modes(struct drm_connector *connector,
3222 const u8 *svds, u8 svds_len)
3223{
3224 int modes = 0, i;
3225 struct drm_device *dev = connector->dev;
3226 struct drm_display_info *info = &connector->display_info;
3227 struct drm_hdmi_info *hdmi = &info->hdmi;
3228
3229 for (i = 0; i < svds_len; i++) {
3230 u8 vic = svd_to_vic(svds[i]);
3231 struct drm_display_mode *newmode;
3232
3233 if (!drm_valid_cea_vic(vic))
3234 continue;
3235
3236 newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
3237 if (!newmode)
3238 break;
3239 bitmap_set(hdmi->y420_vdb_modes, vic, 1);
3240 drm_mode_probed_add(connector, newmode);
3241 modes++;
3242 }
3243
3244 if (modes > 0)
3245 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
3246 return modes;
3247}
3248
3249/*
3250 * drm_add_cmdb_modes - Add a YCBCR 420 mode into bitmap
3251 * @connector: connector corresponding to the HDMI sink
3252 * @vic: CEA vic for the video mode to be added in the map
3253 *
3254 * Makes an entry for a videomode in the YCBCR 420 bitmap
3255 */
3256static void
3257drm_add_cmdb_modes(struct drm_connector *connector, u8 svd)
3258{
3259 u8 vic = svd_to_vic(svd);
3260 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
3261
3262 if (!drm_valid_cea_vic(vic))
3263 return;
3264
3265 bitmap_set(hdmi->y420_cmdb_modes, vic, 1);
3266}
3267
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003268static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003269do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003270{
Thomas Woodaff04ac2013-11-29 15:33:27 +00003271 int i, modes = 0;
Shashank Sharma832d4f22017-07-14 16:03:46 +05303272 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003273
Thomas Woodaff04ac2013-11-29 15:33:27 +00003274 for (i = 0; i < len; i++) {
3275 struct drm_display_mode *mode;
3276 mode = drm_display_mode_from_vic_index(connector, db, len, i);
3277 if (mode) {
Shashank Sharma832d4f22017-07-14 16:03:46 +05303278 /*
3279 * YCBCR420 capability block contains a bitmap which
3280 * gives the index of CEA modes from CEA VDB, which
3281 * can support YCBCR 420 sampling output also (apart
3282 * from RGB/YCBCR444 etc).
3283 * For example, if the bit 0 in bitmap is set,
3284 * first mode in VDB can support YCBCR420 output too.
3285 * Add YCBCR420 modes only if sink is HDMI 2.0 capable.
3286 */
3287 if (i < 64 && hdmi->y420_cmdb_map & (1ULL << i))
3288 drm_add_cmdb_modes(connector, db[i]);
3289
Thomas Woodaff04ac2013-11-29 15:33:27 +00003290 drm_mode_probed_add(connector, mode);
3291 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003292 }
3293 }
3294
3295 return modes;
3296}
3297
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003298struct stereo_mandatory_mode {
3299 int width, height, vrefresh;
3300 unsigned int flags;
3301};
3302
3303static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003304 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3305 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003306 { 1920, 1080, 50,
3307 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
3308 { 1920, 1080, 60,
3309 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003310 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3311 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
3312 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3313 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003314};
3315
3316static bool
3317stereo_match_mandatory(const struct drm_display_mode *mode,
3318 const struct stereo_mandatory_mode *stereo_mode)
3319{
3320 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
3321
3322 return mode->hdisplay == stereo_mode->width &&
3323 mode->vdisplay == stereo_mode->height &&
3324 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
3325 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
3326}
3327
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003328static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
3329{
3330 struct drm_device *dev = connector->dev;
3331 const struct drm_display_mode *mode;
3332 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003333 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003334
3335 INIT_LIST_HEAD(&stereo_modes);
3336
3337 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003338 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
3339 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003340 struct drm_display_mode *new_mode;
3341
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003342 if (!stereo_match_mandatory(mode,
3343 &stereo_mandatory_modes[i]))
3344 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003345
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003346 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003347 new_mode = drm_mode_duplicate(dev, mode);
3348 if (!new_mode)
3349 continue;
3350
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003351 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003352 list_add_tail(&new_mode->head, &stereo_modes);
3353 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003354 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003355 }
3356
3357 list_splice_tail(&stereo_modes, &connector->probed_modes);
3358
3359 return modes;
3360}
3361
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003362static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
3363{
3364 struct drm_device *dev = connector->dev;
3365 struct drm_display_mode *newmode;
3366
Jani Nikulad9278b42016-01-08 13:21:51 +02003367 if (!drm_valid_hdmi_vic(vic)) {
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003368 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
3369 return 0;
3370 }
3371
3372 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
3373 if (!newmode)
3374 return 0;
3375
3376 drm_mode_probed_add(connector, newmode);
3377
3378 return 1;
3379}
3380
Thomas Woodfbf46022013-10-16 15:58:50 +01003381static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
3382 const u8 *video_db, u8 video_len, u8 video_index)
3383{
Thomas Woodfbf46022013-10-16 15:58:50 +01003384 struct drm_display_mode *newmode;
3385 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003386
3387 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003388 newmode = drm_display_mode_from_vic_index(connector, video_db,
3389 video_len,
3390 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003391 if (newmode) {
3392 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
3393 drm_mode_probed_add(connector, newmode);
3394 modes++;
3395 }
3396 }
3397 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003398 newmode = drm_display_mode_from_vic_index(connector, video_db,
3399 video_len,
3400 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003401 if (newmode) {
3402 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3403 drm_mode_probed_add(connector, newmode);
3404 modes++;
3405 }
3406 }
3407 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003408 newmode = drm_display_mode_from_vic_index(connector, video_db,
3409 video_len,
3410 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003411 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00003412 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01003413 drm_mode_probed_add(connector, newmode);
3414 modes++;
3415 }
3416 }
3417
3418 return modes;
3419}
3420
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003421/*
3422 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
3423 * @connector: connector corresponding to the HDMI sink
3424 * @db: start of the CEA vendor specific block
3425 * @len: length of the CEA block payload, ie. one can access up to db[len]
3426 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003427 * Parses the HDMI VSDB looking for modes to add to @connector. This function
3428 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003429 */
3430static int
Thomas Woodfbf46022013-10-16 15:58:50 +01003431do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
3432 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003433{
Ville Syrjäläf1781e92017-11-13 19:04:19 +02003434 struct drm_display_info *info = &connector->display_info;
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003435 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01003436 u8 vic_len, hdmi_3d_len = 0;
3437 u16 mask;
3438 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003439
3440 if (len < 8)
3441 goto out;
3442
3443 /* no HDMI_Video_Present */
3444 if (!(db[8] & (1 << 5)))
3445 goto out;
3446
3447 /* Latency_Fields_Present */
3448 if (db[8] & (1 << 7))
3449 offset += 2;
3450
3451 /* I_Latency_Fields_Present */
3452 if (db[8] & (1 << 6))
3453 offset += 2;
3454
3455 /* the declared length is not long enough for the 2 first bytes
3456 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003457 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003458 goto out;
3459
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003460 /* 3D_Present */
3461 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003462 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003463 modes += add_hdmi_mandatory_stereo_modes(connector);
3464
Thomas Woodfbf46022013-10-16 15:58:50 +01003465 /* 3D_Multi_present */
3466 multi_present = (db[8 + offset] & 0x60) >> 5;
3467 }
3468
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003469 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003470 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01003471 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003472
3473 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003474 u8 vic;
3475
3476 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003477 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003478 }
Thomas Woodfbf46022013-10-16 15:58:50 +01003479 offset += 1 + vic_len;
3480
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003481 if (multi_present == 1)
3482 multi_len = 2;
3483 else if (multi_present == 2)
3484 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01003485 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003486 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003487
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003488 if (len < (8 + offset + hdmi_3d_len - 1))
3489 goto out;
3490
3491 if (hdmi_3d_len < multi_len)
3492 goto out;
3493
3494 if (multi_present == 1 || multi_present == 2) {
3495 /* 3D_Structure_ALL */
3496 structure_all = (db[8 + offset] << 8) | db[9 + offset];
3497
3498 /* check if 3D_MASK is present */
3499 if (multi_present == 2)
3500 mask = (db[10 + offset] << 8) | db[11 + offset];
3501 else
3502 mask = 0xffff;
3503
3504 for (i = 0; i < 16; i++) {
3505 if (mask & (1 << i))
3506 modes += add_3d_struct_modes(connector,
3507 structure_all,
3508 video_db,
3509 video_len, i);
3510 }
3511 }
3512
3513 offset += multi_len;
3514
3515 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3516 int vic_index;
3517 struct drm_display_mode *newmode = NULL;
3518 unsigned int newflag = 0;
3519 bool detail_present;
3520
3521 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
3522
3523 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
3524 break;
3525
3526 /* 2D_VIC_order_X */
3527 vic_index = db[8 + offset + i] >> 4;
3528
3529 /* 3D_Structure_X */
3530 switch (db[8 + offset + i] & 0x0f) {
3531 case 0:
3532 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
3533 break;
3534 case 6:
3535 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3536 break;
3537 case 8:
3538 /* 3D_Detail_X */
3539 if ((db[9 + offset + i] >> 4) == 1)
3540 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
3541 break;
3542 }
3543
3544 if (newflag != 0) {
3545 newmode = drm_display_mode_from_vic_index(connector,
3546 video_db,
3547 video_len,
3548 vic_index);
3549
3550 if (newmode) {
3551 newmode->flags |= newflag;
3552 drm_mode_probed_add(connector, newmode);
3553 modes++;
3554 }
3555 }
3556
3557 if (detail_present)
3558 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003559 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003560
3561out:
Ville Syrjäläf1781e92017-11-13 19:04:19 +02003562 if (modes > 0)
3563 info->has_hdmi_infoframe = true;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003564 return modes;
3565}
3566
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003567static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003568cea_db_payload_len(const u8 *db)
3569{
3570 return db[0] & 0x1f;
3571}
3572
3573static int
Shashank Sharma87563fc2017-07-13 21:03:10 +05303574cea_db_extended_tag(const u8 *db)
3575{
3576 return db[1];
3577}
3578
3579static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003580cea_db_tag(const u8 *db)
3581{
3582 return db[0] >> 5;
3583}
3584
3585static int
3586cea_revision(const u8 *cea)
3587{
3588 return cea[1];
3589}
3590
3591static int
3592cea_db_offsets(const u8 *cea, int *start, int *end)
3593{
3594 /* Data block offset in CEA extension block */
3595 *start = 4;
3596 *end = cea[2];
3597 if (*end == 0)
3598 *end = 127;
3599 if (*end < 4 || *end > 127)
3600 return -ERANGE;
3601 return 0;
3602}
3603
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003604static bool cea_db_is_hdmi_vsdb(const u8 *db)
3605{
3606 int hdmi_id;
3607
3608 if (cea_db_tag(db) != VENDOR_BLOCK)
3609 return false;
3610
3611 if (cea_db_payload_len(db) < 5)
3612 return false;
3613
3614 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3615
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01003616 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003617}
3618
Thierry Reding50dd1bd2017-03-13 16:54:00 +05303619static bool cea_db_is_hdmi_forum_vsdb(const u8 *db)
3620{
3621 unsigned int oui;
3622
3623 if (cea_db_tag(db) != VENDOR_BLOCK)
3624 return false;
3625
3626 if (cea_db_payload_len(db) < 7)
3627 return false;
3628
3629 oui = db[3] << 16 | db[2] << 8 | db[1];
3630
3631 return oui == HDMI_FORUM_IEEE_OUI;
3632}
3633
Shashank Sharma832d4f22017-07-14 16:03:46 +05303634static bool cea_db_is_y420cmdb(const u8 *db)
3635{
3636 if (cea_db_tag(db) != USE_EXTENDED_TAG)
3637 return false;
3638
3639 if (!cea_db_payload_len(db))
3640 return false;
3641
3642 if (cea_db_extended_tag(db) != EXT_VIDEO_CAP_BLOCK_Y420CMDB)
3643 return false;
3644
3645 return true;
3646}
3647
3648static bool cea_db_is_y420vdb(const u8 *db)
3649{
3650 if (cea_db_tag(db) != USE_EXTENDED_TAG)
3651 return false;
3652
3653 if (!cea_db_payload_len(db))
3654 return false;
3655
3656 if (cea_db_extended_tag(db) != EXT_VIDEO_DATA_BLOCK_420)
3657 return false;
3658
3659 return true;
3660}
3661
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003662#define for_each_cea_db(cea, i, start, end) \
3663 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
3664
Shashank Sharma832d4f22017-07-14 16:03:46 +05303665static void drm_parse_y420cmdb_bitmap(struct drm_connector *connector,
3666 const u8 *db)
3667{
3668 struct drm_display_info *info = &connector->display_info;
3669 struct drm_hdmi_info *hdmi = &info->hdmi;
3670 u8 map_len = cea_db_payload_len(db) - 1;
3671 u8 count;
3672 u64 map = 0;
3673
3674 if (map_len == 0) {
3675 /* All CEA modes support ycbcr420 sampling also.*/
3676 hdmi->y420_cmdb_map = U64_MAX;
3677 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
3678 return;
3679 }
3680
3681 /*
3682 * This map indicates which of the existing CEA block modes
3683 * from VDB can support YCBCR420 output too. So if bit=0 is
3684 * set, first mode from VDB can support YCBCR420 output too.
3685 * We will parse and keep this map, before parsing VDB itself
3686 * to avoid going through the same block again and again.
3687 *
3688 * Spec is not clear about max possible size of this block.
3689 * Clamping max bitmap block size at 8 bytes. Every byte can
3690 * address 8 CEA modes, in this way this map can address
3691 * 8*8 = first 64 SVDs.
3692 */
3693 if (WARN_ON_ONCE(map_len > 8))
3694 map_len = 8;
3695
3696 for (count = 0; count < map_len; count++)
3697 map |= (u64)db[2 + count] << (8 * count);
3698
3699 if (map)
3700 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
3701
3702 hdmi->y420_cmdb_map = map;
3703}
3704
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003705static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003706add_cea_modes(struct drm_connector *connector, struct edid *edid)
3707{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003708 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01003709 const u8 *db, *hdmi = NULL, *video = NULL;
3710 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003711 int modes = 0;
3712
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003713 if (cea && cea_revision(cea) >= 3) {
3714 int i, start, end;
3715
3716 if (cea_db_offsets(cea, &start, &end))
3717 return 0;
3718
3719 for_each_cea_db(cea, i, start, end) {
3720 db = &cea[i];
3721 dbl = cea_db_payload_len(db);
3722
Thomas Woodfbf46022013-10-16 15:58:50 +01003723 if (cea_db_tag(db) == VIDEO_BLOCK) {
3724 video = db + 1;
3725 video_len = dbl;
3726 modes += do_cea_modes(connector, video, dbl);
Shashank Sharma832d4f22017-07-14 16:03:46 +05303727 } else if (cea_db_is_hdmi_vsdb(db)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003728 hdmi = db;
3729 hdmi_len = dbl;
Shashank Sharma832d4f22017-07-14 16:03:46 +05303730 } else if (cea_db_is_y420vdb(db)) {
3731 const u8 *vdb420 = &db[2];
3732
3733 /* Add 4:2:0(only) modes present in EDID */
3734 modes += do_y420vdb_modes(connector,
3735 vdb420,
3736 dbl - 1);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003737 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003738 }
3739 }
3740
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003741 /*
3742 * We parse the HDMI VSDB after having added the cea modes as we will
3743 * be patching their flags when the sink supports stereo 3D.
3744 */
3745 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01003746 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
3747 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003748
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003749 return modes;
3750}
3751
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003752static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
3753{
3754 const struct drm_display_mode *cea_mode;
3755 int clock1, clock2, clock;
Jani Nikulad9278b42016-01-08 13:21:51 +02003756 u8 vic;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003757 const char *type;
3758
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003759 /*
3760 * allow 5kHz clock difference either way to account for
3761 * the 10kHz clock resolution limit of detailed timings.
3762 */
Jani Nikulad9278b42016-01-08 13:21:51 +02003763 vic = drm_match_cea_mode_clock_tolerance(mode, 5);
3764 if (drm_valid_cea_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003765 type = "CEA";
Jani Nikulad9278b42016-01-08 13:21:51 +02003766 cea_mode = &edid_cea_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003767 clock1 = cea_mode->clock;
3768 clock2 = cea_mode_alternate_clock(cea_mode);
3769 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003770 vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
3771 if (drm_valid_hdmi_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003772 type = "HDMI";
Jani Nikulad9278b42016-01-08 13:21:51 +02003773 cea_mode = &edid_4k_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003774 clock1 = cea_mode->clock;
3775 clock2 = hdmi_mode_alternate_clock(cea_mode);
3776 } else {
3777 return;
3778 }
3779 }
3780
3781 /* pick whichever is closest */
3782 if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
3783 clock = clock1;
3784 else
3785 clock = clock2;
3786
3787 if (mode->clock == clock)
3788 return;
3789
3790 DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
Jani Nikulad9278b42016-01-08 13:21:51 +02003791 type, vic, mode->clock, clock);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003792 mode->clock = clock;
3793}
3794
Wu Fengguang76adaa342011-09-05 14:23:20 +08003795static void
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003796drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003797{
Ville Syrjälä85040722012-08-16 14:55:05 +00003798 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003799
Jani Nikulaf7da77852017-11-01 16:20:57 +02003800 if (len >= 6 && (db[6] & (1 << 7)))
3801 connector->eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_SUPPORTS_AI;
Ville Syrjälä85040722012-08-16 14:55:05 +00003802 if (len >= 8) {
3803 connector->latency_present[0] = db[8] >> 7;
3804 connector->latency_present[1] = (db[8] >> 6) & 1;
3805 }
3806 if (len >= 9)
3807 connector->video_latency[0] = db[9];
3808 if (len >= 10)
3809 connector->audio_latency[0] = db[10];
3810 if (len >= 11)
3811 connector->video_latency[1] = db[11];
3812 if (len >= 12)
3813 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08003814
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003815 DRM_DEBUG_KMS("HDMI: latency present %d %d, "
3816 "video latency %d %d, "
3817 "audio latency %d %d\n",
3818 connector->latency_present[0],
3819 connector->latency_present[1],
3820 connector->video_latency[0],
3821 connector->video_latency[1],
3822 connector->audio_latency[0],
3823 connector->audio_latency[1]);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003824}
3825
3826static void
3827monitor_name(struct detailed_timing *t, void *data)
3828{
3829 if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
3830 *(u8 **)data = t->data.other_data.data.str.str;
3831}
3832
Jim Bride59f7c0f2016-04-14 10:18:35 -07003833static int get_monitor_name(struct edid *edid, char name[13])
3834{
3835 char *edid_name = NULL;
3836 int mnl;
3837
3838 if (!edid || !name)
3839 return 0;
3840
3841 drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
3842 for (mnl = 0; edid_name && mnl < 13; mnl++) {
3843 if (edid_name[mnl] == 0x0a)
3844 break;
3845
3846 name[mnl] = edid_name[mnl];
3847 }
3848
3849 return mnl;
3850}
3851
3852/**
3853 * drm_edid_get_monitor_name - fetch the monitor name from the edid
3854 * @edid: monitor EDID information
3855 * @name: pointer to a character array to hold the name of the monitor
3856 * @bufsize: The size of the name buffer (should be at least 14 chars.)
3857 *
3858 */
3859void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
3860{
3861 int name_length;
3862 char buf[13];
3863
3864 if (bufsize <= 0)
3865 return;
3866
3867 name_length = min(get_monitor_name(edid, buf), bufsize - 1);
3868 memcpy(name, buf, name_length);
3869 name[name_length] = '\0';
3870}
3871EXPORT_SYMBOL(drm_edid_get_monitor_name);
3872
Jani Nikula42750d32017-11-01 16:21:00 +02003873static void clear_eld(struct drm_connector *connector)
3874{
3875 memset(connector->eld, 0, sizeof(connector->eld));
3876
3877 connector->latency_present[0] = false;
3878 connector->latency_present[1] = false;
3879 connector->video_latency[0] = 0;
3880 connector->audio_latency[0] = 0;
3881 connector->video_latency[1] = 0;
3882 connector->audio_latency[1] = 0;
3883}
3884
Jani Nikula79436a12017-11-01 16:21:03 +02003885/*
Wu Fengguang76adaa342011-09-05 14:23:20 +08003886 * drm_edid_to_eld - build ELD from EDID
3887 * @connector: connector corresponding to the HDMI/DP sink
3888 * @edid: EDID to parse
3889 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003890 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
Jani Nikula1d1c3662017-11-01 16:20:58 +02003891 * HDCP and Port_ID ELD fields are left for the graphics driver to fill in.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003892 */
Jani Nikula79436a12017-11-01 16:21:03 +02003893static void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003894{
3895 uint8_t *eld = connector->eld;
3896 u8 *cea;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003897 u8 *db;
Ville Syrjälä7c018782016-03-09 22:07:46 +02003898 int total_sad_count = 0;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003899 int mnl;
3900 int dbl;
3901
Jani Nikula42750d32017-11-01 16:21:00 +02003902 clear_eld(connector);
Ville Syrjälä85c91582016-09-28 16:51:34 +03003903
Jani Nikulae9bd0b82017-02-17 17:20:52 +02003904 if (!edid)
3905 return;
3906
Wu Fengguang76adaa342011-09-05 14:23:20 +08003907 cea = drm_find_cea_extension(edid);
3908 if (!cea) {
3909 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
3910 return;
3911 }
3912
Jani Nikulaf7da77852017-11-01 16:20:57 +02003913 mnl = get_monitor_name(edid, &eld[DRM_ELD_MONITOR_NAME_STRING]);
3914 DRM_DEBUG_KMS("ELD monitor %s\n", &eld[DRM_ELD_MONITOR_NAME_STRING]);
Jim Bride59f7c0f2016-04-14 10:18:35 -07003915
Jani Nikulaf7da77852017-11-01 16:20:57 +02003916 eld[DRM_ELD_CEA_EDID_VER_MNL] = cea[1] << DRM_ELD_CEA_EDID_VER_SHIFT;
3917 eld[DRM_ELD_CEA_EDID_VER_MNL] |= mnl;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003918
Jani Nikulaf7da77852017-11-01 16:20:57 +02003919 eld[DRM_ELD_VER] = DRM_ELD_VER_CEA861D;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003920
Jani Nikulaf7da77852017-11-01 16:20:57 +02003921 eld[DRM_ELD_MANUFACTURER_NAME0] = edid->mfg_id[0];
3922 eld[DRM_ELD_MANUFACTURER_NAME1] = edid->mfg_id[1];
3923 eld[DRM_ELD_PRODUCT_CODE0] = edid->prod_code[0];
3924 eld[DRM_ELD_PRODUCT_CODE1] = edid->prod_code[1];
Wu Fengguang76adaa342011-09-05 14:23:20 +08003925
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003926 if (cea_revision(cea) >= 3) {
3927 int i, start, end;
3928
3929 if (cea_db_offsets(cea, &start, &end)) {
3930 start = 0;
3931 end = 0;
3932 }
3933
3934 for_each_cea_db(cea, i, start, end) {
3935 db = &cea[i];
3936 dbl = cea_db_payload_len(db);
3937
3938 switch (cea_db_tag(db)) {
Ville Syrjälä7c018782016-03-09 22:07:46 +02003939 int sad_count;
3940
Christian Schmidta0ab7342011-12-19 20:03:38 +01003941 case AUDIO_BLOCK:
3942 /* Audio Data Block, contains SADs */
Ville Syrjälä7c018782016-03-09 22:07:46 +02003943 sad_count = min(dbl / 3, 15 - total_sad_count);
3944 if (sad_count >= 1)
Jani Nikulaf7da77852017-11-01 16:20:57 +02003945 memcpy(&eld[DRM_ELD_CEA_SAD(mnl, total_sad_count)],
Ville Syrjälä7c018782016-03-09 22:07:46 +02003946 &db[1], sad_count * 3);
3947 total_sad_count += sad_count;
Christian Schmidta0ab7342011-12-19 20:03:38 +01003948 break;
3949 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003950 /* Speaker Allocation Data Block */
3951 if (dbl >= 1)
Jani Nikulaf7da77852017-11-01 16:20:57 +02003952 eld[DRM_ELD_SPEAKER] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01003953 break;
3954 case VENDOR_BLOCK:
3955 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003956 if (cea_db_is_hdmi_vsdb(db))
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003957 drm_parse_hdmi_vsdb_audio(connector, db);
Christian Schmidta0ab7342011-12-19 20:03:38 +01003958 break;
3959 default:
3960 break;
3961 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08003962 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003963 }
Jani Nikulaf7da77852017-11-01 16:20:57 +02003964 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= total_sad_count << DRM_ELD_SAD_COUNT_SHIFT;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003965
Jani Nikula1d1c3662017-11-01 16:20:58 +02003966 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
3967 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3968 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_DP;
3969 else
3970 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_HDMI;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003971
Jani Nikula938fd8a2014-10-28 16:20:48 +02003972 eld[DRM_ELD_BASELINE_ELD_LEN] =
3973 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
3974
3975 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
Ville Syrjälä7c018782016-03-09 22:07:46 +02003976 drm_eld_size(eld), total_sad_count);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003977}
Wu Fengguang76adaa342011-09-05 14:23:20 +08003978
3979/**
Rafał Miłeckife214162013-04-19 19:01:25 +02003980 * drm_edid_to_sad - extracts SADs from EDID
3981 * @edid: EDID to parse
3982 * @sads: pointer that will be set to the extracted SADs
3983 *
3984 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
Rafał Miłeckife214162013-04-19 19:01:25 +02003985 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003986 * Note: The returned pointer needs to be freed using kfree().
3987 *
3988 * Return: The number of found SADs or negative number on error.
Rafał Miłeckife214162013-04-19 19:01:25 +02003989 */
3990int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
3991{
3992 int count = 0;
3993 int i, start, end, dbl;
3994 u8 *cea;
3995
3996 cea = drm_find_cea_extension(edid);
3997 if (!cea) {
3998 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3999 return -ENOENT;
4000 }
4001
4002 if (cea_revision(cea) < 3) {
4003 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
4004 return -ENOTSUPP;
4005 }
4006
4007 if (cea_db_offsets(cea, &start, &end)) {
4008 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4009 return -EPROTO;
4010 }
4011
4012 for_each_cea_db(cea, i, start, end) {
4013 u8 *db = &cea[i];
4014
4015 if (cea_db_tag(db) == AUDIO_BLOCK) {
4016 int j;
4017 dbl = cea_db_payload_len(db);
4018
4019 count = dbl / 3; /* SAD is 3B */
4020 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
4021 if (!*sads)
4022 return -ENOMEM;
4023 for (j = 0; j < count; j++) {
4024 u8 *sad = &db[1 + j * 3];
4025
4026 (*sads)[j].format = (sad[0] & 0x78) >> 3;
4027 (*sads)[j].channels = sad[0] & 0x7;
4028 (*sads)[j].freq = sad[1] & 0x7F;
4029 (*sads)[j].byte2 = sad[2];
4030 }
4031 break;
4032 }
4033 }
4034
4035 return count;
4036}
4037EXPORT_SYMBOL(drm_edid_to_sad);
4038
4039/**
Alex Deucherd105f472013-07-25 15:55:32 -04004040 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
4041 * @edid: EDID to parse
4042 * @sadb: pointer to the speaker block
4043 *
4044 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
Alex Deucherd105f472013-07-25 15:55:32 -04004045 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004046 * Note: The returned pointer needs to be freed using kfree().
4047 *
4048 * Return: The number of found Speaker Allocation Blocks or negative number on
4049 * error.
Alex Deucherd105f472013-07-25 15:55:32 -04004050 */
4051int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
4052{
4053 int count = 0;
4054 int i, start, end, dbl;
4055 const u8 *cea;
4056
4057 cea = drm_find_cea_extension(edid);
4058 if (!cea) {
4059 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
4060 return -ENOENT;
4061 }
4062
4063 if (cea_revision(cea) < 3) {
4064 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
4065 return -ENOTSUPP;
4066 }
4067
4068 if (cea_db_offsets(cea, &start, &end)) {
4069 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4070 return -EPROTO;
4071 }
4072
4073 for_each_cea_db(cea, i, start, end) {
4074 const u8 *db = &cea[i];
4075
4076 if (cea_db_tag(db) == SPEAKER_BLOCK) {
4077 dbl = cea_db_payload_len(db);
4078
4079 /* Speaker Allocation Data Block */
4080 if (dbl == 3) {
Benoit Taine89086bc2014-05-26 17:21:22 +02004081 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04004082 if (!*sadb)
4083 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04004084 count = dbl;
4085 break;
4086 }
4087 }
4088 }
4089
4090 return count;
4091}
4092EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
4093
4094/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004095 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
Wu Fengguang76adaa342011-09-05 14:23:20 +08004096 * @connector: connector associated with the HDMI/DP sink
4097 * @mode: the display mode
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004098 *
4099 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
4100 * the sink doesn't support audio or video.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004101 */
4102int drm_av_sync_delay(struct drm_connector *connector,
Ville Syrjälä3a818d32015-09-07 18:22:58 +03004103 const struct drm_display_mode *mode)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004104{
4105 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
4106 int a, v;
4107
4108 if (!connector->latency_present[0])
4109 return 0;
4110 if (!connector->latency_present[1])
4111 i = 0;
4112
4113 a = connector->audio_latency[i];
4114 v = connector->video_latency[i];
4115
4116 /*
4117 * HDMI/DP sink doesn't support audio or video?
4118 */
4119 if (a == 255 || v == 255)
4120 return 0;
4121
4122 /*
4123 * Convert raw EDID values to millisecond.
4124 * Treat unknown latency as 0ms.
4125 */
4126 if (a)
4127 a = min(2 * (a - 1), 500);
4128 if (v)
4129 v = min(2 * (v - 1), 500);
4130
4131 return max(v - a, 0);
4132}
4133EXPORT_SYMBOL(drm_av_sync_delay);
4134
4135/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004136 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
Ma Lingf23c20c2009-03-26 19:26:23 +08004137 * @edid: monitor EDID information
4138 *
4139 * Parse the CEA extension according to CEA-861-B.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004140 *
4141 * Return: True if the monitor is HDMI, false if not or unknown.
Ma Lingf23c20c2009-03-26 19:26:23 +08004142 */
4143bool drm_detect_hdmi_monitor(struct edid *edid)
4144{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004145 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004146 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08004147 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08004148
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004149 edid_ext = drm_find_cea_extension(edid);
4150 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004151 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004152
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004153 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004154 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004155
4156 /*
4157 * Because HDMI identifier is in Vendor Specific Block,
4158 * search it from all data blocks of CEA extension.
4159 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004160 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004161 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
4162 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08004163 }
4164
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004165 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004166}
4167EXPORT_SYMBOL(drm_detect_hdmi_monitor);
4168
Dave Airlief453ba02008-11-07 14:05:41 -08004169/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004170 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01004171 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004172 *
4173 * Monitor should have CEA extension block.
4174 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
4175 * audio' only. If there is any audio extension block and supported
4176 * audio format, assume at least 'basic audio' support, even if 'basic
4177 * audio' is not defined in EDID.
4178 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004179 * Return: True if the monitor supports audio, false otherwise.
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004180 */
4181bool drm_detect_monitor_audio(struct edid *edid)
4182{
4183 u8 *edid_ext;
4184 int i, j;
4185 bool has_audio = false;
4186 int start_offset, end_offset;
4187
4188 edid_ext = drm_find_cea_extension(edid);
4189 if (!edid_ext)
4190 goto end;
4191
4192 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
4193
4194 if (has_audio) {
4195 DRM_DEBUG_KMS("Monitor has basic audio support\n");
4196 goto end;
4197 }
4198
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004199 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
4200 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004201
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004202 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
4203 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004204 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004205 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004206 DRM_DEBUG_KMS("CEA audio format %d\n",
4207 (edid_ext[i + j] >> 3) & 0xf);
4208 goto end;
4209 }
4210 }
4211end:
4212 return has_audio;
4213}
4214EXPORT_SYMBOL(drm_detect_monitor_audio);
4215
4216/**
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004217 * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
Daniel Vetterfc668112014-01-21 12:02:26 +01004218 * @edid: EDID block to scan
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004219 *
4220 * Check whether the monitor reports the RGB quantization range selection
4221 * as supported. The AVI infoframe can then be used to inform the monitor
4222 * which quantization range (full or limited) is used.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004223 *
4224 * Return: True if the RGB quantization range is selectable, false otherwise.
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004225 */
4226bool drm_rgb_quant_range_selectable(struct edid *edid)
4227{
4228 u8 *edid_ext;
4229 int i, start, end;
4230
4231 edid_ext = drm_find_cea_extension(edid);
4232 if (!edid_ext)
4233 return false;
4234
4235 if (cea_db_offsets(edid_ext, &start, &end))
4236 return false;
4237
4238 for_each_cea_db(edid_ext, i, start, end) {
Shashank Sharma87563fc2017-07-13 21:03:10 +05304239 if (cea_db_tag(&edid_ext[i]) == USE_EXTENDED_TAG &&
4240 cea_db_payload_len(&edid_ext[i]) == 2 &&
4241 cea_db_extended_tag(&edid_ext[i]) ==
4242 EXT_VIDEO_CAPABILITY_BLOCK) {
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004243 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
4244 return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
4245 }
4246 }
4247
4248 return false;
4249}
4250EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
4251
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02004252/**
4253 * drm_default_rgb_quant_range - default RGB quantization range
4254 * @mode: display mode
4255 *
4256 * Determine the default RGB quantization range for the mode,
4257 * as specified in CEA-861.
4258 *
4259 * Return: The default RGB quantization range for the mode
4260 */
4261enum hdmi_quantization_range
4262drm_default_rgb_quant_range(const struct drm_display_mode *mode)
4263{
4264 /* All CEA modes other than VIC 1 use limited quantization range. */
4265 return drm_match_cea_mode(mode) > 1 ?
4266 HDMI_QUANTIZATION_RANGE_LIMITED :
4267 HDMI_QUANTIZATION_RANGE_FULL;
4268}
4269EXPORT_SYMBOL(drm_default_rgb_quant_range);
4270
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304271static void drm_parse_ycbcr420_deep_color_info(struct drm_connector *connector,
4272 const u8 *db)
4273{
4274 u8 dc_mask;
4275 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
4276
4277 dc_mask = db[7] & DRM_EDID_YCBCR420_DC_MASK;
4278 hdmi->y420_dc_modes |= dc_mask;
4279}
4280
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304281static void drm_parse_hdmi_forum_vsdb(struct drm_connector *connector,
4282 const u8 *hf_vsdb)
4283{
Shashank Sharma62c58af2017-03-13 16:54:02 +05304284 struct drm_display_info *display = &connector->display_info;
4285 struct drm_hdmi_info *hdmi = &display->hdmi;
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304286
Ville Syrjäläf1781e92017-11-13 19:04:19 +02004287 display->has_hdmi_infoframe = true;
4288
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304289 if (hf_vsdb[6] & 0x80) {
4290 hdmi->scdc.supported = true;
4291 if (hf_vsdb[6] & 0x40)
4292 hdmi->scdc.read_request = true;
4293 }
Shashank Sharma62c58af2017-03-13 16:54:02 +05304294
4295 /*
4296 * All HDMI 2.0 monitors must support scrambling at rates > 340 MHz.
4297 * And as per the spec, three factors confirm this:
4298 * * Availability of a HF-VSDB block in EDID (check)
4299 * * Non zero Max_TMDS_Char_Rate filed in HF-VSDB (let's check)
4300 * * SCDC support available (let's check)
4301 * Lets check it out.
4302 */
4303
4304 if (hf_vsdb[5]) {
4305 /* max clock is 5000 KHz times block value */
4306 u32 max_tmds_clock = hf_vsdb[5] * 5000;
4307 struct drm_scdc *scdc = &hdmi->scdc;
4308
4309 if (max_tmds_clock > 340000) {
4310 display->max_tmds_clock = max_tmds_clock;
4311 DRM_DEBUG_KMS("HF-VSDB: max TMDS clock %d kHz\n",
4312 display->max_tmds_clock);
4313 }
4314
4315 if (scdc->supported) {
4316 scdc->scrambling.supported = true;
4317
4318 /* Few sinks support scrambling for cloks < 340M */
4319 if ((hf_vsdb[6] & 0x8))
4320 scdc->scrambling.low_rates = true;
4321 }
4322 }
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304323
4324 drm_parse_ycbcr420_deep_color_info(connector, hf_vsdb);
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304325}
4326
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004327static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
4328 const u8 *hdmi)
Mario Kleinerd0c94692014-03-27 19:59:39 +01004329{
Ville Syrjälä18267502016-09-28 16:51:38 +03004330 struct drm_display_info *info = &connector->display_info;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004331 unsigned int dc_bpc = 0;
4332
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004333 /* HDMI supports at least 8 bpc */
4334 info->bpc = 8;
4335
4336 if (cea_db_payload_len(hdmi) < 6)
4337 return;
4338
4339 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
4340 dc_bpc = 10;
4341 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
4342 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
4343 connector->name);
4344 }
4345
4346 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
4347 dc_bpc = 12;
4348 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
4349 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
4350 connector->name);
4351 }
4352
4353 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
4354 dc_bpc = 16;
4355 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
4356 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
4357 connector->name);
4358 }
4359
4360 if (dc_bpc == 0) {
4361 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
4362 connector->name);
4363 return;
4364 }
4365
4366 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
4367 connector->name, dc_bpc);
4368 info->bpc = dc_bpc;
4369
4370 /*
4371 * Deep color support mandates RGB444 support for all video
4372 * modes and forbids YCRCB422 support for all video modes per
4373 * HDMI 1.3 spec.
4374 */
4375 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4376
4377 /* YCRCB444 is optional according to spec. */
4378 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
4379 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4380 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
4381 connector->name);
4382 }
4383
4384 /*
4385 * Spec says that if any deep color mode is supported at all,
4386 * then deep color 36 bit must be supported.
4387 */
4388 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
4389 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
4390 connector->name);
4391 }
4392}
4393
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004394static void
4395drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
4396{
4397 struct drm_display_info *info = &connector->display_info;
4398 u8 len = cea_db_payload_len(db);
4399
4400 if (len >= 6)
4401 info->dvi_dual = db[6] & 1;
4402 if (len >= 7)
4403 info->max_tmds_clock = db[7] * 5000;
4404
4405 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
4406 "max TMDS clock %d kHz\n",
4407 info->dvi_dual,
4408 info->max_tmds_clock);
4409
4410 drm_parse_hdmi_deep_color_info(connector, db);
4411}
4412
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004413static void drm_parse_cea_ext(struct drm_connector *connector,
Keith Packard170178f2017-12-13 00:44:26 -08004414 const struct edid *edid)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004415{
4416 struct drm_display_info *info = &connector->display_info;
4417 const u8 *edid_ext;
4418 int i, start, end;
4419
Mario Kleinerd0c94692014-03-27 19:59:39 +01004420 edid_ext = drm_find_cea_extension(edid);
4421 if (!edid_ext)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004422 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004423
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004424 info->cea_rev = edid_ext[1];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004425
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004426 /* The existence of a CEA block should imply RGB support */
4427 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4428 if (edid_ext[3] & EDID_CEA_YCRCB444)
4429 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4430 if (edid_ext[3] & EDID_CEA_YCRCB422)
4431 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004432
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004433 if (cea_db_offsets(edid_ext, &start, &end))
4434 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004435
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004436 for_each_cea_db(edid_ext, i, start, end) {
4437 const u8 *db = &edid_ext[i];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004438
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004439 if (cea_db_is_hdmi_vsdb(db))
4440 drm_parse_hdmi_vsdb_video(connector, db);
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304441 if (cea_db_is_hdmi_forum_vsdb(db))
4442 drm_parse_hdmi_forum_vsdb(connector, db);
Shashank Sharma832d4f22017-07-14 16:03:46 +05304443 if (cea_db_is_y420cmdb(db))
4444 drm_parse_y420cmdb_bitmap(connector, db);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004445 }
Mario Kleinerd0c94692014-03-27 19:59:39 +01004446}
4447
Keith Packard170178f2017-12-13 00:44:26 -08004448/* A connector has no EDID information, so we've got no EDID to compute quirks from. Reset
4449 * all of the values which would have been set from EDID
4450 */
4451void
4452drm_reset_display_info(struct drm_connector *connector)
Jesse Barnes3b112282011-04-15 12:49:23 -07004453{
Ville Syrjälä18267502016-09-28 16:51:38 +03004454 struct drm_display_info *info = &connector->display_info;
Jesse Barnesebec9a7b2011-08-03 09:22:54 -07004455
Keith Packard170178f2017-12-13 00:44:26 -08004456 info->width_mm = 0;
4457 info->height_mm = 0;
4458
4459 info->bpc = 0;
4460 info->color_formats = 0;
4461 info->cea_rev = 0;
4462 info->max_tmds_clock = 0;
4463 info->dvi_dual = false;
4464 info->has_hdmi_infoframe = false;
Ville Syrjälä1f6b8ee2018-04-24 16:02:50 +03004465 memset(&info->hdmi, 0, sizeof(info->hdmi));
Keith Packard170178f2017-12-13 00:44:26 -08004466
4467 info->non_desktop = 0;
4468}
Keith Packard170178f2017-12-13 00:44:26 -08004469
4470u32 drm_add_display_info(struct drm_connector *connector, const struct edid *edid)
4471{
4472 struct drm_display_info *info = &connector->display_info;
4473
4474 u32 quirks = edid_get_quirks(edid);
4475
Ville Syrjälä1f6b8ee2018-04-24 16:02:50 +03004476 drm_reset_display_info(connector);
4477
Jesse Barnes3b112282011-04-15 12:49:23 -07004478 info->width_mm = edid->width_cm * 10;
4479 info->height_mm = edid->height_cm * 10;
4480
Dave Airlie66660d42017-10-16 05:08:09 +01004481 info->non_desktop = !!(quirks & EDID_QUIRK_NON_DESKTOP);
4482
Keith Packard170178f2017-12-13 00:44:26 -08004483 DRM_DEBUG_KMS("non_desktop set to %d\n", info->non_desktop);
4484
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004485 if (edid->revision < 3)
Keith Packard170178f2017-12-13 00:44:26 -08004486 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07004487
4488 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
Keith Packard170178f2017-12-13 00:44:26 -08004489 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07004490
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004491 drm_parse_cea_ext(connector, edid);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004492
Mario Kleiner210a0212016-07-06 12:05:48 +02004493 /*
4494 * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3?
4495 *
4496 * For such displays, the DFP spec 1.0, section 3.10 "EDID support"
4497 * tells us to assume 8 bpc color depth if the EDID doesn't have
4498 * extensions which tell otherwise.
4499 */
4500 if ((info->bpc == 0) && (edid->revision < 4) &&
4501 (edid->input & DRM_EDID_DIGITAL_TYPE_DVI)) {
4502 info->bpc = 8;
4503 DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
4504 connector->name, info->bpc);
4505 }
4506
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004507 /* Only defined for 1.4 with digital displays */
4508 if (edid->revision < 4)
Keith Packard170178f2017-12-13 00:44:26 -08004509 return quirks;
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004510
Jesse Barnes3b112282011-04-15 12:49:23 -07004511 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
4512 case DRM_EDID_DIGITAL_DEPTH_6:
4513 info->bpc = 6;
4514 break;
4515 case DRM_EDID_DIGITAL_DEPTH_8:
4516 info->bpc = 8;
4517 break;
4518 case DRM_EDID_DIGITAL_DEPTH_10:
4519 info->bpc = 10;
4520 break;
4521 case DRM_EDID_DIGITAL_DEPTH_12:
4522 info->bpc = 12;
4523 break;
4524 case DRM_EDID_DIGITAL_DEPTH_14:
4525 info->bpc = 14;
4526 break;
4527 case DRM_EDID_DIGITAL_DEPTH_16:
4528 info->bpc = 16;
4529 break;
4530 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
4531 default:
4532 info->bpc = 0;
4533 break;
4534 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07004535
Mario Kleinerd0c94692014-03-27 19:59:39 +01004536 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03004537 connector->name, info->bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004538
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004539 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02004540 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
4541 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4542 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
4543 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Keith Packard170178f2017-12-13 00:44:26 -08004544 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07004545}
4546
Dave Airliec97291772016-05-03 15:38:37 +10004547static int validate_displayid(u8 *displayid, int length, int idx)
4548{
4549 int i;
4550 u8 csum = 0;
4551 struct displayid_hdr *base;
4552
4553 base = (struct displayid_hdr *)&displayid[idx];
4554
4555 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
4556 base->rev, base->bytes, base->prod_id, base->ext_count);
4557
4558 if (base->bytes + 5 > length - idx)
4559 return -EINVAL;
4560 for (i = idx; i <= base->bytes + 5; i++) {
4561 csum += displayid[i];
4562 }
4563 if (csum) {
Chris Wilson813a7872017-02-10 19:59:13 +00004564 DRM_NOTE("DisplayID checksum invalid, remainder is %d\n", csum);
Dave Airliec97291772016-05-03 15:38:37 +10004565 return -EINVAL;
4566 }
4567 return 0;
4568}
4569
Dave Airliea39ed682016-05-02 08:35:05 +10004570static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
4571 struct displayid_detailed_timings_1 *timings)
4572{
4573 struct drm_display_mode *mode;
4574 unsigned pixel_clock = (timings->pixel_clock[0] |
4575 (timings->pixel_clock[1] << 8) |
4576 (timings->pixel_clock[2] << 16));
4577 unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
4578 unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
4579 unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
4580 unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
4581 unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
4582 unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
4583 unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
4584 unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
4585 bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
4586 bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
4587 mode = drm_mode_create(dev);
4588 if (!mode)
4589 return NULL;
4590
4591 mode->clock = pixel_clock * 10;
4592 mode->hdisplay = hactive;
4593 mode->hsync_start = mode->hdisplay + hsync;
4594 mode->hsync_end = mode->hsync_start + hsync_width;
4595 mode->htotal = mode->hdisplay + hblank;
4596
4597 mode->vdisplay = vactive;
4598 mode->vsync_start = mode->vdisplay + vsync;
4599 mode->vsync_end = mode->vsync_start + vsync_width;
4600 mode->vtotal = mode->vdisplay + vblank;
4601
4602 mode->flags = 0;
4603 mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
4604 mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
4605 mode->type = DRM_MODE_TYPE_DRIVER;
4606
4607 if (timings->flags & 0x80)
4608 mode->type |= DRM_MODE_TYPE_PREFERRED;
4609 mode->vrefresh = drm_mode_vrefresh(mode);
4610 drm_mode_set_name(mode);
4611
4612 return mode;
4613}
4614
4615static int add_displayid_detailed_1_modes(struct drm_connector *connector,
4616 struct displayid_block *block)
4617{
4618 struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
4619 int i;
4620 int num_timings;
4621 struct drm_display_mode *newmode;
4622 int num_modes = 0;
4623 /* blocks must be multiple of 20 bytes length */
4624 if (block->num_bytes % 20)
4625 return 0;
4626
4627 num_timings = block->num_bytes / 20;
4628 for (i = 0; i < num_timings; i++) {
4629 struct displayid_detailed_timings_1 *timings = &det->timings[i];
4630
4631 newmode = drm_mode_displayid_detailed(connector->dev, timings);
4632 if (!newmode)
4633 continue;
4634
4635 drm_mode_probed_add(connector, newmode);
4636 num_modes++;
4637 }
4638 return num_modes;
4639}
4640
4641static int add_displayid_detailed_modes(struct drm_connector *connector,
4642 struct edid *edid)
4643{
4644 u8 *displayid;
4645 int ret;
4646 int idx = 1;
4647 int length = EDID_LENGTH;
4648 struct displayid_block *block;
4649 int num_modes = 0;
4650
4651 displayid = drm_find_displayid_extension(edid);
4652 if (!displayid)
4653 return 0;
4654
4655 ret = validate_displayid(displayid, length, idx);
4656 if (ret)
4657 return 0;
4658
4659 idx += sizeof(struct displayid_hdr);
4660 while (block = (struct displayid_block *)&displayid[idx],
4661 idx + sizeof(struct displayid_block) <= length &&
4662 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4663 block->num_bytes > 0) {
4664 idx += block->num_bytes + sizeof(struct displayid_block);
4665 switch (block->tag) {
4666 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4667 num_modes += add_displayid_detailed_1_modes(connector, block);
4668 break;
4669 }
4670 }
4671 return num_modes;
4672}
4673
Jesse Barnes3b112282011-04-15 12:49:23 -07004674/**
Dave Airlief453ba02008-11-07 14:05:41 -08004675 * drm_add_edid_modes - add modes from EDID data, if available
4676 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004677 * @edid: EDID data
Dave Airlief453ba02008-11-07 14:05:41 -08004678 *
Daniel Vetterb3c6c8b2016-08-12 22:48:55 +02004679 * Add the specified modes to the connector's mode list. Also fills out the
Jani Nikulac945b8c2017-11-01 16:21:01 +02004680 * &drm_display_info structure and ELD in @connector with any information which
4681 * can be derived from the edid.
Dave Airlief453ba02008-11-07 14:05:41 -08004682 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004683 * Return: The number of modes added or 0 if we couldn't find any.
Dave Airlief453ba02008-11-07 14:05:41 -08004684 */
4685int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
4686{
4687 int num_modes = 0;
4688 u32 quirks;
4689
4690 if (edid == NULL) {
Jani Nikulac945b8c2017-11-01 16:21:01 +02004691 clear_eld(connector);
Dave Airlief453ba02008-11-07 14:05:41 -08004692 return 0;
4693 }
Alex Deucher3c537882010-02-05 04:21:19 -05004694 if (!drm_edid_is_valid(edid)) {
Jani Nikulac945b8c2017-11-01 16:21:01 +02004695 clear_eld(connector);
Jordan Crousedcdb1672010-05-27 13:40:25 -06004696 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03004697 connector->name);
Dave Airlief453ba02008-11-07 14:05:41 -08004698 return 0;
4699 }
4700
Jani Nikulac945b8c2017-11-01 16:21:01 +02004701 drm_edid_to_eld(connector, edid);
4702
Adam Jacksonc867df72010-03-29 21:43:21 +00004703 /*
Shashank Sharma0f0f8702017-07-13 21:03:09 +05304704 * CEA-861-F adds ycbcr capability map block, for HDMI 2.0 sinks.
4705 * To avoid multiple parsing of same block, lets parse that map
4706 * from sink info, before parsing CEA modes.
4707 */
Keith Packard170178f2017-12-13 00:44:26 -08004708 quirks = drm_add_display_info(connector, edid);
Shashank Sharma0f0f8702017-07-13 21:03:09 +05304709
4710 /*
Adam Jacksonc867df72010-03-29 21:43:21 +00004711 * EDID spec says modes should be preferred in this order:
4712 * - preferred detailed mode
4713 * - other detailed modes from base block
4714 * - detailed modes from extension blocks
4715 * - CVT 3-byte code modes
4716 * - standard timing codes
4717 * - established timing codes
4718 * - modes inferred from GTF or CVT range information
4719 *
Adam Jackson13931572010-08-03 14:38:19 -04004720 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00004721 *
4722 * XXX order for additional mode types in extension blocks?
4723 */
Adam Jackson13931572010-08-03 14:38:19 -04004724 num_modes += add_detailed_modes(connector, edid, quirks);
4725 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00004726 num_modes += add_standard_modes(connector, edid);
4727 num_modes += add_established_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004728 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03004729 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airliea39ed682016-05-02 08:35:05 +10004730 num_modes += add_displayid_detailed_modes(connector, edid);
Ville Syrjälä4d53dc02015-05-08 17:45:07 +03004731 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
4732 num_modes += add_inferred_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08004733
4734 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
4735 edid_fixup_preferred(connector, quirks);
4736
Mario Kleinere10aec62016-07-06 12:05:44 +02004737 if (quirks & EDID_QUIRK_FORCE_6BPC)
4738 connector->display_info.bpc = 6;
4739
Rafał Miłecki49d45a312013-12-07 13:22:42 +01004740 if (quirks & EDID_QUIRK_FORCE_8BPC)
4741 connector->display_info.bpc = 8;
4742
Mario Kleinere345da82017-04-21 17:05:08 +02004743 if (quirks & EDID_QUIRK_FORCE_10BPC)
4744 connector->display_info.bpc = 10;
4745
Mario Kleinerbc5b9642014-05-23 21:40:55 +02004746 if (quirks & EDID_QUIRK_FORCE_12BPC)
4747 connector->display_info.bpc = 12;
4748
Dave Airlief453ba02008-11-07 14:05:41 -08004749 return num_modes;
4750}
4751EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004752
4753/**
4754 * drm_add_modes_noedid - add modes for the connectors without EDID
4755 * @connector: connector we're probing
4756 * @hdisplay: the horizontal display limit
4757 * @vdisplay: the vertical display limit
4758 *
4759 * Add the specified modes to the connector's mode list. Only when the
4760 * hdisplay/vdisplay is not beyond the given limit, it will be added.
4761 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004762 * Return: The number of modes added or 0 if we couldn't find any.
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004763 */
4764int drm_add_modes_noedid(struct drm_connector *connector,
4765 int hdisplay, int vdisplay)
4766{
4767 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004768 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004769 struct drm_device *dev = connector->dev;
4770
Daniel Vetterfbb40b22015-08-10 11:55:37 +02004771 count = ARRAY_SIZE(drm_dmt_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004772 if (hdisplay < 0)
4773 hdisplay = 0;
4774 if (vdisplay < 0)
4775 vdisplay = 0;
4776
4777 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004778 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004779 if (hdisplay && vdisplay) {
4780 /*
4781 * Only when two are valid, they will be used to check
4782 * whether the mode should be added to the mode list of
4783 * the connector.
4784 */
4785 if (ptr->hdisplay > hdisplay ||
4786 ptr->vdisplay > vdisplay)
4787 continue;
4788 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05004789 if (drm_mode_vrefresh(ptr) > 61)
4790 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004791 mode = drm_mode_duplicate(dev, ptr);
4792 if (mode) {
4793 drm_mode_probed_add(connector, mode);
4794 num_modes++;
4795 }
4796 }
4797 return num_modes;
4798}
4799EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01004800
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004801/**
4802 * drm_set_preferred_mode - Sets the preferred mode of a connector
4803 * @connector: connector whose mode list should be processed
4804 * @hpref: horizontal resolution of preferred mode
4805 * @vpref: vertical resolution of preferred mode
4806 *
4807 * Marks a mode as preferred if it matches the resolution specified by @hpref
4808 * and @vpref.
4809 */
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004810void drm_set_preferred_mode(struct drm_connector *connector,
4811 int hpref, int vpref)
4812{
4813 struct drm_display_mode *mode;
4814
4815 list_for_each_entry(mode, &connector->probed_modes, head) {
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004816 if (mode->hdisplay == hpref &&
Daniel Vetter9d3de132014-01-23 16:27:56 +01004817 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004818 mode->type |= DRM_MODE_TYPE_PREFERRED;
4819 }
4820}
4821EXPORT_SYMBOL(drm_set_preferred_mode);
4822
Thierry Reding10a85122012-11-21 15:31:35 +01004823/**
4824 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
4825 * data from a DRM display mode
4826 * @frame: HDMI AVI infoframe
4827 * @mode: DRM display mode
Shashank Sharma0c1f5282017-07-13 21:03:07 +05304828 * @is_hdmi2_sink: Sink is HDMI 2.0 compliant
Thierry Reding10a85122012-11-21 15:31:35 +01004829 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004830 * Return: 0 on success or a negative error code on failure.
Thierry Reding10a85122012-11-21 15:31:35 +01004831 */
4832int
4833drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
Shashank Sharma0c1f5282017-07-13 21:03:07 +05304834 const struct drm_display_mode *mode,
4835 bool is_hdmi2_sink)
Thierry Reding10a85122012-11-21 15:31:35 +01004836{
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05304837 enum hdmi_picture_aspect picture_aspect;
Thierry Reding10a85122012-11-21 15:31:35 +01004838 int err;
4839
4840 if (!frame || !mode)
4841 return -EINVAL;
4842
4843 err = hdmi_avi_infoframe_init(frame);
4844 if (err < 0)
4845 return err;
4846
Damien Lespiaubf02db92013-08-06 20:32:22 +01004847 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
4848 frame->pixel_repeat = 1;
4849
Thierry Reding10a85122012-11-21 15:31:35 +01004850 frame->video_code = drm_match_cea_mode(mode);
Thierry Reding10a85122012-11-21 15:31:35 +01004851
Shashank Sharma0c1f5282017-07-13 21:03:07 +05304852 /*
4853 * HDMI 1.4 VIC range: 1 <= VIC <= 64 (CEA-861-D) but
4854 * HDMI 2.0 VIC range: 1 <= VIC <= 107 (CEA-861-F). So we
4855 * have to make sure we dont break HDMI 1.4 sinks.
4856 */
4857 if (!is_hdmi2_sink && frame->video_code > 64)
4858 frame->video_code = 0;
4859
4860 /*
4861 * HDMI spec says if a mode is found in HDMI 1.4b 4K modes
4862 * we should send its VIC in vendor infoframes, else send the
4863 * VIC in AVI infoframes. Lets check if this mode is present in
4864 * HDMI 1.4b 4K modes
4865 */
4866 if (frame->video_code) {
4867 u8 vendor_if_vic = drm_match_hdmi_mode(mode);
4868 bool is_s3d = mode->flags & DRM_MODE_FLAG_3D_MASK;
4869
4870 if (drm_valid_hdmi_vic(vendor_if_vic) && !is_s3d)
4871 frame->video_code = 0;
4872 }
4873
Thierry Reding10a85122012-11-21 15:31:35 +01004874 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304875
Vandana Kannan69ab6d32014-06-05 14:45:29 +05304876 /*
4877 * Populate picture aspect ratio from either
4878 * user input (if specified) or from the CEA mode list.
4879 */
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05304880 picture_aspect = mode->picture_aspect_ratio;
4881 if (picture_aspect == HDMI_PICTURE_ASPECT_NONE)
4882 picture_aspect = drm_get_cea_aspect_ratio(frame->video_code);
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304883
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05304884 /*
4885 * The infoframe can't convey anything but none, 4:3
4886 * and 16:9, so if the user has asked for anything else
4887 * we can only satisfy it by specifying the right VIC.
4888 */
4889 if (picture_aspect > HDMI_PICTURE_ASPECT_16_9) {
4890 if (picture_aspect !=
4891 drm_get_cea_aspect_ratio(frame->video_code))
4892 return -EINVAL;
4893 picture_aspect = HDMI_PICTURE_ASPECT_NONE;
4894 }
4895
4896 frame->picture_aspect = picture_aspect;
Thierry Reding10a85122012-11-21 15:31:35 +01004897 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d018052014-02-27 09:19:30 -06004898 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01004899
4900 return 0;
4901}
4902EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004903
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004904/**
4905 * drm_hdmi_avi_infoframe_quant_range() - fill the HDMI AVI infoframe
4906 * quantization range information
4907 * @frame: HDMI AVI infoframe
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004908 * @mode: DRM display mode
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004909 * @rgb_quant_range: RGB quantization range (Q)
4910 * @rgb_quant_range_selectable: Sink support selectable RGB quantization range (QS)
Daniel Vetter7cdeb372017-12-14 21:30:50 +01004911 * @is_hdmi2_sink: HDMI 2.0 sink, which has different default recommendations
4912 *
4913 * Note that @is_hdmi2_sink can be derived by looking at the
4914 * &drm_scdc.supported flag stored in &drm_hdmi_info.scdc,
4915 * &drm_display_info.hdmi, which can be found in &drm_connector.display_info.
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004916 */
4917void
4918drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame,
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004919 const struct drm_display_mode *mode,
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004920 enum hdmi_quantization_range rgb_quant_range,
Ville Syrjälä9271c0c2017-11-08 17:25:04 +02004921 bool rgb_quant_range_selectable,
4922 bool is_hdmi2_sink)
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004923{
4924 /*
4925 * CEA-861:
4926 * "A Source shall not send a non-zero Q value that does not correspond
4927 * to the default RGB Quantization Range for the transmitted Picture
4928 * unless the Sink indicates support for the Q bit in a Video
4929 * Capabilities Data Block."
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004930 *
4931 * HDMI 2.0 recommends sending non-zero Q when it does match the
4932 * default RGB quantization range for the mode, even when QS=0.
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004933 */
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004934 if (rgb_quant_range_selectable ||
4935 rgb_quant_range == drm_default_rgb_quant_range(mode))
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004936 frame->quantization_range = rgb_quant_range;
4937 else
4938 frame->quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT;
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02004939
4940 /*
4941 * CEA-861-F:
4942 * "When transmitting any RGB colorimetry, the Source should set the
4943 * YQ-field to match the RGB Quantization Range being transmitted
4944 * (e.g., when Limited Range RGB, set YQ=0 or when Full Range RGB,
4945 * set YQ=1) and the Sink shall ignore the YQ-field."
Ville Syrjälä9271c0c2017-11-08 17:25:04 +02004946 *
4947 * Unfortunate certain sinks (eg. VIZ Model 67/E261VA) get confused
4948 * by non-zero YQ when receiving RGB. There doesn't seem to be any
4949 * good way to tell which version of CEA-861 the sink supports, so
4950 * we limit non-zero YQ to HDMI 2.0 sinks only as HDMI 2.0 is based
4951 * on on CEA-861-F.
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02004952 */
Ville Syrjälä9271c0c2017-11-08 17:25:04 +02004953 if (!is_hdmi2_sink ||
4954 rgb_quant_range == HDMI_QUANTIZATION_RANGE_LIMITED)
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02004955 frame->ycc_quantization_range =
4956 HDMI_YCC_QUANTIZATION_RANGE_LIMITED;
4957 else
4958 frame->ycc_quantization_range =
4959 HDMI_YCC_QUANTIZATION_RANGE_FULL;
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004960}
4961EXPORT_SYMBOL(drm_hdmi_avi_infoframe_quant_range);
4962
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004963static enum hdmi_3d_structure
4964s3d_structure_from_display_mode(const struct drm_display_mode *mode)
4965{
4966 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
4967
4968 switch (layout) {
4969 case DRM_MODE_FLAG_3D_FRAME_PACKING:
4970 return HDMI_3D_STRUCTURE_FRAME_PACKING;
4971 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
4972 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
4973 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
4974 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
4975 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
4976 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
4977 case DRM_MODE_FLAG_3D_L_DEPTH:
4978 return HDMI_3D_STRUCTURE_L_DEPTH;
4979 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
4980 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
4981 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
4982 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
4983 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
4984 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
4985 default:
4986 return HDMI_3D_STRUCTURE_INVALID;
4987 }
4988}
4989
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004990/**
4991 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
4992 * data from a DRM display mode
4993 * @frame: HDMI vendor infoframe
Ville Syrjäläf1781e92017-11-13 19:04:19 +02004994 * @connector: the connector
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004995 * @mode: DRM display mode
4996 *
4997 * Note that there's is a need to send HDMI vendor infoframes only when using a
4998 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
4999 * function will return -EINVAL, error that can be safely ignored.
5000 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005001 * Return: 0 on success or a negative error code on failure.
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005002 */
5003int
5004drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005005 struct drm_connector *connector,
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005006 const struct drm_display_mode *mode)
5007{
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005008 /*
5009 * FIXME: sil-sii8620 doesn't have a connector around when
5010 * we need one, so we have to be prepared for a NULL connector.
5011 */
5012 bool has_hdmi_infoframe = connector ?
5013 connector->display_info.has_hdmi_infoframe : false;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005014 int err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01005015 u32 s3d_flags;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005016 u8 vic;
5017
5018 if (!frame || !mode)
5019 return -EINVAL;
5020
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005021 if (!has_hdmi_infoframe)
5022 return -EINVAL;
5023
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005024 vic = drm_match_hdmi_mode(mode);
Damien Lespiau4eed4a02013-09-25 16:45:26 +01005025 s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
5026
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005027 /*
5028 * Even if it's not absolutely necessary to send the infoframe
5029 * (ie.vic==0 and s3d_struct==0) we will still send it if we
5030 * know that the sink can handle it. This is based on a
5031 * suggestion in HDMI 2.0 Appendix F. Apparently some sinks
5032 * have trouble realizing that they shuld switch from 3D to 2D
5033 * mode if the source simply stops sending the infoframe when
5034 * it wants to switch from 3D to 2D.
5035 */
Damien Lespiau4eed4a02013-09-25 16:45:26 +01005036
5037 if (vic && s3d_flags)
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005038 return -EINVAL;
5039
5040 err = hdmi_vendor_infoframe_init(frame);
5041 if (err < 0)
5042 return err;
5043
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005044 frame->vic = vic;
5045 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005046
5047 return 0;
5048}
5049EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
Dave Airlie40d9b042014-10-20 16:29:33 +10005050
Dave Airlie5e546cd2016-05-03 15:31:12 +10005051static int drm_parse_tiled_block(struct drm_connector *connector,
5052 struct displayid_block *block)
5053{
5054 struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
5055 u16 w, h;
5056 u8 tile_v_loc, tile_h_loc;
5057 u8 num_v_tile, num_h_tile;
5058 struct drm_tile_group *tg;
5059
5060 w = tile->tile_size[0] | tile->tile_size[1] << 8;
5061 h = tile->tile_size[2] | tile->tile_size[3] << 8;
5062
5063 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
5064 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
5065 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
5066 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
5067
5068 connector->has_tile = true;
5069 if (tile->tile_cap & 0x80)
5070 connector->tile_is_single_monitor = true;
5071
5072 connector->num_h_tile = num_h_tile + 1;
5073 connector->num_v_tile = num_v_tile + 1;
5074 connector->tile_h_loc = tile_h_loc;
5075 connector->tile_v_loc = tile_v_loc;
5076 connector->tile_h_size = w + 1;
5077 connector->tile_v_size = h + 1;
5078
5079 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
5080 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
5081 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
5082 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
5083 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
5084
5085 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
5086 if (!tg) {
5087 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
5088 }
5089 if (!tg)
5090 return -ENOMEM;
5091
5092 if (connector->tile_group != tg) {
5093 /* if we haven't got a pointer,
5094 take the reference, drop ref to old tile group */
5095 if (connector->tile_group) {
5096 drm_mode_put_tile_group(connector->dev, connector->tile_group);
5097 }
5098 connector->tile_group = tg;
5099 } else
5100 /* if same tile group, then release the ref we just took. */
5101 drm_mode_put_tile_group(connector->dev, tg);
5102 return 0;
5103}
5104
Dave Airlie40d9b042014-10-20 16:29:33 +10005105static int drm_parse_display_id(struct drm_connector *connector,
5106 u8 *displayid, int length,
5107 bool is_edid_extension)
5108{
5109 /* if this is an EDID extension the first byte will be 0x70 */
5110 int idx = 0;
Dave Airlie40d9b042014-10-20 16:29:33 +10005111 struct displayid_block *block;
Dave Airlie5e546cd2016-05-03 15:31:12 +10005112 int ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10005113
5114 if (is_edid_extension)
5115 idx = 1;
5116
Dave Airliec97291772016-05-03 15:38:37 +10005117 ret = validate_displayid(displayid, length, idx);
5118 if (ret)
5119 return ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10005120
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005121 idx += sizeof(struct displayid_hdr);
5122 while (block = (struct displayid_block *)&displayid[idx],
5123 idx + sizeof(struct displayid_block) <= length &&
5124 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
5125 block->num_bytes > 0) {
5126 idx += block->num_bytes + sizeof(struct displayid_block);
5127 DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n",
5128 block->tag, block->rev, block->num_bytes);
Dave Airlie40d9b042014-10-20 16:29:33 +10005129
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005130 switch (block->tag) {
5131 case DATA_BLOCK_TILED_DISPLAY:
5132 ret = drm_parse_tiled_block(connector, block);
5133 if (ret)
5134 return ret;
5135 break;
Dave Airliea39ed682016-05-02 08:35:05 +10005136 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
5137 /* handled in mode gathering code. */
5138 break;
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005139 default:
5140 DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag);
5141 break;
5142 }
Dave Airlie40d9b042014-10-20 16:29:33 +10005143 }
5144 return 0;
5145}
5146
5147static void drm_get_displayid(struct drm_connector *connector,
5148 struct edid *edid)
5149{
5150 void *displayid = NULL;
5151 int ret;
5152 connector->has_tile = false;
5153 displayid = drm_find_displayid_extension(edid);
5154 if (!displayid) {
5155 /* drop reference to any tile group we had */
5156 goto out_drop_ref;
5157 }
5158
5159 ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
5160 if (ret < 0)
5161 goto out_drop_ref;
5162 if (!connector->has_tile)
5163 goto out_drop_ref;
5164 return;
5165out_drop_ref:
5166 if (connector->tile_group) {
5167 drm_mode_put_tile_group(connector->dev, connector->tile_group);
5168 connector->tile_group = NULL;
5169 }
5170 return;
5171}