blob: 73560c9437cd79b68c26bcd10e8a123f99621509 [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
Jani Nikula9c79ede2019-05-06 12:52:48 +030030
Thierry Reding10a85122012-11-21 15:31:35 +010031#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080032#include <linux/i2c.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030033#include <linux/kernel.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030035#include <linux/slab.h>
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +010036#include <linux/vga_switcheroo.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030037
38#include <drm/drm_displayid.h>
39#include <drm/drm_drv.h>
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_edid.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020041#include <drm/drm_encoder.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030042#include <drm/drm_print.h>
Shashank Sharma62c58af2017-03-13 16:54:02 +053043#include <drm/drm_scdc_helper.h>
Dave Airlief453ba02008-11-07 14:05:41 -080044
Takashi Iwai969218f2017-01-17 17:43:29 +010045#include "drm_crtc_internal.h"
46
Adam Jackson13931572010-08-03 14:38:19 -040047#define version_greater(edid, maj, min) \
48 (((edid)->version > (maj)) || \
49 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080050
Adam Jacksond1ff6402010-03-29 21:43:26 +000051#define EDID_EST_TIMINGS 16
52#define EDID_STD_TIMINGS 8
53#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080054
55/*
56 * EDID blocks out in the wild have a variety of bugs, try to collect
57 * them here (note that userspace may work around broken monitors first,
58 * but fixes should make their way here so that the kernel "just works"
59 * on as many displays as possible).
60 */
61
62/* First detailed mode wrong, use largest 60Hz mode */
63#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
64/* Reported 135MHz pixel clock is too high, needs adjustment */
65#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
66/* Prefer the largest mode at 75 Hz */
67#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
68/* Detail timing is in cm not mm */
69#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
70/* Detailed timing descriptors have bogus size values, so just take the
71 * maximum size and use that.
72 */
73#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
Dave Airlief453ba02008-11-07 14:05:41 -080074/* use +hsync +vsync for detailed mode */
75#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040076/* Force reduced-blanking timings for detailed modes */
77#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010078/* Force 8bpc */
79#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Mario Kleinerbc5b9642014-05-23 21:40:55 +020080/* Force 12bpc */
81#define EDID_QUIRK_FORCE_12BPC (1 << 9)
Mario Kleinere10aec62016-07-06 12:05:44 +020082/* Force 6bpc */
83#define EDID_QUIRK_FORCE_6BPC (1 << 10)
Mario Kleinere345da82017-04-21 17:05:08 +020084/* Force 10bpc */
85#define EDID_QUIRK_FORCE_10BPC (1 << 11)
Dave Airlie66660d42017-10-16 05:08:09 +010086/* Non desktop display (i.e. HMD) */
87#define EDID_QUIRK_NON_DESKTOP (1 << 12)
Alex Deucher3c537882010-02-05 04:21:19 -050088
Adam Jackson13931572010-08-03 14:38:19 -040089struct detailed_mode_closure {
90 struct drm_connector *connector;
91 struct edid *edid;
92 bool preferred;
93 u32 quirks;
94 int modes;
95};
Dave Airlief453ba02008-11-07 14:05:41 -080096
Zhao Yakui5c612592009-06-22 13:17:10 +080097#define LEVEL_DMT 0
98#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000099#define LEVEL_GTF2 2
100#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +0800101
Jani Nikula23c4cfb2016-12-28 13:06:26 +0200102static const struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -0500103 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -0800104 int product_id;
105 u32 quirks;
106} edid_quirk_list[] = {
107 /* Acer AL1706 */
108 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
109 /* Acer F51 */
110 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800111
Mario Kleinere10aec62016-07-06 12:05:44 +0200112 /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
113 { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
114
Kai-Heng Feng0711a432018-10-02 23:29:11 +0800115 /* BOE model on HP Pavilion 15-n233sl reports 8 bpc, but is a 6 bpc panel */
116 { "BOE", 0x78b, EDID_QUIRK_FORCE_6BPC },
117
Kai-Heng Feng06998a752018-02-18 16:53:59 +0800118 /* CPT panel of Asus UX303LA reports 8 bpc, but is a 6 bpc panel */
119 { "CPT", 0x17df, EDID_QUIRK_FORCE_6BPC },
120
Kai-Heng Feng25da7502018-08-23 05:53:32 +0000121 /* SDC panel of Lenovo B50-80 reports 8 bpc, but is a 6 bpc panel */
122 { "SDC", 0x3652, EDID_QUIRK_FORCE_6BPC },
123
Lee, Shawn C922dcef2018-10-28 22:49:33 -0700124 /* BOE model 0x0771 reports 8 bpc, but is a 6 bpc panel */
125 { "BOE", 0x0771, EDID_QUIRK_FORCE_6BPC },
126
Dave Airlief453ba02008-11-07 14:05:41 -0800127 /* Belinea 10 15 55 */
128 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
129 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
130
131 /* Envision Peripherals, Inc. EN-7100e */
132 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000133 /* Envision EN2028 */
134 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800135
136 /* Funai Electronics PM36B */
137 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
138 EDID_QUIRK_DETAILED_IN_CM },
139
Mario Kleinere345da82017-04-21 17:05:08 +0200140 /* LGD panel of HP zBook 17 G2, eDP 10 bpc, but reports unknown bpc */
141 { "LGD", 764, EDID_QUIRK_FORCE_10BPC },
142
Dave Airlief453ba02008-11-07 14:05:41 -0800143 /* LG Philips LCD LP154W01-A5 */
144 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
145 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
146
Dave Airlief453ba02008-11-07 14:05:41 -0800147 /* Samsung SyncMaster 205BW. Note: irony */
148 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
149 /* Samsung SyncMaster 22[5-6]BW */
150 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
151 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400152
Mario Kleinerbc5b9642014-05-23 21:40:55 +0200153 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
154 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
155
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400156 /* ViewSonic VA2026w */
157 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400158
159 /* Medion MD 30217 PG */
160 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100161
162 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
163 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Tomeu Vizoso36fc5792017-02-20 16:25:45 +0100164
165 /* Rotel RSX-1058 forwards sink's EDID but only does HDMI 1.1*/
166 { "ETR", 13896, EDID_QUIRK_FORCE_8BPC },
Dave Airlieacb1d8e2017-10-16 05:26:19 +0100167
Andres Rodriguez30d62d42019-05-02 15:31:57 -0400168 /* Valve Index Headset */
169 { "VLV", 0x91a8, EDID_QUIRK_NON_DESKTOP },
170 { "VLV", 0x91b0, EDID_QUIRK_NON_DESKTOP },
171 { "VLV", 0x91b1, EDID_QUIRK_NON_DESKTOP },
172 { "VLV", 0x91b2, EDID_QUIRK_NON_DESKTOP },
173 { "VLV", 0x91b3, EDID_QUIRK_NON_DESKTOP },
174 { "VLV", 0x91b4, EDID_QUIRK_NON_DESKTOP },
175 { "VLV", 0x91b5, EDID_QUIRK_NON_DESKTOP },
176 { "VLV", 0x91b6, EDID_QUIRK_NON_DESKTOP },
177 { "VLV", 0x91b7, EDID_QUIRK_NON_DESKTOP },
178 { "VLV", 0x91b8, EDID_QUIRK_NON_DESKTOP },
179 { "VLV", 0x91b9, EDID_QUIRK_NON_DESKTOP },
180 { "VLV", 0x91ba, EDID_QUIRK_NON_DESKTOP },
181 { "VLV", 0x91bb, EDID_QUIRK_NON_DESKTOP },
182 { "VLV", 0x91bc, EDID_QUIRK_NON_DESKTOP },
183 { "VLV", 0x91bd, EDID_QUIRK_NON_DESKTOP },
184 { "VLV", 0x91be, EDID_QUIRK_NON_DESKTOP },
185 { "VLV", 0x91bf, EDID_QUIRK_NON_DESKTOP },
186
Lubosz Sarnecki69313172018-05-29 13:52:15 +0200187 /* HTC Vive and Vive Pro VR Headsets */
Dave Airlieacb1d8e2017-10-16 05:26:19 +0100188 { "HVR", 0xaa01, EDID_QUIRK_NON_DESKTOP },
Lubosz Sarnecki69313172018-05-29 13:52:15 +0200189 { "HVR", 0xaa02, EDID_QUIRK_NON_DESKTOP },
Philipp Zabelb3b12ea2018-02-19 18:59:36 +0100190
191 /* Oculus Rift DK1, DK2, and CV1 VR Headsets */
192 { "OVR", 0x0001, EDID_QUIRK_NON_DESKTOP },
193 { "OVR", 0x0003, EDID_QUIRK_NON_DESKTOP },
194 { "OVR", 0x0004, EDID_QUIRK_NON_DESKTOP },
Philipp Zabel90eda8f2018-02-19 18:59:37 +0100195
196 /* Windows Mixed Reality Headsets */
197 { "ACR", 0x7fce, EDID_QUIRK_NON_DESKTOP },
198 { "HPN", 0x3515, EDID_QUIRK_NON_DESKTOP },
199 { "LEN", 0x0408, EDID_QUIRK_NON_DESKTOP },
200 { "LEN", 0xb800, EDID_QUIRK_NON_DESKTOP },
201 { "FUJ", 0x1970, EDID_QUIRK_NON_DESKTOP },
202 { "DEL", 0x7fce, EDID_QUIRK_NON_DESKTOP },
203 { "SEC", 0x144a, EDID_QUIRK_NON_DESKTOP },
204 { "AUS", 0xc102, EDID_QUIRK_NON_DESKTOP },
Philipp Zabelccffc9e2018-02-19 18:59:38 +0100205
206 /* Sony PlayStation VR Headset */
207 { "SNY", 0x0704, EDID_QUIRK_NON_DESKTOP },
Ryan Pavlik29054232018-12-03 10:46:44 -0600208
209 /* Sensics VR Headsets */
210 { "SEN", 0x1019, EDID_QUIRK_NON_DESKTOP },
211
212 /* OSVR HDK and HDK2 VR Headsets */
213 { "SVR", 0x1019, EDID_QUIRK_NON_DESKTOP },
Dave Airlief453ba02008-11-07 14:05:41 -0800214};
215
Thierry Redinga6b21832012-11-23 15:01:42 +0100216/*
217 * Autogenerated from the DMT spec.
218 * This table is copied from xfree86/modes/xf86EdidModes.c.
219 */
220static const struct drm_display_mode drm_dmt_modes[] = {
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300221 /* 0x01 - 640x350@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100222 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
223 736, 832, 0, 350, 382, 385, 445, 0,
224 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300225 /* 0x02 - 640x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100226 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
227 736, 832, 0, 400, 401, 404, 445, 0,
228 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300229 /* 0x03 - 720x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100230 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
231 828, 936, 0, 400, 401, 404, 446, 0,
232 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300233 /* 0x04 - 640x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100234 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300235 752, 800, 0, 480, 490, 492, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100236 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300237 /* 0x05 - 640x480@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100238 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
239 704, 832, 0, 480, 489, 492, 520, 0,
240 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300241 /* 0x06 - 640x480@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100242 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
243 720, 840, 0, 480, 481, 484, 500, 0,
244 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300245 /* 0x07 - 640x480@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100246 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
247 752, 832, 0, 480, 481, 484, 509, 0,
248 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300249 /* 0x08 - 800x600@56Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100250 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
251 896, 1024, 0, 600, 601, 603, 625, 0,
252 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300253 /* 0x09 - 800x600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100254 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
255 968, 1056, 0, 600, 601, 605, 628, 0,
256 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300257 /* 0x0a - 800x600@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100258 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
259 976, 1040, 0, 600, 637, 643, 666, 0,
260 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300261 /* 0x0b - 800x600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100262 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
263 896, 1056, 0, 600, 601, 604, 625, 0,
264 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300265 /* 0x0c - 800x600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100266 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
267 896, 1048, 0, 600, 601, 604, 631, 0,
268 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300269 /* 0x0d - 800x600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100270 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
271 880, 960, 0, 600, 603, 607, 636, 0,
272 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300273 /* 0x0e - 848x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100274 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
275 976, 1088, 0, 480, 486, 494, 517, 0,
276 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300277 /* 0x0f - 1024x768@43Hz, interlace */
Thierry Redinga6b21832012-11-23 15:01:42 +0100278 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
Paul Parsons735b1002016-04-04 20:36:34 +0100279 1208, 1264, 0, 768, 768, 776, 817, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100280 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300281 DRM_MODE_FLAG_INTERLACE) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300282 /* 0x10 - 1024x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100283 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
284 1184, 1344, 0, 768, 771, 777, 806, 0,
285 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300286 /* 0x11 - 1024x768@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100287 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
288 1184, 1328, 0, 768, 771, 777, 806, 0,
289 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300290 /* 0x12 - 1024x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100291 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
292 1136, 1312, 0, 768, 769, 772, 800, 0,
293 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300294 /* 0x13 - 1024x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100295 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
296 1168, 1376, 0, 768, 769, 772, 808, 0,
297 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300298 /* 0x14 - 1024x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100299 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
300 1104, 1184, 0, 768, 771, 775, 813, 0,
301 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300302 /* 0x15 - 1152x864@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100303 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
304 1344, 1600, 0, 864, 865, 868, 900, 0,
305 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300306 /* 0x55 - 1280x720@60Hz */
307 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
308 1430, 1650, 0, 720, 725, 730, 750, 0,
309 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300310 /* 0x16 - 1280x768@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100311 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
312 1360, 1440, 0, 768, 771, 778, 790, 0,
313 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300314 /* 0x17 - 1280x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100315 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
316 1472, 1664, 0, 768, 771, 778, 798, 0,
317 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300318 /* 0x18 - 1280x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100319 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
320 1488, 1696, 0, 768, 771, 778, 805, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300321 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300322 /* 0x19 - 1280x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100323 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
324 1496, 1712, 0, 768, 771, 778, 809, 0,
325 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300326 /* 0x1a - 1280x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100327 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
328 1360, 1440, 0, 768, 771, 778, 813, 0,
329 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300330 /* 0x1b - 1280x800@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100331 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
332 1360, 1440, 0, 800, 803, 809, 823, 0,
333 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300334 /* 0x1c - 1280x800@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100335 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
336 1480, 1680, 0, 800, 803, 809, 831, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300337 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300338 /* 0x1d - 1280x800@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100339 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
340 1488, 1696, 0, 800, 803, 809, 838, 0,
341 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300342 /* 0x1e - 1280x800@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100343 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
344 1496, 1712, 0, 800, 803, 809, 843, 0,
345 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300346 /* 0x1f - 1280x800@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100347 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
348 1360, 1440, 0, 800, 803, 809, 847, 0,
349 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300350 /* 0x20 - 1280x960@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100351 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
352 1488, 1800, 0, 960, 961, 964, 1000, 0,
353 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300354 /* 0x21 - 1280x960@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100355 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
356 1504, 1728, 0, 960, 961, 964, 1011, 0,
357 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300358 /* 0x22 - 1280x960@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100359 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
360 1360, 1440, 0, 960, 963, 967, 1017, 0,
361 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300362 /* 0x23 - 1280x1024@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100363 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
364 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
365 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300366 /* 0x24 - 1280x1024@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100367 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
368 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
369 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300370 /* 0x25 - 1280x1024@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100371 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
372 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
373 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300374 /* 0x26 - 1280x1024@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100375 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
376 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
377 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300378 /* 0x27 - 1360x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100379 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
380 1536, 1792, 0, 768, 771, 777, 795, 0,
381 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300382 /* 0x28 - 1360x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100383 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
384 1440, 1520, 0, 768, 771, 776, 813, 0,
385 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300386 /* 0x51 - 1366x768@60Hz */
387 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
388 1579, 1792, 0, 768, 771, 774, 798, 0,
389 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
390 /* 0x56 - 1366x768@60Hz */
391 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
392 1436, 1500, 0, 768, 769, 772, 800, 0,
393 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300394 /* 0x29 - 1400x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100395 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
396 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
397 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300398 /* 0x2a - 1400x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100399 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
400 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
401 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300402 /* 0x2b - 1400x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100403 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
404 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
405 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300406 /* 0x2c - 1400x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100407 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
408 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
409 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300410 /* 0x2d - 1400x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100411 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
412 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
413 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300414 /* 0x2e - 1440x900@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100415 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
416 1520, 1600, 0, 900, 903, 909, 926, 0,
417 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300418 /* 0x2f - 1440x900@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100419 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
420 1672, 1904, 0, 900, 903, 909, 934, 0,
421 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300422 /* 0x30 - 1440x900@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100423 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
424 1688, 1936, 0, 900, 903, 909, 942, 0,
425 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300426 /* 0x31 - 1440x900@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100427 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
428 1696, 1952, 0, 900, 903, 909, 948, 0,
429 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300430 /* 0x32 - 1440x900@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100431 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
432 1520, 1600, 0, 900, 903, 909, 953, 0,
433 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300434 /* 0x53 - 1600x900@60Hz */
435 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
436 1704, 1800, 0, 900, 901, 904, 1000, 0,
437 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300438 /* 0x33 - 1600x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100439 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
440 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
441 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300442 /* 0x34 - 1600x1200@65Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100443 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
444 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
445 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300446 /* 0x35 - 1600x1200@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100447 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
448 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
449 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300450 /* 0x36 - 1600x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100451 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
452 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
453 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300454 /* 0x37 - 1600x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100455 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
456 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
457 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300458 /* 0x38 - 1600x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100459 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
460 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
461 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300462 /* 0x39 - 1680x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100463 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
464 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
465 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300466 /* 0x3a - 1680x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100467 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
468 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
469 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300470 /* 0x3b - 1680x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100471 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
472 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
473 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300474 /* 0x3c - 1680x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100475 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
476 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
477 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300478 /* 0x3d - 1680x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100479 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
480 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
481 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300482 /* 0x3e - 1792x1344@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100483 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
484 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
485 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300486 /* 0x3f - 1792x1344@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100487 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
488 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
489 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300490 /* 0x40 - 1792x1344@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100491 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
492 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
493 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300494 /* 0x41 - 1856x1392@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100495 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
496 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
497 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300498 /* 0x42 - 1856x1392@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100499 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300500 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100501 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300502 /* 0x43 - 1856x1392@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100503 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
504 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
505 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300506 /* 0x52 - 1920x1080@60Hz */
507 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
508 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
509 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300510 /* 0x44 - 1920x1200@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100511 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
512 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
513 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300514 /* 0x45 - 1920x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100515 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
516 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
517 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300518 /* 0x46 - 1920x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100519 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
520 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
521 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300522 /* 0x47 - 1920x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100523 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
524 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
525 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300526 /* 0x48 - 1920x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100527 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
528 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
529 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300530 /* 0x49 - 1920x1440@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100531 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
532 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
533 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300534 /* 0x4a - 1920x1440@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100535 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
536 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
537 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300538 /* 0x4b - 1920x1440@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100539 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
540 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
541 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300542 /* 0x54 - 2048x1152@60Hz */
543 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
544 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
545 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300546 /* 0x4c - 2560x1600@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100547 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
548 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
549 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300550 /* 0x4d - 2560x1600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100551 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
552 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
553 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300554 /* 0x4e - 2560x1600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100555 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
556 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
557 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300558 /* 0x4f - 2560x1600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100559 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
560 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
561 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300562 /* 0x50 - 2560x1600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100563 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
564 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
565 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300566 /* 0x57 - 4096x2160@60Hz RB */
567 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
568 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
569 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
570 /* 0x58 - 4096x2160@59.94Hz RB */
571 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
572 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
573 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Thierry Redinga6b21832012-11-23 15:01:42 +0100574};
575
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300576/*
577 * These more or less come from the DMT spec. The 720x400 modes are
578 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
579 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
580 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
581 * mode.
582 *
583 * The DMT modes have been fact-checked; the rest are mild guesses.
584 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100585static const struct drm_display_mode edid_est_modes[] = {
586 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
587 968, 1056, 0, 600, 601, 605, 628, 0,
588 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
589 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
590 896, 1024, 0, 600, 601, 603, 625, 0,
591 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
592 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
593 720, 840, 0, 480, 481, 484, 500, 0,
594 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
595 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
Paul Parsons87707cf2016-04-02 11:08:06 +0100596 704, 832, 0, 480, 489, 492, 520, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100597 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
598 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
599 768, 864, 0, 480, 483, 486, 525, 0,
600 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100601 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Thierry Redinga6b21832012-11-23 15:01:42 +0100602 752, 800, 0, 480, 490, 492, 525, 0,
603 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
604 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
605 846, 900, 0, 400, 421, 423, 449, 0,
606 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
607 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
608 846, 900, 0, 400, 412, 414, 449, 0,
609 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
610 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
611 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
612 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100613 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
Thierry Redinga6b21832012-11-23 15:01:42 +0100614 1136, 1312, 0, 768, 769, 772, 800, 0,
615 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
616 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
617 1184, 1328, 0, 768, 771, 777, 806, 0,
618 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
619 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
620 1184, 1344, 0, 768, 771, 777, 806, 0,
621 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
622 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
623 1208, 1264, 0, 768, 768, 776, 817, 0,
624 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
625 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
626 928, 1152, 0, 624, 625, 628, 667, 0,
627 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
628 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
629 896, 1056, 0, 600, 601, 604, 625, 0,
630 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
631 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
632 976, 1040, 0, 600, 637, 643, 666, 0,
633 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
634 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
635 1344, 1600, 0, 864, 865, 868, 900, 0,
636 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
637};
638
639struct minimode {
640 short w;
641 short h;
642 short r;
643 short rb;
644};
645
646static const struct minimode est3_modes[] = {
647 /* byte 6 */
648 { 640, 350, 85, 0 },
649 { 640, 400, 85, 0 },
650 { 720, 400, 85, 0 },
651 { 640, 480, 85, 0 },
652 { 848, 480, 60, 0 },
653 { 800, 600, 85, 0 },
654 { 1024, 768, 85, 0 },
655 { 1152, 864, 75, 0 },
656 /* byte 7 */
657 { 1280, 768, 60, 1 },
658 { 1280, 768, 60, 0 },
659 { 1280, 768, 75, 0 },
660 { 1280, 768, 85, 0 },
661 { 1280, 960, 60, 0 },
662 { 1280, 960, 85, 0 },
663 { 1280, 1024, 60, 0 },
664 { 1280, 1024, 85, 0 },
665 /* byte 8 */
666 { 1360, 768, 60, 0 },
667 { 1440, 900, 60, 1 },
668 { 1440, 900, 60, 0 },
669 { 1440, 900, 75, 0 },
670 { 1440, 900, 85, 0 },
671 { 1400, 1050, 60, 1 },
672 { 1400, 1050, 60, 0 },
673 { 1400, 1050, 75, 0 },
674 /* byte 9 */
675 { 1400, 1050, 85, 0 },
676 { 1680, 1050, 60, 1 },
677 { 1680, 1050, 60, 0 },
678 { 1680, 1050, 75, 0 },
679 { 1680, 1050, 85, 0 },
680 { 1600, 1200, 60, 0 },
681 { 1600, 1200, 65, 0 },
682 { 1600, 1200, 70, 0 },
683 /* byte 10 */
684 { 1600, 1200, 75, 0 },
685 { 1600, 1200, 85, 0 },
686 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300687 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100688 { 1856, 1392, 60, 0 },
689 { 1856, 1392, 75, 0 },
690 { 1920, 1200, 60, 1 },
691 { 1920, 1200, 60, 0 },
692 /* byte 11 */
693 { 1920, 1200, 75, 0 },
694 { 1920, 1200, 85, 0 },
695 { 1920, 1440, 60, 0 },
696 { 1920, 1440, 75, 0 },
697};
698
699static const struct minimode extra_modes[] = {
700 { 1024, 576, 60, 0 },
701 { 1366, 768, 60, 0 },
702 { 1600, 900, 60, 0 },
703 { 1680, 945, 60, 0 },
704 { 1920, 1080, 60, 0 },
705 { 2048, 1152, 60, 0 },
706 { 2048, 1536, 60, 0 },
707};
708
709/*
710 * Probably taken from CEA-861 spec.
711 * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
Jani Nikulad9278b42016-01-08 13:21:51 +0200712 *
713 * Index using the VIC.
Thierry Redinga6b21832012-11-23 15:01:42 +0100714 */
715static const struct drm_display_mode edid_cea_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +0200716 /* 0 - dummy, VICs start at 1 */
717 { },
Ville Syrjälä78691962018-05-24 22:20:35 +0300718 /* 1 - 640x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100719 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
720 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300721 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530722 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300723 /* 2 - 720x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100724 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
725 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300726 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530727 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300728 /* 3 - 720x480@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100729 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
730 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300731 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530732 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300733 /* 4 - 1280x720@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100734 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
735 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300736 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530737 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300738 /* 5 - 1920x1080i@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100739 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
740 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
741 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300742 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530743 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300744 /* 6 - 720(1440)x480i@60Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700745 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
746 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100747 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300748 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530749 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300750 /* 7 - 720(1440)x480i@60Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700751 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
752 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100753 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300754 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530755 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300756 /* 8 - 720(1440)x240@60Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700757 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
758 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100759 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300760 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530761 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300762 /* 9 - 720(1440)x240@60Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700763 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
764 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100765 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300766 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530767 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300768 /* 10 - 2880x480i@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100769 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
770 3204, 3432, 0, 480, 488, 494, 525, 0,
771 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300772 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530773 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300774 /* 11 - 2880x480i@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100775 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
776 3204, 3432, 0, 480, 488, 494, 525, 0,
777 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300778 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530779 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300780 /* 12 - 2880x240@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100781 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
782 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300783 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530784 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300785 /* 13 - 2880x240@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100786 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
787 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300788 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530789 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300790 /* 14 - 1440x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100791 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
792 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300793 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530794 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300795 /* 15 - 1440x480@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100796 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
797 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300798 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530799 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300800 /* 16 - 1920x1080@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100801 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
802 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300803 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530804 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300805 /* 17 - 720x576@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100806 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
807 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300808 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530809 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300810 /* 18 - 720x576@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100811 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
812 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300813 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530814 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300815 /* 19 - 1280x720@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100816 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
817 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300818 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530819 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300820 /* 20 - 1920x1080i@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100821 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
822 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
823 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300824 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530825 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300826 /* 21 - 720(1440)x576i@50Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700827 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
828 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100829 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300830 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530831 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300832 /* 22 - 720(1440)x576i@50Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700833 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
834 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100835 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300836 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530837 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300838 /* 23 - 720(1440)x288@50Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700839 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
840 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100841 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300842 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530843 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300844 /* 24 - 720(1440)x288@50Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700845 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
846 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100847 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300848 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530849 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300850 /* 25 - 2880x576i@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100851 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
852 3180, 3456, 0, 576, 580, 586, 625, 0,
853 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300854 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530855 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300856 /* 26 - 2880x576i@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100857 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
858 3180, 3456, 0, 576, 580, 586, 625, 0,
859 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300860 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530861 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300862 /* 27 - 2880x288@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100863 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
864 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300865 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530866 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300867 /* 28 - 2880x288@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100868 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
869 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300870 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530871 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300872 /* 29 - 1440x576@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100873 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
874 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300875 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530876 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300877 /* 30 - 1440x576@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100878 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
879 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300880 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530881 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300882 /* 31 - 1920x1080@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100883 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
884 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300885 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530886 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300887 /* 32 - 1920x1080@24Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100888 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
889 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300890 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530891 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300892 /* 33 - 1920x1080@25Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100893 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
894 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300895 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530896 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300897 /* 34 - 1920x1080@30Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100898 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
899 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300900 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530901 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300902 /* 35 - 2880x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100903 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
904 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300905 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530906 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300907 /* 36 - 2880x480@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100908 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
909 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300910 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530911 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300912 /* 37 - 2880x576@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100913 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
914 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300915 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530916 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300917 /* 38 - 2880x576@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100918 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
919 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300920 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530921 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300922 /* 39 - 1920x1080i@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100923 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
924 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
925 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300926 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530927 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300928 /* 40 - 1920x1080i@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100929 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
930 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
931 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300932 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530933 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300934 /* 41 - 1280x720@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100935 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
936 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300937 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530938 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300939 /* 42 - 720x576@100Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100940 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
941 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300942 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530943 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300944 /* 43 - 720x576@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100945 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
946 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300947 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530948 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300949 /* 44 - 720(1440)x576i@100Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700950 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
951 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100952 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300953 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530954 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300955 /* 45 - 720(1440)x576i@100Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700956 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
957 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100958 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300959 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530960 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300961 /* 46 - 1920x1080i@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100962 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
963 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
964 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300965 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530966 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300967 /* 47 - 1280x720@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100968 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
969 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300970 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530971 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300972 /* 48 - 720x480@120Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100973 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
974 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300975 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530976 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300977 /* 49 - 720x480@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100978 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
979 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300980 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530981 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300982 /* 50 - 720(1440)x480i@120Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700983 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
984 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100985 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300986 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530987 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300988 /* 51 - 720(1440)x480i@120Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700989 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
990 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100991 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300992 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530993 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300994 /* 52 - 720x576@200Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100995 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
996 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300997 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530998 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300999 /* 53 - 720x576@200Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001000 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
1001 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001002 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301003 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001004 /* 54 - 720(1440)x576i@200Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001005 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
1006 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001007 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001008 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301009 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001010 /* 55 - 720(1440)x576i@200Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001011 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
1012 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001013 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001014 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301015 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001016 /* 56 - 720x480@240Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001017 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
1018 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001019 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301020 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001021 /* 57 - 720x480@240Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001022 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
1023 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001024 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301025 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001026 /* 58 - 720(1440)x480i@240Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001027 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1028 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001029 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001030 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301031 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001032 /* 59 - 720(1440)x480i@240Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001033 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1034 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001035 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001036 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301037 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001038 /* 60 - 1280x720@24Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001039 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1040 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001041 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301042 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001043 /* 61 - 1280x720@25Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001044 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1045 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001046 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301047 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001048 /* 62 - 1280x720@30Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001049 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1050 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001051 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301052 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001053 /* 63 - 1920x1080@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001054 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1055 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001056 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä78691962018-05-24 22:20:35 +03001057 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1058 /* 64 - 1920x1080@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001059 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
Clint Taylor8f0e4902016-08-15 10:31:28 -07001060 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001061 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä78691962018-05-24 22:20:35 +03001062 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1063 /* 65 - 1280x720@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301064 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1065 3080, 3300, 0, 720, 725, 730, 750, 0,
1066 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1067 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001068 /* 66 - 1280x720@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301069 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1070 3740, 3960, 0, 720, 725, 730, 750, 0,
1071 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1072 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001073 /* 67 - 1280x720@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301074 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1075 3080, 3300, 0, 720, 725, 730, 750, 0,
1076 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1077 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001078 /* 68 - 1280x720@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301079 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
1080 1760, 1980, 0, 720, 725, 730, 750, 0,
1081 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1082 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001083 /* 69 - 1280x720@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301084 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
1085 1430, 1650, 0, 720, 725, 730, 750, 0,
1086 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1087 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001088 /* 70 - 1280x720@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301089 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
1090 1760, 1980, 0, 720, 725, 730, 750, 0,
1091 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1092 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001093 /* 71 - 1280x720@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301094 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
1095 1430, 1650, 0, 720, 725, 730, 750, 0,
1096 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1097 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001098 /* 72 - 1920x1080@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301099 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
1100 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1101 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1102 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001103 /* 73 - 1920x1080@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301104 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
1105 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1106 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1107 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001108 /* 74 - 1920x1080@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301109 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
1110 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1111 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1112 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001113 /* 75 - 1920x1080@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301114 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
1115 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1116 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1117 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001118 /* 76 - 1920x1080@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301119 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
1120 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1121 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1122 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001123 /* 77 - 1920x1080@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301124 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
1125 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1126 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1127 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001128 /* 78 - 1920x1080@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301129 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1130 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1131 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1132 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001133 /* 79 - 1680x720@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301134 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 3040,
1135 3080, 3300, 0, 720, 725, 730, 750, 0,
1136 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1137 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001138 /* 80 - 1680x720@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301139 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2908,
1140 2948, 3168, 0, 720, 725, 730, 750, 0,
1141 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1142 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001143 /* 81 - 1680x720@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301144 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2380,
1145 2420, 2640, 0, 720, 725, 730, 750, 0,
1146 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1147 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001148 /* 82 - 1680x720@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301149 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 82500, 1680, 1940,
1150 1980, 2200, 0, 720, 725, 730, 750, 0,
1151 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1152 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001153 /* 83 - 1680x720@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301154 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 1940,
1155 1980, 2200, 0, 720, 725, 730, 750, 0,
1156 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1157 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001158 /* 84 - 1680x720@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301159 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 165000, 1680, 1740,
1160 1780, 2000, 0, 720, 725, 730, 825, 0,
1161 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1162 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001163 /* 85 - 1680x720@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301164 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 198000, 1680, 1740,
1165 1780, 2000, 0, 720, 725, 730, 825, 0,
1166 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1167 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001168 /* 86 - 2560x1080@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301169 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 99000, 2560, 3558,
1170 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1171 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1172 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001173 /* 87 - 2560x1080@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301174 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 90000, 2560, 3008,
1175 3052, 3200, 0, 1080, 1084, 1089, 1125, 0,
1176 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1177 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001178 /* 88 - 2560x1080@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301179 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 118800, 2560, 3328,
1180 3372, 3520, 0, 1080, 1084, 1089, 1125, 0,
1181 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1182 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001183 /* 89 - 2560x1080@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301184 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 185625, 2560, 3108,
1185 3152, 3300, 0, 1080, 1084, 1089, 1125, 0,
1186 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1187 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001188 /* 90 - 2560x1080@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301189 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 2808,
1190 2852, 3000, 0, 1080, 1084, 1089, 1100, 0,
1191 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1192 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001193 /* 91 - 2560x1080@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301194 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 371250, 2560, 2778,
1195 2822, 2970, 0, 1080, 1084, 1089, 1250, 0,
1196 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1197 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001198 /* 92 - 2560x1080@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301199 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 495000, 2560, 3108,
1200 3152, 3300, 0, 1080, 1084, 1089, 1250, 0,
1201 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1202 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001203 /* 93 - 3840x2160@24Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301204 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1205 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1206 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1207 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001208 /* 94 - 3840x2160@25Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301209 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1210 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1211 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1212 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001213 /* 95 - 3840x2160@30Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301214 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1215 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1216 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1217 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001218 /* 96 - 3840x2160@50Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301219 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1220 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1221 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1222 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001223 /* 97 - 3840x2160@60Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301224 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1225 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1226 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1227 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001228 /* 98 - 4096x2160@24Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301229 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5116,
1230 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1231 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1232 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001233 /* 99 - 4096x2160@25Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301234 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5064,
1235 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1236 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1237 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001238 /* 100 - 4096x2160@30Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301239 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 4184,
1240 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1241 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1242 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001243 /* 101 - 4096x2160@50Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301244 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5064,
1245 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1246 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1247 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001248 /* 102 - 4096x2160@60Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301249 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 4184,
1250 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1251 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1252 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001253 /* 103 - 3840x2160@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301254 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1255 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1256 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1257 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001258 /* 104 - 3840x2160@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301259 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1260 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1261 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1262 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001263 /* 105 - 3840x2160@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301264 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1265 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1266 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1267 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001268 /* 106 - 3840x2160@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301269 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1270 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1271 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1272 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001273 /* 107 - 3840x2160@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301274 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1275 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1276 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1277 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001278};
1279
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001280/*
Jani Nikulad9278b42016-01-08 13:21:51 +02001281 * HDMI 1.4 4k modes. Index using the VIC.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001282 */
1283static const struct drm_display_mode edid_4k_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +02001284 /* 0 - dummy, VICs start at 1 */
1285 { },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001286 /* 1 - 3840x2160@30Hz */
1287 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1288 3840, 4016, 4104, 4400, 0,
1289 2160, 2168, 2178, 2250, 0,
1290 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1291 .vrefresh = 30, },
1292 /* 2 - 3840x2160@25Hz */
1293 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1294 3840, 4896, 4984, 5280, 0,
1295 2160, 2168, 2178, 2250, 0,
1296 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1297 .vrefresh = 25, },
1298 /* 3 - 3840x2160@24Hz */
1299 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1300 3840, 5116, 5204, 5500, 0,
1301 2160, 2168, 2178, 2250, 0,
1302 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1303 .vrefresh = 24, },
1304 /* 4 - 4096x2160@24Hz (SMPTE) */
1305 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1306 4096, 5116, 5204, 5500, 0,
1307 2160, 2168, 2178, 2250, 0,
1308 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1309 .vrefresh = 24, },
1310};
1311
Adam Jackson61e57a82010-03-29 21:43:18 +00001312/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -08001313
Adam Jackson083ae052009-09-23 17:30:45 -04001314static const u8 edid_header[] = {
1315 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1316};
Dave Airlief453ba02008-11-07 14:05:41 -08001317
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001318/**
1319 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1320 * @raw_edid: pointer to raw base EDID block
1321 *
1322 * Sanity check the header of the base EDID block.
1323 *
1324 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
Thomas Reim051963d2011-07-29 14:28:57 +00001325 */
1326int drm_edid_header_is_valid(const u8 *raw_edid)
1327{
1328 int i, score = 0;
1329
1330 for (i = 0; i < sizeof(edid_header); i++)
1331 if (raw_edid[i] == edid_header[i])
1332 score++;
1333
1334 return score;
1335}
1336EXPORT_SYMBOL(drm_edid_header_is_valid);
1337
Adam Jackson47819ba2012-05-30 16:42:39 -04001338static int edid_fixup __read_mostly = 6;
1339module_param_named(edid_fixup, edid_fixup, int, 0400);
1340MODULE_PARM_DESC(edid_fixup,
1341 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001342
Dave Airlie40d9b042014-10-20 16:29:33 +10001343static void drm_get_displayid(struct drm_connector *connector,
1344 struct edid *edid);
Dave Airlieda9df2f2014-12-11 10:12:57 +10001345
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001346static int drm_edid_block_checksum(const u8 *raw_edid)
1347{
1348 int i;
1349 u8 csum = 0;
1350 for (i = 0; i < EDID_LENGTH; i++)
1351 csum += raw_edid[i];
1352
1353 return csum;
1354}
1355
Stefan Brünsd6885d62014-11-30 19:57:41 +01001356static bool drm_edid_is_zero(const u8 *in_edid, int length)
1357{
1358 if (memchr_inv(in_edid, 0, length))
1359 return false;
1360
1361 return true;
1362}
1363
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001364/**
1365 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1366 * @raw_edid: pointer to raw EDID block
1367 * @block: type of block to validate (0 for base, extension otherwise)
1368 * @print_bad_edid: if true, dump bad EDID blocks to the console
Todd Previte6ba2bd32015-04-21 11:09:41 -07001369 * @edid_corrupt: if true, the header or checksum is invalid
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001370 *
1371 * Validate a base or extension EDID block and optionally dump bad blocks to
1372 * the console.
1373 *
1374 * Return: True if the block is valid, false otherwise.
Dave Airlief453ba02008-11-07 14:05:41 -08001375 */
Todd Previte6ba2bd32015-04-21 11:09:41 -07001376bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1377 bool *edid_corrupt)
Dave Airlief453ba02008-11-07 14:05:41 -08001378{
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001379 u8 csum;
Adam Jackson61e57a82010-03-29 21:43:18 +00001380 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001381
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001382 if (WARN_ON(!raw_edid))
1383 return false;
1384
Adam Jackson47819ba2012-05-30 16:42:39 -04001385 if (edid_fixup > 8 || edid_fixup < 0)
1386 edid_fixup = 6;
1387
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001388 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001389 int score = drm_edid_header_is_valid(raw_edid);
Todd Previte6ba2bd32015-04-21 11:09:41 -07001390 if (score == 8) {
1391 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001392 *edid_corrupt = false;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001393 } else if (score >= edid_fixup) {
1394 /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1395 * The corrupt flag needs to be set here otherwise, the
1396 * fix-up code here will correct the problem, the
1397 * checksum is correct and the test fails
1398 */
1399 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001400 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001401 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1402 memcpy(raw_edid, edid_header, sizeof(edid_header));
1403 } else {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001404 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001405 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001406 goto bad;
1407 }
1408 }
Dave Airlief453ba02008-11-07 14:05:41 -08001409
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001410 csum = drm_edid_block_checksum(raw_edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001411 if (csum) {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001412 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001413 *edid_corrupt = true;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001414
Adam Jackson4a638b42010-05-25 16:33:09 -04001415 /* allow CEA to slide through, switches mangle this */
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001416 if (raw_edid[0] == CEA_EXT) {
1417 DRM_DEBUG("EDID checksum is invalid, remainder is %d\n", csum);
1418 DRM_DEBUG("Assuming a KVM switch modified the CEA block but left the original checksum\n");
1419 } else {
1420 if (print_bad_edid)
Chris Wilson813a7872017-02-10 19:59:13 +00001421 DRM_NOTE("EDID checksum is invalid, remainder is %d\n", csum);
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001422
Adam Jackson4a638b42010-05-25 16:33:09 -04001423 goto bad;
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001424 }
Dave Airlief453ba02008-11-07 14:05:41 -08001425 }
1426
Adam Jackson61e57a82010-03-29 21:43:18 +00001427 /* per-block-type checks */
1428 switch (raw_edid[0]) {
1429 case 0: /* base */
1430 if (edid->version != 1) {
Chris Wilson813a7872017-02-10 19:59:13 +00001431 DRM_NOTE("EDID has major version %d, instead of 1\n", edid->version);
Adam Jackson61e57a82010-03-29 21:43:18 +00001432 goto bad;
1433 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001434
Adam Jackson61e57a82010-03-29 21:43:18 +00001435 if (edid->revision > 4)
1436 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1437 break;
1438
1439 default:
1440 break;
1441 }
Adam Jackson47ee4ccf2009-11-23 14:23:05 -05001442
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001443 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001444
1445bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001446 if (print_bad_edid) {
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001447 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
Joe Perches499447d2017-02-28 04:55:53 -08001448 pr_notice("EDID block is all zeroes\n");
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001449 } else {
Joe Perches499447d2017-02-28 04:55:53 -08001450 pr_notice("Raw EDID:\n");
Chris Wilson813a7872017-02-10 19:59:13 +00001451 print_hex_dump(KERN_NOTICE,
1452 " \t", DUMP_PREFIX_NONE, 16, 1,
1453 raw_edid, EDID_LENGTH, false);
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001454 }
Dave Airlief453ba02008-11-07 14:05:41 -08001455 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001456 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001457}
Carsten Emdeda0df922012-03-18 22:37:33 +01001458EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001459
1460/**
1461 * drm_edid_is_valid - sanity check EDID data
1462 * @edid: EDID data
1463 *
1464 * Sanity-check an entire EDID record (including extensions)
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001465 *
1466 * Return: True if the EDID data is valid, false otherwise.
Adam Jackson61e57a82010-03-29 21:43:18 +00001467 */
1468bool drm_edid_is_valid(struct edid *edid)
1469{
1470 int i;
1471 u8 *raw = (u8 *)edid;
1472
1473 if (!edid)
1474 return false;
1475
1476 for (i = 0; i <= edid->extensions; i++)
Todd Previte6ba2bd32015-04-21 11:09:41 -07001477 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001478 return false;
1479
1480 return true;
1481}
Alex Deucher3c537882010-02-05 04:21:19 -05001482EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001483
Adam Jackson61e57a82010-03-29 21:43:18 +00001484#define DDC_SEGMENT_ADDR 0x30
1485/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001486 * drm_do_probe_ddc_edid() - get EDID information via I2C
Thierry Reding7c58e872014-12-03 16:52:18 +01001487 * @data: I2C device adapter
Daniel Vetterfc668112014-01-21 12:02:26 +01001488 * @buf: EDID data buffer to be filled
1489 * @block: 128 byte EDID block to start fetching from
1490 * @len: EDID data buffer length to fetch
1491 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001492 * Try to fetch EDID information by calling I2C driver functions.
Daniel Vetterfc668112014-01-21 12:02:26 +01001493 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001494 * Return: 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001495 */
1496static int
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001497drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
Adam Jackson61e57a82010-03-29 21:43:18 +00001498{
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001499 struct i2c_adapter *adapter = data;
Adam Jackson61e57a82010-03-29 21:43:18 +00001500 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001501 unsigned char segment = block >> 1;
1502 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001503 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001504
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001505 /*
1506 * The core I2C driver will automatically retry the transfer if the
Chris Wilson4819d2e2011-03-15 11:04:41 +00001507 * adapter reports EAGAIN. However, we find that bit-banging transfers
1508 * are susceptible to errors under a heavily loaded machine and
1509 * generate spurious NAKs and timeouts. Retrying the transfer
1510 * of the individual block a few times seems to overcome this.
1511 */
1512 do {
1513 struct i2c_msg msgs[] = {
1514 {
Shirish Scd004b32012-08-30 07:04:06 +00001515 .addr = DDC_SEGMENT_ADDR,
1516 .flags = 0,
1517 .len = 1,
1518 .buf = &segment,
1519 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001520 .addr = DDC_ADDR,
1521 .flags = 0,
1522 .len = 1,
1523 .buf = &start,
1524 }, {
1525 .addr = DDC_ADDR,
1526 .flags = I2C_M_RD,
1527 .len = len,
1528 .buf = buf,
1529 }
1530 };
Shirish Scd004b32012-08-30 07:04:06 +00001531
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001532 /*
1533 * Avoid sending the segment addr to not upset non-compliant
1534 * DDC monitors.
1535 */
Shirish Scd004b32012-08-30 07:04:06 +00001536 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1537
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001538 if (ret == -ENXIO) {
1539 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1540 adapter->name);
1541 break;
1542 }
Shirish Scd004b32012-08-30 07:04:06 +00001543 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001544
Shirish Scd004b32012-08-30 07:04:06 +00001545 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001546}
1547
Chris Wilson14544d02016-10-24 12:38:21 +01001548static void connector_bad_edid(struct drm_connector *connector,
1549 u8 *edid, int num_blocks)
1550{
1551 int i;
1552
1553 if (connector->bad_edid_counter++ && !(drm_debug & DRM_UT_KMS))
1554 return;
1555
1556 dev_warn(connector->dev->dev,
1557 "%s: EDID is invalid:\n",
1558 connector->name);
1559 for (i = 0; i < num_blocks; i++) {
1560 u8 *block = edid + i * EDID_LENGTH;
1561 char prefix[20];
1562
1563 if (drm_edid_is_zero(block, EDID_LENGTH))
1564 sprintf(prefix, "\t[%02x] ZERO ", i);
1565 else if (!drm_edid_block_valid(block, i, false, NULL))
1566 sprintf(prefix, "\t[%02x] BAD ", i);
1567 else
1568 sprintf(prefix, "\t[%02x] GOOD ", i);
1569
1570 print_hex_dump(KERN_WARNING,
1571 prefix, DUMP_PREFIX_NONE, 16, 1,
1572 block, EDID_LENGTH, false);
1573 }
1574}
1575
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001576/**
1577 * drm_do_get_edid - get EDID data using a custom EDID block read function
1578 * @connector: connector we're probing
1579 * @get_edid_block: EDID block read function
1580 * @data: private data passed to the block read function
1581 *
1582 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1583 * exposes a different interface to read EDID blocks this function can be used
1584 * to get EDID data using a custom block read function.
1585 *
1586 * As in the general case the DDC bus is accessible by the kernel at the I2C
1587 * level, drivers must make all reasonable efforts to expose it as an I2C
1588 * adapter and use drm_get_edid() instead of abusing this function.
1589 *
Jani Nikula53fd40a2017-09-12 11:19:26 +03001590 * The EDID may be overridden using debugfs override_edid or firmare EDID
1591 * (drm_load_edid_firmware() and drm.edid_firmware parameter), in this priority
1592 * order. Having either of them bypasses actual EDID reads.
1593 *
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001594 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1595 */
1596struct edid *drm_do_get_edid(struct drm_connector *connector,
1597 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1598 size_t len),
1599 void *data)
Adam Jackson61e57a82010-03-29 21:43:18 +00001600{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001601 int i, j = 0, valid_extensions = 0;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001602 u8 *edid, *new;
Jani Nikula53fd40a2017-09-12 11:19:26 +03001603 struct edid *override = NULL;
1604
1605 if (connector->override_edid)
Ville Syrjälä11b83e32018-02-23 21:25:02 +02001606 override = drm_edid_duplicate(connector->edid_blob_ptr->data);
Jani Nikula53fd40a2017-09-12 11:19:26 +03001607
1608 if (!override)
1609 override = drm_load_edid_firmware(connector);
1610
1611 if (!IS_ERR_OR_NULL(override))
1612 return override;
Adam Jackson61e57a82010-03-29 21:43:18 +00001613
Chris Wilsonf14f3682016-10-17 09:35:12 +01001614 if ((edid = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
Adam Jackson61e57a82010-03-29 21:43:18 +00001615 return NULL;
1616
1617 /* base block fetch */
1618 for (i = 0; i < 4; i++) {
Chris Wilsonf14f3682016-10-17 09:35:12 +01001619 if (get_edid_block(data, edid, 0, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001620 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001621 if (drm_edid_block_valid(edid, 0, false,
Todd Previte6ba2bd32015-04-21 11:09:41 -07001622 &connector->edid_corrupt))
Adam Jackson61e57a82010-03-29 21:43:18 +00001623 break;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001624 if (i == 0 && drm_edid_is_zero(edid, EDID_LENGTH)) {
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001625 connector->null_edid_counter++;
1626 goto carp;
1627 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001628 }
1629 if (i == 4)
1630 goto carp;
1631
1632 /* if there's no extensions, we're done */
Chris Wilson14544d02016-10-24 12:38:21 +01001633 valid_extensions = edid[0x7e];
1634 if (valid_extensions == 0)
Chris Wilsonf14f3682016-10-17 09:35:12 +01001635 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001636
Chris Wilson14544d02016-10-24 12:38:21 +01001637 new = krealloc(edid, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
Adam Jackson61e57a82010-03-29 21:43:18 +00001638 if (!new)
1639 goto out;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001640 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001641
Chris Wilsonf14f3682016-10-17 09:35:12 +01001642 for (j = 1; j <= edid[0x7e]; j++) {
Chris Wilson14544d02016-10-24 12:38:21 +01001643 u8 *block = edid + j * EDID_LENGTH;
Chris Wilsona28187c2016-10-17 09:35:13 +01001644
Adam Jackson61e57a82010-03-29 21:43:18 +00001645 for (i = 0; i < 4; i++) {
Chris Wilsona28187c2016-10-17 09:35:13 +01001646 if (get_edid_block(data, block, j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001647 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001648 if (drm_edid_block_valid(block, j, false, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001649 break;
1650 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001651
Chris Wilson14544d02016-10-24 12:38:21 +01001652 if (i == 4)
1653 valid_extensions--;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001654 }
1655
Chris Wilsonf14f3682016-10-17 09:35:12 +01001656 if (valid_extensions != edid[0x7e]) {
Chris Wilson14544d02016-10-24 12:38:21 +01001657 u8 *base;
1658
1659 connector_bad_edid(connector, edid, edid[0x7e] + 1);
1660
Chris Wilsonf14f3682016-10-17 09:35:12 +01001661 edid[EDID_LENGTH-1] += edid[0x7e] - valid_extensions;
1662 edid[0x7e] = valid_extensions;
Chris Wilson14544d02016-10-24 12:38:21 +01001663
Kees Cook6da2ec52018-06-12 13:55:00 -07001664 new = kmalloc_array(valid_extensions + 1, EDID_LENGTH,
1665 GFP_KERNEL);
Sam Tygier0ea75e22010-09-23 10:11:01 +01001666 if (!new)
1667 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001668
1669 base = new;
1670 for (i = 0; i <= edid[0x7e]; i++) {
1671 u8 *block = edid + i * EDID_LENGTH;
1672
1673 if (!drm_edid_block_valid(block, i, false, NULL))
1674 continue;
1675
1676 memcpy(base, block, EDID_LENGTH);
1677 base += EDID_LENGTH;
1678 }
1679
1680 kfree(edid);
Chris Wilsonf14f3682016-10-17 09:35:12 +01001681 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001682 }
1683
Chris Wilsonf14f3682016-10-17 09:35:12 +01001684 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001685
1686carp:
Chris Wilson14544d02016-10-24 12:38:21 +01001687 connector_bad_edid(connector, edid, 1);
Adam Jackson61e57a82010-03-29 21:43:18 +00001688out:
Chris Wilsonf14f3682016-10-17 09:35:12 +01001689 kfree(edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001690 return NULL;
1691}
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001692EXPORT_SYMBOL_GPL(drm_do_get_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001693
1694/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001695 * drm_probe_ddc() - probe DDC presence
1696 * @adapter: I2C adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00001697 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001698 * Return: True on success, false on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001699 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04001700bool
Adam Jackson61e57a82010-03-29 21:43:18 +00001701drm_probe_ddc(struct i2c_adapter *adapter)
1702{
1703 unsigned char out;
1704
1705 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1706}
Adam Jacksonfbff4692012-09-18 10:58:47 -04001707EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00001708
1709/**
1710 * drm_get_edid - get EDID data, if available
1711 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001712 * @adapter: I2C adapter to use for DDC
Adam Jackson61e57a82010-03-29 21:43:18 +00001713 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001714 * Poke the given I2C channel to grab EDID data if possible. If found,
Adam Jackson61e57a82010-03-29 21:43:18 +00001715 * attach it to the connector.
1716 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001717 * Return: Pointer to valid EDID or NULL if we couldn't find any.
Adam Jackson61e57a82010-03-29 21:43:18 +00001718 */
1719struct edid *drm_get_edid(struct drm_connector *connector,
1720 struct i2c_adapter *adapter)
1721{
Dave Airlie40d9b042014-10-20 16:29:33 +10001722 struct edid *edid;
1723
Jani Nikula15f080f2017-02-17 17:20:53 +02001724 if (connector->force == DRM_FORCE_OFF)
1725 return NULL;
1726
1727 if (connector->force == DRM_FORCE_UNSPECIFIED && !drm_probe_ddc(adapter))
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001728 return NULL;
Adam Jackson61e57a82010-03-29 21:43:18 +00001729
Dave Airlie40d9b042014-10-20 16:29:33 +10001730 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
1731 if (edid)
1732 drm_get_displayid(connector, edid);
1733 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001734}
1735EXPORT_SYMBOL(drm_get_edid);
1736
Jani Nikula51f8da52013-09-27 15:08:27 +03001737/**
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +01001738 * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
1739 * @connector: connector we're probing
1740 * @adapter: I2C adapter to use for DDC
1741 *
1742 * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
1743 * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
1744 * switch DDC to the GPU which is retrieving EDID.
1745 *
1746 * Return: Pointer to valid EDID or %NULL if we couldn't find any.
1747 */
1748struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
1749 struct i2c_adapter *adapter)
1750{
1751 struct pci_dev *pdev = connector->dev->pdev;
1752 struct edid *edid;
1753
1754 vga_switcheroo_lock_ddc(pdev);
1755 edid = drm_get_edid(connector, adapter);
1756 vga_switcheroo_unlock_ddc(pdev);
1757
1758 return edid;
1759}
1760EXPORT_SYMBOL(drm_get_edid_switcheroo);
1761
1762/**
Jani Nikula51f8da52013-09-27 15:08:27 +03001763 * drm_edid_duplicate - duplicate an EDID and the extensions
1764 * @edid: EDID to duplicate
1765 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001766 * Return: Pointer to duplicated EDID or NULL on allocation failure.
Jani Nikula51f8da52013-09-27 15:08:27 +03001767 */
1768struct edid *drm_edid_duplicate(const struct edid *edid)
1769{
1770 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1771}
1772EXPORT_SYMBOL(drm_edid_duplicate);
1773
Adam Jackson61e57a82010-03-29 21:43:18 +00001774/*** EDID parsing ***/
1775
Dave Airlief453ba02008-11-07 14:05:41 -08001776/**
1777 * edid_vendor - match a string against EDID's obfuscated vendor field
1778 * @edid: EDID to match
1779 * @vendor: vendor string
1780 *
1781 * Returns true if @vendor is in @edid, false otherwise
1782 */
Keith Packard170178f2017-12-13 00:44:26 -08001783static bool edid_vendor(const struct edid *edid, const char *vendor)
Dave Airlief453ba02008-11-07 14:05:41 -08001784{
1785 char edid_vendor[3];
1786
1787 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1788 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1789 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10001790 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08001791
1792 return !strncmp(edid_vendor, vendor, 3);
1793}
1794
1795/**
1796 * edid_get_quirks - return quirk flags for a given EDID
1797 * @edid: EDID to process
1798 *
1799 * This tells subsequent routines what fixes they need to apply.
1800 */
Keith Packard170178f2017-12-13 00:44:26 -08001801static u32 edid_get_quirks(const struct edid *edid)
Dave Airlief453ba02008-11-07 14:05:41 -08001802{
Jani Nikula23c4cfb2016-12-28 13:06:26 +02001803 const struct edid_quirk *quirk;
Dave Airlief453ba02008-11-07 14:05:41 -08001804 int i;
1805
1806 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1807 quirk = &edid_quirk_list[i];
1808
1809 if (edid_vendor(edid, quirk->vendor) &&
1810 (EDID_PRODUCT_ID(edid) == quirk->product_id))
1811 return quirk->quirks;
1812 }
1813
1814 return 0;
1815}
1816
1817#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04001818#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08001819
Dave Airlief453ba02008-11-07 14:05:41 -08001820/**
1821 * edid_fixup_preferred - set preferred modes based on quirk list
1822 * @connector: has mode list to fix up
1823 * @quirks: quirks list
1824 *
1825 * Walk the mode list for @connector, clearing the preferred status
1826 * on existing modes and setting it anew for the right mode ala @quirks.
1827 */
1828static void edid_fixup_preferred(struct drm_connector *connector,
1829 u32 quirks)
1830{
1831 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10001832 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04001833 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08001834
1835 if (list_empty(&connector->probed_modes))
1836 return;
1837
1838 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1839 target_refresh = 60;
1840 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1841 target_refresh = 75;
1842
1843 preferred_mode = list_first_entry(&connector->probed_modes,
1844 struct drm_display_mode, head);
1845
1846 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1847 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1848
1849 if (cur_mode == preferred_mode)
1850 continue;
1851
1852 /* Largest mode is preferred */
1853 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1854 preferred_mode = cur_mode;
1855
Alex Deucher339d2022013-08-15 11:42:14 -04001856 cur_vrefresh = cur_mode->vrefresh ?
1857 cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1858 preferred_vrefresh = preferred_mode->vrefresh ?
1859 preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08001860 /* At a given size, try to get closest to target refresh */
1861 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04001862 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1863 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08001864 preferred_mode = cur_mode;
1865 }
1866 }
1867
1868 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1869}
1870
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001871static bool
1872mode_is_rb(const struct drm_display_mode *mode)
1873{
1874 return (mode->htotal - mode->hdisplay == 160) &&
1875 (mode->hsync_end - mode->hdisplay == 80) &&
1876 (mode->hsync_end - mode->hsync_start == 32) &&
1877 (mode->vsync_start - mode->vdisplay == 3);
1878}
1879
Adam Jackson33c75312012-04-13 16:33:29 -04001880/*
1881 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1882 * @dev: Device to duplicate against
1883 * @hsize: Mode width
1884 * @vsize: Mode height
1885 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001886 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04001887 *
1888 * Walk the DMT mode list looking for a match for the given parameters.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001889 *
1890 * Return: A newly allocated copy of the mode, or NULL if not found.
Adam Jackson33c75312012-04-13 16:33:29 -04001891 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001892struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001893 int hsize, int vsize, int fresh,
1894 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08001895{
Adam Jackson07a5e632009-12-03 17:44:38 -05001896 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08001897
Thierry Redinga6b21832012-11-23 15:01:42 +01001898 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001899 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001900 if (hsize != ptr->hdisplay)
1901 continue;
1902 if (vsize != ptr->vdisplay)
1903 continue;
1904 if (fresh != drm_mode_vrefresh(ptr))
1905 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001906 if (rb != mode_is_rb(ptr))
1907 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001908
1909 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08001910 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001911
1912 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08001913}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001914EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04001915
Adam Jacksond1ff6402010-03-29 21:43:26 +00001916typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1917
1918static void
Adam Jackson4d76a222010-08-03 14:38:17 -04001919cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1920{
1921 int i, n = 0;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001922 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04001923 u8 *det_base = ext + d;
1924
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001925 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04001926 for (i = 0; i < n; i++)
1927 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1928}
1929
1930static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001931vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1932{
1933 unsigned int i, n = min((int)ext[0x02], 6);
1934 u8 *det_base = ext + 5;
1935
1936 if (ext[0x01] != 1)
1937 return; /* unknown version */
1938
1939 for (i = 0; i < n; i++)
1940 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1941}
1942
1943static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00001944drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1945{
1946 int i;
1947 struct edid *edid = (struct edid *)raw_edid;
1948
1949 if (edid == NULL)
1950 return;
1951
1952 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1953 cb(&(edid->detailed_timings[i]), closure);
1954
Adam Jackson4d76a222010-08-03 14:38:17 -04001955 for (i = 1; i <= raw_edid[0x7e]; i++) {
1956 u8 *ext = raw_edid + (i * EDID_LENGTH);
1957 switch (*ext) {
1958 case CEA_EXT:
1959 cea_for_each_detailed_block(ext, cb, closure);
1960 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001961 case VTB_EXT:
1962 vtb_for_each_detailed_block(ext, cb, closure);
1963 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04001964 default:
1965 break;
1966 }
1967 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00001968}
1969
1970static void
1971is_rb(struct detailed_timing *t, void *data)
1972{
1973 u8 *r = (u8 *)t;
1974 if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1975 if (r[15] & 0x10)
1976 *(bool *)data = true;
1977}
1978
1979/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
1980static bool
1981drm_monitor_supports_rb(struct edid *edid)
1982{
1983 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02001984 bool ret = false;
Adam Jacksond1ff6402010-03-29 21:43:26 +00001985 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1986 return ret;
1987 }
1988
1989 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1990}
1991
Adam Jackson7a374352010-03-29 21:43:30 +00001992static void
1993find_gtf2(struct detailed_timing *t, void *data)
1994{
1995 u8 *r = (u8 *)t;
1996 if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1997 *(u8 **)data = r;
1998}
1999
2000/* Secondary GTF curve kicks in above some break frequency */
2001static int
2002drm_gtf2_hbreak(struct edid *edid)
2003{
2004 u8 *r = NULL;
2005 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2006 return r ? (r[12] * 2) : 0;
2007}
2008
2009static int
2010drm_gtf2_2c(struct edid *edid)
2011{
2012 u8 *r = NULL;
2013 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2014 return r ? r[13] : 0;
2015}
2016
2017static int
2018drm_gtf2_m(struct edid *edid)
2019{
2020 u8 *r = NULL;
2021 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2022 return r ? (r[15] << 8) + r[14] : 0;
2023}
2024
2025static int
2026drm_gtf2_k(struct edid *edid)
2027{
2028 u8 *r = NULL;
2029 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2030 return r ? r[16] : 0;
2031}
2032
2033static int
2034drm_gtf2_2j(struct edid *edid)
2035{
2036 u8 *r = NULL;
2037 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2038 return r ? r[17] : 0;
2039}
2040
2041/**
2042 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
2043 * @edid: EDID block to scan
2044 */
2045static int standard_timing_level(struct edid *edid)
2046{
2047 if (edid->revision >= 2) {
2048 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
2049 return LEVEL_CVT;
2050 if (drm_gtf2_hbreak(edid))
2051 return LEVEL_GTF2;
2052 return LEVEL_GTF;
2053 }
2054 return LEVEL_DMT;
2055}
2056
Adam Jackson23425ca2009-09-23 17:30:58 -04002057/*
2058 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
2059 * monitors fill with ascii space (0x20) instead.
2060 */
2061static int
2062bad_std_timing(u8 a, u8 b)
2063{
2064 return (a == 0x00 && b == 0x00) ||
2065 (a == 0x01 && b == 0x01) ||
2066 (a == 0x20 && b == 0x20);
2067}
2068
Dave Airlief453ba02008-11-07 14:05:41 -08002069/**
2070 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01002071 * @connector: connector of for the EDID block
2072 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08002073 * @t: standard timing params
2074 *
2075 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08002076 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08002077 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002078static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00002079drm_mode_std(struct drm_connector *connector, struct edid *edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002080 struct std_timing *t)
Dave Airlief453ba02008-11-07 14:05:41 -08002081{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002082 struct drm_device *dev = connector->dev;
2083 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08002084 int hsize, vsize;
2085 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002086 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
2087 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08002088 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
2089 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00002090 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08002091
Adam Jackson23425ca2009-09-23 17:30:58 -04002092 if (bad_std_timing(t->hsize, t->vfreq_aspect))
2093 return NULL;
2094
Zhao Yakui5c612592009-06-22 13:17:10 +08002095 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
2096 hsize = t->hsize * 8 + 248;
2097 /* vrefresh_rate = vfreq + 60 */
2098 vrefresh_rate = vfreq + 60;
2099 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04002100 if (aspect_ratio == 0) {
Thierry Reding464fdec2014-04-29 11:44:33 +02002101 if (edid->revision < 3)
Adam Jacksonf066a172009-09-23 17:31:21 -04002102 vsize = hsize;
2103 else
2104 vsize = (hsize * 10) / 16;
2105 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08002106 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002107 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08002108 vsize = (hsize * 4) / 5;
2109 else
2110 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00002111
2112 /* HDTV hack, part 1 */
2113 if (vrefresh_rate == 60 &&
2114 ((hsize == 1360 && vsize == 765) ||
2115 (hsize == 1368 && vsize == 769))) {
2116 hsize = 1366;
2117 vsize = 768;
2118 }
2119
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002120 /*
2121 * If this connector already has a mode for this size and refresh
2122 * rate (because it came from detailed or CVT info), use that
2123 * instead. This way we don't have to guess at interlace or
2124 * reduced blanking.
2125 */
Adam Jackson522032d2010-04-09 16:52:49 +00002126 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002127 if (m->hdisplay == hsize && m->vdisplay == vsize &&
2128 drm_mode_vrefresh(m) == vrefresh_rate)
2129 return NULL;
2130
Adam Jacksona0910c82010-03-29 21:43:28 +00002131 /* HDTV hack, part 2 */
2132 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
2133 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10002134 false);
Joe Moriartya5ef6562018-02-12 14:51:43 -05002135 if (!mode)
2136 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08002137 mode->hdisplay = 1366;
Adam Jacksona4967de62010-07-28 07:40:32 +10002138 mode->hsync_start = mode->hsync_start - 1;
2139 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08002140 return mode;
2141 }
Adam Jacksona0910c82010-03-29 21:43:28 +00002142
Zhao Yakui559ee212009-09-03 09:33:47 +08002143 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002144 if (drm_monitor_supports_rb(edid)) {
2145 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
2146 true);
2147 if (mode)
2148 return mode;
2149 }
2150 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08002151 if (mode)
2152 return mode;
2153
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002154 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08002155 switch (timing_level) {
2156 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08002157 break;
2158 case LEVEL_GTF:
2159 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
2160 break;
Adam Jackson7a374352010-03-29 21:43:30 +00002161 case LEVEL_GTF2:
2162 /*
2163 * This is potentially wrong if there's ever a monitor with
2164 * more than one ranges section, each claiming a different
2165 * secondary GTF curve. Please don't do that.
2166 */
2167 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002168 if (!mode)
2169 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00002170 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01002171 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00002172 mode = drm_gtf_mode_complex(dev, hsize, vsize,
2173 vrefresh_rate, 0, 0,
2174 drm_gtf2_m(edid),
2175 drm_gtf2_2c(edid),
2176 drm_gtf2_k(edid),
2177 drm_gtf2_2j(edid));
2178 }
2179 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08002180 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10002181 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
2182 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08002183 break;
2184 }
Dave Airlief453ba02008-11-07 14:05:41 -08002185 return mode;
2186}
2187
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002188/*
2189 * EDID is delightfully ambiguous about how interlaced modes are to be
2190 * encoded. Our internal representation is of frame height, but some
2191 * HDTV detailed timings are encoded as field height.
2192 *
2193 * The format list here is from CEA, in frame size. Technically we
2194 * should be checking refresh rate too. Whatever.
2195 */
2196static void
2197drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
2198 struct detailed_pixel_timing *pt)
2199{
2200 int i;
2201 static const struct {
2202 int w, h;
2203 } cea_interlaced[] = {
2204 { 1920, 1080 },
2205 { 720, 480 },
2206 { 1440, 480 },
2207 { 2880, 480 },
2208 { 720, 576 },
2209 { 1440, 576 },
2210 { 2880, 576 },
2211 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002212
2213 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
2214 return;
2215
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04002216 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002217 if ((mode->hdisplay == cea_interlaced[i].w) &&
2218 (mode->vdisplay == cea_interlaced[i].h / 2)) {
2219 mode->vdisplay *= 2;
2220 mode->vsync_start *= 2;
2221 mode->vsync_end *= 2;
2222 mode->vtotal *= 2;
2223 mode->vtotal |= 1;
2224 }
2225 }
2226
2227 mode->flags |= DRM_MODE_FLAG_INTERLACE;
2228}
2229
Dave Airlief453ba02008-11-07 14:05:41 -08002230/**
2231 * drm_mode_detailed - create a new mode from an EDID detailed timing section
2232 * @dev: DRM device (needed to create new mode)
2233 * @edid: EDID block
2234 * @timing: EDID detailed timing info
2235 * @quirks: quirks to apply
2236 *
2237 * An EDID detailed timing block contains enough info for us to create and
2238 * return a new struct drm_display_mode.
2239 */
2240static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
2241 struct edid *edid,
2242 struct detailed_timing *timing,
2243 u32 quirks)
2244{
2245 struct drm_display_mode *mode;
2246 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002247 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
2248 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
2249 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
2250 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002251 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
2252 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01002253 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002254 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08002255
Adam Jacksonfc438962009-06-04 10:20:34 +10002256 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02002257 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10002258 return NULL;
2259
Michel Dänzer0454bea2009-06-15 16:56:07 +02002260 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002261 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002262 return NULL;
2263 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02002264 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002265 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002266 }
2267
Zhao Yakuifcb45612009-10-14 09:11:25 +08002268 /* it is incorrect if hsync/vsync width is zero */
2269 if (!hsync_pulse_width || !vsync_pulse_width) {
2270 DRM_DEBUG_KMS("Incorrect Detailed timing. "
2271 "Wrong Hsync/Vsync pulse width\n");
2272 return NULL;
2273 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002274
2275 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
2276 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
2277 if (!mode)
2278 return NULL;
2279
2280 goto set_size;
2281 }
2282
Dave Airlief453ba02008-11-07 14:05:41 -08002283 mode = drm_mode_create(dev);
2284 if (!mode)
2285 return NULL;
2286
Dave Airlief453ba02008-11-07 14:05:41 -08002287 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02002288 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08002289
Michel Dänzer0454bea2009-06-15 16:56:07 +02002290 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08002291
Michel Dänzer0454bea2009-06-15 16:56:07 +02002292 mode->hdisplay = hactive;
2293 mode->hsync_start = mode->hdisplay + hsync_offset;
2294 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
2295 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002296
Michel Dänzer0454bea2009-06-15 16:56:07 +02002297 mode->vdisplay = vactive;
2298 mode->vsync_start = mode->vdisplay + vsync_offset;
2299 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
2300 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002301
Jesse Barnes7064fef2009-11-05 10:12:54 -08002302 /* Some EDIDs have bogus h/vtotal values */
2303 if (mode->hsync_end > mode->htotal)
2304 mode->htotal = mode->hsync_end + 1;
2305 if (mode->vsync_end > mode->vtotal)
2306 mode->vtotal = mode->vsync_end + 1;
2307
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002308 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08002309
2310 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02002311 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08002312 }
2313
Michel Dänzer0454bea2009-06-15 16:56:07 +02002314 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
2315 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2316 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2317 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08002318
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002319set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02002320 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2321 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08002322
2323 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2324 mode->width_mm *= 10;
2325 mode->height_mm *= 10;
2326 }
2327
2328 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2329 mode->width_mm = edid->width_cm * 10;
2330 mode->height_mm = edid->height_cm * 10;
2331 }
2332
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002333 mode->type = DRM_MODE_TYPE_DRIVER;
Torsten Duwec19b3b0f2013-03-23 15:39:34 +01002334 mode->vrefresh = drm_mode_vrefresh(mode);
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002335 drm_mode_set_name(mode);
2336
Dave Airlief453ba02008-11-07 14:05:41 -08002337 return mode;
2338}
2339
Adam Jackson07a5e632009-12-03 17:44:38 -05002340static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002341mode_in_hsync_range(const struct drm_display_mode *mode,
2342 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002343{
2344 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05002345
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002346 hmin = t[7];
2347 if (edid->revision >= 4)
2348 hmin += ((t[4] & 0x04) ? 255 : 0);
2349 hmax = t[8];
2350 if (edid->revision >= 4)
2351 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05002352 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05002353
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002354 return (hsync <= hmax && hsync >= hmin);
2355}
2356
2357static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002358mode_in_vsync_range(const struct drm_display_mode *mode,
2359 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002360{
2361 int vsync, vmin, vmax;
2362
2363 vmin = t[5];
2364 if (edid->revision >= 4)
2365 vmin += ((t[4] & 0x01) ? 255 : 0);
2366 vmax = t[6];
2367 if (edid->revision >= 4)
2368 vmax += ((t[4] & 0x02) ? 255 : 0);
2369 vsync = drm_mode_vrefresh(mode);
2370
2371 return (vsync <= vmax && vsync >= vmin);
2372}
2373
2374static u32
2375range_pixel_clock(struct edid *edid, u8 *t)
2376{
2377 /* unspecified */
2378 if (t[9] == 0 || t[9] == 255)
2379 return 0;
2380
2381 /* 1.4 with CVT support gives us real precision, yay */
2382 if (edid->revision >= 4 && t[10] == 0x04)
2383 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2384
2385 /* 1.3 is pathetic, so fuzz up a bit */
2386 return t[9] * 10000 + 5001;
2387}
2388
Adam Jackson07a5e632009-12-03 17:44:38 -05002389static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002390mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002391 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002392{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002393 u32 max_clock;
2394 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05002395
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002396 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002397 return false;
2398
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002399 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002400 return false;
2401
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002402 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05002403 if (mode->clock > max_clock)
2404 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002405
2406 /* 1.4 max horizontal check */
2407 if (edid->revision >= 4 && t[10] == 0x04)
2408 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2409 return false;
2410
2411 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2412 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05002413
2414 return true;
2415}
2416
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002417static bool valid_inferred_mode(const struct drm_connector *connector,
2418 const struct drm_display_mode *mode)
2419{
Ville Syrjälä85f8fcd2015-09-07 18:22:56 +03002420 const struct drm_display_mode *m;
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002421 bool ok = false;
2422
2423 list_for_each_entry(m, &connector->probed_modes, head) {
2424 if (mode->hdisplay == m->hdisplay &&
2425 mode->vdisplay == m->vdisplay &&
2426 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2427 return false; /* duplicated */
2428 if (mode->hdisplay <= m->hdisplay &&
2429 mode->vdisplay <= m->vdisplay)
2430 ok = true;
2431 }
2432 return ok;
2433}
2434
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002435static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04002436drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002437 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002438{
2439 int i, modes = 0;
2440 struct drm_display_mode *newmode;
2441 struct drm_device *dev = connector->dev;
2442
Thierry Redinga6b21832012-11-23 15:01:42 +01002443 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002444 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2445 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05002446 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2447 if (newmode) {
2448 drm_mode_probed_add(connector, newmode);
2449 modes++;
2450 }
2451 }
2452 }
2453
2454 return modes;
2455}
2456
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002457/* fix up 1366x768 mode from 1368x768;
2458 * GFT/CVT can't express 1366 width which isn't dividable by 8
2459 */
Takashi Iwai969218f2017-01-17 17:43:29 +01002460void drm_mode_fixup_1366x768(struct drm_display_mode *mode)
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002461{
2462 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2463 mode->hdisplay = 1366;
2464 mode->hsync_start--;
2465 mode->hsync_end--;
2466 drm_mode_set_name(mode);
2467 }
2468}
2469
Adam Jacksonb309bd32012-04-13 16:33:40 -04002470static int
2471drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2472 struct detailed_timing *timing)
2473{
2474 int i, modes = 0;
2475 struct drm_display_mode *newmode;
2476 struct drm_device *dev = connector->dev;
2477
Thierry Redinga6b21832012-11-23 15:01:42 +01002478 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002479 const struct minimode *m = &extra_modes[i];
2480 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002481 if (!newmode)
2482 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002483
Takashi Iwai969218f2017-01-17 17:43:29 +01002484 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002485 if (!mode_in_range(newmode, edid, timing) ||
2486 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002487 drm_mode_destroy(dev, newmode);
2488 continue;
2489 }
2490
2491 drm_mode_probed_add(connector, newmode);
2492 modes++;
2493 }
2494
2495 return modes;
2496}
2497
2498static int
2499drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2500 struct detailed_timing *timing)
2501{
2502 int i, modes = 0;
2503 struct drm_display_mode *newmode;
2504 struct drm_device *dev = connector->dev;
2505 bool rb = drm_monitor_supports_rb(edid);
2506
Thierry Redinga6b21832012-11-23 15:01:42 +01002507 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002508 const struct minimode *m = &extra_modes[i];
2509 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002510 if (!newmode)
2511 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002512
Takashi Iwai969218f2017-01-17 17:43:29 +01002513 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002514 if (!mode_in_range(newmode, edid, timing) ||
2515 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002516 drm_mode_destroy(dev, newmode);
2517 continue;
2518 }
2519
2520 drm_mode_probed_add(connector, newmode);
2521 modes++;
2522 }
2523
2524 return modes;
2525}
2526
Adam Jackson13931572010-08-03 14:38:19 -04002527static void
2528do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002529{
Adam Jackson13931572010-08-03 14:38:19 -04002530 struct detailed_mode_closure *closure = c;
2531 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002532 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002533
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002534 if (data->type != EDID_DETAIL_MONITOR_RANGE)
2535 return;
2536
2537 closure->modes += drm_dmt_modes_for_range(closure->connector,
2538 closure->edid,
2539 timing);
Adam Jacksonb309bd32012-04-13 16:33:40 -04002540
2541 if (!version_greater(closure->edid, 1, 1))
2542 return; /* GTF not defined yet */
2543
2544 switch (range->flags) {
2545 case 0x02: /* secondary gtf, XXX could do more */
2546 case 0x00: /* default gtf */
2547 closure->modes += drm_gtf_modes_for_range(closure->connector,
2548 closure->edid,
2549 timing);
2550 break;
2551 case 0x04: /* cvt, only in 1.4+ */
2552 if (!version_greater(closure->edid, 1, 3))
2553 break;
2554
2555 closure->modes += drm_cvt_modes_for_range(closure->connector,
2556 closure->edid,
2557 timing);
2558 break;
2559 case 0x01: /* just the ranges, no formula */
2560 default:
2561 break;
2562 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002563}
2564
Adam Jackson13931572010-08-03 14:38:19 -04002565static int
2566add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2567{
2568 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002569 .connector = connector,
2570 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002571 };
2572
2573 if (version_greater(edid, 1, 0))
2574 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2575 &closure);
2576
2577 return closure.modes;
2578}
2579
Adam Jackson2255be12010-03-29 21:43:22 +00002580static int
2581drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2582{
2583 int i, j, m, modes = 0;
2584 struct drm_display_mode *mode;
Paul Parsonsf3a32d72016-03-26 13:18:38 +00002585 u8 *est = ((u8 *)timing) + 6;
Adam Jackson2255be12010-03-29 21:43:22 +00002586
2587 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002588 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002589 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002590 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002591 break;
2592 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002593 mode = drm_mode_find_dmt(connector->dev,
2594 est3_modes[m].w,
2595 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002596 est3_modes[m].r,
2597 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002598 if (mode) {
2599 drm_mode_probed_add(connector, mode);
2600 modes++;
2601 }
2602 }
2603 }
2604 }
2605
2606 return modes;
2607}
2608
Adam Jackson13931572010-08-03 14:38:19 -04002609static void
2610do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002611{
Adam Jackson13931572010-08-03 14:38:19 -04002612 struct detailed_mode_closure *closure = c;
Adam Jackson9cf00972009-12-03 17:44:36 -05002613 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jackson13931572010-08-03 14:38:19 -04002614
2615 if (data->type == EDID_DETAIL_EST_TIMINGS)
2616 closure->modes += drm_est3_modes(closure->connector, timing);
2617}
2618
2619/**
2620 * add_established_modes - get est. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002621 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002622 * @edid: EDID block to scan
2623 *
2624 * Each EDID block contains a bitmap of the supported "established modes" list
2625 * (defined above). Tease them out and add them to the global modes list.
2626 */
2627static int
2628add_established_modes(struct drm_connector *connector, struct edid *edid)
2629{
Adam Jackson9cf00972009-12-03 17:44:36 -05002630 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002631 unsigned long est_bits = edid->established_timings.t1 |
2632 (edid->established_timings.t2 << 8) |
2633 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2634 int i, modes = 0;
2635 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002636 .connector = connector,
2637 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002638 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002639
Adam Jackson13931572010-08-03 14:38:19 -04002640 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2641 if (est_bits & (1<<i)) {
2642 struct drm_display_mode *newmode;
2643 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2644 if (newmode) {
2645 drm_mode_probed_add(connector, newmode);
2646 modes++;
2647 }
2648 }
Adam Jackson9cf00972009-12-03 17:44:36 -05002649 }
2650
Adam Jackson13931572010-08-03 14:38:19 -04002651 if (version_greater(edid, 1, 0))
2652 drm_for_each_detailed_block((u8 *)edid,
2653 do_established_modes, &closure);
2654
2655 return modes + closure.modes;
2656}
2657
2658static void
2659do_standard_modes(struct detailed_timing *timing, void *c)
2660{
2661 struct detailed_mode_closure *closure = c;
2662 struct detailed_non_pixel *data = &timing->data.other_data;
2663 struct drm_connector *connector = closure->connector;
2664 struct edid *edid = closure->edid;
2665
2666 if (data->type == EDID_DETAIL_STD_MODES) {
2667 int i;
Adam Jackson9cf00972009-12-03 17:44:36 -05002668 for (i = 0; i < 6; i++) {
2669 struct std_timing *std;
2670 struct drm_display_mode *newmode;
2671
2672 std = &data->data.timings[i];
Thierry Reding464fdec2014-04-29 11:44:33 +02002673 newmode = drm_mode_std(connector, edid, std);
Adam Jackson9cf00972009-12-03 17:44:36 -05002674 if (newmode) {
2675 drm_mode_probed_add(connector, newmode);
Adam Jackson13931572010-08-03 14:38:19 -04002676 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05002677 }
2678 }
Adam Jackson13931572010-08-03 14:38:19 -04002679 }
2680}
2681
2682/**
2683 * add_standard_modes - get std. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002684 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002685 * @edid: EDID block to scan
2686 *
2687 * Standard modes can be calculated using the appropriate standard (DMT,
2688 * GTF or CVT. Grab them from @edid and add them to the list.
2689 */
2690static int
2691add_standard_modes(struct drm_connector *connector, struct edid *edid)
2692{
2693 int i, modes = 0;
2694 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002695 .connector = connector,
2696 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002697 };
2698
2699 for (i = 0; i < EDID_STD_TIMINGS; i++) {
2700 struct drm_display_mode *newmode;
2701
2702 newmode = drm_mode_std(connector, edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002703 &edid->standard_timings[i]);
Adam Jackson13931572010-08-03 14:38:19 -04002704 if (newmode) {
2705 drm_mode_probed_add(connector, newmode);
2706 modes++;
2707 }
2708 }
2709
2710 if (version_greater(edid, 1, 0))
2711 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2712 &closure);
2713
2714 /* XXX should also look for standard codes in VTB blocks */
2715
2716 return modes + closure.modes;
2717}
2718
Dave Airlief453ba02008-11-07 14:05:41 -08002719static int drm_cvt_modes(struct drm_connector *connector,
2720 struct detailed_timing *timing)
2721{
2722 int i, j, modes = 0;
2723 struct drm_display_mode *newmode;
2724 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08002725 struct cvt_timing *cvt;
2726 const int rates[] = { 60, 85, 75, 60, 50 };
2727 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08002728
2729 for (i = 0; i < 4; i++) {
2730 int uninitialized_var(width), height;
2731 cvt = &(timing->data.other_data.data.cvt[i]);
2732
2733 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02002734 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08002735
2736 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08002737 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04002738 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08002739 width = height * 4 / 3;
2740 break;
2741 case 0x04:
2742 width = height * 16 / 9;
2743 break;
2744 case 0x08:
2745 width = height * 16 / 10;
2746 break;
2747 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08002748 width = height * 15 / 9;
2749 break;
2750 }
2751
2752 for (j = 1; j < 5; j++) {
2753 if (cvt->code[2] & (1 << j)) {
2754 newmode = drm_cvt_mode(dev, width, height,
2755 rates[j], j == 0,
2756 false, false);
2757 if (newmode) {
2758 drm_mode_probed_add(connector, newmode);
2759 modes++;
2760 }
2761 }
2762 }
2763 }
2764
2765 return modes;
2766}
2767
Adam Jackson13931572010-08-03 14:38:19 -04002768static void
2769do_cvt_mode(struct detailed_timing *timing, void *c)
2770{
2771 struct detailed_mode_closure *closure = c;
2772 struct detailed_non_pixel *data = &timing->data.other_data;
2773
2774 if (data->type == EDID_DETAIL_CVT_3BYTE)
2775 closure->modes += drm_cvt_modes(closure->connector, timing);
2776}
Adam Jackson9cf00972009-12-03 17:44:36 -05002777
2778static int
Adam Jackson13931572010-08-03 14:38:19 -04002779add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2780{
2781 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002782 .connector = connector,
2783 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002784 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002785
Adam Jackson13931572010-08-03 14:38:19 -04002786 if (version_greater(edid, 1, 2))
2787 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002788
Adam Jackson13931572010-08-03 14:38:19 -04002789 /* XXX should also look for CVT codes in VTB blocks */
2790
2791 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08002792}
2793
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002794static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
2795
Adam Jackson13931572010-08-03 14:38:19 -04002796static void
2797do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08002798{
Adam Jackson13931572010-08-03 14:38:19 -04002799 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08002800 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05002801
2802 if (timing->pixel_clock) {
Adam Jackson13931572010-08-03 14:38:19 -04002803 newmode = drm_mode_detailed(closure->connector->dev,
2804 closure->edid, timing,
2805 closure->quirks);
Dave Airlief453ba02008-11-07 14:05:41 -08002806 if (!newmode)
Adam Jackson13931572010-08-03 14:38:19 -04002807 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05002808
Adam Jackson13931572010-08-03 14:38:19 -04002809 if (closure->preferred)
Dave Airlief453ba02008-11-07 14:05:41 -08002810 newmode->type |= DRM_MODE_TYPE_PREFERRED;
2811
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002812 /*
2813 * Detailed modes are limited to 10kHz pixel clock resolution,
2814 * so fix up anything that looks like CEA/HDMI mode, but the clock
2815 * is just slightly off.
2816 */
2817 fixup_detailed_cea_mode_clock(newmode);
2818
Adam Jackson13931572010-08-03 14:38:19 -04002819 drm_mode_probed_add(closure->connector, newmode);
2820 closure->modes++;
Gustavo A. R. Silvac2925bd2018-01-30 04:05:28 -06002821 closure->preferred = false;
Zhao Yakui882f0212009-08-26 18:20:49 +08002822 }
Ma Ling167f3a02009-03-20 14:09:48 +08002823}
2824
Adam Jackson13931572010-08-03 14:38:19 -04002825/*
2826 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08002827 * @connector: attached connector
2828 * @edid: EDID block to scan
2829 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08002830 */
Adam Jackson13931572010-08-03 14:38:19 -04002831static int
2832add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2833 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08002834{
Adam Jackson13931572010-08-03 14:38:19 -04002835 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002836 .connector = connector,
2837 .edid = edid,
Gustavo A. R. Silvac2925bd2018-01-30 04:05:28 -06002838 .preferred = true,
Julia Lawalld456ea22014-08-23 18:09:56 +02002839 .quirks = quirks,
Adam Jackson13931572010-08-03 14:38:19 -04002840 };
Dave Airlief453ba02008-11-07 14:05:41 -08002841
Adam Jackson13931572010-08-03 14:38:19 -04002842 if (closure.preferred && !version_greater(edid, 1, 3))
2843 closure.preferred =
2844 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00002845
Adam Jackson13931572010-08-03 14:38:19 -04002846 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002847
Adam Jackson13931572010-08-03 14:38:19 -04002848 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08002849}
Dave Airlief453ba02008-11-07 14:05:41 -08002850
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002851#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002852#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08002853#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08002854#define SPEAKER_BLOCK 0x04
Uma Shankare85959d2019-05-16 19:40:08 +05302855#define HDR_STATIC_METADATA_BLOCK 0x6
Shashank Sharma87563fc2017-07-13 21:03:10 +05302856#define USE_EXTENDED_TAG 0x07
2857#define EXT_VIDEO_CAPABILITY_BLOCK 0x00
Shashank Sharma832d4f22017-07-14 16:03:46 +05302858#define EXT_VIDEO_DATA_BLOCK_420 0x0E
2859#define EXT_VIDEO_CAP_BLOCK_Y420CMDB 0x0F
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002860#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02002861#define EDID_CEA_YCRCB444 (1 << 5)
2862#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002863#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002864
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01002865/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002866 * Search EDID for CEA extension block.
2867 */
Keith Packard170178f2017-12-13 00:44:26 -08002868static u8 *drm_find_edid_extension(const struct edid *edid, int ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002869{
2870 u8 *edid_ext = NULL;
2871 int i;
2872
2873 /* No EDID or EDID extensions */
2874 if (edid == NULL || edid->extensions == 0)
2875 return NULL;
2876
2877 /* Find CEA extension */
2878 for (i = 0; i < edid->extensions; i++) {
2879 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
Dave Airlie40d9b042014-10-20 16:29:33 +10002880 if (edid_ext[0] == ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002881 break;
2882 }
2883
2884 if (i == edid->extensions)
2885 return NULL;
2886
2887 return edid_ext;
2888}
2889
Keith Packard170178f2017-12-13 00:44:26 -08002890static u8 *drm_find_cea_extension(const struct edid *edid)
Dave Airlie40d9b042014-10-20 16:29:33 +10002891{
2892 return drm_find_edid_extension(edid, CEA_EXT);
2893}
2894
Keith Packard170178f2017-12-13 00:44:26 -08002895static u8 *drm_find_displayid_extension(const struct edid *edid)
Dave Airlie40d9b042014-10-20 16:29:33 +10002896{
2897 return drm_find_edid_extension(edid, DISPLAYID_EXT);
2898}
2899
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002900/*
2901 * Calculate the alternate clock for the CEA mode
2902 * (60Hz vs. 59.94Hz etc.)
2903 */
2904static unsigned int
2905cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2906{
2907 unsigned int clock = cea_mode->clock;
2908
2909 if (cea_mode->vrefresh % 6 != 0)
2910 return clock;
2911
2912 /*
2913 * edid_cea_modes contains the 59.94Hz
2914 * variant for 240 and 480 line modes,
2915 * and the 60Hz variant otherwise.
2916 */
2917 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002918 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002919 else
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002920 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002921
2922 return clock;
2923}
2924
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002925static bool
2926cea_mode_alternate_timings(u8 vic, struct drm_display_mode *mode)
2927{
2928 /*
2929 * For certain VICs the spec allows the vertical
2930 * front porch to vary by one or two lines.
2931 *
2932 * cea_modes[] stores the variant with the shortest
2933 * vertical front porch. We can adjust the mode to
2934 * get the other variants by simply increasing the
2935 * vertical front porch length.
2936 */
2937 BUILD_BUG_ON(edid_cea_modes[8].vtotal != 262 ||
2938 edid_cea_modes[9].vtotal != 262 ||
2939 edid_cea_modes[12].vtotal != 262 ||
2940 edid_cea_modes[13].vtotal != 262 ||
2941 edid_cea_modes[23].vtotal != 312 ||
2942 edid_cea_modes[24].vtotal != 312 ||
2943 edid_cea_modes[27].vtotal != 312 ||
2944 edid_cea_modes[28].vtotal != 312);
2945
2946 if (((vic == 8 || vic == 9 ||
2947 vic == 12 || vic == 13) && mode->vtotal < 263) ||
2948 ((vic == 23 || vic == 24 ||
2949 vic == 27 || vic == 28) && mode->vtotal < 314)) {
2950 mode->vsync_start++;
2951 mode->vsync_end++;
2952 mode->vtotal++;
2953
2954 return true;
2955 }
2956
2957 return false;
2958}
2959
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002960static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
2961 unsigned int clock_tolerance)
2962{
Ville Syrjälä357768c2018-05-08 16:39:38 +05302963 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02002964 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002965
2966 if (!to_match->clock)
2967 return 0;
2968
Ville Syrjälä357768c2018-05-08 16:39:38 +05302969 if (to_match->picture_aspect_ratio)
2970 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
2971
Jani Nikulad9278b42016-01-08 13:21:51 +02002972 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002973 struct drm_display_mode cea_mode = edid_cea_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002974 unsigned int clock1, clock2;
2975
2976 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002977 clock1 = cea_mode.clock;
2978 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002979
2980 if (abs(to_match->clock - clock1) > clock_tolerance &&
2981 abs(to_match->clock - clock2) > clock_tolerance)
2982 continue;
2983
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002984 do {
Ville Syrjälä357768c2018-05-08 16:39:38 +05302985 if (drm_mode_match(to_match, &cea_mode, match_flags))
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002986 return vic;
2987 } while (cea_mode_alternate_timings(vic, &cea_mode));
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002988 }
2989
2990 return 0;
2991}
2992
Thierry Reding18316c82012-12-20 15:41:44 +01002993/**
2994 * drm_match_cea_mode - look for a CEA mode matching given mode
2995 * @to_match: display mode
2996 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002997 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
Thierry Reding18316c82012-12-20 15:41:44 +01002998 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00002999 */
Thierry Reding18316c82012-12-20 15:41:44 +01003000u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00003001{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303002 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003003 u8 vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00003004
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003005 if (!to_match->clock)
3006 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00003007
Ville Syrjälä357768c2018-05-08 16:39:38 +05303008 if (to_match->picture_aspect_ratio)
3009 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3010
Jani Nikulad9278b42016-01-08 13:21:51 +02003011 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003012 struct drm_display_mode cea_mode = edid_cea_modes[vic];
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003013 unsigned int clock1, clock2;
3014
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003015 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003016 clock1 = cea_mode.clock;
3017 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003018
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003019 if (KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock1) &&
3020 KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock2))
3021 continue;
3022
3023 do {
Ville Syrjälä357768c2018-05-08 16:39:38 +05303024 if (drm_mode_match(to_match, &cea_mode, match_flags))
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003025 return vic;
3026 } while (cea_mode_alternate_timings(vic, &cea_mode));
Stephane Marchesina4799032012-11-09 16:21:05 +00003027 }
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003028
Stephane Marchesina4799032012-11-09 16:21:05 +00003029 return 0;
3030}
3031EXPORT_SYMBOL(drm_match_cea_mode);
3032
Jani Nikulad9278b42016-01-08 13:21:51 +02003033static bool drm_valid_cea_vic(u8 vic)
3034{
3035 return vic > 0 && vic < ARRAY_SIZE(edid_cea_modes);
3036}
3037
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303038/**
3039 * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to
3040 * the input VIC from the CEA mode list
3041 * @video_code: ID given to each of the CEA modes
3042 *
3043 * Returns picture aspect ratio
3044 */
3045enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
3046{
Jani Nikulad9278b42016-01-08 13:21:51 +02003047 return edid_cea_modes[video_code].picture_aspect_ratio;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303048}
3049EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
3050
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003051/*
3052 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
3053 * specific block).
3054 *
3055 * It's almost like cea_mode_alternate_clock(), we just need to add an
3056 * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
3057 * one.
3058 */
3059static unsigned int
3060hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
3061{
3062 if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
3063 return hdmi_mode->clock;
3064
3065 return cea_mode_alternate_clock(hdmi_mode);
3066}
3067
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003068static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
3069 unsigned int clock_tolerance)
3070{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303071 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003072 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003073
3074 if (!to_match->clock)
3075 return 0;
3076
Jani Nikulad9278b42016-01-08 13:21:51 +02003077 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3078 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003079 unsigned int clock1, clock2;
3080
3081 /* Make sure to also match alternate clocks */
3082 clock1 = hdmi_mode->clock;
3083 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3084
3085 if (abs(to_match->clock - clock1) > clock_tolerance &&
3086 abs(to_match->clock - clock2) > clock_tolerance)
3087 continue;
3088
Ville Syrjälä357768c2018-05-08 16:39:38 +05303089 if (drm_mode_match(to_match, hdmi_mode, match_flags))
Jani Nikulad9278b42016-01-08 13:21:51 +02003090 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003091 }
3092
3093 return 0;
3094}
3095
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003096/*
3097 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
3098 * @to_match: display mode
3099 *
3100 * An HDMI mode is one defined in the HDMI vendor specific block.
3101 *
3102 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
3103 */
3104static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
3105{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303106 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003107 u8 vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003108
3109 if (!to_match->clock)
3110 return 0;
3111
Jani Nikulad9278b42016-01-08 13:21:51 +02003112 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3113 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003114 unsigned int clock1, clock2;
3115
3116 /* Make sure to also match alternate clocks */
3117 clock1 = hdmi_mode->clock;
3118 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3119
3120 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
3121 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Ville Syrjälä357768c2018-05-08 16:39:38 +05303122 drm_mode_match(to_match, hdmi_mode, match_flags))
Jani Nikulad9278b42016-01-08 13:21:51 +02003123 return vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003124 }
3125 return 0;
3126}
3127
Jani Nikulad9278b42016-01-08 13:21:51 +02003128static bool drm_valid_hdmi_vic(u8 vic)
3129{
3130 return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
3131}
3132
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003133static int
3134add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
3135{
3136 struct drm_device *dev = connector->dev;
3137 struct drm_display_mode *mode, *tmp;
3138 LIST_HEAD(list);
3139 int modes = 0;
3140
3141 /* Don't add CEA modes if the CEA extension block is missing */
3142 if (!drm_find_cea_extension(edid))
3143 return 0;
3144
3145 /*
3146 * Go through all probed modes and create a new mode
3147 * with the alternate clock for certain CEA modes.
3148 */
3149 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003150 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003151 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003152 u8 vic = drm_match_cea_mode(mode);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003153 unsigned int clock1, clock2;
3154
Jani Nikulad9278b42016-01-08 13:21:51 +02003155 if (drm_valid_cea_vic(vic)) {
3156 cea_mode = &edid_cea_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003157 clock2 = cea_mode_alternate_clock(cea_mode);
3158 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003159 vic = drm_match_hdmi_mode(mode);
3160 if (drm_valid_hdmi_vic(vic)) {
3161 cea_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003162 clock2 = hdmi_mode_alternate_clock(cea_mode);
3163 }
3164 }
3165
3166 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003167 continue;
3168
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003169 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003170
3171 if (clock1 == clock2)
3172 continue;
3173
3174 if (mode->clock != clock1 && mode->clock != clock2)
3175 continue;
3176
3177 newmode = drm_mode_duplicate(dev, cea_mode);
3178 if (!newmode)
3179 continue;
3180
Damien Lespiau27130212013-09-25 16:45:28 +01003181 /* Carry over the stereo flags */
3182 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
3183
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003184 /*
3185 * The current mode could be either variant. Make
3186 * sure to pick the "other" clock for the new mode.
3187 */
3188 if (mode->clock != clock1)
3189 newmode->clock = clock1;
3190 else
3191 newmode->clock = clock2;
3192
3193 list_add_tail(&newmode->head, &list);
3194 }
3195
3196 list_for_each_entry_safe(mode, tmp, &list, head) {
3197 list_del(&mode->head);
3198 drm_mode_probed_add(connector, mode);
3199 modes++;
3200 }
3201
3202 return modes;
3203}
Stephane Marchesina4799032012-11-09 16:21:05 +00003204
Shashank Sharma8ec6e072017-07-13 21:03:08 +05303205static u8 svd_to_vic(u8 svd)
3206{
3207 /* 0-6 bit vic, 7th bit native mode indicator */
3208 if ((svd >= 1 && svd <= 64) || (svd >= 129 && svd <= 192))
3209 return svd & 127;
3210
3211 return svd;
3212}
3213
Thomas Woodaff04ac2013-11-29 15:33:27 +00003214static struct drm_display_mode *
3215drm_display_mode_from_vic_index(struct drm_connector *connector,
3216 const u8 *video_db, u8 video_len,
3217 u8 video_index)
3218{
3219 struct drm_device *dev = connector->dev;
3220 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003221 u8 vic;
Thomas Woodaff04ac2013-11-29 15:33:27 +00003222
3223 if (video_db == NULL || video_index >= video_len)
3224 return NULL;
3225
3226 /* CEA modes are numbered 1..127 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05303227 vic = svd_to_vic(video_db[video_index]);
Jani Nikulad9278b42016-01-08 13:21:51 +02003228 if (!drm_valid_cea_vic(vic))
Thomas Woodaff04ac2013-11-29 15:33:27 +00003229 return NULL;
3230
Jani Nikulad9278b42016-01-08 13:21:51 +02003231 newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
Damien Lespiau409bbf12014-03-03 23:59:07 +00003232 if (!newmode)
3233 return NULL;
3234
Thomas Woodaff04ac2013-11-29 15:33:27 +00003235 newmode->vrefresh = 0;
3236
3237 return newmode;
3238}
3239
Shashank Sharma832d4f22017-07-14 16:03:46 +05303240/*
3241 * do_y420vdb_modes - Parse YCBCR 420 only modes
3242 * @connector: connector corresponding to the HDMI sink
3243 * @svds: start of the data block of CEA YCBCR 420 VDB
3244 * @len: length of the CEA YCBCR 420 VDB
3245 *
3246 * Parse the CEA-861-F YCBCR 420 Video Data Block (Y420VDB)
3247 * which contains modes which can be supported in YCBCR 420
3248 * output format only.
3249 */
3250static int do_y420vdb_modes(struct drm_connector *connector,
3251 const u8 *svds, u8 svds_len)
3252{
3253 int modes = 0, i;
3254 struct drm_device *dev = connector->dev;
3255 struct drm_display_info *info = &connector->display_info;
3256 struct drm_hdmi_info *hdmi = &info->hdmi;
3257
3258 for (i = 0; i < svds_len; i++) {
3259 u8 vic = svd_to_vic(svds[i]);
3260 struct drm_display_mode *newmode;
3261
3262 if (!drm_valid_cea_vic(vic))
3263 continue;
3264
3265 newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
3266 if (!newmode)
3267 break;
3268 bitmap_set(hdmi->y420_vdb_modes, vic, 1);
3269 drm_mode_probed_add(connector, newmode);
3270 modes++;
3271 }
3272
3273 if (modes > 0)
3274 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
3275 return modes;
3276}
3277
3278/*
3279 * drm_add_cmdb_modes - Add a YCBCR 420 mode into bitmap
3280 * @connector: connector corresponding to the HDMI sink
3281 * @vic: CEA vic for the video mode to be added in the map
3282 *
3283 * Makes an entry for a videomode in the YCBCR 420 bitmap
3284 */
3285static void
3286drm_add_cmdb_modes(struct drm_connector *connector, u8 svd)
3287{
3288 u8 vic = svd_to_vic(svd);
3289 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
3290
3291 if (!drm_valid_cea_vic(vic))
3292 return;
3293
3294 bitmap_set(hdmi->y420_cmdb_modes, vic, 1);
3295}
3296
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003297static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003298do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003299{
Thomas Woodaff04ac2013-11-29 15:33:27 +00003300 int i, modes = 0;
Shashank Sharma832d4f22017-07-14 16:03:46 +05303301 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003302
Thomas Woodaff04ac2013-11-29 15:33:27 +00003303 for (i = 0; i < len; i++) {
3304 struct drm_display_mode *mode;
3305 mode = drm_display_mode_from_vic_index(connector, db, len, i);
3306 if (mode) {
Shashank Sharma832d4f22017-07-14 16:03:46 +05303307 /*
3308 * YCBCR420 capability block contains a bitmap which
3309 * gives the index of CEA modes from CEA VDB, which
3310 * can support YCBCR 420 sampling output also (apart
3311 * from RGB/YCBCR444 etc).
3312 * For example, if the bit 0 in bitmap is set,
3313 * first mode in VDB can support YCBCR420 output too.
3314 * Add YCBCR420 modes only if sink is HDMI 2.0 capable.
3315 */
3316 if (i < 64 && hdmi->y420_cmdb_map & (1ULL << i))
3317 drm_add_cmdb_modes(connector, db[i]);
3318
Thomas Woodaff04ac2013-11-29 15:33:27 +00003319 drm_mode_probed_add(connector, mode);
3320 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003321 }
3322 }
3323
3324 return modes;
3325}
3326
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003327struct stereo_mandatory_mode {
3328 int width, height, vrefresh;
3329 unsigned int flags;
3330};
3331
3332static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003333 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3334 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003335 { 1920, 1080, 50,
3336 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
3337 { 1920, 1080, 60,
3338 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003339 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3340 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
3341 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3342 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003343};
3344
3345static bool
3346stereo_match_mandatory(const struct drm_display_mode *mode,
3347 const struct stereo_mandatory_mode *stereo_mode)
3348{
3349 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
3350
3351 return mode->hdisplay == stereo_mode->width &&
3352 mode->vdisplay == stereo_mode->height &&
3353 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
3354 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
3355}
3356
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003357static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
3358{
3359 struct drm_device *dev = connector->dev;
3360 const struct drm_display_mode *mode;
3361 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003362 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003363
3364 INIT_LIST_HEAD(&stereo_modes);
3365
3366 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003367 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
3368 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003369 struct drm_display_mode *new_mode;
3370
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003371 if (!stereo_match_mandatory(mode,
3372 &stereo_mandatory_modes[i]))
3373 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003374
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003375 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003376 new_mode = drm_mode_duplicate(dev, mode);
3377 if (!new_mode)
3378 continue;
3379
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003380 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003381 list_add_tail(&new_mode->head, &stereo_modes);
3382 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003383 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003384 }
3385
3386 list_splice_tail(&stereo_modes, &connector->probed_modes);
3387
3388 return modes;
3389}
3390
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003391static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
3392{
3393 struct drm_device *dev = connector->dev;
3394 struct drm_display_mode *newmode;
3395
Jani Nikulad9278b42016-01-08 13:21:51 +02003396 if (!drm_valid_hdmi_vic(vic)) {
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003397 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
3398 return 0;
3399 }
3400
3401 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
3402 if (!newmode)
3403 return 0;
3404
3405 drm_mode_probed_add(connector, newmode);
3406
3407 return 1;
3408}
3409
Thomas Woodfbf46022013-10-16 15:58:50 +01003410static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
3411 const u8 *video_db, u8 video_len, u8 video_index)
3412{
Thomas Woodfbf46022013-10-16 15:58:50 +01003413 struct drm_display_mode *newmode;
3414 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003415
3416 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003417 newmode = drm_display_mode_from_vic_index(connector, video_db,
3418 video_len,
3419 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003420 if (newmode) {
3421 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
3422 drm_mode_probed_add(connector, newmode);
3423 modes++;
3424 }
3425 }
3426 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003427 newmode = drm_display_mode_from_vic_index(connector, video_db,
3428 video_len,
3429 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003430 if (newmode) {
3431 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3432 drm_mode_probed_add(connector, newmode);
3433 modes++;
3434 }
3435 }
3436 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003437 newmode = drm_display_mode_from_vic_index(connector, video_db,
3438 video_len,
3439 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003440 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00003441 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01003442 drm_mode_probed_add(connector, newmode);
3443 modes++;
3444 }
3445 }
3446
3447 return modes;
3448}
3449
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003450/*
3451 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
3452 * @connector: connector corresponding to the HDMI sink
3453 * @db: start of the CEA vendor specific block
3454 * @len: length of the CEA block payload, ie. one can access up to db[len]
3455 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003456 * Parses the HDMI VSDB looking for modes to add to @connector. This function
3457 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003458 */
3459static int
Thomas Woodfbf46022013-10-16 15:58:50 +01003460do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
3461 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003462{
Ville Syrjäläf1781e92017-11-13 19:04:19 +02003463 struct drm_display_info *info = &connector->display_info;
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003464 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01003465 u8 vic_len, hdmi_3d_len = 0;
3466 u16 mask;
3467 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003468
3469 if (len < 8)
3470 goto out;
3471
3472 /* no HDMI_Video_Present */
3473 if (!(db[8] & (1 << 5)))
3474 goto out;
3475
3476 /* Latency_Fields_Present */
3477 if (db[8] & (1 << 7))
3478 offset += 2;
3479
3480 /* I_Latency_Fields_Present */
3481 if (db[8] & (1 << 6))
3482 offset += 2;
3483
3484 /* the declared length is not long enough for the 2 first bytes
3485 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003486 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003487 goto out;
3488
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003489 /* 3D_Present */
3490 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003491 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003492 modes += add_hdmi_mandatory_stereo_modes(connector);
3493
Thomas Woodfbf46022013-10-16 15:58:50 +01003494 /* 3D_Multi_present */
3495 multi_present = (db[8 + offset] & 0x60) >> 5;
3496 }
3497
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003498 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003499 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01003500 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003501
3502 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003503 u8 vic;
3504
3505 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003506 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003507 }
Thomas Woodfbf46022013-10-16 15:58:50 +01003508 offset += 1 + vic_len;
3509
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003510 if (multi_present == 1)
3511 multi_len = 2;
3512 else if (multi_present == 2)
3513 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01003514 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003515 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003516
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003517 if (len < (8 + offset + hdmi_3d_len - 1))
3518 goto out;
3519
3520 if (hdmi_3d_len < multi_len)
3521 goto out;
3522
3523 if (multi_present == 1 || multi_present == 2) {
3524 /* 3D_Structure_ALL */
3525 structure_all = (db[8 + offset] << 8) | db[9 + offset];
3526
3527 /* check if 3D_MASK is present */
3528 if (multi_present == 2)
3529 mask = (db[10 + offset] << 8) | db[11 + offset];
3530 else
3531 mask = 0xffff;
3532
3533 for (i = 0; i < 16; i++) {
3534 if (mask & (1 << i))
3535 modes += add_3d_struct_modes(connector,
3536 structure_all,
3537 video_db,
3538 video_len, i);
3539 }
3540 }
3541
3542 offset += multi_len;
3543
3544 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3545 int vic_index;
3546 struct drm_display_mode *newmode = NULL;
3547 unsigned int newflag = 0;
3548 bool detail_present;
3549
3550 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
3551
3552 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
3553 break;
3554
3555 /* 2D_VIC_order_X */
3556 vic_index = db[8 + offset + i] >> 4;
3557
3558 /* 3D_Structure_X */
3559 switch (db[8 + offset + i] & 0x0f) {
3560 case 0:
3561 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
3562 break;
3563 case 6:
3564 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3565 break;
3566 case 8:
3567 /* 3D_Detail_X */
3568 if ((db[9 + offset + i] >> 4) == 1)
3569 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
3570 break;
3571 }
3572
3573 if (newflag != 0) {
3574 newmode = drm_display_mode_from_vic_index(connector,
3575 video_db,
3576 video_len,
3577 vic_index);
3578
3579 if (newmode) {
3580 newmode->flags |= newflag;
3581 drm_mode_probed_add(connector, newmode);
3582 modes++;
3583 }
3584 }
3585
3586 if (detail_present)
3587 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003588 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003589
3590out:
Ville Syrjäläf1781e92017-11-13 19:04:19 +02003591 if (modes > 0)
3592 info->has_hdmi_infoframe = true;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003593 return modes;
3594}
3595
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003596static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003597cea_db_payload_len(const u8 *db)
3598{
3599 return db[0] & 0x1f;
3600}
3601
3602static int
Shashank Sharma87563fc2017-07-13 21:03:10 +05303603cea_db_extended_tag(const u8 *db)
3604{
3605 return db[1];
3606}
3607
3608static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003609cea_db_tag(const u8 *db)
3610{
3611 return db[0] >> 5;
3612}
3613
3614static int
3615cea_revision(const u8 *cea)
3616{
3617 return cea[1];
3618}
3619
3620static int
3621cea_db_offsets(const u8 *cea, int *start, int *end)
3622{
3623 /* Data block offset in CEA extension block */
3624 *start = 4;
3625 *end = cea[2];
3626 if (*end == 0)
3627 *end = 127;
3628 if (*end < 4 || *end > 127)
3629 return -ERANGE;
3630 return 0;
3631}
3632
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003633static bool cea_db_is_hdmi_vsdb(const u8 *db)
3634{
3635 int hdmi_id;
3636
3637 if (cea_db_tag(db) != VENDOR_BLOCK)
3638 return false;
3639
3640 if (cea_db_payload_len(db) < 5)
3641 return false;
3642
3643 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3644
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01003645 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003646}
3647
Thierry Reding50dd1bd2017-03-13 16:54:00 +05303648static bool cea_db_is_hdmi_forum_vsdb(const u8 *db)
3649{
3650 unsigned int oui;
3651
3652 if (cea_db_tag(db) != VENDOR_BLOCK)
3653 return false;
3654
3655 if (cea_db_payload_len(db) < 7)
3656 return false;
3657
3658 oui = db[3] << 16 | db[2] << 8 | db[1];
3659
3660 return oui == HDMI_FORUM_IEEE_OUI;
3661}
3662
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02003663static bool cea_db_is_vcdb(const u8 *db)
3664{
3665 if (cea_db_tag(db) != USE_EXTENDED_TAG)
3666 return false;
3667
3668 if (cea_db_payload_len(db) != 2)
3669 return false;
3670
3671 if (cea_db_extended_tag(db) != EXT_VIDEO_CAPABILITY_BLOCK)
3672 return false;
3673
3674 return true;
3675}
3676
Shashank Sharma832d4f22017-07-14 16:03:46 +05303677static bool cea_db_is_y420cmdb(const u8 *db)
3678{
3679 if (cea_db_tag(db) != USE_EXTENDED_TAG)
3680 return false;
3681
3682 if (!cea_db_payload_len(db))
3683 return false;
3684
3685 if (cea_db_extended_tag(db) != EXT_VIDEO_CAP_BLOCK_Y420CMDB)
3686 return false;
3687
3688 return true;
3689}
3690
3691static bool cea_db_is_y420vdb(const u8 *db)
3692{
3693 if (cea_db_tag(db) != USE_EXTENDED_TAG)
3694 return false;
3695
3696 if (!cea_db_payload_len(db))
3697 return false;
3698
3699 if (cea_db_extended_tag(db) != EXT_VIDEO_DATA_BLOCK_420)
3700 return false;
3701
3702 return true;
3703}
3704
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003705#define for_each_cea_db(cea, i, start, end) \
3706 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
3707
Shashank Sharma832d4f22017-07-14 16:03:46 +05303708static void drm_parse_y420cmdb_bitmap(struct drm_connector *connector,
3709 const u8 *db)
3710{
3711 struct drm_display_info *info = &connector->display_info;
3712 struct drm_hdmi_info *hdmi = &info->hdmi;
3713 u8 map_len = cea_db_payload_len(db) - 1;
3714 u8 count;
3715 u64 map = 0;
3716
3717 if (map_len == 0) {
3718 /* All CEA modes support ycbcr420 sampling also.*/
3719 hdmi->y420_cmdb_map = U64_MAX;
3720 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
3721 return;
3722 }
3723
3724 /*
3725 * This map indicates which of the existing CEA block modes
3726 * from VDB can support YCBCR420 output too. So if bit=0 is
3727 * set, first mode from VDB can support YCBCR420 output too.
3728 * We will parse and keep this map, before parsing VDB itself
3729 * to avoid going through the same block again and again.
3730 *
3731 * Spec is not clear about max possible size of this block.
3732 * Clamping max bitmap block size at 8 bytes. Every byte can
3733 * address 8 CEA modes, in this way this map can address
3734 * 8*8 = first 64 SVDs.
3735 */
3736 if (WARN_ON_ONCE(map_len > 8))
3737 map_len = 8;
3738
3739 for (count = 0; count < map_len; count++)
3740 map |= (u64)db[2 + count] << (8 * count);
3741
3742 if (map)
3743 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
3744
3745 hdmi->y420_cmdb_map = map;
3746}
3747
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003748static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003749add_cea_modes(struct drm_connector *connector, struct edid *edid)
3750{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003751 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01003752 const u8 *db, *hdmi = NULL, *video = NULL;
3753 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003754 int modes = 0;
3755
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003756 if (cea && cea_revision(cea) >= 3) {
3757 int i, start, end;
3758
3759 if (cea_db_offsets(cea, &start, &end))
3760 return 0;
3761
3762 for_each_cea_db(cea, i, start, end) {
3763 db = &cea[i];
3764 dbl = cea_db_payload_len(db);
3765
Thomas Woodfbf46022013-10-16 15:58:50 +01003766 if (cea_db_tag(db) == VIDEO_BLOCK) {
3767 video = db + 1;
3768 video_len = dbl;
3769 modes += do_cea_modes(connector, video, dbl);
Shashank Sharma832d4f22017-07-14 16:03:46 +05303770 } else if (cea_db_is_hdmi_vsdb(db)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003771 hdmi = db;
3772 hdmi_len = dbl;
Shashank Sharma832d4f22017-07-14 16:03:46 +05303773 } else if (cea_db_is_y420vdb(db)) {
3774 const u8 *vdb420 = &db[2];
3775
3776 /* Add 4:2:0(only) modes present in EDID */
3777 modes += do_y420vdb_modes(connector,
3778 vdb420,
3779 dbl - 1);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003780 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003781 }
3782 }
3783
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003784 /*
3785 * We parse the HDMI VSDB after having added the cea modes as we will
3786 * be patching their flags when the sink supports stereo 3D.
3787 */
3788 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01003789 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
3790 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003791
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003792 return modes;
3793}
3794
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003795static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
3796{
3797 const struct drm_display_mode *cea_mode;
3798 int clock1, clock2, clock;
Jani Nikulad9278b42016-01-08 13:21:51 +02003799 u8 vic;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003800 const char *type;
3801
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003802 /*
3803 * allow 5kHz clock difference either way to account for
3804 * the 10kHz clock resolution limit of detailed timings.
3805 */
Jani Nikulad9278b42016-01-08 13:21:51 +02003806 vic = drm_match_cea_mode_clock_tolerance(mode, 5);
3807 if (drm_valid_cea_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003808 type = "CEA";
Jani Nikulad9278b42016-01-08 13:21:51 +02003809 cea_mode = &edid_cea_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003810 clock1 = cea_mode->clock;
3811 clock2 = cea_mode_alternate_clock(cea_mode);
3812 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003813 vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
3814 if (drm_valid_hdmi_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003815 type = "HDMI";
Jani Nikulad9278b42016-01-08 13:21:51 +02003816 cea_mode = &edid_4k_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003817 clock1 = cea_mode->clock;
3818 clock2 = hdmi_mode_alternate_clock(cea_mode);
3819 } else {
3820 return;
3821 }
3822 }
3823
3824 /* pick whichever is closest */
3825 if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
3826 clock = clock1;
3827 else
3828 clock = clock2;
3829
3830 if (mode->clock == clock)
3831 return;
3832
3833 DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
Jani Nikulad9278b42016-01-08 13:21:51 +02003834 type, vic, mode->clock, clock);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003835 mode->clock = clock;
3836}
3837
Uma Shankare85959d2019-05-16 19:40:08 +05303838static bool cea_db_is_hdmi_hdr_metadata_block(const u8 *db)
3839{
3840 if (cea_db_tag(db) != USE_EXTENDED_TAG)
3841 return false;
3842
3843 if (db[1] != HDR_STATIC_METADATA_BLOCK)
3844 return false;
3845
3846 if (cea_db_payload_len(db) < 3)
3847 return false;
3848
3849 return true;
3850}
3851
3852static uint8_t eotf_supported(const u8 *edid_ext)
3853{
3854 return edid_ext[2] &
3855 (BIT(HDMI_EOTF_TRADITIONAL_GAMMA_SDR) |
3856 BIT(HDMI_EOTF_TRADITIONAL_GAMMA_HDR) |
3857 BIT(HDMI_EOTF_SMPTE_ST2084));
3858}
3859
3860static uint8_t hdr_metadata_type(const u8 *edid_ext)
3861{
3862 return edid_ext[3] &
3863 BIT(HDMI_STATIC_METADATA_TYPE1);
3864}
3865
3866static void
3867drm_parse_hdr_metadata_block(struct drm_connector *connector, const u8 *db)
3868{
3869 u16 len;
3870
3871 len = cea_db_payload_len(db);
3872
3873 connector->hdr_sink_metadata.hdmi_type1.eotf =
3874 eotf_supported(db);
3875 connector->hdr_sink_metadata.hdmi_type1.metadata_type =
3876 hdr_metadata_type(db);
3877
3878 if (len >= 4)
3879 connector->hdr_sink_metadata.hdmi_type1.max_cll = db[4];
3880 if (len >= 5)
3881 connector->hdr_sink_metadata.hdmi_type1.max_fall = db[5];
3882 if (len >= 6)
3883 connector->hdr_sink_metadata.hdmi_type1.min_cll = db[6];
3884}
3885
Wu Fengguang76adaa342011-09-05 14:23:20 +08003886static void
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003887drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003888{
Ville Syrjälä85040722012-08-16 14:55:05 +00003889 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003890
Jani Nikulaf7da77852017-11-01 16:20:57 +02003891 if (len >= 6 && (db[6] & (1 << 7)))
3892 connector->eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_SUPPORTS_AI;
Ville Syrjälä85040722012-08-16 14:55:05 +00003893 if (len >= 8) {
3894 connector->latency_present[0] = db[8] >> 7;
3895 connector->latency_present[1] = (db[8] >> 6) & 1;
3896 }
3897 if (len >= 9)
3898 connector->video_latency[0] = db[9];
3899 if (len >= 10)
3900 connector->audio_latency[0] = db[10];
3901 if (len >= 11)
3902 connector->video_latency[1] = db[11];
3903 if (len >= 12)
3904 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08003905
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003906 DRM_DEBUG_KMS("HDMI: latency present %d %d, "
3907 "video latency %d %d, "
3908 "audio latency %d %d\n",
3909 connector->latency_present[0],
3910 connector->latency_present[1],
3911 connector->video_latency[0],
3912 connector->video_latency[1],
3913 connector->audio_latency[0],
3914 connector->audio_latency[1]);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003915}
3916
3917static void
3918monitor_name(struct detailed_timing *t, void *data)
3919{
3920 if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
3921 *(u8 **)data = t->data.other_data.data.str.str;
3922}
3923
Jim Bride59f7c0f2016-04-14 10:18:35 -07003924static int get_monitor_name(struct edid *edid, char name[13])
3925{
3926 char *edid_name = NULL;
3927 int mnl;
3928
3929 if (!edid || !name)
3930 return 0;
3931
3932 drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
3933 for (mnl = 0; edid_name && mnl < 13; mnl++) {
3934 if (edid_name[mnl] == 0x0a)
3935 break;
3936
3937 name[mnl] = edid_name[mnl];
3938 }
3939
3940 return mnl;
3941}
3942
3943/**
3944 * drm_edid_get_monitor_name - fetch the monitor name from the edid
3945 * @edid: monitor EDID information
3946 * @name: pointer to a character array to hold the name of the monitor
3947 * @bufsize: The size of the name buffer (should be at least 14 chars.)
3948 *
3949 */
3950void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
3951{
3952 int name_length;
3953 char buf[13];
3954
3955 if (bufsize <= 0)
3956 return;
3957
3958 name_length = min(get_monitor_name(edid, buf), bufsize - 1);
3959 memcpy(name, buf, name_length);
3960 name[name_length] = '\0';
3961}
3962EXPORT_SYMBOL(drm_edid_get_monitor_name);
3963
Jani Nikula42750d32017-11-01 16:21:00 +02003964static void clear_eld(struct drm_connector *connector)
3965{
3966 memset(connector->eld, 0, sizeof(connector->eld));
3967
3968 connector->latency_present[0] = false;
3969 connector->latency_present[1] = false;
3970 connector->video_latency[0] = 0;
3971 connector->audio_latency[0] = 0;
3972 connector->video_latency[1] = 0;
3973 connector->audio_latency[1] = 0;
3974}
3975
Jani Nikula79436a12017-11-01 16:21:03 +02003976/*
Wu Fengguang76adaa342011-09-05 14:23:20 +08003977 * drm_edid_to_eld - build ELD from EDID
3978 * @connector: connector corresponding to the HDMI/DP sink
3979 * @edid: EDID to parse
3980 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003981 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
Jani Nikula1d1c3662017-11-01 16:20:58 +02003982 * HDCP and Port_ID ELD fields are left for the graphics driver to fill in.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003983 */
Jani Nikula79436a12017-11-01 16:21:03 +02003984static void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003985{
3986 uint8_t *eld = connector->eld;
3987 u8 *cea;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003988 u8 *db;
Ville Syrjälä7c018782016-03-09 22:07:46 +02003989 int total_sad_count = 0;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003990 int mnl;
3991 int dbl;
3992
Jani Nikula42750d32017-11-01 16:21:00 +02003993 clear_eld(connector);
Ville Syrjälä85c91582016-09-28 16:51:34 +03003994
Jani Nikulae9bd0b82017-02-17 17:20:52 +02003995 if (!edid)
3996 return;
3997
Wu Fengguang76adaa342011-09-05 14:23:20 +08003998 cea = drm_find_cea_extension(edid);
3999 if (!cea) {
4000 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
4001 return;
4002 }
4003
Jani Nikulaf7da77852017-11-01 16:20:57 +02004004 mnl = get_monitor_name(edid, &eld[DRM_ELD_MONITOR_NAME_STRING]);
4005 DRM_DEBUG_KMS("ELD monitor %s\n", &eld[DRM_ELD_MONITOR_NAME_STRING]);
Jim Bride59f7c0f2016-04-14 10:18:35 -07004006
Jani Nikulaf7da77852017-11-01 16:20:57 +02004007 eld[DRM_ELD_CEA_EDID_VER_MNL] = cea[1] << DRM_ELD_CEA_EDID_VER_SHIFT;
4008 eld[DRM_ELD_CEA_EDID_VER_MNL] |= mnl;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004009
Jani Nikulaf7da77852017-11-01 16:20:57 +02004010 eld[DRM_ELD_VER] = DRM_ELD_VER_CEA861D;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004011
Jani Nikulaf7da77852017-11-01 16:20:57 +02004012 eld[DRM_ELD_MANUFACTURER_NAME0] = edid->mfg_id[0];
4013 eld[DRM_ELD_MANUFACTURER_NAME1] = edid->mfg_id[1];
4014 eld[DRM_ELD_PRODUCT_CODE0] = edid->prod_code[0];
4015 eld[DRM_ELD_PRODUCT_CODE1] = edid->prod_code[1];
Wu Fengguang76adaa342011-09-05 14:23:20 +08004016
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004017 if (cea_revision(cea) >= 3) {
4018 int i, start, end;
4019
4020 if (cea_db_offsets(cea, &start, &end)) {
4021 start = 0;
4022 end = 0;
4023 }
4024
4025 for_each_cea_db(cea, i, start, end) {
4026 db = &cea[i];
4027 dbl = cea_db_payload_len(db);
4028
4029 switch (cea_db_tag(db)) {
Ville Syrjälä7c018782016-03-09 22:07:46 +02004030 int sad_count;
4031
Christian Schmidta0ab7342011-12-19 20:03:38 +01004032 case AUDIO_BLOCK:
4033 /* Audio Data Block, contains SADs */
Ville Syrjälä7c018782016-03-09 22:07:46 +02004034 sad_count = min(dbl / 3, 15 - total_sad_count);
4035 if (sad_count >= 1)
Jani Nikulaf7da77852017-11-01 16:20:57 +02004036 memcpy(&eld[DRM_ELD_CEA_SAD(mnl, total_sad_count)],
Ville Syrjälä7c018782016-03-09 22:07:46 +02004037 &db[1], sad_count * 3);
4038 total_sad_count += sad_count;
Christian Schmidta0ab7342011-12-19 20:03:38 +01004039 break;
4040 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004041 /* Speaker Allocation Data Block */
4042 if (dbl >= 1)
Jani Nikulaf7da77852017-11-01 16:20:57 +02004043 eld[DRM_ELD_SPEAKER] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01004044 break;
4045 case VENDOR_BLOCK:
4046 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004047 if (cea_db_is_hdmi_vsdb(db))
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004048 drm_parse_hdmi_vsdb_audio(connector, db);
Christian Schmidta0ab7342011-12-19 20:03:38 +01004049 break;
4050 default:
4051 break;
4052 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08004053 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004054 }
Jani Nikulaf7da77852017-11-01 16:20:57 +02004055 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= total_sad_count << DRM_ELD_SAD_COUNT_SHIFT;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004056
Jani Nikula1d1c3662017-11-01 16:20:58 +02004057 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4058 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4059 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_DP;
4060 else
4061 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_HDMI;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004062
Jani Nikula938fd8a2014-10-28 16:20:48 +02004063 eld[DRM_ELD_BASELINE_ELD_LEN] =
4064 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
4065
4066 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
Ville Syrjälä7c018782016-03-09 22:07:46 +02004067 drm_eld_size(eld), total_sad_count);
Wu Fengguang76adaa342011-09-05 14:23:20 +08004068}
Wu Fengguang76adaa342011-09-05 14:23:20 +08004069
4070/**
Rafał Miłeckife214162013-04-19 19:01:25 +02004071 * drm_edid_to_sad - extracts SADs from EDID
4072 * @edid: EDID to parse
4073 * @sads: pointer that will be set to the extracted SADs
4074 *
4075 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
Rafał Miłeckife214162013-04-19 19:01:25 +02004076 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004077 * Note: The returned pointer needs to be freed using kfree().
4078 *
4079 * Return: The number of found SADs or negative number on error.
Rafał Miłeckife214162013-04-19 19:01:25 +02004080 */
4081int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
4082{
4083 int count = 0;
4084 int i, start, end, dbl;
4085 u8 *cea;
4086
4087 cea = drm_find_cea_extension(edid);
4088 if (!cea) {
4089 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
4090 return -ENOENT;
4091 }
4092
4093 if (cea_revision(cea) < 3) {
4094 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
4095 return -ENOTSUPP;
4096 }
4097
4098 if (cea_db_offsets(cea, &start, &end)) {
4099 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4100 return -EPROTO;
4101 }
4102
4103 for_each_cea_db(cea, i, start, end) {
4104 u8 *db = &cea[i];
4105
4106 if (cea_db_tag(db) == AUDIO_BLOCK) {
4107 int j;
4108 dbl = cea_db_payload_len(db);
4109
4110 count = dbl / 3; /* SAD is 3B */
4111 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
4112 if (!*sads)
4113 return -ENOMEM;
4114 for (j = 0; j < count; j++) {
4115 u8 *sad = &db[1 + j * 3];
4116
4117 (*sads)[j].format = (sad[0] & 0x78) >> 3;
4118 (*sads)[j].channels = sad[0] & 0x7;
4119 (*sads)[j].freq = sad[1] & 0x7F;
4120 (*sads)[j].byte2 = sad[2];
4121 }
4122 break;
4123 }
4124 }
4125
4126 return count;
4127}
4128EXPORT_SYMBOL(drm_edid_to_sad);
4129
4130/**
Alex Deucherd105f472013-07-25 15:55:32 -04004131 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
4132 * @edid: EDID to parse
4133 * @sadb: pointer to the speaker block
4134 *
4135 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
Alex Deucherd105f472013-07-25 15:55:32 -04004136 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004137 * Note: The returned pointer needs to be freed using kfree().
4138 *
4139 * Return: The number of found Speaker Allocation Blocks or negative number on
4140 * error.
Alex Deucherd105f472013-07-25 15:55:32 -04004141 */
4142int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
4143{
4144 int count = 0;
4145 int i, start, end, dbl;
4146 const u8 *cea;
4147
4148 cea = drm_find_cea_extension(edid);
4149 if (!cea) {
4150 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
4151 return -ENOENT;
4152 }
4153
4154 if (cea_revision(cea) < 3) {
4155 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
4156 return -ENOTSUPP;
4157 }
4158
4159 if (cea_db_offsets(cea, &start, &end)) {
4160 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4161 return -EPROTO;
4162 }
4163
4164 for_each_cea_db(cea, i, start, end) {
4165 const u8 *db = &cea[i];
4166
4167 if (cea_db_tag(db) == SPEAKER_BLOCK) {
4168 dbl = cea_db_payload_len(db);
4169
4170 /* Speaker Allocation Data Block */
4171 if (dbl == 3) {
Benoit Taine89086bc2014-05-26 17:21:22 +02004172 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04004173 if (!*sadb)
4174 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04004175 count = dbl;
4176 break;
4177 }
4178 }
4179 }
4180
4181 return count;
4182}
4183EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
4184
4185/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004186 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
Wu Fengguang76adaa342011-09-05 14:23:20 +08004187 * @connector: connector associated with the HDMI/DP sink
4188 * @mode: the display mode
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004189 *
4190 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
4191 * the sink doesn't support audio or video.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004192 */
4193int drm_av_sync_delay(struct drm_connector *connector,
Ville Syrjälä3a818d32015-09-07 18:22:58 +03004194 const struct drm_display_mode *mode)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004195{
4196 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
4197 int a, v;
4198
4199 if (!connector->latency_present[0])
4200 return 0;
4201 if (!connector->latency_present[1])
4202 i = 0;
4203
4204 a = connector->audio_latency[i];
4205 v = connector->video_latency[i];
4206
4207 /*
4208 * HDMI/DP sink doesn't support audio or video?
4209 */
4210 if (a == 255 || v == 255)
4211 return 0;
4212
4213 /*
4214 * Convert raw EDID values to millisecond.
4215 * Treat unknown latency as 0ms.
4216 */
4217 if (a)
4218 a = min(2 * (a - 1), 500);
4219 if (v)
4220 v = min(2 * (v - 1), 500);
4221
4222 return max(v - a, 0);
4223}
4224EXPORT_SYMBOL(drm_av_sync_delay);
4225
4226/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004227 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
Ma Lingf23c20c2009-03-26 19:26:23 +08004228 * @edid: monitor EDID information
4229 *
4230 * Parse the CEA extension according to CEA-861-B.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004231 *
4232 * Return: True if the monitor is HDMI, false if not or unknown.
Ma Lingf23c20c2009-03-26 19:26:23 +08004233 */
4234bool drm_detect_hdmi_monitor(struct edid *edid)
4235{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004236 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004237 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08004238 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08004239
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004240 edid_ext = drm_find_cea_extension(edid);
4241 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004242 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004243
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004244 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004245 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004246
4247 /*
4248 * Because HDMI identifier is in Vendor Specific Block,
4249 * search it from all data blocks of CEA extension.
4250 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004251 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004252 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
4253 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08004254 }
4255
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004256 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004257}
4258EXPORT_SYMBOL(drm_detect_hdmi_monitor);
4259
Dave Airlief453ba02008-11-07 14:05:41 -08004260/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004261 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01004262 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004263 *
4264 * Monitor should have CEA extension block.
4265 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
4266 * audio' only. If there is any audio extension block and supported
4267 * audio format, assume at least 'basic audio' support, even if 'basic
4268 * audio' is not defined in EDID.
4269 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004270 * Return: True if the monitor supports audio, false otherwise.
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004271 */
4272bool drm_detect_monitor_audio(struct edid *edid)
4273{
4274 u8 *edid_ext;
4275 int i, j;
4276 bool has_audio = false;
4277 int start_offset, end_offset;
4278
4279 edid_ext = drm_find_cea_extension(edid);
4280 if (!edid_ext)
4281 goto end;
4282
4283 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
4284
4285 if (has_audio) {
4286 DRM_DEBUG_KMS("Monitor has basic audio support\n");
4287 goto end;
4288 }
4289
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004290 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
4291 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004292
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004293 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
4294 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004295 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004296 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004297 DRM_DEBUG_KMS("CEA audio format %d\n",
4298 (edid_ext[i + j] >> 3) & 0xf);
4299 goto end;
4300 }
4301 }
4302end:
4303 return has_audio;
4304}
4305EXPORT_SYMBOL(drm_detect_monitor_audio);
4306
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004307
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02004308/**
4309 * drm_default_rgb_quant_range - default RGB quantization range
4310 * @mode: display mode
4311 *
4312 * Determine the default RGB quantization range for the mode,
4313 * as specified in CEA-861.
4314 *
4315 * Return: The default RGB quantization range for the mode
4316 */
4317enum hdmi_quantization_range
4318drm_default_rgb_quant_range(const struct drm_display_mode *mode)
4319{
4320 /* All CEA modes other than VIC 1 use limited quantization range. */
4321 return drm_match_cea_mode(mode) > 1 ?
4322 HDMI_QUANTIZATION_RANGE_LIMITED :
4323 HDMI_QUANTIZATION_RANGE_FULL;
4324}
4325EXPORT_SYMBOL(drm_default_rgb_quant_range);
4326
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02004327static void drm_parse_vcdb(struct drm_connector *connector, const u8 *db)
4328{
4329 struct drm_display_info *info = &connector->display_info;
4330
4331 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", db[2]);
4332
4333 if (db[2] & EDID_CEA_VCDB_QS)
4334 info->rgb_quant_range_selectable = true;
4335}
4336
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304337static void drm_parse_ycbcr420_deep_color_info(struct drm_connector *connector,
4338 const u8 *db)
4339{
4340 u8 dc_mask;
4341 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
4342
4343 dc_mask = db[7] & DRM_EDID_YCBCR420_DC_MASK;
Clint Taylor9068e022018-10-05 14:52:15 -07004344 hdmi->y420_dc_modes = dc_mask;
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304345}
4346
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304347static void drm_parse_hdmi_forum_vsdb(struct drm_connector *connector,
4348 const u8 *hf_vsdb)
4349{
Shashank Sharma62c58af2017-03-13 16:54:02 +05304350 struct drm_display_info *display = &connector->display_info;
4351 struct drm_hdmi_info *hdmi = &display->hdmi;
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304352
Ville Syrjäläf1781e92017-11-13 19:04:19 +02004353 display->has_hdmi_infoframe = true;
4354
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304355 if (hf_vsdb[6] & 0x80) {
4356 hdmi->scdc.supported = true;
4357 if (hf_vsdb[6] & 0x40)
4358 hdmi->scdc.read_request = true;
4359 }
Shashank Sharma62c58af2017-03-13 16:54:02 +05304360
4361 /*
4362 * All HDMI 2.0 monitors must support scrambling at rates > 340 MHz.
4363 * And as per the spec, three factors confirm this:
4364 * * Availability of a HF-VSDB block in EDID (check)
4365 * * Non zero Max_TMDS_Char_Rate filed in HF-VSDB (let's check)
4366 * * SCDC support available (let's check)
4367 * Lets check it out.
4368 */
4369
4370 if (hf_vsdb[5]) {
4371 /* max clock is 5000 KHz times block value */
4372 u32 max_tmds_clock = hf_vsdb[5] * 5000;
4373 struct drm_scdc *scdc = &hdmi->scdc;
4374
4375 if (max_tmds_clock > 340000) {
4376 display->max_tmds_clock = max_tmds_clock;
4377 DRM_DEBUG_KMS("HF-VSDB: max TMDS clock %d kHz\n",
4378 display->max_tmds_clock);
4379 }
4380
4381 if (scdc->supported) {
4382 scdc->scrambling.supported = true;
4383
4384 /* Few sinks support scrambling for cloks < 340M */
4385 if ((hf_vsdb[6] & 0x8))
4386 scdc->scrambling.low_rates = true;
4387 }
4388 }
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304389
4390 drm_parse_ycbcr420_deep_color_info(connector, hf_vsdb);
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304391}
4392
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004393static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
4394 const u8 *hdmi)
Mario Kleinerd0c94692014-03-27 19:59:39 +01004395{
Ville Syrjälä18267502016-09-28 16:51:38 +03004396 struct drm_display_info *info = &connector->display_info;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004397 unsigned int dc_bpc = 0;
4398
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004399 /* HDMI supports at least 8 bpc */
4400 info->bpc = 8;
4401
4402 if (cea_db_payload_len(hdmi) < 6)
4403 return;
4404
4405 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
4406 dc_bpc = 10;
4407 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
4408 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
4409 connector->name);
4410 }
4411
4412 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
4413 dc_bpc = 12;
4414 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
4415 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
4416 connector->name);
4417 }
4418
4419 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
4420 dc_bpc = 16;
4421 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
4422 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
4423 connector->name);
4424 }
4425
4426 if (dc_bpc == 0) {
4427 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
4428 connector->name);
4429 return;
4430 }
4431
4432 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
4433 connector->name, dc_bpc);
4434 info->bpc = dc_bpc;
4435
4436 /*
4437 * Deep color support mandates RGB444 support for all video
4438 * modes and forbids YCRCB422 support for all video modes per
4439 * HDMI 1.3 spec.
4440 */
4441 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4442
4443 /* YCRCB444 is optional according to spec. */
4444 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
4445 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4446 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
4447 connector->name);
4448 }
4449
4450 /*
4451 * Spec says that if any deep color mode is supported at all,
4452 * then deep color 36 bit must be supported.
4453 */
4454 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
4455 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
4456 connector->name);
4457 }
4458}
4459
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004460static void
4461drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
4462{
4463 struct drm_display_info *info = &connector->display_info;
4464 u8 len = cea_db_payload_len(db);
4465
4466 if (len >= 6)
4467 info->dvi_dual = db[6] & 1;
4468 if (len >= 7)
4469 info->max_tmds_clock = db[7] * 5000;
4470
4471 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
4472 "max TMDS clock %d kHz\n",
4473 info->dvi_dual,
4474 info->max_tmds_clock);
4475
4476 drm_parse_hdmi_deep_color_info(connector, db);
4477}
4478
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004479static void drm_parse_cea_ext(struct drm_connector *connector,
Keith Packard170178f2017-12-13 00:44:26 -08004480 const struct edid *edid)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004481{
4482 struct drm_display_info *info = &connector->display_info;
4483 const u8 *edid_ext;
4484 int i, start, end;
4485
Mario Kleinerd0c94692014-03-27 19:59:39 +01004486 edid_ext = drm_find_cea_extension(edid);
4487 if (!edid_ext)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004488 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004489
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004490 info->cea_rev = edid_ext[1];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004491
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004492 /* The existence of a CEA block should imply RGB support */
4493 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4494 if (edid_ext[3] & EDID_CEA_YCRCB444)
4495 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4496 if (edid_ext[3] & EDID_CEA_YCRCB422)
4497 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004498
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004499 if (cea_db_offsets(edid_ext, &start, &end))
4500 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004501
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004502 for_each_cea_db(edid_ext, i, start, end) {
4503 const u8 *db = &edid_ext[i];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004504
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004505 if (cea_db_is_hdmi_vsdb(db))
4506 drm_parse_hdmi_vsdb_video(connector, db);
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304507 if (cea_db_is_hdmi_forum_vsdb(db))
4508 drm_parse_hdmi_forum_vsdb(connector, db);
Shashank Sharma832d4f22017-07-14 16:03:46 +05304509 if (cea_db_is_y420cmdb(db))
4510 drm_parse_y420cmdb_bitmap(connector, db);
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02004511 if (cea_db_is_vcdb(db))
4512 drm_parse_vcdb(connector, db);
Uma Shankare85959d2019-05-16 19:40:08 +05304513 if (cea_db_is_hdmi_hdr_metadata_block(db))
4514 drm_parse_hdr_metadata_block(connector, db);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004515 }
Mario Kleinerd0c94692014-03-27 19:59:39 +01004516}
4517
Keith Packard170178f2017-12-13 00:44:26 -08004518/* A connector has no EDID information, so we've got no EDID to compute quirks from. Reset
4519 * all of the values which would have been set from EDID
4520 */
4521void
4522drm_reset_display_info(struct drm_connector *connector)
Jesse Barnes3b112282011-04-15 12:49:23 -07004523{
Ville Syrjälä18267502016-09-28 16:51:38 +03004524 struct drm_display_info *info = &connector->display_info;
Jesse Barnesebec9a7b2011-08-03 09:22:54 -07004525
Keith Packard170178f2017-12-13 00:44:26 -08004526 info->width_mm = 0;
4527 info->height_mm = 0;
4528
4529 info->bpc = 0;
4530 info->color_formats = 0;
4531 info->cea_rev = 0;
4532 info->max_tmds_clock = 0;
4533 info->dvi_dual = false;
4534 info->has_hdmi_infoframe = false;
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02004535 info->rgb_quant_range_selectable = false;
Ville Syrjälä1f6b8ee2018-04-24 16:02:50 +03004536 memset(&info->hdmi, 0, sizeof(info->hdmi));
Keith Packard170178f2017-12-13 00:44:26 -08004537
4538 info->non_desktop = 0;
4539}
Keith Packard170178f2017-12-13 00:44:26 -08004540
4541u32 drm_add_display_info(struct drm_connector *connector, const struct edid *edid)
4542{
4543 struct drm_display_info *info = &connector->display_info;
4544
4545 u32 quirks = edid_get_quirks(edid);
4546
Ville Syrjälä1f6b8ee2018-04-24 16:02:50 +03004547 drm_reset_display_info(connector);
4548
Jesse Barnes3b112282011-04-15 12:49:23 -07004549 info->width_mm = edid->width_cm * 10;
4550 info->height_mm = edid->height_cm * 10;
4551
Dave Airlie66660d42017-10-16 05:08:09 +01004552 info->non_desktop = !!(quirks & EDID_QUIRK_NON_DESKTOP);
4553
Keith Packard170178f2017-12-13 00:44:26 -08004554 DRM_DEBUG_KMS("non_desktop set to %d\n", info->non_desktop);
4555
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004556 if (edid->revision < 3)
Keith Packard170178f2017-12-13 00:44:26 -08004557 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07004558
4559 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
Keith Packard170178f2017-12-13 00:44:26 -08004560 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07004561
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004562 drm_parse_cea_ext(connector, edid);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004563
Mario Kleiner210a0212016-07-06 12:05:48 +02004564 /*
4565 * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3?
4566 *
4567 * For such displays, the DFP spec 1.0, section 3.10 "EDID support"
4568 * tells us to assume 8 bpc color depth if the EDID doesn't have
4569 * extensions which tell otherwise.
4570 */
4571 if ((info->bpc == 0) && (edid->revision < 4) &&
4572 (edid->input & DRM_EDID_DIGITAL_TYPE_DVI)) {
4573 info->bpc = 8;
4574 DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
4575 connector->name, info->bpc);
4576 }
4577
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004578 /* Only defined for 1.4 with digital displays */
4579 if (edid->revision < 4)
Keith Packard170178f2017-12-13 00:44:26 -08004580 return quirks;
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004581
Jesse Barnes3b112282011-04-15 12:49:23 -07004582 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
4583 case DRM_EDID_DIGITAL_DEPTH_6:
4584 info->bpc = 6;
4585 break;
4586 case DRM_EDID_DIGITAL_DEPTH_8:
4587 info->bpc = 8;
4588 break;
4589 case DRM_EDID_DIGITAL_DEPTH_10:
4590 info->bpc = 10;
4591 break;
4592 case DRM_EDID_DIGITAL_DEPTH_12:
4593 info->bpc = 12;
4594 break;
4595 case DRM_EDID_DIGITAL_DEPTH_14:
4596 info->bpc = 14;
4597 break;
4598 case DRM_EDID_DIGITAL_DEPTH_16:
4599 info->bpc = 16;
4600 break;
4601 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
4602 default:
4603 info->bpc = 0;
4604 break;
4605 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07004606
Mario Kleinerd0c94692014-03-27 19:59:39 +01004607 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03004608 connector->name, info->bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004609
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004610 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02004611 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
4612 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4613 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
4614 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Keith Packard170178f2017-12-13 00:44:26 -08004615 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07004616}
4617
Dave Airliec97291772016-05-03 15:38:37 +10004618static int validate_displayid(u8 *displayid, int length, int idx)
4619{
4620 int i;
4621 u8 csum = 0;
4622 struct displayid_hdr *base;
4623
4624 base = (struct displayid_hdr *)&displayid[idx];
4625
4626 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
4627 base->rev, base->bytes, base->prod_id, base->ext_count);
4628
4629 if (base->bytes + 5 > length - idx)
4630 return -EINVAL;
4631 for (i = idx; i <= base->bytes + 5; i++) {
4632 csum += displayid[i];
4633 }
4634 if (csum) {
Chris Wilson813a7872017-02-10 19:59:13 +00004635 DRM_NOTE("DisplayID checksum invalid, remainder is %d\n", csum);
Dave Airliec97291772016-05-03 15:38:37 +10004636 return -EINVAL;
4637 }
4638 return 0;
4639}
4640
Dave Airliea39ed682016-05-02 08:35:05 +10004641static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
4642 struct displayid_detailed_timings_1 *timings)
4643{
4644 struct drm_display_mode *mode;
4645 unsigned pixel_clock = (timings->pixel_clock[0] |
4646 (timings->pixel_clock[1] << 8) |
4647 (timings->pixel_clock[2] << 16));
4648 unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
4649 unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
4650 unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
4651 unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
4652 unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
4653 unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
4654 unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
4655 unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
4656 bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
4657 bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
4658 mode = drm_mode_create(dev);
4659 if (!mode)
4660 return NULL;
4661
4662 mode->clock = pixel_clock * 10;
4663 mode->hdisplay = hactive;
4664 mode->hsync_start = mode->hdisplay + hsync;
4665 mode->hsync_end = mode->hsync_start + hsync_width;
4666 mode->htotal = mode->hdisplay + hblank;
4667
4668 mode->vdisplay = vactive;
4669 mode->vsync_start = mode->vdisplay + vsync;
4670 mode->vsync_end = mode->vsync_start + vsync_width;
4671 mode->vtotal = mode->vdisplay + vblank;
4672
4673 mode->flags = 0;
4674 mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
4675 mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
4676 mode->type = DRM_MODE_TYPE_DRIVER;
4677
4678 if (timings->flags & 0x80)
4679 mode->type |= DRM_MODE_TYPE_PREFERRED;
4680 mode->vrefresh = drm_mode_vrefresh(mode);
4681 drm_mode_set_name(mode);
4682
4683 return mode;
4684}
4685
4686static int add_displayid_detailed_1_modes(struct drm_connector *connector,
4687 struct displayid_block *block)
4688{
4689 struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
4690 int i;
4691 int num_timings;
4692 struct drm_display_mode *newmode;
4693 int num_modes = 0;
4694 /* blocks must be multiple of 20 bytes length */
4695 if (block->num_bytes % 20)
4696 return 0;
4697
4698 num_timings = block->num_bytes / 20;
4699 for (i = 0; i < num_timings; i++) {
4700 struct displayid_detailed_timings_1 *timings = &det->timings[i];
4701
4702 newmode = drm_mode_displayid_detailed(connector->dev, timings);
4703 if (!newmode)
4704 continue;
4705
4706 drm_mode_probed_add(connector, newmode);
4707 num_modes++;
4708 }
4709 return num_modes;
4710}
4711
4712static int add_displayid_detailed_modes(struct drm_connector *connector,
4713 struct edid *edid)
4714{
4715 u8 *displayid;
4716 int ret;
4717 int idx = 1;
4718 int length = EDID_LENGTH;
4719 struct displayid_block *block;
4720 int num_modes = 0;
4721
4722 displayid = drm_find_displayid_extension(edid);
4723 if (!displayid)
4724 return 0;
4725
4726 ret = validate_displayid(displayid, length, idx);
4727 if (ret)
4728 return 0;
4729
4730 idx += sizeof(struct displayid_hdr);
4731 while (block = (struct displayid_block *)&displayid[idx],
4732 idx + sizeof(struct displayid_block) <= length &&
4733 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4734 block->num_bytes > 0) {
4735 idx += block->num_bytes + sizeof(struct displayid_block);
4736 switch (block->tag) {
4737 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4738 num_modes += add_displayid_detailed_1_modes(connector, block);
4739 break;
4740 }
4741 }
4742 return num_modes;
4743}
4744
Jesse Barnes3b112282011-04-15 12:49:23 -07004745/**
Dave Airlief453ba02008-11-07 14:05:41 -08004746 * drm_add_edid_modes - add modes from EDID data, if available
4747 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004748 * @edid: EDID data
Dave Airlief453ba02008-11-07 14:05:41 -08004749 *
Daniel Vetterb3c6c8b2016-08-12 22:48:55 +02004750 * Add the specified modes to the connector's mode list. Also fills out the
Jani Nikulac945b8c2017-11-01 16:21:01 +02004751 * &drm_display_info structure and ELD in @connector with any information which
4752 * can be derived from the edid.
Dave Airlief453ba02008-11-07 14:05:41 -08004753 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004754 * Return: The number of modes added or 0 if we couldn't find any.
Dave Airlief453ba02008-11-07 14:05:41 -08004755 */
4756int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
4757{
4758 int num_modes = 0;
4759 u32 quirks;
4760
4761 if (edid == NULL) {
Jani Nikulac945b8c2017-11-01 16:21:01 +02004762 clear_eld(connector);
Dave Airlief453ba02008-11-07 14:05:41 -08004763 return 0;
4764 }
Alex Deucher3c537882010-02-05 04:21:19 -05004765 if (!drm_edid_is_valid(edid)) {
Jani Nikulac945b8c2017-11-01 16:21:01 +02004766 clear_eld(connector);
Jordan Crousedcdb1672010-05-27 13:40:25 -06004767 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03004768 connector->name);
Dave Airlief453ba02008-11-07 14:05:41 -08004769 return 0;
4770 }
4771
Jani Nikulac945b8c2017-11-01 16:21:01 +02004772 drm_edid_to_eld(connector, edid);
4773
Adam Jacksonc867df72010-03-29 21:43:21 +00004774 /*
Shashank Sharma0f0f8702017-07-13 21:03:09 +05304775 * CEA-861-F adds ycbcr capability map block, for HDMI 2.0 sinks.
4776 * To avoid multiple parsing of same block, lets parse that map
4777 * from sink info, before parsing CEA modes.
4778 */
Keith Packard170178f2017-12-13 00:44:26 -08004779 quirks = drm_add_display_info(connector, edid);
Shashank Sharma0f0f8702017-07-13 21:03:09 +05304780
4781 /*
Adam Jacksonc867df72010-03-29 21:43:21 +00004782 * EDID spec says modes should be preferred in this order:
4783 * - preferred detailed mode
4784 * - other detailed modes from base block
4785 * - detailed modes from extension blocks
4786 * - CVT 3-byte code modes
4787 * - standard timing codes
4788 * - established timing codes
4789 * - modes inferred from GTF or CVT range information
4790 *
Adam Jackson13931572010-08-03 14:38:19 -04004791 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00004792 *
4793 * XXX order for additional mode types in extension blocks?
4794 */
Adam Jackson13931572010-08-03 14:38:19 -04004795 num_modes += add_detailed_modes(connector, edid, quirks);
4796 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00004797 num_modes += add_standard_modes(connector, edid);
4798 num_modes += add_established_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004799 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03004800 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airliea39ed682016-05-02 08:35:05 +10004801 num_modes += add_displayid_detailed_modes(connector, edid);
Ville Syrjälä4d53dc02015-05-08 17:45:07 +03004802 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
4803 num_modes += add_inferred_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08004804
4805 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
4806 edid_fixup_preferred(connector, quirks);
4807
Mario Kleinere10aec62016-07-06 12:05:44 +02004808 if (quirks & EDID_QUIRK_FORCE_6BPC)
4809 connector->display_info.bpc = 6;
4810
Rafał Miłecki49d45a312013-12-07 13:22:42 +01004811 if (quirks & EDID_QUIRK_FORCE_8BPC)
4812 connector->display_info.bpc = 8;
4813
Mario Kleinere345da82017-04-21 17:05:08 +02004814 if (quirks & EDID_QUIRK_FORCE_10BPC)
4815 connector->display_info.bpc = 10;
4816
Mario Kleinerbc5b9642014-05-23 21:40:55 +02004817 if (quirks & EDID_QUIRK_FORCE_12BPC)
4818 connector->display_info.bpc = 12;
4819
Dave Airlief453ba02008-11-07 14:05:41 -08004820 return num_modes;
4821}
4822EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004823
4824/**
4825 * drm_add_modes_noedid - add modes for the connectors without EDID
4826 * @connector: connector we're probing
4827 * @hdisplay: the horizontal display limit
4828 * @vdisplay: the vertical display limit
4829 *
4830 * Add the specified modes to the connector's mode list. Only when the
4831 * hdisplay/vdisplay is not beyond the given limit, it will be added.
4832 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004833 * Return: The number of modes added or 0 if we couldn't find any.
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004834 */
4835int drm_add_modes_noedid(struct drm_connector *connector,
4836 int hdisplay, int vdisplay)
4837{
4838 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004839 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004840 struct drm_device *dev = connector->dev;
4841
Daniel Vetterfbb40b22015-08-10 11:55:37 +02004842 count = ARRAY_SIZE(drm_dmt_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004843 if (hdisplay < 0)
4844 hdisplay = 0;
4845 if (vdisplay < 0)
4846 vdisplay = 0;
4847
4848 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004849 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004850 if (hdisplay && vdisplay) {
4851 /*
4852 * Only when two are valid, they will be used to check
4853 * whether the mode should be added to the mode list of
4854 * the connector.
4855 */
4856 if (ptr->hdisplay > hdisplay ||
4857 ptr->vdisplay > vdisplay)
4858 continue;
4859 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05004860 if (drm_mode_vrefresh(ptr) > 61)
4861 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004862 mode = drm_mode_duplicate(dev, ptr);
4863 if (mode) {
4864 drm_mode_probed_add(connector, mode);
4865 num_modes++;
4866 }
4867 }
4868 return num_modes;
4869}
4870EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01004871
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004872/**
4873 * drm_set_preferred_mode - Sets the preferred mode of a connector
4874 * @connector: connector whose mode list should be processed
4875 * @hpref: horizontal resolution of preferred mode
4876 * @vpref: vertical resolution of preferred mode
4877 *
4878 * Marks a mode as preferred if it matches the resolution specified by @hpref
4879 * and @vpref.
4880 */
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004881void drm_set_preferred_mode(struct drm_connector *connector,
4882 int hpref, int vpref)
4883{
4884 struct drm_display_mode *mode;
4885
4886 list_for_each_entry(mode, &connector->probed_modes, head) {
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004887 if (mode->hdisplay == hpref &&
Daniel Vetter9d3de132014-01-23 16:27:56 +01004888 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004889 mode->type |= DRM_MODE_TYPE_PREFERRED;
4890 }
4891}
4892EXPORT_SYMBOL(drm_set_preferred_mode);
4893
Ville Syrjälä13d0add2019-01-08 19:28:25 +02004894static bool is_hdmi2_sink(struct drm_connector *connector)
4895{
4896 /*
4897 * FIXME: sil-sii8620 doesn't have a connector around when
4898 * we need one, so we have to be prepared for a NULL connector.
4899 */
4900 if (!connector)
4901 return true;
4902
4903 return connector->display_info.hdmi.scdc.supported ||
4904 connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB420;
4905}
4906
Uma Shankar2cdbfd62019-05-16 19:40:09 +05304907static inline bool is_eotf_supported(u8 output_eotf, u8 sink_eotf)
4908{
4909 return sink_eotf & BIT(output_eotf);
4910}
4911
4912/**
4913 * drm_hdmi_infoframe_set_hdr_metadata() - fill an HDMI DRM infoframe with
4914 * HDR metadata from userspace
4915 * @frame: HDMI DRM infoframe
4916 * @hdr_metadata: hdr_source_metadata info from userspace
4917 *
4918 * Return: 0 on success or a negative error code on failure.
4919 */
4920int
4921drm_hdmi_infoframe_set_hdr_metadata(struct hdmi_drm_infoframe *frame,
4922 const struct drm_connector_state *conn_state)
4923{
4924 struct drm_connector *connector;
4925 struct hdr_output_metadata *hdr_metadata;
4926 int err;
4927
4928 if (!frame || !conn_state)
4929 return -EINVAL;
4930
4931 connector = conn_state->connector;
4932
4933 if (!conn_state->hdr_output_metadata)
4934 return -EINVAL;
4935
4936 hdr_metadata = conn_state->hdr_output_metadata->data;
4937
4938 if (!hdr_metadata || !connector)
4939 return -EINVAL;
4940
4941 /* Sink EOTF is Bit map while infoframe is absolute values */
4942 if (!is_eotf_supported(hdr_metadata->hdmi_metadata_type1.eotf,
4943 connector->hdr_sink_metadata.hdmi_type1.eotf)) {
4944 DRM_DEBUG_KMS("EOTF Not Supported\n");
4945 return -EINVAL;
4946 }
4947
4948 err = hdmi_drm_infoframe_init(frame);
4949 if (err < 0)
4950 return err;
4951
4952 frame->eotf = hdr_metadata->hdmi_metadata_type1.eotf;
4953 frame->metadata_type = hdr_metadata->hdmi_metadata_type1.metadata_type;
4954
4955 BUILD_BUG_ON(sizeof(frame->display_primaries) !=
4956 sizeof(hdr_metadata->hdmi_metadata_type1.display_primaries));
4957 BUILD_BUG_ON(sizeof(frame->white_point) !=
4958 sizeof(hdr_metadata->hdmi_metadata_type1.white_point));
4959
4960 memcpy(&frame->display_primaries,
4961 &hdr_metadata->hdmi_metadata_type1.display_primaries,
4962 sizeof(frame->display_primaries));
4963
4964 memcpy(&frame->white_point,
4965 &hdr_metadata->hdmi_metadata_type1.white_point,
4966 sizeof(frame->white_point));
4967
4968 frame->max_display_mastering_luminance =
4969 hdr_metadata->hdmi_metadata_type1.max_display_mastering_luminance;
4970 frame->min_display_mastering_luminance =
4971 hdr_metadata->hdmi_metadata_type1.min_display_mastering_luminance;
4972 frame->max_fall = hdr_metadata->hdmi_metadata_type1.max_fall;
4973 frame->max_cll = hdr_metadata->hdmi_metadata_type1.max_cll;
4974
4975 return 0;
4976}
4977EXPORT_SYMBOL(drm_hdmi_infoframe_set_hdr_metadata);
4978
Thierry Reding10a85122012-11-21 15:31:35 +01004979/**
4980 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
4981 * data from a DRM display mode
4982 * @frame: HDMI AVI infoframe
Ville Syrjälä13d0add2019-01-08 19:28:25 +02004983 * @connector: the connector
Thierry Reding10a85122012-11-21 15:31:35 +01004984 * @mode: DRM display mode
4985 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004986 * Return: 0 on success or a negative error code on failure.
Thierry Reding10a85122012-11-21 15:31:35 +01004987 */
4988int
4989drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
Ville Syrjälä13d0add2019-01-08 19:28:25 +02004990 struct drm_connector *connector,
4991 const struct drm_display_mode *mode)
Thierry Reding10a85122012-11-21 15:31:35 +01004992{
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05304993 enum hdmi_picture_aspect picture_aspect;
Thierry Reding10a85122012-11-21 15:31:35 +01004994 int err;
4995
4996 if (!frame || !mode)
4997 return -EINVAL;
4998
4999 err = hdmi_avi_infoframe_init(frame);
5000 if (err < 0)
5001 return err;
5002
Damien Lespiaubf02db92013-08-06 20:32:22 +01005003 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
5004 frame->pixel_repeat = 1;
5005
Thierry Reding10a85122012-11-21 15:31:35 +01005006 frame->video_code = drm_match_cea_mode(mode);
Thierry Reding10a85122012-11-21 15:31:35 +01005007
Shashank Sharma0c1f5282017-07-13 21:03:07 +05305008 /*
5009 * HDMI 1.4 VIC range: 1 <= VIC <= 64 (CEA-861-D) but
5010 * HDMI 2.0 VIC range: 1 <= VIC <= 107 (CEA-861-F). So we
5011 * have to make sure we dont break HDMI 1.4 sinks.
5012 */
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005013 if (!is_hdmi2_sink(connector) && frame->video_code > 64)
Shashank Sharma0c1f5282017-07-13 21:03:07 +05305014 frame->video_code = 0;
5015
5016 /*
5017 * HDMI spec says if a mode is found in HDMI 1.4b 4K modes
5018 * we should send its VIC in vendor infoframes, else send the
5019 * VIC in AVI infoframes. Lets check if this mode is present in
5020 * HDMI 1.4b 4K modes
5021 */
5022 if (frame->video_code) {
5023 u8 vendor_if_vic = drm_match_hdmi_mode(mode);
5024 bool is_s3d = mode->flags & DRM_MODE_FLAG_3D_MASK;
5025
5026 if (drm_valid_hdmi_vic(vendor_if_vic) && !is_s3d)
5027 frame->video_code = 0;
5028 }
5029
Thierry Reding10a85122012-11-21 15:31:35 +01005030 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05305031
Vandana Kannan69ab6d32014-06-05 14:45:29 +05305032 /*
Stanislav Lisovskiy50525c32018-05-15 16:59:27 +03005033 * As some drivers don't support atomic, we can't use connector state.
5034 * So just initialize the frame with default values, just the same way
5035 * as it's done with other properties here.
5036 */
5037 frame->content_type = HDMI_CONTENT_TYPE_GRAPHICS;
5038 frame->itc = 0;
5039
5040 /*
Vandana Kannan69ab6d32014-06-05 14:45:29 +05305041 * Populate picture aspect ratio from either
5042 * user input (if specified) or from the CEA mode list.
5043 */
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305044 picture_aspect = mode->picture_aspect_ratio;
5045 if (picture_aspect == HDMI_PICTURE_ASPECT_NONE)
5046 picture_aspect = drm_get_cea_aspect_ratio(frame->video_code);
Vandana Kannan0967e6a2014-04-01 16:26:59 +05305047
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305048 /*
5049 * The infoframe can't convey anything but none, 4:3
5050 * and 16:9, so if the user has asked for anything else
5051 * we can only satisfy it by specifying the right VIC.
5052 */
5053 if (picture_aspect > HDMI_PICTURE_ASPECT_16_9) {
5054 if (picture_aspect !=
5055 drm_get_cea_aspect_ratio(frame->video_code))
5056 return -EINVAL;
5057 picture_aspect = HDMI_PICTURE_ASPECT_NONE;
5058 }
5059
5060 frame->picture_aspect = picture_aspect;
Thierry Reding10a85122012-11-21 15:31:35 +01005061 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d018052014-02-27 09:19:30 -06005062 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01005063
5064 return 0;
5065}
5066EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005067
Uma Shankar0d68b882019-02-19 22:43:00 +05305068/* HDMI Colorspace Spec Definitions */
5069#define FULL_COLORIMETRY_MASK 0x1FF
5070#define NORMAL_COLORIMETRY_MASK 0x3
5071#define EXTENDED_COLORIMETRY_MASK 0x7
5072#define EXTENDED_ACE_COLORIMETRY_MASK 0xF
5073
5074#define C(x) ((x) << 0)
5075#define EC(x) ((x) << 2)
5076#define ACE(x) ((x) << 5)
5077
5078#define HDMI_COLORIMETRY_NO_DATA 0x0
5079#define HDMI_COLORIMETRY_SMPTE_170M_YCC (C(1) | EC(0) | ACE(0))
5080#define HDMI_COLORIMETRY_BT709_YCC (C(2) | EC(0) | ACE(0))
5081#define HDMI_COLORIMETRY_XVYCC_601 (C(3) | EC(0) | ACE(0))
5082#define HDMI_COLORIMETRY_XVYCC_709 (C(3) | EC(1) | ACE(0))
5083#define HDMI_COLORIMETRY_SYCC_601 (C(3) | EC(2) | ACE(0))
5084#define HDMI_COLORIMETRY_OPYCC_601 (C(3) | EC(3) | ACE(0))
5085#define HDMI_COLORIMETRY_OPRGB (C(3) | EC(4) | ACE(0))
5086#define HDMI_COLORIMETRY_BT2020_CYCC (C(3) | EC(5) | ACE(0))
5087#define HDMI_COLORIMETRY_BT2020_RGB (C(3) | EC(6) | ACE(0))
5088#define HDMI_COLORIMETRY_BT2020_YCC (C(3) | EC(6) | ACE(0))
5089#define HDMI_COLORIMETRY_DCI_P3_RGB_D65 (C(3) | EC(7) | ACE(0))
5090#define HDMI_COLORIMETRY_DCI_P3_RGB_THEATER (C(3) | EC(7) | ACE(1))
5091
5092static const u32 hdmi_colorimetry_val[] = {
5093 [DRM_MODE_COLORIMETRY_NO_DATA] = HDMI_COLORIMETRY_NO_DATA,
5094 [DRM_MODE_COLORIMETRY_SMPTE_170M_YCC] = HDMI_COLORIMETRY_SMPTE_170M_YCC,
5095 [DRM_MODE_COLORIMETRY_BT709_YCC] = HDMI_COLORIMETRY_BT709_YCC,
5096 [DRM_MODE_COLORIMETRY_XVYCC_601] = HDMI_COLORIMETRY_XVYCC_601,
5097 [DRM_MODE_COLORIMETRY_XVYCC_709] = HDMI_COLORIMETRY_XVYCC_709,
5098 [DRM_MODE_COLORIMETRY_SYCC_601] = HDMI_COLORIMETRY_SYCC_601,
5099 [DRM_MODE_COLORIMETRY_OPYCC_601] = HDMI_COLORIMETRY_OPYCC_601,
5100 [DRM_MODE_COLORIMETRY_OPRGB] = HDMI_COLORIMETRY_OPRGB,
5101 [DRM_MODE_COLORIMETRY_BT2020_CYCC] = HDMI_COLORIMETRY_BT2020_CYCC,
5102 [DRM_MODE_COLORIMETRY_BT2020_RGB] = HDMI_COLORIMETRY_BT2020_RGB,
5103 [DRM_MODE_COLORIMETRY_BT2020_YCC] = HDMI_COLORIMETRY_BT2020_YCC,
5104};
5105
5106#undef C
5107#undef EC
5108#undef ACE
5109
5110/**
5111 * drm_hdmi_avi_infoframe_colorspace() - fill the HDMI AVI infoframe
5112 * colorspace information
5113 * @frame: HDMI AVI infoframe
5114 * @conn_state: connector state
5115 */
5116void
5117drm_hdmi_avi_infoframe_colorspace(struct hdmi_avi_infoframe *frame,
5118 const struct drm_connector_state *conn_state)
5119{
5120 u32 colorimetry_val;
5121 u32 colorimetry_index = conn_state->colorspace & FULL_COLORIMETRY_MASK;
5122
5123 if (colorimetry_index >= ARRAY_SIZE(hdmi_colorimetry_val))
5124 colorimetry_val = HDMI_COLORIMETRY_NO_DATA;
5125 else
5126 colorimetry_val = hdmi_colorimetry_val[colorimetry_index];
5127
5128 frame->colorimetry = colorimetry_val & NORMAL_COLORIMETRY_MASK;
5129 /*
5130 * ToDo: Extend it for ACE formats as well. Modify the infoframe
5131 * structure and extend it in drivers/video/hdmi
5132 */
5133 frame->extended_colorimetry = (colorimetry_val >> 2) &
5134 EXTENDED_COLORIMETRY_MASK;
5135}
5136EXPORT_SYMBOL(drm_hdmi_avi_infoframe_colorspace);
5137
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005138/**
5139 * drm_hdmi_avi_infoframe_quant_range() - fill the HDMI AVI infoframe
5140 * quantization range information
5141 * @frame: HDMI AVI infoframe
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005142 * @connector: the connector
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005143 * @mode: DRM display mode
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005144 * @rgb_quant_range: RGB quantization range (Q)
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005145 */
5146void
5147drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame,
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005148 struct drm_connector *connector,
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005149 const struct drm_display_mode *mode,
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005150 enum hdmi_quantization_range rgb_quant_range)
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005151{
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005152 const struct drm_display_info *info = &connector->display_info;
5153
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005154 /*
5155 * CEA-861:
5156 * "A Source shall not send a non-zero Q value that does not correspond
5157 * to the default RGB Quantization Range for the transmitted Picture
5158 * unless the Sink indicates support for the Q bit in a Video
5159 * Capabilities Data Block."
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005160 *
5161 * HDMI 2.0 recommends sending non-zero Q when it does match the
5162 * default RGB quantization range for the mode, even when QS=0.
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005163 */
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005164 if (info->rgb_quant_range_selectable ||
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005165 rgb_quant_range == drm_default_rgb_quant_range(mode))
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005166 frame->quantization_range = rgb_quant_range;
5167 else
5168 frame->quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT;
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02005169
5170 /*
5171 * CEA-861-F:
5172 * "When transmitting any RGB colorimetry, the Source should set the
5173 * YQ-field to match the RGB Quantization Range being transmitted
5174 * (e.g., when Limited Range RGB, set YQ=0 or when Full Range RGB,
5175 * set YQ=1) and the Sink shall ignore the YQ-field."
Ville Syrjälä9271c0c2017-11-08 17:25:04 +02005176 *
5177 * Unfortunate certain sinks (eg. VIZ Model 67/E261VA) get confused
5178 * by non-zero YQ when receiving RGB. There doesn't seem to be any
5179 * good way to tell which version of CEA-861 the sink supports, so
5180 * we limit non-zero YQ to HDMI 2.0 sinks only as HDMI 2.0 is based
5181 * on on CEA-861-F.
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02005182 */
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005183 if (!is_hdmi2_sink(connector) ||
Ville Syrjälä9271c0c2017-11-08 17:25:04 +02005184 rgb_quant_range == HDMI_QUANTIZATION_RANGE_LIMITED)
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02005185 frame->ycc_quantization_range =
5186 HDMI_YCC_QUANTIZATION_RANGE_LIMITED;
5187 else
5188 frame->ycc_quantization_range =
5189 HDMI_YCC_QUANTIZATION_RANGE_FULL;
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005190}
5191EXPORT_SYMBOL(drm_hdmi_avi_infoframe_quant_range);
5192
Damien Lespiau4eed4a02013-09-25 16:45:26 +01005193static enum hdmi_3d_structure
5194s3d_structure_from_display_mode(const struct drm_display_mode *mode)
5195{
5196 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
5197
5198 switch (layout) {
5199 case DRM_MODE_FLAG_3D_FRAME_PACKING:
5200 return HDMI_3D_STRUCTURE_FRAME_PACKING;
5201 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
5202 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
5203 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
5204 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
5205 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
5206 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
5207 case DRM_MODE_FLAG_3D_L_DEPTH:
5208 return HDMI_3D_STRUCTURE_L_DEPTH;
5209 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
5210 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
5211 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
5212 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
5213 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
5214 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
5215 default:
5216 return HDMI_3D_STRUCTURE_INVALID;
5217 }
5218}
5219
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005220/**
5221 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
5222 * data from a DRM display mode
5223 * @frame: HDMI vendor infoframe
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005224 * @connector: the connector
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005225 * @mode: DRM display mode
5226 *
5227 * Note that there's is a need to send HDMI vendor infoframes only when using a
5228 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
5229 * function will return -EINVAL, error that can be safely ignored.
5230 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005231 * Return: 0 on success or a negative error code on failure.
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005232 */
5233int
5234drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005235 struct drm_connector *connector,
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005236 const struct drm_display_mode *mode)
5237{
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005238 /*
5239 * FIXME: sil-sii8620 doesn't have a connector around when
5240 * we need one, so we have to be prepared for a NULL connector.
5241 */
5242 bool has_hdmi_infoframe = connector ?
5243 connector->display_info.has_hdmi_infoframe : false;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005244 int err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01005245 u32 s3d_flags;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005246 u8 vic;
5247
5248 if (!frame || !mode)
5249 return -EINVAL;
5250
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005251 if (!has_hdmi_infoframe)
5252 return -EINVAL;
5253
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005254 vic = drm_match_hdmi_mode(mode);
Damien Lespiau4eed4a02013-09-25 16:45:26 +01005255 s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
5256
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005257 /*
5258 * Even if it's not absolutely necessary to send the infoframe
5259 * (ie.vic==0 and s3d_struct==0) we will still send it if we
5260 * know that the sink can handle it. This is based on a
5261 * suggestion in HDMI 2.0 Appendix F. Apparently some sinks
5262 * have trouble realizing that they shuld switch from 3D to 2D
5263 * mode if the source simply stops sending the infoframe when
5264 * it wants to switch from 3D to 2D.
5265 */
Damien Lespiau4eed4a02013-09-25 16:45:26 +01005266
5267 if (vic && s3d_flags)
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005268 return -EINVAL;
5269
5270 err = hdmi_vendor_infoframe_init(frame);
5271 if (err < 0)
5272 return err;
5273
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005274 frame->vic = vic;
5275 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005276
5277 return 0;
5278}
5279EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
Dave Airlie40d9b042014-10-20 16:29:33 +10005280
Dave Airlie5e546cd2016-05-03 15:31:12 +10005281static int drm_parse_tiled_block(struct drm_connector *connector,
5282 struct displayid_block *block)
5283{
5284 struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
5285 u16 w, h;
5286 u8 tile_v_loc, tile_h_loc;
5287 u8 num_v_tile, num_h_tile;
5288 struct drm_tile_group *tg;
5289
5290 w = tile->tile_size[0] | tile->tile_size[1] << 8;
5291 h = tile->tile_size[2] | tile->tile_size[3] << 8;
5292
5293 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
5294 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
5295 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
5296 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
5297
5298 connector->has_tile = true;
5299 if (tile->tile_cap & 0x80)
5300 connector->tile_is_single_monitor = true;
5301
5302 connector->num_h_tile = num_h_tile + 1;
5303 connector->num_v_tile = num_v_tile + 1;
5304 connector->tile_h_loc = tile_h_loc;
5305 connector->tile_v_loc = tile_v_loc;
5306 connector->tile_h_size = w + 1;
5307 connector->tile_v_size = h + 1;
5308
5309 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
5310 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
5311 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
5312 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
5313 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
5314
5315 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
5316 if (!tg) {
5317 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
5318 }
5319 if (!tg)
5320 return -ENOMEM;
5321
5322 if (connector->tile_group != tg) {
5323 /* if we haven't got a pointer,
5324 take the reference, drop ref to old tile group */
5325 if (connector->tile_group) {
5326 drm_mode_put_tile_group(connector->dev, connector->tile_group);
5327 }
5328 connector->tile_group = tg;
5329 } else
5330 /* if same tile group, then release the ref we just took. */
5331 drm_mode_put_tile_group(connector->dev, tg);
5332 return 0;
5333}
5334
Dave Airlie40d9b042014-10-20 16:29:33 +10005335static int drm_parse_display_id(struct drm_connector *connector,
5336 u8 *displayid, int length,
5337 bool is_edid_extension)
5338{
5339 /* if this is an EDID extension the first byte will be 0x70 */
5340 int idx = 0;
Dave Airlie40d9b042014-10-20 16:29:33 +10005341 struct displayid_block *block;
Dave Airlie5e546cd2016-05-03 15:31:12 +10005342 int ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10005343
5344 if (is_edid_extension)
5345 idx = 1;
5346
Dave Airliec97291772016-05-03 15:38:37 +10005347 ret = validate_displayid(displayid, length, idx);
5348 if (ret)
5349 return ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10005350
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005351 idx += sizeof(struct displayid_hdr);
5352 while (block = (struct displayid_block *)&displayid[idx],
5353 idx + sizeof(struct displayid_block) <= length &&
5354 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
5355 block->num_bytes > 0) {
5356 idx += block->num_bytes + sizeof(struct displayid_block);
5357 DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n",
5358 block->tag, block->rev, block->num_bytes);
Dave Airlie40d9b042014-10-20 16:29:33 +10005359
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005360 switch (block->tag) {
5361 case DATA_BLOCK_TILED_DISPLAY:
5362 ret = drm_parse_tiled_block(connector, block);
5363 if (ret)
5364 return ret;
5365 break;
Dave Airliea39ed682016-05-02 08:35:05 +10005366 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
5367 /* handled in mode gathering code. */
5368 break;
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005369 default:
5370 DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag);
5371 break;
5372 }
Dave Airlie40d9b042014-10-20 16:29:33 +10005373 }
5374 return 0;
5375}
5376
5377static void drm_get_displayid(struct drm_connector *connector,
5378 struct edid *edid)
5379{
5380 void *displayid = NULL;
5381 int ret;
5382 connector->has_tile = false;
5383 displayid = drm_find_displayid_extension(edid);
5384 if (!displayid) {
5385 /* drop reference to any tile group we had */
5386 goto out_drop_ref;
5387 }
5388
5389 ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
5390 if (ret < 0)
5391 goto out_drop_ref;
5392 if (!connector->has_tile)
5393 goto out_drop_ref;
5394 return;
5395out_drop_ref:
5396 if (connector->tile_group) {
5397 drm_mode_put_tile_group(connector->dev, connector->tile_group);
5398 connector->tile_group = NULL;
5399 }
5400 return;
5401}