blob: 5a3b34a88ac371e3e905b3367baad1d27e9c50b7 [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
30#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Thierry Reding10a85122012-11-21 15:31:35 +010032#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080033#include <linux/i2c.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +010035#include <linux/vga_switcheroo.h>
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drmP.h>
37#include <drm/drm_edid.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020038#include <drm/drm_encoder.h>
Dave Airlie40d9b042014-10-20 16:29:33 +100039#include <drm/drm_displayid.h>
Dave Airlief453ba02008-11-07 14:05:41 -080040
Takashi Iwai969218f2017-01-17 17:43:29 +010041#include "drm_crtc_internal.h"
42
Adam Jackson13931572010-08-03 14:38:19 -040043#define version_greater(edid, maj, min) \
44 (((edid)->version > (maj)) || \
45 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080046
Adam Jacksond1ff6402010-03-29 21:43:26 +000047#define EDID_EST_TIMINGS 16
48#define EDID_STD_TIMINGS 8
49#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080050
51/*
52 * EDID blocks out in the wild have a variety of bugs, try to collect
53 * them here (note that userspace may work around broken monitors first,
54 * but fixes should make their way here so that the kernel "just works"
55 * on as many displays as possible).
56 */
57
58/* First detailed mode wrong, use largest 60Hz mode */
59#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
60/* Reported 135MHz pixel clock is too high, needs adjustment */
61#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
62/* Prefer the largest mode at 75 Hz */
63#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
64/* Detail timing is in cm not mm */
65#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
66/* Detailed timing descriptors have bogus size values, so just take the
67 * maximum size and use that.
68 */
69#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
70/* Monitor forgot to set the first detailed is preferred bit. */
71#define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
72/* use +hsync +vsync for detailed mode */
73#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040074/* Force reduced-blanking timings for detailed modes */
75#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010076/* Force 8bpc */
77#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Mario Kleinerbc5b9642014-05-23 21:40:55 +020078/* Force 12bpc */
79#define EDID_QUIRK_FORCE_12BPC (1 << 9)
Mario Kleinere10aec62016-07-06 12:05:44 +020080/* Force 6bpc */
81#define EDID_QUIRK_FORCE_6BPC (1 << 10)
Alex Deucher3c537882010-02-05 04:21:19 -050082
Adam Jackson13931572010-08-03 14:38:19 -040083struct detailed_mode_closure {
84 struct drm_connector *connector;
85 struct edid *edid;
86 bool preferred;
87 u32 quirks;
88 int modes;
89};
Dave Airlief453ba02008-11-07 14:05:41 -080090
Zhao Yakui5c612592009-06-22 13:17:10 +080091#define LEVEL_DMT 0
92#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000093#define LEVEL_GTF2 2
94#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +080095
Jani Nikula23c4cfb2016-12-28 13:06:26 +020096static const struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -050097 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -080098 int product_id;
99 u32 quirks;
100} edid_quirk_list[] = {
101 /* Acer AL1706 */
102 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
103 /* Acer F51 */
104 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
105 /* Unknown Acer */
106 { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
107
Mario Kleinere10aec62016-07-06 12:05:44 +0200108 /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
109 { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
110
Dave Airlief453ba02008-11-07 14:05:41 -0800111 /* Belinea 10 15 55 */
112 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
113 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
114
115 /* Envision Peripherals, Inc. EN-7100e */
116 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000117 /* Envision EN2028 */
118 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800119
120 /* Funai Electronics PM36B */
121 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
122 EDID_QUIRK_DETAILED_IN_CM },
123
124 /* LG Philips LCD LP154W01-A5 */
125 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
126 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
127
128 /* Philips 107p5 CRT */
129 { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
130
131 /* Proview AY765C */
132 { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
133
134 /* Samsung SyncMaster 205BW. Note: irony */
135 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
136 /* Samsung SyncMaster 22[5-6]BW */
137 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
138 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400139
Mario Kleinerbc5b9642014-05-23 21:40:55 +0200140 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
141 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
142
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400143 /* ViewSonic VA2026w */
144 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400145
146 /* Medion MD 30217 PG */
147 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100148
149 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
150 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Dave Airlief453ba02008-11-07 14:05:41 -0800151};
152
Thierry Redinga6b21832012-11-23 15:01:42 +0100153/*
154 * Autogenerated from the DMT spec.
155 * This table is copied from xfree86/modes/xf86EdidModes.c.
156 */
157static const struct drm_display_mode drm_dmt_modes[] = {
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300158 /* 0x01 - 640x350@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100159 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
160 736, 832, 0, 350, 382, 385, 445, 0,
161 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300162 /* 0x02 - 640x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100163 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
164 736, 832, 0, 400, 401, 404, 445, 0,
165 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300166 /* 0x03 - 720x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100167 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
168 828, 936, 0, 400, 401, 404, 446, 0,
169 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300170 /* 0x04 - 640x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100171 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300172 752, 800, 0, 480, 490, 492, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100173 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300174 /* 0x05 - 640x480@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100175 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
176 704, 832, 0, 480, 489, 492, 520, 0,
177 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300178 /* 0x06 - 640x480@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100179 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
180 720, 840, 0, 480, 481, 484, 500, 0,
181 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300182 /* 0x07 - 640x480@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100183 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
184 752, 832, 0, 480, 481, 484, 509, 0,
185 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300186 /* 0x08 - 800x600@56Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100187 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
188 896, 1024, 0, 600, 601, 603, 625, 0,
189 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300190 /* 0x09 - 800x600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100191 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
192 968, 1056, 0, 600, 601, 605, 628, 0,
193 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300194 /* 0x0a - 800x600@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100195 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
196 976, 1040, 0, 600, 637, 643, 666, 0,
197 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300198 /* 0x0b - 800x600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100199 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
200 896, 1056, 0, 600, 601, 604, 625, 0,
201 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300202 /* 0x0c - 800x600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100203 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
204 896, 1048, 0, 600, 601, 604, 631, 0,
205 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300206 /* 0x0d - 800x600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100207 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
208 880, 960, 0, 600, 603, 607, 636, 0,
209 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300210 /* 0x0e - 848x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100211 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
212 976, 1088, 0, 480, 486, 494, 517, 0,
213 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300214 /* 0x0f - 1024x768@43Hz, interlace */
Thierry Redinga6b21832012-11-23 15:01:42 +0100215 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
Paul Parsons735b1002016-04-04 20:36:34 +0100216 1208, 1264, 0, 768, 768, 776, 817, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100217 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300218 DRM_MODE_FLAG_INTERLACE) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300219 /* 0x10 - 1024x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100220 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
221 1184, 1344, 0, 768, 771, 777, 806, 0,
222 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300223 /* 0x11 - 1024x768@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100224 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
225 1184, 1328, 0, 768, 771, 777, 806, 0,
226 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300227 /* 0x12 - 1024x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100228 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
229 1136, 1312, 0, 768, 769, 772, 800, 0,
230 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300231 /* 0x13 - 1024x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100232 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
233 1168, 1376, 0, 768, 769, 772, 808, 0,
234 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300235 /* 0x14 - 1024x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100236 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
237 1104, 1184, 0, 768, 771, 775, 813, 0,
238 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300239 /* 0x15 - 1152x864@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100240 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
241 1344, 1600, 0, 864, 865, 868, 900, 0,
242 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300243 /* 0x55 - 1280x720@60Hz */
244 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
245 1430, 1650, 0, 720, 725, 730, 750, 0,
246 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300247 /* 0x16 - 1280x768@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100248 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
249 1360, 1440, 0, 768, 771, 778, 790, 0,
250 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300251 /* 0x17 - 1280x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100252 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
253 1472, 1664, 0, 768, 771, 778, 798, 0,
254 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300255 /* 0x18 - 1280x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100256 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
257 1488, 1696, 0, 768, 771, 778, 805, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300258 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300259 /* 0x19 - 1280x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100260 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
261 1496, 1712, 0, 768, 771, 778, 809, 0,
262 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300263 /* 0x1a - 1280x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100264 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
265 1360, 1440, 0, 768, 771, 778, 813, 0,
266 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300267 /* 0x1b - 1280x800@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100268 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
269 1360, 1440, 0, 800, 803, 809, 823, 0,
270 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300271 /* 0x1c - 1280x800@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100272 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
273 1480, 1680, 0, 800, 803, 809, 831, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300274 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300275 /* 0x1d - 1280x800@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100276 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
277 1488, 1696, 0, 800, 803, 809, 838, 0,
278 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300279 /* 0x1e - 1280x800@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100280 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
281 1496, 1712, 0, 800, 803, 809, 843, 0,
282 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300283 /* 0x1f - 1280x800@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100284 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
285 1360, 1440, 0, 800, 803, 809, 847, 0,
286 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300287 /* 0x20 - 1280x960@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100288 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
289 1488, 1800, 0, 960, 961, 964, 1000, 0,
290 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300291 /* 0x21 - 1280x960@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100292 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
293 1504, 1728, 0, 960, 961, 964, 1011, 0,
294 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300295 /* 0x22 - 1280x960@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100296 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
297 1360, 1440, 0, 960, 963, 967, 1017, 0,
298 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300299 /* 0x23 - 1280x1024@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100300 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
301 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
302 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300303 /* 0x24 - 1280x1024@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100304 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
305 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
306 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300307 /* 0x25 - 1280x1024@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100308 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
309 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
310 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300311 /* 0x26 - 1280x1024@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100312 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
313 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
314 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300315 /* 0x27 - 1360x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100316 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
317 1536, 1792, 0, 768, 771, 777, 795, 0,
318 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300319 /* 0x28 - 1360x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100320 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
321 1440, 1520, 0, 768, 771, 776, 813, 0,
322 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300323 /* 0x51 - 1366x768@60Hz */
324 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
325 1579, 1792, 0, 768, 771, 774, 798, 0,
326 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
327 /* 0x56 - 1366x768@60Hz */
328 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
329 1436, 1500, 0, 768, 769, 772, 800, 0,
330 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300331 /* 0x29 - 1400x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100332 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
333 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
334 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300335 /* 0x2a - 1400x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100336 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
337 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
338 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300339 /* 0x2b - 1400x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100340 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
341 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
342 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300343 /* 0x2c - 1400x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100344 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
345 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
346 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300347 /* 0x2d - 1400x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100348 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
349 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
350 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300351 /* 0x2e - 1440x900@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100352 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
353 1520, 1600, 0, 900, 903, 909, 926, 0,
354 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300355 /* 0x2f - 1440x900@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100356 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
357 1672, 1904, 0, 900, 903, 909, 934, 0,
358 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300359 /* 0x30 - 1440x900@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100360 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
361 1688, 1936, 0, 900, 903, 909, 942, 0,
362 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300363 /* 0x31 - 1440x900@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100364 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
365 1696, 1952, 0, 900, 903, 909, 948, 0,
366 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300367 /* 0x32 - 1440x900@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100368 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
369 1520, 1600, 0, 900, 903, 909, 953, 0,
370 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300371 /* 0x53 - 1600x900@60Hz */
372 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
373 1704, 1800, 0, 900, 901, 904, 1000, 0,
374 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300375 /* 0x33 - 1600x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100376 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
377 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
378 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300379 /* 0x34 - 1600x1200@65Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100380 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
381 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
382 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300383 /* 0x35 - 1600x1200@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100384 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
385 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
386 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300387 /* 0x36 - 1600x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100388 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
389 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
390 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300391 /* 0x37 - 1600x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100392 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
393 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
394 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300395 /* 0x38 - 1600x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100396 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
397 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
398 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300399 /* 0x39 - 1680x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100400 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
401 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
402 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300403 /* 0x3a - 1680x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100404 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
405 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
406 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300407 /* 0x3b - 1680x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100408 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
409 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
410 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300411 /* 0x3c - 1680x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100412 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
413 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
414 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300415 /* 0x3d - 1680x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100416 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
417 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
418 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300419 /* 0x3e - 1792x1344@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100420 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
421 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
422 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300423 /* 0x3f - 1792x1344@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100424 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
425 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
426 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300427 /* 0x40 - 1792x1344@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100428 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
429 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
430 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300431 /* 0x41 - 1856x1392@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100432 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
433 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
434 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300435 /* 0x42 - 1856x1392@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100436 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300437 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100438 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300439 /* 0x43 - 1856x1392@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100440 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
441 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
442 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300443 /* 0x52 - 1920x1080@60Hz */
444 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
445 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
446 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300447 /* 0x44 - 1920x1200@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100448 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
449 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
450 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300451 /* 0x45 - 1920x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100452 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
453 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
454 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300455 /* 0x46 - 1920x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100456 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
457 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
458 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300459 /* 0x47 - 1920x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100460 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
461 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
462 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300463 /* 0x48 - 1920x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100464 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
465 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
466 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300467 /* 0x49 - 1920x1440@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100468 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
469 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
470 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300471 /* 0x4a - 1920x1440@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100472 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
473 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
474 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300475 /* 0x4b - 1920x1440@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100476 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
477 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
478 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300479 /* 0x54 - 2048x1152@60Hz */
480 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
481 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
482 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300483 /* 0x4c - 2560x1600@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100484 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
485 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
486 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300487 /* 0x4d - 2560x1600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100488 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
489 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
490 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300491 /* 0x4e - 2560x1600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100492 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
493 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
494 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300495 /* 0x4f - 2560x1600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100496 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
497 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
498 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300499 /* 0x50 - 2560x1600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100500 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
501 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
502 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300503 /* 0x57 - 4096x2160@60Hz RB */
504 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
505 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
506 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
507 /* 0x58 - 4096x2160@59.94Hz RB */
508 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
509 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
510 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Thierry Redinga6b21832012-11-23 15:01:42 +0100511};
512
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300513/*
514 * These more or less come from the DMT spec. The 720x400 modes are
515 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
516 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
517 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
518 * mode.
519 *
520 * The DMT modes have been fact-checked; the rest are mild guesses.
521 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100522static const struct drm_display_mode edid_est_modes[] = {
523 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
524 968, 1056, 0, 600, 601, 605, 628, 0,
525 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
526 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
527 896, 1024, 0, 600, 601, 603, 625, 0,
528 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
529 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
530 720, 840, 0, 480, 481, 484, 500, 0,
531 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
532 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
Paul Parsons87707cf2016-04-02 11:08:06 +0100533 704, 832, 0, 480, 489, 492, 520, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100534 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
535 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
536 768, 864, 0, 480, 483, 486, 525, 0,
537 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100538 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Thierry Redinga6b21832012-11-23 15:01:42 +0100539 752, 800, 0, 480, 490, 492, 525, 0,
540 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
541 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
542 846, 900, 0, 400, 421, 423, 449, 0,
543 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
544 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
545 846, 900, 0, 400, 412, 414, 449, 0,
546 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
547 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
548 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
549 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100550 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
Thierry Redinga6b21832012-11-23 15:01:42 +0100551 1136, 1312, 0, 768, 769, 772, 800, 0,
552 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
553 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
554 1184, 1328, 0, 768, 771, 777, 806, 0,
555 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
556 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
557 1184, 1344, 0, 768, 771, 777, 806, 0,
558 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
559 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
560 1208, 1264, 0, 768, 768, 776, 817, 0,
561 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
562 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
563 928, 1152, 0, 624, 625, 628, 667, 0,
564 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
565 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
566 896, 1056, 0, 600, 601, 604, 625, 0,
567 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
568 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
569 976, 1040, 0, 600, 637, 643, 666, 0,
570 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
571 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
572 1344, 1600, 0, 864, 865, 868, 900, 0,
573 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
574};
575
576struct minimode {
577 short w;
578 short h;
579 short r;
580 short rb;
581};
582
583static const struct minimode est3_modes[] = {
584 /* byte 6 */
585 { 640, 350, 85, 0 },
586 { 640, 400, 85, 0 },
587 { 720, 400, 85, 0 },
588 { 640, 480, 85, 0 },
589 { 848, 480, 60, 0 },
590 { 800, 600, 85, 0 },
591 { 1024, 768, 85, 0 },
592 { 1152, 864, 75, 0 },
593 /* byte 7 */
594 { 1280, 768, 60, 1 },
595 { 1280, 768, 60, 0 },
596 { 1280, 768, 75, 0 },
597 { 1280, 768, 85, 0 },
598 { 1280, 960, 60, 0 },
599 { 1280, 960, 85, 0 },
600 { 1280, 1024, 60, 0 },
601 { 1280, 1024, 85, 0 },
602 /* byte 8 */
603 { 1360, 768, 60, 0 },
604 { 1440, 900, 60, 1 },
605 { 1440, 900, 60, 0 },
606 { 1440, 900, 75, 0 },
607 { 1440, 900, 85, 0 },
608 { 1400, 1050, 60, 1 },
609 { 1400, 1050, 60, 0 },
610 { 1400, 1050, 75, 0 },
611 /* byte 9 */
612 { 1400, 1050, 85, 0 },
613 { 1680, 1050, 60, 1 },
614 { 1680, 1050, 60, 0 },
615 { 1680, 1050, 75, 0 },
616 { 1680, 1050, 85, 0 },
617 { 1600, 1200, 60, 0 },
618 { 1600, 1200, 65, 0 },
619 { 1600, 1200, 70, 0 },
620 /* byte 10 */
621 { 1600, 1200, 75, 0 },
622 { 1600, 1200, 85, 0 },
623 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300624 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100625 { 1856, 1392, 60, 0 },
626 { 1856, 1392, 75, 0 },
627 { 1920, 1200, 60, 1 },
628 { 1920, 1200, 60, 0 },
629 /* byte 11 */
630 { 1920, 1200, 75, 0 },
631 { 1920, 1200, 85, 0 },
632 { 1920, 1440, 60, 0 },
633 { 1920, 1440, 75, 0 },
634};
635
636static const struct minimode extra_modes[] = {
637 { 1024, 576, 60, 0 },
638 { 1366, 768, 60, 0 },
639 { 1600, 900, 60, 0 },
640 { 1680, 945, 60, 0 },
641 { 1920, 1080, 60, 0 },
642 { 2048, 1152, 60, 0 },
643 { 2048, 1536, 60, 0 },
644};
645
646/*
647 * Probably taken from CEA-861 spec.
648 * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
Jani Nikulad9278b42016-01-08 13:21:51 +0200649 *
650 * Index using the VIC.
Thierry Redinga6b21832012-11-23 15:01:42 +0100651 */
652static const struct drm_display_mode edid_cea_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +0200653 /* 0 - dummy, VICs start at 1 */
654 { },
Thierry Redinga6b21832012-11-23 15:01:42 +0100655 /* 1 - 640x480@60Hz */
656 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
657 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300658 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530659 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100660 /* 2 - 720x480@60Hz */
661 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
662 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300663 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530664 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100665 /* 3 - 720x480@60Hz */
666 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
667 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300668 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530669 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100670 /* 4 - 1280x720@60Hz */
671 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
672 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300673 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530674 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100675 /* 5 - 1920x1080i@60Hz */
676 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
677 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
678 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300679 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530680 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700681 /* 6 - 720(1440)x480i@60Hz */
682 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
683 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100684 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300685 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530686 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700687 /* 7 - 720(1440)x480i@60Hz */
688 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
689 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100690 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300691 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530692 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700693 /* 8 - 720(1440)x240@60Hz */
694 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
695 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100696 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300697 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530698 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700699 /* 9 - 720(1440)x240@60Hz */
700 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
701 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100702 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300703 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530704 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100705 /* 10 - 2880x480i@60Hz */
706 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
707 3204, 3432, 0, 480, 488, 494, 525, 0,
708 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300709 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530710 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100711 /* 11 - 2880x480i@60Hz */
712 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
713 3204, 3432, 0, 480, 488, 494, 525, 0,
714 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300715 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530716 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100717 /* 12 - 2880x240@60Hz */
718 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
719 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300720 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530721 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100722 /* 13 - 2880x240@60Hz */
723 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
724 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300725 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530726 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100727 /* 14 - 1440x480@60Hz */
728 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
729 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300730 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530731 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100732 /* 15 - 1440x480@60Hz */
733 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
734 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300735 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530736 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100737 /* 16 - 1920x1080@60Hz */
738 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
739 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300740 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530741 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100742 /* 17 - 720x576@50Hz */
743 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
744 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300745 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530746 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100747 /* 18 - 720x576@50Hz */
748 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
749 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300750 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530751 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100752 /* 19 - 1280x720@50Hz */
753 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
754 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300755 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530756 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100757 /* 20 - 1920x1080i@50Hz */
758 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
759 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
760 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300761 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530762 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700763 /* 21 - 720(1440)x576i@50Hz */
764 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
765 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100766 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300767 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530768 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700769 /* 22 - 720(1440)x576i@50Hz */
770 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
771 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100772 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300773 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530774 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700775 /* 23 - 720(1440)x288@50Hz */
776 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
777 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100778 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300779 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530780 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700781 /* 24 - 720(1440)x288@50Hz */
782 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
783 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100784 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300785 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530786 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100787 /* 25 - 2880x576i@50Hz */
788 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
789 3180, 3456, 0, 576, 580, 586, 625, 0,
790 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300791 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530792 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100793 /* 26 - 2880x576i@50Hz */
794 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
795 3180, 3456, 0, 576, 580, 586, 625, 0,
796 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300797 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530798 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100799 /* 27 - 2880x288@50Hz */
800 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
801 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300802 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530803 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100804 /* 28 - 2880x288@50Hz */
805 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
806 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300807 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530808 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100809 /* 29 - 1440x576@50Hz */
810 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
811 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300812 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530813 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100814 /* 30 - 1440x576@50Hz */
815 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
816 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300817 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530818 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100819 /* 31 - 1920x1080@50Hz */
820 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
821 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300822 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530823 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100824 /* 32 - 1920x1080@24Hz */
825 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
826 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300827 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530828 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100829 /* 33 - 1920x1080@25Hz */
830 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
831 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300832 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530833 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100834 /* 34 - 1920x1080@30Hz */
835 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
836 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300837 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530838 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100839 /* 35 - 2880x480@60Hz */
840 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
841 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300842 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530843 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100844 /* 36 - 2880x480@60Hz */
845 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
846 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300847 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530848 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100849 /* 37 - 2880x576@50Hz */
850 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
851 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300852 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530853 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100854 /* 38 - 2880x576@50Hz */
855 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
856 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300857 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530858 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100859 /* 39 - 1920x1080i@50Hz */
860 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
861 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
862 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300863 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530864 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100865 /* 40 - 1920x1080i@100Hz */
866 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
867 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
868 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300869 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530870 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100871 /* 41 - 1280x720@100Hz */
872 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
873 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300874 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530875 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100876 /* 42 - 720x576@100Hz */
877 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
878 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300879 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530880 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100881 /* 43 - 720x576@100Hz */
882 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
883 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300884 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530885 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700886 /* 44 - 720(1440)x576i@100Hz */
887 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
888 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100889 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700890 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530891 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700892 /* 45 - 720(1440)x576i@100Hz */
893 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
894 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100895 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700896 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530897 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100898 /* 46 - 1920x1080i@120Hz */
899 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
900 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
901 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300902 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530903 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100904 /* 47 - 1280x720@120Hz */
905 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
906 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300907 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530908 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100909 /* 48 - 720x480@120Hz */
910 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
911 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300912 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530913 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100914 /* 49 - 720x480@120Hz */
915 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
916 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300917 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530918 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700919 /* 50 - 720(1440)x480i@120Hz */
920 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
921 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100922 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300923 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530924 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700925 /* 51 - 720(1440)x480i@120Hz */
926 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
927 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100928 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300929 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530930 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100931 /* 52 - 720x576@200Hz */
932 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
933 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300934 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530935 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100936 /* 53 - 720x576@200Hz */
937 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
938 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300939 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530940 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700941 /* 54 - 720(1440)x576i@200Hz */
942 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
943 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100944 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300945 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530946 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700947 /* 55 - 720(1440)x576i@200Hz */
948 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
949 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100950 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300951 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530952 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100953 /* 56 - 720x480@240Hz */
954 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
955 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300956 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530957 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100958 /* 57 - 720x480@240Hz */
959 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
960 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300961 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530962 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläe5878032016-11-03 14:53:28 +0200963 /* 58 - 720(1440)x480i@240Hz */
Clint Taylorfb01d282014-09-02 17:03:35 -0700964 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
965 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100966 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300967 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530968 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjäläe5878032016-11-03 14:53:28 +0200969 /* 59 - 720(1440)x480i@240Hz */
Clint Taylorfb01d282014-09-02 17:03:35 -0700970 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
971 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100972 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300973 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530974 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100975 /* 60 - 1280x720@24Hz */
976 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
977 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300978 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530979 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100980 /* 61 - 1280x720@25Hz */
981 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
982 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300983 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530984 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100985 /* 62 - 1280x720@30Hz */
986 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
987 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300988 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530989 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100990 /* 63 - 1920x1080@120Hz */
991 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
992 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300993 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530994 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100995 /* 64 - 1920x1080@100Hz */
996 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
Clint Taylor8f0e4902016-08-15 10:31:28 -0700997 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300998 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530999 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001000};
1001
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001002/*
Jani Nikulad9278b42016-01-08 13:21:51 +02001003 * HDMI 1.4 4k modes. Index using the VIC.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001004 */
1005static const struct drm_display_mode edid_4k_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +02001006 /* 0 - dummy, VICs start at 1 */
1007 { },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001008 /* 1 - 3840x2160@30Hz */
1009 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1010 3840, 4016, 4104, 4400, 0,
1011 2160, 2168, 2178, 2250, 0,
1012 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1013 .vrefresh = 30, },
1014 /* 2 - 3840x2160@25Hz */
1015 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1016 3840, 4896, 4984, 5280, 0,
1017 2160, 2168, 2178, 2250, 0,
1018 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1019 .vrefresh = 25, },
1020 /* 3 - 3840x2160@24Hz */
1021 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1022 3840, 5116, 5204, 5500, 0,
1023 2160, 2168, 2178, 2250, 0,
1024 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1025 .vrefresh = 24, },
1026 /* 4 - 4096x2160@24Hz (SMPTE) */
1027 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1028 4096, 5116, 5204, 5500, 0,
1029 2160, 2168, 2178, 2250, 0,
1030 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1031 .vrefresh = 24, },
1032};
1033
Adam Jackson61e57a82010-03-29 21:43:18 +00001034/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -08001035
Adam Jackson083ae052009-09-23 17:30:45 -04001036static const u8 edid_header[] = {
1037 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1038};
Dave Airlief453ba02008-11-07 14:05:41 -08001039
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001040/**
1041 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1042 * @raw_edid: pointer to raw base EDID block
1043 *
1044 * Sanity check the header of the base EDID block.
1045 *
1046 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
Thomas Reim051963d2011-07-29 14:28:57 +00001047 */
1048int drm_edid_header_is_valid(const u8 *raw_edid)
1049{
1050 int i, score = 0;
1051
1052 for (i = 0; i < sizeof(edid_header); i++)
1053 if (raw_edid[i] == edid_header[i])
1054 score++;
1055
1056 return score;
1057}
1058EXPORT_SYMBOL(drm_edid_header_is_valid);
1059
Adam Jackson47819ba2012-05-30 16:42:39 -04001060static int edid_fixup __read_mostly = 6;
1061module_param_named(edid_fixup, edid_fixup, int, 0400);
1062MODULE_PARM_DESC(edid_fixup,
1063 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001064
Dave Airlie40d9b042014-10-20 16:29:33 +10001065static void drm_get_displayid(struct drm_connector *connector,
1066 struct edid *edid);
Dave Airlieda9df2f2014-12-11 10:12:57 +10001067
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001068static int drm_edid_block_checksum(const u8 *raw_edid)
1069{
1070 int i;
1071 u8 csum = 0;
1072 for (i = 0; i < EDID_LENGTH; i++)
1073 csum += raw_edid[i];
1074
1075 return csum;
1076}
1077
Stefan Brünsd6885d62014-11-30 19:57:41 +01001078static bool drm_edid_is_zero(const u8 *in_edid, int length)
1079{
1080 if (memchr_inv(in_edid, 0, length))
1081 return false;
1082
1083 return true;
1084}
1085
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001086/**
1087 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1088 * @raw_edid: pointer to raw EDID block
1089 * @block: type of block to validate (0 for base, extension otherwise)
1090 * @print_bad_edid: if true, dump bad EDID blocks to the console
Todd Previte6ba2bd32015-04-21 11:09:41 -07001091 * @edid_corrupt: if true, the header or checksum is invalid
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001092 *
1093 * Validate a base or extension EDID block and optionally dump bad blocks to
1094 * the console.
1095 *
1096 * Return: True if the block is valid, false otherwise.
Dave Airlief453ba02008-11-07 14:05:41 -08001097 */
Todd Previte6ba2bd32015-04-21 11:09:41 -07001098bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1099 bool *edid_corrupt)
Dave Airlief453ba02008-11-07 14:05:41 -08001100{
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001101 u8 csum;
Adam Jackson61e57a82010-03-29 21:43:18 +00001102 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001103
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001104 if (WARN_ON(!raw_edid))
1105 return false;
1106
Adam Jackson47819ba2012-05-30 16:42:39 -04001107 if (edid_fixup > 8 || edid_fixup < 0)
1108 edid_fixup = 6;
1109
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001110 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001111 int score = drm_edid_header_is_valid(raw_edid);
Todd Previte6ba2bd32015-04-21 11:09:41 -07001112 if (score == 8) {
1113 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001114 *edid_corrupt = false;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001115 } else if (score >= edid_fixup) {
1116 /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1117 * The corrupt flag needs to be set here otherwise, the
1118 * fix-up code here will correct the problem, the
1119 * checksum is correct and the test fails
1120 */
1121 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001122 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001123 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1124 memcpy(raw_edid, edid_header, sizeof(edid_header));
1125 } else {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001126 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001127 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001128 goto bad;
1129 }
1130 }
Dave Airlief453ba02008-11-07 14:05:41 -08001131
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001132 csum = drm_edid_block_checksum(raw_edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001133 if (csum) {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001134 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001135 *edid_corrupt = true;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001136
Adam Jackson4a638b42010-05-25 16:33:09 -04001137 /* allow CEA to slide through, switches mangle this */
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001138 if (raw_edid[0] == CEA_EXT) {
1139 DRM_DEBUG("EDID checksum is invalid, remainder is %d\n", csum);
1140 DRM_DEBUG("Assuming a KVM switch modified the CEA block but left the original checksum\n");
1141 } else {
1142 if (print_bad_edid)
1143 DRM_ERROR("EDID checksum is invalid, remainder is %d\n", csum);
1144
Adam Jackson4a638b42010-05-25 16:33:09 -04001145 goto bad;
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001146 }
Dave Airlief453ba02008-11-07 14:05:41 -08001147 }
1148
Adam Jackson61e57a82010-03-29 21:43:18 +00001149 /* per-block-type checks */
1150 switch (raw_edid[0]) {
1151 case 0: /* base */
1152 if (edid->version != 1) {
1153 DRM_ERROR("EDID has major version %d, instead of 1\n", edid->version);
1154 goto bad;
1155 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001156
Adam Jackson61e57a82010-03-29 21:43:18 +00001157 if (edid->revision > 4)
1158 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1159 break;
1160
1161 default:
1162 break;
1163 }
Adam Jackson47ee4ccf2009-11-23 14:23:05 -05001164
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001165 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001166
1167bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001168 if (print_bad_edid) {
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001169 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
1170 printk(KERN_ERR "EDID block is all zeroes\n");
1171 } else {
1172 printk(KERN_ERR "Raw EDID:\n");
1173 print_hex_dump(KERN_ERR, " \t", DUMP_PREFIX_NONE, 16, 1,
Tormod Volden0aff47f2011-07-05 20:12:53 +00001174 raw_edid, EDID_LENGTH, false);
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001175 }
Dave Airlief453ba02008-11-07 14:05:41 -08001176 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001177 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001178}
Carsten Emdeda0df922012-03-18 22:37:33 +01001179EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001180
1181/**
1182 * drm_edid_is_valid - sanity check EDID data
1183 * @edid: EDID data
1184 *
1185 * Sanity-check an entire EDID record (including extensions)
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001186 *
1187 * Return: True if the EDID data is valid, false otherwise.
Adam Jackson61e57a82010-03-29 21:43:18 +00001188 */
1189bool drm_edid_is_valid(struct edid *edid)
1190{
1191 int i;
1192 u8 *raw = (u8 *)edid;
1193
1194 if (!edid)
1195 return false;
1196
1197 for (i = 0; i <= edid->extensions; i++)
Todd Previte6ba2bd32015-04-21 11:09:41 -07001198 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001199 return false;
1200
1201 return true;
1202}
Alex Deucher3c537882010-02-05 04:21:19 -05001203EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001204
Adam Jackson61e57a82010-03-29 21:43:18 +00001205#define DDC_SEGMENT_ADDR 0x30
1206/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001207 * drm_do_probe_ddc_edid() - get EDID information via I2C
Thierry Reding7c58e872014-12-03 16:52:18 +01001208 * @data: I2C device adapter
Daniel Vetterfc668112014-01-21 12:02:26 +01001209 * @buf: EDID data buffer to be filled
1210 * @block: 128 byte EDID block to start fetching from
1211 * @len: EDID data buffer length to fetch
1212 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001213 * Try to fetch EDID information by calling I2C driver functions.
Daniel Vetterfc668112014-01-21 12:02:26 +01001214 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001215 * Return: 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001216 */
1217static int
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001218drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
Adam Jackson61e57a82010-03-29 21:43:18 +00001219{
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001220 struct i2c_adapter *adapter = data;
Adam Jackson61e57a82010-03-29 21:43:18 +00001221 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001222 unsigned char segment = block >> 1;
1223 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001224 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001225
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001226 /*
1227 * The core I2C driver will automatically retry the transfer if the
Chris Wilson4819d2e2011-03-15 11:04:41 +00001228 * adapter reports EAGAIN. However, we find that bit-banging transfers
1229 * are susceptible to errors under a heavily loaded machine and
1230 * generate spurious NAKs and timeouts. Retrying the transfer
1231 * of the individual block a few times seems to overcome this.
1232 */
1233 do {
1234 struct i2c_msg msgs[] = {
1235 {
Shirish Scd004b32012-08-30 07:04:06 +00001236 .addr = DDC_SEGMENT_ADDR,
1237 .flags = 0,
1238 .len = 1,
1239 .buf = &segment,
1240 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001241 .addr = DDC_ADDR,
1242 .flags = 0,
1243 .len = 1,
1244 .buf = &start,
1245 }, {
1246 .addr = DDC_ADDR,
1247 .flags = I2C_M_RD,
1248 .len = len,
1249 .buf = buf,
1250 }
1251 };
Shirish Scd004b32012-08-30 07:04:06 +00001252
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001253 /*
1254 * Avoid sending the segment addr to not upset non-compliant
1255 * DDC monitors.
1256 */
Shirish Scd004b32012-08-30 07:04:06 +00001257 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1258
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001259 if (ret == -ENXIO) {
1260 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1261 adapter->name);
1262 break;
1263 }
Shirish Scd004b32012-08-30 07:04:06 +00001264 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001265
Shirish Scd004b32012-08-30 07:04:06 +00001266 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001267}
1268
Chris Wilson14544d02016-10-24 12:38:21 +01001269static void connector_bad_edid(struct drm_connector *connector,
1270 u8 *edid, int num_blocks)
1271{
1272 int i;
1273
1274 if (connector->bad_edid_counter++ && !(drm_debug & DRM_UT_KMS))
1275 return;
1276
1277 dev_warn(connector->dev->dev,
1278 "%s: EDID is invalid:\n",
1279 connector->name);
1280 for (i = 0; i < num_blocks; i++) {
1281 u8 *block = edid + i * EDID_LENGTH;
1282 char prefix[20];
1283
1284 if (drm_edid_is_zero(block, EDID_LENGTH))
1285 sprintf(prefix, "\t[%02x] ZERO ", i);
1286 else if (!drm_edid_block_valid(block, i, false, NULL))
1287 sprintf(prefix, "\t[%02x] BAD ", i);
1288 else
1289 sprintf(prefix, "\t[%02x] GOOD ", i);
1290
1291 print_hex_dump(KERN_WARNING,
1292 prefix, DUMP_PREFIX_NONE, 16, 1,
1293 block, EDID_LENGTH, false);
1294 }
1295}
1296
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001297/**
1298 * drm_do_get_edid - get EDID data using a custom EDID block read function
1299 * @connector: connector we're probing
1300 * @get_edid_block: EDID block read function
1301 * @data: private data passed to the block read function
1302 *
1303 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1304 * exposes a different interface to read EDID blocks this function can be used
1305 * to get EDID data using a custom block read function.
1306 *
1307 * As in the general case the DDC bus is accessible by the kernel at the I2C
1308 * level, drivers must make all reasonable efforts to expose it as an I2C
1309 * adapter and use drm_get_edid() instead of abusing this function.
1310 *
1311 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1312 */
1313struct edid *drm_do_get_edid(struct drm_connector *connector,
1314 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1315 size_t len),
1316 void *data)
Adam Jackson61e57a82010-03-29 21:43:18 +00001317{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001318 int i, j = 0, valid_extensions = 0;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001319 u8 *edid, *new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001320
Chris Wilsonf14f3682016-10-17 09:35:12 +01001321 if ((edid = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
Adam Jackson61e57a82010-03-29 21:43:18 +00001322 return NULL;
1323
1324 /* base block fetch */
1325 for (i = 0; i < 4; i++) {
Chris Wilsonf14f3682016-10-17 09:35:12 +01001326 if (get_edid_block(data, edid, 0, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001327 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001328 if (drm_edid_block_valid(edid, 0, false,
Todd Previte6ba2bd32015-04-21 11:09:41 -07001329 &connector->edid_corrupt))
Adam Jackson61e57a82010-03-29 21:43:18 +00001330 break;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001331 if (i == 0 && drm_edid_is_zero(edid, EDID_LENGTH)) {
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001332 connector->null_edid_counter++;
1333 goto carp;
1334 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001335 }
1336 if (i == 4)
1337 goto carp;
1338
1339 /* if there's no extensions, we're done */
Chris Wilson14544d02016-10-24 12:38:21 +01001340 valid_extensions = edid[0x7e];
1341 if (valid_extensions == 0)
Chris Wilsonf14f3682016-10-17 09:35:12 +01001342 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001343
Chris Wilson14544d02016-10-24 12:38:21 +01001344 new = krealloc(edid, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
Adam Jackson61e57a82010-03-29 21:43:18 +00001345 if (!new)
1346 goto out;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001347 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001348
Chris Wilsonf14f3682016-10-17 09:35:12 +01001349 for (j = 1; j <= edid[0x7e]; j++) {
Chris Wilson14544d02016-10-24 12:38:21 +01001350 u8 *block = edid + j * EDID_LENGTH;
Chris Wilsona28187c2016-10-17 09:35:13 +01001351
Adam Jackson61e57a82010-03-29 21:43:18 +00001352 for (i = 0; i < 4; i++) {
Chris Wilsona28187c2016-10-17 09:35:13 +01001353 if (get_edid_block(data, block, j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001354 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001355 if (drm_edid_block_valid(block, j, false, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001356 break;
1357 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001358
Chris Wilson14544d02016-10-24 12:38:21 +01001359 if (i == 4)
1360 valid_extensions--;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001361 }
1362
Chris Wilsonf14f3682016-10-17 09:35:12 +01001363 if (valid_extensions != edid[0x7e]) {
Chris Wilson14544d02016-10-24 12:38:21 +01001364 u8 *base;
1365
1366 connector_bad_edid(connector, edid, edid[0x7e] + 1);
1367
Chris Wilsonf14f3682016-10-17 09:35:12 +01001368 edid[EDID_LENGTH-1] += edid[0x7e] - valid_extensions;
1369 edid[0x7e] = valid_extensions;
Chris Wilson14544d02016-10-24 12:38:21 +01001370
1371 new = kmalloc((valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
Sam Tygier0ea75e22010-09-23 10:11:01 +01001372 if (!new)
1373 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001374
1375 base = new;
1376 for (i = 0; i <= edid[0x7e]; i++) {
1377 u8 *block = edid + i * EDID_LENGTH;
1378
1379 if (!drm_edid_block_valid(block, i, false, NULL))
1380 continue;
1381
1382 memcpy(base, block, EDID_LENGTH);
1383 base += EDID_LENGTH;
1384 }
1385
1386 kfree(edid);
Chris Wilsonf14f3682016-10-17 09:35:12 +01001387 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001388 }
1389
Chris Wilsonf14f3682016-10-17 09:35:12 +01001390 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001391
1392carp:
Chris Wilson14544d02016-10-24 12:38:21 +01001393 connector_bad_edid(connector, edid, 1);
Adam Jackson61e57a82010-03-29 21:43:18 +00001394out:
Chris Wilsonf14f3682016-10-17 09:35:12 +01001395 kfree(edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001396 return NULL;
1397}
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001398EXPORT_SYMBOL_GPL(drm_do_get_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001399
1400/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001401 * drm_probe_ddc() - probe DDC presence
1402 * @adapter: I2C adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00001403 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001404 * Return: True on success, false on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001405 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04001406bool
Adam Jackson61e57a82010-03-29 21:43:18 +00001407drm_probe_ddc(struct i2c_adapter *adapter)
1408{
1409 unsigned char out;
1410
1411 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1412}
Adam Jacksonfbff4692012-09-18 10:58:47 -04001413EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00001414
1415/**
1416 * drm_get_edid - get EDID data, if available
1417 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001418 * @adapter: I2C adapter to use for DDC
Adam Jackson61e57a82010-03-29 21:43:18 +00001419 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001420 * Poke the given I2C channel to grab EDID data if possible. If found,
Adam Jackson61e57a82010-03-29 21:43:18 +00001421 * attach it to the connector.
1422 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001423 * Return: Pointer to valid EDID or NULL if we couldn't find any.
Adam Jackson61e57a82010-03-29 21:43:18 +00001424 */
1425struct edid *drm_get_edid(struct drm_connector *connector,
1426 struct i2c_adapter *adapter)
1427{
Dave Airlie40d9b042014-10-20 16:29:33 +10001428 struct edid *edid;
1429
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001430 if (!drm_probe_ddc(adapter))
1431 return NULL;
Adam Jackson61e57a82010-03-29 21:43:18 +00001432
Dave Airlie40d9b042014-10-20 16:29:33 +10001433 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
1434 if (edid)
1435 drm_get_displayid(connector, edid);
1436 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001437}
1438EXPORT_SYMBOL(drm_get_edid);
1439
Jani Nikula51f8da52013-09-27 15:08:27 +03001440/**
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +01001441 * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
1442 * @connector: connector we're probing
1443 * @adapter: I2C adapter to use for DDC
1444 *
1445 * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
1446 * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
1447 * switch DDC to the GPU which is retrieving EDID.
1448 *
1449 * Return: Pointer to valid EDID or %NULL if we couldn't find any.
1450 */
1451struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
1452 struct i2c_adapter *adapter)
1453{
1454 struct pci_dev *pdev = connector->dev->pdev;
1455 struct edid *edid;
1456
1457 vga_switcheroo_lock_ddc(pdev);
1458 edid = drm_get_edid(connector, adapter);
1459 vga_switcheroo_unlock_ddc(pdev);
1460
1461 return edid;
1462}
1463EXPORT_SYMBOL(drm_get_edid_switcheroo);
1464
1465/**
Jani Nikula51f8da52013-09-27 15:08:27 +03001466 * drm_edid_duplicate - duplicate an EDID and the extensions
1467 * @edid: EDID to duplicate
1468 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001469 * Return: Pointer to duplicated EDID or NULL on allocation failure.
Jani Nikula51f8da52013-09-27 15:08:27 +03001470 */
1471struct edid *drm_edid_duplicate(const struct edid *edid)
1472{
1473 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1474}
1475EXPORT_SYMBOL(drm_edid_duplicate);
1476
Adam Jackson61e57a82010-03-29 21:43:18 +00001477/*** EDID parsing ***/
1478
Dave Airlief453ba02008-11-07 14:05:41 -08001479/**
1480 * edid_vendor - match a string against EDID's obfuscated vendor field
1481 * @edid: EDID to match
1482 * @vendor: vendor string
1483 *
1484 * Returns true if @vendor is in @edid, false otherwise
1485 */
Jani Nikula23c4cfb2016-12-28 13:06:26 +02001486static bool edid_vendor(struct edid *edid, const char *vendor)
Dave Airlief453ba02008-11-07 14:05:41 -08001487{
1488 char edid_vendor[3];
1489
1490 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1491 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1492 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10001493 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08001494
1495 return !strncmp(edid_vendor, vendor, 3);
1496}
1497
1498/**
1499 * edid_get_quirks - return quirk flags for a given EDID
1500 * @edid: EDID to process
1501 *
1502 * This tells subsequent routines what fixes they need to apply.
1503 */
1504static u32 edid_get_quirks(struct edid *edid)
1505{
Jani Nikula23c4cfb2016-12-28 13:06:26 +02001506 const struct edid_quirk *quirk;
Dave Airlief453ba02008-11-07 14:05:41 -08001507 int i;
1508
1509 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1510 quirk = &edid_quirk_list[i];
1511
1512 if (edid_vendor(edid, quirk->vendor) &&
1513 (EDID_PRODUCT_ID(edid) == quirk->product_id))
1514 return quirk->quirks;
1515 }
1516
1517 return 0;
1518}
1519
1520#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04001521#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08001522
Dave Airlief453ba02008-11-07 14:05:41 -08001523/**
1524 * edid_fixup_preferred - set preferred modes based on quirk list
1525 * @connector: has mode list to fix up
1526 * @quirks: quirks list
1527 *
1528 * Walk the mode list for @connector, clearing the preferred status
1529 * on existing modes and setting it anew for the right mode ala @quirks.
1530 */
1531static void edid_fixup_preferred(struct drm_connector *connector,
1532 u32 quirks)
1533{
1534 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10001535 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04001536 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08001537
1538 if (list_empty(&connector->probed_modes))
1539 return;
1540
1541 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1542 target_refresh = 60;
1543 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1544 target_refresh = 75;
1545
1546 preferred_mode = list_first_entry(&connector->probed_modes,
1547 struct drm_display_mode, head);
1548
1549 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1550 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1551
1552 if (cur_mode == preferred_mode)
1553 continue;
1554
1555 /* Largest mode is preferred */
1556 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1557 preferred_mode = cur_mode;
1558
Alex Deucher339d2022013-08-15 11:42:14 -04001559 cur_vrefresh = cur_mode->vrefresh ?
1560 cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1561 preferred_vrefresh = preferred_mode->vrefresh ?
1562 preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08001563 /* At a given size, try to get closest to target refresh */
1564 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04001565 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1566 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08001567 preferred_mode = cur_mode;
1568 }
1569 }
1570
1571 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1572}
1573
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001574static bool
1575mode_is_rb(const struct drm_display_mode *mode)
1576{
1577 return (mode->htotal - mode->hdisplay == 160) &&
1578 (mode->hsync_end - mode->hdisplay == 80) &&
1579 (mode->hsync_end - mode->hsync_start == 32) &&
1580 (mode->vsync_start - mode->vdisplay == 3);
1581}
1582
Adam Jackson33c75312012-04-13 16:33:29 -04001583/*
1584 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1585 * @dev: Device to duplicate against
1586 * @hsize: Mode width
1587 * @vsize: Mode height
1588 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001589 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04001590 *
1591 * Walk the DMT mode list looking for a match for the given parameters.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001592 *
1593 * Return: A newly allocated copy of the mode, or NULL if not found.
Adam Jackson33c75312012-04-13 16:33:29 -04001594 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001595struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001596 int hsize, int vsize, int fresh,
1597 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08001598{
Adam Jackson07a5e632009-12-03 17:44:38 -05001599 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08001600
Thierry Redinga6b21832012-11-23 15:01:42 +01001601 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001602 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001603 if (hsize != ptr->hdisplay)
1604 continue;
1605 if (vsize != ptr->vdisplay)
1606 continue;
1607 if (fresh != drm_mode_vrefresh(ptr))
1608 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001609 if (rb != mode_is_rb(ptr))
1610 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001611
1612 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08001613 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001614
1615 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08001616}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001617EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04001618
Adam Jacksond1ff6402010-03-29 21:43:26 +00001619typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1620
1621static void
Adam Jackson4d76a222010-08-03 14:38:17 -04001622cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1623{
1624 int i, n = 0;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001625 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04001626 u8 *det_base = ext + d;
1627
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001628 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04001629 for (i = 0; i < n; i++)
1630 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1631}
1632
1633static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001634vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1635{
1636 unsigned int i, n = min((int)ext[0x02], 6);
1637 u8 *det_base = ext + 5;
1638
1639 if (ext[0x01] != 1)
1640 return; /* unknown version */
1641
1642 for (i = 0; i < n; i++)
1643 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1644}
1645
1646static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00001647drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1648{
1649 int i;
1650 struct edid *edid = (struct edid *)raw_edid;
1651
1652 if (edid == NULL)
1653 return;
1654
1655 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1656 cb(&(edid->detailed_timings[i]), closure);
1657
Adam Jackson4d76a222010-08-03 14:38:17 -04001658 for (i = 1; i <= raw_edid[0x7e]; i++) {
1659 u8 *ext = raw_edid + (i * EDID_LENGTH);
1660 switch (*ext) {
1661 case CEA_EXT:
1662 cea_for_each_detailed_block(ext, cb, closure);
1663 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001664 case VTB_EXT:
1665 vtb_for_each_detailed_block(ext, cb, closure);
1666 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04001667 default:
1668 break;
1669 }
1670 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00001671}
1672
1673static void
1674is_rb(struct detailed_timing *t, void *data)
1675{
1676 u8 *r = (u8 *)t;
1677 if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1678 if (r[15] & 0x10)
1679 *(bool *)data = true;
1680}
1681
1682/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
1683static bool
1684drm_monitor_supports_rb(struct edid *edid)
1685{
1686 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02001687 bool ret = false;
Adam Jacksond1ff6402010-03-29 21:43:26 +00001688 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1689 return ret;
1690 }
1691
1692 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1693}
1694
Adam Jackson7a374352010-03-29 21:43:30 +00001695static void
1696find_gtf2(struct detailed_timing *t, void *data)
1697{
1698 u8 *r = (u8 *)t;
1699 if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1700 *(u8 **)data = r;
1701}
1702
1703/* Secondary GTF curve kicks in above some break frequency */
1704static int
1705drm_gtf2_hbreak(struct edid *edid)
1706{
1707 u8 *r = NULL;
1708 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1709 return r ? (r[12] * 2) : 0;
1710}
1711
1712static int
1713drm_gtf2_2c(struct edid *edid)
1714{
1715 u8 *r = NULL;
1716 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1717 return r ? r[13] : 0;
1718}
1719
1720static int
1721drm_gtf2_m(struct edid *edid)
1722{
1723 u8 *r = NULL;
1724 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1725 return r ? (r[15] << 8) + r[14] : 0;
1726}
1727
1728static int
1729drm_gtf2_k(struct edid *edid)
1730{
1731 u8 *r = NULL;
1732 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1733 return r ? r[16] : 0;
1734}
1735
1736static int
1737drm_gtf2_2j(struct edid *edid)
1738{
1739 u8 *r = NULL;
1740 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1741 return r ? r[17] : 0;
1742}
1743
1744/**
1745 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
1746 * @edid: EDID block to scan
1747 */
1748static int standard_timing_level(struct edid *edid)
1749{
1750 if (edid->revision >= 2) {
1751 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
1752 return LEVEL_CVT;
1753 if (drm_gtf2_hbreak(edid))
1754 return LEVEL_GTF2;
1755 return LEVEL_GTF;
1756 }
1757 return LEVEL_DMT;
1758}
1759
Adam Jackson23425ca2009-09-23 17:30:58 -04001760/*
1761 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
1762 * monitors fill with ascii space (0x20) instead.
1763 */
1764static int
1765bad_std_timing(u8 a, u8 b)
1766{
1767 return (a == 0x00 && b == 0x00) ||
1768 (a == 0x01 && b == 0x01) ||
1769 (a == 0x20 && b == 0x20);
1770}
1771
Dave Airlief453ba02008-11-07 14:05:41 -08001772/**
1773 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01001774 * @connector: connector of for the EDID block
1775 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08001776 * @t: standard timing params
1777 *
1778 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08001779 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08001780 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001781static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00001782drm_mode_std(struct drm_connector *connector, struct edid *edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02001783 struct std_timing *t)
Dave Airlief453ba02008-11-07 14:05:41 -08001784{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001785 struct drm_device *dev = connector->dev;
1786 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08001787 int hsize, vsize;
1788 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001789 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
1790 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08001791 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
1792 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00001793 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001794
Adam Jackson23425ca2009-09-23 17:30:58 -04001795 if (bad_std_timing(t->hsize, t->vfreq_aspect))
1796 return NULL;
1797
Zhao Yakui5c612592009-06-22 13:17:10 +08001798 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
1799 hsize = t->hsize * 8 + 248;
1800 /* vrefresh_rate = vfreq + 60 */
1801 vrefresh_rate = vfreq + 60;
1802 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04001803 if (aspect_ratio == 0) {
Thierry Reding464fdec2014-04-29 11:44:33 +02001804 if (edid->revision < 3)
Adam Jacksonf066a172009-09-23 17:31:21 -04001805 vsize = hsize;
1806 else
1807 vsize = (hsize * 10) / 16;
1808 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08001809 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001810 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08001811 vsize = (hsize * 4) / 5;
1812 else
1813 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00001814
1815 /* HDTV hack, part 1 */
1816 if (vrefresh_rate == 60 &&
1817 ((hsize == 1360 && vsize == 765) ||
1818 (hsize == 1368 && vsize == 769))) {
1819 hsize = 1366;
1820 vsize = 768;
1821 }
1822
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001823 /*
1824 * If this connector already has a mode for this size and refresh
1825 * rate (because it came from detailed or CVT info), use that
1826 * instead. This way we don't have to guess at interlace or
1827 * reduced blanking.
1828 */
Adam Jackson522032d2010-04-09 16:52:49 +00001829 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001830 if (m->hdisplay == hsize && m->vdisplay == vsize &&
1831 drm_mode_vrefresh(m) == vrefresh_rate)
1832 return NULL;
1833
Adam Jacksona0910c82010-03-29 21:43:28 +00001834 /* HDTV hack, part 2 */
1835 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
1836 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10001837 false);
Zhao Yakui559ee212009-09-03 09:33:47 +08001838 mode->hdisplay = 1366;
Adam Jacksona4967de62010-07-28 07:40:32 +10001839 mode->hsync_start = mode->hsync_start - 1;
1840 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08001841 return mode;
1842 }
Adam Jacksona0910c82010-03-29 21:43:28 +00001843
Zhao Yakui559ee212009-09-03 09:33:47 +08001844 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001845 if (drm_monitor_supports_rb(edid)) {
1846 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
1847 true);
1848 if (mode)
1849 return mode;
1850 }
1851 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08001852 if (mode)
1853 return mode;
1854
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001855 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08001856 switch (timing_level) {
1857 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08001858 break;
1859 case LEVEL_GTF:
1860 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
1861 break;
Adam Jackson7a374352010-03-29 21:43:30 +00001862 case LEVEL_GTF2:
1863 /*
1864 * This is potentially wrong if there's ever a monitor with
1865 * more than one ranges section, each claiming a different
1866 * secondary GTF curve. Please don't do that.
1867 */
1868 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01001869 if (!mode)
1870 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00001871 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01001872 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00001873 mode = drm_gtf_mode_complex(dev, hsize, vsize,
1874 vrefresh_rate, 0, 0,
1875 drm_gtf2_m(edid),
1876 drm_gtf2_2c(edid),
1877 drm_gtf2_k(edid),
1878 drm_gtf2_2j(edid));
1879 }
1880 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08001881 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10001882 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
1883 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08001884 break;
1885 }
Dave Airlief453ba02008-11-07 14:05:41 -08001886 return mode;
1887}
1888
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001889/*
1890 * EDID is delightfully ambiguous about how interlaced modes are to be
1891 * encoded. Our internal representation is of frame height, but some
1892 * HDTV detailed timings are encoded as field height.
1893 *
1894 * The format list here is from CEA, in frame size. Technically we
1895 * should be checking refresh rate too. Whatever.
1896 */
1897static void
1898drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
1899 struct detailed_pixel_timing *pt)
1900{
1901 int i;
1902 static const struct {
1903 int w, h;
1904 } cea_interlaced[] = {
1905 { 1920, 1080 },
1906 { 720, 480 },
1907 { 1440, 480 },
1908 { 2880, 480 },
1909 { 720, 576 },
1910 { 1440, 576 },
1911 { 2880, 576 },
1912 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001913
1914 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
1915 return;
1916
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04001917 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001918 if ((mode->hdisplay == cea_interlaced[i].w) &&
1919 (mode->vdisplay == cea_interlaced[i].h / 2)) {
1920 mode->vdisplay *= 2;
1921 mode->vsync_start *= 2;
1922 mode->vsync_end *= 2;
1923 mode->vtotal *= 2;
1924 mode->vtotal |= 1;
1925 }
1926 }
1927
1928 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1929}
1930
Dave Airlief453ba02008-11-07 14:05:41 -08001931/**
1932 * drm_mode_detailed - create a new mode from an EDID detailed timing section
1933 * @dev: DRM device (needed to create new mode)
1934 * @edid: EDID block
1935 * @timing: EDID detailed timing info
1936 * @quirks: quirks to apply
1937 *
1938 * An EDID detailed timing block contains enough info for us to create and
1939 * return a new struct drm_display_mode.
1940 */
1941static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
1942 struct edid *edid,
1943 struct detailed_timing *timing,
1944 u32 quirks)
1945{
1946 struct drm_display_mode *mode;
1947 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001948 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
1949 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
1950 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
1951 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02001952 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
1953 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01001954 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02001955 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08001956
Adam Jacksonfc438962009-06-04 10:20:34 +10001957 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02001958 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10001959 return NULL;
1960
Michel Dänzer0454bea2009-06-15 16:56:07 +02001961 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02001962 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08001963 return NULL;
1964 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02001965 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02001966 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08001967 }
1968
Zhao Yakuifcb45612009-10-14 09:11:25 +08001969 /* it is incorrect if hsync/vsync width is zero */
1970 if (!hsync_pulse_width || !vsync_pulse_width) {
1971 DRM_DEBUG_KMS("Incorrect Detailed timing. "
1972 "Wrong Hsync/Vsync pulse width\n");
1973 return NULL;
1974 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001975
1976 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
1977 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
1978 if (!mode)
1979 return NULL;
1980
1981 goto set_size;
1982 }
1983
Dave Airlief453ba02008-11-07 14:05:41 -08001984 mode = drm_mode_create(dev);
1985 if (!mode)
1986 return NULL;
1987
Dave Airlief453ba02008-11-07 14:05:41 -08001988 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02001989 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08001990
Michel Dänzer0454bea2009-06-15 16:56:07 +02001991 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08001992
Michel Dänzer0454bea2009-06-15 16:56:07 +02001993 mode->hdisplay = hactive;
1994 mode->hsync_start = mode->hdisplay + hsync_offset;
1995 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
1996 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08001997
Michel Dänzer0454bea2009-06-15 16:56:07 +02001998 mode->vdisplay = vactive;
1999 mode->vsync_start = mode->vdisplay + vsync_offset;
2000 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
2001 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002002
Jesse Barnes7064fef2009-11-05 10:12:54 -08002003 /* Some EDIDs have bogus h/vtotal values */
2004 if (mode->hsync_end > mode->htotal)
2005 mode->htotal = mode->hsync_end + 1;
2006 if (mode->vsync_end > mode->vtotal)
2007 mode->vtotal = mode->vsync_end + 1;
2008
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002009 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08002010
2011 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02002012 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08002013 }
2014
Michel Dänzer0454bea2009-06-15 16:56:07 +02002015 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
2016 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2017 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2018 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08002019
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002020set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02002021 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2022 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08002023
2024 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2025 mode->width_mm *= 10;
2026 mode->height_mm *= 10;
2027 }
2028
2029 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2030 mode->width_mm = edid->width_cm * 10;
2031 mode->height_mm = edid->height_cm * 10;
2032 }
2033
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002034 mode->type = DRM_MODE_TYPE_DRIVER;
Torsten Duwec19b3b0f2013-03-23 15:39:34 +01002035 mode->vrefresh = drm_mode_vrefresh(mode);
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002036 drm_mode_set_name(mode);
2037
Dave Airlief453ba02008-11-07 14:05:41 -08002038 return mode;
2039}
2040
Adam Jackson07a5e632009-12-03 17:44:38 -05002041static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002042mode_in_hsync_range(const struct drm_display_mode *mode,
2043 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002044{
2045 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05002046
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002047 hmin = t[7];
2048 if (edid->revision >= 4)
2049 hmin += ((t[4] & 0x04) ? 255 : 0);
2050 hmax = t[8];
2051 if (edid->revision >= 4)
2052 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05002053 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05002054
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002055 return (hsync <= hmax && hsync >= hmin);
2056}
2057
2058static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002059mode_in_vsync_range(const struct drm_display_mode *mode,
2060 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002061{
2062 int vsync, vmin, vmax;
2063
2064 vmin = t[5];
2065 if (edid->revision >= 4)
2066 vmin += ((t[4] & 0x01) ? 255 : 0);
2067 vmax = t[6];
2068 if (edid->revision >= 4)
2069 vmax += ((t[4] & 0x02) ? 255 : 0);
2070 vsync = drm_mode_vrefresh(mode);
2071
2072 return (vsync <= vmax && vsync >= vmin);
2073}
2074
2075static u32
2076range_pixel_clock(struct edid *edid, u8 *t)
2077{
2078 /* unspecified */
2079 if (t[9] == 0 || t[9] == 255)
2080 return 0;
2081
2082 /* 1.4 with CVT support gives us real precision, yay */
2083 if (edid->revision >= 4 && t[10] == 0x04)
2084 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2085
2086 /* 1.3 is pathetic, so fuzz up a bit */
2087 return t[9] * 10000 + 5001;
2088}
2089
Adam Jackson07a5e632009-12-03 17:44:38 -05002090static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002091mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002092 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002093{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002094 u32 max_clock;
2095 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05002096
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002097 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002098 return false;
2099
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002100 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002101 return false;
2102
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002103 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05002104 if (mode->clock > max_clock)
2105 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002106
2107 /* 1.4 max horizontal check */
2108 if (edid->revision >= 4 && t[10] == 0x04)
2109 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2110 return false;
2111
2112 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2113 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05002114
2115 return true;
2116}
2117
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002118static bool valid_inferred_mode(const struct drm_connector *connector,
2119 const struct drm_display_mode *mode)
2120{
Ville Syrjälä85f8fcd2015-09-07 18:22:56 +03002121 const struct drm_display_mode *m;
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002122 bool ok = false;
2123
2124 list_for_each_entry(m, &connector->probed_modes, head) {
2125 if (mode->hdisplay == m->hdisplay &&
2126 mode->vdisplay == m->vdisplay &&
2127 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2128 return false; /* duplicated */
2129 if (mode->hdisplay <= m->hdisplay &&
2130 mode->vdisplay <= m->vdisplay)
2131 ok = true;
2132 }
2133 return ok;
2134}
2135
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002136static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04002137drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002138 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002139{
2140 int i, modes = 0;
2141 struct drm_display_mode *newmode;
2142 struct drm_device *dev = connector->dev;
2143
Thierry Redinga6b21832012-11-23 15:01:42 +01002144 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002145 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2146 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05002147 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2148 if (newmode) {
2149 drm_mode_probed_add(connector, newmode);
2150 modes++;
2151 }
2152 }
2153 }
2154
2155 return modes;
2156}
2157
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002158/* fix up 1366x768 mode from 1368x768;
2159 * GFT/CVT can't express 1366 width which isn't dividable by 8
2160 */
Takashi Iwai969218f2017-01-17 17:43:29 +01002161void drm_mode_fixup_1366x768(struct drm_display_mode *mode)
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002162{
2163 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2164 mode->hdisplay = 1366;
2165 mode->hsync_start--;
2166 mode->hsync_end--;
2167 drm_mode_set_name(mode);
2168 }
2169}
2170
Adam Jacksonb309bd32012-04-13 16:33:40 -04002171static int
2172drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2173 struct detailed_timing *timing)
2174{
2175 int i, modes = 0;
2176 struct drm_display_mode *newmode;
2177 struct drm_device *dev = connector->dev;
2178
Thierry Redinga6b21832012-11-23 15:01:42 +01002179 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002180 const struct minimode *m = &extra_modes[i];
2181 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002182 if (!newmode)
2183 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002184
Takashi Iwai969218f2017-01-17 17:43:29 +01002185 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002186 if (!mode_in_range(newmode, edid, timing) ||
2187 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002188 drm_mode_destroy(dev, newmode);
2189 continue;
2190 }
2191
2192 drm_mode_probed_add(connector, newmode);
2193 modes++;
2194 }
2195
2196 return modes;
2197}
2198
2199static int
2200drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2201 struct detailed_timing *timing)
2202{
2203 int i, modes = 0;
2204 struct drm_display_mode *newmode;
2205 struct drm_device *dev = connector->dev;
2206 bool rb = drm_monitor_supports_rb(edid);
2207
Thierry Redinga6b21832012-11-23 15:01:42 +01002208 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002209 const struct minimode *m = &extra_modes[i];
2210 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002211 if (!newmode)
2212 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002213
Takashi Iwai969218f2017-01-17 17:43:29 +01002214 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002215 if (!mode_in_range(newmode, edid, timing) ||
2216 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002217 drm_mode_destroy(dev, newmode);
2218 continue;
2219 }
2220
2221 drm_mode_probed_add(connector, newmode);
2222 modes++;
2223 }
2224
2225 return modes;
2226}
2227
Adam Jackson13931572010-08-03 14:38:19 -04002228static void
2229do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002230{
Adam Jackson13931572010-08-03 14:38:19 -04002231 struct detailed_mode_closure *closure = c;
2232 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002233 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002234
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002235 if (data->type != EDID_DETAIL_MONITOR_RANGE)
2236 return;
2237
2238 closure->modes += drm_dmt_modes_for_range(closure->connector,
2239 closure->edid,
2240 timing);
Adam Jacksonb309bd32012-04-13 16:33:40 -04002241
2242 if (!version_greater(closure->edid, 1, 1))
2243 return; /* GTF not defined yet */
2244
2245 switch (range->flags) {
2246 case 0x02: /* secondary gtf, XXX could do more */
2247 case 0x00: /* default gtf */
2248 closure->modes += drm_gtf_modes_for_range(closure->connector,
2249 closure->edid,
2250 timing);
2251 break;
2252 case 0x04: /* cvt, only in 1.4+ */
2253 if (!version_greater(closure->edid, 1, 3))
2254 break;
2255
2256 closure->modes += drm_cvt_modes_for_range(closure->connector,
2257 closure->edid,
2258 timing);
2259 break;
2260 case 0x01: /* just the ranges, no formula */
2261 default:
2262 break;
2263 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002264}
2265
Adam Jackson13931572010-08-03 14:38:19 -04002266static int
2267add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2268{
2269 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002270 .connector = connector,
2271 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002272 };
2273
2274 if (version_greater(edid, 1, 0))
2275 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2276 &closure);
2277
2278 return closure.modes;
2279}
2280
Adam Jackson2255be12010-03-29 21:43:22 +00002281static int
2282drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2283{
2284 int i, j, m, modes = 0;
2285 struct drm_display_mode *mode;
Paul Parsonsf3a32d72016-03-26 13:18:38 +00002286 u8 *est = ((u8 *)timing) + 6;
Adam Jackson2255be12010-03-29 21:43:22 +00002287
2288 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002289 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002290 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002291 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002292 break;
2293 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002294 mode = drm_mode_find_dmt(connector->dev,
2295 est3_modes[m].w,
2296 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002297 est3_modes[m].r,
2298 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002299 if (mode) {
2300 drm_mode_probed_add(connector, mode);
2301 modes++;
2302 }
2303 }
2304 }
2305 }
2306
2307 return modes;
2308}
2309
Adam Jackson13931572010-08-03 14:38:19 -04002310static void
2311do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002312{
Adam Jackson13931572010-08-03 14:38:19 -04002313 struct detailed_mode_closure *closure = c;
Adam Jackson9cf00972009-12-03 17:44:36 -05002314 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jackson13931572010-08-03 14:38:19 -04002315
2316 if (data->type == EDID_DETAIL_EST_TIMINGS)
2317 closure->modes += drm_est3_modes(closure->connector, timing);
2318}
2319
2320/**
2321 * add_established_modes - get est. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002322 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002323 * @edid: EDID block to scan
2324 *
2325 * Each EDID block contains a bitmap of the supported "established modes" list
2326 * (defined above). Tease them out and add them to the global modes list.
2327 */
2328static int
2329add_established_modes(struct drm_connector *connector, struct edid *edid)
2330{
Adam Jackson9cf00972009-12-03 17:44:36 -05002331 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002332 unsigned long est_bits = edid->established_timings.t1 |
2333 (edid->established_timings.t2 << 8) |
2334 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2335 int i, modes = 0;
2336 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002337 .connector = connector,
2338 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002339 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002340
Adam Jackson13931572010-08-03 14:38:19 -04002341 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2342 if (est_bits & (1<<i)) {
2343 struct drm_display_mode *newmode;
2344 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2345 if (newmode) {
2346 drm_mode_probed_add(connector, newmode);
2347 modes++;
2348 }
2349 }
Adam Jackson9cf00972009-12-03 17:44:36 -05002350 }
2351
Adam Jackson13931572010-08-03 14:38:19 -04002352 if (version_greater(edid, 1, 0))
2353 drm_for_each_detailed_block((u8 *)edid,
2354 do_established_modes, &closure);
2355
2356 return modes + closure.modes;
2357}
2358
2359static void
2360do_standard_modes(struct detailed_timing *timing, void *c)
2361{
2362 struct detailed_mode_closure *closure = c;
2363 struct detailed_non_pixel *data = &timing->data.other_data;
2364 struct drm_connector *connector = closure->connector;
2365 struct edid *edid = closure->edid;
2366
2367 if (data->type == EDID_DETAIL_STD_MODES) {
2368 int i;
Adam Jackson9cf00972009-12-03 17:44:36 -05002369 for (i = 0; i < 6; i++) {
2370 struct std_timing *std;
2371 struct drm_display_mode *newmode;
2372
2373 std = &data->data.timings[i];
Thierry Reding464fdec2014-04-29 11:44:33 +02002374 newmode = drm_mode_std(connector, edid, std);
Adam Jackson9cf00972009-12-03 17:44:36 -05002375 if (newmode) {
2376 drm_mode_probed_add(connector, newmode);
Adam Jackson13931572010-08-03 14:38:19 -04002377 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05002378 }
2379 }
Adam Jackson13931572010-08-03 14:38:19 -04002380 }
2381}
2382
2383/**
2384 * add_standard_modes - get std. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002385 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002386 * @edid: EDID block to scan
2387 *
2388 * Standard modes can be calculated using the appropriate standard (DMT,
2389 * GTF or CVT. Grab them from @edid and add them to the list.
2390 */
2391static int
2392add_standard_modes(struct drm_connector *connector, struct edid *edid)
2393{
2394 int i, modes = 0;
2395 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002396 .connector = connector,
2397 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002398 };
2399
2400 for (i = 0; i < EDID_STD_TIMINGS; i++) {
2401 struct drm_display_mode *newmode;
2402
2403 newmode = drm_mode_std(connector, edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002404 &edid->standard_timings[i]);
Adam Jackson13931572010-08-03 14:38:19 -04002405 if (newmode) {
2406 drm_mode_probed_add(connector, newmode);
2407 modes++;
2408 }
2409 }
2410
2411 if (version_greater(edid, 1, 0))
2412 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2413 &closure);
2414
2415 /* XXX should also look for standard codes in VTB blocks */
2416
2417 return modes + closure.modes;
2418}
2419
Dave Airlief453ba02008-11-07 14:05:41 -08002420static int drm_cvt_modes(struct drm_connector *connector,
2421 struct detailed_timing *timing)
2422{
2423 int i, j, modes = 0;
2424 struct drm_display_mode *newmode;
2425 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08002426 struct cvt_timing *cvt;
2427 const int rates[] = { 60, 85, 75, 60, 50 };
2428 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08002429
2430 for (i = 0; i < 4; i++) {
2431 int uninitialized_var(width), height;
2432 cvt = &(timing->data.other_data.data.cvt[i]);
2433
2434 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02002435 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08002436
2437 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08002438 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04002439 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08002440 width = height * 4 / 3;
2441 break;
2442 case 0x04:
2443 width = height * 16 / 9;
2444 break;
2445 case 0x08:
2446 width = height * 16 / 10;
2447 break;
2448 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08002449 width = height * 15 / 9;
2450 break;
2451 }
2452
2453 for (j = 1; j < 5; j++) {
2454 if (cvt->code[2] & (1 << j)) {
2455 newmode = drm_cvt_mode(dev, width, height,
2456 rates[j], j == 0,
2457 false, false);
2458 if (newmode) {
2459 drm_mode_probed_add(connector, newmode);
2460 modes++;
2461 }
2462 }
2463 }
2464 }
2465
2466 return modes;
2467}
2468
Adam Jackson13931572010-08-03 14:38:19 -04002469static void
2470do_cvt_mode(struct detailed_timing *timing, void *c)
2471{
2472 struct detailed_mode_closure *closure = c;
2473 struct detailed_non_pixel *data = &timing->data.other_data;
2474
2475 if (data->type == EDID_DETAIL_CVT_3BYTE)
2476 closure->modes += drm_cvt_modes(closure->connector, timing);
2477}
Adam Jackson9cf00972009-12-03 17:44:36 -05002478
2479static int
Adam Jackson13931572010-08-03 14:38:19 -04002480add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2481{
2482 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002483 .connector = connector,
2484 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002485 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002486
Adam Jackson13931572010-08-03 14:38:19 -04002487 if (version_greater(edid, 1, 2))
2488 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002489
Adam Jackson13931572010-08-03 14:38:19 -04002490 /* XXX should also look for CVT codes in VTB blocks */
2491
2492 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08002493}
2494
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002495static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
2496
Adam Jackson13931572010-08-03 14:38:19 -04002497static void
2498do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08002499{
Adam Jackson13931572010-08-03 14:38:19 -04002500 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08002501 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05002502
2503 if (timing->pixel_clock) {
Adam Jackson13931572010-08-03 14:38:19 -04002504 newmode = drm_mode_detailed(closure->connector->dev,
2505 closure->edid, timing,
2506 closure->quirks);
Dave Airlief453ba02008-11-07 14:05:41 -08002507 if (!newmode)
Adam Jackson13931572010-08-03 14:38:19 -04002508 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05002509
Adam Jackson13931572010-08-03 14:38:19 -04002510 if (closure->preferred)
Dave Airlief453ba02008-11-07 14:05:41 -08002511 newmode->type |= DRM_MODE_TYPE_PREFERRED;
2512
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002513 /*
2514 * Detailed modes are limited to 10kHz pixel clock resolution,
2515 * so fix up anything that looks like CEA/HDMI mode, but the clock
2516 * is just slightly off.
2517 */
2518 fixup_detailed_cea_mode_clock(newmode);
2519
Adam Jackson13931572010-08-03 14:38:19 -04002520 drm_mode_probed_add(closure->connector, newmode);
2521 closure->modes++;
2522 closure->preferred = 0;
Zhao Yakui882f0212009-08-26 18:20:49 +08002523 }
Ma Ling167f3a02009-03-20 14:09:48 +08002524}
2525
Adam Jackson13931572010-08-03 14:38:19 -04002526/*
2527 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08002528 * @connector: attached connector
2529 * @edid: EDID block to scan
2530 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08002531 */
Adam Jackson13931572010-08-03 14:38:19 -04002532static int
2533add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2534 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08002535{
Adam Jackson13931572010-08-03 14:38:19 -04002536 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002537 .connector = connector,
2538 .edid = edid,
2539 .preferred = 1,
2540 .quirks = quirks,
Adam Jackson13931572010-08-03 14:38:19 -04002541 };
Dave Airlief453ba02008-11-07 14:05:41 -08002542
Adam Jackson13931572010-08-03 14:38:19 -04002543 if (closure.preferred && !version_greater(edid, 1, 3))
2544 closure.preferred =
2545 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00002546
Adam Jackson13931572010-08-03 14:38:19 -04002547 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002548
Adam Jackson13931572010-08-03 14:38:19 -04002549 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08002550}
Dave Airlief453ba02008-11-07 14:05:41 -08002551
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002552#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002553#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08002554#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08002555#define SPEAKER_BLOCK 0x04
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002556#define VIDEO_CAPABILITY_BLOCK 0x07
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002557#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02002558#define EDID_CEA_YCRCB444 (1 << 5)
2559#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002560#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002561
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01002562/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002563 * Search EDID for CEA extension block.
2564 */
Dave Airlie40d9b042014-10-20 16:29:33 +10002565static u8 *drm_find_edid_extension(struct edid *edid, int ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002566{
2567 u8 *edid_ext = NULL;
2568 int i;
2569
2570 /* No EDID or EDID extensions */
2571 if (edid == NULL || edid->extensions == 0)
2572 return NULL;
2573
2574 /* Find CEA extension */
2575 for (i = 0; i < edid->extensions; i++) {
2576 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
Dave Airlie40d9b042014-10-20 16:29:33 +10002577 if (edid_ext[0] == ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002578 break;
2579 }
2580
2581 if (i == edid->extensions)
2582 return NULL;
2583
2584 return edid_ext;
2585}
2586
Dave Airlie40d9b042014-10-20 16:29:33 +10002587static u8 *drm_find_cea_extension(struct edid *edid)
2588{
2589 return drm_find_edid_extension(edid, CEA_EXT);
2590}
2591
2592static u8 *drm_find_displayid_extension(struct edid *edid)
2593{
2594 return drm_find_edid_extension(edid, DISPLAYID_EXT);
2595}
2596
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002597/*
2598 * Calculate the alternate clock for the CEA mode
2599 * (60Hz vs. 59.94Hz etc.)
2600 */
2601static unsigned int
2602cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2603{
2604 unsigned int clock = cea_mode->clock;
2605
2606 if (cea_mode->vrefresh % 6 != 0)
2607 return clock;
2608
2609 /*
2610 * edid_cea_modes contains the 59.94Hz
2611 * variant for 240 and 480 line modes,
2612 * and the 60Hz variant otherwise.
2613 */
2614 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002615 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002616 else
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002617 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002618
2619 return clock;
2620}
2621
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002622static bool
2623cea_mode_alternate_timings(u8 vic, struct drm_display_mode *mode)
2624{
2625 /*
2626 * For certain VICs the spec allows the vertical
2627 * front porch to vary by one or two lines.
2628 *
2629 * cea_modes[] stores the variant with the shortest
2630 * vertical front porch. We can adjust the mode to
2631 * get the other variants by simply increasing the
2632 * vertical front porch length.
2633 */
2634 BUILD_BUG_ON(edid_cea_modes[8].vtotal != 262 ||
2635 edid_cea_modes[9].vtotal != 262 ||
2636 edid_cea_modes[12].vtotal != 262 ||
2637 edid_cea_modes[13].vtotal != 262 ||
2638 edid_cea_modes[23].vtotal != 312 ||
2639 edid_cea_modes[24].vtotal != 312 ||
2640 edid_cea_modes[27].vtotal != 312 ||
2641 edid_cea_modes[28].vtotal != 312);
2642
2643 if (((vic == 8 || vic == 9 ||
2644 vic == 12 || vic == 13) && mode->vtotal < 263) ||
2645 ((vic == 23 || vic == 24 ||
2646 vic == 27 || vic == 28) && mode->vtotal < 314)) {
2647 mode->vsync_start++;
2648 mode->vsync_end++;
2649 mode->vtotal++;
2650
2651 return true;
2652 }
2653
2654 return false;
2655}
2656
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002657static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
2658 unsigned int clock_tolerance)
2659{
Jani Nikulad9278b42016-01-08 13:21:51 +02002660 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002661
2662 if (!to_match->clock)
2663 return 0;
2664
Jani Nikulad9278b42016-01-08 13:21:51 +02002665 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002666 struct drm_display_mode cea_mode = edid_cea_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002667 unsigned int clock1, clock2;
2668
2669 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002670 clock1 = cea_mode.clock;
2671 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002672
2673 if (abs(to_match->clock - clock1) > clock_tolerance &&
2674 abs(to_match->clock - clock2) > clock_tolerance)
2675 continue;
2676
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002677 do {
2678 if (drm_mode_equal_no_clocks_no_stereo(to_match, &cea_mode))
2679 return vic;
2680 } while (cea_mode_alternate_timings(vic, &cea_mode));
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002681 }
2682
2683 return 0;
2684}
2685
Thierry Reding18316c82012-12-20 15:41:44 +01002686/**
2687 * drm_match_cea_mode - look for a CEA mode matching given mode
2688 * @to_match: display mode
2689 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002690 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
Thierry Reding18316c82012-12-20 15:41:44 +01002691 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00002692 */
Thierry Reding18316c82012-12-20 15:41:44 +01002693u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00002694{
Jani Nikulad9278b42016-01-08 13:21:51 +02002695 u8 vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00002696
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002697 if (!to_match->clock)
2698 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00002699
Jani Nikulad9278b42016-01-08 13:21:51 +02002700 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002701 struct drm_display_mode cea_mode = edid_cea_modes[vic];
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002702 unsigned int clock1, clock2;
2703
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002704 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002705 clock1 = cea_mode.clock;
2706 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002707
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002708 if (KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock1) &&
2709 KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock2))
2710 continue;
2711
2712 do {
2713 if (drm_mode_equal_no_clocks_no_stereo(to_match, &cea_mode))
2714 return vic;
2715 } while (cea_mode_alternate_timings(vic, &cea_mode));
Stephane Marchesina4799032012-11-09 16:21:05 +00002716 }
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002717
Stephane Marchesina4799032012-11-09 16:21:05 +00002718 return 0;
2719}
2720EXPORT_SYMBOL(drm_match_cea_mode);
2721
Jani Nikulad9278b42016-01-08 13:21:51 +02002722static bool drm_valid_cea_vic(u8 vic)
2723{
2724 return vic > 0 && vic < ARRAY_SIZE(edid_cea_modes);
2725}
2726
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302727/**
2728 * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to
2729 * the input VIC from the CEA mode list
2730 * @video_code: ID given to each of the CEA modes
2731 *
2732 * Returns picture aspect ratio
2733 */
2734enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
2735{
Jani Nikulad9278b42016-01-08 13:21:51 +02002736 return edid_cea_modes[video_code].picture_aspect_ratio;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302737}
2738EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
2739
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002740/*
2741 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
2742 * specific block).
2743 *
2744 * It's almost like cea_mode_alternate_clock(), we just need to add an
2745 * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
2746 * one.
2747 */
2748static unsigned int
2749hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
2750{
2751 if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
2752 return hdmi_mode->clock;
2753
2754 return cea_mode_alternate_clock(hdmi_mode);
2755}
2756
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002757static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
2758 unsigned int clock_tolerance)
2759{
Jani Nikulad9278b42016-01-08 13:21:51 +02002760 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002761
2762 if (!to_match->clock)
2763 return 0;
2764
Jani Nikulad9278b42016-01-08 13:21:51 +02002765 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2766 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002767 unsigned int clock1, clock2;
2768
2769 /* Make sure to also match alternate clocks */
2770 clock1 = hdmi_mode->clock;
2771 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2772
2773 if (abs(to_match->clock - clock1) > clock_tolerance &&
2774 abs(to_match->clock - clock2) > clock_tolerance)
2775 continue;
2776
2777 if (drm_mode_equal_no_clocks(to_match, hdmi_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002778 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002779 }
2780
2781 return 0;
2782}
2783
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002784/*
2785 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
2786 * @to_match: display mode
2787 *
2788 * An HDMI mode is one defined in the HDMI vendor specific block.
2789 *
2790 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
2791 */
2792static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
2793{
Jani Nikulad9278b42016-01-08 13:21:51 +02002794 u8 vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002795
2796 if (!to_match->clock)
2797 return 0;
2798
Jani Nikulad9278b42016-01-08 13:21:51 +02002799 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2800 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002801 unsigned int clock1, clock2;
2802
2803 /* Make sure to also match alternate clocks */
2804 clock1 = hdmi_mode->clock;
2805 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2806
2807 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2808 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002809 drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002810 return vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002811 }
2812 return 0;
2813}
2814
Jani Nikulad9278b42016-01-08 13:21:51 +02002815static bool drm_valid_hdmi_vic(u8 vic)
2816{
2817 return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
2818}
2819
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002820static int
2821add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
2822{
2823 struct drm_device *dev = connector->dev;
2824 struct drm_display_mode *mode, *tmp;
2825 LIST_HEAD(list);
2826 int modes = 0;
2827
2828 /* Don't add CEA modes if the CEA extension block is missing */
2829 if (!drm_find_cea_extension(edid))
2830 return 0;
2831
2832 /*
2833 * Go through all probed modes and create a new mode
2834 * with the alternate clock for certain CEA modes.
2835 */
2836 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002837 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002838 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02002839 u8 vic = drm_match_cea_mode(mode);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002840 unsigned int clock1, clock2;
2841
Jani Nikulad9278b42016-01-08 13:21:51 +02002842 if (drm_valid_cea_vic(vic)) {
2843 cea_mode = &edid_cea_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002844 clock2 = cea_mode_alternate_clock(cea_mode);
2845 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02002846 vic = drm_match_hdmi_mode(mode);
2847 if (drm_valid_hdmi_vic(vic)) {
2848 cea_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002849 clock2 = hdmi_mode_alternate_clock(cea_mode);
2850 }
2851 }
2852
2853 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002854 continue;
2855
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002856 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002857
2858 if (clock1 == clock2)
2859 continue;
2860
2861 if (mode->clock != clock1 && mode->clock != clock2)
2862 continue;
2863
2864 newmode = drm_mode_duplicate(dev, cea_mode);
2865 if (!newmode)
2866 continue;
2867
Damien Lespiau27130212013-09-25 16:45:28 +01002868 /* Carry over the stereo flags */
2869 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
2870
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002871 /*
2872 * The current mode could be either variant. Make
2873 * sure to pick the "other" clock for the new mode.
2874 */
2875 if (mode->clock != clock1)
2876 newmode->clock = clock1;
2877 else
2878 newmode->clock = clock2;
2879
2880 list_add_tail(&newmode->head, &list);
2881 }
2882
2883 list_for_each_entry_safe(mode, tmp, &list, head) {
2884 list_del(&mode->head);
2885 drm_mode_probed_add(connector, mode);
2886 modes++;
2887 }
2888
2889 return modes;
2890}
Stephane Marchesina4799032012-11-09 16:21:05 +00002891
Thomas Woodaff04ac2013-11-29 15:33:27 +00002892static struct drm_display_mode *
2893drm_display_mode_from_vic_index(struct drm_connector *connector,
2894 const u8 *video_db, u8 video_len,
2895 u8 video_index)
2896{
2897 struct drm_device *dev = connector->dev;
2898 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02002899 u8 vic;
Thomas Woodaff04ac2013-11-29 15:33:27 +00002900
2901 if (video_db == NULL || video_index >= video_len)
2902 return NULL;
2903
2904 /* CEA modes are numbered 1..127 */
Jani Nikulad9278b42016-01-08 13:21:51 +02002905 vic = (video_db[video_index] & 127);
2906 if (!drm_valid_cea_vic(vic))
Thomas Woodaff04ac2013-11-29 15:33:27 +00002907 return NULL;
2908
Jani Nikulad9278b42016-01-08 13:21:51 +02002909 newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
Damien Lespiau409bbf12014-03-03 23:59:07 +00002910 if (!newmode)
2911 return NULL;
2912
Thomas Woodaff04ac2013-11-29 15:33:27 +00002913 newmode->vrefresh = 0;
2914
2915 return newmode;
2916}
2917
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002918static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01002919do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002920{
Thomas Woodaff04ac2013-11-29 15:33:27 +00002921 int i, modes = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002922
Thomas Woodaff04ac2013-11-29 15:33:27 +00002923 for (i = 0; i < len; i++) {
2924 struct drm_display_mode *mode;
2925 mode = drm_display_mode_from_vic_index(connector, db, len, i);
2926 if (mode) {
2927 drm_mode_probed_add(connector, mode);
2928 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002929 }
2930 }
2931
2932 return modes;
2933}
2934
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002935struct stereo_mandatory_mode {
2936 int width, height, vrefresh;
2937 unsigned int flags;
2938};
2939
2940static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002941 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2942 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002943 { 1920, 1080, 50,
2944 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
2945 { 1920, 1080, 60,
2946 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002947 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2948 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
2949 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2950 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002951};
2952
2953static bool
2954stereo_match_mandatory(const struct drm_display_mode *mode,
2955 const struct stereo_mandatory_mode *stereo_mode)
2956{
2957 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
2958
2959 return mode->hdisplay == stereo_mode->width &&
2960 mode->vdisplay == stereo_mode->height &&
2961 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
2962 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
2963}
2964
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002965static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
2966{
2967 struct drm_device *dev = connector->dev;
2968 const struct drm_display_mode *mode;
2969 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002970 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002971
2972 INIT_LIST_HEAD(&stereo_modes);
2973
2974 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002975 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
2976 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002977 struct drm_display_mode *new_mode;
2978
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002979 if (!stereo_match_mandatory(mode,
2980 &stereo_mandatory_modes[i]))
2981 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002982
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002983 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002984 new_mode = drm_mode_duplicate(dev, mode);
2985 if (!new_mode)
2986 continue;
2987
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002988 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002989 list_add_tail(&new_mode->head, &stereo_modes);
2990 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002991 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002992 }
2993
2994 list_splice_tail(&stereo_modes, &connector->probed_modes);
2995
2996 return modes;
2997}
2998
Damien Lespiau1deee8d2013-09-25 16:45:24 +01002999static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
3000{
3001 struct drm_device *dev = connector->dev;
3002 struct drm_display_mode *newmode;
3003
Jani Nikulad9278b42016-01-08 13:21:51 +02003004 if (!drm_valid_hdmi_vic(vic)) {
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003005 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
3006 return 0;
3007 }
3008
3009 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
3010 if (!newmode)
3011 return 0;
3012
3013 drm_mode_probed_add(connector, newmode);
3014
3015 return 1;
3016}
3017
Thomas Woodfbf46022013-10-16 15:58:50 +01003018static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
3019 const u8 *video_db, u8 video_len, u8 video_index)
3020{
Thomas Woodfbf46022013-10-16 15:58:50 +01003021 struct drm_display_mode *newmode;
3022 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003023
3024 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003025 newmode = drm_display_mode_from_vic_index(connector, video_db,
3026 video_len,
3027 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003028 if (newmode) {
3029 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
3030 drm_mode_probed_add(connector, newmode);
3031 modes++;
3032 }
3033 }
3034 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003035 newmode = drm_display_mode_from_vic_index(connector, video_db,
3036 video_len,
3037 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003038 if (newmode) {
3039 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3040 drm_mode_probed_add(connector, newmode);
3041 modes++;
3042 }
3043 }
3044 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003045 newmode = drm_display_mode_from_vic_index(connector, video_db,
3046 video_len,
3047 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003048 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00003049 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01003050 drm_mode_probed_add(connector, newmode);
3051 modes++;
3052 }
3053 }
3054
3055 return modes;
3056}
3057
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003058/*
3059 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
3060 * @connector: connector corresponding to the HDMI sink
3061 * @db: start of the CEA vendor specific block
3062 * @len: length of the CEA block payload, ie. one can access up to db[len]
3063 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003064 * Parses the HDMI VSDB looking for modes to add to @connector. This function
3065 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003066 */
3067static int
Thomas Woodfbf46022013-10-16 15:58:50 +01003068do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
3069 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003070{
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003071 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01003072 u8 vic_len, hdmi_3d_len = 0;
3073 u16 mask;
3074 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003075
3076 if (len < 8)
3077 goto out;
3078
3079 /* no HDMI_Video_Present */
3080 if (!(db[8] & (1 << 5)))
3081 goto out;
3082
3083 /* Latency_Fields_Present */
3084 if (db[8] & (1 << 7))
3085 offset += 2;
3086
3087 /* I_Latency_Fields_Present */
3088 if (db[8] & (1 << 6))
3089 offset += 2;
3090
3091 /* the declared length is not long enough for the 2 first bytes
3092 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003093 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003094 goto out;
3095
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003096 /* 3D_Present */
3097 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003098 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003099 modes += add_hdmi_mandatory_stereo_modes(connector);
3100
Thomas Woodfbf46022013-10-16 15:58:50 +01003101 /* 3D_Multi_present */
3102 multi_present = (db[8 + offset] & 0x60) >> 5;
3103 }
3104
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003105 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003106 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01003107 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003108
3109 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003110 u8 vic;
3111
3112 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003113 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003114 }
Thomas Woodfbf46022013-10-16 15:58:50 +01003115 offset += 1 + vic_len;
3116
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003117 if (multi_present == 1)
3118 multi_len = 2;
3119 else if (multi_present == 2)
3120 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01003121 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003122 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003123
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003124 if (len < (8 + offset + hdmi_3d_len - 1))
3125 goto out;
3126
3127 if (hdmi_3d_len < multi_len)
3128 goto out;
3129
3130 if (multi_present == 1 || multi_present == 2) {
3131 /* 3D_Structure_ALL */
3132 structure_all = (db[8 + offset] << 8) | db[9 + offset];
3133
3134 /* check if 3D_MASK is present */
3135 if (multi_present == 2)
3136 mask = (db[10 + offset] << 8) | db[11 + offset];
3137 else
3138 mask = 0xffff;
3139
3140 for (i = 0; i < 16; i++) {
3141 if (mask & (1 << i))
3142 modes += add_3d_struct_modes(connector,
3143 structure_all,
3144 video_db,
3145 video_len, i);
3146 }
3147 }
3148
3149 offset += multi_len;
3150
3151 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3152 int vic_index;
3153 struct drm_display_mode *newmode = NULL;
3154 unsigned int newflag = 0;
3155 bool detail_present;
3156
3157 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
3158
3159 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
3160 break;
3161
3162 /* 2D_VIC_order_X */
3163 vic_index = db[8 + offset + i] >> 4;
3164
3165 /* 3D_Structure_X */
3166 switch (db[8 + offset + i] & 0x0f) {
3167 case 0:
3168 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
3169 break;
3170 case 6:
3171 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3172 break;
3173 case 8:
3174 /* 3D_Detail_X */
3175 if ((db[9 + offset + i] >> 4) == 1)
3176 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
3177 break;
3178 }
3179
3180 if (newflag != 0) {
3181 newmode = drm_display_mode_from_vic_index(connector,
3182 video_db,
3183 video_len,
3184 vic_index);
3185
3186 if (newmode) {
3187 newmode->flags |= newflag;
3188 drm_mode_probed_add(connector, newmode);
3189 modes++;
3190 }
3191 }
3192
3193 if (detail_present)
3194 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003195 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003196
3197out:
3198 return modes;
3199}
3200
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003201static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003202cea_db_payload_len(const u8 *db)
3203{
3204 return db[0] & 0x1f;
3205}
3206
3207static int
3208cea_db_tag(const u8 *db)
3209{
3210 return db[0] >> 5;
3211}
3212
3213static int
3214cea_revision(const u8 *cea)
3215{
3216 return cea[1];
3217}
3218
3219static int
3220cea_db_offsets(const u8 *cea, int *start, int *end)
3221{
3222 /* Data block offset in CEA extension block */
3223 *start = 4;
3224 *end = cea[2];
3225 if (*end == 0)
3226 *end = 127;
3227 if (*end < 4 || *end > 127)
3228 return -ERANGE;
3229 return 0;
3230}
3231
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003232static bool cea_db_is_hdmi_vsdb(const u8 *db)
3233{
3234 int hdmi_id;
3235
3236 if (cea_db_tag(db) != VENDOR_BLOCK)
3237 return false;
3238
3239 if (cea_db_payload_len(db) < 5)
3240 return false;
3241
3242 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3243
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01003244 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003245}
3246
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003247#define for_each_cea_db(cea, i, start, end) \
3248 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
3249
3250static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003251add_cea_modes(struct drm_connector *connector, struct edid *edid)
3252{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003253 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01003254 const u8 *db, *hdmi = NULL, *video = NULL;
3255 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003256 int modes = 0;
3257
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003258 if (cea && cea_revision(cea) >= 3) {
3259 int i, start, end;
3260
3261 if (cea_db_offsets(cea, &start, &end))
3262 return 0;
3263
3264 for_each_cea_db(cea, i, start, end) {
3265 db = &cea[i];
3266 dbl = cea_db_payload_len(db);
3267
Thomas Woodfbf46022013-10-16 15:58:50 +01003268 if (cea_db_tag(db) == VIDEO_BLOCK) {
3269 video = db + 1;
3270 video_len = dbl;
3271 modes += do_cea_modes(connector, video, dbl);
3272 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003273 else if (cea_db_is_hdmi_vsdb(db)) {
3274 hdmi = db;
3275 hdmi_len = dbl;
3276 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003277 }
3278 }
3279
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003280 /*
3281 * We parse the HDMI VSDB after having added the cea modes as we will
3282 * be patching their flags when the sink supports stereo 3D.
3283 */
3284 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01003285 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
3286 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003287
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003288 return modes;
3289}
3290
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003291static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
3292{
3293 const struct drm_display_mode *cea_mode;
3294 int clock1, clock2, clock;
Jani Nikulad9278b42016-01-08 13:21:51 +02003295 u8 vic;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003296 const char *type;
3297
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003298 /*
3299 * allow 5kHz clock difference either way to account for
3300 * the 10kHz clock resolution limit of detailed timings.
3301 */
Jani Nikulad9278b42016-01-08 13:21:51 +02003302 vic = drm_match_cea_mode_clock_tolerance(mode, 5);
3303 if (drm_valid_cea_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003304 type = "CEA";
Jani Nikulad9278b42016-01-08 13:21:51 +02003305 cea_mode = &edid_cea_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003306 clock1 = cea_mode->clock;
3307 clock2 = cea_mode_alternate_clock(cea_mode);
3308 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003309 vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
3310 if (drm_valid_hdmi_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003311 type = "HDMI";
Jani Nikulad9278b42016-01-08 13:21:51 +02003312 cea_mode = &edid_4k_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003313 clock1 = cea_mode->clock;
3314 clock2 = hdmi_mode_alternate_clock(cea_mode);
3315 } else {
3316 return;
3317 }
3318 }
3319
3320 /* pick whichever is closest */
3321 if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
3322 clock = clock1;
3323 else
3324 clock = clock2;
3325
3326 if (mode->clock == clock)
3327 return;
3328
3329 DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
Jani Nikulad9278b42016-01-08 13:21:51 +02003330 type, vic, mode->clock, clock);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003331 mode->clock = clock;
3332}
3333
Wu Fengguang76adaa342011-09-05 14:23:20 +08003334static void
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003335drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003336{
Ville Syrjälä85040722012-08-16 14:55:05 +00003337 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003338
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003339 if (len >= 6)
Ville Syrjälä85040722012-08-16 14:55:05 +00003340 connector->eld[5] |= (db[6] >> 7) << 1; /* Supports_AI */
Ville Syrjälä85040722012-08-16 14:55:05 +00003341 if (len >= 8) {
3342 connector->latency_present[0] = db[8] >> 7;
3343 connector->latency_present[1] = (db[8] >> 6) & 1;
3344 }
3345 if (len >= 9)
3346 connector->video_latency[0] = db[9];
3347 if (len >= 10)
3348 connector->audio_latency[0] = db[10];
3349 if (len >= 11)
3350 connector->video_latency[1] = db[11];
3351 if (len >= 12)
3352 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08003353
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003354 DRM_DEBUG_KMS("HDMI: latency present %d %d, "
3355 "video latency %d %d, "
3356 "audio latency %d %d\n",
3357 connector->latency_present[0],
3358 connector->latency_present[1],
3359 connector->video_latency[0],
3360 connector->video_latency[1],
3361 connector->audio_latency[0],
3362 connector->audio_latency[1]);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003363}
3364
3365static void
3366monitor_name(struct detailed_timing *t, void *data)
3367{
3368 if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
3369 *(u8 **)data = t->data.other_data.data.str.str;
3370}
3371
Jim Bride59f7c0f2016-04-14 10:18:35 -07003372static int get_monitor_name(struct edid *edid, char name[13])
3373{
3374 char *edid_name = NULL;
3375 int mnl;
3376
3377 if (!edid || !name)
3378 return 0;
3379
3380 drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
3381 for (mnl = 0; edid_name && mnl < 13; mnl++) {
3382 if (edid_name[mnl] == 0x0a)
3383 break;
3384
3385 name[mnl] = edid_name[mnl];
3386 }
3387
3388 return mnl;
3389}
3390
3391/**
3392 * drm_edid_get_monitor_name - fetch the monitor name from the edid
3393 * @edid: monitor EDID information
3394 * @name: pointer to a character array to hold the name of the monitor
3395 * @bufsize: The size of the name buffer (should be at least 14 chars.)
3396 *
3397 */
3398void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
3399{
3400 int name_length;
3401 char buf[13];
3402
3403 if (bufsize <= 0)
3404 return;
3405
3406 name_length = min(get_monitor_name(edid, buf), bufsize - 1);
3407 memcpy(name, buf, name_length);
3408 name[name_length] = '\0';
3409}
3410EXPORT_SYMBOL(drm_edid_get_monitor_name);
3411
Wu Fengguang76adaa342011-09-05 14:23:20 +08003412/**
3413 * drm_edid_to_eld - build ELD from EDID
3414 * @connector: connector corresponding to the HDMI/DP sink
3415 * @edid: EDID to parse
3416 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003417 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
3418 * Conn_Type, HDCP and Port_ID ELD fields are left for the graphics driver to
3419 * fill in.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003420 */
3421void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
3422{
3423 uint8_t *eld = connector->eld;
3424 u8 *cea;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003425 u8 *db;
Ville Syrjälä7c018782016-03-09 22:07:46 +02003426 int total_sad_count = 0;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003427 int mnl;
3428 int dbl;
3429
3430 memset(eld, 0, sizeof(connector->eld));
3431
Ville Syrjälä85c91582016-09-28 16:51:34 +03003432 connector->latency_present[0] = false;
3433 connector->latency_present[1] = false;
3434 connector->video_latency[0] = 0;
3435 connector->audio_latency[0] = 0;
3436 connector->video_latency[1] = 0;
3437 connector->audio_latency[1] = 0;
3438
Wu Fengguang76adaa342011-09-05 14:23:20 +08003439 cea = drm_find_cea_extension(edid);
3440 if (!cea) {
3441 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
3442 return;
3443 }
3444
Jim Bride59f7c0f2016-04-14 10:18:35 -07003445 mnl = get_monitor_name(edid, eld + 20);
3446
Wu Fengguang76adaa342011-09-05 14:23:20 +08003447 eld[4] = (cea[1] << 5) | mnl;
3448 DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
3449
3450 eld[0] = 2 << 3; /* ELD version: 2 */
3451
3452 eld[16] = edid->mfg_id[0];
3453 eld[17] = edid->mfg_id[1];
3454 eld[18] = edid->prod_code[0];
3455 eld[19] = edid->prod_code[1];
3456
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003457 if (cea_revision(cea) >= 3) {
3458 int i, start, end;
3459
3460 if (cea_db_offsets(cea, &start, &end)) {
3461 start = 0;
3462 end = 0;
3463 }
3464
3465 for_each_cea_db(cea, i, start, end) {
3466 db = &cea[i];
3467 dbl = cea_db_payload_len(db);
3468
3469 switch (cea_db_tag(db)) {
Ville Syrjälä7c018782016-03-09 22:07:46 +02003470 int sad_count;
3471
Christian Schmidta0ab7342011-12-19 20:03:38 +01003472 case AUDIO_BLOCK:
3473 /* Audio Data Block, contains SADs */
Ville Syrjälä7c018782016-03-09 22:07:46 +02003474 sad_count = min(dbl / 3, 15 - total_sad_count);
3475 if (sad_count >= 1)
3476 memcpy(eld + 20 + mnl + total_sad_count * 3,
3477 &db[1], sad_count * 3);
3478 total_sad_count += sad_count;
Christian Schmidta0ab7342011-12-19 20:03:38 +01003479 break;
3480 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003481 /* Speaker Allocation Data Block */
3482 if (dbl >= 1)
3483 eld[7] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01003484 break;
3485 case VENDOR_BLOCK:
3486 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003487 if (cea_db_is_hdmi_vsdb(db))
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003488 drm_parse_hdmi_vsdb_audio(connector, db);
Christian Schmidta0ab7342011-12-19 20:03:38 +01003489 break;
3490 default:
3491 break;
3492 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08003493 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003494 }
Ville Syrjälä7c018782016-03-09 22:07:46 +02003495 eld[5] |= total_sad_count << 4;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003496
Jani Nikula938fd8a2014-10-28 16:20:48 +02003497 eld[DRM_ELD_BASELINE_ELD_LEN] =
3498 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
3499
3500 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
Ville Syrjälä7c018782016-03-09 22:07:46 +02003501 drm_eld_size(eld), total_sad_count);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003502}
3503EXPORT_SYMBOL(drm_edid_to_eld);
3504
3505/**
Rafał Miłeckife214162013-04-19 19:01:25 +02003506 * drm_edid_to_sad - extracts SADs from EDID
3507 * @edid: EDID to parse
3508 * @sads: pointer that will be set to the extracted SADs
3509 *
3510 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
Rafał Miłeckife214162013-04-19 19:01:25 +02003511 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003512 * Note: The returned pointer needs to be freed using kfree().
3513 *
3514 * Return: The number of found SADs or negative number on error.
Rafał Miłeckife214162013-04-19 19:01:25 +02003515 */
3516int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
3517{
3518 int count = 0;
3519 int i, start, end, dbl;
3520 u8 *cea;
3521
3522 cea = drm_find_cea_extension(edid);
3523 if (!cea) {
3524 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3525 return -ENOENT;
3526 }
3527
3528 if (cea_revision(cea) < 3) {
3529 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3530 return -ENOTSUPP;
3531 }
3532
3533 if (cea_db_offsets(cea, &start, &end)) {
3534 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3535 return -EPROTO;
3536 }
3537
3538 for_each_cea_db(cea, i, start, end) {
3539 u8 *db = &cea[i];
3540
3541 if (cea_db_tag(db) == AUDIO_BLOCK) {
3542 int j;
3543 dbl = cea_db_payload_len(db);
3544
3545 count = dbl / 3; /* SAD is 3B */
3546 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
3547 if (!*sads)
3548 return -ENOMEM;
3549 for (j = 0; j < count; j++) {
3550 u8 *sad = &db[1 + j * 3];
3551
3552 (*sads)[j].format = (sad[0] & 0x78) >> 3;
3553 (*sads)[j].channels = sad[0] & 0x7;
3554 (*sads)[j].freq = sad[1] & 0x7F;
3555 (*sads)[j].byte2 = sad[2];
3556 }
3557 break;
3558 }
3559 }
3560
3561 return count;
3562}
3563EXPORT_SYMBOL(drm_edid_to_sad);
3564
3565/**
Alex Deucherd105f472013-07-25 15:55:32 -04003566 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
3567 * @edid: EDID to parse
3568 * @sadb: pointer to the speaker block
3569 *
3570 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
Alex Deucherd105f472013-07-25 15:55:32 -04003571 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003572 * Note: The returned pointer needs to be freed using kfree().
3573 *
3574 * Return: The number of found Speaker Allocation Blocks or negative number on
3575 * error.
Alex Deucherd105f472013-07-25 15:55:32 -04003576 */
3577int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
3578{
3579 int count = 0;
3580 int i, start, end, dbl;
3581 const u8 *cea;
3582
3583 cea = drm_find_cea_extension(edid);
3584 if (!cea) {
3585 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3586 return -ENOENT;
3587 }
3588
3589 if (cea_revision(cea) < 3) {
3590 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3591 return -ENOTSUPP;
3592 }
3593
3594 if (cea_db_offsets(cea, &start, &end)) {
3595 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3596 return -EPROTO;
3597 }
3598
3599 for_each_cea_db(cea, i, start, end) {
3600 const u8 *db = &cea[i];
3601
3602 if (cea_db_tag(db) == SPEAKER_BLOCK) {
3603 dbl = cea_db_payload_len(db);
3604
3605 /* Speaker Allocation Data Block */
3606 if (dbl == 3) {
Benoit Taine89086bc2014-05-26 17:21:22 +02003607 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04003608 if (!*sadb)
3609 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04003610 count = dbl;
3611 break;
3612 }
3613 }
3614 }
3615
3616 return count;
3617}
3618EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
3619
3620/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003621 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
Wu Fengguang76adaa342011-09-05 14:23:20 +08003622 * @connector: connector associated with the HDMI/DP sink
3623 * @mode: the display mode
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003624 *
3625 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
3626 * the sink doesn't support audio or video.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003627 */
3628int drm_av_sync_delay(struct drm_connector *connector,
Ville Syrjälä3a818d32015-09-07 18:22:58 +03003629 const struct drm_display_mode *mode)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003630{
3631 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
3632 int a, v;
3633
3634 if (!connector->latency_present[0])
3635 return 0;
3636 if (!connector->latency_present[1])
3637 i = 0;
3638
3639 a = connector->audio_latency[i];
3640 v = connector->video_latency[i];
3641
3642 /*
3643 * HDMI/DP sink doesn't support audio or video?
3644 */
3645 if (a == 255 || v == 255)
3646 return 0;
3647
3648 /*
3649 * Convert raw EDID values to millisecond.
3650 * Treat unknown latency as 0ms.
3651 */
3652 if (a)
3653 a = min(2 * (a - 1), 500);
3654 if (v)
3655 v = min(2 * (v - 1), 500);
3656
3657 return max(v - a, 0);
3658}
3659EXPORT_SYMBOL(drm_av_sync_delay);
3660
3661/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003662 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
Ma Lingf23c20c2009-03-26 19:26:23 +08003663 * @edid: monitor EDID information
3664 *
3665 * Parse the CEA extension according to CEA-861-B.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003666 *
3667 * Return: True if the monitor is HDMI, false if not or unknown.
Ma Lingf23c20c2009-03-26 19:26:23 +08003668 */
3669bool drm_detect_hdmi_monitor(struct edid *edid)
3670{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003671 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003672 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08003673 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08003674
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003675 edid_ext = drm_find_cea_extension(edid);
3676 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003677 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003678
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003679 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003680 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003681
3682 /*
3683 * Because HDMI identifier is in Vendor Specific Block,
3684 * search it from all data blocks of CEA extension.
3685 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003686 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003687 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
3688 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08003689 }
3690
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003691 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003692}
3693EXPORT_SYMBOL(drm_detect_hdmi_monitor);
3694
Dave Airlief453ba02008-11-07 14:05:41 -08003695/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003696 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01003697 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003698 *
3699 * Monitor should have CEA extension block.
3700 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
3701 * audio' only. If there is any audio extension block and supported
3702 * audio format, assume at least 'basic audio' support, even if 'basic
3703 * audio' is not defined in EDID.
3704 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003705 * Return: True if the monitor supports audio, false otherwise.
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003706 */
3707bool drm_detect_monitor_audio(struct edid *edid)
3708{
3709 u8 *edid_ext;
3710 int i, j;
3711 bool has_audio = false;
3712 int start_offset, end_offset;
3713
3714 edid_ext = drm_find_cea_extension(edid);
3715 if (!edid_ext)
3716 goto end;
3717
3718 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
3719
3720 if (has_audio) {
3721 DRM_DEBUG_KMS("Monitor has basic audio support\n");
3722 goto end;
3723 }
3724
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003725 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
3726 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003727
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003728 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
3729 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003730 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003731 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003732 DRM_DEBUG_KMS("CEA audio format %d\n",
3733 (edid_ext[i + j] >> 3) & 0xf);
3734 goto end;
3735 }
3736 }
3737end:
3738 return has_audio;
3739}
3740EXPORT_SYMBOL(drm_detect_monitor_audio);
3741
3742/**
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003743 * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
Daniel Vetterfc668112014-01-21 12:02:26 +01003744 * @edid: EDID block to scan
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003745 *
3746 * Check whether the monitor reports the RGB quantization range selection
3747 * as supported. The AVI infoframe can then be used to inform the monitor
3748 * which quantization range (full or limited) is used.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003749 *
3750 * Return: True if the RGB quantization range is selectable, false otherwise.
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003751 */
3752bool drm_rgb_quant_range_selectable(struct edid *edid)
3753{
3754 u8 *edid_ext;
3755 int i, start, end;
3756
3757 edid_ext = drm_find_cea_extension(edid);
3758 if (!edid_ext)
3759 return false;
3760
3761 if (cea_db_offsets(edid_ext, &start, &end))
3762 return false;
3763
3764 for_each_cea_db(edid_ext, i, start, end) {
3765 if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
3766 cea_db_payload_len(&edid_ext[i]) == 2) {
3767 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
3768 return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
3769 }
3770 }
3771
3772 return false;
3773}
3774EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
3775
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02003776/**
3777 * drm_default_rgb_quant_range - default RGB quantization range
3778 * @mode: display mode
3779 *
3780 * Determine the default RGB quantization range for the mode,
3781 * as specified in CEA-861.
3782 *
3783 * Return: The default RGB quantization range for the mode
3784 */
3785enum hdmi_quantization_range
3786drm_default_rgb_quant_range(const struct drm_display_mode *mode)
3787{
3788 /* All CEA modes other than VIC 1 use limited quantization range. */
3789 return drm_match_cea_mode(mode) > 1 ?
3790 HDMI_QUANTIZATION_RANGE_LIMITED :
3791 HDMI_QUANTIZATION_RANGE_FULL;
3792}
3793EXPORT_SYMBOL(drm_default_rgb_quant_range);
3794
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003795static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
3796 const u8 *hdmi)
Mario Kleinerd0c94692014-03-27 19:59:39 +01003797{
Ville Syrjälä18267502016-09-28 16:51:38 +03003798 struct drm_display_info *info = &connector->display_info;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003799 unsigned int dc_bpc = 0;
3800
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003801 /* HDMI supports at least 8 bpc */
3802 info->bpc = 8;
3803
3804 if (cea_db_payload_len(hdmi) < 6)
3805 return;
3806
3807 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
3808 dc_bpc = 10;
3809 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
3810 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
3811 connector->name);
3812 }
3813
3814 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
3815 dc_bpc = 12;
3816 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
3817 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
3818 connector->name);
3819 }
3820
3821 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
3822 dc_bpc = 16;
3823 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
3824 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
3825 connector->name);
3826 }
3827
3828 if (dc_bpc == 0) {
3829 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
3830 connector->name);
3831 return;
3832 }
3833
3834 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
3835 connector->name, dc_bpc);
3836 info->bpc = dc_bpc;
3837
3838 /*
3839 * Deep color support mandates RGB444 support for all video
3840 * modes and forbids YCRCB422 support for all video modes per
3841 * HDMI 1.3 spec.
3842 */
3843 info->color_formats = DRM_COLOR_FORMAT_RGB444;
3844
3845 /* YCRCB444 is optional according to spec. */
3846 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
3847 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3848 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
3849 connector->name);
3850 }
3851
3852 /*
3853 * Spec says that if any deep color mode is supported at all,
3854 * then deep color 36 bit must be supported.
3855 */
3856 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
3857 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
3858 connector->name);
3859 }
3860}
3861
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003862static void
3863drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
3864{
3865 struct drm_display_info *info = &connector->display_info;
3866 u8 len = cea_db_payload_len(db);
3867
3868 if (len >= 6)
3869 info->dvi_dual = db[6] & 1;
3870 if (len >= 7)
3871 info->max_tmds_clock = db[7] * 5000;
3872
3873 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
3874 "max TMDS clock %d kHz\n",
3875 info->dvi_dual,
3876 info->max_tmds_clock);
3877
3878 drm_parse_hdmi_deep_color_info(connector, db);
3879}
3880
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003881static void drm_parse_cea_ext(struct drm_connector *connector,
3882 struct edid *edid)
3883{
3884 struct drm_display_info *info = &connector->display_info;
3885 const u8 *edid_ext;
3886 int i, start, end;
3887
Mario Kleinerd0c94692014-03-27 19:59:39 +01003888 edid_ext = drm_find_cea_extension(edid);
3889 if (!edid_ext)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003890 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003891
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003892 info->cea_rev = edid_ext[1];
Mario Kleinerd0c94692014-03-27 19:59:39 +01003893
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003894 /* The existence of a CEA block should imply RGB support */
3895 info->color_formats = DRM_COLOR_FORMAT_RGB444;
3896 if (edid_ext[3] & EDID_CEA_YCRCB444)
3897 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3898 if (edid_ext[3] & EDID_CEA_YCRCB422)
3899 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003900
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003901 if (cea_db_offsets(edid_ext, &start, &end))
3902 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003903
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003904 for_each_cea_db(edid_ext, i, start, end) {
3905 const u8 *db = &edid_ext[i];
Mario Kleinerd0c94692014-03-27 19:59:39 +01003906
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003907 if (cea_db_is_hdmi_vsdb(db))
3908 drm_parse_hdmi_vsdb_video(connector, db);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003909 }
Mario Kleinerd0c94692014-03-27 19:59:39 +01003910}
3911
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003912static void drm_add_display_info(struct drm_connector *connector,
3913 struct edid *edid)
Jesse Barnes3b112282011-04-15 12:49:23 -07003914{
Ville Syrjälä18267502016-09-28 16:51:38 +03003915 struct drm_display_info *info = &connector->display_info;
Jesse Barnesebec9a7b2011-08-03 09:22:54 -07003916
Jesse Barnes3b112282011-04-15 12:49:23 -07003917 info->width_mm = edid->width_cm * 10;
3918 info->height_mm = edid->height_cm * 10;
3919
3920 /* driver figures it out in this case */
3921 info->bpc = 0;
Jesse Barnesda05a5a72011-04-15 13:48:57 -07003922 info->color_formats = 0;
Ville Syrjälä011acce2016-09-28 16:51:40 +03003923 info->cea_rev = 0;
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003924 info->max_tmds_clock = 0;
3925 info->dvi_dual = false;
Jesse Barnes3b112282011-04-15 12:49:23 -07003926
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003927 if (edid->revision < 3)
Jesse Barnes3b112282011-04-15 12:49:23 -07003928 return;
3929
3930 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
3931 return;
3932
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003933 drm_parse_cea_ext(connector, edid);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003934
Mario Kleiner210a0212016-07-06 12:05:48 +02003935 /*
3936 * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3?
3937 *
3938 * For such displays, the DFP spec 1.0, section 3.10 "EDID support"
3939 * tells us to assume 8 bpc color depth if the EDID doesn't have
3940 * extensions which tell otherwise.
3941 */
3942 if ((info->bpc == 0) && (edid->revision < 4) &&
3943 (edid->input & DRM_EDID_DIGITAL_TYPE_DVI)) {
3944 info->bpc = 8;
3945 DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
3946 connector->name, info->bpc);
3947 }
3948
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003949 /* Only defined for 1.4 with digital displays */
3950 if (edid->revision < 4)
3951 return;
3952
Jesse Barnes3b112282011-04-15 12:49:23 -07003953 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
3954 case DRM_EDID_DIGITAL_DEPTH_6:
3955 info->bpc = 6;
3956 break;
3957 case DRM_EDID_DIGITAL_DEPTH_8:
3958 info->bpc = 8;
3959 break;
3960 case DRM_EDID_DIGITAL_DEPTH_10:
3961 info->bpc = 10;
3962 break;
3963 case DRM_EDID_DIGITAL_DEPTH_12:
3964 info->bpc = 12;
3965 break;
3966 case DRM_EDID_DIGITAL_DEPTH_14:
3967 info->bpc = 14;
3968 break;
3969 case DRM_EDID_DIGITAL_DEPTH_16:
3970 info->bpc = 16;
3971 break;
3972 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
3973 default:
3974 info->bpc = 0;
3975 break;
3976 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07003977
Mario Kleinerd0c94692014-03-27 19:59:39 +01003978 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003979 connector->name, info->bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003980
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003981 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02003982 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
3983 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3984 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
3985 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Jesse Barnes3b112282011-04-15 12:49:23 -07003986}
3987
Dave Airliec97291772016-05-03 15:38:37 +10003988static int validate_displayid(u8 *displayid, int length, int idx)
3989{
3990 int i;
3991 u8 csum = 0;
3992 struct displayid_hdr *base;
3993
3994 base = (struct displayid_hdr *)&displayid[idx];
3995
3996 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
3997 base->rev, base->bytes, base->prod_id, base->ext_count);
3998
3999 if (base->bytes + 5 > length - idx)
4000 return -EINVAL;
4001 for (i = idx; i <= base->bytes + 5; i++) {
4002 csum += displayid[i];
4003 }
4004 if (csum) {
4005 DRM_ERROR("DisplayID checksum invalid, remainder is %d\n", csum);
4006 return -EINVAL;
4007 }
4008 return 0;
4009}
4010
Dave Airliea39ed682016-05-02 08:35:05 +10004011static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
4012 struct displayid_detailed_timings_1 *timings)
4013{
4014 struct drm_display_mode *mode;
4015 unsigned pixel_clock = (timings->pixel_clock[0] |
4016 (timings->pixel_clock[1] << 8) |
4017 (timings->pixel_clock[2] << 16));
4018 unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
4019 unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
4020 unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
4021 unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
4022 unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
4023 unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
4024 unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
4025 unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
4026 bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
4027 bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
4028 mode = drm_mode_create(dev);
4029 if (!mode)
4030 return NULL;
4031
4032 mode->clock = pixel_clock * 10;
4033 mode->hdisplay = hactive;
4034 mode->hsync_start = mode->hdisplay + hsync;
4035 mode->hsync_end = mode->hsync_start + hsync_width;
4036 mode->htotal = mode->hdisplay + hblank;
4037
4038 mode->vdisplay = vactive;
4039 mode->vsync_start = mode->vdisplay + vsync;
4040 mode->vsync_end = mode->vsync_start + vsync_width;
4041 mode->vtotal = mode->vdisplay + vblank;
4042
4043 mode->flags = 0;
4044 mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
4045 mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
4046 mode->type = DRM_MODE_TYPE_DRIVER;
4047
4048 if (timings->flags & 0x80)
4049 mode->type |= DRM_MODE_TYPE_PREFERRED;
4050 mode->vrefresh = drm_mode_vrefresh(mode);
4051 drm_mode_set_name(mode);
4052
4053 return mode;
4054}
4055
4056static int add_displayid_detailed_1_modes(struct drm_connector *connector,
4057 struct displayid_block *block)
4058{
4059 struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
4060 int i;
4061 int num_timings;
4062 struct drm_display_mode *newmode;
4063 int num_modes = 0;
4064 /* blocks must be multiple of 20 bytes length */
4065 if (block->num_bytes % 20)
4066 return 0;
4067
4068 num_timings = block->num_bytes / 20;
4069 for (i = 0; i < num_timings; i++) {
4070 struct displayid_detailed_timings_1 *timings = &det->timings[i];
4071
4072 newmode = drm_mode_displayid_detailed(connector->dev, timings);
4073 if (!newmode)
4074 continue;
4075
4076 drm_mode_probed_add(connector, newmode);
4077 num_modes++;
4078 }
4079 return num_modes;
4080}
4081
4082static int add_displayid_detailed_modes(struct drm_connector *connector,
4083 struct edid *edid)
4084{
4085 u8 *displayid;
4086 int ret;
4087 int idx = 1;
4088 int length = EDID_LENGTH;
4089 struct displayid_block *block;
4090 int num_modes = 0;
4091
4092 displayid = drm_find_displayid_extension(edid);
4093 if (!displayid)
4094 return 0;
4095
4096 ret = validate_displayid(displayid, length, idx);
4097 if (ret)
4098 return 0;
4099
4100 idx += sizeof(struct displayid_hdr);
4101 while (block = (struct displayid_block *)&displayid[idx],
4102 idx + sizeof(struct displayid_block) <= length &&
4103 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4104 block->num_bytes > 0) {
4105 idx += block->num_bytes + sizeof(struct displayid_block);
4106 switch (block->tag) {
4107 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4108 num_modes += add_displayid_detailed_1_modes(connector, block);
4109 break;
4110 }
4111 }
4112 return num_modes;
4113}
4114
Jesse Barnes3b112282011-04-15 12:49:23 -07004115/**
Dave Airlief453ba02008-11-07 14:05:41 -08004116 * drm_add_edid_modes - add modes from EDID data, if available
4117 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004118 * @edid: EDID data
Dave Airlief453ba02008-11-07 14:05:41 -08004119 *
Daniel Vetterb3c6c8b2016-08-12 22:48:55 +02004120 * Add the specified modes to the connector's mode list. Also fills out the
4121 * &drm_display_info structure in @connector with any information which can be
4122 * derived from the edid.
Dave Airlief453ba02008-11-07 14:05:41 -08004123 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004124 * Return: The number of modes added or 0 if we couldn't find any.
Dave Airlief453ba02008-11-07 14:05:41 -08004125 */
4126int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
4127{
4128 int num_modes = 0;
4129 u32 quirks;
4130
4131 if (edid == NULL) {
4132 return 0;
4133 }
Alex Deucher3c537882010-02-05 04:21:19 -05004134 if (!drm_edid_is_valid(edid)) {
Jordan Crousedcdb1672010-05-27 13:40:25 -06004135 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03004136 connector->name);
Dave Airlief453ba02008-11-07 14:05:41 -08004137 return 0;
4138 }
4139
4140 quirks = edid_get_quirks(edid);
4141
Adam Jacksonc867df72010-03-29 21:43:21 +00004142 /*
4143 * EDID spec says modes should be preferred in this order:
4144 * - preferred detailed mode
4145 * - other detailed modes from base block
4146 * - detailed modes from extension blocks
4147 * - CVT 3-byte code modes
4148 * - standard timing codes
4149 * - established timing codes
4150 * - modes inferred from GTF or CVT range information
4151 *
Adam Jackson13931572010-08-03 14:38:19 -04004152 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00004153 *
4154 * XXX order for additional mode types in extension blocks?
4155 */
Adam Jackson13931572010-08-03 14:38:19 -04004156 num_modes += add_detailed_modes(connector, edid, quirks);
4157 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00004158 num_modes += add_standard_modes(connector, edid);
4159 num_modes += add_established_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004160 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03004161 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airliea39ed682016-05-02 08:35:05 +10004162 num_modes += add_displayid_detailed_modes(connector, edid);
Ville Syrjälä4d53dc02015-05-08 17:45:07 +03004163 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
4164 num_modes += add_inferred_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08004165
4166 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
4167 edid_fixup_preferred(connector, quirks);
4168
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004169 drm_add_display_info(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08004170
Mario Kleinere10aec62016-07-06 12:05:44 +02004171 if (quirks & EDID_QUIRK_FORCE_6BPC)
4172 connector->display_info.bpc = 6;
4173
Rafał Miłecki49d45a312013-12-07 13:22:42 +01004174 if (quirks & EDID_QUIRK_FORCE_8BPC)
4175 connector->display_info.bpc = 8;
4176
Mario Kleinerbc5b9642014-05-23 21:40:55 +02004177 if (quirks & EDID_QUIRK_FORCE_12BPC)
4178 connector->display_info.bpc = 12;
4179
Dave Airlief453ba02008-11-07 14:05:41 -08004180 return num_modes;
4181}
4182EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004183
4184/**
4185 * drm_add_modes_noedid - add modes for the connectors without EDID
4186 * @connector: connector we're probing
4187 * @hdisplay: the horizontal display limit
4188 * @vdisplay: the vertical display limit
4189 *
4190 * Add the specified modes to the connector's mode list. Only when the
4191 * hdisplay/vdisplay is not beyond the given limit, it will be added.
4192 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004193 * Return: The number of modes added or 0 if we couldn't find any.
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004194 */
4195int drm_add_modes_noedid(struct drm_connector *connector,
4196 int hdisplay, int vdisplay)
4197{
4198 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004199 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004200 struct drm_device *dev = connector->dev;
4201
Daniel Vetterfbb40b22015-08-10 11:55:37 +02004202 count = ARRAY_SIZE(drm_dmt_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004203 if (hdisplay < 0)
4204 hdisplay = 0;
4205 if (vdisplay < 0)
4206 vdisplay = 0;
4207
4208 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004209 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004210 if (hdisplay && vdisplay) {
4211 /*
4212 * Only when two are valid, they will be used to check
4213 * whether the mode should be added to the mode list of
4214 * the connector.
4215 */
4216 if (ptr->hdisplay > hdisplay ||
4217 ptr->vdisplay > vdisplay)
4218 continue;
4219 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05004220 if (drm_mode_vrefresh(ptr) > 61)
4221 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004222 mode = drm_mode_duplicate(dev, ptr);
4223 if (mode) {
4224 drm_mode_probed_add(connector, mode);
4225 num_modes++;
4226 }
4227 }
4228 return num_modes;
4229}
4230EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01004231
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004232/**
4233 * drm_set_preferred_mode - Sets the preferred mode of a connector
4234 * @connector: connector whose mode list should be processed
4235 * @hpref: horizontal resolution of preferred mode
4236 * @vpref: vertical resolution of preferred mode
4237 *
4238 * Marks a mode as preferred if it matches the resolution specified by @hpref
4239 * and @vpref.
4240 */
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004241void drm_set_preferred_mode(struct drm_connector *connector,
4242 int hpref, int vpref)
4243{
4244 struct drm_display_mode *mode;
4245
4246 list_for_each_entry(mode, &connector->probed_modes, head) {
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004247 if (mode->hdisplay == hpref &&
Daniel Vetter9d3de132014-01-23 16:27:56 +01004248 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004249 mode->type |= DRM_MODE_TYPE_PREFERRED;
4250 }
4251}
4252EXPORT_SYMBOL(drm_set_preferred_mode);
4253
Thierry Reding10a85122012-11-21 15:31:35 +01004254/**
4255 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
4256 * data from a DRM display mode
4257 * @frame: HDMI AVI infoframe
4258 * @mode: DRM display mode
4259 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004260 * Return: 0 on success or a negative error code on failure.
Thierry Reding10a85122012-11-21 15:31:35 +01004261 */
4262int
4263drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
4264 const struct drm_display_mode *mode)
4265{
4266 int err;
4267
4268 if (!frame || !mode)
4269 return -EINVAL;
4270
4271 err = hdmi_avi_infoframe_init(frame);
4272 if (err < 0)
4273 return err;
4274
Damien Lespiaubf02db92013-08-06 20:32:22 +01004275 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
4276 frame->pixel_repeat = 1;
4277
Thierry Reding10a85122012-11-21 15:31:35 +01004278 frame->video_code = drm_match_cea_mode(mode);
Thierry Reding10a85122012-11-21 15:31:35 +01004279
4280 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304281
Vandana Kannan69ab6d32014-06-05 14:45:29 +05304282 /*
4283 * Populate picture aspect ratio from either
4284 * user input (if specified) or from the CEA mode list.
4285 */
4286 if (mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_4_3 ||
4287 mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_16_9)
4288 frame->picture_aspect = mode->picture_aspect_ratio;
4289 else if (frame->video_code > 0)
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304290 frame->picture_aspect = drm_get_cea_aspect_ratio(
4291 frame->video_code);
4292
Thierry Reding10a85122012-11-21 15:31:35 +01004293 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d018052014-02-27 09:19:30 -06004294 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01004295
4296 return 0;
4297}
4298EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004299
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004300/**
4301 * drm_hdmi_avi_infoframe_quant_range() - fill the HDMI AVI infoframe
4302 * quantization range information
4303 * @frame: HDMI AVI infoframe
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004304 * @mode: DRM display mode
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004305 * @rgb_quant_range: RGB quantization range (Q)
4306 * @rgb_quant_range_selectable: Sink support selectable RGB quantization range (QS)
4307 */
4308void
4309drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame,
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004310 const struct drm_display_mode *mode,
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004311 enum hdmi_quantization_range rgb_quant_range,
4312 bool rgb_quant_range_selectable)
4313{
4314 /*
4315 * CEA-861:
4316 * "A Source shall not send a non-zero Q value that does not correspond
4317 * to the default RGB Quantization Range for the transmitted Picture
4318 * unless the Sink indicates support for the Q bit in a Video
4319 * Capabilities Data Block."
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004320 *
4321 * HDMI 2.0 recommends sending non-zero Q when it does match the
4322 * default RGB quantization range for the mode, even when QS=0.
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004323 */
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004324 if (rgb_quant_range_selectable ||
4325 rgb_quant_range == drm_default_rgb_quant_range(mode))
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004326 frame->quantization_range = rgb_quant_range;
4327 else
4328 frame->quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT;
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02004329
4330 /*
4331 * CEA-861-F:
4332 * "When transmitting any RGB colorimetry, the Source should set the
4333 * YQ-field to match the RGB Quantization Range being transmitted
4334 * (e.g., when Limited Range RGB, set YQ=0 or when Full Range RGB,
4335 * set YQ=1) and the Sink shall ignore the YQ-field."
4336 */
4337 if (rgb_quant_range == HDMI_QUANTIZATION_RANGE_LIMITED)
4338 frame->ycc_quantization_range =
4339 HDMI_YCC_QUANTIZATION_RANGE_LIMITED;
4340 else
4341 frame->ycc_quantization_range =
4342 HDMI_YCC_QUANTIZATION_RANGE_FULL;
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004343}
4344EXPORT_SYMBOL(drm_hdmi_avi_infoframe_quant_range);
4345
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004346static enum hdmi_3d_structure
4347s3d_structure_from_display_mode(const struct drm_display_mode *mode)
4348{
4349 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
4350
4351 switch (layout) {
4352 case DRM_MODE_FLAG_3D_FRAME_PACKING:
4353 return HDMI_3D_STRUCTURE_FRAME_PACKING;
4354 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
4355 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
4356 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
4357 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
4358 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
4359 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
4360 case DRM_MODE_FLAG_3D_L_DEPTH:
4361 return HDMI_3D_STRUCTURE_L_DEPTH;
4362 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
4363 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
4364 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
4365 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
4366 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
4367 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
4368 default:
4369 return HDMI_3D_STRUCTURE_INVALID;
4370 }
4371}
4372
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004373/**
4374 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
4375 * data from a DRM display mode
4376 * @frame: HDMI vendor infoframe
4377 * @mode: DRM display mode
4378 *
4379 * Note that there's is a need to send HDMI vendor infoframes only when using a
4380 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
4381 * function will return -EINVAL, error that can be safely ignored.
4382 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004383 * Return: 0 on success or a negative error code on failure.
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004384 */
4385int
4386drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
4387 const struct drm_display_mode *mode)
4388{
4389 int err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004390 u32 s3d_flags;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004391 u8 vic;
4392
4393 if (!frame || !mode)
4394 return -EINVAL;
4395
4396 vic = drm_match_hdmi_mode(mode);
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004397 s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
4398
4399 if (!vic && !s3d_flags)
4400 return -EINVAL;
4401
4402 if (vic && s3d_flags)
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004403 return -EINVAL;
4404
4405 err = hdmi_vendor_infoframe_init(frame);
4406 if (err < 0)
4407 return err;
4408
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004409 if (vic)
4410 frame->vic = vic;
4411 else
4412 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004413
4414 return 0;
4415}
4416EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
Dave Airlie40d9b042014-10-20 16:29:33 +10004417
Dave Airlie5e546cd2016-05-03 15:31:12 +10004418static int drm_parse_tiled_block(struct drm_connector *connector,
4419 struct displayid_block *block)
4420{
4421 struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
4422 u16 w, h;
4423 u8 tile_v_loc, tile_h_loc;
4424 u8 num_v_tile, num_h_tile;
4425 struct drm_tile_group *tg;
4426
4427 w = tile->tile_size[0] | tile->tile_size[1] << 8;
4428 h = tile->tile_size[2] | tile->tile_size[3] << 8;
4429
4430 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
4431 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
4432 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
4433 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
4434
4435 connector->has_tile = true;
4436 if (tile->tile_cap & 0x80)
4437 connector->tile_is_single_monitor = true;
4438
4439 connector->num_h_tile = num_h_tile + 1;
4440 connector->num_v_tile = num_v_tile + 1;
4441 connector->tile_h_loc = tile_h_loc;
4442 connector->tile_v_loc = tile_v_loc;
4443 connector->tile_h_size = w + 1;
4444 connector->tile_v_size = h + 1;
4445
4446 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
4447 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
4448 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
4449 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
4450 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
4451
4452 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
4453 if (!tg) {
4454 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
4455 }
4456 if (!tg)
4457 return -ENOMEM;
4458
4459 if (connector->tile_group != tg) {
4460 /* if we haven't got a pointer,
4461 take the reference, drop ref to old tile group */
4462 if (connector->tile_group) {
4463 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4464 }
4465 connector->tile_group = tg;
4466 } else
4467 /* if same tile group, then release the ref we just took. */
4468 drm_mode_put_tile_group(connector->dev, tg);
4469 return 0;
4470}
4471
Dave Airlie40d9b042014-10-20 16:29:33 +10004472static int drm_parse_display_id(struct drm_connector *connector,
4473 u8 *displayid, int length,
4474 bool is_edid_extension)
4475{
4476 /* if this is an EDID extension the first byte will be 0x70 */
4477 int idx = 0;
Dave Airlie40d9b042014-10-20 16:29:33 +10004478 struct displayid_block *block;
Dave Airlie5e546cd2016-05-03 15:31:12 +10004479 int ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10004480
4481 if (is_edid_extension)
4482 idx = 1;
4483
Dave Airliec97291772016-05-03 15:38:37 +10004484 ret = validate_displayid(displayid, length, idx);
4485 if (ret)
4486 return ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10004487
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004488 idx += sizeof(struct displayid_hdr);
4489 while (block = (struct displayid_block *)&displayid[idx],
4490 idx + sizeof(struct displayid_block) <= length &&
4491 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4492 block->num_bytes > 0) {
4493 idx += block->num_bytes + sizeof(struct displayid_block);
4494 DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n",
4495 block->tag, block->rev, block->num_bytes);
Dave Airlie40d9b042014-10-20 16:29:33 +10004496
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004497 switch (block->tag) {
4498 case DATA_BLOCK_TILED_DISPLAY:
4499 ret = drm_parse_tiled_block(connector, block);
4500 if (ret)
4501 return ret;
4502 break;
Dave Airliea39ed682016-05-02 08:35:05 +10004503 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4504 /* handled in mode gathering code. */
4505 break;
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004506 default:
4507 DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag);
4508 break;
4509 }
Dave Airlie40d9b042014-10-20 16:29:33 +10004510 }
4511 return 0;
4512}
4513
4514static void drm_get_displayid(struct drm_connector *connector,
4515 struct edid *edid)
4516{
4517 void *displayid = NULL;
4518 int ret;
4519 connector->has_tile = false;
4520 displayid = drm_find_displayid_extension(edid);
4521 if (!displayid) {
4522 /* drop reference to any tile group we had */
4523 goto out_drop_ref;
4524 }
4525
4526 ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
4527 if (ret < 0)
4528 goto out_drop_ref;
4529 if (!connector->has_tile)
4530 goto out_drop_ref;
4531 return;
4532out_drop_ref:
4533 if (connector->tile_group) {
4534 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4535 connector->tile_group = NULL;
4536 }
4537 return;
4538}