blob: 24e7b282f16cbae910447284c402c0f59ec1303c [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
30#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Thierry Reding10a85122012-11-21 15:31:35 +010032#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080033#include <linux/i2c.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +010035#include <linux/vga_switcheroo.h>
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drmP.h>
37#include <drm/drm_edid.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020038#include <drm/drm_encoder.h>
Dave Airlie40d9b042014-10-20 16:29:33 +100039#include <drm/drm_displayid.h>
Dave Airlief453ba02008-11-07 14:05:41 -080040
Takashi Iwai969218f2017-01-17 17:43:29 +010041#include "drm_crtc_internal.h"
42
Adam Jackson13931572010-08-03 14:38:19 -040043#define version_greater(edid, maj, min) \
44 (((edid)->version > (maj)) || \
45 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080046
Adam Jacksond1ff6402010-03-29 21:43:26 +000047#define EDID_EST_TIMINGS 16
48#define EDID_STD_TIMINGS 8
49#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080050
51/*
52 * EDID blocks out in the wild have a variety of bugs, try to collect
53 * them here (note that userspace may work around broken monitors first,
54 * but fixes should make their way here so that the kernel "just works"
55 * on as many displays as possible).
56 */
57
58/* First detailed mode wrong, use largest 60Hz mode */
59#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
60/* Reported 135MHz pixel clock is too high, needs adjustment */
61#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
62/* Prefer the largest mode at 75 Hz */
63#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
64/* Detail timing is in cm not mm */
65#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
66/* Detailed timing descriptors have bogus size values, so just take the
67 * maximum size and use that.
68 */
69#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
70/* Monitor forgot to set the first detailed is preferred bit. */
71#define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
72/* use +hsync +vsync for detailed mode */
73#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040074/* Force reduced-blanking timings for detailed modes */
75#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010076/* Force 8bpc */
77#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Mario Kleinerbc5b9642014-05-23 21:40:55 +020078/* Force 12bpc */
79#define EDID_QUIRK_FORCE_12BPC (1 << 9)
Mario Kleinere10aec62016-07-06 12:05:44 +020080/* Force 6bpc */
81#define EDID_QUIRK_FORCE_6BPC (1 << 10)
Alex Deucher3c537882010-02-05 04:21:19 -050082
Adam Jackson13931572010-08-03 14:38:19 -040083struct detailed_mode_closure {
84 struct drm_connector *connector;
85 struct edid *edid;
86 bool preferred;
87 u32 quirks;
88 int modes;
89};
Dave Airlief453ba02008-11-07 14:05:41 -080090
Zhao Yakui5c612592009-06-22 13:17:10 +080091#define LEVEL_DMT 0
92#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000093#define LEVEL_GTF2 2
94#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +080095
Jani Nikula23c4cfb2016-12-28 13:06:26 +020096static const struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -050097 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -080098 int product_id;
99 u32 quirks;
100} edid_quirk_list[] = {
101 /* Acer AL1706 */
102 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
103 /* Acer F51 */
104 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
105 /* Unknown Acer */
106 { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
107
Mario Kleinere10aec62016-07-06 12:05:44 +0200108 /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
109 { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
110
Dave Airlief453ba02008-11-07 14:05:41 -0800111 /* Belinea 10 15 55 */
112 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
113 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
114
115 /* Envision Peripherals, Inc. EN-7100e */
116 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000117 /* Envision EN2028 */
118 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800119
120 /* Funai Electronics PM36B */
121 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
122 EDID_QUIRK_DETAILED_IN_CM },
123
124 /* LG Philips LCD LP154W01-A5 */
125 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
126 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
127
128 /* Philips 107p5 CRT */
129 { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
130
131 /* Proview AY765C */
132 { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
133
134 /* Samsung SyncMaster 205BW. Note: irony */
135 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
136 /* Samsung SyncMaster 22[5-6]BW */
137 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
138 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400139
Mario Kleinerbc5b9642014-05-23 21:40:55 +0200140 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
141 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
142
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400143 /* ViewSonic VA2026w */
144 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400145
146 /* Medion MD 30217 PG */
147 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100148
149 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
150 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Dave Airlief453ba02008-11-07 14:05:41 -0800151};
152
Thierry Redinga6b21832012-11-23 15:01:42 +0100153/*
154 * Autogenerated from the DMT spec.
155 * This table is copied from xfree86/modes/xf86EdidModes.c.
156 */
157static const struct drm_display_mode drm_dmt_modes[] = {
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300158 /* 0x01 - 640x350@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100159 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
160 736, 832, 0, 350, 382, 385, 445, 0,
161 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300162 /* 0x02 - 640x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100163 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
164 736, 832, 0, 400, 401, 404, 445, 0,
165 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300166 /* 0x03 - 720x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100167 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
168 828, 936, 0, 400, 401, 404, 446, 0,
169 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300170 /* 0x04 - 640x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100171 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300172 752, 800, 0, 480, 490, 492, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100173 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300174 /* 0x05 - 640x480@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100175 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
176 704, 832, 0, 480, 489, 492, 520, 0,
177 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300178 /* 0x06 - 640x480@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100179 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
180 720, 840, 0, 480, 481, 484, 500, 0,
181 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300182 /* 0x07 - 640x480@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100183 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
184 752, 832, 0, 480, 481, 484, 509, 0,
185 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300186 /* 0x08 - 800x600@56Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100187 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
188 896, 1024, 0, 600, 601, 603, 625, 0,
189 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300190 /* 0x09 - 800x600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100191 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
192 968, 1056, 0, 600, 601, 605, 628, 0,
193 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300194 /* 0x0a - 800x600@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100195 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
196 976, 1040, 0, 600, 637, 643, 666, 0,
197 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300198 /* 0x0b - 800x600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100199 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
200 896, 1056, 0, 600, 601, 604, 625, 0,
201 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300202 /* 0x0c - 800x600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100203 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
204 896, 1048, 0, 600, 601, 604, 631, 0,
205 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300206 /* 0x0d - 800x600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100207 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
208 880, 960, 0, 600, 603, 607, 636, 0,
209 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300210 /* 0x0e - 848x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100211 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
212 976, 1088, 0, 480, 486, 494, 517, 0,
213 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300214 /* 0x0f - 1024x768@43Hz, interlace */
Thierry Redinga6b21832012-11-23 15:01:42 +0100215 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
Paul Parsons735b1002016-04-04 20:36:34 +0100216 1208, 1264, 0, 768, 768, 776, 817, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100217 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300218 DRM_MODE_FLAG_INTERLACE) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300219 /* 0x10 - 1024x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100220 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
221 1184, 1344, 0, 768, 771, 777, 806, 0,
222 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300223 /* 0x11 - 1024x768@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100224 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
225 1184, 1328, 0, 768, 771, 777, 806, 0,
226 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300227 /* 0x12 - 1024x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100228 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
229 1136, 1312, 0, 768, 769, 772, 800, 0,
230 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300231 /* 0x13 - 1024x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100232 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
233 1168, 1376, 0, 768, 769, 772, 808, 0,
234 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300235 /* 0x14 - 1024x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100236 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
237 1104, 1184, 0, 768, 771, 775, 813, 0,
238 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300239 /* 0x15 - 1152x864@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100240 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
241 1344, 1600, 0, 864, 865, 868, 900, 0,
242 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300243 /* 0x55 - 1280x720@60Hz */
244 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
245 1430, 1650, 0, 720, 725, 730, 750, 0,
246 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300247 /* 0x16 - 1280x768@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100248 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
249 1360, 1440, 0, 768, 771, 778, 790, 0,
250 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300251 /* 0x17 - 1280x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100252 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
253 1472, 1664, 0, 768, 771, 778, 798, 0,
254 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300255 /* 0x18 - 1280x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100256 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
257 1488, 1696, 0, 768, 771, 778, 805, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300258 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300259 /* 0x19 - 1280x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100260 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
261 1496, 1712, 0, 768, 771, 778, 809, 0,
262 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300263 /* 0x1a - 1280x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100264 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
265 1360, 1440, 0, 768, 771, 778, 813, 0,
266 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300267 /* 0x1b - 1280x800@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100268 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
269 1360, 1440, 0, 800, 803, 809, 823, 0,
270 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300271 /* 0x1c - 1280x800@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100272 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
273 1480, 1680, 0, 800, 803, 809, 831, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300274 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300275 /* 0x1d - 1280x800@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100276 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
277 1488, 1696, 0, 800, 803, 809, 838, 0,
278 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300279 /* 0x1e - 1280x800@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100280 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
281 1496, 1712, 0, 800, 803, 809, 843, 0,
282 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300283 /* 0x1f - 1280x800@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100284 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
285 1360, 1440, 0, 800, 803, 809, 847, 0,
286 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300287 /* 0x20 - 1280x960@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100288 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
289 1488, 1800, 0, 960, 961, 964, 1000, 0,
290 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300291 /* 0x21 - 1280x960@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100292 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
293 1504, 1728, 0, 960, 961, 964, 1011, 0,
294 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300295 /* 0x22 - 1280x960@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100296 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
297 1360, 1440, 0, 960, 963, 967, 1017, 0,
298 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300299 /* 0x23 - 1280x1024@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100300 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
301 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
302 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300303 /* 0x24 - 1280x1024@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100304 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
305 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
306 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300307 /* 0x25 - 1280x1024@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100308 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
309 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
310 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300311 /* 0x26 - 1280x1024@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100312 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
313 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
314 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300315 /* 0x27 - 1360x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100316 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
317 1536, 1792, 0, 768, 771, 777, 795, 0,
318 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300319 /* 0x28 - 1360x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100320 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
321 1440, 1520, 0, 768, 771, 776, 813, 0,
322 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300323 /* 0x51 - 1366x768@60Hz */
324 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
325 1579, 1792, 0, 768, 771, 774, 798, 0,
326 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
327 /* 0x56 - 1366x768@60Hz */
328 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
329 1436, 1500, 0, 768, 769, 772, 800, 0,
330 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300331 /* 0x29 - 1400x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100332 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
333 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
334 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300335 /* 0x2a - 1400x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100336 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
337 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
338 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300339 /* 0x2b - 1400x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100340 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
341 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
342 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300343 /* 0x2c - 1400x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100344 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
345 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
346 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300347 /* 0x2d - 1400x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100348 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
349 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
350 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300351 /* 0x2e - 1440x900@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100352 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
353 1520, 1600, 0, 900, 903, 909, 926, 0,
354 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300355 /* 0x2f - 1440x900@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100356 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
357 1672, 1904, 0, 900, 903, 909, 934, 0,
358 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300359 /* 0x30 - 1440x900@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100360 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
361 1688, 1936, 0, 900, 903, 909, 942, 0,
362 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300363 /* 0x31 - 1440x900@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100364 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
365 1696, 1952, 0, 900, 903, 909, 948, 0,
366 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300367 /* 0x32 - 1440x900@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100368 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
369 1520, 1600, 0, 900, 903, 909, 953, 0,
370 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300371 /* 0x53 - 1600x900@60Hz */
372 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
373 1704, 1800, 0, 900, 901, 904, 1000, 0,
374 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300375 /* 0x33 - 1600x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100376 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
377 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
378 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300379 /* 0x34 - 1600x1200@65Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100380 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
381 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
382 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300383 /* 0x35 - 1600x1200@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100384 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
385 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
386 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300387 /* 0x36 - 1600x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100388 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
389 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
390 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300391 /* 0x37 - 1600x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100392 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
393 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
394 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300395 /* 0x38 - 1600x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100396 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
397 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
398 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300399 /* 0x39 - 1680x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100400 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
401 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
402 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300403 /* 0x3a - 1680x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100404 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
405 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
406 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300407 /* 0x3b - 1680x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100408 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
409 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
410 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300411 /* 0x3c - 1680x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100412 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
413 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
414 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300415 /* 0x3d - 1680x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100416 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
417 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
418 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300419 /* 0x3e - 1792x1344@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100420 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
421 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
422 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300423 /* 0x3f - 1792x1344@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100424 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
425 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
426 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300427 /* 0x40 - 1792x1344@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100428 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
429 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
430 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300431 /* 0x41 - 1856x1392@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100432 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
433 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
434 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300435 /* 0x42 - 1856x1392@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100436 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300437 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100438 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300439 /* 0x43 - 1856x1392@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100440 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
441 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
442 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300443 /* 0x52 - 1920x1080@60Hz */
444 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
445 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
446 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300447 /* 0x44 - 1920x1200@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100448 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
449 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
450 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300451 /* 0x45 - 1920x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100452 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
453 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
454 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300455 /* 0x46 - 1920x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100456 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
457 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
458 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300459 /* 0x47 - 1920x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100460 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
461 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
462 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300463 /* 0x48 - 1920x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100464 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
465 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
466 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300467 /* 0x49 - 1920x1440@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100468 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
469 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
470 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300471 /* 0x4a - 1920x1440@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100472 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
473 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
474 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300475 /* 0x4b - 1920x1440@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100476 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
477 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
478 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300479 /* 0x54 - 2048x1152@60Hz */
480 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
481 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
482 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300483 /* 0x4c - 2560x1600@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100484 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
485 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
486 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300487 /* 0x4d - 2560x1600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100488 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
489 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
490 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300491 /* 0x4e - 2560x1600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100492 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
493 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
494 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300495 /* 0x4f - 2560x1600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100496 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
497 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
498 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300499 /* 0x50 - 2560x1600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100500 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
501 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
502 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300503 /* 0x57 - 4096x2160@60Hz RB */
504 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
505 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
506 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
507 /* 0x58 - 4096x2160@59.94Hz RB */
508 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
509 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
510 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Thierry Redinga6b21832012-11-23 15:01:42 +0100511};
512
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300513/*
514 * These more or less come from the DMT spec. The 720x400 modes are
515 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
516 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
517 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
518 * mode.
519 *
520 * The DMT modes have been fact-checked; the rest are mild guesses.
521 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100522static const struct drm_display_mode edid_est_modes[] = {
523 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
524 968, 1056, 0, 600, 601, 605, 628, 0,
525 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
526 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
527 896, 1024, 0, 600, 601, 603, 625, 0,
528 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
529 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
530 720, 840, 0, 480, 481, 484, 500, 0,
531 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
532 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
Paul Parsons87707cf2016-04-02 11:08:06 +0100533 704, 832, 0, 480, 489, 492, 520, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100534 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
535 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
536 768, 864, 0, 480, 483, 486, 525, 0,
537 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100538 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Thierry Redinga6b21832012-11-23 15:01:42 +0100539 752, 800, 0, 480, 490, 492, 525, 0,
540 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
541 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
542 846, 900, 0, 400, 421, 423, 449, 0,
543 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
544 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
545 846, 900, 0, 400, 412, 414, 449, 0,
546 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
547 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
548 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
549 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100550 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
Thierry Redinga6b21832012-11-23 15:01:42 +0100551 1136, 1312, 0, 768, 769, 772, 800, 0,
552 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
553 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
554 1184, 1328, 0, 768, 771, 777, 806, 0,
555 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
556 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
557 1184, 1344, 0, 768, 771, 777, 806, 0,
558 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
559 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
560 1208, 1264, 0, 768, 768, 776, 817, 0,
561 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
562 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
563 928, 1152, 0, 624, 625, 628, 667, 0,
564 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
565 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
566 896, 1056, 0, 600, 601, 604, 625, 0,
567 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
568 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
569 976, 1040, 0, 600, 637, 643, 666, 0,
570 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
571 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
572 1344, 1600, 0, 864, 865, 868, 900, 0,
573 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
574};
575
576struct minimode {
577 short w;
578 short h;
579 short r;
580 short rb;
581};
582
583static const struct minimode est3_modes[] = {
584 /* byte 6 */
585 { 640, 350, 85, 0 },
586 { 640, 400, 85, 0 },
587 { 720, 400, 85, 0 },
588 { 640, 480, 85, 0 },
589 { 848, 480, 60, 0 },
590 { 800, 600, 85, 0 },
591 { 1024, 768, 85, 0 },
592 { 1152, 864, 75, 0 },
593 /* byte 7 */
594 { 1280, 768, 60, 1 },
595 { 1280, 768, 60, 0 },
596 { 1280, 768, 75, 0 },
597 { 1280, 768, 85, 0 },
598 { 1280, 960, 60, 0 },
599 { 1280, 960, 85, 0 },
600 { 1280, 1024, 60, 0 },
601 { 1280, 1024, 85, 0 },
602 /* byte 8 */
603 { 1360, 768, 60, 0 },
604 { 1440, 900, 60, 1 },
605 { 1440, 900, 60, 0 },
606 { 1440, 900, 75, 0 },
607 { 1440, 900, 85, 0 },
608 { 1400, 1050, 60, 1 },
609 { 1400, 1050, 60, 0 },
610 { 1400, 1050, 75, 0 },
611 /* byte 9 */
612 { 1400, 1050, 85, 0 },
613 { 1680, 1050, 60, 1 },
614 { 1680, 1050, 60, 0 },
615 { 1680, 1050, 75, 0 },
616 { 1680, 1050, 85, 0 },
617 { 1600, 1200, 60, 0 },
618 { 1600, 1200, 65, 0 },
619 { 1600, 1200, 70, 0 },
620 /* byte 10 */
621 { 1600, 1200, 75, 0 },
622 { 1600, 1200, 85, 0 },
623 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300624 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100625 { 1856, 1392, 60, 0 },
626 { 1856, 1392, 75, 0 },
627 { 1920, 1200, 60, 1 },
628 { 1920, 1200, 60, 0 },
629 /* byte 11 */
630 { 1920, 1200, 75, 0 },
631 { 1920, 1200, 85, 0 },
632 { 1920, 1440, 60, 0 },
633 { 1920, 1440, 75, 0 },
634};
635
636static const struct minimode extra_modes[] = {
637 { 1024, 576, 60, 0 },
638 { 1366, 768, 60, 0 },
639 { 1600, 900, 60, 0 },
640 { 1680, 945, 60, 0 },
641 { 1920, 1080, 60, 0 },
642 { 2048, 1152, 60, 0 },
643 { 2048, 1536, 60, 0 },
644};
645
646/*
647 * Probably taken from CEA-861 spec.
648 * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
Jani Nikulad9278b42016-01-08 13:21:51 +0200649 *
650 * Index using the VIC.
Thierry Redinga6b21832012-11-23 15:01:42 +0100651 */
652static const struct drm_display_mode edid_cea_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +0200653 /* 0 - dummy, VICs start at 1 */
654 { },
Thierry Redinga6b21832012-11-23 15:01:42 +0100655 /* 1 - 640x480@60Hz */
656 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
657 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300658 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530659 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100660 /* 2 - 720x480@60Hz */
661 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
662 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300663 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530664 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100665 /* 3 - 720x480@60Hz */
666 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
667 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300668 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530669 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100670 /* 4 - 1280x720@60Hz */
671 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
672 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300673 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530674 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100675 /* 5 - 1920x1080i@60Hz */
676 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
677 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
678 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300679 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530680 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700681 /* 6 - 720(1440)x480i@60Hz */
682 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
683 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100684 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300685 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530686 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700687 /* 7 - 720(1440)x480i@60Hz */
688 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
689 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100690 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300691 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530692 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700693 /* 8 - 720(1440)x240@60Hz */
694 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
695 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100696 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300697 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530698 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700699 /* 9 - 720(1440)x240@60Hz */
700 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
701 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100702 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300703 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530704 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100705 /* 10 - 2880x480i@60Hz */
706 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
707 3204, 3432, 0, 480, 488, 494, 525, 0,
708 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300709 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530710 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100711 /* 11 - 2880x480i@60Hz */
712 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
713 3204, 3432, 0, 480, 488, 494, 525, 0,
714 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300715 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530716 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100717 /* 12 - 2880x240@60Hz */
718 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
719 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300720 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530721 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100722 /* 13 - 2880x240@60Hz */
723 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
724 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300725 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530726 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100727 /* 14 - 1440x480@60Hz */
728 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
729 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300730 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530731 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100732 /* 15 - 1440x480@60Hz */
733 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
734 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300735 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530736 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100737 /* 16 - 1920x1080@60Hz */
738 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
739 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300740 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530741 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100742 /* 17 - 720x576@50Hz */
743 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
744 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300745 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530746 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100747 /* 18 - 720x576@50Hz */
748 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
749 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300750 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530751 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100752 /* 19 - 1280x720@50Hz */
753 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
754 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300755 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530756 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100757 /* 20 - 1920x1080i@50Hz */
758 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
759 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
760 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300761 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530762 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700763 /* 21 - 720(1440)x576i@50Hz */
764 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
765 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100766 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300767 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530768 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700769 /* 22 - 720(1440)x576i@50Hz */
770 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
771 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100772 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300773 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530774 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700775 /* 23 - 720(1440)x288@50Hz */
776 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
777 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100778 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300779 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530780 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700781 /* 24 - 720(1440)x288@50Hz */
782 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
783 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100784 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300785 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530786 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100787 /* 25 - 2880x576i@50Hz */
788 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
789 3180, 3456, 0, 576, 580, 586, 625, 0,
790 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300791 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530792 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100793 /* 26 - 2880x576i@50Hz */
794 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
795 3180, 3456, 0, 576, 580, 586, 625, 0,
796 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300797 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530798 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100799 /* 27 - 2880x288@50Hz */
800 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
801 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300802 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530803 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100804 /* 28 - 2880x288@50Hz */
805 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
806 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300807 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530808 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100809 /* 29 - 1440x576@50Hz */
810 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
811 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300812 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530813 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100814 /* 30 - 1440x576@50Hz */
815 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
816 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300817 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530818 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100819 /* 31 - 1920x1080@50Hz */
820 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
821 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300822 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530823 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100824 /* 32 - 1920x1080@24Hz */
825 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
826 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300827 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530828 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100829 /* 33 - 1920x1080@25Hz */
830 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
831 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300832 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530833 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100834 /* 34 - 1920x1080@30Hz */
835 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
836 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300837 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530838 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100839 /* 35 - 2880x480@60Hz */
840 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
841 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300842 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530843 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100844 /* 36 - 2880x480@60Hz */
845 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
846 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300847 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530848 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100849 /* 37 - 2880x576@50Hz */
850 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
851 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300852 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530853 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100854 /* 38 - 2880x576@50Hz */
855 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
856 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300857 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530858 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100859 /* 39 - 1920x1080i@50Hz */
860 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
861 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
862 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300863 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530864 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100865 /* 40 - 1920x1080i@100Hz */
866 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
867 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
868 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300869 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530870 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100871 /* 41 - 1280x720@100Hz */
872 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
873 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300874 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530875 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100876 /* 42 - 720x576@100Hz */
877 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
878 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300879 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530880 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100881 /* 43 - 720x576@100Hz */
882 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
883 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300884 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530885 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700886 /* 44 - 720(1440)x576i@100Hz */
887 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
888 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100889 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700890 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530891 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700892 /* 45 - 720(1440)x576i@100Hz */
893 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
894 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100895 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700896 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530897 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100898 /* 46 - 1920x1080i@120Hz */
899 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
900 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
901 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300902 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530903 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100904 /* 47 - 1280x720@120Hz */
905 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
906 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300907 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530908 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100909 /* 48 - 720x480@120Hz */
910 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
911 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300912 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530913 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100914 /* 49 - 720x480@120Hz */
915 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
916 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300917 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530918 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700919 /* 50 - 720(1440)x480i@120Hz */
920 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
921 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100922 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300923 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530924 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700925 /* 51 - 720(1440)x480i@120Hz */
926 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
927 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100928 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300929 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530930 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100931 /* 52 - 720x576@200Hz */
932 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
933 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300934 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530935 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100936 /* 53 - 720x576@200Hz */
937 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
938 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300939 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530940 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700941 /* 54 - 720(1440)x576i@200Hz */
942 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
943 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100944 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300945 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530946 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700947 /* 55 - 720(1440)x576i@200Hz */
948 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
949 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100950 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300951 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530952 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100953 /* 56 - 720x480@240Hz */
954 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
955 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300956 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530957 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100958 /* 57 - 720x480@240Hz */
959 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
960 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300961 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530962 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläe5878032016-11-03 14:53:28 +0200963 /* 58 - 720(1440)x480i@240Hz */
Clint Taylorfb01d282014-09-02 17:03:35 -0700964 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
965 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100966 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300967 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530968 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjäläe5878032016-11-03 14:53:28 +0200969 /* 59 - 720(1440)x480i@240Hz */
Clint Taylorfb01d282014-09-02 17:03:35 -0700970 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
971 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100972 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300973 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530974 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100975 /* 60 - 1280x720@24Hz */
976 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
977 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300978 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530979 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100980 /* 61 - 1280x720@25Hz */
981 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
982 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300983 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530984 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100985 /* 62 - 1280x720@30Hz */
986 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
987 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300988 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530989 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100990 /* 63 - 1920x1080@120Hz */
991 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
992 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300993 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530994 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100995 /* 64 - 1920x1080@100Hz */
996 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
Clint Taylor8f0e4902016-08-15 10:31:28 -0700997 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300998 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530999 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001000};
1001
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001002/*
Jani Nikulad9278b42016-01-08 13:21:51 +02001003 * HDMI 1.4 4k modes. Index using the VIC.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001004 */
1005static const struct drm_display_mode edid_4k_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +02001006 /* 0 - dummy, VICs start at 1 */
1007 { },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001008 /* 1 - 3840x2160@30Hz */
1009 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1010 3840, 4016, 4104, 4400, 0,
1011 2160, 2168, 2178, 2250, 0,
1012 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1013 .vrefresh = 30, },
1014 /* 2 - 3840x2160@25Hz */
1015 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1016 3840, 4896, 4984, 5280, 0,
1017 2160, 2168, 2178, 2250, 0,
1018 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1019 .vrefresh = 25, },
1020 /* 3 - 3840x2160@24Hz */
1021 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1022 3840, 5116, 5204, 5500, 0,
1023 2160, 2168, 2178, 2250, 0,
1024 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1025 .vrefresh = 24, },
1026 /* 4 - 4096x2160@24Hz (SMPTE) */
1027 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1028 4096, 5116, 5204, 5500, 0,
1029 2160, 2168, 2178, 2250, 0,
1030 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1031 .vrefresh = 24, },
1032};
1033
Adam Jackson61e57a82010-03-29 21:43:18 +00001034/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -08001035
Adam Jackson083ae052009-09-23 17:30:45 -04001036static const u8 edid_header[] = {
1037 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1038};
Dave Airlief453ba02008-11-07 14:05:41 -08001039
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001040/**
1041 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1042 * @raw_edid: pointer to raw base EDID block
1043 *
1044 * Sanity check the header of the base EDID block.
1045 *
1046 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
Thomas Reim051963d2011-07-29 14:28:57 +00001047 */
1048int drm_edid_header_is_valid(const u8 *raw_edid)
1049{
1050 int i, score = 0;
1051
1052 for (i = 0; i < sizeof(edid_header); i++)
1053 if (raw_edid[i] == edid_header[i])
1054 score++;
1055
1056 return score;
1057}
1058EXPORT_SYMBOL(drm_edid_header_is_valid);
1059
Adam Jackson47819ba2012-05-30 16:42:39 -04001060static int edid_fixup __read_mostly = 6;
1061module_param_named(edid_fixup, edid_fixup, int, 0400);
1062MODULE_PARM_DESC(edid_fixup,
1063 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001064
Dave Airlie40d9b042014-10-20 16:29:33 +10001065static void drm_get_displayid(struct drm_connector *connector,
1066 struct edid *edid);
Dave Airlieda9df2f2014-12-11 10:12:57 +10001067
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001068static int drm_edid_block_checksum(const u8 *raw_edid)
1069{
1070 int i;
1071 u8 csum = 0;
1072 for (i = 0; i < EDID_LENGTH; i++)
1073 csum += raw_edid[i];
1074
1075 return csum;
1076}
1077
Stefan Brünsd6885d62014-11-30 19:57:41 +01001078static bool drm_edid_is_zero(const u8 *in_edid, int length)
1079{
1080 if (memchr_inv(in_edid, 0, length))
1081 return false;
1082
1083 return true;
1084}
1085
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001086/**
1087 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1088 * @raw_edid: pointer to raw EDID block
1089 * @block: type of block to validate (0 for base, extension otherwise)
1090 * @print_bad_edid: if true, dump bad EDID blocks to the console
Todd Previte6ba2bd32015-04-21 11:09:41 -07001091 * @edid_corrupt: if true, the header or checksum is invalid
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001092 *
1093 * Validate a base or extension EDID block and optionally dump bad blocks to
1094 * the console.
1095 *
1096 * Return: True if the block is valid, false otherwise.
Dave Airlief453ba02008-11-07 14:05:41 -08001097 */
Todd Previte6ba2bd32015-04-21 11:09:41 -07001098bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1099 bool *edid_corrupt)
Dave Airlief453ba02008-11-07 14:05:41 -08001100{
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001101 u8 csum;
Adam Jackson61e57a82010-03-29 21:43:18 +00001102 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001103
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001104 if (WARN_ON(!raw_edid))
1105 return false;
1106
Adam Jackson47819ba2012-05-30 16:42:39 -04001107 if (edid_fixup > 8 || edid_fixup < 0)
1108 edid_fixup = 6;
1109
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001110 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001111 int score = drm_edid_header_is_valid(raw_edid);
Todd Previte6ba2bd32015-04-21 11:09:41 -07001112 if (score == 8) {
1113 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001114 *edid_corrupt = false;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001115 } else if (score >= edid_fixup) {
1116 /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1117 * The corrupt flag needs to be set here otherwise, the
1118 * fix-up code here will correct the problem, the
1119 * checksum is correct and the test fails
1120 */
1121 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001122 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001123 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1124 memcpy(raw_edid, edid_header, sizeof(edid_header));
1125 } else {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001126 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001127 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001128 goto bad;
1129 }
1130 }
Dave Airlief453ba02008-11-07 14:05:41 -08001131
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001132 csum = drm_edid_block_checksum(raw_edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001133 if (csum) {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001134 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001135 *edid_corrupt = true;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001136
Adam Jackson4a638b42010-05-25 16:33:09 -04001137 /* allow CEA to slide through, switches mangle this */
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001138 if (raw_edid[0] == CEA_EXT) {
1139 DRM_DEBUG("EDID checksum is invalid, remainder is %d\n", csum);
1140 DRM_DEBUG("Assuming a KVM switch modified the CEA block but left the original checksum\n");
1141 } else {
1142 if (print_bad_edid)
Chris Wilson813a7872017-02-10 19:59:13 +00001143 DRM_NOTE("EDID checksum is invalid, remainder is %d\n", csum);
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001144
Adam Jackson4a638b42010-05-25 16:33:09 -04001145 goto bad;
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001146 }
Dave Airlief453ba02008-11-07 14:05:41 -08001147 }
1148
Adam Jackson61e57a82010-03-29 21:43:18 +00001149 /* per-block-type checks */
1150 switch (raw_edid[0]) {
1151 case 0: /* base */
1152 if (edid->version != 1) {
Chris Wilson813a7872017-02-10 19:59:13 +00001153 DRM_NOTE("EDID has major version %d, instead of 1\n", edid->version);
Adam Jackson61e57a82010-03-29 21:43:18 +00001154 goto bad;
1155 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001156
Adam Jackson61e57a82010-03-29 21:43:18 +00001157 if (edid->revision > 4)
1158 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1159 break;
1160
1161 default:
1162 break;
1163 }
Adam Jackson47ee4ccf2009-11-23 14:23:05 -05001164
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001165 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001166
1167bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001168 if (print_bad_edid) {
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001169 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
Chris Wilson813a7872017-02-10 19:59:13 +00001170 printk(KERN_NOTICE "EDID block is all zeroes\n");
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001171 } else {
Chris Wilson813a7872017-02-10 19:59:13 +00001172 printk(KERN_NOTICE "Raw EDID:\n");
1173 print_hex_dump(KERN_NOTICE,
1174 " \t", DUMP_PREFIX_NONE, 16, 1,
1175 raw_edid, EDID_LENGTH, false);
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001176 }
Dave Airlief453ba02008-11-07 14:05:41 -08001177 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001178 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001179}
Carsten Emdeda0df922012-03-18 22:37:33 +01001180EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001181
1182/**
1183 * drm_edid_is_valid - sanity check EDID data
1184 * @edid: EDID data
1185 *
1186 * Sanity-check an entire EDID record (including extensions)
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001187 *
1188 * Return: True if the EDID data is valid, false otherwise.
Adam Jackson61e57a82010-03-29 21:43:18 +00001189 */
1190bool drm_edid_is_valid(struct edid *edid)
1191{
1192 int i;
1193 u8 *raw = (u8 *)edid;
1194
1195 if (!edid)
1196 return false;
1197
1198 for (i = 0; i <= edid->extensions; i++)
Todd Previte6ba2bd32015-04-21 11:09:41 -07001199 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001200 return false;
1201
1202 return true;
1203}
Alex Deucher3c537882010-02-05 04:21:19 -05001204EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001205
Adam Jackson61e57a82010-03-29 21:43:18 +00001206#define DDC_SEGMENT_ADDR 0x30
1207/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001208 * drm_do_probe_ddc_edid() - get EDID information via I2C
Thierry Reding7c58e872014-12-03 16:52:18 +01001209 * @data: I2C device adapter
Daniel Vetterfc668112014-01-21 12:02:26 +01001210 * @buf: EDID data buffer to be filled
1211 * @block: 128 byte EDID block to start fetching from
1212 * @len: EDID data buffer length to fetch
1213 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001214 * Try to fetch EDID information by calling I2C driver functions.
Daniel Vetterfc668112014-01-21 12:02:26 +01001215 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001216 * Return: 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001217 */
1218static int
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001219drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
Adam Jackson61e57a82010-03-29 21:43:18 +00001220{
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001221 struct i2c_adapter *adapter = data;
Adam Jackson61e57a82010-03-29 21:43:18 +00001222 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001223 unsigned char segment = block >> 1;
1224 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001225 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001226
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001227 /*
1228 * The core I2C driver will automatically retry the transfer if the
Chris Wilson4819d2e2011-03-15 11:04:41 +00001229 * adapter reports EAGAIN. However, we find that bit-banging transfers
1230 * are susceptible to errors under a heavily loaded machine and
1231 * generate spurious NAKs and timeouts. Retrying the transfer
1232 * of the individual block a few times seems to overcome this.
1233 */
1234 do {
1235 struct i2c_msg msgs[] = {
1236 {
Shirish Scd004b32012-08-30 07:04:06 +00001237 .addr = DDC_SEGMENT_ADDR,
1238 .flags = 0,
1239 .len = 1,
1240 .buf = &segment,
1241 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001242 .addr = DDC_ADDR,
1243 .flags = 0,
1244 .len = 1,
1245 .buf = &start,
1246 }, {
1247 .addr = DDC_ADDR,
1248 .flags = I2C_M_RD,
1249 .len = len,
1250 .buf = buf,
1251 }
1252 };
Shirish Scd004b32012-08-30 07:04:06 +00001253
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001254 /*
1255 * Avoid sending the segment addr to not upset non-compliant
1256 * DDC monitors.
1257 */
Shirish Scd004b32012-08-30 07:04:06 +00001258 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1259
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001260 if (ret == -ENXIO) {
1261 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1262 adapter->name);
1263 break;
1264 }
Shirish Scd004b32012-08-30 07:04:06 +00001265 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001266
Shirish Scd004b32012-08-30 07:04:06 +00001267 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001268}
1269
Chris Wilson14544d02016-10-24 12:38:21 +01001270static void connector_bad_edid(struct drm_connector *connector,
1271 u8 *edid, int num_blocks)
1272{
1273 int i;
1274
1275 if (connector->bad_edid_counter++ && !(drm_debug & DRM_UT_KMS))
1276 return;
1277
1278 dev_warn(connector->dev->dev,
1279 "%s: EDID is invalid:\n",
1280 connector->name);
1281 for (i = 0; i < num_blocks; i++) {
1282 u8 *block = edid + i * EDID_LENGTH;
1283 char prefix[20];
1284
1285 if (drm_edid_is_zero(block, EDID_LENGTH))
1286 sprintf(prefix, "\t[%02x] ZERO ", i);
1287 else if (!drm_edid_block_valid(block, i, false, NULL))
1288 sprintf(prefix, "\t[%02x] BAD ", i);
1289 else
1290 sprintf(prefix, "\t[%02x] GOOD ", i);
1291
1292 print_hex_dump(KERN_WARNING,
1293 prefix, DUMP_PREFIX_NONE, 16, 1,
1294 block, EDID_LENGTH, false);
1295 }
1296}
1297
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001298/**
1299 * drm_do_get_edid - get EDID data using a custom EDID block read function
1300 * @connector: connector we're probing
1301 * @get_edid_block: EDID block read function
1302 * @data: private data passed to the block read function
1303 *
1304 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1305 * exposes a different interface to read EDID blocks this function can be used
1306 * to get EDID data using a custom block read function.
1307 *
1308 * As in the general case the DDC bus is accessible by the kernel at the I2C
1309 * level, drivers must make all reasonable efforts to expose it as an I2C
1310 * adapter and use drm_get_edid() instead of abusing this function.
1311 *
1312 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1313 */
1314struct edid *drm_do_get_edid(struct drm_connector *connector,
1315 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1316 size_t len),
1317 void *data)
Adam Jackson61e57a82010-03-29 21:43:18 +00001318{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001319 int i, j = 0, valid_extensions = 0;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001320 u8 *edid, *new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001321
Chris Wilsonf14f3682016-10-17 09:35:12 +01001322 if ((edid = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
Adam Jackson61e57a82010-03-29 21:43:18 +00001323 return NULL;
1324
1325 /* base block fetch */
1326 for (i = 0; i < 4; i++) {
Chris Wilsonf14f3682016-10-17 09:35:12 +01001327 if (get_edid_block(data, edid, 0, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001328 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001329 if (drm_edid_block_valid(edid, 0, false,
Todd Previte6ba2bd32015-04-21 11:09:41 -07001330 &connector->edid_corrupt))
Adam Jackson61e57a82010-03-29 21:43:18 +00001331 break;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001332 if (i == 0 && drm_edid_is_zero(edid, EDID_LENGTH)) {
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001333 connector->null_edid_counter++;
1334 goto carp;
1335 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001336 }
1337 if (i == 4)
1338 goto carp;
1339
1340 /* if there's no extensions, we're done */
Chris Wilson14544d02016-10-24 12:38:21 +01001341 valid_extensions = edid[0x7e];
1342 if (valid_extensions == 0)
Chris Wilsonf14f3682016-10-17 09:35:12 +01001343 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001344
Chris Wilson14544d02016-10-24 12:38:21 +01001345 new = krealloc(edid, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
Adam Jackson61e57a82010-03-29 21:43:18 +00001346 if (!new)
1347 goto out;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001348 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001349
Chris Wilsonf14f3682016-10-17 09:35:12 +01001350 for (j = 1; j <= edid[0x7e]; j++) {
Chris Wilson14544d02016-10-24 12:38:21 +01001351 u8 *block = edid + j * EDID_LENGTH;
Chris Wilsona28187c2016-10-17 09:35:13 +01001352
Adam Jackson61e57a82010-03-29 21:43:18 +00001353 for (i = 0; i < 4; i++) {
Chris Wilsona28187c2016-10-17 09:35:13 +01001354 if (get_edid_block(data, block, j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001355 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001356 if (drm_edid_block_valid(block, j, false, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001357 break;
1358 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001359
Chris Wilson14544d02016-10-24 12:38:21 +01001360 if (i == 4)
1361 valid_extensions--;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001362 }
1363
Chris Wilsonf14f3682016-10-17 09:35:12 +01001364 if (valid_extensions != edid[0x7e]) {
Chris Wilson14544d02016-10-24 12:38:21 +01001365 u8 *base;
1366
1367 connector_bad_edid(connector, edid, edid[0x7e] + 1);
1368
Chris Wilsonf14f3682016-10-17 09:35:12 +01001369 edid[EDID_LENGTH-1] += edid[0x7e] - valid_extensions;
1370 edid[0x7e] = valid_extensions;
Chris Wilson14544d02016-10-24 12:38:21 +01001371
1372 new = kmalloc((valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
Sam Tygier0ea75e22010-09-23 10:11:01 +01001373 if (!new)
1374 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001375
1376 base = new;
1377 for (i = 0; i <= edid[0x7e]; i++) {
1378 u8 *block = edid + i * EDID_LENGTH;
1379
1380 if (!drm_edid_block_valid(block, i, false, NULL))
1381 continue;
1382
1383 memcpy(base, block, EDID_LENGTH);
1384 base += EDID_LENGTH;
1385 }
1386
1387 kfree(edid);
Chris Wilsonf14f3682016-10-17 09:35:12 +01001388 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001389 }
1390
Chris Wilsonf14f3682016-10-17 09:35:12 +01001391 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001392
1393carp:
Chris Wilson14544d02016-10-24 12:38:21 +01001394 connector_bad_edid(connector, edid, 1);
Adam Jackson61e57a82010-03-29 21:43:18 +00001395out:
Chris Wilsonf14f3682016-10-17 09:35:12 +01001396 kfree(edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001397 return NULL;
1398}
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001399EXPORT_SYMBOL_GPL(drm_do_get_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001400
1401/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001402 * drm_probe_ddc() - probe DDC presence
1403 * @adapter: I2C adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00001404 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001405 * Return: True on success, false on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001406 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04001407bool
Adam Jackson61e57a82010-03-29 21:43:18 +00001408drm_probe_ddc(struct i2c_adapter *adapter)
1409{
1410 unsigned char out;
1411
1412 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1413}
Adam Jacksonfbff4692012-09-18 10:58:47 -04001414EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00001415
1416/**
1417 * drm_get_edid - get EDID data, if available
1418 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001419 * @adapter: I2C adapter to use for DDC
Adam Jackson61e57a82010-03-29 21:43:18 +00001420 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001421 * Poke the given I2C channel to grab EDID data if possible. If found,
Adam Jackson61e57a82010-03-29 21:43:18 +00001422 * attach it to the connector.
1423 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001424 * Return: Pointer to valid EDID or NULL if we couldn't find any.
Adam Jackson61e57a82010-03-29 21:43:18 +00001425 */
1426struct edid *drm_get_edid(struct drm_connector *connector,
1427 struct i2c_adapter *adapter)
1428{
Dave Airlie40d9b042014-10-20 16:29:33 +10001429 struct edid *edid;
1430
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001431 if (!drm_probe_ddc(adapter))
1432 return NULL;
Adam Jackson61e57a82010-03-29 21:43:18 +00001433
Dave Airlie40d9b042014-10-20 16:29:33 +10001434 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
1435 if (edid)
1436 drm_get_displayid(connector, edid);
1437 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001438}
1439EXPORT_SYMBOL(drm_get_edid);
1440
Jani Nikula51f8da52013-09-27 15:08:27 +03001441/**
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +01001442 * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
1443 * @connector: connector we're probing
1444 * @adapter: I2C adapter to use for DDC
1445 *
1446 * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
1447 * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
1448 * switch DDC to the GPU which is retrieving EDID.
1449 *
1450 * Return: Pointer to valid EDID or %NULL if we couldn't find any.
1451 */
1452struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
1453 struct i2c_adapter *adapter)
1454{
1455 struct pci_dev *pdev = connector->dev->pdev;
1456 struct edid *edid;
1457
1458 vga_switcheroo_lock_ddc(pdev);
1459 edid = drm_get_edid(connector, adapter);
1460 vga_switcheroo_unlock_ddc(pdev);
1461
1462 return edid;
1463}
1464EXPORT_SYMBOL(drm_get_edid_switcheroo);
1465
1466/**
Jani Nikula51f8da52013-09-27 15:08:27 +03001467 * drm_edid_duplicate - duplicate an EDID and the extensions
1468 * @edid: EDID to duplicate
1469 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001470 * Return: Pointer to duplicated EDID or NULL on allocation failure.
Jani Nikula51f8da52013-09-27 15:08:27 +03001471 */
1472struct edid *drm_edid_duplicate(const struct edid *edid)
1473{
1474 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1475}
1476EXPORT_SYMBOL(drm_edid_duplicate);
1477
Adam Jackson61e57a82010-03-29 21:43:18 +00001478/*** EDID parsing ***/
1479
Dave Airlief453ba02008-11-07 14:05:41 -08001480/**
1481 * edid_vendor - match a string against EDID's obfuscated vendor field
1482 * @edid: EDID to match
1483 * @vendor: vendor string
1484 *
1485 * Returns true if @vendor is in @edid, false otherwise
1486 */
Jani Nikula23c4cfb2016-12-28 13:06:26 +02001487static bool edid_vendor(struct edid *edid, const char *vendor)
Dave Airlief453ba02008-11-07 14:05:41 -08001488{
1489 char edid_vendor[3];
1490
1491 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1492 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1493 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10001494 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08001495
1496 return !strncmp(edid_vendor, vendor, 3);
1497}
1498
1499/**
1500 * edid_get_quirks - return quirk flags for a given EDID
1501 * @edid: EDID to process
1502 *
1503 * This tells subsequent routines what fixes they need to apply.
1504 */
1505static u32 edid_get_quirks(struct edid *edid)
1506{
Jani Nikula23c4cfb2016-12-28 13:06:26 +02001507 const struct edid_quirk *quirk;
Dave Airlief453ba02008-11-07 14:05:41 -08001508 int i;
1509
1510 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1511 quirk = &edid_quirk_list[i];
1512
1513 if (edid_vendor(edid, quirk->vendor) &&
1514 (EDID_PRODUCT_ID(edid) == quirk->product_id))
1515 return quirk->quirks;
1516 }
1517
1518 return 0;
1519}
1520
1521#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04001522#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08001523
Dave Airlief453ba02008-11-07 14:05:41 -08001524/**
1525 * edid_fixup_preferred - set preferred modes based on quirk list
1526 * @connector: has mode list to fix up
1527 * @quirks: quirks list
1528 *
1529 * Walk the mode list for @connector, clearing the preferred status
1530 * on existing modes and setting it anew for the right mode ala @quirks.
1531 */
1532static void edid_fixup_preferred(struct drm_connector *connector,
1533 u32 quirks)
1534{
1535 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10001536 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04001537 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08001538
1539 if (list_empty(&connector->probed_modes))
1540 return;
1541
1542 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1543 target_refresh = 60;
1544 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1545 target_refresh = 75;
1546
1547 preferred_mode = list_first_entry(&connector->probed_modes,
1548 struct drm_display_mode, head);
1549
1550 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1551 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1552
1553 if (cur_mode == preferred_mode)
1554 continue;
1555
1556 /* Largest mode is preferred */
1557 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1558 preferred_mode = cur_mode;
1559
Alex Deucher339d2022013-08-15 11:42:14 -04001560 cur_vrefresh = cur_mode->vrefresh ?
1561 cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1562 preferred_vrefresh = preferred_mode->vrefresh ?
1563 preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08001564 /* At a given size, try to get closest to target refresh */
1565 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04001566 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1567 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08001568 preferred_mode = cur_mode;
1569 }
1570 }
1571
1572 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1573}
1574
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001575static bool
1576mode_is_rb(const struct drm_display_mode *mode)
1577{
1578 return (mode->htotal - mode->hdisplay == 160) &&
1579 (mode->hsync_end - mode->hdisplay == 80) &&
1580 (mode->hsync_end - mode->hsync_start == 32) &&
1581 (mode->vsync_start - mode->vdisplay == 3);
1582}
1583
Adam Jackson33c75312012-04-13 16:33:29 -04001584/*
1585 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1586 * @dev: Device to duplicate against
1587 * @hsize: Mode width
1588 * @vsize: Mode height
1589 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001590 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04001591 *
1592 * Walk the DMT mode list looking for a match for the given parameters.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001593 *
1594 * Return: A newly allocated copy of the mode, or NULL if not found.
Adam Jackson33c75312012-04-13 16:33:29 -04001595 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001596struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001597 int hsize, int vsize, int fresh,
1598 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08001599{
Adam Jackson07a5e632009-12-03 17:44:38 -05001600 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08001601
Thierry Redinga6b21832012-11-23 15:01:42 +01001602 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001603 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001604 if (hsize != ptr->hdisplay)
1605 continue;
1606 if (vsize != ptr->vdisplay)
1607 continue;
1608 if (fresh != drm_mode_vrefresh(ptr))
1609 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001610 if (rb != mode_is_rb(ptr))
1611 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001612
1613 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08001614 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001615
1616 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08001617}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001618EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04001619
Adam Jacksond1ff6402010-03-29 21:43:26 +00001620typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1621
1622static void
Adam Jackson4d76a222010-08-03 14:38:17 -04001623cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1624{
1625 int i, n = 0;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001626 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04001627 u8 *det_base = ext + d;
1628
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001629 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04001630 for (i = 0; i < n; i++)
1631 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1632}
1633
1634static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001635vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1636{
1637 unsigned int i, n = min((int)ext[0x02], 6);
1638 u8 *det_base = ext + 5;
1639
1640 if (ext[0x01] != 1)
1641 return; /* unknown version */
1642
1643 for (i = 0; i < n; i++)
1644 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1645}
1646
1647static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00001648drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1649{
1650 int i;
1651 struct edid *edid = (struct edid *)raw_edid;
1652
1653 if (edid == NULL)
1654 return;
1655
1656 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1657 cb(&(edid->detailed_timings[i]), closure);
1658
Adam Jackson4d76a222010-08-03 14:38:17 -04001659 for (i = 1; i <= raw_edid[0x7e]; i++) {
1660 u8 *ext = raw_edid + (i * EDID_LENGTH);
1661 switch (*ext) {
1662 case CEA_EXT:
1663 cea_for_each_detailed_block(ext, cb, closure);
1664 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001665 case VTB_EXT:
1666 vtb_for_each_detailed_block(ext, cb, closure);
1667 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04001668 default:
1669 break;
1670 }
1671 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00001672}
1673
1674static void
1675is_rb(struct detailed_timing *t, void *data)
1676{
1677 u8 *r = (u8 *)t;
1678 if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1679 if (r[15] & 0x10)
1680 *(bool *)data = true;
1681}
1682
1683/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
1684static bool
1685drm_monitor_supports_rb(struct edid *edid)
1686{
1687 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02001688 bool ret = false;
Adam Jacksond1ff6402010-03-29 21:43:26 +00001689 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1690 return ret;
1691 }
1692
1693 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1694}
1695
Adam Jackson7a374352010-03-29 21:43:30 +00001696static void
1697find_gtf2(struct detailed_timing *t, void *data)
1698{
1699 u8 *r = (u8 *)t;
1700 if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1701 *(u8 **)data = r;
1702}
1703
1704/* Secondary GTF curve kicks in above some break frequency */
1705static int
1706drm_gtf2_hbreak(struct edid *edid)
1707{
1708 u8 *r = NULL;
1709 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1710 return r ? (r[12] * 2) : 0;
1711}
1712
1713static int
1714drm_gtf2_2c(struct edid *edid)
1715{
1716 u8 *r = NULL;
1717 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1718 return r ? r[13] : 0;
1719}
1720
1721static int
1722drm_gtf2_m(struct edid *edid)
1723{
1724 u8 *r = NULL;
1725 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1726 return r ? (r[15] << 8) + r[14] : 0;
1727}
1728
1729static int
1730drm_gtf2_k(struct edid *edid)
1731{
1732 u8 *r = NULL;
1733 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1734 return r ? r[16] : 0;
1735}
1736
1737static int
1738drm_gtf2_2j(struct edid *edid)
1739{
1740 u8 *r = NULL;
1741 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1742 return r ? r[17] : 0;
1743}
1744
1745/**
1746 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
1747 * @edid: EDID block to scan
1748 */
1749static int standard_timing_level(struct edid *edid)
1750{
1751 if (edid->revision >= 2) {
1752 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
1753 return LEVEL_CVT;
1754 if (drm_gtf2_hbreak(edid))
1755 return LEVEL_GTF2;
1756 return LEVEL_GTF;
1757 }
1758 return LEVEL_DMT;
1759}
1760
Adam Jackson23425ca2009-09-23 17:30:58 -04001761/*
1762 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
1763 * monitors fill with ascii space (0x20) instead.
1764 */
1765static int
1766bad_std_timing(u8 a, u8 b)
1767{
1768 return (a == 0x00 && b == 0x00) ||
1769 (a == 0x01 && b == 0x01) ||
1770 (a == 0x20 && b == 0x20);
1771}
1772
Dave Airlief453ba02008-11-07 14:05:41 -08001773/**
1774 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01001775 * @connector: connector of for the EDID block
1776 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08001777 * @t: standard timing params
1778 *
1779 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08001780 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08001781 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001782static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00001783drm_mode_std(struct drm_connector *connector, struct edid *edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02001784 struct std_timing *t)
Dave Airlief453ba02008-11-07 14:05:41 -08001785{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001786 struct drm_device *dev = connector->dev;
1787 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08001788 int hsize, vsize;
1789 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001790 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
1791 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08001792 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
1793 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00001794 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001795
Adam Jackson23425ca2009-09-23 17:30:58 -04001796 if (bad_std_timing(t->hsize, t->vfreq_aspect))
1797 return NULL;
1798
Zhao Yakui5c612592009-06-22 13:17:10 +08001799 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
1800 hsize = t->hsize * 8 + 248;
1801 /* vrefresh_rate = vfreq + 60 */
1802 vrefresh_rate = vfreq + 60;
1803 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04001804 if (aspect_ratio == 0) {
Thierry Reding464fdec2014-04-29 11:44:33 +02001805 if (edid->revision < 3)
Adam Jacksonf066a172009-09-23 17:31:21 -04001806 vsize = hsize;
1807 else
1808 vsize = (hsize * 10) / 16;
1809 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08001810 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001811 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08001812 vsize = (hsize * 4) / 5;
1813 else
1814 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00001815
1816 /* HDTV hack, part 1 */
1817 if (vrefresh_rate == 60 &&
1818 ((hsize == 1360 && vsize == 765) ||
1819 (hsize == 1368 && vsize == 769))) {
1820 hsize = 1366;
1821 vsize = 768;
1822 }
1823
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001824 /*
1825 * If this connector already has a mode for this size and refresh
1826 * rate (because it came from detailed or CVT info), use that
1827 * instead. This way we don't have to guess at interlace or
1828 * reduced blanking.
1829 */
Adam Jackson522032d2010-04-09 16:52:49 +00001830 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00001831 if (m->hdisplay == hsize && m->vdisplay == vsize &&
1832 drm_mode_vrefresh(m) == vrefresh_rate)
1833 return NULL;
1834
Adam Jacksona0910c82010-03-29 21:43:28 +00001835 /* HDTV hack, part 2 */
1836 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
1837 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10001838 false);
Zhao Yakui559ee212009-09-03 09:33:47 +08001839 mode->hdisplay = 1366;
Adam Jacksona4967de62010-07-28 07:40:32 +10001840 mode->hsync_start = mode->hsync_start - 1;
1841 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08001842 return mode;
1843 }
Adam Jacksona0910c82010-03-29 21:43:28 +00001844
Zhao Yakui559ee212009-09-03 09:33:47 +08001845 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001846 if (drm_monitor_supports_rb(edid)) {
1847 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
1848 true);
1849 if (mode)
1850 return mode;
1851 }
1852 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08001853 if (mode)
1854 return mode;
1855
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001856 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08001857 switch (timing_level) {
1858 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08001859 break;
1860 case LEVEL_GTF:
1861 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
1862 break;
Adam Jackson7a374352010-03-29 21:43:30 +00001863 case LEVEL_GTF2:
1864 /*
1865 * This is potentially wrong if there's ever a monitor with
1866 * more than one ranges section, each claiming a different
1867 * secondary GTF curve. Please don't do that.
1868 */
1869 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01001870 if (!mode)
1871 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00001872 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01001873 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00001874 mode = drm_gtf_mode_complex(dev, hsize, vsize,
1875 vrefresh_rate, 0, 0,
1876 drm_gtf2_m(edid),
1877 drm_gtf2_2c(edid),
1878 drm_gtf2_k(edid),
1879 drm_gtf2_2j(edid));
1880 }
1881 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08001882 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10001883 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
1884 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08001885 break;
1886 }
Dave Airlief453ba02008-11-07 14:05:41 -08001887 return mode;
1888}
1889
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001890/*
1891 * EDID is delightfully ambiguous about how interlaced modes are to be
1892 * encoded. Our internal representation is of frame height, but some
1893 * HDTV detailed timings are encoded as field height.
1894 *
1895 * The format list here is from CEA, in frame size. Technically we
1896 * should be checking refresh rate too. Whatever.
1897 */
1898static void
1899drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
1900 struct detailed_pixel_timing *pt)
1901{
1902 int i;
1903 static const struct {
1904 int w, h;
1905 } cea_interlaced[] = {
1906 { 1920, 1080 },
1907 { 720, 480 },
1908 { 1440, 480 },
1909 { 2880, 480 },
1910 { 720, 576 },
1911 { 1440, 576 },
1912 { 2880, 576 },
1913 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001914
1915 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
1916 return;
1917
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04001918 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00001919 if ((mode->hdisplay == cea_interlaced[i].w) &&
1920 (mode->vdisplay == cea_interlaced[i].h / 2)) {
1921 mode->vdisplay *= 2;
1922 mode->vsync_start *= 2;
1923 mode->vsync_end *= 2;
1924 mode->vtotal *= 2;
1925 mode->vtotal |= 1;
1926 }
1927 }
1928
1929 mode->flags |= DRM_MODE_FLAG_INTERLACE;
1930}
1931
Dave Airlief453ba02008-11-07 14:05:41 -08001932/**
1933 * drm_mode_detailed - create a new mode from an EDID detailed timing section
1934 * @dev: DRM device (needed to create new mode)
1935 * @edid: EDID block
1936 * @timing: EDID detailed timing info
1937 * @quirks: quirks to apply
1938 *
1939 * An EDID detailed timing block contains enough info for us to create and
1940 * return a new struct drm_display_mode.
1941 */
1942static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
1943 struct edid *edid,
1944 struct detailed_timing *timing,
1945 u32 quirks)
1946{
1947 struct drm_display_mode *mode;
1948 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02001949 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
1950 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
1951 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
1952 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02001953 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
1954 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01001955 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02001956 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08001957
Adam Jacksonfc438962009-06-04 10:20:34 +10001958 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02001959 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10001960 return NULL;
1961
Michel Dänzer0454bea2009-06-15 16:56:07 +02001962 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02001963 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08001964 return NULL;
1965 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02001966 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02001967 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08001968 }
1969
Zhao Yakuifcb45612009-10-14 09:11:25 +08001970 /* it is incorrect if hsync/vsync width is zero */
1971 if (!hsync_pulse_width || !vsync_pulse_width) {
1972 DRM_DEBUG_KMS("Incorrect Detailed timing. "
1973 "Wrong Hsync/Vsync pulse width\n");
1974 return NULL;
1975 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04001976
1977 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
1978 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
1979 if (!mode)
1980 return NULL;
1981
1982 goto set_size;
1983 }
1984
Dave Airlief453ba02008-11-07 14:05:41 -08001985 mode = drm_mode_create(dev);
1986 if (!mode)
1987 return NULL;
1988
Dave Airlief453ba02008-11-07 14:05:41 -08001989 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02001990 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08001991
Michel Dänzer0454bea2009-06-15 16:56:07 +02001992 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08001993
Michel Dänzer0454bea2009-06-15 16:56:07 +02001994 mode->hdisplay = hactive;
1995 mode->hsync_start = mode->hdisplay + hsync_offset;
1996 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
1997 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08001998
Michel Dänzer0454bea2009-06-15 16:56:07 +02001999 mode->vdisplay = vactive;
2000 mode->vsync_start = mode->vdisplay + vsync_offset;
2001 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
2002 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002003
Jesse Barnes7064fef2009-11-05 10:12:54 -08002004 /* Some EDIDs have bogus h/vtotal values */
2005 if (mode->hsync_end > mode->htotal)
2006 mode->htotal = mode->hsync_end + 1;
2007 if (mode->vsync_end > mode->vtotal)
2008 mode->vtotal = mode->vsync_end + 1;
2009
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002010 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08002011
2012 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02002013 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08002014 }
2015
Michel Dänzer0454bea2009-06-15 16:56:07 +02002016 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
2017 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2018 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2019 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08002020
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002021set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02002022 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2023 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08002024
2025 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2026 mode->width_mm *= 10;
2027 mode->height_mm *= 10;
2028 }
2029
2030 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2031 mode->width_mm = edid->width_cm * 10;
2032 mode->height_mm = edid->height_cm * 10;
2033 }
2034
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002035 mode->type = DRM_MODE_TYPE_DRIVER;
Torsten Duwec19b3b0f2013-03-23 15:39:34 +01002036 mode->vrefresh = drm_mode_vrefresh(mode);
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002037 drm_mode_set_name(mode);
2038
Dave Airlief453ba02008-11-07 14:05:41 -08002039 return mode;
2040}
2041
Adam Jackson07a5e632009-12-03 17:44:38 -05002042static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002043mode_in_hsync_range(const struct drm_display_mode *mode,
2044 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002045{
2046 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05002047
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002048 hmin = t[7];
2049 if (edid->revision >= 4)
2050 hmin += ((t[4] & 0x04) ? 255 : 0);
2051 hmax = t[8];
2052 if (edid->revision >= 4)
2053 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05002054 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05002055
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002056 return (hsync <= hmax && hsync >= hmin);
2057}
2058
2059static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002060mode_in_vsync_range(const struct drm_display_mode *mode,
2061 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002062{
2063 int vsync, vmin, vmax;
2064
2065 vmin = t[5];
2066 if (edid->revision >= 4)
2067 vmin += ((t[4] & 0x01) ? 255 : 0);
2068 vmax = t[6];
2069 if (edid->revision >= 4)
2070 vmax += ((t[4] & 0x02) ? 255 : 0);
2071 vsync = drm_mode_vrefresh(mode);
2072
2073 return (vsync <= vmax && vsync >= vmin);
2074}
2075
2076static u32
2077range_pixel_clock(struct edid *edid, u8 *t)
2078{
2079 /* unspecified */
2080 if (t[9] == 0 || t[9] == 255)
2081 return 0;
2082
2083 /* 1.4 with CVT support gives us real precision, yay */
2084 if (edid->revision >= 4 && t[10] == 0x04)
2085 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2086
2087 /* 1.3 is pathetic, so fuzz up a bit */
2088 return t[9] * 10000 + 5001;
2089}
2090
Adam Jackson07a5e632009-12-03 17:44:38 -05002091static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002092mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002093 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002094{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002095 u32 max_clock;
2096 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05002097
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002098 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002099 return false;
2100
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002101 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002102 return false;
2103
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002104 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05002105 if (mode->clock > max_clock)
2106 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002107
2108 /* 1.4 max horizontal check */
2109 if (edid->revision >= 4 && t[10] == 0x04)
2110 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2111 return false;
2112
2113 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2114 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05002115
2116 return true;
2117}
2118
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002119static bool valid_inferred_mode(const struct drm_connector *connector,
2120 const struct drm_display_mode *mode)
2121{
Ville Syrjälä85f8fcd2015-09-07 18:22:56 +03002122 const struct drm_display_mode *m;
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002123 bool ok = false;
2124
2125 list_for_each_entry(m, &connector->probed_modes, head) {
2126 if (mode->hdisplay == m->hdisplay &&
2127 mode->vdisplay == m->vdisplay &&
2128 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2129 return false; /* duplicated */
2130 if (mode->hdisplay <= m->hdisplay &&
2131 mode->vdisplay <= m->vdisplay)
2132 ok = true;
2133 }
2134 return ok;
2135}
2136
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002137static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04002138drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002139 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002140{
2141 int i, modes = 0;
2142 struct drm_display_mode *newmode;
2143 struct drm_device *dev = connector->dev;
2144
Thierry Redinga6b21832012-11-23 15:01:42 +01002145 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002146 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2147 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05002148 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2149 if (newmode) {
2150 drm_mode_probed_add(connector, newmode);
2151 modes++;
2152 }
2153 }
2154 }
2155
2156 return modes;
2157}
2158
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002159/* fix up 1366x768 mode from 1368x768;
2160 * GFT/CVT can't express 1366 width which isn't dividable by 8
2161 */
Takashi Iwai969218f2017-01-17 17:43:29 +01002162void drm_mode_fixup_1366x768(struct drm_display_mode *mode)
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002163{
2164 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2165 mode->hdisplay = 1366;
2166 mode->hsync_start--;
2167 mode->hsync_end--;
2168 drm_mode_set_name(mode);
2169 }
2170}
2171
Adam Jacksonb309bd32012-04-13 16:33:40 -04002172static int
2173drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2174 struct detailed_timing *timing)
2175{
2176 int i, modes = 0;
2177 struct drm_display_mode *newmode;
2178 struct drm_device *dev = connector->dev;
2179
Thierry Redinga6b21832012-11-23 15:01:42 +01002180 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002181 const struct minimode *m = &extra_modes[i];
2182 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002183 if (!newmode)
2184 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002185
Takashi Iwai969218f2017-01-17 17:43:29 +01002186 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002187 if (!mode_in_range(newmode, edid, timing) ||
2188 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002189 drm_mode_destroy(dev, newmode);
2190 continue;
2191 }
2192
2193 drm_mode_probed_add(connector, newmode);
2194 modes++;
2195 }
2196
2197 return modes;
2198}
2199
2200static int
2201drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2202 struct detailed_timing *timing)
2203{
2204 int i, modes = 0;
2205 struct drm_display_mode *newmode;
2206 struct drm_device *dev = connector->dev;
2207 bool rb = drm_monitor_supports_rb(edid);
2208
Thierry Redinga6b21832012-11-23 15:01:42 +01002209 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002210 const struct minimode *m = &extra_modes[i];
2211 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002212 if (!newmode)
2213 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002214
Takashi Iwai969218f2017-01-17 17:43:29 +01002215 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002216 if (!mode_in_range(newmode, edid, timing) ||
2217 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002218 drm_mode_destroy(dev, newmode);
2219 continue;
2220 }
2221
2222 drm_mode_probed_add(connector, newmode);
2223 modes++;
2224 }
2225
2226 return modes;
2227}
2228
Adam Jackson13931572010-08-03 14:38:19 -04002229static void
2230do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002231{
Adam Jackson13931572010-08-03 14:38:19 -04002232 struct detailed_mode_closure *closure = c;
2233 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002234 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002235
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002236 if (data->type != EDID_DETAIL_MONITOR_RANGE)
2237 return;
2238
2239 closure->modes += drm_dmt_modes_for_range(closure->connector,
2240 closure->edid,
2241 timing);
Adam Jacksonb309bd32012-04-13 16:33:40 -04002242
2243 if (!version_greater(closure->edid, 1, 1))
2244 return; /* GTF not defined yet */
2245
2246 switch (range->flags) {
2247 case 0x02: /* secondary gtf, XXX could do more */
2248 case 0x00: /* default gtf */
2249 closure->modes += drm_gtf_modes_for_range(closure->connector,
2250 closure->edid,
2251 timing);
2252 break;
2253 case 0x04: /* cvt, only in 1.4+ */
2254 if (!version_greater(closure->edid, 1, 3))
2255 break;
2256
2257 closure->modes += drm_cvt_modes_for_range(closure->connector,
2258 closure->edid,
2259 timing);
2260 break;
2261 case 0x01: /* just the ranges, no formula */
2262 default:
2263 break;
2264 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002265}
2266
Adam Jackson13931572010-08-03 14:38:19 -04002267static int
2268add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2269{
2270 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002271 .connector = connector,
2272 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002273 };
2274
2275 if (version_greater(edid, 1, 0))
2276 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2277 &closure);
2278
2279 return closure.modes;
2280}
2281
Adam Jackson2255be12010-03-29 21:43:22 +00002282static int
2283drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2284{
2285 int i, j, m, modes = 0;
2286 struct drm_display_mode *mode;
Paul Parsonsf3a32d72016-03-26 13:18:38 +00002287 u8 *est = ((u8 *)timing) + 6;
Adam Jackson2255be12010-03-29 21:43:22 +00002288
2289 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002290 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002291 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002292 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002293 break;
2294 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002295 mode = drm_mode_find_dmt(connector->dev,
2296 est3_modes[m].w,
2297 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002298 est3_modes[m].r,
2299 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002300 if (mode) {
2301 drm_mode_probed_add(connector, mode);
2302 modes++;
2303 }
2304 }
2305 }
2306 }
2307
2308 return modes;
2309}
2310
Adam Jackson13931572010-08-03 14:38:19 -04002311static void
2312do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002313{
Adam Jackson13931572010-08-03 14:38:19 -04002314 struct detailed_mode_closure *closure = c;
Adam Jackson9cf00972009-12-03 17:44:36 -05002315 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jackson13931572010-08-03 14:38:19 -04002316
2317 if (data->type == EDID_DETAIL_EST_TIMINGS)
2318 closure->modes += drm_est3_modes(closure->connector, timing);
2319}
2320
2321/**
2322 * add_established_modes - get est. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002323 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002324 * @edid: EDID block to scan
2325 *
2326 * Each EDID block contains a bitmap of the supported "established modes" list
2327 * (defined above). Tease them out and add them to the global modes list.
2328 */
2329static int
2330add_established_modes(struct drm_connector *connector, struct edid *edid)
2331{
Adam Jackson9cf00972009-12-03 17:44:36 -05002332 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002333 unsigned long est_bits = edid->established_timings.t1 |
2334 (edid->established_timings.t2 << 8) |
2335 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2336 int i, modes = 0;
2337 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002338 .connector = connector,
2339 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002340 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002341
Adam Jackson13931572010-08-03 14:38:19 -04002342 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2343 if (est_bits & (1<<i)) {
2344 struct drm_display_mode *newmode;
2345 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2346 if (newmode) {
2347 drm_mode_probed_add(connector, newmode);
2348 modes++;
2349 }
2350 }
Adam Jackson9cf00972009-12-03 17:44:36 -05002351 }
2352
Adam Jackson13931572010-08-03 14:38:19 -04002353 if (version_greater(edid, 1, 0))
2354 drm_for_each_detailed_block((u8 *)edid,
2355 do_established_modes, &closure);
2356
2357 return modes + closure.modes;
2358}
2359
2360static void
2361do_standard_modes(struct detailed_timing *timing, void *c)
2362{
2363 struct detailed_mode_closure *closure = c;
2364 struct detailed_non_pixel *data = &timing->data.other_data;
2365 struct drm_connector *connector = closure->connector;
2366 struct edid *edid = closure->edid;
2367
2368 if (data->type == EDID_DETAIL_STD_MODES) {
2369 int i;
Adam Jackson9cf00972009-12-03 17:44:36 -05002370 for (i = 0; i < 6; i++) {
2371 struct std_timing *std;
2372 struct drm_display_mode *newmode;
2373
2374 std = &data->data.timings[i];
Thierry Reding464fdec2014-04-29 11:44:33 +02002375 newmode = drm_mode_std(connector, edid, std);
Adam Jackson9cf00972009-12-03 17:44:36 -05002376 if (newmode) {
2377 drm_mode_probed_add(connector, newmode);
Adam Jackson13931572010-08-03 14:38:19 -04002378 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05002379 }
2380 }
Adam Jackson13931572010-08-03 14:38:19 -04002381 }
2382}
2383
2384/**
2385 * add_standard_modes - get std. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002386 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002387 * @edid: EDID block to scan
2388 *
2389 * Standard modes can be calculated using the appropriate standard (DMT,
2390 * GTF or CVT. Grab them from @edid and add them to the list.
2391 */
2392static int
2393add_standard_modes(struct drm_connector *connector, struct edid *edid)
2394{
2395 int i, modes = 0;
2396 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002397 .connector = connector,
2398 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002399 };
2400
2401 for (i = 0; i < EDID_STD_TIMINGS; i++) {
2402 struct drm_display_mode *newmode;
2403
2404 newmode = drm_mode_std(connector, edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002405 &edid->standard_timings[i]);
Adam Jackson13931572010-08-03 14:38:19 -04002406 if (newmode) {
2407 drm_mode_probed_add(connector, newmode);
2408 modes++;
2409 }
2410 }
2411
2412 if (version_greater(edid, 1, 0))
2413 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2414 &closure);
2415
2416 /* XXX should also look for standard codes in VTB blocks */
2417
2418 return modes + closure.modes;
2419}
2420
Dave Airlief453ba02008-11-07 14:05:41 -08002421static int drm_cvt_modes(struct drm_connector *connector,
2422 struct detailed_timing *timing)
2423{
2424 int i, j, modes = 0;
2425 struct drm_display_mode *newmode;
2426 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08002427 struct cvt_timing *cvt;
2428 const int rates[] = { 60, 85, 75, 60, 50 };
2429 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08002430
2431 for (i = 0; i < 4; i++) {
2432 int uninitialized_var(width), height;
2433 cvt = &(timing->data.other_data.data.cvt[i]);
2434
2435 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02002436 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08002437
2438 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08002439 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04002440 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08002441 width = height * 4 / 3;
2442 break;
2443 case 0x04:
2444 width = height * 16 / 9;
2445 break;
2446 case 0x08:
2447 width = height * 16 / 10;
2448 break;
2449 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08002450 width = height * 15 / 9;
2451 break;
2452 }
2453
2454 for (j = 1; j < 5; j++) {
2455 if (cvt->code[2] & (1 << j)) {
2456 newmode = drm_cvt_mode(dev, width, height,
2457 rates[j], j == 0,
2458 false, false);
2459 if (newmode) {
2460 drm_mode_probed_add(connector, newmode);
2461 modes++;
2462 }
2463 }
2464 }
2465 }
2466
2467 return modes;
2468}
2469
Adam Jackson13931572010-08-03 14:38:19 -04002470static void
2471do_cvt_mode(struct detailed_timing *timing, void *c)
2472{
2473 struct detailed_mode_closure *closure = c;
2474 struct detailed_non_pixel *data = &timing->data.other_data;
2475
2476 if (data->type == EDID_DETAIL_CVT_3BYTE)
2477 closure->modes += drm_cvt_modes(closure->connector, timing);
2478}
Adam Jackson9cf00972009-12-03 17:44:36 -05002479
2480static int
Adam Jackson13931572010-08-03 14:38:19 -04002481add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2482{
2483 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002484 .connector = connector,
2485 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002486 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002487
Adam Jackson13931572010-08-03 14:38:19 -04002488 if (version_greater(edid, 1, 2))
2489 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002490
Adam Jackson13931572010-08-03 14:38:19 -04002491 /* XXX should also look for CVT codes in VTB blocks */
2492
2493 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08002494}
2495
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002496static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
2497
Adam Jackson13931572010-08-03 14:38:19 -04002498static void
2499do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08002500{
Adam Jackson13931572010-08-03 14:38:19 -04002501 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08002502 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05002503
2504 if (timing->pixel_clock) {
Adam Jackson13931572010-08-03 14:38:19 -04002505 newmode = drm_mode_detailed(closure->connector->dev,
2506 closure->edid, timing,
2507 closure->quirks);
Dave Airlief453ba02008-11-07 14:05:41 -08002508 if (!newmode)
Adam Jackson13931572010-08-03 14:38:19 -04002509 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05002510
Adam Jackson13931572010-08-03 14:38:19 -04002511 if (closure->preferred)
Dave Airlief453ba02008-11-07 14:05:41 -08002512 newmode->type |= DRM_MODE_TYPE_PREFERRED;
2513
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002514 /*
2515 * Detailed modes are limited to 10kHz pixel clock resolution,
2516 * so fix up anything that looks like CEA/HDMI mode, but the clock
2517 * is just slightly off.
2518 */
2519 fixup_detailed_cea_mode_clock(newmode);
2520
Adam Jackson13931572010-08-03 14:38:19 -04002521 drm_mode_probed_add(closure->connector, newmode);
2522 closure->modes++;
2523 closure->preferred = 0;
Zhao Yakui882f0212009-08-26 18:20:49 +08002524 }
Ma Ling167f3a02009-03-20 14:09:48 +08002525}
2526
Adam Jackson13931572010-08-03 14:38:19 -04002527/*
2528 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08002529 * @connector: attached connector
2530 * @edid: EDID block to scan
2531 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08002532 */
Adam Jackson13931572010-08-03 14:38:19 -04002533static int
2534add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2535 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08002536{
Adam Jackson13931572010-08-03 14:38:19 -04002537 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002538 .connector = connector,
2539 .edid = edid,
2540 .preferred = 1,
2541 .quirks = quirks,
Adam Jackson13931572010-08-03 14:38:19 -04002542 };
Dave Airlief453ba02008-11-07 14:05:41 -08002543
Adam Jackson13931572010-08-03 14:38:19 -04002544 if (closure.preferred && !version_greater(edid, 1, 3))
2545 closure.preferred =
2546 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00002547
Adam Jackson13931572010-08-03 14:38:19 -04002548 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002549
Adam Jackson13931572010-08-03 14:38:19 -04002550 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08002551}
Dave Airlief453ba02008-11-07 14:05:41 -08002552
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002553#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002554#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08002555#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08002556#define SPEAKER_BLOCK 0x04
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002557#define VIDEO_CAPABILITY_BLOCK 0x07
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002558#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02002559#define EDID_CEA_YCRCB444 (1 << 5)
2560#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002561#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002562
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01002563/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002564 * Search EDID for CEA extension block.
2565 */
Dave Airlie40d9b042014-10-20 16:29:33 +10002566static u8 *drm_find_edid_extension(struct edid *edid, int ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002567{
2568 u8 *edid_ext = NULL;
2569 int i;
2570
2571 /* No EDID or EDID extensions */
2572 if (edid == NULL || edid->extensions == 0)
2573 return NULL;
2574
2575 /* Find CEA extension */
2576 for (i = 0; i < edid->extensions; i++) {
2577 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
Dave Airlie40d9b042014-10-20 16:29:33 +10002578 if (edid_ext[0] == ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002579 break;
2580 }
2581
2582 if (i == edid->extensions)
2583 return NULL;
2584
2585 return edid_ext;
2586}
2587
Dave Airlie40d9b042014-10-20 16:29:33 +10002588static u8 *drm_find_cea_extension(struct edid *edid)
2589{
2590 return drm_find_edid_extension(edid, CEA_EXT);
2591}
2592
2593static u8 *drm_find_displayid_extension(struct edid *edid)
2594{
2595 return drm_find_edid_extension(edid, DISPLAYID_EXT);
2596}
2597
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002598/*
2599 * Calculate the alternate clock for the CEA mode
2600 * (60Hz vs. 59.94Hz etc.)
2601 */
2602static unsigned int
2603cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2604{
2605 unsigned int clock = cea_mode->clock;
2606
2607 if (cea_mode->vrefresh % 6 != 0)
2608 return clock;
2609
2610 /*
2611 * edid_cea_modes contains the 59.94Hz
2612 * variant for 240 and 480 line modes,
2613 * and the 60Hz variant otherwise.
2614 */
2615 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002616 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002617 else
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002618 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002619
2620 return clock;
2621}
2622
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002623static bool
2624cea_mode_alternate_timings(u8 vic, struct drm_display_mode *mode)
2625{
2626 /*
2627 * For certain VICs the spec allows the vertical
2628 * front porch to vary by one or two lines.
2629 *
2630 * cea_modes[] stores the variant with the shortest
2631 * vertical front porch. We can adjust the mode to
2632 * get the other variants by simply increasing the
2633 * vertical front porch length.
2634 */
2635 BUILD_BUG_ON(edid_cea_modes[8].vtotal != 262 ||
2636 edid_cea_modes[9].vtotal != 262 ||
2637 edid_cea_modes[12].vtotal != 262 ||
2638 edid_cea_modes[13].vtotal != 262 ||
2639 edid_cea_modes[23].vtotal != 312 ||
2640 edid_cea_modes[24].vtotal != 312 ||
2641 edid_cea_modes[27].vtotal != 312 ||
2642 edid_cea_modes[28].vtotal != 312);
2643
2644 if (((vic == 8 || vic == 9 ||
2645 vic == 12 || vic == 13) && mode->vtotal < 263) ||
2646 ((vic == 23 || vic == 24 ||
2647 vic == 27 || vic == 28) && mode->vtotal < 314)) {
2648 mode->vsync_start++;
2649 mode->vsync_end++;
2650 mode->vtotal++;
2651
2652 return true;
2653 }
2654
2655 return false;
2656}
2657
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002658static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
2659 unsigned int clock_tolerance)
2660{
Jani Nikulad9278b42016-01-08 13:21:51 +02002661 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002662
2663 if (!to_match->clock)
2664 return 0;
2665
Jani Nikulad9278b42016-01-08 13:21:51 +02002666 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002667 struct drm_display_mode cea_mode = edid_cea_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002668 unsigned int clock1, clock2;
2669
2670 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002671 clock1 = cea_mode.clock;
2672 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002673
2674 if (abs(to_match->clock - clock1) > clock_tolerance &&
2675 abs(to_match->clock - clock2) > clock_tolerance)
2676 continue;
2677
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002678 do {
2679 if (drm_mode_equal_no_clocks_no_stereo(to_match, &cea_mode))
2680 return vic;
2681 } while (cea_mode_alternate_timings(vic, &cea_mode));
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002682 }
2683
2684 return 0;
2685}
2686
Thierry Reding18316c82012-12-20 15:41:44 +01002687/**
2688 * drm_match_cea_mode - look for a CEA mode matching given mode
2689 * @to_match: display mode
2690 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002691 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
Thierry Reding18316c82012-12-20 15:41:44 +01002692 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00002693 */
Thierry Reding18316c82012-12-20 15:41:44 +01002694u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00002695{
Jani Nikulad9278b42016-01-08 13:21:51 +02002696 u8 vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00002697
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002698 if (!to_match->clock)
2699 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00002700
Jani Nikulad9278b42016-01-08 13:21:51 +02002701 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002702 struct drm_display_mode cea_mode = edid_cea_modes[vic];
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002703 unsigned int clock1, clock2;
2704
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002705 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002706 clock1 = cea_mode.clock;
2707 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002708
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002709 if (KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock1) &&
2710 KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock2))
2711 continue;
2712
2713 do {
2714 if (drm_mode_equal_no_clocks_no_stereo(to_match, &cea_mode))
2715 return vic;
2716 } while (cea_mode_alternate_timings(vic, &cea_mode));
Stephane Marchesina4799032012-11-09 16:21:05 +00002717 }
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002718
Stephane Marchesina4799032012-11-09 16:21:05 +00002719 return 0;
2720}
2721EXPORT_SYMBOL(drm_match_cea_mode);
2722
Jani Nikulad9278b42016-01-08 13:21:51 +02002723static bool drm_valid_cea_vic(u8 vic)
2724{
2725 return vic > 0 && vic < ARRAY_SIZE(edid_cea_modes);
2726}
2727
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302728/**
2729 * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to
2730 * the input VIC from the CEA mode list
2731 * @video_code: ID given to each of the CEA modes
2732 *
2733 * Returns picture aspect ratio
2734 */
2735enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
2736{
Jani Nikulad9278b42016-01-08 13:21:51 +02002737 return edid_cea_modes[video_code].picture_aspect_ratio;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302738}
2739EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
2740
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002741/*
2742 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
2743 * specific block).
2744 *
2745 * It's almost like cea_mode_alternate_clock(), we just need to add an
2746 * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
2747 * one.
2748 */
2749static unsigned int
2750hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
2751{
2752 if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
2753 return hdmi_mode->clock;
2754
2755 return cea_mode_alternate_clock(hdmi_mode);
2756}
2757
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002758static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
2759 unsigned int clock_tolerance)
2760{
Jani Nikulad9278b42016-01-08 13:21:51 +02002761 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002762
2763 if (!to_match->clock)
2764 return 0;
2765
Jani Nikulad9278b42016-01-08 13:21:51 +02002766 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2767 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002768 unsigned int clock1, clock2;
2769
2770 /* Make sure to also match alternate clocks */
2771 clock1 = hdmi_mode->clock;
2772 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2773
2774 if (abs(to_match->clock - clock1) > clock_tolerance &&
2775 abs(to_match->clock - clock2) > clock_tolerance)
2776 continue;
2777
2778 if (drm_mode_equal_no_clocks(to_match, hdmi_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002779 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002780 }
2781
2782 return 0;
2783}
2784
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002785/*
2786 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
2787 * @to_match: display mode
2788 *
2789 * An HDMI mode is one defined in the HDMI vendor specific block.
2790 *
2791 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
2792 */
2793static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
2794{
Jani Nikulad9278b42016-01-08 13:21:51 +02002795 u8 vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002796
2797 if (!to_match->clock)
2798 return 0;
2799
Jani Nikulad9278b42016-01-08 13:21:51 +02002800 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
2801 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002802 unsigned int clock1, clock2;
2803
2804 /* Make sure to also match alternate clocks */
2805 clock1 = hdmi_mode->clock;
2806 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
2807
2808 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
2809 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01002810 drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02002811 return vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002812 }
2813 return 0;
2814}
2815
Jani Nikulad9278b42016-01-08 13:21:51 +02002816static bool drm_valid_hdmi_vic(u8 vic)
2817{
2818 return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
2819}
2820
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002821static int
2822add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
2823{
2824 struct drm_device *dev = connector->dev;
2825 struct drm_display_mode *mode, *tmp;
2826 LIST_HEAD(list);
2827 int modes = 0;
2828
2829 /* Don't add CEA modes if the CEA extension block is missing */
2830 if (!drm_find_cea_extension(edid))
2831 return 0;
2832
2833 /*
2834 * Go through all probed modes and create a new mode
2835 * with the alternate clock for certain CEA modes.
2836 */
2837 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002838 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002839 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02002840 u8 vic = drm_match_cea_mode(mode);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002841 unsigned int clock1, clock2;
2842
Jani Nikulad9278b42016-01-08 13:21:51 +02002843 if (drm_valid_cea_vic(vic)) {
2844 cea_mode = &edid_cea_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002845 clock2 = cea_mode_alternate_clock(cea_mode);
2846 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02002847 vic = drm_match_hdmi_mode(mode);
2848 if (drm_valid_hdmi_vic(vic)) {
2849 cea_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002850 clock2 = hdmi_mode_alternate_clock(cea_mode);
2851 }
2852 }
2853
2854 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002855 continue;
2856
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002857 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002858
2859 if (clock1 == clock2)
2860 continue;
2861
2862 if (mode->clock != clock1 && mode->clock != clock2)
2863 continue;
2864
2865 newmode = drm_mode_duplicate(dev, cea_mode);
2866 if (!newmode)
2867 continue;
2868
Damien Lespiau27130212013-09-25 16:45:28 +01002869 /* Carry over the stereo flags */
2870 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
2871
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002872 /*
2873 * The current mode could be either variant. Make
2874 * sure to pick the "other" clock for the new mode.
2875 */
2876 if (mode->clock != clock1)
2877 newmode->clock = clock1;
2878 else
2879 newmode->clock = clock2;
2880
2881 list_add_tail(&newmode->head, &list);
2882 }
2883
2884 list_for_each_entry_safe(mode, tmp, &list, head) {
2885 list_del(&mode->head);
2886 drm_mode_probed_add(connector, mode);
2887 modes++;
2888 }
2889
2890 return modes;
2891}
Stephane Marchesina4799032012-11-09 16:21:05 +00002892
Thomas Woodaff04ac2013-11-29 15:33:27 +00002893static struct drm_display_mode *
2894drm_display_mode_from_vic_index(struct drm_connector *connector,
2895 const u8 *video_db, u8 video_len,
2896 u8 video_index)
2897{
2898 struct drm_device *dev = connector->dev;
2899 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02002900 u8 vic;
Thomas Woodaff04ac2013-11-29 15:33:27 +00002901
2902 if (video_db == NULL || video_index >= video_len)
2903 return NULL;
2904
2905 /* CEA modes are numbered 1..127 */
Jani Nikulad9278b42016-01-08 13:21:51 +02002906 vic = (video_db[video_index] & 127);
2907 if (!drm_valid_cea_vic(vic))
Thomas Woodaff04ac2013-11-29 15:33:27 +00002908 return NULL;
2909
Jani Nikulad9278b42016-01-08 13:21:51 +02002910 newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
Damien Lespiau409bbf12014-03-03 23:59:07 +00002911 if (!newmode)
2912 return NULL;
2913
Thomas Woodaff04ac2013-11-29 15:33:27 +00002914 newmode->vrefresh = 0;
2915
2916 return newmode;
2917}
2918
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002919static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01002920do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002921{
Thomas Woodaff04ac2013-11-29 15:33:27 +00002922 int i, modes = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002923
Thomas Woodaff04ac2013-11-29 15:33:27 +00002924 for (i = 0; i < len; i++) {
2925 struct drm_display_mode *mode;
2926 mode = drm_display_mode_from_vic_index(connector, db, len, i);
2927 if (mode) {
2928 drm_mode_probed_add(connector, mode);
2929 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002930 }
2931 }
2932
2933 return modes;
2934}
2935
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002936struct stereo_mandatory_mode {
2937 int width, height, vrefresh;
2938 unsigned int flags;
2939};
2940
2941static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002942 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2943 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002944 { 1920, 1080, 50,
2945 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
2946 { 1920, 1080, 60,
2947 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002948 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2949 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
2950 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
2951 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002952};
2953
2954static bool
2955stereo_match_mandatory(const struct drm_display_mode *mode,
2956 const struct stereo_mandatory_mode *stereo_mode)
2957{
2958 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
2959
2960 return mode->hdisplay == stereo_mode->width &&
2961 mode->vdisplay == stereo_mode->height &&
2962 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
2963 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
2964}
2965
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002966static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
2967{
2968 struct drm_device *dev = connector->dev;
2969 const struct drm_display_mode *mode;
2970 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002971 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002972
2973 INIT_LIST_HEAD(&stereo_modes);
2974
2975 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002976 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
2977 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002978 struct drm_display_mode *new_mode;
2979
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002980 if (!stereo_match_mandatory(mode,
2981 &stereo_mandatory_modes[i]))
2982 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002983
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002984 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002985 new_mode = drm_mode_duplicate(dev, mode);
2986 if (!new_mode)
2987 continue;
2988
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002989 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002990 list_add_tail(&new_mode->head, &stereo_modes);
2991 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01002992 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01002993 }
2994
2995 list_splice_tail(&stereo_modes, &connector->probed_modes);
2996
2997 return modes;
2998}
2999
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003000static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
3001{
3002 struct drm_device *dev = connector->dev;
3003 struct drm_display_mode *newmode;
3004
Jani Nikulad9278b42016-01-08 13:21:51 +02003005 if (!drm_valid_hdmi_vic(vic)) {
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003006 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
3007 return 0;
3008 }
3009
3010 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
3011 if (!newmode)
3012 return 0;
3013
3014 drm_mode_probed_add(connector, newmode);
3015
3016 return 1;
3017}
3018
Thomas Woodfbf46022013-10-16 15:58:50 +01003019static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
3020 const u8 *video_db, u8 video_len, u8 video_index)
3021{
Thomas Woodfbf46022013-10-16 15:58:50 +01003022 struct drm_display_mode *newmode;
3023 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003024
3025 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003026 newmode = drm_display_mode_from_vic_index(connector, video_db,
3027 video_len,
3028 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003029 if (newmode) {
3030 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
3031 drm_mode_probed_add(connector, newmode);
3032 modes++;
3033 }
3034 }
3035 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003036 newmode = drm_display_mode_from_vic_index(connector, video_db,
3037 video_len,
3038 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003039 if (newmode) {
3040 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3041 drm_mode_probed_add(connector, newmode);
3042 modes++;
3043 }
3044 }
3045 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003046 newmode = drm_display_mode_from_vic_index(connector, video_db,
3047 video_len,
3048 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003049 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00003050 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01003051 drm_mode_probed_add(connector, newmode);
3052 modes++;
3053 }
3054 }
3055
3056 return modes;
3057}
3058
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003059/*
3060 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
3061 * @connector: connector corresponding to the HDMI sink
3062 * @db: start of the CEA vendor specific block
3063 * @len: length of the CEA block payload, ie. one can access up to db[len]
3064 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003065 * Parses the HDMI VSDB looking for modes to add to @connector. This function
3066 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003067 */
3068static int
Thomas Woodfbf46022013-10-16 15:58:50 +01003069do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
3070 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003071{
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003072 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01003073 u8 vic_len, hdmi_3d_len = 0;
3074 u16 mask;
3075 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003076
3077 if (len < 8)
3078 goto out;
3079
3080 /* no HDMI_Video_Present */
3081 if (!(db[8] & (1 << 5)))
3082 goto out;
3083
3084 /* Latency_Fields_Present */
3085 if (db[8] & (1 << 7))
3086 offset += 2;
3087
3088 /* I_Latency_Fields_Present */
3089 if (db[8] & (1 << 6))
3090 offset += 2;
3091
3092 /* the declared length is not long enough for the 2 first bytes
3093 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003094 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003095 goto out;
3096
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003097 /* 3D_Present */
3098 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003099 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003100 modes += add_hdmi_mandatory_stereo_modes(connector);
3101
Thomas Woodfbf46022013-10-16 15:58:50 +01003102 /* 3D_Multi_present */
3103 multi_present = (db[8 + offset] & 0x60) >> 5;
3104 }
3105
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003106 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003107 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01003108 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003109
3110 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003111 u8 vic;
3112
3113 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003114 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003115 }
Thomas Woodfbf46022013-10-16 15:58:50 +01003116 offset += 1 + vic_len;
3117
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003118 if (multi_present == 1)
3119 multi_len = 2;
3120 else if (multi_present == 2)
3121 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01003122 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003123 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003124
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003125 if (len < (8 + offset + hdmi_3d_len - 1))
3126 goto out;
3127
3128 if (hdmi_3d_len < multi_len)
3129 goto out;
3130
3131 if (multi_present == 1 || multi_present == 2) {
3132 /* 3D_Structure_ALL */
3133 structure_all = (db[8 + offset] << 8) | db[9 + offset];
3134
3135 /* check if 3D_MASK is present */
3136 if (multi_present == 2)
3137 mask = (db[10 + offset] << 8) | db[11 + offset];
3138 else
3139 mask = 0xffff;
3140
3141 for (i = 0; i < 16; i++) {
3142 if (mask & (1 << i))
3143 modes += add_3d_struct_modes(connector,
3144 structure_all,
3145 video_db,
3146 video_len, i);
3147 }
3148 }
3149
3150 offset += multi_len;
3151
3152 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3153 int vic_index;
3154 struct drm_display_mode *newmode = NULL;
3155 unsigned int newflag = 0;
3156 bool detail_present;
3157
3158 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
3159
3160 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
3161 break;
3162
3163 /* 2D_VIC_order_X */
3164 vic_index = db[8 + offset + i] >> 4;
3165
3166 /* 3D_Structure_X */
3167 switch (db[8 + offset + i] & 0x0f) {
3168 case 0:
3169 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
3170 break;
3171 case 6:
3172 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3173 break;
3174 case 8:
3175 /* 3D_Detail_X */
3176 if ((db[9 + offset + i] >> 4) == 1)
3177 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
3178 break;
3179 }
3180
3181 if (newflag != 0) {
3182 newmode = drm_display_mode_from_vic_index(connector,
3183 video_db,
3184 video_len,
3185 vic_index);
3186
3187 if (newmode) {
3188 newmode->flags |= newflag;
3189 drm_mode_probed_add(connector, newmode);
3190 modes++;
3191 }
3192 }
3193
3194 if (detail_present)
3195 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003196 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003197
3198out:
3199 return modes;
3200}
3201
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003202static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003203cea_db_payload_len(const u8 *db)
3204{
3205 return db[0] & 0x1f;
3206}
3207
3208static int
3209cea_db_tag(const u8 *db)
3210{
3211 return db[0] >> 5;
3212}
3213
3214static int
3215cea_revision(const u8 *cea)
3216{
3217 return cea[1];
3218}
3219
3220static int
3221cea_db_offsets(const u8 *cea, int *start, int *end)
3222{
3223 /* Data block offset in CEA extension block */
3224 *start = 4;
3225 *end = cea[2];
3226 if (*end == 0)
3227 *end = 127;
3228 if (*end < 4 || *end > 127)
3229 return -ERANGE;
3230 return 0;
3231}
3232
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003233static bool cea_db_is_hdmi_vsdb(const u8 *db)
3234{
3235 int hdmi_id;
3236
3237 if (cea_db_tag(db) != VENDOR_BLOCK)
3238 return false;
3239
3240 if (cea_db_payload_len(db) < 5)
3241 return false;
3242
3243 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3244
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01003245 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003246}
3247
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003248#define for_each_cea_db(cea, i, start, end) \
3249 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
3250
3251static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003252add_cea_modes(struct drm_connector *connector, struct edid *edid)
3253{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003254 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01003255 const u8 *db, *hdmi = NULL, *video = NULL;
3256 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003257 int modes = 0;
3258
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003259 if (cea && cea_revision(cea) >= 3) {
3260 int i, start, end;
3261
3262 if (cea_db_offsets(cea, &start, &end))
3263 return 0;
3264
3265 for_each_cea_db(cea, i, start, end) {
3266 db = &cea[i];
3267 dbl = cea_db_payload_len(db);
3268
Thomas Woodfbf46022013-10-16 15:58:50 +01003269 if (cea_db_tag(db) == VIDEO_BLOCK) {
3270 video = db + 1;
3271 video_len = dbl;
3272 modes += do_cea_modes(connector, video, dbl);
3273 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003274 else if (cea_db_is_hdmi_vsdb(db)) {
3275 hdmi = db;
3276 hdmi_len = dbl;
3277 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003278 }
3279 }
3280
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003281 /*
3282 * We parse the HDMI VSDB after having added the cea modes as we will
3283 * be patching their flags when the sink supports stereo 3D.
3284 */
3285 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01003286 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
3287 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003288
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003289 return modes;
3290}
3291
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003292static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
3293{
3294 const struct drm_display_mode *cea_mode;
3295 int clock1, clock2, clock;
Jani Nikulad9278b42016-01-08 13:21:51 +02003296 u8 vic;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003297 const char *type;
3298
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003299 /*
3300 * allow 5kHz clock difference either way to account for
3301 * the 10kHz clock resolution limit of detailed timings.
3302 */
Jani Nikulad9278b42016-01-08 13:21:51 +02003303 vic = drm_match_cea_mode_clock_tolerance(mode, 5);
3304 if (drm_valid_cea_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003305 type = "CEA";
Jani Nikulad9278b42016-01-08 13:21:51 +02003306 cea_mode = &edid_cea_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003307 clock1 = cea_mode->clock;
3308 clock2 = cea_mode_alternate_clock(cea_mode);
3309 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003310 vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
3311 if (drm_valid_hdmi_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003312 type = "HDMI";
Jani Nikulad9278b42016-01-08 13:21:51 +02003313 cea_mode = &edid_4k_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003314 clock1 = cea_mode->clock;
3315 clock2 = hdmi_mode_alternate_clock(cea_mode);
3316 } else {
3317 return;
3318 }
3319 }
3320
3321 /* pick whichever is closest */
3322 if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
3323 clock = clock1;
3324 else
3325 clock = clock2;
3326
3327 if (mode->clock == clock)
3328 return;
3329
3330 DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
Jani Nikulad9278b42016-01-08 13:21:51 +02003331 type, vic, mode->clock, clock);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003332 mode->clock = clock;
3333}
3334
Wu Fengguang76adaa342011-09-05 14:23:20 +08003335static void
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003336drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003337{
Ville Syrjälä85040722012-08-16 14:55:05 +00003338 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003339
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003340 if (len >= 6)
Ville Syrjälä85040722012-08-16 14:55:05 +00003341 connector->eld[5] |= (db[6] >> 7) << 1; /* Supports_AI */
Ville Syrjälä85040722012-08-16 14:55:05 +00003342 if (len >= 8) {
3343 connector->latency_present[0] = db[8] >> 7;
3344 connector->latency_present[1] = (db[8] >> 6) & 1;
3345 }
3346 if (len >= 9)
3347 connector->video_latency[0] = db[9];
3348 if (len >= 10)
3349 connector->audio_latency[0] = db[10];
3350 if (len >= 11)
3351 connector->video_latency[1] = db[11];
3352 if (len >= 12)
3353 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08003354
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003355 DRM_DEBUG_KMS("HDMI: latency present %d %d, "
3356 "video latency %d %d, "
3357 "audio latency %d %d\n",
3358 connector->latency_present[0],
3359 connector->latency_present[1],
3360 connector->video_latency[0],
3361 connector->video_latency[1],
3362 connector->audio_latency[0],
3363 connector->audio_latency[1]);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003364}
3365
3366static void
3367monitor_name(struct detailed_timing *t, void *data)
3368{
3369 if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
3370 *(u8 **)data = t->data.other_data.data.str.str;
3371}
3372
Jim Bride59f7c0f2016-04-14 10:18:35 -07003373static int get_monitor_name(struct edid *edid, char name[13])
3374{
3375 char *edid_name = NULL;
3376 int mnl;
3377
3378 if (!edid || !name)
3379 return 0;
3380
3381 drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
3382 for (mnl = 0; edid_name && mnl < 13; mnl++) {
3383 if (edid_name[mnl] == 0x0a)
3384 break;
3385
3386 name[mnl] = edid_name[mnl];
3387 }
3388
3389 return mnl;
3390}
3391
3392/**
3393 * drm_edid_get_monitor_name - fetch the monitor name from the edid
3394 * @edid: monitor EDID information
3395 * @name: pointer to a character array to hold the name of the monitor
3396 * @bufsize: The size of the name buffer (should be at least 14 chars.)
3397 *
3398 */
3399void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
3400{
3401 int name_length;
3402 char buf[13];
3403
3404 if (bufsize <= 0)
3405 return;
3406
3407 name_length = min(get_monitor_name(edid, buf), bufsize - 1);
3408 memcpy(name, buf, name_length);
3409 name[name_length] = '\0';
3410}
3411EXPORT_SYMBOL(drm_edid_get_monitor_name);
3412
Wu Fengguang76adaa342011-09-05 14:23:20 +08003413/**
3414 * drm_edid_to_eld - build ELD from EDID
3415 * @connector: connector corresponding to the HDMI/DP sink
3416 * @edid: EDID to parse
3417 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003418 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
3419 * Conn_Type, HDCP and Port_ID ELD fields are left for the graphics driver to
3420 * fill in.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003421 */
3422void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
3423{
3424 uint8_t *eld = connector->eld;
3425 u8 *cea;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003426 u8 *db;
Ville Syrjälä7c018782016-03-09 22:07:46 +02003427 int total_sad_count = 0;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003428 int mnl;
3429 int dbl;
3430
3431 memset(eld, 0, sizeof(connector->eld));
3432
Ville Syrjälä85c91582016-09-28 16:51:34 +03003433 connector->latency_present[0] = false;
3434 connector->latency_present[1] = false;
3435 connector->video_latency[0] = 0;
3436 connector->audio_latency[0] = 0;
3437 connector->video_latency[1] = 0;
3438 connector->audio_latency[1] = 0;
3439
Wu Fengguang76adaa342011-09-05 14:23:20 +08003440 cea = drm_find_cea_extension(edid);
3441 if (!cea) {
3442 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
3443 return;
3444 }
3445
Jim Bride59f7c0f2016-04-14 10:18:35 -07003446 mnl = get_monitor_name(edid, eld + 20);
3447
Wu Fengguang76adaa342011-09-05 14:23:20 +08003448 eld[4] = (cea[1] << 5) | mnl;
3449 DRM_DEBUG_KMS("ELD monitor %s\n", eld + 20);
3450
3451 eld[0] = 2 << 3; /* ELD version: 2 */
3452
3453 eld[16] = edid->mfg_id[0];
3454 eld[17] = edid->mfg_id[1];
3455 eld[18] = edid->prod_code[0];
3456 eld[19] = edid->prod_code[1];
3457
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003458 if (cea_revision(cea) >= 3) {
3459 int i, start, end;
3460
3461 if (cea_db_offsets(cea, &start, &end)) {
3462 start = 0;
3463 end = 0;
3464 }
3465
3466 for_each_cea_db(cea, i, start, end) {
3467 db = &cea[i];
3468 dbl = cea_db_payload_len(db);
3469
3470 switch (cea_db_tag(db)) {
Ville Syrjälä7c018782016-03-09 22:07:46 +02003471 int sad_count;
3472
Christian Schmidta0ab7342011-12-19 20:03:38 +01003473 case AUDIO_BLOCK:
3474 /* Audio Data Block, contains SADs */
Ville Syrjälä7c018782016-03-09 22:07:46 +02003475 sad_count = min(dbl / 3, 15 - total_sad_count);
3476 if (sad_count >= 1)
3477 memcpy(eld + 20 + mnl + total_sad_count * 3,
3478 &db[1], sad_count * 3);
3479 total_sad_count += sad_count;
Christian Schmidta0ab7342011-12-19 20:03:38 +01003480 break;
3481 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003482 /* Speaker Allocation Data Block */
3483 if (dbl >= 1)
3484 eld[7] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01003485 break;
3486 case VENDOR_BLOCK:
3487 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003488 if (cea_db_is_hdmi_vsdb(db))
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003489 drm_parse_hdmi_vsdb_audio(connector, db);
Christian Schmidta0ab7342011-12-19 20:03:38 +01003490 break;
3491 default:
3492 break;
3493 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08003494 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003495 }
Ville Syrjälä7c018782016-03-09 22:07:46 +02003496 eld[5] |= total_sad_count << 4;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003497
Jani Nikula938fd8a2014-10-28 16:20:48 +02003498 eld[DRM_ELD_BASELINE_ELD_LEN] =
3499 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
3500
3501 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
Ville Syrjälä7c018782016-03-09 22:07:46 +02003502 drm_eld_size(eld), total_sad_count);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003503}
3504EXPORT_SYMBOL(drm_edid_to_eld);
3505
3506/**
Rafał Miłeckife214162013-04-19 19:01:25 +02003507 * drm_edid_to_sad - extracts SADs from EDID
3508 * @edid: EDID to parse
3509 * @sads: pointer that will be set to the extracted SADs
3510 *
3511 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
Rafał Miłeckife214162013-04-19 19:01:25 +02003512 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003513 * Note: The returned pointer needs to be freed using kfree().
3514 *
3515 * Return: The number of found SADs or negative number on error.
Rafał Miłeckife214162013-04-19 19:01:25 +02003516 */
3517int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
3518{
3519 int count = 0;
3520 int i, start, end, dbl;
3521 u8 *cea;
3522
3523 cea = drm_find_cea_extension(edid);
3524 if (!cea) {
3525 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3526 return -ENOENT;
3527 }
3528
3529 if (cea_revision(cea) < 3) {
3530 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3531 return -ENOTSUPP;
3532 }
3533
3534 if (cea_db_offsets(cea, &start, &end)) {
3535 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3536 return -EPROTO;
3537 }
3538
3539 for_each_cea_db(cea, i, start, end) {
3540 u8 *db = &cea[i];
3541
3542 if (cea_db_tag(db) == AUDIO_BLOCK) {
3543 int j;
3544 dbl = cea_db_payload_len(db);
3545
3546 count = dbl / 3; /* SAD is 3B */
3547 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
3548 if (!*sads)
3549 return -ENOMEM;
3550 for (j = 0; j < count; j++) {
3551 u8 *sad = &db[1 + j * 3];
3552
3553 (*sads)[j].format = (sad[0] & 0x78) >> 3;
3554 (*sads)[j].channels = sad[0] & 0x7;
3555 (*sads)[j].freq = sad[1] & 0x7F;
3556 (*sads)[j].byte2 = sad[2];
3557 }
3558 break;
3559 }
3560 }
3561
3562 return count;
3563}
3564EXPORT_SYMBOL(drm_edid_to_sad);
3565
3566/**
Alex Deucherd105f472013-07-25 15:55:32 -04003567 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
3568 * @edid: EDID to parse
3569 * @sadb: pointer to the speaker block
3570 *
3571 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
Alex Deucherd105f472013-07-25 15:55:32 -04003572 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003573 * Note: The returned pointer needs to be freed using kfree().
3574 *
3575 * Return: The number of found Speaker Allocation Blocks or negative number on
3576 * error.
Alex Deucherd105f472013-07-25 15:55:32 -04003577 */
3578int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
3579{
3580 int count = 0;
3581 int i, start, end, dbl;
3582 const u8 *cea;
3583
3584 cea = drm_find_cea_extension(edid);
3585 if (!cea) {
3586 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3587 return -ENOENT;
3588 }
3589
3590 if (cea_revision(cea) < 3) {
3591 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3592 return -ENOTSUPP;
3593 }
3594
3595 if (cea_db_offsets(cea, &start, &end)) {
3596 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3597 return -EPROTO;
3598 }
3599
3600 for_each_cea_db(cea, i, start, end) {
3601 const u8 *db = &cea[i];
3602
3603 if (cea_db_tag(db) == SPEAKER_BLOCK) {
3604 dbl = cea_db_payload_len(db);
3605
3606 /* Speaker Allocation Data Block */
3607 if (dbl == 3) {
Benoit Taine89086bc2014-05-26 17:21:22 +02003608 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04003609 if (!*sadb)
3610 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04003611 count = dbl;
3612 break;
3613 }
3614 }
3615 }
3616
3617 return count;
3618}
3619EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
3620
3621/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003622 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
Wu Fengguang76adaa342011-09-05 14:23:20 +08003623 * @connector: connector associated with the HDMI/DP sink
3624 * @mode: the display mode
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003625 *
3626 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
3627 * the sink doesn't support audio or video.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003628 */
3629int drm_av_sync_delay(struct drm_connector *connector,
Ville Syrjälä3a818d32015-09-07 18:22:58 +03003630 const struct drm_display_mode *mode)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003631{
3632 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
3633 int a, v;
3634
3635 if (!connector->latency_present[0])
3636 return 0;
3637 if (!connector->latency_present[1])
3638 i = 0;
3639
3640 a = connector->audio_latency[i];
3641 v = connector->video_latency[i];
3642
3643 /*
3644 * HDMI/DP sink doesn't support audio or video?
3645 */
3646 if (a == 255 || v == 255)
3647 return 0;
3648
3649 /*
3650 * Convert raw EDID values to millisecond.
3651 * Treat unknown latency as 0ms.
3652 */
3653 if (a)
3654 a = min(2 * (a - 1), 500);
3655 if (v)
3656 v = min(2 * (v - 1), 500);
3657
3658 return max(v - a, 0);
3659}
3660EXPORT_SYMBOL(drm_av_sync_delay);
3661
3662/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003663 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
Ma Lingf23c20c2009-03-26 19:26:23 +08003664 * @edid: monitor EDID information
3665 *
3666 * Parse the CEA extension according to CEA-861-B.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003667 *
3668 * Return: True if the monitor is HDMI, false if not or unknown.
Ma Lingf23c20c2009-03-26 19:26:23 +08003669 */
3670bool drm_detect_hdmi_monitor(struct edid *edid)
3671{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003672 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003673 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08003674 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08003675
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003676 edid_ext = drm_find_cea_extension(edid);
3677 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003678 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003679
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003680 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003681 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003682
3683 /*
3684 * Because HDMI identifier is in Vendor Specific Block,
3685 * search it from all data blocks of CEA extension.
3686 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003687 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003688 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
3689 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08003690 }
3691
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003692 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08003693}
3694EXPORT_SYMBOL(drm_detect_hdmi_monitor);
3695
Dave Airlief453ba02008-11-07 14:05:41 -08003696/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003697 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01003698 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003699 *
3700 * Monitor should have CEA extension block.
3701 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
3702 * audio' only. If there is any audio extension block and supported
3703 * audio format, assume at least 'basic audio' support, even if 'basic
3704 * audio' is not defined in EDID.
3705 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003706 * Return: True if the monitor supports audio, false otherwise.
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003707 */
3708bool drm_detect_monitor_audio(struct edid *edid)
3709{
3710 u8 *edid_ext;
3711 int i, j;
3712 bool has_audio = false;
3713 int start_offset, end_offset;
3714
3715 edid_ext = drm_find_cea_extension(edid);
3716 if (!edid_ext)
3717 goto end;
3718
3719 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
3720
3721 if (has_audio) {
3722 DRM_DEBUG_KMS("Monitor has basic audio support\n");
3723 goto end;
3724 }
3725
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003726 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
3727 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003728
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003729 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
3730 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003731 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003732 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003733 DRM_DEBUG_KMS("CEA audio format %d\n",
3734 (edid_ext[i + j] >> 3) & 0xf);
3735 goto end;
3736 }
3737 }
3738end:
3739 return has_audio;
3740}
3741EXPORT_SYMBOL(drm_detect_monitor_audio);
3742
3743/**
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003744 * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
Daniel Vetterfc668112014-01-21 12:02:26 +01003745 * @edid: EDID block to scan
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003746 *
3747 * Check whether the monitor reports the RGB quantization range selection
3748 * as supported. The AVI infoframe can then be used to inform the monitor
3749 * which quantization range (full or limited) is used.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003750 *
3751 * Return: True if the RGB quantization range is selectable, false otherwise.
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003752 */
3753bool drm_rgb_quant_range_selectable(struct edid *edid)
3754{
3755 u8 *edid_ext;
3756 int i, start, end;
3757
3758 edid_ext = drm_find_cea_extension(edid);
3759 if (!edid_ext)
3760 return false;
3761
3762 if (cea_db_offsets(edid_ext, &start, &end))
3763 return false;
3764
3765 for_each_cea_db(edid_ext, i, start, end) {
3766 if (cea_db_tag(&edid_ext[i]) == VIDEO_CAPABILITY_BLOCK &&
3767 cea_db_payload_len(&edid_ext[i]) == 2) {
3768 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
3769 return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
3770 }
3771 }
3772
3773 return false;
3774}
3775EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
3776
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02003777/**
3778 * drm_default_rgb_quant_range - default RGB quantization range
3779 * @mode: display mode
3780 *
3781 * Determine the default RGB quantization range for the mode,
3782 * as specified in CEA-861.
3783 *
3784 * Return: The default RGB quantization range for the mode
3785 */
3786enum hdmi_quantization_range
3787drm_default_rgb_quant_range(const struct drm_display_mode *mode)
3788{
3789 /* All CEA modes other than VIC 1 use limited quantization range. */
3790 return drm_match_cea_mode(mode) > 1 ?
3791 HDMI_QUANTIZATION_RANGE_LIMITED :
3792 HDMI_QUANTIZATION_RANGE_FULL;
3793}
3794EXPORT_SYMBOL(drm_default_rgb_quant_range);
3795
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003796static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
3797 const u8 *hdmi)
Mario Kleinerd0c94692014-03-27 19:59:39 +01003798{
Ville Syrjälä18267502016-09-28 16:51:38 +03003799 struct drm_display_info *info = &connector->display_info;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003800 unsigned int dc_bpc = 0;
3801
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003802 /* HDMI supports at least 8 bpc */
3803 info->bpc = 8;
3804
3805 if (cea_db_payload_len(hdmi) < 6)
3806 return;
3807
3808 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
3809 dc_bpc = 10;
3810 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
3811 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
3812 connector->name);
3813 }
3814
3815 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
3816 dc_bpc = 12;
3817 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
3818 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
3819 connector->name);
3820 }
3821
3822 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
3823 dc_bpc = 16;
3824 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
3825 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
3826 connector->name);
3827 }
3828
3829 if (dc_bpc == 0) {
3830 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
3831 connector->name);
3832 return;
3833 }
3834
3835 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
3836 connector->name, dc_bpc);
3837 info->bpc = dc_bpc;
3838
3839 /*
3840 * Deep color support mandates RGB444 support for all video
3841 * modes and forbids YCRCB422 support for all video modes per
3842 * HDMI 1.3 spec.
3843 */
3844 info->color_formats = DRM_COLOR_FORMAT_RGB444;
3845
3846 /* YCRCB444 is optional according to spec. */
3847 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
3848 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3849 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
3850 connector->name);
3851 }
3852
3853 /*
3854 * Spec says that if any deep color mode is supported at all,
3855 * then deep color 36 bit must be supported.
3856 */
3857 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
3858 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
3859 connector->name);
3860 }
3861}
3862
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003863static void
3864drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
3865{
3866 struct drm_display_info *info = &connector->display_info;
3867 u8 len = cea_db_payload_len(db);
3868
3869 if (len >= 6)
3870 info->dvi_dual = db[6] & 1;
3871 if (len >= 7)
3872 info->max_tmds_clock = db[7] * 5000;
3873
3874 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
3875 "max TMDS clock %d kHz\n",
3876 info->dvi_dual,
3877 info->max_tmds_clock);
3878
3879 drm_parse_hdmi_deep_color_info(connector, db);
3880}
3881
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003882static void drm_parse_cea_ext(struct drm_connector *connector,
3883 struct edid *edid)
3884{
3885 struct drm_display_info *info = &connector->display_info;
3886 const u8 *edid_ext;
3887 int i, start, end;
3888
Mario Kleinerd0c94692014-03-27 19:59:39 +01003889 edid_ext = drm_find_cea_extension(edid);
3890 if (!edid_ext)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003891 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003892
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003893 info->cea_rev = edid_ext[1];
Mario Kleinerd0c94692014-03-27 19:59:39 +01003894
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003895 /* The existence of a CEA block should imply RGB support */
3896 info->color_formats = DRM_COLOR_FORMAT_RGB444;
3897 if (edid_ext[3] & EDID_CEA_YCRCB444)
3898 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3899 if (edid_ext[3] & EDID_CEA_YCRCB422)
3900 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003901
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003902 if (cea_db_offsets(edid_ext, &start, &end))
3903 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01003904
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003905 for_each_cea_db(edid_ext, i, start, end) {
3906 const u8 *db = &edid_ext[i];
Mario Kleinerd0c94692014-03-27 19:59:39 +01003907
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003908 if (cea_db_is_hdmi_vsdb(db))
3909 drm_parse_hdmi_vsdb_video(connector, db);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003910 }
Mario Kleinerd0c94692014-03-27 19:59:39 +01003911}
3912
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003913static void drm_add_display_info(struct drm_connector *connector,
3914 struct edid *edid)
Jesse Barnes3b112282011-04-15 12:49:23 -07003915{
Ville Syrjälä18267502016-09-28 16:51:38 +03003916 struct drm_display_info *info = &connector->display_info;
Jesse Barnesebec9a7b2011-08-03 09:22:54 -07003917
Jesse Barnes3b112282011-04-15 12:49:23 -07003918 info->width_mm = edid->width_cm * 10;
3919 info->height_mm = edid->height_cm * 10;
3920
3921 /* driver figures it out in this case */
3922 info->bpc = 0;
Jesse Barnesda05a5a72011-04-15 13:48:57 -07003923 info->color_formats = 0;
Ville Syrjälä011acce2016-09-28 16:51:40 +03003924 info->cea_rev = 0;
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003925 info->max_tmds_clock = 0;
3926 info->dvi_dual = false;
Jesse Barnes3b112282011-04-15 12:49:23 -07003927
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003928 if (edid->revision < 3)
Jesse Barnes3b112282011-04-15 12:49:23 -07003929 return;
3930
3931 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
3932 return;
3933
Ville Syrjälä1cea1462016-09-28 16:51:39 +03003934 drm_parse_cea_ext(connector, edid);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003935
Mario Kleiner210a0212016-07-06 12:05:48 +02003936 /*
3937 * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3?
3938 *
3939 * For such displays, the DFP spec 1.0, section 3.10 "EDID support"
3940 * tells us to assume 8 bpc color depth if the EDID doesn't have
3941 * extensions which tell otherwise.
3942 */
3943 if ((info->bpc == 0) && (edid->revision < 4) &&
3944 (edid->input & DRM_EDID_DIGITAL_TYPE_DVI)) {
3945 info->bpc = 8;
3946 DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
3947 connector->name, info->bpc);
3948 }
3949
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003950 /* Only defined for 1.4 with digital displays */
3951 if (edid->revision < 4)
3952 return;
3953
Jesse Barnes3b112282011-04-15 12:49:23 -07003954 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
3955 case DRM_EDID_DIGITAL_DEPTH_6:
3956 info->bpc = 6;
3957 break;
3958 case DRM_EDID_DIGITAL_DEPTH_8:
3959 info->bpc = 8;
3960 break;
3961 case DRM_EDID_DIGITAL_DEPTH_10:
3962 info->bpc = 10;
3963 break;
3964 case DRM_EDID_DIGITAL_DEPTH_12:
3965 info->bpc = 12;
3966 break;
3967 case DRM_EDID_DIGITAL_DEPTH_14:
3968 info->bpc = 14;
3969 break;
3970 case DRM_EDID_DIGITAL_DEPTH_16:
3971 info->bpc = 16;
3972 break;
3973 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
3974 default:
3975 info->bpc = 0;
3976 break;
3977 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07003978
Mario Kleinerd0c94692014-03-27 19:59:39 +01003979 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03003980 connector->name, info->bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01003981
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003982 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02003983 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
3984 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
3985 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
3986 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Jesse Barnes3b112282011-04-15 12:49:23 -07003987}
3988
Dave Airliec97291772016-05-03 15:38:37 +10003989static int validate_displayid(u8 *displayid, int length, int idx)
3990{
3991 int i;
3992 u8 csum = 0;
3993 struct displayid_hdr *base;
3994
3995 base = (struct displayid_hdr *)&displayid[idx];
3996
3997 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
3998 base->rev, base->bytes, base->prod_id, base->ext_count);
3999
4000 if (base->bytes + 5 > length - idx)
4001 return -EINVAL;
4002 for (i = idx; i <= base->bytes + 5; i++) {
4003 csum += displayid[i];
4004 }
4005 if (csum) {
Chris Wilson813a7872017-02-10 19:59:13 +00004006 DRM_NOTE("DisplayID checksum invalid, remainder is %d\n", csum);
Dave Airliec97291772016-05-03 15:38:37 +10004007 return -EINVAL;
4008 }
4009 return 0;
4010}
4011
Dave Airliea39ed682016-05-02 08:35:05 +10004012static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
4013 struct displayid_detailed_timings_1 *timings)
4014{
4015 struct drm_display_mode *mode;
4016 unsigned pixel_clock = (timings->pixel_clock[0] |
4017 (timings->pixel_clock[1] << 8) |
4018 (timings->pixel_clock[2] << 16));
4019 unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
4020 unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
4021 unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
4022 unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
4023 unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
4024 unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
4025 unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
4026 unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
4027 bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
4028 bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
4029 mode = drm_mode_create(dev);
4030 if (!mode)
4031 return NULL;
4032
4033 mode->clock = pixel_clock * 10;
4034 mode->hdisplay = hactive;
4035 mode->hsync_start = mode->hdisplay + hsync;
4036 mode->hsync_end = mode->hsync_start + hsync_width;
4037 mode->htotal = mode->hdisplay + hblank;
4038
4039 mode->vdisplay = vactive;
4040 mode->vsync_start = mode->vdisplay + vsync;
4041 mode->vsync_end = mode->vsync_start + vsync_width;
4042 mode->vtotal = mode->vdisplay + vblank;
4043
4044 mode->flags = 0;
4045 mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
4046 mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
4047 mode->type = DRM_MODE_TYPE_DRIVER;
4048
4049 if (timings->flags & 0x80)
4050 mode->type |= DRM_MODE_TYPE_PREFERRED;
4051 mode->vrefresh = drm_mode_vrefresh(mode);
4052 drm_mode_set_name(mode);
4053
4054 return mode;
4055}
4056
4057static int add_displayid_detailed_1_modes(struct drm_connector *connector,
4058 struct displayid_block *block)
4059{
4060 struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
4061 int i;
4062 int num_timings;
4063 struct drm_display_mode *newmode;
4064 int num_modes = 0;
4065 /* blocks must be multiple of 20 bytes length */
4066 if (block->num_bytes % 20)
4067 return 0;
4068
4069 num_timings = block->num_bytes / 20;
4070 for (i = 0; i < num_timings; i++) {
4071 struct displayid_detailed_timings_1 *timings = &det->timings[i];
4072
4073 newmode = drm_mode_displayid_detailed(connector->dev, timings);
4074 if (!newmode)
4075 continue;
4076
4077 drm_mode_probed_add(connector, newmode);
4078 num_modes++;
4079 }
4080 return num_modes;
4081}
4082
4083static int add_displayid_detailed_modes(struct drm_connector *connector,
4084 struct edid *edid)
4085{
4086 u8 *displayid;
4087 int ret;
4088 int idx = 1;
4089 int length = EDID_LENGTH;
4090 struct displayid_block *block;
4091 int num_modes = 0;
4092
4093 displayid = drm_find_displayid_extension(edid);
4094 if (!displayid)
4095 return 0;
4096
4097 ret = validate_displayid(displayid, length, idx);
4098 if (ret)
4099 return 0;
4100
4101 idx += sizeof(struct displayid_hdr);
4102 while (block = (struct displayid_block *)&displayid[idx],
4103 idx + sizeof(struct displayid_block) <= length &&
4104 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4105 block->num_bytes > 0) {
4106 idx += block->num_bytes + sizeof(struct displayid_block);
4107 switch (block->tag) {
4108 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4109 num_modes += add_displayid_detailed_1_modes(connector, block);
4110 break;
4111 }
4112 }
4113 return num_modes;
4114}
4115
Jesse Barnes3b112282011-04-15 12:49:23 -07004116/**
Dave Airlief453ba02008-11-07 14:05:41 -08004117 * drm_add_edid_modes - add modes from EDID data, if available
4118 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004119 * @edid: EDID data
Dave Airlief453ba02008-11-07 14:05:41 -08004120 *
Daniel Vetterb3c6c8b2016-08-12 22:48:55 +02004121 * Add the specified modes to the connector's mode list. Also fills out the
4122 * &drm_display_info structure in @connector with any information which can be
4123 * derived from the edid.
Dave Airlief453ba02008-11-07 14:05:41 -08004124 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004125 * Return: The number of modes added or 0 if we couldn't find any.
Dave Airlief453ba02008-11-07 14:05:41 -08004126 */
4127int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
4128{
4129 int num_modes = 0;
4130 u32 quirks;
4131
4132 if (edid == NULL) {
4133 return 0;
4134 }
Alex Deucher3c537882010-02-05 04:21:19 -05004135 if (!drm_edid_is_valid(edid)) {
Jordan Crousedcdb1672010-05-27 13:40:25 -06004136 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03004137 connector->name);
Dave Airlief453ba02008-11-07 14:05:41 -08004138 return 0;
4139 }
4140
4141 quirks = edid_get_quirks(edid);
4142
Adam Jacksonc867df72010-03-29 21:43:21 +00004143 /*
4144 * EDID spec says modes should be preferred in this order:
4145 * - preferred detailed mode
4146 * - other detailed modes from base block
4147 * - detailed modes from extension blocks
4148 * - CVT 3-byte code modes
4149 * - standard timing codes
4150 * - established timing codes
4151 * - modes inferred from GTF or CVT range information
4152 *
Adam Jackson13931572010-08-03 14:38:19 -04004153 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00004154 *
4155 * XXX order for additional mode types in extension blocks?
4156 */
Adam Jackson13931572010-08-03 14:38:19 -04004157 num_modes += add_detailed_modes(connector, edid, quirks);
4158 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00004159 num_modes += add_standard_modes(connector, edid);
4160 num_modes += add_established_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004161 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03004162 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airliea39ed682016-05-02 08:35:05 +10004163 num_modes += add_displayid_detailed_modes(connector, edid);
Ville Syrjälä4d53dc02015-05-08 17:45:07 +03004164 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
4165 num_modes += add_inferred_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08004166
4167 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
4168 edid_fixup_preferred(connector, quirks);
4169
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004170 drm_add_display_info(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08004171
Mario Kleinere10aec62016-07-06 12:05:44 +02004172 if (quirks & EDID_QUIRK_FORCE_6BPC)
4173 connector->display_info.bpc = 6;
4174
Rafał Miłecki49d45a312013-12-07 13:22:42 +01004175 if (quirks & EDID_QUIRK_FORCE_8BPC)
4176 connector->display_info.bpc = 8;
4177
Mario Kleinerbc5b9642014-05-23 21:40:55 +02004178 if (quirks & EDID_QUIRK_FORCE_12BPC)
4179 connector->display_info.bpc = 12;
4180
Dave Airlief453ba02008-11-07 14:05:41 -08004181 return num_modes;
4182}
4183EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004184
4185/**
4186 * drm_add_modes_noedid - add modes for the connectors without EDID
4187 * @connector: connector we're probing
4188 * @hdisplay: the horizontal display limit
4189 * @vdisplay: the vertical display limit
4190 *
4191 * Add the specified modes to the connector's mode list. Only when the
4192 * hdisplay/vdisplay is not beyond the given limit, it will be added.
4193 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004194 * Return: The number of modes added or 0 if we couldn't find any.
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004195 */
4196int drm_add_modes_noedid(struct drm_connector *connector,
4197 int hdisplay, int vdisplay)
4198{
4199 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004200 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004201 struct drm_device *dev = connector->dev;
4202
Daniel Vetterfbb40b22015-08-10 11:55:37 +02004203 count = ARRAY_SIZE(drm_dmt_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004204 if (hdisplay < 0)
4205 hdisplay = 0;
4206 if (vdisplay < 0)
4207 vdisplay = 0;
4208
4209 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004210 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004211 if (hdisplay && vdisplay) {
4212 /*
4213 * Only when two are valid, they will be used to check
4214 * whether the mode should be added to the mode list of
4215 * the connector.
4216 */
4217 if (ptr->hdisplay > hdisplay ||
4218 ptr->vdisplay > vdisplay)
4219 continue;
4220 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05004221 if (drm_mode_vrefresh(ptr) > 61)
4222 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004223 mode = drm_mode_duplicate(dev, ptr);
4224 if (mode) {
4225 drm_mode_probed_add(connector, mode);
4226 num_modes++;
4227 }
4228 }
4229 return num_modes;
4230}
4231EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01004232
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004233/**
4234 * drm_set_preferred_mode - Sets the preferred mode of a connector
4235 * @connector: connector whose mode list should be processed
4236 * @hpref: horizontal resolution of preferred mode
4237 * @vpref: vertical resolution of preferred mode
4238 *
4239 * Marks a mode as preferred if it matches the resolution specified by @hpref
4240 * and @vpref.
4241 */
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004242void drm_set_preferred_mode(struct drm_connector *connector,
4243 int hpref, int vpref)
4244{
4245 struct drm_display_mode *mode;
4246
4247 list_for_each_entry(mode, &connector->probed_modes, head) {
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004248 if (mode->hdisplay == hpref &&
Daniel Vetter9d3de132014-01-23 16:27:56 +01004249 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004250 mode->type |= DRM_MODE_TYPE_PREFERRED;
4251 }
4252}
4253EXPORT_SYMBOL(drm_set_preferred_mode);
4254
Thierry Reding10a85122012-11-21 15:31:35 +01004255/**
4256 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
4257 * data from a DRM display mode
4258 * @frame: HDMI AVI infoframe
4259 * @mode: DRM display mode
4260 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004261 * Return: 0 on success or a negative error code on failure.
Thierry Reding10a85122012-11-21 15:31:35 +01004262 */
4263int
4264drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
4265 const struct drm_display_mode *mode)
4266{
4267 int err;
4268
4269 if (!frame || !mode)
4270 return -EINVAL;
4271
4272 err = hdmi_avi_infoframe_init(frame);
4273 if (err < 0)
4274 return err;
4275
Damien Lespiaubf02db92013-08-06 20:32:22 +01004276 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
4277 frame->pixel_repeat = 1;
4278
Thierry Reding10a85122012-11-21 15:31:35 +01004279 frame->video_code = drm_match_cea_mode(mode);
Thierry Reding10a85122012-11-21 15:31:35 +01004280
4281 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304282
Vandana Kannan69ab6d32014-06-05 14:45:29 +05304283 /*
4284 * Populate picture aspect ratio from either
4285 * user input (if specified) or from the CEA mode list.
4286 */
4287 if (mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_4_3 ||
4288 mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_16_9)
4289 frame->picture_aspect = mode->picture_aspect_ratio;
4290 else if (frame->video_code > 0)
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304291 frame->picture_aspect = drm_get_cea_aspect_ratio(
4292 frame->video_code);
4293
Thierry Reding10a85122012-11-21 15:31:35 +01004294 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d018052014-02-27 09:19:30 -06004295 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01004296
4297 return 0;
4298}
4299EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004300
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004301/**
4302 * drm_hdmi_avi_infoframe_quant_range() - fill the HDMI AVI infoframe
4303 * quantization range information
4304 * @frame: HDMI AVI infoframe
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004305 * @mode: DRM display mode
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004306 * @rgb_quant_range: RGB quantization range (Q)
4307 * @rgb_quant_range_selectable: Sink support selectable RGB quantization range (QS)
4308 */
4309void
4310drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame,
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004311 const struct drm_display_mode *mode,
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004312 enum hdmi_quantization_range rgb_quant_range,
4313 bool rgb_quant_range_selectable)
4314{
4315 /*
4316 * CEA-861:
4317 * "A Source shall not send a non-zero Q value that does not correspond
4318 * to the default RGB Quantization Range for the transmitted Picture
4319 * unless the Sink indicates support for the Q bit in a Video
4320 * Capabilities Data Block."
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004321 *
4322 * HDMI 2.0 recommends sending non-zero Q when it does match the
4323 * default RGB quantization range for the mode, even when QS=0.
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004324 */
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004325 if (rgb_quant_range_selectable ||
4326 rgb_quant_range == drm_default_rgb_quant_range(mode))
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004327 frame->quantization_range = rgb_quant_range;
4328 else
4329 frame->quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT;
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02004330
4331 /*
4332 * CEA-861-F:
4333 * "When transmitting any RGB colorimetry, the Source should set the
4334 * YQ-field to match the RGB Quantization Range being transmitted
4335 * (e.g., when Limited Range RGB, set YQ=0 or when Full Range RGB,
4336 * set YQ=1) and the Sink shall ignore the YQ-field."
4337 */
4338 if (rgb_quant_range == HDMI_QUANTIZATION_RANGE_LIMITED)
4339 frame->ycc_quantization_range =
4340 HDMI_YCC_QUANTIZATION_RANGE_LIMITED;
4341 else
4342 frame->ycc_quantization_range =
4343 HDMI_YCC_QUANTIZATION_RANGE_FULL;
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004344}
4345EXPORT_SYMBOL(drm_hdmi_avi_infoframe_quant_range);
4346
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004347static enum hdmi_3d_structure
4348s3d_structure_from_display_mode(const struct drm_display_mode *mode)
4349{
4350 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
4351
4352 switch (layout) {
4353 case DRM_MODE_FLAG_3D_FRAME_PACKING:
4354 return HDMI_3D_STRUCTURE_FRAME_PACKING;
4355 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
4356 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
4357 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
4358 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
4359 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
4360 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
4361 case DRM_MODE_FLAG_3D_L_DEPTH:
4362 return HDMI_3D_STRUCTURE_L_DEPTH;
4363 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
4364 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
4365 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
4366 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
4367 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
4368 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
4369 default:
4370 return HDMI_3D_STRUCTURE_INVALID;
4371 }
4372}
4373
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004374/**
4375 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
4376 * data from a DRM display mode
4377 * @frame: HDMI vendor infoframe
4378 * @mode: DRM display mode
4379 *
4380 * Note that there's is a need to send HDMI vendor infoframes only when using a
4381 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
4382 * function will return -EINVAL, error that can be safely ignored.
4383 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004384 * Return: 0 on success or a negative error code on failure.
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004385 */
4386int
4387drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
4388 const struct drm_display_mode *mode)
4389{
4390 int err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004391 u32 s3d_flags;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004392 u8 vic;
4393
4394 if (!frame || !mode)
4395 return -EINVAL;
4396
4397 vic = drm_match_hdmi_mode(mode);
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004398 s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
4399
4400 if (!vic && !s3d_flags)
4401 return -EINVAL;
4402
4403 if (vic && s3d_flags)
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004404 return -EINVAL;
4405
4406 err = hdmi_vendor_infoframe_init(frame);
4407 if (err < 0)
4408 return err;
4409
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004410 if (vic)
4411 frame->vic = vic;
4412 else
4413 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004414
4415 return 0;
4416}
4417EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
Dave Airlie40d9b042014-10-20 16:29:33 +10004418
Dave Airlie5e546cd2016-05-03 15:31:12 +10004419static int drm_parse_tiled_block(struct drm_connector *connector,
4420 struct displayid_block *block)
4421{
4422 struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
4423 u16 w, h;
4424 u8 tile_v_loc, tile_h_loc;
4425 u8 num_v_tile, num_h_tile;
4426 struct drm_tile_group *tg;
4427
4428 w = tile->tile_size[0] | tile->tile_size[1] << 8;
4429 h = tile->tile_size[2] | tile->tile_size[3] << 8;
4430
4431 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
4432 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
4433 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
4434 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
4435
4436 connector->has_tile = true;
4437 if (tile->tile_cap & 0x80)
4438 connector->tile_is_single_monitor = true;
4439
4440 connector->num_h_tile = num_h_tile + 1;
4441 connector->num_v_tile = num_v_tile + 1;
4442 connector->tile_h_loc = tile_h_loc;
4443 connector->tile_v_loc = tile_v_loc;
4444 connector->tile_h_size = w + 1;
4445 connector->tile_v_size = h + 1;
4446
4447 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
4448 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
4449 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
4450 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
4451 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
4452
4453 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
4454 if (!tg) {
4455 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
4456 }
4457 if (!tg)
4458 return -ENOMEM;
4459
4460 if (connector->tile_group != tg) {
4461 /* if we haven't got a pointer,
4462 take the reference, drop ref to old tile group */
4463 if (connector->tile_group) {
4464 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4465 }
4466 connector->tile_group = tg;
4467 } else
4468 /* if same tile group, then release the ref we just took. */
4469 drm_mode_put_tile_group(connector->dev, tg);
4470 return 0;
4471}
4472
Dave Airlie40d9b042014-10-20 16:29:33 +10004473static int drm_parse_display_id(struct drm_connector *connector,
4474 u8 *displayid, int length,
4475 bool is_edid_extension)
4476{
4477 /* if this is an EDID extension the first byte will be 0x70 */
4478 int idx = 0;
Dave Airlie40d9b042014-10-20 16:29:33 +10004479 struct displayid_block *block;
Dave Airlie5e546cd2016-05-03 15:31:12 +10004480 int ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10004481
4482 if (is_edid_extension)
4483 idx = 1;
4484
Dave Airliec97291772016-05-03 15:38:37 +10004485 ret = validate_displayid(displayid, length, idx);
4486 if (ret)
4487 return ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10004488
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004489 idx += sizeof(struct displayid_hdr);
4490 while (block = (struct displayid_block *)&displayid[idx],
4491 idx + sizeof(struct displayid_block) <= length &&
4492 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4493 block->num_bytes > 0) {
4494 idx += block->num_bytes + sizeof(struct displayid_block);
4495 DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n",
4496 block->tag, block->rev, block->num_bytes);
Dave Airlie40d9b042014-10-20 16:29:33 +10004497
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004498 switch (block->tag) {
4499 case DATA_BLOCK_TILED_DISPLAY:
4500 ret = drm_parse_tiled_block(connector, block);
4501 if (ret)
4502 return ret;
4503 break;
Dave Airliea39ed682016-05-02 08:35:05 +10004504 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4505 /* handled in mode gathering code. */
4506 break;
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02004507 default:
4508 DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag);
4509 break;
4510 }
Dave Airlie40d9b042014-10-20 16:29:33 +10004511 }
4512 return 0;
4513}
4514
4515static void drm_get_displayid(struct drm_connector *connector,
4516 struct edid *edid)
4517{
4518 void *displayid = NULL;
4519 int ret;
4520 connector->has_tile = false;
4521 displayid = drm_find_displayid_extension(edid);
4522 if (!displayid) {
4523 /* drop reference to any tile group we had */
4524 goto out_drop_ref;
4525 }
4526
4527 ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
4528 if (ret < 0)
4529 goto out_drop_ref;
4530 if (!connector->has_tile)
4531 goto out_drop_ref;
4532 return;
4533out_drop_ref:
4534 if (connector->tile_group) {
4535 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4536 connector->tile_group = NULL;
4537 }
4538 return;
4539}