Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (c) 2006 Luc Verhaegen (quirks list) |
| 3 | * Copyright (c) 2007-2008 Intel Corporation |
| 4 | * Jesse Barnes <jesse.barnes@intel.com> |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 5 | * Copyright 2010 Red Hat, Inc. |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 6 | * |
| 7 | * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from |
| 8 | * FB layer. |
| 9 | * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com> |
| 10 | * |
| 11 | * Permission is hereby granted, free of charge, to any person obtaining a |
| 12 | * copy of this software and associated documentation files (the "Software"), |
| 13 | * to deal in the Software without restriction, including without limitation |
| 14 | * the rights to use, copy, modify, merge, publish, distribute, sub license, |
| 15 | * and/or sell copies of the Software, and to permit persons to whom the |
| 16 | * Software is furnished to do so, subject to the following conditions: |
| 17 | * |
| 18 | * The above copyright notice and this permission notice (including the |
| 19 | * next paragraph) shall be included in all copies or substantial portions |
| 20 | * of the Software. |
| 21 | * |
| 22 | * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR |
| 23 | * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, |
| 24 | * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL |
| 25 | * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER |
| 26 | * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING |
| 27 | * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER |
| 28 | * DEALINGS IN THE SOFTWARE. |
| 29 | */ |
| 30 | #include <linux/kernel.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 31 | #include <linux/slab.h> |
Thierry Reding | 10a8512 | 2012-11-21 15:31:35 +0100 | [diff] [blame] | 32 | #include <linux/hdmi.h> |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 33 | #include <linux/i2c.h> |
Adam Jackson | 47819ba | 2012-05-30 16:42:39 -0400 | [diff] [blame] | 34 | #include <linux/module.h> |
Lukas Wunner | 5cb8eaa2 | 2016-01-11 20:09:20 +0100 | [diff] [blame] | 35 | #include <linux/vga_switcheroo.h> |
David Howells | 760285e | 2012-10-02 18:01:07 +0100 | [diff] [blame] | 36 | #include <drm/drmP.h> |
| 37 | #include <drm/drm_edid.h> |
Laurent Pinchart | 9338203 | 2016-11-28 20:51:09 +0200 | [diff] [blame] | 38 | #include <drm/drm_encoder.h> |
Dave Airlie | 40d9b04 | 2014-10-20 16:29:33 +1000 | [diff] [blame] | 39 | #include <drm/drm_displayid.h> |
Shashank Sharma | 62c58af | 2017-03-13 16:54:02 +0530 | [diff] [blame] | 40 | #include <drm/drm_scdc_helper.h> |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 41 | |
Takashi Iwai | 969218f | 2017-01-17 17:43:29 +0100 | [diff] [blame] | 42 | #include "drm_crtc_internal.h" |
| 43 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 44 | #define version_greater(edid, maj, min) \ |
| 45 | (((edid)->version > (maj)) || \ |
| 46 | ((edid)->version == (maj) && (edid)->revision > (min))) |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 47 | |
Adam Jackson | d1ff640 | 2010-03-29 21:43:26 +0000 | [diff] [blame] | 48 | #define EDID_EST_TIMINGS 16 |
| 49 | #define EDID_STD_TIMINGS 8 |
| 50 | #define EDID_DETAILED_TIMINGS 4 |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 51 | |
| 52 | /* |
| 53 | * EDID blocks out in the wild have a variety of bugs, try to collect |
| 54 | * them here (note that userspace may work around broken monitors first, |
| 55 | * but fixes should make their way here so that the kernel "just works" |
| 56 | * on as many displays as possible). |
| 57 | */ |
| 58 | |
| 59 | /* First detailed mode wrong, use largest 60Hz mode */ |
| 60 | #define EDID_QUIRK_PREFER_LARGE_60 (1 << 0) |
| 61 | /* Reported 135MHz pixel clock is too high, needs adjustment */ |
| 62 | #define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1) |
| 63 | /* Prefer the largest mode at 75 Hz */ |
| 64 | #define EDID_QUIRK_PREFER_LARGE_75 (1 << 2) |
| 65 | /* Detail timing is in cm not mm */ |
| 66 | #define EDID_QUIRK_DETAILED_IN_CM (1 << 3) |
| 67 | /* Detailed timing descriptors have bogus size values, so just take the |
| 68 | * maximum size and use that. |
| 69 | */ |
| 70 | #define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4) |
| 71 | /* Monitor forgot to set the first detailed is preferred bit. */ |
| 72 | #define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5) |
| 73 | /* use +hsync +vsync for detailed mode */ |
| 74 | #define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6) |
Adam Jackson | bc42aab | 2012-05-23 16:26:54 -0400 | [diff] [blame] | 75 | /* Force reduced-blanking timings for detailed modes */ |
| 76 | #define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7) |
Rafał Miłecki | 49d45a31 | 2013-12-07 13:22:42 +0100 | [diff] [blame] | 77 | /* Force 8bpc */ |
| 78 | #define EDID_QUIRK_FORCE_8BPC (1 << 8) |
Mario Kleiner | bc5b964 | 2014-05-23 21:40:55 +0200 | [diff] [blame] | 79 | /* Force 12bpc */ |
| 80 | #define EDID_QUIRK_FORCE_12BPC (1 << 9) |
Mario Kleiner | e10aec6 | 2016-07-06 12:05:44 +0200 | [diff] [blame] | 81 | /* Force 6bpc */ |
| 82 | #define EDID_QUIRK_FORCE_6BPC (1 << 10) |
Mario Kleiner | e345da8 | 2017-04-21 17:05:08 +0200 | [diff] [blame] | 83 | /* Force 10bpc */ |
| 84 | #define EDID_QUIRK_FORCE_10BPC (1 << 11) |
Dave Airlie | 66660d4 | 2017-10-16 05:08:09 +0100 | [diff] [blame] | 85 | /* Non desktop display (i.e. HMD) */ |
| 86 | #define EDID_QUIRK_NON_DESKTOP (1 << 12) |
Alex Deucher | 3c53788 | 2010-02-05 04:21:19 -0500 | [diff] [blame] | 87 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 88 | struct detailed_mode_closure { |
| 89 | struct drm_connector *connector; |
| 90 | struct edid *edid; |
| 91 | bool preferred; |
| 92 | u32 quirks; |
| 93 | int modes; |
| 94 | }; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 95 | |
Zhao Yakui | 5c61259 | 2009-06-22 13:17:10 +0800 | [diff] [blame] | 96 | #define LEVEL_DMT 0 |
| 97 | #define LEVEL_GTF 1 |
Adam Jackson | 7a37435 | 2010-03-29 21:43:30 +0000 | [diff] [blame] | 98 | #define LEVEL_GTF2 2 |
| 99 | #define LEVEL_CVT 3 |
Zhao Yakui | 5c61259 | 2009-06-22 13:17:10 +0800 | [diff] [blame] | 100 | |
Jani Nikula | 23c4cfb | 2016-12-28 13:06:26 +0200 | [diff] [blame] | 101 | static const struct edid_quirk { |
Ian Pilcher | c51a3fd6 | 2012-04-22 11:40:26 -0500 | [diff] [blame] | 102 | char vendor[4]; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 103 | int product_id; |
| 104 | u32 quirks; |
| 105 | } edid_quirk_list[] = { |
| 106 | /* Acer AL1706 */ |
| 107 | { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 }, |
| 108 | /* Acer F51 */ |
| 109 | { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 }, |
| 110 | /* Unknown Acer */ |
| 111 | { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED }, |
| 112 | |
Mario Kleiner | e10aec6 | 2016-07-06 12:05:44 +0200 | [diff] [blame] | 113 | /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */ |
| 114 | { "AEO", 0, EDID_QUIRK_FORCE_6BPC }, |
| 115 | |
Kai-Heng Feng | 06998a75 | 2018-02-18 16:53:59 +0800 | [diff] [blame] | 116 | /* CPT panel of Asus UX303LA reports 8 bpc, but is a 6 bpc panel */ |
| 117 | { "CPT", 0x17df, EDID_QUIRK_FORCE_6BPC }, |
| 118 | |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 119 | /* Belinea 10 15 55 */ |
| 120 | { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 }, |
| 121 | { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 }, |
| 122 | |
| 123 | /* Envision Peripherals, Inc. EN-7100e */ |
| 124 | { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH }, |
Adam Jackson | ba1163d | 2010-04-06 16:11:00 +0000 | [diff] [blame] | 125 | /* Envision EN2028 */ |
| 126 | { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 }, |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 127 | |
| 128 | /* Funai Electronics PM36B */ |
| 129 | { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 | |
| 130 | EDID_QUIRK_DETAILED_IN_CM }, |
| 131 | |
Mario Kleiner | e345da8 | 2017-04-21 17:05:08 +0200 | [diff] [blame] | 132 | /* LGD panel of HP zBook 17 G2, eDP 10 bpc, but reports unknown bpc */ |
| 133 | { "LGD", 764, EDID_QUIRK_FORCE_10BPC }, |
| 134 | |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 135 | /* LG Philips LCD LP154W01-A5 */ |
| 136 | { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE }, |
| 137 | { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE }, |
| 138 | |
| 139 | /* Philips 107p5 CRT */ |
| 140 | { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED }, |
| 141 | |
| 142 | /* Proview AY765C */ |
| 143 | { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED }, |
| 144 | |
| 145 | /* Samsung SyncMaster 205BW. Note: irony */ |
| 146 | { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP }, |
| 147 | /* Samsung SyncMaster 22[5-6]BW */ |
| 148 | { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 }, |
| 149 | { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 }, |
Adam Jackson | bc42aab | 2012-05-23 16:26:54 -0400 | [diff] [blame] | 150 | |
Mario Kleiner | bc5b964 | 2014-05-23 21:40:55 +0200 | [diff] [blame] | 151 | /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */ |
| 152 | { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC }, |
| 153 | |
Adam Jackson | bc42aab | 2012-05-23 16:26:54 -0400 | [diff] [blame] | 154 | /* ViewSonic VA2026w */ |
| 155 | { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING }, |
Alex Deucher | 118bdbd | 2013-08-12 11:04:29 -0400 | [diff] [blame] | 156 | |
| 157 | /* Medion MD 30217 PG */ |
| 158 | { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 }, |
Rafał Miłecki | 49d45a31 | 2013-12-07 13:22:42 +0100 | [diff] [blame] | 159 | |
| 160 | /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */ |
| 161 | { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC }, |
Tomeu Vizoso | 36fc579 | 2017-02-20 16:25:45 +0100 | [diff] [blame] | 162 | |
| 163 | /* Rotel RSX-1058 forwards sink's EDID but only does HDMI 1.1*/ |
| 164 | { "ETR", 13896, EDID_QUIRK_FORCE_8BPC }, |
Dave Airlie | acb1d8e | 2017-10-16 05:26:19 +0100 | [diff] [blame] | 165 | |
| 166 | /* HTC Vive VR Headset */ |
| 167 | { "HVR", 0xaa01, EDID_QUIRK_NON_DESKTOP }, |
Philipp Zabel | b3b12ea | 2018-02-19 18:59:36 +0100 | [diff] [blame] | 168 | |
| 169 | /* Oculus Rift DK1, DK2, and CV1 VR Headsets */ |
| 170 | { "OVR", 0x0001, EDID_QUIRK_NON_DESKTOP }, |
| 171 | { "OVR", 0x0003, EDID_QUIRK_NON_DESKTOP }, |
| 172 | { "OVR", 0x0004, EDID_QUIRK_NON_DESKTOP }, |
Philipp Zabel | 90eda8f | 2018-02-19 18:59:37 +0100 | [diff] [blame] | 173 | |
| 174 | /* Windows Mixed Reality Headsets */ |
| 175 | { "ACR", 0x7fce, EDID_QUIRK_NON_DESKTOP }, |
| 176 | { "HPN", 0x3515, EDID_QUIRK_NON_DESKTOP }, |
| 177 | { "LEN", 0x0408, EDID_QUIRK_NON_DESKTOP }, |
| 178 | { "LEN", 0xb800, EDID_QUIRK_NON_DESKTOP }, |
| 179 | { "FUJ", 0x1970, EDID_QUIRK_NON_DESKTOP }, |
| 180 | { "DEL", 0x7fce, EDID_QUIRK_NON_DESKTOP }, |
| 181 | { "SEC", 0x144a, EDID_QUIRK_NON_DESKTOP }, |
| 182 | { "AUS", 0xc102, EDID_QUIRK_NON_DESKTOP }, |
Philipp Zabel | ccffc9e | 2018-02-19 18:59:38 +0100 | [diff] [blame] | 183 | |
| 184 | /* Sony PlayStation VR Headset */ |
| 185 | { "SNY", 0x0704, EDID_QUIRK_NON_DESKTOP }, |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 186 | }; |
| 187 | |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 188 | /* |
| 189 | * Autogenerated from the DMT spec. |
| 190 | * This table is copied from xfree86/modes/xf86EdidModes.c. |
| 191 | */ |
| 192 | static const struct drm_display_mode drm_dmt_modes[] = { |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 193 | /* 0x01 - 640x350@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 194 | { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672, |
| 195 | 736, 832, 0, 350, 382, 385, 445, 0, |
| 196 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 197 | /* 0x02 - 640x400@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 198 | { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672, |
| 199 | 736, 832, 0, 400, 401, 404, 445, 0, |
| 200 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 201 | /* 0x03 - 720x400@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 202 | { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756, |
| 203 | 828, 936, 0, 400, 401, 404, 446, 0, |
| 204 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 205 | /* 0x04 - 640x480@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 206 | { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656, |
Ville Syrjälä | fcf22d0 | 2015-04-02 17:02:09 +0300 | [diff] [blame] | 207 | 752, 800, 0, 480, 490, 492, 525, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 208 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 209 | /* 0x05 - 640x480@72Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 210 | { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664, |
| 211 | 704, 832, 0, 480, 489, 492, 520, 0, |
| 212 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 213 | /* 0x06 - 640x480@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 214 | { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656, |
| 215 | 720, 840, 0, 480, 481, 484, 500, 0, |
| 216 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 217 | /* 0x07 - 640x480@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 218 | { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696, |
| 219 | 752, 832, 0, 480, 481, 484, 509, 0, |
| 220 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 221 | /* 0x08 - 800x600@56Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 222 | { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824, |
| 223 | 896, 1024, 0, 600, 601, 603, 625, 0, |
| 224 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 225 | /* 0x09 - 800x600@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 226 | { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840, |
| 227 | 968, 1056, 0, 600, 601, 605, 628, 0, |
| 228 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 229 | /* 0x0a - 800x600@72Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 230 | { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856, |
| 231 | 976, 1040, 0, 600, 637, 643, 666, 0, |
| 232 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 233 | /* 0x0b - 800x600@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 234 | { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816, |
| 235 | 896, 1056, 0, 600, 601, 604, 625, 0, |
| 236 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 237 | /* 0x0c - 800x600@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 238 | { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832, |
| 239 | 896, 1048, 0, 600, 601, 604, 631, 0, |
| 240 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 241 | /* 0x0d - 800x600@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 242 | { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848, |
| 243 | 880, 960, 0, 600, 603, 607, 636, 0, |
| 244 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 245 | /* 0x0e - 848x480@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 246 | { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864, |
| 247 | 976, 1088, 0, 480, 486, 494, 517, 0, |
| 248 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 249 | /* 0x0f - 1024x768@43Hz, interlace */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 250 | { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032, |
Paul Parsons | 735b100 | 2016-04-04 20:36:34 +0100 | [diff] [blame] | 251 | 1208, 1264, 0, 768, 768, 776, 817, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 252 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | |
Ville Syrjälä | fcf22d0 | 2015-04-02 17:02:09 +0300 | [diff] [blame] | 253 | DRM_MODE_FLAG_INTERLACE) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 254 | /* 0x10 - 1024x768@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 255 | { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048, |
| 256 | 1184, 1344, 0, 768, 771, 777, 806, 0, |
| 257 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 258 | /* 0x11 - 1024x768@70Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 259 | { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048, |
| 260 | 1184, 1328, 0, 768, 771, 777, 806, 0, |
| 261 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 262 | /* 0x12 - 1024x768@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 263 | { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040, |
| 264 | 1136, 1312, 0, 768, 769, 772, 800, 0, |
| 265 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 266 | /* 0x13 - 1024x768@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 267 | { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072, |
| 268 | 1168, 1376, 0, 768, 769, 772, 808, 0, |
| 269 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 270 | /* 0x14 - 1024x768@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 271 | { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072, |
| 272 | 1104, 1184, 0, 768, 771, 775, 813, 0, |
| 273 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 274 | /* 0x15 - 1152x864@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 275 | { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216, |
| 276 | 1344, 1600, 0, 864, 865, 868, 900, 0, |
| 277 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | bfcd74d | 2015-04-02 17:02:11 +0300 | [diff] [blame] | 278 | /* 0x55 - 1280x720@60Hz */ |
| 279 | { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390, |
| 280 | 1430, 1650, 0, 720, 725, 730, 750, 0, |
| 281 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 282 | /* 0x16 - 1280x768@60Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 283 | { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328, |
| 284 | 1360, 1440, 0, 768, 771, 778, 790, 0, |
| 285 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 286 | /* 0x17 - 1280x768@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 287 | { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344, |
| 288 | 1472, 1664, 0, 768, 771, 778, 798, 0, |
| 289 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 290 | /* 0x18 - 1280x768@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 291 | { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360, |
| 292 | 1488, 1696, 0, 768, 771, 778, 805, 0, |
Ville Syrjälä | fcf22d0 | 2015-04-02 17:02:09 +0300 | [diff] [blame] | 293 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 294 | /* 0x19 - 1280x768@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 295 | { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360, |
| 296 | 1496, 1712, 0, 768, 771, 778, 809, 0, |
| 297 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 298 | /* 0x1a - 1280x768@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 299 | { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328, |
| 300 | 1360, 1440, 0, 768, 771, 778, 813, 0, |
| 301 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 302 | /* 0x1b - 1280x800@60Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 303 | { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328, |
| 304 | 1360, 1440, 0, 800, 803, 809, 823, 0, |
| 305 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 306 | /* 0x1c - 1280x800@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 307 | { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352, |
| 308 | 1480, 1680, 0, 800, 803, 809, 831, 0, |
Ville Syrjälä | fcf22d0 | 2015-04-02 17:02:09 +0300 | [diff] [blame] | 309 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 310 | /* 0x1d - 1280x800@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 311 | { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360, |
| 312 | 1488, 1696, 0, 800, 803, 809, 838, 0, |
| 313 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 314 | /* 0x1e - 1280x800@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 315 | { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360, |
| 316 | 1496, 1712, 0, 800, 803, 809, 843, 0, |
| 317 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 318 | /* 0x1f - 1280x800@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 319 | { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328, |
| 320 | 1360, 1440, 0, 800, 803, 809, 847, 0, |
| 321 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 322 | /* 0x20 - 1280x960@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 323 | { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376, |
| 324 | 1488, 1800, 0, 960, 961, 964, 1000, 0, |
| 325 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 326 | /* 0x21 - 1280x960@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 327 | { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344, |
| 328 | 1504, 1728, 0, 960, 961, 964, 1011, 0, |
| 329 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 330 | /* 0x22 - 1280x960@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 331 | { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328, |
| 332 | 1360, 1440, 0, 960, 963, 967, 1017, 0, |
| 333 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 334 | /* 0x23 - 1280x1024@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 335 | { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328, |
| 336 | 1440, 1688, 0, 1024, 1025, 1028, 1066, 0, |
| 337 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 338 | /* 0x24 - 1280x1024@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 339 | { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296, |
| 340 | 1440, 1688, 0, 1024, 1025, 1028, 1066, 0, |
| 341 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 342 | /* 0x25 - 1280x1024@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 343 | { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344, |
| 344 | 1504, 1728, 0, 1024, 1025, 1028, 1072, 0, |
| 345 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 346 | /* 0x26 - 1280x1024@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 347 | { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328, |
| 348 | 1360, 1440, 0, 1024, 1027, 1034, 1084, 0, |
| 349 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 350 | /* 0x27 - 1360x768@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 351 | { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424, |
| 352 | 1536, 1792, 0, 768, 771, 777, 795, 0, |
| 353 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 354 | /* 0x28 - 1360x768@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 355 | { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408, |
| 356 | 1440, 1520, 0, 768, 771, 776, 813, 0, |
| 357 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | bfcd74d | 2015-04-02 17:02:11 +0300 | [diff] [blame] | 358 | /* 0x51 - 1366x768@60Hz */ |
| 359 | { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436, |
| 360 | 1579, 1792, 0, 768, 771, 774, 798, 0, |
| 361 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
| 362 | /* 0x56 - 1366x768@60Hz */ |
| 363 | { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380, |
| 364 | 1436, 1500, 0, 768, 769, 772, 800, 0, |
| 365 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 366 | /* 0x29 - 1400x1050@60Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 367 | { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448, |
| 368 | 1480, 1560, 0, 1050, 1053, 1057, 1080, 0, |
| 369 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 370 | /* 0x2a - 1400x1050@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 371 | { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488, |
| 372 | 1632, 1864, 0, 1050, 1053, 1057, 1089, 0, |
| 373 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 374 | /* 0x2b - 1400x1050@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 375 | { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504, |
| 376 | 1648, 1896, 0, 1050, 1053, 1057, 1099, 0, |
| 377 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 378 | /* 0x2c - 1400x1050@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 379 | { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504, |
| 380 | 1656, 1912, 0, 1050, 1053, 1057, 1105, 0, |
| 381 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 382 | /* 0x2d - 1400x1050@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 383 | { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448, |
| 384 | 1480, 1560, 0, 1050, 1053, 1057, 1112, 0, |
| 385 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 386 | /* 0x2e - 1440x900@60Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 387 | { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488, |
| 388 | 1520, 1600, 0, 900, 903, 909, 926, 0, |
| 389 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 390 | /* 0x2f - 1440x900@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 391 | { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520, |
| 392 | 1672, 1904, 0, 900, 903, 909, 934, 0, |
| 393 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 394 | /* 0x30 - 1440x900@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 395 | { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536, |
| 396 | 1688, 1936, 0, 900, 903, 909, 942, 0, |
| 397 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 398 | /* 0x31 - 1440x900@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 399 | { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544, |
| 400 | 1696, 1952, 0, 900, 903, 909, 948, 0, |
| 401 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 402 | /* 0x32 - 1440x900@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 403 | { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488, |
| 404 | 1520, 1600, 0, 900, 903, 909, 953, 0, |
| 405 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | bfcd74d | 2015-04-02 17:02:11 +0300 | [diff] [blame] | 406 | /* 0x53 - 1600x900@60Hz */ |
| 407 | { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624, |
| 408 | 1704, 1800, 0, 900, 901, 904, 1000, 0, |
| 409 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 410 | /* 0x33 - 1600x1200@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 411 | { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664, |
| 412 | 1856, 2160, 0, 1200, 1201, 1204, 1250, 0, |
| 413 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 414 | /* 0x34 - 1600x1200@65Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 415 | { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664, |
| 416 | 1856, 2160, 0, 1200, 1201, 1204, 1250, 0, |
| 417 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 418 | /* 0x35 - 1600x1200@70Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 419 | { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664, |
| 420 | 1856, 2160, 0, 1200, 1201, 1204, 1250, 0, |
| 421 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 422 | /* 0x36 - 1600x1200@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 423 | { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664, |
| 424 | 1856, 2160, 0, 1200, 1201, 1204, 1250, 0, |
| 425 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 426 | /* 0x37 - 1600x1200@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 427 | { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664, |
| 428 | 1856, 2160, 0, 1200, 1201, 1204, 1250, 0, |
| 429 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 430 | /* 0x38 - 1600x1200@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 431 | { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648, |
| 432 | 1680, 1760, 0, 1200, 1203, 1207, 1271, 0, |
| 433 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 434 | /* 0x39 - 1680x1050@60Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 435 | { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728, |
| 436 | 1760, 1840, 0, 1050, 1053, 1059, 1080, 0, |
| 437 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 438 | /* 0x3a - 1680x1050@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 439 | { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784, |
| 440 | 1960, 2240, 0, 1050, 1053, 1059, 1089, 0, |
| 441 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 442 | /* 0x3b - 1680x1050@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 443 | { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800, |
| 444 | 1976, 2272, 0, 1050, 1053, 1059, 1099, 0, |
| 445 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 446 | /* 0x3c - 1680x1050@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 447 | { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808, |
| 448 | 1984, 2288, 0, 1050, 1053, 1059, 1105, 0, |
| 449 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 450 | /* 0x3d - 1680x1050@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 451 | { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728, |
| 452 | 1760, 1840, 0, 1050, 1053, 1059, 1112, 0, |
| 453 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 454 | /* 0x3e - 1792x1344@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 455 | { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920, |
| 456 | 2120, 2448, 0, 1344, 1345, 1348, 1394, 0, |
| 457 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 458 | /* 0x3f - 1792x1344@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 459 | { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888, |
| 460 | 2104, 2456, 0, 1344, 1345, 1348, 1417, 0, |
| 461 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 462 | /* 0x40 - 1792x1344@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 463 | { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840, |
| 464 | 1872, 1952, 0, 1344, 1347, 1351, 1423, 0, |
| 465 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 466 | /* 0x41 - 1856x1392@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 467 | { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952, |
| 468 | 2176, 2528, 0, 1392, 1393, 1396, 1439, 0, |
| 469 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 470 | /* 0x42 - 1856x1392@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 471 | { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984, |
Ville Syrjälä | fcf22d0 | 2015-04-02 17:02:09 +0300 | [diff] [blame] | 472 | 2208, 2560, 0, 1392, 1393, 1396, 1500, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 473 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 474 | /* 0x43 - 1856x1392@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 475 | { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904, |
| 476 | 1936, 2016, 0, 1392, 1395, 1399, 1474, 0, |
| 477 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | bfcd74d | 2015-04-02 17:02:11 +0300 | [diff] [blame] | 478 | /* 0x52 - 1920x1080@60Hz */ |
| 479 | { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008, |
| 480 | 2052, 2200, 0, 1080, 1084, 1089, 1125, 0, |
| 481 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 482 | /* 0x44 - 1920x1200@60Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 483 | { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968, |
| 484 | 2000, 2080, 0, 1200, 1203, 1209, 1235, 0, |
| 485 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 486 | /* 0x45 - 1920x1200@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 487 | { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056, |
| 488 | 2256, 2592, 0, 1200, 1203, 1209, 1245, 0, |
| 489 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 490 | /* 0x46 - 1920x1200@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 491 | { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056, |
| 492 | 2264, 2608, 0, 1200, 1203, 1209, 1255, 0, |
| 493 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 494 | /* 0x47 - 1920x1200@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 495 | { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064, |
| 496 | 2272, 2624, 0, 1200, 1203, 1209, 1262, 0, |
| 497 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 498 | /* 0x48 - 1920x1200@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 499 | { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968, |
| 500 | 2000, 2080, 0, 1200, 1203, 1209, 1271, 0, |
| 501 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 502 | /* 0x49 - 1920x1440@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 503 | { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048, |
| 504 | 2256, 2600, 0, 1440, 1441, 1444, 1500, 0, |
| 505 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 506 | /* 0x4a - 1920x1440@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 507 | { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064, |
| 508 | 2288, 2640, 0, 1440, 1441, 1444, 1500, 0, |
| 509 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 510 | /* 0x4b - 1920x1440@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 511 | { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968, |
| 512 | 2000, 2080, 0, 1440, 1443, 1447, 1525, 0, |
| 513 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | bfcd74d | 2015-04-02 17:02:11 +0300 | [diff] [blame] | 514 | /* 0x54 - 2048x1152@60Hz */ |
| 515 | { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074, |
| 516 | 2154, 2250, 0, 1152, 1153, 1156, 1200, 0, |
| 517 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 518 | /* 0x4c - 2560x1600@60Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 519 | { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608, |
| 520 | 2640, 2720, 0, 1600, 1603, 1609, 1646, 0, |
| 521 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 522 | /* 0x4d - 2560x1600@60Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 523 | { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752, |
| 524 | 3032, 3504, 0, 1600, 1603, 1609, 1658, 0, |
| 525 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 526 | /* 0x4e - 2560x1600@75Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 527 | { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768, |
| 528 | 3048, 3536, 0, 1600, 1603, 1609, 1672, 0, |
| 529 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 530 | /* 0x4f - 2560x1600@85Hz */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 531 | { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768, |
| 532 | 3048, 3536, 0, 1600, 1603, 1609, 1682, 0, |
| 533 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, |
Ville Syrjälä | 24b856b | 2015-04-02 17:02:10 +0300 | [diff] [blame] | 534 | /* 0x50 - 2560x1600@120Hz RB */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 535 | { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608, |
| 536 | 2640, 2720, 0, 1600, 1603, 1609, 1694, 0, |
| 537 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Ville Syrjälä | bfcd74d | 2015-04-02 17:02:11 +0300 | [diff] [blame] | 538 | /* 0x57 - 4096x2160@60Hz RB */ |
| 539 | { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104, |
| 540 | 4136, 4176, 0, 2160, 2208, 2216, 2222, 0, |
| 541 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
| 542 | /* 0x58 - 4096x2160@59.94Hz RB */ |
| 543 | { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104, |
| 544 | 4136, 4176, 0, 2160, 2208, 2216, 2222, 0, |
| 545 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 546 | }; |
| 547 | |
Ville Syrjälä | e7bfa5c | 2013-10-14 16:44:27 +0300 | [diff] [blame] | 548 | /* |
| 549 | * These more or less come from the DMT spec. The 720x400 modes are |
| 550 | * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75 |
| 551 | * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode |
| 552 | * should be 1152x870, again for the Mac, but instead we use the x864 DMT |
| 553 | * mode. |
| 554 | * |
| 555 | * The DMT modes have been fact-checked; the rest are mild guesses. |
| 556 | */ |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 557 | static const struct drm_display_mode edid_est_modes[] = { |
| 558 | { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840, |
| 559 | 968, 1056, 0, 600, 601, 605, 628, 0, |
| 560 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */ |
| 561 | { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824, |
| 562 | 896, 1024, 0, 600, 601, 603, 625, 0, |
| 563 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */ |
| 564 | { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656, |
| 565 | 720, 840, 0, 480, 481, 484, 500, 0, |
| 566 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */ |
| 567 | { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664, |
Paul Parsons | 87707cf | 2016-04-02 11:08:06 +0100 | [diff] [blame] | 568 | 704, 832, 0, 480, 489, 492, 520, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 569 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */ |
| 570 | { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704, |
| 571 | 768, 864, 0, 480, 483, 486, 525, 0, |
| 572 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */ |
Paul Parsons | 87707cf | 2016-04-02 11:08:06 +0100 | [diff] [blame] | 573 | { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 574 | 752, 800, 0, 480, 490, 492, 525, 0, |
| 575 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */ |
| 576 | { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738, |
| 577 | 846, 900, 0, 400, 421, 423, 449, 0, |
| 578 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */ |
| 579 | { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738, |
| 580 | 846, 900, 0, 400, 412, 414, 449, 0, |
| 581 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */ |
| 582 | { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296, |
| 583 | 1440, 1688, 0, 1024, 1025, 1028, 1066, 0, |
| 584 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */ |
Paul Parsons | 87707cf | 2016-04-02 11:08:06 +0100 | [diff] [blame] | 585 | { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 586 | 1136, 1312, 0, 768, 769, 772, 800, 0, |
| 587 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */ |
| 588 | { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048, |
| 589 | 1184, 1328, 0, 768, 771, 777, 806, 0, |
| 590 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */ |
| 591 | { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048, |
| 592 | 1184, 1344, 0, 768, 771, 777, 806, 0, |
| 593 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */ |
| 594 | { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032, |
| 595 | 1208, 1264, 0, 768, 768, 776, 817, 0, |
| 596 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */ |
| 597 | { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864, |
| 598 | 928, 1152, 0, 624, 625, 628, 667, 0, |
| 599 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */ |
| 600 | { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816, |
| 601 | 896, 1056, 0, 600, 601, 604, 625, 0, |
| 602 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */ |
| 603 | { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856, |
| 604 | 976, 1040, 0, 600, 637, 643, 666, 0, |
| 605 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */ |
| 606 | { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216, |
| 607 | 1344, 1600, 0, 864, 865, 868, 900, 0, |
| 608 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */ |
| 609 | }; |
| 610 | |
| 611 | struct minimode { |
| 612 | short w; |
| 613 | short h; |
| 614 | short r; |
| 615 | short rb; |
| 616 | }; |
| 617 | |
| 618 | static const struct minimode est3_modes[] = { |
| 619 | /* byte 6 */ |
| 620 | { 640, 350, 85, 0 }, |
| 621 | { 640, 400, 85, 0 }, |
| 622 | { 720, 400, 85, 0 }, |
| 623 | { 640, 480, 85, 0 }, |
| 624 | { 848, 480, 60, 0 }, |
| 625 | { 800, 600, 85, 0 }, |
| 626 | { 1024, 768, 85, 0 }, |
| 627 | { 1152, 864, 75, 0 }, |
| 628 | /* byte 7 */ |
| 629 | { 1280, 768, 60, 1 }, |
| 630 | { 1280, 768, 60, 0 }, |
| 631 | { 1280, 768, 75, 0 }, |
| 632 | { 1280, 768, 85, 0 }, |
| 633 | { 1280, 960, 60, 0 }, |
| 634 | { 1280, 960, 85, 0 }, |
| 635 | { 1280, 1024, 60, 0 }, |
| 636 | { 1280, 1024, 85, 0 }, |
| 637 | /* byte 8 */ |
| 638 | { 1360, 768, 60, 0 }, |
| 639 | { 1440, 900, 60, 1 }, |
| 640 | { 1440, 900, 60, 0 }, |
| 641 | { 1440, 900, 75, 0 }, |
| 642 | { 1440, 900, 85, 0 }, |
| 643 | { 1400, 1050, 60, 1 }, |
| 644 | { 1400, 1050, 60, 0 }, |
| 645 | { 1400, 1050, 75, 0 }, |
| 646 | /* byte 9 */ |
| 647 | { 1400, 1050, 85, 0 }, |
| 648 | { 1680, 1050, 60, 1 }, |
| 649 | { 1680, 1050, 60, 0 }, |
| 650 | { 1680, 1050, 75, 0 }, |
| 651 | { 1680, 1050, 85, 0 }, |
| 652 | { 1600, 1200, 60, 0 }, |
| 653 | { 1600, 1200, 65, 0 }, |
| 654 | { 1600, 1200, 70, 0 }, |
| 655 | /* byte 10 */ |
| 656 | { 1600, 1200, 75, 0 }, |
| 657 | { 1600, 1200, 85, 0 }, |
| 658 | { 1792, 1344, 60, 0 }, |
Ville Syrjälä | c068b32 | 2013-10-14 16:44:25 +0300 | [diff] [blame] | 659 | { 1792, 1344, 75, 0 }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 660 | { 1856, 1392, 60, 0 }, |
| 661 | { 1856, 1392, 75, 0 }, |
| 662 | { 1920, 1200, 60, 1 }, |
| 663 | { 1920, 1200, 60, 0 }, |
| 664 | /* byte 11 */ |
| 665 | { 1920, 1200, 75, 0 }, |
| 666 | { 1920, 1200, 85, 0 }, |
| 667 | { 1920, 1440, 60, 0 }, |
| 668 | { 1920, 1440, 75, 0 }, |
| 669 | }; |
| 670 | |
| 671 | static const struct minimode extra_modes[] = { |
| 672 | { 1024, 576, 60, 0 }, |
| 673 | { 1366, 768, 60, 0 }, |
| 674 | { 1600, 900, 60, 0 }, |
| 675 | { 1680, 945, 60, 0 }, |
| 676 | { 1920, 1080, 60, 0 }, |
| 677 | { 2048, 1152, 60, 0 }, |
| 678 | { 2048, 1536, 60, 0 }, |
| 679 | }; |
| 680 | |
| 681 | /* |
| 682 | * Probably taken from CEA-861 spec. |
| 683 | * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c. |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 684 | * |
| 685 | * Index using the VIC. |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 686 | */ |
| 687 | static const struct drm_display_mode edid_cea_modes[] = { |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 688 | /* 0 - dummy, VICs start at 1 */ |
| 689 | { }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 690 | /* 1 - 640x480@60Hz */ |
| 691 | { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656, |
| 692 | 752, 800, 0, 480, 490, 492, 525, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 693 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 694 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 695 | /* 2 - 720x480@60Hz */ |
| 696 | { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736, |
| 697 | 798, 858, 0, 480, 489, 495, 525, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 698 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 699 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 700 | /* 3 - 720x480@60Hz */ |
| 701 | { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736, |
| 702 | 798, 858, 0, 480, 489, 495, 525, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 703 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 704 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 705 | /* 4 - 1280x720@60Hz */ |
| 706 | { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390, |
| 707 | 1430, 1650, 0, 720, 725, 730, 750, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 708 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 709 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 710 | /* 5 - 1920x1080i@60Hz */ |
| 711 | { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008, |
| 712 | 2052, 2200, 0, 1080, 1084, 1094, 1125, 0, |
| 713 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 714 | DRM_MODE_FLAG_INTERLACE), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 715 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 716 | /* 6 - 720(1440)x480i@60Hz */ |
| 717 | { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739, |
| 718 | 801, 858, 0, 480, 488, 494, 525, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 719 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 720 | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 721 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 722 | /* 7 - 720(1440)x480i@60Hz */ |
| 723 | { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739, |
| 724 | 801, 858, 0, 480, 488, 494, 525, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 725 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 726 | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 727 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 728 | /* 8 - 720(1440)x240@60Hz */ |
| 729 | { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739, |
| 730 | 801, 858, 0, 240, 244, 247, 262, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 731 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 732 | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 733 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 734 | /* 9 - 720(1440)x240@60Hz */ |
| 735 | { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739, |
| 736 | 801, 858, 0, 240, 244, 247, 262, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 737 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 738 | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 739 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 740 | /* 10 - 2880x480i@60Hz */ |
| 741 | { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956, |
| 742 | 3204, 3432, 0, 480, 488, 494, 525, 0, |
| 743 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 744 | DRM_MODE_FLAG_INTERLACE), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 745 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 746 | /* 11 - 2880x480i@60Hz */ |
| 747 | { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956, |
| 748 | 3204, 3432, 0, 480, 488, 494, 525, 0, |
| 749 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 750 | DRM_MODE_FLAG_INTERLACE), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 751 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 752 | /* 12 - 2880x240@60Hz */ |
| 753 | { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956, |
| 754 | 3204, 3432, 0, 240, 244, 247, 262, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 755 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 756 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 757 | /* 13 - 2880x240@60Hz */ |
| 758 | { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956, |
| 759 | 3204, 3432, 0, 240, 244, 247, 262, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 760 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 761 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 762 | /* 14 - 1440x480@60Hz */ |
| 763 | { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472, |
| 764 | 1596, 1716, 0, 480, 489, 495, 525, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 765 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 766 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 767 | /* 15 - 1440x480@60Hz */ |
| 768 | { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472, |
| 769 | 1596, 1716, 0, 480, 489, 495, 525, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 770 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 771 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 772 | /* 16 - 1920x1080@60Hz */ |
| 773 | { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008, |
| 774 | 2052, 2200, 0, 1080, 1084, 1089, 1125, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 775 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 776 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 777 | /* 17 - 720x576@50Hz */ |
| 778 | { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732, |
| 779 | 796, 864, 0, 576, 581, 586, 625, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 780 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 781 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 782 | /* 18 - 720x576@50Hz */ |
| 783 | { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732, |
| 784 | 796, 864, 0, 576, 581, 586, 625, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 785 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 786 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 787 | /* 19 - 1280x720@50Hz */ |
| 788 | { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720, |
| 789 | 1760, 1980, 0, 720, 725, 730, 750, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 790 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 791 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 792 | /* 20 - 1920x1080i@50Hz */ |
| 793 | { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448, |
| 794 | 2492, 2640, 0, 1080, 1084, 1094, 1125, 0, |
| 795 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 796 | DRM_MODE_FLAG_INTERLACE), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 797 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 798 | /* 21 - 720(1440)x576i@50Hz */ |
| 799 | { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732, |
| 800 | 795, 864, 0, 576, 580, 586, 625, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 801 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 802 | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 803 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 804 | /* 22 - 720(1440)x576i@50Hz */ |
| 805 | { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732, |
| 806 | 795, 864, 0, 576, 580, 586, 625, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 807 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 808 | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 809 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 810 | /* 23 - 720(1440)x288@50Hz */ |
| 811 | { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732, |
| 812 | 795, 864, 0, 288, 290, 293, 312, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 813 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 814 | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 815 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 816 | /* 24 - 720(1440)x288@50Hz */ |
| 817 | { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732, |
| 818 | 795, 864, 0, 288, 290, 293, 312, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 819 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 820 | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 821 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 822 | /* 25 - 2880x576i@50Hz */ |
| 823 | { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928, |
| 824 | 3180, 3456, 0, 576, 580, 586, 625, 0, |
| 825 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 826 | DRM_MODE_FLAG_INTERLACE), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 827 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 828 | /* 26 - 2880x576i@50Hz */ |
| 829 | { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928, |
| 830 | 3180, 3456, 0, 576, 580, 586, 625, 0, |
| 831 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 832 | DRM_MODE_FLAG_INTERLACE), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 833 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 834 | /* 27 - 2880x288@50Hz */ |
| 835 | { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928, |
| 836 | 3180, 3456, 0, 288, 290, 293, 312, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 837 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 838 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 839 | /* 28 - 2880x288@50Hz */ |
| 840 | { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928, |
| 841 | 3180, 3456, 0, 288, 290, 293, 312, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 842 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 843 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 844 | /* 29 - 1440x576@50Hz */ |
| 845 | { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464, |
| 846 | 1592, 1728, 0, 576, 581, 586, 625, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 847 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 848 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 849 | /* 30 - 1440x576@50Hz */ |
| 850 | { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464, |
| 851 | 1592, 1728, 0, 576, 581, 586, 625, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 852 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 853 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 854 | /* 31 - 1920x1080@50Hz */ |
| 855 | { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448, |
| 856 | 2492, 2640, 0, 1080, 1084, 1089, 1125, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 857 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 858 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 859 | /* 32 - 1920x1080@24Hz */ |
| 860 | { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558, |
| 861 | 2602, 2750, 0, 1080, 1084, 1089, 1125, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 862 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 863 | .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 864 | /* 33 - 1920x1080@25Hz */ |
| 865 | { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448, |
| 866 | 2492, 2640, 0, 1080, 1084, 1089, 1125, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 867 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 868 | .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 869 | /* 34 - 1920x1080@30Hz */ |
| 870 | { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008, |
| 871 | 2052, 2200, 0, 1080, 1084, 1089, 1125, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 872 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 873 | .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 874 | /* 35 - 2880x480@60Hz */ |
| 875 | { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944, |
| 876 | 3192, 3432, 0, 480, 489, 495, 525, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 877 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 878 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 879 | /* 36 - 2880x480@60Hz */ |
| 880 | { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944, |
| 881 | 3192, 3432, 0, 480, 489, 495, 525, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 882 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 883 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 884 | /* 37 - 2880x576@50Hz */ |
| 885 | { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928, |
| 886 | 3184, 3456, 0, 576, 581, 586, 625, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 887 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 888 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 889 | /* 38 - 2880x576@50Hz */ |
| 890 | { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928, |
| 891 | 3184, 3456, 0, 576, 581, 586, 625, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 892 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 893 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 894 | /* 39 - 1920x1080i@50Hz */ |
| 895 | { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952, |
| 896 | 2120, 2304, 0, 1080, 1126, 1136, 1250, 0, |
| 897 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 898 | DRM_MODE_FLAG_INTERLACE), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 899 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 900 | /* 40 - 1920x1080i@100Hz */ |
| 901 | { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448, |
| 902 | 2492, 2640, 0, 1080, 1084, 1094, 1125, 0, |
| 903 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 904 | DRM_MODE_FLAG_INTERLACE), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 905 | .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 906 | /* 41 - 1280x720@100Hz */ |
| 907 | { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720, |
| 908 | 1760, 1980, 0, 720, 725, 730, 750, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 909 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 910 | .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 911 | /* 42 - 720x576@100Hz */ |
| 912 | { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732, |
| 913 | 796, 864, 0, 576, 581, 586, 625, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 914 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 915 | .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 916 | /* 43 - 720x576@100Hz */ |
| 917 | { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732, |
| 918 | 796, 864, 0, 576, 581, 586, 625, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 919 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 920 | .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 921 | /* 44 - 720(1440)x576i@100Hz */ |
| 922 | { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732, |
| 923 | 795, 864, 0, 576, 580, 586, 625, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 924 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Clint Taylor | 5a11f7f | 2014-09-26 09:55:24 -0700 | [diff] [blame] | 925 | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 926 | .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 927 | /* 45 - 720(1440)x576i@100Hz */ |
| 928 | { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732, |
| 929 | 795, 864, 0, 576, 580, 586, 625, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 930 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Clint Taylor | 5a11f7f | 2014-09-26 09:55:24 -0700 | [diff] [blame] | 931 | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 932 | .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 933 | /* 46 - 1920x1080i@120Hz */ |
| 934 | { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008, |
| 935 | 2052, 2200, 0, 1080, 1084, 1094, 1125, 0, |
| 936 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 937 | DRM_MODE_FLAG_INTERLACE), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 938 | .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 939 | /* 47 - 1280x720@120Hz */ |
| 940 | { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390, |
| 941 | 1430, 1650, 0, 720, 725, 730, 750, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 942 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 943 | .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 944 | /* 48 - 720x480@120Hz */ |
| 945 | { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736, |
| 946 | 798, 858, 0, 480, 489, 495, 525, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 947 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 948 | .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 949 | /* 49 - 720x480@120Hz */ |
| 950 | { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736, |
| 951 | 798, 858, 0, 480, 489, 495, 525, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 952 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 953 | .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 954 | /* 50 - 720(1440)x480i@120Hz */ |
| 955 | { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739, |
| 956 | 801, 858, 0, 480, 488, 494, 525, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 957 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 958 | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 959 | .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 960 | /* 51 - 720(1440)x480i@120Hz */ |
| 961 | { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739, |
| 962 | 801, 858, 0, 480, 488, 494, 525, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 963 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 964 | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 965 | .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 966 | /* 52 - 720x576@200Hz */ |
| 967 | { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732, |
| 968 | 796, 864, 0, 576, 581, 586, 625, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 969 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 970 | .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 971 | /* 53 - 720x576@200Hz */ |
| 972 | { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732, |
| 973 | 796, 864, 0, 576, 581, 586, 625, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 974 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 975 | .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 976 | /* 54 - 720(1440)x576i@200Hz */ |
| 977 | { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732, |
| 978 | 795, 864, 0, 576, 580, 586, 625, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 979 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 980 | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 981 | .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 982 | /* 55 - 720(1440)x576i@200Hz */ |
| 983 | { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732, |
| 984 | 795, 864, 0, 576, 580, 586, 625, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 985 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 986 | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 987 | .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 988 | /* 56 - 720x480@240Hz */ |
| 989 | { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736, |
| 990 | 798, 858, 0, 480, 489, 495, 525, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 991 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 992 | .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 993 | /* 57 - 720x480@240Hz */ |
| 994 | { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736, |
| 995 | 798, 858, 0, 480, 489, 495, 525, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 996 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 997 | .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Ville Syrjälä | e587803 | 2016-11-03 14:53:28 +0200 | [diff] [blame] | 998 | /* 58 - 720(1440)x480i@240Hz */ |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 999 | { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739, |
| 1000 | 801, 858, 0, 480, 488, 494, 525, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 1001 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 1002 | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 1003 | .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, }, |
Ville Syrjälä | e587803 | 2016-11-03 14:53:28 +0200 | [diff] [blame] | 1004 | /* 59 - 720(1440)x480i@240Hz */ |
Clint Taylor | fb01d28 | 2014-09-02 17:03:35 -0700 | [diff] [blame] | 1005 | { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739, |
| 1006 | 801, 858, 0, 480, 488, 494, 525, 0, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 1007 | DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC | |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 1008 | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 1009 | .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 1010 | /* 60 - 1280x720@24Hz */ |
| 1011 | { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040, |
| 1012 | 3080, 3300, 0, 720, 725, 730, 750, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 1013 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 1014 | .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 1015 | /* 61 - 1280x720@25Hz */ |
| 1016 | { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700, |
| 1017 | 3740, 3960, 0, 720, 725, 730, 750, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 1018 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 1019 | .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 1020 | /* 62 - 1280x720@30Hz */ |
| 1021 | { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040, |
| 1022 | 3080, 3300, 0, 720, 725, 730, 750, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 1023 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 1024 | .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 1025 | /* 63 - 1920x1080@120Hz */ |
| 1026 | { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008, |
| 1027 | 2052, 2200, 0, 1080, 1084, 1089, 1125, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 1028 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 1029 | .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 1030 | /* 64 - 1920x1080@100Hz */ |
| 1031 | { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448, |
Clint Taylor | 8f0e490 | 2016-08-15 10:31:28 -0700 | [diff] [blame] | 1032 | 2492, 2640, 0, 1080, 1084, 1089, 1125, 0, |
Ville Syrjälä | ee7925b | 2013-04-24 19:07:17 +0300 | [diff] [blame] | 1033 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
Vandana Kannan | 985e5dc | 2013-12-19 15:34:07 +0530 | [diff] [blame] | 1034 | .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
Shashank Sharma | 8ec6e07 | 2017-07-13 21:03:08 +0530 | [diff] [blame] | 1035 | /* 65 - 1280x720@24Hz */ |
| 1036 | { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040, |
| 1037 | 3080, 3300, 0, 720, 725, 730, 750, 0, |
| 1038 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1039 | .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1040 | /* 66 - 1280x720@25Hz */ |
| 1041 | { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700, |
| 1042 | 3740, 3960, 0, 720, 725, 730, 750, 0, |
| 1043 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1044 | .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1045 | /* 67 - 1280x720@30Hz */ |
| 1046 | { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040, |
| 1047 | 3080, 3300, 0, 720, 725, 730, 750, 0, |
| 1048 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1049 | .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1050 | /* 68 - 1280x720@50Hz */ |
| 1051 | { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720, |
| 1052 | 1760, 1980, 0, 720, 725, 730, 750, 0, |
| 1053 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1054 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1055 | /* 69 - 1280x720@60Hz */ |
| 1056 | { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390, |
| 1057 | 1430, 1650, 0, 720, 725, 730, 750, 0, |
| 1058 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1059 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1060 | /* 70 - 1280x720@100Hz */ |
| 1061 | { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720, |
| 1062 | 1760, 1980, 0, 720, 725, 730, 750, 0, |
| 1063 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1064 | .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1065 | /* 71 - 1280x720@120Hz */ |
| 1066 | { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390, |
| 1067 | 1430, 1650, 0, 720, 725, 730, 750, 0, |
| 1068 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1069 | .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1070 | /* 72 - 1920x1080@24Hz */ |
| 1071 | { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558, |
| 1072 | 2602, 2750, 0, 1080, 1084, 1089, 1125, 0, |
| 1073 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1074 | .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1075 | /* 73 - 1920x1080@25Hz */ |
| 1076 | { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448, |
| 1077 | 2492, 2640, 0, 1080, 1084, 1089, 1125, 0, |
| 1078 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1079 | .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1080 | /* 74 - 1920x1080@30Hz */ |
| 1081 | { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008, |
| 1082 | 2052, 2200, 0, 1080, 1084, 1089, 1125, 0, |
| 1083 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1084 | .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1085 | /* 75 - 1920x1080@50Hz */ |
| 1086 | { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448, |
| 1087 | 2492, 2640, 0, 1080, 1084, 1089, 1125, 0, |
| 1088 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1089 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1090 | /* 76 - 1920x1080@60Hz */ |
| 1091 | { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008, |
| 1092 | 2052, 2200, 0, 1080, 1084, 1089, 1125, 0, |
| 1093 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1094 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1095 | /* 77 - 1920x1080@100Hz */ |
| 1096 | { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448, |
| 1097 | 2492, 2640, 0, 1080, 1084, 1089, 1125, 0, |
| 1098 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1099 | .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1100 | /* 78 - 1920x1080@120Hz */ |
| 1101 | { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008, |
| 1102 | 2052, 2200, 0, 1080, 1084, 1089, 1125, 0, |
| 1103 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1104 | .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1105 | /* 79 - 1680x720@24Hz */ |
| 1106 | { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 3040, |
| 1107 | 3080, 3300, 0, 720, 725, 730, 750, 0, |
| 1108 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1109 | .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1110 | /* 80 - 1680x720@25Hz */ |
| 1111 | { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2908, |
| 1112 | 2948, 3168, 0, 720, 725, 730, 750, 0, |
| 1113 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1114 | .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1115 | /* 81 - 1680x720@30Hz */ |
| 1116 | { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2380, |
| 1117 | 2420, 2640, 0, 720, 725, 730, 750, 0, |
| 1118 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1119 | .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1120 | /* 82 - 1680x720@50Hz */ |
| 1121 | { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 82500, 1680, 1940, |
| 1122 | 1980, 2200, 0, 720, 725, 730, 750, 0, |
| 1123 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1124 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1125 | /* 83 - 1680x720@60Hz */ |
| 1126 | { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 1940, |
| 1127 | 1980, 2200, 0, 720, 725, 730, 750, 0, |
| 1128 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1129 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1130 | /* 84 - 1680x720@100Hz */ |
| 1131 | { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 165000, 1680, 1740, |
| 1132 | 1780, 2000, 0, 720, 725, 730, 825, 0, |
| 1133 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1134 | .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1135 | /* 85 - 1680x720@120Hz */ |
| 1136 | { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 198000, 1680, 1740, |
| 1137 | 1780, 2000, 0, 720, 725, 730, 825, 0, |
| 1138 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1139 | .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1140 | /* 86 - 2560x1080@24Hz */ |
| 1141 | { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 99000, 2560, 3558, |
| 1142 | 3602, 3750, 0, 1080, 1084, 1089, 1100, 0, |
| 1143 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1144 | .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1145 | /* 87 - 2560x1080@25Hz */ |
| 1146 | { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 90000, 2560, 3008, |
| 1147 | 3052, 3200, 0, 1080, 1084, 1089, 1125, 0, |
| 1148 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1149 | .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1150 | /* 88 - 2560x1080@30Hz */ |
| 1151 | { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 118800, 2560, 3328, |
| 1152 | 3372, 3520, 0, 1080, 1084, 1089, 1125, 0, |
| 1153 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1154 | .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1155 | /* 89 - 2560x1080@50Hz */ |
| 1156 | { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 185625, 2560, 3108, |
| 1157 | 3152, 3300, 0, 1080, 1084, 1089, 1125, 0, |
| 1158 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1159 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1160 | /* 90 - 2560x1080@60Hz */ |
| 1161 | { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 2808, |
| 1162 | 2852, 3000, 0, 1080, 1084, 1089, 1100, 0, |
| 1163 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1164 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1165 | /* 91 - 2560x1080@100Hz */ |
| 1166 | { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 371250, 2560, 2778, |
| 1167 | 2822, 2970, 0, 1080, 1084, 1089, 1250, 0, |
| 1168 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1169 | .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1170 | /* 92 - 2560x1080@120Hz */ |
| 1171 | { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 495000, 2560, 3108, |
| 1172 | 3152, 3300, 0, 1080, 1084, 1089, 1250, 0, |
| 1173 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1174 | .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1175 | /* 93 - 3840x2160p@24Hz 16:9 */ |
| 1176 | { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116, |
| 1177 | 5204, 5500, 0, 2160, 2168, 2178, 2250, 0, |
| 1178 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1179 | .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
| 1180 | /* 94 - 3840x2160p@25Hz 16:9 */ |
| 1181 | { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896, |
| 1182 | 4984, 5280, 0, 2160, 2168, 2178, 2250, 0, |
| 1183 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1184 | .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
| 1185 | /* 95 - 3840x2160p@30Hz 16:9 */ |
| 1186 | { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016, |
| 1187 | 4104, 4400, 0, 2160, 2168, 2178, 2250, 0, |
| 1188 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1189 | .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
| 1190 | /* 96 - 3840x2160p@50Hz 16:9 */ |
| 1191 | { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896, |
| 1192 | 4984, 5280, 0, 2160, 2168, 2178, 2250, 0, |
| 1193 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1194 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
| 1195 | /* 97 - 3840x2160p@60Hz 16:9 */ |
| 1196 | { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016, |
| 1197 | 4104, 4400, 0, 2160, 2168, 2178, 2250, 0, |
| 1198 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1199 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, }, |
| 1200 | /* 98 - 4096x2160p@24Hz 256:135 */ |
| 1201 | { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5116, |
| 1202 | 5204, 5500, 0, 2160, 2168, 2178, 2250, 0, |
| 1203 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1204 | .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, }, |
| 1205 | /* 99 - 4096x2160p@25Hz 256:135 */ |
| 1206 | { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5064, |
| 1207 | 5152, 5280, 0, 2160, 2168, 2178, 2250, 0, |
| 1208 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1209 | .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, }, |
| 1210 | /* 100 - 4096x2160p@30Hz 256:135 */ |
| 1211 | { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 4184, |
| 1212 | 4272, 4400, 0, 2160, 2168, 2178, 2250, 0, |
| 1213 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1214 | .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, }, |
| 1215 | /* 101 - 4096x2160p@50Hz 256:135 */ |
| 1216 | { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5064, |
| 1217 | 5152, 5280, 0, 2160, 2168, 2178, 2250, 0, |
| 1218 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1219 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, }, |
| 1220 | /* 102 - 4096x2160p@60Hz 256:135 */ |
| 1221 | { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 4184, |
| 1222 | 4272, 4400, 0, 2160, 2168, 2178, 2250, 0, |
| 1223 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1224 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, }, |
| 1225 | /* 103 - 3840x2160p@24Hz 64:27 */ |
| 1226 | { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116, |
| 1227 | 5204, 5500, 0, 2160, 2168, 2178, 2250, 0, |
| 1228 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1229 | .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1230 | /* 104 - 3840x2160p@25Hz 64:27 */ |
| 1231 | { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896, |
| 1232 | 4984, 5280, 0, 2160, 2168, 2178, 2250, 0, |
| 1233 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1234 | .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1235 | /* 105 - 3840x2160p@30Hz 64:27 */ |
| 1236 | { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016, |
| 1237 | 4104, 4400, 0, 2160, 2168, 2178, 2250, 0, |
| 1238 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1239 | .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1240 | /* 106 - 3840x2160p@50Hz 64:27 */ |
| 1241 | { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896, |
| 1242 | 4984, 5280, 0, 2160, 2168, 2178, 2250, 0, |
| 1243 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1244 | .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
| 1245 | /* 107 - 3840x2160p@60Hz 64:27 */ |
| 1246 | { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016, |
| 1247 | 4104, 4400, 0, 2160, 2168, 2178, 2250, 0, |
| 1248 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1249 | .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, }, |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 1250 | }; |
| 1251 | |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 1252 | /* |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 1253 | * HDMI 1.4 4k modes. Index using the VIC. |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 1254 | */ |
| 1255 | static const struct drm_display_mode edid_4k_modes[] = { |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 1256 | /* 0 - dummy, VICs start at 1 */ |
| 1257 | { }, |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 1258 | /* 1 - 3840x2160@30Hz */ |
| 1259 | { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, |
| 1260 | 3840, 4016, 4104, 4400, 0, |
| 1261 | 2160, 2168, 2178, 2250, 0, |
| 1262 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1263 | .vrefresh = 30, }, |
| 1264 | /* 2 - 3840x2160@25Hz */ |
| 1265 | { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, |
| 1266 | 3840, 4896, 4984, 5280, 0, |
| 1267 | 2160, 2168, 2178, 2250, 0, |
| 1268 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1269 | .vrefresh = 25, }, |
| 1270 | /* 3 - 3840x2160@24Hz */ |
| 1271 | { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, |
| 1272 | 3840, 5116, 5204, 5500, 0, |
| 1273 | 2160, 2168, 2178, 2250, 0, |
| 1274 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1275 | .vrefresh = 24, }, |
| 1276 | /* 4 - 4096x2160@24Hz (SMPTE) */ |
| 1277 | { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, |
| 1278 | 4096, 5116, 5204, 5500, 0, |
| 1279 | 2160, 2168, 2178, 2250, 0, |
| 1280 | DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC), |
| 1281 | .vrefresh = 24, }, |
| 1282 | }; |
| 1283 | |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1284 | /*** DDC fetch and block validation ***/ |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1285 | |
Adam Jackson | 083ae05 | 2009-09-23 17:30:45 -0400 | [diff] [blame] | 1286 | static const u8 edid_header[] = { |
| 1287 | 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00 |
| 1288 | }; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1289 | |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1290 | /** |
| 1291 | * drm_edid_header_is_valid - sanity check the header of the base EDID block |
| 1292 | * @raw_edid: pointer to raw base EDID block |
| 1293 | * |
| 1294 | * Sanity check the header of the base EDID block. |
| 1295 | * |
| 1296 | * Return: 8 if the header is perfect, down to 0 if it's totally wrong. |
Thomas Reim | 051963d | 2011-07-29 14:28:57 +0000 | [diff] [blame] | 1297 | */ |
| 1298 | int drm_edid_header_is_valid(const u8 *raw_edid) |
| 1299 | { |
| 1300 | int i, score = 0; |
| 1301 | |
| 1302 | for (i = 0; i < sizeof(edid_header); i++) |
| 1303 | if (raw_edid[i] == edid_header[i]) |
| 1304 | score++; |
| 1305 | |
| 1306 | return score; |
| 1307 | } |
| 1308 | EXPORT_SYMBOL(drm_edid_header_is_valid); |
| 1309 | |
Adam Jackson | 47819ba | 2012-05-30 16:42:39 -0400 | [diff] [blame] | 1310 | static int edid_fixup __read_mostly = 6; |
| 1311 | module_param_named(edid_fixup, edid_fixup, int, 0400); |
| 1312 | MODULE_PARM_DESC(edid_fixup, |
| 1313 | "Minimum number of valid EDID header bytes (0-8, default 6)"); |
Thomas Reim | 051963d | 2011-07-29 14:28:57 +0000 | [diff] [blame] | 1314 | |
Dave Airlie | 40d9b04 | 2014-10-20 16:29:33 +1000 | [diff] [blame] | 1315 | static void drm_get_displayid(struct drm_connector *connector, |
| 1316 | struct edid *edid); |
Dave Airlie | da9df2f | 2014-12-11 10:12:57 +1000 | [diff] [blame] | 1317 | |
Stefan Brüns | c465bbc | 2014-11-30 19:57:43 +0100 | [diff] [blame] | 1318 | static int drm_edid_block_checksum(const u8 *raw_edid) |
| 1319 | { |
| 1320 | int i; |
| 1321 | u8 csum = 0; |
| 1322 | for (i = 0; i < EDID_LENGTH; i++) |
| 1323 | csum += raw_edid[i]; |
| 1324 | |
| 1325 | return csum; |
| 1326 | } |
| 1327 | |
Stefan Brüns | d6885d6 | 2014-11-30 19:57:41 +0100 | [diff] [blame] | 1328 | static bool drm_edid_is_zero(const u8 *in_edid, int length) |
| 1329 | { |
| 1330 | if (memchr_inv(in_edid, 0, length)) |
| 1331 | return false; |
| 1332 | |
| 1333 | return true; |
| 1334 | } |
| 1335 | |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1336 | /** |
| 1337 | * drm_edid_block_valid - Sanity check the EDID block (base or extension) |
| 1338 | * @raw_edid: pointer to raw EDID block |
| 1339 | * @block: type of block to validate (0 for base, extension otherwise) |
| 1340 | * @print_bad_edid: if true, dump bad EDID blocks to the console |
Todd Previte | 6ba2bd3 | 2015-04-21 11:09:41 -0700 | [diff] [blame] | 1341 | * @edid_corrupt: if true, the header or checksum is invalid |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1342 | * |
| 1343 | * Validate a base or extension EDID block and optionally dump bad blocks to |
| 1344 | * the console. |
| 1345 | * |
| 1346 | * Return: True if the block is valid, false otherwise. |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1347 | */ |
Todd Previte | 6ba2bd3 | 2015-04-21 11:09:41 -0700 | [diff] [blame] | 1348 | bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid, |
| 1349 | bool *edid_corrupt) |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1350 | { |
Stefan Brüns | c465bbc | 2014-11-30 19:57:43 +0100 | [diff] [blame] | 1351 | u8 csum; |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1352 | struct edid *edid = (struct edid *)raw_edid; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1353 | |
Seung-Woo Kim | fe2ef78 | 2013-07-02 17:57:04 +0900 | [diff] [blame] | 1354 | if (WARN_ON(!raw_edid)) |
| 1355 | return false; |
| 1356 | |
Adam Jackson | 47819ba | 2012-05-30 16:42:39 -0400 | [diff] [blame] | 1357 | if (edid_fixup > 8 || edid_fixup < 0) |
| 1358 | edid_fixup = 6; |
| 1359 | |
Adam Jackson | f89ec8a | 2012-04-16 10:40:08 -0400 | [diff] [blame] | 1360 | if (block == 0) { |
Thomas Reim | 051963d | 2011-07-29 14:28:57 +0000 | [diff] [blame] | 1361 | int score = drm_edid_header_is_valid(raw_edid); |
Todd Previte | 6ba2bd3 | 2015-04-21 11:09:41 -0700 | [diff] [blame] | 1362 | if (score == 8) { |
| 1363 | if (edid_corrupt) |
Daniel Vetter | ac6f2e2 | 2015-05-08 16:15:41 +0200 | [diff] [blame] | 1364 | *edid_corrupt = false; |
Todd Previte | 6ba2bd3 | 2015-04-21 11:09:41 -0700 | [diff] [blame] | 1365 | } else if (score >= edid_fixup) { |
| 1366 | /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6 |
| 1367 | * The corrupt flag needs to be set here otherwise, the |
| 1368 | * fix-up code here will correct the problem, the |
| 1369 | * checksum is correct and the test fails |
| 1370 | */ |
| 1371 | if (edid_corrupt) |
Daniel Vetter | ac6f2e2 | 2015-05-08 16:15:41 +0200 | [diff] [blame] | 1372 | *edid_corrupt = true; |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1373 | DRM_DEBUG("Fixing EDID header, your hardware may be failing\n"); |
| 1374 | memcpy(raw_edid, edid_header, sizeof(edid_header)); |
| 1375 | } else { |
Todd Previte | 6ba2bd3 | 2015-04-21 11:09:41 -0700 | [diff] [blame] | 1376 | if (edid_corrupt) |
Daniel Vetter | ac6f2e2 | 2015-05-08 16:15:41 +0200 | [diff] [blame] | 1377 | *edid_corrupt = true; |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1378 | goto bad; |
| 1379 | } |
| 1380 | } |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1381 | |
Stefan Brüns | c465bbc | 2014-11-30 19:57:43 +0100 | [diff] [blame] | 1382 | csum = drm_edid_block_checksum(raw_edid); |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1383 | if (csum) { |
Todd Previte | 6ba2bd3 | 2015-04-21 11:09:41 -0700 | [diff] [blame] | 1384 | if (edid_corrupt) |
Daniel Vetter | ac6f2e2 | 2015-05-08 16:15:41 +0200 | [diff] [blame] | 1385 | *edid_corrupt = true; |
Todd Previte | 6ba2bd3 | 2015-04-21 11:09:41 -0700 | [diff] [blame] | 1386 | |
Adam Jackson | 4a638b4 | 2010-05-25 16:33:09 -0400 | [diff] [blame] | 1387 | /* allow CEA to slide through, switches mangle this */ |
Tomeu Vizoso | 82d7535 | 2016-12-08 14:11:56 +0100 | [diff] [blame] | 1388 | if (raw_edid[0] == CEA_EXT) { |
| 1389 | DRM_DEBUG("EDID checksum is invalid, remainder is %d\n", csum); |
| 1390 | DRM_DEBUG("Assuming a KVM switch modified the CEA block but left the original checksum\n"); |
| 1391 | } else { |
| 1392 | if (print_bad_edid) |
Chris Wilson | 813a787 | 2017-02-10 19:59:13 +0000 | [diff] [blame] | 1393 | DRM_NOTE("EDID checksum is invalid, remainder is %d\n", csum); |
Tomeu Vizoso | 82d7535 | 2016-12-08 14:11:56 +0100 | [diff] [blame] | 1394 | |
Adam Jackson | 4a638b4 | 2010-05-25 16:33:09 -0400 | [diff] [blame] | 1395 | goto bad; |
Tomeu Vizoso | 82d7535 | 2016-12-08 14:11:56 +0100 | [diff] [blame] | 1396 | } |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1397 | } |
| 1398 | |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1399 | /* per-block-type checks */ |
| 1400 | switch (raw_edid[0]) { |
| 1401 | case 0: /* base */ |
| 1402 | if (edid->version != 1) { |
Chris Wilson | 813a787 | 2017-02-10 19:59:13 +0000 | [diff] [blame] | 1403 | DRM_NOTE("EDID has major version %d, instead of 1\n", edid->version); |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1404 | goto bad; |
| 1405 | } |
Adam Jackson | 862b89c | 2009-11-23 14:23:06 -0500 | [diff] [blame] | 1406 | |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1407 | if (edid->revision > 4) |
| 1408 | DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n"); |
| 1409 | break; |
| 1410 | |
| 1411 | default: |
| 1412 | break; |
| 1413 | } |
Adam Jackson | 47ee4ccf | 2009-11-23 14:23:05 -0500 | [diff] [blame] | 1414 | |
Seung-Woo Kim | fe2ef78 | 2013-07-02 17:57:04 +0900 | [diff] [blame] | 1415 | return true; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1416 | |
| 1417 | bad: |
Seung-Woo Kim | fe2ef78 | 2013-07-02 17:57:04 +0900 | [diff] [blame] | 1418 | if (print_bad_edid) { |
Stefan Brüns | da4c07b | 2014-11-30 19:57:42 +0100 | [diff] [blame] | 1419 | if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) { |
Joe Perches | 499447d | 2017-02-28 04:55:53 -0800 | [diff] [blame] | 1420 | pr_notice("EDID block is all zeroes\n"); |
Stefan Brüns | da4c07b | 2014-11-30 19:57:42 +0100 | [diff] [blame] | 1421 | } else { |
Joe Perches | 499447d | 2017-02-28 04:55:53 -0800 | [diff] [blame] | 1422 | pr_notice("Raw EDID:\n"); |
Chris Wilson | 813a787 | 2017-02-10 19:59:13 +0000 | [diff] [blame] | 1423 | print_hex_dump(KERN_NOTICE, |
| 1424 | " \t", DUMP_PREFIX_NONE, 16, 1, |
| 1425 | raw_edid, EDID_LENGTH, false); |
Stefan Brüns | da4c07b | 2014-11-30 19:57:42 +0100 | [diff] [blame] | 1426 | } |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1427 | } |
Seung-Woo Kim | fe2ef78 | 2013-07-02 17:57:04 +0900 | [diff] [blame] | 1428 | return false; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1429 | } |
Carsten Emde | da0df92 | 2012-03-18 22:37:33 +0100 | [diff] [blame] | 1430 | EXPORT_SYMBOL(drm_edid_block_valid); |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1431 | |
| 1432 | /** |
| 1433 | * drm_edid_is_valid - sanity check EDID data |
| 1434 | * @edid: EDID data |
| 1435 | * |
| 1436 | * Sanity-check an entire EDID record (including extensions) |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1437 | * |
| 1438 | * Return: True if the EDID data is valid, false otherwise. |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1439 | */ |
| 1440 | bool drm_edid_is_valid(struct edid *edid) |
| 1441 | { |
| 1442 | int i; |
| 1443 | u8 *raw = (u8 *)edid; |
| 1444 | |
| 1445 | if (!edid) |
| 1446 | return false; |
| 1447 | |
| 1448 | for (i = 0; i <= edid->extensions; i++) |
Todd Previte | 6ba2bd3 | 2015-04-21 11:09:41 -0700 | [diff] [blame] | 1449 | if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL)) |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1450 | return false; |
| 1451 | |
| 1452 | return true; |
| 1453 | } |
Alex Deucher | 3c53788 | 2010-02-05 04:21:19 -0500 | [diff] [blame] | 1454 | EXPORT_SYMBOL(drm_edid_is_valid); |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1455 | |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1456 | #define DDC_SEGMENT_ADDR 0x30 |
| 1457 | /** |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1458 | * drm_do_probe_ddc_edid() - get EDID information via I2C |
Thierry Reding | 7c58e87 | 2014-12-03 16:52:18 +0100 | [diff] [blame] | 1459 | * @data: I2C device adapter |
Daniel Vetter | fc66811 | 2014-01-21 12:02:26 +0100 | [diff] [blame] | 1460 | * @buf: EDID data buffer to be filled |
| 1461 | * @block: 128 byte EDID block to start fetching from |
| 1462 | * @len: EDID data buffer length to fetch |
| 1463 | * |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1464 | * Try to fetch EDID information by calling I2C driver functions. |
Daniel Vetter | fc66811 | 2014-01-21 12:02:26 +0100 | [diff] [blame] | 1465 | * |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1466 | * Return: 0 on success or -1 on failure. |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1467 | */ |
| 1468 | static int |
Lars-Peter Clausen | 18df89f | 2012-04-27 11:11:58 +0200 | [diff] [blame] | 1469 | drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len) |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1470 | { |
Lars-Peter Clausen | 18df89f | 2012-04-27 11:11:58 +0200 | [diff] [blame] | 1471 | struct i2c_adapter *adapter = data; |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1472 | unsigned char start = block * EDID_LENGTH; |
Shirish S | cd004b3 | 2012-08-30 07:04:06 +0000 | [diff] [blame] | 1473 | unsigned char segment = block >> 1; |
| 1474 | unsigned char xfers = segment ? 3 : 2; |
Chris Wilson | 4819d2e | 2011-03-15 11:04:41 +0000 | [diff] [blame] | 1475 | int ret, retries = 5; |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1476 | |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1477 | /* |
| 1478 | * The core I2C driver will automatically retry the transfer if the |
Chris Wilson | 4819d2e | 2011-03-15 11:04:41 +0000 | [diff] [blame] | 1479 | * adapter reports EAGAIN. However, we find that bit-banging transfers |
| 1480 | * are susceptible to errors under a heavily loaded machine and |
| 1481 | * generate spurious NAKs and timeouts. Retrying the transfer |
| 1482 | * of the individual block a few times seems to overcome this. |
| 1483 | */ |
| 1484 | do { |
| 1485 | struct i2c_msg msgs[] = { |
| 1486 | { |
Shirish S | cd004b3 | 2012-08-30 07:04:06 +0000 | [diff] [blame] | 1487 | .addr = DDC_SEGMENT_ADDR, |
| 1488 | .flags = 0, |
| 1489 | .len = 1, |
| 1490 | .buf = &segment, |
| 1491 | }, { |
Chris Wilson | 4819d2e | 2011-03-15 11:04:41 +0000 | [diff] [blame] | 1492 | .addr = DDC_ADDR, |
| 1493 | .flags = 0, |
| 1494 | .len = 1, |
| 1495 | .buf = &start, |
| 1496 | }, { |
| 1497 | .addr = DDC_ADDR, |
| 1498 | .flags = I2C_M_RD, |
| 1499 | .len = len, |
| 1500 | .buf = buf, |
| 1501 | } |
| 1502 | }; |
Shirish S | cd004b3 | 2012-08-30 07:04:06 +0000 | [diff] [blame] | 1503 | |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1504 | /* |
| 1505 | * Avoid sending the segment addr to not upset non-compliant |
| 1506 | * DDC monitors. |
| 1507 | */ |
Shirish S | cd004b3 | 2012-08-30 07:04:06 +0000 | [diff] [blame] | 1508 | ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers); |
| 1509 | |
Eugeni Dodonov | 9292f37 | 2012-01-05 09:34:28 -0200 | [diff] [blame] | 1510 | if (ret == -ENXIO) { |
| 1511 | DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n", |
| 1512 | adapter->name); |
| 1513 | break; |
| 1514 | } |
Shirish S | cd004b3 | 2012-08-30 07:04:06 +0000 | [diff] [blame] | 1515 | } while (ret != xfers && --retries); |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1516 | |
Shirish S | cd004b3 | 2012-08-30 07:04:06 +0000 | [diff] [blame] | 1517 | return ret == xfers ? 0 : -1; |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1518 | } |
| 1519 | |
Chris Wilson | 14544d0 | 2016-10-24 12:38:21 +0100 | [diff] [blame] | 1520 | static void connector_bad_edid(struct drm_connector *connector, |
| 1521 | u8 *edid, int num_blocks) |
| 1522 | { |
| 1523 | int i; |
| 1524 | |
| 1525 | if (connector->bad_edid_counter++ && !(drm_debug & DRM_UT_KMS)) |
| 1526 | return; |
| 1527 | |
| 1528 | dev_warn(connector->dev->dev, |
| 1529 | "%s: EDID is invalid:\n", |
| 1530 | connector->name); |
| 1531 | for (i = 0; i < num_blocks; i++) { |
| 1532 | u8 *block = edid + i * EDID_LENGTH; |
| 1533 | char prefix[20]; |
| 1534 | |
| 1535 | if (drm_edid_is_zero(block, EDID_LENGTH)) |
| 1536 | sprintf(prefix, "\t[%02x] ZERO ", i); |
| 1537 | else if (!drm_edid_block_valid(block, i, false, NULL)) |
| 1538 | sprintf(prefix, "\t[%02x] BAD ", i); |
| 1539 | else |
| 1540 | sprintf(prefix, "\t[%02x] GOOD ", i); |
| 1541 | |
| 1542 | print_hex_dump(KERN_WARNING, |
| 1543 | prefix, DUMP_PREFIX_NONE, 16, 1, |
| 1544 | block, EDID_LENGTH, false); |
| 1545 | } |
| 1546 | } |
| 1547 | |
Lars-Peter Clausen | 18df89f | 2012-04-27 11:11:58 +0200 | [diff] [blame] | 1548 | /** |
| 1549 | * drm_do_get_edid - get EDID data using a custom EDID block read function |
| 1550 | * @connector: connector we're probing |
| 1551 | * @get_edid_block: EDID block read function |
| 1552 | * @data: private data passed to the block read function |
| 1553 | * |
| 1554 | * When the I2C adapter connected to the DDC bus is hidden behind a device that |
| 1555 | * exposes a different interface to read EDID blocks this function can be used |
| 1556 | * to get EDID data using a custom block read function. |
| 1557 | * |
| 1558 | * As in the general case the DDC bus is accessible by the kernel at the I2C |
| 1559 | * level, drivers must make all reasonable efforts to expose it as an I2C |
| 1560 | * adapter and use drm_get_edid() instead of abusing this function. |
| 1561 | * |
Jani Nikula | 53fd40a | 2017-09-12 11:19:26 +0300 | [diff] [blame] | 1562 | * The EDID may be overridden using debugfs override_edid or firmare EDID |
| 1563 | * (drm_load_edid_firmware() and drm.edid_firmware parameter), in this priority |
| 1564 | * order. Having either of them bypasses actual EDID reads. |
| 1565 | * |
Lars-Peter Clausen | 18df89f | 2012-04-27 11:11:58 +0200 | [diff] [blame] | 1566 | * Return: Pointer to valid EDID or NULL if we couldn't find any. |
| 1567 | */ |
| 1568 | struct edid *drm_do_get_edid(struct drm_connector *connector, |
| 1569 | int (*get_edid_block)(void *data, u8 *buf, unsigned int block, |
| 1570 | size_t len), |
| 1571 | void *data) |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1572 | { |
Sam Tygier | 0ea75e2 | 2010-09-23 10:11:01 +0100 | [diff] [blame] | 1573 | int i, j = 0, valid_extensions = 0; |
Chris Wilson | f14f368 | 2016-10-17 09:35:12 +0100 | [diff] [blame] | 1574 | u8 *edid, *new; |
Jani Nikula | 53fd40a | 2017-09-12 11:19:26 +0300 | [diff] [blame] | 1575 | struct edid *override = NULL; |
| 1576 | |
| 1577 | if (connector->override_edid) |
Ville Syrjälä | 11b83e3 | 2018-02-23 21:25:02 +0200 | [diff] [blame] | 1578 | override = drm_edid_duplicate(connector->edid_blob_ptr->data); |
Jani Nikula | 53fd40a | 2017-09-12 11:19:26 +0300 | [diff] [blame] | 1579 | |
| 1580 | if (!override) |
| 1581 | override = drm_load_edid_firmware(connector); |
| 1582 | |
| 1583 | if (!IS_ERR_OR_NULL(override)) |
| 1584 | return override; |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1585 | |
Chris Wilson | f14f368 | 2016-10-17 09:35:12 +0100 | [diff] [blame] | 1586 | if ((edid = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL) |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1587 | return NULL; |
| 1588 | |
| 1589 | /* base block fetch */ |
| 1590 | for (i = 0; i < 4; i++) { |
Chris Wilson | f14f368 | 2016-10-17 09:35:12 +0100 | [diff] [blame] | 1591 | if (get_edid_block(data, edid, 0, EDID_LENGTH)) |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1592 | goto out; |
Chris Wilson | 14544d0 | 2016-10-24 12:38:21 +0100 | [diff] [blame] | 1593 | if (drm_edid_block_valid(edid, 0, false, |
Todd Previte | 6ba2bd3 | 2015-04-21 11:09:41 -0700 | [diff] [blame] | 1594 | &connector->edid_corrupt)) |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1595 | break; |
Chris Wilson | f14f368 | 2016-10-17 09:35:12 +0100 | [diff] [blame] | 1596 | if (i == 0 && drm_edid_is_zero(edid, EDID_LENGTH)) { |
Dave Airlie | 4a9a8b7 | 2011-06-14 06:13:55 +0000 | [diff] [blame] | 1597 | connector->null_edid_counter++; |
| 1598 | goto carp; |
| 1599 | } |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1600 | } |
| 1601 | if (i == 4) |
| 1602 | goto carp; |
| 1603 | |
| 1604 | /* if there's no extensions, we're done */ |
Chris Wilson | 14544d0 | 2016-10-24 12:38:21 +0100 | [diff] [blame] | 1605 | valid_extensions = edid[0x7e]; |
| 1606 | if (valid_extensions == 0) |
Chris Wilson | f14f368 | 2016-10-17 09:35:12 +0100 | [diff] [blame] | 1607 | return (struct edid *)edid; |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1608 | |
Chris Wilson | 14544d0 | 2016-10-24 12:38:21 +0100 | [diff] [blame] | 1609 | new = krealloc(edid, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL); |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1610 | if (!new) |
| 1611 | goto out; |
Chris Wilson | f14f368 | 2016-10-17 09:35:12 +0100 | [diff] [blame] | 1612 | edid = new; |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1613 | |
Chris Wilson | f14f368 | 2016-10-17 09:35:12 +0100 | [diff] [blame] | 1614 | for (j = 1; j <= edid[0x7e]; j++) { |
Chris Wilson | 14544d0 | 2016-10-24 12:38:21 +0100 | [diff] [blame] | 1615 | u8 *block = edid + j * EDID_LENGTH; |
Chris Wilson | a28187c | 2016-10-17 09:35:13 +0100 | [diff] [blame] | 1616 | |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1617 | for (i = 0; i < 4; i++) { |
Chris Wilson | a28187c | 2016-10-17 09:35:13 +0100 | [diff] [blame] | 1618 | if (get_edid_block(data, block, j, EDID_LENGTH)) |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1619 | goto out; |
Chris Wilson | 14544d0 | 2016-10-24 12:38:21 +0100 | [diff] [blame] | 1620 | if (drm_edid_block_valid(block, j, false, NULL)) |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1621 | break; |
| 1622 | } |
Maarten Lankhorst | f934ec8c | 2013-01-29 14:27:39 +0100 | [diff] [blame] | 1623 | |
Chris Wilson | 14544d0 | 2016-10-24 12:38:21 +0100 | [diff] [blame] | 1624 | if (i == 4) |
| 1625 | valid_extensions--; |
Sam Tygier | 0ea75e2 | 2010-09-23 10:11:01 +0100 | [diff] [blame] | 1626 | } |
| 1627 | |
Chris Wilson | f14f368 | 2016-10-17 09:35:12 +0100 | [diff] [blame] | 1628 | if (valid_extensions != edid[0x7e]) { |
Chris Wilson | 14544d0 | 2016-10-24 12:38:21 +0100 | [diff] [blame] | 1629 | u8 *base; |
| 1630 | |
| 1631 | connector_bad_edid(connector, edid, edid[0x7e] + 1); |
| 1632 | |
Chris Wilson | f14f368 | 2016-10-17 09:35:12 +0100 | [diff] [blame] | 1633 | edid[EDID_LENGTH-1] += edid[0x7e] - valid_extensions; |
| 1634 | edid[0x7e] = valid_extensions; |
Chris Wilson | 14544d0 | 2016-10-24 12:38:21 +0100 | [diff] [blame] | 1635 | |
| 1636 | new = kmalloc((valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL); |
Sam Tygier | 0ea75e2 | 2010-09-23 10:11:01 +0100 | [diff] [blame] | 1637 | if (!new) |
| 1638 | goto out; |
Chris Wilson | 14544d0 | 2016-10-24 12:38:21 +0100 | [diff] [blame] | 1639 | |
| 1640 | base = new; |
| 1641 | for (i = 0; i <= edid[0x7e]; i++) { |
| 1642 | u8 *block = edid + i * EDID_LENGTH; |
| 1643 | |
| 1644 | if (!drm_edid_block_valid(block, i, false, NULL)) |
| 1645 | continue; |
| 1646 | |
| 1647 | memcpy(base, block, EDID_LENGTH); |
| 1648 | base += EDID_LENGTH; |
| 1649 | } |
| 1650 | |
| 1651 | kfree(edid); |
Chris Wilson | f14f368 | 2016-10-17 09:35:12 +0100 | [diff] [blame] | 1652 | edid = new; |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1653 | } |
| 1654 | |
Chris Wilson | f14f368 | 2016-10-17 09:35:12 +0100 | [diff] [blame] | 1655 | return (struct edid *)edid; |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1656 | |
| 1657 | carp: |
Chris Wilson | 14544d0 | 2016-10-24 12:38:21 +0100 | [diff] [blame] | 1658 | connector_bad_edid(connector, edid, 1); |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1659 | out: |
Chris Wilson | f14f368 | 2016-10-17 09:35:12 +0100 | [diff] [blame] | 1660 | kfree(edid); |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1661 | return NULL; |
| 1662 | } |
Lars-Peter Clausen | 18df89f | 2012-04-27 11:11:58 +0200 | [diff] [blame] | 1663 | EXPORT_SYMBOL_GPL(drm_do_get_edid); |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1664 | |
| 1665 | /** |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1666 | * drm_probe_ddc() - probe DDC presence |
| 1667 | * @adapter: I2C adapter to probe |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1668 | * |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1669 | * Return: True on success, false on failure. |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1670 | */ |
Adam Jackson | fbff469 | 2012-09-18 10:58:47 -0400 | [diff] [blame] | 1671 | bool |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1672 | drm_probe_ddc(struct i2c_adapter *adapter) |
| 1673 | { |
| 1674 | unsigned char out; |
| 1675 | |
| 1676 | return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0); |
| 1677 | } |
Adam Jackson | fbff469 | 2012-09-18 10:58:47 -0400 | [diff] [blame] | 1678 | EXPORT_SYMBOL(drm_probe_ddc); |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1679 | |
| 1680 | /** |
| 1681 | * drm_get_edid - get EDID data, if available |
| 1682 | * @connector: connector we're probing |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1683 | * @adapter: I2C adapter to use for DDC |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1684 | * |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1685 | * Poke the given I2C channel to grab EDID data if possible. If found, |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1686 | * attach it to the connector. |
| 1687 | * |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1688 | * Return: Pointer to valid EDID or NULL if we couldn't find any. |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1689 | */ |
| 1690 | struct edid *drm_get_edid(struct drm_connector *connector, |
| 1691 | struct i2c_adapter *adapter) |
| 1692 | { |
Dave Airlie | 40d9b04 | 2014-10-20 16:29:33 +1000 | [diff] [blame] | 1693 | struct edid *edid; |
| 1694 | |
Jani Nikula | 15f080f | 2017-02-17 17:20:53 +0200 | [diff] [blame] | 1695 | if (connector->force == DRM_FORCE_OFF) |
| 1696 | return NULL; |
| 1697 | |
| 1698 | if (connector->force == DRM_FORCE_UNSPECIFIED && !drm_probe_ddc(adapter)) |
Lars-Peter Clausen | 18df89f | 2012-04-27 11:11:58 +0200 | [diff] [blame] | 1699 | return NULL; |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1700 | |
Dave Airlie | 40d9b04 | 2014-10-20 16:29:33 +1000 | [diff] [blame] | 1701 | edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter); |
| 1702 | if (edid) |
| 1703 | drm_get_displayid(connector, edid); |
| 1704 | return edid; |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1705 | } |
| 1706 | EXPORT_SYMBOL(drm_get_edid); |
| 1707 | |
Jani Nikula | 51f8da5 | 2013-09-27 15:08:27 +0300 | [diff] [blame] | 1708 | /** |
Lukas Wunner | 5cb8eaa2 | 2016-01-11 20:09:20 +0100 | [diff] [blame] | 1709 | * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output |
| 1710 | * @connector: connector we're probing |
| 1711 | * @adapter: I2C adapter to use for DDC |
| 1712 | * |
| 1713 | * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of |
| 1714 | * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily |
| 1715 | * switch DDC to the GPU which is retrieving EDID. |
| 1716 | * |
| 1717 | * Return: Pointer to valid EDID or %NULL if we couldn't find any. |
| 1718 | */ |
| 1719 | struct edid *drm_get_edid_switcheroo(struct drm_connector *connector, |
| 1720 | struct i2c_adapter *adapter) |
| 1721 | { |
| 1722 | struct pci_dev *pdev = connector->dev->pdev; |
| 1723 | struct edid *edid; |
| 1724 | |
| 1725 | vga_switcheroo_lock_ddc(pdev); |
| 1726 | edid = drm_get_edid(connector, adapter); |
| 1727 | vga_switcheroo_unlock_ddc(pdev); |
| 1728 | |
| 1729 | return edid; |
| 1730 | } |
| 1731 | EXPORT_SYMBOL(drm_get_edid_switcheroo); |
| 1732 | |
| 1733 | /** |
Jani Nikula | 51f8da5 | 2013-09-27 15:08:27 +0300 | [diff] [blame] | 1734 | * drm_edid_duplicate - duplicate an EDID and the extensions |
| 1735 | * @edid: EDID to duplicate |
| 1736 | * |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1737 | * Return: Pointer to duplicated EDID or NULL on allocation failure. |
Jani Nikula | 51f8da5 | 2013-09-27 15:08:27 +0300 | [diff] [blame] | 1738 | */ |
| 1739 | struct edid *drm_edid_duplicate(const struct edid *edid) |
| 1740 | { |
| 1741 | return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL); |
| 1742 | } |
| 1743 | EXPORT_SYMBOL(drm_edid_duplicate); |
| 1744 | |
Adam Jackson | 61e57a8 | 2010-03-29 21:43:18 +0000 | [diff] [blame] | 1745 | /*** EDID parsing ***/ |
| 1746 | |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1747 | /** |
| 1748 | * edid_vendor - match a string against EDID's obfuscated vendor field |
| 1749 | * @edid: EDID to match |
| 1750 | * @vendor: vendor string |
| 1751 | * |
| 1752 | * Returns true if @vendor is in @edid, false otherwise |
| 1753 | */ |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 1754 | static bool edid_vendor(const struct edid *edid, const char *vendor) |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1755 | { |
| 1756 | char edid_vendor[3]; |
| 1757 | |
| 1758 | edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@'; |
| 1759 | edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) | |
| 1760 | ((edid->mfg_id[1] & 0xe0) >> 5)) + '@'; |
Dave Airlie | 16456c8 | 2009-04-03 09:10:33 +1000 | [diff] [blame] | 1761 | edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@'; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1762 | |
| 1763 | return !strncmp(edid_vendor, vendor, 3); |
| 1764 | } |
| 1765 | |
| 1766 | /** |
| 1767 | * edid_get_quirks - return quirk flags for a given EDID |
| 1768 | * @edid: EDID to process |
| 1769 | * |
| 1770 | * This tells subsequent routines what fixes they need to apply. |
| 1771 | */ |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 1772 | static u32 edid_get_quirks(const struct edid *edid) |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1773 | { |
Jani Nikula | 23c4cfb | 2016-12-28 13:06:26 +0200 | [diff] [blame] | 1774 | const struct edid_quirk *quirk; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1775 | int i; |
| 1776 | |
| 1777 | for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) { |
| 1778 | quirk = &edid_quirk_list[i]; |
| 1779 | |
| 1780 | if (edid_vendor(edid, quirk->vendor) && |
| 1781 | (EDID_PRODUCT_ID(edid) == quirk->product_id)) |
| 1782 | return quirk->quirks; |
| 1783 | } |
| 1784 | |
| 1785 | return 0; |
| 1786 | } |
| 1787 | |
| 1788 | #define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay) |
Alex Deucher | 339d202 | 2013-08-15 11:42:14 -0400 | [diff] [blame] | 1789 | #define MODE_REFRESH_DIFF(c,t) (abs((c) - (t))) |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1790 | |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1791 | /** |
| 1792 | * edid_fixup_preferred - set preferred modes based on quirk list |
| 1793 | * @connector: has mode list to fix up |
| 1794 | * @quirks: quirks list |
| 1795 | * |
| 1796 | * Walk the mode list for @connector, clearing the preferred status |
| 1797 | * on existing modes and setting it anew for the right mode ala @quirks. |
| 1798 | */ |
| 1799 | static void edid_fixup_preferred(struct drm_connector *connector, |
| 1800 | u32 quirks) |
| 1801 | { |
| 1802 | struct drm_display_mode *t, *cur_mode, *preferred_mode; |
Dave Airlie | f890607 | 2008-12-18 16:59:02 +1000 | [diff] [blame] | 1803 | int target_refresh = 0; |
Alex Deucher | 339d202 | 2013-08-15 11:42:14 -0400 | [diff] [blame] | 1804 | int cur_vrefresh, preferred_vrefresh; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1805 | |
| 1806 | if (list_empty(&connector->probed_modes)) |
| 1807 | return; |
| 1808 | |
| 1809 | if (quirks & EDID_QUIRK_PREFER_LARGE_60) |
| 1810 | target_refresh = 60; |
| 1811 | if (quirks & EDID_QUIRK_PREFER_LARGE_75) |
| 1812 | target_refresh = 75; |
| 1813 | |
| 1814 | preferred_mode = list_first_entry(&connector->probed_modes, |
| 1815 | struct drm_display_mode, head); |
| 1816 | |
| 1817 | list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) { |
| 1818 | cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED; |
| 1819 | |
| 1820 | if (cur_mode == preferred_mode) |
| 1821 | continue; |
| 1822 | |
| 1823 | /* Largest mode is preferred */ |
| 1824 | if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode)) |
| 1825 | preferred_mode = cur_mode; |
| 1826 | |
Alex Deucher | 339d202 | 2013-08-15 11:42:14 -0400 | [diff] [blame] | 1827 | cur_vrefresh = cur_mode->vrefresh ? |
| 1828 | cur_mode->vrefresh : drm_mode_vrefresh(cur_mode); |
| 1829 | preferred_vrefresh = preferred_mode->vrefresh ? |
| 1830 | preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode); |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1831 | /* At a given size, try to get closest to target refresh */ |
| 1832 | if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) && |
Alex Deucher | 339d202 | 2013-08-15 11:42:14 -0400 | [diff] [blame] | 1833 | MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) < |
| 1834 | MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) { |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 1835 | preferred_mode = cur_mode; |
| 1836 | } |
| 1837 | } |
| 1838 | |
| 1839 | preferred_mode->type |= DRM_MODE_TYPE_PREFERRED; |
| 1840 | } |
| 1841 | |
Adam Jackson | f6e252b | 2012-04-13 16:33:31 -0400 | [diff] [blame] | 1842 | static bool |
| 1843 | mode_is_rb(const struct drm_display_mode *mode) |
| 1844 | { |
| 1845 | return (mode->htotal - mode->hdisplay == 160) && |
| 1846 | (mode->hsync_end - mode->hdisplay == 80) && |
| 1847 | (mode->hsync_end - mode->hsync_start == 32) && |
| 1848 | (mode->vsync_start - mode->vdisplay == 3); |
| 1849 | } |
| 1850 | |
Adam Jackson | 33c7531 | 2012-04-13 16:33:29 -0400 | [diff] [blame] | 1851 | /* |
| 1852 | * drm_mode_find_dmt - Create a copy of a mode if present in DMT |
| 1853 | * @dev: Device to duplicate against |
| 1854 | * @hsize: Mode width |
| 1855 | * @vsize: Mode height |
| 1856 | * @fresh: Mode refresh rate |
Adam Jackson | f6e252b | 2012-04-13 16:33:31 -0400 | [diff] [blame] | 1857 | * @rb: Mode reduced-blanking-ness |
Adam Jackson | 33c7531 | 2012-04-13 16:33:29 -0400 | [diff] [blame] | 1858 | * |
| 1859 | * Walk the DMT mode list looking for a match for the given parameters. |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 1860 | * |
| 1861 | * Return: A newly allocated copy of the mode, or NULL if not found. |
Adam Jackson | 33c7531 | 2012-04-13 16:33:29 -0400 | [diff] [blame] | 1862 | */ |
Dave Airlie | 1d42bbc | 2010-05-07 05:02:30 +0000 | [diff] [blame] | 1863 | struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev, |
Adam Jackson | f6e252b | 2012-04-13 16:33:31 -0400 | [diff] [blame] | 1864 | int hsize, int vsize, int fresh, |
| 1865 | bool rb) |
Zhao Yakui | 559ee21 | 2009-09-03 09:33:47 +0800 | [diff] [blame] | 1866 | { |
Adam Jackson | 07a5e63 | 2009-12-03 17:44:38 -0500 | [diff] [blame] | 1867 | int i; |
Zhao Yakui | 559ee21 | 2009-09-03 09:33:47 +0800 | [diff] [blame] | 1868 | |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 1869 | for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) { |
Chris Wilson | b1f559e | 2011-01-26 09:49:47 +0000 | [diff] [blame] | 1870 | const struct drm_display_mode *ptr = &drm_dmt_modes[i]; |
Adam Jackson | f8b46a0 | 2012-04-13 16:33:30 -0400 | [diff] [blame] | 1871 | if (hsize != ptr->hdisplay) |
| 1872 | continue; |
| 1873 | if (vsize != ptr->vdisplay) |
| 1874 | continue; |
| 1875 | if (fresh != drm_mode_vrefresh(ptr)) |
| 1876 | continue; |
Adam Jackson | f6e252b | 2012-04-13 16:33:31 -0400 | [diff] [blame] | 1877 | if (rb != mode_is_rb(ptr)) |
| 1878 | continue; |
Adam Jackson | f8b46a0 | 2012-04-13 16:33:30 -0400 | [diff] [blame] | 1879 | |
| 1880 | return drm_mode_duplicate(dev, ptr); |
Zhao Yakui | 559ee21 | 2009-09-03 09:33:47 +0800 | [diff] [blame] | 1881 | } |
Adam Jackson | f8b46a0 | 2012-04-13 16:33:30 -0400 | [diff] [blame] | 1882 | |
| 1883 | return NULL; |
Zhao Yakui | 559ee21 | 2009-09-03 09:33:47 +0800 | [diff] [blame] | 1884 | } |
Dave Airlie | 1d42bbc | 2010-05-07 05:02:30 +0000 | [diff] [blame] | 1885 | EXPORT_SYMBOL(drm_mode_find_dmt); |
Adam Jackson | 23425ca | 2009-09-23 17:30:58 -0400 | [diff] [blame] | 1886 | |
Adam Jackson | d1ff640 | 2010-03-29 21:43:26 +0000 | [diff] [blame] | 1887 | typedef void detailed_cb(struct detailed_timing *timing, void *closure); |
| 1888 | |
| 1889 | static void |
Adam Jackson | 4d76a22 | 2010-08-03 14:38:17 -0400 | [diff] [blame] | 1890 | cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure) |
| 1891 | { |
| 1892 | int i, n = 0; |
Christian Schmidt | 4966b2a | 2011-12-19 20:03:43 +0100 | [diff] [blame] | 1893 | u8 d = ext[0x02]; |
Adam Jackson | 4d76a22 | 2010-08-03 14:38:17 -0400 | [diff] [blame] | 1894 | u8 *det_base = ext + d; |
| 1895 | |
Christian Schmidt | 4966b2a | 2011-12-19 20:03:43 +0100 | [diff] [blame] | 1896 | n = (127 - d) / 18; |
Adam Jackson | 4d76a22 | 2010-08-03 14:38:17 -0400 | [diff] [blame] | 1897 | for (i = 0; i < n; i++) |
| 1898 | cb((struct detailed_timing *)(det_base + 18 * i), closure); |
| 1899 | } |
| 1900 | |
| 1901 | static void |
Adam Jackson | cbba98f | 2010-08-03 14:38:18 -0400 | [diff] [blame] | 1902 | vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure) |
| 1903 | { |
| 1904 | unsigned int i, n = min((int)ext[0x02], 6); |
| 1905 | u8 *det_base = ext + 5; |
| 1906 | |
| 1907 | if (ext[0x01] != 1) |
| 1908 | return; /* unknown version */ |
| 1909 | |
| 1910 | for (i = 0; i < n; i++) |
| 1911 | cb((struct detailed_timing *)(det_base + 18 * i), closure); |
| 1912 | } |
| 1913 | |
| 1914 | static void |
Adam Jackson | d1ff640 | 2010-03-29 21:43:26 +0000 | [diff] [blame] | 1915 | drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure) |
| 1916 | { |
| 1917 | int i; |
| 1918 | struct edid *edid = (struct edid *)raw_edid; |
| 1919 | |
| 1920 | if (edid == NULL) |
| 1921 | return; |
| 1922 | |
| 1923 | for (i = 0; i < EDID_DETAILED_TIMINGS; i++) |
| 1924 | cb(&(edid->detailed_timings[i]), closure); |
| 1925 | |
Adam Jackson | 4d76a22 | 2010-08-03 14:38:17 -0400 | [diff] [blame] | 1926 | for (i = 1; i <= raw_edid[0x7e]; i++) { |
| 1927 | u8 *ext = raw_edid + (i * EDID_LENGTH); |
| 1928 | switch (*ext) { |
| 1929 | case CEA_EXT: |
| 1930 | cea_for_each_detailed_block(ext, cb, closure); |
| 1931 | break; |
Adam Jackson | cbba98f | 2010-08-03 14:38:18 -0400 | [diff] [blame] | 1932 | case VTB_EXT: |
| 1933 | vtb_for_each_detailed_block(ext, cb, closure); |
| 1934 | break; |
Adam Jackson | 4d76a22 | 2010-08-03 14:38:17 -0400 | [diff] [blame] | 1935 | default: |
| 1936 | break; |
| 1937 | } |
| 1938 | } |
Adam Jackson | d1ff640 | 2010-03-29 21:43:26 +0000 | [diff] [blame] | 1939 | } |
| 1940 | |
| 1941 | static void |
| 1942 | is_rb(struct detailed_timing *t, void *data) |
| 1943 | { |
| 1944 | u8 *r = (u8 *)t; |
| 1945 | if (r[3] == EDID_DETAIL_MONITOR_RANGE) |
| 1946 | if (r[15] & 0x10) |
| 1947 | *(bool *)data = true; |
| 1948 | } |
| 1949 | |
| 1950 | /* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */ |
| 1951 | static bool |
| 1952 | drm_monitor_supports_rb(struct edid *edid) |
| 1953 | { |
| 1954 | if (edid->revision >= 4) { |
Daniel Vetter | b196a49 | 2012-06-19 11:33:06 +0200 | [diff] [blame] | 1955 | bool ret = false; |
Adam Jackson | d1ff640 | 2010-03-29 21:43:26 +0000 | [diff] [blame] | 1956 | drm_for_each_detailed_block((u8 *)edid, is_rb, &ret); |
| 1957 | return ret; |
| 1958 | } |
| 1959 | |
| 1960 | return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0); |
| 1961 | } |
| 1962 | |
Adam Jackson | 7a37435 | 2010-03-29 21:43:30 +0000 | [diff] [blame] | 1963 | static void |
| 1964 | find_gtf2(struct detailed_timing *t, void *data) |
| 1965 | { |
| 1966 | u8 *r = (u8 *)t; |
| 1967 | if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02) |
| 1968 | *(u8 **)data = r; |
| 1969 | } |
| 1970 | |
| 1971 | /* Secondary GTF curve kicks in above some break frequency */ |
| 1972 | static int |
| 1973 | drm_gtf2_hbreak(struct edid *edid) |
| 1974 | { |
| 1975 | u8 *r = NULL; |
| 1976 | drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r); |
| 1977 | return r ? (r[12] * 2) : 0; |
| 1978 | } |
| 1979 | |
| 1980 | static int |
| 1981 | drm_gtf2_2c(struct edid *edid) |
| 1982 | { |
| 1983 | u8 *r = NULL; |
| 1984 | drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r); |
| 1985 | return r ? r[13] : 0; |
| 1986 | } |
| 1987 | |
| 1988 | static int |
| 1989 | drm_gtf2_m(struct edid *edid) |
| 1990 | { |
| 1991 | u8 *r = NULL; |
| 1992 | drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r); |
| 1993 | return r ? (r[15] << 8) + r[14] : 0; |
| 1994 | } |
| 1995 | |
| 1996 | static int |
| 1997 | drm_gtf2_k(struct edid *edid) |
| 1998 | { |
| 1999 | u8 *r = NULL; |
| 2000 | drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r); |
| 2001 | return r ? r[16] : 0; |
| 2002 | } |
| 2003 | |
| 2004 | static int |
| 2005 | drm_gtf2_2j(struct edid *edid) |
| 2006 | { |
| 2007 | u8 *r = NULL; |
| 2008 | drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r); |
| 2009 | return r ? r[17] : 0; |
| 2010 | } |
| 2011 | |
| 2012 | /** |
| 2013 | * standard_timing_level - get std. timing level(CVT/GTF/DMT) |
| 2014 | * @edid: EDID block to scan |
| 2015 | */ |
| 2016 | static int standard_timing_level(struct edid *edid) |
| 2017 | { |
| 2018 | if (edid->revision >= 2) { |
| 2019 | if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)) |
| 2020 | return LEVEL_CVT; |
| 2021 | if (drm_gtf2_hbreak(edid)) |
| 2022 | return LEVEL_GTF2; |
| 2023 | return LEVEL_GTF; |
| 2024 | } |
| 2025 | return LEVEL_DMT; |
| 2026 | } |
| 2027 | |
Adam Jackson | 23425ca | 2009-09-23 17:30:58 -0400 | [diff] [blame] | 2028 | /* |
| 2029 | * 0 is reserved. The spec says 0x01 fill for unused timings. Some old |
| 2030 | * monitors fill with ascii space (0x20) instead. |
| 2031 | */ |
| 2032 | static int |
| 2033 | bad_std_timing(u8 a, u8 b) |
| 2034 | { |
| 2035 | return (a == 0x00 && b == 0x00) || |
| 2036 | (a == 0x01 && b == 0x01) || |
| 2037 | (a == 0x20 && b == 0x20); |
| 2038 | } |
| 2039 | |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2040 | /** |
| 2041 | * drm_mode_std - convert standard mode info (width, height, refresh) into mode |
Daniel Vetter | fc66811 | 2014-01-21 12:02:26 +0100 | [diff] [blame] | 2042 | * @connector: connector of for the EDID block |
| 2043 | * @edid: EDID block to scan |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2044 | * @t: standard timing params |
| 2045 | * |
| 2046 | * Take the standard timing params (in this case width, aspect, and refresh) |
Zhao Yakui | 5c61259 | 2009-06-22 13:17:10 +0800 | [diff] [blame] | 2047 | * and convert them into a real mode using CVT/GTF/DMT. |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2048 | */ |
Adam Jackson | 7ca6adb | 2010-03-29 21:43:29 +0000 | [diff] [blame] | 2049 | static struct drm_display_mode * |
Adam Jackson | 7a37435 | 2010-03-29 21:43:30 +0000 | [diff] [blame] | 2050 | drm_mode_std(struct drm_connector *connector, struct edid *edid, |
Thierry Reding | 464fdec | 2014-04-29 11:44:33 +0200 | [diff] [blame] | 2051 | struct std_timing *t) |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2052 | { |
Adam Jackson | 7ca6adb | 2010-03-29 21:43:29 +0000 | [diff] [blame] | 2053 | struct drm_device *dev = connector->dev; |
| 2054 | struct drm_display_mode *m, *mode = NULL; |
Zhao Yakui | 5c61259 | 2009-06-22 13:17:10 +0800 | [diff] [blame] | 2055 | int hsize, vsize; |
| 2056 | int vrefresh_rate; |
Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 2057 | unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK) |
| 2058 | >> EDID_TIMING_ASPECT_SHIFT; |
Zhao Yakui | 5c61259 | 2009-06-22 13:17:10 +0800 | [diff] [blame] | 2059 | unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK) |
| 2060 | >> EDID_TIMING_VFREQ_SHIFT; |
Adam Jackson | 7a37435 | 2010-03-29 21:43:30 +0000 | [diff] [blame] | 2061 | int timing_level = standard_timing_level(edid); |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2062 | |
Adam Jackson | 23425ca | 2009-09-23 17:30:58 -0400 | [diff] [blame] | 2063 | if (bad_std_timing(t->hsize, t->vfreq_aspect)) |
| 2064 | return NULL; |
| 2065 | |
Zhao Yakui | 5c61259 | 2009-06-22 13:17:10 +0800 | [diff] [blame] | 2066 | /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */ |
| 2067 | hsize = t->hsize * 8 + 248; |
| 2068 | /* vrefresh_rate = vfreq + 60 */ |
| 2069 | vrefresh_rate = vfreq + 60; |
| 2070 | /* the vdisplay is calculated based on the aspect ratio */ |
Adam Jackson | f066a17 | 2009-09-23 17:31:21 -0400 | [diff] [blame] | 2071 | if (aspect_ratio == 0) { |
Thierry Reding | 464fdec | 2014-04-29 11:44:33 +0200 | [diff] [blame] | 2072 | if (edid->revision < 3) |
Adam Jackson | f066a17 | 2009-09-23 17:31:21 -0400 | [diff] [blame] | 2073 | vsize = hsize; |
| 2074 | else |
| 2075 | vsize = (hsize * 10) / 16; |
| 2076 | } else if (aspect_ratio == 1) |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2077 | vsize = (hsize * 3) / 4; |
Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 2078 | else if (aspect_ratio == 2) |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2079 | vsize = (hsize * 4) / 5; |
| 2080 | else |
| 2081 | vsize = (hsize * 9) / 16; |
Adam Jackson | a0910c8 | 2010-03-29 21:43:28 +0000 | [diff] [blame] | 2082 | |
| 2083 | /* HDTV hack, part 1 */ |
| 2084 | if (vrefresh_rate == 60 && |
| 2085 | ((hsize == 1360 && vsize == 765) || |
| 2086 | (hsize == 1368 && vsize == 769))) { |
| 2087 | hsize = 1366; |
| 2088 | vsize = 768; |
| 2089 | } |
| 2090 | |
Adam Jackson | 7ca6adb | 2010-03-29 21:43:29 +0000 | [diff] [blame] | 2091 | /* |
| 2092 | * If this connector already has a mode for this size and refresh |
| 2093 | * rate (because it came from detailed or CVT info), use that |
| 2094 | * instead. This way we don't have to guess at interlace or |
| 2095 | * reduced blanking. |
| 2096 | */ |
Adam Jackson | 522032d | 2010-04-09 16:52:49 +0000 | [diff] [blame] | 2097 | list_for_each_entry(m, &connector->probed_modes, head) |
Adam Jackson | 7ca6adb | 2010-03-29 21:43:29 +0000 | [diff] [blame] | 2098 | if (m->hdisplay == hsize && m->vdisplay == vsize && |
| 2099 | drm_mode_vrefresh(m) == vrefresh_rate) |
| 2100 | return NULL; |
| 2101 | |
Adam Jackson | a0910c8 | 2010-03-29 21:43:28 +0000 | [diff] [blame] | 2102 | /* HDTV hack, part 2 */ |
| 2103 | if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) { |
| 2104 | mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0, |
Dave Airlie | d50ba25 | 2009-09-23 14:44:08 +1000 | [diff] [blame] | 2105 | false); |
Joe Moriarty | a5ef656 | 2018-02-12 14:51:43 -0500 | [diff] [blame] | 2106 | if (!mode) |
| 2107 | return NULL; |
Zhao Yakui | 559ee21 | 2009-09-03 09:33:47 +0800 | [diff] [blame] | 2108 | mode->hdisplay = 1366; |
Adam Jackson | a4967de6 | 2010-07-28 07:40:32 +1000 | [diff] [blame] | 2109 | mode->hsync_start = mode->hsync_start - 1; |
| 2110 | mode->hsync_end = mode->hsync_end - 1; |
Zhao Yakui | 559ee21 | 2009-09-03 09:33:47 +0800 | [diff] [blame] | 2111 | return mode; |
| 2112 | } |
Adam Jackson | a0910c8 | 2010-03-29 21:43:28 +0000 | [diff] [blame] | 2113 | |
Zhao Yakui | 559ee21 | 2009-09-03 09:33:47 +0800 | [diff] [blame] | 2114 | /* check whether it can be found in default mode table */ |
Adam Jackson | f6e252b | 2012-04-13 16:33:31 -0400 | [diff] [blame] | 2115 | if (drm_monitor_supports_rb(edid)) { |
| 2116 | mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, |
| 2117 | true); |
| 2118 | if (mode) |
| 2119 | return mode; |
| 2120 | } |
| 2121 | mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false); |
Zhao Yakui | 559ee21 | 2009-09-03 09:33:47 +0800 | [diff] [blame] | 2122 | if (mode) |
| 2123 | return mode; |
| 2124 | |
Adam Jackson | f6e252b | 2012-04-13 16:33:31 -0400 | [diff] [blame] | 2125 | /* okay, generate it */ |
Zhao Yakui | 5c61259 | 2009-06-22 13:17:10 +0800 | [diff] [blame] | 2126 | switch (timing_level) { |
| 2127 | case LEVEL_DMT: |
Zhao Yakui | 5c61259 | 2009-06-22 13:17:10 +0800 | [diff] [blame] | 2128 | break; |
| 2129 | case LEVEL_GTF: |
| 2130 | mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0); |
| 2131 | break; |
Adam Jackson | 7a37435 | 2010-03-29 21:43:30 +0000 | [diff] [blame] | 2132 | case LEVEL_GTF2: |
| 2133 | /* |
| 2134 | * This is potentially wrong if there's ever a monitor with |
| 2135 | * more than one ranges section, each claiming a different |
| 2136 | * secondary GTF curve. Please don't do that. |
| 2137 | */ |
| 2138 | mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0); |
Takashi Iwai | fc48f16 | 2012-04-20 12:59:33 +0100 | [diff] [blame] | 2139 | if (!mode) |
| 2140 | return NULL; |
Adam Jackson | 7a37435 | 2010-03-29 21:43:30 +0000 | [diff] [blame] | 2141 | if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) { |
Sascha Hauer | aefd330 | 2012-02-01 11:38:21 +0100 | [diff] [blame] | 2142 | drm_mode_destroy(dev, mode); |
Adam Jackson | 7a37435 | 2010-03-29 21:43:30 +0000 | [diff] [blame] | 2143 | mode = drm_gtf_mode_complex(dev, hsize, vsize, |
| 2144 | vrefresh_rate, 0, 0, |
| 2145 | drm_gtf2_m(edid), |
| 2146 | drm_gtf2_2c(edid), |
| 2147 | drm_gtf2_k(edid), |
| 2148 | drm_gtf2_2j(edid)); |
| 2149 | } |
| 2150 | break; |
Zhao Yakui | 5c61259 | 2009-06-22 13:17:10 +0800 | [diff] [blame] | 2151 | case LEVEL_CVT: |
Dave Airlie | d50ba25 | 2009-09-23 14:44:08 +1000 | [diff] [blame] | 2152 | mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0, |
| 2153 | false); |
Zhao Yakui | 5c61259 | 2009-06-22 13:17:10 +0800 | [diff] [blame] | 2154 | break; |
| 2155 | } |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2156 | return mode; |
| 2157 | } |
| 2158 | |
Adam Jackson | b58db2c | 2010-02-15 22:15:39 +0000 | [diff] [blame] | 2159 | /* |
| 2160 | * EDID is delightfully ambiguous about how interlaced modes are to be |
| 2161 | * encoded. Our internal representation is of frame height, but some |
| 2162 | * HDTV detailed timings are encoded as field height. |
| 2163 | * |
| 2164 | * The format list here is from CEA, in frame size. Technically we |
| 2165 | * should be checking refresh rate too. Whatever. |
| 2166 | */ |
| 2167 | static void |
| 2168 | drm_mode_do_interlace_quirk(struct drm_display_mode *mode, |
| 2169 | struct detailed_pixel_timing *pt) |
| 2170 | { |
| 2171 | int i; |
| 2172 | static const struct { |
| 2173 | int w, h; |
| 2174 | } cea_interlaced[] = { |
| 2175 | { 1920, 1080 }, |
| 2176 | { 720, 480 }, |
| 2177 | { 1440, 480 }, |
| 2178 | { 2880, 480 }, |
| 2179 | { 720, 576 }, |
| 2180 | { 1440, 576 }, |
| 2181 | { 2880, 576 }, |
| 2182 | }; |
Adam Jackson | b58db2c | 2010-02-15 22:15:39 +0000 | [diff] [blame] | 2183 | |
| 2184 | if (!(pt->misc & DRM_EDID_PT_INTERLACED)) |
| 2185 | return; |
| 2186 | |
Kulikov Vasiliy | 3c58141 | 2010-06-28 15:54:52 +0400 | [diff] [blame] | 2187 | for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) { |
Adam Jackson | b58db2c | 2010-02-15 22:15:39 +0000 | [diff] [blame] | 2188 | if ((mode->hdisplay == cea_interlaced[i].w) && |
| 2189 | (mode->vdisplay == cea_interlaced[i].h / 2)) { |
| 2190 | mode->vdisplay *= 2; |
| 2191 | mode->vsync_start *= 2; |
| 2192 | mode->vsync_end *= 2; |
| 2193 | mode->vtotal *= 2; |
| 2194 | mode->vtotal |= 1; |
| 2195 | } |
| 2196 | } |
| 2197 | |
| 2198 | mode->flags |= DRM_MODE_FLAG_INTERLACE; |
| 2199 | } |
| 2200 | |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2201 | /** |
| 2202 | * drm_mode_detailed - create a new mode from an EDID detailed timing section |
| 2203 | * @dev: DRM device (needed to create new mode) |
| 2204 | * @edid: EDID block |
| 2205 | * @timing: EDID detailed timing info |
| 2206 | * @quirks: quirks to apply |
| 2207 | * |
| 2208 | * An EDID detailed timing block contains enough info for us to create and |
| 2209 | * return a new struct drm_display_mode. |
| 2210 | */ |
| 2211 | static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev, |
| 2212 | struct edid *edid, |
| 2213 | struct detailed_timing *timing, |
| 2214 | u32 quirks) |
| 2215 | { |
| 2216 | struct drm_display_mode *mode; |
| 2217 | struct detailed_pixel_timing *pt = &timing->data.pixel_data; |
Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 2218 | unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo; |
| 2219 | unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo; |
| 2220 | unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo; |
| 2221 | unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo; |
Michel Dänzer | e14cbee | 2009-06-23 12:36:32 +0200 | [diff] [blame] | 2222 | unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo; |
| 2223 | unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo; |
Torsten Duwe | 16dad1d | 2013-03-23 15:38:22 +0100 | [diff] [blame] | 2224 | unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4; |
Michel Dänzer | e14cbee | 2009-06-23 12:36:32 +0200 | [diff] [blame] | 2225 | unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf); |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2226 | |
Adam Jackson | fc43896 | 2009-06-04 10:20:34 +1000 | [diff] [blame] | 2227 | /* ignore tiny modes */ |
Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 2228 | if (hactive < 64 || vactive < 64) |
Adam Jackson | fc43896 | 2009-06-04 10:20:34 +1000 | [diff] [blame] | 2229 | return NULL; |
| 2230 | |
Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 2231 | if (pt->misc & DRM_EDID_PT_STEREO) { |
Egbert Eich | c7d015f3 | 2013-06-13 21:01:19 +0200 | [diff] [blame] | 2232 | DRM_DEBUG_KMS("stereo mode not supported\n"); |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2233 | return NULL; |
| 2234 | } |
Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 2235 | if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) { |
Egbert Eich | c7d015f3 | 2013-06-13 21:01:19 +0200 | [diff] [blame] | 2236 | DRM_DEBUG_KMS("composite sync not supported\n"); |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2237 | } |
| 2238 | |
Zhao Yakui | fcb4561 | 2009-10-14 09:11:25 +0800 | [diff] [blame] | 2239 | /* it is incorrect if hsync/vsync width is zero */ |
| 2240 | if (!hsync_pulse_width || !vsync_pulse_width) { |
| 2241 | DRM_DEBUG_KMS("Incorrect Detailed timing. " |
| 2242 | "Wrong Hsync/Vsync pulse width\n"); |
| 2243 | return NULL; |
| 2244 | } |
Adam Jackson | bc42aab | 2012-05-23 16:26:54 -0400 | [diff] [blame] | 2245 | |
| 2246 | if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) { |
| 2247 | mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false); |
| 2248 | if (!mode) |
| 2249 | return NULL; |
| 2250 | |
| 2251 | goto set_size; |
| 2252 | } |
| 2253 | |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2254 | mode = drm_mode_create(dev); |
| 2255 | if (!mode) |
| 2256 | return NULL; |
| 2257 | |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2258 | if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH) |
Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 2259 | timing->pixel_clock = cpu_to_le16(1088); |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2260 | |
Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 2261 | mode->clock = le16_to_cpu(timing->pixel_clock) * 10; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2262 | |
Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 2263 | mode->hdisplay = hactive; |
| 2264 | mode->hsync_start = mode->hdisplay + hsync_offset; |
| 2265 | mode->hsync_end = mode->hsync_start + hsync_pulse_width; |
| 2266 | mode->htotal = mode->hdisplay + hblank; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2267 | |
Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 2268 | mode->vdisplay = vactive; |
| 2269 | mode->vsync_start = mode->vdisplay + vsync_offset; |
| 2270 | mode->vsync_end = mode->vsync_start + vsync_pulse_width; |
| 2271 | mode->vtotal = mode->vdisplay + vblank; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2272 | |
Jesse Barnes | 7064fef | 2009-11-05 10:12:54 -0800 | [diff] [blame] | 2273 | /* Some EDIDs have bogus h/vtotal values */ |
| 2274 | if (mode->hsync_end > mode->htotal) |
| 2275 | mode->htotal = mode->hsync_end + 1; |
| 2276 | if (mode->vsync_end > mode->vtotal) |
| 2277 | mode->vtotal = mode->vsync_end + 1; |
| 2278 | |
Adam Jackson | b58db2c | 2010-02-15 22:15:39 +0000 | [diff] [blame] | 2279 | drm_mode_do_interlace_quirk(mode, pt); |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2280 | |
| 2281 | if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) { |
Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 2282 | pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2283 | } |
| 2284 | |
Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 2285 | mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ? |
| 2286 | DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC; |
| 2287 | mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ? |
| 2288 | DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2289 | |
Adam Jackson | bc42aab | 2012-05-23 16:26:54 -0400 | [diff] [blame] | 2290 | set_size: |
Michel Dänzer | e14cbee | 2009-06-23 12:36:32 +0200 | [diff] [blame] | 2291 | mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4; |
| 2292 | mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2293 | |
| 2294 | if (quirks & EDID_QUIRK_DETAILED_IN_CM) { |
| 2295 | mode->width_mm *= 10; |
| 2296 | mode->height_mm *= 10; |
| 2297 | } |
| 2298 | |
| 2299 | if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) { |
| 2300 | mode->width_mm = edid->width_cm * 10; |
| 2301 | mode->height_mm = edid->height_cm * 10; |
| 2302 | } |
| 2303 | |
Adam Jackson | bc42aab | 2012-05-23 16:26:54 -0400 | [diff] [blame] | 2304 | mode->type = DRM_MODE_TYPE_DRIVER; |
Torsten Duwe | c19b3b0f | 2013-03-23 15:39:34 +0100 | [diff] [blame] | 2305 | mode->vrefresh = drm_mode_vrefresh(mode); |
Adam Jackson | bc42aab | 2012-05-23 16:26:54 -0400 | [diff] [blame] | 2306 | drm_mode_set_name(mode); |
| 2307 | |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2308 | return mode; |
| 2309 | } |
| 2310 | |
Adam Jackson | 07a5e63 | 2009-12-03 17:44:38 -0500 | [diff] [blame] | 2311 | static bool |
Chris Wilson | b1f559e | 2011-01-26 09:49:47 +0000 | [diff] [blame] | 2312 | mode_in_hsync_range(const struct drm_display_mode *mode, |
| 2313 | struct edid *edid, u8 *t) |
Adam Jackson | b17e52e | 2010-03-29 21:43:27 +0000 | [diff] [blame] | 2314 | { |
| 2315 | int hsync, hmin, hmax; |
Adam Jackson | 07a5e63 | 2009-12-03 17:44:38 -0500 | [diff] [blame] | 2316 | |
Adam Jackson | b17e52e | 2010-03-29 21:43:27 +0000 | [diff] [blame] | 2317 | hmin = t[7]; |
| 2318 | if (edid->revision >= 4) |
| 2319 | hmin += ((t[4] & 0x04) ? 255 : 0); |
| 2320 | hmax = t[8]; |
| 2321 | if (edid->revision >= 4) |
| 2322 | hmax += ((t[4] & 0x08) ? 255 : 0); |
Adam Jackson | 07a5e63 | 2009-12-03 17:44:38 -0500 | [diff] [blame] | 2323 | hsync = drm_mode_hsync(mode); |
Adam Jackson | 07a5e63 | 2009-12-03 17:44:38 -0500 | [diff] [blame] | 2324 | |
Adam Jackson | b17e52e | 2010-03-29 21:43:27 +0000 | [diff] [blame] | 2325 | return (hsync <= hmax && hsync >= hmin); |
| 2326 | } |
| 2327 | |
| 2328 | static bool |
Chris Wilson | b1f559e | 2011-01-26 09:49:47 +0000 | [diff] [blame] | 2329 | mode_in_vsync_range(const struct drm_display_mode *mode, |
| 2330 | struct edid *edid, u8 *t) |
Adam Jackson | b17e52e | 2010-03-29 21:43:27 +0000 | [diff] [blame] | 2331 | { |
| 2332 | int vsync, vmin, vmax; |
| 2333 | |
| 2334 | vmin = t[5]; |
| 2335 | if (edid->revision >= 4) |
| 2336 | vmin += ((t[4] & 0x01) ? 255 : 0); |
| 2337 | vmax = t[6]; |
| 2338 | if (edid->revision >= 4) |
| 2339 | vmax += ((t[4] & 0x02) ? 255 : 0); |
| 2340 | vsync = drm_mode_vrefresh(mode); |
| 2341 | |
| 2342 | return (vsync <= vmax && vsync >= vmin); |
| 2343 | } |
| 2344 | |
| 2345 | static u32 |
| 2346 | range_pixel_clock(struct edid *edid, u8 *t) |
| 2347 | { |
| 2348 | /* unspecified */ |
| 2349 | if (t[9] == 0 || t[9] == 255) |
| 2350 | return 0; |
| 2351 | |
| 2352 | /* 1.4 with CVT support gives us real precision, yay */ |
| 2353 | if (edid->revision >= 4 && t[10] == 0x04) |
| 2354 | return (t[9] * 10000) - ((t[12] >> 2) * 250); |
| 2355 | |
| 2356 | /* 1.3 is pathetic, so fuzz up a bit */ |
| 2357 | return t[9] * 10000 + 5001; |
| 2358 | } |
| 2359 | |
Adam Jackson | 07a5e63 | 2009-12-03 17:44:38 -0500 | [diff] [blame] | 2360 | static bool |
Chris Wilson | b1f559e | 2011-01-26 09:49:47 +0000 | [diff] [blame] | 2361 | mode_in_range(const struct drm_display_mode *mode, struct edid *edid, |
Adam Jackson | b17e52e | 2010-03-29 21:43:27 +0000 | [diff] [blame] | 2362 | struct detailed_timing *timing) |
Adam Jackson | 07a5e63 | 2009-12-03 17:44:38 -0500 | [diff] [blame] | 2363 | { |
Adam Jackson | b17e52e | 2010-03-29 21:43:27 +0000 | [diff] [blame] | 2364 | u32 max_clock; |
| 2365 | u8 *t = (u8 *)timing; |
Adam Jackson | 07a5e63 | 2009-12-03 17:44:38 -0500 | [diff] [blame] | 2366 | |
Adam Jackson | b17e52e | 2010-03-29 21:43:27 +0000 | [diff] [blame] | 2367 | if (!mode_in_hsync_range(mode, edid, t)) |
Adam Jackson | 07a5e63 | 2009-12-03 17:44:38 -0500 | [diff] [blame] | 2368 | return false; |
| 2369 | |
Adam Jackson | b17e52e | 2010-03-29 21:43:27 +0000 | [diff] [blame] | 2370 | if (!mode_in_vsync_range(mode, edid, t)) |
Adam Jackson | 07a5e63 | 2009-12-03 17:44:38 -0500 | [diff] [blame] | 2371 | return false; |
| 2372 | |
Adam Jackson | b17e52e | 2010-03-29 21:43:27 +0000 | [diff] [blame] | 2373 | if ((max_clock = range_pixel_clock(edid, t))) |
Adam Jackson | 07a5e63 | 2009-12-03 17:44:38 -0500 | [diff] [blame] | 2374 | if (mode->clock > max_clock) |
| 2375 | return false; |
Adam Jackson | b17e52e | 2010-03-29 21:43:27 +0000 | [diff] [blame] | 2376 | |
| 2377 | /* 1.4 max horizontal check */ |
| 2378 | if (edid->revision >= 4 && t[10] == 0x04) |
| 2379 | if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3)))) |
| 2380 | return false; |
| 2381 | |
| 2382 | if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid)) |
| 2383 | return false; |
Adam Jackson | 07a5e63 | 2009-12-03 17:44:38 -0500 | [diff] [blame] | 2384 | |
| 2385 | return true; |
| 2386 | } |
| 2387 | |
Takashi Iwai | 7b668eb | 2012-07-03 11:22:11 +0200 | [diff] [blame] | 2388 | static bool valid_inferred_mode(const struct drm_connector *connector, |
| 2389 | const struct drm_display_mode *mode) |
| 2390 | { |
Ville Syrjälä | 85f8fcd | 2015-09-07 18:22:56 +0300 | [diff] [blame] | 2391 | const struct drm_display_mode *m; |
Takashi Iwai | 7b668eb | 2012-07-03 11:22:11 +0200 | [diff] [blame] | 2392 | bool ok = false; |
| 2393 | |
| 2394 | list_for_each_entry(m, &connector->probed_modes, head) { |
| 2395 | if (mode->hdisplay == m->hdisplay && |
| 2396 | mode->vdisplay == m->vdisplay && |
| 2397 | drm_mode_vrefresh(mode) == drm_mode_vrefresh(m)) |
| 2398 | return false; /* duplicated */ |
| 2399 | if (mode->hdisplay <= m->hdisplay && |
| 2400 | mode->vdisplay <= m->vdisplay) |
| 2401 | ok = true; |
| 2402 | } |
| 2403 | return ok; |
| 2404 | } |
| 2405 | |
Adam Jackson | b17e52e | 2010-03-29 21:43:27 +0000 | [diff] [blame] | 2406 | static int |
Adam Jackson | cd4cd3d | 2012-04-13 16:33:33 -0400 | [diff] [blame] | 2407 | drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid, |
Adam Jackson | b17e52e | 2010-03-29 21:43:27 +0000 | [diff] [blame] | 2408 | struct detailed_timing *timing) |
Adam Jackson | 07a5e63 | 2009-12-03 17:44:38 -0500 | [diff] [blame] | 2409 | { |
| 2410 | int i, modes = 0; |
| 2411 | struct drm_display_mode *newmode; |
| 2412 | struct drm_device *dev = connector->dev; |
| 2413 | |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 2414 | for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) { |
Takashi Iwai | 7b668eb | 2012-07-03 11:22:11 +0200 | [diff] [blame] | 2415 | if (mode_in_range(drm_dmt_modes + i, edid, timing) && |
| 2416 | valid_inferred_mode(connector, drm_dmt_modes + i)) { |
Adam Jackson | 07a5e63 | 2009-12-03 17:44:38 -0500 | [diff] [blame] | 2417 | newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]); |
| 2418 | if (newmode) { |
| 2419 | drm_mode_probed_add(connector, newmode); |
| 2420 | modes++; |
| 2421 | } |
| 2422 | } |
| 2423 | } |
| 2424 | |
| 2425 | return modes; |
| 2426 | } |
| 2427 | |
Takashi Iwai | c09dedb | 2012-04-23 17:40:33 +0100 | [diff] [blame] | 2428 | /* fix up 1366x768 mode from 1368x768; |
| 2429 | * GFT/CVT can't express 1366 width which isn't dividable by 8 |
| 2430 | */ |
Takashi Iwai | 969218f | 2017-01-17 17:43:29 +0100 | [diff] [blame] | 2431 | void drm_mode_fixup_1366x768(struct drm_display_mode *mode) |
Takashi Iwai | c09dedb | 2012-04-23 17:40:33 +0100 | [diff] [blame] | 2432 | { |
| 2433 | if (mode->hdisplay == 1368 && mode->vdisplay == 768) { |
| 2434 | mode->hdisplay = 1366; |
| 2435 | mode->hsync_start--; |
| 2436 | mode->hsync_end--; |
| 2437 | drm_mode_set_name(mode); |
| 2438 | } |
| 2439 | } |
| 2440 | |
Adam Jackson | b309bd3 | 2012-04-13 16:33:40 -0400 | [diff] [blame] | 2441 | static int |
| 2442 | drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid, |
| 2443 | struct detailed_timing *timing) |
| 2444 | { |
| 2445 | int i, modes = 0; |
| 2446 | struct drm_display_mode *newmode; |
| 2447 | struct drm_device *dev = connector->dev; |
| 2448 | |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 2449 | for (i = 0; i < ARRAY_SIZE(extra_modes); i++) { |
Adam Jackson | b309bd3 | 2012-04-13 16:33:40 -0400 | [diff] [blame] | 2450 | const struct minimode *m = &extra_modes[i]; |
| 2451 | newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0); |
Takashi Iwai | fc48f16 | 2012-04-20 12:59:33 +0100 | [diff] [blame] | 2452 | if (!newmode) |
| 2453 | return modes; |
Adam Jackson | b309bd3 | 2012-04-13 16:33:40 -0400 | [diff] [blame] | 2454 | |
Takashi Iwai | 969218f | 2017-01-17 17:43:29 +0100 | [diff] [blame] | 2455 | drm_mode_fixup_1366x768(newmode); |
Takashi Iwai | 7b668eb | 2012-07-03 11:22:11 +0200 | [diff] [blame] | 2456 | if (!mode_in_range(newmode, edid, timing) || |
| 2457 | !valid_inferred_mode(connector, newmode)) { |
Adam Jackson | b309bd3 | 2012-04-13 16:33:40 -0400 | [diff] [blame] | 2458 | drm_mode_destroy(dev, newmode); |
| 2459 | continue; |
| 2460 | } |
| 2461 | |
| 2462 | drm_mode_probed_add(connector, newmode); |
| 2463 | modes++; |
| 2464 | } |
| 2465 | |
| 2466 | return modes; |
| 2467 | } |
| 2468 | |
| 2469 | static int |
| 2470 | drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid, |
| 2471 | struct detailed_timing *timing) |
| 2472 | { |
| 2473 | int i, modes = 0; |
| 2474 | struct drm_display_mode *newmode; |
| 2475 | struct drm_device *dev = connector->dev; |
| 2476 | bool rb = drm_monitor_supports_rb(edid); |
| 2477 | |
Thierry Reding | a6b2183 | 2012-11-23 15:01:42 +0100 | [diff] [blame] | 2478 | for (i = 0; i < ARRAY_SIZE(extra_modes); i++) { |
Adam Jackson | b309bd3 | 2012-04-13 16:33:40 -0400 | [diff] [blame] | 2479 | const struct minimode *m = &extra_modes[i]; |
| 2480 | newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0); |
Takashi Iwai | fc48f16 | 2012-04-20 12:59:33 +0100 | [diff] [blame] | 2481 | if (!newmode) |
| 2482 | return modes; |
Adam Jackson | b309bd3 | 2012-04-13 16:33:40 -0400 | [diff] [blame] | 2483 | |
Takashi Iwai | 969218f | 2017-01-17 17:43:29 +0100 | [diff] [blame] | 2484 | drm_mode_fixup_1366x768(newmode); |
Takashi Iwai | 7b668eb | 2012-07-03 11:22:11 +0200 | [diff] [blame] | 2485 | if (!mode_in_range(newmode, edid, timing) || |
| 2486 | !valid_inferred_mode(connector, newmode)) { |
Adam Jackson | b309bd3 | 2012-04-13 16:33:40 -0400 | [diff] [blame] | 2487 | drm_mode_destroy(dev, newmode); |
| 2488 | continue; |
| 2489 | } |
| 2490 | |
| 2491 | drm_mode_probed_add(connector, newmode); |
| 2492 | modes++; |
| 2493 | } |
| 2494 | |
| 2495 | return modes; |
| 2496 | } |
| 2497 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2498 | static void |
| 2499 | do_inferred_modes(struct detailed_timing *timing, void *c) |
Adam Jackson | 9340d8c | 2009-12-03 17:44:40 -0500 | [diff] [blame] | 2500 | { |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2501 | struct detailed_mode_closure *closure = c; |
| 2502 | struct detailed_non_pixel *data = &timing->data.other_data; |
Adam Jackson | b309bd3 | 2012-04-13 16:33:40 -0400 | [diff] [blame] | 2503 | struct detailed_data_monitor_range *range = &data->data.range; |
Adam Jackson | 9340d8c | 2009-12-03 17:44:40 -0500 | [diff] [blame] | 2504 | |
Adam Jackson | cb21aaf | 2012-04-13 16:33:36 -0400 | [diff] [blame] | 2505 | if (data->type != EDID_DETAIL_MONITOR_RANGE) |
| 2506 | return; |
| 2507 | |
| 2508 | closure->modes += drm_dmt_modes_for_range(closure->connector, |
| 2509 | closure->edid, |
| 2510 | timing); |
Adam Jackson | b309bd3 | 2012-04-13 16:33:40 -0400 | [diff] [blame] | 2511 | |
| 2512 | if (!version_greater(closure->edid, 1, 1)) |
| 2513 | return; /* GTF not defined yet */ |
| 2514 | |
| 2515 | switch (range->flags) { |
| 2516 | case 0x02: /* secondary gtf, XXX could do more */ |
| 2517 | case 0x00: /* default gtf */ |
| 2518 | closure->modes += drm_gtf_modes_for_range(closure->connector, |
| 2519 | closure->edid, |
| 2520 | timing); |
| 2521 | break; |
| 2522 | case 0x04: /* cvt, only in 1.4+ */ |
| 2523 | if (!version_greater(closure->edid, 1, 3)) |
| 2524 | break; |
| 2525 | |
| 2526 | closure->modes += drm_cvt_modes_for_range(closure->connector, |
| 2527 | closure->edid, |
| 2528 | timing); |
| 2529 | break; |
| 2530 | case 0x01: /* just the ranges, no formula */ |
| 2531 | default: |
| 2532 | break; |
| 2533 | } |
Adam Jackson | 9340d8c | 2009-12-03 17:44:40 -0500 | [diff] [blame] | 2534 | } |
| 2535 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2536 | static int |
| 2537 | add_inferred_modes(struct drm_connector *connector, struct edid *edid) |
| 2538 | { |
| 2539 | struct detailed_mode_closure closure = { |
Julia Lawall | d456ea2 | 2014-08-23 18:09:56 +0200 | [diff] [blame] | 2540 | .connector = connector, |
| 2541 | .edid = edid, |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2542 | }; |
| 2543 | |
| 2544 | if (version_greater(edid, 1, 0)) |
| 2545 | drm_for_each_detailed_block((u8 *)edid, do_inferred_modes, |
| 2546 | &closure); |
| 2547 | |
| 2548 | return closure.modes; |
| 2549 | } |
| 2550 | |
Adam Jackson | 2255be1 | 2010-03-29 21:43:22 +0000 | [diff] [blame] | 2551 | static int |
| 2552 | drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing) |
| 2553 | { |
| 2554 | int i, j, m, modes = 0; |
| 2555 | struct drm_display_mode *mode; |
Paul Parsons | f3a32d7 | 2016-03-26 13:18:38 +0000 | [diff] [blame] | 2556 | u8 *est = ((u8 *)timing) + 6; |
Adam Jackson | 2255be1 | 2010-03-29 21:43:22 +0000 | [diff] [blame] | 2557 | |
| 2558 | for (i = 0; i < 6; i++) { |
Ville Syrjälä | 891a746 | 2013-10-14 16:44:26 +0300 | [diff] [blame] | 2559 | for (j = 7; j >= 0; j--) { |
Adam Jackson | 2255be1 | 2010-03-29 21:43:22 +0000 | [diff] [blame] | 2560 | m = (i * 8) + (7 - j); |
Linus Torvalds | aa9f56b | 2010-08-12 09:21:39 -0700 | [diff] [blame] | 2561 | if (m >= ARRAY_SIZE(est3_modes)) |
Adam Jackson | 2255be1 | 2010-03-29 21:43:22 +0000 | [diff] [blame] | 2562 | break; |
| 2563 | if (est[i] & (1 << j)) { |
Dave Airlie | 1d42bbc | 2010-05-07 05:02:30 +0000 | [diff] [blame] | 2564 | mode = drm_mode_find_dmt(connector->dev, |
| 2565 | est3_modes[m].w, |
| 2566 | est3_modes[m].h, |
Adam Jackson | f6e252b | 2012-04-13 16:33:31 -0400 | [diff] [blame] | 2567 | est3_modes[m].r, |
| 2568 | est3_modes[m].rb); |
Adam Jackson | 2255be1 | 2010-03-29 21:43:22 +0000 | [diff] [blame] | 2569 | if (mode) { |
| 2570 | drm_mode_probed_add(connector, mode); |
| 2571 | modes++; |
| 2572 | } |
| 2573 | } |
| 2574 | } |
| 2575 | } |
| 2576 | |
| 2577 | return modes; |
| 2578 | } |
| 2579 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2580 | static void |
| 2581 | do_established_modes(struct detailed_timing *timing, void *c) |
Adam Jackson | 9cf0097 | 2009-12-03 17:44:36 -0500 | [diff] [blame] | 2582 | { |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2583 | struct detailed_mode_closure *closure = c; |
Adam Jackson | 9cf0097 | 2009-12-03 17:44:36 -0500 | [diff] [blame] | 2584 | struct detailed_non_pixel *data = &timing->data.other_data; |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2585 | |
| 2586 | if (data->type == EDID_DETAIL_EST_TIMINGS) |
| 2587 | closure->modes += drm_est3_modes(closure->connector, timing); |
| 2588 | } |
| 2589 | |
| 2590 | /** |
| 2591 | * add_established_modes - get est. modes from EDID and add them |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 2592 | * @connector: connector to add mode(s) to |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2593 | * @edid: EDID block to scan |
| 2594 | * |
| 2595 | * Each EDID block contains a bitmap of the supported "established modes" list |
| 2596 | * (defined above). Tease them out and add them to the global modes list. |
| 2597 | */ |
| 2598 | static int |
| 2599 | add_established_modes(struct drm_connector *connector, struct edid *edid) |
| 2600 | { |
Adam Jackson | 9cf0097 | 2009-12-03 17:44:36 -0500 | [diff] [blame] | 2601 | struct drm_device *dev = connector->dev; |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2602 | unsigned long est_bits = edid->established_timings.t1 | |
| 2603 | (edid->established_timings.t2 << 8) | |
| 2604 | ((edid->established_timings.mfg_rsvd & 0x80) << 9); |
| 2605 | int i, modes = 0; |
| 2606 | struct detailed_mode_closure closure = { |
Julia Lawall | d456ea2 | 2014-08-23 18:09:56 +0200 | [diff] [blame] | 2607 | .connector = connector, |
| 2608 | .edid = edid, |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2609 | }; |
Adam Jackson | 9cf0097 | 2009-12-03 17:44:36 -0500 | [diff] [blame] | 2610 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2611 | for (i = 0; i <= EDID_EST_TIMINGS; i++) { |
| 2612 | if (est_bits & (1<<i)) { |
| 2613 | struct drm_display_mode *newmode; |
| 2614 | newmode = drm_mode_duplicate(dev, &edid_est_modes[i]); |
| 2615 | if (newmode) { |
| 2616 | drm_mode_probed_add(connector, newmode); |
| 2617 | modes++; |
| 2618 | } |
| 2619 | } |
Adam Jackson | 9cf0097 | 2009-12-03 17:44:36 -0500 | [diff] [blame] | 2620 | } |
| 2621 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2622 | if (version_greater(edid, 1, 0)) |
| 2623 | drm_for_each_detailed_block((u8 *)edid, |
| 2624 | do_established_modes, &closure); |
| 2625 | |
| 2626 | return modes + closure.modes; |
| 2627 | } |
| 2628 | |
| 2629 | static void |
| 2630 | do_standard_modes(struct detailed_timing *timing, void *c) |
| 2631 | { |
| 2632 | struct detailed_mode_closure *closure = c; |
| 2633 | struct detailed_non_pixel *data = &timing->data.other_data; |
| 2634 | struct drm_connector *connector = closure->connector; |
| 2635 | struct edid *edid = closure->edid; |
| 2636 | |
| 2637 | if (data->type == EDID_DETAIL_STD_MODES) { |
| 2638 | int i; |
Adam Jackson | 9cf0097 | 2009-12-03 17:44:36 -0500 | [diff] [blame] | 2639 | for (i = 0; i < 6; i++) { |
| 2640 | struct std_timing *std; |
| 2641 | struct drm_display_mode *newmode; |
| 2642 | |
| 2643 | std = &data->data.timings[i]; |
Thierry Reding | 464fdec | 2014-04-29 11:44:33 +0200 | [diff] [blame] | 2644 | newmode = drm_mode_std(connector, edid, std); |
Adam Jackson | 9cf0097 | 2009-12-03 17:44:36 -0500 | [diff] [blame] | 2645 | if (newmode) { |
| 2646 | drm_mode_probed_add(connector, newmode); |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2647 | closure->modes++; |
Adam Jackson | 9cf0097 | 2009-12-03 17:44:36 -0500 | [diff] [blame] | 2648 | } |
| 2649 | } |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2650 | } |
| 2651 | } |
| 2652 | |
| 2653 | /** |
| 2654 | * add_standard_modes - get std. modes from EDID and add them |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 2655 | * @connector: connector to add mode(s) to |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2656 | * @edid: EDID block to scan |
| 2657 | * |
| 2658 | * Standard modes can be calculated using the appropriate standard (DMT, |
| 2659 | * GTF or CVT. Grab them from @edid and add them to the list. |
| 2660 | */ |
| 2661 | static int |
| 2662 | add_standard_modes(struct drm_connector *connector, struct edid *edid) |
| 2663 | { |
| 2664 | int i, modes = 0; |
| 2665 | struct detailed_mode_closure closure = { |
Julia Lawall | d456ea2 | 2014-08-23 18:09:56 +0200 | [diff] [blame] | 2666 | .connector = connector, |
| 2667 | .edid = edid, |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2668 | }; |
| 2669 | |
| 2670 | for (i = 0; i < EDID_STD_TIMINGS; i++) { |
| 2671 | struct drm_display_mode *newmode; |
| 2672 | |
| 2673 | newmode = drm_mode_std(connector, edid, |
Thierry Reding | 464fdec | 2014-04-29 11:44:33 +0200 | [diff] [blame] | 2674 | &edid->standard_timings[i]); |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2675 | if (newmode) { |
| 2676 | drm_mode_probed_add(connector, newmode); |
| 2677 | modes++; |
| 2678 | } |
| 2679 | } |
| 2680 | |
| 2681 | if (version_greater(edid, 1, 0)) |
| 2682 | drm_for_each_detailed_block((u8 *)edid, do_standard_modes, |
| 2683 | &closure); |
| 2684 | |
| 2685 | /* XXX should also look for standard codes in VTB blocks */ |
| 2686 | |
| 2687 | return modes + closure.modes; |
| 2688 | } |
| 2689 | |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2690 | static int drm_cvt_modes(struct drm_connector *connector, |
| 2691 | struct detailed_timing *timing) |
| 2692 | { |
| 2693 | int i, j, modes = 0; |
| 2694 | struct drm_display_mode *newmode; |
| 2695 | struct drm_device *dev = connector->dev; |
Zhao Yakui | 5c61259 | 2009-06-22 13:17:10 +0800 | [diff] [blame] | 2696 | struct cvt_timing *cvt; |
| 2697 | const int rates[] = { 60, 85, 75, 60, 50 }; |
| 2698 | const u8 empty[3] = { 0, 0, 0 }; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2699 | |
| 2700 | for (i = 0; i < 4; i++) { |
| 2701 | int uninitialized_var(width), height; |
| 2702 | cvt = &(timing->data.other_data.data.cvt[i]); |
| 2703 | |
| 2704 | if (!memcmp(cvt->code, empty, 3)) |
Michel Dänzer | 0454bea | 2009-06-15 16:56:07 +0200 | [diff] [blame] | 2705 | continue; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2706 | |
| 2707 | height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2; |
Zhao Yakui | 5c61259 | 2009-06-22 13:17:10 +0800 | [diff] [blame] | 2708 | switch (cvt->code[1] & 0x0c) { |
Adam Jackson | f066a17 | 2009-09-23 17:31:21 -0400 | [diff] [blame] | 2709 | case 0x00: |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2710 | width = height * 4 / 3; |
| 2711 | break; |
| 2712 | case 0x04: |
| 2713 | width = height * 16 / 9; |
| 2714 | break; |
| 2715 | case 0x08: |
| 2716 | width = height * 16 / 10; |
| 2717 | break; |
| 2718 | case 0x0c: |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2719 | width = height * 15 / 9; |
| 2720 | break; |
| 2721 | } |
| 2722 | |
| 2723 | for (j = 1; j < 5; j++) { |
| 2724 | if (cvt->code[2] & (1 << j)) { |
| 2725 | newmode = drm_cvt_mode(dev, width, height, |
| 2726 | rates[j], j == 0, |
| 2727 | false, false); |
| 2728 | if (newmode) { |
| 2729 | drm_mode_probed_add(connector, newmode); |
| 2730 | modes++; |
| 2731 | } |
| 2732 | } |
| 2733 | } |
| 2734 | } |
| 2735 | |
| 2736 | return modes; |
| 2737 | } |
| 2738 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2739 | static void |
| 2740 | do_cvt_mode(struct detailed_timing *timing, void *c) |
| 2741 | { |
| 2742 | struct detailed_mode_closure *closure = c; |
| 2743 | struct detailed_non_pixel *data = &timing->data.other_data; |
| 2744 | |
| 2745 | if (data->type == EDID_DETAIL_CVT_3BYTE) |
| 2746 | closure->modes += drm_cvt_modes(closure->connector, timing); |
| 2747 | } |
Adam Jackson | 9cf0097 | 2009-12-03 17:44:36 -0500 | [diff] [blame] | 2748 | |
| 2749 | static int |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2750 | add_cvt_modes(struct drm_connector *connector, struct edid *edid) |
| 2751 | { |
| 2752 | struct detailed_mode_closure closure = { |
Julia Lawall | d456ea2 | 2014-08-23 18:09:56 +0200 | [diff] [blame] | 2753 | .connector = connector, |
| 2754 | .edid = edid, |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2755 | }; |
Adam Jackson | 9cf0097 | 2009-12-03 17:44:36 -0500 | [diff] [blame] | 2756 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2757 | if (version_greater(edid, 1, 2)) |
| 2758 | drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure); |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2759 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2760 | /* XXX should also look for CVT codes in VTB blocks */ |
| 2761 | |
| 2762 | return closure.modes; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2763 | } |
| 2764 | |
Ville Syrjälä | fa3a734 | 2015-10-08 11:43:32 +0300 | [diff] [blame] | 2765 | static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode); |
| 2766 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2767 | static void |
| 2768 | do_detailed_mode(struct detailed_timing *timing, void *c) |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2769 | { |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2770 | struct detailed_mode_closure *closure = c; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2771 | struct drm_display_mode *newmode; |
Adam Jackson | 9cf0097 | 2009-12-03 17:44:36 -0500 | [diff] [blame] | 2772 | |
| 2773 | if (timing->pixel_clock) { |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2774 | newmode = drm_mode_detailed(closure->connector->dev, |
| 2775 | closure->edid, timing, |
| 2776 | closure->quirks); |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2777 | if (!newmode) |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2778 | return; |
Adam Jackson | 9cf0097 | 2009-12-03 17:44:36 -0500 | [diff] [blame] | 2779 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2780 | if (closure->preferred) |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2781 | newmode->type |= DRM_MODE_TYPE_PREFERRED; |
| 2782 | |
Ville Syrjälä | fa3a734 | 2015-10-08 11:43:32 +0300 | [diff] [blame] | 2783 | /* |
| 2784 | * Detailed modes are limited to 10kHz pixel clock resolution, |
| 2785 | * so fix up anything that looks like CEA/HDMI mode, but the clock |
| 2786 | * is just slightly off. |
| 2787 | */ |
| 2788 | fixup_detailed_cea_mode_clock(newmode); |
| 2789 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2790 | drm_mode_probed_add(closure->connector, newmode); |
| 2791 | closure->modes++; |
Gustavo A. R. Silva | c2925bd | 2018-01-30 04:05:28 -0600 | [diff] [blame] | 2792 | closure->preferred = false; |
Zhao Yakui | 882f021 | 2009-08-26 18:20:49 +0800 | [diff] [blame] | 2793 | } |
Ma Ling | 167f3a0 | 2009-03-20 14:09:48 +0800 | [diff] [blame] | 2794 | } |
| 2795 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2796 | /* |
| 2797 | * add_detailed_modes - Add modes from detailed timings |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2798 | * @connector: attached connector |
| 2799 | * @edid: EDID block to scan |
| 2800 | * @quirks: quirks to apply |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2801 | */ |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2802 | static int |
| 2803 | add_detailed_modes(struct drm_connector *connector, struct edid *edid, |
| 2804 | u32 quirks) |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2805 | { |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2806 | struct detailed_mode_closure closure = { |
Julia Lawall | d456ea2 | 2014-08-23 18:09:56 +0200 | [diff] [blame] | 2807 | .connector = connector, |
| 2808 | .edid = edid, |
Gustavo A. R. Silva | c2925bd | 2018-01-30 04:05:28 -0600 | [diff] [blame] | 2809 | .preferred = true, |
Julia Lawall | d456ea2 | 2014-08-23 18:09:56 +0200 | [diff] [blame] | 2810 | .quirks = quirks, |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2811 | }; |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2812 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2813 | if (closure.preferred && !version_greater(edid, 1, 3)) |
| 2814 | closure.preferred = |
| 2815 | (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING); |
Adam Jackson | a327f6b | 2010-03-29 21:43:25 +0000 | [diff] [blame] | 2816 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2817 | drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure); |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2818 | |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 2819 | return closure.modes; |
Zhao Yakui | 882f021 | 2009-08-26 18:20:49 +0800 | [diff] [blame] | 2820 | } |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 2821 | |
Zhenyu Wang | 8fe9790 | 2010-09-19 14:27:28 +0800 | [diff] [blame] | 2822 | #define AUDIO_BLOCK 0x01 |
Christian Schmidt | 54ac76f | 2011-12-19 14:53:16 +0000 | [diff] [blame] | 2823 | #define VIDEO_BLOCK 0x02 |
Ma Ling | f23c20c | 2009-03-26 19:26:23 +0800 | [diff] [blame] | 2824 | #define VENDOR_BLOCK 0x03 |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 2825 | #define SPEAKER_BLOCK 0x04 |
Shashank Sharma | 87563fc | 2017-07-13 21:03:10 +0530 | [diff] [blame] | 2826 | #define USE_EXTENDED_TAG 0x07 |
| 2827 | #define EXT_VIDEO_CAPABILITY_BLOCK 0x00 |
Shashank Sharma | 832d4f2 | 2017-07-14 16:03:46 +0530 | [diff] [blame] | 2828 | #define EXT_VIDEO_DATA_BLOCK_420 0x0E |
| 2829 | #define EXT_VIDEO_CAP_BLOCK_Y420CMDB 0x0F |
Zhenyu Wang | 8fe9790 | 2010-09-19 14:27:28 +0800 | [diff] [blame] | 2830 | #define EDID_BASIC_AUDIO (1 << 6) |
Lars-Peter Clausen | a988bc7 | 2012-04-16 15:16:19 +0200 | [diff] [blame] | 2831 | #define EDID_CEA_YCRCB444 (1 << 5) |
| 2832 | #define EDID_CEA_YCRCB422 (1 << 4) |
Ville Syrjälä | b1edd6a | 2013-01-17 16:31:30 +0200 | [diff] [blame] | 2833 | #define EDID_CEA_VCDB_QS (1 << 6) |
Zhenyu Wang | 8fe9790 | 2010-09-19 14:27:28 +0800 | [diff] [blame] | 2834 | |
Lespiau, Damien | d4e4a31 | 2013-08-19 16:58:52 +0100 | [diff] [blame] | 2835 | /* |
Zhenyu Wang | 8fe9790 | 2010-09-19 14:27:28 +0800 | [diff] [blame] | 2836 | * Search EDID for CEA extension block. |
| 2837 | */ |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 2838 | static u8 *drm_find_edid_extension(const struct edid *edid, int ext_id) |
Zhenyu Wang | 8fe9790 | 2010-09-19 14:27:28 +0800 | [diff] [blame] | 2839 | { |
| 2840 | u8 *edid_ext = NULL; |
| 2841 | int i; |
| 2842 | |
| 2843 | /* No EDID or EDID extensions */ |
| 2844 | if (edid == NULL || edid->extensions == 0) |
| 2845 | return NULL; |
| 2846 | |
| 2847 | /* Find CEA extension */ |
| 2848 | for (i = 0; i < edid->extensions; i++) { |
| 2849 | edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1); |
Dave Airlie | 40d9b04 | 2014-10-20 16:29:33 +1000 | [diff] [blame] | 2850 | if (edid_ext[0] == ext_id) |
Zhenyu Wang | 8fe9790 | 2010-09-19 14:27:28 +0800 | [diff] [blame] | 2851 | break; |
| 2852 | } |
| 2853 | |
| 2854 | if (i == edid->extensions) |
| 2855 | return NULL; |
| 2856 | |
| 2857 | return edid_ext; |
| 2858 | } |
| 2859 | |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 2860 | static u8 *drm_find_cea_extension(const struct edid *edid) |
Dave Airlie | 40d9b04 | 2014-10-20 16:29:33 +1000 | [diff] [blame] | 2861 | { |
| 2862 | return drm_find_edid_extension(edid, CEA_EXT); |
| 2863 | } |
| 2864 | |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 2865 | static u8 *drm_find_displayid_extension(const struct edid *edid) |
Dave Airlie | 40d9b04 | 2014-10-20 16:29:33 +1000 | [diff] [blame] | 2866 | { |
| 2867 | return drm_find_edid_extension(edid, DISPLAYID_EXT); |
| 2868 | } |
| 2869 | |
Ville Syrjälä | e6e7920 | 2013-05-31 15:23:41 +0300 | [diff] [blame] | 2870 | /* |
| 2871 | * Calculate the alternate clock for the CEA mode |
| 2872 | * (60Hz vs. 59.94Hz etc.) |
| 2873 | */ |
| 2874 | static unsigned int |
| 2875 | cea_mode_alternate_clock(const struct drm_display_mode *cea_mode) |
| 2876 | { |
| 2877 | unsigned int clock = cea_mode->clock; |
| 2878 | |
| 2879 | if (cea_mode->vrefresh % 6 != 0) |
| 2880 | return clock; |
| 2881 | |
| 2882 | /* |
| 2883 | * edid_cea_modes contains the 59.94Hz |
| 2884 | * variant for 240 and 480 line modes, |
| 2885 | * and the 60Hz variant otherwise. |
| 2886 | */ |
| 2887 | if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480) |
Ville Syrjälä | 9afd808 | 2015-10-08 11:43:33 +0300 | [diff] [blame] | 2888 | clock = DIV_ROUND_CLOSEST(clock * 1001, 1000); |
Ville Syrjälä | e6e7920 | 2013-05-31 15:23:41 +0300 | [diff] [blame] | 2889 | else |
Ville Syrjälä | 9afd808 | 2015-10-08 11:43:33 +0300 | [diff] [blame] | 2890 | clock = DIV_ROUND_CLOSEST(clock * 1000, 1001); |
Ville Syrjälä | e6e7920 | 2013-05-31 15:23:41 +0300 | [diff] [blame] | 2891 | |
| 2892 | return clock; |
| 2893 | } |
| 2894 | |
Ville Syrjälä | c45a4e4 | 2016-11-03 14:53:29 +0200 | [diff] [blame] | 2895 | static bool |
| 2896 | cea_mode_alternate_timings(u8 vic, struct drm_display_mode *mode) |
| 2897 | { |
| 2898 | /* |
| 2899 | * For certain VICs the spec allows the vertical |
| 2900 | * front porch to vary by one or two lines. |
| 2901 | * |
| 2902 | * cea_modes[] stores the variant with the shortest |
| 2903 | * vertical front porch. We can adjust the mode to |
| 2904 | * get the other variants by simply increasing the |
| 2905 | * vertical front porch length. |
| 2906 | */ |
| 2907 | BUILD_BUG_ON(edid_cea_modes[8].vtotal != 262 || |
| 2908 | edid_cea_modes[9].vtotal != 262 || |
| 2909 | edid_cea_modes[12].vtotal != 262 || |
| 2910 | edid_cea_modes[13].vtotal != 262 || |
| 2911 | edid_cea_modes[23].vtotal != 312 || |
| 2912 | edid_cea_modes[24].vtotal != 312 || |
| 2913 | edid_cea_modes[27].vtotal != 312 || |
| 2914 | edid_cea_modes[28].vtotal != 312); |
| 2915 | |
| 2916 | if (((vic == 8 || vic == 9 || |
| 2917 | vic == 12 || vic == 13) && mode->vtotal < 263) || |
| 2918 | ((vic == 23 || vic == 24 || |
| 2919 | vic == 27 || vic == 28) && mode->vtotal < 314)) { |
| 2920 | mode->vsync_start++; |
| 2921 | mode->vsync_end++; |
| 2922 | mode->vtotal++; |
| 2923 | |
| 2924 | return true; |
| 2925 | } |
| 2926 | |
| 2927 | return false; |
| 2928 | } |
| 2929 | |
Ville Syrjälä | 4c6bcf4 | 2015-11-16 21:05:12 +0200 | [diff] [blame] | 2930 | static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match, |
| 2931 | unsigned int clock_tolerance) |
| 2932 | { |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 2933 | u8 vic; |
Ville Syrjälä | 4c6bcf4 | 2015-11-16 21:05:12 +0200 | [diff] [blame] | 2934 | |
| 2935 | if (!to_match->clock) |
| 2936 | return 0; |
| 2937 | |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 2938 | for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) { |
Ville Syrjälä | c45a4e4 | 2016-11-03 14:53:29 +0200 | [diff] [blame] | 2939 | struct drm_display_mode cea_mode = edid_cea_modes[vic]; |
Ville Syrjälä | 4c6bcf4 | 2015-11-16 21:05:12 +0200 | [diff] [blame] | 2940 | unsigned int clock1, clock2; |
| 2941 | |
| 2942 | /* Check both 60Hz and 59.94Hz */ |
Ville Syrjälä | c45a4e4 | 2016-11-03 14:53:29 +0200 | [diff] [blame] | 2943 | clock1 = cea_mode.clock; |
| 2944 | clock2 = cea_mode_alternate_clock(&cea_mode); |
Ville Syrjälä | 4c6bcf4 | 2015-11-16 21:05:12 +0200 | [diff] [blame] | 2945 | |
| 2946 | if (abs(to_match->clock - clock1) > clock_tolerance && |
| 2947 | abs(to_match->clock - clock2) > clock_tolerance) |
| 2948 | continue; |
| 2949 | |
Ville Syrjälä | c45a4e4 | 2016-11-03 14:53:29 +0200 | [diff] [blame] | 2950 | do { |
| 2951 | if (drm_mode_equal_no_clocks_no_stereo(to_match, &cea_mode)) |
| 2952 | return vic; |
| 2953 | } while (cea_mode_alternate_timings(vic, &cea_mode)); |
Ville Syrjälä | 4c6bcf4 | 2015-11-16 21:05:12 +0200 | [diff] [blame] | 2954 | } |
| 2955 | |
| 2956 | return 0; |
| 2957 | } |
| 2958 | |
Thierry Reding | 18316c8 | 2012-12-20 15:41:44 +0100 | [diff] [blame] | 2959 | /** |
| 2960 | * drm_match_cea_mode - look for a CEA mode matching given mode |
| 2961 | * @to_match: display mode |
| 2962 | * |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 2963 | * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861 |
Thierry Reding | 18316c8 | 2012-12-20 15:41:44 +0100 | [diff] [blame] | 2964 | * mode. |
Stephane Marchesin | a479903 | 2012-11-09 16:21:05 +0000 | [diff] [blame] | 2965 | */ |
Thierry Reding | 18316c8 | 2012-12-20 15:41:44 +0100 | [diff] [blame] | 2966 | u8 drm_match_cea_mode(const struct drm_display_mode *to_match) |
Stephane Marchesin | a479903 | 2012-11-09 16:21:05 +0000 | [diff] [blame] | 2967 | { |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 2968 | u8 vic; |
Stephane Marchesin | a479903 | 2012-11-09 16:21:05 +0000 | [diff] [blame] | 2969 | |
Ville Syrjälä | a90b590 | 2013-04-24 19:07:18 +0300 | [diff] [blame] | 2970 | if (!to_match->clock) |
| 2971 | return 0; |
Stephane Marchesin | a479903 | 2012-11-09 16:21:05 +0000 | [diff] [blame] | 2972 | |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 2973 | for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) { |
Ville Syrjälä | c45a4e4 | 2016-11-03 14:53:29 +0200 | [diff] [blame] | 2974 | struct drm_display_mode cea_mode = edid_cea_modes[vic]; |
Ville Syrjälä | a90b590 | 2013-04-24 19:07:18 +0300 | [diff] [blame] | 2975 | unsigned int clock1, clock2; |
| 2976 | |
Ville Syrjälä | a90b590 | 2013-04-24 19:07:18 +0300 | [diff] [blame] | 2977 | /* Check both 60Hz and 59.94Hz */ |
Ville Syrjälä | c45a4e4 | 2016-11-03 14:53:29 +0200 | [diff] [blame] | 2978 | clock1 = cea_mode.clock; |
| 2979 | clock2 = cea_mode_alternate_clock(&cea_mode); |
Ville Syrjälä | a90b590 | 2013-04-24 19:07:18 +0300 | [diff] [blame] | 2980 | |
Ville Syrjälä | c45a4e4 | 2016-11-03 14:53:29 +0200 | [diff] [blame] | 2981 | if (KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock1) && |
| 2982 | KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock2)) |
| 2983 | continue; |
| 2984 | |
| 2985 | do { |
| 2986 | if (drm_mode_equal_no_clocks_no_stereo(to_match, &cea_mode)) |
| 2987 | return vic; |
| 2988 | } while (cea_mode_alternate_timings(vic, &cea_mode)); |
Stephane Marchesin | a479903 | 2012-11-09 16:21:05 +0000 | [diff] [blame] | 2989 | } |
Ville Syrjälä | c45a4e4 | 2016-11-03 14:53:29 +0200 | [diff] [blame] | 2990 | |
Stephane Marchesin | a479903 | 2012-11-09 16:21:05 +0000 | [diff] [blame] | 2991 | return 0; |
| 2992 | } |
| 2993 | EXPORT_SYMBOL(drm_match_cea_mode); |
| 2994 | |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 2995 | static bool drm_valid_cea_vic(u8 vic) |
| 2996 | { |
| 2997 | return vic > 0 && vic < ARRAY_SIZE(edid_cea_modes); |
| 2998 | } |
| 2999 | |
Vandana Kannan | 0967e6a | 2014-04-01 16:26:59 +0530 | [diff] [blame] | 3000 | /** |
| 3001 | * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to |
| 3002 | * the input VIC from the CEA mode list |
| 3003 | * @video_code: ID given to each of the CEA modes |
| 3004 | * |
| 3005 | * Returns picture aspect ratio |
| 3006 | */ |
| 3007 | enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code) |
| 3008 | { |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3009 | return edid_cea_modes[video_code].picture_aspect_ratio; |
Vandana Kannan | 0967e6a | 2014-04-01 16:26:59 +0530 | [diff] [blame] | 3010 | } |
| 3011 | EXPORT_SYMBOL(drm_get_cea_aspect_ratio); |
| 3012 | |
Lespiau, Damien | 3f2f653 | 2013-08-19 16:58:55 +0100 | [diff] [blame] | 3013 | /* |
| 3014 | * Calculate the alternate clock for HDMI modes (those from the HDMI vendor |
| 3015 | * specific block). |
| 3016 | * |
| 3017 | * It's almost like cea_mode_alternate_clock(), we just need to add an |
| 3018 | * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this |
| 3019 | * one. |
| 3020 | */ |
| 3021 | static unsigned int |
| 3022 | hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode) |
| 3023 | { |
| 3024 | if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160) |
| 3025 | return hdmi_mode->clock; |
| 3026 | |
| 3027 | return cea_mode_alternate_clock(hdmi_mode); |
| 3028 | } |
| 3029 | |
Ville Syrjälä | 4c6bcf4 | 2015-11-16 21:05:12 +0200 | [diff] [blame] | 3030 | static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match, |
| 3031 | unsigned int clock_tolerance) |
| 3032 | { |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3033 | u8 vic; |
Ville Syrjälä | 4c6bcf4 | 2015-11-16 21:05:12 +0200 | [diff] [blame] | 3034 | |
| 3035 | if (!to_match->clock) |
| 3036 | return 0; |
| 3037 | |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3038 | for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) { |
| 3039 | const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic]; |
Ville Syrjälä | 4c6bcf4 | 2015-11-16 21:05:12 +0200 | [diff] [blame] | 3040 | unsigned int clock1, clock2; |
| 3041 | |
| 3042 | /* Make sure to also match alternate clocks */ |
| 3043 | clock1 = hdmi_mode->clock; |
| 3044 | clock2 = hdmi_mode_alternate_clock(hdmi_mode); |
| 3045 | |
| 3046 | if (abs(to_match->clock - clock1) > clock_tolerance && |
| 3047 | abs(to_match->clock - clock2) > clock_tolerance) |
| 3048 | continue; |
| 3049 | |
| 3050 | if (drm_mode_equal_no_clocks(to_match, hdmi_mode)) |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3051 | return vic; |
Ville Syrjälä | 4c6bcf4 | 2015-11-16 21:05:12 +0200 | [diff] [blame] | 3052 | } |
| 3053 | |
| 3054 | return 0; |
| 3055 | } |
| 3056 | |
Lespiau, Damien | 3f2f653 | 2013-08-19 16:58:55 +0100 | [diff] [blame] | 3057 | /* |
| 3058 | * drm_match_hdmi_mode - look for a HDMI mode matching given mode |
| 3059 | * @to_match: display mode |
| 3060 | * |
| 3061 | * An HDMI mode is one defined in the HDMI vendor specific block. |
| 3062 | * |
| 3063 | * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one. |
| 3064 | */ |
| 3065 | static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match) |
| 3066 | { |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3067 | u8 vic; |
Lespiau, Damien | 3f2f653 | 2013-08-19 16:58:55 +0100 | [diff] [blame] | 3068 | |
| 3069 | if (!to_match->clock) |
| 3070 | return 0; |
| 3071 | |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3072 | for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) { |
| 3073 | const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic]; |
Lespiau, Damien | 3f2f653 | 2013-08-19 16:58:55 +0100 | [diff] [blame] | 3074 | unsigned int clock1, clock2; |
| 3075 | |
| 3076 | /* Make sure to also match alternate clocks */ |
| 3077 | clock1 = hdmi_mode->clock; |
| 3078 | clock2 = hdmi_mode_alternate_clock(hdmi_mode); |
| 3079 | |
| 3080 | if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) || |
| 3081 | KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) && |
Damien Lespiau | f2ecf2e3 | 2013-09-25 16:45:27 +0100 | [diff] [blame] | 3082 | drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode)) |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3083 | return vic; |
Lespiau, Damien | 3f2f653 | 2013-08-19 16:58:55 +0100 | [diff] [blame] | 3084 | } |
| 3085 | return 0; |
| 3086 | } |
| 3087 | |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3088 | static bool drm_valid_hdmi_vic(u8 vic) |
| 3089 | { |
| 3090 | return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes); |
| 3091 | } |
| 3092 | |
Ville Syrjälä | e6e7920 | 2013-05-31 15:23:41 +0300 | [diff] [blame] | 3093 | static int |
| 3094 | add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid) |
| 3095 | { |
| 3096 | struct drm_device *dev = connector->dev; |
| 3097 | struct drm_display_mode *mode, *tmp; |
| 3098 | LIST_HEAD(list); |
| 3099 | int modes = 0; |
| 3100 | |
| 3101 | /* Don't add CEA modes if the CEA extension block is missing */ |
| 3102 | if (!drm_find_cea_extension(edid)) |
| 3103 | return 0; |
| 3104 | |
| 3105 | /* |
| 3106 | * Go through all probed modes and create a new mode |
| 3107 | * with the alternate clock for certain CEA modes. |
| 3108 | */ |
| 3109 | list_for_each_entry(mode, &connector->probed_modes, head) { |
Lespiau, Damien | 3f2f653 | 2013-08-19 16:58:55 +0100 | [diff] [blame] | 3110 | const struct drm_display_mode *cea_mode = NULL; |
Ville Syrjälä | e6e7920 | 2013-05-31 15:23:41 +0300 | [diff] [blame] | 3111 | struct drm_display_mode *newmode; |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3112 | u8 vic = drm_match_cea_mode(mode); |
Ville Syrjälä | e6e7920 | 2013-05-31 15:23:41 +0300 | [diff] [blame] | 3113 | unsigned int clock1, clock2; |
| 3114 | |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3115 | if (drm_valid_cea_vic(vic)) { |
| 3116 | cea_mode = &edid_cea_modes[vic]; |
Lespiau, Damien | 3f2f653 | 2013-08-19 16:58:55 +0100 | [diff] [blame] | 3117 | clock2 = cea_mode_alternate_clock(cea_mode); |
| 3118 | } else { |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3119 | vic = drm_match_hdmi_mode(mode); |
| 3120 | if (drm_valid_hdmi_vic(vic)) { |
| 3121 | cea_mode = &edid_4k_modes[vic]; |
Lespiau, Damien | 3f2f653 | 2013-08-19 16:58:55 +0100 | [diff] [blame] | 3122 | clock2 = hdmi_mode_alternate_clock(cea_mode); |
| 3123 | } |
| 3124 | } |
| 3125 | |
| 3126 | if (!cea_mode) |
Ville Syrjälä | e6e7920 | 2013-05-31 15:23:41 +0300 | [diff] [blame] | 3127 | continue; |
| 3128 | |
Ville Syrjälä | e6e7920 | 2013-05-31 15:23:41 +0300 | [diff] [blame] | 3129 | clock1 = cea_mode->clock; |
Ville Syrjälä | e6e7920 | 2013-05-31 15:23:41 +0300 | [diff] [blame] | 3130 | |
| 3131 | if (clock1 == clock2) |
| 3132 | continue; |
| 3133 | |
| 3134 | if (mode->clock != clock1 && mode->clock != clock2) |
| 3135 | continue; |
| 3136 | |
| 3137 | newmode = drm_mode_duplicate(dev, cea_mode); |
| 3138 | if (!newmode) |
| 3139 | continue; |
| 3140 | |
Damien Lespiau | 2713021 | 2013-09-25 16:45:28 +0100 | [diff] [blame] | 3141 | /* Carry over the stereo flags */ |
| 3142 | newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK; |
| 3143 | |
Ville Syrjälä | e6e7920 | 2013-05-31 15:23:41 +0300 | [diff] [blame] | 3144 | /* |
| 3145 | * The current mode could be either variant. Make |
| 3146 | * sure to pick the "other" clock for the new mode. |
| 3147 | */ |
| 3148 | if (mode->clock != clock1) |
| 3149 | newmode->clock = clock1; |
| 3150 | else |
| 3151 | newmode->clock = clock2; |
| 3152 | |
| 3153 | list_add_tail(&newmode->head, &list); |
| 3154 | } |
| 3155 | |
| 3156 | list_for_each_entry_safe(mode, tmp, &list, head) { |
| 3157 | list_del(&mode->head); |
| 3158 | drm_mode_probed_add(connector, mode); |
| 3159 | modes++; |
| 3160 | } |
| 3161 | |
| 3162 | return modes; |
| 3163 | } |
Stephane Marchesin | a479903 | 2012-11-09 16:21:05 +0000 | [diff] [blame] | 3164 | |
Shashank Sharma | 8ec6e07 | 2017-07-13 21:03:08 +0530 | [diff] [blame] | 3165 | static u8 svd_to_vic(u8 svd) |
| 3166 | { |
| 3167 | /* 0-6 bit vic, 7th bit native mode indicator */ |
| 3168 | if ((svd >= 1 && svd <= 64) || (svd >= 129 && svd <= 192)) |
| 3169 | return svd & 127; |
| 3170 | |
| 3171 | return svd; |
| 3172 | } |
| 3173 | |
Thomas Wood | aff04ac | 2013-11-29 15:33:27 +0000 | [diff] [blame] | 3174 | static struct drm_display_mode * |
| 3175 | drm_display_mode_from_vic_index(struct drm_connector *connector, |
| 3176 | const u8 *video_db, u8 video_len, |
| 3177 | u8 video_index) |
| 3178 | { |
| 3179 | struct drm_device *dev = connector->dev; |
| 3180 | struct drm_display_mode *newmode; |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3181 | u8 vic; |
Thomas Wood | aff04ac | 2013-11-29 15:33:27 +0000 | [diff] [blame] | 3182 | |
| 3183 | if (video_db == NULL || video_index >= video_len) |
| 3184 | return NULL; |
| 3185 | |
| 3186 | /* CEA modes are numbered 1..127 */ |
Shashank Sharma | 8ec6e07 | 2017-07-13 21:03:08 +0530 | [diff] [blame] | 3187 | vic = svd_to_vic(video_db[video_index]); |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3188 | if (!drm_valid_cea_vic(vic)) |
Thomas Wood | aff04ac | 2013-11-29 15:33:27 +0000 | [diff] [blame] | 3189 | return NULL; |
| 3190 | |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3191 | newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]); |
Damien Lespiau | 409bbf1 | 2014-03-03 23:59:07 +0000 | [diff] [blame] | 3192 | if (!newmode) |
| 3193 | return NULL; |
| 3194 | |
Thomas Wood | aff04ac | 2013-11-29 15:33:27 +0000 | [diff] [blame] | 3195 | newmode->vrefresh = 0; |
| 3196 | |
| 3197 | return newmode; |
| 3198 | } |
| 3199 | |
Shashank Sharma | 832d4f2 | 2017-07-14 16:03:46 +0530 | [diff] [blame] | 3200 | /* |
| 3201 | * do_y420vdb_modes - Parse YCBCR 420 only modes |
| 3202 | * @connector: connector corresponding to the HDMI sink |
| 3203 | * @svds: start of the data block of CEA YCBCR 420 VDB |
| 3204 | * @len: length of the CEA YCBCR 420 VDB |
| 3205 | * |
| 3206 | * Parse the CEA-861-F YCBCR 420 Video Data Block (Y420VDB) |
| 3207 | * which contains modes which can be supported in YCBCR 420 |
| 3208 | * output format only. |
| 3209 | */ |
| 3210 | static int do_y420vdb_modes(struct drm_connector *connector, |
| 3211 | const u8 *svds, u8 svds_len) |
| 3212 | { |
| 3213 | int modes = 0, i; |
| 3214 | struct drm_device *dev = connector->dev; |
| 3215 | struct drm_display_info *info = &connector->display_info; |
| 3216 | struct drm_hdmi_info *hdmi = &info->hdmi; |
| 3217 | |
| 3218 | for (i = 0; i < svds_len; i++) { |
| 3219 | u8 vic = svd_to_vic(svds[i]); |
| 3220 | struct drm_display_mode *newmode; |
| 3221 | |
| 3222 | if (!drm_valid_cea_vic(vic)) |
| 3223 | continue; |
| 3224 | |
| 3225 | newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]); |
| 3226 | if (!newmode) |
| 3227 | break; |
| 3228 | bitmap_set(hdmi->y420_vdb_modes, vic, 1); |
| 3229 | drm_mode_probed_add(connector, newmode); |
| 3230 | modes++; |
| 3231 | } |
| 3232 | |
| 3233 | if (modes > 0) |
| 3234 | info->color_formats |= DRM_COLOR_FORMAT_YCRCB420; |
| 3235 | return modes; |
| 3236 | } |
| 3237 | |
| 3238 | /* |
| 3239 | * drm_add_cmdb_modes - Add a YCBCR 420 mode into bitmap |
| 3240 | * @connector: connector corresponding to the HDMI sink |
| 3241 | * @vic: CEA vic for the video mode to be added in the map |
| 3242 | * |
| 3243 | * Makes an entry for a videomode in the YCBCR 420 bitmap |
| 3244 | */ |
| 3245 | static void |
| 3246 | drm_add_cmdb_modes(struct drm_connector *connector, u8 svd) |
| 3247 | { |
| 3248 | u8 vic = svd_to_vic(svd); |
| 3249 | struct drm_hdmi_info *hdmi = &connector->display_info.hdmi; |
| 3250 | |
| 3251 | if (!drm_valid_cea_vic(vic)) |
| 3252 | return; |
| 3253 | |
| 3254 | bitmap_set(hdmi->y420_cmdb_modes, vic, 1); |
| 3255 | } |
| 3256 | |
Christian Schmidt | 54ac76f | 2011-12-19 14:53:16 +0000 | [diff] [blame] | 3257 | static int |
Lespiau, Damien | 13ac3f5 | 2013-08-19 16:58:53 +0100 | [diff] [blame] | 3258 | do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len) |
Christian Schmidt | 54ac76f | 2011-12-19 14:53:16 +0000 | [diff] [blame] | 3259 | { |
Thomas Wood | aff04ac | 2013-11-29 15:33:27 +0000 | [diff] [blame] | 3260 | int i, modes = 0; |
Shashank Sharma | 832d4f2 | 2017-07-14 16:03:46 +0530 | [diff] [blame] | 3261 | struct drm_hdmi_info *hdmi = &connector->display_info.hdmi; |
Christian Schmidt | 54ac76f | 2011-12-19 14:53:16 +0000 | [diff] [blame] | 3262 | |
Thomas Wood | aff04ac | 2013-11-29 15:33:27 +0000 | [diff] [blame] | 3263 | for (i = 0; i < len; i++) { |
| 3264 | struct drm_display_mode *mode; |
| 3265 | mode = drm_display_mode_from_vic_index(connector, db, len, i); |
| 3266 | if (mode) { |
Shashank Sharma | 832d4f2 | 2017-07-14 16:03:46 +0530 | [diff] [blame] | 3267 | /* |
| 3268 | * YCBCR420 capability block contains a bitmap which |
| 3269 | * gives the index of CEA modes from CEA VDB, which |
| 3270 | * can support YCBCR 420 sampling output also (apart |
| 3271 | * from RGB/YCBCR444 etc). |
| 3272 | * For example, if the bit 0 in bitmap is set, |
| 3273 | * first mode in VDB can support YCBCR420 output too. |
| 3274 | * Add YCBCR420 modes only if sink is HDMI 2.0 capable. |
| 3275 | */ |
| 3276 | if (i < 64 && hdmi->y420_cmdb_map & (1ULL << i)) |
| 3277 | drm_add_cmdb_modes(connector, db[i]); |
| 3278 | |
Thomas Wood | aff04ac | 2013-11-29 15:33:27 +0000 | [diff] [blame] | 3279 | drm_mode_probed_add(connector, mode); |
| 3280 | modes++; |
Christian Schmidt | 54ac76f | 2011-12-19 14:53:16 +0000 | [diff] [blame] | 3281 | } |
| 3282 | } |
| 3283 | |
| 3284 | return modes; |
| 3285 | } |
| 3286 | |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3287 | struct stereo_mandatory_mode { |
| 3288 | int width, height, vrefresh; |
| 3289 | unsigned int flags; |
| 3290 | }; |
| 3291 | |
| 3292 | static const struct stereo_mandatory_mode stereo_mandatory_modes[] = { |
Damien Lespiau | f7e121b | 2013-09-27 12:11:48 +0100 | [diff] [blame] | 3293 | { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM }, |
| 3294 | { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING }, |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3295 | { 1920, 1080, 50, |
| 3296 | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF }, |
| 3297 | { 1920, 1080, 60, |
| 3298 | DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF }, |
Damien Lespiau | f7e121b | 2013-09-27 12:11:48 +0100 | [diff] [blame] | 3299 | { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM }, |
| 3300 | { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING }, |
| 3301 | { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM }, |
| 3302 | { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING } |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3303 | }; |
| 3304 | |
| 3305 | static bool |
| 3306 | stereo_match_mandatory(const struct drm_display_mode *mode, |
| 3307 | const struct stereo_mandatory_mode *stereo_mode) |
| 3308 | { |
| 3309 | unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE; |
| 3310 | |
| 3311 | return mode->hdisplay == stereo_mode->width && |
| 3312 | mode->vdisplay == stereo_mode->height && |
| 3313 | interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) && |
| 3314 | drm_mode_vrefresh(mode) == stereo_mode->vrefresh; |
| 3315 | } |
| 3316 | |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3317 | static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector) |
| 3318 | { |
| 3319 | struct drm_device *dev = connector->dev; |
| 3320 | const struct drm_display_mode *mode; |
| 3321 | struct list_head stereo_modes; |
Damien Lespiau | f7e121b | 2013-09-27 12:11:48 +0100 | [diff] [blame] | 3322 | int modes = 0, i; |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3323 | |
| 3324 | INIT_LIST_HEAD(&stereo_modes); |
| 3325 | |
| 3326 | list_for_each_entry(mode, &connector->probed_modes, head) { |
Damien Lespiau | f7e121b | 2013-09-27 12:11:48 +0100 | [diff] [blame] | 3327 | for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) { |
| 3328 | const struct stereo_mandatory_mode *mandatory; |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3329 | struct drm_display_mode *new_mode; |
| 3330 | |
Damien Lespiau | f7e121b | 2013-09-27 12:11:48 +0100 | [diff] [blame] | 3331 | if (!stereo_match_mandatory(mode, |
| 3332 | &stereo_mandatory_modes[i])) |
| 3333 | continue; |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3334 | |
Damien Lespiau | f7e121b | 2013-09-27 12:11:48 +0100 | [diff] [blame] | 3335 | mandatory = &stereo_mandatory_modes[i]; |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3336 | new_mode = drm_mode_duplicate(dev, mode); |
| 3337 | if (!new_mode) |
| 3338 | continue; |
| 3339 | |
Damien Lespiau | f7e121b | 2013-09-27 12:11:48 +0100 | [diff] [blame] | 3340 | new_mode->flags |= mandatory->flags; |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3341 | list_add_tail(&new_mode->head, &stereo_modes); |
| 3342 | modes++; |
Damien Lespiau | f7e121b | 2013-09-27 12:11:48 +0100 | [diff] [blame] | 3343 | } |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3344 | } |
| 3345 | |
| 3346 | list_splice_tail(&stereo_modes, &connector->probed_modes); |
| 3347 | |
| 3348 | return modes; |
| 3349 | } |
| 3350 | |
Damien Lespiau | 1deee8d | 2013-09-25 16:45:24 +0100 | [diff] [blame] | 3351 | static int add_hdmi_mode(struct drm_connector *connector, u8 vic) |
| 3352 | { |
| 3353 | struct drm_device *dev = connector->dev; |
| 3354 | struct drm_display_mode *newmode; |
| 3355 | |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3356 | if (!drm_valid_hdmi_vic(vic)) { |
Damien Lespiau | 1deee8d | 2013-09-25 16:45:24 +0100 | [diff] [blame] | 3357 | DRM_ERROR("Unknown HDMI VIC: %d\n", vic); |
| 3358 | return 0; |
| 3359 | } |
| 3360 | |
| 3361 | newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]); |
| 3362 | if (!newmode) |
| 3363 | return 0; |
| 3364 | |
| 3365 | drm_mode_probed_add(connector, newmode); |
| 3366 | |
| 3367 | return 1; |
| 3368 | } |
| 3369 | |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3370 | static int add_3d_struct_modes(struct drm_connector *connector, u16 structure, |
| 3371 | const u8 *video_db, u8 video_len, u8 video_index) |
| 3372 | { |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3373 | struct drm_display_mode *newmode; |
| 3374 | int modes = 0; |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3375 | |
| 3376 | if (structure & (1 << 0)) { |
Thomas Wood | aff04ac | 2013-11-29 15:33:27 +0000 | [diff] [blame] | 3377 | newmode = drm_display_mode_from_vic_index(connector, video_db, |
| 3378 | video_len, |
| 3379 | video_index); |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3380 | if (newmode) { |
| 3381 | newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING; |
| 3382 | drm_mode_probed_add(connector, newmode); |
| 3383 | modes++; |
| 3384 | } |
| 3385 | } |
| 3386 | if (structure & (1 << 6)) { |
Thomas Wood | aff04ac | 2013-11-29 15:33:27 +0000 | [diff] [blame] | 3387 | newmode = drm_display_mode_from_vic_index(connector, video_db, |
| 3388 | video_len, |
| 3389 | video_index); |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3390 | if (newmode) { |
| 3391 | newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM; |
| 3392 | drm_mode_probed_add(connector, newmode); |
| 3393 | modes++; |
| 3394 | } |
| 3395 | } |
| 3396 | if (structure & (1 << 8)) { |
Thomas Wood | aff04ac | 2013-11-29 15:33:27 +0000 | [diff] [blame] | 3397 | newmode = drm_display_mode_from_vic_index(connector, video_db, |
| 3398 | video_len, |
| 3399 | video_index); |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3400 | if (newmode) { |
Thomas Wood | 89570ee | 2013-11-28 15:35:04 +0000 | [diff] [blame] | 3401 | newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF; |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3402 | drm_mode_probed_add(connector, newmode); |
| 3403 | modes++; |
| 3404 | } |
| 3405 | } |
| 3406 | |
| 3407 | return modes; |
| 3408 | } |
| 3409 | |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 3410 | /* |
| 3411 | * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block |
| 3412 | * @connector: connector corresponding to the HDMI sink |
| 3413 | * @db: start of the CEA vendor specific block |
| 3414 | * @len: length of the CEA block payload, ie. one can access up to db[len] |
| 3415 | * |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3416 | * Parses the HDMI VSDB looking for modes to add to @connector. This function |
| 3417 | * also adds the stereo 3d modes when applicable. |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 3418 | */ |
| 3419 | static int |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3420 | do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len, |
| 3421 | const u8 *video_db, u8 video_len) |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 3422 | { |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 3423 | struct drm_display_info *info = &connector->display_info; |
Thomas Wood | 0e5083aa | 2013-11-29 18:18:58 +0000 | [diff] [blame] | 3424 | int modes = 0, offset = 0, i, multi_present = 0, multi_len; |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3425 | u8 vic_len, hdmi_3d_len = 0; |
| 3426 | u16 mask; |
| 3427 | u16 structure_all; |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 3428 | |
| 3429 | if (len < 8) |
| 3430 | goto out; |
| 3431 | |
| 3432 | /* no HDMI_Video_Present */ |
| 3433 | if (!(db[8] & (1 << 5))) |
| 3434 | goto out; |
| 3435 | |
| 3436 | /* Latency_Fields_Present */ |
| 3437 | if (db[8] & (1 << 7)) |
| 3438 | offset += 2; |
| 3439 | |
| 3440 | /* I_Latency_Fields_Present */ |
| 3441 | if (db[8] & (1 << 6)) |
| 3442 | offset += 2; |
| 3443 | |
| 3444 | /* the declared length is not long enough for the 2 first bytes |
| 3445 | * of additional video format capabilities */ |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3446 | if (len < (8 + offset + 2)) |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 3447 | goto out; |
| 3448 | |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3449 | /* 3D_Present */ |
| 3450 | offset++; |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3451 | if (db[8 + offset] & (1 << 7)) { |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3452 | modes += add_hdmi_mandatory_stereo_modes(connector); |
| 3453 | |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3454 | /* 3D_Multi_present */ |
| 3455 | multi_present = (db[8 + offset] & 0x60) >> 5; |
| 3456 | } |
| 3457 | |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3458 | offset++; |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 3459 | vic_len = db[8 + offset] >> 5; |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3460 | hdmi_3d_len = db[8 + offset] & 0x1f; |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 3461 | |
| 3462 | for (i = 0; i < vic_len && len >= (9 + offset + i); i++) { |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 3463 | u8 vic; |
| 3464 | |
| 3465 | vic = db[9 + offset + i]; |
Damien Lespiau | 1deee8d | 2013-09-25 16:45:24 +0100 | [diff] [blame] | 3466 | modes += add_hdmi_mode(connector, vic); |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 3467 | } |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3468 | offset += 1 + vic_len; |
| 3469 | |
Thomas Wood | 0e5083aa | 2013-11-29 18:18:58 +0000 | [diff] [blame] | 3470 | if (multi_present == 1) |
| 3471 | multi_len = 2; |
| 3472 | else if (multi_present == 2) |
| 3473 | multi_len = 4; |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3474 | else |
Thomas Wood | 0e5083aa | 2013-11-29 18:18:58 +0000 | [diff] [blame] | 3475 | multi_len = 0; |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3476 | |
Thomas Wood | 0e5083aa | 2013-11-29 18:18:58 +0000 | [diff] [blame] | 3477 | if (len < (8 + offset + hdmi_3d_len - 1)) |
| 3478 | goto out; |
| 3479 | |
| 3480 | if (hdmi_3d_len < multi_len) |
| 3481 | goto out; |
| 3482 | |
| 3483 | if (multi_present == 1 || multi_present == 2) { |
| 3484 | /* 3D_Structure_ALL */ |
| 3485 | structure_all = (db[8 + offset] << 8) | db[9 + offset]; |
| 3486 | |
| 3487 | /* check if 3D_MASK is present */ |
| 3488 | if (multi_present == 2) |
| 3489 | mask = (db[10 + offset] << 8) | db[11 + offset]; |
| 3490 | else |
| 3491 | mask = 0xffff; |
| 3492 | |
| 3493 | for (i = 0; i < 16; i++) { |
| 3494 | if (mask & (1 << i)) |
| 3495 | modes += add_3d_struct_modes(connector, |
| 3496 | structure_all, |
| 3497 | video_db, |
| 3498 | video_len, i); |
| 3499 | } |
| 3500 | } |
| 3501 | |
| 3502 | offset += multi_len; |
| 3503 | |
| 3504 | for (i = 0; i < (hdmi_3d_len - multi_len); i++) { |
| 3505 | int vic_index; |
| 3506 | struct drm_display_mode *newmode = NULL; |
| 3507 | unsigned int newflag = 0; |
| 3508 | bool detail_present; |
| 3509 | |
| 3510 | detail_present = ((db[8 + offset + i] & 0x0f) > 7); |
| 3511 | |
| 3512 | if (detail_present && (i + 1 == hdmi_3d_len - multi_len)) |
| 3513 | break; |
| 3514 | |
| 3515 | /* 2D_VIC_order_X */ |
| 3516 | vic_index = db[8 + offset + i] >> 4; |
| 3517 | |
| 3518 | /* 3D_Structure_X */ |
| 3519 | switch (db[8 + offset + i] & 0x0f) { |
| 3520 | case 0: |
| 3521 | newflag = DRM_MODE_FLAG_3D_FRAME_PACKING; |
| 3522 | break; |
| 3523 | case 6: |
| 3524 | newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM; |
| 3525 | break; |
| 3526 | case 8: |
| 3527 | /* 3D_Detail_X */ |
| 3528 | if ((db[9 + offset + i] >> 4) == 1) |
| 3529 | newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF; |
| 3530 | break; |
| 3531 | } |
| 3532 | |
| 3533 | if (newflag != 0) { |
| 3534 | newmode = drm_display_mode_from_vic_index(connector, |
| 3535 | video_db, |
| 3536 | video_len, |
| 3537 | vic_index); |
| 3538 | |
| 3539 | if (newmode) { |
| 3540 | newmode->flags |= newflag; |
| 3541 | drm_mode_probed_add(connector, newmode); |
| 3542 | modes++; |
| 3543 | } |
| 3544 | } |
| 3545 | |
| 3546 | if (detail_present) |
| 3547 | i++; |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3548 | } |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 3549 | |
| 3550 | out: |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 3551 | if (modes > 0) |
| 3552 | info->has_hdmi_infoframe = true; |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 3553 | return modes; |
| 3554 | } |
| 3555 | |
Christian Schmidt | 54ac76f | 2011-12-19 14:53:16 +0000 | [diff] [blame] | 3556 | static int |
Ville Syrjälä | 9e50b9d | 2012-08-16 14:55:04 +0000 | [diff] [blame] | 3557 | cea_db_payload_len(const u8 *db) |
| 3558 | { |
| 3559 | return db[0] & 0x1f; |
| 3560 | } |
| 3561 | |
| 3562 | static int |
Shashank Sharma | 87563fc | 2017-07-13 21:03:10 +0530 | [diff] [blame] | 3563 | cea_db_extended_tag(const u8 *db) |
| 3564 | { |
| 3565 | return db[1]; |
| 3566 | } |
| 3567 | |
| 3568 | static int |
Ville Syrjälä | 9e50b9d | 2012-08-16 14:55:04 +0000 | [diff] [blame] | 3569 | cea_db_tag(const u8 *db) |
| 3570 | { |
| 3571 | return db[0] >> 5; |
| 3572 | } |
| 3573 | |
| 3574 | static int |
| 3575 | cea_revision(const u8 *cea) |
| 3576 | { |
| 3577 | return cea[1]; |
| 3578 | } |
| 3579 | |
| 3580 | static int |
| 3581 | cea_db_offsets(const u8 *cea, int *start, int *end) |
| 3582 | { |
| 3583 | /* Data block offset in CEA extension block */ |
| 3584 | *start = 4; |
| 3585 | *end = cea[2]; |
| 3586 | if (*end == 0) |
| 3587 | *end = 127; |
| 3588 | if (*end < 4 || *end > 127) |
| 3589 | return -ERANGE; |
| 3590 | return 0; |
| 3591 | } |
| 3592 | |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 3593 | static bool cea_db_is_hdmi_vsdb(const u8 *db) |
| 3594 | { |
| 3595 | int hdmi_id; |
| 3596 | |
| 3597 | if (cea_db_tag(db) != VENDOR_BLOCK) |
| 3598 | return false; |
| 3599 | |
| 3600 | if (cea_db_payload_len(db) < 5) |
| 3601 | return false; |
| 3602 | |
| 3603 | hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16); |
| 3604 | |
Lespiau, Damien | 6cb3b7f | 2013-08-19 16:59:05 +0100 | [diff] [blame] | 3605 | return hdmi_id == HDMI_IEEE_OUI; |
Lespiau, Damien | 7ebe196 | 2013-08-19 16:58:54 +0100 | [diff] [blame] | 3606 | } |
| 3607 | |
Thierry Reding | 50dd1bd | 2017-03-13 16:54:00 +0530 | [diff] [blame] | 3608 | static bool cea_db_is_hdmi_forum_vsdb(const u8 *db) |
| 3609 | { |
| 3610 | unsigned int oui; |
| 3611 | |
| 3612 | if (cea_db_tag(db) != VENDOR_BLOCK) |
| 3613 | return false; |
| 3614 | |
| 3615 | if (cea_db_payload_len(db) < 7) |
| 3616 | return false; |
| 3617 | |
| 3618 | oui = db[3] << 16 | db[2] << 8 | db[1]; |
| 3619 | |
| 3620 | return oui == HDMI_FORUM_IEEE_OUI; |
| 3621 | } |
| 3622 | |
Shashank Sharma | 832d4f2 | 2017-07-14 16:03:46 +0530 | [diff] [blame] | 3623 | static bool cea_db_is_y420cmdb(const u8 *db) |
| 3624 | { |
| 3625 | if (cea_db_tag(db) != USE_EXTENDED_TAG) |
| 3626 | return false; |
| 3627 | |
| 3628 | if (!cea_db_payload_len(db)) |
| 3629 | return false; |
| 3630 | |
| 3631 | if (cea_db_extended_tag(db) != EXT_VIDEO_CAP_BLOCK_Y420CMDB) |
| 3632 | return false; |
| 3633 | |
| 3634 | return true; |
| 3635 | } |
| 3636 | |
| 3637 | static bool cea_db_is_y420vdb(const u8 *db) |
| 3638 | { |
| 3639 | if (cea_db_tag(db) != USE_EXTENDED_TAG) |
| 3640 | return false; |
| 3641 | |
| 3642 | if (!cea_db_payload_len(db)) |
| 3643 | return false; |
| 3644 | |
| 3645 | if (cea_db_extended_tag(db) != EXT_VIDEO_DATA_BLOCK_420) |
| 3646 | return false; |
| 3647 | |
| 3648 | return true; |
| 3649 | } |
| 3650 | |
Ville Syrjälä | 9e50b9d | 2012-08-16 14:55:04 +0000 | [diff] [blame] | 3651 | #define for_each_cea_db(cea, i, start, end) \ |
| 3652 | for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1) |
| 3653 | |
Shashank Sharma | 832d4f2 | 2017-07-14 16:03:46 +0530 | [diff] [blame] | 3654 | static void drm_parse_y420cmdb_bitmap(struct drm_connector *connector, |
| 3655 | const u8 *db) |
| 3656 | { |
| 3657 | struct drm_display_info *info = &connector->display_info; |
| 3658 | struct drm_hdmi_info *hdmi = &info->hdmi; |
| 3659 | u8 map_len = cea_db_payload_len(db) - 1; |
| 3660 | u8 count; |
| 3661 | u64 map = 0; |
| 3662 | |
| 3663 | if (map_len == 0) { |
| 3664 | /* All CEA modes support ycbcr420 sampling also.*/ |
| 3665 | hdmi->y420_cmdb_map = U64_MAX; |
| 3666 | info->color_formats |= DRM_COLOR_FORMAT_YCRCB420; |
| 3667 | return; |
| 3668 | } |
| 3669 | |
| 3670 | /* |
| 3671 | * This map indicates which of the existing CEA block modes |
| 3672 | * from VDB can support YCBCR420 output too. So if bit=0 is |
| 3673 | * set, first mode from VDB can support YCBCR420 output too. |
| 3674 | * We will parse and keep this map, before parsing VDB itself |
| 3675 | * to avoid going through the same block again and again. |
| 3676 | * |
| 3677 | * Spec is not clear about max possible size of this block. |
| 3678 | * Clamping max bitmap block size at 8 bytes. Every byte can |
| 3679 | * address 8 CEA modes, in this way this map can address |
| 3680 | * 8*8 = first 64 SVDs. |
| 3681 | */ |
| 3682 | if (WARN_ON_ONCE(map_len > 8)) |
| 3683 | map_len = 8; |
| 3684 | |
| 3685 | for (count = 0; count < map_len; count++) |
| 3686 | map |= (u64)db[2 + count] << (8 * count); |
| 3687 | |
| 3688 | if (map) |
| 3689 | info->color_formats |= DRM_COLOR_FORMAT_YCRCB420; |
| 3690 | |
| 3691 | hdmi->y420_cmdb_map = map; |
| 3692 | } |
| 3693 | |
Ville Syrjälä | 9e50b9d | 2012-08-16 14:55:04 +0000 | [diff] [blame] | 3694 | static int |
Christian Schmidt | 54ac76f | 2011-12-19 14:53:16 +0000 | [diff] [blame] | 3695 | add_cea_modes(struct drm_connector *connector, struct edid *edid) |
| 3696 | { |
Lespiau, Damien | 13ac3f5 | 2013-08-19 16:58:53 +0100 | [diff] [blame] | 3697 | const u8 *cea = drm_find_cea_extension(edid); |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3698 | const u8 *db, *hdmi = NULL, *video = NULL; |
| 3699 | u8 dbl, hdmi_len, video_len = 0; |
Christian Schmidt | 54ac76f | 2011-12-19 14:53:16 +0000 | [diff] [blame] | 3700 | int modes = 0; |
| 3701 | |
Ville Syrjälä | 9e50b9d | 2012-08-16 14:55:04 +0000 | [diff] [blame] | 3702 | if (cea && cea_revision(cea) >= 3) { |
| 3703 | int i, start, end; |
| 3704 | |
| 3705 | if (cea_db_offsets(cea, &start, &end)) |
| 3706 | return 0; |
| 3707 | |
| 3708 | for_each_cea_db(cea, i, start, end) { |
| 3709 | db = &cea[i]; |
| 3710 | dbl = cea_db_payload_len(db); |
| 3711 | |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3712 | if (cea_db_tag(db) == VIDEO_BLOCK) { |
| 3713 | video = db + 1; |
| 3714 | video_len = dbl; |
| 3715 | modes += do_cea_modes(connector, video, dbl); |
Shashank Sharma | 832d4f2 | 2017-07-14 16:03:46 +0530 | [diff] [blame] | 3716 | } else if (cea_db_is_hdmi_vsdb(db)) { |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3717 | hdmi = db; |
| 3718 | hdmi_len = dbl; |
Shashank Sharma | 832d4f2 | 2017-07-14 16:03:46 +0530 | [diff] [blame] | 3719 | } else if (cea_db_is_y420vdb(db)) { |
| 3720 | const u8 *vdb420 = &db[2]; |
| 3721 | |
| 3722 | /* Add 4:2:0(only) modes present in EDID */ |
| 3723 | modes += do_y420vdb_modes(connector, |
| 3724 | vdb420, |
| 3725 | dbl - 1); |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3726 | } |
Christian Schmidt | 54ac76f | 2011-12-19 14:53:16 +0000 | [diff] [blame] | 3727 | } |
| 3728 | } |
| 3729 | |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3730 | /* |
| 3731 | * We parse the HDMI VSDB after having added the cea modes as we will |
| 3732 | * be patching their flags when the sink supports stereo 3D. |
| 3733 | */ |
| 3734 | if (hdmi) |
Thomas Wood | fbf4602 | 2013-10-16 15:58:50 +0100 | [diff] [blame] | 3735 | modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video, |
| 3736 | video_len); |
Damien Lespiau | c858cfc | 2013-09-25 16:45:23 +0100 | [diff] [blame] | 3737 | |
Christian Schmidt | 54ac76f | 2011-12-19 14:53:16 +0000 | [diff] [blame] | 3738 | return modes; |
| 3739 | } |
| 3740 | |
Ville Syrjälä | fa3a734 | 2015-10-08 11:43:32 +0300 | [diff] [blame] | 3741 | static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode) |
| 3742 | { |
| 3743 | const struct drm_display_mode *cea_mode; |
| 3744 | int clock1, clock2, clock; |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3745 | u8 vic; |
Ville Syrjälä | fa3a734 | 2015-10-08 11:43:32 +0300 | [diff] [blame] | 3746 | const char *type; |
| 3747 | |
Ville Syrjälä | 4c6bcf4 | 2015-11-16 21:05:12 +0200 | [diff] [blame] | 3748 | /* |
| 3749 | * allow 5kHz clock difference either way to account for |
| 3750 | * the 10kHz clock resolution limit of detailed timings. |
| 3751 | */ |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3752 | vic = drm_match_cea_mode_clock_tolerance(mode, 5); |
| 3753 | if (drm_valid_cea_vic(vic)) { |
Ville Syrjälä | fa3a734 | 2015-10-08 11:43:32 +0300 | [diff] [blame] | 3754 | type = "CEA"; |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3755 | cea_mode = &edid_cea_modes[vic]; |
Ville Syrjälä | fa3a734 | 2015-10-08 11:43:32 +0300 | [diff] [blame] | 3756 | clock1 = cea_mode->clock; |
| 3757 | clock2 = cea_mode_alternate_clock(cea_mode); |
| 3758 | } else { |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3759 | vic = drm_match_hdmi_mode_clock_tolerance(mode, 5); |
| 3760 | if (drm_valid_hdmi_vic(vic)) { |
Ville Syrjälä | fa3a734 | 2015-10-08 11:43:32 +0300 | [diff] [blame] | 3761 | type = "HDMI"; |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3762 | cea_mode = &edid_4k_modes[vic]; |
Ville Syrjälä | fa3a734 | 2015-10-08 11:43:32 +0300 | [diff] [blame] | 3763 | clock1 = cea_mode->clock; |
| 3764 | clock2 = hdmi_mode_alternate_clock(cea_mode); |
| 3765 | } else { |
| 3766 | return; |
| 3767 | } |
| 3768 | } |
| 3769 | |
| 3770 | /* pick whichever is closest */ |
| 3771 | if (abs(mode->clock - clock1) < abs(mode->clock - clock2)) |
| 3772 | clock = clock1; |
| 3773 | else |
| 3774 | clock = clock2; |
| 3775 | |
| 3776 | if (mode->clock == clock) |
| 3777 | return; |
| 3778 | |
| 3779 | DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n", |
Jani Nikula | d9278b4 | 2016-01-08 13:21:51 +0200 | [diff] [blame] | 3780 | type, vic, mode->clock, clock); |
Ville Syrjälä | fa3a734 | 2015-10-08 11:43:32 +0300 | [diff] [blame] | 3781 | mode->clock = clock; |
| 3782 | } |
| 3783 | |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3784 | static void |
Ville Syrjälä | 23ebf8b | 2016-09-28 16:51:41 +0300 | [diff] [blame] | 3785 | drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db) |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3786 | { |
Ville Syrjälä | 8504072 | 2012-08-16 14:55:05 +0000 | [diff] [blame] | 3787 | u8 len = cea_db_payload_len(db); |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3788 | |
Jani Nikula | f7da7785 | 2017-11-01 16:20:57 +0200 | [diff] [blame] | 3789 | if (len >= 6 && (db[6] & (1 << 7))) |
| 3790 | connector->eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_SUPPORTS_AI; |
Ville Syrjälä | 8504072 | 2012-08-16 14:55:05 +0000 | [diff] [blame] | 3791 | if (len >= 8) { |
| 3792 | connector->latency_present[0] = db[8] >> 7; |
| 3793 | connector->latency_present[1] = (db[8] >> 6) & 1; |
| 3794 | } |
| 3795 | if (len >= 9) |
| 3796 | connector->video_latency[0] = db[9]; |
| 3797 | if (len >= 10) |
| 3798 | connector->audio_latency[0] = db[10]; |
| 3799 | if (len >= 11) |
| 3800 | connector->video_latency[1] = db[11]; |
| 3801 | if (len >= 12) |
| 3802 | connector->audio_latency[1] = db[12]; |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3803 | |
Ville Syrjälä | 23ebf8b | 2016-09-28 16:51:41 +0300 | [diff] [blame] | 3804 | DRM_DEBUG_KMS("HDMI: latency present %d %d, " |
| 3805 | "video latency %d %d, " |
| 3806 | "audio latency %d %d\n", |
| 3807 | connector->latency_present[0], |
| 3808 | connector->latency_present[1], |
| 3809 | connector->video_latency[0], |
| 3810 | connector->video_latency[1], |
| 3811 | connector->audio_latency[0], |
| 3812 | connector->audio_latency[1]); |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3813 | } |
| 3814 | |
| 3815 | static void |
| 3816 | monitor_name(struct detailed_timing *t, void *data) |
| 3817 | { |
| 3818 | if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME) |
| 3819 | *(u8 **)data = t->data.other_data.data.str.str; |
| 3820 | } |
| 3821 | |
Jim Bride | 59f7c0f | 2016-04-14 10:18:35 -0700 | [diff] [blame] | 3822 | static int get_monitor_name(struct edid *edid, char name[13]) |
| 3823 | { |
| 3824 | char *edid_name = NULL; |
| 3825 | int mnl; |
| 3826 | |
| 3827 | if (!edid || !name) |
| 3828 | return 0; |
| 3829 | |
| 3830 | drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name); |
| 3831 | for (mnl = 0; edid_name && mnl < 13; mnl++) { |
| 3832 | if (edid_name[mnl] == 0x0a) |
| 3833 | break; |
| 3834 | |
| 3835 | name[mnl] = edid_name[mnl]; |
| 3836 | } |
| 3837 | |
| 3838 | return mnl; |
| 3839 | } |
| 3840 | |
| 3841 | /** |
| 3842 | * drm_edid_get_monitor_name - fetch the monitor name from the edid |
| 3843 | * @edid: monitor EDID information |
| 3844 | * @name: pointer to a character array to hold the name of the monitor |
| 3845 | * @bufsize: The size of the name buffer (should be at least 14 chars.) |
| 3846 | * |
| 3847 | */ |
| 3848 | void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize) |
| 3849 | { |
| 3850 | int name_length; |
| 3851 | char buf[13]; |
| 3852 | |
| 3853 | if (bufsize <= 0) |
| 3854 | return; |
| 3855 | |
| 3856 | name_length = min(get_monitor_name(edid, buf), bufsize - 1); |
| 3857 | memcpy(name, buf, name_length); |
| 3858 | name[name_length] = '\0'; |
| 3859 | } |
| 3860 | EXPORT_SYMBOL(drm_edid_get_monitor_name); |
| 3861 | |
Jani Nikula | 42750d3 | 2017-11-01 16:21:00 +0200 | [diff] [blame] | 3862 | static void clear_eld(struct drm_connector *connector) |
| 3863 | { |
| 3864 | memset(connector->eld, 0, sizeof(connector->eld)); |
| 3865 | |
| 3866 | connector->latency_present[0] = false; |
| 3867 | connector->latency_present[1] = false; |
| 3868 | connector->video_latency[0] = 0; |
| 3869 | connector->audio_latency[0] = 0; |
| 3870 | connector->video_latency[1] = 0; |
| 3871 | connector->audio_latency[1] = 0; |
| 3872 | } |
| 3873 | |
Jani Nikula | 79436a1 | 2017-11-01 16:21:03 +0200 | [diff] [blame] | 3874 | /* |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3875 | * drm_edid_to_eld - build ELD from EDID |
| 3876 | * @connector: connector corresponding to the HDMI/DP sink |
| 3877 | * @edid: EDID to parse |
| 3878 | * |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 3879 | * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The |
Jani Nikula | 1d1c366 | 2017-11-01 16:20:58 +0200 | [diff] [blame] | 3880 | * HDCP and Port_ID ELD fields are left for the graphics driver to fill in. |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3881 | */ |
Jani Nikula | 79436a1 | 2017-11-01 16:21:03 +0200 | [diff] [blame] | 3882 | static void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid) |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3883 | { |
| 3884 | uint8_t *eld = connector->eld; |
| 3885 | u8 *cea; |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3886 | u8 *db; |
Ville Syrjälä | 7c01878 | 2016-03-09 22:07:46 +0200 | [diff] [blame] | 3887 | int total_sad_count = 0; |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3888 | int mnl; |
| 3889 | int dbl; |
| 3890 | |
Jani Nikula | 42750d3 | 2017-11-01 16:21:00 +0200 | [diff] [blame] | 3891 | clear_eld(connector); |
Ville Syrjälä | 85c9158 | 2016-09-28 16:51:34 +0300 | [diff] [blame] | 3892 | |
Jani Nikula | e9bd0b8 | 2017-02-17 17:20:52 +0200 | [diff] [blame] | 3893 | if (!edid) |
| 3894 | return; |
| 3895 | |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3896 | cea = drm_find_cea_extension(edid); |
| 3897 | if (!cea) { |
| 3898 | DRM_DEBUG_KMS("ELD: no CEA Extension found\n"); |
| 3899 | return; |
| 3900 | } |
| 3901 | |
Jani Nikula | f7da7785 | 2017-11-01 16:20:57 +0200 | [diff] [blame] | 3902 | mnl = get_monitor_name(edid, &eld[DRM_ELD_MONITOR_NAME_STRING]); |
| 3903 | DRM_DEBUG_KMS("ELD monitor %s\n", &eld[DRM_ELD_MONITOR_NAME_STRING]); |
Jim Bride | 59f7c0f | 2016-04-14 10:18:35 -0700 | [diff] [blame] | 3904 | |
Jani Nikula | f7da7785 | 2017-11-01 16:20:57 +0200 | [diff] [blame] | 3905 | eld[DRM_ELD_CEA_EDID_VER_MNL] = cea[1] << DRM_ELD_CEA_EDID_VER_SHIFT; |
| 3906 | eld[DRM_ELD_CEA_EDID_VER_MNL] |= mnl; |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3907 | |
Jani Nikula | f7da7785 | 2017-11-01 16:20:57 +0200 | [diff] [blame] | 3908 | eld[DRM_ELD_VER] = DRM_ELD_VER_CEA861D; |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3909 | |
Jani Nikula | f7da7785 | 2017-11-01 16:20:57 +0200 | [diff] [blame] | 3910 | eld[DRM_ELD_MANUFACTURER_NAME0] = edid->mfg_id[0]; |
| 3911 | eld[DRM_ELD_MANUFACTURER_NAME1] = edid->mfg_id[1]; |
| 3912 | eld[DRM_ELD_PRODUCT_CODE0] = edid->prod_code[0]; |
| 3913 | eld[DRM_ELD_PRODUCT_CODE1] = edid->prod_code[1]; |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3914 | |
Ville Syrjälä | 9e50b9d | 2012-08-16 14:55:04 +0000 | [diff] [blame] | 3915 | if (cea_revision(cea) >= 3) { |
| 3916 | int i, start, end; |
| 3917 | |
| 3918 | if (cea_db_offsets(cea, &start, &end)) { |
| 3919 | start = 0; |
| 3920 | end = 0; |
| 3921 | } |
| 3922 | |
| 3923 | for_each_cea_db(cea, i, start, end) { |
| 3924 | db = &cea[i]; |
| 3925 | dbl = cea_db_payload_len(db); |
| 3926 | |
| 3927 | switch (cea_db_tag(db)) { |
Ville Syrjälä | 7c01878 | 2016-03-09 22:07:46 +0200 | [diff] [blame] | 3928 | int sad_count; |
| 3929 | |
Christian Schmidt | a0ab734 | 2011-12-19 20:03:38 +0100 | [diff] [blame] | 3930 | case AUDIO_BLOCK: |
| 3931 | /* Audio Data Block, contains SADs */ |
Ville Syrjälä | 7c01878 | 2016-03-09 22:07:46 +0200 | [diff] [blame] | 3932 | sad_count = min(dbl / 3, 15 - total_sad_count); |
| 3933 | if (sad_count >= 1) |
Jani Nikula | f7da7785 | 2017-11-01 16:20:57 +0200 | [diff] [blame] | 3934 | memcpy(&eld[DRM_ELD_CEA_SAD(mnl, total_sad_count)], |
Ville Syrjälä | 7c01878 | 2016-03-09 22:07:46 +0200 | [diff] [blame] | 3935 | &db[1], sad_count * 3); |
| 3936 | total_sad_count += sad_count; |
Christian Schmidt | a0ab734 | 2011-12-19 20:03:38 +0100 | [diff] [blame] | 3937 | break; |
| 3938 | case SPEAKER_BLOCK: |
Ville Syrjälä | 9e50b9d | 2012-08-16 14:55:04 +0000 | [diff] [blame] | 3939 | /* Speaker Allocation Data Block */ |
| 3940 | if (dbl >= 1) |
Jani Nikula | f7da7785 | 2017-11-01 16:20:57 +0200 | [diff] [blame] | 3941 | eld[DRM_ELD_SPEAKER] = db[1]; |
Christian Schmidt | a0ab734 | 2011-12-19 20:03:38 +0100 | [diff] [blame] | 3942 | break; |
| 3943 | case VENDOR_BLOCK: |
| 3944 | /* HDMI Vendor-Specific Data Block */ |
Ville Syrjälä | 14f77fd | 2012-08-16 14:55:06 +0000 | [diff] [blame] | 3945 | if (cea_db_is_hdmi_vsdb(db)) |
Ville Syrjälä | 23ebf8b | 2016-09-28 16:51:41 +0300 | [diff] [blame] | 3946 | drm_parse_hdmi_vsdb_audio(connector, db); |
Christian Schmidt | a0ab734 | 2011-12-19 20:03:38 +0100 | [diff] [blame] | 3947 | break; |
| 3948 | default: |
| 3949 | break; |
| 3950 | } |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3951 | } |
Ville Syrjälä | 9e50b9d | 2012-08-16 14:55:04 +0000 | [diff] [blame] | 3952 | } |
Jani Nikula | f7da7785 | 2017-11-01 16:20:57 +0200 | [diff] [blame] | 3953 | eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= total_sad_count << DRM_ELD_SAD_COUNT_SHIFT; |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3954 | |
Jani Nikula | 1d1c366 | 2017-11-01 16:20:58 +0200 | [diff] [blame] | 3955 | if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort || |
| 3956 | connector->connector_type == DRM_MODE_CONNECTOR_eDP) |
| 3957 | eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_DP; |
| 3958 | else |
| 3959 | eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_HDMI; |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3960 | |
Jani Nikula | 938fd8a | 2014-10-28 16:20:48 +0200 | [diff] [blame] | 3961 | eld[DRM_ELD_BASELINE_ELD_LEN] = |
| 3962 | DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4); |
| 3963 | |
| 3964 | DRM_DEBUG_KMS("ELD size %d, SAD count %d\n", |
Ville Syrjälä | 7c01878 | 2016-03-09 22:07:46 +0200 | [diff] [blame] | 3965 | drm_eld_size(eld), total_sad_count); |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3966 | } |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 3967 | |
| 3968 | /** |
Rafał Miłecki | fe21416 | 2013-04-19 19:01:25 +0200 | [diff] [blame] | 3969 | * drm_edid_to_sad - extracts SADs from EDID |
| 3970 | * @edid: EDID to parse |
| 3971 | * @sads: pointer that will be set to the extracted SADs |
| 3972 | * |
| 3973 | * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it. |
Rafał Miłecki | fe21416 | 2013-04-19 19:01:25 +0200 | [diff] [blame] | 3974 | * |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 3975 | * Note: The returned pointer needs to be freed using kfree(). |
| 3976 | * |
| 3977 | * Return: The number of found SADs or negative number on error. |
Rafał Miłecki | fe21416 | 2013-04-19 19:01:25 +0200 | [diff] [blame] | 3978 | */ |
| 3979 | int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads) |
| 3980 | { |
| 3981 | int count = 0; |
| 3982 | int i, start, end, dbl; |
| 3983 | u8 *cea; |
| 3984 | |
| 3985 | cea = drm_find_cea_extension(edid); |
| 3986 | if (!cea) { |
| 3987 | DRM_DEBUG_KMS("SAD: no CEA Extension found\n"); |
| 3988 | return -ENOENT; |
| 3989 | } |
| 3990 | |
| 3991 | if (cea_revision(cea) < 3) { |
| 3992 | DRM_DEBUG_KMS("SAD: wrong CEA revision\n"); |
| 3993 | return -ENOTSUPP; |
| 3994 | } |
| 3995 | |
| 3996 | if (cea_db_offsets(cea, &start, &end)) { |
| 3997 | DRM_DEBUG_KMS("SAD: invalid data block offsets\n"); |
| 3998 | return -EPROTO; |
| 3999 | } |
| 4000 | |
| 4001 | for_each_cea_db(cea, i, start, end) { |
| 4002 | u8 *db = &cea[i]; |
| 4003 | |
| 4004 | if (cea_db_tag(db) == AUDIO_BLOCK) { |
| 4005 | int j; |
| 4006 | dbl = cea_db_payload_len(db); |
| 4007 | |
| 4008 | count = dbl / 3; /* SAD is 3B */ |
| 4009 | *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL); |
| 4010 | if (!*sads) |
| 4011 | return -ENOMEM; |
| 4012 | for (j = 0; j < count; j++) { |
| 4013 | u8 *sad = &db[1 + j * 3]; |
| 4014 | |
| 4015 | (*sads)[j].format = (sad[0] & 0x78) >> 3; |
| 4016 | (*sads)[j].channels = sad[0] & 0x7; |
| 4017 | (*sads)[j].freq = sad[1] & 0x7F; |
| 4018 | (*sads)[j].byte2 = sad[2]; |
| 4019 | } |
| 4020 | break; |
| 4021 | } |
| 4022 | } |
| 4023 | |
| 4024 | return count; |
| 4025 | } |
| 4026 | EXPORT_SYMBOL(drm_edid_to_sad); |
| 4027 | |
| 4028 | /** |
Alex Deucher | d105f47 | 2013-07-25 15:55:32 -0400 | [diff] [blame] | 4029 | * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID |
| 4030 | * @edid: EDID to parse |
| 4031 | * @sadb: pointer to the speaker block |
| 4032 | * |
| 4033 | * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it. |
Alex Deucher | d105f47 | 2013-07-25 15:55:32 -0400 | [diff] [blame] | 4034 | * |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 4035 | * Note: The returned pointer needs to be freed using kfree(). |
| 4036 | * |
| 4037 | * Return: The number of found Speaker Allocation Blocks or negative number on |
| 4038 | * error. |
Alex Deucher | d105f47 | 2013-07-25 15:55:32 -0400 | [diff] [blame] | 4039 | */ |
| 4040 | int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb) |
| 4041 | { |
| 4042 | int count = 0; |
| 4043 | int i, start, end, dbl; |
| 4044 | const u8 *cea; |
| 4045 | |
| 4046 | cea = drm_find_cea_extension(edid); |
| 4047 | if (!cea) { |
| 4048 | DRM_DEBUG_KMS("SAD: no CEA Extension found\n"); |
| 4049 | return -ENOENT; |
| 4050 | } |
| 4051 | |
| 4052 | if (cea_revision(cea) < 3) { |
| 4053 | DRM_DEBUG_KMS("SAD: wrong CEA revision\n"); |
| 4054 | return -ENOTSUPP; |
| 4055 | } |
| 4056 | |
| 4057 | if (cea_db_offsets(cea, &start, &end)) { |
| 4058 | DRM_DEBUG_KMS("SAD: invalid data block offsets\n"); |
| 4059 | return -EPROTO; |
| 4060 | } |
| 4061 | |
| 4062 | for_each_cea_db(cea, i, start, end) { |
| 4063 | const u8 *db = &cea[i]; |
| 4064 | |
| 4065 | if (cea_db_tag(db) == SPEAKER_BLOCK) { |
| 4066 | dbl = cea_db_payload_len(db); |
| 4067 | |
| 4068 | /* Speaker Allocation Data Block */ |
| 4069 | if (dbl == 3) { |
Benoit Taine | 89086bc | 2014-05-26 17:21:22 +0200 | [diff] [blame] | 4070 | *sadb = kmemdup(&db[1], dbl, GFP_KERNEL); |
Alex Deucher | 618e377 | 2013-09-27 18:46:09 -0400 | [diff] [blame] | 4071 | if (!*sadb) |
| 4072 | return -ENOMEM; |
Alex Deucher | d105f47 | 2013-07-25 15:55:32 -0400 | [diff] [blame] | 4073 | count = dbl; |
| 4074 | break; |
| 4075 | } |
| 4076 | } |
| 4077 | } |
| 4078 | |
| 4079 | return count; |
| 4080 | } |
| 4081 | EXPORT_SYMBOL(drm_edid_to_speaker_allocation); |
| 4082 | |
| 4083 | /** |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 4084 | * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 4085 | * @connector: connector associated with the HDMI/DP sink |
| 4086 | * @mode: the display mode |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 4087 | * |
| 4088 | * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if |
| 4089 | * the sink doesn't support audio or video. |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 4090 | */ |
| 4091 | int drm_av_sync_delay(struct drm_connector *connector, |
Ville Syrjälä | 3a818d3 | 2015-09-07 18:22:58 +0300 | [diff] [blame] | 4092 | const struct drm_display_mode *mode) |
Wu Fengguang | 76adaa34 | 2011-09-05 14:23:20 +0800 | [diff] [blame] | 4093 | { |
| 4094 | int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE); |
| 4095 | int a, v; |
| 4096 | |
| 4097 | if (!connector->latency_present[0]) |
| 4098 | return 0; |
| 4099 | if (!connector->latency_present[1]) |
| 4100 | i = 0; |
| 4101 | |
| 4102 | a = connector->audio_latency[i]; |
| 4103 | v = connector->video_latency[i]; |
| 4104 | |
| 4105 | /* |
| 4106 | * HDMI/DP sink doesn't support audio or video? |
| 4107 | */ |
| 4108 | if (a == 255 || v == 255) |
| 4109 | return 0; |
| 4110 | |
| 4111 | /* |
| 4112 | * Convert raw EDID values to millisecond. |
| 4113 | * Treat unknown latency as 0ms. |
| 4114 | */ |
| 4115 | if (a) |
| 4116 | a = min(2 * (a - 1), 500); |
| 4117 | if (v) |
| 4118 | v = min(2 * (v - 1), 500); |
| 4119 | |
| 4120 | return max(v - a, 0); |
| 4121 | } |
| 4122 | EXPORT_SYMBOL(drm_av_sync_delay); |
| 4123 | |
| 4124 | /** |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 4125 | * drm_detect_hdmi_monitor - detect whether monitor is HDMI |
Ma Ling | f23c20c | 2009-03-26 19:26:23 +0800 | [diff] [blame] | 4126 | * @edid: monitor EDID information |
| 4127 | * |
| 4128 | * Parse the CEA extension according to CEA-861-B. |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 4129 | * |
| 4130 | * Return: True if the monitor is HDMI, false if not or unknown. |
Ma Ling | f23c20c | 2009-03-26 19:26:23 +0800 | [diff] [blame] | 4131 | */ |
| 4132 | bool drm_detect_hdmi_monitor(struct edid *edid) |
| 4133 | { |
Zhenyu Wang | 8fe9790 | 2010-09-19 14:27:28 +0800 | [diff] [blame] | 4134 | u8 *edid_ext; |
Ville Syrjälä | 14f77fd | 2012-08-16 14:55:06 +0000 | [diff] [blame] | 4135 | int i; |
Ma Ling | f23c20c | 2009-03-26 19:26:23 +0800 | [diff] [blame] | 4136 | int start_offset, end_offset; |
Ma Ling | f23c20c | 2009-03-26 19:26:23 +0800 | [diff] [blame] | 4137 | |
Zhenyu Wang | 8fe9790 | 2010-09-19 14:27:28 +0800 | [diff] [blame] | 4138 | edid_ext = drm_find_cea_extension(edid); |
| 4139 | if (!edid_ext) |
Ville Syrjälä | 14f77fd | 2012-08-16 14:55:06 +0000 | [diff] [blame] | 4140 | return false; |
Ma Ling | f23c20c | 2009-03-26 19:26:23 +0800 | [diff] [blame] | 4141 | |
Ville Syrjälä | 9e50b9d | 2012-08-16 14:55:04 +0000 | [diff] [blame] | 4142 | if (cea_db_offsets(edid_ext, &start_offset, &end_offset)) |
Ville Syrjälä | 14f77fd | 2012-08-16 14:55:06 +0000 | [diff] [blame] | 4143 | return false; |
Ma Ling | f23c20c | 2009-03-26 19:26:23 +0800 | [diff] [blame] | 4144 | |
| 4145 | /* |
| 4146 | * Because HDMI identifier is in Vendor Specific Block, |
| 4147 | * search it from all data blocks of CEA extension. |
| 4148 | */ |
Ville Syrjälä | 9e50b9d | 2012-08-16 14:55:04 +0000 | [diff] [blame] | 4149 | for_each_cea_db(edid_ext, i, start_offset, end_offset) { |
Ville Syrjälä | 14f77fd | 2012-08-16 14:55:06 +0000 | [diff] [blame] | 4150 | if (cea_db_is_hdmi_vsdb(&edid_ext[i])) |
| 4151 | return true; |
Ma Ling | f23c20c | 2009-03-26 19:26:23 +0800 | [diff] [blame] | 4152 | } |
| 4153 | |
Ville Syrjälä | 14f77fd | 2012-08-16 14:55:06 +0000 | [diff] [blame] | 4154 | return false; |
Ma Ling | f23c20c | 2009-03-26 19:26:23 +0800 | [diff] [blame] | 4155 | } |
| 4156 | EXPORT_SYMBOL(drm_detect_hdmi_monitor); |
| 4157 | |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 4158 | /** |
Zhenyu Wang | 8fe9790 | 2010-09-19 14:27:28 +0800 | [diff] [blame] | 4159 | * drm_detect_monitor_audio - check monitor audio capability |
Daniel Vetter | fc66811 | 2014-01-21 12:02:26 +0100 | [diff] [blame] | 4160 | * @edid: EDID block to scan |
Zhenyu Wang | 8fe9790 | 2010-09-19 14:27:28 +0800 | [diff] [blame] | 4161 | * |
| 4162 | * Monitor should have CEA extension block. |
| 4163 | * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic |
| 4164 | * audio' only. If there is any audio extension block and supported |
| 4165 | * audio format, assume at least 'basic audio' support, even if 'basic |
| 4166 | * audio' is not defined in EDID. |
| 4167 | * |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 4168 | * Return: True if the monitor supports audio, false otherwise. |
Zhenyu Wang | 8fe9790 | 2010-09-19 14:27:28 +0800 | [diff] [blame] | 4169 | */ |
| 4170 | bool drm_detect_monitor_audio(struct edid *edid) |
| 4171 | { |
| 4172 | u8 *edid_ext; |
| 4173 | int i, j; |
| 4174 | bool has_audio = false; |
| 4175 | int start_offset, end_offset; |
| 4176 | |
| 4177 | edid_ext = drm_find_cea_extension(edid); |
| 4178 | if (!edid_ext) |
| 4179 | goto end; |
| 4180 | |
| 4181 | has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0); |
| 4182 | |
| 4183 | if (has_audio) { |
| 4184 | DRM_DEBUG_KMS("Monitor has basic audio support\n"); |
| 4185 | goto end; |
| 4186 | } |
| 4187 | |
Ville Syrjälä | 9e50b9d | 2012-08-16 14:55:04 +0000 | [diff] [blame] | 4188 | if (cea_db_offsets(edid_ext, &start_offset, &end_offset)) |
| 4189 | goto end; |
Zhenyu Wang | 8fe9790 | 2010-09-19 14:27:28 +0800 | [diff] [blame] | 4190 | |
Ville Syrjälä | 9e50b9d | 2012-08-16 14:55:04 +0000 | [diff] [blame] | 4191 | for_each_cea_db(edid_ext, i, start_offset, end_offset) { |
| 4192 | if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) { |
Zhenyu Wang | 8fe9790 | 2010-09-19 14:27:28 +0800 | [diff] [blame] | 4193 | has_audio = true; |
Ville Syrjälä | 9e50b9d | 2012-08-16 14:55:04 +0000 | [diff] [blame] | 4194 | for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3) |
Zhenyu Wang | 8fe9790 | 2010-09-19 14:27:28 +0800 | [diff] [blame] | 4195 | DRM_DEBUG_KMS("CEA audio format %d\n", |
| 4196 | (edid_ext[i + j] >> 3) & 0xf); |
| 4197 | goto end; |
| 4198 | } |
| 4199 | } |
| 4200 | end: |
| 4201 | return has_audio; |
| 4202 | } |
| 4203 | EXPORT_SYMBOL(drm_detect_monitor_audio); |
| 4204 | |
| 4205 | /** |
Ville Syrjälä | b1edd6a | 2013-01-17 16:31:30 +0200 | [diff] [blame] | 4206 | * drm_rgb_quant_range_selectable - is RGB quantization range selectable? |
Daniel Vetter | fc66811 | 2014-01-21 12:02:26 +0100 | [diff] [blame] | 4207 | * @edid: EDID block to scan |
Ville Syrjälä | b1edd6a | 2013-01-17 16:31:30 +0200 | [diff] [blame] | 4208 | * |
| 4209 | * Check whether the monitor reports the RGB quantization range selection |
| 4210 | * as supported. The AVI infoframe can then be used to inform the monitor |
| 4211 | * which quantization range (full or limited) is used. |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 4212 | * |
| 4213 | * Return: True if the RGB quantization range is selectable, false otherwise. |
Ville Syrjälä | b1edd6a | 2013-01-17 16:31:30 +0200 | [diff] [blame] | 4214 | */ |
| 4215 | bool drm_rgb_quant_range_selectable(struct edid *edid) |
| 4216 | { |
| 4217 | u8 *edid_ext; |
| 4218 | int i, start, end; |
| 4219 | |
| 4220 | edid_ext = drm_find_cea_extension(edid); |
| 4221 | if (!edid_ext) |
| 4222 | return false; |
| 4223 | |
| 4224 | if (cea_db_offsets(edid_ext, &start, &end)) |
| 4225 | return false; |
| 4226 | |
| 4227 | for_each_cea_db(edid_ext, i, start, end) { |
Shashank Sharma | 87563fc | 2017-07-13 21:03:10 +0530 | [diff] [blame] | 4228 | if (cea_db_tag(&edid_ext[i]) == USE_EXTENDED_TAG && |
| 4229 | cea_db_payload_len(&edid_ext[i]) == 2 && |
| 4230 | cea_db_extended_tag(&edid_ext[i]) == |
| 4231 | EXT_VIDEO_CAPABILITY_BLOCK) { |
Ville Syrjälä | b1edd6a | 2013-01-17 16:31:30 +0200 | [diff] [blame] | 4232 | DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]); |
| 4233 | return edid_ext[i + 2] & EDID_CEA_VCDB_QS; |
| 4234 | } |
| 4235 | } |
| 4236 | |
| 4237 | return false; |
| 4238 | } |
| 4239 | EXPORT_SYMBOL(drm_rgb_quant_range_selectable); |
| 4240 | |
Ville Syrjälä | c8127cf0 | 2017-01-11 16:18:35 +0200 | [diff] [blame] | 4241 | /** |
| 4242 | * drm_default_rgb_quant_range - default RGB quantization range |
| 4243 | * @mode: display mode |
| 4244 | * |
| 4245 | * Determine the default RGB quantization range for the mode, |
| 4246 | * as specified in CEA-861. |
| 4247 | * |
| 4248 | * Return: The default RGB quantization range for the mode |
| 4249 | */ |
| 4250 | enum hdmi_quantization_range |
| 4251 | drm_default_rgb_quant_range(const struct drm_display_mode *mode) |
| 4252 | { |
| 4253 | /* All CEA modes other than VIC 1 use limited quantization range. */ |
| 4254 | return drm_match_cea_mode(mode) > 1 ? |
| 4255 | HDMI_QUANTIZATION_RANGE_LIMITED : |
| 4256 | HDMI_QUANTIZATION_RANGE_FULL; |
| 4257 | } |
| 4258 | EXPORT_SYMBOL(drm_default_rgb_quant_range); |
| 4259 | |
Shashank Sharma | e6a9a2c | 2017-07-13 21:03:13 +0530 | [diff] [blame] | 4260 | static void drm_parse_ycbcr420_deep_color_info(struct drm_connector *connector, |
| 4261 | const u8 *db) |
| 4262 | { |
| 4263 | u8 dc_mask; |
| 4264 | struct drm_hdmi_info *hdmi = &connector->display_info.hdmi; |
| 4265 | |
| 4266 | dc_mask = db[7] & DRM_EDID_YCBCR420_DC_MASK; |
| 4267 | hdmi->y420_dc_modes |= dc_mask; |
| 4268 | } |
| 4269 | |
Shashank Sharma | afa1c76 | 2017-03-13 16:54:01 +0530 | [diff] [blame] | 4270 | static void drm_parse_hdmi_forum_vsdb(struct drm_connector *connector, |
| 4271 | const u8 *hf_vsdb) |
| 4272 | { |
Shashank Sharma | 62c58af | 2017-03-13 16:54:02 +0530 | [diff] [blame] | 4273 | struct drm_display_info *display = &connector->display_info; |
| 4274 | struct drm_hdmi_info *hdmi = &display->hdmi; |
Shashank Sharma | afa1c76 | 2017-03-13 16:54:01 +0530 | [diff] [blame] | 4275 | |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 4276 | display->has_hdmi_infoframe = true; |
| 4277 | |
Shashank Sharma | afa1c76 | 2017-03-13 16:54:01 +0530 | [diff] [blame] | 4278 | if (hf_vsdb[6] & 0x80) { |
| 4279 | hdmi->scdc.supported = true; |
| 4280 | if (hf_vsdb[6] & 0x40) |
| 4281 | hdmi->scdc.read_request = true; |
| 4282 | } |
Shashank Sharma | 62c58af | 2017-03-13 16:54:02 +0530 | [diff] [blame] | 4283 | |
| 4284 | /* |
| 4285 | * All HDMI 2.0 monitors must support scrambling at rates > 340 MHz. |
| 4286 | * And as per the spec, three factors confirm this: |
| 4287 | * * Availability of a HF-VSDB block in EDID (check) |
| 4288 | * * Non zero Max_TMDS_Char_Rate filed in HF-VSDB (let's check) |
| 4289 | * * SCDC support available (let's check) |
| 4290 | * Lets check it out. |
| 4291 | */ |
| 4292 | |
| 4293 | if (hf_vsdb[5]) { |
| 4294 | /* max clock is 5000 KHz times block value */ |
| 4295 | u32 max_tmds_clock = hf_vsdb[5] * 5000; |
| 4296 | struct drm_scdc *scdc = &hdmi->scdc; |
| 4297 | |
| 4298 | if (max_tmds_clock > 340000) { |
| 4299 | display->max_tmds_clock = max_tmds_clock; |
| 4300 | DRM_DEBUG_KMS("HF-VSDB: max TMDS clock %d kHz\n", |
| 4301 | display->max_tmds_clock); |
| 4302 | } |
| 4303 | |
| 4304 | if (scdc->supported) { |
| 4305 | scdc->scrambling.supported = true; |
| 4306 | |
| 4307 | /* Few sinks support scrambling for cloks < 340M */ |
| 4308 | if ((hf_vsdb[6] & 0x8)) |
| 4309 | scdc->scrambling.low_rates = true; |
| 4310 | } |
| 4311 | } |
Shashank Sharma | e6a9a2c | 2017-07-13 21:03:13 +0530 | [diff] [blame] | 4312 | |
| 4313 | drm_parse_ycbcr420_deep_color_info(connector, hf_vsdb); |
Shashank Sharma | afa1c76 | 2017-03-13 16:54:01 +0530 | [diff] [blame] | 4314 | } |
| 4315 | |
Ville Syrjälä | 1cea146 | 2016-09-28 16:51:39 +0300 | [diff] [blame] | 4316 | static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector, |
| 4317 | const u8 *hdmi) |
Mario Kleiner | d0c9469 | 2014-03-27 19:59:39 +0100 | [diff] [blame] | 4318 | { |
Ville Syrjälä | 1826750 | 2016-09-28 16:51:38 +0300 | [diff] [blame] | 4319 | struct drm_display_info *info = &connector->display_info; |
Mario Kleiner | d0c9469 | 2014-03-27 19:59:39 +0100 | [diff] [blame] | 4320 | unsigned int dc_bpc = 0; |
| 4321 | |
Ville Syrjälä | 1cea146 | 2016-09-28 16:51:39 +0300 | [diff] [blame] | 4322 | /* HDMI supports at least 8 bpc */ |
| 4323 | info->bpc = 8; |
| 4324 | |
| 4325 | if (cea_db_payload_len(hdmi) < 6) |
| 4326 | return; |
| 4327 | |
| 4328 | if (hdmi[6] & DRM_EDID_HDMI_DC_30) { |
| 4329 | dc_bpc = 10; |
| 4330 | info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30; |
| 4331 | DRM_DEBUG("%s: HDMI sink does deep color 30.\n", |
| 4332 | connector->name); |
| 4333 | } |
| 4334 | |
| 4335 | if (hdmi[6] & DRM_EDID_HDMI_DC_36) { |
| 4336 | dc_bpc = 12; |
| 4337 | info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36; |
| 4338 | DRM_DEBUG("%s: HDMI sink does deep color 36.\n", |
| 4339 | connector->name); |
| 4340 | } |
| 4341 | |
| 4342 | if (hdmi[6] & DRM_EDID_HDMI_DC_48) { |
| 4343 | dc_bpc = 16; |
| 4344 | info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48; |
| 4345 | DRM_DEBUG("%s: HDMI sink does deep color 48.\n", |
| 4346 | connector->name); |
| 4347 | } |
| 4348 | |
| 4349 | if (dc_bpc == 0) { |
| 4350 | DRM_DEBUG("%s: No deep color support on this HDMI sink.\n", |
| 4351 | connector->name); |
| 4352 | return; |
| 4353 | } |
| 4354 | |
| 4355 | DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n", |
| 4356 | connector->name, dc_bpc); |
| 4357 | info->bpc = dc_bpc; |
| 4358 | |
| 4359 | /* |
| 4360 | * Deep color support mandates RGB444 support for all video |
| 4361 | * modes and forbids YCRCB422 support for all video modes per |
| 4362 | * HDMI 1.3 spec. |
| 4363 | */ |
| 4364 | info->color_formats = DRM_COLOR_FORMAT_RGB444; |
| 4365 | |
| 4366 | /* YCRCB444 is optional according to spec. */ |
| 4367 | if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) { |
| 4368 | info->color_formats |= DRM_COLOR_FORMAT_YCRCB444; |
| 4369 | DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n", |
| 4370 | connector->name); |
| 4371 | } |
| 4372 | |
| 4373 | /* |
| 4374 | * Spec says that if any deep color mode is supported at all, |
| 4375 | * then deep color 36 bit must be supported. |
| 4376 | */ |
| 4377 | if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) { |
| 4378 | DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n", |
| 4379 | connector->name); |
| 4380 | } |
| 4381 | } |
| 4382 | |
Ville Syrjälä | 23ebf8b | 2016-09-28 16:51:41 +0300 | [diff] [blame] | 4383 | static void |
| 4384 | drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db) |
| 4385 | { |
| 4386 | struct drm_display_info *info = &connector->display_info; |
| 4387 | u8 len = cea_db_payload_len(db); |
| 4388 | |
| 4389 | if (len >= 6) |
| 4390 | info->dvi_dual = db[6] & 1; |
| 4391 | if (len >= 7) |
| 4392 | info->max_tmds_clock = db[7] * 5000; |
| 4393 | |
| 4394 | DRM_DEBUG_KMS("HDMI: DVI dual %d, " |
| 4395 | "max TMDS clock %d kHz\n", |
| 4396 | info->dvi_dual, |
| 4397 | info->max_tmds_clock); |
| 4398 | |
| 4399 | drm_parse_hdmi_deep_color_info(connector, db); |
| 4400 | } |
| 4401 | |
Ville Syrjälä | 1cea146 | 2016-09-28 16:51:39 +0300 | [diff] [blame] | 4402 | static void drm_parse_cea_ext(struct drm_connector *connector, |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 4403 | const struct edid *edid) |
Ville Syrjälä | 1cea146 | 2016-09-28 16:51:39 +0300 | [diff] [blame] | 4404 | { |
| 4405 | struct drm_display_info *info = &connector->display_info; |
| 4406 | const u8 *edid_ext; |
| 4407 | int i, start, end; |
| 4408 | |
Mario Kleiner | d0c9469 | 2014-03-27 19:59:39 +0100 | [diff] [blame] | 4409 | edid_ext = drm_find_cea_extension(edid); |
| 4410 | if (!edid_ext) |
Ville Syrjälä | 1cea146 | 2016-09-28 16:51:39 +0300 | [diff] [blame] | 4411 | return; |
Mario Kleiner | d0c9469 | 2014-03-27 19:59:39 +0100 | [diff] [blame] | 4412 | |
Ville Syrjälä | 1cea146 | 2016-09-28 16:51:39 +0300 | [diff] [blame] | 4413 | info->cea_rev = edid_ext[1]; |
Mario Kleiner | d0c9469 | 2014-03-27 19:59:39 +0100 | [diff] [blame] | 4414 | |
Ville Syrjälä | 1cea146 | 2016-09-28 16:51:39 +0300 | [diff] [blame] | 4415 | /* The existence of a CEA block should imply RGB support */ |
| 4416 | info->color_formats = DRM_COLOR_FORMAT_RGB444; |
| 4417 | if (edid_ext[3] & EDID_CEA_YCRCB444) |
| 4418 | info->color_formats |= DRM_COLOR_FORMAT_YCRCB444; |
| 4419 | if (edid_ext[3] & EDID_CEA_YCRCB422) |
| 4420 | info->color_formats |= DRM_COLOR_FORMAT_YCRCB422; |
Mario Kleiner | d0c9469 | 2014-03-27 19:59:39 +0100 | [diff] [blame] | 4421 | |
Ville Syrjälä | 1cea146 | 2016-09-28 16:51:39 +0300 | [diff] [blame] | 4422 | if (cea_db_offsets(edid_ext, &start, &end)) |
| 4423 | return; |
Mario Kleiner | d0c9469 | 2014-03-27 19:59:39 +0100 | [diff] [blame] | 4424 | |
Ville Syrjälä | 1cea146 | 2016-09-28 16:51:39 +0300 | [diff] [blame] | 4425 | for_each_cea_db(edid_ext, i, start, end) { |
| 4426 | const u8 *db = &edid_ext[i]; |
Mario Kleiner | d0c9469 | 2014-03-27 19:59:39 +0100 | [diff] [blame] | 4427 | |
Ville Syrjälä | 23ebf8b | 2016-09-28 16:51:41 +0300 | [diff] [blame] | 4428 | if (cea_db_is_hdmi_vsdb(db)) |
| 4429 | drm_parse_hdmi_vsdb_video(connector, db); |
Shashank Sharma | afa1c76 | 2017-03-13 16:54:01 +0530 | [diff] [blame] | 4430 | if (cea_db_is_hdmi_forum_vsdb(db)) |
| 4431 | drm_parse_hdmi_forum_vsdb(connector, db); |
Shashank Sharma | 832d4f2 | 2017-07-14 16:03:46 +0530 | [diff] [blame] | 4432 | if (cea_db_is_y420cmdb(db)) |
| 4433 | drm_parse_y420cmdb_bitmap(connector, db); |
Mario Kleiner | d0c9469 | 2014-03-27 19:59:39 +0100 | [diff] [blame] | 4434 | } |
Mario Kleiner | d0c9469 | 2014-03-27 19:59:39 +0100 | [diff] [blame] | 4435 | } |
| 4436 | |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 4437 | /* A connector has no EDID information, so we've got no EDID to compute quirks from. Reset |
| 4438 | * all of the values which would have been set from EDID |
| 4439 | */ |
| 4440 | void |
| 4441 | drm_reset_display_info(struct drm_connector *connector) |
Jesse Barnes | 3b11228 | 2011-04-15 12:49:23 -0700 | [diff] [blame] | 4442 | { |
Ville Syrjälä | 1826750 | 2016-09-28 16:51:38 +0300 | [diff] [blame] | 4443 | struct drm_display_info *info = &connector->display_info; |
Jesse Barnes | ebec9a7b | 2011-08-03 09:22:54 -0700 | [diff] [blame] | 4444 | |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 4445 | info->width_mm = 0; |
| 4446 | info->height_mm = 0; |
| 4447 | |
| 4448 | info->bpc = 0; |
| 4449 | info->color_formats = 0; |
| 4450 | info->cea_rev = 0; |
| 4451 | info->max_tmds_clock = 0; |
| 4452 | info->dvi_dual = false; |
| 4453 | info->has_hdmi_infoframe = false; |
Ville Syrjälä | 1f6b8ee | 2018-04-24 16:02:50 +0300 | [diff] [blame^] | 4454 | memset(&info->hdmi, 0, sizeof(info->hdmi)); |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 4455 | |
| 4456 | info->non_desktop = 0; |
| 4457 | } |
| 4458 | EXPORT_SYMBOL_GPL(drm_reset_display_info); |
| 4459 | |
| 4460 | u32 drm_add_display_info(struct drm_connector *connector, const struct edid *edid) |
| 4461 | { |
| 4462 | struct drm_display_info *info = &connector->display_info; |
| 4463 | |
| 4464 | u32 quirks = edid_get_quirks(edid); |
| 4465 | |
Ville Syrjälä | 1f6b8ee | 2018-04-24 16:02:50 +0300 | [diff] [blame^] | 4466 | drm_reset_display_info(connector); |
| 4467 | |
Jesse Barnes | 3b11228 | 2011-04-15 12:49:23 -0700 | [diff] [blame] | 4468 | info->width_mm = edid->width_cm * 10; |
| 4469 | info->height_mm = edid->height_cm * 10; |
| 4470 | |
Dave Airlie | 66660d4 | 2017-10-16 05:08:09 +0100 | [diff] [blame] | 4471 | info->non_desktop = !!(quirks & EDID_QUIRK_NON_DESKTOP); |
| 4472 | |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 4473 | DRM_DEBUG_KMS("non_desktop set to %d\n", info->non_desktop); |
| 4474 | |
Lars-Peter Clausen | a988bc7 | 2012-04-16 15:16:19 +0200 | [diff] [blame] | 4475 | if (edid->revision < 3) |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 4476 | return quirks; |
Jesse Barnes | 3b11228 | 2011-04-15 12:49:23 -0700 | [diff] [blame] | 4477 | |
| 4478 | if (!(edid->input & DRM_EDID_INPUT_DIGITAL)) |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 4479 | return quirks; |
Jesse Barnes | 3b11228 | 2011-04-15 12:49:23 -0700 | [diff] [blame] | 4480 | |
Ville Syrjälä | 1cea146 | 2016-09-28 16:51:39 +0300 | [diff] [blame] | 4481 | drm_parse_cea_ext(connector, edid); |
Mario Kleiner | d0c9469 | 2014-03-27 19:59:39 +0100 | [diff] [blame] | 4482 | |
Mario Kleiner | 210a021 | 2016-07-06 12:05:48 +0200 | [diff] [blame] | 4483 | /* |
| 4484 | * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3? |
| 4485 | * |
| 4486 | * For such displays, the DFP spec 1.0, section 3.10 "EDID support" |
| 4487 | * tells us to assume 8 bpc color depth if the EDID doesn't have |
| 4488 | * extensions which tell otherwise. |
| 4489 | */ |
| 4490 | if ((info->bpc == 0) && (edid->revision < 4) && |
| 4491 | (edid->input & DRM_EDID_DIGITAL_TYPE_DVI)) { |
| 4492 | info->bpc = 8; |
| 4493 | DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n", |
| 4494 | connector->name, info->bpc); |
| 4495 | } |
| 4496 | |
Lars-Peter Clausen | a988bc7 | 2012-04-16 15:16:19 +0200 | [diff] [blame] | 4497 | /* Only defined for 1.4 with digital displays */ |
| 4498 | if (edid->revision < 4) |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 4499 | return quirks; |
Lars-Peter Clausen | a988bc7 | 2012-04-16 15:16:19 +0200 | [diff] [blame] | 4500 | |
Jesse Barnes | 3b11228 | 2011-04-15 12:49:23 -0700 | [diff] [blame] | 4501 | switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) { |
| 4502 | case DRM_EDID_DIGITAL_DEPTH_6: |
| 4503 | info->bpc = 6; |
| 4504 | break; |
| 4505 | case DRM_EDID_DIGITAL_DEPTH_8: |
| 4506 | info->bpc = 8; |
| 4507 | break; |
| 4508 | case DRM_EDID_DIGITAL_DEPTH_10: |
| 4509 | info->bpc = 10; |
| 4510 | break; |
| 4511 | case DRM_EDID_DIGITAL_DEPTH_12: |
| 4512 | info->bpc = 12; |
| 4513 | break; |
| 4514 | case DRM_EDID_DIGITAL_DEPTH_14: |
| 4515 | info->bpc = 14; |
| 4516 | break; |
| 4517 | case DRM_EDID_DIGITAL_DEPTH_16: |
| 4518 | info->bpc = 16; |
| 4519 | break; |
| 4520 | case DRM_EDID_DIGITAL_DEPTH_UNDEF: |
| 4521 | default: |
| 4522 | info->bpc = 0; |
| 4523 | break; |
| 4524 | } |
Jesse Barnes | da05a5a7 | 2011-04-15 13:48:57 -0700 | [diff] [blame] | 4525 | |
Mario Kleiner | d0c9469 | 2014-03-27 19:59:39 +0100 | [diff] [blame] | 4526 | DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n", |
Jani Nikula | 2593382 | 2014-06-03 14:56:20 +0300 | [diff] [blame] | 4527 | connector->name, info->bpc); |
Mario Kleiner | d0c9469 | 2014-03-27 19:59:39 +0100 | [diff] [blame] | 4528 | |
Lars-Peter Clausen | a988bc7 | 2012-04-16 15:16:19 +0200 | [diff] [blame] | 4529 | info->color_formats |= DRM_COLOR_FORMAT_RGB444; |
Lars-Peter Clausen | ee58808 | 2012-04-16 15:16:18 +0200 | [diff] [blame] | 4530 | if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444) |
| 4531 | info->color_formats |= DRM_COLOR_FORMAT_YCRCB444; |
| 4532 | if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422) |
| 4533 | info->color_formats |= DRM_COLOR_FORMAT_YCRCB422; |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 4534 | return quirks; |
Jesse Barnes | 3b11228 | 2011-04-15 12:49:23 -0700 | [diff] [blame] | 4535 | } |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 4536 | EXPORT_SYMBOL_GPL(drm_add_display_info); |
Jesse Barnes | 3b11228 | 2011-04-15 12:49:23 -0700 | [diff] [blame] | 4537 | |
Dave Airlie | c9729177 | 2016-05-03 15:38:37 +1000 | [diff] [blame] | 4538 | static int validate_displayid(u8 *displayid, int length, int idx) |
| 4539 | { |
| 4540 | int i; |
| 4541 | u8 csum = 0; |
| 4542 | struct displayid_hdr *base; |
| 4543 | |
| 4544 | base = (struct displayid_hdr *)&displayid[idx]; |
| 4545 | |
| 4546 | DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n", |
| 4547 | base->rev, base->bytes, base->prod_id, base->ext_count); |
| 4548 | |
| 4549 | if (base->bytes + 5 > length - idx) |
| 4550 | return -EINVAL; |
| 4551 | for (i = idx; i <= base->bytes + 5; i++) { |
| 4552 | csum += displayid[i]; |
| 4553 | } |
| 4554 | if (csum) { |
Chris Wilson | 813a787 | 2017-02-10 19:59:13 +0000 | [diff] [blame] | 4555 | DRM_NOTE("DisplayID checksum invalid, remainder is %d\n", csum); |
Dave Airlie | c9729177 | 2016-05-03 15:38:37 +1000 | [diff] [blame] | 4556 | return -EINVAL; |
| 4557 | } |
| 4558 | return 0; |
| 4559 | } |
| 4560 | |
Dave Airlie | a39ed68 | 2016-05-02 08:35:05 +1000 | [diff] [blame] | 4561 | static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev, |
| 4562 | struct displayid_detailed_timings_1 *timings) |
| 4563 | { |
| 4564 | struct drm_display_mode *mode; |
| 4565 | unsigned pixel_clock = (timings->pixel_clock[0] | |
| 4566 | (timings->pixel_clock[1] << 8) | |
| 4567 | (timings->pixel_clock[2] << 16)); |
| 4568 | unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1; |
| 4569 | unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1; |
| 4570 | unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1; |
| 4571 | unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1; |
| 4572 | unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1; |
| 4573 | unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1; |
| 4574 | unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1; |
| 4575 | unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1; |
| 4576 | bool hsync_positive = (timings->hsync[1] >> 7) & 0x1; |
| 4577 | bool vsync_positive = (timings->vsync[1] >> 7) & 0x1; |
| 4578 | mode = drm_mode_create(dev); |
| 4579 | if (!mode) |
| 4580 | return NULL; |
| 4581 | |
| 4582 | mode->clock = pixel_clock * 10; |
| 4583 | mode->hdisplay = hactive; |
| 4584 | mode->hsync_start = mode->hdisplay + hsync; |
| 4585 | mode->hsync_end = mode->hsync_start + hsync_width; |
| 4586 | mode->htotal = mode->hdisplay + hblank; |
| 4587 | |
| 4588 | mode->vdisplay = vactive; |
| 4589 | mode->vsync_start = mode->vdisplay + vsync; |
| 4590 | mode->vsync_end = mode->vsync_start + vsync_width; |
| 4591 | mode->vtotal = mode->vdisplay + vblank; |
| 4592 | |
| 4593 | mode->flags = 0; |
| 4594 | mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC; |
| 4595 | mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC; |
| 4596 | mode->type = DRM_MODE_TYPE_DRIVER; |
| 4597 | |
| 4598 | if (timings->flags & 0x80) |
| 4599 | mode->type |= DRM_MODE_TYPE_PREFERRED; |
| 4600 | mode->vrefresh = drm_mode_vrefresh(mode); |
| 4601 | drm_mode_set_name(mode); |
| 4602 | |
| 4603 | return mode; |
| 4604 | } |
| 4605 | |
| 4606 | static int add_displayid_detailed_1_modes(struct drm_connector *connector, |
| 4607 | struct displayid_block *block) |
| 4608 | { |
| 4609 | struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block; |
| 4610 | int i; |
| 4611 | int num_timings; |
| 4612 | struct drm_display_mode *newmode; |
| 4613 | int num_modes = 0; |
| 4614 | /* blocks must be multiple of 20 bytes length */ |
| 4615 | if (block->num_bytes % 20) |
| 4616 | return 0; |
| 4617 | |
| 4618 | num_timings = block->num_bytes / 20; |
| 4619 | for (i = 0; i < num_timings; i++) { |
| 4620 | struct displayid_detailed_timings_1 *timings = &det->timings[i]; |
| 4621 | |
| 4622 | newmode = drm_mode_displayid_detailed(connector->dev, timings); |
| 4623 | if (!newmode) |
| 4624 | continue; |
| 4625 | |
| 4626 | drm_mode_probed_add(connector, newmode); |
| 4627 | num_modes++; |
| 4628 | } |
| 4629 | return num_modes; |
| 4630 | } |
| 4631 | |
| 4632 | static int add_displayid_detailed_modes(struct drm_connector *connector, |
| 4633 | struct edid *edid) |
| 4634 | { |
| 4635 | u8 *displayid; |
| 4636 | int ret; |
| 4637 | int idx = 1; |
| 4638 | int length = EDID_LENGTH; |
| 4639 | struct displayid_block *block; |
| 4640 | int num_modes = 0; |
| 4641 | |
| 4642 | displayid = drm_find_displayid_extension(edid); |
| 4643 | if (!displayid) |
| 4644 | return 0; |
| 4645 | |
| 4646 | ret = validate_displayid(displayid, length, idx); |
| 4647 | if (ret) |
| 4648 | return 0; |
| 4649 | |
| 4650 | idx += sizeof(struct displayid_hdr); |
| 4651 | while (block = (struct displayid_block *)&displayid[idx], |
| 4652 | idx + sizeof(struct displayid_block) <= length && |
| 4653 | idx + sizeof(struct displayid_block) + block->num_bytes <= length && |
| 4654 | block->num_bytes > 0) { |
| 4655 | idx += block->num_bytes + sizeof(struct displayid_block); |
| 4656 | switch (block->tag) { |
| 4657 | case DATA_BLOCK_TYPE_1_DETAILED_TIMING: |
| 4658 | num_modes += add_displayid_detailed_1_modes(connector, block); |
| 4659 | break; |
| 4660 | } |
| 4661 | } |
| 4662 | return num_modes; |
| 4663 | } |
| 4664 | |
Jesse Barnes | 3b11228 | 2011-04-15 12:49:23 -0700 | [diff] [blame] | 4665 | /** |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 4666 | * drm_add_edid_modes - add modes from EDID data, if available |
| 4667 | * @connector: connector we're probing |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 4668 | * @edid: EDID data |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 4669 | * |
Daniel Vetter | b3c6c8b | 2016-08-12 22:48:55 +0200 | [diff] [blame] | 4670 | * Add the specified modes to the connector's mode list. Also fills out the |
Jani Nikula | c945b8c | 2017-11-01 16:21:01 +0200 | [diff] [blame] | 4671 | * &drm_display_info structure and ELD in @connector with any information which |
| 4672 | * can be derived from the edid. |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 4673 | * |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 4674 | * Return: The number of modes added or 0 if we couldn't find any. |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 4675 | */ |
| 4676 | int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid) |
| 4677 | { |
| 4678 | int num_modes = 0; |
| 4679 | u32 quirks; |
| 4680 | |
| 4681 | if (edid == NULL) { |
Jani Nikula | c945b8c | 2017-11-01 16:21:01 +0200 | [diff] [blame] | 4682 | clear_eld(connector); |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 4683 | return 0; |
| 4684 | } |
Alex Deucher | 3c53788 | 2010-02-05 04:21:19 -0500 | [diff] [blame] | 4685 | if (!drm_edid_is_valid(edid)) { |
Jani Nikula | c945b8c | 2017-11-01 16:21:01 +0200 | [diff] [blame] | 4686 | clear_eld(connector); |
Jordan Crouse | dcdb167 | 2010-05-27 13:40:25 -0600 | [diff] [blame] | 4687 | dev_warn(connector->dev->dev, "%s: EDID invalid.\n", |
Jani Nikula | 2593382 | 2014-06-03 14:56:20 +0300 | [diff] [blame] | 4688 | connector->name); |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 4689 | return 0; |
| 4690 | } |
| 4691 | |
Jani Nikula | c945b8c | 2017-11-01 16:21:01 +0200 | [diff] [blame] | 4692 | drm_edid_to_eld(connector, edid); |
| 4693 | |
Adam Jackson | c867df7 | 2010-03-29 21:43:21 +0000 | [diff] [blame] | 4694 | /* |
Shashank Sharma | 0f0f870 | 2017-07-13 21:03:09 +0530 | [diff] [blame] | 4695 | * CEA-861-F adds ycbcr capability map block, for HDMI 2.0 sinks. |
| 4696 | * To avoid multiple parsing of same block, lets parse that map |
| 4697 | * from sink info, before parsing CEA modes. |
| 4698 | */ |
Keith Packard | 170178f | 2017-12-13 00:44:26 -0800 | [diff] [blame] | 4699 | quirks = drm_add_display_info(connector, edid); |
Shashank Sharma | 0f0f870 | 2017-07-13 21:03:09 +0530 | [diff] [blame] | 4700 | |
| 4701 | /* |
Adam Jackson | c867df7 | 2010-03-29 21:43:21 +0000 | [diff] [blame] | 4702 | * EDID spec says modes should be preferred in this order: |
| 4703 | * - preferred detailed mode |
| 4704 | * - other detailed modes from base block |
| 4705 | * - detailed modes from extension blocks |
| 4706 | * - CVT 3-byte code modes |
| 4707 | * - standard timing codes |
| 4708 | * - established timing codes |
| 4709 | * - modes inferred from GTF or CVT range information |
| 4710 | * |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 4711 | * We get this pretty much right. |
Adam Jackson | c867df7 | 2010-03-29 21:43:21 +0000 | [diff] [blame] | 4712 | * |
| 4713 | * XXX order for additional mode types in extension blocks? |
| 4714 | */ |
Adam Jackson | 1393157 | 2010-08-03 14:38:19 -0400 | [diff] [blame] | 4715 | num_modes += add_detailed_modes(connector, edid, quirks); |
| 4716 | num_modes += add_cvt_modes(connector, edid); |
Adam Jackson | c867df7 | 2010-03-29 21:43:21 +0000 | [diff] [blame] | 4717 | num_modes += add_standard_modes(connector, edid); |
| 4718 | num_modes += add_established_modes(connector, edid); |
Christian Schmidt | 54ac76f | 2011-12-19 14:53:16 +0000 | [diff] [blame] | 4719 | num_modes += add_cea_modes(connector, edid); |
Ville Syrjälä | e6e7920 | 2013-05-31 15:23:41 +0300 | [diff] [blame] | 4720 | num_modes += add_alternate_cea_modes(connector, edid); |
Dave Airlie | a39ed68 | 2016-05-02 08:35:05 +1000 | [diff] [blame] | 4721 | num_modes += add_displayid_detailed_modes(connector, edid); |
Ville Syrjälä | 4d53dc0 | 2015-05-08 17:45:07 +0300 | [diff] [blame] | 4722 | if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF) |
| 4723 | num_modes += add_inferred_modes(connector, edid); |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 4724 | |
| 4725 | if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75)) |
| 4726 | edid_fixup_preferred(connector, quirks); |
| 4727 | |
Mario Kleiner | e10aec6 | 2016-07-06 12:05:44 +0200 | [diff] [blame] | 4728 | if (quirks & EDID_QUIRK_FORCE_6BPC) |
| 4729 | connector->display_info.bpc = 6; |
| 4730 | |
Rafał Miłecki | 49d45a31 | 2013-12-07 13:22:42 +0100 | [diff] [blame] | 4731 | if (quirks & EDID_QUIRK_FORCE_8BPC) |
| 4732 | connector->display_info.bpc = 8; |
| 4733 | |
Mario Kleiner | e345da8 | 2017-04-21 17:05:08 +0200 | [diff] [blame] | 4734 | if (quirks & EDID_QUIRK_FORCE_10BPC) |
| 4735 | connector->display_info.bpc = 10; |
| 4736 | |
Mario Kleiner | bc5b964 | 2014-05-23 21:40:55 +0200 | [diff] [blame] | 4737 | if (quirks & EDID_QUIRK_FORCE_12BPC) |
| 4738 | connector->display_info.bpc = 12; |
| 4739 | |
Dave Airlie | f453ba0 | 2008-11-07 14:05:41 -0800 | [diff] [blame] | 4740 | return num_modes; |
| 4741 | } |
| 4742 | EXPORT_SYMBOL(drm_add_edid_modes); |
Zhao Yakui | f0fda0a | 2009-09-03 09:33:48 +0800 | [diff] [blame] | 4743 | |
| 4744 | /** |
| 4745 | * drm_add_modes_noedid - add modes for the connectors without EDID |
| 4746 | * @connector: connector we're probing |
| 4747 | * @hdisplay: the horizontal display limit |
| 4748 | * @vdisplay: the vertical display limit |
| 4749 | * |
| 4750 | * Add the specified modes to the connector's mode list. Only when the |
| 4751 | * hdisplay/vdisplay is not beyond the given limit, it will be added. |
| 4752 | * |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 4753 | * Return: The number of modes added or 0 if we couldn't find any. |
Zhao Yakui | f0fda0a | 2009-09-03 09:33:48 +0800 | [diff] [blame] | 4754 | */ |
| 4755 | int drm_add_modes_noedid(struct drm_connector *connector, |
| 4756 | int hdisplay, int vdisplay) |
| 4757 | { |
| 4758 | int i, count, num_modes = 0; |
Chris Wilson | b1f559e | 2011-01-26 09:49:47 +0000 | [diff] [blame] | 4759 | struct drm_display_mode *mode; |
Zhao Yakui | f0fda0a | 2009-09-03 09:33:48 +0800 | [diff] [blame] | 4760 | struct drm_device *dev = connector->dev; |
| 4761 | |
Daniel Vetter | fbb40b2 | 2015-08-10 11:55:37 +0200 | [diff] [blame] | 4762 | count = ARRAY_SIZE(drm_dmt_modes); |
Zhao Yakui | f0fda0a | 2009-09-03 09:33:48 +0800 | [diff] [blame] | 4763 | if (hdisplay < 0) |
| 4764 | hdisplay = 0; |
| 4765 | if (vdisplay < 0) |
| 4766 | vdisplay = 0; |
| 4767 | |
| 4768 | for (i = 0; i < count; i++) { |
Chris Wilson | b1f559e | 2011-01-26 09:49:47 +0000 | [diff] [blame] | 4769 | const struct drm_display_mode *ptr = &drm_dmt_modes[i]; |
Zhao Yakui | f0fda0a | 2009-09-03 09:33:48 +0800 | [diff] [blame] | 4770 | if (hdisplay && vdisplay) { |
| 4771 | /* |
| 4772 | * Only when two are valid, they will be used to check |
| 4773 | * whether the mode should be added to the mode list of |
| 4774 | * the connector. |
| 4775 | */ |
| 4776 | if (ptr->hdisplay > hdisplay || |
| 4777 | ptr->vdisplay > vdisplay) |
| 4778 | continue; |
| 4779 | } |
Adam Jackson | f985ded | 2009-11-23 14:23:04 -0500 | [diff] [blame] | 4780 | if (drm_mode_vrefresh(ptr) > 61) |
| 4781 | continue; |
Zhao Yakui | f0fda0a | 2009-09-03 09:33:48 +0800 | [diff] [blame] | 4782 | mode = drm_mode_duplicate(dev, ptr); |
| 4783 | if (mode) { |
| 4784 | drm_mode_probed_add(connector, mode); |
| 4785 | num_modes++; |
| 4786 | } |
| 4787 | } |
| 4788 | return num_modes; |
| 4789 | } |
| 4790 | EXPORT_SYMBOL(drm_add_modes_noedid); |
Thierry Reding | 10a8512 | 2012-11-21 15:31:35 +0100 | [diff] [blame] | 4791 | |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 4792 | /** |
| 4793 | * drm_set_preferred_mode - Sets the preferred mode of a connector |
| 4794 | * @connector: connector whose mode list should be processed |
| 4795 | * @hpref: horizontal resolution of preferred mode |
| 4796 | * @vpref: vertical resolution of preferred mode |
| 4797 | * |
| 4798 | * Marks a mode as preferred if it matches the resolution specified by @hpref |
| 4799 | * and @vpref. |
| 4800 | */ |
Gerd Hoffmann | 3cf70da | 2013-10-11 10:01:08 +0200 | [diff] [blame] | 4801 | void drm_set_preferred_mode(struct drm_connector *connector, |
| 4802 | int hpref, int vpref) |
| 4803 | { |
| 4804 | struct drm_display_mode *mode; |
| 4805 | |
| 4806 | list_for_each_entry(mode, &connector->probed_modes, head) { |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 4807 | if (mode->hdisplay == hpref && |
Daniel Vetter | 9d3de13 | 2014-01-23 16:27:56 +0100 | [diff] [blame] | 4808 | mode->vdisplay == vpref) |
Gerd Hoffmann | 3cf70da | 2013-10-11 10:01:08 +0200 | [diff] [blame] | 4809 | mode->type |= DRM_MODE_TYPE_PREFERRED; |
| 4810 | } |
| 4811 | } |
| 4812 | EXPORT_SYMBOL(drm_set_preferred_mode); |
| 4813 | |
Thierry Reding | 10a8512 | 2012-11-21 15:31:35 +0100 | [diff] [blame] | 4814 | /** |
| 4815 | * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with |
| 4816 | * data from a DRM display mode |
| 4817 | * @frame: HDMI AVI infoframe |
| 4818 | * @mode: DRM display mode |
Shashank Sharma | 0c1f528 | 2017-07-13 21:03:07 +0530 | [diff] [blame] | 4819 | * @is_hdmi2_sink: Sink is HDMI 2.0 compliant |
Thierry Reding | 10a8512 | 2012-11-21 15:31:35 +0100 | [diff] [blame] | 4820 | * |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 4821 | * Return: 0 on success or a negative error code on failure. |
Thierry Reding | 10a8512 | 2012-11-21 15:31:35 +0100 | [diff] [blame] | 4822 | */ |
| 4823 | int |
| 4824 | drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame, |
Shashank Sharma | 0c1f528 | 2017-07-13 21:03:07 +0530 | [diff] [blame] | 4825 | const struct drm_display_mode *mode, |
| 4826 | bool is_hdmi2_sink) |
Thierry Reding | 10a8512 | 2012-11-21 15:31:35 +0100 | [diff] [blame] | 4827 | { |
| 4828 | int err; |
| 4829 | |
| 4830 | if (!frame || !mode) |
| 4831 | return -EINVAL; |
| 4832 | |
| 4833 | err = hdmi_avi_infoframe_init(frame); |
| 4834 | if (err < 0) |
| 4835 | return err; |
| 4836 | |
Damien Lespiau | bf02db9 | 2013-08-06 20:32:22 +0100 | [diff] [blame] | 4837 | if (mode->flags & DRM_MODE_FLAG_DBLCLK) |
| 4838 | frame->pixel_repeat = 1; |
| 4839 | |
Thierry Reding | 10a8512 | 2012-11-21 15:31:35 +0100 | [diff] [blame] | 4840 | frame->video_code = drm_match_cea_mode(mode); |
Thierry Reding | 10a8512 | 2012-11-21 15:31:35 +0100 | [diff] [blame] | 4841 | |
Shashank Sharma | 0c1f528 | 2017-07-13 21:03:07 +0530 | [diff] [blame] | 4842 | /* |
| 4843 | * HDMI 1.4 VIC range: 1 <= VIC <= 64 (CEA-861-D) but |
| 4844 | * HDMI 2.0 VIC range: 1 <= VIC <= 107 (CEA-861-F). So we |
| 4845 | * have to make sure we dont break HDMI 1.4 sinks. |
| 4846 | */ |
| 4847 | if (!is_hdmi2_sink && frame->video_code > 64) |
| 4848 | frame->video_code = 0; |
| 4849 | |
| 4850 | /* |
| 4851 | * HDMI spec says if a mode is found in HDMI 1.4b 4K modes |
| 4852 | * we should send its VIC in vendor infoframes, else send the |
| 4853 | * VIC in AVI infoframes. Lets check if this mode is present in |
| 4854 | * HDMI 1.4b 4K modes |
| 4855 | */ |
| 4856 | if (frame->video_code) { |
| 4857 | u8 vendor_if_vic = drm_match_hdmi_mode(mode); |
| 4858 | bool is_s3d = mode->flags & DRM_MODE_FLAG_3D_MASK; |
| 4859 | |
| 4860 | if (drm_valid_hdmi_vic(vendor_if_vic) && !is_s3d) |
| 4861 | frame->video_code = 0; |
| 4862 | } |
| 4863 | |
Thierry Reding | 10a8512 | 2012-11-21 15:31:35 +0100 | [diff] [blame] | 4864 | frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE; |
Vandana Kannan | 0967e6a | 2014-04-01 16:26:59 +0530 | [diff] [blame] | 4865 | |
Vandana Kannan | 69ab6d3 | 2014-06-05 14:45:29 +0530 | [diff] [blame] | 4866 | /* |
| 4867 | * Populate picture aspect ratio from either |
| 4868 | * user input (if specified) or from the CEA mode list. |
| 4869 | */ |
| 4870 | if (mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_4_3 || |
| 4871 | mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_16_9) |
| 4872 | frame->picture_aspect = mode->picture_aspect_ratio; |
| 4873 | else if (frame->video_code > 0) |
Vandana Kannan | 0967e6a | 2014-04-01 16:26:59 +0530 | [diff] [blame] | 4874 | frame->picture_aspect = drm_get_cea_aspect_ratio( |
| 4875 | frame->video_code); |
| 4876 | |
Thierry Reding | 10a8512 | 2012-11-21 15:31:35 +0100 | [diff] [blame] | 4877 | frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE; |
Daniel Drake | 24d01805 | 2014-02-27 09:19:30 -0600 | [diff] [blame] | 4878 | frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN; |
Thierry Reding | 10a8512 | 2012-11-21 15:31:35 +0100 | [diff] [blame] | 4879 | |
| 4880 | return 0; |
| 4881 | } |
| 4882 | EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode); |
Lespiau, Damien | 83dd000 | 2013-08-19 16:59:03 +0100 | [diff] [blame] | 4883 | |
Ville Syrjälä | a2ce26f | 2017-01-11 14:57:23 +0200 | [diff] [blame] | 4884 | /** |
| 4885 | * drm_hdmi_avi_infoframe_quant_range() - fill the HDMI AVI infoframe |
| 4886 | * quantization range information |
| 4887 | * @frame: HDMI AVI infoframe |
Ville Syrjälä | 779c4c2 | 2017-01-11 14:57:24 +0200 | [diff] [blame] | 4888 | * @mode: DRM display mode |
Ville Syrjälä | a2ce26f | 2017-01-11 14:57:23 +0200 | [diff] [blame] | 4889 | * @rgb_quant_range: RGB quantization range (Q) |
| 4890 | * @rgb_quant_range_selectable: Sink support selectable RGB quantization range (QS) |
Daniel Vetter | 7cdeb37 | 2017-12-14 21:30:50 +0100 | [diff] [blame] | 4891 | * @is_hdmi2_sink: HDMI 2.0 sink, which has different default recommendations |
| 4892 | * |
| 4893 | * Note that @is_hdmi2_sink can be derived by looking at the |
| 4894 | * &drm_scdc.supported flag stored in &drm_hdmi_info.scdc, |
| 4895 | * &drm_display_info.hdmi, which can be found in &drm_connector.display_info. |
Ville Syrjälä | a2ce26f | 2017-01-11 14:57:23 +0200 | [diff] [blame] | 4896 | */ |
| 4897 | void |
| 4898 | drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame, |
Ville Syrjälä | 779c4c2 | 2017-01-11 14:57:24 +0200 | [diff] [blame] | 4899 | const struct drm_display_mode *mode, |
Ville Syrjälä | a2ce26f | 2017-01-11 14:57:23 +0200 | [diff] [blame] | 4900 | enum hdmi_quantization_range rgb_quant_range, |
Ville Syrjälä | 9271c0c | 2017-11-08 17:25:04 +0200 | [diff] [blame] | 4901 | bool rgb_quant_range_selectable, |
| 4902 | bool is_hdmi2_sink) |
Ville Syrjälä | a2ce26f | 2017-01-11 14:57:23 +0200 | [diff] [blame] | 4903 | { |
| 4904 | /* |
| 4905 | * CEA-861: |
| 4906 | * "A Source shall not send a non-zero Q value that does not correspond |
| 4907 | * to the default RGB Quantization Range for the transmitted Picture |
| 4908 | * unless the Sink indicates support for the Q bit in a Video |
| 4909 | * Capabilities Data Block." |
Ville Syrjälä | 779c4c2 | 2017-01-11 14:57:24 +0200 | [diff] [blame] | 4910 | * |
| 4911 | * HDMI 2.0 recommends sending non-zero Q when it does match the |
| 4912 | * default RGB quantization range for the mode, even when QS=0. |
Ville Syrjälä | a2ce26f | 2017-01-11 14:57:23 +0200 | [diff] [blame] | 4913 | */ |
Ville Syrjälä | 779c4c2 | 2017-01-11 14:57:24 +0200 | [diff] [blame] | 4914 | if (rgb_quant_range_selectable || |
| 4915 | rgb_quant_range == drm_default_rgb_quant_range(mode)) |
Ville Syrjälä | a2ce26f | 2017-01-11 14:57:23 +0200 | [diff] [blame] | 4916 | frame->quantization_range = rgb_quant_range; |
| 4917 | else |
| 4918 | frame->quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT; |
Ville Syrjälä | fcc8a22 | 2017-01-11 14:57:25 +0200 | [diff] [blame] | 4919 | |
| 4920 | /* |
| 4921 | * CEA-861-F: |
| 4922 | * "When transmitting any RGB colorimetry, the Source should set the |
| 4923 | * YQ-field to match the RGB Quantization Range being transmitted |
| 4924 | * (e.g., when Limited Range RGB, set YQ=0 or when Full Range RGB, |
| 4925 | * set YQ=1) and the Sink shall ignore the YQ-field." |
Ville Syrjälä | 9271c0c | 2017-11-08 17:25:04 +0200 | [diff] [blame] | 4926 | * |
| 4927 | * Unfortunate certain sinks (eg. VIZ Model 67/E261VA) get confused |
| 4928 | * by non-zero YQ when receiving RGB. There doesn't seem to be any |
| 4929 | * good way to tell which version of CEA-861 the sink supports, so |
| 4930 | * we limit non-zero YQ to HDMI 2.0 sinks only as HDMI 2.0 is based |
| 4931 | * on on CEA-861-F. |
Ville Syrjälä | fcc8a22 | 2017-01-11 14:57:25 +0200 | [diff] [blame] | 4932 | */ |
Ville Syrjälä | 9271c0c | 2017-11-08 17:25:04 +0200 | [diff] [blame] | 4933 | if (!is_hdmi2_sink || |
| 4934 | rgb_quant_range == HDMI_QUANTIZATION_RANGE_LIMITED) |
Ville Syrjälä | fcc8a22 | 2017-01-11 14:57:25 +0200 | [diff] [blame] | 4935 | frame->ycc_quantization_range = |
| 4936 | HDMI_YCC_QUANTIZATION_RANGE_LIMITED; |
| 4937 | else |
| 4938 | frame->ycc_quantization_range = |
| 4939 | HDMI_YCC_QUANTIZATION_RANGE_FULL; |
Ville Syrjälä | a2ce26f | 2017-01-11 14:57:23 +0200 | [diff] [blame] | 4940 | } |
| 4941 | EXPORT_SYMBOL(drm_hdmi_avi_infoframe_quant_range); |
| 4942 | |
Damien Lespiau | 4eed4a0 | 2013-09-25 16:45:26 +0100 | [diff] [blame] | 4943 | static enum hdmi_3d_structure |
| 4944 | s3d_structure_from_display_mode(const struct drm_display_mode *mode) |
| 4945 | { |
| 4946 | u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK; |
| 4947 | |
| 4948 | switch (layout) { |
| 4949 | case DRM_MODE_FLAG_3D_FRAME_PACKING: |
| 4950 | return HDMI_3D_STRUCTURE_FRAME_PACKING; |
| 4951 | case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE: |
| 4952 | return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE; |
| 4953 | case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE: |
| 4954 | return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE; |
| 4955 | case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL: |
| 4956 | return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL; |
| 4957 | case DRM_MODE_FLAG_3D_L_DEPTH: |
| 4958 | return HDMI_3D_STRUCTURE_L_DEPTH; |
| 4959 | case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH: |
| 4960 | return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH; |
| 4961 | case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM: |
| 4962 | return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM; |
| 4963 | case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF: |
| 4964 | return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF; |
| 4965 | default: |
| 4966 | return HDMI_3D_STRUCTURE_INVALID; |
| 4967 | } |
| 4968 | } |
| 4969 | |
Lespiau, Damien | 83dd000 | 2013-08-19 16:59:03 +0100 | [diff] [blame] | 4970 | /** |
| 4971 | * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with |
| 4972 | * data from a DRM display mode |
| 4973 | * @frame: HDMI vendor infoframe |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 4974 | * @connector: the connector |
Lespiau, Damien | 83dd000 | 2013-08-19 16:59:03 +0100 | [diff] [blame] | 4975 | * @mode: DRM display mode |
| 4976 | * |
| 4977 | * Note that there's is a need to send HDMI vendor infoframes only when using a |
| 4978 | * 4k or stereoscopic 3D mode. So when giving any other mode as input this |
| 4979 | * function will return -EINVAL, error that can be safely ignored. |
| 4980 | * |
Thierry Reding | db6cf833 | 2014-04-29 11:44:34 +0200 | [diff] [blame] | 4981 | * Return: 0 on success or a negative error code on failure. |
Lespiau, Damien | 83dd000 | 2013-08-19 16:59:03 +0100 | [diff] [blame] | 4982 | */ |
| 4983 | int |
| 4984 | drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame, |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 4985 | struct drm_connector *connector, |
Lespiau, Damien | 83dd000 | 2013-08-19 16:59:03 +0100 | [diff] [blame] | 4986 | const struct drm_display_mode *mode) |
| 4987 | { |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 4988 | /* |
| 4989 | * FIXME: sil-sii8620 doesn't have a connector around when |
| 4990 | * we need one, so we have to be prepared for a NULL connector. |
| 4991 | */ |
| 4992 | bool has_hdmi_infoframe = connector ? |
| 4993 | connector->display_info.has_hdmi_infoframe : false; |
Lespiau, Damien | 83dd000 | 2013-08-19 16:59:03 +0100 | [diff] [blame] | 4994 | int err; |
Damien Lespiau | 4eed4a0 | 2013-09-25 16:45:26 +0100 | [diff] [blame] | 4995 | u32 s3d_flags; |
Lespiau, Damien | 83dd000 | 2013-08-19 16:59:03 +0100 | [diff] [blame] | 4996 | u8 vic; |
| 4997 | |
| 4998 | if (!frame || !mode) |
| 4999 | return -EINVAL; |
| 5000 | |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 5001 | if (!has_hdmi_infoframe) |
| 5002 | return -EINVAL; |
| 5003 | |
Lespiau, Damien | 83dd000 | 2013-08-19 16:59:03 +0100 | [diff] [blame] | 5004 | vic = drm_match_hdmi_mode(mode); |
Damien Lespiau | 4eed4a0 | 2013-09-25 16:45:26 +0100 | [diff] [blame] | 5005 | s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK; |
| 5006 | |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 5007 | /* |
| 5008 | * Even if it's not absolutely necessary to send the infoframe |
| 5009 | * (ie.vic==0 and s3d_struct==0) we will still send it if we |
| 5010 | * know that the sink can handle it. This is based on a |
| 5011 | * suggestion in HDMI 2.0 Appendix F. Apparently some sinks |
| 5012 | * have trouble realizing that they shuld switch from 3D to 2D |
| 5013 | * mode if the source simply stops sending the infoframe when |
| 5014 | * it wants to switch from 3D to 2D. |
| 5015 | */ |
Damien Lespiau | 4eed4a0 | 2013-09-25 16:45:26 +0100 | [diff] [blame] | 5016 | |
| 5017 | if (vic && s3d_flags) |
Lespiau, Damien | 83dd000 | 2013-08-19 16:59:03 +0100 | [diff] [blame] | 5018 | return -EINVAL; |
| 5019 | |
| 5020 | err = hdmi_vendor_infoframe_init(frame); |
| 5021 | if (err < 0) |
| 5022 | return err; |
| 5023 | |
Ville Syrjälä | f1781e9 | 2017-11-13 19:04:19 +0200 | [diff] [blame] | 5024 | frame->vic = vic; |
| 5025 | frame->s3d_struct = s3d_structure_from_display_mode(mode); |
Lespiau, Damien | 83dd000 | 2013-08-19 16:59:03 +0100 | [diff] [blame] | 5026 | |
| 5027 | return 0; |
| 5028 | } |
| 5029 | EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode); |
Dave Airlie | 40d9b04 | 2014-10-20 16:29:33 +1000 | [diff] [blame] | 5030 | |
Dave Airlie | 5e546cd | 2016-05-03 15:31:12 +1000 | [diff] [blame] | 5031 | static int drm_parse_tiled_block(struct drm_connector *connector, |
| 5032 | struct displayid_block *block) |
| 5033 | { |
| 5034 | struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block; |
| 5035 | u16 w, h; |
| 5036 | u8 tile_v_loc, tile_h_loc; |
| 5037 | u8 num_v_tile, num_h_tile; |
| 5038 | struct drm_tile_group *tg; |
| 5039 | |
| 5040 | w = tile->tile_size[0] | tile->tile_size[1] << 8; |
| 5041 | h = tile->tile_size[2] | tile->tile_size[3] << 8; |
| 5042 | |
| 5043 | num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30); |
| 5044 | num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30); |
| 5045 | tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4); |
| 5046 | tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4); |
| 5047 | |
| 5048 | connector->has_tile = true; |
| 5049 | if (tile->tile_cap & 0x80) |
| 5050 | connector->tile_is_single_monitor = true; |
| 5051 | |
| 5052 | connector->num_h_tile = num_h_tile + 1; |
| 5053 | connector->num_v_tile = num_v_tile + 1; |
| 5054 | connector->tile_h_loc = tile_h_loc; |
| 5055 | connector->tile_v_loc = tile_v_loc; |
| 5056 | connector->tile_h_size = w + 1; |
| 5057 | connector->tile_v_size = h + 1; |
| 5058 | |
| 5059 | DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap); |
| 5060 | DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1); |
| 5061 | DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n", |
| 5062 | num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc); |
| 5063 | DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]); |
| 5064 | |
| 5065 | tg = drm_mode_get_tile_group(connector->dev, tile->topology_id); |
| 5066 | if (!tg) { |
| 5067 | tg = drm_mode_create_tile_group(connector->dev, tile->topology_id); |
| 5068 | } |
| 5069 | if (!tg) |
| 5070 | return -ENOMEM; |
| 5071 | |
| 5072 | if (connector->tile_group != tg) { |
| 5073 | /* if we haven't got a pointer, |
| 5074 | take the reference, drop ref to old tile group */ |
| 5075 | if (connector->tile_group) { |
| 5076 | drm_mode_put_tile_group(connector->dev, connector->tile_group); |
| 5077 | } |
| 5078 | connector->tile_group = tg; |
| 5079 | } else |
| 5080 | /* if same tile group, then release the ref we just took. */ |
| 5081 | drm_mode_put_tile_group(connector->dev, tg); |
| 5082 | return 0; |
| 5083 | } |
| 5084 | |
Dave Airlie | 40d9b04 | 2014-10-20 16:29:33 +1000 | [diff] [blame] | 5085 | static int drm_parse_display_id(struct drm_connector *connector, |
| 5086 | u8 *displayid, int length, |
| 5087 | bool is_edid_extension) |
| 5088 | { |
| 5089 | /* if this is an EDID extension the first byte will be 0x70 */ |
| 5090 | int idx = 0; |
Dave Airlie | 40d9b04 | 2014-10-20 16:29:33 +1000 | [diff] [blame] | 5091 | struct displayid_block *block; |
Dave Airlie | 5e546cd | 2016-05-03 15:31:12 +1000 | [diff] [blame] | 5092 | int ret; |
Dave Airlie | 40d9b04 | 2014-10-20 16:29:33 +1000 | [diff] [blame] | 5093 | |
| 5094 | if (is_edid_extension) |
| 5095 | idx = 1; |
| 5096 | |
Dave Airlie | c9729177 | 2016-05-03 15:38:37 +1000 | [diff] [blame] | 5097 | ret = validate_displayid(displayid, length, idx); |
| 5098 | if (ret) |
| 5099 | return ret; |
Dave Airlie | 40d9b04 | 2014-10-20 16:29:33 +1000 | [diff] [blame] | 5100 | |
Tomas Bzatek | 3a4a2ea | 2016-05-01 15:02:45 +0200 | [diff] [blame] | 5101 | idx += sizeof(struct displayid_hdr); |
| 5102 | while (block = (struct displayid_block *)&displayid[idx], |
| 5103 | idx + sizeof(struct displayid_block) <= length && |
| 5104 | idx + sizeof(struct displayid_block) + block->num_bytes <= length && |
| 5105 | block->num_bytes > 0) { |
| 5106 | idx += block->num_bytes + sizeof(struct displayid_block); |
| 5107 | DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n", |
| 5108 | block->tag, block->rev, block->num_bytes); |
Dave Airlie | 40d9b04 | 2014-10-20 16:29:33 +1000 | [diff] [blame] | 5109 | |
Tomas Bzatek | 3a4a2ea | 2016-05-01 15:02:45 +0200 | [diff] [blame] | 5110 | switch (block->tag) { |
| 5111 | case DATA_BLOCK_TILED_DISPLAY: |
| 5112 | ret = drm_parse_tiled_block(connector, block); |
| 5113 | if (ret) |
| 5114 | return ret; |
| 5115 | break; |
Dave Airlie | a39ed68 | 2016-05-02 08:35:05 +1000 | [diff] [blame] | 5116 | case DATA_BLOCK_TYPE_1_DETAILED_TIMING: |
| 5117 | /* handled in mode gathering code. */ |
| 5118 | break; |
Tomas Bzatek | 3a4a2ea | 2016-05-01 15:02:45 +0200 | [diff] [blame] | 5119 | default: |
| 5120 | DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag); |
| 5121 | break; |
| 5122 | } |
Dave Airlie | 40d9b04 | 2014-10-20 16:29:33 +1000 | [diff] [blame] | 5123 | } |
| 5124 | return 0; |
| 5125 | } |
| 5126 | |
| 5127 | static void drm_get_displayid(struct drm_connector *connector, |
| 5128 | struct edid *edid) |
| 5129 | { |
| 5130 | void *displayid = NULL; |
| 5131 | int ret; |
| 5132 | connector->has_tile = false; |
| 5133 | displayid = drm_find_displayid_extension(edid); |
| 5134 | if (!displayid) { |
| 5135 | /* drop reference to any tile group we had */ |
| 5136 | goto out_drop_ref; |
| 5137 | } |
| 5138 | |
| 5139 | ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true); |
| 5140 | if (ret < 0) |
| 5141 | goto out_drop_ref; |
| 5142 | if (!connector->has_tile) |
| 5143 | goto out_drop_ref; |
| 5144 | return; |
| 5145 | out_drop_ref: |
| 5146 | if (connector->tile_group) { |
| 5147 | drm_mode_put_tile_group(connector->dev, connector->tile_group); |
| 5148 | connector->tile_group = NULL; |
| 5149 | } |
| 5150 | return; |
| 5151 | } |