blob: 4e3ef3d91b9564ca8da820ffca691be4b8a0ec46 [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
30#include <linux/kernel.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090031#include <linux/slab.h>
Thierry Reding10a85122012-11-21 15:31:35 +010032#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080033#include <linux/i2c.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +010035#include <linux/vga_switcheroo.h>
David Howells760285e2012-10-02 18:01:07 +010036#include <drm/drmP.h>
37#include <drm/drm_edid.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020038#include <drm/drm_encoder.h>
Dave Airlie40d9b042014-10-20 16:29:33 +100039#include <drm/drm_displayid.h>
Shashank Sharma62c58af2017-03-13 16:54:02 +053040#include <drm/drm_scdc_helper.h>
Dave Airlief453ba02008-11-07 14:05:41 -080041
Takashi Iwai969218f2017-01-17 17:43:29 +010042#include "drm_crtc_internal.h"
43
Adam Jackson13931572010-08-03 14:38:19 -040044#define version_greater(edid, maj, min) \
45 (((edid)->version > (maj)) || \
46 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080047
Adam Jacksond1ff6402010-03-29 21:43:26 +000048#define EDID_EST_TIMINGS 16
49#define EDID_STD_TIMINGS 8
50#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080051
52/*
53 * EDID blocks out in the wild have a variety of bugs, try to collect
54 * them here (note that userspace may work around broken monitors first,
55 * but fixes should make their way here so that the kernel "just works"
56 * on as many displays as possible).
57 */
58
59/* First detailed mode wrong, use largest 60Hz mode */
60#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
61/* Reported 135MHz pixel clock is too high, needs adjustment */
62#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
63/* Prefer the largest mode at 75 Hz */
64#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
65/* Detail timing is in cm not mm */
66#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
67/* Detailed timing descriptors have bogus size values, so just take the
68 * maximum size and use that.
69 */
70#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
71/* Monitor forgot to set the first detailed is preferred bit. */
72#define EDID_QUIRK_FIRST_DETAILED_PREFERRED (1 << 5)
73/* use +hsync +vsync for detailed mode */
74#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040075/* Force reduced-blanking timings for detailed modes */
76#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010077/* Force 8bpc */
78#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Mario Kleinerbc5b9642014-05-23 21:40:55 +020079/* Force 12bpc */
80#define EDID_QUIRK_FORCE_12BPC (1 << 9)
Mario Kleinere10aec62016-07-06 12:05:44 +020081/* Force 6bpc */
82#define EDID_QUIRK_FORCE_6BPC (1 << 10)
Mario Kleinere345da82017-04-21 17:05:08 +020083/* Force 10bpc */
84#define EDID_QUIRK_FORCE_10BPC (1 << 11)
Alex Deucher3c537882010-02-05 04:21:19 -050085
Adam Jackson13931572010-08-03 14:38:19 -040086struct detailed_mode_closure {
87 struct drm_connector *connector;
88 struct edid *edid;
89 bool preferred;
90 u32 quirks;
91 int modes;
92};
Dave Airlief453ba02008-11-07 14:05:41 -080093
Zhao Yakui5c612592009-06-22 13:17:10 +080094#define LEVEL_DMT 0
95#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000096#define LEVEL_GTF2 2
97#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +080098
Jani Nikula23c4cfb2016-12-28 13:06:26 +020099static const struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -0500100 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -0800101 int product_id;
102 u32 quirks;
103} edid_quirk_list[] = {
104 /* Acer AL1706 */
105 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
106 /* Acer F51 */
107 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
108 /* Unknown Acer */
109 { "ACR", 2423, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
110
Mario Kleinere10aec62016-07-06 12:05:44 +0200111 /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
112 { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
113
Dave Airlief453ba02008-11-07 14:05:41 -0800114 /* Belinea 10 15 55 */
115 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
116 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
117
118 /* Envision Peripherals, Inc. EN-7100e */
119 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000120 /* Envision EN2028 */
121 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800122
123 /* Funai Electronics PM36B */
124 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
125 EDID_QUIRK_DETAILED_IN_CM },
126
Mario Kleinere345da82017-04-21 17:05:08 +0200127 /* LGD panel of HP zBook 17 G2, eDP 10 bpc, but reports unknown bpc */
128 { "LGD", 764, EDID_QUIRK_FORCE_10BPC },
129
Dave Airlief453ba02008-11-07 14:05:41 -0800130 /* LG Philips LCD LP154W01-A5 */
131 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
132 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
133
134 /* Philips 107p5 CRT */
135 { "PHL", 57364, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
136
137 /* Proview AY765C */
138 { "PTS", 765, EDID_QUIRK_FIRST_DETAILED_PREFERRED },
139
140 /* Samsung SyncMaster 205BW. Note: irony */
141 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
142 /* Samsung SyncMaster 22[5-6]BW */
143 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
144 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400145
Mario Kleinerbc5b9642014-05-23 21:40:55 +0200146 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
147 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
148
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400149 /* ViewSonic VA2026w */
150 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400151
152 /* Medion MD 30217 PG */
153 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100154
155 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
156 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Tomeu Vizoso36fc5792017-02-20 16:25:45 +0100157
158 /* Rotel RSX-1058 forwards sink's EDID but only does HDMI 1.1*/
159 { "ETR", 13896, EDID_QUIRK_FORCE_8BPC },
Dave Airlief453ba02008-11-07 14:05:41 -0800160};
161
Thierry Redinga6b21832012-11-23 15:01:42 +0100162/*
163 * Autogenerated from the DMT spec.
164 * This table is copied from xfree86/modes/xf86EdidModes.c.
165 */
166static const struct drm_display_mode drm_dmt_modes[] = {
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300167 /* 0x01 - 640x350@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100168 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
169 736, 832, 0, 350, 382, 385, 445, 0,
170 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300171 /* 0x02 - 640x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100172 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
173 736, 832, 0, 400, 401, 404, 445, 0,
174 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300175 /* 0x03 - 720x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100176 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
177 828, 936, 0, 400, 401, 404, 446, 0,
178 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300179 /* 0x04 - 640x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100180 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300181 752, 800, 0, 480, 490, 492, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100182 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300183 /* 0x05 - 640x480@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100184 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
185 704, 832, 0, 480, 489, 492, 520, 0,
186 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300187 /* 0x06 - 640x480@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100188 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
189 720, 840, 0, 480, 481, 484, 500, 0,
190 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300191 /* 0x07 - 640x480@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100192 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
193 752, 832, 0, 480, 481, 484, 509, 0,
194 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300195 /* 0x08 - 800x600@56Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100196 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
197 896, 1024, 0, 600, 601, 603, 625, 0,
198 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300199 /* 0x09 - 800x600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100200 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
201 968, 1056, 0, 600, 601, 605, 628, 0,
202 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300203 /* 0x0a - 800x600@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100204 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
205 976, 1040, 0, 600, 637, 643, 666, 0,
206 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300207 /* 0x0b - 800x600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100208 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
209 896, 1056, 0, 600, 601, 604, 625, 0,
210 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300211 /* 0x0c - 800x600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100212 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
213 896, 1048, 0, 600, 601, 604, 631, 0,
214 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300215 /* 0x0d - 800x600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100216 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
217 880, 960, 0, 600, 603, 607, 636, 0,
218 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300219 /* 0x0e - 848x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100220 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
221 976, 1088, 0, 480, 486, 494, 517, 0,
222 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300223 /* 0x0f - 1024x768@43Hz, interlace */
Thierry Redinga6b21832012-11-23 15:01:42 +0100224 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
Paul Parsons735b1002016-04-04 20:36:34 +0100225 1208, 1264, 0, 768, 768, 776, 817, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100226 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300227 DRM_MODE_FLAG_INTERLACE) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300228 /* 0x10 - 1024x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100229 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
230 1184, 1344, 0, 768, 771, 777, 806, 0,
231 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300232 /* 0x11 - 1024x768@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100233 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
234 1184, 1328, 0, 768, 771, 777, 806, 0,
235 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300236 /* 0x12 - 1024x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100237 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
238 1136, 1312, 0, 768, 769, 772, 800, 0,
239 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300240 /* 0x13 - 1024x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100241 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
242 1168, 1376, 0, 768, 769, 772, 808, 0,
243 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300244 /* 0x14 - 1024x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100245 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
246 1104, 1184, 0, 768, 771, 775, 813, 0,
247 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300248 /* 0x15 - 1152x864@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100249 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
250 1344, 1600, 0, 864, 865, 868, 900, 0,
251 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300252 /* 0x55 - 1280x720@60Hz */
253 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
254 1430, 1650, 0, 720, 725, 730, 750, 0,
255 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300256 /* 0x16 - 1280x768@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100257 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
258 1360, 1440, 0, 768, 771, 778, 790, 0,
259 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300260 /* 0x17 - 1280x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100261 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
262 1472, 1664, 0, 768, 771, 778, 798, 0,
263 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300264 /* 0x18 - 1280x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100265 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
266 1488, 1696, 0, 768, 771, 778, 805, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300267 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300268 /* 0x19 - 1280x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100269 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
270 1496, 1712, 0, 768, 771, 778, 809, 0,
271 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300272 /* 0x1a - 1280x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100273 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
274 1360, 1440, 0, 768, 771, 778, 813, 0,
275 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300276 /* 0x1b - 1280x800@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100277 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
278 1360, 1440, 0, 800, 803, 809, 823, 0,
279 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300280 /* 0x1c - 1280x800@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100281 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
282 1480, 1680, 0, 800, 803, 809, 831, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300283 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300284 /* 0x1d - 1280x800@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100285 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
286 1488, 1696, 0, 800, 803, 809, 838, 0,
287 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300288 /* 0x1e - 1280x800@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100289 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
290 1496, 1712, 0, 800, 803, 809, 843, 0,
291 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300292 /* 0x1f - 1280x800@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100293 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
294 1360, 1440, 0, 800, 803, 809, 847, 0,
295 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300296 /* 0x20 - 1280x960@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100297 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
298 1488, 1800, 0, 960, 961, 964, 1000, 0,
299 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300300 /* 0x21 - 1280x960@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100301 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
302 1504, 1728, 0, 960, 961, 964, 1011, 0,
303 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300304 /* 0x22 - 1280x960@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100305 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
306 1360, 1440, 0, 960, 963, 967, 1017, 0,
307 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300308 /* 0x23 - 1280x1024@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100309 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
310 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
311 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300312 /* 0x24 - 1280x1024@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100313 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
314 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
315 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300316 /* 0x25 - 1280x1024@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100317 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
318 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
319 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300320 /* 0x26 - 1280x1024@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100321 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
322 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
323 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300324 /* 0x27 - 1360x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100325 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
326 1536, 1792, 0, 768, 771, 777, 795, 0,
327 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300328 /* 0x28 - 1360x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100329 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
330 1440, 1520, 0, 768, 771, 776, 813, 0,
331 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300332 /* 0x51 - 1366x768@60Hz */
333 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
334 1579, 1792, 0, 768, 771, 774, 798, 0,
335 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
336 /* 0x56 - 1366x768@60Hz */
337 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
338 1436, 1500, 0, 768, 769, 772, 800, 0,
339 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300340 /* 0x29 - 1400x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100341 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
342 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
343 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300344 /* 0x2a - 1400x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100345 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
346 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
347 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300348 /* 0x2b - 1400x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100349 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
350 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
351 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300352 /* 0x2c - 1400x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100353 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
354 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
355 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300356 /* 0x2d - 1400x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100357 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
358 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
359 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300360 /* 0x2e - 1440x900@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100361 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
362 1520, 1600, 0, 900, 903, 909, 926, 0,
363 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300364 /* 0x2f - 1440x900@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100365 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
366 1672, 1904, 0, 900, 903, 909, 934, 0,
367 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300368 /* 0x30 - 1440x900@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100369 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
370 1688, 1936, 0, 900, 903, 909, 942, 0,
371 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300372 /* 0x31 - 1440x900@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100373 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
374 1696, 1952, 0, 900, 903, 909, 948, 0,
375 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300376 /* 0x32 - 1440x900@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100377 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
378 1520, 1600, 0, 900, 903, 909, 953, 0,
379 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300380 /* 0x53 - 1600x900@60Hz */
381 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
382 1704, 1800, 0, 900, 901, 904, 1000, 0,
383 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300384 /* 0x33 - 1600x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100385 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
386 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
387 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300388 /* 0x34 - 1600x1200@65Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100389 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
390 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
391 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300392 /* 0x35 - 1600x1200@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100393 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
394 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
395 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300396 /* 0x36 - 1600x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100397 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
398 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
399 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300400 /* 0x37 - 1600x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100401 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
402 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
403 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300404 /* 0x38 - 1600x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100405 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
406 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
407 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300408 /* 0x39 - 1680x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100409 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
410 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
411 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300412 /* 0x3a - 1680x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100413 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
414 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
415 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300416 /* 0x3b - 1680x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100417 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
418 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
419 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300420 /* 0x3c - 1680x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100421 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
422 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
423 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300424 /* 0x3d - 1680x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100425 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
426 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
427 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300428 /* 0x3e - 1792x1344@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100429 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
430 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
431 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300432 /* 0x3f - 1792x1344@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100433 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
434 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
435 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300436 /* 0x40 - 1792x1344@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100437 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
438 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
439 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300440 /* 0x41 - 1856x1392@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100441 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
442 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
443 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300444 /* 0x42 - 1856x1392@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100445 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300446 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100447 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300448 /* 0x43 - 1856x1392@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100449 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
450 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
451 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300452 /* 0x52 - 1920x1080@60Hz */
453 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
454 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
455 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300456 /* 0x44 - 1920x1200@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100457 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
458 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
459 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300460 /* 0x45 - 1920x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100461 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
462 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
463 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300464 /* 0x46 - 1920x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100465 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
466 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
467 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300468 /* 0x47 - 1920x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100469 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
470 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
471 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300472 /* 0x48 - 1920x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100473 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
474 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
475 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300476 /* 0x49 - 1920x1440@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100477 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
478 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
479 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300480 /* 0x4a - 1920x1440@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100481 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
482 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
483 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300484 /* 0x4b - 1920x1440@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100485 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
486 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
487 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300488 /* 0x54 - 2048x1152@60Hz */
489 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
490 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
491 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300492 /* 0x4c - 2560x1600@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100493 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
494 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
495 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300496 /* 0x4d - 2560x1600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100497 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
498 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
499 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300500 /* 0x4e - 2560x1600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100501 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
502 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
503 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300504 /* 0x4f - 2560x1600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100505 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
506 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
507 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300508 /* 0x50 - 2560x1600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100509 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
510 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
511 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300512 /* 0x57 - 4096x2160@60Hz RB */
513 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
514 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
515 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
516 /* 0x58 - 4096x2160@59.94Hz RB */
517 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
518 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
519 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Thierry Redinga6b21832012-11-23 15:01:42 +0100520};
521
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300522/*
523 * These more or less come from the DMT spec. The 720x400 modes are
524 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
525 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
526 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
527 * mode.
528 *
529 * The DMT modes have been fact-checked; the rest are mild guesses.
530 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100531static const struct drm_display_mode edid_est_modes[] = {
532 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
533 968, 1056, 0, 600, 601, 605, 628, 0,
534 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
535 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
536 896, 1024, 0, 600, 601, 603, 625, 0,
537 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
538 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
539 720, 840, 0, 480, 481, 484, 500, 0,
540 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
541 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
Paul Parsons87707cf2016-04-02 11:08:06 +0100542 704, 832, 0, 480, 489, 492, 520, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100543 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
544 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
545 768, 864, 0, 480, 483, 486, 525, 0,
546 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100547 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Thierry Redinga6b21832012-11-23 15:01:42 +0100548 752, 800, 0, 480, 490, 492, 525, 0,
549 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
550 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
551 846, 900, 0, 400, 421, 423, 449, 0,
552 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
553 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
554 846, 900, 0, 400, 412, 414, 449, 0,
555 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
556 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
557 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
558 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100559 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
Thierry Redinga6b21832012-11-23 15:01:42 +0100560 1136, 1312, 0, 768, 769, 772, 800, 0,
561 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
562 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
563 1184, 1328, 0, 768, 771, 777, 806, 0,
564 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
565 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
566 1184, 1344, 0, 768, 771, 777, 806, 0,
567 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
568 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
569 1208, 1264, 0, 768, 768, 776, 817, 0,
570 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
571 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
572 928, 1152, 0, 624, 625, 628, 667, 0,
573 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
574 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
575 896, 1056, 0, 600, 601, 604, 625, 0,
576 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
577 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
578 976, 1040, 0, 600, 637, 643, 666, 0,
579 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
580 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
581 1344, 1600, 0, 864, 865, 868, 900, 0,
582 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
583};
584
585struct minimode {
586 short w;
587 short h;
588 short r;
589 short rb;
590};
591
592static const struct minimode est3_modes[] = {
593 /* byte 6 */
594 { 640, 350, 85, 0 },
595 { 640, 400, 85, 0 },
596 { 720, 400, 85, 0 },
597 { 640, 480, 85, 0 },
598 { 848, 480, 60, 0 },
599 { 800, 600, 85, 0 },
600 { 1024, 768, 85, 0 },
601 { 1152, 864, 75, 0 },
602 /* byte 7 */
603 { 1280, 768, 60, 1 },
604 { 1280, 768, 60, 0 },
605 { 1280, 768, 75, 0 },
606 { 1280, 768, 85, 0 },
607 { 1280, 960, 60, 0 },
608 { 1280, 960, 85, 0 },
609 { 1280, 1024, 60, 0 },
610 { 1280, 1024, 85, 0 },
611 /* byte 8 */
612 { 1360, 768, 60, 0 },
613 { 1440, 900, 60, 1 },
614 { 1440, 900, 60, 0 },
615 { 1440, 900, 75, 0 },
616 { 1440, 900, 85, 0 },
617 { 1400, 1050, 60, 1 },
618 { 1400, 1050, 60, 0 },
619 { 1400, 1050, 75, 0 },
620 /* byte 9 */
621 { 1400, 1050, 85, 0 },
622 { 1680, 1050, 60, 1 },
623 { 1680, 1050, 60, 0 },
624 { 1680, 1050, 75, 0 },
625 { 1680, 1050, 85, 0 },
626 { 1600, 1200, 60, 0 },
627 { 1600, 1200, 65, 0 },
628 { 1600, 1200, 70, 0 },
629 /* byte 10 */
630 { 1600, 1200, 75, 0 },
631 { 1600, 1200, 85, 0 },
632 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300633 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100634 { 1856, 1392, 60, 0 },
635 { 1856, 1392, 75, 0 },
636 { 1920, 1200, 60, 1 },
637 { 1920, 1200, 60, 0 },
638 /* byte 11 */
639 { 1920, 1200, 75, 0 },
640 { 1920, 1200, 85, 0 },
641 { 1920, 1440, 60, 0 },
642 { 1920, 1440, 75, 0 },
643};
644
645static const struct minimode extra_modes[] = {
646 { 1024, 576, 60, 0 },
647 { 1366, 768, 60, 0 },
648 { 1600, 900, 60, 0 },
649 { 1680, 945, 60, 0 },
650 { 1920, 1080, 60, 0 },
651 { 2048, 1152, 60, 0 },
652 { 2048, 1536, 60, 0 },
653};
654
655/*
656 * Probably taken from CEA-861 spec.
657 * This table is converted from xorg's hw/xfree86/modes/xf86EdidModes.c.
Jani Nikulad9278b42016-01-08 13:21:51 +0200658 *
659 * Index using the VIC.
Thierry Redinga6b21832012-11-23 15:01:42 +0100660 */
661static const struct drm_display_mode edid_cea_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +0200662 /* 0 - dummy, VICs start at 1 */
663 { },
Thierry Redinga6b21832012-11-23 15:01:42 +0100664 /* 1 - 640x480@60Hz */
665 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
666 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300667 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530668 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100669 /* 2 - 720x480@60Hz */
670 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
671 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300672 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530673 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100674 /* 3 - 720x480@60Hz */
675 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
676 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300677 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530678 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100679 /* 4 - 1280x720@60Hz */
680 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
681 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300682 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530683 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100684 /* 5 - 1920x1080i@60Hz */
685 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
686 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
687 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300688 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530689 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700690 /* 6 - 720(1440)x480i@60Hz */
691 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
692 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100693 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300694 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530695 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700696 /* 7 - 720(1440)x480i@60Hz */
697 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
698 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100699 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300700 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530701 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700702 /* 8 - 720(1440)x240@60Hz */
703 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
704 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100705 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300706 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530707 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700708 /* 9 - 720(1440)x240@60Hz */
709 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
710 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100711 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300712 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530713 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100714 /* 10 - 2880x480i@60Hz */
715 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
716 3204, 3432, 0, 480, 488, 494, 525, 0,
717 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300718 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530719 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100720 /* 11 - 2880x480i@60Hz */
721 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
722 3204, 3432, 0, 480, 488, 494, 525, 0,
723 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300724 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530725 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100726 /* 12 - 2880x240@60Hz */
727 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
728 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300729 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530730 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100731 /* 13 - 2880x240@60Hz */
732 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
733 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300734 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530735 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100736 /* 14 - 1440x480@60Hz */
737 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
738 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300739 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530740 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100741 /* 15 - 1440x480@60Hz */
742 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
743 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300744 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530745 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100746 /* 16 - 1920x1080@60Hz */
747 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
748 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300749 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530750 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100751 /* 17 - 720x576@50Hz */
752 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
753 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300754 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530755 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100756 /* 18 - 720x576@50Hz */
757 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
758 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300759 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530760 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100761 /* 19 - 1280x720@50Hz */
762 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
763 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300764 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530765 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100766 /* 20 - 1920x1080i@50Hz */
767 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
768 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
769 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300770 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530771 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700772 /* 21 - 720(1440)x576i@50Hz */
773 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
774 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100775 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300776 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530777 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700778 /* 22 - 720(1440)x576i@50Hz */
779 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
780 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100781 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300782 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530783 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700784 /* 23 - 720(1440)x288@50Hz */
785 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
786 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100787 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300788 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530789 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700790 /* 24 - 720(1440)x288@50Hz */
791 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
792 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100793 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300794 DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530795 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100796 /* 25 - 2880x576i@50Hz */
797 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
798 3180, 3456, 0, 576, 580, 586, 625, 0,
799 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300800 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530801 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100802 /* 26 - 2880x576i@50Hz */
803 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
804 3180, 3456, 0, 576, 580, 586, 625, 0,
805 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300806 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530807 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100808 /* 27 - 2880x288@50Hz */
809 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
810 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300811 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530812 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100813 /* 28 - 2880x288@50Hz */
814 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
815 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300816 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530817 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100818 /* 29 - 1440x576@50Hz */
819 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
820 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300821 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530822 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100823 /* 30 - 1440x576@50Hz */
824 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
825 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300826 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530827 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100828 /* 31 - 1920x1080@50Hz */
829 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
830 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300831 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530832 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100833 /* 32 - 1920x1080@24Hz */
834 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
835 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300836 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530837 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100838 /* 33 - 1920x1080@25Hz */
839 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
840 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300841 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530842 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100843 /* 34 - 1920x1080@30Hz */
844 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
845 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300846 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530847 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100848 /* 35 - 2880x480@60Hz */
849 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
850 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300851 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530852 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100853 /* 36 - 2880x480@60Hz */
854 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
855 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300856 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530857 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100858 /* 37 - 2880x576@50Hz */
859 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
860 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300861 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530862 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100863 /* 38 - 2880x576@50Hz */
864 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
865 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300866 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530867 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100868 /* 39 - 1920x1080i@50Hz */
869 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
870 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
871 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300872 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530873 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100874 /* 40 - 1920x1080i@100Hz */
875 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
876 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
877 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300878 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530879 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100880 /* 41 - 1280x720@100Hz */
881 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
882 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300883 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530884 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100885 /* 42 - 720x576@100Hz */
886 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
887 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300888 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530889 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100890 /* 43 - 720x576@100Hz */
891 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
892 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300893 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530894 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700895 /* 44 - 720(1440)x576i@100Hz */
896 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
897 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100898 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700899 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530900 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700901 /* 45 - 720(1440)x576i@100Hz */
902 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
903 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100904 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Clint Taylor5a11f7f2014-09-26 09:55:24 -0700905 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530906 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100907 /* 46 - 1920x1080i@120Hz */
908 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
909 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
910 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300911 DRM_MODE_FLAG_INTERLACE),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530912 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100913 /* 47 - 1280x720@120Hz */
914 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
915 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300916 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530917 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100918 /* 48 - 720x480@120Hz */
919 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
920 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300921 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530922 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100923 /* 49 - 720x480@120Hz */
924 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
925 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300926 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530927 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700928 /* 50 - 720(1440)x480i@120Hz */
929 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
930 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100931 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300932 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530933 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700934 /* 51 - 720(1440)x480i@120Hz */
935 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
936 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100937 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300938 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530939 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100940 /* 52 - 720x576@200Hz */
941 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
942 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300943 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530944 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100945 /* 53 - 720x576@200Hz */
946 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
947 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300948 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530949 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700950 /* 54 - 720(1440)x576i@200Hz */
951 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
952 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100953 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300954 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530955 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Clint Taylorfb01d282014-09-02 17:03:35 -0700956 /* 55 - 720(1440)x576i@200Hz */
957 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
958 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100959 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300960 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530961 .vrefresh = 200, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100962 /* 56 - 720x480@240Hz */
963 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
964 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300965 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530966 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100967 /* 57 - 720x480@240Hz */
968 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
969 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300970 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530971 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläe5878032016-11-03 14:53:28 +0200972 /* 58 - 720(1440)x480i@240Hz */
Clint Taylorfb01d282014-09-02 17:03:35 -0700973 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
974 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100975 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300976 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530977 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjäläe5878032016-11-03 14:53:28 +0200978 /* 59 - 720(1440)x480i@240Hz */
Clint Taylorfb01d282014-09-02 17:03:35 -0700979 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
980 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100981 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300982 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530983 .vrefresh = 240, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100984 /* 60 - 1280x720@24Hz */
985 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
986 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300987 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530988 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100989 /* 61 - 1280x720@25Hz */
990 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
991 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300992 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530993 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100994 /* 62 - 1280x720@30Hz */
995 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
996 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300997 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +0530998 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +0100999 /* 63 - 1920x1080@120Hz */
1000 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1001 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001002 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301003 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001004 /* 64 - 1920x1080@100Hz */
1005 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
Clint Taylor8f0e4902016-08-15 10:31:28 -07001006 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001007 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Vandana Kannan985e5dc2013-12-19 15:34:07 +05301008 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301009 /* 65 - 1280x720@24Hz */
1010 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1011 3080, 3300, 0, 720, 725, 730, 750, 0,
1012 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1013 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1014 /* 66 - 1280x720@25Hz */
1015 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1016 3740, 3960, 0, 720, 725, 730, 750, 0,
1017 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1018 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1019 /* 67 - 1280x720@30Hz */
1020 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1021 3080, 3300, 0, 720, 725, 730, 750, 0,
1022 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1023 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1024 /* 68 - 1280x720@50Hz */
1025 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
1026 1760, 1980, 0, 720, 725, 730, 750, 0,
1027 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1028 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1029 /* 69 - 1280x720@60Hz */
1030 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
1031 1430, 1650, 0, 720, 725, 730, 750, 0,
1032 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1033 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1034 /* 70 - 1280x720@100Hz */
1035 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
1036 1760, 1980, 0, 720, 725, 730, 750, 0,
1037 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1038 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1039 /* 71 - 1280x720@120Hz */
1040 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
1041 1430, 1650, 0, 720, 725, 730, 750, 0,
1042 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1043 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1044 /* 72 - 1920x1080@24Hz */
1045 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
1046 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1047 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1048 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1049 /* 73 - 1920x1080@25Hz */
1050 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
1051 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1052 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1053 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1054 /* 74 - 1920x1080@30Hz */
1055 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
1056 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1057 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1058 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1059 /* 75 - 1920x1080@50Hz */
1060 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
1061 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1062 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1063 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1064 /* 76 - 1920x1080@60Hz */
1065 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
1066 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1067 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1068 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1069 /* 77 - 1920x1080@100Hz */
1070 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
1071 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1072 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1073 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1074 /* 78 - 1920x1080@120Hz */
1075 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1076 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1077 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1078 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1079 /* 79 - 1680x720@24Hz */
1080 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 3040,
1081 3080, 3300, 0, 720, 725, 730, 750, 0,
1082 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1083 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1084 /* 80 - 1680x720@25Hz */
1085 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2908,
1086 2948, 3168, 0, 720, 725, 730, 750, 0,
1087 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1088 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1089 /* 81 - 1680x720@30Hz */
1090 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2380,
1091 2420, 2640, 0, 720, 725, 730, 750, 0,
1092 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1093 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1094 /* 82 - 1680x720@50Hz */
1095 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 82500, 1680, 1940,
1096 1980, 2200, 0, 720, 725, 730, 750, 0,
1097 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1098 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1099 /* 83 - 1680x720@60Hz */
1100 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 1940,
1101 1980, 2200, 0, 720, 725, 730, 750, 0,
1102 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1103 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1104 /* 84 - 1680x720@100Hz */
1105 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 165000, 1680, 1740,
1106 1780, 2000, 0, 720, 725, 730, 825, 0,
1107 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1108 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1109 /* 85 - 1680x720@120Hz */
1110 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 198000, 1680, 1740,
1111 1780, 2000, 0, 720, 725, 730, 825, 0,
1112 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1113 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1114 /* 86 - 2560x1080@24Hz */
1115 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 99000, 2560, 3558,
1116 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1117 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1118 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1119 /* 87 - 2560x1080@25Hz */
1120 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 90000, 2560, 3008,
1121 3052, 3200, 0, 1080, 1084, 1089, 1125, 0,
1122 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1123 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1124 /* 88 - 2560x1080@30Hz */
1125 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 118800, 2560, 3328,
1126 3372, 3520, 0, 1080, 1084, 1089, 1125, 0,
1127 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1128 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1129 /* 89 - 2560x1080@50Hz */
1130 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 185625, 2560, 3108,
1131 3152, 3300, 0, 1080, 1084, 1089, 1125, 0,
1132 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1133 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1134 /* 90 - 2560x1080@60Hz */
1135 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 2808,
1136 2852, 3000, 0, 1080, 1084, 1089, 1100, 0,
1137 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1138 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1139 /* 91 - 2560x1080@100Hz */
1140 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 371250, 2560, 2778,
1141 2822, 2970, 0, 1080, 1084, 1089, 1250, 0,
1142 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1143 .vrefresh = 100, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1144 /* 92 - 2560x1080@120Hz */
1145 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 495000, 2560, 3108,
1146 3152, 3300, 0, 1080, 1084, 1089, 1250, 0,
1147 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1148 .vrefresh = 120, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1149 /* 93 - 3840x2160p@24Hz 16:9 */
1150 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1151 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1152 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1153 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1154 /* 94 - 3840x2160p@25Hz 16:9 */
1155 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1156 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1157 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1158 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1159 /* 95 - 3840x2160p@30Hz 16:9 */
1160 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1161 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1162 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1163 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1164 /* 96 - 3840x2160p@50Hz 16:9 */
1165 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1166 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1167 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1168 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1169 /* 97 - 3840x2160p@60Hz 16:9 */
1170 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1171 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1172 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1173 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
1174 /* 98 - 4096x2160p@24Hz 256:135 */
1175 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5116,
1176 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1177 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1178 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1179 /* 99 - 4096x2160p@25Hz 256:135 */
1180 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5064,
1181 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1182 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1183 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1184 /* 100 - 4096x2160p@30Hz 256:135 */
1185 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 4184,
1186 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1187 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1188 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1189 /* 101 - 4096x2160p@50Hz 256:135 */
1190 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5064,
1191 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1192 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1193 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1194 /* 102 - 4096x2160p@60Hz 256:135 */
1195 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 4184,
1196 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1197 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1198 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
1199 /* 103 - 3840x2160p@24Hz 64:27 */
1200 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1201 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1202 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1203 .vrefresh = 24, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1204 /* 104 - 3840x2160p@25Hz 64:27 */
1205 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1206 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1207 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1208 .vrefresh = 25, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1209 /* 105 - 3840x2160p@30Hz 64:27 */
1210 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1211 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1212 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1213 .vrefresh = 30, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1214 /* 106 - 3840x2160p@50Hz 64:27 */
1215 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1216 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1217 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1218 .vrefresh = 50, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
1219 /* 107 - 3840x2160p@60Hz 64:27 */
1220 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1221 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1222 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1223 .vrefresh = 60, .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001224};
1225
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001226/*
Jani Nikulad9278b42016-01-08 13:21:51 +02001227 * HDMI 1.4 4k modes. Index using the VIC.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001228 */
1229static const struct drm_display_mode edid_4k_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +02001230 /* 0 - dummy, VICs start at 1 */
1231 { },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001232 /* 1 - 3840x2160@30Hz */
1233 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1234 3840, 4016, 4104, 4400, 0,
1235 2160, 2168, 2178, 2250, 0,
1236 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1237 .vrefresh = 30, },
1238 /* 2 - 3840x2160@25Hz */
1239 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1240 3840, 4896, 4984, 5280, 0,
1241 2160, 2168, 2178, 2250, 0,
1242 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1243 .vrefresh = 25, },
1244 /* 3 - 3840x2160@24Hz */
1245 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1246 3840, 5116, 5204, 5500, 0,
1247 2160, 2168, 2178, 2250, 0,
1248 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1249 .vrefresh = 24, },
1250 /* 4 - 4096x2160@24Hz (SMPTE) */
1251 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1252 4096, 5116, 5204, 5500, 0,
1253 2160, 2168, 2178, 2250, 0,
1254 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
1255 .vrefresh = 24, },
1256};
1257
Adam Jackson61e57a82010-03-29 21:43:18 +00001258/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -08001259
Adam Jackson083ae052009-09-23 17:30:45 -04001260static const u8 edid_header[] = {
1261 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1262};
Dave Airlief453ba02008-11-07 14:05:41 -08001263
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001264/**
1265 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1266 * @raw_edid: pointer to raw base EDID block
1267 *
1268 * Sanity check the header of the base EDID block.
1269 *
1270 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
Thomas Reim051963d2011-07-29 14:28:57 +00001271 */
1272int drm_edid_header_is_valid(const u8 *raw_edid)
1273{
1274 int i, score = 0;
1275
1276 for (i = 0; i < sizeof(edid_header); i++)
1277 if (raw_edid[i] == edid_header[i])
1278 score++;
1279
1280 return score;
1281}
1282EXPORT_SYMBOL(drm_edid_header_is_valid);
1283
Adam Jackson47819ba2012-05-30 16:42:39 -04001284static int edid_fixup __read_mostly = 6;
1285module_param_named(edid_fixup, edid_fixup, int, 0400);
1286MODULE_PARM_DESC(edid_fixup,
1287 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001288
Dave Airlie40d9b042014-10-20 16:29:33 +10001289static void drm_get_displayid(struct drm_connector *connector,
1290 struct edid *edid);
Dave Airlieda9df2f2014-12-11 10:12:57 +10001291
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001292static int drm_edid_block_checksum(const u8 *raw_edid)
1293{
1294 int i;
1295 u8 csum = 0;
1296 for (i = 0; i < EDID_LENGTH; i++)
1297 csum += raw_edid[i];
1298
1299 return csum;
1300}
1301
Stefan Brünsd6885d62014-11-30 19:57:41 +01001302static bool drm_edid_is_zero(const u8 *in_edid, int length)
1303{
1304 if (memchr_inv(in_edid, 0, length))
1305 return false;
1306
1307 return true;
1308}
1309
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001310/**
1311 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1312 * @raw_edid: pointer to raw EDID block
1313 * @block: type of block to validate (0 for base, extension otherwise)
1314 * @print_bad_edid: if true, dump bad EDID blocks to the console
Todd Previte6ba2bd32015-04-21 11:09:41 -07001315 * @edid_corrupt: if true, the header or checksum is invalid
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001316 *
1317 * Validate a base or extension EDID block and optionally dump bad blocks to
1318 * the console.
1319 *
1320 * Return: True if the block is valid, false otherwise.
Dave Airlief453ba02008-11-07 14:05:41 -08001321 */
Todd Previte6ba2bd32015-04-21 11:09:41 -07001322bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1323 bool *edid_corrupt)
Dave Airlief453ba02008-11-07 14:05:41 -08001324{
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001325 u8 csum;
Adam Jackson61e57a82010-03-29 21:43:18 +00001326 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001327
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001328 if (WARN_ON(!raw_edid))
1329 return false;
1330
Adam Jackson47819ba2012-05-30 16:42:39 -04001331 if (edid_fixup > 8 || edid_fixup < 0)
1332 edid_fixup = 6;
1333
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001334 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001335 int score = drm_edid_header_is_valid(raw_edid);
Todd Previte6ba2bd32015-04-21 11:09:41 -07001336 if (score == 8) {
1337 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001338 *edid_corrupt = false;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001339 } else if (score >= edid_fixup) {
1340 /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1341 * The corrupt flag needs to be set here otherwise, the
1342 * fix-up code here will correct the problem, the
1343 * checksum is correct and the test fails
1344 */
1345 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001346 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001347 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1348 memcpy(raw_edid, edid_header, sizeof(edid_header));
1349 } else {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001350 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001351 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001352 goto bad;
1353 }
1354 }
Dave Airlief453ba02008-11-07 14:05:41 -08001355
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001356 csum = drm_edid_block_checksum(raw_edid);
Dave Airlief453ba02008-11-07 14:05:41 -08001357 if (csum) {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001358 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001359 *edid_corrupt = true;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001360
Adam Jackson4a638b42010-05-25 16:33:09 -04001361 /* allow CEA to slide through, switches mangle this */
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001362 if (raw_edid[0] == CEA_EXT) {
1363 DRM_DEBUG("EDID checksum is invalid, remainder is %d\n", csum);
1364 DRM_DEBUG("Assuming a KVM switch modified the CEA block but left the original checksum\n");
1365 } else {
1366 if (print_bad_edid)
Chris Wilson813a7872017-02-10 19:59:13 +00001367 DRM_NOTE("EDID checksum is invalid, remainder is %d\n", csum);
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001368
Adam Jackson4a638b42010-05-25 16:33:09 -04001369 goto bad;
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001370 }
Dave Airlief453ba02008-11-07 14:05:41 -08001371 }
1372
Adam Jackson61e57a82010-03-29 21:43:18 +00001373 /* per-block-type checks */
1374 switch (raw_edid[0]) {
1375 case 0: /* base */
1376 if (edid->version != 1) {
Chris Wilson813a7872017-02-10 19:59:13 +00001377 DRM_NOTE("EDID has major version %d, instead of 1\n", edid->version);
Adam Jackson61e57a82010-03-29 21:43:18 +00001378 goto bad;
1379 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001380
Adam Jackson61e57a82010-03-29 21:43:18 +00001381 if (edid->revision > 4)
1382 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1383 break;
1384
1385 default:
1386 break;
1387 }
Adam Jackson47ee4ccf2009-11-23 14:23:05 -05001388
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001389 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001390
1391bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001392 if (print_bad_edid) {
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001393 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
Joe Perches499447d2017-02-28 04:55:53 -08001394 pr_notice("EDID block is all zeroes\n");
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001395 } else {
Joe Perches499447d2017-02-28 04:55:53 -08001396 pr_notice("Raw EDID:\n");
Chris Wilson813a7872017-02-10 19:59:13 +00001397 print_hex_dump(KERN_NOTICE,
1398 " \t", DUMP_PREFIX_NONE, 16, 1,
1399 raw_edid, EDID_LENGTH, false);
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001400 }
Dave Airlief453ba02008-11-07 14:05:41 -08001401 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001402 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001403}
Carsten Emdeda0df922012-03-18 22:37:33 +01001404EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001405
1406/**
1407 * drm_edid_is_valid - sanity check EDID data
1408 * @edid: EDID data
1409 *
1410 * Sanity-check an entire EDID record (including extensions)
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001411 *
1412 * Return: True if the EDID data is valid, false otherwise.
Adam Jackson61e57a82010-03-29 21:43:18 +00001413 */
1414bool drm_edid_is_valid(struct edid *edid)
1415{
1416 int i;
1417 u8 *raw = (u8 *)edid;
1418
1419 if (!edid)
1420 return false;
1421
1422 for (i = 0; i <= edid->extensions; i++)
Todd Previte6ba2bd32015-04-21 11:09:41 -07001423 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001424 return false;
1425
1426 return true;
1427}
Alex Deucher3c537882010-02-05 04:21:19 -05001428EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001429
Adam Jackson61e57a82010-03-29 21:43:18 +00001430#define DDC_SEGMENT_ADDR 0x30
1431/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001432 * drm_do_probe_ddc_edid() - get EDID information via I2C
Thierry Reding7c58e872014-12-03 16:52:18 +01001433 * @data: I2C device adapter
Daniel Vetterfc668112014-01-21 12:02:26 +01001434 * @buf: EDID data buffer to be filled
1435 * @block: 128 byte EDID block to start fetching from
1436 * @len: EDID data buffer length to fetch
1437 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001438 * Try to fetch EDID information by calling I2C driver functions.
Daniel Vetterfc668112014-01-21 12:02:26 +01001439 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001440 * Return: 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001441 */
1442static int
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001443drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
Adam Jackson61e57a82010-03-29 21:43:18 +00001444{
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001445 struct i2c_adapter *adapter = data;
Adam Jackson61e57a82010-03-29 21:43:18 +00001446 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001447 unsigned char segment = block >> 1;
1448 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001449 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001450
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001451 /*
1452 * The core I2C driver will automatically retry the transfer if the
Chris Wilson4819d2e2011-03-15 11:04:41 +00001453 * adapter reports EAGAIN. However, we find that bit-banging transfers
1454 * are susceptible to errors under a heavily loaded machine and
1455 * generate spurious NAKs and timeouts. Retrying the transfer
1456 * of the individual block a few times seems to overcome this.
1457 */
1458 do {
1459 struct i2c_msg msgs[] = {
1460 {
Shirish Scd004b32012-08-30 07:04:06 +00001461 .addr = DDC_SEGMENT_ADDR,
1462 .flags = 0,
1463 .len = 1,
1464 .buf = &segment,
1465 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001466 .addr = DDC_ADDR,
1467 .flags = 0,
1468 .len = 1,
1469 .buf = &start,
1470 }, {
1471 .addr = DDC_ADDR,
1472 .flags = I2C_M_RD,
1473 .len = len,
1474 .buf = buf,
1475 }
1476 };
Shirish Scd004b32012-08-30 07:04:06 +00001477
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001478 /*
1479 * Avoid sending the segment addr to not upset non-compliant
1480 * DDC monitors.
1481 */
Shirish Scd004b32012-08-30 07:04:06 +00001482 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1483
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001484 if (ret == -ENXIO) {
1485 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1486 adapter->name);
1487 break;
1488 }
Shirish Scd004b32012-08-30 07:04:06 +00001489 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001490
Shirish Scd004b32012-08-30 07:04:06 +00001491 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001492}
1493
Chris Wilson14544d02016-10-24 12:38:21 +01001494static void connector_bad_edid(struct drm_connector *connector,
1495 u8 *edid, int num_blocks)
1496{
1497 int i;
1498
1499 if (connector->bad_edid_counter++ && !(drm_debug & DRM_UT_KMS))
1500 return;
1501
1502 dev_warn(connector->dev->dev,
1503 "%s: EDID is invalid:\n",
1504 connector->name);
1505 for (i = 0; i < num_blocks; i++) {
1506 u8 *block = edid + i * EDID_LENGTH;
1507 char prefix[20];
1508
1509 if (drm_edid_is_zero(block, EDID_LENGTH))
1510 sprintf(prefix, "\t[%02x] ZERO ", i);
1511 else if (!drm_edid_block_valid(block, i, false, NULL))
1512 sprintf(prefix, "\t[%02x] BAD ", i);
1513 else
1514 sprintf(prefix, "\t[%02x] GOOD ", i);
1515
1516 print_hex_dump(KERN_WARNING,
1517 prefix, DUMP_PREFIX_NONE, 16, 1,
1518 block, EDID_LENGTH, false);
1519 }
1520}
1521
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001522/**
1523 * drm_do_get_edid - get EDID data using a custom EDID block read function
1524 * @connector: connector we're probing
1525 * @get_edid_block: EDID block read function
1526 * @data: private data passed to the block read function
1527 *
1528 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1529 * exposes a different interface to read EDID blocks this function can be used
1530 * to get EDID data using a custom block read function.
1531 *
1532 * As in the general case the DDC bus is accessible by the kernel at the I2C
1533 * level, drivers must make all reasonable efforts to expose it as an I2C
1534 * adapter and use drm_get_edid() instead of abusing this function.
1535 *
Jani Nikula53fd40a2017-09-12 11:19:26 +03001536 * The EDID may be overridden using debugfs override_edid or firmare EDID
1537 * (drm_load_edid_firmware() and drm.edid_firmware parameter), in this priority
1538 * order. Having either of them bypasses actual EDID reads.
1539 *
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001540 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1541 */
1542struct edid *drm_do_get_edid(struct drm_connector *connector,
1543 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1544 size_t len),
1545 void *data)
Adam Jackson61e57a82010-03-29 21:43:18 +00001546{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001547 int i, j = 0, valid_extensions = 0;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001548 u8 *edid, *new;
Jani Nikula53fd40a2017-09-12 11:19:26 +03001549 struct edid *override = NULL;
1550
1551 if (connector->override_edid)
1552 override = drm_edid_duplicate((const struct edid *)
1553 connector->edid_blob_ptr->data);
1554
1555 if (!override)
1556 override = drm_load_edid_firmware(connector);
1557
1558 if (!IS_ERR_OR_NULL(override))
1559 return override;
Adam Jackson61e57a82010-03-29 21:43:18 +00001560
Chris Wilsonf14f3682016-10-17 09:35:12 +01001561 if ((edid = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
Adam Jackson61e57a82010-03-29 21:43:18 +00001562 return NULL;
1563
1564 /* base block fetch */
1565 for (i = 0; i < 4; i++) {
Chris Wilsonf14f3682016-10-17 09:35:12 +01001566 if (get_edid_block(data, edid, 0, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001567 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001568 if (drm_edid_block_valid(edid, 0, false,
Todd Previte6ba2bd32015-04-21 11:09:41 -07001569 &connector->edid_corrupt))
Adam Jackson61e57a82010-03-29 21:43:18 +00001570 break;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001571 if (i == 0 && drm_edid_is_zero(edid, EDID_LENGTH)) {
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001572 connector->null_edid_counter++;
1573 goto carp;
1574 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001575 }
1576 if (i == 4)
1577 goto carp;
1578
1579 /* if there's no extensions, we're done */
Chris Wilson14544d02016-10-24 12:38:21 +01001580 valid_extensions = edid[0x7e];
1581 if (valid_extensions == 0)
Chris Wilsonf14f3682016-10-17 09:35:12 +01001582 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001583
Chris Wilson14544d02016-10-24 12:38:21 +01001584 new = krealloc(edid, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
Adam Jackson61e57a82010-03-29 21:43:18 +00001585 if (!new)
1586 goto out;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001587 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001588
Chris Wilsonf14f3682016-10-17 09:35:12 +01001589 for (j = 1; j <= edid[0x7e]; j++) {
Chris Wilson14544d02016-10-24 12:38:21 +01001590 u8 *block = edid + j * EDID_LENGTH;
Chris Wilsona28187c2016-10-17 09:35:13 +01001591
Adam Jackson61e57a82010-03-29 21:43:18 +00001592 for (i = 0; i < 4; i++) {
Chris Wilsona28187c2016-10-17 09:35:13 +01001593 if (get_edid_block(data, block, j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001594 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001595 if (drm_edid_block_valid(block, j, false, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001596 break;
1597 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001598
Chris Wilson14544d02016-10-24 12:38:21 +01001599 if (i == 4)
1600 valid_extensions--;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001601 }
1602
Chris Wilsonf14f3682016-10-17 09:35:12 +01001603 if (valid_extensions != edid[0x7e]) {
Chris Wilson14544d02016-10-24 12:38:21 +01001604 u8 *base;
1605
1606 connector_bad_edid(connector, edid, edid[0x7e] + 1);
1607
Chris Wilsonf14f3682016-10-17 09:35:12 +01001608 edid[EDID_LENGTH-1] += edid[0x7e] - valid_extensions;
1609 edid[0x7e] = valid_extensions;
Chris Wilson14544d02016-10-24 12:38:21 +01001610
1611 new = kmalloc((valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
Sam Tygier0ea75e22010-09-23 10:11:01 +01001612 if (!new)
1613 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001614
1615 base = new;
1616 for (i = 0; i <= edid[0x7e]; i++) {
1617 u8 *block = edid + i * EDID_LENGTH;
1618
1619 if (!drm_edid_block_valid(block, i, false, NULL))
1620 continue;
1621
1622 memcpy(base, block, EDID_LENGTH);
1623 base += EDID_LENGTH;
1624 }
1625
1626 kfree(edid);
Chris Wilsonf14f3682016-10-17 09:35:12 +01001627 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001628 }
1629
Chris Wilsonf14f3682016-10-17 09:35:12 +01001630 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001631
1632carp:
Chris Wilson14544d02016-10-24 12:38:21 +01001633 connector_bad_edid(connector, edid, 1);
Adam Jackson61e57a82010-03-29 21:43:18 +00001634out:
Chris Wilsonf14f3682016-10-17 09:35:12 +01001635 kfree(edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001636 return NULL;
1637}
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001638EXPORT_SYMBOL_GPL(drm_do_get_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001639
1640/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001641 * drm_probe_ddc() - probe DDC presence
1642 * @adapter: I2C adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00001643 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001644 * Return: True on success, false on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001645 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04001646bool
Adam Jackson61e57a82010-03-29 21:43:18 +00001647drm_probe_ddc(struct i2c_adapter *adapter)
1648{
1649 unsigned char out;
1650
1651 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
1652}
Adam Jacksonfbff4692012-09-18 10:58:47 -04001653EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00001654
1655/**
1656 * drm_get_edid - get EDID data, if available
1657 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001658 * @adapter: I2C adapter to use for DDC
Adam Jackson61e57a82010-03-29 21:43:18 +00001659 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001660 * Poke the given I2C channel to grab EDID data if possible. If found,
Adam Jackson61e57a82010-03-29 21:43:18 +00001661 * attach it to the connector.
1662 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001663 * Return: Pointer to valid EDID or NULL if we couldn't find any.
Adam Jackson61e57a82010-03-29 21:43:18 +00001664 */
1665struct edid *drm_get_edid(struct drm_connector *connector,
1666 struct i2c_adapter *adapter)
1667{
Dave Airlie40d9b042014-10-20 16:29:33 +10001668 struct edid *edid;
1669
Jani Nikula15f080f2017-02-17 17:20:53 +02001670 if (connector->force == DRM_FORCE_OFF)
1671 return NULL;
1672
1673 if (connector->force == DRM_FORCE_UNSPECIFIED && !drm_probe_ddc(adapter))
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001674 return NULL;
Adam Jackson61e57a82010-03-29 21:43:18 +00001675
Dave Airlie40d9b042014-10-20 16:29:33 +10001676 edid = drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
1677 if (edid)
1678 drm_get_displayid(connector, edid);
1679 return edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001680}
1681EXPORT_SYMBOL(drm_get_edid);
1682
Jani Nikula51f8da52013-09-27 15:08:27 +03001683/**
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +01001684 * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
1685 * @connector: connector we're probing
1686 * @adapter: I2C adapter to use for DDC
1687 *
1688 * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
1689 * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
1690 * switch DDC to the GPU which is retrieving EDID.
1691 *
1692 * Return: Pointer to valid EDID or %NULL if we couldn't find any.
1693 */
1694struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
1695 struct i2c_adapter *adapter)
1696{
1697 struct pci_dev *pdev = connector->dev->pdev;
1698 struct edid *edid;
1699
1700 vga_switcheroo_lock_ddc(pdev);
1701 edid = drm_get_edid(connector, adapter);
1702 vga_switcheroo_unlock_ddc(pdev);
1703
1704 return edid;
1705}
1706EXPORT_SYMBOL(drm_get_edid_switcheroo);
1707
1708/**
Jani Nikula51f8da52013-09-27 15:08:27 +03001709 * drm_edid_duplicate - duplicate an EDID and the extensions
1710 * @edid: EDID to duplicate
1711 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001712 * Return: Pointer to duplicated EDID or NULL on allocation failure.
Jani Nikula51f8da52013-09-27 15:08:27 +03001713 */
1714struct edid *drm_edid_duplicate(const struct edid *edid)
1715{
1716 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
1717}
1718EXPORT_SYMBOL(drm_edid_duplicate);
1719
Adam Jackson61e57a82010-03-29 21:43:18 +00001720/*** EDID parsing ***/
1721
Dave Airlief453ba02008-11-07 14:05:41 -08001722/**
1723 * edid_vendor - match a string against EDID's obfuscated vendor field
1724 * @edid: EDID to match
1725 * @vendor: vendor string
1726 *
1727 * Returns true if @vendor is in @edid, false otherwise
1728 */
Jani Nikula23c4cfb2016-12-28 13:06:26 +02001729static bool edid_vendor(struct edid *edid, const char *vendor)
Dave Airlief453ba02008-11-07 14:05:41 -08001730{
1731 char edid_vendor[3];
1732
1733 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
1734 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
1735 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10001736 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08001737
1738 return !strncmp(edid_vendor, vendor, 3);
1739}
1740
1741/**
1742 * edid_get_quirks - return quirk flags for a given EDID
1743 * @edid: EDID to process
1744 *
1745 * This tells subsequent routines what fixes they need to apply.
1746 */
1747static u32 edid_get_quirks(struct edid *edid)
1748{
Jani Nikula23c4cfb2016-12-28 13:06:26 +02001749 const struct edid_quirk *quirk;
Dave Airlief453ba02008-11-07 14:05:41 -08001750 int i;
1751
1752 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
1753 quirk = &edid_quirk_list[i];
1754
1755 if (edid_vendor(edid, quirk->vendor) &&
1756 (EDID_PRODUCT_ID(edid) == quirk->product_id))
1757 return quirk->quirks;
1758 }
1759
1760 return 0;
1761}
1762
1763#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04001764#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08001765
Dave Airlief453ba02008-11-07 14:05:41 -08001766/**
1767 * edid_fixup_preferred - set preferred modes based on quirk list
1768 * @connector: has mode list to fix up
1769 * @quirks: quirks list
1770 *
1771 * Walk the mode list for @connector, clearing the preferred status
1772 * on existing modes and setting it anew for the right mode ala @quirks.
1773 */
1774static void edid_fixup_preferred(struct drm_connector *connector,
1775 u32 quirks)
1776{
1777 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10001778 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04001779 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08001780
1781 if (list_empty(&connector->probed_modes))
1782 return;
1783
1784 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
1785 target_refresh = 60;
1786 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
1787 target_refresh = 75;
1788
1789 preferred_mode = list_first_entry(&connector->probed_modes,
1790 struct drm_display_mode, head);
1791
1792 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
1793 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
1794
1795 if (cur_mode == preferred_mode)
1796 continue;
1797
1798 /* Largest mode is preferred */
1799 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
1800 preferred_mode = cur_mode;
1801
Alex Deucher339d2022013-08-15 11:42:14 -04001802 cur_vrefresh = cur_mode->vrefresh ?
1803 cur_mode->vrefresh : drm_mode_vrefresh(cur_mode);
1804 preferred_vrefresh = preferred_mode->vrefresh ?
1805 preferred_mode->vrefresh : drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08001806 /* At a given size, try to get closest to target refresh */
1807 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04001808 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
1809 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08001810 preferred_mode = cur_mode;
1811 }
1812 }
1813
1814 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
1815}
1816
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001817static bool
1818mode_is_rb(const struct drm_display_mode *mode)
1819{
1820 return (mode->htotal - mode->hdisplay == 160) &&
1821 (mode->hsync_end - mode->hdisplay == 80) &&
1822 (mode->hsync_end - mode->hsync_start == 32) &&
1823 (mode->vsync_start - mode->vdisplay == 3);
1824}
1825
Adam Jackson33c75312012-04-13 16:33:29 -04001826/*
1827 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
1828 * @dev: Device to duplicate against
1829 * @hsize: Mode width
1830 * @vsize: Mode height
1831 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001832 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04001833 *
1834 * Walk the DMT mode list looking for a match for the given parameters.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001835 *
1836 * Return: A newly allocated copy of the mode, or NULL if not found.
Adam Jackson33c75312012-04-13 16:33:29 -04001837 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001838struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001839 int hsize, int vsize, int fresh,
1840 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08001841{
Adam Jackson07a5e632009-12-03 17:44:38 -05001842 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08001843
Thierry Redinga6b21832012-11-23 15:01:42 +01001844 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00001845 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001846 if (hsize != ptr->hdisplay)
1847 continue;
1848 if (vsize != ptr->vdisplay)
1849 continue;
1850 if (fresh != drm_mode_vrefresh(ptr))
1851 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04001852 if (rb != mode_is_rb(ptr))
1853 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001854
1855 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08001856 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04001857
1858 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08001859}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00001860EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04001861
Adam Jacksond1ff6402010-03-29 21:43:26 +00001862typedef void detailed_cb(struct detailed_timing *timing, void *closure);
1863
1864static void
Adam Jackson4d76a222010-08-03 14:38:17 -04001865cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1866{
1867 int i, n = 0;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001868 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04001869 u8 *det_base = ext + d;
1870
Christian Schmidt4966b2a2011-12-19 20:03:43 +01001871 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04001872 for (i = 0; i < n; i++)
1873 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1874}
1875
1876static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001877vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
1878{
1879 unsigned int i, n = min((int)ext[0x02], 6);
1880 u8 *det_base = ext + 5;
1881
1882 if (ext[0x01] != 1)
1883 return; /* unknown version */
1884
1885 for (i = 0; i < n; i++)
1886 cb((struct detailed_timing *)(det_base + 18 * i), closure);
1887}
1888
1889static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00001890drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
1891{
1892 int i;
1893 struct edid *edid = (struct edid *)raw_edid;
1894
1895 if (edid == NULL)
1896 return;
1897
1898 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
1899 cb(&(edid->detailed_timings[i]), closure);
1900
Adam Jackson4d76a222010-08-03 14:38:17 -04001901 for (i = 1; i <= raw_edid[0x7e]; i++) {
1902 u8 *ext = raw_edid + (i * EDID_LENGTH);
1903 switch (*ext) {
1904 case CEA_EXT:
1905 cea_for_each_detailed_block(ext, cb, closure);
1906 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04001907 case VTB_EXT:
1908 vtb_for_each_detailed_block(ext, cb, closure);
1909 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04001910 default:
1911 break;
1912 }
1913 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00001914}
1915
1916static void
1917is_rb(struct detailed_timing *t, void *data)
1918{
1919 u8 *r = (u8 *)t;
1920 if (r[3] == EDID_DETAIL_MONITOR_RANGE)
1921 if (r[15] & 0x10)
1922 *(bool *)data = true;
1923}
1924
1925/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
1926static bool
1927drm_monitor_supports_rb(struct edid *edid)
1928{
1929 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02001930 bool ret = false;
Adam Jacksond1ff6402010-03-29 21:43:26 +00001931 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
1932 return ret;
1933 }
1934
1935 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
1936}
1937
Adam Jackson7a374352010-03-29 21:43:30 +00001938static void
1939find_gtf2(struct detailed_timing *t, void *data)
1940{
1941 u8 *r = (u8 *)t;
1942 if (r[3] == EDID_DETAIL_MONITOR_RANGE && r[10] == 0x02)
1943 *(u8 **)data = r;
1944}
1945
1946/* Secondary GTF curve kicks in above some break frequency */
1947static int
1948drm_gtf2_hbreak(struct edid *edid)
1949{
1950 u8 *r = NULL;
1951 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1952 return r ? (r[12] * 2) : 0;
1953}
1954
1955static int
1956drm_gtf2_2c(struct edid *edid)
1957{
1958 u8 *r = NULL;
1959 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1960 return r ? r[13] : 0;
1961}
1962
1963static int
1964drm_gtf2_m(struct edid *edid)
1965{
1966 u8 *r = NULL;
1967 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1968 return r ? (r[15] << 8) + r[14] : 0;
1969}
1970
1971static int
1972drm_gtf2_k(struct edid *edid)
1973{
1974 u8 *r = NULL;
1975 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1976 return r ? r[16] : 0;
1977}
1978
1979static int
1980drm_gtf2_2j(struct edid *edid)
1981{
1982 u8 *r = NULL;
1983 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
1984 return r ? r[17] : 0;
1985}
1986
1987/**
1988 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
1989 * @edid: EDID block to scan
1990 */
1991static int standard_timing_level(struct edid *edid)
1992{
1993 if (edid->revision >= 2) {
1994 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
1995 return LEVEL_CVT;
1996 if (drm_gtf2_hbreak(edid))
1997 return LEVEL_GTF2;
1998 return LEVEL_GTF;
1999 }
2000 return LEVEL_DMT;
2001}
2002
Adam Jackson23425ca2009-09-23 17:30:58 -04002003/*
2004 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
2005 * monitors fill with ascii space (0x20) instead.
2006 */
2007static int
2008bad_std_timing(u8 a, u8 b)
2009{
2010 return (a == 0x00 && b == 0x00) ||
2011 (a == 0x01 && b == 0x01) ||
2012 (a == 0x20 && b == 0x20);
2013}
2014
Dave Airlief453ba02008-11-07 14:05:41 -08002015/**
2016 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01002017 * @connector: connector of for the EDID block
2018 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08002019 * @t: standard timing params
2020 *
2021 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08002022 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08002023 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002024static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00002025drm_mode_std(struct drm_connector *connector, struct edid *edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002026 struct std_timing *t)
Dave Airlief453ba02008-11-07 14:05:41 -08002027{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002028 struct drm_device *dev = connector->dev;
2029 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08002030 int hsize, vsize;
2031 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002032 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
2033 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08002034 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
2035 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00002036 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08002037
Adam Jackson23425ca2009-09-23 17:30:58 -04002038 if (bad_std_timing(t->hsize, t->vfreq_aspect))
2039 return NULL;
2040
Zhao Yakui5c612592009-06-22 13:17:10 +08002041 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
2042 hsize = t->hsize * 8 + 248;
2043 /* vrefresh_rate = vfreq + 60 */
2044 vrefresh_rate = vfreq + 60;
2045 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04002046 if (aspect_ratio == 0) {
Thierry Reding464fdec2014-04-29 11:44:33 +02002047 if (edid->revision < 3)
Adam Jacksonf066a172009-09-23 17:31:21 -04002048 vsize = hsize;
2049 else
2050 vsize = (hsize * 10) / 16;
2051 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08002052 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002053 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08002054 vsize = (hsize * 4) / 5;
2055 else
2056 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00002057
2058 /* HDTV hack, part 1 */
2059 if (vrefresh_rate == 60 &&
2060 ((hsize == 1360 && vsize == 765) ||
2061 (hsize == 1368 && vsize == 769))) {
2062 hsize = 1366;
2063 vsize = 768;
2064 }
2065
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002066 /*
2067 * If this connector already has a mode for this size and refresh
2068 * rate (because it came from detailed or CVT info), use that
2069 * instead. This way we don't have to guess at interlace or
2070 * reduced blanking.
2071 */
Adam Jackson522032d2010-04-09 16:52:49 +00002072 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002073 if (m->hdisplay == hsize && m->vdisplay == vsize &&
2074 drm_mode_vrefresh(m) == vrefresh_rate)
2075 return NULL;
2076
Adam Jacksona0910c82010-03-29 21:43:28 +00002077 /* HDTV hack, part 2 */
2078 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
2079 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10002080 false);
Zhao Yakui559ee212009-09-03 09:33:47 +08002081 mode->hdisplay = 1366;
Adam Jacksona4967de62010-07-28 07:40:32 +10002082 mode->hsync_start = mode->hsync_start - 1;
2083 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08002084 return mode;
2085 }
Adam Jacksona0910c82010-03-29 21:43:28 +00002086
Zhao Yakui559ee212009-09-03 09:33:47 +08002087 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002088 if (drm_monitor_supports_rb(edid)) {
2089 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
2090 true);
2091 if (mode)
2092 return mode;
2093 }
2094 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08002095 if (mode)
2096 return mode;
2097
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002098 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08002099 switch (timing_level) {
2100 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08002101 break;
2102 case LEVEL_GTF:
2103 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
2104 break;
Adam Jackson7a374352010-03-29 21:43:30 +00002105 case LEVEL_GTF2:
2106 /*
2107 * This is potentially wrong if there's ever a monitor with
2108 * more than one ranges section, each claiming a different
2109 * secondary GTF curve. Please don't do that.
2110 */
2111 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002112 if (!mode)
2113 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00002114 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01002115 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00002116 mode = drm_gtf_mode_complex(dev, hsize, vsize,
2117 vrefresh_rate, 0, 0,
2118 drm_gtf2_m(edid),
2119 drm_gtf2_2c(edid),
2120 drm_gtf2_k(edid),
2121 drm_gtf2_2j(edid));
2122 }
2123 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08002124 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10002125 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
2126 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08002127 break;
2128 }
Dave Airlief453ba02008-11-07 14:05:41 -08002129 return mode;
2130}
2131
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002132/*
2133 * EDID is delightfully ambiguous about how interlaced modes are to be
2134 * encoded. Our internal representation is of frame height, but some
2135 * HDTV detailed timings are encoded as field height.
2136 *
2137 * The format list here is from CEA, in frame size. Technically we
2138 * should be checking refresh rate too. Whatever.
2139 */
2140static void
2141drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
2142 struct detailed_pixel_timing *pt)
2143{
2144 int i;
2145 static const struct {
2146 int w, h;
2147 } cea_interlaced[] = {
2148 { 1920, 1080 },
2149 { 720, 480 },
2150 { 1440, 480 },
2151 { 2880, 480 },
2152 { 720, 576 },
2153 { 1440, 576 },
2154 { 2880, 576 },
2155 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002156
2157 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
2158 return;
2159
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04002160 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002161 if ((mode->hdisplay == cea_interlaced[i].w) &&
2162 (mode->vdisplay == cea_interlaced[i].h / 2)) {
2163 mode->vdisplay *= 2;
2164 mode->vsync_start *= 2;
2165 mode->vsync_end *= 2;
2166 mode->vtotal *= 2;
2167 mode->vtotal |= 1;
2168 }
2169 }
2170
2171 mode->flags |= DRM_MODE_FLAG_INTERLACE;
2172}
2173
Dave Airlief453ba02008-11-07 14:05:41 -08002174/**
2175 * drm_mode_detailed - create a new mode from an EDID detailed timing section
2176 * @dev: DRM device (needed to create new mode)
2177 * @edid: EDID block
2178 * @timing: EDID detailed timing info
2179 * @quirks: quirks to apply
2180 *
2181 * An EDID detailed timing block contains enough info for us to create and
2182 * return a new struct drm_display_mode.
2183 */
2184static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
2185 struct edid *edid,
2186 struct detailed_timing *timing,
2187 u32 quirks)
2188{
2189 struct drm_display_mode *mode;
2190 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002191 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
2192 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
2193 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
2194 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002195 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
2196 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01002197 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002198 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08002199
Adam Jacksonfc438962009-06-04 10:20:34 +10002200 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02002201 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10002202 return NULL;
2203
Michel Dänzer0454bea2009-06-15 16:56:07 +02002204 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002205 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002206 return NULL;
2207 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02002208 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002209 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002210 }
2211
Zhao Yakuifcb45612009-10-14 09:11:25 +08002212 /* it is incorrect if hsync/vsync width is zero */
2213 if (!hsync_pulse_width || !vsync_pulse_width) {
2214 DRM_DEBUG_KMS("Incorrect Detailed timing. "
2215 "Wrong Hsync/Vsync pulse width\n");
2216 return NULL;
2217 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002218
2219 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
2220 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
2221 if (!mode)
2222 return NULL;
2223
2224 goto set_size;
2225 }
2226
Dave Airlief453ba02008-11-07 14:05:41 -08002227 mode = drm_mode_create(dev);
2228 if (!mode)
2229 return NULL;
2230
Dave Airlief453ba02008-11-07 14:05:41 -08002231 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02002232 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08002233
Michel Dänzer0454bea2009-06-15 16:56:07 +02002234 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08002235
Michel Dänzer0454bea2009-06-15 16:56:07 +02002236 mode->hdisplay = hactive;
2237 mode->hsync_start = mode->hdisplay + hsync_offset;
2238 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
2239 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002240
Michel Dänzer0454bea2009-06-15 16:56:07 +02002241 mode->vdisplay = vactive;
2242 mode->vsync_start = mode->vdisplay + vsync_offset;
2243 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
2244 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002245
Jesse Barnes7064fef2009-11-05 10:12:54 -08002246 /* Some EDIDs have bogus h/vtotal values */
2247 if (mode->hsync_end > mode->htotal)
2248 mode->htotal = mode->hsync_end + 1;
2249 if (mode->vsync_end > mode->vtotal)
2250 mode->vtotal = mode->vsync_end + 1;
2251
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002252 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08002253
2254 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02002255 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08002256 }
2257
Michel Dänzer0454bea2009-06-15 16:56:07 +02002258 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
2259 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2260 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2261 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08002262
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002263set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02002264 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2265 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08002266
2267 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2268 mode->width_mm *= 10;
2269 mode->height_mm *= 10;
2270 }
2271
2272 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2273 mode->width_mm = edid->width_cm * 10;
2274 mode->height_mm = edid->height_cm * 10;
2275 }
2276
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002277 mode->type = DRM_MODE_TYPE_DRIVER;
Torsten Duwec19b3b0f2013-03-23 15:39:34 +01002278 mode->vrefresh = drm_mode_vrefresh(mode);
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002279 drm_mode_set_name(mode);
2280
Dave Airlief453ba02008-11-07 14:05:41 -08002281 return mode;
2282}
2283
Adam Jackson07a5e632009-12-03 17:44:38 -05002284static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002285mode_in_hsync_range(const struct drm_display_mode *mode,
2286 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002287{
2288 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05002289
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002290 hmin = t[7];
2291 if (edid->revision >= 4)
2292 hmin += ((t[4] & 0x04) ? 255 : 0);
2293 hmax = t[8];
2294 if (edid->revision >= 4)
2295 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05002296 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05002297
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002298 return (hsync <= hmax && hsync >= hmin);
2299}
2300
2301static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002302mode_in_vsync_range(const struct drm_display_mode *mode,
2303 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002304{
2305 int vsync, vmin, vmax;
2306
2307 vmin = t[5];
2308 if (edid->revision >= 4)
2309 vmin += ((t[4] & 0x01) ? 255 : 0);
2310 vmax = t[6];
2311 if (edid->revision >= 4)
2312 vmax += ((t[4] & 0x02) ? 255 : 0);
2313 vsync = drm_mode_vrefresh(mode);
2314
2315 return (vsync <= vmax && vsync >= vmin);
2316}
2317
2318static u32
2319range_pixel_clock(struct edid *edid, u8 *t)
2320{
2321 /* unspecified */
2322 if (t[9] == 0 || t[9] == 255)
2323 return 0;
2324
2325 /* 1.4 with CVT support gives us real precision, yay */
2326 if (edid->revision >= 4 && t[10] == 0x04)
2327 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2328
2329 /* 1.3 is pathetic, so fuzz up a bit */
2330 return t[9] * 10000 + 5001;
2331}
2332
Adam Jackson07a5e632009-12-03 17:44:38 -05002333static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002334mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002335 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002336{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002337 u32 max_clock;
2338 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05002339
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002340 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002341 return false;
2342
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002343 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002344 return false;
2345
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002346 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05002347 if (mode->clock > max_clock)
2348 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002349
2350 /* 1.4 max horizontal check */
2351 if (edid->revision >= 4 && t[10] == 0x04)
2352 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2353 return false;
2354
2355 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2356 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05002357
2358 return true;
2359}
2360
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002361static bool valid_inferred_mode(const struct drm_connector *connector,
2362 const struct drm_display_mode *mode)
2363{
Ville Syrjälä85f8fcd2015-09-07 18:22:56 +03002364 const struct drm_display_mode *m;
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002365 bool ok = false;
2366
2367 list_for_each_entry(m, &connector->probed_modes, head) {
2368 if (mode->hdisplay == m->hdisplay &&
2369 mode->vdisplay == m->vdisplay &&
2370 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2371 return false; /* duplicated */
2372 if (mode->hdisplay <= m->hdisplay &&
2373 mode->vdisplay <= m->vdisplay)
2374 ok = true;
2375 }
2376 return ok;
2377}
2378
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002379static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04002380drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002381 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002382{
2383 int i, modes = 0;
2384 struct drm_display_mode *newmode;
2385 struct drm_device *dev = connector->dev;
2386
Thierry Redinga6b21832012-11-23 15:01:42 +01002387 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002388 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2389 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05002390 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2391 if (newmode) {
2392 drm_mode_probed_add(connector, newmode);
2393 modes++;
2394 }
2395 }
2396 }
2397
2398 return modes;
2399}
2400
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002401/* fix up 1366x768 mode from 1368x768;
2402 * GFT/CVT can't express 1366 width which isn't dividable by 8
2403 */
Takashi Iwai969218f2017-01-17 17:43:29 +01002404void drm_mode_fixup_1366x768(struct drm_display_mode *mode)
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002405{
2406 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2407 mode->hdisplay = 1366;
2408 mode->hsync_start--;
2409 mode->hsync_end--;
2410 drm_mode_set_name(mode);
2411 }
2412}
2413
Adam Jacksonb309bd32012-04-13 16:33:40 -04002414static int
2415drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2416 struct detailed_timing *timing)
2417{
2418 int i, modes = 0;
2419 struct drm_display_mode *newmode;
2420 struct drm_device *dev = connector->dev;
2421
Thierry Redinga6b21832012-11-23 15:01:42 +01002422 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002423 const struct minimode *m = &extra_modes[i];
2424 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002425 if (!newmode)
2426 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002427
Takashi Iwai969218f2017-01-17 17:43:29 +01002428 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002429 if (!mode_in_range(newmode, edid, timing) ||
2430 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002431 drm_mode_destroy(dev, newmode);
2432 continue;
2433 }
2434
2435 drm_mode_probed_add(connector, newmode);
2436 modes++;
2437 }
2438
2439 return modes;
2440}
2441
2442static int
2443drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2444 struct detailed_timing *timing)
2445{
2446 int i, modes = 0;
2447 struct drm_display_mode *newmode;
2448 struct drm_device *dev = connector->dev;
2449 bool rb = drm_monitor_supports_rb(edid);
2450
Thierry Redinga6b21832012-11-23 15:01:42 +01002451 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002452 const struct minimode *m = &extra_modes[i];
2453 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002454 if (!newmode)
2455 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002456
Takashi Iwai969218f2017-01-17 17:43:29 +01002457 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002458 if (!mode_in_range(newmode, edid, timing) ||
2459 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002460 drm_mode_destroy(dev, newmode);
2461 continue;
2462 }
2463
2464 drm_mode_probed_add(connector, newmode);
2465 modes++;
2466 }
2467
2468 return modes;
2469}
2470
Adam Jackson13931572010-08-03 14:38:19 -04002471static void
2472do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002473{
Adam Jackson13931572010-08-03 14:38:19 -04002474 struct detailed_mode_closure *closure = c;
2475 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002476 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002477
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002478 if (data->type != EDID_DETAIL_MONITOR_RANGE)
2479 return;
2480
2481 closure->modes += drm_dmt_modes_for_range(closure->connector,
2482 closure->edid,
2483 timing);
Adam Jacksonb309bd32012-04-13 16:33:40 -04002484
2485 if (!version_greater(closure->edid, 1, 1))
2486 return; /* GTF not defined yet */
2487
2488 switch (range->flags) {
2489 case 0x02: /* secondary gtf, XXX could do more */
2490 case 0x00: /* default gtf */
2491 closure->modes += drm_gtf_modes_for_range(closure->connector,
2492 closure->edid,
2493 timing);
2494 break;
2495 case 0x04: /* cvt, only in 1.4+ */
2496 if (!version_greater(closure->edid, 1, 3))
2497 break;
2498
2499 closure->modes += drm_cvt_modes_for_range(closure->connector,
2500 closure->edid,
2501 timing);
2502 break;
2503 case 0x01: /* just the ranges, no formula */
2504 default:
2505 break;
2506 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002507}
2508
Adam Jackson13931572010-08-03 14:38:19 -04002509static int
2510add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2511{
2512 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002513 .connector = connector,
2514 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002515 };
2516
2517 if (version_greater(edid, 1, 0))
2518 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2519 &closure);
2520
2521 return closure.modes;
2522}
2523
Adam Jackson2255be12010-03-29 21:43:22 +00002524static int
2525drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2526{
2527 int i, j, m, modes = 0;
2528 struct drm_display_mode *mode;
Paul Parsonsf3a32d72016-03-26 13:18:38 +00002529 u8 *est = ((u8 *)timing) + 6;
Adam Jackson2255be12010-03-29 21:43:22 +00002530
2531 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002532 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002533 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002534 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002535 break;
2536 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002537 mode = drm_mode_find_dmt(connector->dev,
2538 est3_modes[m].w,
2539 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002540 est3_modes[m].r,
2541 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002542 if (mode) {
2543 drm_mode_probed_add(connector, mode);
2544 modes++;
2545 }
2546 }
2547 }
2548 }
2549
2550 return modes;
2551}
2552
Adam Jackson13931572010-08-03 14:38:19 -04002553static void
2554do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002555{
Adam Jackson13931572010-08-03 14:38:19 -04002556 struct detailed_mode_closure *closure = c;
Adam Jackson9cf00972009-12-03 17:44:36 -05002557 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jackson13931572010-08-03 14:38:19 -04002558
2559 if (data->type == EDID_DETAIL_EST_TIMINGS)
2560 closure->modes += drm_est3_modes(closure->connector, timing);
2561}
2562
2563/**
2564 * add_established_modes - get est. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002565 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002566 * @edid: EDID block to scan
2567 *
2568 * Each EDID block contains a bitmap of the supported "established modes" list
2569 * (defined above). Tease them out and add them to the global modes list.
2570 */
2571static int
2572add_established_modes(struct drm_connector *connector, struct edid *edid)
2573{
Adam Jackson9cf00972009-12-03 17:44:36 -05002574 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002575 unsigned long est_bits = edid->established_timings.t1 |
2576 (edid->established_timings.t2 << 8) |
2577 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2578 int i, modes = 0;
2579 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002580 .connector = connector,
2581 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002582 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002583
Adam Jackson13931572010-08-03 14:38:19 -04002584 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2585 if (est_bits & (1<<i)) {
2586 struct drm_display_mode *newmode;
2587 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2588 if (newmode) {
2589 drm_mode_probed_add(connector, newmode);
2590 modes++;
2591 }
2592 }
Adam Jackson9cf00972009-12-03 17:44:36 -05002593 }
2594
Adam Jackson13931572010-08-03 14:38:19 -04002595 if (version_greater(edid, 1, 0))
2596 drm_for_each_detailed_block((u8 *)edid,
2597 do_established_modes, &closure);
2598
2599 return modes + closure.modes;
2600}
2601
2602static void
2603do_standard_modes(struct detailed_timing *timing, void *c)
2604{
2605 struct detailed_mode_closure *closure = c;
2606 struct detailed_non_pixel *data = &timing->data.other_data;
2607 struct drm_connector *connector = closure->connector;
2608 struct edid *edid = closure->edid;
2609
2610 if (data->type == EDID_DETAIL_STD_MODES) {
2611 int i;
Adam Jackson9cf00972009-12-03 17:44:36 -05002612 for (i = 0; i < 6; i++) {
2613 struct std_timing *std;
2614 struct drm_display_mode *newmode;
2615
2616 std = &data->data.timings[i];
Thierry Reding464fdec2014-04-29 11:44:33 +02002617 newmode = drm_mode_std(connector, edid, std);
Adam Jackson9cf00972009-12-03 17:44:36 -05002618 if (newmode) {
2619 drm_mode_probed_add(connector, newmode);
Adam Jackson13931572010-08-03 14:38:19 -04002620 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05002621 }
2622 }
Adam Jackson13931572010-08-03 14:38:19 -04002623 }
2624}
2625
2626/**
2627 * add_standard_modes - get std. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002628 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002629 * @edid: EDID block to scan
2630 *
2631 * Standard modes can be calculated using the appropriate standard (DMT,
2632 * GTF or CVT. Grab them from @edid and add them to the list.
2633 */
2634static int
2635add_standard_modes(struct drm_connector *connector, struct edid *edid)
2636{
2637 int i, modes = 0;
2638 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002639 .connector = connector,
2640 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002641 };
2642
2643 for (i = 0; i < EDID_STD_TIMINGS; i++) {
2644 struct drm_display_mode *newmode;
2645
2646 newmode = drm_mode_std(connector, edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002647 &edid->standard_timings[i]);
Adam Jackson13931572010-08-03 14:38:19 -04002648 if (newmode) {
2649 drm_mode_probed_add(connector, newmode);
2650 modes++;
2651 }
2652 }
2653
2654 if (version_greater(edid, 1, 0))
2655 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
2656 &closure);
2657
2658 /* XXX should also look for standard codes in VTB blocks */
2659
2660 return modes + closure.modes;
2661}
2662
Dave Airlief453ba02008-11-07 14:05:41 -08002663static int drm_cvt_modes(struct drm_connector *connector,
2664 struct detailed_timing *timing)
2665{
2666 int i, j, modes = 0;
2667 struct drm_display_mode *newmode;
2668 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08002669 struct cvt_timing *cvt;
2670 const int rates[] = { 60, 85, 75, 60, 50 };
2671 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08002672
2673 for (i = 0; i < 4; i++) {
2674 int uninitialized_var(width), height;
2675 cvt = &(timing->data.other_data.data.cvt[i]);
2676
2677 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02002678 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08002679
2680 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08002681 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04002682 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08002683 width = height * 4 / 3;
2684 break;
2685 case 0x04:
2686 width = height * 16 / 9;
2687 break;
2688 case 0x08:
2689 width = height * 16 / 10;
2690 break;
2691 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08002692 width = height * 15 / 9;
2693 break;
2694 }
2695
2696 for (j = 1; j < 5; j++) {
2697 if (cvt->code[2] & (1 << j)) {
2698 newmode = drm_cvt_mode(dev, width, height,
2699 rates[j], j == 0,
2700 false, false);
2701 if (newmode) {
2702 drm_mode_probed_add(connector, newmode);
2703 modes++;
2704 }
2705 }
2706 }
2707 }
2708
2709 return modes;
2710}
2711
Adam Jackson13931572010-08-03 14:38:19 -04002712static void
2713do_cvt_mode(struct detailed_timing *timing, void *c)
2714{
2715 struct detailed_mode_closure *closure = c;
2716 struct detailed_non_pixel *data = &timing->data.other_data;
2717
2718 if (data->type == EDID_DETAIL_CVT_3BYTE)
2719 closure->modes += drm_cvt_modes(closure->connector, timing);
2720}
Adam Jackson9cf00972009-12-03 17:44:36 -05002721
2722static int
Adam Jackson13931572010-08-03 14:38:19 -04002723add_cvt_modes(struct drm_connector *connector, struct edid *edid)
2724{
2725 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002726 .connector = connector,
2727 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002728 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002729
Adam Jackson13931572010-08-03 14:38:19 -04002730 if (version_greater(edid, 1, 2))
2731 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002732
Adam Jackson13931572010-08-03 14:38:19 -04002733 /* XXX should also look for CVT codes in VTB blocks */
2734
2735 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08002736}
2737
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002738static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
2739
Adam Jackson13931572010-08-03 14:38:19 -04002740static void
2741do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08002742{
Adam Jackson13931572010-08-03 14:38:19 -04002743 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08002744 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05002745
2746 if (timing->pixel_clock) {
Adam Jackson13931572010-08-03 14:38:19 -04002747 newmode = drm_mode_detailed(closure->connector->dev,
2748 closure->edid, timing,
2749 closure->quirks);
Dave Airlief453ba02008-11-07 14:05:41 -08002750 if (!newmode)
Adam Jackson13931572010-08-03 14:38:19 -04002751 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05002752
Adam Jackson13931572010-08-03 14:38:19 -04002753 if (closure->preferred)
Dave Airlief453ba02008-11-07 14:05:41 -08002754 newmode->type |= DRM_MODE_TYPE_PREFERRED;
2755
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03002756 /*
2757 * Detailed modes are limited to 10kHz pixel clock resolution,
2758 * so fix up anything that looks like CEA/HDMI mode, but the clock
2759 * is just slightly off.
2760 */
2761 fixup_detailed_cea_mode_clock(newmode);
2762
Adam Jackson13931572010-08-03 14:38:19 -04002763 drm_mode_probed_add(closure->connector, newmode);
2764 closure->modes++;
2765 closure->preferred = 0;
Zhao Yakui882f0212009-08-26 18:20:49 +08002766 }
Ma Ling167f3a02009-03-20 14:09:48 +08002767}
2768
Adam Jackson13931572010-08-03 14:38:19 -04002769/*
2770 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08002771 * @connector: attached connector
2772 * @edid: EDID block to scan
2773 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08002774 */
Adam Jackson13931572010-08-03 14:38:19 -04002775static int
2776add_detailed_modes(struct drm_connector *connector, struct edid *edid,
2777 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08002778{
Adam Jackson13931572010-08-03 14:38:19 -04002779 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002780 .connector = connector,
2781 .edid = edid,
2782 .preferred = 1,
2783 .quirks = quirks,
Adam Jackson13931572010-08-03 14:38:19 -04002784 };
Dave Airlief453ba02008-11-07 14:05:41 -08002785
Adam Jackson13931572010-08-03 14:38:19 -04002786 if (closure.preferred && !version_greater(edid, 1, 3))
2787 closure.preferred =
2788 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00002789
Adam Jackson13931572010-08-03 14:38:19 -04002790 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08002791
Adam Jackson13931572010-08-03 14:38:19 -04002792 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08002793}
Dave Airlief453ba02008-11-07 14:05:41 -08002794
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002795#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00002796#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08002797#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08002798#define SPEAKER_BLOCK 0x04
Shashank Sharma87563fc2017-07-13 21:03:10 +05302799#define USE_EXTENDED_TAG 0x07
2800#define EXT_VIDEO_CAPABILITY_BLOCK 0x00
Shashank Sharma832d4f22017-07-14 16:03:46 +05302801#define EXT_VIDEO_DATA_BLOCK_420 0x0E
2802#define EXT_VIDEO_CAP_BLOCK_Y420CMDB 0x0F
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002803#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02002804#define EDID_CEA_YCRCB444 (1 << 5)
2805#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02002806#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002807
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01002808/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002809 * Search EDID for CEA extension block.
2810 */
Dave Airlie40d9b042014-10-20 16:29:33 +10002811static u8 *drm_find_edid_extension(struct edid *edid, int ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002812{
2813 u8 *edid_ext = NULL;
2814 int i;
2815
2816 /* No EDID or EDID extensions */
2817 if (edid == NULL || edid->extensions == 0)
2818 return NULL;
2819
2820 /* Find CEA extension */
2821 for (i = 0; i < edid->extensions; i++) {
2822 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
Dave Airlie40d9b042014-10-20 16:29:33 +10002823 if (edid_ext[0] == ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08002824 break;
2825 }
2826
2827 if (i == edid->extensions)
2828 return NULL;
2829
2830 return edid_ext;
2831}
2832
Dave Airlie40d9b042014-10-20 16:29:33 +10002833static u8 *drm_find_cea_extension(struct edid *edid)
2834{
2835 return drm_find_edid_extension(edid, CEA_EXT);
2836}
2837
2838static u8 *drm_find_displayid_extension(struct edid *edid)
2839{
2840 return drm_find_edid_extension(edid, DISPLAYID_EXT);
2841}
2842
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002843/*
2844 * Calculate the alternate clock for the CEA mode
2845 * (60Hz vs. 59.94Hz etc.)
2846 */
2847static unsigned int
2848cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
2849{
2850 unsigned int clock = cea_mode->clock;
2851
2852 if (cea_mode->vrefresh % 6 != 0)
2853 return clock;
2854
2855 /*
2856 * edid_cea_modes contains the 59.94Hz
2857 * variant for 240 and 480 line modes,
2858 * and the 60Hz variant otherwise.
2859 */
2860 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002861 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002862 else
Ville Syrjälä9afd8082015-10-08 11:43:33 +03002863 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03002864
2865 return clock;
2866}
2867
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002868static bool
2869cea_mode_alternate_timings(u8 vic, struct drm_display_mode *mode)
2870{
2871 /*
2872 * For certain VICs the spec allows the vertical
2873 * front porch to vary by one or two lines.
2874 *
2875 * cea_modes[] stores the variant with the shortest
2876 * vertical front porch. We can adjust the mode to
2877 * get the other variants by simply increasing the
2878 * vertical front porch length.
2879 */
2880 BUILD_BUG_ON(edid_cea_modes[8].vtotal != 262 ||
2881 edid_cea_modes[9].vtotal != 262 ||
2882 edid_cea_modes[12].vtotal != 262 ||
2883 edid_cea_modes[13].vtotal != 262 ||
2884 edid_cea_modes[23].vtotal != 312 ||
2885 edid_cea_modes[24].vtotal != 312 ||
2886 edid_cea_modes[27].vtotal != 312 ||
2887 edid_cea_modes[28].vtotal != 312);
2888
2889 if (((vic == 8 || vic == 9 ||
2890 vic == 12 || vic == 13) && mode->vtotal < 263) ||
2891 ((vic == 23 || vic == 24 ||
2892 vic == 27 || vic == 28) && mode->vtotal < 314)) {
2893 mode->vsync_start++;
2894 mode->vsync_end++;
2895 mode->vtotal++;
2896
2897 return true;
2898 }
2899
2900 return false;
2901}
2902
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002903static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
2904 unsigned int clock_tolerance)
2905{
Jani Nikulad9278b42016-01-08 13:21:51 +02002906 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002907
2908 if (!to_match->clock)
2909 return 0;
2910
Jani Nikulad9278b42016-01-08 13:21:51 +02002911 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002912 struct drm_display_mode cea_mode = edid_cea_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002913 unsigned int clock1, clock2;
2914
2915 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002916 clock1 = cea_mode.clock;
2917 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002918
2919 if (abs(to_match->clock - clock1) > clock_tolerance &&
2920 abs(to_match->clock - clock2) > clock_tolerance)
2921 continue;
2922
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002923 do {
2924 if (drm_mode_equal_no_clocks_no_stereo(to_match, &cea_mode))
2925 return vic;
2926 } while (cea_mode_alternate_timings(vic, &cea_mode));
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02002927 }
2928
2929 return 0;
2930}
2931
Thierry Reding18316c82012-12-20 15:41:44 +01002932/**
2933 * drm_match_cea_mode - look for a CEA mode matching given mode
2934 * @to_match: display mode
2935 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002936 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
Thierry Reding18316c82012-12-20 15:41:44 +01002937 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00002938 */
Thierry Reding18316c82012-12-20 15:41:44 +01002939u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00002940{
Jani Nikulad9278b42016-01-08 13:21:51 +02002941 u8 vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00002942
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002943 if (!to_match->clock)
2944 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00002945
Jani Nikulad9278b42016-01-08 13:21:51 +02002946 for (vic = 1; vic < ARRAY_SIZE(edid_cea_modes); vic++) {
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002947 struct drm_display_mode cea_mode = edid_cea_modes[vic];
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002948 unsigned int clock1, clock2;
2949
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002950 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002951 clock1 = cea_mode.clock;
2952 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03002953
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002954 if (KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock1) &&
2955 KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock2))
2956 continue;
2957
2958 do {
2959 if (drm_mode_equal_no_clocks_no_stereo(to_match, &cea_mode))
2960 return vic;
2961 } while (cea_mode_alternate_timings(vic, &cea_mode));
Stephane Marchesina4799032012-11-09 16:21:05 +00002962 }
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02002963
Stephane Marchesina4799032012-11-09 16:21:05 +00002964 return 0;
2965}
2966EXPORT_SYMBOL(drm_match_cea_mode);
2967
Jani Nikulad9278b42016-01-08 13:21:51 +02002968static bool drm_valid_cea_vic(u8 vic)
2969{
2970 return vic > 0 && vic < ARRAY_SIZE(edid_cea_modes);
2971}
2972
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302973/**
2974 * drm_get_cea_aspect_ratio - get the picture aspect ratio corresponding to
2975 * the input VIC from the CEA mode list
2976 * @video_code: ID given to each of the CEA modes
2977 *
2978 * Returns picture aspect ratio
2979 */
2980enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
2981{
Jani Nikulad9278b42016-01-08 13:21:51 +02002982 return edid_cea_modes[video_code].picture_aspect_ratio;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05302983}
2984EXPORT_SYMBOL(drm_get_cea_aspect_ratio);
2985
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01002986/*
2987 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
2988 * specific block).
2989 *
2990 * It's almost like cea_mode_alternate_clock(), we just need to add an
2991 * exception for the VIC 4 mode (4096x2160@24Hz): no alternate clock for this
2992 * one.
2993 */
2994static unsigned int
2995hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
2996{
2997 if (hdmi_mode->vdisplay == 4096 && hdmi_mode->hdisplay == 2160)
2998 return hdmi_mode->clock;
2999
3000 return cea_mode_alternate_clock(hdmi_mode);
3001}
3002
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003003static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
3004 unsigned int clock_tolerance)
3005{
Jani Nikulad9278b42016-01-08 13:21:51 +02003006 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003007
3008 if (!to_match->clock)
3009 return 0;
3010
Jani Nikulad9278b42016-01-08 13:21:51 +02003011 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3012 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003013 unsigned int clock1, clock2;
3014
3015 /* Make sure to also match alternate clocks */
3016 clock1 = hdmi_mode->clock;
3017 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3018
3019 if (abs(to_match->clock - clock1) > clock_tolerance &&
3020 abs(to_match->clock - clock2) > clock_tolerance)
3021 continue;
3022
3023 if (drm_mode_equal_no_clocks(to_match, hdmi_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02003024 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003025 }
3026
3027 return 0;
3028}
3029
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003030/*
3031 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
3032 * @to_match: display mode
3033 *
3034 * An HDMI mode is one defined in the HDMI vendor specific block.
3035 *
3036 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
3037 */
3038static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
3039{
Jani Nikulad9278b42016-01-08 13:21:51 +02003040 u8 vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003041
3042 if (!to_match->clock)
3043 return 0;
3044
Jani Nikulad9278b42016-01-08 13:21:51 +02003045 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3046 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003047 unsigned int clock1, clock2;
3048
3049 /* Make sure to also match alternate clocks */
3050 clock1 = hdmi_mode->clock;
3051 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3052
3053 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
3054 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Damien Lespiauf2ecf2e32013-09-25 16:45:27 +01003055 drm_mode_equal_no_clocks_no_stereo(to_match, hdmi_mode))
Jani Nikulad9278b42016-01-08 13:21:51 +02003056 return vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003057 }
3058 return 0;
3059}
3060
Jani Nikulad9278b42016-01-08 13:21:51 +02003061static bool drm_valid_hdmi_vic(u8 vic)
3062{
3063 return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
3064}
3065
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003066static int
3067add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
3068{
3069 struct drm_device *dev = connector->dev;
3070 struct drm_display_mode *mode, *tmp;
3071 LIST_HEAD(list);
3072 int modes = 0;
3073
3074 /* Don't add CEA modes if the CEA extension block is missing */
3075 if (!drm_find_cea_extension(edid))
3076 return 0;
3077
3078 /*
3079 * Go through all probed modes and create a new mode
3080 * with the alternate clock for certain CEA modes.
3081 */
3082 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003083 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003084 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003085 u8 vic = drm_match_cea_mode(mode);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003086 unsigned int clock1, clock2;
3087
Jani Nikulad9278b42016-01-08 13:21:51 +02003088 if (drm_valid_cea_vic(vic)) {
3089 cea_mode = &edid_cea_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003090 clock2 = cea_mode_alternate_clock(cea_mode);
3091 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003092 vic = drm_match_hdmi_mode(mode);
3093 if (drm_valid_hdmi_vic(vic)) {
3094 cea_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003095 clock2 = hdmi_mode_alternate_clock(cea_mode);
3096 }
3097 }
3098
3099 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003100 continue;
3101
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003102 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003103
3104 if (clock1 == clock2)
3105 continue;
3106
3107 if (mode->clock != clock1 && mode->clock != clock2)
3108 continue;
3109
3110 newmode = drm_mode_duplicate(dev, cea_mode);
3111 if (!newmode)
3112 continue;
3113
Damien Lespiau27130212013-09-25 16:45:28 +01003114 /* Carry over the stereo flags */
3115 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
3116
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003117 /*
3118 * The current mode could be either variant. Make
3119 * sure to pick the "other" clock for the new mode.
3120 */
3121 if (mode->clock != clock1)
3122 newmode->clock = clock1;
3123 else
3124 newmode->clock = clock2;
3125
3126 list_add_tail(&newmode->head, &list);
3127 }
3128
3129 list_for_each_entry_safe(mode, tmp, &list, head) {
3130 list_del(&mode->head);
3131 drm_mode_probed_add(connector, mode);
3132 modes++;
3133 }
3134
3135 return modes;
3136}
Stephane Marchesina4799032012-11-09 16:21:05 +00003137
Shashank Sharma8ec6e072017-07-13 21:03:08 +05303138static u8 svd_to_vic(u8 svd)
3139{
3140 /* 0-6 bit vic, 7th bit native mode indicator */
3141 if ((svd >= 1 && svd <= 64) || (svd >= 129 && svd <= 192))
3142 return svd & 127;
3143
3144 return svd;
3145}
3146
Thomas Woodaff04ac2013-11-29 15:33:27 +00003147static struct drm_display_mode *
3148drm_display_mode_from_vic_index(struct drm_connector *connector,
3149 const u8 *video_db, u8 video_len,
3150 u8 video_index)
3151{
3152 struct drm_device *dev = connector->dev;
3153 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003154 u8 vic;
Thomas Woodaff04ac2013-11-29 15:33:27 +00003155
3156 if (video_db == NULL || video_index >= video_len)
3157 return NULL;
3158
3159 /* CEA modes are numbered 1..127 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05303160 vic = svd_to_vic(video_db[video_index]);
Jani Nikulad9278b42016-01-08 13:21:51 +02003161 if (!drm_valid_cea_vic(vic))
Thomas Woodaff04ac2013-11-29 15:33:27 +00003162 return NULL;
3163
Jani Nikulad9278b42016-01-08 13:21:51 +02003164 newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
Damien Lespiau409bbf12014-03-03 23:59:07 +00003165 if (!newmode)
3166 return NULL;
3167
Thomas Woodaff04ac2013-11-29 15:33:27 +00003168 newmode->vrefresh = 0;
3169
3170 return newmode;
3171}
3172
Shashank Sharma832d4f22017-07-14 16:03:46 +05303173/*
3174 * do_y420vdb_modes - Parse YCBCR 420 only modes
3175 * @connector: connector corresponding to the HDMI sink
3176 * @svds: start of the data block of CEA YCBCR 420 VDB
3177 * @len: length of the CEA YCBCR 420 VDB
3178 *
3179 * Parse the CEA-861-F YCBCR 420 Video Data Block (Y420VDB)
3180 * which contains modes which can be supported in YCBCR 420
3181 * output format only.
3182 */
3183static int do_y420vdb_modes(struct drm_connector *connector,
3184 const u8 *svds, u8 svds_len)
3185{
3186 int modes = 0, i;
3187 struct drm_device *dev = connector->dev;
3188 struct drm_display_info *info = &connector->display_info;
3189 struct drm_hdmi_info *hdmi = &info->hdmi;
3190
3191 for (i = 0; i < svds_len; i++) {
3192 u8 vic = svd_to_vic(svds[i]);
3193 struct drm_display_mode *newmode;
3194
3195 if (!drm_valid_cea_vic(vic))
3196 continue;
3197
3198 newmode = drm_mode_duplicate(dev, &edid_cea_modes[vic]);
3199 if (!newmode)
3200 break;
3201 bitmap_set(hdmi->y420_vdb_modes, vic, 1);
3202 drm_mode_probed_add(connector, newmode);
3203 modes++;
3204 }
3205
3206 if (modes > 0)
3207 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
3208 return modes;
3209}
3210
3211/*
3212 * drm_add_cmdb_modes - Add a YCBCR 420 mode into bitmap
3213 * @connector: connector corresponding to the HDMI sink
3214 * @vic: CEA vic for the video mode to be added in the map
3215 *
3216 * Makes an entry for a videomode in the YCBCR 420 bitmap
3217 */
3218static void
3219drm_add_cmdb_modes(struct drm_connector *connector, u8 svd)
3220{
3221 u8 vic = svd_to_vic(svd);
3222 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
3223
3224 if (!drm_valid_cea_vic(vic))
3225 return;
3226
3227 bitmap_set(hdmi->y420_cmdb_modes, vic, 1);
3228}
3229
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003230static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003231do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003232{
Thomas Woodaff04ac2013-11-29 15:33:27 +00003233 int i, modes = 0;
Shashank Sharma832d4f22017-07-14 16:03:46 +05303234 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003235
Thomas Woodaff04ac2013-11-29 15:33:27 +00003236 for (i = 0; i < len; i++) {
3237 struct drm_display_mode *mode;
3238 mode = drm_display_mode_from_vic_index(connector, db, len, i);
3239 if (mode) {
Shashank Sharma832d4f22017-07-14 16:03:46 +05303240 /*
3241 * YCBCR420 capability block contains a bitmap which
3242 * gives the index of CEA modes from CEA VDB, which
3243 * can support YCBCR 420 sampling output also (apart
3244 * from RGB/YCBCR444 etc).
3245 * For example, if the bit 0 in bitmap is set,
3246 * first mode in VDB can support YCBCR420 output too.
3247 * Add YCBCR420 modes only if sink is HDMI 2.0 capable.
3248 */
3249 if (i < 64 && hdmi->y420_cmdb_map & (1ULL << i))
3250 drm_add_cmdb_modes(connector, db[i]);
3251
Thomas Woodaff04ac2013-11-29 15:33:27 +00003252 drm_mode_probed_add(connector, mode);
3253 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003254 }
3255 }
3256
3257 return modes;
3258}
3259
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003260struct stereo_mandatory_mode {
3261 int width, height, vrefresh;
3262 unsigned int flags;
3263};
3264
3265static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003266 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3267 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003268 { 1920, 1080, 50,
3269 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
3270 { 1920, 1080, 60,
3271 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003272 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3273 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
3274 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3275 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003276};
3277
3278static bool
3279stereo_match_mandatory(const struct drm_display_mode *mode,
3280 const struct stereo_mandatory_mode *stereo_mode)
3281{
3282 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
3283
3284 return mode->hdisplay == stereo_mode->width &&
3285 mode->vdisplay == stereo_mode->height &&
3286 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
3287 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
3288}
3289
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003290static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
3291{
3292 struct drm_device *dev = connector->dev;
3293 const struct drm_display_mode *mode;
3294 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003295 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003296
3297 INIT_LIST_HEAD(&stereo_modes);
3298
3299 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003300 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
3301 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003302 struct drm_display_mode *new_mode;
3303
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003304 if (!stereo_match_mandatory(mode,
3305 &stereo_mandatory_modes[i]))
3306 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003307
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003308 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003309 new_mode = drm_mode_duplicate(dev, mode);
3310 if (!new_mode)
3311 continue;
3312
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003313 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003314 list_add_tail(&new_mode->head, &stereo_modes);
3315 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003316 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003317 }
3318
3319 list_splice_tail(&stereo_modes, &connector->probed_modes);
3320
3321 return modes;
3322}
3323
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003324static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
3325{
3326 struct drm_device *dev = connector->dev;
3327 struct drm_display_mode *newmode;
3328
Jani Nikulad9278b42016-01-08 13:21:51 +02003329 if (!drm_valid_hdmi_vic(vic)) {
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003330 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
3331 return 0;
3332 }
3333
3334 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
3335 if (!newmode)
3336 return 0;
3337
3338 drm_mode_probed_add(connector, newmode);
3339
3340 return 1;
3341}
3342
Thomas Woodfbf46022013-10-16 15:58:50 +01003343static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
3344 const u8 *video_db, u8 video_len, u8 video_index)
3345{
Thomas Woodfbf46022013-10-16 15:58:50 +01003346 struct drm_display_mode *newmode;
3347 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003348
3349 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003350 newmode = drm_display_mode_from_vic_index(connector, video_db,
3351 video_len,
3352 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003353 if (newmode) {
3354 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
3355 drm_mode_probed_add(connector, newmode);
3356 modes++;
3357 }
3358 }
3359 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003360 newmode = drm_display_mode_from_vic_index(connector, video_db,
3361 video_len,
3362 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003363 if (newmode) {
3364 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3365 drm_mode_probed_add(connector, newmode);
3366 modes++;
3367 }
3368 }
3369 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003370 newmode = drm_display_mode_from_vic_index(connector, video_db,
3371 video_len,
3372 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003373 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00003374 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01003375 drm_mode_probed_add(connector, newmode);
3376 modes++;
3377 }
3378 }
3379
3380 return modes;
3381}
3382
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003383/*
3384 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
3385 * @connector: connector corresponding to the HDMI sink
3386 * @db: start of the CEA vendor specific block
3387 * @len: length of the CEA block payload, ie. one can access up to db[len]
3388 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003389 * Parses the HDMI VSDB looking for modes to add to @connector. This function
3390 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003391 */
3392static int
Thomas Woodfbf46022013-10-16 15:58:50 +01003393do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
3394 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003395{
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003396 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01003397 u8 vic_len, hdmi_3d_len = 0;
3398 u16 mask;
3399 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003400
3401 if (len < 8)
3402 goto out;
3403
3404 /* no HDMI_Video_Present */
3405 if (!(db[8] & (1 << 5)))
3406 goto out;
3407
3408 /* Latency_Fields_Present */
3409 if (db[8] & (1 << 7))
3410 offset += 2;
3411
3412 /* I_Latency_Fields_Present */
3413 if (db[8] & (1 << 6))
3414 offset += 2;
3415
3416 /* the declared length is not long enough for the 2 first bytes
3417 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003418 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003419 goto out;
3420
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003421 /* 3D_Present */
3422 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003423 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003424 modes += add_hdmi_mandatory_stereo_modes(connector);
3425
Thomas Woodfbf46022013-10-16 15:58:50 +01003426 /* 3D_Multi_present */
3427 multi_present = (db[8 + offset] & 0x60) >> 5;
3428 }
3429
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003430 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003431 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01003432 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003433
3434 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003435 u8 vic;
3436
3437 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003438 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003439 }
Thomas Woodfbf46022013-10-16 15:58:50 +01003440 offset += 1 + vic_len;
3441
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003442 if (multi_present == 1)
3443 multi_len = 2;
3444 else if (multi_present == 2)
3445 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01003446 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003447 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003448
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003449 if (len < (8 + offset + hdmi_3d_len - 1))
3450 goto out;
3451
3452 if (hdmi_3d_len < multi_len)
3453 goto out;
3454
3455 if (multi_present == 1 || multi_present == 2) {
3456 /* 3D_Structure_ALL */
3457 structure_all = (db[8 + offset] << 8) | db[9 + offset];
3458
3459 /* check if 3D_MASK is present */
3460 if (multi_present == 2)
3461 mask = (db[10 + offset] << 8) | db[11 + offset];
3462 else
3463 mask = 0xffff;
3464
3465 for (i = 0; i < 16; i++) {
3466 if (mask & (1 << i))
3467 modes += add_3d_struct_modes(connector,
3468 structure_all,
3469 video_db,
3470 video_len, i);
3471 }
3472 }
3473
3474 offset += multi_len;
3475
3476 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3477 int vic_index;
3478 struct drm_display_mode *newmode = NULL;
3479 unsigned int newflag = 0;
3480 bool detail_present;
3481
3482 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
3483
3484 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
3485 break;
3486
3487 /* 2D_VIC_order_X */
3488 vic_index = db[8 + offset + i] >> 4;
3489
3490 /* 3D_Structure_X */
3491 switch (db[8 + offset + i] & 0x0f) {
3492 case 0:
3493 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
3494 break;
3495 case 6:
3496 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3497 break;
3498 case 8:
3499 /* 3D_Detail_X */
3500 if ((db[9 + offset + i] >> 4) == 1)
3501 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
3502 break;
3503 }
3504
3505 if (newflag != 0) {
3506 newmode = drm_display_mode_from_vic_index(connector,
3507 video_db,
3508 video_len,
3509 vic_index);
3510
3511 if (newmode) {
3512 newmode->flags |= newflag;
3513 drm_mode_probed_add(connector, newmode);
3514 modes++;
3515 }
3516 }
3517
3518 if (detail_present)
3519 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003520 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003521
3522out:
3523 return modes;
3524}
3525
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003526static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003527cea_db_payload_len(const u8 *db)
3528{
3529 return db[0] & 0x1f;
3530}
3531
3532static int
Shashank Sharma87563fc2017-07-13 21:03:10 +05303533cea_db_extended_tag(const u8 *db)
3534{
3535 return db[1];
3536}
3537
3538static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003539cea_db_tag(const u8 *db)
3540{
3541 return db[0] >> 5;
3542}
3543
3544static int
3545cea_revision(const u8 *cea)
3546{
3547 return cea[1];
3548}
3549
3550static int
3551cea_db_offsets(const u8 *cea, int *start, int *end)
3552{
3553 /* Data block offset in CEA extension block */
3554 *start = 4;
3555 *end = cea[2];
3556 if (*end == 0)
3557 *end = 127;
3558 if (*end < 4 || *end > 127)
3559 return -ERANGE;
3560 return 0;
3561}
3562
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003563static bool cea_db_is_hdmi_vsdb(const u8 *db)
3564{
3565 int hdmi_id;
3566
3567 if (cea_db_tag(db) != VENDOR_BLOCK)
3568 return false;
3569
3570 if (cea_db_payload_len(db) < 5)
3571 return false;
3572
3573 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
3574
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01003575 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003576}
3577
Thierry Reding50dd1bd2017-03-13 16:54:00 +05303578static bool cea_db_is_hdmi_forum_vsdb(const u8 *db)
3579{
3580 unsigned int oui;
3581
3582 if (cea_db_tag(db) != VENDOR_BLOCK)
3583 return false;
3584
3585 if (cea_db_payload_len(db) < 7)
3586 return false;
3587
3588 oui = db[3] << 16 | db[2] << 8 | db[1];
3589
3590 return oui == HDMI_FORUM_IEEE_OUI;
3591}
3592
Shashank Sharma832d4f22017-07-14 16:03:46 +05303593static bool cea_db_is_y420cmdb(const u8 *db)
3594{
3595 if (cea_db_tag(db) != USE_EXTENDED_TAG)
3596 return false;
3597
3598 if (!cea_db_payload_len(db))
3599 return false;
3600
3601 if (cea_db_extended_tag(db) != EXT_VIDEO_CAP_BLOCK_Y420CMDB)
3602 return false;
3603
3604 return true;
3605}
3606
3607static bool cea_db_is_y420vdb(const u8 *db)
3608{
3609 if (cea_db_tag(db) != USE_EXTENDED_TAG)
3610 return false;
3611
3612 if (!cea_db_payload_len(db))
3613 return false;
3614
3615 if (cea_db_extended_tag(db) != EXT_VIDEO_DATA_BLOCK_420)
3616 return false;
3617
3618 return true;
3619}
3620
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003621#define for_each_cea_db(cea, i, start, end) \
3622 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
3623
Shashank Sharma832d4f22017-07-14 16:03:46 +05303624static void drm_parse_y420cmdb_bitmap(struct drm_connector *connector,
3625 const u8 *db)
3626{
3627 struct drm_display_info *info = &connector->display_info;
3628 struct drm_hdmi_info *hdmi = &info->hdmi;
3629 u8 map_len = cea_db_payload_len(db) - 1;
3630 u8 count;
3631 u64 map = 0;
3632
3633 if (map_len == 0) {
3634 /* All CEA modes support ycbcr420 sampling also.*/
3635 hdmi->y420_cmdb_map = U64_MAX;
3636 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
3637 return;
3638 }
3639
3640 /*
3641 * This map indicates which of the existing CEA block modes
3642 * from VDB can support YCBCR420 output too. So if bit=0 is
3643 * set, first mode from VDB can support YCBCR420 output too.
3644 * We will parse and keep this map, before parsing VDB itself
3645 * to avoid going through the same block again and again.
3646 *
3647 * Spec is not clear about max possible size of this block.
3648 * Clamping max bitmap block size at 8 bytes. Every byte can
3649 * address 8 CEA modes, in this way this map can address
3650 * 8*8 = first 64 SVDs.
3651 */
3652 if (WARN_ON_ONCE(map_len > 8))
3653 map_len = 8;
3654
3655 for (count = 0; count < map_len; count++)
3656 map |= (u64)db[2 + count] << (8 * count);
3657
3658 if (map)
3659 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
3660
3661 hdmi->y420_cmdb_map = map;
3662}
3663
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003664static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003665add_cea_modes(struct drm_connector *connector, struct edid *edid)
3666{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003667 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01003668 const u8 *db, *hdmi = NULL, *video = NULL;
3669 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003670 int modes = 0;
3671
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003672 if (cea && cea_revision(cea) >= 3) {
3673 int i, start, end;
3674
3675 if (cea_db_offsets(cea, &start, &end))
3676 return 0;
3677
3678 for_each_cea_db(cea, i, start, end) {
3679 db = &cea[i];
3680 dbl = cea_db_payload_len(db);
3681
Thomas Woodfbf46022013-10-16 15:58:50 +01003682 if (cea_db_tag(db) == VIDEO_BLOCK) {
3683 video = db + 1;
3684 video_len = dbl;
3685 modes += do_cea_modes(connector, video, dbl);
Shashank Sharma832d4f22017-07-14 16:03:46 +05303686 } else if (cea_db_is_hdmi_vsdb(db)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003687 hdmi = db;
3688 hdmi_len = dbl;
Shashank Sharma832d4f22017-07-14 16:03:46 +05303689 } else if (cea_db_is_y420vdb(db)) {
3690 const u8 *vdb420 = &db[2];
3691
3692 /* Add 4:2:0(only) modes present in EDID */
3693 modes += do_y420vdb_modes(connector,
3694 vdb420,
3695 dbl - 1);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003696 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003697 }
3698 }
3699
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003700 /*
3701 * We parse the HDMI VSDB after having added the cea modes as we will
3702 * be patching their flags when the sink supports stereo 3D.
3703 */
3704 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01003705 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
3706 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003707
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003708 return modes;
3709}
3710
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003711static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
3712{
3713 const struct drm_display_mode *cea_mode;
3714 int clock1, clock2, clock;
Jani Nikulad9278b42016-01-08 13:21:51 +02003715 u8 vic;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003716 const char *type;
3717
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003718 /*
3719 * allow 5kHz clock difference either way to account for
3720 * the 10kHz clock resolution limit of detailed timings.
3721 */
Jani Nikulad9278b42016-01-08 13:21:51 +02003722 vic = drm_match_cea_mode_clock_tolerance(mode, 5);
3723 if (drm_valid_cea_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003724 type = "CEA";
Jani Nikulad9278b42016-01-08 13:21:51 +02003725 cea_mode = &edid_cea_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003726 clock1 = cea_mode->clock;
3727 clock2 = cea_mode_alternate_clock(cea_mode);
3728 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003729 vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
3730 if (drm_valid_hdmi_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003731 type = "HDMI";
Jani Nikulad9278b42016-01-08 13:21:51 +02003732 cea_mode = &edid_4k_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003733 clock1 = cea_mode->clock;
3734 clock2 = hdmi_mode_alternate_clock(cea_mode);
3735 } else {
3736 return;
3737 }
3738 }
3739
3740 /* pick whichever is closest */
3741 if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
3742 clock = clock1;
3743 else
3744 clock = clock2;
3745
3746 if (mode->clock == clock)
3747 return;
3748
3749 DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
Jani Nikulad9278b42016-01-08 13:21:51 +02003750 type, vic, mode->clock, clock);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003751 mode->clock = clock;
3752}
3753
Wu Fengguang76adaa342011-09-05 14:23:20 +08003754static void
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003755drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08003756{
Ville Syrjälä85040722012-08-16 14:55:05 +00003757 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003758
Jani Nikulaf7da77852017-11-01 16:20:57 +02003759 if (len >= 6 && (db[6] & (1 << 7)))
3760 connector->eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_SUPPORTS_AI;
Ville Syrjälä85040722012-08-16 14:55:05 +00003761 if (len >= 8) {
3762 connector->latency_present[0] = db[8] >> 7;
3763 connector->latency_present[1] = (db[8] >> 6) & 1;
3764 }
3765 if (len >= 9)
3766 connector->video_latency[0] = db[9];
3767 if (len >= 10)
3768 connector->audio_latency[0] = db[10];
3769 if (len >= 11)
3770 connector->video_latency[1] = db[11];
3771 if (len >= 12)
3772 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08003773
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003774 DRM_DEBUG_KMS("HDMI: latency present %d %d, "
3775 "video latency %d %d, "
3776 "audio latency %d %d\n",
3777 connector->latency_present[0],
3778 connector->latency_present[1],
3779 connector->video_latency[0],
3780 connector->video_latency[1],
3781 connector->audio_latency[0],
3782 connector->audio_latency[1]);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003783}
3784
3785static void
3786monitor_name(struct detailed_timing *t, void *data)
3787{
3788 if (t->data.other_data.type == EDID_DETAIL_MONITOR_NAME)
3789 *(u8 **)data = t->data.other_data.data.str.str;
3790}
3791
Jim Bride59f7c0f2016-04-14 10:18:35 -07003792static int get_monitor_name(struct edid *edid, char name[13])
3793{
3794 char *edid_name = NULL;
3795 int mnl;
3796
3797 if (!edid || !name)
3798 return 0;
3799
3800 drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
3801 for (mnl = 0; edid_name && mnl < 13; mnl++) {
3802 if (edid_name[mnl] == 0x0a)
3803 break;
3804
3805 name[mnl] = edid_name[mnl];
3806 }
3807
3808 return mnl;
3809}
3810
3811/**
3812 * drm_edid_get_monitor_name - fetch the monitor name from the edid
3813 * @edid: monitor EDID information
3814 * @name: pointer to a character array to hold the name of the monitor
3815 * @bufsize: The size of the name buffer (should be at least 14 chars.)
3816 *
3817 */
3818void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
3819{
3820 int name_length;
3821 char buf[13];
3822
3823 if (bufsize <= 0)
3824 return;
3825
3826 name_length = min(get_monitor_name(edid, buf), bufsize - 1);
3827 memcpy(name, buf, name_length);
3828 name[name_length] = '\0';
3829}
3830EXPORT_SYMBOL(drm_edid_get_monitor_name);
3831
Jani Nikula42750d32017-11-01 16:21:00 +02003832static void clear_eld(struct drm_connector *connector)
3833{
3834 memset(connector->eld, 0, sizeof(connector->eld));
3835
3836 connector->latency_present[0] = false;
3837 connector->latency_present[1] = false;
3838 connector->video_latency[0] = 0;
3839 connector->audio_latency[0] = 0;
3840 connector->video_latency[1] = 0;
3841 connector->audio_latency[1] = 0;
3842}
3843
Wu Fengguang76adaa342011-09-05 14:23:20 +08003844/**
3845 * drm_edid_to_eld - build ELD from EDID
3846 * @connector: connector corresponding to the HDMI/DP sink
3847 * @edid: EDID to parse
3848 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003849 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
Jani Nikula1d1c3662017-11-01 16:20:58 +02003850 * HDCP and Port_ID ELD fields are left for the graphics driver to fill in.
Wu Fengguang76adaa342011-09-05 14:23:20 +08003851 */
3852void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
3853{
3854 uint8_t *eld = connector->eld;
3855 u8 *cea;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003856 u8 *db;
Ville Syrjälä7c018782016-03-09 22:07:46 +02003857 int total_sad_count = 0;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003858 int mnl;
3859 int dbl;
3860
Jani Nikula42750d32017-11-01 16:21:00 +02003861 clear_eld(connector);
Ville Syrjälä85c91582016-09-28 16:51:34 +03003862
Jani Nikulae9bd0b82017-02-17 17:20:52 +02003863 if (!edid)
3864 return;
3865
Wu Fengguang76adaa342011-09-05 14:23:20 +08003866 cea = drm_find_cea_extension(edid);
3867 if (!cea) {
3868 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
3869 return;
3870 }
3871
Jani Nikulaf7da77852017-11-01 16:20:57 +02003872 mnl = get_monitor_name(edid, &eld[DRM_ELD_MONITOR_NAME_STRING]);
3873 DRM_DEBUG_KMS("ELD monitor %s\n", &eld[DRM_ELD_MONITOR_NAME_STRING]);
Jim Bride59f7c0f2016-04-14 10:18:35 -07003874
Jani Nikulaf7da77852017-11-01 16:20:57 +02003875 eld[DRM_ELD_CEA_EDID_VER_MNL] = cea[1] << DRM_ELD_CEA_EDID_VER_SHIFT;
3876 eld[DRM_ELD_CEA_EDID_VER_MNL] |= mnl;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003877
Jani Nikulaf7da77852017-11-01 16:20:57 +02003878 eld[DRM_ELD_VER] = DRM_ELD_VER_CEA861D;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003879
Jani Nikulaf7da77852017-11-01 16:20:57 +02003880 eld[DRM_ELD_MANUFACTURER_NAME0] = edid->mfg_id[0];
3881 eld[DRM_ELD_MANUFACTURER_NAME1] = edid->mfg_id[1];
3882 eld[DRM_ELD_PRODUCT_CODE0] = edid->prod_code[0];
3883 eld[DRM_ELD_PRODUCT_CODE1] = edid->prod_code[1];
Wu Fengguang76adaa342011-09-05 14:23:20 +08003884
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003885 if (cea_revision(cea) >= 3) {
3886 int i, start, end;
3887
3888 if (cea_db_offsets(cea, &start, &end)) {
3889 start = 0;
3890 end = 0;
3891 }
3892
3893 for_each_cea_db(cea, i, start, end) {
3894 db = &cea[i];
3895 dbl = cea_db_payload_len(db);
3896
3897 switch (cea_db_tag(db)) {
Ville Syrjälä7c018782016-03-09 22:07:46 +02003898 int sad_count;
3899
Christian Schmidta0ab7342011-12-19 20:03:38 +01003900 case AUDIO_BLOCK:
3901 /* Audio Data Block, contains SADs */
Ville Syrjälä7c018782016-03-09 22:07:46 +02003902 sad_count = min(dbl / 3, 15 - total_sad_count);
3903 if (sad_count >= 1)
Jani Nikulaf7da77852017-11-01 16:20:57 +02003904 memcpy(&eld[DRM_ELD_CEA_SAD(mnl, total_sad_count)],
Ville Syrjälä7c018782016-03-09 22:07:46 +02003905 &db[1], sad_count * 3);
3906 total_sad_count += sad_count;
Christian Schmidta0ab7342011-12-19 20:03:38 +01003907 break;
3908 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003909 /* Speaker Allocation Data Block */
3910 if (dbl >= 1)
Jani Nikulaf7da77852017-11-01 16:20:57 +02003911 eld[DRM_ELD_SPEAKER] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01003912 break;
3913 case VENDOR_BLOCK:
3914 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00003915 if (cea_db_is_hdmi_vsdb(db))
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03003916 drm_parse_hdmi_vsdb_audio(connector, db);
Christian Schmidta0ab7342011-12-19 20:03:38 +01003917 break;
3918 default:
3919 break;
3920 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08003921 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003922 }
Jani Nikulaf7da77852017-11-01 16:20:57 +02003923 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= total_sad_count << DRM_ELD_SAD_COUNT_SHIFT;
Wu Fengguang76adaa342011-09-05 14:23:20 +08003924
Jani Nikula1d1c3662017-11-01 16:20:58 +02003925 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
3926 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
3927 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_DP;
3928 else
3929 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_HDMI;
3930
Jani Nikula938fd8a2014-10-28 16:20:48 +02003931 eld[DRM_ELD_BASELINE_ELD_LEN] =
3932 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
3933
3934 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
Ville Syrjälä7c018782016-03-09 22:07:46 +02003935 drm_eld_size(eld), total_sad_count);
Wu Fengguang76adaa342011-09-05 14:23:20 +08003936}
3937EXPORT_SYMBOL(drm_edid_to_eld);
3938
3939/**
Rafał Miłeckife214162013-04-19 19:01:25 +02003940 * drm_edid_to_sad - extracts SADs from EDID
3941 * @edid: EDID to parse
3942 * @sads: pointer that will be set to the extracted SADs
3943 *
3944 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
Rafał Miłeckife214162013-04-19 19:01:25 +02003945 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003946 * Note: The returned pointer needs to be freed using kfree().
3947 *
3948 * Return: The number of found SADs or negative number on error.
Rafał Miłeckife214162013-04-19 19:01:25 +02003949 */
3950int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
3951{
3952 int count = 0;
3953 int i, start, end, dbl;
3954 u8 *cea;
3955
3956 cea = drm_find_cea_extension(edid);
3957 if (!cea) {
3958 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
3959 return -ENOENT;
3960 }
3961
3962 if (cea_revision(cea) < 3) {
3963 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
3964 return -ENOTSUPP;
3965 }
3966
3967 if (cea_db_offsets(cea, &start, &end)) {
3968 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
3969 return -EPROTO;
3970 }
3971
3972 for_each_cea_db(cea, i, start, end) {
3973 u8 *db = &cea[i];
3974
3975 if (cea_db_tag(db) == AUDIO_BLOCK) {
3976 int j;
3977 dbl = cea_db_payload_len(db);
3978
3979 count = dbl / 3; /* SAD is 3B */
3980 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
3981 if (!*sads)
3982 return -ENOMEM;
3983 for (j = 0; j < count; j++) {
3984 u8 *sad = &db[1 + j * 3];
3985
3986 (*sads)[j].format = (sad[0] & 0x78) >> 3;
3987 (*sads)[j].channels = sad[0] & 0x7;
3988 (*sads)[j].freq = sad[1] & 0x7F;
3989 (*sads)[j].byte2 = sad[2];
3990 }
3991 break;
3992 }
3993 }
3994
3995 return count;
3996}
3997EXPORT_SYMBOL(drm_edid_to_sad);
3998
3999/**
Alex Deucherd105f472013-07-25 15:55:32 -04004000 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
4001 * @edid: EDID to parse
4002 * @sadb: pointer to the speaker block
4003 *
4004 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
Alex Deucherd105f472013-07-25 15:55:32 -04004005 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004006 * Note: The returned pointer needs to be freed using kfree().
4007 *
4008 * Return: The number of found Speaker Allocation Blocks or negative number on
4009 * error.
Alex Deucherd105f472013-07-25 15:55:32 -04004010 */
4011int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
4012{
4013 int count = 0;
4014 int i, start, end, dbl;
4015 const u8 *cea;
4016
4017 cea = drm_find_cea_extension(edid);
4018 if (!cea) {
4019 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
4020 return -ENOENT;
4021 }
4022
4023 if (cea_revision(cea) < 3) {
4024 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
4025 return -ENOTSUPP;
4026 }
4027
4028 if (cea_db_offsets(cea, &start, &end)) {
4029 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4030 return -EPROTO;
4031 }
4032
4033 for_each_cea_db(cea, i, start, end) {
4034 const u8 *db = &cea[i];
4035
4036 if (cea_db_tag(db) == SPEAKER_BLOCK) {
4037 dbl = cea_db_payload_len(db);
4038
4039 /* Speaker Allocation Data Block */
4040 if (dbl == 3) {
Benoit Taine89086bc2014-05-26 17:21:22 +02004041 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04004042 if (!*sadb)
4043 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04004044 count = dbl;
4045 break;
4046 }
4047 }
4048 }
4049
4050 return count;
4051}
4052EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
4053
4054/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004055 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
Wu Fengguang76adaa342011-09-05 14:23:20 +08004056 * @connector: connector associated with the HDMI/DP sink
4057 * @mode: the display mode
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004058 *
4059 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
4060 * the sink doesn't support audio or video.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004061 */
4062int drm_av_sync_delay(struct drm_connector *connector,
Ville Syrjälä3a818d32015-09-07 18:22:58 +03004063 const struct drm_display_mode *mode)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004064{
4065 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
4066 int a, v;
4067
4068 if (!connector->latency_present[0])
4069 return 0;
4070 if (!connector->latency_present[1])
4071 i = 0;
4072
4073 a = connector->audio_latency[i];
4074 v = connector->video_latency[i];
4075
4076 /*
4077 * HDMI/DP sink doesn't support audio or video?
4078 */
4079 if (a == 255 || v == 255)
4080 return 0;
4081
4082 /*
4083 * Convert raw EDID values to millisecond.
4084 * Treat unknown latency as 0ms.
4085 */
4086 if (a)
4087 a = min(2 * (a - 1), 500);
4088 if (v)
4089 v = min(2 * (v - 1), 500);
4090
4091 return max(v - a, 0);
4092}
4093EXPORT_SYMBOL(drm_av_sync_delay);
4094
4095/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004096 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
Ma Lingf23c20c2009-03-26 19:26:23 +08004097 * @edid: monitor EDID information
4098 *
4099 * Parse the CEA extension according to CEA-861-B.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004100 *
4101 * Return: True if the monitor is HDMI, false if not or unknown.
Ma Lingf23c20c2009-03-26 19:26:23 +08004102 */
4103bool drm_detect_hdmi_monitor(struct edid *edid)
4104{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004105 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004106 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08004107 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08004108
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004109 edid_ext = drm_find_cea_extension(edid);
4110 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004111 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004112
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004113 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004114 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004115
4116 /*
4117 * Because HDMI identifier is in Vendor Specific Block,
4118 * search it from all data blocks of CEA extension.
4119 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004120 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004121 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
4122 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08004123 }
4124
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004125 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004126}
4127EXPORT_SYMBOL(drm_detect_hdmi_monitor);
4128
Dave Airlief453ba02008-11-07 14:05:41 -08004129/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004130 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01004131 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004132 *
4133 * Monitor should have CEA extension block.
4134 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
4135 * audio' only. If there is any audio extension block and supported
4136 * audio format, assume at least 'basic audio' support, even if 'basic
4137 * audio' is not defined in EDID.
4138 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004139 * Return: True if the monitor supports audio, false otherwise.
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004140 */
4141bool drm_detect_monitor_audio(struct edid *edid)
4142{
4143 u8 *edid_ext;
4144 int i, j;
4145 bool has_audio = false;
4146 int start_offset, end_offset;
4147
4148 edid_ext = drm_find_cea_extension(edid);
4149 if (!edid_ext)
4150 goto end;
4151
4152 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
4153
4154 if (has_audio) {
4155 DRM_DEBUG_KMS("Monitor has basic audio support\n");
4156 goto end;
4157 }
4158
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004159 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
4160 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004161
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004162 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
4163 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004164 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004165 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004166 DRM_DEBUG_KMS("CEA audio format %d\n",
4167 (edid_ext[i + j] >> 3) & 0xf);
4168 goto end;
4169 }
4170 }
4171end:
4172 return has_audio;
4173}
4174EXPORT_SYMBOL(drm_detect_monitor_audio);
4175
4176/**
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004177 * drm_rgb_quant_range_selectable - is RGB quantization range selectable?
Daniel Vetterfc668112014-01-21 12:02:26 +01004178 * @edid: EDID block to scan
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004179 *
4180 * Check whether the monitor reports the RGB quantization range selection
4181 * as supported. The AVI infoframe can then be used to inform the monitor
4182 * which quantization range (full or limited) is used.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004183 *
4184 * Return: True if the RGB quantization range is selectable, false otherwise.
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004185 */
4186bool drm_rgb_quant_range_selectable(struct edid *edid)
4187{
4188 u8 *edid_ext;
4189 int i, start, end;
4190
4191 edid_ext = drm_find_cea_extension(edid);
4192 if (!edid_ext)
4193 return false;
4194
4195 if (cea_db_offsets(edid_ext, &start, &end))
4196 return false;
4197
4198 for_each_cea_db(edid_ext, i, start, end) {
Shashank Sharma87563fc2017-07-13 21:03:10 +05304199 if (cea_db_tag(&edid_ext[i]) == USE_EXTENDED_TAG &&
4200 cea_db_payload_len(&edid_ext[i]) == 2 &&
4201 cea_db_extended_tag(&edid_ext[i]) ==
4202 EXT_VIDEO_CAPABILITY_BLOCK) {
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004203 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", edid_ext[i + 2]);
4204 return edid_ext[i + 2] & EDID_CEA_VCDB_QS;
4205 }
4206 }
4207
4208 return false;
4209}
4210EXPORT_SYMBOL(drm_rgb_quant_range_selectable);
4211
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02004212/**
4213 * drm_default_rgb_quant_range - default RGB quantization range
4214 * @mode: display mode
4215 *
4216 * Determine the default RGB quantization range for the mode,
4217 * as specified in CEA-861.
4218 *
4219 * Return: The default RGB quantization range for the mode
4220 */
4221enum hdmi_quantization_range
4222drm_default_rgb_quant_range(const struct drm_display_mode *mode)
4223{
4224 /* All CEA modes other than VIC 1 use limited quantization range. */
4225 return drm_match_cea_mode(mode) > 1 ?
4226 HDMI_QUANTIZATION_RANGE_LIMITED :
4227 HDMI_QUANTIZATION_RANGE_FULL;
4228}
4229EXPORT_SYMBOL(drm_default_rgb_quant_range);
4230
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304231static void drm_parse_ycbcr420_deep_color_info(struct drm_connector *connector,
4232 const u8 *db)
4233{
4234 u8 dc_mask;
4235 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
4236
4237 dc_mask = db[7] & DRM_EDID_YCBCR420_DC_MASK;
4238 hdmi->y420_dc_modes |= dc_mask;
4239}
4240
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304241static void drm_parse_hdmi_forum_vsdb(struct drm_connector *connector,
4242 const u8 *hf_vsdb)
4243{
Shashank Sharma62c58af2017-03-13 16:54:02 +05304244 struct drm_display_info *display = &connector->display_info;
4245 struct drm_hdmi_info *hdmi = &display->hdmi;
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304246
4247 if (hf_vsdb[6] & 0x80) {
4248 hdmi->scdc.supported = true;
4249 if (hf_vsdb[6] & 0x40)
4250 hdmi->scdc.read_request = true;
4251 }
Shashank Sharma62c58af2017-03-13 16:54:02 +05304252
4253 /*
4254 * All HDMI 2.0 monitors must support scrambling at rates > 340 MHz.
4255 * And as per the spec, three factors confirm this:
4256 * * Availability of a HF-VSDB block in EDID (check)
4257 * * Non zero Max_TMDS_Char_Rate filed in HF-VSDB (let's check)
4258 * * SCDC support available (let's check)
4259 * Lets check it out.
4260 */
4261
4262 if (hf_vsdb[5]) {
4263 /* max clock is 5000 KHz times block value */
4264 u32 max_tmds_clock = hf_vsdb[5] * 5000;
4265 struct drm_scdc *scdc = &hdmi->scdc;
4266
4267 if (max_tmds_clock > 340000) {
4268 display->max_tmds_clock = max_tmds_clock;
4269 DRM_DEBUG_KMS("HF-VSDB: max TMDS clock %d kHz\n",
4270 display->max_tmds_clock);
4271 }
4272
4273 if (scdc->supported) {
4274 scdc->scrambling.supported = true;
4275
4276 /* Few sinks support scrambling for cloks < 340M */
4277 if ((hf_vsdb[6] & 0x8))
4278 scdc->scrambling.low_rates = true;
4279 }
4280 }
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304281
4282 drm_parse_ycbcr420_deep_color_info(connector, hf_vsdb);
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304283}
4284
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004285static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
4286 const u8 *hdmi)
Mario Kleinerd0c94692014-03-27 19:59:39 +01004287{
Ville Syrjälä18267502016-09-28 16:51:38 +03004288 struct drm_display_info *info = &connector->display_info;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004289 unsigned int dc_bpc = 0;
4290
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004291 /* HDMI supports at least 8 bpc */
4292 info->bpc = 8;
4293
4294 if (cea_db_payload_len(hdmi) < 6)
4295 return;
4296
4297 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
4298 dc_bpc = 10;
4299 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
4300 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
4301 connector->name);
4302 }
4303
4304 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
4305 dc_bpc = 12;
4306 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
4307 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
4308 connector->name);
4309 }
4310
4311 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
4312 dc_bpc = 16;
4313 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
4314 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
4315 connector->name);
4316 }
4317
4318 if (dc_bpc == 0) {
4319 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
4320 connector->name);
4321 return;
4322 }
4323
4324 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
4325 connector->name, dc_bpc);
4326 info->bpc = dc_bpc;
4327
4328 /*
4329 * Deep color support mandates RGB444 support for all video
4330 * modes and forbids YCRCB422 support for all video modes per
4331 * HDMI 1.3 spec.
4332 */
4333 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4334
4335 /* YCRCB444 is optional according to spec. */
4336 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
4337 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4338 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
4339 connector->name);
4340 }
4341
4342 /*
4343 * Spec says that if any deep color mode is supported at all,
4344 * then deep color 36 bit must be supported.
4345 */
4346 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
4347 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
4348 connector->name);
4349 }
4350}
4351
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004352static void
4353drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
4354{
4355 struct drm_display_info *info = &connector->display_info;
4356 u8 len = cea_db_payload_len(db);
4357
4358 if (len >= 6)
4359 info->dvi_dual = db[6] & 1;
4360 if (len >= 7)
4361 info->max_tmds_clock = db[7] * 5000;
4362
4363 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
4364 "max TMDS clock %d kHz\n",
4365 info->dvi_dual,
4366 info->max_tmds_clock);
4367
4368 drm_parse_hdmi_deep_color_info(connector, db);
4369}
4370
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004371static void drm_parse_cea_ext(struct drm_connector *connector,
4372 struct edid *edid)
4373{
4374 struct drm_display_info *info = &connector->display_info;
4375 const u8 *edid_ext;
4376 int i, start, end;
4377
Mario Kleinerd0c94692014-03-27 19:59:39 +01004378 edid_ext = drm_find_cea_extension(edid);
4379 if (!edid_ext)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004380 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004381
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004382 info->cea_rev = edid_ext[1];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004383
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004384 /* The existence of a CEA block should imply RGB support */
4385 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4386 if (edid_ext[3] & EDID_CEA_YCRCB444)
4387 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4388 if (edid_ext[3] & EDID_CEA_YCRCB422)
4389 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004390
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004391 if (cea_db_offsets(edid_ext, &start, &end))
4392 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004393
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004394 for_each_cea_db(edid_ext, i, start, end) {
4395 const u8 *db = &edid_ext[i];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004396
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004397 if (cea_db_is_hdmi_vsdb(db))
4398 drm_parse_hdmi_vsdb_video(connector, db);
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304399 if (cea_db_is_hdmi_forum_vsdb(db))
4400 drm_parse_hdmi_forum_vsdb(connector, db);
Shashank Sharma832d4f22017-07-14 16:03:46 +05304401 if (cea_db_is_y420cmdb(db))
4402 drm_parse_y420cmdb_bitmap(connector, db);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004403 }
Mario Kleinerd0c94692014-03-27 19:59:39 +01004404}
4405
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004406static void drm_add_display_info(struct drm_connector *connector,
4407 struct edid *edid)
Jesse Barnes3b112282011-04-15 12:49:23 -07004408{
Ville Syrjälä18267502016-09-28 16:51:38 +03004409 struct drm_display_info *info = &connector->display_info;
Jesse Barnesebec9a7b2011-08-03 09:22:54 -07004410
Jesse Barnes3b112282011-04-15 12:49:23 -07004411 info->width_mm = edid->width_cm * 10;
4412 info->height_mm = edid->height_cm * 10;
4413
4414 /* driver figures it out in this case */
4415 info->bpc = 0;
Jesse Barnesda05a5a72011-04-15 13:48:57 -07004416 info->color_formats = 0;
Ville Syrjälä011acce2016-09-28 16:51:40 +03004417 info->cea_rev = 0;
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004418 info->max_tmds_clock = 0;
4419 info->dvi_dual = false;
Jesse Barnes3b112282011-04-15 12:49:23 -07004420
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004421 if (edid->revision < 3)
Jesse Barnes3b112282011-04-15 12:49:23 -07004422 return;
4423
4424 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
4425 return;
4426
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004427 drm_parse_cea_ext(connector, edid);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004428
Mario Kleiner210a0212016-07-06 12:05:48 +02004429 /*
4430 * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3?
4431 *
4432 * For such displays, the DFP spec 1.0, section 3.10 "EDID support"
4433 * tells us to assume 8 bpc color depth if the EDID doesn't have
4434 * extensions which tell otherwise.
4435 */
4436 if ((info->bpc == 0) && (edid->revision < 4) &&
4437 (edid->input & DRM_EDID_DIGITAL_TYPE_DVI)) {
4438 info->bpc = 8;
4439 DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
4440 connector->name, info->bpc);
4441 }
4442
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004443 /* Only defined for 1.4 with digital displays */
4444 if (edid->revision < 4)
4445 return;
4446
Jesse Barnes3b112282011-04-15 12:49:23 -07004447 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
4448 case DRM_EDID_DIGITAL_DEPTH_6:
4449 info->bpc = 6;
4450 break;
4451 case DRM_EDID_DIGITAL_DEPTH_8:
4452 info->bpc = 8;
4453 break;
4454 case DRM_EDID_DIGITAL_DEPTH_10:
4455 info->bpc = 10;
4456 break;
4457 case DRM_EDID_DIGITAL_DEPTH_12:
4458 info->bpc = 12;
4459 break;
4460 case DRM_EDID_DIGITAL_DEPTH_14:
4461 info->bpc = 14;
4462 break;
4463 case DRM_EDID_DIGITAL_DEPTH_16:
4464 info->bpc = 16;
4465 break;
4466 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
4467 default:
4468 info->bpc = 0;
4469 break;
4470 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07004471
Mario Kleinerd0c94692014-03-27 19:59:39 +01004472 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03004473 connector->name, info->bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004474
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02004475 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02004476 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
4477 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4478 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
4479 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Jesse Barnes3b112282011-04-15 12:49:23 -07004480}
4481
Dave Airliec97291772016-05-03 15:38:37 +10004482static int validate_displayid(u8 *displayid, int length, int idx)
4483{
4484 int i;
4485 u8 csum = 0;
4486 struct displayid_hdr *base;
4487
4488 base = (struct displayid_hdr *)&displayid[idx];
4489
4490 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
4491 base->rev, base->bytes, base->prod_id, base->ext_count);
4492
4493 if (base->bytes + 5 > length - idx)
4494 return -EINVAL;
4495 for (i = idx; i <= base->bytes + 5; i++) {
4496 csum += displayid[i];
4497 }
4498 if (csum) {
Chris Wilson813a7872017-02-10 19:59:13 +00004499 DRM_NOTE("DisplayID checksum invalid, remainder is %d\n", csum);
Dave Airliec97291772016-05-03 15:38:37 +10004500 return -EINVAL;
4501 }
4502 return 0;
4503}
4504
Dave Airliea39ed682016-05-02 08:35:05 +10004505static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
4506 struct displayid_detailed_timings_1 *timings)
4507{
4508 struct drm_display_mode *mode;
4509 unsigned pixel_clock = (timings->pixel_clock[0] |
4510 (timings->pixel_clock[1] << 8) |
4511 (timings->pixel_clock[2] << 16));
4512 unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
4513 unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
4514 unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
4515 unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
4516 unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
4517 unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
4518 unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
4519 unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
4520 bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
4521 bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
4522 mode = drm_mode_create(dev);
4523 if (!mode)
4524 return NULL;
4525
4526 mode->clock = pixel_clock * 10;
4527 mode->hdisplay = hactive;
4528 mode->hsync_start = mode->hdisplay + hsync;
4529 mode->hsync_end = mode->hsync_start + hsync_width;
4530 mode->htotal = mode->hdisplay + hblank;
4531
4532 mode->vdisplay = vactive;
4533 mode->vsync_start = mode->vdisplay + vsync;
4534 mode->vsync_end = mode->vsync_start + vsync_width;
4535 mode->vtotal = mode->vdisplay + vblank;
4536
4537 mode->flags = 0;
4538 mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
4539 mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
4540 mode->type = DRM_MODE_TYPE_DRIVER;
4541
4542 if (timings->flags & 0x80)
4543 mode->type |= DRM_MODE_TYPE_PREFERRED;
4544 mode->vrefresh = drm_mode_vrefresh(mode);
4545 drm_mode_set_name(mode);
4546
4547 return mode;
4548}
4549
4550static int add_displayid_detailed_1_modes(struct drm_connector *connector,
4551 struct displayid_block *block)
4552{
4553 struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
4554 int i;
4555 int num_timings;
4556 struct drm_display_mode *newmode;
4557 int num_modes = 0;
4558 /* blocks must be multiple of 20 bytes length */
4559 if (block->num_bytes % 20)
4560 return 0;
4561
4562 num_timings = block->num_bytes / 20;
4563 for (i = 0; i < num_timings; i++) {
4564 struct displayid_detailed_timings_1 *timings = &det->timings[i];
4565
4566 newmode = drm_mode_displayid_detailed(connector->dev, timings);
4567 if (!newmode)
4568 continue;
4569
4570 drm_mode_probed_add(connector, newmode);
4571 num_modes++;
4572 }
4573 return num_modes;
4574}
4575
4576static int add_displayid_detailed_modes(struct drm_connector *connector,
4577 struct edid *edid)
4578{
4579 u8 *displayid;
4580 int ret;
4581 int idx = 1;
4582 int length = EDID_LENGTH;
4583 struct displayid_block *block;
4584 int num_modes = 0;
4585
4586 displayid = drm_find_displayid_extension(edid);
4587 if (!displayid)
4588 return 0;
4589
4590 ret = validate_displayid(displayid, length, idx);
4591 if (ret)
4592 return 0;
4593
4594 idx += sizeof(struct displayid_hdr);
4595 while (block = (struct displayid_block *)&displayid[idx],
4596 idx + sizeof(struct displayid_block) <= length &&
4597 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
4598 block->num_bytes > 0) {
4599 idx += block->num_bytes + sizeof(struct displayid_block);
4600 switch (block->tag) {
4601 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
4602 num_modes += add_displayid_detailed_1_modes(connector, block);
4603 break;
4604 }
4605 }
4606 return num_modes;
4607}
4608
Jesse Barnes3b112282011-04-15 12:49:23 -07004609/**
Dave Airlief453ba02008-11-07 14:05:41 -08004610 * drm_add_edid_modes - add modes from EDID data, if available
4611 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004612 * @edid: EDID data
Dave Airlief453ba02008-11-07 14:05:41 -08004613 *
Daniel Vetterb3c6c8b2016-08-12 22:48:55 +02004614 * Add the specified modes to the connector's mode list. Also fills out the
Jani Nikulac945b8c2017-11-01 16:21:01 +02004615 * &drm_display_info structure and ELD in @connector with any information which
4616 * can be derived from the edid.
Dave Airlief453ba02008-11-07 14:05:41 -08004617 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004618 * Return: The number of modes added or 0 if we couldn't find any.
Dave Airlief453ba02008-11-07 14:05:41 -08004619 */
4620int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
4621{
4622 int num_modes = 0;
4623 u32 quirks;
4624
4625 if (edid == NULL) {
Jani Nikulac945b8c2017-11-01 16:21:01 +02004626 clear_eld(connector);
Dave Airlief453ba02008-11-07 14:05:41 -08004627 return 0;
4628 }
Alex Deucher3c537882010-02-05 04:21:19 -05004629 if (!drm_edid_is_valid(edid)) {
Jani Nikulac945b8c2017-11-01 16:21:01 +02004630 clear_eld(connector);
Jordan Crousedcdb1672010-05-27 13:40:25 -06004631 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03004632 connector->name);
Dave Airlief453ba02008-11-07 14:05:41 -08004633 return 0;
4634 }
4635
4636 quirks = edid_get_quirks(edid);
4637
Jani Nikulac945b8c2017-11-01 16:21:01 +02004638 drm_edid_to_eld(connector, edid);
4639
Adam Jacksonc867df72010-03-29 21:43:21 +00004640 /*
Shashank Sharma0f0f8702017-07-13 21:03:09 +05304641 * CEA-861-F adds ycbcr capability map block, for HDMI 2.0 sinks.
4642 * To avoid multiple parsing of same block, lets parse that map
4643 * from sink info, before parsing CEA modes.
4644 */
4645 drm_add_display_info(connector, edid);
4646
4647 /*
Adam Jacksonc867df72010-03-29 21:43:21 +00004648 * EDID spec says modes should be preferred in this order:
4649 * - preferred detailed mode
4650 * - other detailed modes from base block
4651 * - detailed modes from extension blocks
4652 * - CVT 3-byte code modes
4653 * - standard timing codes
4654 * - established timing codes
4655 * - modes inferred from GTF or CVT range information
4656 *
Adam Jackson13931572010-08-03 14:38:19 -04004657 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00004658 *
4659 * XXX order for additional mode types in extension blocks?
4660 */
Adam Jackson13931572010-08-03 14:38:19 -04004661 num_modes += add_detailed_modes(connector, edid, quirks);
4662 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00004663 num_modes += add_standard_modes(connector, edid);
4664 num_modes += add_established_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004665 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03004666 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airliea39ed682016-05-02 08:35:05 +10004667 num_modes += add_displayid_detailed_modes(connector, edid);
Ville Syrjälä4d53dc02015-05-08 17:45:07 +03004668 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
4669 num_modes += add_inferred_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08004670
4671 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
4672 edid_fixup_preferred(connector, quirks);
4673
Mario Kleinere10aec62016-07-06 12:05:44 +02004674 if (quirks & EDID_QUIRK_FORCE_6BPC)
4675 connector->display_info.bpc = 6;
4676
Rafał Miłecki49d45a312013-12-07 13:22:42 +01004677 if (quirks & EDID_QUIRK_FORCE_8BPC)
4678 connector->display_info.bpc = 8;
4679
Mario Kleinere345da82017-04-21 17:05:08 +02004680 if (quirks & EDID_QUIRK_FORCE_10BPC)
4681 connector->display_info.bpc = 10;
4682
Mario Kleinerbc5b9642014-05-23 21:40:55 +02004683 if (quirks & EDID_QUIRK_FORCE_12BPC)
4684 connector->display_info.bpc = 12;
4685
Dave Airlief453ba02008-11-07 14:05:41 -08004686 return num_modes;
4687}
4688EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004689
4690/**
4691 * drm_add_modes_noedid - add modes for the connectors without EDID
4692 * @connector: connector we're probing
4693 * @hdisplay: the horizontal display limit
4694 * @vdisplay: the vertical display limit
4695 *
4696 * Add the specified modes to the connector's mode list. Only when the
4697 * hdisplay/vdisplay is not beyond the given limit, it will be added.
4698 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004699 * Return: The number of modes added or 0 if we couldn't find any.
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004700 */
4701int drm_add_modes_noedid(struct drm_connector *connector,
4702 int hdisplay, int vdisplay)
4703{
4704 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004705 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004706 struct drm_device *dev = connector->dev;
4707
Daniel Vetterfbb40b22015-08-10 11:55:37 +02004708 count = ARRAY_SIZE(drm_dmt_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004709 if (hdisplay < 0)
4710 hdisplay = 0;
4711 if (vdisplay < 0)
4712 vdisplay = 0;
4713
4714 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00004715 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004716 if (hdisplay && vdisplay) {
4717 /*
4718 * Only when two are valid, they will be used to check
4719 * whether the mode should be added to the mode list of
4720 * the connector.
4721 */
4722 if (ptr->hdisplay > hdisplay ||
4723 ptr->vdisplay > vdisplay)
4724 continue;
4725 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05004726 if (drm_mode_vrefresh(ptr) > 61)
4727 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08004728 mode = drm_mode_duplicate(dev, ptr);
4729 if (mode) {
4730 drm_mode_probed_add(connector, mode);
4731 num_modes++;
4732 }
4733 }
4734 return num_modes;
4735}
4736EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01004737
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004738/**
4739 * drm_set_preferred_mode - Sets the preferred mode of a connector
4740 * @connector: connector whose mode list should be processed
4741 * @hpref: horizontal resolution of preferred mode
4742 * @vpref: vertical resolution of preferred mode
4743 *
4744 * Marks a mode as preferred if it matches the resolution specified by @hpref
4745 * and @vpref.
4746 */
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004747void drm_set_preferred_mode(struct drm_connector *connector,
4748 int hpref, int vpref)
4749{
4750 struct drm_display_mode *mode;
4751
4752 list_for_each_entry(mode, &connector->probed_modes, head) {
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004753 if (mode->hdisplay == hpref &&
Daniel Vetter9d3de132014-01-23 16:27:56 +01004754 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02004755 mode->type |= DRM_MODE_TYPE_PREFERRED;
4756 }
4757}
4758EXPORT_SYMBOL(drm_set_preferred_mode);
4759
Thierry Reding10a85122012-11-21 15:31:35 +01004760/**
4761 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
4762 * data from a DRM display mode
4763 * @frame: HDMI AVI infoframe
4764 * @mode: DRM display mode
Shashank Sharma0c1f5282017-07-13 21:03:07 +05304765 * @is_hdmi2_sink: Sink is HDMI 2.0 compliant
Thierry Reding10a85122012-11-21 15:31:35 +01004766 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004767 * Return: 0 on success or a negative error code on failure.
Thierry Reding10a85122012-11-21 15:31:35 +01004768 */
4769int
4770drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
Shashank Sharma0c1f5282017-07-13 21:03:07 +05304771 const struct drm_display_mode *mode,
4772 bool is_hdmi2_sink)
Thierry Reding10a85122012-11-21 15:31:35 +01004773{
4774 int err;
4775
4776 if (!frame || !mode)
4777 return -EINVAL;
4778
4779 err = hdmi_avi_infoframe_init(frame);
4780 if (err < 0)
4781 return err;
4782
Damien Lespiaubf02db92013-08-06 20:32:22 +01004783 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
4784 frame->pixel_repeat = 1;
4785
Thierry Reding10a85122012-11-21 15:31:35 +01004786 frame->video_code = drm_match_cea_mode(mode);
Thierry Reding10a85122012-11-21 15:31:35 +01004787
Shashank Sharma0c1f5282017-07-13 21:03:07 +05304788 /*
4789 * HDMI 1.4 VIC range: 1 <= VIC <= 64 (CEA-861-D) but
4790 * HDMI 2.0 VIC range: 1 <= VIC <= 107 (CEA-861-F). So we
4791 * have to make sure we dont break HDMI 1.4 sinks.
4792 */
4793 if (!is_hdmi2_sink && frame->video_code > 64)
4794 frame->video_code = 0;
4795
4796 /*
4797 * HDMI spec says if a mode is found in HDMI 1.4b 4K modes
4798 * we should send its VIC in vendor infoframes, else send the
4799 * VIC in AVI infoframes. Lets check if this mode is present in
4800 * HDMI 1.4b 4K modes
4801 */
4802 if (frame->video_code) {
4803 u8 vendor_if_vic = drm_match_hdmi_mode(mode);
4804 bool is_s3d = mode->flags & DRM_MODE_FLAG_3D_MASK;
4805
4806 if (drm_valid_hdmi_vic(vendor_if_vic) && !is_s3d)
4807 frame->video_code = 0;
4808 }
4809
Thierry Reding10a85122012-11-21 15:31:35 +01004810 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304811
Vandana Kannan69ab6d32014-06-05 14:45:29 +05304812 /*
4813 * Populate picture aspect ratio from either
4814 * user input (if specified) or from the CEA mode list.
4815 */
4816 if (mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_4_3 ||
4817 mode->picture_aspect_ratio == HDMI_PICTURE_ASPECT_16_9)
4818 frame->picture_aspect = mode->picture_aspect_ratio;
4819 else if (frame->video_code > 0)
Vandana Kannan0967e6a2014-04-01 16:26:59 +05304820 frame->picture_aspect = drm_get_cea_aspect_ratio(
4821 frame->video_code);
4822
Thierry Reding10a85122012-11-21 15:31:35 +01004823 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d018052014-02-27 09:19:30 -06004824 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01004825
4826 return 0;
4827}
4828EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004829
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004830/**
4831 * drm_hdmi_avi_infoframe_quant_range() - fill the HDMI AVI infoframe
4832 * quantization range information
4833 * @frame: HDMI AVI infoframe
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004834 * @mode: DRM display mode
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004835 * @rgb_quant_range: RGB quantization range (Q)
4836 * @rgb_quant_range_selectable: Sink support selectable RGB quantization range (QS)
4837 */
4838void
4839drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame,
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004840 const struct drm_display_mode *mode,
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004841 enum hdmi_quantization_range rgb_quant_range,
4842 bool rgb_quant_range_selectable)
4843{
4844 /*
4845 * CEA-861:
4846 * "A Source shall not send a non-zero Q value that does not correspond
4847 * to the default RGB Quantization Range for the transmitted Picture
4848 * unless the Sink indicates support for the Q bit in a Video
4849 * Capabilities Data Block."
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004850 *
4851 * HDMI 2.0 recommends sending non-zero Q when it does match the
4852 * default RGB quantization range for the mode, even when QS=0.
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004853 */
Ville Syrjälä779c4c22017-01-11 14:57:24 +02004854 if (rgb_quant_range_selectable ||
4855 rgb_quant_range == drm_default_rgb_quant_range(mode))
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004856 frame->quantization_range = rgb_quant_range;
4857 else
4858 frame->quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT;
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02004859
4860 /*
4861 * CEA-861-F:
4862 * "When transmitting any RGB colorimetry, the Source should set the
4863 * YQ-field to match the RGB Quantization Range being transmitted
4864 * (e.g., when Limited Range RGB, set YQ=0 or when Full Range RGB,
4865 * set YQ=1) and the Sink shall ignore the YQ-field."
4866 */
4867 if (rgb_quant_range == HDMI_QUANTIZATION_RANGE_LIMITED)
4868 frame->ycc_quantization_range =
4869 HDMI_YCC_QUANTIZATION_RANGE_LIMITED;
4870 else
4871 frame->ycc_quantization_range =
4872 HDMI_YCC_QUANTIZATION_RANGE_FULL;
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02004873}
4874EXPORT_SYMBOL(drm_hdmi_avi_infoframe_quant_range);
4875
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004876static enum hdmi_3d_structure
4877s3d_structure_from_display_mode(const struct drm_display_mode *mode)
4878{
4879 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
4880
4881 switch (layout) {
4882 case DRM_MODE_FLAG_3D_FRAME_PACKING:
4883 return HDMI_3D_STRUCTURE_FRAME_PACKING;
4884 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
4885 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
4886 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
4887 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
4888 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
4889 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
4890 case DRM_MODE_FLAG_3D_L_DEPTH:
4891 return HDMI_3D_STRUCTURE_L_DEPTH;
4892 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
4893 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
4894 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
4895 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
4896 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
4897 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
4898 default:
4899 return HDMI_3D_STRUCTURE_INVALID;
4900 }
4901}
4902
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004903/**
4904 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
4905 * data from a DRM display mode
4906 * @frame: HDMI vendor infoframe
4907 * @mode: DRM display mode
4908 *
4909 * Note that there's is a need to send HDMI vendor infoframes only when using a
4910 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
4911 * function will return -EINVAL, error that can be safely ignored.
4912 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004913 * Return: 0 on success or a negative error code on failure.
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004914 */
4915int
4916drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
4917 const struct drm_display_mode *mode)
4918{
4919 int err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004920 u32 s3d_flags;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004921 u8 vic;
4922
4923 if (!frame || !mode)
4924 return -EINVAL;
4925
4926 vic = drm_match_hdmi_mode(mode);
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004927 s3d_flags = mode->flags & DRM_MODE_FLAG_3D_MASK;
4928
4929 if (!vic && !s3d_flags)
4930 return -EINVAL;
4931
4932 if (vic && s3d_flags)
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004933 return -EINVAL;
4934
4935 err = hdmi_vendor_infoframe_init(frame);
4936 if (err < 0)
4937 return err;
4938
Damien Lespiau4eed4a02013-09-25 16:45:26 +01004939 if (vic)
4940 frame->vic = vic;
4941 else
4942 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01004943
4944 return 0;
4945}
4946EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
Dave Airlie40d9b042014-10-20 16:29:33 +10004947
Dave Airlie5e546cd2016-05-03 15:31:12 +10004948static int drm_parse_tiled_block(struct drm_connector *connector,
4949 struct displayid_block *block)
4950{
4951 struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
4952 u16 w, h;
4953 u8 tile_v_loc, tile_h_loc;
4954 u8 num_v_tile, num_h_tile;
4955 struct drm_tile_group *tg;
4956
4957 w = tile->tile_size[0] | tile->tile_size[1] << 8;
4958 h = tile->tile_size[2] | tile->tile_size[3] << 8;
4959
4960 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
4961 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
4962 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
4963 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
4964
4965 connector->has_tile = true;
4966 if (tile->tile_cap & 0x80)
4967 connector->tile_is_single_monitor = true;
4968
4969 connector->num_h_tile = num_h_tile + 1;
4970 connector->num_v_tile = num_v_tile + 1;
4971 connector->tile_h_loc = tile_h_loc;
4972 connector->tile_v_loc = tile_v_loc;
4973 connector->tile_h_size = w + 1;
4974 connector->tile_v_size = h + 1;
4975
4976 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
4977 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
4978 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
4979 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
4980 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
4981
4982 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
4983 if (!tg) {
4984 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
4985 }
4986 if (!tg)
4987 return -ENOMEM;
4988
4989 if (connector->tile_group != tg) {
4990 /* if we haven't got a pointer,
4991 take the reference, drop ref to old tile group */
4992 if (connector->tile_group) {
4993 drm_mode_put_tile_group(connector->dev, connector->tile_group);
4994 }
4995 connector->tile_group = tg;
4996 } else
4997 /* if same tile group, then release the ref we just took. */
4998 drm_mode_put_tile_group(connector->dev, tg);
4999 return 0;
5000}
5001
Dave Airlie40d9b042014-10-20 16:29:33 +10005002static int drm_parse_display_id(struct drm_connector *connector,
5003 u8 *displayid, int length,
5004 bool is_edid_extension)
5005{
5006 /* if this is an EDID extension the first byte will be 0x70 */
5007 int idx = 0;
Dave Airlie40d9b042014-10-20 16:29:33 +10005008 struct displayid_block *block;
Dave Airlie5e546cd2016-05-03 15:31:12 +10005009 int ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10005010
5011 if (is_edid_extension)
5012 idx = 1;
5013
Dave Airliec97291772016-05-03 15:38:37 +10005014 ret = validate_displayid(displayid, length, idx);
5015 if (ret)
5016 return ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10005017
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005018 idx += sizeof(struct displayid_hdr);
5019 while (block = (struct displayid_block *)&displayid[idx],
5020 idx + sizeof(struct displayid_block) <= length &&
5021 idx + sizeof(struct displayid_block) + block->num_bytes <= length &&
5022 block->num_bytes > 0) {
5023 idx += block->num_bytes + sizeof(struct displayid_block);
5024 DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n",
5025 block->tag, block->rev, block->num_bytes);
Dave Airlie40d9b042014-10-20 16:29:33 +10005026
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005027 switch (block->tag) {
5028 case DATA_BLOCK_TILED_DISPLAY:
5029 ret = drm_parse_tiled_block(connector, block);
5030 if (ret)
5031 return ret;
5032 break;
Dave Airliea39ed682016-05-02 08:35:05 +10005033 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
5034 /* handled in mode gathering code. */
5035 break;
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005036 default:
5037 DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag);
5038 break;
5039 }
Dave Airlie40d9b042014-10-20 16:29:33 +10005040 }
5041 return 0;
5042}
5043
5044static void drm_get_displayid(struct drm_connector *connector,
5045 struct edid *edid)
5046{
5047 void *displayid = NULL;
5048 int ret;
5049 connector->has_tile = false;
5050 displayid = drm_find_displayid_extension(edid);
5051 if (!displayid) {
5052 /* drop reference to any tile group we had */
5053 goto out_drop_ref;
5054 }
5055
5056 ret = drm_parse_display_id(connector, displayid, EDID_LENGTH, true);
5057 if (ret < 0)
5058 goto out_drop_ref;
5059 if (!connector->has_tile)
5060 goto out_drop_ref;
5061 return;
5062out_drop_ref:
5063 if (connector->tile_group) {
5064 drm_mode_put_tile_group(connector->dev, connector->tile_group);
5065 connector->tile_group = NULL;
5066 }
5067 return;
5068}