blob: 54b1d4f297dfffb783570defdf6c6aaf55f084b4 [file] [log] [blame]
Dave Airlief453ba02008-11-07 14:05:41 -08001/*
2 * Copyright (c) 2006 Luc Verhaegen (quirks list)
3 * Copyright (c) 2007-2008 Intel Corporation
4 * Jesse Barnes <jesse.barnes@intel.com>
Adam Jackson61e57a82010-03-29 21:43:18 +00005 * Copyright 2010 Red Hat, Inc.
Dave Airlief453ba02008-11-07 14:05:41 -08006 *
7 * DDC probing routines (drm_ddc_read & drm_do_probe_ddc_edid) originally from
8 * FB layer.
9 * Copyright (C) 2006 Dennis Munsie <dmunsie@cecropia.com>
10 *
11 * Permission is hereby granted, free of charge, to any person obtaining a
12 * copy of this software and associated documentation files (the "Software"),
13 * to deal in the Software without restriction, including without limitation
14 * the rights to use, copy, modify, merge, publish, distribute, sub license,
15 * and/or sell copies of the Software, and to permit persons to whom the
16 * Software is furnished to do so, subject to the following conditions:
17 *
18 * The above copyright notice and this permission notice (including the
19 * next paragraph) shall be included in all copies or substantial portions
20 * of the Software.
21 *
22 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
25 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
27 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
28 * DEALINGS IN THE SOFTWARE.
29 */
Jani Nikula9c79ede2019-05-06 12:52:48 +030030
Thierry Reding10a85122012-11-21 15:31:35 +010031#include <linux/hdmi.h>
Dave Airlief453ba02008-11-07 14:05:41 -080032#include <linux/i2c.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030033#include <linux/kernel.h>
Adam Jackson47819ba2012-05-30 16:42:39 -040034#include <linux/module.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030035#include <linux/slab.h>
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +010036#include <linux/vga_switcheroo.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030037
38#include <drm/drm_displayid.h>
39#include <drm/drm_drv.h>
David Howells760285e2012-10-02 18:01:07 +010040#include <drm/drm_edid.h>
Laurent Pinchart93382032016-11-28 20:51:09 +020041#include <drm/drm_encoder.h>
Jani Nikula9c79ede2019-05-06 12:52:48 +030042#include <drm/drm_print.h>
Shashank Sharma62c58af2017-03-13 16:54:02 +053043#include <drm/drm_scdc_helper.h>
Dave Airlief453ba02008-11-07 14:05:41 -080044
Takashi Iwai969218f2017-01-17 17:43:29 +010045#include "drm_crtc_internal.h"
46
Adam Jackson13931572010-08-03 14:38:19 -040047#define version_greater(edid, maj, min) \
48 (((edid)->version > (maj)) || \
49 ((edid)->version == (maj) && (edid)->revision > (min)))
Dave Airlief453ba02008-11-07 14:05:41 -080050
Adam Jacksond1ff6402010-03-29 21:43:26 +000051#define EDID_EST_TIMINGS 16
52#define EDID_STD_TIMINGS 8
53#define EDID_DETAILED_TIMINGS 4
Dave Airlief453ba02008-11-07 14:05:41 -080054
55/*
56 * EDID blocks out in the wild have a variety of bugs, try to collect
57 * them here (note that userspace may work around broken monitors first,
58 * but fixes should make their way here so that the kernel "just works"
59 * on as many displays as possible).
60 */
61
62/* First detailed mode wrong, use largest 60Hz mode */
63#define EDID_QUIRK_PREFER_LARGE_60 (1 << 0)
64/* Reported 135MHz pixel clock is too high, needs adjustment */
65#define EDID_QUIRK_135_CLOCK_TOO_HIGH (1 << 1)
66/* Prefer the largest mode at 75 Hz */
67#define EDID_QUIRK_PREFER_LARGE_75 (1 << 2)
68/* Detail timing is in cm not mm */
69#define EDID_QUIRK_DETAILED_IN_CM (1 << 3)
70/* Detailed timing descriptors have bogus size values, so just take the
71 * maximum size and use that.
72 */
73#define EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE (1 << 4)
Dave Airlief453ba02008-11-07 14:05:41 -080074/* use +hsync +vsync for detailed mode */
75#define EDID_QUIRK_DETAILED_SYNC_PP (1 << 6)
Adam Jacksonbc42aab2012-05-23 16:26:54 -040076/* Force reduced-blanking timings for detailed modes */
77#define EDID_QUIRK_FORCE_REDUCED_BLANKING (1 << 7)
Rafał Miłecki49d45a312013-12-07 13:22:42 +010078/* Force 8bpc */
79#define EDID_QUIRK_FORCE_8BPC (1 << 8)
Mario Kleinerbc5b9642014-05-23 21:40:55 +020080/* Force 12bpc */
81#define EDID_QUIRK_FORCE_12BPC (1 << 9)
Mario Kleinere10aec62016-07-06 12:05:44 +020082/* Force 6bpc */
83#define EDID_QUIRK_FORCE_6BPC (1 << 10)
Mario Kleinere345da82017-04-21 17:05:08 +020084/* Force 10bpc */
85#define EDID_QUIRK_FORCE_10BPC (1 << 11)
Dave Airlie66660d42017-10-16 05:08:09 +010086/* Non desktop display (i.e. HMD) */
87#define EDID_QUIRK_NON_DESKTOP (1 << 12)
Alex Deucher3c537882010-02-05 04:21:19 -050088
Adam Jackson13931572010-08-03 14:38:19 -040089struct detailed_mode_closure {
90 struct drm_connector *connector;
91 struct edid *edid;
92 bool preferred;
93 u32 quirks;
94 int modes;
95};
Dave Airlief453ba02008-11-07 14:05:41 -080096
Zhao Yakui5c612592009-06-22 13:17:10 +080097#define LEVEL_DMT 0
98#define LEVEL_GTF 1
Adam Jackson7a374352010-03-29 21:43:30 +000099#define LEVEL_GTF2 2
100#define LEVEL_CVT 3
Zhao Yakui5c612592009-06-22 13:17:10 +0800101
Jani Nikula23c4cfb2016-12-28 13:06:26 +0200102static const struct edid_quirk {
Ian Pilcherc51a3fd62012-04-22 11:40:26 -0500103 char vendor[4];
Dave Airlief453ba02008-11-07 14:05:41 -0800104 int product_id;
105 u32 quirks;
106} edid_quirk_list[] = {
107 /* Acer AL1706 */
108 { "ACR", 44358, EDID_QUIRK_PREFER_LARGE_60 },
109 /* Acer F51 */
110 { "API", 0x7602, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800111
Mario Kleinere10aec62016-07-06 12:05:44 +0200112 /* AEO model 0 reports 8 bpc, but is a 6 bpc panel */
113 { "AEO", 0, EDID_QUIRK_FORCE_6BPC },
114
Kai-Heng Feng0711a432018-10-02 23:29:11 +0800115 /* BOE model on HP Pavilion 15-n233sl reports 8 bpc, but is a 6 bpc panel */
116 { "BOE", 0x78b, EDID_QUIRK_FORCE_6BPC },
117
Kai-Heng Feng06998a752018-02-18 16:53:59 +0800118 /* CPT panel of Asus UX303LA reports 8 bpc, but is a 6 bpc panel */
119 { "CPT", 0x17df, EDID_QUIRK_FORCE_6BPC },
120
Kai-Heng Feng25da7502018-08-23 05:53:32 +0000121 /* SDC panel of Lenovo B50-80 reports 8 bpc, but is a 6 bpc panel */
122 { "SDC", 0x3652, EDID_QUIRK_FORCE_6BPC },
123
Lee, Shawn C922dcef2018-10-28 22:49:33 -0700124 /* BOE model 0x0771 reports 8 bpc, but is a 6 bpc panel */
125 { "BOE", 0x0771, EDID_QUIRK_FORCE_6BPC },
126
Dave Airlief453ba02008-11-07 14:05:41 -0800127 /* Belinea 10 15 55 */
128 { "MAX", 1516, EDID_QUIRK_PREFER_LARGE_60 },
129 { "MAX", 0x77e, EDID_QUIRK_PREFER_LARGE_60 },
130
131 /* Envision Peripherals, Inc. EN-7100e */
132 { "EPI", 59264, EDID_QUIRK_135_CLOCK_TOO_HIGH },
Adam Jacksonba1163d2010-04-06 16:11:00 +0000133 /* Envision EN2028 */
134 { "EPI", 8232, EDID_QUIRK_PREFER_LARGE_60 },
Dave Airlief453ba02008-11-07 14:05:41 -0800135
136 /* Funai Electronics PM36B */
137 { "FCM", 13600, EDID_QUIRK_PREFER_LARGE_75 |
138 EDID_QUIRK_DETAILED_IN_CM },
139
Mario Kleinere345da82017-04-21 17:05:08 +0200140 /* LGD panel of HP zBook 17 G2, eDP 10 bpc, but reports unknown bpc */
141 { "LGD", 764, EDID_QUIRK_FORCE_10BPC },
142
Dave Airlief453ba02008-11-07 14:05:41 -0800143 /* LG Philips LCD LP154W01-A5 */
144 { "LPL", 0, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
145 { "LPL", 0x2a00, EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE },
146
Dave Airlief453ba02008-11-07 14:05:41 -0800147 /* Samsung SyncMaster 205BW. Note: irony */
148 { "SAM", 541, EDID_QUIRK_DETAILED_SYNC_PP },
149 /* Samsung SyncMaster 22[5-6]BW */
150 { "SAM", 596, EDID_QUIRK_PREFER_LARGE_60 },
151 { "SAM", 638, EDID_QUIRK_PREFER_LARGE_60 },
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400152
Mario Kleinerbc5b9642014-05-23 21:40:55 +0200153 /* Sony PVM-2541A does up to 12 bpc, but only reports max 8 bpc */
154 { "SNY", 0x2541, EDID_QUIRK_FORCE_12BPC },
155
Adam Jacksonbc42aab2012-05-23 16:26:54 -0400156 /* ViewSonic VA2026w */
157 { "VSC", 5020, EDID_QUIRK_FORCE_REDUCED_BLANKING },
Alex Deucher118bdbd2013-08-12 11:04:29 -0400158
159 /* Medion MD 30217 PG */
160 { "MED", 0x7b8, EDID_QUIRK_PREFER_LARGE_75 },
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100161
Kai-Heng Feng11bcf5f2019-04-02 11:30:37 +0800162 /* Lenovo G50 */
163 { "SDC", 18514, EDID_QUIRK_FORCE_6BPC },
164
Rafał Miłecki49d45a312013-12-07 13:22:42 +0100165 /* Panel in Samsung NP700G7A-S01PL notebook reports 6bpc */
166 { "SEC", 0xd033, EDID_QUIRK_FORCE_8BPC },
Tomeu Vizoso36fc5792017-02-20 16:25:45 +0100167
168 /* Rotel RSX-1058 forwards sink's EDID but only does HDMI 1.1*/
169 { "ETR", 13896, EDID_QUIRK_FORCE_8BPC },
Dave Airlieacb1d8e2017-10-16 05:26:19 +0100170
Andres Rodriguez30d62d42019-05-02 15:31:57 -0400171 /* Valve Index Headset */
172 { "VLV", 0x91a8, EDID_QUIRK_NON_DESKTOP },
173 { "VLV", 0x91b0, EDID_QUIRK_NON_DESKTOP },
174 { "VLV", 0x91b1, EDID_QUIRK_NON_DESKTOP },
175 { "VLV", 0x91b2, EDID_QUIRK_NON_DESKTOP },
176 { "VLV", 0x91b3, EDID_QUIRK_NON_DESKTOP },
177 { "VLV", 0x91b4, EDID_QUIRK_NON_DESKTOP },
178 { "VLV", 0x91b5, EDID_QUIRK_NON_DESKTOP },
179 { "VLV", 0x91b6, EDID_QUIRK_NON_DESKTOP },
180 { "VLV", 0x91b7, EDID_QUIRK_NON_DESKTOP },
181 { "VLV", 0x91b8, EDID_QUIRK_NON_DESKTOP },
182 { "VLV", 0x91b9, EDID_QUIRK_NON_DESKTOP },
183 { "VLV", 0x91ba, EDID_QUIRK_NON_DESKTOP },
184 { "VLV", 0x91bb, EDID_QUIRK_NON_DESKTOP },
185 { "VLV", 0x91bc, EDID_QUIRK_NON_DESKTOP },
186 { "VLV", 0x91bd, EDID_QUIRK_NON_DESKTOP },
187 { "VLV", 0x91be, EDID_QUIRK_NON_DESKTOP },
188 { "VLV", 0x91bf, EDID_QUIRK_NON_DESKTOP },
189
Lubosz Sarnecki69313172018-05-29 13:52:15 +0200190 /* HTC Vive and Vive Pro VR Headsets */
Dave Airlieacb1d8e2017-10-16 05:26:19 +0100191 { "HVR", 0xaa01, EDID_QUIRK_NON_DESKTOP },
Lubosz Sarnecki69313172018-05-29 13:52:15 +0200192 { "HVR", 0xaa02, EDID_QUIRK_NON_DESKTOP },
Philipp Zabelb3b12ea2018-02-19 18:59:36 +0100193
194 /* Oculus Rift DK1, DK2, and CV1 VR Headsets */
195 { "OVR", 0x0001, EDID_QUIRK_NON_DESKTOP },
196 { "OVR", 0x0003, EDID_QUIRK_NON_DESKTOP },
197 { "OVR", 0x0004, EDID_QUIRK_NON_DESKTOP },
Philipp Zabel90eda8f2018-02-19 18:59:37 +0100198
199 /* Windows Mixed Reality Headsets */
200 { "ACR", 0x7fce, EDID_QUIRK_NON_DESKTOP },
201 { "HPN", 0x3515, EDID_QUIRK_NON_DESKTOP },
202 { "LEN", 0x0408, EDID_QUIRK_NON_DESKTOP },
203 { "LEN", 0xb800, EDID_QUIRK_NON_DESKTOP },
204 { "FUJ", 0x1970, EDID_QUIRK_NON_DESKTOP },
205 { "DEL", 0x7fce, EDID_QUIRK_NON_DESKTOP },
206 { "SEC", 0x144a, EDID_QUIRK_NON_DESKTOP },
207 { "AUS", 0xc102, EDID_QUIRK_NON_DESKTOP },
Philipp Zabelccffc9e2018-02-19 18:59:38 +0100208
209 /* Sony PlayStation VR Headset */
210 { "SNY", 0x0704, EDID_QUIRK_NON_DESKTOP },
Ryan Pavlik29054232018-12-03 10:46:44 -0600211
212 /* Sensics VR Headsets */
213 { "SEN", 0x1019, EDID_QUIRK_NON_DESKTOP },
214
215 /* OSVR HDK and HDK2 VR Headsets */
216 { "SVR", 0x1019, EDID_QUIRK_NON_DESKTOP },
Dave Airlief453ba02008-11-07 14:05:41 -0800217};
218
Thierry Redinga6b21832012-11-23 15:01:42 +0100219/*
220 * Autogenerated from the DMT spec.
221 * This table is copied from xfree86/modes/xf86EdidModes.c.
222 */
223static const struct drm_display_mode drm_dmt_modes[] = {
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300224 /* 0x01 - 640x350@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100225 { DRM_MODE("640x350", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
226 736, 832, 0, 350, 382, 385, 445, 0,
227 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300228 /* 0x02 - 640x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100229 { DRM_MODE("640x400", DRM_MODE_TYPE_DRIVER, 31500, 640, 672,
230 736, 832, 0, 400, 401, 404, 445, 0,
231 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300232 /* 0x03 - 720x400@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100233 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 756,
234 828, 936, 0, 400, 401, 404, 446, 0,
235 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300236 /* 0x04 - 640x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100237 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300238 752, 800, 0, 480, 490, 492, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100239 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300240 /* 0x05 - 640x480@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100241 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
242 704, 832, 0, 480, 489, 492, 520, 0,
243 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300244 /* 0x06 - 640x480@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100245 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
246 720, 840, 0, 480, 481, 484, 500, 0,
247 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300248 /* 0x07 - 640x480@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100249 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 36000, 640, 696,
250 752, 832, 0, 480, 481, 484, 509, 0,
251 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300252 /* 0x08 - 800x600@56Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100253 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
254 896, 1024, 0, 600, 601, 603, 625, 0,
255 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300256 /* 0x09 - 800x600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100257 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
258 968, 1056, 0, 600, 601, 605, 628, 0,
259 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300260 /* 0x0a - 800x600@72Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100261 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
262 976, 1040, 0, 600, 637, 643, 666, 0,
263 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300264 /* 0x0b - 800x600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100265 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
266 896, 1056, 0, 600, 601, 604, 625, 0,
267 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300268 /* 0x0c - 800x600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100269 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 56250, 800, 832,
270 896, 1048, 0, 600, 601, 604, 631, 0,
271 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300272 /* 0x0d - 800x600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100273 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 73250, 800, 848,
274 880, 960, 0, 600, 603, 607, 636, 0,
275 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300276 /* 0x0e - 848x480@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100277 { DRM_MODE("848x480", DRM_MODE_TYPE_DRIVER, 33750, 848, 864,
278 976, 1088, 0, 480, 486, 494, 517, 0,
279 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300280 /* 0x0f - 1024x768@43Hz, interlace */
Thierry Redinga6b21832012-11-23 15:01:42 +0100281 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER, 44900, 1024, 1032,
Paul Parsons735b1002016-04-04 20:36:34 +0100282 1208, 1264, 0, 768, 768, 776, 817, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100283 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300284 DRM_MODE_FLAG_INTERLACE) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300285 /* 0x10 - 1024x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100286 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
287 1184, 1344, 0, 768, 771, 777, 806, 0,
288 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300289 /* 0x11 - 1024x768@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100290 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
291 1184, 1328, 0, 768, 771, 777, 806, 0,
292 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300293 /* 0x12 - 1024x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100294 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
295 1136, 1312, 0, 768, 769, 772, 800, 0,
296 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300297 /* 0x13 - 1024x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100298 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 94500, 1024, 1072,
299 1168, 1376, 0, 768, 769, 772, 808, 0,
300 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300301 /* 0x14 - 1024x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100302 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 115500, 1024, 1072,
303 1104, 1184, 0, 768, 771, 775, 813, 0,
304 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300305 /* 0x15 - 1152x864@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100306 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
307 1344, 1600, 0, 864, 865, 868, 900, 0,
308 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300309 /* 0x55 - 1280x720@60Hz */
310 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
311 1430, 1650, 0, 720, 725, 730, 750, 0,
312 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300313 /* 0x16 - 1280x768@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100314 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 68250, 1280, 1328,
315 1360, 1440, 0, 768, 771, 778, 790, 0,
316 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300317 /* 0x17 - 1280x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100318 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 79500, 1280, 1344,
319 1472, 1664, 0, 768, 771, 778, 798, 0,
320 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300321 /* 0x18 - 1280x768@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100322 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 102250, 1280, 1360,
323 1488, 1696, 0, 768, 771, 778, 805, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300324 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300325 /* 0x19 - 1280x768@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100326 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 117500, 1280, 1360,
327 1496, 1712, 0, 768, 771, 778, 809, 0,
328 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300329 /* 0x1a - 1280x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100330 { DRM_MODE("1280x768", DRM_MODE_TYPE_DRIVER, 140250, 1280, 1328,
331 1360, 1440, 0, 768, 771, 778, 813, 0,
332 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300333 /* 0x1b - 1280x800@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100334 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 71000, 1280, 1328,
335 1360, 1440, 0, 800, 803, 809, 823, 0,
336 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300337 /* 0x1c - 1280x800@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100338 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 83500, 1280, 1352,
339 1480, 1680, 0, 800, 803, 809, 831, 0,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300340 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300341 /* 0x1d - 1280x800@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100342 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 106500, 1280, 1360,
343 1488, 1696, 0, 800, 803, 809, 838, 0,
344 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300345 /* 0x1e - 1280x800@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100346 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 122500, 1280, 1360,
347 1496, 1712, 0, 800, 803, 809, 843, 0,
348 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300349 /* 0x1f - 1280x800@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100350 { DRM_MODE("1280x800", DRM_MODE_TYPE_DRIVER, 146250, 1280, 1328,
351 1360, 1440, 0, 800, 803, 809, 847, 0,
352 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300353 /* 0x20 - 1280x960@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100354 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1376,
355 1488, 1800, 0, 960, 961, 964, 1000, 0,
356 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300357 /* 0x21 - 1280x960@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100358 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1344,
359 1504, 1728, 0, 960, 961, 964, 1011, 0,
360 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300361 /* 0x22 - 1280x960@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100362 { DRM_MODE("1280x960", DRM_MODE_TYPE_DRIVER, 175500, 1280, 1328,
363 1360, 1440, 0, 960, 963, 967, 1017, 0,
364 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300365 /* 0x23 - 1280x1024@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100366 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 108000, 1280, 1328,
367 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
368 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300369 /* 0x24 - 1280x1024@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100370 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
371 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
372 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300373 /* 0x25 - 1280x1024@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100374 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 157500, 1280, 1344,
375 1504, 1728, 0, 1024, 1025, 1028, 1072, 0,
376 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300377 /* 0x26 - 1280x1024@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100378 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 187250, 1280, 1328,
379 1360, 1440, 0, 1024, 1027, 1034, 1084, 0,
380 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300381 /* 0x27 - 1360x768@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100382 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 85500, 1360, 1424,
383 1536, 1792, 0, 768, 771, 777, 795, 0,
384 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300385 /* 0x28 - 1360x768@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100386 { DRM_MODE("1360x768", DRM_MODE_TYPE_DRIVER, 148250, 1360, 1408,
387 1440, 1520, 0, 768, 771, 776, 813, 0,
388 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300389 /* 0x51 - 1366x768@60Hz */
390 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 85500, 1366, 1436,
391 1579, 1792, 0, 768, 771, 774, 798, 0,
392 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
393 /* 0x56 - 1366x768@60Hz */
394 { DRM_MODE("1366x768", DRM_MODE_TYPE_DRIVER, 72000, 1366, 1380,
395 1436, 1500, 0, 768, 769, 772, 800, 0,
396 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300397 /* 0x29 - 1400x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100398 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 101000, 1400, 1448,
399 1480, 1560, 0, 1050, 1053, 1057, 1080, 0,
400 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300401 /* 0x2a - 1400x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100402 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 121750, 1400, 1488,
403 1632, 1864, 0, 1050, 1053, 1057, 1089, 0,
404 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300405 /* 0x2b - 1400x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100406 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 156000, 1400, 1504,
407 1648, 1896, 0, 1050, 1053, 1057, 1099, 0,
408 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300409 /* 0x2c - 1400x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100410 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 179500, 1400, 1504,
411 1656, 1912, 0, 1050, 1053, 1057, 1105, 0,
412 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300413 /* 0x2d - 1400x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100414 { DRM_MODE("1400x1050", DRM_MODE_TYPE_DRIVER, 208000, 1400, 1448,
415 1480, 1560, 0, 1050, 1053, 1057, 1112, 0,
416 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300417 /* 0x2e - 1440x900@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100418 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 88750, 1440, 1488,
419 1520, 1600, 0, 900, 903, 909, 926, 0,
420 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300421 /* 0x2f - 1440x900@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100422 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 106500, 1440, 1520,
423 1672, 1904, 0, 900, 903, 909, 934, 0,
424 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300425 /* 0x30 - 1440x900@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100426 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 136750, 1440, 1536,
427 1688, 1936, 0, 900, 903, 909, 942, 0,
428 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300429 /* 0x31 - 1440x900@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100430 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 157000, 1440, 1544,
431 1696, 1952, 0, 900, 903, 909, 948, 0,
432 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300433 /* 0x32 - 1440x900@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100434 { DRM_MODE("1440x900", DRM_MODE_TYPE_DRIVER, 182750, 1440, 1488,
435 1520, 1600, 0, 900, 903, 909, 953, 0,
436 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300437 /* 0x53 - 1600x900@60Hz */
438 { DRM_MODE("1600x900", DRM_MODE_TYPE_DRIVER, 108000, 1600, 1624,
439 1704, 1800, 0, 900, 901, 904, 1000, 0,
440 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300441 /* 0x33 - 1600x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100442 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 162000, 1600, 1664,
443 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
444 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300445 /* 0x34 - 1600x1200@65Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100446 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 175500, 1600, 1664,
447 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
448 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300449 /* 0x35 - 1600x1200@70Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100450 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 189000, 1600, 1664,
451 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
452 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300453 /* 0x36 - 1600x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100454 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 202500, 1600, 1664,
455 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
456 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300457 /* 0x37 - 1600x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100458 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 229500, 1600, 1664,
459 1856, 2160, 0, 1200, 1201, 1204, 1250, 0,
460 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300461 /* 0x38 - 1600x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100462 { DRM_MODE("1600x1200", DRM_MODE_TYPE_DRIVER, 268250, 1600, 1648,
463 1680, 1760, 0, 1200, 1203, 1207, 1271, 0,
464 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300465 /* 0x39 - 1680x1050@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100466 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 119000, 1680, 1728,
467 1760, 1840, 0, 1050, 1053, 1059, 1080, 0,
468 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300469 /* 0x3a - 1680x1050@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100470 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 146250, 1680, 1784,
471 1960, 2240, 0, 1050, 1053, 1059, 1089, 0,
472 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300473 /* 0x3b - 1680x1050@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100474 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 187000, 1680, 1800,
475 1976, 2272, 0, 1050, 1053, 1059, 1099, 0,
476 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300477 /* 0x3c - 1680x1050@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100478 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 214750, 1680, 1808,
479 1984, 2288, 0, 1050, 1053, 1059, 1105, 0,
480 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300481 /* 0x3d - 1680x1050@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100482 { DRM_MODE("1680x1050", DRM_MODE_TYPE_DRIVER, 245500, 1680, 1728,
483 1760, 1840, 0, 1050, 1053, 1059, 1112, 0,
484 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300485 /* 0x3e - 1792x1344@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100486 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 204750, 1792, 1920,
487 2120, 2448, 0, 1344, 1345, 1348, 1394, 0,
488 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300489 /* 0x3f - 1792x1344@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100490 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 261000, 1792, 1888,
491 2104, 2456, 0, 1344, 1345, 1348, 1417, 0,
492 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300493 /* 0x40 - 1792x1344@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100494 { DRM_MODE("1792x1344", DRM_MODE_TYPE_DRIVER, 333250, 1792, 1840,
495 1872, 1952, 0, 1344, 1347, 1351, 1423, 0,
496 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300497 /* 0x41 - 1856x1392@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100498 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 218250, 1856, 1952,
499 2176, 2528, 0, 1392, 1393, 1396, 1439, 0,
500 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300501 /* 0x42 - 1856x1392@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100502 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 288000, 1856, 1984,
Ville Syrjäläfcf22d02015-04-02 17:02:09 +0300503 2208, 2560, 0, 1392, 1393, 1396, 1500, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100504 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300505 /* 0x43 - 1856x1392@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100506 { DRM_MODE("1856x1392", DRM_MODE_TYPE_DRIVER, 356500, 1856, 1904,
507 1936, 2016, 0, 1392, 1395, 1399, 1474, 0,
508 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300509 /* 0x52 - 1920x1080@60Hz */
510 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
511 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
512 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300513 /* 0x44 - 1920x1200@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100514 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 154000, 1920, 1968,
515 2000, 2080, 0, 1200, 1203, 1209, 1235, 0,
516 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300517 /* 0x45 - 1920x1200@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100518 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 193250, 1920, 2056,
519 2256, 2592, 0, 1200, 1203, 1209, 1245, 0,
520 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300521 /* 0x46 - 1920x1200@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100522 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 245250, 1920, 2056,
523 2264, 2608, 0, 1200, 1203, 1209, 1255, 0,
524 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300525 /* 0x47 - 1920x1200@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100526 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 281250, 1920, 2064,
527 2272, 2624, 0, 1200, 1203, 1209, 1262, 0,
528 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300529 /* 0x48 - 1920x1200@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100530 { DRM_MODE("1920x1200", DRM_MODE_TYPE_DRIVER, 317000, 1920, 1968,
531 2000, 2080, 0, 1200, 1203, 1209, 1271, 0,
532 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300533 /* 0x49 - 1920x1440@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100534 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 234000, 1920, 2048,
535 2256, 2600, 0, 1440, 1441, 1444, 1500, 0,
536 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300537 /* 0x4a - 1920x1440@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100538 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2064,
539 2288, 2640, 0, 1440, 1441, 1444, 1500, 0,
540 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300541 /* 0x4b - 1920x1440@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100542 { DRM_MODE("1920x1440", DRM_MODE_TYPE_DRIVER, 380500, 1920, 1968,
543 2000, 2080, 0, 1440, 1443, 1447, 1525, 0,
544 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300545 /* 0x54 - 2048x1152@60Hz */
546 { DRM_MODE("2048x1152", DRM_MODE_TYPE_DRIVER, 162000, 2048, 2074,
547 2154, 2250, 0, 1152, 1153, 1156, 1200, 0,
548 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300549 /* 0x4c - 2560x1600@60Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100550 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 268500, 2560, 2608,
551 2640, 2720, 0, 1600, 1603, 1609, 1646, 0,
552 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300553 /* 0x4d - 2560x1600@60Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100554 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 348500, 2560, 2752,
555 3032, 3504, 0, 1600, 1603, 1609, 1658, 0,
556 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300557 /* 0x4e - 2560x1600@75Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100558 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 443250, 2560, 2768,
559 3048, 3536, 0, 1600, 1603, 1609, 1672, 0,
560 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300561 /* 0x4f - 2560x1600@85Hz */
Thierry Redinga6b21832012-11-23 15:01:42 +0100562 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 505250, 2560, 2768,
563 3048, 3536, 0, 1600, 1603, 1609, 1682, 0,
564 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) },
Ville Syrjälä24b856b2015-04-02 17:02:10 +0300565 /* 0x50 - 2560x1600@120Hz RB */
Thierry Redinga6b21832012-11-23 15:01:42 +0100566 { DRM_MODE("2560x1600", DRM_MODE_TYPE_DRIVER, 552750, 2560, 2608,
567 2640, 2720, 0, 1600, 1603, 1609, 1694, 0,
568 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Ville Syrjäläbfcd74d2015-04-02 17:02:11 +0300569 /* 0x57 - 4096x2160@60Hz RB */
570 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556744, 4096, 4104,
571 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
572 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
573 /* 0x58 - 4096x2160@59.94Hz RB */
574 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 556188, 4096, 4104,
575 4136, 4176, 0, 2160, 2208, 2216, 2222, 0,
576 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC) },
Thierry Redinga6b21832012-11-23 15:01:42 +0100577};
578
Ville Syrjäläe7bfa5c2013-10-14 16:44:27 +0300579/*
580 * These more or less come from the DMT spec. The 720x400 modes are
581 * inferred from historical 80x25 practice. The 640x480@67 and 832x624@75
582 * modes are old-school Mac modes. The EDID spec says the 1152x864@75 mode
583 * should be 1152x870, again for the Mac, but instead we use the x864 DMT
584 * mode.
585 *
586 * The DMT modes have been fact-checked; the rest are mild guesses.
587 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100588static const struct drm_display_mode edid_est_modes[] = {
589 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 40000, 800, 840,
590 968, 1056, 0, 600, 601, 605, 628, 0,
591 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@60Hz */
592 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 36000, 800, 824,
593 896, 1024, 0, 600, 601, 603, 625, 0,
594 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@56Hz */
595 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 656,
596 720, 840, 0, 480, 481, 484, 500, 0,
597 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@75Hz */
598 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 31500, 640, 664,
Paul Parsons87707cf2016-04-02 11:08:06 +0100599 704, 832, 0, 480, 489, 492, 520, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100600 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@72Hz */
601 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 30240, 640, 704,
602 768, 864, 0, 480, 483, 486, 525, 0,
603 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@67Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100604 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
Thierry Redinga6b21832012-11-23 15:01:42 +0100605 752, 800, 0, 480, 490, 492, 525, 0,
606 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 640x480@60Hz */
607 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 35500, 720, 738,
608 846, 900, 0, 400, 421, 423, 449, 0,
609 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 720x400@88Hz */
610 { DRM_MODE("720x400", DRM_MODE_TYPE_DRIVER, 28320, 720, 738,
611 846, 900, 0, 400, 412, 414, 449, 0,
612 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 720x400@70Hz */
613 { DRM_MODE("1280x1024", DRM_MODE_TYPE_DRIVER, 135000, 1280, 1296,
614 1440, 1688, 0, 1024, 1025, 1028, 1066, 0,
615 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1280x1024@75Hz */
Paul Parsons87707cf2016-04-02 11:08:06 +0100616 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 78750, 1024, 1040,
Thierry Redinga6b21832012-11-23 15:01:42 +0100617 1136, 1312, 0, 768, 769, 772, 800, 0,
618 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1024x768@75Hz */
619 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 75000, 1024, 1048,
620 1184, 1328, 0, 768, 771, 777, 806, 0,
621 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@70Hz */
622 { DRM_MODE("1024x768", DRM_MODE_TYPE_DRIVER, 65000, 1024, 1048,
623 1184, 1344, 0, 768, 771, 777, 806, 0,
624 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 1024x768@60Hz */
625 { DRM_MODE("1024x768i", DRM_MODE_TYPE_DRIVER,44900, 1024, 1032,
626 1208, 1264, 0, 768, 768, 776, 817, 0,
627 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC | DRM_MODE_FLAG_INTERLACE) }, /* 1024x768@43Hz */
628 { DRM_MODE("832x624", DRM_MODE_TYPE_DRIVER, 57284, 832, 864,
629 928, 1152, 0, 624, 625, 628, 667, 0,
630 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC) }, /* 832x624@75Hz */
631 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 49500, 800, 816,
632 896, 1056, 0, 600, 601, 604, 625, 0,
633 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@75Hz */
634 { DRM_MODE("800x600", DRM_MODE_TYPE_DRIVER, 50000, 800, 856,
635 976, 1040, 0, 600, 637, 643, 666, 0,
636 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 800x600@72Hz */
637 { DRM_MODE("1152x864", DRM_MODE_TYPE_DRIVER, 108000, 1152, 1216,
638 1344, 1600, 0, 864, 865, 868, 900, 0,
639 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC) }, /* 1152x864@75Hz */
640};
641
642struct minimode {
643 short w;
644 short h;
645 short r;
646 short rb;
647};
648
649static const struct minimode est3_modes[] = {
650 /* byte 6 */
651 { 640, 350, 85, 0 },
652 { 640, 400, 85, 0 },
653 { 720, 400, 85, 0 },
654 { 640, 480, 85, 0 },
655 { 848, 480, 60, 0 },
656 { 800, 600, 85, 0 },
657 { 1024, 768, 85, 0 },
658 { 1152, 864, 75, 0 },
659 /* byte 7 */
660 { 1280, 768, 60, 1 },
661 { 1280, 768, 60, 0 },
662 { 1280, 768, 75, 0 },
663 { 1280, 768, 85, 0 },
664 { 1280, 960, 60, 0 },
665 { 1280, 960, 85, 0 },
666 { 1280, 1024, 60, 0 },
667 { 1280, 1024, 85, 0 },
668 /* byte 8 */
669 { 1360, 768, 60, 0 },
670 { 1440, 900, 60, 1 },
671 { 1440, 900, 60, 0 },
672 { 1440, 900, 75, 0 },
673 { 1440, 900, 85, 0 },
674 { 1400, 1050, 60, 1 },
675 { 1400, 1050, 60, 0 },
676 { 1400, 1050, 75, 0 },
677 /* byte 9 */
678 { 1400, 1050, 85, 0 },
679 { 1680, 1050, 60, 1 },
680 { 1680, 1050, 60, 0 },
681 { 1680, 1050, 75, 0 },
682 { 1680, 1050, 85, 0 },
683 { 1600, 1200, 60, 0 },
684 { 1600, 1200, 65, 0 },
685 { 1600, 1200, 70, 0 },
686 /* byte 10 */
687 { 1600, 1200, 75, 0 },
688 { 1600, 1200, 85, 0 },
689 { 1792, 1344, 60, 0 },
Ville Syrjäläc068b322013-10-14 16:44:25 +0300690 { 1792, 1344, 75, 0 },
Thierry Redinga6b21832012-11-23 15:01:42 +0100691 { 1856, 1392, 60, 0 },
692 { 1856, 1392, 75, 0 },
693 { 1920, 1200, 60, 1 },
694 { 1920, 1200, 60, 0 },
695 /* byte 11 */
696 { 1920, 1200, 75, 0 },
697 { 1920, 1200, 85, 0 },
698 { 1920, 1440, 60, 0 },
699 { 1920, 1440, 75, 0 },
700};
701
702static const struct minimode extra_modes[] = {
703 { 1024, 576, 60, 0 },
704 { 1366, 768, 60, 0 },
705 { 1600, 900, 60, 0 },
706 { 1680, 945, 60, 0 },
707 { 1920, 1080, 60, 0 },
708 { 2048, 1152, 60, 0 },
709 { 2048, 1536, 60, 0 },
710};
711
712/*
Ville Syrjälä7befe622019-12-13 19:43:45 +0200713 * From CEA/CTA-861 spec.
Jani Nikulad9278b42016-01-08 13:21:51 +0200714 *
Ville Syrjälä7befe622019-12-13 19:43:45 +0200715 * Do not access directly, instead always use cea_mode_for_vic().
Thierry Redinga6b21832012-11-23 15:01:42 +0100716 */
Ville Syrjälä8c1b2bd2019-12-13 19:43:47 +0200717static const struct drm_display_mode edid_cea_modes_1[] = {
Ville Syrjälä78691962018-05-24 22:20:35 +0300718 /* 1 - 640x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100719 { DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
720 752, 800, 0, 480, 490, 492, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300721 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300722 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300723 /* 2 - 720x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100724 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
725 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300726 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300727 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300728 /* 3 - 720x480@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100729 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 27000, 720, 736,
730 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300731 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300732 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300733 /* 4 - 1280x720@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100734 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
735 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300736 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300737 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300738 /* 5 - 1920x1080i@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100739 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
740 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
741 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300742 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300743 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300744 /* 6 - 720(1440)x480i@60Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700745 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
746 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100747 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300748 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300749 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300750 /* 7 - 720(1440)x480i@60Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700751 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
752 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100753 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300754 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300755 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300756 /* 8 - 720(1440)x240@60Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700757 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
758 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100759 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300760 DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300761 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300762 /* 9 - 720(1440)x240@60Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700763 { DRM_MODE("720x240", DRM_MODE_TYPE_DRIVER, 13500, 720, 739,
764 801, 858, 0, 240, 244, 247, 262, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100765 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300766 DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300767 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300768 /* 10 - 2880x480i@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100769 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
770 3204, 3432, 0, 480, 488, 494, 525, 0,
771 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300772 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300773 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300774 /* 11 - 2880x480i@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100775 { DRM_MODE("2880x480i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
776 3204, 3432, 0, 480, 488, 494, 525, 0,
777 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300778 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300779 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300780 /* 12 - 2880x240@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100781 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
782 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300783 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300784 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300785 /* 13 - 2880x240@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100786 { DRM_MODE("2880x240", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2956,
787 3204, 3432, 0, 240, 244, 247, 262, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300788 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300789 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300790 /* 14 - 1440x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100791 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
792 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300793 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300794 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300795 /* 15 - 1440x480@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100796 { DRM_MODE("1440x480", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1472,
797 1596, 1716, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300798 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300799 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300800 /* 16 - 1920x1080@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100801 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
802 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300803 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300804 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300805 /* 17 - 720x576@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100806 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
807 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300808 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300809 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300810 /* 18 - 720x576@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100811 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
812 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300813 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300814 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300815 /* 19 - 1280x720@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100816 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
817 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300818 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300819 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300820 /* 20 - 1920x1080i@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100821 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
822 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
823 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300824 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300825 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300826 /* 21 - 720(1440)x576i@50Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700827 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
828 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100829 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300830 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300831 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300832 /* 22 - 720(1440)x576i@50Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700833 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
834 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100835 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300836 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300837 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300838 /* 23 - 720(1440)x288@50Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700839 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
840 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100841 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300842 DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300843 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300844 /* 24 - 720(1440)x288@50Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700845 { DRM_MODE("720x288", DRM_MODE_TYPE_DRIVER, 13500, 720, 732,
846 795, 864, 0, 288, 290, 293, 312, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100847 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300848 DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300849 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300850 /* 25 - 2880x576i@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100851 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
852 3180, 3456, 0, 576, 580, 586, 625, 0,
853 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300854 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300855 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300856 /* 26 - 2880x576i@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100857 { DRM_MODE("2880x576i", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
858 3180, 3456, 0, 576, 580, 586, 625, 0,
859 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300860 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300861 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300862 /* 27 - 2880x288@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100863 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
864 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300865 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300866 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300867 /* 28 - 2880x288@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100868 { DRM_MODE("2880x288", DRM_MODE_TYPE_DRIVER, 54000, 2880, 2928,
869 3180, 3456, 0, 288, 290, 293, 312, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300870 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300871 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300872 /* 29 - 1440x576@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100873 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
874 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300875 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300876 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300877 /* 30 - 1440x576@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100878 { DRM_MODE("1440x576", DRM_MODE_TYPE_DRIVER, 54000, 1440, 1464,
879 1592, 1728, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300880 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300881 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300882 /* 31 - 1920x1080@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100883 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
884 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300885 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300886 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300887 /* 32 - 1920x1080@24Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100888 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
889 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300890 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300891 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300892 /* 33 - 1920x1080@25Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100893 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
894 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300895 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300896 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300897 /* 34 - 1920x1080@30Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100898 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
899 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300900 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300901 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300902 /* 35 - 2880x480@60Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100903 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
904 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300905 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300906 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300907 /* 36 - 2880x480@60Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100908 { DRM_MODE("2880x480", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2944,
909 3192, 3432, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300910 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300911 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300912 /* 37 - 2880x576@50Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100913 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
914 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300915 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300916 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300917 /* 38 - 2880x576@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100918 { DRM_MODE("2880x576", DRM_MODE_TYPE_DRIVER, 108000, 2880, 2928,
919 3184, 3456, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300920 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300921 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300922 /* 39 - 1920x1080i@50Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100923 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 72000, 1920, 1952,
924 2120, 2304, 0, 1080, 1126, 1136, 1250, 0,
925 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300926 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300927 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300928 /* 40 - 1920x1080i@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100929 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
930 2492, 2640, 0, 1080, 1084, 1094, 1125, 0,
931 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300932 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300933 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300934 /* 41 - 1280x720@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100935 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
936 1760, 1980, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300937 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300938 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300939 /* 42 - 720x576@100Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100940 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
941 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300942 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300943 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300944 /* 43 - 720x576@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100945 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
946 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300947 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300948 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300949 /* 44 - 720(1440)x576i@100Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700950 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
951 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100952 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300953 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300954 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300955 /* 45 - 720(1440)x576i@100Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700956 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 27000, 720, 732,
957 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100958 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300959 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300960 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300961 /* 46 - 1920x1080i@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100962 { DRM_MODE("1920x1080i", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
963 2052, 2200, 0, 1080, 1084, 1094, 1125, 0,
964 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300965 DRM_MODE_FLAG_INTERLACE),
Ville Syrjälä04256622020-04-28 20:19:27 +0300966 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300967 /* 47 - 1280x720@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100968 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
969 1430, 1650, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300970 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300971 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300972 /* 48 - 720x480@120Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100973 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
974 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300975 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300976 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300977 /* 49 - 720x480@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100978 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 54000, 720, 736,
979 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300980 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300981 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300982 /* 50 - 720(1440)x480i@120Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700983 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
984 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100985 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300986 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300987 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300988 /* 51 - 720(1440)x480i@120Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -0700989 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 27000, 720, 739,
990 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +0100991 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +0300992 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +0300993 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300994 /* 52 - 720x576@200Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +0100995 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
996 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +0300997 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +0300998 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +0300999 /* 53 - 720x576@200Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001000 { DRM_MODE("720x576", DRM_MODE_TYPE_DRIVER, 108000, 720, 732,
1001 796, 864, 0, 576, 581, 586, 625, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001002 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001003 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001004 /* 54 - 720(1440)x576i@200Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001005 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
1006 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001007 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001008 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +03001009 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001010 /* 55 - 720(1440)x576i@200Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001011 { DRM_MODE("720x576i", DRM_MODE_TYPE_DRIVER, 54000, 720, 732,
1012 795, 864, 0, 576, 580, 586, 625, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001013 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001014 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +03001015 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001016 /* 56 - 720x480@240Hz 4:3 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001017 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
1018 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001019 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001020 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001021 /* 57 - 720x480@240Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001022 { DRM_MODE("720x480", DRM_MODE_TYPE_DRIVER, 108000, 720, 736,
1023 798, 858, 0, 480, 489, 495, 525, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001024 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001025 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001026 /* 58 - 720(1440)x480i@240Hz 4:3 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001027 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1028 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001029 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001030 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +03001031 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_4_3, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001032 /* 59 - 720(1440)x480i@240Hz 16:9 */
Clint Taylorfb01d282014-09-02 17:03:35 -07001033 { DRM_MODE("720x480i", DRM_MODE_TYPE_DRIVER, 54000, 720, 739,
1034 801, 858, 0, 480, 488, 494, 525, 0,
Thierry Redinga6b21832012-11-23 15:01:42 +01001035 DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC |
Ville Syrjälä78691962018-05-24 22:20:35 +03001036 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_DBLCLK),
Ville Syrjälä04256622020-04-28 20:19:27 +03001037 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001038 /* 60 - 1280x720@24Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001039 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1040 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001041 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001042 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001043 /* 61 - 1280x720@25Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001044 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1045 3740, 3960, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001046 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001047 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001048 /* 62 - 1280x720@30Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001049 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1050 3080, 3300, 0, 720, 725, 730, 750, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001051 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001052 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001053 /* 63 - 1920x1080@120Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001054 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1055 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001056 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001057 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001058 /* 64 - 1920x1080@100Hz 16:9 */
Thierry Redinga6b21832012-11-23 15:01:42 +01001059 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
Clint Taylor8f0e4902016-08-15 10:31:28 -07001060 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
Ville Syrjäläee7925b2013-04-24 19:07:17 +03001061 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001062 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001063 /* 65 - 1280x720@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301064 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 59400, 1280, 3040,
1065 3080, 3300, 0, 720, 725, 730, 750, 0,
1066 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001067 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001068 /* 66 - 1280x720@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301069 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3700,
1070 3740, 3960, 0, 720, 725, 730, 750, 0,
1071 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001072 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001073 /* 67 - 1280x720@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301074 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 3040,
1075 3080, 3300, 0, 720, 725, 730, 750, 0,
1076 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001077 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001078 /* 68 - 1280x720@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301079 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1720,
1080 1760, 1980, 0, 720, 725, 730, 750, 0,
1081 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001082 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001083 /* 69 - 1280x720@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301084 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 74250, 1280, 1390,
1085 1430, 1650, 0, 720, 725, 730, 750, 0,
1086 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001087 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001088 /* 70 - 1280x720@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301089 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1720,
1090 1760, 1980, 0, 720, 725, 730, 750, 0,
1091 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001092 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001093 /* 71 - 1280x720@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301094 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 148500, 1280, 1390,
1095 1430, 1650, 0, 720, 725, 730, 750, 0,
1096 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001097 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001098 /* 72 - 1920x1080@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301099 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2558,
1100 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1101 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001102 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001103 /* 73 - 1920x1080@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301104 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2448,
1105 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1106 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001107 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001108 /* 74 - 1920x1080@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301109 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 74250, 1920, 2008,
1110 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1111 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001112 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001113 /* 75 - 1920x1080@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301114 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2448,
1115 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1116 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001117 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001118 /* 76 - 1920x1080@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301119 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2008,
1120 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1121 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001122 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001123 /* 77 - 1920x1080@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301124 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2448,
1125 2492, 2640, 0, 1080, 1084, 1089, 1125, 0,
1126 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001127 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001128 /* 78 - 1920x1080@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301129 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 297000, 1920, 2008,
1130 2052, 2200, 0, 1080, 1084, 1089, 1125, 0,
1131 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001132 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001133 /* 79 - 1680x720@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301134 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 3040,
1135 3080, 3300, 0, 720, 725, 730, 750, 0,
1136 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001137 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001138 /* 80 - 1680x720@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301139 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2908,
1140 2948, 3168, 0, 720, 725, 730, 750, 0,
1141 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001142 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001143 /* 81 - 1680x720@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301144 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 59400, 1680, 2380,
1145 2420, 2640, 0, 720, 725, 730, 750, 0,
1146 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001147 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001148 /* 82 - 1680x720@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301149 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 82500, 1680, 1940,
1150 1980, 2200, 0, 720, 725, 730, 750, 0,
1151 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001152 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001153 /* 83 - 1680x720@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301154 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 1940,
1155 1980, 2200, 0, 720, 725, 730, 750, 0,
1156 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001157 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001158 /* 84 - 1680x720@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301159 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 165000, 1680, 1740,
1160 1780, 2000, 0, 720, 725, 730, 825, 0,
1161 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001162 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001163 /* 85 - 1680x720@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301164 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 198000, 1680, 1740,
1165 1780, 2000, 0, 720, 725, 730, 825, 0,
1166 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001167 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001168 /* 86 - 2560x1080@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301169 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 99000, 2560, 3558,
1170 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1171 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001172 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001173 /* 87 - 2560x1080@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301174 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 90000, 2560, 3008,
1175 3052, 3200, 0, 1080, 1084, 1089, 1125, 0,
1176 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001177 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001178 /* 88 - 2560x1080@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301179 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 118800, 2560, 3328,
1180 3372, 3520, 0, 1080, 1084, 1089, 1125, 0,
1181 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001182 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001183 /* 89 - 2560x1080@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301184 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 185625, 2560, 3108,
1185 3152, 3300, 0, 1080, 1084, 1089, 1125, 0,
1186 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001187 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001188 /* 90 - 2560x1080@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301189 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 2808,
1190 2852, 3000, 0, 1080, 1084, 1089, 1100, 0,
1191 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001192 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001193 /* 91 - 2560x1080@100Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301194 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 371250, 2560, 2778,
1195 2822, 2970, 0, 1080, 1084, 1089, 1250, 0,
1196 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001197 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001198 /* 92 - 2560x1080@120Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301199 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 495000, 2560, 3108,
1200 3152, 3300, 0, 1080, 1084, 1089, 1250, 0,
1201 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001202 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001203 /* 93 - 3840x2160@24Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301204 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1205 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1206 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001207 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001208 /* 94 - 3840x2160@25Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301209 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1210 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1211 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001212 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001213 /* 95 - 3840x2160@30Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301214 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1215 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1216 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001217 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001218 /* 96 - 3840x2160@50Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301219 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1220 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1221 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001222 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001223 /* 97 - 3840x2160@60Hz 16:9 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301224 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1225 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1226 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001227 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001228 /* 98 - 4096x2160@24Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301229 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5116,
1230 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1231 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001232 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001233 /* 99 - 4096x2160@25Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301234 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 5064,
1235 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1236 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001237 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001238 /* 100 - 4096x2160@30Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301239 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000, 4096, 4184,
1240 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1241 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001242 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001243 /* 101 - 4096x2160@50Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301244 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5064,
1245 5152, 5280, 0, 2160, 2168, 2178, 2250, 0,
1246 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001247 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001248 /* 102 - 4096x2160@60Hz 256:135 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301249 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 4184,
1250 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1251 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001252 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001253 /* 103 - 3840x2160@24Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301254 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 5116,
1255 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1256 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001257 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001258 /* 104 - 3840x2160@25Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301259 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4896,
1260 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1261 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001262 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001263 /* 105 - 3840x2160@30Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301264 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000, 3840, 4016,
1265 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1266 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001267 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001268 /* 106 - 3840x2160@50Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301269 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4896,
1270 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1271 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001272 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä78691962018-05-24 22:20:35 +03001273 /* 107 - 3840x2160@60Hz 64:27 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05301274 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 4016,
1275 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1276 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001277 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001278 /* 108 - 1280x720@48Hz 16:9 */
1279 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 90000, 1280, 2240,
1280 2280, 2500, 0, 720, 725, 730, 750, 0,
1281 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001282 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001283 /* 109 - 1280x720@48Hz 64:27 */
1284 { DRM_MODE("1280x720", DRM_MODE_TYPE_DRIVER, 90000, 1280, 2240,
1285 2280, 2500, 0, 720, 725, 730, 750, 0,
1286 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001287 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001288 /* 110 - 1680x720@48Hz 64:27 */
1289 { DRM_MODE("1680x720", DRM_MODE_TYPE_DRIVER, 99000, 1680, 2490,
1290 2530, 2750, 0, 720, 725, 730, 750, 0,
1291 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001292 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001293 /* 111 - 1920x1080@48Hz 16:9 */
1294 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2558,
1295 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1296 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001297 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001298 /* 112 - 1920x1080@48Hz 64:27 */
1299 { DRM_MODE("1920x1080", DRM_MODE_TYPE_DRIVER, 148500, 1920, 2558,
1300 2602, 2750, 0, 1080, 1084, 1089, 1125, 0,
1301 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001302 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001303 /* 113 - 2560x1080@48Hz 64:27 */
1304 { DRM_MODE("2560x1080", DRM_MODE_TYPE_DRIVER, 198000, 2560, 3558,
1305 3602, 3750, 0, 1080, 1084, 1089, 1100, 0,
1306 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001307 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001308 /* 114 - 3840x2160@48Hz 16:9 */
1309 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 5116,
1310 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1311 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001312 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001313 /* 115 - 4096x2160@48Hz 256:135 */
1314 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 594000, 4096, 5116,
1315 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1316 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001317 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001318 /* 116 - 3840x2160@48Hz 64:27 */
1319 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 594000, 3840, 5116,
1320 5204, 5500, 0, 2160, 2168, 2178, 2250, 0,
1321 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001322 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001323 /* 117 - 3840x2160@100Hz 16:9 */
1324 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4896,
1325 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1326 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001327 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001328 /* 118 - 3840x2160@120Hz 16:9 */
1329 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4016,
1330 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1331 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001332 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001333 /* 119 - 3840x2160@100Hz 64:27 */
1334 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4896,
1335 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1336 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001337 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001338 /* 120 - 3840x2160@120Hz 64:27 */
1339 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 1188000, 3840, 4016,
1340 4104, 4400, 0, 2160, 2168, 2178, 2250, 0,
1341 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001342 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001343 /* 121 - 5120x2160@24Hz 64:27 */
1344 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 7116,
1345 7204, 7500, 0, 2160, 2168, 2178, 2200, 0,
1346 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001347 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001348 /* 122 - 5120x2160@25Hz 64:27 */
1349 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 6816,
1350 6904, 7200, 0, 2160, 2168, 2178, 2200, 0,
1351 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001352 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001353 /* 123 - 5120x2160@30Hz 64:27 */
1354 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 396000, 5120, 5784,
1355 5872, 6000, 0, 2160, 2168, 2178, 2200, 0,
1356 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001357 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001358 /* 124 - 5120x2160@48Hz 64:27 */
1359 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 5866,
1360 5954, 6250, 0, 2160, 2168, 2178, 2475, 0,
1361 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001362 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001363 /* 125 - 5120x2160@50Hz 64:27 */
1364 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 6216,
1365 6304, 6600, 0, 2160, 2168, 2178, 2250, 0,
1366 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001367 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001368 /* 126 - 5120x2160@60Hz 64:27 */
1369 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 742500, 5120, 5284,
1370 5372, 5500, 0, 2160, 2168, 2178, 2250, 0,
1371 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001372 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjälä978f6b02019-07-11 13:32:30 +03001373 /* 127 - 5120x2160@100Hz 64:27 */
1374 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 1485000, 5120, 6216,
1375 6304, 6600, 0, 2160, 2168, 2178, 2250, 0,
1376 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001377 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Thierry Redinga6b21832012-11-23 15:01:42 +01001378};
1379
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001380/*
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001381 * From CEA/CTA-861 spec.
1382 *
1383 * Do not access directly, instead always use cea_mode_for_vic().
1384 */
1385static const struct drm_display_mode edid_cea_modes_193[] = {
1386 /* 193 - 5120x2160@120Hz 64:27 */
1387 { DRM_MODE("5120x2160", DRM_MODE_TYPE_DRIVER, 1485000, 5120, 5284,
1388 5372, 5500, 0, 2160, 2168, 2178, 2250, 0,
1389 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001390 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001391 /* 194 - 7680x4320@24Hz 16:9 */
1392 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10232,
1393 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1394 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001395 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001396 /* 195 - 7680x4320@25Hz 16:9 */
1397 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10032,
1398 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1399 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001400 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001401 /* 196 - 7680x4320@30Hz 16:9 */
1402 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 8232,
1403 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1404 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001405 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001406 /* 197 - 7680x4320@48Hz 16:9 */
1407 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10232,
1408 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1409 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001410 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001411 /* 198 - 7680x4320@50Hz 16:9 */
1412 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10032,
1413 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1414 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001415 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001416 /* 199 - 7680x4320@60Hz 16:9 */
1417 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 8232,
1418 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1419 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001420 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001421 /* 200 - 7680x4320@100Hz 16:9 */
1422 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 9792,
1423 9968, 10560, 0, 4320, 4336, 4356, 4500, 0,
1424 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001425 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001426 /* 201 - 7680x4320@120Hz 16:9 */
1427 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 8032,
1428 8208, 8800, 0, 4320, 4336, 4356, 4500, 0,
1429 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001430 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001431 /* 202 - 7680x4320@24Hz 64:27 */
1432 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10232,
1433 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1434 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001435 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001436 /* 203 - 7680x4320@25Hz 64:27 */
1437 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 10032,
1438 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1439 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001440 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001441 /* 204 - 7680x4320@30Hz 64:27 */
1442 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 1188000, 7680, 8232,
1443 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1444 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001445 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001446 /* 205 - 7680x4320@48Hz 64:27 */
1447 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10232,
1448 10408, 11000, 0, 4320, 4336, 4356, 4500, 0,
1449 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001450 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001451 /* 206 - 7680x4320@50Hz 64:27 */
1452 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 10032,
1453 10208, 10800, 0, 4320, 4336, 4356, 4400, 0,
1454 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001455 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001456 /* 207 - 7680x4320@60Hz 64:27 */
1457 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 2376000, 7680, 8232,
1458 8408, 9000, 0, 4320, 4336, 4356, 4400, 0,
1459 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001460 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001461 /* 208 - 7680x4320@100Hz 64:27 */
1462 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 9792,
1463 9968, 10560, 0, 4320, 4336, 4356, 4500, 0,
1464 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001465 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001466 /* 209 - 7680x4320@120Hz 64:27 */
1467 { DRM_MODE("7680x4320", DRM_MODE_TYPE_DRIVER, 4752000, 7680, 8032,
1468 8208, 8800, 0, 4320, 4336, 4356, 4500, 0,
1469 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001470 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001471 /* 210 - 10240x4320@24Hz 64:27 */
1472 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 11732,
1473 11908, 12500, 0, 4320, 4336, 4356, 4950, 0,
1474 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001475 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001476 /* 211 - 10240x4320@25Hz 64:27 */
1477 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 12732,
1478 12908, 13500, 0, 4320, 4336, 4356, 4400, 0,
1479 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001480 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001481 /* 212 - 10240x4320@30Hz 64:27 */
1482 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 1485000, 10240, 10528,
1483 10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1484 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001485 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001486 /* 213 - 10240x4320@48Hz 64:27 */
1487 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 11732,
1488 11908, 12500, 0, 4320, 4336, 4356, 4950, 0,
1489 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001490 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001491 /* 214 - 10240x4320@50Hz 64:27 */
1492 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 12732,
1493 12908, 13500, 0, 4320, 4336, 4356, 4400, 0,
1494 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001495 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001496 /* 215 - 10240x4320@60Hz 64:27 */
1497 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 2970000, 10240, 10528,
1498 10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1499 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001500 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001501 /* 216 - 10240x4320@100Hz 64:27 */
1502 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 5940000, 10240, 12432,
1503 12608, 13200, 0, 4320, 4336, 4356, 4500, 0,
1504 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001505 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001506 /* 217 - 10240x4320@120Hz 64:27 */
1507 { DRM_MODE("10240x4320", DRM_MODE_TYPE_DRIVER, 5940000, 10240, 10528,
1508 10704, 11000, 0, 4320, 4336, 4356, 4500, 0,
1509 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001510 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_64_27, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001511 /* 218 - 4096x2160@100Hz 256:135 */
1512 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 1188000, 4096, 4896,
1513 4984, 5280, 0, 2160, 2168, 2178, 2250, 0,
1514 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001515 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001516 /* 219 - 4096x2160@120Hz 256:135 */
1517 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 1188000, 4096, 4184,
1518 4272, 4400, 0, 2160, 2168, 2178, 2250, 0,
1519 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001520 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Ville Syrjäläf7655d42019-12-13 19:43:46 +02001521};
1522
1523/*
Jani Nikulad9278b42016-01-08 13:21:51 +02001524 * HDMI 1.4 4k modes. Index using the VIC.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001525 */
1526static const struct drm_display_mode edid_4k_modes[] = {
Jani Nikulad9278b42016-01-08 13:21:51 +02001527 /* 0 - dummy, VICs start at 1 */
1528 { },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001529 /* 1 - 3840x2160@30Hz */
1530 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1531 3840, 4016, 4104, 4400, 0,
1532 2160, 2168, 2178, 2250, 0,
1533 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001534 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001535 /* 2 - 3840x2160@25Hz */
1536 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1537 3840, 4896, 4984, 5280, 0,
1538 2160, 2168, 2178, 2250, 0,
1539 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001540 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001541 /* 3 - 3840x2160@24Hz */
1542 { DRM_MODE("3840x2160", DRM_MODE_TYPE_DRIVER, 297000,
1543 3840, 5116, 5204, 5500, 0,
1544 2160, 2168, 2178, 2250, 0,
1545 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001546 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_16_9, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001547 /* 4 - 4096x2160@24Hz (SMPTE) */
1548 { DRM_MODE("4096x2160", DRM_MODE_TYPE_DRIVER, 297000,
1549 4096, 5116, 5204, 5500, 0,
1550 2160, 2168, 2178, 2250, 0,
1551 DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC),
Ville Syrjälä04256622020-04-28 20:19:27 +03001552 .picture_aspect_ratio = HDMI_PICTURE_ASPECT_256_135, },
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01001553};
1554
Adam Jackson61e57a82010-03-29 21:43:18 +00001555/*** DDC fetch and block validation ***/
Dave Airlief453ba02008-11-07 14:05:41 -08001556
Adam Jackson083ae052009-09-23 17:30:45 -04001557static const u8 edid_header[] = {
1558 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00
1559};
Dave Airlief453ba02008-11-07 14:05:41 -08001560
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001561/**
1562 * drm_edid_header_is_valid - sanity check the header of the base EDID block
1563 * @raw_edid: pointer to raw base EDID block
1564 *
1565 * Sanity check the header of the base EDID block.
1566 *
1567 * Return: 8 if the header is perfect, down to 0 if it's totally wrong.
Thomas Reim051963d2011-07-29 14:28:57 +00001568 */
1569int drm_edid_header_is_valid(const u8 *raw_edid)
1570{
1571 int i, score = 0;
1572
1573 for (i = 0; i < sizeof(edid_header); i++)
1574 if (raw_edid[i] == edid_header[i])
1575 score++;
1576
1577 return score;
1578}
1579EXPORT_SYMBOL(drm_edid_header_is_valid);
1580
Adam Jackson47819ba2012-05-30 16:42:39 -04001581static int edid_fixup __read_mostly = 6;
1582module_param_named(edid_fixup, edid_fixup, int, 0400);
1583MODULE_PARM_DESC(edid_fixup,
1584 "Minimum number of valid EDID header bytes (0-8, default 6)");
Thomas Reim051963d2011-07-29 14:28:57 +00001585
Andres Rodrigueze28ad542019-06-19 14:09:01 -04001586static int validate_displayid(u8 *displayid, int length, int idx);
Dave Airlieda9df2f2014-12-11 10:12:57 +10001587
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001588static int drm_edid_block_checksum(const u8 *raw_edid)
1589{
1590 int i;
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001591 u8 csum = 0, crc = 0;
1592
1593 for (i = 0; i < EDID_LENGTH - 1; i++)
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001594 csum += raw_edid[i];
1595
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001596 crc = 0x100 - csum;
1597
1598 return crc;
1599}
1600
1601static bool drm_edid_block_checksum_diff(const u8 *raw_edid, u8 real_checksum)
1602{
1603 if (raw_edid[EDID_LENGTH - 1] != real_checksum)
1604 return true;
1605 else
1606 return false;
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001607}
1608
Stefan Brünsd6885d62014-11-30 19:57:41 +01001609static bool drm_edid_is_zero(const u8 *in_edid, int length)
1610{
1611 if (memchr_inv(in_edid, 0, length))
1612 return false;
1613
1614 return true;
1615}
1616
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001617/**
1618 * drm_edid_block_valid - Sanity check the EDID block (base or extension)
1619 * @raw_edid: pointer to raw EDID block
1620 * @block: type of block to validate (0 for base, extension otherwise)
1621 * @print_bad_edid: if true, dump bad EDID blocks to the console
Todd Previte6ba2bd32015-04-21 11:09:41 -07001622 * @edid_corrupt: if true, the header or checksum is invalid
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001623 *
1624 * Validate a base or extension EDID block and optionally dump bad blocks to
1625 * the console.
1626 *
1627 * Return: True if the block is valid, false otherwise.
Dave Airlief453ba02008-11-07 14:05:41 -08001628 */
Todd Previte6ba2bd32015-04-21 11:09:41 -07001629bool drm_edid_block_valid(u8 *raw_edid, int block, bool print_bad_edid,
1630 bool *edid_corrupt)
Dave Airlief453ba02008-11-07 14:05:41 -08001631{
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001632 u8 csum;
Adam Jackson61e57a82010-03-29 21:43:18 +00001633 struct edid *edid = (struct edid *)raw_edid;
Dave Airlief453ba02008-11-07 14:05:41 -08001634
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001635 if (WARN_ON(!raw_edid))
1636 return false;
1637
Adam Jackson47819ba2012-05-30 16:42:39 -04001638 if (edid_fixup > 8 || edid_fixup < 0)
1639 edid_fixup = 6;
1640
Adam Jacksonf89ec8a2012-04-16 10:40:08 -04001641 if (block == 0) {
Thomas Reim051963d2011-07-29 14:28:57 +00001642 int score = drm_edid_header_is_valid(raw_edid);
Todd Previte6ba2bd32015-04-21 11:09:41 -07001643 if (score == 8) {
1644 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001645 *edid_corrupt = false;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001646 } else if (score >= edid_fixup) {
1647 /* Displayport Link CTS Core 1.2 rev1.1 test 4.2.2.6
1648 * The corrupt flag needs to be set here otherwise, the
1649 * fix-up code here will correct the problem, the
1650 * checksum is correct and the test fails
1651 */
1652 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001653 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001654 DRM_DEBUG("Fixing EDID header, your hardware may be failing\n");
1655 memcpy(raw_edid, edid_header, sizeof(edid_header));
1656 } else {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001657 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001658 *edid_corrupt = true;
Adam Jackson61e57a82010-03-29 21:43:18 +00001659 goto bad;
1660 }
1661 }
Dave Airlief453ba02008-11-07 14:05:41 -08001662
Stefan Brünsc465bbc2014-11-30 19:57:43 +01001663 csum = drm_edid_block_checksum(raw_edid);
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001664 if (drm_edid_block_checksum_diff(raw_edid, csum)) {
Todd Previte6ba2bd32015-04-21 11:09:41 -07001665 if (edid_corrupt)
Daniel Vetterac6f2e22015-05-08 16:15:41 +02001666 *edid_corrupt = true;
Todd Previte6ba2bd32015-04-21 11:09:41 -07001667
Adam Jackson4a638b42010-05-25 16:33:09 -04001668 /* allow CEA to slide through, switches mangle this */
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001669 if (raw_edid[0] == CEA_EXT) {
1670 DRM_DEBUG("EDID checksum is invalid, remainder is %d\n", csum);
1671 DRM_DEBUG("Assuming a KVM switch modified the CEA block but left the original checksum\n");
1672 } else {
1673 if (print_bad_edid)
Chris Wilson813a7872017-02-10 19:59:13 +00001674 DRM_NOTE("EDID checksum is invalid, remainder is %d\n", csum);
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001675
Adam Jackson4a638b42010-05-25 16:33:09 -04001676 goto bad;
Tomeu Vizoso82d75352016-12-08 14:11:56 +01001677 }
Dave Airlief453ba02008-11-07 14:05:41 -08001678 }
1679
Adam Jackson61e57a82010-03-29 21:43:18 +00001680 /* per-block-type checks */
1681 switch (raw_edid[0]) {
1682 case 0: /* base */
1683 if (edid->version != 1) {
Chris Wilson813a7872017-02-10 19:59:13 +00001684 DRM_NOTE("EDID has major version %d, instead of 1\n", edid->version);
Adam Jackson61e57a82010-03-29 21:43:18 +00001685 goto bad;
1686 }
Adam Jackson862b89c2009-11-23 14:23:06 -05001687
Adam Jackson61e57a82010-03-29 21:43:18 +00001688 if (edid->revision > 4)
1689 DRM_DEBUG("EDID minor > 4, assuming backward compatibility\n");
1690 break;
1691
1692 default:
1693 break;
1694 }
Adam Jackson47ee4ccf2009-11-23 14:23:05 -05001695
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001696 return true;
Dave Airlief453ba02008-11-07 14:05:41 -08001697
1698bad:
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001699 if (print_bad_edid) {
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001700 if (drm_edid_is_zero(raw_edid, EDID_LENGTH)) {
Joe Perches499447d2017-02-28 04:55:53 -08001701 pr_notice("EDID block is all zeroes\n");
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001702 } else {
Joe Perches499447d2017-02-28 04:55:53 -08001703 pr_notice("Raw EDID:\n");
Chris Wilson813a7872017-02-10 19:59:13 +00001704 print_hex_dump(KERN_NOTICE,
1705 " \t", DUMP_PREFIX_NONE, 16, 1,
1706 raw_edid, EDID_LENGTH, false);
Stefan Brünsda4c07b2014-11-30 19:57:42 +01001707 }
Dave Airlief453ba02008-11-07 14:05:41 -08001708 }
Seung-Woo Kimfe2ef782013-07-02 17:57:04 +09001709 return false;
Dave Airlief453ba02008-11-07 14:05:41 -08001710}
Carsten Emdeda0df922012-03-18 22:37:33 +01001711EXPORT_SYMBOL(drm_edid_block_valid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001712
1713/**
1714 * drm_edid_is_valid - sanity check EDID data
1715 * @edid: EDID data
1716 *
1717 * Sanity-check an entire EDID record (including extensions)
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001718 *
1719 * Return: True if the EDID data is valid, false otherwise.
Adam Jackson61e57a82010-03-29 21:43:18 +00001720 */
1721bool drm_edid_is_valid(struct edid *edid)
1722{
1723 int i;
1724 u8 *raw = (u8 *)edid;
1725
1726 if (!edid)
1727 return false;
1728
1729 for (i = 0; i <= edid->extensions; i++)
Todd Previte6ba2bd32015-04-21 11:09:41 -07001730 if (!drm_edid_block_valid(raw + i * EDID_LENGTH, i, true, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001731 return false;
1732
1733 return true;
1734}
Alex Deucher3c537882010-02-05 04:21:19 -05001735EXPORT_SYMBOL(drm_edid_is_valid);
Dave Airlief453ba02008-11-07 14:05:41 -08001736
Adam Jackson61e57a82010-03-29 21:43:18 +00001737#define DDC_SEGMENT_ADDR 0x30
1738/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001739 * drm_do_probe_ddc_edid() - get EDID information via I2C
Thierry Reding7c58e872014-12-03 16:52:18 +01001740 * @data: I2C device adapter
Daniel Vetterfc668112014-01-21 12:02:26 +01001741 * @buf: EDID data buffer to be filled
1742 * @block: 128 byte EDID block to start fetching from
1743 * @len: EDID data buffer length to fetch
1744 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001745 * Try to fetch EDID information by calling I2C driver functions.
Daniel Vetterfc668112014-01-21 12:02:26 +01001746 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001747 * Return: 0 on success or -1 on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001748 */
1749static int
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001750drm_do_probe_ddc_edid(void *data, u8 *buf, unsigned int block, size_t len)
Adam Jackson61e57a82010-03-29 21:43:18 +00001751{
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001752 struct i2c_adapter *adapter = data;
Adam Jackson61e57a82010-03-29 21:43:18 +00001753 unsigned char start = block * EDID_LENGTH;
Shirish Scd004b32012-08-30 07:04:06 +00001754 unsigned char segment = block >> 1;
1755 unsigned char xfers = segment ? 3 : 2;
Chris Wilson4819d2e2011-03-15 11:04:41 +00001756 int ret, retries = 5;
Adam Jackson61e57a82010-03-29 21:43:18 +00001757
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001758 /*
1759 * The core I2C driver will automatically retry the transfer if the
Chris Wilson4819d2e2011-03-15 11:04:41 +00001760 * adapter reports EAGAIN. However, we find that bit-banging transfers
1761 * are susceptible to errors under a heavily loaded machine and
1762 * generate spurious NAKs and timeouts. Retrying the transfer
1763 * of the individual block a few times seems to overcome this.
1764 */
1765 do {
1766 struct i2c_msg msgs[] = {
1767 {
Shirish Scd004b32012-08-30 07:04:06 +00001768 .addr = DDC_SEGMENT_ADDR,
1769 .flags = 0,
1770 .len = 1,
1771 .buf = &segment,
1772 }, {
Chris Wilson4819d2e2011-03-15 11:04:41 +00001773 .addr = DDC_ADDR,
1774 .flags = 0,
1775 .len = 1,
1776 .buf = &start,
1777 }, {
1778 .addr = DDC_ADDR,
1779 .flags = I2C_M_RD,
1780 .len = len,
1781 .buf = buf,
1782 }
1783 };
Shirish Scd004b32012-08-30 07:04:06 +00001784
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001785 /*
1786 * Avoid sending the segment addr to not upset non-compliant
1787 * DDC monitors.
1788 */
Shirish Scd004b32012-08-30 07:04:06 +00001789 ret = i2c_transfer(adapter, &msgs[3 - xfers], xfers);
1790
Eugeni Dodonov9292f372012-01-05 09:34:28 -02001791 if (ret == -ENXIO) {
1792 DRM_DEBUG_KMS("drm: skipping non-existent adapter %s\n",
1793 adapter->name);
1794 break;
1795 }
Shirish Scd004b32012-08-30 07:04:06 +00001796 } while (ret != xfers && --retries);
Adam Jackson61e57a82010-03-29 21:43:18 +00001797
Shirish Scd004b32012-08-30 07:04:06 +00001798 return ret == xfers ? 0 : -1;
Adam Jackson61e57a82010-03-29 21:43:18 +00001799}
1800
Chris Wilson14544d02016-10-24 12:38:21 +01001801static void connector_bad_edid(struct drm_connector *connector,
1802 u8 *edid, int num_blocks)
1803{
1804 int i;
Jerry (Fangzhi) Zuoe11f5bd2020-02-11 11:08:32 -05001805 u8 num_of_ext = edid[0x7e];
1806
1807 /* Calculate real checksum for the last edid extension block data */
1808 connector->real_edid_checksum =
1809 drm_edid_block_checksum(edid + num_of_ext * EDID_LENGTH);
Chris Wilson14544d02016-10-24 12:38:21 +01001810
Jani Nikulaf0a8f532019-10-01 17:06:14 +03001811 if (connector->bad_edid_counter++ && !drm_debug_enabled(DRM_UT_KMS))
Chris Wilson14544d02016-10-24 12:38:21 +01001812 return;
1813
1814 dev_warn(connector->dev->dev,
1815 "%s: EDID is invalid:\n",
1816 connector->name);
1817 for (i = 0; i < num_blocks; i++) {
1818 u8 *block = edid + i * EDID_LENGTH;
1819 char prefix[20];
1820
1821 if (drm_edid_is_zero(block, EDID_LENGTH))
1822 sprintf(prefix, "\t[%02x] ZERO ", i);
1823 else if (!drm_edid_block_valid(block, i, false, NULL))
1824 sprintf(prefix, "\t[%02x] BAD ", i);
1825 else
1826 sprintf(prefix, "\t[%02x] GOOD ", i);
1827
1828 print_hex_dump(KERN_WARNING,
1829 prefix, DUMP_PREFIX_NONE, 16, 1,
1830 block, EDID_LENGTH, false);
1831 }
1832}
1833
Jani Nikula56a2b7f2019-06-07 14:05:12 +03001834/* Get override or firmware EDID */
1835static struct edid *drm_get_override_edid(struct drm_connector *connector)
1836{
1837 struct edid *override = NULL;
1838
1839 if (connector->override_edid)
1840 override = drm_edid_duplicate(connector->edid_blob_ptr->data);
1841
1842 if (!override)
1843 override = drm_load_edid_firmware(connector);
1844
1845 return IS_ERR(override) ? NULL : override;
1846}
1847
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001848/**
Jani Nikula48eaeb72019-06-10 12:30:54 +03001849 * drm_add_override_edid_modes - add modes from override/firmware EDID
1850 * @connector: connector we're probing
1851 *
1852 * Add modes from the override/firmware EDID, if available. Only to be used from
1853 * drm_helper_probe_single_connector_modes() as a fallback for when DDC probe
1854 * failed during drm_get_edid() and caused the override/firmware EDID to be
1855 * skipped.
1856 *
1857 * Return: The number of modes added or 0 if we couldn't find any.
1858 */
1859int drm_add_override_edid_modes(struct drm_connector *connector)
1860{
1861 struct edid *override;
1862 int num_modes = 0;
1863
1864 override = drm_get_override_edid(connector);
1865 if (override) {
1866 drm_connector_update_edid_property(connector, override);
1867 num_modes = drm_add_edid_modes(connector, override);
1868 kfree(override);
1869
1870 DRM_DEBUG_KMS("[CONNECTOR:%d:%s] adding %d modes via fallback override/firmware EDID\n",
1871 connector->base.id, connector->name, num_modes);
1872 }
1873
1874 return num_modes;
1875}
1876EXPORT_SYMBOL(drm_add_override_edid_modes);
1877
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001878/**
1879 * drm_do_get_edid - get EDID data using a custom EDID block read function
1880 * @connector: connector we're probing
1881 * @get_edid_block: EDID block read function
1882 * @data: private data passed to the block read function
1883 *
1884 * When the I2C adapter connected to the DDC bus is hidden behind a device that
1885 * exposes a different interface to read EDID blocks this function can be used
1886 * to get EDID data using a custom block read function.
1887 *
1888 * As in the general case the DDC bus is accessible by the kernel at the I2C
1889 * level, drivers must make all reasonable efforts to expose it as an I2C
1890 * adapter and use drm_get_edid() instead of abusing this function.
1891 *
Jani Nikula53fd40a2017-09-12 11:19:26 +03001892 * The EDID may be overridden using debugfs override_edid or firmare EDID
1893 * (drm_load_edid_firmware() and drm.edid_firmware parameter), in this priority
1894 * order. Having either of them bypasses actual EDID reads.
1895 *
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001896 * Return: Pointer to valid EDID or NULL if we couldn't find any.
1897 */
1898struct edid *drm_do_get_edid(struct drm_connector *connector,
1899 int (*get_edid_block)(void *data, u8 *buf, unsigned int block,
1900 size_t len),
1901 void *data)
Adam Jackson61e57a82010-03-29 21:43:18 +00001902{
Sam Tygier0ea75e22010-09-23 10:11:01 +01001903 int i, j = 0, valid_extensions = 0;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001904 u8 *edid, *new;
Jani Nikula56a2b7f2019-06-07 14:05:12 +03001905 struct edid *override;
Jani Nikula53fd40a2017-09-12 11:19:26 +03001906
Jani Nikula56a2b7f2019-06-07 14:05:12 +03001907 override = drm_get_override_edid(connector);
1908 if (override)
Jani Nikula53fd40a2017-09-12 11:19:26 +03001909 return override;
Adam Jackson61e57a82010-03-29 21:43:18 +00001910
Chris Wilsonf14f3682016-10-17 09:35:12 +01001911 if ((edid = kmalloc(EDID_LENGTH, GFP_KERNEL)) == NULL)
Adam Jackson61e57a82010-03-29 21:43:18 +00001912 return NULL;
1913
1914 /* base block fetch */
1915 for (i = 0; i < 4; i++) {
Chris Wilsonf14f3682016-10-17 09:35:12 +01001916 if (get_edid_block(data, edid, 0, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001917 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001918 if (drm_edid_block_valid(edid, 0, false,
Todd Previte6ba2bd32015-04-21 11:09:41 -07001919 &connector->edid_corrupt))
Adam Jackson61e57a82010-03-29 21:43:18 +00001920 break;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001921 if (i == 0 && drm_edid_is_zero(edid, EDID_LENGTH)) {
Dave Airlie4a9a8b72011-06-14 06:13:55 +00001922 connector->null_edid_counter++;
1923 goto carp;
1924 }
Adam Jackson61e57a82010-03-29 21:43:18 +00001925 }
1926 if (i == 4)
1927 goto carp;
1928
1929 /* if there's no extensions, we're done */
Chris Wilson14544d02016-10-24 12:38:21 +01001930 valid_extensions = edid[0x7e];
1931 if (valid_extensions == 0)
Chris Wilsonf14f3682016-10-17 09:35:12 +01001932 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001933
Chris Wilson14544d02016-10-24 12:38:21 +01001934 new = krealloc(edid, (valid_extensions + 1) * EDID_LENGTH, GFP_KERNEL);
Adam Jackson61e57a82010-03-29 21:43:18 +00001935 if (!new)
1936 goto out;
Chris Wilsonf14f3682016-10-17 09:35:12 +01001937 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001938
Chris Wilsonf14f3682016-10-17 09:35:12 +01001939 for (j = 1; j <= edid[0x7e]; j++) {
Chris Wilson14544d02016-10-24 12:38:21 +01001940 u8 *block = edid + j * EDID_LENGTH;
Chris Wilsona28187c2016-10-17 09:35:13 +01001941
Adam Jackson61e57a82010-03-29 21:43:18 +00001942 for (i = 0; i < 4; i++) {
Chris Wilsona28187c2016-10-17 09:35:13 +01001943 if (get_edid_block(data, block, j, EDID_LENGTH))
Adam Jackson61e57a82010-03-29 21:43:18 +00001944 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001945 if (drm_edid_block_valid(block, j, false, NULL))
Adam Jackson61e57a82010-03-29 21:43:18 +00001946 break;
1947 }
Maarten Lankhorstf934ec8c2013-01-29 14:27:39 +01001948
Chris Wilson14544d02016-10-24 12:38:21 +01001949 if (i == 4)
1950 valid_extensions--;
Sam Tygier0ea75e22010-09-23 10:11:01 +01001951 }
1952
Chris Wilsonf14f3682016-10-17 09:35:12 +01001953 if (valid_extensions != edid[0x7e]) {
Chris Wilson14544d02016-10-24 12:38:21 +01001954 u8 *base;
1955
1956 connector_bad_edid(connector, edid, edid[0x7e] + 1);
1957
Chris Wilsonf14f3682016-10-17 09:35:12 +01001958 edid[EDID_LENGTH-1] += edid[0x7e] - valid_extensions;
1959 edid[0x7e] = valid_extensions;
Chris Wilson14544d02016-10-24 12:38:21 +01001960
Kees Cook6da2ec52018-06-12 13:55:00 -07001961 new = kmalloc_array(valid_extensions + 1, EDID_LENGTH,
1962 GFP_KERNEL);
Sam Tygier0ea75e22010-09-23 10:11:01 +01001963 if (!new)
1964 goto out;
Chris Wilson14544d02016-10-24 12:38:21 +01001965
1966 base = new;
1967 for (i = 0; i <= edid[0x7e]; i++) {
1968 u8 *block = edid + i * EDID_LENGTH;
1969
1970 if (!drm_edid_block_valid(block, i, false, NULL))
1971 continue;
1972
1973 memcpy(base, block, EDID_LENGTH);
1974 base += EDID_LENGTH;
1975 }
1976
1977 kfree(edid);
Chris Wilsonf14f3682016-10-17 09:35:12 +01001978 edid = new;
Adam Jackson61e57a82010-03-29 21:43:18 +00001979 }
1980
Chris Wilsonf14f3682016-10-17 09:35:12 +01001981 return (struct edid *)edid;
Adam Jackson61e57a82010-03-29 21:43:18 +00001982
1983carp:
Chris Wilson14544d02016-10-24 12:38:21 +01001984 connector_bad_edid(connector, edid, 1);
Adam Jackson61e57a82010-03-29 21:43:18 +00001985out:
Chris Wilsonf14f3682016-10-17 09:35:12 +01001986 kfree(edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001987 return NULL;
1988}
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02001989EXPORT_SYMBOL_GPL(drm_do_get_edid);
Adam Jackson61e57a82010-03-29 21:43:18 +00001990
1991/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001992 * drm_probe_ddc() - probe DDC presence
1993 * @adapter: I2C adapter to probe
Adam Jackson61e57a82010-03-29 21:43:18 +00001994 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02001995 * Return: True on success, false on failure.
Adam Jackson61e57a82010-03-29 21:43:18 +00001996 */
Adam Jacksonfbff4692012-09-18 10:58:47 -04001997bool
Adam Jackson61e57a82010-03-29 21:43:18 +00001998drm_probe_ddc(struct i2c_adapter *adapter)
1999{
2000 unsigned char out;
2001
2002 return (drm_do_probe_ddc_edid(adapter, &out, 0, 1) == 0);
2003}
Adam Jacksonfbff4692012-09-18 10:58:47 -04002004EXPORT_SYMBOL(drm_probe_ddc);
Adam Jackson61e57a82010-03-29 21:43:18 +00002005
2006/**
2007 * drm_get_edid - get EDID data, if available
2008 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002009 * @adapter: I2C adapter to use for DDC
Adam Jackson61e57a82010-03-29 21:43:18 +00002010 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002011 * Poke the given I2C channel to grab EDID data if possible. If found,
Adam Jackson61e57a82010-03-29 21:43:18 +00002012 * attach it to the connector.
2013 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002014 * Return: Pointer to valid EDID or NULL if we couldn't find any.
Adam Jackson61e57a82010-03-29 21:43:18 +00002015 */
2016struct edid *drm_get_edid(struct drm_connector *connector,
2017 struct i2c_adapter *adapter)
2018{
Jani Nikula15f080f2017-02-17 17:20:53 +02002019 if (connector->force == DRM_FORCE_OFF)
2020 return NULL;
2021
2022 if (connector->force == DRM_FORCE_UNSPECIFIED && !drm_probe_ddc(adapter))
Lars-Peter Clausen18df89f2012-04-27 11:11:58 +02002023 return NULL;
Adam Jackson61e57a82010-03-29 21:43:18 +00002024
Ville Syrjälä092c3672020-03-13 18:20:54 +02002025 return drm_do_get_edid(connector, drm_do_probe_ddc_edid, adapter);
Adam Jackson61e57a82010-03-29 21:43:18 +00002026}
2027EXPORT_SYMBOL(drm_get_edid);
2028
Jani Nikula51f8da52013-09-27 15:08:27 +03002029/**
Lukas Wunner5cb8eaa22016-01-11 20:09:20 +01002030 * drm_get_edid_switcheroo - get EDID data for a vga_switcheroo output
2031 * @connector: connector we're probing
2032 * @adapter: I2C adapter to use for DDC
2033 *
2034 * Wrapper around drm_get_edid() for laptops with dual GPUs using one set of
2035 * outputs. The wrapper adds the requisite vga_switcheroo calls to temporarily
2036 * switch DDC to the GPU which is retrieving EDID.
2037 *
2038 * Return: Pointer to valid EDID or %NULL if we couldn't find any.
2039 */
2040struct edid *drm_get_edid_switcheroo(struct drm_connector *connector,
2041 struct i2c_adapter *adapter)
2042{
2043 struct pci_dev *pdev = connector->dev->pdev;
2044 struct edid *edid;
2045
2046 vga_switcheroo_lock_ddc(pdev);
2047 edid = drm_get_edid(connector, adapter);
2048 vga_switcheroo_unlock_ddc(pdev);
2049
2050 return edid;
2051}
2052EXPORT_SYMBOL(drm_get_edid_switcheroo);
2053
2054/**
Jani Nikula51f8da52013-09-27 15:08:27 +03002055 * drm_edid_duplicate - duplicate an EDID and the extensions
2056 * @edid: EDID to duplicate
2057 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002058 * Return: Pointer to duplicated EDID or NULL on allocation failure.
Jani Nikula51f8da52013-09-27 15:08:27 +03002059 */
2060struct edid *drm_edid_duplicate(const struct edid *edid)
2061{
2062 return kmemdup(edid, (edid->extensions + 1) * EDID_LENGTH, GFP_KERNEL);
2063}
2064EXPORT_SYMBOL(drm_edid_duplicate);
2065
Adam Jackson61e57a82010-03-29 21:43:18 +00002066/*** EDID parsing ***/
2067
Dave Airlief453ba02008-11-07 14:05:41 -08002068/**
2069 * edid_vendor - match a string against EDID's obfuscated vendor field
2070 * @edid: EDID to match
2071 * @vendor: vendor string
2072 *
2073 * Returns true if @vendor is in @edid, false otherwise
2074 */
Keith Packard170178f2017-12-13 00:44:26 -08002075static bool edid_vendor(const struct edid *edid, const char *vendor)
Dave Airlief453ba02008-11-07 14:05:41 -08002076{
2077 char edid_vendor[3];
2078
2079 edid_vendor[0] = ((edid->mfg_id[0] & 0x7c) >> 2) + '@';
2080 edid_vendor[1] = (((edid->mfg_id[0] & 0x3) << 3) |
2081 ((edid->mfg_id[1] & 0xe0) >> 5)) + '@';
Dave Airlie16456c82009-04-03 09:10:33 +10002082 edid_vendor[2] = (edid->mfg_id[1] & 0x1f) + '@';
Dave Airlief453ba02008-11-07 14:05:41 -08002083
2084 return !strncmp(edid_vendor, vendor, 3);
2085}
2086
2087/**
2088 * edid_get_quirks - return quirk flags for a given EDID
2089 * @edid: EDID to process
2090 *
2091 * This tells subsequent routines what fixes they need to apply.
2092 */
Keith Packard170178f2017-12-13 00:44:26 -08002093static u32 edid_get_quirks(const struct edid *edid)
Dave Airlief453ba02008-11-07 14:05:41 -08002094{
Jani Nikula23c4cfb2016-12-28 13:06:26 +02002095 const struct edid_quirk *quirk;
Dave Airlief453ba02008-11-07 14:05:41 -08002096 int i;
2097
2098 for (i = 0; i < ARRAY_SIZE(edid_quirk_list); i++) {
2099 quirk = &edid_quirk_list[i];
2100
2101 if (edid_vendor(edid, quirk->vendor) &&
2102 (EDID_PRODUCT_ID(edid) == quirk->product_id))
2103 return quirk->quirks;
2104 }
2105
2106 return 0;
2107}
2108
2109#define MODE_SIZE(m) ((m)->hdisplay * (m)->vdisplay)
Alex Deucher339d2022013-08-15 11:42:14 -04002110#define MODE_REFRESH_DIFF(c,t) (abs((c) - (t)))
Dave Airlief453ba02008-11-07 14:05:41 -08002111
Dave Airlief453ba02008-11-07 14:05:41 -08002112/**
2113 * edid_fixup_preferred - set preferred modes based on quirk list
2114 * @connector: has mode list to fix up
2115 * @quirks: quirks list
2116 *
2117 * Walk the mode list for @connector, clearing the preferred status
2118 * on existing modes and setting it anew for the right mode ala @quirks.
2119 */
2120static void edid_fixup_preferred(struct drm_connector *connector,
2121 u32 quirks)
2122{
2123 struct drm_display_mode *t, *cur_mode, *preferred_mode;
Dave Airlief8906072008-12-18 16:59:02 +10002124 int target_refresh = 0;
Alex Deucher339d2022013-08-15 11:42:14 -04002125 int cur_vrefresh, preferred_vrefresh;
Dave Airlief453ba02008-11-07 14:05:41 -08002126
2127 if (list_empty(&connector->probed_modes))
2128 return;
2129
2130 if (quirks & EDID_QUIRK_PREFER_LARGE_60)
2131 target_refresh = 60;
2132 if (quirks & EDID_QUIRK_PREFER_LARGE_75)
2133 target_refresh = 75;
2134
2135 preferred_mode = list_first_entry(&connector->probed_modes,
2136 struct drm_display_mode, head);
2137
2138 list_for_each_entry_safe(cur_mode, t, &connector->probed_modes, head) {
2139 cur_mode->type &= ~DRM_MODE_TYPE_PREFERRED;
2140
2141 if (cur_mode == preferred_mode)
2142 continue;
2143
2144 /* Largest mode is preferred */
2145 if (MODE_SIZE(cur_mode) > MODE_SIZE(preferred_mode))
2146 preferred_mode = cur_mode;
2147
Ville Syrjälä04256622020-04-28 20:19:27 +03002148 cur_vrefresh = drm_mode_vrefresh(cur_mode);
2149 preferred_vrefresh = drm_mode_vrefresh(preferred_mode);
Dave Airlief453ba02008-11-07 14:05:41 -08002150 /* At a given size, try to get closest to target refresh */
2151 if ((MODE_SIZE(cur_mode) == MODE_SIZE(preferred_mode)) &&
Alex Deucher339d2022013-08-15 11:42:14 -04002152 MODE_REFRESH_DIFF(cur_vrefresh, target_refresh) <
2153 MODE_REFRESH_DIFF(preferred_vrefresh, target_refresh)) {
Dave Airlief453ba02008-11-07 14:05:41 -08002154 preferred_mode = cur_mode;
2155 }
2156 }
2157
2158 preferred_mode->type |= DRM_MODE_TYPE_PREFERRED;
2159}
2160
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002161static bool
2162mode_is_rb(const struct drm_display_mode *mode)
2163{
2164 return (mode->htotal - mode->hdisplay == 160) &&
2165 (mode->hsync_end - mode->hdisplay == 80) &&
2166 (mode->hsync_end - mode->hsync_start == 32) &&
2167 (mode->vsync_start - mode->vdisplay == 3);
2168}
2169
Adam Jackson33c75312012-04-13 16:33:29 -04002170/*
2171 * drm_mode_find_dmt - Create a copy of a mode if present in DMT
2172 * @dev: Device to duplicate against
2173 * @hsize: Mode width
2174 * @vsize: Mode height
2175 * @fresh: Mode refresh rate
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002176 * @rb: Mode reduced-blanking-ness
Adam Jackson33c75312012-04-13 16:33:29 -04002177 *
2178 * Walk the DMT mode list looking for a match for the given parameters.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002179 *
2180 * Return: A newly allocated copy of the mode, or NULL if not found.
Adam Jackson33c75312012-04-13 16:33:29 -04002181 */
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002182struct drm_display_mode *drm_mode_find_dmt(struct drm_device *dev,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002183 int hsize, int vsize, int fresh,
2184 bool rb)
Zhao Yakui559ee212009-09-03 09:33:47 +08002185{
Adam Jackson07a5e632009-12-03 17:44:38 -05002186 int i;
Zhao Yakui559ee212009-09-03 09:33:47 +08002187
Thierry Redinga6b21832012-11-23 15:01:42 +01002188 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002189 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Adam Jacksonf8b46a02012-04-13 16:33:30 -04002190 if (hsize != ptr->hdisplay)
2191 continue;
2192 if (vsize != ptr->vdisplay)
2193 continue;
2194 if (fresh != drm_mode_vrefresh(ptr))
2195 continue;
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002196 if (rb != mode_is_rb(ptr))
2197 continue;
Adam Jacksonf8b46a02012-04-13 16:33:30 -04002198
2199 return drm_mode_duplicate(dev, ptr);
Zhao Yakui559ee212009-09-03 09:33:47 +08002200 }
Adam Jacksonf8b46a02012-04-13 16:33:30 -04002201
2202 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08002203}
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002204EXPORT_SYMBOL(drm_mode_find_dmt);
Adam Jackson23425ca2009-09-23 17:30:58 -04002205
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002206static bool is_display_descriptor(const u8 d[18], u8 tag)
2207{
2208 return d[0] == 0x00 && d[1] == 0x00 &&
2209 d[2] == 0x00 && d[3] == tag;
2210}
2211
Ville Syrjäläf447dd12020-01-24 22:02:26 +02002212static bool is_detailed_timing_descriptor(const u8 d[18])
2213{
2214 return d[0] != 0x00 || d[1] != 0x00;
2215}
2216
Adam Jacksond1ff6402010-03-29 21:43:26 +00002217typedef void detailed_cb(struct detailed_timing *timing, void *closure);
2218
2219static void
Adam Jackson4d76a222010-08-03 14:38:17 -04002220cea_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
2221{
Ville Syrjälä7304b982020-01-24 22:02:24 +02002222 int i, n;
Christian Schmidt4966b2a2011-12-19 20:03:43 +01002223 u8 d = ext[0x02];
Adam Jackson4d76a222010-08-03 14:38:17 -04002224 u8 *det_base = ext + d;
2225
Ville Syrjälä7304b982020-01-24 22:02:24 +02002226 if (d < 4 || d > 127)
2227 return;
2228
Christian Schmidt4966b2a2011-12-19 20:03:43 +01002229 n = (127 - d) / 18;
Adam Jackson4d76a222010-08-03 14:38:17 -04002230 for (i = 0; i < n; i++)
2231 cb((struct detailed_timing *)(det_base + 18 * i), closure);
2232}
2233
2234static void
Adam Jacksoncbba98f2010-08-03 14:38:18 -04002235vtb_for_each_detailed_block(u8 *ext, detailed_cb *cb, void *closure)
2236{
2237 unsigned int i, n = min((int)ext[0x02], 6);
2238 u8 *det_base = ext + 5;
2239
2240 if (ext[0x01] != 1)
2241 return; /* unknown version */
2242
2243 for (i = 0; i < n; i++)
2244 cb((struct detailed_timing *)(det_base + 18 * i), closure);
2245}
2246
2247static void
Adam Jacksond1ff6402010-03-29 21:43:26 +00002248drm_for_each_detailed_block(u8 *raw_edid, detailed_cb *cb, void *closure)
2249{
2250 int i;
2251 struct edid *edid = (struct edid *)raw_edid;
2252
2253 if (edid == NULL)
2254 return;
2255
2256 for (i = 0; i < EDID_DETAILED_TIMINGS; i++)
2257 cb(&(edid->detailed_timings[i]), closure);
2258
Adam Jackson4d76a222010-08-03 14:38:17 -04002259 for (i = 1; i <= raw_edid[0x7e]; i++) {
2260 u8 *ext = raw_edid + (i * EDID_LENGTH);
2261 switch (*ext) {
2262 case CEA_EXT:
2263 cea_for_each_detailed_block(ext, cb, closure);
2264 break;
Adam Jacksoncbba98f2010-08-03 14:38:18 -04002265 case VTB_EXT:
2266 vtb_for_each_detailed_block(ext, cb, closure);
2267 break;
Adam Jackson4d76a222010-08-03 14:38:17 -04002268 default:
2269 break;
2270 }
2271 }
Adam Jacksond1ff6402010-03-29 21:43:26 +00002272}
2273
2274static void
2275is_rb(struct detailed_timing *t, void *data)
2276{
2277 u8 *r = (u8 *)t;
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002278
2279 if (!is_display_descriptor(r, EDID_DETAIL_MONITOR_RANGE))
2280 return;
2281
2282 if (r[15] & 0x10)
2283 *(bool *)data = true;
Adam Jacksond1ff6402010-03-29 21:43:26 +00002284}
2285
2286/* EDID 1.4 defines this explicitly. For EDID 1.3, we guess, badly. */
2287static bool
2288drm_monitor_supports_rb(struct edid *edid)
2289{
2290 if (edid->revision >= 4) {
Daniel Vetterb196a492012-06-19 11:33:06 +02002291 bool ret = false;
Adam Jacksond1ff6402010-03-29 21:43:26 +00002292 drm_for_each_detailed_block((u8 *)edid, is_rb, &ret);
2293 return ret;
2294 }
2295
2296 return ((edid->input & DRM_EDID_INPUT_DIGITAL) != 0);
2297}
2298
Adam Jackson7a374352010-03-29 21:43:30 +00002299static void
2300find_gtf2(struct detailed_timing *t, void *data)
2301{
2302 u8 *r = (u8 *)t;
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002303
2304 if (!is_display_descriptor(r, EDID_DETAIL_MONITOR_RANGE))
2305 return;
2306
2307 if (r[10] == 0x02)
Adam Jackson7a374352010-03-29 21:43:30 +00002308 *(u8 **)data = r;
2309}
2310
2311/* Secondary GTF curve kicks in above some break frequency */
2312static int
2313drm_gtf2_hbreak(struct edid *edid)
2314{
2315 u8 *r = NULL;
2316 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2317 return r ? (r[12] * 2) : 0;
2318}
2319
2320static int
2321drm_gtf2_2c(struct edid *edid)
2322{
2323 u8 *r = NULL;
2324 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2325 return r ? r[13] : 0;
2326}
2327
2328static int
2329drm_gtf2_m(struct edid *edid)
2330{
2331 u8 *r = NULL;
2332 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2333 return r ? (r[15] << 8) + r[14] : 0;
2334}
2335
2336static int
2337drm_gtf2_k(struct edid *edid)
2338{
2339 u8 *r = NULL;
2340 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2341 return r ? r[16] : 0;
2342}
2343
2344static int
2345drm_gtf2_2j(struct edid *edid)
2346{
2347 u8 *r = NULL;
2348 drm_for_each_detailed_block((u8 *)edid, find_gtf2, &r);
2349 return r ? r[17] : 0;
2350}
2351
2352/**
2353 * standard_timing_level - get std. timing level(CVT/GTF/DMT)
2354 * @edid: EDID block to scan
2355 */
2356static int standard_timing_level(struct edid *edid)
2357{
2358 if (edid->revision >= 2) {
2359 if (edid->revision >= 4 && (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF))
2360 return LEVEL_CVT;
2361 if (drm_gtf2_hbreak(edid))
2362 return LEVEL_GTF2;
Lee Shawn Cbfef04a2019-10-07 21:51:27 +08002363 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
2364 return LEVEL_GTF;
Adam Jackson7a374352010-03-29 21:43:30 +00002365 }
2366 return LEVEL_DMT;
2367}
2368
Adam Jackson23425ca2009-09-23 17:30:58 -04002369/*
2370 * 0 is reserved. The spec says 0x01 fill for unused timings. Some old
2371 * monitors fill with ascii space (0x20) instead.
2372 */
2373static int
2374bad_std_timing(u8 a, u8 b)
2375{
2376 return (a == 0x00 && b == 0x00) ||
2377 (a == 0x01 && b == 0x01) ||
2378 (a == 0x20 && b == 0x20);
2379}
2380
Ville Syrjälä58911c22020-04-28 20:19:25 +03002381static int drm_mode_hsync(const struct drm_display_mode *mode)
2382{
2383 if (mode->htotal <= 0)
2384 return 0;
2385
2386 return DIV_ROUND_CLOSEST(mode->clock, mode->htotal);
2387}
2388
Dave Airlief453ba02008-11-07 14:05:41 -08002389/**
2390 * drm_mode_std - convert standard mode info (width, height, refresh) into mode
Daniel Vetterfc668112014-01-21 12:02:26 +01002391 * @connector: connector of for the EDID block
2392 * @edid: EDID block to scan
Dave Airlief453ba02008-11-07 14:05:41 -08002393 * @t: standard timing params
2394 *
2395 * Take the standard timing params (in this case width, aspect, and refresh)
Zhao Yakui5c612592009-06-22 13:17:10 +08002396 * and convert them into a real mode using CVT/GTF/DMT.
Dave Airlief453ba02008-11-07 14:05:41 -08002397 */
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002398static struct drm_display_mode *
Adam Jackson7a374352010-03-29 21:43:30 +00002399drm_mode_std(struct drm_connector *connector, struct edid *edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02002400 struct std_timing *t)
Dave Airlief453ba02008-11-07 14:05:41 -08002401{
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002402 struct drm_device *dev = connector->dev;
2403 struct drm_display_mode *m, *mode = NULL;
Zhao Yakui5c612592009-06-22 13:17:10 +08002404 int hsize, vsize;
2405 int vrefresh_rate;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002406 unsigned aspect_ratio = (t->vfreq_aspect & EDID_TIMING_ASPECT_MASK)
2407 >> EDID_TIMING_ASPECT_SHIFT;
Zhao Yakui5c612592009-06-22 13:17:10 +08002408 unsigned vfreq = (t->vfreq_aspect & EDID_TIMING_VFREQ_MASK)
2409 >> EDID_TIMING_VFREQ_SHIFT;
Adam Jackson7a374352010-03-29 21:43:30 +00002410 int timing_level = standard_timing_level(edid);
Dave Airlief453ba02008-11-07 14:05:41 -08002411
Adam Jackson23425ca2009-09-23 17:30:58 -04002412 if (bad_std_timing(t->hsize, t->vfreq_aspect))
2413 return NULL;
2414
Zhao Yakui5c612592009-06-22 13:17:10 +08002415 /* According to the EDID spec, the hdisplay = hsize * 8 + 248 */
2416 hsize = t->hsize * 8 + 248;
2417 /* vrefresh_rate = vfreq + 60 */
2418 vrefresh_rate = vfreq + 60;
2419 /* the vdisplay is calculated based on the aspect ratio */
Adam Jacksonf066a172009-09-23 17:31:21 -04002420 if (aspect_ratio == 0) {
Thierry Reding464fdec2014-04-29 11:44:33 +02002421 if (edid->revision < 3)
Adam Jacksonf066a172009-09-23 17:31:21 -04002422 vsize = hsize;
2423 else
2424 vsize = (hsize * 10) / 16;
2425 } else if (aspect_ratio == 1)
Dave Airlief453ba02008-11-07 14:05:41 -08002426 vsize = (hsize * 3) / 4;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002427 else if (aspect_ratio == 2)
Dave Airlief453ba02008-11-07 14:05:41 -08002428 vsize = (hsize * 4) / 5;
2429 else
2430 vsize = (hsize * 9) / 16;
Adam Jacksona0910c82010-03-29 21:43:28 +00002431
2432 /* HDTV hack, part 1 */
2433 if (vrefresh_rate == 60 &&
2434 ((hsize == 1360 && vsize == 765) ||
2435 (hsize == 1368 && vsize == 769))) {
2436 hsize = 1366;
2437 vsize = 768;
2438 }
2439
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002440 /*
2441 * If this connector already has a mode for this size and refresh
2442 * rate (because it came from detailed or CVT info), use that
2443 * instead. This way we don't have to guess at interlace or
2444 * reduced blanking.
2445 */
Adam Jackson522032d2010-04-09 16:52:49 +00002446 list_for_each_entry(m, &connector->probed_modes, head)
Adam Jackson7ca6adb2010-03-29 21:43:29 +00002447 if (m->hdisplay == hsize && m->vdisplay == vsize &&
2448 drm_mode_vrefresh(m) == vrefresh_rate)
2449 return NULL;
2450
Adam Jacksona0910c82010-03-29 21:43:28 +00002451 /* HDTV hack, part 2 */
2452 if (hsize == 1366 && vsize == 768 && vrefresh_rate == 60) {
2453 mode = drm_cvt_mode(dev, 1366, 768, vrefresh_rate, 0, 0,
Dave Airlied50ba252009-09-23 14:44:08 +10002454 false);
Joe Moriartya5ef6562018-02-12 14:51:43 -05002455 if (!mode)
2456 return NULL;
Zhao Yakui559ee212009-09-03 09:33:47 +08002457 mode->hdisplay = 1366;
Adam Jacksona4967de62010-07-28 07:40:32 +10002458 mode->hsync_start = mode->hsync_start - 1;
2459 mode->hsync_end = mode->hsync_end - 1;
Zhao Yakui559ee212009-09-03 09:33:47 +08002460 return mode;
2461 }
Adam Jacksona0910c82010-03-29 21:43:28 +00002462
Zhao Yakui559ee212009-09-03 09:33:47 +08002463 /* check whether it can be found in default mode table */
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002464 if (drm_monitor_supports_rb(edid)) {
2465 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate,
2466 true);
2467 if (mode)
2468 return mode;
2469 }
2470 mode = drm_mode_find_dmt(dev, hsize, vsize, vrefresh_rate, false);
Zhao Yakui559ee212009-09-03 09:33:47 +08002471 if (mode)
2472 return mode;
2473
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002474 /* okay, generate it */
Zhao Yakui5c612592009-06-22 13:17:10 +08002475 switch (timing_level) {
2476 case LEVEL_DMT:
Zhao Yakui5c612592009-06-22 13:17:10 +08002477 break;
2478 case LEVEL_GTF:
2479 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
2480 break;
Adam Jackson7a374352010-03-29 21:43:30 +00002481 case LEVEL_GTF2:
2482 /*
2483 * This is potentially wrong if there's ever a monitor with
2484 * more than one ranges section, each claiming a different
2485 * secondary GTF curve. Please don't do that.
2486 */
2487 mode = drm_gtf_mode(dev, hsize, vsize, vrefresh_rate, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002488 if (!mode)
2489 return NULL;
Adam Jackson7a374352010-03-29 21:43:30 +00002490 if (drm_mode_hsync(mode) > drm_gtf2_hbreak(edid)) {
Sascha Haueraefd3302012-02-01 11:38:21 +01002491 drm_mode_destroy(dev, mode);
Adam Jackson7a374352010-03-29 21:43:30 +00002492 mode = drm_gtf_mode_complex(dev, hsize, vsize,
2493 vrefresh_rate, 0, 0,
2494 drm_gtf2_m(edid),
2495 drm_gtf2_2c(edid),
2496 drm_gtf2_k(edid),
2497 drm_gtf2_2j(edid));
2498 }
2499 break;
Zhao Yakui5c612592009-06-22 13:17:10 +08002500 case LEVEL_CVT:
Dave Airlied50ba252009-09-23 14:44:08 +10002501 mode = drm_cvt_mode(dev, hsize, vsize, vrefresh_rate, 0, 0,
2502 false);
Zhao Yakui5c612592009-06-22 13:17:10 +08002503 break;
2504 }
Dave Airlief453ba02008-11-07 14:05:41 -08002505 return mode;
2506}
2507
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002508/*
2509 * EDID is delightfully ambiguous about how interlaced modes are to be
2510 * encoded. Our internal representation is of frame height, but some
2511 * HDTV detailed timings are encoded as field height.
2512 *
2513 * The format list here is from CEA, in frame size. Technically we
2514 * should be checking refresh rate too. Whatever.
2515 */
2516static void
2517drm_mode_do_interlace_quirk(struct drm_display_mode *mode,
2518 struct detailed_pixel_timing *pt)
2519{
2520 int i;
2521 static const struct {
2522 int w, h;
2523 } cea_interlaced[] = {
2524 { 1920, 1080 },
2525 { 720, 480 },
2526 { 1440, 480 },
2527 { 2880, 480 },
2528 { 720, 576 },
2529 { 1440, 576 },
2530 { 2880, 576 },
2531 };
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002532
2533 if (!(pt->misc & DRM_EDID_PT_INTERLACED))
2534 return;
2535
Kulikov Vasiliy3c581412010-06-28 15:54:52 +04002536 for (i = 0; i < ARRAY_SIZE(cea_interlaced); i++) {
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002537 if ((mode->hdisplay == cea_interlaced[i].w) &&
2538 (mode->vdisplay == cea_interlaced[i].h / 2)) {
2539 mode->vdisplay *= 2;
2540 mode->vsync_start *= 2;
2541 mode->vsync_end *= 2;
2542 mode->vtotal *= 2;
2543 mode->vtotal |= 1;
2544 }
2545 }
2546
2547 mode->flags |= DRM_MODE_FLAG_INTERLACE;
2548}
2549
Dave Airlief453ba02008-11-07 14:05:41 -08002550/**
2551 * drm_mode_detailed - create a new mode from an EDID detailed timing section
2552 * @dev: DRM device (needed to create new mode)
2553 * @edid: EDID block
2554 * @timing: EDID detailed timing info
2555 * @quirks: quirks to apply
2556 *
2557 * An EDID detailed timing block contains enough info for us to create and
2558 * return a new struct drm_display_mode.
2559 */
2560static struct drm_display_mode *drm_mode_detailed(struct drm_device *dev,
2561 struct edid *edid,
2562 struct detailed_timing *timing,
2563 u32 quirks)
2564{
2565 struct drm_display_mode *mode;
2566 struct detailed_pixel_timing *pt = &timing->data.pixel_data;
Michel Dänzer0454bea2009-06-15 16:56:07 +02002567 unsigned hactive = (pt->hactive_hblank_hi & 0xf0) << 4 | pt->hactive_lo;
2568 unsigned vactive = (pt->vactive_vblank_hi & 0xf0) << 4 | pt->vactive_lo;
2569 unsigned hblank = (pt->hactive_hblank_hi & 0xf) << 8 | pt->hblank_lo;
2570 unsigned vblank = (pt->vactive_vblank_hi & 0xf) << 8 | pt->vblank_lo;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002571 unsigned hsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc0) << 2 | pt->hsync_offset_lo;
2572 unsigned hsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x30) << 4 | pt->hsync_pulse_width_lo;
Torsten Duwe16dad1d2013-03-23 15:38:22 +01002573 unsigned vsync_offset = (pt->hsync_vsync_offset_pulse_width_hi & 0xc) << 2 | pt->vsync_offset_pulse_width_lo >> 4;
Michel Dänzere14cbee2009-06-23 12:36:32 +02002574 unsigned vsync_pulse_width = (pt->hsync_vsync_offset_pulse_width_hi & 0x3) << 4 | (pt->vsync_offset_pulse_width_lo & 0xf);
Dave Airlief453ba02008-11-07 14:05:41 -08002575
Adam Jacksonfc438962009-06-04 10:20:34 +10002576 /* ignore tiny modes */
Michel Dänzer0454bea2009-06-15 16:56:07 +02002577 if (hactive < 64 || vactive < 64)
Adam Jacksonfc438962009-06-04 10:20:34 +10002578 return NULL;
2579
Michel Dänzer0454bea2009-06-15 16:56:07 +02002580 if (pt->misc & DRM_EDID_PT_STEREO) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002581 DRM_DEBUG_KMS("stereo mode not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002582 return NULL;
2583 }
Michel Dänzer0454bea2009-06-15 16:56:07 +02002584 if (!(pt->misc & DRM_EDID_PT_SEPARATE_SYNC)) {
Egbert Eichc7d015f32013-06-13 21:01:19 +02002585 DRM_DEBUG_KMS("composite sync not supported\n");
Dave Airlief453ba02008-11-07 14:05:41 -08002586 }
2587
Zhao Yakuifcb45612009-10-14 09:11:25 +08002588 /* it is incorrect if hsync/vsync width is zero */
2589 if (!hsync_pulse_width || !vsync_pulse_width) {
2590 DRM_DEBUG_KMS("Incorrect Detailed timing. "
2591 "Wrong Hsync/Vsync pulse width\n");
2592 return NULL;
2593 }
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002594
2595 if (quirks & EDID_QUIRK_FORCE_REDUCED_BLANKING) {
2596 mode = drm_cvt_mode(dev, hactive, vactive, 60, true, false, false);
2597 if (!mode)
2598 return NULL;
2599
2600 goto set_size;
2601 }
2602
Dave Airlief453ba02008-11-07 14:05:41 -08002603 mode = drm_mode_create(dev);
2604 if (!mode)
2605 return NULL;
2606
Dave Airlief453ba02008-11-07 14:05:41 -08002607 if (quirks & EDID_QUIRK_135_CLOCK_TOO_HIGH)
Michel Dänzer0454bea2009-06-15 16:56:07 +02002608 timing->pixel_clock = cpu_to_le16(1088);
Dave Airlief453ba02008-11-07 14:05:41 -08002609
Michel Dänzer0454bea2009-06-15 16:56:07 +02002610 mode->clock = le16_to_cpu(timing->pixel_clock) * 10;
Dave Airlief453ba02008-11-07 14:05:41 -08002611
Michel Dänzer0454bea2009-06-15 16:56:07 +02002612 mode->hdisplay = hactive;
2613 mode->hsync_start = mode->hdisplay + hsync_offset;
2614 mode->hsync_end = mode->hsync_start + hsync_pulse_width;
2615 mode->htotal = mode->hdisplay + hblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002616
Michel Dänzer0454bea2009-06-15 16:56:07 +02002617 mode->vdisplay = vactive;
2618 mode->vsync_start = mode->vdisplay + vsync_offset;
2619 mode->vsync_end = mode->vsync_start + vsync_pulse_width;
2620 mode->vtotal = mode->vdisplay + vblank;
Dave Airlief453ba02008-11-07 14:05:41 -08002621
Jesse Barnes7064fef2009-11-05 10:12:54 -08002622 /* Some EDIDs have bogus h/vtotal values */
2623 if (mode->hsync_end > mode->htotal)
2624 mode->htotal = mode->hsync_end + 1;
2625 if (mode->vsync_end > mode->vtotal)
2626 mode->vtotal = mode->vsync_end + 1;
2627
Adam Jacksonb58db2c2010-02-15 22:15:39 +00002628 drm_mode_do_interlace_quirk(mode, pt);
Dave Airlief453ba02008-11-07 14:05:41 -08002629
2630 if (quirks & EDID_QUIRK_DETAILED_SYNC_PP) {
Michel Dänzer0454bea2009-06-15 16:56:07 +02002631 pt->misc |= DRM_EDID_PT_HSYNC_POSITIVE | DRM_EDID_PT_VSYNC_POSITIVE;
Dave Airlief453ba02008-11-07 14:05:41 -08002632 }
2633
Michel Dänzer0454bea2009-06-15 16:56:07 +02002634 mode->flags |= (pt->misc & DRM_EDID_PT_HSYNC_POSITIVE) ?
2635 DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
2636 mode->flags |= (pt->misc & DRM_EDID_PT_VSYNC_POSITIVE) ?
2637 DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
Dave Airlief453ba02008-11-07 14:05:41 -08002638
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002639set_size:
Michel Dänzere14cbee2009-06-23 12:36:32 +02002640 mode->width_mm = pt->width_mm_lo | (pt->width_height_mm_hi & 0xf0) << 4;
2641 mode->height_mm = pt->height_mm_lo | (pt->width_height_mm_hi & 0xf) << 8;
Dave Airlief453ba02008-11-07 14:05:41 -08002642
2643 if (quirks & EDID_QUIRK_DETAILED_IN_CM) {
2644 mode->width_mm *= 10;
2645 mode->height_mm *= 10;
2646 }
2647
2648 if (quirks & EDID_QUIRK_DETAILED_USE_MAXIMUM_SIZE) {
2649 mode->width_mm = edid->width_cm * 10;
2650 mode->height_mm = edid->height_cm * 10;
2651 }
2652
Adam Jacksonbc42aab2012-05-23 16:26:54 -04002653 mode->type = DRM_MODE_TYPE_DRIVER;
2654 drm_mode_set_name(mode);
2655
Dave Airlief453ba02008-11-07 14:05:41 -08002656 return mode;
2657}
2658
Adam Jackson07a5e632009-12-03 17:44:38 -05002659static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002660mode_in_hsync_range(const struct drm_display_mode *mode,
2661 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002662{
2663 int hsync, hmin, hmax;
Adam Jackson07a5e632009-12-03 17:44:38 -05002664
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002665 hmin = t[7];
2666 if (edid->revision >= 4)
2667 hmin += ((t[4] & 0x04) ? 255 : 0);
2668 hmax = t[8];
2669 if (edid->revision >= 4)
2670 hmax += ((t[4] & 0x08) ? 255 : 0);
Adam Jackson07a5e632009-12-03 17:44:38 -05002671 hsync = drm_mode_hsync(mode);
Adam Jackson07a5e632009-12-03 17:44:38 -05002672
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002673 return (hsync <= hmax && hsync >= hmin);
2674}
2675
2676static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002677mode_in_vsync_range(const struct drm_display_mode *mode,
2678 struct edid *edid, u8 *t)
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002679{
2680 int vsync, vmin, vmax;
2681
2682 vmin = t[5];
2683 if (edid->revision >= 4)
2684 vmin += ((t[4] & 0x01) ? 255 : 0);
2685 vmax = t[6];
2686 if (edid->revision >= 4)
2687 vmax += ((t[4] & 0x02) ? 255 : 0);
2688 vsync = drm_mode_vrefresh(mode);
2689
2690 return (vsync <= vmax && vsync >= vmin);
2691}
2692
2693static u32
2694range_pixel_clock(struct edid *edid, u8 *t)
2695{
2696 /* unspecified */
2697 if (t[9] == 0 || t[9] == 255)
2698 return 0;
2699
2700 /* 1.4 with CVT support gives us real precision, yay */
2701 if (edid->revision >= 4 && t[10] == 0x04)
2702 return (t[9] * 10000) - ((t[12] >> 2) * 250);
2703
2704 /* 1.3 is pathetic, so fuzz up a bit */
2705 return t[9] * 10000 + 5001;
2706}
2707
Adam Jackson07a5e632009-12-03 17:44:38 -05002708static bool
Chris Wilsonb1f559e2011-01-26 09:49:47 +00002709mode_in_range(const struct drm_display_mode *mode, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002710 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002711{
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002712 u32 max_clock;
2713 u8 *t = (u8 *)timing;
Adam Jackson07a5e632009-12-03 17:44:38 -05002714
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002715 if (!mode_in_hsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002716 return false;
2717
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002718 if (!mode_in_vsync_range(mode, edid, t))
Adam Jackson07a5e632009-12-03 17:44:38 -05002719 return false;
2720
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002721 if ((max_clock = range_pixel_clock(edid, t)))
Adam Jackson07a5e632009-12-03 17:44:38 -05002722 if (mode->clock > max_clock)
2723 return false;
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002724
2725 /* 1.4 max horizontal check */
2726 if (edid->revision >= 4 && t[10] == 0x04)
2727 if (t[13] && mode->hdisplay > 8 * (t[13] + (256 * (t[12]&0x3))))
2728 return false;
2729
2730 if (mode_is_rb(mode) && !drm_monitor_supports_rb(edid))
2731 return false;
Adam Jackson07a5e632009-12-03 17:44:38 -05002732
2733 return true;
2734}
2735
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002736static bool valid_inferred_mode(const struct drm_connector *connector,
2737 const struct drm_display_mode *mode)
2738{
Ville Syrjälä85f8fcd2015-09-07 18:22:56 +03002739 const struct drm_display_mode *m;
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002740 bool ok = false;
2741
2742 list_for_each_entry(m, &connector->probed_modes, head) {
2743 if (mode->hdisplay == m->hdisplay &&
2744 mode->vdisplay == m->vdisplay &&
2745 drm_mode_vrefresh(mode) == drm_mode_vrefresh(m))
2746 return false; /* duplicated */
2747 if (mode->hdisplay <= m->hdisplay &&
2748 mode->vdisplay <= m->vdisplay)
2749 ok = true;
2750 }
2751 return ok;
2752}
2753
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002754static int
Adam Jacksoncd4cd3d2012-04-13 16:33:33 -04002755drm_dmt_modes_for_range(struct drm_connector *connector, struct edid *edid,
Adam Jacksonb17e52e2010-03-29 21:43:27 +00002756 struct detailed_timing *timing)
Adam Jackson07a5e632009-12-03 17:44:38 -05002757{
2758 int i, modes = 0;
2759 struct drm_display_mode *newmode;
2760 struct drm_device *dev = connector->dev;
2761
Thierry Redinga6b21832012-11-23 15:01:42 +01002762 for (i = 0; i < ARRAY_SIZE(drm_dmt_modes); i++) {
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002763 if (mode_in_range(drm_dmt_modes + i, edid, timing) &&
2764 valid_inferred_mode(connector, drm_dmt_modes + i)) {
Adam Jackson07a5e632009-12-03 17:44:38 -05002765 newmode = drm_mode_duplicate(dev, &drm_dmt_modes[i]);
2766 if (newmode) {
2767 drm_mode_probed_add(connector, newmode);
2768 modes++;
2769 }
2770 }
2771 }
2772
2773 return modes;
2774}
2775
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002776/* fix up 1366x768 mode from 1368x768;
2777 * GFT/CVT can't express 1366 width which isn't dividable by 8
2778 */
Takashi Iwai969218f2017-01-17 17:43:29 +01002779void drm_mode_fixup_1366x768(struct drm_display_mode *mode)
Takashi Iwaic09dedb2012-04-23 17:40:33 +01002780{
2781 if (mode->hdisplay == 1368 && mode->vdisplay == 768) {
2782 mode->hdisplay = 1366;
2783 mode->hsync_start--;
2784 mode->hsync_end--;
2785 drm_mode_set_name(mode);
2786 }
2787}
2788
Adam Jacksonb309bd32012-04-13 16:33:40 -04002789static int
2790drm_gtf_modes_for_range(struct drm_connector *connector, struct edid *edid,
2791 struct detailed_timing *timing)
2792{
2793 int i, modes = 0;
2794 struct drm_display_mode *newmode;
2795 struct drm_device *dev = connector->dev;
2796
Thierry Redinga6b21832012-11-23 15:01:42 +01002797 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002798 const struct minimode *m = &extra_modes[i];
2799 newmode = drm_gtf_mode(dev, m->w, m->h, m->r, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002800 if (!newmode)
2801 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002802
Takashi Iwai969218f2017-01-17 17:43:29 +01002803 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002804 if (!mode_in_range(newmode, edid, timing) ||
2805 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002806 drm_mode_destroy(dev, newmode);
2807 continue;
2808 }
2809
2810 drm_mode_probed_add(connector, newmode);
2811 modes++;
2812 }
2813
2814 return modes;
2815}
2816
2817static int
2818drm_cvt_modes_for_range(struct drm_connector *connector, struct edid *edid,
2819 struct detailed_timing *timing)
2820{
2821 int i, modes = 0;
2822 struct drm_display_mode *newmode;
2823 struct drm_device *dev = connector->dev;
2824 bool rb = drm_monitor_supports_rb(edid);
2825
Thierry Redinga6b21832012-11-23 15:01:42 +01002826 for (i = 0; i < ARRAY_SIZE(extra_modes); i++) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002827 const struct minimode *m = &extra_modes[i];
2828 newmode = drm_cvt_mode(dev, m->w, m->h, m->r, rb, 0, 0);
Takashi Iwaifc48f162012-04-20 12:59:33 +01002829 if (!newmode)
2830 return modes;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002831
Takashi Iwai969218f2017-01-17 17:43:29 +01002832 drm_mode_fixup_1366x768(newmode);
Takashi Iwai7b668eb2012-07-03 11:22:11 +02002833 if (!mode_in_range(newmode, edid, timing) ||
2834 !valid_inferred_mode(connector, newmode)) {
Adam Jacksonb309bd32012-04-13 16:33:40 -04002835 drm_mode_destroy(dev, newmode);
2836 continue;
2837 }
2838
2839 drm_mode_probed_add(connector, newmode);
2840 modes++;
2841 }
2842
2843 return modes;
2844}
2845
Adam Jackson13931572010-08-03 14:38:19 -04002846static void
2847do_inferred_modes(struct detailed_timing *timing, void *c)
Adam Jackson9340d8c2009-12-03 17:44:40 -05002848{
Adam Jackson13931572010-08-03 14:38:19 -04002849 struct detailed_mode_closure *closure = c;
2850 struct detailed_non_pixel *data = &timing->data.other_data;
Adam Jacksonb309bd32012-04-13 16:33:40 -04002851 struct detailed_data_monitor_range *range = &data->data.range;
Adam Jackson9340d8c2009-12-03 17:44:40 -05002852
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002853 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_MONITOR_RANGE))
Adam Jacksoncb21aaf2012-04-13 16:33:36 -04002854 return;
2855
2856 closure->modes += drm_dmt_modes_for_range(closure->connector,
2857 closure->edid,
2858 timing);
Ville Syrjälä4d23f482020-01-24 22:02:27 +02002859
Adam Jacksonb309bd32012-04-13 16:33:40 -04002860 if (!version_greater(closure->edid, 1, 1))
2861 return; /* GTF not defined yet */
2862
2863 switch (range->flags) {
2864 case 0x02: /* secondary gtf, XXX could do more */
2865 case 0x00: /* default gtf */
2866 closure->modes += drm_gtf_modes_for_range(closure->connector,
2867 closure->edid,
2868 timing);
2869 break;
2870 case 0x04: /* cvt, only in 1.4+ */
2871 if (!version_greater(closure->edid, 1, 3))
2872 break;
2873
2874 closure->modes += drm_cvt_modes_for_range(closure->connector,
2875 closure->edid,
2876 timing);
2877 break;
2878 case 0x01: /* just the ranges, no formula */
2879 default:
2880 break;
2881 }
Adam Jackson9340d8c2009-12-03 17:44:40 -05002882}
2883
Adam Jackson13931572010-08-03 14:38:19 -04002884static int
2885add_inferred_modes(struct drm_connector *connector, struct edid *edid)
2886{
2887 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002888 .connector = connector,
2889 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002890 };
2891
2892 if (version_greater(edid, 1, 0))
2893 drm_for_each_detailed_block((u8 *)edid, do_inferred_modes,
2894 &closure);
2895
2896 return closure.modes;
2897}
2898
Adam Jackson2255be12010-03-29 21:43:22 +00002899static int
2900drm_est3_modes(struct drm_connector *connector, struct detailed_timing *timing)
2901{
2902 int i, j, m, modes = 0;
2903 struct drm_display_mode *mode;
Paul Parsonsf3a32d72016-03-26 13:18:38 +00002904 u8 *est = ((u8 *)timing) + 6;
Adam Jackson2255be12010-03-29 21:43:22 +00002905
2906 for (i = 0; i < 6; i++) {
Ville Syrjälä891a7462013-10-14 16:44:26 +03002907 for (j = 7; j >= 0; j--) {
Adam Jackson2255be12010-03-29 21:43:22 +00002908 m = (i * 8) + (7 - j);
Linus Torvaldsaa9f56b2010-08-12 09:21:39 -07002909 if (m >= ARRAY_SIZE(est3_modes))
Adam Jackson2255be12010-03-29 21:43:22 +00002910 break;
2911 if (est[i] & (1 << j)) {
Dave Airlie1d42bbc2010-05-07 05:02:30 +00002912 mode = drm_mode_find_dmt(connector->dev,
2913 est3_modes[m].w,
2914 est3_modes[m].h,
Adam Jacksonf6e252b2012-04-13 16:33:31 -04002915 est3_modes[m].r,
2916 est3_modes[m].rb);
Adam Jackson2255be12010-03-29 21:43:22 +00002917 if (mode) {
2918 drm_mode_probed_add(connector, mode);
2919 modes++;
2920 }
2921 }
2922 }
2923 }
2924
2925 return modes;
2926}
2927
Adam Jackson13931572010-08-03 14:38:19 -04002928static void
2929do_established_modes(struct detailed_timing *timing, void *c)
Adam Jackson9cf00972009-12-03 17:44:36 -05002930{
Adam Jackson13931572010-08-03 14:38:19 -04002931 struct detailed_mode_closure *closure = c;
Adam Jackson13931572010-08-03 14:38:19 -04002932
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002933 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_EST_TIMINGS))
2934 return;
2935
2936 closure->modes += drm_est3_modes(closure->connector, timing);
Adam Jackson13931572010-08-03 14:38:19 -04002937}
2938
2939/**
2940 * add_established_modes - get est. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02002941 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04002942 * @edid: EDID block to scan
2943 *
2944 * Each EDID block contains a bitmap of the supported "established modes" list
2945 * (defined above). Tease them out and add them to the global modes list.
2946 */
2947static int
2948add_established_modes(struct drm_connector *connector, struct edid *edid)
2949{
Adam Jackson9cf00972009-12-03 17:44:36 -05002950 struct drm_device *dev = connector->dev;
Adam Jackson13931572010-08-03 14:38:19 -04002951 unsigned long est_bits = edid->established_timings.t1 |
2952 (edid->established_timings.t2 << 8) |
2953 ((edid->established_timings.mfg_rsvd & 0x80) << 9);
2954 int i, modes = 0;
2955 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02002956 .connector = connector,
2957 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04002958 };
Adam Jackson9cf00972009-12-03 17:44:36 -05002959
Adam Jackson13931572010-08-03 14:38:19 -04002960 for (i = 0; i <= EDID_EST_TIMINGS; i++) {
2961 if (est_bits & (1<<i)) {
2962 struct drm_display_mode *newmode;
2963 newmode = drm_mode_duplicate(dev, &edid_est_modes[i]);
2964 if (newmode) {
2965 drm_mode_probed_add(connector, newmode);
2966 modes++;
2967 }
2968 }
Adam Jackson9cf00972009-12-03 17:44:36 -05002969 }
2970
Adam Jackson13931572010-08-03 14:38:19 -04002971 if (version_greater(edid, 1, 0))
2972 drm_for_each_detailed_block((u8 *)edid,
2973 do_established_modes, &closure);
2974
2975 return modes + closure.modes;
2976}
2977
2978static void
2979do_standard_modes(struct detailed_timing *timing, void *c)
2980{
2981 struct detailed_mode_closure *closure = c;
2982 struct detailed_non_pixel *data = &timing->data.other_data;
2983 struct drm_connector *connector = closure->connector;
2984 struct edid *edid = closure->edid;
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002985 int i;
Adam Jackson13931572010-08-03 14:38:19 -04002986
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002987 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_STD_MODES))
2988 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05002989
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02002990 for (i = 0; i < 6; i++) {
2991 struct std_timing *std = &data->data.timings[i];
2992 struct drm_display_mode *newmode;
2993
2994 newmode = drm_mode_std(connector, edid, std);
2995 if (newmode) {
2996 drm_mode_probed_add(connector, newmode);
2997 closure->modes++;
Adam Jackson9cf00972009-12-03 17:44:36 -05002998 }
Adam Jackson13931572010-08-03 14:38:19 -04002999 }
3000}
3001
3002/**
3003 * add_standard_modes - get std. modes from EDID and add them
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003004 * @connector: connector to add mode(s) to
Adam Jackson13931572010-08-03 14:38:19 -04003005 * @edid: EDID block to scan
3006 *
3007 * Standard modes can be calculated using the appropriate standard (DMT,
3008 * GTF or CVT. Grab them from @edid and add them to the list.
3009 */
3010static int
3011add_standard_modes(struct drm_connector *connector, struct edid *edid)
3012{
3013 int i, modes = 0;
3014 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02003015 .connector = connector,
3016 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04003017 };
3018
3019 for (i = 0; i < EDID_STD_TIMINGS; i++) {
3020 struct drm_display_mode *newmode;
3021
3022 newmode = drm_mode_std(connector, edid,
Thierry Reding464fdec2014-04-29 11:44:33 +02003023 &edid->standard_timings[i]);
Adam Jackson13931572010-08-03 14:38:19 -04003024 if (newmode) {
3025 drm_mode_probed_add(connector, newmode);
3026 modes++;
3027 }
3028 }
3029
3030 if (version_greater(edid, 1, 0))
3031 drm_for_each_detailed_block((u8 *)edid, do_standard_modes,
3032 &closure);
3033
3034 /* XXX should also look for standard codes in VTB blocks */
3035
3036 return modes + closure.modes;
3037}
3038
Dave Airlief453ba02008-11-07 14:05:41 -08003039static int drm_cvt_modes(struct drm_connector *connector,
3040 struct detailed_timing *timing)
3041{
3042 int i, j, modes = 0;
3043 struct drm_display_mode *newmode;
3044 struct drm_device *dev = connector->dev;
Zhao Yakui5c612592009-06-22 13:17:10 +08003045 struct cvt_timing *cvt;
3046 const int rates[] = { 60, 85, 75, 60, 50 };
3047 const u8 empty[3] = { 0, 0, 0 };
Dave Airlief453ba02008-11-07 14:05:41 -08003048
3049 for (i = 0; i < 4; i++) {
3050 int uninitialized_var(width), height;
3051 cvt = &(timing->data.other_data.data.cvt[i]);
3052
3053 if (!memcmp(cvt->code, empty, 3))
Michel Dänzer0454bea2009-06-15 16:56:07 +02003054 continue;
Dave Airlief453ba02008-11-07 14:05:41 -08003055
3056 height = (cvt->code[0] + ((cvt->code[1] & 0xf0) << 4) + 1) * 2;
Zhao Yakui5c612592009-06-22 13:17:10 +08003057 switch (cvt->code[1] & 0x0c) {
Adam Jacksonf066a172009-09-23 17:31:21 -04003058 case 0x00:
Dave Airlief453ba02008-11-07 14:05:41 -08003059 width = height * 4 / 3;
3060 break;
3061 case 0x04:
3062 width = height * 16 / 9;
3063 break;
3064 case 0x08:
3065 width = height * 16 / 10;
3066 break;
3067 case 0x0c:
Dave Airlief453ba02008-11-07 14:05:41 -08003068 width = height * 15 / 9;
3069 break;
3070 }
3071
3072 for (j = 1; j < 5; j++) {
3073 if (cvt->code[2] & (1 << j)) {
3074 newmode = drm_cvt_mode(dev, width, height,
3075 rates[j], j == 0,
3076 false, false);
3077 if (newmode) {
3078 drm_mode_probed_add(connector, newmode);
3079 modes++;
3080 }
3081 }
3082 }
3083 }
3084
3085 return modes;
3086}
3087
Adam Jackson13931572010-08-03 14:38:19 -04003088static void
3089do_cvt_mode(struct detailed_timing *timing, void *c)
3090{
3091 struct detailed_mode_closure *closure = c;
Adam Jackson13931572010-08-03 14:38:19 -04003092
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02003093 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_CVT_3BYTE))
3094 return;
3095
3096 closure->modes += drm_cvt_modes(closure->connector, timing);
Adam Jackson13931572010-08-03 14:38:19 -04003097}
Adam Jackson9cf00972009-12-03 17:44:36 -05003098
3099static int
Adam Jackson13931572010-08-03 14:38:19 -04003100add_cvt_modes(struct drm_connector *connector, struct edid *edid)
Ville Syrjälä4d23f482020-01-24 22:02:27 +02003101{
Adam Jackson13931572010-08-03 14:38:19 -04003102 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02003103 .connector = connector,
3104 .edid = edid,
Adam Jackson13931572010-08-03 14:38:19 -04003105 };
Adam Jackson9cf00972009-12-03 17:44:36 -05003106
Adam Jackson13931572010-08-03 14:38:19 -04003107 if (version_greater(edid, 1, 2))
3108 drm_for_each_detailed_block((u8 *)edid, do_cvt_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08003109
Adam Jackson13931572010-08-03 14:38:19 -04003110 /* XXX should also look for CVT codes in VTB blocks */
3111
3112 return closure.modes;
Dave Airlief453ba02008-11-07 14:05:41 -08003113}
3114
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003115static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode);
3116
Adam Jackson13931572010-08-03 14:38:19 -04003117static void
3118do_detailed_mode(struct detailed_timing *timing, void *c)
Dave Airlief453ba02008-11-07 14:05:41 -08003119{
Adam Jackson13931572010-08-03 14:38:19 -04003120 struct detailed_mode_closure *closure = c;
Dave Airlief453ba02008-11-07 14:05:41 -08003121 struct drm_display_mode *newmode;
Adam Jackson9cf00972009-12-03 17:44:36 -05003122
Ville Syrjäläf447dd12020-01-24 22:02:26 +02003123 if (!is_detailed_timing_descriptor((const u8 *)timing))
3124 return;
Adam Jackson9cf00972009-12-03 17:44:36 -05003125
Ville Syrjäläf447dd12020-01-24 22:02:26 +02003126 newmode = drm_mode_detailed(closure->connector->dev,
3127 closure->edid, timing,
3128 closure->quirks);
3129 if (!newmode)
3130 return;
Dave Airlief453ba02008-11-07 14:05:41 -08003131
Ville Syrjäläf447dd12020-01-24 22:02:26 +02003132 if (closure->preferred)
3133 newmode->type |= DRM_MODE_TYPE_PREFERRED;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03003134
Ville Syrjäläf447dd12020-01-24 22:02:26 +02003135 /*
3136 * Detailed modes are limited to 10kHz pixel clock resolution,
3137 * so fix up anything that looks like CEA/HDMI mode, but the clock
3138 * is just slightly off.
3139 */
3140 fixup_detailed_cea_mode_clock(newmode);
3141
3142 drm_mode_probed_add(closure->connector, newmode);
3143 closure->modes++;
3144 closure->preferred = false;
Ma Ling167f3a02009-03-20 14:09:48 +08003145}
3146
Adam Jackson13931572010-08-03 14:38:19 -04003147/*
3148 * add_detailed_modes - Add modes from detailed timings
Dave Airlief453ba02008-11-07 14:05:41 -08003149 * @connector: attached connector
3150 * @edid: EDID block to scan
3151 * @quirks: quirks to apply
Dave Airlief453ba02008-11-07 14:05:41 -08003152 */
Adam Jackson13931572010-08-03 14:38:19 -04003153static int
3154add_detailed_modes(struct drm_connector *connector, struct edid *edid,
3155 u32 quirks)
Dave Airlief453ba02008-11-07 14:05:41 -08003156{
Adam Jackson13931572010-08-03 14:38:19 -04003157 struct detailed_mode_closure closure = {
Julia Lawalld456ea22014-08-23 18:09:56 +02003158 .connector = connector,
3159 .edid = edid,
Gustavo A. R. Silvac2925bd2018-01-30 04:05:28 -06003160 .preferred = true,
Julia Lawalld456ea22014-08-23 18:09:56 +02003161 .quirks = quirks,
Adam Jackson13931572010-08-03 14:38:19 -04003162 };
Dave Airlief453ba02008-11-07 14:05:41 -08003163
Adam Jackson13931572010-08-03 14:38:19 -04003164 if (closure.preferred && !version_greater(edid, 1, 3))
3165 closure.preferred =
3166 (edid->features & DRM_EDID_FEATURE_PREFERRED_TIMING);
Adam Jacksona327f6b2010-03-29 21:43:25 +00003167
Adam Jackson13931572010-08-03 14:38:19 -04003168 drm_for_each_detailed_block((u8 *)edid, do_detailed_mode, &closure);
Dave Airlief453ba02008-11-07 14:05:41 -08003169
Adam Jackson13931572010-08-03 14:38:19 -04003170 return closure.modes;
Zhao Yakui882f0212009-08-26 18:20:49 +08003171}
Dave Airlief453ba02008-11-07 14:05:41 -08003172
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003173#define AUDIO_BLOCK 0x01
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003174#define VIDEO_BLOCK 0x02
Ma Lingf23c20c2009-03-26 19:26:23 +08003175#define VENDOR_BLOCK 0x03
Wu Fengguang76adaa342011-09-05 14:23:20 +08003176#define SPEAKER_BLOCK 0x04
Uma Shankare85959d2019-05-16 19:40:08 +05303177#define HDR_STATIC_METADATA_BLOCK 0x6
Shashank Sharma87563fc2017-07-13 21:03:10 +05303178#define USE_EXTENDED_TAG 0x07
3179#define EXT_VIDEO_CAPABILITY_BLOCK 0x00
Shashank Sharma832d4f22017-07-14 16:03:46 +05303180#define EXT_VIDEO_DATA_BLOCK_420 0x0E
3181#define EXT_VIDEO_CAP_BLOCK_Y420CMDB 0x0F
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003182#define EDID_BASIC_AUDIO (1 << 6)
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02003183#define EDID_CEA_YCRCB444 (1 << 5)
3184#define EDID_CEA_YCRCB422 (1 << 4)
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02003185#define EDID_CEA_VCDB_QS (1 << 6)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003186
Lespiau, Damiend4e4a312013-08-19 16:58:52 +01003187/*
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003188 * Search EDID for CEA extension block.
3189 */
Keith Packard170178f2017-12-13 00:44:26 -08003190static u8 *drm_find_edid_extension(const struct edid *edid, int ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003191{
3192 u8 *edid_ext = NULL;
3193 int i;
3194
3195 /* No EDID or EDID extensions */
3196 if (edid == NULL || edid->extensions == 0)
3197 return NULL;
3198
3199 /* Find CEA extension */
3200 for (i = 0; i < edid->extensions; i++) {
3201 edid_ext = (u8 *)edid + EDID_LENGTH * (i + 1);
Dave Airlie40d9b042014-10-20 16:29:33 +10003202 if (edid_ext[0] == ext_id)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08003203 break;
3204 }
3205
3206 if (i == edid->extensions)
3207 return NULL;
3208
3209 return edid_ext;
3210}
3211
Dave Airlie40d9b042014-10-20 16:29:33 +10003212
Ville Syrjälä23b03862020-03-13 18:20:49 +02003213static u8 *drm_find_displayid_extension(const struct edid *edid,
3214 int *length, int *idx)
Dave Airlie40d9b042014-10-20 16:29:33 +10003215{
Ville Syrjälä36881182020-03-13 18:20:48 +02003216 u8 *displayid = drm_find_edid_extension(edid, DISPLAYID_EXT);
Ville Syrjälä8e88c752020-03-13 18:20:51 +02003217 struct displayid_hdr *base;
Ville Syrjäläea0aa602020-03-13 18:20:50 +02003218 int ret;
Ville Syrjälä36881182020-03-13 18:20:48 +02003219
3220 if (!displayid)
3221 return NULL;
3222
Ville Syrjälä5f706b42020-03-13 18:20:52 +02003223 /* EDID extensions block checksum isn't for us */
3224 *length = EDID_LENGTH - 1;
Ville Syrjälä36881182020-03-13 18:20:48 +02003225 *idx = 1;
3226
Ville Syrjäläea0aa602020-03-13 18:20:50 +02003227 ret = validate_displayid(displayid, *length, *idx);
3228 if (ret)
3229 return NULL;
3230
Ville Syrjälä8e88c752020-03-13 18:20:51 +02003231 base = (struct displayid_hdr *)&displayid[*idx];
3232 *length = *idx + sizeof(*base) + base->bytes;
3233
Ville Syrjälä36881182020-03-13 18:20:48 +02003234 return displayid;
Dave Airlie40d9b042014-10-20 16:29:33 +10003235}
3236
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003237static u8 *drm_find_cea_extension(const struct edid *edid)
3238{
Ville Syrjälä23b03862020-03-13 18:20:49 +02003239 int length, idx;
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003240 struct displayid_block *block;
3241 u8 *cea;
3242 u8 *displayid;
3243
3244 /* Look for a top level CEA extension block */
3245 cea = drm_find_edid_extension(edid, CEA_EXT);
3246 if (cea)
3247 return cea;
3248
3249 /* CEA blocks can also be found embedded in a DisplayID block */
Ville Syrjälä23b03862020-03-13 18:20:49 +02003250 displayid = drm_find_displayid_extension(edid, &length, &idx);
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003251 if (!displayid)
3252 return NULL;
3253
Andres Rodrigueze28ad542019-06-19 14:09:01 -04003254 idx += sizeof(struct displayid_hdr);
3255 for_each_displayid_db(displayid, block, idx, length) {
3256 if (block->tag == DATA_BLOCK_CTA) {
3257 cea = (u8 *)block;
3258 break;
3259 }
3260 }
3261
3262 return cea;
3263}
3264
Mauro Rossie1cf35b2020-02-03 22:31:13 +01003265static __always_inline const struct drm_display_mode *cea_mode_for_vic(u8 vic)
Ville Syrjälä7befe622019-12-13 19:43:45 +02003266{
Ville Syrjälä9212f8e2019-12-13 19:43:48 +02003267 BUILD_BUG_ON(1 + ARRAY_SIZE(edid_cea_modes_1) - 1 != 127);
3268 BUILD_BUG_ON(193 + ARRAY_SIZE(edid_cea_modes_193) - 1 != 219);
3269
Ville Syrjälä8c1b2bd2019-12-13 19:43:47 +02003270 if (vic >= 1 && vic < 1 + ARRAY_SIZE(edid_cea_modes_1))
3271 return &edid_cea_modes_1[vic - 1];
Ville Syrjäläf7655d42019-12-13 19:43:46 +02003272 if (vic >= 193 && vic < 193 + ARRAY_SIZE(edid_cea_modes_193))
3273 return &edid_cea_modes_193[vic - 193];
Ville Syrjälä7befe622019-12-13 19:43:45 +02003274 return NULL;
3275}
3276
3277static u8 cea_num_vics(void)
3278{
Ville Syrjäläf7655d42019-12-13 19:43:46 +02003279 return 193 + ARRAY_SIZE(edid_cea_modes_193);
Ville Syrjälä7befe622019-12-13 19:43:45 +02003280}
3281
3282static u8 cea_next_vic(u8 vic)
3283{
Ville Syrjälä8c1b2bd2019-12-13 19:43:47 +02003284 if (++vic == 1 + ARRAY_SIZE(edid_cea_modes_1))
Ville Syrjäläf7655d42019-12-13 19:43:46 +02003285 vic = 193;
3286 return vic;
Ville Syrjälä7befe622019-12-13 19:43:45 +02003287}
3288
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003289/*
3290 * Calculate the alternate clock for the CEA mode
3291 * (60Hz vs. 59.94Hz etc.)
3292 */
3293static unsigned int
3294cea_mode_alternate_clock(const struct drm_display_mode *cea_mode)
3295{
3296 unsigned int clock = cea_mode->clock;
3297
Ville Syrjälä04256622020-04-28 20:19:27 +03003298 if (drm_mode_vrefresh(cea_mode) % 6 != 0)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003299 return clock;
3300
3301 /*
3302 * edid_cea_modes contains the 59.94Hz
3303 * variant for 240 and 480 line modes,
3304 * and the 60Hz variant otherwise.
3305 */
3306 if (cea_mode->vdisplay == 240 || cea_mode->vdisplay == 480)
Ville Syrjälä9afd8082015-10-08 11:43:33 +03003307 clock = DIV_ROUND_CLOSEST(clock * 1001, 1000);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003308 else
Ville Syrjälä9afd8082015-10-08 11:43:33 +03003309 clock = DIV_ROUND_CLOSEST(clock * 1000, 1001);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003310
3311 return clock;
3312}
3313
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003314static bool
3315cea_mode_alternate_timings(u8 vic, struct drm_display_mode *mode)
3316{
3317 /*
3318 * For certain VICs the spec allows the vertical
3319 * front porch to vary by one or two lines.
3320 *
3321 * cea_modes[] stores the variant with the shortest
3322 * vertical front porch. We can adjust the mode to
3323 * get the other variants by simply increasing the
3324 * vertical front porch length.
3325 */
Ville Syrjälä7befe622019-12-13 19:43:45 +02003326 BUILD_BUG_ON(cea_mode_for_vic(8)->vtotal != 262 ||
3327 cea_mode_for_vic(9)->vtotal != 262 ||
3328 cea_mode_for_vic(12)->vtotal != 262 ||
3329 cea_mode_for_vic(13)->vtotal != 262 ||
3330 cea_mode_for_vic(23)->vtotal != 312 ||
3331 cea_mode_for_vic(24)->vtotal != 312 ||
3332 cea_mode_for_vic(27)->vtotal != 312 ||
3333 cea_mode_for_vic(28)->vtotal != 312);
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003334
3335 if (((vic == 8 || vic == 9 ||
3336 vic == 12 || vic == 13) && mode->vtotal < 263) ||
3337 ((vic == 23 || vic == 24 ||
3338 vic == 27 || vic == 28) && mode->vtotal < 314)) {
3339 mode->vsync_start++;
3340 mode->vsync_end++;
3341 mode->vtotal++;
3342
3343 return true;
3344 }
3345
3346 return false;
3347}
3348
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003349static u8 drm_match_cea_mode_clock_tolerance(const struct drm_display_mode *to_match,
3350 unsigned int clock_tolerance)
3351{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303352 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003353 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003354
3355 if (!to_match->clock)
3356 return 0;
3357
Ville Syrjälä357768c2018-05-08 16:39:38 +05303358 if (to_match->picture_aspect_ratio)
3359 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3360
Ville Syrjälä7befe622019-12-13 19:43:45 +02003361 for (vic = 1; vic < cea_num_vics(); vic = cea_next_vic(vic)) {
3362 struct drm_display_mode cea_mode = *cea_mode_for_vic(vic);
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003363 unsigned int clock1, clock2;
3364
3365 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003366 clock1 = cea_mode.clock;
3367 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003368
3369 if (abs(to_match->clock - clock1) > clock_tolerance &&
3370 abs(to_match->clock - clock2) > clock_tolerance)
3371 continue;
3372
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003373 do {
Ville Syrjälä357768c2018-05-08 16:39:38 +05303374 if (drm_mode_match(to_match, &cea_mode, match_flags))
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003375 return vic;
3376 } while (cea_mode_alternate_timings(vic, &cea_mode));
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003377 }
3378
3379 return 0;
3380}
3381
Thierry Reding18316c82012-12-20 15:41:44 +01003382/**
3383 * drm_match_cea_mode - look for a CEA mode matching given mode
3384 * @to_match: display mode
3385 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02003386 * Return: The CEA Video ID (VIC) of the mode or 0 if it isn't a CEA-861
Thierry Reding18316c82012-12-20 15:41:44 +01003387 * mode.
Stephane Marchesina4799032012-11-09 16:21:05 +00003388 */
Thierry Reding18316c82012-12-20 15:41:44 +01003389u8 drm_match_cea_mode(const struct drm_display_mode *to_match)
Stephane Marchesina4799032012-11-09 16:21:05 +00003390{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303391 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003392 u8 vic;
Stephane Marchesina4799032012-11-09 16:21:05 +00003393
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003394 if (!to_match->clock)
3395 return 0;
Stephane Marchesina4799032012-11-09 16:21:05 +00003396
Ville Syrjälä357768c2018-05-08 16:39:38 +05303397 if (to_match->picture_aspect_ratio)
3398 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3399
Ville Syrjälä7befe622019-12-13 19:43:45 +02003400 for (vic = 1; vic < cea_num_vics(); vic = cea_next_vic(vic)) {
3401 struct drm_display_mode cea_mode = *cea_mode_for_vic(vic);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003402 unsigned int clock1, clock2;
3403
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003404 /* Check both 60Hz and 59.94Hz */
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003405 clock1 = cea_mode.clock;
3406 clock2 = cea_mode_alternate_clock(&cea_mode);
Ville Syrjäläa90b5902013-04-24 19:07:18 +03003407
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003408 if (KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock1) &&
3409 KHZ2PICOS(to_match->clock) != KHZ2PICOS(clock2))
3410 continue;
3411
3412 do {
Ville Syrjälä357768c2018-05-08 16:39:38 +05303413 if (drm_mode_match(to_match, &cea_mode, match_flags))
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003414 return vic;
3415 } while (cea_mode_alternate_timings(vic, &cea_mode));
Stephane Marchesina4799032012-11-09 16:21:05 +00003416 }
Ville Syrjäläc45a4e42016-11-03 14:53:29 +02003417
Stephane Marchesina4799032012-11-09 16:21:05 +00003418 return 0;
3419}
3420EXPORT_SYMBOL(drm_match_cea_mode);
3421
Jani Nikulad9278b42016-01-08 13:21:51 +02003422static bool drm_valid_cea_vic(u8 vic)
3423{
Ville Syrjälä7befe622019-12-13 19:43:45 +02003424 return cea_mode_for_vic(vic) != NULL;
Jani Nikulad9278b42016-01-08 13:21:51 +02003425}
3426
Ville Syrjälä28c03a442019-10-04 17:19:11 +03003427static enum hdmi_picture_aspect drm_get_cea_aspect_ratio(const u8 video_code)
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303428{
Ville Syrjälä7befe622019-12-13 19:43:45 +02003429 const struct drm_display_mode *mode = cea_mode_for_vic(video_code);
3430
3431 if (mode)
3432 return mode->picture_aspect_ratio;
3433
3434 return HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303435}
Vandana Kannan0967e6a2014-04-01 16:26:59 +05303436
Wayne Lind2b43472019-11-18 18:18:31 +08003437static enum hdmi_picture_aspect drm_get_hdmi_aspect_ratio(const u8 video_code)
3438{
3439 return edid_4k_modes[video_code].picture_aspect_ratio;
3440}
3441
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003442/*
3443 * Calculate the alternate clock for HDMI modes (those from the HDMI vendor
3444 * specific block).
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003445 */
3446static unsigned int
3447hdmi_mode_alternate_clock(const struct drm_display_mode *hdmi_mode)
3448{
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003449 return cea_mode_alternate_clock(hdmi_mode);
3450}
3451
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003452static u8 drm_match_hdmi_mode_clock_tolerance(const struct drm_display_mode *to_match,
3453 unsigned int clock_tolerance)
3454{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303455 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003456 u8 vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003457
3458 if (!to_match->clock)
3459 return 0;
3460
Wayne Lind2b43472019-11-18 18:18:31 +08003461 if (to_match->picture_aspect_ratio)
3462 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3463
Jani Nikulad9278b42016-01-08 13:21:51 +02003464 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3465 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003466 unsigned int clock1, clock2;
3467
3468 /* Make sure to also match alternate clocks */
3469 clock1 = hdmi_mode->clock;
3470 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3471
3472 if (abs(to_match->clock - clock1) > clock_tolerance &&
3473 abs(to_match->clock - clock2) > clock_tolerance)
3474 continue;
3475
Ville Syrjälä357768c2018-05-08 16:39:38 +05303476 if (drm_mode_match(to_match, hdmi_mode, match_flags))
Jani Nikulad9278b42016-01-08 13:21:51 +02003477 return vic;
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02003478 }
3479
3480 return 0;
3481}
3482
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003483/*
3484 * drm_match_hdmi_mode - look for a HDMI mode matching given mode
3485 * @to_match: display mode
3486 *
3487 * An HDMI mode is one defined in the HDMI vendor specific block.
3488 *
3489 * Returns the HDMI Video ID (VIC) of the mode or 0 if it isn't one.
3490 */
3491static u8 drm_match_hdmi_mode(const struct drm_display_mode *to_match)
3492{
Ville Syrjälä357768c2018-05-08 16:39:38 +05303493 unsigned int match_flags = DRM_MODE_MATCH_TIMINGS | DRM_MODE_MATCH_FLAGS;
Jani Nikulad9278b42016-01-08 13:21:51 +02003494 u8 vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003495
3496 if (!to_match->clock)
3497 return 0;
3498
Wayne Lind2b43472019-11-18 18:18:31 +08003499 if (to_match->picture_aspect_ratio)
3500 match_flags |= DRM_MODE_MATCH_ASPECT_RATIO;
3501
Jani Nikulad9278b42016-01-08 13:21:51 +02003502 for (vic = 1; vic < ARRAY_SIZE(edid_4k_modes); vic++) {
3503 const struct drm_display_mode *hdmi_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003504 unsigned int clock1, clock2;
3505
3506 /* Make sure to also match alternate clocks */
3507 clock1 = hdmi_mode->clock;
3508 clock2 = hdmi_mode_alternate_clock(hdmi_mode);
3509
3510 if ((KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock1) ||
3511 KHZ2PICOS(to_match->clock) == KHZ2PICOS(clock2)) &&
Ville Syrjälä357768c2018-05-08 16:39:38 +05303512 drm_mode_match(to_match, hdmi_mode, match_flags))
Jani Nikulad9278b42016-01-08 13:21:51 +02003513 return vic;
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003514 }
3515 return 0;
3516}
3517
Jani Nikulad9278b42016-01-08 13:21:51 +02003518static bool drm_valid_hdmi_vic(u8 vic)
3519{
3520 return vic > 0 && vic < ARRAY_SIZE(edid_4k_modes);
3521}
3522
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003523static int
3524add_alternate_cea_modes(struct drm_connector *connector, struct edid *edid)
3525{
3526 struct drm_device *dev = connector->dev;
3527 struct drm_display_mode *mode, *tmp;
3528 LIST_HEAD(list);
3529 int modes = 0;
3530
3531 /* Don't add CEA modes if the CEA extension block is missing */
3532 if (!drm_find_cea_extension(edid))
3533 return 0;
3534
3535 /*
3536 * Go through all probed modes and create a new mode
3537 * with the alternate clock for certain CEA modes.
3538 */
3539 list_for_each_entry(mode, &connector->probed_modes, head) {
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003540 const struct drm_display_mode *cea_mode = NULL;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003541 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003542 u8 vic = drm_match_cea_mode(mode);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003543 unsigned int clock1, clock2;
3544
Jani Nikulad9278b42016-01-08 13:21:51 +02003545 if (drm_valid_cea_vic(vic)) {
Ville Syrjälä7befe622019-12-13 19:43:45 +02003546 cea_mode = cea_mode_for_vic(vic);
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003547 clock2 = cea_mode_alternate_clock(cea_mode);
3548 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02003549 vic = drm_match_hdmi_mode(mode);
3550 if (drm_valid_hdmi_vic(vic)) {
3551 cea_mode = &edid_4k_modes[vic];
Lespiau, Damien3f2f6532013-08-19 16:58:55 +01003552 clock2 = hdmi_mode_alternate_clock(cea_mode);
3553 }
3554 }
3555
3556 if (!cea_mode)
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003557 continue;
3558
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003559 clock1 = cea_mode->clock;
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003560
3561 if (clock1 == clock2)
3562 continue;
3563
3564 if (mode->clock != clock1 && mode->clock != clock2)
3565 continue;
3566
3567 newmode = drm_mode_duplicate(dev, cea_mode);
3568 if (!newmode)
3569 continue;
3570
Damien Lespiau27130212013-09-25 16:45:28 +01003571 /* Carry over the stereo flags */
3572 newmode->flags |= mode->flags & DRM_MODE_FLAG_3D_MASK;
3573
Ville Syrjäläe6e79202013-05-31 15:23:41 +03003574 /*
3575 * The current mode could be either variant. Make
3576 * sure to pick the "other" clock for the new mode.
3577 */
3578 if (mode->clock != clock1)
3579 newmode->clock = clock1;
3580 else
3581 newmode->clock = clock2;
3582
3583 list_add_tail(&newmode->head, &list);
3584 }
3585
3586 list_for_each_entry_safe(mode, tmp, &list, head) {
3587 list_del(&mode->head);
3588 drm_mode_probed_add(connector, mode);
3589 modes++;
3590 }
3591
3592 return modes;
3593}
Stephane Marchesina4799032012-11-09 16:21:05 +00003594
Shashank Sharma8ec6e072017-07-13 21:03:08 +05303595static u8 svd_to_vic(u8 svd)
3596{
3597 /* 0-6 bit vic, 7th bit native mode indicator */
3598 if ((svd >= 1 && svd <= 64) || (svd >= 129 && svd <= 192))
3599 return svd & 127;
3600
3601 return svd;
3602}
3603
Thomas Woodaff04ac2013-11-29 15:33:27 +00003604static struct drm_display_mode *
3605drm_display_mode_from_vic_index(struct drm_connector *connector,
3606 const u8 *video_db, u8 video_len,
3607 u8 video_index)
3608{
3609 struct drm_device *dev = connector->dev;
3610 struct drm_display_mode *newmode;
Jani Nikulad9278b42016-01-08 13:21:51 +02003611 u8 vic;
Thomas Woodaff04ac2013-11-29 15:33:27 +00003612
3613 if (video_db == NULL || video_index >= video_len)
3614 return NULL;
3615
3616 /* CEA modes are numbered 1..127 */
Shashank Sharma8ec6e072017-07-13 21:03:08 +05303617 vic = svd_to_vic(video_db[video_index]);
Jani Nikulad9278b42016-01-08 13:21:51 +02003618 if (!drm_valid_cea_vic(vic))
Thomas Woodaff04ac2013-11-29 15:33:27 +00003619 return NULL;
3620
Ville Syrjälä7befe622019-12-13 19:43:45 +02003621 newmode = drm_mode_duplicate(dev, cea_mode_for_vic(vic));
Damien Lespiau409bbf12014-03-03 23:59:07 +00003622 if (!newmode)
3623 return NULL;
3624
Thomas Woodaff04ac2013-11-29 15:33:27 +00003625 return newmode;
3626}
3627
Shashank Sharma832d4f22017-07-14 16:03:46 +05303628/*
3629 * do_y420vdb_modes - Parse YCBCR 420 only modes
3630 * @connector: connector corresponding to the HDMI sink
3631 * @svds: start of the data block of CEA YCBCR 420 VDB
3632 * @len: length of the CEA YCBCR 420 VDB
3633 *
3634 * Parse the CEA-861-F YCBCR 420 Video Data Block (Y420VDB)
3635 * which contains modes which can be supported in YCBCR 420
3636 * output format only.
3637 */
3638static int do_y420vdb_modes(struct drm_connector *connector,
3639 const u8 *svds, u8 svds_len)
3640{
3641 int modes = 0, i;
3642 struct drm_device *dev = connector->dev;
3643 struct drm_display_info *info = &connector->display_info;
3644 struct drm_hdmi_info *hdmi = &info->hdmi;
3645
3646 for (i = 0; i < svds_len; i++) {
3647 u8 vic = svd_to_vic(svds[i]);
3648 struct drm_display_mode *newmode;
3649
3650 if (!drm_valid_cea_vic(vic))
3651 continue;
3652
Ville Syrjälä7befe622019-12-13 19:43:45 +02003653 newmode = drm_mode_duplicate(dev, cea_mode_for_vic(vic));
Shashank Sharma832d4f22017-07-14 16:03:46 +05303654 if (!newmode)
3655 break;
3656 bitmap_set(hdmi->y420_vdb_modes, vic, 1);
3657 drm_mode_probed_add(connector, newmode);
3658 modes++;
3659 }
3660
3661 if (modes > 0)
3662 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
3663 return modes;
3664}
3665
3666/*
3667 * drm_add_cmdb_modes - Add a YCBCR 420 mode into bitmap
3668 * @connector: connector corresponding to the HDMI sink
3669 * @vic: CEA vic for the video mode to be added in the map
3670 *
3671 * Makes an entry for a videomode in the YCBCR 420 bitmap
3672 */
3673static void
3674drm_add_cmdb_modes(struct drm_connector *connector, u8 svd)
3675{
3676 u8 vic = svd_to_vic(svd);
3677 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
3678
3679 if (!drm_valid_cea_vic(vic))
3680 return;
3681
3682 bitmap_set(hdmi->y420_cmdb_modes, vic, 1);
3683}
3684
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003685static int
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01003686do_cea_modes(struct drm_connector *connector, const u8 *db, u8 len)
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003687{
Thomas Woodaff04ac2013-11-29 15:33:27 +00003688 int i, modes = 0;
Shashank Sharma832d4f22017-07-14 16:03:46 +05303689 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003690
Thomas Woodaff04ac2013-11-29 15:33:27 +00003691 for (i = 0; i < len; i++) {
3692 struct drm_display_mode *mode;
3693 mode = drm_display_mode_from_vic_index(connector, db, len, i);
3694 if (mode) {
Shashank Sharma832d4f22017-07-14 16:03:46 +05303695 /*
3696 * YCBCR420 capability block contains a bitmap which
3697 * gives the index of CEA modes from CEA VDB, which
3698 * can support YCBCR 420 sampling output also (apart
3699 * from RGB/YCBCR444 etc).
3700 * For example, if the bit 0 in bitmap is set,
3701 * first mode in VDB can support YCBCR420 output too.
3702 * Add YCBCR420 modes only if sink is HDMI 2.0 capable.
3703 */
3704 if (i < 64 && hdmi->y420_cmdb_map & (1ULL << i))
3705 drm_add_cmdb_modes(connector, db[i]);
3706
Thomas Woodaff04ac2013-11-29 15:33:27 +00003707 drm_mode_probed_add(connector, mode);
3708 modes++;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003709 }
3710 }
3711
3712 return modes;
3713}
3714
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003715struct stereo_mandatory_mode {
3716 int width, height, vrefresh;
3717 unsigned int flags;
3718};
3719
3720static const struct stereo_mandatory_mode stereo_mandatory_modes[] = {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003721 { 1920, 1080, 24, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3722 { 1920, 1080, 24, DRM_MODE_FLAG_3D_FRAME_PACKING },
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003723 { 1920, 1080, 50,
3724 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
3725 { 1920, 1080, 60,
3726 DRM_MODE_FLAG_INTERLACE | DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF },
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003727 { 1280, 720, 50, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3728 { 1280, 720, 50, DRM_MODE_FLAG_3D_FRAME_PACKING },
3729 { 1280, 720, 60, DRM_MODE_FLAG_3D_TOP_AND_BOTTOM },
3730 { 1280, 720, 60, DRM_MODE_FLAG_3D_FRAME_PACKING }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003731};
3732
3733static bool
3734stereo_match_mandatory(const struct drm_display_mode *mode,
3735 const struct stereo_mandatory_mode *stereo_mode)
3736{
3737 unsigned int interlaced = mode->flags & DRM_MODE_FLAG_INTERLACE;
3738
3739 return mode->hdisplay == stereo_mode->width &&
3740 mode->vdisplay == stereo_mode->height &&
3741 interlaced == (stereo_mode->flags & DRM_MODE_FLAG_INTERLACE) &&
3742 drm_mode_vrefresh(mode) == stereo_mode->vrefresh;
3743}
3744
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003745static int add_hdmi_mandatory_stereo_modes(struct drm_connector *connector)
3746{
3747 struct drm_device *dev = connector->dev;
3748 const struct drm_display_mode *mode;
3749 struct list_head stereo_modes;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003750 int modes = 0, i;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003751
3752 INIT_LIST_HEAD(&stereo_modes);
3753
3754 list_for_each_entry(mode, &connector->probed_modes, head) {
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003755 for (i = 0; i < ARRAY_SIZE(stereo_mandatory_modes); i++) {
3756 const struct stereo_mandatory_mode *mandatory;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003757 struct drm_display_mode *new_mode;
3758
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003759 if (!stereo_match_mandatory(mode,
3760 &stereo_mandatory_modes[i]))
3761 continue;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003762
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003763 mandatory = &stereo_mandatory_modes[i];
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003764 new_mode = drm_mode_duplicate(dev, mode);
3765 if (!new_mode)
3766 continue;
3767
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003768 new_mode->flags |= mandatory->flags;
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003769 list_add_tail(&new_mode->head, &stereo_modes);
3770 modes++;
Damien Lespiauf7e121b2013-09-27 12:11:48 +01003771 }
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003772 }
3773
3774 list_splice_tail(&stereo_modes, &connector->probed_modes);
3775
3776 return modes;
3777}
3778
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003779static int add_hdmi_mode(struct drm_connector *connector, u8 vic)
3780{
3781 struct drm_device *dev = connector->dev;
3782 struct drm_display_mode *newmode;
3783
Jani Nikulad9278b42016-01-08 13:21:51 +02003784 if (!drm_valid_hdmi_vic(vic)) {
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003785 DRM_ERROR("Unknown HDMI VIC: %d\n", vic);
3786 return 0;
3787 }
3788
3789 newmode = drm_mode_duplicate(dev, &edid_4k_modes[vic]);
3790 if (!newmode)
3791 return 0;
3792
3793 drm_mode_probed_add(connector, newmode);
3794
3795 return 1;
3796}
3797
Thomas Woodfbf46022013-10-16 15:58:50 +01003798static int add_3d_struct_modes(struct drm_connector *connector, u16 structure,
3799 const u8 *video_db, u8 video_len, u8 video_index)
3800{
Thomas Woodfbf46022013-10-16 15:58:50 +01003801 struct drm_display_mode *newmode;
3802 int modes = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003803
3804 if (structure & (1 << 0)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003805 newmode = drm_display_mode_from_vic_index(connector, video_db,
3806 video_len,
3807 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003808 if (newmode) {
3809 newmode->flags |= DRM_MODE_FLAG_3D_FRAME_PACKING;
3810 drm_mode_probed_add(connector, newmode);
3811 modes++;
3812 }
3813 }
3814 if (structure & (1 << 6)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003815 newmode = drm_display_mode_from_vic_index(connector, video_db,
3816 video_len,
3817 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003818 if (newmode) {
3819 newmode->flags |= DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3820 drm_mode_probed_add(connector, newmode);
3821 modes++;
3822 }
3823 }
3824 if (structure & (1 << 8)) {
Thomas Woodaff04ac2013-11-29 15:33:27 +00003825 newmode = drm_display_mode_from_vic_index(connector, video_db,
3826 video_len,
3827 video_index);
Thomas Woodfbf46022013-10-16 15:58:50 +01003828 if (newmode) {
Thomas Wood89570ee2013-11-28 15:35:04 +00003829 newmode->flags |= DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
Thomas Woodfbf46022013-10-16 15:58:50 +01003830 drm_mode_probed_add(connector, newmode);
3831 modes++;
3832 }
3833 }
3834
3835 return modes;
3836}
3837
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003838/*
3839 * do_hdmi_vsdb_modes - Parse the HDMI Vendor Specific data block
3840 * @connector: connector corresponding to the HDMI sink
3841 * @db: start of the CEA vendor specific block
3842 * @len: length of the CEA block payload, ie. one can access up to db[len]
3843 *
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003844 * Parses the HDMI VSDB looking for modes to add to @connector. This function
3845 * also adds the stereo 3d modes when applicable.
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003846 */
3847static int
Thomas Woodfbf46022013-10-16 15:58:50 +01003848do_hdmi_vsdb_modes(struct drm_connector *connector, const u8 *db, u8 len,
3849 const u8 *video_db, u8 video_len)
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003850{
Ville Syrjäläf1781e92017-11-13 19:04:19 +02003851 struct drm_display_info *info = &connector->display_info;
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003852 int modes = 0, offset = 0, i, multi_present = 0, multi_len;
Thomas Woodfbf46022013-10-16 15:58:50 +01003853 u8 vic_len, hdmi_3d_len = 0;
3854 u16 mask;
3855 u16 structure_all;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003856
3857 if (len < 8)
3858 goto out;
3859
3860 /* no HDMI_Video_Present */
3861 if (!(db[8] & (1 << 5)))
3862 goto out;
3863
3864 /* Latency_Fields_Present */
3865 if (db[8] & (1 << 7))
3866 offset += 2;
3867
3868 /* I_Latency_Fields_Present */
3869 if (db[8] & (1 << 6))
3870 offset += 2;
3871
3872 /* the declared length is not long enough for the 2 first bytes
3873 * of additional video format capabilities */
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003874 if (len < (8 + offset + 2))
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003875 goto out;
3876
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003877 /* 3D_Present */
3878 offset++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003879 if (db[8 + offset] & (1 << 7)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003880 modes += add_hdmi_mandatory_stereo_modes(connector);
3881
Thomas Woodfbf46022013-10-16 15:58:50 +01003882 /* 3D_Multi_present */
3883 multi_present = (db[8 + offset] & 0x60) >> 5;
3884 }
3885
Damien Lespiauc858cfc2013-09-25 16:45:23 +01003886 offset++;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003887 vic_len = db[8 + offset] >> 5;
Thomas Woodfbf46022013-10-16 15:58:50 +01003888 hdmi_3d_len = db[8 + offset] & 0x1f;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003889
3890 for (i = 0; i < vic_len && len >= (9 + offset + i); i++) {
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003891 u8 vic;
3892
3893 vic = db[9 + offset + i];
Damien Lespiau1deee8d2013-09-25 16:45:24 +01003894 modes += add_hdmi_mode(connector, vic);
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003895 }
Thomas Woodfbf46022013-10-16 15:58:50 +01003896 offset += 1 + vic_len;
3897
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003898 if (multi_present == 1)
3899 multi_len = 2;
3900 else if (multi_present == 2)
3901 multi_len = 4;
Thomas Woodfbf46022013-10-16 15:58:50 +01003902 else
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003903 multi_len = 0;
Thomas Woodfbf46022013-10-16 15:58:50 +01003904
Thomas Wood0e5083aa2013-11-29 18:18:58 +00003905 if (len < (8 + offset + hdmi_3d_len - 1))
3906 goto out;
3907
3908 if (hdmi_3d_len < multi_len)
3909 goto out;
3910
3911 if (multi_present == 1 || multi_present == 2) {
3912 /* 3D_Structure_ALL */
3913 structure_all = (db[8 + offset] << 8) | db[9 + offset];
3914
3915 /* check if 3D_MASK is present */
3916 if (multi_present == 2)
3917 mask = (db[10 + offset] << 8) | db[11 + offset];
3918 else
3919 mask = 0xffff;
3920
3921 for (i = 0; i < 16; i++) {
3922 if (mask & (1 << i))
3923 modes += add_3d_struct_modes(connector,
3924 structure_all,
3925 video_db,
3926 video_len, i);
3927 }
3928 }
3929
3930 offset += multi_len;
3931
3932 for (i = 0; i < (hdmi_3d_len - multi_len); i++) {
3933 int vic_index;
3934 struct drm_display_mode *newmode = NULL;
3935 unsigned int newflag = 0;
3936 bool detail_present;
3937
3938 detail_present = ((db[8 + offset + i] & 0x0f) > 7);
3939
3940 if (detail_present && (i + 1 == hdmi_3d_len - multi_len))
3941 break;
3942
3943 /* 2D_VIC_order_X */
3944 vic_index = db[8 + offset + i] >> 4;
3945
3946 /* 3D_Structure_X */
3947 switch (db[8 + offset + i] & 0x0f) {
3948 case 0:
3949 newflag = DRM_MODE_FLAG_3D_FRAME_PACKING;
3950 break;
3951 case 6:
3952 newflag = DRM_MODE_FLAG_3D_TOP_AND_BOTTOM;
3953 break;
3954 case 8:
3955 /* 3D_Detail_X */
3956 if ((db[9 + offset + i] >> 4) == 1)
3957 newflag = DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF;
3958 break;
3959 }
3960
3961 if (newflag != 0) {
3962 newmode = drm_display_mode_from_vic_index(connector,
3963 video_db,
3964 video_len,
3965 vic_index);
3966
3967 if (newmode) {
3968 newmode->flags |= newflag;
3969 drm_mode_probed_add(connector, newmode);
3970 modes++;
3971 }
3972 }
3973
3974 if (detail_present)
3975 i++;
Thomas Woodfbf46022013-10-16 15:58:50 +01003976 }
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003977
3978out:
Ville Syrjäläf1781e92017-11-13 19:04:19 +02003979 if (modes > 0)
3980 info->has_hdmi_infoframe = true;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01003981 return modes;
3982}
3983
Christian Schmidt54ac76f2011-12-19 14:53:16 +00003984static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003985cea_db_payload_len(const u8 *db)
3986{
3987 return db[0] & 0x1f;
3988}
3989
3990static int
Shashank Sharma87563fc2017-07-13 21:03:10 +05303991cea_db_extended_tag(const u8 *db)
3992{
3993 return db[1];
3994}
3995
3996static int
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00003997cea_db_tag(const u8 *db)
3998{
3999 return db[0] >> 5;
4000}
4001
4002static int
4003cea_revision(const u8 *cea)
4004{
Ville Syrjälä5036c0d2020-01-24 22:02:29 +02004005 /*
4006 * FIXME is this correct for the DispID variant?
4007 * The DispID spec doesn't really specify whether
4008 * this is the revision of the CEA extension or
4009 * the DispID CEA data block. And the only value
4010 * given as an example is 0.
4011 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004012 return cea[1];
4013}
4014
4015static int
4016cea_db_offsets(const u8 *cea, int *start, int *end)
4017{
Andres Rodrigueze28ad542019-06-19 14:09:01 -04004018 /* DisplayID CTA extension blocks and top-level CEA EDID
4019 * block header definitions differ in the following bytes:
4020 * 1) Byte 2 of the header specifies length differently,
4021 * 2) Byte 3 is only present in the CEA top level block.
4022 *
4023 * The different definitions for byte 2 follow.
4024 *
4025 * DisplayID CTA extension block defines byte 2 as:
4026 * Number of payload bytes
4027 *
4028 * CEA EDID block defines byte 2 as:
4029 * Byte number (decimal) within this block where the 18-byte
4030 * DTDs begin. If no non-DTD data is present in this extension
4031 * block, the value should be set to 04h (the byte after next).
4032 * If set to 00h, there are no DTDs present in this block and
4033 * no non-DTD data.
4034 */
4035 if (cea[0] == DATA_BLOCK_CTA) {
Ville Syrjälä6e8a9422020-01-24 22:02:28 +02004036 /*
4037 * for_each_displayid_db() has already verified
4038 * that these stay within expected bounds.
4039 */
Andres Rodrigueze28ad542019-06-19 14:09:01 -04004040 *start = 3;
4041 *end = *start + cea[2];
4042 } else if (cea[0] == CEA_EXT) {
4043 /* Data block offset in CEA extension block */
4044 *start = 4;
4045 *end = cea[2];
4046 if (*end == 0)
4047 *end = 127;
4048 if (*end < 4 || *end > 127)
4049 return -ERANGE;
4050 } else {
Daniel Vetterc7581a42019-09-04 16:39:42 +02004051 return -EOPNOTSUPP;
Andres Rodrigueze28ad542019-06-19 14:09:01 -04004052 }
4053
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004054 return 0;
4055}
4056
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01004057static bool cea_db_is_hdmi_vsdb(const u8 *db)
4058{
4059 int hdmi_id;
4060
4061 if (cea_db_tag(db) != VENDOR_BLOCK)
4062 return false;
4063
4064 if (cea_db_payload_len(db) < 5)
4065 return false;
4066
4067 hdmi_id = db[1] | (db[2] << 8) | (db[3] << 16);
4068
Lespiau, Damien6cb3b7f2013-08-19 16:59:05 +01004069 return hdmi_id == HDMI_IEEE_OUI;
Lespiau, Damien7ebe1962013-08-19 16:58:54 +01004070}
4071
Thierry Reding50dd1bd2017-03-13 16:54:00 +05304072static bool cea_db_is_hdmi_forum_vsdb(const u8 *db)
4073{
4074 unsigned int oui;
4075
4076 if (cea_db_tag(db) != VENDOR_BLOCK)
4077 return false;
4078
4079 if (cea_db_payload_len(db) < 7)
4080 return false;
4081
4082 oui = db[3] << 16 | db[2] << 8 | db[1];
4083
4084 return oui == HDMI_FORUM_IEEE_OUI;
4085}
4086
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02004087static bool cea_db_is_vcdb(const u8 *db)
4088{
4089 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4090 return false;
4091
4092 if (cea_db_payload_len(db) != 2)
4093 return false;
4094
4095 if (cea_db_extended_tag(db) != EXT_VIDEO_CAPABILITY_BLOCK)
4096 return false;
4097
4098 return true;
4099}
4100
Shashank Sharma832d4f22017-07-14 16:03:46 +05304101static bool cea_db_is_y420cmdb(const u8 *db)
4102{
4103 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4104 return false;
4105
4106 if (!cea_db_payload_len(db))
4107 return false;
4108
4109 if (cea_db_extended_tag(db) != EXT_VIDEO_CAP_BLOCK_Y420CMDB)
4110 return false;
4111
4112 return true;
4113}
4114
4115static bool cea_db_is_y420vdb(const u8 *db)
4116{
4117 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4118 return false;
4119
4120 if (!cea_db_payload_len(db))
4121 return false;
4122
4123 if (cea_db_extended_tag(db) != EXT_VIDEO_DATA_BLOCK_420)
4124 return false;
4125
4126 return true;
4127}
4128
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004129#define for_each_cea_db(cea, i, start, end) \
4130 for ((i) = (start); (i) < (end) && (i) + cea_db_payload_len(&(cea)[(i)]) < (end); (i) += cea_db_payload_len(&(cea)[(i)]) + 1)
4131
Shashank Sharma832d4f22017-07-14 16:03:46 +05304132static void drm_parse_y420cmdb_bitmap(struct drm_connector *connector,
4133 const u8 *db)
4134{
4135 struct drm_display_info *info = &connector->display_info;
4136 struct drm_hdmi_info *hdmi = &info->hdmi;
4137 u8 map_len = cea_db_payload_len(db) - 1;
4138 u8 count;
4139 u64 map = 0;
4140
4141 if (map_len == 0) {
4142 /* All CEA modes support ycbcr420 sampling also.*/
4143 hdmi->y420_cmdb_map = U64_MAX;
4144 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
4145 return;
4146 }
4147
4148 /*
4149 * This map indicates which of the existing CEA block modes
4150 * from VDB can support YCBCR420 output too. So if bit=0 is
4151 * set, first mode from VDB can support YCBCR420 output too.
4152 * We will parse and keep this map, before parsing VDB itself
4153 * to avoid going through the same block again and again.
4154 *
4155 * Spec is not clear about max possible size of this block.
4156 * Clamping max bitmap block size at 8 bytes. Every byte can
4157 * address 8 CEA modes, in this way this map can address
4158 * 8*8 = first 64 SVDs.
4159 */
4160 if (WARN_ON_ONCE(map_len > 8))
4161 map_len = 8;
4162
4163 for (count = 0; count < map_len; count++)
4164 map |= (u64)db[2 + count] << (8 * count);
4165
4166 if (map)
4167 info->color_formats |= DRM_COLOR_FORMAT_YCRCB420;
4168
4169 hdmi->y420_cmdb_map = map;
4170}
4171
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004172static int
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004173add_cea_modes(struct drm_connector *connector, struct edid *edid)
4174{
Lespiau, Damien13ac3f52013-08-19 16:58:53 +01004175 const u8 *cea = drm_find_cea_extension(edid);
Thomas Woodfbf46022013-10-16 15:58:50 +01004176 const u8 *db, *hdmi = NULL, *video = NULL;
4177 u8 dbl, hdmi_len, video_len = 0;
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004178 int modes = 0;
4179
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004180 if (cea && cea_revision(cea) >= 3) {
4181 int i, start, end;
4182
4183 if (cea_db_offsets(cea, &start, &end))
4184 return 0;
4185
4186 for_each_cea_db(cea, i, start, end) {
4187 db = &cea[i];
4188 dbl = cea_db_payload_len(db);
4189
Thomas Woodfbf46022013-10-16 15:58:50 +01004190 if (cea_db_tag(db) == VIDEO_BLOCK) {
4191 video = db + 1;
4192 video_len = dbl;
4193 modes += do_cea_modes(connector, video, dbl);
Shashank Sharma832d4f22017-07-14 16:03:46 +05304194 } else if (cea_db_is_hdmi_vsdb(db)) {
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004195 hdmi = db;
4196 hdmi_len = dbl;
Shashank Sharma832d4f22017-07-14 16:03:46 +05304197 } else if (cea_db_is_y420vdb(db)) {
4198 const u8 *vdb420 = &db[2];
4199
4200 /* Add 4:2:0(only) modes present in EDID */
4201 modes += do_y420vdb_modes(connector,
4202 vdb420,
4203 dbl - 1);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004204 }
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004205 }
4206 }
4207
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004208 /*
4209 * We parse the HDMI VSDB after having added the cea modes as we will
4210 * be patching their flags when the sink supports stereo 3D.
4211 */
4212 if (hdmi)
Thomas Woodfbf46022013-10-16 15:58:50 +01004213 modes += do_hdmi_vsdb_modes(connector, hdmi, hdmi_len, video,
4214 video_len);
Damien Lespiauc858cfc2013-09-25 16:45:23 +01004215
Christian Schmidt54ac76f2011-12-19 14:53:16 +00004216 return modes;
4217}
4218
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004219static void fixup_detailed_cea_mode_clock(struct drm_display_mode *mode)
4220{
4221 const struct drm_display_mode *cea_mode;
4222 int clock1, clock2, clock;
Jani Nikulad9278b42016-01-08 13:21:51 +02004223 u8 vic;
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004224 const char *type;
4225
Ville Syrjälä4c6bcf42015-11-16 21:05:12 +02004226 /*
4227 * allow 5kHz clock difference either way to account for
4228 * the 10kHz clock resolution limit of detailed timings.
4229 */
Jani Nikulad9278b42016-01-08 13:21:51 +02004230 vic = drm_match_cea_mode_clock_tolerance(mode, 5);
4231 if (drm_valid_cea_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004232 type = "CEA";
Ville Syrjälä7befe622019-12-13 19:43:45 +02004233 cea_mode = cea_mode_for_vic(vic);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004234 clock1 = cea_mode->clock;
4235 clock2 = cea_mode_alternate_clock(cea_mode);
4236 } else {
Jani Nikulad9278b42016-01-08 13:21:51 +02004237 vic = drm_match_hdmi_mode_clock_tolerance(mode, 5);
4238 if (drm_valid_hdmi_vic(vic)) {
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004239 type = "HDMI";
Jani Nikulad9278b42016-01-08 13:21:51 +02004240 cea_mode = &edid_4k_modes[vic];
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004241 clock1 = cea_mode->clock;
4242 clock2 = hdmi_mode_alternate_clock(cea_mode);
4243 } else {
4244 return;
4245 }
4246 }
4247
4248 /* pick whichever is closest */
4249 if (abs(mode->clock - clock1) < abs(mode->clock - clock2))
4250 clock = clock1;
4251 else
4252 clock = clock2;
4253
4254 if (mode->clock == clock)
4255 return;
4256
4257 DRM_DEBUG("detailed mode matches %s VIC %d, adjusting clock %d -> %d\n",
Jani Nikulad9278b42016-01-08 13:21:51 +02004258 type, vic, mode->clock, clock);
Ville Syrjäläfa3a7342015-10-08 11:43:32 +03004259 mode->clock = clock;
4260}
4261
Uma Shankare85959d2019-05-16 19:40:08 +05304262static bool cea_db_is_hdmi_hdr_metadata_block(const u8 *db)
4263{
4264 if (cea_db_tag(db) != USE_EXTENDED_TAG)
4265 return false;
4266
4267 if (db[1] != HDR_STATIC_METADATA_BLOCK)
4268 return false;
4269
4270 if (cea_db_payload_len(db) < 3)
4271 return false;
4272
4273 return true;
4274}
4275
4276static uint8_t eotf_supported(const u8 *edid_ext)
4277{
4278 return edid_ext[2] &
4279 (BIT(HDMI_EOTF_TRADITIONAL_GAMMA_SDR) |
4280 BIT(HDMI_EOTF_TRADITIONAL_GAMMA_HDR) |
Ville Syrjäläb5e3eed2019-05-16 19:40:12 +05304281 BIT(HDMI_EOTF_SMPTE_ST2084) |
4282 BIT(HDMI_EOTF_BT_2100_HLG));
Uma Shankare85959d2019-05-16 19:40:08 +05304283}
4284
4285static uint8_t hdr_metadata_type(const u8 *edid_ext)
4286{
4287 return edid_ext[3] &
4288 BIT(HDMI_STATIC_METADATA_TYPE1);
4289}
4290
4291static void
4292drm_parse_hdr_metadata_block(struct drm_connector *connector, const u8 *db)
4293{
4294 u16 len;
4295
4296 len = cea_db_payload_len(db);
4297
4298 connector->hdr_sink_metadata.hdmi_type1.eotf =
4299 eotf_supported(db);
4300 connector->hdr_sink_metadata.hdmi_type1.metadata_type =
4301 hdr_metadata_type(db);
4302
4303 if (len >= 4)
4304 connector->hdr_sink_metadata.hdmi_type1.max_cll = db[4];
4305 if (len >= 5)
4306 connector->hdr_sink_metadata.hdmi_type1.max_fall = db[5];
4307 if (len >= 6)
4308 connector->hdr_sink_metadata.hdmi_type1.min_cll = db[6];
4309}
4310
Wu Fengguang76adaa342011-09-05 14:23:20 +08004311static void
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004312drm_parse_hdmi_vsdb_audio(struct drm_connector *connector, const u8 *db)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004313{
Ville Syrjälä85040722012-08-16 14:55:05 +00004314 u8 len = cea_db_payload_len(db);
Wu Fengguang76adaa342011-09-05 14:23:20 +08004315
Jani Nikulaf7da77852017-11-01 16:20:57 +02004316 if (len >= 6 && (db[6] & (1 << 7)))
4317 connector->eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_SUPPORTS_AI;
Ville Syrjälä85040722012-08-16 14:55:05 +00004318 if (len >= 8) {
4319 connector->latency_present[0] = db[8] >> 7;
4320 connector->latency_present[1] = (db[8] >> 6) & 1;
4321 }
4322 if (len >= 9)
4323 connector->video_latency[0] = db[9];
4324 if (len >= 10)
4325 connector->audio_latency[0] = db[10];
4326 if (len >= 11)
4327 connector->video_latency[1] = db[11];
4328 if (len >= 12)
4329 connector->audio_latency[1] = db[12];
Wu Fengguang76adaa342011-09-05 14:23:20 +08004330
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004331 DRM_DEBUG_KMS("HDMI: latency present %d %d, "
4332 "video latency %d %d, "
4333 "audio latency %d %d\n",
4334 connector->latency_present[0],
4335 connector->latency_present[1],
4336 connector->video_latency[0],
4337 connector->video_latency[1],
4338 connector->audio_latency[0],
4339 connector->audio_latency[1]);
Wu Fengguang76adaa342011-09-05 14:23:20 +08004340}
4341
4342static void
4343monitor_name(struct detailed_timing *t, void *data)
4344{
Ville Syrjäläa7a131a2020-01-24 22:02:25 +02004345 if (!is_display_descriptor((const u8 *)t, EDID_DETAIL_MONITOR_NAME))
4346 return;
4347
4348 *(u8 **)data = t->data.other_data.data.str.str;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004349}
4350
Jim Bride59f7c0f2016-04-14 10:18:35 -07004351static int get_monitor_name(struct edid *edid, char name[13])
4352{
4353 char *edid_name = NULL;
4354 int mnl;
4355
4356 if (!edid || !name)
4357 return 0;
4358
4359 drm_for_each_detailed_block((u8 *)edid, monitor_name, &edid_name);
4360 for (mnl = 0; edid_name && mnl < 13; mnl++) {
4361 if (edid_name[mnl] == 0x0a)
4362 break;
4363
4364 name[mnl] = edid_name[mnl];
4365 }
4366
4367 return mnl;
4368}
4369
4370/**
4371 * drm_edid_get_monitor_name - fetch the monitor name from the edid
4372 * @edid: monitor EDID information
4373 * @name: pointer to a character array to hold the name of the monitor
4374 * @bufsize: The size of the name buffer (should be at least 14 chars.)
4375 *
4376 */
4377void drm_edid_get_monitor_name(struct edid *edid, char *name, int bufsize)
4378{
4379 int name_length;
4380 char buf[13];
Ville Syrjälä4d23f482020-01-24 22:02:27 +02004381
Jim Bride59f7c0f2016-04-14 10:18:35 -07004382 if (bufsize <= 0)
4383 return;
4384
4385 name_length = min(get_monitor_name(edid, buf), bufsize - 1);
4386 memcpy(name, buf, name_length);
4387 name[name_length] = '\0';
4388}
4389EXPORT_SYMBOL(drm_edid_get_monitor_name);
4390
Jani Nikula42750d32017-11-01 16:21:00 +02004391static void clear_eld(struct drm_connector *connector)
4392{
4393 memset(connector->eld, 0, sizeof(connector->eld));
4394
4395 connector->latency_present[0] = false;
4396 connector->latency_present[1] = false;
4397 connector->video_latency[0] = 0;
4398 connector->audio_latency[0] = 0;
4399 connector->video_latency[1] = 0;
4400 connector->audio_latency[1] = 0;
4401}
4402
Jani Nikula79436a12017-11-01 16:21:03 +02004403/*
Wu Fengguang76adaa342011-09-05 14:23:20 +08004404 * drm_edid_to_eld - build ELD from EDID
4405 * @connector: connector corresponding to the HDMI/DP sink
4406 * @edid: EDID to parse
4407 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004408 * Fill the ELD (EDID-Like Data) buffer for passing to the audio driver. The
Jani Nikula1d1c3662017-11-01 16:20:58 +02004409 * HDCP and Port_ID ELD fields are left for the graphics driver to fill in.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004410 */
Jani Nikula79436a12017-11-01 16:21:03 +02004411static void drm_edid_to_eld(struct drm_connector *connector, struct edid *edid)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004412{
4413 uint8_t *eld = connector->eld;
4414 u8 *cea;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004415 u8 *db;
Ville Syrjälä7c018782016-03-09 22:07:46 +02004416 int total_sad_count = 0;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004417 int mnl;
4418 int dbl;
4419
Jani Nikula42750d32017-11-01 16:21:00 +02004420 clear_eld(connector);
Ville Syrjälä85c91582016-09-28 16:51:34 +03004421
Jani Nikulae9bd0b82017-02-17 17:20:52 +02004422 if (!edid)
4423 return;
4424
Wu Fengguang76adaa342011-09-05 14:23:20 +08004425 cea = drm_find_cea_extension(edid);
4426 if (!cea) {
4427 DRM_DEBUG_KMS("ELD: no CEA Extension found\n");
4428 return;
4429 }
4430
Jani Nikulaf7da77852017-11-01 16:20:57 +02004431 mnl = get_monitor_name(edid, &eld[DRM_ELD_MONITOR_NAME_STRING]);
4432 DRM_DEBUG_KMS("ELD monitor %s\n", &eld[DRM_ELD_MONITOR_NAME_STRING]);
Jim Bride59f7c0f2016-04-14 10:18:35 -07004433
Jani Nikulaf7da77852017-11-01 16:20:57 +02004434 eld[DRM_ELD_CEA_EDID_VER_MNL] = cea[1] << DRM_ELD_CEA_EDID_VER_SHIFT;
4435 eld[DRM_ELD_CEA_EDID_VER_MNL] |= mnl;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004436
Jani Nikulaf7da77852017-11-01 16:20:57 +02004437 eld[DRM_ELD_VER] = DRM_ELD_VER_CEA861D;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004438
Jani Nikulaf7da77852017-11-01 16:20:57 +02004439 eld[DRM_ELD_MANUFACTURER_NAME0] = edid->mfg_id[0];
4440 eld[DRM_ELD_MANUFACTURER_NAME1] = edid->mfg_id[1];
4441 eld[DRM_ELD_PRODUCT_CODE0] = edid->prod_code[0];
4442 eld[DRM_ELD_PRODUCT_CODE1] = edid->prod_code[1];
Wu Fengguang76adaa342011-09-05 14:23:20 +08004443
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004444 if (cea_revision(cea) >= 3) {
4445 int i, start, end;
Kees Cookdeec2222020-03-06 09:32:13 -08004446 int sad_count;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004447
4448 if (cea_db_offsets(cea, &start, &end)) {
4449 start = 0;
4450 end = 0;
4451 }
4452
4453 for_each_cea_db(cea, i, start, end) {
4454 db = &cea[i];
4455 dbl = cea_db_payload_len(db);
4456
4457 switch (cea_db_tag(db)) {
Christian Schmidta0ab7342011-12-19 20:03:38 +01004458 case AUDIO_BLOCK:
4459 /* Audio Data Block, contains SADs */
Ville Syrjälä7c018782016-03-09 22:07:46 +02004460 sad_count = min(dbl / 3, 15 - total_sad_count);
4461 if (sad_count >= 1)
Jani Nikulaf7da77852017-11-01 16:20:57 +02004462 memcpy(&eld[DRM_ELD_CEA_SAD(mnl, total_sad_count)],
Ville Syrjälä7c018782016-03-09 22:07:46 +02004463 &db[1], sad_count * 3);
4464 total_sad_count += sad_count;
Christian Schmidta0ab7342011-12-19 20:03:38 +01004465 break;
4466 case SPEAKER_BLOCK:
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004467 /* Speaker Allocation Data Block */
4468 if (dbl >= 1)
Jani Nikulaf7da77852017-11-01 16:20:57 +02004469 eld[DRM_ELD_SPEAKER] = db[1];
Christian Schmidta0ab7342011-12-19 20:03:38 +01004470 break;
4471 case VENDOR_BLOCK:
4472 /* HDMI Vendor-Specific Data Block */
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004473 if (cea_db_is_hdmi_vsdb(db))
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004474 drm_parse_hdmi_vsdb_audio(connector, db);
Christian Schmidta0ab7342011-12-19 20:03:38 +01004475 break;
4476 default:
4477 break;
4478 }
Wu Fengguang76adaa342011-09-05 14:23:20 +08004479 }
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004480 }
Jani Nikulaf7da77852017-11-01 16:20:57 +02004481 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= total_sad_count << DRM_ELD_SAD_COUNT_SHIFT;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004482
Jani Nikula1d1c3662017-11-01 16:20:58 +02004483 if (connector->connector_type == DRM_MODE_CONNECTOR_DisplayPort ||
4484 connector->connector_type == DRM_MODE_CONNECTOR_eDP)
4485 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_DP;
4486 else
4487 eld[DRM_ELD_SAD_COUNT_CONN_TYPE] |= DRM_ELD_CONN_TYPE_HDMI;
Wu Fengguang76adaa342011-09-05 14:23:20 +08004488
Jani Nikula938fd8a2014-10-28 16:20:48 +02004489 eld[DRM_ELD_BASELINE_ELD_LEN] =
4490 DIV_ROUND_UP(drm_eld_calc_baseline_block_size(eld), 4);
4491
4492 DRM_DEBUG_KMS("ELD size %d, SAD count %d\n",
Ville Syrjälä7c018782016-03-09 22:07:46 +02004493 drm_eld_size(eld), total_sad_count);
Wu Fengguang76adaa342011-09-05 14:23:20 +08004494}
Wu Fengguang76adaa342011-09-05 14:23:20 +08004495
4496/**
Rafał Miłeckife214162013-04-19 19:01:25 +02004497 * drm_edid_to_sad - extracts SADs from EDID
4498 * @edid: EDID to parse
4499 * @sads: pointer that will be set to the extracted SADs
4500 *
4501 * Looks for CEA EDID block and extracts SADs (Short Audio Descriptors) from it.
Rafał Miłeckife214162013-04-19 19:01:25 +02004502 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004503 * Note: The returned pointer needs to be freed using kfree().
4504 *
4505 * Return: The number of found SADs or negative number on error.
Rafał Miłeckife214162013-04-19 19:01:25 +02004506 */
4507int drm_edid_to_sad(struct edid *edid, struct cea_sad **sads)
4508{
4509 int count = 0;
4510 int i, start, end, dbl;
4511 u8 *cea;
4512
4513 cea = drm_find_cea_extension(edid);
4514 if (!cea) {
4515 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
Jean Delvare42908002019-11-15 17:07:36 +01004516 return 0;
Rafał Miłeckife214162013-04-19 19:01:25 +02004517 }
4518
4519 if (cea_revision(cea) < 3) {
4520 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
Jean Delvare42908002019-11-15 17:07:36 +01004521 return 0;
Rafał Miłeckife214162013-04-19 19:01:25 +02004522 }
4523
4524 if (cea_db_offsets(cea, &start, &end)) {
4525 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4526 return -EPROTO;
4527 }
4528
4529 for_each_cea_db(cea, i, start, end) {
4530 u8 *db = &cea[i];
4531
4532 if (cea_db_tag(db) == AUDIO_BLOCK) {
4533 int j;
4534 dbl = cea_db_payload_len(db);
4535
4536 count = dbl / 3; /* SAD is 3B */
4537 *sads = kcalloc(count, sizeof(**sads), GFP_KERNEL);
4538 if (!*sads)
4539 return -ENOMEM;
4540 for (j = 0; j < count; j++) {
4541 u8 *sad = &db[1 + j * 3];
4542
4543 (*sads)[j].format = (sad[0] & 0x78) >> 3;
4544 (*sads)[j].channels = sad[0] & 0x7;
4545 (*sads)[j].freq = sad[1] & 0x7F;
4546 (*sads)[j].byte2 = sad[2];
4547 }
4548 break;
4549 }
4550 }
4551
4552 return count;
4553}
4554EXPORT_SYMBOL(drm_edid_to_sad);
4555
4556/**
Alex Deucherd105f472013-07-25 15:55:32 -04004557 * drm_edid_to_speaker_allocation - extracts Speaker Allocation Data Blocks from EDID
4558 * @edid: EDID to parse
4559 * @sadb: pointer to the speaker block
4560 *
4561 * Looks for CEA EDID block and extracts the Speaker Allocation Data Block from it.
Alex Deucherd105f472013-07-25 15:55:32 -04004562 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004563 * Note: The returned pointer needs to be freed using kfree().
4564 *
4565 * Return: The number of found Speaker Allocation Blocks or negative number on
4566 * error.
Alex Deucherd105f472013-07-25 15:55:32 -04004567 */
4568int drm_edid_to_speaker_allocation(struct edid *edid, u8 **sadb)
4569{
4570 int count = 0;
4571 int i, start, end, dbl;
4572 const u8 *cea;
4573
4574 cea = drm_find_cea_extension(edid);
4575 if (!cea) {
4576 DRM_DEBUG_KMS("SAD: no CEA Extension found\n");
Jean Delvare42908002019-11-15 17:07:36 +01004577 return 0;
Alex Deucherd105f472013-07-25 15:55:32 -04004578 }
4579
4580 if (cea_revision(cea) < 3) {
4581 DRM_DEBUG_KMS("SAD: wrong CEA revision\n");
Jean Delvare42908002019-11-15 17:07:36 +01004582 return 0;
Alex Deucherd105f472013-07-25 15:55:32 -04004583 }
4584
4585 if (cea_db_offsets(cea, &start, &end)) {
4586 DRM_DEBUG_KMS("SAD: invalid data block offsets\n");
4587 return -EPROTO;
4588 }
4589
4590 for_each_cea_db(cea, i, start, end) {
4591 const u8 *db = &cea[i];
4592
4593 if (cea_db_tag(db) == SPEAKER_BLOCK) {
4594 dbl = cea_db_payload_len(db);
4595
4596 /* Speaker Allocation Data Block */
4597 if (dbl == 3) {
Benoit Taine89086bc2014-05-26 17:21:22 +02004598 *sadb = kmemdup(&db[1], dbl, GFP_KERNEL);
Alex Deucher618e3772013-09-27 18:46:09 -04004599 if (!*sadb)
4600 return -ENOMEM;
Alex Deucherd105f472013-07-25 15:55:32 -04004601 count = dbl;
4602 break;
4603 }
4604 }
4605 }
4606
4607 return count;
4608}
4609EXPORT_SYMBOL(drm_edid_to_speaker_allocation);
4610
4611/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004612 * drm_av_sync_delay - compute the HDMI/DP sink audio-video sync delay
Wu Fengguang76adaa342011-09-05 14:23:20 +08004613 * @connector: connector associated with the HDMI/DP sink
4614 * @mode: the display mode
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004615 *
4616 * Return: The HDMI/DP sink's audio-video sync delay in milliseconds or 0 if
4617 * the sink doesn't support audio or video.
Wu Fengguang76adaa342011-09-05 14:23:20 +08004618 */
4619int drm_av_sync_delay(struct drm_connector *connector,
Ville Syrjälä3a818d32015-09-07 18:22:58 +03004620 const struct drm_display_mode *mode)
Wu Fengguang76adaa342011-09-05 14:23:20 +08004621{
4622 int i = !!(mode->flags & DRM_MODE_FLAG_INTERLACE);
4623 int a, v;
4624
4625 if (!connector->latency_present[0])
4626 return 0;
4627 if (!connector->latency_present[1])
4628 i = 0;
4629
4630 a = connector->audio_latency[i];
4631 v = connector->video_latency[i];
4632
4633 /*
4634 * HDMI/DP sink doesn't support audio or video?
4635 */
4636 if (a == 255 || v == 255)
4637 return 0;
4638
4639 /*
4640 * Convert raw EDID values to millisecond.
4641 * Treat unknown latency as 0ms.
4642 */
4643 if (a)
4644 a = min(2 * (a - 1), 500);
4645 if (v)
4646 v = min(2 * (v - 1), 500);
4647
4648 return max(v - a, 0);
4649}
4650EXPORT_SYMBOL(drm_av_sync_delay);
4651
4652/**
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004653 * drm_detect_hdmi_monitor - detect whether monitor is HDMI
Ma Lingf23c20c2009-03-26 19:26:23 +08004654 * @edid: monitor EDID information
4655 *
4656 * Parse the CEA extension according to CEA-861-B.
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004657 *
Laurent Pincharta92d0832020-02-26 13:24:23 +02004658 * Drivers that have added the modes parsed from EDID to drm_display_info
4659 * should use &drm_display_info.is_hdmi instead of calling this function.
4660 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004661 * Return: True if the monitor is HDMI, false if not or unknown.
Ma Lingf23c20c2009-03-26 19:26:23 +08004662 */
4663bool drm_detect_hdmi_monitor(struct edid *edid)
4664{
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004665 u8 *edid_ext;
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004666 int i;
Ma Lingf23c20c2009-03-26 19:26:23 +08004667 int start_offset, end_offset;
Ma Lingf23c20c2009-03-26 19:26:23 +08004668
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004669 edid_ext = drm_find_cea_extension(edid);
4670 if (!edid_ext)
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004671 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004672
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004673 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004674 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004675
4676 /*
4677 * Because HDMI identifier is in Vendor Specific Block,
4678 * search it from all data blocks of CEA extension.
4679 */
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004680 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004681 if (cea_db_is_hdmi_vsdb(&edid_ext[i]))
4682 return true;
Ma Lingf23c20c2009-03-26 19:26:23 +08004683 }
4684
Ville Syrjälä14f77fd2012-08-16 14:55:06 +00004685 return false;
Ma Lingf23c20c2009-03-26 19:26:23 +08004686}
4687EXPORT_SYMBOL(drm_detect_hdmi_monitor);
4688
Dave Airlief453ba02008-11-07 14:05:41 -08004689/**
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004690 * drm_detect_monitor_audio - check monitor audio capability
Daniel Vetterfc668112014-01-21 12:02:26 +01004691 * @edid: EDID block to scan
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004692 *
4693 * Monitor should have CEA extension block.
4694 * If monitor has 'basic audio', but no CEA audio blocks, it's 'basic
4695 * audio' only. If there is any audio extension block and supported
4696 * audio format, assume at least 'basic audio' support, even if 'basic
4697 * audio' is not defined in EDID.
4698 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02004699 * Return: True if the monitor supports audio, false otherwise.
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004700 */
4701bool drm_detect_monitor_audio(struct edid *edid)
4702{
4703 u8 *edid_ext;
4704 int i, j;
4705 bool has_audio = false;
4706 int start_offset, end_offset;
4707
4708 edid_ext = drm_find_cea_extension(edid);
4709 if (!edid_ext)
4710 goto end;
4711
4712 has_audio = ((edid_ext[3] & EDID_BASIC_AUDIO) != 0);
4713
4714 if (has_audio) {
4715 DRM_DEBUG_KMS("Monitor has basic audio support\n");
4716 goto end;
4717 }
4718
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004719 if (cea_db_offsets(edid_ext, &start_offset, &end_offset))
4720 goto end;
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004721
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004722 for_each_cea_db(edid_ext, i, start_offset, end_offset) {
4723 if (cea_db_tag(&edid_ext[i]) == AUDIO_BLOCK) {
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004724 has_audio = true;
Ville Syrjälä9e50b9d2012-08-16 14:55:04 +00004725 for (j = 1; j < cea_db_payload_len(&edid_ext[i]) + 1; j += 3)
Zhenyu Wang8fe97902010-09-19 14:27:28 +08004726 DRM_DEBUG_KMS("CEA audio format %d\n",
4727 (edid_ext[i + j] >> 3) & 0xf);
4728 goto end;
4729 }
4730 }
4731end:
4732 return has_audio;
4733}
4734EXPORT_SYMBOL(drm_detect_monitor_audio);
4735
Ville Syrjäläb1edd6a2013-01-17 16:31:30 +02004736
Ville Syrjäläc8127cf02017-01-11 16:18:35 +02004737/**
4738 * drm_default_rgb_quant_range - default RGB quantization range
4739 * @mode: display mode
4740 *
4741 * Determine the default RGB quantization range for the mode,
4742 * as specified in CEA-861.
4743 *
4744 * Return: The default RGB quantization range for the mode
4745 */
4746enum hdmi_quantization_range
4747drm_default_rgb_quant_range(const struct drm_display_mode *mode)
4748{
4749 /* All CEA modes other than VIC 1 use limited quantization range. */
4750 return drm_match_cea_mode(mode) > 1 ?
4751 HDMI_QUANTIZATION_RANGE_LIMITED :
4752 HDMI_QUANTIZATION_RANGE_FULL;
4753}
4754EXPORT_SYMBOL(drm_default_rgb_quant_range);
4755
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02004756static void drm_parse_vcdb(struct drm_connector *connector, const u8 *db)
4757{
4758 struct drm_display_info *info = &connector->display_info;
4759
4760 DRM_DEBUG_KMS("CEA VCDB 0x%02x\n", db[2]);
4761
4762 if (db[2] & EDID_CEA_VCDB_QS)
4763 info->rgb_quant_range_selectable = true;
4764}
4765
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304766static void drm_parse_ycbcr420_deep_color_info(struct drm_connector *connector,
4767 const u8 *db)
4768{
4769 u8 dc_mask;
4770 struct drm_hdmi_info *hdmi = &connector->display_info.hdmi;
4771
4772 dc_mask = db[7] & DRM_EDID_YCBCR420_DC_MASK;
Clint Taylor9068e022018-10-05 14:52:15 -07004773 hdmi->y420_dc_modes = dc_mask;
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304774}
4775
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304776static void drm_parse_hdmi_forum_vsdb(struct drm_connector *connector,
4777 const u8 *hf_vsdb)
4778{
Shashank Sharma62c58af2017-03-13 16:54:02 +05304779 struct drm_display_info *display = &connector->display_info;
4780 struct drm_hdmi_info *hdmi = &display->hdmi;
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304781
Ville Syrjäläf1781e92017-11-13 19:04:19 +02004782 display->has_hdmi_infoframe = true;
4783
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304784 if (hf_vsdb[6] & 0x80) {
4785 hdmi->scdc.supported = true;
4786 if (hf_vsdb[6] & 0x40)
4787 hdmi->scdc.read_request = true;
4788 }
Shashank Sharma62c58af2017-03-13 16:54:02 +05304789
4790 /*
4791 * All HDMI 2.0 monitors must support scrambling at rates > 340 MHz.
4792 * And as per the spec, three factors confirm this:
4793 * * Availability of a HF-VSDB block in EDID (check)
4794 * * Non zero Max_TMDS_Char_Rate filed in HF-VSDB (let's check)
4795 * * SCDC support available (let's check)
4796 * Lets check it out.
4797 */
4798
4799 if (hf_vsdb[5]) {
4800 /* max clock is 5000 KHz times block value */
4801 u32 max_tmds_clock = hf_vsdb[5] * 5000;
4802 struct drm_scdc *scdc = &hdmi->scdc;
4803
4804 if (max_tmds_clock > 340000) {
4805 display->max_tmds_clock = max_tmds_clock;
4806 DRM_DEBUG_KMS("HF-VSDB: max TMDS clock %d kHz\n",
4807 display->max_tmds_clock);
4808 }
4809
4810 if (scdc->supported) {
4811 scdc->scrambling.supported = true;
4812
Thierry Redingdbe2d2b2019-12-06 14:53:35 +01004813 /* Few sinks support scrambling for clocks < 340M */
Shashank Sharma62c58af2017-03-13 16:54:02 +05304814 if ((hf_vsdb[6] & 0x8))
4815 scdc->scrambling.low_rates = true;
4816 }
4817 }
Shashank Sharmae6a9a2c2017-07-13 21:03:13 +05304818
4819 drm_parse_ycbcr420_deep_color_info(connector, hf_vsdb);
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304820}
4821
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004822static void drm_parse_hdmi_deep_color_info(struct drm_connector *connector,
4823 const u8 *hdmi)
Mario Kleinerd0c94692014-03-27 19:59:39 +01004824{
Ville Syrjälä18267502016-09-28 16:51:38 +03004825 struct drm_display_info *info = &connector->display_info;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004826 unsigned int dc_bpc = 0;
4827
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004828 /* HDMI supports at least 8 bpc */
4829 info->bpc = 8;
4830
4831 if (cea_db_payload_len(hdmi) < 6)
4832 return;
4833
4834 if (hdmi[6] & DRM_EDID_HDMI_DC_30) {
4835 dc_bpc = 10;
4836 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_30;
4837 DRM_DEBUG("%s: HDMI sink does deep color 30.\n",
4838 connector->name);
4839 }
4840
4841 if (hdmi[6] & DRM_EDID_HDMI_DC_36) {
4842 dc_bpc = 12;
4843 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_36;
4844 DRM_DEBUG("%s: HDMI sink does deep color 36.\n",
4845 connector->name);
4846 }
4847
4848 if (hdmi[6] & DRM_EDID_HDMI_DC_48) {
4849 dc_bpc = 16;
4850 info->edid_hdmi_dc_modes |= DRM_EDID_HDMI_DC_48;
4851 DRM_DEBUG("%s: HDMI sink does deep color 48.\n",
4852 connector->name);
4853 }
4854
4855 if (dc_bpc == 0) {
4856 DRM_DEBUG("%s: No deep color support on this HDMI sink.\n",
4857 connector->name);
4858 return;
4859 }
4860
4861 DRM_DEBUG("%s: Assigning HDMI sink color depth as %d bpc.\n",
4862 connector->name, dc_bpc);
4863 info->bpc = dc_bpc;
4864
4865 /*
4866 * Deep color support mandates RGB444 support for all video
4867 * modes and forbids YCRCB422 support for all video modes per
4868 * HDMI 1.3 spec.
4869 */
4870 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4871
4872 /* YCRCB444 is optional according to spec. */
4873 if (hdmi[6] & DRM_EDID_HDMI_DC_Y444) {
4874 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4875 DRM_DEBUG("%s: HDMI sink does YCRCB444 in deep color.\n",
4876 connector->name);
4877 }
4878
4879 /*
4880 * Spec says that if any deep color mode is supported at all,
4881 * then deep color 36 bit must be supported.
4882 */
4883 if (!(hdmi[6] & DRM_EDID_HDMI_DC_36)) {
4884 DRM_DEBUG("%s: HDMI sink should do DC_36, but does not!\n",
4885 connector->name);
4886 }
4887}
4888
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004889static void
4890drm_parse_hdmi_vsdb_video(struct drm_connector *connector, const u8 *db)
4891{
4892 struct drm_display_info *info = &connector->display_info;
4893 u8 len = cea_db_payload_len(db);
4894
Laurent Pincharta92d0832020-02-26 13:24:23 +02004895 info->is_hdmi = true;
4896
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004897 if (len >= 6)
4898 info->dvi_dual = db[6] & 1;
4899 if (len >= 7)
4900 info->max_tmds_clock = db[7] * 5000;
4901
4902 DRM_DEBUG_KMS("HDMI: DVI dual %d, "
4903 "max TMDS clock %d kHz\n",
4904 info->dvi_dual,
4905 info->max_tmds_clock);
4906
4907 drm_parse_hdmi_deep_color_info(connector, db);
4908}
4909
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004910static void drm_parse_cea_ext(struct drm_connector *connector,
Keith Packard170178f2017-12-13 00:44:26 -08004911 const struct edid *edid)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004912{
4913 struct drm_display_info *info = &connector->display_info;
4914 const u8 *edid_ext;
4915 int i, start, end;
4916
Mario Kleinerd0c94692014-03-27 19:59:39 +01004917 edid_ext = drm_find_cea_extension(edid);
4918 if (!edid_ext)
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004919 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004920
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004921 info->cea_rev = edid_ext[1];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004922
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004923 /* The existence of a CEA block should imply RGB support */
4924 info->color_formats = DRM_COLOR_FORMAT_RGB444;
4925 if (edid_ext[3] & EDID_CEA_YCRCB444)
4926 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
4927 if (edid_ext[3] & EDID_CEA_YCRCB422)
4928 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004929
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004930 if (cea_db_offsets(edid_ext, &start, &end))
4931 return;
Mario Kleinerd0c94692014-03-27 19:59:39 +01004932
Ville Syrjälä1cea1462016-09-28 16:51:39 +03004933 for_each_cea_db(edid_ext, i, start, end) {
4934 const u8 *db = &edid_ext[i];
Mario Kleinerd0c94692014-03-27 19:59:39 +01004935
Ville Syrjälä23ebf8b2016-09-28 16:51:41 +03004936 if (cea_db_is_hdmi_vsdb(db))
4937 drm_parse_hdmi_vsdb_video(connector, db);
Shashank Sharmaafa1c762017-03-13 16:54:01 +05304938 if (cea_db_is_hdmi_forum_vsdb(db))
4939 drm_parse_hdmi_forum_vsdb(connector, db);
Shashank Sharma832d4f22017-07-14 16:03:46 +05304940 if (cea_db_is_y420cmdb(db))
4941 drm_parse_y420cmdb_bitmap(connector, db);
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02004942 if (cea_db_is_vcdb(db))
4943 drm_parse_vcdb(connector, db);
Uma Shankare85959d2019-05-16 19:40:08 +05304944 if (cea_db_is_hdmi_hdr_metadata_block(db))
4945 drm_parse_hdr_metadata_block(connector, db);
Mario Kleinerd0c94692014-03-27 19:59:39 +01004946 }
Mario Kleinerd0c94692014-03-27 19:59:39 +01004947}
4948
Manasi Navarea1d11d12020-03-10 16:16:51 -07004949static
4950void get_monitor_range(struct detailed_timing *timing,
4951 void *info_monitor_range)
4952{
4953 struct drm_monitor_range_info *monitor_range = info_monitor_range;
4954 const struct detailed_non_pixel *data = &timing->data.other_data;
4955 const struct detailed_data_monitor_range *range = &data->data.range;
4956
4957 if (!is_display_descriptor((const u8 *)timing, EDID_DETAIL_MONITOR_RANGE))
4958 return;
4959
4960 /*
4961 * Check for flag range limits only. If flag == 1 then
4962 * no additional timing information provided.
4963 * Default GTF, GTF Secondary curve and CVT are not
4964 * supported
4965 */
4966 if (range->flags != DRM_EDID_RANGE_LIMITS_ONLY_FLAG)
4967 return;
4968
4969 monitor_range->min_vfreq = range->min_vfreq;
4970 monitor_range->max_vfreq = range->max_vfreq;
4971}
4972
4973static
4974void drm_get_monitor_range(struct drm_connector *connector,
4975 const struct edid *edid)
4976{
4977 struct drm_display_info *info = &connector->display_info;
4978
4979 if (!version_greater(edid, 1, 1))
4980 return;
4981
4982 drm_for_each_detailed_block((u8 *)edid, get_monitor_range,
4983 &info->monitor_range);
4984
4985 DRM_DEBUG_KMS("Supported Monitor Refresh rate range is %d Hz - %d Hz\n",
4986 info->monitor_range.min_vfreq,
4987 info->monitor_range.max_vfreq);
4988}
4989
Keith Packard170178f2017-12-13 00:44:26 -08004990/* A connector has no EDID information, so we've got no EDID to compute quirks from. Reset
4991 * all of the values which would have been set from EDID
4992 */
4993void
4994drm_reset_display_info(struct drm_connector *connector)
Jesse Barnes3b112282011-04-15 12:49:23 -07004995{
Ville Syrjälä18267502016-09-28 16:51:38 +03004996 struct drm_display_info *info = &connector->display_info;
Jesse Barnesebec9a7b2011-08-03 09:22:54 -07004997
Keith Packard170178f2017-12-13 00:44:26 -08004998 info->width_mm = 0;
4999 info->height_mm = 0;
5000
5001 info->bpc = 0;
5002 info->color_formats = 0;
5003 info->cea_rev = 0;
5004 info->max_tmds_clock = 0;
5005 info->dvi_dual = false;
Laurent Pincharta92d0832020-02-26 13:24:23 +02005006 info->is_hdmi = false;
Keith Packard170178f2017-12-13 00:44:26 -08005007 info->has_hdmi_infoframe = false;
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005008 info->rgb_quant_range_selectable = false;
Ville Syrjälä1f6b8ee2018-04-24 16:02:50 +03005009 memset(&info->hdmi, 0, sizeof(info->hdmi));
Keith Packard170178f2017-12-13 00:44:26 -08005010
5011 info->non_desktop = 0;
Manasi Navarea1d11d12020-03-10 16:16:51 -07005012 memset(&info->monitor_range, 0, sizeof(info->monitor_range));
Keith Packard170178f2017-12-13 00:44:26 -08005013}
Keith Packard170178f2017-12-13 00:44:26 -08005014
5015u32 drm_add_display_info(struct drm_connector *connector, const struct edid *edid)
5016{
5017 struct drm_display_info *info = &connector->display_info;
5018
5019 u32 quirks = edid_get_quirks(edid);
5020
Ville Syrjälä1f6b8ee2018-04-24 16:02:50 +03005021 drm_reset_display_info(connector);
5022
Jesse Barnes3b112282011-04-15 12:49:23 -07005023 info->width_mm = edid->width_cm * 10;
5024 info->height_mm = edid->height_cm * 10;
5025
Dave Airlie66660d42017-10-16 05:08:09 +01005026 info->non_desktop = !!(quirks & EDID_QUIRK_NON_DESKTOP);
5027
Manasi Navarea1d11d12020-03-10 16:16:51 -07005028 drm_get_monitor_range(connector, edid);
5029
Keith Packard170178f2017-12-13 00:44:26 -08005030 DRM_DEBUG_KMS("non_desktop set to %d\n", info->non_desktop);
5031
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02005032 if (edid->revision < 3)
Keith Packard170178f2017-12-13 00:44:26 -08005033 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07005034
5035 if (!(edid->input & DRM_EDID_INPUT_DIGITAL))
Keith Packard170178f2017-12-13 00:44:26 -08005036 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07005037
Ville Syrjälä1cea1462016-09-28 16:51:39 +03005038 drm_parse_cea_ext(connector, edid);
Mario Kleinerd0c94692014-03-27 19:59:39 +01005039
Mario Kleiner210a0212016-07-06 12:05:48 +02005040 /*
5041 * Digital sink with "DFP 1.x compliant TMDS" according to EDID 1.3?
5042 *
5043 * For such displays, the DFP spec 1.0, section 3.10 "EDID support"
5044 * tells us to assume 8 bpc color depth if the EDID doesn't have
5045 * extensions which tell otherwise.
5046 */
Ville Syrjälä3bde4492019-05-29 14:02:04 +03005047 if (info->bpc == 0 && edid->revision == 3 &&
5048 edid->input & DRM_EDID_DIGITAL_DFP_1_X) {
Mario Kleiner210a0212016-07-06 12:05:48 +02005049 info->bpc = 8;
5050 DRM_DEBUG("%s: Assigning DFP sink color depth as %d bpc.\n",
5051 connector->name, info->bpc);
5052 }
5053
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02005054 /* Only defined for 1.4 with digital displays */
5055 if (edid->revision < 4)
Keith Packard170178f2017-12-13 00:44:26 -08005056 return quirks;
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02005057
Jesse Barnes3b112282011-04-15 12:49:23 -07005058 switch (edid->input & DRM_EDID_DIGITAL_DEPTH_MASK) {
5059 case DRM_EDID_DIGITAL_DEPTH_6:
5060 info->bpc = 6;
5061 break;
5062 case DRM_EDID_DIGITAL_DEPTH_8:
5063 info->bpc = 8;
5064 break;
5065 case DRM_EDID_DIGITAL_DEPTH_10:
5066 info->bpc = 10;
5067 break;
5068 case DRM_EDID_DIGITAL_DEPTH_12:
5069 info->bpc = 12;
5070 break;
5071 case DRM_EDID_DIGITAL_DEPTH_14:
5072 info->bpc = 14;
5073 break;
5074 case DRM_EDID_DIGITAL_DEPTH_16:
5075 info->bpc = 16;
5076 break;
5077 case DRM_EDID_DIGITAL_DEPTH_UNDEF:
5078 default:
5079 info->bpc = 0;
5080 break;
5081 }
Jesse Barnesda05a5a72011-04-15 13:48:57 -07005082
Mario Kleinerd0c94692014-03-27 19:59:39 +01005083 DRM_DEBUG("%s: Assigning EDID-1.4 digital sink color depth as %d bpc.\n",
Jani Nikula25933822014-06-03 14:56:20 +03005084 connector->name, info->bpc);
Mario Kleinerd0c94692014-03-27 19:59:39 +01005085
Lars-Peter Clausena988bc72012-04-16 15:16:19 +02005086 info->color_formats |= DRM_COLOR_FORMAT_RGB444;
Lars-Peter Clausenee588082012-04-16 15:16:18 +02005087 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB444)
5088 info->color_formats |= DRM_COLOR_FORMAT_YCRCB444;
5089 if (edid->features & DRM_EDID_FEATURE_RGB_YCRCB422)
5090 info->color_formats |= DRM_COLOR_FORMAT_YCRCB422;
Keith Packard170178f2017-12-13 00:44:26 -08005091 return quirks;
Jesse Barnes3b112282011-04-15 12:49:23 -07005092}
5093
Dave Airliec97291772016-05-03 15:38:37 +10005094static int validate_displayid(u8 *displayid, int length, int idx)
5095{
Ville Syrjäläbd1f64d2020-03-13 18:20:53 +02005096 int i, dispid_length;
Dave Airliec97291772016-05-03 15:38:37 +10005097 u8 csum = 0;
5098 struct displayid_hdr *base;
5099
5100 base = (struct displayid_hdr *)&displayid[idx];
5101
5102 DRM_DEBUG_KMS("base revision 0x%x, length %d, %d %d\n",
5103 base->rev, base->bytes, base->prod_id, base->ext_count);
5104
Ville Syrjäläbd1f64d2020-03-13 18:20:53 +02005105 /* +1 for DispID checksum */
5106 dispid_length = sizeof(*base) + base->bytes + 1;
5107 if (dispid_length > length - idx)
Dave Airliec97291772016-05-03 15:38:37 +10005108 return -EINVAL;
Ville Syrjäläbd1f64d2020-03-13 18:20:53 +02005109
5110 for (i = 0; i < dispid_length; i++)
5111 csum += displayid[idx + i];
Dave Airliec97291772016-05-03 15:38:37 +10005112 if (csum) {
Chris Wilson813a7872017-02-10 19:59:13 +00005113 DRM_NOTE("DisplayID checksum invalid, remainder is %d\n", csum);
Dave Airliec97291772016-05-03 15:38:37 +10005114 return -EINVAL;
5115 }
Ville Syrjäläbd1f64d2020-03-13 18:20:53 +02005116
Dave Airliec97291772016-05-03 15:38:37 +10005117 return 0;
5118}
5119
Dave Airliea39ed682016-05-02 08:35:05 +10005120static struct drm_display_mode *drm_mode_displayid_detailed(struct drm_device *dev,
5121 struct displayid_detailed_timings_1 *timings)
5122{
5123 struct drm_display_mode *mode;
5124 unsigned pixel_clock = (timings->pixel_clock[0] |
5125 (timings->pixel_clock[1] << 8) |
5126 (timings->pixel_clock[2] << 16));
5127 unsigned hactive = (timings->hactive[0] | timings->hactive[1] << 8) + 1;
5128 unsigned hblank = (timings->hblank[0] | timings->hblank[1] << 8) + 1;
5129 unsigned hsync = (timings->hsync[0] | (timings->hsync[1] & 0x7f) << 8) + 1;
5130 unsigned hsync_width = (timings->hsw[0] | timings->hsw[1] << 8) + 1;
5131 unsigned vactive = (timings->vactive[0] | timings->vactive[1] << 8) + 1;
5132 unsigned vblank = (timings->vblank[0] | timings->vblank[1] << 8) + 1;
5133 unsigned vsync = (timings->vsync[0] | (timings->vsync[1] & 0x7f) << 8) + 1;
5134 unsigned vsync_width = (timings->vsw[0] | timings->vsw[1] << 8) + 1;
5135 bool hsync_positive = (timings->hsync[1] >> 7) & 0x1;
5136 bool vsync_positive = (timings->vsync[1] >> 7) & 0x1;
5137 mode = drm_mode_create(dev);
5138 if (!mode)
5139 return NULL;
5140
5141 mode->clock = pixel_clock * 10;
5142 mode->hdisplay = hactive;
5143 mode->hsync_start = mode->hdisplay + hsync;
5144 mode->hsync_end = mode->hsync_start + hsync_width;
5145 mode->htotal = mode->hdisplay + hblank;
5146
5147 mode->vdisplay = vactive;
5148 mode->vsync_start = mode->vdisplay + vsync;
5149 mode->vsync_end = mode->vsync_start + vsync_width;
5150 mode->vtotal = mode->vdisplay + vblank;
5151
5152 mode->flags = 0;
5153 mode->flags |= hsync_positive ? DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
5154 mode->flags |= vsync_positive ? DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
5155 mode->type = DRM_MODE_TYPE_DRIVER;
5156
5157 if (timings->flags & 0x80)
5158 mode->type |= DRM_MODE_TYPE_PREFERRED;
Dave Airliea39ed682016-05-02 08:35:05 +10005159 drm_mode_set_name(mode);
5160
5161 return mode;
5162}
5163
5164static int add_displayid_detailed_1_modes(struct drm_connector *connector,
5165 struct displayid_block *block)
5166{
5167 struct displayid_detailed_timing_block *det = (struct displayid_detailed_timing_block *)block;
5168 int i;
5169 int num_timings;
5170 struct drm_display_mode *newmode;
5171 int num_modes = 0;
5172 /* blocks must be multiple of 20 bytes length */
5173 if (block->num_bytes % 20)
5174 return 0;
5175
5176 num_timings = block->num_bytes / 20;
5177 for (i = 0; i < num_timings; i++) {
5178 struct displayid_detailed_timings_1 *timings = &det->timings[i];
5179
5180 newmode = drm_mode_displayid_detailed(connector->dev, timings);
5181 if (!newmode)
5182 continue;
5183
5184 drm_mode_probed_add(connector, newmode);
5185 num_modes++;
5186 }
5187 return num_modes;
5188}
5189
5190static int add_displayid_detailed_modes(struct drm_connector *connector,
5191 struct edid *edid)
5192{
5193 u8 *displayid;
Ville Syrjälä23b03862020-03-13 18:20:49 +02005194 int length, idx;
Dave Airliea39ed682016-05-02 08:35:05 +10005195 struct displayid_block *block;
5196 int num_modes = 0;
5197
Ville Syrjälä23b03862020-03-13 18:20:49 +02005198 displayid = drm_find_displayid_extension(edid, &length, &idx);
Dave Airliea39ed682016-05-02 08:35:05 +10005199 if (!displayid)
5200 return 0;
5201
Dave Airliea39ed682016-05-02 08:35:05 +10005202 idx += sizeof(struct displayid_hdr);
Andres Rodriguez80d42db2019-06-19 14:30:33 -04005203 for_each_displayid_db(displayid, block, idx, length) {
Dave Airliea39ed682016-05-02 08:35:05 +10005204 switch (block->tag) {
5205 case DATA_BLOCK_TYPE_1_DETAILED_TIMING:
5206 num_modes += add_displayid_detailed_1_modes(connector, block);
5207 break;
5208 }
5209 }
5210 return num_modes;
5211}
5212
Jesse Barnes3b112282011-04-15 12:49:23 -07005213/**
Dave Airlief453ba02008-11-07 14:05:41 -08005214 * drm_add_edid_modes - add modes from EDID data, if available
5215 * @connector: connector we're probing
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005216 * @edid: EDID data
Dave Airlief453ba02008-11-07 14:05:41 -08005217 *
Daniel Vetterb3c6c8b2016-08-12 22:48:55 +02005218 * Add the specified modes to the connector's mode list. Also fills out the
Jani Nikulac945b8c2017-11-01 16:21:01 +02005219 * &drm_display_info structure and ELD in @connector with any information which
5220 * can be derived from the edid.
Dave Airlief453ba02008-11-07 14:05:41 -08005221 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005222 * Return: The number of modes added or 0 if we couldn't find any.
Dave Airlief453ba02008-11-07 14:05:41 -08005223 */
5224int drm_add_edid_modes(struct drm_connector *connector, struct edid *edid)
5225{
5226 int num_modes = 0;
5227 u32 quirks;
5228
5229 if (edid == NULL) {
Jani Nikulac945b8c2017-11-01 16:21:01 +02005230 clear_eld(connector);
Dave Airlief453ba02008-11-07 14:05:41 -08005231 return 0;
5232 }
Alex Deucher3c537882010-02-05 04:21:19 -05005233 if (!drm_edid_is_valid(edid)) {
Jani Nikulac945b8c2017-11-01 16:21:01 +02005234 clear_eld(connector);
Jordan Crousedcdb1672010-05-27 13:40:25 -06005235 dev_warn(connector->dev->dev, "%s: EDID invalid.\n",
Jani Nikula25933822014-06-03 14:56:20 +03005236 connector->name);
Dave Airlief453ba02008-11-07 14:05:41 -08005237 return 0;
5238 }
5239
Jani Nikulac945b8c2017-11-01 16:21:01 +02005240 drm_edid_to_eld(connector, edid);
5241
Adam Jacksonc867df72010-03-29 21:43:21 +00005242 /*
Shashank Sharma0f0f8702017-07-13 21:03:09 +05305243 * CEA-861-F adds ycbcr capability map block, for HDMI 2.0 sinks.
5244 * To avoid multiple parsing of same block, lets parse that map
5245 * from sink info, before parsing CEA modes.
5246 */
Keith Packard170178f2017-12-13 00:44:26 -08005247 quirks = drm_add_display_info(connector, edid);
Shashank Sharma0f0f8702017-07-13 21:03:09 +05305248
5249 /*
Adam Jacksonc867df72010-03-29 21:43:21 +00005250 * EDID spec says modes should be preferred in this order:
5251 * - preferred detailed mode
5252 * - other detailed modes from base block
5253 * - detailed modes from extension blocks
5254 * - CVT 3-byte code modes
5255 * - standard timing codes
5256 * - established timing codes
5257 * - modes inferred from GTF or CVT range information
5258 *
Adam Jackson13931572010-08-03 14:38:19 -04005259 * We get this pretty much right.
Adam Jacksonc867df72010-03-29 21:43:21 +00005260 *
5261 * XXX order for additional mode types in extension blocks?
5262 */
Adam Jackson13931572010-08-03 14:38:19 -04005263 num_modes += add_detailed_modes(connector, edid, quirks);
5264 num_modes += add_cvt_modes(connector, edid);
Adam Jacksonc867df72010-03-29 21:43:21 +00005265 num_modes += add_standard_modes(connector, edid);
5266 num_modes += add_established_modes(connector, edid);
Christian Schmidt54ac76f2011-12-19 14:53:16 +00005267 num_modes += add_cea_modes(connector, edid);
Ville Syrjäläe6e79202013-05-31 15:23:41 +03005268 num_modes += add_alternate_cea_modes(connector, edid);
Dave Airliea39ed682016-05-02 08:35:05 +10005269 num_modes += add_displayid_detailed_modes(connector, edid);
Ville Syrjälä4d53dc02015-05-08 17:45:07 +03005270 if (edid->features & DRM_EDID_FEATURE_DEFAULT_GTF)
5271 num_modes += add_inferred_modes(connector, edid);
Dave Airlief453ba02008-11-07 14:05:41 -08005272
5273 if (quirks & (EDID_QUIRK_PREFER_LARGE_60 | EDID_QUIRK_PREFER_LARGE_75))
5274 edid_fixup_preferred(connector, quirks);
5275
Mario Kleinere10aec62016-07-06 12:05:44 +02005276 if (quirks & EDID_QUIRK_FORCE_6BPC)
5277 connector->display_info.bpc = 6;
5278
Rafał Miłecki49d45a312013-12-07 13:22:42 +01005279 if (quirks & EDID_QUIRK_FORCE_8BPC)
5280 connector->display_info.bpc = 8;
5281
Mario Kleinere345da82017-04-21 17:05:08 +02005282 if (quirks & EDID_QUIRK_FORCE_10BPC)
5283 connector->display_info.bpc = 10;
5284
Mario Kleinerbc5b9642014-05-23 21:40:55 +02005285 if (quirks & EDID_QUIRK_FORCE_12BPC)
5286 connector->display_info.bpc = 12;
5287
Dave Airlief453ba02008-11-07 14:05:41 -08005288 return num_modes;
5289}
5290EXPORT_SYMBOL(drm_add_edid_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005291
5292/**
5293 * drm_add_modes_noedid - add modes for the connectors without EDID
5294 * @connector: connector we're probing
5295 * @hdisplay: the horizontal display limit
5296 * @vdisplay: the vertical display limit
5297 *
5298 * Add the specified modes to the connector's mode list. Only when the
5299 * hdisplay/vdisplay is not beyond the given limit, it will be added.
5300 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005301 * Return: The number of modes added or 0 if we couldn't find any.
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005302 */
5303int drm_add_modes_noedid(struct drm_connector *connector,
5304 int hdisplay, int vdisplay)
5305{
5306 int i, count, num_modes = 0;
Chris Wilsonb1f559e2011-01-26 09:49:47 +00005307 struct drm_display_mode *mode;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005308 struct drm_device *dev = connector->dev;
5309
Daniel Vetterfbb40b22015-08-10 11:55:37 +02005310 count = ARRAY_SIZE(drm_dmt_modes);
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005311 if (hdisplay < 0)
5312 hdisplay = 0;
5313 if (vdisplay < 0)
5314 vdisplay = 0;
5315
5316 for (i = 0; i < count; i++) {
Chris Wilsonb1f559e2011-01-26 09:49:47 +00005317 const struct drm_display_mode *ptr = &drm_dmt_modes[i];
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005318 if (hdisplay && vdisplay) {
5319 /*
5320 * Only when two are valid, they will be used to check
5321 * whether the mode should be added to the mode list of
5322 * the connector.
5323 */
5324 if (ptr->hdisplay > hdisplay ||
5325 ptr->vdisplay > vdisplay)
5326 continue;
5327 }
Adam Jacksonf985ded2009-11-23 14:23:04 -05005328 if (drm_mode_vrefresh(ptr) > 61)
5329 continue;
Zhao Yakuif0fda0a2009-09-03 09:33:48 +08005330 mode = drm_mode_duplicate(dev, ptr);
5331 if (mode) {
5332 drm_mode_probed_add(connector, mode);
5333 num_modes++;
5334 }
5335 }
5336 return num_modes;
5337}
5338EXPORT_SYMBOL(drm_add_modes_noedid);
Thierry Reding10a85122012-11-21 15:31:35 +01005339
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005340/**
5341 * drm_set_preferred_mode - Sets the preferred mode of a connector
5342 * @connector: connector whose mode list should be processed
5343 * @hpref: horizontal resolution of preferred mode
5344 * @vpref: vertical resolution of preferred mode
5345 *
5346 * Marks a mode as preferred if it matches the resolution specified by @hpref
5347 * and @vpref.
5348 */
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02005349void drm_set_preferred_mode(struct drm_connector *connector,
5350 int hpref, int vpref)
5351{
5352 struct drm_display_mode *mode;
5353
5354 list_for_each_entry(mode, &connector->probed_modes, head) {
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005355 if (mode->hdisplay == hpref &&
Daniel Vetter9d3de132014-01-23 16:27:56 +01005356 mode->vdisplay == vpref)
Gerd Hoffmann3cf70da2013-10-11 10:01:08 +02005357 mode->type |= DRM_MODE_TYPE_PREFERRED;
5358 }
5359}
5360EXPORT_SYMBOL(drm_set_preferred_mode);
5361
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005362static bool is_hdmi2_sink(const struct drm_connector *connector)
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005363{
5364 /*
5365 * FIXME: sil-sii8620 doesn't have a connector around when
5366 * we need one, so we have to be prepared for a NULL connector.
5367 */
5368 if (!connector)
5369 return true;
5370
5371 return connector->display_info.hdmi.scdc.supported ||
5372 connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB420;
5373}
5374
Uma Shankar2cdbfd62019-05-16 19:40:09 +05305375static inline bool is_eotf_supported(u8 output_eotf, u8 sink_eotf)
5376{
5377 return sink_eotf & BIT(output_eotf);
5378}
5379
5380/**
5381 * drm_hdmi_infoframe_set_hdr_metadata() - fill an HDMI DRM infoframe with
5382 * HDR metadata from userspace
5383 * @frame: HDMI DRM infoframe
Sean Paul6ac98822019-05-23 09:54:58 -04005384 * @conn_state: Connector state containing HDR metadata
Uma Shankar2cdbfd62019-05-16 19:40:09 +05305385 *
5386 * Return: 0 on success or a negative error code on failure.
5387 */
5388int
5389drm_hdmi_infoframe_set_hdr_metadata(struct hdmi_drm_infoframe *frame,
5390 const struct drm_connector_state *conn_state)
5391{
5392 struct drm_connector *connector;
5393 struct hdr_output_metadata *hdr_metadata;
5394 int err;
5395
5396 if (!frame || !conn_state)
5397 return -EINVAL;
5398
5399 connector = conn_state->connector;
5400
5401 if (!conn_state->hdr_output_metadata)
5402 return -EINVAL;
5403
5404 hdr_metadata = conn_state->hdr_output_metadata->data;
5405
5406 if (!hdr_metadata || !connector)
5407 return -EINVAL;
5408
5409 /* Sink EOTF is Bit map while infoframe is absolute values */
5410 if (!is_eotf_supported(hdr_metadata->hdmi_metadata_type1.eotf,
5411 connector->hdr_sink_metadata.hdmi_type1.eotf)) {
5412 DRM_DEBUG_KMS("EOTF Not Supported\n");
5413 return -EINVAL;
5414 }
5415
5416 err = hdmi_drm_infoframe_init(frame);
5417 if (err < 0)
5418 return err;
5419
5420 frame->eotf = hdr_metadata->hdmi_metadata_type1.eotf;
5421 frame->metadata_type = hdr_metadata->hdmi_metadata_type1.metadata_type;
5422
5423 BUILD_BUG_ON(sizeof(frame->display_primaries) !=
5424 sizeof(hdr_metadata->hdmi_metadata_type1.display_primaries));
5425 BUILD_BUG_ON(sizeof(frame->white_point) !=
5426 sizeof(hdr_metadata->hdmi_metadata_type1.white_point));
5427
5428 memcpy(&frame->display_primaries,
5429 &hdr_metadata->hdmi_metadata_type1.display_primaries,
5430 sizeof(frame->display_primaries));
5431
5432 memcpy(&frame->white_point,
5433 &hdr_metadata->hdmi_metadata_type1.white_point,
5434 sizeof(frame->white_point));
5435
5436 frame->max_display_mastering_luminance =
5437 hdr_metadata->hdmi_metadata_type1.max_display_mastering_luminance;
5438 frame->min_display_mastering_luminance =
5439 hdr_metadata->hdmi_metadata_type1.min_display_mastering_luminance;
5440 frame->max_fall = hdr_metadata->hdmi_metadata_type1.max_fall;
5441 frame->max_cll = hdr_metadata->hdmi_metadata_type1.max_cll;
5442
5443 return 0;
5444}
5445EXPORT_SYMBOL(drm_hdmi_infoframe_set_hdr_metadata);
5446
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005447static u8 drm_mode_hdmi_vic(const struct drm_connector *connector,
Ville Syrjälä949561e2019-10-04 17:19:13 +03005448 const struct drm_display_mode *mode)
5449{
5450 bool has_hdmi_infoframe = connector ?
5451 connector->display_info.has_hdmi_infoframe : false;
5452
5453 if (!has_hdmi_infoframe)
5454 return 0;
5455
5456 /* No HDMI VIC when signalling 3D video format */
5457 if (mode->flags & DRM_MODE_FLAG_3D_MASK)
5458 return 0;
5459
5460 return drm_match_hdmi_mode(mode);
5461}
5462
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005463static u8 drm_mode_cea_vic(const struct drm_connector *connector,
Ville Syrjäläcfd6f8c32019-10-04 17:19:12 +03005464 const struct drm_display_mode *mode)
5465{
Ville Syrjäläcfd6f8c32019-10-04 17:19:12 +03005466 u8 vic;
5467
5468 /*
5469 * HDMI spec says if a mode is found in HDMI 1.4b 4K modes
5470 * we should send its VIC in vendor infoframes, else send the
5471 * VIC in AVI infoframes. Lets check if this mode is present in
5472 * HDMI 1.4b 4K modes
5473 */
Ville Syrjälä949561e2019-10-04 17:19:13 +03005474 if (drm_mode_hdmi_vic(connector, mode))
Ville Syrjäläcfd6f8c32019-10-04 17:19:12 +03005475 return 0;
5476
5477 vic = drm_match_cea_mode(mode);
5478
5479 /*
5480 * HDMI 1.4 VIC range: 1 <= VIC <= 64 (CEA-861-D) but
5481 * HDMI 2.0 VIC range: 1 <= VIC <= 107 (CEA-861-F). So we
5482 * have to make sure we dont break HDMI 1.4 sinks.
5483 */
5484 if (!is_hdmi2_sink(connector) && vic > 64)
5485 return 0;
5486
5487 return vic;
5488}
5489
Thierry Reding10a85122012-11-21 15:31:35 +01005490/**
5491 * drm_hdmi_avi_infoframe_from_display_mode() - fill an HDMI AVI infoframe with
5492 * data from a DRM display mode
5493 * @frame: HDMI AVI infoframe
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005494 * @connector: the connector
Thierry Reding10a85122012-11-21 15:31:35 +01005495 * @mode: DRM display mode
5496 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005497 * Return: 0 on success or a negative error code on failure.
Thierry Reding10a85122012-11-21 15:31:35 +01005498 */
5499int
5500drm_hdmi_avi_infoframe_from_display_mode(struct hdmi_avi_infoframe *frame,
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005501 const struct drm_connector *connector,
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005502 const struct drm_display_mode *mode)
Thierry Reding10a85122012-11-21 15:31:35 +01005503{
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305504 enum hdmi_picture_aspect picture_aspect;
Wayne Lind2b43472019-11-18 18:18:31 +08005505 u8 vic, hdmi_vic;
Thierry Reding10a85122012-11-21 15:31:35 +01005506
5507 if (!frame || !mode)
5508 return -EINVAL;
5509
Laurent Pinchart5ee0caf2020-02-26 13:24:21 +02005510 hdmi_avi_infoframe_init(frame);
Thierry Reding10a85122012-11-21 15:31:35 +01005511
Damien Lespiaubf02db92013-08-06 20:32:22 +01005512 if (mode->flags & DRM_MODE_FLAG_DBLCLK)
5513 frame->pixel_repeat = 1;
5514
Wayne Lind2b43472019-11-18 18:18:31 +08005515 vic = drm_mode_cea_vic(connector, mode);
5516 hdmi_vic = drm_mode_hdmi_vic(connector, mode);
Shashank Sharma0c1f5282017-07-13 21:03:07 +05305517
Thierry Reding10a85122012-11-21 15:31:35 +01005518 frame->picture_aspect = HDMI_PICTURE_ASPECT_NONE;
Vandana Kannan0967e6a2014-04-01 16:26:59 +05305519
Vandana Kannan69ab6d32014-06-05 14:45:29 +05305520 /*
Stanislav Lisovskiy50525c32018-05-15 16:59:27 +03005521 * As some drivers don't support atomic, we can't use connector state.
5522 * So just initialize the frame with default values, just the same way
5523 * as it's done with other properties here.
5524 */
5525 frame->content_type = HDMI_CONTENT_TYPE_GRAPHICS;
5526 frame->itc = 0;
5527
5528 /*
Vandana Kannan69ab6d32014-06-05 14:45:29 +05305529 * Populate picture aspect ratio from either
Wayne Lind2b43472019-11-18 18:18:31 +08005530 * user input (if specified) or from the CEA/HDMI mode lists.
Vandana Kannan69ab6d32014-06-05 14:45:29 +05305531 */
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305532 picture_aspect = mode->picture_aspect_ratio;
Wayne Lind2b43472019-11-18 18:18:31 +08005533 if (picture_aspect == HDMI_PICTURE_ASPECT_NONE) {
5534 if (vic)
5535 picture_aspect = drm_get_cea_aspect_ratio(vic);
5536 else if (hdmi_vic)
5537 picture_aspect = drm_get_hdmi_aspect_ratio(hdmi_vic);
5538 }
Vandana Kannan0967e6a2014-04-01 16:26:59 +05305539
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305540 /*
5541 * The infoframe can't convey anything but none, 4:3
5542 * and 16:9, so if the user has asked for anything else
5543 * we can only satisfy it by specifying the right VIC.
5544 */
5545 if (picture_aspect > HDMI_PICTURE_ASPECT_16_9) {
Wayne Lind2b43472019-11-18 18:18:31 +08005546 if (vic) {
5547 if (picture_aspect != drm_get_cea_aspect_ratio(vic))
5548 return -EINVAL;
5549 } else if (hdmi_vic) {
5550 if (picture_aspect != drm_get_hdmi_aspect_ratio(hdmi_vic))
5551 return -EINVAL;
5552 } else {
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305553 return -EINVAL;
Wayne Lind2b43472019-11-18 18:18:31 +08005554 }
5555
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305556 picture_aspect = HDMI_PICTURE_ASPECT_NONE;
5557 }
5558
Wayne Lind2b43472019-11-18 18:18:31 +08005559 frame->video_code = vic;
Ville Syrjäläa9c266c2018-05-08 16:39:39 +05305560 frame->picture_aspect = picture_aspect;
Thierry Reding10a85122012-11-21 15:31:35 +01005561 frame->active_aspect = HDMI_ACTIVE_ASPECT_PICTURE;
Daniel Drake24d018052014-02-27 09:19:30 -06005562 frame->scan_mode = HDMI_SCAN_MODE_UNDERSCAN;
Thierry Reding10a85122012-11-21 15:31:35 +01005563
5564 return 0;
5565}
5566EXPORT_SYMBOL(drm_hdmi_avi_infoframe_from_display_mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005567
Uma Shankar0d68b882019-02-19 22:43:00 +05305568/* HDMI Colorspace Spec Definitions */
5569#define FULL_COLORIMETRY_MASK 0x1FF
5570#define NORMAL_COLORIMETRY_MASK 0x3
5571#define EXTENDED_COLORIMETRY_MASK 0x7
5572#define EXTENDED_ACE_COLORIMETRY_MASK 0xF
5573
5574#define C(x) ((x) << 0)
5575#define EC(x) ((x) << 2)
5576#define ACE(x) ((x) << 5)
5577
5578#define HDMI_COLORIMETRY_NO_DATA 0x0
5579#define HDMI_COLORIMETRY_SMPTE_170M_YCC (C(1) | EC(0) | ACE(0))
5580#define HDMI_COLORIMETRY_BT709_YCC (C(2) | EC(0) | ACE(0))
5581#define HDMI_COLORIMETRY_XVYCC_601 (C(3) | EC(0) | ACE(0))
5582#define HDMI_COLORIMETRY_XVYCC_709 (C(3) | EC(1) | ACE(0))
5583#define HDMI_COLORIMETRY_SYCC_601 (C(3) | EC(2) | ACE(0))
5584#define HDMI_COLORIMETRY_OPYCC_601 (C(3) | EC(3) | ACE(0))
5585#define HDMI_COLORIMETRY_OPRGB (C(3) | EC(4) | ACE(0))
5586#define HDMI_COLORIMETRY_BT2020_CYCC (C(3) | EC(5) | ACE(0))
5587#define HDMI_COLORIMETRY_BT2020_RGB (C(3) | EC(6) | ACE(0))
5588#define HDMI_COLORIMETRY_BT2020_YCC (C(3) | EC(6) | ACE(0))
5589#define HDMI_COLORIMETRY_DCI_P3_RGB_D65 (C(3) | EC(7) | ACE(0))
5590#define HDMI_COLORIMETRY_DCI_P3_RGB_THEATER (C(3) | EC(7) | ACE(1))
5591
5592static const u32 hdmi_colorimetry_val[] = {
5593 [DRM_MODE_COLORIMETRY_NO_DATA] = HDMI_COLORIMETRY_NO_DATA,
5594 [DRM_MODE_COLORIMETRY_SMPTE_170M_YCC] = HDMI_COLORIMETRY_SMPTE_170M_YCC,
5595 [DRM_MODE_COLORIMETRY_BT709_YCC] = HDMI_COLORIMETRY_BT709_YCC,
5596 [DRM_MODE_COLORIMETRY_XVYCC_601] = HDMI_COLORIMETRY_XVYCC_601,
5597 [DRM_MODE_COLORIMETRY_XVYCC_709] = HDMI_COLORIMETRY_XVYCC_709,
5598 [DRM_MODE_COLORIMETRY_SYCC_601] = HDMI_COLORIMETRY_SYCC_601,
5599 [DRM_MODE_COLORIMETRY_OPYCC_601] = HDMI_COLORIMETRY_OPYCC_601,
5600 [DRM_MODE_COLORIMETRY_OPRGB] = HDMI_COLORIMETRY_OPRGB,
5601 [DRM_MODE_COLORIMETRY_BT2020_CYCC] = HDMI_COLORIMETRY_BT2020_CYCC,
5602 [DRM_MODE_COLORIMETRY_BT2020_RGB] = HDMI_COLORIMETRY_BT2020_RGB,
5603 [DRM_MODE_COLORIMETRY_BT2020_YCC] = HDMI_COLORIMETRY_BT2020_YCC,
5604};
5605
5606#undef C
5607#undef EC
5608#undef ACE
5609
5610/**
5611 * drm_hdmi_avi_infoframe_colorspace() - fill the HDMI AVI infoframe
5612 * colorspace information
5613 * @frame: HDMI AVI infoframe
5614 * @conn_state: connector state
5615 */
5616void
5617drm_hdmi_avi_infoframe_colorspace(struct hdmi_avi_infoframe *frame,
5618 const struct drm_connector_state *conn_state)
5619{
5620 u32 colorimetry_val;
5621 u32 colorimetry_index = conn_state->colorspace & FULL_COLORIMETRY_MASK;
5622
5623 if (colorimetry_index >= ARRAY_SIZE(hdmi_colorimetry_val))
5624 colorimetry_val = HDMI_COLORIMETRY_NO_DATA;
5625 else
5626 colorimetry_val = hdmi_colorimetry_val[colorimetry_index];
5627
5628 frame->colorimetry = colorimetry_val & NORMAL_COLORIMETRY_MASK;
5629 /*
5630 * ToDo: Extend it for ACE formats as well. Modify the infoframe
5631 * structure and extend it in drivers/video/hdmi
5632 */
5633 frame->extended_colorimetry = (colorimetry_val >> 2) &
5634 EXTENDED_COLORIMETRY_MASK;
5635}
5636EXPORT_SYMBOL(drm_hdmi_avi_infoframe_colorspace);
5637
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005638/**
5639 * drm_hdmi_avi_infoframe_quant_range() - fill the HDMI AVI infoframe
5640 * quantization range information
5641 * @frame: HDMI AVI infoframe
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005642 * @connector: the connector
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005643 * @mode: DRM display mode
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005644 * @rgb_quant_range: RGB quantization range (Q)
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005645 */
5646void
5647drm_hdmi_avi_infoframe_quant_range(struct hdmi_avi_infoframe *frame,
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005648 const struct drm_connector *connector,
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005649 const struct drm_display_mode *mode,
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005650 enum hdmi_quantization_range rgb_quant_range)
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005651{
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005652 const struct drm_display_info *info = &connector->display_info;
5653
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005654 /*
5655 * CEA-861:
5656 * "A Source shall not send a non-zero Q value that does not correspond
5657 * to the default RGB Quantization Range for the transmitted Picture
5658 * unless the Sink indicates support for the Q bit in a Video
5659 * Capabilities Data Block."
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005660 *
5661 * HDMI 2.0 recommends sending non-zero Q when it does match the
5662 * default RGB quantization range for the mode, even when QS=0.
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005663 */
Ville Syrjälä1581b2d2019-01-08 19:28:28 +02005664 if (info->rgb_quant_range_selectable ||
Ville Syrjälä779c4c22017-01-11 14:57:24 +02005665 rgb_quant_range == drm_default_rgb_quant_range(mode))
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005666 frame->quantization_range = rgb_quant_range;
5667 else
5668 frame->quantization_range = HDMI_QUANTIZATION_RANGE_DEFAULT;
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02005669
5670 /*
5671 * CEA-861-F:
5672 * "When transmitting any RGB colorimetry, the Source should set the
5673 * YQ-field to match the RGB Quantization Range being transmitted
5674 * (e.g., when Limited Range RGB, set YQ=0 or when Full Range RGB,
5675 * set YQ=1) and the Sink shall ignore the YQ-field."
Ville Syrjälä9271c0c2017-11-08 17:25:04 +02005676 *
5677 * Unfortunate certain sinks (eg. VIZ Model 67/E261VA) get confused
5678 * by non-zero YQ when receiving RGB. There doesn't seem to be any
5679 * good way to tell which version of CEA-861 the sink supports, so
5680 * we limit non-zero YQ to HDMI 2.0 sinks only as HDMI 2.0 is based
5681 * on on CEA-861-F.
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02005682 */
Ville Syrjälä13d0add2019-01-08 19:28:25 +02005683 if (!is_hdmi2_sink(connector) ||
Ville Syrjälä9271c0c2017-11-08 17:25:04 +02005684 rgb_quant_range == HDMI_QUANTIZATION_RANGE_LIMITED)
Ville Syrjäläfcc8a222017-01-11 14:57:25 +02005685 frame->ycc_quantization_range =
5686 HDMI_YCC_QUANTIZATION_RANGE_LIMITED;
5687 else
5688 frame->ycc_quantization_range =
5689 HDMI_YCC_QUANTIZATION_RANGE_FULL;
Ville Syrjäläa2ce26f2017-01-11 14:57:23 +02005690}
5691EXPORT_SYMBOL(drm_hdmi_avi_infoframe_quant_range);
5692
Ville Syrjälä076d9a52019-10-08 19:48:13 +03005693/**
5694 * drm_hdmi_avi_infoframe_bars() - fill the HDMI AVI infoframe
5695 * bar information
5696 * @frame: HDMI AVI infoframe
5697 * @conn_state: connector state
5698 */
5699void
5700drm_hdmi_avi_infoframe_bars(struct hdmi_avi_infoframe *frame,
5701 const struct drm_connector_state *conn_state)
5702{
5703 frame->right_bar = conn_state->tv.margins.right;
5704 frame->left_bar = conn_state->tv.margins.left;
5705 frame->top_bar = conn_state->tv.margins.top;
5706 frame->bottom_bar = conn_state->tv.margins.bottom;
5707}
5708EXPORT_SYMBOL(drm_hdmi_avi_infoframe_bars);
5709
Damien Lespiau4eed4a02013-09-25 16:45:26 +01005710static enum hdmi_3d_structure
5711s3d_structure_from_display_mode(const struct drm_display_mode *mode)
5712{
5713 u32 layout = mode->flags & DRM_MODE_FLAG_3D_MASK;
5714
5715 switch (layout) {
5716 case DRM_MODE_FLAG_3D_FRAME_PACKING:
5717 return HDMI_3D_STRUCTURE_FRAME_PACKING;
5718 case DRM_MODE_FLAG_3D_FIELD_ALTERNATIVE:
5719 return HDMI_3D_STRUCTURE_FIELD_ALTERNATIVE;
5720 case DRM_MODE_FLAG_3D_LINE_ALTERNATIVE:
5721 return HDMI_3D_STRUCTURE_LINE_ALTERNATIVE;
5722 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_FULL:
5723 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_FULL;
5724 case DRM_MODE_FLAG_3D_L_DEPTH:
5725 return HDMI_3D_STRUCTURE_L_DEPTH;
5726 case DRM_MODE_FLAG_3D_L_DEPTH_GFX_GFX_DEPTH:
5727 return HDMI_3D_STRUCTURE_L_DEPTH_GFX_GFX_DEPTH;
5728 case DRM_MODE_FLAG_3D_TOP_AND_BOTTOM:
5729 return HDMI_3D_STRUCTURE_TOP_AND_BOTTOM;
5730 case DRM_MODE_FLAG_3D_SIDE_BY_SIDE_HALF:
5731 return HDMI_3D_STRUCTURE_SIDE_BY_SIDE_HALF;
5732 default:
5733 return HDMI_3D_STRUCTURE_INVALID;
5734 }
5735}
5736
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005737/**
5738 * drm_hdmi_vendor_infoframe_from_display_mode() - fill an HDMI infoframe with
5739 * data from a DRM display mode
5740 * @frame: HDMI vendor infoframe
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005741 * @connector: the connector
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005742 * @mode: DRM display mode
5743 *
5744 * Note that there's is a need to send HDMI vendor infoframes only when using a
5745 * 4k or stereoscopic 3D mode. So when giving any other mode as input this
5746 * function will return -EINVAL, error that can be safely ignored.
5747 *
Thierry Redingdb6cf8332014-04-29 11:44:34 +02005748 * Return: 0 on success or a negative error code on failure.
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005749 */
5750int
5751drm_hdmi_vendor_infoframe_from_display_mode(struct hdmi_vendor_infoframe *frame,
Laurent Pinchart192a3aa2020-05-26 04:14:47 +03005752 const struct drm_connector *connector,
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005753 const struct drm_display_mode *mode)
5754{
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005755 /*
5756 * FIXME: sil-sii8620 doesn't have a connector around when
5757 * we need one, so we have to be prepared for a NULL connector.
5758 */
5759 bool has_hdmi_infoframe = connector ?
5760 connector->display_info.has_hdmi_infoframe : false;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005761 int err;
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005762
5763 if (!frame || !mode)
5764 return -EINVAL;
5765
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005766 if (!has_hdmi_infoframe)
5767 return -EINVAL;
5768
Ville Syrjälä949561e2019-10-04 17:19:13 +03005769 err = hdmi_vendor_infoframe_init(frame);
5770 if (err < 0)
5771 return err;
Damien Lespiau4eed4a02013-09-25 16:45:26 +01005772
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005773 /*
5774 * Even if it's not absolutely necessary to send the infoframe
5775 * (ie.vic==0 and s3d_struct==0) we will still send it if we
5776 * know that the sink can handle it. This is based on a
5777 * suggestion in HDMI 2.0 Appendix F. Apparently some sinks
5778 * have trouble realizing that they shuld switch from 3D to 2D
5779 * mode if the source simply stops sending the infoframe when
5780 * it wants to switch from 3D to 2D.
5781 */
Ville Syrjälä949561e2019-10-04 17:19:13 +03005782 frame->vic = drm_mode_hdmi_vic(connector, mode);
Ville Syrjäläf1781e92017-11-13 19:04:19 +02005783 frame->s3d_struct = s3d_structure_from_display_mode(mode);
Lespiau, Damien83dd0002013-08-19 16:59:03 +01005784
5785 return 0;
5786}
5787EXPORT_SYMBOL(drm_hdmi_vendor_infoframe_from_display_mode);
Dave Airlie40d9b042014-10-20 16:29:33 +10005788
Dave Airlie5e546cd2016-05-03 15:31:12 +10005789static int drm_parse_tiled_block(struct drm_connector *connector,
Ville Syrjälä092c3672020-03-13 18:20:54 +02005790 const struct displayid_block *block)
Dave Airlie5e546cd2016-05-03 15:31:12 +10005791{
Ville Syrjälä092c3672020-03-13 18:20:54 +02005792 const struct displayid_tiled_block *tile = (struct displayid_tiled_block *)block;
Dave Airlie5e546cd2016-05-03 15:31:12 +10005793 u16 w, h;
5794 u8 tile_v_loc, tile_h_loc;
5795 u8 num_v_tile, num_h_tile;
5796 struct drm_tile_group *tg;
5797
5798 w = tile->tile_size[0] | tile->tile_size[1] << 8;
5799 h = tile->tile_size[2] | tile->tile_size[3] << 8;
5800
5801 num_v_tile = (tile->topo[0] & 0xf) | (tile->topo[2] & 0x30);
5802 num_h_tile = (tile->topo[0] >> 4) | ((tile->topo[2] >> 2) & 0x30);
5803 tile_v_loc = (tile->topo[1] & 0xf) | ((tile->topo[2] & 0x3) << 4);
5804 tile_h_loc = (tile->topo[1] >> 4) | (((tile->topo[2] >> 2) & 0x3) << 4);
5805
5806 connector->has_tile = true;
5807 if (tile->tile_cap & 0x80)
5808 connector->tile_is_single_monitor = true;
5809
5810 connector->num_h_tile = num_h_tile + 1;
5811 connector->num_v_tile = num_v_tile + 1;
5812 connector->tile_h_loc = tile_h_loc;
5813 connector->tile_v_loc = tile_v_loc;
5814 connector->tile_h_size = w + 1;
5815 connector->tile_v_size = h + 1;
5816
5817 DRM_DEBUG_KMS("tile cap 0x%x\n", tile->tile_cap);
5818 DRM_DEBUG_KMS("tile_size %d x %d\n", w + 1, h + 1);
5819 DRM_DEBUG_KMS("topo num tiles %dx%d, location %dx%d\n",
5820 num_h_tile + 1, num_v_tile + 1, tile_h_loc, tile_v_loc);
5821 DRM_DEBUG_KMS("vend %c%c%c\n", tile->topology_id[0], tile->topology_id[1], tile->topology_id[2]);
5822
5823 tg = drm_mode_get_tile_group(connector->dev, tile->topology_id);
5824 if (!tg) {
5825 tg = drm_mode_create_tile_group(connector->dev, tile->topology_id);
5826 }
5827 if (!tg)
5828 return -ENOMEM;
5829
5830 if (connector->tile_group != tg) {
5831 /* if we haven't got a pointer,
5832 take the reference, drop ref to old tile group */
5833 if (connector->tile_group) {
5834 drm_mode_put_tile_group(connector->dev, connector->tile_group);
5835 }
5836 connector->tile_group = tg;
5837 } else
5838 /* if same tile group, then release the ref we just took. */
5839 drm_mode_put_tile_group(connector->dev, tg);
5840 return 0;
5841}
5842
Ville Syrjälä092c3672020-03-13 18:20:54 +02005843static int drm_displayid_parse_tiled(struct drm_connector *connector,
5844 const u8 *displayid, int length, int idx)
Dave Airlie40d9b042014-10-20 16:29:33 +10005845{
Ville Syrjälä092c3672020-03-13 18:20:54 +02005846 const struct displayid_block *block;
Dave Airlie5e546cd2016-05-03 15:31:12 +10005847 int ret;
Dave Airlie40d9b042014-10-20 16:29:33 +10005848
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005849 idx += sizeof(struct displayid_hdr);
Andres Rodriguez80d42db2019-06-19 14:30:33 -04005850 for_each_displayid_db(displayid, block, idx, length) {
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005851 DRM_DEBUG_KMS("block id 0x%x, rev %d, len %d\n",
5852 block->tag, block->rev, block->num_bytes);
Dave Airlie40d9b042014-10-20 16:29:33 +10005853
Tomas Bzatek3a4a2ea2016-05-01 15:02:45 +02005854 switch (block->tag) {
5855 case DATA_BLOCK_TILED_DISPLAY:
5856 ret = drm_parse_tiled_block(connector, block);
5857 if (ret)
5858 return ret;
5859 break;
5860 default:
5861 DRM_DEBUG_KMS("found DisplayID tag 0x%x, unhandled\n", block->tag);
5862 break;
5863 }
Dave Airlie40d9b042014-10-20 16:29:33 +10005864 }
5865 return 0;
5866}
5867
Ville Syrjälä092c3672020-03-13 18:20:54 +02005868void drm_update_tile_info(struct drm_connector *connector,
5869 const struct edid *edid)
Dave Airlie40d9b042014-10-20 16:29:33 +10005870{
Ville Syrjälä092c3672020-03-13 18:20:54 +02005871 const void *displayid = NULL;
Ville Syrjälä23b03862020-03-13 18:20:49 +02005872 int length, idx;
Dave Airlie40d9b042014-10-20 16:29:33 +10005873 int ret;
Ville Syrjälä36881182020-03-13 18:20:48 +02005874
Dave Airlie40d9b042014-10-20 16:29:33 +10005875 connector->has_tile = false;
Ville Syrjälä23b03862020-03-13 18:20:49 +02005876 displayid = drm_find_displayid_extension(edid, &length, &idx);
Dave Airlie40d9b042014-10-20 16:29:33 +10005877 if (!displayid) {
5878 /* drop reference to any tile group we had */
5879 goto out_drop_ref;
5880 }
5881
Ville Syrjälä092c3672020-03-13 18:20:54 +02005882 ret = drm_displayid_parse_tiled(connector, displayid, length, idx);
Dave Airlie40d9b042014-10-20 16:29:33 +10005883 if (ret < 0)
5884 goto out_drop_ref;
5885 if (!connector->has_tile)
5886 goto out_drop_ref;
5887 return;
5888out_drop_ref:
5889 if (connector->tile_group) {
5890 drm_mode_put_tile_group(connector->dev, connector->tile_group);
5891 connector->tile_group = NULL;
5892 }
5893 return;
5894}