blob: e13c370de830473972250ab683eec8a82a03564e [file] [log] [blame]
Christoph Hellwig5f373962019-02-18 09:36:08 +01001// SPDX-License-Identifier: GPL-2.0
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002/*
3 * NVM Express device driver
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04004 * Copyright (c) 2011-2014, Intel Corporation.
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05005 */
6
Keith Buscha0a34082015-12-07 15:30:31 -07007#include <linux/aer.h>
Keith Busch181197752018-04-27 13:42:52 -06008#include <linux/async.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05009#include <linux/blkdev.h>
Matias Bjørlinga4aea562014-11-04 08:20:14 -070010#include <linux/blk-mq.h>
Christoph Hellwigdca51e72016-09-14 16:18:57 +020011#include <linux/blk-mq-pci.h>
Andy Lutomirskiff5350a2017-04-20 13:37:55 -070012#include <linux/dmi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050013#include <linux/init.h>
14#include <linux/interrupt.h>
15#include <linux/io.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050016#include <linux/mm.h>
17#include <linux/module.h>
Keith Busch77bf25e2015-11-26 12:21:29 +010018#include <linux/mutex.h>
Keith Buschd0877472017-09-15 13:05:38 -040019#include <linux/once.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050020#include <linux/pci.h>
Keith Buschd916b1b2019-05-23 09:27:35 -060021#include <linux/suspend.h>
Keith Busche1e5e562015-02-19 13:39:03 -070022#include <linux/t10-pi.h>
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050023#include <linux/types.h>
Linus Torvalds9cf5c092015-11-06 14:22:15 -080024#include <linux/io-64-nonatomic-lo-hi.h>
Scott Bauera98e58e52017-02-03 12:50:32 -070025#include <linux/sed-opal.h>
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -060026#include <linux/pci-p2pdma.h>
Hitoshi Mitake797a7962012-02-07 11:45:33 +090027
yupeng604c01d2018-12-18 17:59:53 +010028#include "trace.h"
Christoph Hellwigf11bb3e2015-10-03 15:46:41 +020029#include "nvme.h"
30
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +100031#define SQ_SIZE(q) ((q)->q_depth << (q)->sqes)
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +100032#define CQ_SIZE(q) ((q)->q_depth * sizeof(struct nvme_completion))
Stephen Batesc9658092016-12-16 11:54:50 -070033
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070034#define SGES_PER_PAGE (PAGE_SIZE / sizeof(struct nvme_sgl_desc))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050035
Jens Axboe943e9422018-06-21 09:49:37 -060036/*
37 * These can be higher, but we need to ensure that any command doesn't
38 * require an sg allocation that needs more than a page of data.
39 */
40#define NVME_MAX_KB_SZ 4096
41#define NVME_MAX_SEGS 127
42
Matthew Wilcox58ffacb2011-02-06 07:28:06 -050043static int use_threaded_interrupts;
44module_param(use_threaded_interrupts, int, 0);
45
Jon Derrick8ffaadf2015-07-20 10:14:09 -060046static bool use_cmb_sqes = true;
Keith Busch69f4eb92018-06-06 08:13:09 -060047module_param(use_cmb_sqes, bool, 0444);
Jon Derrick8ffaadf2015-07-20 10:14:09 -060048MODULE_PARM_DESC(use_cmb_sqes, "use controller's memory buffer for I/O SQes");
49
Christoph Hellwig87ad72a2017-05-12 17:02:58 +020050static unsigned int max_host_mem_size_mb = 128;
51module_param(max_host_mem_size_mb, uint, 0444);
52MODULE_PARM_DESC(max_host_mem_size_mb,
53 "Maximum Host Memory Buffer (HMB) size per controller (in MiB)");
Matthew Wilcox1fa6aea2011-03-02 18:37:18 -050054
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -070055static unsigned int sgl_threshold = SZ_32K;
56module_param(sgl_threshold, uint, 0644);
57MODULE_PARM_DESC(sgl_threshold,
58 "Use SGLs when average request segment size is larger or equal to "
59 "this size. Use 0 to disable SGLs.");
60
weiping zhangb27c1e62017-07-10 16:46:59 +080061static int io_queue_depth_set(const char *val, const struct kernel_param *kp);
62static const struct kernel_param_ops io_queue_depth_ops = {
63 .set = io_queue_depth_set,
64 .get = param_get_int,
65};
66
67static int io_queue_depth = 1024;
68module_param_cb(io_queue_depth, &io_queue_depth_ops, &io_queue_depth, 0644);
69MODULE_PARM_DESC(io_queue_depth, "set io queue depth, should >= 2");
70
Keith Busch3f68baf2019-12-07 01:51:54 +090071static unsigned int write_queues;
72module_param(write_queues, uint, 0644);
Jens Axboe3b6592f2018-10-31 08:36:31 -060073MODULE_PARM_DESC(write_queues,
74 "Number of queues to use for writes. If not set, reads and writes "
75 "will share a queue set.");
76
Keith Busch3f68baf2019-12-07 01:51:54 +090077static unsigned int poll_queues;
78module_param(poll_queues, uint, 0644);
Jens Axboe4b04cc62018-11-05 12:44:33 -070079MODULE_PARM_DESC(poll_queues, "Number of queues to use for polled IO.");
80
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010081struct nvme_dev;
82struct nvme_queue;
Keith Buschb3fffde2015-02-03 11:21:42 -070083
Keith Buscha5cdb682016-01-12 14:41:18 -070084static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown);
Keith Busch8fae2682019-01-04 15:04:33 -070085static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode);
Keith Buschd4b4ff82013-12-10 13:10:37 -070086
Matthew Wilcoxb60503b2011-01-20 12:50:14 -050087/*
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010088 * Represents an NVM Express device. Each nvme_dev is a PCI function.
89 */
90struct nvme_dev {
Sagi Grimberg147b27e2018-01-14 12:39:01 +020091 struct nvme_queue *queues;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010092 struct blk_mq_tag_set tagset;
93 struct blk_mq_tag_set admin_tagset;
94 u32 __iomem *dbs;
95 struct device *dev;
96 struct dma_pool *prp_page_pool;
97 struct dma_pool *prp_small_pool;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +010098 unsigned online_queues;
99 unsigned max_qid;
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100100 unsigned io_queues[HCTX_MAX_TYPES];
Keith Busch22b55602018-04-12 09:16:10 -0600101 unsigned int num_vecs;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100102 int q_depth;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000103 int io_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100104 u32 db_stride;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100105 void __iomem *bar;
Xu Yu97f6ef62017-05-24 16:39:55 +0800106 unsigned long bar_mapped_size;
Christoph Hellwig5c8809e2015-11-26 12:35:49 +0100107 struct work_struct remove_work;
Keith Busch77bf25e2015-11-26 12:21:29 +0100108 struct mutex shutdown_lock;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100109 bool subsystem;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100110 u64 cmb_size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -0600111 bool cmb_use_sqes;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100112 u32 cmbsz;
Stephen Bates202021c2016-10-05 20:01:12 -0600113 u32 cmbloc;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100114 struct nvme_ctrl ctrl;
Keith Buschd916b1b2019-05-23 09:27:35 -0600115 u32 last_ps;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200116
Jens Axboe943e9422018-06-21 09:49:37 -0600117 mempool_t *iod_mempool;
118
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200119 /* shadow doorbell buffer support: */
Helen Koikef9f38e32017-04-10 12:51:07 -0300120 u32 *dbbuf_dbs;
121 dma_addr_t dbbuf_dbs_dma_addr;
122 u32 *dbbuf_eis;
123 dma_addr_t dbbuf_eis_dma_addr;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200124
125 /* host memory buffer support: */
126 u64 host_mem_size;
127 u32 nr_host_mem_descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +0200128 dma_addr_t host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +0200129 struct nvme_host_mem_buf_desc *host_mem_descs;
130 void **host_mem_desc_bufs;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500131};
132
weiping zhangb27c1e62017-07-10 16:46:59 +0800133static int io_queue_depth_set(const char *val, const struct kernel_param *kp)
134{
135 int n = 0, ret;
136
137 ret = kstrtoint(val, 10, &n);
138 if (ret != 0 || n < 2)
139 return -EINVAL;
140
141 return param_set_int(val, kp);
142}
143
Helen Koikef9f38e32017-04-10 12:51:07 -0300144static inline unsigned int sq_idx(unsigned int qid, u32 stride)
145{
146 return qid * 2 * stride;
147}
148
149static inline unsigned int cq_idx(unsigned int qid, u32 stride)
150{
151 return (qid * 2 + 1) * stride;
152}
153
Christoph Hellwig1c63dc62015-11-26 10:06:56 +0100154static inline struct nvme_dev *to_nvme_dev(struct nvme_ctrl *ctrl)
155{
156 return container_of(ctrl, struct nvme_dev, ctrl);
157}
158
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500159/*
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500160 * An NVM Express queue. Each device has at least two (one for admin
161 * commands and one for I/O commands).
162 */
163struct nvme_queue {
Matthew Wilcox091b6092011-02-10 09:56:01 -0500164 struct nvme_dev *dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +0200165 spinlock_t sq_lock;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000166 void *sq_cmds;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +0100167 /* only used for poll queues: */
168 spinlock_t cq_poll_lock ____cacheline_aligned_in_smp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500169 volatile struct nvme_completion *cqes;
170 dma_addr_t sq_dma_addr;
171 dma_addr_t cq_dma_addr;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500172 u32 __iomem *q_db;
173 u16 q_depth;
Keith Busch7c349dd2019-03-08 10:43:06 -0700174 u16 cq_vector;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500175 u16 sq_tail;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700176 u16 last_sq_tail;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500177 u16 cq_head;
Keith Buschc30341d2013-12-10 13:10:38 -0700178 u16 qid;
Matthew Wilcoxe9539f42013-06-24 11:47:34 -0400179 u8 cq_phase;
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000180 u8 sqes;
Christoph Hellwig4e224102018-12-02 17:46:17 +0100181 unsigned long flags;
182#define NVMEQ_ENABLED 0
Christoph Hellwig63223072018-12-02 17:46:18 +0100183#define NVMEQ_SQ_CMB 1
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100184#define NVMEQ_DELETE_ERROR 2
Keith Busch7c349dd2019-03-08 10:43:06 -0700185#define NVMEQ_POLLED 3
Helen Koikef9f38e32017-04-10 12:51:07 -0300186 u32 *dbbuf_sq_db;
187 u32 *dbbuf_cq_db;
188 u32 *dbbuf_sq_ei;
189 u32 *dbbuf_cq_ei;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +0100190 struct completion delete_done;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500191};
192
193/*
Christoph Hellwig9b048112019-03-03 08:04:01 -0700194 * The nvme_iod describes the data in an I/O.
195 *
196 * The sg pointer contains the list of PRP/SGL chunk allocations in addition
197 * to the actual struct scatterlist.
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200198 */
199struct nvme_iod {
Christoph Hellwigd49187e2016-11-10 07:32:33 -0800200 struct nvme_request req;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100201 struct nvme_queue *nvmeq;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700202 bool use_sgl;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100203 int aborted;
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200204 int npages; /* In the PRP list. 0 means small pool in use */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200205 int nents; /* Used in scatterlist */
Christoph Hellwig71bd1502015-10-16 07:58:32 +0200206 dma_addr_t first_dma;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700207 unsigned int dma_len; /* length of single DMA segment mapping */
Christoph Hellwig783b94b2019-03-03 08:19:18 -0700208 dma_addr_t meta_dma;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100209 struct scatterlist *sg;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500210};
211
Jens Axboe3b6592f2018-10-31 08:36:31 -0600212static unsigned int max_io_queues(void)
213{
Jens Axboe4b04cc62018-11-05 12:44:33 -0700214 return num_possible_cpus() + write_queues + poll_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600215}
216
217static unsigned int max_queue_count(void)
218{
219 /* IO queues + admin queue */
220 return 1 + max_io_queues();
221}
222
Helen Koikef9f38e32017-04-10 12:51:07 -0300223static inline unsigned int nvme_dbbuf_size(u32 stride)
224{
Jens Axboe3b6592f2018-10-31 08:36:31 -0600225 return (max_queue_count() * 8 * stride);
Helen Koikef9f38e32017-04-10 12:51:07 -0300226}
227
228static int nvme_dbbuf_dma_alloc(struct nvme_dev *dev)
229{
230 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
231
232 if (dev->dbbuf_dbs)
233 return 0;
234
235 dev->dbbuf_dbs = dma_alloc_coherent(dev->dev, mem_size,
236 &dev->dbbuf_dbs_dma_addr,
237 GFP_KERNEL);
238 if (!dev->dbbuf_dbs)
239 return -ENOMEM;
240 dev->dbbuf_eis = dma_alloc_coherent(dev->dev, mem_size,
241 &dev->dbbuf_eis_dma_addr,
242 GFP_KERNEL);
243 if (!dev->dbbuf_eis) {
244 dma_free_coherent(dev->dev, mem_size,
245 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
246 dev->dbbuf_dbs = NULL;
247 return -ENOMEM;
248 }
249
250 return 0;
251}
252
253static void nvme_dbbuf_dma_free(struct nvme_dev *dev)
254{
255 unsigned int mem_size = nvme_dbbuf_size(dev->db_stride);
256
257 if (dev->dbbuf_dbs) {
258 dma_free_coherent(dev->dev, mem_size,
259 dev->dbbuf_dbs, dev->dbbuf_dbs_dma_addr);
260 dev->dbbuf_dbs = NULL;
261 }
262 if (dev->dbbuf_eis) {
263 dma_free_coherent(dev->dev, mem_size,
264 dev->dbbuf_eis, dev->dbbuf_eis_dma_addr);
265 dev->dbbuf_eis = NULL;
266 }
267}
268
269static void nvme_dbbuf_init(struct nvme_dev *dev,
270 struct nvme_queue *nvmeq, int qid)
271{
272 if (!dev->dbbuf_dbs || !qid)
273 return;
274
275 nvmeq->dbbuf_sq_db = &dev->dbbuf_dbs[sq_idx(qid, dev->db_stride)];
276 nvmeq->dbbuf_cq_db = &dev->dbbuf_dbs[cq_idx(qid, dev->db_stride)];
277 nvmeq->dbbuf_sq_ei = &dev->dbbuf_eis[sq_idx(qid, dev->db_stride)];
278 nvmeq->dbbuf_cq_ei = &dev->dbbuf_eis[cq_idx(qid, dev->db_stride)];
279}
280
281static void nvme_dbbuf_set(struct nvme_dev *dev)
282{
283 struct nvme_command c;
284
285 if (!dev->dbbuf_dbs)
286 return;
287
288 memset(&c, 0, sizeof(c));
289 c.dbbuf.opcode = nvme_admin_dbbuf;
290 c.dbbuf.prp1 = cpu_to_le64(dev->dbbuf_dbs_dma_addr);
291 c.dbbuf.prp2 = cpu_to_le64(dev->dbbuf_eis_dma_addr);
292
293 if (nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0)) {
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +0200294 dev_warn(dev->ctrl.device, "unable to set dbbuf\n");
Helen Koikef9f38e32017-04-10 12:51:07 -0300295 /* Free memory and continue on */
296 nvme_dbbuf_dma_free(dev);
297 }
298}
299
300static inline int nvme_dbbuf_need_event(u16 event_idx, u16 new_idx, u16 old)
301{
302 return (u16)(new_idx - event_idx - 1) < (u16)(new_idx - old);
303}
304
305/* Update dbbuf and return true if an MMIO is required */
306static bool nvme_dbbuf_update_and_check_event(u16 value, u32 *dbbuf_db,
307 volatile u32 *dbbuf_ei)
308{
309 if (dbbuf_db) {
310 u16 old_value;
311
312 /*
313 * Ensure that the queue is written before updating
314 * the doorbell in memory
315 */
316 wmb();
317
318 old_value = *dbbuf_db;
319 *dbbuf_db = value;
320
Michal Wnukowskif1ed3df2018-08-15 15:51:57 -0700321 /*
322 * Ensure that the doorbell is updated before reading the event
323 * index from memory. The controller needs to provide similar
324 * ordering to ensure the envent index is updated before reading
325 * the doorbell.
326 */
327 mb();
328
Helen Koikef9f38e32017-04-10 12:51:07 -0300329 if (!nvme_dbbuf_need_event(*dbbuf_ei, value, old_value))
330 return false;
331 }
332
333 return true;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500334}
335
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700336/*
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700337 * Will slightly overestimate the number of pages needed. This is OK
338 * as it only leads to a small amount of wasted memory for the lifetime of
339 * the I/O.
340 */
341static int nvme_npages(unsigned size, struct nvme_dev *dev)
342{
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100343 unsigned nprps = DIV_ROUND_UP(size + dev->ctrl.page_size,
344 dev->ctrl.page_size);
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700345 return DIV_ROUND_UP(8 * nprps, PAGE_SIZE - 8);
346}
347
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700348/*
349 * Calculates the number of pages needed for the SGL segments. For example a 4k
350 * page can accommodate 256 SGL descriptors.
351 */
352static int nvme_pci_npages_sgl(unsigned int num_seg)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100353{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700354 return DIV_ROUND_UP(num_seg * sizeof(struct nvme_sgl_desc), PAGE_SIZE);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100355}
356
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700357static unsigned int nvme_pci_iod_alloc_size(struct nvme_dev *dev,
358 unsigned int size, unsigned int nseg, bool use_sgl)
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700359{
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700360 size_t alloc_size;
361
362 if (use_sgl)
363 alloc_size = sizeof(__le64 *) * nvme_pci_npages_sgl(nseg);
364 else
365 alloc_size = sizeof(__le64 *) * nvme_npages(size, dev);
366
367 return alloc_size + sizeof(struct scatterlist) * nseg;
368}
369
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700370static int nvme_admin_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
371 unsigned int hctx_idx)
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500372{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700373 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200374 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700375
Keith Busch42483222015-06-01 09:29:54 -0600376 WARN_ON(hctx_idx != 0);
377 WARN_ON(dev->admin_tagset.tags[0] != hctx->tags);
Keith Busch42483222015-06-01 09:29:54 -0600378
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700379 hctx->driver_data = nvmeq;
380 return 0;
Matthew Wilcoxe85248e2011-02-06 18:30:16 -0500381}
382
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700383static int nvme_init_hctx(struct blk_mq_hw_ctx *hctx, void *data,
384 unsigned int hctx_idx)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500385{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700386 struct nvme_dev *dev = data;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200387 struct nvme_queue *nvmeq = &dev->queues[hctx_idx + 1];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500388
Keith Busch42483222015-06-01 09:29:54 -0600389 WARN_ON(dev->tagset.tags[hctx_idx] != hctx->tags);
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700390 hctx->driver_data = nvmeq;
391 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500392}
393
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600394static int nvme_init_request(struct blk_mq_tag_set *set, struct request *req,
395 unsigned int hctx_idx, unsigned int numa_node)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500396{
Christoph Hellwigd6296d392017-05-01 10:19:08 -0600397 struct nvme_dev *dev = set->driver_data;
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100398 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig03508152017-06-13 09:15:18 +0200399 int queue_idx = (set == &dev->tagset) ? hctx_idx + 1 : 0;
Sagi Grimberg147b27e2018-01-14 12:39:01 +0200400 struct nvme_queue *nvmeq = &dev->queues[queue_idx];
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700401
402 BUG_ON(!nvmeq);
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100403 iod->nvmeq = nvmeq;
Sagi Grimberg59e29ce2018-06-29 16:50:00 -0600404
405 nvme_req(req)->ctrl = &dev->ctrl;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700406 return 0;
407}
408
Jens Axboe3b6592f2018-10-31 08:36:31 -0600409static int queue_irq_offset(struct nvme_dev *dev)
410{
411 /* if we have more than 1 vec, admin queue offsets us by 1 */
412 if (dev->num_vecs > 1)
413 return 1;
414
415 return 0;
416}
417
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200418static int nvme_pci_map_queues(struct blk_mq_tag_set *set)
419{
420 struct nvme_dev *dev = set->driver_data;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600421 int i, qoff, offset;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200422
Jens Axboe3b6592f2018-10-31 08:36:31 -0600423 offset = queue_irq_offset(dev);
424 for (i = 0, qoff = 0; i < set->nr_maps; i++) {
425 struct blk_mq_queue_map *map = &set->map[i];
426
427 map->nr_queues = dev->io_queues[i];
428 if (!map->nr_queues) {
Christoph Hellwige20ba6e2018-12-02 17:46:16 +0100429 BUG_ON(i == HCTX_TYPE_DEFAULT);
Christoph Hellwig7e849dd2018-12-17 12:16:27 +0100430 continue;
Jens Axboe3b6592f2018-10-31 08:36:31 -0600431 }
432
Jens Axboe4b04cc62018-11-05 12:44:33 -0700433 /*
434 * The poll queue(s) doesn't have an IRQ (and hence IRQ
435 * affinity), so use the regular blk-mq cpu mapping
436 */
Jens Axboe3b6592f2018-10-31 08:36:31 -0600437 map->queue_offset = qoff;
Keith Buschcb9e0e52019-05-21 10:56:43 -0600438 if (i != HCTX_TYPE_POLL && offset)
Jens Axboe4b04cc62018-11-05 12:44:33 -0700439 blk_mq_pci_map_queues(map, to_pci_dev(dev->dev), offset);
440 else
441 blk_mq_map_queues(map);
Jens Axboe3b6592f2018-10-31 08:36:31 -0600442 qoff += map->nr_queues;
443 offset += map->nr_queues;
444 }
445
446 return 0;
Christoph Hellwigdca51e72016-09-14 16:18:57 +0200447}
448
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700449/*
450 * Write sq tail if we are asked to, or if the next command would wrap.
451 */
452static inline void nvme_write_sq_db(struct nvme_queue *nvmeq, bool write_sq)
453{
454 if (!write_sq) {
455 u16 next_tail = nvmeq->sq_tail + 1;
456
457 if (next_tail == nvmeq->q_depth)
458 next_tail = 0;
459 if (next_tail != nvmeq->last_sq_tail)
460 return;
461 }
462
463 if (nvme_dbbuf_update_and_check_event(nvmeq->sq_tail,
464 nvmeq->dbbuf_sq_db, nvmeq->dbbuf_sq_ei))
465 writel(nvmeq->sq_tail, nvmeq->q_db);
466 nvmeq->last_sq_tail = nvmeq->sq_tail;
467}
468
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500469/**
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200470 * nvme_submit_cmd() - Copy a command into a queue and ring the doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500471 * @nvmeq: The queue to use
472 * @cmd: The command to send
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700473 * @write_sq: whether to write to the SQ doorbell
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500474 */
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700475static void nvme_submit_cmd(struct nvme_queue *nvmeq, struct nvme_command *cmd,
476 bool write_sq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500477{
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200478 spin_lock(&nvmeq->sq_lock);
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +1000479 memcpy(nvmeq->sq_cmds + (nvmeq->sq_tail << nvmeq->sqes),
480 cmd, sizeof(*cmd));
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200481 if (++nvmeq->sq_tail == nvmeq->q_depth)
482 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700483 nvme_write_sq_db(nvmeq, write_sq);
484 spin_unlock(&nvmeq->sq_lock);
485}
486
487static void nvme_commit_rqs(struct blk_mq_hw_ctx *hctx)
488{
489 struct nvme_queue *nvmeq = hctx->driver_data;
490
491 spin_lock(&nvmeq->sq_lock);
492 if (nvmeq->sq_tail != nvmeq->last_sq_tail)
493 nvme_write_sq_db(nvmeq, true);
Christoph Hellwig90ea5ca2018-05-26 13:45:55 +0200494 spin_unlock(&nvmeq->sq_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500495}
496
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700497static void **nvme_pci_iod_list(struct request *req)
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700498{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100499 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700500 return (void **)(iod->sg + blk_rq_nr_phys_segments(req));
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700501}
502
Minwoo Im955b1b52017-12-20 16:30:50 +0900503static inline bool nvme_pci_use_sgls(struct nvme_dev *dev, struct request *req)
504{
505 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Keith Busch20469a32018-01-17 22:04:37 +0100506 int nseg = blk_rq_nr_phys_segments(req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900507 unsigned int avg_seg_size;
508
Keith Busch20469a32018-01-17 22:04:37 +0100509 if (nseg == 0)
510 return false;
511
512 avg_seg_size = DIV_ROUND_UP(blk_rq_payload_bytes(req), nseg);
Minwoo Im955b1b52017-12-20 16:30:50 +0900513
514 if (!(dev->ctrl.sgls & ((1 << 0) | (1 << 1))))
515 return false;
516 if (!iod->nvmeq->qid)
517 return false;
518 if (!sgl_threshold || avg_seg_size < sgl_threshold)
519 return false;
520 return true;
521}
522
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700523static void nvme_unmap_data(struct nvme_dev *dev, struct request *req)
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500524{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100525 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700526 const int last_prp = dev->ctrl.page_size / sizeof(__le64) - 1;
527 dma_addr_t dma_addr = iod->first_dma, next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500528 int i;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500529
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700530 if (iod->dma_len) {
Israel Rukshinf2fa0062019-08-28 14:11:48 +0300531 dma_unmap_page(dev->dev, dma_addr, iod->dma_len,
532 rq_dma_dir(req));
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700533 return;
Christoph Hellwig7fe07d12019-03-03 08:15:19 -0700534 }
535
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700536 WARN_ON_ONCE(!iod->nents);
537
Logan Gunthorpe7f73eac2019-08-12 11:30:43 -0600538 if (is_pci_p2pdma_page(sg_page(iod->sg)))
539 pci_p2pdma_unmap_sg(dev->dev, iod->sg, iod->nents,
540 rq_dma_dir(req));
541 else
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700542 dma_unmap_sg(dev->dev, iod->sg, iod->nents, rq_dma_dir(req));
543
544
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500545 if (iod->npages == 0)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700546 dma_pool_free(dev->prp_small_pool, nvme_pci_iod_list(req)[0],
547 dma_addr);
548
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500549 for (i = 0; i < iod->npages; i++) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700550 void *addr = nvme_pci_iod_list(req)[i];
551
552 if (iod->use_sgl) {
553 struct nvme_sgl_desc *sg_list = addr;
554
555 next_dma_addr =
556 le64_to_cpu((sg_list[SGES_PER_PAGE - 1]).addr);
557 } else {
558 __le64 *prp_list = addr;
559
560 next_dma_addr = le64_to_cpu(prp_list[last_prp]);
561 }
562
563 dma_pool_free(dev->prp_page_pool, addr, dma_addr);
564 dma_addr = next_dma_addr;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500565 }
Jens Axboeac3dd5b2015-01-22 12:07:58 -0700566
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700567 mempool_free(iod->sg, dev->iod_mempool);
Keith Buschb4ff9c82014-08-29 09:06:12 -0600568}
569
Keith Buschd0877472017-09-15 13:05:38 -0400570static void nvme_print_sgl(struct scatterlist *sgl, int nents)
571{
572 int i;
573 struct scatterlist *sg;
574
575 for_each_sg(sgl, sg, nents, i) {
576 dma_addr_t phys = sg_phys(sg);
577 pr_warn("sg[%d] phys_addr:%pad offset:%d length:%d "
578 "dma_address:%pad dma_length:%d\n",
579 i, &phys, sg->offset, sg->length, &sg_dma_address(sg),
580 sg_dma_len(sg));
581 }
582}
583
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700584static blk_status_t nvme_pci_setup_prps(struct nvme_dev *dev,
585 struct request *req, struct nvme_rw_command *cmnd)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500586{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100587 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500588 struct dma_pool *pool;
Christoph Hellwigb131c612017-01-13 12:29:12 +0100589 int length = blk_rq_payload_bytes(req);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500590 struct scatterlist *sg = iod->sg;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500591 int dma_len = sg_dma_len(sg);
592 u64 dma_addr = sg_dma_address(sg);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +0100593 u32 page_size = dev->ctrl.page_size;
Murali Iyerf137e0f2015-03-26 11:07:51 -0500594 int offset = dma_addr & (page_size - 1);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500595 __le64 *prp_list;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700596 void **list = nvme_pci_iod_list(req);
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500597 dma_addr_t prp_dma;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500598 int nprps, i;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500599
Keith Busch1d090622014-06-23 11:34:01 -0600600 length -= (page_size - offset);
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200601 if (length <= 0) {
602 iod->first_dma = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700603 goto done;
Jan H. Schönherr5228b322017-08-27 15:56:37 +0200604 }
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500605
Keith Busch1d090622014-06-23 11:34:01 -0600606 dma_len -= (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500607 if (dma_len) {
Keith Busch1d090622014-06-23 11:34:01 -0600608 dma_addr += (page_size - offset);
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500609 } else {
610 sg = sg_next(sg);
611 dma_addr = sg_dma_address(sg);
612 dma_len = sg_dma_len(sg);
613 }
614
Keith Busch1d090622014-06-23 11:34:01 -0600615 if (length <= page_size) {
Keith Buschedd10d32014-04-03 16:45:23 -0600616 iod->first_dma = dma_addr;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700617 goto done;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500618 }
619
Keith Busch1d090622014-06-23 11:34:01 -0600620 nprps = DIV_ROUND_UP(length, page_size);
Matthew Wilcox99802a72011-02-10 10:30:34 -0500621 if (nprps <= (256 / 8)) {
622 pool = dev->prp_small_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500623 iod->npages = 0;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500624 } else {
625 pool = dev->prp_page_pool;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500626 iod->npages = 1;
Matthew Wilcox99802a72011-02-10 10:30:34 -0500627 }
628
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200629 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400630 if (!prp_list) {
Keith Buschedd10d32014-04-03 16:45:23 -0600631 iod->first_dma = dma_addr;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500632 iod->npages = -1;
Keith Busch86eea282017-07-12 15:59:07 -0400633 return BLK_STS_RESOURCE;
Matthew Wilcoxb77954c2011-05-12 13:51:41 -0400634 }
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500635 list[0] = prp_list;
636 iod->first_dma = prp_dma;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500637 i = 0;
638 for (;;) {
Keith Busch1d090622014-06-23 11:34:01 -0600639 if (i == page_size >> 3) {
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500640 __le64 *old_prp_list = prp_list;
Christoph Hellwig69d2b572015-10-16 07:58:37 +0200641 prp_list = dma_pool_alloc(pool, GFP_ATOMIC, &prp_dma);
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500642 if (!prp_list)
Keith Busch86eea282017-07-12 15:59:07 -0400643 return BLK_STS_RESOURCE;
Matthew Wilcoxeca18b22011-12-20 13:34:52 -0500644 list[iod->npages++] = prp_list;
Matthew Wilcox7523d832011-03-16 16:43:40 -0400645 prp_list[0] = old_prp_list[i - 1];
646 old_prp_list[i - 1] = cpu_to_le64(prp_dma);
647 i = 1;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500648 }
649 prp_list[i++] = cpu_to_le64(dma_addr);
Keith Busch1d090622014-06-23 11:34:01 -0600650 dma_len -= page_size;
651 dma_addr += page_size;
652 length -= page_size;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500653 if (length <= 0)
654 break;
655 if (dma_len > 0)
656 continue;
Keith Busch86eea282017-07-12 15:59:07 -0400657 if (unlikely(dma_len < 0))
658 goto bad_sgl;
Shane Michael Matthewse025344c2011-02-10 08:51:24 -0500659 sg = sg_next(sg);
660 dma_addr = sg_dma_address(sg);
661 dma_len = sg_dma_len(sg);
662 }
663
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700664done:
665 cmnd->dptr.prp1 = cpu_to_le64(sg_dma_address(iod->sg));
666 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma);
667
Keith Busch86eea282017-07-12 15:59:07 -0400668 return BLK_STS_OK;
669
670 bad_sgl:
Keith Buschd0877472017-09-15 13:05:38 -0400671 WARN(DO_ONCE(nvme_print_sgl, iod->sg, iod->nents),
672 "Invalid SGL for payload:%d nents:%d\n",
673 blk_rq_payload_bytes(req), iod->nents);
Keith Busch86eea282017-07-12 15:59:07 -0400674 return BLK_STS_IOERR;
Matthew Wilcoxff22b542011-01-26 10:02:29 -0500675}
676
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700677static void nvme_pci_sgl_set_data(struct nvme_sgl_desc *sge,
678 struct scatterlist *sg)
679{
680 sge->addr = cpu_to_le64(sg_dma_address(sg));
681 sge->length = cpu_to_le32(sg_dma_len(sg));
682 sge->type = NVME_SGL_FMT_DATA_DESC << 4;
683}
684
685static void nvme_pci_sgl_set_seg(struct nvme_sgl_desc *sge,
686 dma_addr_t dma_addr, int entries)
687{
688 sge->addr = cpu_to_le64(dma_addr);
689 if (entries < SGES_PER_PAGE) {
690 sge->length = cpu_to_le32(entries * sizeof(*sge));
691 sge->type = NVME_SGL_FMT_LAST_SEG_DESC << 4;
692 } else {
693 sge->length = cpu_to_le32(PAGE_SIZE);
694 sge->type = NVME_SGL_FMT_SEG_DESC << 4;
695 }
696}
697
698static blk_status_t nvme_pci_setup_sgls(struct nvme_dev *dev,
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100699 struct request *req, struct nvme_rw_command *cmd, int entries)
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700700{
701 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700702 struct dma_pool *pool;
703 struct nvme_sgl_desc *sg_list;
704 struct scatterlist *sg = iod->sg;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700705 dma_addr_t sgl_dma;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100706 int i = 0;
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700707
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700708 /* setting the transfer type as SGL */
709 cmd->flags = NVME_CMD_SGL_METABUF;
710
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100711 if (entries == 1) {
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700712 nvme_pci_sgl_set_data(&cmd->dptr.sgl, sg);
713 return BLK_STS_OK;
714 }
715
716 if (entries <= (256 / sizeof(struct nvme_sgl_desc))) {
717 pool = dev->prp_small_pool;
718 iod->npages = 0;
719 } else {
720 pool = dev->prp_page_pool;
721 iod->npages = 1;
722 }
723
724 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
725 if (!sg_list) {
726 iod->npages = -1;
727 return BLK_STS_RESOURCE;
728 }
729
730 nvme_pci_iod_list(req)[0] = sg_list;
731 iod->first_dma = sgl_dma;
732
733 nvme_pci_sgl_set_seg(&cmd->dptr.sgl, sgl_dma, entries);
734
735 do {
736 if (i == SGES_PER_PAGE) {
737 struct nvme_sgl_desc *old_sg_desc = sg_list;
738 struct nvme_sgl_desc *link = &old_sg_desc[i - 1];
739
740 sg_list = dma_pool_alloc(pool, GFP_ATOMIC, &sgl_dma);
741 if (!sg_list)
742 return BLK_STS_RESOURCE;
743
744 i = 0;
745 nvme_pci_iod_list(req)[iod->npages++] = sg_list;
746 sg_list[i++] = *link;
747 nvme_pci_sgl_set_seg(link, sgl_dma, entries);
748 }
749
750 nvme_pci_sgl_set_data(&sg_list[i++], sg);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700751 sg = sg_next(sg);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100752 } while (--entries > 0);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700753
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700754 return BLK_STS_OK;
755}
756
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700757static blk_status_t nvme_setup_prp_simple(struct nvme_dev *dev,
758 struct request *req, struct nvme_rw_command *cmnd,
759 struct bio_vec *bv)
760{
761 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Kevin Haoa4f40482019-10-18 10:53:14 +0800762 unsigned int offset = bv->bv_offset & (dev->ctrl.page_size - 1);
763 unsigned int first_prp_len = dev->ctrl.page_size - offset;
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700764
765 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
766 if (dma_mapping_error(dev->dev, iod->first_dma))
767 return BLK_STS_RESOURCE;
768 iod->dma_len = bv->bv_len;
769
770 cmnd->dptr.prp1 = cpu_to_le64(iod->first_dma);
771 if (bv->bv_len > first_prp_len)
772 cmnd->dptr.prp2 = cpu_to_le64(iod->first_dma + first_prp_len);
773 return 0;
774}
775
Christoph Hellwig29791052019-03-05 05:54:18 -0700776static blk_status_t nvme_setup_sgl_simple(struct nvme_dev *dev,
777 struct request *req, struct nvme_rw_command *cmnd,
778 struct bio_vec *bv)
779{
780 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
781
782 iod->first_dma = dma_map_bvec(dev->dev, bv, rq_dma_dir(req), 0);
783 if (dma_mapping_error(dev->dev, iod->first_dma))
784 return BLK_STS_RESOURCE;
785 iod->dma_len = bv->bv_len;
786
Klaus Birkelund Jensen049bf372019-04-30 18:53:29 +0200787 cmnd->flags = NVME_CMD_SGL_METABUF;
Christoph Hellwig29791052019-03-05 05:54:18 -0700788 cmnd->dptr.sgl.addr = cpu_to_le64(iod->first_dma);
789 cmnd->dptr.sgl.length = cpu_to_le32(iod->dma_len);
790 cmnd->dptr.sgl.type = NVME_SGL_FMT_DATA_DESC << 4;
791 return 0;
792}
793
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200794static blk_status_t nvme_map_data(struct nvme_dev *dev, struct request *req,
Christoph Hellwigb131c612017-01-13 12:29:12 +0100795 struct nvme_command *cmnd)
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200796{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100797 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig70479b72019-03-05 05:59:02 -0700798 blk_status_t ret = BLK_STS_RESOURCE;
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100799 int nr_mapped;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200800
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700801 if (blk_rq_nr_phys_segments(req) == 1) {
802 struct bio_vec bv = req_bvec(req);
803
804 if (!is_pci_p2pdma_page(bv.bv_page)) {
805 if (bv.bv_offset + bv.bv_len <= dev->ctrl.page_size * 2)
806 return nvme_setup_prp_simple(dev, req,
807 &cmnd->rw, &bv);
Christoph Hellwig29791052019-03-05 05:54:18 -0700808
809 if (iod->nvmeq->qid &&
810 dev->ctrl.sgls & ((1 << 0) | (1 << 1)))
811 return nvme_setup_sgl_simple(dev, req,
812 &cmnd->rw, &bv);
Christoph Hellwigdff824b2019-03-05 05:49:34 -0700813 }
814 }
815
816 iod->dma_len = 0;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -0700817 iod->sg = mempool_alloc(dev->iod_mempool, GFP_ATOMIC);
818 if (!iod->sg)
819 return BLK_STS_RESOURCE;
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700820 sg_init_table(iod->sg, blk_rq_nr_phys_segments(req));
Christoph Hellwig70479b72019-03-05 05:59:02 -0700821 iod->nents = blk_rq_map_sg(req->q, req, iod->sg);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200822 if (!iod->nents)
823 goto out;
824
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600825 if (is_pci_p2pdma_page(sg_page(iod->sg)))
Logan Gunthorpe2b9f4bb2019-08-12 11:30:42 -0600826 nr_mapped = pci_p2pdma_map_sg_attrs(dev->dev, iod->sg,
827 iod->nents, rq_dma_dir(req), DMA_ATTR_NO_WARN);
Logan Gunthorpee0596ab2018-10-04 15:27:44 -0600828 else
829 nr_mapped = dma_map_sg_attrs(dev->dev, iod->sg, iod->nents,
Christoph Hellwig70479b72019-03-05 05:59:02 -0700830 rq_dma_dir(req), DMA_ATTR_NO_WARN);
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100831 if (!nr_mapped)
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200832 goto out;
833
Christoph Hellwig70479b72019-03-05 05:59:02 -0700834 iod->use_sgl = nvme_pci_use_sgls(dev, req);
Minwoo Im955b1b52017-12-20 16:30:50 +0900835 if (iod->use_sgl)
Christoph Hellwigb0f28532018-01-17 22:04:38 +0100836 ret = nvme_pci_setup_sgls(dev, req, &cmnd->rw, nr_mapped);
Chaitanya Kulkarnia7a7cbe2017-10-16 18:24:20 -0700837 else
838 ret = nvme_pci_setup_prps(dev, req, &cmnd->rw);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200839out:
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700840 if (ret != BLK_STS_OK)
841 nvme_unmap_data(dev, req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200842 return ret;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200843}
844
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700845static blk_status_t nvme_map_metadata(struct nvme_dev *dev, struct request *req,
846 struct nvme_command *cmnd)
847{
848 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
849
850 iod->meta_dma = dma_map_bvec(dev->dev, rq_integrity_vec(req),
851 rq_dma_dir(req), 0);
852 if (dma_mapping_error(dev->dev, iod->meta_dma))
853 return BLK_STS_IOERR;
854 cmnd->rw.metadata = cpu_to_le64(iod->meta_dma);
855 return 0;
856}
857
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700858/*
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200859 * NOTE: ns is NULL when called on the admin queue.
860 */
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200861static blk_status_t nvme_queue_rq(struct blk_mq_hw_ctx *hctx,
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700862 const struct blk_mq_queue_data *bd)
Keith Busch53562be2014-04-29 11:41:29 -0600863{
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700864 struct nvme_ns *ns = hctx->queue->queuedata;
865 struct nvme_queue *nvmeq = hctx->driver_data;
Christoph Hellwigd29ec822015-05-22 11:12:46 +0200866 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700867 struct request *req = bd->rq;
Christoph Hellwig9b048112019-03-03 08:04:01 -0700868 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200869 struct nvme_command cmnd;
Christoph Hellwigebe6d872017-06-12 18:36:32 +0200870 blk_status_t ret;
Keith Busche1e5e562015-02-19 13:39:03 -0700871
Christoph Hellwig9b048112019-03-03 08:04:01 -0700872 iod->aborted = 0;
873 iod->npages = -1;
874 iod->nents = 0;
875
Jens Axboed1f06f42018-05-17 18:31:49 +0200876 /*
877 * We should not need to do this, but we're still using this to
878 * ensure we can drain requests on a dying queue.
879 */
Christoph Hellwig4e224102018-12-02 17:46:17 +0100880 if (unlikely(!test_bit(NVMEQ_ENABLED, &nvmeq->flags)))
Jens Axboed1f06f42018-05-17 18:31:49 +0200881 return BLK_STS_IOERR;
882
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700883 ret = nvme_setup_cmd(ns, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200884 if (ret)
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100885 return ret;
Keith Buschedd10d32014-04-03 16:45:23 -0600886
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200887 if (blk_rq_nr_phys_segments(req)) {
Christoph Hellwigb131c612017-01-13 12:29:12 +0100888 ret = nvme_map_data(dev, req, &cmnd);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200889 if (ret)
Christoph Hellwig9b048112019-03-03 08:04:01 -0700890 goto out_free_cmd;
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200891 }
Matias Bjørlinga4aea562014-11-04 08:20:14 -0700892
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700893 if (blk_integrity_rq(req)) {
894 ret = nvme_map_metadata(dev, req, &cmnd);
895 if (ret)
896 goto out_unmap_data;
897 }
898
Christoph Hellwigaae239e2015-11-26 12:59:50 +0100899 blk_mq_start_request(req);
Jens Axboe04f3eaf2018-11-29 10:02:29 -0700900 nvme_submit_cmd(nvmeq, &cmnd, bd->last);
Christoph Hellwigfc17b652017-06-03 09:38:05 +0200901 return BLK_STS_OK;
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700902out_unmap_data:
903 nvme_unmap_data(dev, req);
Christoph Hellwigf9d03f92016-12-08 15:20:32 -0700904out_free_cmd:
905 nvme_cleanup_cmd(req);
Christoph Hellwigba1ca372015-10-16 07:58:38 +0200906 return ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500907}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500908
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200909static void nvme_pci_complete_rq(struct request *req)
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100910{
Christoph Hellwigf4800d62015-11-28 15:43:10 +0100911 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700912 struct nvme_dev *dev = iod->nvmeq->dev;
Christoph Hellwigeee417b2015-11-26 13:03:13 +0100913
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700914 if (blk_integrity_rq(req))
915 dma_unmap_page(dev->dev, iod->meta_dma,
916 rq_integrity_vec(req)->bv_len, rq_data_dir(req));
Christoph Hellwigb15c5922019-03-03 08:52:21 -0700917 if (blk_rq_nr_phys_segments(req))
Christoph Hellwig4aedb702019-03-03 09:46:28 -0700918 nvme_unmap_data(dev, req);
Christoph Hellwig77f02a72017-03-30 13:41:32 +0200919 nvme_complete_rq(req);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500920}
921
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100922/* We read the CQE phase first to check if the rest of the entry is valid */
Christoph Hellwig750dde42018-05-18 08:37:04 -0600923static inline bool nvme_cqe_pending(struct nvme_queue *nvmeq)
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100924{
Christoph Hellwig750dde42018-05-18 08:37:04 -0600925 return (le16_to_cpu(nvmeq->cqes[nvmeq->cq_head].status) & 1) ==
926 nvmeq->cq_phase;
Marta Rybczynskad783e0b2016-03-22 16:02:06 +0100927}
928
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300929static inline void nvme_ring_cq_doorbell(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500930{
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300931 u16 head = nvmeq->cq_head;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500932
Keith Busch397c6992018-06-06 08:13:05 -0600933 if (nvme_dbbuf_update_and_check_event(head, nvmeq->dbbuf_cq_db,
934 nvmeq->dbbuf_cq_ei))
935 writel(head, nvmeq->q_db + nvmeq->dev->db_stride);
Sagi Grimbergeb281c82017-06-18 17:28:07 +0300936}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500937
Christoph Hellwigcfa27352020-01-30 19:40:24 +0100938static inline struct blk_mq_tags *nvme_queue_tagset(struct nvme_queue *nvmeq)
939{
940 if (!nvmeq->qid)
941 return nvmeq->dev->admin_tagset.tags[0];
942 return nvmeq->dev->tagset.tags[nvmeq->qid - 1];
943}
944
Jens Axboe5cb525c2018-05-17 18:31:50 +0200945static inline void nvme_handle_cqe(struct nvme_queue *nvmeq, u16 idx)
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300946{
Jens Axboe5cb525c2018-05-17 18:31:50 +0200947 volatile struct nvme_completion *cqe = &nvmeq->cqes[idx];
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300948 struct request *req;
949
950 if (unlikely(cqe->command_id >= nvmeq->q_depth)) {
951 dev_warn(nvmeq->dev->ctrl.device,
952 "invalid id %d completed on queue %d\n",
953 cqe->command_id, le16_to_cpu(cqe->sq_id));
954 return;
955 }
956
957 /*
958 * AEN requests are special as they don't time out and can
959 * survive any kind of queue freeze and often don't respond to
960 * aborts. We don't even bother to allocate a struct request
961 * for them but rather special case them here.
962 */
Israel Rukshin58a8df62019-10-13 19:57:31 +0300963 if (unlikely(nvme_is_aen_req(nvmeq->qid, cqe->command_id))) {
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300964 nvme_complete_async_event(&nvmeq->dev->ctrl,
965 cqe->status, &cqe->result);
966 return;
967 }
968
Christoph Hellwigcfa27352020-01-30 19:40:24 +0100969 req = blk_mq_tag_to_rq(nvme_queue_tagset(nvmeq), cqe->command_id);
yupeng604c01d2018-12-18 17:59:53 +0100970 trace_nvme_sq(req, cqe->sq_head, nvmeq->sq_tail);
Sagi Grimberg83a12fb2017-06-18 17:28:08 +0300971 nvme_end_request(req, cqe->status, cqe->result);
972}
973
Jens Axboe5cb525c2018-05-17 18:31:50 +0200974static inline void nvme_update_cq_head(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -0700975{
Alexey Dobriyana8de66392020-05-07 23:07:04 +0300976 u16 tmp = nvmeq->cq_head + 1;
977
978 if (tmp == nvmeq->q_depth) {
Jens Axboe5cb525c2018-05-17 18:31:50 +0200979 nvmeq->cq_head = 0;
Alexey Dobriyane2a366a2020-02-28 21:45:19 +0300980 nvmeq->cq_phase ^= 1;
Alexey Dobriyana8de66392020-05-07 23:07:04 +0300981 } else {
982 nvmeq->cq_head = tmp;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500983 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200984}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500985
Keith Busch324b4942020-03-02 08:56:53 -0800986static inline int nvme_process_cq(struct nvme_queue *nvmeq)
Jens Axboe5cb525c2018-05-17 18:31:50 +0200987{
Jens Axboe1052b8a2018-11-26 08:21:49 -0700988 int found = 0;
Jens Axboe5cb525c2018-05-17 18:31:50 +0200989
Jens Axboe1052b8a2018-11-26 08:21:49 -0700990 while (nvme_cqe_pending(nvmeq)) {
Keith Buschbf392a52020-03-02 08:45:04 -0800991 found++;
Keith Busch324b4942020-03-02 08:56:53 -0800992 nvme_handle_cqe(nvmeq, nvmeq->cq_head);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200993 nvme_update_cq_head(nvmeq);
994 }
Jens Axboe5cb525c2018-05-17 18:31:50 +0200995
Keith Busch324b4942020-03-02 08:56:53 -0800996 if (found)
Sagi Grimberg920d13a2017-06-18 17:28:09 +0300997 nvme_ring_cq_doorbell(nvmeq);
Jens Axboe5cb525c2018-05-17 18:31:50 +0200998 return found;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -0500999}
1000
1001static irqreturn_t nvme_irq(int irq, void *data)
1002{
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001003 struct nvme_queue *nvmeq = data;
Jens Axboe68fa9db2018-05-21 08:41:52 -06001004 irqreturn_t ret = IRQ_NONE;
Jens Axboe5cb525c2018-05-17 18:31:50 +02001005
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001006 /*
1007 * The rmb/wmb pair ensures we see all updates from a previous run of
1008 * the irq handler, even if that was on another CPU.
1009 */
1010 rmb();
Keith Busch324b4942020-03-02 08:56:53 -08001011 if (nvme_process_cq(nvmeq))
1012 ret = IRQ_HANDLED;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001013 wmb();
Jens Axboe5cb525c2018-05-17 18:31:50 +02001014
Jens Axboe68fa9db2018-05-21 08:41:52 -06001015 return ret;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001016}
1017
1018static irqreturn_t nvme_irq_check(int irq, void *data)
1019{
1020 struct nvme_queue *nvmeq = data;
Christoph Hellwig750dde42018-05-18 08:37:04 -06001021 if (nvme_cqe_pending(nvmeq))
Marta Rybczynskad783e0b2016-03-22 16:02:06 +01001022 return IRQ_WAKE_THREAD;
1023 return IRQ_NONE;
Matthew Wilcox58ffacb2011-02-06 07:28:06 -05001024}
1025
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001026/*
Keith Buschfa059b82020-03-04 09:17:01 -08001027 * Poll for completions for any interrupt driven queue
Christoph Hellwig0b2a8a92018-12-02 17:46:20 +01001028 * Can be called from any context.
1029 */
Keith Buschfa059b82020-03-04 09:17:01 -08001030static void nvme_poll_irqdisable(struct nvme_queue *nvmeq)
Jens Axboea0fa9642015-11-03 20:37:26 -07001031{
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001032 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
Jens Axboea0fa9642015-11-03 20:37:26 -07001033
Keith Buschfa059b82020-03-04 09:17:01 -08001034 WARN_ON_ONCE(test_bit(NVMEQ_POLLED, &nvmeq->flags));
Sagi Grimberg442e19b2017-06-18 17:28:10 +03001035
Keith Buschfa059b82020-03-04 09:17:01 -08001036 disable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
1037 nvme_process_cq(nvmeq);
1038 enable_irq(pci_irq_vector(pdev, nvmeq->cq_vector));
Jens Axboea0fa9642015-11-03 20:37:26 -07001039}
1040
Jens Axboe97431392018-11-16 09:48:21 -07001041static int nvme_poll(struct blk_mq_hw_ctx *hctx)
Keith Busch7776db12017-02-24 17:59:28 -05001042{
1043 struct nvme_queue *nvmeq = hctx->driver_data;
Jens Axboedabcefa2018-11-14 09:38:28 -07001044 bool found;
1045
1046 if (!nvme_cqe_pending(nvmeq))
1047 return 0;
1048
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001049 spin_lock(&nvmeq->cq_poll_lock);
Keith Busch324b4942020-03-02 08:56:53 -08001050 found = nvme_process_cq(nvmeq);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001051 spin_unlock(&nvmeq->cq_poll_lock);
Jens Axboedabcefa2018-11-14 09:38:28 -07001052
Jens Axboedabcefa2018-11-14 09:38:28 -07001053 return found;
1054}
1055
Keith Buschad22c352017-11-07 15:13:12 -07001056static void nvme_pci_submit_async_event(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001057{
Christoph Hellwigf866fc422016-04-26 13:52:00 +02001058 struct nvme_dev *dev = to_nvme_dev(ctrl);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001059 struct nvme_queue *nvmeq = &dev->queues[0];
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001060 struct nvme_command c;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001061
1062 memset(&c, 0, sizeof(c));
1063 c.common.opcode = nvme_admin_async_event;
Keith Buschad22c352017-11-07 15:13:12 -07001064 c.common.command_id = NVME_AQ_BLK_MQ_DEPTH;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001065 nvme_submit_cmd(nvmeq, &c, true);
Keith Busch4d115422013-12-10 13:10:40 -07001066}
1067
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001068static int adapter_delete_queue(struct nvme_dev *dev, u8 opcode, u16 id)
1069{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001070 struct nvme_command c;
1071
1072 memset(&c, 0, sizeof(c));
1073 c.delete_queue.opcode = opcode;
1074 c.delete_queue.qid = cpu_to_le16(id);
1075
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001076 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001077}
1078
1079static int adapter_alloc_cq(struct nvme_dev *dev, u16 qid,
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001080 struct nvme_queue *nvmeq, s16 vector)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001081{
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001082 struct nvme_command c;
Jens Axboe4b04cc62018-11-05 12:44:33 -07001083 int flags = NVME_QUEUE_PHYS_CONTIG;
1084
Keith Busch7c349dd2019-03-08 10:43:06 -07001085 if (!test_bit(NVMEQ_POLLED, &nvmeq->flags))
Jens Axboe4b04cc62018-11-05 12:44:33 -07001086 flags |= NVME_CQ_IRQ_ENABLED;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001087
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001088 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001089 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001090 * is attached to the request.
1091 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001092 memset(&c, 0, sizeof(c));
1093 c.create_cq.opcode = nvme_admin_create_cq;
1094 c.create_cq.prp1 = cpu_to_le64(nvmeq->cq_dma_addr);
1095 c.create_cq.cqid = cpu_to_le16(qid);
1096 c.create_cq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1097 c.create_cq.cq_flags = cpu_to_le16(flags);
Keith Busch7c349dd2019-03-08 10:43:06 -07001098 c.create_cq.irq_vector = cpu_to_le16(vector);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001099
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001100 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001101}
1102
1103static int adapter_alloc_sq(struct nvme_dev *dev, u16 qid,
1104 struct nvme_queue *nvmeq)
1105{
Jens Axboe9abd68e2018-05-08 10:25:15 -06001106 struct nvme_ctrl *ctrl = &dev->ctrl;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001107 struct nvme_command c;
Keith Busch81c1cd92017-04-04 18:18:12 -04001108 int flags = NVME_QUEUE_PHYS_CONTIG;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001109
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001110 /*
Jens Axboe9abd68e2018-05-08 10:25:15 -06001111 * Some drives have a bug that auto-enables WRRU if MEDIUM isn't
1112 * set. Since URGENT priority is zeroes, it makes all queues
1113 * URGENT.
1114 */
1115 if (ctrl->quirks & NVME_QUIRK_MEDIUM_PRIO_SQ)
1116 flags |= NVME_SQ_PRIO_MEDIUM;
1117
1118 /*
Minwoo Im16772ae2017-10-18 22:56:09 +09001119 * Note: we (ab)use the fact that the prp fields survive if no data
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001120 * is attached to the request.
1121 */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001122 memset(&c, 0, sizeof(c));
1123 c.create_sq.opcode = nvme_admin_create_sq;
1124 c.create_sq.prp1 = cpu_to_le64(nvmeq->sq_dma_addr);
1125 c.create_sq.sqid = cpu_to_le16(qid);
1126 c.create_sq.qsize = cpu_to_le16(nvmeq->q_depth - 1);
1127 c.create_sq.sq_flags = cpu_to_le16(flags);
1128 c.create_sq.cqid = cpu_to_le16(qid);
1129
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001130 return nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001131}
1132
1133static int adapter_delete_cq(struct nvme_dev *dev, u16 cqid)
1134{
1135 return adapter_delete_queue(dev, nvme_admin_delete_cq, cqid);
1136}
1137
1138static int adapter_delete_sq(struct nvme_dev *dev, u16 sqid)
1139{
1140 return adapter_delete_queue(dev, nvme_admin_delete_sq, sqid);
1141}
1142
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02001143static void abort_endio(struct request *req, blk_status_t error)
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001144{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001145 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1146 struct nvme_queue *nvmeq = iod->nvmeq;
Matthew Wilcoxbc5fc7e2011-09-19 17:08:14 -04001147
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001148 dev_warn(nvmeq->dev->ctrl.device,
1149 "Abort status: 0x%x", nvme_req(req)->status);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001150 atomic_inc(&nvmeq->dev->ctrl.abort_limit);
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001151 blk_mq_free_request(req);
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001152}
1153
Keith Buschb2a0eb12017-06-07 20:32:50 +02001154static bool nvme_should_reset(struct nvme_dev *dev, u32 csts)
1155{
1156
1157 /* If true, indicates loss of adapter communication, possibly by a
1158 * NVMe Subsystem reset.
1159 */
1160 bool nssro = dev->subsystem && (csts & NVME_CSTS_NSSRO);
1161
Jianchao Wangad700622018-01-22 22:03:16 +08001162 /* If there is a reset/reinit ongoing, we shouldn't reset again. */
1163 switch (dev->ctrl.state) {
1164 case NVME_CTRL_RESETTING:
Max Gurtovoyad6a0a52018-01-31 18:31:24 +02001165 case NVME_CTRL_CONNECTING:
Keith Buschb2a0eb12017-06-07 20:32:50 +02001166 return false;
Jianchao Wangad700622018-01-22 22:03:16 +08001167 default:
1168 break;
1169 }
Keith Buschb2a0eb12017-06-07 20:32:50 +02001170
1171 /* We shouldn't reset unless the controller is on fatal error state
1172 * _or_ if we lost the communication with it.
1173 */
1174 if (!(csts & NVME_CSTS_CFS) && !nssro)
1175 return false;
1176
Keith Buschb2a0eb12017-06-07 20:32:50 +02001177 return true;
1178}
1179
1180static void nvme_warn_reset(struct nvme_dev *dev, u32 csts)
1181{
1182 /* Read a config register to help see what died. */
1183 u16 pci_status;
1184 int result;
1185
1186 result = pci_read_config_word(to_pci_dev(dev->dev), PCI_STATUS,
1187 &pci_status);
1188 if (result == PCIBIOS_SUCCESSFUL)
1189 dev_warn(dev->ctrl.device,
1190 "controller is down; will reset: CSTS=0x%x, PCI_STATUS=0x%hx\n",
1191 csts, pci_status);
1192 else
1193 dev_warn(dev->ctrl.device,
1194 "controller is down; will reset: CSTS=0x%x, PCI_STATUS read failed (%d)\n",
1195 csts, result);
1196}
1197
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001198static enum blk_eh_timer_return nvme_timeout(struct request *req, bool reserved)
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001199{
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001200 struct nvme_iod *iod = blk_mq_rq_to_pdu(req);
1201 struct nvme_queue *nvmeq = iod->nvmeq;
Keith Buschc30341d2013-12-10 13:10:38 -07001202 struct nvme_dev *dev = nvmeq->dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001203 struct request *abort_req;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001204 struct nvme_command cmd;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001205 u32 csts = readl(dev->bar + NVME_REG_CSTS);
1206
Wen Xiong651438b2018-02-15 14:05:10 -06001207 /* If PCI error recovery process is happening, we cannot reset or
1208 * the recovery mechanism will surely fail.
1209 */
1210 mb();
1211 if (pci_channel_offline(to_pci_dev(dev->dev)))
1212 return BLK_EH_RESET_TIMER;
1213
Keith Buschb2a0eb12017-06-07 20:32:50 +02001214 /*
1215 * Reset immediately if the controller is failed
1216 */
1217 if (nvme_should_reset(dev, csts)) {
1218 nvme_warn_reset(dev, csts);
1219 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001220 nvme_reset_ctrl(&dev->ctrl);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001221 return BLK_EH_DONE;
Keith Buschb2a0eb12017-06-07 20:32:50 +02001222 }
Keith Buschc30341d2013-12-10 13:10:38 -07001223
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001224 /*
Keith Busch7776db12017-02-24 17:59:28 -05001225 * Did we miss an interrupt?
1226 */
Keith Buschfa059b82020-03-04 09:17:01 -08001227 if (test_bit(NVMEQ_POLLED, &nvmeq->flags))
1228 nvme_poll(req->mq_hctx);
1229 else
1230 nvme_poll_irqdisable(nvmeq);
1231
Keith Buschbf392a52020-03-02 08:45:04 -08001232 if (blk_mq_request_completed(req)) {
Keith Busch7776db12017-02-24 17:59:28 -05001233 dev_warn(dev->ctrl.device,
1234 "I/O %d QID %d timeout, completion polled\n",
1235 req->tag, nvmeq->qid);
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001236 return BLK_EH_DONE;
Keith Busch7776db12017-02-24 17:59:28 -05001237 }
1238
1239 /*
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001240 * Shutdown immediately if controller times out while starting. The
1241 * reset work will see the pci device disabled when it gets the forced
1242 * cancellation error. All outstanding requests are completed on
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001243 * shutdown, so we return BLK_EH_DONE.
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001244 */
Keith Busch42441402018-02-08 08:55:34 -07001245 switch (dev->ctrl.state) {
1246 case NVME_CTRL_CONNECTING:
Keith Busch2036f722019-05-14 14:27:53 -06001247 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
1248 /* fall through */
1249 case NVME_CTRL_DELETING:
Keith Buschb9cac432018-05-24 14:34:55 -06001250 dev_warn_ratelimited(dev->ctrl.device,
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001251 "I/O %d QID %d timeout, disable controller\n",
1252 req->tag, nvmeq->qid);
Keith Busch2036f722019-05-14 14:27:53 -06001253 nvme_dev_disable(dev, true);
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001254 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001255 return BLK_EH_DONE;
Keith Busch39a9dd82019-05-14 14:10:41 -06001256 case NVME_CTRL_RESETTING:
1257 return BLK_EH_RESET_TIMER;
Keith Busch42441402018-02-08 08:55:34 -07001258 default:
1259 break;
Keith Buschc30341d2013-12-10 13:10:38 -07001260 }
1261
Christoph Hellwigfd634f412015-11-26 12:42:26 +01001262 /*
1263 * Shutdown the controller immediately and schedule a reset if the
1264 * command was already aborted once before and still hasn't been
1265 * returned to the driver, or if this is the admin queue.
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001266 */
Christoph Hellwigf4800d62015-11-28 15:43:10 +01001267 if (!nvmeq->qid || iod->aborted) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001268 dev_warn(dev->ctrl.device,
Keith Busche1569a12015-11-26 12:11:07 +01001269 "I/O %d QID %d timeout, reset controller\n",
1270 req->tag, nvmeq->qid);
Keith Buscha5cdb682016-01-12 14:41:18 -07001271 nvme_dev_disable(dev, false);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02001272 nvme_reset_ctrl(&dev->ctrl);
Keith Buschc30341d2013-12-10 13:10:38 -07001273
Christoph Hellwig27fa9bc2017-04-20 16:02:57 +02001274 nvme_req(req)->flags |= NVME_REQ_CANCELLED;
Christoph Hellwigdb8c48e2018-05-29 15:52:30 +02001275 return BLK_EH_DONE;
Keith Buschc30341d2013-12-10 13:10:38 -07001276 }
Keith Buschc30341d2013-12-10 13:10:38 -07001277
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001278 if (atomic_dec_return(&dev->ctrl.abort_limit) < 0) {
1279 atomic_inc(&dev->ctrl.abort_limit);
1280 return BLK_EH_RESET_TIMER;
1281 }
Keith Busch7bf7d772017-01-24 18:07:00 -05001282 iod->aborted = 1;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001283
Keith Buschc30341d2013-12-10 13:10:38 -07001284 memset(&cmd, 0, sizeof(cmd));
1285 cmd.abort.opcode = nvme_admin_abort_cmd;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001286 cmd.abort.cid = req->tag;
Keith Buschc30341d2013-12-10 13:10:38 -07001287 cmd.abort.sqid = cpu_to_le16(nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001288
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07001289 dev_warn(nvmeq->dev->ctrl.device,
1290 "I/O %d QID %d timeout, aborting\n",
1291 req->tag, nvmeq->qid);
Keith Buschc30341d2013-12-10 13:10:38 -07001292
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001293 abort_req = nvme_alloc_request(dev->ctrl.admin_q, &cmd,
Christoph Hellwigeb71f432016-06-13 16:45:23 +02001294 BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001295 if (IS_ERR(abort_req)) {
1296 atomic_inc(&dev->ctrl.abort_limit);
Christoph Hellwig31c7c7d2015-10-22 14:03:35 +02001297 return BLK_EH_RESET_TIMER;
Christoph Hellwig6bf25d12015-11-20 09:36:44 +01001298 }
Keith Buschc30341d2013-12-10 13:10:38 -07001299
Christoph Hellwige7a2a872015-11-16 10:39:48 +01001300 abort_req->timeout = ADMIN_TIMEOUT;
1301 abort_req->end_io_data = NULL;
1302 blk_execute_rq_nowait(abort_req->q, NULL, abort_req, 0, abort_endio);
Keith Busch07836e62015-02-19 10:34:48 -07001303
Keith Busch7a509a62015-01-07 18:55:53 -07001304 /*
1305 * The aborted req will be completed on receiving the abort req.
1306 * We enable the timer again. If hit twice, it'll cause a device reset,
1307 * as the device then is in a faulty state.
1308 */
Keith Busch07836e62015-02-19 10:34:48 -07001309 return BLK_EH_RESET_TIMER;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001310}
1311
Keith Buschf435c282014-07-07 09:14:42 -06001312static void nvme_free_queue(struct nvme_queue *nvmeq)
Matthew Wilcox9e866772012-08-03 13:55:56 -04001313{
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001314 dma_free_coherent(nvmeq->dev->dev, CQ_SIZE(nvmeq),
Matthew Wilcox9e866772012-08-03 13:55:56 -04001315 (void *)nvmeq->cqes, nvmeq->cq_dma_addr);
Christoph Hellwig63223072018-12-02 17:46:18 +01001316 if (!nvmeq->sq_cmds)
1317 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001318
Christoph Hellwig63223072018-12-02 17:46:18 +01001319 if (test_and_clear_bit(NVMEQ_SQ_CMB, &nvmeq->flags)) {
Keith Busch88a041f2019-03-08 10:43:11 -07001320 pci_free_p2pmem(to_pci_dev(nvmeq->dev->dev),
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001321 nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001322 } else {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001323 dma_free_coherent(nvmeq->dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001324 nvmeq->sq_cmds, nvmeq->sq_dma_addr);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001325 }
Matthew Wilcox9e866772012-08-03 13:55:56 -04001326}
1327
Keith Buscha1a5ef92013-12-16 13:50:00 -05001328static void nvme_free_queues(struct nvme_dev *dev, int lowest)
Keith Busch22404272013-07-15 15:02:20 -06001329{
1330 int i;
1331
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001332 for (i = dev->ctrl.queue_count - 1; i >= lowest; i--) {
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001333 dev->ctrl.queue_count--;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001334 nvme_free_queue(&dev->queues[i]);
kaoudis121c7ad2015-01-14 21:01:58 -07001335 }
Keith Busch22404272013-07-15 15:02:20 -06001336}
1337
Keith Busch4d115422013-12-10 13:10:40 -07001338/**
1339 * nvme_suspend_queue - put queue into suspended state
Bart Van Assche40581d12018-10-08 14:28:43 -07001340 * @nvmeq: queue to suspend
Keith Busch4d115422013-12-10 13:10:40 -07001341 */
1342static int nvme_suspend_queue(struct nvme_queue *nvmeq)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001343{
Christoph Hellwig4e224102018-12-02 17:46:17 +01001344 if (!test_and_clear_bit(NVMEQ_ENABLED, &nvmeq->flags))
Keith Busch2b25d982014-12-22 12:59:04 -07001345 return 1;
Matthew Wilcoxa09115b2012-08-07 15:56:23 -04001346
Christoph Hellwig4e224102018-12-02 17:46:17 +01001347 /* ensure that nvme_queue_rq() sees NVMEQ_ENABLED cleared */
Jens Axboed1f06f42018-05-17 18:31:49 +02001348 mb();
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001349
Christoph Hellwig4e224102018-12-02 17:46:17 +01001350 nvmeq->dev->online_queues--;
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001351 if (!nvmeq->qid && nvmeq->dev->ctrl.admin_q)
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001352 blk_mq_quiesce_queue(nvmeq->dev->ctrl.admin_q);
Keith Busch7c349dd2019-03-08 10:43:06 -07001353 if (!test_and_clear_bit(NVMEQ_POLLED, &nvmeq->flags))
1354 pci_free_irq(to_pci_dev(nvmeq->dev->dev), nvmeq->cq_vector, nvmeq);
Keith Busch4d115422013-12-10 13:10:40 -07001355 return 0;
1356}
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001357
Keith Busch8fae2682019-01-04 15:04:33 -07001358static void nvme_suspend_io_queues(struct nvme_dev *dev)
1359{
1360 int i;
1361
1362 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1363 nvme_suspend_queue(&dev->queues[i]);
1364}
1365
Keith Buscha5cdb682016-01-12 14:41:18 -07001366static void nvme_disable_admin_queue(struct nvme_dev *dev, bool shutdown)
Keith Busch4d115422013-12-10 13:10:40 -07001367{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001368 struct nvme_queue *nvmeq = &dev->queues[0];
Keith Busch4d115422013-12-10 13:10:40 -07001369
Keith Buscha5cdb682016-01-12 14:41:18 -07001370 if (shutdown)
1371 nvme_shutdown_ctrl(&dev->ctrl);
1372 else
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001373 nvme_disable_ctrl(&dev->ctrl);
Keith Busch07836e62015-02-19 10:34:48 -07001374
Keith Buschbf392a52020-03-02 08:45:04 -08001375 nvme_poll_irqdisable(nvmeq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001376}
1377
Keith Buschfa46c6f2020-02-13 01:41:05 +09001378/*
1379 * Called only on a device that has been disabled and after all other threads
1380 * that can check this device's completion queues have synced. This is the
1381 * last chance for the driver to see a natural completion before
1382 * nvme_cancel_request() terminates all incomplete requests.
1383 */
1384static void nvme_reap_pending_cqes(struct nvme_dev *dev)
1385{
Keith Buschfa46c6f2020-02-13 01:41:05 +09001386 int i;
1387
Keith Busch324b4942020-03-02 08:56:53 -08001388 for (i = dev->ctrl.queue_count - 1; i > 0; i--)
1389 nvme_process_cq(&dev->queues[i]);
Keith Buschfa46c6f2020-02-13 01:41:05 +09001390}
1391
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001392static int nvme_cmb_qdepth(struct nvme_dev *dev, int nr_io_queues,
1393 int entry_size)
1394{
1395 int q_depth = dev->q_depth;
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001396 unsigned q_size_aligned = roundup(q_depth * entry_size,
1397 dev->ctrl.page_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001398
1399 if (q_size_aligned * nr_io_queues > dev->cmb_size) {
Jon Derrickc45f5c92015-07-21 15:08:13 -06001400 u64 mem_per_q = div_u64(dev->cmb_size, nr_io_queues);
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01001401 mem_per_q = round_down(mem_per_q, dev->ctrl.page_size);
Jon Derrickc45f5c92015-07-21 15:08:13 -06001402 q_depth = div_u64(mem_per_q, entry_size);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001403
1404 /*
1405 * Ensure the reduced q_depth is above some threshold where it
1406 * would be better to map queues in system memory with the
1407 * original depth
1408 */
1409 if (q_depth < 64)
1410 return -ENOMEM;
1411 }
1412
1413 return q_depth;
1414}
1415
1416static int nvme_alloc_sq_cmds(struct nvme_dev *dev, struct nvme_queue *nvmeq,
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001417 int qid)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001418{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001419 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001420
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001421 if (qid && dev->cmb_use_sqes && (dev->cmbsz & NVME_CMBSZ_SQS)) {
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001422 nvmeq->sq_cmds = pci_alloc_p2pmem(pdev, SQ_SIZE(nvmeq));
Alan Mikhakbfac8e92019-07-08 10:05:11 -07001423 if (nvmeq->sq_cmds) {
1424 nvmeq->sq_dma_addr = pci_p2pmem_virt_to_bus(pdev,
1425 nvmeq->sq_cmds);
1426 if (nvmeq->sq_dma_addr) {
1427 set_bit(NVMEQ_SQ_CMB, &nvmeq->flags);
1428 return 0;
1429 }
1430
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001431 pci_free_p2pmem(pdev, nvmeq->sq_cmds, SQ_SIZE(nvmeq));
Christoph Hellwig63223072018-12-02 17:46:18 +01001432 }
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001433 }
1434
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001435 nvmeq->sq_cmds = dma_alloc_coherent(dev->dev, SQ_SIZE(nvmeq),
Christoph Hellwig63223072018-12-02 17:46:18 +01001436 &nvmeq->sq_dma_addr, GFP_KERNEL);
Keith Busch815c6702018-02-13 05:44:44 -07001437 if (!nvmeq->sq_cmds)
1438 return -ENOMEM;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001439 return 0;
1440}
1441
Keith Buscha6ff7262018-04-12 09:16:09 -06001442static int nvme_alloc_queue(struct nvme_dev *dev, int qid, int depth)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001443{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001444 struct nvme_queue *nvmeq = &dev->queues[qid];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001445
Keith Busch62314e42018-01-23 09:16:19 -07001446 if (dev->ctrl.queue_count > qid)
1447 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001448
Benjamin Herrenschmidtc1e0cc72019-08-07 17:51:20 +10001449 nvmeq->sqes = qid ? dev->io_sqes : NVME_ADM_SQES;
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001450 nvmeq->q_depth = depth;
1451 nvmeq->cqes = dma_alloc_coherent(dev->dev, CQ_SIZE(nvmeq),
Luis Chamberlain750afb02019-01-04 09:23:09 +01001452 &nvmeq->cq_dma_addr, GFP_KERNEL);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001453 if (!nvmeq->cqes)
1454 goto free_nvmeq;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001455
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001456 if (nvme_alloc_sq_cmds(dev, nvmeq, qid))
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001457 goto free_cqdma;
1458
Matthew Wilcox091b6092011-02-10 09:56:01 -05001459 nvmeq->dev = dev;
Jens Axboe1ab0cd62018-05-17 18:31:51 +02001460 spin_lock_init(&nvmeq->sq_lock);
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001461 spin_lock_init(&nvmeq->cq_poll_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001462 nvmeq->cq_head = 0;
Matthew Wilcox82123462011-01-20 13:24:06 -05001463 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001464 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Keith Buschc30341d2013-12-10 13:10:38 -07001465 nvmeq->qid = qid;
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001466 dev->ctrl.queue_count++;
Jon Derrick36a7e992015-05-27 12:26:23 -06001467
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001468 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001469
1470 free_cqdma:
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001471 dma_free_coherent(dev->dev, CQ_SIZE(nvmeq), (void *)nvmeq->cqes,
1472 nvmeq->cq_dma_addr);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001473 free_nvmeq:
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001474 return -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001475}
1476
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001477static int queue_request_irq(struct nvme_queue *nvmeq)
Matthew Wilcox30010822011-01-20 09:10:15 -05001478{
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02001479 struct pci_dev *pdev = to_pci_dev(nvmeq->dev->dev);
1480 int nr = nvmeq->dev->ctrl.instance;
1481
1482 if (use_threaded_interrupts) {
1483 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq_check,
1484 nvme_irq, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1485 } else {
1486 return pci_request_irq(pdev, nvmeq->cq_vector, nvme_irq,
1487 NULL, nvmeq, "nvme%dq%d", nr, nvmeq->qid);
1488 }
Matthew Wilcox30010822011-01-20 09:10:15 -05001489}
1490
Keith Busch22404272013-07-15 15:02:20 -06001491static void nvme_init_queue(struct nvme_queue *nvmeq, u16 qid)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001492{
Keith Busch22404272013-07-15 15:02:20 -06001493 struct nvme_dev *dev = nvmeq->dev;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001494
Keith Busch22404272013-07-15 15:02:20 -06001495 nvmeq->sq_tail = 0;
Jens Axboe04f3eaf2018-11-29 10:02:29 -07001496 nvmeq->last_sq_tail = 0;
Keith Busch22404272013-07-15 15:02:20 -06001497 nvmeq->cq_head = 0;
1498 nvmeq->cq_phase = 1;
Haiyan Hub80d5cc2013-09-10 11:25:37 +08001499 nvmeq->q_db = &dev->dbs[qid * 2 * dev->db_stride];
Benjamin Herrenschmidt8a1d09a2019-08-07 17:51:19 +10001500 memset((void *)nvmeq->cqes, 0, CQ_SIZE(nvmeq));
Helen Koikef9f38e32017-04-10 12:51:07 -03001501 nvme_dbbuf_init(dev, nvmeq, qid);
Keith Busch42f61422014-03-24 10:46:25 -06001502 dev->online_queues++;
Christoph Hellwig3a7afd82018-12-02 17:46:23 +01001503 wmb(); /* ensure the first interrupt sees the initialization */
Keith Busch22404272013-07-15 15:02:20 -06001504}
1505
Jens Axboe4b04cc62018-11-05 12:44:33 -07001506static int nvme_create_queue(struct nvme_queue *nvmeq, int qid, bool polled)
Keith Busch22404272013-07-15 15:02:20 -06001507{
1508 struct nvme_dev *dev = nvmeq->dev;
1509 int result;
Keith Busch7c349dd2019-03-08 10:43:06 -07001510 u16 vector = 0;
Matthew Wilcox3f85d502011-02-01 08:39:04 -05001511
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01001512 clear_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
1513
Keith Busch22b55602018-04-12 09:16:10 -06001514 /*
1515 * A queue's vector matches the queue identifier unless the controller
1516 * has only one vector available.
1517 */
Jens Axboe4b04cc62018-11-05 12:44:33 -07001518 if (!polled)
1519 vector = dev->num_vecs == 1 ? 0 : qid;
1520 else
Keith Busch7c349dd2019-03-08 10:43:06 -07001521 set_bit(NVMEQ_POLLED, &nvmeq->flags);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001522
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001523 result = adapter_alloc_cq(dev, qid, nvmeq, vector);
Keith Buschded45502018-06-06 08:13:06 -06001524 if (result)
1525 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001526
1527 result = adapter_alloc_sq(dev, qid, nvmeq);
1528 if (result < 0)
Keith Buschded45502018-06-06 08:13:06 -06001529 return result;
Edmund Nadolskic80b36c2019-11-25 09:06:12 -07001530 if (result)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001531 goto release_cq;
1532
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001533 nvmeq->cq_vector = vector;
Keith Busch161b8be2017-09-14 13:54:39 -04001534 nvme_init_queue(nvmeq, qid);
Jens Axboe4b04cc62018-11-05 12:44:33 -07001535
Keith Busch7c349dd2019-03-08 10:43:06 -07001536 if (!polled) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001537 result = queue_request_irq(nvmeq);
1538 if (result < 0)
1539 goto release_sq;
1540 }
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001541
Christoph Hellwig4e224102018-12-02 17:46:17 +01001542 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Keith Busch22404272013-07-15 15:02:20 -06001543 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001544
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001545release_sq:
Jianchao Wangf25a2df2018-02-15 19:13:41 +08001546 dev->online_queues--;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001547 adapter_delete_sq(dev, qid);
Jianchao Wanga8e3e0b2018-05-24 17:51:33 +08001548release_cq:
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001549 adapter_delete_cq(dev, qid);
Keith Busch22404272013-07-15 15:02:20 -06001550 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001551}
1552
Eric Biggersf363b082017-03-30 13:39:16 -07001553static const struct blk_mq_ops nvme_mq_admin_ops = {
Christoph Hellwigd29ec822015-05-22 11:12:46 +02001554 .queue_rq = nvme_queue_rq,
Christoph Hellwig77f02a72017-03-30 13:41:32 +02001555 .complete = nvme_pci_complete_rq,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001556 .init_hctx = nvme_admin_init_hctx,
Christoph Hellwig03508152017-06-13 09:15:18 +02001557 .init_request = nvme_init_request,
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001558 .timeout = nvme_timeout,
1559};
1560
Eric Biggersf363b082017-03-30 13:39:16 -07001561static const struct blk_mq_ops nvme_mq_ops = {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01001562 .queue_rq = nvme_queue_rq,
1563 .complete = nvme_pci_complete_rq,
1564 .commit_rqs = nvme_commit_rqs,
1565 .init_hctx = nvme_init_hctx,
1566 .init_request = nvme_init_request,
1567 .map_queues = nvme_pci_map_queues,
1568 .timeout = nvme_timeout,
1569 .poll = nvme_poll,
Jens Axboedabcefa2018-11-14 09:38:28 -07001570};
1571
Keith Buschea191d22015-01-07 18:55:49 -07001572static void nvme_dev_remove_admin(struct nvme_dev *dev)
1573{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001574 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q)) {
Keith Busch69d9a992016-02-24 09:15:56 -07001575 /*
1576 * If the controller was reset during removal, it's possible
1577 * user requests may be waiting on a stopped queue. Start the
1578 * queue to flush these to completion.
1579 */
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001580 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001581 blk_cleanup_queue(dev->ctrl.admin_q);
Keith Buschea191d22015-01-07 18:55:49 -07001582 blk_mq_free_tag_set(&dev->admin_tagset);
1583 }
1584}
1585
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001586static int nvme_alloc_admin_tags(struct nvme_dev *dev)
1587{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001588 if (!dev->ctrl.admin_q) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001589 dev->admin_tagset.ops = &nvme_mq_admin_ops;
1590 dev->admin_tagset.nr_hw_queues = 1;
Keith Busche3e9d502016-01-04 09:10:55 -07001591
Keith Busch38dabe22017-11-07 15:13:10 -07001592 dev->admin_tagset.queue_depth = NVME_AQ_MQ_TAG_DEPTH;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001593 dev->admin_tagset.timeout = ADMIN_TIMEOUT;
Christoph Hellwige75ec752015-05-22 11:12:39 +02001594 dev->admin_tagset.numa_node = dev_to_node(dev->dev);
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07001595 dev->admin_tagset.cmd_size = sizeof(struct nvme_iod);
Jens Axboed3484992017-01-13 14:43:58 -07001596 dev->admin_tagset.flags = BLK_MQ_F_NO_SCHED;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001597 dev->admin_tagset.driver_data = dev;
1598
1599 if (blk_mq_alloc_tag_set(&dev->admin_tagset))
1600 return -ENOMEM;
Sagi Grimberg34b6c232017-07-10 09:22:29 +03001601 dev->ctrl.admin_tagset = &dev->admin_tagset;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001602
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001603 dev->ctrl.admin_q = blk_mq_init_queue(&dev->admin_tagset);
1604 if (IS_ERR(dev->ctrl.admin_q)) {
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001605 blk_mq_free_tag_set(&dev->admin_tagset);
1606 return -ENOMEM;
1607 }
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001608 if (!blk_get_queue(dev->ctrl.admin_q)) {
Keith Buschea191d22015-01-07 18:55:49 -07001609 nvme_dev_remove_admin(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01001610 dev->ctrl.admin_q = NULL;
Keith Buschea191d22015-01-07 18:55:49 -07001611 return -ENODEV;
1612 }
Keith Busch0fb59cb2015-01-07 18:55:50 -07001613 } else
Sagi Grimbergc81545f2017-07-02 15:53:27 +03001614 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001615
1616 return 0;
1617}
1618
Xu Yu97f6ef62017-05-24 16:39:55 +08001619static unsigned long db_bar_size(struct nvme_dev *dev, unsigned nr_io_queues)
1620{
1621 return NVME_REG_DBS + ((nr_io_queues + 1) * 8 * dev->db_stride);
1622}
1623
1624static int nvme_remap_bar(struct nvme_dev *dev, unsigned long size)
1625{
1626 struct pci_dev *pdev = to_pci_dev(dev->dev);
1627
1628 if (size <= dev->bar_mapped_size)
1629 return 0;
1630 if (size > pci_resource_len(pdev, 0))
1631 return -ENOMEM;
1632 if (dev->bar)
1633 iounmap(dev->bar);
1634 dev->bar = ioremap(pci_resource_start(pdev, 0), size);
1635 if (!dev->bar) {
1636 dev->bar_mapped_size = 0;
1637 return -ENOMEM;
1638 }
1639 dev->bar_mapped_size = size;
1640 dev->dbs = dev->bar + NVME_REG_DBS;
1641
1642 return 0;
1643}
1644
Sagi Grimberg01ad0992017-05-01 00:27:17 +03001645static int nvme_pci_configure_admin_queue(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001646{
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001647 int result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001648 u32 aqa;
1649 struct nvme_queue *nvmeq;
Keith Busch1d090622014-06-23 11:34:01 -06001650
Xu Yu97f6ef62017-05-24 16:39:55 +08001651 result = nvme_remap_bar(dev, db_bar_size(dev, 0));
1652 if (result < 0)
1653 return result;
1654
Gabriel Krisman Bertazi8ef20742016-10-19 09:51:05 -06001655 dev->subsystem = readl(dev->bar + NVME_REG_VS) >= NVME_VS(1, 1, 0) ?
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03001656 NVME_CAP_NSSRC(dev->ctrl.cap) : 0;
Keith Buschdfbac8c2015-08-10 15:20:40 -06001657
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001658 if (dev->subsystem &&
1659 (readl(dev->bar + NVME_REG_CSTS) & NVME_CSTS_NSSRO))
1660 writel(NVME_CSTS_NSSRO, dev->bar + NVME_REG_CSTS);
Keith Buschdfbac8c2015-08-10 15:20:40 -06001661
Sagi Grimbergb5b05042019-07-22 17:06:54 -07001662 result = nvme_disable_ctrl(&dev->ctrl);
Matthew Wilcoxba47e382013-05-04 06:43:16 -04001663 if (result < 0)
1664 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001665
Keith Buscha6ff7262018-04-12 09:16:09 -06001666 result = nvme_alloc_queue(dev, 0, NVME_AQ_DEPTH);
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001667 if (result)
1668 return result;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001669
Sagi Grimberg147b27e2018-01-14 12:39:01 +02001670 nvmeq = &dev->queues[0];
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001671 aqa = nvmeq->q_depth - 1;
1672 aqa |= aqa << 16;
1673
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001674 writel(aqa, dev->bar + NVME_REG_AQA);
1675 lo_hi_writeq(nvmeq->sq_dma_addr, dev->bar + NVME_REG_ASQ);
1676 lo_hi_writeq(nvmeq->cq_dma_addr, dev->bar + NVME_REG_ACQ);
Keith Busch1d090622014-06-23 11:34:01 -06001677
Sagi Grimbergc0f2f452019-07-22 17:06:53 -07001678 result = nvme_enable_ctrl(&dev->ctrl);
Keith Busch025c5572013-05-01 13:07:51 -06001679 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05001680 return result;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07001681
Keith Busch2b25d982014-12-22 12:59:04 -07001682 nvmeq->cq_vector = 0;
Keith Busch161b8be2017-09-14 13:54:39 -04001683 nvme_init_queue(nvmeq, 0);
Christoph Hellwigdca51e72016-09-14 16:18:57 +02001684 result = queue_request_irq(nvmeq);
Jon Derrick758dd7f2015-06-30 11:22:52 -06001685 if (result) {
Keith Busch7c349dd2019-03-08 10:43:06 -07001686 dev->online_queues--;
Keith Buschd4875622016-11-15 15:56:26 -05001687 return result;
Jon Derrick758dd7f2015-06-30 11:22:52 -06001688 }
Keith Busch025c5572013-05-01 13:07:51 -06001689
Christoph Hellwig4e224102018-12-02 17:46:17 +01001690 set_bit(NVMEQ_ENABLED, &nvmeq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001691 return result;
1692}
1693
Christoph Hellwig749941f2015-11-26 11:46:39 +01001694static int nvme_create_io_queues(struct nvme_dev *dev)
Keith Busch42f61422014-03-24 10:46:25 -06001695{
Jens Axboe4b04cc62018-11-05 12:44:33 -07001696 unsigned i, max, rw_queues;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001697 int ret = 0;
Keith Busch42f61422014-03-24 10:46:25 -06001698
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001699 for (i = dev->ctrl.queue_count; i <= dev->max_qid; i++) {
Keith Buscha6ff7262018-04-12 09:16:09 -06001700 if (nvme_alloc_queue(dev, i, dev->q_depth)) {
Christoph Hellwig749941f2015-11-26 11:46:39 +01001701 ret = -ENOMEM;
Keith Busch42f61422014-03-24 10:46:25 -06001702 break;
Christoph Hellwig749941f2015-11-26 11:46:39 +01001703 }
1704 }
Keith Busch42f61422014-03-24 10:46:25 -06001705
Sagi Grimbergd858e5f2017-04-24 10:58:29 +03001706 max = min(dev->max_qid, dev->ctrl.queue_count - 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01001707 if (max != 1 && dev->io_queues[HCTX_TYPE_POLL]) {
1708 rw_queues = dev->io_queues[HCTX_TYPE_DEFAULT] +
1709 dev->io_queues[HCTX_TYPE_READ];
Jens Axboe4b04cc62018-11-05 12:44:33 -07001710 } else {
1711 rw_queues = max;
1712 }
1713
Keith Busch949928c2015-12-17 17:08:15 -07001714 for (i = dev->online_queues; i <= max; i++) {
Jens Axboe4b04cc62018-11-05 12:44:33 -07001715 bool polled = i > rw_queues;
1716
1717 ret = nvme_create_queue(&dev->queues[i], i, polled);
Keith Buschd4875622016-11-15 15:56:26 -05001718 if (ret)
Keith Busch42f61422014-03-24 10:46:25 -06001719 break;
Matthew Wilcox27e81662014-04-11 11:58:45 -04001720 }
Christoph Hellwig749941f2015-11-26 11:46:39 +01001721
1722 /*
1723 * Ignore failing Create SQ/CQ commands, we can continue with less
Minwoo Im8adb8c12018-01-14 16:14:27 +09001724 * than the desired amount of queues, and even a controller without
1725 * I/O queues can still be used to issue admin commands. This might
Christoph Hellwig749941f2015-11-26 11:46:39 +01001726 * be useful to upgrade a buggy firmware for example.
1727 */
1728 return ret >= 0 ? 0 : ret;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05001729}
1730
Stephen Bates202021c2016-10-05 20:01:12 -06001731static ssize_t nvme_cmb_show(struct device *dev,
1732 struct device_attribute *attr,
1733 char *buf)
1734{
1735 struct nvme_dev *ndev = to_nvme_dev(dev_get_drvdata(dev));
1736
Stephen Batesc9658092016-12-16 11:54:50 -07001737 return scnprintf(buf, PAGE_SIZE, "cmbloc : x%08x\ncmbsz : x%08x\n",
Stephen Bates202021c2016-10-05 20:01:12 -06001738 ndev->cmbloc, ndev->cmbsz);
1739}
1740static DEVICE_ATTR(cmb, S_IRUGO, nvme_cmb_show, NULL);
1741
Christoph Hellwig88de4592017-12-20 14:50:00 +01001742static u64 nvme_cmb_size_unit(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001743{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001744 u8 szu = (dev->cmbsz >> NVME_CMBSZ_SZU_SHIFT) & NVME_CMBSZ_SZU_MASK;
1745
1746 return 1ULL << (12 + 4 * szu);
1747}
1748
1749static u32 nvme_cmb_size(struct nvme_dev *dev)
1750{
1751 return (dev->cmbsz >> NVME_CMBSZ_SZ_SHIFT) & NVME_CMBSZ_SZ_MASK;
1752}
1753
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001754static void nvme_map_cmb(struct nvme_dev *dev)
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001755{
Christoph Hellwig88de4592017-12-20 14:50:00 +01001756 u64 size, offset;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001757 resource_size_t bar_size;
1758 struct pci_dev *pdev = to_pci_dev(dev->dev);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001759 int bar;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001760
Keith Busch9fe5c592018-10-31 13:15:29 -06001761 if (dev->cmb_size)
1762 return;
1763
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01001764 dev->cmbsz = readl(dev->bar + NVME_REG_CMBSZ);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001765 if (!dev->cmbsz)
1766 return;
Stephen Bates202021c2016-10-05 20:01:12 -06001767 dev->cmbloc = readl(dev->bar + NVME_REG_CMBLOC);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001768
Christoph Hellwig88de4592017-12-20 14:50:00 +01001769 size = nvme_cmb_size_unit(dev) * nvme_cmb_size(dev);
1770 offset = nvme_cmb_size_unit(dev) * NVME_CMB_OFST(dev->cmbloc);
Christoph Hellwig8969f1f2017-10-01 09:37:35 +02001771 bar = NVME_CMB_BIR(dev->cmbloc);
1772 bar_size = pci_resource_len(pdev, bar);
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001773
1774 if (offset > bar_size)
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001775 return;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001776
1777 /*
1778 * Controllers may support a CMB size larger than their BAR,
1779 * for example, due to being behind a bridge. Reduce the CMB to
1780 * the reported size of the BAR
1781 */
1782 if (size > bar_size - offset)
1783 size = bar_size - offset;
1784
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001785 if (pci_p2pdma_add_resource(pdev, bar, size, offset)) {
1786 dev_warn(dev->ctrl.device,
1787 "failed to register the CMB\n");
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001788 return;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001789 }
1790
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001791 dev->cmb_size = size;
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001792 dev->cmb_use_sqes = use_cmb_sqes && (dev->cmbsz & NVME_CMBSZ_SQS);
1793
1794 if ((dev->cmbsz & (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS)) ==
1795 (NVME_CMBSZ_WDS | NVME_CMBSZ_RDS))
1796 pci_p2pmem_publish(pdev, true);
Christoph Hellwigf65efd62017-12-20 14:25:11 +01001797
1798 if (sysfs_add_file_to_group(&dev->ctrl.device->kobj,
1799 &dev_attr_cmb.attr, NULL))
1800 dev_warn(dev->ctrl.device,
1801 "failed to add sysfs attribute for CMB\n");
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001802}
1803
1804static inline void nvme_release_cmb(struct nvme_dev *dev)
1805{
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001806 if (dev->cmb_size) {
Max Gurtovoy1c78f772017-07-30 01:45:08 +03001807 sysfs_remove_file_from_group(&dev->ctrl.device->kobj,
1808 &dev_attr_cmb.attr, NULL);
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06001809 dev->cmb_size = 0;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06001810 }
1811}
1812
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001813static int nvme_set_host_mem(struct nvme_dev *dev, u32 bits)
Keith Busch9d713c22013-07-15 15:02:24 -06001814{
Christoph Hellwig4033f352017-08-28 10:47:18 +02001815 u64 dma_addr = dev->host_mem_descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001816 struct nvme_command c;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001817 int ret;
1818
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001819 memset(&c, 0, sizeof(c));
1820 c.features.opcode = nvme_admin_set_features;
1821 c.features.fid = cpu_to_le32(NVME_FEAT_HOST_MEM_BUF);
1822 c.features.dword11 = cpu_to_le32(bits);
1823 c.features.dword12 = cpu_to_le32(dev->host_mem_size >>
1824 ilog2(dev->ctrl.page_size));
1825 c.features.dword13 = cpu_to_le32(lower_32_bits(dma_addr));
1826 c.features.dword14 = cpu_to_le32(upper_32_bits(dma_addr));
1827 c.features.dword15 = cpu_to_le32(dev->nr_host_mem_descs);
1828
1829 ret = nvme_submit_sync_cmd(dev->ctrl.admin_q, &c, NULL, 0);
1830 if (ret) {
1831 dev_warn(dev->ctrl.device,
1832 "failed to set host mem (err %d, flags %#x).\n",
1833 ret, bits);
1834 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001835 return ret;
1836}
1837
1838static void nvme_free_host_mem(struct nvme_dev *dev)
1839{
1840 int i;
1841
1842 for (i = 0; i < dev->nr_host_mem_descs; i++) {
1843 struct nvme_host_mem_buf_desc *desc = &dev->host_mem_descs[i];
1844 size_t size = le32_to_cpu(desc->size) * dev->ctrl.page_size;
1845
Liviu Dudaucc667f62018-12-29 17:23:43 +00001846 dma_free_attrs(dev->dev, size, dev->host_mem_desc_bufs[i],
1847 le64_to_cpu(desc->addr),
1848 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001849 }
1850
1851 kfree(dev->host_mem_desc_bufs);
1852 dev->host_mem_desc_bufs = NULL;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001853 dma_free_coherent(dev->dev,
1854 dev->nr_host_mem_descs * sizeof(*dev->host_mem_descs),
1855 dev->host_mem_descs, dev->host_mem_descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001856 dev->host_mem_descs = NULL;
Minwoo Im7e5dd572017-11-25 03:03:00 +09001857 dev->nr_host_mem_descs = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001858}
1859
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001860static int __nvme_alloc_host_mem(struct nvme_dev *dev, u64 preferred,
1861 u32 chunk_size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001862{
1863 struct nvme_host_mem_buf_desc *descs;
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001864 u32 max_entries, len;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001865 dma_addr_t descs_dma;
Dan Carpenter2ee0e4e2017-07-06 12:26:52 +03001866 int i = 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001867 void **bufs;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001868 u64 size, tmp;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001869
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001870 tmp = (preferred + chunk_size - 1);
1871 do_div(tmp, chunk_size);
1872 max_entries = tmp;
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001873
1874 if (dev->ctrl.hmmaxd && dev->ctrl.hmmaxd < max_entries)
1875 max_entries = dev->ctrl.hmmaxd;
1876
Luis Chamberlain750afb02019-01-04 09:23:09 +01001877 descs = dma_alloc_coherent(dev->dev, max_entries * sizeof(*descs),
1878 &descs_dma, GFP_KERNEL);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001879 if (!descs)
1880 goto out;
1881
1882 bufs = kcalloc(max_entries, sizeof(*bufs), GFP_KERNEL);
1883 if (!bufs)
1884 goto out_free_descs;
1885
Minwoo Im244a8fe2017-11-17 01:34:24 +09001886 for (size = 0; size < preferred && i < max_entries; size += len) {
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001887 dma_addr_t dma_addr;
1888
Christoph Hellwig50cdb7c2017-07-25 17:39:07 +02001889 len = min_t(u64, chunk_size, preferred - size);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001890 bufs[i] = dma_alloc_attrs(dev->dev, len, &dma_addr, GFP_KERNEL,
1891 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
1892 if (!bufs[i])
1893 break;
1894
1895 descs[i].addr = cpu_to_le64(dma_addr);
1896 descs[i].size = cpu_to_le32(len / dev->ctrl.page_size);
1897 i++;
1898 }
1899
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001900 if (!size)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001901 goto out_free_bufs;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001902
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001903 dev->nr_host_mem_descs = i;
1904 dev->host_mem_size = size;
1905 dev->host_mem_descs = descs;
Christoph Hellwig4033f352017-08-28 10:47:18 +02001906 dev->host_mem_descs_dma = descs_dma;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001907 dev->host_mem_desc_bufs = bufs;
1908 return 0;
1909
1910out_free_bufs:
1911 while (--i >= 0) {
1912 size_t size = le32_to_cpu(descs[i].size) * dev->ctrl.page_size;
1913
Liviu Dudaucc667f62018-12-29 17:23:43 +00001914 dma_free_attrs(dev->dev, size, bufs[i],
1915 le64_to_cpu(descs[i].addr),
1916 DMA_ATTR_NO_KERNEL_MAPPING | DMA_ATTR_NO_WARN);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001917 }
1918
1919 kfree(bufs);
1920out_free_descs:
Christoph Hellwig4033f352017-08-28 10:47:18 +02001921 dma_free_coherent(dev->dev, max_entries * sizeof(*descs), descs,
1922 descs_dma);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001923out:
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001924 dev->host_mem_descs = NULL;
1925 return -ENOMEM;
1926}
1927
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001928static int nvme_alloc_host_mem(struct nvme_dev *dev, u64 min, u64 preferred)
1929{
1930 u32 chunk_size;
1931
1932 /* start big and work our way down */
Akinobu Mita30f92d62017-09-06 12:15:31 +02001933 for (chunk_size = min_t(u64, preferred, PAGE_SIZE * MAX_ORDER_NR_PAGES);
Christoph Hellwig044a9df2017-09-11 12:09:28 -04001934 chunk_size >= max_t(u32, dev->ctrl.hmminds * 4096, PAGE_SIZE * 2);
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001935 chunk_size /= 2) {
1936 if (!__nvme_alloc_host_mem(dev, preferred, chunk_size)) {
1937 if (!min || dev->host_mem_size >= min)
1938 return 0;
1939 nvme_free_host_mem(dev);
1940 }
1941 }
1942
1943 return -ENOMEM;
1944}
1945
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001946static int nvme_setup_host_mem(struct nvme_dev *dev)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001947{
1948 u64 max = (u64)max_host_mem_size_mb * SZ_1M;
1949 u64 preferred = (u64)dev->ctrl.hmpre * 4096;
1950 u64 min = (u64)dev->ctrl.hmmin * 4096;
1951 u32 enable_bits = NVME_HOST_MEM_ENABLE;
Minwoo Im6fbcde62017-12-05 05:23:54 +09001952 int ret;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001953
1954 preferred = min(preferred, max);
1955 if (min > max) {
1956 dev_warn(dev->ctrl.device,
1957 "min host memory (%lld MiB) above limit (%d MiB).\n",
1958 min >> ilog2(SZ_1M), max_host_mem_size_mb);
1959 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001960 return 0;
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001961 }
1962
1963 /*
1964 * If we already have a buffer allocated check if we can reuse it.
1965 */
1966 if (dev->host_mem_descs) {
1967 if (dev->host_mem_size >= min)
1968 enable_bits |= NVME_HOST_MEM_RETURN;
1969 else
1970 nvme_free_host_mem(dev);
1971 }
1972
1973 if (!dev->host_mem_descs) {
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001974 if (nvme_alloc_host_mem(dev, min, preferred)) {
1975 dev_warn(dev->ctrl.device,
1976 "failed to allocate host memory buffer.\n");
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001977 return 0; /* controller must work without HMB */
Christoph Hellwig92dc6892017-09-11 12:08:43 -04001978 }
1979
1980 dev_info(dev->ctrl.device,
1981 "allocated %lld MiB host memory buffer.\n",
1982 dev->host_mem_size >> ilog2(SZ_1M));
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001983 }
1984
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001985 ret = nvme_set_host_mem(dev, enable_bits);
1986 if (ret)
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02001987 nvme_free_host_mem(dev);
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02001988 return ret;
Keith Busch9d713c22013-07-15 15:02:24 -06001989}
1990
Ming Lei612b7282019-02-16 18:13:10 +01001991/*
1992 * nirqs is the number of interrupts available for write and read
1993 * queues. The core already reserved an interrupt for the admin queue.
1994 */
1995static void nvme_calc_irq_sets(struct irq_affinity *affd, unsigned int nrirqs)
Jens Axboe3b6592f2018-10-31 08:36:31 -06001996{
Ming Lei612b7282019-02-16 18:13:10 +01001997 struct nvme_dev *dev = affd->priv;
1998 unsigned int nr_read_queues;
Ming Leic45b1fa2019-01-03 09:34:39 +08001999
Jens Axboe3b6592f2018-10-31 08:36:31 -06002000 /*
Ming Lei612b7282019-02-16 18:13:10 +01002001 * If there is no interupt available for queues, ensure that
2002 * the default queue is set to 1. The affinity set size is
2003 * also set to one, but the irq core ignores it for this case.
2004 *
2005 * If only one interrupt is available or 'write_queue' == 0, combine
2006 * write and read queues.
2007 *
2008 * If 'write_queues' > 0, ensure it leaves room for at least one read
2009 * queue.
Jens Axboe3b6592f2018-10-31 08:36:31 -06002010 */
Ming Lei612b7282019-02-16 18:13:10 +01002011 if (!nrirqs) {
2012 nrirqs = 1;
2013 nr_read_queues = 0;
2014 } else if (nrirqs == 1 || !write_queues) {
2015 nr_read_queues = 0;
2016 } else if (write_queues >= nrirqs) {
2017 nr_read_queues = 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002018 } else {
Ming Lei612b7282019-02-16 18:13:10 +01002019 nr_read_queues = nrirqs - write_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002020 }
Ming Lei612b7282019-02-16 18:13:10 +01002021
2022 dev->io_queues[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2023 affd->set_size[HCTX_TYPE_DEFAULT] = nrirqs - nr_read_queues;
2024 dev->io_queues[HCTX_TYPE_READ] = nr_read_queues;
2025 affd->set_size[HCTX_TYPE_READ] = nr_read_queues;
2026 affd->nr_sets = nr_read_queues ? 2 : 1;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002027}
2028
Jens Axboe6451fe72018-12-09 11:21:45 -07002029static int nvme_setup_irqs(struct nvme_dev *dev, unsigned int nr_io_queues)
Jens Axboe3b6592f2018-10-31 08:36:31 -06002030{
2031 struct pci_dev *pdev = to_pci_dev(dev->dev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002032 struct irq_affinity affd = {
Ming Lei9cfef552019-02-16 18:13:08 +01002033 .pre_vectors = 1,
Ming Lei612b7282019-02-16 18:13:10 +01002034 .calc_sets = nvme_calc_irq_sets,
2035 .priv = dev,
Jens Axboe3b6592f2018-10-31 08:36:31 -06002036 };
Jens Axboe6451fe72018-12-09 11:21:45 -07002037 unsigned int irq_queues, this_p_queues;
2038
2039 /*
2040 * Poll queues don't need interrupts, but we need at least one IO
2041 * queue left over for non-polled IO.
2042 */
2043 this_p_queues = poll_queues;
2044 if (this_p_queues >= nr_io_queues) {
2045 this_p_queues = nr_io_queues - 1;
2046 irq_queues = 1;
2047 } else {
Keith Busch7e4c6b92019-12-06 08:11:17 +09002048 irq_queues = nr_io_queues - this_p_queues + 1;
Jens Axboe6451fe72018-12-09 11:21:45 -07002049 }
2050 dev->io_queues[HCTX_TYPE_POLL] = this_p_queues;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002051
Ming Lei612b7282019-02-16 18:13:10 +01002052 /* Initialize for the single interrupt case */
2053 dev->io_queues[HCTX_TYPE_DEFAULT] = 1;
2054 dev->io_queues[HCTX_TYPE_READ] = 0;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002055
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002056 /*
2057 * Some Apple controllers require all queues to use the
2058 * first vector.
2059 */
2060 if (dev->ctrl.quirks & NVME_QUIRK_SINGLE_VECTOR)
2061 irq_queues = 1;
2062
Ming Lei612b7282019-02-16 18:13:10 +01002063 return pci_alloc_irq_vectors_affinity(pdev, 1, irq_queues,
2064 PCI_IRQ_ALL_TYPES | PCI_IRQ_AFFINITY, &affd);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002065}
2066
Keith Busch8fae2682019-01-04 15:04:33 -07002067static void nvme_disable_io_queues(struct nvme_dev *dev)
2068{
2069 if (__nvme_disable_io_queues(dev, nvme_admin_delete_sq))
2070 __nvme_disable_io_queues(dev, nvme_admin_delete_cq);
2071}
2072
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002073static int nvme_setup_io_queues(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002074{
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002075 struct nvme_queue *adminq = &dev->queues[0];
Christoph Hellwige75ec752015-05-22 11:12:39 +02002076 struct pci_dev *pdev = to_pci_dev(dev->dev);
Xu Yu97f6ef62017-05-24 16:39:55 +08002077 int result, nr_io_queues;
2078 unsigned long size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002079
Jens Axboe3b6592f2018-10-31 08:36:31 -06002080 nr_io_queues = max_io_queues();
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002081
2082 /*
2083 * If tags are shared with admin queue (Apple bug), then
2084 * make sure we only use one IO queue.
2085 */
2086 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2087 nr_io_queues = 1;
2088
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002089 result = nvme_set_queue_count(&dev->ctrl, &nr_io_queues);
2090 if (result < 0)
Matthew Wilcox1b234842011-01-20 13:01:49 -05002091 return result;
Christoph Hellwig9a0be7a2015-11-26 11:09:06 +01002092
Christoph Hellwigf5fa90d2016-06-06 23:20:50 +02002093 if (nr_io_queues == 0)
Keith Buscha5229052016-04-08 16:09:10 -06002094 return 0;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002095
2096 clear_bit(NVMEQ_ENABLED, &adminq->flags);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002097
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002098 if (dev->cmb_use_sqes) {
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002099 result = nvme_cmb_qdepth(dev, nr_io_queues,
2100 sizeof(struct nvme_command));
2101 if (result > 0)
2102 dev->q_depth = result;
2103 else
Logan Gunthorpe0f238ff2018-10-04 15:27:43 -06002104 dev->cmb_use_sqes = false;
Jon Derrick8ffaadf2015-07-20 10:14:09 -06002105 }
2106
Xu Yu97f6ef62017-05-24 16:39:55 +08002107 do {
2108 size = db_bar_size(dev, nr_io_queues);
2109 result = nvme_remap_bar(dev, size);
2110 if (!result)
2111 break;
2112 if (!--nr_io_queues)
2113 return -ENOMEM;
2114 } while (1);
2115 adminq->q_db = dev->dbs;
Matthew Wilcoxf1938f62011-10-20 17:00:41 -04002116
Keith Busch8fae2682019-01-04 15:04:33 -07002117 retry:
Keith Busch9d713c22013-07-15 15:02:24 -06002118 /* Deregister the admin queue's interrupt */
Christoph Hellwig0ff199c2017-04-13 09:06:43 +02002119 pci_free_irq(pdev, 0, adminq);
Keith Busch9d713c22013-07-15 15:02:24 -06002120
Jens Axboee32efbf2014-11-14 09:49:26 -07002121 /*
2122 * If we enable msix early due to not intx, disable it again before
2123 * setting up the full range we need.
2124 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002125 pci_free_irq_vectors(pdev);
Jens Axboe3b6592f2018-10-31 08:36:31 -06002126
2127 result = nvme_setup_irqs(dev, nr_io_queues);
Keith Busch22b55602018-04-12 09:16:10 -06002128 if (result <= 0)
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002129 return -EIO;
Jens Axboe3b6592f2018-10-31 08:36:31 -06002130
Keith Busch22b55602018-04-12 09:16:10 -06002131 dev->num_vecs = result;
Jens Axboe4b04cc62018-11-05 12:44:33 -07002132 result = max(result - 1, 1);
Christoph Hellwige20ba6e2018-12-02 17:46:16 +01002133 dev->max_qid = result + dev->io_queues[HCTX_TYPE_POLL];
Matthew Wilcox1b234842011-01-20 13:01:49 -05002134
Matthew Wilcox063a8092013-06-20 10:53:48 -04002135 /*
2136 * Should investigate if there's a performance win from allocating
2137 * more queues than interrupt vectors; it might allow the submission
2138 * path to scale better, even if the receive path is limited by the
2139 * number of interrupts.
2140 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002141 result = queue_request_irq(adminq);
Keith Busch7c349dd2019-03-08 10:43:06 -07002142 if (result)
Keith Buschd4875622016-11-15 15:56:26 -05002143 return result;
Christoph Hellwig4e224102018-12-02 17:46:17 +01002144 set_bit(NVMEQ_ENABLED, &adminq->flags);
Keith Busch8fae2682019-01-04 15:04:33 -07002145
2146 result = nvme_create_io_queues(dev);
2147 if (result || dev->online_queues < 2)
2148 return result;
2149
2150 if (dev->online_queues - 1 < dev->max_qid) {
2151 nr_io_queues = dev->online_queues - 1;
2152 nvme_disable_io_queues(dev);
2153 nvme_suspend_io_queues(dev);
2154 goto retry;
2155 }
2156 dev_info(dev->ctrl.device, "%d/%d/%d default/read/poll queues\n",
2157 dev->io_queues[HCTX_TYPE_DEFAULT],
2158 dev->io_queues[HCTX_TYPE_READ],
2159 dev->io_queues[HCTX_TYPE_POLL]);
2160 return 0;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002161}
2162
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002163static void nvme_del_queue_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002164{
2165 struct nvme_queue *nvmeq = req->end_io_data;
2166
2167 blk_mq_free_request(req);
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002168 complete(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002169}
2170
Christoph Hellwig2a842ac2017-06-03 09:38:04 +02002171static void nvme_del_cq_end(struct request *req, blk_status_t error)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002172{
2173 struct nvme_queue *nvmeq = req->end_io_data;
2174
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002175 if (error)
2176 set_bit(NVMEQ_DELETE_ERROR, &nvmeq->flags);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002177
2178 nvme_del_queue_end(req, error);
2179}
2180
2181static int nvme_delete_queue(struct nvme_queue *nvmeq, u8 opcode)
2182{
2183 struct request_queue *q = nvmeq->dev->ctrl.admin_q;
2184 struct request *req;
2185 struct nvme_command cmd;
2186
2187 memset(&cmd, 0, sizeof(cmd));
2188 cmd.delete_queue.opcode = opcode;
2189 cmd.delete_queue.qid = cpu_to_le16(nvmeq->qid);
2190
Christoph Hellwigeb71f432016-06-13 16:45:23 +02002191 req = nvme_alloc_request(q, &cmd, BLK_MQ_REQ_NOWAIT, NVME_QID_ANY);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002192 if (IS_ERR(req))
2193 return PTR_ERR(req);
2194
2195 req->timeout = ADMIN_TIMEOUT;
2196 req->end_io_data = nvmeq;
2197
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002198 init_completion(&nvmeq->delete_done);
Keith Buschdb3cbff2016-01-12 14:41:17 -07002199 blk_execute_rq_nowait(q, NULL, req, false,
2200 opcode == nvme_admin_delete_cq ?
2201 nvme_del_cq_end : nvme_del_queue_end);
2202 return 0;
2203}
2204
Keith Busch8fae2682019-01-04 15:04:33 -07002205static bool __nvme_disable_io_queues(struct nvme_dev *dev, u8 opcode)
Keith Buschdb3cbff2016-01-12 14:41:17 -07002206{
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002207 int nr_queues = dev->online_queues - 1, sent = 0;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002208 unsigned long timeout;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002209
Keith Buschdb3cbff2016-01-12 14:41:17 -07002210 retry:
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002211 timeout = ADMIN_TIMEOUT;
2212 while (nr_queues > 0) {
2213 if (nvme_delete_queue(&dev->queues[nr_queues], opcode))
2214 break;
2215 nr_queues--;
2216 sent++;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002217 }
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002218 while (sent) {
2219 struct nvme_queue *nvmeq = &dev->queues[nr_queues + sent];
2220
2221 timeout = wait_for_completion_io_timeout(&nvmeq->delete_done,
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002222 timeout);
2223 if (timeout == 0)
2224 return false;
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002225
Christoph Hellwigd1ed6aa2018-12-02 17:46:22 +01002226 sent--;
Christoph Hellwig5271edd2018-12-02 17:46:21 +01002227 if (nr_queues)
2228 goto retry;
2229 }
2230 return true;
Keith Buschdb3cbff2016-01-12 14:41:17 -07002231}
2232
Keith Busch5d02a5c2019-09-03 09:22:24 -06002233static void nvme_dev_add(struct nvme_dev *dev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002234{
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002235 int ret;
2236
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002237 if (!dev->ctrl.tagset) {
Christoph Hellwig376f7ef2018-12-02 17:46:27 +01002238 dev->tagset.ops = &nvme_mq_ops;
Keith Buschffe77042015-06-08 10:08:15 -06002239 dev->tagset.nr_hw_queues = dev->online_queues - 1;
yangerkun8fe34be2019-07-23 11:23:13 +08002240 dev->tagset.nr_maps = 2; /* default + read */
Christoph Hellwiged92ad32018-12-14 14:06:59 +01002241 if (dev->io_queues[HCTX_TYPE_POLL])
2242 dev->tagset.nr_maps++;
Keith Buschffe77042015-06-08 10:08:15 -06002243 dev->tagset.timeout = NVME_IO_TIMEOUT;
2244 dev->tagset.numa_node = dev_to_node(dev->dev);
2245 dev->tagset.queue_depth =
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002246 min_t(int, dev->q_depth, BLK_MQ_MAX_DEPTH) - 1;
Christoph Hellwigd43f1cc2019-03-05 05:46:58 -07002247 dev->tagset.cmd_size = sizeof(struct nvme_iod);
Keith Buschffe77042015-06-08 10:08:15 -06002248 dev->tagset.flags = BLK_MQ_F_SHOULD_MERGE;
2249 dev->tagset.driver_data = dev;
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002250
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002251 /*
2252 * Some Apple controllers requires tags to be unique
2253 * across admin and IO queue, so reserve the first 32
2254 * tags of the IO queue.
2255 */
2256 if (dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS)
2257 dev->tagset.reserved_tags = NVME_AQ_DEPTH;
2258
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002259 ret = blk_mq_alloc_tag_set(&dev->tagset);
2260 if (ret) {
2261 dev_warn(dev->ctrl.device,
2262 "IO queues tagset allocation failed %d\n", ret);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002263 return;
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002264 }
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002265 dev->ctrl.tagset = &dev->tagset;
Keith Busch949928c2015-12-17 17:08:15 -07002266 } else {
2267 blk_mq_update_nr_hw_queues(&dev->tagset, dev->online_queues - 1);
2268
2269 /* Free previously allocated queues that are no longer usable */
2270 nvme_free_queues(dev, dev->online_queues);
Keith Buschffe77042015-06-08 10:08:15 -06002271 }
Keith Busch949928c2015-12-17 17:08:15 -07002272
Maxim Levitskye8fd41b2019-05-02 14:31:33 +03002273 nvme_dbbuf_set(dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002274}
2275
Keith Buschb00a7262016-02-24 09:15:52 -07002276static int nvme_pci_enable(struct nvme_dev *dev)
Keith Busch0877cb02013-07-15 15:02:19 -06002277{
Keith Buschb00a7262016-02-24 09:15:52 -07002278 int result = -ENOMEM;
Christoph Hellwige75ec752015-05-22 11:12:39 +02002279 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch0877cb02013-07-15 15:02:19 -06002280
2281 if (pci_enable_device_mem(pdev))
2282 return result;
2283
Keith Busch0877cb02013-07-15 15:02:19 -06002284 pci_set_master(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002285
Christoph Hellwig4fe06922019-06-28 09:17:48 +02002286 if (dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64)))
Russell King052d0ef2013-06-26 23:49:11 +01002287 goto disable;
Keith Busch0877cb02013-07-15 15:02:19 -06002288
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002289 if (readl(dev->bar + NVME_REG_CSTS) == -1) {
Keith Busch0e53d182013-12-10 13:10:39 -07002290 result = -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002291 goto disable;
Keith Busch0e53d182013-12-10 13:10:39 -07002292 }
Jens Axboee32efbf2014-11-14 09:49:26 -07002293
2294 /*
Keith Buscha5229052016-04-08 16:09:10 -06002295 * Some devices and/or platforms don't advertise or work with INTx
2296 * interrupts. Pre-enable a single MSIX or MSI vec for setup. We'll
2297 * adjust this later.
Jens Axboee32efbf2014-11-14 09:49:26 -07002298 */
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002299 result = pci_alloc_irq_vectors(pdev, 1, 1, PCI_IRQ_ALL_TYPES);
2300 if (result < 0)
2301 return result;
Jens Axboee32efbf2014-11-14 09:49:26 -07002302
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002303 dev->ctrl.cap = lo_hi_readq(dev->bar + NVME_REG_CAP);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002304
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002305 dev->q_depth = min_t(int, NVME_CAP_MQES(dev->ctrl.cap) + 1,
weiping zhangb27c1e62017-07-10 16:46:59 +08002306 io_queue_depth);
Sagi Grimbergaa22c8e2019-08-22 10:51:17 -07002307 dev->ctrl.sqsize = dev->q_depth - 1; /* 0's based queue depth */
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002308 dev->db_stride = 1 << NVME_CAP_STRIDE(dev->ctrl.cap);
Christoph Hellwig7a67cbe2015-11-20 08:58:10 +01002309 dev->dbs = dev->bar + 4096;
Stephan Günther1f390c12015-12-01 13:23:22 -07002310
2311 /*
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10002312 * Some Apple controllers require a non-standard SQE size.
2313 * Interestingly they also seem to ignore the CC:IOSQES register
2314 * so we don't bother updating it here.
2315 */
2316 if (dev->ctrl.quirks & NVME_QUIRK_128_BYTES_SQES)
2317 dev->io_sqes = 7;
2318 else
2319 dev->io_sqes = NVME_NVM_IOSQES;
Stephan Günther1f390c12015-12-01 13:23:22 -07002320
2321 /*
2322 * Temporary fix for the Apple controller found in the MacBook8,1 and
2323 * some MacBook7,1 to avoid controller resets and data loss.
2324 */
2325 if (pdev->vendor == PCI_VENDOR_ID_APPLE && pdev->device == 0x2001) {
2326 dev->q_depth = 2;
Christoph Hellwig9bdcfb12017-05-20 15:14:43 +02002327 dev_warn(dev->ctrl.device, "detected Apple NVMe controller, "
2328 "set queue depth=%u to work around controller resets\n",
Stephan Günther1f390c12015-12-01 13:23:22 -07002329 dev->q_depth);
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002330 } else if (pdev->vendor == PCI_VENDOR_ID_SAMSUNG &&
2331 (pdev->device == 0xa821 || pdev->device == 0xa822) &&
Sagi Grimberg20d0dfe2017-06-27 22:16:38 +03002332 NVME_CAP_MQES(dev->ctrl.cap) == 0) {
Martin K. Petersend554b5e2017-06-27 22:27:57 -04002333 dev->q_depth = 64;
2334 dev_err(dev->ctrl.device, "detected PM1725 NVMe controller, "
2335 "set queue depth=%u\n", dev->q_depth);
Stephan Günther1f390c12015-12-01 13:23:22 -07002336 }
2337
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10002338 /*
2339 * Controllers with the shared tags quirk need the IO queue to be
2340 * big enough so that we get 32 tags for the admin queue
2341 */
2342 if ((dev->ctrl.quirks & NVME_QUIRK_SHARED_TAGS) &&
2343 (dev->q_depth < (NVME_AQ_DEPTH + 2))) {
2344 dev->q_depth = NVME_AQ_DEPTH + 2;
2345 dev_warn(dev->ctrl.device, "IO queue depth clamped to %d\n",
2346 dev->q_depth);
2347 }
2348
2349
Christoph Hellwigf65efd62017-12-20 14:25:11 +01002350 nvme_map_cmb(dev);
Stephen Bates202021c2016-10-05 20:01:12 -06002351
Keith Buscha0a34082015-12-07 15:30:31 -07002352 pci_enable_pcie_error_reporting(pdev);
2353 pci_save_state(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002354 return 0;
2355
2356 disable:
Keith Busch0877cb02013-07-15 15:02:19 -06002357 pci_disable_device(pdev);
2358 return result;
2359}
2360
2361static void nvme_dev_unmap(struct nvme_dev *dev)
2362{
Keith Buschb00a7262016-02-24 09:15:52 -07002363 if (dev->bar)
2364 iounmap(dev->bar);
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002365 pci_release_mem_regions(to_pci_dev(dev->dev));
Keith Buschb00a7262016-02-24 09:15:52 -07002366}
2367
2368static void nvme_pci_disable(struct nvme_dev *dev)
2369{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002370 struct pci_dev *pdev = to_pci_dev(dev->dev);
2371
Christoph Hellwigdca51e72016-09-14 16:18:57 +02002372 pci_free_irq_vectors(pdev);
Keith Busch0877cb02013-07-15 15:02:19 -06002373
Keith Buscha0a34082015-12-07 15:30:31 -07002374 if (pci_is_enabled(pdev)) {
2375 pci_disable_pcie_error_reporting(pdev);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002376 pci_disable_device(pdev);
Keith Busch4d115422013-12-10 13:10:40 -07002377 }
Keith Busch4d115422013-12-10 13:10:40 -07002378}
2379
Keith Buscha5cdb682016-01-12 14:41:18 -07002380static void nvme_dev_disable(struct nvme_dev *dev, bool shutdown)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002381{
Keith Busche43269e2019-05-14 14:07:38 -06002382 bool dead = true, freeze = false;
Keith Busch302ad8c2017-03-01 14:22:12 -05002383 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch22404272013-07-15 15:02:20 -06002384
Keith Busch77bf25e2015-11-26 12:21:29 +01002385 mutex_lock(&dev->shutdown_lock);
Keith Busch302ad8c2017-03-01 14:22:12 -05002386 if (pci_is_enabled(pdev)) {
2387 u32 csts = readl(dev->bar + NVME_REG_CSTS);
2388
Keith Buschebef7362017-06-27 17:44:05 -06002389 if (dev->ctrl.state == NVME_CTRL_LIVE ||
Keith Busche43269e2019-05-14 14:07:38 -06002390 dev->ctrl.state == NVME_CTRL_RESETTING) {
2391 freeze = true;
Keith Busch302ad8c2017-03-01 14:22:12 -05002392 nvme_start_freeze(&dev->ctrl);
Keith Busche43269e2019-05-14 14:07:38 -06002393 }
Keith Busch302ad8c2017-03-01 14:22:12 -05002394 dead = !!((csts & NVME_CSTS_CFS) || !(csts & NVME_CSTS_RDY) ||
2395 pdev->error_state != pci_channel_io_normal);
Keith Buschc9d3bf82015-01-07 18:55:52 -07002396 }
Gabriel Krisman Bertazic21377f2016-08-11 09:35:57 -06002397
Keith Busch302ad8c2017-03-01 14:22:12 -05002398 /*
2399 * Give the controller a chance to complete all entered requests if
2400 * doing a safe shutdown.
2401 */
Keith Busche43269e2019-05-14 14:07:38 -06002402 if (!dead && shutdown && freeze)
2403 nvme_wait_freeze_timeout(&dev->ctrl, NVME_IO_TIMEOUT);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002404
Jianchao Wang9a915a52018-02-12 20:57:24 +08002405 nvme_stop_queues(&dev->ctrl);
2406
Keith Busch64ee0ac2018-04-12 09:16:08 -06002407 if (!dead && dev->ctrl.queue_count > 0) {
Keith Busch8fae2682019-01-04 15:04:33 -07002408 nvme_disable_io_queues(dev);
Keith Buscha5cdb682016-01-12 14:41:18 -07002409 nvme_disable_admin_queue(dev, shutdown);
Keith Busch4d115422013-12-10 13:10:40 -07002410 }
Keith Busch8fae2682019-01-04 15:04:33 -07002411 nvme_suspend_io_queues(dev);
2412 nvme_suspend_queue(&dev->queues[0]);
Keith Buschb00a7262016-02-24 09:15:52 -07002413 nvme_pci_disable(dev);
Keith Buschfa46c6f2020-02-13 01:41:05 +09002414 nvme_reap_pending_cqes(dev);
Keith Busch07836e62015-02-19 10:34:48 -07002415
Ming Line1958e62016-05-18 14:05:01 -07002416 blk_mq_tagset_busy_iter(&dev->tagset, nvme_cancel_request, &dev->ctrl);
2417 blk_mq_tagset_busy_iter(&dev->admin_tagset, nvme_cancel_request, &dev->ctrl);
Ming Lei622b8b62019-07-24 11:48:42 +08002418 blk_mq_tagset_wait_completed_request(&dev->tagset);
2419 blk_mq_tagset_wait_completed_request(&dev->admin_tagset);
Keith Busch302ad8c2017-03-01 14:22:12 -05002420
2421 /*
2422 * The driver will not be starting up queues again if shutting down so
2423 * must flush all entered requests to their failed completion to avoid
2424 * deadlocking blk-mq hot-cpu notifier.
2425 */
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002426 if (shutdown) {
Keith Busch302ad8c2017-03-01 14:22:12 -05002427 nvme_start_queues(&dev->ctrl);
Keith Buschc8e9e9b2019-04-30 09:33:41 -06002428 if (dev->ctrl.admin_q && !blk_queue_dying(dev->ctrl.admin_q))
2429 blk_mq_unquiesce_queue(dev->ctrl.admin_q);
2430 }
Keith Busch77bf25e2015-11-26 12:21:29 +01002431 mutex_unlock(&dev->shutdown_lock);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002432}
2433
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002434static int nvme_disable_prepare_reset(struct nvme_dev *dev, bool shutdown)
2435{
2436 if (!nvme_wait_reset(&dev->ctrl))
2437 return -EBUSY;
2438 nvme_dev_disable(dev, shutdown);
2439 return 0;
2440}
2441
Matthew Wilcox091b6092011-02-10 09:56:01 -05002442static int nvme_setup_prp_pools(struct nvme_dev *dev)
2443{
Christoph Hellwige75ec752015-05-22 11:12:39 +02002444 dev->prp_page_pool = dma_pool_create("prp list page", dev->dev,
Matthew Wilcox091b6092011-02-10 09:56:01 -05002445 PAGE_SIZE, PAGE_SIZE, 0);
2446 if (!dev->prp_page_pool)
2447 return -ENOMEM;
2448
Matthew Wilcox99802a72011-02-10 10:30:34 -05002449 /* Optimisation for I/Os between 4k and 128k */
Christoph Hellwige75ec752015-05-22 11:12:39 +02002450 dev->prp_small_pool = dma_pool_create("prp list 256", dev->dev,
Matthew Wilcox99802a72011-02-10 10:30:34 -05002451 256, 256, 0);
2452 if (!dev->prp_small_pool) {
2453 dma_pool_destroy(dev->prp_page_pool);
2454 return -ENOMEM;
2455 }
Matthew Wilcox091b6092011-02-10 09:56:01 -05002456 return 0;
2457}
2458
2459static void nvme_release_prp_pools(struct nvme_dev *dev)
2460{
2461 dma_pool_destroy(dev->prp_page_pool);
Matthew Wilcox99802a72011-02-10 10:30:34 -05002462 dma_pool_destroy(dev->prp_small_pool);
Matthew Wilcox091b6092011-02-10 09:56:01 -05002463}
2464
Keith Busch770597e2019-09-05 07:52:33 -06002465static void nvme_free_tagset(struct nvme_dev *dev)
2466{
2467 if (dev->tagset.tags)
2468 blk_mq_free_tag_set(&dev->tagset);
2469 dev->ctrl.tagset = NULL;
2470}
2471
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002472static void nvme_pci_free_ctrl(struct nvme_ctrl *ctrl)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002473{
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002474 struct nvme_dev *dev = to_nvme_dev(ctrl);
Keith Busch9ac27092014-01-31 16:53:39 -07002475
Helen Koikef9f38e32017-04-10 12:51:07 -03002476 nvme_dbbuf_dma_free(dev);
Keith Busch770597e2019-09-05 07:52:33 -06002477 nvme_free_tagset(dev);
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002478 if (dev->ctrl.admin_q)
2479 blk_put_queue(dev->ctrl.admin_q);
Scott Bauere286bcf2017-02-22 10:15:07 -07002480 free_opal_dev(dev->ctrl.opal_dev);
Jens Axboe943e9422018-06-21 09:49:37 -06002481 mempool_destroy(dev->iod_mempool);
Israel Rukshin253fd4a2020-03-24 17:29:40 +02002482 put_device(dev->dev);
2483 kfree(dev->queues);
Keith Busch5e82e952013-02-19 10:17:58 -07002484 kfree(dev);
2485}
2486
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002487static void nvme_remove_dead_ctrl(struct nvme_dev *dev)
Keith Buschf58944e2016-02-24 09:15:55 -07002488{
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002489 /*
2490 * Set state to deleting now to avoid blocking nvme_wait_reset(), which
2491 * may be holding this pci_dev's device lock.
2492 */
2493 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Christoph Hellwigd22524a2017-10-18 13:25:42 +02002494 nvme_get_ctrl(&dev->ctrl);
Keith Busch69d9a992016-02-24 09:15:56 -07002495 nvme_dev_disable(dev, false);
Jianchao Wang9f9cafc2018-06-20 13:42:22 +08002496 nvme_kill_queues(&dev->ctrl);
Ming Lei03e0f3a2017-11-09 19:32:07 +08002497 if (!queue_work(nvme_wq, &dev->remove_work))
Keith Buschf58944e2016-02-24 09:15:55 -07002498 nvme_put_ctrl(&dev->ctrl);
2499}
2500
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002501static void nvme_reset_work(struct work_struct *work)
Keith Busch5e82e952013-02-19 10:17:58 -07002502{
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002503 struct nvme_dev *dev =
2504 container_of(work, struct nvme_dev, ctrl.reset_work);
Scott Bauera98e58e52017-02-03 12:50:32 -07002505 bool was_suspend = !!(dev->ctrl.ctrl_config & NVME_CC_SHN_NORMAL);
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002506 int result;
Keith Buschf0b50732013-07-15 15:02:21 -06002507
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002508 if (WARN_ON(dev->ctrl.state != NVME_CTRL_RESETTING)) {
2509 result = -ENODEV;
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002510 goto out;
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002511 }
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002512
2513 /*
2514 * If we're called to reset a live controller first shut it down before
2515 * moving on.
2516 */
Keith Buschb00a7262016-02-24 09:15:52 -07002517 if (dev->ctrl.ctrl_config & NVME_CC_ENABLE)
Keith Buscha5cdb682016-01-12 14:41:18 -07002518 nvme_dev_disable(dev, false);
Keith Buschd6135c3a2019-05-14 14:46:09 -06002519 nvme_sync_queues(&dev->ctrl);
Christoph Hellwigfd634f412015-11-26 12:42:26 +01002520
Keith Busch5c959d72019-01-23 18:46:11 -07002521 mutex_lock(&dev->shutdown_lock);
Keith Buschb00a7262016-02-24 09:15:52 -07002522 result = nvme_pci_enable(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002523 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002524 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002525
Sagi Grimberg01ad0992017-05-01 00:27:17 +03002526 result = nvme_pci_configure_admin_queue(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002527 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002528 goto out_unlock;
Keith Buschf0b50732013-07-15 15:02:21 -06002529
Keith Busch0fb59cb2015-01-07 18:55:50 -07002530 result = nvme_alloc_admin_tags(dev);
2531 if (result)
Keith Busch4726bcf2019-02-11 09:23:50 -07002532 goto out_unlock;
Dan McLeranb9afca32014-04-07 17:10:11 -06002533
Jens Axboe943e9422018-06-21 09:49:37 -06002534 /*
2535 * Limit the max command size to prevent iod->sg allocations going
2536 * over a single page.
2537 */
Christoph Hellwig7637de32019-07-03 09:54:44 -07002538 dev->ctrl.max_hw_sectors = min_t(u32,
2539 NVME_MAX_KB_SZ << 1, dma_max_mapping_size(dev->dev) >> 9);
Jens Axboe943e9422018-06-21 09:49:37 -06002540 dev->ctrl.max_segments = NVME_MAX_SEGS;
Christoph Hellwiga48bc522019-06-05 21:08:24 +02002541
2542 /*
2543 * Don't limit the IOMMU merged segment size.
2544 */
2545 dma_set_max_seg_size(dev->dev, 0xffffffff);
2546
Keith Busch5c959d72019-01-23 18:46:11 -07002547 mutex_unlock(&dev->shutdown_lock);
2548
2549 /*
2550 * Introduce CONNECTING state from nvme-fc/rdma transports to mark the
2551 * initializing procedure here.
2552 */
2553 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_CONNECTING)) {
2554 dev_warn(dev->ctrl.device,
2555 "failed to mark controller CONNECTING\n");
Minwoo Imcee6c262019-06-09 03:35:20 +09002556 result = -EBUSY;
Keith Busch5c959d72019-01-23 18:46:11 -07002557 goto out;
2558 }
Jens Axboe943e9422018-06-21 09:49:37 -06002559
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002560 result = nvme_init_identify(&dev->ctrl);
2561 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002562 goto out;
Christoph Hellwigce4541f2015-10-16 07:58:46 +02002563
Scott Bauere286bcf2017-02-22 10:15:07 -07002564 if (dev->ctrl.oacs & NVME_CTRL_OACS_SEC_SUPP) {
2565 if (!dev->ctrl.opal_dev)
2566 dev->ctrl.opal_dev =
2567 init_opal_dev(&dev->ctrl, &nvme_sec_submit);
2568 else if (was_suspend)
2569 opal_unlock_from_suspend(dev->ctrl.opal_dev);
2570 } else {
2571 free_opal_dev(dev->ctrl.opal_dev);
2572 dev->ctrl.opal_dev = NULL;
Christoph Hellwig4f1244c2017-02-17 13:59:39 +01002573 }
Scott Bauera98e58e52017-02-03 12:50:32 -07002574
Helen Koikef9f38e32017-04-10 12:51:07 -03002575 if (dev->ctrl.oacs & NVME_CTRL_OACS_DBBUF_SUPP) {
2576 result = nvme_dbbuf_dma_alloc(dev);
2577 if (result)
2578 dev_warn(dev->dev,
2579 "unable to allocate dma for dbbuf\n");
2580 }
2581
Christoph Hellwig9620cfb2017-09-06 12:19:57 +02002582 if (dev->ctrl.hmpre) {
2583 result = nvme_setup_host_mem(dev);
2584 if (result < 0)
2585 goto out;
2586 }
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002587
Keith Buschf0b50732013-07-15 15:02:21 -06002588 result = nvme_setup_io_queues(dev);
Keith Buschbadc34d2014-06-23 14:25:35 -06002589 if (result)
Keith Buschf58944e2016-02-24 09:15:55 -07002590 goto out;
Keith Buschf0b50732013-07-15 15:02:21 -06002591
Keith Busch21f033f2016-04-12 11:13:11 -06002592 /*
Christoph Hellwig2659e572015-10-02 18:51:31 +02002593 * Keep the controller around but remove all namespaces if we don't have
2594 * any working I/O queue.
2595 */
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002596 if (dev->online_queues < 2) {
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002597 dev_warn(dev->ctrl.device, "IO queues not created\n");
Keith Busch3b247742016-04-27 15:51:18 -06002598 nvme_kill_queues(&dev->ctrl);
Christoph Hellwig5bae7f72015-11-28 15:39:07 +01002599 nvme_remove_namespaces(&dev->ctrl);
Keith Busch770597e2019-09-05 07:52:33 -06002600 nvme_free_tagset(dev);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002601 } else {
Keith Busch25646262016-01-04 09:10:57 -07002602 nvme_start_queues(&dev->ctrl);
Keith Busch302ad8c2017-03-01 14:22:12 -05002603 nvme_wait_freeze(&dev->ctrl);
Keith Busch5d02a5c2019-09-03 09:22:24 -06002604 nvme_dev_add(dev);
Keith Busch302ad8c2017-03-01 14:22:12 -05002605 nvme_unfreeze(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002606 }
2607
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002608 /*
2609 * If only admin queue live, keep it to do further investigation or
2610 * recovery.
2611 */
Keith Busch5d02a5c2019-09-03 09:22:24 -06002612 if (!nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_LIVE)) {
Jianchao Wang2b1b7e72018-01-06 08:01:58 +08002613 dev_warn(dev->ctrl.device,
Keith Busch5d02a5c2019-09-03 09:22:24 -06002614 "failed to mark controller live state\n");
Chaitanya Kulkarnie71afda2019-06-08 13:01:02 -07002615 result = -ENODEV;
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002616 goto out;
2617 }
Christoph Hellwig92911a52016-04-26 13:51:58 +02002618
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002619 nvme_start_ctrl(&dev->ctrl);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002620 return;
Keith Buschf0b50732013-07-15 15:02:21 -06002621
Keith Busch4726bcf2019-02-11 09:23:50 -07002622 out_unlock:
2623 mutex_unlock(&dev->shutdown_lock);
Christoph Hellwig3cf519b2015-10-03 09:49:23 +02002624 out:
Chaitanya Kulkarni7c1ce402019-06-08 13:16:32 -07002625 if (result)
2626 dev_warn(dev->ctrl.device,
2627 "Removing after probe failure status: %d\n", result);
2628 nvme_remove_dead_ctrl(dev);
Keith Buschf0b50732013-07-15 15:02:21 -06002629}
2630
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002631static void nvme_remove_dead_ctrl_work(struct work_struct *work)
Keith Busch9a6b9452013-12-10 13:10:36 -07002632{
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002633 struct nvme_dev *dev = container_of(work, struct nvme_dev, remove_work);
Christoph Hellwige75ec752015-05-22 11:12:39 +02002634 struct pci_dev *pdev = to_pci_dev(dev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002635
2636 if (pci_get_drvdata(pdev))
Keith Busch921920a2016-03-28 16:03:21 -06002637 device_release_driver(&pdev->dev);
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002638 nvme_put_ctrl(&dev->ctrl);
Keith Busch9a6b9452013-12-10 13:10:36 -07002639}
2640
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002641static int nvme_pci_reg_read32(struct nvme_ctrl *ctrl, u32 off, u32 *val)
Keith Busch4cc06522015-06-05 10:30:08 -06002642{
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002643 *val = readl(to_nvme_dev(ctrl)->bar + off);
2644 return 0;
Keith Busch4cc06522015-06-05 10:30:08 -06002645}
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002646
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002647static int nvme_pci_reg_write32(struct nvme_ctrl *ctrl, u32 off, u32 val)
2648{
2649 writel(val, to_nvme_dev(ctrl)->bar + off);
2650 return 0;
2651}
2652
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002653static int nvme_pci_reg_read64(struct nvme_ctrl *ctrl, u32 off, u64 *val)
2654{
Ard Biesheuvel3a8ecc92019-10-03 13:57:29 +02002655 *val = lo_hi_readq(to_nvme_dev(ctrl)->bar + off);
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002656 return 0;
2657}
2658
Keith Busch97c12222018-03-08 14:50:32 -07002659static int nvme_pci_get_address(struct nvme_ctrl *ctrl, char *buf, int size)
2660{
2661 struct pci_dev *pdev = to_pci_dev(to_nvme_dev(ctrl)->dev);
2662
Max Gurtovoy2db24e42020-03-09 17:04:12 +02002663 return snprintf(buf, size, "%s\n", dev_name(&pdev->dev));
Keith Busch97c12222018-03-08 14:50:32 -07002664}
2665
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002666static const struct nvme_ctrl_ops nvme_pci_ctrl_ops = {
Ming Lin1a353d82016-06-13 16:45:24 +02002667 .name = "pcie",
Sagi Grimberge439bb12016-02-10 10:03:29 -08002668 .module = THIS_MODULE,
Logan Gunthorpee0596ab2018-10-04 15:27:44 -06002669 .flags = NVME_F_METADATA_SUPPORTED |
2670 NVME_F_PCI_P2PDMA,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002671 .reg_read32 = nvme_pci_reg_read32,
Christoph Hellwig5fd4ce12015-11-28 15:03:49 +01002672 .reg_write32 = nvme_pci_reg_write32,
Christoph Hellwig7fd89302015-11-28 15:37:52 +01002673 .reg_read64 = nvme_pci_reg_read64,
Christoph Hellwig1673f1f2015-11-26 10:54:19 +01002674 .free_ctrl = nvme_pci_free_ctrl,
Christoph Hellwigf866fc422016-04-26 13:52:00 +02002675 .submit_async_event = nvme_pci_submit_async_event,
Keith Busch97c12222018-03-08 14:50:32 -07002676 .get_address = nvme_pci_get_address,
Christoph Hellwig1c63dc62015-11-26 10:06:56 +01002677};
Keith Busch4cc06522015-06-05 10:30:08 -06002678
Keith Buschb00a7262016-02-24 09:15:52 -07002679static int nvme_dev_map(struct nvme_dev *dev)
2680{
Keith Buschb00a7262016-02-24 09:15:52 -07002681 struct pci_dev *pdev = to_pci_dev(dev->dev);
2682
Johannes Thumshirna1f447b2016-06-07 09:44:02 +02002683 if (pci_request_mem_regions(pdev, "nvme"))
Keith Buschb00a7262016-02-24 09:15:52 -07002684 return -ENODEV;
2685
Xu Yu97f6ef62017-05-24 16:39:55 +08002686 if (nvme_remap_bar(dev, NVME_REG_DBS + 4096))
Keith Buschb00a7262016-02-24 09:15:52 -07002687 goto release;
2688
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002689 return 0;
Keith Buschb00a7262016-02-24 09:15:52 -07002690 release:
Max Gurtovoy9fa196e2016-12-19 16:18:24 +02002691 pci_release_mem_regions(pdev);
2692 return -ENODEV;
Keith Buschb00a7262016-02-24 09:15:52 -07002693}
2694
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002695static unsigned long check_vendor_combination_bug(struct pci_dev *pdev)
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002696{
2697 if (pdev->vendor == 0x144d && pdev->device == 0xa802) {
2698 /*
2699 * Several Samsung devices seem to drop off the PCIe bus
2700 * randomly when APST is on and uses the deepest sleep state.
2701 * This has been observed on a Samsung "SM951 NVMe SAMSUNG
2702 * 256GB", a "PM951 NVMe SAMSUNG 512GB", and a "Samsung SSD
2703 * 950 PRO 256GB", but it seems to be restricted to two Dell
2704 * laptops.
2705 */
2706 if (dmi_match(DMI_SYS_VENDOR, "Dell Inc.") &&
2707 (dmi_match(DMI_PRODUCT_NAME, "XPS 15 9550") ||
2708 dmi_match(DMI_PRODUCT_NAME, "Precision 5510")))
2709 return NVME_QUIRK_NO_DEEPEST_PS;
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002710 } else if (pdev->vendor == 0x144d && pdev->device == 0xa804) {
2711 /*
2712 * Samsung SSD 960 EVO drops off the PCIe bus after system
Jarosław Janik467c77d42018-03-11 19:51:56 +01002713 * suspend on a Ryzen board, ASUS PRIME B350M-A, as well as
2714 * within few minutes after bootup on a Coffee Lake board -
2715 * ASUS PRIME Z370-A
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002716 */
2717 if (dmi_match(DMI_BOARD_VENDOR, "ASUSTeK COMPUTER INC.") &&
Jarosław Janik467c77d42018-03-11 19:51:56 +01002718 (dmi_match(DMI_BOARD_NAME, "PRIME B350M-A") ||
2719 dmi_match(DMI_BOARD_NAME, "PRIME Z370-A")))
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002720 return NVME_QUIRK_NO_APST;
Shyjumon N1fae37a2020-02-06 13:17:25 -07002721 } else if ((pdev->vendor == 0x144d && (pdev->device == 0xa801 ||
2722 pdev->device == 0xa808 || pdev->device == 0xa809)) ||
2723 (pdev->vendor == 0x1e0f && pdev->device == 0x0001)) {
2724 /*
2725 * Forcing to use host managed nvme power settings for
2726 * lowest idle power with quick resume latency on
2727 * Samsung and Toshiba SSDs based on suspend behavior
2728 * on Coffee Lake board for LENOVO C640
2729 */
2730 if ((dmi_match(DMI_BOARD_VENDOR, "LENOVO")) &&
2731 dmi_match(DMI_BOARD_NAME, "LNVNB161216"))
2732 return NVME_QUIRK_SIMPLE_SUSPEND;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002733 }
2734
2735 return 0;
2736}
2737
Keith Busch181197752018-04-27 13:42:52 -06002738static void nvme_async_probe(void *data, async_cookie_t cookie)
2739{
2740 struct nvme_dev *dev = data;
Keith Busch80f513b2018-05-07 08:30:24 -06002741
Keith Buschbd46a902019-07-29 16:34:52 -06002742 flush_work(&dev->ctrl.reset_work);
Keith Busch181197752018-04-27 13:42:52 -06002743 flush_work(&dev->ctrl.scan_work);
Keith Busch80f513b2018-05-07 08:30:24 -06002744 nvme_put_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002745}
2746
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002747static int nvme_probe(struct pci_dev *pdev, const struct pci_device_id *id)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002748{
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002749 int node, result = -ENOMEM;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002750 struct nvme_dev *dev;
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002751 unsigned long quirks = id->driver_data;
Jens Axboe943e9422018-06-21 09:49:37 -06002752 size_t alloc_size;
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002753
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002754 node = dev_to_node(&pdev->dev);
2755 if (node == NUMA_NO_NODE)
Masayoshi Mizuma2fa84352016-06-20 09:33:17 +09002756 set_dev_node(&pdev->dev, first_memory_node);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002757
2758 dev = kzalloc_node(sizeof(*dev), GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002759 if (!dev)
2760 return -ENOMEM;
Sagi Grimberg147b27e2018-01-14 12:39:01 +02002761
Jens Axboe3b6592f2018-10-31 08:36:31 -06002762 dev->queues = kcalloc_node(max_queue_count(), sizeof(struct nvme_queue),
2763 GFP_KERNEL, node);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002764 if (!dev->queues)
2765 goto free;
2766
Christoph Hellwige75ec752015-05-22 11:12:39 +02002767 dev->dev = get_device(&pdev->dev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002768 pci_set_drvdata(pdev, dev);
Keith Buschb3fffde2015-02-03 11:21:42 -07002769
Keith Buschb00a7262016-02-24 09:15:52 -07002770 result = nvme_dev_map(dev);
2771 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002772 goto put_pci;
Keith Buschb00a7262016-02-24 09:15:52 -07002773
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002774 INIT_WORK(&dev->ctrl.reset_work, nvme_reset_work);
Christoph Hellwig5c8809e2015-11-26 12:35:49 +01002775 INIT_WORK(&dev->remove_work, nvme_remove_dead_ctrl_work);
Keith Busch77bf25e2015-11-26 12:21:29 +01002776 mutex_init(&dev->shutdown_lock);
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002777
2778 result = nvme_setup_prp_pools(dev);
2779 if (result)
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002780 goto unmap;
Christoph Hellwigf3ca80f2015-11-28 15:40:19 +01002781
Kai-Heng Feng8427bbc2017-11-09 01:12:03 -05002782 quirks |= check_vendor_combination_bug(pdev);
Andy Lutomirskiff5350a2017-04-20 13:37:55 -07002783
Jens Axboe943e9422018-06-21 09:49:37 -06002784 /*
2785 * Double check that our mempool alloc size will cover the biggest
2786 * command we support.
2787 */
2788 alloc_size = nvme_pci_iod_alloc_size(dev, NVME_MAX_KB_SZ,
2789 NVME_MAX_SEGS, true);
2790 WARN_ON_ONCE(alloc_size > PAGE_SIZE);
2791
2792 dev->iod_mempool = mempool_create_node(1, mempool_kmalloc,
2793 mempool_kfree,
2794 (void *) alloc_size,
2795 GFP_KERNEL, node);
2796 if (!dev->iod_mempool) {
2797 result = -ENOMEM;
2798 goto release_pools;
2799 }
2800
Keith Buschb6e44b42018-07-11 16:44:44 -06002801 result = nvme_init_ctrl(&dev->ctrl, &pdev->dev, &nvme_pci_ctrl_ops,
2802 quirks);
2803 if (result)
2804 goto release_mempool;
2805
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07002806 dev_info(dev->ctrl.device, "pci function %s\n", dev_name(&pdev->dev));
2807
Keith Buschbd46a902019-07-29 16:34:52 -06002808 nvme_reset_ctrl(&dev->ctrl);
Keith Busch181197752018-04-27 13:42:52 -06002809 async_schedule(nvme_async_probe, dev);
Sagi Grimberg4caff8f2017-12-31 14:01:19 +02002810
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002811 return 0;
2812
Keith Buschb6e44b42018-07-11 16:44:44 -06002813 release_mempool:
2814 mempool_destroy(dev->iod_mempool);
Keith Busch0877cb02013-07-15 15:02:19 -06002815 release_pools:
Matthew Wilcox091b6092011-02-10 09:56:01 -05002816 nvme_release_prp_pools(dev);
Christophe JAILLETb00c9b72017-07-16 10:39:03 +02002817 unmap:
2818 nvme_dev_unmap(dev);
Keith Buscha96d4f52014-08-19 19:15:59 -06002819 put_pci:
Christoph Hellwige75ec752015-05-22 11:12:39 +02002820 put_device(dev->dev);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002821 free:
2822 kfree(dev->queues);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002823 kfree(dev);
2824 return result;
2825}
2826
Christoph Hellwig775755e2017-06-01 13:10:38 +02002827static void nvme_reset_prepare(struct pci_dev *pdev)
Keith Buschf0d54a52014-05-02 10:40:43 -06002828{
Keith Buscha6739472014-06-23 16:03:21 -06002829 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002830
2831 /*
2832 * We don't need to check the return value from waiting for the reset
2833 * state as pci_dev device lock is held, making it impossible to race
2834 * with ->remove().
2835 */
2836 nvme_disable_prepare_reset(dev, false);
2837 nvme_sync_queues(&dev->ctrl);
Christoph Hellwig775755e2017-06-01 13:10:38 +02002838}
Keith Buschf0d54a52014-05-02 10:40:43 -06002839
Christoph Hellwig775755e2017-06-01 13:10:38 +02002840static void nvme_reset_done(struct pci_dev *pdev)
2841{
Linus Torvaldsf263fbb2017-07-08 15:51:57 -07002842 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002843
2844 if (!nvme_try_sched_reset(&dev->ctrl))
2845 flush_work(&dev->ctrl.reset_work);
Keith Buschf0d54a52014-05-02 10:40:43 -06002846}
2847
Keith Busch09ece142014-01-27 11:29:40 -05002848static void nvme_shutdown(struct pci_dev *pdev)
2849{
2850 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002851 nvme_disable_prepare_reset(dev, true);
Keith Busch09ece142014-01-27 11:29:40 -05002852}
2853
Keith Buschf58944e2016-02-24 09:15:55 -07002854/*
2855 * The driver's remove may be called on a device in a partially initialized
2856 * state. This function must not have any dependencies on the device state in
2857 * order to proceed.
2858 */
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08002859static void nvme_remove(struct pci_dev *pdev)
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002860{
2861 struct nvme_dev *dev = pci_get_drvdata(pdev);
Keith Busch9a6b9452013-12-10 13:10:36 -07002862
Christoph Hellwigbb8d2612016-04-26 13:51:57 +02002863 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DELETING);
Keith Busch9a6b9452013-12-10 13:10:36 -07002864 pci_set_drvdata(pdev, NULL);
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002865
Keith Busch6db28ed2017-02-10 18:15:49 -05002866 if (!pci_device_is_present(pdev)) {
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002867 nvme_change_ctrl_state(&dev->ctrl, NVME_CTRL_DEAD);
Keith Busch1d39e692018-06-06 08:13:08 -06002868 nvme_dev_disable(dev, true);
Keith Buschcb4bfda2018-10-15 10:19:06 -06002869 nvme_dev_remove_admin(dev);
Keith Busch6db28ed2017-02-10 18:15:49 -05002870 }
Keith Busch0ff9d4e2016-05-12 08:37:14 -06002871
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02002872 flush_work(&dev->ctrl.reset_work);
Sagi Grimbergd09f2b42017-07-02 10:56:43 +03002873 nvme_stop_ctrl(&dev->ctrl);
2874 nvme_remove_namespaces(&dev->ctrl);
Keith Buscha5cdb682016-01-12 14:41:18 -07002875 nvme_dev_disable(dev, true);
Keith Busch9fe5c592018-10-31 13:15:29 -06002876 nvme_release_cmb(dev);
Christoph Hellwig87ad72a2017-05-12 17:02:58 +02002877 nvme_free_host_mem(dev);
Matias Bjørlinga4aea562014-11-04 08:20:14 -07002878 nvme_dev_remove_admin(dev);
2879 nvme_free_queues(dev, 0);
Keith Busch9a6b9452013-12-10 13:10:36 -07002880 nvme_release_prp_pools(dev);
Keith Buschb00a7262016-02-24 09:15:52 -07002881 nvme_dev_unmap(dev);
Israel Rukshin726612b2020-03-24 17:29:42 +02002882 nvme_uninit_ctrl(&dev->ctrl);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002883}
2884
Jingoo Han671a6012014-02-13 11:19:14 +09002885#ifdef CONFIG_PM_SLEEP
Keith Buschd916b1b2019-05-23 09:27:35 -06002886static int nvme_get_power_state(struct nvme_ctrl *ctrl, u32 *ps)
2887{
2888 return nvme_get_features(ctrl, NVME_FEAT_POWER_MGMT, 0, NULL, 0, ps);
2889}
2890
2891static int nvme_set_power_state(struct nvme_ctrl *ctrl, u32 ps)
2892{
2893 return nvme_set_features(ctrl, NVME_FEAT_POWER_MGMT, ps, NULL, 0, NULL);
2894}
2895
2896static int nvme_resume(struct device *dev)
2897{
2898 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
2899 struct nvme_ctrl *ctrl = &ndev->ctrl;
2900
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002901 if (ndev->last_ps == U32_MAX ||
Keith Buschd916b1b2019-05-23 09:27:35 -06002902 nvme_set_power_state(ctrl, ndev->last_ps) != 0)
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002903 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschd916b1b2019-05-23 09:27:35 -06002904 return 0;
2905}
2906
Keith Buschcd638942013-07-15 15:02:23 -06002907static int nvme_suspend(struct device *dev)
2908{
2909 struct pci_dev *pdev = to_pci_dev(dev);
2910 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschd916b1b2019-05-23 09:27:35 -06002911 struct nvme_ctrl *ctrl = &ndev->ctrl;
2912 int ret = -EBUSY;
2913
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002914 ndev->last_ps = U32_MAX;
2915
Keith Buschd916b1b2019-05-23 09:27:35 -06002916 /*
2917 * The platform does not remove power for a kernel managed suspend so
2918 * use host managed nvme power settings for lowest idle power if
2919 * possible. This should have quicker resume latency than a full device
2920 * shutdown. But if the firmware is involved after the suspend or the
2921 * device does not support any non-default power states, shut down the
2922 * device fully.
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002923 *
2924 * If ASPM is not enabled for the device, shut down the device and allow
2925 * the PCI bus layer to put it into D3 in order to take the PCIe link
2926 * down, so as to allow the platform to achieve its minimum low-power
2927 * state (which may not be possible if the link is up).
Keith Buschd916b1b2019-05-23 09:27:35 -06002928 */
Rafael J. Wysocki4eaefe82019-08-08 23:58:38 +02002929 if (pm_suspend_via_firmware() || !ctrl->npss ||
Mario Limonciellocb32de12019-08-16 15:16:19 -05002930 !pcie_aspm_enabled(pdev) ||
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002931 (ndev->ctrl.quirks & NVME_QUIRK_SIMPLE_SUSPEND))
2932 return nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06002933
2934 nvme_start_freeze(ctrl);
2935 nvme_wait_freeze(ctrl);
2936 nvme_sync_queues(ctrl);
2937
Keith Busch5d02a5c2019-09-03 09:22:24 -06002938 if (ctrl->state != NVME_CTRL_LIVE)
Keith Buschd916b1b2019-05-23 09:27:35 -06002939 goto unfreeze;
2940
Keith Buschd916b1b2019-05-23 09:27:35 -06002941 ret = nvme_get_power_state(ctrl, &ndev->last_ps);
2942 if (ret < 0)
2943 goto unfreeze;
2944
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05002945 /*
2946 * A saved state prevents pci pm from generically controlling the
2947 * device's power. If we're using protocol specific settings, we don't
2948 * want pci interfering.
2949 */
2950 pci_save_state(pdev);
2951
Keith Buschd916b1b2019-05-23 09:27:35 -06002952 ret = nvme_set_power_state(ctrl, ctrl->npss);
2953 if (ret < 0)
2954 goto unfreeze;
2955
2956 if (ret) {
Mario Limonciello7cbb5c62019-09-18 13:15:55 -05002957 /* discard the saved state */
2958 pci_load_saved_state(pdev, NULL);
2959
Keith Buschd916b1b2019-05-23 09:27:35 -06002960 /*
2961 * Clearing npss forces a controller reset on resume. The
Geert Uytterhoeven05d30462019-10-24 17:24:00 +02002962 * correct value will be rediscovered then.
Keith Buschd916b1b2019-05-23 09:27:35 -06002963 */
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002964 ret = nvme_disable_prepare_reset(ndev, true);
Keith Buschd916b1b2019-05-23 09:27:35 -06002965 ctrl->npss = 0;
Keith Buschd916b1b2019-05-23 09:27:35 -06002966 }
Keith Buschd916b1b2019-05-23 09:27:35 -06002967unfreeze:
2968 nvme_unfreeze(ctrl);
2969 return ret;
2970}
2971
2972static int nvme_simple_suspend(struct device *dev)
2973{
2974 struct nvme_dev *ndev = pci_get_drvdata(to_pci_dev(dev));
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002975 return nvme_disable_prepare_reset(ndev, true);
Keith Buschcd638942013-07-15 15:02:23 -06002976}
2977
Keith Buschd916b1b2019-05-23 09:27:35 -06002978static int nvme_simple_resume(struct device *dev)
Keith Buschcd638942013-07-15 15:02:23 -06002979{
2980 struct pci_dev *pdev = to_pci_dev(dev);
2981 struct nvme_dev *ndev = pci_get_drvdata(pdev);
Keith Buschcd638942013-07-15 15:02:23 -06002982
Keith Buschc1ac9a4b2019-09-04 10:06:11 -06002983 return nvme_try_sched_reset(&ndev->ctrl);
Keith Buschcd638942013-07-15 15:02:23 -06002984}
2985
YueHaibing21774222019-06-26 10:09:02 +08002986static const struct dev_pm_ops nvme_dev_pm_ops = {
Keith Buschd916b1b2019-05-23 09:27:35 -06002987 .suspend = nvme_suspend,
2988 .resume = nvme_resume,
2989 .freeze = nvme_simple_suspend,
2990 .thaw = nvme_simple_resume,
2991 .poweroff = nvme_simple_suspend,
2992 .restore = nvme_simple_resume,
2993};
2994#endif /* CONFIG_PM_SLEEP */
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05002995
Keith Buscha0a34082015-12-07 15:30:31 -07002996static pci_ers_result_t nvme_error_detected(struct pci_dev *pdev,
2997 pci_channel_state_t state)
2998{
2999 struct nvme_dev *dev = pci_get_drvdata(pdev);
3000
3001 /*
3002 * A frozen channel requires a reset. When detected, this method will
3003 * shutdown the controller to quiesce. The controller will be restarted
3004 * after the slot reset through driver's slot_reset callback.
3005 */
Keith Buscha0a34082015-12-07 15:30:31 -07003006 switch (state) {
3007 case pci_channel_io_normal:
3008 return PCI_ERS_RESULT_CAN_RECOVER;
3009 case pci_channel_io_frozen:
Keith Buschd011fb32016-04-04 15:07:41 -06003010 dev_warn(dev->ctrl.device,
3011 "frozen state error detected, reset controller\n");
Keith Buscha5cdb682016-01-12 14:41:18 -07003012 nvme_dev_disable(dev, false);
Keith Buscha0a34082015-12-07 15:30:31 -07003013 return PCI_ERS_RESULT_NEED_RESET;
3014 case pci_channel_io_perm_failure:
Keith Buschd011fb32016-04-04 15:07:41 -06003015 dev_warn(dev->ctrl.device,
3016 "failure state error detected, request disconnect\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003017 return PCI_ERS_RESULT_DISCONNECT;
3018 }
3019 return PCI_ERS_RESULT_NEED_RESET;
3020}
3021
3022static pci_ers_result_t nvme_slot_reset(struct pci_dev *pdev)
3023{
3024 struct nvme_dev *dev = pci_get_drvdata(pdev);
3025
Sagi Grimberg1b3c47c2016-02-10 08:51:15 -07003026 dev_info(dev->ctrl.device, "restart after slot reset\n");
Keith Buscha0a34082015-12-07 15:30:31 -07003027 pci_restore_state(pdev);
Christoph Hellwigd86c4d82017-06-15 15:41:08 +02003028 nvme_reset_ctrl(&dev->ctrl);
Keith Buscha0a34082015-12-07 15:30:31 -07003029 return PCI_ERS_RESULT_RECOVERED;
3030}
3031
3032static void nvme_error_resume(struct pci_dev *pdev)
3033{
Keith Busch72cd4cc2018-05-24 16:16:04 -06003034 struct nvme_dev *dev = pci_get_drvdata(pdev);
3035
3036 flush_work(&dev->ctrl.reset_work);
Keith Buscha0a34082015-12-07 15:30:31 -07003037}
3038
Stephen Hemminger1d352032012-09-07 09:33:17 -07003039static const struct pci_error_handlers nvme_err_handler = {
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003040 .error_detected = nvme_error_detected,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003041 .slot_reset = nvme_slot_reset,
3042 .resume = nvme_error_resume,
Christoph Hellwig775755e2017-06-01 13:10:38 +02003043 .reset_prepare = nvme_reset_prepare,
3044 .reset_done = nvme_reset_done,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003045};
3046
Matthew Wilcox6eb0d692014-03-24 10:11:22 -04003047static const struct pci_device_id nvme_id_table[] = {
Christoph Hellwig106198e2015-11-26 10:07:41 +01003048 { PCI_VDEVICE(INTEL, 0x0953),
Keith Busch08095e72016-03-04 13:15:17 -07003049 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003050 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06003051 { PCI_VDEVICE(INTEL, 0x0a53),
3052 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003053 NVME_QUIRK_DEALLOCATE_ZEROES, },
Keith Busch99466e72016-05-02 15:14:24 -06003054 { PCI_VDEVICE(INTEL, 0x0a54),
3055 .driver_data = NVME_QUIRK_STRIPE_SIZE |
Christoph Hellwige850fd12017-04-05 19:21:13 +02003056 NVME_QUIRK_DEALLOCATE_ZEROES, },
David Wayne Fugatef99cb7af2017-07-10 12:39:59 -06003057 { PCI_VDEVICE(INTEL, 0x0a55),
3058 .driver_data = NVME_QUIRK_STRIPE_SIZE |
3059 NVME_QUIRK_DEALLOCATE_ZEROES, },
Andy Lutomirski50af47d2017-05-24 15:06:31 -07003060 { PCI_VDEVICE(INTEL, 0xf1a5), /* Intel 600P/P3100 */
Jens Axboe9abd68e2018-05-08 10:25:15 -06003061 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
Akinobu Mita6c6aa2f2019-11-15 00:40:01 +09003062 NVME_QUIRK_MEDIUM_PRIO_SQ |
3063 NVME_QUIRK_NO_TEMP_THRESH_CHANGE },
James Dingwall62993582019-01-08 10:20:51 -07003064 { PCI_VDEVICE(INTEL, 0xf1a6), /* Intel 760p/Pro 7600p */
3065 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Keith Busch540c8012015-10-22 15:45:06 -06003066 { PCI_VDEVICE(INTEL, 0x5845), /* Qemu emulated controller */
Christoph Hellwig7b210e42019-03-13 18:55:05 +01003067 .driver_data = NVME_QUIRK_IDENTIFY_CNS |
3068 NVME_QUIRK_DISABLE_WRITE_ZEROES, },
Micah Parrish0302ae62018-04-12 13:25:25 -06003069 { PCI_DEVICE(0x1bb1, 0x0100), /* Seagate Nytro Flash Storage */
3070 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Guilherme G. Piccoli54adc012016-06-14 18:22:41 -03003071 { PCI_DEVICE(0x1c58, 0x0003), /* HGST adapter */
3072 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Jeff Lien8c97eec2017-11-21 10:44:37 -06003073 { PCI_DEVICE(0x1c58, 0x0023), /* WDC SN200 adapter */
3074 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Wenbo Wang015282c2016-09-08 12:12:11 -04003075 { PCI_DEVICE(0x1c5f, 0x0540), /* Memblaze Pblaze4 adapter */
3076 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Martin K. Petersend554b5e2017-06-27 22:27:57 -04003077 { PCI_DEVICE(0x144d, 0xa821), /* Samsung PM1725 */
3078 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
3079 { PCI_DEVICE(0x144d, 0xa822), /* Samsung PM1725a */
3080 .driver_data = NVME_QUIRK_DELAY_BEFORE_CHK_RDY, },
Christoph Hellwig608cc4b2017-09-06 11:45:24 +02003081 { PCI_DEVICE(0x1d1d, 0x1f1f), /* LighNVM qemu device */
3082 .driver_data = NVME_QUIRK_LIGHTNVM, },
3083 { PCI_DEVICE(0x1d1d, 0x2807), /* CNEX WL */
3084 .driver_data = NVME_QUIRK_LIGHTNVM, },
Wei Xuea48e872018-04-26 14:59:19 -06003085 { PCI_DEVICE(0x1d1d, 0x2601), /* CNEX Granby */
3086 .driver_data = NVME_QUIRK_LIGHTNVM, },
Misha Nasledov08b903b2019-07-15 00:11:49 -07003087 { PCI_DEVICE(0x10ec, 0x5762), /* ADATA SX6000LNP */
3088 .driver_data = NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Gabriel Craciunescuf03e42c2019-09-23 20:22:56 +02003089 { PCI_DEVICE(0x1cc1, 0x8201), /* ADATA SX8200PNP 512GB */
3090 .driver_data = NVME_QUIRK_NO_DEEPEST_PS |
3091 NVME_QUIRK_IGNORE_DEV_SUBNQN, },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003092 { PCI_DEVICE_CLASS(PCI_CLASS_STORAGE_EXPRESS, 0xffffff) },
Andy Shevchenko98f7b862020-02-12 12:32:18 +02003093 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2001),
3094 .driver_data = NVME_QUIRK_SINGLE_VECTOR },
Daniel Roschka124298b2017-02-22 15:17:29 -07003095 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2003) },
Benjamin Herrenschmidt66341332019-08-07 17:51:21 +10003096 { PCI_DEVICE(PCI_VENDOR_ID_APPLE, 0x2005),
3097 .driver_data = NVME_QUIRK_SINGLE_VECTOR |
Benjamin Herrenschmidtd38e9f02019-08-07 17:51:22 +10003098 NVME_QUIRK_128_BYTES_SQES |
3099 NVME_QUIRK_SHARED_TAGS },
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003100 { 0, }
3101};
3102MODULE_DEVICE_TABLE(pci, nvme_id_table);
3103
3104static struct pci_driver nvme_driver = {
3105 .name = "nvme",
3106 .id_table = nvme_id_table,
3107 .probe = nvme_probe,
Greg Kroah-Hartman8d85fce2012-12-21 15:13:49 -08003108 .remove = nvme_remove,
Keith Busch09ece142014-01-27 11:29:40 -05003109 .shutdown = nvme_shutdown,
Keith Buschd916b1b2019-05-23 09:27:35 -06003110#ifdef CONFIG_PM_SLEEP
Keith Buschcd638942013-07-15 15:02:23 -06003111 .driver = {
3112 .pm = &nvme_dev_pm_ops,
3113 },
Keith Buschd916b1b2019-05-23 09:27:35 -06003114#endif
Alexander Duyck74d986a2018-04-24 16:47:27 -05003115 .sriov_configure = pci_sriov_configure_simple,
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003116 .err_handler = &nvme_err_handler,
3117};
3118
3119static int __init nvme_init(void)
3120{
Christoph Hellwig81101542019-04-30 11:36:52 -04003121 BUILD_BUG_ON(sizeof(struct nvme_create_cq) != 64);
3122 BUILD_BUG_ON(sizeof(struct nvme_create_sq) != 64);
3123 BUILD_BUG_ON(sizeof(struct nvme_delete_queue) != 64);
Ming Lei612b7282019-02-16 18:13:10 +01003124 BUILD_BUG_ON(IRQ_AFFINITY_MAX_SETS < 2);
Keith Busch17c331672019-12-07 01:16:59 +09003125
3126 write_queues = min(write_queues, num_possible_cpus());
3127 poll_queues = min(poll_queues, num_possible_cpus());
Sagi Grimberg9a6327d2017-06-07 20:31:55 +02003128 return pci_register_driver(&nvme_driver);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003129}
3130
3131static void __exit nvme_exit(void)
3132{
3133 pci_unregister_driver(&nvme_driver);
Ming Lei03e0f3a2017-11-09 19:32:07 +08003134 flush_workqueue(nvme_wq);
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003135}
3136
3137MODULE_AUTHOR("Matthew Wilcox <willy@linux.intel.com>");
3138MODULE_LICENSE("GPL");
Keith Buschc78b47132014-11-21 15:16:32 -07003139MODULE_VERSION("1.0");
Matthew Wilcoxb60503b2011-01-20 12:50:14 -05003140module_init(nvme_init);
3141module_exit(nvme_exit);