blob: b6c8037a9e541bf2e85fc2aeefcbd9c041427b90 [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Damien Lespiau70d21f02013-07-03 21:06:04 +010029#define _PLANE(plane, a, b) _PIPE(plane, a, b)
Paulo Zanonia5c961d2012-10-24 15:59:34 -020030#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
Ville Syrjälä2d401b12014-04-09 13:29:08 +030032#define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
33 (pipe) == PIPE_B ? (b) : (c))
Jani Nikulae7d7cad2014-11-14 16:54:21 +020034#define _PORT3(port, a, b, c) ((port) == PORT_A ? (a) : \
35 (port) == PORT_B ? (b) : (c))
Eugeni Dodonov2b139522012-03-29 12:32:22 -030036
Damien Lespiau98533252014-12-08 17:33:51 +000037#define _MASKED_FIELD(mask, value) ({ \
38 if (__builtin_constant_p(mask)) \
39 BUILD_BUG_ON_MSG(((mask) & 0xffff0000), "Incorrect mask"); \
40 if (__builtin_constant_p(value)) \
41 BUILD_BUG_ON_MSG((value) & 0xffff0000, "Incorrect value"); \
42 if (__builtin_constant_p(mask) && __builtin_constant_p(value)) \
43 BUILD_BUG_ON_MSG((value) & ~(mask), \
44 "Incorrect value for mask"); \
45 (mask) << 16 | (value); })
46#define _MASKED_BIT_ENABLE(a) ({ typeof(a) _a = (a); _MASKED_FIELD(_a, _a); })
47#define _MASKED_BIT_DISABLE(a) (_MASKED_FIELD((a), 0))
48
49
Daniel Vetter6b26c862012-04-24 14:04:12 +020050
Jesse Barnes585fb112008-07-29 11:54:06 -070051/* PCI config space */
52
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030053#define HPLLCC 0xc0 /* 85x only */
54#define GC_CLOCK_CONTROL_MASK (0x7 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_CLOCK_133_200 (0 << 0)
56#define GC_CLOCK_100_200 (1 << 0)
57#define GC_CLOCK_100_133 (2 << 0)
Ville Syrjälä1b1d2712015-05-22 11:22:31 +030058#define GC_CLOCK_133_266 (3 << 0)
59#define GC_CLOCK_133_200_2 (4 << 0)
60#define GC_CLOCK_133_266_2 (5 << 0)
61#define GC_CLOCK_166_266 (6 << 0)
62#define GC_CLOCK_166_250 (7 << 0)
63
Jesse Barnesf97108d2010-01-29 11:27:07 -080064#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070065#define GCFGC 0xf0 /* 915+ only */
66#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
67#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
68#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020069#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
70#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
71#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
72#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
73#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
74#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070075#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070076#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
77#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
78#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
79#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
80#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
81#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
82#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
83#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
84#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
85#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
86#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
87#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
88#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
89#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
90#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
91#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
92#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
93#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
94#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Jesse Barnes9f49c372014-12-10 12:16:05 -080095#define GCDGMBUS 0xcc
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010096#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
97
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070098
99/* Graphics reset regs */
Ville Syrjälä59ea9052014-11-21 21:54:27 +0200100#define I915_GDRST 0xc0 /* PCI config register */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -0700101#define GRDOM_FULL (0<<2)
102#define GRDOM_RENDER (1<<2)
103#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -0700104#define GRDOM_MASK (3<<2)
Ville Syrjälä73bbf6b2014-11-21 21:54:25 +0200105#define GRDOM_RESET_STATUS (1<<1)
Daniel Vetter5ccce182012-04-27 15:17:45 +0200106#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700107
Ville Syrjäläb3a3f032014-05-19 19:23:24 +0300108#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
109#define ILK_GRDOM_FULL (0<<1)
110#define ILK_GRDOM_RENDER (1<<1)
111#define ILK_GRDOM_MEDIA (3<<1)
112#define ILK_GRDOM_MASK (3<<1)
113#define ILK_GRDOM_RESET_ENABLE (1<<0)
114
Jesse Barnes07b7ddd2011-08-03 11:28:44 -0700115#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
116#define GEN6_MBC_SNPCR_SHIFT 21
117#define GEN6_MBC_SNPCR_MASK (3<<21)
118#define GEN6_MBC_SNPCR_MAX (0<<21)
119#define GEN6_MBC_SNPCR_MED (1<<21)
120#define GEN6_MBC_SNPCR_LOW (2<<21)
121#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
122
Imre Deak9e72b462014-05-05 15:13:55 +0300123#define VLV_G3DCTL 0x9024
124#define VLV_GSCKGCTL 0x9028
125
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100126#define GEN6_MBCTL 0x0907c
127#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
128#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
129#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
130#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
131#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
132
Eric Anholtcff458c2010-11-18 09:31:14 +0800133#define GEN6_GDRST 0x941c
134#define GEN6_GRDOM_FULL (1 << 0)
135#define GEN6_GRDOM_RENDER (1 << 1)
136#define GEN6_GRDOM_MEDIA (1 << 2)
137#define GEN6_GRDOM_BLT (1 << 3)
138
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100139#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
140#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
141#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
142#define PP_DIR_DCLV_2G 0xffffffff
143
Ben Widawsky94e409c2013-11-04 22:29:36 -0800144#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
145#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
146
Jeff McGee0cea6502015-02-13 10:27:56 -0600147#define GEN8_R_PWR_CLK_STATE 0x20C8
148#define GEN8_RPCS_ENABLE (1 << 31)
149#define GEN8_RPCS_S_CNT_ENABLE (1 << 18)
150#define GEN8_RPCS_S_CNT_SHIFT 15
151#define GEN8_RPCS_S_CNT_MASK (0x7 << GEN8_RPCS_S_CNT_SHIFT)
152#define GEN8_RPCS_SS_CNT_ENABLE (1 << 11)
153#define GEN8_RPCS_SS_CNT_SHIFT 8
154#define GEN8_RPCS_SS_CNT_MASK (0x7 << GEN8_RPCS_SS_CNT_SHIFT)
155#define GEN8_RPCS_EU_MAX_SHIFT 4
156#define GEN8_RPCS_EU_MAX_MASK (0xf << GEN8_RPCS_EU_MAX_SHIFT)
157#define GEN8_RPCS_EU_MIN_SHIFT 0
158#define GEN8_RPCS_EU_MIN_MASK (0xf << GEN8_RPCS_EU_MIN_SHIFT)
159
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100160#define GAM_ECOCHK 0x4090
Damien Lespiau81e231a2015-02-09 19:33:19 +0000161#define BDW_DISABLE_HDC_INVALIDATION (1<<25)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100162#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700163#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100164#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
165#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300166#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
167#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
168#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
169#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
170#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100171
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200172#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300173#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200174#define ECOBITS_PPGTT_CACHE64B (3<<8)
175#define ECOBITS_PPGTT_CACHE4B (0<<8)
176
Daniel Vetterbe901a52012-04-11 20:42:39 +0200177#define GAB_CTL 0x24000
178#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
179
Daniel Vetter40bae732014-09-11 13:28:08 +0200180#define GEN7_BIOS_RESERVED 0x1082C0
181#define GEN7_BIOS_RESERVED_1M (0 << 5)
182#define GEN7_BIOS_RESERVED_256K (1 << 5)
183#define GEN8_BIOS_RESERVED_SHIFT 7
184#define GEN7_BIOS_RESERVED_MASK 0x1
185#define GEN8_BIOS_RESERVED_MASK 0x3
186
187
Jesse Barnes585fb112008-07-29 11:54:06 -0700188/* VGA stuff */
189
190#define VGA_ST01_MDA 0x3ba
191#define VGA_ST01_CGA 0x3da
192
193#define VGA_MSR_WRITE 0x3c2
194#define VGA_MSR_READ 0x3cc
195#define VGA_MSR_MEM_EN (1<<1)
196#define VGA_MSR_CGA_MODE (1<<0)
197
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300198#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100199#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300200#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700201
202#define VGA_AR_INDEX 0x3c0
203#define VGA_AR_VID_EN (1<<5)
204#define VGA_AR_DATA_WRITE 0x3c0
205#define VGA_AR_DATA_READ 0x3c1
206
207#define VGA_GR_INDEX 0x3ce
208#define VGA_GR_DATA 0x3cf
209/* GR05 */
210#define VGA_GR_MEM_READ_MODE_SHIFT 3
211#define VGA_GR_MEM_READ_MODE_PLANE 1
212/* GR06 */
213#define VGA_GR_MEM_MODE_MASK 0xc
214#define VGA_GR_MEM_MODE_SHIFT 2
215#define VGA_GR_MEM_A0000_AFFFF 0
216#define VGA_GR_MEM_A0000_BFFFF 1
217#define VGA_GR_MEM_B0000_B7FFF 2
218#define VGA_GR_MEM_B0000_BFFFF 3
219
220#define VGA_DACMASK 0x3c6
221#define VGA_DACRX 0x3c7
222#define VGA_DACWX 0x3c8
223#define VGA_DACDATA 0x3c9
224
225#define VGA_CR_INDEX_MDA 0x3b4
226#define VGA_CR_DATA_MDA 0x3b5
227#define VGA_CR_INDEX_CGA 0x3d4
228#define VGA_CR_DATA_CGA 0x3d5
229
230/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800231 * Instruction field definitions used by the command parser
232 */
233#define INSTR_CLIENT_SHIFT 29
234#define INSTR_CLIENT_MASK 0xE0000000
235#define INSTR_MI_CLIENT 0x0
236#define INSTR_BC_CLIENT 0x2
237#define INSTR_RC_CLIENT 0x3
238#define INSTR_SUBCLIENT_SHIFT 27
239#define INSTR_SUBCLIENT_MASK 0x18000000
240#define INSTR_MEDIA_SUBCLIENT 0x2
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800241#define INSTR_26_TO_24_MASK 0x7000000
242#define INSTR_26_TO_24_SHIFT 24
Brad Volkin351e3db2014-02-18 10:15:46 -0800243
244/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700245 * Memory interface instructions used by the kernel
246 */
247#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800248/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
249#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700250
251#define MI_NOOP MI_INSTR(0, 0)
252#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
253#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200254#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700255#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
256#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
257#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
258#define MI_FLUSH MI_INSTR(0x04, 0)
259#define MI_READ_FLUSH (1 << 0)
260#define MI_EXE_FLUSH (1 << 1)
261#define MI_NO_WRITE_FLUSH (1 << 2)
262#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
263#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800264#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800265#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
266#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
267#define MI_ARB_ENABLE (1<<0)
268#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700269#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800270#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
271#define MI_SUSPEND_FLUSH_EN (1<<0)
Michael H. Nguyen86ef6302014-11-21 09:35:36 -0800272#define MI_SET_APPID MI_INSTR(0x0e, 0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400273#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200274#define MI_OVERLAY_CONTINUE (0x0<<21)
275#define MI_OVERLAY_ON (0x1<<21)
276#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700277#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500278#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700279#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500280#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200281/* IVB has funny definitions for which plane to flip. */
282#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
283#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
284#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
285#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
286#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
287#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Damien Lespiau830c81d2014-11-13 17:51:46 +0000288/* SKL ones */
289#define MI_DISPLAY_FLIP_SKL_PLANE_1_A (0 << 8)
290#define MI_DISPLAY_FLIP_SKL_PLANE_1_B (1 << 8)
291#define MI_DISPLAY_FLIP_SKL_PLANE_1_C (2 << 8)
292#define MI_DISPLAY_FLIP_SKL_PLANE_2_A (4 << 8)
293#define MI_DISPLAY_FLIP_SKL_PLANE_2_B (5 << 8)
294#define MI_DISPLAY_FLIP_SKL_PLANE_2_C (6 << 8)
295#define MI_DISPLAY_FLIP_SKL_PLANE_3_A (7 << 8)
296#define MI_DISPLAY_FLIP_SKL_PLANE_3_B (8 << 8)
297#define MI_DISPLAY_FLIP_SKL_PLANE_3_C (9 << 8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700298#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
Ben Widawsky0e792842013-12-16 20:50:37 -0800299#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
300#define MI_SEMAPHORE_UPDATE (1<<21)
301#define MI_SEMAPHORE_COMPARE (1<<20)
302#define MI_SEMAPHORE_REGISTER (1<<18)
303#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
304#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
305#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
306#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
307#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
308#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
309#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
310#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
311#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
312#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
313#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
314#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100315#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
316#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800317#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
318#define MI_MM_SPACE_GTT (1<<8)
319#define MI_MM_SPACE_PHYSICAL (0<<8)
320#define MI_SAVE_EXT_STATE_EN (1<<3)
321#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800322#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800323#define MI_RESTORE_INHIBIT (1<<0)
Ben Widawsky3e789982014-06-30 09:53:37 -0700324#define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
325#define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
Ben Widawsky5ee426c2014-06-30 09:53:38 -0700326#define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
327#define MI_SEMAPHORE_POLL (1<<15)
328#define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
Jesse Barnes585fb112008-07-29 11:54:06 -0700329#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
Ville Syrjälä8edfbb82014-11-14 18:16:56 +0200330#define MI_STORE_DWORD_IMM_GEN4 MI_INSTR(0x20, 2)
331#define MI_MEM_VIRTUAL (1 << 22) /* 945,g33,965 */
332#define MI_USE_GGTT (1 << 22) /* g4x+ */
Jesse Barnes585fb112008-07-29 11:54:06 -0700333#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
334#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000335/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
336 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
337 * simply ignores the register load under certain conditions.
338 * - One can actually load arbitrary many arbitrary registers: Simply issue x
339 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
340 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100341#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
Oscar Mateo8670d6f2014-07-24 17:04:17 +0100342#define MI_LRI_FORCE_POSTED (1<<12)
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100343#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
Damien Lespiaub76bfeb2014-04-07 20:24:33 +0100344#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800345#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000346#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700347#define MI_FLUSH_DW_STORE_INDEX (1<<21)
348#define MI_INVALIDATE_TLB (1<<18)
349#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800350#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800351#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700352#define MI_INVALIDATE_BSD (1<<7)
353#define MI_FLUSH_DW_USE_GTT (1<<2)
354#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700355#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100356#define MI_BATCH_NON_SECURE (1)
357/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800358#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100359#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800360#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700361#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100362#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700363#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800364
Neil Robertsf1f55cc2014-11-07 19:00:26 +0000365#define MI_PREDICATE_SRC0 (0x2400)
366#define MI_PREDICATE_SRC1 (0x2408)
Rodrigo Vivi94353732013-08-28 16:45:46 -0300367
368#define MI_PREDICATE_RESULT_2 (0x2214)
369#define LOWER_SLICE_ENABLED (1<<0)
370#define LOWER_SLICE_DISABLED (0<<0)
371
Jesse Barnes585fb112008-07-29 11:54:06 -0700372/*
373 * 3D instructions used by the kernel
374 */
375#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
376
377#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
378#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
379#define SC_UPDATE_SCISSOR (0x1<<1)
380#define SC_ENABLE_MASK (0x1<<0)
381#define SC_ENABLE (0x1<<0)
382#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
383#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
384#define SCI_YMIN_MASK (0xffff<<16)
385#define SCI_XMIN_MASK (0xffff<<0)
386#define SCI_YMAX_MASK (0xffff<<16)
387#define SCI_XMAX_MASK (0xffff<<0)
388#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
389#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
390#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
391#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
392#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
393#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
394#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
395#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
396#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100397
398#define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
399#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
Jesse Barnes585fb112008-07-29 11:54:06 -0700400#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
401#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100402#define BLT_WRITE_A (2<<20)
403#define BLT_WRITE_RGB (1<<20)
404#define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
Jesse Barnes585fb112008-07-29 11:54:06 -0700405#define BLT_DEPTH_8 (0<<24)
406#define BLT_DEPTH_16_565 (1<<24)
407#define BLT_DEPTH_16_1555 (2<<24)
408#define BLT_DEPTH_32 (3<<24)
Chris Wilsonc4d69da2014-09-08 14:25:41 +0100409#define BLT_ROP_SRC_COPY (0xcc<<16)
410#define BLT_ROP_COLOR_COPY (0xf0<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700411#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
412#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
413#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
414#define ASYNC_FLIP (1<<22)
415#define DISPLAY_PLANE_A (0<<20)
416#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200417#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Arun Siluvery0160f052015-06-23 15:46:57 +0100418#define PIPE_CONTROL_FLUSH_L3 (1<<27)
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200419#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800420#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800421#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200422#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700423#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Chris Wilson148b83d2014-12-16 08:44:31 +0000424#define PIPE_CONTROL_MEDIA_STATE_CLEAR (1<<16)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200425#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800426#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200427#define PIPE_CONTROL_DEPTH_STALL (1<<13)
428#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200429#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200430#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
431#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
432#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
433#define PIPE_CONTROL_NOTIFY (1<<8)
Ben Widawsky3e789982014-06-30 09:53:37 -0700434#define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
Arun Siluveryc82435b2015-06-19 18:37:13 +0100435#define PIPE_CONTROL_DC_FLUSH_ENABLE (1<<5)
Jesse Barnes8d315282011-10-16 10:23:31 +0200436#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
437#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
438#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200439#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200440#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700441#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700442
Brad Volkin3a6fa982014-02-18 10:15:47 -0800443/*
444 * Commands used only by the command parser
445 */
446#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
447#define MI_ARB_CHECK MI_INSTR(0x05, 0)
448#define MI_RS_CONTROL MI_INSTR(0x06, 0)
449#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
450#define MI_PREDICATE MI_INSTR(0x0C, 0)
451#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
452#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800453#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800454#define MI_URB_CLEAR MI_INSTR(0x19, 0)
455#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
456#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800457#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
458#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800459#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
460#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
461#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
462#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
463#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
464#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
465
466#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
467#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800468#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
469#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800470#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
471#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
472#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
473 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
474#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
475 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
476#define GFX_OP_3DSTATE_SO_DECL_LIST \
477 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
478
479#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
480 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
481#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
482 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
483#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
484 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
485#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
486 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
487#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
488 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
489
490#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
491
492#define COLOR_BLT ((0x2<<29)|(0x40<<22))
493#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100494
495/*
Brad Volkin5947de92014-02-18 10:15:50 -0800496 * Registers used only by the command parser
497 */
498#define BCS_SWCTRL 0x22200
499
Jordan Justenc61200c2014-12-11 13:28:09 -0800500#define GPGPU_THREADS_DISPATCHED 0x2290
501#define HS_INVOCATION_COUNT 0x2300
502#define DS_INVOCATION_COUNT 0x2308
503#define IA_VERTICES_COUNT 0x2310
504#define IA_PRIMITIVES_COUNT 0x2318
505#define VS_INVOCATION_COUNT 0x2320
506#define GS_INVOCATION_COUNT 0x2328
507#define GS_PRIMITIVES_COUNT 0x2330
508#define CL_INVOCATION_COUNT 0x2338
509#define CL_PRIMITIVES_COUNT 0x2340
510#define PS_INVOCATION_COUNT 0x2348
511#define PS_DEPTH_COUNT 0x2350
Brad Volkin5947de92014-02-18 10:15:50 -0800512
513/* There are the 4 64-bit counter registers, one for each stream output */
514#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
515
Brad Volkin113a0472014-04-08 14:18:58 -0700516#define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
517
518#define GEN7_3DPRIM_END_OFFSET 0x2420
519#define GEN7_3DPRIM_START_VERTEX 0x2430
520#define GEN7_3DPRIM_VERTEX_COUNT 0x2434
521#define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
522#define GEN7_3DPRIM_START_INSTANCE 0x243C
523#define GEN7_3DPRIM_BASE_VERTEX 0x2440
524
Kenneth Graunke180b8132014-03-25 22:52:03 -0700525#define OACONTROL 0x2360
526
Brad Volkin220375a2014-02-18 10:15:51 -0800527#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
528#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
529#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
530 _GEN7_PIPEA_DE_LOAD_SL, \
531 _GEN7_PIPEB_DE_LOAD_SL)
532
Brad Volkin5947de92014-02-18 10:15:50 -0800533/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100534 * Reset registers
535 */
536#define DEBUG_RESET_I830 0x6070
537#define DEBUG_RESET_FULL (1<<7)
538#define DEBUG_RESET_RENDER (1<<8)
539#define DEBUG_RESET_DISPLAY (1<<9)
540
Jesse Barnes57f350b2012-03-28 13:39:25 -0700541/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300542 * IOSF sideband
543 */
544#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
545#define IOSF_DEVFN_SHIFT 24
546#define IOSF_OPCODE_SHIFT 16
547#define IOSF_PORT_SHIFT 8
548#define IOSF_BYTE_ENABLES_SHIFT 4
549#define IOSF_BAR_SHIFT 1
550#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800551#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300552#define IOSF_PORT_PUNIT 0x4
553#define IOSF_PORT_NC 0x11
554#define IOSF_PORT_DPIO 0x12
Chon Ming Leea09cadd2014-04-09 13:28:14 +0300555#define IOSF_PORT_DPIO_2 0x1a
Jani Nikulae9f882a2013-08-27 15:12:14 +0300556#define IOSF_PORT_GPIO_NC 0x13
557#define IOSF_PORT_CCK 0x14
558#define IOSF_PORT_CCU 0xA9
559#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530560#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300561#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
562#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
563
Jesse Barnes30a970c2013-11-04 13:48:12 -0800564/* See configdb bunit SB addr map */
565#define BUNIT_REG_BISOC 0x11
566
Jesse Barnes30a970c2013-11-04 13:48:12 -0800567#define PUNIT_REG_DSPFREQ 0x36
Ville Syrjälä383c5a62014-06-28 02:03:57 +0300568#define DSPFREQSTAT_SHIFT_CHV 24
569#define DSPFREQSTAT_MASK_CHV (0x1f << DSPFREQSTAT_SHIFT_CHV)
570#define DSPFREQGUAR_SHIFT_CHV 8
571#define DSPFREQGUAR_MASK_CHV (0x1f << DSPFREQGUAR_SHIFT_CHV)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800572#define DSPFREQSTAT_SHIFT 30
573#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
574#define DSPFREQGUAR_SHIFT 14
575#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Ville Syrjäläcfb41412015-03-05 21:19:51 +0200576#define DSP_MAXFIFO_PM5_STATUS (1 << 22) /* chv */
577#define DSP_AUTO_CDCLK_GATE_DISABLE (1 << 7) /* chv */
578#define DSP_MAXFIFO_PM5_ENABLE (1 << 6) /* chv */
Ville Syrjälä26972b02014-06-28 02:04:11 +0300579#define _DP_SSC(val, pipe) ((val) << (2 * (pipe)))
580#define DP_SSC_MASK(pipe) _DP_SSC(0x3, (pipe))
581#define DP_SSC_PWR_ON(pipe) _DP_SSC(0x0, (pipe))
582#define DP_SSC_CLK_GATE(pipe) _DP_SSC(0x1, (pipe))
583#define DP_SSC_RESET(pipe) _DP_SSC(0x2, (pipe))
584#define DP_SSC_PWR_GATE(pipe) _DP_SSC(0x3, (pipe))
585#define _DP_SSS(val, pipe) ((val) << (2 * (pipe) + 16))
586#define DP_SSS_MASK(pipe) _DP_SSS(0x3, (pipe))
587#define DP_SSS_PWR_ON(pipe) _DP_SSS(0x0, (pipe))
588#define DP_SSS_CLK_GATE(pipe) _DP_SSS(0x1, (pipe))
589#define DP_SSS_RESET(pipe) _DP_SSS(0x2, (pipe))
590#define DP_SSS_PWR_GATE(pipe) _DP_SSS(0x3, (pipe))
Imre Deaka30180a2014-03-04 19:23:02 +0200591
592/* See the PUNIT HAS v0.8 for the below bits */
593enum punit_power_well {
594 PUNIT_POWER_WELL_RENDER = 0,
595 PUNIT_POWER_WELL_MEDIA = 1,
596 PUNIT_POWER_WELL_DISP2D = 3,
597 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
598 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
599 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
600 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
601 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
602 PUNIT_POWER_WELL_DPIO_RX0 = 10,
603 PUNIT_POWER_WELL_DPIO_RX1 = 11,
Ville Syrjälä5d6f7ea2014-06-28 02:04:08 +0300604 PUNIT_POWER_WELL_DPIO_CMN_D = 12,
Imre Deaka30180a2014-03-04 19:23:02 +0200605
606 PUNIT_POWER_WELL_NUM,
607};
608
Satheeshakrishna M94dd5132015-02-04 13:57:44 +0000609enum skl_disp_power_wells {
610 SKL_DISP_PW_MISC_IO,
611 SKL_DISP_PW_DDI_A_E,
612 SKL_DISP_PW_DDI_B,
613 SKL_DISP_PW_DDI_C,
614 SKL_DISP_PW_DDI_D,
615 SKL_DISP_PW_1 = 14,
616 SKL_DISP_PW_2,
617};
618
619#define SKL_POWER_WELL_STATE(pw) (1 << ((pw) * 2))
620#define SKL_POWER_WELL_REQ(pw) (1 << (((pw) * 2) + 1))
621
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800622#define PUNIT_REG_PWRGT_CTRL 0x60
623#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200624#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
625#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
626#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
627#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
628#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800629
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300630#define PUNIT_REG_GPU_LFM 0xd3
631#define PUNIT_REG_GPU_FREQ_REQ 0xd4
632#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläc8e96272014-11-07 21:33:44 +0200633#define GPLLENABLE (1<<4)
Ville Syrjäläe8474402013-06-26 17:43:24 +0300634#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300635#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
Deepak S31685c22014-07-03 17:33:01 -0400636#define PUNIT_REG_CZ_TIMESTAMP 0xce
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300637
638#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
639#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
640
Deepak S095acd52015-01-17 11:05:59 +0530641#define FB_GFX_FMAX_AT_VMAX_FUSE 0x136
642#define FB_GFX_FREQ_FUSE_MASK 0xff
643#define FB_GFX_FMAX_AT_VMAX_2SS4EU_FUSE_SHIFT 24
644#define FB_GFX_FMAX_AT_VMAX_2SS6EU_FUSE_SHIFT 16
645#define FB_GFX_FMAX_AT_VMAX_2SS8EU_FUSE_SHIFT 8
646
647#define FB_GFX_FMIN_AT_VMIN_FUSE 0x137
648#define FB_GFX_FMIN_AT_VMIN_FUSE_SHIFT 8
649
Ville Syrjäläfc1ac8d2015-03-05 21:19:52 +0200650#define PUNIT_REG_DDR_SETUP2 0x139
651#define FORCE_DDR_FREQ_REQ_ACK (1 << 8)
652#define FORCE_DDR_LOW_FREQ (1 << 1)
653#define FORCE_DDR_HIGH_FREQ (1 << 0)
654
Deepak S2b6b3a02014-05-27 15:59:30 +0530655#define PUNIT_GPU_STATUS_REG 0xdb
656#define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
657#define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
658#define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
659#define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
660
661#define PUNIT_GPU_DUTYCYCLE_REG 0xdf
662#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
663#define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
664
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300665#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
666#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
667#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
668#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
669#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
670#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
671#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
672#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
673#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
674#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
675
Deepak S3ef62342015-04-29 08:36:24 +0530676#define VLV_TURBO_SOC_OVERRIDE 0x04
677#define VLV_OVERRIDE_EN 1
678#define VLV_SOC_TDP_EN (1 << 1)
679#define VLV_BIAS_CPU_125_SOC_875 (6 << 2)
680#define CHV_BIAS_CPU_50_SOC_50 (3 << 2)
681
Deepak S31685c22014-07-03 17:33:01 -0400682#define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
Deepak S31685c22014-07-03 17:33:01 -0400683
ymohanmabe4fc042013-08-27 23:40:56 +0300684/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800685#define CCK_FUSE_REG 0x8
686#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300687#define CCK_REG_DSI_PLL_FUSE 0x44
688#define CCK_REG_DSI_PLL_CONTROL 0x48
689#define DSI_PLL_VCO_EN (1 << 31)
690#define DSI_PLL_LDO_GATE (1 << 30)
691#define DSI_PLL_P1_POST_DIV_SHIFT 17
692#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
693#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
694#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
695#define DSI_PLL_MUX_MASK (3 << 9)
696#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
697#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
698#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
699#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
700#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
701#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
702#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
703#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
704#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
705#define DSI_PLL_LOCK (1 << 0)
706#define CCK_REG_DSI_PLL_DIVIDER 0x4c
707#define DSI_PLL_LFSR (1 << 31)
708#define DSI_PLL_FRACTION_EN (1 << 30)
709#define DSI_PLL_FRAC_COUNTER_SHIFT 27
710#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
711#define DSI_PLL_USYNC_CNT_SHIFT 18
712#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
713#define DSI_PLL_N1_DIV_SHIFT 16
714#define DSI_PLL_N1_DIV_MASK (3 << 16)
715#define DSI_PLL_M1_DIV_SHIFT 0
716#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800717#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
Ville Syrjälä9cf33db2014-06-13 13:37:48 +0300718#define DISPLAY_TRUNK_FORCE_ON (1 << 17)
719#define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
720#define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
721#define DISPLAY_FREQUENCY_STATUS_SHIFT 8
722#define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
ymohanmabe4fc042013-08-27 23:40:56 +0300723
Ville Syrjälä0e767182014-04-25 20:14:31 +0300724/**
725 * DOC: DPIO
726 *
Imre Deakeee21562015-03-10 21:18:30 +0200727 * VLV, CHV and BXT have slightly peculiar display PHYs for driving DP/HDMI
Ville Syrjälä0e767182014-04-25 20:14:31 +0300728 * ports. DPIO is the name given to such a display PHY. These PHYs
729 * don't follow the standard programming model using direct MMIO
730 * registers, and instead their registers must be accessed trough IOSF
731 * sideband. VLV has one such PHY for driving ports B and C, and CHV
732 * adds another PHY for driving port D. Each PHY responds to specific
733 * IOSF-SB port.
734 *
735 * Each display PHY is made up of one or two channels. Each channel
736 * houses a common lane part which contains the PLL and other common
737 * logic. CH0 common lane also contains the IOSF-SB logic for the
738 * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
739 * must be running when any DPIO registers are accessed.
740 *
741 * In addition to having their own registers, the PHYs are also
742 * controlled through some dedicated signals from the display
743 * controller. These include PLL reference clock enable, PLL enable,
744 * and CRI clock selection, for example.
745 *
746 * Eeach channel also has two splines (also called data lanes), and
747 * each spline is made up of one Physical Access Coding Sub-Layer
748 * (PCS) block and two TX lanes. So each channel has two PCS blocks
749 * and four TX lanes. The TX lanes are used as DP lanes or TMDS
750 * data/clock pairs depending on the output type.
751 *
752 * Additionally the PHY also contains an AUX lane with AUX blocks
753 * for each channel. This is used for DP AUX communication, but
754 * this fact isn't really relevant for the driver since AUX is
755 * controlled from the display controller side. No DPIO registers
756 * need to be accessed during AUX communication,
757 *
Imre Deakeee21562015-03-10 21:18:30 +0200758 * Generally on VLV/CHV the common lane corresponds to the pipe and
Masanari Iida32197aa2014-10-20 23:53:13 +0900759 * the spline (PCS/TX) corresponds to the port.
Ville Syrjälä0e767182014-04-25 20:14:31 +0300760 *
761 * For dual channel PHY (VLV/CHV):
762 *
763 * pipe A == CMN/PLL/REF CH0
764 *
765 * pipe B == CMN/PLL/REF CH1
766 *
767 * port B == PCS/TX CH0
768 *
769 * port C == PCS/TX CH1
770 *
771 * This is especially important when we cross the streams
772 * ie. drive port B with pipe B, or port C with pipe A.
773 *
774 * For single channel PHY (CHV):
775 *
776 * pipe C == CMN/PLL/REF CH0
777 *
778 * port D == PCS/TX CH0
779 *
Imre Deakeee21562015-03-10 21:18:30 +0200780 * On BXT the entire PHY channel corresponds to the port. That means
781 * the PLL is also now associated with the port rather than the pipe,
782 * and so the clock needs to be routed to the appropriate transcoder.
783 * Port A PLL is directly connected to transcoder EDP and port B/C
784 * PLLs can be routed to any transcoder A/B/C.
785 *
786 * Note: DDI0 is digital port B, DD1 is digital port C, and DDI2 is
787 * digital port D (CHV) or port A (BXT).
Ville Syrjälä0e767182014-04-25 20:14:31 +0300788 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300789/*
Imre Deakeee21562015-03-10 21:18:30 +0200790 * Dual channel PHY (VLV/CHV/BXT)
Ville Syrjälä0e767182014-04-25 20:14:31 +0300791 * ---------------------------------
792 * | CH0 | CH1 |
793 * | CMN/PLL/REF | CMN/PLL/REF |
794 * |---------------|---------------| Display PHY
795 * | PCS01 | PCS23 | PCS01 | PCS23 |
796 * |-------|-------|-------|-------|
797 * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
798 * ---------------------------------
799 * | DDI0 | DDI1 | DP/HDMI ports
800 * ---------------------------------
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200801 *
Imre Deakeee21562015-03-10 21:18:30 +0200802 * Single channel PHY (CHV/BXT)
Ville Syrjälä0e767182014-04-25 20:14:31 +0300803 * -----------------
804 * | CH0 |
805 * | CMN/PLL/REF |
806 * |---------------| Display PHY
807 * | PCS01 | PCS23 |
808 * |-------|-------|
809 * |TX0|TX1|TX2|TX3|
810 * -----------------
811 * | DDI2 | DP/HDMI port
812 * -----------------
Jesse Barnes57f350b2012-03-28 13:39:25 -0700813 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300814#define DPIO_DEVFN 0
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300815
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200816#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700817#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
818#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
819#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700820#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700821
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800822#define DPIO_PHY(pipe) ((pipe) >> 1)
823#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
824
Daniel Vetter598fac62013-04-18 22:01:46 +0200825/*
826 * Per pipe/PLL DPIO regs
827 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800828#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700829#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200830#define DPIO_POST_DIV_DAC 0
831#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
832#define DPIO_POST_DIV_LVDS1 2
833#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700834#define DPIO_K_SHIFT (24) /* 4 bits */
835#define DPIO_P1_SHIFT (21) /* 3 bits */
836#define DPIO_P2_SHIFT (16) /* 5 bits */
837#define DPIO_N_SHIFT (12) /* 4 bits */
838#define DPIO_ENABLE_CALIBRATION (1<<11)
839#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
840#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800841#define _VLV_PLL_DW3_CH1 0x802c
842#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700843
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800844#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700845#define DPIO_REFSEL_OVERRIDE 27
846#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
847#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
848#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530849#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700850#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
851#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800852#define _VLV_PLL_DW5_CH1 0x8034
853#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700854
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800855#define _VLV_PLL_DW7_CH0 0x801c
856#define _VLV_PLL_DW7_CH1 0x803c
857#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700858
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800859#define _VLV_PLL_DW8_CH0 0x8040
860#define _VLV_PLL_DW8_CH1 0x8060
861#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200862
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800863#define VLV_PLL_DW9_BCAST 0xc044
864#define _VLV_PLL_DW9_CH0 0x8044
865#define _VLV_PLL_DW9_CH1 0x8064
866#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200867
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800868#define _VLV_PLL_DW10_CH0 0x8048
869#define _VLV_PLL_DW10_CH1 0x8068
870#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200871
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800872#define _VLV_PLL_DW11_CH0 0x804c
873#define _VLV_PLL_DW11_CH1 0x806c
874#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700875
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800876/* Spec for ref block start counts at DW10 */
877#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200878
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800879#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100880
Daniel Vetter598fac62013-04-18 22:01:46 +0200881/*
882 * Per DDI channel DPIO regs
883 */
884
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800885#define _VLV_PCS_DW0_CH0 0x8200
886#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200887#define DPIO_PCS_TX_LANE2_RESET (1<<16)
888#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300889#define DPIO_LEFT_TXFIFO_RST_MASTER2 (1<<4)
890#define DPIO_RIGHT_TXFIFO_RST_MASTER2 (1<<3)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800891#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200892
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300893#define _VLV_PCS01_DW0_CH0 0x200
894#define _VLV_PCS23_DW0_CH0 0x400
895#define _VLV_PCS01_DW0_CH1 0x2600
896#define _VLV_PCS23_DW0_CH1 0x2800
897#define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
898#define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
899
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800900#define _VLV_PCS_DW1_CH0 0x8204
901#define _VLV_PCS_DW1_CH1 0x8404
Ville Syrjäläd2152b22014-04-28 14:15:24 +0300902#define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
Daniel Vetter598fac62013-04-18 22:01:46 +0200903#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
904#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
905#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
906#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800907#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200908
Ville Syrjälä97fd4d52014-04-09 13:29:02 +0300909#define _VLV_PCS01_DW1_CH0 0x204
910#define _VLV_PCS23_DW1_CH0 0x404
911#define _VLV_PCS01_DW1_CH1 0x2604
912#define _VLV_PCS23_DW1_CH1 0x2804
913#define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
914#define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
915
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800916#define _VLV_PCS_DW8_CH0 0x8220
917#define _VLV_PCS_DW8_CH1 0x8420
Ville Syrjälä9197c882014-04-09 13:29:05 +0300918#define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
919#define CHV_PCS_USEDCLKCHANNEL (1 << 21)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800920#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200921
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800922#define _VLV_PCS01_DW8_CH0 0x0220
923#define _VLV_PCS23_DW8_CH0 0x0420
924#define _VLV_PCS01_DW8_CH1 0x2620
925#define _VLV_PCS23_DW8_CH1 0x2820
926#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
927#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200928
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800929#define _VLV_PCS_DW9_CH0 0x8224
930#define _VLV_PCS_DW9_CH1 0x8424
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300931#define DPIO_PCS_TX2MARGIN_MASK (0x7<<13)
932#define DPIO_PCS_TX2MARGIN_000 (0<<13)
933#define DPIO_PCS_TX2MARGIN_101 (1<<13)
934#define DPIO_PCS_TX1MARGIN_MASK (0x7<<10)
935#define DPIO_PCS_TX1MARGIN_000 (0<<10)
936#define DPIO_PCS_TX1MARGIN_101 (1<<10)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800937#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200938
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300939#define _VLV_PCS01_DW9_CH0 0x224
940#define _VLV_PCS23_DW9_CH0 0x424
941#define _VLV_PCS01_DW9_CH1 0x2624
942#define _VLV_PCS23_DW9_CH1 0x2824
943#define VLV_PCS01_DW9(ch) _PORT(ch, _VLV_PCS01_DW9_CH0, _VLV_PCS01_DW9_CH1)
944#define VLV_PCS23_DW9(ch) _PORT(ch, _VLV_PCS23_DW9_CH0, _VLV_PCS23_DW9_CH1)
945
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300946#define _CHV_PCS_DW10_CH0 0x8228
947#define _CHV_PCS_DW10_CH1 0x8428
948#define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
949#define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
Ville Syrjäläa02ef3c2014-08-18 14:42:45 +0300950#define DPIO_PCS_TX2DEEMP_MASK (0xf<<24)
951#define DPIO_PCS_TX2DEEMP_9P5 (0<<24)
952#define DPIO_PCS_TX2DEEMP_6P0 (2<<24)
953#define DPIO_PCS_TX1DEEMP_MASK (0xf<<16)
954#define DPIO_PCS_TX1DEEMP_9P5 (0<<16)
955#define DPIO_PCS_TX1DEEMP_6P0 (2<<16)
Chon Ming Lee9d556c92014-05-02 14:27:47 +0300956#define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
957
Ville Syrjälä1966e592014-04-09 13:29:04 +0300958#define _VLV_PCS01_DW10_CH0 0x0228
959#define _VLV_PCS23_DW10_CH0 0x0428
960#define _VLV_PCS01_DW10_CH1 0x2628
961#define _VLV_PCS23_DW10_CH1 0x2828
962#define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
963#define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
964
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800965#define _VLV_PCS_DW11_CH0 0x822c
966#define _VLV_PCS_DW11_CH1 0x842c
Ville Syrjälä2e523e92015-04-10 18:21:27 +0300967#define DPIO_TX2_STAGGER_MASK(x) ((x)<<24)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300968#define DPIO_LANEDESKEW_STRAP_OVRD (1<<3)
969#define DPIO_LEFT_TXFIFO_RST_MASTER (1<<1)
970#define DPIO_RIGHT_TXFIFO_RST_MASTER (1<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800971#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200972
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300973#define _VLV_PCS01_DW11_CH0 0x022c
974#define _VLV_PCS23_DW11_CH0 0x042c
975#define _VLV_PCS01_DW11_CH1 0x262c
976#define _VLV_PCS23_DW11_CH1 0x282c
Ville Syrjälä142d2ec2014-10-16 20:52:32 +0300977#define VLV_PCS01_DW11(ch) _PORT(ch, _VLV_PCS01_DW11_CH0, _VLV_PCS01_DW11_CH1)
978#define VLV_PCS23_DW11(ch) _PORT(ch, _VLV_PCS23_DW11_CH0, _VLV_PCS23_DW11_CH1)
Ville Syrjälä570e2a72014-08-18 14:42:46 +0300979
Ville Syrjälä2e523e92015-04-10 18:21:27 +0300980#define _VLV_PCS01_DW12_CH0 0x0230
981#define _VLV_PCS23_DW12_CH0 0x0430
982#define _VLV_PCS01_DW12_CH1 0x2630
983#define _VLV_PCS23_DW12_CH1 0x2830
984#define VLV_PCS01_DW12(ch) _PORT(ch, _VLV_PCS01_DW12_CH0, _VLV_PCS01_DW12_CH1)
985#define VLV_PCS23_DW12(ch) _PORT(ch, _VLV_PCS23_DW12_CH0, _VLV_PCS23_DW12_CH1)
986
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800987#define _VLV_PCS_DW12_CH0 0x8230
988#define _VLV_PCS_DW12_CH1 0x8430
Ville Syrjälä2e523e92015-04-10 18:21:27 +0300989#define DPIO_TX2_STAGGER_MULT(x) ((x)<<20)
990#define DPIO_TX1_STAGGER_MULT(x) ((x)<<16)
991#define DPIO_TX1_STAGGER_MASK(x) ((x)<<8)
992#define DPIO_LANESTAGGER_STRAP_OVRD (1<<6)
993#define DPIO_LANESTAGGER_STRAP(x) ((x)<<0)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800994#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200995
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800996#define _VLV_PCS_DW14_CH0 0x8238
997#define _VLV_PCS_DW14_CH1 0x8438
998#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200999
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001000#define _VLV_PCS_DW23_CH0 0x825c
1001#define _VLV_PCS_DW23_CH1 0x845c
1002#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001003
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001004#define _VLV_TX_DW2_CH0 0x8288
1005#define _VLV_TX_DW2_CH1 0x8488
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001006#define DPIO_SWING_MARGIN000_SHIFT 16
1007#define DPIO_SWING_MARGIN000_MASK (0xff << DPIO_SWING_MARGIN000_SHIFT)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001008#define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001009#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001010
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001011#define _VLV_TX_DW3_CH0 0x828c
1012#define _VLV_TX_DW3_CH1 0x848c
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001013/* The following bit for CHV phy */
1014#define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001015#define DPIO_SWING_MARGIN101_SHIFT 16
1016#define DPIO_SWING_MARGIN101_MASK (0xff << DPIO_SWING_MARGIN101_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001017#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
1018
1019#define _VLV_TX_DW4_CH0 0x8290
1020#define _VLV_TX_DW4_CH1 0x8490
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001021#define DPIO_SWING_DEEMPH9P5_SHIFT 24
1022#define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
Ville Syrjälä1fb44502014-06-28 02:04:03 +03001023#define DPIO_SWING_DEEMPH6P0_SHIFT 16
1024#define DPIO_SWING_DEEMPH6P0_MASK (0xff << DPIO_SWING_DEEMPH6P0_SHIFT)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001025#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
1026
1027#define _VLV_TX3_DW4_CH0 0x690
1028#define _VLV_TX3_DW4_CH1 0x2a90
1029#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
1030
1031#define _VLV_TX_DW5_CH0 0x8294
1032#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +02001033#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001034#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001035
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001036#define _VLV_TX_DW11_CH0 0x82ac
1037#define _VLV_TX_DW11_CH1 0x84ac
1038#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +02001039
Chon Ming Leeab3c7592013-11-07 10:43:30 +08001040#define _VLV_TX_DW14_CH0 0x82b8
1041#define _VLV_TX_DW14_CH1 0x84b8
1042#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +05301043
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001044/* CHV dpPhy registers */
1045#define _CHV_PLL_DW0_CH0 0x8000
1046#define _CHV_PLL_DW0_CH1 0x8180
1047#define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
1048
1049#define _CHV_PLL_DW1_CH0 0x8004
1050#define _CHV_PLL_DW1_CH1 0x8184
1051#define DPIO_CHV_N_DIV_SHIFT 8
1052#define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
1053#define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
1054
1055#define _CHV_PLL_DW2_CH0 0x8008
1056#define _CHV_PLL_DW2_CH1 0x8188
1057#define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
1058
1059#define _CHV_PLL_DW3_CH0 0x800c
1060#define _CHV_PLL_DW3_CH1 0x818c
1061#define DPIO_CHV_FRAC_DIV_EN (1 << 16)
1062#define DPIO_CHV_FIRST_MOD (0 << 8)
1063#define DPIO_CHV_SECOND_MOD (1 << 8)
1064#define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
Vijay Purushothamana945ce7e2015-03-05 19:30:57 +05301065#define DPIO_CHV_FEEDFWD_GAIN_MASK (0xF << 0)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001066#define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
1067
1068#define _CHV_PLL_DW6_CH0 0x8018
1069#define _CHV_PLL_DW6_CH1 0x8198
1070#define DPIO_CHV_GAIN_CTRL_SHIFT 16
1071#define DPIO_CHV_INT_COEFF_SHIFT 8
1072#define DPIO_CHV_PROP_COEFF_SHIFT 0
1073#define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
1074
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301075#define _CHV_PLL_DW8_CH0 0x8020
1076#define _CHV_PLL_DW8_CH1 0x81A0
Vijay Purushothaman9cbe40c2015-03-05 19:33:08 +05301077#define DPIO_CHV_TDC_TARGET_CNT_SHIFT 0
1078#define DPIO_CHV_TDC_TARGET_CNT_MASK (0x3FF << 0)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301079#define CHV_PLL_DW8(ch) _PIPE(ch, _CHV_PLL_DW8_CH0, _CHV_PLL_DW8_CH1)
1080
1081#define _CHV_PLL_DW9_CH0 0x8024
1082#define _CHV_PLL_DW9_CH1 0x81A4
1083#define DPIO_CHV_INT_LOCK_THRESHOLD_SHIFT 1 /* 3 bits */
Vijay Purushothamande3a0fd2015-03-05 19:32:06 +05301084#define DPIO_CHV_INT_LOCK_THRESHOLD_MASK (7 << 1)
Vijay Purushothamand3eee4b2015-02-16 15:07:58 +05301085#define DPIO_CHV_INT_LOCK_THRESHOLD_SEL_COARSE 1 /* 1: coarse & 0 : fine */
1086#define CHV_PLL_DW9(ch) _PIPE(ch, _CHV_PLL_DW9_CH0, _CHV_PLL_DW9_CH1)
1087
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001088#define _CHV_CMN_DW5_CH0 0x8114
1089#define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
1090#define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
1091#define CHV_BUFRIGHTENA1_FORCE (3 << 20)
1092#define CHV_BUFRIGHTENA1_MASK (3 << 20)
1093#define CHV_BUFLEFTENA1_DISABLE (0 << 22)
1094#define CHV_BUFLEFTENA1_NORMAL (1 << 22)
1095#define CHV_BUFLEFTENA1_FORCE (3 << 22)
1096#define CHV_BUFLEFTENA1_MASK (3 << 22)
1097
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001098#define _CHV_CMN_DW13_CH0 0x8134
1099#define _CHV_CMN_DW0_CH1 0x8080
1100#define DPIO_CHV_S1_DIV_SHIFT 21
1101#define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
1102#define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
1103#define DPIO_CHV_K_DIV_SHIFT 4
1104#define DPIO_PLL_FREQLOCK (1 << 1)
1105#define DPIO_PLL_LOCK (1 << 0)
1106#define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
1107
1108#define _CHV_CMN_DW14_CH0 0x8138
1109#define _CHV_CMN_DW1_CH1 0x8084
1110#define DPIO_AFC_RECAL (1 << 14)
1111#define DPIO_DCLKP_EN (1 << 13)
Ville Syrjäläb9e5ac32014-05-27 16:30:18 +03001112#define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
1113#define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
1114#define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
1115#define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
1116#define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
1117#define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
1118#define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
1119#define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001120#define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
1121
Ville Syrjälä9197c882014-04-09 13:29:05 +03001122#define _CHV_CMN_DW19_CH0 0x814c
1123#define _CHV_CMN_DW6_CH1 0x8098
1124#define CHV_CMN_USEDCLKCHANNEL (1 << 13)
1125#define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
1126
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001127#define CHV_CMN_DW30 0x8178
1128#define DPIO_LRC_BYPASS (1 << 3)
1129
1130#define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
1131 (lane) * 0x200 + (offset))
1132
Ville Syrjäläf72df8d2014-04-09 13:29:03 +03001133#define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
1134#define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
1135#define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
1136#define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
1137#define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
1138#define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
1139#define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
1140#define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
1141#define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
1142#define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
1143#define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03001144#define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
1145#define DPIO_FRC_LATENCY_SHFIT 8
1146#define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
1147#define DPIO_UPAR_SHIFT 30
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301148
1149/* BXT PHY registers */
1150#define _BXT_PHY(phy, a, b) _PIPE((phy), (a), (b))
1151
1152#define BXT_P_CR_GT_DISP_PWRON 0x138090
1153#define GT_DISPLAY_POWER_ON(phy) (1 << (phy))
1154
1155#define _PHY_CTL_FAMILY_EDP 0x64C80
1156#define _PHY_CTL_FAMILY_DDI 0x64C90
1157#define COMMON_RESET_DIS (1 << 31)
1158#define BXT_PHY_CTL_FAMILY(phy) _BXT_PHY((phy), _PHY_CTL_FAMILY_DDI, \
1159 _PHY_CTL_FAMILY_EDP)
1160
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301161/* BXT PHY PLL registers */
1162#define _PORT_PLL_A 0x46074
1163#define _PORT_PLL_B 0x46078
1164#define _PORT_PLL_C 0x4607c
1165#define PORT_PLL_ENABLE (1 << 31)
1166#define PORT_PLL_LOCK (1 << 30)
1167#define PORT_PLL_REF_SEL (1 << 27)
1168#define BXT_PORT_PLL_ENABLE(port) _PORT(port, _PORT_PLL_A, _PORT_PLL_B)
1169
1170#define _PORT_PLL_EBB_0_A 0x162034
1171#define _PORT_PLL_EBB_0_B 0x6C034
1172#define _PORT_PLL_EBB_0_C 0x6C340
1173#define PORT_PLL_P1_MASK (0x07 << 13)
1174#define PORT_PLL_P1(x) ((x) << 13)
1175#define PORT_PLL_P2_MASK (0x1f << 8)
1176#define PORT_PLL_P2(x) ((x) << 8)
1177#define BXT_PORT_PLL_EBB_0(port) _PORT3(port, _PORT_PLL_EBB_0_A, \
1178 _PORT_PLL_EBB_0_B, \
1179 _PORT_PLL_EBB_0_C)
1180
1181#define _PORT_PLL_EBB_4_A 0x162038
1182#define _PORT_PLL_EBB_4_B 0x6C038
1183#define _PORT_PLL_EBB_4_C 0x6C344
1184#define PORT_PLL_10BIT_CLK_ENABLE (1 << 13)
1185#define PORT_PLL_RECALIBRATE (1 << 14)
1186#define BXT_PORT_PLL_EBB_4(port) _PORT3(port, _PORT_PLL_EBB_4_A, \
1187 _PORT_PLL_EBB_4_B, \
1188 _PORT_PLL_EBB_4_C)
1189
1190#define _PORT_PLL_0_A 0x162100
1191#define _PORT_PLL_0_B 0x6C100
1192#define _PORT_PLL_0_C 0x6C380
1193/* PORT_PLL_0_A */
1194#define PORT_PLL_M2_MASK 0xFF
1195/* PORT_PLL_1_A */
1196#define PORT_PLL_N_MASK (0x0F << 8)
1197#define PORT_PLL_N(x) ((x) << 8)
1198/* PORT_PLL_2_A */
1199#define PORT_PLL_M2_FRAC_MASK 0x3FFFFF
1200/* PORT_PLL_3_A */
1201#define PORT_PLL_M2_FRAC_ENABLE (1 << 16)
1202/* PORT_PLL_6_A */
1203#define PORT_PLL_PROP_COEFF_MASK 0xF
1204#define PORT_PLL_INT_COEFF_MASK (0x1F << 8)
1205#define PORT_PLL_INT_COEFF(x) ((x) << 8)
1206#define PORT_PLL_GAIN_CTL_MASK (0x07 << 16)
1207#define PORT_PLL_GAIN_CTL(x) ((x) << 16)
1208/* PORT_PLL_8_A */
1209#define PORT_PLL_TARGET_CNT_MASK 0x3FF
Vandana Kannanb6dc71f2015-05-13 12:18:52 +05301210/* PORT_PLL_9_A */
1211#define PORT_PLL_LOCK_THRESHOLD_MASK 0xe
1212/* PORT_PLL_10_A */
1213#define PORT_PLL_DCO_AMP_OVR_EN_H (1<<27)
1214#define PORT_PLL_DCO_AMP_MASK 0x3c00
1215#define PORT_PLL_DCO_AMP(x) (x<<10)
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301216#define _PORT_PLL_BASE(port) _PORT3(port, _PORT_PLL_0_A, \
1217 _PORT_PLL_0_B, \
1218 _PORT_PLL_0_C)
1219#define BXT_PORT_PLL(port, idx) (_PORT_PLL_BASE(port) + (idx) * 4)
1220
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301221/* BXT PHY common lane registers */
1222#define _PORT_CL1CM_DW0_A 0x162000
1223#define _PORT_CL1CM_DW0_BC 0x6C000
1224#define PHY_POWER_GOOD (1 << 16)
1225#define BXT_PORT_CL1CM_DW0(phy) _BXT_PHY((phy), _PORT_CL1CM_DW0_BC, \
1226 _PORT_CL1CM_DW0_A)
1227
1228#define _PORT_CL1CM_DW9_A 0x162024
1229#define _PORT_CL1CM_DW9_BC 0x6C024
1230#define IREF0RC_OFFSET_SHIFT 8
1231#define IREF0RC_OFFSET_MASK (0xFF << IREF0RC_OFFSET_SHIFT)
1232#define BXT_PORT_CL1CM_DW9(phy) _BXT_PHY((phy), _PORT_CL1CM_DW9_BC, \
1233 _PORT_CL1CM_DW9_A)
1234
1235#define _PORT_CL1CM_DW10_A 0x162028
1236#define _PORT_CL1CM_DW10_BC 0x6C028
1237#define IREF1RC_OFFSET_SHIFT 8
1238#define IREF1RC_OFFSET_MASK (0xFF << IREF1RC_OFFSET_SHIFT)
1239#define BXT_PORT_CL1CM_DW10(phy) _BXT_PHY((phy), _PORT_CL1CM_DW10_BC, \
1240 _PORT_CL1CM_DW10_A)
1241
1242#define _PORT_CL1CM_DW28_A 0x162070
1243#define _PORT_CL1CM_DW28_BC 0x6C070
1244#define OCL1_POWER_DOWN_EN (1 << 23)
1245#define DW28_OLDO_DYN_PWR_DOWN_EN (1 << 22)
1246#define SUS_CLK_CONFIG 0x3
1247#define BXT_PORT_CL1CM_DW28(phy) _BXT_PHY((phy), _PORT_CL1CM_DW28_BC, \
1248 _PORT_CL1CM_DW28_A)
1249
1250#define _PORT_CL1CM_DW30_A 0x162078
1251#define _PORT_CL1CM_DW30_BC 0x6C078
1252#define OCL2_LDOFUSE_PWR_DIS (1 << 6)
1253#define BXT_PORT_CL1CM_DW30(phy) _BXT_PHY((phy), _PORT_CL1CM_DW30_BC, \
1254 _PORT_CL1CM_DW30_A)
1255
1256/* Defined for PHY0 only */
1257#define BXT_PORT_CL2CM_DW6_BC 0x6C358
1258#define DW6_OLDO_DYN_PWR_DOWN_EN (1 << 28)
1259
1260/* BXT PHY Ref registers */
1261#define _PORT_REF_DW3_A 0x16218C
1262#define _PORT_REF_DW3_BC 0x6C18C
1263#define GRC_DONE (1 << 22)
1264#define BXT_PORT_REF_DW3(phy) _BXT_PHY((phy), _PORT_REF_DW3_BC, \
1265 _PORT_REF_DW3_A)
1266
1267#define _PORT_REF_DW6_A 0x162198
1268#define _PORT_REF_DW6_BC 0x6C198
1269/*
1270 * FIXME: BSpec/CHV ConfigDB disagrees on the following two fields, fix them
1271 * after testing.
1272 */
1273#define GRC_CODE_SHIFT 23
1274#define GRC_CODE_MASK (0x1FF << GRC_CODE_SHIFT)
1275#define GRC_CODE_FAST_SHIFT 16
1276#define GRC_CODE_FAST_MASK (0x7F << GRC_CODE_FAST_SHIFT)
1277#define GRC_CODE_SLOW_SHIFT 8
1278#define GRC_CODE_SLOW_MASK (0xFF << GRC_CODE_SLOW_SHIFT)
1279#define GRC_CODE_NOM_MASK 0xFF
1280#define BXT_PORT_REF_DW6(phy) _BXT_PHY((phy), _PORT_REF_DW6_BC, \
1281 _PORT_REF_DW6_A)
1282
1283#define _PORT_REF_DW8_A 0x1621A0
1284#define _PORT_REF_DW8_BC 0x6C1A0
1285#define GRC_DIS (1 << 15)
1286#define GRC_RDY_OVRD (1 << 1)
1287#define BXT_PORT_REF_DW8(phy) _BXT_PHY((phy), _PORT_REF_DW8_BC, \
1288 _PORT_REF_DW8_A)
1289
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301290/* BXT PHY PCS registers */
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301291#define _PORT_PCS_DW10_LN01_A 0x162428
1292#define _PORT_PCS_DW10_LN01_B 0x6C428
1293#define _PORT_PCS_DW10_LN01_C 0x6C828
1294#define _PORT_PCS_DW10_GRP_A 0x162C28
1295#define _PORT_PCS_DW10_GRP_B 0x6CC28
1296#define _PORT_PCS_DW10_GRP_C 0x6CE28
1297#define BXT_PORT_PCS_DW10_LN01(port) _PORT3(port, _PORT_PCS_DW10_LN01_A, \
1298 _PORT_PCS_DW10_LN01_B, \
1299 _PORT_PCS_DW10_LN01_C)
1300#define BXT_PORT_PCS_DW10_GRP(port) _PORT3(port, _PORT_PCS_DW10_GRP_A, \
1301 _PORT_PCS_DW10_GRP_B, \
1302 _PORT_PCS_DW10_GRP_C)
1303#define TX2_SWING_CALC_INIT (1 << 31)
1304#define TX1_SWING_CALC_INIT (1 << 30)
1305
Satheeshakrishna Mdfb82402014-08-22 09:49:09 +05301306#define _PORT_PCS_DW12_LN01_A 0x162430
1307#define _PORT_PCS_DW12_LN01_B 0x6C430
1308#define _PORT_PCS_DW12_LN01_C 0x6C830
1309#define _PORT_PCS_DW12_LN23_A 0x162630
1310#define _PORT_PCS_DW12_LN23_B 0x6C630
1311#define _PORT_PCS_DW12_LN23_C 0x6CA30
1312#define _PORT_PCS_DW12_GRP_A 0x162c30
1313#define _PORT_PCS_DW12_GRP_B 0x6CC30
1314#define _PORT_PCS_DW12_GRP_C 0x6CE30
1315#define LANESTAGGER_STRAP_OVRD (1 << 6)
1316#define LANE_STAGGER_MASK 0x1F
1317#define BXT_PORT_PCS_DW12_LN01(port) _PORT3(port, _PORT_PCS_DW12_LN01_A, \
1318 _PORT_PCS_DW12_LN01_B, \
1319 _PORT_PCS_DW12_LN01_C)
1320#define BXT_PORT_PCS_DW12_LN23(port) _PORT3(port, _PORT_PCS_DW12_LN23_A, \
1321 _PORT_PCS_DW12_LN23_B, \
1322 _PORT_PCS_DW12_LN23_C)
1323#define BXT_PORT_PCS_DW12_GRP(port) _PORT3(port, _PORT_PCS_DW12_GRP_A, \
1324 _PORT_PCS_DW12_GRP_B, \
1325 _PORT_PCS_DW12_GRP_C)
1326
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301327/* BXT PHY TX registers */
1328#define _BXT_LANE_OFFSET(lane) (((lane) >> 1) * 0x200 + \
1329 ((lane) & 1) * 0x80)
1330
Vandana Kannan96fb9f92014-11-18 15:45:27 +05301331#define _PORT_TX_DW2_LN0_A 0x162508
1332#define _PORT_TX_DW2_LN0_B 0x6C508
1333#define _PORT_TX_DW2_LN0_C 0x6C908
1334#define _PORT_TX_DW2_GRP_A 0x162D08
1335#define _PORT_TX_DW2_GRP_B 0x6CD08
1336#define _PORT_TX_DW2_GRP_C 0x6CF08
1337#define BXT_PORT_TX_DW2_GRP(port) _PORT3(port, _PORT_TX_DW2_GRP_A, \
1338 _PORT_TX_DW2_GRP_B, \
1339 _PORT_TX_DW2_GRP_C)
1340#define BXT_PORT_TX_DW2_LN0(port) _PORT3(port, _PORT_TX_DW2_LN0_A, \
1341 _PORT_TX_DW2_LN0_B, \
1342 _PORT_TX_DW2_LN0_C)
1343#define MARGIN_000_SHIFT 16
1344#define MARGIN_000 (0xFF << MARGIN_000_SHIFT)
1345#define UNIQ_TRANS_SCALE_SHIFT 8
1346#define UNIQ_TRANS_SCALE (0xFF << UNIQ_TRANS_SCALE_SHIFT)
1347
1348#define _PORT_TX_DW3_LN0_A 0x16250C
1349#define _PORT_TX_DW3_LN0_B 0x6C50C
1350#define _PORT_TX_DW3_LN0_C 0x6C90C
1351#define _PORT_TX_DW3_GRP_A 0x162D0C
1352#define _PORT_TX_DW3_GRP_B 0x6CD0C
1353#define _PORT_TX_DW3_GRP_C 0x6CF0C
1354#define BXT_PORT_TX_DW3_GRP(port) _PORT3(port, _PORT_TX_DW3_GRP_A, \
1355 _PORT_TX_DW3_GRP_B, \
1356 _PORT_TX_DW3_GRP_C)
1357#define BXT_PORT_TX_DW3_LN0(port) _PORT3(port, _PORT_TX_DW3_LN0_A, \
1358 _PORT_TX_DW3_LN0_B, \
1359 _PORT_TX_DW3_LN0_C)
1360#define UNIQE_TRANGE_EN_METHOD (1 << 27)
1361
1362#define _PORT_TX_DW4_LN0_A 0x162510
1363#define _PORT_TX_DW4_LN0_B 0x6C510
1364#define _PORT_TX_DW4_LN0_C 0x6C910
1365#define _PORT_TX_DW4_GRP_A 0x162D10
1366#define _PORT_TX_DW4_GRP_B 0x6CD10
1367#define _PORT_TX_DW4_GRP_C 0x6CF10
1368#define BXT_PORT_TX_DW4_LN0(port) _PORT3(port, _PORT_TX_DW4_LN0_A, \
1369 _PORT_TX_DW4_LN0_B, \
1370 _PORT_TX_DW4_LN0_C)
1371#define BXT_PORT_TX_DW4_GRP(port) _PORT3(port, _PORT_TX_DW4_GRP_A, \
1372 _PORT_TX_DW4_GRP_B, \
1373 _PORT_TX_DW4_GRP_C)
1374#define DEEMPH_SHIFT 24
1375#define DE_EMPHASIS (0xFF << DEEMPH_SHIFT)
1376
Vandana Kannan5c6706e2014-11-24 13:37:39 +05301377#define _PORT_TX_DW14_LN0_A 0x162538
1378#define _PORT_TX_DW14_LN0_B 0x6C538
1379#define _PORT_TX_DW14_LN0_C 0x6C938
1380#define LATENCY_OPTIM_SHIFT 30
1381#define LATENCY_OPTIM (1 << LATENCY_OPTIM_SHIFT)
1382#define BXT_PORT_TX_DW14_LN(port, lane) (_PORT3((port), _PORT_TX_DW14_LN0_A, \
1383 _PORT_TX_DW14_LN0_B, \
1384 _PORT_TX_DW14_LN0_C) + \
1385 _BXT_LANE_OFFSET(lane))
1386
Jesse Barnes585fb112008-07-29 11:54:06 -07001387/*
Jesse Barnesde151cf2008-11-12 10:03:55 -08001388 * Fence registers
1389 */
1390#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -07001391#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -08001392#define I830_FENCE_START_MASK 0x07f80000
1393#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -08001394#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001395#define I830_FENCE_PITCH_SHIFT 4
1396#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +02001397#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -07001398#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001399#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001400
1401#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -08001402#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -08001403
1404#define FENCE_REG_965_0 0x03000
1405#define I965_FENCE_PITCH_SHIFT 2
1406#define I965_FENCE_TILING_Y_SHIFT 1
1407#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +02001408#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -08001409
Eric Anholt4e901fd2009-10-26 16:44:17 -07001410#define FENCE_REG_SANDYBRIDGE_0 0x100000
1411#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +03001412#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -07001413
Deepak S2b6b3a02014-05-27 15:59:30 +05301414
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001415/* control register for cpu gtt access */
1416#define TILECTL 0x101000
1417#define TILECTL_SWZCTL (1 << 0)
Robert Beckette3a29052015-03-11 10:28:25 +02001418#define TILECTL_TLBPF (1 << 1)
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001419#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
1420#define TILECTL_BACKSNOOP_DIS (1 << 3)
1421
Jesse Barnesde151cf2008-11-12 10:03:55 -08001422/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001423 * Instruction and interrupt control regs
1424 */
Ville Syrjäläf1e1c212014-06-05 20:02:59 +03001425#define PGTBL_CTL 0x02020
1426#define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
1427#define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001428#define PGTBL_ER 0x02024
Ville Syrjälä81e7f202014-08-15 01:21:55 +03001429#define PRB0_BASE (0x2030-0x30)
1430#define PRB1_BASE (0x2040-0x30) /* 830,gen3 */
1431#define PRB2_BASE (0x2050-0x30) /* gen3 */
1432#define SRB0_BASE (0x2100-0x30) /* gen2 */
1433#define SRB1_BASE (0x2110-0x30) /* gen2 */
1434#define SRB2_BASE (0x2120-0x30) /* 830 */
1435#define SRB3_BASE (0x2130-0x30) /* 830 */
Daniel Vetter333e9fe2010-08-02 16:24:01 +02001436#define RENDER_RING_BASE 0x02000
1437#define BSD_RING_BASE 0x04000
1438#define GEN6_BSD_RING_BASE 0x12000
Zhao Yakui845f74a2014-04-17 10:37:37 +08001439#define GEN8_BSD2_RING_BASE 0x1c000
Ben Widawsky1950de12013-05-28 19:22:20 -07001440#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +01001441#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +02001442#define RING_TAIL(base) ((base)+0x30)
1443#define RING_HEAD(base) ((base)+0x34)
1444#define RING_START(base) ((base)+0x38)
1445#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001446#define RING_SYNC_0(base) ((base)+0x40)
1447#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -07001448#define RING_SYNC_2(base) ((base)+0x48)
1449#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
1450#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
1451#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
1452#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
1453#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
1454#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
1455#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
1456#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
1457#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
1458#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
1459#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
1460#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -07001461#define GEN6_NOSYNC 0
Chris Wilson2c550182014-12-16 10:02:27 +00001462#define RING_PSMI_CTL(base) ((base)+0x50)
Chris Wilson8fd26852010-12-08 18:40:43 +00001463#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001464#define RING_HWS_PGA(base) ((base)+0x80)
1465#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Mika Kuoppala7fd2d262015-06-18 12:51:40 +03001466#define RING_RESET_CTL(base) ((base)+0xd0)
1467#define RESET_CTL_REQUEST_RESET (1 << 0)
1468#define RESET_CTL_READY_TO_RESET (1 << 1)
Imre Deak9e72b462014-05-05 15:13:55 +03001469
Ville Syrjälä6d50b062015-05-19 20:32:57 +03001470#define HSW_GTT_CACHE_EN 0x4024
1471#define GTT_CACHE_EN_ALL 0xF0007FFF
Imre Deak9e72b462014-05-05 15:13:55 +03001472#define GEN7_WR_WATERMARK 0x4028
1473#define GEN7_GFX_PRIO_CTRL 0x402C
1474#define ARB_MODE 0x4030
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001475#define ARB_MODE_SWIZZLE_SNB (1<<4)
1476#define ARB_MODE_SWIZZLE_IVB (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03001477#define GEN7_GFX_PEND_TLB0 0x4034
1478#define GEN7_GFX_PEND_TLB1 0x4038
1479/* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
1480#define GEN7_LRA_LIMITS_BASE 0x403C
1481#define GEN7_LRA_LIMITS_REG_NUM 13
1482#define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
1483#define GEN7_GFX_MAX_REQ_COUNT 0x4074
1484
Ben Widawsky31a53362013-11-02 21:07:04 -07001485#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -07001486#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -07001487#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -07001488#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001489#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -07001490#define RING_FAULT_GTTSEL_MASK (1<<11)
1491#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
1492#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
1493#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +01001494#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -08001495#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -07001496#define BSD_HWS_PGA_GEN7 (0x04180)
1497#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -07001498#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +02001499#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +00001500#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001501#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +00001502#define RING_IMR(base) ((base)+0xa8)
Oscar Mateo73d477f2014-07-24 17:04:31 +01001503#define RING_HWSTAM(base) ((base)+0x98)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -07001504#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -07001505#define TAIL_ADDR 0x001FFFF8
1506#define HEAD_WRAP_COUNT 0xFFE00000
1507#define HEAD_WRAP_ONE 0x00200000
1508#define HEAD_ADDR 0x001FFFFC
1509#define RING_NR_PAGES 0x001FF000
1510#define RING_REPORT_MASK 0x00000006
1511#define RING_REPORT_64K 0x00000002
1512#define RING_REPORT_128K 0x00000004
1513#define RING_NO_REPORT 0x00000000
1514#define RING_VALID_MASK 0x00000001
1515#define RING_VALID 0x00000001
1516#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +01001517#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
1518#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001519#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Imre Deak9e72b462014-05-05 15:13:55 +03001520
1521#define GEN7_TLB_RD_ADDR 0x4700
1522
Chris Wilson8168bd42010-11-11 17:54:52 +00001523#if 0
1524#define PRB0_TAIL 0x02030
1525#define PRB0_HEAD 0x02034
1526#define PRB0_START 0x02038
1527#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -07001528#define PRB1_TAIL 0x02040 /* 915+ only */
1529#define PRB1_HEAD 0x02044 /* 915+ only */
1530#define PRB1_START 0x02048 /* 915+ only */
1531#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +00001532#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001533#define IPEIR_I965 0x02064
1534#define IPEHR_I965 0x02068
1535#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -07001536#define GEN7_INSTDONE_1 0x0206c
1537#define GEN7_SC_INSTDONE 0x07100
1538#define GEN7_SAMPLER_INSTDONE 0x0e160
1539#define GEN7_ROW_INSTDONE 0x0e164
1540#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +01001541#define RING_IPEIR(base) ((base)+0x64)
1542#define RING_IPEHR(base) ((base)+0x68)
1543#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001544#define RING_INSTPS(base) ((base)+0x70)
1545#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -07001546#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +01001547#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301548#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001549#define INSTPS 0x02070 /* 965+ only */
1550#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001551#define ACTHD_I965 0x02074
1552#define HWS_PGA 0x02080
1553#define HWS_ADDRESS_MASK 0xfffff000
1554#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -07001555#define PWRCTXA 0x2088 /* 965GM+ only */
1556#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001557#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001558#define IPEHR 0x0208c
1559#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -07001560#define NOPID 0x02094
1561#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +02001562#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +00001563#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +02001564#define RING_BBADDR(base) ((base)+0x140)
1565#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -08001566
Chris Wilsonf4068392010-10-27 20:36:41 +01001567#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -07001568#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -03001569#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03001570#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001571#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -03001572#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001573#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -03001574#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +01001575#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +02001576#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03001577#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +02001578#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +01001579
Mika Kuoppala6c826f32015-03-24 14:54:19 +02001580#define GEN8_FAULT_TLB_DATA0 0x04b10
1581#define GEN8_FAULT_TLB_DATA1 0x04b14
1582
Paulo Zanoni3f1e1092013-02-18 19:00:21 -03001583#define FPGA_DBG 0x42300
1584#define FPGA_DBG_RM_NOCLAIM (1<<31)
1585
Chris Wilson0f3b6842013-01-15 12:05:55 +00001586#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -07001587/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +01001588#define DERRMR_PIPEA_SCANLINE (1<<0)
1589#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
1590#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
1591#define DERRMR_PIPEA_VBLANK (1<<3)
1592#define DERRMR_PIPEA_HBLANK (1<<5)
1593#define DERRMR_PIPEB_SCANLINE (1<<8)
1594#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
1595#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
1596#define DERRMR_PIPEB_VBLANK (1<<11)
1597#define DERRMR_PIPEB_HBLANK (1<<13)
1598/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
1599#define DERRMR_PIPEC_SCANLINE (1<<14)
1600#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
1601#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
1602#define DERRMR_PIPEC_VBLANK (1<<21)
1603#define DERRMR_PIPEC_HBLANK (1<<22)
1604
Chris Wilson0f3b6842013-01-15 12:05:55 +00001605
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001606/* GM45+ chicken bits -- debug workaround bits that may be required
1607 * for various sorts of correct behavior. The top 16 bits of each are
1608 * the enables for writing to the corresponding low bit.
1609 */
1610#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +01001611#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001612#define _3D_CHICKEN2 0x0208c
1613/* Disables pipelining of read flushes past the SF-WIZ interface.
1614 * Required on all Ironlake steppings according to the B-Spec, but the
1615 * particular danger of not doing so is not specified.
1616 */
1617# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
1618#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -05001619#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -07001620#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +02001621#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
1622#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -07001623
Eric Anholt71cf39b2010-03-08 23:41:55 -08001624#define MI_MODE 0x0209c
1625# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -08001626# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +00001627# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +05301628# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +01001629# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -08001630
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001631#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +02001632#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +02001633#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
1634#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
1635#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
1636#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
Damien Lespiau98533252014-12-08 17:33:51 +00001637#define GEN6_WIZ_HASHING_MASK GEN6_WIZ_HASHING(1, 1)
Daniel Vetter6547fbd2012-12-14 23:38:29 +01001638#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Damien Lespiaub7668792015-02-14 18:30:29 +00001639#define GEN9_IZ_HASHING_MASK(slice) (0x3 << (slice * 2))
1640#define GEN9_IZ_HASHING(slice, val) ((val) << (slice * 2))
Ben Widawskyf8f2ac92012-10-03 19:34:24 -07001641
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001642#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -07001643#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +01001644#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001645#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +00001646#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +00001647#define GFX_SURFACE_FAULT_ENABLE (1<<12)
1648#define GFX_REPLAY_MODE (1<<11)
1649#define GFX_PSMI_GRANULARITY (1<<10)
1650#define GFX_PPGTT_ENABLE (1<<9)
1651
Daniel Vettera7e806d2012-07-11 16:27:55 +02001652#define VLV_DISPLAY_BASE 0x180000
Shashank Sharmab6fdd0f2014-05-19 20:54:03 +05301653#define VLV_MIPI_BASE VLV_DISPLAY_BASE
Daniel Vettera7e806d2012-07-11 16:27:55 +02001654
Imre Deak9e72b462014-05-05 15:13:55 +03001655#define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
1656#define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
Jesse Barnes585fb112008-07-29 11:54:06 -07001657#define SCPD0 0x0209c /* 915+ only */
1658#define IER 0x020a0
1659#define IIR 0x020a4
1660#define IMR 0x020a8
1661#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +02001662#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001663#define GINT_DIS (1<<22)
Jesse Barnes2d809572012-10-25 12:15:44 -07001664#define GCFG_DIS (1<<8)
Imre Deak9e72b462014-05-05 15:13:55 +03001665#define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
Ville Syrjäläff763012013-01-24 15:29:52 +02001666#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
1667#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
1668#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
1669#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
1670#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -07001671#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Deepak S38807742014-05-23 21:00:15 +05301672#define VLV_PCBR_ADDR_SHIFT 12
1673
Ville Syrjälä90a72f82013-02-19 23:16:44 +02001674#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001675#define EIR 0x020b0
1676#define EMR 0x020b4
1677#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -07001678#define GM45_ERROR_PAGE_TABLE (1<<5)
1679#define GM45_ERROR_MEM_PRIV (1<<4)
1680#define I915_ERROR_PAGE_TABLE (1<<4)
1681#define GM45_ERROR_CP_PRIV (1<<3)
1682#define I915_ERROR_MEMORY_REFRESH (1<<1)
1683#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001684#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +08001685#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Ville Syrjälä32992542014-02-25 15:13:39 +02001686#define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
Chris Wilson8692d00e2011-02-05 10:08:21 +00001687 will not assert AGPBUSY# and will only
1688 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -08001689#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +01001690#define INSTPM_TLB_INVALIDATE (1<<9)
1691#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001692#define ACTHD 0x020c8
Ville Syrjälä10383922014-08-15 01:21:54 +03001693#define MEM_MODE 0x020cc
1694#define MEM_DISPLAY_B_TRICKLE_FEED_DISABLE (1<<3) /* 830 only */
1695#define MEM_DISPLAY_A_TRICKLE_FEED_DISABLE (1<<2) /* 830/845 only */
1696#define MEM_DISPLAY_TRICKLE_FEED_DISABLE (1<<2) /* 85x only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001697#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +00001698#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -07001699#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +08001700#define FW_BLC_SELF_EN_MASK (1<<31)
1701#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
1702#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001703#define MM_BURST_LENGTH 0x00700000
1704#define MM_FIFO_WATERMARK 0x0001F000
1705#define LM_BURST_LENGTH 0x00000700
1706#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -07001707#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -07001708
1709/* Make render/texture TLB fetches lower priorty than associated data
1710 * fetches. This is not turned on by default
1711 */
1712#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
1713
1714/* Isoch request wait on GTT enable (Display A/B/C streams).
1715 * Make isoch requests stall on the TLB update. May cause
1716 * display underruns (test mode only)
1717 */
1718#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
1719
1720/* Block grant count for isoch requests when block count is
1721 * set to a finite value.
1722 */
1723#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1724#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1725#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1726#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1727#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1728
1729/* Enable render writes to complete in C2/C3/C4 power states.
1730 * If this isn't enabled, render writes are prevented in low
1731 * power states. That seems bad to me.
1732 */
1733#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1734
1735/* This acknowledges an async flip immediately instead
1736 * of waiting for 2TLB fetches.
1737 */
1738#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1739
1740/* Enables non-sequential data reads through arbiter
1741 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001742#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001743
1744/* Disable FSB snooping of cacheable write cycles from binner/render
1745 * command stream
1746 */
1747#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1748
1749/* Arbiter time slice for non-isoch streams */
1750#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1751#define MI_ARB_TIME_SLICE_1 (0 << 5)
1752#define MI_ARB_TIME_SLICE_2 (1 << 5)
1753#define MI_ARB_TIME_SLICE_4 (2 << 5)
1754#define MI_ARB_TIME_SLICE_6 (3 << 5)
1755#define MI_ARB_TIME_SLICE_8 (4 << 5)
1756#define MI_ARB_TIME_SLICE_10 (5 << 5)
1757#define MI_ARB_TIME_SLICE_14 (6 << 5)
1758#define MI_ARB_TIME_SLICE_16 (7 << 5)
1759
1760/* Low priority grace period page size */
1761#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1762#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1763
1764/* Disable display A/B trickle feed */
1765#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1766
1767/* Set display plane priority */
1768#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1769#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1770
Ville Syrjälä54e472a2014-02-25 15:13:40 +02001771#define MI_STATE 0x020e4 /* gen2 only */
1772#define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
1773#define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
1774
Jesse Barnes585fb112008-07-29 11:54:06 -07001775#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001776#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001777#define CM0_IZ_OPT_DISABLE (1<<6)
1778#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001779#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001780#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1781#define CM0_COLOR_EVICT_DISABLE (1<<3)
1782#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1783#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1784#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001785#define GFX_FLSH_CNTL_GEN6 0x101008
1786#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001787#define ECOSKPD 0x021d0
1788#define ECO_GATING_CX_ONLY (1<<3)
1789#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001790
Chia-I Wufe27c602014-01-28 13:29:33 +08001791#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301792#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001793#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001794#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001795#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1796#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Damien Lespiau9370cd92015-02-09 19:33:17 +00001797#define GEN9_PARTIAL_RESOLVE_IN_VC_DISABLE (1<<1)
Jesse Barnesfb046852012-03-28 13:39:26 -07001798
Jesse Barnes4efe0702011-01-18 11:25:41 -08001799#define GEN6_BLITTER_ECOSKPD 0x221d0
1800#define GEN6_BLITTER_LOCK_SHIFT 16
1801#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1802
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001803#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
Chris Wilson2c550182014-12-16 10:02:27 +00001804#define GEN6_PSMI_SLEEP_MSG_DISABLE (1 << 0)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001805#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
Ville Syrjäläe4443e42014-04-09 13:28:41 +03001806#define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001807
Deepak S693d11c2015-01-16 20:42:16 +05301808/* Fuse readout registers for GT */
1809#define CHV_FUSE_GT (VLV_DISPLAY_BASE + 0x2168)
Jeff McGeec93043a2015-02-27 12:12:28 -08001810#define CHV_FGT_DISABLE_SS0 (1 << 10)
1811#define CHV_FGT_DISABLE_SS1 (1 << 11)
Deepak S693d11c2015-01-16 20:42:16 +05301812#define CHV_FGT_EU_DIS_SS0_R0_SHIFT 16
1813#define CHV_FGT_EU_DIS_SS0_R0_MASK (0xf << CHV_FGT_EU_DIS_SS0_R0_SHIFT)
1814#define CHV_FGT_EU_DIS_SS0_R1_SHIFT 20
1815#define CHV_FGT_EU_DIS_SS0_R1_MASK (0xf << CHV_FGT_EU_DIS_SS0_R1_SHIFT)
1816#define CHV_FGT_EU_DIS_SS1_R0_SHIFT 24
1817#define CHV_FGT_EU_DIS_SS1_R0_MASK (0xf << CHV_FGT_EU_DIS_SS1_R0_SHIFT)
1818#define CHV_FGT_EU_DIS_SS1_R1_SHIFT 28
1819#define CHV_FGT_EU_DIS_SS1_R1_MASK (0xf << CHV_FGT_EU_DIS_SS1_R1_SHIFT)
1820
Jeff McGee38732182015-02-13 10:27:54 -06001821#define GEN8_FUSE2 0x9120
1822#define GEN8_F2_S_ENA_SHIFT 25
1823#define GEN8_F2_S_ENA_MASK (0x7 << GEN8_F2_S_ENA_SHIFT)
1824
1825#define GEN9_F2_SS_DIS_SHIFT 20
1826#define GEN9_F2_SS_DIS_MASK (0xf << GEN9_F2_SS_DIS_SHIFT)
1827
Jeff McGeedead16e2015-04-03 18:13:16 -07001828#define GEN9_EU_DISABLE(slice) (0x9134 + (slice)*0x4)
Jeff McGee38732182015-02-13 10:27:54 -06001829
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001830#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001831#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1832#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1833#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1834#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001835
Ben Widawskycc609d52013-05-28 19:22:29 -07001836/* On modern GEN architectures interrupt control consists of two sets
1837 * of registers. The first set pertains to the ring generating the
1838 * interrupt. The second control is for the functional block generating the
1839 * interrupt. These are PM, GT, DE, etc.
1840 *
1841 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1842 * GT interrupt bits, so we don't need to duplicate the defines.
1843 *
1844 * These defines should cover us well from SNB->HSW with minor exceptions
1845 * it can also work on ILK.
1846 */
1847#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1848#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1849#define GT_BLT_USER_INTERRUPT (1 << 22)
1850#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1851#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001852#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Oscar Mateo73d477f2014-07-24 17:04:31 +01001853#define GT_CONTEXT_SWITCH_INTERRUPT (1 << 8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001854#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1855#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1856#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1857#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1858#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1859#define GT_RENDER_USER_INTERRUPT (1 << 0)
1860
Ben Widawsky12638c52013-05-28 19:22:31 -07001861#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1862#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1863
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001864#define GT_PARITY_ERROR(dev) \
1865 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001866 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001867
Ben Widawskycc609d52013-05-28 19:22:29 -07001868/* These are all the "old" interrupts */
1869#define ILK_BSD_USER_INTERRUPT (1<<5)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001870
1871#define I915_PM_INTERRUPT (1<<31)
1872#define I915_ISP_INTERRUPT (1<<22)
1873#define I915_LPE_PIPE_B_INTERRUPT (1<<21)
1874#define I915_LPE_PIPE_A_INTERRUPT (1<<20)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02001875#define I915_MIPIC_INTERRUPT (1<<19)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001876#define I915_MIPIA_INTERRUPT (1<<18)
Ben Widawskycc609d52013-05-28 19:22:29 -07001877#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1878#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001879#define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
1880#define I915_MASTER_ERROR_INTERRUPT (1<<15)
Ben Widawskycc609d52013-05-28 19:22:29 -07001881#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001882#define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
Ben Widawskycc609d52013-05-28 19:22:29 -07001883#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001884#define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
Ben Widawskycc609d52013-05-28 19:22:29 -07001885#define I915_HWB_OOM_INTERRUPT (1<<13)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001886#define I915_LPE_PIPE_C_INTERRUPT (1<<12)
Ben Widawskycc609d52013-05-28 19:22:29 -07001887#define I915_SYNC_STATUS_INTERRUPT (1<<12)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001888#define I915_MISC_INTERRUPT (1<<11)
Ben Widawskycc609d52013-05-28 19:22:29 -07001889#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001890#define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
Ben Widawskycc609d52013-05-28 19:22:29 -07001891#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001892#define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
Ben Widawskycc609d52013-05-28 19:22:29 -07001893#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001894#define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
Ben Widawskycc609d52013-05-28 19:22:29 -07001895#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1896#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1897#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1898#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1899#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001900#define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
1901#define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
Ben Widawskycc609d52013-05-28 19:22:29 -07001902#define I915_DEBUG_INTERRUPT (1<<2)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001903#define I915_WINVALID_INTERRUPT (1<<1)
Ben Widawskycc609d52013-05-28 19:22:29 -07001904#define I915_USER_INTERRUPT (1<<1)
1905#define I915_ASLE_INTERRUPT (1<<0)
Ville Syrjäläfac12f62014-04-09 13:28:06 +03001906#define I915_BSD_USER_INTERRUPT (1<<25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001907
1908#define GEN6_BSD_RNCID 0x12198
1909
Ben Widawskya1e969e2012-04-14 18:41:32 -07001910#define GEN7_FF_THREAD_MODE 0x20a0
1911#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001912#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001913#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1914#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1915#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1916#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001917#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001918#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1919#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1920#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1921#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1922#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1923#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1924#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1925#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1926
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001927/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001928 * Framebuffer compression (915+ only)
1929 */
1930
1931#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1932#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1933#define FBC_CONTROL 0x03208
1934#define FBC_CTL_EN (1<<31)
1935#define FBC_CTL_PERIODIC (1<<30)
1936#define FBC_CTL_INTERVAL_SHIFT (16)
1937#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001938#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001939#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001940#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001941#define FBC_COMMAND 0x0320c
1942#define FBC_CMD_COMPRESS (1<<0)
1943#define FBC_STATUS 0x03210
1944#define FBC_STAT_COMPRESSING (1<<31)
1945#define FBC_STAT_COMPRESSED (1<<30)
1946#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001947#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001948#define FBC_CONTROL2 0x03214
1949#define FBC_CTL_FENCE_DBL (0<<4)
1950#define FBC_CTL_IDLE_IMM (0<<2)
1951#define FBC_CTL_IDLE_FULL (1<<2)
1952#define FBC_CTL_IDLE_LINE (2<<2)
1953#define FBC_CTL_IDLE_DEBUG (3<<2)
1954#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001955#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001956#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001957#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001958
Paulo Zanoni31b9df12015-06-12 14:36:18 -03001959#define FBC_STATUS2 0x43214
1960#define FBC_COMPRESSION_MASK 0x7ff
1961
Jesse Barnes585fb112008-07-29 11:54:06 -07001962#define FBC_LL_SIZE (1536)
1963
Jesse Barnes74dff282009-09-14 15:39:40 -07001964/* Framebuffer compression for GM45+ */
1965#define DPFC_CB_BASE 0x3200
1966#define DPFC_CONTROL 0x3208
1967#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001968#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1969#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001970#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001971#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001972#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001973#define DPFC_SR_EN (1<<10)
1974#define DPFC_CTL_LIMIT_1X (0<<6)
1975#define DPFC_CTL_LIMIT_2X (1<<6)
1976#define DPFC_CTL_LIMIT_4X (2<<6)
1977#define DPFC_RECOMP_CTL 0x320c
1978#define DPFC_RECOMP_STALL_EN (1<<27)
1979#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1980#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1981#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1982#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1983#define DPFC_STATUS 0x3210
1984#define DPFC_INVAL_SEG_SHIFT (16)
1985#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1986#define DPFC_COMP_SEG_SHIFT (0)
1987#define DPFC_COMP_SEG_MASK (0x000003ff)
1988#define DPFC_STATUS2 0x3214
1989#define DPFC_FENCE_YOFF 0x3218
1990#define DPFC_CHICKEN 0x3224
1991#define DPFC_HT_MODIFY (1<<31)
1992
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001993/* Framebuffer compression for Ironlake */
1994#define ILK_DPFC_CB_BASE 0x43200
1995#define ILK_DPFC_CONTROL 0x43208
Rodrigo Vivida46f932014-08-01 02:04:45 -07001996#define FBC_CTL_FALSE_COLOR (1<<10)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001997/* The bit 28-8 is reserved */
1998#define DPFC_RESERVED (0x1FFFFF00)
1999#define ILK_DPFC_RECOMP_CTL 0x4320c
2000#define ILK_DPFC_STATUS 0x43210
2001#define ILK_DPFC_FENCE_YOFF 0x43218
2002#define ILK_DPFC_CHICKEN 0x43224
2003#define ILK_FBC_RT_BASE 0x2128
2004#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002005#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002006
2007#define ILK_DISPLAY_CHICKEN1 0x42000
2008#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04002009#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08002010
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08002011
Jesse Barnes585fb112008-07-29 11:54:06 -07002012/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002013 * Framebuffer compression for Sandybridge
2014 *
2015 * The following two registers are of type GTTMMADR
2016 */
2017#define SNB_DPFC_CTL_SA 0x100100
2018#define SNB_CPU_FENCE_ENABLE (1<<29)
2019#define DPFC_CPU_FENCE_OFFSET 0x100104
2020
Rodrigo Viviabe959c2013-05-06 19:37:33 -03002021/* Framebuffer compression for Ivybridge */
2022#define IVB_FBC_RT_BASE 0x7020
2023
Paulo Zanoni42db64e2013-05-31 16:33:22 -03002024#define IPS_CTL 0x43408
2025#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002026
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03002027#define MSG_FBC_REND_STATE 0x50380
2028#define FBC_REND_NUKE (1<<2)
2029#define FBC_REND_CACHE_CLEAN (1<<1)
2030
Yuanhan Liu9c04f012010-12-15 15:42:32 +08002031/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002032 * GPIO regs
2033 */
2034#define GPIOA 0x5010
2035#define GPIOB 0x5014
2036#define GPIOC 0x5018
2037#define GPIOD 0x501c
2038#define GPIOE 0x5020
2039#define GPIOF 0x5024
2040#define GPIOG 0x5028
2041#define GPIOH 0x502c
2042# define GPIO_CLOCK_DIR_MASK (1 << 0)
2043# define GPIO_CLOCK_DIR_IN (0 << 1)
2044# define GPIO_CLOCK_DIR_OUT (1 << 1)
2045# define GPIO_CLOCK_VAL_MASK (1 << 2)
2046# define GPIO_CLOCK_VAL_OUT (1 << 3)
2047# define GPIO_CLOCK_VAL_IN (1 << 4)
2048# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
2049# define GPIO_DATA_DIR_MASK (1 << 8)
2050# define GPIO_DATA_DIR_IN (0 << 9)
2051# define GPIO_DATA_DIR_OUT (1 << 9)
2052# define GPIO_DATA_VAL_MASK (1 << 10)
2053# define GPIO_DATA_VAL_OUT (1 << 11)
2054# define GPIO_DATA_VAL_IN (1 << 12)
2055# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
2056
Chris Wilsonf899fc62010-07-20 15:44:45 -07002057#define GMBUS0 0x5100 /* clock/port select */
2058#define GMBUS_RATE_100KHZ (0<<8)
2059#define GMBUS_RATE_50KHZ (1<<8)
2060#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
2061#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
2062#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
Jani Nikula988c7012015-03-27 00:20:19 +02002063#define GMBUS_PIN_DISABLED 0
2064#define GMBUS_PIN_SSC 1
2065#define GMBUS_PIN_VGADDC 2
2066#define GMBUS_PIN_PANEL 3
2067#define GMBUS_PIN_DPD_CHV 3 /* HDMID_CHV */
2068#define GMBUS_PIN_DPC 4 /* HDMIC */
2069#define GMBUS_PIN_DPB 5 /* SDVO, HDMIB */
2070#define GMBUS_PIN_DPD 6 /* HDMID */
2071#define GMBUS_PIN_RESERVED 7 /* 7 reserved */
Jani Nikula4c272832015-04-01 10:58:05 +03002072#define GMBUS_PIN_1_BXT 1
2073#define GMBUS_PIN_2_BXT 2
2074#define GMBUS_PIN_3_BXT 3
Jani Nikula5ea6e5e2015-04-01 10:55:04 +03002075#define GMBUS_NUM_PINS 7 /* including 0 */
Chris Wilsonf899fc62010-07-20 15:44:45 -07002076#define GMBUS1 0x5104 /* command/status */
2077#define GMBUS_SW_CLR_INT (1<<31)
2078#define GMBUS_SW_RDY (1<<30)
2079#define GMBUS_ENT (1<<29) /* enable timeout */
2080#define GMBUS_CYCLE_NONE (0<<25)
2081#define GMBUS_CYCLE_WAIT (1<<25)
2082#define GMBUS_CYCLE_INDEX (2<<25)
2083#define GMBUS_CYCLE_STOP (4<<25)
2084#define GMBUS_BYTE_COUNT_SHIFT 16
Dmitry Torokhov9535c472015-04-21 09:49:11 -07002085#define GMBUS_BYTE_COUNT_MAX 256U
Chris Wilsonf899fc62010-07-20 15:44:45 -07002086#define GMBUS_SLAVE_INDEX_SHIFT 8
2087#define GMBUS_SLAVE_ADDR_SHIFT 1
2088#define GMBUS_SLAVE_READ (1<<0)
2089#define GMBUS_SLAVE_WRITE (0<<0)
2090#define GMBUS2 0x5108 /* status */
2091#define GMBUS_INUSE (1<<15)
2092#define GMBUS_HW_WAIT_PHASE (1<<14)
2093#define GMBUS_STALL_TIMEOUT (1<<13)
2094#define GMBUS_INT (1<<12)
2095#define GMBUS_HW_RDY (1<<11)
2096#define GMBUS_SATOER (1<<10)
2097#define GMBUS_ACTIVE (1<<9)
2098#define GMBUS3 0x510c /* data buffer bytes 3-0 */
2099#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
2100#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
2101#define GMBUS_NAK_EN (1<<3)
2102#define GMBUS_IDLE_EN (1<<2)
2103#define GMBUS_HW_WAIT_EN (1<<1)
2104#define GMBUS_HW_RDY_EN (1<<0)
2105#define GMBUS5 0x5120 /* byte index */
2106#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08002107
Jesse Barnes585fb112008-07-29 11:54:06 -07002108/*
2109 * Clock control & power management
2110 */
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002111#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
2112#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
2113#define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
2114#define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
Jesse Barnes585fb112008-07-29 11:54:06 -07002115
2116#define VGA0 0x6000
2117#define VGA1 0x6004
2118#define VGA_PD 0x6010
2119#define VGA0_PD_P2_DIV_4 (1 << 7)
2120#define VGA0_PD_P1_DIV_2 (1 << 5)
2121#define VGA0_PD_P1_SHIFT 0
2122#define VGA0_PD_P1_MASK (0x1f << 0)
2123#define VGA1_PD_P2_DIV_4 (1 << 15)
2124#define VGA1_PD_P1_DIV_2 (1 << 13)
2125#define VGA1_PD_P1_SHIFT 8
2126#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07002127#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02002128#define DPLL_SDVO_HIGH_SPEED (1 << 30)
2129#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002130#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07002131#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002132#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07002133#define DPLL_VGA_MODE_DIS (1 << 28)
2134#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
2135#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
2136#define DPLL_MODE_MASK (3 << 26)
2137#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
2138#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
2139#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
2140#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
2141#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
2142#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002143#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07002144#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02002145#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002146#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Chon Ming Lee9d556c92014-05-02 14:27:47 +03002147#define DPLL_SSC_REF_CLOCK_CHV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02002148#define DPLL_PORTC_READY_MASK (0xf << 4)
2149#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002150
Jesse Barnes585fb112008-07-29 11:54:06 -07002151#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
Chon Ming Lee00fc31b2014-04-09 13:28:15 +03002152
2153/* Additional CHV pll/phy registers */
2154#define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
2155#define DPLL_PORTD_READY_MASK (0xf)
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002156#define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
Ville Syrjäläbc284542015-05-26 20:22:38 +03002157#define PHY_LDO_DELAY_0NS 0x0
2158#define PHY_LDO_DELAY_200NS 0x1
2159#define PHY_LDO_DELAY_600NS 0x2
2160#define PHY_LDO_SEQ_DELAY(delay, phy) ((delay) << (2*(phy)+23))
Ville Syrjälä70722462015-04-10 18:21:28 +03002161#define PHY_CH_SU_PSR 0x1
2162#define PHY_CH_DEEP_PSR 0x7
2163#define PHY_CH_POWER_MODE(mode, phy, ch) ((mode) << (6*(phy)+3*(ch)+2))
2164#define PHY_COM_LANE_RESET_DEASSERT(phy) (1 << (phy))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002165#define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
Ville Syrjäläefd814b2014-06-27 19:52:13 +03002166#define PHY_POWERGOOD(phy) (((phy) == DPIO_PHY0) ? (1<<31) : (1<<30))
Chon Ming Lee076ed3b2014-04-09 13:28:17 +03002167
Jesse Barnes585fb112008-07-29 11:54:06 -07002168/*
2169 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
2170 * this field (only one bit may be set).
2171 */
2172#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
2173#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002174#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07002175/* i830, required in DVO non-gang */
2176#define PLL_P2_DIVIDE_BY_4 (1 << 23)
2177#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
2178#define PLL_REF_INPUT_DREFCLK (0 << 13)
2179#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
2180#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
2181#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
2182#define PLL_REF_INPUT_MASK (3 << 13)
2183#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002184/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08002185# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
2186# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
2187# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
2188# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
2189# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
2190
Jesse Barnes585fb112008-07-29 11:54:06 -07002191/*
2192 * Parallel to Serial Load Pulse phase selection.
2193 * Selects the phase for the 10X DPLL clock for the PCIe
2194 * digital display port. The range is 4 to 13; 10 or more
2195 * is just a flip delay. The default is 6
2196 */
2197#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
2198#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
2199/*
2200 * SDVO multiplier for 945G/GM. Not used on 965.
2201 */
2202#define SDVO_MULTIPLIER_MASK 0x000000ff
2203#define SDVO_MULTIPLIER_SHIFT_HIRES 4
2204#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002205
Ville Syrjälä2d401b12014-04-09 13:29:08 +03002206#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
2207#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
2208#define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
2209#define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002210
Jesse Barnes585fb112008-07-29 11:54:06 -07002211/*
2212 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
2213 *
2214 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
2215 */
2216#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
2217#define DPLL_MD_UDI_DIVIDER_SHIFT 24
2218/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
2219#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
2220#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
2221/*
2222 * SDVO/UDI pixel multiplier.
2223 *
2224 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
2225 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
2226 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
2227 * dummy bytes in the datastream at an increased clock rate, with both sides of
2228 * the link knowing how many bytes are fill.
2229 *
2230 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
2231 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
2232 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
2233 * through an SDVO command.
2234 *
2235 * This register field has values of multiplication factor minus 1, with
2236 * a maximum multiplier of 5 for SDVO.
2237 */
2238#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
2239#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
2240/*
2241 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
2242 * This best be set to the default value (3) or the CRT won't work. No,
2243 * I don't entirely understand what this does...
2244 */
2245#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
2246#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07002247
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08002248#define _FPA0 0x06040
2249#define _FPA1 0x06044
2250#define _FPB0 0x06048
2251#define _FPB1 0x0604c
2252#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
2253#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07002254#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002255#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07002256#define FP_N_DIV_SHIFT 16
2257#define FP_M1_DIV_MASK 0x00003f00
2258#define FP_M1_DIV_SHIFT 8
2259#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05002260#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07002261#define FP_M2_DIV_SHIFT 0
2262#define DPLL_TEST 0x606c
2263#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
2264#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
2265#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
2266#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
2267#define DPLLB_TEST_N_BYPASS (1 << 19)
2268#define DPLLB_TEST_M_BYPASS (1 << 18)
2269#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
2270#define DPLLA_TEST_N_BYPASS (1 << 3)
2271#define DPLLA_TEST_M_BYPASS (1 << 2)
2272#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
2273#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01002274#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07002275#define DSTATE_PLL_D3_OFF (1<<3)
2276#define DSTATE_GFX_CLOCK_GATING (1<<1)
2277#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002278#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07002279# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
2280# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
2281# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
2282# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
2283# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
2284# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
2285# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
2286# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
2287# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
2288# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
2289# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
2290# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
2291# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
2292# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
2293# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
2294# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
2295# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
2296# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
2297# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
2298# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
2299# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
2300# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
2301# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
2302# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
2303# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
2304# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
2305# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
2306# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002307/*
Jesse Barnes652c3932009-08-17 13:31:43 -07002308 * This bit must be set on the 830 to prevent hangs when turning off the
2309 * overlay scaler.
2310 */
2311# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
2312# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
2313# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
2314# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
2315# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
2316
2317#define RENCLK_GATE_D1 0x6204
2318# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
2319# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
2320# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
2321# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
2322# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
2323# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
2324# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
2325# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
2326# define MAG_CLOCK_GATE_DISABLE (1 << 5)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002327/* This bit must be unset on 855,865 */
Jesse Barnes652c3932009-08-17 13:31:43 -07002328# define MECI_CLOCK_GATE_DISABLE (1 << 4)
2329# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
2330# define MEC_CLOCK_GATE_DISABLE (1 << 2)
2331# define MECO_CLOCK_GATE_DISABLE (1 << 1)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002332/* This bit must be set on 855,865. */
Jesse Barnes652c3932009-08-17 13:31:43 -07002333# define SV_CLOCK_GATE_DISABLE (1 << 0)
2334# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
2335# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
2336# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
2337# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
2338# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
2339# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
2340# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
2341# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
2342# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
2343# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
2344# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
2345# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
2346# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
2347# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
2348# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
2349# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
2350# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
2351
2352# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002353/* This bit must always be set on 965G/965GM */
Jesse Barnes652c3932009-08-17 13:31:43 -07002354# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
2355# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
2356# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
2357# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
2358# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
2359# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03002360/* This bit must always be set on 965G */
Jesse Barnes652c3932009-08-17 13:31:43 -07002361# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
2362# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
2363# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
2364# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
2365# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
2366# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
2367# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
2368# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
2369# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
2370# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
2371# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
2372# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
2373# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
2374# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
2375# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
2376# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
2377# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
2378# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
2379# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
2380
2381#define RENCLK_GATE_D2 0x6208
2382#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
2383#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
2384#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
Ville Syrjäläfa4f53c2014-05-19 19:23:27 +03002385
2386#define VDECCLK_GATE_D 0x620C /* g4x only */
2387#define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
2388
Jesse Barnes652c3932009-08-17 13:31:43 -07002389#define RAMCLK_GATE_D 0x6210 /* CRL only */
2390#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002391
Ville Syrjäläd88b2272013-01-24 15:29:48 +02002392#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07002393#define FW_CSPWRDWNEN (1<<15)
2394
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03002395#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
2396
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002397#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
2398#define CDCLK_FREQ_SHIFT 4
2399#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
2400#define CZCLK_FREQ_MASK 0xf
Vidya Srinivas1e69cd72015-03-05 21:19:50 +02002401
2402#define GCI_CONTROL (VLV_DISPLAY_BASE + 0x650C)
2403#define PFI_CREDIT_63 (9 << 28) /* chv only */
2404#define PFI_CREDIT_31 (8 << 28) /* chv only */
2405#define PFI_CREDIT(x) (((x) - 8) << 28) /* 8-15 */
2406#define PFI_CREDIT_RESEND (1 << 27)
2407#define VGA_FAST_MODE_DISABLE (1 << 14)
2408
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08002409#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
2410
Jesse Barnes585fb112008-07-29 11:54:06 -07002411/*
2412 * Palette regs
2413 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002414#define PALETTE_A_OFFSET 0xa000
2415#define PALETTE_B_OFFSET 0xa800
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002416#define CHV_PALETTE_C_OFFSET 0xc000
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002417#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
2418 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07002419
Eric Anholt673a3942008-07-30 12:06:12 -07002420/* MCH MMIO space */
2421
2422/*
2423 * MCHBAR mirror.
2424 *
2425 * This mirrors the MCHBAR MMIO space whose location is determined by
2426 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
2427 * every way. It is not accessible from the CP register read instructions.
2428 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03002429 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
2430 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07002431 */
2432#define MCHBAR_MIRROR_BASE 0x10000
2433
Yuanhan Liu13982612010-12-15 15:42:31 +08002434#define MCHBAR_MIRROR_BASE_SNB 0x140000
2435
Chris Wilson3ebecd02013-04-12 19:10:13 +01002436/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07002437#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01002438
Ville Syrjälä646b4262014-04-25 20:14:30 +03002439/* 915-945 and GM965 MCH register controlling DRAM channel access */
Eric Anholt673a3942008-07-30 12:06:12 -07002440#define DCC 0x10200
2441#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
2442#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
2443#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
2444#define DCC_ADDRESSING_MODE_MASK (3 << 0)
2445#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08002446#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Daniel Vetter656bfa32014-11-20 09:26:30 +01002447#define DCC2 0x10204
2448#define DCC2_MODIFIED_ENHANCED_DISABLE (1 << 20)
Eric Anholt673a3942008-07-30 12:06:12 -07002449
Ville Syrjälä646b4262014-04-25 20:14:30 +03002450/* Pineview MCH register contains DDR3 setting */
Li Peng95534262010-05-18 18:58:44 +08002451#define CSHRDDR3CTL 0x101a8
2452#define CSHRDDR3CTL_DDR3 (1 << 2)
2453
Ville Syrjälä646b4262014-04-25 20:14:30 +03002454/* 965 MCH register controlling DRAM channel configuration */
Eric Anholt673a3942008-07-30 12:06:12 -07002455#define C0DRB3 0x10206
2456#define C1DRB3 0x10606
2457
Ville Syrjälä646b4262014-04-25 20:14:30 +03002458/* snb MCH registers for reading the DRAM channel configuration */
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002459#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
2460#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
2461#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
2462#define MAD_DIMM_ECC_MASK (0x3 << 24)
2463#define MAD_DIMM_ECC_OFF (0x0 << 24)
2464#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
2465#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
2466#define MAD_DIMM_ECC_ON (0x3 << 24)
2467#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
2468#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
2469#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
2470#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
2471#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
2472#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
2473#define MAD_DIMM_A_SELECT (0x1 << 16)
2474/* DIMM sizes are in multiples of 256mb. */
2475#define MAD_DIMM_B_SIZE_SHIFT 8
2476#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
2477#define MAD_DIMM_A_SIZE_SHIFT 0
2478#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
2479
Ville Syrjälä646b4262014-04-25 20:14:30 +03002480/* snb MCH registers for priority tuning */
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01002481#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
2482#define MCH_SSKPD_WM0_MASK 0x3f
2483#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01002484
Jesse Barnesec013e72013-08-20 10:29:23 +01002485#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
2486
Keith Packardb11248d2009-06-11 22:28:56 -07002487/* Clocking configuration register */
2488#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08002489#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07002490#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
2491#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
2492#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
2493#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
2494#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002495/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07002496#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08002497#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07002498#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08002499#define CLKCFG_MEM_533 (1 << 4)
2500#define CLKCFG_MEM_667 (2 << 4)
2501#define CLKCFG_MEM_800 (3 << 4)
2502#define CLKCFG_MEM_MASK (7 << 4)
2503
Ville Syrjälä34edce22015-05-22 11:22:33 +03002504#define HPLLVCO (MCHBAR_MIRROR_BASE + 0xc38)
2505#define HPLLVCO_MOBILE (MCHBAR_MIRROR_BASE + 0xc0f)
2506
Jesse Barnesea056c12010-09-10 10:02:13 -07002507#define TSC1 0x11001
2508#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07002509#define TR1 0x11006
2510#define TSFS 0x11020
2511#define TSFS_SLOPE_MASK 0x0000ff00
2512#define TSFS_SLOPE_SHIFT 8
2513#define TSFS_INTR_MASK 0x000000ff
2514
Jesse Barnesf97108d2010-01-29 11:27:07 -08002515#define CRSTANDVID 0x11100
2516#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
2517#define PXVFREQ_PX_MASK 0x7f000000
2518#define PXVFREQ_PX_SHIFT 24
2519#define VIDFREQ_BASE 0x11110
2520#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
2521#define VIDFREQ2 0x11114
2522#define VIDFREQ3 0x11118
2523#define VIDFREQ4 0x1111c
2524#define VIDFREQ_P0_MASK 0x1f000000
2525#define VIDFREQ_P0_SHIFT 24
2526#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
2527#define VIDFREQ_P0_CSCLK_SHIFT 20
2528#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
2529#define VIDFREQ_P0_CRCLK_SHIFT 16
2530#define VIDFREQ_P1_MASK 0x00001f00
2531#define VIDFREQ_P1_SHIFT 8
2532#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
2533#define VIDFREQ_P1_CSCLK_SHIFT 4
2534#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
2535#define INTTOEXT_BASE_ILK 0x11300
2536#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
2537#define INTTOEXT_MAP3_SHIFT 24
2538#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
2539#define INTTOEXT_MAP2_SHIFT 16
2540#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
2541#define INTTOEXT_MAP1_SHIFT 8
2542#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
2543#define INTTOEXT_MAP0_SHIFT 0
2544#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
2545#define MEMSWCTL 0x11170 /* Ironlake only */
2546#define MEMCTL_CMD_MASK 0xe000
2547#define MEMCTL_CMD_SHIFT 13
2548#define MEMCTL_CMD_RCLK_OFF 0
2549#define MEMCTL_CMD_RCLK_ON 1
2550#define MEMCTL_CMD_CHFREQ 2
2551#define MEMCTL_CMD_CHVID 3
2552#define MEMCTL_CMD_VMMOFF 4
2553#define MEMCTL_CMD_VMMON 5
2554#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
2555 when command complete */
2556#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
2557#define MEMCTL_FREQ_SHIFT 8
2558#define MEMCTL_SFCAVM (1<<7)
2559#define MEMCTL_TGT_VID_MASK 0x007f
2560#define MEMIHYST 0x1117c
2561#define MEMINTREN 0x11180 /* 16 bits */
2562#define MEMINT_RSEXIT_EN (1<<8)
2563#define MEMINT_CX_SUPR_EN (1<<7)
2564#define MEMINT_CONT_BUSY_EN (1<<6)
2565#define MEMINT_AVG_BUSY_EN (1<<5)
2566#define MEMINT_EVAL_CHG_EN (1<<4)
2567#define MEMINT_MON_IDLE_EN (1<<3)
2568#define MEMINT_UP_EVAL_EN (1<<2)
2569#define MEMINT_DOWN_EVAL_EN (1<<1)
2570#define MEMINT_SW_CMD_EN (1<<0)
2571#define MEMINTRSTR 0x11182 /* 16 bits */
2572#define MEM_RSEXIT_MASK 0xc000
2573#define MEM_RSEXIT_SHIFT 14
2574#define MEM_CONT_BUSY_MASK 0x3000
2575#define MEM_CONT_BUSY_SHIFT 12
2576#define MEM_AVG_BUSY_MASK 0x0c00
2577#define MEM_AVG_BUSY_SHIFT 10
2578#define MEM_EVAL_CHG_MASK 0x0300
2579#define MEM_EVAL_BUSY_SHIFT 8
2580#define MEM_MON_IDLE_MASK 0x00c0
2581#define MEM_MON_IDLE_SHIFT 6
2582#define MEM_UP_EVAL_MASK 0x0030
2583#define MEM_UP_EVAL_SHIFT 4
2584#define MEM_DOWN_EVAL_MASK 0x000c
2585#define MEM_DOWN_EVAL_SHIFT 2
2586#define MEM_SW_CMD_MASK 0x0003
2587#define MEM_INT_STEER_GFX 0
2588#define MEM_INT_STEER_CMR 1
2589#define MEM_INT_STEER_SMI 2
2590#define MEM_INT_STEER_SCI 3
2591#define MEMINTRSTS 0x11184
2592#define MEMINT_RSEXIT (1<<7)
2593#define MEMINT_CONT_BUSY (1<<6)
2594#define MEMINT_AVG_BUSY (1<<5)
2595#define MEMINT_EVAL_CHG (1<<4)
2596#define MEMINT_MON_IDLE (1<<3)
2597#define MEMINT_UP_EVAL (1<<2)
2598#define MEMINT_DOWN_EVAL (1<<1)
2599#define MEMINT_SW_CMD (1<<0)
2600#define MEMMODECTL 0x11190
2601#define MEMMODE_BOOST_EN (1<<31)
2602#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
2603#define MEMMODE_BOOST_FREQ_SHIFT 24
2604#define MEMMODE_IDLE_MODE_MASK 0x00030000
2605#define MEMMODE_IDLE_MODE_SHIFT 16
2606#define MEMMODE_IDLE_MODE_EVAL 0
2607#define MEMMODE_IDLE_MODE_CONT 1
2608#define MEMMODE_HWIDLE_EN (1<<15)
2609#define MEMMODE_SWMODE_EN (1<<14)
2610#define MEMMODE_RCLK_GATE (1<<13)
2611#define MEMMODE_HW_UPDATE (1<<12)
2612#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
2613#define MEMMODE_FSTART_SHIFT 8
2614#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
2615#define MEMMODE_FMAX_SHIFT 4
2616#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
2617#define RCBMAXAVG 0x1119c
2618#define MEMSWCTL2 0x1119e /* Cantiga only */
2619#define SWMEMCMD_RENDER_OFF (0 << 13)
2620#define SWMEMCMD_RENDER_ON (1 << 13)
2621#define SWMEMCMD_SWFREQ (2 << 13)
2622#define SWMEMCMD_TARVID (3 << 13)
2623#define SWMEMCMD_VRM_OFF (4 << 13)
2624#define SWMEMCMD_VRM_ON (5 << 13)
2625#define CMDSTS (1<<12)
2626#define SFCAVM (1<<11)
2627#define SWFREQ_MASK 0x0380 /* P0-7 */
2628#define SWFREQ_SHIFT 7
2629#define TARVID_MASK 0x001f
2630#define MEMSTAT_CTG 0x111a0
2631#define RCBMINAVG 0x111a0
2632#define RCUPEI 0x111b0
2633#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08002634#define RSTDBYCTL 0x111b8
2635#define RS1EN (1<<31)
2636#define RS2EN (1<<30)
2637#define RS3EN (1<<29)
2638#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
2639#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
2640#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
2641#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
2642#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
2643#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
2644#define RSX_STATUS_MASK (7<<20)
2645#define RSX_STATUS_ON (0<<20)
2646#define RSX_STATUS_RC1 (1<<20)
2647#define RSX_STATUS_RC1E (2<<20)
2648#define RSX_STATUS_RS1 (3<<20)
2649#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
2650#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
2651#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
2652#define RSX_STATUS_RSVD2 (7<<20)
2653#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
2654#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
2655#define JRSC (1<<17) /* rsx coupled to cpu c-state */
2656#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
2657#define RS1CONTSAV_MASK (3<<14)
2658#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
2659#define RS1CONTSAV_RSVD (1<<14)
2660#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
2661#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
2662#define NORMSLEXLAT_MASK (3<<12)
2663#define SLOW_RS123 (0<<12)
2664#define SLOW_RS23 (1<<12)
2665#define SLOW_RS3 (2<<12)
2666#define NORMAL_RS123 (3<<12)
2667#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
2668#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
2669#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
2670#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
2671#define RS_CSTATE_MASK (3<<4)
2672#define RS_CSTATE_C367_RS1 (0<<4)
2673#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
2674#define RS_CSTATE_RSVD (2<<4)
2675#define RS_CSTATE_C367_RS2 (3<<4)
2676#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
2677#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08002678#define VIDCTL 0x111c0
2679#define VIDSTS 0x111c8
2680#define VIDSTART 0x111cc /* 8 bits */
2681#define MEMSTAT_ILK 0x111f8
2682#define MEMSTAT_VID_MASK 0x7f00
2683#define MEMSTAT_VID_SHIFT 8
2684#define MEMSTAT_PSTATE_MASK 0x00f8
2685#define MEMSTAT_PSTATE_SHIFT 3
2686#define MEMSTAT_MON_ACTV (1<<2)
2687#define MEMSTAT_SRC_CTL_MASK 0x0003
2688#define MEMSTAT_SRC_CTL_CORE 0
2689#define MEMSTAT_SRC_CTL_TRB 1
2690#define MEMSTAT_SRC_CTL_THM 2
2691#define MEMSTAT_SRC_CTL_STDBY 3
2692#define RCPREVBSYTUPAVG 0x113b8
2693#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07002694#define PMMISC 0x11214
2695#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07002696#define SDEW 0x1124c
2697#define CSIEW0 0x11250
2698#define CSIEW1 0x11254
2699#define CSIEW2 0x11258
2700#define PEW 0x1125c
2701#define DEW 0x11270
2702#define MCHAFE 0x112c0
2703#define CSIEC 0x112e0
2704#define DMIEC 0x112e4
2705#define DDREC 0x112e8
2706#define PEG0EC 0x112ec
2707#define PEG1EC 0x112f0
2708#define GFXEC 0x112f4
2709#define RPPREVBSYTUPAVG 0x113b8
2710#define RPPREVBSYTDNAVG 0x113bc
2711#define ECR 0x11600
2712#define ECR_GPFE (1<<31)
2713#define ECR_IMONE (1<<30)
2714#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
2715#define OGW0 0x11608
2716#define OGW1 0x1160c
2717#define EG0 0x11610
2718#define EG1 0x11614
2719#define EG2 0x11618
2720#define EG3 0x1161c
2721#define EG4 0x11620
2722#define EG5 0x11624
2723#define EG6 0x11628
2724#define EG7 0x1162c
2725#define PXW 0x11664
2726#define PXWL 0x11680
2727#define LCFUSE02 0x116c0
2728#define LCFUSE_HIV_MASK 0x000000ff
2729#define CSIPLL0 0x12c10
2730#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08002731#define PEG_BAND_GAP_DATA 0x14d68
2732
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002733#define GEN6_GT_THREAD_STATUS_REG 0x13805c
2734#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
Chris Wilsonc4de7b02012-07-02 11:51:03 -03002735
Ben Widawsky153b4b952013-10-22 22:05:09 -07002736#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
Bob Paauwe35040562015-06-25 14:54:07 -07002737#define BXT_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x7070)
Ben Widawsky153b4b952013-10-22 22:05:09 -07002738#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
2739#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Bob Paauwe35040562015-06-25 14:54:07 -07002740#define BXT_RP_STATE_CAP 0x138170
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08002741
Akash Goelde43ae92015-03-06 11:07:14 +05302742#define INTERVAL_1_28_US(us) (((us) * 100) >> 7)
2743#define INTERVAL_1_33_US(us) (((us) * 3) >> 2)
2744#define GT_INTERVAL_FROM_US(dev_priv, us) (IS_GEN9(dev_priv) ? \
2745 INTERVAL_1_33_US(us) : \
2746 INTERVAL_1_28_US(us))
2747
Jesse Barnes585fb112008-07-29 11:54:06 -07002748/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002749 * Logical Context regs
2750 */
2751#define CCID 0x2180
2752#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002753/*
2754 * Notes on SNB/IVB/VLV context size:
2755 * - Power context is saved elsewhere (LLC or stolen)
2756 * - Ring/execlist context is saved on SNB, not on IVB
2757 * - Extended context size already includes render context size
2758 * - We always need to follow the extended context size.
2759 * SNB BSpec has comments indicating that we should use the
2760 * render context size instead if execlists are disabled, but
2761 * based on empirical testing that's just nonsense.
2762 * - Pipelined/VF state is saved on SNB/IVB respectively
2763 * - GT1 size just indicates how much of render context
2764 * doesn't need saving on GT1
2765 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002766#define CXT_SIZE 0x21a0
2767#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
2768#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
2769#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
2770#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
2771#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002772#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07002773 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
2774 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002775#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07002776#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
2777#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002778#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
2779#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
2780#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
2781#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03002782#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07002783 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07002784/* Haswell does have the CXT_SIZE register however it does not appear to be
2785 * valid. Now, docs explain in dwords what is in the context object. The full
2786 * size is 70720 bytes, however, the power context and execlist context will
2787 * never be saved (power context is stored elsewhere, and execlists don't work
2788 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
2789 */
2790#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07002791/* Same as Haswell, but 72064 bytes now. */
2792#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
2793
Mika Kuoppala542a6b22014-07-09 14:55:56 +03002794#define CHV_CLK_CTL1 0x101100
Jesse Barnese454a052013-09-26 17:55:58 -07002795#define VLV_CLK_CTL2 0x101104
2796#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
2797
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08002798/*
Jesse Barnes585fb112008-07-29 11:54:06 -07002799 * Overlay regs
2800 */
2801
2802#define OVADD 0x30000
2803#define DOVSTA 0x30008
2804#define OC_BUF (0x3<<20)
2805#define OGAMC5 0x30010
2806#define OGAMC4 0x30014
2807#define OGAMC3 0x30018
2808#define OGAMC2 0x3001c
2809#define OGAMC1 0x30020
2810#define OGAMC0 0x30024
2811
2812/*
2813 * Display engine regs
2814 */
2815
Shuang He8bf1e9f2013-10-15 18:55:27 +01002816/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002817#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01002818#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002819/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01002820#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
2821#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
2822#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002823/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002824#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2825#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2826#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2827/* embedded DP port on the north display block, reserved on ivb */
2828#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2829#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002830/* vlv source selection */
2831#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2832#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2833#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2834/* with DP port the pipe source is invalid */
2835#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2836#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2837#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2838/* gen3+ source selection */
2839#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2840#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2841#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2842/* with DP/TV port the pipe source is invalid */
2843#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2844#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2845#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2846#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2847#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2848/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002849#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002850
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002851#define _PIPE_CRC_RES_1_A_IVB 0x60064
2852#define _PIPE_CRC_RES_2_A_IVB 0x60068
2853#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2854#define _PIPE_CRC_RES_4_A_IVB 0x60070
2855#define _PIPE_CRC_RES_5_A_IVB 0x60074
2856
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002857#define _PIPE_CRC_RES_RED_A 0x60060
2858#define _PIPE_CRC_RES_GREEN_A 0x60064
2859#define _PIPE_CRC_RES_BLUE_A 0x60068
2860#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2861#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002862
2863/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002864#define _PIPE_CRC_RES_1_B_IVB 0x61064
2865#define _PIPE_CRC_RES_2_B_IVB 0x61068
2866#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2867#define _PIPE_CRC_RES_4_B_IVB 0x61070
2868#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002869
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002870#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002871#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002872 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002873#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002874 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002875#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002876 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002877#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002878 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002879#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002880 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002881
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002882#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002883 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002884#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002885 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002886#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002887 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002888#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002889 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002890#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002891 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002892
Jesse Barnes585fb112008-07-29 11:54:06 -07002893/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002894#define _HTOTAL_A 0x60000
2895#define _HBLANK_A 0x60004
2896#define _HSYNC_A 0x60008
2897#define _VTOTAL_A 0x6000c
2898#define _VBLANK_A 0x60010
2899#define _VSYNC_A 0x60014
2900#define _PIPEASRC 0x6001c
2901#define _BCLRPAT_A 0x60020
2902#define _VSYNCSHIFT_A 0x60028
Clint Taylorebb69c92014-09-30 10:30:22 -07002903#define _PIPE_MULT_A 0x6002c
Jesse Barnes585fb112008-07-29 11:54:06 -07002904
2905/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002906#define _HTOTAL_B 0x61000
2907#define _HBLANK_B 0x61004
2908#define _HSYNC_B 0x61008
2909#define _VTOTAL_B 0x6100c
2910#define _VBLANK_B 0x61010
2911#define _VSYNC_B 0x61014
2912#define _PIPEBSRC 0x6101c
2913#define _BCLRPAT_B 0x61020
2914#define _VSYNCSHIFT_B 0x61028
Clint Taylorebb69c92014-09-30 10:30:22 -07002915#define _PIPE_MULT_B 0x6102c
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002916
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002917#define TRANSCODER_A_OFFSET 0x60000
2918#define TRANSCODER_B_OFFSET 0x61000
2919#define TRANSCODER_C_OFFSET 0x62000
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03002920#define CHV_TRANSCODER_C_OFFSET 0x63000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002921#define TRANSCODER_EDP_OFFSET 0x6f000
2922
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002923#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2924 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2925 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002926
2927#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2928#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2929#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2930#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2931#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2932#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2933#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2934#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2935#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Clint Taylorebb69c92014-09-30 10:30:22 -07002936#define PIPE_MULT(trans) _TRANSCODER2(trans, _PIPE_MULT_A)
Chris Wilson5eddb702010-09-11 13:48:45 +01002937
Rodrigo Vivic8f7df52014-11-14 08:52:36 -08002938/* VLV eDP PSR registers */
2939#define _PSRCTLA (VLV_DISPLAY_BASE + 0x60090)
2940#define _PSRCTLB (VLV_DISPLAY_BASE + 0x61090)
2941#define VLV_EDP_PSR_ENABLE (1<<0)
2942#define VLV_EDP_PSR_RESET (1<<1)
2943#define VLV_EDP_PSR_MODE_MASK (7<<2)
2944#define VLV_EDP_PSR_MODE_HW_TIMER (1<<3)
2945#define VLV_EDP_PSR_MODE_SW_TIMER (1<<2)
2946#define VLV_EDP_PSR_SINGLE_FRAME_UPDATE (1<<7)
2947#define VLV_EDP_PSR_ACTIVE_ENTRY (1<<8)
2948#define VLV_EDP_PSR_SRC_TRANSMITTER_STATE (1<<9)
2949#define VLV_EDP_PSR_DBL_FRAME (1<<10)
2950#define VLV_EDP_PSR_FRAME_COUNT_MASK (0xff<<16)
2951#define VLV_EDP_PSR_IDLE_FRAME_SHIFT 16
2952#define VLV_PSRCTL(pipe) _PIPE(pipe, _PSRCTLA, _PSRCTLB)
2953
2954#define _VSCSDPA (VLV_DISPLAY_BASE + 0x600a0)
2955#define _VSCSDPB (VLV_DISPLAY_BASE + 0x610a0)
2956#define VLV_EDP_PSR_SDP_FREQ_MASK (3<<30)
2957#define VLV_EDP_PSR_SDP_FREQ_ONCE (1<<31)
2958#define VLV_EDP_PSR_SDP_FREQ_EVFRAME (1<<30)
2959#define VLV_VSCSDP(pipe) _PIPE(pipe, _VSCSDPA, _VSCSDPB)
2960
2961#define _PSRSTATA (VLV_DISPLAY_BASE + 0x60094)
2962#define _PSRSTATB (VLV_DISPLAY_BASE + 0x61094)
2963#define VLV_EDP_PSR_LAST_STATE_MASK (7<<3)
2964#define VLV_EDP_PSR_CURR_STATE_MASK 7
2965#define VLV_EDP_PSR_DISABLED (0<<0)
2966#define VLV_EDP_PSR_INACTIVE (1<<0)
2967#define VLV_EDP_PSR_IN_TRANS_TO_ACTIVE (2<<0)
2968#define VLV_EDP_PSR_ACTIVE_NORFB_UP (3<<0)
2969#define VLV_EDP_PSR_ACTIVE_SF_UPDATE (4<<0)
2970#define VLV_EDP_PSR_EXIT (5<<0)
2971#define VLV_EDP_PSR_IN_TRANS (1<<7)
2972#define VLV_PSRSTAT(pipe) _PIPE(pipe, _PSRSTATA, _PSRSTATB)
2973
Ben Widawskyed8546a2013-11-04 22:45:05 -08002974/* HSW+ eDP PSR registers */
2975#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002976#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002977#define EDP_PSR_ENABLE (1<<31)
Rodrigo Vivi82c56252014-06-12 10:16:42 -07002978#define BDW_PSR_SINGLE_FRAME (1<<30)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002979#define EDP_PSR_LINK_STANDBY (1<<27)
2980#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2981#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2982#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2983#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2984#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2985#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2986#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2987#define EDP_PSR_TP1_TP2_SEL (0<<11)
2988#define EDP_PSR_TP1_TP3_SEL (1<<11)
2989#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2990#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2991#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2992#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2993#define EDP_PSR_TP1_TIME_500us (0<<4)
2994#define EDP_PSR_TP1_TIME_100us (1<<4)
2995#define EDP_PSR_TP1_TIME_2500us (2<<4)
2996#define EDP_PSR_TP1_TIME_0us (3<<4)
2997#define EDP_PSR_IDLE_FRAME_SHIFT 0
2998
Ben Widawsky18b59922013-09-20 09:35:30 -07002999#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
3000#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Ben Widawsky18b59922013-09-20 09:35:30 -07003001#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Ben Widawsky18b59922013-09-20 09:35:30 -07003002#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
3003#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
3004#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003005
Ben Widawsky18b59922013-09-20 09:35:30 -07003006#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003007#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003008#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
3009#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
3010#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
3011#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
3012#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
3013#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
3014#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
3015#define EDP_PSR_STATUS_LINK_MASK (3<<26)
3016#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
3017#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
3018#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
3019#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
3020#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
3021#define EDP_PSR_STATUS_COUNT_SHIFT 16
3022#define EDP_PSR_STATUS_COUNT_MASK 0xf
3023#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
3024#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
3025#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
3026#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
3027#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
3028#define EDP_PSR_STATUS_IDLE_MASK 0xf
3029
Ben Widawsky18b59922013-09-20 09:35:30 -07003030#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03003031#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003032
Ben Widawsky18b59922013-09-20 09:35:30 -07003033#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003034#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
3035#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
3036#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
3037
Sonika Jindal474d1ec2015-04-02 11:02:44 +05303038#define EDP_PSR2_CTL 0x6f900
3039#define EDP_PSR2_ENABLE (1<<31)
3040#define EDP_SU_TRACK_ENABLE (1<<30)
3041#define EDP_MAX_SU_DISABLE_TIME(t) ((t)<<20)
3042#define EDP_MAX_SU_DISABLE_TIME_MASK (0x1f<<20)
3043#define EDP_PSR2_TP2_TIME_500 (0<<8)
3044#define EDP_PSR2_TP2_TIME_100 (1<<8)
3045#define EDP_PSR2_TP2_TIME_2500 (2<<8)
3046#define EDP_PSR2_TP2_TIME_50 (3<<8)
3047#define EDP_PSR2_TP2_TIME_MASK (3<<8)
3048#define EDP_PSR2_FRAME_BEFORE_SU_SHIFT 4
3049#define EDP_PSR2_FRAME_BEFORE_SU_MASK (0xf<<4)
3050#define EDP_PSR2_IDLE_MASK 0xf
3051
Jesse Barnes585fb112008-07-29 11:54:06 -07003052/* VGA port control */
3053#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003054#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02003055#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003056
Jesse Barnes585fb112008-07-29 11:54:06 -07003057#define ADPA_DAC_ENABLE (1<<31)
3058#define ADPA_DAC_DISABLE 0
3059#define ADPA_PIPE_SELECT_MASK (1<<30)
3060#define ADPA_PIPE_A_SELECT 0
3061#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07003062#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02003063/* CPT uses bits 29:30 for pch transcoder select */
3064#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
3065#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
3066#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
3067#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
3068#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
3069#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
3070#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
3071#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
3072#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
3073#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
3074#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
3075#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
3076#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
3077#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
3078#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
3079#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
3080#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
3081#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
3082#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003083#define ADPA_USE_VGA_HVPOLARITY (1<<15)
3084#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003085#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003086#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01003087#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07003088#define ADPA_HSYNC_CNTL_ENABLE 0
3089#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
3090#define ADPA_VSYNC_ACTIVE_LOW 0
3091#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
3092#define ADPA_HSYNC_ACTIVE_LOW 0
3093#define ADPA_DPMS_MASK (~(3<<10))
3094#define ADPA_DPMS_ON (0<<10)
3095#define ADPA_DPMS_SUSPEND (1<<10)
3096#define ADPA_DPMS_STANDBY (2<<10)
3097#define ADPA_DPMS_OFF (3<<10)
3098
Chris Wilson939fe4d2010-10-09 10:33:26 +01003099
Jesse Barnes585fb112008-07-29 11:54:06 -07003100/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003101#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01003102#define PORTB_HOTPLUG_INT_EN (1 << 29)
3103#define PORTC_HOTPLUG_INT_EN (1 << 28)
3104#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07003105#define SDVOB_HOTPLUG_INT_EN (1 << 26)
3106#define SDVOC_HOTPLUG_INT_EN (1 << 25)
3107#define TV_HOTPLUG_INT_EN (1 << 18)
3108#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05003109#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
3110 PORTC_HOTPLUG_INT_EN | \
3111 PORTD_HOTPLUG_INT_EN | \
3112 SDVOC_HOTPLUG_INT_EN | \
3113 SDVOB_HOTPLUG_INT_EN | \
3114 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07003115#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08003116#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
3117/* must use period 64 on GM45 according to docs */
3118#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
3119#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
3120#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
3121#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
3122#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
3123#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
3124#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
3125#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
3126#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
3127#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
3128#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
3129#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003130
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003131#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02003132/*
3133 * HDMI/DP bits are gen4+
3134 *
3135 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
3136 * Please check the detailed lore in the commit message for for experimental
3137 * evidence.
3138 */
Todd Previte232a6ee2014-01-23 00:13:41 -07003139#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
3140#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
3141#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
3142/* VLV DP/HDMI bits again match Bspec */
3143#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
3144#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
3145#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01003146#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
Daniel Vettera211b492014-06-05 09:36:23 +02003147#define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
3148#define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
Daniel Vetter26739f12013-02-07 12:42:32 +01003149#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
Daniel Vettera211b492014-06-05 09:36:23 +02003150#define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
3151#define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
Daniel Vetter26739f12013-02-07 12:42:32 +01003152#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Daniel Vettera211b492014-06-05 09:36:23 +02003153#define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
3154#define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01003155/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07003156#define CRT_HOTPLUG_INT_STATUS (1 << 11)
3157#define TV_HOTPLUG_INT_STATUS (1 << 10)
3158#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
3159#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
3160#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
3161#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01003162#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
3163#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
3164#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02003165#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
3166
Chris Wilson084b6122012-05-11 18:01:33 +01003167/* SDVO is different across gen3/4 */
3168#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
3169#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02003170/*
3171 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
3172 * since reality corrobates that they're the same as on gen3. But keep these
3173 * bits here (and the comment!) to help any other lost wanderers back onto the
3174 * right tracks.
3175 */
Chris Wilson084b6122012-05-11 18:01:33 +01003176#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
3177#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
3178#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
3179#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05003180#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
3181 SDVOB_HOTPLUG_INT_STATUS_G4X | \
3182 SDVOC_HOTPLUG_INT_STATUS_G4X | \
3183 PORTB_HOTPLUG_INT_STATUS | \
3184 PORTC_HOTPLUG_INT_STATUS | \
3185 PORTD_HOTPLUG_INT_STATUS)
3186
Egbert Eiche5868a32013-02-28 04:17:12 -05003187#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
3188 SDVOB_HOTPLUG_INT_STATUS_I915 | \
3189 SDVOC_HOTPLUG_INT_STATUS_I915 | \
3190 PORTB_HOTPLUG_INT_STATUS | \
3191 PORTC_HOTPLUG_INT_STATUS | \
3192 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07003193
Paulo Zanonic20cd312013-02-19 16:21:45 -03003194/* SDVO and HDMI port control.
3195 * The same register may be used for SDVO or HDMI */
3196#define GEN3_SDVOB 0x61140
3197#define GEN3_SDVOC 0x61160
3198#define GEN4_HDMIB GEN3_SDVOB
3199#define GEN4_HDMIC GEN3_SDVOC
Ville Syrjälä9418c1f2014-04-09 13:28:56 +03003200#define CHV_HDMID 0x6116C
Paulo Zanonic20cd312013-02-19 16:21:45 -03003201#define PCH_SDVOB 0xe1140
3202#define PCH_HDMIB PCH_SDVOB
3203#define PCH_HDMIC 0xe1150
3204#define PCH_HDMID 0xe1160
3205
Daniel Vetter84093602013-11-01 10:50:21 +01003206#define PORT_DFT_I9XX 0x61150
3207#define DC_BALANCE_RESET (1 << 25)
Rodrigo Vivia8aab8b2014-06-05 14:28:17 -07003208#define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
Daniel Vetter84093602013-11-01 10:50:21 +01003209#define DC_BALANCE_RESET_VLV (1 << 31)
Ville Syrjäläeb736672014-12-09 21:28:28 +02003210#define PIPE_SCRAMBLE_RESET_MASK ((1 << 14) | (0x3 << 0))
3211#define PIPE_C_SCRAMBLE_RESET (1 << 14) /* chv */
Daniel Vetter84093602013-11-01 10:50:21 +01003212#define PIPE_B_SCRAMBLE_RESET (1 << 1)
3213#define PIPE_A_SCRAMBLE_RESET (1 << 0)
3214
Paulo Zanonic20cd312013-02-19 16:21:45 -03003215/* Gen 3 SDVO bits: */
3216#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003217#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
3218#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003219#define SDVO_PIPE_B_SELECT (1 << 30)
3220#define SDVO_STALL_SELECT (1 << 29)
3221#define SDVO_INTERRUPT_ENABLE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003222/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003223 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07003224 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07003225 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
3226 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003227#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07003228#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03003229#define SDVO_PHASE_SELECT_MASK (15 << 19)
3230#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
3231#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
3232#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
3233#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
3234#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
3235#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003236/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003237#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
3238 SDVO_INTERRUPT_ENABLE)
3239#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
3240
3241/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003242#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03003243#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003244#define SDVO_ENCODING_SDVO (0 << 10)
3245#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003246#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
3247#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003248#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003249#define SDVO_AUDIO_ENABLE (1 << 6)
3250/* VSYNC/HSYNC bits new with 965, default is to be set */
3251#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
3252#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
3253
3254/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03003255#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03003256#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
3257
3258/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03003259#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
3260#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03003261
Chon Ming Lee44f37d12014-04-09 13:28:21 +03003262/* CHV SDVO/HDMI bits: */
3263#define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
3264#define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
3265
Jesse Barnes585fb112008-07-29 11:54:06 -07003266
3267/* DVO port control */
3268#define DVOA 0x61120
3269#define DVOB 0x61140
3270#define DVOC 0x61160
3271#define DVO_ENABLE (1 << 31)
3272#define DVO_PIPE_B_SELECT (1 << 30)
3273#define DVO_PIPE_STALL_UNUSED (0 << 28)
3274#define DVO_PIPE_STALL (1 << 28)
3275#define DVO_PIPE_STALL_TV (2 << 28)
3276#define DVO_PIPE_STALL_MASK (3 << 28)
3277#define DVO_USE_VGA_SYNC (1 << 15)
3278#define DVO_DATA_ORDER_I740 (0 << 14)
3279#define DVO_DATA_ORDER_FP (1 << 14)
3280#define DVO_VSYNC_DISABLE (1 << 11)
3281#define DVO_HSYNC_DISABLE (1 << 10)
3282#define DVO_VSYNC_TRISTATE (1 << 9)
3283#define DVO_HSYNC_TRISTATE (1 << 8)
3284#define DVO_BORDER_ENABLE (1 << 7)
3285#define DVO_DATA_ORDER_GBRG (1 << 6)
3286#define DVO_DATA_ORDER_RGGB (0 << 6)
3287#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
3288#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
3289#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
3290#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
3291#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
3292#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
3293#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
3294#define DVO_PRESERVE_MASK (0x7<<24)
3295#define DVOA_SRCDIM 0x61124
3296#define DVOB_SRCDIM 0x61144
3297#define DVOC_SRCDIM 0x61164
3298#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
3299#define DVO_SRCDIM_VERTICAL_SHIFT 0
3300
3301/* LVDS port control */
3302#define LVDS 0x61180
3303/*
3304 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
3305 * the DPLL semantics change when the LVDS is assigned to that pipe.
3306 */
3307#define LVDS_PORT_EN (1 << 31)
3308/* Selects pipe B for LVDS data. Must be set on pre-965. */
3309#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003310#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07003311#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08003312/* LVDS dithering flag on 965/g4x platform */
3313#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08003314/* LVDS sync polarity flags. Set to invert (i.e. negative) */
3315#define LVDS_VSYNC_POLARITY (1 << 21)
3316#define LVDS_HSYNC_POLARITY (1 << 20)
3317
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08003318/* Enable border for unscaled (or aspect-scaled) display */
3319#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07003320/*
3321 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
3322 * pixel.
3323 */
3324#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
3325#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
3326#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
3327/*
3328 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
3329 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
3330 * on.
3331 */
3332#define LVDS_A3_POWER_MASK (3 << 6)
3333#define LVDS_A3_POWER_DOWN (0 << 6)
3334#define LVDS_A3_POWER_UP (3 << 6)
3335/*
3336 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
3337 * is set.
3338 */
3339#define LVDS_CLKB_POWER_MASK (3 << 4)
3340#define LVDS_CLKB_POWER_DOWN (0 << 4)
3341#define LVDS_CLKB_POWER_UP (3 << 4)
3342/*
3343 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
3344 * setting for whether we are in dual-channel mode. The B3 pair will
3345 * additionally only be powered up when LVDS_A3_POWER_UP is set.
3346 */
3347#define LVDS_B0B3_POWER_MASK (3 << 2)
3348#define LVDS_B0B3_POWER_DOWN (0 << 2)
3349#define LVDS_B0B3_POWER_UP (3 << 2)
3350
David Härdeman3c17fe42010-09-24 21:44:32 +02003351/* Video Data Island Packet control */
3352#define VIDEO_DIP_DATA 0x61178
Yannick Guerrinifd0753c2015-02-28 17:20:41 +01003353/* Read the description of VIDEO_DIP_DATA (before Haswell) or VIDEO_DIP_ECC
Paulo Zanoniadf00b22012-09-25 13:23:34 -03003354 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
3355 * of the infoframe structure specified by CEA-861. */
3356#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03003357#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02003358#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003359/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02003360#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02003361#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03003362#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003363#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02003364#define VIDEO_DIP_ENABLE_AVI (1 << 21)
3365#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003366#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02003367#define VIDEO_DIP_ENABLE_SPD (8 << 21)
3368#define VIDEO_DIP_SELECT_AVI (0 << 19)
3369#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
3370#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07003371#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02003372#define VIDEO_DIP_FREQ_ONCE (0 << 16)
3373#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
3374#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03003375#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003376/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003377#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
3378#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003379#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03003380#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
3381#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03003382#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02003383
Jesse Barnes585fb112008-07-29 11:54:06 -07003384/* Panel power sequencing */
3385#define PP_STATUS 0x61200
3386#define PP_ON (1 << 31)
3387/*
3388 * Indicates that all dependencies of the panel are on:
3389 *
3390 * - PLL enabled
3391 * - pipe enabled
3392 * - LVDS/DVOB/DVOC on
3393 */
3394#define PP_READY (1 << 30)
3395#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07003396#define PP_SEQUENCE_POWER_UP (1 << 28)
3397#define PP_SEQUENCE_POWER_DOWN (2 << 28)
3398#define PP_SEQUENCE_MASK (3 << 28)
3399#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003400#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07003401#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07003402#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
3403#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
3404#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
3405#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
3406#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
3407#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
3408#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
3409#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
3410#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003411#define PP_CONTROL 0x61204
3412#define POWER_TARGET_ON (1 << 0)
3413#define PP_ON_DELAYS 0x61208
3414#define PP_OFF_DELAYS 0x6120c
3415#define PP_DIVISOR 0x61210
3416
3417/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003418#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07003419#define PFIT_ENABLE (1 << 31)
3420#define PFIT_PIPE_MASK (3 << 29)
3421#define PFIT_PIPE_SHIFT 29
3422#define VERT_INTERP_DISABLE (0 << 10)
3423#define VERT_INTERP_BILINEAR (1 << 10)
3424#define VERT_INTERP_MASK (3 << 10)
3425#define VERT_AUTO_SCALE (1 << 9)
3426#define HORIZ_INTERP_DISABLE (0 << 6)
3427#define HORIZ_INTERP_BILINEAR (1 << 6)
3428#define HORIZ_INTERP_MASK (3 << 6)
3429#define HORIZ_AUTO_SCALE (1 << 5)
3430#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003431#define PFIT_FILTER_FUZZY (0 << 24)
3432#define PFIT_SCALING_AUTO (0 << 26)
3433#define PFIT_SCALING_PROGRAMMED (1 << 26)
3434#define PFIT_SCALING_PILLAR (2 << 26)
3435#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003436#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08003437/* Pre-965 */
3438#define PFIT_VERT_SCALE_SHIFT 20
3439#define PFIT_VERT_SCALE_MASK 0xfff00000
3440#define PFIT_HORIZ_SCALE_SHIFT 4
3441#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
3442/* 965+ */
3443#define PFIT_VERT_SCALE_SHIFT_965 16
3444#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
3445#define PFIT_HORIZ_SCALE_SHIFT_965 0
3446#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
3447
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003448#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07003449
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003450#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
3451#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003452#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
3453 _VLV_BLC_PWM_CTL2_B)
3454
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003455#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
3456#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003457#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
3458 _VLV_BLC_PWM_CTL_B)
3459
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003460#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
3461#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02003462#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
3463 _VLV_BLC_HIST_CTL_B)
3464
Jesse Barnes585fb112008-07-29 11:54:06 -07003465/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003466#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003467#define BLM_PWM_ENABLE (1 << 31)
3468#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
3469#define BLM_PIPE_SELECT (1 << 29)
3470#define BLM_PIPE_SELECT_IVB (3 << 29)
3471#define BLM_PIPE_A (0 << 29)
3472#define BLM_PIPE_B (1 << 29)
3473#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03003474#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
3475#define BLM_TRANSCODER_B BLM_PIPE_B
3476#define BLM_TRANSCODER_C BLM_PIPE_C
3477#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003478#define BLM_PIPE(pipe) ((pipe) << 29)
3479#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
3480#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
3481#define BLM_PHASE_IN_ENABLE (1 << 25)
3482#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
3483#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
3484#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
3485#define BLM_PHASE_IN_COUNT_SHIFT (8)
3486#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
3487#define BLM_PHASE_IN_INCR_SHIFT (0)
3488#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003489#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01003490/*
3491 * This is the most significant 15 bits of the number of backlight cycles in a
3492 * complete cycle of the modulated backlight control.
3493 *
3494 * The actual value is this field multiplied by two.
3495 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02003496#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
3497#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
3498#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003499/*
3500 * This is the number of cycles out of the backlight modulation cycle for which
3501 * the backlight is on.
3502 *
3503 * This field must be no greater than the number of cycles in the complete
3504 * backlight modulation cycle.
3505 */
3506#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
3507#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02003508#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
3509#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003510
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003511#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07003512
Daniel Vetter7cf41602012-06-05 10:07:09 +02003513/* New registers for PCH-split platforms. Safe where new bits show up, the
3514 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
3515#define BLC_PWM_CPU_CTL2 0x48250
3516#define BLC_PWM_CPU_CTL 0x48254
3517
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003518#define HSW_BLC_PWM2_CTL 0x48350
3519
Daniel Vetter7cf41602012-06-05 10:07:09 +02003520/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
3521 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
3522#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02003523#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02003524#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
3525#define BLM_PCH_POLARITY (1 << 29)
3526#define BLC_PWM_PCH_CTL2 0xc8254
3527
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003528#define UTIL_PIN_CTL 0x48400
3529#define UTIL_PIN_ENABLE (1 << 31)
3530
Vandana Kannan0fb890c2015-05-05 14:51:56 +05303531/* BXT backlight register definition. */
3532#define BXT_BLC_PWM_CTL1 0xC8250
3533#define BXT_BLC_PWM_ENABLE (1 << 31)
3534#define BXT_BLC_PWM_POLARITY (1 << 29)
3535#define BXT_BLC_PWM_FREQ1 0xC8254
3536#define BXT_BLC_PWM_DUTY1 0xC8258
3537
3538#define BXT_BLC_PWM_CTL2 0xC8350
3539#define BXT_BLC_PWM_FREQ2 0xC8354
3540#define BXT_BLC_PWM_DUTY2 0xC8358
3541
3542
Paulo Zanonibe256dc2013-07-23 11:19:26 -03003543#define PCH_GTC_CTL 0xe7000
3544#define PCH_GTC_ENABLE (1 << 31)
3545
Jesse Barnes585fb112008-07-29 11:54:06 -07003546/* TV port control */
3547#define TV_CTL 0x68000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003548/* Enables the TV encoder */
Jesse Barnes585fb112008-07-29 11:54:06 -07003549# define TV_ENC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003550/* Sources the TV encoder input from pipe B instead of A. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003551# define TV_ENC_PIPEB_SELECT (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003552/* Outputs composite video (DAC A only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003553# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003554/* Outputs SVideo video (DAC B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003555# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003556/* Outputs Component video (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003557# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003558/* Outputs Composite and SVideo (DAC A/B/C) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003559# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
3560# define TV_TRILEVEL_SYNC (1 << 21)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003561/* Enables slow sync generation (945GM only) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003562# define TV_SLOW_SYNC (1 << 20)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003563/* Selects 4x oversampling for 480i and 576p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003564# define TV_OVERSAMPLE_4X (0 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003565/* Selects 2x oversampling for 720p and 1080i */
Jesse Barnes585fb112008-07-29 11:54:06 -07003566# define TV_OVERSAMPLE_2X (1 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003567/* Selects no oversampling for 1080p */
Jesse Barnes585fb112008-07-29 11:54:06 -07003568# define TV_OVERSAMPLE_NONE (2 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003569/* Selects 8x oversampling */
Jesse Barnes585fb112008-07-29 11:54:06 -07003570# define TV_OVERSAMPLE_8X (3 << 18)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003571/* Selects progressive mode rather than interlaced */
Jesse Barnes585fb112008-07-29 11:54:06 -07003572# define TV_PROGRESSIVE (1 << 17)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003573/* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003574# define TV_PAL_BURST (1 << 16)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003575/* Field for setting delay of Y compared to C */
Jesse Barnes585fb112008-07-29 11:54:06 -07003576# define TV_YC_SKEW_MASK (7 << 12)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003577/* Enables a fix for 480p/576p standard definition modes on the 915GM only */
Jesse Barnes585fb112008-07-29 11:54:06 -07003578# define TV_ENC_SDP_FIX (1 << 11)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003579/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003580 * Enables a fix for the 915GM only.
3581 *
3582 * Not sure what it does.
3583 */
3584# define TV_ENC_C0_FIX (1 << 10)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003585/* Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08003586# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07003587# define TV_FUSE_STATE_MASK (3 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003588/* Read-only state that reports all features enabled */
Jesse Barnes585fb112008-07-29 11:54:06 -07003589# define TV_FUSE_STATE_ENABLED (0 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003590/* Read-only state that reports that Macrovision is disabled in hardware*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003591# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003592/* Read-only state that reports that TV-out is disabled in hardware. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003593# define TV_FUSE_STATE_DISABLED (2 << 4)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003594/* Normal operation */
Jesse Barnes585fb112008-07-29 11:54:06 -07003595# define TV_TEST_MODE_NORMAL (0 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003596/* Encoder test pattern 1 - combo pattern */
Jesse Barnes585fb112008-07-29 11:54:06 -07003597# define TV_TEST_MODE_PATTERN_1 (1 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003598/* Encoder test pattern 2 - full screen vertical 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003599# define TV_TEST_MODE_PATTERN_2 (2 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003600/* Encoder test pattern 3 - full screen horizontal 75% color bars */
Jesse Barnes585fb112008-07-29 11:54:06 -07003601# define TV_TEST_MODE_PATTERN_3 (3 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003602/* Encoder test pattern 4 - random noise */
Jesse Barnes585fb112008-07-29 11:54:06 -07003603# define TV_TEST_MODE_PATTERN_4 (4 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003604/* Encoder test pattern 5 - linear color ramps */
Jesse Barnes585fb112008-07-29 11:54:06 -07003605# define TV_TEST_MODE_PATTERN_5 (5 << 0)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003606/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003607 * This test mode forces the DACs to 50% of full output.
3608 *
3609 * This is used for load detection in combination with TVDAC_SENSE_MASK
3610 */
3611# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
3612# define TV_TEST_MODE_MASK (7 << 0)
3613
3614#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01003615# define TV_DAC_SAVE 0x00ffff00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003616/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003617 * Reports that DAC state change logic has reported change (RO).
3618 *
3619 * This gets cleared when TV_DAC_STATE_EN is cleared
3620*/
3621# define TVDAC_STATE_CHG (1 << 31)
3622# define TVDAC_SENSE_MASK (7 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003623/* Reports that DAC A voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003624# define TVDAC_A_SENSE (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003625/* Reports that DAC B voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003626# define TVDAC_B_SENSE (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003627/* Reports that DAC C voltage is above the detect threshold */
Jesse Barnes585fb112008-07-29 11:54:06 -07003628# define TVDAC_C_SENSE (1 << 28)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003629/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003630 * Enables DAC state detection logic, for load-based TV detection.
3631 *
3632 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
3633 * to off, for load detection to work.
3634 */
3635# define TVDAC_STATE_CHG_EN (1 << 27)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003636/* Sets the DAC A sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003637# define TVDAC_A_SENSE_CTL (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003638/* Sets the DAC B sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003639# define TVDAC_B_SENSE_CTL (1 << 25)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003640/* Sets the DAC C sense value to high */
Jesse Barnes585fb112008-07-29 11:54:06 -07003641# define TVDAC_C_SENSE_CTL (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003642/* Overrides the ENC_ENABLE and DAC voltage levels */
Jesse Barnes585fb112008-07-29 11:54:06 -07003643# define DAC_CTL_OVERRIDE (1 << 7)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003644/* Sets the slew rate. Must be preserved in software */
Jesse Barnes585fb112008-07-29 11:54:06 -07003645# define ENC_TVDAC_SLEW_FAST (1 << 6)
3646# define DAC_A_1_3_V (0 << 4)
3647# define DAC_A_1_1_V (1 << 4)
3648# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08003649# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07003650# define DAC_B_1_3_V (0 << 2)
3651# define DAC_B_1_1_V (1 << 2)
3652# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08003653# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07003654# define DAC_C_1_3_V (0 << 0)
3655# define DAC_C_1_1_V (1 << 0)
3656# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08003657# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07003658
Ville Syrjälä646b4262014-04-25 20:14:30 +03003659/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003660 * CSC coefficients are stored in a floating point format with 9 bits of
3661 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
3662 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
3663 * -1 (0x3) being the only legal negative value.
3664 */
3665#define TV_CSC_Y 0x68010
3666# define TV_RY_MASK 0x07ff0000
3667# define TV_RY_SHIFT 16
3668# define TV_GY_MASK 0x00000fff
3669# define TV_GY_SHIFT 0
3670
3671#define TV_CSC_Y2 0x68014
3672# define TV_BY_MASK 0x07ff0000
3673# define TV_BY_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003674/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003675 * Y attenuation for component video.
3676 *
3677 * Stored in 1.9 fixed point.
3678 */
3679# define TV_AY_MASK 0x000003ff
3680# define TV_AY_SHIFT 0
3681
3682#define TV_CSC_U 0x68018
3683# define TV_RU_MASK 0x07ff0000
3684# define TV_RU_SHIFT 16
3685# define TV_GU_MASK 0x000007ff
3686# define TV_GU_SHIFT 0
3687
3688#define TV_CSC_U2 0x6801c
3689# define TV_BU_MASK 0x07ff0000
3690# define TV_BU_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003691/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003692 * U attenuation for component video.
3693 *
3694 * Stored in 1.9 fixed point.
3695 */
3696# define TV_AU_MASK 0x000003ff
3697# define TV_AU_SHIFT 0
3698
3699#define TV_CSC_V 0x68020
3700# define TV_RV_MASK 0x0fff0000
3701# define TV_RV_SHIFT 16
3702# define TV_GV_MASK 0x000007ff
3703# define TV_GV_SHIFT 0
3704
3705#define TV_CSC_V2 0x68024
3706# define TV_BV_MASK 0x07ff0000
3707# define TV_BV_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003708/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003709 * V attenuation for component video.
3710 *
3711 * Stored in 1.9 fixed point.
3712 */
3713# define TV_AV_MASK 0x000007ff
3714# define TV_AV_SHIFT 0
3715
3716#define TV_CLR_KNOBS 0x68028
Ville Syrjälä646b4262014-04-25 20:14:30 +03003717/* 2s-complement brightness adjustment */
Jesse Barnes585fb112008-07-29 11:54:06 -07003718# define TV_BRIGHTNESS_MASK 0xff000000
3719# define TV_BRIGHTNESS_SHIFT 24
Ville Syrjälä646b4262014-04-25 20:14:30 +03003720/* Contrast adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003721# define TV_CONTRAST_MASK 0x00ff0000
3722# define TV_CONTRAST_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003723/* Saturation adjustment, as a 2.6 unsigned floating point number */
Jesse Barnes585fb112008-07-29 11:54:06 -07003724# define TV_SATURATION_MASK 0x0000ff00
3725# define TV_SATURATION_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003726/* Hue adjustment, as an integer phase angle in degrees */
Jesse Barnes585fb112008-07-29 11:54:06 -07003727# define TV_HUE_MASK 0x000000ff
3728# define TV_HUE_SHIFT 0
3729
3730#define TV_CLR_LEVEL 0x6802c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003731/* Controls the DAC level for black */
Jesse Barnes585fb112008-07-29 11:54:06 -07003732# define TV_BLACK_LEVEL_MASK 0x01ff0000
3733# define TV_BLACK_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003734/* Controls the DAC level for blanking */
Jesse Barnes585fb112008-07-29 11:54:06 -07003735# define TV_BLANK_LEVEL_MASK 0x000001ff
3736# define TV_BLANK_LEVEL_SHIFT 0
3737
3738#define TV_H_CTL_1 0x68030
Ville Syrjälä646b4262014-04-25 20:14:30 +03003739/* Number of pixels in the hsync. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003740# define TV_HSYNC_END_MASK 0x1fff0000
3741# define TV_HSYNC_END_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003742/* Total number of pixels minus one in the line (display and blanking). */
Jesse Barnes585fb112008-07-29 11:54:06 -07003743# define TV_HTOTAL_MASK 0x00001fff
3744# define TV_HTOTAL_SHIFT 0
3745
3746#define TV_H_CTL_2 0x68034
Ville Syrjälä646b4262014-04-25 20:14:30 +03003747/* Enables the colorburst (needed for non-component color) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003748# define TV_BURST_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003749/* Offset of the colorburst from the start of hsync, in pixels minus one. */
Jesse Barnes585fb112008-07-29 11:54:06 -07003750# define TV_HBURST_START_SHIFT 16
3751# define TV_HBURST_START_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003752/* Length of the colorburst */
Jesse Barnes585fb112008-07-29 11:54:06 -07003753# define TV_HBURST_LEN_SHIFT 0
3754# define TV_HBURST_LEN_MASK 0x0001fff
3755
3756#define TV_H_CTL_3 0x68038
Ville Syrjälä646b4262014-04-25 20:14:30 +03003757/* End of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003758# define TV_HBLANK_END_SHIFT 16
3759# define TV_HBLANK_END_MASK 0x1fff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003760/* Start of hblank, measured in pixels minus one from start of hsync */
Jesse Barnes585fb112008-07-29 11:54:06 -07003761# define TV_HBLANK_START_SHIFT 0
3762# define TV_HBLANK_START_MASK 0x0001fff
3763
3764#define TV_V_CTL_1 0x6803c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003765/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003766# define TV_NBR_END_SHIFT 16
3767# define TV_NBR_END_MASK 0x07ff0000
Ville Syrjälä646b4262014-04-25 20:14:30 +03003768/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003769# define TV_VI_END_F1_SHIFT 8
3770# define TV_VI_END_F1_MASK 0x00003f00
Ville Syrjälä646b4262014-04-25 20:14:30 +03003771/* XXX */
Jesse Barnes585fb112008-07-29 11:54:06 -07003772# define TV_VI_END_F2_SHIFT 0
3773# define TV_VI_END_F2_MASK 0x0000003f
3774
3775#define TV_V_CTL_2 0x68040
Ville Syrjälä646b4262014-04-25 20:14:30 +03003776/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003777# define TV_VSYNC_LEN_MASK 0x07ff0000
3778# define TV_VSYNC_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003779/* Offset of the start of vsync in field 1, measured in one less than the
Jesse Barnes585fb112008-07-29 11:54:06 -07003780 * number of half lines.
3781 */
3782# define TV_VSYNC_START_F1_MASK 0x00007f00
3783# define TV_VSYNC_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003784/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003785 * Offset of the start of vsync in field 2, measured in one less than the
3786 * number of half lines.
3787 */
3788# define TV_VSYNC_START_F2_MASK 0x0000007f
3789# define TV_VSYNC_START_F2_SHIFT 0
3790
3791#define TV_V_CTL_3 0x68044
Ville Syrjälä646b4262014-04-25 20:14:30 +03003792/* Enables generation of the equalization signal */
Jesse Barnes585fb112008-07-29 11:54:06 -07003793# define TV_EQUAL_ENA (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003794/* Length of vsync, in half lines */
Jesse Barnes585fb112008-07-29 11:54:06 -07003795# define TV_VEQ_LEN_MASK 0x007f0000
3796# define TV_VEQ_LEN_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003797/* Offset of the start of equalization in field 1, measured in one less than
Jesse Barnes585fb112008-07-29 11:54:06 -07003798 * the number of half lines.
3799 */
3800# define TV_VEQ_START_F1_MASK 0x0007f00
3801# define TV_VEQ_START_F1_SHIFT 8
Ville Syrjälä646b4262014-04-25 20:14:30 +03003802/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003803 * Offset of the start of equalization in field 2, measured in one less than
3804 * the number of half lines.
3805 */
3806# define TV_VEQ_START_F2_MASK 0x000007f
3807# define TV_VEQ_START_F2_SHIFT 0
3808
3809#define TV_V_CTL_4 0x68048
Ville Syrjälä646b4262014-04-25 20:14:30 +03003810/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003811 * Offset to start of vertical colorburst, measured in one less than the
3812 * number of lines from vertical start.
3813 */
3814# define TV_VBURST_START_F1_MASK 0x003f0000
3815# define TV_VBURST_START_F1_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003816/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003817 * Offset to the end of vertical colorburst, measured in one less than the
3818 * number of lines from the start of NBR.
3819 */
3820# define TV_VBURST_END_F1_MASK 0x000000ff
3821# define TV_VBURST_END_F1_SHIFT 0
3822
3823#define TV_V_CTL_5 0x6804c
Ville Syrjälä646b4262014-04-25 20:14:30 +03003824/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003825 * Offset to start of vertical colorburst, measured in one less than the
3826 * number of lines from vertical start.
3827 */
3828# define TV_VBURST_START_F2_MASK 0x003f0000
3829# define TV_VBURST_START_F2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003830/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003831 * Offset to the end of vertical colorburst, measured in one less than the
3832 * number of lines from the start of NBR.
3833 */
3834# define TV_VBURST_END_F2_MASK 0x000000ff
3835# define TV_VBURST_END_F2_SHIFT 0
3836
3837#define TV_V_CTL_6 0x68050
Ville Syrjälä646b4262014-04-25 20:14:30 +03003838/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003839 * Offset to start of vertical colorburst, measured in one less than the
3840 * number of lines from vertical start.
3841 */
3842# define TV_VBURST_START_F3_MASK 0x003f0000
3843# define TV_VBURST_START_F3_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003844/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003845 * Offset to the end of vertical colorburst, measured in one less than the
3846 * number of lines from the start of NBR.
3847 */
3848# define TV_VBURST_END_F3_MASK 0x000000ff
3849# define TV_VBURST_END_F3_SHIFT 0
3850
3851#define TV_V_CTL_7 0x68054
Ville Syrjälä646b4262014-04-25 20:14:30 +03003852/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003853 * Offset to start of vertical colorburst, measured in one less than the
3854 * number of lines from vertical start.
3855 */
3856# define TV_VBURST_START_F4_MASK 0x003f0000
3857# define TV_VBURST_START_F4_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003858/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003859 * Offset to the end of vertical colorburst, measured in one less than the
3860 * number of lines from the start of NBR.
3861 */
3862# define TV_VBURST_END_F4_MASK 0x000000ff
3863# define TV_VBURST_END_F4_SHIFT 0
3864
3865#define TV_SC_CTL_1 0x68060
Ville Syrjälä646b4262014-04-25 20:14:30 +03003866/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003867# define TV_SC_DDA1_EN (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003868/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003869# define TV_SC_DDA2_EN (1 << 30)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003870/* Turns on the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003871# define TV_SC_DDA3_EN (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003872/* Sets the subcarrier DDA to reset frequency every other field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003873# define TV_SC_RESET_EVERY_2 (0 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003874/* Sets the subcarrier DDA to reset frequency every fourth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003875# define TV_SC_RESET_EVERY_4 (1 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003876/* Sets the subcarrier DDA to reset frequency every eighth field */
Jesse Barnes585fb112008-07-29 11:54:06 -07003877# define TV_SC_RESET_EVERY_8 (2 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003878/* Sets the subcarrier DDA to never reset the frequency */
Jesse Barnes585fb112008-07-29 11:54:06 -07003879# define TV_SC_RESET_NEVER (3 << 24)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003880/* Sets the peak amplitude of the colorburst.*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003881# define TV_BURST_LEVEL_MASK 0x00ff0000
3882# define TV_BURST_LEVEL_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003883/* Sets the increment of the first subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003884# define TV_SCDDA1_INC_MASK 0x00000fff
3885# define TV_SCDDA1_INC_SHIFT 0
3886
3887#define TV_SC_CTL_2 0x68064
Ville Syrjälä646b4262014-04-25 20:14:30 +03003888/* Sets the rollover for the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003889# define TV_SCDDA2_SIZE_MASK 0x7fff0000
3890# define TV_SCDDA2_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003891/* Sets the increent of the second subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003892# define TV_SCDDA2_INC_MASK 0x00007fff
3893# define TV_SCDDA2_INC_SHIFT 0
3894
3895#define TV_SC_CTL_3 0x68068
Ville Syrjälä646b4262014-04-25 20:14:30 +03003896/* Sets the rollover for the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003897# define TV_SCDDA3_SIZE_MASK 0x7fff0000
3898# define TV_SCDDA3_SIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003899/* Sets the increent of the third subcarrier phase generation DDA */
Jesse Barnes585fb112008-07-29 11:54:06 -07003900# define TV_SCDDA3_INC_MASK 0x00007fff
3901# define TV_SCDDA3_INC_SHIFT 0
3902
3903#define TV_WIN_POS 0x68070
Ville Syrjälä646b4262014-04-25 20:14:30 +03003904/* X coordinate of the display from the start of horizontal active */
Jesse Barnes585fb112008-07-29 11:54:06 -07003905# define TV_XPOS_MASK 0x1fff0000
3906# define TV_XPOS_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003907/* Y coordinate of the display from the start of vertical active (NBR) */
Jesse Barnes585fb112008-07-29 11:54:06 -07003908# define TV_YPOS_MASK 0x00000fff
3909# define TV_YPOS_SHIFT 0
3910
3911#define TV_WIN_SIZE 0x68074
Ville Syrjälä646b4262014-04-25 20:14:30 +03003912/* Horizontal size of the display window, measured in pixels*/
Jesse Barnes585fb112008-07-29 11:54:06 -07003913# define TV_XSIZE_MASK 0x1fff0000
3914# define TV_XSIZE_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03003915/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003916 * Vertical size of the display window, measured in pixels.
3917 *
3918 * Must be even for interlaced modes.
3919 */
3920# define TV_YSIZE_MASK 0x00000fff
3921# define TV_YSIZE_SHIFT 0
3922
3923#define TV_FILTER_CTL_1 0x68080
Ville Syrjälä646b4262014-04-25 20:14:30 +03003924/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003925 * Enables automatic scaling calculation.
3926 *
3927 * If set, the rest of the registers are ignored, and the calculated values can
3928 * be read back from the register.
3929 */
3930# define TV_AUTO_SCALE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003931/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003932 * Disables the vertical filter.
3933 *
3934 * This is required on modes more than 1024 pixels wide */
3935# define TV_V_FILTER_BYPASS (1 << 29)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003936/* Enables adaptive vertical filtering */
Jesse Barnes585fb112008-07-29 11:54:06 -07003937# define TV_VADAPT (1 << 28)
3938# define TV_VADAPT_MODE_MASK (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003939/* Selects the least adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003940# define TV_VADAPT_MODE_LEAST (0 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003941/* Selects the moderately adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003942# define TV_VADAPT_MODE_MODERATE (1 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003943/* Selects the most adaptive vertical filtering mode */
Jesse Barnes585fb112008-07-29 11:54:06 -07003944# define TV_VADAPT_MODE_MOST (3 << 26)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003945/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003946 * Sets the horizontal scaling factor.
3947 *
3948 * This should be the fractional part of the horizontal scaling factor divided
3949 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3950 *
3951 * (src width - 1) / ((oversample * dest width) - 1)
3952 */
3953# define TV_HSCALE_FRAC_MASK 0x00003fff
3954# define TV_HSCALE_FRAC_SHIFT 0
3955
3956#define TV_FILTER_CTL_2 0x68084
Ville Syrjälä646b4262014-04-25 20:14:30 +03003957/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003958 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3959 *
3960 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3961 */
3962# define TV_VSCALE_INT_MASK 0x00038000
3963# define TV_VSCALE_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003964/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003965 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3966 *
3967 * \sa TV_VSCALE_INT_MASK
3968 */
3969# define TV_VSCALE_FRAC_MASK 0x00007fff
3970# define TV_VSCALE_FRAC_SHIFT 0
3971
3972#define TV_FILTER_CTL_3 0x68088
Ville Syrjälä646b4262014-04-25 20:14:30 +03003973/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003974 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3975 *
3976 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3977 *
3978 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3979 */
3980# define TV_VSCALE_IP_INT_MASK 0x00038000
3981# define TV_VSCALE_IP_INT_SHIFT 15
Ville Syrjälä646b4262014-04-25 20:14:30 +03003982/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003983 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3984 *
3985 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3986 *
3987 * \sa TV_VSCALE_IP_INT_MASK
3988 */
3989# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3990# define TV_VSCALE_IP_FRAC_SHIFT 0
3991
3992#define TV_CC_CONTROL 0x68090
3993# define TV_CC_ENABLE (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03003994/*
Jesse Barnes585fb112008-07-29 11:54:06 -07003995 * Specifies which field to send the CC data in.
3996 *
3997 * CC data is usually sent in field 0.
3998 */
3999# define TV_CC_FID_MASK (1 << 27)
4000# define TV_CC_FID_SHIFT 27
Ville Syrjälä646b4262014-04-25 20:14:30 +03004001/* Sets the horizontal position of the CC data. Usually 135. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004002# define TV_CC_HOFF_MASK 0x03ff0000
4003# define TV_CC_HOFF_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004004/* Sets the vertical position of the CC data. Usually 21 */
Jesse Barnes585fb112008-07-29 11:54:06 -07004005# define TV_CC_LINE_MASK 0x0000003f
4006# define TV_CC_LINE_SHIFT 0
4007
4008#define TV_CC_DATA 0x68094
4009# define TV_CC_RDY (1 << 31)
Ville Syrjälä646b4262014-04-25 20:14:30 +03004010/* Second word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004011# define TV_CC_DATA_2_MASK 0x007f0000
4012# define TV_CC_DATA_2_SHIFT 16
Ville Syrjälä646b4262014-04-25 20:14:30 +03004013/* First word of CC data to be transmitted. */
Jesse Barnes585fb112008-07-29 11:54:06 -07004014# define TV_CC_DATA_1_MASK 0x0000007f
4015# define TV_CC_DATA_1_SHIFT 0
4016
4017#define TV_H_LUMA_0 0x68100
4018#define TV_H_LUMA_59 0x681ec
4019#define TV_H_CHROMA_0 0x68200
4020#define TV_H_CHROMA_59 0x682ec
4021#define TV_V_LUMA_0 0x68300
4022#define TV_V_LUMA_42 0x683a8
4023#define TV_V_CHROMA_0 0x68400
4024#define TV_V_CHROMA_42 0x684a8
4025
Keith Packard040d87f2009-05-30 20:42:33 -07004026/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004027#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07004028#define DP_B 0x64100
4029#define DP_C 0x64200
4030#define DP_D 0x64300
4031
4032#define DP_PORT_EN (1 << 31)
4033#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004034#define DP_PIPE_MASK (1 << 30)
Chon Ming Lee44f37d12014-04-09 13:28:21 +03004035#define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
4036#define DP_PIPE_MASK_CHV (3 << 16)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08004037
Keith Packard040d87f2009-05-30 20:42:33 -07004038/* Link training mode - select a suitable mode for each stage */
4039#define DP_LINK_TRAIN_PAT_1 (0 << 28)
4040#define DP_LINK_TRAIN_PAT_2 (1 << 28)
4041#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
4042#define DP_LINK_TRAIN_OFF (3 << 28)
4043#define DP_LINK_TRAIN_MASK (3 << 28)
4044#define DP_LINK_TRAIN_SHIFT 28
Ville Syrjäläaad3d142014-06-28 02:04:25 +03004045#define DP_LINK_TRAIN_PAT_3_CHV (1 << 14)
4046#define DP_LINK_TRAIN_MASK_CHV ((3 << 28)|(1<<14))
Keith Packard040d87f2009-05-30 20:42:33 -07004047
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004048/* CPT Link training mode */
4049#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
4050#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
4051#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
4052#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
4053#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
4054#define DP_LINK_TRAIN_SHIFT_CPT 8
4055
Keith Packard040d87f2009-05-30 20:42:33 -07004056/* Signal voltages. These are mostly controlled by the other end */
4057#define DP_VOLTAGE_0_4 (0 << 25)
4058#define DP_VOLTAGE_0_6 (1 << 25)
4059#define DP_VOLTAGE_0_8 (2 << 25)
4060#define DP_VOLTAGE_1_2 (3 << 25)
4061#define DP_VOLTAGE_MASK (7 << 25)
4062#define DP_VOLTAGE_SHIFT 25
4063
4064/* Signal pre-emphasis levels, like voltages, the other end tells us what
4065 * they want
4066 */
4067#define DP_PRE_EMPHASIS_0 (0 << 22)
4068#define DP_PRE_EMPHASIS_3_5 (1 << 22)
4069#define DP_PRE_EMPHASIS_6 (2 << 22)
4070#define DP_PRE_EMPHASIS_9_5 (3 << 22)
4071#define DP_PRE_EMPHASIS_MASK (7 << 22)
4072#define DP_PRE_EMPHASIS_SHIFT 22
4073
4074/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02004075#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07004076#define DP_PORT_WIDTH_MASK (7 << 19)
4077
4078/* Mystic DPCD version 1.1 special mode */
4079#define DP_ENHANCED_FRAMING (1 << 18)
4080
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004081/* eDP */
4082#define DP_PLL_FREQ_270MHZ (0 << 16)
4083#define DP_PLL_FREQ_160MHZ (1 << 16)
4084#define DP_PLL_FREQ_MASK (3 << 16)
4085
Ville Syrjälä646b4262014-04-25 20:14:30 +03004086/* locked once port is enabled */
Keith Packard040d87f2009-05-30 20:42:33 -07004087#define DP_PORT_REVERSAL (1 << 15)
4088
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004089/* eDP */
4090#define DP_PLL_ENABLE (1 << 14)
4091
Ville Syrjälä646b4262014-04-25 20:14:30 +03004092/* sends the clock on lane 15 of the PEG for debug */
Keith Packard040d87f2009-05-30 20:42:33 -07004093#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
4094
4095#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004096#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07004097
Ville Syrjälä646b4262014-04-25 20:14:30 +03004098/* limit RGB values to avoid confusing TVs */
Keith Packard040d87f2009-05-30 20:42:33 -07004099#define DP_COLOR_RANGE_16_235 (1 << 8)
4100
Ville Syrjälä646b4262014-04-25 20:14:30 +03004101/* Turn on the audio link */
Keith Packard040d87f2009-05-30 20:42:33 -07004102#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
4103
Ville Syrjälä646b4262014-04-25 20:14:30 +03004104/* vs and hs sync polarity */
Keith Packard040d87f2009-05-30 20:42:33 -07004105#define DP_SYNC_VS_HIGH (1 << 4)
4106#define DP_SYNC_HS_HIGH (1 << 3)
4107
Ville Syrjälä646b4262014-04-25 20:14:30 +03004108/* A fantasy */
Keith Packard040d87f2009-05-30 20:42:33 -07004109#define DP_DETECTED (1 << 2)
4110
Ville Syrjälä646b4262014-04-25 20:14:30 +03004111/* The aux channel provides a way to talk to the
Keith Packard040d87f2009-05-30 20:42:33 -07004112 * signal sink for DDC etc. Max packet size supported
4113 * is 20 bytes in each direction, hence the 5 fixed
4114 * data registers
4115 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08004116#define DPA_AUX_CH_CTL 0x64010
4117#define DPA_AUX_CH_DATA1 0x64014
4118#define DPA_AUX_CH_DATA2 0x64018
4119#define DPA_AUX_CH_DATA3 0x6401c
4120#define DPA_AUX_CH_DATA4 0x64020
4121#define DPA_AUX_CH_DATA5 0x64024
4122
Keith Packard040d87f2009-05-30 20:42:33 -07004123#define DPB_AUX_CH_CTL 0x64110
4124#define DPB_AUX_CH_DATA1 0x64114
4125#define DPB_AUX_CH_DATA2 0x64118
4126#define DPB_AUX_CH_DATA3 0x6411c
4127#define DPB_AUX_CH_DATA4 0x64120
4128#define DPB_AUX_CH_DATA5 0x64124
4129
4130#define DPC_AUX_CH_CTL 0x64210
4131#define DPC_AUX_CH_DATA1 0x64214
4132#define DPC_AUX_CH_DATA2 0x64218
4133#define DPC_AUX_CH_DATA3 0x6421c
4134#define DPC_AUX_CH_DATA4 0x64220
4135#define DPC_AUX_CH_DATA5 0x64224
4136
4137#define DPD_AUX_CH_CTL 0x64310
4138#define DPD_AUX_CH_DATA1 0x64314
4139#define DPD_AUX_CH_DATA2 0x64318
4140#define DPD_AUX_CH_DATA3 0x6431c
4141#define DPD_AUX_CH_DATA4 0x64320
4142#define DPD_AUX_CH_DATA5 0x64324
4143
4144#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
4145#define DP_AUX_CH_CTL_DONE (1 << 30)
4146#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
4147#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
4148#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
4149#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
4150#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
4151#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
4152#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
4153#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
4154#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
4155#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
4156#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
4157#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
4158#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
4159#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
4160#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
4161#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
4162#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
4163#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
4164#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
Sonika Jindale3d99842015-01-22 14:30:54 +05304165#define DP_AUX_CH_CTL_PSR_DATA_AUX_REG_SKL (1 << 14)
4166#define DP_AUX_CH_CTL_FS_DATA_AUX_REG_SKL (1 << 13)
4167#define DP_AUX_CH_CTL_GTC_DATA_AUX_REG_SKL (1 << 12)
4168#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL_MASK (1f << 5)
4169#define DP_AUX_CH_CTL_FW_SYNC_PULSE_SKL(c) (((c) - 1) << 5)
Damien Lespiaub9ca5fa2014-01-20 16:01:00 +00004170#define DP_AUX_CH_CTL_SYNC_PULSE_SKL(c) ((c) - 1)
Keith Packard040d87f2009-05-30 20:42:33 -07004171
4172/*
4173 * Computing GMCH M and N values for the Display Port link
4174 *
4175 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
4176 *
4177 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
4178 *
4179 * The GMCH value is used internally
4180 *
4181 * bytes_per_pixel is the number of bytes coming out of the plane,
4182 * which is after the LUTs, so we want the bytes for our color format.
4183 * For our current usage, this is always 3, one byte for R, G and B.
4184 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02004185#define _PIPEA_DATA_M_G4X 0x70050
4186#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07004187
4188/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004189#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02004190#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004191#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07004192
Ville Syrjäläa65851a2013-04-23 15:03:34 +03004193#define DATA_LINK_M_N_MASK (0xffffff)
4194#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07004195
Daniel Vettere3b95f12013-05-03 11:49:49 +02004196#define _PIPEA_DATA_N_G4X 0x70054
4197#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07004198#define PIPE_GMCH_DATA_N_MASK (0xffffff)
4199
4200/*
4201 * Computing Link M and N values for the Display Port link
4202 *
4203 * Link M / N = pixel_clock / ls_clk
4204 *
4205 * (the DP spec calls pixel_clock the 'strm_clk')
4206 *
4207 * The Link value is transmitted in the Main Stream
4208 * Attributes and VB-ID.
4209 */
4210
Daniel Vettere3b95f12013-05-03 11:49:49 +02004211#define _PIPEA_LINK_M_G4X 0x70060
4212#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07004213#define PIPEA_DP_LINK_M_MASK (0xffffff)
4214
Daniel Vettere3b95f12013-05-03 11:49:49 +02004215#define _PIPEA_LINK_N_G4X 0x70064
4216#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07004217#define PIPEA_DP_LINK_N_MASK (0xffffff)
4218
Daniel Vettere3b95f12013-05-03 11:49:49 +02004219#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
4220#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
4221#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
4222#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004223
Jesse Barnes585fb112008-07-29 11:54:06 -07004224/* Display & cursor control */
4225
4226/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004227#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03004228#define DSL_LINEMASK_GEN2 0x00000fff
4229#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004230#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01004231#define PIPECONF_ENABLE (1<<31)
4232#define PIPECONF_DISABLE 0
4233#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004234#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03004235#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00004236#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01004237#define PIPECONF_SINGLE_WIDE 0
4238#define PIPECONF_PIPE_UNLOCKED 0
4239#define PIPECONF_PIPE_LOCKED (1<<25)
4240#define PIPECONF_PALETTE 0
4241#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07004242#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01004243#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03004244#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01004245/* Note that pre-gen3 does not support interlaced display directly. Panel
4246 * fitting must be disabled on pre-ilk for interlaced. */
4247#define PIPECONF_PROGRESSIVE (0 << 21)
4248#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
4249#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
4250#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
4251#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
4252/* Ironlake and later have a complete new set of values for interlaced. PFIT
4253 * means panel fitter required, PF means progressive fetch, DBL means power
4254 * saving pixel doubling. */
4255#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
4256#define PIPECONF_INTERLACED_ILK (3 << 21)
4257#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
4258#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02004259#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Pradeep Bhat439d7ac2014-04-05 12:13:28 +05304260#define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
Jesse Barnes652c3932009-08-17 13:31:43 -07004261#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Vandana Kannan6fa7aec2015-02-13 15:33:01 +05304262#define PIPECONF_EDP_RR_MODE_SWITCH_VLV (1 << 14)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02004263#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01004264#define PIPECONF_BPC_MASK (0x7 << 5)
4265#define PIPECONF_8BPC (0<<5)
4266#define PIPECONF_10BPC (1<<5)
4267#define PIPECONF_6BPC (2<<5)
4268#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07004269#define PIPECONF_DITHER_EN (1<<4)
4270#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
4271#define PIPECONF_DITHER_TYPE_SP (0<<2)
4272#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
4273#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
4274#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004275#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07004276#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02004277#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07004278#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
4279#define PIPE_CRC_DONE_ENABLE (1UL<<28)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004280#define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
Jesse Barnes585fb112008-07-29 11:54:06 -07004281#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004282#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004283#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
4284#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
4285#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
4286#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02004287#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07004288#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
4289#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
4290#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02004291#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004292#define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07004293#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
4294#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004295#define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnes585fb112008-07-29 11:54:06 -07004296#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004297#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07004298#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02004299#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
4300#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07004301#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
4302#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004303#define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07004304#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02004305#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07004306#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
4307#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
4308#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
4309#define PIPE_DPST_EVENT_STATUS (1UL<<7)
Imre Deak10c59c52014-02-10 18:42:48 +02004310#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004311#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07004312#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
4313#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02004314#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004315#define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07004316#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
4317#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004318#define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
Jesse Barnes585fb112008-07-29 11:54:06 -07004319#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
Ville Syrjälä8cc96e72014-04-09 13:28:04 +03004320#define PIPE_HBLANK_INT_STATUS (1UL<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07004321#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
4322
Imre Deak755e9012014-02-10 18:42:47 +02004323#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
4324#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
4325
Rafael Barbalho84fd4f42014-04-28 14:00:42 +03004326#define PIPE_A_OFFSET 0x70000
4327#define PIPE_B_OFFSET 0x71000
4328#define PIPE_C_OFFSET 0x72000
4329#define CHV_PIPE_C_OFFSET 0x74000
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004330/*
4331 * There's actually no pipe EDP. Some pipe registers have
4332 * simply shifted from the pipe to the transcoder, while
4333 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
4334 * to access such registers in transcoder EDP.
4335 */
4336#define PIPE_EDP_OFFSET 0x7f000
4337
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004338#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
4339 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
4340 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004341
4342#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
4343#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
4344#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
4345#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
4346#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01004347
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004348#define _PIPE_MISC_A 0x70030
4349#define _PIPE_MISC_B 0x71030
4350#define PIPEMISC_DITHER_BPC_MASK (7<<5)
4351#define PIPEMISC_DITHER_8_BPC (0<<5)
4352#define PIPEMISC_DITHER_10_BPC (1<<5)
4353#define PIPEMISC_DITHER_6_BPC (2<<5)
4354#define PIPEMISC_DITHER_12_BPC (3<<5)
4355#define PIPEMISC_DITHER_ENABLE (1<<4)
4356#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
4357#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004358#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07004359
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02004360#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07004361#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004362#define PIPEB_HLINE_INT_EN (1<<28)
4363#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02004364#define SPRITED_FLIP_DONE_INT_EN (1<<26)
4365#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
4366#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004367#define PIPE_PSR_INT_EN (1<<22)
Jesse Barnes79831172012-06-20 10:53:12 -07004368#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004369#define PIPEA_HLINE_INT_EN (1<<20)
4370#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02004371#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
4372#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004373#define PLANEA_FLIPDONE_INT_EN (1<<16)
Ville Syrjäläf3c67fd2014-04-09 13:28:05 +03004374#define PIPEC_LINE_COMPARE_INT_EN (1<<13)
4375#define PIPEC_HLINE_INT_EN (1<<12)
4376#define PIPEC_VBLANK_INT_EN (1<<11)
4377#define SPRITEF_FLIPDONE_INT_EN (1<<10)
4378#define SPRITEE_FLIPDONE_INT_EN (1<<9)
4379#define PLANEC_FLIPDONE_INT_EN (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004380
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004381#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
4382#define SPRITEF_INVALID_GTT_INT_EN (1<<27)
4383#define SPRITEE_INVALID_GTT_INT_EN (1<<26)
4384#define PLANEC_INVALID_GTT_INT_EN (1<<25)
4385#define CURSORC_INVALID_GTT_INT_EN (1<<24)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004386#define CURSORB_INVALID_GTT_INT_EN (1<<23)
4387#define CURSORA_INVALID_GTT_INT_EN (1<<22)
4388#define SPRITED_INVALID_GTT_INT_EN (1<<21)
4389#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
4390#define PLANEB_INVALID_GTT_INT_EN (1<<19)
4391#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
4392#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
4393#define PLANEA_INVALID_GTT_INT_EN (1<<16)
4394#define DPINVGTT_EN_MASK 0xff0000
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004395#define DPINVGTT_EN_MASK_CHV 0xfff0000
4396#define SPRITEF_INVALID_GTT_STATUS (1<<11)
4397#define SPRITEE_INVALID_GTT_STATUS (1<<10)
4398#define PLANEC_INVALID_GTT_STATUS (1<<9)
4399#define CURSORC_INVALID_GTT_STATUS (1<<8)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004400#define CURSORB_INVALID_GTT_STATUS (1<<7)
4401#define CURSORA_INVALID_GTT_STATUS (1<<6)
4402#define SPRITED_INVALID_GTT_STATUS (1<<5)
4403#define SPRITEC_INVALID_GTT_STATUS (1<<4)
4404#define PLANEB_INVALID_GTT_STATUS (1<<3)
4405#define SPRITEB_INVALID_GTT_STATUS (1<<2)
4406#define SPRITEA_INVALID_GTT_STATUS (1<<1)
4407#define PLANEA_INVALID_GTT_STATUS (1<<0)
4408#define DPINVGTT_STATUS_MASK 0xff
Ville Syrjäläbf67a6f2014-05-02 11:35:51 +03004409#define DPINVGTT_STATUS_MASK_CHV 0xfff
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07004410
Ville Syrjäläb5004722015-03-05 21:19:47 +02004411#define DSPARB (dev_priv->info.display_mmio_offset + 0x70030)
Jesse Barnes585fb112008-07-29 11:54:06 -07004412#define DSPARB_CSTART_MASK (0x7f << 7)
4413#define DSPARB_CSTART_SHIFT 7
4414#define DSPARB_BSTART_MASK (0x7f)
4415#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08004416#define DSPARB_BEND_SHIFT 9 /* on 855 */
4417#define DSPARB_AEND_SHIFT 0
4418
Ville Syrjäläb5004722015-03-05 21:19:47 +02004419#define DSPARB2 (VLV_DISPLAY_BASE + 0x70060) /* vlv/chv */
4420#define DSPARB3 (VLV_DISPLAY_BASE + 0x7006c) /* chv */
4421
Ville Syrjälä0a560672014-06-11 16:51:18 +03004422/* pnv/gen4/g4x/vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004423#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004424#define DSPFW_SR_SHIFT 23
4425#define DSPFW_SR_MASK (0x1ff<<23)
4426#define DSPFW_CURSORB_SHIFT 16
4427#define DSPFW_CURSORB_MASK (0x3f<<16)
4428#define DSPFW_PLANEB_SHIFT 8
4429#define DSPFW_PLANEB_MASK (0x7f<<8)
4430#define DSPFW_PLANEB_MASK_VLV (0xff<<8) /* vlv/chv */
4431#define DSPFW_PLANEA_SHIFT 0
4432#define DSPFW_PLANEA_MASK (0x7f<<0)
4433#define DSPFW_PLANEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004434#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004435#define DSPFW_FBC_SR_EN (1<<31) /* g4x */
4436#define DSPFW_FBC_SR_SHIFT 28
4437#define DSPFW_FBC_SR_MASK (0x7<<28) /* g4x */
4438#define DSPFW_FBC_HPLL_SR_SHIFT 24
4439#define DSPFW_FBC_HPLL_SR_MASK (0xf<<24) /* g4x */
4440#define DSPFW_SPRITEB_SHIFT (16)
4441#define DSPFW_SPRITEB_MASK (0x7f<<16) /* g4x */
4442#define DSPFW_SPRITEB_MASK_VLV (0xff<<16) /* vlv/chv */
4443#define DSPFW_CURSORA_SHIFT 8
4444#define DSPFW_CURSORA_MASK (0x3f<<8)
Ville Syrjäläf4998962015-03-10 17:02:21 +02004445#define DSPFW_PLANEC_OLD_SHIFT 0
4446#define DSPFW_PLANEC_OLD_MASK (0x7f<<0) /* pre-gen4 sprite C */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004447#define DSPFW_SPRITEA_SHIFT 0
4448#define DSPFW_SPRITEA_MASK (0x7f<<0) /* g4x */
4449#define DSPFW_SPRITEA_MASK_VLV (0xff<<0) /* vlv/chv */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004450#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004451#define DSPFW_HPLL_SR_EN (1<<31)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004452#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004453#define DSPFW_CURSOR_SR_SHIFT 24
Zhao Yakuid4294342010-03-22 22:45:36 +08004454#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
4455#define DSPFW_HPLL_CURSOR_SHIFT 16
4456#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004457#define DSPFW_HPLL_SR_SHIFT 0
4458#define DSPFW_HPLL_SR_MASK (0x1ff<<0)
4459
4460/* vlv/chv */
4461#define DSPFW4 (VLV_DISPLAY_BASE + 0x70070)
4462#define DSPFW_SPRITEB_WM1_SHIFT 16
4463#define DSPFW_SPRITEB_WM1_MASK (0xff<<16)
4464#define DSPFW_CURSORA_WM1_SHIFT 8
4465#define DSPFW_CURSORA_WM1_MASK (0x3f<<8)
4466#define DSPFW_SPRITEA_WM1_SHIFT 0
4467#define DSPFW_SPRITEA_WM1_MASK (0xff<<0)
4468#define DSPFW5 (VLV_DISPLAY_BASE + 0x70074)
4469#define DSPFW_PLANEB_WM1_SHIFT 24
4470#define DSPFW_PLANEB_WM1_MASK (0xff<<24)
4471#define DSPFW_PLANEA_WM1_SHIFT 16
4472#define DSPFW_PLANEA_WM1_MASK (0xff<<16)
4473#define DSPFW_CURSORB_WM1_SHIFT 8
4474#define DSPFW_CURSORB_WM1_MASK (0x3f<<8)
4475#define DSPFW_CURSOR_SR_WM1_SHIFT 0
4476#define DSPFW_CURSOR_SR_WM1_MASK (0x3f<<0)
4477#define DSPFW6 (VLV_DISPLAY_BASE + 0x70078)
4478#define DSPFW_SR_WM1_SHIFT 0
4479#define DSPFW_SR_WM1_MASK (0x1ff<<0)
4480#define DSPFW7 (VLV_DISPLAY_BASE + 0x7007c)
4481#define DSPFW7_CHV (VLV_DISPLAY_BASE + 0x700b4) /* wtf #1? */
4482#define DSPFW_SPRITED_WM1_SHIFT 24
4483#define DSPFW_SPRITED_WM1_MASK (0xff<<24)
4484#define DSPFW_SPRITED_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004485#define DSPFW_SPRITED_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004486#define DSPFW_SPRITEC_WM1_SHIFT 8
4487#define DSPFW_SPRITEC_WM1_MASK (0xff<<8)
4488#define DSPFW_SPRITEC_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004489#define DSPFW_SPRITEC_MASK_VLV (0xff<<0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004490#define DSPFW8_CHV (VLV_DISPLAY_BASE + 0x700b8)
4491#define DSPFW_SPRITEF_WM1_SHIFT 24
4492#define DSPFW_SPRITEF_WM1_MASK (0xff<<24)
4493#define DSPFW_SPRITEF_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004494#define DSPFW_SPRITEF_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004495#define DSPFW_SPRITEE_WM1_SHIFT 8
4496#define DSPFW_SPRITEE_WM1_MASK (0xff<<8)
4497#define DSPFW_SPRITEE_SHIFT 0
Ville Syrjälä15665972015-03-10 16:16:28 +02004498#define DSPFW_SPRITEE_MASK_VLV (0xff<<0)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004499#define DSPFW9_CHV (VLV_DISPLAY_BASE + 0x7007c) /* wtf #2? */
4500#define DSPFW_PLANEC_WM1_SHIFT 24
4501#define DSPFW_PLANEC_WM1_MASK (0xff<<24)
4502#define DSPFW_PLANEC_SHIFT 16
Ville Syrjälä15665972015-03-10 16:16:28 +02004503#define DSPFW_PLANEC_MASK_VLV (0xff<<16)
Ville Syrjälä0a560672014-06-11 16:51:18 +03004504#define DSPFW_CURSORC_WM1_SHIFT 8
4505#define DSPFW_CURSORC_WM1_MASK (0x3f<<16)
4506#define DSPFW_CURSORC_SHIFT 0
4507#define DSPFW_CURSORC_MASK (0x3f<<0)
4508
4509/* vlv/chv high order bits */
4510#define DSPHOWM (VLV_DISPLAY_BASE + 0x70064)
4511#define DSPFW_SR_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004512#define DSPFW_SR_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004513#define DSPFW_SPRITEF_HI_SHIFT 23
4514#define DSPFW_SPRITEF_HI_MASK (1<<23)
4515#define DSPFW_SPRITEE_HI_SHIFT 22
4516#define DSPFW_SPRITEE_HI_MASK (1<<22)
4517#define DSPFW_PLANEC_HI_SHIFT 21
4518#define DSPFW_PLANEC_HI_MASK (1<<21)
4519#define DSPFW_SPRITED_HI_SHIFT 20
4520#define DSPFW_SPRITED_HI_MASK (1<<20)
4521#define DSPFW_SPRITEC_HI_SHIFT 16
4522#define DSPFW_SPRITEC_HI_MASK (1<<16)
4523#define DSPFW_PLANEB_HI_SHIFT 12
4524#define DSPFW_PLANEB_HI_MASK (1<<12)
4525#define DSPFW_SPRITEB_HI_SHIFT 8
4526#define DSPFW_SPRITEB_HI_MASK (1<<8)
4527#define DSPFW_SPRITEA_HI_SHIFT 4
4528#define DSPFW_SPRITEA_HI_MASK (1<<4)
4529#define DSPFW_PLANEA_HI_SHIFT 0
4530#define DSPFW_PLANEA_HI_MASK (1<<0)
4531#define DSPHOWM1 (VLV_DISPLAY_BASE + 0x70068)
4532#define DSPFW_SR_WM1_HI_SHIFT 24
Ville Syrjäläae801522015-03-05 21:19:49 +02004533#define DSPFW_SR_WM1_HI_MASK (3<<24) /* 2 bits for chv, 1 for vlv */
Ville Syrjälä0a560672014-06-11 16:51:18 +03004534#define DSPFW_SPRITEF_WM1_HI_SHIFT 23
4535#define DSPFW_SPRITEF_WM1_HI_MASK (1<<23)
4536#define DSPFW_SPRITEE_WM1_HI_SHIFT 22
4537#define DSPFW_SPRITEE_WM1_HI_MASK (1<<22)
4538#define DSPFW_PLANEC_WM1_HI_SHIFT 21
4539#define DSPFW_PLANEC_WM1_HI_MASK (1<<21)
4540#define DSPFW_SPRITED_WM1_HI_SHIFT 20
4541#define DSPFW_SPRITED_WM1_HI_MASK (1<<20)
4542#define DSPFW_SPRITEC_WM1_HI_SHIFT 16
4543#define DSPFW_SPRITEC_WM1_HI_MASK (1<<16)
4544#define DSPFW_PLANEB_WM1_HI_SHIFT 12
4545#define DSPFW_PLANEB_WM1_HI_MASK (1<<12)
4546#define DSPFW_SPRITEB_WM1_HI_SHIFT 8
4547#define DSPFW_SPRITEB_WM1_HI_MASK (1<<8)
4548#define DSPFW_SPRITEA_WM1_HI_SHIFT 4
4549#define DSPFW_SPRITEA_WM1_HI_MASK (1<<4)
4550#define DSPFW_PLANEA_WM1_HI_SHIFT 0
4551#define DSPFW_PLANEA_WM1_HI_MASK (1<<0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08004552
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004553/* drain latency register values*/
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004554#define VLV_DDL(pipe) (VLV_DISPLAY_BASE + 0x70050 + 4 * (pipe))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004555#define DDL_CURSOR_SHIFT 24
Gajanan Bhat01e184c2014-08-07 17:03:30 +05304556#define DDL_SPRITE_SHIFT(sprite) (8+8*(sprite))
Ville Syrjälä1abc4dc2014-06-26 17:02:37 +03004557#define DDL_PLANE_SHIFT 0
Ville Syrjälä341c5262015-03-05 21:19:44 +02004558#define DDL_PRECISION_HIGH (1<<7)
4559#define DDL_PRECISION_LOW (0<<7)
Gajanan Bhat0948c262014-08-07 01:58:24 +05304560#define DRAIN_LATENCY_MASK 0x7f
Gajanan Bhat12a3c052012-03-28 13:39:30 -07004561
Ville Syrjäläc6beb132015-03-05 21:19:48 +02004562#define CBR1_VLV (VLV_DISPLAY_BASE + 0x70400)
4563#define CBR_PND_DEADLINE_DISABLE (1<<31)
4564
Shaohua Li7662c8b2009-06-26 11:23:55 +08004565/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09004566#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08004567#define I915_FIFO_LINE_SIZE 64
4568#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09004569
Jesse Barnesceb04242012-03-28 13:39:22 -07004570#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09004571#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08004572#define I965_FIFO_SIZE 512
4573#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08004574#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07004575#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08004576#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09004577
Jesse Barnesceb04242012-03-28 13:39:22 -07004578#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09004579#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08004580#define I915_MAX_WM 0x3f
4581
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004582#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
4583#define PINEVIEW_FIFO_LINE_SIZE 64
4584#define PINEVIEW_MAX_WM 0x1ff
4585#define PINEVIEW_DFT_WM 0x3f
4586#define PINEVIEW_DFT_HPLLOFF_WM 0
4587#define PINEVIEW_GUARD_WM 10
4588#define PINEVIEW_CURSOR_FIFO 64
4589#define PINEVIEW_CURSOR_MAX_WM 0x3f
4590#define PINEVIEW_CURSOR_DFT_WM 0
4591#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08004592
Jesse Barnesceb04242012-03-28 13:39:22 -07004593#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08004594#define I965_CURSOR_FIFO 64
4595#define I965_CURSOR_MAX_WM 32
4596#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004597
Pradeep Bhatfae12672014-11-04 17:06:39 +00004598/* Watermark register definitions for SKL */
4599#define CUR_WM_A_0 0x70140
4600#define CUR_WM_B_0 0x71140
4601#define PLANE_WM_1_A_0 0x70240
4602#define PLANE_WM_1_B_0 0x71240
4603#define PLANE_WM_2_A_0 0x70340
4604#define PLANE_WM_2_B_0 0x71340
4605#define PLANE_WM_TRANS_1_A_0 0x70268
4606#define PLANE_WM_TRANS_1_B_0 0x71268
4607#define PLANE_WM_TRANS_2_A_0 0x70368
4608#define PLANE_WM_TRANS_2_B_0 0x71368
4609#define CUR_WM_TRANS_A_0 0x70168
4610#define CUR_WM_TRANS_B_0 0x71168
4611#define PLANE_WM_EN (1 << 31)
4612#define PLANE_WM_LINES_SHIFT 14
4613#define PLANE_WM_LINES_MASK 0x1f
4614#define PLANE_WM_BLOCKS_MASK 0x3ff
4615
4616#define CUR_WM_0(pipe) _PIPE(pipe, CUR_WM_A_0, CUR_WM_B_0)
4617#define CUR_WM(pipe, level) (CUR_WM_0(pipe) + ((4) * (level)))
4618#define CUR_WM_TRANS(pipe) _PIPE(pipe, CUR_WM_TRANS_A_0, CUR_WM_TRANS_B_0)
4619
4620#define _PLANE_WM_1(pipe) _PIPE(pipe, PLANE_WM_1_A_0, PLANE_WM_1_B_0)
4621#define _PLANE_WM_2(pipe) _PIPE(pipe, PLANE_WM_2_A_0, PLANE_WM_2_B_0)
4622#define _PLANE_WM_BASE(pipe, plane) \
4623 _PLANE(plane, _PLANE_WM_1(pipe), _PLANE_WM_2(pipe))
4624#define PLANE_WM(pipe, plane, level) \
4625 (_PLANE_WM_BASE(pipe, plane) + ((4) * (level)))
4626#define _PLANE_WM_TRANS_1(pipe) \
4627 _PIPE(pipe, PLANE_WM_TRANS_1_A_0, PLANE_WM_TRANS_1_B_0)
4628#define _PLANE_WM_TRANS_2(pipe) \
4629 _PIPE(pipe, PLANE_WM_TRANS_2_A_0, PLANE_WM_TRANS_2_B_0)
4630#define PLANE_WM_TRANS(pipe, plane) \
4631 _PLANE(plane, _PLANE_WM_TRANS_1(pipe), _PLANE_WM_TRANS_2(pipe))
4632
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004633/* define the Watermark register on Ironlake */
4634#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03004635#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004636#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03004637#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004638#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004639#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004640
4641#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07004642#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004643#define WM1_LP_ILK 0x45108
4644#define WM1_LP_SR_EN (1<<31)
4645#define WM1_LP_LATENCY_SHIFT 24
4646#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01004647#define WM1_LP_FBC_MASK (0xf<<20)
4648#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07004649#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03004650#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004651#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03004652#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004653#define WM2_LP_ILK 0x4510c
4654#define WM2_LP_EN (1<<31)
4655#define WM3_LP_ILK 0x45110
4656#define WM3_LP_EN (1<<31)
4657#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004658#define WM2S_LP_IVB 0x45124
4659#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07004660#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004661
Paulo Zanonicca32e92013-05-31 11:45:06 -03004662#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
4663 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
4664 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
4665
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004666/* Memory latency timer register */
4667#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08004668#define MLTR_WM1_SHIFT 0
4669#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004670/* the unit of memory self-refresh latency time is 0.5us */
4671#define ILK_SRLT_MASK 0x3f
4672
Yuanhan Liu13982612010-12-15 15:42:31 +08004673
4674/* the address where we get all kinds of latency value */
4675#define SSKPD 0x5d10
4676#define SSKPD_WM_MASK 0x3f
4677#define SSKPD_WM0_SHIFT 0
4678#define SSKPD_WM1_SHIFT 8
4679#define SSKPD_WM2_SHIFT 16
4680#define SSKPD_WM3_SHIFT 24
4681
Jesse Barnes585fb112008-07-29 11:54:06 -07004682/*
4683 * The two pipe frame counter registers are not synchronized, so
4684 * reading a stable value is somewhat tricky. The following code
4685 * should work:
4686 *
4687 * do {
4688 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4689 * PIPE_FRAME_HIGH_SHIFT;
4690 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
4691 * PIPE_FRAME_LOW_SHIFT);
4692 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
4693 * PIPE_FRAME_HIGH_SHIFT);
4694 * } while (high1 != high2);
4695 * frame = (high1 << 8) | low1;
4696 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004697#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07004698#define PIPE_FRAME_HIGH_MASK 0x0000ffff
4699#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004700#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07004701#define PIPE_FRAME_LOW_MASK 0xff000000
4702#define PIPE_FRAME_LOW_SHIFT 24
4703#define PIPE_PIXEL_MASK 0x00ffffff
4704#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004705/* GM45+ just has to be different */
Rafael Barbalhoeb6008a2014-03-31 18:21:29 +03004706#define _PIPEA_FRMCOUNT_GM45 0x70040
4707#define _PIPEA_FLIPCOUNT_GM45 0x70044
4708#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
Ville Syrjälä75f7f3e2014-04-15 21:41:34 +03004709#define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07004710
4711/* Cursor A & B regs */
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004712#define _CURACNTR 0x70080
Jesse Barnes14b603912009-05-20 16:47:08 -04004713/* Old style CUR*CNTR flags (desktop 8xx) */
4714#define CURSOR_ENABLE 0x80000000
4715#define CURSOR_GAMMA_ENABLE 0x40000000
Ville Syrjälädc41c152014-08-13 11:57:05 +03004716#define CURSOR_STRIDE_SHIFT 28
4717#define CURSOR_STRIDE(x) ((ffs(x)-9) << CURSOR_STRIDE_SHIFT) /* 256,512,1k,2k */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004718#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04004719#define CURSOR_FORMAT_SHIFT 24
4720#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
4721#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
4722#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
4723#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
4724#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
4725#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
4726/* New style CUR*CNTR flags */
4727#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07004728#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304729#define CURSOR_MODE_128_32B_AX 0x02
4730#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07004731#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05304732#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
4733#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07004734#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04004735#define MCURSOR_PIPE_SELECT (1 << 28)
4736#define MCURSOR_PIPE_A 0x00
4737#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07004738#define MCURSOR_GAMMA_ENABLE (1 << 26)
Ville Syrjälä4398ad42014-10-23 07:41:34 -07004739#define CURSOR_ROTATE_180 (1<<15)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03004740#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004741#define _CURABASE 0x70084
4742#define _CURAPOS 0x70088
Jesse Barnes585fb112008-07-29 11:54:06 -07004743#define CURSOR_POS_MASK 0x007FF
4744#define CURSOR_POS_SIGN 0x8000
4745#define CURSOR_X_SHIFT 0
4746#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04004747#define CURSIZE 0x700a0
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004748#define _CURBCNTR 0x700c0
4749#define _CURBBASE 0x700c4
4750#define _CURBPOS 0x700c8
Jesse Barnes585fb112008-07-29 11:54:06 -07004751
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004752#define _CURBCNTR_IVB 0x71080
4753#define _CURBBASE_IVB 0x71084
4754#define _CURBPOS_IVB 0x71088
4755
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004756#define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
4757 dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
4758 dev_priv->info.display_mmio_offset)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00004759
Ville Syrjälä5efb3e22014-04-09 13:28:53 +03004760#define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
4761#define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
4762#define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
4763
4764#define CURSOR_A_OFFSET 0x70080
4765#define CURSOR_B_OFFSET 0x700c0
4766#define CHV_CURSOR_C_OFFSET 0x700e0
4767#define IVB_CURSOR_B_OFFSET 0x71080
4768#define IVB_CURSOR_C_OFFSET 0x72080
Jesse Barnes65a21cd2011-10-12 11:10:21 -07004769
Jesse Barnes585fb112008-07-29 11:54:06 -07004770/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004771#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07004772#define DISPLAY_PLANE_ENABLE (1<<31)
4773#define DISPLAY_PLANE_DISABLE 0
4774#define DISPPLANE_GAMMA_ENABLE (1<<30)
4775#define DISPPLANE_GAMMA_DISABLE 0
4776#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004777#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004778#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02004779#define DISPPLANE_BGRA555 (0x3<<26)
4780#define DISPPLANE_BGRX555 (0x4<<26)
4781#define DISPPLANE_BGRX565 (0x5<<26)
4782#define DISPPLANE_BGRX888 (0x6<<26)
4783#define DISPPLANE_BGRA888 (0x7<<26)
4784#define DISPPLANE_RGBX101010 (0x8<<26)
4785#define DISPPLANE_RGBA101010 (0x9<<26)
4786#define DISPPLANE_BGRX101010 (0xa<<26)
4787#define DISPPLANE_RGBX161616 (0xc<<26)
4788#define DISPPLANE_RGBX888 (0xe<<26)
4789#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07004790#define DISPPLANE_STEREO_ENABLE (1<<25)
4791#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004792#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08004793#define DISPPLANE_SEL_PIPE_SHIFT 24
4794#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004795#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08004796#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07004797#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
4798#define DISPPLANE_SRC_KEY_DISABLE 0
4799#define DISPPLANE_LINE_DOUBLE (1<<20)
4800#define DISPPLANE_NO_LINE_DOUBLE 0
4801#define DISPPLANE_STEREO_POLARITY_FIRST 0
4802#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004803#define DISPPLANE_ALPHA_PREMULTIPLY (1<<16) /* CHV pipe B */
4804#define DISPPLANE_ROTATE_180 (1<<15)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004805#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07004806#define DISPPLANE_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004807#define DISPPLANE_MIRROR (1<<8) /* CHV pipe B */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004808#define _DSPAADDR 0x70184
4809#define _DSPASTRIDE 0x70188
4810#define _DSPAPOS 0x7018C /* reserved */
4811#define _DSPASIZE 0x70190
4812#define _DSPASURF 0x7019C /* 965+ only */
4813#define _DSPATILEOFF 0x701A4 /* 965+ only */
4814#define _DSPAOFFSET 0x701A4 /* HSW */
4815#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07004816
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004817#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
4818#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
4819#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
4820#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
4821#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
4822#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
4823#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02004824#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004825#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
4826#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01004827
Ville Syrjäläc14b0482014-10-16 20:52:34 +03004828/* CHV pipe B blender and primary plane */
4829#define _CHV_BLEND_A 0x60a00
4830#define CHV_BLEND_LEGACY (0<<30)
4831#define CHV_BLEND_ANDROID (1<<30)
4832#define CHV_BLEND_MPO (2<<30)
4833#define CHV_BLEND_MASK (3<<30)
4834#define _CHV_CANVAS_A 0x60a04
4835#define _PRIMPOS_A 0x60a08
4836#define _PRIMSIZE_A 0x60a0c
4837#define _PRIMCNSTALPHA_A 0x60a10
4838#define PRIM_CONST_ALPHA_ENABLE (1<<31)
4839
4840#define CHV_BLEND(pipe) _TRANSCODER2(pipe, _CHV_BLEND_A)
4841#define CHV_CANVAS(pipe) _TRANSCODER2(pipe, _CHV_CANVAS_A)
4842#define PRIMPOS(plane) _TRANSCODER2(plane, _PRIMPOS_A)
4843#define PRIMSIZE(plane) _TRANSCODER2(plane, _PRIMSIZE_A)
4844#define PRIMCNSTALPHA(plane) _TRANSCODER2(plane, _PRIMCNSTALPHA_A)
4845
Armin Reese446f2542012-03-30 16:20:16 -07004846/* Display/Sprite base address macros */
4847#define DISP_BASEADDR_MASK (0xfffff000)
4848#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
4849#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07004850
Jesse Barnes585fb112008-07-29 11:54:06 -07004851/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004852#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
4853#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
4854#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
4855#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
4856#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
4857#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
4858#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
4859#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
4860#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
4861#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
4862#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
4863#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
4864#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07004865
4866/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004867#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
4868#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
4869#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03004870#define _PIPEBFRAMEHIGH 0x71040
4871#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004872#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
4873#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08004874
Jesse Barnes585fb112008-07-29 11:54:06 -07004875
4876/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004877#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07004878#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
4879#define DISPPLANE_ALPHA_TRANS_DISABLE 0
4880#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
4881#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00004882#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
4883#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
4884#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
4885#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
4886#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
4887#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
4888#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
4889#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07004890
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004891/* Sprite A control */
4892#define _DVSACNTR 0x72180
4893#define DVS_ENABLE (1<<31)
4894#define DVS_GAMMA_ENABLE (1<<30)
4895#define DVS_PIXFORMAT_MASK (3<<25)
4896#define DVS_FORMAT_YUV422 (0<<25)
4897#define DVS_FORMAT_RGBX101010 (1<<25)
4898#define DVS_FORMAT_RGBX888 (2<<25)
4899#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004900#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004901#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08004902#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004903#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
4904#define DVS_YUV_ORDER_YUYV (0<<16)
4905#define DVS_YUV_ORDER_UYVY (1<<16)
4906#define DVS_YUV_ORDER_YVYU (2<<16)
4907#define DVS_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304908#define DVS_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004909#define DVS_DEST_KEY (1<<2)
4910#define DVS_TRICKLE_FEED_DISABLE (1<<14)
4911#define DVS_TILED (1<<10)
4912#define _DVSALINOFF 0x72184
4913#define _DVSASTRIDE 0x72188
4914#define _DVSAPOS 0x7218c
4915#define _DVSASIZE 0x72190
4916#define _DVSAKEYVAL 0x72194
4917#define _DVSAKEYMSK 0x72198
4918#define _DVSASURF 0x7219c
4919#define _DVSAKEYMAXVAL 0x721a0
4920#define _DVSATILEOFF 0x721a4
4921#define _DVSASURFLIVE 0x721ac
4922#define _DVSASCALE 0x72204
4923#define DVS_SCALE_ENABLE (1<<31)
4924#define DVS_FILTER_MASK (3<<29)
4925#define DVS_FILTER_MEDIUM (0<<29)
4926#define DVS_FILTER_ENHANCING (1<<29)
4927#define DVS_FILTER_SOFTENING (2<<29)
4928#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
4929#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
4930#define _DVSAGAMC 0x72300
4931
4932#define _DVSBCNTR 0x73180
4933#define _DVSBLINOFF 0x73184
4934#define _DVSBSTRIDE 0x73188
4935#define _DVSBPOS 0x7318c
4936#define _DVSBSIZE 0x73190
4937#define _DVSBKEYVAL 0x73194
4938#define _DVSBKEYMSK 0x73198
4939#define _DVSBSURF 0x7319c
4940#define _DVSBKEYMAXVAL 0x731a0
4941#define _DVSBTILEOFF 0x731a4
4942#define _DVSBSURFLIVE 0x731ac
4943#define _DVSBSCALE 0x73204
4944#define _DVSBGAMC 0x73300
4945
4946#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
4947#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
4948#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
4949#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
4950#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004951#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004952#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
4953#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
4954#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08004955#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
4956#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004957#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004958
4959#define _SPRA_CTL 0x70280
4960#define SPRITE_ENABLE (1<<31)
4961#define SPRITE_GAMMA_ENABLE (1<<30)
4962#define SPRITE_PIXFORMAT_MASK (7<<25)
4963#define SPRITE_FORMAT_YUV422 (0<<25)
4964#define SPRITE_FORMAT_RGBX101010 (1<<25)
4965#define SPRITE_FORMAT_RGBX888 (2<<25)
4966#define SPRITE_FORMAT_RGBX161616 (3<<25)
4967#define SPRITE_FORMAT_YUV444 (4<<25)
4968#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02004969#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004970#define SPRITE_SOURCE_KEY (1<<22)
4971#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
4972#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
4973#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
4974#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
4975#define SPRITE_YUV_ORDER_YUYV (0<<16)
4976#define SPRITE_YUV_ORDER_UYVY (1<<16)
4977#define SPRITE_YUV_ORDER_YVYU (2<<16)
4978#define SPRITE_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05304979#define SPRITE_ROTATE_180 (1<<15)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004980#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
4981#define SPRITE_INT_GAMMA_ENABLE (1<<13)
4982#define SPRITE_TILED (1<<10)
4983#define SPRITE_DEST_KEY (1<<2)
4984#define _SPRA_LINOFF 0x70284
4985#define _SPRA_STRIDE 0x70288
4986#define _SPRA_POS 0x7028c
4987#define _SPRA_SIZE 0x70290
4988#define _SPRA_KEYVAL 0x70294
4989#define _SPRA_KEYMSK 0x70298
4990#define _SPRA_SURF 0x7029c
4991#define _SPRA_KEYMAX 0x702a0
4992#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01004993#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02004994#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08004995#define _SPRA_SCALE 0x70304
4996#define SPRITE_SCALE_ENABLE (1<<31)
4997#define SPRITE_FILTER_MASK (3<<29)
4998#define SPRITE_FILTER_MEDIUM (0<<29)
4999#define SPRITE_FILTER_ENHANCING (1<<29)
5000#define SPRITE_FILTER_SOFTENING (2<<29)
5001#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
5002#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
5003#define _SPRA_GAMC 0x70400
5004
5005#define _SPRB_CTL 0x71280
5006#define _SPRB_LINOFF 0x71284
5007#define _SPRB_STRIDE 0x71288
5008#define _SPRB_POS 0x7128c
5009#define _SPRB_SIZE 0x71290
5010#define _SPRB_KEYVAL 0x71294
5011#define _SPRB_KEYMSK 0x71298
5012#define _SPRB_SURF 0x7129c
5013#define _SPRB_KEYMAX 0x712a0
5014#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01005015#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005016#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005017#define _SPRB_SCALE 0x71304
5018#define _SPRB_GAMC 0x71400
5019
5020#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
5021#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
5022#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
5023#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
5024#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
5025#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
5026#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
5027#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
5028#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
5029#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01005030#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005031#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
5032#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02005033#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08005034
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005035#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005036#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08005037#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005038#define SP_PIXFORMAT_MASK (0xf<<26)
5039#define SP_FORMAT_YUV422 (0<<26)
5040#define SP_FORMAT_BGR565 (5<<26)
5041#define SP_FORMAT_BGRX8888 (6<<26)
5042#define SP_FORMAT_BGRA8888 (7<<26)
5043#define SP_FORMAT_RGBX1010102 (8<<26)
5044#define SP_FORMAT_RGBA1010102 (9<<26)
5045#define SP_FORMAT_RGBX8888 (0xe<<26)
5046#define SP_FORMAT_RGBA8888 (0xf<<26)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005047#define SP_ALPHA_PREMULTIPLY (1<<23) /* CHV pipe B */
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005048#define SP_SOURCE_KEY (1<<22)
5049#define SP_YUV_BYTE_ORDER_MASK (3<<16)
5050#define SP_YUV_ORDER_YUYV (0<<16)
5051#define SP_YUV_ORDER_UYVY (1<<16)
5052#define SP_YUV_ORDER_YVYU (2<<16)
5053#define SP_YUV_ORDER_VYUY (3<<16)
Ville Syrjälä76eebda2014-08-05 11:26:52 +05305054#define SP_ROTATE_180 (1<<15)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005055#define SP_TILED (1<<10)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005056#define SP_MIRROR (1<<8) /* CHV pipe B */
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005057#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
5058#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
5059#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
5060#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
5061#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
5062#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
5063#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
5064#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
5065#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
5066#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
Ville Syrjäläc14b0482014-10-16 20:52:34 +03005067#define SP_CONST_ALPHA_ENABLE (1<<31)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005068#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005069
Ville Syrjälä921c3b62013-06-25 14:16:35 +03005070#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
5071#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
5072#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
5073#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
5074#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
5075#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
5076#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
5077#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
5078#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
5079#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
5080#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
5081#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07005082
5083#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
5084#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
5085#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
5086#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
5087#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
5088#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
5089#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
5090#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
5091#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
5092#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
5093#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
5094#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
5095
Ville Syrjälä6ca2aeb2014-10-20 19:47:53 +03005096/*
5097 * CHV pipe B sprite CSC
5098 *
5099 * |cr| |c0 c1 c2| |cr + cr_ioff| |cr_ooff|
5100 * |yg| = |c3 c4 c5| x |yg + yg_ioff| + |yg_ooff|
5101 * |cb| |c6 c7 c8| |cb + cr_ioff| |cb_ooff|
5102 */
5103#define SPCSCYGOFF(sprite) (VLV_DISPLAY_BASE + 0x6d900 + (sprite) * 0x1000)
5104#define SPCSCCBOFF(sprite) (VLV_DISPLAY_BASE + 0x6d904 + (sprite) * 0x1000)
5105#define SPCSCCROFF(sprite) (VLV_DISPLAY_BASE + 0x6d908 + (sprite) * 0x1000)
5106#define SPCSC_OOFF(x) (((x) & 0x7ff) << 16) /* s11 */
5107#define SPCSC_IOFF(x) (((x) & 0x7ff) << 0) /* s11 */
5108
5109#define SPCSCC01(sprite) (VLV_DISPLAY_BASE + 0x6d90c + (sprite) * 0x1000)
5110#define SPCSCC23(sprite) (VLV_DISPLAY_BASE + 0x6d910 + (sprite) * 0x1000)
5111#define SPCSCC45(sprite) (VLV_DISPLAY_BASE + 0x6d914 + (sprite) * 0x1000)
5112#define SPCSCC67(sprite) (VLV_DISPLAY_BASE + 0x6d918 + (sprite) * 0x1000)
5113#define SPCSCC8(sprite) (VLV_DISPLAY_BASE + 0x6d91c + (sprite) * 0x1000)
5114#define SPCSC_C1(x) (((x) & 0x7fff) << 16) /* s3.12 */
5115#define SPCSC_C0(x) (((x) & 0x7fff) << 0) /* s3.12 */
5116
5117#define SPCSCYGICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d920 + (sprite) * 0x1000)
5118#define SPCSCCBICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d924 + (sprite) * 0x1000)
5119#define SPCSCCRICLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d928 + (sprite) * 0x1000)
5120#define SPCSC_IMAX(x) (((x) & 0x7ff) << 16) /* s11 */
5121#define SPCSC_IMIN(x) (((x) & 0x7ff) << 0) /* s11 */
5122
5123#define SPCSCYGOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d92c + (sprite) * 0x1000)
5124#define SPCSCCBOCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d930 + (sprite) * 0x1000)
5125#define SPCSCCROCLAMP(sprite) (VLV_DISPLAY_BASE + 0x6d934 + (sprite) * 0x1000)
5126#define SPCSC_OMAX(x) ((x) << 16) /* u10 */
5127#define SPCSC_OMIN(x) ((x) << 0) /* u10 */
5128
Damien Lespiau70d21f02013-07-03 21:06:04 +01005129/* Skylake plane registers */
5130
5131#define _PLANE_CTL_1_A 0x70180
5132#define _PLANE_CTL_2_A 0x70280
5133#define _PLANE_CTL_3_A 0x70380
5134#define PLANE_CTL_ENABLE (1 << 31)
5135#define PLANE_CTL_PIPE_GAMMA_ENABLE (1 << 30)
5136#define PLANE_CTL_FORMAT_MASK (0xf << 24)
5137#define PLANE_CTL_FORMAT_YUV422 ( 0 << 24)
5138#define PLANE_CTL_FORMAT_NV12 ( 1 << 24)
5139#define PLANE_CTL_FORMAT_XRGB_2101010 ( 2 << 24)
5140#define PLANE_CTL_FORMAT_XRGB_8888 ( 4 << 24)
5141#define PLANE_CTL_FORMAT_XRGB_16161616F ( 6 << 24)
5142#define PLANE_CTL_FORMAT_AYUV ( 8 << 24)
5143#define PLANE_CTL_FORMAT_INDEXED ( 12 << 24)
5144#define PLANE_CTL_FORMAT_RGB_565 ( 14 << 24)
5145#define PLANE_CTL_PIPE_CSC_ENABLE (1 << 23)
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005146#define PLANE_CTL_KEY_ENABLE_MASK (0x3 << 21)
5147#define PLANE_CTL_KEY_ENABLE_SOURCE ( 1 << 21)
5148#define PLANE_CTL_KEY_ENABLE_DESTINATION ( 2 << 21)
Damien Lespiau70d21f02013-07-03 21:06:04 +01005149#define PLANE_CTL_ORDER_BGRX (0 << 20)
5150#define PLANE_CTL_ORDER_RGBX (1 << 20)
5151#define PLANE_CTL_YUV422_ORDER_MASK (0x3 << 16)
5152#define PLANE_CTL_YUV422_YUYV ( 0 << 16)
5153#define PLANE_CTL_YUV422_UYVY ( 1 << 16)
5154#define PLANE_CTL_YUV422_YVYU ( 2 << 16)
5155#define PLANE_CTL_YUV422_VYUY ( 3 << 16)
5156#define PLANE_CTL_DECOMPRESSION_ENABLE (1 << 15)
5157#define PLANE_CTL_TRICKLE_FEED_DISABLE (1 << 14)
5158#define PLANE_CTL_PLANE_GAMMA_DISABLE (1 << 13)
5159#define PLANE_CTL_TILED_MASK (0x7 << 10)
5160#define PLANE_CTL_TILED_LINEAR ( 0 << 10)
5161#define PLANE_CTL_TILED_X ( 1 << 10)
5162#define PLANE_CTL_TILED_Y ( 4 << 10)
5163#define PLANE_CTL_TILED_YF ( 5 << 10)
5164#define PLANE_CTL_ALPHA_MASK (0x3 << 4)
5165#define PLANE_CTL_ALPHA_DISABLE ( 0 << 4)
5166#define PLANE_CTL_ALPHA_SW_PREMULTIPLY ( 2 << 4)
5167#define PLANE_CTL_ALPHA_HW_PREMULTIPLY ( 3 << 4)
Sonika Jindal1447dde2014-10-04 10:53:31 +01005168#define PLANE_CTL_ROTATE_MASK 0x3
5169#define PLANE_CTL_ROTATE_0 0x0
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305170#define PLANE_CTL_ROTATE_90 0x1
Sonika Jindal1447dde2014-10-04 10:53:31 +01005171#define PLANE_CTL_ROTATE_180 0x2
Sonika Jindal3b7a5112015-04-10 14:37:29 +05305172#define PLANE_CTL_ROTATE_270 0x3
Damien Lespiau70d21f02013-07-03 21:06:04 +01005173#define _PLANE_STRIDE_1_A 0x70188
5174#define _PLANE_STRIDE_2_A 0x70288
5175#define _PLANE_STRIDE_3_A 0x70388
5176#define _PLANE_POS_1_A 0x7018c
5177#define _PLANE_POS_2_A 0x7028c
5178#define _PLANE_POS_3_A 0x7038c
5179#define _PLANE_SIZE_1_A 0x70190
5180#define _PLANE_SIZE_2_A 0x70290
5181#define _PLANE_SIZE_3_A 0x70390
5182#define _PLANE_SURF_1_A 0x7019c
5183#define _PLANE_SURF_2_A 0x7029c
5184#define _PLANE_SURF_3_A 0x7039c
5185#define _PLANE_OFFSET_1_A 0x701a4
5186#define _PLANE_OFFSET_2_A 0x702a4
5187#define _PLANE_OFFSET_3_A 0x703a4
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005188#define _PLANE_KEYVAL_1_A 0x70194
5189#define _PLANE_KEYVAL_2_A 0x70294
5190#define _PLANE_KEYMSK_1_A 0x70198
5191#define _PLANE_KEYMSK_2_A 0x70298
5192#define _PLANE_KEYMAX_1_A 0x701a0
5193#define _PLANE_KEYMAX_2_A 0x702a0
Damien Lespiau8211bd52014-11-04 17:06:44 +00005194#define _PLANE_BUF_CFG_1_A 0x7027c
5195#define _PLANE_BUF_CFG_2_A 0x7037c
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005196#define _PLANE_NV12_BUF_CFG_1_A 0x70278
5197#define _PLANE_NV12_BUF_CFG_2_A 0x70378
Damien Lespiau70d21f02013-07-03 21:06:04 +01005198
5199#define _PLANE_CTL_1_B 0x71180
5200#define _PLANE_CTL_2_B 0x71280
5201#define _PLANE_CTL_3_B 0x71380
5202#define _PLANE_CTL_1(pipe) _PIPE(pipe, _PLANE_CTL_1_A, _PLANE_CTL_1_B)
5203#define _PLANE_CTL_2(pipe) _PIPE(pipe, _PLANE_CTL_2_A, _PLANE_CTL_2_B)
5204#define _PLANE_CTL_3(pipe) _PIPE(pipe, _PLANE_CTL_3_A, _PLANE_CTL_3_B)
5205#define PLANE_CTL(pipe, plane) \
5206 _PLANE(plane, _PLANE_CTL_1(pipe), _PLANE_CTL_2(pipe))
5207
5208#define _PLANE_STRIDE_1_B 0x71188
5209#define _PLANE_STRIDE_2_B 0x71288
5210#define _PLANE_STRIDE_3_B 0x71388
5211#define _PLANE_STRIDE_1(pipe) \
5212 _PIPE(pipe, _PLANE_STRIDE_1_A, _PLANE_STRIDE_1_B)
5213#define _PLANE_STRIDE_2(pipe) \
5214 _PIPE(pipe, _PLANE_STRIDE_2_A, _PLANE_STRIDE_2_B)
5215#define _PLANE_STRIDE_3(pipe) \
5216 _PIPE(pipe, _PLANE_STRIDE_3_A, _PLANE_STRIDE_3_B)
5217#define PLANE_STRIDE(pipe, plane) \
5218 _PLANE(plane, _PLANE_STRIDE_1(pipe), _PLANE_STRIDE_2(pipe))
5219
5220#define _PLANE_POS_1_B 0x7118c
5221#define _PLANE_POS_2_B 0x7128c
5222#define _PLANE_POS_3_B 0x7138c
5223#define _PLANE_POS_1(pipe) _PIPE(pipe, _PLANE_POS_1_A, _PLANE_POS_1_B)
5224#define _PLANE_POS_2(pipe) _PIPE(pipe, _PLANE_POS_2_A, _PLANE_POS_2_B)
5225#define _PLANE_POS_3(pipe) _PIPE(pipe, _PLANE_POS_3_A, _PLANE_POS_3_B)
5226#define PLANE_POS(pipe, plane) \
5227 _PLANE(plane, _PLANE_POS_1(pipe), _PLANE_POS_2(pipe))
5228
5229#define _PLANE_SIZE_1_B 0x71190
5230#define _PLANE_SIZE_2_B 0x71290
5231#define _PLANE_SIZE_3_B 0x71390
5232#define _PLANE_SIZE_1(pipe) _PIPE(pipe, _PLANE_SIZE_1_A, _PLANE_SIZE_1_B)
5233#define _PLANE_SIZE_2(pipe) _PIPE(pipe, _PLANE_SIZE_2_A, _PLANE_SIZE_2_B)
5234#define _PLANE_SIZE_3(pipe) _PIPE(pipe, _PLANE_SIZE_3_A, _PLANE_SIZE_3_B)
5235#define PLANE_SIZE(pipe, plane) \
5236 _PLANE(plane, _PLANE_SIZE_1(pipe), _PLANE_SIZE_2(pipe))
5237
5238#define _PLANE_SURF_1_B 0x7119c
5239#define _PLANE_SURF_2_B 0x7129c
5240#define _PLANE_SURF_3_B 0x7139c
5241#define _PLANE_SURF_1(pipe) _PIPE(pipe, _PLANE_SURF_1_A, _PLANE_SURF_1_B)
5242#define _PLANE_SURF_2(pipe) _PIPE(pipe, _PLANE_SURF_2_A, _PLANE_SURF_2_B)
5243#define _PLANE_SURF_3(pipe) _PIPE(pipe, _PLANE_SURF_3_A, _PLANE_SURF_3_B)
5244#define PLANE_SURF(pipe, plane) \
5245 _PLANE(plane, _PLANE_SURF_1(pipe), _PLANE_SURF_2(pipe))
5246
5247#define _PLANE_OFFSET_1_B 0x711a4
5248#define _PLANE_OFFSET_2_B 0x712a4
5249#define _PLANE_OFFSET_1(pipe) _PIPE(pipe, _PLANE_OFFSET_1_A, _PLANE_OFFSET_1_B)
5250#define _PLANE_OFFSET_2(pipe) _PIPE(pipe, _PLANE_OFFSET_2_A, _PLANE_OFFSET_2_B)
5251#define PLANE_OFFSET(pipe, plane) \
5252 _PLANE(plane, _PLANE_OFFSET_1(pipe), _PLANE_OFFSET_2(pipe))
5253
Damien Lespiaudc2a41b2013-12-04 00:49:41 +00005254#define _PLANE_KEYVAL_1_B 0x71194
5255#define _PLANE_KEYVAL_2_B 0x71294
5256#define _PLANE_KEYVAL_1(pipe) _PIPE(pipe, _PLANE_KEYVAL_1_A, _PLANE_KEYVAL_1_B)
5257#define _PLANE_KEYVAL_2(pipe) _PIPE(pipe, _PLANE_KEYVAL_2_A, _PLANE_KEYVAL_2_B)
5258#define PLANE_KEYVAL(pipe, plane) \
5259 _PLANE(plane, _PLANE_KEYVAL_1(pipe), _PLANE_KEYVAL_2(pipe))
5260
5261#define _PLANE_KEYMSK_1_B 0x71198
5262#define _PLANE_KEYMSK_2_B 0x71298
5263#define _PLANE_KEYMSK_1(pipe) _PIPE(pipe, _PLANE_KEYMSK_1_A, _PLANE_KEYMSK_1_B)
5264#define _PLANE_KEYMSK_2(pipe) _PIPE(pipe, _PLANE_KEYMSK_2_A, _PLANE_KEYMSK_2_B)
5265#define PLANE_KEYMSK(pipe, plane) \
5266 _PLANE(plane, _PLANE_KEYMSK_1(pipe), _PLANE_KEYMSK_2(pipe))
5267
5268#define _PLANE_KEYMAX_1_B 0x711a0
5269#define _PLANE_KEYMAX_2_B 0x712a0
5270#define _PLANE_KEYMAX_1(pipe) _PIPE(pipe, _PLANE_KEYMAX_1_A, _PLANE_KEYMAX_1_B)
5271#define _PLANE_KEYMAX_2(pipe) _PIPE(pipe, _PLANE_KEYMAX_2_A, _PLANE_KEYMAX_2_B)
5272#define PLANE_KEYMAX(pipe, plane) \
5273 _PLANE(plane, _PLANE_KEYMAX_1(pipe), _PLANE_KEYMAX_2(pipe))
5274
Damien Lespiau8211bd52014-11-04 17:06:44 +00005275#define _PLANE_BUF_CFG_1_B 0x7127c
5276#define _PLANE_BUF_CFG_2_B 0x7137c
5277#define _PLANE_BUF_CFG_1(pipe) \
5278 _PIPE(pipe, _PLANE_BUF_CFG_1_A, _PLANE_BUF_CFG_1_B)
5279#define _PLANE_BUF_CFG_2(pipe) \
5280 _PIPE(pipe, _PLANE_BUF_CFG_2_A, _PLANE_BUF_CFG_2_B)
5281#define PLANE_BUF_CFG(pipe, plane) \
5282 _PLANE(plane, _PLANE_BUF_CFG_1(pipe), _PLANE_BUF_CFG_2(pipe))
5283
Chandra Konduru2cd601c2015-04-27 15:47:37 -07005284#define _PLANE_NV12_BUF_CFG_1_B 0x71278
5285#define _PLANE_NV12_BUF_CFG_2_B 0x71378
5286#define _PLANE_NV12_BUF_CFG_1(pipe) \
5287 _PIPE(pipe, _PLANE_NV12_BUF_CFG_1_A, _PLANE_NV12_BUF_CFG_1_B)
5288#define _PLANE_NV12_BUF_CFG_2(pipe) \
5289 _PIPE(pipe, _PLANE_NV12_BUF_CFG_2_A, _PLANE_NV12_BUF_CFG_2_B)
5290#define PLANE_NV12_BUF_CFG(pipe, plane) \
5291 _PLANE(plane, _PLANE_NV12_BUF_CFG_1(pipe), _PLANE_NV12_BUF_CFG_2(pipe))
5292
Damien Lespiau8211bd52014-11-04 17:06:44 +00005293/* SKL new cursor registers */
5294#define _CUR_BUF_CFG_A 0x7017c
5295#define _CUR_BUF_CFG_B 0x7117c
5296#define CUR_BUF_CFG(pipe) _PIPE(pipe, _CUR_BUF_CFG_A, _CUR_BUF_CFG_B)
5297
Jesse Barnes585fb112008-07-29 11:54:06 -07005298/* VBIOS regs */
5299#define VGACNTRL 0x71400
5300# define VGA_DISP_DISABLE (1 << 31)
5301# define VGA_2X_MODE (1 << 30)
5302# define VGA_PIPE_B_SELECT (1 << 29)
5303
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02005304#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
5305
Adam Jacksonf2b115e2009-12-03 17:14:42 -05005306/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005307
5308#define CPU_VGACNTRL 0x41000
5309
5310#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
5311#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
5312#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
5313#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
5314#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
5315#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
5316#define DIGITAL_PORTA_NO_DETECT (0 << 0)
5317#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
5318#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
5319
5320/* refresh rate hardware control */
5321#define RR_HW_CTL 0x45300
5322#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
5323#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
5324
5325#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01005326#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08005327#define FDI_PLL_BIOS_1 0x46004
5328#define FDI_PLL_BIOS_2 0x46008
5329#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
5330#define DISPLAY_PORT_PLL_BIOS_1 0x46010
5331#define DISPLAY_PORT_PLL_BIOS_2 0x46014
5332
Eric Anholt8956c8b2010-03-18 13:21:14 -07005333#define PCH_3DCGDIS0 0x46020
5334# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
5335# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
5336
Eric Anholt06f37752010-12-14 10:06:46 -08005337#define PCH_3DCGDIS1 0x46024
5338# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
5339
Zhenyu Wangb9055052009-06-05 15:38:38 +08005340#define FDI_PLL_FREQ_CTL 0x46030
5341#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
5342#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
5343#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
5344
5345
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005346#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01005347#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005348#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01005349#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005350
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005351#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01005352#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005353#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01005354#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005355
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005356#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01005357#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005358#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01005359#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005360
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005361#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01005362#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005363#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01005364#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08005365
5366/* PIPEB timing regs are same start from 0x61000 */
5367
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005368#define _PIPEB_DATA_M1 0x61030
5369#define _PIPEB_DATA_N1 0x61034
5370#define _PIPEB_DATA_M2 0x61038
5371#define _PIPEB_DATA_N2 0x6103c
5372#define _PIPEB_LINK_M1 0x61040
5373#define _PIPEB_LINK_N1 0x61044
5374#define _PIPEB_LINK_M2 0x61048
5375#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08005376
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005377#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
5378#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
5379#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
5380#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
5381#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
5382#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
5383#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
5384#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005385
5386/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005387/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
5388#define _PFA_CTL_1 0x68080
5389#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08005390#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02005391#define PF_PIPE_SEL_MASK_IVB (3<<29)
5392#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08005393#define PF_FILTER_MASK (3<<23)
5394#define PF_FILTER_PROGRAMMED (0<<23)
5395#define PF_FILTER_MED_3x3 (1<<23)
5396#define PF_FILTER_EDGE_ENHANCE (2<<23)
5397#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005398#define _PFA_WIN_SZ 0x68074
5399#define _PFB_WIN_SZ 0x68874
5400#define _PFA_WIN_POS 0x68070
5401#define _PFB_WIN_POS 0x68870
5402#define _PFA_VSCALE 0x68084
5403#define _PFB_VSCALE 0x68884
5404#define _PFA_HSCALE 0x68090
5405#define _PFB_HSCALE 0x68890
5406
5407#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
5408#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
5409#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
5410#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
5411#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005412
Jesse Barnesbd2e2442014-11-13 17:51:47 +00005413#define _PSA_CTL 0x68180
5414#define _PSB_CTL 0x68980
5415#define PS_ENABLE (1<<31)
5416#define _PSA_WIN_SZ 0x68174
5417#define _PSB_WIN_SZ 0x68974
5418#define _PSA_WIN_POS 0x68170
5419#define _PSB_WIN_POS 0x68970
5420
5421#define PS_CTL(pipe) _PIPE(pipe, _PSA_CTL, _PSB_CTL)
5422#define PS_WIN_SZ(pipe) _PIPE(pipe, _PSA_WIN_SZ, _PSB_WIN_SZ)
5423#define PS_WIN_POS(pipe) _PIPE(pipe, _PSA_WIN_POS, _PSB_WIN_POS)
5424
Chandra Konduru1c9a2d4a2015-04-07 15:28:35 -07005425/*
5426 * Skylake scalers
5427 */
5428#define _PS_1A_CTRL 0x68180
5429#define _PS_2A_CTRL 0x68280
5430#define _PS_1B_CTRL 0x68980
5431#define _PS_2B_CTRL 0x68A80
5432#define _PS_1C_CTRL 0x69180
5433#define PS_SCALER_EN (1 << 31)
5434#define PS_SCALER_MODE_MASK (3 << 28)
5435#define PS_SCALER_MODE_DYN (0 << 28)
5436#define PS_SCALER_MODE_HQ (1 << 28)
5437#define PS_PLANE_SEL_MASK (7 << 25)
5438#define PS_PLANE_SEL(plane) ((plane + 1) << 25)
5439#define PS_FILTER_MASK (3 << 23)
5440#define PS_FILTER_MEDIUM (0 << 23)
5441#define PS_FILTER_EDGE_ENHANCE (2 << 23)
5442#define PS_FILTER_BILINEAR (3 << 23)
5443#define PS_VERT3TAP (1 << 21)
5444#define PS_VERT_INT_INVERT_FIELD1 (0 << 20)
5445#define PS_VERT_INT_INVERT_FIELD0 (1 << 20)
5446#define PS_PWRUP_PROGRESS (1 << 17)
5447#define PS_V_FILTER_BYPASS (1 << 8)
5448#define PS_VADAPT_EN (1 << 7)
5449#define PS_VADAPT_MODE_MASK (3 << 5)
5450#define PS_VADAPT_MODE_LEAST_ADAPT (0 << 5)
5451#define PS_VADAPT_MODE_MOD_ADAPT (1 << 5)
5452#define PS_VADAPT_MODE_MOST_ADAPT (3 << 5)
5453
5454#define _PS_PWR_GATE_1A 0x68160
5455#define _PS_PWR_GATE_2A 0x68260
5456#define _PS_PWR_GATE_1B 0x68960
5457#define _PS_PWR_GATE_2B 0x68A60
5458#define _PS_PWR_GATE_1C 0x69160
5459#define PS_PWR_GATE_DIS_OVERRIDE (1 << 31)
5460#define PS_PWR_GATE_SETTLING_TIME_32 (0 << 3)
5461#define PS_PWR_GATE_SETTLING_TIME_64 (1 << 3)
5462#define PS_PWR_GATE_SETTLING_TIME_96 (2 << 3)
5463#define PS_PWR_GATE_SETTLING_TIME_128 (3 << 3)
5464#define PS_PWR_GATE_SLPEN_8 0
5465#define PS_PWR_GATE_SLPEN_16 1
5466#define PS_PWR_GATE_SLPEN_24 2
5467#define PS_PWR_GATE_SLPEN_32 3
5468
5469#define _PS_WIN_POS_1A 0x68170
5470#define _PS_WIN_POS_2A 0x68270
5471#define _PS_WIN_POS_1B 0x68970
5472#define _PS_WIN_POS_2B 0x68A70
5473#define _PS_WIN_POS_1C 0x69170
5474
5475#define _PS_WIN_SZ_1A 0x68174
5476#define _PS_WIN_SZ_2A 0x68274
5477#define _PS_WIN_SZ_1B 0x68974
5478#define _PS_WIN_SZ_2B 0x68A74
5479#define _PS_WIN_SZ_1C 0x69174
5480
5481#define _PS_VSCALE_1A 0x68184
5482#define _PS_VSCALE_2A 0x68284
5483#define _PS_VSCALE_1B 0x68984
5484#define _PS_VSCALE_2B 0x68A84
5485#define _PS_VSCALE_1C 0x69184
5486
5487#define _PS_HSCALE_1A 0x68190
5488#define _PS_HSCALE_2A 0x68290
5489#define _PS_HSCALE_1B 0x68990
5490#define _PS_HSCALE_2B 0x68A90
5491#define _PS_HSCALE_1C 0x69190
5492
5493#define _PS_VPHASE_1A 0x68188
5494#define _PS_VPHASE_2A 0x68288
5495#define _PS_VPHASE_1B 0x68988
5496#define _PS_VPHASE_2B 0x68A88
5497#define _PS_VPHASE_1C 0x69188
5498
5499#define _PS_HPHASE_1A 0x68194
5500#define _PS_HPHASE_2A 0x68294
5501#define _PS_HPHASE_1B 0x68994
5502#define _PS_HPHASE_2B 0x68A94
5503#define _PS_HPHASE_1C 0x69194
5504
5505#define _PS_ECC_STAT_1A 0x681D0
5506#define _PS_ECC_STAT_2A 0x682D0
5507#define _PS_ECC_STAT_1B 0x689D0
5508#define _PS_ECC_STAT_2B 0x68AD0
5509#define _PS_ECC_STAT_1C 0x691D0
5510
5511#define _ID(id, a, b) ((a) + (id)*((b)-(a)))
5512#define SKL_PS_CTRL(pipe, id) _PIPE(pipe, \
5513 _ID(id, _PS_1A_CTRL, _PS_2A_CTRL), \
5514 _ID(id, _PS_1B_CTRL, _PS_2B_CTRL))
5515#define SKL_PS_PWR_GATE(pipe, id) _PIPE(pipe, \
5516 _ID(id, _PS_PWR_GATE_1A, _PS_PWR_GATE_2A), \
5517 _ID(id, _PS_PWR_GATE_1B, _PS_PWR_GATE_2B))
5518#define SKL_PS_WIN_POS(pipe, id) _PIPE(pipe, \
5519 _ID(id, _PS_WIN_POS_1A, _PS_WIN_POS_2A), \
5520 _ID(id, _PS_WIN_POS_1B, _PS_WIN_POS_2B))
5521#define SKL_PS_WIN_SZ(pipe, id) _PIPE(pipe, \
5522 _ID(id, _PS_WIN_SZ_1A, _PS_WIN_SZ_2A), \
5523 _ID(id, _PS_WIN_SZ_1B, _PS_WIN_SZ_2B))
5524#define SKL_PS_VSCALE(pipe, id) _PIPE(pipe, \
5525 _ID(id, _PS_VSCALE_1A, _PS_VSCALE_2A), \
5526 _ID(id, _PS_VSCALE_1B, _PS_VSCALE_2B))
5527#define SKL_PS_HSCALE(pipe, id) _PIPE(pipe, \
5528 _ID(id, _PS_HSCALE_1A, _PS_HSCALE_2A), \
5529 _ID(id, _PS_HSCALE_1B, _PS_HSCALE_2B))
5530#define SKL_PS_VPHASE(pipe, id) _PIPE(pipe, \
5531 _ID(id, _PS_VPHASE_1A, _PS_VPHASE_2A), \
5532 _ID(id, _PS_VPHASE_1B, _PS_VPHASE_2B))
5533#define SKL_PS_HPHASE(pipe, id) _PIPE(pipe, \
5534 _ID(id, _PS_HPHASE_1A, _PS_HPHASE_2A), \
5535 _ID(id, _PS_HPHASE_1B, _PS_HPHASE_2B))
5536#define SKL_PS_ECC_STAT(pipe, id) _PIPE(pipe, \
5537 _ID(id, _PS_ECC_STAT_1A, _PS_ECC_STAT_2A), \
5538 _ID(id, _PS_ECC_STAT_1B, _PS_ECC_STAT_2B)
5539
Zhenyu Wangb9055052009-06-05 15:38:38 +08005540/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005541#define _LGC_PALETTE_A 0x4a000
5542#define _LGC_PALETTE_B 0x4a800
5543#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005544
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005545#define _GAMMA_MODE_A 0x4a480
5546#define _GAMMA_MODE_B 0x4ac80
5547#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
5548#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02005549#define GAMMA_MODE_MODE_8BIT (0 << 0)
5550#define GAMMA_MODE_MODE_10BIT (1 << 0)
5551#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03005552#define GAMMA_MODE_MODE_SPLIT (3 << 0)
5553
Zhenyu Wangb9055052009-06-05 15:38:38 +08005554/* interrupts */
5555#define DE_MASTER_IRQ_CONTROL (1 << 31)
5556#define DE_SPRITEB_FLIP_DONE (1 << 29)
5557#define DE_SPRITEA_FLIP_DONE (1 << 28)
5558#define DE_PLANEB_FLIP_DONE (1 << 27)
5559#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005560#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005561#define DE_PCU_EVENT (1 << 25)
5562#define DE_GTT_FAULT (1 << 24)
5563#define DE_POISON (1 << 23)
5564#define DE_PERFORM_COUNTER (1 << 22)
5565#define DE_PCH_EVENT (1 << 21)
5566#define DE_AUX_CHANNEL_A (1 << 20)
5567#define DE_DP_A_HOTPLUG (1 << 19)
5568#define DE_GSE (1 << 18)
5569#define DE_PIPEB_VBLANK (1 << 15)
5570#define DE_PIPEB_EVEN_FIELD (1 << 14)
5571#define DE_PIPEB_ODD_FIELD (1 << 13)
5572#define DE_PIPEB_LINE_COMPARE (1 << 12)
5573#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005574#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005575#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
5576#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005577#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005578#define DE_PIPEA_EVEN_FIELD (1 << 6)
5579#define DE_PIPEA_ODD_FIELD (1 << 5)
5580#define DE_PIPEA_LINE_COMPARE (1 << 4)
5581#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02005582#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005583#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005584#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005585#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08005586
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005587/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03005588#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005589#define DE_GSE_IVB (1<<29)
5590#define DE_PCH_EVENT_IVB (1<<28)
5591#define DE_DP_A_HOTPLUG_IVB (1<<27)
5592#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01005593#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
5594#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
5595#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005596#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005597#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005598#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01005599#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
5600#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02005601#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07005602#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03005603#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
5604
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07005605#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
5606#define MASTER_INTERRUPT_ENABLE (1<<31)
5607
Zhenyu Wangb9055052009-06-05 15:38:38 +08005608#define DEISR 0x44000
5609#define DEIMR 0x44004
5610#define DEIIR 0x44008
5611#define DEIER 0x4400c
5612
Zhenyu Wangb9055052009-06-05 15:38:38 +08005613#define GTISR 0x44010
5614#define GTIMR 0x44014
5615#define GTIIR 0x44018
5616#define GTIER 0x4401c
5617
Ben Widawskyabd58f02013-11-02 21:07:09 -07005618#define GEN8_MASTER_IRQ 0x44200
5619#define GEN8_MASTER_IRQ_CONTROL (1<<31)
5620#define GEN8_PCU_IRQ (1<<30)
5621#define GEN8_DE_PCH_IRQ (1<<23)
5622#define GEN8_DE_MISC_IRQ (1<<22)
5623#define GEN8_DE_PORT_IRQ (1<<20)
5624#define GEN8_DE_PIPE_C_IRQ (1<<18)
5625#define GEN8_DE_PIPE_B_IRQ (1<<17)
5626#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01005627#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07005628#define GEN8_GT_VECS_IRQ (1<<6)
Ben Widawsky09610212014-05-15 20:58:08 +03005629#define GEN8_GT_PM_IRQ (1<<4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005630#define GEN8_GT_VCS2_IRQ (1<<3)
5631#define GEN8_GT_VCS1_IRQ (1<<2)
5632#define GEN8_GT_BCS_IRQ (1<<1)
5633#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005634
5635#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
5636#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
5637#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
5638#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
5639
5640#define GEN8_BCS_IRQ_SHIFT 16
5641#define GEN8_RCS_IRQ_SHIFT 0
5642#define GEN8_VCS2_IRQ_SHIFT 16
5643#define GEN8_VCS1_IRQ_SHIFT 0
5644#define GEN8_VECS_IRQ_SHIFT 0
5645
5646#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
5647#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
5648#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
5649#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01005650#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005651#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
5652#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
5653#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
5654#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
5655#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
5656#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
Damien Lespiaud0e1f1c2014-04-08 01:22:44 +01005657#define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005658#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
5659#define GEN8_PIPE_VSYNC (1 << 1)
5660#define GEN8_PIPE_VBLANK (1 << 0)
Damien Lespiau770de83d2014-03-20 20:45:01 +00005661#define GEN9_PIPE_CURSOR_FAULT (1 << 11)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005662#define GEN9_PIPE_PLANE4_FAULT (1 << 10)
Damien Lespiau770de83d2014-03-20 20:45:01 +00005663#define GEN9_PIPE_PLANE3_FAULT (1 << 9)
5664#define GEN9_PIPE_PLANE2_FAULT (1 << 8)
5665#define GEN9_PIPE_PLANE1_FAULT (1 << 7)
Damien Lespiaub21249c2015-03-17 11:39:33 +02005666#define GEN9_PIPE_PLANE4_FLIP_DONE (1 << 6)
Damien Lespiau770de83d2014-03-20 20:45:01 +00005667#define GEN9_PIPE_PLANE3_FLIP_DONE (1 << 5)
5668#define GEN9_PIPE_PLANE2_FLIP_DONE (1 << 4)
5669#define GEN9_PIPE_PLANE1_FLIP_DONE (1 << 3)
5670#define GEN9_PIPE_PLANE_FLIP_DONE(p) (1 << (3 + p))
Daniel Vetter30100f22013-11-07 14:49:24 +01005671#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
5672 (GEN8_PIPE_CURSOR_FAULT | \
5673 GEN8_PIPE_SPRITE_FAULT | \
5674 GEN8_PIPE_PRIMARY_FAULT)
Damien Lespiau770de83d2014-03-20 20:45:01 +00005675#define GEN9_DE_PIPE_IRQ_FAULT_ERRORS \
5676 (GEN9_PIPE_CURSOR_FAULT | \
Damien Lespiaub21249c2015-03-17 11:39:33 +02005677 GEN9_PIPE_PLANE4_FAULT | \
Damien Lespiau770de83d2014-03-20 20:45:01 +00005678 GEN9_PIPE_PLANE3_FAULT | \
5679 GEN9_PIPE_PLANE2_FAULT | \
5680 GEN9_PIPE_PLANE1_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005681
5682#define GEN8_DE_PORT_ISR 0x44440
5683#define GEN8_DE_PORT_IMR 0x44444
5684#define GEN8_DE_PORT_IIR 0x44448
5685#define GEN8_DE_PORT_IER 0x4444c
Jesse Barnes88e04702014-11-13 17:51:48 +00005686#define GEN9_AUX_CHANNEL_D (1 << 27)
5687#define GEN9_AUX_CHANNEL_C (1 << 26)
5688#define GEN9_AUX_CHANNEL_B (1 << 25)
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02005689#define BXT_DE_PORT_HP_DDIC (1 << 5)
5690#define BXT_DE_PORT_HP_DDIB (1 << 4)
5691#define BXT_DE_PORT_HP_DDIA (1 << 3)
5692#define BXT_DE_PORT_HOTPLUG_MASK (BXT_DE_PORT_HP_DDIA | \
5693 BXT_DE_PORT_HP_DDIB | \
5694 BXT_DE_PORT_HP_DDIC)
5695#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
Shashank Sharma9e637432014-08-22 17:40:43 +05305696#define BXT_DE_PORT_GMBUS (1 << 1)
Daniel Vetter6d766f02013-11-07 14:49:55 +01005697#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07005698
5699#define GEN8_DE_MISC_ISR 0x44460
5700#define GEN8_DE_MISC_IMR 0x44464
5701#define GEN8_DE_MISC_IIR 0x44468
5702#define GEN8_DE_MISC_IER 0x4446c
5703#define GEN8_DE_MISC_GSE (1 << 27)
5704
5705#define GEN8_PCU_ISR 0x444e0
5706#define GEN8_PCU_IMR 0x444e4
5707#define GEN8_PCU_IIR 0x444e8
5708#define GEN8_PCU_IER 0x444ec
5709
Shashank Sharmae0a20ad2015-03-27 14:54:14 +02005710/* BXT hotplug control */
5711#define BXT_HOTPLUG_CTL 0xC4030
5712#define BXT_DDIA_HPD_ENABLE (1 << 28)
5713#define BXT_DDIA_HPD_STATUS (3 << 24)
5714#define BXT_DDIC_HPD_ENABLE (1 << 12)
5715#define BXT_DDIC_HPD_STATUS (3 << 8)
5716#define BXT_DDIB_HPD_ENABLE (1 << 4)
5717#define BXT_DDIB_HPD_STATUS (3 << 0)
5718#define BXT_HOTPLUG_CTL_MASK (BXT_DDIA_HPD_ENABLE | \
5719 BXT_DDIB_HPD_ENABLE | \
5720 BXT_DDIC_HPD_ENABLE)
5721#define BXT_HPD_STATUS_MASK (BXT_DDIA_HPD_STATUS | \
5722 BXT_DDIB_HPD_STATUS | \
5723 BXT_DDIC_HPD_STATUS)
5724
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005725#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07005726/* Required on all Ironlake and Sandybridge according to the B-Spec. */
5727#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005728#define ILK_DPARB_GATE (1<<22)
5729#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00005730#define FUSE_STRAP 0x42014
5731#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
5732#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
5733#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
5734#define ILK_HDCP_DISABLE (1 << 25)
5735#define ILK_eDP_A_DISABLE (1 << 24)
5736#define HSW_CDCLK_LIMIT (1 << 24)
5737#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08005738
Damien Lespiau231e54f2012-10-19 17:55:41 +01005739#define ILK_DSPCLK_GATE_D 0x42020
5740#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
5741#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
5742#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
5743#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
5744#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005745
Eric Anholt116ac8d2011-12-21 10:31:09 -08005746#define IVB_CHICKEN3 0x4200c
5747# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
5748# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
5749
Paulo Zanoni90a88642013-05-03 17:23:45 -03005750#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005751#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03005752#define FORCE_ARB_IDLE_PLANES (1 << 14)
5753
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005754#define _CHICKEN_PIPESL_1_A 0x420b0
5755#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02005756#define HSW_FBCQ_DIS (1 << 22)
5757#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07005758#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
5759
Zhenyu Wang553bd142009-09-02 10:57:52 +08005760#define DISP_ARB_CTL 0x45000
5761#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08005762#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02005763#define DISP_ARB_CTL2 0x45004
5764#define DISP_DATA_PARTITION_5_6 (1<<6)
Vandana Kannanf8437dd12014-11-24 13:37:39 +05305765#define DBUF_CTL 0x45008
5766#define DBUF_POWER_REQUEST (1<<31)
5767#define DBUF_POWER_STATE (1<<30)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07005768#define GEN7_MSG_CTL 0x45010
5769#define WAIT_FOR_PCH_RESET_ACK (1<<1)
5770#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01005771#define HSW_NDE_RSTWRN_OPT 0x46408
5772#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08005773
Damien Lespiaua9419e82015-06-04 18:21:30 +01005774#define SKL_DFSM 0x51000
5775#define SKL_DFSM_CDCLK_LIMIT_MASK (3 << 23)
5776#define SKL_DFSM_CDCLK_LIMIT_675 (0 << 23)
5777#define SKL_DFSM_CDCLK_LIMIT_540 (1 << 23)
5778#define SKL_DFSM_CDCLK_LIMIT_450 (2 << 23)
5779#define SKL_DFSM_CDCLK_LIMIT_337_5 (3 << 23)
5780
Damien Lespiauf1d3d342015-05-06 14:36:27 +01005781#define FF_SLICE_CS_CHICKEN2 0x20e4
Damien Lespiau2caa3b22015-02-09 19:33:20 +00005782#define GEN9_TSG_BARRIER_ACK_DISABLE (1<<8)
5783
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005784/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08005785#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
5786# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Damien Lespiau183c6da2015-02-09 19:33:11 +00005787# define GEN9_RHWO_OPTIMIZATION_DISABLE (1<<14)
Ben Widawskya75f3622013-11-02 21:07:59 -07005788#define COMMON_SLICE_CHICKEN2 0x7014
5789# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08005790
Damien Lespiaud0bbbc4f2015-02-09 19:33:16 +00005791#define HIZ_CHICKEN 0x7018
5792# define CHV_HZ_8X8_MODE_IN_1X (1<<15)
5793# define BDW_HIZ_POWER_COMPILER_CLOCK_GATING_DISABLE (1<<3)
Kenneth Graunked60de812015-01-10 18:02:22 -08005794
Damien Lespiau183c6da2015-02-09 19:33:11 +00005795#define GEN9_SLICE_COMMON_ECO_CHICKEN0 0x7308
5796#define DISABLE_PIXEL_MASK_CAMMING (1<<14)
5797
Ville Syrjälä031994e2014-01-22 21:32:46 +02005798#define GEN7_L3SQCREG1 0xB010
5799#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
5800
Rodrigo Vivi51ce4db2015-03-31 16:03:21 -07005801#define GEN8_L3SQCREG1 0xB100
5802#define BDW_WA_L3SQCREG1_DEFAULT 0x784000
5803
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005804#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00005805#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07005806#define GEN7_L3AGDIS (1<<19)
Brad Volkinc9224fa2014-06-17 14:10:34 -07005807#define GEN7_L3CNTLREG2 0xB020
5808#define GEN7_L3CNTLREG3 0xB024
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08005809
5810#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
5811#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
5812
Jesse Barnes61939d92012-10-02 17:43:38 -05005813#define GEN7_L3SQCREG4 0xb034
5814#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
5815
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00005816#define GEN8_L3SQCREG4 0xb118
5817#define GEN8_LQSC_RO_PERF_DIS (1<<27)
Arun Siluveryc82435b2015-06-19 18:37:13 +01005818#define GEN8_LQSC_FLUSH_COHERENT_LINES (1<<21)
Damien Lespiau8bc0ccf2015-02-09 19:33:18 +00005819
Ben Widawsky63801f22013-12-12 17:26:03 -08005820/* GEN8 chicken */
5821#define HDC_CHICKEN0 0x7300
Imre Deak2a0ee942015-05-19 17:05:41 +03005822#define HDC_FORCE_CSR_NON_COHERENT_OVR_DISABLE (1<<15)
Rodrigo Vivida096542014-09-19 20:16:27 -04005823#define HDC_FENCE_DEST_SLM_DISABLE (1<<14)
Damien Lespiau35cb6f32015-02-10 10:31:00 +00005824#define HDC_DONOT_FETCH_MEM_WHEN_MASKED (1<<11)
5825#define HDC_FORCE_CONTEXT_SAVE_RESTORE_NON_COHERENT (1<<5)
5826#define HDC_FORCE_NON_COHERENT (1<<4)
Damien Lespiau65ca7512015-02-09 19:33:22 +00005827#define HDC_BARRIER_PERFORMANCE_DISABLE (1<<10)
Ben Widawsky63801f22013-12-12 17:26:03 -08005828
Ben Widawsky38a39a72015-03-11 10:54:53 +02005829/* GEN9 chicken */
5830#define SLICE_ECO_CHICKEN0 0x7308
5831#define PIXEL_MASK_CAMMING_DISABLE (1 << 14)
5832
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08005833/* WaCatErrorRejectionIssue */
5834#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
5835#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
5836
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005837#define HSW_SCRATCH1 0xb038
5838#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
5839
Damien Lespiau77719d22015-02-09 19:33:13 +00005840#define BDW_SCRATCH1 0xb11c
5841#define GEN9_LBS_SLA_RETRY_TIMER_DECREMENT_ENABLE (1<<2)
5842
Zhenyu Wangb9055052009-06-05 15:38:38 +08005843/* PCH */
5844
Adam Jackson23e81d62012-06-06 15:45:44 -04005845/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08005846#define SDE_AUDIO_POWER_D (1 << 27)
5847#define SDE_AUDIO_POWER_C (1 << 26)
5848#define SDE_AUDIO_POWER_B (1 << 25)
5849#define SDE_AUDIO_POWER_SHIFT (25)
5850#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
5851#define SDE_GMBUS (1 << 24)
5852#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
5853#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
5854#define SDE_AUDIO_HDCP_MASK (3 << 22)
5855#define SDE_AUDIO_TRANSB (1 << 21)
5856#define SDE_AUDIO_TRANSA (1 << 20)
5857#define SDE_AUDIO_TRANS_MASK (3 << 20)
5858#define SDE_POISON (1 << 19)
5859/* 18 reserved */
5860#define SDE_FDI_RXB (1 << 17)
5861#define SDE_FDI_RXA (1 << 16)
5862#define SDE_FDI_MASK (3 << 16)
5863#define SDE_AUXD (1 << 15)
5864#define SDE_AUXC (1 << 14)
5865#define SDE_AUXB (1 << 13)
5866#define SDE_AUX_MASK (7 << 13)
5867/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005868#define SDE_CRT_HOTPLUG (1 << 11)
5869#define SDE_PORTD_HOTPLUG (1 << 10)
5870#define SDE_PORTC_HOTPLUG (1 << 9)
5871#define SDE_PORTB_HOTPLUG (1 << 8)
5872#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05005873#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
5874 SDE_SDVOB_HOTPLUG | \
5875 SDE_PORTB_HOTPLUG | \
5876 SDE_PORTC_HOTPLUG | \
5877 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08005878#define SDE_TRANSB_CRC_DONE (1 << 5)
5879#define SDE_TRANSB_CRC_ERR (1 << 4)
5880#define SDE_TRANSB_FIFO_UNDER (1 << 3)
5881#define SDE_TRANSA_CRC_DONE (1 << 2)
5882#define SDE_TRANSA_CRC_ERR (1 << 1)
5883#define SDE_TRANSA_FIFO_UNDER (1 << 0)
5884#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04005885
5886/* south display engine interrupt: CPT/PPT */
5887#define SDE_AUDIO_POWER_D_CPT (1 << 31)
5888#define SDE_AUDIO_POWER_C_CPT (1 << 30)
5889#define SDE_AUDIO_POWER_B_CPT (1 << 29)
5890#define SDE_AUDIO_POWER_SHIFT_CPT 29
5891#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
5892#define SDE_AUXD_CPT (1 << 27)
5893#define SDE_AUXC_CPT (1 << 26)
5894#define SDE_AUXB_CPT (1 << 25)
5895#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08005896#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
5897#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
5898#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04005899#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01005900#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01005901#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01005902 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01005903 SDE_PORTD_HOTPLUG_CPT | \
5904 SDE_PORTC_HOTPLUG_CPT | \
5905 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04005906#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03005907#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04005908#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
5909#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
5910#define SDE_FDI_RXC_CPT (1 << 8)
5911#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
5912#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
5913#define SDE_FDI_RXB_CPT (1 << 4)
5914#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
5915#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
5916#define SDE_FDI_RXA_CPT (1 << 0)
5917#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
5918 SDE_AUDIO_CP_REQ_B_CPT | \
5919 SDE_AUDIO_CP_REQ_A_CPT)
5920#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
5921 SDE_AUDIO_CP_CHG_B_CPT | \
5922 SDE_AUDIO_CP_CHG_A_CPT)
5923#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
5924 SDE_FDI_RXB_CPT | \
5925 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005926
5927#define SDEISR 0xc4000
5928#define SDEIMR 0xc4004
5929#define SDEIIR 0xc4008
5930#define SDEIER 0xc400c
5931
Paulo Zanoni86642812013-04-12 17:57:57 -03005932#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03005933#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03005934#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
5935#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
5936#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02005937#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03005938
Zhenyu Wangb9055052009-06-05 15:38:38 +08005939/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07005940#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08005941#define PORTD_HOTPLUG_ENABLE (1 << 20)
5942#define PORTD_PULSE_DURATION_2ms (0)
5943#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
5944#define PORTD_PULSE_DURATION_6ms (2 << 18)
5945#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07005946#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00005947#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
5948#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
5949#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
5950#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005951#define PORTC_HOTPLUG_ENABLE (1 << 12)
5952#define PORTC_PULSE_DURATION_2ms (0)
5953#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
5954#define PORTC_PULSE_DURATION_6ms (2 << 10)
5955#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07005956#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00005957#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
5958#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
5959#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
5960#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005961#define PORTB_HOTPLUG_ENABLE (1 << 4)
5962#define PORTB_PULSE_DURATION_2ms (0)
5963#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
5964#define PORTB_PULSE_DURATION_6ms (2 << 2)
5965#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07005966#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00005967#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
5968#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
5969#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
5970#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005971
5972#define PCH_GPIOA 0xc5010
5973#define PCH_GPIOB 0xc5014
5974#define PCH_GPIOC 0xc5018
5975#define PCH_GPIOD 0xc501c
5976#define PCH_GPIOE 0xc5020
5977#define PCH_GPIOF 0xc5024
5978
Eric Anholtf0217c42009-12-01 11:56:30 -08005979#define PCH_GMBUS0 0xc5100
5980#define PCH_GMBUS1 0xc5104
5981#define PCH_GMBUS2 0xc5108
5982#define PCH_GMBUS3 0xc510c
5983#define PCH_GMBUS4 0xc5110
5984#define PCH_GMBUS5 0xc5120
5985
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005986#define _PCH_DPLL_A 0xc6014
5987#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02005988#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005989
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005990#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00005991#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08005992#define _PCH_FPA1 0xc6044
5993#define _PCH_FPB0 0xc6048
5994#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02005995#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
5996#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08005997
5998#define PCH_DPLL_TEST 0xc606c
5999
6000#define PCH_DREF_CONTROL 0xC6200
6001#define DREF_CONTROL_MASK 0x7fc3
6002#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
6003#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
6004#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
6005#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
6006#define DREF_SSC_SOURCE_DISABLE (0<<11)
6007#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006008#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006009#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
6010#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
6011#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08006012#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006013#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
6014#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08006015#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006016#define DREF_SSC4_DOWNSPREAD (0<<6)
6017#define DREF_SSC4_CENTERSPREAD (1<<6)
6018#define DREF_SSC1_DISABLE (0<<1)
6019#define DREF_SSC1_ENABLE (1<<1)
6020#define DREF_SSC4_DISABLE (0)
6021#define DREF_SSC4_ENABLE (1)
6022
6023#define PCH_RAWCLK_FREQ 0xc6204
6024#define FDL_TP1_TIMER_SHIFT 12
6025#define FDL_TP1_TIMER_MASK (3<<12)
6026#define FDL_TP2_TIMER_SHIFT 10
6027#define FDL_TP2_TIMER_MASK (3<<10)
6028#define RAWCLK_FREQ_MASK 0x3ff
6029
6030#define PCH_DPLL_TMR_CFG 0xc6208
6031
6032#define PCH_SSC4_PARMS 0xc6210
6033#define PCH_SSC4_AUX_PARMS 0xc6214
6034
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006035#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02006036#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
6037#define TRANS_DPLLA_SEL(pipe) 0
6038#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006039
Zhenyu Wangb9055052009-06-05 15:38:38 +08006040/* transcoder */
6041
Daniel Vetter275f01b22013-05-03 11:49:47 +02006042#define _PCH_TRANS_HTOTAL_A 0xe0000
6043#define TRANS_HTOTAL_SHIFT 16
6044#define TRANS_HACTIVE_SHIFT 0
6045#define _PCH_TRANS_HBLANK_A 0xe0004
6046#define TRANS_HBLANK_END_SHIFT 16
6047#define TRANS_HBLANK_START_SHIFT 0
6048#define _PCH_TRANS_HSYNC_A 0xe0008
6049#define TRANS_HSYNC_END_SHIFT 16
6050#define TRANS_HSYNC_START_SHIFT 0
6051#define _PCH_TRANS_VTOTAL_A 0xe000c
6052#define TRANS_VTOTAL_SHIFT 16
6053#define TRANS_VACTIVE_SHIFT 0
6054#define _PCH_TRANS_VBLANK_A 0xe0010
6055#define TRANS_VBLANK_END_SHIFT 16
6056#define TRANS_VBLANK_START_SHIFT 0
6057#define _PCH_TRANS_VSYNC_A 0xe0014
6058#define TRANS_VSYNC_END_SHIFT 16
6059#define TRANS_VSYNC_START_SHIFT 0
6060#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006061
Daniel Vettere3b95f12013-05-03 11:49:49 +02006062#define _PCH_TRANSA_DATA_M1 0xe0030
6063#define _PCH_TRANSA_DATA_N1 0xe0034
6064#define _PCH_TRANSA_DATA_M2 0xe0038
6065#define _PCH_TRANSA_DATA_N2 0xe003c
6066#define _PCH_TRANSA_LINK_M1 0xe0040
6067#define _PCH_TRANSA_LINK_N1 0xe0044
6068#define _PCH_TRANSA_LINK_M2 0xe0048
6069#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006070
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006071/* Per-transcoder DIP controls (PCH) */
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006072#define _VIDEO_DIP_CTL_A 0xe0200
6073#define _VIDEO_DIP_DATA_A 0xe0208
6074#define _VIDEO_DIP_GCP_A 0xe0210
Ville Syrjälä6d674152015-05-05 17:06:20 +03006075#define GCP_COLOR_INDICATION (1 << 2)
6076#define GCP_DEFAULT_PHASE_ENABLE (1 << 1)
6077#define GCP_AV_MUTE (1 << 0)
Jesse Barnesb055c8f2011-07-08 11:31:57 -07006078
6079#define _VIDEO_DIP_CTL_B 0xe1200
6080#define _VIDEO_DIP_DATA_B 0xe1208
6081#define _VIDEO_DIP_GCP_B 0xe1210
6082
6083#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
6084#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
6085#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
6086
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006087/* Per-transcoder DIP controls (VLV) */
Ville Syrjäläb9064872013-01-24 15:29:31 +02006088#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
6089#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
6090#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006091
Ville Syrjäläb9064872013-01-24 15:29:31 +02006092#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
6093#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
6094#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006095
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006096#define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
6097#define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
6098#define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
6099
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006100#define VLV_TVIDEO_DIP_CTL(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006101 _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
6102 VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006103#define VLV_TVIDEO_DIP_DATA(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006104 _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
6105 VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006106#define VLV_TVIDEO_DIP_GCP(pipe) \
Ville Syrjälä2dcbc342014-04-09 13:29:09 +03006107 _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
6108 VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07006109
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006110/* Haswell DIP controls */
6111#define HSW_VIDEO_DIP_CTL_A 0x60200
6112#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
6113#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
6114#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
6115#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
6116#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
6117#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
6118#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
6119#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
6120#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
6121#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
6122#define HSW_VIDEO_DIP_GCP_A 0x60210
6123
6124#define HSW_VIDEO_DIP_CTL_B 0x61200
6125#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
6126#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
6127#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
6128#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
6129#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
6130#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
6131#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
6132#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
6133#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
6134#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
6135#define HSW_VIDEO_DIP_GCP_B 0x61210
6136
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006137#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006138 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006139#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006140 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01006141#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006142 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006143#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006144 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006145#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006146 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03006147#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006148 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03006149
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006150#define HSW_STEREO_3D_CTL_A 0x70020
6151#define S3D_ENABLE (1<<31)
6152#define HSW_STEREO_3D_CTL_B 0x71020
6153
6154#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006155 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03006156
Daniel Vetter275f01b22013-05-03 11:49:47 +02006157#define _PCH_TRANS_HTOTAL_B 0xe1000
6158#define _PCH_TRANS_HBLANK_B 0xe1004
6159#define _PCH_TRANS_HSYNC_B 0xe1008
6160#define _PCH_TRANS_VTOTAL_B 0xe100c
6161#define _PCH_TRANS_VBLANK_B 0xe1010
6162#define _PCH_TRANS_VSYNC_B 0xe1014
6163#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08006164
Daniel Vetter275f01b22013-05-03 11:49:47 +02006165#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
6166#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
6167#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
6168#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
6169#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
6170#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
6171#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
6172 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01006173
Daniel Vettere3b95f12013-05-03 11:49:49 +02006174#define _PCH_TRANSB_DATA_M1 0xe1030
6175#define _PCH_TRANSB_DATA_N1 0xe1034
6176#define _PCH_TRANSB_DATA_M2 0xe1038
6177#define _PCH_TRANSB_DATA_N2 0xe103c
6178#define _PCH_TRANSB_LINK_M1 0xe1040
6179#define _PCH_TRANSB_LINK_N1 0xe1044
6180#define _PCH_TRANSB_LINK_M2 0xe1048
6181#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08006182
Daniel Vettere3b95f12013-05-03 11:49:49 +02006183#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
6184#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
6185#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
6186#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
6187#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
6188#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
6189#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
6190#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006191
Daniel Vetterab9412b2013-05-03 11:49:46 +02006192#define _PCH_TRANSACONF 0xf0008
6193#define _PCH_TRANSBCONF 0xf1008
6194#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
6195#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006196#define TRANS_DISABLE (0<<31)
6197#define TRANS_ENABLE (1<<31)
6198#define TRANS_STATE_MASK (1<<30)
6199#define TRANS_STATE_DISABLE (0<<30)
6200#define TRANS_STATE_ENABLE (1<<30)
6201#define TRANS_FSYNC_DELAY_HB1 (0<<27)
6202#define TRANS_FSYNC_DELAY_HB2 (1<<27)
6203#define TRANS_FSYNC_DELAY_HB3 (2<<27)
6204#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006205#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006206#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02006207#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02006208#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006209#define TRANS_8BPC (0<<5)
6210#define TRANS_10BPC (1<<5)
6211#define TRANS_6BPC (2<<5)
6212#define TRANS_12BPC (3<<5)
6213
Daniel Vetterce401412012-10-31 22:52:30 +01006214#define _TRANSA_CHICKEN1 0xf0060
6215#define _TRANSB_CHICKEN1 0xf1060
6216#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
Ville Syrjäläd1b15892015-05-05 17:06:19 +03006217#define TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE (1<<10)
Daniel Vetterce401412012-10-31 22:52:30 +01006218#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006219#define _TRANSA_CHICKEN2 0xf0064
6220#define _TRANSB_CHICKEN2 0xf1064
6221#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03006222#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
6223#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
6224#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
6225#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
6226#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07006227
Jesse Barnes291427f2011-07-29 12:42:37 -07006228#define SOUTH_CHICKEN1 0xc2000
6229#define FDIA_PHASE_SYNC_SHIFT_OVR 19
6230#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02006231#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
6232#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
6233#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006234#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02006235#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
6236#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
6237#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07006238
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006239#define _FDI_RXA_CHICKEN 0xc200c
6240#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08006241#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
6242#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006243#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006244
Jesse Barnes382b0932010-10-07 16:01:25 -07006245#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07006246#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07006247#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07006248#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02006249#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07006250
Zhenyu Wangb9055052009-06-05 15:38:38 +08006251/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006252#define _FDI_TXA_CTL 0x60100
6253#define _FDI_TXB_CTL 0x61100
6254#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006255#define FDI_TX_DISABLE (0<<31)
6256#define FDI_TX_ENABLE (1<<31)
6257#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
6258#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
6259#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
6260#define FDI_LINK_TRAIN_NONE (3<<28)
6261#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
6262#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
6263#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
6264#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
6265#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
6266#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
6267#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
6268#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006269/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
6270 SNB has different settings. */
6271/* SNB A-stepping */
6272#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6273#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6274#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6275#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6276/* SNB B-stepping */
6277#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
6278#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
6279#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
6280#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
6281#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02006282#define FDI_DP_PORT_WIDTH_SHIFT 19
6283#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
6284#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006285#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05006286/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08006287#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07006288
6289/* Ivybridge has different bits for lolz */
6290#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
6291#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
6292#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
6293#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
6294
Zhenyu Wangb9055052009-06-05 15:38:38 +08006295/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07006296#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07006297#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006298#define FDI_SCRAMBLING_ENABLE (0<<7)
6299#define FDI_SCRAMBLING_DISABLE (1<<7)
6300
6301/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006302#define _FDI_RXA_CTL 0xf000c
6303#define _FDI_RXB_CTL 0xf100c
6304#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006305#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006306/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07006307#define FDI_FS_ERRC_ENABLE (1<<27)
6308#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02006309#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006310#define FDI_8BPC (0<<16)
6311#define FDI_10BPC (1<<16)
6312#define FDI_6BPC (2<<16)
6313#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00006314#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006315#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
6316#define FDI_RX_PLL_ENABLE (1<<13)
6317#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
6318#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
6319#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
6320#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
6321#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01006322#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006323/* CPT */
6324#define FDI_AUTO_TRAINING (1<<10)
6325#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
6326#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
6327#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
6328#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
6329#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006330
Paulo Zanoni04945642012-11-01 21:00:59 -02006331#define _FDI_RXA_MISC 0xf0010
6332#define _FDI_RXB_MISC 0xf1010
6333#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
6334#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
6335#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
6336#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
6337#define FDI_RX_TP1_TO_TP2_48 (2<<20)
6338#define FDI_RX_TP1_TO_TP2_64 (3<<20)
6339#define FDI_RX_FDI_DELAY_90 (0x90<<0)
6340#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
6341
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006342#define _FDI_RXA_TUSIZE1 0xf0030
6343#define _FDI_RXA_TUSIZE2 0xf0038
6344#define _FDI_RXB_TUSIZE1 0xf1030
6345#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006346#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
6347#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006348
6349/* FDI_RX interrupt register format */
6350#define FDI_RX_INTER_LANE_ALIGN (1<<10)
6351#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
6352#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
6353#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
6354#define FDI_RX_FS_CODE_ERR (1<<6)
6355#define FDI_RX_FE_CODE_ERR (1<<5)
6356#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
6357#define FDI_RX_HDCP_LINK_FAIL (1<<3)
6358#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
6359#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
6360#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
6361
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08006362#define _FDI_RXA_IIR 0xf0014
6363#define _FDI_RXA_IMR 0xf0018
6364#define _FDI_RXB_IIR 0xf1014
6365#define _FDI_RXB_IMR 0xf1018
6366#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
6367#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08006368
6369#define FDI_PLL_CTL_1 0xfe000
6370#define FDI_PLL_CTL_2 0xfe004
6371
Zhenyu Wangb9055052009-06-05 15:38:38 +08006372#define PCH_LVDS 0xe1180
6373#define LVDS_DETECTED (1 << 1)
6374
Shobhit Kumar98364372012-06-15 11:55:14 -07006375/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02006376#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
6377#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
6378#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Ville Syrjäläad933b52014-08-18 22:15:56 +03006379#define PANEL_PORT_SELECT_VLV(port) ((port) << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02006380#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
6381#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07006382
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02006383#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
6384#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
6385#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
6386#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
6387#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07006388
Jesse Barnes453c5422013-03-28 09:55:41 -07006389#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
6390#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
6391#define VLV_PIPE_PP_ON_DELAYS(pipe) \
6392 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
6393#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
6394 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
6395#define VLV_PIPE_PP_DIVISOR(pipe) \
6396 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
6397
Zhenyu Wangb9055052009-06-05 15:38:38 +08006398#define PCH_PP_STATUS 0xc7200
6399#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07006400#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07006401#define PANEL_UNLOCK_MASK (0xffff << 16)
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306402#define BXT_POWER_CYCLE_DELAY_MASK (0x1f0)
6403#define BXT_POWER_CYCLE_DELAY_SHIFT 4
Zhenyu Wangb9055052009-06-05 15:38:38 +08006404#define EDP_FORCE_VDD (1 << 3)
6405#define EDP_BLC_ENABLE (1 << 2)
6406#define PANEL_POWER_RESET (1 << 1)
6407#define PANEL_POWER_OFF (0 << 0)
6408#define PANEL_POWER_ON (1 << 0)
6409#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07006410#define PANEL_PORT_SELECT_MASK (3 << 30)
6411#define PANEL_PORT_SELECT_LVDS (0 << 30)
6412#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07006413#define PANEL_PORT_SELECT_DPC (2 << 30)
6414#define PANEL_PORT_SELECT_DPD (3 << 30)
6415#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
6416#define PANEL_POWER_UP_DELAY_SHIFT 16
6417#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
6418#define PANEL_LIGHT_ON_DELAY_SHIFT 0
6419
Zhenyu Wangb9055052009-06-05 15:38:38 +08006420#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07006421#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
6422#define PANEL_POWER_DOWN_DELAY_SHIFT 16
6423#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
6424#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
6425
Zhenyu Wangb9055052009-06-05 15:38:38 +08006426#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07006427#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
6428#define PP_REFERENCE_DIVIDER_SHIFT 8
6429#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
6430#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08006431
Vandana Kannanb0a08be2015-06-18 11:00:55 +05306432/* BXT PPS changes - 2nd set of PPS registers */
6433#define _BXT_PP_STATUS2 0xc7300
6434#define _BXT_PP_CONTROL2 0xc7304
6435#define _BXT_PP_ON_DELAYS2 0xc7308
6436#define _BXT_PP_OFF_DELAYS2 0xc730c
6437
6438#define BXT_PP_STATUS(n) ((!n) ? PCH_PP_STATUS : _BXT_PP_STATUS2)
6439#define BXT_PP_CONTROL(n) ((!n) ? PCH_PP_CONTROL : _BXT_PP_CONTROL2)
6440#define BXT_PP_ON_DELAYS(n) ((!n) ? PCH_PP_ON_DELAYS : _BXT_PP_ON_DELAYS2)
6441#define BXT_PP_OFF_DELAYS(n) ((!n) ? PCH_PP_OFF_DELAYS : _BXT_PP_OFF_DELAYS2)
6442
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08006443#define PCH_DP_B 0xe4100
6444#define PCH_DPB_AUX_CH_CTL 0xe4110
6445#define PCH_DPB_AUX_CH_DATA1 0xe4114
6446#define PCH_DPB_AUX_CH_DATA2 0xe4118
6447#define PCH_DPB_AUX_CH_DATA3 0xe411c
6448#define PCH_DPB_AUX_CH_DATA4 0xe4120
6449#define PCH_DPB_AUX_CH_DATA5 0xe4124
6450
6451#define PCH_DP_C 0xe4200
6452#define PCH_DPC_AUX_CH_CTL 0xe4210
6453#define PCH_DPC_AUX_CH_DATA1 0xe4214
6454#define PCH_DPC_AUX_CH_DATA2 0xe4218
6455#define PCH_DPC_AUX_CH_DATA3 0xe421c
6456#define PCH_DPC_AUX_CH_DATA4 0xe4220
6457#define PCH_DPC_AUX_CH_DATA5 0xe4224
6458
6459#define PCH_DP_D 0xe4300
6460#define PCH_DPD_AUX_CH_CTL 0xe4310
6461#define PCH_DPD_AUX_CH_DATA1 0xe4314
6462#define PCH_DPD_AUX_CH_DATA2 0xe4318
6463#define PCH_DPD_AUX_CH_DATA3 0xe431c
6464#define PCH_DPD_AUX_CH_DATA4 0xe4320
6465#define PCH_DPD_AUX_CH_DATA5 0xe4324
6466
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006467/* CPT */
6468#define PORT_TRANS_A_SEL_CPT 0
6469#define PORT_TRANS_B_SEL_CPT (1<<29)
6470#define PORT_TRANS_C_SEL_CPT (2<<29)
6471#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07006472#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02006473#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
6474#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Ville Syrjälä71485e02014-04-09 13:28:55 +03006475#define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
6476#define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006477
6478#define TRANS_DP_CTL_A 0xe0300
6479#define TRANS_DP_CTL_B 0xe1300
6480#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01006481#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006482#define TRANS_DP_OUTPUT_ENABLE (1<<31)
6483#define TRANS_DP_PORT_SEL_B (0<<29)
6484#define TRANS_DP_PORT_SEL_C (1<<29)
6485#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08006486#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006487#define TRANS_DP_PORT_SEL_MASK (3<<29)
Ville Syrjäläadc289d2015-05-05 17:17:30 +03006488#define TRANS_DP_PIPE_TO_PORT(val) ((((val) & TRANS_DP_PORT_SEL_MASK) >> 29) + PORT_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006489#define TRANS_DP_AUDIO_ONLY (1<<26)
6490#define TRANS_DP_ENH_FRAMING (1<<18)
6491#define TRANS_DP_8BPC (0<<9)
6492#define TRANS_DP_10BPC (1<<9)
6493#define TRANS_DP_6BPC (2<<9)
6494#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08006495#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006496#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
6497#define TRANS_DP_VSYNC_ACTIVE_LOW 0
6498#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
6499#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01006500#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006501
6502/* SNB eDP training params */
6503/* SNB A-stepping */
6504#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
6505#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
6506#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
6507#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
6508/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08006509#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
6510#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
6511#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
6512#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
6513#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08006514#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
6515
Keith Packard1a2eb462011-11-16 16:26:07 -08006516/* IVB */
6517#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
6518#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
6519#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
6520#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
6521#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
6522#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03006523#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08006524
6525/* legacy values */
6526#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
6527#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
6528#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
6529#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
6530#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
6531
6532#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
6533
Imre Deak9e72b462014-05-05 15:13:55 +03006534#define VLV_PMWGICZ 0x1300a4
6535
Zou Nan haicae58522010-11-09 17:17:32 +08006536#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07006537#define FORCEWAKE_VLV 0x1300b0
6538#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08006539#define FORCEWAKE_MEDIA_VLV 0x1300b8
6540#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03006541#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00006542#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08006543#define VLV_GTLC_WAKE_CTRL 0x130090
Imre Deak981a5ae2014-04-14 20:24:22 +03006544#define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
6545#define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
6546#define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
6547
Jesse Barnesd62b4892013-03-08 10:45:53 -08006548#define VLV_GTLC_PW_STATUS 0x130094
Imre Deak981a5ae2014-04-14 20:24:22 +03006549#define VLV_GTLC_ALLOWWAKEACK (1 << 0)
6550#define VLV_GTLC_ALLOWWAKEERR (1 << 1)
6551#define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
6552#define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
Keith Packard8d715f02011-11-18 20:39:01 -08006553#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Zhe Wang38cff0b2014-11-04 17:07:04 +00006554#define FORCEWAKE_MEDIA_GEN9 0xa270
6555#define FORCEWAKE_RENDER_GEN9 0xa278
6556#define FORCEWAKE_BLITTER_GEN9 0xa188
6557#define FORCEWAKE_ACK_MEDIA_GEN9 0x0D88
6558#define FORCEWAKE_ACK_RENDER_GEN9 0x0D84
6559#define FORCEWAKE_ACK_BLITTER_GEN9 0x130044
Chris Wilsonc5836c22012-10-17 12:09:55 +01006560#define FORCEWAKE_KERNEL 0x1
6561#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08006562#define FORCEWAKE_MT_ACK 0x130040
6563#define ECOBUS 0xa180
6564#define FORCEWAKE_MT_ENABLE (1<<5)
Imre Deak9e72b462014-05-05 15:13:55 +03006565#define VLV_SPAREG2H 0xA194
Chris Wilson8fd26852010-12-08 18:40:43 +00006566
Ben Widawskydd202c62012-02-09 10:15:18 +01006567#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02006568#define GT_FIFO_SBDROPERR (1<<6)
6569#define GT_FIFO_BLOBDROPERR (1<<5)
6570#define GT_FIFO_SB_READ_ABORTERR (1<<4)
6571#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01006572#define GT_FIFO_OVFERR (1<<2)
6573#define GT_FIFO_IAWRERR (1<<1)
6574#define GT_FIFO_IARDERR (1<<0)
6575
Ville Syrjälä46520e22013-11-14 02:00:00 +02006576#define GTFIFOCTL 0x120008
6577#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01006578#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Deepak Sa04f90a2015-04-16 08:51:28 +05306579#define GT_FIFO_CTL_BLOCK_ALL_POLICY_STALL (1 << 12)
6580#define GT_FIFO_CTL_RC6_POLICY_STALL (1 << 11)
Chris Wilson91355832011-03-04 19:22:40 +00006581
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006582#define HSW_IDICR 0x9008
6583#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
6584#define HSW_EDRAM_PRESENT 0x120010
Damien Lespiau2db59d52015-02-03 14:25:14 +00006585#define EDRAM_ENABLED 0x1
Ben Widawsky05e21cc2013-07-04 11:02:04 -07006586
Daniel Vetter80e829f2012-03-31 11:21:57 +02006587#define GEN6_UCGCTL1 0x9400
Ville Syrjäläe4443e42014-04-09 13:28:41 +03006588# define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006589# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02006590# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02006591
Eric Anholt406478d2011-11-07 16:07:04 -08006592#define GEN6_UCGCTL2 0x9404
Damien Lespiauf9fc42f2015-02-26 18:20:39 +00006593# define GEN6_VFUNIT_CLOCK_GATE_DISABLE (1 << 31)
Jesse Barnes0f846f82012-06-14 11:04:47 -07006594# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07006595# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08006596# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08006597# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08006598# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08006599
Imre Deak9e72b462014-05-05 15:13:55 +03006600#define GEN6_UCGCTL3 0x9408
6601
Jesse Barnese3f33d42012-06-14 11:04:50 -07006602#define GEN7_UCGCTL4 0x940c
6603#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
6604
Imre Deak9e72b462014-05-05 15:13:55 +03006605#define GEN6_RCGCTL1 0x9410
6606#define GEN6_RCGCTL2 0x9414
6607#define GEN6_RSTCTL 0x9420
6608
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006609#define GEN8_UCGCTL6 0x9430
Damien Lespiau9253c2e2015-02-09 19:33:10 +00006610#define GEN8_GAPSUNIT_CLOCK_GATE_DISABLE (1<<24)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006611#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
Ben Widawsky868434c2015-03-11 10:49:32 +02006612#define GEN8_HDCUNIT_CLOCK_GATE_DISABLE_HDCREQ (1<<28)
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02006613
Imre Deak9e72b462014-05-05 15:13:55 +03006614#define GEN6_GFXPAUSE 0xA000
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006615#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00006616#define GEN6_TURBO_DISABLE (1<<31)
6617#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03006618#define HSW_FREQUENCY(x) ((x)<<24)
Akash Goelde43ae92015-03-06 11:07:14 +05306619#define GEN9_FREQUENCY(x) ((x)<<23)
Chris Wilson8fd26852010-12-08 18:40:43 +00006620#define GEN6_OFFSET(x) ((x)<<19)
6621#define GEN6_AGGRESSIVE_TURBO (0<<15)
6622#define GEN6_RC_VIDEO_FREQ 0xA00C
6623#define GEN6_RC_CONTROL 0xA090
6624#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
6625#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
6626#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
6627#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
6628#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08006629#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07006630#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00006631#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
6632#define GEN6_RC_CTL_HW_ENABLE (1<<31)
6633#define GEN6_RP_DOWN_TIMEOUT 0xA010
6634#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006635#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08006636#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08006637#define HSW_CAGF_SHIFT 7
Akash Goelde43ae92015-03-06 11:07:14 +05306638#define GEN9_CAGF_SHIFT 23
Jesse Barnesccab5c82011-01-18 15:49:25 -08006639#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08006640#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Akash Goelde43ae92015-03-06 11:07:14 +05306641#define GEN9_CAGF_MASK (0x1ff << GEN9_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006642#define GEN6_RP_CONTROL 0xA024
6643#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08006644#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
6645#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
6646#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
6647#define GEN6_RP_MEDIA_HW_MODE (1<<9)
6648#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00006649#define GEN6_RP_MEDIA_IS_GFX (1<<8)
6650#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006651#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
6652#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
6653#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01006654#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08006655#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00006656#define GEN6_RP_UP_THRESHOLD 0xA02C
6657#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08006658#define GEN6_RP_CUR_UP_EI 0xA050
6659#define GEN6_CURICONT_MASK 0xffffff
6660#define GEN6_RP_CUR_UP 0xA054
6661#define GEN6_CURBSYTAVG_MASK 0xffffff
6662#define GEN6_RP_PREV_UP 0xA058
6663#define GEN6_RP_CUR_DOWN_EI 0xA05C
6664#define GEN6_CURIAVG_MASK 0xffffff
6665#define GEN6_RP_CUR_DOWN 0xA060
6666#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00006667#define GEN6_RP_UP_EI 0xA068
6668#define GEN6_RP_DOWN_EI 0xA06C
6669#define GEN6_RP_IDLE_HYSTERSIS 0xA070
Imre Deak9e72b462014-05-05 15:13:55 +03006670#define GEN6_RPDEUHWTC 0xA080
6671#define GEN6_RPDEUC 0xA084
6672#define GEN6_RPDEUCSW 0xA088
Chris Wilson8fd26852010-12-08 18:40:43 +00006673#define GEN6_RC_STATE 0xA094
6674#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
6675#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
6676#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
6677#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
6678#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
6679#define GEN6_RC_SLEEP 0xA0B0
Imre Deak9e72b462014-05-05 15:13:55 +03006680#define GEN6_RCUBMABDTMR 0xA0B0
Chris Wilson8fd26852010-12-08 18:40:43 +00006681#define GEN6_RC1e_THRESHOLD 0xA0B4
6682#define GEN6_RC6_THRESHOLD 0xA0B8
6683#define GEN6_RC6p_THRESHOLD 0xA0BC
Imre Deak9e72b462014-05-05 15:13:55 +03006684#define VLV_RCEDATA 0xA0BC
Chris Wilson8fd26852010-12-08 18:40:43 +00006685#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08006686#define GEN6_PMINTRMSK 0xA168
Deepak Sbaccd452014-05-15 20:58:09 +03006687#define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
Imre Deak9e72b462014-05-05 15:13:55 +03006688#define VLV_PWRDWNUPCTL 0xA294
Zhe Wang38c23522015-01-20 12:23:04 +00006689#define GEN9_MEDIA_PG_IDLE_HYSTERESIS 0xA0C4
6690#define GEN9_RENDER_PG_IDLE_HYSTERESIS 0xA0C8
6691#define GEN9_PG_ENABLE 0xA210
Sagar Kamblea4104c52015-04-10 14:11:29 +05306692#define GEN9_RENDER_PG_ENABLE (1<<0)
6693#define GEN9_MEDIA_PG_ENABLE (1<<1)
Chris Wilson8fd26852010-12-08 18:40:43 +00006694
Gaurav K Singha9da9bc2014-12-05 14:13:41 +05306695#define VLV_CHICKEN_3 (VLV_DISPLAY_BASE + 0x7040C)
6696#define PIXEL_OVERLAP_CNT_MASK (3 << 30)
6697#define PIXEL_OVERLAP_CNT_SHIFT 30
6698
Chris Wilson8fd26852010-12-08 18:40:43 +00006699#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07006700#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00006701#define GEN6_PMIIR 0x44028
6702#define GEN6_PMIER 0x4402C
6703#define GEN6_PM_MBOX_EVENT (1<<25)
6704#define GEN6_PM_THERMAL_EVENT (1<<24)
6705#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
6706#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
6707#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
6708#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
6709#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07006710#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07006711 GEN6_PM_RP_DOWN_THRESHOLD | \
6712 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00006713
Imre Deak9e72b462014-05-05 15:13:55 +03006714#define GEN7_GT_SCRATCH_BASE 0x4F100
6715#define GEN7_GT_SCRATCH_REG_NUM 8
6716
Deepak S76c3552f2014-01-30 23:08:16 +05306717#define VLV_GTLC_SURVIVABILITY_REG 0x130098
6718#define VLV_GFX_CLK_STATUS_BIT (1<<3)
6719#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
6720
Ben Widawskycce66a22012-03-27 18:59:38 -07006721#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07006722#define VLV_COUNTER_CONTROL 0x138104
6723#define VLV_COUNT_RANGE_HIGH (1<<15)
Deepak S31685c22014-07-03 17:33:01 -04006724#define VLV_MEDIA_RC0_COUNT_EN (1<<5)
6725#define VLV_RENDER_RC0_COUNT_EN (1<<4)
Jesse Barnes49798eb2013-09-26 17:55:57 -07006726#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
6727#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07006728#define GEN6_GT_GFX_RC6 0x138108
Imre Deak9cc19be2014-04-14 20:24:24 +03006729#define VLV_GT_RENDER_RC6 0x138108
6730#define VLV_GT_MEDIA_RC6 0x13810C
6731
Ben Widawskycce66a22012-03-27 18:59:38 -07006732#define GEN6_GT_GFX_RC6p 0x13810C
6733#define GEN6_GT_GFX_RC6pp 0x138110
Chris Wilson43cf3bf2015-03-18 09:48:22 +00006734#define VLV_RENDER_C0_COUNT 0x138118
6735#define VLV_MEDIA_C0_COUNT 0x13811C
Ben Widawskycce66a22012-03-27 18:59:38 -07006736
Chris Wilson8fd26852010-12-08 18:40:43 +00006737#define GEN6_PCODE_MAILBOX 0x138124
6738#define GEN6_PCODE_READY (1<<31)
Ben Widawsky31643d52012-09-26 10:34:01 -07006739#define GEN6_PCODE_WRITE_RC6VIDS 0x4
6740#define GEN6_PCODE_READ_RC6VIDS 0x5
Damien Lespiau9043ae02015-04-30 16:39:18 +01006741#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
6742#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03006743#define BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ 0x18
Damien Lespiau57520bc2015-04-30 16:39:19 +01006744#define GEN9_PCODE_READ_MEM_LATENCY 0x6
6745#define GEN9_MEM_LATENCY_LEVEL_MASK 0xFF
6746#define GEN9_MEM_LATENCY_LEVEL_1_5_SHIFT 8
6747#define GEN9_MEM_LATENCY_LEVEL_2_6_SHIFT 16
6748#define GEN9_MEM_LATENCY_LEVEL_3_7_SHIFT 24
Damien Lespiau5d96d8a2015-05-21 16:37:48 +01006749#define SKL_PCODE_CDCLK_CONTROL 0x7
6750#define SKL_CDCLK_PREPARE_FOR_CHANGE 0x3
6751#define SKL_CDCLK_READY_FOR_CHANGE 0x1
Damien Lespiau9043ae02015-04-30 16:39:18 +01006752#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
6753#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
6754#define GEN6_READ_OC_PARAMS 0xc
Paulo Zanoni515b2392013-09-10 19:36:37 -03006755#define GEN6_PCODE_READ_D_COMP 0x10
6756#define GEN6_PCODE_WRITE_D_COMP 0x11
Vandana Kannanf8437dd12014-11-24 13:37:39 +05306757#define HSW_PCODE_DE_WRITE_FREQ_REQ 0x17
Ben Widawsky2a114cc2013-11-02 21:07:47 -07006758#define DISPLAY_IPS_CONTROL 0x19
Tom O'Rourke93ee2922014-11-19 14:21:52 -08006759#define HSW_PCODE_DYNAMIC_DUTY_CYCLE_CONTROL 0x1A
Chris Wilson8fd26852010-12-08 18:40:43 +00006760#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07006761#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01006762#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Damien Lespiaudddab342014-11-13 17:51:50 +00006763#define GEN6_PCODE_DATA1 0x13812C
Chris Wilson8fd26852010-12-08 18:40:43 +00006764
Ben Widawsky4d855292011-12-12 19:34:16 -08006765#define GEN6_GT_CORE_STATUS 0x138060
6766#define GEN6_CORE_CPD_STATE_MASK (7<<4)
6767#define GEN6_RCn_MASK 7
6768#define GEN6_RC0 0
6769#define GEN6_RC3 2
6770#define GEN6_RC6 3
6771#define GEN6_RC7 4
6772
Jeff McGee5575f032015-02-27 10:22:32 -08006773#define CHV_POWER_SS0_SIG1 0xa720
6774#define CHV_POWER_SS1_SIG1 0xa728
6775#define CHV_SS_PG_ENABLE (1<<1)
6776#define CHV_EU08_PG_ENABLE (1<<9)
6777#define CHV_EU19_PG_ENABLE (1<<17)
6778#define CHV_EU210_PG_ENABLE (1<<25)
6779
6780#define CHV_POWER_SS0_SIG2 0xa724
6781#define CHV_POWER_SS1_SIG2 0xa72c
6782#define CHV_EU311_PG_ENABLE (1<<1)
6783
Jeff McGee1c046bc2015-04-03 18:13:18 -07006784#define GEN9_SLICE_PGCTL_ACK(slice) (0x804c + (slice)*0x4)
Jeff McGee7f992ab2015-02-13 10:27:55 -06006785#define GEN9_PGCTL_SLICE_ACK (1 << 0)
Jeff McGee1c046bc2015-04-03 18:13:18 -07006786#define GEN9_PGCTL_SS_ACK(subslice) (1 << (2 + (subslice)*2))
Jeff McGee7f992ab2015-02-13 10:27:55 -06006787
Jeff McGee1c046bc2015-04-03 18:13:18 -07006788#define GEN9_SS01_EU_PGCTL_ACK(slice) (0x805c + (slice)*0x8)
6789#define GEN9_SS23_EU_PGCTL_ACK(slice) (0x8060 + (slice)*0x8)
Jeff McGee7f992ab2015-02-13 10:27:55 -06006790#define GEN9_PGCTL_SSA_EU08_ACK (1 << 0)
6791#define GEN9_PGCTL_SSA_EU19_ACK (1 << 2)
6792#define GEN9_PGCTL_SSA_EU210_ACK (1 << 4)
6793#define GEN9_PGCTL_SSA_EU311_ACK (1 << 6)
6794#define GEN9_PGCTL_SSB_EU08_ACK (1 << 8)
6795#define GEN9_PGCTL_SSB_EU19_ACK (1 << 10)
6796#define GEN9_PGCTL_SSB_EU210_ACK (1 << 12)
6797#define GEN9_PGCTL_SSB_EU311_ACK (1 << 14)
6798
Ben Widawskye3689192012-05-25 16:56:22 -07006799#define GEN7_MISCCPCTL (0x9424)
6800#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
6801
6802/* IVYBRIDGE DPF */
6803#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07006804#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07006805#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
6806#define GEN7_PARITY_ERROR_VALID (1<<13)
6807#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
6808#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
6809#define GEN7_PARITY_ERROR_ROW(reg) \
6810 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
6811#define GEN7_PARITY_ERROR_BANK(reg) \
6812 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
6813#define GEN7_PARITY_ERROR_SUBBANK(reg) \
6814 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
6815#define GEN7_L3CDERRST1_ENABLE (1<<7)
6816
Ben Widawskyb9524a12012-05-25 16:56:24 -07006817#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07006818#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07006819#define GEN7_L3LOG_SIZE 0x80
6820
Jesse Barnes12f33822012-10-25 12:15:45 -07006821#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
6822#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
6823#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07006824#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Nick Hoath983b4b92015-04-10 13:12:25 +01006825#define GEN7_SBE_SS_CACHE_DISPATCH_PORT_SHARING_DISABLE (1<<4)
Jesse Barnes12f33822012-10-25 12:15:45 -07006826#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
6827
Damien Lespiau3ca5da42014-03-26 18:18:01 +00006828#define GEN9_HALF_SLICE_CHICKEN5 0xe188
6829#define GEN9_DG_MIRROR_FIX_ENABLE (1<<5)
Damien Lespiaue2db7072015-02-09 19:33:21 +00006830#define GEN9_CCS_TLB_PREFETCH_ENABLE (1<<3)
Damien Lespiau3ca5da42014-03-26 18:18:01 +00006831
Kenneth Graunkec8966e12014-02-26 23:59:30 -08006832#define GEN8_ROW_CHICKEN 0xe4f0
6833#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08006834#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08006835
Jesse Barnes8ab43972012-10-25 12:15:42 -07006836#define GEN7_ROW_CHICKEN2 0xe4f4
6837#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
6838#define DOP_CLOCK_GATING_DISABLE (1<<0)
6839
Francisco Jerezf3fc4882013-10-02 15:53:16 -07006840#define HSW_ROW_CHICKEN3 0xe49c
6841#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
6842
Ben Widawskyfd392b62013-11-04 22:52:39 -08006843#define HALF_SLICE_CHICKEN3 0xe184
Kenneth Graunke94411592014-12-31 16:23:00 -08006844#define HSW_SAMPLE_C_PERFORMANCE (1<<9)
Ben Widawskyfd392b62013-11-04 22:52:39 -08006845#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Nick Hoath84241712015-02-05 10:47:20 +00006846#define GEN9_DISABLE_OCL_OOB_SUPPRESS_LOGIC (1<<5)
Ben Widawskybf663472013-11-02 21:07:57 -07006847#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08006848
Nick Hoathcac23df2015-02-05 10:47:22 +00006849#define GEN9_HALF_SLICE_CHICKEN7 0xe194
6850#define GEN9_ENABLE_YV12_BUGFIX (1<<4)
6851
Jani Nikulac46f1112014-10-27 16:26:52 +02006852/* Audio */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006853#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Jani Nikulac46f1112014-10-27 16:26:52 +02006854#define INTEL_AUDIO_DEVCL 0x808629FB
6855#define INTEL_AUDIO_DEVBLC 0x80862801
6856#define INTEL_AUDIO_DEVCTG 0x80862802
Wu Fengguange0dac652011-09-05 14:25:34 +08006857
6858#define G4X_AUD_CNTL_ST 0x620B4
Jani Nikulac46f1112014-10-27 16:26:52 +02006859#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
6860#define G4X_ELDV_DEVCTG (1 << 14)
6861#define G4X_ELD_ADDR_MASK (0xf << 5)
6862#define G4X_ELD_ACK (1 << 4)
Wu Fengguange0dac652011-09-05 14:25:34 +08006863#define G4X_HDMIW_HDMIEDID 0x6210C
6864
Jani Nikulac46f1112014-10-27 16:26:52 +02006865#define _IBX_HDMIW_HDMIEDID_A 0xE2050
6866#define _IBX_HDMIW_HDMIEDID_B 0xE2150
Wang Xingchao9b138a82012-08-09 16:52:18 +08006867#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006868 _IBX_HDMIW_HDMIEDID_A, \
6869 _IBX_HDMIW_HDMIEDID_B)
6870#define _IBX_AUD_CNTL_ST_A 0xE20B4
6871#define _IBX_AUD_CNTL_ST_B 0xE21B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08006872#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006873 _IBX_AUD_CNTL_ST_A, \
6874 _IBX_AUD_CNTL_ST_B)
6875#define IBX_ELD_BUFFER_SIZE_MASK (0x1f << 10)
6876#define IBX_ELD_ADDRESS_MASK (0x1f << 5)
6877#define IBX_ELD_ACK (1 << 4)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006878#define IBX_AUD_CNTL_ST2 0xE20C0
Jani Nikula82910ac2014-10-27 16:26:59 +02006879#define IBX_CP_READY(port) ((1 << 1) << (((port) - 1) * 4))
6880#define IBX_ELD_VALID(port) ((1 << 0) << (((port) - 1) * 4))
Wu Fengguange0dac652011-09-05 14:25:34 +08006881
Jani Nikulac46f1112014-10-27 16:26:52 +02006882#define _CPT_HDMIW_HDMIEDID_A 0xE5050
6883#define _CPT_HDMIW_HDMIEDID_B 0xE5150
Wang Xingchao9b138a82012-08-09 16:52:18 +08006884#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006885 _CPT_HDMIW_HDMIEDID_A, \
6886 _CPT_HDMIW_HDMIEDID_B)
6887#define _CPT_AUD_CNTL_ST_A 0xE50B4
6888#define _CPT_AUD_CNTL_ST_B 0xE51B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08006889#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006890 _CPT_AUD_CNTL_ST_A, \
6891 _CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08006892#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08006893
Jani Nikulac46f1112014-10-27 16:26:52 +02006894#define _VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
6895#define _VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006896#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006897 _VLV_HDMIW_HDMIEDID_A, \
6898 _VLV_HDMIW_HDMIEDID_B)
6899#define _VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
6900#define _VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006901#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006902 _VLV_AUD_CNTL_ST_A, \
6903 _VLV_AUD_CNTL_ST_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006904#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
6905
Eric Anholtae662d32012-01-03 09:23:29 -08006906/* These are the 4 32-bit write offset registers for each stream
6907 * output buffer. It determines the offset from the
6908 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
6909 */
6910#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
6911
Jani Nikulac46f1112014-10-27 16:26:52 +02006912#define _IBX_AUD_CONFIG_A 0xe2000
6913#define _IBX_AUD_CONFIG_B 0xe2100
Wang Xingchao9b138a82012-08-09 16:52:18 +08006914#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006915 _IBX_AUD_CONFIG_A, \
6916 _IBX_AUD_CONFIG_B)
6917#define _CPT_AUD_CONFIG_A 0xe5000
6918#define _CPT_AUD_CONFIG_B 0xe5100
Wang Xingchao9b138a82012-08-09 16:52:18 +08006919#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006920 _CPT_AUD_CONFIG_A, \
6921 _CPT_AUD_CONFIG_B)
6922#define _VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
6923#define _VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006924#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
Jani Nikulac46f1112014-10-27 16:26:52 +02006925 _VLV_AUD_CONFIG_A, \
6926 _VLV_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04006927
Wu Fengguangb6daa022012-01-06 14:41:31 -06006928#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
6929#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
6930#define AUD_CONFIG_UPPER_N_SHIFT 20
Jani Nikulac46f1112014-10-27 16:26:52 +02006931#define AUD_CONFIG_UPPER_N_MASK (0xff << 20)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006932#define AUD_CONFIG_LOWER_N_SHIFT 4
Jani Nikulac46f1112014-10-27 16:26:52 +02006933#define AUD_CONFIG_LOWER_N_MASK (0xfff << 4)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006934#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03006935#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
6936#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
6937#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
6938#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
6939#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
6940#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
6941#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
6942#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
6943#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
6944#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
6945#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06006946#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
6947
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006948/* HSW Audio */
Jani Nikulac46f1112014-10-27 16:26:52 +02006949#define _HSW_AUD_CONFIG_A 0x65000
6950#define _HSW_AUD_CONFIG_B 0x65100
6951#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
6952 _HSW_AUD_CONFIG_A, \
6953 _HSW_AUD_CONFIG_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006954
Jani Nikulac46f1112014-10-27 16:26:52 +02006955#define _HSW_AUD_MISC_CTRL_A 0x65010
6956#define _HSW_AUD_MISC_CTRL_B 0x65110
6957#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
6958 _HSW_AUD_MISC_CTRL_A, \
6959 _HSW_AUD_MISC_CTRL_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006960
Jani Nikulac46f1112014-10-27 16:26:52 +02006961#define _HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4
6962#define _HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4
6963#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
6964 _HSW_AUD_DIP_ELD_CTRL_ST_A, \
6965 _HSW_AUD_DIP_ELD_CTRL_ST_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006966
6967/* Audio Digital Converter */
Jani Nikulac46f1112014-10-27 16:26:52 +02006968#define _HSW_AUD_DIG_CNVT_1 0x65080
6969#define _HSW_AUD_DIG_CNVT_2 0x65180
6970#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
6971 _HSW_AUD_DIG_CNVT_1, \
6972 _HSW_AUD_DIG_CNVT_2)
6973#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006974
Jani Nikulac46f1112014-10-27 16:26:52 +02006975#define _HSW_AUD_EDID_DATA_A 0x65050
6976#define _HSW_AUD_EDID_DATA_B 0x65150
6977#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
6978 _HSW_AUD_EDID_DATA_A, \
6979 _HSW_AUD_EDID_DATA_B)
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006980
Jani Nikulac46f1112014-10-27 16:26:52 +02006981#define HSW_AUD_PIPE_CONV_CFG 0x6507c
6982#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0
Jani Nikula82910ac2014-10-27 16:26:59 +02006983#define AUDIO_INACTIVE(trans) ((1 << 3) << ((trans) * 4))
6984#define AUDIO_OUTPUT_ENABLE(trans) ((1 << 2) << ((trans) * 4))
6985#define AUDIO_CP_READY(trans) ((1 << 1) << ((trans) * 4))
6986#define AUDIO_ELD_VALID(trans) ((1 << 0) << ((trans) * 4))
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08006987
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03006988/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02006989#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
6990#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
6991#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
6992#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03006993#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
6994#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006995#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03006996#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
6997#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03006998#define HSW_PWR_WELL_FORCE_ON (1<<19)
6999#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03007000
Satheeshakrishna M94dd5132015-02-04 13:57:44 +00007001/* SKL Fuse Status */
7002#define SKL_FUSE_STATUS 0x42000
7003#define SKL_FUSE_DOWNLOAD_STATUS (1<<31)
7004#define SKL_FUSE_PG0_DIST_STATUS (1<<27)
7005#define SKL_FUSE_PG1_DIST_STATUS (1<<26)
7006#define SKL_FUSE_PG2_DIST_STATUS (1<<25)
7007
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007008/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007009#define TRANS_DDI_FUNC_CTL_A 0x60400
7010#define TRANS_DDI_FUNC_CTL_B 0x61400
7011#define TRANS_DDI_FUNC_CTL_C 0x62400
7012#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007013#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
7014
Paulo Zanoniad80a812012-10-24 16:06:19 -02007015#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007016/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02007017#define TRANS_DDI_PORT_MASK (7<<28)
Daniel Vetter26804af2014-06-25 22:01:55 +03007018#define TRANS_DDI_PORT_SHIFT 28
Paulo Zanoniad80a812012-10-24 16:06:19 -02007019#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
7020#define TRANS_DDI_PORT_NONE (0<<28)
7021#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
7022#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
7023#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
7024#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
7025#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
7026#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
7027#define TRANS_DDI_BPC_MASK (7<<20)
7028#define TRANS_DDI_BPC_8 (0<<20)
7029#define TRANS_DDI_BPC_10 (1<<20)
7030#define TRANS_DDI_BPC_6 (2<<20)
7031#define TRANS_DDI_BPC_12 (3<<20)
7032#define TRANS_DDI_PVSYNC (1<<17)
7033#define TRANS_DDI_PHSYNC (1<<16)
7034#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
7035#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
7036#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
7037#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
7038#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
Dave Airlie01b887c2014-05-02 11:17:41 +10007039#define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
Paulo Zanoniad80a812012-10-24 16:06:19 -02007040#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03007041
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007042/* DisplayPort Transport Control */
7043#define DP_TP_CTL_A 0x64040
7044#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007045#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
7046#define DP_TP_CTL_ENABLE (1<<31)
7047#define DP_TP_CTL_MODE_SST (0<<27)
7048#define DP_TP_CTL_MODE_MST (1<<27)
Dave Airlie01b887c2014-05-02 11:17:41 +10007049#define DP_TP_CTL_FORCE_ACT (1<<25)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007050#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007051#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007052#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
7053#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
7054#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007055#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
7056#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007057#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03007058#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03007059
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007060/* DisplayPort Transport Status */
7061#define DP_TP_STATUS_A 0x64044
7062#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007063#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Dave Airlie01b887c2014-05-02 11:17:41 +10007064#define DP_TP_STATUS_IDLE_DONE (1<<25)
7065#define DP_TP_STATUS_ACT_SENT (1<<24)
7066#define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
7067#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
7068#define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
7069#define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
7070#define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03007071
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007072/* DDI Buffer Control */
7073#define DDI_BUF_CTL_A 0x64000
7074#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007075#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
7076#define DDI_BUF_CTL_ENABLE (1<<31)
Sonika Jindalc5fe6a02014-08-11 08:57:36 +05307077#define DDI_BUF_TRANS_SELECT(n) ((n) << 24)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007078#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00007079#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007080#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02007081#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02007082#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03007083#define DDI_INIT_DISPLAY_DETECTED (1<<0)
7084
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007085/* DDI Buffer Translations */
7086#define DDI_BUF_TRANS_A 0x64E00
7087#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007088#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03007089
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007090/* Sideband Interface (SBI) is programmed indirectly, via
7091 * SBI_ADDR, which contains the register offset; and SBI_DATA,
7092 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007093#define SBI_ADDR 0xC6000
7094#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007095#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02007096#define SBI_CTL_DEST_ICLK (0x0<<16)
7097#define SBI_CTL_DEST_MPHY (0x1<<16)
7098#define SBI_CTL_OP_IORD (0x2<<8)
7099#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03007100#define SBI_CTL_OP_CRRD (0x6<<8)
7101#define SBI_CTL_OP_CRWR (0x7<<8)
7102#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007103#define SBI_RESPONSE_SUCCESS (0x0<<1)
7104#define SBI_BUSY (0x1<<0)
7105#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007106
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007107/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007108#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007109#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
7110#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
7111#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
7112#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007113#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007114#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007115#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007116#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02007117#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007118#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007119#define SBI_SSCAUXDIV6 0x0610
7120#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007121#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03007122#define SBI_GEN0 0x1f00
7123#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03007124
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007125/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007126#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03007127#define PIXCLK_GATE_UNGATE (1<<0)
7128#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03007129
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007130/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007131#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007132#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01007133#define SPLL_PLL_SSC (1<<28)
7134#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08007135#define SPLL_PLL_LCPLL (3<<28)
7136#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007137#define SPLL_PLL_FREQ_810MHz (0<<26)
7138#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08007139#define SPLL_PLL_FREQ_2700MHz (2<<26)
7140#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03007141
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007142/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007143#define WRPLL_CTL1 0x46040
7144#define WRPLL_CTL2 0x46060
Daniel Vetterd452c5b2014-07-04 11:27:39 -03007145#define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007146#define WRPLL_PLL_ENABLE (1<<31)
Daniel Vetter114fe482014-06-25 22:01:48 +03007147#define WRPLL_PLL_SSC (1<<28)
7148#define WRPLL_PLL_NON_SSC (2<<28)
7149#define WRPLL_PLL_LCPLL (3<<28)
7150#define WRPLL_PLL_REF_MASK (3<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03007151/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007152#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08007153#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007154#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08007155#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
7156#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007157#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08007158#define WRPLL_DIVIDER_FB_SHIFT 16
7159#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03007160
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007161/* Port clock selection */
7162#define PORT_CLK_SEL_A 0x46100
7163#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007164#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007165#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
7166#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
7167#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007168#define PORT_CLK_SEL_SPLL (3<<29)
Daniel Vetter716c2e52014-06-25 22:02:02 +03007169#define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007170#define PORT_CLK_SEL_WRPLL1 (4<<29)
7171#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03007172#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08007173#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007174
Paulo Zanonibb523fc2012-10-23 18:29:56 -02007175/* Transcoder clock selection */
7176#define TRANS_CLK_SEL_A 0x46140
7177#define TRANS_CLK_SEL_B 0x46144
7178#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
7179/* For each transcoder, we need to select the corresponding port clock */
7180#define TRANS_CLK_SEL_DISABLED (0x0<<29)
7181#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03007182
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007183#define TRANSA_MSA_MISC 0x60410
7184#define TRANSB_MSA_MISC 0x61410
7185#define TRANSC_MSA_MISC 0x62410
7186#define TRANS_EDP_MSA_MISC 0x6f410
7187#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
7188
Paulo Zanonic9809792012-10-23 18:30:00 -02007189#define TRANS_MSA_SYNC_CLK (1<<0)
7190#define TRANS_MSA_6_BPC (0<<5)
7191#define TRANS_MSA_8_BPC (1<<5)
7192#define TRANS_MSA_10_BPC (2<<5)
7193#define TRANS_MSA_12_BPC (3<<5)
7194#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03007195
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007196/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007197#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007198#define LCPLL_PLL_DISABLE (1<<31)
7199#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007200#define LCPLL_CLK_FREQ_MASK (3<<26)
7201#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07007202#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
7203#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
7204#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007205#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Ville Syrjäläb432e5c2015-06-03 15:45:13 +03007206#define LCPLL_ROOT_CD_CLOCK_DISABLE (1<<24)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007207#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007208#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03007209#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007210#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
7211
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007212/*
7213 * SKL Clocks
7214 */
7215
7216/* CDCLK_CTL */
7217#define CDCLK_CTL 0x46000
7218#define CDCLK_FREQ_SEL_MASK (3<<26)
7219#define CDCLK_FREQ_450_432 (0<<26)
7220#define CDCLK_FREQ_540 (1<<26)
7221#define CDCLK_FREQ_337_308 (2<<26)
7222#define CDCLK_FREQ_675_617 (3<<26)
7223#define CDCLK_FREQ_DECIMAL_MASK (0x7ff)
7224
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307225#define BXT_CDCLK_CD2X_DIV_SEL_MASK (3<<22)
7226#define BXT_CDCLK_CD2X_DIV_SEL_1 (0<<22)
7227#define BXT_CDCLK_CD2X_DIV_SEL_1_5 (1<<22)
7228#define BXT_CDCLK_CD2X_DIV_SEL_2 (2<<22)
7229#define BXT_CDCLK_CD2X_DIV_SEL_4 (3<<22)
7230#define BXT_CDCLK_SSA_PRECHARGE_ENABLE (1<<16)
7231
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007232/* LCPLL_CTL */
7233#define LCPLL1_CTL 0x46010
7234#define LCPLL2_CTL 0x46014
7235#define LCPLL_PLL_ENABLE (1<<31)
7236
7237/* DPLL control1 */
7238#define DPLL_CTRL1 0x6C058
7239#define DPLL_CTRL1_HDMI_MODE(id) (1<<((id)*6+5))
7240#define DPLL_CTRL1_SSC(id) (1<<((id)*6+4))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007241#define DPLL_CTRL1_LINK_RATE_MASK(id) (7<<((id)*6+1))
7242#define DPLL_CTRL1_LINK_RATE_SHIFT(id) ((id)*6+1)
7243#define DPLL_CTRL1_LINK_RATE(linkrate, id) ((linkrate)<<((id)*6+1))
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007244#define DPLL_CTRL1_OVERRIDE(id) (1<<((id)*6))
Damien Lespiau71cd8422015-04-30 16:39:17 +01007245#define DPLL_CTRL1_LINK_RATE_2700 0
7246#define DPLL_CTRL1_LINK_RATE_1350 1
7247#define DPLL_CTRL1_LINK_RATE_810 2
7248#define DPLL_CTRL1_LINK_RATE_1620 3
7249#define DPLL_CTRL1_LINK_RATE_1080 4
7250#define DPLL_CTRL1_LINK_RATE_2160 5
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007251
7252/* DPLL control2 */
7253#define DPLL_CTRL2 0x6C05C
7254#define DPLL_CTRL2_DDI_CLK_OFF(port) (1<<(port+15))
7255#define DPLL_CTRL2_DDI_CLK_SEL_MASK(port) (3<<((port)*3+1))
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007256#define DPLL_CTRL2_DDI_CLK_SEL_SHIFT(port) ((port)*3+1)
Satheeshakrishna M326ac39b2014-11-13 14:55:13 +00007257#define DPLL_CTRL2_DDI_CLK_SEL(clk, port) (clk<<((port)*3+1))
7258#define DPLL_CTRL2_DDI_SEL_OVERRIDE(port) (1<<((port)*3))
7259
7260/* DPLL Status */
7261#define DPLL_STATUS 0x6C060
7262#define DPLL_LOCK(id) (1<<((id)*8))
7263
7264/* DPLL cfg */
7265#define DPLL1_CFGCR1 0x6C040
7266#define DPLL2_CFGCR1 0x6C048
7267#define DPLL3_CFGCR1 0x6C050
7268#define DPLL_CFGCR1_FREQ_ENABLE (1<<31)
7269#define DPLL_CFGCR1_DCO_FRACTION_MASK (0x7fff<<9)
7270#define DPLL_CFGCR1_DCO_FRACTION(x) (x<<9)
7271#define DPLL_CFGCR1_DCO_INTEGER_MASK (0x1ff)
7272
7273#define DPLL1_CFGCR2 0x6C044
7274#define DPLL2_CFGCR2 0x6C04C
7275#define DPLL3_CFGCR2 0x6C054
7276#define DPLL_CFGCR2_QDIV_RATIO_MASK (0xff<<8)
7277#define DPLL_CFGCR2_QDIV_RATIO(x) (x<<8)
7278#define DPLL_CFGCR2_QDIV_MODE(x) (x<<7)
7279#define DPLL_CFGCR2_KDIV_MASK (3<<5)
7280#define DPLL_CFGCR2_KDIV(x) (x<<5)
7281#define DPLL_CFGCR2_KDIV_5 (0<<5)
7282#define DPLL_CFGCR2_KDIV_2 (1<<5)
7283#define DPLL_CFGCR2_KDIV_3 (2<<5)
7284#define DPLL_CFGCR2_KDIV_1 (3<<5)
7285#define DPLL_CFGCR2_PDIV_MASK (7<<2)
7286#define DPLL_CFGCR2_PDIV(x) (x<<2)
7287#define DPLL_CFGCR2_PDIV_1 (0<<2)
7288#define DPLL_CFGCR2_PDIV_2 (1<<2)
7289#define DPLL_CFGCR2_PDIV_3 (2<<2)
7290#define DPLL_CFGCR2_PDIV_7 (4<<2)
7291#define DPLL_CFGCR2_CENTRAL_FREQ_MASK (3)
7292
Satheeshakrishna M540e7322014-11-13 14:55:16 +00007293#define GET_CFG_CR1_REG(id) (DPLL1_CFGCR1 + (id - SKL_DPLL1) * 8)
7294#define GET_CFG_CR2_REG(id) (DPLL1_CFGCR2 + (id - SKL_DPLL1) * 8)
7295
Vandana Kannanf8437dd12014-11-24 13:37:39 +05307296/* BXT display engine PLL */
7297#define BXT_DE_PLL_CTL 0x6d000
7298#define BXT_DE_PLL_RATIO(x) (x) /* {60,65,100} * 19.2MHz */
7299#define BXT_DE_PLL_RATIO_MASK 0xff
7300
7301#define BXT_DE_PLL_ENABLE 0x46070
7302#define BXT_DE_PLL_PLL_ENABLE (1 << 31)
7303#define BXT_DE_PLL_LOCK (1 << 30)
7304
A.Sunil Kamath664326f2014-11-24 13:37:44 +05307305/* GEN9 DC */
7306#define DC_STATE_EN 0x45504
7307#define DC_STATE_EN_UPTO_DC5 (1<<0)
7308#define DC_STATE_EN_DC9 (1<<3)
A.Sunil Kamath6b457d32015-04-16 14:22:09 +05307309#define DC_STATE_EN_UPTO_DC6 (2<<0)
7310#define DC_STATE_EN_UPTO_DC5_DC6_MASK 0x3
7311
7312#define DC_STATE_DEBUG 0x45520
7313#define DC_STATE_DEBUG_MASK_MEMORY_UP (1<<1)
7314
Paulo Zanoni9ccd5ae2014-07-04 11:59:58 -03007315/* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
7316 * since on HSW we can't write to it using I915_WRITE. */
7317#define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
7318#define D_COMP_BDW 0x138144
Paulo Zanonibe256dc2013-07-23 11:19:26 -03007319#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
7320#define D_COMP_COMP_FORCE (1<<8)
7321#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03007322
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007323/* Pipe WM_LINETIME - watermark line time */
7324#define PIPE_WM_LINETIME_A 0x45270
7325#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007326#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
7327 PIPE_WM_LINETIME_B)
7328#define PIPE_WM_LINETIME_MASK (0x1ff)
7329#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03007330#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007331#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007332
7333/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03007334#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00007335#define SFUSE_STRAP_FUSE_LOCK (1<<13)
7336#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03007337#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
7338#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
7339#define SFUSE_STRAP_DDID_DETECTED (1<<0)
7340
Paulo Zanoni801bcff2013-05-31 10:08:35 -03007341#define WM_MISC 0x45260
7342#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
7343
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03007344#define WM_DBG 0x45280
7345#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
7346#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
7347#define WM_DBG_DISALLOW_SPRITE (1<<2)
7348
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007349/* pipe CSC */
7350#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
7351#define _PIPE_A_CSC_COEFF_BY 0x49014
7352#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
7353#define _PIPE_A_CSC_COEFF_BU 0x4901c
7354#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
7355#define _PIPE_A_CSC_COEFF_BV 0x49024
7356#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03007357#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
7358#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
7359#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007360#define _PIPE_A_CSC_PREOFF_HI 0x49030
7361#define _PIPE_A_CSC_PREOFF_ME 0x49034
7362#define _PIPE_A_CSC_PREOFF_LO 0x49038
7363#define _PIPE_A_CSC_POSTOFF_HI 0x49040
7364#define _PIPE_A_CSC_POSTOFF_ME 0x49044
7365#define _PIPE_A_CSC_POSTOFF_LO 0x49048
7366
7367#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
7368#define _PIPE_B_CSC_COEFF_BY 0x49114
7369#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
7370#define _PIPE_B_CSC_COEFF_BU 0x4911c
7371#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
7372#define _PIPE_B_CSC_COEFF_BV 0x49124
7373#define _PIPE_B_CSC_MODE 0x49128
7374#define _PIPE_B_CSC_PREOFF_HI 0x49130
7375#define _PIPE_B_CSC_PREOFF_ME 0x49134
7376#define _PIPE_B_CSC_PREOFF_LO 0x49138
7377#define _PIPE_B_CSC_POSTOFF_HI 0x49140
7378#define _PIPE_B_CSC_POSTOFF_ME 0x49144
7379#define _PIPE_B_CSC_POSTOFF_LO 0x49148
7380
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02007381#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
7382#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
7383#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
7384#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
7385#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
7386#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
7387#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
7388#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
7389#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
7390#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
7391#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
7392#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
7393#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
7394
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007395/* MIPI DSI registers */
7396
7397#define _MIPI_PORT(port, a, c) _PORT3(port, a, 0, c) /* ports A and C only */
Jani Nikula3230bf12013-08-27 15:12:16 +03007398
7399#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007400#define _MIPIC_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
7401#define MIPI_PORT_CTRL(port) _MIPI_PORT(port, _MIPIA_PORT_CTRL, _MIPIC_PORT_CTRL)
7402#define DPI_ENABLE (1 << 31) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007403#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
7404#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
Gaurav K Singh369602d2014-12-05 14:09:28 +05307405#define DUAL_LINK_MODE_SHIFT 26
Jani Nikula3230bf12013-08-27 15:12:16 +03007406#define DUAL_LINK_MODE_MASK (1 << 26)
7407#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
7408#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007409#define DITHERING_ENABLE (1 << 25) /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007410#define FLOPPED_HSTX (1 << 23)
7411#define DE_INVERT (1 << 19) /* XXX */
7412#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
7413#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
7414#define AFE_LATCHOUT (1 << 17)
7415#define LP_OUTPUT_HOLD (1 << 16)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007416#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
7417#define MIPIC_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
7418#define MIPIC_MIPI4DPHY_DELAY_COUNT_SHIFT 11
7419#define MIPIC_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
Jani Nikula3230bf12013-08-27 15:12:16 +03007420#define CSB_SHIFT 9
7421#define CSB_MASK (3 << 9)
7422#define CSB_20MHZ (0 << 9)
7423#define CSB_10MHZ (1 << 9)
7424#define CSB_40MHZ (2 << 9)
7425#define BANDGAP_MASK (1 << 8)
7426#define BANDGAP_PNW_CIRCUIT (0 << 8)
7427#define BANDGAP_LNC_CIRCUIT (1 << 8)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007428#define MIPIC_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
7429#define MIPIC_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
7430#define TEARING_EFFECT_DELAY (1 << 4) /* A + C */
7431#define TEARING_EFFECT_SHIFT 2 /* A + C */
Jani Nikula3230bf12013-08-27 15:12:16 +03007432#define TEARING_EFFECT_MASK (3 << 2)
7433#define TEARING_EFFECT_OFF (0 << 2)
7434#define TEARING_EFFECT_DSI (1 << 2)
7435#define TEARING_EFFECT_GPIO (2 << 2)
7436#define LANE_CONFIGURATION_SHIFT 0
7437#define LANE_CONFIGURATION_MASK (3 << 0)
7438#define LANE_CONFIGURATION_4LANE (0 << 0)
7439#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
7440#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
7441
7442#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007443#define _MIPIC_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
7444#define MIPI_TEARING_CTRL(port) _MIPI_PORT(port, \
7445 _MIPIA_TEARING_CTRL, _MIPIC_TEARING_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007446#define TEARING_EFFECT_DELAY_SHIFT 0
7447#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
7448
7449/* XXX: all bits reserved */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307450#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
Jani Nikula3230bf12013-08-27 15:12:16 +03007451
7452/* MIPI DSI Controller and D-PHY registers */
7453
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307454#define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007455#define _MIPIC_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
7456#define MIPI_DEVICE_READY(port) _MIPI_PORT(port, _MIPIA_DEVICE_READY, \
7457 _MIPIC_DEVICE_READY)
Jani Nikula3230bf12013-08-27 15:12:16 +03007458#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
7459#define ULPS_STATE_MASK (3 << 1)
7460#define ULPS_STATE_ENTER (2 << 1)
7461#define ULPS_STATE_EXIT (1 << 1)
7462#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
7463#define DEVICE_READY (1 << 0)
7464
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307465#define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007466#define _MIPIC_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
7467#define MIPI_INTR_STAT(port) _MIPI_PORT(port, _MIPIA_INTR_STAT, \
7468 _MIPIC_INTR_STAT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307469#define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007470#define _MIPIC_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
7471#define MIPI_INTR_EN(port) _MIPI_PORT(port, _MIPIA_INTR_EN, \
7472 _MIPIC_INTR_EN)
Jani Nikula3230bf12013-08-27 15:12:16 +03007473#define TEARING_EFFECT (1 << 31)
7474#define SPL_PKT_SENT_INTERRUPT (1 << 30)
7475#define GEN_READ_DATA_AVAIL (1 << 29)
7476#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
7477#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
7478#define RX_PROT_VIOLATION (1 << 26)
7479#define RX_INVALID_TX_LENGTH (1 << 25)
7480#define ACK_WITH_NO_ERROR (1 << 24)
7481#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
7482#define LP_RX_TIMEOUT (1 << 22)
7483#define HS_TX_TIMEOUT (1 << 21)
7484#define DPI_FIFO_UNDERRUN (1 << 20)
7485#define LOW_CONTENTION (1 << 19)
7486#define HIGH_CONTENTION (1 << 18)
7487#define TXDSI_VC_ID_INVALID (1 << 17)
7488#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
7489#define TXCHECKSUM_ERROR (1 << 15)
7490#define TXECC_MULTIBIT_ERROR (1 << 14)
7491#define TXECC_SINGLE_BIT_ERROR (1 << 13)
7492#define TXFALSE_CONTROL_ERROR (1 << 12)
7493#define RXDSI_VC_ID_INVALID (1 << 11)
7494#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
7495#define RXCHECKSUM_ERROR (1 << 9)
7496#define RXECC_MULTIBIT_ERROR (1 << 8)
7497#define RXECC_SINGLE_BIT_ERROR (1 << 7)
7498#define RXFALSE_CONTROL_ERROR (1 << 6)
7499#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
7500#define RX_LP_TX_SYNC_ERROR (1 << 4)
7501#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
7502#define RXEOT_SYNC_ERROR (1 << 2)
7503#define RXSOT_SYNC_ERROR (1 << 1)
7504#define RXSOT_ERROR (1 << 0)
7505
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307506#define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007507#define _MIPIC_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
7508#define MIPI_DSI_FUNC_PRG(port) _MIPI_PORT(port, _MIPIA_DSI_FUNC_PRG, \
7509 _MIPIC_DSI_FUNC_PRG)
Jani Nikula3230bf12013-08-27 15:12:16 +03007510#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
7511#define CMD_MODE_NOT_SUPPORTED (0 << 13)
7512#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
7513#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
7514#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
7515#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
7516#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
7517#define VID_MODE_FORMAT_MASK (0xf << 7)
7518#define VID_MODE_NOT_SUPPORTED (0 << 7)
7519#define VID_MODE_FORMAT_RGB565 (1 << 7)
7520#define VID_MODE_FORMAT_RGB666 (2 << 7)
7521#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
7522#define VID_MODE_FORMAT_RGB888 (4 << 7)
7523#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
7524#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
7525#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
7526#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
7527#define DATA_LANES_PRG_REG_SHIFT 0
7528#define DATA_LANES_PRG_REG_MASK (7 << 0)
7529
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307530#define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007531#define _MIPIC_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
7532#define MIPI_HS_TX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_HS_TX_TIMEOUT, \
7533 _MIPIC_HS_TX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007534#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
7535
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307536#define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007537#define _MIPIC_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
7538#define MIPI_LP_RX_TIMEOUT(port) _MIPI_PORT(port, _MIPIA_LP_RX_TIMEOUT, \
7539 _MIPIC_LP_RX_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007540#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
7541
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307542#define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007543#define _MIPIC_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
7544#define MIPI_TURN_AROUND_TIMEOUT(port) _MIPI_PORT(port, \
7545 _MIPIA_TURN_AROUND_TIMEOUT, _MIPIC_TURN_AROUND_TIMEOUT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007546#define TURN_AROUND_TIMEOUT_MASK 0x3f
7547
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307548#define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007549#define _MIPIC_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
7550#define MIPI_DEVICE_RESET_TIMER(port) _MIPI_PORT(port, \
7551 _MIPIA_DEVICE_RESET_TIMER, _MIPIC_DEVICE_RESET_TIMER)
Jani Nikula3230bf12013-08-27 15:12:16 +03007552#define DEVICE_RESET_TIMER_MASK 0xffff
7553
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307554#define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007555#define _MIPIC_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
7556#define MIPI_DPI_RESOLUTION(port) _MIPI_PORT(port, _MIPIA_DPI_RESOLUTION, \
7557 _MIPIC_DPI_RESOLUTION)
Jani Nikula3230bf12013-08-27 15:12:16 +03007558#define VERTICAL_ADDRESS_SHIFT 16
7559#define VERTICAL_ADDRESS_MASK (0xffff << 16)
7560#define HORIZONTAL_ADDRESS_SHIFT 0
7561#define HORIZONTAL_ADDRESS_MASK 0xffff
7562
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307563#define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007564#define _MIPIC_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
7565#define MIPI_DBI_FIFO_THROTTLE(port) _MIPI_PORT(port, \
7566 _MIPIA_DBI_FIFO_THROTTLE, _MIPIC_DBI_FIFO_THROTTLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007567#define DBI_FIFO_EMPTY_HALF (0 << 0)
7568#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
7569#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
7570
7571/* regs below are bits 15:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307572#define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007573#define _MIPIC_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
7574#define MIPI_HSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7575 _MIPIA_HSYNC_PADDING_COUNT, _MIPIC_HSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007576
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307577#define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007578#define _MIPIC_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
7579#define MIPI_HBP_COUNT(port) _MIPI_PORT(port, _MIPIA_HBP_COUNT, \
7580 _MIPIC_HBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007581
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307582#define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007583#define _MIPIC_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
7584#define MIPI_HFP_COUNT(port) _MIPI_PORT(port, _MIPIA_HFP_COUNT, \
7585 _MIPIC_HFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007586
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307587#define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007588#define _MIPIC_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
7589#define MIPI_HACTIVE_AREA_COUNT(port) _MIPI_PORT(port, \
7590 _MIPIA_HACTIVE_AREA_COUNT, _MIPIC_HACTIVE_AREA_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007591
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307592#define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007593#define _MIPIC_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
7594#define MIPI_VSYNC_PADDING_COUNT(port) _MIPI_PORT(port, \
7595 _MIPIA_VSYNC_PADDING_COUNT, _MIPIC_VSYNC_PADDING_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007596
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307597#define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007598#define _MIPIC_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
7599#define MIPI_VBP_COUNT(port) _MIPI_PORT(port, _MIPIA_VBP_COUNT, \
7600 _MIPIC_VBP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007601
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307602#define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007603#define _MIPIC_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
7604#define MIPI_VFP_COUNT(port) _MIPI_PORT(port, _MIPIA_VFP_COUNT, \
7605 _MIPIC_VFP_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007606
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307607#define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007608#define _MIPIC_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
7609#define MIPI_HIGH_LOW_SWITCH_COUNT(port) _MIPI_PORT(port, \
7610 _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIC_HIGH_LOW_SWITCH_COUNT)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307611
Jani Nikula3230bf12013-08-27 15:12:16 +03007612/* regs above are bits 15:0 */
7613
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307614#define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007615#define _MIPIC_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
7616#define MIPI_DPI_CONTROL(port) _MIPI_PORT(port, _MIPIA_DPI_CONTROL, \
7617 _MIPIC_DPI_CONTROL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007618#define DPI_LP_MODE (1 << 6)
7619#define BACKLIGHT_OFF (1 << 5)
7620#define BACKLIGHT_ON (1 << 4)
7621#define COLOR_MODE_OFF (1 << 3)
7622#define COLOR_MODE_ON (1 << 2)
7623#define TURN_ON (1 << 1)
7624#define SHUTDOWN (1 << 0)
7625
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307626#define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007627#define _MIPIC_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
7628#define MIPI_DPI_DATA(port) _MIPI_PORT(port, _MIPIA_DPI_DATA, \
7629 _MIPIC_DPI_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007630#define COMMAND_BYTE_SHIFT 0
7631#define COMMAND_BYTE_MASK (0x3f << 0)
7632
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307633#define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007634#define _MIPIC_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
7635#define MIPI_INIT_COUNT(port) _MIPI_PORT(port, _MIPIA_INIT_COUNT, \
7636 _MIPIC_INIT_COUNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007637#define MASTER_INIT_TIMER_SHIFT 0
7638#define MASTER_INIT_TIMER_MASK (0xffff << 0)
7639
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307640#define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007641#define _MIPIC_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
7642#define MIPI_MAX_RETURN_PKT_SIZE(port) _MIPI_PORT(port, \
7643 _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIC_MAX_RETURN_PKT_SIZE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007644#define MAX_RETURN_PKT_SIZE_SHIFT 0
7645#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
7646
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307647#define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007648#define _MIPIC_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
7649#define MIPI_VIDEO_MODE_FORMAT(port) _MIPI_PORT(port, \
7650 _MIPIA_VIDEO_MODE_FORMAT, _MIPIC_VIDEO_MODE_FORMAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007651#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
7652#define DISABLE_VIDEO_BTA (1 << 3)
7653#define IP_TG_CONFIG (1 << 2)
7654#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
7655#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
7656#define VIDEO_MODE_BURST (3 << 0)
7657
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307658#define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007659#define _MIPIC_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
7660#define MIPI_EOT_DISABLE(port) _MIPI_PORT(port, _MIPIA_EOT_DISABLE, \
7661 _MIPIC_EOT_DISABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007662#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
7663#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
7664#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
7665#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
7666#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
7667#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
7668#define CLOCKSTOP (1 << 1)
7669#define EOT_DISABLE (1 << 0)
7670
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307671#define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007672#define _MIPIC_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
7673#define MIPI_LP_BYTECLK(port) _MIPI_PORT(port, _MIPIA_LP_BYTECLK, \
7674 _MIPIC_LP_BYTECLK)
Jani Nikula3230bf12013-08-27 15:12:16 +03007675#define LP_BYTECLK_SHIFT 0
7676#define LP_BYTECLK_MASK (0xffff << 0)
7677
7678/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307679#define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007680#define _MIPIC_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
7681#define MIPI_LP_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_LP_GEN_DATA, \
7682 _MIPIC_LP_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007683
7684/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307685#define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007686#define _MIPIC_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
7687#define MIPI_HS_GEN_DATA(port) _MIPI_PORT(port, _MIPIA_HS_GEN_DATA, \
7688 _MIPIC_HS_GEN_DATA)
Jani Nikula3230bf12013-08-27 15:12:16 +03007689
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307690#define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007691#define _MIPIC_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
7692#define MIPI_LP_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_LP_GEN_CTRL, \
7693 _MIPIC_LP_GEN_CTRL)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307694#define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007695#define _MIPIC_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
7696#define MIPI_HS_GEN_CTRL(port) _MIPI_PORT(port, _MIPIA_HS_GEN_CTRL, \
7697 _MIPIC_HS_GEN_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007698#define LONG_PACKET_WORD_COUNT_SHIFT 8
7699#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
7700#define SHORT_PACKET_PARAM_SHIFT 8
7701#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
7702#define VIRTUAL_CHANNEL_SHIFT 6
7703#define VIRTUAL_CHANNEL_MASK (3 << 6)
7704#define DATA_TYPE_SHIFT 0
7705#define DATA_TYPE_MASK (3f << 0)
7706/* data type values, see include/video/mipi_display.h */
7707
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307708#define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007709#define _MIPIC_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
7710#define MIPI_GEN_FIFO_STAT(port) _MIPI_PORT(port, _MIPIA_GEN_FIFO_STAT, \
7711 _MIPIC_GEN_FIFO_STAT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007712#define DPI_FIFO_EMPTY (1 << 28)
7713#define DBI_FIFO_EMPTY (1 << 27)
7714#define LP_CTRL_FIFO_EMPTY (1 << 26)
7715#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
7716#define LP_CTRL_FIFO_FULL (1 << 24)
7717#define HS_CTRL_FIFO_EMPTY (1 << 18)
7718#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
7719#define HS_CTRL_FIFO_FULL (1 << 16)
7720#define LP_DATA_FIFO_EMPTY (1 << 10)
7721#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
7722#define LP_DATA_FIFO_FULL (1 << 8)
7723#define HS_DATA_FIFO_EMPTY (1 << 2)
7724#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
7725#define HS_DATA_FIFO_FULL (1 << 0)
7726
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307727#define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007728#define _MIPIC_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
7729#define MIPI_HS_LP_DBI_ENABLE(port) _MIPI_PORT(port, \
7730 _MIPIA_HS_LS_DBI_ENABLE, _MIPIC_HS_LS_DBI_ENABLE)
Jani Nikula3230bf12013-08-27 15:12:16 +03007731#define DBI_HS_LP_MODE_MASK (1 << 0)
7732#define DBI_LP_MODE (1 << 0)
7733#define DBI_HS_MODE (0 << 0)
7734
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307735#define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007736#define _MIPIC_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
7737#define MIPI_DPHY_PARAM(port) _MIPI_PORT(port, _MIPIA_DPHY_PARAM, \
7738 _MIPIC_DPHY_PARAM)
Jani Nikula3230bf12013-08-27 15:12:16 +03007739#define EXIT_ZERO_COUNT_SHIFT 24
7740#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
7741#define TRAIL_COUNT_SHIFT 16
7742#define TRAIL_COUNT_MASK (0x1f << 16)
7743#define CLK_ZERO_COUNT_SHIFT 8
7744#define CLK_ZERO_COUNT_MASK (0xff << 8)
7745#define PREPARE_COUNT_SHIFT 0
7746#define PREPARE_COUNT_MASK (0x3f << 0)
7747
7748/* bits 31:0 */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307749#define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007750#define _MIPIC_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
7751#define MIPI_DBI_BW_CTRL(port) _MIPI_PORT(port, _MIPIA_DBI_BW_CTRL, \
7752 _MIPIC_DBI_BW_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007753
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307754#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
7755 + 0xb088)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007756#define _MIPIC_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307757 + 0xb888)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007758#define MIPI_CLK_LANE_SWITCH_TIME_CNT(port) _MIPI_PORT(port, \
7759 _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIC_CLK_LANE_SWITCH_TIME_CNT)
Jani Nikula3230bf12013-08-27 15:12:16 +03007760#define LP_HS_SSW_CNT_SHIFT 16
7761#define LP_HS_SSW_CNT_MASK (0xffff << 16)
7762#define HS_LP_PWR_SW_CNT_SHIFT 0
7763#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
7764
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307765#define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007766#define _MIPIC_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
7767#define MIPI_STOP_STATE_STALL(port) _MIPI_PORT(port, \
7768 _MIPIA_STOP_STATE_STALL, _MIPIC_STOP_STATE_STALL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007769#define STOP_STATE_STALL_COUNTER_SHIFT 0
7770#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
7771
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307772#define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007773#define _MIPIC_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
7774#define MIPI_INTR_STAT_REG_1(port) _MIPI_PORT(port, \
7775 _MIPIA_INTR_STAT_REG_1, _MIPIC_INTR_STAT_REG_1)
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307776#define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007777#define _MIPIC_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
7778#define MIPI_INTR_EN_REG_1(port) _MIPI_PORT(port, _MIPIA_INTR_EN_REG_1, \
7779 _MIPIC_INTR_EN_REG_1)
Jani Nikula3230bf12013-08-27 15:12:16 +03007780#define RX_CONTENTION_DETECTED (1 << 0)
7781
7782/* XXX: only pipe A ?!? */
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307783#define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
Jani Nikula3230bf12013-08-27 15:12:16 +03007784#define DBI_TYPEC_ENABLE (1 << 31)
7785#define DBI_TYPEC_WIP (1 << 30)
7786#define DBI_TYPEC_OPTION_SHIFT 28
7787#define DBI_TYPEC_OPTION_MASK (3 << 28)
7788#define DBI_TYPEC_FREQ_SHIFT 24
7789#define DBI_TYPEC_FREQ_MASK (0xf << 24)
7790#define DBI_TYPEC_OVERRIDE (1 << 8)
7791#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
7792#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
7793
7794
7795/* MIPI adapter registers */
7796
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307797#define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007798#define _MIPIC_CTRL (dev_priv->mipi_mmio_base + 0xb904)
7799#define MIPI_CTRL(port) _MIPI_PORT(port, _MIPIA_CTRL, \
7800 _MIPIC_CTRL)
Jani Nikula3230bf12013-08-27 15:12:16 +03007801#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
7802#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
7803#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
7804#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
7805#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
7806#define READ_REQUEST_PRIORITY_SHIFT 3
7807#define READ_REQUEST_PRIORITY_MASK (3 << 3)
7808#define READ_REQUEST_PRIORITY_LOW (0 << 3)
7809#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
7810#define RGB_FLIP_TO_BGR (1 << 2)
7811
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307812#define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007813#define _MIPIC_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
7814#define MIPI_DATA_ADDRESS(port) _MIPI_PORT(port, _MIPIA_DATA_ADDRESS, \
7815 _MIPIC_DATA_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03007816#define DATA_MEM_ADDRESS_SHIFT 5
7817#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
7818#define DATA_VALID (1 << 0)
7819
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307820#define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007821#define _MIPIC_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
7822#define MIPI_DATA_LENGTH(port) _MIPI_PORT(port, _MIPIA_DATA_LENGTH, \
7823 _MIPIC_DATA_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03007824#define DATA_LENGTH_SHIFT 0
7825#define DATA_LENGTH_MASK (0xfffff << 0)
7826
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307827#define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007828#define _MIPIC_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
7829#define MIPI_COMMAND_ADDRESS(port) _MIPI_PORT(port, \
7830 _MIPIA_COMMAND_ADDRESS, _MIPIC_COMMAND_ADDRESS)
Jani Nikula3230bf12013-08-27 15:12:16 +03007831#define COMMAND_MEM_ADDRESS_SHIFT 5
7832#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
7833#define AUTO_PWG_ENABLE (1 << 2)
7834#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
7835#define COMMAND_VALID (1 << 0)
7836
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307837#define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007838#define _MIPIC_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
7839#define MIPI_COMMAND_LENGTH(port) _MIPI_PORT(port, _MIPIA_COMMAND_LENGTH, \
7840 _MIPIC_COMMAND_LENGTH)
Jani Nikula3230bf12013-08-27 15:12:16 +03007841#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
7842#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
7843
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307844#define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007845#define _MIPIC_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
7846#define MIPI_READ_DATA_RETURN(port, n) \
7847 (_MIPI_PORT(port, _MIPIA_READ_DATA_RETURN0, _MIPIC_READ_DATA_RETURN0) \
Shashank Sharmaa2560a62014-06-02 18:07:48 +05307848 + 4 * (n)) /* n: 0...7 */
Jani Nikula3230bf12013-08-27 15:12:16 +03007849
Shashank Sharma4ad83e92014-06-02 18:07:47 +05307850#define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
Jani Nikulae7d7cad2014-11-14 16:54:21 +02007851#define _MIPIC_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
7852#define MIPI_READ_DATA_VALID(port) _MIPI_PORT(port, \
7853 _MIPIA_READ_DATA_VALID, _MIPIC_READ_DATA_VALID)
Jani Nikula3230bf12013-08-27 15:12:16 +03007854#define READ_DATA_VALID(n) (1 << (n))
7855
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007856/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00007857#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
7858#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02007859
Jesse Barnes585fb112008-07-29 11:54:06 -07007860#endif /* _I915_REG_H_ */