blob: 0d6202ad484ddf406d389db0ddd699864c506aad [file] [log] [blame]
Jesse Barnes585fb112008-07-29 11:54:06 -07001/* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
2 * All Rights Reserved.
3 *
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
11 *
12 * The above copyright notice and this permission notice (including the
13 * next paragraph) shall be included in all copies or substantial portions
14 * of the Software.
15 *
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
17 * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
18 * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
19 * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
20 * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
21 * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
22 * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
23 */
24
25#ifndef _I915_REG_H_
26#define _I915_REG_H_
27
Chris Wilson5eddb702010-09-11 13:48:45 +010028#define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
Paulo Zanonia5c961d2012-10-24 15:59:34 -020029#define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
Chris Wilson5eddb702010-09-11 13:48:45 +010030
Eugeni Dodonov2b139522012-03-29 12:32:22 -030031#define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
32
Daniel Vetter6b26c862012-04-24 14:04:12 +020033#define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
34#define _MASKED_BIT_DISABLE(a) ((a) << 16)
35
Jesse Barnes585fb112008-07-29 11:54:06 -070036/* PCI config space */
37
38#define HPLLCC 0xc0 /* 855 only */
Jesse Barnes652c3932009-08-17 13:31:43 -070039#define GC_CLOCK_CONTROL_MASK (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -070040#define GC_CLOCK_133_200 (0 << 0)
41#define GC_CLOCK_100_200 (1 << 0)
42#define GC_CLOCK_100_133 (2 << 0)
43#define GC_CLOCK_166_250 (3 << 0)
Jesse Barnesf97108d2010-01-29 11:27:07 -080044#define GCFGC2 0xda
Jesse Barnes585fb112008-07-29 11:54:06 -070045#define GCFGC 0xf0 /* 915+ only */
46#define GC_LOW_FREQUENCY_ENABLE (1 << 7)
47#define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
48#define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
Daniel Vetter257a7ff2013-07-26 08:35:42 +020049#define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
50#define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
51#define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
52#define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
53#define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
54#define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -070055#define GC_DISPLAY_CLOCK_MASK (7 << 4)
Jesse Barnes652c3932009-08-17 13:31:43 -070056#define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
57#define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
58#define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
59#define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
60#define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
61#define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
62#define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
63#define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
64#define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
65#define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
66#define I945_GC_RENDER_CLOCK_MASK (7 << 0)
67#define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
68#define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
69#define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
70#define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
71#define I915_GC_RENDER_CLOCK_MASK (7 << 0)
72#define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
73#define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
74#define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
Daniel Vetter7f1bdbc2014-01-16 16:42:54 +010075#define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
76
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070077
78/* Graphics reset regs */
Kenneth Graunke0573ed42010-09-11 03:17:19 -070079#define I965_GDRST 0xc0 /* PCI config register */
80#define ILK_GDSR 0x2ca4 /* MCHBAR offset */
Kenneth Graunkeeeccdca2010-09-11 01:24:50 -070081#define GRDOM_FULL (0<<2)
82#define GRDOM_RENDER (1<<2)
83#define GRDOM_MEDIA (3<<2)
Jesse Barnes8a5c2ae2013-03-28 13:57:19 -070084#define GRDOM_MASK (3<<2)
Daniel Vetter5ccce182012-04-27 15:17:45 +020085#define GRDOM_RESET_ENABLE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -070086
Jesse Barnes07b7ddd2011-08-03 11:28:44 -070087#define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
88#define GEN6_MBC_SNPCR_SHIFT 21
89#define GEN6_MBC_SNPCR_MASK (3<<21)
90#define GEN6_MBC_SNPCR_MAX (0<<21)
91#define GEN6_MBC_SNPCR_MED (1<<21)
92#define GEN6_MBC_SNPCR_LOW (2<<21)
93#define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
94
Daniel Vetter5eb719c2012-02-09 17:15:48 +010095#define GEN6_MBCTL 0x0907c
96#define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
97#define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
98#define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
99#define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
100#define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
101
Eric Anholtcff458c2010-11-18 09:31:14 +0800102#define GEN6_GDRST 0x941c
103#define GEN6_GRDOM_FULL (1 << 0)
104#define GEN6_GRDOM_RENDER (1 << 1)
105#define GEN6_GRDOM_MEDIA (1 << 2)
106#define GEN6_GRDOM_BLT (1 << 3)
107
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100108#define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
109#define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
110#define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
111#define PP_DIR_DCLV_2G 0xffffffff
112
Ben Widawsky94e409c2013-11-04 22:29:36 -0800113#define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
114#define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
115
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100116#define GAM_ECOCHK 0x4090
117#define ECOCHK_SNB_BIT (1<<10)
Ben Widawskye3dff582013-03-20 14:49:14 -0700118#define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100119#define ECOCHK_PPGTT_CACHE64B (0x3<<3)
120#define ECOCHK_PPGTT_CACHE4B (0x0<<3)
Ville Syrjäläa6f429a2013-04-04 15:13:42 +0300121#define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
122#define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
123#define ECOCHK_PPGTT_UC_HSW (0x1<<3)
124#define ECOCHK_PPGTT_WT_HSW (0x2<<3)
125#define ECOCHK_PPGTT_WB_HSW (0x3<<3)
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100126
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200127#define GAC_ECO_BITS 0x14090
Ville Syrjälä3b9d7882013-04-04 15:13:40 +0300128#define ECOBITS_SNB_BIT (1<<13)
Daniel Vetter48ecfa12012-04-11 20:42:40 +0200129#define ECOBITS_PPGTT_CACHE64B (3<<8)
130#define ECOBITS_PPGTT_CACHE4B (0<<8)
131
Daniel Vetterbe901a52012-04-11 20:42:39 +0200132#define GAB_CTL 0x24000
133#define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
134
Jesse Barnes585fb112008-07-29 11:54:06 -0700135/* VGA stuff */
136
137#define VGA_ST01_MDA 0x3ba
138#define VGA_ST01_CGA 0x3da
139
140#define VGA_MSR_WRITE 0x3c2
141#define VGA_MSR_READ 0x3cc
142#define VGA_MSR_MEM_EN (1<<1)
143#define VGA_MSR_CGA_MODE (1<<0)
144
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300145#define VGA_SR_INDEX 0x3c4
Daniel Vetterf930ddd2012-11-21 15:55:21 +0100146#define SR01 1
Ville Syrjälä5434fd92013-06-06 13:09:32 +0300147#define VGA_SR_DATA 0x3c5
Jesse Barnes585fb112008-07-29 11:54:06 -0700148
149#define VGA_AR_INDEX 0x3c0
150#define VGA_AR_VID_EN (1<<5)
151#define VGA_AR_DATA_WRITE 0x3c0
152#define VGA_AR_DATA_READ 0x3c1
153
154#define VGA_GR_INDEX 0x3ce
155#define VGA_GR_DATA 0x3cf
156/* GR05 */
157#define VGA_GR_MEM_READ_MODE_SHIFT 3
158#define VGA_GR_MEM_READ_MODE_PLANE 1
159/* GR06 */
160#define VGA_GR_MEM_MODE_MASK 0xc
161#define VGA_GR_MEM_MODE_SHIFT 2
162#define VGA_GR_MEM_A0000_AFFFF 0
163#define VGA_GR_MEM_A0000_BFFFF 1
164#define VGA_GR_MEM_B0000_B7FFF 2
165#define VGA_GR_MEM_B0000_BFFFF 3
166
167#define VGA_DACMASK 0x3c6
168#define VGA_DACRX 0x3c7
169#define VGA_DACWX 0x3c8
170#define VGA_DACDATA 0x3c9
171
172#define VGA_CR_INDEX_MDA 0x3b4
173#define VGA_CR_DATA_MDA 0x3b5
174#define VGA_CR_INDEX_CGA 0x3d4
175#define VGA_CR_DATA_CGA 0x3d5
176
177/*
Brad Volkin351e3db2014-02-18 10:15:46 -0800178 * Instruction field definitions used by the command parser
179 */
180#define INSTR_CLIENT_SHIFT 29
181#define INSTR_CLIENT_MASK 0xE0000000
182#define INSTR_MI_CLIENT 0x0
183#define INSTR_BC_CLIENT 0x2
184#define INSTR_RC_CLIENT 0x3
185#define INSTR_SUBCLIENT_SHIFT 27
186#define INSTR_SUBCLIENT_MASK 0x18000000
187#define INSTR_MEDIA_SUBCLIENT 0x2
188
189/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700190 * Memory interface instructions used by the kernel
191 */
192#define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
Brad Volkind4d48032014-02-18 10:15:54 -0800193/* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
194#define MI_GLOBAL_GTT (1<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -0700195
196#define MI_NOOP MI_INSTR(0, 0)
197#define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
198#define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200199#define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -0700200#define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
201#define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
202#define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
203#define MI_FLUSH MI_INSTR(0x04, 0)
204#define MI_READ_FLUSH (1 << 0)
205#define MI_EXE_FLUSH (1 << 1)
206#define MI_NO_WRITE_FLUSH (1 << 2)
207#define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
208#define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
Zou Nan hai1cafd342010-06-25 13:40:24 +0800209#define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
Ben Widawsky0e792842013-12-16 20:50:37 -0800210#define MI_REPORT_HEAD MI_INSTR(0x07, 0)
211#define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
212#define MI_ARB_ENABLE (1<<0)
213#define MI_ARB_DISABLE (0<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700214#define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
Jesse Barnes88271da2011-01-05 12:01:24 -0800215#define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
216#define MI_SUSPEND_FLUSH_EN (1<<0)
Akshay Joshi0206e352011-08-16 15:34:10 -0400217#define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
Daniel Vetter02e792f2009-09-15 22:57:34 +0200218#define MI_OVERLAY_CONTINUE (0x0<<21)
219#define MI_OVERLAY_ON (0x1<<21)
220#define MI_OVERLAY_OFF (0x2<<21)
Jesse Barnes585fb112008-07-29 11:54:06 -0700221#define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500222#define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
Jesse Barnes1afe3e92010-03-26 10:35:20 -0700223#define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
Kristian Høgsberg6b95a202009-11-18 11:25:18 -0500224#define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
Daniel Vettercb05d8d2012-05-23 14:02:00 +0200225/* IVB has funny definitions for which plane to flip. */
226#define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
227#define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
228#define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
229#define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
230#define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
231#define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
Ben Widawsky0e792842013-12-16 20:50:37 -0800232#define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6+ */
233#define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
234#define MI_SEMAPHORE_UPDATE (1<<21)
235#define MI_SEMAPHORE_COMPARE (1<<20)
236#define MI_SEMAPHORE_REGISTER (1<<18)
237#define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
238#define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
239#define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
240#define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
241#define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
242#define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
243#define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
244#define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
245#define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
246#define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
247#define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
248#define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
Daniel Vettera028c4b2014-03-15 00:08:56 +0100249#define MI_SEMAPHORE_SYNC_INVALID (3<<16)
250#define MI_SEMAPHORE_SYNC_MASK (3<<16)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800251#define MI_SET_CONTEXT MI_INSTR(0x18, 0)
252#define MI_MM_SPACE_GTT (1<<8)
253#define MI_MM_SPACE_PHYSICAL (0<<8)
254#define MI_SAVE_EXT_STATE_EN (1<<3)
255#define MI_RESTORE_EXT_STATE_EN (1<<2)
Jesse Barnes88271da2011-01-05 12:01:24 -0800256#define MI_FORCE_RESTORE (1<<1)
Zou Nan haiaa40d6b2010-06-25 13:40:23 +0800257#define MI_RESTORE_INHIBIT (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700258#define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
259#define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
260#define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
261#define MI_STORE_DWORD_INDEX_SHIFT 2
Daniel Vetterc6642782010-11-12 13:46:18 +0000262/* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
263 * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
264 * simply ignores the register load under certain conditions.
265 * - One can actually load arbitrary many arbitrary registers: Simply issue x
266 * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
267 */
Damien Lespiau7ec55f42014-04-07 20:24:32 +0100268#define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
269#define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
Damien Lespiaub76bfeb2014-04-07 20:24:33 +0100270#define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800271#define MI_SRM_LRM_GLOBAL_GTT (1<<22)
Chris Wilson71a77e02011-02-02 12:13:49 +0000272#define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
Jesse Barnes9a289772012-10-26 09:42:42 -0700273#define MI_FLUSH_DW_STORE_INDEX (1<<21)
274#define MI_INVALIDATE_TLB (1<<18)
275#define MI_FLUSH_DW_OP_STOREDW (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800276#define MI_FLUSH_DW_OP_MASK (3<<14)
Brad Volkinb18b3962014-02-18 10:15:53 -0800277#define MI_FLUSH_DW_NOTIFY (1<<8)
Jesse Barnes9a289772012-10-26 09:42:42 -0700278#define MI_INVALIDATE_BSD (1<<7)
279#define MI_FLUSH_DW_USE_GTT (1<<2)
280#define MI_FLUSH_DW_USE_PPGTT (0<<2)
Jesse Barnes585fb112008-07-29 11:54:06 -0700281#define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100282#define MI_BATCH_NON_SECURE (1)
283/* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
Ben Widawsky0e792842013-12-16 20:50:37 -0800284#define MI_BATCH_NON_SECURE_I965 (1<<8)
Chris Wilsond7d4eed2012-10-17 12:09:54 +0100285#define MI_BATCH_PPGTT_HSW (1<<8)
Ben Widawsky0e792842013-12-16 20:50:37 -0800286#define MI_BATCH_NON_SECURE_HSW (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -0700287#define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
Chris Wilson65f56872012-04-17 16:38:12 +0100288#define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
Ben Widawsky1c7a0622013-11-02 21:07:12 -0700289#define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
Ben Widawsky0e792842013-12-16 20:50:37 -0800290
Rodrigo Vivi94353732013-08-28 16:45:46 -0300291
292#define MI_PREDICATE_RESULT_2 (0x2214)
293#define LOWER_SLICE_ENABLED (1<<0)
294#define LOWER_SLICE_DISABLED (0<<0)
295
Jesse Barnes585fb112008-07-29 11:54:06 -0700296/*
297 * 3D instructions used by the kernel
298 */
299#define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
300
301#define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
302#define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
303#define SC_UPDATE_SCISSOR (0x1<<1)
304#define SC_ENABLE_MASK (0x1<<0)
305#define SC_ENABLE (0x1<<0)
306#define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
307#define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
308#define SCI_YMIN_MASK (0xffff<<16)
309#define SCI_XMIN_MASK (0xffff<<0)
310#define SCI_YMAX_MASK (0xffff<<16)
311#define SCI_XMAX_MASK (0xffff<<0)
312#define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
313#define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
314#define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
315#define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
316#define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
317#define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
318#define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
319#define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
320#define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
321#define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
322#define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
323#define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
324#define XY_SRC_COPY_BLT_WRITE_ALPHA (1<<21)
325#define XY_SRC_COPY_BLT_WRITE_RGB (1<<20)
326#define BLT_DEPTH_8 (0<<24)
327#define BLT_DEPTH_16_565 (1<<24)
328#define BLT_DEPTH_16_1555 (2<<24)
329#define BLT_DEPTH_32 (3<<24)
330#define BLT_ROP_GXCOPY (0xcc<<16)
331#define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
332#define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
333#define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
334#define ASYNC_FLIP (1<<22)
335#define DISPLAY_PLANE_A (0<<20)
336#define DISPLAY_PLANE_B (1<<20)
Kenneth Graunkefcbc34e2011-10-11 23:41:08 +0200337#define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
Ville Syrjäläb9e1faa2013-02-14 21:53:51 +0200338#define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
Brad Volkinf0a346b2014-02-18 10:15:52 -0800339#define PIPE_CONTROL_MMIO_WRITE (1<<23)
Brad Volkin114d4f72014-02-18 10:15:55 -0800340#define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
Jesse Barnes8d315282011-10-16 10:23:31 +0200341#define PIPE_CONTROL_CS_STALL (1<<20)
Ben Widawskycc0f6392012-06-04 14:42:49 -0700342#define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200343#define PIPE_CONTROL_QW_WRITE (1<<14)
Brad Volkind4d48032014-02-18 10:15:54 -0800344#define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200345#define PIPE_CONTROL_DEPTH_STALL (1<<13)
346#define PIPE_CONTROL_WRITE_FLUSH (1<<12)
Jesse Barnes8d315282011-10-16 10:23:31 +0200347#define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200348#define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
349#define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
350#define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
351#define PIPE_CONTROL_NOTIFY (1<<8)
Jesse Barnes8d315282011-10-16 10:23:31 +0200352#define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
353#define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
354#define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
Kenneth Graunke9d971b32011-10-11 23:41:09 +0200355#define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
Jesse Barnes8d315282011-10-16 10:23:31 +0200356#define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
Jesse Barnese552eb72010-04-21 11:39:23 -0700357#define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
Jesse Barnes585fb112008-07-29 11:54:06 -0700358
Brad Volkin3a6fa982014-02-18 10:15:47 -0800359/*
360 * Commands used only by the command parser
361 */
362#define MI_SET_PREDICATE MI_INSTR(0x01, 0)
363#define MI_ARB_CHECK MI_INSTR(0x05, 0)
364#define MI_RS_CONTROL MI_INSTR(0x06, 0)
365#define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
366#define MI_PREDICATE MI_INSTR(0x0C, 0)
367#define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
368#define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
Brad Volkin9c640d12014-02-18 10:15:48 -0800369#define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800370#define MI_URB_CLEAR MI_INSTR(0x19, 0)
371#define MI_UPDATE_GTT MI_INSTR(0x23, 0)
372#define MI_CLFLUSH MI_INSTR(0x27, 0)
Brad Volkind4d48032014-02-18 10:15:54 -0800373#define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
374#define MI_REPORT_PERF_COUNT_GGTT (1<<0)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800375#define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
376#define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
377#define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
378#define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
379#define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
380#define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
381
382#define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
383#define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
Brad Volkinf0a346b2014-02-18 10:15:52 -0800384#define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
385#define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
Brad Volkin3a6fa982014-02-18 10:15:47 -0800386#define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
387#define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
388#define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
389 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
390#define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
391 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
392#define GFX_OP_3DSTATE_SO_DECL_LIST \
393 ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
394
395#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
396 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
397#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
398 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
399#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
400 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
401#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
402 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
403#define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
404 ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
405
406#define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
407
408#define COLOR_BLT ((0x2<<29)|(0x40<<22))
409#define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100410
411/*
Brad Volkin5947de92014-02-18 10:15:50 -0800412 * Registers used only by the command parser
413 */
414#define BCS_SWCTRL 0x22200
415
416#define HS_INVOCATION_COUNT 0x2300
417#define DS_INVOCATION_COUNT 0x2308
418#define IA_VERTICES_COUNT 0x2310
419#define IA_PRIMITIVES_COUNT 0x2318
420#define VS_INVOCATION_COUNT 0x2320
421#define GS_INVOCATION_COUNT 0x2328
422#define GS_PRIMITIVES_COUNT 0x2330
423#define CL_INVOCATION_COUNT 0x2338
424#define CL_PRIMITIVES_COUNT 0x2340
425#define PS_INVOCATION_COUNT 0x2348
426#define PS_DEPTH_COUNT 0x2350
427
428/* There are the 4 64-bit counter registers, one for each stream output */
429#define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
430
Kenneth Graunke180b8132014-03-25 22:52:03 -0700431#define OACONTROL 0x2360
432
Brad Volkin220375a2014-02-18 10:15:51 -0800433#define _GEN7_PIPEA_DE_LOAD_SL 0x70068
434#define _GEN7_PIPEB_DE_LOAD_SL 0x71068
435#define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
436 _GEN7_PIPEA_DE_LOAD_SL, \
437 _GEN7_PIPEB_DE_LOAD_SL)
438
Brad Volkin5947de92014-02-18 10:15:50 -0800439/*
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100440 * Reset registers
441 */
442#define DEBUG_RESET_I830 0x6070
443#define DEBUG_RESET_FULL (1<<7)
444#define DEBUG_RESET_RENDER (1<<8)
445#define DEBUG_RESET_DISPLAY (1<<9)
446
Jesse Barnes57f350b2012-03-28 13:39:25 -0700447/*
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300448 * IOSF sideband
449 */
450#define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
451#define IOSF_DEVFN_SHIFT 24
452#define IOSF_OPCODE_SHIFT 16
453#define IOSF_PORT_SHIFT 8
454#define IOSF_BYTE_ENABLES_SHIFT 4
455#define IOSF_BAR_SHIFT 1
456#define IOSF_SB_BUSY (1<<0)
Jesse Barnesf3419152013-11-04 11:52:44 -0800457#define IOSF_PORT_BUNIT 0x3
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300458#define IOSF_PORT_PUNIT 0x4
459#define IOSF_PORT_NC 0x11
460#define IOSF_PORT_DPIO 0x12
Jani Nikulae9f882a2013-08-27 15:12:14 +0300461#define IOSF_PORT_GPIO_NC 0x13
462#define IOSF_PORT_CCK 0x14
463#define IOSF_PORT_CCU 0xA9
464#define IOSF_PORT_GPS_CORE 0x48
Shobhit Kumare9fe51c2013-12-10 12:14:55 +0530465#define IOSF_PORT_FLISDSI 0x1B
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300466#define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
467#define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
468
Jesse Barnes30a970c2013-11-04 13:48:12 -0800469/* See configdb bunit SB addr map */
470#define BUNIT_REG_BISOC 0x11
471
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300472#define PUNIT_OPCODE_REG_READ 6
473#define PUNIT_OPCODE_REG_WRITE 7
474
Jesse Barnes30a970c2013-11-04 13:48:12 -0800475#define PUNIT_REG_DSPFREQ 0x36
476#define DSPFREQSTAT_SHIFT 30
477#define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
478#define DSPFREQGUAR_SHIFT 14
479#define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
Imre Deaka30180a2014-03-04 19:23:02 +0200480
481/* See the PUNIT HAS v0.8 for the below bits */
482enum punit_power_well {
483 PUNIT_POWER_WELL_RENDER = 0,
484 PUNIT_POWER_WELL_MEDIA = 1,
485 PUNIT_POWER_WELL_DISP2D = 3,
486 PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
487 PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
488 PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
489 PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
490 PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
491 PUNIT_POWER_WELL_DPIO_RX0 = 10,
492 PUNIT_POWER_WELL_DPIO_RX1 = 11,
493
494 PUNIT_POWER_WELL_NUM,
495};
496
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800497#define PUNIT_REG_PWRGT_CTRL 0x60
498#define PUNIT_REG_PWRGT_STATUS 0x61
Imre Deaka30180a2014-03-04 19:23:02 +0200499#define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
500#define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
501#define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
502#define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
503#define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
Chon Ming Lee02f4c9e2013-10-03 23:16:17 +0800504
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300505#define PUNIT_REG_GPU_LFM 0xd3
506#define PUNIT_REG_GPU_FREQ_REQ 0xd4
507#define PUNIT_REG_GPU_FREQ_STS 0xd8
Ville Syrjäläe8474402013-06-26 17:43:24 +0300508#define GENFREQSTATUS (1<<0)
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300509#define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
510
511#define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
512#define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
513
514#define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
515#define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
516#define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
517#define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
518#define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
519#define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
520#define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
521#define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
522#define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
523#define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
524
ymohanmabe4fc042013-08-27 23:40:56 +0300525/* vlv2 north clock has */
Chon Ming Lee24eb2d52013-09-27 15:31:00 +0800526#define CCK_FUSE_REG 0x8
527#define CCK_FUSE_HPLL_FREQ_MASK 0x3
ymohanmabe4fc042013-08-27 23:40:56 +0300528#define CCK_REG_DSI_PLL_FUSE 0x44
529#define CCK_REG_DSI_PLL_CONTROL 0x48
530#define DSI_PLL_VCO_EN (1 << 31)
531#define DSI_PLL_LDO_GATE (1 << 30)
532#define DSI_PLL_P1_POST_DIV_SHIFT 17
533#define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
534#define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
535#define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
536#define DSI_PLL_MUX_MASK (3 << 9)
537#define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
538#define DSI_PLL_MUX_DSI0_CCK (1 << 10)
539#define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
540#define DSI_PLL_MUX_DSI1_CCK (1 << 9)
541#define DSI_PLL_CLK_GATE_MASK (0xf << 5)
542#define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
543#define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
544#define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
545#define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
546#define DSI_PLL_LOCK (1 << 0)
547#define CCK_REG_DSI_PLL_DIVIDER 0x4c
548#define DSI_PLL_LFSR (1 << 31)
549#define DSI_PLL_FRACTION_EN (1 << 30)
550#define DSI_PLL_FRAC_COUNTER_SHIFT 27
551#define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
552#define DSI_PLL_USYNC_CNT_SHIFT 18
553#define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
554#define DSI_PLL_N1_DIV_SHIFT 16
555#define DSI_PLL_N1_DIV_MASK (3 << 16)
556#define DSI_PLL_M1_DIV_SHIFT 0
557#define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
Jesse Barnes30a970c2013-11-04 13:48:12 -0800558#define CCK_DISPLAY_CLOCK_CONTROL 0x6b
ymohanmabe4fc042013-08-27 23:40:56 +0300559
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300560/*
561 * DPIO - a special bus for various display related registers to hide behind
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200562 *
563 * DPIO is VLV only.
Daniel Vetter598fac62013-04-18 22:01:46 +0200564 *
565 * Note: digital port B is DDI0, digital pot C is DDI1
Jesse Barnes57f350b2012-03-28 13:39:25 -0700566 */
Jani Nikula5a09ae9f2013-05-22 15:36:17 +0300567#define DPIO_DEVFN 0
568#define DPIO_OPCODE_REG_WRITE 1
569#define DPIO_OPCODE_REG_READ 0
570
Ville Syrjälä54d9d492013-01-24 15:29:53 +0200571#define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700572#define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
573#define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
574#define DPIO_SFR_BYPASS (1<<1)
Jesse Barnes40e9cf62013-10-03 11:35:46 -0700575#define DPIO_CMNRST (1<<0)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700576
Chon Ming Leee4607fc2013-11-06 14:36:35 +0800577#define DPIO_PHY(pipe) ((pipe) >> 1)
578#define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
579
Daniel Vetter598fac62013-04-18 22:01:46 +0200580/*
581 * Per pipe/PLL DPIO regs
582 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800583#define _VLV_PLL_DW3_CH0 0x800c
Jesse Barnes57f350b2012-03-28 13:39:25 -0700584#define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
Daniel Vetter598fac62013-04-18 22:01:46 +0200585#define DPIO_POST_DIV_DAC 0
586#define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
587#define DPIO_POST_DIV_LVDS1 2
588#define DPIO_POST_DIV_LVDS2 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700589#define DPIO_K_SHIFT (24) /* 4 bits */
590#define DPIO_P1_SHIFT (21) /* 3 bits */
591#define DPIO_P2_SHIFT (16) /* 5 bits */
592#define DPIO_N_SHIFT (12) /* 4 bits */
593#define DPIO_ENABLE_CALIBRATION (1<<11)
594#define DPIO_M1DIV_SHIFT (8) /* 3 bits */
595#define DPIO_M2DIV_MASK 0xff
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800596#define _VLV_PLL_DW3_CH1 0x802c
597#define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700598
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800599#define _VLV_PLL_DW5_CH0 0x8014
Jesse Barnes57f350b2012-03-28 13:39:25 -0700600#define DPIO_REFSEL_OVERRIDE 27
601#define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
602#define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
603#define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530604#define DPIO_PLL_REFCLK_SEL_MASK 3
Jesse Barnes57f350b2012-03-28 13:39:25 -0700605#define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
606#define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800607#define _VLV_PLL_DW5_CH1 0x8034
608#define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700609
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800610#define _VLV_PLL_DW7_CH0 0x801c
611#define _VLV_PLL_DW7_CH1 0x803c
612#define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700613
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800614#define _VLV_PLL_DW8_CH0 0x8040
615#define _VLV_PLL_DW8_CH1 0x8060
616#define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200617
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800618#define VLV_PLL_DW9_BCAST 0xc044
619#define _VLV_PLL_DW9_CH0 0x8044
620#define _VLV_PLL_DW9_CH1 0x8064
621#define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200622
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800623#define _VLV_PLL_DW10_CH0 0x8048
624#define _VLV_PLL_DW10_CH1 0x8068
625#define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200626
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800627#define _VLV_PLL_DW11_CH0 0x804c
628#define _VLV_PLL_DW11_CH1 0x806c
629#define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
Jesse Barnes57f350b2012-03-28 13:39:25 -0700630
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800631/* Spec for ref block start counts at DW10 */
632#define VLV_REF_DW13 0x80ac
Daniel Vetter598fac62013-04-18 22:01:46 +0200633
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800634#define VLV_CMN_DW0 0x8100
Chris Wilsondc96e9b2010-10-01 12:05:06 +0100635
Daniel Vetter598fac62013-04-18 22:01:46 +0200636/*
637 * Per DDI channel DPIO regs
638 */
639
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800640#define _VLV_PCS_DW0_CH0 0x8200
641#define _VLV_PCS_DW0_CH1 0x8400
Daniel Vetter598fac62013-04-18 22:01:46 +0200642#define DPIO_PCS_TX_LANE2_RESET (1<<16)
643#define DPIO_PCS_TX_LANE1_RESET (1<<7)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800644#define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200645
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800646#define _VLV_PCS_DW1_CH0 0x8204
647#define _VLV_PCS_DW1_CH1 0x8404
Daniel Vetter598fac62013-04-18 22:01:46 +0200648#define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
649#define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
650#define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
651#define DPIO_PCS_CLK_SOFT_RESET (1<<5)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800652#define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200653
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800654#define _VLV_PCS_DW8_CH0 0x8220
655#define _VLV_PCS_DW8_CH1 0x8420
656#define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200657
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800658#define _VLV_PCS01_DW8_CH0 0x0220
659#define _VLV_PCS23_DW8_CH0 0x0420
660#define _VLV_PCS01_DW8_CH1 0x2620
661#define _VLV_PCS23_DW8_CH1 0x2820
662#define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
663#define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200664
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800665#define _VLV_PCS_DW9_CH0 0x8224
666#define _VLV_PCS_DW9_CH1 0x8424
667#define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200668
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800669#define _VLV_PCS_DW11_CH0 0x822c
670#define _VLV_PCS_DW11_CH1 0x842c
671#define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200672
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800673#define _VLV_PCS_DW12_CH0 0x8230
674#define _VLV_PCS_DW12_CH1 0x8430
675#define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200676
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800677#define _VLV_PCS_DW14_CH0 0x8238
678#define _VLV_PCS_DW14_CH1 0x8438
679#define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200680
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800681#define _VLV_PCS_DW23_CH0 0x825c
682#define _VLV_PCS_DW23_CH1 0x845c
683#define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200684
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800685#define _VLV_TX_DW2_CH0 0x8288
686#define _VLV_TX_DW2_CH1 0x8488
687#define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200688
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800689#define _VLV_TX_DW3_CH0 0x828c
690#define _VLV_TX_DW3_CH1 0x848c
691#define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
692
693#define _VLV_TX_DW4_CH0 0x8290
694#define _VLV_TX_DW4_CH1 0x8490
695#define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
696
697#define _VLV_TX3_DW4_CH0 0x690
698#define _VLV_TX3_DW4_CH1 0x2a90
699#define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
700
701#define _VLV_TX_DW5_CH0 0x8294
702#define _VLV_TX_DW5_CH1 0x8494
Daniel Vetter598fac62013-04-18 22:01:46 +0200703#define DPIO_TX_OCALINIT_EN (1<<31)
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800704#define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200705
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800706#define _VLV_TX_DW11_CH0 0x82ac
707#define _VLV_TX_DW11_CH1 0x84ac
708#define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
Daniel Vetter598fac62013-04-18 22:01:46 +0200709
Chon Ming Leeab3c7592013-11-07 10:43:30 +0800710#define _VLV_TX_DW14_CH0 0x82b8
711#define _VLV_TX_DW14_CH1 0x84b8
712#define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
Vijay Purushothamanb56747a2012-09-27 19:13:03 +0530713
Jesse Barnes585fb112008-07-29 11:54:06 -0700714/*
Jesse Barnesde151cf2008-11-12 10:03:55 -0800715 * Fence registers
716 */
717#define FENCE_REG_830_0 0x2000
Eric Anholtdc529a42009-03-10 22:34:49 -0700718#define FENCE_REG_945_8 0x3000
Jesse Barnesde151cf2008-11-12 10:03:55 -0800719#define I830_FENCE_START_MASK 0x07f80000
720#define I830_FENCE_TILING_Y_SHIFT 12
Jesse Barnes0f973f22009-01-26 17:10:45 -0800721#define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800722#define I830_FENCE_PITCH_SHIFT 4
723#define I830_FENCE_REG_VALID (1<<0)
Daniel Vetterc36a2a62010-04-17 15:12:03 +0200724#define I915_FENCE_MAX_PITCH_VAL 4
Eric Anholte76a16d2009-05-26 17:44:56 -0700725#define I830_FENCE_MAX_PITCH_VAL 6
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200726#define I830_FENCE_MAX_SIZE_VAL (1<<8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800727
728#define I915_FENCE_START_MASK 0x0ff00000
Jesse Barnes0f973f22009-01-26 17:10:45 -0800729#define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
Jesse Barnesde151cf2008-11-12 10:03:55 -0800730
731#define FENCE_REG_965_0 0x03000
732#define I965_FENCE_PITCH_SHIFT 2
733#define I965_FENCE_TILING_Y_SHIFT 1
734#define I965_FENCE_REG_VALID (1<<0)
Daniel Vetter8d7773a2009-03-29 14:09:41 +0200735#define I965_FENCE_MAX_PITCH_VAL 0x0400
Jesse Barnesde151cf2008-11-12 10:03:55 -0800736
Eric Anholt4e901fd2009-10-26 16:44:17 -0700737#define FENCE_REG_SANDYBRIDGE_0 0x100000
738#define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
Ville Syrjälä3a062472013-04-09 11:45:05 +0300739#define GEN7_FENCE_MAX_PITCH_VAL 0x0800
Eric Anholt4e901fd2009-10-26 16:44:17 -0700740
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100741/* control register for cpu gtt access */
742#define TILECTL 0x101000
743#define TILECTL_SWZCTL (1 << 0)
744#define TILECTL_TLB_PREFETCH_DIS (1 << 2)
745#define TILECTL_BACKSNOOP_DIS (1 << 3)
746
Jesse Barnesde151cf2008-11-12 10:03:55 -0800747/*
Jesse Barnes585fb112008-07-29 11:54:06 -0700748 * Instruction and interrupt control regs
749 */
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700750#define PGTBL_ER 0x02024
Daniel Vetter333e9fe2010-08-02 16:24:01 +0200751#define RENDER_RING_BASE 0x02000
752#define BSD_RING_BASE 0x04000
753#define GEN6_BSD_RING_BASE 0x12000
Ben Widawsky1950de12013-05-28 19:22:20 -0700754#define VEBOX_RING_BASE 0x1a000
Chris Wilson549f7362010-10-19 11:19:32 +0100755#define BLT_RING_BASE 0x22000
Daniel Vetter3d281d82010-09-24 21:14:22 +0200756#define RING_TAIL(base) ((base)+0x30)
757#define RING_HEAD(base) ((base)+0x34)
758#define RING_START(base) ((base)+0x38)
759#define RING_CTL(base) ((base)+0x3c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000760#define RING_SYNC_0(base) ((base)+0x40)
761#define RING_SYNC_1(base) ((base)+0x44)
Ben Widawsky1950de12013-05-28 19:22:20 -0700762#define RING_SYNC_2(base) ((base)+0x48)
763#define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
764#define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
765#define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
766#define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
767#define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
768#define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
769#define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
770#define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
771#define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
772#define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
773#define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
774#define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
Ben Widawskyad776f82013-05-28 19:22:18 -0700775#define GEN6_NOSYNC 0
Chris Wilson8fd26852010-12-08 18:40:43 +0000776#define RING_MAX_IDLE(base) ((base)+0x54)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200777#define RING_HWS_PGA(base) ((base)+0x80)
778#define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
Daniel Vetterf691e2f2012-02-02 09:58:12 +0100779#define ARB_MODE 0x04030
780#define ARB_MODE_SWIZZLE_SNB (1<<4)
781#define ARB_MODE_SWIZZLE_IVB (1<<5)
Ben Widawsky31a53362013-11-02 21:07:04 -0700782#define GAMTARBMODE 0x04a08
Ben Widawsky4afe8d32013-11-02 21:07:55 -0700783#define ARB_MODE_BWGTLB_DISABLE (1<<9)
Ben Widawsky31a53362013-11-02 21:07:04 -0700784#define ARB_MODE_SWIZZLE_BDW (1<<1)
Eric Anholt45930102011-05-06 17:12:35 -0700785#define RENDER_HWS_PGA_GEN7 (0x04080)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100786#define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
Ben Widawsky828c7902013-10-16 09:21:30 -0700787#define RING_FAULT_GTTSEL_MASK (1<<11)
788#define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
789#define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
790#define RING_FAULT_VALID (1<<0)
Daniel Vetter33f3f512011-12-14 13:57:39 +0100791#define DONE_REG 0x40b0
Ben Widawskyfbe5d362013-11-04 19:56:49 -0800792#define GEN8_PRIVATE_PAT 0x40e0
Eric Anholt45930102011-05-06 17:12:35 -0700793#define BSD_HWS_PGA_GEN7 (0x04180)
794#define BLT_HWS_PGA_GEN7 (0x04280)
Ben Widawsky9a8a2212013-05-28 19:22:23 -0700795#define VEBOX_HWS_PGA_GEN7 (0x04380)
Daniel Vetter3d281d82010-09-24 21:14:22 +0200796#define RING_ACTHD(base) ((base)+0x74)
Chris Wilson50877442014-03-21 12:41:53 +0000797#define RING_ACTHD_UDW(base) ((base)+0x5c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000798#define RING_NOPID(base) ((base)+0x94)
Chris Wilson0f468322011-01-04 17:35:21 +0000799#define RING_IMR(base) ((base)+0xa8)
Ben Widawskyc0c7bab2012-07-12 11:01:05 -0700800#define RING_TIMESTAMP(base) ((base)+0x358)
Jesse Barnes585fb112008-07-29 11:54:06 -0700801#define TAIL_ADDR 0x001FFFF8
802#define HEAD_WRAP_COUNT 0xFFE00000
803#define HEAD_WRAP_ONE 0x00200000
804#define HEAD_ADDR 0x001FFFFC
805#define RING_NR_PAGES 0x001FF000
806#define RING_REPORT_MASK 0x00000006
807#define RING_REPORT_64K 0x00000002
808#define RING_REPORT_128K 0x00000004
809#define RING_NO_REPORT 0x00000000
810#define RING_VALID_MASK 0x00000001
811#define RING_VALID 0x00000001
812#define RING_INVALID 0x00000000
Chris Wilson4b60e5c2010-08-08 11:53:53 +0100813#define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
814#define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000815#define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
Chris Wilson8168bd42010-11-11 17:54:52 +0000816#if 0
817#define PRB0_TAIL 0x02030
818#define PRB0_HEAD 0x02034
819#define PRB0_START 0x02038
820#define PRB0_CTL 0x0203c
Jesse Barnes585fb112008-07-29 11:54:06 -0700821#define PRB1_TAIL 0x02040 /* 915+ only */
822#define PRB1_HEAD 0x02044 /* 915+ only */
823#define PRB1_START 0x02048 /* 915+ only */
824#define PRB1_CTL 0x0204c /* 915+ only */
Chris Wilson8168bd42010-11-11 17:54:52 +0000825#endif
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700826#define IPEIR_I965 0x02064
827#define IPEHR_I965 0x02068
828#define INSTDONE_I965 0x0206c
Ben Widawskyd53bd482012-08-22 11:32:14 -0700829#define GEN7_INSTDONE_1 0x0206c
830#define GEN7_SC_INSTDONE 0x07100
831#define GEN7_SAMPLER_INSTDONE 0x0e160
832#define GEN7_ROW_INSTDONE 0x0e164
833#define I915_NUM_INSTDONE_REG 4
Daniel Vetterd27b1e02011-12-14 13:57:01 +0100834#define RING_IPEIR(base) ((base)+0x64)
835#define RING_IPEHR(base) ((base)+0x68)
836#define RING_INSTDONE(base) ((base)+0x6c)
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100837#define RING_INSTPS(base) ((base)+0x70)
838#define RING_DMA_FADD(base) ((base)+0x78)
Ben Widawsky13ffadd2014-04-01 16:31:07 -0700839#define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
Daniel Vetterc1cd90e2011-12-14 13:57:02 +0100840#define RING_INSTPM(base) ((base)+0xc0)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530841#define RING_MI_MODE(base) ((base)+0x9c)
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700842#define INSTPS 0x02070 /* 965+ only */
843#define INSTDONE1 0x0207c /* 965+ only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700844#define ACTHD_I965 0x02074
845#define HWS_PGA 0x02080
846#define HWS_ADDRESS_MASK 0xfffff000
847#define HWS_START_ADDRESS_SHIFT 4
Jesse Barnes97f5ab62009-10-08 10:16:48 -0700848#define PWRCTXA 0x2088 /* 965GM+ only */
849#define PWRCTX_EN (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700850#define IPEIR 0x02088
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700851#define IPEHR 0x0208c
852#define INSTDONE 0x02090
Jesse Barnes585fb112008-07-29 11:54:06 -0700853#define NOPID 0x02094
854#define HWSTAM 0x02098
Daniel Vetter9d2f41f2012-04-02 21:41:45 +0200855#define DMA_FADD_I8XX 0x020d0
Chris Wilson94e39e22013-10-30 09:28:22 +0000856#define RING_BBSTATE(base) ((base)+0x110)
Ville Syrjälä3dda20a2013-12-10 21:44:43 +0200857#define RING_BBADDR(base) ((base)+0x140)
858#define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
Eric Anholt71cf39b2010-03-08 23:41:55 -0800859
Chris Wilsonf4068392010-10-27 20:36:41 +0100860#define ERROR_GEN6 0x040a0
Ben Widawsky71e172e2012-08-20 16:15:13 -0700861#define GEN7_ERR_INT 0x44040
Paulo Zanonide032bf2013-04-12 17:57:58 -0300862#define ERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -0300863#define ERR_INT_MMIO_UNCLAIMED (1<<13)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100864#define ERR_INT_PIPE_CRC_DONE_C (1<<8)
Paulo Zanoni86642812013-04-12 17:57:57 -0300865#define ERR_INT_FIFO_UNDERRUN_C (1<<6)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100866#define ERR_INT_PIPE_CRC_DONE_B (1<<5)
Paulo Zanoni86642812013-04-12 17:57:57 -0300867#define ERR_INT_FIFO_UNDERRUN_B (1<<3)
Shuang He8bf1e9f2013-10-15 18:55:27 +0100868#define ERR_INT_PIPE_CRC_DONE_A (1<<2)
Daniel Vetter5a69b892013-10-16 22:55:52 +0200869#define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -0300870#define ERR_INT_FIFO_UNDERRUN_A (1<<0)
Daniel Vetter7336df62013-07-09 22:59:16 +0200871#define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Chris Wilsonf4068392010-10-27 20:36:41 +0100872
Paulo Zanoni3f1e1092013-02-18 19:00:21 -0300873#define FPGA_DBG 0x42300
874#define FPGA_DBG_RM_NOCLAIM (1<<31)
875
Chris Wilson0f3b6842013-01-15 12:05:55 +0000876#define DERRMR 0x44050
Ben Widawsky4e0bbc32013-11-02 21:07:07 -0700877/* Note that HBLANK events are reserved on bdw+ */
Chris Wilsonffe74d72013-08-26 20:58:12 +0100878#define DERRMR_PIPEA_SCANLINE (1<<0)
879#define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
880#define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
881#define DERRMR_PIPEA_VBLANK (1<<3)
882#define DERRMR_PIPEA_HBLANK (1<<5)
883#define DERRMR_PIPEB_SCANLINE (1<<8)
884#define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
885#define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
886#define DERRMR_PIPEB_VBLANK (1<<11)
887#define DERRMR_PIPEB_HBLANK (1<<13)
888/* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
889#define DERRMR_PIPEC_SCANLINE (1<<14)
890#define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
891#define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
892#define DERRMR_PIPEC_VBLANK (1<<21)
893#define DERRMR_PIPEC_HBLANK (1<<22)
894
Chris Wilson0f3b6842013-01-15 12:05:55 +0000895
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700896/* GM45+ chicken bits -- debug workaround bits that may be required
897 * for various sorts of correct behavior. The top 16 bits of each are
898 * the enables for writing to the corresponding low bit.
899 */
900#define _3D_CHICKEN 0x02084
Daniel Vetter42839082012-12-14 23:38:28 +0100901#define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700902#define _3D_CHICKEN2 0x0208c
903/* Disables pipelining of read flushes past the SF-WIZ interface.
904 * Required on all Ironlake steppings according to the B-Spec, but the
905 * particular danger of not doing so is not specified.
906 */
907# define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
908#define _3D_CHICKEN3 0x02090
Jesse Barnes87f80202012-10-02 17:43:41 -0500909#define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
Kenneth Graunke26b6e442012-10-07 08:51:07 -0700910#define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
Ville Syrjäläe927ecd2014-02-04 21:59:18 +0200911#define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
912#define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
Eric Anholtde6e2ea2010-11-06 14:53:32 -0700913
Eric Anholt71cf39b2010-03-08 23:41:55 -0800914#define MI_MODE 0x0209c
915# define VS_TIMER_DISPATCH (1 << 6)
Eric Anholtfc74d8e2012-01-19 10:50:06 -0800916# define MI_FLUSH_ENABLE (1 << 12)
Chris Wilson1c8c38c2013-01-20 16:11:20 +0000917# define ASYNC_FLIP_PERF_DISABLE (1 << 14)
Naresh Kumar Kachhie9fea572014-03-12 16:39:41 +0530918# define MODE_IDLE (1 << 9)
Chris Wilson9991ae72014-04-02 16:36:07 +0100919# define STOP_RING (1 << 8)
Eric Anholt71cf39b2010-03-08 23:41:55 -0800920
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700921#define GEN6_GT_MODE 0x20d0
Ville Syrjäläa607c1a2014-02-04 21:59:19 +0200922#define GEN7_GT_MODE 0x7008
Ville Syrjälä8d85d272014-02-04 21:59:15 +0200923#define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
924#define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
925#define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
926#define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
927#define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
Daniel Vetter6547fbd2012-12-14 23:38:29 +0100928#define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
Ben Widawskyf8f2ac92012-10-03 19:34:24 -0700929
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000930#define GFX_MODE 0x02520
Jesse Barnesb095cd02011-08-12 15:28:32 -0700931#define GFX_MODE_GEN7 0x0229c
Daniel Vetter5eb719c2012-02-09 17:15:48 +0100932#define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000933#define GFX_RUN_LIST_ENABLE (1<<15)
Chris Wilsonaa83e302014-03-21 17:18:54 +0000934#define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
Chris Wilson1ec14ad2010-12-04 11:30:53 +0000935#define GFX_SURFACE_FAULT_ENABLE (1<<12)
936#define GFX_REPLAY_MODE (1<<11)
937#define GFX_PSMI_GRANULARITY (1<<10)
938#define GFX_PPGTT_ENABLE (1<<9)
939
Daniel Vettera7e806d2012-07-11 16:27:55 +0200940#define VLV_DISPLAY_BASE 0x180000
941
Jesse Barnes585fb112008-07-29 11:54:06 -0700942#define SCPD0 0x0209c /* 915+ only */
943#define IER 0x020a0
944#define IIR 0x020a4
945#define IMR 0x020a8
946#define ISR 0x020ac
Ville Syrjälä07ec7ec2013-01-24 15:29:51 +0200947#define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
Jesse Barnes2d809572012-10-25 12:15:44 -0700948#define GCFG_DIS (1<<8)
Ville Syrjäläff763012013-01-24 15:29:52 +0200949#define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
950#define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
951#define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
952#define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
953#define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
Jesse Barnesc9cddff2013-05-08 10:45:13 -0700954#define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
Ville Syrjälä90a72f82013-02-19 23:16:44 +0200955#define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
Jesse Barnes585fb112008-07-29 11:54:06 -0700956#define EIR 0x020b0
957#define EMR 0x020b4
958#define ESR 0x020b8
Jesse Barnes63eeaf32009-06-18 16:56:52 -0700959#define GM45_ERROR_PAGE_TABLE (1<<5)
960#define GM45_ERROR_MEM_PRIV (1<<4)
961#define I915_ERROR_PAGE_TABLE (1<<4)
962#define GM45_ERROR_CP_PRIV (1<<3)
963#define I915_ERROR_MEMORY_REFRESH (1<<1)
964#define I915_ERROR_INSTRUCTION (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -0700965#define INSTPM 0x020c0
Li Pengee980b82010-01-27 19:01:11 +0800966#define INSTPM_SELF_EN (1<<12) /* 915GM only */
Chris Wilson8692d00e2011-02-05 10:08:21 +0000967#define INSTPM_AGPBUSY_DIS (1<<11) /* gen3: when disabled, pending interrupts
968 will not assert AGPBUSY# and will only
969 be delivered when out of C3. */
Ben Widawsky84f9f932011-12-12 19:21:58 -0800970#define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
Chris Wilson884020b2013-08-06 19:01:14 +0100971#define INSTPM_TLB_INVALIDATE (1<<9)
972#define INSTPM_SYNC_FLUSH (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -0700973#define ACTHD 0x020c8
974#define FW_BLC 0x020d8
Chris Wilson8692d00e2011-02-05 10:08:21 +0000975#define FW_BLC2 0x020dc
Jesse Barnes585fb112008-07-29 11:54:06 -0700976#define FW_BLC_SELF 0x020e0 /* 915+ only */
Li Pengee980b82010-01-27 19:01:11 +0800977#define FW_BLC_SELF_EN_MASK (1<<31)
978#define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
979#define FW_BLC_SELF_EN (1<<15) /* 945 only */
Shaohua Li7662c8b2009-06-26 11:23:55 +0800980#define MM_BURST_LENGTH 0x00700000
981#define MM_FIFO_WATERMARK 0x0001F000
982#define LM_BURST_LENGTH 0x00000700
983#define LM_FIFO_WATERMARK 0x0000001F
Jesse Barnes585fb112008-07-29 11:54:06 -0700984#define MI_ARB_STATE 0x020e4 /* 915+ only */
Keith Packard45503de2010-07-19 21:12:35 -0700985
986/* Make render/texture TLB fetches lower priorty than associated data
987 * fetches. This is not turned on by default
988 */
989#define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
990
991/* Isoch request wait on GTT enable (Display A/B/C streams).
992 * Make isoch requests stall on the TLB update. May cause
993 * display underruns (test mode only)
994 */
995#define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
996
997/* Block grant count for isoch requests when block count is
998 * set to a finite value.
999 */
1000#define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
1001#define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
1002#define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
1003#define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
1004#define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
1005
1006/* Enable render writes to complete in C2/C3/C4 power states.
1007 * If this isn't enabled, render writes are prevented in low
1008 * power states. That seems bad to me.
1009 */
1010#define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
1011
1012/* This acknowledges an async flip immediately instead
1013 * of waiting for 2TLB fetches.
1014 */
1015#define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
1016
1017/* Enables non-sequential data reads through arbiter
1018 */
Akshay Joshi0206e352011-08-16 15:34:10 -04001019#define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
Keith Packard45503de2010-07-19 21:12:35 -07001020
1021/* Disable FSB snooping of cacheable write cycles from binner/render
1022 * command stream
1023 */
1024#define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
1025
1026/* Arbiter time slice for non-isoch streams */
1027#define MI_ARB_TIME_SLICE_MASK (7 << 5)
1028#define MI_ARB_TIME_SLICE_1 (0 << 5)
1029#define MI_ARB_TIME_SLICE_2 (1 << 5)
1030#define MI_ARB_TIME_SLICE_4 (2 << 5)
1031#define MI_ARB_TIME_SLICE_6 (3 << 5)
1032#define MI_ARB_TIME_SLICE_8 (4 << 5)
1033#define MI_ARB_TIME_SLICE_10 (5 << 5)
1034#define MI_ARB_TIME_SLICE_14 (6 << 5)
1035#define MI_ARB_TIME_SLICE_16 (7 << 5)
1036
1037/* Low priority grace period page size */
1038#define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
1039#define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
1040
1041/* Disable display A/B trickle feed */
1042#define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
1043
1044/* Set display plane priority */
1045#define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
1046#define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
1047
Jesse Barnes585fb112008-07-29 11:54:06 -07001048#define CACHE_MODE_0 0x02120 /* 915+ only */
Daniel Vetter4358a372012-10-18 11:49:51 +02001049#define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001050#define CM0_IZ_OPT_DISABLE (1<<6)
1051#define CM0_ZR_OPT_DISABLE (1<<5)
Daniel Vetter009be662012-04-11 20:42:42 +02001052#define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
Jesse Barnes585fb112008-07-29 11:54:06 -07001053#define CM0_DEPTH_EVICT_DISABLE (1<<4)
1054#define CM0_COLOR_EVICT_DISABLE (1<<3)
1055#define CM0_DEPTH_WRITE_DISABLE (1<<1)
1056#define CM0_RC_OP_FLUSH_DISABLE (1<<0)
1057#define GFX_FLSH_CNTL 0x02170 /* 915+ only */
Ben Widawsky0f9b91c2012-11-04 09:21:30 -08001058#define GFX_FLSH_CNTL_GEN6 0x101008
1059#define GFX_FLSH_CNTL_EN (1<<0)
Jesse Barnes1afe3e92010-03-26 10:35:20 -07001060#define ECOSKPD 0x021d0
1061#define ECO_GATING_CX_ONLY (1<<3)
1062#define ECO_FLIP_DONE (1<<0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001063
Chia-I Wufe27c602014-01-28 13:29:33 +08001064#define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
Akash Goel4e046322014-04-04 17:14:38 +05301065#define RC_OP_FLUSH_ENABLE (1<<0)
Chia-I Wufe27c602014-01-28 13:29:33 +08001066#define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
Jesse Barnesfb046852012-03-28 13:39:26 -07001067#define CACHE_MODE_1 0x7004 /* IVB+ */
Damien Lespiau5d708682014-03-26 18:41:51 +00001068#define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
1069#define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
Jesse Barnesfb046852012-03-28 13:39:26 -07001070
Jesse Barnes4efe0702011-01-18 11:25:41 -08001071#define GEN6_BLITTER_ECOSKPD 0x221d0
1072#define GEN6_BLITTER_LOCK_SHIFT 16
1073#define GEN6_BLITTER_FBC_NOTIFY (1<<3)
1074
Ville Syrjälä295e8bb2014-02-27 21:59:01 +02001075#define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
1076#define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
1077
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001078#define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
Chris Wilson12f55812012-07-05 17:14:01 +01001079#define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
1080#define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
1081#define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
1082#define GEN6_BSD_GO_INDICATOR (1 << 4)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001083
Ben Widawskycc609d52013-05-28 19:22:29 -07001084/* On modern GEN architectures interrupt control consists of two sets
1085 * of registers. The first set pertains to the ring generating the
1086 * interrupt. The second control is for the functional block generating the
1087 * interrupt. These are PM, GT, DE, etc.
1088 *
1089 * Luckily *knocks on wood* all the ring interrupt bits match up with the
1090 * GT interrupt bits, so we don't need to duplicate the defines.
1091 *
1092 * These defines should cover us well from SNB->HSW with minor exceptions
1093 * it can also work on ILK.
1094 */
1095#define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
1096#define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
1097#define GT_BLT_USER_INTERRUPT (1 << 22)
1098#define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
1099#define GT_BSD_USER_INTERRUPT (1 << 12)
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001100#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
Ben Widawskycc609d52013-05-28 19:22:29 -07001101#define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
1102#define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
1103#define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
1104#define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
1105#define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
1106#define GT_RENDER_USER_INTERRUPT (1 << 0)
1107
Ben Widawsky12638c52013-05-28 19:22:31 -07001108#define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
1109#define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
1110
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001111#define GT_PARITY_ERROR(dev) \
1112 (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
Dan Carpenter45f80d52013-09-24 10:57:35 +03001113 (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
Ben Widawsky35a85ac2013-09-19 11:13:41 -07001114
Ben Widawskycc609d52013-05-28 19:22:29 -07001115/* These are all the "old" interrupts */
1116#define ILK_BSD_USER_INTERRUPT (1<<5)
1117#define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
1118#define I915_DISPLAY_PORT_INTERRUPT (1<<17)
1119#define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
1120#define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
1121#define I915_HWB_OOM_INTERRUPT (1<<13)
1122#define I915_SYNC_STATUS_INTERRUPT (1<<12)
1123#define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
1124#define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
1125#define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
1126#define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
1127#define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
1128#define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
1129#define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
1130#define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
1131#define I915_DEBUG_INTERRUPT (1<<2)
1132#define I915_USER_INTERRUPT (1<<1)
1133#define I915_ASLE_INTERRUPT (1<<0)
1134#define I915_BSD_USER_INTERRUPT (1 << 25)
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001135
1136#define GEN6_BSD_RNCID 0x12198
1137
Ben Widawskya1e969e2012-04-14 18:41:32 -07001138#define GEN7_FF_THREAD_MODE 0x20a0
1139#define GEN7_FF_SCHED_MASK 0x0077070
Ben Widawskyab57fff2013-12-12 15:28:04 -08001140#define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001141#define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
1142#define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
1143#define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
1144#define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
Ben Widawsky41c0b3a2013-01-26 11:52:00 -08001145#define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
Ben Widawskya1e969e2012-04-14 18:41:32 -07001146#define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
1147#define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
1148#define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
1149#define GEN7_FF_VS_SCHED_HW (0x0<<12)
1150#define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
1151#define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
1152#define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
1153#define GEN7_FF_DS_SCHED_HW (0x0<<4)
1154
Xiang, Haihao881f47b2010-09-19 14:40:43 +01001155/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001156 * Framebuffer compression (915+ only)
1157 */
1158
1159#define FBC_CFB_BASE 0x03200 /* 4k page aligned */
1160#define FBC_LL_BASE 0x03204 /* 4k page aligned */
1161#define FBC_CONTROL 0x03208
1162#define FBC_CTL_EN (1<<31)
1163#define FBC_CTL_PERIODIC (1<<30)
1164#define FBC_CTL_INTERVAL_SHIFT (16)
1165#define FBC_CTL_UNCOMPRESSIBLE (1<<14)
Priit Laes49677902010-03-02 11:37:00 +02001166#define FBC_CTL_C3_IDLE (1<<13)
Jesse Barnes585fb112008-07-29 11:54:06 -07001167#define FBC_CTL_STRIDE_SHIFT (5)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001168#define FBC_CTL_FENCENO_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001169#define FBC_COMMAND 0x0320c
1170#define FBC_CMD_COMPRESS (1<<0)
1171#define FBC_STATUS 0x03210
1172#define FBC_STAT_COMPRESSING (1<<31)
1173#define FBC_STAT_COMPRESSED (1<<30)
1174#define FBC_STAT_MODIFIED (1<<29)
Ville Syrjälä82f34492013-11-28 17:29:55 +02001175#define FBC_STAT_CURRENT_LINE_SHIFT (0)
Jesse Barnes585fb112008-07-29 11:54:06 -07001176#define FBC_CONTROL2 0x03214
1177#define FBC_CTL_FENCE_DBL (0<<4)
1178#define FBC_CTL_IDLE_IMM (0<<2)
1179#define FBC_CTL_IDLE_FULL (1<<2)
1180#define FBC_CTL_IDLE_LINE (2<<2)
1181#define FBC_CTL_IDLE_DEBUG (3<<2)
1182#define FBC_CTL_CPU_FENCE (1<<1)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001183#define FBC_CTL_PLANE(plane) ((plane)<<0)
Ville Syrjäläf64f1722014-01-23 16:49:17 +02001184#define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
Jesse Barnes80824002009-09-10 15:28:06 -07001185#define FBC_TAG 0x03300
Jesse Barnes585fb112008-07-29 11:54:06 -07001186
1187#define FBC_LL_SIZE (1536)
1188
Jesse Barnes74dff282009-09-14 15:39:40 -07001189/* Framebuffer compression for GM45+ */
1190#define DPFC_CB_BASE 0x3200
1191#define DPFC_CONTROL 0x3208
1192#define DPFC_CTL_EN (1<<31)
Ville Syrjälä7f2cf222014-01-23 16:49:11 +02001193#define DPFC_CTL_PLANE(plane) ((plane)<<30)
1194#define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
Jesse Barnes74dff282009-09-14 15:39:40 -07001195#define DPFC_CTL_FENCE_EN (1<<29)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001196#define IVB_DPFC_CTL_FENCE_EN (1<<28)
Chris Wilson9ce9d062011-07-08 12:22:40 +01001197#define DPFC_CTL_PERSISTENT_MODE (1<<25)
Jesse Barnes74dff282009-09-14 15:39:40 -07001198#define DPFC_SR_EN (1<<10)
1199#define DPFC_CTL_LIMIT_1X (0<<6)
1200#define DPFC_CTL_LIMIT_2X (1<<6)
1201#define DPFC_CTL_LIMIT_4X (2<<6)
1202#define DPFC_RECOMP_CTL 0x320c
1203#define DPFC_RECOMP_STALL_EN (1<<27)
1204#define DPFC_RECOMP_STALL_WM_SHIFT (16)
1205#define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
1206#define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
1207#define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
1208#define DPFC_STATUS 0x3210
1209#define DPFC_INVAL_SEG_SHIFT (16)
1210#define DPFC_INVAL_SEG_MASK (0x07ff0000)
1211#define DPFC_COMP_SEG_SHIFT (0)
1212#define DPFC_COMP_SEG_MASK (0x000003ff)
1213#define DPFC_STATUS2 0x3214
1214#define DPFC_FENCE_YOFF 0x3218
1215#define DPFC_CHICKEN 0x3224
1216#define DPFC_HT_MODIFY (1<<31)
1217
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001218/* Framebuffer compression for Ironlake */
1219#define ILK_DPFC_CB_BASE 0x43200
1220#define ILK_DPFC_CONTROL 0x43208
1221/* The bit 28-8 is reserved */
1222#define DPFC_RESERVED (0x1FFFFF00)
1223#define ILK_DPFC_RECOMP_CTL 0x4320c
1224#define ILK_DPFC_STATUS 0x43210
1225#define ILK_DPFC_FENCE_YOFF 0x43218
1226#define ILK_DPFC_CHICKEN 0x43224
1227#define ILK_FBC_RT_BASE 0x2128
1228#define ILK_FBC_RT_VALID (1<<0)
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001229#define SNB_FBC_FRONT_BUFFER (1<<1)
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001230
1231#define ILK_DISPLAY_CHICKEN1 0x42000
1232#define ILK_FBCQ_DIS (1<<22)
Akshay Joshi0206e352011-08-16 15:34:10 -04001233#define ILK_PABSTRETCH_DIS (1<<21)
Yuanhan Liu13982612010-12-15 15:42:31 +08001234
Zhao Yakuib52eb4d2010-06-12 14:32:27 +08001235
Jesse Barnes585fb112008-07-29 11:54:06 -07001236/*
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001237 * Framebuffer compression for Sandybridge
1238 *
1239 * The following two registers are of type GTTMMADR
1240 */
1241#define SNB_DPFC_CTL_SA 0x100100
1242#define SNB_CPU_FENCE_ENABLE (1<<29)
1243#define DPFC_CPU_FENCE_OFFSET 0x100104
1244
Rodrigo Viviabe959c2013-05-06 19:37:33 -03001245/* Framebuffer compression for Ivybridge */
1246#define IVB_FBC_RT_BASE 0x7020
1247
Paulo Zanoni42db64e2013-05-31 16:33:22 -03001248#define IPS_CTL 0x43408
1249#define IPS_ENABLE (1 << 31)
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001250
Rodrigo Vivifd3da6c2013-06-06 16:58:16 -03001251#define MSG_FBC_REND_STATE 0x50380
1252#define FBC_REND_NUKE (1<<2)
1253#define FBC_REND_CACHE_CLEAN (1<<1)
1254
Yuanhan Liu9c04f012010-12-15 15:42:32 +08001255/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001256 * GPIO regs
1257 */
1258#define GPIOA 0x5010
1259#define GPIOB 0x5014
1260#define GPIOC 0x5018
1261#define GPIOD 0x501c
1262#define GPIOE 0x5020
1263#define GPIOF 0x5024
1264#define GPIOG 0x5028
1265#define GPIOH 0x502c
1266# define GPIO_CLOCK_DIR_MASK (1 << 0)
1267# define GPIO_CLOCK_DIR_IN (0 << 1)
1268# define GPIO_CLOCK_DIR_OUT (1 << 1)
1269# define GPIO_CLOCK_VAL_MASK (1 << 2)
1270# define GPIO_CLOCK_VAL_OUT (1 << 3)
1271# define GPIO_CLOCK_VAL_IN (1 << 4)
1272# define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
1273# define GPIO_DATA_DIR_MASK (1 << 8)
1274# define GPIO_DATA_DIR_IN (0 << 9)
1275# define GPIO_DATA_DIR_OUT (1 << 9)
1276# define GPIO_DATA_VAL_MASK (1 << 10)
1277# define GPIO_DATA_VAL_OUT (1 << 11)
1278# define GPIO_DATA_VAL_IN (1 << 12)
1279# define GPIO_DATA_PULLUP_DISABLE (1 << 13)
1280
Chris Wilsonf899fc62010-07-20 15:44:45 -07001281#define GMBUS0 0x5100 /* clock/port select */
1282#define GMBUS_RATE_100KHZ (0<<8)
1283#define GMBUS_RATE_50KHZ (1<<8)
1284#define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
1285#define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
1286#define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
1287#define GMBUS_PORT_DISABLED 0
1288#define GMBUS_PORT_SSC 1
1289#define GMBUS_PORT_VGADDC 2
1290#define GMBUS_PORT_PANEL 3
1291#define GMBUS_PORT_DPC 4 /* HDMIC */
1292#define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
Daniel Kurtze4fd17a2012-03-28 02:36:12 +08001293#define GMBUS_PORT_DPD 6 /* HDMID */
1294#define GMBUS_PORT_RESERVED 7 /* 7 reserved */
Daniel Kurtz2ed06c92012-03-28 02:36:15 +08001295#define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
Chris Wilsonf899fc62010-07-20 15:44:45 -07001296#define GMBUS1 0x5104 /* command/status */
1297#define GMBUS_SW_CLR_INT (1<<31)
1298#define GMBUS_SW_RDY (1<<30)
1299#define GMBUS_ENT (1<<29) /* enable timeout */
1300#define GMBUS_CYCLE_NONE (0<<25)
1301#define GMBUS_CYCLE_WAIT (1<<25)
1302#define GMBUS_CYCLE_INDEX (2<<25)
1303#define GMBUS_CYCLE_STOP (4<<25)
1304#define GMBUS_BYTE_COUNT_SHIFT 16
1305#define GMBUS_SLAVE_INDEX_SHIFT 8
1306#define GMBUS_SLAVE_ADDR_SHIFT 1
1307#define GMBUS_SLAVE_READ (1<<0)
1308#define GMBUS_SLAVE_WRITE (0<<0)
1309#define GMBUS2 0x5108 /* status */
1310#define GMBUS_INUSE (1<<15)
1311#define GMBUS_HW_WAIT_PHASE (1<<14)
1312#define GMBUS_STALL_TIMEOUT (1<<13)
1313#define GMBUS_INT (1<<12)
1314#define GMBUS_HW_RDY (1<<11)
1315#define GMBUS_SATOER (1<<10)
1316#define GMBUS_ACTIVE (1<<9)
1317#define GMBUS3 0x510c /* data buffer bytes 3-0 */
1318#define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
1319#define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
1320#define GMBUS_NAK_EN (1<<3)
1321#define GMBUS_IDLE_EN (1<<2)
1322#define GMBUS_HW_WAIT_EN (1<<1)
1323#define GMBUS_HW_RDY_EN (1<<0)
1324#define GMBUS5 0x5120 /* byte index */
1325#define GMBUS_2BYTE_INDEX_EN (1<<31)
Eric Anholtf0217c42009-12-01 11:56:30 -08001326
Jesse Barnes585fb112008-07-29 11:54:06 -07001327/*
1328 * Clock control & power management
1329 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001330#define DPLL_A_OFFSET 0x6014
1331#define DPLL_B_OFFSET 0x6018
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001332#define DPLL(pipe) (dev_priv->info.dpll_offsets[pipe] + \
1333 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001334
1335#define VGA0 0x6000
1336#define VGA1 0x6004
1337#define VGA_PD 0x6010
1338#define VGA0_PD_P2_DIV_4 (1 << 7)
1339#define VGA0_PD_P1_DIV_2 (1 << 5)
1340#define VGA0_PD_P1_SHIFT 0
1341#define VGA0_PD_P1_MASK (0x1f << 0)
1342#define VGA1_PD_P2_DIV_4 (1 << 15)
1343#define VGA1_PD_P1_DIV_2 (1 << 13)
1344#define VGA1_PD_P1_SHIFT 8
1345#define VGA1_PD_P1_MASK (0x1f << 8)
Jesse Barnes585fb112008-07-29 11:54:06 -07001346#define DPLL_VCO_ENABLE (1 << 31)
Daniel Vetter4a33e482013-07-06 12:52:05 +02001347#define DPLL_SDVO_HIGH_SPEED (1 << 30)
1348#define DPLL_DVO_2X_MODE (1 << 30)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001349#define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
Jesse Barnes585fb112008-07-29 11:54:06 -07001350#define DPLL_SYNCLOCK_ENABLE (1 << 29)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001351#define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
Jesse Barnes585fb112008-07-29 11:54:06 -07001352#define DPLL_VGA_MODE_DIS (1 << 28)
1353#define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
1354#define DPLLB_MODE_LVDS (2 << 26) /* i915 */
1355#define DPLL_MODE_MASK (3 << 26)
1356#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
1357#define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
1358#define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
1359#define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
1360#define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
1361#define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001362#define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
Jesse Barnesa0c4da242012-06-15 11:55:13 -07001363#define DPLL_LOCK_VLV (1<<15)
Daniel Vetter598fac62013-04-18 22:01:46 +02001364#define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001365#define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
Daniel Vetter598fac62013-04-18 22:01:46 +02001366#define DPLL_PORTC_READY_MASK (0xf << 4)
1367#define DPLL_PORTB_READY_MASK (0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07001368
Jesse Barnes585fb112008-07-29 11:54:06 -07001369#define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
1370/*
1371 * The i830 generation, in LVDS mode, defines P1 as the bit number set within
1372 * this field (only one bit may be set).
1373 */
1374#define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
1375#define DPLL_FPA01_P1_POST_DIV_SHIFT 16
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001376#define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
Jesse Barnes585fb112008-07-29 11:54:06 -07001377/* i830, required in DVO non-gang */
1378#define PLL_P2_DIVIDE_BY_4 (1 << 23)
1379#define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
1380#define PLL_REF_INPUT_DREFCLK (0 << 13)
1381#define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
1382#define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
1383#define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
1384#define PLL_REF_INPUT_MASK (3 << 13)
1385#define PLL_LOAD_PULSE_PHASE_SHIFT 9
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001386/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08001387# define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
1388# define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
1389# define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
1390# define DPLL_FPA1_P1_POST_DIV_SHIFT 0
1391# define DPLL_FPA1_P1_POST_DIV_MASK 0xff
1392
Jesse Barnes585fb112008-07-29 11:54:06 -07001393/*
1394 * Parallel to Serial Load Pulse phase selection.
1395 * Selects the phase for the 10X DPLL clock for the PCIe
1396 * digital display port. The range is 4 to 13; 10 or more
1397 * is just a flip delay. The default is 6
1398 */
1399#define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
1400#define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
1401/*
1402 * SDVO multiplier for 945G/GM. Not used on 965.
1403 */
1404#define SDVO_MULTIPLIER_MASK 0x000000ff
1405#define SDVO_MULTIPLIER_SHIFT_HIRES 4
1406#define SDVO_MULTIPLIER_SHIFT_VGA 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001407
1408#define DPLL_A_MD_OFFSET 0x601c /* 965+ only */
1409#define DPLL_B_MD_OFFSET 0x6020 /* 965+ only */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001410#define DPLL_MD(pipe) (dev_priv->info.dpll_md_offsets[pipe] + \
1411 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001412
Jesse Barnes585fb112008-07-29 11:54:06 -07001413/*
1414 * UDI pixel divider, controlling how many pixels are stuffed into a packet.
1415 *
1416 * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
1417 */
1418#define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
1419#define DPLL_MD_UDI_DIVIDER_SHIFT 24
1420/* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
1421#define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
1422#define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
1423/*
1424 * SDVO/UDI pixel multiplier.
1425 *
1426 * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
1427 * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
1428 * modes, the bus rate would be below the limits, so SDVO allows for stuffing
1429 * dummy bytes in the datastream at an increased clock rate, with both sides of
1430 * the link knowing how many bytes are fill.
1431 *
1432 * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
1433 * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
1434 * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
1435 * through an SDVO command.
1436 *
1437 * This register field has values of multiplication factor minus 1, with
1438 * a maximum multiplier of 5 for SDVO.
1439 */
1440#define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
1441#define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
1442/*
1443 * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
1444 * This best be set to the default value (3) or the CRT won't work. No,
1445 * I don't entirely understand what this does...
1446 */
1447#define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
1448#define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
Jesse Barnes25eb05fc2012-03-28 13:39:23 -07001449
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08001450#define _FPA0 0x06040
1451#define _FPA1 0x06044
1452#define _FPB0 0x06048
1453#define _FPB1 0x0604c
1454#define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
1455#define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
Jesse Barnes585fb112008-07-29 11:54:06 -07001456#define FP_N_DIV_MASK 0x003f0000
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001457#define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
Jesse Barnes585fb112008-07-29 11:54:06 -07001458#define FP_N_DIV_SHIFT 16
1459#define FP_M1_DIV_MASK 0x00003f00
1460#define FP_M1_DIV_SHIFT 8
1461#define FP_M2_DIV_MASK 0x0000003f
Adam Jacksonf2b115e2009-12-03 17:14:42 -05001462#define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
Jesse Barnes585fb112008-07-29 11:54:06 -07001463#define FP_M2_DIV_SHIFT 0
1464#define DPLL_TEST 0x606c
1465#define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
1466#define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
1467#define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
1468#define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
1469#define DPLLB_TEST_N_BYPASS (1 << 19)
1470#define DPLLB_TEST_M_BYPASS (1 << 18)
1471#define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
1472#define DPLLA_TEST_N_BYPASS (1 << 3)
1473#define DPLLA_TEST_M_BYPASS (1 << 2)
1474#define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
1475#define D_STATE 0x6104
Chris Wilsondc96e9b2010-10-01 12:05:06 +01001476#define DSTATE_GFX_RESET_I830 (1<<6)
Jesse Barnes652c3932009-08-17 13:31:43 -07001477#define DSTATE_PLL_D3_OFF (1<<3)
1478#define DSTATE_GFX_CLOCK_GATING (1<<1)
1479#define DSTATE_DOT_CLOCK_GATING (1<<0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001480#define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
Jesse Barnes652c3932009-08-17 13:31:43 -07001481# define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
1482# define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
1483# define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
1484# define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
1485# define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
1486# define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
1487# define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
1488# define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
1489# define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
1490# define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
1491# define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
1492# define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
1493# define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
1494# define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
1495# define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
1496# define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
1497# define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
1498# define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
1499# define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
1500# define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
1501# define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
1502# define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
1503# define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
1504# define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
1505# define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
1506# define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
1507# define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
1508# define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
1509/**
1510 * This bit must be set on the 830 to prevent hangs when turning off the
1511 * overlay scaler.
1512 */
1513# define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
1514# define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
1515# define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
1516# define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
1517# define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
1518
1519#define RENCLK_GATE_D1 0x6204
1520# define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
1521# define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
1522# define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
1523# define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
1524# define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
1525# define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
1526# define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
1527# define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
1528# define MAG_CLOCK_GATE_DISABLE (1 << 5)
1529/** This bit must be unset on 855,865 */
1530# define MECI_CLOCK_GATE_DISABLE (1 << 4)
1531# define DCMP_CLOCK_GATE_DISABLE (1 << 3)
1532# define MEC_CLOCK_GATE_DISABLE (1 << 2)
1533# define MECO_CLOCK_GATE_DISABLE (1 << 1)
1534/** This bit must be set on 855,865. */
1535# define SV_CLOCK_GATE_DISABLE (1 << 0)
1536# define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
1537# define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
1538# define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
1539# define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
1540# define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
1541# define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
1542# define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
1543# define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
1544# define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
1545# define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
1546# define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
1547# define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
1548# define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
1549# define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
1550# define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
1551# define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
1552# define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
1553
1554# define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
1555/** This bit must always be set on 965G/965GM */
1556# define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
1557# define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
1558# define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
1559# define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
1560# define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
1561# define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
1562/** This bit must always be set on 965G */
1563# define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
1564# define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
1565# define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
1566# define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
1567# define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
1568# define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
1569# define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
1570# define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
1571# define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
1572# define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
1573# define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
1574# define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
1575# define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
1576# define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
1577# define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
1578# define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
1579# define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
1580# define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
1581# define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
1582
1583#define RENCLK_GATE_D2 0x6208
1584#define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
1585#define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
1586#define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
1587#define RAMCLK_GATE_D 0x6210 /* CRL only */
1588#define DEUC 0x6214 /* CRL only */
Jesse Barnes585fb112008-07-29 11:54:06 -07001589
Ville Syrjäläd88b2272013-01-24 15:29:48 +02001590#define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
Jesse Barnesceb04242012-03-28 13:39:22 -07001591#define FW_CSPWRDWNEN (1<<15)
1592
Ville Syrjäläe0d8d592013-06-12 22:11:18 +03001593#define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
1594
Chon Ming Lee24eb2d52013-09-27 15:31:00 +08001595#define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
1596#define CDCLK_FREQ_SHIFT 4
1597#define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
1598#define CZCLK_FREQ_MASK 0xf
1599#define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
1600
Jesse Barnes585fb112008-07-29 11:54:06 -07001601/*
1602 * Palette regs
1603 */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001604#define PALETTE_A_OFFSET 0xa000
1605#define PALETTE_B_OFFSET 0xa800
Damien Lespiau5c969aa2014-02-07 19:12:48 +00001606#define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
1607 dev_priv->info.display_mmio_offset)
Jesse Barnes585fb112008-07-29 11:54:06 -07001608
Eric Anholt673a3942008-07-30 12:06:12 -07001609/* MCH MMIO space */
1610
1611/*
1612 * MCHBAR mirror.
1613 *
1614 * This mirrors the MCHBAR MMIO space whose location is determined by
1615 * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
1616 * every way. It is not accessible from the CP register read instructions.
1617 *
Paulo Zanoni515b2392013-09-10 19:36:37 -03001618 * Starting from Haswell, you can't write registers using the MCHBAR mirror,
1619 * just read.
Eric Anholt673a3942008-07-30 12:06:12 -07001620 */
1621#define MCHBAR_MIRROR_BASE 0x10000
1622
Yuanhan Liu13982612010-12-15 15:42:31 +08001623#define MCHBAR_MIRROR_BASE_SNB 0x140000
1624
Chris Wilson3ebecd02013-04-12 19:10:13 +01001625/* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
Ben Widawsky153b4b952013-10-22 22:05:09 -07001626#define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
Chris Wilson3ebecd02013-04-12 19:10:13 +01001627
Eric Anholt673a3942008-07-30 12:06:12 -07001628/** 915-945 and GM965 MCH register controlling DRAM channel access */
1629#define DCC 0x10200
1630#define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
1631#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
1632#define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
1633#define DCC_ADDRESSING_MODE_MASK (3 << 0)
1634#define DCC_CHANNEL_XOR_DISABLE (1 << 10)
Eric Anholta7f014f2008-11-25 14:02:05 -08001635#define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
Eric Anholt673a3942008-07-30 12:06:12 -07001636
Li Peng95534262010-05-18 18:58:44 +08001637/** Pineview MCH register contains DDR3 setting */
1638#define CSHRDDR3CTL 0x101a8
1639#define CSHRDDR3CTL_DDR3 (1 << 2)
1640
Eric Anholt673a3942008-07-30 12:06:12 -07001641/** 965 MCH register controlling DRAM channel configuration */
1642#define C0DRB3 0x10206
1643#define C1DRB3 0x10606
1644
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001645/** snb MCH registers for reading the DRAM channel configuration */
1646#define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
1647#define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
1648#define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
1649#define MAD_DIMM_ECC_MASK (0x3 << 24)
1650#define MAD_DIMM_ECC_OFF (0x0 << 24)
1651#define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
1652#define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
1653#define MAD_DIMM_ECC_ON (0x3 << 24)
1654#define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
1655#define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
1656#define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
1657#define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
1658#define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
1659#define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
1660#define MAD_DIMM_A_SELECT (0x1 << 16)
1661/* DIMM sizes are in multiples of 256mb. */
1662#define MAD_DIMM_B_SIZE_SHIFT 8
1663#define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
1664#define MAD_DIMM_A_SIZE_SHIFT 0
1665#define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
1666
Daniel Vetter1d7aaa02013-02-09 21:03:42 +01001667/** snb MCH registers for priority tuning */
1668#define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
1669#define MCH_SSKPD_WM0_MASK 0x3f
1670#define MCH_SSKPD_WM0_VAL 0xc
Daniel Vetterf691e2f2012-02-02 09:58:12 +01001671
Jesse Barnesec013e72013-08-20 10:29:23 +01001672#define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
1673
Keith Packardb11248d2009-06-11 22:28:56 -07001674/* Clocking configuration register */
1675#define CLKCFG 0x10c00
Shaohua Li7662c8b2009-06-26 11:23:55 +08001676#define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
Keith Packardb11248d2009-06-11 22:28:56 -07001677#define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
1678#define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
1679#define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
1680#define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
1681#define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001682/* Note, below two are guess */
Keith Packardb11248d2009-06-11 22:28:56 -07001683#define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
Shaohua Li7662c8b2009-06-26 11:23:55 +08001684#define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
Keith Packardb11248d2009-06-11 22:28:56 -07001685#define CLKCFG_FSB_MASK (7 << 0)
Shaohua Li7662c8b2009-06-26 11:23:55 +08001686#define CLKCFG_MEM_533 (1 << 4)
1687#define CLKCFG_MEM_667 (2 << 4)
1688#define CLKCFG_MEM_800 (3 << 4)
1689#define CLKCFG_MEM_MASK (7 << 4)
1690
Jesse Barnesea056c12010-09-10 10:02:13 -07001691#define TSC1 0x11001
1692#define TSE (1<<0)
Jesse Barnes7648fa92010-05-20 14:28:11 -07001693#define TR1 0x11006
1694#define TSFS 0x11020
1695#define TSFS_SLOPE_MASK 0x0000ff00
1696#define TSFS_SLOPE_SHIFT 8
1697#define TSFS_INTR_MASK 0x000000ff
1698
Jesse Barnesf97108d2010-01-29 11:27:07 -08001699#define CRSTANDVID 0x11100
1700#define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
1701#define PXVFREQ_PX_MASK 0x7f000000
1702#define PXVFREQ_PX_SHIFT 24
1703#define VIDFREQ_BASE 0x11110
1704#define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
1705#define VIDFREQ2 0x11114
1706#define VIDFREQ3 0x11118
1707#define VIDFREQ4 0x1111c
1708#define VIDFREQ_P0_MASK 0x1f000000
1709#define VIDFREQ_P0_SHIFT 24
1710#define VIDFREQ_P0_CSCLK_MASK 0x00f00000
1711#define VIDFREQ_P0_CSCLK_SHIFT 20
1712#define VIDFREQ_P0_CRCLK_MASK 0x000f0000
1713#define VIDFREQ_P0_CRCLK_SHIFT 16
1714#define VIDFREQ_P1_MASK 0x00001f00
1715#define VIDFREQ_P1_SHIFT 8
1716#define VIDFREQ_P1_CSCLK_MASK 0x000000f0
1717#define VIDFREQ_P1_CSCLK_SHIFT 4
1718#define VIDFREQ_P1_CRCLK_MASK 0x0000000f
1719#define INTTOEXT_BASE_ILK 0x11300
1720#define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
1721#define INTTOEXT_MAP3_SHIFT 24
1722#define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
1723#define INTTOEXT_MAP2_SHIFT 16
1724#define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
1725#define INTTOEXT_MAP1_SHIFT 8
1726#define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
1727#define INTTOEXT_MAP0_SHIFT 0
1728#define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
1729#define MEMSWCTL 0x11170 /* Ironlake only */
1730#define MEMCTL_CMD_MASK 0xe000
1731#define MEMCTL_CMD_SHIFT 13
1732#define MEMCTL_CMD_RCLK_OFF 0
1733#define MEMCTL_CMD_RCLK_ON 1
1734#define MEMCTL_CMD_CHFREQ 2
1735#define MEMCTL_CMD_CHVID 3
1736#define MEMCTL_CMD_VMMOFF 4
1737#define MEMCTL_CMD_VMMON 5
1738#define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
1739 when command complete */
1740#define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
1741#define MEMCTL_FREQ_SHIFT 8
1742#define MEMCTL_SFCAVM (1<<7)
1743#define MEMCTL_TGT_VID_MASK 0x007f
1744#define MEMIHYST 0x1117c
1745#define MEMINTREN 0x11180 /* 16 bits */
1746#define MEMINT_RSEXIT_EN (1<<8)
1747#define MEMINT_CX_SUPR_EN (1<<7)
1748#define MEMINT_CONT_BUSY_EN (1<<6)
1749#define MEMINT_AVG_BUSY_EN (1<<5)
1750#define MEMINT_EVAL_CHG_EN (1<<4)
1751#define MEMINT_MON_IDLE_EN (1<<3)
1752#define MEMINT_UP_EVAL_EN (1<<2)
1753#define MEMINT_DOWN_EVAL_EN (1<<1)
1754#define MEMINT_SW_CMD_EN (1<<0)
1755#define MEMINTRSTR 0x11182 /* 16 bits */
1756#define MEM_RSEXIT_MASK 0xc000
1757#define MEM_RSEXIT_SHIFT 14
1758#define MEM_CONT_BUSY_MASK 0x3000
1759#define MEM_CONT_BUSY_SHIFT 12
1760#define MEM_AVG_BUSY_MASK 0x0c00
1761#define MEM_AVG_BUSY_SHIFT 10
1762#define MEM_EVAL_CHG_MASK 0x0300
1763#define MEM_EVAL_BUSY_SHIFT 8
1764#define MEM_MON_IDLE_MASK 0x00c0
1765#define MEM_MON_IDLE_SHIFT 6
1766#define MEM_UP_EVAL_MASK 0x0030
1767#define MEM_UP_EVAL_SHIFT 4
1768#define MEM_DOWN_EVAL_MASK 0x000c
1769#define MEM_DOWN_EVAL_SHIFT 2
1770#define MEM_SW_CMD_MASK 0x0003
1771#define MEM_INT_STEER_GFX 0
1772#define MEM_INT_STEER_CMR 1
1773#define MEM_INT_STEER_SMI 2
1774#define MEM_INT_STEER_SCI 3
1775#define MEMINTRSTS 0x11184
1776#define MEMINT_RSEXIT (1<<7)
1777#define MEMINT_CONT_BUSY (1<<6)
1778#define MEMINT_AVG_BUSY (1<<5)
1779#define MEMINT_EVAL_CHG (1<<4)
1780#define MEMINT_MON_IDLE (1<<3)
1781#define MEMINT_UP_EVAL (1<<2)
1782#define MEMINT_DOWN_EVAL (1<<1)
1783#define MEMINT_SW_CMD (1<<0)
1784#define MEMMODECTL 0x11190
1785#define MEMMODE_BOOST_EN (1<<31)
1786#define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
1787#define MEMMODE_BOOST_FREQ_SHIFT 24
1788#define MEMMODE_IDLE_MODE_MASK 0x00030000
1789#define MEMMODE_IDLE_MODE_SHIFT 16
1790#define MEMMODE_IDLE_MODE_EVAL 0
1791#define MEMMODE_IDLE_MODE_CONT 1
1792#define MEMMODE_HWIDLE_EN (1<<15)
1793#define MEMMODE_SWMODE_EN (1<<14)
1794#define MEMMODE_RCLK_GATE (1<<13)
1795#define MEMMODE_HW_UPDATE (1<<12)
1796#define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
1797#define MEMMODE_FSTART_SHIFT 8
1798#define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
1799#define MEMMODE_FMAX_SHIFT 4
1800#define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
1801#define RCBMAXAVG 0x1119c
1802#define MEMSWCTL2 0x1119e /* Cantiga only */
1803#define SWMEMCMD_RENDER_OFF (0 << 13)
1804#define SWMEMCMD_RENDER_ON (1 << 13)
1805#define SWMEMCMD_SWFREQ (2 << 13)
1806#define SWMEMCMD_TARVID (3 << 13)
1807#define SWMEMCMD_VRM_OFF (4 << 13)
1808#define SWMEMCMD_VRM_ON (5 << 13)
1809#define CMDSTS (1<<12)
1810#define SFCAVM (1<<11)
1811#define SWFREQ_MASK 0x0380 /* P0-7 */
1812#define SWFREQ_SHIFT 7
1813#define TARVID_MASK 0x001f
1814#define MEMSTAT_CTG 0x111a0
1815#define RCBMINAVG 0x111a0
1816#define RCUPEI 0x111b0
1817#define RCDNEI 0x111b4
Jesse Barnes88271da2011-01-05 12:01:24 -08001818#define RSTDBYCTL 0x111b8
1819#define RS1EN (1<<31)
1820#define RS2EN (1<<30)
1821#define RS3EN (1<<29)
1822#define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
1823#define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
1824#define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
1825#define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
1826#define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
1827#define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
1828#define RSX_STATUS_MASK (7<<20)
1829#define RSX_STATUS_ON (0<<20)
1830#define RSX_STATUS_RC1 (1<<20)
1831#define RSX_STATUS_RC1E (2<<20)
1832#define RSX_STATUS_RS1 (3<<20)
1833#define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
1834#define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
1835#define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
1836#define RSX_STATUS_RSVD2 (7<<20)
1837#define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
1838#define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
1839#define JRSC (1<<17) /* rsx coupled to cpu c-state */
1840#define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
1841#define RS1CONTSAV_MASK (3<<14)
1842#define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
1843#define RS1CONTSAV_RSVD (1<<14)
1844#define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
1845#define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
1846#define NORMSLEXLAT_MASK (3<<12)
1847#define SLOW_RS123 (0<<12)
1848#define SLOW_RS23 (1<<12)
1849#define SLOW_RS3 (2<<12)
1850#define NORMAL_RS123 (3<<12)
1851#define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
1852#define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
1853#define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
1854#define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
1855#define RS_CSTATE_MASK (3<<4)
1856#define RS_CSTATE_C367_RS1 (0<<4)
1857#define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
1858#define RS_CSTATE_RSVD (2<<4)
1859#define RS_CSTATE_C367_RS2 (3<<4)
1860#define REDSAVES (1<<3) /* no context save if was idle during rs0 */
1861#define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
Jesse Barnesf97108d2010-01-29 11:27:07 -08001862#define VIDCTL 0x111c0
1863#define VIDSTS 0x111c8
1864#define VIDSTART 0x111cc /* 8 bits */
1865#define MEMSTAT_ILK 0x111f8
1866#define MEMSTAT_VID_MASK 0x7f00
1867#define MEMSTAT_VID_SHIFT 8
1868#define MEMSTAT_PSTATE_MASK 0x00f8
1869#define MEMSTAT_PSTATE_SHIFT 3
1870#define MEMSTAT_MON_ACTV (1<<2)
1871#define MEMSTAT_SRC_CTL_MASK 0x0003
1872#define MEMSTAT_SRC_CTL_CORE 0
1873#define MEMSTAT_SRC_CTL_TRB 1
1874#define MEMSTAT_SRC_CTL_THM 2
1875#define MEMSTAT_SRC_CTL_STDBY 3
1876#define RCPREVBSYTUPAVG 0x113b8
1877#define RCPREVBSYTDNAVG 0x113bc
Jesse Barnesea056c12010-09-10 10:02:13 -07001878#define PMMISC 0x11214
1879#define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
Jesse Barnes7648fa92010-05-20 14:28:11 -07001880#define SDEW 0x1124c
1881#define CSIEW0 0x11250
1882#define CSIEW1 0x11254
1883#define CSIEW2 0x11258
1884#define PEW 0x1125c
1885#define DEW 0x11270
1886#define MCHAFE 0x112c0
1887#define CSIEC 0x112e0
1888#define DMIEC 0x112e4
1889#define DDREC 0x112e8
1890#define PEG0EC 0x112ec
1891#define PEG1EC 0x112f0
1892#define GFXEC 0x112f4
1893#define RPPREVBSYTUPAVG 0x113b8
1894#define RPPREVBSYTDNAVG 0x113bc
1895#define ECR 0x11600
1896#define ECR_GPFE (1<<31)
1897#define ECR_IMONE (1<<30)
1898#define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
1899#define OGW0 0x11608
1900#define OGW1 0x1160c
1901#define EG0 0x11610
1902#define EG1 0x11614
1903#define EG2 0x11618
1904#define EG3 0x1161c
1905#define EG4 0x11620
1906#define EG5 0x11624
1907#define EG6 0x11628
1908#define EG7 0x1162c
1909#define PXW 0x11664
1910#define PXWL 0x11680
1911#define LCFUSE02 0x116c0
1912#define LCFUSE_HIV_MASK 0x000000ff
1913#define CSIPLL0 0x12c10
1914#define DDRMPLL1 0X12c20
Eric Anholt7d573822009-01-02 13:33:00 -08001915#define PEG_BAND_GAP_DATA 0x14d68
1916
Chris Wilsonc4de7b02012-07-02 11:51:03 -03001917#define GEN6_GT_THREAD_STATUS_REG 0x13805c
1918#define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
1919#define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
1920
Ben Widawsky153b4b952013-10-22 22:05:09 -07001921#define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
1922#define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
1923#define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08001924
Jesse Barnes585fb112008-07-29 11:54:06 -07001925/*
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001926 * Logical Context regs
1927 */
1928#define CCID 0x2180
1929#define CCID_EN (1<<0)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001930/*
1931 * Notes on SNB/IVB/VLV context size:
1932 * - Power context is saved elsewhere (LLC or stolen)
1933 * - Ring/execlist context is saved on SNB, not on IVB
1934 * - Extended context size already includes render context size
1935 * - We always need to follow the extended context size.
1936 * SNB BSpec has comments indicating that we should use the
1937 * render context size instead if execlists are disabled, but
1938 * based on empirical testing that's just nonsense.
1939 * - Pipelined/VF state is saved on SNB/IVB respectively
1940 * - GT1 size just indicates how much of render context
1941 * doesn't need saving on GT1
1942 */
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001943#define CXT_SIZE 0x21a0
1944#define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
1945#define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
1946#define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
1947#define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
1948#define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001949#define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001950 GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
1951 GEN6_CXT_PIPELINE_SIZE(cxt_reg))
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001952#define GEN7_CXT_SIZE 0x21a8
Ben Widawsky6a4ea1242012-07-18 10:10:10 -07001953#define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
1954#define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001955#define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
1956#define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
1957#define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
1958#define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
Ville Syrjäläe8016052013-08-22 19:23:13 +03001959#define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
Ben Widawsky4f91dd62012-07-18 10:10:09 -07001960 GEN7_CXT_VFSTATE_SIZE(ctx_reg))
Ben Widawskya0de80a2013-06-25 21:53:40 -07001961/* Haswell does have the CXT_SIZE register however it does not appear to be
1962 * valid. Now, docs explain in dwords what is in the context object. The full
1963 * size is 70720 bytes, however, the power context and execlist context will
1964 * never be saved (power context is stored elsewhere, and execlists don't work
1965 * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
1966 */
1967#define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
Ben Widawsky88976442013-11-02 21:07:05 -07001968/* Same as Haswell, but 72064 bytes now. */
1969#define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
1970
Ben Widawskyfe1cc682012-06-04 14:42:41 -07001971
Jesse Barnese454a052013-09-26 17:55:58 -07001972#define VLV_CLK_CTL2 0x101104
1973#define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
1974
Zou Nan haiaa40d6b2010-06-25 13:40:23 +08001975/*
Jesse Barnes585fb112008-07-29 11:54:06 -07001976 * Overlay regs
1977 */
1978
1979#define OVADD 0x30000
1980#define DOVSTA 0x30008
1981#define OC_BUF (0x3<<20)
1982#define OGAMC5 0x30010
1983#define OGAMC4 0x30014
1984#define OGAMC3 0x30018
1985#define OGAMC2 0x3001c
1986#define OGAMC1 0x30020
1987#define OGAMC0 0x30024
1988
1989/*
1990 * Display engine regs
1991 */
1992
Shuang He8bf1e9f2013-10-15 18:55:27 +01001993/* Pipe A CRC regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02001994#define _PIPE_CRC_CTL_A 0x60050
Shuang He8bf1e9f2013-10-15 18:55:27 +01001995#define PIPE_CRC_ENABLE (1 << 31)
Daniel Vetterb4437a42013-10-16 22:55:54 +02001996/* ivb+ source selection */
Shuang He8bf1e9f2013-10-15 18:55:27 +01001997#define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
1998#define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
1999#define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002000/* ilk+ source selection */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002001#define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
2002#define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
2003#define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
2004/* embedded DP port on the north display block, reserved on ivb */
2005#define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
2006#define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
Daniel Vetterb4437a42013-10-16 22:55:54 +02002007/* vlv source selection */
2008#define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
2009#define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
2010#define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
2011/* with DP port the pipe source is invalid */
2012#define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
2013#define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
2014#define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
2015/* gen3+ source selection */
2016#define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
2017#define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
2018#define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
2019/* with DP/TV port the pipe source is invalid */
2020#define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
2021#define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
2022#define PIPE_CRC_SOURCE_TV_POST (5 << 28)
2023#define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
2024#define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
2025/* gen2 doesn't have source selection bits */
Daniel Vetter52f843f2013-10-21 17:26:38 +02002026#define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
Daniel Vetterb4437a42013-10-16 22:55:54 +02002027
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002028#define _PIPE_CRC_RES_1_A_IVB 0x60064
2029#define _PIPE_CRC_RES_2_A_IVB 0x60068
2030#define _PIPE_CRC_RES_3_A_IVB 0x6006c
2031#define _PIPE_CRC_RES_4_A_IVB 0x60070
2032#define _PIPE_CRC_RES_5_A_IVB 0x60074
2033
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002034#define _PIPE_CRC_RES_RED_A 0x60060
2035#define _PIPE_CRC_RES_GREEN_A 0x60064
2036#define _PIPE_CRC_RES_BLUE_A 0x60068
2037#define _PIPE_CRC_RES_RES1_A_I915 0x6006c
2038#define _PIPE_CRC_RES_RES2_A_G4X 0x60080
Shuang He8bf1e9f2013-10-15 18:55:27 +01002039
2040/* Pipe B CRC regs */
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002041#define _PIPE_CRC_RES_1_B_IVB 0x61064
2042#define _PIPE_CRC_RES_2_B_IVB 0x61068
2043#define _PIPE_CRC_RES_3_B_IVB 0x6106c
2044#define _PIPE_CRC_RES_4_B_IVB 0x61070
2045#define _PIPE_CRC_RES_5_B_IVB 0x61074
Shuang He8bf1e9f2013-10-15 18:55:27 +01002046
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002047#define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002048#define PIPE_CRC_RES_1_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002049 _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002050#define PIPE_CRC_RES_2_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002051 _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002052#define PIPE_CRC_RES_3_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002053 _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002054#define PIPE_CRC_RES_4_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002055 _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002056#define PIPE_CRC_RES_5_IVB(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002057 _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
Shuang He8bf1e9f2013-10-15 18:55:27 +01002058
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002059#define PIPE_CRC_RES_RED(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002060 _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002061#define PIPE_CRC_RES_GREEN(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002062 _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002063#define PIPE_CRC_RES_BLUE(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002064 _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002065#define PIPE_CRC_RES_RES1_I915(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002066 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
Daniel Vetter0b5c5ed2013-10-16 22:55:53 +02002067#define PIPE_CRC_RES_RES2_G4X(pipe) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002068 _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
Daniel Vetter5a6b5c82013-10-16 22:55:47 +02002069
Jesse Barnes585fb112008-07-29 11:54:06 -07002070/* Pipe A timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002071#define _HTOTAL_A 0x60000
2072#define _HBLANK_A 0x60004
2073#define _HSYNC_A 0x60008
2074#define _VTOTAL_A 0x6000c
2075#define _VBLANK_A 0x60010
2076#define _VSYNC_A 0x60014
2077#define _PIPEASRC 0x6001c
2078#define _BCLRPAT_A 0x60020
2079#define _VSYNCSHIFT_A 0x60028
Jesse Barnes585fb112008-07-29 11:54:06 -07002080
2081/* Pipe B timing regs */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002082#define _HTOTAL_B 0x61000
2083#define _HBLANK_B 0x61004
2084#define _HSYNC_B 0x61008
2085#define _VTOTAL_B 0x6100c
2086#define _VBLANK_B 0x61010
2087#define _VSYNC_B 0x61014
2088#define _PIPEBSRC 0x6101c
2089#define _BCLRPAT_B 0x61020
2090#define _VSYNCSHIFT_B 0x61028
Daniel Vetter0529a0d2012-01-28 14:49:24 +01002091
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002092#define TRANSCODER_A_OFFSET 0x60000
2093#define TRANSCODER_B_OFFSET 0x61000
2094#define TRANSCODER_C_OFFSET 0x62000
2095#define TRANSCODER_EDP_OFFSET 0x6f000
2096
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002097#define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
2098 dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
2099 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02002100
2101#define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
2102#define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
2103#define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
2104#define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
2105#define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
2106#define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
2107#define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
2108#define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
2109#define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
Chris Wilson5eddb702010-09-11 13:48:45 +01002110
Ben Widawskyed8546a2013-11-04 22:45:05 -08002111/* HSW+ eDP PSR registers */
2112#define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
Ben Widawsky18b59922013-09-20 09:35:30 -07002113#define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002114#define EDP_PSR_ENABLE (1<<31)
2115#define EDP_PSR_LINK_DISABLE (0<<27)
2116#define EDP_PSR_LINK_STANDBY (1<<27)
2117#define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
2118#define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
2119#define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
2120#define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
2121#define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
2122#define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
2123#define EDP_PSR_SKIP_AUX_EXIT (1<<12)
2124#define EDP_PSR_TP1_TP2_SEL (0<<11)
2125#define EDP_PSR_TP1_TP3_SEL (1<<11)
2126#define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
2127#define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
2128#define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
2129#define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
2130#define EDP_PSR_TP1_TIME_500us (0<<4)
2131#define EDP_PSR_TP1_TIME_100us (1<<4)
2132#define EDP_PSR_TP1_TIME_2500us (2<<4)
2133#define EDP_PSR_TP1_TIME_0us (3<<4)
2134#define EDP_PSR_IDLE_FRAME_SHIFT 0
2135
Ben Widawsky18b59922013-09-20 09:35:30 -07002136#define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
2137#define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002138#define EDP_PSR_DPCD_COMMAND 0x80060000
Ben Widawsky18b59922013-09-20 09:35:30 -07002139#define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002140#define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
Ben Widawsky18b59922013-09-20 09:35:30 -07002141#define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
2142#define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
2143#define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002144
Ben Widawsky18b59922013-09-20 09:35:30 -07002145#define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002146#define EDP_PSR_STATUS_STATE_MASK (7<<29)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002147#define EDP_PSR_STATUS_STATE_IDLE (0<<29)
2148#define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
2149#define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
2150#define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
2151#define EDP_PSR_STATUS_STATE_BUFON (4<<29)
2152#define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
2153#define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
2154#define EDP_PSR_STATUS_LINK_MASK (3<<26)
2155#define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
2156#define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
2157#define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
2158#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
2159#define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
2160#define EDP_PSR_STATUS_COUNT_SHIFT 16
2161#define EDP_PSR_STATUS_COUNT_MASK 0xf
2162#define EDP_PSR_STATUS_AUX_ERROR (1<<15)
2163#define EDP_PSR_STATUS_AUX_SENDING (1<<12)
2164#define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
2165#define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
2166#define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
2167#define EDP_PSR_STATUS_IDLE_MASK 0xf
2168
Ben Widawsky18b59922013-09-20 09:35:30 -07002169#define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
Rodrigo Vivie91fd8c2013-07-11 18:44:59 -03002170#define EDP_PSR_PERF_CNT_MASK 0xffffff
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002171
Ben Widawsky18b59922013-09-20 09:35:30 -07002172#define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002173#define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
2174#define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
2175#define EDP_PSR_DEBUG_MASK_HPD (1<<25)
2176
Jesse Barnes585fb112008-07-29 11:54:06 -07002177/* VGA port control */
2178#define ADPA 0x61100
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002179#define PCH_ADPA 0xe1100
Daniel Vetter540a8952012-07-11 16:27:57 +02002180#define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002181
Jesse Barnes585fb112008-07-29 11:54:06 -07002182#define ADPA_DAC_ENABLE (1<<31)
2183#define ADPA_DAC_DISABLE 0
2184#define ADPA_PIPE_SELECT_MASK (1<<30)
2185#define ADPA_PIPE_A_SELECT 0
2186#define ADPA_PIPE_B_SELECT (1<<30)
Keith Packard1519b992011-08-06 10:35:34 -07002187#define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
Daniel Vetterebc0fd82012-07-11 16:27:56 +02002188/* CPT uses bits 29:30 for pch transcoder select */
2189#define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
2190#define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
2191#define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
2192#define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
2193#define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
2194#define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
2195#define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
2196#define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
2197#define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
2198#define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
2199#define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
2200#define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
2201#define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
2202#define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
2203#define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
2204#define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
2205#define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
2206#define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
2207#define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07002208#define ADPA_USE_VGA_HVPOLARITY (1<<15)
2209#define ADPA_SETS_HVPOLARITY 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002210#define ADPA_VSYNC_CNTL_DISABLE (1<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07002211#define ADPA_VSYNC_CNTL_ENABLE 0
Patrik Jakobsson60222c02013-03-05 19:09:37 +01002212#define ADPA_HSYNC_CNTL_DISABLE (1<<11)
Jesse Barnes585fb112008-07-29 11:54:06 -07002213#define ADPA_HSYNC_CNTL_ENABLE 0
2214#define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
2215#define ADPA_VSYNC_ACTIVE_LOW 0
2216#define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
2217#define ADPA_HSYNC_ACTIVE_LOW 0
2218#define ADPA_DPMS_MASK (~(3<<10))
2219#define ADPA_DPMS_ON (0<<10)
2220#define ADPA_DPMS_SUSPEND (1<<10)
2221#define ADPA_DPMS_STANDBY (2<<10)
2222#define ADPA_DPMS_OFF (3<<10)
2223
Chris Wilson939fe4d2010-10-09 10:33:26 +01002224
Jesse Barnes585fb112008-07-29 11:54:06 -07002225/* Hotplug control (945+ only) */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002226#define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
Daniel Vetter26739f12013-02-07 12:42:32 +01002227#define PORTB_HOTPLUG_INT_EN (1 << 29)
2228#define PORTC_HOTPLUG_INT_EN (1 << 28)
2229#define PORTD_HOTPLUG_INT_EN (1 << 27)
Jesse Barnes585fb112008-07-29 11:54:06 -07002230#define SDVOB_HOTPLUG_INT_EN (1 << 26)
2231#define SDVOC_HOTPLUG_INT_EN (1 << 25)
2232#define TV_HOTPLUG_INT_EN (1 << 18)
2233#define CRT_HOTPLUG_INT_EN (1 << 9)
Egbert Eiche5868a32013-02-28 04:17:12 -05002234#define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
2235 PORTC_HOTPLUG_INT_EN | \
2236 PORTD_HOTPLUG_INT_EN | \
2237 SDVOC_HOTPLUG_INT_EN | \
2238 SDVOB_HOTPLUG_INT_EN | \
2239 CRT_HOTPLUG_INT_EN)
Jesse Barnes585fb112008-07-29 11:54:06 -07002240#define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
Zhao Yakui771cb082009-03-03 18:07:52 +08002241#define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
2242/* must use period 64 on GM45 according to docs */
2243#define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
2244#define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
2245#define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
2246#define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
2247#define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
2248#define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
2249#define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
2250#define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
2251#define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
2252#define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
2253#define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
2254#define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002255
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002256#define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
Daniel Vetter0ce99f72013-07-26 11:27:49 +02002257/*
2258 * HDMI/DP bits are gen4+
2259 *
2260 * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
2261 * Please check the detailed lore in the commit message for for experimental
2262 * evidence.
2263 */
Todd Previte232a6ee2014-01-23 00:13:41 -07002264#define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
2265#define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
2266#define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
2267/* VLV DP/HDMI bits again match Bspec */
2268#define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
2269#define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
2270#define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
Daniel Vetter26739f12013-02-07 12:42:32 +01002271#define PORTD_HOTPLUG_INT_STATUS (3 << 21)
2272#define PORTC_HOTPLUG_INT_STATUS (3 << 19)
2273#define PORTB_HOTPLUG_INT_STATUS (3 << 17)
Chris Wilson084b6122012-05-11 18:01:33 +01002274/* CRT/TV common between gen3+ */
Jesse Barnes585fb112008-07-29 11:54:06 -07002275#define CRT_HOTPLUG_INT_STATUS (1 << 11)
2276#define TV_HOTPLUG_INT_STATUS (1 << 10)
2277#define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
2278#define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
2279#define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
2280#define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
Daniel Vetter4aeebd72013-10-31 09:53:36 +01002281#define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
2282#define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
2283#define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
Imre Deakbfbdb422014-01-16 19:56:53 +02002284#define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
2285
Chris Wilson084b6122012-05-11 18:01:33 +01002286/* SDVO is different across gen3/4 */
2287#define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
2288#define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
Daniel Vetter4f7fd702013-06-24 21:33:28 +02002289/*
2290 * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
2291 * since reality corrobates that they're the same as on gen3. But keep these
2292 * bits here (and the comment!) to help any other lost wanderers back onto the
2293 * right tracks.
2294 */
Chris Wilson084b6122012-05-11 18:01:33 +01002295#define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
2296#define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
2297#define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
2298#define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05002299#define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
2300 SDVOB_HOTPLUG_INT_STATUS_G4X | \
2301 SDVOC_HOTPLUG_INT_STATUS_G4X | \
2302 PORTB_HOTPLUG_INT_STATUS | \
2303 PORTC_HOTPLUG_INT_STATUS | \
2304 PORTD_HOTPLUG_INT_STATUS)
2305
Egbert Eiche5868a32013-02-28 04:17:12 -05002306#define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
2307 SDVOB_HOTPLUG_INT_STATUS_I915 | \
2308 SDVOC_HOTPLUG_INT_STATUS_I915 | \
2309 PORTB_HOTPLUG_INT_STATUS | \
2310 PORTC_HOTPLUG_INT_STATUS | \
2311 PORTD_HOTPLUG_INT_STATUS)
Jesse Barnes585fb112008-07-29 11:54:06 -07002312
Paulo Zanonic20cd312013-02-19 16:21:45 -03002313/* SDVO and HDMI port control.
2314 * The same register may be used for SDVO or HDMI */
2315#define GEN3_SDVOB 0x61140
2316#define GEN3_SDVOC 0x61160
2317#define GEN4_HDMIB GEN3_SDVOB
2318#define GEN4_HDMIC GEN3_SDVOC
2319#define PCH_SDVOB 0xe1140
2320#define PCH_HDMIB PCH_SDVOB
2321#define PCH_HDMIC 0xe1150
2322#define PCH_HDMID 0xe1160
2323
Daniel Vetter84093602013-11-01 10:50:21 +01002324#define PORT_DFT_I9XX 0x61150
2325#define DC_BALANCE_RESET (1 << 25)
2326#define PORT_DFT2_G4X 0x61154
2327#define DC_BALANCE_RESET_VLV (1 << 31)
2328#define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
2329#define PIPE_B_SCRAMBLE_RESET (1 << 1)
2330#define PIPE_A_SCRAMBLE_RESET (1 << 0)
2331
Paulo Zanonic20cd312013-02-19 16:21:45 -03002332/* Gen 3 SDVO bits: */
2333#define SDVO_ENABLE (1 << 31)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002334#define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
2335#define SDVO_PIPE_SEL_MASK (1 << 30)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002336#define SDVO_PIPE_B_SELECT (1 << 30)
2337#define SDVO_STALL_SELECT (1 << 29)
2338#define SDVO_INTERRUPT_ENABLE (1 << 26)
Jesse Barnes585fb112008-07-29 11:54:06 -07002339/**
2340 * 915G/GM SDVO pixel multiplier.
Jesse Barnes585fb112008-07-29 11:54:06 -07002341 * Programmed value is multiplier - 1, up to 5x.
Jesse Barnes585fb112008-07-29 11:54:06 -07002342 * \sa DPLL_MD_UDI_MULTIPLIER_MASK
2343 */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002344#define SDVO_PORT_MULTIPLY_MASK (7 << 23)
Jesse Barnes585fb112008-07-29 11:54:06 -07002345#define SDVO_PORT_MULTIPLY_SHIFT 23
Paulo Zanonic20cd312013-02-19 16:21:45 -03002346#define SDVO_PHASE_SELECT_MASK (15 << 19)
2347#define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
2348#define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
2349#define SDVOC_GANG_MODE (1 << 16) /* Port C only */
2350#define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
2351#define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
2352#define SDVO_DETECTED (1 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002353/* Bits to be preserved when writing */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002354#define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
2355 SDVO_INTERRUPT_ENABLE)
2356#define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
2357
2358/* Gen 4 SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002359#define SDVO_COLOR_FORMAT_8bpc (0 << 26)
Ville Syrjälä18442d02013-09-13 16:00:08 +03002360#define SDVO_COLOR_FORMAT_MASK (7 << 26)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002361#define SDVO_ENCODING_SDVO (0 << 10)
2362#define SDVO_ENCODING_HDMI (2 << 10)
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002363#define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
2364#define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002365#define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002366#define SDVO_AUDIO_ENABLE (1 << 6)
2367/* VSYNC/HSYNC bits new with 965, default is to be set */
2368#define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
2369#define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
2370
2371/* Gen 5 (IBX) SDVO/HDMI bits: */
Paulo Zanoni4f3a8bc2013-02-19 16:21:47 -03002372#define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
Paulo Zanonic20cd312013-02-19 16:21:45 -03002373#define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
2374
2375/* Gen 6 (CPT) SDVO/HDMI bits: */
Paulo Zanonidc0fa712013-02-19 16:21:46 -03002376#define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
2377#define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
Paulo Zanonic20cd312013-02-19 16:21:45 -03002378
Jesse Barnes585fb112008-07-29 11:54:06 -07002379
2380/* DVO port control */
2381#define DVOA 0x61120
2382#define DVOB 0x61140
2383#define DVOC 0x61160
2384#define DVO_ENABLE (1 << 31)
2385#define DVO_PIPE_B_SELECT (1 << 30)
2386#define DVO_PIPE_STALL_UNUSED (0 << 28)
2387#define DVO_PIPE_STALL (1 << 28)
2388#define DVO_PIPE_STALL_TV (2 << 28)
2389#define DVO_PIPE_STALL_MASK (3 << 28)
2390#define DVO_USE_VGA_SYNC (1 << 15)
2391#define DVO_DATA_ORDER_I740 (0 << 14)
2392#define DVO_DATA_ORDER_FP (1 << 14)
2393#define DVO_VSYNC_DISABLE (1 << 11)
2394#define DVO_HSYNC_DISABLE (1 << 10)
2395#define DVO_VSYNC_TRISTATE (1 << 9)
2396#define DVO_HSYNC_TRISTATE (1 << 8)
2397#define DVO_BORDER_ENABLE (1 << 7)
2398#define DVO_DATA_ORDER_GBRG (1 << 6)
2399#define DVO_DATA_ORDER_RGGB (0 << 6)
2400#define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
2401#define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
2402#define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
2403#define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
2404#define DVO_BLANK_ACTIVE_HIGH (1 << 2)
2405#define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
2406#define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
2407#define DVO_PRESERVE_MASK (0x7<<24)
2408#define DVOA_SRCDIM 0x61124
2409#define DVOB_SRCDIM 0x61144
2410#define DVOC_SRCDIM 0x61164
2411#define DVO_SRCDIM_HORIZONTAL_SHIFT 12
2412#define DVO_SRCDIM_VERTICAL_SHIFT 0
2413
2414/* LVDS port control */
2415#define LVDS 0x61180
2416/*
2417 * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
2418 * the DPLL semantics change when the LVDS is assigned to that pipe.
2419 */
2420#define LVDS_PORT_EN (1 << 31)
2421/* Selects pipe B for LVDS data. Must be set on pre-965. */
2422#define LVDS_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08002423#define LVDS_PIPE_MASK (1 << 30)
Keith Packard1519b992011-08-06 10:35:34 -07002424#define LVDS_PIPE(pipe) ((pipe) << 30)
Zhao Yakui898822c2010-01-04 16:29:30 +08002425/* LVDS dithering flag on 965/g4x platform */
2426#define LVDS_ENABLE_DITHER (1 << 25)
Bryan Freedaa9b5002011-01-12 13:43:19 -08002427/* LVDS sync polarity flags. Set to invert (i.e. negative) */
2428#define LVDS_VSYNC_POLARITY (1 << 21)
2429#define LVDS_HSYNC_POLARITY (1 << 20)
2430
Zhao Yakuia3e17eb2009-10-10 10:42:37 +08002431/* Enable border for unscaled (or aspect-scaled) display */
2432#define LVDS_BORDER_ENABLE (1 << 15)
Jesse Barnes585fb112008-07-29 11:54:06 -07002433/*
2434 * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
2435 * pixel.
2436 */
2437#define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
2438#define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
2439#define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
2440/*
2441 * Controls the A3 data pair, which contains the additional LSBs for 24 bit
2442 * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
2443 * on.
2444 */
2445#define LVDS_A3_POWER_MASK (3 << 6)
2446#define LVDS_A3_POWER_DOWN (0 << 6)
2447#define LVDS_A3_POWER_UP (3 << 6)
2448/*
2449 * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
2450 * is set.
2451 */
2452#define LVDS_CLKB_POWER_MASK (3 << 4)
2453#define LVDS_CLKB_POWER_DOWN (0 << 4)
2454#define LVDS_CLKB_POWER_UP (3 << 4)
2455/*
2456 * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
2457 * setting for whether we are in dual-channel mode. The B3 pair will
2458 * additionally only be powered up when LVDS_A3_POWER_UP is set.
2459 */
2460#define LVDS_B0B3_POWER_MASK (3 << 2)
2461#define LVDS_B0B3_POWER_DOWN (0 << 2)
2462#define LVDS_B0B3_POWER_UP (3 << 2)
2463
David Härdeman3c17fe42010-09-24 21:44:32 +02002464/* Video Data Island Packet control */
2465#define VIDEO_DIP_DATA 0x61178
Paulo Zanoniadf00b22012-09-25 13:23:34 -03002466/* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
2467 * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
2468 * of the infoframe structure specified by CEA-861. */
2469#define VIDEO_DIP_DATA_SIZE 32
Rodrigo Vivi2b28bb12013-07-11 18:44:58 -03002470#define VIDEO_DIP_VSC_DATA_SIZE 36
David Härdeman3c17fe42010-09-24 21:44:32 +02002471#define VIDEO_DIP_CTL 0x61170
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002472/* Pre HSW: */
David Härdeman3c17fe42010-09-24 21:44:32 +02002473#define VIDEO_DIP_ENABLE (1 << 31)
Ville Syrjälä822cdc52014-01-23 23:15:34 +02002474#define VIDEO_DIP_PORT(port) ((port) << 29)
Paulo Zanoni3e6e6392012-05-04 17:18:19 -03002475#define VIDEO_DIP_PORT_MASK (3 << 29)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002476#define VIDEO_DIP_ENABLE_GCP (1 << 25)
David Härdeman3c17fe42010-09-24 21:44:32 +02002477#define VIDEO_DIP_ENABLE_AVI (1 << 21)
2478#define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002479#define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
David Härdeman3c17fe42010-09-24 21:44:32 +02002480#define VIDEO_DIP_ENABLE_SPD (8 << 21)
2481#define VIDEO_DIP_SELECT_AVI (0 << 19)
2482#define VIDEO_DIP_SELECT_VENDOR (1 << 19)
2483#define VIDEO_DIP_SELECT_SPD (3 << 19)
Jesse Barnes45187ac2011-08-03 09:22:55 -07002484#define VIDEO_DIP_SELECT_MASK (3 << 19)
David Härdeman3c17fe42010-09-24 21:44:32 +02002485#define VIDEO_DIP_FREQ_ONCE (0 << 16)
2486#define VIDEO_DIP_FREQ_VSYNC (1 << 16)
2487#define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
Paulo Zanoni60c5ea22012-05-04 17:18:22 -03002488#define VIDEO_DIP_FREQ_MASK (3 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002489/* HSW and later: */
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002490#define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
2491#define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002492#define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
Paulo Zanoni0dd87d22012-05-28 16:42:53 -03002493#define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
2494#define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
Paulo Zanoni2da8af52012-05-14 17:12:51 -03002495#define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
David Härdeman3c17fe42010-09-24 21:44:32 +02002496
Jesse Barnes585fb112008-07-29 11:54:06 -07002497/* Panel power sequencing */
2498#define PP_STATUS 0x61200
2499#define PP_ON (1 << 31)
2500/*
2501 * Indicates that all dependencies of the panel are on:
2502 *
2503 * - PLL enabled
2504 * - pipe enabled
2505 * - LVDS/DVOB/DVOC on
2506 */
2507#define PP_READY (1 << 30)
2508#define PP_SEQUENCE_NONE (0 << 28)
Keith Packard99ea7122011-11-01 19:57:50 -07002509#define PP_SEQUENCE_POWER_UP (1 << 28)
2510#define PP_SEQUENCE_POWER_DOWN (2 << 28)
2511#define PP_SEQUENCE_MASK (3 << 28)
2512#define PP_SEQUENCE_SHIFT 28
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002513#define PP_CYCLE_DELAY_ACTIVE (1 << 27)
Jesse Barnes01cb9ea2010-10-07 16:01:12 -07002514#define PP_SEQUENCE_STATE_MASK 0x0000000f
Keith Packard99ea7122011-11-01 19:57:50 -07002515#define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
2516#define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
2517#define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
2518#define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
2519#define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
2520#define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
2521#define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
2522#define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
2523#define PP_SEQUENCE_STATE_RESET (0xf << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002524#define PP_CONTROL 0x61204
2525#define POWER_TARGET_ON (1 << 0)
2526#define PP_ON_DELAYS 0x61208
2527#define PP_OFF_DELAYS 0x6120c
2528#define PP_DIVISOR 0x61210
2529
2530/* Panel fitting */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002531#define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
Jesse Barnes585fb112008-07-29 11:54:06 -07002532#define PFIT_ENABLE (1 << 31)
2533#define PFIT_PIPE_MASK (3 << 29)
2534#define PFIT_PIPE_SHIFT 29
2535#define VERT_INTERP_DISABLE (0 << 10)
2536#define VERT_INTERP_BILINEAR (1 << 10)
2537#define VERT_INTERP_MASK (3 << 10)
2538#define VERT_AUTO_SCALE (1 << 9)
2539#define HORIZ_INTERP_DISABLE (0 << 6)
2540#define HORIZ_INTERP_BILINEAR (1 << 6)
2541#define HORIZ_INTERP_MASK (3 << 6)
2542#define HORIZ_AUTO_SCALE (1 << 5)
2543#define PANEL_8TO6_DITHER_ENABLE (1 << 3)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002544#define PFIT_FILTER_FUZZY (0 << 24)
2545#define PFIT_SCALING_AUTO (0 << 26)
2546#define PFIT_SCALING_PROGRAMMED (1 << 26)
2547#define PFIT_SCALING_PILLAR (2 << 26)
2548#define PFIT_SCALING_LETTER (3 << 26)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002549#define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
Zhao Yakui3fbe18d2009-06-22 15:31:25 +08002550/* Pre-965 */
2551#define PFIT_VERT_SCALE_SHIFT 20
2552#define PFIT_VERT_SCALE_MASK 0xfff00000
2553#define PFIT_HORIZ_SCALE_SHIFT 4
2554#define PFIT_HORIZ_SCALE_MASK 0x0000fff0
2555/* 965+ */
2556#define PFIT_VERT_SCALE_SHIFT_965 16
2557#define PFIT_VERT_SCALE_MASK_965 0x1fff0000
2558#define PFIT_HORIZ_SCALE_SHIFT_965 0
2559#define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
2560
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002561#define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
Jesse Barnes585fb112008-07-29 11:54:06 -07002562
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002563#define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
2564#define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002565#define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
2566 _VLV_BLC_PWM_CTL2_B)
2567
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002568#define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
2569#define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002570#define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
2571 _VLV_BLC_PWM_CTL_B)
2572
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002573#define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
2574#define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
Jesse Barnes07bf1392013-10-31 18:55:50 +02002575#define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
2576 _VLV_BLC_HIST_CTL_B)
2577
Jesse Barnes585fb112008-07-29 11:54:06 -07002578/* Backlight control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002579#define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002580#define BLM_PWM_ENABLE (1 << 31)
2581#define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
2582#define BLM_PIPE_SELECT (1 << 29)
2583#define BLM_PIPE_SELECT_IVB (3 << 29)
2584#define BLM_PIPE_A (0 << 29)
2585#define BLM_PIPE_B (1 << 29)
2586#define BLM_PIPE_C (2 << 29) /* ivb + */
Jani Nikula35ffda42013-04-25 16:49:25 +03002587#define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
2588#define BLM_TRANSCODER_B BLM_PIPE_B
2589#define BLM_TRANSCODER_C BLM_PIPE_C
2590#define BLM_TRANSCODER_EDP (3 << 29)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002591#define BLM_PIPE(pipe) ((pipe) << 29)
2592#define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
2593#define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
2594#define BLM_PHASE_IN_ENABLE (1 << 25)
2595#define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
2596#define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
2597#define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
2598#define BLM_PHASE_IN_COUNT_SHIFT (8)
2599#define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
2600#define BLM_PHASE_IN_INCR_SHIFT (0)
2601#define BLM_PHASE_IN_INCR_MASK (0xff << 0)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002602#define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
Takashi Iwaiba3820a2011-03-10 14:02:12 +01002603/*
2604 * This is the most significant 15 bits of the number of backlight cycles in a
2605 * complete cycle of the modulated backlight control.
2606 *
2607 * The actual value is this field multiplied by two.
2608 */
Daniel Vetter7cf41602012-06-05 10:07:09 +02002609#define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
2610#define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
2611#define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002612/*
2613 * This is the number of cycles out of the backlight modulation cycle for which
2614 * the backlight is on.
2615 *
2616 * This field must be no greater than the number of cycles in the complete
2617 * backlight modulation cycle.
2618 */
2619#define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
2620#define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
Daniel Vetter534b5a52012-06-05 10:07:08 +02002621#define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
2622#define BLM_POLARITY_PNV (1 << 0) /* pnv only */
Jesse Barnes585fb112008-07-29 11:54:06 -07002623
Damien Lespiau5c969aa2014-02-07 19:12:48 +00002624#define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
Jesse Barnes0eb96d62009-10-14 12:33:41 -07002625
Daniel Vetter7cf41602012-06-05 10:07:09 +02002626/* New registers for PCH-split platforms. Safe where new bits show up, the
2627 * register layout machtes with gen4 BLC_PWM_CTL[12]. */
2628#define BLC_PWM_CPU_CTL2 0x48250
2629#define BLC_PWM_CPU_CTL 0x48254
2630
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002631#define HSW_BLC_PWM2_CTL 0x48350
2632
Daniel Vetter7cf41602012-06-05 10:07:09 +02002633/* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
2634 * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
2635#define BLC_PWM_PCH_CTL1 0xc8250
Daniel Vetter4b4147c2012-07-11 00:31:06 +02002636#define BLM_PCH_PWM_ENABLE (1 << 31)
Daniel Vetter7cf41602012-06-05 10:07:09 +02002637#define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
2638#define BLM_PCH_POLARITY (1 << 29)
2639#define BLC_PWM_PCH_CTL2 0xc8254
2640
Paulo Zanonibe256dc2013-07-23 11:19:26 -03002641#define UTIL_PIN_CTL 0x48400
2642#define UTIL_PIN_ENABLE (1 << 31)
2643
2644#define PCH_GTC_CTL 0xe7000
2645#define PCH_GTC_ENABLE (1 << 31)
2646
Jesse Barnes585fb112008-07-29 11:54:06 -07002647/* TV port control */
2648#define TV_CTL 0x68000
2649/** Enables the TV encoder */
2650# define TV_ENC_ENABLE (1 << 31)
2651/** Sources the TV encoder input from pipe B instead of A. */
2652# define TV_ENC_PIPEB_SELECT (1 << 30)
2653/** Outputs composite video (DAC A only) */
2654# define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
2655/** Outputs SVideo video (DAC B/C) */
2656# define TV_ENC_OUTPUT_SVIDEO (1 << 28)
2657/** Outputs Component video (DAC A/B/C) */
2658# define TV_ENC_OUTPUT_COMPONENT (2 << 28)
2659/** Outputs Composite and SVideo (DAC A/B/C) */
2660# define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
2661# define TV_TRILEVEL_SYNC (1 << 21)
2662/** Enables slow sync generation (945GM only) */
2663# define TV_SLOW_SYNC (1 << 20)
2664/** Selects 4x oversampling for 480i and 576p */
2665# define TV_OVERSAMPLE_4X (0 << 18)
2666/** Selects 2x oversampling for 720p and 1080i */
2667# define TV_OVERSAMPLE_2X (1 << 18)
2668/** Selects no oversampling for 1080p */
2669# define TV_OVERSAMPLE_NONE (2 << 18)
2670/** Selects 8x oversampling */
2671# define TV_OVERSAMPLE_8X (3 << 18)
2672/** Selects progressive mode rather than interlaced */
2673# define TV_PROGRESSIVE (1 << 17)
2674/** Sets the colorburst to PAL mode. Required for non-M PAL modes. */
2675# define TV_PAL_BURST (1 << 16)
2676/** Field for setting delay of Y compared to C */
2677# define TV_YC_SKEW_MASK (7 << 12)
2678/** Enables a fix for 480p/576p standard definition modes on the 915GM only */
2679# define TV_ENC_SDP_FIX (1 << 11)
2680/**
2681 * Enables a fix for the 915GM only.
2682 *
2683 * Not sure what it does.
2684 */
2685# define TV_ENC_C0_FIX (1 << 10)
2686/** Bits that must be preserved by software */
Zhenyu Wangd2d9f232009-03-04 19:36:02 +08002687# define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
Jesse Barnes585fb112008-07-29 11:54:06 -07002688# define TV_FUSE_STATE_MASK (3 << 4)
2689/** Read-only state that reports all features enabled */
2690# define TV_FUSE_STATE_ENABLED (0 << 4)
2691/** Read-only state that reports that Macrovision is disabled in hardware*/
2692# define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
2693/** Read-only state that reports that TV-out is disabled in hardware. */
2694# define TV_FUSE_STATE_DISABLED (2 << 4)
2695/** Normal operation */
2696# define TV_TEST_MODE_NORMAL (0 << 0)
2697/** Encoder test pattern 1 - combo pattern */
2698# define TV_TEST_MODE_PATTERN_1 (1 << 0)
2699/** Encoder test pattern 2 - full screen vertical 75% color bars */
2700# define TV_TEST_MODE_PATTERN_2 (2 << 0)
2701/** Encoder test pattern 3 - full screen horizontal 75% color bars */
2702# define TV_TEST_MODE_PATTERN_3 (3 << 0)
2703/** Encoder test pattern 4 - random noise */
2704# define TV_TEST_MODE_PATTERN_4 (4 << 0)
2705/** Encoder test pattern 5 - linear color ramps */
2706# define TV_TEST_MODE_PATTERN_5 (5 << 0)
2707/**
2708 * This test mode forces the DACs to 50% of full output.
2709 *
2710 * This is used for load detection in combination with TVDAC_SENSE_MASK
2711 */
2712# define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
2713# define TV_TEST_MODE_MASK (7 << 0)
2714
2715#define TV_DAC 0x68004
Chris Wilsonb8ed2a42010-09-05 00:43:42 +01002716# define TV_DAC_SAVE 0x00ffff00
Jesse Barnes585fb112008-07-29 11:54:06 -07002717/**
2718 * Reports that DAC state change logic has reported change (RO).
2719 *
2720 * This gets cleared when TV_DAC_STATE_EN is cleared
2721*/
2722# define TVDAC_STATE_CHG (1 << 31)
2723# define TVDAC_SENSE_MASK (7 << 28)
2724/** Reports that DAC A voltage is above the detect threshold */
2725# define TVDAC_A_SENSE (1 << 30)
2726/** Reports that DAC B voltage is above the detect threshold */
2727# define TVDAC_B_SENSE (1 << 29)
2728/** Reports that DAC C voltage is above the detect threshold */
2729# define TVDAC_C_SENSE (1 << 28)
2730/**
2731 * Enables DAC state detection logic, for load-based TV detection.
2732 *
2733 * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
2734 * to off, for load detection to work.
2735 */
2736# define TVDAC_STATE_CHG_EN (1 << 27)
2737/** Sets the DAC A sense value to high */
2738# define TVDAC_A_SENSE_CTL (1 << 26)
2739/** Sets the DAC B sense value to high */
2740# define TVDAC_B_SENSE_CTL (1 << 25)
2741/** Sets the DAC C sense value to high */
2742# define TVDAC_C_SENSE_CTL (1 << 24)
2743/** Overrides the ENC_ENABLE and DAC voltage levels */
2744# define DAC_CTL_OVERRIDE (1 << 7)
2745/** Sets the slew rate. Must be preserved in software */
2746# define ENC_TVDAC_SLEW_FAST (1 << 6)
2747# define DAC_A_1_3_V (0 << 4)
2748# define DAC_A_1_1_V (1 << 4)
2749# define DAC_A_0_7_V (2 << 4)
Ma Lingcb66c692009-05-31 16:58:32 +08002750# define DAC_A_MASK (3 << 4)
Jesse Barnes585fb112008-07-29 11:54:06 -07002751# define DAC_B_1_3_V (0 << 2)
2752# define DAC_B_1_1_V (1 << 2)
2753# define DAC_B_0_7_V (2 << 2)
Ma Lingcb66c692009-05-31 16:58:32 +08002754# define DAC_B_MASK (3 << 2)
Jesse Barnes585fb112008-07-29 11:54:06 -07002755# define DAC_C_1_3_V (0 << 0)
2756# define DAC_C_1_1_V (1 << 0)
2757# define DAC_C_0_7_V (2 << 0)
Ma Lingcb66c692009-05-31 16:58:32 +08002758# define DAC_C_MASK (3 << 0)
Jesse Barnes585fb112008-07-29 11:54:06 -07002759
2760/**
2761 * CSC coefficients are stored in a floating point format with 9 bits of
2762 * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
2763 * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
2764 * -1 (0x3) being the only legal negative value.
2765 */
2766#define TV_CSC_Y 0x68010
2767# define TV_RY_MASK 0x07ff0000
2768# define TV_RY_SHIFT 16
2769# define TV_GY_MASK 0x00000fff
2770# define TV_GY_SHIFT 0
2771
2772#define TV_CSC_Y2 0x68014
2773# define TV_BY_MASK 0x07ff0000
2774# define TV_BY_SHIFT 16
2775/**
2776 * Y attenuation for component video.
2777 *
2778 * Stored in 1.9 fixed point.
2779 */
2780# define TV_AY_MASK 0x000003ff
2781# define TV_AY_SHIFT 0
2782
2783#define TV_CSC_U 0x68018
2784# define TV_RU_MASK 0x07ff0000
2785# define TV_RU_SHIFT 16
2786# define TV_GU_MASK 0x000007ff
2787# define TV_GU_SHIFT 0
2788
2789#define TV_CSC_U2 0x6801c
2790# define TV_BU_MASK 0x07ff0000
2791# define TV_BU_SHIFT 16
2792/**
2793 * U attenuation for component video.
2794 *
2795 * Stored in 1.9 fixed point.
2796 */
2797# define TV_AU_MASK 0x000003ff
2798# define TV_AU_SHIFT 0
2799
2800#define TV_CSC_V 0x68020
2801# define TV_RV_MASK 0x0fff0000
2802# define TV_RV_SHIFT 16
2803# define TV_GV_MASK 0x000007ff
2804# define TV_GV_SHIFT 0
2805
2806#define TV_CSC_V2 0x68024
2807# define TV_BV_MASK 0x07ff0000
2808# define TV_BV_SHIFT 16
2809/**
2810 * V attenuation for component video.
2811 *
2812 * Stored in 1.9 fixed point.
2813 */
2814# define TV_AV_MASK 0x000007ff
2815# define TV_AV_SHIFT 0
2816
2817#define TV_CLR_KNOBS 0x68028
2818/** 2s-complement brightness adjustment */
2819# define TV_BRIGHTNESS_MASK 0xff000000
2820# define TV_BRIGHTNESS_SHIFT 24
2821/** Contrast adjustment, as a 2.6 unsigned floating point number */
2822# define TV_CONTRAST_MASK 0x00ff0000
2823# define TV_CONTRAST_SHIFT 16
2824/** Saturation adjustment, as a 2.6 unsigned floating point number */
2825# define TV_SATURATION_MASK 0x0000ff00
2826# define TV_SATURATION_SHIFT 8
2827/** Hue adjustment, as an integer phase angle in degrees */
2828# define TV_HUE_MASK 0x000000ff
2829# define TV_HUE_SHIFT 0
2830
2831#define TV_CLR_LEVEL 0x6802c
2832/** Controls the DAC level for black */
2833# define TV_BLACK_LEVEL_MASK 0x01ff0000
2834# define TV_BLACK_LEVEL_SHIFT 16
2835/** Controls the DAC level for blanking */
2836# define TV_BLANK_LEVEL_MASK 0x000001ff
2837# define TV_BLANK_LEVEL_SHIFT 0
2838
2839#define TV_H_CTL_1 0x68030
2840/** Number of pixels in the hsync. */
2841# define TV_HSYNC_END_MASK 0x1fff0000
2842# define TV_HSYNC_END_SHIFT 16
2843/** Total number of pixels minus one in the line (display and blanking). */
2844# define TV_HTOTAL_MASK 0x00001fff
2845# define TV_HTOTAL_SHIFT 0
2846
2847#define TV_H_CTL_2 0x68034
2848/** Enables the colorburst (needed for non-component color) */
2849# define TV_BURST_ENA (1 << 31)
2850/** Offset of the colorburst from the start of hsync, in pixels minus one. */
2851# define TV_HBURST_START_SHIFT 16
2852# define TV_HBURST_START_MASK 0x1fff0000
2853/** Length of the colorburst */
2854# define TV_HBURST_LEN_SHIFT 0
2855# define TV_HBURST_LEN_MASK 0x0001fff
2856
2857#define TV_H_CTL_3 0x68038
2858/** End of hblank, measured in pixels minus one from start of hsync */
2859# define TV_HBLANK_END_SHIFT 16
2860# define TV_HBLANK_END_MASK 0x1fff0000
2861/** Start of hblank, measured in pixels minus one from start of hsync */
2862# define TV_HBLANK_START_SHIFT 0
2863# define TV_HBLANK_START_MASK 0x0001fff
2864
2865#define TV_V_CTL_1 0x6803c
2866/** XXX */
2867# define TV_NBR_END_SHIFT 16
2868# define TV_NBR_END_MASK 0x07ff0000
2869/** XXX */
2870# define TV_VI_END_F1_SHIFT 8
2871# define TV_VI_END_F1_MASK 0x00003f00
2872/** XXX */
2873# define TV_VI_END_F2_SHIFT 0
2874# define TV_VI_END_F2_MASK 0x0000003f
2875
2876#define TV_V_CTL_2 0x68040
2877/** Length of vsync, in half lines */
2878# define TV_VSYNC_LEN_MASK 0x07ff0000
2879# define TV_VSYNC_LEN_SHIFT 16
2880/** Offset of the start of vsync in field 1, measured in one less than the
2881 * number of half lines.
2882 */
2883# define TV_VSYNC_START_F1_MASK 0x00007f00
2884# define TV_VSYNC_START_F1_SHIFT 8
2885/**
2886 * Offset of the start of vsync in field 2, measured in one less than the
2887 * number of half lines.
2888 */
2889# define TV_VSYNC_START_F2_MASK 0x0000007f
2890# define TV_VSYNC_START_F2_SHIFT 0
2891
2892#define TV_V_CTL_3 0x68044
2893/** Enables generation of the equalization signal */
2894# define TV_EQUAL_ENA (1 << 31)
2895/** Length of vsync, in half lines */
2896# define TV_VEQ_LEN_MASK 0x007f0000
2897# define TV_VEQ_LEN_SHIFT 16
2898/** Offset of the start of equalization in field 1, measured in one less than
2899 * the number of half lines.
2900 */
2901# define TV_VEQ_START_F1_MASK 0x0007f00
2902# define TV_VEQ_START_F1_SHIFT 8
2903/**
2904 * Offset of the start of equalization in field 2, measured in one less than
2905 * the number of half lines.
2906 */
2907# define TV_VEQ_START_F2_MASK 0x000007f
2908# define TV_VEQ_START_F2_SHIFT 0
2909
2910#define TV_V_CTL_4 0x68048
2911/**
2912 * Offset to start of vertical colorburst, measured in one less than the
2913 * number of lines from vertical start.
2914 */
2915# define TV_VBURST_START_F1_MASK 0x003f0000
2916# define TV_VBURST_START_F1_SHIFT 16
2917/**
2918 * Offset to the end of vertical colorburst, measured in one less than the
2919 * number of lines from the start of NBR.
2920 */
2921# define TV_VBURST_END_F1_MASK 0x000000ff
2922# define TV_VBURST_END_F1_SHIFT 0
2923
2924#define TV_V_CTL_5 0x6804c
2925/**
2926 * Offset to start of vertical colorburst, measured in one less than the
2927 * number of lines from vertical start.
2928 */
2929# define TV_VBURST_START_F2_MASK 0x003f0000
2930# define TV_VBURST_START_F2_SHIFT 16
2931/**
2932 * Offset to the end of vertical colorburst, measured in one less than the
2933 * number of lines from the start of NBR.
2934 */
2935# define TV_VBURST_END_F2_MASK 0x000000ff
2936# define TV_VBURST_END_F2_SHIFT 0
2937
2938#define TV_V_CTL_6 0x68050
2939/**
2940 * Offset to start of vertical colorburst, measured in one less than the
2941 * number of lines from vertical start.
2942 */
2943# define TV_VBURST_START_F3_MASK 0x003f0000
2944# define TV_VBURST_START_F3_SHIFT 16
2945/**
2946 * Offset to the end of vertical colorburst, measured in one less than the
2947 * number of lines from the start of NBR.
2948 */
2949# define TV_VBURST_END_F3_MASK 0x000000ff
2950# define TV_VBURST_END_F3_SHIFT 0
2951
2952#define TV_V_CTL_7 0x68054
2953/**
2954 * Offset to start of vertical colorburst, measured in one less than the
2955 * number of lines from vertical start.
2956 */
2957# define TV_VBURST_START_F4_MASK 0x003f0000
2958# define TV_VBURST_START_F4_SHIFT 16
2959/**
2960 * Offset to the end of vertical colorburst, measured in one less than the
2961 * number of lines from the start of NBR.
2962 */
2963# define TV_VBURST_END_F4_MASK 0x000000ff
2964# define TV_VBURST_END_F4_SHIFT 0
2965
2966#define TV_SC_CTL_1 0x68060
2967/** Turns on the first subcarrier phase generation DDA */
2968# define TV_SC_DDA1_EN (1 << 31)
2969/** Turns on the first subcarrier phase generation DDA */
2970# define TV_SC_DDA2_EN (1 << 30)
2971/** Turns on the first subcarrier phase generation DDA */
2972# define TV_SC_DDA3_EN (1 << 29)
2973/** Sets the subcarrier DDA to reset frequency every other field */
2974# define TV_SC_RESET_EVERY_2 (0 << 24)
2975/** Sets the subcarrier DDA to reset frequency every fourth field */
2976# define TV_SC_RESET_EVERY_4 (1 << 24)
2977/** Sets the subcarrier DDA to reset frequency every eighth field */
2978# define TV_SC_RESET_EVERY_8 (2 << 24)
2979/** Sets the subcarrier DDA to never reset the frequency */
2980# define TV_SC_RESET_NEVER (3 << 24)
2981/** Sets the peak amplitude of the colorburst.*/
2982# define TV_BURST_LEVEL_MASK 0x00ff0000
2983# define TV_BURST_LEVEL_SHIFT 16
2984/** Sets the increment of the first subcarrier phase generation DDA */
2985# define TV_SCDDA1_INC_MASK 0x00000fff
2986# define TV_SCDDA1_INC_SHIFT 0
2987
2988#define TV_SC_CTL_2 0x68064
2989/** Sets the rollover for the second subcarrier phase generation DDA */
2990# define TV_SCDDA2_SIZE_MASK 0x7fff0000
2991# define TV_SCDDA2_SIZE_SHIFT 16
2992/** Sets the increent of the second subcarrier phase generation DDA */
2993# define TV_SCDDA2_INC_MASK 0x00007fff
2994# define TV_SCDDA2_INC_SHIFT 0
2995
2996#define TV_SC_CTL_3 0x68068
2997/** Sets the rollover for the third subcarrier phase generation DDA */
2998# define TV_SCDDA3_SIZE_MASK 0x7fff0000
2999# define TV_SCDDA3_SIZE_SHIFT 16
3000/** Sets the increent of the third subcarrier phase generation DDA */
3001# define TV_SCDDA3_INC_MASK 0x00007fff
3002# define TV_SCDDA3_INC_SHIFT 0
3003
3004#define TV_WIN_POS 0x68070
3005/** X coordinate of the display from the start of horizontal active */
3006# define TV_XPOS_MASK 0x1fff0000
3007# define TV_XPOS_SHIFT 16
3008/** Y coordinate of the display from the start of vertical active (NBR) */
3009# define TV_YPOS_MASK 0x00000fff
3010# define TV_YPOS_SHIFT 0
3011
3012#define TV_WIN_SIZE 0x68074
3013/** Horizontal size of the display window, measured in pixels*/
3014# define TV_XSIZE_MASK 0x1fff0000
3015# define TV_XSIZE_SHIFT 16
3016/**
3017 * Vertical size of the display window, measured in pixels.
3018 *
3019 * Must be even for interlaced modes.
3020 */
3021# define TV_YSIZE_MASK 0x00000fff
3022# define TV_YSIZE_SHIFT 0
3023
3024#define TV_FILTER_CTL_1 0x68080
3025/**
3026 * Enables automatic scaling calculation.
3027 *
3028 * If set, the rest of the registers are ignored, and the calculated values can
3029 * be read back from the register.
3030 */
3031# define TV_AUTO_SCALE (1 << 31)
3032/**
3033 * Disables the vertical filter.
3034 *
3035 * This is required on modes more than 1024 pixels wide */
3036# define TV_V_FILTER_BYPASS (1 << 29)
3037/** Enables adaptive vertical filtering */
3038# define TV_VADAPT (1 << 28)
3039# define TV_VADAPT_MODE_MASK (3 << 26)
3040/** Selects the least adaptive vertical filtering mode */
3041# define TV_VADAPT_MODE_LEAST (0 << 26)
3042/** Selects the moderately adaptive vertical filtering mode */
3043# define TV_VADAPT_MODE_MODERATE (1 << 26)
3044/** Selects the most adaptive vertical filtering mode */
3045# define TV_VADAPT_MODE_MOST (3 << 26)
3046/**
3047 * Sets the horizontal scaling factor.
3048 *
3049 * This should be the fractional part of the horizontal scaling factor divided
3050 * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
3051 *
3052 * (src width - 1) / ((oversample * dest width) - 1)
3053 */
3054# define TV_HSCALE_FRAC_MASK 0x00003fff
3055# define TV_HSCALE_FRAC_SHIFT 0
3056
3057#define TV_FILTER_CTL_2 0x68084
3058/**
3059 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3060 *
3061 * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
3062 */
3063# define TV_VSCALE_INT_MASK 0x00038000
3064# define TV_VSCALE_INT_SHIFT 15
3065/**
3066 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3067 *
3068 * \sa TV_VSCALE_INT_MASK
3069 */
3070# define TV_VSCALE_FRAC_MASK 0x00007fff
3071# define TV_VSCALE_FRAC_SHIFT 0
3072
3073#define TV_FILTER_CTL_3 0x68088
3074/**
3075 * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
3076 *
3077 * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
3078 *
3079 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3080 */
3081# define TV_VSCALE_IP_INT_MASK 0x00038000
3082# define TV_VSCALE_IP_INT_SHIFT 15
3083/**
3084 * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
3085 *
3086 * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
3087 *
3088 * \sa TV_VSCALE_IP_INT_MASK
3089 */
3090# define TV_VSCALE_IP_FRAC_MASK 0x00007fff
3091# define TV_VSCALE_IP_FRAC_SHIFT 0
3092
3093#define TV_CC_CONTROL 0x68090
3094# define TV_CC_ENABLE (1 << 31)
3095/**
3096 * Specifies which field to send the CC data in.
3097 *
3098 * CC data is usually sent in field 0.
3099 */
3100# define TV_CC_FID_MASK (1 << 27)
3101# define TV_CC_FID_SHIFT 27
3102/** Sets the horizontal position of the CC data. Usually 135. */
3103# define TV_CC_HOFF_MASK 0x03ff0000
3104# define TV_CC_HOFF_SHIFT 16
3105/** Sets the vertical position of the CC data. Usually 21 */
3106# define TV_CC_LINE_MASK 0x0000003f
3107# define TV_CC_LINE_SHIFT 0
3108
3109#define TV_CC_DATA 0x68094
3110# define TV_CC_RDY (1 << 31)
3111/** Second word of CC data to be transmitted. */
3112# define TV_CC_DATA_2_MASK 0x007f0000
3113# define TV_CC_DATA_2_SHIFT 16
3114/** First word of CC data to be transmitted. */
3115# define TV_CC_DATA_1_MASK 0x0000007f
3116# define TV_CC_DATA_1_SHIFT 0
3117
3118#define TV_H_LUMA_0 0x68100
3119#define TV_H_LUMA_59 0x681ec
3120#define TV_H_CHROMA_0 0x68200
3121#define TV_H_CHROMA_59 0x682ec
3122#define TV_V_LUMA_0 0x68300
3123#define TV_V_LUMA_42 0x683a8
3124#define TV_V_CHROMA_0 0x68400
3125#define TV_V_CHROMA_42 0x684a8
3126
Keith Packard040d87f2009-05-30 20:42:33 -07003127/* Display Port */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003128#define DP_A 0x64000 /* eDP */
Keith Packard040d87f2009-05-30 20:42:33 -07003129#define DP_B 0x64100
3130#define DP_C 0x64200
3131#define DP_D 0x64300
3132
3133#define DP_PORT_EN (1 << 31)
3134#define DP_PIPEB_SELECT (1 << 30)
Jesse Barnes47a05ec2011-02-07 13:46:40 -08003135#define DP_PIPE_MASK (1 << 30)
3136
Keith Packard040d87f2009-05-30 20:42:33 -07003137/* Link training mode - select a suitable mode for each stage */
3138#define DP_LINK_TRAIN_PAT_1 (0 << 28)
3139#define DP_LINK_TRAIN_PAT_2 (1 << 28)
3140#define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
3141#define DP_LINK_TRAIN_OFF (3 << 28)
3142#define DP_LINK_TRAIN_MASK (3 << 28)
3143#define DP_LINK_TRAIN_SHIFT 28
3144
Zhenyu Wang8db9d772010-04-07 16:15:54 +08003145/* CPT Link training mode */
3146#define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
3147#define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
3148#define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
3149#define DP_LINK_TRAIN_OFF_CPT (3 << 8)
3150#define DP_LINK_TRAIN_MASK_CPT (7 << 8)
3151#define DP_LINK_TRAIN_SHIFT_CPT 8
3152
Keith Packard040d87f2009-05-30 20:42:33 -07003153/* Signal voltages. These are mostly controlled by the other end */
3154#define DP_VOLTAGE_0_4 (0 << 25)
3155#define DP_VOLTAGE_0_6 (1 << 25)
3156#define DP_VOLTAGE_0_8 (2 << 25)
3157#define DP_VOLTAGE_1_2 (3 << 25)
3158#define DP_VOLTAGE_MASK (7 << 25)
3159#define DP_VOLTAGE_SHIFT 25
3160
3161/* Signal pre-emphasis levels, like voltages, the other end tells us what
3162 * they want
3163 */
3164#define DP_PRE_EMPHASIS_0 (0 << 22)
3165#define DP_PRE_EMPHASIS_3_5 (1 << 22)
3166#define DP_PRE_EMPHASIS_6 (2 << 22)
3167#define DP_PRE_EMPHASIS_9_5 (3 << 22)
3168#define DP_PRE_EMPHASIS_MASK (7 << 22)
3169#define DP_PRE_EMPHASIS_SHIFT 22
3170
3171/* How many wires to use. I guess 3 was too hard */
Daniel Vetter17aa6be2013-04-30 14:01:40 +02003172#define DP_PORT_WIDTH(width) (((width) - 1) << 19)
Keith Packard040d87f2009-05-30 20:42:33 -07003173#define DP_PORT_WIDTH_MASK (7 << 19)
3174
3175/* Mystic DPCD version 1.1 special mode */
3176#define DP_ENHANCED_FRAMING (1 << 18)
3177
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003178/* eDP */
3179#define DP_PLL_FREQ_270MHZ (0 << 16)
3180#define DP_PLL_FREQ_160MHZ (1 << 16)
3181#define DP_PLL_FREQ_MASK (3 << 16)
3182
Keith Packard040d87f2009-05-30 20:42:33 -07003183/** locked once port is enabled */
3184#define DP_PORT_REVERSAL (1 << 15)
3185
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003186/* eDP */
3187#define DP_PLL_ENABLE (1 << 14)
3188
Keith Packard040d87f2009-05-30 20:42:33 -07003189/** sends the clock on lane 15 of the PEG for debug */
3190#define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
3191
3192#define DP_SCRAMBLING_DISABLE (1 << 12)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003193#define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
Keith Packard040d87f2009-05-30 20:42:33 -07003194
3195/** limit RGB values to avoid confusing TVs */
3196#define DP_COLOR_RANGE_16_235 (1 << 8)
3197
3198/** Turn on the audio link */
3199#define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
3200
3201/** vs and hs sync polarity */
3202#define DP_SYNC_VS_HIGH (1 << 4)
3203#define DP_SYNC_HS_HIGH (1 << 3)
3204
3205/** A fantasy */
3206#define DP_DETECTED (1 << 2)
3207
3208/** The aux channel provides a way to talk to the
3209 * signal sink for DDC etc. Max packet size supported
3210 * is 20 bytes in each direction, hence the 5 fixed
3211 * data registers
3212 */
Zhenyu Wang32f9d652009-07-24 01:00:32 +08003213#define DPA_AUX_CH_CTL 0x64010
3214#define DPA_AUX_CH_DATA1 0x64014
3215#define DPA_AUX_CH_DATA2 0x64018
3216#define DPA_AUX_CH_DATA3 0x6401c
3217#define DPA_AUX_CH_DATA4 0x64020
3218#define DPA_AUX_CH_DATA5 0x64024
3219
Keith Packard040d87f2009-05-30 20:42:33 -07003220#define DPB_AUX_CH_CTL 0x64110
3221#define DPB_AUX_CH_DATA1 0x64114
3222#define DPB_AUX_CH_DATA2 0x64118
3223#define DPB_AUX_CH_DATA3 0x6411c
3224#define DPB_AUX_CH_DATA4 0x64120
3225#define DPB_AUX_CH_DATA5 0x64124
3226
3227#define DPC_AUX_CH_CTL 0x64210
3228#define DPC_AUX_CH_DATA1 0x64214
3229#define DPC_AUX_CH_DATA2 0x64218
3230#define DPC_AUX_CH_DATA3 0x6421c
3231#define DPC_AUX_CH_DATA4 0x64220
3232#define DPC_AUX_CH_DATA5 0x64224
3233
3234#define DPD_AUX_CH_CTL 0x64310
3235#define DPD_AUX_CH_DATA1 0x64314
3236#define DPD_AUX_CH_DATA2 0x64318
3237#define DPD_AUX_CH_DATA3 0x6431c
3238#define DPD_AUX_CH_DATA4 0x64320
3239#define DPD_AUX_CH_DATA5 0x64324
3240
3241#define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
3242#define DP_AUX_CH_CTL_DONE (1 << 30)
3243#define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
3244#define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
3245#define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
3246#define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
3247#define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
3248#define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
3249#define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
3250#define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
3251#define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
3252#define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
3253#define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
3254#define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
3255#define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
3256#define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
3257#define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
3258#define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
3259#define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
3260#define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
3261#define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
3262
3263/*
3264 * Computing GMCH M and N values for the Display Port link
3265 *
3266 * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
3267 *
3268 * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
3269 *
3270 * The GMCH value is used internally
3271 *
3272 * bytes_per_pixel is the number of bytes coming out of the plane,
3273 * which is after the LUTs, so we want the bytes for our color format.
3274 * For our current usage, this is always 3, one byte for R, G and B.
3275 */
Daniel Vettere3b95f12013-05-03 11:49:49 +02003276#define _PIPEA_DATA_M_G4X 0x70050
3277#define _PIPEB_DATA_M_G4X 0x71050
Keith Packard040d87f2009-05-30 20:42:33 -07003278
3279/* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003280#define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
Daniel Vetter72419202013-04-04 13:28:53 +02003281#define TU_SIZE_SHIFT 25
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003282#define TU_SIZE_MASK (0x3f << 25)
Keith Packard040d87f2009-05-30 20:42:33 -07003283
Ville Syrjäläa65851a2013-04-23 15:03:34 +03003284#define DATA_LINK_M_N_MASK (0xffffff)
3285#define DATA_LINK_N_MAX (0x800000)
Keith Packard040d87f2009-05-30 20:42:33 -07003286
Daniel Vettere3b95f12013-05-03 11:49:49 +02003287#define _PIPEA_DATA_N_G4X 0x70054
3288#define _PIPEB_DATA_N_G4X 0x71054
Keith Packard040d87f2009-05-30 20:42:33 -07003289#define PIPE_GMCH_DATA_N_MASK (0xffffff)
3290
3291/*
3292 * Computing Link M and N values for the Display Port link
3293 *
3294 * Link M / N = pixel_clock / ls_clk
3295 *
3296 * (the DP spec calls pixel_clock the 'strm_clk')
3297 *
3298 * The Link value is transmitted in the Main Stream
3299 * Attributes and VB-ID.
3300 */
3301
Daniel Vettere3b95f12013-05-03 11:49:49 +02003302#define _PIPEA_LINK_M_G4X 0x70060
3303#define _PIPEB_LINK_M_G4X 0x71060
Keith Packard040d87f2009-05-30 20:42:33 -07003304#define PIPEA_DP_LINK_M_MASK (0xffffff)
3305
Daniel Vettere3b95f12013-05-03 11:49:49 +02003306#define _PIPEA_LINK_N_G4X 0x70064
3307#define _PIPEB_LINK_N_G4X 0x71064
Keith Packard040d87f2009-05-30 20:42:33 -07003308#define PIPEA_DP_LINK_N_MASK (0xffffff)
3309
Daniel Vettere3b95f12013-05-03 11:49:49 +02003310#define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
3311#define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
3312#define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
3313#define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003314
Jesse Barnes585fb112008-07-29 11:54:06 -07003315/* Display & cursor control */
3316
3317/* Pipe A */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003318#define _PIPEADSL 0x70000
Paulo Zanoni837ba002012-05-04 17:18:14 -03003319#define DSL_LINEMASK_GEN2 0x00000fff
3320#define DSL_LINEMASK_GEN3 0x00001fff
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003321#define _PIPEACONF 0x70008
Chris Wilson5eddb702010-09-11 13:48:45 +01003322#define PIPECONF_ENABLE (1<<31)
3323#define PIPECONF_DISABLE 0
3324#define PIPECONF_DOUBLE_WIDE (1<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003325#define I965_PIPECONF_ACTIVE (1<<30)
Jani Nikulab6ec10b2013-08-27 15:12:15 +03003326#define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
Chris Wilsonf47166d2012-03-22 15:00:50 +00003327#define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
Chris Wilson5eddb702010-09-11 13:48:45 +01003328#define PIPECONF_SINGLE_WIDE 0
3329#define PIPECONF_PIPE_UNLOCKED 0
3330#define PIPECONF_PIPE_LOCKED (1<<25)
3331#define PIPECONF_PALETTE 0
3332#define PIPECONF_GAMMA (1<<24)
Jesse Barnes585fb112008-07-29 11:54:06 -07003333#define PIPECONF_FORCE_BORDER (1<<25)
Christian Schmidt59df7b12011-12-19 20:03:33 +01003334#define PIPECONF_INTERLACE_MASK (7 << 21)
Paulo Zanoniee2b0b32012-10-05 12:05:57 -03003335#define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
Daniel Vetterd442ae12012-01-28 14:49:19 +01003336/* Note that pre-gen3 does not support interlaced display directly. Panel
3337 * fitting must be disabled on pre-ilk for interlaced. */
3338#define PIPECONF_PROGRESSIVE (0 << 21)
3339#define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
3340#define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
3341#define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
3342#define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
3343/* Ironlake and later have a complete new set of values for interlaced. PFIT
3344 * means panel fitter required, PF means progressive fetch, DBL means power
3345 * saving pixel doubling. */
3346#define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
3347#define PIPECONF_INTERLACED_ILK (3 << 21)
3348#define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
3349#define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
Daniel Vetter1bd1bd82013-04-29 21:56:12 +02003350#define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
Jesse Barnes652c3932009-08-17 13:31:43 -07003351#define PIPECONF_CXSR_DOWNCLOCK (1<<16)
Ville Syrjälä3685a8f2013-01-17 16:31:28 +02003352#define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
Daniel Vetterdfd07d72012-12-17 11:21:38 +01003353#define PIPECONF_BPC_MASK (0x7 << 5)
3354#define PIPECONF_8BPC (0<<5)
3355#define PIPECONF_10BPC (1<<5)
3356#define PIPECONF_6BPC (2<<5)
3357#define PIPECONF_12BPC (3<<5)
Jesse Barnes4f0d1af2010-09-07 14:48:05 -07003358#define PIPECONF_DITHER_EN (1<<4)
3359#define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
3360#define PIPECONF_DITHER_TYPE_SP (0<<2)
3361#define PIPECONF_DITHER_TYPE_ST1 (1<<2)
3362#define PIPECONF_DITHER_TYPE_ST2 (2<<2)
3363#define PIPECONF_DITHER_TYPE_TEMP (3<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003364#define _PIPEASTAT 0x70024
Jesse Barnes585fb112008-07-29 11:54:06 -07003365#define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
Imre Deak579a9b02014-02-04 21:35:48 +02003366#define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
Jesse Barnes585fb112008-07-29 11:54:06 -07003367#define PIPE_CRC_ERROR_ENABLE (1UL<<29)
3368#define PIPE_CRC_DONE_ENABLE (1UL<<28)
3369#define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003370#define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003371#define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
3372#define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
3373#define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
3374#define PIPE_DPST_EVENT_ENABLE (1UL<<23)
Ville Syrjäläc70af1e2013-01-16 19:59:03 +02003375#define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
Jesse Barnes585fb112008-07-29 11:54:06 -07003376#define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
3377#define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
3378#define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
Imre Deak10c59c52014-02-10 18:42:48 +02003379#define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
Jesse Barnes585fb112008-07-29 11:54:06 -07003380#define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
3381#define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
3382#define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003383#define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
Jesse Barnes585fb112008-07-29 11:54:06 -07003384#define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
Imre Deak579a9b02014-02-04 21:35:48 +02003385#define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
3386#define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
Jesse Barnes585fb112008-07-29 11:54:06 -07003387#define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
3388#define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
3389#define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
Imre Deak579a9b02014-02-04 21:35:48 +02003390#define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
Jesse Barnes585fb112008-07-29 11:54:06 -07003391#define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
3392#define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
3393#define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
3394#define PIPE_DPST_EVENT_STATUS (1UL<<7)
3395#define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
Imre Deak10c59c52014-02-10 18:42:48 +02003396#define PIPE_A_PSR_STATUS_VLV (1UL<<6)
Jesse Barnes585fb112008-07-29 11:54:06 -07003397#define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
3398#define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
Imre Deak10c59c52014-02-10 18:42:48 +02003399#define PIPE_B_PSR_STATUS_VLV (1UL<<3)
Jesse Barnes585fb112008-07-29 11:54:06 -07003400#define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
3401#define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
3402#define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
3403#define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
3404
Imre Deak755e9012014-02-10 18:42:47 +02003405#define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
3406#define PIPESTAT_INT_STATUS_MASK 0x0000ffff
3407
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003408#define PIPE_A_OFFSET 0x70000
3409#define PIPE_B_OFFSET 0x71000
3410#define PIPE_C_OFFSET 0x72000
3411/*
3412 * There's actually no pipe EDP. Some pipe registers have
3413 * simply shifted from the pipe to the transcoder, while
3414 * keeping their original offset. Thus we need PIPE_EDP_OFFSET
3415 * to access such registers in transcoder EDP.
3416 */
3417#define PIPE_EDP_OFFSET 0x7f000
3418
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003419#define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
3420 dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
3421 dev_priv->info.display_mmio_offset)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003422
3423#define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
3424#define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
3425#define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
3426#define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
3427#define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
Chris Wilson5eddb702010-09-11 13:48:45 +01003428
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003429#define _PIPE_MISC_A 0x70030
3430#define _PIPE_MISC_B 0x71030
3431#define PIPEMISC_DITHER_BPC_MASK (7<<5)
3432#define PIPEMISC_DITHER_8_BPC (0<<5)
3433#define PIPEMISC_DITHER_10_BPC (1<<5)
3434#define PIPEMISC_DITHER_6_BPC (2<<5)
3435#define PIPEMISC_DITHER_12_BPC (3<<5)
3436#define PIPEMISC_DITHER_ENABLE (1<<4)
3437#define PIPEMISC_DITHER_TYPE_MASK (3<<2)
3438#define PIPEMISC_DITHER_TYPE_SP (0<<2)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003439#define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
Paulo Zanoni756f85c2013-11-02 21:07:38 -07003440
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003441#define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
Jesse Barnes79831172012-06-20 10:53:12 -07003442#define PIPEB_LINE_COMPARE_INT_EN (1<<29)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003443#define PIPEB_HLINE_INT_EN (1<<28)
3444#define PIPEB_VBLANK_INT_EN (1<<27)
Imre Deak579a9b02014-02-04 21:35:48 +02003445#define SPRITED_FLIP_DONE_INT_EN (1<<26)
3446#define SPRITEC_FLIP_DONE_INT_EN (1<<25)
3447#define PLANEB_FLIP_DONE_INT_EN (1<<24)
Jesse Barnes79831172012-06-20 10:53:12 -07003448#define PIPEA_LINE_COMPARE_INT_EN (1<<21)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003449#define PIPEA_HLINE_INT_EN (1<<20)
3450#define PIPEA_VBLANK_INT_EN (1<<19)
Imre Deak579a9b02014-02-04 21:35:48 +02003451#define SPRITEB_FLIP_DONE_INT_EN (1<<18)
3452#define SPRITEA_FLIP_DONE_INT_EN (1<<17)
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003453#define PLANEA_FLIPDONE_INT_EN (1<<16)
3454
Ville Syrjäläb41fbda2013-01-24 15:29:41 +02003455#define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV only */
Jesse Barnesc46ce4d2012-03-28 13:39:24 -07003456#define CURSORB_INVALID_GTT_INT_EN (1<<23)
3457#define CURSORA_INVALID_GTT_INT_EN (1<<22)
3458#define SPRITED_INVALID_GTT_INT_EN (1<<21)
3459#define SPRITEC_INVALID_GTT_INT_EN (1<<20)
3460#define PLANEB_INVALID_GTT_INT_EN (1<<19)
3461#define SPRITEB_INVALID_GTT_INT_EN (1<<18)
3462#define SPRITEA_INVALID_GTT_INT_EN (1<<17)
3463#define PLANEA_INVALID_GTT_INT_EN (1<<16)
3464#define DPINVGTT_EN_MASK 0xff0000
3465#define CURSORB_INVALID_GTT_STATUS (1<<7)
3466#define CURSORA_INVALID_GTT_STATUS (1<<6)
3467#define SPRITED_INVALID_GTT_STATUS (1<<5)
3468#define SPRITEC_INVALID_GTT_STATUS (1<<4)
3469#define PLANEB_INVALID_GTT_STATUS (1<<3)
3470#define SPRITEB_INVALID_GTT_STATUS (1<<2)
3471#define SPRITEA_INVALID_GTT_STATUS (1<<1)
3472#define PLANEA_INVALID_GTT_STATUS (1<<0)
3473#define DPINVGTT_STATUS_MASK 0xff
3474
Jesse Barnes585fb112008-07-29 11:54:06 -07003475#define DSPARB 0x70030
3476#define DSPARB_CSTART_MASK (0x7f << 7)
3477#define DSPARB_CSTART_SHIFT 7
3478#define DSPARB_BSTART_MASK (0x7f)
3479#define DSPARB_BSTART_SHIFT 0
Shaohua Li7662c8b2009-06-26 11:23:55 +08003480#define DSPARB_BEND_SHIFT 9 /* on 855 */
3481#define DSPARB_AEND_SHIFT 0
3482
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003483#define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003484#define DSPFW_SR_SHIFT 23
Akshay Joshi0206e352011-08-16 15:34:10 -04003485#define DSPFW_SR_MASK (0x1ff<<23)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003486#define DSPFW_CURSORB_SHIFT 16
Zhao Yakuid4294342010-03-22 22:45:36 +08003487#define DSPFW_CURSORB_MASK (0x3f<<16)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003488#define DSPFW_PLANEB_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003489#define DSPFW_PLANEB_MASK (0x7f<<8)
3490#define DSPFW_PLANEA_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003491#define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003492#define DSPFW_CURSORA_MASK 0x00003f00
Zhao Yakui21bd7702010-01-13 14:10:50 +00003493#define DSPFW_CURSORA_SHIFT 8
Zhao Yakuid4294342010-03-22 22:45:36 +08003494#define DSPFW_PLANEC_MASK (0x7f)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003495#define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
Jesse Barnes0e442c62009-10-19 10:09:33 +09003496#define DSPFW_HPLL_SR_EN (1<<31)
3497#define DSPFW_CURSOR_SR_SHIFT 24
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003498#define PINEVIEW_SELF_REFRESH_EN (1<<30)
Zhao Yakuid4294342010-03-22 22:45:36 +08003499#define DSPFW_CURSOR_SR_MASK (0x3f<<24)
3500#define DSPFW_HPLL_CURSOR_SHIFT 16
3501#define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
3502#define DSPFW_HPLL_SR_MASK (0x1ff)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003503#define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
3504#define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
Shaohua Li7662c8b2009-06-26 11:23:55 +08003505
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003506/* drain latency register values*/
3507#define DRAIN_LATENCY_PRECISION_32 32
3508#define DRAIN_LATENCY_PRECISION_16 16
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003509#define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003510#define DDL_CURSORA_PRECISION_32 (1<<31)
3511#define DDL_CURSORA_PRECISION_16 (0<<31)
3512#define DDL_CURSORA_SHIFT 24
3513#define DDL_PLANEA_PRECISION_32 (1<<7)
3514#define DDL_PLANEA_PRECISION_16 (0<<7)
Ville Syrjälä8f6d8ee2013-01-24 15:29:38 +02003515#define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
Gajanan Bhat12a3c052012-03-28 13:39:30 -07003516#define DDL_CURSORB_PRECISION_32 (1<<31)
3517#define DDL_CURSORB_PRECISION_16 (0<<31)
3518#define DDL_CURSORB_SHIFT 24
3519#define DDL_PLANEB_PRECISION_32 (1<<7)
3520#define DDL_PLANEB_PRECISION_16 (0<<7)
3521
Shaohua Li7662c8b2009-06-26 11:23:55 +08003522/* FIFO watermark sizes etc */
Jesse Barnes0e442c62009-10-19 10:09:33 +09003523#define G4X_FIFO_LINE_SIZE 64
Shaohua Li7662c8b2009-06-26 11:23:55 +08003524#define I915_FIFO_LINE_SIZE 64
3525#define I830_FIFO_LINE_SIZE 32
Jesse Barnes0e442c62009-10-19 10:09:33 +09003526
Jesse Barnesceb04242012-03-28 13:39:22 -07003527#define VALLEYVIEW_FIFO_SIZE 255
Jesse Barnes0e442c62009-10-19 10:09:33 +09003528#define G4X_FIFO_SIZE 127
Zhao Yakui1b07e042010-06-12 14:32:24 +08003529#define I965_FIFO_SIZE 512
3530#define I945_FIFO_SIZE 127
Shaohua Li7662c8b2009-06-26 11:23:55 +08003531#define I915_FIFO_SIZE 95
Jesse Barnesdff33cf2009-07-14 10:15:56 -07003532#define I855GM_FIFO_SIZE 127 /* In cachelines */
Shaohua Li7662c8b2009-06-26 11:23:55 +08003533#define I830_FIFO_SIZE 95
Jesse Barnes0e442c62009-10-19 10:09:33 +09003534
Jesse Barnesceb04242012-03-28 13:39:22 -07003535#define VALLEYVIEW_MAX_WM 0xff
Jesse Barnes0e442c62009-10-19 10:09:33 +09003536#define G4X_MAX_WM 0x3f
Shaohua Li7662c8b2009-06-26 11:23:55 +08003537#define I915_MAX_WM 0x3f
3538
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003539#define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
3540#define PINEVIEW_FIFO_LINE_SIZE 64
3541#define PINEVIEW_MAX_WM 0x1ff
3542#define PINEVIEW_DFT_WM 0x3f
3543#define PINEVIEW_DFT_HPLLOFF_WM 0
3544#define PINEVIEW_GUARD_WM 10
3545#define PINEVIEW_CURSOR_FIFO 64
3546#define PINEVIEW_CURSOR_MAX_WM 0x3f
3547#define PINEVIEW_CURSOR_DFT_WM 0
3548#define PINEVIEW_CURSOR_GUARD_WM 5
Shaohua Li7662c8b2009-06-26 11:23:55 +08003549
Jesse Barnesceb04242012-03-28 13:39:22 -07003550#define VALLEYVIEW_CURSOR_MAX_WM 64
Zhao Yakui4fe5e612010-06-12 14:32:25 +08003551#define I965_CURSOR_FIFO 64
3552#define I965_CURSOR_MAX_WM 32
3553#define I965_CURSOR_DFT_WM 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003554
3555/* define the Watermark register on Ironlake */
3556#define WM0_PIPEA_ILK 0x45100
Ville Syrjälä1996d622013-10-09 19:18:07 +03003557#define WM0_PIPE_PLANE_MASK (0xffff<<16)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003558#define WM0_PIPE_PLANE_SHIFT 16
Ville Syrjälä1996d622013-10-09 19:18:07 +03003559#define WM0_PIPE_SPRITE_MASK (0xff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003560#define WM0_PIPE_SPRITE_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003561#define WM0_PIPE_CURSOR_MASK (0xff)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003562
3563#define WM0_PIPEB_ILK 0x45104
Jesse Barnesd6c892d2011-10-12 15:36:42 -07003564#define WM0_PIPEC_IVB 0x45200
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003565#define WM1_LP_ILK 0x45108
3566#define WM1_LP_SR_EN (1<<31)
3567#define WM1_LP_LATENCY_SHIFT 24
3568#define WM1_LP_LATENCY_MASK (0x7f<<24)
Chris Wilson4ed765f2010-09-11 10:46:47 +01003569#define WM1_LP_FBC_MASK (0xf<<20)
3570#define WM1_LP_FBC_SHIFT 20
Ville Syrjälä416f4722013-11-02 21:07:46 -07003571#define WM1_LP_FBC_SHIFT_BDW 19
Ville Syrjälä1996d622013-10-09 19:18:07 +03003572#define WM1_LP_SR_MASK (0x7ff<<8)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003573#define WM1_LP_SR_SHIFT 8
Ville Syrjälä1996d622013-10-09 19:18:07 +03003574#define WM1_LP_CURSOR_MASK (0xff)
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003575#define WM2_LP_ILK 0x4510c
3576#define WM2_LP_EN (1<<31)
3577#define WM3_LP_ILK 0x45110
3578#define WM3_LP_EN (1<<31)
3579#define WM1S_LP_ILK 0x45120
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003580#define WM2S_LP_IVB 0x45124
3581#define WM3S_LP_IVB 0x45128
Jesse Barnesdd8849c2010-09-09 11:58:02 -07003582#define WM1S_LP_EN (1<<31)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003583
Paulo Zanonicca32e92013-05-31 11:45:06 -03003584#define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
3585 (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
3586 ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
3587
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003588/* Memory latency timer register */
3589#define MLTR_ILK 0x11222
Jesse Barnesb79d4992010-12-21 13:10:23 -08003590#define MLTR_WM1_SHIFT 0
3591#define MLTR_WM2_SHIFT 8
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08003592/* the unit of memory self-refresh latency time is 0.5us */
3593#define ILK_SRLT_MASK 0x3f
3594
Yuanhan Liu13982612010-12-15 15:42:31 +08003595
3596/* the address where we get all kinds of latency value */
3597#define SSKPD 0x5d10
3598#define SSKPD_WM_MASK 0x3f
3599#define SSKPD_WM0_SHIFT 0
3600#define SSKPD_WM1_SHIFT 8
3601#define SSKPD_WM2_SHIFT 16
3602#define SSKPD_WM3_SHIFT 24
3603
Jesse Barnes585fb112008-07-29 11:54:06 -07003604/*
3605 * The two pipe frame counter registers are not synchronized, so
3606 * reading a stable value is somewhat tricky. The following code
3607 * should work:
3608 *
3609 * do {
3610 * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3611 * PIPE_FRAME_HIGH_SHIFT;
3612 * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
3613 * PIPE_FRAME_LOW_SHIFT);
3614 * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
3615 * PIPE_FRAME_HIGH_SHIFT);
3616 * } while (high1 != high2);
3617 * frame = (high1 << 8) | low1;
3618 */
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003619#define _PIPEAFRAMEHIGH 0x70040
Jesse Barnes585fb112008-07-29 11:54:06 -07003620#define PIPE_FRAME_HIGH_MASK 0x0000ffff
3621#define PIPE_FRAME_HIGH_SHIFT 0
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003622#define _PIPEAFRAMEPIXEL 0x70044
Jesse Barnes585fb112008-07-29 11:54:06 -07003623#define PIPE_FRAME_LOW_MASK 0xff000000
3624#define PIPE_FRAME_LOW_SHIFT 24
3625#define PIPE_PIXEL_MASK 0x00ffffff
3626#define PIPE_PIXEL_SHIFT 0
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003627/* GM45+ just has to be different */
Rafael Barbalhoeb6008a2014-03-31 18:21:29 +03003628#define _PIPEA_FRMCOUNT_GM45 0x70040
3629#define _PIPEA_FLIPCOUNT_GM45 0x70044
3630#define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
Jesse Barnes585fb112008-07-29 11:54:06 -07003631
3632/* Cursor A & B regs */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003633#define _CURACNTR (dev_priv->info.display_mmio_offset + 0x70080)
Jesse Barnes14b603912009-05-20 16:47:08 -04003634/* Old style CUR*CNTR flags (desktop 8xx) */
3635#define CURSOR_ENABLE 0x80000000
3636#define CURSOR_GAMMA_ENABLE 0x40000000
3637#define CURSOR_STRIDE_MASK 0x30000000
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003638#define CURSOR_PIPE_CSC_ENABLE (1<<24)
Jesse Barnes14b603912009-05-20 16:47:08 -04003639#define CURSOR_FORMAT_SHIFT 24
3640#define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
3641#define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
3642#define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
3643#define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
3644#define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
3645#define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
3646/* New style CUR*CNTR flags */
3647#define CURSOR_MODE 0x27
Jesse Barnes585fb112008-07-29 11:54:06 -07003648#define CURSOR_MODE_DISABLE 0x00
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303649#define CURSOR_MODE_128_32B_AX 0x02
3650#define CURSOR_MODE_256_32B_AX 0x03
Jesse Barnes585fb112008-07-29 11:54:06 -07003651#define CURSOR_MODE_64_32B_AX 0x07
Sagar Kamble4726e0b2014-03-10 17:06:23 +05303652#define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
3653#define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
Jesse Barnes585fb112008-07-29 11:54:06 -07003654#define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
Jesse Barnes14b603912009-05-20 16:47:08 -04003655#define MCURSOR_PIPE_SELECT (1 << 28)
3656#define MCURSOR_PIPE_A 0x00
3657#define MCURSOR_PIPE_B (1 << 28)
Jesse Barnes585fb112008-07-29 11:54:06 -07003658#define MCURSOR_GAMMA_ENABLE (1 << 26)
Paulo Zanoni1f5d76d2013-08-23 19:51:28 -03003659#define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003660#define _CURABASE (dev_priv->info.display_mmio_offset + 0x70084)
3661#define _CURAPOS (dev_priv->info.display_mmio_offset + 0x70088)
Jesse Barnes585fb112008-07-29 11:54:06 -07003662#define CURSOR_POS_MASK 0x007FF
3663#define CURSOR_POS_SIGN 0x8000
3664#define CURSOR_X_SHIFT 0
3665#define CURSOR_Y_SHIFT 16
Jesse Barnes14b603912009-05-20 16:47:08 -04003666#define CURSIZE 0x700a0
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003667#define _CURBCNTR (dev_priv->info.display_mmio_offset + 0x700c0)
3668#define _CURBBASE (dev_priv->info.display_mmio_offset + 0x700c4)
3669#define _CURBPOS (dev_priv->info.display_mmio_offset + 0x700c8)
Jesse Barnes585fb112008-07-29 11:54:06 -07003670
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003671#define _CURBCNTR_IVB 0x71080
3672#define _CURBBASE_IVB 0x71084
3673#define _CURBPOS_IVB 0x71088
3674
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08003675#define CURCNTR(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR)
3676#define CURBASE(pipe) _PIPE(pipe, _CURABASE, _CURBBASE)
3677#define CURPOS(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS)
Chris Wilsonc4a1d9e2010-11-21 13:12:35 +00003678
Jesse Barnes65a21cd2011-10-12 11:10:21 -07003679#define CURCNTR_IVB(pipe) _PIPE(pipe, _CURACNTR, _CURBCNTR_IVB)
3680#define CURBASE_IVB(pipe) _PIPE(pipe, _CURABASE, _CURBBASE_IVB)
3681#define CURPOS_IVB(pipe) _PIPE(pipe, _CURAPOS, _CURBPOS_IVB)
3682
Jesse Barnes585fb112008-07-29 11:54:06 -07003683/* Display A control */
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003684#define _DSPACNTR 0x70180
Jesse Barnes585fb112008-07-29 11:54:06 -07003685#define DISPLAY_PLANE_ENABLE (1<<31)
3686#define DISPLAY_PLANE_DISABLE 0
3687#define DISPPLANE_GAMMA_ENABLE (1<<30)
3688#define DISPPLANE_GAMMA_DISABLE 0
3689#define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003690#define DISPPLANE_YUV422 (0x0<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003691#define DISPPLANE_8BPP (0x2<<26)
Ville Syrjälä57779d02012-10-31 17:50:14 +02003692#define DISPPLANE_BGRA555 (0x3<<26)
3693#define DISPPLANE_BGRX555 (0x4<<26)
3694#define DISPPLANE_BGRX565 (0x5<<26)
3695#define DISPPLANE_BGRX888 (0x6<<26)
3696#define DISPPLANE_BGRA888 (0x7<<26)
3697#define DISPPLANE_RGBX101010 (0x8<<26)
3698#define DISPPLANE_RGBA101010 (0x9<<26)
3699#define DISPPLANE_BGRX101010 (0xa<<26)
3700#define DISPPLANE_RGBX161616 (0xc<<26)
3701#define DISPPLANE_RGBX888 (0xe<<26)
3702#define DISPPLANE_RGBA888 (0xf<<26)
Jesse Barnes585fb112008-07-29 11:54:06 -07003703#define DISPPLANE_STEREO_ENABLE (1<<25)
3704#define DISPPLANE_STEREO_DISABLE 0
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003705#define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb24e7172011-01-04 15:09:30 -08003706#define DISPPLANE_SEL_PIPE_SHIFT 24
3707#define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003708#define DISPPLANE_SEL_PIPE_A 0
Jesse Barnesb24e7172011-01-04 15:09:30 -08003709#define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
Jesse Barnes585fb112008-07-29 11:54:06 -07003710#define DISPPLANE_SRC_KEY_ENABLE (1<<22)
3711#define DISPPLANE_SRC_KEY_DISABLE 0
3712#define DISPPLANE_LINE_DOUBLE (1<<20)
3713#define DISPPLANE_NO_LINE_DOUBLE 0
3714#define DISPPLANE_STEREO_POLARITY_FIRST 0
3715#define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003716#define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
Jesse Barnesf5448472009-04-14 14:17:47 -07003717#define DISPPLANE_TILED (1<<10)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003718#define _DSPAADDR 0x70184
3719#define _DSPASTRIDE 0x70188
3720#define _DSPAPOS 0x7018C /* reserved */
3721#define _DSPASIZE 0x70190
3722#define _DSPASURF 0x7019C /* 965+ only */
3723#define _DSPATILEOFF 0x701A4 /* 965+ only */
3724#define _DSPAOFFSET 0x701A4 /* HSW */
3725#define _DSPASURFLIVE 0x701AC
Jesse Barnes585fb112008-07-29 11:54:06 -07003726
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003727#define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
3728#define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
3729#define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
3730#define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
3731#define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
3732#define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
3733#define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
Daniel Vettere506a0c2012-07-05 12:17:29 +02003734#define DSPLINOFF(plane) DSPADDR(plane)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02003735#define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
3736#define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
Chris Wilson5eddb702010-09-11 13:48:45 +01003737
Armin Reese446f2542012-03-30 16:20:16 -07003738/* Display/Sprite base address macros */
3739#define DISP_BASEADDR_MASK (0xfffff000)
3740#define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
3741#define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
Armin Reese446f2542012-03-30 16:20:16 -07003742
Jesse Barnes585fb112008-07-29 11:54:06 -07003743/* VBIOS flags */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003744#define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
3745#define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
3746#define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
3747#define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
3748#define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
3749#define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
3750#define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
3751#define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
3752#define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
3753#define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
3754#define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
3755#define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
3756#define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
Jesse Barnes585fb112008-07-29 11:54:06 -07003757
3758/* Pipe B */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003759#define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
3760#define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
3761#define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
Ville Syrjälä25a2e2d2013-10-11 22:24:41 +03003762#define _PIPEBFRAMEHIGH 0x71040
3763#define _PIPEBFRAMEPIXEL 0x71044
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003764#define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
3765#define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
Jesse Barnes9880b7a2009-02-06 10:22:41 -08003766
Jesse Barnes585fb112008-07-29 11:54:06 -07003767
3768/* Display B control */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003769#define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
Jesse Barnes585fb112008-07-29 11:54:06 -07003770#define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
3771#define DISPPLANE_ALPHA_TRANS_DISABLE 0
3772#define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
3773#define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
Damien Lespiau5c969aa2014-02-07 19:12:48 +00003774#define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
3775#define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
3776#define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
3777#define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
3778#define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
3779#define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
3780#define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
3781#define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
Jesse Barnes585fb112008-07-29 11:54:06 -07003782
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003783/* Sprite A control */
3784#define _DVSACNTR 0x72180
3785#define DVS_ENABLE (1<<31)
3786#define DVS_GAMMA_ENABLE (1<<30)
3787#define DVS_PIXFORMAT_MASK (3<<25)
3788#define DVS_FORMAT_YUV422 (0<<25)
3789#define DVS_FORMAT_RGBX101010 (1<<25)
3790#define DVS_FORMAT_RGBX888 (2<<25)
3791#define DVS_FORMAT_RGBX161616 (3<<25)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003792#define DVS_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003793#define DVS_SOURCE_KEY (1<<22)
Jesse Barnesab2f9df2012-02-27 12:40:10 -08003794#define DVS_RGB_ORDER_XBGR (1<<20)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003795#define DVS_YUV_BYTE_ORDER_MASK (3<<16)
3796#define DVS_YUV_ORDER_YUYV (0<<16)
3797#define DVS_YUV_ORDER_UYVY (1<<16)
3798#define DVS_YUV_ORDER_YVYU (2<<16)
3799#define DVS_YUV_ORDER_VYUY (3<<16)
3800#define DVS_DEST_KEY (1<<2)
3801#define DVS_TRICKLE_FEED_DISABLE (1<<14)
3802#define DVS_TILED (1<<10)
3803#define _DVSALINOFF 0x72184
3804#define _DVSASTRIDE 0x72188
3805#define _DVSAPOS 0x7218c
3806#define _DVSASIZE 0x72190
3807#define _DVSAKEYVAL 0x72194
3808#define _DVSAKEYMSK 0x72198
3809#define _DVSASURF 0x7219c
3810#define _DVSAKEYMAXVAL 0x721a0
3811#define _DVSATILEOFF 0x721a4
3812#define _DVSASURFLIVE 0x721ac
3813#define _DVSASCALE 0x72204
3814#define DVS_SCALE_ENABLE (1<<31)
3815#define DVS_FILTER_MASK (3<<29)
3816#define DVS_FILTER_MEDIUM (0<<29)
3817#define DVS_FILTER_ENHANCING (1<<29)
3818#define DVS_FILTER_SOFTENING (2<<29)
3819#define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3820#define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
3821#define _DVSAGAMC 0x72300
3822
3823#define _DVSBCNTR 0x73180
3824#define _DVSBLINOFF 0x73184
3825#define _DVSBSTRIDE 0x73188
3826#define _DVSBPOS 0x7318c
3827#define _DVSBSIZE 0x73190
3828#define _DVSBKEYVAL 0x73194
3829#define _DVSBKEYMSK 0x73198
3830#define _DVSBSURF 0x7319c
3831#define _DVSBKEYMAXVAL 0x731a0
3832#define _DVSBTILEOFF 0x731a4
3833#define _DVSBSURFLIVE 0x731ac
3834#define _DVSBSCALE 0x73204
3835#define _DVSBGAMC 0x73300
3836
3837#define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
3838#define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
3839#define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
3840#define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
3841#define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003842#define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003843#define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
3844#define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
3845#define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
Jesse Barnes8ea30862012-01-03 08:05:39 -08003846#define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
3847#define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003848#define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003849
3850#define _SPRA_CTL 0x70280
3851#define SPRITE_ENABLE (1<<31)
3852#define SPRITE_GAMMA_ENABLE (1<<30)
3853#define SPRITE_PIXFORMAT_MASK (7<<25)
3854#define SPRITE_FORMAT_YUV422 (0<<25)
3855#define SPRITE_FORMAT_RGBX101010 (1<<25)
3856#define SPRITE_FORMAT_RGBX888 (2<<25)
3857#define SPRITE_FORMAT_RGBX161616 (3<<25)
3858#define SPRITE_FORMAT_YUV444 (4<<25)
3859#define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02003860#define SPRITE_PIPE_CSC_ENABLE (1<<24)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003861#define SPRITE_SOURCE_KEY (1<<22)
3862#define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
3863#define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
3864#define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
3865#define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
3866#define SPRITE_YUV_ORDER_YUYV (0<<16)
3867#define SPRITE_YUV_ORDER_UYVY (1<<16)
3868#define SPRITE_YUV_ORDER_YVYU (2<<16)
3869#define SPRITE_YUV_ORDER_VYUY (3<<16)
3870#define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
3871#define SPRITE_INT_GAMMA_ENABLE (1<<13)
3872#define SPRITE_TILED (1<<10)
3873#define SPRITE_DEST_KEY (1<<2)
3874#define _SPRA_LINOFF 0x70284
3875#define _SPRA_STRIDE 0x70288
3876#define _SPRA_POS 0x7028c
3877#define _SPRA_SIZE 0x70290
3878#define _SPRA_KEYVAL 0x70294
3879#define _SPRA_KEYMSK 0x70298
3880#define _SPRA_SURF 0x7029c
3881#define _SPRA_KEYMAX 0x702a0
3882#define _SPRA_TILEOFF 0x702a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003883#define _SPRA_OFFSET 0x702a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003884#define _SPRA_SURFLIVE 0x702ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003885#define _SPRA_SCALE 0x70304
3886#define SPRITE_SCALE_ENABLE (1<<31)
3887#define SPRITE_FILTER_MASK (3<<29)
3888#define SPRITE_FILTER_MEDIUM (0<<29)
3889#define SPRITE_FILTER_ENHANCING (1<<29)
3890#define SPRITE_FILTER_SOFTENING (2<<29)
3891#define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
3892#define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
3893#define _SPRA_GAMC 0x70400
3894
3895#define _SPRB_CTL 0x71280
3896#define _SPRB_LINOFF 0x71284
3897#define _SPRB_STRIDE 0x71288
3898#define _SPRB_POS 0x7128c
3899#define _SPRB_SIZE 0x71290
3900#define _SPRB_KEYVAL 0x71294
3901#define _SPRB_KEYMSK 0x71298
3902#define _SPRB_SURF 0x7129c
3903#define _SPRB_KEYMAX 0x712a0
3904#define _SPRB_TILEOFF 0x712a4
Damien Lespiauc54173a2012-10-26 18:20:11 +01003905#define _SPRB_OFFSET 0x712a4
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003906#define _SPRB_SURFLIVE 0x712ac
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003907#define _SPRB_SCALE 0x71304
3908#define _SPRB_GAMC 0x71400
3909
3910#define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
3911#define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
3912#define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
3913#define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
3914#define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
3915#define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
3916#define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
3917#define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
3918#define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
3919#define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
Damien Lespiauc54173a2012-10-26 18:20:11 +01003920#define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003921#define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
3922#define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
Ville Syrjälä32ae46bf2012-11-01 19:26:45 +02003923#define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
Jesse Barnesb840d907f2011-12-13 13:19:38 -08003924
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003925#define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003926#define SP_ENABLE (1<<31)
Ville Syrjälä4ea67bc2013-11-18 18:32:38 -08003927#define SP_GAMMA_ENABLE (1<<30)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003928#define SP_PIXFORMAT_MASK (0xf<<26)
3929#define SP_FORMAT_YUV422 (0<<26)
3930#define SP_FORMAT_BGR565 (5<<26)
3931#define SP_FORMAT_BGRX8888 (6<<26)
3932#define SP_FORMAT_BGRA8888 (7<<26)
3933#define SP_FORMAT_RGBX1010102 (8<<26)
3934#define SP_FORMAT_RGBA1010102 (9<<26)
3935#define SP_FORMAT_RGBX8888 (0xe<<26)
3936#define SP_FORMAT_RGBA8888 (0xf<<26)
3937#define SP_SOURCE_KEY (1<<22)
3938#define SP_YUV_BYTE_ORDER_MASK (3<<16)
3939#define SP_YUV_ORDER_YUYV (0<<16)
3940#define SP_YUV_ORDER_UYVY (1<<16)
3941#define SP_YUV_ORDER_YVYU (2<<16)
3942#define SP_YUV_ORDER_VYUY (3<<16)
3943#define SP_TILED (1<<10)
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003944#define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
3945#define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
3946#define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
3947#define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
3948#define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
3949#define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
3950#define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
3951#define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
3952#define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
3953#define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
3954#define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003955
Ville Syrjälä921c3b62013-06-25 14:16:35 +03003956#define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
3957#define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
3958#define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
3959#define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
3960#define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
3961#define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
3962#define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
3963#define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
3964#define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
3965#define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
3966#define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
3967#define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
Jesse Barnes7f1f3852013-04-02 11:22:20 -07003968
3969#define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
3970#define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
3971#define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
3972#define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
3973#define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
3974#define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
3975#define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
3976#define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
3977#define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
3978#define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
3979#define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
3980#define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
3981
Jesse Barnes585fb112008-07-29 11:54:06 -07003982/* VBIOS regs */
3983#define VGACNTRL 0x71400
3984# define VGA_DISP_DISABLE (1 << 31)
3985# define VGA_2X_MODE (1 << 30)
3986# define VGA_PIPE_B_SELECT (1 << 29)
3987
Ville Syrjälä766aa1c2013-01-25 21:44:46 +02003988#define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
3989
Adam Jacksonf2b115e2009-12-03 17:14:42 -05003990/* Ironlake */
Zhenyu Wangb9055052009-06-05 15:38:38 +08003991
3992#define CPU_VGACNTRL 0x41000
3993
3994#define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
3995#define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
3996#define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
3997#define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
3998#define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
3999#define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
4000#define DIGITAL_PORTA_NO_DETECT (0 << 0)
4001#define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
4002#define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
4003
4004/* refresh rate hardware control */
4005#define RR_HW_CTL 0x45300
4006#define RR_HW_LOW_POWER_FRAMES_MASK 0xff
4007#define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
4008
4009#define FDI_PLL_BIOS_0 0x46000
Chris Wilson021357a2010-09-07 20:54:59 +01004010#define FDI_PLL_FB_CLOCK_MASK 0xff
Zhenyu Wangb9055052009-06-05 15:38:38 +08004011#define FDI_PLL_BIOS_1 0x46004
4012#define FDI_PLL_BIOS_2 0x46008
4013#define DISPLAY_PORT_PLL_BIOS_0 0x4600c
4014#define DISPLAY_PORT_PLL_BIOS_1 0x46010
4015#define DISPLAY_PORT_PLL_BIOS_2 0x46014
4016
Eric Anholt8956c8b2010-03-18 13:21:14 -07004017#define PCH_3DCGDIS0 0x46020
4018# define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
4019# define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
4020
Eric Anholt06f37752010-12-14 10:06:46 -08004021#define PCH_3DCGDIS1 0x46024
4022# define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
4023
Zhenyu Wangb9055052009-06-05 15:38:38 +08004024#define FDI_PLL_FREQ_CTL 0x46030
4025#define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
4026#define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
4027#define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
4028
4029
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004030#define _PIPEA_DATA_M1 0x60030
Chris Wilson5eddb702010-09-11 13:48:45 +01004031#define PIPE_DATA_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004032#define _PIPEA_DATA_N1 0x60034
Chris Wilson5eddb702010-09-11 13:48:45 +01004033#define PIPE_DATA_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004034
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004035#define _PIPEA_DATA_M2 0x60038
Chris Wilson5eddb702010-09-11 13:48:45 +01004036#define PIPE_DATA_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004037#define _PIPEA_DATA_N2 0x6003c
Chris Wilson5eddb702010-09-11 13:48:45 +01004038#define PIPE_DATA_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004039
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004040#define _PIPEA_LINK_M1 0x60040
Chris Wilson5eddb702010-09-11 13:48:45 +01004041#define PIPE_LINK_M1_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004042#define _PIPEA_LINK_N1 0x60044
Chris Wilson5eddb702010-09-11 13:48:45 +01004043#define PIPE_LINK_N1_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004044
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004045#define _PIPEA_LINK_M2 0x60048
Chris Wilson5eddb702010-09-11 13:48:45 +01004046#define PIPE_LINK_M2_OFFSET 0
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004047#define _PIPEA_LINK_N2 0x6004c
Chris Wilson5eddb702010-09-11 13:48:45 +01004048#define PIPE_LINK_N2_OFFSET 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004049
4050/* PIPEB timing regs are same start from 0x61000 */
4051
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004052#define _PIPEB_DATA_M1 0x61030
4053#define _PIPEB_DATA_N1 0x61034
4054#define _PIPEB_DATA_M2 0x61038
4055#define _PIPEB_DATA_N2 0x6103c
4056#define _PIPEB_LINK_M1 0x61040
4057#define _PIPEB_LINK_N1 0x61044
4058#define _PIPEB_LINK_M2 0x61048
4059#define _PIPEB_LINK_N2 0x6104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004060
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004061#define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
4062#define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
4063#define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
4064#define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
4065#define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
4066#define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
4067#define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
4068#define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004069
4070/* CPU panel fitter */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004071/* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
4072#define _PFA_CTL_1 0x68080
4073#define _PFB_CTL_1 0x68880
Zhenyu Wangb9055052009-06-05 15:38:38 +08004074#define PF_ENABLE (1<<31)
Paulo Zanoni13888d72012-11-20 13:27:41 -02004075#define PF_PIPE_SEL_MASK_IVB (3<<29)
4076#define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
Zhenyu Wangb1f60b72009-10-19 15:43:49 +08004077#define PF_FILTER_MASK (3<<23)
4078#define PF_FILTER_PROGRAMMED (0<<23)
4079#define PF_FILTER_MED_3x3 (1<<23)
4080#define PF_FILTER_EDGE_ENHANCE (2<<23)
4081#define PF_FILTER_EDGE_SOFTEN (3<<23)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004082#define _PFA_WIN_SZ 0x68074
4083#define _PFB_WIN_SZ 0x68874
4084#define _PFA_WIN_POS 0x68070
4085#define _PFB_WIN_POS 0x68870
4086#define _PFA_VSCALE 0x68084
4087#define _PFB_VSCALE 0x68884
4088#define _PFA_HSCALE 0x68090
4089#define _PFB_HSCALE 0x68890
4090
4091#define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
4092#define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
4093#define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
4094#define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
4095#define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004096
4097/* legacy palette */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004098#define _LGC_PALETTE_A 0x4a000
4099#define _LGC_PALETTE_B 0x4a800
4100#define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004101
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004102#define _GAMMA_MODE_A 0x4a480
4103#define _GAMMA_MODE_B 0x4ac80
4104#define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
4105#define GAMMA_MODE_MODE_MASK (3 << 0)
Daniel Vetter3eff4fa2013-06-13 00:54:59 +02004106#define GAMMA_MODE_MODE_8BIT (0 << 0)
4107#define GAMMA_MODE_MODE_10BIT (1 << 0)
4108#define GAMMA_MODE_MODE_12BIT (2 << 0)
Paulo Zanoni42db64e2013-05-31 16:33:22 -03004109#define GAMMA_MODE_MODE_SPLIT (3 << 0)
4110
Zhenyu Wangb9055052009-06-05 15:38:38 +08004111/* interrupts */
4112#define DE_MASTER_IRQ_CONTROL (1 << 31)
4113#define DE_SPRITEB_FLIP_DONE (1 << 29)
4114#define DE_SPRITEA_FLIP_DONE (1 << 28)
4115#define DE_PLANEB_FLIP_DONE (1 << 27)
4116#define DE_PLANEA_FLIP_DONE (1 << 26)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004117#define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004118#define DE_PCU_EVENT (1 << 25)
4119#define DE_GTT_FAULT (1 << 24)
4120#define DE_POISON (1 << 23)
4121#define DE_PERFORM_COUNTER (1 << 22)
4122#define DE_PCH_EVENT (1 << 21)
4123#define DE_AUX_CHANNEL_A (1 << 20)
4124#define DE_DP_A_HOTPLUG (1 << 19)
4125#define DE_GSE (1 << 18)
4126#define DE_PIPEB_VBLANK (1 << 15)
4127#define DE_PIPEB_EVEN_FIELD (1 << 14)
4128#define DE_PIPEB_ODD_FIELD (1 << 13)
4129#define DE_PIPEB_LINE_COMPARE (1 << 12)
4130#define DE_PIPEB_VSYNC (1 << 11)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004131#define DE_PIPEB_CRC_DONE (1 << 10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004132#define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
4133#define DE_PIPEA_VBLANK (1 << 7)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004134#define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004135#define DE_PIPEA_EVEN_FIELD (1 << 6)
4136#define DE_PIPEA_ODD_FIELD (1 << 5)
4137#define DE_PIPEA_LINE_COMPARE (1 << 4)
4138#define DE_PIPEA_VSYNC (1 << 3)
Daniel Vetter5b3a8562013-10-16 22:55:48 +02004139#define DE_PIPEA_CRC_DONE (1 << 2)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004140#define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004141#define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004142#define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
Zhenyu Wangb9055052009-06-05 15:38:38 +08004143
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004144/* More Ivybridge lolz */
Paulo Zanoni86642812013-04-12 17:57:57 -03004145#define DE_ERR_INT_IVB (1<<30)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004146#define DE_GSE_IVB (1<<29)
4147#define DE_PCH_EVENT_IVB (1<<28)
4148#define DE_DP_A_HOTPLUG_IVB (1<<27)
4149#define DE_AUX_CHANNEL_A_IVB (1<<26)
Chris Wilsonb615b572012-05-02 09:52:12 +01004150#define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
4151#define DE_PLANEC_FLIP_DONE_IVB (1<<13)
4152#define DE_PIPEC_VBLANK_IVB (1<<10)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004153#define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004154#define DE_PLANEB_FLIP_DONE_IVB (1<<8)
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004155#define DE_PIPEB_VBLANK_IVB (1<<5)
Chris Wilsonb615b572012-05-02 09:52:12 +01004156#define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
4157#define DE_PLANEA_FLIP_DONE_IVB (1<<3)
Daniel Vetter40da17c22013-10-21 18:04:36 +02004158#define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
Jesse Barnesb1f14ad2011-04-06 12:13:38 -07004159#define DE_PIPEA_VBLANK_IVB (1<<0)
Paulo Zanonib5184212013-07-12 20:00:08 -03004160#define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
4161
Jesse Barnes7eea1dd2012-03-22 14:38:44 -07004162#define VLV_MASTER_IER 0x4400c /* Gunit master IER */
4163#define MASTER_INTERRUPT_ENABLE (1<<31)
4164
Zhenyu Wangb9055052009-06-05 15:38:38 +08004165#define DEISR 0x44000
4166#define DEIMR 0x44004
4167#define DEIIR 0x44008
4168#define DEIER 0x4400c
4169
Zhenyu Wangb9055052009-06-05 15:38:38 +08004170#define GTISR 0x44010
4171#define GTIMR 0x44014
4172#define GTIIR 0x44018
4173#define GTIER 0x4401c
4174
Ben Widawskyabd58f02013-11-02 21:07:09 -07004175#define GEN8_MASTER_IRQ 0x44200
4176#define GEN8_MASTER_IRQ_CONTROL (1<<31)
4177#define GEN8_PCU_IRQ (1<<30)
4178#define GEN8_DE_PCH_IRQ (1<<23)
4179#define GEN8_DE_MISC_IRQ (1<<22)
4180#define GEN8_DE_PORT_IRQ (1<<20)
4181#define GEN8_DE_PIPE_C_IRQ (1<<18)
4182#define GEN8_DE_PIPE_B_IRQ (1<<17)
4183#define GEN8_DE_PIPE_A_IRQ (1<<16)
Daniel Vetterc42664c2013-11-07 11:05:40 +01004184#define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
Ben Widawskyabd58f02013-11-02 21:07:09 -07004185#define GEN8_GT_VECS_IRQ (1<<6)
4186#define GEN8_GT_VCS2_IRQ (1<<3)
4187#define GEN8_GT_VCS1_IRQ (1<<2)
4188#define GEN8_GT_BCS_IRQ (1<<1)
4189#define GEN8_GT_RCS_IRQ (1<<0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004190
4191#define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
4192#define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
4193#define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
4194#define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
4195
4196#define GEN8_BCS_IRQ_SHIFT 16
4197#define GEN8_RCS_IRQ_SHIFT 0
4198#define GEN8_VCS2_IRQ_SHIFT 16
4199#define GEN8_VCS1_IRQ_SHIFT 0
4200#define GEN8_VECS_IRQ_SHIFT 0
4201
4202#define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
4203#define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
4204#define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
4205#define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
Daniel Vetter38d83c962013-11-07 11:05:46 +01004206#define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004207#define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
4208#define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
4209#define GEN8_PIPE_CURSOR_FAULT (1 << 10)
4210#define GEN8_PIPE_SPRITE_FAULT (1 << 9)
4211#define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
4212#define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
4213#define GEN8_PIPE_FLIP_DONE (1 << 4)
4214#define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
4215#define GEN8_PIPE_VSYNC (1 << 1)
4216#define GEN8_PIPE_VBLANK (1 << 0)
Daniel Vetter30100f22013-11-07 14:49:24 +01004217#define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
4218 (GEN8_PIPE_CURSOR_FAULT | \
4219 GEN8_PIPE_SPRITE_FAULT | \
4220 GEN8_PIPE_PRIMARY_FAULT)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004221
4222#define GEN8_DE_PORT_ISR 0x44440
4223#define GEN8_DE_PORT_IMR 0x44444
4224#define GEN8_DE_PORT_IIR 0x44448
4225#define GEN8_DE_PORT_IER 0x4444c
Daniel Vetter6d766f02013-11-07 14:49:55 +01004226#define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
4227#define GEN8_AUX_CHANNEL_A (1 << 0)
Ben Widawskyabd58f02013-11-02 21:07:09 -07004228
4229#define GEN8_DE_MISC_ISR 0x44460
4230#define GEN8_DE_MISC_IMR 0x44464
4231#define GEN8_DE_MISC_IIR 0x44468
4232#define GEN8_DE_MISC_IER 0x4446c
4233#define GEN8_DE_MISC_GSE (1 << 27)
4234
4235#define GEN8_PCU_ISR 0x444e0
4236#define GEN8_PCU_IMR 0x444e4
4237#define GEN8_PCU_IIR 0x444e8
4238#define GEN8_PCU_IER 0x444ec
4239
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004240#define ILK_DISPLAY_CHICKEN2 0x42004
Eric Anholt67e92af2010-11-06 14:53:33 -07004241/* Required on all Ironlake and Sandybridge according to the B-Spec. */
4242#define ILK_ELPIN_409_SELECT (1 << 25)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004243#define ILK_DPARB_GATE (1<<22)
4244#define ILK_VSDPFD_FULL (1<<21)
Damien Lespiaue3589902014-02-07 19:12:50 +00004245#define FUSE_STRAP 0x42014
4246#define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
4247#define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
4248#define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
4249#define ILK_HDCP_DISABLE (1 << 25)
4250#define ILK_eDP_A_DISABLE (1 << 24)
4251#define HSW_CDCLK_LIMIT (1 << 24)
4252#define ILK_DESKTOP (1 << 23)
Yuanhan Liu13982612010-12-15 15:42:31 +08004253
Damien Lespiau231e54f2012-10-19 17:55:41 +01004254#define ILK_DSPCLK_GATE_D 0x42020
4255#define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
4256#define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
4257#define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
4258#define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
4259#define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004260
Eric Anholt116ac8d2011-12-21 10:31:09 -08004261#define IVB_CHICKEN3 0x4200c
4262# define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
4263# define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
4264
Paulo Zanoni90a88642013-05-03 17:23:45 -03004265#define CHICKEN_PAR1_1 0x42080
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004266#define DPA_MASK_VBLANK_SRD (1 << 15)
Paulo Zanoni90a88642013-05-03 17:23:45 -03004267#define FORCE_ARB_IDLE_PLANES (1 << 14)
4268
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004269#define _CHICKEN_PIPESL_1_A 0x420b0
4270#define _CHICKEN_PIPESL_1_B 0x420b4
Ville Syrjälä8f670bb2014-03-05 13:05:47 +02004271#define HSW_FBCQ_DIS (1 << 22)
4272#define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
Ben Widawskyfe4ab3c2013-11-02 21:07:54 -07004273#define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
4274
Zhenyu Wang553bd142009-09-02 10:57:52 +08004275#define DISP_ARB_CTL 0x45000
4276#define DISP_TILE_SURFACE_SWIZZLING (1<<13)
Zhenyu Wang7f8a8562010-04-01 13:07:53 +08004277#define DISP_FBC_WM_DIS (1<<15)
Ville Syrjäläac9545f2013-12-05 15:51:28 +02004278#define DISP_ARB_CTL2 0x45004
4279#define DISP_DATA_PARTITION_5_6 (1<<6)
Ben Widawsky88a2b2a2013-04-05 13:12:43 -07004280#define GEN7_MSG_CTL 0x45010
4281#define WAIT_FOR_PCH_RESET_ACK (1<<1)
4282#define WAIT_FOR_PCH_FLR_ACK (1<<0)
Daniel Vetter6ba844b2014-01-22 23:39:30 +01004283#define HSW_NDE_RSTWRN_OPT 0x46408
4284#define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
Zhenyu Wang553bd142009-09-02 10:57:52 +08004285
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004286/* GEN7 chicken */
Kenneth Graunked71de142012-02-08 12:53:52 -08004287#define GEN7_COMMON_SLICE_CHICKEN1 0x7010
4288# define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
Ben Widawskya75f3622013-11-02 21:07:59 -07004289#define COMMON_SLICE_CHICKEN2 0x7014
4290# define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
Kenneth Graunked71de142012-02-08 12:53:52 -08004291
Ville Syrjälä031994e2014-01-22 21:32:46 +02004292#define GEN7_L3SQCREG1 0xB010
4293#define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
4294
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004295#define GEN7_L3CNTLREG1 0xB01C
Chris Wilson1af84522014-02-14 22:34:43 +00004296#define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
Jesse Barnesd0cf5ea2012-10-25 12:15:41 -07004297#define GEN7_L3AGDIS (1<<19)
Eugeni Dodonove4e0c052012-02-08 12:53:50 -08004298
4299#define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
4300#define GEN7_WA_L3_CHICKEN_MODE 0x20000000
4301
Jesse Barnes61939d92012-10-02 17:43:38 -05004302#define GEN7_L3SQCREG4 0xb034
4303#define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
4304
Ben Widawsky63801f22013-12-12 17:26:03 -08004305/* GEN8 chicken */
4306#define HDC_CHICKEN0 0x7300
4307#define HDC_FORCE_NON_COHERENT (1<<4)
4308
Eugeni Dodonovdb099c82012-02-08 12:53:51 -08004309/* WaCatErrorRejectionIssue */
4310#define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
4311#define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
4312
Francisco Jerezf3fc4882013-10-02 15:53:16 -07004313#define HSW_SCRATCH1 0xb038
4314#define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
4315
Zhenyu Wangb9055052009-06-05 15:38:38 +08004316/* PCH */
4317
Adam Jackson23e81d62012-06-06 15:45:44 -04004318/* south display engine interrupt: IBX */
Jesse Barnes776ad802011-01-04 15:09:39 -08004319#define SDE_AUDIO_POWER_D (1 << 27)
4320#define SDE_AUDIO_POWER_C (1 << 26)
4321#define SDE_AUDIO_POWER_B (1 << 25)
4322#define SDE_AUDIO_POWER_SHIFT (25)
4323#define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
4324#define SDE_GMBUS (1 << 24)
4325#define SDE_AUDIO_HDCP_TRANSB (1 << 23)
4326#define SDE_AUDIO_HDCP_TRANSA (1 << 22)
4327#define SDE_AUDIO_HDCP_MASK (3 << 22)
4328#define SDE_AUDIO_TRANSB (1 << 21)
4329#define SDE_AUDIO_TRANSA (1 << 20)
4330#define SDE_AUDIO_TRANS_MASK (3 << 20)
4331#define SDE_POISON (1 << 19)
4332/* 18 reserved */
4333#define SDE_FDI_RXB (1 << 17)
4334#define SDE_FDI_RXA (1 << 16)
4335#define SDE_FDI_MASK (3 << 16)
4336#define SDE_AUXD (1 << 15)
4337#define SDE_AUXC (1 << 14)
4338#define SDE_AUXB (1 << 13)
4339#define SDE_AUX_MASK (7 << 13)
4340/* 12 reserved */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004341#define SDE_CRT_HOTPLUG (1 << 11)
4342#define SDE_PORTD_HOTPLUG (1 << 10)
4343#define SDE_PORTC_HOTPLUG (1 << 9)
4344#define SDE_PORTB_HOTPLUG (1 << 8)
4345#define SDE_SDVOB_HOTPLUG (1 << 6)
Egbert Eiche5868a32013-02-28 04:17:12 -05004346#define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
4347 SDE_SDVOB_HOTPLUG | \
4348 SDE_PORTB_HOTPLUG | \
4349 SDE_PORTC_HOTPLUG | \
4350 SDE_PORTD_HOTPLUG)
Jesse Barnes776ad802011-01-04 15:09:39 -08004351#define SDE_TRANSB_CRC_DONE (1 << 5)
4352#define SDE_TRANSB_CRC_ERR (1 << 4)
4353#define SDE_TRANSB_FIFO_UNDER (1 << 3)
4354#define SDE_TRANSA_CRC_DONE (1 << 2)
4355#define SDE_TRANSA_CRC_ERR (1 << 1)
4356#define SDE_TRANSA_FIFO_UNDER (1 << 0)
4357#define SDE_TRANS_MASK (0x3f)
Adam Jackson23e81d62012-06-06 15:45:44 -04004358
4359/* south display engine interrupt: CPT/PPT */
4360#define SDE_AUDIO_POWER_D_CPT (1 << 31)
4361#define SDE_AUDIO_POWER_C_CPT (1 << 30)
4362#define SDE_AUDIO_POWER_B_CPT (1 << 29)
4363#define SDE_AUDIO_POWER_SHIFT_CPT 29
4364#define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
4365#define SDE_AUXD_CPT (1 << 27)
4366#define SDE_AUXC_CPT (1 << 26)
4367#define SDE_AUXB_CPT (1 << 25)
4368#define SDE_AUX_MASK_CPT (7 << 25)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004369#define SDE_PORTD_HOTPLUG_CPT (1 << 23)
4370#define SDE_PORTC_HOTPLUG_CPT (1 << 22)
4371#define SDE_PORTB_HOTPLUG_CPT (1 << 21)
Adam Jackson23e81d62012-06-06 15:45:44 -04004372#define SDE_CRT_HOTPLUG_CPT (1 << 19)
Daniel Vetter73c352a2013-03-26 22:38:43 +01004373#define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004374#define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
Daniel Vetter73c352a2013-03-26 22:38:43 +01004375 SDE_SDVOB_HOTPLUG_CPT | \
Yuanhan Liu2d7b8362010-10-08 10:21:06 +01004376 SDE_PORTD_HOTPLUG_CPT | \
4377 SDE_PORTC_HOTPLUG_CPT | \
4378 SDE_PORTB_HOTPLUG_CPT)
Adam Jackson23e81d62012-06-06 15:45:44 -04004379#define SDE_GMBUS_CPT (1 << 17)
Paulo Zanoni86642812013-04-12 17:57:57 -03004380#define SDE_ERROR_CPT (1 << 16)
Adam Jackson23e81d62012-06-06 15:45:44 -04004381#define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
4382#define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
4383#define SDE_FDI_RXC_CPT (1 << 8)
4384#define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
4385#define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
4386#define SDE_FDI_RXB_CPT (1 << 4)
4387#define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
4388#define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
4389#define SDE_FDI_RXA_CPT (1 << 0)
4390#define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
4391 SDE_AUDIO_CP_REQ_B_CPT | \
4392 SDE_AUDIO_CP_REQ_A_CPT)
4393#define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
4394 SDE_AUDIO_CP_CHG_B_CPT | \
4395 SDE_AUDIO_CP_CHG_A_CPT)
4396#define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
4397 SDE_FDI_RXB_CPT | \
4398 SDE_FDI_RXA_CPT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004399
4400#define SDEISR 0xc4000
4401#define SDEIMR 0xc4004
4402#define SDEIIR 0xc4008
4403#define SDEIER 0xc400c
4404
Paulo Zanoni86642812013-04-12 17:57:57 -03004405#define SERR_INT 0xc4040
Paulo Zanonide032bf2013-04-12 17:57:58 -03004406#define SERR_INT_POISON (1<<31)
Paulo Zanoni86642812013-04-12 17:57:57 -03004407#define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
4408#define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
4409#define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
Daniel Vetter1dd246f2013-07-10 08:30:23 +02004410#define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
Paulo Zanoni86642812013-04-12 17:57:57 -03004411
Zhenyu Wangb9055052009-06-05 15:38:38 +08004412/* digital port hotplug */
Keith Packard7fe0b972011-09-19 13:31:02 -07004413#define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004414#define PORTD_HOTPLUG_ENABLE (1 << 20)
4415#define PORTD_PULSE_DURATION_2ms (0)
4416#define PORTD_PULSE_DURATION_4_5ms (1 << 18)
4417#define PORTD_PULSE_DURATION_6ms (2 << 18)
4418#define PORTD_PULSE_DURATION_100ms (3 << 18)
Keith Packard7fe0b972011-09-19 13:31:02 -07004419#define PORTD_PULSE_DURATION_MASK (3 << 18)
Damien Lespiaub6965192012-12-13 16:08:59 +00004420#define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
4421#define PORTD_HOTPLUG_NO_DETECT (0 << 16)
4422#define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
4423#define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004424#define PORTC_HOTPLUG_ENABLE (1 << 12)
4425#define PORTC_PULSE_DURATION_2ms (0)
4426#define PORTC_PULSE_DURATION_4_5ms (1 << 10)
4427#define PORTC_PULSE_DURATION_6ms (2 << 10)
4428#define PORTC_PULSE_DURATION_100ms (3 << 10)
Keith Packard7fe0b972011-09-19 13:31:02 -07004429#define PORTC_PULSE_DURATION_MASK (3 << 10)
Damien Lespiaub6965192012-12-13 16:08:59 +00004430#define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
4431#define PORTC_HOTPLUG_NO_DETECT (0 << 8)
4432#define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
4433#define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004434#define PORTB_HOTPLUG_ENABLE (1 << 4)
4435#define PORTB_PULSE_DURATION_2ms (0)
4436#define PORTB_PULSE_DURATION_4_5ms (1 << 2)
4437#define PORTB_PULSE_DURATION_6ms (2 << 2)
4438#define PORTB_PULSE_DURATION_100ms (3 << 2)
Keith Packard7fe0b972011-09-19 13:31:02 -07004439#define PORTB_PULSE_DURATION_MASK (3 << 2)
Damien Lespiaub6965192012-12-13 16:08:59 +00004440#define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
4441#define PORTB_HOTPLUG_NO_DETECT (0 << 0)
4442#define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
4443#define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004444
4445#define PCH_GPIOA 0xc5010
4446#define PCH_GPIOB 0xc5014
4447#define PCH_GPIOC 0xc5018
4448#define PCH_GPIOD 0xc501c
4449#define PCH_GPIOE 0xc5020
4450#define PCH_GPIOF 0xc5024
4451
Eric Anholtf0217c42009-12-01 11:56:30 -08004452#define PCH_GMBUS0 0xc5100
4453#define PCH_GMBUS1 0xc5104
4454#define PCH_GMBUS2 0xc5108
4455#define PCH_GMBUS3 0xc510c
4456#define PCH_GMBUS4 0xc5110
4457#define PCH_GMBUS5 0xc5120
4458
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004459#define _PCH_DPLL_A 0xc6014
4460#define _PCH_DPLL_B 0xc6018
Daniel Vettere9a632a2013-06-05 13:34:13 +02004461#define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004462
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004463#define _PCH_FPA0 0xc6040
Chris Wilsonc1858122010-12-03 21:35:48 +00004464#define FP_CB_TUNE (0x3<<22)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004465#define _PCH_FPA1 0xc6044
4466#define _PCH_FPB0 0xc6048
4467#define _PCH_FPB1 0xc604c
Daniel Vettere9a632a2013-06-05 13:34:13 +02004468#define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
4469#define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004470
4471#define PCH_DPLL_TEST 0xc606c
4472
4473#define PCH_DREF_CONTROL 0xC6200
4474#define DREF_CONTROL_MASK 0x7fc3
4475#define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
4476#define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
4477#define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
4478#define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
4479#define DREF_SSC_SOURCE_DISABLE (0<<11)
4480#define DREF_SSC_SOURCE_ENABLE (2<<11)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004481#define DREF_SSC_SOURCE_MASK (3<<11)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004482#define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
4483#define DREF_NONSPREAD_CK505_ENABLE (1<<9)
4484#define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
Zhenyu Wangc038e512009-10-19 15:43:48 +08004485#define DREF_NONSPREAD_SOURCE_MASK (3<<9)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004486#define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
4487#define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
Jesse Barnes92f25842011-01-04 15:09:34 -08004488#define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004489#define DREF_SSC4_DOWNSPREAD (0<<6)
4490#define DREF_SSC4_CENTERSPREAD (1<<6)
4491#define DREF_SSC1_DISABLE (0<<1)
4492#define DREF_SSC1_ENABLE (1<<1)
4493#define DREF_SSC4_DISABLE (0)
4494#define DREF_SSC4_ENABLE (1)
4495
4496#define PCH_RAWCLK_FREQ 0xc6204
4497#define FDL_TP1_TIMER_SHIFT 12
4498#define FDL_TP1_TIMER_MASK (3<<12)
4499#define FDL_TP2_TIMER_SHIFT 10
4500#define FDL_TP2_TIMER_MASK (3<<10)
4501#define RAWCLK_FREQ_MASK 0x3ff
4502
4503#define PCH_DPLL_TMR_CFG 0xc6208
4504
4505#define PCH_SSC4_PARMS 0xc6210
4506#define PCH_SSC4_AUX_PARMS 0xc6214
4507
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004508#define PCH_DPLL_SEL 0xc7000
Daniel Vetter11887392013-06-05 13:34:09 +02004509#define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
4510#define TRANS_DPLLA_SEL(pipe) 0
4511#define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004512
Zhenyu Wangb9055052009-06-05 15:38:38 +08004513/* transcoder */
4514
Daniel Vetter275f01b22013-05-03 11:49:47 +02004515#define _PCH_TRANS_HTOTAL_A 0xe0000
4516#define TRANS_HTOTAL_SHIFT 16
4517#define TRANS_HACTIVE_SHIFT 0
4518#define _PCH_TRANS_HBLANK_A 0xe0004
4519#define TRANS_HBLANK_END_SHIFT 16
4520#define TRANS_HBLANK_START_SHIFT 0
4521#define _PCH_TRANS_HSYNC_A 0xe0008
4522#define TRANS_HSYNC_END_SHIFT 16
4523#define TRANS_HSYNC_START_SHIFT 0
4524#define _PCH_TRANS_VTOTAL_A 0xe000c
4525#define TRANS_VTOTAL_SHIFT 16
4526#define TRANS_VACTIVE_SHIFT 0
4527#define _PCH_TRANS_VBLANK_A 0xe0010
4528#define TRANS_VBLANK_END_SHIFT 16
4529#define TRANS_VBLANK_START_SHIFT 0
4530#define _PCH_TRANS_VSYNC_A 0xe0014
4531#define TRANS_VSYNC_END_SHIFT 16
4532#define TRANS_VSYNC_START_SHIFT 0
4533#define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004534
Daniel Vettere3b95f12013-05-03 11:49:49 +02004535#define _PCH_TRANSA_DATA_M1 0xe0030
4536#define _PCH_TRANSA_DATA_N1 0xe0034
4537#define _PCH_TRANSA_DATA_M2 0xe0038
4538#define _PCH_TRANSA_DATA_N2 0xe003c
4539#define _PCH_TRANSA_LINK_M1 0xe0040
4540#define _PCH_TRANSA_LINK_N1 0xe0044
4541#define _PCH_TRANSA_LINK_M2 0xe0048
4542#define _PCH_TRANSA_LINK_N2 0xe004c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004543
Jesse Barnesb055c8f2011-07-08 11:31:57 -07004544/* Per-transcoder DIP controls */
4545
4546#define _VIDEO_DIP_CTL_A 0xe0200
4547#define _VIDEO_DIP_DATA_A 0xe0208
4548#define _VIDEO_DIP_GCP_A 0xe0210
4549
4550#define _VIDEO_DIP_CTL_B 0xe1200
4551#define _VIDEO_DIP_DATA_B 0xe1208
4552#define _VIDEO_DIP_GCP_B 0xe1210
4553
4554#define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
4555#define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
4556#define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
4557
Ville Syrjäläb9064872013-01-24 15:29:31 +02004558#define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
4559#define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
4560#define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004561
Ville Syrjäläb9064872013-01-24 15:29:31 +02004562#define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
4563#define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
4564#define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
Shobhit Kumar90b107c2012-03-28 13:39:32 -07004565
4566#define VLV_TVIDEO_DIP_CTL(pipe) \
4567 _PIPE(pipe, VLV_VIDEO_DIP_CTL_A, VLV_VIDEO_DIP_CTL_B)
4568#define VLV_TVIDEO_DIP_DATA(pipe) \
4569 _PIPE(pipe, VLV_VIDEO_DIP_DATA_A, VLV_VIDEO_DIP_DATA_B)
4570#define VLV_TVIDEO_DIP_GCP(pipe) \
4571 _PIPE(pipe, VLV_VIDEO_DIP_GDCP_PAYLOAD_A, VLV_VIDEO_DIP_GDCP_PAYLOAD_B)
4572
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004573/* Haswell DIP controls */
4574#define HSW_VIDEO_DIP_CTL_A 0x60200
4575#define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
4576#define HSW_VIDEO_DIP_VS_DATA_A 0x60260
4577#define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
4578#define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
4579#define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
4580#define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
4581#define HSW_VIDEO_DIP_VS_ECC_A 0x60280
4582#define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
4583#define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
4584#define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
4585#define HSW_VIDEO_DIP_GCP_A 0x60210
4586
4587#define HSW_VIDEO_DIP_CTL_B 0x61200
4588#define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
4589#define HSW_VIDEO_DIP_VS_DATA_B 0x61260
4590#define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
4591#define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
4592#define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
4593#define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
4594#define HSW_VIDEO_DIP_VS_ECC_B 0x61280
4595#define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
4596#define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
4597#define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
4598#define HSW_VIDEO_DIP_GCP_B 0x61210
4599
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004600#define HSW_TVIDEO_DIP_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004601 _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004602#define HSW_TVIDEO_DIP_AVI_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004603 _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
Lespiau, Damienc8bb75a2013-08-19 16:59:04 +01004604#define HSW_TVIDEO_DIP_VS_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004605 _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004606#define HSW_TVIDEO_DIP_SPD_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004607 _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004608#define HSW_TVIDEO_DIP_GCP(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004609 _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
Rodrigo Vivi7d9bceb2013-02-25 19:55:16 -03004610#define HSW_TVIDEO_DIP_VSC_DATA(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004611 _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
Eugeni Dodonov8c5f5f72012-05-10 10:18:02 -03004612
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004613#define HSW_STEREO_3D_CTL_A 0x70020
4614#define S3D_ENABLE (1<<31)
4615#define HSW_STEREO_3D_CTL_B 0x71020
4616
4617#define HSW_STEREO_3D_CTL(trans) \
Antti Koskipaaa57c7742014-02-04 14:22:24 +02004618 _PIPE2(trans, HSW_STEREO_3D_CTL_A)
Rodrigo Vivi3f51e472013-07-11 18:45:00 -03004619
Daniel Vetter275f01b22013-05-03 11:49:47 +02004620#define _PCH_TRANS_HTOTAL_B 0xe1000
4621#define _PCH_TRANS_HBLANK_B 0xe1004
4622#define _PCH_TRANS_HSYNC_B 0xe1008
4623#define _PCH_TRANS_VTOTAL_B 0xe100c
4624#define _PCH_TRANS_VBLANK_B 0xe1010
4625#define _PCH_TRANS_VSYNC_B 0xe1014
4626#define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
Zhenyu Wangb9055052009-06-05 15:38:38 +08004627
Daniel Vetter275f01b22013-05-03 11:49:47 +02004628#define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
4629#define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
4630#define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
4631#define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
4632#define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
4633#define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
4634#define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
4635 _PCH_TRANS_VSYNCSHIFT_B)
Chris Wilson5eddb702010-09-11 13:48:45 +01004636
Daniel Vettere3b95f12013-05-03 11:49:49 +02004637#define _PCH_TRANSB_DATA_M1 0xe1030
4638#define _PCH_TRANSB_DATA_N1 0xe1034
4639#define _PCH_TRANSB_DATA_M2 0xe1038
4640#define _PCH_TRANSB_DATA_N2 0xe103c
4641#define _PCH_TRANSB_LINK_M1 0xe1040
4642#define _PCH_TRANSB_LINK_N1 0xe1044
4643#define _PCH_TRANSB_LINK_M2 0xe1048
4644#define _PCH_TRANSB_LINK_N2 0xe104c
Zhenyu Wangb9055052009-06-05 15:38:38 +08004645
Daniel Vettere3b95f12013-05-03 11:49:49 +02004646#define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
4647#define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
4648#define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
4649#define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
4650#define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
4651#define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
4652#define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
4653#define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004654
Daniel Vetterab9412b2013-05-03 11:49:46 +02004655#define _PCH_TRANSACONF 0xf0008
4656#define _PCH_TRANSBCONF 0xf1008
4657#define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
4658#define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004659#define TRANS_DISABLE (0<<31)
4660#define TRANS_ENABLE (1<<31)
4661#define TRANS_STATE_MASK (1<<30)
4662#define TRANS_STATE_DISABLE (0<<30)
4663#define TRANS_STATE_ENABLE (1<<30)
4664#define TRANS_FSYNC_DELAY_HB1 (0<<27)
4665#define TRANS_FSYNC_DELAY_HB2 (1<<27)
4666#define TRANS_FSYNC_DELAY_HB3 (2<<27)
4667#define TRANS_FSYNC_DELAY_HB4 (3<<27)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004668#define TRANS_INTERLACE_MASK (7<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004669#define TRANS_PROGRESSIVE (0<<21)
Paulo Zanoni5f7f7262012-02-03 17:47:15 -02004670#define TRANS_INTERLACED (3<<21)
Paulo Zanoni7c26e5c2012-02-14 17:07:09 -02004671#define TRANS_LEGACY_INTERLACED_ILK (2<<21)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004672#define TRANS_8BPC (0<<5)
4673#define TRANS_10BPC (1<<5)
4674#define TRANS_6BPC (2<<5)
4675#define TRANS_12BPC (3<<5)
4676
Daniel Vetterce401412012-10-31 22:52:30 +01004677#define _TRANSA_CHICKEN1 0xf0060
4678#define _TRANSB_CHICKEN1 0xf1060
4679#define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
4680#define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004681#define _TRANSA_CHICKEN2 0xf0064
4682#define _TRANSB_CHICKEN2 0xf1064
4683#define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
Paulo Zanonidc4bd2d2013-04-08 15:48:08 -03004684#define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
4685#define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
4686#define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
4687#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
4688#define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
Jesse Barnes3bcf6032011-07-27 11:51:40 -07004689
Jesse Barnes291427f2011-07-29 12:42:37 -07004690#define SOUTH_CHICKEN1 0xc2000
4691#define FDIA_PHASE_SYNC_SHIFT_OVR 19
4692#define FDIA_PHASE_SYNC_SHIFT_EN 18
Daniel Vetter01a415f2012-10-27 15:58:40 +02004693#define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
4694#define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
4695#define FDI_BC_BIFURCATION_SELECT (1 << 12)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004696#define SOUTH_CHICKEN2 0xc2004
Paulo Zanonidde86e22012-12-01 12:04:25 -02004697#define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
4698#define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
4699#define DPLS_EDP_PPS_FIX_DIS (1<<0)
Jesse Barnes645c62a2011-05-11 09:49:31 -07004700
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004701#define _FDI_RXA_CHICKEN 0xc200c
4702#define _FDI_RXB_CHICKEN 0xc2010
Jesse Barnes6f06ce12011-01-04 15:09:38 -08004703#define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
4704#define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004705#define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004706
Jesse Barnes382b0932010-10-07 16:01:25 -07004707#define SOUTH_DSPCLK_GATE_D 0xc2020
Jesse Barnescd664072013-10-02 10:34:19 -07004708#define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
Jesse Barnes382b0932010-10-07 16:01:25 -07004709#define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
Jesse Barnescd664072013-10-02 10:34:19 -07004710#define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
Paulo Zanoni17a303e2012-11-20 15:12:07 -02004711#define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
Jesse Barnes382b0932010-10-07 16:01:25 -07004712
Zhenyu Wangb9055052009-06-05 15:38:38 +08004713/* CPU: FDI_TX */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004714#define _FDI_TXA_CTL 0x60100
4715#define _FDI_TXB_CTL 0x61100
4716#define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004717#define FDI_TX_DISABLE (0<<31)
4718#define FDI_TX_ENABLE (1<<31)
4719#define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
4720#define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
4721#define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
4722#define FDI_LINK_TRAIN_NONE (3<<28)
4723#define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
4724#define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
4725#define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
4726#define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
4727#define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
4728#define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
4729#define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
4730#define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004731/* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
4732 SNB has different settings. */
4733/* SNB A-stepping */
4734#define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4735#define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4736#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4737#define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4738/* SNB B-stepping */
4739#define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
4740#define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
4741#define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
4742#define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
4743#define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
Daniel Vetter627eb5a2013-04-29 19:33:42 +02004744#define FDI_DP_PORT_WIDTH_SHIFT 19
4745#define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
4746#define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004747#define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
Adam Jacksonf2b115e2009-12-03 17:14:42 -05004748/* Ironlake: hardwired to 1 */
Zhenyu Wangb9055052009-06-05 15:38:38 +08004749#define FDI_TX_PLL_ENABLE (1<<14)
Jesse Barnes357555c2011-04-28 15:09:55 -07004750
4751/* Ivybridge has different bits for lolz */
4752#define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
4753#define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
4754#define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
4755#define FDI_LINK_TRAIN_NONE_IVB (3<<8)
4756
Zhenyu Wangb9055052009-06-05 15:38:38 +08004757/* both Tx and Rx */
Jesse Barnesc4f9c4c2011-10-10 14:28:52 -07004758#define FDI_COMPOSITE_SYNC (1<<11)
Jesse Barnes357555c2011-04-28 15:09:55 -07004759#define FDI_LINK_TRAIN_AUTO (1<<10)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004760#define FDI_SCRAMBLING_ENABLE (0<<7)
4761#define FDI_SCRAMBLING_DISABLE (1<<7)
4762
4763/* FDI_RX, FDI_X is hard-wired to Transcoder_X */
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004764#define _FDI_RXA_CTL 0xf000c
4765#define _FDI_RXB_CTL 0xf100c
4766#define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004767#define FDI_RX_ENABLE (1<<31)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004768/* train, dp width same as FDI_TX */
Jesse Barnes357555c2011-04-28 15:09:55 -07004769#define FDI_FS_ERRC_ENABLE (1<<27)
4770#define FDI_FE_ERRC_ENABLE (1<<26)
Paulo Zanoni68d18ad2012-12-01 12:04:26 -02004771#define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004772#define FDI_8BPC (0<<16)
4773#define FDI_10BPC (1<<16)
4774#define FDI_6BPC (2<<16)
4775#define FDI_12BPC (3<<16)
Damien Lespiau3e683202012-12-11 18:48:29 +00004776#define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004777#define FDI_DMI_LINK_REVERSE_MASK (1<<14)
4778#define FDI_RX_PLL_ENABLE (1<<13)
4779#define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
4780#define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
4781#define FDI_FS_ERR_REPORT_ENABLE (1<<9)
4782#define FDI_FE_ERR_REPORT_ENABLE (1<<8)
4783#define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
Chris Wilson5eddb702010-09-11 13:48:45 +01004784#define FDI_PCDCLK (1<<4)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004785/* CPT */
4786#define FDI_AUTO_TRAINING (1<<10)
4787#define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
4788#define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
4789#define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
4790#define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
4791#define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004792
Paulo Zanoni04945642012-11-01 21:00:59 -02004793#define _FDI_RXA_MISC 0xf0010
4794#define _FDI_RXB_MISC 0xf1010
4795#define FDI_RX_PWRDN_LANE1_MASK (3<<26)
4796#define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
4797#define FDI_RX_PWRDN_LANE0_MASK (3<<24)
4798#define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
4799#define FDI_RX_TP1_TO_TP2_48 (2<<20)
4800#define FDI_RX_TP1_TO_TP2_64 (3<<20)
4801#define FDI_RX_FDI_DELAY_90 (0x90<<0)
4802#define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
4803
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004804#define _FDI_RXA_TUSIZE1 0xf0030
4805#define _FDI_RXA_TUSIZE2 0xf0038
4806#define _FDI_RXB_TUSIZE1 0xf1030
4807#define _FDI_RXB_TUSIZE2 0xf1038
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004808#define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
4809#define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004810
4811/* FDI_RX interrupt register format */
4812#define FDI_RX_INTER_LANE_ALIGN (1<<10)
4813#define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
4814#define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
4815#define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
4816#define FDI_RX_FS_CODE_ERR (1<<6)
4817#define FDI_RX_FE_CODE_ERR (1<<5)
4818#define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
4819#define FDI_RX_HDCP_LINK_FAIL (1<<3)
4820#define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
4821#define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
4822#define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
4823
Jesse Barnes9db4a9c2011-02-07 12:26:52 -08004824#define _FDI_RXA_IIR 0xf0014
4825#define _FDI_RXA_IMR 0xf0018
4826#define _FDI_RXB_IIR 0xf1014
4827#define _FDI_RXB_IMR 0xf1018
4828#define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
4829#define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004830
4831#define FDI_PLL_CTL_1 0xfe000
4832#define FDI_PLL_CTL_2 0xfe004
4833
Zhenyu Wangb9055052009-06-05 15:38:38 +08004834#define PCH_LVDS 0xe1180
4835#define LVDS_DETECTED (1 << 1)
4836
Shobhit Kumar98364372012-06-15 11:55:14 -07004837/* vlv has 2 sets of panel control regs. */
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004838#define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
4839#define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
4840#define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
Jani Nikulaa24c1442013-09-05 16:44:46 +03004841#define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
4842#define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004843#define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
4844#define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
Shobhit Kumar98364372012-06-15 11:55:14 -07004845
Ville Syrjäläf12c47b2013-01-24 15:29:30 +02004846#define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
4847#define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
4848#define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
4849#define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
4850#define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
Shobhit Kumar98364372012-06-15 11:55:14 -07004851
Jesse Barnes453c5422013-03-28 09:55:41 -07004852#define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
4853#define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
4854#define VLV_PIPE_PP_ON_DELAYS(pipe) \
4855 _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
4856#define VLV_PIPE_PP_OFF_DELAYS(pipe) \
4857 _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
4858#define VLV_PIPE_PP_DIVISOR(pipe) \
4859 _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
4860
Zhenyu Wangb9055052009-06-05 15:38:38 +08004861#define PCH_PP_STATUS 0xc7200
4862#define PCH_PP_CONTROL 0xc7204
Jesse Barnes4a655f02010-07-22 13:18:18 -07004863#define PANEL_UNLOCK_REGS (0xabcd << 16)
Keith Packard1c0ae802011-09-19 13:59:29 -07004864#define PANEL_UNLOCK_MASK (0xffff << 16)
Zhenyu Wangb9055052009-06-05 15:38:38 +08004865#define EDP_FORCE_VDD (1 << 3)
4866#define EDP_BLC_ENABLE (1 << 2)
4867#define PANEL_POWER_RESET (1 << 1)
4868#define PANEL_POWER_OFF (0 << 0)
4869#define PANEL_POWER_ON (1 << 0)
4870#define PCH_PP_ON_DELAYS 0xc7208
Keith Packardf01eca22011-09-28 16:48:10 -07004871#define PANEL_PORT_SELECT_MASK (3 << 30)
4872#define PANEL_PORT_SELECT_LVDS (0 << 30)
4873#define PANEL_PORT_SELECT_DPA (1 << 30)
Keith Packardf01eca22011-09-28 16:48:10 -07004874#define PANEL_PORT_SELECT_DPC (2 << 30)
4875#define PANEL_PORT_SELECT_DPD (3 << 30)
4876#define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
4877#define PANEL_POWER_UP_DELAY_SHIFT 16
4878#define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
4879#define PANEL_LIGHT_ON_DELAY_SHIFT 0
4880
Zhenyu Wangb9055052009-06-05 15:38:38 +08004881#define PCH_PP_OFF_DELAYS 0xc720c
Keith Packardf01eca22011-09-28 16:48:10 -07004882#define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
4883#define PANEL_POWER_DOWN_DELAY_SHIFT 16
4884#define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
4885#define PANEL_LIGHT_OFF_DELAY_SHIFT 0
4886
Zhenyu Wangb9055052009-06-05 15:38:38 +08004887#define PCH_PP_DIVISOR 0xc7210
Keith Packardf01eca22011-09-28 16:48:10 -07004888#define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
4889#define PP_REFERENCE_DIVIDER_SHIFT 8
4890#define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
4891#define PANEL_POWER_CYCLE_DELAY_SHIFT 0
Zhenyu Wangb9055052009-06-05 15:38:38 +08004892
Zhenyu Wang5eb08b62009-07-24 01:00:31 +08004893#define PCH_DP_B 0xe4100
4894#define PCH_DPB_AUX_CH_CTL 0xe4110
4895#define PCH_DPB_AUX_CH_DATA1 0xe4114
4896#define PCH_DPB_AUX_CH_DATA2 0xe4118
4897#define PCH_DPB_AUX_CH_DATA3 0xe411c
4898#define PCH_DPB_AUX_CH_DATA4 0xe4120
4899#define PCH_DPB_AUX_CH_DATA5 0xe4124
4900
4901#define PCH_DP_C 0xe4200
4902#define PCH_DPC_AUX_CH_CTL 0xe4210
4903#define PCH_DPC_AUX_CH_DATA1 0xe4214
4904#define PCH_DPC_AUX_CH_DATA2 0xe4218
4905#define PCH_DPC_AUX_CH_DATA3 0xe421c
4906#define PCH_DPC_AUX_CH_DATA4 0xe4220
4907#define PCH_DPC_AUX_CH_DATA5 0xe4224
4908
4909#define PCH_DP_D 0xe4300
4910#define PCH_DPD_AUX_CH_CTL 0xe4310
4911#define PCH_DPD_AUX_CH_DATA1 0xe4314
4912#define PCH_DPD_AUX_CH_DATA2 0xe4318
4913#define PCH_DPD_AUX_CH_DATA3 0xe431c
4914#define PCH_DPD_AUX_CH_DATA4 0xe4320
4915#define PCH_DPD_AUX_CH_DATA5 0xe4324
4916
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004917/* CPT */
4918#define PORT_TRANS_A_SEL_CPT 0
4919#define PORT_TRANS_B_SEL_CPT (1<<29)
4920#define PORT_TRANS_C_SEL_CPT (2<<29)
4921#define PORT_TRANS_SEL_MASK (3<<29)
Keith Packard1519b992011-08-06 10:35:34 -07004922#define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
Daniel Vetter19d8fe12012-07-02 13:26:27 +02004923#define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
4924#define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004925
4926#define TRANS_DP_CTL_A 0xe0300
4927#define TRANS_DP_CTL_B 0xe1300
4928#define TRANS_DP_CTL_C 0xe2300
Daniel Vetter23670b322012-11-01 09:15:30 +01004929#define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004930#define TRANS_DP_OUTPUT_ENABLE (1<<31)
4931#define TRANS_DP_PORT_SEL_B (0<<29)
4932#define TRANS_DP_PORT_SEL_C (1<<29)
4933#define TRANS_DP_PORT_SEL_D (2<<29)
Eric Anholtcb3543c2011-02-02 12:08:07 -08004934#define TRANS_DP_PORT_SEL_NONE (3<<29)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004935#define TRANS_DP_PORT_SEL_MASK (3<<29)
4936#define TRANS_DP_AUDIO_ONLY (1<<26)
4937#define TRANS_DP_ENH_FRAMING (1<<18)
4938#define TRANS_DP_8BPC (0<<9)
4939#define TRANS_DP_10BPC (1<<9)
4940#define TRANS_DP_6BPC (2<<9)
4941#define TRANS_DP_12BPC (3<<9)
Eric Anholt220cad32010-11-18 09:32:58 +08004942#define TRANS_DP_BPC_MASK (3<<9)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004943#define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
4944#define TRANS_DP_VSYNC_ACTIVE_LOW 0
4945#define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
4946#define TRANS_DP_HSYNC_ACTIVE_LOW 0
Chris Wilson94113ce2010-08-04 11:25:21 +01004947#define TRANS_DP_SYNC_MASK (3<<3)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004948
4949/* SNB eDP training params */
4950/* SNB A-stepping */
4951#define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
4952#define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
4953#define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
4954#define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
4955/* SNB B-stepping */
Yuanhan Liu3c5a62b2011-01-06 18:26:08 +08004956#define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
4957#define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
4958#define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
4959#define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
4960#define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
Zhenyu Wang8db9d772010-04-07 16:15:54 +08004961#define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
4962
Keith Packard1a2eb462011-11-16 16:26:07 -08004963/* IVB */
4964#define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
4965#define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
4966#define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
4967#define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
4968#define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
4969#define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
Imre Deak77fa4cb2013-08-23 23:50:23 +03004970#define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
Keith Packard1a2eb462011-11-16 16:26:07 -08004971
4972/* legacy values */
4973#define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
4974#define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
4975#define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
4976#define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
4977#define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
4978
4979#define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
4980
Zou Nan haicae58522010-11-09 17:17:32 +08004981#define FORCEWAKE 0xA18C
Jesse Barnes575155a2012-03-28 13:39:37 -07004982#define FORCEWAKE_VLV 0x1300b0
4983#define FORCEWAKE_ACK_VLV 0x1300b4
Jesse Barnesed5de392013-03-08 10:45:57 -08004984#define FORCEWAKE_MEDIA_VLV 0x1300b8
4985#define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
Eugeni Dodonove7911c42012-07-02 11:51:04 -03004986#define FORCEWAKE_ACK_HSW 0x130044
Chris Wilsoneb43f4a2010-12-08 17:32:24 +00004987#define FORCEWAKE_ACK 0x130090
Jesse Barnesd62b4892013-03-08 10:45:53 -08004988#define VLV_GTLC_WAKE_CTRL 0x130090
4989#define VLV_GTLC_PW_STATUS 0x130094
Deepak S669ab5a2014-01-10 15:18:26 +05304990#define VLV_GTLC_PW_RENDER_STATUS_MASK 0x80
4991#define VLV_GTLC_PW_MEDIA_STATUS_MASK 0x20
Keith Packard8d715f02011-11-18 20:39:01 -08004992#define FORCEWAKE_MT 0xa188 /* multi-threaded */
Chris Wilsonc5836c22012-10-17 12:09:55 +01004993#define FORCEWAKE_KERNEL 0x1
4994#define FORCEWAKE_USER 0x2
Keith Packard8d715f02011-11-18 20:39:01 -08004995#define FORCEWAKE_MT_ACK 0x130040
4996#define ECOBUS 0xa180
4997#define FORCEWAKE_MT_ENABLE (1<<5)
Chris Wilson8fd26852010-12-08 18:40:43 +00004998
Ben Widawskydd202c62012-02-09 10:15:18 +01004999#define GTFIFODBG 0x120000
Ville Syrjälä90f256b2013-11-14 01:59:59 +02005000#define GT_FIFO_SBDROPERR (1<<6)
5001#define GT_FIFO_BLOBDROPERR (1<<5)
5002#define GT_FIFO_SB_READ_ABORTERR (1<<4)
5003#define GT_FIFO_DROPERR (1<<3)
Ben Widawskydd202c62012-02-09 10:15:18 +01005004#define GT_FIFO_OVFERR (1<<2)
5005#define GT_FIFO_IAWRERR (1<<1)
5006#define GT_FIFO_IARDERR (1<<0)
5007
Ville Syrjälä46520e22013-11-14 02:00:00 +02005008#define GTFIFOCTL 0x120008
5009#define GT_FIFO_FREE_ENTRIES_MASK 0x7f
Chris Wilson957367202011-05-12 22:17:09 +01005010#define GT_FIFO_NUM_RESERVED_ENTRIES 20
Chris Wilson91355832011-03-04 19:22:40 +00005011
Ben Widawsky05e21cc2013-07-04 11:02:04 -07005012#define HSW_IDICR 0x9008
5013#define IDIHASHMSK(x) (((x) & 0x3f) << 16)
5014#define HSW_EDRAM_PRESENT 0x120010
5015
Daniel Vetter80e829f2012-03-31 11:21:57 +02005016#define GEN6_UCGCTL1 0x9400
5017# define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
Daniel Vetterde4a8bd2012-04-11 20:42:38 +02005018# define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
Daniel Vetter80e829f2012-03-31 11:21:57 +02005019
Eric Anholt406478d2011-11-07 16:07:04 -08005020#define GEN6_UCGCTL2 0x9404
Jesse Barnes0f846f82012-06-14 11:04:47 -07005021# define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
Jesse Barnes6edaa7f2012-06-14 11:04:49 -07005022# define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
Eugeni Dodonoveae66b52012-02-08 12:53:49 -08005023# define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
Eric Anholt406478d2011-11-07 16:07:04 -08005024# define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
Eric Anholt9ca1d102011-11-07 16:07:05 -08005025# define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
Eric Anholt406478d2011-11-07 16:07:04 -08005026
Jesse Barnese3f33d42012-06-14 11:04:50 -07005027#define GEN7_UCGCTL4 0x940c
5028#define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
5029
Ville Syrjälä4f1ca9e2014-02-27 21:59:02 +02005030#define GEN8_UCGCTL6 0x9430
5031#define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
5032
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005033#define GEN6_RPNSWREQ 0xA008
Chris Wilson8fd26852010-12-08 18:40:43 +00005034#define GEN6_TURBO_DISABLE (1<<31)
5035#define GEN6_FREQUENCY(x) ((x)<<25)
Rodrigo Vivi92bd1bf2013-03-25 17:55:49 -03005036#define HSW_FREQUENCY(x) ((x)<<24)
Chris Wilson8fd26852010-12-08 18:40:43 +00005037#define GEN6_OFFSET(x) ((x)<<19)
5038#define GEN6_AGGRESSIVE_TURBO (0<<15)
5039#define GEN6_RC_VIDEO_FREQ 0xA00C
5040#define GEN6_RC_CONTROL 0xA090
5041#define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
5042#define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
5043#define GEN6_RC_CTL_RC6_ENABLE (1<<18)
5044#define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
5045#define GEN6_RC_CTL_RC7_ENABLE (1<<22)
Jesse Barnes6b88f292013-11-15 09:32:12 -08005046#define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
Jesse Barnes0a073b82013-04-17 15:54:58 -07005047#define GEN7_RC_CTL_TO_MODE (1<<28)
Chris Wilson8fd26852010-12-08 18:40:43 +00005048#define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
5049#define GEN6_RC_CTL_HW_ENABLE (1<<31)
5050#define GEN6_RP_DOWN_TIMEOUT 0xA010
5051#define GEN6_RP_INTERRUPT_LIMITS 0xA014
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005052#define GEN6_RPSTAT1 0xA01C
Jesse Barnesccab5c82011-01-18 15:49:25 -08005053#define GEN6_CAGF_SHIFT 8
Ben Widawskyf82855d2013-01-29 12:00:15 -08005054#define HSW_CAGF_SHIFT 7
Jesse Barnesccab5c82011-01-18 15:49:25 -08005055#define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
Ben Widawskyf82855d2013-01-29 12:00:15 -08005056#define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005057#define GEN6_RP_CONTROL 0xA024
5058#define GEN6_RP_MEDIA_TURBO (1<<11)
Ben Widawsky6ed55ee2011-12-12 19:21:59 -08005059#define GEN6_RP_MEDIA_MODE_MASK (3<<9)
5060#define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
5061#define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
5062#define GEN6_RP_MEDIA_HW_MODE (1<<9)
5063#define GEN6_RP_MEDIA_SW_MODE (0<<9)
Chris Wilson8fd26852010-12-08 18:40:43 +00005064#define GEN6_RP_MEDIA_IS_GFX (1<<8)
5065#define GEN6_RP_ENABLE (1<<7)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005066#define GEN6_RP_UP_IDLE_MIN (0x1<<3)
5067#define GEN6_RP_UP_BUSY_AVG (0x2<<3)
5068#define GEN6_RP_UP_BUSY_CONT (0x4<<3)
Chris Wilsondd75fdc2013-09-25 17:34:57 +01005069#define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
Jesse Barnesccab5c82011-01-18 15:49:25 -08005070#define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
Chris Wilson8fd26852010-12-08 18:40:43 +00005071#define GEN6_RP_UP_THRESHOLD 0xA02C
5072#define GEN6_RP_DOWN_THRESHOLD 0xA030
Jesse Barnesccab5c82011-01-18 15:49:25 -08005073#define GEN6_RP_CUR_UP_EI 0xA050
5074#define GEN6_CURICONT_MASK 0xffffff
5075#define GEN6_RP_CUR_UP 0xA054
5076#define GEN6_CURBSYTAVG_MASK 0xffffff
5077#define GEN6_RP_PREV_UP 0xA058
5078#define GEN6_RP_CUR_DOWN_EI 0xA05C
5079#define GEN6_CURIAVG_MASK 0xffffff
5080#define GEN6_RP_CUR_DOWN 0xA060
5081#define GEN6_RP_PREV_DOWN 0xA064
Chris Wilson8fd26852010-12-08 18:40:43 +00005082#define GEN6_RP_UP_EI 0xA068
5083#define GEN6_RP_DOWN_EI 0xA06C
5084#define GEN6_RP_IDLE_HYSTERSIS 0xA070
5085#define GEN6_RC_STATE 0xA094
5086#define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
5087#define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
5088#define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
5089#define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
5090#define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
5091#define GEN6_RC_SLEEP 0xA0B0
5092#define GEN6_RC1e_THRESHOLD 0xA0B4
5093#define GEN6_RC6_THRESHOLD 0xA0B8
5094#define GEN6_RC6p_THRESHOLD 0xA0BC
5095#define GEN6_RC6pp_THRESHOLD 0xA0C0
Jesse Barnes3b8d8d92010-12-17 14:19:02 -08005096#define GEN6_PMINTRMSK 0xA168
Chris Wilson8fd26852010-12-08 18:40:43 +00005097
5098#define GEN6_PMISR 0x44020
Ben Widawsky4912d042011-04-25 11:25:20 -07005099#define GEN6_PMIMR 0x44024 /* rps_lock */
Chris Wilson8fd26852010-12-08 18:40:43 +00005100#define GEN6_PMIIR 0x44028
5101#define GEN6_PMIER 0x4402C
5102#define GEN6_PM_MBOX_EVENT (1<<25)
5103#define GEN6_PM_THERMAL_EVENT (1<<24)
5104#define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
5105#define GEN6_PM_RP_UP_THRESHOLD (1<<5)
5106#define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
5107#define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
5108#define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
Ben Widawsky48484052013-05-28 19:22:27 -07005109#define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
Ben Widawsky4912d042011-04-25 11:25:20 -07005110 GEN6_PM_RP_DOWN_THRESHOLD | \
5111 GEN6_PM_RP_DOWN_TIMEOUT)
Chris Wilson8fd26852010-12-08 18:40:43 +00005112
Deepak S76c3552f2014-01-30 23:08:16 +05305113#define VLV_GTLC_SURVIVABILITY_REG 0x130098
5114#define VLV_GFX_CLK_STATUS_BIT (1<<3)
5115#define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
5116
Ben Widawskycce66a22012-03-27 18:59:38 -07005117#define GEN6_GT_GFX_RC6_LOCKED 0x138104
Jesse Barnes49798eb2013-09-26 17:55:57 -07005118#define VLV_COUNTER_CONTROL 0x138104
5119#define VLV_COUNT_RANGE_HIGH (1<<15)
5120#define VLV_MEDIA_RC6_COUNT_EN (1<<1)
5121#define VLV_RENDER_RC6_COUNT_EN (1<<0)
Ben Widawskycce66a22012-03-27 18:59:38 -07005122#define GEN6_GT_GFX_RC6 0x138108
5123#define GEN6_GT_GFX_RC6p 0x13810C
5124#define GEN6_GT_GFX_RC6pp 0x138110
5125
Chris Wilson8fd26852010-12-08 18:40:43 +00005126#define GEN6_PCODE_MAILBOX 0x138124
5127#define GEN6_PCODE_READY (1<<31)
Jesse Barnesa6044e22010-12-20 11:34:20 -08005128#define GEN6_READ_OC_PARAMS 0xc
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005129#define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
5130#define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
Ben Widawsky31643d52012-09-26 10:34:01 -07005131#define GEN6_PCODE_WRITE_RC6VIDS 0x4
5132#define GEN6_PCODE_READ_RC6VIDS 0x5
Paulo Zanoni515b2392013-09-10 19:36:37 -03005133#define GEN6_PCODE_READ_D_COMP 0x10
5134#define GEN6_PCODE_WRITE_D_COMP 0x11
Ben Widawsky7083e052013-02-01 16:41:14 -08005135#define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
5136#define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
Ben Widawsky2a114cc2013-11-02 21:07:47 -07005137#define DISPLAY_IPS_CONTROL 0x19
Chris Wilson8fd26852010-12-08 18:40:43 +00005138#define GEN6_PCODE_DATA 0x138128
Jesse Barnes23b2f8b2011-06-28 13:04:16 -07005139#define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
Chris Wilson3ebecd02013-04-12 19:10:13 +01005140#define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
Chris Wilson8fd26852010-12-08 18:40:43 +00005141
Ben Widawsky4d855292011-12-12 19:34:16 -08005142#define GEN6_GT_CORE_STATUS 0x138060
5143#define GEN6_CORE_CPD_STATE_MASK (7<<4)
5144#define GEN6_RCn_MASK 7
5145#define GEN6_RC0 0
5146#define GEN6_RC3 2
5147#define GEN6_RC6 3
5148#define GEN6_RC7 4
5149
Ben Widawskye3689192012-05-25 16:56:22 -07005150#define GEN7_MISCCPCTL (0x9424)
5151#define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
5152
5153/* IVYBRIDGE DPF */
5154#define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005155#define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
Ben Widawskye3689192012-05-25 16:56:22 -07005156#define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
5157#define GEN7_PARITY_ERROR_VALID (1<<13)
5158#define GEN7_L3CDERRST1_BANK_MASK (3<<11)
5159#define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
5160#define GEN7_PARITY_ERROR_ROW(reg) \
5161 ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
5162#define GEN7_PARITY_ERROR_BANK(reg) \
5163 ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
5164#define GEN7_PARITY_ERROR_SUBBANK(reg) \
5165 ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
5166#define GEN7_L3CDERRST1_ENABLE (1<<7)
5167
Ben Widawskyb9524a12012-05-25 16:56:24 -07005168#define GEN7_L3LOG_BASE 0xB070
Ben Widawsky35a85ac2013-09-19 11:13:41 -07005169#define HSW_L3LOG_BASE_SLICE1 0xB270
Ben Widawskyb9524a12012-05-25 16:56:24 -07005170#define GEN7_L3LOG_SIZE 0x80
5171
Jesse Barnes12f33822012-10-25 12:15:45 -07005172#define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
5173#define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
5174#define GEN7_MAX_PS_THREAD_DEP (8<<12)
Ben Widawsky4c2e7a52013-11-02 21:08:00 -07005175#define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
Jesse Barnes12f33822012-10-25 12:15:45 -07005176#define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
5177
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005178#define GEN8_ROW_CHICKEN 0xe4f0
5179#define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
Kenneth Graunke1411e6a2014-02-26 23:59:31 -08005180#define STALL_DOP_GATING_DISABLE (1<<5)
Kenneth Graunkec8966e12014-02-26 23:59:30 -08005181
Jesse Barnes8ab43972012-10-25 12:15:42 -07005182#define GEN7_ROW_CHICKEN2 0xe4f4
5183#define GEN7_ROW_CHICKEN2_GT2 0xf4f4
5184#define DOP_CLOCK_GATING_DISABLE (1<<0)
5185
Francisco Jerezf3fc4882013-10-02 15:53:16 -07005186#define HSW_ROW_CHICKEN3 0xe49c
5187#define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
5188
Ben Widawskyfd392b62013-11-04 22:52:39 -08005189#define HALF_SLICE_CHICKEN3 0xe184
5190#define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
Ben Widawskybf663472013-11-02 21:07:57 -07005191#define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
Ben Widawskyfd392b62013-11-04 22:52:39 -08005192
Damien Lespiau5c969aa2014-02-07 19:12:48 +00005193#define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
Wu Fengguange0dac652011-09-05 14:25:34 +08005194#define INTEL_AUDIO_DEVCL 0x808629FB
5195#define INTEL_AUDIO_DEVBLC 0x80862801
5196#define INTEL_AUDIO_DEVCTG 0x80862802
5197
5198#define G4X_AUD_CNTL_ST 0x620B4
5199#define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
5200#define G4X_ELDV_DEVCTG (1 << 14)
5201#define G4X_ELD_ADDR (0xf << 5)
5202#define G4X_ELD_ACK (1 << 4)
5203#define G4X_HDMIW_HDMIEDID 0x6210C
5204
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005205#define IBX_HDMIW_HDMIEDID_A 0xE2050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005206#define IBX_HDMIW_HDMIEDID_B 0xE2150
5207#define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5208 IBX_HDMIW_HDMIEDID_A, \
5209 IBX_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005210#define IBX_AUD_CNTL_ST_A 0xE20B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005211#define IBX_AUD_CNTL_ST_B 0xE21B4
5212#define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5213 IBX_AUD_CNTL_ST_A, \
5214 IBX_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005215#define IBX_ELD_BUFFER_SIZE (0x1f << 10)
5216#define IBX_ELD_ADDRESS (0x1f << 5)
5217#define IBX_ELD_ACK (1 << 4)
5218#define IBX_AUD_CNTL_ST2 0xE20C0
5219#define IBX_ELD_VALIDB (1 << 0)
5220#define IBX_CP_READYB (1 << 1)
Wu Fengguange0dac652011-09-05 14:25:34 +08005221
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005222#define CPT_HDMIW_HDMIEDID_A 0xE5050
Wang Xingchao9b138a82012-08-09 16:52:18 +08005223#define CPT_HDMIW_HDMIEDID_B 0xE5150
5224#define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5225 CPT_HDMIW_HDMIEDID_A, \
5226 CPT_HDMIW_HDMIEDID_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005227#define CPT_AUD_CNTL_ST_A 0xE50B4
Wang Xingchao9b138a82012-08-09 16:52:18 +08005228#define CPT_AUD_CNTL_ST_B 0xE51B4
5229#define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5230 CPT_AUD_CNTL_ST_A, \
5231 CPT_AUD_CNTL_ST_B)
Wu Fengguang1202b4c62011-12-09 20:42:18 +08005232#define CPT_AUD_CNTRL_ST2 0xE50C0
Wu Fengguange0dac652011-09-05 14:25:34 +08005233
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005234#define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
5235#define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
5236#define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
5237 VLV_HDMIW_HDMIEDID_A, \
5238 VLV_HDMIW_HDMIEDID_B)
5239#define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
5240#define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
5241#define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
5242 VLV_AUD_CNTL_ST_A, \
5243 VLV_AUD_CNTL_ST_B)
5244#define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
5245
Eric Anholtae662d32012-01-03 09:23:29 -08005246/* These are the 4 32-bit write offset registers for each stream
5247 * output buffer. It determines the offset from the
5248 * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
5249 */
5250#define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
5251
Wu Fengguangb6daa022012-01-06 14:41:31 -06005252#define IBX_AUD_CONFIG_A 0xe2000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005253#define IBX_AUD_CONFIG_B 0xe2100
5254#define IBX_AUD_CFG(pipe) _PIPE(pipe, \
5255 IBX_AUD_CONFIG_A, \
5256 IBX_AUD_CONFIG_B)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005257#define CPT_AUD_CONFIG_A 0xe5000
Wang Xingchao9b138a82012-08-09 16:52:18 +08005258#define CPT_AUD_CONFIG_B 0xe5100
5259#define CPT_AUD_CFG(pipe) _PIPE(pipe, \
5260 CPT_AUD_CONFIG_A, \
5261 CPT_AUD_CONFIG_B)
Mengdong Lin9ca2fe72013-11-01 00:17:03 -04005262#define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
5263#define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
5264#define VLV_AUD_CFG(pipe) _PIPE(pipe, \
5265 VLV_AUD_CONFIG_A, \
5266 VLV_AUD_CONFIG_B)
5267
Wu Fengguangb6daa022012-01-06 14:41:31 -06005268#define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
5269#define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
5270#define AUD_CONFIG_UPPER_N_SHIFT 20
5271#define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
5272#define AUD_CONFIG_LOWER_N_SHIFT 4
5273#define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
5274#define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
Jani Nikula1a915102013-10-16 12:34:48 +03005275#define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
5276#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
5277#define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
5278#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
5279#define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
5280#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
5281#define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
5282#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
5283#define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
5284#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
5285#define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
Wu Fengguangb6daa022012-01-06 14:41:31 -06005286#define AUD_CONFIG_DISABLE_NCTS (1 << 3)
5287
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005288/* HSW Audio */
5289#define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
5290#define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
5291#define HSW_AUD_CFG(pipe) _PIPE(pipe, \
5292 HSW_AUD_CONFIG_A, \
5293 HSW_AUD_CONFIG_B)
5294
5295#define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
5296#define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
5297#define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
5298 HSW_AUD_MISC_CTRL_A, \
5299 HSW_AUD_MISC_CTRL_B)
5300
5301#define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
5302#define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
5303#define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
5304 HSW_AUD_DIP_ELD_CTRL_ST_A, \
5305 HSW_AUD_DIP_ELD_CTRL_ST_B)
5306
5307/* Audio Digital Converter */
5308#define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
5309#define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
5310#define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
5311 HSW_AUD_DIG_CNVT_1, \
5312 HSW_AUD_DIG_CNVT_2)
Wang Xingchao9b138a82012-08-09 16:52:18 +08005313#define DIP_PORT_SEL_MASK 0x3
Wang Xingchao9a78b6c2012-08-09 16:52:15 +08005314
5315#define HSW_AUD_EDID_DATA_A 0x65050
5316#define HSW_AUD_EDID_DATA_B 0x65150
5317#define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
5318 HSW_AUD_EDID_DATA_A, \
5319 HSW_AUD_EDID_DATA_B)
5320
5321#define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
5322#define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
5323#define AUDIO_INACTIVE_C (1<<11)
5324#define AUDIO_INACTIVE_B (1<<7)
5325#define AUDIO_INACTIVE_A (1<<3)
5326#define AUDIO_OUTPUT_ENABLE_A (1<<2)
5327#define AUDIO_OUTPUT_ENABLE_B (1<<6)
5328#define AUDIO_OUTPUT_ENABLE_C (1<<10)
5329#define AUDIO_ELD_VALID_A (1<<0)
5330#define AUDIO_ELD_VALID_B (1<<4)
5331#define AUDIO_ELD_VALID_C (1<<8)
5332#define AUDIO_CP_READY_A (1<<1)
5333#define AUDIO_CP_READY_B (1<<5)
5334#define AUDIO_CP_READY_C (1<<9)
5335
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005336/* HSW Power Wells */
Paulo Zanonifa42e232013-01-25 16:59:11 -02005337#define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
5338#define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
5339#define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
5340#define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
Paulo Zanoni6aedd1f2013-08-02 16:22:25 -03005341#define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
5342#define HSW_PWR_WELL_STATE_ENABLED (1<<30)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005343#define HSW_PWR_WELL_CTL5 0x45410
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005344#define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
5345#define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005346#define HSW_PWR_WELL_FORCE_ON (1<<19)
5347#define HSW_PWR_WELL_CTL6 0x45414
Eugeni Dodonov9eb3a752012-03-29 12:32:21 -03005348
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005349/* Per-pipe DDI Function Control */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005350#define TRANS_DDI_FUNC_CTL_A 0x60400
5351#define TRANS_DDI_FUNC_CTL_B 0x61400
5352#define TRANS_DDI_FUNC_CTL_C 0x62400
5353#define TRANS_DDI_FUNC_CTL_EDP 0x6F400
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005354#define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
5355
Paulo Zanoniad80a812012-10-24 16:06:19 -02005356#define TRANS_DDI_FUNC_ENABLE (1<<31)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005357/* Those bits are ignored by pipe EDP since it can only connect to DDI A */
Paulo Zanoniad80a812012-10-24 16:06:19 -02005358#define TRANS_DDI_PORT_MASK (7<<28)
5359#define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
5360#define TRANS_DDI_PORT_NONE (0<<28)
5361#define TRANS_DDI_MODE_SELECT_MASK (7<<24)
5362#define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
5363#define TRANS_DDI_MODE_SELECT_DVI (1<<24)
5364#define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
5365#define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
5366#define TRANS_DDI_MODE_SELECT_FDI (4<<24)
5367#define TRANS_DDI_BPC_MASK (7<<20)
5368#define TRANS_DDI_BPC_8 (0<<20)
5369#define TRANS_DDI_BPC_10 (1<<20)
5370#define TRANS_DDI_BPC_6 (2<<20)
5371#define TRANS_DDI_BPC_12 (3<<20)
5372#define TRANS_DDI_PVSYNC (1<<17)
5373#define TRANS_DDI_PHSYNC (1<<16)
5374#define TRANS_DDI_EDP_INPUT_MASK (7<<12)
5375#define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
5376#define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
5377#define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
5378#define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
5379#define TRANS_DDI_BFI_ENABLE (1<<4)
Eugeni Dodonove7e104c2012-03-29 12:32:23 -03005380
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005381/* DisplayPort Transport Control */
5382#define DP_TP_CTL_A 0x64040
5383#define DP_TP_CTL_B 0x64140
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005384#define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
5385#define DP_TP_CTL_ENABLE (1<<31)
5386#define DP_TP_CTL_MODE_SST (0<<27)
5387#define DP_TP_CTL_MODE_MST (1<<27)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005388#define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005389#define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005390#define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
5391#define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
5392#define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005393#define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
5394#define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005395#define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005396#define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
Eugeni Dodonov0e87f662012-03-29 12:32:24 -03005397
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005398/* DisplayPort Transport Status */
5399#define DP_TP_STATUS_A 0x64044
5400#define DP_TP_STATUS_B 0x64144
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005401#define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
Paulo Zanonid6c0d722012-10-15 15:51:34 -03005402#define DP_TP_STATUS_IDLE_DONE (1<<25)
Eugeni Dodonove411b2c2012-03-29 12:32:25 -03005403#define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
5404
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005405/* DDI Buffer Control */
5406#define DDI_BUF_CTL_A 0x64000
5407#define DDI_BUF_CTL_B 0x64100
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005408#define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
5409#define DDI_BUF_CTL_ENABLE (1<<31)
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005410/* Haswell */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005411#define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005412#define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005413#define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005414#define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005415#define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005416#define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005417#define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
5418#define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005419#define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
Paulo Zanoni8f93f4f2013-11-02 21:07:43 -07005420/* Broadwell */
5421#define DDI_BUF_EMP_400MV_0DB_BDW (0<<24) /* Sel0 */
5422#define DDI_BUF_EMP_400MV_3_5DB_BDW (1<<24) /* Sel1 */
5423#define DDI_BUF_EMP_400MV_6DB_BDW (2<<24) /* Sel2 */
5424#define DDI_BUF_EMP_600MV_0DB_BDW (3<<24) /* Sel3 */
5425#define DDI_BUF_EMP_600MV_3_5DB_BDW (4<<24) /* Sel4 */
5426#define DDI_BUF_EMP_600MV_6DB_BDW (5<<24) /* Sel5 */
5427#define DDI_BUF_EMP_800MV_0DB_BDW (6<<24) /* Sel6 */
5428#define DDI_BUF_EMP_800MV_3_5DB_BDW (7<<24) /* Sel7 */
5429#define DDI_BUF_EMP_1200MV_0DB_BDW (8<<24) /* Sel8 */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005430#define DDI_BUF_EMP_MASK (0xf<<24)
Damien Lespiau876a8cd2012-12-11 18:48:30 +00005431#define DDI_BUF_PORT_REVERSAL (1<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005432#define DDI_BUF_IS_IDLE (1<<7)
Paulo Zanoni79935fc2012-11-20 13:27:40 -02005433#define DDI_A_4_LANES (1<<4)
Daniel Vetter17aa6be2013-04-30 14:01:40 +02005434#define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
Eugeni Dodonov03f896a2012-03-29 12:32:26 -03005435#define DDI_INIT_DISPLAY_DETECTED (1<<0)
5436
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005437/* DDI Buffer Translations */
5438#define DDI_BUF_TRANS_A 0x64E00
5439#define DDI_BUF_TRANS_B 0x64E60
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005440#define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
Eugeni Dodonovbb879a42012-03-29 12:32:27 -03005441
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005442/* Sideband Interface (SBI) is programmed indirectly, via
5443 * SBI_ADDR, which contains the register offset; and SBI_DATA,
5444 * which contains the payload */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005445#define SBI_ADDR 0xC6000
5446#define SBI_DATA 0xC6004
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005447#define SBI_CTL_STAT 0xC6008
Paulo Zanoni988d6ee2012-12-01 12:04:24 -02005448#define SBI_CTL_DEST_ICLK (0x0<<16)
5449#define SBI_CTL_DEST_MPHY (0x1<<16)
5450#define SBI_CTL_OP_IORD (0x2<<8)
5451#define SBI_CTL_OP_IOWR (0x3<<8)
Eugeni Dodonov7501a4d2012-03-29 12:32:29 -03005452#define SBI_CTL_OP_CRRD (0x6<<8)
5453#define SBI_CTL_OP_CRWR (0x7<<8)
5454#define SBI_RESPONSE_FAIL (0x1<<1)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005455#define SBI_RESPONSE_SUCCESS (0x0<<1)
5456#define SBI_BUSY (0x1<<0)
5457#define SBI_READY (0x0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005458
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005459/* SBI offsets */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005460#define SBI_SSCDIVINTPHASE6 0x0600
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005461#define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
5462#define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
5463#define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
5464#define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005465#define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005466#define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005467#define SBI_SSCCTL 0x020c
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005468#define SBI_SSCCTL6 0x060C
Paulo Zanonidde86e22012-12-01 12:04:25 -02005469#define SBI_SSCCTL_PATHALT (1<<3)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005470#define SBI_SSCCTL_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005471#define SBI_SSCAUXDIV6 0x0610
5472#define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005473#define SBI_DBUFF0 0x2a00
Paulo Zanoni2fa86a12013-07-23 11:19:24 -03005474#define SBI_GEN0 0x1f00
5475#define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
Eugeni Dodonovccf1c862012-03-29 12:32:34 -03005476
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005477/* LPT PIXCLK_GATE */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005478#define PIXCLK_GATE 0xC6020
Paulo Zanoni745ca3b2012-08-08 14:15:32 -03005479#define PIXCLK_GATE_UNGATE (1<<0)
5480#define PIXCLK_GATE_GATE (0<<0)
Eugeni Dodonov52f025e2012-03-29 12:32:31 -03005481
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005482/* SPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005483#define SPLL_CTL 0x46020
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005484#define SPLL_PLL_ENABLE (1<<31)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005485#define SPLL_PLL_SSC (1<<28)
5486#define SPLL_PLL_NON_SSC (2<<28)
Jesse Barnes11578552014-01-21 12:42:10 -08005487#define SPLL_PLL_LCPLL (3<<28)
5488#define SPLL_PLL_REF_MASK (3<<28)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005489#define SPLL_PLL_FREQ_810MHz (0<<26)
5490#define SPLL_PLL_FREQ_1350MHz (1<<26)
Jesse Barnes11578552014-01-21 12:42:10 -08005491#define SPLL_PLL_FREQ_2700MHz (2<<26)
5492#define SPLL_PLL_FREQ_MASK (3<<26)
Eugeni Dodonove93ea062012-03-29 12:32:32 -03005493
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005494/* WRPLL */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005495#define WRPLL_CTL1 0x46040
5496#define WRPLL_CTL2 0x46060
5497#define WRPLL_PLL_ENABLE (1<<31)
5498#define WRPLL_PLL_SELECT_SSC (0x01<<28)
Damien Lespiau39bc66c2012-10-11 15:24:04 +01005499#define WRPLL_PLL_SELECT_NON_SSC (0x02<<28)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005500#define WRPLL_PLL_SELECT_LCPLL_2700 (0x03<<28)
Eugeni Dodonovef4d0842012-04-13 17:08:38 -03005501/* WRPLL divider programming */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005502#define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
Jesse Barnes11578552014-01-21 12:42:10 -08005503#define WRPLL_DIVIDER_REF_MASK (0xff)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005504#define WRPLL_DIVIDER_POST(x) ((x)<<8)
Jesse Barnes11578552014-01-21 12:42:10 -08005505#define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
5506#define WRPLL_DIVIDER_POST_SHIFT 8
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005507#define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
Jesse Barnes11578552014-01-21 12:42:10 -08005508#define WRPLL_DIVIDER_FB_SHIFT 16
5509#define WRPLL_DIVIDER_FB_MASK (0xff<<16)
Eugeni Dodonov4dffc402012-03-29 12:32:36 -03005510
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005511/* Port clock selection */
5512#define PORT_CLK_SEL_A 0x46100
5513#define PORT_CLK_SEL_B 0x46104
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005514#define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005515#define PORT_CLK_SEL_LCPLL_2700 (0<<29)
5516#define PORT_CLK_SEL_LCPLL_1350 (1<<29)
5517#define PORT_CLK_SEL_LCPLL_810 (2<<29)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005518#define PORT_CLK_SEL_SPLL (3<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005519#define PORT_CLK_SEL_WRPLL1 (4<<29)
5520#define PORT_CLK_SEL_WRPLL2 (5<<29)
Paulo Zanoni6441ab52012-10-05 12:05:58 -03005521#define PORT_CLK_SEL_NONE (7<<29)
Jesse Barnes11578552014-01-21 12:42:10 -08005522#define PORT_CLK_SEL_MASK (7<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005523
Paulo Zanonibb523fc2012-10-23 18:29:56 -02005524/* Transcoder clock selection */
5525#define TRANS_CLK_SEL_A 0x46140
5526#define TRANS_CLK_SEL_B 0x46144
5527#define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
5528/* For each transcoder, we need to select the corresponding port clock */
5529#define TRANS_CLK_SEL_DISABLED (0x0<<29)
5530#define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
Eugeni Dodonovfec91812012-03-29 12:32:33 -03005531
Antti Koskipaaa57c7742014-02-04 14:22:24 +02005532#define TRANSA_MSA_MISC 0x60410
5533#define TRANSB_MSA_MISC 0x61410
5534#define TRANSC_MSA_MISC 0x62410
5535#define TRANS_EDP_MSA_MISC 0x6f410
5536#define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
5537
Paulo Zanonic9809792012-10-23 18:30:00 -02005538#define TRANS_MSA_SYNC_CLK (1<<0)
5539#define TRANS_MSA_6_BPC (0<<5)
5540#define TRANS_MSA_8_BPC (1<<5)
5541#define TRANS_MSA_10_BPC (2<<5)
5542#define TRANS_MSA_12_BPC (3<<5)
5543#define TRANS_MSA_16_BPC (4<<5)
Paulo Zanonidae84792012-10-15 15:51:30 -03005544
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005545/* LCPLL Control */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005546#define LCPLL_CTL 0x130040
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005547#define LCPLL_PLL_DISABLE (1<<31)
5548#define LCPLL_PLL_LOCK (1<<30)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005549#define LCPLL_CLK_FREQ_MASK (3<<26)
5550#define LCPLL_CLK_FREQ_450 (0<<26)
Paulo Zanonie39bf982013-11-02 21:07:36 -07005551#define LCPLL_CLK_FREQ_54O_BDW (1<<26)
5552#define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
5553#define LCPLL_CLK_FREQ_675_BDW (3<<26)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005554#define LCPLL_CD_CLOCK_DISABLE (1<<25)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005555#define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005556#define LCPLL_POWER_DOWN_ALLOW (1<<22)
Paulo Zanoni79f689a2012-10-05 12:05:52 -03005557#define LCPLL_CD_SOURCE_FCLK (1<<21)
Paulo Zanonibe256dc2013-07-23 11:19:26 -03005558#define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
5559
5560#define D_COMP (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
5561#define D_COMP_RCOMP_IN_PROGRESS (1<<9)
5562#define D_COMP_COMP_FORCE (1<<8)
5563#define D_COMP_COMP_DISABLE (1<<0)
Eugeni Dodonov90e8d312012-03-29 12:32:35 -03005564
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005565/* Pipe WM_LINETIME - watermark line time */
5566#define PIPE_WM_LINETIME_A 0x45270
5567#define PIPE_WM_LINETIME_B 0x45274
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005568#define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
5569 PIPE_WM_LINETIME_B)
5570#define PIPE_WM_LINETIME_MASK (0x1ff)
5571#define PIPE_WM_LINETIME_TIME(x) ((x))
Eugeni Dodonov69e94b72012-03-29 12:32:37 -03005572#define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005573#define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005574
5575/* SFUSE_STRAP */
Paulo Zanoni5e49cea2012-08-08 14:15:31 -03005576#define SFUSE_STRAP 0xc2014
Damien Lespiau658ac4c2014-02-10 17:19:45 +00005577#define SFUSE_STRAP_FUSE_LOCK (1<<13)
5578#define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
Eugeni Dodonov96d6e352012-03-29 12:32:38 -03005579#define SFUSE_STRAP_DDIB_DETECTED (1<<2)
5580#define SFUSE_STRAP_DDIC_DETECTED (1<<1)
5581#define SFUSE_STRAP_DDID_DETECTED (1<<0)
5582
Paulo Zanoni801bcff2013-05-31 10:08:35 -03005583#define WM_MISC 0x45260
5584#define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
5585
Eugeni Dodonov1544d9d2012-07-02 11:51:10 -03005586#define WM_DBG 0x45280
5587#define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
5588#define WM_DBG_DISALLOW_MAXFIFO (1<<1)
5589#define WM_DBG_DISALLOW_SPRITE (1<<2)
5590
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005591/* pipe CSC */
5592#define _PIPE_A_CSC_COEFF_RY_GY 0x49010
5593#define _PIPE_A_CSC_COEFF_BY 0x49014
5594#define _PIPE_A_CSC_COEFF_RU_GU 0x49018
5595#define _PIPE_A_CSC_COEFF_BU 0x4901c
5596#define _PIPE_A_CSC_COEFF_RV_GV 0x49020
5597#define _PIPE_A_CSC_COEFF_BV 0x49024
5598#define _PIPE_A_CSC_MODE 0x49028
Ville Syrjälä29a397b2013-04-19 12:23:02 +03005599#define CSC_BLACK_SCREEN_OFFSET (1 << 2)
5600#define CSC_POSITION_BEFORE_GAMMA (1 << 1)
5601#define CSC_MODE_YUV_TO_RGB (1 << 0)
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005602#define _PIPE_A_CSC_PREOFF_HI 0x49030
5603#define _PIPE_A_CSC_PREOFF_ME 0x49034
5604#define _PIPE_A_CSC_PREOFF_LO 0x49038
5605#define _PIPE_A_CSC_POSTOFF_HI 0x49040
5606#define _PIPE_A_CSC_POSTOFF_ME 0x49044
5607#define _PIPE_A_CSC_POSTOFF_LO 0x49048
5608
5609#define _PIPE_B_CSC_COEFF_RY_GY 0x49110
5610#define _PIPE_B_CSC_COEFF_BY 0x49114
5611#define _PIPE_B_CSC_COEFF_RU_GU 0x49118
5612#define _PIPE_B_CSC_COEFF_BU 0x4911c
5613#define _PIPE_B_CSC_COEFF_RV_GV 0x49120
5614#define _PIPE_B_CSC_COEFF_BV 0x49124
5615#define _PIPE_B_CSC_MODE 0x49128
5616#define _PIPE_B_CSC_PREOFF_HI 0x49130
5617#define _PIPE_B_CSC_PREOFF_ME 0x49134
5618#define _PIPE_B_CSC_PREOFF_LO 0x49138
5619#define _PIPE_B_CSC_POSTOFF_HI 0x49140
5620#define _PIPE_B_CSC_POSTOFF_ME 0x49144
5621#define _PIPE_B_CSC_POSTOFF_LO 0x49148
5622
Ville Syrjälä86d3efc2013-01-18 19:11:38 +02005623#define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
5624#define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
5625#define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
5626#define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
5627#define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
5628#define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
5629#define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
5630#define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
5631#define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
5632#define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
5633#define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
5634#define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
5635#define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
5636
Jani Nikula3230bf12013-08-27 15:12:16 +03005637/* VLV MIPI registers */
5638
5639#define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
5640#define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
5641#define MIPI_PORT_CTRL(pipe) _PIPE(pipe, _MIPIA_PORT_CTRL, _MIPIB_PORT_CTRL)
5642#define DPI_ENABLE (1 << 31) /* A + B */
5643#define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
5644#define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
5645#define DUAL_LINK_MODE_MASK (1 << 26)
5646#define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
5647#define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
5648#define DITHERING_ENABLE (1 << 25) /* A + B */
5649#define FLOPPED_HSTX (1 << 23)
5650#define DE_INVERT (1 << 19) /* XXX */
5651#define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
5652#define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
5653#define AFE_LATCHOUT (1 << 17)
5654#define LP_OUTPUT_HOLD (1 << 16)
5655#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
5656#define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
5657#define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
5658#define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
5659#define CSB_SHIFT 9
5660#define CSB_MASK (3 << 9)
5661#define CSB_20MHZ (0 << 9)
5662#define CSB_10MHZ (1 << 9)
5663#define CSB_40MHZ (2 << 9)
5664#define BANDGAP_MASK (1 << 8)
5665#define BANDGAP_PNW_CIRCUIT (0 << 8)
5666#define BANDGAP_LNC_CIRCUIT (1 << 8)
5667#define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
5668#define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
5669#define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
5670#define TEARING_EFFECT_SHIFT 2 /* A + B */
5671#define TEARING_EFFECT_MASK (3 << 2)
5672#define TEARING_EFFECT_OFF (0 << 2)
5673#define TEARING_EFFECT_DSI (1 << 2)
5674#define TEARING_EFFECT_GPIO (2 << 2)
5675#define LANE_CONFIGURATION_SHIFT 0
5676#define LANE_CONFIGURATION_MASK (3 << 0)
5677#define LANE_CONFIGURATION_4LANE (0 << 0)
5678#define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
5679#define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
5680
5681#define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
5682#define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
5683#define MIPI_TEARING_CTRL(pipe) _PIPE(pipe, _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
5684#define TEARING_EFFECT_DELAY_SHIFT 0
5685#define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
5686
5687/* XXX: all bits reserved */
5688#define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
5689
5690/* MIPI DSI Controller and D-PHY registers */
5691
5692#define _MIPIA_DEVICE_READY (VLV_DISPLAY_BASE + 0xb000)
5693#define _MIPIB_DEVICE_READY (VLV_DISPLAY_BASE + 0xb800)
5694#define MIPI_DEVICE_READY(pipe) _PIPE(pipe, _MIPIA_DEVICE_READY, _MIPIB_DEVICE_READY)
5695#define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
5696#define ULPS_STATE_MASK (3 << 1)
5697#define ULPS_STATE_ENTER (2 << 1)
5698#define ULPS_STATE_EXIT (1 << 1)
5699#define ULPS_STATE_NORMAL_OPERATION (0 << 1)
5700#define DEVICE_READY (1 << 0)
5701
5702#define _MIPIA_INTR_STAT (VLV_DISPLAY_BASE + 0xb004)
5703#define _MIPIB_INTR_STAT (VLV_DISPLAY_BASE + 0xb804)
5704#define MIPI_INTR_STAT(pipe) _PIPE(pipe, _MIPIA_INTR_STAT, _MIPIB_INTR_STAT)
5705#define _MIPIA_INTR_EN (VLV_DISPLAY_BASE + 0xb008)
5706#define _MIPIB_INTR_EN (VLV_DISPLAY_BASE + 0xb808)
5707#define MIPI_INTR_EN(pipe) _PIPE(pipe, _MIPIA_INTR_EN, _MIPIB_INTR_EN)
5708#define TEARING_EFFECT (1 << 31)
5709#define SPL_PKT_SENT_INTERRUPT (1 << 30)
5710#define GEN_READ_DATA_AVAIL (1 << 29)
5711#define LP_GENERIC_WR_FIFO_FULL (1 << 28)
5712#define HS_GENERIC_WR_FIFO_FULL (1 << 27)
5713#define RX_PROT_VIOLATION (1 << 26)
5714#define RX_INVALID_TX_LENGTH (1 << 25)
5715#define ACK_WITH_NO_ERROR (1 << 24)
5716#define TURN_AROUND_ACK_TIMEOUT (1 << 23)
5717#define LP_RX_TIMEOUT (1 << 22)
5718#define HS_TX_TIMEOUT (1 << 21)
5719#define DPI_FIFO_UNDERRUN (1 << 20)
5720#define LOW_CONTENTION (1 << 19)
5721#define HIGH_CONTENTION (1 << 18)
5722#define TXDSI_VC_ID_INVALID (1 << 17)
5723#define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
5724#define TXCHECKSUM_ERROR (1 << 15)
5725#define TXECC_MULTIBIT_ERROR (1 << 14)
5726#define TXECC_SINGLE_BIT_ERROR (1 << 13)
5727#define TXFALSE_CONTROL_ERROR (1 << 12)
5728#define RXDSI_VC_ID_INVALID (1 << 11)
5729#define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
5730#define RXCHECKSUM_ERROR (1 << 9)
5731#define RXECC_MULTIBIT_ERROR (1 << 8)
5732#define RXECC_SINGLE_BIT_ERROR (1 << 7)
5733#define RXFALSE_CONTROL_ERROR (1 << 6)
5734#define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
5735#define RX_LP_TX_SYNC_ERROR (1 << 4)
5736#define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
5737#define RXEOT_SYNC_ERROR (1 << 2)
5738#define RXSOT_SYNC_ERROR (1 << 1)
5739#define RXSOT_ERROR (1 << 0)
5740
5741#define _MIPIA_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb00c)
5742#define _MIPIB_DSI_FUNC_PRG (VLV_DISPLAY_BASE + 0xb80c)
5743#define MIPI_DSI_FUNC_PRG(pipe) _PIPE(pipe, _MIPIA_DSI_FUNC_PRG, _MIPIB_DSI_FUNC_PRG)
5744#define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
5745#define CMD_MODE_NOT_SUPPORTED (0 << 13)
5746#define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
5747#define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
5748#define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
5749#define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
5750#define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
5751#define VID_MODE_FORMAT_MASK (0xf << 7)
5752#define VID_MODE_NOT_SUPPORTED (0 << 7)
5753#define VID_MODE_FORMAT_RGB565 (1 << 7)
5754#define VID_MODE_FORMAT_RGB666 (2 << 7)
5755#define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
5756#define VID_MODE_FORMAT_RGB888 (4 << 7)
5757#define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
5758#define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
5759#define VID_MODE_CHANNEL_NUMBER_SHIFT 3
5760#define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
5761#define DATA_LANES_PRG_REG_SHIFT 0
5762#define DATA_LANES_PRG_REG_MASK (7 << 0)
5763
5764#define _MIPIA_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb010)
5765#define _MIPIB_HS_TX_TIMEOUT (VLV_DISPLAY_BASE + 0xb810)
5766#define MIPI_HS_TX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_HS_TX_TIMEOUT, _MIPIB_HS_TX_TIMEOUT)
5767#define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
5768
5769#define _MIPIA_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb014)
5770#define _MIPIB_LP_RX_TIMEOUT (VLV_DISPLAY_BASE + 0xb814)
5771#define MIPI_LP_RX_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_LP_RX_TIMEOUT, _MIPIB_LP_RX_TIMEOUT)
5772#define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
5773
5774#define _MIPIA_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb018)
5775#define _MIPIB_TURN_AROUND_TIMEOUT (VLV_DISPLAY_BASE + 0xb818)
5776#define MIPI_TURN_AROUND_TIMEOUT(pipe) _PIPE(pipe, _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
5777#define TURN_AROUND_TIMEOUT_MASK 0x3f
5778
5779#define _MIPIA_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb01c)
5780#define _MIPIB_DEVICE_RESET_TIMER (VLV_DISPLAY_BASE + 0xb81c)
5781#define MIPI_DEVICE_RESET_TIMER(pipe) _PIPE(pipe, _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
5782#define DEVICE_RESET_TIMER_MASK 0xffff
5783
5784#define _MIPIA_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb020)
5785#define _MIPIB_DPI_RESOLUTION (VLV_DISPLAY_BASE + 0xb820)
5786#define MIPI_DPI_RESOLUTION(pipe) _PIPE(pipe, _MIPIA_DPI_RESOLUTION, _MIPIB_DPI_RESOLUTION)
5787#define VERTICAL_ADDRESS_SHIFT 16
5788#define VERTICAL_ADDRESS_MASK (0xffff << 16)
5789#define HORIZONTAL_ADDRESS_SHIFT 0
5790#define HORIZONTAL_ADDRESS_MASK 0xffff
5791
5792#define _MIPIA_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb024)
5793#define _MIPIB_DBI_FIFO_THROTTLE (VLV_DISPLAY_BASE + 0xb824)
5794#define MIPI_DBI_FIFO_THROTTLE(pipe) _PIPE(pipe, _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
5795#define DBI_FIFO_EMPTY_HALF (0 << 0)
5796#define DBI_FIFO_EMPTY_QUARTER (1 << 0)
5797#define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
5798
5799/* regs below are bits 15:0 */
5800#define _MIPIA_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb028)
5801#define _MIPIB_HSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb828)
5802#define MIPI_HSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
5803
5804#define _MIPIA_HBP_COUNT (VLV_DISPLAY_BASE + 0xb02c)
5805#define _MIPIB_HBP_COUNT (VLV_DISPLAY_BASE + 0xb82c)
5806#define MIPI_HBP_COUNT(pipe) _PIPE(pipe, _MIPIA_HBP_COUNT, _MIPIB_HBP_COUNT)
5807
5808#define _MIPIA_HFP_COUNT (VLV_DISPLAY_BASE + 0xb030)
5809#define _MIPIB_HFP_COUNT (VLV_DISPLAY_BASE + 0xb830)
5810#define MIPI_HFP_COUNT(pipe) _PIPE(pipe, _MIPIA_HFP_COUNT, _MIPIB_HFP_COUNT)
5811
5812#define _MIPIA_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb034)
5813#define _MIPIB_HACTIVE_AREA_COUNT (VLV_DISPLAY_BASE + 0xb834)
5814#define MIPI_HACTIVE_AREA_COUNT(pipe) _PIPE(pipe, _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
5815
5816#define _MIPIA_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb038)
5817#define _MIPIB_VSYNC_PADDING_COUNT (VLV_DISPLAY_BASE + 0xb838)
5818#define MIPI_VSYNC_PADDING_COUNT(pipe) _PIPE(pipe, _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
5819
5820#define _MIPIA_VBP_COUNT (VLV_DISPLAY_BASE + 0xb03c)
5821#define _MIPIB_VBP_COUNT (VLV_DISPLAY_BASE + 0xb83c)
5822#define MIPI_VBP_COUNT(pipe) _PIPE(pipe, _MIPIA_VBP_COUNT, _MIPIB_VBP_COUNT)
5823
5824#define _MIPIA_VFP_COUNT (VLV_DISPLAY_BASE + 0xb040)
5825#define _MIPIB_VFP_COUNT (VLV_DISPLAY_BASE + 0xb840)
5826#define MIPI_VFP_COUNT(pipe) _PIPE(pipe, _MIPIA_VFP_COUNT, _MIPIB_VFP_COUNT)
5827
5828#define _MIPIA_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb044)
5829#define _MIPIB_HIGH_LOW_SWITCH_COUNT (VLV_DISPLAY_BASE + 0xb844)
5830#define MIPI_HIGH_LOW_SWITCH_COUNT(pipe) _PIPE(pipe, _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
5831/* regs above are bits 15:0 */
5832
5833#define _MIPIA_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb048)
5834#define _MIPIB_DPI_CONTROL (VLV_DISPLAY_BASE + 0xb848)
5835#define MIPI_DPI_CONTROL(pipe) _PIPE(pipe, _MIPIA_DPI_CONTROL, _MIPIB_DPI_CONTROL)
5836#define DPI_LP_MODE (1 << 6)
5837#define BACKLIGHT_OFF (1 << 5)
5838#define BACKLIGHT_ON (1 << 4)
5839#define COLOR_MODE_OFF (1 << 3)
5840#define COLOR_MODE_ON (1 << 2)
5841#define TURN_ON (1 << 1)
5842#define SHUTDOWN (1 << 0)
5843
5844#define _MIPIA_DPI_DATA (VLV_DISPLAY_BASE + 0xb04c)
5845#define _MIPIB_DPI_DATA (VLV_DISPLAY_BASE + 0xb84c)
5846#define MIPI_DPI_DATA(pipe) _PIPE(pipe, _MIPIA_DPI_DATA, _MIPIB_DPI_DATA)
5847#define COMMAND_BYTE_SHIFT 0
5848#define COMMAND_BYTE_MASK (0x3f << 0)
5849
5850#define _MIPIA_INIT_COUNT (VLV_DISPLAY_BASE + 0xb050)
5851#define _MIPIB_INIT_COUNT (VLV_DISPLAY_BASE + 0xb850)
5852#define MIPI_INIT_COUNT(pipe) _PIPE(pipe, _MIPIA_INIT_COUNT, _MIPIB_INIT_COUNT)
5853#define MASTER_INIT_TIMER_SHIFT 0
5854#define MASTER_INIT_TIMER_MASK (0xffff << 0)
5855
5856#define _MIPIA_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb054)
5857#define _MIPIB_MAX_RETURN_PKT_SIZE (VLV_DISPLAY_BASE + 0xb854)
5858#define MIPI_MAX_RETURN_PKT_SIZE(pipe) _PIPE(pipe, _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
5859#define MAX_RETURN_PKT_SIZE_SHIFT 0
5860#define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
5861
5862#define _MIPIA_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb058)
5863#define _MIPIB_VIDEO_MODE_FORMAT (VLV_DISPLAY_BASE + 0xb858)
5864#define MIPI_VIDEO_MODE_FORMAT(pipe) _PIPE(pipe, _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
5865#define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
5866#define DISABLE_VIDEO_BTA (1 << 3)
5867#define IP_TG_CONFIG (1 << 2)
5868#define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
5869#define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
5870#define VIDEO_MODE_BURST (3 << 0)
5871
5872#define _MIPIA_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb05c)
5873#define _MIPIB_EOT_DISABLE (VLV_DISPLAY_BASE + 0xb85c)
5874#define MIPI_EOT_DISABLE(pipe) _PIPE(pipe, _MIPIA_EOT_DISABLE, _MIPIB_EOT_DISABLE)
5875#define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
5876#define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
5877#define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
5878#define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
5879#define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
5880#define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
5881#define CLOCKSTOP (1 << 1)
5882#define EOT_DISABLE (1 << 0)
5883
5884#define _MIPIA_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb060)
5885#define _MIPIB_LP_BYTECLK (VLV_DISPLAY_BASE + 0xb860)
5886#define MIPI_LP_BYTECLK(pipe) _PIPE(pipe, _MIPIA_LP_BYTECLK, _MIPIB_LP_BYTECLK)
5887#define LP_BYTECLK_SHIFT 0
5888#define LP_BYTECLK_MASK (0xffff << 0)
5889
5890/* bits 31:0 */
5891#define _MIPIA_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb064)
5892#define _MIPIB_LP_GEN_DATA (VLV_DISPLAY_BASE + 0xb864)
5893#define MIPI_LP_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_LP_GEN_DATA, _MIPIB_LP_GEN_DATA)
5894
5895/* bits 31:0 */
5896#define _MIPIA_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb068)
5897#define _MIPIB_HS_GEN_DATA (VLV_DISPLAY_BASE + 0xb868)
5898#define MIPI_HS_GEN_DATA(pipe) _PIPE(pipe, _MIPIA_HS_GEN_DATA, _MIPIB_HS_GEN_DATA)
5899
5900#define _MIPIA_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb06c)
5901#define _MIPIB_LP_GEN_CTRL (VLV_DISPLAY_BASE + 0xb86c)
5902#define MIPI_LP_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_LP_GEN_CTRL, _MIPIB_LP_GEN_CTRL)
5903#define _MIPIA_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb070)
5904#define _MIPIB_HS_GEN_CTRL (VLV_DISPLAY_BASE + 0xb870)
5905#define MIPI_HS_GEN_CTRL(pipe) _PIPE(pipe, _MIPIA_HS_GEN_CTRL, _MIPIB_HS_GEN_CTRL)
5906#define LONG_PACKET_WORD_COUNT_SHIFT 8
5907#define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
5908#define SHORT_PACKET_PARAM_SHIFT 8
5909#define SHORT_PACKET_PARAM_MASK (0xffff << 8)
5910#define VIRTUAL_CHANNEL_SHIFT 6
5911#define VIRTUAL_CHANNEL_MASK (3 << 6)
5912#define DATA_TYPE_SHIFT 0
5913#define DATA_TYPE_MASK (3f << 0)
5914/* data type values, see include/video/mipi_display.h */
5915
5916#define _MIPIA_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb074)
5917#define _MIPIB_GEN_FIFO_STAT (VLV_DISPLAY_BASE + 0xb874)
5918#define MIPI_GEN_FIFO_STAT(pipe) _PIPE(pipe, _MIPIA_GEN_FIFO_STAT, _MIPIB_GEN_FIFO_STAT)
5919#define DPI_FIFO_EMPTY (1 << 28)
5920#define DBI_FIFO_EMPTY (1 << 27)
5921#define LP_CTRL_FIFO_EMPTY (1 << 26)
5922#define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
5923#define LP_CTRL_FIFO_FULL (1 << 24)
5924#define HS_CTRL_FIFO_EMPTY (1 << 18)
5925#define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
5926#define HS_CTRL_FIFO_FULL (1 << 16)
5927#define LP_DATA_FIFO_EMPTY (1 << 10)
5928#define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
5929#define LP_DATA_FIFO_FULL (1 << 8)
5930#define HS_DATA_FIFO_EMPTY (1 << 2)
5931#define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
5932#define HS_DATA_FIFO_FULL (1 << 0)
5933
5934#define _MIPIA_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb078)
5935#define _MIPIB_HS_LS_DBI_ENABLE (VLV_DISPLAY_BASE + 0xb878)
5936#define MIPI_HS_LP_DBI_ENABLE(pipe) _PIPE(pipe, _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
5937#define DBI_HS_LP_MODE_MASK (1 << 0)
5938#define DBI_LP_MODE (1 << 0)
5939#define DBI_HS_MODE (0 << 0)
5940
5941#define _MIPIA_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb080)
5942#define _MIPIB_DPHY_PARAM (VLV_DISPLAY_BASE + 0xb880)
5943#define MIPI_DPHY_PARAM(pipe) _PIPE(pipe, _MIPIA_DPHY_PARAM, _MIPIB_DPHY_PARAM)
5944#define EXIT_ZERO_COUNT_SHIFT 24
5945#define EXIT_ZERO_COUNT_MASK (0x3f << 24)
5946#define TRAIL_COUNT_SHIFT 16
5947#define TRAIL_COUNT_MASK (0x1f << 16)
5948#define CLK_ZERO_COUNT_SHIFT 8
5949#define CLK_ZERO_COUNT_MASK (0xff << 8)
5950#define PREPARE_COUNT_SHIFT 0
5951#define PREPARE_COUNT_MASK (0x3f << 0)
5952
5953/* bits 31:0 */
5954#define _MIPIA_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb084)
5955#define _MIPIB_DBI_BW_CTRL (VLV_DISPLAY_BASE + 0xb884)
5956#define MIPI_DBI_BW_CTRL(pipe) _PIPE(pipe, _MIPIA_DBI_BW_CTRL, _MIPIB_DBI_BW_CTRL)
5957
5958#define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb088)
5959#define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (VLV_DISPLAY_BASE + 0xb888)
5960#define MIPI_CLK_LANE_SWITCH_TIME_CNT(pipe) _PIPE(pipe, _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
5961#define LP_HS_SSW_CNT_SHIFT 16
5962#define LP_HS_SSW_CNT_MASK (0xffff << 16)
5963#define HS_LP_PWR_SW_CNT_SHIFT 0
5964#define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
5965
5966#define _MIPIA_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb08c)
5967#define _MIPIB_STOP_STATE_STALL (VLV_DISPLAY_BASE + 0xb88c)
5968#define MIPI_STOP_STATE_STALL(pipe) _PIPE(pipe, _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
5969#define STOP_STATE_STALL_COUNTER_SHIFT 0
5970#define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
5971
5972#define _MIPIA_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb090)
5973#define _MIPIB_INTR_STAT_REG_1 (VLV_DISPLAY_BASE + 0xb890)
5974#define MIPI_INTR_STAT_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
5975#define _MIPIA_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb094)
5976#define _MIPIB_INTR_EN_REG_1 (VLV_DISPLAY_BASE + 0xb894)
5977#define MIPI_INTR_EN_REG_1(pipe) _PIPE(pipe, _MIPIA_INTR_EN_REG_1, _MIPIB_INTR_EN_REG_1)
5978#define RX_CONTENTION_DETECTED (1 << 0)
5979
5980/* XXX: only pipe A ?!? */
5981#define MIPIA_DBI_TYPEC_CTRL (VLV_DISPLAY_BASE + 0xb100)
5982#define DBI_TYPEC_ENABLE (1 << 31)
5983#define DBI_TYPEC_WIP (1 << 30)
5984#define DBI_TYPEC_OPTION_SHIFT 28
5985#define DBI_TYPEC_OPTION_MASK (3 << 28)
5986#define DBI_TYPEC_FREQ_SHIFT 24
5987#define DBI_TYPEC_FREQ_MASK (0xf << 24)
5988#define DBI_TYPEC_OVERRIDE (1 << 8)
5989#define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
5990#define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
5991
5992
5993/* MIPI adapter registers */
5994
5995#define _MIPIA_CTRL (VLV_DISPLAY_BASE + 0xb104)
5996#define _MIPIB_CTRL (VLV_DISPLAY_BASE + 0xb904)
5997#define MIPI_CTRL(pipe) _PIPE(pipe, _MIPIA_CTRL, _MIPIB_CTRL)
5998#define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
5999#define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
6000#define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
6001#define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
6002#define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
6003#define READ_REQUEST_PRIORITY_SHIFT 3
6004#define READ_REQUEST_PRIORITY_MASK (3 << 3)
6005#define READ_REQUEST_PRIORITY_LOW (0 << 3)
6006#define READ_REQUEST_PRIORITY_HIGH (3 << 3)
6007#define RGB_FLIP_TO_BGR (1 << 2)
6008
6009#define _MIPIA_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb108)
6010#define _MIPIB_DATA_ADDRESS (VLV_DISPLAY_BASE + 0xb908)
6011#define MIPI_DATA_ADDRESS(pipe) _PIPE(pipe, _MIPIA_DATA_ADDRESS, _MIPIB_DATA_ADDRESS)
6012#define DATA_MEM_ADDRESS_SHIFT 5
6013#define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
6014#define DATA_VALID (1 << 0)
6015
6016#define _MIPIA_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb10c)
6017#define _MIPIB_DATA_LENGTH (VLV_DISPLAY_BASE + 0xb90c)
6018#define MIPI_DATA_LENGTH(pipe) _PIPE(pipe, _MIPIA_DATA_LENGTH, _MIPIB_DATA_LENGTH)
6019#define DATA_LENGTH_SHIFT 0
6020#define DATA_LENGTH_MASK (0xfffff << 0)
6021
6022#define _MIPIA_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb110)
6023#define _MIPIB_COMMAND_ADDRESS (VLV_DISPLAY_BASE + 0xb910)
6024#define MIPI_COMMAND_ADDRESS(pipe) _PIPE(pipe, _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
6025#define COMMAND_MEM_ADDRESS_SHIFT 5
6026#define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
6027#define AUTO_PWG_ENABLE (1 << 2)
6028#define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
6029#define COMMAND_VALID (1 << 0)
6030
6031#define _MIPIA_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb114)
6032#define _MIPIB_COMMAND_LENGTH (VLV_DISPLAY_BASE + 0xb914)
6033#define MIPI_COMMAND_LENGTH(pipe) _PIPE(pipe, _MIPIA_COMMAND_LENGTH, _MIPIB_COMMAND_LENGTH)
6034#define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
6035#define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
6036
6037#define _MIPIA_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb118)
6038#define _MIPIB_READ_DATA_RETURN0 (VLV_DISPLAY_BASE + 0xb918)
6039#define MIPI_READ_DATA_RETURN(pipe, n) \
6040 (_PIPE(pipe, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) + 4 * (n)) /* n: 0...7 */
6041
6042#define _MIPIA_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb138)
6043#define _MIPIB_READ_DATA_VALID (VLV_DISPLAY_BASE + 0xb938)
6044#define MIPI_READ_DATA_VALID(pipe) _PIPE(pipe, _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
6045#define READ_DATA_VALID(n) (1 << (n))
6046
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006047/* For UMS only (deprecated): */
Damien Lespiau5c969aa2014-02-07 19:12:48 +00006048#define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
6049#define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
6050#define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
6051#define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
6052#define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
6053#define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
Antti Koskipaaa57c7742014-02-04 14:22:24 +02006054
Jesse Barnes585fb112008-07-29 11:54:06 -07006055#endif /* _I915_REG_H_ */