blob: 350b0d949611efa439c36ad4d0458cfd2d9d5c74 [file] [log] [blame]
Thomas Gleixner09c434b2019-05-19 13:08:20 +01001// SPDX-License-Identifier: GPL-2.0-only
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Francois Romieu07d3f512007-02-21 22:40:46 +01003 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
4 *
5 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
6 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
7 * Copyright (c) a lot of people too. Please respect their work.
8 *
9 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
11
12#include <linux/module.h>
13#include <linux/moduleparam.h>
14#include <linux/pci.h>
15#include <linux/netdevice.h>
16#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020017#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/delay.h>
19#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020020#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/if_vlan.h>
22#include <linux/crc32.h>
23#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020024#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/ip.h>
26#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000027#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000029#include <linux/pm_runtime.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040030#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080031#include <linux/ipv6.h>
32#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Heiner Kallweit8197f9d2019-06-05 08:02:31 +020034#include "r8169_firmware.h"
35
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
françois romieubca03d52011-01-03 15:07:31 +000038#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
39#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000040#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
41#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080042#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080043#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
44#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080045#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080046#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080047#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080048#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080049#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000050#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000051#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000052#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080053#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
54#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
55#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
56#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
Heiner Kallweit02bf6422019-08-28 22:28:32 +020057#define FIRMWARE_8125A_3 "rtl_nic/rtl8125a-3.fw"
françois romieubca03d52011-01-03 15:07:31 +000058
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020059#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070060 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
63 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Heiner Kallweit81cd17a2019-07-24 23:34:45 +020064#define MC_FILTER_LIMIT 32
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Michal Schmidtaee77e42012-09-09 13:55:26 +000066#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
68
69#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020070#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000072#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
74#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
75
Heiner Kallweit145a40e2019-06-10 18:25:29 +020076#define RTL_CFG_NO_GBIT 1
77
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020079#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
80#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
81#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
82#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
83#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
84#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86enum mac_version {
Heiner Kallweite9588eb2019-05-25 21:14:39 +020087 /* support for ancient RTL_GIGA_MAC_VER_01 has been removed */
Francois Romieu85bffe62011-04-27 08:22:39 +020088 RTL_GIGA_MAC_VER_02,
89 RTL_GIGA_MAC_VER_03,
90 RTL_GIGA_MAC_VER_04,
91 RTL_GIGA_MAC_VER_05,
92 RTL_GIGA_MAC_VER_06,
93 RTL_GIGA_MAC_VER_07,
94 RTL_GIGA_MAC_VER_08,
95 RTL_GIGA_MAC_VER_09,
96 RTL_GIGA_MAC_VER_10,
97 RTL_GIGA_MAC_VER_11,
98 RTL_GIGA_MAC_VER_12,
99 RTL_GIGA_MAC_VER_13,
100 RTL_GIGA_MAC_VER_14,
101 RTL_GIGA_MAC_VER_15,
102 RTL_GIGA_MAC_VER_16,
103 RTL_GIGA_MAC_VER_17,
104 RTL_GIGA_MAC_VER_18,
105 RTL_GIGA_MAC_VER_19,
106 RTL_GIGA_MAC_VER_20,
107 RTL_GIGA_MAC_VER_21,
108 RTL_GIGA_MAC_VER_22,
109 RTL_GIGA_MAC_VER_23,
110 RTL_GIGA_MAC_VER_24,
111 RTL_GIGA_MAC_VER_25,
112 RTL_GIGA_MAC_VER_26,
113 RTL_GIGA_MAC_VER_27,
114 RTL_GIGA_MAC_VER_28,
115 RTL_GIGA_MAC_VER_29,
116 RTL_GIGA_MAC_VER_30,
117 RTL_GIGA_MAC_VER_31,
118 RTL_GIGA_MAC_VER_32,
119 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800120 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800121 RTL_GIGA_MAC_VER_35,
122 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800123 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800124 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800125 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800126 RTL_GIGA_MAC_VER_40,
127 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000128 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000129 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800130 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800131 RTL_GIGA_MAC_VER_45,
132 RTL_GIGA_MAC_VER_46,
133 RTL_GIGA_MAC_VER_47,
134 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800135 RTL_GIGA_MAC_VER_49,
136 RTL_GIGA_MAC_VER_50,
137 RTL_GIGA_MAC_VER_51,
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +0200138 RTL_GIGA_MAC_VER_60,
139 RTL_GIGA_MAC_VER_61,
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200140 RTL_GIGA_MAC_NONE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141};
142
Francois Romieud58d46b2011-05-03 16:38:29 +0200143#define JUMBO_1K ETH_DATA_LEN
144#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
145#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
146#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
147#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
148
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800149static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200151 const char *fw_name;
152} rtl_chip_infos[] = {
153 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200154 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
155 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
156 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
157 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
158 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200159 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200160 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
161 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
Heiner Kallweit9e0773c2019-07-07 13:59:54 +0200162 [RTL_GIGA_MAC_VER_09] = {"RTL8102e/RTL8103e" },
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200163 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
164 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
165 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
166 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
167 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
168 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
169 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
170 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
171 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
172 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
173 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
174 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
175 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
176 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
177 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
178 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
179 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
180 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
181 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
182 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
183 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
184 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
185 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
186 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
187 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
188 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
189 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
190 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
191 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
192 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
193 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
194 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
Heiner Kallweit9e0773c2019-07-07 13:59:54 +0200195 [RTL_GIGA_MAC_VER_42] = {"RTL8168gu/8111gu", FIRMWARE_8168G_3},
196 [RTL_GIGA_MAC_VER_43] = {"RTL8106eus", FIRMWARE_8106E_2},
197 [RTL_GIGA_MAC_VER_44] = {"RTL8411b", FIRMWARE_8411_2 },
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200198 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
199 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
200 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
201 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
202 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
203 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
204 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +0200205 [RTL_GIGA_MAC_VER_60] = {"RTL8125" },
Heiner Kallweit02bf6422019-08-28 22:28:32 +0200206 [RTL_GIGA_MAC_VER_61] = {"RTL8125", FIRMWARE_8125A_3},
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Benoit Taine9baa3c32014-08-08 15:56:03 +0200209static const struct pci_device_id rtl8169_pci_tbl[] = {
Heiner Kallweit145a40e2019-06-10 18:25:29 +0200210 { PCI_VDEVICE(REALTEK, 0x2502) },
211 { PCI_VDEVICE(REALTEK, 0x2600) },
212 { PCI_VDEVICE(REALTEK, 0x8129) },
213 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_NO_GBIT },
214 { PCI_VDEVICE(REALTEK, 0x8161) },
215 { PCI_VDEVICE(REALTEK, 0x8167) },
216 { PCI_VDEVICE(REALTEK, 0x8168) },
217 { PCI_VDEVICE(NCUBE, 0x8168) },
218 { PCI_VDEVICE(REALTEK, 0x8169) },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100219 { PCI_VENDOR_ID_DLINK, 0x4300,
Heiner Kallweit145a40e2019-06-10 18:25:29 +0200220 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0 },
Heiner Kallweit9d9f3fb2019-06-15 09:58:21 +0200221 { PCI_VDEVICE(DLINK, 0x4300) },
222 { PCI_VDEVICE(DLINK, 0x4302) },
223 { PCI_VDEVICE(AT, 0xc107) },
224 { PCI_VDEVICE(USR, 0x0116) },
225 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024 },
226 { 0x0001, 0x8168, PCI_ANY_ID, 0x2410 },
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +0200227 { PCI_VDEVICE(REALTEK, 0x8125) },
228 { PCI_VDEVICE(REALTEK, 0x3000) },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100229 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230};
231
232MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
233
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200234static struct {
235 u32 msg_enable;
236} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Francois Romieu07d3f512007-02-21 22:40:46 +0100238enum rtl_registers {
239 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100240 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100241 MAR0 = 8, /* Multicast filter. */
242 CounterAddrLow = 0x10,
243 CounterAddrHigh = 0x14,
244 TxDescStartAddrLow = 0x20,
245 TxDescStartAddrHigh = 0x24,
246 TxHDescStartAddrLow = 0x28,
247 TxHDescStartAddrHigh = 0x2c,
248 FLASH = 0x30,
249 ERSR = 0x36,
250 ChipCmd = 0x37,
251 TxPoll = 0x38,
252 IntrMask = 0x3c,
253 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700254
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800255 TxConfig = 0x40,
256#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
257#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
258
259 RxConfig = 0x44,
260#define RX128_INT_EN (1 << 15) /* 8111c and later */
261#define RX_MULTI_EN (1 << 14) /* 8111c only */
262#define RXCFG_FIFO_SHIFT 13
263 /* No threshold before first PCI xfer */
264#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000265#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800266#define RXCFG_DMA_SHIFT 8
267 /* Unlimited maximum PCI burst. */
268#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700269
Francois Romieu07d3f512007-02-21 22:40:46 +0100270 RxMissed = 0x4c,
271 Cfg9346 = 0x50,
272 Config0 = 0x51,
273 Config1 = 0x52,
274 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200275#define PME_SIGNAL (1 << 5) /* 8168c and later */
276
Francois Romieu07d3f512007-02-21 22:40:46 +0100277 Config3 = 0x54,
278 Config4 = 0x55,
279 Config5 = 0x56,
Francois Romieu07d3f512007-02-21 22:40:46 +0100280 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100281 PHYstatus = 0x6c,
282 RxMaxSize = 0xda,
283 CPlusCmd = 0xe0,
284 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300285
286#define RTL_COALESCE_MASK 0x0f
287#define RTL_COALESCE_SHIFT 4
288#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
289#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
290
Francois Romieu07d3f512007-02-21 22:40:46 +0100291 RxDescAddrLow = 0xe4,
292 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000293 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
294
295#define NoEarlyTx 0x3f /* Max value : no early transmit. */
296
297 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
298
299#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800300#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000301
Francois Romieu07d3f512007-02-21 22:40:46 +0100302 FuncEvent = 0xf0,
303 FuncEventMask = 0xf4,
304 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800305 IBCR0 = 0xf8,
306 IBCR2 = 0xf9,
307 IBIMR0 = 0xfa,
308 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100309 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
Francois Romieuf162a5d2008-06-01 22:37:49 +0200312enum rtl8168_8101_registers {
313 CSIDR = 0x64,
314 CSIAR = 0x68,
315#define CSIAR_FLAG 0x80000000
316#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200317#define CSIAR_BYTE_ENABLE 0x0000f000
318#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000319 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200320 EPHYAR = 0x80,
321#define EPHYAR_FLAG 0x80000000
322#define EPHYAR_WRITE_CMD 0x80000000
323#define EPHYAR_REG_MASK 0x1f
324#define EPHYAR_REG_SHIFT 16
325#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800326 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800327#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800328#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200329 DBG_REG = 0xd1,
330#define FIX_NAK_1 (1 << 4)
331#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800332 TWSI = 0xd2,
333 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800334#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800335#define TX_EMPTY (1 << 5)
336#define RX_EMPTY (1 << 4)
337#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800338#define EN_NDP (1 << 3)
339#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800340#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000341 EFUSEAR = 0xdc,
342#define EFUSEAR_FLAG 0x80000000
343#define EFUSEAR_WRITE_CMD 0x80000000
344#define EFUSEAR_READ_CMD 0x00000000
345#define EFUSEAR_REG_MASK 0x03ff
346#define EFUSEAR_REG_SHIFT 8
347#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800348 MISC_1 = 0xf2,
349#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200350};
351
françois romieuc0e45c12011-01-03 15:08:04 +0000352enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800353 LED_FREQ = 0x1a,
354 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000355 ERIDR = 0x70,
356 ERIAR = 0x74,
357#define ERIAR_FLAG 0x80000000
358#define ERIAR_WRITE_CMD 0x80000000
359#define ERIAR_READ_CMD 0x00000000
360#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000361#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800362#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
363#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
364#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800365#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800366#define ERIAR_MASK_SHIFT 12
367#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
368#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800369#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800370#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800371#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000372 EPHY_RXER_NUM = 0x7c,
373 OCPDR = 0xb0, /* OCP GPHY access */
374#define OCPDR_WRITE_CMD 0x80000000
375#define OCPDR_READ_CMD 0x00000000
376#define OCPDR_REG_MASK 0x7f
377#define OCPDR_GPHY_REG_SHIFT 16
378#define OCPDR_DATA_MASK 0xffff
379 OCPAR = 0xb4,
380#define OCPAR_FLAG 0x80000000
381#define OCPAR_GPHY_WRITE_CMD 0x8000f060
382#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800383 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000384 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
385 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200386#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800387#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800388#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800389#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800390#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000391};
392
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +0200393enum rtl8125_registers {
394 IntrMask_8125 = 0x38,
395 IntrStatus_8125 = 0x3c,
396 TxPoll_8125 = 0x90,
397 MAC0_BKP = 0x19e0,
398};
399
400#define RX_VLAN_INNER_8125 BIT(22)
401#define RX_VLAN_OUTER_8125 BIT(23)
402#define RX_VLAN_8125 (RX_VLAN_INNER_8125 | RX_VLAN_OUTER_8125)
403
404#define RX_FETCH_DFLT_8125 (8 << 27)
405
Francois Romieu07d3f512007-02-21 22:40:46 +0100406enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100408 SYSErr = 0x8000,
409 PCSTimeout = 0x4000,
410 SWInt = 0x0100,
411 TxDescUnavail = 0x0080,
412 RxFIFOOver = 0x0040,
413 LinkChg = 0x0020,
414 RxOverflow = 0x0010,
415 TxErr = 0x0008,
416 TxOK = 0x0004,
417 RxErr = 0x0002,
418 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
420 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200421 RxRWT = (1 << 22),
422 RxRES = (1 << 21),
423 RxRUNT = (1 << 20),
424 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
426 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800427 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100428 CmdReset = 0x10,
429 CmdRxEnb = 0x08,
430 CmdTxEnb = 0x04,
431 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
Francois Romieu275391a2007-02-23 23:50:28 +0100433 /* TXPoll register p.5 */
434 HPQ = 0x80, /* Poll cmd on the high prio queue */
435 NPQ = 0x40, /* Poll cmd on the low prio queue */
436 FSWInt = 0x01, /* Forced software interrupt */
437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100439 Cfg9346_Lock = 0x00,
440 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
442 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100443 AcceptErr = 0x20,
444 AcceptRunt = 0x10,
445 AcceptBroadcast = 0x08,
446 AcceptMulticast = 0x04,
447 AcceptMyPhys = 0x02,
448 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200449#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 /* TxConfigBits */
452 TxInterFrameGapShift = 24,
453 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
454
Francois Romieu5d06a992006-02-23 00:47:58 +0100455 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200456 LEDS1 = (1 << 7),
457 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200458 Speed_down = (1 << 4),
459 MEMMAP = (1 << 3),
460 IOMAP = (1 << 2),
461 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100462 PMEnable = (1 << 0), /* Power Management Enable */
463
Francois Romieu6dccd162007-02-13 23:38:05 +0100464 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000465 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000466 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100467 PCI_Clock_66MHz = 0x01,
468 PCI_Clock_33MHz = 0x00,
469
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100470 /* Config3 register p.25 */
471 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
472 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200473 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800474 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200475 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100476
Francois Romieud58d46b2011-05-03 16:38:29 +0200477 /* Config4 register */
478 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
479
Francois Romieu5d06a992006-02-23 00:47:58 +0100480 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100481 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
482 MWF = (1 << 5), /* Accept Multicast wakeup frame */
483 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200484 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100485 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100486 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000487 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100488
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200490 EnableBist = (1 << 15), // 8168 8101
491 Mac_dbgo_oe = (1 << 14), // 8168 8101
492 Normal_mode = (1 << 13), // unused
493 Force_half_dup = (1 << 12), // 8168 8101
494 Force_rxflow_en = (1 << 11), // 8168 8101
495 Force_txflow_en = (1 << 10), // 8168 8101
496 Cxpl_dbg_sel = (1 << 9), // 8168 8101
497 ASF = (1 << 8), // 8168 8101
498 PktCntrDisable = (1 << 7), // 8168 8101
499 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 RxVlan = (1 << 6),
501 RxChkSum = (1 << 5),
502 PCIDAC = (1 << 4),
503 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200504#define INTT_MASK GENMASK(1, 0)
Heiner Kallweitbc732412019-06-10 18:22:33 +0200505#define CPCMD_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
507 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100508 TBI_Enable = 0x80,
509 TxFlowCtrl = 0x40,
510 RxFlowCtrl = 0x20,
511 _1000bpsF = 0x10,
512 _100bps = 0x08,
513 _10bps = 0x04,
514 LinkStatus = 0x02,
515 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200517 /* ResetCounterCommand */
518 CounterReset = 0x1,
519
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200520 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100521 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800522
523 /* magic enable v2 */
524 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525};
526
Francois Romieu2b7b4312011-04-18 22:53:24 -0700527enum rtl_desc_bit {
528 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
530 RingEnd = (1 << 30), /* End of descriptor ring */
531 FirstFrag = (1 << 29), /* First segment of a packet */
532 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700533};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
Francois Romieu2b7b4312011-04-18 22:53:24 -0700535/* Generic case. */
536enum rtl_tx_desc_bit {
537 /* First doubleword. */
538 TD_LSO = (1 << 27), /* Large Send Offload */
539#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
Francois Romieu2b7b4312011-04-18 22:53:24 -0700541 /* Second doubleword. */
542 TxVlanTag = (1 << 17), /* Add VLAN tag */
543};
544
545/* 8169, 8168b and 810x except 8102e. */
546enum rtl_tx_desc_bit_0 {
547 /* First doubleword. */
548#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
549 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
550 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
551 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
552};
553
554/* 8102e, 8168c and beyond. */
555enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800556 /* First doubleword. */
557 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800558 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800559#define GTTCPHO_SHIFT 18
Heiner Kallweite64e0c82019-07-26 21:49:22 +0200560#define GTTCPHO_MAX 0x7f
hayeswangbdfa4ed2014-07-11 16:25:57 +0800561
Francois Romieu2b7b4312011-04-18 22:53:24 -0700562 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800563#define TCPHO_SHIFT 18
Heiner Kallweite64e0c82019-07-26 21:49:22 +0200564#define TCPHO_MAX 0x3ff
Francois Romieu2b7b4312011-04-18 22:53:24 -0700565#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800566 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
567 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700568 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
569 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
570};
571
Francois Romieu2b7b4312011-04-18 22:53:24 -0700572enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 /* Rx private */
574 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500575 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
577#define RxProtoUDP (PID1)
578#define RxProtoTCP (PID0)
579#define RxProtoIP (PID1 | PID0)
580#define RxProtoMask RxProtoIP
581
582 IPFail = (1 << 16), /* IP checksum failed */
583 UDPFail = (1 << 15), /* UDP/IP checksum failed */
584 TCPFail = (1 << 14), /* TCP/IP checksum failed */
585 RxVlanTag = (1 << 16), /* VLAN tag available */
586};
587
588#define RsvdMask 0x3fffc000
589
Heiner Kallweit0170d592019-07-26 21:48:32 +0200590#define RTL_GSO_MAX_SIZE_V1 32000
591#define RTL_GSO_MAX_SEGS_V1 24
592#define RTL_GSO_MAX_SIZE_V2 64000
593#define RTL_GSO_MAX_SEGS_V2 64
594
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200596 __le32 opts1;
597 __le32 opts2;
598 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599};
600
601struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200602 __le32 opts1;
603 __le32 opts2;
604 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605};
606
607struct ring_info {
608 struct sk_buff *skb;
609 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610};
611
Ivan Vecera355423d2009-02-06 21:49:57 -0800612struct rtl8169_counters {
613 __le64 tx_packets;
614 __le64 rx_packets;
615 __le64 tx_errors;
616 __le32 rx_errors;
617 __le16 rx_missed;
618 __le16 align_errors;
619 __le32 tx_one_collision;
620 __le32 tx_multi_collision;
621 __le64 rx_unicast;
622 __le64 rx_broadcast;
623 __le32 rx_multicast;
624 __le16 tx_aborted;
625 __le16 tx_underun;
626};
627
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200628struct rtl8169_tc_offsets {
629 bool inited;
630 __le64 tx_errors;
631 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200632 __le16 tx_aborted;
633};
634
Francois Romieuda78dbf2012-01-26 14:18:23 +0100635enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800636 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100637 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100638 RTL_FLAG_MAX
639};
640
Junchang Wang8027aa22012-03-04 23:30:32 +0100641struct rtl8169_stats {
642 u64 packets;
643 u64 bytes;
644 struct u64_stats_sync syncp;
645};
646
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647struct rtl8169_private {
648 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200649 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000650 struct net_device *dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +0100651 struct phy_device *phydev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700652 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200653 u32 msg_enable;
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200654 enum mac_version mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
656 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100658 struct rtl8169_stats rx_stats;
659 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
661 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
662 dma_addr_t TxPhyAddr;
663 dma_addr_t RxPhyAddr;
Heiner Kallweit32879f02019-08-07 21:38:22 +0200664 struct page *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 u16 cp_cmd;
Heiner Kallweitc1d532d2019-08-28 22:24:13 +0200667 u32 irq_mask;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200668 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000669
Francois Romieu4422bcd2012-01-26 11:23:32 +0100670 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100671 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
672 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100673 struct work_struct work;
674 } wk;
675
Heiner Kallweitc8248c62019-03-21 21:23:14 +0100676 unsigned irq_enabled:1;
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200677 unsigned supports_gmii:1;
Heiner Kallweit62b1b3b2019-06-18 23:14:50 +0200678 unsigned aspm_manageable:1;
Corinna Vinschen42020322015-09-10 10:47:35 +0200679 dma_addr_t counters_phys_addr;
680 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200681 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000682 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000683
Heiner Kallweit254764e2019-01-22 22:23:41 +0100684 const char *fw_name;
Heiner Kallweit8197f9d2019-06-05 08:02:31 +0200685 struct rtl_fw *rtl_fw;
Hayes Wangc5583862012-07-02 17:23:22 +0800686
687 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688};
689
Heiner Kallweit1fcd1652019-04-14 10:30:24 +0200690typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);
691
Ralf Baechle979b6c12005-06-13 14:30:40 -0700692MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200694module_param_named(debug, debug.msg_enable, int, 0);
695MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Heiner Kallweit11287b62019-01-07 21:49:09 +0100696MODULE_SOFTDEP("pre: realtek");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000698MODULE_FIRMWARE(FIRMWARE_8168D_1);
699MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000700MODULE_FIRMWARE(FIRMWARE_8168E_1);
701MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400702MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800703MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800704MODULE_FIRMWARE(FIRMWARE_8168F_1);
705MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800706MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800707MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800708MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800709MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000710MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000711MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000712MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800713MODULE_FIRMWARE(FIRMWARE_8168H_1);
714MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200715MODULE_FIRMWARE(FIRMWARE_8107E_1);
716MODULE_FIRMWARE(FIRMWARE_8107E_2);
Heiner Kallweit02bf6422019-08-28 22:28:32 +0200717MODULE_FIRMWARE(FIRMWARE_8125A_3);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700718
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100719static inline struct device *tp_to_dev(struct rtl8169_private *tp)
720{
721 return &tp->pci_dev->dev;
722}
723
Francois Romieuda78dbf2012-01-26 14:18:23 +0100724static void rtl_lock_work(struct rtl8169_private *tp)
725{
726 mutex_lock(&tp->wk.mutex);
727}
728
729static void rtl_unlock_work(struct rtl8169_private *tp)
730{
731 mutex_unlock(&tp->wk.mutex);
732}
733
Heiner Kallweitdf320ed2019-01-19 22:05:48 +0100734static void rtl_lock_config_regs(struct rtl8169_private *tp)
735{
736 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
737}
738
739static void rtl_unlock_config_regs(struct rtl8169_private *tp)
740{
741 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
742}
743
Heiner Kallweitcb732002018-03-20 07:45:35 +0100744static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200745{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100746 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800747 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200748}
749
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +0200750static bool rtl_is_8125(struct rtl8169_private *tp)
751{
752 return tp->mac_version >= RTL_GIGA_MAC_VER_60;
753}
754
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +0200755static bool rtl_is_8168evl_up(struct rtl8169_private *tp)
756{
757 return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
Heiner Kallweitc6233052019-08-28 22:24:54 +0200758 tp->mac_version != RTL_GIGA_MAC_VER_39 &&
759 tp->mac_version <= RTL_GIGA_MAC_VER_51;
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +0200760}
761
Heiner Kallweit2e779dd2019-08-15 14:14:18 +0200762static bool rtl_supports_eee(struct rtl8169_private *tp)
763{
764 return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
765 tp->mac_version != RTL_GIGA_MAC_VER_37 &&
766 tp->mac_version != RTL_GIGA_MAC_VER_39;
767}
768
Heiner Kallweitce37115e32019-08-28 22:25:32 +0200769static void rtl_read_mac_from_reg(struct rtl8169_private *tp, u8 *mac, int reg)
770{
771 int i;
772
773 for (i = 0; i < ETH_ALEN; i++)
774 mac[i] = RTL_R8(tp, reg + i);
775}
776
Francois Romieuffc46952012-07-06 14:19:23 +0200777struct rtl_cond {
778 bool (*check)(struct rtl8169_private *);
779 const char *msg;
780};
781
782static void rtl_udelay(unsigned int d)
783{
784 udelay(d);
785}
786
787static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
788 void (*delay)(unsigned int), unsigned int d, int n,
789 bool high)
790{
791 int i;
792
793 for (i = 0; i < n; i++) {
Francois Romieuffc46952012-07-06 14:19:23 +0200794 if (c->check(tp) == high)
795 return true;
Heiner Kallweitd1f50502019-05-04 15:20:38 +0200796 delay(d);
Francois Romieuffc46952012-07-06 14:19:23 +0200797 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200798 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
799 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200800 return false;
801}
802
803static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
804 const struct rtl_cond *c,
805 unsigned int d, int n)
806{
807 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
808}
809
810static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
811 const struct rtl_cond *c,
812 unsigned int d, int n)
813{
814 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
815}
816
817static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
818 const struct rtl_cond *c,
819 unsigned int d, int n)
820{
821 return rtl_loop_wait(tp, c, msleep, d, n, true);
822}
823
824static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
825 const struct rtl_cond *c,
826 unsigned int d, int n)
827{
828 return rtl_loop_wait(tp, c, msleep, d, n, false);
829}
830
831#define DECLARE_RTL_COND(name) \
832static bool name ## _check(struct rtl8169_private *); \
833 \
834static const struct rtl_cond name = { \
835 .check = name ## _check, \
836 .msg = #name \
837}; \
838 \
839static bool name ## _check(struct rtl8169_private *tp)
840
Hayes Wangc5583862012-07-02 17:23:22 +0800841static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
842{
843 if (reg & 0xffff0001) {
844 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
845 return true;
846 }
847 return false;
848}
849
850DECLARE_RTL_COND(rtl_ocp_gphy_cond)
851{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200852 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800853}
854
855static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
856{
Hayes Wangc5583862012-07-02 17:23:22 +0800857 if (rtl_ocp_reg_failure(tp, reg))
858 return;
859
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200860 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800861
862 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
863}
864
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200865static int r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
Hayes Wangc5583862012-07-02 17:23:22 +0800866{
Hayes Wangc5583862012-07-02 17:23:22 +0800867 if (rtl_ocp_reg_failure(tp, reg))
868 return 0;
869
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200870 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800871
872 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200873 (RTL_R32(tp, GPHY_OCP) & 0xffff) : -ETIMEDOUT;
Hayes Wangc5583862012-07-02 17:23:22 +0800874}
875
Hayes Wangc5583862012-07-02 17:23:22 +0800876static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
877{
Hayes Wangc5583862012-07-02 17:23:22 +0800878 if (rtl_ocp_reg_failure(tp, reg))
879 return;
880
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200881 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800882}
883
884static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
885{
Hayes Wangc5583862012-07-02 17:23:22 +0800886 if (rtl_ocp_reg_failure(tp, reg))
887 return 0;
888
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200889 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800890
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200891 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800892}
893
Heiner Kallweitef712ed2019-08-04 09:47:51 +0200894static void r8168_mac_ocp_modify(struct rtl8169_private *tp, u32 reg, u16 mask,
895 u16 set)
896{
897 u16 data = r8168_mac_ocp_read(tp, reg);
898
899 r8168_mac_ocp_write(tp, reg, (data & ~mask) | set);
900}
901
Hayes Wangc5583862012-07-02 17:23:22 +0800902#define OCP_STD_PHY_BASE 0xa400
903
904static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
905{
906 if (reg == 0x1f) {
907 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
908 return;
909 }
910
911 if (tp->ocp_base != OCP_STD_PHY_BASE)
912 reg -= 0x10;
913
914 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
915}
916
917static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
918{
919 if (tp->ocp_base != OCP_STD_PHY_BASE)
920 reg -= 0x10;
921
922 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
923}
924
hayeswangeee37862013-04-01 22:23:38 +0000925static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
926{
927 if (reg == 0x1f) {
928 tp->ocp_base = value << 4;
929 return;
930 }
931
932 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
933}
934
935static int mac_mcu_read(struct rtl8169_private *tp, int reg)
936{
937 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
938}
939
Francois Romieuffc46952012-07-06 14:19:23 +0200940DECLARE_RTL_COND(rtl_phyar_cond)
941{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200942 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200943}
944
Francois Romieu24192212012-07-06 20:19:42 +0200945static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700946{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200947 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948
Francois Romieuffc46952012-07-06 14:19:23 +0200949 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700950 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700951 * According to hardware specs a 20us delay is required after write
952 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700953 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700954 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700955}
956
Francois Romieu24192212012-07-06 20:19:42 +0200957static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700958{
Francois Romieuffc46952012-07-06 14:19:23 +0200959 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700960
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200961 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700962
Francois Romieuffc46952012-07-06 14:19:23 +0200963 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200964 RTL_R32(tp, PHYAR) & 0xffff : -ETIMEDOUT;
Francois Romieuffc46952012-07-06 14:19:23 +0200965
Timo Teräs81a95f02010-06-09 17:31:48 -0700966 /*
967 * According to hardware specs a 20us delay is required after read
968 * complete indication, but before sending next command.
969 */
970 udelay(20);
971
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 return value;
973}
974
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800975DECLARE_RTL_COND(rtl_ocpar_cond)
976{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200977 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800978}
979
Francois Romieu24192212012-07-06 20:19:42 +0200980static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000981{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200982 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
983 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
984 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000985
Francois Romieuffc46952012-07-06 14:19:23 +0200986 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000987}
988
Francois Romieu24192212012-07-06 20:19:42 +0200989static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000990{
Francois Romieu24192212012-07-06 20:19:42 +0200991 r8168dp_1_mdio_access(tp, reg,
992 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000993}
994
Francois Romieu24192212012-07-06 20:19:42 +0200995static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000996{
Francois Romieu24192212012-07-06 20:19:42 +0200997 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000998
999 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001000 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
1001 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001002
Francois Romieuffc46952012-07-06 14:19:23 +02001003 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Heiner Kallweit9b994b42019-06-11 21:04:09 +02001004 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : -ETIMEDOUT;
françois romieuc0e45c12011-01-03 15:08:04 +00001005}
1006
françois romieue6de30d2011-01-03 15:08:37 +00001007#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1008
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001009static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001010{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001011 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001012}
1013
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001014static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001015{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001016 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001017}
1018
Francois Romieu24192212012-07-06 20:19:42 +02001019static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001020{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001021 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001022
Francois Romieu24192212012-07-06 20:19:42 +02001023 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001024
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001025 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001026}
1027
Francois Romieu24192212012-07-06 20:19:42 +02001028static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001029{
1030 int value;
1031
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001032 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001033
Francois Romieu24192212012-07-06 20:19:42 +02001034 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001035
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001036 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001037
1038 return value;
1039}
1040
Heiner Kallweitce8843a2019-05-29 21:15:06 +02001041static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
Francois Romieudacf8152008-08-02 20:44:13 +02001042{
Heiner Kallweit5f950522019-05-31 19:53:28 +02001043 switch (tp->mac_version) {
1044 case RTL_GIGA_MAC_VER_27:
1045 r8168dp_1_mdio_write(tp, location, val);
1046 break;
1047 case RTL_GIGA_MAC_VER_28:
1048 case RTL_GIGA_MAC_VER_31:
1049 r8168dp_2_mdio_write(tp, location, val);
1050 break;
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001051 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_61:
Heiner Kallweit5f950522019-05-31 19:53:28 +02001052 r8168g_mdio_write(tp, location, val);
1053 break;
1054 default:
1055 r8169_mdio_write(tp, location, val);
1056 break;
1057 }
Francois Romieudacf8152008-08-02 20:44:13 +02001058}
1059
françois romieu4da19632011-01-03 15:07:55 +00001060static int rtl_readphy(struct rtl8169_private *tp, int location)
1061{
Heiner Kallweit5f950522019-05-31 19:53:28 +02001062 switch (tp->mac_version) {
1063 case RTL_GIGA_MAC_VER_27:
1064 return r8168dp_1_mdio_read(tp, location);
1065 case RTL_GIGA_MAC_VER_28:
1066 case RTL_GIGA_MAC_VER_31:
1067 return r8168dp_2_mdio_read(tp, location);
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001068 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_61:
Heiner Kallweit5f950522019-05-31 19:53:28 +02001069 return r8168g_mdio_read(tp, location);
1070 default:
1071 return r8169_mdio_read(tp, location);
1072 }
françois romieu4da19632011-01-03 15:07:55 +00001073}
1074
1075static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1076{
1077 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1078}
1079
Chun-Hao Lin76564422014-10-01 23:17:17 +08001080static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001081{
1082 int val;
1083
françois romieu4da19632011-01-03 15:07:55 +00001084 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001085 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001086}
1087
Francois Romieuffc46952012-07-06 14:19:23 +02001088DECLARE_RTL_COND(rtl_ephyar_cond)
1089{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001090 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001091}
1092
Francois Romieufdf6fc02012-07-06 22:40:38 +02001093static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001094{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001095 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001096 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1097
Francois Romieuffc46952012-07-06 14:19:23 +02001098 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1099
1100 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001101}
1102
Francois Romieufdf6fc02012-07-06 22:40:38 +02001103static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001104{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001105 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001106
Francois Romieuffc46952012-07-06 14:19:23 +02001107 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001108 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001109}
1110
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001111DECLARE_RTL_COND(rtl_eriar_cond)
1112{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001113 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001114}
1115
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001116static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1117 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001118{
Hayes Wang133ac402011-07-06 15:58:05 +08001119 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001120 RTL_W32(tp, ERIDR, val);
1121 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001122
Francois Romieuffc46952012-07-06 14:19:23 +02001123 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001124}
1125
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001126static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1127 u32 val)
1128{
1129 _rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
1130}
1131
1132static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001133{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001134 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001135
Francois Romieuffc46952012-07-06 14:19:23 +02001136 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001137 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001138}
1139
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001140static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
1141{
1142 return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
1143}
1144
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001145static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001146 u32 m)
Hayes Wang133ac402011-07-06 15:58:05 +08001147{
1148 u32 val;
1149
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001150 val = rtl_eri_read(tp, addr);
1151 rtl_eri_write(tp, addr, mask, (val & ~m) | p);
Hayes Wang133ac402011-07-06 15:58:05 +08001152}
1153
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001154static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
1155 u32 p)
1156{
1157 rtl_w0w1_eri(tp, addr, mask, p, 0);
1158}
1159
1160static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
1161 u32 m)
1162{
1163 rtl_w0w1_eri(tp, addr, mask, 0, m);
1164}
1165
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001166static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1167{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001168 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001169 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001170 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001171}
1172
1173static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1174{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001175 return _rtl_eri_read(tp, reg, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001176}
1177
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001178static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1179 u32 data)
1180{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001181 RTL_W32(tp, OCPDR, data);
1182 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001183 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1184}
1185
1186static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1187 u32 data)
1188{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001189 _rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1190 data, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001191}
1192
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001193static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001194{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001195 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001196
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001197 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001198}
1199
1200#define OOB_CMD_RESET 0x00
1201#define OOB_CMD_DRIVER_START 0x05
1202#define OOB_CMD_DRIVER_STOP 0x06
1203
1204static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1205{
1206 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1207}
1208
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001209DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001210{
1211 u16 reg;
1212
1213 reg = rtl8168_get_ocp_reg(tp);
1214
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001215 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001216}
1217
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001218DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1219{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001220 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001221}
1222
1223DECLARE_RTL_COND(rtl_ocp_tx_cond)
1224{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001225 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001226}
1227
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001228static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1229{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001230 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001231 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001232 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1233 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001234}
1235
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001236static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001237{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001238 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1239 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001240}
1241
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001242static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1243{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001244 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1245 r8168ep_ocp_write(tp, 0x01, 0x30,
1246 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001247 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1248}
1249
1250static void rtl8168_driver_start(struct rtl8169_private *tp)
1251{
1252 switch (tp->mac_version) {
1253 case RTL_GIGA_MAC_VER_27:
1254 case RTL_GIGA_MAC_VER_28:
1255 case RTL_GIGA_MAC_VER_31:
1256 rtl8168dp_driver_start(tp);
1257 break;
1258 case RTL_GIGA_MAC_VER_49:
1259 case RTL_GIGA_MAC_VER_50:
1260 case RTL_GIGA_MAC_VER_51:
1261 rtl8168ep_driver_start(tp);
1262 break;
1263 default:
1264 BUG();
1265 break;
1266 }
1267}
1268
1269static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1270{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001271 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1272 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001273}
1274
1275static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1276{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001277 rtl8168ep_stop_cmac(tp);
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001278 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1279 r8168ep_ocp_write(tp, 0x01, 0x30,
1280 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001281 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1282}
1283
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001284static void rtl8168_driver_stop(struct rtl8169_private *tp)
1285{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001286 switch (tp->mac_version) {
1287 case RTL_GIGA_MAC_VER_27:
1288 case RTL_GIGA_MAC_VER_28:
1289 case RTL_GIGA_MAC_VER_31:
1290 rtl8168dp_driver_stop(tp);
1291 break;
1292 case RTL_GIGA_MAC_VER_49:
1293 case RTL_GIGA_MAC_VER_50:
1294 case RTL_GIGA_MAC_VER_51:
1295 rtl8168ep_driver_stop(tp);
1296 break;
1297 default:
1298 BUG();
1299 break;
1300 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001301}
1302
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001303static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001304{
1305 u16 reg = rtl8168_get_ocp_reg(tp);
1306
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001307 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001308}
1309
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001310static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001311{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001312 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001313}
1314
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001315static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001316{
1317 switch (tp->mac_version) {
1318 case RTL_GIGA_MAC_VER_27:
1319 case RTL_GIGA_MAC_VER_28:
1320 case RTL_GIGA_MAC_VER_31:
1321 return r8168dp_check_dash(tp);
1322 case RTL_GIGA_MAC_VER_49:
1323 case RTL_GIGA_MAC_VER_50:
1324 case RTL_GIGA_MAC_VER_51:
1325 return r8168ep_check_dash(tp);
1326 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001327 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001328 }
1329}
1330
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001331static void rtl_reset_packet_filter(struct rtl8169_private *tp)
1332{
1333 rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1334 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1335}
1336
Francois Romieuffc46952012-07-06 14:19:23 +02001337DECLARE_RTL_COND(rtl_efusear_cond)
1338{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001339 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001340}
1341
Francois Romieufdf6fc02012-07-06 22:40:38 +02001342static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001343{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001344 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001345
Francois Romieuffc46952012-07-06 14:19:23 +02001346 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001347 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001348}
1349
Heiner Kallweitc1d532d2019-08-28 22:24:13 +02001350static u32 rtl_get_events(struct rtl8169_private *tp)
1351{
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001352 if (rtl_is_8125(tp))
1353 return RTL_R32(tp, IntrStatus_8125);
1354 else
1355 return RTL_R16(tp, IntrStatus);
Heiner Kallweitc1d532d2019-08-28 22:24:13 +02001356}
1357
1358static void rtl_ack_events(struct rtl8169_private *tp, u32 bits)
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001359{
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001360 if (rtl_is_8125(tp))
1361 RTL_W32(tp, IntrStatus_8125, bits);
1362 else
1363 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001364}
1365
1366static void rtl_irq_disable(struct rtl8169_private *tp)
1367{
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001368 if (rtl_is_8125(tp))
1369 RTL_W32(tp, IntrMask_8125, 0);
1370 else
1371 RTL_W16(tp, IntrMask, 0);
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001372 tp->irq_enabled = 0;
Francois Romieu3e990ff2012-01-26 12:50:01 +01001373}
1374
Francois Romieuda78dbf2012-01-26 14:18:23 +01001375#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1376#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1377#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1378
Heiner Kallweitfe716f82018-11-19 22:31:32 +01001379static void rtl_irq_enable(struct rtl8169_private *tp)
Francois Romieuda78dbf2012-01-26 14:18:23 +01001380{
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001381 tp->irq_enabled = 1;
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001382 if (rtl_is_8125(tp))
1383 RTL_W32(tp, IntrMask_8125, tp->irq_mask);
1384 else
1385 RTL_W16(tp, IntrMask, tp->irq_mask);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001386}
1387
françois romieu811fd302011-12-04 20:30:45 +00001388static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001390 rtl_irq_disable(tp);
Heiner Kallweitc1d532d2019-08-28 22:24:13 +02001391 rtl_ack_events(tp, 0xffffffff);
Heiner Kallweitde20e122018-09-25 07:58:00 +02001392 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001393 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001394}
1395
Hayes Wang70090422011-07-06 15:58:06 +08001396static void rtl_link_chg_patch(struct rtl8169_private *tp)
1397{
Hayes Wang70090422011-07-06 15:58:06 +08001398 struct net_device *dev = tp->dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +01001399 struct phy_device *phydev = tp->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001400
1401 if (!netif_running(dev))
1402 return;
1403
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001404 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1405 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001406 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001407 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1408 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001409 } else if (phydev->speed == SPEED_100) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001410 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1411 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wang70090422011-07-06 15:58:06 +08001412 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001413 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1414 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wang70090422011-07-06 15:58:06 +08001415 }
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001416 rtl_reset_packet_filter(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08001417 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1418 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001419 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001420 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1421 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wangc2218922011-09-06 16:55:18 +08001422 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001423 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1424 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wangc2218922011-09-06 16:55:18 +08001425 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001426 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001427 if (phydev->speed == SPEED_10) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001428 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
1429 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001430 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001431 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001432 }
Hayes Wang70090422011-07-06 15:58:06 +08001433 }
1434}
1435
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001436#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1437
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001438static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1439{
1440 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001441
Francois Romieuda78dbf2012-01-26 14:18:23 +01001442 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001443 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001444 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001445 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001446}
1447
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001448static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001449{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001450 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001451 u32 opt;
1452 u16 reg;
1453 u8 mask;
1454 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001455 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001456 { WAKE_UCAST, Config5, UWF },
1457 { WAKE_BCAST, Config5, BWF },
1458 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001459 { WAKE_ANY, Config5, LanWake },
1460 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001461 };
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001462 unsigned int i, tmp = ARRAY_SIZE(cfg);
Francois Romieu851e6022012-04-17 11:10:11 +02001463 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001464
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001465 rtl_unlock_config_regs(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001466
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02001467 if (rtl_is_8168evl_up(tp)) {
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001468 tmp--;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001469 if (wolopts & WAKE_MAGIC)
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001470 rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
1471 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001472 else
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001473 rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
1474 MagicPacket_v2);
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001475 } else if (rtl_is_8125(tp)) {
1476 tmp--;
1477 if (wolopts & WAKE_MAGIC)
1478 r8168_mac_ocp_modify(tp, 0xc0b6, 0, BIT(0));
1479 else
1480 r8168_mac_ocp_modify(tp, 0xc0b6, BIT(0), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001481 }
1482
1483 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001484 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001485 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001486 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001487 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001488 }
1489
Francois Romieu851e6022012-04-17 11:10:11 +02001490 switch (tp->mac_version) {
Heiner Kallweitedcde3e2019-07-26 20:56:20 +02001491 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001492 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001493 if (wolopts)
1494 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001495 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001496 break;
Heiner Kallweitedcde3e2019-07-26 20:56:20 +02001497 case RTL_GIGA_MAC_VER_34:
1498 case RTL_GIGA_MAC_VER_37:
1499 case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001500 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001501 if (wolopts)
1502 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001503 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001504 break;
Heiner Kallweitedcde3e2019-07-26 20:56:20 +02001505 default:
1506 break;
Francois Romieu851e6022012-04-17 11:10:11 +02001507 }
1508
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001509 rtl_lock_config_regs(tp);
Heiner Kallweit3bd82642018-12-30 13:16:12 +01001510
1511 device_set_wakeup_enable(tp_to_dev(tp), wolopts);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001512}
1513
1514static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1515{
1516 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001517 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001518
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001519 if (wol->wolopts & ~WAKE_ANY)
1520 return -EINVAL;
1521
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001522 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001523
Francois Romieuda78dbf2012-01-26 14:18:23 +01001524 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001525
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001526 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001527
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001528 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001529 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001530
1531 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001532
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001533 pm_runtime_put_noidle(d);
1534
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001535 return 0;
1536}
1537
Linus Torvalds1da177e2005-04-16 15:20:36 -07001538static void rtl8169_get_drvinfo(struct net_device *dev,
1539 struct ethtool_drvinfo *info)
1540{
1541 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001542 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543
Rick Jones68aad782011-11-07 13:29:27 +00001544 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001545 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001546 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Heiner Kallweit254764e2019-01-22 22:23:41 +01001547 if (rtl_fw)
Rick Jones8ac72d12011-11-22 14:06:26 +00001548 strlcpy(info->fw_version, rtl_fw->version,
1549 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550}
1551
1552static int rtl8169_get_regs_len(struct net_device *dev)
1553{
1554 return R8169_REGS_SIZE;
1555}
1556
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001557static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1558 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559{
Francois Romieud58d46b2011-05-03 16:38:29 +02001560 struct rtl8169_private *tp = netdev_priv(dev);
1561
Francois Romieu2b7b4312011-04-18 22:53:24 -07001562 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001563 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564
Francois Romieud58d46b2011-05-03 16:38:29 +02001565 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001566 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001567 features &= ~NETIF_F_IP_CSUM;
1568
Michał Mirosław350fb322011-04-08 06:35:56 +00001569 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001570}
1571
Heiner Kallweita3984572018-04-28 22:19:15 +02001572static int rtl8169_set_features(struct net_device *dev,
1573 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574{
1575 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001576 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577
Heiner Kallweita3984572018-04-28 22:19:15 +02001578 rtl_lock_work(tp);
1579
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001580 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001581 if (features & NETIF_F_RXALL)
1582 rx_config |= (AcceptErr | AcceptRunt);
1583 else
1584 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001586 if (rtl_is_8125(tp)) {
1587 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1588 rx_config |= RX_VLAN_8125;
1589 else
1590 rx_config &= ~RX_VLAN_8125;
1591 }
1592
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001593 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001594
hayeswang929a0312014-09-16 11:40:47 +08001595 if (features & NETIF_F_RXCSUM)
1596 tp->cp_cmd |= RxChkSum;
1597 else
1598 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001599
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001600 if (!rtl_is_8125(tp)) {
1601 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1602 tp->cp_cmd |= RxVlan;
1603 else
1604 tp->cp_cmd &= ~RxVlan;
1605 }
hayeswang929a0312014-09-16 11:40:47 +08001606
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001607 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1608 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001609
Francois Romieuda78dbf2012-01-26 14:18:23 +01001610 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001611
1612 return 0;
1613}
1614
Kirill Smelkov810f4892012-11-10 21:11:02 +04001615static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001616{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001617 return (skb_vlan_tag_present(skb)) ?
Heiner Kallweit7424edb2019-07-02 07:59:17 +02001618 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001619}
1620
Francois Romieu7a8fc772011-03-01 17:18:33 +01001621static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622{
1623 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001624
Francois Romieu7a8fc772011-03-01 17:18:33 +01001625 if (opts2 & RxVlanTag)
Heiner Kallweit7424edb2019-07-02 07:59:17 +02001626 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001627}
1628
Linus Torvalds1da177e2005-04-16 15:20:36 -07001629static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1630 void *p)
1631{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001632 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001633 u32 __iomem *data = tp->mmio_addr;
1634 u32 *dw = p;
1635 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001636
Francois Romieuda78dbf2012-01-26 14:18:23 +01001637 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001638 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1639 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001640 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001641}
1642
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001643static u32 rtl8169_get_msglevel(struct net_device *dev)
1644{
1645 struct rtl8169_private *tp = netdev_priv(dev);
1646
1647 return tp->msg_enable;
1648}
1649
1650static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1651{
1652 struct rtl8169_private *tp = netdev_priv(dev);
1653
1654 tp->msg_enable = value;
1655}
1656
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001657static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1658 "tx_packets",
1659 "rx_packets",
1660 "tx_errors",
1661 "rx_errors",
1662 "rx_missed",
1663 "align_errors",
1664 "tx_single_collisions",
1665 "tx_multi_collisions",
1666 "unicast",
1667 "broadcast",
1668 "multicast",
1669 "tx_aborted",
1670 "tx_underrun",
1671};
1672
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001673static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001674{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001675 switch (sset) {
1676 case ETH_SS_STATS:
1677 return ARRAY_SIZE(rtl8169_gstrings);
1678 default:
1679 return -EOPNOTSUPP;
1680 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001681}
1682
Corinna Vinschen42020322015-09-10 10:47:35 +02001683DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001684{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001685 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001686}
1687
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001688static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001689{
Corinna Vinschen42020322015-09-10 10:47:35 +02001690 dma_addr_t paddr = tp->counters_phys_addr;
1691 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001692
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001693 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1694 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001695 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001696 RTL_W32(tp, CounterAddrLow, cmd);
1697 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001698
Francois Romieua78e9362018-01-26 01:53:26 +01001699 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001700}
1701
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001702static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001703{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001704 /*
1705 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1706 * tally counters.
1707 */
1708 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1709 return true;
1710
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001711 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001712}
1713
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001714static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001715{
Heiner Kallweit10262b02019-01-06 20:44:00 +01001716 u8 val = RTL_R8(tp, ChipCmd);
1717
Ivan Vecera355423d2009-02-06 21:49:57 -08001718 /*
1719 * Some chips are unable to dump tally counters when the receiver
Heiner Kallweit10262b02019-01-06 20:44:00 +01001720 * is disabled. If 0xff chip may be in a PCI power-save state.
Ivan Vecera355423d2009-02-06 21:49:57 -08001721 */
Heiner Kallweit10262b02019-01-06 20:44:00 +01001722 if (!(val & CmdRxEnb) || val == 0xff)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001723 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001724
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001725 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001726}
1727
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001728static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001729{
Corinna Vinschen42020322015-09-10 10:47:35 +02001730 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001731 bool ret = false;
1732
1733 /*
1734 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1735 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1736 * reset by a power cycle, while the counter values collected by the
1737 * driver are reset at every driver unload/load cycle.
1738 *
1739 * To make sure the HW values returned by @get_stats64 match the SW
1740 * values, we collect the initial values at first open(*) and use them
1741 * as offsets to normalize the values returned by @get_stats64.
1742 *
1743 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1744 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1745 * set at open time by rtl_hw_start.
1746 */
1747
1748 if (tp->tc_offset.inited)
1749 return true;
1750
1751 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001752 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001753 ret = true;
1754
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001755 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001756 ret = true;
1757
Corinna Vinschen42020322015-09-10 10:47:35 +02001758 tp->tc_offset.tx_errors = counters->tx_errors;
1759 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1760 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001761 tp->tc_offset.inited = true;
1762
1763 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001764}
1765
Ivan Vecera355423d2009-02-06 21:49:57 -08001766static void rtl8169_get_ethtool_stats(struct net_device *dev,
1767 struct ethtool_stats *stats, u64 *data)
1768{
1769 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001770 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001771 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001772
1773 ASSERT_RTNL();
1774
Chun-Hao Line0636232016-07-29 16:37:55 +08001775 pm_runtime_get_noresume(d);
1776
1777 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001778 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001779
1780 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001781
Corinna Vinschen42020322015-09-10 10:47:35 +02001782 data[0] = le64_to_cpu(counters->tx_packets);
1783 data[1] = le64_to_cpu(counters->rx_packets);
1784 data[2] = le64_to_cpu(counters->tx_errors);
1785 data[3] = le32_to_cpu(counters->rx_errors);
1786 data[4] = le16_to_cpu(counters->rx_missed);
1787 data[5] = le16_to_cpu(counters->align_errors);
1788 data[6] = le32_to_cpu(counters->tx_one_collision);
1789 data[7] = le32_to_cpu(counters->tx_multi_collision);
1790 data[8] = le64_to_cpu(counters->rx_unicast);
1791 data[9] = le64_to_cpu(counters->rx_broadcast);
1792 data[10] = le32_to_cpu(counters->rx_multicast);
1793 data[11] = le16_to_cpu(counters->tx_aborted);
1794 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001795}
1796
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001797static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1798{
1799 switch(stringset) {
1800 case ETH_SS_STATS:
1801 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1802 break;
1803 }
1804}
1805
Francois Romieu50970832017-10-27 13:24:49 +03001806/*
1807 * Interrupt coalescing
1808 *
1809 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1810 * > 8169, 8168 and 810x line of chipsets
1811 *
1812 * 8169, 8168, and 8136(810x) serial chipsets support it.
1813 *
1814 * > 2 - the Tx timer unit at gigabit speed
1815 *
1816 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1817 * (0xe0) bit 1 and bit 0.
1818 *
1819 * For 8169
1820 * bit[1:0] \ speed 1000M 100M 10M
1821 * 0 0 320ns 2.56us 40.96us
1822 * 0 1 2.56us 20.48us 327.7us
1823 * 1 0 5.12us 40.96us 655.4us
1824 * 1 1 10.24us 81.92us 1.31ms
1825 *
1826 * For the other
1827 * bit[1:0] \ speed 1000M 100M 10M
1828 * 0 0 5us 2.56us 40.96us
1829 * 0 1 40us 20.48us 327.7us
1830 * 1 0 80us 40.96us 655.4us
1831 * 1 1 160us 81.92us 1.31ms
1832 */
1833
1834/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1835struct rtl_coalesce_scale {
1836 /* Rx / Tx */
1837 u32 nsecs[2];
1838};
1839
1840/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1841struct rtl_coalesce_info {
1842 u32 speed;
1843 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1844};
1845
1846/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1847#define rxtx_x1822(r, t) { \
1848 {{(r), (t)}}, \
1849 {{(r)*8, (t)*8}}, \
1850 {{(r)*8*2, (t)*8*2}}, \
1851 {{(r)*8*2*2, (t)*8*2*2}}, \
1852}
1853static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1854 /* speed delays: rx00 tx00 */
1855 { SPEED_10, rxtx_x1822(40960, 40960) },
1856 { SPEED_100, rxtx_x1822( 2560, 2560) },
1857 { SPEED_1000, rxtx_x1822( 320, 320) },
1858 { 0 },
1859};
1860
1861static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1862 /* speed delays: rx00 tx00 */
1863 { SPEED_10, rxtx_x1822(40960, 40960) },
1864 { SPEED_100, rxtx_x1822( 2560, 2560) },
1865 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1866 { 0 },
1867};
1868#undef rxtx_x1822
1869
1870/* get rx/tx scale vector corresponding to current speed */
1871static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1872{
1873 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001874 const struct rtl_coalesce_info *ci;
Francois Romieu50970832017-10-27 13:24:49 +03001875
Heiner Kallweit20023d32019-06-11 21:09:19 +02001876 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
1877 ci = rtl_coalesce_info_8169;
1878 else
1879 ci = rtl_coalesce_info_8168_8136;
Francois Romieu50970832017-10-27 13:24:49 +03001880
Heiner Kallweit20023d32019-06-11 21:09:19 +02001881 for (; ci->speed; ci++) {
1882 if (tp->phydev->speed == ci->speed)
Francois Romieu50970832017-10-27 13:24:49 +03001883 return ci;
Francois Romieu50970832017-10-27 13:24:49 +03001884 }
1885
1886 return ERR_PTR(-ELNRNG);
1887}
1888
1889static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1890{
1891 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001892 const struct rtl_coalesce_info *ci;
1893 const struct rtl_coalesce_scale *scale;
1894 struct {
1895 u32 *max_frames;
1896 u32 *usecs;
1897 } coal_settings [] = {
1898 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1899 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1900 }, *p = coal_settings;
1901 int i;
1902 u16 w;
1903
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001904 if (rtl_is_8125(tp))
1905 return -EOPNOTSUPP;
1906
Francois Romieu50970832017-10-27 13:24:49 +03001907 memset(ec, 0, sizeof(*ec));
1908
1909 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1910 ci = rtl_coalesce_info(dev);
1911 if (IS_ERR(ci))
1912 return PTR_ERR(ci);
1913
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001914 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001915
1916 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001917 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001918 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1919 w >>= RTL_COALESCE_SHIFT;
1920 *p->usecs = w & RTL_COALESCE_MASK;
1921 }
1922
1923 for (i = 0; i < 2; i++) {
1924 p = coal_settings + i;
1925 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1926
1927 /*
1928 * ethtool_coalesce says it is illegal to set both usecs and
1929 * max_frames to 0.
1930 */
1931 if (!*p->usecs && !*p->max_frames)
1932 *p->max_frames = 1;
1933 }
1934
1935 return 0;
1936}
1937
1938/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1939static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1940 struct net_device *dev, u32 nsec, u16 *cp01)
1941{
1942 const struct rtl_coalesce_info *ci;
1943 u16 i;
1944
1945 ci = rtl_coalesce_info(dev);
1946 if (IS_ERR(ci))
1947 return ERR_CAST(ci);
1948
1949 for (i = 0; i < 4; i++) {
1950 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1951 ci->scalev[i].nsecs[1]);
1952 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1953 *cp01 = i;
1954 return &ci->scalev[i];
1955 }
1956 }
1957
1958 return ERR_PTR(-EINVAL);
1959}
1960
1961static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1962{
1963 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001964 const struct rtl_coalesce_scale *scale;
1965 struct {
1966 u32 frames;
1967 u32 usecs;
1968 } coal_settings [] = {
1969 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1970 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1971 }, *p = coal_settings;
1972 u16 w = 0, cp01;
1973 int i;
1974
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001975 if (rtl_is_8125(tp))
1976 return -EOPNOTSUPP;
1977
Francois Romieu50970832017-10-27 13:24:49 +03001978 scale = rtl_coalesce_choose_scale(dev,
1979 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1980 if (IS_ERR(scale))
1981 return PTR_ERR(scale);
1982
1983 for (i = 0; i < 2; i++, p++) {
1984 u32 units;
1985
1986 /*
1987 * accept max_frames=1 we returned in rtl_get_coalesce.
1988 * accept it not only when usecs=0 because of e.g. the following scenario:
1989 *
1990 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1991 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1992 * - then user does `ethtool -C eth0 rx-usecs 100`
1993 *
1994 * since ethtool sends to kernel whole ethtool_coalesce
1995 * settings, if we do not handle rx_usecs=!0, rx_frames=1
1996 * we'll reject it below in `frames % 4 != 0`.
1997 */
1998 if (p->frames == 1) {
1999 p->frames = 0;
2000 }
2001
2002 units = p->usecs * 1000 / scale->nsecs[i];
2003 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2004 return -EINVAL;
2005
2006 w <<= RTL_COALESCE_SHIFT;
2007 w |= units;
2008 w <<= RTL_COALESCE_SHIFT;
2009 w |= p->frames >> 2;
2010 }
2011
2012 rtl_lock_work(tp);
2013
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002014 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002015
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02002016 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002017 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2018 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002019
2020 rtl_unlock_work(tp);
2021
2022 return 0;
2023}
2024
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002025static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
2026{
2027 struct rtl8169_private *tp = netdev_priv(dev);
2028 struct device *d = tp_to_dev(tp);
2029 int ret;
2030
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002031 if (!rtl_supports_eee(tp))
2032 return -EOPNOTSUPP;
2033
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002034 pm_runtime_get_noresume(d);
2035
2036 if (!pm_runtime_active(d)) {
2037 ret = -EOPNOTSUPP;
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002038 } else {
2039 ret = phy_ethtool_get_eee(tp->phydev, data);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002040 }
2041
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002042 pm_runtime_put_noidle(d);
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002043
2044 return ret;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002045}
2046
2047static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
2048{
2049 struct rtl8169_private *tp = netdev_priv(dev);
2050 struct device *d = tp_to_dev(tp);
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002051 int ret;
2052
2053 if (!rtl_supports_eee(tp))
2054 return -EOPNOTSUPP;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002055
2056 pm_runtime_get_noresume(d);
2057
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002058 if (!pm_runtime_active(d)) {
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002059 ret = -EOPNOTSUPP;
2060 goto out;
2061 }
2062
2063 if (dev->phydev->autoneg == AUTONEG_DISABLE ||
2064 dev->phydev->duplex != DUPLEX_FULL) {
2065 ret = -EPROTONOSUPPORT;
2066 goto out;
2067 }
2068
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002069 ret = phy_ethtool_set_eee(tp->phydev, data);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002070out:
2071 pm_runtime_put_noidle(d);
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002072 return ret;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002073}
2074
Jeff Garzik7282d492006-09-13 14:30:00 -04002075static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076 .get_drvinfo = rtl8169_get_drvinfo,
2077 .get_regs_len = rtl8169_get_regs_len,
2078 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002079 .get_coalesce = rtl_get_coalesce,
2080 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002081 .get_msglevel = rtl8169_get_msglevel,
2082 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002083 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002084 .get_wol = rtl8169_get_wol,
2085 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002086 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002087 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002088 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002089 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002090 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002091 .get_eee = rtl8169_get_eee,
2092 .set_eee = rtl8169_set_eee,
Heiner Kallweit45772432018-07-17 22:51:44 +02002093 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2094 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002095};
2096
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002097static void rtl_enable_eee(struct rtl8169_private *tp)
2098{
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002099 struct phy_device *phydev = tp->phydev;
2100 int supported = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002101
2102 if (supported > 0)
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002103 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, supported);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002104}
2105
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002106static void rtl8169_get_mac_version(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002107{
Francois Romieu0e485152007-02-20 00:00:26 +01002108 /*
2109 * The driver currently handles the 8168Bf and the 8168Be identically
2110 * but they can be identified more specifically through the test below
2111 * if needed:
2112 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002113 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002114 *
2115 * Same thing for the 8101Eb and the 8101Ec:
2116 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002117 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002118 */
Francois Romieu37441002011-06-17 22:58:54 +02002119 static const struct rtl_mac_info {
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002120 u16 mask;
2121 u16 val;
2122 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002123 } mac_info[] = {
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02002124 /* 8125 family. */
2125 { 0x7cf, 0x608, RTL_GIGA_MAC_VER_60 },
2126 { 0x7c8, 0x608, RTL_GIGA_MAC_VER_61 },
2127
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002128 /* 8168EP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002129 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 },
2130 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 },
2131 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002132
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002133 /* 8168H family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002134 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 },
2135 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002136
Hayes Wangc5583862012-07-02 17:23:22 +08002137 /* 8168G family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002138 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 },
2139 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 },
2140 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 },
2141 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 },
Hayes Wangc5583862012-07-02 17:23:22 +08002142
Hayes Wangc2218922011-09-06 16:55:18 +08002143 /* 8168F family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002144 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 },
2145 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 },
2146 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 },
Hayes Wangc2218922011-09-06 16:55:18 +08002147
hayeswang01dc7fe2011-03-21 01:50:28 +00002148 /* 8168E family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002149 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 },
2150 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 },
2151 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002152
Francois Romieu5b538df2008-07-20 16:22:45 +02002153 /* 8168D family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002154 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 },
2155 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002156
françois romieue6de30d2011-01-03 15:08:37 +00002157 /* 8168DP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002158 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 },
2159 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 },
2160 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002161
Francois Romieuef808d52008-06-29 13:10:54 +02002162 /* 8168C family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002163 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 },
2164 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 },
2165 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 },
2166 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 },
2167 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 },
2168 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 },
2169 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002170
2171 /* 8168B family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002172 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 },
2173 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 },
2174 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002175
2176 /* 8101 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002177 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 },
2178 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 },
2179 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 },
2180 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 },
2181 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 },
2182 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 },
2183 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 },
2184 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 },
2185 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 },
2186 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 },
2187 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 },
2188 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 },
2189 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 },
2190 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002191 /* FIXME: where did these entries come from ? -- FR */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002192 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 },
2193 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002194
2195 /* 8110 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002196 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 },
2197 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 },
2198 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 },
2199 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 },
2200 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002201
Jean Delvaref21b75e2009-05-26 20:54:48 -07002202 /* Catch-all */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002203 { 0x000, 0x000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002204 };
2205 const struct rtl_mac_info *p = mac_info;
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002206 u16 reg = RTL_R32(tp, TxConfig) >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002207
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002208 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002209 p++;
2210 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002211
2212 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002213 dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
Heiner Kallweit45f19962018-11-22 22:00:10 +01002214 } else if (!tp->supports_gmii) {
2215 if (tp->mac_version == RTL_GIGA_MAC_VER_42)
2216 tp->mac_version = RTL_GIGA_MAC_VER_43;
2217 else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
2218 tp->mac_version = RTL_GIGA_MAC_VER_47;
2219 else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
2220 tp->mac_version = RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002221 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002222}
2223
Francois Romieu867763c2007-08-17 18:21:58 +02002224struct phy_reg {
2225 u16 reg;
2226 u16 val;
2227};
2228
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002229static void __rtl_writephy_batch(struct rtl8169_private *tp,
2230 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002231{
2232 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002233 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002234 regs++;
2235 }
2236}
2237
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002238#define rtl_writephy_batch(tp, a) __rtl_writephy_batch(tp, a, ARRAY_SIZE(a))
2239
françois romieuf1e02ed2011-01-13 13:07:53 +00002240static void rtl_release_firmware(struct rtl8169_private *tp)
2241{
Heiner Kallweit254764e2019-01-22 22:23:41 +01002242 if (tp->rtl_fw) {
Heiner Kallweit47ad5932019-06-03 21:26:31 +02002243 rtl_fw_release_firmware(tp->rtl_fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02002244 kfree(tp->rtl_fw);
Heiner Kallweit254764e2019-01-22 22:23:41 +01002245 tp->rtl_fw = NULL;
Francois Romieub6ffd972011-06-17 17:00:05 +02002246 }
françois romieuf1e02ed2011-01-13 13:07:53 +00002247}
2248
François Romieu953a12c2011-04-24 17:38:48 +02002249static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002250{
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002251 /* TODO: release firmware if rtl_fw_write_firmware signals failure. */
Heiner Kallweit254764e2019-01-22 22:23:41 +01002252 if (tp->rtl_fw)
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002253 rtl_fw_write_firmware(tp, tp->rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002254}
2255
2256static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2257{
2258 if (rtl_readphy(tp, reg) != val)
2259 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2260 else
2261 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002262}
2263
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002264static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2265{
Heiner Kallweitf4528252019-05-04 17:13:09 +02002266 /* Adjust EEE LED frequency */
2267 if (tp->mac_version != RTL_GIGA_MAC_VER_38)
2268 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
2269
Heiner Kallweite719b3e2019-04-28 11:11:47 +02002270 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002271}
2272
Heiner Kallweitb3a42e32019-08-28 22:29:05 +02002273static void rtl8125_config_eee_mac(struct rtl8169_private *tp)
2274{
2275 r8168_mac_ocp_modify(tp, 0xe040, 0, BIT(1) | BIT(0));
2276 r8168_mac_ocp_modify(tp, 0xeb62, 0, BIT(2) | BIT(1));
2277}
2278
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002279static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
2280{
2281 struct phy_device *phydev = tp->phydev;
2282
2283 phy_write(phydev, 0x1f, 0x0007);
2284 phy_write(phydev, 0x1e, 0x0020);
2285 phy_set_bits(phydev, 0x15, BIT(8));
2286
2287 phy_write(phydev, 0x1f, 0x0005);
2288 phy_write(phydev, 0x05, 0x8b85);
2289 phy_set_bits(phydev, 0x06, BIT(13));
2290
2291 phy_write(phydev, 0x1f, 0x0000);
2292}
2293
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002294static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
2295{
Heiner Kallweita2928d22019-06-02 10:53:49 +02002296 phy_modify_paged(tp->phydev, 0x0a43, 0x11, 0, BIT(4));
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002297}
2298
Heiner Kallweitb6cef262019-08-15 14:21:30 +02002299static void rtl8168h_config_eee_phy(struct rtl8169_private *tp)
2300{
2301 struct phy_device *phydev = tp->phydev;
2302
2303 rtl8168g_config_eee_phy(tp);
2304
2305 phy_modify_paged(phydev, 0xa4a, 0x11, 0x0000, 0x0200);
2306 phy_modify_paged(phydev, 0xa42, 0x14, 0x0000, 0x0080);
2307}
2308
Heiner Kallweitb3a42e32019-08-28 22:29:05 +02002309static void rtl8125_config_eee_phy(struct rtl8169_private *tp)
2310{
2311 struct phy_device *phydev = tp->phydev;
2312
2313 rtl8168h_config_eee_phy(tp);
2314
2315 phy_modify_paged(phydev, 0xa6d, 0x12, 0x0001, 0x0000);
2316 phy_modify_paged(phydev, 0xa6d, 0x14, 0x0010, 0x0000);
2317}
2318
françois romieu4da19632011-01-03 15:07:55 +00002319static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002320{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002321 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002322 { 0x1f, 0x0001 },
2323 { 0x06, 0x006e },
2324 { 0x08, 0x0708 },
2325 { 0x15, 0x4000 },
2326 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002327
françois romieu0b9b5712009-08-10 19:44:56 +00002328 { 0x1f, 0x0001 },
2329 { 0x03, 0x00a1 },
2330 { 0x02, 0x0008 },
2331 { 0x01, 0x0120 },
2332 { 0x00, 0x1000 },
2333 { 0x04, 0x0800 },
2334 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335
françois romieu0b9b5712009-08-10 19:44:56 +00002336 { 0x03, 0xff41 },
2337 { 0x02, 0xdf60 },
2338 { 0x01, 0x0140 },
2339 { 0x00, 0x0077 },
2340 { 0x04, 0x7800 },
2341 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002342
françois romieu0b9b5712009-08-10 19:44:56 +00002343 { 0x03, 0x802f },
2344 { 0x02, 0x4f02 },
2345 { 0x01, 0x0409 },
2346 { 0x00, 0xf0f9 },
2347 { 0x04, 0x9800 },
2348 { 0x04, 0x9000 },
2349
2350 { 0x03, 0xdf01 },
2351 { 0x02, 0xdf20 },
2352 { 0x01, 0xff95 },
2353 { 0x00, 0xba00 },
2354 { 0x04, 0xa800 },
2355 { 0x04, 0xa000 },
2356
2357 { 0x03, 0xff41 },
2358 { 0x02, 0xdf20 },
2359 { 0x01, 0x0140 },
2360 { 0x00, 0x00bb },
2361 { 0x04, 0xb800 },
2362 { 0x04, 0xb000 },
2363
2364 { 0x03, 0xdf41 },
2365 { 0x02, 0xdc60 },
2366 { 0x01, 0x6340 },
2367 { 0x00, 0x007d },
2368 { 0x04, 0xd800 },
2369 { 0x04, 0xd000 },
2370
2371 { 0x03, 0xdf01 },
2372 { 0x02, 0xdf20 },
2373 { 0x01, 0x100a },
2374 { 0x00, 0xa0ff },
2375 { 0x04, 0xf800 },
2376 { 0x04, 0xf000 },
2377
2378 { 0x1f, 0x0000 },
2379 { 0x0b, 0x0000 },
2380 { 0x00, 0x9200 }
2381 };
2382
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002383 rtl_writephy_batch(tp, phy_reg_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002384}
2385
françois romieu4da19632011-01-03 15:07:55 +00002386static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002387{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002388 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002389 { 0x1f, 0x0002 },
2390 { 0x01, 0x90d0 },
2391 { 0x1f, 0x0000 }
2392 };
2393
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002394 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002395}
2396
françois romieu4da19632011-01-03 15:07:55 +00002397static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002398{
2399 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002400
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002401 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2402 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002403 return;
2404
françois romieu4da19632011-01-03 15:07:55 +00002405 rtl_writephy(tp, 0x1f, 0x0001);
2406 rtl_writephy(tp, 0x10, 0xf01b);
2407 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002408}
2409
françois romieu4da19632011-01-03 15:07:55 +00002410static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002411{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002412 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002413 { 0x1f, 0x0001 },
2414 { 0x04, 0x0000 },
2415 { 0x03, 0x00a1 },
2416 { 0x02, 0x0008 },
2417 { 0x01, 0x0120 },
2418 { 0x00, 0x1000 },
2419 { 0x04, 0x0800 },
2420 { 0x04, 0x9000 },
2421 { 0x03, 0x802f },
2422 { 0x02, 0x4f02 },
2423 { 0x01, 0x0409 },
2424 { 0x00, 0xf099 },
2425 { 0x04, 0x9800 },
2426 { 0x04, 0xa000 },
2427 { 0x03, 0xdf01 },
2428 { 0x02, 0xdf20 },
2429 { 0x01, 0xff95 },
2430 { 0x00, 0xba00 },
2431 { 0x04, 0xa800 },
2432 { 0x04, 0xf000 },
2433 { 0x03, 0xdf01 },
2434 { 0x02, 0xdf20 },
2435 { 0x01, 0x101a },
2436 { 0x00, 0xa0ff },
2437 { 0x04, 0xf800 },
2438 { 0x04, 0x0000 },
2439 { 0x1f, 0x0000 },
2440
2441 { 0x1f, 0x0001 },
2442 { 0x10, 0xf41b },
2443 { 0x14, 0xfb54 },
2444 { 0x18, 0xf5c7 },
2445 { 0x1f, 0x0000 },
2446
2447 { 0x1f, 0x0001 },
2448 { 0x17, 0x0cc0 },
2449 { 0x1f, 0x0000 }
2450 };
2451
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002452 rtl_writephy_batch(tp, phy_reg_init);
françois romieu2e9558562009-08-10 19:44:19 +00002453
françois romieu4da19632011-01-03 15:07:55 +00002454 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002455}
2456
françois romieu4da19632011-01-03 15:07:55 +00002457static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002458{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002459 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002460 { 0x1f, 0x0001 },
2461 { 0x04, 0x0000 },
2462 { 0x03, 0x00a1 },
2463 { 0x02, 0x0008 },
2464 { 0x01, 0x0120 },
2465 { 0x00, 0x1000 },
2466 { 0x04, 0x0800 },
2467 { 0x04, 0x9000 },
2468 { 0x03, 0x802f },
2469 { 0x02, 0x4f02 },
2470 { 0x01, 0x0409 },
2471 { 0x00, 0xf099 },
2472 { 0x04, 0x9800 },
2473 { 0x04, 0xa000 },
2474 { 0x03, 0xdf01 },
2475 { 0x02, 0xdf20 },
2476 { 0x01, 0xff95 },
2477 { 0x00, 0xba00 },
2478 { 0x04, 0xa800 },
2479 { 0x04, 0xf000 },
2480 { 0x03, 0xdf01 },
2481 { 0x02, 0xdf20 },
2482 { 0x01, 0x101a },
2483 { 0x00, 0xa0ff },
2484 { 0x04, 0xf800 },
2485 { 0x04, 0x0000 },
2486 { 0x1f, 0x0000 },
2487
2488 { 0x1f, 0x0001 },
2489 { 0x0b, 0x8480 },
2490 { 0x1f, 0x0000 },
2491
2492 { 0x1f, 0x0001 },
2493 { 0x18, 0x67c7 },
2494 { 0x04, 0x2000 },
2495 { 0x03, 0x002f },
2496 { 0x02, 0x4360 },
2497 { 0x01, 0x0109 },
2498 { 0x00, 0x3022 },
2499 { 0x04, 0x2800 },
2500 { 0x1f, 0x0000 },
2501
2502 { 0x1f, 0x0001 },
2503 { 0x17, 0x0cc0 },
2504 { 0x1f, 0x0000 }
2505 };
2506
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002507 rtl_writephy_batch(tp, phy_reg_init);
françois romieu8c7006a2009-08-10 19:43:29 +00002508}
2509
françois romieu4da19632011-01-03 15:07:55 +00002510static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002511{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002512 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002513 { 0x10, 0xf41b },
2514 { 0x1f, 0x0000 }
2515 };
2516
françois romieu4da19632011-01-03 15:07:55 +00002517 rtl_writephy(tp, 0x1f, 0x0001);
2518 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002519
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002520 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002521}
2522
françois romieu4da19632011-01-03 15:07:55 +00002523static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002524{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002525 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002526 { 0x1f, 0x0001 },
2527 { 0x10, 0xf41b },
2528 { 0x1f, 0x0000 }
2529 };
2530
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002531 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002532}
2533
françois romieu4da19632011-01-03 15:07:55 +00002534static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002535{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002536 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002537 { 0x1f, 0x0000 },
2538 { 0x1d, 0x0f00 },
2539 { 0x1f, 0x0002 },
2540 { 0x0c, 0x1ec8 },
2541 { 0x1f, 0x0000 }
2542 };
2543
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002544 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu867763c2007-08-17 18:21:58 +02002545}
2546
françois romieu4da19632011-01-03 15:07:55 +00002547static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002548{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002549 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002550 { 0x1f, 0x0001 },
2551 { 0x1d, 0x3d98 },
2552 { 0x1f, 0x0000 }
2553 };
2554
françois romieu4da19632011-01-03 15:07:55 +00002555 rtl_writephy(tp, 0x1f, 0x0000);
2556 rtl_patchphy(tp, 0x14, 1 << 5);
2557 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002558
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002559 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuef3386f2008-06-29 12:24:30 +02002560}
2561
françois romieu4da19632011-01-03 15:07:55 +00002562static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002563{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002564 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002565 { 0x1f, 0x0001 },
2566 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002567 { 0x1f, 0x0002 },
2568 { 0x00, 0x88d4 },
2569 { 0x01, 0x82b1 },
2570 { 0x03, 0x7002 },
2571 { 0x08, 0x9e30 },
2572 { 0x09, 0x01f0 },
2573 { 0x0a, 0x5500 },
2574 { 0x0c, 0x00c8 },
2575 { 0x1f, 0x0003 },
2576 { 0x12, 0xc096 },
2577 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002578 { 0x1f, 0x0000 },
2579 { 0x1f, 0x0000 },
2580 { 0x09, 0x2000 },
2581 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002582 };
2583
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002584 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002585
françois romieu4da19632011-01-03 15:07:55 +00002586 rtl_patchphy(tp, 0x14, 1 << 5);
2587 rtl_patchphy(tp, 0x0d, 1 << 5);
2588 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002589}
2590
françois romieu4da19632011-01-03 15:07:55 +00002591static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002592{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002593 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002594 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002595 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002596 { 0x03, 0x802f },
2597 { 0x02, 0x4f02 },
2598 { 0x01, 0x0409 },
2599 { 0x00, 0xf099 },
2600 { 0x04, 0x9800 },
2601 { 0x04, 0x9000 },
2602 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002603 { 0x1f, 0x0002 },
2604 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002605 { 0x06, 0x0761 },
2606 { 0x1f, 0x0003 },
2607 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002608 { 0x1f, 0x0000 }
2609 };
2610
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002611 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002612
françois romieu4da19632011-01-03 15:07:55 +00002613 rtl_patchphy(tp, 0x16, 1 << 0);
2614 rtl_patchphy(tp, 0x14, 1 << 5);
2615 rtl_patchphy(tp, 0x0d, 1 << 5);
2616 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002617}
2618
françois romieu4da19632011-01-03 15:07:55 +00002619static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002620{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002621 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002622 { 0x1f, 0x0001 },
2623 { 0x12, 0x2300 },
2624 { 0x1d, 0x3d98 },
2625 { 0x1f, 0x0002 },
2626 { 0x0c, 0x7eb8 },
2627 { 0x06, 0x5461 },
2628 { 0x1f, 0x0003 },
2629 { 0x16, 0x0f0a },
2630 { 0x1f, 0x0000 }
2631 };
2632
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002633 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu197ff762008-06-28 13:16:02 +02002634
françois romieu4da19632011-01-03 15:07:55 +00002635 rtl_patchphy(tp, 0x16, 1 << 0);
2636 rtl_patchphy(tp, 0x14, 1 << 5);
2637 rtl_patchphy(tp, 0x0d, 1 << 5);
2638 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002639}
2640
françois romieu4da19632011-01-03 15:07:55 +00002641static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002642{
françois romieu4da19632011-01-03 15:07:55 +00002643 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002644}
2645
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002646static const struct phy_reg rtl8168d_1_phy_reg_init_0[] = {
2647 /* Channel Estimation */
2648 { 0x1f, 0x0001 },
2649 { 0x06, 0x4064 },
2650 { 0x07, 0x2863 },
2651 { 0x08, 0x059c },
2652 { 0x09, 0x26b4 },
2653 { 0x0a, 0x6a19 },
2654 { 0x0b, 0xdcc8 },
2655 { 0x10, 0xf06d },
2656 { 0x14, 0x7f68 },
2657 { 0x18, 0x7fd9 },
2658 { 0x1c, 0xf0ff },
2659 { 0x1d, 0x3d9c },
2660 { 0x1f, 0x0003 },
2661 { 0x12, 0xf49f },
2662 { 0x13, 0x070b },
2663 { 0x1a, 0x05ad },
2664 { 0x14, 0x94c0 },
2665
2666 /*
2667 * Tx Error Issue
2668 * Enhance line driver power
2669 */
2670 { 0x1f, 0x0002 },
2671 { 0x06, 0x5561 },
2672 { 0x1f, 0x0005 },
2673 { 0x05, 0x8332 },
2674 { 0x06, 0x5561 },
2675
2676 /*
2677 * Can not link to 1Gbps with bad cable
2678 * Decrease SNR threshold form 21.07dB to 19.04dB
2679 */
2680 { 0x1f, 0x0001 },
2681 { 0x17, 0x0cc0 },
2682
2683 { 0x1f, 0x0000 },
2684 { 0x0d, 0xf880 }
2685};
2686
2687static const struct phy_reg rtl8168d_1_phy_reg_init_1[] = {
2688 { 0x1f, 0x0002 },
2689 { 0x05, 0x669a },
2690 { 0x1f, 0x0005 },
2691 { 0x05, 0x8330 },
2692 { 0x06, 0x669a },
2693 { 0x1f, 0x0002 }
2694};
2695
françois romieubca03d52011-01-03 15:07:31 +00002696static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002697{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002698 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
Francois Romieu5b538df2008-07-20 16:22:45 +02002699
françois romieubca03d52011-01-03 15:07:31 +00002700 /*
2701 * Rx Error Issue
2702 * Fine Tune Switching regulator parameter
2703 */
françois romieu4da19632011-01-03 15:07:55 +00002704 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002705 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2706 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002707
Francois Romieufdf6fc02012-07-06 22:40:38 +02002708 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002709 int val;
2710
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002711 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002712
françois romieu4da19632011-01-03 15:07:55 +00002713 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002714
2715 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002716 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002717 0x0065, 0x0066, 0x0067, 0x0068,
2718 0x0069, 0x006a, 0x006b, 0x006c
2719 };
2720 int i;
2721
françois romieu4da19632011-01-03 15:07:55 +00002722 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002723
2724 val &= 0xff00;
2725 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002726 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002727 }
2728 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002729 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002730 { 0x1f, 0x0002 },
2731 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002732 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002733 { 0x05, 0x8330 },
2734 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002735 };
2736
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002737 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02002738 }
2739
françois romieubca03d52011-01-03 15:07:31 +00002740 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002741 rtl_writephy(tp, 0x1f, 0x0002);
2742 rtl_patchphy(tp, 0x0d, 0x0300);
2743 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002744
françois romieubca03d52011-01-03 15:07:31 +00002745 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002746 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002747 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2748 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002749
françois romieu4da19632011-01-03 15:07:55 +00002750 rtl_writephy(tp, 0x1f, 0x0005);
2751 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002752
2753 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002754
françois romieu4da19632011-01-03 15:07:55 +00002755 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002756}
2757
françois romieubca03d52011-01-03 15:07:31 +00002758static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002759{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002760 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
françois romieudaf9df62009-10-07 12:44:20 +00002761
Francois Romieufdf6fc02012-07-06 22:40:38 +02002762 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002763 int val;
2764
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002765 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002766
françois romieu4da19632011-01-03 15:07:55 +00002767 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002768 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08002769 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002770 0x0065, 0x0066, 0x0067, 0x0068,
2771 0x0069, 0x006a, 0x006b, 0x006c
2772 };
2773 int i;
2774
françois romieu4da19632011-01-03 15:07:55 +00002775 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002776
2777 val &= 0xff00;
2778 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002779 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002780 }
2781 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002782 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002783 { 0x1f, 0x0002 },
2784 { 0x05, 0x2642 },
2785 { 0x1f, 0x0005 },
2786 { 0x05, 0x8330 },
2787 { 0x06, 0x2642 }
2788 };
2789
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002790 rtl_writephy_batch(tp, phy_reg_init);
françois romieudaf9df62009-10-07 12:44:20 +00002791 }
2792
françois romieubca03d52011-01-03 15:07:31 +00002793 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002794 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002795 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2796 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002797
françois romieubca03d52011-01-03 15:07:31 +00002798 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00002799 rtl_writephy(tp, 0x1f, 0x0002);
2800 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00002801
françois romieu4da19632011-01-03 15:07:55 +00002802 rtl_writephy(tp, 0x1f, 0x0005);
2803 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002804
2805 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00002806
françois romieu4da19632011-01-03 15:07:55 +00002807 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002808}
2809
françois romieu4da19632011-01-03 15:07:55 +00002810static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002811{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002812 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002813 { 0x1f, 0x0002 },
2814 { 0x10, 0x0008 },
2815 { 0x0d, 0x006c },
2816
2817 { 0x1f, 0x0000 },
2818 { 0x0d, 0xf880 },
2819
2820 { 0x1f, 0x0001 },
2821 { 0x17, 0x0cc0 },
2822
2823 { 0x1f, 0x0001 },
2824 { 0x0b, 0xa4d8 },
2825 { 0x09, 0x281c },
2826 { 0x07, 0x2883 },
2827 { 0x0a, 0x6b35 },
2828 { 0x1d, 0x3da4 },
2829 { 0x1c, 0xeffd },
2830 { 0x14, 0x7f52 },
2831 { 0x18, 0x7fc6 },
2832 { 0x08, 0x0601 },
2833 { 0x06, 0x4063 },
2834 { 0x10, 0xf074 },
2835 { 0x1f, 0x0003 },
2836 { 0x13, 0x0789 },
2837 { 0x12, 0xf4bd },
2838 { 0x1a, 0x04fd },
2839 { 0x14, 0x84b0 },
2840 { 0x1f, 0x0000 },
2841 { 0x00, 0x9200 },
2842
2843 { 0x1f, 0x0005 },
2844 { 0x01, 0x0340 },
2845 { 0x1f, 0x0001 },
2846 { 0x04, 0x4000 },
2847 { 0x03, 0x1d21 },
2848 { 0x02, 0x0c32 },
2849 { 0x01, 0x0200 },
2850 { 0x00, 0x5554 },
2851 { 0x04, 0x4800 },
2852 { 0x04, 0x4000 },
2853 { 0x04, 0xf000 },
2854 { 0x03, 0xdf01 },
2855 { 0x02, 0xdf20 },
2856 { 0x01, 0x101a },
2857 { 0x00, 0xa0ff },
2858 { 0x04, 0xf800 },
2859 { 0x04, 0xf000 },
2860 { 0x1f, 0x0000 },
2861
2862 { 0x1f, 0x0007 },
2863 { 0x1e, 0x0023 },
2864 { 0x16, 0x0000 },
2865 { 0x1f, 0x0000 }
2866 };
2867
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002868 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02002869}
2870
françois romieue6de30d2011-01-03 15:08:37 +00002871static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
2872{
2873 static const struct phy_reg phy_reg_init[] = {
2874 { 0x1f, 0x0001 },
2875 { 0x17, 0x0cc0 },
2876
2877 { 0x1f, 0x0007 },
2878 { 0x1e, 0x002d },
2879 { 0x18, 0x0040 },
2880 { 0x1f, 0x0000 }
2881 };
2882
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002883 rtl_writephy_batch(tp, phy_reg_init);
françois romieue6de30d2011-01-03 15:08:37 +00002884 rtl_patchphy(tp, 0x0d, 1 << 5);
2885}
2886
Hayes Wang70090422011-07-06 15:58:06 +08002887static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00002888{
2889 static const struct phy_reg phy_reg_init[] = {
2890 /* Enable Delay cap */
2891 { 0x1f, 0x0005 },
2892 { 0x05, 0x8b80 },
2893 { 0x06, 0xc896 },
2894 { 0x1f, 0x0000 },
2895
2896 /* Channel estimation fine tune */
2897 { 0x1f, 0x0001 },
2898 { 0x0b, 0x6c20 },
2899 { 0x07, 0x2872 },
2900 { 0x1c, 0xefff },
2901 { 0x1f, 0x0003 },
2902 { 0x14, 0x6420 },
2903 { 0x1f, 0x0000 },
2904
2905 /* Update PFM & 10M TX idle timer */
2906 { 0x1f, 0x0007 },
2907 { 0x1e, 0x002f },
2908 { 0x15, 0x1919 },
2909 { 0x1f, 0x0000 },
2910
2911 { 0x1f, 0x0007 },
2912 { 0x1e, 0x00ac },
2913 { 0x18, 0x0006 },
2914 { 0x1f, 0x0000 }
2915 };
2916
Francois Romieu15ecd032011-04-27 13:52:22 -07002917 rtl_apply_firmware(tp);
2918
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002919 rtl_writephy_batch(tp, phy_reg_init);
hayeswang01dc7fe2011-03-21 01:50:28 +00002920
2921 /* DCO enable for 10M IDLE Power */
2922 rtl_writephy(tp, 0x1f, 0x0007);
2923 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002924 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002925 rtl_writephy(tp, 0x1f, 0x0000);
2926
2927 /* For impedance matching */
2928 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002929 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02002930 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002931
2932 /* PHY auto speed down */
2933 rtl_writephy(tp, 0x1f, 0x0007);
2934 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002935 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002936 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002937 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002938
2939 rtl_writephy(tp, 0x1f, 0x0005);
2940 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002941 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002942 rtl_writephy(tp, 0x1f, 0x0000);
2943
2944 rtl_writephy(tp, 0x1f, 0x0005);
2945 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002946 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002947 rtl_writephy(tp, 0x1f, 0x0007);
2948 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002949 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00002950 rtl_writephy(tp, 0x1f, 0x0006);
2951 rtl_writephy(tp, 0x00, 0x5a00);
2952 rtl_writephy(tp, 0x1f, 0x0000);
2953 rtl_writephy(tp, 0x0d, 0x0007);
2954 rtl_writephy(tp, 0x0e, 0x003c);
2955 rtl_writephy(tp, 0x0d, 0x4007);
2956 rtl_writephy(tp, 0x0e, 0x0000);
2957 rtl_writephy(tp, 0x0d, 0x0000);
2958}
2959
françois romieu9ecb9aa2012-12-07 11:20:21 +00002960static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
2961{
2962 const u16 w[] = {
2963 addr[0] | (addr[1] << 8),
2964 addr[2] | (addr[3] << 8),
2965 addr[4] | (addr[5] << 8)
2966 };
françois romieu9ecb9aa2012-12-07 11:20:21 +00002967
Heiner Kallweit3aa4c492019-05-02 20:46:52 +02002968 rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
2969 rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
2970 rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
2971 rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
françois romieu9ecb9aa2012-12-07 11:20:21 +00002972}
2973
Hayes Wang70090422011-07-06 15:58:06 +08002974static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
2975{
2976 static const struct phy_reg phy_reg_init[] = {
2977 /* Enable Delay cap */
2978 { 0x1f, 0x0004 },
2979 { 0x1f, 0x0007 },
2980 { 0x1e, 0x00ac },
2981 { 0x18, 0x0006 },
2982 { 0x1f, 0x0002 },
2983 { 0x1f, 0x0000 },
2984 { 0x1f, 0x0000 },
2985
2986 /* Channel estimation fine tune */
2987 { 0x1f, 0x0003 },
2988 { 0x09, 0xa20f },
2989 { 0x1f, 0x0000 },
2990 { 0x1f, 0x0000 },
2991
2992 /* Green Setting */
2993 { 0x1f, 0x0005 },
2994 { 0x05, 0x8b5b },
2995 { 0x06, 0x9222 },
2996 { 0x05, 0x8b6d },
2997 { 0x06, 0x8000 },
2998 { 0x05, 0x8b76 },
2999 { 0x06, 0x8000 },
3000 { 0x1f, 0x0000 }
3001 };
3002
3003 rtl_apply_firmware(tp);
3004
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003005 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang70090422011-07-06 15:58:06 +08003006
3007 /* For 4-corner performance improve */
3008 rtl_writephy(tp, 0x1f, 0x0005);
3009 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003010 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003011 rtl_writephy(tp, 0x1f, 0x0000);
3012
3013 /* PHY auto speed down */
3014 rtl_writephy(tp, 0x1f, 0x0004);
3015 rtl_writephy(tp, 0x1f, 0x0007);
3016 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003017 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003018 rtl_writephy(tp, 0x1f, 0x0002);
3019 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003020 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003021
3022 /* improve 10M EEE waveform */
3023 rtl_writephy(tp, 0x1f, 0x0005);
3024 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003025 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003026 rtl_writephy(tp, 0x1f, 0x0000);
3027
3028 /* Improve 2-pair detection performance */
3029 rtl_writephy(tp, 0x1f, 0x0005);
3030 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003031 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003032 rtl_writephy(tp, 0x1f, 0x0000);
3033
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003034 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003035 rtl_enable_eee(tp);
Hayes Wang70090422011-07-06 15:58:06 +08003036
3037 /* Green feature */
3038 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003039 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3040 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003041 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003042 rtl_writephy(tp, 0x1f, 0x0005);
3043 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3044 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003045
françois romieu9ecb9aa2012-12-07 11:20:21 +00003046 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3047 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003048}
3049
Hayes Wang5f886e02012-03-30 14:33:03 +08003050static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3051{
3052 /* For 4-corner performance improve */
3053 rtl_writephy(tp, 0x1f, 0x0005);
3054 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003055 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003056 rtl_writephy(tp, 0x1f, 0x0000);
3057
3058 /* PHY auto speed down */
3059 rtl_writephy(tp, 0x1f, 0x0007);
3060 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003061 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003062 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003063 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003064
3065 /* Improve 10M EEE waveform */
3066 rtl_writephy(tp, 0x1f, 0x0005);
3067 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003068 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003069 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003070
3071 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003072 rtl_enable_eee(tp);
Hayes Wang5f886e02012-03-30 14:33:03 +08003073}
3074
Hayes Wangc2218922011-09-06 16:55:18 +08003075static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3076{
3077 static const struct phy_reg phy_reg_init[] = {
3078 /* Channel estimation fine tune */
3079 { 0x1f, 0x0003 },
3080 { 0x09, 0xa20f },
3081 { 0x1f, 0x0000 },
3082
3083 /* Modify green table for giga & fnet */
3084 { 0x1f, 0x0005 },
3085 { 0x05, 0x8b55 },
3086 { 0x06, 0x0000 },
3087 { 0x05, 0x8b5e },
3088 { 0x06, 0x0000 },
3089 { 0x05, 0x8b67 },
3090 { 0x06, 0x0000 },
3091 { 0x05, 0x8b70 },
3092 { 0x06, 0x0000 },
3093 { 0x1f, 0x0000 },
3094 { 0x1f, 0x0007 },
3095 { 0x1e, 0x0078 },
3096 { 0x17, 0x0000 },
3097 { 0x19, 0x00fb },
3098 { 0x1f, 0x0000 },
3099
3100 /* Modify green table for 10M */
3101 { 0x1f, 0x0005 },
3102 { 0x05, 0x8b79 },
3103 { 0x06, 0xaa00 },
3104 { 0x1f, 0x0000 },
3105
3106 /* Disable hiimpedance detection (RTCT) */
3107 { 0x1f, 0x0003 },
3108 { 0x01, 0x328a },
3109 { 0x1f, 0x0000 }
3110 };
3111
3112 rtl_apply_firmware(tp);
3113
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003114 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangc2218922011-09-06 16:55:18 +08003115
Hayes Wang5f886e02012-03-30 14:33:03 +08003116 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003117
3118 /* Improve 2-pair detection performance */
3119 rtl_writephy(tp, 0x1f, 0x0005);
3120 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003121 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003122 rtl_writephy(tp, 0x1f, 0x0000);
3123}
3124
3125static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3126{
3127 rtl_apply_firmware(tp);
3128
Hayes Wang5f886e02012-03-30 14:33:03 +08003129 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003130}
3131
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003132static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3133{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003134 static const struct phy_reg phy_reg_init[] = {
3135 /* Channel estimation fine tune */
3136 { 0x1f, 0x0003 },
3137 { 0x09, 0xa20f },
3138 { 0x1f, 0x0000 },
3139
3140 /* Modify green table for giga & fnet */
3141 { 0x1f, 0x0005 },
3142 { 0x05, 0x8b55 },
3143 { 0x06, 0x0000 },
3144 { 0x05, 0x8b5e },
3145 { 0x06, 0x0000 },
3146 { 0x05, 0x8b67 },
3147 { 0x06, 0x0000 },
3148 { 0x05, 0x8b70 },
3149 { 0x06, 0x0000 },
3150 { 0x1f, 0x0000 },
3151 { 0x1f, 0x0007 },
3152 { 0x1e, 0x0078 },
3153 { 0x17, 0x0000 },
3154 { 0x19, 0x00aa },
3155 { 0x1f, 0x0000 },
3156
3157 /* Modify green table for 10M */
3158 { 0x1f, 0x0005 },
3159 { 0x05, 0x8b79 },
3160 { 0x06, 0xaa00 },
3161 { 0x1f, 0x0000 },
3162
3163 /* Disable hiimpedance detection (RTCT) */
3164 { 0x1f, 0x0003 },
3165 { 0x01, 0x328a },
3166 { 0x1f, 0x0000 }
3167 };
3168
3169
3170 rtl_apply_firmware(tp);
3171
3172 rtl8168f_hw_phy_config(tp);
3173
3174 /* Improve 2-pair detection performance */
3175 rtl_writephy(tp, 0x1f, 0x0005);
3176 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003177 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003178 rtl_writephy(tp, 0x1f, 0x0000);
3179
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003180 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003181
3182 /* Modify green table for giga */
3183 rtl_writephy(tp, 0x1f, 0x0005);
3184 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003185 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003186 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003187 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003188 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003189 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003190 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003191 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003192 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003193 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003194 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003195 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003196 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003197 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003198 rtl_writephy(tp, 0x1f, 0x0000);
3199
3200 /* uc same-seed solution */
3201 rtl_writephy(tp, 0x1f, 0x0005);
3202 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003203 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003204 rtl_writephy(tp, 0x1f, 0x0000);
3205
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003206 /* Green feature */
3207 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003208 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3209 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003210 rtl_writephy(tp, 0x1f, 0x0000);
3211}
3212
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003213static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
3214{
Heiner Kallweita2928d22019-06-02 10:53:49 +02003215 phy_modify_paged(tp->phydev, 0x0a43, 0x10, BIT(2), 0);
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003216}
3217
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003218static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
3219{
3220 struct phy_device *phydev = tp->phydev;
3221
Heiner Kallweita2928d22019-06-02 10:53:49 +02003222 phy_modify_paged(phydev, 0x0bcc, 0x14, BIT(8), 0);
3223 phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(7) | BIT(6));
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003224 phy_write(phydev, 0x1f, 0x0a43);
3225 phy_write(phydev, 0x13, 0x8084);
3226 phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
3227 phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));
3228
3229 phy_write(phydev, 0x1f, 0x0000);
3230}
3231
Hayes Wangc5583862012-07-02 17:23:22 +08003232static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3233{
Heiner Kallweita2928d22019-06-02 10:53:49 +02003234 int ret;
3235
Hayes Wangc5583862012-07-02 17:23:22 +08003236 rtl_apply_firmware(tp);
3237
Heiner Kallweita2928d22019-06-02 10:53:49 +02003238 ret = phy_read_paged(tp->phydev, 0x0a46, 0x10);
3239 if (ret & BIT(8))
3240 phy_modify_paged(tp->phydev, 0x0bcc, 0x12, BIT(15), 0);
3241 else
3242 phy_modify_paged(tp->phydev, 0x0bcc, 0x12, 0, BIT(15));
Hayes Wangc5583862012-07-02 17:23:22 +08003243
Heiner Kallweita2928d22019-06-02 10:53:49 +02003244 ret = phy_read_paged(tp->phydev, 0x0a46, 0x13);
3245 if (ret & BIT(8))
Thomas Voegtle1a03bb52019-07-20 19:01:22 +02003246 phy_modify_paged(tp->phydev, 0x0c41, 0x15, 0, BIT(1));
Heiner Kallweita2928d22019-06-02 10:53:49 +02003247 else
Thomas Voegtle1a03bb52019-07-20 19:01:22 +02003248 phy_modify_paged(tp->phydev, 0x0c41, 0x15, BIT(1), 0);
Hayes Wangc5583862012-07-02 17:23:22 +08003249
hayeswang41f44d12013-04-01 22:23:36 +00003250 /* Enable PHY auto speed down */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003251 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
Hayes Wangc5583862012-07-02 17:23:22 +08003252
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003253 rtl8168g_phy_adjust_10m_aldps(tp);
hayeswangfe7524c2013-04-01 22:23:37 +00003254
hayeswang41f44d12013-04-01 22:23:36 +00003255 /* EEE auto-fallback function */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003256 phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
Hayes Wangc5583862012-07-02 17:23:22 +08003257
hayeswang41f44d12013-04-01 22:23:36 +00003258 /* Enable UC LPF tune function */
3259 rtl_writephy(tp, 0x1f, 0x0a43);
3260 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003261 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003262
Heiner Kallweita2928d22019-06-02 10:53:49 +02003263 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
hayeswang41f44d12013-04-01 22:23:36 +00003264
hayeswangfe7524c2013-04-01 22:23:37 +00003265 /* Improve SWR Efficiency */
3266 rtl_writephy(tp, 0x1f, 0x0bcd);
3267 rtl_writephy(tp, 0x14, 0x5065);
3268 rtl_writephy(tp, 0x14, 0xd065);
3269 rtl_writephy(tp, 0x1f, 0x0bc8);
3270 rtl_writephy(tp, 0x11, 0x5655);
3271 rtl_writephy(tp, 0x1f, 0x0bcd);
3272 rtl_writephy(tp, 0x14, 0x1065);
3273 rtl_writephy(tp, 0x14, 0x9065);
3274 rtl_writephy(tp, 0x14, 0x1065);
Heiner Kallweita2928d22019-06-02 10:53:49 +02003275 rtl_writephy(tp, 0x1f, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003276
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003277 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003278 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003279 rtl_enable_eee(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08003280}
3281
hayeswang57538c42013-04-01 22:23:40 +00003282static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3283{
3284 rtl_apply_firmware(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003285 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003286 rtl_enable_eee(tp);
hayeswang57538c42013-04-01 22:23:40 +00003287}
3288
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003289static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3290{
3291 u16 dout_tapbin;
3292 u32 data;
3293
3294 rtl_apply_firmware(tp);
3295
3296 /* CHN EST parameters adjust - giga master */
3297 rtl_writephy(tp, 0x1f, 0x0a43);
3298 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003299 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003300 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003301 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003302 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003303 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003304 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003305 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003306 rtl_writephy(tp, 0x1f, 0x0000);
3307
3308 /* CHN EST parameters adjust - giga slave */
3309 rtl_writephy(tp, 0x1f, 0x0a43);
3310 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003311 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003312 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003313 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003314 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003315 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003316 rtl_writephy(tp, 0x1f, 0x0000);
3317
3318 /* CHN EST parameters adjust - fnet */
3319 rtl_writephy(tp, 0x1f, 0x0a43);
3320 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003321 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003322 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003323 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003324 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003325 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003326 rtl_writephy(tp, 0x1f, 0x0000);
3327
3328 /* enable R-tune & PGA-retune function */
3329 dout_tapbin = 0;
3330 rtl_writephy(tp, 0x1f, 0x0a46);
3331 data = rtl_readphy(tp, 0x13);
3332 data &= 3;
3333 data <<= 2;
3334 dout_tapbin |= data;
3335 data = rtl_readphy(tp, 0x12);
3336 data &= 0xc000;
3337 data >>= 14;
3338 dout_tapbin |= data;
3339 dout_tapbin = ~(dout_tapbin^0x08);
3340 dout_tapbin <<= 12;
3341 dout_tapbin &= 0xf000;
3342 rtl_writephy(tp, 0x1f, 0x0a43);
3343 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003344 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003345 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003346 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003347 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003348 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003349 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003350 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003351
3352 rtl_writephy(tp, 0x1f, 0x0a43);
3353 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003354 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003355 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003356 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003357 rtl_writephy(tp, 0x1f, 0x0000);
3358
3359 /* enable GPHY 10M */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003360 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003361
3362 /* SAR ADC performance */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003363 phy_modify_paged(tp->phydev, 0x0bca, 0x17, BIT(12) | BIT(13), BIT(14));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003364
3365 rtl_writephy(tp, 0x1f, 0x0a43);
3366 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003367 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003368 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003369 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003370 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003371 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003372 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003373 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003374 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003375 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003376 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003377 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003378 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003379 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003380 rtl_writephy(tp, 0x1f, 0x0000);
3381
3382 /* disable phy pfm mode */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003383 phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003384
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003385 rtl8168g_disable_aldps(tp);
Heiner Kallweitb6cef262019-08-15 14:21:30 +02003386 rtl8168h_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003387 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003388}
3389
3390static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3391{
3392 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3393 u16 rlen;
3394 u32 data;
3395
3396 rtl_apply_firmware(tp);
3397
3398 /* CHIN EST parameter update */
3399 rtl_writephy(tp, 0x1f, 0x0a43);
3400 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003401 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003402 rtl_writephy(tp, 0x1f, 0x0000);
3403
3404 /* enable R-tune & PGA-retune function */
3405 rtl_writephy(tp, 0x1f, 0x0a43);
3406 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003407 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003408 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003409 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003410 rtl_writephy(tp, 0x1f, 0x0000);
3411
3412 /* enable GPHY 10M */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003413 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003414
3415 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3416 data = r8168_mac_ocp_read(tp, 0xdd02);
3417 ioffset_p3 = ((data & 0x80)>>7);
3418 ioffset_p3 <<= 3;
3419
3420 data = r8168_mac_ocp_read(tp, 0xdd00);
3421 ioffset_p3 |= ((data & (0xe000))>>13);
3422 ioffset_p2 = ((data & (0x1e00))>>9);
3423 ioffset_p1 = ((data & (0x01e0))>>5);
3424 ioffset_p0 = ((data & 0x0010)>>4);
3425 ioffset_p0 <<= 3;
3426 ioffset_p0 |= (data & (0x07));
3427 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3428
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003429 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003430 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003431 rtl_writephy(tp, 0x1f, 0x0bcf);
3432 rtl_writephy(tp, 0x16, data);
3433 rtl_writephy(tp, 0x1f, 0x0000);
3434 }
3435
3436 /* Modify rlen (TX LPF corner frequency) level */
3437 rtl_writephy(tp, 0x1f, 0x0bcd);
3438 data = rtl_readphy(tp, 0x16);
3439 data &= 0x000f;
3440 rlen = 0;
3441 if (data > 3)
3442 rlen = data - 3;
3443 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3444 rtl_writephy(tp, 0x17, data);
3445 rtl_writephy(tp, 0x1f, 0x0bcd);
3446 rtl_writephy(tp, 0x1f, 0x0000);
3447
3448 /* disable phy pfm mode */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003449 phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003450
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003451 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003452 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003453 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003454}
3455
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003456static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3457{
3458 /* Enable PHY auto speed down */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003459 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003460
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003461 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003462
3463 /* Enable EEE auto-fallback function */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003464 phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003465
3466 /* Enable UC LPF tune function */
3467 rtl_writephy(tp, 0x1f, 0x0a43);
3468 rtl_writephy(tp, 0x13, 0x8012);
3469 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3470 rtl_writephy(tp, 0x1f, 0x0000);
3471
3472 /* set rg_sel_sdm_rate */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003473 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003474
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003475 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003476 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003477 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003478}
3479
3480static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3481{
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003482 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003483
3484 /* Enable UC LPF tune function */
3485 rtl_writephy(tp, 0x1f, 0x0a43);
3486 rtl_writephy(tp, 0x13, 0x8012);
3487 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3488 rtl_writephy(tp, 0x1f, 0x0000);
3489
3490 /* Set rg_sel_sdm_rate */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003491 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003492
3493 /* Channel estimation parameters */
3494 rtl_writephy(tp, 0x1f, 0x0a43);
3495 rtl_writephy(tp, 0x13, 0x80f3);
3496 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3497 rtl_writephy(tp, 0x13, 0x80f0);
3498 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3499 rtl_writephy(tp, 0x13, 0x80ef);
3500 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3501 rtl_writephy(tp, 0x13, 0x80f6);
3502 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3503 rtl_writephy(tp, 0x13, 0x80ec);
3504 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3505 rtl_writephy(tp, 0x13, 0x80ed);
3506 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3507 rtl_writephy(tp, 0x13, 0x80f2);
3508 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3509 rtl_writephy(tp, 0x13, 0x80f4);
3510 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3511 rtl_writephy(tp, 0x1f, 0x0a43);
3512 rtl_writephy(tp, 0x13, 0x8110);
3513 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3514 rtl_writephy(tp, 0x13, 0x810f);
3515 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3516 rtl_writephy(tp, 0x13, 0x8111);
3517 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3518 rtl_writephy(tp, 0x13, 0x8113);
3519 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3520 rtl_writephy(tp, 0x13, 0x8115);
3521 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3522 rtl_writephy(tp, 0x13, 0x810e);
3523 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3524 rtl_writephy(tp, 0x13, 0x810c);
3525 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3526 rtl_writephy(tp, 0x13, 0x810b);
3527 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3528 rtl_writephy(tp, 0x1f, 0x0a43);
3529 rtl_writephy(tp, 0x13, 0x80d1);
3530 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3531 rtl_writephy(tp, 0x13, 0x80cd);
3532 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3533 rtl_writephy(tp, 0x13, 0x80d3);
3534 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3535 rtl_writephy(tp, 0x13, 0x80d5);
3536 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3537 rtl_writephy(tp, 0x13, 0x80d7);
3538 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3539
3540 /* Force PWM-mode */
3541 rtl_writephy(tp, 0x1f, 0x0bcd);
3542 rtl_writephy(tp, 0x14, 0x5065);
3543 rtl_writephy(tp, 0x14, 0xd065);
3544 rtl_writephy(tp, 0x1f, 0x0bc8);
3545 rtl_writephy(tp, 0x12, 0x00ed);
3546 rtl_writephy(tp, 0x1f, 0x0bcd);
3547 rtl_writephy(tp, 0x14, 0x1065);
3548 rtl_writephy(tp, 0x14, 0x9065);
3549 rtl_writephy(tp, 0x14, 0x1065);
3550 rtl_writephy(tp, 0x1f, 0x0000);
3551
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003552 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003553 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003554 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003555}
3556
françois romieu4da19632011-01-03 15:07:55 +00003557static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003558{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003559 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003560 { 0x1f, 0x0003 },
3561 { 0x08, 0x441d },
3562 { 0x01, 0x9100 },
3563 { 0x1f, 0x0000 }
3564 };
3565
françois romieu4da19632011-01-03 15:07:55 +00003566 rtl_writephy(tp, 0x1f, 0x0000);
3567 rtl_patchphy(tp, 0x11, 1 << 12);
3568 rtl_patchphy(tp, 0x19, 1 << 13);
3569 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003570
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003571 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003572}
3573
Hayes Wang5a5e4442011-02-22 17:26:21 +08003574static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3575{
3576 static const struct phy_reg phy_reg_init[] = {
3577 { 0x1f, 0x0005 },
3578 { 0x1a, 0x0000 },
3579 { 0x1f, 0x0000 },
3580
3581 { 0x1f, 0x0004 },
3582 { 0x1c, 0x0000 },
3583 { 0x1f, 0x0000 },
3584
3585 { 0x1f, 0x0001 },
3586 { 0x15, 0x7701 },
3587 { 0x1f, 0x0000 }
3588 };
3589
3590 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003591 rtl_writephy(tp, 0x1f, 0x0000);
3592 rtl_writephy(tp, 0x18, 0x0310);
3593 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003594
François Romieu953a12c2011-04-24 17:38:48 +02003595 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003596
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003597 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003598}
3599
Hayes Wang7e18dca2012-03-30 14:33:02 +08003600static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3601{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003602 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003603 rtl_writephy(tp, 0x1f, 0x0000);
3604 rtl_writephy(tp, 0x18, 0x0310);
3605 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003606
3607 rtl_apply_firmware(tp);
3608
3609 /* EEE setting */
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003610 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003611 rtl_writephy(tp, 0x1f, 0x0004);
3612 rtl_writephy(tp, 0x10, 0x401f);
3613 rtl_writephy(tp, 0x19, 0x7030);
3614 rtl_writephy(tp, 0x1f, 0x0000);
3615}
3616
Hayes Wang5598bfe2012-07-02 17:23:21 +08003617static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3618{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003619 static const struct phy_reg phy_reg_init[] = {
3620 { 0x1f, 0x0004 },
3621 { 0x10, 0xc07f },
3622 { 0x19, 0x7030 },
3623 { 0x1f, 0x0000 }
3624 };
3625
3626 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003627 rtl_writephy(tp, 0x1f, 0x0000);
3628 rtl_writephy(tp, 0x18, 0x0310);
3629 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003630
3631 rtl_apply_firmware(tp);
3632
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003633 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003634 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003635
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003636 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003637}
3638
Heiner Kallweit02bf6422019-08-28 22:28:32 +02003639static void rtl8125_1_hw_phy_config(struct rtl8169_private *tp)
3640{
3641 struct phy_device *phydev = tp->phydev;
3642
3643 phy_modify_paged(phydev, 0xad4, 0x10, 0x03ff, 0x0084);
3644 phy_modify_paged(phydev, 0xad4, 0x17, 0x0000, 0x0010);
3645 phy_modify_paged(phydev, 0xad1, 0x13, 0x03ff, 0x0006);
3646 phy_modify_paged(phydev, 0xad3, 0x11, 0x003f, 0x0006);
3647 phy_modify_paged(phydev, 0xac0, 0x14, 0x0000, 0x1100);
3648 phy_modify_paged(phydev, 0xac8, 0x15, 0xf000, 0x7000);
3649 phy_modify_paged(phydev, 0xad1, 0x14, 0x0000, 0x0400);
3650 phy_modify_paged(phydev, 0xad1, 0x15, 0x0000, 0x03ff);
3651 phy_modify_paged(phydev, 0xad1, 0x16, 0x0000, 0x03ff);
3652
3653 phy_write(phydev, 0x1f, 0x0a43);
3654 phy_write(phydev, 0x13, 0x80ea);
3655 phy_modify(phydev, 0x14, 0xff00, 0xc400);
3656 phy_write(phydev, 0x13, 0x80eb);
3657 phy_modify(phydev, 0x14, 0x0700, 0x0300);
3658 phy_write(phydev, 0x13, 0x80f8);
3659 phy_modify(phydev, 0x14, 0xff00, 0x1c00);
3660 phy_write(phydev, 0x13, 0x80f1);
3661 phy_modify(phydev, 0x14, 0xff00, 0x3000);
3662 phy_write(phydev, 0x13, 0x80fe);
3663 phy_modify(phydev, 0x14, 0xff00, 0xa500);
3664 phy_write(phydev, 0x13, 0x8102);
3665 phy_modify(phydev, 0x14, 0xff00, 0x5000);
3666 phy_write(phydev, 0x13, 0x8105);
3667 phy_modify(phydev, 0x14, 0xff00, 0x3300);
3668 phy_write(phydev, 0x13, 0x8100);
3669 phy_modify(phydev, 0x14, 0xff00, 0x7000);
3670 phy_write(phydev, 0x13, 0x8104);
3671 phy_modify(phydev, 0x14, 0xff00, 0xf000);
3672 phy_write(phydev, 0x13, 0x8106);
3673 phy_modify(phydev, 0x14, 0xff00, 0x6500);
3674 phy_write(phydev, 0x13, 0x80dc);
3675 phy_modify(phydev, 0x14, 0xff00, 0xed00);
3676 phy_write(phydev, 0x13, 0x80df);
3677 phy_set_bits(phydev, 0x14, BIT(8));
3678 phy_write(phydev, 0x13, 0x80e1);
3679 phy_clear_bits(phydev, 0x14, BIT(8));
3680 phy_write(phydev, 0x1f, 0x0000);
3681
3682 phy_modify_paged(phydev, 0xbf0, 0x13, 0x003f, 0x0038);
3683 phy_write_paged(phydev, 0xa43, 0x13, 0x819f);
3684 phy_write_paged(phydev, 0xa43, 0x14, 0xd0b6);
3685
3686 phy_write_paged(phydev, 0xbc3, 0x12, 0x5555);
3687 phy_modify_paged(phydev, 0xbf0, 0x15, 0x0e00, 0x0a00);
3688 phy_modify_paged(phydev, 0xa5c, 0x10, 0x0400, 0x0000);
3689 phy_modify_paged(phydev, 0xa44, 0x11, 0x0000, 0x0800);
Heiner Kallweitb3a42e32019-08-28 22:29:05 +02003690
3691 rtl8125_config_eee_phy(tp);
3692 rtl_enable_eee(tp);
Heiner Kallweit02bf6422019-08-28 22:28:32 +02003693}
3694
3695static void rtl8125_2_hw_phy_config(struct rtl8169_private *tp)
3696{
3697 struct phy_device *phydev = tp->phydev;
3698 int i;
3699
3700 phy_modify_paged(phydev, 0xad4, 0x17, 0x0000, 0x0010);
3701 phy_modify_paged(phydev, 0xad1, 0x13, 0x03ff, 0x03ff);
3702 phy_modify_paged(phydev, 0xad3, 0x11, 0x003f, 0x0006);
3703 phy_modify_paged(phydev, 0xac0, 0x14, 0x1100, 0x0000);
3704 phy_modify_paged(phydev, 0xacc, 0x10, 0x0003, 0x0002);
3705 phy_modify_paged(phydev, 0xad4, 0x10, 0x00e7, 0x0044);
3706 phy_modify_paged(phydev, 0xac1, 0x12, 0x0080, 0x0000);
3707 phy_modify_paged(phydev, 0xac8, 0x10, 0x0300, 0x0000);
3708 phy_modify_paged(phydev, 0xac5, 0x17, 0x0007, 0x0002);
3709 phy_write_paged(phydev, 0xad4, 0x16, 0x00a8);
3710 phy_write_paged(phydev, 0xac5, 0x16, 0x01ff);
3711 phy_modify_paged(phydev, 0xac8, 0x15, 0x00f0, 0x0030);
3712
3713 phy_write(phydev, 0x1f, 0x0b87);
3714 phy_write(phydev, 0x16, 0x80a2);
3715 phy_write(phydev, 0x17, 0x0153);
3716 phy_write(phydev, 0x16, 0x809c);
3717 phy_write(phydev, 0x17, 0x0153);
3718 phy_write(phydev, 0x1f, 0x0000);
3719
3720 phy_write(phydev, 0x1f, 0x0a43);
3721 phy_write(phydev, 0x13, 0x81B3);
3722 phy_write(phydev, 0x14, 0x0043);
3723 phy_write(phydev, 0x14, 0x00A7);
3724 phy_write(phydev, 0x14, 0x00D6);
3725 phy_write(phydev, 0x14, 0x00EC);
3726 phy_write(phydev, 0x14, 0x00F6);
3727 phy_write(phydev, 0x14, 0x00FB);
3728 phy_write(phydev, 0x14, 0x00FD);
3729 phy_write(phydev, 0x14, 0x00FF);
3730 phy_write(phydev, 0x14, 0x00BB);
3731 phy_write(phydev, 0x14, 0x0058);
3732 phy_write(phydev, 0x14, 0x0029);
3733 phy_write(phydev, 0x14, 0x0013);
3734 phy_write(phydev, 0x14, 0x0009);
3735 phy_write(phydev, 0x14, 0x0004);
3736 phy_write(phydev, 0x14, 0x0002);
3737 for (i = 0; i < 25; i++)
3738 phy_write(phydev, 0x14, 0x0000);
3739
3740 phy_write(phydev, 0x13, 0x8257);
3741 phy_write(phydev, 0x14, 0x020F);
3742
3743 phy_write(phydev, 0x13, 0x80EA);
3744 phy_write(phydev, 0x14, 0x7843);
3745 phy_write(phydev, 0x1f, 0x0000);
3746
3747 rtl_apply_firmware(tp);
3748
3749 phy_modify_paged(phydev, 0xd06, 0x14, 0x0000, 0x2000);
3750
3751 phy_write(phydev, 0x1f, 0x0a43);
3752 phy_write(phydev, 0x13, 0x81a2);
3753 phy_set_bits(phydev, 0x14, BIT(8));
3754 phy_write(phydev, 0x1f, 0x0000);
3755
3756 phy_modify_paged(phydev, 0xb54, 0x16, 0xff00, 0xdb00);
3757 phy_modify_paged(phydev, 0xa45, 0x12, 0x0001, 0x0000);
3758 phy_modify_paged(phydev, 0xa5d, 0x12, 0x0000, 0x0020);
3759 phy_modify_paged(phydev, 0xad4, 0x17, 0x0010, 0x0000);
3760 phy_modify_paged(phydev, 0xa86, 0x15, 0x0001, 0x0000);
3761 phy_modify_paged(phydev, 0xa44, 0x11, 0x0000, 0x0800);
Heiner Kallweitb3a42e32019-08-28 22:29:05 +02003762
3763 rtl8125_config_eee_phy(tp);
3764 rtl_enable_eee(tp);
Heiner Kallweit02bf6422019-08-28 22:28:32 +02003765}
3766
Francois Romieu5615d9f2007-08-17 17:50:46 +02003767static void rtl_hw_phy_config(struct net_device *dev)
3768{
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003769 static const rtl_generic_fct phy_configs[] = {
3770 /* PCI devices. */
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003771 [RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
3772 [RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
3773 [RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
3774 [RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
3775 [RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
3776 /* PCI-E devices. */
3777 [RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
3778 [RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
3779 [RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
3780 [RTL_GIGA_MAC_VER_10] = NULL,
3781 [RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
3782 [RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
3783 [RTL_GIGA_MAC_VER_13] = NULL,
3784 [RTL_GIGA_MAC_VER_14] = NULL,
3785 [RTL_GIGA_MAC_VER_15] = NULL,
3786 [RTL_GIGA_MAC_VER_16] = NULL,
3787 [RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
3788 [RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
3789 [RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
3790 [RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
3791 [RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
3792 [RTL_GIGA_MAC_VER_22] = rtl8168c_4_hw_phy_config,
3793 [RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
3794 [RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
3795 [RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
3796 [RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
3797 [RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
3798 [RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
3799 [RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
3800 [RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
3801 [RTL_GIGA_MAC_VER_31] = NULL,
3802 [RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
3803 [RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
3804 [RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
3805 [RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
3806 [RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
3807 [RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
3808 [RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
3809 [RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
3810 [RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
3811 [RTL_GIGA_MAC_VER_41] = NULL,
3812 [RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
3813 [RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
3814 [RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
3815 [RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
3816 [RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
3817 [RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
3818 [RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
3819 [RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
3820 [RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
3821 [RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
Heiner Kallweit02bf6422019-08-28 22:28:32 +02003822 [RTL_GIGA_MAC_VER_60] = rtl8125_1_hw_phy_config,
3823 [RTL_GIGA_MAC_VER_61] = rtl8125_2_hw_phy_config,
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003824 };
Francois Romieu5615d9f2007-08-17 17:50:46 +02003825 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003826
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003827 if (phy_configs[tp->mac_version])
3828 phy_configs[tp->mac_version](tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003829}
3830
Francois Romieuda78dbf2012-01-26 14:18:23 +01003831static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
3832{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003833 if (!test_and_set_bit(flag, tp->wk.flags))
3834 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003835}
3836
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003837static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003838{
Francois Romieu5615d9f2007-08-17 17:50:46 +02003839 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003840
Marcus Sundberg773328942008-07-10 21:28:08 +02003841 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit7a67e112018-09-19 22:00:24 +02003842 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
3843 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Heiner Kallweit49d17512018-06-28 20:36:15 +02003844 netif_dbg(tp, drv, dev,
3845 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003846 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02003847 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003848
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02003849 /* We may have called phy_speed_down before */
Heiner Kallweit703732f2019-01-19 22:07:05 +01003850 phy_speed_up(tp->phydev);
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02003851
Heiner Kallweit703732f2019-01-19 22:07:05 +01003852 genphy_soft_reset(tp->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003853}
3854
Francois Romieu773d2022007-01-31 23:47:43 +01003855static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
3856{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003857 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003858
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01003859 rtl_unlock_config_regs(tp);
françois romieu908ba2bf2010-04-26 11:42:58 +00003860
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003861 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
3862 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00003863
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003864 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
3865 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00003866
françois romieu9ecb9aa2012-12-07 11:20:21 +00003867 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
3868 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00003869
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01003870 rtl_lock_config_regs(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003871
Francois Romieuda78dbf2012-01-26 14:18:23 +01003872 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003873}
3874
3875static int rtl_set_mac_address(struct net_device *dev, void *p)
3876{
3877 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01003878 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01003879 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01003880
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01003881 ret = eth_mac_addr(dev, p);
3882 if (ret)
3883 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01003884
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08003885 pm_runtime_get_noresume(d);
3886
3887 if (pm_runtime_active(d))
3888 rtl_rar_set(tp, dev->dev_addr);
3889
3890 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01003891
3892 return 0;
3893}
3894
Heiner Kallweite3972862018-06-29 08:07:04 +02003895static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08003896{
Heiner Kallweit703732f2019-01-19 22:07:05 +01003897 struct rtl8169_private *tp = netdev_priv(dev);
3898
Heiner Kallweit69b3c592018-07-17 22:51:53 +02003899 if (!netif_running(dev))
3900 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02003901
Heiner Kallweit703732f2019-01-19 22:07:05 +01003902 return phy_mii_ioctl(tp->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08003903}
3904
David S. Miller1805b2f2011-10-24 18:18:09 -04003905static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
3906{
David S. Miller1805b2f2011-10-24 18:18:09 -04003907 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00003908 case RTL_GIGA_MAC_VER_25:
3909 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04003910 case RTL_GIGA_MAC_VER_29:
3911 case RTL_GIGA_MAC_VER_30:
3912 case RTL_GIGA_MAC_VER_32:
3913 case RTL_GIGA_MAC_VER_33:
3914 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02003915 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003916 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04003917 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
3918 break;
3919 default:
3920 break;
3921 }
3922}
3923
Heiner Kallweit25e94112019-05-29 20:52:03 +02003924static void rtl_pll_power_down(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00003925{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01003926 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00003927 return;
3928
hayeswang01dc7fe2011-03-21 01:50:28 +00003929 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
3930 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02003931 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00003932
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01003933 if (device_may_wakeup(tp_to_dev(tp))) {
3934 phy_speed_down(tp->phydev, false);
3935 rtl_wol_suspend_quirk(tp);
françois romieu065c27c2011-01-03 15:08:12 +00003936 return;
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01003937 }
françois romieu065c27c2011-01-03 15:08:12 +00003938
françois romieu065c27c2011-01-03 15:08:12 +00003939 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02003940 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003941 case RTL_GIGA_MAC_VER_37:
3942 case RTL_GIGA_MAC_VER_39:
3943 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08003944 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003945 case RTL_GIGA_MAC_VER_45:
3946 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003947 case RTL_GIGA_MAC_VER_47:
3948 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003949 case RTL_GIGA_MAC_VER_50:
3950 case RTL_GIGA_MAC_VER_51:
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02003951 case RTL_GIGA_MAC_VER_60:
3952 case RTL_GIGA_MAC_VER_61:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003953 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00003954 break;
hayeswangbeb330a2013-04-01 22:23:39 +00003955 case RTL_GIGA_MAC_VER_40:
3956 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003957 case RTL_GIGA_MAC_VER_49:
Heiner Kallweite719b3e2019-04-28 11:11:47 +02003958 rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003959 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00003960 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02003961 default:
3962 break;
françois romieu065c27c2011-01-03 15:08:12 +00003963 }
3964}
3965
Heiner Kallweit25e94112019-05-29 20:52:03 +02003966static void rtl_pll_power_up(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00003967{
françois romieu065c27c2011-01-03 15:08:12 +00003968 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02003969 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003970 case RTL_GIGA_MAC_VER_37:
3971 case RTL_GIGA_MAC_VER_39:
3972 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003973 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00003974 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08003975 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003976 case RTL_GIGA_MAC_VER_45:
3977 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003978 case RTL_GIGA_MAC_VER_47:
3979 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003980 case RTL_GIGA_MAC_VER_50:
3981 case RTL_GIGA_MAC_VER_51:
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02003982 case RTL_GIGA_MAC_VER_60:
3983 case RTL_GIGA_MAC_VER_61:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003984 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003985 break;
hayeswangbeb330a2013-04-01 22:23:39 +00003986 case RTL_GIGA_MAC_VER_40:
3987 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003988 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003989 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02003990 rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
hayeswangbeb330a2013-04-01 22:23:39 +00003991 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02003992 default:
3993 break;
françois romieu065c27c2011-01-03 15:08:12 +00003994 }
3995
Heiner Kallweit703732f2019-01-19 22:07:05 +01003996 phy_resume(tp->phydev);
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02003997 /* give MAC/PHY some time to resume */
3998 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00003999}
4000
Hayes Wange542a222011-07-06 15:58:04 +08004001static void rtl_init_rxcfg(struct rtl8169_private *tp)
4002{
Hayes Wange542a222011-07-06 15:58:04 +08004003 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02004004 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004005 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004006 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004007 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004008 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
Maciej S. Szmigiero511cfd52018-10-11 16:02:10 +02004009 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
4010 case RTL_GIGA_MAC_VER_38:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004011 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004012 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004013 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004014 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004015 break;
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02004016 case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_61:
4017 RTL_W32(tp, RxConfig, RX_FETCH_DFLT_8125 | RX_VLAN_8125 |
4018 RX_DMA_BURST);
4019 break;
Hayes Wange542a222011-07-06 15:58:04 +08004020 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004021 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004022 break;
4023 }
4024}
4025
Hayes Wang92fc43b2011-07-06 15:58:03 +08004026static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4027{
Timo Teräs9fba0812013-01-15 21:01:24 +00004028 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004029}
4030
Francois Romieud58d46b2011-05-03 16:38:29 +02004031static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4032{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004033 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4034 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004035 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004036}
4037
4038static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4039{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004040 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4041 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004042 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004043}
4044
4045static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4046{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004047 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004048}
4049
4050static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4051{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004052 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004053}
4054
4055static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4056{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004057 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4058 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4059 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004060 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004061}
4062
4063static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4064{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004065 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4066 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4067 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004068 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004069}
4070
4071static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4072{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004073 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004074 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004075}
4076
4077static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4078{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004079 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004080 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004081}
4082
4083static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4084{
Francois Romieud58d46b2011-05-03 16:38:29 +02004085 r8168b_0_hw_jumbo_enable(tp);
4086
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004087 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004088}
4089
4090static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4091{
Francois Romieud58d46b2011-05-03 16:38:29 +02004092 r8168b_0_hw_jumbo_disable(tp);
4093
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004094 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004095}
4096
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004097static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004098{
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004099 rtl_unlock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004100 switch (tp->mac_version) {
4101 case RTL_GIGA_MAC_VER_11:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004102 r8168b_0_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004103 break;
4104 case RTL_GIGA_MAC_VER_12:
4105 case RTL_GIGA_MAC_VER_17:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004106 r8168b_1_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004107 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004108 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
4109 r8168c_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004110 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004111 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
4112 r8168dp_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004113 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004114 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
4115 r8168e_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004116 break;
Francois Romieud58d46b2011-05-03 16:38:29 +02004117 default:
Francois Romieud58d46b2011-05-03 16:38:29 +02004118 break;
4119 }
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004120 rtl_lock_config_regs(tp);
4121}
4122
4123static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4124{
4125 rtl_unlock_config_regs(tp);
4126 switch (tp->mac_version) {
4127 case RTL_GIGA_MAC_VER_11:
4128 r8168b_0_hw_jumbo_disable(tp);
4129 break;
4130 case RTL_GIGA_MAC_VER_12:
4131 case RTL_GIGA_MAC_VER_17:
4132 r8168b_1_hw_jumbo_disable(tp);
4133 break;
4134 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
4135 r8168c_hw_jumbo_disable(tp);
4136 break;
4137 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
4138 r8168dp_hw_jumbo_disable(tp);
4139 break;
4140 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
4141 r8168e_hw_jumbo_disable(tp);
4142 break;
4143 default:
4144 break;
4145 }
4146 rtl_lock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004147}
4148
Heiner Kallweit4ebcb112019-10-09 20:55:48 +02004149static void rtl_jumbo_config(struct rtl8169_private *tp, int mtu)
4150{
4151 if (mtu > ETH_DATA_LEN)
4152 rtl_hw_jumbo_enable(tp);
4153 else
4154 rtl_hw_jumbo_disable(tp);
4155}
4156
Francois Romieuffc46952012-07-06 14:19:23 +02004157DECLARE_RTL_COND(rtl_chipcmd_cond)
4158{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004159 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004160}
4161
Francois Romieu6f43adc2011-04-29 15:05:51 +02004162static void rtl_hw_reset(struct rtl8169_private *tp)
4163{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004164 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004165
Francois Romieuffc46952012-07-06 14:19:23 +02004166 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004167}
4168
Heiner Kallweit254764e2019-01-22 22:23:41 +01004169static void rtl_request_firmware(struct rtl8169_private *tp)
Francois Romieub6ffd972011-06-17 17:00:05 +02004170{
4171 struct rtl_fw *rtl_fw;
Francois Romieub6ffd972011-06-17 17:00:05 +02004172
Heiner Kallweit254764e2019-01-22 22:23:41 +01004173 /* firmware loaded already or no firmware available */
4174 if (tp->rtl_fw || !tp->fw_name)
4175 return;
Francois Romieub6ffd972011-06-17 17:00:05 +02004176
4177 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
Heiner Kallweit47ad5932019-06-03 21:26:31 +02004178 if (!rtl_fw) {
4179 netif_warn(tp, ifup, tp->dev, "Unable to load firmware, out of memory\n");
4180 return;
4181 }
Francois Romieub6ffd972011-06-17 17:00:05 +02004182
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004183 rtl_fw->phy_write = rtl_writephy;
4184 rtl_fw->phy_read = rtl_readphy;
4185 rtl_fw->mac_mcu_write = mac_mcu_write;
4186 rtl_fw->mac_mcu_read = mac_mcu_read;
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02004187 rtl_fw->fw_name = tp->fw_name;
4188 rtl_fw->dev = tp_to_dev(tp);
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004189
Heiner Kallweit47ad5932019-06-03 21:26:31 +02004190 if (rtl_fw_request_firmware(rtl_fw))
4191 kfree(rtl_fw);
4192 else
4193 tp->rtl_fw = rtl_fw;
François Romieu953a12c2011-04-24 17:38:48 +02004194}
4195
Hayes Wang92fc43b2011-07-06 15:58:03 +08004196static void rtl_rx_close(struct rtl8169_private *tp)
4197{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004198 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004199}
4200
Francois Romieuffc46952012-07-06 14:19:23 +02004201DECLARE_RTL_COND(rtl_npq_cond)
4202{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004203 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004204}
4205
4206DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4207{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004208 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004209}
4210
françois romieue6de30d2011-01-03 15:08:37 +00004211static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004212{
4213 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004214 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004215
Hayes Wang92fc43b2011-07-06 15:58:03 +08004216 rtl_rx_close(tp);
4217
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004218 switch (tp->mac_version) {
4219 case RTL_GIGA_MAC_VER_27:
4220 case RTL_GIGA_MAC_VER_28:
4221 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004222 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004223 break;
4224 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4225 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004226 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004227 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004228 break;
4229 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004230 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004231 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004232 break;
françois romieue6de30d2011-01-03 15:08:37 +00004233 }
4234
Hayes Wang92fc43b2011-07-06 15:58:03 +08004235 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004236}
4237
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004238static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004239{
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004240 u32 val = TX_DMA_BURST << TxDMAShift |
4241 InterFrameGap << TxInterFrameGapShift;
4242
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02004243 if (rtl_is_8168evl_up(tp))
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004244 val |= TXCFG_AUTO_FIFO;
4245
4246 RTL_W32(tp, TxConfig, val);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004247}
4248
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004249static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004250{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004251 /* Low hurts. Let's disable the filtering. */
4252 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004253}
4254
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004255static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004256{
4257 /*
4258 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4259 * register to be written before TxDescAddrLow to work.
4260 * Switching from MMIO to I/O access fixes the issue as well.
4261 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004262 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4263 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4264 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4265 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004266}
4267
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004268static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004269{
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004270 u32 val;
Francois Romieu6dccd162007-02-13 23:38:05 +01004271
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004272 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4273 val = 0x000fff00;
4274 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
4275 val = 0x00ffff00;
4276 else
4277 return;
4278
4279 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
4280 val |= 0xff;
4281
4282 RTL_W32(tp, 0x7c, val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004283}
4284
Francois Romieue6b763e2012-03-08 09:35:39 +01004285static void rtl_set_rx_mode(struct net_device *dev)
4286{
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004287 u32 rx_mode = AcceptBroadcast | AcceptMyPhys | AcceptMulticast;
4288 /* Multicast hash filter */
4289 u32 mc_filter[2] = { 0xffffffff, 0xffffffff };
Francois Romieue6b763e2012-03-08 09:35:39 +01004290 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004291 u32 tmp;
Francois Romieue6b763e2012-03-08 09:35:39 +01004292
4293 if (dev->flags & IFF_PROMISC) {
4294 /* Unconditionally log net taps. */
4295 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004296 rx_mode |= AcceptAllPhys;
4297 } else if (netdev_mc_count(dev) > MC_FILTER_LIMIT ||
4298 dev->flags & IFF_ALLMULTI ||
4299 tp->mac_version == RTL_GIGA_MAC_VER_35) {
4300 /* accept all multicasts */
4301 } else if (netdev_mc_empty(dev)) {
4302 rx_mode &= ~AcceptMulticast;
Francois Romieue6b763e2012-03-08 09:35:39 +01004303 } else {
4304 struct netdev_hw_addr *ha;
4305
Francois Romieue6b763e2012-03-08 09:35:39 +01004306 mc_filter[1] = mc_filter[0] = 0;
4307 netdev_for_each_mc_addr(ha, dev) {
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004308 u32 bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4309 mc_filter[bit_nr >> 5] |= BIT(bit_nr & 31);
4310 }
4311
4312 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4313 tmp = mc_filter[0];
4314 mc_filter[0] = swab32(mc_filter[1]);
4315 mc_filter[1] = swab32(tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004316 }
4317 }
4318
4319 if (dev->features & NETIF_F_RXALL)
4320 rx_mode |= (AcceptErr | AcceptRunt);
4321
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004322 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4323 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004324
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004325 tmp = RTL_R32(tp, RxConfig);
4326 RTL_W32(tp, RxConfig, (tmp & ~RX_CONFIG_ACCEPT_MASK) | rx_mode);
Francois Romieue6b763e2012-03-08 09:35:39 +01004327}
4328
Francois Romieuffc46952012-07-06 14:19:23 +02004329DECLARE_RTL_COND(rtl_csiar_cond)
4330{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004331 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004332}
4333
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004334static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004335{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004336 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4337
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004338 RTL_W32(tp, CSIDR, value);
4339 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004340 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004341
Francois Romieuffc46952012-07-06 14:19:23 +02004342 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004343}
4344
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004345static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004346{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004347 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4348
4349 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4350 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004351
Francois Romieuffc46952012-07-06 14:19:23 +02004352 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004353 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004354}
4355
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004356static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004357{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004358 struct pci_dev *pdev = tp->pci_dev;
4359 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004360
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004361 /* According to Realtek the value at config space address 0x070f
4362 * controls the L0s/L1 entrance latency. We try standard ECAM access
4363 * first and if it fails fall back to CSI.
4364 */
4365 if (pdev->cfg_size > 0x070f &&
4366 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4367 return;
4368
4369 netdev_notice_once(tp->dev,
4370 "No native access to PCI extended config space, falling back to CSI\n");
4371 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4372 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004373}
4374
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004375static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004376{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004377 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004378}
4379
4380struct ephy_info {
4381 unsigned int offset;
4382 u16 mask;
4383 u16 bits;
4384};
4385
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004386static void __rtl_ephy_init(struct rtl8169_private *tp,
4387 const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004388{
4389 u16 w;
4390
4391 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004392 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4393 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004394 e++;
4395 }
4396}
4397
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004398#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))
4399
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004400static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004401{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004402 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004403 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004404}
4405
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004406static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004407{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004408 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004409 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004410}
4411
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004412static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
hayeswangb51ecea2014-07-09 14:52:51 +08004413{
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004414 /* work around an issue when PCI reset occurs during L2/L3 state */
4415 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
hayeswangb51ecea2014-07-09 14:52:51 +08004416}
4417
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004418static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4419{
Heiner Kallweit62b1b3b2019-06-18 23:14:50 +02004420 /* Don't enable ASPM in the chip if OS can't control ASPM */
4421 if (enable && tp->aspm_manageable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004422 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004423 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004424 } else {
4425 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4426 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4427 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004428
4429 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004430}
4431
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004432static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
4433 u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
4434{
4435 /* Usage of dynamic vs. static FIFO is controlled by bit
4436 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
4437 */
4438 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
4439 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
4440}
4441
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004442static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
4443 u8 low, u8 high)
4444{
4445 /* FIFO thresholds for pause flow control */
4446 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
4447 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
4448}
4449
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004450static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004451{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004452 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu219a1e92008-06-28 11:58:39 +02004453}
4454
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004455static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004456{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004457 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004458
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004459 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004460}
4461
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004462static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004463{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004464 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004465
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004466 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004467
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004468 rtl_disable_clock_request(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004469}
4470
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004471static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004472{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004473 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004474 { 0x01, 0, 0x0001 },
4475 { 0x02, 0x0800, 0x1000 },
4476 { 0x03, 0, 0x0042 },
4477 { 0x06, 0x0080, 0x0000 },
4478 { 0x07, 0, 0x2000 }
4479 };
4480
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004481 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004482
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004483 rtl_ephy_init(tp, e_info_8168cp);
Francois Romieub726e492008-06-28 12:22:59 +02004484
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004485 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004486}
4487
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004488static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004489{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004490 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004491
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004492 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004493}
4494
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004495static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004496{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004497 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004498
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004499 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004500
4501 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004502 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004503}
4504
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004505static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004506{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004507 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004508 { 0x02, 0x0800, 0x1000 },
4509 { 0x03, 0, 0x0002 },
4510 { 0x06, 0x0080, 0x0000 }
4511 };
4512
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004513 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004514
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004515 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004516
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004517 rtl_ephy_init(tp, e_info_8168c_1);
Francois Romieub726e492008-06-28 12:22:59 +02004518
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004519 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004520}
4521
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004522static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004523{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004524 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004525 { 0x01, 0, 0x0001 },
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004526 { 0x03, 0x0400, 0x0020 }
Francois Romieub726e492008-06-28 12:22:59 +02004527 };
4528
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004529 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004530
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004531 rtl_ephy_init(tp, e_info_8168c_2);
Francois Romieub726e492008-06-28 12:22:59 +02004532
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004533 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004534}
4535
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004536static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004537{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004538 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004539}
4540
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004541static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004542{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004543 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004544
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004545 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004546}
4547
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004548static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004549{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004550 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004551
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004552 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004553
françois romieufaf1e782013-02-27 13:01:57 +00004554 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004555 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004556}
4557
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004558static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004559{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004560 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004561
françois romieufaf1e782013-02-27 13:01:57 +00004562 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004563 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004564
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004565 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004566}
4567
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004568static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004569{
4570 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004571 { 0x0b, 0x0000, 0x0048 },
4572 { 0x19, 0x0020, 0x0050 },
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004573 { 0x0c, 0x0100, 0x0020 },
4574 { 0x10, 0x0004, 0x0000 },
françois romieue6de30d2011-01-03 15:08:37 +00004575 };
françois romieue6de30d2011-01-03 15:08:37 +00004576
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004577 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004578
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004579 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00004580
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004581 rtl_ephy_init(tp, e_info_8168d_4);
françois romieue6de30d2011-01-03 15:08:37 +00004582
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004583 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004584}
4585
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004586static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00004587{
Hayes Wang70090422011-07-06 15:58:06 +08004588 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00004589 { 0x00, 0x0200, 0x0100 },
4590 { 0x00, 0x0000, 0x0004 },
4591 { 0x06, 0x0002, 0x0001 },
4592 { 0x06, 0x0000, 0x0030 },
4593 { 0x07, 0x0000, 0x2000 },
4594 { 0x00, 0x0000, 0x0020 },
4595 { 0x03, 0x5800, 0x2000 },
4596 { 0x03, 0x0000, 0x0001 },
4597 { 0x01, 0x0800, 0x1000 },
4598 { 0x07, 0x0000, 0x4000 },
4599 { 0x1e, 0x0000, 0x2000 },
4600 { 0x19, 0xffff, 0xfe6c },
4601 { 0x0a, 0x0000, 0x0040 }
4602 };
4603
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004604 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004605
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004606 rtl_ephy_init(tp, e_info_8168e_1);
hayeswang01dc7fe2011-03-21 01:50:28 +00004607
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004608 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004609
4610 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004611 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
4612 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004613
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004614 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004615}
4616
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004617static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08004618{
4619 static const struct ephy_info e_info_8168e_2[] = {
4620 { 0x09, 0x0000, 0x0080 },
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004621 { 0x19, 0x0000, 0x0224 },
4622 { 0x00, 0x0000, 0x0004 },
4623 { 0x0c, 0x3df0, 0x0200 },
Hayes Wang70090422011-07-06 15:58:06 +08004624 };
4625
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004626 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08004627
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004628 rtl_ephy_init(tp, e_info_8168e_2);
Hayes Wang70090422011-07-06 15:58:06 +08004629
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004630 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4631 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004632 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004633 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4634 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004635 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004636 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang70090422011-07-06 15:58:06 +08004637
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004638 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004639
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004640 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08004641
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004642 rtl8168_config_eee_mac(tp);
4643
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004644 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4645 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4646 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02004647
4648 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08004649}
4650
Hayes Wang5f886e02012-03-30 14:33:03 +08004651static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08004652{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004653 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004654
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004655 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08004656
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004657 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4658 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004659 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004660 rtl_reset_packet_filter(tp);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004661 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
4662 rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004663 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4664 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
Hayes Wangc2218922011-09-06 16:55:18 +08004665
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004666 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004667
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004668 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
4669 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4670 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4671 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004672
4673 rtl8168_config_eee_mac(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004674}
4675
Hayes Wang5f886e02012-03-30 14:33:03 +08004676static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
4677{
Hayes Wang5f886e02012-03-30 14:33:03 +08004678 static const struct ephy_info e_info_8168f_1[] = {
4679 { 0x06, 0x00c0, 0x0020 },
4680 { 0x08, 0x0001, 0x0002 },
4681 { 0x09, 0x0000, 0x0080 },
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004682 { 0x19, 0x0000, 0x0224 },
4683 { 0x00, 0x0000, 0x0004 },
4684 { 0x0c, 0x3df0, 0x0200 },
Hayes Wang5f886e02012-03-30 14:33:03 +08004685 };
4686
4687 rtl_hw_start_8168f(tp);
4688
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004689 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wang5f886e02012-03-30 14:33:03 +08004690
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004691 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang5f886e02012-03-30 14:33:03 +08004692}
4693
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004694static void rtl_hw_start_8411(struct rtl8169_private *tp)
4695{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004696 static const struct ephy_info e_info_8168f_1[] = {
4697 { 0x06, 0x00c0, 0x0020 },
4698 { 0x0f, 0xffff, 0x5200 },
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004699 { 0x19, 0x0000, 0x0224 },
4700 { 0x00, 0x0000, 0x0004 },
4701 { 0x0c, 0x3df0, 0x0200 },
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004702 };
4703
4704 rtl_hw_start_8168f(tp);
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004705 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004706
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004707 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004708
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004709 rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004710}
4711
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004712static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08004713{
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004714 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004715 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Hayes Wangc5583862012-07-02 17:23:22 +08004716
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004717 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08004718
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004719 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08004720
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004721 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004722 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
Hayes Wangc5583862012-07-02 17:23:22 +08004723
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004724 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08004725
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004726 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4727 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08004728
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004729 rtl8168_config_eee_mac(tp);
4730
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004731 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004732 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
hayeswangb51ecea2014-07-09 14:52:51 +08004733
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004734 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08004735}
4736
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004737static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
4738{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004739 static const struct ephy_info e_info_8168g_1[] = {
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004740 { 0x00, 0x0008, 0x0000 },
4741 { 0x0c, 0x3ff0, 0x0820 },
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004742 { 0x1e, 0x0000, 0x0001 },
4743 { 0x19, 0x8000, 0x0000 }
4744 };
4745
4746 rtl_hw_start_8168g(tp);
4747
4748 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004749 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004750 rtl_ephy_init(tp, e_info_8168g_1);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004751 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004752}
4753
hayeswang57538c42013-04-01 22:23:40 +00004754static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
4755{
hayeswang57538c42013-04-01 22:23:40 +00004756 static const struct ephy_info e_info_8168g_2[] = {
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004757 { 0x00, 0x0008, 0x0000 },
4758 { 0x0c, 0x3ff0, 0x0820 },
4759 { 0x19, 0xffff, 0x7c00 },
4760 { 0x1e, 0xffff, 0x20eb },
4761 { 0x0d, 0xffff, 0x1666 },
4762 { 0x00, 0xffff, 0x10a3 },
4763 { 0x06, 0xffff, 0xf050 },
4764 { 0x04, 0x0000, 0x0010 },
4765 { 0x1d, 0x4000, 0x0000 },
hayeswang57538c42013-04-01 22:23:40 +00004766 };
4767
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004768 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00004769
4770 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004771 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4772 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004773 rtl_ephy_init(tp, e_info_8168g_2);
hayeswang57538c42013-04-01 22:23:40 +00004774}
4775
hayeswang45dd95c2013-07-08 17:09:01 +08004776static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
4777{
hayeswang45dd95c2013-07-08 17:09:01 +08004778 static const struct ephy_info e_info_8411_2[] = {
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004779 { 0x00, 0x0008, 0x0000 },
4780 { 0x0c, 0x37d0, 0x0820 },
4781 { 0x1e, 0x0000, 0x0001 },
4782 { 0x19, 0x8021, 0x0000 },
4783 { 0x1e, 0x0000, 0x2000 },
4784 { 0x0d, 0x0100, 0x0200 },
4785 { 0x00, 0x0000, 0x0080 },
4786 { 0x06, 0x0000, 0x0010 },
4787 { 0x04, 0x0000, 0x0010 },
4788 { 0x1d, 0x0000, 0x4000 },
hayeswang45dd95c2013-07-08 17:09:01 +08004789 };
4790
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004791 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08004792
4793 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004794 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004795 rtl_ephy_init(tp, e_info_8411_2);
Heiner Kallweitfe4e8db02019-07-13 13:45:47 +02004796
4797 /* The following Realtek-provided magic fixes an issue with the RX unit
4798 * getting confused after the PHY having been powered-down.
4799 */
4800 r8168_mac_ocp_write(tp, 0xFC28, 0x0000);
4801 r8168_mac_ocp_write(tp, 0xFC2A, 0x0000);
4802 r8168_mac_ocp_write(tp, 0xFC2C, 0x0000);
4803 r8168_mac_ocp_write(tp, 0xFC2E, 0x0000);
4804 r8168_mac_ocp_write(tp, 0xFC30, 0x0000);
4805 r8168_mac_ocp_write(tp, 0xFC32, 0x0000);
4806 r8168_mac_ocp_write(tp, 0xFC34, 0x0000);
4807 r8168_mac_ocp_write(tp, 0xFC36, 0x0000);
4808 mdelay(3);
4809 r8168_mac_ocp_write(tp, 0xFC26, 0x0000);
4810
4811 r8168_mac_ocp_write(tp, 0xF800, 0xE008);
4812 r8168_mac_ocp_write(tp, 0xF802, 0xE00A);
4813 r8168_mac_ocp_write(tp, 0xF804, 0xE00C);
4814 r8168_mac_ocp_write(tp, 0xF806, 0xE00E);
4815 r8168_mac_ocp_write(tp, 0xF808, 0xE027);
4816 r8168_mac_ocp_write(tp, 0xF80A, 0xE04F);
4817 r8168_mac_ocp_write(tp, 0xF80C, 0xE05E);
4818 r8168_mac_ocp_write(tp, 0xF80E, 0xE065);
4819 r8168_mac_ocp_write(tp, 0xF810, 0xC602);
4820 r8168_mac_ocp_write(tp, 0xF812, 0xBE00);
4821 r8168_mac_ocp_write(tp, 0xF814, 0x0000);
4822 r8168_mac_ocp_write(tp, 0xF816, 0xC502);
4823 r8168_mac_ocp_write(tp, 0xF818, 0xBD00);
4824 r8168_mac_ocp_write(tp, 0xF81A, 0x074C);
4825 r8168_mac_ocp_write(tp, 0xF81C, 0xC302);
4826 r8168_mac_ocp_write(tp, 0xF81E, 0xBB00);
4827 r8168_mac_ocp_write(tp, 0xF820, 0x080A);
4828 r8168_mac_ocp_write(tp, 0xF822, 0x6420);
4829 r8168_mac_ocp_write(tp, 0xF824, 0x48C2);
4830 r8168_mac_ocp_write(tp, 0xF826, 0x8C20);
4831 r8168_mac_ocp_write(tp, 0xF828, 0xC516);
4832 r8168_mac_ocp_write(tp, 0xF82A, 0x64A4);
4833 r8168_mac_ocp_write(tp, 0xF82C, 0x49C0);
4834 r8168_mac_ocp_write(tp, 0xF82E, 0xF009);
4835 r8168_mac_ocp_write(tp, 0xF830, 0x74A2);
4836 r8168_mac_ocp_write(tp, 0xF832, 0x8CA5);
4837 r8168_mac_ocp_write(tp, 0xF834, 0x74A0);
4838 r8168_mac_ocp_write(tp, 0xF836, 0xC50E);
4839 r8168_mac_ocp_write(tp, 0xF838, 0x9CA2);
4840 r8168_mac_ocp_write(tp, 0xF83A, 0x1C11);
4841 r8168_mac_ocp_write(tp, 0xF83C, 0x9CA0);
4842 r8168_mac_ocp_write(tp, 0xF83E, 0xE006);
4843 r8168_mac_ocp_write(tp, 0xF840, 0x74F8);
4844 r8168_mac_ocp_write(tp, 0xF842, 0x48C4);
4845 r8168_mac_ocp_write(tp, 0xF844, 0x8CF8);
4846 r8168_mac_ocp_write(tp, 0xF846, 0xC404);
4847 r8168_mac_ocp_write(tp, 0xF848, 0xBC00);
4848 r8168_mac_ocp_write(tp, 0xF84A, 0xC403);
4849 r8168_mac_ocp_write(tp, 0xF84C, 0xBC00);
4850 r8168_mac_ocp_write(tp, 0xF84E, 0x0BF2);
4851 r8168_mac_ocp_write(tp, 0xF850, 0x0C0A);
4852 r8168_mac_ocp_write(tp, 0xF852, 0xE434);
4853 r8168_mac_ocp_write(tp, 0xF854, 0xD3C0);
4854 r8168_mac_ocp_write(tp, 0xF856, 0x49D9);
4855 r8168_mac_ocp_write(tp, 0xF858, 0xF01F);
4856 r8168_mac_ocp_write(tp, 0xF85A, 0xC526);
4857 r8168_mac_ocp_write(tp, 0xF85C, 0x64A5);
4858 r8168_mac_ocp_write(tp, 0xF85E, 0x1400);
4859 r8168_mac_ocp_write(tp, 0xF860, 0xF007);
4860 r8168_mac_ocp_write(tp, 0xF862, 0x0C01);
4861 r8168_mac_ocp_write(tp, 0xF864, 0x8CA5);
4862 r8168_mac_ocp_write(tp, 0xF866, 0x1C15);
4863 r8168_mac_ocp_write(tp, 0xF868, 0xC51B);
4864 r8168_mac_ocp_write(tp, 0xF86A, 0x9CA0);
4865 r8168_mac_ocp_write(tp, 0xF86C, 0xE013);
4866 r8168_mac_ocp_write(tp, 0xF86E, 0xC519);
4867 r8168_mac_ocp_write(tp, 0xF870, 0x74A0);
4868 r8168_mac_ocp_write(tp, 0xF872, 0x48C4);
4869 r8168_mac_ocp_write(tp, 0xF874, 0x8CA0);
4870 r8168_mac_ocp_write(tp, 0xF876, 0xC516);
4871 r8168_mac_ocp_write(tp, 0xF878, 0x74A4);
4872 r8168_mac_ocp_write(tp, 0xF87A, 0x48C8);
4873 r8168_mac_ocp_write(tp, 0xF87C, 0x48CA);
4874 r8168_mac_ocp_write(tp, 0xF87E, 0x9CA4);
4875 r8168_mac_ocp_write(tp, 0xF880, 0xC512);
4876 r8168_mac_ocp_write(tp, 0xF882, 0x1B00);
4877 r8168_mac_ocp_write(tp, 0xF884, 0x9BA0);
4878 r8168_mac_ocp_write(tp, 0xF886, 0x1B1C);
4879 r8168_mac_ocp_write(tp, 0xF888, 0x483F);
4880 r8168_mac_ocp_write(tp, 0xF88A, 0x9BA2);
4881 r8168_mac_ocp_write(tp, 0xF88C, 0x1B04);
4882 r8168_mac_ocp_write(tp, 0xF88E, 0xC508);
4883 r8168_mac_ocp_write(tp, 0xF890, 0x9BA0);
4884 r8168_mac_ocp_write(tp, 0xF892, 0xC505);
4885 r8168_mac_ocp_write(tp, 0xF894, 0xBD00);
4886 r8168_mac_ocp_write(tp, 0xF896, 0xC502);
4887 r8168_mac_ocp_write(tp, 0xF898, 0xBD00);
4888 r8168_mac_ocp_write(tp, 0xF89A, 0x0300);
4889 r8168_mac_ocp_write(tp, 0xF89C, 0x051E);
4890 r8168_mac_ocp_write(tp, 0xF89E, 0xE434);
4891 r8168_mac_ocp_write(tp, 0xF8A0, 0xE018);
4892 r8168_mac_ocp_write(tp, 0xF8A2, 0xE092);
4893 r8168_mac_ocp_write(tp, 0xF8A4, 0xDE20);
4894 r8168_mac_ocp_write(tp, 0xF8A6, 0xD3C0);
4895 r8168_mac_ocp_write(tp, 0xF8A8, 0xC50F);
4896 r8168_mac_ocp_write(tp, 0xF8AA, 0x76A4);
4897 r8168_mac_ocp_write(tp, 0xF8AC, 0x49E3);
4898 r8168_mac_ocp_write(tp, 0xF8AE, 0xF007);
4899 r8168_mac_ocp_write(tp, 0xF8B0, 0x49C0);
4900 r8168_mac_ocp_write(tp, 0xF8B2, 0xF103);
4901 r8168_mac_ocp_write(tp, 0xF8B4, 0xC607);
4902 r8168_mac_ocp_write(tp, 0xF8B6, 0xBE00);
4903 r8168_mac_ocp_write(tp, 0xF8B8, 0xC606);
4904 r8168_mac_ocp_write(tp, 0xF8BA, 0xBE00);
4905 r8168_mac_ocp_write(tp, 0xF8BC, 0xC602);
4906 r8168_mac_ocp_write(tp, 0xF8BE, 0xBE00);
4907 r8168_mac_ocp_write(tp, 0xF8C0, 0x0C4C);
4908 r8168_mac_ocp_write(tp, 0xF8C2, 0x0C28);
4909 r8168_mac_ocp_write(tp, 0xF8C4, 0x0C2C);
4910 r8168_mac_ocp_write(tp, 0xF8C6, 0xDC00);
4911 r8168_mac_ocp_write(tp, 0xF8C8, 0xC707);
4912 r8168_mac_ocp_write(tp, 0xF8CA, 0x1D00);
4913 r8168_mac_ocp_write(tp, 0xF8CC, 0x8DE2);
4914 r8168_mac_ocp_write(tp, 0xF8CE, 0x48C1);
4915 r8168_mac_ocp_write(tp, 0xF8D0, 0xC502);
4916 r8168_mac_ocp_write(tp, 0xF8D2, 0xBD00);
4917 r8168_mac_ocp_write(tp, 0xF8D4, 0x00AA);
4918 r8168_mac_ocp_write(tp, 0xF8D6, 0xE0C0);
4919 r8168_mac_ocp_write(tp, 0xF8D8, 0xC502);
4920 r8168_mac_ocp_write(tp, 0xF8DA, 0xBD00);
4921 r8168_mac_ocp_write(tp, 0xF8DC, 0x0132);
4922
4923 r8168_mac_ocp_write(tp, 0xFC26, 0x8000);
4924
4925 r8168_mac_ocp_write(tp, 0xFC2A, 0x0743);
4926 r8168_mac_ocp_write(tp, 0xFC2C, 0x0801);
4927 r8168_mac_ocp_write(tp, 0xFC2E, 0x0BE9);
4928 r8168_mac_ocp_write(tp, 0xFC30, 0x02FD);
4929 r8168_mac_ocp_write(tp, 0xFC32, 0x0C25);
4930 r8168_mac_ocp_write(tp, 0xFC34, 0x00A9);
4931 r8168_mac_ocp_write(tp, 0xFC36, 0x012D);
4932
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004933 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08004934}
4935
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004936static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
4937{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004938 static const struct ephy_info e_info_8168h_1[] = {
4939 { 0x1e, 0x0800, 0x0001 },
4940 { 0x1d, 0x0000, 0x0800 },
4941 { 0x05, 0xffff, 0x2089 },
4942 { 0x06, 0xffff, 0x5881 },
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004943 { 0x04, 0xffff, 0x854a },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004944 { 0x01, 0xffff, 0x068b }
4945 };
Heiner Kallweitef712ed2019-08-04 09:47:51 +02004946 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004947
4948 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004949 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004950 rtl_ephy_init(tp, e_info_8168h_1);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004951
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004952 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004953 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004954
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004955 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004956
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004957 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004958
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004959 rtl_reset_packet_filter(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004960
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004961 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004962
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004963 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004964
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004965 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004966
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004967 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004968
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004969 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4970 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004971
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004972 rtl8168_config_eee_mac(tp);
4973
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004974 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4975 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004976
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004977 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004978
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004979 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004980
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004981 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004982
4983 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08004984 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004985 rtl_writephy(tp, 0x1f, 0x0000);
4986 if (rg_saw_cnt > 0) {
4987 u16 sw_cnt_1ms_ini;
4988
4989 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
4990 sw_cnt_1ms_ini &= 0x0fff;
Heiner Kallweitef712ed2019-08-04 09:47:51 +02004991 r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004992 }
4993
Heiner Kallweitef712ed2019-08-04 09:47:51 +02004994 r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070);
4995 r8168_mac_ocp_modify(tp, 0xe052, 0x6000, 0x8008);
4996 r8168_mac_ocp_modify(tp, 0xe0d6, 0x01ff, 0x017f);
4997 r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004998
4999 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5000 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5001 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5002 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005003
5004 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005005}
5006
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005007static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5008{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005009 rtl8168ep_stop_cmac(tp);
5010
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005011 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02005012 rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005013
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005014 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005015
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005016 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005017
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005018 rtl_reset_packet_filter(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005019
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005020 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005021
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005022 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005023
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005024 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005025
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005026 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5027 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005028
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005029 rtl8168_config_eee_mac(tp);
5030
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005031 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005032
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005033 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005034
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005035 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005036}
5037
5038static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5039{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005040 static const struct ephy_info e_info_8168ep_1[] = {
5041 { 0x00, 0xffff, 0x10ab },
5042 { 0x06, 0xffff, 0xf030 },
5043 { 0x08, 0xffff, 0x2006 },
5044 { 0x0d, 0xffff, 0x1666 },
5045 { 0x0c, 0x3ff0, 0x0000 }
5046 };
5047
5048 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005049 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005050 rtl_ephy_init(tp, e_info_8168ep_1);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005051
5052 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005053
5054 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005055}
5056
5057static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5058{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005059 static const struct ephy_info e_info_8168ep_2[] = {
5060 { 0x00, 0xffff, 0x10a3 },
5061 { 0x19, 0xffff, 0xfc00 },
5062 { 0x1e, 0xffff, 0x20ea }
5063 };
5064
5065 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005066 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005067 rtl_ephy_init(tp, e_info_8168ep_2);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005068
5069 rtl_hw_start_8168ep(tp);
5070
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005071 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5072 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005073
5074 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005075}
5076
5077static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5078{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005079 static const struct ephy_info e_info_8168ep_3[] = {
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02005080 { 0x00, 0x0000, 0x0080 },
5081 { 0x0d, 0x0100, 0x0200 },
5082 { 0x19, 0x8021, 0x0000 },
5083 { 0x1e, 0x0000, 0x2000 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005084 };
5085
5086 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005087 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005088 rtl_ephy_init(tp, e_info_8168ep_3);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005089
5090 rtl_hw_start_8168ep(tp);
5091
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005092 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5093 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005094
Heiner Kallweitef712ed2019-08-04 09:47:51 +02005095 r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x0271);
5096 r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
5097 r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005098
5099 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005100}
5101
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005102static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005103{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005104 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005105 { 0x01, 0, 0x6e65 },
5106 { 0x02, 0, 0x091f },
5107 { 0x03, 0, 0xc2f9 },
5108 { 0x06, 0, 0xafb5 },
5109 { 0x07, 0, 0x0e00 },
5110 { 0x19, 0, 0xec80 },
5111 { 0x01, 0, 0x2e65 },
5112 { 0x01, 0, 0x6e65 }
5113 };
5114 u8 cfg1;
5115
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005116 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005117
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005118 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005119
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005120 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005121
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005122 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005123 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005124 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005125
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005126 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005127 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005128 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005129
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005130 rtl_ephy_init(tp, e_info_8102e_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005131}
5132
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005133static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005134{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005135 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005136
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005137 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005138
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005139 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5140 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005141}
5142
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005143static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005144{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005145 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005146
Francois Romieufdf6fc02012-07-06 22:40:38 +02005147 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005148}
5149
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005150static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005151{
5152 static const struct ephy_info e_info_8105e_1[] = {
5153 { 0x07, 0, 0x4000 },
5154 { 0x19, 0, 0x0200 },
5155 { 0x19, 0, 0x0020 },
5156 { 0x1e, 0, 0x2000 },
5157 { 0x03, 0, 0x0001 },
5158 { 0x19, 0, 0x0100 },
5159 { 0x19, 0, 0x0004 },
5160 { 0x0a, 0, 0x0020 }
5161 };
5162
Francois Romieucecb5fd2011-04-01 10:21:07 +02005163 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005164 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005165
Francois Romieucecb5fd2011-04-01 10:21:07 +02005166 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005167 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005168
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005169 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5170 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005171
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005172 rtl_ephy_init(tp, e_info_8105e_1);
hayeswangb51ecea2014-07-09 14:52:51 +08005173
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005174 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005175}
5176
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005177static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005178{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005179 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005180 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005181}
5182
Hayes Wang7e18dca2012-03-30 14:33:02 +08005183static void rtl_hw_start_8402(struct rtl8169_private *tp)
5184{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005185 static const struct ephy_info e_info_8402[] = {
5186 { 0x19, 0xffff, 0xff64 },
5187 { 0x1e, 0, 0x4000 }
5188 };
5189
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005190 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005191
5192 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005193 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005194
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005195 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005196
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005197 rtl_ephy_init(tp, e_info_8402);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005198
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005199 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005200
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005201 rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005202 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005203 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5204 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
5205 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
hayeswangb51ecea2014-07-09 14:52:51 +08005206
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005207 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005208}
5209
Hayes Wang5598bfe2012-07-02 17:23:21 +08005210static void rtl_hw_start_8106(struct rtl8169_private *tp)
5211{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005212 rtl_hw_aspm_clkreq_enable(tp, false);
5213
Hayes Wang5598bfe2012-07-02 17:23:21 +08005214 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005215 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005216
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005217 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5218 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5219 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005220
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005221 rtl_pcie_state_l2l3_disable(tp);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005222 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005223}
5224
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02005225DECLARE_RTL_COND(rtl_mac_ocp_e00e_cond)
5226{
5227 return r8168_mac_ocp_read(tp, 0xe00e) & BIT(13);
5228}
5229
5230static void rtl_hw_start_8125_common(struct rtl8169_private *tp)
5231{
5232 rtl_pcie_state_l2l3_disable(tp);
5233
5234 RTL_W16(tp, 0x382, 0x221b);
5235 RTL_W8(tp, 0x4500, 0);
5236 RTL_W16(tp, 0x4800, 0);
5237
5238 /* disable UPS */
5239 r8168_mac_ocp_modify(tp, 0xd40a, 0x0010, 0x0000);
5240
5241 RTL_W8(tp, Config1, RTL_R8(tp, Config1) & ~0x10);
5242
5243 r8168_mac_ocp_write(tp, 0xc140, 0xffff);
5244 r8168_mac_ocp_write(tp, 0xc142, 0xffff);
5245
5246 r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x03a9);
5247 r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
5248 r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);
5249
5250 /* disable new tx descriptor format */
5251 r8168_mac_ocp_modify(tp, 0xeb58, 0x0001, 0x0000);
5252
5253 r8168_mac_ocp_modify(tp, 0xe614, 0x0700, 0x0400);
5254 r8168_mac_ocp_modify(tp, 0xe63e, 0x0c30, 0x0020);
5255 r8168_mac_ocp_modify(tp, 0xc0b4, 0x0000, 0x000c);
5256 r8168_mac_ocp_modify(tp, 0xeb6a, 0x00ff, 0x0033);
5257 r8168_mac_ocp_modify(tp, 0xeb50, 0x03e0, 0x0040);
5258 r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0030);
5259 r8168_mac_ocp_modify(tp, 0xe040, 0x1000, 0x0000);
5260 r8168_mac_ocp_modify(tp, 0xe0c0, 0x4f0f, 0x4403);
5261 r8168_mac_ocp_modify(tp, 0xe052, 0x0080, 0x0067);
5262 r8168_mac_ocp_modify(tp, 0xc0ac, 0x0080, 0x1f00);
5263 r8168_mac_ocp_modify(tp, 0xd430, 0x0fff, 0x047f);
5264 r8168_mac_ocp_modify(tp, 0xe84c, 0x0000, 0x00c0);
5265 r8168_mac_ocp_modify(tp, 0xea1c, 0x0004, 0x0000);
5266 r8168_mac_ocp_modify(tp, 0xeb54, 0x0000, 0x0001);
5267 udelay(1);
5268 r8168_mac_ocp_modify(tp, 0xeb54, 0x0001, 0x0000);
5269 RTL_W16(tp, 0x1880, RTL_R16(tp, 0x1880) & ~0x0030);
5270
5271 r8168_mac_ocp_write(tp, 0xe098, 0xc302);
5272
5273 rtl_udelay_loop_wait_low(tp, &rtl_mac_ocp_e00e_cond, 1000, 10);
5274
Heiner Kallweitb3a42e32019-08-28 22:29:05 +02005275 rtl8125_config_eee_mac(tp);
5276
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02005277 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5278 udelay(10);
5279}
5280
5281static void rtl_hw_start_8125_1(struct rtl8169_private *tp)
5282{
5283 static const struct ephy_info e_info_8125_1[] = {
5284 { 0x01, 0xffff, 0xa812 },
5285 { 0x09, 0xffff, 0x520c },
5286 { 0x04, 0xffff, 0xd000 },
5287 { 0x0d, 0xffff, 0xf702 },
5288 { 0x0a, 0xffff, 0x8653 },
5289 { 0x06, 0xffff, 0x001e },
5290 { 0x08, 0xffff, 0x3595 },
5291 { 0x20, 0xffff, 0x9455 },
5292 { 0x21, 0xffff, 0x99ff },
5293 { 0x02, 0xffff, 0x6046 },
5294 { 0x29, 0xffff, 0xfe00 },
5295 { 0x23, 0xffff, 0xab62 },
5296
5297 { 0x41, 0xffff, 0xa80c },
5298 { 0x49, 0xffff, 0x520c },
5299 { 0x44, 0xffff, 0xd000 },
5300 { 0x4d, 0xffff, 0xf702 },
5301 { 0x4a, 0xffff, 0x8653 },
5302 { 0x46, 0xffff, 0x001e },
5303 { 0x48, 0xffff, 0x3595 },
5304 { 0x60, 0xffff, 0x9455 },
5305 { 0x61, 0xffff, 0x99ff },
5306 { 0x42, 0xffff, 0x6046 },
5307 { 0x69, 0xffff, 0xfe00 },
5308 { 0x63, 0xffff, 0xab62 },
5309 };
5310
5311 rtl_set_def_aspm_entry_latency(tp);
5312
5313 /* disable aspm and clock request before access ephy */
5314 rtl_hw_aspm_clkreq_enable(tp, false);
5315 rtl_ephy_init(tp, e_info_8125_1);
5316
5317 rtl_hw_start_8125_common(tp);
5318}
5319
5320static void rtl_hw_start_8125_2(struct rtl8169_private *tp)
5321{
5322 static const struct ephy_info e_info_8125_2[] = {
5323 { 0x04, 0xffff, 0xd000 },
5324 { 0x0a, 0xffff, 0x8653 },
5325 { 0x23, 0xffff, 0xab66 },
5326 { 0x20, 0xffff, 0x9455 },
5327 { 0x21, 0xffff, 0x99ff },
5328 { 0x29, 0xffff, 0xfe04 },
5329
5330 { 0x44, 0xffff, 0xd000 },
5331 { 0x4a, 0xffff, 0x8653 },
5332 { 0x63, 0xffff, 0xab66 },
5333 { 0x60, 0xffff, 0x9455 },
5334 { 0x61, 0xffff, 0x99ff },
5335 { 0x69, 0xffff, 0xfe04 },
5336 };
5337
5338 rtl_set_def_aspm_entry_latency(tp);
5339
5340 /* disable aspm and clock request before access ephy */
5341 rtl_hw_aspm_clkreq_enable(tp, false);
5342 rtl_ephy_init(tp, e_info_8125_2);
5343
5344 rtl_hw_start_8125_common(tp);
5345}
5346
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005347static void rtl_hw_config(struct rtl8169_private *tp)
5348{
5349 static const rtl_generic_fct hw_configs[] = {
5350 [RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
5351 [RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
5352 [RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
5353 [RTL_GIGA_MAC_VER_10] = NULL,
5354 [RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168bb,
5355 [RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168bef,
5356 [RTL_GIGA_MAC_VER_13] = NULL,
5357 [RTL_GIGA_MAC_VER_14] = NULL,
5358 [RTL_GIGA_MAC_VER_15] = NULL,
5359 [RTL_GIGA_MAC_VER_16] = NULL,
5360 [RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168bef,
5361 [RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
5362 [RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
5363 [RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
5364 [RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
5365 [RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
5366 [RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
5367 [RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
5368 [RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
5369 [RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
5370 [RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
5371 [RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
5372 [RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
5373 [RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
5374 [RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168dp,
5375 [RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
5376 [RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
5377 [RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
5378 [RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
5379 [RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
5380 [RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
5381 [RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
5382 [RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
5383 [RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
5384 [RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
5385 [RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
5386 [RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
5387 [RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
5388 [RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
5389 [RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
5390 [RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
5391 [RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
5392 [RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
5393 [RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
5394 [RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02005395 [RTL_GIGA_MAC_VER_60] = rtl_hw_start_8125_1,
5396 [RTL_GIGA_MAC_VER_61] = rtl_hw_start_8125_2,
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005397 };
5398
5399 if (hw_configs[tp->mac_version])
5400 hw_configs[tp->mac_version](tp);
5401}
5402
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02005403static void rtl_hw_start_8125(struct rtl8169_private *tp)
5404{
5405 int i;
5406
5407 /* disable interrupt coalescing */
5408 for (i = 0xa00; i < 0xb00; i += 4)
5409 RTL_W32(tp, i, 0);
5410
5411 rtl_hw_config(tp);
5412}
5413
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005414static void rtl_hw_start_8168(struct rtl8169_private *tp)
5415{
Francois Romieucecb5fd2011-04-01 10:21:07 +02005416 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005417 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005418 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005419 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005420
Heiner Kallweit272b2262019-06-14 07:55:21 +02005421 if (rtl_is_8168evl_up(tp))
5422 RTL_W8(tp, MaxTxPacketSize, EarlySize);
5423 else
5424 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005425
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005426 rtl_hw_config(tp);
Heiner Kallweitbcf2b862019-08-28 22:26:13 +02005427
5428 /* disable interrupt coalescing */
5429 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005430}
5431
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005432static void rtl_hw_start_8169(struct rtl8169_private *tp)
5433{
5434 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
5435 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
5436
5437 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
5438
5439 tp->cp_cmd |= PCIMulRW;
5440
5441 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5442 tp->mac_version == RTL_GIGA_MAC_VER_03) {
5443 netif_dbg(tp, drv, tp->dev,
5444 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
5445 tp->cp_cmd |= (1 << 14);
5446 }
5447
5448 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5449
5450 rtl8169_set_magic_reg(tp, tp->mac_version);
5451
5452 RTL_W32(tp, RxMissed, 0);
Heiner Kallweitbcf2b862019-08-28 22:26:13 +02005453
5454 /* disable interrupt coalescing */
5455 RTL_W16(tp, IntrMitigate, 0x0000);
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005456}
5457
5458static void rtl_hw_start(struct rtl8169_private *tp)
5459{
5460 rtl_unlock_config_regs(tp);
5461
5462 tp->cp_cmd &= CPCMD_MASK;
5463 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5464
5465 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
5466 rtl_hw_start_8169(tp);
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02005467 else if (rtl_is_8125(tp))
5468 rtl_hw_start_8125(tp);
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005469 else
5470 rtl_hw_start_8168(tp);
5471
5472 rtl_set_rx_max_size(tp);
5473 rtl_set_rx_tx_desc_registers(tp);
5474 rtl_lock_config_regs(tp);
5475
Heiner Kallweit4ebcb112019-10-09 20:55:48 +02005476 rtl_jumbo_config(tp, tp->dev->mtu);
5477
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005478 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
Heiner Kallweit73660162019-08-28 22:26:51 +02005479 RTL_R16(tp, CPlusCmd);
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005480 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
5481 rtl_init_rxcfg(tp);
5482 rtl_set_tx_config_registers(tp);
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005483 rtl_set_rx_mode(tp->dev);
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005484 rtl_irq_enable(tp);
5485}
5486
Linus Torvalds1da177e2005-04-16 15:20:36 -07005487static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5488{
Francois Romieud58d46b2011-05-03 16:38:29 +02005489 struct rtl8169_private *tp = netdev_priv(dev);
5490
Heiner Kallweit4ebcb112019-10-09 20:55:48 +02005491 rtl_jumbo_config(tp, new_mtu);
Francois Romieud58d46b2011-05-03 16:38:29 +02005492
Linus Torvalds1da177e2005-04-16 15:20:36 -07005493 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005494 netdev_update_features(dev);
5495
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005496 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005497}
5498
5499static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5500{
Al Viro95e09182007-12-22 18:55:39 +00005501 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005502 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5503}
5504
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005505static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005506{
5507 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5508
Alexander Duycka0750132014-12-11 15:02:17 -08005509 /* Force memory writes to complete before releasing descriptor */
5510 dma_wmb();
5511
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005512 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005513}
5514
Heiner Kallweit32879f02019-08-07 21:38:22 +02005515static struct page *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5516 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005517{
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005518 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005519 int node = dev_to_node(d);
Heiner Kallweit32879f02019-08-07 21:38:22 +02005520 dma_addr_t mapping;
5521 struct page *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005522
Heiner Kallweit32879f02019-08-07 21:38:22 +02005523 data = alloc_pages_node(node, GFP_KERNEL, get_order(R8169_RX_BUF_SIZE));
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005524 if (!data)
5525 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005526
Heiner Kallweit32879f02019-08-07 21:38:22 +02005527 mapping = dma_map_page(d, data, 0, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005528 if (unlikely(dma_mapping_error(d, mapping))) {
5529 if (net_ratelimit())
5530 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Heiner Kallweit32879f02019-08-07 21:38:22 +02005531 __free_pages(data, get_order(R8169_RX_BUF_SIZE));
5532 return NULL;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005533 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005534
Heiner Kallweitd731af72018-04-17 23:26:41 +02005535 desc->addr = cpu_to_le64(mapping);
5536 rtl8169_mark_to_asic(desc);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005537
Heiner Kallweit32879f02019-08-07 21:38:22 +02005538 return data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005539}
5540
5541static void rtl8169_rx_clear(struct rtl8169_private *tp)
5542{
Francois Romieu07d3f512007-02-21 22:40:46 +01005543 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005544
Heiner Kallweiteb2e7f02019-08-09 22:59:07 +02005545 for (i = 0; i < NUM_RX_DESC && tp->Rx_databuff[i]; i++) {
5546 dma_unmap_page(tp_to_dev(tp),
5547 le64_to_cpu(tp->RxDescArray[i].addr),
5548 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
5549 __free_pages(tp->Rx_databuff[i], get_order(R8169_RX_BUF_SIZE));
5550 tp->Rx_databuff[i] = NULL;
5551 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005552 }
5553}
5554
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005555static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005556{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005557 desc->opts1 |= cpu_to_le32(RingEnd);
5558}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005559
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005560static int rtl8169_rx_fill(struct rtl8169_private *tp)
5561{
5562 unsigned int i;
5563
5564 for (i = 0; i < NUM_RX_DESC; i++) {
Heiner Kallweit32879f02019-08-07 21:38:22 +02005565 struct page *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005566
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005567 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005568 if (!data) {
5569 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005570 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005571 }
5572 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005573 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005574
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005575 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5576 return 0;
5577
5578err_out:
5579 rtl8169_rx_clear(tp);
5580 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005581}
5582
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005583static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005584{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005585 rtl8169_init_ring_indexes(tp);
5586
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005587 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5588 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005589
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005590 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005591}
5592
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005593static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005594 struct TxDesc *desc)
5595{
5596 unsigned int len = tx_skb->len;
5597
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005598 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5599
Linus Torvalds1da177e2005-04-16 15:20:36 -07005600 desc->opts1 = 0x00;
5601 desc->opts2 = 0x00;
5602 desc->addr = 0x00;
5603 tx_skb->len = 0;
5604}
5605
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005606static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5607 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005608{
5609 unsigned int i;
5610
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005611 for (i = 0; i < n; i++) {
5612 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005613 struct ring_info *tx_skb = tp->tx_skb + entry;
5614 unsigned int len = tx_skb->len;
5615
5616 if (len) {
5617 struct sk_buff *skb = tx_skb->skb;
5618
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005619 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005620 tp->TxDescArray + entry);
5621 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005622 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005623 tx_skb->skb = NULL;
5624 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005625 }
5626 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005627}
5628
5629static void rtl8169_tx_clear(struct rtl8169_private *tp)
5630{
5631 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005632 tp->cur_tx = tp->dirty_tx = 0;
Florian Westphald92060b2018-10-20 12:25:27 +02005633 netdev_reset_queue(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005634}
5635
Francois Romieu4422bcd2012-01-26 11:23:32 +01005636static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005637{
David Howellsc4028952006-11-22 14:57:56 +00005638 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005639 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005640
Francois Romieuda78dbf2012-01-26 14:18:23 +01005641 napi_disable(&tp->napi);
5642 netif_stop_queue(dev);
Paul E. McKenney16f11502018-11-05 17:07:39 -08005643 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005644
françois romieuc7c2c392011-12-04 20:30:52 +00005645 rtl8169_hw_reset(tp);
5646
Francois Romieu56de4142011-03-15 17:29:31 +01005647 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005648 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005649
Linus Torvalds1da177e2005-04-16 15:20:36 -07005650 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005651 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005652
Francois Romieuda78dbf2012-01-26 14:18:23 +01005653 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005654 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005655 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005656}
5657
5658static void rtl8169_tx_timeout(struct net_device *dev)
5659{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005660 struct rtl8169_private *tp = netdev_priv(dev);
5661
5662 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005663}
5664
Heiner Kallweit734c1402018-11-22 21:56:48 +01005665static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
5666{
5667 u32 status = opts0 | len;
5668
5669 if (entry == NUM_TX_DESC - 1)
5670 status |= RingEnd;
5671
5672 return cpu_to_le32(status);
5673}
5674
Linus Torvalds1da177e2005-04-16 15:20:36 -07005675static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005676 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005677{
5678 struct skb_shared_info *info = skb_shinfo(skb);
5679 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005680 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005681 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005682
5683 entry = tp->cur_tx;
5684 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005685 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005686 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005687 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005688 void *addr;
5689
5690 entry = (entry + 1) % NUM_TX_DESC;
5691
5692 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005693 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005694 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005695 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005696 if (unlikely(dma_mapping_error(d, mapping))) {
5697 if (net_ratelimit())
5698 netif_err(tp, drv, tp->dev,
5699 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005700 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005701 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005702
Heiner Kallweit734c1402018-11-22 21:56:48 +01005703 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005704 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005705 txd->addr = cpu_to_le64(mapping);
5706
5707 tp->tx_skb[entry].len = len;
5708 }
5709
5710 if (cur_frag) {
5711 tp->tx_skb[entry].skb = skb;
5712 txd->opts1 |= cpu_to_le32(LastFrag);
5713 }
5714
5715 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005716
5717err_out:
5718 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5719 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005720}
5721
françois romieub423e9a2013-05-18 01:24:46 +00005722static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
5723{
5724 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
5725}
5726
hayeswange9746042014-07-11 16:25:58 +08005727/* msdn_giant_send_check()
5728 * According to the document of microsoft, the TCP Pseudo Header excludes the
5729 * packet length for IPv6 TCP large packets.
5730 */
5731static int msdn_giant_send_check(struct sk_buff *skb)
5732{
5733 const struct ipv6hdr *ipv6h;
5734 struct tcphdr *th;
5735 int ret;
5736
5737 ret = skb_cow_head(skb, 0);
5738 if (ret)
5739 return ret;
5740
5741 ipv6h = ipv6_hdr(skb);
5742 th = tcp_hdr(skb);
5743
5744 th->check = 0;
5745 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
5746
5747 return ret;
5748}
5749
Heiner Kallweit87945b62019-05-31 19:55:11 +02005750static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005751{
Michał Mirosław350fb322011-04-08 06:35:56 +00005752 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005753
Francois Romieu2b7b4312011-04-18 22:53:24 -07005754 if (mss) {
5755 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08005756 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
5757 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5758 const struct iphdr *ip = ip_hdr(skb);
5759
5760 if (ip->protocol == IPPROTO_TCP)
5761 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
5762 else if (ip->protocol == IPPROTO_UDP)
5763 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
5764 else
5765 WARN_ON_ONCE(1);
5766 }
hayeswang5888d3f2014-07-11 16:25:56 +08005767}
5768
5769static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
5770 struct sk_buff *skb, u32 *opts)
5771{
hayeswangbdfa4ed2014-07-11 16:25:57 +08005772 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08005773 u32 mss = skb_shinfo(skb)->gso_size;
5774
5775 if (mss) {
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005776 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005777 case htons(ETH_P_IP):
5778 opts[0] |= TD1_GTSENV4;
5779 break;
5780
5781 case htons(ETH_P_IPV6):
5782 if (msdn_giant_send_check(skb))
5783 return false;
5784
5785 opts[0] |= TD1_GTSENV6;
5786 break;
5787
5788 default:
5789 WARN_ON_ONCE(1);
5790 break;
5791 }
5792
hayeswangbdfa4ed2014-07-11 16:25:57 +08005793 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08005794 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005795 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08005796 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005797
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005798 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005799 case htons(ETH_P_IP):
5800 opts[1] |= TD1_IPv4_CS;
5801 ip_protocol = ip_hdr(skb)->protocol;
5802 break;
5803
5804 case htons(ETH_P_IPV6):
5805 opts[1] |= TD1_IPv6_CS;
5806 ip_protocol = ipv6_hdr(skb)->nexthdr;
5807 break;
5808
5809 default:
5810 ip_protocol = IPPROTO_RAW;
5811 break;
5812 }
5813
5814 if (ip_protocol == IPPROTO_TCP)
5815 opts[1] |= TD1_TCP_CS;
5816 else if (ip_protocol == IPPROTO_UDP)
5817 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005818 else
5819 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08005820
5821 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00005822 } else {
5823 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005824 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005825 }
hayeswang5888d3f2014-07-11 16:25:56 +08005826
françois romieub423e9a2013-05-18 01:24:46 +00005827 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005828}
5829
Heiner Kallweit76085c92018-11-22 22:03:08 +01005830static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
5831 unsigned int nr_frags)
5832{
5833 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
5834
5835 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
5836 return slots_avail > nr_frags;
5837}
5838
Heiner Kallweit87945b62019-05-31 19:55:11 +02005839/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
5840static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
5841{
5842 switch (tp->mac_version) {
5843 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
5844 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
5845 return false;
5846 default:
5847 return true;
5848 }
5849}
5850
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02005851static void rtl8169_doorbell(struct rtl8169_private *tp)
5852{
5853 if (rtl_is_8125(tp))
5854 RTL_W16(tp, TxPoll_8125, BIT(0));
5855 else
5856 RTL_W8(tp, TxPoll, NPQ);
5857}
5858
Stephen Hemminger613573252009-08-31 19:50:58 +00005859static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5860 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005861{
5862 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005863 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005864 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005865 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005866 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005867 u32 opts[2], len;
Heiner Kallweitef143582019-07-28 11:25:19 +02005868 bool stop_queue;
5869 bool door_bell;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005870 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02005871
Heiner Kallweit76085c92018-11-22 22:03:08 +01005872 if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005873 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005874 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005875 }
5876
5877 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005878 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005879
Heiner Kallweit355f9482019-06-06 07:49:17 +02005880 opts[1] = rtl8169_tx_vlan_tag(skb);
françois romieub423e9a2013-05-18 01:24:46 +00005881 opts[0] = DescOwn;
5882
Heiner Kallweit87945b62019-05-31 19:55:11 +02005883 if (rtl_chip_supports_csum_v2(tp)) {
Heiner Kallweit96ea7722019-07-26 21:50:34 +02005884 if (!rtl8169_tso_csum_v2(tp, skb, opts))
5885 goto err_dma_0;
Heiner Kallweit87945b62019-05-31 19:55:11 +02005886 } else {
5887 rtl8169_tso_csum_v1(skb, opts);
hayeswange9746042014-07-11 16:25:58 +08005888 }
françois romieub423e9a2013-05-18 01:24:46 +00005889
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005890 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005891 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005892 if (unlikely(dma_mapping_error(d, mapping))) {
5893 if (net_ratelimit())
5894 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005895 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005896 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005897
5898 tp->tx_skb[entry].len = len;
5899 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005900
Francois Romieu2b7b4312011-04-18 22:53:24 -07005901 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005902 if (frags < 0)
5903 goto err_dma_1;
5904 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005905 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005906 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07005907 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005908 tp->tx_skb[entry].skb = skb;
5909 }
5910
Francois Romieu2b7b4312011-04-18 22:53:24 -07005911 txd->opts2 = cpu_to_le32(opts[1]);
5912
Richard Cochran5047fb52012-03-10 07:29:42 +00005913 skb_tx_timestamp(skb);
5914
Alexander Duycka0750132014-12-11 15:02:17 -08005915 /* Force memory writes to complete before releasing descriptor */
5916 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005917
Heiner Kallweitef143582019-07-28 11:25:19 +02005918 door_bell = __netdev_sent_queue(dev, skb->len, netdev_xmit_more());
5919
Heiner Kallweit734c1402018-11-22 21:56:48 +01005920 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005921
Alexander Duycka0750132014-12-11 15:02:17 -08005922 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00005923 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005924
Alexander Duycka0750132014-12-11 15:02:17 -08005925 tp->cur_tx += frags + 1;
5926
Heiner Kallweitef143582019-07-28 11:25:19 +02005927 stop_queue = !rtl_tx_slots_avail(tp, MAX_SKB_FRAGS);
5928 if (unlikely(stop_queue)) {
Heiner Kallweit0255d592019-02-10 15:28:04 +01005929 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
5930 * not miss a ring update when it notices a stopped queue.
5931 */
5932 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005933 netif_stop_queue(dev);
Heiner Kallweit4773f9b2019-08-12 20:47:40 +02005934 door_bell = true;
Heiner Kallweitef143582019-07-28 11:25:19 +02005935 }
5936
5937 if (door_bell)
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02005938 rtl8169_doorbell(tp);
Heiner Kallweitef143582019-07-28 11:25:19 +02005939
5940 if (unlikely(stop_queue)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01005941 /* Sync with rtl_tx:
5942 * - publish queue status and cur_tx ring index (write barrier)
5943 * - refresh dirty_tx ring index (read barrier).
5944 * May the current thread have a pessimistic view of the ring
5945 * status and forget to wake up queue, a racing rtl_tx thread
5946 * can't.
5947 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005948 smp_mb();
Heiner Kallweit76085c92018-11-22 22:03:08 +01005949 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
Heiner Kallweit601ed4d2019-03-21 21:41:48 +01005950 netif_start_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005951 }
5952
Stephen Hemminger613573252009-08-31 19:50:58 +00005953 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005954
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005955err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005956 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005957err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07005958 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005959 dev->stats.tx_dropped++;
5960 return NETDEV_TX_OK;
5961
5962err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005963 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005964 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00005965 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005966}
5967
Heiner Kallweite64e0c82019-07-26 21:49:22 +02005968static netdev_features_t rtl8169_features_check(struct sk_buff *skb,
5969 struct net_device *dev,
5970 netdev_features_t features)
5971{
5972 int transport_offset = skb_transport_offset(skb);
5973 struct rtl8169_private *tp = netdev_priv(dev);
5974
5975 if (skb_is_gso(skb)) {
5976 if (transport_offset > GTTCPHO_MAX &&
5977 rtl_chip_supports_csum_v2(tp))
5978 features &= ~NETIF_F_ALL_TSO;
5979 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5980 if (skb->len < ETH_ZLEN) {
5981 switch (tp->mac_version) {
5982 case RTL_GIGA_MAC_VER_11:
5983 case RTL_GIGA_MAC_VER_12:
5984 case RTL_GIGA_MAC_VER_17:
5985 case RTL_GIGA_MAC_VER_34:
5986 features &= ~NETIF_F_CSUM_MASK;
5987 break;
5988 default:
5989 break;
5990 }
5991 }
5992
5993 if (transport_offset > TCPHO_MAX &&
5994 rtl_chip_supports_csum_v2(tp))
5995 features &= ~NETIF_F_CSUM_MASK;
5996 }
5997
5998 return vlan_features_check(skb, features);
5999}
6000
Linus Torvalds1da177e2005-04-16 15:20:36 -07006001static void rtl8169_pcierr_interrupt(struct net_device *dev)
6002{
6003 struct rtl8169_private *tp = netdev_priv(dev);
6004 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006005 u16 pci_status, pci_cmd;
6006
6007 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6008 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6009
Joe Perchesbf82c182010-02-09 11:49:50 +00006010 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6011 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006012
6013 /*
6014 * The recovery sequence below admits a very elaborated explanation:
6015 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006016 * - I did not see what else could be done;
6017 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006018 *
6019 * Feel free to adjust to your needs.
6020 */
Francois Romieua27993f2006-12-18 00:04:19 +01006021 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006022 pci_cmd &= ~PCI_COMMAND_PARITY;
6023 else
6024 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6025
6026 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006027
6028 pci_write_config_word(pdev, PCI_STATUS,
6029 pci_status & (PCI_STATUS_DETECTED_PARITY |
6030 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6031 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6032
Francois Romieu98ddf982012-01-31 10:47:34 +01006033 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006034}
6035
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006036static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
6037 int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006038{
Florian Westphald92060b2018-10-20 12:25:27 +02006039 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006040
Linus Torvalds1da177e2005-04-16 15:20:36 -07006041 dirty_tx = tp->dirty_tx;
6042 smp_rmb();
6043 tx_left = tp->cur_tx - dirty_tx;
6044
6045 while (tx_left > 0) {
6046 unsigned int entry = dirty_tx % NUM_TX_DESC;
6047 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006048 u32 status;
6049
Linus Torvalds1da177e2005-04-16 15:20:36 -07006050 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6051 if (status & DescOwn)
6052 break;
6053
Alexander Duycka0750132014-12-11 15:02:17 -08006054 /* This barrier is needed to keep us from reading
6055 * any other fields out of the Tx descriptor until
6056 * we know the status of DescOwn
6057 */
6058 dma_rmb();
6059
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006060 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006061 tp->TxDescArray + entry);
Heiner Kallweitae84bc12019-08-28 22:27:30 +02006062 if (tx_skb->skb) {
Florian Westphald92060b2018-10-20 12:25:27 +02006063 pkts_compl++;
6064 bytes_compl += tx_skb->skb->len;
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006065 napi_consume_skb(tx_skb->skb, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006066 tx_skb->skb = NULL;
6067 }
6068 dirty_tx++;
6069 tx_left--;
6070 }
6071
6072 if (tp->dirty_tx != dirty_tx) {
Florian Westphald92060b2018-10-20 12:25:27 +02006073 netdev_completed_queue(dev, pkts_compl, bytes_compl);
6074
6075 u64_stats_update_begin(&tp->tx_stats.syncp);
6076 tp->tx_stats.packets += pkts_compl;
6077 tp->tx_stats.bytes += bytes_compl;
6078 u64_stats_update_end(&tp->tx_stats.syncp);
6079
Linus Torvalds1da177e2005-04-16 15:20:36 -07006080 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006081 /* Sync with rtl8169_start_xmit:
6082 * - publish dirty_tx ring index (write barrier)
6083 * - refresh cur_tx ring index and queue status (read barrier)
6084 * May the current thread miss the stopped queue condition,
6085 * a racing xmit thread can only have a right view of the
6086 * ring status.
6087 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006088 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006089 if (netif_queue_stopped(dev) &&
Heiner Kallweit76085c92018-11-22 22:03:08 +01006090 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006091 netif_wake_queue(dev);
6092 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006093 /*
6094 * 8168 hack: TxPoll requests are lost when the Tx packets are
6095 * too close. Let's kick an extra TxPoll request when a burst
6096 * of start_xmit activity is detected (if it is not detected,
6097 * it is slow enough). -- FR
6098 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006099 if (tp->cur_tx != dirty_tx)
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02006100 rtl8169_doorbell(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006101 }
6102}
6103
Francois Romieu126fa4b2005-05-12 20:09:17 -04006104static inline int rtl8169_fragmented_frame(u32 status)
6105{
6106 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6107}
6108
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006109static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006110{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006111 u32 status = opts1 & RxProtoMask;
6112
6113 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006114 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006115 skb->ip_summed = CHECKSUM_UNNECESSARY;
6116 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006117 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006118}
6119
Francois Romieuda78dbf2012-01-26 14:18:23 +01006120static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006121{
6122 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006123 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006124
Linus Torvalds1da177e2005-04-16 15:20:36 -07006125 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006126
Timo Teräs9fba0812013-01-15 21:01:24 +00006127 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006128 unsigned int entry = cur_rx % NUM_RX_DESC;
Heiner Kallweit32879f02019-08-07 21:38:22 +02006129 const void *rx_buf = page_address(tp->Rx_databuff[entry]);
Francois Romieu126fa4b2005-05-12 20:09:17 -04006130 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006131 u32 status;
6132
Heiner Kallweit62028062018-04-17 23:30:29 +02006133 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006134 if (status & DescOwn)
6135 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006136
6137 /* This barrier is needed to keep us from reading
6138 * any other fields out of the Rx descriptor until
6139 * we know the status of DescOwn
6140 */
6141 dma_rmb();
6142
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006143 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006144 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6145 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006146 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006147 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006148 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006149 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006150 dev->stats.rx_crc_errors++;
Heiner Kallweite9588eb2019-05-25 21:14:39 +02006151 if (status & (RxRUNT | RxCRC) && !(status & RxRWT) &&
6152 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006153 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006154 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006155 } else {
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02006156 unsigned int pkt_size;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006157 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006158
6159process_pkt:
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02006160 pkt_size = status & GENMASK(13, 0);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006161 if (likely(!(dev->features & NETIF_F_RXFCS)))
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02006162 pkt_size -= ETH_FCS_LEN;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006163 /*
6164 * The driver does not support incoming fragmented
6165 * frames. They are seen as a symptom of over-mtu
6166 * sized frames.
6167 */
6168 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006169 dev->stats.rx_dropped++;
6170 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006171 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006172 }
6173
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02006174 skb = napi_alloc_skb(&tp->napi, pkt_size);
6175 if (unlikely(!skb)) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006176 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006177 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006178 }
6179
Heiner Kallweit3c95e502019-08-26 22:52:36 +02006180 dma_sync_single_for_cpu(tp_to_dev(tp),
6181 le64_to_cpu(desc->addr),
6182 pkt_size, DMA_FROM_DEVICE);
Heiner Kallweit32879f02019-08-07 21:38:22 +02006183 prefetch(rx_buf);
6184 skb_copy_to_linear_data(skb, rx_buf, pkt_size);
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02006185 skb->tail += pkt_size;
6186 skb->len = pkt_size;
6187
Heiner Kallweitd4ed7462019-08-23 20:07:26 +02006188 dma_sync_single_for_device(tp_to_dev(tp),
6189 le64_to_cpu(desc->addr),
6190 pkt_size, DMA_FROM_DEVICE);
6191
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006192 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006193 skb->protocol = eth_type_trans(skb, dev);
6194
Francois Romieu7a8fc772011-03-01 17:18:33 +01006195 rtl8169_rx_vlan_tag(desc, skb);
6196
françois romieu39174292015-11-11 23:35:18 +01006197 if (skb->pkt_type == PACKET_MULTICAST)
6198 dev->stats.multicast++;
6199
Heiner Kallweit448a2412019-04-03 19:54:12 +02006200 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006201
Junchang Wang8027aa22012-03-04 23:30:32 +01006202 u64_stats_update_begin(&tp->rx_stats.syncp);
6203 tp->rx_stats.packets++;
6204 tp->rx_stats.bytes += pkt_size;
6205 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006206 }
françois romieuce11ff52013-01-24 13:30:06 +00006207release_descriptor:
6208 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006209 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006210 }
6211
6212 count = cur_rx - tp->cur_rx;
6213 tp->cur_rx = cur_rx;
6214
Linus Torvalds1da177e2005-04-16 15:20:36 -07006215 return count;
6216}
6217
Francois Romieu07d3f512007-02-21 22:40:46 +01006218static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006219{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006220 struct rtl8169_private *tp = dev_instance;
Heiner Kallweitc1d532d2019-08-28 22:24:13 +02006221 u32 status = rtl_get_events(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006222
Heiner Kallweitc1d532d2019-08-28 22:24:13 +02006223 if (!tp->irq_enabled || (status & 0xffff) == 0xffff ||
6224 !(status & tp->irq_mask))
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006225 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006226
Heiner Kallweit38caff52018-10-18 22:19:28 +02006227 if (unlikely(status & SYSErr)) {
6228 rtl8169_pcierr_interrupt(tp->dev);
6229 goto out;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006230 }
6231
Heiner Kallweit703732f2019-01-19 22:07:05 +01006232 if (status & LinkChg)
6233 phy_mac_interrupt(tp->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006234
Heiner Kallweit38caff52018-10-18 22:19:28 +02006235 if (unlikely(status & RxFIFOOver &&
6236 tp->mac_version == RTL_GIGA_MAC_VER_11)) {
6237 netif_stop_queue(tp->dev);
6238 /* XXX - Hack alert. See rtl_task(). */
6239 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6240 }
6241
Heiner Kallweite62b2fd2019-04-14 11:48:39 +02006242 rtl_irq_disable(tp);
6243 napi_schedule_irqoff(&tp->napi);
Heiner Kallweit38caff52018-10-18 22:19:28 +02006244out:
6245 rtl_ack_events(tp, status);
6246
6247 return IRQ_HANDLED;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006248}
6249
Francois Romieu4422bcd2012-01-26 11:23:32 +01006250static void rtl_task(struct work_struct *work)
6251{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006252 static const struct {
6253 int bitnr;
6254 void (*action)(struct rtl8169_private *);
6255 } rtl_work[] = {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006256 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006257 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006258 struct rtl8169_private *tp =
6259 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006260 struct net_device *dev = tp->dev;
6261 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006262
Francois Romieuda78dbf2012-01-26 14:18:23 +01006263 rtl_lock_work(tp);
6264
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006265 if (!netif_running(dev) ||
6266 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006267 goto out_unlock;
6268
6269 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6270 bool pending;
6271
Francois Romieuda78dbf2012-01-26 14:18:23 +01006272 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006273 if (pending)
6274 rtl_work[i].action(tp);
6275 }
6276
6277out_unlock:
6278 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006279}
6280
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006281static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006282{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006283 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6284 struct net_device *dev = tp->dev;
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006285 int work_done;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006286
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006287 work_done = rtl_rx(dev, tp, (u32) budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006288
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006289 rtl_tx(dev, tp, budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006290
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006291 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006292 napi_complete_done(napi, work_done);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01006293 rtl_irq_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006294 }
6295
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006296 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006297}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006298
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006299static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006300{
6301 struct rtl8169_private *tp = netdev_priv(dev);
6302
6303 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6304 return;
6305
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006306 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6307 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006308}
6309
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006310static void r8169_phylink_handler(struct net_device *ndev)
6311{
6312 struct rtl8169_private *tp = netdev_priv(ndev);
6313
6314 if (netif_carrier_ok(ndev)) {
6315 rtl_link_chg_patch(tp);
6316 pm_request_resume(&tp->pci_dev->dev);
6317 } else {
6318 pm_runtime_idle(&tp->pci_dev->dev);
6319 }
6320
6321 if (net_ratelimit())
Heiner Kallweit703732f2019-01-19 22:07:05 +01006322 phy_print_status(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006323}
6324
6325static int r8169_phy_connect(struct rtl8169_private *tp)
6326{
Heiner Kallweit703732f2019-01-19 22:07:05 +01006327 struct phy_device *phydev = tp->phydev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006328 phy_interface_t phy_mode;
6329 int ret;
6330
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006331 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006332 PHY_INTERFACE_MODE_MII;
6333
6334 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6335 phy_mode);
6336 if (ret)
6337 return ret;
6338
Heiner Kallweit66058b12019-07-27 12:32:28 +02006339 if (!tp->supports_gmii)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006340 phy_set_max_speed(phydev, SPEED_100);
6341
Heiner Kallweit9cf9b842019-05-04 12:01:03 +02006342 phy_support_asym_pause(phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006343
6344 phy_attached_info(phydev);
6345
6346 return 0;
6347}
6348
Linus Torvalds1da177e2005-04-16 15:20:36 -07006349static void rtl8169_down(struct net_device *dev)
6350{
6351 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006352
Heiner Kallweit703732f2019-01-19 22:07:05 +01006353 phy_stop(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006354
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006355 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006356 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006357
Hayes Wang92fc43b2011-07-06 15:58:03 +08006358 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006359 /*
6360 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006361 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6362 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006363 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006364 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006365
Linus Torvalds1da177e2005-04-16 15:20:36 -07006366 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenney16f11502018-11-05 17:07:39 -08006367 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006368
Linus Torvalds1da177e2005-04-16 15:20:36 -07006369 rtl8169_tx_clear(tp);
6370
6371 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006372
6373 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006374}
6375
6376static int rtl8169_close(struct net_device *dev)
6377{
6378 struct rtl8169_private *tp = netdev_priv(dev);
6379 struct pci_dev *pdev = tp->pci_dev;
6380
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006381 pm_runtime_get_sync(&pdev->dev);
6382
Francois Romieucecb5fd2011-04-01 10:21:07 +02006383 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006384 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006385
Francois Romieuda78dbf2012-01-26 14:18:23 +01006386 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006387 /* Clear all task flags */
6388 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006389
Linus Torvalds1da177e2005-04-16 15:20:36 -07006390 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006391 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006392
Lekensteyn4ea72442013-07-22 09:53:30 +02006393 cancel_work_sync(&tp->wk.work);
6394
Heiner Kallweit703732f2019-01-19 22:07:05 +01006395 phy_disconnect(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006396
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006397 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006398
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006399 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6400 tp->RxPhyAddr);
6401 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6402 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006403 tp->TxDescArray = NULL;
6404 tp->RxDescArray = NULL;
6405
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006406 pm_runtime_put_sync(&pdev->dev);
6407
Linus Torvalds1da177e2005-04-16 15:20:36 -07006408 return 0;
6409}
6410
Francois Romieudc1c00c2012-03-08 10:06:18 +01006411#ifdef CONFIG_NET_POLL_CONTROLLER
6412static void rtl8169_netpoll(struct net_device *dev)
6413{
6414 struct rtl8169_private *tp = netdev_priv(dev);
6415
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006416 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006417}
6418#endif
6419
Francois Romieudf43ac72012-03-08 09:48:40 +01006420static int rtl_open(struct net_device *dev)
6421{
6422 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006423 struct pci_dev *pdev = tp->pci_dev;
6424 int retval = -ENOMEM;
6425
6426 pm_runtime_get_sync(&pdev->dev);
6427
6428 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006429 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006430 * dma_alloc_coherent provides more.
6431 */
6432 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6433 &tp->TxPhyAddr, GFP_KERNEL);
6434 if (!tp->TxDescArray)
6435 goto err_pm_runtime_put;
6436
6437 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6438 &tp->RxPhyAddr, GFP_KERNEL);
6439 if (!tp->RxDescArray)
6440 goto err_free_tx_0;
6441
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006442 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006443 if (retval < 0)
6444 goto err_free_rx_1;
6445
Francois Romieudf43ac72012-03-08 09:48:40 +01006446 rtl_request_firmware(tp);
6447
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006448 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006449 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006450 if (retval < 0)
6451 goto err_release_fw_2;
6452
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006453 retval = r8169_phy_connect(tp);
6454 if (retval)
6455 goto err_free_irq;
6456
Francois Romieudf43ac72012-03-08 09:48:40 +01006457 rtl_lock_work(tp);
6458
6459 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6460
6461 napi_enable(&tp->napi);
6462
6463 rtl8169_init_phy(dev, tp);
6464
Francois Romieudf43ac72012-03-08 09:48:40 +01006465 rtl_pll_power_up(tp);
6466
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006467 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006468
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006469 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006470 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6471
Heiner Kallweit703732f2019-01-19 22:07:05 +01006472 phy_start(tp->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006473 netif_start_queue(dev);
6474
6475 rtl_unlock_work(tp);
6476
Heiner Kallweita92a0842018-01-08 21:39:13 +01006477 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006478out:
6479 return retval;
6480
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006481err_free_irq:
6482 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006483err_release_fw_2:
6484 rtl_release_firmware(tp);
6485 rtl8169_rx_clear(tp);
6486err_free_rx_1:
6487 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6488 tp->RxPhyAddr);
6489 tp->RxDescArray = NULL;
6490err_free_tx_0:
6491 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6492 tp->TxPhyAddr);
6493 tp->TxDescArray = NULL;
6494err_pm_runtime_put:
6495 pm_runtime_put_noidle(&pdev->dev);
6496 goto out;
6497}
6498
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006499static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006500rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006501{
6502 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006503 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006504 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006505 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006506
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006507 pm_runtime_get_noresume(&pdev->dev);
6508
6509 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006510 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006511
Junchang Wang8027aa22012-03-04 23:30:32 +01006512 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006513 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006514 stats->rx_packets = tp->rx_stats.packets;
6515 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006516 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006517
Junchang Wang8027aa22012-03-04 23:30:32 +01006518 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006519 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006520 stats->tx_packets = tp->tx_stats.packets;
6521 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006522 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006523
6524 stats->rx_dropped = dev->stats.rx_dropped;
6525 stats->tx_dropped = dev->stats.tx_dropped;
6526 stats->rx_length_errors = dev->stats.rx_length_errors;
6527 stats->rx_errors = dev->stats.rx_errors;
6528 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6529 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6530 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006531 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006532
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006533 /*
Corentin Musarded72a9b2019-07-24 14:34:43 +02006534 * Fetch additional counter values missing in stats collected by driver
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006535 * from tally counters.
6536 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006537 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006538 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006539
6540 /*
6541 * Subtract values fetched during initalization.
6542 * See rtl8169_init_counter_offsets for a description why we do that.
6543 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006544 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006545 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006546 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006547 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006548 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006549 le16_to_cpu(tp->tc_offset.tx_aborted);
6550
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006551 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006552}
6553
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006554static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006555{
françois romieu065c27c2011-01-03 15:08:12 +00006556 struct rtl8169_private *tp = netdev_priv(dev);
6557
Francois Romieu5d06a992006-02-23 00:47:58 +01006558 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006559 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006560
Heiner Kallweit703732f2019-01-19 22:07:05 +01006561 phy_stop(tp->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006562 netif_device_detach(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006563
6564 rtl_lock_work(tp);
6565 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006566 /* Clear all task flags */
6567 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6568
Francois Romieuda78dbf2012-01-26 14:18:23 +01006569 rtl_unlock_work(tp);
6570
6571 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006572}
Francois Romieu5d06a992006-02-23 00:47:58 +01006573
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006574#ifdef CONFIG_PM
6575
6576static int rtl8169_suspend(struct device *device)
6577{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006578 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006579 struct rtl8169_private *tp = netdev_priv(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006580
6581 rtl8169_net_suspend(dev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006582 clk_disable_unprepare(tp->clk);
Francois Romieu1371fa62007-04-02 23:01:11 +02006583
Francois Romieu5d06a992006-02-23 00:47:58 +01006584 return 0;
6585}
6586
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006587static void __rtl8169_resume(struct net_device *dev)
6588{
françois romieu065c27c2011-01-03 15:08:12 +00006589 struct rtl8169_private *tp = netdev_priv(dev);
6590
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006591 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006592
6593 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006594 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006595
Heiner Kallweit703732f2019-01-19 22:07:05 +01006596 phy_start(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006597
Artem Savkovcff4c162012-04-03 10:29:11 +00006598 rtl_lock_work(tp);
6599 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006600 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Heiner Kallweit58ba5662019-01-19 22:06:25 +01006601 rtl_reset_work(tp);
Artem Savkovcff4c162012-04-03 10:29:11 +00006602 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006603}
6604
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006605static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006606{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006607 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006608 struct rtl8169_private *tp = netdev_priv(dev);
6609
Heiner Kallweit59715172019-05-29 07:44:01 +02006610 rtl_rar_set(tp, dev->dev_addr);
6611
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006612 clk_prepare_enable(tp->clk);
Francois Romieu5d06a992006-02-23 00:47:58 +01006613
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006614 if (netif_running(dev))
6615 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006616
Francois Romieu5d06a992006-02-23 00:47:58 +01006617 return 0;
6618}
6619
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006620static int rtl8169_runtime_suspend(struct device *device)
6621{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006622 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006623 struct rtl8169_private *tp = netdev_priv(dev);
6624
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006625 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006626 return 0;
6627
Francois Romieuda78dbf2012-01-26 14:18:23 +01006628 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006629 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006630 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006631
6632 rtl8169_net_suspend(dev);
6633
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006634 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006635 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006636 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006637
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006638 return 0;
6639}
6640
6641static int rtl8169_runtime_resume(struct device *device)
6642{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006643 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006644 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit59715172019-05-29 07:44:01 +02006645
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006646 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006647
6648 if (!tp->TxDescArray)
6649 return 0;
6650
Francois Romieuda78dbf2012-01-26 14:18:23 +01006651 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006652 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006653 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006654
6655 __rtl8169_resume(dev);
6656
6657 return 0;
6658}
6659
6660static int rtl8169_runtime_idle(struct device *device)
6661{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006662 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006663
Heiner Kallweita92a0842018-01-08 21:39:13 +01006664 if (!netif_running(dev) || !netif_carrier_ok(dev))
6665 pm_schedule_suspend(device, 10000);
6666
6667 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006668}
6669
Alexey Dobriyan47145212009-12-14 18:00:08 -08006670static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006671 .suspend = rtl8169_suspend,
6672 .resume = rtl8169_resume,
6673 .freeze = rtl8169_suspend,
6674 .thaw = rtl8169_resume,
6675 .poweroff = rtl8169_suspend,
6676 .restore = rtl8169_resume,
6677 .runtime_suspend = rtl8169_runtime_suspend,
6678 .runtime_resume = rtl8169_runtime_resume,
6679 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006680};
6681
6682#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6683
6684#else /* !CONFIG_PM */
6685
6686#define RTL8169_PM_OPS NULL
6687
6688#endif /* !CONFIG_PM */
6689
David S. Miller1805b2f2011-10-24 18:18:09 -04006690static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6691{
David S. Miller1805b2f2011-10-24 18:18:09 -04006692 /* WoL fails with 8168b when the receiver is disabled. */
6693 switch (tp->mac_version) {
6694 case RTL_GIGA_MAC_VER_11:
6695 case RTL_GIGA_MAC_VER_12:
6696 case RTL_GIGA_MAC_VER_17:
6697 pci_clear_master(tp->pci_dev);
6698
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006699 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006700 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006701 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04006702 break;
6703 default:
6704 break;
6705 }
6706}
6707
Francois Romieu1765f952008-09-13 17:21:40 +02006708static void rtl_shutdown(struct pci_dev *pdev)
6709{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006710 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006711 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02006712
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006713 rtl8169_net_suspend(dev);
6714
Francois Romieucecb5fd2011-04-01 10:21:07 +02006715 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006716 rtl_rar_set(tp, dev->perm_addr);
6717
Hayes Wang92fc43b2011-07-06 15:58:03 +08006718 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006719
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006720 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02006721 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006722 rtl_wol_suspend_quirk(tp);
6723 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006724 }
6725
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006726 pci_wake_from_d3(pdev, true);
6727 pci_set_power_state(pdev, PCI_D3hot);
6728 }
6729}
Francois Romieu5d06a992006-02-23 00:47:58 +01006730
Bill Pembertonbaf63292012-12-03 09:23:28 -05006731static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01006732{
6733 struct net_device *dev = pci_get_drvdata(pdev);
6734 struct rtl8169_private *tp = netdev_priv(dev);
6735
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01006736 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01006737 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01006738
Devendra Nagaad1be8d2012-05-31 01:51:20 +00006739 netif_napi_del(&tp->napi);
6740
Francois Romieue27566e2012-03-08 09:54:01 +01006741 unregister_netdev(dev);
Heiner Kallweit703732f2019-01-19 22:07:05 +01006742 mdiobus_unregister(tp->phydev->mdio.bus);
Francois Romieue27566e2012-03-08 09:54:01 +01006743
6744 rtl_release_firmware(tp);
6745
6746 if (pci_dev_run_wake(pdev))
6747 pm_runtime_get_noresume(&pdev->dev);
6748
6749 /* restore original MAC address */
6750 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01006751}
6752
Francois Romieufa9c3852012-03-08 10:01:50 +01006753static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01006754 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01006755 .ndo_stop = rtl8169_close,
6756 .ndo_get_stats64 = rtl8169_get_stats64,
6757 .ndo_start_xmit = rtl8169_start_xmit,
Heiner Kallweite64e0c82019-07-26 21:49:22 +02006758 .ndo_features_check = rtl8169_features_check,
Francois Romieufa9c3852012-03-08 10:01:50 +01006759 .ndo_tx_timeout = rtl8169_tx_timeout,
6760 .ndo_validate_addr = eth_validate_addr,
6761 .ndo_change_mtu = rtl8169_change_mtu,
6762 .ndo_fix_features = rtl8169_fix_features,
6763 .ndo_set_features = rtl8169_set_features,
6764 .ndo_set_mac_address = rtl_set_mac_address,
6765 .ndo_do_ioctl = rtl8169_ioctl,
6766 .ndo_set_rx_mode = rtl_set_rx_mode,
6767#ifdef CONFIG_NET_POLL_CONTROLLER
6768 .ndo_poll_controller = rtl8169_netpoll,
6769#endif
6770
6771};
6772
Heiner Kallweitec9a4082019-06-10 18:21:50 +02006773static void rtl_set_irq_mask(struct rtl8169_private *tp)
6774{
6775 tp->irq_mask = RTL_EVENT_NAPI | LinkChg;
6776
6777 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
6778 tp->irq_mask |= SYSErr | RxOverflow | RxFIFOOver;
6779 else if (tp->mac_version == RTL_GIGA_MAC_VER_11)
6780 /* special workaround needed */
6781 tp->irq_mask |= RxFIFOOver;
6782 else
6783 tp->irq_mask |= RxOverflow;
6784}
6785
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006786static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01006787{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006788 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006789
Heiner Kallweit003bd5b2019-07-27 12:43:31 +02006790 switch (tp->mac_version) {
6791 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006792 rtl_unlock_config_regs(tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006793 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006794 rtl_lock_config_regs(tp);
Heiner Kallweit003bd5b2019-07-27 12:43:31 +02006795 /* fall through */
6796 case RTL_GIGA_MAC_VER_07 ... RTL_GIGA_MAC_VER_24:
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006797 flags = PCI_IRQ_LEGACY;
Heiner Kallweit003bd5b2019-07-27 12:43:31 +02006798 break;
6799 default:
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006800 flags = PCI_IRQ_ALL_TYPES;
Heiner Kallweit003bd5b2019-07-27 12:43:31 +02006801 break;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006802 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006803
6804 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01006805}
6806
Thierry Reding04c77882019-02-06 13:30:17 +01006807static void rtl_read_mac_address(struct rtl8169_private *tp,
6808 u8 mac_addr[ETH_ALEN])
6809{
6810 /* Get MAC address */
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02006811 if (rtl_is_8168evl_up(tp) && tp->mac_version != RTL_GIGA_MAC_VER_34) {
6812 u32 value = rtl_eri_read(tp, 0xe0);
6813
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006814 mac_addr[0] = (value >> 0) & 0xff;
6815 mac_addr[1] = (value >> 8) & 0xff;
6816 mac_addr[2] = (value >> 16) & 0xff;
6817 mac_addr[3] = (value >> 24) & 0xff;
6818
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006819 value = rtl_eri_read(tp, 0xe4);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006820 mac_addr[4] = (value >> 0) & 0xff;
6821 mac_addr[5] = (value >> 8) & 0xff;
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02006822 } else if (rtl_is_8125(tp)) {
6823 rtl_read_mac_from_reg(tp, mac_addr, MAC0_BKP);
Thierry Reding04c77882019-02-06 13:30:17 +01006824 }
6825}
6826
Hayes Wangc5583862012-07-02 17:23:22 +08006827DECLARE_RTL_COND(rtl_link_list_ready_cond)
6828{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006829 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08006830}
6831
6832DECLARE_RTL_COND(rtl_rxtx_empty_cond)
6833{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006834 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08006835}
6836
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006837static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
6838{
6839 struct rtl8169_private *tp = mii_bus->priv;
6840
6841 if (phyaddr > 0)
6842 return -ENODEV;
6843
6844 return rtl_readphy(tp, phyreg);
6845}
6846
6847static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
6848 int phyreg, u16 val)
6849{
6850 struct rtl8169_private *tp = mii_bus->priv;
6851
6852 if (phyaddr > 0)
6853 return -ENODEV;
6854
6855 rtl_writephy(tp, phyreg, val);
6856
6857 return 0;
6858}
6859
6860static int r8169_mdio_register(struct rtl8169_private *tp)
6861{
6862 struct pci_dev *pdev = tp->pci_dev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006863 struct mii_bus *new_bus;
6864 int ret;
6865
6866 new_bus = devm_mdiobus_alloc(&pdev->dev);
6867 if (!new_bus)
6868 return -ENOMEM;
6869
6870 new_bus->name = "r8169";
6871 new_bus->priv = tp;
6872 new_bus->parent = &pdev->dev;
6873 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
Heiner Kallweita1950162019-04-24 21:13:25 +02006874 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006875
6876 new_bus->read = r8169_mdio_read_reg;
6877 new_bus->write = r8169_mdio_write_reg;
6878
6879 ret = mdiobus_register(new_bus);
6880 if (ret)
6881 return ret;
6882
Heiner Kallweit703732f2019-01-19 22:07:05 +01006883 tp->phydev = mdiobus_get_phy(new_bus, 0);
6884 if (!tp->phydev) {
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006885 mdiobus_unregister(new_bus);
6886 return -ENODEV;
6887 }
6888
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02006889 /* PHY will be woken up in rtl_open() */
Heiner Kallweit703732f2019-01-19 22:07:05 +01006890 phy_suspend(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006891
6892 return 0;
6893}
6894
Bill Pembertonbaf63292012-12-03 09:23:28 -05006895static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006896{
Hayes Wangc5583862012-07-02 17:23:22 +08006897 tp->ocp_base = OCP_STD_PHY_BASE;
6898
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006899 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08006900
6901 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
6902 return;
6903
6904 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
6905 return;
6906
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006907 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08006908 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006909 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08006910
Heiner Kallweitef712ed2019-08-04 09:47:51 +02006911 r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);
Hayes Wangc5583862012-07-02 17:23:22 +08006912
6913 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6914 return;
6915
Heiner Kallweitef712ed2019-08-04 09:47:51 +02006916 r8168_mac_ocp_modify(tp, 0xe8de, 0, BIT(15));
Hayes Wangc5583862012-07-02 17:23:22 +08006917
Heiner Kallweit7160be22019-05-25 20:44:01 +02006918 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
Hayes Wangc5583862012-07-02 17:23:22 +08006919}
6920
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02006921static void rtl_hw_init_8125(struct rtl8169_private *tp)
6922{
6923 tp->ocp_base = OCP_STD_PHY_BASE;
6924
6925 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
6926
6927 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
6928 return;
6929
6930 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
6931 msleep(1);
6932 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
6933
6934 r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);
6935
6936 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6937 return;
6938
6939 r8168_mac_ocp_write(tp, 0xc0aa, 0x07d0);
6940 r8168_mac_ocp_write(tp, 0xc0a6, 0x0150);
6941 r8168_mac_ocp_write(tp, 0xc01e, 0x5555);
6942
6943 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
6944}
6945
Bill Pembertonbaf63292012-12-03 09:23:28 -05006946static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006947{
6948 switch (tp->mac_version) {
Heiner Kallweit29ec0482019-05-25 20:43:25 +02006949 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
6950 rtl8168ep_stop_cmac(tp);
6951 /* fall through */
Heiner Kallweit2a718832018-05-02 21:39:49 +02006952 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006953 rtl_hw_init_8168g(tp);
6954 break;
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02006955 case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_61:
6956 rtl_hw_init_8125(tp);
6957 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006958 default:
6959 break;
6960 }
6961}
6962
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006963static int rtl_jumbo_max(struct rtl8169_private *tp)
6964{
6965 /* Non-GBit versions don't support jumbo frames */
6966 if (!tp->supports_gmii)
6967 return JUMBO_1K;
6968
6969 switch (tp->mac_version) {
6970 /* RTL8169 */
Heiner Kallweite9588eb2019-05-25 21:14:39 +02006971 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006972 return JUMBO_7K;
6973 /* RTL8168b */
6974 case RTL_GIGA_MAC_VER_11:
6975 case RTL_GIGA_MAC_VER_12:
6976 case RTL_GIGA_MAC_VER_17:
6977 return JUMBO_4K;
6978 /* RTL8168c */
6979 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
6980 return JUMBO_6K;
6981 default:
6982 return JUMBO_9K;
6983 }
6984}
6985
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006986static void rtl_disable_clk(void *data)
6987{
6988 clk_disable_unprepare(data);
6989}
6990
Heiner Kallweitb779dae2019-01-19 22:07:34 +01006991static int rtl_get_ether_clk(struct rtl8169_private *tp)
6992{
6993 struct device *d = tp_to_dev(tp);
6994 struct clk *clk;
6995 int rc;
6996
6997 clk = devm_clk_get(d, "ether_clk");
6998 if (IS_ERR(clk)) {
6999 rc = PTR_ERR(clk);
7000 if (rc == -ENOENT)
7001 /* clk-core allows NULL (for suspend / resume) */
7002 rc = 0;
7003 else if (rc != -EPROBE_DEFER)
7004 dev_err(d, "failed to get clk: %d\n", rc);
7005 } else {
7006 tp->clk = clk;
7007 rc = clk_prepare_enable(clk);
7008 if (rc)
7009 dev_err(d, "failed to enable clk: %d\n", rc);
7010 else
7011 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
7012 }
7013
7014 return rc;
7015}
7016
Heiner Kallweitc782e202019-07-02 20:46:09 +02007017static void rtl_init_mac_address(struct rtl8169_private *tp)
7018{
7019 struct net_device *dev = tp->dev;
7020 u8 *mac_addr = dev->dev_addr;
Heiner Kallweitce37115e32019-08-28 22:25:32 +02007021 int rc;
Heiner Kallweitc782e202019-07-02 20:46:09 +02007022
7023 rc = eth_platform_get_mac_address(tp_to_dev(tp), mac_addr);
7024 if (!rc)
7025 goto done;
7026
7027 rtl_read_mac_address(tp, mac_addr);
7028 if (is_valid_ether_addr(mac_addr))
7029 goto done;
7030
Heiner Kallweitce37115e32019-08-28 22:25:32 +02007031 rtl_read_mac_from_reg(tp, mac_addr, MAC0);
Heiner Kallweitc782e202019-07-02 20:46:09 +02007032 if (is_valid_ether_addr(mac_addr))
7033 goto done;
7034
7035 eth_hw_addr_random(dev);
7036 dev_warn(tp_to_dev(tp), "can't read MAC address, setting random one\n");
7037done:
7038 rtl_rar_set(tp, mac_addr);
7039}
7040
hayeswang929a0312014-09-16 11:40:47 +08007041static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007042{
Francois Romieu3b6cf252012-03-08 09:59:04 +01007043 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007044 struct net_device *dev;
Heiner Kallweitc782e202019-07-02 20:46:09 +02007045 int chipset, region;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007046 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007047
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007048 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7049 if (!dev)
7050 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007051
7052 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007053 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007054 tp = netdev_priv(dev);
7055 tp->dev = dev;
7056 tp->pci_dev = pdev;
7057 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweit145a40e2019-06-10 18:25:29 +02007058 tp->supports_gmii = ent->driver_data == RTL_CFG_NO_GBIT ? 0 : 1;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007059
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007060 /* Get the *optional* external "ether_clk" used on some boards */
Heiner Kallweitb779dae2019-01-19 22:07:34 +01007061 rc = rtl_get_ether_clk(tp);
7062 if (rc)
7063 return rc;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007064
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02007065 /* Disable ASPM completely as that cause random device stop working
7066 * problems as well as full system hangs for some PCIe devices users.
7067 */
Heiner Kallweit62b1b3b2019-06-18 23:14:50 +02007068 rc = pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
7069 PCIE_LINK_STATE_L1);
7070 tp->aspm_manageable = !rc;
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02007071
Francois Romieu3b6cf252012-03-08 09:59:04 +01007072 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007073 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007074 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007075 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007076 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007077 }
7078
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007079 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007080 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007081
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007082 /* use first MMIO region */
7083 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7084 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007085 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007086 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007087 }
7088
7089 /* check for weird/broken PCI region reporting */
7090 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007091 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007092 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007093 }
7094
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007095 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007096 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007097 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007098 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007099 }
7100
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007101 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007102
Francois Romieu3b6cf252012-03-08 09:59:04 +01007103 /* Identify chip attached to board */
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01007104 rtl8169_get_mac_version(tp);
7105 if (tp->mac_version == RTL_GIGA_MAC_NONE)
7106 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007107
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007108 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007109
Heiner Kallweit10b63e82019-01-20 11:45:20 +01007110 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
Heiner Kallweit3c18cbe2019-06-27 23:12:39 +02007111 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)))
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007112 dev->features |= NETIF_F_HIGHDMA;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007113
Francois Romieu3b6cf252012-03-08 09:59:04 +01007114 rtl_init_rxcfg(tp);
7115
Heiner Kallweitde20e122018-09-25 07:58:00 +02007116 rtl8169_irq_mask_and_ack(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007117
Hayes Wangc5583862012-07-02 17:23:22 +08007118 rtl_hw_initialize(tp);
7119
Francois Romieu3b6cf252012-03-08 09:59:04 +01007120 rtl_hw_reset(tp);
7121
Francois Romieu3b6cf252012-03-08 09:59:04 +01007122 pci_set_master(pdev);
7123
Francois Romieu3b6cf252012-03-08 09:59:04 +01007124 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007125
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007126 rc = rtl_alloc_irq(tp);
7127 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007128 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007129 return rc;
7130 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007131
Francois Romieu3b6cf252012-03-08 09:59:04 +01007132 mutex_init(&tp->wk.mutex);
Heiner Kallweit5c41e782019-01-19 22:03:49 +01007133 INIT_WORK(&tp->wk.work, rtl_task);
Kyle McMartin340fea32014-02-24 20:12:28 -05007134 u64_stats_init(&tp->rx_stats.syncp);
7135 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007136
Heiner Kallweitc782e202019-07-02 20:46:09 +02007137 rtl_init_mac_address(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007138
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007139 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007140
Heiner Kallweit37621492018-04-17 23:20:03 +02007141 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007142
Heiner Kallweit93681cd2019-07-26 21:51:36 +02007143 dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7144 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7145 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007146 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007147 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7148 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007149 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7150 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007151 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007152
Heiner Kallweitdc161162019-09-01 10:42:44 +02007153 tp->cp_cmd |= RxChkSum;
7154 /* RTL8125 uses register RxConfig for VLAN offloading config */
7155 if (!rtl_is_8125(tp))
7156 tp->cp_cmd |= RxVlan;
hayeswang929a0312014-09-16 11:40:47 +08007157 /*
7158 * Pretend we are using VLANs; This bypasses a nasty bug where
7159 * Interrupts stop flowing on high load on 8110SCd controllers.
7160 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007161 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007162 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007163 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007164
Heiner Kallweit0170d592019-07-26 21:48:32 +02007165 if (rtl_chip_supports_csum_v2(tp)) {
hayeswange9746042014-07-11 16:25:58 +08007166 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweit93681cd2019-07-26 21:51:36 +02007167 dev->features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweit0170d592019-07-26 21:48:32 +02007168 dev->gso_max_size = RTL_GSO_MAX_SIZE_V2;
7169 dev->gso_max_segs = RTL_GSO_MAX_SEGS_V2;
7170 } else {
7171 dev->gso_max_size = RTL_GSO_MAX_SIZE_V1;
7172 dev->gso_max_segs = RTL_GSO_MAX_SEGS_V1;
7173 }
hayeswang5888d3f2014-07-11 16:25:56 +08007174
Heiner Kallweit93681cd2019-07-26 21:51:36 +02007175 /* RTL8168e-vl has a HW issue with TSO */
7176 if (tp->mac_version == RTL_GIGA_MAC_VER_34) {
Holger Hoffstättea7eb6a42019-08-09 00:02:40 +02007177 dev->vlan_features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
7178 dev->hw_features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
7179 dev->features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
Heiner Kallweit93681cd2019-07-26 21:51:36 +02007180 }
7181
Francois Romieu3b6cf252012-03-08 09:59:04 +01007182 dev->hw_features |= NETIF_F_RXALL;
7183 dev->hw_features |= NETIF_F_RXFCS;
7184
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007185 /* MTU range: 60 - hw-specific max */
7186 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007187 jumbo_max = rtl_jumbo_max(tp);
7188 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007189
Heiner Kallweitec9a4082019-06-10 18:21:50 +02007190 rtl_set_irq_mask(tp);
Heiner Kallweit9fa0a8e2019-06-10 18:24:25 +02007191
Heiner Kallweit254764e2019-01-22 22:23:41 +01007192 tp->fw_name = rtl_chip_infos[chipset].fw_name;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007193
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007194 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7195 &tp->counters_phys_addr,
7196 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007197 if (!tp->counters)
7198 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007199
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007200 pci_set_drvdata(pdev, dev);
7201
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007202 rc = r8169_mdio_register(tp);
7203 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007204 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007205
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007206 /* chip gets powered up in rtl_open() */
7207 rtl_pll_power_down(tp);
7208
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007209 rc = register_netdev(dev);
7210 if (rc)
7211 goto err_mdio_unregister;
7212
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007213 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007214 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007215 (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
Heiner Kallweit29274992018-02-28 20:43:38 +01007216 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007217
7218 if (jumbo_max > JUMBO_1K)
7219 netif_info(tp, probe, dev,
7220 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
7221 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
7222 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007223
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007224 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007225 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007226
Heiner Kallweita92a0842018-01-08 21:39:13 +01007227 if (pci_dev_run_wake(pdev))
7228 pm_runtime_put_sync(&pdev->dev);
7229
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007230 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007231
7232err_mdio_unregister:
Heiner Kallweit703732f2019-01-19 22:07:05 +01007233 mdiobus_unregister(tp->phydev->mdio.bus);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007234 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007235}
7236
Linus Torvalds1da177e2005-04-16 15:20:36 -07007237static struct pci_driver rtl8169_pci_driver = {
7238 .name = MODULENAME,
7239 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007240 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007241 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007242 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007243 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007244};
7245
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007246module_pci_driver(rtl8169_pci_driver);