blob: 5c337234b7bc25e02bc9e005d11e21c7a54fd845 [file] [log] [blame]
Thomas Gleixner09c434b2019-05-19 13:08:20 +01001// SPDX-License-Identifier: GPL-2.0-only
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Francois Romieu07d3f512007-02-21 22:40:46 +01003 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
4 *
5 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
6 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
7 * Copyright (c) a lot of people too. Please respect their work.
8 *
9 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
11
12#include <linux/module.h>
13#include <linux/moduleparam.h>
14#include <linux/pci.h>
15#include <linux/netdevice.h>
16#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020017#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/delay.h>
19#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020020#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/if_vlan.h>
22#include <linux/crc32.h>
23#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020024#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/ip.h>
26#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000027#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000029#include <linux/pm_runtime.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040030#include <linux/prefetch.h>
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +020031#include <linux/pci-aspm.h>
hayeswange9746042014-07-11 16:25:58 +080032#include <linux/ipv6.h>
33#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Heiner Kallweit8197f9d2019-06-05 08:02:31 +020035#include "r8169_firmware.h"
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
françois romieubca03d52011-01-03 15:07:31 +000039#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
40#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000041#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
42#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080043#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080044#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
45#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080046#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080047#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080048#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080049#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080050#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000051#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000052#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000053#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080054#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
55#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
56#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
57#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000058
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020059#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070060 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
63 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Heiner Kallweit81cd17a2019-07-24 23:34:45 +020064#define MC_FILTER_LIMIT 32
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Michal Schmidtaee77e42012-09-09 13:55:26 +000066#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
68
69#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020070#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000072#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
74#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
75
Heiner Kallweit145a40e2019-06-10 18:25:29 +020076#define RTL_CFG_NO_GBIT 1
77
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020079#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
80#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
81#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
82#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
83#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
84#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86enum mac_version {
Heiner Kallweite9588eb2019-05-25 21:14:39 +020087 /* support for ancient RTL_GIGA_MAC_VER_01 has been removed */
Francois Romieu85bffe62011-04-27 08:22:39 +020088 RTL_GIGA_MAC_VER_02,
89 RTL_GIGA_MAC_VER_03,
90 RTL_GIGA_MAC_VER_04,
91 RTL_GIGA_MAC_VER_05,
92 RTL_GIGA_MAC_VER_06,
93 RTL_GIGA_MAC_VER_07,
94 RTL_GIGA_MAC_VER_08,
95 RTL_GIGA_MAC_VER_09,
96 RTL_GIGA_MAC_VER_10,
97 RTL_GIGA_MAC_VER_11,
98 RTL_GIGA_MAC_VER_12,
99 RTL_GIGA_MAC_VER_13,
100 RTL_GIGA_MAC_VER_14,
101 RTL_GIGA_MAC_VER_15,
102 RTL_GIGA_MAC_VER_16,
103 RTL_GIGA_MAC_VER_17,
104 RTL_GIGA_MAC_VER_18,
105 RTL_GIGA_MAC_VER_19,
106 RTL_GIGA_MAC_VER_20,
107 RTL_GIGA_MAC_VER_21,
108 RTL_GIGA_MAC_VER_22,
109 RTL_GIGA_MAC_VER_23,
110 RTL_GIGA_MAC_VER_24,
111 RTL_GIGA_MAC_VER_25,
112 RTL_GIGA_MAC_VER_26,
113 RTL_GIGA_MAC_VER_27,
114 RTL_GIGA_MAC_VER_28,
115 RTL_GIGA_MAC_VER_29,
116 RTL_GIGA_MAC_VER_30,
117 RTL_GIGA_MAC_VER_31,
118 RTL_GIGA_MAC_VER_32,
119 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800120 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800121 RTL_GIGA_MAC_VER_35,
122 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800123 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800124 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800125 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800126 RTL_GIGA_MAC_VER_40,
127 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000128 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000129 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800130 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800131 RTL_GIGA_MAC_VER_45,
132 RTL_GIGA_MAC_VER_46,
133 RTL_GIGA_MAC_VER_47,
134 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800135 RTL_GIGA_MAC_VER_49,
136 RTL_GIGA_MAC_VER_50,
137 RTL_GIGA_MAC_VER_51,
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200138 RTL_GIGA_MAC_NONE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139};
140
Francois Romieud58d46b2011-05-03 16:38:29 +0200141#define JUMBO_1K ETH_DATA_LEN
142#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
143#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
144#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
145#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
146
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800147static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200149 const char *fw_name;
150} rtl_chip_infos[] = {
151 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200152 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
153 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
154 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
155 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
156 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200157 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200158 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
159 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
Heiner Kallweit9e0773c2019-07-07 13:59:54 +0200160 [RTL_GIGA_MAC_VER_09] = {"RTL8102e/RTL8103e" },
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200161 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
162 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
163 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
164 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
165 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
166 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
167 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
168 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
169 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
170 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
171 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
172 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
173 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
174 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
175 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
176 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
177 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
178 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
179 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
180 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
181 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
182 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
183 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
184 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
185 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
186 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
187 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
188 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
189 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
190 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
191 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
192 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
Heiner Kallweit9e0773c2019-07-07 13:59:54 +0200193 [RTL_GIGA_MAC_VER_42] = {"RTL8168gu/8111gu", FIRMWARE_8168G_3},
194 [RTL_GIGA_MAC_VER_43] = {"RTL8106eus", FIRMWARE_8106E_2},
195 [RTL_GIGA_MAC_VER_44] = {"RTL8411b", FIRMWARE_8411_2 },
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200196 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
197 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
198 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
199 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
200 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
201 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
202 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
Benoit Taine9baa3c32014-08-08 15:56:03 +0200205static const struct pci_device_id rtl8169_pci_tbl[] = {
Heiner Kallweit145a40e2019-06-10 18:25:29 +0200206 { PCI_VDEVICE(REALTEK, 0x2502) },
207 { PCI_VDEVICE(REALTEK, 0x2600) },
208 { PCI_VDEVICE(REALTEK, 0x8129) },
209 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_NO_GBIT },
210 { PCI_VDEVICE(REALTEK, 0x8161) },
211 { PCI_VDEVICE(REALTEK, 0x8167) },
212 { PCI_VDEVICE(REALTEK, 0x8168) },
213 { PCI_VDEVICE(NCUBE, 0x8168) },
214 { PCI_VDEVICE(REALTEK, 0x8169) },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100215 { PCI_VENDOR_ID_DLINK, 0x4300,
Heiner Kallweit145a40e2019-06-10 18:25:29 +0200216 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0 },
Heiner Kallweit9d9f3fb2019-06-15 09:58:21 +0200217 { PCI_VDEVICE(DLINK, 0x4300) },
218 { PCI_VDEVICE(DLINK, 0x4302) },
219 { PCI_VDEVICE(AT, 0xc107) },
220 { PCI_VDEVICE(USR, 0x0116) },
221 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024 },
222 { 0x0001, 0x8168, PCI_ANY_ID, 0x2410 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100223 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224};
225
226MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
227
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200228static struct {
229 u32 msg_enable;
230} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
Francois Romieu07d3f512007-02-21 22:40:46 +0100232enum rtl_registers {
233 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100234 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100235 MAR0 = 8, /* Multicast filter. */
236 CounterAddrLow = 0x10,
237 CounterAddrHigh = 0x14,
238 TxDescStartAddrLow = 0x20,
239 TxDescStartAddrHigh = 0x24,
240 TxHDescStartAddrLow = 0x28,
241 TxHDescStartAddrHigh = 0x2c,
242 FLASH = 0x30,
243 ERSR = 0x36,
244 ChipCmd = 0x37,
245 TxPoll = 0x38,
246 IntrMask = 0x3c,
247 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700248
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800249 TxConfig = 0x40,
250#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
251#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
252
253 RxConfig = 0x44,
254#define RX128_INT_EN (1 << 15) /* 8111c and later */
255#define RX_MULTI_EN (1 << 14) /* 8111c only */
256#define RXCFG_FIFO_SHIFT 13
257 /* No threshold before first PCI xfer */
258#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000259#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800260#define RXCFG_DMA_SHIFT 8
261 /* Unlimited maximum PCI burst. */
262#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700263
Francois Romieu07d3f512007-02-21 22:40:46 +0100264 RxMissed = 0x4c,
265 Cfg9346 = 0x50,
266 Config0 = 0x51,
267 Config1 = 0x52,
268 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200269#define PME_SIGNAL (1 << 5) /* 8168c and later */
270
Francois Romieu07d3f512007-02-21 22:40:46 +0100271 Config3 = 0x54,
272 Config4 = 0x55,
273 Config5 = 0x56,
274 MultiIntr = 0x5c,
275 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100276 PHYstatus = 0x6c,
277 RxMaxSize = 0xda,
278 CPlusCmd = 0xe0,
279 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300280
281#define RTL_COALESCE_MASK 0x0f
282#define RTL_COALESCE_SHIFT 4
283#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
284#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
285
Francois Romieu07d3f512007-02-21 22:40:46 +0100286 RxDescAddrLow = 0xe4,
287 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000288 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
289
290#define NoEarlyTx 0x3f /* Max value : no early transmit. */
291
292 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
293
294#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800295#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000296
Francois Romieu07d3f512007-02-21 22:40:46 +0100297 FuncEvent = 0xf0,
298 FuncEventMask = 0xf4,
299 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800300 IBCR0 = 0xf8,
301 IBCR2 = 0xf9,
302 IBIMR0 = 0xfa,
303 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100304 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305};
306
Francois Romieuf162a5d2008-06-01 22:37:49 +0200307enum rtl8168_8101_registers {
308 CSIDR = 0x64,
309 CSIAR = 0x68,
310#define CSIAR_FLAG 0x80000000
311#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200312#define CSIAR_BYTE_ENABLE 0x0000f000
313#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000314 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200315 EPHYAR = 0x80,
316#define EPHYAR_FLAG 0x80000000
317#define EPHYAR_WRITE_CMD 0x80000000
318#define EPHYAR_REG_MASK 0x1f
319#define EPHYAR_REG_SHIFT 16
320#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800321 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800322#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800323#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200324 DBG_REG = 0xd1,
325#define FIX_NAK_1 (1 << 4)
326#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800327 TWSI = 0xd2,
328 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800329#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800330#define TX_EMPTY (1 << 5)
331#define RX_EMPTY (1 << 4)
332#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800333#define EN_NDP (1 << 3)
334#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800335#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000336 EFUSEAR = 0xdc,
337#define EFUSEAR_FLAG 0x80000000
338#define EFUSEAR_WRITE_CMD 0x80000000
339#define EFUSEAR_READ_CMD 0x00000000
340#define EFUSEAR_REG_MASK 0x03ff
341#define EFUSEAR_REG_SHIFT 8
342#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800343 MISC_1 = 0xf2,
344#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200345};
346
françois romieuc0e45c12011-01-03 15:08:04 +0000347enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800348 LED_FREQ = 0x1a,
349 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000350 ERIDR = 0x70,
351 ERIAR = 0x74,
352#define ERIAR_FLAG 0x80000000
353#define ERIAR_WRITE_CMD 0x80000000
354#define ERIAR_READ_CMD 0x00000000
355#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000356#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800357#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
358#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
359#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800360#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800361#define ERIAR_MASK_SHIFT 12
362#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
363#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800364#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800365#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800366#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000367 EPHY_RXER_NUM = 0x7c,
368 OCPDR = 0xb0, /* OCP GPHY access */
369#define OCPDR_WRITE_CMD 0x80000000
370#define OCPDR_READ_CMD 0x00000000
371#define OCPDR_REG_MASK 0x7f
372#define OCPDR_GPHY_REG_SHIFT 16
373#define OCPDR_DATA_MASK 0xffff
374 OCPAR = 0xb4,
375#define OCPAR_FLAG 0x80000000
376#define OCPAR_GPHY_WRITE_CMD 0x8000f060
377#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800378 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000379 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
380 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200381#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800382#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800383#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800384#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800385#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000386};
387
Francois Romieu07d3f512007-02-21 22:40:46 +0100388enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100390 SYSErr = 0x8000,
391 PCSTimeout = 0x4000,
392 SWInt = 0x0100,
393 TxDescUnavail = 0x0080,
394 RxFIFOOver = 0x0040,
395 LinkChg = 0x0020,
396 RxOverflow = 0x0010,
397 TxErr = 0x0008,
398 TxOK = 0x0004,
399 RxErr = 0x0002,
400 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
402 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200403 RxRWT = (1 << 22),
404 RxRES = (1 << 21),
405 RxRUNT = (1 << 20),
406 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
408 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800409 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100410 CmdReset = 0x10,
411 CmdRxEnb = 0x08,
412 CmdTxEnb = 0x04,
413 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Francois Romieu275391a2007-02-23 23:50:28 +0100415 /* TXPoll register p.5 */
416 HPQ = 0x80, /* Poll cmd on the high prio queue */
417 NPQ = 0x40, /* Poll cmd on the low prio queue */
418 FSWInt = 0x01, /* Forced software interrupt */
419
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100421 Cfg9346_Lock = 0x00,
422 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
424 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100425 AcceptErr = 0x20,
426 AcceptRunt = 0x10,
427 AcceptBroadcast = 0x08,
428 AcceptMulticast = 0x04,
429 AcceptMyPhys = 0x02,
430 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200431#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 /* TxConfigBits */
434 TxInterFrameGapShift = 24,
435 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
436
Francois Romieu5d06a992006-02-23 00:47:58 +0100437 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200438 LEDS1 = (1 << 7),
439 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200440 Speed_down = (1 << 4),
441 MEMMAP = (1 << 3),
442 IOMAP = (1 << 2),
443 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100444 PMEnable = (1 << 0), /* Power Management Enable */
445
Francois Romieu6dccd162007-02-13 23:38:05 +0100446 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000447 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000448 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100449 PCI_Clock_66MHz = 0x01,
450 PCI_Clock_33MHz = 0x00,
451
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100452 /* Config3 register p.25 */
453 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
454 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200455 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800456 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200457 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100458
Francois Romieud58d46b2011-05-03 16:38:29 +0200459 /* Config4 register */
460 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
461
Francois Romieu5d06a992006-02-23 00:47:58 +0100462 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100463 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
464 MWF = (1 << 5), /* Accept Multicast wakeup frame */
465 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200466 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100467 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100468 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000469 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100470
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200472 EnableBist = (1 << 15), // 8168 8101
473 Mac_dbgo_oe = (1 << 14), // 8168 8101
474 Normal_mode = (1 << 13), // unused
475 Force_half_dup = (1 << 12), // 8168 8101
476 Force_rxflow_en = (1 << 11), // 8168 8101
477 Force_txflow_en = (1 << 10), // 8168 8101
478 Cxpl_dbg_sel = (1 << 9), // 8168 8101
479 ASF = (1 << 8), // 8168 8101
480 PktCntrDisable = (1 << 7), // 8168 8101
481 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 RxVlan = (1 << 6),
483 RxChkSum = (1 << 5),
484 PCIDAC = (1 << 4),
485 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200486#define INTT_MASK GENMASK(1, 0)
Heiner Kallweitbc732412019-06-10 18:22:33 +0200487#define CPCMD_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100490 TBI_Enable = 0x80,
491 TxFlowCtrl = 0x40,
492 RxFlowCtrl = 0x20,
493 _1000bpsF = 0x10,
494 _100bps = 0x08,
495 _10bps = 0x04,
496 LinkStatus = 0x02,
497 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200499 /* ResetCounterCommand */
500 CounterReset = 0x1,
501
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200502 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100503 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800504
505 /* magic enable v2 */
506 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507};
508
Francois Romieu2b7b4312011-04-18 22:53:24 -0700509enum rtl_desc_bit {
510 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
512 RingEnd = (1 << 30), /* End of descriptor ring */
513 FirstFrag = (1 << 29), /* First segment of a packet */
514 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700515};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Francois Romieu2b7b4312011-04-18 22:53:24 -0700517/* Generic case. */
518enum rtl_tx_desc_bit {
519 /* First doubleword. */
520 TD_LSO = (1 << 27), /* Large Send Offload */
521#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
Francois Romieu2b7b4312011-04-18 22:53:24 -0700523 /* Second doubleword. */
524 TxVlanTag = (1 << 17), /* Add VLAN tag */
525};
526
527/* 8169, 8168b and 810x except 8102e. */
528enum rtl_tx_desc_bit_0 {
529 /* First doubleword. */
530#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
531 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
532 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
533 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
534};
535
536/* 8102e, 8168c and beyond. */
537enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800538 /* First doubleword. */
539 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800540 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800541#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800542#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800543
Francois Romieu2b7b4312011-04-18 22:53:24 -0700544 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800545#define TCPHO_SHIFT 18
546#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700547#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800548 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
549 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700550 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
551 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
552};
553
Francois Romieu2b7b4312011-04-18 22:53:24 -0700554enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 /* Rx private */
556 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500557 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558
559#define RxProtoUDP (PID1)
560#define RxProtoTCP (PID0)
561#define RxProtoIP (PID1 | PID0)
562#define RxProtoMask RxProtoIP
563
564 IPFail = (1 << 16), /* IP checksum failed */
565 UDPFail = (1 << 15), /* UDP/IP checksum failed */
566 TCPFail = (1 << 14), /* TCP/IP checksum failed */
567 RxVlanTag = (1 << 16), /* VLAN tag available */
568};
569
570#define RsvdMask 0x3fffc000
571
572struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200573 __le32 opts1;
574 __le32 opts2;
575 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576};
577
578struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200579 __le32 opts1;
580 __le32 opts2;
581 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582};
583
584struct ring_info {
585 struct sk_buff *skb;
586 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587};
588
Ivan Vecera355423d2009-02-06 21:49:57 -0800589struct rtl8169_counters {
590 __le64 tx_packets;
591 __le64 rx_packets;
592 __le64 tx_errors;
593 __le32 rx_errors;
594 __le16 rx_missed;
595 __le16 align_errors;
596 __le32 tx_one_collision;
597 __le32 tx_multi_collision;
598 __le64 rx_unicast;
599 __le64 rx_broadcast;
600 __le32 rx_multicast;
601 __le16 tx_aborted;
602 __le16 tx_underun;
603};
604
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200605struct rtl8169_tc_offsets {
606 bool inited;
607 __le64 tx_errors;
608 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200609 __le16 tx_aborted;
610};
611
Francois Romieuda78dbf2012-01-26 14:18:23 +0100612enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800613 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100614 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100615 RTL_FLAG_MAX
616};
617
Junchang Wang8027aa22012-03-04 23:30:32 +0100618struct rtl8169_stats {
619 u64 packets;
620 u64 bytes;
621 struct u64_stats_sync syncp;
622};
623
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624struct rtl8169_private {
625 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200626 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000627 struct net_device *dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +0100628 struct phy_device *phydev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700629 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200630 u32 msg_enable;
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200631 enum mac_version mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
633 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100635 struct rtl8169_stats rx_stats;
636 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
638 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
639 dma_addr_t TxPhyAddr;
640 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000641 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 u16 cp_cmd;
Heiner Kallweit559c3c02018-11-19 22:34:17 +0100644 u16 irq_mask;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200645 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000646
Francois Romieu4422bcd2012-01-26 11:23:32 +0100647 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100648 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
649 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100650 struct work_struct work;
651 } wk;
652
Heiner Kallweitc8248c62019-03-21 21:23:14 +0100653 unsigned irq_enabled:1;
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200654 unsigned supports_gmii:1;
Heiner Kallweit62b1b3b2019-06-18 23:14:50 +0200655 unsigned aspm_manageable:1;
Corinna Vinschen42020322015-09-10 10:47:35 +0200656 dma_addr_t counters_phys_addr;
657 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200658 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000659 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000660
Heiner Kallweit254764e2019-01-22 22:23:41 +0100661 const char *fw_name;
Heiner Kallweit8197f9d2019-06-05 08:02:31 +0200662 struct rtl_fw *rtl_fw;
Hayes Wangc5583862012-07-02 17:23:22 +0800663
664 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665};
666
Heiner Kallweit1fcd1652019-04-14 10:30:24 +0200667typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);
668
Ralf Baechle979b6c12005-06-13 14:30:40 -0700669MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200671module_param_named(debug, debug.msg_enable, int, 0);
672MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Heiner Kallweit11287b62019-01-07 21:49:09 +0100673MODULE_SOFTDEP("pre: realtek");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000675MODULE_FIRMWARE(FIRMWARE_8168D_1);
676MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000677MODULE_FIRMWARE(FIRMWARE_8168E_1);
678MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400679MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800680MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800681MODULE_FIRMWARE(FIRMWARE_8168F_1);
682MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800683MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800684MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800685MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800686MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000687MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000688MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000689MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800690MODULE_FIRMWARE(FIRMWARE_8168H_1);
691MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200692MODULE_FIRMWARE(FIRMWARE_8107E_1);
693MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100695static inline struct device *tp_to_dev(struct rtl8169_private *tp)
696{
697 return &tp->pci_dev->dev;
698}
699
Francois Romieuda78dbf2012-01-26 14:18:23 +0100700static void rtl_lock_work(struct rtl8169_private *tp)
701{
702 mutex_lock(&tp->wk.mutex);
703}
704
705static void rtl_unlock_work(struct rtl8169_private *tp)
706{
707 mutex_unlock(&tp->wk.mutex);
708}
709
Heiner Kallweitdf320ed2019-01-19 22:05:48 +0100710static void rtl_lock_config_regs(struct rtl8169_private *tp)
711{
712 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
713}
714
715static void rtl_unlock_config_regs(struct rtl8169_private *tp)
716{
717 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
718}
719
Heiner Kallweitcb732002018-03-20 07:45:35 +0100720static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200721{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100722 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800723 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200724}
725
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +0200726static bool rtl_is_8168evl_up(struct rtl8169_private *tp)
727{
728 return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
729 tp->mac_version != RTL_GIGA_MAC_VER_39;
730}
731
Francois Romieuffc46952012-07-06 14:19:23 +0200732struct rtl_cond {
733 bool (*check)(struct rtl8169_private *);
734 const char *msg;
735};
736
737static void rtl_udelay(unsigned int d)
738{
739 udelay(d);
740}
741
742static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
743 void (*delay)(unsigned int), unsigned int d, int n,
744 bool high)
745{
746 int i;
747
748 for (i = 0; i < n; i++) {
Francois Romieuffc46952012-07-06 14:19:23 +0200749 if (c->check(tp) == high)
750 return true;
Heiner Kallweitd1f50502019-05-04 15:20:38 +0200751 delay(d);
Francois Romieuffc46952012-07-06 14:19:23 +0200752 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200753 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
754 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200755 return false;
756}
757
758static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
759 const struct rtl_cond *c,
760 unsigned int d, int n)
761{
762 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
763}
764
765static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
766 const struct rtl_cond *c,
767 unsigned int d, int n)
768{
769 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
770}
771
772static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
773 const struct rtl_cond *c,
774 unsigned int d, int n)
775{
776 return rtl_loop_wait(tp, c, msleep, d, n, true);
777}
778
779static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
780 const struct rtl_cond *c,
781 unsigned int d, int n)
782{
783 return rtl_loop_wait(tp, c, msleep, d, n, false);
784}
785
786#define DECLARE_RTL_COND(name) \
787static bool name ## _check(struct rtl8169_private *); \
788 \
789static const struct rtl_cond name = { \
790 .check = name ## _check, \
791 .msg = #name \
792}; \
793 \
794static bool name ## _check(struct rtl8169_private *tp)
795
Hayes Wangc5583862012-07-02 17:23:22 +0800796static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
797{
798 if (reg & 0xffff0001) {
799 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
800 return true;
801 }
802 return false;
803}
804
805DECLARE_RTL_COND(rtl_ocp_gphy_cond)
806{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200807 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800808}
809
810static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
811{
Hayes Wangc5583862012-07-02 17:23:22 +0800812 if (rtl_ocp_reg_failure(tp, reg))
813 return;
814
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200815 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800816
817 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
818}
819
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200820static int r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
Hayes Wangc5583862012-07-02 17:23:22 +0800821{
Hayes Wangc5583862012-07-02 17:23:22 +0800822 if (rtl_ocp_reg_failure(tp, reg))
823 return 0;
824
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200825 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800826
827 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200828 (RTL_R32(tp, GPHY_OCP) & 0xffff) : -ETIMEDOUT;
Hayes Wangc5583862012-07-02 17:23:22 +0800829}
830
Hayes Wangc5583862012-07-02 17:23:22 +0800831static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
832{
Hayes Wangc5583862012-07-02 17:23:22 +0800833 if (rtl_ocp_reg_failure(tp, reg))
834 return;
835
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200836 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800837}
838
839static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
840{
Hayes Wangc5583862012-07-02 17:23:22 +0800841 if (rtl_ocp_reg_failure(tp, reg))
842 return 0;
843
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200844 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800845
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200846 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800847}
848
849#define OCP_STD_PHY_BASE 0xa400
850
851static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
852{
853 if (reg == 0x1f) {
854 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
855 return;
856 }
857
858 if (tp->ocp_base != OCP_STD_PHY_BASE)
859 reg -= 0x10;
860
861 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
862}
863
864static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
865{
866 if (tp->ocp_base != OCP_STD_PHY_BASE)
867 reg -= 0x10;
868
869 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
870}
871
hayeswangeee37862013-04-01 22:23:38 +0000872static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
873{
874 if (reg == 0x1f) {
875 tp->ocp_base = value << 4;
876 return;
877 }
878
879 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
880}
881
882static int mac_mcu_read(struct rtl8169_private *tp, int reg)
883{
884 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
885}
886
Francois Romieuffc46952012-07-06 14:19:23 +0200887DECLARE_RTL_COND(rtl_phyar_cond)
888{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200889 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200890}
891
Francois Romieu24192212012-07-06 20:19:42 +0200892static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200894 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895
Francois Romieuffc46952012-07-06 14:19:23 +0200896 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700897 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700898 * According to hardware specs a 20us delay is required after write
899 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700900 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700901 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902}
903
Francois Romieu24192212012-07-06 20:19:42 +0200904static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905{
Francois Romieuffc46952012-07-06 14:19:23 +0200906 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200908 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909
Francois Romieuffc46952012-07-06 14:19:23 +0200910 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200911 RTL_R32(tp, PHYAR) & 0xffff : -ETIMEDOUT;
Francois Romieuffc46952012-07-06 14:19:23 +0200912
Timo Teräs81a95f02010-06-09 17:31:48 -0700913 /*
914 * According to hardware specs a 20us delay is required after read
915 * complete indication, but before sending next command.
916 */
917 udelay(20);
918
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 return value;
920}
921
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800922DECLARE_RTL_COND(rtl_ocpar_cond)
923{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200924 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800925}
926
Francois Romieu24192212012-07-06 20:19:42 +0200927static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000928{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200929 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
930 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
931 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000932
Francois Romieuffc46952012-07-06 14:19:23 +0200933 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000934}
935
Francois Romieu24192212012-07-06 20:19:42 +0200936static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000937{
Francois Romieu24192212012-07-06 20:19:42 +0200938 r8168dp_1_mdio_access(tp, reg,
939 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000940}
941
Francois Romieu24192212012-07-06 20:19:42 +0200942static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000943{
Francois Romieu24192212012-07-06 20:19:42 +0200944 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000945
946 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200947 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
948 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000949
Francois Romieuffc46952012-07-06 14:19:23 +0200950 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200951 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : -ETIMEDOUT;
françois romieuc0e45c12011-01-03 15:08:04 +0000952}
953
françois romieue6de30d2011-01-03 15:08:37 +0000954#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
955
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200956static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000957{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200958 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000959}
960
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200961static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000962{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200963 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000964}
965
Francois Romieu24192212012-07-06 20:19:42 +0200966static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +0000967{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200968 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000969
Francois Romieu24192212012-07-06 20:19:42 +0200970 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +0000971
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200972 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000973}
974
Francois Romieu24192212012-07-06 20:19:42 +0200975static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +0000976{
977 int value;
978
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200979 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000980
Francois Romieu24192212012-07-06 20:19:42 +0200981 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +0000982
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200983 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000984
985 return value;
986}
987
Heiner Kallweitce8843a2019-05-29 21:15:06 +0200988static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
Francois Romieudacf8152008-08-02 20:44:13 +0200989{
Heiner Kallweit5f950522019-05-31 19:53:28 +0200990 switch (tp->mac_version) {
991 case RTL_GIGA_MAC_VER_27:
992 r8168dp_1_mdio_write(tp, location, val);
993 break;
994 case RTL_GIGA_MAC_VER_28:
995 case RTL_GIGA_MAC_VER_31:
996 r8168dp_2_mdio_write(tp, location, val);
997 break;
998 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
999 r8168g_mdio_write(tp, location, val);
1000 break;
1001 default:
1002 r8169_mdio_write(tp, location, val);
1003 break;
1004 }
Francois Romieudacf8152008-08-02 20:44:13 +02001005}
1006
françois romieu4da19632011-01-03 15:07:55 +00001007static int rtl_readphy(struct rtl8169_private *tp, int location)
1008{
Heiner Kallweit5f950522019-05-31 19:53:28 +02001009 switch (tp->mac_version) {
1010 case RTL_GIGA_MAC_VER_27:
1011 return r8168dp_1_mdio_read(tp, location);
1012 case RTL_GIGA_MAC_VER_28:
1013 case RTL_GIGA_MAC_VER_31:
1014 return r8168dp_2_mdio_read(tp, location);
1015 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1016 return r8168g_mdio_read(tp, location);
1017 default:
1018 return r8169_mdio_read(tp, location);
1019 }
françois romieu4da19632011-01-03 15:07:55 +00001020}
1021
1022static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1023{
1024 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1025}
1026
Chun-Hao Lin76564422014-10-01 23:17:17 +08001027static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001028{
1029 int val;
1030
françois romieu4da19632011-01-03 15:07:55 +00001031 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001032 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001033}
1034
Francois Romieuffc46952012-07-06 14:19:23 +02001035DECLARE_RTL_COND(rtl_ephyar_cond)
1036{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001037 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001038}
1039
Francois Romieufdf6fc02012-07-06 22:40:38 +02001040static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001041{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001042 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001043 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1044
Francois Romieuffc46952012-07-06 14:19:23 +02001045 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1046
1047 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001048}
1049
Francois Romieufdf6fc02012-07-06 22:40:38 +02001050static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001051{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001052 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001053
Francois Romieuffc46952012-07-06 14:19:23 +02001054 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001055 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001056}
1057
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001058DECLARE_RTL_COND(rtl_eriar_cond)
1059{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001060 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001061}
1062
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001063static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1064 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001065{
Hayes Wang133ac402011-07-06 15:58:05 +08001066 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001067 RTL_W32(tp, ERIDR, val);
1068 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001069
Francois Romieuffc46952012-07-06 14:19:23 +02001070 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001071}
1072
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001073static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1074 u32 val)
1075{
1076 _rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
1077}
1078
1079static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001080{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001081 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001082
Francois Romieuffc46952012-07-06 14:19:23 +02001083 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001084 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001085}
1086
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001087static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
1088{
1089 return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
1090}
1091
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001092static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001093 u32 m)
Hayes Wang133ac402011-07-06 15:58:05 +08001094{
1095 u32 val;
1096
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001097 val = rtl_eri_read(tp, addr);
1098 rtl_eri_write(tp, addr, mask, (val & ~m) | p);
Hayes Wang133ac402011-07-06 15:58:05 +08001099}
1100
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001101static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
1102 u32 p)
1103{
1104 rtl_w0w1_eri(tp, addr, mask, p, 0);
1105}
1106
1107static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
1108 u32 m)
1109{
1110 rtl_w0w1_eri(tp, addr, mask, 0, m);
1111}
1112
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001113static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1114{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001115 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001116 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001117 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001118}
1119
1120static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1121{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001122 return _rtl_eri_read(tp, reg, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001123}
1124
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001125static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1126 u32 data)
1127{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001128 RTL_W32(tp, OCPDR, data);
1129 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001130 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1131}
1132
1133static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1134 u32 data)
1135{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001136 _rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1137 data, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001138}
1139
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001140static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001141{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001142 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001143
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001144 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001145}
1146
1147#define OOB_CMD_RESET 0x00
1148#define OOB_CMD_DRIVER_START 0x05
1149#define OOB_CMD_DRIVER_STOP 0x06
1150
1151static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1152{
1153 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1154}
1155
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001156DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001157{
1158 u16 reg;
1159
1160 reg = rtl8168_get_ocp_reg(tp);
1161
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001162 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001163}
1164
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001165DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1166{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001167 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001168}
1169
1170DECLARE_RTL_COND(rtl_ocp_tx_cond)
1171{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001172 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001173}
1174
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001175static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1176{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001177 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001178 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001179 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1180 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001181}
1182
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001183static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001184{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001185 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1186 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001187}
1188
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001189static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1190{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001191 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1192 r8168ep_ocp_write(tp, 0x01, 0x30,
1193 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001194 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1195}
1196
1197static void rtl8168_driver_start(struct rtl8169_private *tp)
1198{
1199 switch (tp->mac_version) {
1200 case RTL_GIGA_MAC_VER_27:
1201 case RTL_GIGA_MAC_VER_28:
1202 case RTL_GIGA_MAC_VER_31:
1203 rtl8168dp_driver_start(tp);
1204 break;
1205 case RTL_GIGA_MAC_VER_49:
1206 case RTL_GIGA_MAC_VER_50:
1207 case RTL_GIGA_MAC_VER_51:
1208 rtl8168ep_driver_start(tp);
1209 break;
1210 default:
1211 BUG();
1212 break;
1213 }
1214}
1215
1216static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1217{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001218 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1219 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001220}
1221
1222static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1223{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001224 rtl8168ep_stop_cmac(tp);
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001225 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1226 r8168ep_ocp_write(tp, 0x01, 0x30,
1227 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001228 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1229}
1230
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001231static void rtl8168_driver_stop(struct rtl8169_private *tp)
1232{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001233 switch (tp->mac_version) {
1234 case RTL_GIGA_MAC_VER_27:
1235 case RTL_GIGA_MAC_VER_28:
1236 case RTL_GIGA_MAC_VER_31:
1237 rtl8168dp_driver_stop(tp);
1238 break;
1239 case RTL_GIGA_MAC_VER_49:
1240 case RTL_GIGA_MAC_VER_50:
1241 case RTL_GIGA_MAC_VER_51:
1242 rtl8168ep_driver_stop(tp);
1243 break;
1244 default:
1245 BUG();
1246 break;
1247 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001248}
1249
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001250static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001251{
1252 u16 reg = rtl8168_get_ocp_reg(tp);
1253
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001254 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001255}
1256
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001257static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001258{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001259 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001260}
1261
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001262static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001263{
1264 switch (tp->mac_version) {
1265 case RTL_GIGA_MAC_VER_27:
1266 case RTL_GIGA_MAC_VER_28:
1267 case RTL_GIGA_MAC_VER_31:
1268 return r8168dp_check_dash(tp);
1269 case RTL_GIGA_MAC_VER_49:
1270 case RTL_GIGA_MAC_VER_50:
1271 case RTL_GIGA_MAC_VER_51:
1272 return r8168ep_check_dash(tp);
1273 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001274 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001275 }
1276}
1277
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001278static void rtl_reset_packet_filter(struct rtl8169_private *tp)
1279{
1280 rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1281 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1282}
1283
Francois Romieuffc46952012-07-06 14:19:23 +02001284DECLARE_RTL_COND(rtl_efusear_cond)
1285{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001286 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001287}
1288
Francois Romieufdf6fc02012-07-06 22:40:38 +02001289static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001290{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001291 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001292
Francois Romieuffc46952012-07-06 14:19:23 +02001293 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001294 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001295}
1296
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001297static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1298{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001299 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001300}
1301
1302static void rtl_irq_disable(struct rtl8169_private *tp)
1303{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001304 RTL_W16(tp, IntrMask, 0);
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001305 tp->irq_enabled = 0;
Francois Romieu3e990ff2012-01-26 12:50:01 +01001306}
1307
Francois Romieuda78dbf2012-01-26 14:18:23 +01001308#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1309#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1310#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1311
Heiner Kallweitfe716f82018-11-19 22:31:32 +01001312static void rtl_irq_enable(struct rtl8169_private *tp)
Francois Romieuda78dbf2012-01-26 14:18:23 +01001313{
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001314 tp->irq_enabled = 1;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01001315 RTL_W16(tp, IntrMask, tp->irq_mask);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001316}
1317
françois romieu811fd302011-12-04 20:30:45 +00001318static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001320 rtl_irq_disable(tp);
Heiner Kallweitde20e122018-09-25 07:58:00 +02001321 rtl_ack_events(tp, 0xffff);
1322 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001323 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324}
1325
Hayes Wang70090422011-07-06 15:58:06 +08001326static void rtl_link_chg_patch(struct rtl8169_private *tp)
1327{
Hayes Wang70090422011-07-06 15:58:06 +08001328 struct net_device *dev = tp->dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +01001329 struct phy_device *phydev = tp->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001330
1331 if (!netif_running(dev))
1332 return;
1333
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001334 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1335 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001336 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001337 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1338 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001339 } else if (phydev->speed == SPEED_100) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001340 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1341 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wang70090422011-07-06 15:58:06 +08001342 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001343 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1344 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wang70090422011-07-06 15:58:06 +08001345 }
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001346 rtl_reset_packet_filter(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08001347 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1348 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001349 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001350 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1351 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wangc2218922011-09-06 16:55:18 +08001352 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001353 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1354 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wangc2218922011-09-06 16:55:18 +08001355 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001356 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001357 if (phydev->speed == SPEED_10) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001358 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
1359 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001360 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001361 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001362 }
Hayes Wang70090422011-07-06 15:58:06 +08001363 }
1364}
1365
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001366#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1367
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001368static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1369{
1370 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001371
Francois Romieuda78dbf2012-01-26 14:18:23 +01001372 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001373 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001374 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001375 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001376}
1377
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001378static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001379{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001380 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001381 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001382 u32 opt;
1383 u16 reg;
1384 u8 mask;
1385 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001386 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001387 { WAKE_UCAST, Config5, UWF },
1388 { WAKE_BCAST, Config5, BWF },
1389 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001390 { WAKE_ANY, Config5, LanWake },
1391 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001392 };
Francois Romieu851e6022012-04-17 11:10:11 +02001393 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001394
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001395 rtl_unlock_config_regs(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001396
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02001397 if (rtl_is_8168evl_up(tp)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001398 tmp = ARRAY_SIZE(cfg) - 1;
1399 if (wolopts & WAKE_MAGIC)
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001400 rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
1401 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001402 else
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001403 rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
1404 MagicPacket_v2);
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02001405 } else {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001406 tmp = ARRAY_SIZE(cfg);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001407 }
1408
1409 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001410 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001411 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001412 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001413 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001414 }
1415
Francois Romieu851e6022012-04-17 11:10:11 +02001416 switch (tp->mac_version) {
Heiner Kallweitedcde3e2019-07-26 20:56:20 +02001417 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001418 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001419 if (wolopts)
1420 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001421 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001422 break;
Heiner Kallweitedcde3e2019-07-26 20:56:20 +02001423 case RTL_GIGA_MAC_VER_34:
1424 case RTL_GIGA_MAC_VER_37:
1425 case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001426 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001427 if (wolopts)
1428 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001429 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001430 break;
Heiner Kallweitedcde3e2019-07-26 20:56:20 +02001431 default:
1432 break;
Francois Romieu851e6022012-04-17 11:10:11 +02001433 }
1434
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001435 rtl_lock_config_regs(tp);
Heiner Kallweit3bd82642018-12-30 13:16:12 +01001436
1437 device_set_wakeup_enable(tp_to_dev(tp), wolopts);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001438}
1439
1440static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1441{
1442 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001443 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001444
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001445 if (wol->wolopts & ~WAKE_ANY)
1446 return -EINVAL;
1447
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001448 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001449
Francois Romieuda78dbf2012-01-26 14:18:23 +01001450 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001451
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001452 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001453
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001454 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001455 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001456
1457 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001458
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001459 pm_runtime_put_noidle(d);
1460
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001461 return 0;
1462}
1463
Linus Torvalds1da177e2005-04-16 15:20:36 -07001464static void rtl8169_get_drvinfo(struct net_device *dev,
1465 struct ethtool_drvinfo *info)
1466{
1467 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001468 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001469
Rick Jones68aad782011-11-07 13:29:27 +00001470 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001471 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001472 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Heiner Kallweit254764e2019-01-22 22:23:41 +01001473 if (rtl_fw)
Rick Jones8ac72d12011-11-22 14:06:26 +00001474 strlcpy(info->fw_version, rtl_fw->version,
1475 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476}
1477
1478static int rtl8169_get_regs_len(struct net_device *dev)
1479{
1480 return R8169_REGS_SIZE;
1481}
1482
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001483static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1484 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485{
Francois Romieud58d46b2011-05-03 16:38:29 +02001486 struct rtl8169_private *tp = netdev_priv(dev);
1487
Francois Romieu2b7b4312011-04-18 22:53:24 -07001488 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001489 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490
Francois Romieud58d46b2011-05-03 16:38:29 +02001491 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001492 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001493 features &= ~NETIF_F_IP_CSUM;
1494
Michał Mirosław350fb322011-04-08 06:35:56 +00001495 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496}
1497
Heiner Kallweita3984572018-04-28 22:19:15 +02001498static int rtl8169_set_features(struct net_device *dev,
1499 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500{
1501 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001502 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503
Heiner Kallweita3984572018-04-28 22:19:15 +02001504 rtl_lock_work(tp);
1505
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001506 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001507 if (features & NETIF_F_RXALL)
1508 rx_config |= (AcceptErr | AcceptRunt);
1509 else
1510 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001512 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001513
hayeswang929a0312014-09-16 11:40:47 +08001514 if (features & NETIF_F_RXCSUM)
1515 tp->cp_cmd |= RxChkSum;
1516 else
1517 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001518
hayeswang929a0312014-09-16 11:40:47 +08001519 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1520 tp->cp_cmd |= RxVlan;
1521 else
1522 tp->cp_cmd &= ~RxVlan;
1523
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001524 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1525 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526
Francois Romieuda78dbf2012-01-26 14:18:23 +01001527 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528
1529 return 0;
1530}
1531
Kirill Smelkov810f4892012-11-10 21:11:02 +04001532static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001533{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001534 return (skb_vlan_tag_present(skb)) ?
Heiner Kallweit7424edb2019-07-02 07:59:17 +02001535 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536}
1537
Francois Romieu7a8fc772011-03-01 17:18:33 +01001538static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539{
1540 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541
Francois Romieu7a8fc772011-03-01 17:18:33 +01001542 if (opts2 & RxVlanTag)
Heiner Kallweit7424edb2019-07-02 07:59:17 +02001543 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544}
1545
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1547 void *p)
1548{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001549 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001550 u32 __iomem *data = tp->mmio_addr;
1551 u32 *dw = p;
1552 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553
Francois Romieuda78dbf2012-01-26 14:18:23 +01001554 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001555 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1556 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001557 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558}
1559
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001560static u32 rtl8169_get_msglevel(struct net_device *dev)
1561{
1562 struct rtl8169_private *tp = netdev_priv(dev);
1563
1564 return tp->msg_enable;
1565}
1566
1567static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1568{
1569 struct rtl8169_private *tp = netdev_priv(dev);
1570
1571 tp->msg_enable = value;
1572}
1573
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001574static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1575 "tx_packets",
1576 "rx_packets",
1577 "tx_errors",
1578 "rx_errors",
1579 "rx_missed",
1580 "align_errors",
1581 "tx_single_collisions",
1582 "tx_multi_collisions",
1583 "unicast",
1584 "broadcast",
1585 "multicast",
1586 "tx_aborted",
1587 "tx_underrun",
1588};
1589
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001590static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001591{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001592 switch (sset) {
1593 case ETH_SS_STATS:
1594 return ARRAY_SIZE(rtl8169_gstrings);
1595 default:
1596 return -EOPNOTSUPP;
1597 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001598}
1599
Corinna Vinschen42020322015-09-10 10:47:35 +02001600DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001601{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001602 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001603}
1604
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001605static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001606{
Corinna Vinschen42020322015-09-10 10:47:35 +02001607 dma_addr_t paddr = tp->counters_phys_addr;
1608 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001609
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001610 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1611 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001612 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001613 RTL_W32(tp, CounterAddrLow, cmd);
1614 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001615
Francois Romieua78e9362018-01-26 01:53:26 +01001616 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001617}
1618
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001619static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001620{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001621 /*
1622 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1623 * tally counters.
1624 */
1625 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1626 return true;
1627
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001628 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001629}
1630
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001631static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001632{
Heiner Kallweit10262b02019-01-06 20:44:00 +01001633 u8 val = RTL_R8(tp, ChipCmd);
1634
Ivan Vecera355423d2009-02-06 21:49:57 -08001635 /*
1636 * Some chips are unable to dump tally counters when the receiver
Heiner Kallweit10262b02019-01-06 20:44:00 +01001637 * is disabled. If 0xff chip may be in a PCI power-save state.
Ivan Vecera355423d2009-02-06 21:49:57 -08001638 */
Heiner Kallweit10262b02019-01-06 20:44:00 +01001639 if (!(val & CmdRxEnb) || val == 0xff)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001640 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001641
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001642 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001643}
1644
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001645static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001646{
Corinna Vinschen42020322015-09-10 10:47:35 +02001647 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001648 bool ret = false;
1649
1650 /*
1651 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1652 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1653 * reset by a power cycle, while the counter values collected by the
1654 * driver are reset at every driver unload/load cycle.
1655 *
1656 * To make sure the HW values returned by @get_stats64 match the SW
1657 * values, we collect the initial values at first open(*) and use them
1658 * as offsets to normalize the values returned by @get_stats64.
1659 *
1660 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1661 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1662 * set at open time by rtl_hw_start.
1663 */
1664
1665 if (tp->tc_offset.inited)
1666 return true;
1667
1668 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001669 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001670 ret = true;
1671
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001672 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001673 ret = true;
1674
Corinna Vinschen42020322015-09-10 10:47:35 +02001675 tp->tc_offset.tx_errors = counters->tx_errors;
1676 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1677 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001678 tp->tc_offset.inited = true;
1679
1680 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001681}
1682
Ivan Vecera355423d2009-02-06 21:49:57 -08001683static void rtl8169_get_ethtool_stats(struct net_device *dev,
1684 struct ethtool_stats *stats, u64 *data)
1685{
1686 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001687 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001688 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001689
1690 ASSERT_RTNL();
1691
Chun-Hao Line0636232016-07-29 16:37:55 +08001692 pm_runtime_get_noresume(d);
1693
1694 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001695 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001696
1697 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001698
Corinna Vinschen42020322015-09-10 10:47:35 +02001699 data[0] = le64_to_cpu(counters->tx_packets);
1700 data[1] = le64_to_cpu(counters->rx_packets);
1701 data[2] = le64_to_cpu(counters->tx_errors);
1702 data[3] = le32_to_cpu(counters->rx_errors);
1703 data[4] = le16_to_cpu(counters->rx_missed);
1704 data[5] = le16_to_cpu(counters->align_errors);
1705 data[6] = le32_to_cpu(counters->tx_one_collision);
1706 data[7] = le32_to_cpu(counters->tx_multi_collision);
1707 data[8] = le64_to_cpu(counters->rx_unicast);
1708 data[9] = le64_to_cpu(counters->rx_broadcast);
1709 data[10] = le32_to_cpu(counters->rx_multicast);
1710 data[11] = le16_to_cpu(counters->tx_aborted);
1711 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001712}
1713
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001714static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1715{
1716 switch(stringset) {
1717 case ETH_SS_STATS:
1718 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1719 break;
1720 }
1721}
1722
Francois Romieu50970832017-10-27 13:24:49 +03001723/*
1724 * Interrupt coalescing
1725 *
1726 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1727 * > 8169, 8168 and 810x line of chipsets
1728 *
1729 * 8169, 8168, and 8136(810x) serial chipsets support it.
1730 *
1731 * > 2 - the Tx timer unit at gigabit speed
1732 *
1733 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1734 * (0xe0) bit 1 and bit 0.
1735 *
1736 * For 8169
1737 * bit[1:0] \ speed 1000M 100M 10M
1738 * 0 0 320ns 2.56us 40.96us
1739 * 0 1 2.56us 20.48us 327.7us
1740 * 1 0 5.12us 40.96us 655.4us
1741 * 1 1 10.24us 81.92us 1.31ms
1742 *
1743 * For the other
1744 * bit[1:0] \ speed 1000M 100M 10M
1745 * 0 0 5us 2.56us 40.96us
1746 * 0 1 40us 20.48us 327.7us
1747 * 1 0 80us 40.96us 655.4us
1748 * 1 1 160us 81.92us 1.31ms
1749 */
1750
1751/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1752struct rtl_coalesce_scale {
1753 /* Rx / Tx */
1754 u32 nsecs[2];
1755};
1756
1757/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1758struct rtl_coalesce_info {
1759 u32 speed;
1760 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1761};
1762
1763/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1764#define rxtx_x1822(r, t) { \
1765 {{(r), (t)}}, \
1766 {{(r)*8, (t)*8}}, \
1767 {{(r)*8*2, (t)*8*2}}, \
1768 {{(r)*8*2*2, (t)*8*2*2}}, \
1769}
1770static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1771 /* speed delays: rx00 tx00 */
1772 { SPEED_10, rxtx_x1822(40960, 40960) },
1773 { SPEED_100, rxtx_x1822( 2560, 2560) },
1774 { SPEED_1000, rxtx_x1822( 320, 320) },
1775 { 0 },
1776};
1777
1778static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1779 /* speed delays: rx00 tx00 */
1780 { SPEED_10, rxtx_x1822(40960, 40960) },
1781 { SPEED_100, rxtx_x1822( 2560, 2560) },
1782 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1783 { 0 },
1784};
1785#undef rxtx_x1822
1786
1787/* get rx/tx scale vector corresponding to current speed */
1788static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1789{
1790 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001791 const struct rtl_coalesce_info *ci;
Francois Romieu50970832017-10-27 13:24:49 +03001792
Heiner Kallweit20023d32019-06-11 21:09:19 +02001793 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
1794 ci = rtl_coalesce_info_8169;
1795 else
1796 ci = rtl_coalesce_info_8168_8136;
Francois Romieu50970832017-10-27 13:24:49 +03001797
Heiner Kallweit20023d32019-06-11 21:09:19 +02001798 for (; ci->speed; ci++) {
1799 if (tp->phydev->speed == ci->speed)
Francois Romieu50970832017-10-27 13:24:49 +03001800 return ci;
Francois Romieu50970832017-10-27 13:24:49 +03001801 }
1802
1803 return ERR_PTR(-ELNRNG);
1804}
1805
1806static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1807{
1808 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001809 const struct rtl_coalesce_info *ci;
1810 const struct rtl_coalesce_scale *scale;
1811 struct {
1812 u32 *max_frames;
1813 u32 *usecs;
1814 } coal_settings [] = {
1815 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1816 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1817 }, *p = coal_settings;
1818 int i;
1819 u16 w;
1820
1821 memset(ec, 0, sizeof(*ec));
1822
1823 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1824 ci = rtl_coalesce_info(dev);
1825 if (IS_ERR(ci))
1826 return PTR_ERR(ci);
1827
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001828 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001829
1830 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001831 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001832 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1833 w >>= RTL_COALESCE_SHIFT;
1834 *p->usecs = w & RTL_COALESCE_MASK;
1835 }
1836
1837 for (i = 0; i < 2; i++) {
1838 p = coal_settings + i;
1839 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1840
1841 /*
1842 * ethtool_coalesce says it is illegal to set both usecs and
1843 * max_frames to 0.
1844 */
1845 if (!*p->usecs && !*p->max_frames)
1846 *p->max_frames = 1;
1847 }
1848
1849 return 0;
1850}
1851
1852/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1853static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1854 struct net_device *dev, u32 nsec, u16 *cp01)
1855{
1856 const struct rtl_coalesce_info *ci;
1857 u16 i;
1858
1859 ci = rtl_coalesce_info(dev);
1860 if (IS_ERR(ci))
1861 return ERR_CAST(ci);
1862
1863 for (i = 0; i < 4; i++) {
1864 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1865 ci->scalev[i].nsecs[1]);
1866 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1867 *cp01 = i;
1868 return &ci->scalev[i];
1869 }
1870 }
1871
1872 return ERR_PTR(-EINVAL);
1873}
1874
1875static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1876{
1877 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001878 const struct rtl_coalesce_scale *scale;
1879 struct {
1880 u32 frames;
1881 u32 usecs;
1882 } coal_settings [] = {
1883 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1884 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1885 }, *p = coal_settings;
1886 u16 w = 0, cp01;
1887 int i;
1888
1889 scale = rtl_coalesce_choose_scale(dev,
1890 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1891 if (IS_ERR(scale))
1892 return PTR_ERR(scale);
1893
1894 for (i = 0; i < 2; i++, p++) {
1895 u32 units;
1896
1897 /*
1898 * accept max_frames=1 we returned in rtl_get_coalesce.
1899 * accept it not only when usecs=0 because of e.g. the following scenario:
1900 *
1901 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1902 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1903 * - then user does `ethtool -C eth0 rx-usecs 100`
1904 *
1905 * since ethtool sends to kernel whole ethtool_coalesce
1906 * settings, if we do not handle rx_usecs=!0, rx_frames=1
1907 * we'll reject it below in `frames % 4 != 0`.
1908 */
1909 if (p->frames == 1) {
1910 p->frames = 0;
1911 }
1912
1913 units = p->usecs * 1000 / scale->nsecs[i];
1914 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
1915 return -EINVAL;
1916
1917 w <<= RTL_COALESCE_SHIFT;
1918 w |= units;
1919 w <<= RTL_COALESCE_SHIFT;
1920 w |= p->frames >> 2;
1921 }
1922
1923 rtl_lock_work(tp);
1924
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001925 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03001926
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02001927 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001928 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1929 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03001930
1931 rtl_unlock_work(tp);
1932
1933 return 0;
1934}
1935
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001936static int rtl_get_eee_supp(struct rtl8169_private *tp)
1937{
1938 struct phy_device *phydev = tp->phydev;
1939 int ret;
1940
1941 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001942 case RTL_GIGA_MAC_VER_34:
1943 case RTL_GIGA_MAC_VER_35:
1944 case RTL_GIGA_MAC_VER_36:
1945 case RTL_GIGA_MAC_VER_38:
1946 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
1947 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001948 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02001949 ret = phy_read_paged(phydev, 0x0a5c, 0x12);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001950 break;
1951 default:
1952 ret = -EPROTONOSUPPORT;
1953 break;
1954 }
1955
1956 return ret;
1957}
1958
1959static int rtl_get_eee_lpadv(struct rtl8169_private *tp)
1960{
1961 struct phy_device *phydev = tp->phydev;
1962 int ret;
1963
1964 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001965 case RTL_GIGA_MAC_VER_34:
1966 case RTL_GIGA_MAC_VER_35:
1967 case RTL_GIGA_MAC_VER_36:
1968 case RTL_GIGA_MAC_VER_38:
1969 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
1970 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001971 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02001972 ret = phy_read_paged(phydev, 0x0a5d, 0x11);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001973 break;
1974 default:
1975 ret = -EPROTONOSUPPORT;
1976 break;
1977 }
1978
1979 return ret;
1980}
1981
1982static int rtl_get_eee_adv(struct rtl8169_private *tp)
1983{
1984 struct phy_device *phydev = tp->phydev;
1985 int ret;
1986
1987 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001988 case RTL_GIGA_MAC_VER_34:
1989 case RTL_GIGA_MAC_VER_35:
1990 case RTL_GIGA_MAC_VER_36:
1991 case RTL_GIGA_MAC_VER_38:
1992 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
1993 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001994 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02001995 ret = phy_read_paged(phydev, 0x0a5d, 0x10);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001996 break;
1997 default:
1998 ret = -EPROTONOSUPPORT;
1999 break;
2000 }
2001
2002 return ret;
2003}
2004
2005static int rtl_set_eee_adv(struct rtl8169_private *tp, int val)
2006{
2007 struct phy_device *phydev = tp->phydev;
2008 int ret = 0;
2009
2010 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002011 case RTL_GIGA_MAC_VER_34:
2012 case RTL_GIGA_MAC_VER_35:
2013 case RTL_GIGA_MAC_VER_36:
2014 case RTL_GIGA_MAC_VER_38:
2015 ret = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
2016 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002017 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02002018 phy_write_paged(phydev, 0x0a5d, 0x10, val);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002019 break;
2020 default:
2021 ret = -EPROTONOSUPPORT;
2022 break;
2023 }
2024
2025 return ret;
2026}
2027
2028static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
2029{
2030 struct rtl8169_private *tp = netdev_priv(dev);
2031 struct device *d = tp_to_dev(tp);
2032 int ret;
2033
2034 pm_runtime_get_noresume(d);
2035
2036 if (!pm_runtime_active(d)) {
2037 ret = -EOPNOTSUPP;
2038 goto out;
2039 }
2040
2041 /* Get Supported EEE */
2042 ret = rtl_get_eee_supp(tp);
2043 if (ret < 0)
2044 goto out;
2045 data->supported = mmd_eee_cap_to_ethtool_sup_t(ret);
2046
2047 /* Get advertisement EEE */
2048 ret = rtl_get_eee_adv(tp);
2049 if (ret < 0)
2050 goto out;
2051 data->advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2052 data->eee_enabled = !!data->advertised;
2053
2054 /* Get LP advertisement EEE */
2055 ret = rtl_get_eee_lpadv(tp);
2056 if (ret < 0)
2057 goto out;
2058 data->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2059 data->eee_active = !!(data->advertised & data->lp_advertised);
2060out:
2061 pm_runtime_put_noidle(d);
2062 return ret < 0 ? ret : 0;
2063}
2064
2065static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
2066{
2067 struct rtl8169_private *tp = netdev_priv(dev);
2068 struct device *d = tp_to_dev(tp);
2069 int old_adv, adv = 0, cap, ret;
2070
2071 pm_runtime_get_noresume(d);
2072
2073 if (!dev->phydev || !pm_runtime_active(d)) {
2074 ret = -EOPNOTSUPP;
2075 goto out;
2076 }
2077
2078 if (dev->phydev->autoneg == AUTONEG_DISABLE ||
2079 dev->phydev->duplex != DUPLEX_FULL) {
2080 ret = -EPROTONOSUPPORT;
2081 goto out;
2082 }
2083
2084 /* Get Supported EEE */
2085 ret = rtl_get_eee_supp(tp);
2086 if (ret < 0)
2087 goto out;
2088 cap = ret;
2089
2090 ret = rtl_get_eee_adv(tp);
2091 if (ret < 0)
2092 goto out;
2093 old_adv = ret;
2094
2095 if (data->eee_enabled) {
2096 adv = !data->advertised ? cap :
2097 ethtool_adv_to_mmd_eee_adv_t(data->advertised) & cap;
2098 /* Mask prohibited EEE modes */
2099 adv &= ~dev->phydev->eee_broken_modes;
2100 }
2101
2102 if (old_adv != adv) {
2103 ret = rtl_set_eee_adv(tp, adv);
2104 if (ret < 0)
2105 goto out;
2106
2107 /* Restart autonegotiation so the new modes get sent to the
2108 * link partner.
2109 */
2110 ret = phy_restart_aneg(dev->phydev);
2111 }
2112
2113out:
2114 pm_runtime_put_noidle(d);
2115 return ret < 0 ? ret : 0;
2116}
2117
Jeff Garzik7282d492006-09-13 14:30:00 -04002118static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002119 .get_drvinfo = rtl8169_get_drvinfo,
2120 .get_regs_len = rtl8169_get_regs_len,
2121 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002122 .get_coalesce = rtl_get_coalesce,
2123 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002124 .get_msglevel = rtl8169_get_msglevel,
2125 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002127 .get_wol = rtl8169_get_wol,
2128 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002129 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002130 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002131 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002132 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002133 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002134 .get_eee = rtl8169_get_eee,
2135 .set_eee = rtl8169_set_eee,
Heiner Kallweit45772432018-07-17 22:51:44 +02002136 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2137 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138};
2139
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002140static void rtl_enable_eee(struct rtl8169_private *tp)
2141{
2142 int supported = rtl_get_eee_supp(tp);
2143
2144 if (supported > 0)
2145 rtl_set_eee_adv(tp, supported);
2146}
2147
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002148static void rtl8169_get_mac_version(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002149{
Francois Romieu0e485152007-02-20 00:00:26 +01002150 /*
2151 * The driver currently handles the 8168Bf and the 8168Be identically
2152 * but they can be identified more specifically through the test below
2153 * if needed:
2154 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002155 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002156 *
2157 * Same thing for the 8101Eb and the 8101Ec:
2158 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002159 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002160 */
Francois Romieu37441002011-06-17 22:58:54 +02002161 static const struct rtl_mac_info {
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002162 u16 mask;
2163 u16 val;
2164 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002165 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002166 /* 8168EP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002167 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 },
2168 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 },
2169 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002170
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002171 /* 8168H family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002172 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 },
2173 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002174
Hayes Wangc5583862012-07-02 17:23:22 +08002175 /* 8168G family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002176 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 },
2177 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 },
2178 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 },
2179 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 },
Hayes Wangc5583862012-07-02 17:23:22 +08002180
Hayes Wangc2218922011-09-06 16:55:18 +08002181 /* 8168F family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002182 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 },
2183 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 },
2184 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 },
Hayes Wangc2218922011-09-06 16:55:18 +08002185
hayeswang01dc7fe2011-03-21 01:50:28 +00002186 /* 8168E family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002187 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 },
2188 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 },
2189 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002190
Francois Romieu5b538df2008-07-20 16:22:45 +02002191 /* 8168D family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002192 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 },
2193 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002194
françois romieue6de30d2011-01-03 15:08:37 +00002195 /* 8168DP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002196 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 },
2197 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 },
2198 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002199
Francois Romieuef808d52008-06-29 13:10:54 +02002200 /* 8168C family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002201 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 },
2202 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 },
2203 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 },
2204 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 },
2205 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 },
2206 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 },
2207 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002208
2209 /* 8168B family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002210 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 },
2211 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 },
2212 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002213
2214 /* 8101 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002215 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 },
2216 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 },
2217 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 },
2218 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 },
2219 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 },
2220 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 },
2221 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 },
2222 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 },
2223 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 },
2224 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 },
2225 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 },
2226 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 },
2227 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 },
2228 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002229 /* FIXME: where did these entries come from ? -- FR */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002230 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 },
2231 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002232
2233 /* 8110 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002234 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 },
2235 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 },
2236 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 },
2237 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 },
2238 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002239
Jean Delvaref21b75e2009-05-26 20:54:48 -07002240 /* Catch-all */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002241 { 0x000, 0x000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002242 };
2243 const struct rtl_mac_info *p = mac_info;
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002244 u16 reg = RTL_R32(tp, TxConfig) >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002245
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002246 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247 p++;
2248 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002249
2250 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002251 dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
Heiner Kallweit45f19962018-11-22 22:00:10 +01002252 } else if (!tp->supports_gmii) {
2253 if (tp->mac_version == RTL_GIGA_MAC_VER_42)
2254 tp->mac_version = RTL_GIGA_MAC_VER_43;
2255 else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
2256 tp->mac_version = RTL_GIGA_MAC_VER_47;
2257 else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
2258 tp->mac_version = RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002259 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002260}
2261
Francois Romieu867763c2007-08-17 18:21:58 +02002262struct phy_reg {
2263 u16 reg;
2264 u16 val;
2265};
2266
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002267static void __rtl_writephy_batch(struct rtl8169_private *tp,
2268 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002269{
2270 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002271 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002272 regs++;
2273 }
2274}
2275
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002276#define rtl_writephy_batch(tp, a) __rtl_writephy_batch(tp, a, ARRAY_SIZE(a))
2277
françois romieuf1e02ed2011-01-13 13:07:53 +00002278static void rtl_release_firmware(struct rtl8169_private *tp)
2279{
Heiner Kallweit254764e2019-01-22 22:23:41 +01002280 if (tp->rtl_fw) {
Heiner Kallweit47ad5932019-06-03 21:26:31 +02002281 rtl_fw_release_firmware(tp->rtl_fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02002282 kfree(tp->rtl_fw);
Heiner Kallweit254764e2019-01-22 22:23:41 +01002283 tp->rtl_fw = NULL;
Francois Romieub6ffd972011-06-17 17:00:05 +02002284 }
françois romieuf1e02ed2011-01-13 13:07:53 +00002285}
2286
François Romieu953a12c2011-04-24 17:38:48 +02002287static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002288{
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002289 /* TODO: release firmware if rtl_fw_write_firmware signals failure. */
Heiner Kallweit254764e2019-01-22 22:23:41 +01002290 if (tp->rtl_fw)
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002291 rtl_fw_write_firmware(tp, tp->rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002292}
2293
2294static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2295{
2296 if (rtl_readphy(tp, reg) != val)
2297 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2298 else
2299 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002300}
2301
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002302static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2303{
Heiner Kallweitf4528252019-05-04 17:13:09 +02002304 /* Adjust EEE LED frequency */
2305 if (tp->mac_version != RTL_GIGA_MAC_VER_38)
2306 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
2307
Heiner Kallweite719b3e2019-04-28 11:11:47 +02002308 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002309}
2310
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002311static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
2312{
2313 struct phy_device *phydev = tp->phydev;
2314
2315 phy_write(phydev, 0x1f, 0x0007);
2316 phy_write(phydev, 0x1e, 0x0020);
2317 phy_set_bits(phydev, 0x15, BIT(8));
2318
2319 phy_write(phydev, 0x1f, 0x0005);
2320 phy_write(phydev, 0x05, 0x8b85);
2321 phy_set_bits(phydev, 0x06, BIT(13));
2322
2323 phy_write(phydev, 0x1f, 0x0000);
2324}
2325
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002326static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
2327{
Heiner Kallweita2928d22019-06-02 10:53:49 +02002328 phy_modify_paged(tp->phydev, 0x0a43, 0x11, 0, BIT(4));
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002329}
2330
françois romieu4da19632011-01-03 15:07:55 +00002331static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002332{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002333 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002334 { 0x1f, 0x0001 },
2335 { 0x06, 0x006e },
2336 { 0x08, 0x0708 },
2337 { 0x15, 0x4000 },
2338 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002339
françois romieu0b9b5712009-08-10 19:44:56 +00002340 { 0x1f, 0x0001 },
2341 { 0x03, 0x00a1 },
2342 { 0x02, 0x0008 },
2343 { 0x01, 0x0120 },
2344 { 0x00, 0x1000 },
2345 { 0x04, 0x0800 },
2346 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002347
françois romieu0b9b5712009-08-10 19:44:56 +00002348 { 0x03, 0xff41 },
2349 { 0x02, 0xdf60 },
2350 { 0x01, 0x0140 },
2351 { 0x00, 0x0077 },
2352 { 0x04, 0x7800 },
2353 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002354
françois romieu0b9b5712009-08-10 19:44:56 +00002355 { 0x03, 0x802f },
2356 { 0x02, 0x4f02 },
2357 { 0x01, 0x0409 },
2358 { 0x00, 0xf0f9 },
2359 { 0x04, 0x9800 },
2360 { 0x04, 0x9000 },
2361
2362 { 0x03, 0xdf01 },
2363 { 0x02, 0xdf20 },
2364 { 0x01, 0xff95 },
2365 { 0x00, 0xba00 },
2366 { 0x04, 0xa800 },
2367 { 0x04, 0xa000 },
2368
2369 { 0x03, 0xff41 },
2370 { 0x02, 0xdf20 },
2371 { 0x01, 0x0140 },
2372 { 0x00, 0x00bb },
2373 { 0x04, 0xb800 },
2374 { 0x04, 0xb000 },
2375
2376 { 0x03, 0xdf41 },
2377 { 0x02, 0xdc60 },
2378 { 0x01, 0x6340 },
2379 { 0x00, 0x007d },
2380 { 0x04, 0xd800 },
2381 { 0x04, 0xd000 },
2382
2383 { 0x03, 0xdf01 },
2384 { 0x02, 0xdf20 },
2385 { 0x01, 0x100a },
2386 { 0x00, 0xa0ff },
2387 { 0x04, 0xf800 },
2388 { 0x04, 0xf000 },
2389
2390 { 0x1f, 0x0000 },
2391 { 0x0b, 0x0000 },
2392 { 0x00, 0x9200 }
2393 };
2394
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002395 rtl_writephy_batch(tp, phy_reg_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002396}
2397
françois romieu4da19632011-01-03 15:07:55 +00002398static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002399{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002400 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002401 { 0x1f, 0x0002 },
2402 { 0x01, 0x90d0 },
2403 { 0x1f, 0x0000 }
2404 };
2405
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002406 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002407}
2408
françois romieu4da19632011-01-03 15:07:55 +00002409static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002410{
2411 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002412
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002413 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2414 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002415 return;
2416
françois romieu4da19632011-01-03 15:07:55 +00002417 rtl_writephy(tp, 0x1f, 0x0001);
2418 rtl_writephy(tp, 0x10, 0xf01b);
2419 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002420}
2421
françois romieu4da19632011-01-03 15:07:55 +00002422static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002423{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002424 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002425 { 0x1f, 0x0001 },
2426 { 0x04, 0x0000 },
2427 { 0x03, 0x00a1 },
2428 { 0x02, 0x0008 },
2429 { 0x01, 0x0120 },
2430 { 0x00, 0x1000 },
2431 { 0x04, 0x0800 },
2432 { 0x04, 0x9000 },
2433 { 0x03, 0x802f },
2434 { 0x02, 0x4f02 },
2435 { 0x01, 0x0409 },
2436 { 0x00, 0xf099 },
2437 { 0x04, 0x9800 },
2438 { 0x04, 0xa000 },
2439 { 0x03, 0xdf01 },
2440 { 0x02, 0xdf20 },
2441 { 0x01, 0xff95 },
2442 { 0x00, 0xba00 },
2443 { 0x04, 0xa800 },
2444 { 0x04, 0xf000 },
2445 { 0x03, 0xdf01 },
2446 { 0x02, 0xdf20 },
2447 { 0x01, 0x101a },
2448 { 0x00, 0xa0ff },
2449 { 0x04, 0xf800 },
2450 { 0x04, 0x0000 },
2451 { 0x1f, 0x0000 },
2452
2453 { 0x1f, 0x0001 },
2454 { 0x10, 0xf41b },
2455 { 0x14, 0xfb54 },
2456 { 0x18, 0xf5c7 },
2457 { 0x1f, 0x0000 },
2458
2459 { 0x1f, 0x0001 },
2460 { 0x17, 0x0cc0 },
2461 { 0x1f, 0x0000 }
2462 };
2463
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002464 rtl_writephy_batch(tp, phy_reg_init);
françois romieu2e9558562009-08-10 19:44:19 +00002465
françois romieu4da19632011-01-03 15:07:55 +00002466 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002467}
2468
françois romieu4da19632011-01-03 15:07:55 +00002469static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002470{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002471 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002472 { 0x1f, 0x0001 },
2473 { 0x04, 0x0000 },
2474 { 0x03, 0x00a1 },
2475 { 0x02, 0x0008 },
2476 { 0x01, 0x0120 },
2477 { 0x00, 0x1000 },
2478 { 0x04, 0x0800 },
2479 { 0x04, 0x9000 },
2480 { 0x03, 0x802f },
2481 { 0x02, 0x4f02 },
2482 { 0x01, 0x0409 },
2483 { 0x00, 0xf099 },
2484 { 0x04, 0x9800 },
2485 { 0x04, 0xa000 },
2486 { 0x03, 0xdf01 },
2487 { 0x02, 0xdf20 },
2488 { 0x01, 0xff95 },
2489 { 0x00, 0xba00 },
2490 { 0x04, 0xa800 },
2491 { 0x04, 0xf000 },
2492 { 0x03, 0xdf01 },
2493 { 0x02, 0xdf20 },
2494 { 0x01, 0x101a },
2495 { 0x00, 0xa0ff },
2496 { 0x04, 0xf800 },
2497 { 0x04, 0x0000 },
2498 { 0x1f, 0x0000 },
2499
2500 { 0x1f, 0x0001 },
2501 { 0x0b, 0x8480 },
2502 { 0x1f, 0x0000 },
2503
2504 { 0x1f, 0x0001 },
2505 { 0x18, 0x67c7 },
2506 { 0x04, 0x2000 },
2507 { 0x03, 0x002f },
2508 { 0x02, 0x4360 },
2509 { 0x01, 0x0109 },
2510 { 0x00, 0x3022 },
2511 { 0x04, 0x2800 },
2512 { 0x1f, 0x0000 },
2513
2514 { 0x1f, 0x0001 },
2515 { 0x17, 0x0cc0 },
2516 { 0x1f, 0x0000 }
2517 };
2518
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002519 rtl_writephy_batch(tp, phy_reg_init);
françois romieu8c7006a2009-08-10 19:43:29 +00002520}
2521
françois romieu4da19632011-01-03 15:07:55 +00002522static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002523{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002524 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002525 { 0x10, 0xf41b },
2526 { 0x1f, 0x0000 }
2527 };
2528
françois romieu4da19632011-01-03 15:07:55 +00002529 rtl_writephy(tp, 0x1f, 0x0001);
2530 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002531
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002532 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002533}
2534
françois romieu4da19632011-01-03 15:07:55 +00002535static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002536{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002537 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002538 { 0x1f, 0x0001 },
2539 { 0x10, 0xf41b },
2540 { 0x1f, 0x0000 }
2541 };
2542
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002543 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002544}
2545
françois romieu4da19632011-01-03 15:07:55 +00002546static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002547{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002548 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002549 { 0x1f, 0x0000 },
2550 { 0x1d, 0x0f00 },
2551 { 0x1f, 0x0002 },
2552 { 0x0c, 0x1ec8 },
2553 { 0x1f, 0x0000 }
2554 };
2555
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002556 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu867763c2007-08-17 18:21:58 +02002557}
2558
françois romieu4da19632011-01-03 15:07:55 +00002559static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002560{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002561 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002562 { 0x1f, 0x0001 },
2563 { 0x1d, 0x3d98 },
2564 { 0x1f, 0x0000 }
2565 };
2566
françois romieu4da19632011-01-03 15:07:55 +00002567 rtl_writephy(tp, 0x1f, 0x0000);
2568 rtl_patchphy(tp, 0x14, 1 << 5);
2569 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002570
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002571 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuef3386f2008-06-29 12:24:30 +02002572}
2573
françois romieu4da19632011-01-03 15:07:55 +00002574static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002575{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002576 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002577 { 0x1f, 0x0001 },
2578 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002579 { 0x1f, 0x0002 },
2580 { 0x00, 0x88d4 },
2581 { 0x01, 0x82b1 },
2582 { 0x03, 0x7002 },
2583 { 0x08, 0x9e30 },
2584 { 0x09, 0x01f0 },
2585 { 0x0a, 0x5500 },
2586 { 0x0c, 0x00c8 },
2587 { 0x1f, 0x0003 },
2588 { 0x12, 0xc096 },
2589 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002590 { 0x1f, 0x0000 },
2591 { 0x1f, 0x0000 },
2592 { 0x09, 0x2000 },
2593 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002594 };
2595
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002596 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002597
françois romieu4da19632011-01-03 15:07:55 +00002598 rtl_patchphy(tp, 0x14, 1 << 5);
2599 rtl_patchphy(tp, 0x0d, 1 << 5);
2600 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002601}
2602
françois romieu4da19632011-01-03 15:07:55 +00002603static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002604{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002605 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002606 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002607 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002608 { 0x03, 0x802f },
2609 { 0x02, 0x4f02 },
2610 { 0x01, 0x0409 },
2611 { 0x00, 0xf099 },
2612 { 0x04, 0x9800 },
2613 { 0x04, 0x9000 },
2614 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002615 { 0x1f, 0x0002 },
2616 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002617 { 0x06, 0x0761 },
2618 { 0x1f, 0x0003 },
2619 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002620 { 0x1f, 0x0000 }
2621 };
2622
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002623 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002624
françois romieu4da19632011-01-03 15:07:55 +00002625 rtl_patchphy(tp, 0x16, 1 << 0);
2626 rtl_patchphy(tp, 0x14, 1 << 5);
2627 rtl_patchphy(tp, 0x0d, 1 << 5);
2628 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002629}
2630
françois romieu4da19632011-01-03 15:07:55 +00002631static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002632{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002633 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002634 { 0x1f, 0x0001 },
2635 { 0x12, 0x2300 },
2636 { 0x1d, 0x3d98 },
2637 { 0x1f, 0x0002 },
2638 { 0x0c, 0x7eb8 },
2639 { 0x06, 0x5461 },
2640 { 0x1f, 0x0003 },
2641 { 0x16, 0x0f0a },
2642 { 0x1f, 0x0000 }
2643 };
2644
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002645 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu197ff762008-06-28 13:16:02 +02002646
françois romieu4da19632011-01-03 15:07:55 +00002647 rtl_patchphy(tp, 0x16, 1 << 0);
2648 rtl_patchphy(tp, 0x14, 1 << 5);
2649 rtl_patchphy(tp, 0x0d, 1 << 5);
2650 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002651}
2652
françois romieu4da19632011-01-03 15:07:55 +00002653static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002654{
françois romieu4da19632011-01-03 15:07:55 +00002655 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002656}
2657
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002658static const struct phy_reg rtl8168d_1_phy_reg_init_0[] = {
2659 /* Channel Estimation */
2660 { 0x1f, 0x0001 },
2661 { 0x06, 0x4064 },
2662 { 0x07, 0x2863 },
2663 { 0x08, 0x059c },
2664 { 0x09, 0x26b4 },
2665 { 0x0a, 0x6a19 },
2666 { 0x0b, 0xdcc8 },
2667 { 0x10, 0xf06d },
2668 { 0x14, 0x7f68 },
2669 { 0x18, 0x7fd9 },
2670 { 0x1c, 0xf0ff },
2671 { 0x1d, 0x3d9c },
2672 { 0x1f, 0x0003 },
2673 { 0x12, 0xf49f },
2674 { 0x13, 0x070b },
2675 { 0x1a, 0x05ad },
2676 { 0x14, 0x94c0 },
2677
2678 /*
2679 * Tx Error Issue
2680 * Enhance line driver power
2681 */
2682 { 0x1f, 0x0002 },
2683 { 0x06, 0x5561 },
2684 { 0x1f, 0x0005 },
2685 { 0x05, 0x8332 },
2686 { 0x06, 0x5561 },
2687
2688 /*
2689 * Can not link to 1Gbps with bad cable
2690 * Decrease SNR threshold form 21.07dB to 19.04dB
2691 */
2692 { 0x1f, 0x0001 },
2693 { 0x17, 0x0cc0 },
2694
2695 { 0x1f, 0x0000 },
2696 { 0x0d, 0xf880 }
2697};
2698
2699static const struct phy_reg rtl8168d_1_phy_reg_init_1[] = {
2700 { 0x1f, 0x0002 },
2701 { 0x05, 0x669a },
2702 { 0x1f, 0x0005 },
2703 { 0x05, 0x8330 },
2704 { 0x06, 0x669a },
2705 { 0x1f, 0x0002 }
2706};
2707
françois romieubca03d52011-01-03 15:07:31 +00002708static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002709{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002710 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
Francois Romieu5b538df2008-07-20 16:22:45 +02002711
françois romieubca03d52011-01-03 15:07:31 +00002712 /*
2713 * Rx Error Issue
2714 * Fine Tune Switching regulator parameter
2715 */
françois romieu4da19632011-01-03 15:07:55 +00002716 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002717 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2718 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002719
Francois Romieufdf6fc02012-07-06 22:40:38 +02002720 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002721 int val;
2722
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002723 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002724
françois romieu4da19632011-01-03 15:07:55 +00002725 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002726
2727 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002728 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002729 0x0065, 0x0066, 0x0067, 0x0068,
2730 0x0069, 0x006a, 0x006b, 0x006c
2731 };
2732 int i;
2733
françois romieu4da19632011-01-03 15:07:55 +00002734 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002735
2736 val &= 0xff00;
2737 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002738 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002739 }
2740 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002741 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002742 { 0x1f, 0x0002 },
2743 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002744 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002745 { 0x05, 0x8330 },
2746 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002747 };
2748
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002749 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02002750 }
2751
françois romieubca03d52011-01-03 15:07:31 +00002752 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002753 rtl_writephy(tp, 0x1f, 0x0002);
2754 rtl_patchphy(tp, 0x0d, 0x0300);
2755 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002756
françois romieubca03d52011-01-03 15:07:31 +00002757 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002758 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002759 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2760 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002761
françois romieu4da19632011-01-03 15:07:55 +00002762 rtl_writephy(tp, 0x1f, 0x0005);
2763 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002764
2765 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002766
françois romieu4da19632011-01-03 15:07:55 +00002767 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002768}
2769
françois romieubca03d52011-01-03 15:07:31 +00002770static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002771{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002772 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
françois romieudaf9df62009-10-07 12:44:20 +00002773
Francois Romieufdf6fc02012-07-06 22:40:38 +02002774 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002775 int val;
2776
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002777 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002778
françois romieu4da19632011-01-03 15:07:55 +00002779 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002780 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08002781 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002782 0x0065, 0x0066, 0x0067, 0x0068,
2783 0x0069, 0x006a, 0x006b, 0x006c
2784 };
2785 int i;
2786
françois romieu4da19632011-01-03 15:07:55 +00002787 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002788
2789 val &= 0xff00;
2790 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002791 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002792 }
2793 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002794 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002795 { 0x1f, 0x0002 },
2796 { 0x05, 0x2642 },
2797 { 0x1f, 0x0005 },
2798 { 0x05, 0x8330 },
2799 { 0x06, 0x2642 }
2800 };
2801
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002802 rtl_writephy_batch(tp, phy_reg_init);
françois romieudaf9df62009-10-07 12:44:20 +00002803 }
2804
françois romieubca03d52011-01-03 15:07:31 +00002805 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002806 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002807 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2808 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002809
françois romieubca03d52011-01-03 15:07:31 +00002810 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00002811 rtl_writephy(tp, 0x1f, 0x0002);
2812 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00002813
françois romieu4da19632011-01-03 15:07:55 +00002814 rtl_writephy(tp, 0x1f, 0x0005);
2815 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002816
2817 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00002818
françois romieu4da19632011-01-03 15:07:55 +00002819 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002820}
2821
françois romieu4da19632011-01-03 15:07:55 +00002822static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002823{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002824 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002825 { 0x1f, 0x0002 },
2826 { 0x10, 0x0008 },
2827 { 0x0d, 0x006c },
2828
2829 { 0x1f, 0x0000 },
2830 { 0x0d, 0xf880 },
2831
2832 { 0x1f, 0x0001 },
2833 { 0x17, 0x0cc0 },
2834
2835 { 0x1f, 0x0001 },
2836 { 0x0b, 0xa4d8 },
2837 { 0x09, 0x281c },
2838 { 0x07, 0x2883 },
2839 { 0x0a, 0x6b35 },
2840 { 0x1d, 0x3da4 },
2841 { 0x1c, 0xeffd },
2842 { 0x14, 0x7f52 },
2843 { 0x18, 0x7fc6 },
2844 { 0x08, 0x0601 },
2845 { 0x06, 0x4063 },
2846 { 0x10, 0xf074 },
2847 { 0x1f, 0x0003 },
2848 { 0x13, 0x0789 },
2849 { 0x12, 0xf4bd },
2850 { 0x1a, 0x04fd },
2851 { 0x14, 0x84b0 },
2852 { 0x1f, 0x0000 },
2853 { 0x00, 0x9200 },
2854
2855 { 0x1f, 0x0005 },
2856 { 0x01, 0x0340 },
2857 { 0x1f, 0x0001 },
2858 { 0x04, 0x4000 },
2859 { 0x03, 0x1d21 },
2860 { 0x02, 0x0c32 },
2861 { 0x01, 0x0200 },
2862 { 0x00, 0x5554 },
2863 { 0x04, 0x4800 },
2864 { 0x04, 0x4000 },
2865 { 0x04, 0xf000 },
2866 { 0x03, 0xdf01 },
2867 { 0x02, 0xdf20 },
2868 { 0x01, 0x101a },
2869 { 0x00, 0xa0ff },
2870 { 0x04, 0xf800 },
2871 { 0x04, 0xf000 },
2872 { 0x1f, 0x0000 },
2873
2874 { 0x1f, 0x0007 },
2875 { 0x1e, 0x0023 },
2876 { 0x16, 0x0000 },
2877 { 0x1f, 0x0000 }
2878 };
2879
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002880 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02002881}
2882
françois romieue6de30d2011-01-03 15:08:37 +00002883static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
2884{
2885 static const struct phy_reg phy_reg_init[] = {
2886 { 0x1f, 0x0001 },
2887 { 0x17, 0x0cc0 },
2888
2889 { 0x1f, 0x0007 },
2890 { 0x1e, 0x002d },
2891 { 0x18, 0x0040 },
2892 { 0x1f, 0x0000 }
2893 };
2894
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002895 rtl_writephy_batch(tp, phy_reg_init);
françois romieue6de30d2011-01-03 15:08:37 +00002896 rtl_patchphy(tp, 0x0d, 1 << 5);
2897}
2898
Hayes Wang70090422011-07-06 15:58:06 +08002899static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00002900{
2901 static const struct phy_reg phy_reg_init[] = {
2902 /* Enable Delay cap */
2903 { 0x1f, 0x0005 },
2904 { 0x05, 0x8b80 },
2905 { 0x06, 0xc896 },
2906 { 0x1f, 0x0000 },
2907
2908 /* Channel estimation fine tune */
2909 { 0x1f, 0x0001 },
2910 { 0x0b, 0x6c20 },
2911 { 0x07, 0x2872 },
2912 { 0x1c, 0xefff },
2913 { 0x1f, 0x0003 },
2914 { 0x14, 0x6420 },
2915 { 0x1f, 0x0000 },
2916
2917 /* Update PFM & 10M TX idle timer */
2918 { 0x1f, 0x0007 },
2919 { 0x1e, 0x002f },
2920 { 0x15, 0x1919 },
2921 { 0x1f, 0x0000 },
2922
2923 { 0x1f, 0x0007 },
2924 { 0x1e, 0x00ac },
2925 { 0x18, 0x0006 },
2926 { 0x1f, 0x0000 }
2927 };
2928
Francois Romieu15ecd032011-04-27 13:52:22 -07002929 rtl_apply_firmware(tp);
2930
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002931 rtl_writephy_batch(tp, phy_reg_init);
hayeswang01dc7fe2011-03-21 01:50:28 +00002932
2933 /* DCO enable for 10M IDLE Power */
2934 rtl_writephy(tp, 0x1f, 0x0007);
2935 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002936 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002937 rtl_writephy(tp, 0x1f, 0x0000);
2938
2939 /* For impedance matching */
2940 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002941 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02002942 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002943
2944 /* PHY auto speed down */
2945 rtl_writephy(tp, 0x1f, 0x0007);
2946 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002947 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002948 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002949 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002950
2951 rtl_writephy(tp, 0x1f, 0x0005);
2952 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002953 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002954 rtl_writephy(tp, 0x1f, 0x0000);
2955
2956 rtl_writephy(tp, 0x1f, 0x0005);
2957 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002958 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002959 rtl_writephy(tp, 0x1f, 0x0007);
2960 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002961 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00002962 rtl_writephy(tp, 0x1f, 0x0006);
2963 rtl_writephy(tp, 0x00, 0x5a00);
2964 rtl_writephy(tp, 0x1f, 0x0000);
2965 rtl_writephy(tp, 0x0d, 0x0007);
2966 rtl_writephy(tp, 0x0e, 0x003c);
2967 rtl_writephy(tp, 0x0d, 0x4007);
2968 rtl_writephy(tp, 0x0e, 0x0000);
2969 rtl_writephy(tp, 0x0d, 0x0000);
2970}
2971
françois romieu9ecb9aa2012-12-07 11:20:21 +00002972static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
2973{
2974 const u16 w[] = {
2975 addr[0] | (addr[1] << 8),
2976 addr[2] | (addr[3] << 8),
2977 addr[4] | (addr[5] << 8)
2978 };
françois romieu9ecb9aa2012-12-07 11:20:21 +00002979
Heiner Kallweit3aa4c492019-05-02 20:46:52 +02002980 rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
2981 rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
2982 rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
2983 rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
françois romieu9ecb9aa2012-12-07 11:20:21 +00002984}
2985
Hayes Wang70090422011-07-06 15:58:06 +08002986static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
2987{
2988 static const struct phy_reg phy_reg_init[] = {
2989 /* Enable Delay cap */
2990 { 0x1f, 0x0004 },
2991 { 0x1f, 0x0007 },
2992 { 0x1e, 0x00ac },
2993 { 0x18, 0x0006 },
2994 { 0x1f, 0x0002 },
2995 { 0x1f, 0x0000 },
2996 { 0x1f, 0x0000 },
2997
2998 /* Channel estimation fine tune */
2999 { 0x1f, 0x0003 },
3000 { 0x09, 0xa20f },
3001 { 0x1f, 0x0000 },
3002 { 0x1f, 0x0000 },
3003
3004 /* Green Setting */
3005 { 0x1f, 0x0005 },
3006 { 0x05, 0x8b5b },
3007 { 0x06, 0x9222 },
3008 { 0x05, 0x8b6d },
3009 { 0x06, 0x8000 },
3010 { 0x05, 0x8b76 },
3011 { 0x06, 0x8000 },
3012 { 0x1f, 0x0000 }
3013 };
3014
3015 rtl_apply_firmware(tp);
3016
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003017 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang70090422011-07-06 15:58:06 +08003018
3019 /* For 4-corner performance improve */
3020 rtl_writephy(tp, 0x1f, 0x0005);
3021 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003022 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003023 rtl_writephy(tp, 0x1f, 0x0000);
3024
3025 /* PHY auto speed down */
3026 rtl_writephy(tp, 0x1f, 0x0004);
3027 rtl_writephy(tp, 0x1f, 0x0007);
3028 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003029 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003030 rtl_writephy(tp, 0x1f, 0x0002);
3031 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003032 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003033
3034 /* improve 10M EEE waveform */
3035 rtl_writephy(tp, 0x1f, 0x0005);
3036 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003037 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003038 rtl_writephy(tp, 0x1f, 0x0000);
3039
3040 /* Improve 2-pair detection performance */
3041 rtl_writephy(tp, 0x1f, 0x0005);
3042 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003043 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003044 rtl_writephy(tp, 0x1f, 0x0000);
3045
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003046 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003047 rtl_enable_eee(tp);
Hayes Wang70090422011-07-06 15:58:06 +08003048
3049 /* Green feature */
3050 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003051 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3052 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003053 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003054 rtl_writephy(tp, 0x1f, 0x0005);
3055 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3056 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003057
françois romieu9ecb9aa2012-12-07 11:20:21 +00003058 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3059 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003060}
3061
Hayes Wang5f886e02012-03-30 14:33:03 +08003062static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3063{
3064 /* For 4-corner performance improve */
3065 rtl_writephy(tp, 0x1f, 0x0005);
3066 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003067 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003068 rtl_writephy(tp, 0x1f, 0x0000);
3069
3070 /* PHY auto speed down */
3071 rtl_writephy(tp, 0x1f, 0x0007);
3072 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003073 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003074 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003075 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003076
3077 /* Improve 10M EEE waveform */
3078 rtl_writephy(tp, 0x1f, 0x0005);
3079 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003080 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003081 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003082
3083 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003084 rtl_enable_eee(tp);
Hayes Wang5f886e02012-03-30 14:33:03 +08003085}
3086
Hayes Wangc2218922011-09-06 16:55:18 +08003087static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3088{
3089 static const struct phy_reg phy_reg_init[] = {
3090 /* Channel estimation fine tune */
3091 { 0x1f, 0x0003 },
3092 { 0x09, 0xa20f },
3093 { 0x1f, 0x0000 },
3094
3095 /* Modify green table for giga & fnet */
3096 { 0x1f, 0x0005 },
3097 { 0x05, 0x8b55 },
3098 { 0x06, 0x0000 },
3099 { 0x05, 0x8b5e },
3100 { 0x06, 0x0000 },
3101 { 0x05, 0x8b67 },
3102 { 0x06, 0x0000 },
3103 { 0x05, 0x8b70 },
3104 { 0x06, 0x0000 },
3105 { 0x1f, 0x0000 },
3106 { 0x1f, 0x0007 },
3107 { 0x1e, 0x0078 },
3108 { 0x17, 0x0000 },
3109 { 0x19, 0x00fb },
3110 { 0x1f, 0x0000 },
3111
3112 /* Modify green table for 10M */
3113 { 0x1f, 0x0005 },
3114 { 0x05, 0x8b79 },
3115 { 0x06, 0xaa00 },
3116 { 0x1f, 0x0000 },
3117
3118 /* Disable hiimpedance detection (RTCT) */
3119 { 0x1f, 0x0003 },
3120 { 0x01, 0x328a },
3121 { 0x1f, 0x0000 }
3122 };
3123
3124 rtl_apply_firmware(tp);
3125
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003126 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangc2218922011-09-06 16:55:18 +08003127
Hayes Wang5f886e02012-03-30 14:33:03 +08003128 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003129
3130 /* Improve 2-pair detection performance */
3131 rtl_writephy(tp, 0x1f, 0x0005);
3132 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003133 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003134 rtl_writephy(tp, 0x1f, 0x0000);
3135}
3136
3137static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3138{
3139 rtl_apply_firmware(tp);
3140
Hayes Wang5f886e02012-03-30 14:33:03 +08003141 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003142}
3143
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003144static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3145{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003146 static const struct phy_reg phy_reg_init[] = {
3147 /* Channel estimation fine tune */
3148 { 0x1f, 0x0003 },
3149 { 0x09, 0xa20f },
3150 { 0x1f, 0x0000 },
3151
3152 /* Modify green table for giga & fnet */
3153 { 0x1f, 0x0005 },
3154 { 0x05, 0x8b55 },
3155 { 0x06, 0x0000 },
3156 { 0x05, 0x8b5e },
3157 { 0x06, 0x0000 },
3158 { 0x05, 0x8b67 },
3159 { 0x06, 0x0000 },
3160 { 0x05, 0x8b70 },
3161 { 0x06, 0x0000 },
3162 { 0x1f, 0x0000 },
3163 { 0x1f, 0x0007 },
3164 { 0x1e, 0x0078 },
3165 { 0x17, 0x0000 },
3166 { 0x19, 0x00aa },
3167 { 0x1f, 0x0000 },
3168
3169 /* Modify green table for 10M */
3170 { 0x1f, 0x0005 },
3171 { 0x05, 0x8b79 },
3172 { 0x06, 0xaa00 },
3173 { 0x1f, 0x0000 },
3174
3175 /* Disable hiimpedance detection (RTCT) */
3176 { 0x1f, 0x0003 },
3177 { 0x01, 0x328a },
3178 { 0x1f, 0x0000 }
3179 };
3180
3181
3182 rtl_apply_firmware(tp);
3183
3184 rtl8168f_hw_phy_config(tp);
3185
3186 /* Improve 2-pair detection performance */
3187 rtl_writephy(tp, 0x1f, 0x0005);
3188 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003189 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003190 rtl_writephy(tp, 0x1f, 0x0000);
3191
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003192 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003193
3194 /* Modify green table for giga */
3195 rtl_writephy(tp, 0x1f, 0x0005);
3196 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003197 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003198 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003199 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003200 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003201 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003202 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003203 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003204 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003205 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003206 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003207 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003208 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003209 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003210 rtl_writephy(tp, 0x1f, 0x0000);
3211
3212 /* uc same-seed solution */
3213 rtl_writephy(tp, 0x1f, 0x0005);
3214 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003215 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003216 rtl_writephy(tp, 0x1f, 0x0000);
3217
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003218 /* Green feature */
3219 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003220 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3221 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003222 rtl_writephy(tp, 0x1f, 0x0000);
3223}
3224
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003225static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
3226{
Heiner Kallweita2928d22019-06-02 10:53:49 +02003227 phy_modify_paged(tp->phydev, 0x0a43, 0x10, BIT(2), 0);
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003228}
3229
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003230static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
3231{
3232 struct phy_device *phydev = tp->phydev;
3233
Heiner Kallweita2928d22019-06-02 10:53:49 +02003234 phy_modify_paged(phydev, 0x0bcc, 0x14, BIT(8), 0);
3235 phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(7) | BIT(6));
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003236 phy_write(phydev, 0x1f, 0x0a43);
3237 phy_write(phydev, 0x13, 0x8084);
3238 phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
3239 phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));
3240
3241 phy_write(phydev, 0x1f, 0x0000);
3242}
3243
Hayes Wangc5583862012-07-02 17:23:22 +08003244static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3245{
Heiner Kallweita2928d22019-06-02 10:53:49 +02003246 int ret;
3247
Hayes Wangc5583862012-07-02 17:23:22 +08003248 rtl_apply_firmware(tp);
3249
Heiner Kallweita2928d22019-06-02 10:53:49 +02003250 ret = phy_read_paged(tp->phydev, 0x0a46, 0x10);
3251 if (ret & BIT(8))
3252 phy_modify_paged(tp->phydev, 0x0bcc, 0x12, BIT(15), 0);
3253 else
3254 phy_modify_paged(tp->phydev, 0x0bcc, 0x12, 0, BIT(15));
Hayes Wangc5583862012-07-02 17:23:22 +08003255
Heiner Kallweita2928d22019-06-02 10:53:49 +02003256 ret = phy_read_paged(tp->phydev, 0x0a46, 0x13);
3257 if (ret & BIT(8))
Thomas Voegtle1a03bb52019-07-20 19:01:22 +02003258 phy_modify_paged(tp->phydev, 0x0c41, 0x15, 0, BIT(1));
Heiner Kallweita2928d22019-06-02 10:53:49 +02003259 else
Thomas Voegtle1a03bb52019-07-20 19:01:22 +02003260 phy_modify_paged(tp->phydev, 0x0c41, 0x15, BIT(1), 0);
Hayes Wangc5583862012-07-02 17:23:22 +08003261
hayeswang41f44d12013-04-01 22:23:36 +00003262 /* Enable PHY auto speed down */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003263 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
Hayes Wangc5583862012-07-02 17:23:22 +08003264
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003265 rtl8168g_phy_adjust_10m_aldps(tp);
hayeswangfe7524c2013-04-01 22:23:37 +00003266
hayeswang41f44d12013-04-01 22:23:36 +00003267 /* EEE auto-fallback function */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003268 phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
Hayes Wangc5583862012-07-02 17:23:22 +08003269
hayeswang41f44d12013-04-01 22:23:36 +00003270 /* Enable UC LPF tune function */
3271 rtl_writephy(tp, 0x1f, 0x0a43);
3272 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003273 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003274
Heiner Kallweita2928d22019-06-02 10:53:49 +02003275 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
hayeswang41f44d12013-04-01 22:23:36 +00003276
hayeswangfe7524c2013-04-01 22:23:37 +00003277 /* Improve SWR Efficiency */
3278 rtl_writephy(tp, 0x1f, 0x0bcd);
3279 rtl_writephy(tp, 0x14, 0x5065);
3280 rtl_writephy(tp, 0x14, 0xd065);
3281 rtl_writephy(tp, 0x1f, 0x0bc8);
3282 rtl_writephy(tp, 0x11, 0x5655);
3283 rtl_writephy(tp, 0x1f, 0x0bcd);
3284 rtl_writephy(tp, 0x14, 0x1065);
3285 rtl_writephy(tp, 0x14, 0x9065);
3286 rtl_writephy(tp, 0x14, 0x1065);
Heiner Kallweita2928d22019-06-02 10:53:49 +02003287 rtl_writephy(tp, 0x1f, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003288
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003289 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003290 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003291 rtl_enable_eee(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08003292}
3293
hayeswang57538c42013-04-01 22:23:40 +00003294static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3295{
3296 rtl_apply_firmware(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003297 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003298 rtl_enable_eee(tp);
hayeswang57538c42013-04-01 22:23:40 +00003299}
3300
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003301static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3302{
3303 u16 dout_tapbin;
3304 u32 data;
3305
3306 rtl_apply_firmware(tp);
3307
3308 /* CHN EST parameters adjust - giga master */
3309 rtl_writephy(tp, 0x1f, 0x0a43);
3310 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003311 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003312 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003313 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003314 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003315 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003316 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003317 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003318 rtl_writephy(tp, 0x1f, 0x0000);
3319
3320 /* CHN EST parameters adjust - giga slave */
3321 rtl_writephy(tp, 0x1f, 0x0a43);
3322 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003323 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003324 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003325 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003326 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003327 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003328 rtl_writephy(tp, 0x1f, 0x0000);
3329
3330 /* CHN EST parameters adjust - fnet */
3331 rtl_writephy(tp, 0x1f, 0x0a43);
3332 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003333 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003334 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003335 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003336 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003337 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003338 rtl_writephy(tp, 0x1f, 0x0000);
3339
3340 /* enable R-tune & PGA-retune function */
3341 dout_tapbin = 0;
3342 rtl_writephy(tp, 0x1f, 0x0a46);
3343 data = rtl_readphy(tp, 0x13);
3344 data &= 3;
3345 data <<= 2;
3346 dout_tapbin |= data;
3347 data = rtl_readphy(tp, 0x12);
3348 data &= 0xc000;
3349 data >>= 14;
3350 dout_tapbin |= data;
3351 dout_tapbin = ~(dout_tapbin^0x08);
3352 dout_tapbin <<= 12;
3353 dout_tapbin &= 0xf000;
3354 rtl_writephy(tp, 0x1f, 0x0a43);
3355 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003356 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003357 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003358 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003359 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003360 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003361 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003362 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003363
3364 rtl_writephy(tp, 0x1f, 0x0a43);
3365 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003366 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003367 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003368 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003369 rtl_writephy(tp, 0x1f, 0x0000);
3370
3371 /* enable GPHY 10M */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003372 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003373
3374 /* SAR ADC performance */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003375 phy_modify_paged(tp->phydev, 0x0bca, 0x17, BIT(12) | BIT(13), BIT(14));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003376
3377 rtl_writephy(tp, 0x1f, 0x0a43);
3378 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003379 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003380 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003381 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003382 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003383 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003384 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003385 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003386 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003387 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003388 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003389 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003390 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003391 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003392 rtl_writephy(tp, 0x1f, 0x0000);
3393
3394 /* disable phy pfm mode */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003395 phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003396
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003397 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003398 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003399 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003400}
3401
3402static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3403{
3404 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3405 u16 rlen;
3406 u32 data;
3407
3408 rtl_apply_firmware(tp);
3409
3410 /* CHIN EST parameter update */
3411 rtl_writephy(tp, 0x1f, 0x0a43);
3412 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003413 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003414 rtl_writephy(tp, 0x1f, 0x0000);
3415
3416 /* enable R-tune & PGA-retune function */
3417 rtl_writephy(tp, 0x1f, 0x0a43);
3418 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003419 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003420 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003421 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003422 rtl_writephy(tp, 0x1f, 0x0000);
3423
3424 /* enable GPHY 10M */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003425 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003426
3427 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3428 data = r8168_mac_ocp_read(tp, 0xdd02);
3429 ioffset_p3 = ((data & 0x80)>>7);
3430 ioffset_p3 <<= 3;
3431
3432 data = r8168_mac_ocp_read(tp, 0xdd00);
3433 ioffset_p3 |= ((data & (0xe000))>>13);
3434 ioffset_p2 = ((data & (0x1e00))>>9);
3435 ioffset_p1 = ((data & (0x01e0))>>5);
3436 ioffset_p0 = ((data & 0x0010)>>4);
3437 ioffset_p0 <<= 3;
3438 ioffset_p0 |= (data & (0x07));
3439 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3440
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003441 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003442 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003443 rtl_writephy(tp, 0x1f, 0x0bcf);
3444 rtl_writephy(tp, 0x16, data);
3445 rtl_writephy(tp, 0x1f, 0x0000);
3446 }
3447
3448 /* Modify rlen (TX LPF corner frequency) level */
3449 rtl_writephy(tp, 0x1f, 0x0bcd);
3450 data = rtl_readphy(tp, 0x16);
3451 data &= 0x000f;
3452 rlen = 0;
3453 if (data > 3)
3454 rlen = data - 3;
3455 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3456 rtl_writephy(tp, 0x17, data);
3457 rtl_writephy(tp, 0x1f, 0x0bcd);
3458 rtl_writephy(tp, 0x1f, 0x0000);
3459
3460 /* disable phy pfm mode */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003461 phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003462
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003463 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003464 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003465 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003466}
3467
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003468static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3469{
3470 /* Enable PHY auto speed down */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003471 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003472
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003473 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003474
3475 /* Enable EEE auto-fallback function */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003476 phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003477
3478 /* Enable UC LPF tune function */
3479 rtl_writephy(tp, 0x1f, 0x0a43);
3480 rtl_writephy(tp, 0x13, 0x8012);
3481 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3482 rtl_writephy(tp, 0x1f, 0x0000);
3483
3484 /* set rg_sel_sdm_rate */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003485 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003486
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003487 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003488 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003489 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003490}
3491
3492static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3493{
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003494 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003495
3496 /* Enable UC LPF tune function */
3497 rtl_writephy(tp, 0x1f, 0x0a43);
3498 rtl_writephy(tp, 0x13, 0x8012);
3499 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3500 rtl_writephy(tp, 0x1f, 0x0000);
3501
3502 /* Set rg_sel_sdm_rate */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003503 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003504
3505 /* Channel estimation parameters */
3506 rtl_writephy(tp, 0x1f, 0x0a43);
3507 rtl_writephy(tp, 0x13, 0x80f3);
3508 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3509 rtl_writephy(tp, 0x13, 0x80f0);
3510 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3511 rtl_writephy(tp, 0x13, 0x80ef);
3512 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3513 rtl_writephy(tp, 0x13, 0x80f6);
3514 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3515 rtl_writephy(tp, 0x13, 0x80ec);
3516 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3517 rtl_writephy(tp, 0x13, 0x80ed);
3518 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3519 rtl_writephy(tp, 0x13, 0x80f2);
3520 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3521 rtl_writephy(tp, 0x13, 0x80f4);
3522 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3523 rtl_writephy(tp, 0x1f, 0x0a43);
3524 rtl_writephy(tp, 0x13, 0x8110);
3525 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3526 rtl_writephy(tp, 0x13, 0x810f);
3527 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3528 rtl_writephy(tp, 0x13, 0x8111);
3529 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3530 rtl_writephy(tp, 0x13, 0x8113);
3531 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3532 rtl_writephy(tp, 0x13, 0x8115);
3533 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3534 rtl_writephy(tp, 0x13, 0x810e);
3535 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3536 rtl_writephy(tp, 0x13, 0x810c);
3537 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3538 rtl_writephy(tp, 0x13, 0x810b);
3539 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3540 rtl_writephy(tp, 0x1f, 0x0a43);
3541 rtl_writephy(tp, 0x13, 0x80d1);
3542 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3543 rtl_writephy(tp, 0x13, 0x80cd);
3544 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3545 rtl_writephy(tp, 0x13, 0x80d3);
3546 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3547 rtl_writephy(tp, 0x13, 0x80d5);
3548 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3549 rtl_writephy(tp, 0x13, 0x80d7);
3550 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3551
3552 /* Force PWM-mode */
3553 rtl_writephy(tp, 0x1f, 0x0bcd);
3554 rtl_writephy(tp, 0x14, 0x5065);
3555 rtl_writephy(tp, 0x14, 0xd065);
3556 rtl_writephy(tp, 0x1f, 0x0bc8);
3557 rtl_writephy(tp, 0x12, 0x00ed);
3558 rtl_writephy(tp, 0x1f, 0x0bcd);
3559 rtl_writephy(tp, 0x14, 0x1065);
3560 rtl_writephy(tp, 0x14, 0x9065);
3561 rtl_writephy(tp, 0x14, 0x1065);
3562 rtl_writephy(tp, 0x1f, 0x0000);
3563
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003564 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003565 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003566 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003567}
3568
françois romieu4da19632011-01-03 15:07:55 +00003569static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003570{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003571 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003572 { 0x1f, 0x0003 },
3573 { 0x08, 0x441d },
3574 { 0x01, 0x9100 },
3575 { 0x1f, 0x0000 }
3576 };
3577
françois romieu4da19632011-01-03 15:07:55 +00003578 rtl_writephy(tp, 0x1f, 0x0000);
3579 rtl_patchphy(tp, 0x11, 1 << 12);
3580 rtl_patchphy(tp, 0x19, 1 << 13);
3581 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003582
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003583 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003584}
3585
Hayes Wang5a5e4442011-02-22 17:26:21 +08003586static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3587{
3588 static const struct phy_reg phy_reg_init[] = {
3589 { 0x1f, 0x0005 },
3590 { 0x1a, 0x0000 },
3591 { 0x1f, 0x0000 },
3592
3593 { 0x1f, 0x0004 },
3594 { 0x1c, 0x0000 },
3595 { 0x1f, 0x0000 },
3596
3597 { 0x1f, 0x0001 },
3598 { 0x15, 0x7701 },
3599 { 0x1f, 0x0000 }
3600 };
3601
3602 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003603 rtl_writephy(tp, 0x1f, 0x0000);
3604 rtl_writephy(tp, 0x18, 0x0310);
3605 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003606
François Romieu953a12c2011-04-24 17:38:48 +02003607 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003608
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003609 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003610}
3611
Hayes Wang7e18dca2012-03-30 14:33:02 +08003612static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3613{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003614 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003615 rtl_writephy(tp, 0x1f, 0x0000);
3616 rtl_writephy(tp, 0x18, 0x0310);
3617 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003618
3619 rtl_apply_firmware(tp);
3620
3621 /* EEE setting */
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003622 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003623 rtl_writephy(tp, 0x1f, 0x0004);
3624 rtl_writephy(tp, 0x10, 0x401f);
3625 rtl_writephy(tp, 0x19, 0x7030);
3626 rtl_writephy(tp, 0x1f, 0x0000);
3627}
3628
Hayes Wang5598bfe2012-07-02 17:23:21 +08003629static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3630{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003631 static const struct phy_reg phy_reg_init[] = {
3632 { 0x1f, 0x0004 },
3633 { 0x10, 0xc07f },
3634 { 0x19, 0x7030 },
3635 { 0x1f, 0x0000 }
3636 };
3637
3638 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003639 rtl_writephy(tp, 0x1f, 0x0000);
3640 rtl_writephy(tp, 0x18, 0x0310);
3641 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003642
3643 rtl_apply_firmware(tp);
3644
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003645 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003646 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003647
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003648 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003649}
3650
Francois Romieu5615d9f2007-08-17 17:50:46 +02003651static void rtl_hw_phy_config(struct net_device *dev)
3652{
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003653 static const rtl_generic_fct phy_configs[] = {
3654 /* PCI devices. */
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003655 [RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
3656 [RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
3657 [RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
3658 [RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
3659 [RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
3660 /* PCI-E devices. */
3661 [RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
3662 [RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
3663 [RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
3664 [RTL_GIGA_MAC_VER_10] = NULL,
3665 [RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
3666 [RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
3667 [RTL_GIGA_MAC_VER_13] = NULL,
3668 [RTL_GIGA_MAC_VER_14] = NULL,
3669 [RTL_GIGA_MAC_VER_15] = NULL,
3670 [RTL_GIGA_MAC_VER_16] = NULL,
3671 [RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
3672 [RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
3673 [RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
3674 [RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
3675 [RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
3676 [RTL_GIGA_MAC_VER_22] = rtl8168c_4_hw_phy_config,
3677 [RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
3678 [RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
3679 [RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
3680 [RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
3681 [RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
3682 [RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
3683 [RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
3684 [RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
3685 [RTL_GIGA_MAC_VER_31] = NULL,
3686 [RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
3687 [RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
3688 [RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
3689 [RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
3690 [RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
3691 [RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
3692 [RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
3693 [RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
3694 [RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
3695 [RTL_GIGA_MAC_VER_41] = NULL,
3696 [RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
3697 [RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
3698 [RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
3699 [RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
3700 [RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
3701 [RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
3702 [RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
3703 [RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
3704 [RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
3705 [RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
3706 };
Francois Romieu5615d9f2007-08-17 17:50:46 +02003707 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003708
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003709 if (phy_configs[tp->mac_version])
3710 phy_configs[tp->mac_version](tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003711}
3712
Francois Romieuda78dbf2012-01-26 14:18:23 +01003713static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
3714{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003715 if (!test_and_set_bit(flag, tp->wk.flags))
3716 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003717}
3718
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003719static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003720{
Francois Romieu5615d9f2007-08-17 17:50:46 +02003721 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003722
Marcus Sundberg773328942008-07-10 21:28:08 +02003723 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit7a67e112018-09-19 22:00:24 +02003724 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
3725 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Heiner Kallweit49d17512018-06-28 20:36:15 +02003726 netif_dbg(tp, drv, dev,
3727 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003728 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02003729 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003730
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02003731 /* We may have called phy_speed_down before */
Heiner Kallweit703732f2019-01-19 22:07:05 +01003732 phy_speed_up(tp->phydev);
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02003733
Heiner Kallweit703732f2019-01-19 22:07:05 +01003734 genphy_soft_reset(tp->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003735}
3736
Francois Romieu773d2022007-01-31 23:47:43 +01003737static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
3738{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003739 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003740
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01003741 rtl_unlock_config_regs(tp);
françois romieu908ba2bf2010-04-26 11:42:58 +00003742
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003743 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
3744 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00003745
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003746 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
3747 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00003748
françois romieu9ecb9aa2012-12-07 11:20:21 +00003749 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
3750 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00003751
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01003752 rtl_lock_config_regs(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003753
Francois Romieuda78dbf2012-01-26 14:18:23 +01003754 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003755}
3756
3757static int rtl_set_mac_address(struct net_device *dev, void *p)
3758{
3759 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01003760 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01003761 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01003762
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01003763 ret = eth_mac_addr(dev, p);
3764 if (ret)
3765 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01003766
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08003767 pm_runtime_get_noresume(d);
3768
3769 if (pm_runtime_active(d))
3770 rtl_rar_set(tp, dev->dev_addr);
3771
3772 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01003773
3774 return 0;
3775}
3776
Heiner Kallweite3972862018-06-29 08:07:04 +02003777static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08003778{
Heiner Kallweit703732f2019-01-19 22:07:05 +01003779 struct rtl8169_private *tp = netdev_priv(dev);
3780
Heiner Kallweit69b3c592018-07-17 22:51:53 +02003781 if (!netif_running(dev))
3782 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02003783
Heiner Kallweit703732f2019-01-19 22:07:05 +01003784 return phy_mii_ioctl(tp->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08003785}
3786
David S. Miller1805b2f2011-10-24 18:18:09 -04003787static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
3788{
David S. Miller1805b2f2011-10-24 18:18:09 -04003789 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00003790 case RTL_GIGA_MAC_VER_25:
3791 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04003792 case RTL_GIGA_MAC_VER_29:
3793 case RTL_GIGA_MAC_VER_30:
3794 case RTL_GIGA_MAC_VER_32:
3795 case RTL_GIGA_MAC_VER_33:
3796 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02003797 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003798 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04003799 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
3800 break;
3801 default:
3802 break;
3803 }
3804}
3805
Heiner Kallweit25e94112019-05-29 20:52:03 +02003806static void rtl_pll_power_down(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00003807{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01003808 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00003809 return;
3810
hayeswang01dc7fe2011-03-21 01:50:28 +00003811 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
3812 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02003813 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00003814
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01003815 if (device_may_wakeup(tp_to_dev(tp))) {
3816 phy_speed_down(tp->phydev, false);
3817 rtl_wol_suspend_quirk(tp);
françois romieu065c27c2011-01-03 15:08:12 +00003818 return;
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01003819 }
françois romieu065c27c2011-01-03 15:08:12 +00003820
françois romieu065c27c2011-01-03 15:08:12 +00003821 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02003822 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003823 case RTL_GIGA_MAC_VER_37:
3824 case RTL_GIGA_MAC_VER_39:
3825 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08003826 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003827 case RTL_GIGA_MAC_VER_45:
3828 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003829 case RTL_GIGA_MAC_VER_47:
3830 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003831 case RTL_GIGA_MAC_VER_50:
3832 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003833 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00003834 break;
hayeswangbeb330a2013-04-01 22:23:39 +00003835 case RTL_GIGA_MAC_VER_40:
3836 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003837 case RTL_GIGA_MAC_VER_49:
Heiner Kallweite719b3e2019-04-28 11:11:47 +02003838 rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003839 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00003840 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02003841 default:
3842 break;
françois romieu065c27c2011-01-03 15:08:12 +00003843 }
3844}
3845
Heiner Kallweit25e94112019-05-29 20:52:03 +02003846static void rtl_pll_power_up(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00003847{
françois romieu065c27c2011-01-03 15:08:12 +00003848 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02003849 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003850 case RTL_GIGA_MAC_VER_37:
3851 case RTL_GIGA_MAC_VER_39:
3852 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003853 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00003854 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08003855 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003856 case RTL_GIGA_MAC_VER_45:
3857 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003858 case RTL_GIGA_MAC_VER_47:
3859 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003860 case RTL_GIGA_MAC_VER_50:
3861 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003862 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003863 break;
hayeswangbeb330a2013-04-01 22:23:39 +00003864 case RTL_GIGA_MAC_VER_40:
3865 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003866 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003867 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02003868 rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
hayeswangbeb330a2013-04-01 22:23:39 +00003869 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02003870 default:
3871 break;
françois romieu065c27c2011-01-03 15:08:12 +00003872 }
3873
Heiner Kallweit703732f2019-01-19 22:07:05 +01003874 phy_resume(tp->phydev);
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02003875 /* give MAC/PHY some time to resume */
3876 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00003877}
3878
Hayes Wange542a222011-07-06 15:58:04 +08003879static void rtl_init_rxcfg(struct rtl8169_private *tp)
3880{
Hayes Wange542a222011-07-06 15:58:04 +08003881 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02003882 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweit2a718832018-05-02 21:39:49 +02003883 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003884 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08003885 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02003886 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
Maciej S. Szmigiero511cfd52018-10-11 16:02:10 +02003887 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
3888 case RTL_GIGA_MAC_VER_38:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003889 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08003890 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02003891 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003892 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00003893 break;
Hayes Wange542a222011-07-06 15:58:04 +08003894 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003895 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08003896 break;
3897 }
3898}
3899
Hayes Wang92fc43b2011-07-06 15:58:03 +08003900static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
3901{
Timo Teräs9fba0812013-01-15 21:01:24 +00003902 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08003903}
3904
Francois Romieud58d46b2011-05-03 16:38:29 +02003905static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
3906{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003907 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
3908 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01003909 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003910}
3911
3912static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
3913{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003914 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
3915 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02003916 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003917}
3918
3919static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
3920{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003921 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02003922}
3923
3924static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
3925{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003926 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02003927}
3928
3929static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
3930{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003931 RTL_W8(tp, MaxTxPacketSize, 0x3f);
3932 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
3933 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01003934 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003935}
3936
3937static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
3938{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003939 RTL_W8(tp, MaxTxPacketSize, 0x0c);
3940 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
3941 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02003942 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003943}
3944
3945static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
3946{
Heiner Kallweitcb732002018-03-20 07:45:35 +01003947 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01003948 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02003949}
3950
3951static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
3952{
Heiner Kallweitcb732002018-03-20 07:45:35 +01003953 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02003954 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02003955}
3956
3957static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
3958{
Francois Romieud58d46b2011-05-03 16:38:29 +02003959 r8168b_0_hw_jumbo_enable(tp);
3960
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003961 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02003962}
3963
3964static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
3965{
Francois Romieud58d46b2011-05-03 16:38:29 +02003966 r8168b_0_hw_jumbo_disable(tp);
3967
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003968 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02003969}
3970
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003971static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02003972{
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003973 rtl_unlock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003974 switch (tp->mac_version) {
3975 case RTL_GIGA_MAC_VER_11:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003976 r8168b_0_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003977 break;
3978 case RTL_GIGA_MAC_VER_12:
3979 case RTL_GIGA_MAC_VER_17:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003980 r8168b_1_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003981 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003982 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
3983 r8168c_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003984 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003985 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
3986 r8168dp_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003987 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003988 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
3989 r8168e_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003990 break;
Francois Romieud58d46b2011-05-03 16:38:29 +02003991 default:
Francois Romieud58d46b2011-05-03 16:38:29 +02003992 break;
3993 }
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003994 rtl_lock_config_regs(tp);
3995}
3996
3997static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
3998{
3999 rtl_unlock_config_regs(tp);
4000 switch (tp->mac_version) {
4001 case RTL_GIGA_MAC_VER_11:
4002 r8168b_0_hw_jumbo_disable(tp);
4003 break;
4004 case RTL_GIGA_MAC_VER_12:
4005 case RTL_GIGA_MAC_VER_17:
4006 r8168b_1_hw_jumbo_disable(tp);
4007 break;
4008 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
4009 r8168c_hw_jumbo_disable(tp);
4010 break;
4011 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
4012 r8168dp_hw_jumbo_disable(tp);
4013 break;
4014 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
4015 r8168e_hw_jumbo_disable(tp);
4016 break;
4017 default:
4018 break;
4019 }
4020 rtl_lock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004021}
4022
Francois Romieuffc46952012-07-06 14:19:23 +02004023DECLARE_RTL_COND(rtl_chipcmd_cond)
4024{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004025 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004026}
4027
Francois Romieu6f43adc2011-04-29 15:05:51 +02004028static void rtl_hw_reset(struct rtl8169_private *tp)
4029{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004030 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004031
Francois Romieuffc46952012-07-06 14:19:23 +02004032 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004033}
4034
Heiner Kallweit254764e2019-01-22 22:23:41 +01004035static void rtl_request_firmware(struct rtl8169_private *tp)
Francois Romieub6ffd972011-06-17 17:00:05 +02004036{
4037 struct rtl_fw *rtl_fw;
Francois Romieub6ffd972011-06-17 17:00:05 +02004038
Heiner Kallweit254764e2019-01-22 22:23:41 +01004039 /* firmware loaded already or no firmware available */
4040 if (tp->rtl_fw || !tp->fw_name)
4041 return;
Francois Romieub6ffd972011-06-17 17:00:05 +02004042
4043 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
Heiner Kallweit47ad5932019-06-03 21:26:31 +02004044 if (!rtl_fw) {
4045 netif_warn(tp, ifup, tp->dev, "Unable to load firmware, out of memory\n");
4046 return;
4047 }
Francois Romieub6ffd972011-06-17 17:00:05 +02004048
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004049 rtl_fw->phy_write = rtl_writephy;
4050 rtl_fw->phy_read = rtl_readphy;
4051 rtl_fw->mac_mcu_write = mac_mcu_write;
4052 rtl_fw->mac_mcu_read = mac_mcu_read;
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02004053 rtl_fw->fw_name = tp->fw_name;
4054 rtl_fw->dev = tp_to_dev(tp);
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004055
Heiner Kallweit47ad5932019-06-03 21:26:31 +02004056 if (rtl_fw_request_firmware(rtl_fw))
4057 kfree(rtl_fw);
4058 else
4059 tp->rtl_fw = rtl_fw;
François Romieu953a12c2011-04-24 17:38:48 +02004060}
4061
Hayes Wang92fc43b2011-07-06 15:58:03 +08004062static void rtl_rx_close(struct rtl8169_private *tp)
4063{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004064 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004065}
4066
Francois Romieuffc46952012-07-06 14:19:23 +02004067DECLARE_RTL_COND(rtl_npq_cond)
4068{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004069 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004070}
4071
4072DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4073{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004074 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004075}
4076
françois romieue6de30d2011-01-03 15:08:37 +00004077static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004078{
4079 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004080 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004081
Hayes Wang92fc43b2011-07-06 15:58:03 +08004082 rtl_rx_close(tp);
4083
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004084 switch (tp->mac_version) {
4085 case RTL_GIGA_MAC_VER_27:
4086 case RTL_GIGA_MAC_VER_28:
4087 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004088 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004089 break;
4090 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4091 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004092 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004093 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004094 break;
4095 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004096 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004097 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004098 break;
françois romieue6de30d2011-01-03 15:08:37 +00004099 }
4100
Hayes Wang92fc43b2011-07-06 15:58:03 +08004101 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004102}
4103
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004104static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004105{
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004106 u32 val = TX_DMA_BURST << TxDMAShift |
4107 InterFrameGap << TxInterFrameGapShift;
4108
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02004109 if (rtl_is_8168evl_up(tp))
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004110 val |= TXCFG_AUTO_FIFO;
4111
4112 RTL_W32(tp, TxConfig, val);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004113}
4114
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004115static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004116{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004117 /* Low hurts. Let's disable the filtering. */
4118 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004119}
4120
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004121static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004122{
4123 /*
4124 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4125 * register to be written before TxDescAddrLow to work.
4126 * Switching from MMIO to I/O access fixes the issue as well.
4127 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004128 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4129 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4130 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4131 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004132}
4133
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004134static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004135{
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004136 u32 val;
Francois Romieu6dccd162007-02-13 23:38:05 +01004137
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004138 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4139 val = 0x000fff00;
4140 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
4141 val = 0x00ffff00;
4142 else
4143 return;
4144
4145 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
4146 val |= 0xff;
4147
4148 RTL_W32(tp, 0x7c, val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004149}
4150
Francois Romieue6b763e2012-03-08 09:35:39 +01004151static void rtl_set_rx_mode(struct net_device *dev)
4152{
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004153 u32 rx_mode = AcceptBroadcast | AcceptMyPhys | AcceptMulticast;
4154 /* Multicast hash filter */
4155 u32 mc_filter[2] = { 0xffffffff, 0xffffffff };
Francois Romieue6b763e2012-03-08 09:35:39 +01004156 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004157 u32 tmp;
Francois Romieue6b763e2012-03-08 09:35:39 +01004158
4159 if (dev->flags & IFF_PROMISC) {
4160 /* Unconditionally log net taps. */
4161 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004162 rx_mode |= AcceptAllPhys;
4163 } else if (netdev_mc_count(dev) > MC_FILTER_LIMIT ||
4164 dev->flags & IFF_ALLMULTI ||
4165 tp->mac_version == RTL_GIGA_MAC_VER_35) {
4166 /* accept all multicasts */
4167 } else if (netdev_mc_empty(dev)) {
4168 rx_mode &= ~AcceptMulticast;
Francois Romieue6b763e2012-03-08 09:35:39 +01004169 } else {
4170 struct netdev_hw_addr *ha;
4171
Francois Romieue6b763e2012-03-08 09:35:39 +01004172 mc_filter[1] = mc_filter[0] = 0;
4173 netdev_for_each_mc_addr(ha, dev) {
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004174 u32 bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4175 mc_filter[bit_nr >> 5] |= BIT(bit_nr & 31);
4176 }
4177
4178 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4179 tmp = mc_filter[0];
4180 mc_filter[0] = swab32(mc_filter[1]);
4181 mc_filter[1] = swab32(tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004182 }
4183 }
4184
4185 if (dev->features & NETIF_F_RXALL)
4186 rx_mode |= (AcceptErr | AcceptRunt);
4187
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004188 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4189 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004190
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004191 tmp = RTL_R32(tp, RxConfig);
4192 RTL_W32(tp, RxConfig, (tmp & ~RX_CONFIG_ACCEPT_MASK) | rx_mode);
Francois Romieue6b763e2012-03-08 09:35:39 +01004193}
4194
Francois Romieuffc46952012-07-06 14:19:23 +02004195DECLARE_RTL_COND(rtl_csiar_cond)
4196{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004197 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004198}
4199
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004200static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004201{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004202 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4203
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004204 RTL_W32(tp, CSIDR, value);
4205 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004206 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004207
Francois Romieuffc46952012-07-06 14:19:23 +02004208 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004209}
4210
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004211static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004212{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004213 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4214
4215 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4216 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004217
Francois Romieuffc46952012-07-06 14:19:23 +02004218 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004219 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004220}
4221
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004222static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004223{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004224 struct pci_dev *pdev = tp->pci_dev;
4225 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004226
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004227 /* According to Realtek the value at config space address 0x070f
4228 * controls the L0s/L1 entrance latency. We try standard ECAM access
4229 * first and if it fails fall back to CSI.
4230 */
4231 if (pdev->cfg_size > 0x070f &&
4232 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4233 return;
4234
4235 netdev_notice_once(tp->dev,
4236 "No native access to PCI extended config space, falling back to CSI\n");
4237 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4238 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004239}
4240
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004241static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004242{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004243 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004244}
4245
4246struct ephy_info {
4247 unsigned int offset;
4248 u16 mask;
4249 u16 bits;
4250};
4251
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004252static void __rtl_ephy_init(struct rtl8169_private *tp,
4253 const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004254{
4255 u16 w;
4256
4257 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004258 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4259 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004260 e++;
4261 }
4262}
4263
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004264#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))
4265
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004266static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004267{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004268 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004269 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004270}
4271
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004272static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004273{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004274 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004275 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004276}
4277
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004278static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
hayeswangb51ecea2014-07-09 14:52:51 +08004279{
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004280 /* work around an issue when PCI reset occurs during L2/L3 state */
4281 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
hayeswangb51ecea2014-07-09 14:52:51 +08004282}
4283
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004284static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4285{
Heiner Kallweit62b1b3b2019-06-18 23:14:50 +02004286 /* Don't enable ASPM in the chip if OS can't control ASPM */
4287 if (enable && tp->aspm_manageable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004288 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004289 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004290 } else {
4291 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4292 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4293 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004294
4295 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004296}
4297
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004298static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
4299 u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
4300{
4301 /* Usage of dynamic vs. static FIFO is controlled by bit
4302 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
4303 */
4304 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
4305 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
4306}
4307
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004308static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
4309 u8 low, u8 high)
4310{
4311 /* FIFO thresholds for pause flow control */
4312 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
4313 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
4314}
4315
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004316static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004317{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004318 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004319
françois romieufaf1e782013-02-27 13:01:57 +00004320 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004321 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004322 PCI_EXP_DEVCTL_NOSNOOP_EN);
4323 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004324}
4325
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004326static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004327{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004328 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004329
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004330 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004331}
4332
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004333static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004334{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004335 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004336
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004337 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004338
françois romieufaf1e782013-02-27 13:01:57 +00004339 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004340 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004341
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004342 rtl_disable_clock_request(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004343}
4344
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004345static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004346{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004347 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004348 { 0x01, 0, 0x0001 },
4349 { 0x02, 0x0800, 0x1000 },
4350 { 0x03, 0, 0x0042 },
4351 { 0x06, 0x0080, 0x0000 },
4352 { 0x07, 0, 0x2000 }
4353 };
4354
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004355 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004356
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004357 rtl_ephy_init(tp, e_info_8168cp);
Francois Romieub726e492008-06-28 12:22:59 +02004358
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004359 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004360}
4361
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004362static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004363{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004364 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004365
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004366 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004367
françois romieufaf1e782013-02-27 13:01:57 +00004368 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004369 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004370}
4371
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004372static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004373{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004374 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004375
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004376 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004377
4378 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004379 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004380
françois romieufaf1e782013-02-27 13:01:57 +00004381 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004382 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004383}
4384
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004385static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004386{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004387 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004388 { 0x02, 0x0800, 0x1000 },
4389 { 0x03, 0, 0x0002 },
4390 { 0x06, 0x0080, 0x0000 }
4391 };
4392
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004393 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004394
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004395 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004396
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004397 rtl_ephy_init(tp, e_info_8168c_1);
Francois Romieub726e492008-06-28 12:22:59 +02004398
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004399 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004400}
4401
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004402static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004403{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004404 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004405 { 0x01, 0, 0x0001 },
4406 { 0x03, 0x0400, 0x0220 }
4407 };
4408
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004409 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004410
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004411 rtl_ephy_init(tp, e_info_8168c_2);
Francois Romieub726e492008-06-28 12:22:59 +02004412
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004413 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004414}
4415
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004416static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004417{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004418 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004419}
4420
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004421static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004422{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004423 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004424
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004425 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004426}
4427
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004428static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004429{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004430 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004431
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004432 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004433
françois romieufaf1e782013-02-27 13:01:57 +00004434 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004435 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004436}
4437
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004438static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004439{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004440 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004441
françois romieufaf1e782013-02-27 13:01:57 +00004442 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004443 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004444
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004445 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004446}
4447
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004448static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004449{
4450 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004451 { 0x0b, 0x0000, 0x0048 },
4452 { 0x19, 0x0020, 0x0050 },
4453 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00004454 };
françois romieue6de30d2011-01-03 15:08:37 +00004455
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004456 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004457
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004458 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00004459
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004460 rtl_ephy_init(tp, e_info_8168d_4);
françois romieue6de30d2011-01-03 15:08:37 +00004461
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004462 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004463}
4464
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004465static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00004466{
Hayes Wang70090422011-07-06 15:58:06 +08004467 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00004468 { 0x00, 0x0200, 0x0100 },
4469 { 0x00, 0x0000, 0x0004 },
4470 { 0x06, 0x0002, 0x0001 },
4471 { 0x06, 0x0000, 0x0030 },
4472 { 0x07, 0x0000, 0x2000 },
4473 { 0x00, 0x0000, 0x0020 },
4474 { 0x03, 0x5800, 0x2000 },
4475 { 0x03, 0x0000, 0x0001 },
4476 { 0x01, 0x0800, 0x1000 },
4477 { 0x07, 0x0000, 0x4000 },
4478 { 0x1e, 0x0000, 0x2000 },
4479 { 0x19, 0xffff, 0xfe6c },
4480 { 0x0a, 0x0000, 0x0040 }
4481 };
4482
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004483 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004484
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004485 rtl_ephy_init(tp, e_info_8168e_1);
hayeswang01dc7fe2011-03-21 01:50:28 +00004486
françois romieufaf1e782013-02-27 13:01:57 +00004487 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004488 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00004489
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004490 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004491
4492 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004493 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
4494 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004495
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004496 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004497}
4498
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004499static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08004500{
4501 static const struct ephy_info e_info_8168e_2[] = {
4502 { 0x09, 0x0000, 0x0080 },
4503 { 0x19, 0x0000, 0x0224 }
4504 };
4505
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004506 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08004507
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004508 rtl_ephy_init(tp, e_info_8168e_2);
Hayes Wang70090422011-07-06 15:58:06 +08004509
françois romieufaf1e782013-02-27 13:01:57 +00004510 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004511 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08004512
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004513 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4514 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004515 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004516 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4517 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004518 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004519 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang70090422011-07-06 15:58:06 +08004520
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004521 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004522
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004523 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08004524
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004525 rtl8168_config_eee_mac(tp);
4526
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004527 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4528 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4529 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02004530
4531 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08004532}
4533
Hayes Wang5f886e02012-03-30 14:33:03 +08004534static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08004535{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004536 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004537
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004538 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08004539
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004540 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4541 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004542 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004543 rtl_reset_packet_filter(tp);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004544 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
4545 rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004546 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4547 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
Hayes Wangc2218922011-09-06 16:55:18 +08004548
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004549 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004550
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004551 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
4552 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4553 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4554 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004555
4556 rtl8168_config_eee_mac(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004557}
4558
Hayes Wang5f886e02012-03-30 14:33:03 +08004559static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
4560{
Hayes Wang5f886e02012-03-30 14:33:03 +08004561 static const struct ephy_info e_info_8168f_1[] = {
4562 { 0x06, 0x00c0, 0x0020 },
4563 { 0x08, 0x0001, 0x0002 },
4564 { 0x09, 0x0000, 0x0080 },
4565 { 0x19, 0x0000, 0x0224 }
4566 };
4567
4568 rtl_hw_start_8168f(tp);
4569
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004570 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wang5f886e02012-03-30 14:33:03 +08004571
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004572 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang5f886e02012-03-30 14:33:03 +08004573}
4574
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004575static void rtl_hw_start_8411(struct rtl8169_private *tp)
4576{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004577 static const struct ephy_info e_info_8168f_1[] = {
4578 { 0x06, 0x00c0, 0x0020 },
4579 { 0x0f, 0xffff, 0x5200 },
4580 { 0x1e, 0x0000, 0x4000 },
4581 { 0x19, 0x0000, 0x0224 }
4582 };
4583
4584 rtl_hw_start_8168f(tp);
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004585 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004586
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004587 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004588
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004589 rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004590}
4591
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004592static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08004593{
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004594 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004595 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Hayes Wangc5583862012-07-02 17:23:22 +08004596
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004597 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08004598
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004599 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08004600
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004601 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004602 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
Hayes Wangc5583862012-07-02 17:23:22 +08004603
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004604 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08004605
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004606 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4607 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08004608
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004609 rtl8168_config_eee_mac(tp);
4610
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004611 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004612 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
hayeswangb51ecea2014-07-09 14:52:51 +08004613
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004614 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08004615}
4616
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004617static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
4618{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004619 static const struct ephy_info e_info_8168g_1[] = {
4620 { 0x00, 0x0000, 0x0008 },
4621 { 0x0c, 0x37d0, 0x0820 },
4622 { 0x1e, 0x0000, 0x0001 },
4623 { 0x19, 0x8000, 0x0000 }
4624 };
4625
4626 rtl_hw_start_8168g(tp);
4627
4628 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004629 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004630 rtl_ephy_init(tp, e_info_8168g_1);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004631 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004632}
4633
hayeswang57538c42013-04-01 22:23:40 +00004634static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
4635{
hayeswang57538c42013-04-01 22:23:40 +00004636 static const struct ephy_info e_info_8168g_2[] = {
4637 { 0x00, 0x0000, 0x0008 },
4638 { 0x0c, 0x3df0, 0x0200 },
4639 { 0x19, 0xffff, 0xfc00 },
4640 { 0x1e, 0xffff, 0x20eb }
4641 };
4642
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004643 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00004644
4645 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004646 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4647 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004648 rtl_ephy_init(tp, e_info_8168g_2);
hayeswang57538c42013-04-01 22:23:40 +00004649}
4650
hayeswang45dd95c2013-07-08 17:09:01 +08004651static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
4652{
hayeswang45dd95c2013-07-08 17:09:01 +08004653 static const struct ephy_info e_info_8411_2[] = {
4654 { 0x00, 0x0000, 0x0008 },
4655 { 0x0c, 0x3df0, 0x0200 },
4656 { 0x0f, 0xffff, 0x5200 },
4657 { 0x19, 0x0020, 0x0000 },
4658 { 0x1e, 0x0000, 0x2000 }
4659 };
4660
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004661 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08004662
4663 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004664 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004665 rtl_ephy_init(tp, e_info_8411_2);
Heiner Kallweitfe4e8db02019-07-13 13:45:47 +02004666
4667 /* The following Realtek-provided magic fixes an issue with the RX unit
4668 * getting confused after the PHY having been powered-down.
4669 */
4670 r8168_mac_ocp_write(tp, 0xFC28, 0x0000);
4671 r8168_mac_ocp_write(tp, 0xFC2A, 0x0000);
4672 r8168_mac_ocp_write(tp, 0xFC2C, 0x0000);
4673 r8168_mac_ocp_write(tp, 0xFC2E, 0x0000);
4674 r8168_mac_ocp_write(tp, 0xFC30, 0x0000);
4675 r8168_mac_ocp_write(tp, 0xFC32, 0x0000);
4676 r8168_mac_ocp_write(tp, 0xFC34, 0x0000);
4677 r8168_mac_ocp_write(tp, 0xFC36, 0x0000);
4678 mdelay(3);
4679 r8168_mac_ocp_write(tp, 0xFC26, 0x0000);
4680
4681 r8168_mac_ocp_write(tp, 0xF800, 0xE008);
4682 r8168_mac_ocp_write(tp, 0xF802, 0xE00A);
4683 r8168_mac_ocp_write(tp, 0xF804, 0xE00C);
4684 r8168_mac_ocp_write(tp, 0xF806, 0xE00E);
4685 r8168_mac_ocp_write(tp, 0xF808, 0xE027);
4686 r8168_mac_ocp_write(tp, 0xF80A, 0xE04F);
4687 r8168_mac_ocp_write(tp, 0xF80C, 0xE05E);
4688 r8168_mac_ocp_write(tp, 0xF80E, 0xE065);
4689 r8168_mac_ocp_write(tp, 0xF810, 0xC602);
4690 r8168_mac_ocp_write(tp, 0xF812, 0xBE00);
4691 r8168_mac_ocp_write(tp, 0xF814, 0x0000);
4692 r8168_mac_ocp_write(tp, 0xF816, 0xC502);
4693 r8168_mac_ocp_write(tp, 0xF818, 0xBD00);
4694 r8168_mac_ocp_write(tp, 0xF81A, 0x074C);
4695 r8168_mac_ocp_write(tp, 0xF81C, 0xC302);
4696 r8168_mac_ocp_write(tp, 0xF81E, 0xBB00);
4697 r8168_mac_ocp_write(tp, 0xF820, 0x080A);
4698 r8168_mac_ocp_write(tp, 0xF822, 0x6420);
4699 r8168_mac_ocp_write(tp, 0xF824, 0x48C2);
4700 r8168_mac_ocp_write(tp, 0xF826, 0x8C20);
4701 r8168_mac_ocp_write(tp, 0xF828, 0xC516);
4702 r8168_mac_ocp_write(tp, 0xF82A, 0x64A4);
4703 r8168_mac_ocp_write(tp, 0xF82C, 0x49C0);
4704 r8168_mac_ocp_write(tp, 0xF82E, 0xF009);
4705 r8168_mac_ocp_write(tp, 0xF830, 0x74A2);
4706 r8168_mac_ocp_write(tp, 0xF832, 0x8CA5);
4707 r8168_mac_ocp_write(tp, 0xF834, 0x74A0);
4708 r8168_mac_ocp_write(tp, 0xF836, 0xC50E);
4709 r8168_mac_ocp_write(tp, 0xF838, 0x9CA2);
4710 r8168_mac_ocp_write(tp, 0xF83A, 0x1C11);
4711 r8168_mac_ocp_write(tp, 0xF83C, 0x9CA0);
4712 r8168_mac_ocp_write(tp, 0xF83E, 0xE006);
4713 r8168_mac_ocp_write(tp, 0xF840, 0x74F8);
4714 r8168_mac_ocp_write(tp, 0xF842, 0x48C4);
4715 r8168_mac_ocp_write(tp, 0xF844, 0x8CF8);
4716 r8168_mac_ocp_write(tp, 0xF846, 0xC404);
4717 r8168_mac_ocp_write(tp, 0xF848, 0xBC00);
4718 r8168_mac_ocp_write(tp, 0xF84A, 0xC403);
4719 r8168_mac_ocp_write(tp, 0xF84C, 0xBC00);
4720 r8168_mac_ocp_write(tp, 0xF84E, 0x0BF2);
4721 r8168_mac_ocp_write(tp, 0xF850, 0x0C0A);
4722 r8168_mac_ocp_write(tp, 0xF852, 0xE434);
4723 r8168_mac_ocp_write(tp, 0xF854, 0xD3C0);
4724 r8168_mac_ocp_write(tp, 0xF856, 0x49D9);
4725 r8168_mac_ocp_write(tp, 0xF858, 0xF01F);
4726 r8168_mac_ocp_write(tp, 0xF85A, 0xC526);
4727 r8168_mac_ocp_write(tp, 0xF85C, 0x64A5);
4728 r8168_mac_ocp_write(tp, 0xF85E, 0x1400);
4729 r8168_mac_ocp_write(tp, 0xF860, 0xF007);
4730 r8168_mac_ocp_write(tp, 0xF862, 0x0C01);
4731 r8168_mac_ocp_write(tp, 0xF864, 0x8CA5);
4732 r8168_mac_ocp_write(tp, 0xF866, 0x1C15);
4733 r8168_mac_ocp_write(tp, 0xF868, 0xC51B);
4734 r8168_mac_ocp_write(tp, 0xF86A, 0x9CA0);
4735 r8168_mac_ocp_write(tp, 0xF86C, 0xE013);
4736 r8168_mac_ocp_write(tp, 0xF86E, 0xC519);
4737 r8168_mac_ocp_write(tp, 0xF870, 0x74A0);
4738 r8168_mac_ocp_write(tp, 0xF872, 0x48C4);
4739 r8168_mac_ocp_write(tp, 0xF874, 0x8CA0);
4740 r8168_mac_ocp_write(tp, 0xF876, 0xC516);
4741 r8168_mac_ocp_write(tp, 0xF878, 0x74A4);
4742 r8168_mac_ocp_write(tp, 0xF87A, 0x48C8);
4743 r8168_mac_ocp_write(tp, 0xF87C, 0x48CA);
4744 r8168_mac_ocp_write(tp, 0xF87E, 0x9CA4);
4745 r8168_mac_ocp_write(tp, 0xF880, 0xC512);
4746 r8168_mac_ocp_write(tp, 0xF882, 0x1B00);
4747 r8168_mac_ocp_write(tp, 0xF884, 0x9BA0);
4748 r8168_mac_ocp_write(tp, 0xF886, 0x1B1C);
4749 r8168_mac_ocp_write(tp, 0xF888, 0x483F);
4750 r8168_mac_ocp_write(tp, 0xF88A, 0x9BA2);
4751 r8168_mac_ocp_write(tp, 0xF88C, 0x1B04);
4752 r8168_mac_ocp_write(tp, 0xF88E, 0xC508);
4753 r8168_mac_ocp_write(tp, 0xF890, 0x9BA0);
4754 r8168_mac_ocp_write(tp, 0xF892, 0xC505);
4755 r8168_mac_ocp_write(tp, 0xF894, 0xBD00);
4756 r8168_mac_ocp_write(tp, 0xF896, 0xC502);
4757 r8168_mac_ocp_write(tp, 0xF898, 0xBD00);
4758 r8168_mac_ocp_write(tp, 0xF89A, 0x0300);
4759 r8168_mac_ocp_write(tp, 0xF89C, 0x051E);
4760 r8168_mac_ocp_write(tp, 0xF89E, 0xE434);
4761 r8168_mac_ocp_write(tp, 0xF8A0, 0xE018);
4762 r8168_mac_ocp_write(tp, 0xF8A2, 0xE092);
4763 r8168_mac_ocp_write(tp, 0xF8A4, 0xDE20);
4764 r8168_mac_ocp_write(tp, 0xF8A6, 0xD3C0);
4765 r8168_mac_ocp_write(tp, 0xF8A8, 0xC50F);
4766 r8168_mac_ocp_write(tp, 0xF8AA, 0x76A4);
4767 r8168_mac_ocp_write(tp, 0xF8AC, 0x49E3);
4768 r8168_mac_ocp_write(tp, 0xF8AE, 0xF007);
4769 r8168_mac_ocp_write(tp, 0xF8B0, 0x49C0);
4770 r8168_mac_ocp_write(tp, 0xF8B2, 0xF103);
4771 r8168_mac_ocp_write(tp, 0xF8B4, 0xC607);
4772 r8168_mac_ocp_write(tp, 0xF8B6, 0xBE00);
4773 r8168_mac_ocp_write(tp, 0xF8B8, 0xC606);
4774 r8168_mac_ocp_write(tp, 0xF8BA, 0xBE00);
4775 r8168_mac_ocp_write(tp, 0xF8BC, 0xC602);
4776 r8168_mac_ocp_write(tp, 0xF8BE, 0xBE00);
4777 r8168_mac_ocp_write(tp, 0xF8C0, 0x0C4C);
4778 r8168_mac_ocp_write(tp, 0xF8C2, 0x0C28);
4779 r8168_mac_ocp_write(tp, 0xF8C4, 0x0C2C);
4780 r8168_mac_ocp_write(tp, 0xF8C6, 0xDC00);
4781 r8168_mac_ocp_write(tp, 0xF8C8, 0xC707);
4782 r8168_mac_ocp_write(tp, 0xF8CA, 0x1D00);
4783 r8168_mac_ocp_write(tp, 0xF8CC, 0x8DE2);
4784 r8168_mac_ocp_write(tp, 0xF8CE, 0x48C1);
4785 r8168_mac_ocp_write(tp, 0xF8D0, 0xC502);
4786 r8168_mac_ocp_write(tp, 0xF8D2, 0xBD00);
4787 r8168_mac_ocp_write(tp, 0xF8D4, 0x00AA);
4788 r8168_mac_ocp_write(tp, 0xF8D6, 0xE0C0);
4789 r8168_mac_ocp_write(tp, 0xF8D8, 0xC502);
4790 r8168_mac_ocp_write(tp, 0xF8DA, 0xBD00);
4791 r8168_mac_ocp_write(tp, 0xF8DC, 0x0132);
4792
4793 r8168_mac_ocp_write(tp, 0xFC26, 0x8000);
4794
4795 r8168_mac_ocp_write(tp, 0xFC2A, 0x0743);
4796 r8168_mac_ocp_write(tp, 0xFC2C, 0x0801);
4797 r8168_mac_ocp_write(tp, 0xFC2E, 0x0BE9);
4798 r8168_mac_ocp_write(tp, 0xFC30, 0x02FD);
4799 r8168_mac_ocp_write(tp, 0xFC32, 0x0C25);
4800 r8168_mac_ocp_write(tp, 0xFC34, 0x00A9);
4801 r8168_mac_ocp_write(tp, 0xFC36, 0x012D);
4802
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004803 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08004804}
4805
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004806static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
4807{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02004808 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004809 u32 data;
4810 static const struct ephy_info e_info_8168h_1[] = {
4811 { 0x1e, 0x0800, 0x0001 },
4812 { 0x1d, 0x0000, 0x0800 },
4813 { 0x05, 0xffff, 0x2089 },
4814 { 0x06, 0xffff, 0x5881 },
4815 { 0x04, 0xffff, 0x154a },
4816 { 0x01, 0xffff, 0x068b }
4817 };
4818
4819 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004820 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004821 rtl_ephy_init(tp, e_info_8168h_1);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004822
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004823 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004824 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004825
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004826 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004827
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004828 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004829
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004830 rtl_reset_packet_filter(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004831
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004832 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004833
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004834 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004835
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004836 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004837
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004838 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004839
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004840 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4841 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004842
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004843 rtl8168_config_eee_mac(tp);
4844
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004845 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4846 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004847
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004848 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004849
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004850 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004851
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004852 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004853
4854 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08004855 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004856 rtl_writephy(tp, 0x1f, 0x0000);
4857 if (rg_saw_cnt > 0) {
4858 u16 sw_cnt_1ms_ini;
4859
4860 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
4861 sw_cnt_1ms_ini &= 0x0fff;
4862 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004863 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004864 data |= sw_cnt_1ms_ini;
4865 r8168_mac_ocp_write(tp, 0xd412, data);
4866 }
4867
4868 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004869 data &= ~0xf0;
4870 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004871 r8168_mac_ocp_write(tp, 0xe056, data);
4872
4873 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004874 data &= ~0x6000;
4875 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004876 r8168_mac_ocp_write(tp, 0xe052, data);
4877
4878 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004879 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004880 data |= 0x017f;
4881 r8168_mac_ocp_write(tp, 0xe0d6, data);
4882
4883 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004884 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004885 data |= 0x047f;
4886 r8168_mac_ocp_write(tp, 0xd420, data);
4887
4888 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
4889 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
4890 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
4891 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004892
4893 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004894}
4895
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004896static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
4897{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08004898 rtl8168ep_stop_cmac(tp);
4899
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004900 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004901 rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004902
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004903 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004904
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004905 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004906
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004907 rtl_reset_packet_filter(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004908
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004909 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004910
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004911 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004912
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004913 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004914
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004915 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4916 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004917
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004918 rtl8168_config_eee_mac(tp);
4919
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004920 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004921
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004922 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004923
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004924 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004925}
4926
4927static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
4928{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004929 static const struct ephy_info e_info_8168ep_1[] = {
4930 { 0x00, 0xffff, 0x10ab },
4931 { 0x06, 0xffff, 0xf030 },
4932 { 0x08, 0xffff, 0x2006 },
4933 { 0x0d, 0xffff, 0x1666 },
4934 { 0x0c, 0x3ff0, 0x0000 }
4935 };
4936
4937 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004938 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004939 rtl_ephy_init(tp, e_info_8168ep_1);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004940
4941 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004942
4943 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004944}
4945
4946static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
4947{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004948 static const struct ephy_info e_info_8168ep_2[] = {
4949 { 0x00, 0xffff, 0x10a3 },
4950 { 0x19, 0xffff, 0xfc00 },
4951 { 0x1e, 0xffff, 0x20ea }
4952 };
4953
4954 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004955 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004956 rtl_ephy_init(tp, e_info_8168ep_2);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004957
4958 rtl_hw_start_8168ep(tp);
4959
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004960 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4961 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004962
4963 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004964}
4965
4966static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
4967{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004968 u32 data;
4969 static const struct ephy_info e_info_8168ep_3[] = {
4970 { 0x00, 0xffff, 0x10a3 },
4971 { 0x19, 0xffff, 0x7c00 },
4972 { 0x1e, 0xffff, 0x20eb },
4973 { 0x0d, 0xffff, 0x1666 }
4974 };
4975
4976 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004977 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004978 rtl_ephy_init(tp, e_info_8168ep_3);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004979
4980 rtl_hw_start_8168ep(tp);
4981
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004982 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4983 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004984
4985 data = r8168_mac_ocp_read(tp, 0xd3e2);
4986 data &= 0xf000;
4987 data |= 0x0271;
4988 r8168_mac_ocp_write(tp, 0xd3e2, data);
4989
4990 data = r8168_mac_ocp_read(tp, 0xd3e4);
4991 data &= 0xff00;
4992 r8168_mac_ocp_write(tp, 0xd3e4, data);
4993
4994 data = r8168_mac_ocp_read(tp, 0xe860);
4995 data |= 0x0080;
4996 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004997
4998 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004999}
5000
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005001static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005002{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005003 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005004 { 0x01, 0, 0x6e65 },
5005 { 0x02, 0, 0x091f },
5006 { 0x03, 0, 0xc2f9 },
5007 { 0x06, 0, 0xafb5 },
5008 { 0x07, 0, 0x0e00 },
5009 { 0x19, 0, 0xec80 },
5010 { 0x01, 0, 0x2e65 },
5011 { 0x01, 0, 0x6e65 }
5012 };
5013 u8 cfg1;
5014
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005015 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005016
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005017 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005018
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005019 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005020
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005021 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005022 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005023 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005024
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005025 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005026 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005027 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005028
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005029 rtl_ephy_init(tp, e_info_8102e_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005030}
5031
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005032static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005033{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005034 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005035
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005036 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005037
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005038 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5039 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005040}
5041
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005042static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005043{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005044 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005045
Francois Romieufdf6fc02012-07-06 22:40:38 +02005046 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005047}
5048
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005049static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005050{
5051 static const struct ephy_info e_info_8105e_1[] = {
5052 { 0x07, 0, 0x4000 },
5053 { 0x19, 0, 0x0200 },
5054 { 0x19, 0, 0x0020 },
5055 { 0x1e, 0, 0x2000 },
5056 { 0x03, 0, 0x0001 },
5057 { 0x19, 0, 0x0100 },
5058 { 0x19, 0, 0x0004 },
5059 { 0x0a, 0, 0x0020 }
5060 };
5061
Francois Romieucecb5fd2011-04-01 10:21:07 +02005062 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005063 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005064
Francois Romieucecb5fd2011-04-01 10:21:07 +02005065 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005066 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005067
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005068 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5069 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005070
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005071 rtl_ephy_init(tp, e_info_8105e_1);
hayeswangb51ecea2014-07-09 14:52:51 +08005072
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005073 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005074}
5075
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005076static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005077{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005078 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005079 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005080}
5081
Hayes Wang7e18dca2012-03-30 14:33:02 +08005082static void rtl_hw_start_8402(struct rtl8169_private *tp)
5083{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005084 static const struct ephy_info e_info_8402[] = {
5085 { 0x19, 0xffff, 0xff64 },
5086 { 0x1e, 0, 0x4000 }
5087 };
5088
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005089 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005090
5091 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005092 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005093
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005094 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005095
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005096 rtl_ephy_init(tp, e_info_8402);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005097
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005098 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005099
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005100 rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005101 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005102 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5103 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
5104 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
hayeswangb51ecea2014-07-09 14:52:51 +08005105
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005106 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005107}
5108
Hayes Wang5598bfe2012-07-02 17:23:21 +08005109static void rtl_hw_start_8106(struct rtl8169_private *tp)
5110{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005111 rtl_hw_aspm_clkreq_enable(tp, false);
5112
Hayes Wang5598bfe2012-07-02 17:23:21 +08005113 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005114 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005115
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005116 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5117 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5118 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005119
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005120 rtl_pcie_state_l2l3_disable(tp);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005121 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005122}
5123
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005124static void rtl_hw_config(struct rtl8169_private *tp)
5125{
5126 static const rtl_generic_fct hw_configs[] = {
5127 [RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
5128 [RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
5129 [RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
5130 [RTL_GIGA_MAC_VER_10] = NULL,
5131 [RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168bb,
5132 [RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168bef,
5133 [RTL_GIGA_MAC_VER_13] = NULL,
5134 [RTL_GIGA_MAC_VER_14] = NULL,
5135 [RTL_GIGA_MAC_VER_15] = NULL,
5136 [RTL_GIGA_MAC_VER_16] = NULL,
5137 [RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168bef,
5138 [RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
5139 [RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
5140 [RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
5141 [RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
5142 [RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
5143 [RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
5144 [RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
5145 [RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
5146 [RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
5147 [RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
5148 [RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
5149 [RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
5150 [RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
5151 [RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168dp,
5152 [RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
5153 [RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
5154 [RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
5155 [RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
5156 [RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
5157 [RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
5158 [RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
5159 [RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
5160 [RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
5161 [RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
5162 [RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
5163 [RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
5164 [RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
5165 [RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
5166 [RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
5167 [RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
5168 [RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
5169 [RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
5170 [RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
5171 [RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
5172 };
5173
5174 if (hw_configs[tp->mac_version])
5175 hw_configs[tp->mac_version](tp);
5176}
5177
5178static void rtl_hw_start_8168(struct rtl8169_private *tp)
5179{
Francois Romieucecb5fd2011-04-01 10:21:07 +02005180 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005181 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005182 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005183 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005184
Heiner Kallweit272b2262019-06-14 07:55:21 +02005185 if (rtl_is_8168evl_up(tp))
5186 RTL_W8(tp, MaxTxPacketSize, EarlySize);
5187 else
5188 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005189
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005190 rtl_hw_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005191}
5192
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005193static void rtl_hw_start_8169(struct rtl8169_private *tp)
5194{
5195 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
5196 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
5197
5198 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
5199
5200 tp->cp_cmd |= PCIMulRW;
5201
5202 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5203 tp->mac_version == RTL_GIGA_MAC_VER_03) {
5204 netif_dbg(tp, drv, tp->dev,
5205 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
5206 tp->cp_cmd |= (1 << 14);
5207 }
5208
5209 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5210
5211 rtl8169_set_magic_reg(tp, tp->mac_version);
5212
5213 RTL_W32(tp, RxMissed, 0);
5214}
5215
5216static void rtl_hw_start(struct rtl8169_private *tp)
5217{
5218 rtl_unlock_config_regs(tp);
5219
5220 tp->cp_cmd &= CPCMD_MASK;
5221 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5222
5223 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
5224 rtl_hw_start_8169(tp);
5225 else
5226 rtl_hw_start_8168(tp);
5227
5228 rtl_set_rx_max_size(tp);
5229 rtl_set_rx_tx_desc_registers(tp);
5230 rtl_lock_config_regs(tp);
5231
5232 /* disable interrupt coalescing */
5233 RTL_W16(tp, IntrMitigate, 0x0000);
5234 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
5235 RTL_R8(tp, IntrMask);
5236 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
5237 rtl_init_rxcfg(tp);
5238 rtl_set_tx_config_registers(tp);
5239
5240 rtl_set_rx_mode(tp->dev);
5241 /* no early-rx interrupts */
5242 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
5243 rtl_irq_enable(tp);
5244}
5245
Linus Torvalds1da177e2005-04-16 15:20:36 -07005246static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5247{
Francois Romieud58d46b2011-05-03 16:38:29 +02005248 struct rtl8169_private *tp = netdev_priv(dev);
5249
Francois Romieud58d46b2011-05-03 16:38:29 +02005250 if (new_mtu > ETH_DATA_LEN)
5251 rtl_hw_jumbo_enable(tp);
5252 else
5253 rtl_hw_jumbo_disable(tp);
5254
Linus Torvalds1da177e2005-04-16 15:20:36 -07005255 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005256 netdev_update_features(dev);
5257
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005258 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005259}
5260
5261static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5262{
Al Viro95e09182007-12-22 18:55:39 +00005263 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005264 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5265}
5266
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005267static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5268 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005269{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005270 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5271 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005272
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005273 kfree(*data_buff);
5274 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005275 rtl8169_make_unusable_by_asic(desc);
5276}
5277
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005278static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005279{
5280 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5281
Alexander Duycka0750132014-12-11 15:02:17 -08005282 /* Force memory writes to complete before releasing descriptor */
5283 dma_wmb();
5284
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005285 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005286}
5287
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005288static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5289 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005290{
5291 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005292 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005293 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005294 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005295
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005296 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005297 if (!data)
5298 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005299
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005300 /* Memory should be properly aligned, but better check. */
5301 if (!IS_ALIGNED((unsigned long)data, 8)) {
5302 netdev_err_once(tp->dev, "RX buffer not 8-byte-aligned\n");
5303 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005304 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005305
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005306 mapping = dma_map_single(d, data, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005307 if (unlikely(dma_mapping_error(d, mapping))) {
5308 if (net_ratelimit())
5309 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005310 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005311 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005312
Heiner Kallweitd731af72018-04-17 23:26:41 +02005313 desc->addr = cpu_to_le64(mapping);
5314 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005315 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005316
5317err_out:
5318 kfree(data);
5319 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005320}
5321
5322static void rtl8169_rx_clear(struct rtl8169_private *tp)
5323{
Francois Romieu07d3f512007-02-21 22:40:46 +01005324 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005325
5326 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005327 if (tp->Rx_databuff[i]) {
5328 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005329 tp->RxDescArray + i);
5330 }
5331 }
5332}
5333
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005334static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005335{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005336 desc->opts1 |= cpu_to_le32(RingEnd);
5337}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005338
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005339static int rtl8169_rx_fill(struct rtl8169_private *tp)
5340{
5341 unsigned int i;
5342
5343 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005344 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005345
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005346 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005347 if (!data) {
5348 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005349 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005350 }
5351 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005352 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005353
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005354 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5355 return 0;
5356
5357err_out:
5358 rtl8169_rx_clear(tp);
5359 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005360}
5361
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005362static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005363{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005364 rtl8169_init_ring_indexes(tp);
5365
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005366 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5367 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005368
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005369 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005370}
5371
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005372static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005373 struct TxDesc *desc)
5374{
5375 unsigned int len = tx_skb->len;
5376
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005377 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5378
Linus Torvalds1da177e2005-04-16 15:20:36 -07005379 desc->opts1 = 0x00;
5380 desc->opts2 = 0x00;
5381 desc->addr = 0x00;
5382 tx_skb->len = 0;
5383}
5384
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005385static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5386 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005387{
5388 unsigned int i;
5389
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005390 for (i = 0; i < n; i++) {
5391 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005392 struct ring_info *tx_skb = tp->tx_skb + entry;
5393 unsigned int len = tx_skb->len;
5394
5395 if (len) {
5396 struct sk_buff *skb = tx_skb->skb;
5397
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005398 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005399 tp->TxDescArray + entry);
5400 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005401 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005402 tx_skb->skb = NULL;
5403 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005404 }
5405 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005406}
5407
5408static void rtl8169_tx_clear(struct rtl8169_private *tp)
5409{
5410 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005411 tp->cur_tx = tp->dirty_tx = 0;
Florian Westphald92060b2018-10-20 12:25:27 +02005412 netdev_reset_queue(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005413}
5414
Francois Romieu4422bcd2012-01-26 11:23:32 +01005415static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005416{
David Howellsc4028952006-11-22 14:57:56 +00005417 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005418 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005419
Francois Romieuda78dbf2012-01-26 14:18:23 +01005420 napi_disable(&tp->napi);
5421 netif_stop_queue(dev);
Paul E. McKenney16f11502018-11-05 17:07:39 -08005422 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005423
françois romieuc7c2c392011-12-04 20:30:52 +00005424 rtl8169_hw_reset(tp);
5425
Francois Romieu56de4142011-03-15 17:29:31 +01005426 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005427 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005428
Linus Torvalds1da177e2005-04-16 15:20:36 -07005429 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005430 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005431
Francois Romieuda78dbf2012-01-26 14:18:23 +01005432 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005433 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005434 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005435}
5436
5437static void rtl8169_tx_timeout(struct net_device *dev)
5438{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005439 struct rtl8169_private *tp = netdev_priv(dev);
5440
5441 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005442}
5443
Heiner Kallweit734c1402018-11-22 21:56:48 +01005444static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
5445{
5446 u32 status = opts0 | len;
5447
5448 if (entry == NUM_TX_DESC - 1)
5449 status |= RingEnd;
5450
5451 return cpu_to_le32(status);
5452}
5453
Linus Torvalds1da177e2005-04-16 15:20:36 -07005454static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005455 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005456{
5457 struct skb_shared_info *info = skb_shinfo(skb);
5458 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005459 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005460 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005461
5462 entry = tp->cur_tx;
5463 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005464 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005465 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005466 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005467 void *addr;
5468
5469 entry = (entry + 1) % NUM_TX_DESC;
5470
5471 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005472 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005473 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005474 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005475 if (unlikely(dma_mapping_error(d, mapping))) {
5476 if (net_ratelimit())
5477 netif_err(tp, drv, tp->dev,
5478 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005479 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005480 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005481
Heiner Kallweit734c1402018-11-22 21:56:48 +01005482 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005483 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005484 txd->addr = cpu_to_le64(mapping);
5485
5486 tp->tx_skb[entry].len = len;
5487 }
5488
5489 if (cur_frag) {
5490 tp->tx_skb[entry].skb = skb;
5491 txd->opts1 |= cpu_to_le32(LastFrag);
5492 }
5493
5494 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005495
5496err_out:
5497 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5498 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005499}
5500
françois romieub423e9a2013-05-18 01:24:46 +00005501static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
5502{
5503 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
5504}
5505
hayeswange9746042014-07-11 16:25:58 +08005506static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5507 struct net_device *dev);
5508/* r8169_csum_workaround()
5509 * The hw limites the value the transport offset. When the offset is out of the
5510 * range, calculate the checksum by sw.
5511 */
5512static void r8169_csum_workaround(struct rtl8169_private *tp,
5513 struct sk_buff *skb)
5514{
Heiner Kallweit0b12c732019-05-31 19:17:15 +02005515 if (skb_is_gso(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005516 netdev_features_t features = tp->dev->features;
5517 struct sk_buff *segs, *nskb;
5518
5519 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
5520 segs = skb_gso_segment(skb, features);
5521 if (IS_ERR(segs) || !segs)
5522 goto drop;
5523
5524 do {
5525 nskb = segs;
5526 segs = segs->next;
5527 nskb->next = NULL;
5528 rtl8169_start_xmit(nskb, tp->dev);
5529 } while (segs);
5530
Alexander Duyckeb781392015-05-01 10:34:44 -07005531 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005532 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5533 if (skb_checksum_help(skb) < 0)
5534 goto drop;
5535
5536 rtl8169_start_xmit(skb, tp->dev);
5537 } else {
hayeswange9746042014-07-11 16:25:58 +08005538drop:
Heiner Kallweit0b12c732019-05-31 19:17:15 +02005539 tp->dev->stats.tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07005540 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005541 }
5542}
5543
5544/* msdn_giant_send_check()
5545 * According to the document of microsoft, the TCP Pseudo Header excludes the
5546 * packet length for IPv6 TCP large packets.
5547 */
5548static int msdn_giant_send_check(struct sk_buff *skb)
5549{
5550 const struct ipv6hdr *ipv6h;
5551 struct tcphdr *th;
5552 int ret;
5553
5554 ret = skb_cow_head(skb, 0);
5555 if (ret)
5556 return ret;
5557
5558 ipv6h = ipv6_hdr(skb);
5559 th = tcp_hdr(skb);
5560
5561 th->check = 0;
5562 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
5563
5564 return ret;
5565}
5566
Heiner Kallweit87945b62019-05-31 19:55:11 +02005567static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005568{
Michał Mirosław350fb322011-04-08 06:35:56 +00005569 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005570
Francois Romieu2b7b4312011-04-18 22:53:24 -07005571 if (mss) {
5572 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08005573 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
5574 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5575 const struct iphdr *ip = ip_hdr(skb);
5576
5577 if (ip->protocol == IPPROTO_TCP)
5578 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
5579 else if (ip->protocol == IPPROTO_UDP)
5580 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
5581 else
5582 WARN_ON_ONCE(1);
5583 }
hayeswang5888d3f2014-07-11 16:25:56 +08005584}
5585
5586static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
5587 struct sk_buff *skb, u32 *opts)
5588{
hayeswangbdfa4ed2014-07-11 16:25:57 +08005589 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08005590 u32 mss = skb_shinfo(skb)->gso_size;
5591
5592 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08005593 if (transport_offset > GTTCPHO_MAX) {
5594 netif_warn(tp, tx_err, tp->dev,
5595 "Invalid transport offset 0x%x for TSO\n",
5596 transport_offset);
5597 return false;
5598 }
5599
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005600 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005601 case htons(ETH_P_IP):
5602 opts[0] |= TD1_GTSENV4;
5603 break;
5604
5605 case htons(ETH_P_IPV6):
5606 if (msdn_giant_send_check(skb))
5607 return false;
5608
5609 opts[0] |= TD1_GTSENV6;
5610 break;
5611
5612 default:
5613 WARN_ON_ONCE(1);
5614 break;
5615 }
5616
hayeswangbdfa4ed2014-07-11 16:25:57 +08005617 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08005618 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005619 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08005620 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005621
françois romieub423e9a2013-05-18 01:24:46 +00005622 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005623 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00005624
hayeswange9746042014-07-11 16:25:58 +08005625 if (transport_offset > TCPHO_MAX) {
5626 netif_warn(tp, tx_err, tp->dev,
5627 "Invalid transport offset 0x%x\n",
5628 transport_offset);
5629 return false;
5630 }
5631
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005632 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005633 case htons(ETH_P_IP):
5634 opts[1] |= TD1_IPv4_CS;
5635 ip_protocol = ip_hdr(skb)->protocol;
5636 break;
5637
5638 case htons(ETH_P_IPV6):
5639 opts[1] |= TD1_IPv6_CS;
5640 ip_protocol = ipv6_hdr(skb)->nexthdr;
5641 break;
5642
5643 default:
5644 ip_protocol = IPPROTO_RAW;
5645 break;
5646 }
5647
5648 if (ip_protocol == IPPROTO_TCP)
5649 opts[1] |= TD1_TCP_CS;
5650 else if (ip_protocol == IPPROTO_UDP)
5651 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005652 else
5653 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08005654
5655 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00005656 } else {
5657 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005658 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005659 }
hayeswang5888d3f2014-07-11 16:25:56 +08005660
françois romieub423e9a2013-05-18 01:24:46 +00005661 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005662}
5663
Heiner Kallweit76085c92018-11-22 22:03:08 +01005664static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
5665 unsigned int nr_frags)
5666{
5667 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
5668
5669 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
5670 return slots_avail > nr_frags;
5671}
5672
Heiner Kallweit87945b62019-05-31 19:55:11 +02005673/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
5674static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
5675{
5676 switch (tp->mac_version) {
5677 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
5678 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
5679 return false;
5680 default:
5681 return true;
5682 }
5683}
5684
Stephen Hemminger613573252009-08-31 19:50:58 +00005685static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5686 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005687{
5688 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005689 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005690 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005691 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005692 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005693 u32 opts[2], len;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005694 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02005695
Heiner Kallweit76085c92018-11-22 22:03:08 +01005696 if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005697 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005698 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005699 }
5700
5701 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005702 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005703
Heiner Kallweit355f9482019-06-06 07:49:17 +02005704 opts[1] = rtl8169_tx_vlan_tag(skb);
françois romieub423e9a2013-05-18 01:24:46 +00005705 opts[0] = DescOwn;
5706
Heiner Kallweit87945b62019-05-31 19:55:11 +02005707 if (rtl_chip_supports_csum_v2(tp)) {
5708 if (!rtl8169_tso_csum_v2(tp, skb, opts)) {
5709 r8169_csum_workaround(tp, skb);
5710 return NETDEV_TX_OK;
5711 }
5712 } else {
5713 rtl8169_tso_csum_v1(skb, opts);
hayeswange9746042014-07-11 16:25:58 +08005714 }
françois romieub423e9a2013-05-18 01:24:46 +00005715
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005716 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005717 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005718 if (unlikely(dma_mapping_error(d, mapping))) {
5719 if (net_ratelimit())
5720 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005721 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005722 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005723
5724 tp->tx_skb[entry].len = len;
5725 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005726
Francois Romieu2b7b4312011-04-18 22:53:24 -07005727 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005728 if (frags < 0)
5729 goto err_dma_1;
5730 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005731 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005732 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07005733 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005734 tp->tx_skb[entry].skb = skb;
5735 }
5736
Francois Romieu2b7b4312011-04-18 22:53:24 -07005737 txd->opts2 = cpu_to_le32(opts[1]);
5738
Heiner Kallweit0255d592019-02-10 15:28:04 +01005739 netdev_sent_queue(dev, skb->len);
5740
Richard Cochran5047fb52012-03-10 07:29:42 +00005741 skb_tx_timestamp(skb);
5742
Alexander Duycka0750132014-12-11 15:02:17 -08005743 /* Force memory writes to complete before releasing descriptor */
5744 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005745
Heiner Kallweit734c1402018-11-22 21:56:48 +01005746 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005747
Alexander Duycka0750132014-12-11 15:02:17 -08005748 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00005749 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005750
Alexander Duycka0750132014-12-11 15:02:17 -08005751 tp->cur_tx += frags + 1;
5752
Heiner Kallweit0255d592019-02-10 15:28:04 +01005753 RTL_W8(tp, TxPoll, NPQ);
5754
Heiner Kallweit0255d592019-02-10 15:28:04 +01005755 if (!rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
5756 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
5757 * not miss a ring update when it notices a stopped queue.
5758 */
5759 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005760 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01005761 /* Sync with rtl_tx:
5762 * - publish queue status and cur_tx ring index (write barrier)
5763 * - refresh dirty_tx ring index (read barrier).
5764 * May the current thread have a pessimistic view of the ring
5765 * status and forget to wake up queue, a racing rtl_tx thread
5766 * can't.
5767 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005768 smp_mb();
Heiner Kallweit76085c92018-11-22 22:03:08 +01005769 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
Heiner Kallweit601ed4d2019-03-21 21:41:48 +01005770 netif_start_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005771 }
5772
Stephen Hemminger613573252009-08-31 19:50:58 +00005773 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005774
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005775err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005776 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005777err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07005778 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005779 dev->stats.tx_dropped++;
5780 return NETDEV_TX_OK;
5781
5782err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005783 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005784 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00005785 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005786}
5787
5788static void rtl8169_pcierr_interrupt(struct net_device *dev)
5789{
5790 struct rtl8169_private *tp = netdev_priv(dev);
5791 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005792 u16 pci_status, pci_cmd;
5793
5794 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
5795 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
5796
Joe Perchesbf82c182010-02-09 11:49:50 +00005797 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
5798 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005799
5800 /*
5801 * The recovery sequence below admits a very elaborated explanation:
5802 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01005803 * - I did not see what else could be done;
5804 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005805 *
5806 * Feel free to adjust to your needs.
5807 */
Francois Romieua27993f2006-12-18 00:04:19 +01005808 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01005809 pci_cmd &= ~PCI_COMMAND_PARITY;
5810 else
5811 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
5812
5813 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005814
5815 pci_write_config_word(pdev, PCI_STATUS,
5816 pci_status & (PCI_STATUS_DETECTED_PARITY |
5817 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
5818 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
5819
Francois Romieu98ddf982012-01-31 10:47:34 +01005820 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005821}
5822
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01005823static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
5824 int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005825{
Florian Westphald92060b2018-10-20 12:25:27 +02005826 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005827
Linus Torvalds1da177e2005-04-16 15:20:36 -07005828 dirty_tx = tp->dirty_tx;
5829 smp_rmb();
5830 tx_left = tp->cur_tx - dirty_tx;
5831
5832 while (tx_left > 0) {
5833 unsigned int entry = dirty_tx % NUM_TX_DESC;
5834 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005835 u32 status;
5836
Linus Torvalds1da177e2005-04-16 15:20:36 -07005837 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
5838 if (status & DescOwn)
5839 break;
5840
Alexander Duycka0750132014-12-11 15:02:17 -08005841 /* This barrier is needed to keep us from reading
5842 * any other fields out of the Tx descriptor until
5843 * we know the status of DescOwn
5844 */
5845 dma_rmb();
5846
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005847 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005848 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005849 if (status & LastFrag) {
Florian Westphald92060b2018-10-20 12:25:27 +02005850 pkts_compl++;
5851 bytes_compl += tx_skb->skb->len;
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01005852 napi_consume_skb(tx_skb->skb, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005853 tx_skb->skb = NULL;
5854 }
5855 dirty_tx++;
5856 tx_left--;
5857 }
5858
5859 if (tp->dirty_tx != dirty_tx) {
Florian Westphald92060b2018-10-20 12:25:27 +02005860 netdev_completed_queue(dev, pkts_compl, bytes_compl);
5861
5862 u64_stats_update_begin(&tp->tx_stats.syncp);
5863 tp->tx_stats.packets += pkts_compl;
5864 tp->tx_stats.bytes += bytes_compl;
5865 u64_stats_update_end(&tp->tx_stats.syncp);
5866
Linus Torvalds1da177e2005-04-16 15:20:36 -07005867 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01005868 /* Sync with rtl8169_start_xmit:
5869 * - publish dirty_tx ring index (write barrier)
5870 * - refresh cur_tx ring index and queue status (read barrier)
5871 * May the current thread miss the stopped queue condition,
5872 * a racing xmit thread can only have a right view of the
5873 * ring status.
5874 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005875 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005876 if (netif_queue_stopped(dev) &&
Heiner Kallweit76085c92018-11-22 22:03:08 +01005877 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005878 netif_wake_queue(dev);
5879 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02005880 /*
5881 * 8168 hack: TxPoll requests are lost when the Tx packets are
5882 * too close. Let's kick an extra TxPoll request when a burst
5883 * of start_xmit activity is detected (if it is not detected,
5884 * it is slow enough). -- FR
5885 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005886 if (tp->cur_tx != dirty_tx)
5887 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005888 }
5889}
5890
Francois Romieu126fa4b2005-05-12 20:09:17 -04005891static inline int rtl8169_fragmented_frame(u32 status)
5892{
5893 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
5894}
5895
Eric Dumazetadea1ac72010-09-05 20:04:05 -07005896static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005897{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005898 u32 status = opts1 & RxProtoMask;
5899
5900 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00005901 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005902 skb->ip_summed = CHECKSUM_UNNECESSARY;
5903 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005904 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005905}
5906
Francois Romieuda78dbf2012-01-26 14:18:23 +01005907static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005908{
5909 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005910 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005911
Linus Torvalds1da177e2005-04-16 15:20:36 -07005912 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005913
Timo Teräs9fba0812013-01-15 21:01:24 +00005914 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005915 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04005916 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005917 u32 status;
5918
Heiner Kallweit62028062018-04-17 23:30:29 +02005919 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005920 if (status & DescOwn)
5921 break;
Alexander Duycka0750132014-12-11 15:02:17 -08005922
5923 /* This barrier is needed to keep us from reading
5924 * any other fields out of the Rx descriptor until
5925 * we know the status of DescOwn
5926 */
5927 dma_rmb();
5928
Richard Dawe4dcb7d32005-05-27 21:12:00 +02005929 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005930 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
5931 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005932 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005933 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02005934 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005935 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02005936 dev->stats.rx_crc_errors++;
Heiner Kallweite9588eb2019-05-25 21:14:39 +02005937 if (status & (RxRUNT | RxCRC) && !(status & RxRWT) &&
5938 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00005939 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02005940 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005941 } else {
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02005942 unsigned int pkt_size;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005943 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00005944
5945process_pkt:
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02005946 pkt_size = status & GENMASK(13, 0);
Ben Greear79d0c1d2012-02-10 15:04:34 +00005947 if (likely(!(dev->features & NETIF_F_RXFCS)))
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02005948 pkt_size -= ETH_FCS_LEN;
Francois Romieu126fa4b2005-05-12 20:09:17 -04005949 /*
5950 * The driver does not support incoming fragmented
5951 * frames. They are seen as a symptom of over-mtu
5952 * sized frames.
5953 */
5954 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02005955 dev->stats.rx_dropped++;
5956 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00005957 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04005958 }
5959
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02005960 dma_sync_single_for_cpu(tp_to_dev(tp),
5961 le64_to_cpu(desc->addr),
5962 pkt_size, DMA_FROM_DEVICE);
5963
5964 skb = napi_alloc_skb(&tp->napi, pkt_size);
5965 if (unlikely(!skb)) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005966 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00005967 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005968 }
5969
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02005970 prefetch(tp->Rx_databuff[entry]);
5971 skb_copy_to_linear_data(skb, tp->Rx_databuff[entry],
5972 pkt_size);
5973 skb->tail += pkt_size;
5974 skb->len = pkt_size;
5975
Eric Dumazetadea1ac72010-09-05 20:04:05 -07005976 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005977 skb->protocol = eth_type_trans(skb, dev);
5978
Francois Romieu7a8fc772011-03-01 17:18:33 +01005979 rtl8169_rx_vlan_tag(desc, skb);
5980
françois romieu39174292015-11-11 23:35:18 +01005981 if (skb->pkt_type == PACKET_MULTICAST)
5982 dev->stats.multicast++;
5983
Heiner Kallweit448a2412019-04-03 19:54:12 +02005984 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005985
Junchang Wang8027aa22012-03-04 23:30:32 +01005986 u64_stats_update_begin(&tp->rx_stats.syncp);
5987 tp->rx_stats.packets++;
5988 tp->rx_stats.bytes += pkt_size;
5989 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005990 }
françois romieuce11ff52013-01-24 13:30:06 +00005991release_descriptor:
5992 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005993 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005994 }
5995
5996 count = cur_rx - tp->cur_rx;
5997 tp->cur_rx = cur_rx;
5998
Linus Torvalds1da177e2005-04-16 15:20:36 -07005999 return count;
6000}
6001
Francois Romieu07d3f512007-02-21 22:40:46 +01006002static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006003{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006004 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit3ff752c2019-01-19 22:02:40 +01006005 u16 status = RTL_R16(tp, IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006006
Heiner Kallweitc8248c62019-03-21 21:23:14 +01006007 if (!tp->irq_enabled || status == 0xffff || !(status & tp->irq_mask))
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006008 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006009
Heiner Kallweit38caff52018-10-18 22:19:28 +02006010 if (unlikely(status & SYSErr)) {
6011 rtl8169_pcierr_interrupt(tp->dev);
6012 goto out;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006013 }
6014
Heiner Kallweit703732f2019-01-19 22:07:05 +01006015 if (status & LinkChg)
6016 phy_mac_interrupt(tp->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006017
Heiner Kallweit38caff52018-10-18 22:19:28 +02006018 if (unlikely(status & RxFIFOOver &&
6019 tp->mac_version == RTL_GIGA_MAC_VER_11)) {
6020 netif_stop_queue(tp->dev);
6021 /* XXX - Hack alert. See rtl_task(). */
6022 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6023 }
6024
Heiner Kallweite62b2fd2019-04-14 11:48:39 +02006025 rtl_irq_disable(tp);
6026 napi_schedule_irqoff(&tp->napi);
Heiner Kallweit38caff52018-10-18 22:19:28 +02006027out:
6028 rtl_ack_events(tp, status);
6029
6030 return IRQ_HANDLED;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006031}
6032
Francois Romieu4422bcd2012-01-26 11:23:32 +01006033static void rtl_task(struct work_struct *work)
6034{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006035 static const struct {
6036 int bitnr;
6037 void (*action)(struct rtl8169_private *);
6038 } rtl_work[] = {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006039 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006040 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006041 struct rtl8169_private *tp =
6042 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006043 struct net_device *dev = tp->dev;
6044 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006045
Francois Romieuda78dbf2012-01-26 14:18:23 +01006046 rtl_lock_work(tp);
6047
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006048 if (!netif_running(dev) ||
6049 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006050 goto out_unlock;
6051
6052 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6053 bool pending;
6054
Francois Romieuda78dbf2012-01-26 14:18:23 +01006055 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006056 if (pending)
6057 rtl_work[i].action(tp);
6058 }
6059
6060out_unlock:
6061 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006062}
6063
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006064static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006065{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006066 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6067 struct net_device *dev = tp->dev;
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006068 int work_done;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006069
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006070 work_done = rtl_rx(dev, tp, (u32) budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006071
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006072 rtl_tx(dev, tp, budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006073
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006074 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006075 napi_complete_done(napi, work_done);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01006076 rtl_irq_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006077 }
6078
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006079 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006080}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006081
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006082static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006083{
6084 struct rtl8169_private *tp = netdev_priv(dev);
6085
6086 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6087 return;
6088
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006089 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6090 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006091}
6092
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006093static void r8169_phylink_handler(struct net_device *ndev)
6094{
6095 struct rtl8169_private *tp = netdev_priv(ndev);
6096
6097 if (netif_carrier_ok(ndev)) {
6098 rtl_link_chg_patch(tp);
6099 pm_request_resume(&tp->pci_dev->dev);
6100 } else {
6101 pm_runtime_idle(&tp->pci_dev->dev);
6102 }
6103
6104 if (net_ratelimit())
Heiner Kallweit703732f2019-01-19 22:07:05 +01006105 phy_print_status(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006106}
6107
6108static int r8169_phy_connect(struct rtl8169_private *tp)
6109{
Heiner Kallweit703732f2019-01-19 22:07:05 +01006110 struct phy_device *phydev = tp->phydev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006111 phy_interface_t phy_mode;
6112 int ret;
6113
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006114 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006115 PHY_INTERFACE_MODE_MII;
6116
6117 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6118 phy_mode);
6119 if (ret)
6120 return ret;
6121
Heiner Kallweita6851c62019-05-28 18:43:46 +02006122 if (tp->supports_gmii)
6123 phy_remove_link_mode(phydev,
6124 ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
6125 else
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006126 phy_set_max_speed(phydev, SPEED_100);
6127
Heiner Kallweit9cf9b842019-05-04 12:01:03 +02006128 phy_support_asym_pause(phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006129
6130 phy_attached_info(phydev);
6131
6132 return 0;
6133}
6134
Linus Torvalds1da177e2005-04-16 15:20:36 -07006135static void rtl8169_down(struct net_device *dev)
6136{
6137 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006138
Heiner Kallweit703732f2019-01-19 22:07:05 +01006139 phy_stop(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006140
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006141 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006142 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006143
Hayes Wang92fc43b2011-07-06 15:58:03 +08006144 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006145 /*
6146 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006147 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6148 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006149 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006150 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006151
Linus Torvalds1da177e2005-04-16 15:20:36 -07006152 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenney16f11502018-11-05 17:07:39 -08006153 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006154
Linus Torvalds1da177e2005-04-16 15:20:36 -07006155 rtl8169_tx_clear(tp);
6156
6157 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006158
6159 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006160}
6161
6162static int rtl8169_close(struct net_device *dev)
6163{
6164 struct rtl8169_private *tp = netdev_priv(dev);
6165 struct pci_dev *pdev = tp->pci_dev;
6166
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006167 pm_runtime_get_sync(&pdev->dev);
6168
Francois Romieucecb5fd2011-04-01 10:21:07 +02006169 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006170 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006171
Francois Romieuda78dbf2012-01-26 14:18:23 +01006172 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006173 /* Clear all task flags */
6174 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006175
Linus Torvalds1da177e2005-04-16 15:20:36 -07006176 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006177 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006178
Lekensteyn4ea72442013-07-22 09:53:30 +02006179 cancel_work_sync(&tp->wk.work);
6180
Heiner Kallweit703732f2019-01-19 22:07:05 +01006181 phy_disconnect(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006182
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006183 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006184
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006185 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6186 tp->RxPhyAddr);
6187 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6188 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006189 tp->TxDescArray = NULL;
6190 tp->RxDescArray = NULL;
6191
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006192 pm_runtime_put_sync(&pdev->dev);
6193
Linus Torvalds1da177e2005-04-16 15:20:36 -07006194 return 0;
6195}
6196
Francois Romieudc1c00c2012-03-08 10:06:18 +01006197#ifdef CONFIG_NET_POLL_CONTROLLER
6198static void rtl8169_netpoll(struct net_device *dev)
6199{
6200 struct rtl8169_private *tp = netdev_priv(dev);
6201
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006202 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006203}
6204#endif
6205
Francois Romieudf43ac72012-03-08 09:48:40 +01006206static int rtl_open(struct net_device *dev)
6207{
6208 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006209 struct pci_dev *pdev = tp->pci_dev;
6210 int retval = -ENOMEM;
6211
6212 pm_runtime_get_sync(&pdev->dev);
6213
6214 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006215 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006216 * dma_alloc_coherent provides more.
6217 */
6218 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6219 &tp->TxPhyAddr, GFP_KERNEL);
6220 if (!tp->TxDescArray)
6221 goto err_pm_runtime_put;
6222
6223 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6224 &tp->RxPhyAddr, GFP_KERNEL);
6225 if (!tp->RxDescArray)
6226 goto err_free_tx_0;
6227
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006228 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006229 if (retval < 0)
6230 goto err_free_rx_1;
6231
Francois Romieudf43ac72012-03-08 09:48:40 +01006232 rtl_request_firmware(tp);
6233
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006234 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006235 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006236 if (retval < 0)
6237 goto err_release_fw_2;
6238
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006239 retval = r8169_phy_connect(tp);
6240 if (retval)
6241 goto err_free_irq;
6242
Francois Romieudf43ac72012-03-08 09:48:40 +01006243 rtl_lock_work(tp);
6244
6245 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6246
6247 napi_enable(&tp->napi);
6248
6249 rtl8169_init_phy(dev, tp);
6250
Francois Romieudf43ac72012-03-08 09:48:40 +01006251 rtl_pll_power_up(tp);
6252
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006253 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006254
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006255 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006256 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6257
Heiner Kallweit703732f2019-01-19 22:07:05 +01006258 phy_start(tp->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006259 netif_start_queue(dev);
6260
6261 rtl_unlock_work(tp);
6262
Heiner Kallweita92a0842018-01-08 21:39:13 +01006263 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006264out:
6265 return retval;
6266
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006267err_free_irq:
6268 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006269err_release_fw_2:
6270 rtl_release_firmware(tp);
6271 rtl8169_rx_clear(tp);
6272err_free_rx_1:
6273 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6274 tp->RxPhyAddr);
6275 tp->RxDescArray = NULL;
6276err_free_tx_0:
6277 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6278 tp->TxPhyAddr);
6279 tp->TxDescArray = NULL;
6280err_pm_runtime_put:
6281 pm_runtime_put_noidle(&pdev->dev);
6282 goto out;
6283}
6284
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006285static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006286rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006287{
6288 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006289 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006290 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006291 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006292
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006293 pm_runtime_get_noresume(&pdev->dev);
6294
6295 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006296 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006297
Junchang Wang8027aa22012-03-04 23:30:32 +01006298 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006299 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006300 stats->rx_packets = tp->rx_stats.packets;
6301 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006302 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006303
Junchang Wang8027aa22012-03-04 23:30:32 +01006304 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006305 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006306 stats->tx_packets = tp->tx_stats.packets;
6307 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006308 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006309
6310 stats->rx_dropped = dev->stats.rx_dropped;
6311 stats->tx_dropped = dev->stats.tx_dropped;
6312 stats->rx_length_errors = dev->stats.rx_length_errors;
6313 stats->rx_errors = dev->stats.rx_errors;
6314 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6315 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6316 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006317 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006318
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006319 /*
Corentin Musarded72a9b2019-07-24 14:34:43 +02006320 * Fetch additional counter values missing in stats collected by driver
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006321 * from tally counters.
6322 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006323 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006324 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006325
6326 /*
6327 * Subtract values fetched during initalization.
6328 * See rtl8169_init_counter_offsets for a description why we do that.
6329 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006330 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006331 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006332 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006333 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006334 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006335 le16_to_cpu(tp->tc_offset.tx_aborted);
6336
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006337 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006338}
6339
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006340static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006341{
françois romieu065c27c2011-01-03 15:08:12 +00006342 struct rtl8169_private *tp = netdev_priv(dev);
6343
Francois Romieu5d06a992006-02-23 00:47:58 +01006344 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006345 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006346
Heiner Kallweit703732f2019-01-19 22:07:05 +01006347 phy_stop(tp->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006348 netif_device_detach(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006349
6350 rtl_lock_work(tp);
6351 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006352 /* Clear all task flags */
6353 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6354
Francois Romieuda78dbf2012-01-26 14:18:23 +01006355 rtl_unlock_work(tp);
6356
6357 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006358}
Francois Romieu5d06a992006-02-23 00:47:58 +01006359
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006360#ifdef CONFIG_PM
6361
6362static int rtl8169_suspend(struct device *device)
6363{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006364 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006365 struct rtl8169_private *tp = netdev_priv(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006366
6367 rtl8169_net_suspend(dev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006368 clk_disable_unprepare(tp->clk);
Francois Romieu1371fa62007-04-02 23:01:11 +02006369
Francois Romieu5d06a992006-02-23 00:47:58 +01006370 return 0;
6371}
6372
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006373static void __rtl8169_resume(struct net_device *dev)
6374{
françois romieu065c27c2011-01-03 15:08:12 +00006375 struct rtl8169_private *tp = netdev_priv(dev);
6376
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006377 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006378
6379 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006380 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006381
Heiner Kallweit703732f2019-01-19 22:07:05 +01006382 phy_start(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006383
Artem Savkovcff4c162012-04-03 10:29:11 +00006384 rtl_lock_work(tp);
6385 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006386 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Heiner Kallweit58ba5662019-01-19 22:06:25 +01006387 rtl_reset_work(tp);
Artem Savkovcff4c162012-04-03 10:29:11 +00006388 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006389}
6390
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006391static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006392{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006393 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006394 struct rtl8169_private *tp = netdev_priv(dev);
6395
Heiner Kallweit59715172019-05-29 07:44:01 +02006396 rtl_rar_set(tp, dev->dev_addr);
6397
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006398 clk_prepare_enable(tp->clk);
Francois Romieu5d06a992006-02-23 00:47:58 +01006399
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006400 if (netif_running(dev))
6401 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006402
Francois Romieu5d06a992006-02-23 00:47:58 +01006403 return 0;
6404}
6405
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006406static int rtl8169_runtime_suspend(struct device *device)
6407{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006408 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006409 struct rtl8169_private *tp = netdev_priv(dev);
6410
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006411 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006412 return 0;
6413
Francois Romieuda78dbf2012-01-26 14:18:23 +01006414 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006415 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006416 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006417
6418 rtl8169_net_suspend(dev);
6419
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006420 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006421 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006422 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006423
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006424 return 0;
6425}
6426
6427static int rtl8169_runtime_resume(struct device *device)
6428{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006429 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006430 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit59715172019-05-29 07:44:01 +02006431
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006432 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006433
6434 if (!tp->TxDescArray)
6435 return 0;
6436
Francois Romieuda78dbf2012-01-26 14:18:23 +01006437 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006438 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006439 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006440
6441 __rtl8169_resume(dev);
6442
6443 return 0;
6444}
6445
6446static int rtl8169_runtime_idle(struct device *device)
6447{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006448 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006449
Heiner Kallweita92a0842018-01-08 21:39:13 +01006450 if (!netif_running(dev) || !netif_carrier_ok(dev))
6451 pm_schedule_suspend(device, 10000);
6452
6453 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006454}
6455
Alexey Dobriyan47145212009-12-14 18:00:08 -08006456static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006457 .suspend = rtl8169_suspend,
6458 .resume = rtl8169_resume,
6459 .freeze = rtl8169_suspend,
6460 .thaw = rtl8169_resume,
6461 .poweroff = rtl8169_suspend,
6462 .restore = rtl8169_resume,
6463 .runtime_suspend = rtl8169_runtime_suspend,
6464 .runtime_resume = rtl8169_runtime_resume,
6465 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006466};
6467
6468#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6469
6470#else /* !CONFIG_PM */
6471
6472#define RTL8169_PM_OPS NULL
6473
6474#endif /* !CONFIG_PM */
6475
David S. Miller1805b2f2011-10-24 18:18:09 -04006476static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6477{
David S. Miller1805b2f2011-10-24 18:18:09 -04006478 /* WoL fails with 8168b when the receiver is disabled. */
6479 switch (tp->mac_version) {
6480 case RTL_GIGA_MAC_VER_11:
6481 case RTL_GIGA_MAC_VER_12:
6482 case RTL_GIGA_MAC_VER_17:
6483 pci_clear_master(tp->pci_dev);
6484
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006485 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006486 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006487 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04006488 break;
6489 default:
6490 break;
6491 }
6492}
6493
Francois Romieu1765f952008-09-13 17:21:40 +02006494static void rtl_shutdown(struct pci_dev *pdev)
6495{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006496 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006497 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02006498
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006499 rtl8169_net_suspend(dev);
6500
Francois Romieucecb5fd2011-04-01 10:21:07 +02006501 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006502 rtl_rar_set(tp, dev->perm_addr);
6503
Hayes Wang92fc43b2011-07-06 15:58:03 +08006504 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006505
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006506 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02006507 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006508 rtl_wol_suspend_quirk(tp);
6509 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006510 }
6511
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006512 pci_wake_from_d3(pdev, true);
6513 pci_set_power_state(pdev, PCI_D3hot);
6514 }
6515}
Francois Romieu5d06a992006-02-23 00:47:58 +01006516
Bill Pembertonbaf63292012-12-03 09:23:28 -05006517static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01006518{
6519 struct net_device *dev = pci_get_drvdata(pdev);
6520 struct rtl8169_private *tp = netdev_priv(dev);
6521
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01006522 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01006523 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01006524
Devendra Nagaad1be8d2012-05-31 01:51:20 +00006525 netif_napi_del(&tp->napi);
6526
Francois Romieue27566e2012-03-08 09:54:01 +01006527 unregister_netdev(dev);
Heiner Kallweit703732f2019-01-19 22:07:05 +01006528 mdiobus_unregister(tp->phydev->mdio.bus);
Francois Romieue27566e2012-03-08 09:54:01 +01006529
6530 rtl_release_firmware(tp);
6531
6532 if (pci_dev_run_wake(pdev))
6533 pm_runtime_get_noresume(&pdev->dev);
6534
6535 /* restore original MAC address */
6536 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01006537}
6538
Francois Romieufa9c3852012-03-08 10:01:50 +01006539static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01006540 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01006541 .ndo_stop = rtl8169_close,
6542 .ndo_get_stats64 = rtl8169_get_stats64,
6543 .ndo_start_xmit = rtl8169_start_xmit,
6544 .ndo_tx_timeout = rtl8169_tx_timeout,
6545 .ndo_validate_addr = eth_validate_addr,
6546 .ndo_change_mtu = rtl8169_change_mtu,
6547 .ndo_fix_features = rtl8169_fix_features,
6548 .ndo_set_features = rtl8169_set_features,
6549 .ndo_set_mac_address = rtl_set_mac_address,
6550 .ndo_do_ioctl = rtl8169_ioctl,
6551 .ndo_set_rx_mode = rtl_set_rx_mode,
6552#ifdef CONFIG_NET_POLL_CONTROLLER
6553 .ndo_poll_controller = rtl8169_netpoll,
6554#endif
6555
6556};
6557
Heiner Kallweitec9a4082019-06-10 18:21:50 +02006558static void rtl_set_irq_mask(struct rtl8169_private *tp)
6559{
6560 tp->irq_mask = RTL_EVENT_NAPI | LinkChg;
6561
6562 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
6563 tp->irq_mask |= SYSErr | RxOverflow | RxFIFOOver;
6564 else if (tp->mac_version == RTL_GIGA_MAC_VER_11)
6565 /* special workaround needed */
6566 tp->irq_mask |= RxFIFOOver;
6567 else
6568 tp->irq_mask |= RxOverflow;
6569}
6570
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006571static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01006572{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006573 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006574
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006575 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006576 rtl_unlock_config_regs(tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006577 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006578 rtl_lock_config_regs(tp);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006579 flags = PCI_IRQ_LEGACY;
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006580 } else {
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006581 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006582 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006583
6584 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01006585}
6586
Thierry Reding04c77882019-02-06 13:30:17 +01006587static void rtl_read_mac_address(struct rtl8169_private *tp,
6588 u8 mac_addr[ETH_ALEN])
6589{
6590 /* Get MAC address */
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02006591 if (rtl_is_8168evl_up(tp) && tp->mac_version != RTL_GIGA_MAC_VER_34) {
6592 u32 value = rtl_eri_read(tp, 0xe0);
6593
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006594 mac_addr[0] = (value >> 0) & 0xff;
6595 mac_addr[1] = (value >> 8) & 0xff;
6596 mac_addr[2] = (value >> 16) & 0xff;
6597 mac_addr[3] = (value >> 24) & 0xff;
6598
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006599 value = rtl_eri_read(tp, 0xe4);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006600 mac_addr[4] = (value >> 0) & 0xff;
6601 mac_addr[5] = (value >> 8) & 0xff;
Thierry Reding04c77882019-02-06 13:30:17 +01006602 }
6603}
6604
Hayes Wangc5583862012-07-02 17:23:22 +08006605DECLARE_RTL_COND(rtl_link_list_ready_cond)
6606{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006607 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08006608}
6609
6610DECLARE_RTL_COND(rtl_rxtx_empty_cond)
6611{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006612 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08006613}
6614
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006615static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
6616{
6617 struct rtl8169_private *tp = mii_bus->priv;
6618
6619 if (phyaddr > 0)
6620 return -ENODEV;
6621
6622 return rtl_readphy(tp, phyreg);
6623}
6624
6625static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
6626 int phyreg, u16 val)
6627{
6628 struct rtl8169_private *tp = mii_bus->priv;
6629
6630 if (phyaddr > 0)
6631 return -ENODEV;
6632
6633 rtl_writephy(tp, phyreg, val);
6634
6635 return 0;
6636}
6637
6638static int r8169_mdio_register(struct rtl8169_private *tp)
6639{
6640 struct pci_dev *pdev = tp->pci_dev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006641 struct mii_bus *new_bus;
6642 int ret;
6643
6644 new_bus = devm_mdiobus_alloc(&pdev->dev);
6645 if (!new_bus)
6646 return -ENOMEM;
6647
6648 new_bus->name = "r8169";
6649 new_bus->priv = tp;
6650 new_bus->parent = &pdev->dev;
6651 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
Heiner Kallweita1950162019-04-24 21:13:25 +02006652 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006653
6654 new_bus->read = r8169_mdio_read_reg;
6655 new_bus->write = r8169_mdio_write_reg;
6656
6657 ret = mdiobus_register(new_bus);
6658 if (ret)
6659 return ret;
6660
Heiner Kallweit703732f2019-01-19 22:07:05 +01006661 tp->phydev = mdiobus_get_phy(new_bus, 0);
6662 if (!tp->phydev) {
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006663 mdiobus_unregister(new_bus);
6664 return -ENODEV;
6665 }
6666
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02006667 /* PHY will be woken up in rtl_open() */
Heiner Kallweit703732f2019-01-19 22:07:05 +01006668 phy_suspend(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006669
6670 return 0;
6671}
6672
Bill Pembertonbaf63292012-12-03 09:23:28 -05006673static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006674{
Hayes Wangc5583862012-07-02 17:23:22 +08006675 u32 data;
6676
6677 tp->ocp_base = OCP_STD_PHY_BASE;
6678
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006679 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08006680
6681 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
6682 return;
6683
6684 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
6685 return;
6686
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006687 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08006688 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006689 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08006690
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006691 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006692 data &= ~(1 << 14);
6693 r8168_mac_ocp_write(tp, 0xe8de, data);
6694
6695 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6696 return;
6697
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006698 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006699 data |= (1 << 15);
6700 r8168_mac_ocp_write(tp, 0xe8de, data);
6701
Heiner Kallweit7160be22019-05-25 20:44:01 +02006702 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
Hayes Wangc5583862012-07-02 17:23:22 +08006703}
6704
Bill Pembertonbaf63292012-12-03 09:23:28 -05006705static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006706{
6707 switch (tp->mac_version) {
Heiner Kallweit29ec0482019-05-25 20:43:25 +02006708 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
6709 rtl8168ep_stop_cmac(tp);
6710 /* fall through */
Heiner Kallweit2a718832018-05-02 21:39:49 +02006711 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006712 rtl_hw_init_8168g(tp);
6713 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006714 default:
6715 break;
6716 }
6717}
6718
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006719static int rtl_jumbo_max(struct rtl8169_private *tp)
6720{
6721 /* Non-GBit versions don't support jumbo frames */
6722 if (!tp->supports_gmii)
6723 return JUMBO_1K;
6724
6725 switch (tp->mac_version) {
6726 /* RTL8169 */
Heiner Kallweite9588eb2019-05-25 21:14:39 +02006727 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006728 return JUMBO_7K;
6729 /* RTL8168b */
6730 case RTL_GIGA_MAC_VER_11:
6731 case RTL_GIGA_MAC_VER_12:
6732 case RTL_GIGA_MAC_VER_17:
6733 return JUMBO_4K;
6734 /* RTL8168c */
6735 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
6736 return JUMBO_6K;
6737 default:
6738 return JUMBO_9K;
6739 }
6740}
6741
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006742static void rtl_disable_clk(void *data)
6743{
6744 clk_disable_unprepare(data);
6745}
6746
Heiner Kallweitb779dae2019-01-19 22:07:34 +01006747static int rtl_get_ether_clk(struct rtl8169_private *tp)
6748{
6749 struct device *d = tp_to_dev(tp);
6750 struct clk *clk;
6751 int rc;
6752
6753 clk = devm_clk_get(d, "ether_clk");
6754 if (IS_ERR(clk)) {
6755 rc = PTR_ERR(clk);
6756 if (rc == -ENOENT)
6757 /* clk-core allows NULL (for suspend / resume) */
6758 rc = 0;
6759 else if (rc != -EPROBE_DEFER)
6760 dev_err(d, "failed to get clk: %d\n", rc);
6761 } else {
6762 tp->clk = clk;
6763 rc = clk_prepare_enable(clk);
6764 if (rc)
6765 dev_err(d, "failed to enable clk: %d\n", rc);
6766 else
6767 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
6768 }
6769
6770 return rc;
6771}
6772
Heiner Kallweitc782e202019-07-02 20:46:09 +02006773static void rtl_init_mac_address(struct rtl8169_private *tp)
6774{
6775 struct net_device *dev = tp->dev;
6776 u8 *mac_addr = dev->dev_addr;
6777 int rc, i;
6778
6779 rc = eth_platform_get_mac_address(tp_to_dev(tp), mac_addr);
6780 if (!rc)
6781 goto done;
6782
6783 rtl_read_mac_address(tp, mac_addr);
6784 if (is_valid_ether_addr(mac_addr))
6785 goto done;
6786
6787 for (i = 0; i < ETH_ALEN; i++)
6788 mac_addr[i] = RTL_R8(tp, MAC0 + i);
6789 if (is_valid_ether_addr(mac_addr))
6790 goto done;
6791
6792 eth_hw_addr_random(dev);
6793 dev_warn(tp_to_dev(tp), "can't read MAC address, setting random one\n");
6794done:
6795 rtl_rar_set(tp, mac_addr);
6796}
6797
hayeswang929a0312014-09-16 11:40:47 +08006798static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01006799{
Francois Romieu3b6cf252012-03-08 09:59:04 +01006800 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006801 struct net_device *dev;
Heiner Kallweitc782e202019-07-02 20:46:09 +02006802 int chipset, region;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006803 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006804
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006805 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
6806 if (!dev)
6807 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006808
6809 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01006810 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006811 tp = netdev_priv(dev);
6812 tp->dev = dev;
6813 tp->pci_dev = pdev;
6814 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweit145a40e2019-06-10 18:25:29 +02006815 tp->supports_gmii = ent->driver_data == RTL_CFG_NO_GBIT ? 0 : 1;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006816
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006817 /* Get the *optional* external "ether_clk" used on some boards */
Heiner Kallweitb779dae2019-01-19 22:07:34 +01006818 rc = rtl_get_ether_clk(tp);
6819 if (rc)
6820 return rc;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006821
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02006822 /* Disable ASPM completely as that cause random device stop working
6823 * problems as well as full system hangs for some PCIe devices users.
6824 */
Heiner Kallweit62b1b3b2019-06-18 23:14:50 +02006825 rc = pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
6826 PCIE_LINK_STATE_L1);
6827 tp->aspm_manageable = !rc;
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02006828
Francois Romieu3b6cf252012-03-08 09:59:04 +01006829 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006830 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006831 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006832 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006833 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006834 }
6835
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006836 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02006837 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01006838
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02006839 /* use first MMIO region */
6840 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
6841 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006842 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006843 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006844 }
6845
6846 /* check for weird/broken PCI region reporting */
6847 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006848 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006849 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006850 }
6851
Andy Shevchenko93a00d42018-03-01 13:27:35 +02006852 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006853 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006854 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006855 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006856 }
6857
Andy Shevchenko93a00d42018-03-01 13:27:35 +02006858 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01006859
Francois Romieu3b6cf252012-03-08 09:59:04 +01006860 /* Identify chip attached to board */
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01006861 rtl8169_get_mac_version(tp);
6862 if (tp->mac_version == RTL_GIGA_MAC_NONE)
6863 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006864
Heiner Kallweit0ae09742018-04-28 22:19:26 +02006865 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02006866
Heiner Kallweit10b63e82019-01-20 11:45:20 +01006867 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
Heiner Kallweit3c18cbe2019-06-27 23:12:39 +02006868 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)))
Ard Biesheuvel27896c82016-05-14 22:40:15 +02006869 dev->features |= NETIF_F_HIGHDMA;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02006870
Francois Romieu3b6cf252012-03-08 09:59:04 +01006871 rtl_init_rxcfg(tp);
6872
Heiner Kallweitde20e122018-09-25 07:58:00 +02006873 rtl8169_irq_mask_and_ack(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006874
Hayes Wangc5583862012-07-02 17:23:22 +08006875 rtl_hw_initialize(tp);
6876
Francois Romieu3b6cf252012-03-08 09:59:04 +01006877 rtl_hw_reset(tp);
6878
Francois Romieu3b6cf252012-03-08 09:59:04 +01006879 pci_set_master(pdev);
6880
Francois Romieu3b6cf252012-03-08 09:59:04 +01006881 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006882
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006883 rc = rtl_alloc_irq(tp);
6884 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006885 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006886 return rc;
6887 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01006888
Francois Romieu3b6cf252012-03-08 09:59:04 +01006889 mutex_init(&tp->wk.mutex);
Heiner Kallweit5c41e782019-01-19 22:03:49 +01006890 INIT_WORK(&tp->wk.work, rtl_task);
Kyle McMartin340fea32014-02-24 20:12:28 -05006891 u64_stats_init(&tp->rx_stats.syncp);
6892 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006893
Heiner Kallweitc782e202019-07-02 20:46:09 +02006894 rtl_init_mac_address(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006895
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00006896 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006897
Heiner Kallweit37621492018-04-17 23:20:03 +02006898 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006899
6900 /* don't enable SG, IP_CSUM and TSO by default - it might not work
6901 * properly for all devices */
6902 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00006903 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006904
6905 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00006906 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
6907 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006908 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
6909 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02006910 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006911
hayeswang929a0312014-09-16 11:40:47 +08006912 tp->cp_cmd |= RxChkSum | RxVlan;
6913
6914 /*
6915 * Pretend we are using VLANs; This bypasses a nasty bug where
6916 * Interrupts stop flowing on high load on 8110SCd controllers.
6917 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01006918 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08006919 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00006920 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006921
Heiner Kallweit87945b62019-05-31 19:55:11 +02006922 if (rtl_chip_supports_csum_v2(tp))
hayeswange9746042014-07-11 16:25:58 +08006923 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
hayeswang5888d3f2014-07-11 16:25:56 +08006924
Francois Romieu3b6cf252012-03-08 09:59:04 +01006925 dev->hw_features |= NETIF_F_RXALL;
6926 dev->hw_features |= NETIF_F_RXFCS;
6927
Jarod Wilsonc7315a92016-10-17 15:54:09 -04006928 /* MTU range: 60 - hw-specific max */
6929 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006930 jumbo_max = rtl_jumbo_max(tp);
6931 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04006932
Heiner Kallweitec9a4082019-06-10 18:21:50 +02006933 rtl_set_irq_mask(tp);
Heiner Kallweit9fa0a8e2019-06-10 18:24:25 +02006934
Heiner Kallweit254764e2019-01-22 22:23:41 +01006935 tp->fw_name = rtl_chip_infos[chipset].fw_name;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006936
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006937 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
6938 &tp->counters_phys_addr,
6939 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01006940 if (!tp->counters)
6941 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02006942
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02006943 pci_set_drvdata(pdev, dev);
6944
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006945 rc = r8169_mdio_register(tp);
6946 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01006947 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006948
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006949 /* chip gets powered up in rtl_open() */
6950 rtl_pll_power_down(tp);
6951
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006952 rc = register_netdev(dev);
6953 if (rc)
6954 goto err_mdio_unregister;
6955
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01006956 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02006957 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01006958 (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
Heiner Kallweit29274992018-02-28 20:43:38 +01006959 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006960
6961 if (jumbo_max > JUMBO_1K)
6962 netif_info(tp, probe, dev,
6963 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
6964 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
6965 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01006966
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01006967 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01006968 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006969
Heiner Kallweita92a0842018-01-08 21:39:13 +01006970 if (pci_dev_run_wake(pdev))
6971 pm_runtime_put_sync(&pdev->dev);
6972
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006973 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006974
6975err_mdio_unregister:
Heiner Kallweit703732f2019-01-19 22:07:05 +01006976 mdiobus_unregister(tp->phydev->mdio.bus);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006977 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006978}
6979
Linus Torvalds1da177e2005-04-16 15:20:36 -07006980static struct pci_driver rtl8169_pci_driver = {
6981 .name = MODULENAME,
6982 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01006983 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05006984 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02006985 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006986 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006987};
6988
Devendra Naga3eeb7da2012-10-26 09:27:42 +00006989module_pci_driver(rtl8169_pci_driver);