blob: 66f10d119b12fbc09c3c6719acaee83316dcd1ae [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000024#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000027#include <linux/firmware.h>
Stanislaw Gruszkaba04c7c2011-02-22 02:00:11 +000028#include <linux/pci-aspm.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040029#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080030#include <linux/ipv6.h>
31#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#include <asm/io.h>
34#include <asm/irq.h>
35
Francois Romieu865c6522008-05-11 14:51:00 +020036#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MODULENAME "r8169"
38#define PFX MODULENAME ": "
39
françois romieubca03d52011-01-03 15:07:31 +000040#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
41#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000042#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
43#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080044#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080045#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
46#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080047#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080048#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080049#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080050#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080051#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000052#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000053#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000054#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080055#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
56#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
57#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
58#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#ifdef RTL8169_DEBUG
61#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020062 if (!(expr)) { \
63 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070064 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020065 }
Joe Perches06fa7352007-10-18 21:15:00 +020066#define dprintk(fmt, args...) \
67 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#else
69#define assert(expr) do {} while (0)
70#define dprintk(fmt, args...) do {} while (0)
71#endif /* RTL8169_DEBUG */
72
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020073#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070074 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020075
Julien Ducourthial477206a2012-05-09 00:00:06 +020076#define TX_SLOTS_AVAIL(tp) \
77 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
78
79/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
80#define TX_FRAGS_READY_FOR(tp,nr_frags) \
81 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Linus Torvalds1da177e2005-04-16 15:20:36 -070083/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
84 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050085static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Michal Schmidtaee77e42012-09-09 13:55:26 +000087#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070088#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
89
90#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020091#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000093#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
95#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
96
97#define RTL8169_TX_TIMEOUT (6*HZ)
98#define RTL8169_PHY_TIMEOUT (10*HZ)
99
100/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200101#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
102#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
103#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
104#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
105#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
106#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +0200109 RTL_GIGA_MAC_VER_01 = 0,
110 RTL_GIGA_MAC_VER_02,
111 RTL_GIGA_MAC_VER_03,
112 RTL_GIGA_MAC_VER_04,
113 RTL_GIGA_MAC_VER_05,
114 RTL_GIGA_MAC_VER_06,
115 RTL_GIGA_MAC_VER_07,
116 RTL_GIGA_MAC_VER_08,
117 RTL_GIGA_MAC_VER_09,
118 RTL_GIGA_MAC_VER_10,
119 RTL_GIGA_MAC_VER_11,
120 RTL_GIGA_MAC_VER_12,
121 RTL_GIGA_MAC_VER_13,
122 RTL_GIGA_MAC_VER_14,
123 RTL_GIGA_MAC_VER_15,
124 RTL_GIGA_MAC_VER_16,
125 RTL_GIGA_MAC_VER_17,
126 RTL_GIGA_MAC_VER_18,
127 RTL_GIGA_MAC_VER_19,
128 RTL_GIGA_MAC_VER_20,
129 RTL_GIGA_MAC_VER_21,
130 RTL_GIGA_MAC_VER_22,
131 RTL_GIGA_MAC_VER_23,
132 RTL_GIGA_MAC_VER_24,
133 RTL_GIGA_MAC_VER_25,
134 RTL_GIGA_MAC_VER_26,
135 RTL_GIGA_MAC_VER_27,
136 RTL_GIGA_MAC_VER_28,
137 RTL_GIGA_MAC_VER_29,
138 RTL_GIGA_MAC_VER_30,
139 RTL_GIGA_MAC_VER_31,
140 RTL_GIGA_MAC_VER_32,
141 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800142 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800143 RTL_GIGA_MAC_VER_35,
144 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800145 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800146 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800147 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800148 RTL_GIGA_MAC_VER_40,
149 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000150 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000151 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800152 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800153 RTL_GIGA_MAC_VER_45,
154 RTL_GIGA_MAC_VER_46,
155 RTL_GIGA_MAC_VER_47,
156 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800157 RTL_GIGA_MAC_VER_49,
158 RTL_GIGA_MAC_VER_50,
159 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200160 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161};
162
Francois Romieu2b7b4312011-04-18 22:53:24 -0700163enum rtl_tx_desc_version {
164 RTL_TD_0 = 0,
165 RTL_TD_1 = 1,
166};
167
Francois Romieud58d46b2011-05-03 16:38:29 +0200168#define JUMBO_1K ETH_DATA_LEN
169#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
170#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
171#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
172#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
173
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200174#define _R(NAME,TD,FW,SZ) { \
Francois Romieud58d46b2011-05-03 16:38:29 +0200175 .name = NAME, \
176 .txd_version = TD, \
177 .fw_name = FW, \
178 .jumbo_max = SZ, \
Francois Romieud58d46b2011-05-03 16:38:29 +0200179}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800181static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700183 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200184 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200185 u16 jumbo_max;
Francois Romieu85bffe62011-04-27 08:22:39 +0200186} rtl_chip_infos[] = {
187 /* PCI devices. */
188 [RTL_GIGA_MAC_VER_01] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200189 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200190 [RTL_GIGA_MAC_VER_02] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200191 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200192 [RTL_GIGA_MAC_VER_03] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200193 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200194 [RTL_GIGA_MAC_VER_04] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200195 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200196 [RTL_GIGA_MAC_VER_05] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200197 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200198 [RTL_GIGA_MAC_VER_06] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200199 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200200 /* PCI-E devices. */
201 [RTL_GIGA_MAC_VER_07] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200202 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200203 [RTL_GIGA_MAC_VER_08] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200204 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200205 [RTL_GIGA_MAC_VER_09] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200206 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200207 [RTL_GIGA_MAC_VER_10] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200208 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200209 [RTL_GIGA_MAC_VER_11] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200210 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200211 [RTL_GIGA_MAC_VER_12] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200212 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200213 [RTL_GIGA_MAC_VER_13] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200214 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200215 [RTL_GIGA_MAC_VER_14] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200216 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200217 [RTL_GIGA_MAC_VER_15] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200218 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200219 [RTL_GIGA_MAC_VER_16] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200220 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200221 [RTL_GIGA_MAC_VER_17] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200222 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200223 [RTL_GIGA_MAC_VER_18] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200224 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200225 [RTL_GIGA_MAC_VER_19] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200226 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200227 [RTL_GIGA_MAC_VER_20] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200228 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200229 [RTL_GIGA_MAC_VER_21] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200230 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200231 [RTL_GIGA_MAC_VER_22] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200232 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200233 [RTL_GIGA_MAC_VER_23] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200234 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200235 [RTL_GIGA_MAC_VER_24] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200236 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200237 [RTL_GIGA_MAC_VER_25] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200238 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200239 [RTL_GIGA_MAC_VER_26] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200240 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200241 [RTL_GIGA_MAC_VER_27] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200242 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200243 [RTL_GIGA_MAC_VER_28] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200244 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200245 [RTL_GIGA_MAC_VER_29] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200246 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200247 [RTL_GIGA_MAC_VER_30] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200248 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200249 [RTL_GIGA_MAC_VER_31] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200250 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200251 [RTL_GIGA_MAC_VER_32] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200252 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200253 [RTL_GIGA_MAC_VER_33] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200254 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2, JUMBO_9K),
Hayes Wang70090422011-07-06 15:58:06 +0800255 [RTL_GIGA_MAC_VER_34] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200256 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800257 [RTL_GIGA_MAC_VER_35] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200258 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800259 [RTL_GIGA_MAC_VER_36] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200260 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2, JUMBO_9K),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800261 [RTL_GIGA_MAC_VER_37] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200262 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1, JUMBO_1K),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800263 [RTL_GIGA_MAC_VER_38] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200264 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1, JUMBO_9K),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800265 [RTL_GIGA_MAC_VER_39] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200266 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1, JUMBO_1K),
Hayes Wangc5583862012-07-02 17:23:22 +0800267 [RTL_GIGA_MAC_VER_40] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200268 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2, JUMBO_9K),
Hayes Wangc5583862012-07-02 17:23:22 +0800269 [RTL_GIGA_MAC_VER_41] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200270 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K),
hayeswang57538c42013-04-01 22:23:40 +0000271 [RTL_GIGA_MAC_VER_42] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200272 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3, JUMBO_9K),
hayeswang58152cd2013-04-01 22:23:42 +0000273 [RTL_GIGA_MAC_VER_43] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200274 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2, JUMBO_1K),
hayeswang45dd95c2013-07-08 17:09:01 +0800275 [RTL_GIGA_MAC_VER_44] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200276 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800277 [RTL_GIGA_MAC_VER_45] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200278 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_1, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800279 [RTL_GIGA_MAC_VER_46] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200280 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800281 [RTL_GIGA_MAC_VER_47] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200282 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_1, JUMBO_1K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800283 [RTL_GIGA_MAC_VER_48] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200284 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_2, JUMBO_1K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800285 [RTL_GIGA_MAC_VER_49] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200286 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800287 [RTL_GIGA_MAC_VER_50] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200288 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800289 [RTL_GIGA_MAC_VER_51] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200290 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291};
292#undef _R
293
Francois Romieubcf0bf92006-07-26 23:14:13 +0200294enum cfg_version {
295 RTL_CFG_0 = 0x00,
296 RTL_CFG_1,
297 RTL_CFG_2
298};
299
Benoit Taine9baa3c32014-08-08 15:56:03 +0200300static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200301 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200302 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800303 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200304 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100305 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200306 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200307 { PCI_VENDOR_ID_DLINK, 0x4300,
308 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200309 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000310 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200311 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200312 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
313 { PCI_VENDOR_ID_LINKSYS, 0x1032,
314 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100315 { 0x0001, 0x8168,
316 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 {0,},
318};
319
320MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
321
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200322static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200323static struct {
324 u32 msg_enable;
325} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
Francois Romieu07d3f512007-02-21 22:40:46 +0100327enum rtl_registers {
328 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100329 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100330 MAR0 = 8, /* Multicast filter. */
331 CounterAddrLow = 0x10,
332 CounterAddrHigh = 0x14,
333 TxDescStartAddrLow = 0x20,
334 TxDescStartAddrHigh = 0x24,
335 TxHDescStartAddrLow = 0x28,
336 TxHDescStartAddrHigh = 0x2c,
337 FLASH = 0x30,
338 ERSR = 0x36,
339 ChipCmd = 0x37,
340 TxPoll = 0x38,
341 IntrMask = 0x3c,
342 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700343
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800344 TxConfig = 0x40,
345#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
346#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
347
348 RxConfig = 0x44,
349#define RX128_INT_EN (1 << 15) /* 8111c and later */
350#define RX_MULTI_EN (1 << 14) /* 8111c only */
351#define RXCFG_FIFO_SHIFT 13
352 /* No threshold before first PCI xfer */
353#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000354#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800355#define RXCFG_DMA_SHIFT 8
356 /* Unlimited maximum PCI burst. */
357#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700358
Francois Romieu07d3f512007-02-21 22:40:46 +0100359 RxMissed = 0x4c,
360 Cfg9346 = 0x50,
361 Config0 = 0x51,
362 Config1 = 0x52,
363 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200364#define PME_SIGNAL (1 << 5) /* 8168c and later */
365
Francois Romieu07d3f512007-02-21 22:40:46 +0100366 Config3 = 0x54,
367 Config4 = 0x55,
368 Config5 = 0x56,
369 MultiIntr = 0x5c,
370 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100371 PHYstatus = 0x6c,
372 RxMaxSize = 0xda,
373 CPlusCmd = 0xe0,
374 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300375
376#define RTL_COALESCE_MASK 0x0f
377#define RTL_COALESCE_SHIFT 4
378#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
379#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
380
Francois Romieu07d3f512007-02-21 22:40:46 +0100381 RxDescAddrLow = 0xe4,
382 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000383 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
384
385#define NoEarlyTx 0x3f /* Max value : no early transmit. */
386
387 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
388
389#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800390#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000391
Francois Romieu07d3f512007-02-21 22:40:46 +0100392 FuncEvent = 0xf0,
393 FuncEventMask = 0xf4,
394 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800395 IBCR0 = 0xf8,
396 IBCR2 = 0xf9,
397 IBIMR0 = 0xfa,
398 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100399 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400};
401
Francois Romieuf162a5d2008-06-01 22:37:49 +0200402enum rtl8110_registers {
403 TBICSR = 0x64,
404 TBI_ANAR = 0x68,
405 TBI_LPAR = 0x6a,
406};
407
408enum rtl8168_8101_registers {
409 CSIDR = 0x64,
410 CSIAR = 0x68,
411#define CSIAR_FLAG 0x80000000
412#define CSIAR_WRITE_CMD 0x80000000
413#define CSIAR_BYTE_ENABLE 0x0f
414#define CSIAR_BYTE_ENABLE_SHIFT 12
415#define CSIAR_ADDR_MASK 0x0fff
Hayes Wang7e18dca2012-03-30 14:33:02 +0800416#define CSIAR_FUNC_CARD 0x00000000
417#define CSIAR_FUNC_SDIO 0x00010000
418#define CSIAR_FUNC_NIC 0x00020000
hayeswang45dd95c2013-07-08 17:09:01 +0800419#define CSIAR_FUNC_NIC2 0x00010000
françois romieu065c27c2011-01-03 15:08:12 +0000420 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200421 EPHYAR = 0x80,
422#define EPHYAR_FLAG 0x80000000
423#define EPHYAR_WRITE_CMD 0x80000000
424#define EPHYAR_REG_MASK 0x1f
425#define EPHYAR_REG_SHIFT 16
426#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800427 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800428#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800429#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200430 DBG_REG = 0xd1,
431#define FIX_NAK_1 (1 << 4)
432#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800433 TWSI = 0xd2,
434 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800435#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800436#define TX_EMPTY (1 << 5)
437#define RX_EMPTY (1 << 4)
438#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800439#define EN_NDP (1 << 3)
440#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800441#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000442 EFUSEAR = 0xdc,
443#define EFUSEAR_FLAG 0x80000000
444#define EFUSEAR_WRITE_CMD 0x80000000
445#define EFUSEAR_READ_CMD 0x00000000
446#define EFUSEAR_REG_MASK 0x03ff
447#define EFUSEAR_REG_SHIFT 8
448#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800449 MISC_1 = 0xf2,
450#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200451};
452
françois romieuc0e45c12011-01-03 15:08:04 +0000453enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800454 LED_FREQ = 0x1a,
455 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000456 ERIDR = 0x70,
457 ERIAR = 0x74,
458#define ERIAR_FLAG 0x80000000
459#define ERIAR_WRITE_CMD 0x80000000
460#define ERIAR_READ_CMD 0x00000000
461#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000462#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800463#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
464#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
465#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800466#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800467#define ERIAR_MASK_SHIFT 12
468#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
469#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800470#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800471#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800472#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000473 EPHY_RXER_NUM = 0x7c,
474 OCPDR = 0xb0, /* OCP GPHY access */
475#define OCPDR_WRITE_CMD 0x80000000
476#define OCPDR_READ_CMD 0x00000000
477#define OCPDR_REG_MASK 0x7f
478#define OCPDR_GPHY_REG_SHIFT 16
479#define OCPDR_DATA_MASK 0xffff
480 OCPAR = 0xb4,
481#define OCPAR_FLAG 0x80000000
482#define OCPAR_GPHY_WRITE_CMD 0x8000f060
483#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800484 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000485 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
486 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200487#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800488#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800489#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800490#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800491#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000492};
493
Francois Romieu07d3f512007-02-21 22:40:46 +0100494enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100496 SYSErr = 0x8000,
497 PCSTimeout = 0x4000,
498 SWInt = 0x0100,
499 TxDescUnavail = 0x0080,
500 RxFIFOOver = 0x0040,
501 LinkChg = 0x0020,
502 RxOverflow = 0x0010,
503 TxErr = 0x0008,
504 TxOK = 0x0004,
505 RxErr = 0x0002,
506 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
508 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400509 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200510 RxFOVF = (1 << 23),
511 RxRWT = (1 << 22),
512 RxRES = (1 << 21),
513 RxRUNT = (1 << 20),
514 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515
516 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800517 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100518 CmdReset = 0x10,
519 CmdRxEnb = 0x08,
520 CmdTxEnb = 0x04,
521 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
Francois Romieu275391a2007-02-23 23:50:28 +0100523 /* TXPoll register p.5 */
524 HPQ = 0x80, /* Poll cmd on the high prio queue */
525 NPQ = 0x40, /* Poll cmd on the low prio queue */
526 FSWInt = 0x01, /* Forced software interrupt */
527
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100529 Cfg9346_Lock = 0x00,
530 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
532 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100533 AcceptErr = 0x20,
534 AcceptRunt = 0x10,
535 AcceptBroadcast = 0x08,
536 AcceptMulticast = 0x04,
537 AcceptMyPhys = 0x02,
538 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200539#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 /* TxConfigBits */
542 TxInterFrameGapShift = 24,
543 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
544
Francois Romieu5d06a992006-02-23 00:47:58 +0100545 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200546 LEDS1 = (1 << 7),
547 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200548 Speed_down = (1 << 4),
549 MEMMAP = (1 << 3),
550 IOMAP = (1 << 2),
551 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100552 PMEnable = (1 << 0), /* Power Management Enable */
553
Francois Romieu6dccd162007-02-13 23:38:05 +0100554 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000555 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000556 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100557 PCI_Clock_66MHz = 0x01,
558 PCI_Clock_33MHz = 0x00,
559
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100560 /* Config3 register p.25 */
561 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
562 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200563 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800564 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200565 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100566
Francois Romieud58d46b2011-05-03 16:38:29 +0200567 /* Config4 register */
568 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
569
Francois Romieu5d06a992006-02-23 00:47:58 +0100570 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100571 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
572 MWF = (1 << 5), /* Accept Multicast wakeup frame */
573 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200574 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100575 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100576 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000577 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100578
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 /* TBICSR p.28 */
580 TBIReset = 0x80000000,
581 TBILoopback = 0x40000000,
582 TBINwEnable = 0x20000000,
583 TBINwRestart = 0x10000000,
584 TBILinkOk = 0x02000000,
585 TBINwComplete = 0x01000000,
586
587 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200588 EnableBist = (1 << 15), // 8168 8101
589 Mac_dbgo_oe = (1 << 14), // 8168 8101
590 Normal_mode = (1 << 13), // unused
591 Force_half_dup = (1 << 12), // 8168 8101
592 Force_rxflow_en = (1 << 11), // 8168 8101
593 Force_txflow_en = (1 << 10), // 8168 8101
594 Cxpl_dbg_sel = (1 << 9), // 8168 8101
595 ASF = (1 << 8), // 8168 8101
596 PktCntrDisable = (1 << 7), // 8168 8101
597 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 RxVlan = (1 << 6),
599 RxChkSum = (1 << 5),
600 PCIDAC = (1 << 4),
601 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200602#define INTT_MASK GENMASK(1, 0)
Francois Romieu0e485152007-02-20 00:00:26 +0100603 INTT_0 = 0x0000, // 8168
604 INTT_1 = 0x0001, // 8168
605 INTT_2 = 0x0002, // 8168
606 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700607
608 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100609 TBI_Enable = 0x80,
610 TxFlowCtrl = 0x40,
611 RxFlowCtrl = 0x20,
612 _1000bpsF = 0x10,
613 _100bps = 0x08,
614 _10bps = 0x04,
615 LinkStatus = 0x02,
616 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617
Linus Torvalds1da177e2005-04-16 15:20:36 -0700618 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100619 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200620
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200621 /* ResetCounterCommand */
622 CounterReset = 0x1,
623
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200624 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100625 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800626
627 /* magic enable v2 */
628 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629};
630
Francois Romieu2b7b4312011-04-18 22:53:24 -0700631enum rtl_desc_bit {
632 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
634 RingEnd = (1 << 30), /* End of descriptor ring */
635 FirstFrag = (1 << 29), /* First segment of a packet */
636 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700637};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638
Francois Romieu2b7b4312011-04-18 22:53:24 -0700639/* Generic case. */
640enum rtl_tx_desc_bit {
641 /* First doubleword. */
642 TD_LSO = (1 << 27), /* Large Send Offload */
643#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700644
Francois Romieu2b7b4312011-04-18 22:53:24 -0700645 /* Second doubleword. */
646 TxVlanTag = (1 << 17), /* Add VLAN tag */
647};
648
649/* 8169, 8168b and 810x except 8102e. */
650enum rtl_tx_desc_bit_0 {
651 /* First doubleword. */
652#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
653 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
654 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
655 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
656};
657
658/* 8102e, 8168c and beyond. */
659enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800660 /* First doubleword. */
661 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800662 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800663#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800664#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800665
Francois Romieu2b7b4312011-04-18 22:53:24 -0700666 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800667#define TCPHO_SHIFT 18
668#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700669#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800670 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
671 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700672 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
673 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
674};
675
Francois Romieu2b7b4312011-04-18 22:53:24 -0700676enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700677 /* Rx private */
678 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500679 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700680
681#define RxProtoUDP (PID1)
682#define RxProtoTCP (PID0)
683#define RxProtoIP (PID1 | PID0)
684#define RxProtoMask RxProtoIP
685
686 IPFail = (1 << 16), /* IP checksum failed */
687 UDPFail = (1 << 15), /* UDP/IP checksum failed */
688 TCPFail = (1 << 14), /* TCP/IP checksum failed */
689 RxVlanTag = (1 << 16), /* VLAN tag available */
690};
691
692#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200693#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
695struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200696 __le32 opts1;
697 __le32 opts2;
698 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699};
700
701struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200702 __le32 opts1;
703 __le32 opts2;
704 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705};
706
707struct ring_info {
708 struct sk_buff *skb;
709 u32 len;
710 u8 __pad[sizeof(void *) - sizeof(u32)];
711};
712
Ivan Vecera355423d2009-02-06 21:49:57 -0800713struct rtl8169_counters {
714 __le64 tx_packets;
715 __le64 rx_packets;
716 __le64 tx_errors;
717 __le32 rx_errors;
718 __le16 rx_missed;
719 __le16 align_errors;
720 __le32 tx_one_collision;
721 __le32 tx_multi_collision;
722 __le64 rx_unicast;
723 __le64 rx_broadcast;
724 __le32 rx_multicast;
725 __le16 tx_aborted;
726 __le16 tx_underun;
727};
728
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200729struct rtl8169_tc_offsets {
730 bool inited;
731 __le64 tx_errors;
732 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200733 __le16 tx_aborted;
734};
735
Francois Romieuda78dbf2012-01-26 14:18:23 +0100736enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100737 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100738 RTL_FLAG_TASK_SLOW_PENDING,
739 RTL_FLAG_TASK_RESET_PENDING,
740 RTL_FLAG_TASK_PHY_PENDING,
741 RTL_FLAG_MAX
742};
743
Junchang Wang8027aa22012-03-04 23:30:32 +0100744struct rtl8169_stats {
745 u64 packets;
746 u64 bytes;
747 struct u64_stats_sync syncp;
748};
749
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750struct rtl8169_private {
751 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200752 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000753 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700754 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200755 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700756 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
758 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700759 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100760 struct rtl8169_stats rx_stats;
761 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700762 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
763 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
764 dma_addr_t TxPhyAddr;
765 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000766 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700767 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700768 struct timer_list timer;
769 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100770
771 u16 event_slow;
Francois Romieu50970832017-10-27 13:24:49 +0300772 const struct rtl_coalesce_info *coalesce_info;
françois romieuc0e45c12011-01-03 15:08:04 +0000773
774 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200775 void (*write)(struct rtl8169_private *, int, int);
776 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000777 } mdio_ops;
778
françois romieu065c27c2011-01-03 15:08:12 +0000779 struct pll_power_ops {
780 void (*down)(struct rtl8169_private *);
781 void (*up)(struct rtl8169_private *);
782 } pll_power_ops;
783
Francois Romieud58d46b2011-05-03 16:38:29 +0200784 struct jumbo_ops {
785 void (*enable)(struct rtl8169_private *);
786 void (*disable)(struct rtl8169_private *);
787 } jumbo_ops;
788
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800789 struct csi_ops {
Francois Romieu52989f02012-07-06 13:37:00 +0200790 void (*write)(struct rtl8169_private *, int, int);
791 u32 (*read)(struct rtl8169_private *, int);
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800792 } csi_ops;
793
Oliver Neukum54405cd2011-01-06 21:55:13 +0100794 int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
Philippe Reynes6fa1ba62017-02-23 22:34:43 +0100795 int (*get_link_ksettings)(struct net_device *,
796 struct ethtool_link_ksettings *);
françois romieu4da19632011-01-03 15:07:55 +0000797 void (*phy_reset_enable)(struct rtl8169_private *tp);
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200798 void (*hw_start)(struct rtl8169_private *tp);
françois romieu4da19632011-01-03 15:07:55 +0000799 unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200800 unsigned int (*link_ok)(struct rtl8169_private *tp);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800801 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
hayeswang5888d3f2014-07-11 16:25:56 +0800802 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100803
804 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100805 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
806 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100807 struct work_struct work;
808 } wk;
809
Francois Romieuccdffb92008-07-26 14:26:06 +0200810 struct mii_if_info mii;
Corinna Vinschen42020322015-09-10 10:47:35 +0200811 dma_addr_t counters_phys_addr;
812 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200813 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000814 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000815
Francois Romieub6ffd972011-06-17 17:00:05 +0200816 struct rtl_fw {
817 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200818
819#define RTL_VER_SIZE 32
820
821 char version[RTL_VER_SIZE];
822
823 struct rtl_fw_phy_action {
824 __le32 *code;
825 size_t size;
826 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200827 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300828#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800829
830 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831};
832
Ralf Baechle979b6c12005-06-13 14:30:40 -0700833MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700834MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700835module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700836MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200837module_param_named(debug, debug.msg_enable, int, 0);
838MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839MODULE_LICENSE("GPL");
840MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000841MODULE_FIRMWARE(FIRMWARE_8168D_1);
842MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000843MODULE_FIRMWARE(FIRMWARE_8168E_1);
844MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400845MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800846MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800847MODULE_FIRMWARE(FIRMWARE_8168F_1);
848MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800849MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800850MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800851MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800852MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000853MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000854MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000855MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800856MODULE_FIRMWARE(FIRMWARE_8168H_1);
857MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200858MODULE_FIRMWARE(FIRMWARE_8107E_1);
859MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700860
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100861static inline struct device *tp_to_dev(struct rtl8169_private *tp)
862{
863 return &tp->pci_dev->dev;
864}
865
Francois Romieuda78dbf2012-01-26 14:18:23 +0100866static void rtl_lock_work(struct rtl8169_private *tp)
867{
868 mutex_lock(&tp->wk.mutex);
869}
870
871static void rtl_unlock_work(struct rtl8169_private *tp)
872{
873 mutex_unlock(&tp->wk.mutex);
874}
875
Heiner Kallweitcb732002018-03-20 07:45:35 +0100876static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200877{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100878 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800879 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200880}
881
Francois Romieuffc46952012-07-06 14:19:23 +0200882struct rtl_cond {
883 bool (*check)(struct rtl8169_private *);
884 const char *msg;
885};
886
887static void rtl_udelay(unsigned int d)
888{
889 udelay(d);
890}
891
892static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
893 void (*delay)(unsigned int), unsigned int d, int n,
894 bool high)
895{
896 int i;
897
898 for (i = 0; i < n; i++) {
899 delay(d);
900 if (c->check(tp) == high)
901 return true;
902 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200903 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
904 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200905 return false;
906}
907
908static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
909 const struct rtl_cond *c,
910 unsigned int d, int n)
911{
912 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
913}
914
915static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
916 const struct rtl_cond *c,
917 unsigned int d, int n)
918{
919 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
920}
921
922static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
923 const struct rtl_cond *c,
924 unsigned int d, int n)
925{
926 return rtl_loop_wait(tp, c, msleep, d, n, true);
927}
928
929static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
930 const struct rtl_cond *c,
931 unsigned int d, int n)
932{
933 return rtl_loop_wait(tp, c, msleep, d, n, false);
934}
935
936#define DECLARE_RTL_COND(name) \
937static bool name ## _check(struct rtl8169_private *); \
938 \
939static const struct rtl_cond name = { \
940 .check = name ## _check, \
941 .msg = #name \
942}; \
943 \
944static bool name ## _check(struct rtl8169_private *tp)
945
Hayes Wangc5583862012-07-02 17:23:22 +0800946static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
947{
948 if (reg & 0xffff0001) {
949 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
950 return true;
951 }
952 return false;
953}
954
955DECLARE_RTL_COND(rtl_ocp_gphy_cond)
956{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200957 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800958}
959
960static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
961{
Hayes Wangc5583862012-07-02 17:23:22 +0800962 if (rtl_ocp_reg_failure(tp, reg))
963 return;
964
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200965 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800966
967 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
968}
969
970static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
971{
Hayes Wangc5583862012-07-02 17:23:22 +0800972 if (rtl_ocp_reg_failure(tp, reg))
973 return 0;
974
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200975 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800976
977 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200978 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800979}
980
Hayes Wangc5583862012-07-02 17:23:22 +0800981static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
982{
Hayes Wangc5583862012-07-02 17:23:22 +0800983 if (rtl_ocp_reg_failure(tp, reg))
984 return;
985
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200986 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800987}
988
989static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
990{
Hayes Wangc5583862012-07-02 17:23:22 +0800991 if (rtl_ocp_reg_failure(tp, reg))
992 return 0;
993
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200994 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800995
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200996 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800997}
998
999#define OCP_STD_PHY_BASE 0xa400
1000
1001static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
1002{
1003 if (reg == 0x1f) {
1004 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
1005 return;
1006 }
1007
1008 if (tp->ocp_base != OCP_STD_PHY_BASE)
1009 reg -= 0x10;
1010
1011 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
1012}
1013
1014static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
1015{
1016 if (tp->ocp_base != OCP_STD_PHY_BASE)
1017 reg -= 0x10;
1018
1019 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
1020}
1021
hayeswangeee37862013-04-01 22:23:38 +00001022static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
1023{
1024 if (reg == 0x1f) {
1025 tp->ocp_base = value << 4;
1026 return;
1027 }
1028
1029 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
1030}
1031
1032static int mac_mcu_read(struct rtl8169_private *tp, int reg)
1033{
1034 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
1035}
1036
Francois Romieuffc46952012-07-06 14:19:23 +02001037DECLARE_RTL_COND(rtl_phyar_cond)
1038{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001039 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +02001040}
1041
Francois Romieu24192212012-07-06 20:19:42 +02001042static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001044 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
Francois Romieuffc46952012-07-06 14:19:23 +02001046 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -07001047 /*
Timo Teräs81a95f02010-06-09 17:31:48 -07001048 * According to hardware specs a 20us delay is required after write
1049 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -07001050 */
Timo Teräs81a95f02010-06-09 17:31:48 -07001051 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001052}
1053
Francois Romieu24192212012-07-06 20:19:42 +02001054static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055{
Francois Romieuffc46952012-07-06 14:19:23 +02001056 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001058 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001059
Francois Romieuffc46952012-07-06 14:19:23 +02001060 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001061 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +02001062
Timo Teräs81a95f02010-06-09 17:31:48 -07001063 /*
1064 * According to hardware specs a 20us delay is required after read
1065 * complete indication, but before sending next command.
1066 */
1067 udelay(20);
1068
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 return value;
1070}
1071
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001072DECLARE_RTL_COND(rtl_ocpar_cond)
1073{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001074 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001075}
1076
Francois Romieu24192212012-07-06 20:19:42 +02001077static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001078{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001079 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1080 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
1081 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001082
Francois Romieuffc46952012-07-06 14:19:23 +02001083 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001084}
1085
Francois Romieu24192212012-07-06 20:19:42 +02001086static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001087{
Francois Romieu24192212012-07-06 20:19:42 +02001088 r8168dp_1_mdio_access(tp, reg,
1089 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001090}
1091
Francois Romieu24192212012-07-06 20:19:42 +02001092static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001093{
Francois Romieu24192212012-07-06 20:19:42 +02001094 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001095
1096 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001097 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
1098 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001099
Francois Romieuffc46952012-07-06 14:19:23 +02001100 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001101 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001102}
1103
françois romieue6de30d2011-01-03 15:08:37 +00001104#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1105
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001106static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001107{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001108 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001109}
1110
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001111static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001112{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001113 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001114}
1115
Francois Romieu24192212012-07-06 20:19:42 +02001116static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001117{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001118 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001119
Francois Romieu24192212012-07-06 20:19:42 +02001120 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001121
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001122 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001123}
1124
Francois Romieu24192212012-07-06 20:19:42 +02001125static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001126{
1127 int value;
1128
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001129 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001130
Francois Romieu24192212012-07-06 20:19:42 +02001131 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001132
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001133 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001134
1135 return value;
1136}
1137
françois romieu4da19632011-01-03 15:07:55 +00001138static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001139{
Francois Romieu24192212012-07-06 20:19:42 +02001140 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001141}
1142
françois romieu4da19632011-01-03 15:07:55 +00001143static int rtl_readphy(struct rtl8169_private *tp, int location)
1144{
Francois Romieu24192212012-07-06 20:19:42 +02001145 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001146}
1147
1148static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1149{
1150 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1151}
1152
Chun-Hao Lin76564422014-10-01 23:17:17 +08001153static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001154{
1155 int val;
1156
françois romieu4da19632011-01-03 15:07:55 +00001157 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001158 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001159}
1160
Francois Romieuccdffb92008-07-26 14:26:06 +02001161static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
1162 int val)
1163{
1164 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001165
françois romieu4da19632011-01-03 15:07:55 +00001166 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +02001167}
1168
1169static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
1170{
1171 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001172
françois romieu4da19632011-01-03 15:07:55 +00001173 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +02001174}
1175
Francois Romieuffc46952012-07-06 14:19:23 +02001176DECLARE_RTL_COND(rtl_ephyar_cond)
1177{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001178 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001179}
1180
Francois Romieufdf6fc02012-07-06 22:40:38 +02001181static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001182{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001183 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001184 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1185
Francois Romieuffc46952012-07-06 14:19:23 +02001186 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1187
1188 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001189}
1190
Francois Romieufdf6fc02012-07-06 22:40:38 +02001191static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001192{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001193 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001194
Francois Romieuffc46952012-07-06 14:19:23 +02001195 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001196 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001197}
1198
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001199DECLARE_RTL_COND(rtl_eriar_cond)
1200{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001201 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001202}
1203
Francois Romieufdf6fc02012-07-06 22:40:38 +02001204static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1205 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001206{
Hayes Wang133ac402011-07-06 15:58:05 +08001207 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001208 RTL_W32(tp, ERIDR, val);
1209 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001210
Francois Romieuffc46952012-07-06 14:19:23 +02001211 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001212}
1213
Francois Romieufdf6fc02012-07-06 22:40:38 +02001214static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001215{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001216 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001217
Francois Romieuffc46952012-07-06 14:19:23 +02001218 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001219 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001220}
1221
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001222static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001223 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001224{
1225 u32 val;
1226
Francois Romieufdf6fc02012-07-06 22:40:38 +02001227 val = rtl_eri_read(tp, addr, type);
1228 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001229}
1230
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001231static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1232{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001233 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001234 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001235 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001236}
1237
1238static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1239{
1240 return rtl_eri_read(tp, reg, ERIAR_OOB);
1241}
1242
1243static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1244{
1245 switch (tp->mac_version) {
1246 case RTL_GIGA_MAC_VER_27:
1247 case RTL_GIGA_MAC_VER_28:
1248 case RTL_GIGA_MAC_VER_31:
1249 return r8168dp_ocp_read(tp, mask, reg);
1250 case RTL_GIGA_MAC_VER_49:
1251 case RTL_GIGA_MAC_VER_50:
1252 case RTL_GIGA_MAC_VER_51:
1253 return r8168ep_ocp_read(tp, mask, reg);
1254 default:
1255 BUG();
1256 return ~0;
1257 }
1258}
1259
1260static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1261 u32 data)
1262{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001263 RTL_W32(tp, OCPDR, data);
1264 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001265 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1266}
1267
1268static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1269 u32 data)
1270{
1271 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1272 data, ERIAR_OOB);
1273}
1274
1275static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1276{
1277 switch (tp->mac_version) {
1278 case RTL_GIGA_MAC_VER_27:
1279 case RTL_GIGA_MAC_VER_28:
1280 case RTL_GIGA_MAC_VER_31:
1281 r8168dp_ocp_write(tp, mask, reg, data);
1282 break;
1283 case RTL_GIGA_MAC_VER_49:
1284 case RTL_GIGA_MAC_VER_50:
1285 case RTL_GIGA_MAC_VER_51:
1286 r8168ep_ocp_write(tp, mask, reg, data);
1287 break;
1288 default:
1289 BUG();
1290 break;
1291 }
1292}
1293
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001294static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1295{
1296 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1297
1298 ocp_write(tp, 0x1, 0x30, 0x00000001);
1299}
1300
1301#define OOB_CMD_RESET 0x00
1302#define OOB_CMD_DRIVER_START 0x05
1303#define OOB_CMD_DRIVER_STOP 0x06
1304
1305static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1306{
1307 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1308}
1309
1310DECLARE_RTL_COND(rtl_ocp_read_cond)
1311{
1312 u16 reg;
1313
1314 reg = rtl8168_get_ocp_reg(tp);
1315
1316 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1317}
1318
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001319DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1320{
1321 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1322}
1323
1324DECLARE_RTL_COND(rtl_ocp_tx_cond)
1325{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001326 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001327}
1328
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001329static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1330{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001331 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001332 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001333 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1334 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001335}
1336
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001337static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001338{
1339 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001340 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1341}
1342
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001343static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1344{
1345 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1346 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1347 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1348}
1349
1350static void rtl8168_driver_start(struct rtl8169_private *tp)
1351{
1352 switch (tp->mac_version) {
1353 case RTL_GIGA_MAC_VER_27:
1354 case RTL_GIGA_MAC_VER_28:
1355 case RTL_GIGA_MAC_VER_31:
1356 rtl8168dp_driver_start(tp);
1357 break;
1358 case RTL_GIGA_MAC_VER_49:
1359 case RTL_GIGA_MAC_VER_50:
1360 case RTL_GIGA_MAC_VER_51:
1361 rtl8168ep_driver_start(tp);
1362 break;
1363 default:
1364 BUG();
1365 break;
1366 }
1367}
1368
1369static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1370{
1371 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1372 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1373}
1374
1375static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1376{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001377 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001378 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1379 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1380 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1381}
1382
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001383static void rtl8168_driver_stop(struct rtl8169_private *tp)
1384{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001385 switch (tp->mac_version) {
1386 case RTL_GIGA_MAC_VER_27:
1387 case RTL_GIGA_MAC_VER_28:
1388 case RTL_GIGA_MAC_VER_31:
1389 rtl8168dp_driver_stop(tp);
1390 break;
1391 case RTL_GIGA_MAC_VER_49:
1392 case RTL_GIGA_MAC_VER_50:
1393 case RTL_GIGA_MAC_VER_51:
1394 rtl8168ep_driver_stop(tp);
1395 break;
1396 default:
1397 BUG();
1398 break;
1399 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001400}
1401
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001402static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001403{
1404 u16 reg = rtl8168_get_ocp_reg(tp);
1405
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001406 return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001407}
1408
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001409static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001410{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001411 return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001412}
1413
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001414static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001415{
1416 switch (tp->mac_version) {
1417 case RTL_GIGA_MAC_VER_27:
1418 case RTL_GIGA_MAC_VER_28:
1419 case RTL_GIGA_MAC_VER_31:
1420 return r8168dp_check_dash(tp);
1421 case RTL_GIGA_MAC_VER_49:
1422 case RTL_GIGA_MAC_VER_50:
1423 case RTL_GIGA_MAC_VER_51:
1424 return r8168ep_check_dash(tp);
1425 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001426 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001427 }
1428}
1429
françois romieuc28aa382011-08-02 03:53:43 +00001430struct exgmac_reg {
1431 u16 addr;
1432 u16 mask;
1433 u32 val;
1434};
1435
Francois Romieufdf6fc02012-07-06 22:40:38 +02001436static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001437 const struct exgmac_reg *r, int len)
1438{
1439 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001440 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001441 r++;
1442 }
1443}
1444
Francois Romieuffc46952012-07-06 14:19:23 +02001445DECLARE_RTL_COND(rtl_efusear_cond)
1446{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001447 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001448}
1449
Francois Romieufdf6fc02012-07-06 22:40:38 +02001450static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001451{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001452 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001453
Francois Romieuffc46952012-07-06 14:19:23 +02001454 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001455 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001456}
1457
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001458static u16 rtl_get_events(struct rtl8169_private *tp)
1459{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001460 return RTL_R16(tp, IntrStatus);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001461}
1462
1463static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1464{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001465 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001466 mmiowb();
1467}
1468
1469static void rtl_irq_disable(struct rtl8169_private *tp)
1470{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001471 RTL_W16(tp, IntrMask, 0);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001472 mmiowb();
1473}
1474
Francois Romieu3e990ff2012-01-26 12:50:01 +01001475static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1476{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001477 RTL_W16(tp, IntrMask, bits);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001478}
1479
Francois Romieuda78dbf2012-01-26 14:18:23 +01001480#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1481#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1482#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1483
1484static void rtl_irq_enable_all(struct rtl8169_private *tp)
1485{
1486 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1487}
1488
françois romieu811fd302011-12-04 20:30:45 +00001489static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001491 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001492 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001493 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494}
1495
françois romieu4da19632011-01-03 15:07:55 +00001496static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001498 return RTL_R32(tp, TBICSR) & TBIReset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499}
1500
françois romieu4da19632011-01-03 15:07:55 +00001501static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502{
françois romieu4da19632011-01-03 15:07:55 +00001503 return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504}
1505
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001506static unsigned int rtl8169_tbi_link_ok(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001508 return RTL_R32(tp, TBICSR) & TBILinkOk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001509}
1510
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001511static unsigned int rtl8169_xmii_link_ok(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001513 return RTL_R8(tp, PHYstatus) & LinkStatus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514}
1515
françois romieu4da19632011-01-03 15:07:55 +00001516static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001518 RTL_W32(tp, TBICSR, RTL_R32(tp, TBICSR) | TBIReset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519}
1520
françois romieu4da19632011-01-03 15:07:55 +00001521static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522{
1523 unsigned int val;
1524
françois romieu4da19632011-01-03 15:07:55 +00001525 val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
1526 rtl_writephy(tp, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001527}
1528
Hayes Wang70090422011-07-06 15:58:06 +08001529static void rtl_link_chg_patch(struct rtl8169_private *tp)
1530{
Hayes Wang70090422011-07-06 15:58:06 +08001531 struct net_device *dev = tp->dev;
1532
1533 if (!netif_running(dev))
1534 return;
1535
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001536 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1537 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001538 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001539 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1540 ERIAR_EXGMAC);
1541 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1542 ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001543 } else if (RTL_R8(tp, PHYstatus) & _100bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001544 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1545 ERIAR_EXGMAC);
1546 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1547 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001548 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001549 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1550 ERIAR_EXGMAC);
1551 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1552 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001553 }
1554 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001555 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001556 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001557 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001558 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001559 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1560 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001561 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001562 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1563 ERIAR_EXGMAC);
1564 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1565 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001566 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001567 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1568 ERIAR_EXGMAC);
1569 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1570 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001571 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001572 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001573 if (RTL_R8(tp, PHYstatus) & _10bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001574 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1575 ERIAR_EXGMAC);
1576 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1577 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001578 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001579 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1580 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001581 }
Hayes Wang70090422011-07-06 15:58:06 +08001582 }
1583}
1584
Heiner Kallweitef4d5fc2018-01-08 21:39:07 +01001585static void rtl8169_check_link_status(struct net_device *dev,
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001586 struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001587{
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001588 struct device *d = tp_to_dev(tp);
1589
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001590 if (tp->link_ok(tp)) {
Hayes Wang70090422011-07-06 15:58:06 +08001591 rtl_link_chg_patch(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001592 /* This is to cancel a scheduled suspend if there's one. */
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001593 pm_request_resume(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 netif_carrier_on(dev);
Francois Romieu1519e572011-02-03 12:02:36 +01001595 if (net_ratelimit())
1596 netif_info(tp, ifup, dev, "link up\n");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001597 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001598 netif_carrier_off(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +00001599 netif_info(tp, ifdown, dev, "link down\n");
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001600 pm_runtime_idle(d);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001601 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602}
1603
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001604#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1605
1606static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1607{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001608 u8 options;
1609 u32 wolopts = 0;
1610
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001611 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001612 if (!(options & PMEnable))
1613 return 0;
1614
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001615 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001616 if (options & LinkUp)
1617 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001618 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001619 case RTL_GIGA_MAC_VER_34:
1620 case RTL_GIGA_MAC_VER_35:
1621 case RTL_GIGA_MAC_VER_36:
1622 case RTL_GIGA_MAC_VER_37:
1623 case RTL_GIGA_MAC_VER_38:
1624 case RTL_GIGA_MAC_VER_40:
1625 case RTL_GIGA_MAC_VER_41:
1626 case RTL_GIGA_MAC_VER_42:
1627 case RTL_GIGA_MAC_VER_43:
1628 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001629 case RTL_GIGA_MAC_VER_45:
1630 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001631 case RTL_GIGA_MAC_VER_47:
1632 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001633 case RTL_GIGA_MAC_VER_49:
1634 case RTL_GIGA_MAC_VER_50:
1635 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001636 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1637 wolopts |= WAKE_MAGIC;
1638 break;
1639 default:
1640 if (options & MagicPacket)
1641 wolopts |= WAKE_MAGIC;
1642 break;
1643 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001644
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001645 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001646 if (options & UWF)
1647 wolopts |= WAKE_UCAST;
1648 if (options & BWF)
1649 wolopts |= WAKE_BCAST;
1650 if (options & MWF)
1651 wolopts |= WAKE_MCAST;
1652
1653 return wolopts;
1654}
1655
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001656static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1657{
1658 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001659 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001660
1661 pm_runtime_get_noresume(d);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001662
Francois Romieuda78dbf2012-01-26 14:18:23 +01001663 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001664
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001665 wol->supported = WAKE_ANY;
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001666 if (pm_runtime_active(d))
1667 wol->wolopts = __rtl8169_get_wol(tp);
1668 else
1669 wol->wolopts = tp->saved_wolopts;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001670
Francois Romieuda78dbf2012-01-26 14:18:23 +01001671 rtl_unlock_work(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001672
1673 pm_runtime_put_noidle(d);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001674}
1675
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001676static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001677{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001678 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001679 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001680 u32 opt;
1681 u16 reg;
1682 u8 mask;
1683 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001684 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001685 { WAKE_UCAST, Config5, UWF },
1686 { WAKE_BCAST, Config5, BWF },
1687 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001688 { WAKE_ANY, Config5, LanWake },
1689 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001690 };
Francois Romieu851e6022012-04-17 11:10:11 +02001691 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001692
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001693 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001694
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001695 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001696 case RTL_GIGA_MAC_VER_34:
1697 case RTL_GIGA_MAC_VER_35:
1698 case RTL_GIGA_MAC_VER_36:
1699 case RTL_GIGA_MAC_VER_37:
1700 case RTL_GIGA_MAC_VER_38:
1701 case RTL_GIGA_MAC_VER_40:
1702 case RTL_GIGA_MAC_VER_41:
1703 case RTL_GIGA_MAC_VER_42:
1704 case RTL_GIGA_MAC_VER_43:
1705 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001706 case RTL_GIGA_MAC_VER_45:
1707 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001708 case RTL_GIGA_MAC_VER_47:
1709 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001710 case RTL_GIGA_MAC_VER_49:
1711 case RTL_GIGA_MAC_VER_50:
1712 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001713 tmp = ARRAY_SIZE(cfg) - 1;
1714 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001715 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001716 0x0dc,
1717 ERIAR_MASK_0100,
1718 MagicPacket_v2,
1719 0x0000,
1720 ERIAR_EXGMAC);
1721 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001722 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001723 0x0dc,
1724 ERIAR_MASK_0100,
1725 0x0000,
1726 MagicPacket_v2,
1727 ERIAR_EXGMAC);
1728 break;
1729 default:
1730 tmp = ARRAY_SIZE(cfg);
1731 break;
1732 }
1733
1734 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001735 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001736 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001737 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001738 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001739 }
1740
Francois Romieu851e6022012-04-17 11:10:11 +02001741 switch (tp->mac_version) {
1742 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001743 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001744 if (wolopts)
1745 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001746 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001747 break;
1748 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001749 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001750 if (wolopts)
1751 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001752 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001753 break;
1754 }
1755
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001756 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001757}
1758
1759static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1760{
1761 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001762 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001763
1764 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001765
Francois Romieuda78dbf2012-01-26 14:18:23 +01001766 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001767
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001768 if (pm_runtime_active(d))
1769 __rtl8169_set_wol(tp, wol->wolopts);
1770 else
1771 tp->saved_wolopts = wol->wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001772
1773 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001774
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001775 device_set_wakeup_enable(d, wol->wolopts);
françois romieuea809072010-11-08 13:23:58 +00001776
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001777 pm_runtime_put_noidle(d);
1778
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001779 return 0;
1780}
1781
Francois Romieu31bd2042011-04-26 18:58:59 +02001782static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1783{
Francois Romieu85bffe62011-04-27 08:22:39 +02001784 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001785}
1786
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787static void rtl8169_get_drvinfo(struct net_device *dev,
1788 struct ethtool_drvinfo *info)
1789{
1790 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001791 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001792
Rick Jones68aad782011-11-07 13:29:27 +00001793 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1794 strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
1795 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001796 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001797 if (!IS_ERR_OR_NULL(rtl_fw))
1798 strlcpy(info->fw_version, rtl_fw->version,
1799 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001800}
1801
1802static int rtl8169_get_regs_len(struct net_device *dev)
1803{
1804 return R8169_REGS_SIZE;
1805}
1806
1807static int rtl8169_set_speed_tbi(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001808 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809{
1810 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001811 int ret = 0;
1812 u32 reg;
1813
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001814 reg = RTL_R32(tp, TBICSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001815 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
1816 (duplex == DUPLEX_FULL)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001817 RTL_W32(tp, TBICSR, reg & ~(TBINwEnable | TBINwRestart));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 } else if (autoneg == AUTONEG_ENABLE)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001819 RTL_W32(tp, TBICSR, reg | TBINwEnable | TBINwRestart);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001820 else {
Joe Perchesbf82c182010-02-09 11:49:50 +00001821 netif_warn(tp, link, dev,
1822 "incorrect speed setting refused in TBI mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001823 ret = -EOPNOTSUPP;
1824 }
1825
1826 return ret;
1827}
1828
1829static int rtl8169_set_speed_xmii(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001830 u8 autoneg, u16 speed, u8 duplex, u32 adv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001831{
1832 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu3577aa12009-05-19 10:46:48 +00001833 int giga_ctrl, bmcr;
Oliver Neukum54405cd2011-01-06 21:55:13 +01001834 int rc = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835
Hayes Wang716b50a2011-02-22 17:26:18 +08001836 rtl_writephy(tp, 0x1f, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001837
1838 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +00001839 int auto_nego;
1840
françois romieu4da19632011-01-03 15:07:55 +00001841 auto_nego = rtl_readphy(tp, MII_ADVERTISE);
Oliver Neukum54405cd2011-01-06 21:55:13 +01001842 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
1843 ADVERTISE_100HALF | ADVERTISE_100FULL);
1844
1845 if (adv & ADVERTISED_10baseT_Half)
1846 auto_nego |= ADVERTISE_10HALF;
1847 if (adv & ADVERTISED_10baseT_Full)
1848 auto_nego |= ADVERTISE_10FULL;
1849 if (adv & ADVERTISED_100baseT_Half)
1850 auto_nego |= ADVERTISE_100HALF;
1851 if (adv & ADVERTISED_100baseT_Full)
1852 auto_nego |= ADVERTISE_100FULL;
1853
françois romieu3577aa12009-05-19 10:46:48 +00001854 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1855
françois romieu4da19632011-01-03 15:07:55 +00001856 giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
françois romieu3577aa12009-05-19 10:46:48 +00001857 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1858
1859 /* The 8100e/8101e/8102e do Fast Ethernet only. */
Francois Romieu826e6cb2011-03-11 20:30:24 +01001860 if (tp->mii.supports_gmii) {
Oliver Neukum54405cd2011-01-06 21:55:13 +01001861 if (adv & ADVERTISED_1000baseT_Half)
1862 giga_ctrl |= ADVERTISE_1000HALF;
1863 if (adv & ADVERTISED_1000baseT_Full)
1864 giga_ctrl |= ADVERTISE_1000FULL;
1865 } else if (adv & (ADVERTISED_1000baseT_Half |
1866 ADVERTISED_1000baseT_Full)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00001867 netif_info(tp, link, dev,
1868 "PHY does not support 1000Mbps\n");
Oliver Neukum54405cd2011-01-06 21:55:13 +01001869 goto out;
Francois Romieubcf0bf92006-07-26 23:14:13 +02001870 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871
françois romieu3577aa12009-05-19 10:46:48 +00001872 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +02001873
françois romieu4da19632011-01-03 15:07:55 +00001874 rtl_writephy(tp, MII_ADVERTISE, auto_nego);
1875 rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
françois romieu3577aa12009-05-19 10:46:48 +00001876 } else {
françois romieu3577aa12009-05-19 10:46:48 +00001877 if (speed == SPEED_10)
1878 bmcr = 0;
1879 else if (speed == SPEED_100)
1880 bmcr = BMCR_SPEED100;
1881 else
Oliver Neukum54405cd2011-01-06 21:55:13 +01001882 goto out;
françois romieu3577aa12009-05-19 10:46:48 +00001883
1884 if (duplex == DUPLEX_FULL)
1885 bmcr |= BMCR_FULLDPLX;
Roger So2584fbc2007-07-31 23:52:42 +02001886 }
1887
françois romieu4da19632011-01-03 15:07:55 +00001888 rtl_writephy(tp, MII_BMCR, bmcr);
françois romieu3577aa12009-05-19 10:46:48 +00001889
Francois Romieucecb5fd2011-04-01 10:21:07 +02001890 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
1891 tp->mac_version == RTL_GIGA_MAC_VER_03) {
françois romieu3577aa12009-05-19 10:46:48 +00001892 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
françois romieu4da19632011-01-03 15:07:55 +00001893 rtl_writephy(tp, 0x17, 0x2138);
1894 rtl_writephy(tp, 0x0e, 0x0260);
françois romieu3577aa12009-05-19 10:46:48 +00001895 } else {
françois romieu4da19632011-01-03 15:07:55 +00001896 rtl_writephy(tp, 0x17, 0x2108);
1897 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00001898 }
1899 }
1900
Oliver Neukum54405cd2011-01-06 21:55:13 +01001901 rc = 0;
1902out:
1903 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904}
1905
1906static int rtl8169_set_speed(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001907 u8 autoneg, u16 speed, u8 duplex, u32 advertising)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908{
1909 struct rtl8169_private *tp = netdev_priv(dev);
1910 int ret;
1911
Oliver Neukum54405cd2011-01-06 21:55:13 +01001912 ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
Francois Romieu4876cc12011-03-11 21:07:11 +01001913 if (ret < 0)
1914 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001915
Francois Romieu4876cc12011-03-11 21:07:11 +01001916 if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
Chun-Hao Linc4556972016-03-11 14:21:14 +08001917 (advertising & ADVERTISED_1000baseT_Full) &&
1918 !pci_is_pcie(tp->pci_dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001919 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
Francois Romieu4876cc12011-03-11 21:07:11 +01001920 }
1921out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001922 return ret;
1923}
1924
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001925static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1926 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001927{
Francois Romieud58d46b2011-05-03 16:38:29 +02001928 struct rtl8169_private *tp = netdev_priv(dev);
1929
Francois Romieu2b7b4312011-04-18 22:53:24 -07001930 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001931 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001932
Francois Romieud58d46b2011-05-03 16:38:29 +02001933 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001934 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001935 features &= ~NETIF_F_IP_CSUM;
1936
Michał Mirosław350fb322011-04-08 06:35:56 +00001937 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001938}
1939
Heiner Kallweita3984572018-04-28 22:19:15 +02001940static int rtl8169_set_features(struct net_device *dev,
1941 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001942{
1943 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001944 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945
Heiner Kallweita3984572018-04-28 22:19:15 +02001946 rtl_lock_work(tp);
1947
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001948 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001949 if (features & NETIF_F_RXALL)
1950 rx_config |= (AcceptErr | AcceptRunt);
1951 else
1952 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001953
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001954 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001955
hayeswang929a0312014-09-16 11:40:47 +08001956 if (features & NETIF_F_RXCSUM)
1957 tp->cp_cmd |= RxChkSum;
1958 else
1959 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001960
hayeswang929a0312014-09-16 11:40:47 +08001961 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1962 tp->cp_cmd |= RxVlan;
1963 else
1964 tp->cp_cmd &= ~RxVlan;
1965
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001966 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1967 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968
Francois Romieuda78dbf2012-01-26 14:18:23 +01001969 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970
1971 return 0;
1972}
1973
Kirill Smelkov810f4892012-11-10 21:11:02 +04001974static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001975{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001976 return (skb_vlan_tag_present(skb)) ?
1977 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001978}
1979
Francois Romieu7a8fc772011-03-01 17:18:33 +01001980static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001981{
1982 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001983
Francois Romieu7a8fc772011-03-01 17:18:33 +01001984 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001985 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986}
1987
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01001988static int rtl8169_get_link_ksettings_tbi(struct net_device *dev,
1989 struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001990{
1991 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001992 u32 status;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01001993 u32 supported, advertising;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001994
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01001995 supported =
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01001997 cmd->base.port = PORT_FIBRE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001998
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001999 status = RTL_R32(tp, TBICSR);
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002000 advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
2001 cmd->base.autoneg = !!(status & TBINwEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002003 cmd->base.speed = SPEED_1000;
2004 cmd->base.duplex = DUPLEX_FULL; /* Always set */
2005
2006 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
2007 supported);
2008 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
2009 advertising);
Francois Romieuccdffb92008-07-26 14:26:06 +02002010
2011 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012}
2013
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002014static int rtl8169_get_link_ksettings_xmii(struct net_device *dev,
2015 struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002016{
2017 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002018
yuval.shaia@oracle.com82c01a82017-06-04 20:22:00 +03002019 mii_ethtool_get_link_ksettings(&tp->mii, cmd);
2020
2021 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022}
2023
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002024static int rtl8169_get_link_ksettings(struct net_device *dev,
2025 struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026{
2027 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02002028 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002029
Francois Romieuda78dbf2012-01-26 14:18:23 +01002030 rtl_lock_work(tp);
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002031 rc = tp->get_link_ksettings(dev, cmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002032 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002033
Francois Romieuccdffb92008-07-26 14:26:06 +02002034 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002035}
2036
Tobias Jakobi9e77d7a2017-11-21 16:15:57 +01002037static int rtl8169_set_link_ksettings(struct net_device *dev,
2038 const struct ethtool_link_ksettings *cmd)
2039{
2040 struct rtl8169_private *tp = netdev_priv(dev);
2041 int rc;
2042 u32 advertising;
2043
2044 if (!ethtool_convert_link_mode_to_legacy_u32(&advertising,
2045 cmd->link_modes.advertising))
2046 return -EINVAL;
2047
2048 del_timer_sync(&tp->timer);
2049
2050 rtl_lock_work(tp);
2051 rc = rtl8169_set_speed(dev, cmd->base.autoneg, cmd->base.speed,
2052 cmd->base.duplex, advertising);
2053 rtl_unlock_work(tp);
2054
2055 return rc;
2056}
2057
Linus Torvalds1da177e2005-04-16 15:20:36 -07002058static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2059 void *p)
2060{
Francois Romieu5b0384f2006-08-16 16:00:01 +02002061 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02002062 u32 __iomem *data = tp->mmio_addr;
2063 u32 *dw = p;
2064 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002065
Francois Romieuda78dbf2012-01-26 14:18:23 +01002066 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02002067 for (i = 0; i < R8169_REGS_SIZE; i += 4)
2068 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002069 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002070}
2071
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002072static u32 rtl8169_get_msglevel(struct net_device *dev)
2073{
2074 struct rtl8169_private *tp = netdev_priv(dev);
2075
2076 return tp->msg_enable;
2077}
2078
2079static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
2080{
2081 struct rtl8169_private *tp = netdev_priv(dev);
2082
2083 tp->msg_enable = value;
2084}
2085
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002086static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
2087 "tx_packets",
2088 "rx_packets",
2089 "tx_errors",
2090 "rx_errors",
2091 "rx_missed",
2092 "align_errors",
2093 "tx_single_collisions",
2094 "tx_multi_collisions",
2095 "unicast",
2096 "broadcast",
2097 "multicast",
2098 "tx_aborted",
2099 "tx_underrun",
2100};
2101
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002102static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002103{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002104 switch (sset) {
2105 case ETH_SS_STATS:
2106 return ARRAY_SIZE(rtl8169_gstrings);
2107 default:
2108 return -EOPNOTSUPP;
2109 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002110}
2111
Corinna Vinschen42020322015-09-10 10:47:35 +02002112DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002113{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002114 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002115}
2116
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002117static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002118{
Corinna Vinschen42020322015-09-10 10:47:35 +02002119 dma_addr_t paddr = tp->counters_phys_addr;
2120 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02002121
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002122 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
2123 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02002124 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002125 RTL_W32(tp, CounterAddrLow, cmd);
2126 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02002127
Francois Romieua78e9362018-01-26 01:53:26 +01002128 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002129}
2130
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002131static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002132{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002133 /*
2134 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
2135 * tally counters.
2136 */
2137 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
2138 return true;
2139
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002140 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02002141}
2142
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002143static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002144{
Ivan Vecera355423d2009-02-06 21:49:57 -08002145 /*
2146 * Some chips are unable to dump tally counters when the receiver
2147 * is disabled.
2148 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002149 if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002150 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002151
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002152 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002153}
2154
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002155static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002156{
Corinna Vinschen42020322015-09-10 10:47:35 +02002157 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002158 bool ret = false;
2159
2160 /*
2161 * rtl8169_init_counter_offsets is called from rtl_open. On chip
2162 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
2163 * reset by a power cycle, while the counter values collected by the
2164 * driver are reset at every driver unload/load cycle.
2165 *
2166 * To make sure the HW values returned by @get_stats64 match the SW
2167 * values, we collect the initial values at first open(*) and use them
2168 * as offsets to normalize the values returned by @get_stats64.
2169 *
2170 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
2171 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
2172 * set at open time by rtl_hw_start.
2173 */
2174
2175 if (tp->tc_offset.inited)
2176 return true;
2177
2178 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002179 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002180 ret = true;
2181
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002182 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002183 ret = true;
2184
Corinna Vinschen42020322015-09-10 10:47:35 +02002185 tp->tc_offset.tx_errors = counters->tx_errors;
2186 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
2187 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002188 tp->tc_offset.inited = true;
2189
2190 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002191}
2192
Ivan Vecera355423d2009-02-06 21:49:57 -08002193static void rtl8169_get_ethtool_stats(struct net_device *dev,
2194 struct ethtool_stats *stats, u64 *data)
2195{
2196 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01002197 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02002198 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08002199
2200 ASSERT_RTNL();
2201
Chun-Hao Line0636232016-07-29 16:37:55 +08002202 pm_runtime_get_noresume(d);
2203
2204 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002205 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08002206
2207 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08002208
Corinna Vinschen42020322015-09-10 10:47:35 +02002209 data[0] = le64_to_cpu(counters->tx_packets);
2210 data[1] = le64_to_cpu(counters->rx_packets);
2211 data[2] = le64_to_cpu(counters->tx_errors);
2212 data[3] = le32_to_cpu(counters->rx_errors);
2213 data[4] = le16_to_cpu(counters->rx_missed);
2214 data[5] = le16_to_cpu(counters->align_errors);
2215 data[6] = le32_to_cpu(counters->tx_one_collision);
2216 data[7] = le32_to_cpu(counters->tx_multi_collision);
2217 data[8] = le64_to_cpu(counters->rx_unicast);
2218 data[9] = le64_to_cpu(counters->rx_broadcast);
2219 data[10] = le32_to_cpu(counters->rx_multicast);
2220 data[11] = le16_to_cpu(counters->tx_aborted);
2221 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08002222}
2223
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002224static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2225{
2226 switch(stringset) {
2227 case ETH_SS_STATS:
2228 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
2229 break;
2230 }
2231}
2232
Florian Fainellif0903ea2016-12-03 12:01:19 -08002233static int rtl8169_nway_reset(struct net_device *dev)
2234{
2235 struct rtl8169_private *tp = netdev_priv(dev);
2236
2237 return mii_nway_restart(&tp->mii);
2238}
2239
Francois Romieu50970832017-10-27 13:24:49 +03002240/*
2241 * Interrupt coalescing
2242 *
2243 * > 1 - the availability of the IntrMitigate (0xe2) register through the
2244 * > 8169, 8168 and 810x line of chipsets
2245 *
2246 * 8169, 8168, and 8136(810x) serial chipsets support it.
2247 *
2248 * > 2 - the Tx timer unit at gigabit speed
2249 *
2250 * The unit of the timer depends on both the speed and the setting of CPlusCmd
2251 * (0xe0) bit 1 and bit 0.
2252 *
2253 * For 8169
2254 * bit[1:0] \ speed 1000M 100M 10M
2255 * 0 0 320ns 2.56us 40.96us
2256 * 0 1 2.56us 20.48us 327.7us
2257 * 1 0 5.12us 40.96us 655.4us
2258 * 1 1 10.24us 81.92us 1.31ms
2259 *
2260 * For the other
2261 * bit[1:0] \ speed 1000M 100M 10M
2262 * 0 0 5us 2.56us 40.96us
2263 * 0 1 40us 20.48us 327.7us
2264 * 1 0 80us 40.96us 655.4us
2265 * 1 1 160us 81.92us 1.31ms
2266 */
2267
2268/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
2269struct rtl_coalesce_scale {
2270 /* Rx / Tx */
2271 u32 nsecs[2];
2272};
2273
2274/* rx/tx scale factors for all CPlusCmd[0:1] cases */
2275struct rtl_coalesce_info {
2276 u32 speed;
2277 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
2278};
2279
2280/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
2281#define rxtx_x1822(r, t) { \
2282 {{(r), (t)}}, \
2283 {{(r)*8, (t)*8}}, \
2284 {{(r)*8*2, (t)*8*2}}, \
2285 {{(r)*8*2*2, (t)*8*2*2}}, \
2286}
2287static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
2288 /* speed delays: rx00 tx00 */
2289 { SPEED_10, rxtx_x1822(40960, 40960) },
2290 { SPEED_100, rxtx_x1822( 2560, 2560) },
2291 { SPEED_1000, rxtx_x1822( 320, 320) },
2292 { 0 },
2293};
2294
2295static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
2296 /* speed delays: rx00 tx00 */
2297 { SPEED_10, rxtx_x1822(40960, 40960) },
2298 { SPEED_100, rxtx_x1822( 2560, 2560) },
2299 { SPEED_1000, rxtx_x1822( 5000, 5000) },
2300 { 0 },
2301};
2302#undef rxtx_x1822
2303
2304/* get rx/tx scale vector corresponding to current speed */
2305static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
2306{
2307 struct rtl8169_private *tp = netdev_priv(dev);
2308 struct ethtool_link_ksettings ecmd;
2309 const struct rtl_coalesce_info *ci;
2310 int rc;
2311
2312 rc = rtl8169_get_link_ksettings(dev, &ecmd);
2313 if (rc < 0)
2314 return ERR_PTR(rc);
2315
2316 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
2317 if (ecmd.base.speed == ci->speed) {
2318 return ci;
2319 }
2320 }
2321
2322 return ERR_PTR(-ELNRNG);
2323}
2324
2325static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2326{
2327 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002328 const struct rtl_coalesce_info *ci;
2329 const struct rtl_coalesce_scale *scale;
2330 struct {
2331 u32 *max_frames;
2332 u32 *usecs;
2333 } coal_settings [] = {
2334 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
2335 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
2336 }, *p = coal_settings;
2337 int i;
2338 u16 w;
2339
2340 memset(ec, 0, sizeof(*ec));
2341
2342 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
2343 ci = rtl_coalesce_info(dev);
2344 if (IS_ERR(ci))
2345 return PTR_ERR(ci);
2346
Heiner Kallweit0ae09742018-04-28 22:19:26 +02002347 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03002348
2349 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002350 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03002351 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
2352 w >>= RTL_COALESCE_SHIFT;
2353 *p->usecs = w & RTL_COALESCE_MASK;
2354 }
2355
2356 for (i = 0; i < 2; i++) {
2357 p = coal_settings + i;
2358 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
2359
2360 /*
2361 * ethtool_coalesce says it is illegal to set both usecs and
2362 * max_frames to 0.
2363 */
2364 if (!*p->usecs && !*p->max_frames)
2365 *p->max_frames = 1;
2366 }
2367
2368 return 0;
2369}
2370
2371/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
2372static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
2373 struct net_device *dev, u32 nsec, u16 *cp01)
2374{
2375 const struct rtl_coalesce_info *ci;
2376 u16 i;
2377
2378 ci = rtl_coalesce_info(dev);
2379 if (IS_ERR(ci))
2380 return ERR_CAST(ci);
2381
2382 for (i = 0; i < 4; i++) {
2383 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
2384 ci->scalev[i].nsecs[1]);
2385 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
2386 *cp01 = i;
2387 return &ci->scalev[i];
2388 }
2389 }
2390
2391 return ERR_PTR(-EINVAL);
2392}
2393
2394static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2395{
2396 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002397 const struct rtl_coalesce_scale *scale;
2398 struct {
2399 u32 frames;
2400 u32 usecs;
2401 } coal_settings [] = {
2402 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
2403 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
2404 }, *p = coal_settings;
2405 u16 w = 0, cp01;
2406 int i;
2407
2408 scale = rtl_coalesce_choose_scale(dev,
2409 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
2410 if (IS_ERR(scale))
2411 return PTR_ERR(scale);
2412
2413 for (i = 0; i < 2; i++, p++) {
2414 u32 units;
2415
2416 /*
2417 * accept max_frames=1 we returned in rtl_get_coalesce.
2418 * accept it not only when usecs=0 because of e.g. the following scenario:
2419 *
2420 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
2421 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
2422 * - then user does `ethtool -C eth0 rx-usecs 100`
2423 *
2424 * since ethtool sends to kernel whole ethtool_coalesce
2425 * settings, if we do not handle rx_usecs=!0, rx_frames=1
2426 * we'll reject it below in `frames % 4 != 0`.
2427 */
2428 if (p->frames == 1) {
2429 p->frames = 0;
2430 }
2431
2432 units = p->usecs * 1000 / scale->nsecs[i];
2433 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2434 return -EINVAL;
2435
2436 w <<= RTL_COALESCE_SHIFT;
2437 w |= units;
2438 w <<= RTL_COALESCE_SHIFT;
2439 w |= p->frames >> 2;
2440 }
2441
2442 rtl_lock_work(tp);
2443
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002444 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002445
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02002446 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002447 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2448 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002449
2450 rtl_unlock_work(tp);
2451
2452 return 0;
2453}
2454
Jeff Garzik7282d492006-09-13 14:30:00 -04002455static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002456 .get_drvinfo = rtl8169_get_drvinfo,
2457 .get_regs_len = rtl8169_get_regs_len,
2458 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002459 .get_coalesce = rtl_get_coalesce,
2460 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002461 .get_msglevel = rtl8169_get_msglevel,
2462 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002464 .get_wol = rtl8169_get_wol,
2465 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002466 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002467 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002468 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002469 .get_ts_info = ethtool_op_get_ts_info,
Florian Fainellif0903ea2016-12-03 12:01:19 -08002470 .nway_reset = rtl8169_nway_reset,
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002471 .get_link_ksettings = rtl8169_get_link_ksettings,
Tobias Jakobi9e77d7a2017-11-21 16:15:57 +01002472 .set_link_ksettings = rtl8169_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473};
2474
Francois Romieu07d3f512007-02-21 22:40:46 +01002475static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Heiner Kallweit22148df2018-04-22 17:15:15 +02002476 u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002477{
Francois Romieu0e485152007-02-20 00:00:26 +01002478 /*
2479 * The driver currently handles the 8168Bf and the 8168Be identically
2480 * but they can be identified more specifically through the test below
2481 * if needed:
2482 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002483 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002484 *
2485 * Same thing for the 8101Eb and the 8101Ec:
2486 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002487 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002488 */
Francois Romieu37441002011-06-17 22:58:54 +02002489 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002490 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002491 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002492 int mac_version;
2493 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002494 /* 8168EP family. */
2495 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2496 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2497 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2498
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002499 /* 8168H family. */
2500 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2501 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2502
Hayes Wangc5583862012-07-02 17:23:22 +08002503 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002504 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002505 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002506 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2507 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2508
Hayes Wangc2218922011-09-06 16:55:18 +08002509 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002510 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002511 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2512 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2513
hayeswang01dc7fe2011-03-21 01:50:28 +00002514 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002515 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002516 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2517 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2518
Francois Romieu5b538df2008-07-20 16:22:45 +02002519 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002520 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002521 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002522
françois romieue6de30d2011-01-03 15:08:37 +00002523 /* 8168DP family. */
2524 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2525 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002526 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002527
Francois Romieuef808d52008-06-29 13:10:54 +02002528 /* 8168C family. */
Francois Romieuef3386f2008-06-29 12:24:30 +02002529 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002530 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002531 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002532 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2533 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002534 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieuef808d52008-06-29 13:10:54 +02002535 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002536
2537 /* 8168B family. */
2538 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002539 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2540 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2541
2542 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002543 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002544 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002545 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2546 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002547 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2548 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2549 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2550 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002551 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002552 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002553 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002554 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2555 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002556 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2557 /* FIXME: where did these entries come from ? -- FR */
2558 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2559 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2560
2561 /* 8110 family. */
2562 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2563 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2564 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2565 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2566 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2567 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2568
Jean Delvaref21b75e2009-05-26 20:54:48 -07002569 /* Catch-all */
2570 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002571 };
2572 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002573 u32 reg;
2574
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002575 reg = RTL_R32(tp, TxConfig);
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002576 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002577 p++;
2578 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002579
2580 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02002581 dev_notice(tp_to_dev(tp),
2582 "unknown MAC, using family default\n");
Francois Romieu5d320a22011-05-08 17:47:36 +02002583 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002584 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
2585 tp->mac_version = tp->mii.supports_gmii ?
2586 RTL_GIGA_MAC_VER_42 :
2587 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002588 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
2589 tp->mac_version = tp->mii.supports_gmii ?
2590 RTL_GIGA_MAC_VER_45 :
2591 RTL_GIGA_MAC_VER_47;
2592 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
2593 tp->mac_version = tp->mii.supports_gmii ?
2594 RTL_GIGA_MAC_VER_46 :
2595 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002596 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002597}
2598
2599static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2600{
Francois Romieubcf0bf92006-07-26 23:14:13 +02002601 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002602}
2603
Francois Romieu867763c2007-08-17 18:21:58 +02002604struct phy_reg {
2605 u16 reg;
2606 u16 val;
2607};
2608
françois romieu4da19632011-01-03 15:07:55 +00002609static void rtl_writephy_batch(struct rtl8169_private *tp,
2610 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002611{
2612 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002613 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002614 regs++;
2615 }
2616}
2617
françois romieubca03d52011-01-03 15:07:31 +00002618#define PHY_READ 0x00000000
2619#define PHY_DATA_OR 0x10000000
2620#define PHY_DATA_AND 0x20000000
2621#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002622#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002623#define PHY_CLEAR_READCOUNT 0x70000000
2624#define PHY_WRITE 0x80000000
2625#define PHY_READCOUNT_EQ_SKIP 0x90000000
2626#define PHY_COMP_EQ_SKIPN 0xa0000000
2627#define PHY_COMP_NEQ_SKIPN 0xb0000000
2628#define PHY_WRITE_PREVIOUS 0xc0000000
2629#define PHY_SKIPN 0xd0000000
2630#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002631
Hayes Wang960aee62011-06-18 11:37:48 +02002632struct fw_info {
2633 u32 magic;
2634 char version[RTL_VER_SIZE];
2635 __le32 fw_start;
2636 __le32 fw_len;
2637 u8 chksum;
2638} __packed;
2639
Francois Romieu1c361ef2011-06-17 17:16:24 +02002640#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2641
2642static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002643{
Francois Romieub6ffd972011-06-17 17:00:05 +02002644 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002645 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002646 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2647 char *version = rtl_fw->version;
2648 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002649
Francois Romieu1c361ef2011-06-17 17:16:24 +02002650 if (fw->size < FW_OPCODE_SIZE)
2651 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002652
2653 if (!fw_info->magic) {
2654 size_t i, size, start;
2655 u8 checksum = 0;
2656
2657 if (fw->size < sizeof(*fw_info))
2658 goto out;
2659
2660 for (i = 0; i < fw->size; i++)
2661 checksum += fw->data[i];
2662 if (checksum != 0)
2663 goto out;
2664
2665 start = le32_to_cpu(fw_info->fw_start);
2666 if (start > fw->size)
2667 goto out;
2668
2669 size = le32_to_cpu(fw_info->fw_len);
2670 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2671 goto out;
2672
2673 memcpy(version, fw_info->version, RTL_VER_SIZE);
2674
2675 pa->code = (__le32 *)(fw->data + start);
2676 pa->size = size;
2677 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002678 if (fw->size % FW_OPCODE_SIZE)
2679 goto out;
2680
2681 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2682
2683 pa->code = (__le32 *)fw->data;
2684 pa->size = fw->size / FW_OPCODE_SIZE;
2685 }
2686 version[RTL_VER_SIZE - 1] = 0;
2687
2688 rc = true;
2689out:
2690 return rc;
2691}
2692
Francois Romieufd112f22011-06-18 00:10:29 +02002693static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2694 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002695{
Francois Romieufd112f22011-06-18 00:10:29 +02002696 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002697 size_t index;
2698
Francois Romieu1c361ef2011-06-17 17:16:24 +02002699 for (index = 0; index < pa->size; index++) {
2700 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002701 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002702
hayeswang42b82dc2011-01-10 02:07:25 +00002703 switch(action & 0xf0000000) {
2704 case PHY_READ:
2705 case PHY_DATA_OR:
2706 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002707 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002708 case PHY_CLEAR_READCOUNT:
2709 case PHY_WRITE:
2710 case PHY_WRITE_PREVIOUS:
2711 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002712 break;
2713
hayeswang42b82dc2011-01-10 02:07:25 +00002714 case PHY_BJMPN:
2715 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002716 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002717 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002718 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002719 }
2720 break;
2721 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002722 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002723 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002724 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002725 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002726 }
2727 break;
2728 case PHY_COMP_EQ_SKIPN:
2729 case PHY_COMP_NEQ_SKIPN:
2730 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002731 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002732 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002733 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002734 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002735 }
2736 break;
2737
hayeswang42b82dc2011-01-10 02:07:25 +00002738 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002739 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002740 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002741 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002742 }
2743 }
Francois Romieufd112f22011-06-18 00:10:29 +02002744 rc = true;
2745out:
2746 return rc;
2747}
françois romieubca03d52011-01-03 15:07:31 +00002748
Francois Romieufd112f22011-06-18 00:10:29 +02002749static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2750{
2751 struct net_device *dev = tp->dev;
2752 int rc = -EINVAL;
2753
2754 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002755 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002756 goto out;
2757 }
2758
2759 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2760 rc = 0;
2761out:
2762 return rc;
2763}
2764
2765static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2766{
2767 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002768 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002769 u32 predata, count;
2770 size_t index;
2771
2772 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002773 org.write = ops->write;
2774 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002775
Francois Romieu1c361ef2011-06-17 17:16:24 +02002776 for (index = 0; index < pa->size; ) {
2777 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002778 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002779 u32 regno = (action & 0x0fff0000) >> 16;
2780
2781 if (!action)
2782 break;
françois romieubca03d52011-01-03 15:07:31 +00002783
2784 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002785 case PHY_READ:
2786 predata = rtl_readphy(tp, regno);
2787 count++;
2788 index++;
françois romieubca03d52011-01-03 15:07:31 +00002789 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002790 case PHY_DATA_OR:
2791 predata |= data;
2792 index++;
2793 break;
2794 case PHY_DATA_AND:
2795 predata &= data;
2796 index++;
2797 break;
2798 case PHY_BJMPN:
2799 index -= regno;
2800 break;
hayeswangeee37862013-04-01 22:23:38 +00002801 case PHY_MDIO_CHG:
2802 if (data == 0) {
2803 ops->write = org.write;
2804 ops->read = org.read;
2805 } else if (data == 1) {
2806 ops->write = mac_mcu_write;
2807 ops->read = mac_mcu_read;
2808 }
2809
hayeswang42b82dc2011-01-10 02:07:25 +00002810 index++;
2811 break;
2812 case PHY_CLEAR_READCOUNT:
2813 count = 0;
2814 index++;
2815 break;
2816 case PHY_WRITE:
2817 rtl_writephy(tp, regno, data);
2818 index++;
2819 break;
2820 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002821 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002822 break;
2823 case PHY_COMP_EQ_SKIPN:
2824 if (predata == data)
2825 index += regno;
2826 index++;
2827 break;
2828 case PHY_COMP_NEQ_SKIPN:
2829 if (predata != data)
2830 index += regno;
2831 index++;
2832 break;
2833 case PHY_WRITE_PREVIOUS:
2834 rtl_writephy(tp, regno, predata);
2835 index++;
2836 break;
2837 case PHY_SKIPN:
2838 index += regno + 1;
2839 break;
2840 case PHY_DELAY_MS:
2841 mdelay(data);
2842 index++;
2843 break;
2844
françois romieubca03d52011-01-03 15:07:31 +00002845 default:
2846 BUG();
2847 }
2848 }
hayeswangeee37862013-04-01 22:23:38 +00002849
2850 ops->write = org.write;
2851 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002852}
2853
françois romieuf1e02ed2011-01-13 13:07:53 +00002854static void rtl_release_firmware(struct rtl8169_private *tp)
2855{
Francois Romieub6ffd972011-06-17 17:00:05 +02002856 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2857 release_firmware(tp->rtl_fw->fw);
2858 kfree(tp->rtl_fw);
2859 }
2860 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002861}
2862
François Romieu953a12c2011-04-24 17:38:48 +02002863static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002864{
Francois Romieub6ffd972011-06-17 17:00:05 +02002865 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002866
2867 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002868 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002869 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002870}
2871
2872static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2873{
2874 if (rtl_readphy(tp, reg) != val)
2875 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2876 else
2877 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002878}
2879
françois romieu4da19632011-01-03 15:07:55 +00002880static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002881{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002882 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002883 { 0x1f, 0x0001 },
2884 { 0x06, 0x006e },
2885 { 0x08, 0x0708 },
2886 { 0x15, 0x4000 },
2887 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002888
françois romieu0b9b5712009-08-10 19:44:56 +00002889 { 0x1f, 0x0001 },
2890 { 0x03, 0x00a1 },
2891 { 0x02, 0x0008 },
2892 { 0x01, 0x0120 },
2893 { 0x00, 0x1000 },
2894 { 0x04, 0x0800 },
2895 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002896
françois romieu0b9b5712009-08-10 19:44:56 +00002897 { 0x03, 0xff41 },
2898 { 0x02, 0xdf60 },
2899 { 0x01, 0x0140 },
2900 { 0x00, 0x0077 },
2901 { 0x04, 0x7800 },
2902 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002903
françois romieu0b9b5712009-08-10 19:44:56 +00002904 { 0x03, 0x802f },
2905 { 0x02, 0x4f02 },
2906 { 0x01, 0x0409 },
2907 { 0x00, 0xf0f9 },
2908 { 0x04, 0x9800 },
2909 { 0x04, 0x9000 },
2910
2911 { 0x03, 0xdf01 },
2912 { 0x02, 0xdf20 },
2913 { 0x01, 0xff95 },
2914 { 0x00, 0xba00 },
2915 { 0x04, 0xa800 },
2916 { 0x04, 0xa000 },
2917
2918 { 0x03, 0xff41 },
2919 { 0x02, 0xdf20 },
2920 { 0x01, 0x0140 },
2921 { 0x00, 0x00bb },
2922 { 0x04, 0xb800 },
2923 { 0x04, 0xb000 },
2924
2925 { 0x03, 0xdf41 },
2926 { 0x02, 0xdc60 },
2927 { 0x01, 0x6340 },
2928 { 0x00, 0x007d },
2929 { 0x04, 0xd800 },
2930 { 0x04, 0xd000 },
2931
2932 { 0x03, 0xdf01 },
2933 { 0x02, 0xdf20 },
2934 { 0x01, 0x100a },
2935 { 0x00, 0xa0ff },
2936 { 0x04, 0xf800 },
2937 { 0x04, 0xf000 },
2938
2939 { 0x1f, 0x0000 },
2940 { 0x0b, 0x0000 },
2941 { 0x00, 0x9200 }
2942 };
2943
françois romieu4da19632011-01-03 15:07:55 +00002944 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002945}
2946
françois romieu4da19632011-01-03 15:07:55 +00002947static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002948{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002949 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002950 { 0x1f, 0x0002 },
2951 { 0x01, 0x90d0 },
2952 { 0x1f, 0x0000 }
2953 };
2954
françois romieu4da19632011-01-03 15:07:55 +00002955 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002956}
2957
françois romieu4da19632011-01-03 15:07:55 +00002958static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002959{
2960 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002961
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002962 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2963 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002964 return;
2965
françois romieu4da19632011-01-03 15:07:55 +00002966 rtl_writephy(tp, 0x1f, 0x0001);
2967 rtl_writephy(tp, 0x10, 0xf01b);
2968 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002969}
2970
françois romieu4da19632011-01-03 15:07:55 +00002971static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002972{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002973 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002974 { 0x1f, 0x0001 },
2975 { 0x04, 0x0000 },
2976 { 0x03, 0x00a1 },
2977 { 0x02, 0x0008 },
2978 { 0x01, 0x0120 },
2979 { 0x00, 0x1000 },
2980 { 0x04, 0x0800 },
2981 { 0x04, 0x9000 },
2982 { 0x03, 0x802f },
2983 { 0x02, 0x4f02 },
2984 { 0x01, 0x0409 },
2985 { 0x00, 0xf099 },
2986 { 0x04, 0x9800 },
2987 { 0x04, 0xa000 },
2988 { 0x03, 0xdf01 },
2989 { 0x02, 0xdf20 },
2990 { 0x01, 0xff95 },
2991 { 0x00, 0xba00 },
2992 { 0x04, 0xa800 },
2993 { 0x04, 0xf000 },
2994 { 0x03, 0xdf01 },
2995 { 0x02, 0xdf20 },
2996 { 0x01, 0x101a },
2997 { 0x00, 0xa0ff },
2998 { 0x04, 0xf800 },
2999 { 0x04, 0x0000 },
3000 { 0x1f, 0x0000 },
3001
3002 { 0x1f, 0x0001 },
3003 { 0x10, 0xf41b },
3004 { 0x14, 0xfb54 },
3005 { 0x18, 0xf5c7 },
3006 { 0x1f, 0x0000 },
3007
3008 { 0x1f, 0x0001 },
3009 { 0x17, 0x0cc0 },
3010 { 0x1f, 0x0000 }
3011 };
3012
françois romieu4da19632011-01-03 15:07:55 +00003013 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00003014
françois romieu4da19632011-01-03 15:07:55 +00003015 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003016}
3017
françois romieu4da19632011-01-03 15:07:55 +00003018static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00003019{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003020 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00003021 { 0x1f, 0x0001 },
3022 { 0x04, 0x0000 },
3023 { 0x03, 0x00a1 },
3024 { 0x02, 0x0008 },
3025 { 0x01, 0x0120 },
3026 { 0x00, 0x1000 },
3027 { 0x04, 0x0800 },
3028 { 0x04, 0x9000 },
3029 { 0x03, 0x802f },
3030 { 0x02, 0x4f02 },
3031 { 0x01, 0x0409 },
3032 { 0x00, 0xf099 },
3033 { 0x04, 0x9800 },
3034 { 0x04, 0xa000 },
3035 { 0x03, 0xdf01 },
3036 { 0x02, 0xdf20 },
3037 { 0x01, 0xff95 },
3038 { 0x00, 0xba00 },
3039 { 0x04, 0xa800 },
3040 { 0x04, 0xf000 },
3041 { 0x03, 0xdf01 },
3042 { 0x02, 0xdf20 },
3043 { 0x01, 0x101a },
3044 { 0x00, 0xa0ff },
3045 { 0x04, 0xf800 },
3046 { 0x04, 0x0000 },
3047 { 0x1f, 0x0000 },
3048
3049 { 0x1f, 0x0001 },
3050 { 0x0b, 0x8480 },
3051 { 0x1f, 0x0000 },
3052
3053 { 0x1f, 0x0001 },
3054 { 0x18, 0x67c7 },
3055 { 0x04, 0x2000 },
3056 { 0x03, 0x002f },
3057 { 0x02, 0x4360 },
3058 { 0x01, 0x0109 },
3059 { 0x00, 0x3022 },
3060 { 0x04, 0x2800 },
3061 { 0x1f, 0x0000 },
3062
3063 { 0x1f, 0x0001 },
3064 { 0x17, 0x0cc0 },
3065 { 0x1f, 0x0000 }
3066 };
3067
françois romieu4da19632011-01-03 15:07:55 +00003068 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00003069}
3070
françois romieu4da19632011-01-03 15:07:55 +00003071static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02003072{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003073 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02003074 { 0x10, 0xf41b },
3075 { 0x1f, 0x0000 }
3076 };
3077
françois romieu4da19632011-01-03 15:07:55 +00003078 rtl_writephy(tp, 0x1f, 0x0001);
3079 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02003080
françois romieu4da19632011-01-03 15:07:55 +00003081 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02003082}
3083
françois romieu4da19632011-01-03 15:07:55 +00003084static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02003085{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003086 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02003087 { 0x1f, 0x0001 },
3088 { 0x10, 0xf41b },
3089 { 0x1f, 0x0000 }
3090 };
3091
françois romieu4da19632011-01-03 15:07:55 +00003092 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02003093}
3094
françois romieu4da19632011-01-03 15:07:55 +00003095static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02003096{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003097 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02003098 { 0x1f, 0x0000 },
3099 { 0x1d, 0x0f00 },
3100 { 0x1f, 0x0002 },
3101 { 0x0c, 0x1ec8 },
3102 { 0x1f, 0x0000 }
3103 };
3104
françois romieu4da19632011-01-03 15:07:55 +00003105 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02003106}
3107
françois romieu4da19632011-01-03 15:07:55 +00003108static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02003109{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003110 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02003111 { 0x1f, 0x0001 },
3112 { 0x1d, 0x3d98 },
3113 { 0x1f, 0x0000 }
3114 };
3115
françois romieu4da19632011-01-03 15:07:55 +00003116 rtl_writephy(tp, 0x1f, 0x0000);
3117 rtl_patchphy(tp, 0x14, 1 << 5);
3118 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02003119
françois romieu4da19632011-01-03 15:07:55 +00003120 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02003121}
3122
françois romieu4da19632011-01-03 15:07:55 +00003123static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02003124{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003125 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02003126 { 0x1f, 0x0001 },
3127 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02003128 { 0x1f, 0x0002 },
3129 { 0x00, 0x88d4 },
3130 { 0x01, 0x82b1 },
3131 { 0x03, 0x7002 },
3132 { 0x08, 0x9e30 },
3133 { 0x09, 0x01f0 },
3134 { 0x0a, 0x5500 },
3135 { 0x0c, 0x00c8 },
3136 { 0x1f, 0x0003 },
3137 { 0x12, 0xc096 },
3138 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02003139 { 0x1f, 0x0000 },
3140 { 0x1f, 0x0000 },
3141 { 0x09, 0x2000 },
3142 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02003143 };
3144
françois romieu4da19632011-01-03 15:07:55 +00003145 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02003146
françois romieu4da19632011-01-03 15:07:55 +00003147 rtl_patchphy(tp, 0x14, 1 << 5);
3148 rtl_patchphy(tp, 0x0d, 1 << 5);
3149 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02003150}
3151
françois romieu4da19632011-01-03 15:07:55 +00003152static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02003153{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003154 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02003155 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003156 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02003157 { 0x03, 0x802f },
3158 { 0x02, 0x4f02 },
3159 { 0x01, 0x0409 },
3160 { 0x00, 0xf099 },
3161 { 0x04, 0x9800 },
3162 { 0x04, 0x9000 },
3163 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003164 { 0x1f, 0x0002 },
3165 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02003166 { 0x06, 0x0761 },
3167 { 0x1f, 0x0003 },
3168 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003169 { 0x1f, 0x0000 }
3170 };
3171
françois romieu4da19632011-01-03 15:07:55 +00003172 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02003173
françois romieu4da19632011-01-03 15:07:55 +00003174 rtl_patchphy(tp, 0x16, 1 << 0);
3175 rtl_patchphy(tp, 0x14, 1 << 5);
3176 rtl_patchphy(tp, 0x0d, 1 << 5);
3177 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02003178}
3179
françois romieu4da19632011-01-03 15:07:55 +00003180static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02003181{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003182 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02003183 { 0x1f, 0x0001 },
3184 { 0x12, 0x2300 },
3185 { 0x1d, 0x3d98 },
3186 { 0x1f, 0x0002 },
3187 { 0x0c, 0x7eb8 },
3188 { 0x06, 0x5461 },
3189 { 0x1f, 0x0003 },
3190 { 0x16, 0x0f0a },
3191 { 0x1f, 0x0000 }
3192 };
3193
françois romieu4da19632011-01-03 15:07:55 +00003194 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02003195
françois romieu4da19632011-01-03 15:07:55 +00003196 rtl_patchphy(tp, 0x16, 1 << 0);
3197 rtl_patchphy(tp, 0x14, 1 << 5);
3198 rtl_patchphy(tp, 0x0d, 1 << 5);
3199 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02003200}
3201
françois romieu4da19632011-01-03 15:07:55 +00003202static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02003203{
françois romieu4da19632011-01-03 15:07:55 +00003204 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02003205}
3206
françois romieubca03d52011-01-03 15:07:31 +00003207static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02003208{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003209 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003210 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02003211 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00003212 { 0x06, 0x4064 },
3213 { 0x07, 0x2863 },
3214 { 0x08, 0x059c },
3215 { 0x09, 0x26b4 },
3216 { 0x0a, 0x6a19 },
3217 { 0x0b, 0xdcc8 },
3218 { 0x10, 0xf06d },
3219 { 0x14, 0x7f68 },
3220 { 0x18, 0x7fd9 },
3221 { 0x1c, 0xf0ff },
3222 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02003223 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00003224 { 0x12, 0xf49f },
3225 { 0x13, 0x070b },
3226 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00003227 { 0x14, 0x94c0 },
3228
3229 /*
3230 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003231 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003232 */
Francois Romieu5b538df2008-07-20 16:22:45 +02003233 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00003234 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003235 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003236 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003237 { 0x06, 0x5561 },
3238
3239 /*
3240 * Can not link to 1Gbps with bad cable
3241 * Decrease SNR threshold form 21.07dB to 19.04dB
3242 */
3243 { 0x1f, 0x0001 },
3244 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003245
3246 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003247 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003248 };
3249
françois romieu4da19632011-01-03 15:07:55 +00003250 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02003251
françois romieubca03d52011-01-03 15:07:31 +00003252 /*
3253 * Rx Error Issue
3254 * Fine Tune Switching regulator parameter
3255 */
françois romieu4da19632011-01-03 15:07:55 +00003256 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003257 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
3258 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00003259
Francois Romieufdf6fc02012-07-06 22:40:38 +02003260 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003261 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003262 { 0x1f, 0x0002 },
3263 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02003264 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003265 { 0x05, 0x8330 },
3266 { 0x06, 0x669a },
3267 { 0x1f, 0x0002 }
3268 };
3269 int val;
3270
françois romieu4da19632011-01-03 15:07:55 +00003271 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003272
françois romieu4da19632011-01-03 15:07:55 +00003273 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003274
3275 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003276 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003277 0x0065, 0x0066, 0x0067, 0x0068,
3278 0x0069, 0x006a, 0x006b, 0x006c
3279 };
3280 int i;
3281
françois romieu4da19632011-01-03 15:07:55 +00003282 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003283
3284 val &= 0xff00;
3285 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003286 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003287 }
3288 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003289 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003290 { 0x1f, 0x0002 },
3291 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003292 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003293 { 0x05, 0x8330 },
3294 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003295 };
3296
françois romieu4da19632011-01-03 15:07:55 +00003297 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003298 }
3299
françois romieubca03d52011-01-03 15:07:31 +00003300 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00003301 rtl_writephy(tp, 0x1f, 0x0002);
3302 rtl_patchphy(tp, 0x0d, 0x0300);
3303 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00003304
françois romieubca03d52011-01-03 15:07:31 +00003305 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003306 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003307 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3308 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003309
françois romieu4da19632011-01-03 15:07:55 +00003310 rtl_writephy(tp, 0x1f, 0x0005);
3311 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003312
3313 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00003314
françois romieu4da19632011-01-03 15:07:55 +00003315 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003316}
3317
françois romieubca03d52011-01-03 15:07:31 +00003318static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003319{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003320 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003321 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00003322 { 0x1f, 0x0001 },
3323 { 0x06, 0x4064 },
3324 { 0x07, 0x2863 },
3325 { 0x08, 0x059c },
3326 { 0x09, 0x26b4 },
3327 { 0x0a, 0x6a19 },
3328 { 0x0b, 0xdcc8 },
3329 { 0x10, 0xf06d },
3330 { 0x14, 0x7f68 },
3331 { 0x18, 0x7fd9 },
3332 { 0x1c, 0xf0ff },
3333 { 0x1d, 0x3d9c },
3334 { 0x1f, 0x0003 },
3335 { 0x12, 0xf49f },
3336 { 0x13, 0x070b },
3337 { 0x1a, 0x05ad },
3338 { 0x14, 0x94c0 },
3339
françois romieubca03d52011-01-03 15:07:31 +00003340 /*
3341 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003342 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003343 */
françois romieudaf9df62009-10-07 12:44:20 +00003344 { 0x1f, 0x0002 },
3345 { 0x06, 0x5561 },
3346 { 0x1f, 0x0005 },
3347 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003348 { 0x06, 0x5561 },
3349
3350 /*
3351 * Can not link to 1Gbps with bad cable
3352 * Decrease SNR threshold form 21.07dB to 19.04dB
3353 */
3354 { 0x1f, 0x0001 },
3355 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003356
3357 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003358 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003359 };
3360
françois romieu4da19632011-01-03 15:07:55 +00003361 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003362
Francois Romieufdf6fc02012-07-06 22:40:38 +02003363 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003364 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003365 { 0x1f, 0x0002 },
3366 { 0x05, 0x669a },
3367 { 0x1f, 0x0005 },
3368 { 0x05, 0x8330 },
3369 { 0x06, 0x669a },
3370
3371 { 0x1f, 0x0002 }
3372 };
3373 int val;
3374
françois romieu4da19632011-01-03 15:07:55 +00003375 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003376
françois romieu4da19632011-01-03 15:07:55 +00003377 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003378 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003379 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003380 0x0065, 0x0066, 0x0067, 0x0068,
3381 0x0069, 0x006a, 0x006b, 0x006c
3382 };
3383 int i;
3384
françois romieu4da19632011-01-03 15:07:55 +00003385 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003386
3387 val &= 0xff00;
3388 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003389 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003390 }
3391 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003392 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003393 { 0x1f, 0x0002 },
3394 { 0x05, 0x2642 },
3395 { 0x1f, 0x0005 },
3396 { 0x05, 0x8330 },
3397 { 0x06, 0x2642 }
3398 };
3399
françois romieu4da19632011-01-03 15:07:55 +00003400 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003401 }
3402
françois romieubca03d52011-01-03 15:07:31 +00003403 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003404 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003405 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3406 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003407
françois romieubca03d52011-01-03 15:07:31 +00003408 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003409 rtl_writephy(tp, 0x1f, 0x0002);
3410 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003411
françois romieu4da19632011-01-03 15:07:55 +00003412 rtl_writephy(tp, 0x1f, 0x0005);
3413 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003414
3415 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003416
françois romieu4da19632011-01-03 15:07:55 +00003417 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003418}
3419
françois romieu4da19632011-01-03 15:07:55 +00003420static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003421{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003422 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003423 { 0x1f, 0x0002 },
3424 { 0x10, 0x0008 },
3425 { 0x0d, 0x006c },
3426
3427 { 0x1f, 0x0000 },
3428 { 0x0d, 0xf880 },
3429
3430 { 0x1f, 0x0001 },
3431 { 0x17, 0x0cc0 },
3432
3433 { 0x1f, 0x0001 },
3434 { 0x0b, 0xa4d8 },
3435 { 0x09, 0x281c },
3436 { 0x07, 0x2883 },
3437 { 0x0a, 0x6b35 },
3438 { 0x1d, 0x3da4 },
3439 { 0x1c, 0xeffd },
3440 { 0x14, 0x7f52 },
3441 { 0x18, 0x7fc6 },
3442 { 0x08, 0x0601 },
3443 { 0x06, 0x4063 },
3444 { 0x10, 0xf074 },
3445 { 0x1f, 0x0003 },
3446 { 0x13, 0x0789 },
3447 { 0x12, 0xf4bd },
3448 { 0x1a, 0x04fd },
3449 { 0x14, 0x84b0 },
3450 { 0x1f, 0x0000 },
3451 { 0x00, 0x9200 },
3452
3453 { 0x1f, 0x0005 },
3454 { 0x01, 0x0340 },
3455 { 0x1f, 0x0001 },
3456 { 0x04, 0x4000 },
3457 { 0x03, 0x1d21 },
3458 { 0x02, 0x0c32 },
3459 { 0x01, 0x0200 },
3460 { 0x00, 0x5554 },
3461 { 0x04, 0x4800 },
3462 { 0x04, 0x4000 },
3463 { 0x04, 0xf000 },
3464 { 0x03, 0xdf01 },
3465 { 0x02, 0xdf20 },
3466 { 0x01, 0x101a },
3467 { 0x00, 0xa0ff },
3468 { 0x04, 0xf800 },
3469 { 0x04, 0xf000 },
3470 { 0x1f, 0x0000 },
3471
3472 { 0x1f, 0x0007 },
3473 { 0x1e, 0x0023 },
3474 { 0x16, 0x0000 },
3475 { 0x1f, 0x0000 }
3476 };
3477
françois romieu4da19632011-01-03 15:07:55 +00003478 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003479}
3480
françois romieue6de30d2011-01-03 15:08:37 +00003481static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3482{
3483 static const struct phy_reg phy_reg_init[] = {
3484 { 0x1f, 0x0001 },
3485 { 0x17, 0x0cc0 },
3486
3487 { 0x1f, 0x0007 },
3488 { 0x1e, 0x002d },
3489 { 0x18, 0x0040 },
3490 { 0x1f, 0x0000 }
3491 };
3492
3493 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3494 rtl_patchphy(tp, 0x0d, 1 << 5);
3495}
3496
Hayes Wang70090422011-07-06 15:58:06 +08003497static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003498{
3499 static const struct phy_reg phy_reg_init[] = {
3500 /* Enable Delay cap */
3501 { 0x1f, 0x0005 },
3502 { 0x05, 0x8b80 },
3503 { 0x06, 0xc896 },
3504 { 0x1f, 0x0000 },
3505
3506 /* Channel estimation fine tune */
3507 { 0x1f, 0x0001 },
3508 { 0x0b, 0x6c20 },
3509 { 0x07, 0x2872 },
3510 { 0x1c, 0xefff },
3511 { 0x1f, 0x0003 },
3512 { 0x14, 0x6420 },
3513 { 0x1f, 0x0000 },
3514
3515 /* Update PFM & 10M TX idle timer */
3516 { 0x1f, 0x0007 },
3517 { 0x1e, 0x002f },
3518 { 0x15, 0x1919 },
3519 { 0x1f, 0x0000 },
3520
3521 { 0x1f, 0x0007 },
3522 { 0x1e, 0x00ac },
3523 { 0x18, 0x0006 },
3524 { 0x1f, 0x0000 }
3525 };
3526
Francois Romieu15ecd032011-04-27 13:52:22 -07003527 rtl_apply_firmware(tp);
3528
hayeswang01dc7fe2011-03-21 01:50:28 +00003529 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3530
3531 /* DCO enable for 10M IDLE Power */
3532 rtl_writephy(tp, 0x1f, 0x0007);
3533 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003534 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003535 rtl_writephy(tp, 0x1f, 0x0000);
3536
3537 /* For impedance matching */
3538 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003539 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003540 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003541
3542 /* PHY auto speed down */
3543 rtl_writephy(tp, 0x1f, 0x0007);
3544 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003545 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003546 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003547 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003548
3549 rtl_writephy(tp, 0x1f, 0x0005);
3550 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003551 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003552 rtl_writephy(tp, 0x1f, 0x0000);
3553
3554 rtl_writephy(tp, 0x1f, 0x0005);
3555 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003556 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003557 rtl_writephy(tp, 0x1f, 0x0007);
3558 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003559 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003560 rtl_writephy(tp, 0x1f, 0x0006);
3561 rtl_writephy(tp, 0x00, 0x5a00);
3562 rtl_writephy(tp, 0x1f, 0x0000);
3563 rtl_writephy(tp, 0x0d, 0x0007);
3564 rtl_writephy(tp, 0x0e, 0x003c);
3565 rtl_writephy(tp, 0x0d, 0x4007);
3566 rtl_writephy(tp, 0x0e, 0x0000);
3567 rtl_writephy(tp, 0x0d, 0x0000);
3568}
3569
françois romieu9ecb9aa2012-12-07 11:20:21 +00003570static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3571{
3572 const u16 w[] = {
3573 addr[0] | (addr[1] << 8),
3574 addr[2] | (addr[3] << 8),
3575 addr[4] | (addr[5] << 8)
3576 };
3577 const struct exgmac_reg e[] = {
3578 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3579 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3580 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3581 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3582 };
3583
3584 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3585}
3586
Hayes Wang70090422011-07-06 15:58:06 +08003587static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3588{
3589 static const struct phy_reg phy_reg_init[] = {
3590 /* Enable Delay cap */
3591 { 0x1f, 0x0004 },
3592 { 0x1f, 0x0007 },
3593 { 0x1e, 0x00ac },
3594 { 0x18, 0x0006 },
3595 { 0x1f, 0x0002 },
3596 { 0x1f, 0x0000 },
3597 { 0x1f, 0x0000 },
3598
3599 /* Channel estimation fine tune */
3600 { 0x1f, 0x0003 },
3601 { 0x09, 0xa20f },
3602 { 0x1f, 0x0000 },
3603 { 0x1f, 0x0000 },
3604
3605 /* Green Setting */
3606 { 0x1f, 0x0005 },
3607 { 0x05, 0x8b5b },
3608 { 0x06, 0x9222 },
3609 { 0x05, 0x8b6d },
3610 { 0x06, 0x8000 },
3611 { 0x05, 0x8b76 },
3612 { 0x06, 0x8000 },
3613 { 0x1f, 0x0000 }
3614 };
3615
3616 rtl_apply_firmware(tp);
3617
3618 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3619
3620 /* For 4-corner performance improve */
3621 rtl_writephy(tp, 0x1f, 0x0005);
3622 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003623 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003624 rtl_writephy(tp, 0x1f, 0x0000);
3625
3626 /* PHY auto speed down */
3627 rtl_writephy(tp, 0x1f, 0x0004);
3628 rtl_writephy(tp, 0x1f, 0x0007);
3629 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003630 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003631 rtl_writephy(tp, 0x1f, 0x0002);
3632 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003633 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003634
3635 /* improve 10M EEE waveform */
3636 rtl_writephy(tp, 0x1f, 0x0005);
3637 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003638 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003639 rtl_writephy(tp, 0x1f, 0x0000);
3640
3641 /* Improve 2-pair detection performance */
3642 rtl_writephy(tp, 0x1f, 0x0005);
3643 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003644 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003645 rtl_writephy(tp, 0x1f, 0x0000);
3646
3647 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003648 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003649 rtl_writephy(tp, 0x1f, 0x0005);
3650 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003651 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003652 rtl_writephy(tp, 0x1f, 0x0004);
3653 rtl_writephy(tp, 0x1f, 0x0007);
3654 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003655 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003656 rtl_writephy(tp, 0x1f, 0x0002);
3657 rtl_writephy(tp, 0x1f, 0x0000);
3658 rtl_writephy(tp, 0x0d, 0x0007);
3659 rtl_writephy(tp, 0x0e, 0x003c);
3660 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003661 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003662 rtl_writephy(tp, 0x0d, 0x0000);
3663
3664 /* Green feature */
3665 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003666 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3667 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003668 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003669 rtl_writephy(tp, 0x1f, 0x0005);
3670 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3671 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003672
françois romieu9ecb9aa2012-12-07 11:20:21 +00003673 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3674 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003675}
3676
Hayes Wang5f886e02012-03-30 14:33:03 +08003677static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3678{
3679 /* For 4-corner performance improve */
3680 rtl_writephy(tp, 0x1f, 0x0005);
3681 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003682 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003683 rtl_writephy(tp, 0x1f, 0x0000);
3684
3685 /* PHY auto speed down */
3686 rtl_writephy(tp, 0x1f, 0x0007);
3687 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003688 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003689 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003690 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003691
3692 /* Improve 10M EEE waveform */
3693 rtl_writephy(tp, 0x1f, 0x0005);
3694 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003695 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003696 rtl_writephy(tp, 0x1f, 0x0000);
3697}
3698
Hayes Wangc2218922011-09-06 16:55:18 +08003699static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3700{
3701 static const struct phy_reg phy_reg_init[] = {
3702 /* Channel estimation fine tune */
3703 { 0x1f, 0x0003 },
3704 { 0x09, 0xa20f },
3705 { 0x1f, 0x0000 },
3706
3707 /* Modify green table for giga & fnet */
3708 { 0x1f, 0x0005 },
3709 { 0x05, 0x8b55 },
3710 { 0x06, 0x0000 },
3711 { 0x05, 0x8b5e },
3712 { 0x06, 0x0000 },
3713 { 0x05, 0x8b67 },
3714 { 0x06, 0x0000 },
3715 { 0x05, 0x8b70 },
3716 { 0x06, 0x0000 },
3717 { 0x1f, 0x0000 },
3718 { 0x1f, 0x0007 },
3719 { 0x1e, 0x0078 },
3720 { 0x17, 0x0000 },
3721 { 0x19, 0x00fb },
3722 { 0x1f, 0x0000 },
3723
3724 /* Modify green table for 10M */
3725 { 0x1f, 0x0005 },
3726 { 0x05, 0x8b79 },
3727 { 0x06, 0xaa00 },
3728 { 0x1f, 0x0000 },
3729
3730 /* Disable hiimpedance detection (RTCT) */
3731 { 0x1f, 0x0003 },
3732 { 0x01, 0x328a },
3733 { 0x1f, 0x0000 }
3734 };
3735
3736 rtl_apply_firmware(tp);
3737
3738 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3739
Hayes Wang5f886e02012-03-30 14:33:03 +08003740 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003741
3742 /* Improve 2-pair detection performance */
3743 rtl_writephy(tp, 0x1f, 0x0005);
3744 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003745 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003746 rtl_writephy(tp, 0x1f, 0x0000);
3747}
3748
3749static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3750{
3751 rtl_apply_firmware(tp);
3752
Hayes Wang5f886e02012-03-30 14:33:03 +08003753 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003754}
3755
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003756static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3757{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003758 static const struct phy_reg phy_reg_init[] = {
3759 /* Channel estimation fine tune */
3760 { 0x1f, 0x0003 },
3761 { 0x09, 0xa20f },
3762 { 0x1f, 0x0000 },
3763
3764 /* Modify green table for giga & fnet */
3765 { 0x1f, 0x0005 },
3766 { 0x05, 0x8b55 },
3767 { 0x06, 0x0000 },
3768 { 0x05, 0x8b5e },
3769 { 0x06, 0x0000 },
3770 { 0x05, 0x8b67 },
3771 { 0x06, 0x0000 },
3772 { 0x05, 0x8b70 },
3773 { 0x06, 0x0000 },
3774 { 0x1f, 0x0000 },
3775 { 0x1f, 0x0007 },
3776 { 0x1e, 0x0078 },
3777 { 0x17, 0x0000 },
3778 { 0x19, 0x00aa },
3779 { 0x1f, 0x0000 },
3780
3781 /* Modify green table for 10M */
3782 { 0x1f, 0x0005 },
3783 { 0x05, 0x8b79 },
3784 { 0x06, 0xaa00 },
3785 { 0x1f, 0x0000 },
3786
3787 /* Disable hiimpedance detection (RTCT) */
3788 { 0x1f, 0x0003 },
3789 { 0x01, 0x328a },
3790 { 0x1f, 0x0000 }
3791 };
3792
3793
3794 rtl_apply_firmware(tp);
3795
3796 rtl8168f_hw_phy_config(tp);
3797
3798 /* Improve 2-pair detection performance */
3799 rtl_writephy(tp, 0x1f, 0x0005);
3800 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003801 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003802 rtl_writephy(tp, 0x1f, 0x0000);
3803
3804 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3805
3806 /* Modify green table for giga */
3807 rtl_writephy(tp, 0x1f, 0x0005);
3808 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003809 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003810 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003811 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003812 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003813 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003814 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003815 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003816 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003817 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003818 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003819 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003820 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003821 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003822 rtl_writephy(tp, 0x1f, 0x0000);
3823
3824 /* uc same-seed solution */
3825 rtl_writephy(tp, 0x1f, 0x0005);
3826 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003827 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003828 rtl_writephy(tp, 0x1f, 0x0000);
3829
3830 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003831 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003832 rtl_writephy(tp, 0x1f, 0x0005);
3833 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003834 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003835 rtl_writephy(tp, 0x1f, 0x0004);
3836 rtl_writephy(tp, 0x1f, 0x0007);
3837 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003838 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003839 rtl_writephy(tp, 0x1f, 0x0000);
3840 rtl_writephy(tp, 0x0d, 0x0007);
3841 rtl_writephy(tp, 0x0e, 0x003c);
3842 rtl_writephy(tp, 0x0d, 0x4007);
3843 rtl_writephy(tp, 0x0e, 0x0000);
3844 rtl_writephy(tp, 0x0d, 0x0000);
3845
3846 /* Green feature */
3847 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003848 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3849 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003850 rtl_writephy(tp, 0x1f, 0x0000);
3851}
3852
Hayes Wangc5583862012-07-02 17:23:22 +08003853static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3854{
Hayes Wangc5583862012-07-02 17:23:22 +08003855 rtl_apply_firmware(tp);
3856
hayeswang41f44d12013-04-01 22:23:36 +00003857 rtl_writephy(tp, 0x1f, 0x0a46);
3858 if (rtl_readphy(tp, 0x10) & 0x0100) {
3859 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003860 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003861 } else {
3862 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003863 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003864 }
Hayes Wangc5583862012-07-02 17:23:22 +08003865
hayeswang41f44d12013-04-01 22:23:36 +00003866 rtl_writephy(tp, 0x1f, 0x0a46);
3867 if (rtl_readphy(tp, 0x13) & 0x0100) {
3868 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003869 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003870 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003871 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003872 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003873 }
Hayes Wangc5583862012-07-02 17:23:22 +08003874
hayeswang41f44d12013-04-01 22:23:36 +00003875 /* Enable PHY auto speed down */
3876 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003877 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003878
hayeswangfe7524c2013-04-01 22:23:37 +00003879 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003880 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003881 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003882 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003883 rtl_writephy(tp, 0x1f, 0x0a43);
3884 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003885 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3886 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003887
hayeswang41f44d12013-04-01 22:23:36 +00003888 /* EEE auto-fallback function */
3889 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003890 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003891
hayeswang41f44d12013-04-01 22:23:36 +00003892 /* Enable UC LPF tune function */
3893 rtl_writephy(tp, 0x1f, 0x0a43);
3894 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003895 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003896
3897 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003898 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003899
hayeswangfe7524c2013-04-01 22:23:37 +00003900 /* Improve SWR Efficiency */
3901 rtl_writephy(tp, 0x1f, 0x0bcd);
3902 rtl_writephy(tp, 0x14, 0x5065);
3903 rtl_writephy(tp, 0x14, 0xd065);
3904 rtl_writephy(tp, 0x1f, 0x0bc8);
3905 rtl_writephy(tp, 0x11, 0x5655);
3906 rtl_writephy(tp, 0x1f, 0x0bcd);
3907 rtl_writephy(tp, 0x14, 0x1065);
3908 rtl_writephy(tp, 0x14, 0x9065);
3909 rtl_writephy(tp, 0x14, 0x1065);
3910
David Chang1bac1072013-11-27 15:48:36 +08003911 /* Check ALDPS bit, disable it if enabled */
3912 rtl_writephy(tp, 0x1f, 0x0a43);
3913 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003914 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003915
hayeswang41f44d12013-04-01 22:23:36 +00003916 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003917}
3918
hayeswang57538c42013-04-01 22:23:40 +00003919static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3920{
3921 rtl_apply_firmware(tp);
3922}
3923
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003924static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3925{
3926 u16 dout_tapbin;
3927 u32 data;
3928
3929 rtl_apply_firmware(tp);
3930
3931 /* CHN EST parameters adjust - giga master */
3932 rtl_writephy(tp, 0x1f, 0x0a43);
3933 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003934 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003935 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003936 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003937 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003938 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003939 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003940 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003941 rtl_writephy(tp, 0x1f, 0x0000);
3942
3943 /* CHN EST parameters adjust - giga slave */
3944 rtl_writephy(tp, 0x1f, 0x0a43);
3945 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003946 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003947 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003948 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003949 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003950 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003951 rtl_writephy(tp, 0x1f, 0x0000);
3952
3953 /* CHN EST parameters adjust - fnet */
3954 rtl_writephy(tp, 0x1f, 0x0a43);
3955 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003956 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003957 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003958 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003959 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003960 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003961 rtl_writephy(tp, 0x1f, 0x0000);
3962
3963 /* enable R-tune & PGA-retune function */
3964 dout_tapbin = 0;
3965 rtl_writephy(tp, 0x1f, 0x0a46);
3966 data = rtl_readphy(tp, 0x13);
3967 data &= 3;
3968 data <<= 2;
3969 dout_tapbin |= data;
3970 data = rtl_readphy(tp, 0x12);
3971 data &= 0xc000;
3972 data >>= 14;
3973 dout_tapbin |= data;
3974 dout_tapbin = ~(dout_tapbin^0x08);
3975 dout_tapbin <<= 12;
3976 dout_tapbin &= 0xf000;
3977 rtl_writephy(tp, 0x1f, 0x0a43);
3978 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003979 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003980 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003981 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003982 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003983 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003984 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003985 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003986
3987 rtl_writephy(tp, 0x1f, 0x0a43);
3988 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003989 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003990 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003991 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003992 rtl_writephy(tp, 0x1f, 0x0000);
3993
3994 /* enable GPHY 10M */
3995 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003996 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003997 rtl_writephy(tp, 0x1f, 0x0000);
3998
3999 /* SAR ADC performance */
4000 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004001 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004002 rtl_writephy(tp, 0x1f, 0x0000);
4003
4004 rtl_writephy(tp, 0x1f, 0x0a43);
4005 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004006 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004007 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004008 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004009 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004010 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004011 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004012 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004013 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004014 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004015 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004016 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004017 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004018 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004019 rtl_writephy(tp, 0x1f, 0x0000);
4020
4021 /* disable phy pfm mode */
4022 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08004023 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004024 rtl_writephy(tp, 0x1f, 0x0000);
4025
4026 /* Check ALDPS bit, disable it if enabled */
4027 rtl_writephy(tp, 0x1f, 0x0a43);
4028 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08004029 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004030
4031 rtl_writephy(tp, 0x1f, 0x0000);
4032}
4033
4034static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
4035{
4036 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
4037 u16 rlen;
4038 u32 data;
4039
4040 rtl_apply_firmware(tp);
4041
4042 /* CHIN EST parameter update */
4043 rtl_writephy(tp, 0x1f, 0x0a43);
4044 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004045 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004046 rtl_writephy(tp, 0x1f, 0x0000);
4047
4048 /* enable R-tune & PGA-retune function */
4049 rtl_writephy(tp, 0x1f, 0x0a43);
4050 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004051 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004052 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004053 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004054 rtl_writephy(tp, 0x1f, 0x0000);
4055
4056 /* enable GPHY 10M */
4057 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004058 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004059 rtl_writephy(tp, 0x1f, 0x0000);
4060
4061 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
4062 data = r8168_mac_ocp_read(tp, 0xdd02);
4063 ioffset_p3 = ((data & 0x80)>>7);
4064 ioffset_p3 <<= 3;
4065
4066 data = r8168_mac_ocp_read(tp, 0xdd00);
4067 ioffset_p3 |= ((data & (0xe000))>>13);
4068 ioffset_p2 = ((data & (0x1e00))>>9);
4069 ioffset_p1 = ((data & (0x01e0))>>5);
4070 ioffset_p0 = ((data & 0x0010)>>4);
4071 ioffset_p0 <<= 3;
4072 ioffset_p0 |= (data & (0x07));
4073 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
4074
Chun-Hao Lin05b96872014-10-01 23:17:12 +08004075 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08004076 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004077 rtl_writephy(tp, 0x1f, 0x0bcf);
4078 rtl_writephy(tp, 0x16, data);
4079 rtl_writephy(tp, 0x1f, 0x0000);
4080 }
4081
4082 /* Modify rlen (TX LPF corner frequency) level */
4083 rtl_writephy(tp, 0x1f, 0x0bcd);
4084 data = rtl_readphy(tp, 0x16);
4085 data &= 0x000f;
4086 rlen = 0;
4087 if (data > 3)
4088 rlen = data - 3;
4089 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
4090 rtl_writephy(tp, 0x17, data);
4091 rtl_writephy(tp, 0x1f, 0x0bcd);
4092 rtl_writephy(tp, 0x1f, 0x0000);
4093
4094 /* disable phy pfm mode */
4095 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08004096 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004097 rtl_writephy(tp, 0x1f, 0x0000);
4098
4099 /* Check ALDPS bit, disable it if enabled */
4100 rtl_writephy(tp, 0x1f, 0x0a43);
4101 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08004102 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004103
4104 rtl_writephy(tp, 0x1f, 0x0000);
4105}
4106
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004107static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
4108{
4109 /* Enable PHY auto speed down */
4110 rtl_writephy(tp, 0x1f, 0x0a44);
4111 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
4112 rtl_writephy(tp, 0x1f, 0x0000);
4113
4114 /* patch 10M & ALDPS */
4115 rtl_writephy(tp, 0x1f, 0x0bcc);
4116 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
4117 rtl_writephy(tp, 0x1f, 0x0a44);
4118 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
4119 rtl_writephy(tp, 0x1f, 0x0a43);
4120 rtl_writephy(tp, 0x13, 0x8084);
4121 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
4122 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
4123 rtl_writephy(tp, 0x1f, 0x0000);
4124
4125 /* Enable EEE auto-fallback function */
4126 rtl_writephy(tp, 0x1f, 0x0a4b);
4127 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
4128 rtl_writephy(tp, 0x1f, 0x0000);
4129
4130 /* Enable UC LPF tune function */
4131 rtl_writephy(tp, 0x1f, 0x0a43);
4132 rtl_writephy(tp, 0x13, 0x8012);
4133 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
4134 rtl_writephy(tp, 0x1f, 0x0000);
4135
4136 /* set rg_sel_sdm_rate */
4137 rtl_writephy(tp, 0x1f, 0x0c42);
4138 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
4139 rtl_writephy(tp, 0x1f, 0x0000);
4140
4141 /* Check ALDPS bit, disable it if enabled */
4142 rtl_writephy(tp, 0x1f, 0x0a43);
4143 if (rtl_readphy(tp, 0x10) & 0x0004)
4144 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4145
4146 rtl_writephy(tp, 0x1f, 0x0000);
4147}
4148
4149static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
4150{
4151 /* patch 10M & ALDPS */
4152 rtl_writephy(tp, 0x1f, 0x0bcc);
4153 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
4154 rtl_writephy(tp, 0x1f, 0x0a44);
4155 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
4156 rtl_writephy(tp, 0x1f, 0x0a43);
4157 rtl_writephy(tp, 0x13, 0x8084);
4158 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
4159 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
4160 rtl_writephy(tp, 0x1f, 0x0000);
4161
4162 /* Enable UC LPF tune function */
4163 rtl_writephy(tp, 0x1f, 0x0a43);
4164 rtl_writephy(tp, 0x13, 0x8012);
4165 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
4166 rtl_writephy(tp, 0x1f, 0x0000);
4167
4168 /* Set rg_sel_sdm_rate */
4169 rtl_writephy(tp, 0x1f, 0x0c42);
4170 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
4171 rtl_writephy(tp, 0x1f, 0x0000);
4172
4173 /* Channel estimation parameters */
4174 rtl_writephy(tp, 0x1f, 0x0a43);
4175 rtl_writephy(tp, 0x13, 0x80f3);
4176 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
4177 rtl_writephy(tp, 0x13, 0x80f0);
4178 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
4179 rtl_writephy(tp, 0x13, 0x80ef);
4180 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
4181 rtl_writephy(tp, 0x13, 0x80f6);
4182 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
4183 rtl_writephy(tp, 0x13, 0x80ec);
4184 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
4185 rtl_writephy(tp, 0x13, 0x80ed);
4186 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
4187 rtl_writephy(tp, 0x13, 0x80f2);
4188 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
4189 rtl_writephy(tp, 0x13, 0x80f4);
4190 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
4191 rtl_writephy(tp, 0x1f, 0x0a43);
4192 rtl_writephy(tp, 0x13, 0x8110);
4193 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
4194 rtl_writephy(tp, 0x13, 0x810f);
4195 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
4196 rtl_writephy(tp, 0x13, 0x8111);
4197 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
4198 rtl_writephy(tp, 0x13, 0x8113);
4199 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
4200 rtl_writephy(tp, 0x13, 0x8115);
4201 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
4202 rtl_writephy(tp, 0x13, 0x810e);
4203 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
4204 rtl_writephy(tp, 0x13, 0x810c);
4205 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
4206 rtl_writephy(tp, 0x13, 0x810b);
4207 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
4208 rtl_writephy(tp, 0x1f, 0x0a43);
4209 rtl_writephy(tp, 0x13, 0x80d1);
4210 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
4211 rtl_writephy(tp, 0x13, 0x80cd);
4212 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
4213 rtl_writephy(tp, 0x13, 0x80d3);
4214 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
4215 rtl_writephy(tp, 0x13, 0x80d5);
4216 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
4217 rtl_writephy(tp, 0x13, 0x80d7);
4218 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
4219
4220 /* Force PWM-mode */
4221 rtl_writephy(tp, 0x1f, 0x0bcd);
4222 rtl_writephy(tp, 0x14, 0x5065);
4223 rtl_writephy(tp, 0x14, 0xd065);
4224 rtl_writephy(tp, 0x1f, 0x0bc8);
4225 rtl_writephy(tp, 0x12, 0x00ed);
4226 rtl_writephy(tp, 0x1f, 0x0bcd);
4227 rtl_writephy(tp, 0x14, 0x1065);
4228 rtl_writephy(tp, 0x14, 0x9065);
4229 rtl_writephy(tp, 0x14, 0x1065);
4230 rtl_writephy(tp, 0x1f, 0x0000);
4231
4232 /* Check ALDPS bit, disable it if enabled */
4233 rtl_writephy(tp, 0x1f, 0x0a43);
4234 if (rtl_readphy(tp, 0x10) & 0x0004)
4235 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4236
4237 rtl_writephy(tp, 0x1f, 0x0000);
4238}
4239
françois romieu4da19632011-01-03 15:07:55 +00004240static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02004241{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004242 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02004243 { 0x1f, 0x0003 },
4244 { 0x08, 0x441d },
4245 { 0x01, 0x9100 },
4246 { 0x1f, 0x0000 }
4247 };
4248
françois romieu4da19632011-01-03 15:07:55 +00004249 rtl_writephy(tp, 0x1f, 0x0000);
4250 rtl_patchphy(tp, 0x11, 1 << 12);
4251 rtl_patchphy(tp, 0x19, 1 << 13);
4252 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004253
françois romieu4da19632011-01-03 15:07:55 +00004254 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02004255}
4256
Hayes Wang5a5e4442011-02-22 17:26:21 +08004257static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
4258{
4259 static const struct phy_reg phy_reg_init[] = {
4260 { 0x1f, 0x0005 },
4261 { 0x1a, 0x0000 },
4262 { 0x1f, 0x0000 },
4263
4264 { 0x1f, 0x0004 },
4265 { 0x1c, 0x0000 },
4266 { 0x1f, 0x0000 },
4267
4268 { 0x1f, 0x0001 },
4269 { 0x15, 0x7701 },
4270 { 0x1f, 0x0000 }
4271 };
4272
4273 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004274 rtl_writephy(tp, 0x1f, 0x0000);
4275 rtl_writephy(tp, 0x18, 0x0310);
4276 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004277
François Romieu953a12c2011-04-24 17:38:48 +02004278 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004279
4280 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4281}
4282
Hayes Wang7e18dca2012-03-30 14:33:02 +08004283static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
4284{
Hayes Wang7e18dca2012-03-30 14:33:02 +08004285 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01004286 rtl_writephy(tp, 0x1f, 0x0000);
4287 rtl_writephy(tp, 0x18, 0x0310);
4288 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004289
4290 rtl_apply_firmware(tp);
4291
4292 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02004293 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004294 rtl_writephy(tp, 0x1f, 0x0004);
4295 rtl_writephy(tp, 0x10, 0x401f);
4296 rtl_writephy(tp, 0x19, 0x7030);
4297 rtl_writephy(tp, 0x1f, 0x0000);
4298}
4299
Hayes Wang5598bfe2012-07-02 17:23:21 +08004300static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
4301{
Hayes Wang5598bfe2012-07-02 17:23:21 +08004302 static const struct phy_reg phy_reg_init[] = {
4303 { 0x1f, 0x0004 },
4304 { 0x10, 0xc07f },
4305 { 0x19, 0x7030 },
4306 { 0x1f, 0x0000 }
4307 };
4308
4309 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004310 rtl_writephy(tp, 0x1f, 0x0000);
4311 rtl_writephy(tp, 0x18, 0x0310);
4312 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004313
4314 rtl_apply_firmware(tp);
4315
Francois Romieufdf6fc02012-07-06 22:40:38 +02004316 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004317 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4318
Francois Romieufdf6fc02012-07-06 22:40:38 +02004319 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004320}
4321
Francois Romieu5615d9f2007-08-17 17:50:46 +02004322static void rtl_hw_phy_config(struct net_device *dev)
4323{
4324 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004325
4326 rtl8169_print_mac_version(tp);
4327
4328 switch (tp->mac_version) {
4329 case RTL_GIGA_MAC_VER_01:
4330 break;
4331 case RTL_GIGA_MAC_VER_02:
4332 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00004333 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004334 break;
4335 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00004336 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004337 break;
françois romieu2e9558562009-08-10 19:44:19 +00004338 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00004339 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00004340 break;
françois romieu8c7006a2009-08-10 19:43:29 +00004341 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00004342 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00004343 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02004344 case RTL_GIGA_MAC_VER_07:
4345 case RTL_GIGA_MAC_VER_08:
4346 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00004347 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004348 break;
Francois Romieu236b8082008-05-30 16:11:48 +02004349 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00004350 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004351 break;
4352 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00004353 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004354 break;
4355 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004356 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004357 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004358 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004359 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004360 break;
4361 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004362 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004363 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004364 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004365 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004366 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004367 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004368 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004369 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004370 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004371 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004372 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004373 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004374 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004375 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004376 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004377 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004378 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004379 break;
4380 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004381 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004382 break;
4383 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004384 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004385 break;
françois romieue6de30d2011-01-03 15:08:37 +00004386 case RTL_GIGA_MAC_VER_28:
4387 rtl8168d_4_hw_phy_config(tp);
4388 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004389 case RTL_GIGA_MAC_VER_29:
4390 case RTL_GIGA_MAC_VER_30:
4391 rtl8105e_hw_phy_config(tp);
4392 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004393 case RTL_GIGA_MAC_VER_31:
4394 /* None. */
4395 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004396 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004397 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004398 rtl8168e_1_hw_phy_config(tp);
4399 break;
4400 case RTL_GIGA_MAC_VER_34:
4401 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004402 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004403 case RTL_GIGA_MAC_VER_35:
4404 rtl8168f_1_hw_phy_config(tp);
4405 break;
4406 case RTL_GIGA_MAC_VER_36:
4407 rtl8168f_2_hw_phy_config(tp);
4408 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004409
Hayes Wang7e18dca2012-03-30 14:33:02 +08004410 case RTL_GIGA_MAC_VER_37:
4411 rtl8402_hw_phy_config(tp);
4412 break;
4413
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004414 case RTL_GIGA_MAC_VER_38:
4415 rtl8411_hw_phy_config(tp);
4416 break;
4417
Hayes Wang5598bfe2012-07-02 17:23:21 +08004418 case RTL_GIGA_MAC_VER_39:
4419 rtl8106e_hw_phy_config(tp);
4420 break;
4421
Hayes Wangc5583862012-07-02 17:23:22 +08004422 case RTL_GIGA_MAC_VER_40:
4423 rtl8168g_1_hw_phy_config(tp);
4424 break;
hayeswang57538c42013-04-01 22:23:40 +00004425 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004426 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004427 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004428 rtl8168g_2_hw_phy_config(tp);
4429 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004430 case RTL_GIGA_MAC_VER_45:
4431 case RTL_GIGA_MAC_VER_47:
4432 rtl8168h_1_hw_phy_config(tp);
4433 break;
4434 case RTL_GIGA_MAC_VER_46:
4435 case RTL_GIGA_MAC_VER_48:
4436 rtl8168h_2_hw_phy_config(tp);
4437 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004438
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004439 case RTL_GIGA_MAC_VER_49:
4440 rtl8168ep_1_hw_phy_config(tp);
4441 break;
4442 case RTL_GIGA_MAC_VER_50:
4443 case RTL_GIGA_MAC_VER_51:
4444 rtl8168ep_2_hw_phy_config(tp);
4445 break;
4446
Hayes Wangc5583862012-07-02 17:23:22 +08004447 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004448 default:
4449 break;
4450 }
4451}
4452
Francois Romieuda78dbf2012-01-26 14:18:23 +01004453static void rtl_phy_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004454{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004455 struct timer_list *timer = &tp->timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004456 unsigned long timeout = RTL8169_PHY_TIMEOUT;
4457
Francois Romieubcf0bf92006-07-26 23:14:13 +02004458 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004459
françois romieu4da19632011-01-03 15:07:55 +00004460 if (tp->phy_reset_pending(tp)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02004461 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004462 * A busy loop could burn quite a few cycles on nowadays CPU.
4463 * Let's delay the execution of the timer for a few ticks.
4464 */
4465 timeout = HZ/10;
4466 goto out_mod_timer;
4467 }
4468
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004469 if (tp->link_ok(tp))
Francois Romieuda78dbf2012-01-26 14:18:23 +01004470 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004471
Lekensteyn9bb8eeb2013-08-02 10:36:55 +02004472 netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004473
françois romieu4da19632011-01-03 15:07:55 +00004474 tp->phy_reset_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004475
4476out_mod_timer:
4477 mod_timer(timer, jiffies + timeout);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004478}
4479
4480static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4481{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004482 if (!test_and_set_bit(flag, tp->wk.flags))
4483 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004484}
4485
Kees Cook9de36cc2017-10-25 03:53:12 -07004486static void rtl8169_phy_timer(struct timer_list *t)
Francois Romieuda78dbf2012-01-26 14:18:23 +01004487{
Kees Cook9de36cc2017-10-25 03:53:12 -07004488 struct rtl8169_private *tp = from_timer(tp, t, timer);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004489
Francois Romieu98ddf982012-01-31 10:47:34 +01004490 rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004491}
4492
Francois Romieuffc46952012-07-06 14:19:23 +02004493DECLARE_RTL_COND(rtl_phy_reset_cond)
4494{
4495 return tp->phy_reset_pending(tp);
4496}
4497
Francois Romieubf793292006-11-01 00:53:05 +01004498static void rtl8169_phy_reset(struct net_device *dev,
4499 struct rtl8169_private *tp)
4500{
françois romieu4da19632011-01-03 15:07:55 +00004501 tp->phy_reset_enable(tp);
Francois Romieuffc46952012-07-06 14:19:23 +02004502 rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
Francois Romieubf793292006-11-01 00:53:05 +01004503}
4504
David S. Miller8decf862011-09-22 03:23:13 -04004505static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4506{
David S. Miller8decf862011-09-22 03:23:13 -04004507 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004508 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004509}
4510
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004511static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004512{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004513 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004514
Marcus Sundberg773328942008-07-10 21:28:08 +02004515 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
4516 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004517 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004518 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004519
Francois Romieu6dccd162007-02-13 23:38:05 +01004520 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4521
4522 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4523 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004524
Francois Romieubcf0bf92006-07-26 23:14:13 +02004525 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004526 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004527 RTL_W8(tp, 0x82, 0x01);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004528 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004529 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004530 }
4531
Francois Romieubf793292006-11-01 00:53:05 +01004532 rtl8169_phy_reset(dev, tp);
4533
Oliver Neukum54405cd2011-01-06 21:55:13 +01004534 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
Francois Romieucecb5fd2011-04-01 10:21:07 +02004535 ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4536 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4537 (tp->mii.supports_gmii ?
4538 ADVERTISED_1000baseT_Half |
4539 ADVERTISED_1000baseT_Full : 0));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004540
David S. Miller8decf862011-09-22 03:23:13 -04004541 if (rtl_tbi_enabled(tp))
Joe Perchesbf82c182010-02-09 11:49:50 +00004542 netif_info(tp, link, dev, "TBI auto-negotiating\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004543}
4544
Francois Romieu773d2022007-01-31 23:47:43 +01004545static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4546{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004547 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004548
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004549 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
françois romieu908ba2bf2010-04-26 11:42:58 +00004550
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004551 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4552 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00004553
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004554 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4555 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00004556
françois romieu9ecb9aa2012-12-07 11:20:21 +00004557 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4558 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004559
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004560 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieu773d2022007-01-31 23:47:43 +01004561
Francois Romieuda78dbf2012-01-26 14:18:23 +01004562 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004563}
4564
4565static int rtl_set_mac_address(struct net_device *dev, void *p)
4566{
4567 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004568 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004569 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004570
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004571 ret = eth_mac_addr(dev, p);
4572 if (ret)
4573 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004574
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004575 pm_runtime_get_noresume(d);
4576
4577 if (pm_runtime_active(d))
4578 rtl_rar_set(tp, dev->dev_addr);
4579
4580 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004581
4582 return 0;
4583}
4584
Francois Romieu5f787a12006-08-17 13:02:36 +02004585static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
4586{
4587 struct rtl8169_private *tp = netdev_priv(dev);
4588 struct mii_ioctl_data *data = if_mii(ifr);
4589
Francois Romieu8b4ab282008-11-19 22:05:25 -08004590 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
4591}
Francois Romieu5f787a12006-08-17 13:02:36 +02004592
Francois Romieucecb5fd2011-04-01 10:21:07 +02004593static int rtl_xmii_ioctl(struct rtl8169_private *tp,
4594 struct mii_ioctl_data *data, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004595{
Francois Romieu5f787a12006-08-17 13:02:36 +02004596 switch (cmd) {
4597 case SIOCGMIIPHY:
4598 data->phy_id = 32; /* Internal PHY */
4599 return 0;
4600
4601 case SIOCGMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004602 data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
Francois Romieu5f787a12006-08-17 13:02:36 +02004603 return 0;
4604
4605 case SIOCSMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004606 rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
Francois Romieu5f787a12006-08-17 13:02:36 +02004607 return 0;
4608 }
4609 return -EOPNOTSUPP;
4610}
4611
Francois Romieu8b4ab282008-11-19 22:05:25 -08004612static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
4613{
4614 return -EOPNOTSUPP;
4615}
4616
Bill Pembertonbaf63292012-12-03 09:23:28 -05004617static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004618{
4619 struct mdio_ops *ops = &tp->mdio_ops;
4620
4621 switch (tp->mac_version) {
4622 case RTL_GIGA_MAC_VER_27:
4623 ops->write = r8168dp_1_mdio_write;
4624 ops->read = r8168dp_1_mdio_read;
4625 break;
françois romieue6de30d2011-01-03 15:08:37 +00004626 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004627 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004628 ops->write = r8168dp_2_mdio_write;
4629 ops->read = r8168dp_2_mdio_read;
4630 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004631 case RTL_GIGA_MAC_VER_40:
4632 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004633 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004634 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004635 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004636 case RTL_GIGA_MAC_VER_45:
4637 case RTL_GIGA_MAC_VER_46:
4638 case RTL_GIGA_MAC_VER_47:
4639 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004640 case RTL_GIGA_MAC_VER_49:
4641 case RTL_GIGA_MAC_VER_50:
4642 case RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004643 ops->write = r8168g_mdio_write;
4644 ops->read = r8168g_mdio_read;
4645 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004646 default:
4647 ops->write = r8169_mdio_write;
4648 ops->read = r8169_mdio_read;
4649 break;
4650 }
4651}
4652
hayeswange2409d82013-03-31 17:02:04 +00004653static void rtl_speed_down(struct rtl8169_private *tp)
4654{
4655 u32 adv;
4656 int lpa;
4657
4658 rtl_writephy(tp, 0x1f, 0x0000);
4659 lpa = rtl_readphy(tp, MII_LPA);
4660
4661 if (lpa & (LPA_10HALF | LPA_10FULL))
4662 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
4663 else if (lpa & (LPA_100HALF | LPA_100FULL))
4664 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4665 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4666 else
4667 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4668 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4669 (tp->mii.supports_gmii ?
4670 ADVERTISED_1000baseT_Half |
4671 ADVERTISED_1000baseT_Full : 0);
4672
4673 rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
4674 adv);
4675}
4676
David S. Miller1805b2f2011-10-24 18:18:09 -04004677static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4678{
David S. Miller1805b2f2011-10-24 18:18:09 -04004679 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004680 case RTL_GIGA_MAC_VER_25:
4681 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004682 case RTL_GIGA_MAC_VER_29:
4683 case RTL_GIGA_MAC_VER_30:
4684 case RTL_GIGA_MAC_VER_32:
4685 case RTL_GIGA_MAC_VER_33:
4686 case RTL_GIGA_MAC_VER_34:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004687 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004688 case RTL_GIGA_MAC_VER_38:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004689 case RTL_GIGA_MAC_VER_39:
Hayes Wangc5583862012-07-02 17:23:22 +08004690 case RTL_GIGA_MAC_VER_40:
4691 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004692 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004693 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004694 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004695 case RTL_GIGA_MAC_VER_45:
4696 case RTL_GIGA_MAC_VER_46:
4697 case RTL_GIGA_MAC_VER_47:
4698 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004699 case RTL_GIGA_MAC_VER_49:
4700 case RTL_GIGA_MAC_VER_50:
4701 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004702 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004703 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4704 break;
4705 default:
4706 break;
4707 }
4708}
4709
4710static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4711{
4712 if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
4713 return false;
4714
hayeswange2409d82013-03-31 17:02:04 +00004715 rtl_speed_down(tp);
David S. Miller1805b2f2011-10-24 18:18:09 -04004716 rtl_wol_suspend_quirk(tp);
4717
4718 return true;
4719}
4720
françois romieu065c27c2011-01-03 15:08:12 +00004721static void r810x_phy_power_down(struct rtl8169_private *tp)
4722{
4723 rtl_writephy(tp, 0x1f, 0x0000);
4724 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4725}
4726
4727static void r810x_phy_power_up(struct rtl8169_private *tp)
4728{
4729 rtl_writephy(tp, 0x1f, 0x0000);
4730 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4731}
4732
4733static void r810x_pll_power_down(struct rtl8169_private *tp)
4734{
David S. Miller1805b2f2011-10-24 18:18:09 -04004735 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004736 return;
françois romieu065c27c2011-01-03 15:08:12 +00004737
4738 r810x_phy_power_down(tp);
Hayes Wang00042992012-03-30 14:33:00 +08004739
4740 switch (tp->mac_version) {
4741 case RTL_GIGA_MAC_VER_07:
4742 case RTL_GIGA_MAC_VER_08:
4743 case RTL_GIGA_MAC_VER_09:
4744 case RTL_GIGA_MAC_VER_10:
4745 case RTL_GIGA_MAC_VER_13:
4746 case RTL_GIGA_MAC_VER_16:
4747 break;
4748 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004749 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
Hayes Wang00042992012-03-30 14:33:00 +08004750 break;
4751 }
françois romieu065c27c2011-01-03 15:08:12 +00004752}
4753
4754static void r810x_pll_power_up(struct rtl8169_private *tp)
4755{
4756 r810x_phy_power_up(tp);
Hayes Wang00042992012-03-30 14:33:00 +08004757
4758 switch (tp->mac_version) {
4759 case RTL_GIGA_MAC_VER_07:
4760 case RTL_GIGA_MAC_VER_08:
4761 case RTL_GIGA_MAC_VER_09:
4762 case RTL_GIGA_MAC_VER_10:
4763 case RTL_GIGA_MAC_VER_13:
4764 case RTL_GIGA_MAC_VER_16:
4765 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004766 case RTL_GIGA_MAC_VER_47:
4767 case RTL_GIGA_MAC_VER_48:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004768 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004769 break;
Hayes Wang00042992012-03-30 14:33:00 +08004770 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004771 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
Hayes Wang00042992012-03-30 14:33:00 +08004772 break;
4773 }
françois romieu065c27c2011-01-03 15:08:12 +00004774}
4775
4776static void r8168_phy_power_up(struct rtl8169_private *tp)
4777{
4778 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004779 switch (tp->mac_version) {
4780 case RTL_GIGA_MAC_VER_11:
4781 case RTL_GIGA_MAC_VER_12:
4782 case RTL_GIGA_MAC_VER_17:
4783 case RTL_GIGA_MAC_VER_18:
4784 case RTL_GIGA_MAC_VER_19:
4785 case RTL_GIGA_MAC_VER_20:
4786 case RTL_GIGA_MAC_VER_21:
4787 case RTL_GIGA_MAC_VER_22:
4788 case RTL_GIGA_MAC_VER_23:
4789 case RTL_GIGA_MAC_VER_24:
4790 case RTL_GIGA_MAC_VER_25:
4791 case RTL_GIGA_MAC_VER_26:
4792 case RTL_GIGA_MAC_VER_27:
4793 case RTL_GIGA_MAC_VER_28:
4794 case RTL_GIGA_MAC_VER_31:
4795 rtl_writephy(tp, 0x0e, 0x0000);
4796 break;
4797 default:
4798 break;
4799 }
françois romieu065c27c2011-01-03 15:08:12 +00004800 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4801}
4802
4803static void r8168_phy_power_down(struct rtl8169_private *tp)
4804{
4805 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004806 switch (tp->mac_version) {
4807 case RTL_GIGA_MAC_VER_32:
4808 case RTL_GIGA_MAC_VER_33:
hayeswangbeb330a2013-04-01 22:23:39 +00004809 case RTL_GIGA_MAC_VER_40:
4810 case RTL_GIGA_MAC_VER_41:
hayeswang01dc7fe2011-03-21 01:50:28 +00004811 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
4812 break;
4813
4814 case RTL_GIGA_MAC_VER_11:
4815 case RTL_GIGA_MAC_VER_12:
4816 case RTL_GIGA_MAC_VER_17:
4817 case RTL_GIGA_MAC_VER_18:
4818 case RTL_GIGA_MAC_VER_19:
4819 case RTL_GIGA_MAC_VER_20:
4820 case RTL_GIGA_MAC_VER_21:
4821 case RTL_GIGA_MAC_VER_22:
4822 case RTL_GIGA_MAC_VER_23:
4823 case RTL_GIGA_MAC_VER_24:
4824 case RTL_GIGA_MAC_VER_25:
4825 case RTL_GIGA_MAC_VER_26:
4826 case RTL_GIGA_MAC_VER_27:
4827 case RTL_GIGA_MAC_VER_28:
4828 case RTL_GIGA_MAC_VER_31:
4829 rtl_writephy(tp, 0x0e, 0x0200);
4830 default:
4831 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4832 break;
4833 }
françois romieu065c27c2011-01-03 15:08:12 +00004834}
4835
4836static void r8168_pll_power_down(struct rtl8169_private *tp)
4837{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004838 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004839 return;
4840
Francois Romieucecb5fd2011-04-01 10:21:07 +02004841 if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
4842 tp->mac_version == RTL_GIGA_MAC_VER_24) &&
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004843 (tp->cp_cmd & ASF)) {
françois romieu065c27c2011-01-03 15:08:12 +00004844 return;
4845 }
4846
hayeswang01dc7fe2011-03-21 01:50:28 +00004847 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4848 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004849 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004850
David S. Miller1805b2f2011-10-24 18:18:09 -04004851 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004852 return;
françois romieu065c27c2011-01-03 15:08:12 +00004853
4854 r8168_phy_power_down(tp);
4855
4856 switch (tp->mac_version) {
4857 case RTL_GIGA_MAC_VER_25:
4858 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004859 case RTL_GIGA_MAC_VER_27:
4860 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004861 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004862 case RTL_GIGA_MAC_VER_32:
4863 case RTL_GIGA_MAC_VER_33:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004864 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004865 case RTL_GIGA_MAC_VER_45:
4866 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004867 case RTL_GIGA_MAC_VER_50:
4868 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004869 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004870 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004871 case RTL_GIGA_MAC_VER_40:
4872 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004873 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004874 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004875 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004876 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004877 break;
françois romieu065c27c2011-01-03 15:08:12 +00004878 }
4879}
4880
4881static void r8168_pll_power_up(struct rtl8169_private *tp)
4882{
françois romieu065c27c2011-01-03 15:08:12 +00004883 switch (tp->mac_version) {
4884 case RTL_GIGA_MAC_VER_25:
4885 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004886 case RTL_GIGA_MAC_VER_27:
4887 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004888 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004889 case RTL_GIGA_MAC_VER_32:
4890 case RTL_GIGA_MAC_VER_33:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004891 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004892 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004893 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004894 case RTL_GIGA_MAC_VER_45:
4895 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004896 case RTL_GIGA_MAC_VER_50:
4897 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004898 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004899 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004900 case RTL_GIGA_MAC_VER_40:
4901 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004902 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004903 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004904 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004905 0x00000000, ERIAR_EXGMAC);
4906 break;
françois romieu065c27c2011-01-03 15:08:12 +00004907 }
4908
4909 r8168_phy_power_up(tp);
4910}
4911
Francois Romieud58d46b2011-05-03 16:38:29 +02004912static void rtl_generic_op(struct rtl8169_private *tp,
4913 void (*op)(struct rtl8169_private *))
françois romieu065c27c2011-01-03 15:08:12 +00004914{
4915 if (op)
4916 op(tp);
4917}
4918
4919static void rtl_pll_power_down(struct rtl8169_private *tp)
4920{
Francois Romieud58d46b2011-05-03 16:38:29 +02004921 rtl_generic_op(tp, tp->pll_power_ops.down);
françois romieu065c27c2011-01-03 15:08:12 +00004922}
4923
4924static void rtl_pll_power_up(struct rtl8169_private *tp)
4925{
Francois Romieud58d46b2011-05-03 16:38:29 +02004926 rtl_generic_op(tp, tp->pll_power_ops.up);
françois romieu065c27c2011-01-03 15:08:12 +00004927}
4928
Bill Pembertonbaf63292012-12-03 09:23:28 -05004929static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004930{
4931 struct pll_power_ops *ops = &tp->pll_power_ops;
4932
4933 switch (tp->mac_version) {
4934 case RTL_GIGA_MAC_VER_07:
4935 case RTL_GIGA_MAC_VER_08:
4936 case RTL_GIGA_MAC_VER_09:
4937 case RTL_GIGA_MAC_VER_10:
4938 case RTL_GIGA_MAC_VER_16:
Hayes Wang5a5e4442011-02-22 17:26:21 +08004939 case RTL_GIGA_MAC_VER_29:
4940 case RTL_GIGA_MAC_VER_30:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004941 case RTL_GIGA_MAC_VER_37:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004942 case RTL_GIGA_MAC_VER_39:
hayeswang58152cd2013-04-01 22:23:42 +00004943 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004944 case RTL_GIGA_MAC_VER_47:
4945 case RTL_GIGA_MAC_VER_48:
françois romieu065c27c2011-01-03 15:08:12 +00004946 ops->down = r810x_pll_power_down;
4947 ops->up = r810x_pll_power_up;
4948 break;
4949
4950 case RTL_GIGA_MAC_VER_11:
4951 case RTL_GIGA_MAC_VER_12:
4952 case RTL_GIGA_MAC_VER_17:
4953 case RTL_GIGA_MAC_VER_18:
4954 case RTL_GIGA_MAC_VER_19:
4955 case RTL_GIGA_MAC_VER_20:
4956 case RTL_GIGA_MAC_VER_21:
4957 case RTL_GIGA_MAC_VER_22:
4958 case RTL_GIGA_MAC_VER_23:
4959 case RTL_GIGA_MAC_VER_24:
4960 case RTL_GIGA_MAC_VER_25:
4961 case RTL_GIGA_MAC_VER_26:
4962 case RTL_GIGA_MAC_VER_27:
françois romieue6de30d2011-01-03 15:08:37 +00004963 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004964 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004965 case RTL_GIGA_MAC_VER_32:
4966 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004967 case RTL_GIGA_MAC_VER_34:
Hayes Wangc2218922011-09-06 16:55:18 +08004968 case RTL_GIGA_MAC_VER_35:
4969 case RTL_GIGA_MAC_VER_36:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004970 case RTL_GIGA_MAC_VER_38:
Hayes Wangc5583862012-07-02 17:23:22 +08004971 case RTL_GIGA_MAC_VER_40:
4972 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004973 case RTL_GIGA_MAC_VER_42:
hayeswang45dd95c2013-07-08 17:09:01 +08004974 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004975 case RTL_GIGA_MAC_VER_45:
4976 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004977 case RTL_GIGA_MAC_VER_49:
4978 case RTL_GIGA_MAC_VER_50:
4979 case RTL_GIGA_MAC_VER_51:
françois romieu065c27c2011-01-03 15:08:12 +00004980 ops->down = r8168_pll_power_down;
4981 ops->up = r8168_pll_power_up;
4982 break;
4983
4984 default:
4985 ops->down = NULL;
4986 ops->up = NULL;
4987 break;
4988 }
4989}
4990
Hayes Wange542a222011-07-06 15:58:04 +08004991static void rtl_init_rxcfg(struct rtl8169_private *tp)
4992{
Hayes Wange542a222011-07-06 15:58:04 +08004993 switch (tp->mac_version) {
4994 case RTL_GIGA_MAC_VER_01:
4995 case RTL_GIGA_MAC_VER_02:
4996 case RTL_GIGA_MAC_VER_03:
4997 case RTL_GIGA_MAC_VER_04:
4998 case RTL_GIGA_MAC_VER_05:
4999 case RTL_GIGA_MAC_VER_06:
5000 case RTL_GIGA_MAC_VER_10:
5001 case RTL_GIGA_MAC_VER_11:
5002 case RTL_GIGA_MAC_VER_12:
5003 case RTL_GIGA_MAC_VER_13:
5004 case RTL_GIGA_MAC_VER_14:
5005 case RTL_GIGA_MAC_VER_15:
5006 case RTL_GIGA_MAC_VER_16:
5007 case RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005008 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08005009 break;
5010 case RTL_GIGA_MAC_VER_18:
5011 case RTL_GIGA_MAC_VER_19:
5012 case RTL_GIGA_MAC_VER_20:
5013 case RTL_GIGA_MAC_VER_21:
5014 case RTL_GIGA_MAC_VER_22:
5015 case RTL_GIGA_MAC_VER_23:
5016 case RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00005017 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02005018 case RTL_GIGA_MAC_VER_35:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005019 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08005020 break;
hayeswangbeb330a2013-04-01 22:23:39 +00005021 case RTL_GIGA_MAC_VER_40:
5022 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00005023 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00005024 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08005025 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005026 case RTL_GIGA_MAC_VER_45:
5027 case RTL_GIGA_MAC_VER_46:
5028 case RTL_GIGA_MAC_VER_47:
5029 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005030 case RTL_GIGA_MAC_VER_49:
5031 case RTL_GIGA_MAC_VER_50:
5032 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005033 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00005034 break;
Hayes Wange542a222011-07-06 15:58:04 +08005035 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005036 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08005037 break;
5038 }
5039}
5040
Hayes Wang92fc43b2011-07-06 15:58:03 +08005041static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
5042{
Timo Teräs9fba0812013-01-15 21:01:24 +00005043 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08005044}
5045
Francois Romieud58d46b2011-05-03 16:38:29 +02005046static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
5047{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005048 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005049 rtl_generic_op(tp, tp->jumbo_ops.enable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005050 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005051}
5052
5053static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
5054{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005055 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005056 rtl_generic_op(tp, tp->jumbo_ops.disable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005057 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005058}
5059
5060static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
5061{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005062 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
5063 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01005064 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005065}
5066
5067static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
5068{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005069 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
5070 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005071 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005072}
5073
5074static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
5075{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005076 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02005077}
5078
5079static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
5080{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005081 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02005082}
5083
5084static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
5085{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005086 RTL_W8(tp, MaxTxPacketSize, 0x3f);
5087 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
5088 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01005089 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005090}
5091
5092static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
5093{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005094 RTL_W8(tp, MaxTxPacketSize, 0x0c);
5095 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
5096 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005097 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005098}
5099
5100static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
5101{
Heiner Kallweitcb732002018-03-20 07:45:35 +01005102 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01005103 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02005104}
5105
5106static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
5107{
Heiner Kallweitcb732002018-03-20 07:45:35 +01005108 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005109 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02005110}
5111
5112static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
5113{
Francois Romieud58d46b2011-05-03 16:38:29 +02005114 r8168b_0_hw_jumbo_enable(tp);
5115
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005116 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02005117}
5118
5119static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
5120{
Francois Romieud58d46b2011-05-03 16:38:29 +02005121 r8168b_0_hw_jumbo_disable(tp);
5122
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005123 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02005124}
5125
Bill Pembertonbaf63292012-12-03 09:23:28 -05005126static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02005127{
5128 struct jumbo_ops *ops = &tp->jumbo_ops;
5129
5130 switch (tp->mac_version) {
5131 case RTL_GIGA_MAC_VER_11:
5132 ops->disable = r8168b_0_hw_jumbo_disable;
5133 ops->enable = r8168b_0_hw_jumbo_enable;
5134 break;
5135 case RTL_GIGA_MAC_VER_12:
5136 case RTL_GIGA_MAC_VER_17:
5137 ops->disable = r8168b_1_hw_jumbo_disable;
5138 ops->enable = r8168b_1_hw_jumbo_enable;
5139 break;
5140 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
5141 case RTL_GIGA_MAC_VER_19:
5142 case RTL_GIGA_MAC_VER_20:
5143 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
5144 case RTL_GIGA_MAC_VER_22:
5145 case RTL_GIGA_MAC_VER_23:
5146 case RTL_GIGA_MAC_VER_24:
5147 case RTL_GIGA_MAC_VER_25:
5148 case RTL_GIGA_MAC_VER_26:
5149 ops->disable = r8168c_hw_jumbo_disable;
5150 ops->enable = r8168c_hw_jumbo_enable;
5151 break;
5152 case RTL_GIGA_MAC_VER_27:
5153 case RTL_GIGA_MAC_VER_28:
5154 ops->disable = r8168dp_hw_jumbo_disable;
5155 ops->enable = r8168dp_hw_jumbo_enable;
5156 break;
5157 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
5158 case RTL_GIGA_MAC_VER_32:
5159 case RTL_GIGA_MAC_VER_33:
5160 case RTL_GIGA_MAC_VER_34:
5161 ops->disable = r8168e_hw_jumbo_disable;
5162 ops->enable = r8168e_hw_jumbo_enable;
5163 break;
5164
5165 /*
5166 * No action needed for jumbo frames with 8169.
5167 * No jumbo for 810x at all.
5168 */
Hayes Wangc5583862012-07-02 17:23:22 +08005169 case RTL_GIGA_MAC_VER_40:
5170 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00005171 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00005172 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08005173 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005174 case RTL_GIGA_MAC_VER_45:
5175 case RTL_GIGA_MAC_VER_46:
5176 case RTL_GIGA_MAC_VER_47:
5177 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005178 case RTL_GIGA_MAC_VER_49:
5179 case RTL_GIGA_MAC_VER_50:
5180 case RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02005181 default:
5182 ops->disable = NULL;
5183 ops->enable = NULL;
5184 break;
5185 }
5186}
5187
Francois Romieuffc46952012-07-06 14:19:23 +02005188DECLARE_RTL_COND(rtl_chipcmd_cond)
5189{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005190 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02005191}
5192
Francois Romieu6f43adc2011-04-29 15:05:51 +02005193static void rtl_hw_reset(struct rtl8169_private *tp)
5194{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005195 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02005196
Francois Romieuffc46952012-07-06 14:19:23 +02005197 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02005198}
5199
Francois Romieub6ffd972011-06-17 17:00:05 +02005200static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
5201{
5202 struct rtl_fw *rtl_fw;
5203 const char *name;
5204 int rc = -ENOMEM;
5205
5206 name = rtl_lookup_firmware_name(tp);
5207 if (!name)
5208 goto out_no_firmware;
5209
5210 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
5211 if (!rtl_fw)
5212 goto err_warn;
5213
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005214 rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02005215 if (rc < 0)
5216 goto err_free;
5217
Francois Romieufd112f22011-06-18 00:10:29 +02005218 rc = rtl_check_firmware(tp, rtl_fw);
5219 if (rc < 0)
5220 goto err_release_firmware;
5221
Francois Romieub6ffd972011-06-17 17:00:05 +02005222 tp->rtl_fw = rtl_fw;
5223out:
5224 return;
5225
Francois Romieufd112f22011-06-18 00:10:29 +02005226err_release_firmware:
5227 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02005228err_free:
5229 kfree(rtl_fw);
5230err_warn:
5231 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
5232 name, rc);
5233out_no_firmware:
5234 tp->rtl_fw = NULL;
5235 goto out;
5236}
5237
François Romieu953a12c2011-04-24 17:38:48 +02005238static void rtl_request_firmware(struct rtl8169_private *tp)
5239{
Francois Romieub6ffd972011-06-17 17:00:05 +02005240 if (IS_ERR(tp->rtl_fw))
5241 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02005242}
5243
Hayes Wang92fc43b2011-07-06 15:58:03 +08005244static void rtl_rx_close(struct rtl8169_private *tp)
5245{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005246 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005247}
5248
Francois Romieuffc46952012-07-06 14:19:23 +02005249DECLARE_RTL_COND(rtl_npq_cond)
5250{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005251 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02005252}
5253
5254DECLARE_RTL_COND(rtl_txcfg_empty_cond)
5255{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005256 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02005257}
5258
françois romieue6de30d2011-01-03 15:08:37 +00005259static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005260{
5261 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00005262 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005263
Hayes Wang92fc43b2011-07-06 15:58:03 +08005264 rtl_rx_close(tp);
5265
Hayes Wang5d2e1952011-02-22 17:26:22 +08005266 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
hayeswang4804b3b2011-03-21 01:50:29 +00005267 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
5268 tp->mac_version == RTL_GIGA_MAC_VER_31) {
Francois Romieuffc46952012-07-06 14:19:23 +02005269 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Hayes Wangc2218922011-09-06 16:55:18 +08005270 } else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005271 tp->mac_version == RTL_GIGA_MAC_VER_35 ||
5272 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
5273 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
5274 tp->mac_version == RTL_GIGA_MAC_VER_38 ||
5275 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
5276 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
5277 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
5278 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
5279 tp->mac_version == RTL_GIGA_MAC_VER_44 ||
5280 tp->mac_version == RTL_GIGA_MAC_VER_45 ||
5281 tp->mac_version == RTL_GIGA_MAC_VER_46 ||
5282 tp->mac_version == RTL_GIGA_MAC_VER_47 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005283 tp->mac_version == RTL_GIGA_MAC_VER_48 ||
5284 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
5285 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
5286 tp->mac_version == RTL_GIGA_MAC_VER_51) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005287 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02005288 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005289 } else {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005290 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005291 udelay(100);
françois romieue6de30d2011-01-03 15:08:37 +00005292 }
5293
Hayes Wang92fc43b2011-07-06 15:58:03 +08005294 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005295}
5296
Francois Romieu7f796d832007-06-11 23:04:41 +02005297static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01005298{
Francois Romieu9cb427b2006-11-02 00:10:16 +01005299 /* Set DMA burst size and Interframe Gap Time */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005300 RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
Francois Romieu9cb427b2006-11-02 00:10:16 +01005301 (InterFrameGap << TxInterFrameGapShift));
5302}
5303
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02005304static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005305{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02005306 /* Low hurts. Let's disable the filtering. */
5307 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01005308}
5309
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005310static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02005311{
5312 /*
5313 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
5314 * register to be written before TxDescAddrLow to work.
5315 * Switching from MMIO to I/O access fixes the issue as well.
5316 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005317 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
5318 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
5319 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
5320 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02005321}
5322
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02005323static void rtl_hw_start(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02005324{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02005325 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
5326
5327 tp->hw_start(tp);
5328
5329 rtl_set_rx_max_size(tp);
5330 rtl_set_rx_tx_desc_registers(tp);
5331 rtl_set_rx_tx_config_registers(tp);
5332 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
5333
5334 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
5335 RTL_R8(tp, IntrMask);
5336 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
5337 /* no early-rx interrupts */
5338 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
5339 rtl_irq_enable_all(tp);
Francois Romieu7f796d832007-06-11 23:04:41 +02005340}
5341
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005342static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01005343{
Francois Romieu37441002011-06-17 22:58:54 +02005344 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01005345 u32 mac_version;
5346 u32 clk;
5347 u32 val;
5348 } cfg2_info [] = {
5349 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
5350 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
5351 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
5352 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02005353 };
5354 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01005355 unsigned int i;
5356 u32 clk;
5357
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005358 clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01005359 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01005360 if ((p->mac_version == mac_version) && (p->clk == clk)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005361 RTL_W32(tp, 0x7c, p->val);
Francois Romieu6dccd162007-02-13 23:38:05 +01005362 break;
5363 }
5364 }
5365}
5366
Francois Romieue6b763e2012-03-08 09:35:39 +01005367static void rtl_set_rx_mode(struct net_device *dev)
5368{
5369 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01005370 u32 mc_filter[2]; /* Multicast hash filter */
5371 int rx_mode;
5372 u32 tmp = 0;
5373
5374 if (dev->flags & IFF_PROMISC) {
5375 /* Unconditionally log net taps. */
5376 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
5377 rx_mode =
5378 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
5379 AcceptAllPhys;
5380 mc_filter[1] = mc_filter[0] = 0xffffffff;
5381 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
5382 (dev->flags & IFF_ALLMULTI)) {
5383 /* Too many to filter perfectly -- accept all multicasts. */
5384 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
5385 mc_filter[1] = mc_filter[0] = 0xffffffff;
5386 } else {
5387 struct netdev_hw_addr *ha;
5388
5389 rx_mode = AcceptBroadcast | AcceptMyPhys;
5390 mc_filter[1] = mc_filter[0] = 0;
5391 netdev_for_each_mc_addr(ha, dev) {
5392 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
5393 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
5394 rx_mode |= AcceptMulticast;
5395 }
5396 }
5397
5398 if (dev->features & NETIF_F_RXALL)
5399 rx_mode |= (AcceptErr | AcceptRunt);
5400
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005401 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01005402
5403 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
5404 u32 data = mc_filter[0];
5405
5406 mc_filter[0] = swab32(mc_filter[1]);
5407 mc_filter[1] = swab32(data);
5408 }
5409
Nathan Walp04817762012-11-01 12:08:47 +00005410 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
5411 mc_filter[1] = mc_filter[0] = 0xffffffff;
5412
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005413 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
5414 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01005415
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005416 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01005417}
5418
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005419static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005420{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005421 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005422 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01005423
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005424 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005425
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005426 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02005427
Francois Romieucecb5fd2011-04-01 10:21:07 +02005428 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5429 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Chun-Hao Lin05b96872014-10-01 23:17:12 +08005430 dprintk("Set MAC Reg C+CR Offset 0xe0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07005431 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02005432 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005433 }
5434
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005435 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02005436
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005437 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01005438
Linus Torvalds1da177e2005-04-16 15:20:36 -07005439 /*
5440 * Undocumented corner. Supposedly:
5441 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
5442 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005443 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005444
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005445 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01005446}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005447
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005448static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
5449{
5450 if (tp->csi_ops.write)
Francois Romieu52989f02012-07-06 13:37:00 +02005451 tp->csi_ops.write(tp, addr, value);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005452}
5453
5454static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
5455{
Francois Romieu52989f02012-07-06 13:37:00 +02005456 return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005457}
5458
5459static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
Francois Romieudacf8152008-08-02 20:44:13 +02005460{
5461 u32 csi;
5462
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005463 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
5464 rtl_csi_write(tp, 0x070c, csi | bits);
françois romieu650e8d52011-01-03 15:08:29 +00005465}
5466
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005467static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005468{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005469 rtl_csi_access_enable(tp, 0x17000000);
françois romieue6de30d2011-01-03 15:08:37 +00005470}
5471
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005472static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
françois romieu650e8d52011-01-03 15:08:29 +00005473{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005474 rtl_csi_access_enable(tp, 0x27000000);
5475}
5476
Francois Romieuffc46952012-07-06 14:19:23 +02005477DECLARE_RTL_COND(rtl_csiar_cond)
5478{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005479 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02005480}
5481
Francois Romieu52989f02012-07-06 13:37:00 +02005482static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005483{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005484 RTL_W32(tp, CSIDR, value);
5485 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005486 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5487
Francois Romieuffc46952012-07-06 14:19:23 +02005488 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005489}
5490
Francois Romieu52989f02012-07-06 13:37:00 +02005491static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005492{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005493 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) |
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005494 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5495
Francois Romieuffc46952012-07-06 14:19:23 +02005496 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005497 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005498}
5499
Francois Romieu52989f02012-07-06 13:37:00 +02005500static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wang7e18dca2012-03-30 14:33:02 +08005501{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005502 RTL_W32(tp, CSIDR, value);
5503 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Hayes Wang7e18dca2012-03-30 14:33:02 +08005504 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
5505 CSIAR_FUNC_NIC);
5506
Francois Romieuffc46952012-07-06 14:19:23 +02005507 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005508}
5509
Francois Romieu52989f02012-07-06 13:37:00 +02005510static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wang7e18dca2012-03-30 14:33:02 +08005511{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005512 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
Hayes Wang7e18dca2012-03-30 14:33:02 +08005513 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5514
Francois Romieuffc46952012-07-06 14:19:23 +02005515 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005516 RTL_R32(tp, CSIDR) : ~0;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005517}
5518
hayeswang45dd95c2013-07-08 17:09:01 +08005519static void r8411_csi_write(struct rtl8169_private *tp, int addr, int value)
5520{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005521 RTL_W32(tp, CSIDR, value);
5522 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
hayeswang45dd95c2013-07-08 17:09:01 +08005523 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
5524 CSIAR_FUNC_NIC2);
5525
5526 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5527}
5528
5529static u32 r8411_csi_read(struct rtl8169_private *tp, int addr)
5530{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005531 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC2 |
hayeswang45dd95c2013-07-08 17:09:01 +08005532 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5533
5534 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005535 RTL_R32(tp, CSIDR) : ~0;
hayeswang45dd95c2013-07-08 17:09:01 +08005536}
5537
Bill Pembertonbaf63292012-12-03 09:23:28 -05005538static void rtl_init_csi_ops(struct rtl8169_private *tp)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005539{
5540 struct csi_ops *ops = &tp->csi_ops;
5541
5542 switch (tp->mac_version) {
5543 case RTL_GIGA_MAC_VER_01:
5544 case RTL_GIGA_MAC_VER_02:
5545 case RTL_GIGA_MAC_VER_03:
5546 case RTL_GIGA_MAC_VER_04:
5547 case RTL_GIGA_MAC_VER_05:
5548 case RTL_GIGA_MAC_VER_06:
5549 case RTL_GIGA_MAC_VER_10:
5550 case RTL_GIGA_MAC_VER_11:
5551 case RTL_GIGA_MAC_VER_12:
5552 case RTL_GIGA_MAC_VER_13:
5553 case RTL_GIGA_MAC_VER_14:
5554 case RTL_GIGA_MAC_VER_15:
5555 case RTL_GIGA_MAC_VER_16:
5556 case RTL_GIGA_MAC_VER_17:
5557 ops->write = NULL;
5558 ops->read = NULL;
5559 break;
5560
Hayes Wang7e18dca2012-03-30 14:33:02 +08005561 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005562 case RTL_GIGA_MAC_VER_38:
Hayes Wang7e18dca2012-03-30 14:33:02 +08005563 ops->write = r8402_csi_write;
5564 ops->read = r8402_csi_read;
5565 break;
5566
hayeswang45dd95c2013-07-08 17:09:01 +08005567 case RTL_GIGA_MAC_VER_44:
5568 ops->write = r8411_csi_write;
5569 ops->read = r8411_csi_read;
5570 break;
5571
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005572 default:
5573 ops->write = r8169_csi_write;
5574 ops->read = r8169_csi_read;
5575 break;
5576 }
Francois Romieudacf8152008-08-02 20:44:13 +02005577}
5578
5579struct ephy_info {
5580 unsigned int offset;
5581 u16 mask;
5582 u16 bits;
5583};
5584
Francois Romieufdf6fc02012-07-06 22:40:38 +02005585static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
5586 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02005587{
5588 u16 w;
5589
5590 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02005591 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
5592 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02005593 e++;
5594 }
5595}
5596
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005597static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02005598{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005599 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08005600 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02005601}
5602
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005603static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005604{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005605 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08005606 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00005607}
5608
hayeswangb51ecea2014-07-09 14:52:51 +08005609static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
5610{
hayeswangb51ecea2014-07-09 14:52:51 +08005611 u8 data;
5612
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005613 data = RTL_R8(tp, Config3);
hayeswangb51ecea2014-07-09 14:52:51 +08005614
5615 if (enable)
5616 data |= Rdy_to_L23;
5617 else
5618 data &= ~Rdy_to_L23;
5619
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005620 RTL_W8(tp, Config3, data);
hayeswangb51ecea2014-07-09 14:52:51 +08005621}
5622
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005623static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005624{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005625 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02005626
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005627 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005628 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02005629
françois romieufaf1e782013-02-27 13:01:57 +00005630 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005631 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00005632 PCI_EXP_DEVCTL_NOSNOOP_EN);
5633 }
Francois Romieu219a1e92008-06-28 11:58:39 +02005634}
5635
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005636static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005637{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005638 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005639
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005640 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02005641
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005642 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02005643}
5644
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005645static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005646{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005647 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02005648
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005649 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02005650
françois romieufaf1e782013-02-27 13:01:57 +00005651 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005652 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02005653
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005654 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005655
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005656 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005657 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02005658}
5659
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005660static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005661{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005662 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005663 { 0x01, 0, 0x0001 },
5664 { 0x02, 0x0800, 0x1000 },
5665 { 0x03, 0, 0x0042 },
5666 { 0x06, 0x0080, 0x0000 },
5667 { 0x07, 0, 0x2000 }
5668 };
5669
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005670 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005671
Francois Romieufdf6fc02012-07-06 22:40:38 +02005672 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02005673
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005674 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005675}
5676
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005677static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02005678{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005679 rtl_csi_access_enable_2(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02005680
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005681 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02005682
françois romieufaf1e782013-02-27 13:01:57 +00005683 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005684 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02005685
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005686 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005687 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02005688}
5689
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005690static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005691{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005692 rtl_csi_access_enable_2(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005693
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005694 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005695
5696 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005697 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005698
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005699 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005700
françois romieufaf1e782013-02-27 13:01:57 +00005701 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005702 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005703
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005704 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005705 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005706}
5707
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005708static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005709{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005710 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005711 { 0x02, 0x0800, 0x1000 },
5712 { 0x03, 0, 0x0002 },
5713 { 0x06, 0x0080, 0x0000 }
5714 };
5715
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005716 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005717
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005718 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02005719
Francois Romieufdf6fc02012-07-06 22:40:38 +02005720 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02005721
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005722 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005723}
5724
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005725static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005726{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005727 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005728 { 0x01, 0, 0x0001 },
5729 { 0x03, 0x0400, 0x0220 }
5730 };
5731
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005732 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005733
Francois Romieufdf6fc02012-07-06 22:40:38 +02005734 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02005735
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005736 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005737}
5738
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005739static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02005740{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005741 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02005742}
5743
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005744static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02005745{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005746 rtl_csi_access_enable_2(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005747
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005748 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005749}
5750
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005751static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02005752{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005753 rtl_csi_access_enable_2(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005754
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005755 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005756
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005757 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02005758
françois romieufaf1e782013-02-27 13:01:57 +00005759 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005760 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02005761
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005762 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005763 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02005764}
5765
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005766static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00005767{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005768 rtl_csi_access_enable_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005769
françois romieufaf1e782013-02-27 13:01:57 +00005770 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005771 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00005772
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005773 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00005774
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005775 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005776}
5777
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005778static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005779{
5780 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005781 { 0x0b, 0x0000, 0x0048 },
5782 { 0x19, 0x0020, 0x0050 },
5783 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005784 };
françois romieue6de30d2011-01-03 15:08:37 +00005785
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005786 rtl_csi_access_enable_1(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005787
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005788 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00005789
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005790 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00005791
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005792 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005793
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005794 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005795}
5796
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005797static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005798{
Hayes Wang70090422011-07-06 15:58:06 +08005799 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005800 { 0x00, 0x0200, 0x0100 },
5801 { 0x00, 0x0000, 0x0004 },
5802 { 0x06, 0x0002, 0x0001 },
5803 { 0x06, 0x0000, 0x0030 },
5804 { 0x07, 0x0000, 0x2000 },
5805 { 0x00, 0x0000, 0x0020 },
5806 { 0x03, 0x5800, 0x2000 },
5807 { 0x03, 0x0000, 0x0001 },
5808 { 0x01, 0x0800, 0x1000 },
5809 { 0x07, 0x0000, 0x4000 },
5810 { 0x1e, 0x0000, 0x2000 },
5811 { 0x19, 0xffff, 0xfe6c },
5812 { 0x0a, 0x0000, 0x0040 }
5813 };
5814
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005815 rtl_csi_access_enable_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005816
Francois Romieufdf6fc02012-07-06 22:40:38 +02005817 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005818
françois romieufaf1e782013-02-27 13:01:57 +00005819 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005820 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00005821
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005822 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00005823
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005824 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005825
5826 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005827 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
5828 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005829
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005830 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005831}
5832
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005833static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005834{
5835 static const struct ephy_info e_info_8168e_2[] = {
5836 { 0x09, 0x0000, 0x0080 },
5837 { 0x19, 0x0000, 0x0224 }
5838 };
5839
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005840 rtl_csi_access_enable_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005841
Francois Romieufdf6fc02012-07-06 22:40:38 +02005842 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005843
françois romieufaf1e782013-02-27 13:01:57 +00005844 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005845 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005846
Francois Romieufdf6fc02012-07-06 22:40:38 +02005847 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5848 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5849 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5850 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5851 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5852 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005853 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5854 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005855
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005856 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005857
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005858 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005859
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005860 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5861 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005862
5863 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005864 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005865
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005866 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5867 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5868 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wang70090422011-07-06 15:58:06 +08005869}
5870
Hayes Wang5f886e02012-03-30 14:33:03 +08005871static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005872{
Hayes Wang5f886e02012-03-30 14:33:03 +08005873 rtl_csi_access_enable_2(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005874
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005875 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005876
Francois Romieufdf6fc02012-07-06 22:40:38 +02005877 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5878 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5879 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5880 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005881 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5882 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5883 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5884 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005885 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5886 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005887
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005888 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005889
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005890 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005891
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005892 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5893 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5894 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5895 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5896 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005897}
5898
Hayes Wang5f886e02012-03-30 14:33:03 +08005899static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5900{
Hayes Wang5f886e02012-03-30 14:33:03 +08005901 static const struct ephy_info e_info_8168f_1[] = {
5902 { 0x06, 0x00c0, 0x0020 },
5903 { 0x08, 0x0001, 0x0002 },
5904 { 0x09, 0x0000, 0x0080 },
5905 { 0x19, 0x0000, 0x0224 }
5906 };
5907
5908 rtl_hw_start_8168f(tp);
5909
Francois Romieufdf6fc02012-07-06 22:40:38 +02005910 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005911
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005912 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005913
5914 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005915 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005916}
5917
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005918static void rtl_hw_start_8411(struct rtl8169_private *tp)
5919{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005920 static const struct ephy_info e_info_8168f_1[] = {
5921 { 0x06, 0x00c0, 0x0020 },
5922 { 0x0f, 0xffff, 0x5200 },
5923 { 0x1e, 0x0000, 0x4000 },
5924 { 0x19, 0x0000, 0x0224 }
5925 };
5926
5927 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08005928 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005929
Francois Romieufdf6fc02012-07-06 22:40:38 +02005930 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005931
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005932 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005933}
5934
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005935static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005936{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005937 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
hayeswangbeb330a2013-04-01 22:23:39 +00005938
Hayes Wangc5583862012-07-02 17:23:22 +08005939 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5940 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5941 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5942 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5943
5944 rtl_csi_access_enable_1(tp);
5945
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005946 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005947
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005948 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5949 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005950 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005951
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005952 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5953 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005954
5955 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5956 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5957
5958 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005959 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08005960
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005961 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5962 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005963
5964 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08005965}
5966
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005967static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5968{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005969 static const struct ephy_info e_info_8168g_1[] = {
5970 { 0x00, 0x0000, 0x0008 },
5971 { 0x0c, 0x37d0, 0x0820 },
5972 { 0x1e, 0x0000, 0x0001 },
5973 { 0x19, 0x8000, 0x0000 }
5974 };
5975
5976 rtl_hw_start_8168g(tp);
5977
5978 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005979 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5980 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005981 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
5982}
5983
hayeswang57538c42013-04-01 22:23:40 +00005984static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5985{
hayeswang57538c42013-04-01 22:23:40 +00005986 static const struct ephy_info e_info_8168g_2[] = {
5987 { 0x00, 0x0000, 0x0008 },
5988 { 0x0c, 0x3df0, 0x0200 },
5989 { 0x19, 0xffff, 0xfc00 },
5990 { 0x1e, 0xffff, 0x20eb }
5991 };
5992
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005993 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005994
5995 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005996 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5997 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00005998 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5999}
6000
hayeswang45dd95c2013-07-08 17:09:01 +08006001static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
6002{
hayeswang45dd95c2013-07-08 17:09:01 +08006003 static const struct ephy_info e_info_8411_2[] = {
6004 { 0x00, 0x0000, 0x0008 },
6005 { 0x0c, 0x3df0, 0x0200 },
6006 { 0x0f, 0xffff, 0x5200 },
6007 { 0x19, 0x0020, 0x0000 },
6008 { 0x1e, 0x0000, 0x2000 }
6009 };
6010
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006011 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08006012
6013 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006014 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6015 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang45dd95c2013-07-08 17:09:01 +08006016 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
6017}
6018
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006019static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
6020{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02006021 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006022 u32 data;
6023 static const struct ephy_info e_info_8168h_1[] = {
6024 { 0x1e, 0x0800, 0x0001 },
6025 { 0x1d, 0x0000, 0x0800 },
6026 { 0x05, 0xffff, 0x2089 },
6027 { 0x06, 0xffff, 0x5881 },
6028 { 0x04, 0xffff, 0x154a },
6029 { 0x01, 0xffff, 0x068b }
6030 };
6031
6032 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006033 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6034 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006035 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
6036
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006037 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006038
6039 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
6040 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
6041 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
6042 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6043
6044 rtl_csi_access_enable_1(tp);
6045
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006046 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006047
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006048 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6049 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006050
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006051 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006052
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006053 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006054
6055 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
6056
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006057 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
6058 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006059
6060 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6061 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6062
6063 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006064 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006065
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006066 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
6067 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006068
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006069 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006070
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006071 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006072
6073 rtl_pcie_state_l2l3_enable(tp, false);
6074
6075 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08006076 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006077 rtl_writephy(tp, 0x1f, 0x0000);
6078 if (rg_saw_cnt > 0) {
6079 u16 sw_cnt_1ms_ini;
6080
6081 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
6082 sw_cnt_1ms_ini &= 0x0fff;
6083 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006084 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006085 data |= sw_cnt_1ms_ini;
6086 r8168_mac_ocp_write(tp, 0xd412, data);
6087 }
6088
6089 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006090 data &= ~0xf0;
6091 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006092 r8168_mac_ocp_write(tp, 0xe056, data);
6093
6094 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006095 data &= ~0x6000;
6096 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006097 r8168_mac_ocp_write(tp, 0xe052, data);
6098
6099 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006100 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006101 data |= 0x017f;
6102 r8168_mac_ocp_write(tp, 0xe0d6, data);
6103
6104 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006105 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006106 data |= 0x047f;
6107 r8168_mac_ocp_write(tp, 0xd420, data);
6108
6109 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
6110 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
6111 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
6112 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
6113}
6114
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006115static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
6116{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006117 rtl8168ep_stop_cmac(tp);
6118
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006119 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006120
6121 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
6122 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
6123 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
6124 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6125
6126 rtl_csi_access_enable_1(tp);
6127
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006128 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006129
6130 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6131 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6132
6133 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
6134
6135 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
6136
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006137 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
6138 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006139
6140 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6141 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6142
6143 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006144 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006145
6146 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
6147
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006148 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006149
6150 rtl_pcie_state_l2l3_enable(tp, false);
6151}
6152
6153static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
6154{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006155 static const struct ephy_info e_info_8168ep_1[] = {
6156 { 0x00, 0xffff, 0x10ab },
6157 { 0x06, 0xffff, 0xf030 },
6158 { 0x08, 0xffff, 0x2006 },
6159 { 0x0d, 0xffff, 0x1666 },
6160 { 0x0c, 0x3ff0, 0x0000 }
6161 };
6162
6163 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006164 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6165 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006166 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
6167
6168 rtl_hw_start_8168ep(tp);
6169}
6170
6171static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
6172{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006173 static const struct ephy_info e_info_8168ep_2[] = {
6174 { 0x00, 0xffff, 0x10a3 },
6175 { 0x19, 0xffff, 0xfc00 },
6176 { 0x1e, 0xffff, 0x20ea }
6177 };
6178
6179 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006180 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6181 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006182 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
6183
6184 rtl_hw_start_8168ep(tp);
6185
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006186 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
6187 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006188}
6189
6190static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
6191{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006192 u32 data;
6193 static const struct ephy_info e_info_8168ep_3[] = {
6194 { 0x00, 0xffff, 0x10a3 },
6195 { 0x19, 0xffff, 0x7c00 },
6196 { 0x1e, 0xffff, 0x20eb },
6197 { 0x0d, 0xffff, 0x1666 }
6198 };
6199
6200 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006201 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6202 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006203 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
6204
6205 rtl_hw_start_8168ep(tp);
6206
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006207 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
6208 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006209
6210 data = r8168_mac_ocp_read(tp, 0xd3e2);
6211 data &= 0xf000;
6212 data |= 0x0271;
6213 r8168_mac_ocp_write(tp, 0xd3e2, data);
6214
6215 data = r8168_mac_ocp_read(tp, 0xd3e4);
6216 data &= 0xff00;
6217 r8168_mac_ocp_write(tp, 0xd3e4, data);
6218
6219 data = r8168_mac_ocp_read(tp, 0xe860);
6220 data |= 0x0080;
6221 r8168_mac_ocp_write(tp, 0xe860, data);
6222}
6223
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006224static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01006225{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006226 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02006227
Heiner Kallweit0ae09742018-04-28 22:19:26 +02006228 tp->cp_cmd &= ~INTT_MASK;
6229 tp->cp_cmd |= PktCntrDisable | INTT_1;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006230 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02006231
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006232 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01006233
6234 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00006235 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006236 tp->event_slow |= RxFIFOOver | PCSTimeout;
6237 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01006238 }
Francois Romieu2dd99532007-06-11 23:22:52 +02006239
Francois Romieu219a1e92008-06-28 11:58:39 +02006240 switch (tp->mac_version) {
6241 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006242 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006243 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006244
6245 case RTL_GIGA_MAC_VER_12:
6246 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006247 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006248 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006249
6250 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006251 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006252 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006253
6254 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006255 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006256 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006257
6258 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006259 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006260 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006261
Francois Romieu197ff762008-06-28 13:16:02 +02006262 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006263 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006264 break;
Francois Romieu197ff762008-06-28 13:16:02 +02006265
Francois Romieu6fb07052008-06-29 11:54:28 +02006266 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006267 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006268 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02006269
Francois Romieuef3386f2008-06-29 12:24:30 +02006270 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006271 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006272 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02006273
Francois Romieu7f3e3d32008-07-20 18:53:20 +02006274 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006275 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006276 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02006277
Francois Romieu5b538df2008-07-20 16:22:45 +02006278 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00006279 case RTL_GIGA_MAC_VER_26:
6280 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006281 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006282 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02006283
françois romieue6de30d2011-01-03 15:08:37 +00006284 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006285 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006286 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02006287
hayeswang4804b3b2011-03-21 01:50:29 +00006288 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006289 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006290 break;
6291
hayeswang01dc7fe2011-03-21 01:50:28 +00006292 case RTL_GIGA_MAC_VER_32:
6293 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006294 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08006295 break;
6296 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006297 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00006298 break;
françois romieue6de30d2011-01-03 15:08:37 +00006299
Hayes Wangc2218922011-09-06 16:55:18 +08006300 case RTL_GIGA_MAC_VER_35:
6301 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006302 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08006303 break;
6304
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006305 case RTL_GIGA_MAC_VER_38:
6306 rtl_hw_start_8411(tp);
6307 break;
6308
Hayes Wangc5583862012-07-02 17:23:22 +08006309 case RTL_GIGA_MAC_VER_40:
6310 case RTL_GIGA_MAC_VER_41:
6311 rtl_hw_start_8168g_1(tp);
6312 break;
hayeswang57538c42013-04-01 22:23:40 +00006313 case RTL_GIGA_MAC_VER_42:
6314 rtl_hw_start_8168g_2(tp);
6315 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006316
hayeswang45dd95c2013-07-08 17:09:01 +08006317 case RTL_GIGA_MAC_VER_44:
6318 rtl_hw_start_8411_2(tp);
6319 break;
6320
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006321 case RTL_GIGA_MAC_VER_45:
6322 case RTL_GIGA_MAC_VER_46:
6323 rtl_hw_start_8168h_1(tp);
6324 break;
6325
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006326 case RTL_GIGA_MAC_VER_49:
6327 rtl_hw_start_8168ep_1(tp);
6328 break;
6329
6330 case RTL_GIGA_MAC_VER_50:
6331 rtl_hw_start_8168ep_2(tp);
6332 break;
6333
6334 case RTL_GIGA_MAC_VER_51:
6335 rtl_hw_start_8168ep_3(tp);
6336 break;
6337
Francois Romieu219a1e92008-06-28 11:58:39 +02006338 default:
6339 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006340 tp->dev->name, tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00006341 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006342 }
Francois Romieu07ce4062007-02-23 23:36:39 +01006343}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006344
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006345static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006346{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08006347 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02006348 { 0x01, 0, 0x6e65 },
6349 { 0x02, 0, 0x091f },
6350 { 0x03, 0, 0xc2f9 },
6351 { 0x06, 0, 0xafb5 },
6352 { 0x07, 0, 0x0e00 },
6353 { 0x19, 0, 0xec80 },
6354 { 0x01, 0, 0x2e65 },
6355 { 0x01, 0, 0x6e65 }
6356 };
6357 u8 cfg1;
6358
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006359 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006360
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006361 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006362
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006363 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006364
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006365 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02006366 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006367 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006368
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006369 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006370 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006371 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006372
Francois Romieufdf6fc02012-07-06 22:40:38 +02006373 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02006374}
6375
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006376static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006377{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006378 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006379
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006380 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006381
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006382 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
6383 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006384}
6385
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006386static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006387{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006388 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006389
Francois Romieufdf6fc02012-07-06 22:40:38 +02006390 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006391}
6392
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006393static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08006394{
6395 static const struct ephy_info e_info_8105e_1[] = {
6396 { 0x07, 0, 0x4000 },
6397 { 0x19, 0, 0x0200 },
6398 { 0x19, 0, 0x0020 },
6399 { 0x1e, 0, 0x2000 },
6400 { 0x03, 0, 0x0001 },
6401 { 0x19, 0, 0x0100 },
6402 { 0x19, 0, 0x0004 },
6403 { 0x0a, 0, 0x0020 }
6404 };
6405
Francois Romieucecb5fd2011-04-01 10:21:07 +02006406 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006407 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006408
Francois Romieucecb5fd2011-04-01 10:21:07 +02006409 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006410 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006411
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006412 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
6413 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006414
Francois Romieufdf6fc02012-07-06 22:40:38 +02006415 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08006416
6417 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006418}
6419
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006420static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08006421{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006422 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02006423 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006424}
6425
Hayes Wang7e18dca2012-03-30 14:33:02 +08006426static void rtl_hw_start_8402(struct rtl8169_private *tp)
6427{
Hayes Wang7e18dca2012-03-30 14:33:02 +08006428 static const struct ephy_info e_info_8402[] = {
6429 { 0x19, 0xffff, 0xff64 },
6430 { 0x1e, 0, 0x4000 }
6431 };
6432
6433 rtl_csi_access_enable_2(tp);
6434
6435 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006436 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006437
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006438 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
6439 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006440
Francois Romieufdf6fc02012-07-06 22:40:38 +02006441 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08006442
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006443 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006444
Francois Romieufdf6fc02012-07-06 22:40:38 +02006445 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
6446 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006447 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6448 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02006449 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6450 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006451 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08006452
6453 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006454}
6455
Hayes Wang5598bfe2012-07-02 17:23:21 +08006456static void rtl_hw_start_8106(struct rtl8169_private *tp)
6457{
Hayes Wang5598bfe2012-07-02 17:23:21 +08006458 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006459 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08006460
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006461 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
6462 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
6463 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08006464
6465 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08006466}
6467
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006468static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01006469{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006470 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
6471 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00006472
Francois Romieucecb5fd2011-04-01 10:21:07 +02006473 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08006474 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006475 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06006476 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02006477
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006478 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00006479
Heiner Kallweit12d42c52018-04-28 22:19:30 +02006480 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006481 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00006482
Francois Romieu2857ffb2008-08-02 21:08:49 +02006483 switch (tp->mac_version) {
6484 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006485 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006486 break;
6487
6488 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006489 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006490 break;
6491
6492 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006493 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006494 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08006495
6496 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006497 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006498 break;
6499 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006500 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006501 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08006502
6503 case RTL_GIGA_MAC_VER_37:
6504 rtl_hw_start_8402(tp);
6505 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08006506
6507 case RTL_GIGA_MAC_VER_39:
6508 rtl_hw_start_8106(tp);
6509 break;
hayeswang58152cd2013-04-01 22:23:42 +00006510 case RTL_GIGA_MAC_VER_43:
6511 rtl_hw_start_8168g_2(tp);
6512 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006513 case RTL_GIGA_MAC_VER_47:
6514 case RTL_GIGA_MAC_VER_48:
6515 rtl_hw_start_8168h_1(tp);
6516 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02006517 }
6518
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006519 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006520}
6521
6522static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
6523{
Francois Romieud58d46b2011-05-03 16:38:29 +02006524 struct rtl8169_private *tp = netdev_priv(dev);
6525
Francois Romieud58d46b2011-05-03 16:38:29 +02006526 if (new_mtu > ETH_DATA_LEN)
6527 rtl_hw_jumbo_enable(tp);
6528 else
6529 rtl_hw_jumbo_disable(tp);
6530
Linus Torvalds1da177e2005-04-16 15:20:36 -07006531 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00006532 netdev_update_features(dev);
6533
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006534 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006535}
6536
6537static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
6538{
Al Viro95e09182007-12-22 18:55:39 +00006539 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006540 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
6541}
6542
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006543static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
6544 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006545{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006546 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
6547 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006548
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006549 kfree(*data_buff);
6550 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006551 rtl8169_make_unusable_by_asic(desc);
6552}
6553
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006554static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006555{
6556 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
6557
Alexander Duycka0750132014-12-11 15:02:17 -08006558 /* Force memory writes to complete before releasing descriptor */
6559 dma_wmb();
6560
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006561 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006562}
6563
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006564static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006565{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006566 return (void *)ALIGN((long)data, 16);
6567}
6568
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006569static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
6570 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006571{
6572 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006573 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006574 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02006575 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006576
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006577 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006578 if (!data)
6579 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01006580
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006581 if (rtl8169_align(data) != data) {
6582 kfree(data);
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006583 data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006584 if (!data)
6585 return NULL;
6586 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006587
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006588 mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00006589 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006590 if (unlikely(dma_mapping_error(d, mapping))) {
6591 if (net_ratelimit())
6592 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006593 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006594 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006595
Heiner Kallweitd731af72018-04-17 23:26:41 +02006596 desc->addr = cpu_to_le64(mapping);
6597 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006598 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006599
6600err_out:
6601 kfree(data);
6602 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006603}
6604
6605static void rtl8169_rx_clear(struct rtl8169_private *tp)
6606{
Francois Romieu07d3f512007-02-21 22:40:46 +01006607 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006608
6609 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006610 if (tp->Rx_databuff[i]) {
6611 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006612 tp->RxDescArray + i);
6613 }
6614 }
6615}
6616
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006617static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006618{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006619 desc->opts1 |= cpu_to_le32(RingEnd);
6620}
Francois Romieu5b0384f2006-08-16 16:00:01 +02006621
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006622static int rtl8169_rx_fill(struct rtl8169_private *tp)
6623{
6624 unsigned int i;
6625
6626 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006627 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02006628
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006629 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006630 if (!data) {
6631 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006632 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006633 }
6634 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006635 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006636
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006637 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
6638 return 0;
6639
6640err_out:
6641 rtl8169_rx_clear(tp);
6642 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006643}
6644
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006645static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006646{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006647 rtl8169_init_ring_indexes(tp);
6648
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006649 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
6650 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006651
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006652 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006653}
6654
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006655static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006656 struct TxDesc *desc)
6657{
6658 unsigned int len = tx_skb->len;
6659
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006660 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
6661
Linus Torvalds1da177e2005-04-16 15:20:36 -07006662 desc->opts1 = 0x00;
6663 desc->opts2 = 0x00;
6664 desc->addr = 0x00;
6665 tx_skb->len = 0;
6666}
6667
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006668static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
6669 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006670{
6671 unsigned int i;
6672
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006673 for (i = 0; i < n; i++) {
6674 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006675 struct ring_info *tx_skb = tp->tx_skb + entry;
6676 unsigned int len = tx_skb->len;
6677
6678 if (len) {
6679 struct sk_buff *skb = tx_skb->skb;
6680
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006681 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006682 tp->TxDescArray + entry);
6683 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006684 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006685 tx_skb->skb = NULL;
6686 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006687 }
6688 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006689}
6690
6691static void rtl8169_tx_clear(struct rtl8169_private *tp)
6692{
6693 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006694 tp->cur_tx = tp->dirty_tx = 0;
6695}
6696
Francois Romieu4422bcd2012-01-26 11:23:32 +01006697static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006698{
David Howellsc4028952006-11-22 14:57:56 +00006699 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01006700 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006701
Francois Romieuda78dbf2012-01-26 14:18:23 +01006702 napi_disable(&tp->napi);
6703 netif_stop_queue(dev);
6704 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006705
françois romieuc7c2c392011-12-04 20:30:52 +00006706 rtl8169_hw_reset(tp);
6707
Francois Romieu56de4142011-03-15 17:29:31 +01006708 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006709 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01006710
Linus Torvalds1da177e2005-04-16 15:20:36 -07006711 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00006712 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006713
Francois Romieuda78dbf2012-01-26 14:18:23 +01006714 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006715 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01006716 netif_wake_queue(dev);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006717 rtl8169_check_link_status(dev, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006718}
6719
6720static void rtl8169_tx_timeout(struct net_device *dev)
6721{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006722 struct rtl8169_private *tp = netdev_priv(dev);
6723
6724 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006725}
6726
6727static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07006728 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006729{
6730 struct skb_shared_info *info = skb_shinfo(skb);
6731 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006732 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006733 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006734
6735 entry = tp->cur_tx;
6736 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006737 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006738 dma_addr_t mapping;
6739 u32 status, len;
6740 void *addr;
6741
6742 entry = (entry + 1) % NUM_TX_DESC;
6743
6744 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00006745 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00006746 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006747 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006748 if (unlikely(dma_mapping_error(d, mapping))) {
6749 if (net_ratelimit())
6750 netif_err(tp, drv, tp->dev,
6751 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006752 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006753 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006754
Francois Romieucecb5fd2011-04-01 10:21:07 +02006755 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006756 status = opts[0] | len |
6757 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006758
6759 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07006760 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006761 txd->addr = cpu_to_le64(mapping);
6762
6763 tp->tx_skb[entry].len = len;
6764 }
6765
6766 if (cur_frag) {
6767 tp->tx_skb[entry].skb = skb;
6768 txd->opts1 |= cpu_to_le32(LastFrag);
6769 }
6770
6771 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006772
6773err_out:
6774 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6775 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006776}
6777
françois romieub423e9a2013-05-18 01:24:46 +00006778static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6779{
6780 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6781}
6782
hayeswange9746042014-07-11 16:25:58 +08006783static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6784 struct net_device *dev);
6785/* r8169_csum_workaround()
6786 * The hw limites the value the transport offset. When the offset is out of the
6787 * range, calculate the checksum by sw.
6788 */
6789static void r8169_csum_workaround(struct rtl8169_private *tp,
6790 struct sk_buff *skb)
6791{
6792 if (skb_shinfo(skb)->gso_size) {
6793 netdev_features_t features = tp->dev->features;
6794 struct sk_buff *segs, *nskb;
6795
6796 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6797 segs = skb_gso_segment(skb, features);
6798 if (IS_ERR(segs) || !segs)
6799 goto drop;
6800
6801 do {
6802 nskb = segs;
6803 segs = segs->next;
6804 nskb->next = NULL;
6805 rtl8169_start_xmit(nskb, tp->dev);
6806 } while (segs);
6807
Alexander Duyckeb781392015-05-01 10:34:44 -07006808 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006809 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6810 if (skb_checksum_help(skb) < 0)
6811 goto drop;
6812
6813 rtl8169_start_xmit(skb, tp->dev);
6814 } else {
6815 struct net_device_stats *stats;
6816
6817drop:
6818 stats = &tp->dev->stats;
6819 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006820 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006821 }
6822}
6823
6824/* msdn_giant_send_check()
6825 * According to the document of microsoft, the TCP Pseudo Header excludes the
6826 * packet length for IPv6 TCP large packets.
6827 */
6828static int msdn_giant_send_check(struct sk_buff *skb)
6829{
6830 const struct ipv6hdr *ipv6h;
6831 struct tcphdr *th;
6832 int ret;
6833
6834 ret = skb_cow_head(skb, 0);
6835 if (ret)
6836 return ret;
6837
6838 ipv6h = ipv6_hdr(skb);
6839 th = tcp_hdr(skb);
6840
6841 th->check = 0;
6842 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6843
6844 return ret;
6845}
6846
6847static inline __be16 get_protocol(struct sk_buff *skb)
6848{
6849 __be16 protocol;
6850
6851 if (skb->protocol == htons(ETH_P_8021Q))
6852 protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
6853 else
6854 protocol = skb->protocol;
6855
6856 return protocol;
6857}
6858
hayeswang5888d3f2014-07-11 16:25:56 +08006859static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6860 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006861{
Michał Mirosław350fb322011-04-08 06:35:56 +00006862 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006863
Francois Romieu2b7b4312011-04-18 22:53:24 -07006864 if (mss) {
6865 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006866 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6867 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6868 const struct iphdr *ip = ip_hdr(skb);
6869
6870 if (ip->protocol == IPPROTO_TCP)
6871 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6872 else if (ip->protocol == IPPROTO_UDP)
6873 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6874 else
6875 WARN_ON_ONCE(1);
6876 }
6877
6878 return true;
6879}
6880
6881static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6882 struct sk_buff *skb, u32 *opts)
6883{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006884 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006885 u32 mss = skb_shinfo(skb)->gso_size;
6886
6887 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006888 if (transport_offset > GTTCPHO_MAX) {
6889 netif_warn(tp, tx_err, tp->dev,
6890 "Invalid transport offset 0x%x for TSO\n",
6891 transport_offset);
6892 return false;
6893 }
6894
6895 switch (get_protocol(skb)) {
6896 case htons(ETH_P_IP):
6897 opts[0] |= TD1_GTSENV4;
6898 break;
6899
6900 case htons(ETH_P_IPV6):
6901 if (msdn_giant_send_check(skb))
6902 return false;
6903
6904 opts[0] |= TD1_GTSENV6;
6905 break;
6906
6907 default:
6908 WARN_ON_ONCE(1);
6909 break;
6910 }
6911
hayeswangbdfa4ed2014-07-11 16:25:57 +08006912 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006913 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006914 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006915 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006916
françois romieub423e9a2013-05-18 01:24:46 +00006917 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006918 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00006919
hayeswange9746042014-07-11 16:25:58 +08006920 if (transport_offset > TCPHO_MAX) {
6921 netif_warn(tp, tx_err, tp->dev,
6922 "Invalid transport offset 0x%x\n",
6923 transport_offset);
6924 return false;
6925 }
6926
6927 switch (get_protocol(skb)) {
6928 case htons(ETH_P_IP):
6929 opts[1] |= TD1_IPv4_CS;
6930 ip_protocol = ip_hdr(skb)->protocol;
6931 break;
6932
6933 case htons(ETH_P_IPV6):
6934 opts[1] |= TD1_IPv6_CS;
6935 ip_protocol = ipv6_hdr(skb)->nexthdr;
6936 break;
6937
6938 default:
6939 ip_protocol = IPPROTO_RAW;
6940 break;
6941 }
6942
6943 if (ip_protocol == IPPROTO_TCP)
6944 opts[1] |= TD1_TCP_CS;
6945 else if (ip_protocol == IPPROTO_UDP)
6946 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006947 else
6948 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006949
6950 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006951 } else {
6952 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006953 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006954 }
hayeswang5888d3f2014-07-11 16:25:56 +08006955
françois romieub423e9a2013-05-18 01:24:46 +00006956 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006957}
6958
Stephen Hemminger613573252009-08-31 19:50:58 +00006959static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6960 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006961{
6962 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006963 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006964 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006965 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006966 dma_addr_t mapping;
6967 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006968 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006969 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006970
Julien Ducourthial477206a2012-05-09 00:00:06 +02006971 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006972 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006973 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006974 }
6975
6976 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006977 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006978
françois romieub423e9a2013-05-18 01:24:46 +00006979 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6980 opts[0] = DescOwn;
6981
hayeswange9746042014-07-11 16:25:58 +08006982 if (!tp->tso_csum(tp, skb, opts)) {
6983 r8169_csum_workaround(tp, skb);
6984 return NETDEV_TX_OK;
6985 }
françois romieub423e9a2013-05-18 01:24:46 +00006986
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006987 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006988 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006989 if (unlikely(dma_mapping_error(d, mapping))) {
6990 if (net_ratelimit())
6991 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006992 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006993 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006994
6995 tp->tx_skb[entry].len = len;
6996 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006997
Francois Romieu2b7b4312011-04-18 22:53:24 -07006998 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006999 if (frags < 0)
7000 goto err_dma_1;
7001 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07007002 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007003 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07007004 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007005 tp->tx_skb[entry].skb = skb;
7006 }
7007
Francois Romieu2b7b4312011-04-18 22:53:24 -07007008 txd->opts2 = cpu_to_le32(opts[1]);
7009
Richard Cochran5047fb52012-03-10 07:29:42 +00007010 skb_tx_timestamp(skb);
7011
Alexander Duycka0750132014-12-11 15:02:17 -08007012 /* Force memory writes to complete before releasing descriptor */
7013 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007014
Francois Romieucecb5fd2011-04-01 10:21:07 +02007015 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07007016 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007017 txd->opts1 = cpu_to_le32(status);
7018
Alexander Duycka0750132014-12-11 15:02:17 -08007019 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00007020 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007021
Alexander Duycka0750132014-12-11 15:02:17 -08007022 tp->cur_tx += frags + 1;
7023
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007024 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007025
David S. Miller87cda7c2015-02-22 15:54:29 -05007026 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01007027
David S. Miller87cda7c2015-02-22 15:54:29 -05007028 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01007029 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
7030 * not miss a ring update when it notices a stopped queue.
7031 */
7032 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007033 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01007034 /* Sync with rtl_tx:
7035 * - publish queue status and cur_tx ring index (write barrier)
7036 * - refresh dirty_tx ring index (read barrier).
7037 * May the current thread have a pessimistic view of the ring
7038 * status and forget to wake up queue, a racing rtl_tx thread
7039 * can't.
7040 */
Francois Romieu1e874e02012-01-27 15:05:38 +01007041 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02007042 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007043 netif_wake_queue(dev);
7044 }
7045
Stephen Hemminger613573252009-08-31 19:50:58 +00007046 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007047
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007048err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007049 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007050err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07007051 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007052 dev->stats.tx_dropped++;
7053 return NETDEV_TX_OK;
7054
7055err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007056 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007057 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00007058 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007059}
7060
7061static void rtl8169_pcierr_interrupt(struct net_device *dev)
7062{
7063 struct rtl8169_private *tp = netdev_priv(dev);
7064 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007065 u16 pci_status, pci_cmd;
7066
7067 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
7068 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
7069
Joe Perchesbf82c182010-02-09 11:49:50 +00007070 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
7071 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007072
7073 /*
7074 * The recovery sequence below admits a very elaborated explanation:
7075 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01007076 * - I did not see what else could be done;
7077 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007078 *
7079 * Feel free to adjust to your needs.
7080 */
Francois Romieua27993f2006-12-18 00:04:19 +01007081 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01007082 pci_cmd &= ~PCI_COMMAND_PARITY;
7083 else
7084 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
7085
7086 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007087
7088 pci_write_config_word(pdev, PCI_STATUS,
7089 pci_status & (PCI_STATUS_DETECTED_PARITY |
7090 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
7091 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
7092
7093 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00007094 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00007095 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007096 tp->cp_cmd &= ~PCIDAC;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007097 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007098 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007099 }
7100
françois romieue6de30d2011-01-03 15:08:37 +00007101 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01007102
Francois Romieu98ddf982012-01-31 10:47:34 +01007103 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007104}
7105
Francois Romieuda78dbf2012-01-26 14:18:23 +01007106static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007107{
7108 unsigned int dirty_tx, tx_left;
7109
Linus Torvalds1da177e2005-04-16 15:20:36 -07007110 dirty_tx = tp->dirty_tx;
7111 smp_rmb();
7112 tx_left = tp->cur_tx - dirty_tx;
7113
7114 while (tx_left > 0) {
7115 unsigned int entry = dirty_tx % NUM_TX_DESC;
7116 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007117 u32 status;
7118
Linus Torvalds1da177e2005-04-16 15:20:36 -07007119 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
7120 if (status & DescOwn)
7121 break;
7122
Alexander Duycka0750132014-12-11 15:02:17 -08007123 /* This barrier is needed to keep us from reading
7124 * any other fields out of the Tx descriptor until
7125 * we know the status of DescOwn
7126 */
7127 dma_rmb();
7128
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01007129 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007130 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007131 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05007132 u64_stats_update_begin(&tp->tx_stats.syncp);
7133 tp->tx_stats.packets++;
7134 tp->tx_stats.bytes += tx_skb->skb->len;
7135 u64_stats_update_end(&tp->tx_stats.syncp);
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07007136 dev_consume_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007137 tx_skb->skb = NULL;
7138 }
7139 dirty_tx++;
7140 tx_left--;
7141 }
7142
7143 if (tp->dirty_tx != dirty_tx) {
7144 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01007145 /* Sync with rtl8169_start_xmit:
7146 * - publish dirty_tx ring index (write barrier)
7147 * - refresh cur_tx ring index and queue status (read barrier)
7148 * May the current thread miss the stopped queue condition,
7149 * a racing xmit thread can only have a right view of the
7150 * ring status.
7151 */
Francois Romieu1e874e02012-01-27 15:05:38 +01007152 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007153 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02007154 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007155 netif_wake_queue(dev);
7156 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02007157 /*
7158 * 8168 hack: TxPoll requests are lost when the Tx packets are
7159 * too close. Let's kick an extra TxPoll request when a burst
7160 * of start_xmit activity is detected (if it is not detected,
7161 * it is slow enough). -- FR
7162 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007163 if (tp->cur_tx != dirty_tx)
7164 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007165 }
7166}
7167
Francois Romieu126fa4b2005-05-12 20:09:17 -04007168static inline int rtl8169_fragmented_frame(u32 status)
7169{
7170 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
7171}
7172
Eric Dumazetadea1ac72010-09-05 20:04:05 -07007173static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007174{
Linus Torvalds1da177e2005-04-16 15:20:36 -07007175 u32 status = opts1 & RxProtoMask;
7176
7177 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00007178 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007179 skb->ip_summed = CHECKSUM_UNNECESSARY;
7180 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07007181 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007182}
7183
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007184static struct sk_buff *rtl8169_try_rx_copy(void *data,
7185 struct rtl8169_private *tp,
7186 int pkt_size,
7187 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007188{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02007189 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01007190 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007191
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007192 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007193 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007194 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08007195 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007196 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02007197 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007198 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
7199
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007200 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007201}
7202
Francois Romieuda78dbf2012-01-26 14:18:23 +01007203static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007204{
7205 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007206 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007207
Linus Torvalds1da177e2005-04-16 15:20:36 -07007208 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007209
Timo Teräs9fba0812013-01-15 21:01:24 +00007210 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007211 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04007212 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007213 u32 status;
7214
Heiner Kallweit62028062018-04-17 23:30:29 +02007215 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007216 if (status & DescOwn)
7217 break;
Alexander Duycka0750132014-12-11 15:02:17 -08007218
7219 /* This barrier is needed to keep us from reading
7220 * any other fields out of the Rx descriptor until
7221 * we know the status of DescOwn
7222 */
7223 dma_rmb();
7224
Richard Dawe4dcb7d32005-05-27 21:12:00 +02007225 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00007226 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
7227 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007228 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007229 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02007230 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007231 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02007232 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02007233 /* RxFOVF is a reserved bit on later chip versions */
7234 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
7235 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01007236 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007237 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02007238 } else if (status & (RxRUNT | RxCRC) &&
7239 !(status & RxRWT) &&
7240 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00007241 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02007242 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007243 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007244 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00007245 dma_addr_t addr;
7246 int pkt_size;
7247
7248process_pkt:
7249 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00007250 if (likely(!(dev->features & NETIF_F_RXFCS)))
7251 pkt_size = (status & 0x00003fff) - 4;
7252 else
7253 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007254
Francois Romieu126fa4b2005-05-12 20:09:17 -04007255 /*
7256 * The driver does not support incoming fragmented
7257 * frames. They are seen as a symptom of over-mtu
7258 * sized frames.
7259 */
7260 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02007261 dev->stats.rx_dropped++;
7262 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00007263 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04007264 }
7265
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007266 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
7267 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007268 if (!skb) {
7269 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00007270 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007271 }
7272
Eric Dumazetadea1ac72010-09-05 20:04:05 -07007273 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007274 skb_put(skb, pkt_size);
7275 skb->protocol = eth_type_trans(skb, dev);
7276
Francois Romieu7a8fc772011-03-01 17:18:33 +01007277 rtl8169_rx_vlan_tag(desc, skb);
7278
françois romieu39174292015-11-11 23:35:18 +01007279 if (skb->pkt_type == PACKET_MULTICAST)
7280 dev->stats.multicast++;
7281
Francois Romieu56de4142011-03-15 17:29:31 +01007282 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007283
Junchang Wang8027aa22012-03-04 23:30:32 +01007284 u64_stats_update_begin(&tp->rx_stats.syncp);
7285 tp->rx_stats.packets++;
7286 tp->rx_stats.bytes += pkt_size;
7287 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007288 }
françois romieuce11ff52013-01-24 13:30:06 +00007289release_descriptor:
7290 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02007291 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007292 }
7293
7294 count = cur_rx - tp->cur_rx;
7295 tp->cur_rx = cur_rx;
7296
Linus Torvalds1da177e2005-04-16 15:20:36 -07007297 return count;
7298}
7299
Francois Romieu07d3f512007-02-21 22:40:46 +01007300static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007301{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02007302 struct rtl8169_private *tp = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007303 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01007304 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007305
Francois Romieu9085cdfa2012-01-26 12:59:08 +01007306 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007307 if (status && status != 0xffff) {
7308 status &= RTL_EVENT_NAPI | tp->event_slow;
7309 if (status) {
7310 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00007311
Francois Romieuda78dbf2012-01-26 14:18:23 +01007312 rtl_irq_disable(tp);
Heiner Kallweit9a899a32018-04-17 23:21:01 +02007313 napi_schedule_irqoff(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007314 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007315 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007316 return IRQ_RETVAL(handled);
7317}
7318
Francois Romieuda78dbf2012-01-26 14:18:23 +01007319/*
7320 * Workqueue context.
7321 */
7322static void rtl_slow_event_work(struct rtl8169_private *tp)
7323{
7324 struct net_device *dev = tp->dev;
7325 u16 status;
7326
7327 status = rtl_get_events(tp) & tp->event_slow;
7328 rtl_ack_events(tp, status);
7329
7330 if (unlikely(status & RxFIFOOver)) {
7331 switch (tp->mac_version) {
7332 /* Work around for rx fifo overflow */
7333 case RTL_GIGA_MAC_VER_11:
7334 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01007335 /* XXX - Hack alert. See rtl_task(). */
7336 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007337 default:
7338 break;
7339 }
7340 }
7341
7342 if (unlikely(status & SYSErr))
7343 rtl8169_pcierr_interrupt(dev);
7344
7345 if (status & LinkChg)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007346 rtl8169_check_link_status(dev, tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007347
françois romieu7dbb4912012-06-09 10:53:16 +00007348 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007349}
7350
Francois Romieu4422bcd2012-01-26 11:23:32 +01007351static void rtl_task(struct work_struct *work)
7352{
Francois Romieuda78dbf2012-01-26 14:18:23 +01007353 static const struct {
7354 int bitnr;
7355 void (*action)(struct rtl8169_private *);
7356 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01007357 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01007358 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
7359 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
7360 { RTL_FLAG_TASK_PHY_PENDING, rtl_phy_work }
7361 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01007362 struct rtl8169_private *tp =
7363 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007364 struct net_device *dev = tp->dev;
7365 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01007366
Francois Romieuda78dbf2012-01-26 14:18:23 +01007367 rtl_lock_work(tp);
7368
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007369 if (!netif_running(dev) ||
7370 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01007371 goto out_unlock;
7372
7373 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
7374 bool pending;
7375
Francois Romieuda78dbf2012-01-26 14:18:23 +01007376 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007377 if (pending)
7378 rtl_work[i].action(tp);
7379 }
7380
7381out_unlock:
7382 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01007383}
7384
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007385static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007386{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007387 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
7388 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01007389 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
7390 int work_done= 0;
7391 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007392
Francois Romieuda78dbf2012-01-26 14:18:23 +01007393 status = rtl_get_events(tp);
7394 rtl_ack_events(tp, status & ~tp->event_slow);
7395
7396 if (status & RTL_EVENT_NAPI_RX)
7397 work_done = rtl_rx(dev, tp, (u32) budget);
7398
7399 if (status & RTL_EVENT_NAPI_TX)
7400 rtl_tx(dev, tp);
7401
7402 if (status & tp->event_slow) {
7403 enable_mask &= ~tp->event_slow;
7404
7405 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
7406 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007407
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007408 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08007409 napi_complete_done(napi, work_done);
David Dillowf11a3772009-05-22 15:29:34 +00007410
Francois Romieuda78dbf2012-01-26 14:18:23 +01007411 rtl_irq_enable(tp, enable_mask);
7412 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007413 }
7414
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007415 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007416}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007417
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007418static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02007419{
7420 struct rtl8169_private *tp = netdev_priv(dev);
7421
7422 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
7423 return;
7424
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007425 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
7426 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02007427}
7428
Linus Torvalds1da177e2005-04-16 15:20:36 -07007429static void rtl8169_down(struct net_device *dev)
7430{
7431 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007432
Francois Romieu4876cc12011-03-11 21:07:11 +01007433 del_timer_sync(&tp->timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007434
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01007435 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007436 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007437
Hayes Wang92fc43b2011-07-06 15:58:03 +08007438 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00007439 /*
7440 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01007441 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
7442 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00007443 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007444 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007445
Linus Torvalds1da177e2005-04-16 15:20:36 -07007446 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01007447 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007448
Linus Torvalds1da177e2005-04-16 15:20:36 -07007449 rtl8169_tx_clear(tp);
7450
7451 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00007452
7453 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007454}
7455
7456static int rtl8169_close(struct net_device *dev)
7457{
7458 struct rtl8169_private *tp = netdev_priv(dev);
7459 struct pci_dev *pdev = tp->pci_dev;
7460
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007461 pm_runtime_get_sync(&pdev->dev);
7462
Francois Romieucecb5fd2011-04-01 10:21:07 +02007463 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007464 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08007465
Francois Romieuda78dbf2012-01-26 14:18:23 +01007466 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007467 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007468
Linus Torvalds1da177e2005-04-16 15:20:36 -07007469 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007470 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007471
Lekensteyn4ea72442013-07-22 09:53:30 +02007472 cancel_work_sync(&tp->wk.work);
7473
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02007474 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007475
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00007476 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
7477 tp->RxPhyAddr);
7478 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
7479 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007480 tp->TxDescArray = NULL;
7481 tp->RxDescArray = NULL;
7482
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007483 pm_runtime_put_sync(&pdev->dev);
7484
Linus Torvalds1da177e2005-04-16 15:20:36 -07007485 return 0;
7486}
7487
Francois Romieudc1c00c2012-03-08 10:06:18 +01007488#ifdef CONFIG_NET_POLL_CONTROLLER
7489static void rtl8169_netpoll(struct net_device *dev)
7490{
7491 struct rtl8169_private *tp = netdev_priv(dev);
7492
Heiner Kallweit29274992018-02-28 20:43:38 +01007493 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), dev);
Francois Romieudc1c00c2012-03-08 10:06:18 +01007494}
7495#endif
7496
Francois Romieudf43ac72012-03-08 09:48:40 +01007497static int rtl_open(struct net_device *dev)
7498{
7499 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01007500 struct pci_dev *pdev = tp->pci_dev;
7501 int retval = -ENOMEM;
7502
7503 pm_runtime_get_sync(&pdev->dev);
7504
7505 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02007506 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01007507 * dma_alloc_coherent provides more.
7508 */
7509 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
7510 &tp->TxPhyAddr, GFP_KERNEL);
7511 if (!tp->TxDescArray)
7512 goto err_pm_runtime_put;
7513
7514 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
7515 &tp->RxPhyAddr, GFP_KERNEL);
7516 if (!tp->RxDescArray)
7517 goto err_free_tx_0;
7518
Heiner Kallweitb1127e62018-04-17 23:23:35 +02007519 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01007520 if (retval < 0)
7521 goto err_free_rx_1;
7522
7523 INIT_WORK(&tp->wk.work, rtl_task);
7524
7525 smp_mb();
7526
7527 rtl_request_firmware(tp);
7528
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02007529 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007530 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01007531 if (retval < 0)
7532 goto err_release_fw_2;
7533
7534 rtl_lock_work(tp);
7535
7536 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7537
7538 napi_enable(&tp->napi);
7539
7540 rtl8169_init_phy(dev, tp);
7541
Francois Romieudf43ac72012-03-08 09:48:40 +01007542 rtl_pll_power_up(tp);
7543
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007544 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01007545
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007546 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007547 netif_warn(tp, hw, dev, "counter reset/update failed\n");
7548
Francois Romieudf43ac72012-03-08 09:48:40 +01007549 netif_start_queue(dev);
7550
7551 rtl_unlock_work(tp);
7552
7553 tp->saved_wolopts = 0;
Heiner Kallweita92a0842018-01-08 21:39:13 +01007554 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01007555
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007556 rtl8169_check_link_status(dev, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01007557out:
7558 return retval;
7559
7560err_release_fw_2:
7561 rtl_release_firmware(tp);
7562 rtl8169_rx_clear(tp);
7563err_free_rx_1:
7564 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
7565 tp->RxPhyAddr);
7566 tp->RxDescArray = NULL;
7567err_free_tx_0:
7568 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
7569 tp->TxPhyAddr);
7570 tp->TxDescArray = NULL;
7571err_pm_runtime_put:
7572 pm_runtime_put_noidle(&pdev->dev);
7573 goto out;
7574}
7575
stephen hemmingerbc1f4472017-01-06 19:12:52 -08007576static void
Junchang Wang8027aa22012-03-04 23:30:32 +01007577rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007578{
7579 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007580 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02007581 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01007582 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007583
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007584 pm_runtime_get_noresume(&pdev->dev);
7585
7586 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007587 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02007588
Junchang Wang8027aa22012-03-04 23:30:32 +01007589 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007590 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007591 stats->rx_packets = tp->rx_stats.packets;
7592 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007593 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007594
Junchang Wang8027aa22012-03-04 23:30:32 +01007595 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007596 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007597 stats->tx_packets = tp->tx_stats.packets;
7598 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007599 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007600
7601 stats->rx_dropped = dev->stats.rx_dropped;
7602 stats->tx_dropped = dev->stats.tx_dropped;
7603 stats->rx_length_errors = dev->stats.rx_length_errors;
7604 stats->rx_errors = dev->stats.rx_errors;
7605 stats->rx_crc_errors = dev->stats.rx_crc_errors;
7606 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
7607 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02007608 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01007609
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007610 /*
7611 * Fetch additonal counter values missing in stats collected by driver
7612 * from tally counters.
7613 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007614 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007615 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007616
7617 /*
7618 * Subtract values fetched during initalization.
7619 * See rtl8169_init_counter_offsets for a description why we do that.
7620 */
Corinna Vinschen42020322015-09-10 10:47:35 +02007621 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007622 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02007623 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007624 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02007625 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007626 le16_to_cpu(tp->tc_offset.tx_aborted);
7627
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007628 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007629}
7630
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007631static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01007632{
françois romieu065c27c2011-01-03 15:08:12 +00007633 struct rtl8169_private *tp = netdev_priv(dev);
7634
Francois Romieu5d06a992006-02-23 00:47:58 +01007635 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007636 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01007637
7638 netif_device_detach(dev);
7639 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007640
7641 rtl_lock_work(tp);
7642 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007643 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007644 rtl_unlock_work(tp);
7645
7646 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007647}
Francois Romieu5d06a992006-02-23 00:47:58 +01007648
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007649#ifdef CONFIG_PM
7650
7651static int rtl8169_suspend(struct device *device)
7652{
7653 struct pci_dev *pdev = to_pci_dev(device);
7654 struct net_device *dev = pci_get_drvdata(pdev);
7655
7656 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02007657
Francois Romieu5d06a992006-02-23 00:47:58 +01007658 return 0;
7659}
7660
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007661static void __rtl8169_resume(struct net_device *dev)
7662{
françois romieu065c27c2011-01-03 15:08:12 +00007663 struct rtl8169_private *tp = netdev_priv(dev);
7664
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007665 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00007666
7667 rtl_pll_power_up(tp);
7668
Artem Savkovcff4c162012-04-03 10:29:11 +00007669 rtl_lock_work(tp);
7670 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007671 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00007672 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007673
Francois Romieu98ddf982012-01-31 10:47:34 +01007674 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007675}
7676
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007677static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01007678{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007679 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01007680 struct net_device *dev = pci_get_drvdata(pdev);
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00007681 struct rtl8169_private *tp = netdev_priv(dev);
7682
7683 rtl8169_init_phy(dev, tp);
Francois Romieu5d06a992006-02-23 00:47:58 +01007684
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007685 if (netif_running(dev))
7686 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01007687
Francois Romieu5d06a992006-02-23 00:47:58 +01007688 return 0;
7689}
7690
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007691static int rtl8169_runtime_suspend(struct device *device)
7692{
7693 struct pci_dev *pdev = to_pci_dev(device);
7694 struct net_device *dev = pci_get_drvdata(pdev);
7695 struct rtl8169_private *tp = netdev_priv(dev);
7696
Heiner Kallweita92a0842018-01-08 21:39:13 +01007697 if (!tp->TxDescArray) {
7698 rtl_pll_power_down(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007699 return 0;
Heiner Kallweita92a0842018-01-08 21:39:13 +01007700 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007701
Francois Romieuda78dbf2012-01-26 14:18:23 +01007702 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007703 tp->saved_wolopts = __rtl8169_get_wol(tp);
7704 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007705 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007706
7707 rtl8169_net_suspend(dev);
7708
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007709 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007710 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007711 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007712
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007713 return 0;
7714}
7715
7716static int rtl8169_runtime_resume(struct device *device)
7717{
7718 struct pci_dev *pdev = to_pci_dev(device);
7719 struct net_device *dev = pci_get_drvdata(pdev);
7720 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08007721 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007722
7723 if (!tp->TxDescArray)
7724 return 0;
7725
Francois Romieuda78dbf2012-01-26 14:18:23 +01007726 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007727 __rtl8169_set_wol(tp, tp->saved_wolopts);
7728 tp->saved_wolopts = 0;
Francois Romieuda78dbf2012-01-26 14:18:23 +01007729 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007730
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00007731 rtl8169_init_phy(dev, tp);
7732
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007733 __rtl8169_resume(dev);
7734
7735 return 0;
7736}
7737
7738static int rtl8169_runtime_idle(struct device *device)
7739{
7740 struct pci_dev *pdev = to_pci_dev(device);
7741 struct net_device *dev = pci_get_drvdata(pdev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007742
Heiner Kallweita92a0842018-01-08 21:39:13 +01007743 if (!netif_running(dev) || !netif_carrier_ok(dev))
7744 pm_schedule_suspend(device, 10000);
7745
7746 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007747}
7748
Alexey Dobriyan47145212009-12-14 18:00:08 -08007749static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02007750 .suspend = rtl8169_suspend,
7751 .resume = rtl8169_resume,
7752 .freeze = rtl8169_suspend,
7753 .thaw = rtl8169_resume,
7754 .poweroff = rtl8169_suspend,
7755 .restore = rtl8169_resume,
7756 .runtime_suspend = rtl8169_runtime_suspend,
7757 .runtime_resume = rtl8169_runtime_resume,
7758 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007759};
7760
7761#define RTL8169_PM_OPS (&rtl8169_pm_ops)
7762
7763#else /* !CONFIG_PM */
7764
7765#define RTL8169_PM_OPS NULL
7766
7767#endif /* !CONFIG_PM */
7768
David S. Miller1805b2f2011-10-24 18:18:09 -04007769static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7770{
David S. Miller1805b2f2011-10-24 18:18:09 -04007771 /* WoL fails with 8168b when the receiver is disabled. */
7772 switch (tp->mac_version) {
7773 case RTL_GIGA_MAC_VER_11:
7774 case RTL_GIGA_MAC_VER_12:
7775 case RTL_GIGA_MAC_VER_17:
7776 pci_clear_master(tp->pci_dev);
7777
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007778 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007779 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007780 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04007781 break;
7782 default:
7783 break;
7784 }
7785}
7786
Francois Romieu1765f952008-09-13 17:21:40 +02007787static void rtl_shutdown(struct pci_dev *pdev)
7788{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007789 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007790 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02007791
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007792 rtl8169_net_suspend(dev);
7793
Francois Romieucecb5fd2011-04-01 10:21:07 +02007794 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007795 rtl_rar_set(tp, dev->perm_addr);
7796
Hayes Wang92fc43b2011-07-06 15:58:03 +08007797 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007798
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007799 if (system_state == SYSTEM_POWER_OFF) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007800 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
7801 rtl_wol_suspend_quirk(tp);
7802 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007803 }
7804
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007805 pci_wake_from_d3(pdev, true);
7806 pci_set_power_state(pdev, PCI_D3hot);
7807 }
7808}
Francois Romieu5d06a992006-02-23 00:47:58 +01007809
Bill Pembertonbaf63292012-12-03 09:23:28 -05007810static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007811{
7812 struct net_device *dev = pci_get_drvdata(pdev);
7813 struct rtl8169_private *tp = netdev_priv(dev);
7814
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007815 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007816 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007817
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007818 netif_napi_del(&tp->napi);
7819
Francois Romieue27566e2012-03-08 09:54:01 +01007820 unregister_netdev(dev);
7821
7822 rtl_release_firmware(tp);
7823
7824 if (pci_dev_run_wake(pdev))
7825 pm_runtime_get_noresume(&pdev->dev);
7826
7827 /* restore original MAC address */
7828 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007829}
7830
Francois Romieufa9c3852012-03-08 10:01:50 +01007831static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007832 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007833 .ndo_stop = rtl8169_close,
7834 .ndo_get_stats64 = rtl8169_get_stats64,
7835 .ndo_start_xmit = rtl8169_start_xmit,
7836 .ndo_tx_timeout = rtl8169_tx_timeout,
7837 .ndo_validate_addr = eth_validate_addr,
7838 .ndo_change_mtu = rtl8169_change_mtu,
7839 .ndo_fix_features = rtl8169_fix_features,
7840 .ndo_set_features = rtl8169_set_features,
7841 .ndo_set_mac_address = rtl_set_mac_address,
7842 .ndo_do_ioctl = rtl8169_ioctl,
7843 .ndo_set_rx_mode = rtl_set_rx_mode,
7844#ifdef CONFIG_NET_POLL_CONTROLLER
7845 .ndo_poll_controller = rtl8169_netpoll,
7846#endif
7847
7848};
7849
Francois Romieu31fa8b12012-03-08 10:09:40 +01007850static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007851 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007852 u16 event_slow;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007853 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007854 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007855 u8 default_ver;
7856} rtl_cfg_infos [] = {
7857 [RTL_CFG_0] = {
7858 .hw_start = rtl_hw_start_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007859 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007860 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007861 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007862 .default_ver = RTL_GIGA_MAC_VER_01,
7863 },
7864 [RTL_CFG_1] = {
7865 .hw_start = rtl_hw_start_8168,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007866 .event_slow = SYSErr | LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007867 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007868 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007869 .default_ver = RTL_GIGA_MAC_VER_11,
7870 },
7871 [RTL_CFG_2] = {
7872 .hw_start = rtl_hw_start_8101,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007873 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
7874 PCSTimeout,
Francois Romieu50970832017-10-27 13:24:49 +03007875 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007876 .default_ver = RTL_GIGA_MAC_VER_13,
7877 }
7878};
7879
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007880static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007881{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007882 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007883
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007884 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007885 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
7886 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
7887 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007888 flags = PCI_IRQ_LEGACY;
7889 } else {
7890 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007891 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007892
7893 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007894}
7895
Hayes Wangc5583862012-07-02 17:23:22 +08007896DECLARE_RTL_COND(rtl_link_list_ready_cond)
7897{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007898 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007899}
7900
7901DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7902{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007903 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08007904}
7905
Bill Pembertonbaf63292012-12-03 09:23:28 -05007906static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007907{
Hayes Wangc5583862012-07-02 17:23:22 +08007908 u32 data;
7909
7910 tp->ocp_base = OCP_STD_PHY_BASE;
7911
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007912 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007913
7914 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7915 return;
7916
7917 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7918 return;
7919
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007920 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007921 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007922 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007923
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007924 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007925 data &= ~(1 << 14);
7926 r8168_mac_ocp_write(tp, 0xe8de, data);
7927
7928 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7929 return;
7930
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007931 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007932 data |= (1 << 15);
7933 r8168_mac_ocp_write(tp, 0xe8de, data);
7934
7935 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7936 return;
7937}
7938
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007939static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7940{
7941 rtl8168ep_stop_cmac(tp);
7942 rtl_hw_init_8168g(tp);
7943}
7944
Bill Pembertonbaf63292012-12-03 09:23:28 -05007945static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007946{
7947 switch (tp->mac_version) {
7948 case RTL_GIGA_MAC_VER_40:
7949 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00007950 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00007951 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08007952 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007953 case RTL_GIGA_MAC_VER_45:
7954 case RTL_GIGA_MAC_VER_46:
7955 case RTL_GIGA_MAC_VER_47:
7956 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007957 rtl_hw_init_8168g(tp);
7958 break;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08007959 case RTL_GIGA_MAC_VER_49:
7960 case RTL_GIGA_MAC_VER_50:
7961 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007962 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007963 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007964 default:
7965 break;
7966 }
7967}
7968
hayeswang929a0312014-09-16 11:40:47 +08007969static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007970{
7971 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007972 struct rtl8169_private *tp;
7973 struct mii_if_info *mii;
7974 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007975 int chipset, region, i;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007976 int rc;
7977
7978 if (netif_msg_drv(&debug)) {
7979 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
7980 MODULENAME, RTL8169_VERSION);
7981 }
7982
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007983 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7984 if (!dev)
7985 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007986
7987 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007988 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007989 tp = netdev_priv(dev);
7990 tp->dev = dev;
7991 tp->pci_dev = pdev;
7992 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
7993
7994 mii = &tp->mii;
7995 mii->dev = dev;
7996 mii->mdio_read = rtl_mdio_read;
7997 mii->mdio_write = rtl_mdio_write;
7998 mii->phy_id_mask = 0x1f;
7999 mii->reg_num_mask = 0x1f;
Heiner Kallweit14967f92018-02-28 07:55:20 +01008000 mii->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008001
8002 /* disable ASPM completely as that cause random device stop working
8003 * problems as well as full system hangs for some PCIe devices users */
8004 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
8005 PCIE_LINK_STATE_CLKPM);
8006
8007 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008008 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008009 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02008010 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008011 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008012 }
8013
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008014 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02008015 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01008016
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02008017 /* use first MMIO region */
8018 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
8019 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02008020 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008021 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008022 }
8023
8024 /* check for weird/broken PCI region reporting */
8025 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02008026 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008027 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008028 }
8029
Andy Shevchenko93a00d42018-03-01 13:27:35 +02008030 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008031 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02008032 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008033 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008034 }
8035
Andy Shevchenko93a00d42018-03-01 13:27:35 +02008036 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01008037
8038 if (!pci_is_pcie(pdev))
Heiner Kallweit22148df2018-04-22 17:15:15 +02008039 dev_info(&pdev->dev, "not PCI Express\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01008040
8041 /* Identify chip attached to board */
Heiner Kallweit22148df2018-04-22 17:15:15 +02008042 rtl8169_get_mac_version(tp, cfg->default_ver);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008043
Heiner Kallweit0ae09742018-04-28 22:19:26 +02008044 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008045
8046 if ((sizeof(dma_addr_t) > 4) &&
8047 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
8048 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01008049 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
8050 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008051
8052 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
8053 if (!pci_is_pcie(pdev))
8054 tp->cp_cmd |= PCIDAC;
8055 dev->features |= NETIF_F_HIGHDMA;
8056 } else {
8057 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
8058 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02008059 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008060 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008061 }
8062 }
8063
Francois Romieu3b6cf252012-03-08 09:59:04 +01008064 rtl_init_rxcfg(tp);
8065
8066 rtl_irq_disable(tp);
8067
Hayes Wangc5583862012-07-02 17:23:22 +08008068 rtl_hw_initialize(tp);
8069
Francois Romieu3b6cf252012-03-08 09:59:04 +01008070 rtl_hw_reset(tp);
8071
8072 rtl_ack_events(tp, 0xffff);
8073
8074 pci_set_master(pdev);
8075
Francois Romieu3b6cf252012-03-08 09:59:04 +01008076 rtl_init_mdio_ops(tp);
8077 rtl_init_pll_power_ops(tp);
8078 rtl_init_jumbo_ops(tp);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08008079 rtl_init_csi_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008080
8081 rtl8169_print_mac_version(tp);
8082
8083 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008084
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01008085 rc = rtl_alloc_irq(tp);
8086 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02008087 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01008088 return rc;
8089 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01008090
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01008091 /* override BIOS settings, use userspace tools to enable WOL */
8092 __rtl8169_set_wol(tp, 0);
8093
Francois Romieu3b6cf252012-03-08 09:59:04 +01008094 if (rtl_tbi_enabled(tp)) {
8095 tp->set_speed = rtl8169_set_speed_tbi;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01008096 tp->get_link_ksettings = rtl8169_get_link_ksettings_tbi;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008097 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
8098 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
8099 tp->link_ok = rtl8169_tbi_link_ok;
8100 tp->do_ioctl = rtl_tbi_ioctl;
8101 } else {
8102 tp->set_speed = rtl8169_set_speed_xmii;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01008103 tp->get_link_ksettings = rtl8169_get_link_ksettings_xmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008104 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
8105 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
8106 tp->link_ok = rtl8169_xmii_link_ok;
8107 tp->do_ioctl = rtl_xmii_ioctl;
8108 }
8109
8110 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05008111 u64_stats_init(&tp->rx_stats.syncp);
8112 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008113
8114 /* Get MAC address */
Chun-Hao Lin89cceb22014-10-01 23:17:15 +08008115 if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
8116 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
8117 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
8118 tp->mac_version == RTL_GIGA_MAC_VER_38 ||
8119 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
8120 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
8121 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
8122 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
8123 tp->mac_version == RTL_GIGA_MAC_VER_44 ||
8124 tp->mac_version == RTL_GIGA_MAC_VER_45 ||
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008125 tp->mac_version == RTL_GIGA_MAC_VER_46 ||
8126 tp->mac_version == RTL_GIGA_MAC_VER_47 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008127 tp->mac_version == RTL_GIGA_MAC_VER_48 ||
8128 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
8129 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
8130 tp->mac_version == RTL_GIGA_MAC_VER_51) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008131 u16 mac_addr[3];
8132
Chun-Hao Lin05b96872014-10-01 23:17:12 +08008133 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
8134 *(u16 *)&mac_addr[2] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008135
8136 if (is_valid_ether_addr((u8 *)mac_addr))
8137 rtl_rar_set(tp, (u8 *)mac_addr);
8138 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01008139 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008140 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008141
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00008142 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008143 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008144
Heiner Kallweit37621492018-04-17 23:20:03 +02008145 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008146
8147 /* don't enable SG, IP_CSUM and TSO by default - it might not work
8148 * properly for all devices */
8149 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00008150 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008151
8152 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00008153 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
8154 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008155 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
8156 NETIF_F_HIGHDMA;
8157
hayeswang929a0312014-09-16 11:40:47 +08008158 tp->cp_cmd |= RxChkSum | RxVlan;
8159
8160 /*
8161 * Pretend we are using VLANs; This bypasses a nasty bug where
8162 * Interrupts stop flowing on high load on 8110SCd controllers.
8163 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01008164 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08008165 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00008166 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008167
Heiner Kallweita4328dd2018-04-17 23:33:03 +02008168 switch (rtl_chip_infos[chipset].txd_version) {
8169 case RTL_TD_0:
hayeswang5888d3f2014-07-11 16:25:56 +08008170 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02008171 break;
8172 case RTL_TD_1:
hayeswang5888d3f2014-07-11 16:25:56 +08008173 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08008174 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02008175 break;
8176 default:
hayeswang5888d3f2014-07-11 16:25:56 +08008177 WARN_ON_ONCE(1);
Heiner Kallweita4328dd2018-04-17 23:33:03 +02008178 }
hayeswang5888d3f2014-07-11 16:25:56 +08008179
Francois Romieu3b6cf252012-03-08 09:59:04 +01008180 dev->hw_features |= NETIF_F_RXALL;
8181 dev->hw_features |= NETIF_F_RXFCS;
8182
Jarod Wilsonc7315a92016-10-17 15:54:09 -04008183 /* MTU range: 60 - hw-specific max */
8184 dev->min_mtu = ETH_ZLEN;
8185 dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;
8186
Francois Romieu3b6cf252012-03-08 09:59:04 +01008187 tp->hw_start = cfg->hw_start;
8188 tp->event_slow = cfg->event_slow;
Francois Romieu50970832017-10-27 13:24:49 +03008189 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008190
Kees Cook9de36cc2017-10-25 03:53:12 -07008191 timer_setup(&tp->timer, rtl8169_phy_timer, 0);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008192
8193 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
8194
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008195 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
8196 &tp->counters_phys_addr,
8197 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01008198 if (!tp->counters)
8199 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02008200
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02008201 pci_set_drvdata(pdev, dev);
8202
Francois Romieu3b6cf252012-03-08 09:59:04 +01008203 rc = register_netdev(dev);
8204 if (rc < 0)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01008205 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008206
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02008207 netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
8208 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit90b989c2018-04-17 23:32:15 +02008209 (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
Heiner Kallweit29274992018-02-28 20:43:38 +01008210 pci_irq_vector(pdev, 0));
Francois Romieu3b6cf252012-03-08 09:59:04 +01008211 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
8212 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
8213 "tx checksumming: %s]\n",
8214 rtl_chip_infos[chipset].jumbo_max,
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02008215 tp->mac_version <= RTL_GIGA_MAC_VER_06 ? "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01008216 }
8217
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01008218 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01008219 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008220
Francois Romieu3b6cf252012-03-08 09:59:04 +01008221 netif_carrier_off(dev);
8222
Heiner Kallweita92a0842018-01-08 21:39:13 +01008223 if (pci_dev_run_wake(pdev))
8224 pm_runtime_put_sync(&pdev->dev);
8225
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008226 return 0;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008227}
8228
Linus Torvalds1da177e2005-04-16 15:20:36 -07008229static struct pci_driver rtl8169_pci_driver = {
8230 .name = MODULENAME,
8231 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01008232 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05008233 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02008234 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00008235 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07008236};
8237
Devendra Naga3eeb7da2012-10-26 09:27:42 +00008238module_pci_driver(rtl8169_pci_driver);