blob: f46bf11873391b053e87b9f93f4d90d6919cc50d [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020016#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/delay.h>
18#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020019#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/if_vlan.h>
21#include <linux/crc32.h>
22#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020023#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/ip.h>
25#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000026#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000028#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000029#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040030#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080031#include <linux/ipv6.h>
32#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
françois romieubca03d52011-01-03 15:07:31 +000036#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
37#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000038#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
39#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080040#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080041#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
42#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080043#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080044#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080045#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080046#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080047#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000048#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000049#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000050#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080051#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
52#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
53#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
54#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000055
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020056#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070057 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020058
Linus Torvalds1da177e2005-04-16 15:20:36 -070059/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
60 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050061static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Michal Schmidtaee77e42012-09-09 13:55:26 +000063#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
65
66#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020067#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000069#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
71#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
72
Linus Torvalds1da177e2005-04-16 15:20:36 -070073/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020074#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
75#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
76#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
77#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
78#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
79#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +020082 RTL_GIGA_MAC_VER_01 = 0,
83 RTL_GIGA_MAC_VER_02,
84 RTL_GIGA_MAC_VER_03,
85 RTL_GIGA_MAC_VER_04,
86 RTL_GIGA_MAC_VER_05,
87 RTL_GIGA_MAC_VER_06,
88 RTL_GIGA_MAC_VER_07,
89 RTL_GIGA_MAC_VER_08,
90 RTL_GIGA_MAC_VER_09,
91 RTL_GIGA_MAC_VER_10,
92 RTL_GIGA_MAC_VER_11,
93 RTL_GIGA_MAC_VER_12,
94 RTL_GIGA_MAC_VER_13,
95 RTL_GIGA_MAC_VER_14,
96 RTL_GIGA_MAC_VER_15,
97 RTL_GIGA_MAC_VER_16,
98 RTL_GIGA_MAC_VER_17,
99 RTL_GIGA_MAC_VER_18,
100 RTL_GIGA_MAC_VER_19,
101 RTL_GIGA_MAC_VER_20,
102 RTL_GIGA_MAC_VER_21,
103 RTL_GIGA_MAC_VER_22,
104 RTL_GIGA_MAC_VER_23,
105 RTL_GIGA_MAC_VER_24,
106 RTL_GIGA_MAC_VER_25,
107 RTL_GIGA_MAC_VER_26,
108 RTL_GIGA_MAC_VER_27,
109 RTL_GIGA_MAC_VER_28,
110 RTL_GIGA_MAC_VER_29,
111 RTL_GIGA_MAC_VER_30,
112 RTL_GIGA_MAC_VER_31,
113 RTL_GIGA_MAC_VER_32,
114 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800115 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800116 RTL_GIGA_MAC_VER_35,
117 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800118 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800119 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800120 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800121 RTL_GIGA_MAC_VER_40,
122 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000123 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000124 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800125 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800126 RTL_GIGA_MAC_VER_45,
127 RTL_GIGA_MAC_VER_46,
128 RTL_GIGA_MAC_VER_47,
129 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800130 RTL_GIGA_MAC_VER_49,
131 RTL_GIGA_MAC_VER_50,
132 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200133 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134};
135
Francois Romieud58d46b2011-05-03 16:38:29 +0200136#define JUMBO_1K ETH_DATA_LEN
137#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
138#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
139#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
140#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
141
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800142static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200144 const char *fw_name;
145} rtl_chip_infos[] = {
146 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200147 [RTL_GIGA_MAC_VER_01] = {"RTL8169" },
148 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
149 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
150 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
151 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
152 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200153 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200154 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
155 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
156 [RTL_GIGA_MAC_VER_09] = {"RTL8102e" },
157 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
158 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
159 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
160 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
161 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
162 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
163 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
164 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
165 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
166 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
167 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
168 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
169 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
170 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
171 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
172 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
173 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
174 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
175 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
176 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
177 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
178 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
179 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
180 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
181 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
182 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
183 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
184 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
185 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
186 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
187 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
188 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
189 [RTL_GIGA_MAC_VER_42] = {"RTL8168g/8111g", FIRMWARE_8168G_3},
190 [RTL_GIGA_MAC_VER_43] = {"RTL8106e", FIRMWARE_8106E_2},
191 [RTL_GIGA_MAC_VER_44] = {"RTL8411", FIRMWARE_8411_2 },
192 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
193 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
194 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
195 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
196 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
197 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
198 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Francois Romieubcf0bf92006-07-26 23:14:13 +0200201enum cfg_version {
202 RTL_CFG_0 = 0x00,
203 RTL_CFG_1,
204 RTL_CFG_2
205};
206
Benoit Taine9baa3c32014-08-08 15:56:03 +0200207static const struct pci_device_id rtl8169_pci_tbl[] = {
Kai-Heng Feng36352992019-01-02 14:45:07 +0800208 { PCI_VDEVICE(REALTEK, 0x2502), RTL_CFG_1 },
209 { PCI_VDEVICE(REALTEK, 0x2600), RTL_CFG_1 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100210 { PCI_VDEVICE(REALTEK, 0x8129), RTL_CFG_0 },
211 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_2 },
212 { PCI_VDEVICE(REALTEK, 0x8161), RTL_CFG_1 },
213 { PCI_VDEVICE(REALTEK, 0x8167), RTL_CFG_0 },
214 { PCI_VDEVICE(REALTEK, 0x8168), RTL_CFG_1 },
215 { PCI_VDEVICE(NCUBE, 0x8168), RTL_CFG_1 },
216 { PCI_VDEVICE(REALTEK, 0x8169), RTL_CFG_0 },
217 { PCI_VENDOR_ID_DLINK, 0x4300,
218 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
219 { PCI_VDEVICE(DLINK, 0x4300), RTL_CFG_0 },
220 { PCI_VDEVICE(DLINK, 0x4302), RTL_CFG_0 },
221 { PCI_VDEVICE(AT, 0xc107), RTL_CFG_0 },
222 { PCI_VDEVICE(USR, 0x0116), RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200223 { PCI_VENDOR_ID_LINKSYS, 0x1032,
224 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100225 { 0x0001, 0x8168,
226 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100227 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228};
229
230MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
231
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200232static struct {
233 u32 msg_enable;
234} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
Francois Romieu07d3f512007-02-21 22:40:46 +0100236enum rtl_registers {
237 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100238 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100239 MAR0 = 8, /* Multicast filter. */
240 CounterAddrLow = 0x10,
241 CounterAddrHigh = 0x14,
242 TxDescStartAddrLow = 0x20,
243 TxDescStartAddrHigh = 0x24,
244 TxHDescStartAddrLow = 0x28,
245 TxHDescStartAddrHigh = 0x2c,
246 FLASH = 0x30,
247 ERSR = 0x36,
248 ChipCmd = 0x37,
249 TxPoll = 0x38,
250 IntrMask = 0x3c,
251 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700252
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800253 TxConfig = 0x40,
254#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
255#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
256
257 RxConfig = 0x44,
258#define RX128_INT_EN (1 << 15) /* 8111c and later */
259#define RX_MULTI_EN (1 << 14) /* 8111c only */
260#define RXCFG_FIFO_SHIFT 13
261 /* No threshold before first PCI xfer */
262#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000263#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800264#define RXCFG_DMA_SHIFT 8
265 /* Unlimited maximum PCI burst. */
266#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700267
Francois Romieu07d3f512007-02-21 22:40:46 +0100268 RxMissed = 0x4c,
269 Cfg9346 = 0x50,
270 Config0 = 0x51,
271 Config1 = 0x52,
272 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200273#define PME_SIGNAL (1 << 5) /* 8168c and later */
274
Francois Romieu07d3f512007-02-21 22:40:46 +0100275 Config3 = 0x54,
276 Config4 = 0x55,
277 Config5 = 0x56,
278 MultiIntr = 0x5c,
279 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100280 PHYstatus = 0x6c,
281 RxMaxSize = 0xda,
282 CPlusCmd = 0xe0,
283 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300284
285#define RTL_COALESCE_MASK 0x0f
286#define RTL_COALESCE_SHIFT 4
287#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
288#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
289
Francois Romieu07d3f512007-02-21 22:40:46 +0100290 RxDescAddrLow = 0xe4,
291 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000292 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
293
294#define NoEarlyTx 0x3f /* Max value : no early transmit. */
295
296 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
297
298#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800299#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000300
Francois Romieu07d3f512007-02-21 22:40:46 +0100301 FuncEvent = 0xf0,
302 FuncEventMask = 0xf4,
303 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800304 IBCR0 = 0xf8,
305 IBCR2 = 0xf9,
306 IBIMR0 = 0xfa,
307 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100308 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309};
310
Francois Romieuf162a5d2008-06-01 22:37:49 +0200311enum rtl8168_8101_registers {
312 CSIDR = 0x64,
313 CSIAR = 0x68,
314#define CSIAR_FLAG 0x80000000
315#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200316#define CSIAR_BYTE_ENABLE 0x0000f000
317#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000318 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200319 EPHYAR = 0x80,
320#define EPHYAR_FLAG 0x80000000
321#define EPHYAR_WRITE_CMD 0x80000000
322#define EPHYAR_REG_MASK 0x1f
323#define EPHYAR_REG_SHIFT 16
324#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800325 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800326#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800327#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200328 DBG_REG = 0xd1,
329#define FIX_NAK_1 (1 << 4)
330#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800331 TWSI = 0xd2,
332 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800333#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800334#define TX_EMPTY (1 << 5)
335#define RX_EMPTY (1 << 4)
336#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800337#define EN_NDP (1 << 3)
338#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800339#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000340 EFUSEAR = 0xdc,
341#define EFUSEAR_FLAG 0x80000000
342#define EFUSEAR_WRITE_CMD 0x80000000
343#define EFUSEAR_READ_CMD 0x00000000
344#define EFUSEAR_REG_MASK 0x03ff
345#define EFUSEAR_REG_SHIFT 8
346#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800347 MISC_1 = 0xf2,
348#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200349};
350
françois romieuc0e45c12011-01-03 15:08:04 +0000351enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800352 LED_FREQ = 0x1a,
353 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000354 ERIDR = 0x70,
355 ERIAR = 0x74,
356#define ERIAR_FLAG 0x80000000
357#define ERIAR_WRITE_CMD 0x80000000
358#define ERIAR_READ_CMD 0x00000000
359#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000360#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800361#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
362#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
363#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800364#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800365#define ERIAR_MASK_SHIFT 12
366#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
367#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800368#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800369#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800370#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000371 EPHY_RXER_NUM = 0x7c,
372 OCPDR = 0xb0, /* OCP GPHY access */
373#define OCPDR_WRITE_CMD 0x80000000
374#define OCPDR_READ_CMD 0x00000000
375#define OCPDR_REG_MASK 0x7f
376#define OCPDR_GPHY_REG_SHIFT 16
377#define OCPDR_DATA_MASK 0xffff
378 OCPAR = 0xb4,
379#define OCPAR_FLAG 0x80000000
380#define OCPAR_GPHY_WRITE_CMD 0x8000f060
381#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800382 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000383 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
384 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200385#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800386#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800387#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800388#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800389#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000390};
391
Francois Romieu07d3f512007-02-21 22:40:46 +0100392enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100394 SYSErr = 0x8000,
395 PCSTimeout = 0x4000,
396 SWInt = 0x0100,
397 TxDescUnavail = 0x0080,
398 RxFIFOOver = 0x0040,
399 LinkChg = 0x0020,
400 RxOverflow = 0x0010,
401 TxErr = 0x0008,
402 TxOK = 0x0004,
403 RxErr = 0x0002,
404 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
406 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400407 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200408 RxFOVF = (1 << 23),
409 RxRWT = (1 << 22),
410 RxRES = (1 << 21),
411 RxRUNT = (1 << 20),
412 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
414 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800415 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100416 CmdReset = 0x10,
417 CmdRxEnb = 0x08,
418 CmdTxEnb = 0x04,
419 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
Francois Romieu275391a2007-02-23 23:50:28 +0100421 /* TXPoll register p.5 */
422 HPQ = 0x80, /* Poll cmd on the high prio queue */
423 NPQ = 0x40, /* Poll cmd on the low prio queue */
424 FSWInt = 0x01, /* Forced software interrupt */
425
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100427 Cfg9346_Lock = 0x00,
428 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
430 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100431 AcceptErr = 0x20,
432 AcceptRunt = 0x10,
433 AcceptBroadcast = 0x08,
434 AcceptMulticast = 0x04,
435 AcceptMyPhys = 0x02,
436 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200437#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 /* TxConfigBits */
440 TxInterFrameGapShift = 24,
441 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
442
Francois Romieu5d06a992006-02-23 00:47:58 +0100443 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200444 LEDS1 = (1 << 7),
445 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200446 Speed_down = (1 << 4),
447 MEMMAP = (1 << 3),
448 IOMAP = (1 << 2),
449 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100450 PMEnable = (1 << 0), /* Power Management Enable */
451
Francois Romieu6dccd162007-02-13 23:38:05 +0100452 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000453 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000454 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100455 PCI_Clock_66MHz = 0x01,
456 PCI_Clock_33MHz = 0x00,
457
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100458 /* Config3 register p.25 */
459 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
460 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200461 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800462 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200463 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100464
Francois Romieud58d46b2011-05-03 16:38:29 +0200465 /* Config4 register */
466 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
467
Francois Romieu5d06a992006-02-23 00:47:58 +0100468 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100469 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
470 MWF = (1 << 5), /* Accept Multicast wakeup frame */
471 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200472 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100473 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100474 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000475 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200478 EnableBist = (1 << 15), // 8168 8101
479 Mac_dbgo_oe = (1 << 14), // 8168 8101
480 Normal_mode = (1 << 13), // unused
481 Force_half_dup = (1 << 12), // 8168 8101
482 Force_rxflow_en = (1 << 11), // 8168 8101
483 Force_txflow_en = (1 << 10), // 8168 8101
484 Cxpl_dbg_sel = (1 << 9), // 8168 8101
485 ASF = (1 << 8), // 8168 8101
486 PktCntrDisable = (1 << 7), // 8168 8101
487 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 RxVlan = (1 << 6),
489 RxChkSum = (1 << 5),
490 PCIDAC = (1 << 4),
491 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200492#define INTT_MASK GENMASK(1, 0)
Francois Romieu0e485152007-02-20 00:00:26 +0100493 INTT_0 = 0x0000, // 8168
494 INTT_1 = 0x0001, // 8168
495 INTT_2 = 0x0002, // 8168
496 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497
498 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100499 TBI_Enable = 0x80,
500 TxFlowCtrl = 0x40,
501 RxFlowCtrl = 0x20,
502 _1000bpsF = 0x10,
503 _100bps = 0x08,
504 _10bps = 0x04,
505 LinkStatus = 0x02,
506 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100509 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200510
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200511 /* ResetCounterCommand */
512 CounterReset = 0x1,
513
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200514 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100515 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800516
517 /* magic enable v2 */
518 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519};
520
Francois Romieu2b7b4312011-04-18 22:53:24 -0700521enum rtl_desc_bit {
522 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
524 RingEnd = (1 << 30), /* End of descriptor ring */
525 FirstFrag = (1 << 29), /* First segment of a packet */
526 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700527};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
Francois Romieu2b7b4312011-04-18 22:53:24 -0700529/* Generic case. */
530enum rtl_tx_desc_bit {
531 /* First doubleword. */
532 TD_LSO = (1 << 27), /* Large Send Offload */
533#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
Francois Romieu2b7b4312011-04-18 22:53:24 -0700535 /* Second doubleword. */
536 TxVlanTag = (1 << 17), /* Add VLAN tag */
537};
538
539/* 8169, 8168b and 810x except 8102e. */
540enum rtl_tx_desc_bit_0 {
541 /* First doubleword. */
542#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
543 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
544 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
545 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
546};
547
548/* 8102e, 8168c and beyond. */
549enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800550 /* First doubleword. */
551 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800552 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800553#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800554#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800555
Francois Romieu2b7b4312011-04-18 22:53:24 -0700556 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800557#define TCPHO_SHIFT 18
558#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700559#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800560 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
561 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700562 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
563 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
564};
565
Francois Romieu2b7b4312011-04-18 22:53:24 -0700566enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 /* Rx private */
568 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500569 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570
571#define RxProtoUDP (PID1)
572#define RxProtoTCP (PID0)
573#define RxProtoIP (PID1 | PID0)
574#define RxProtoMask RxProtoIP
575
576 IPFail = (1 << 16), /* IP checksum failed */
577 UDPFail = (1 << 15), /* UDP/IP checksum failed */
578 TCPFail = (1 << 14), /* TCP/IP checksum failed */
579 RxVlanTag = (1 << 16), /* VLAN tag available */
580};
581
582#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200583#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584
585struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200586 __le32 opts1;
587 __le32 opts2;
588 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589};
590
591struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200592 __le32 opts1;
593 __le32 opts2;
594 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595};
596
597struct ring_info {
598 struct sk_buff *skb;
599 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600};
601
Ivan Vecera355423d2009-02-06 21:49:57 -0800602struct rtl8169_counters {
603 __le64 tx_packets;
604 __le64 rx_packets;
605 __le64 tx_errors;
606 __le32 rx_errors;
607 __le16 rx_missed;
608 __le16 align_errors;
609 __le32 tx_one_collision;
610 __le32 tx_multi_collision;
611 __le64 rx_unicast;
612 __le64 rx_broadcast;
613 __le32 rx_multicast;
614 __le16 tx_aborted;
615 __le16 tx_underun;
616};
617
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200618struct rtl8169_tc_offsets {
619 bool inited;
620 __le64 tx_errors;
621 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200622 __le16 tx_aborted;
623};
624
Francois Romieuda78dbf2012-01-26 14:18:23 +0100625enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800626 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100627 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100628 RTL_FLAG_MAX
629};
630
Junchang Wang8027aa22012-03-04 23:30:32 +0100631struct rtl8169_stats {
632 u64 packets;
633 u64 bytes;
634 struct u64_stats_sync syncp;
635};
636
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637struct rtl8169_private {
638 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200639 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000640 struct net_device *dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +0100641 struct phy_device *phydev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700642 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200643 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700644 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
646 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100648 struct rtl8169_stats rx_stats;
649 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
651 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
652 dma_addr_t TxPhyAddr;
653 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000654 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100657
Heiner Kallweit559c3c02018-11-19 22:34:17 +0100658 u16 irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +0300659 const struct rtl_coalesce_info *coalesce_info;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200660 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000661
662 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200663 void (*write)(struct rtl8169_private *, int, int);
664 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000665 } mdio_ops;
666
Francois Romieud58d46b2011-05-03 16:38:29 +0200667 struct jumbo_ops {
668 void (*enable)(struct rtl8169_private *);
669 void (*disable)(struct rtl8169_private *);
670 } jumbo_ops;
671
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200672 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800673 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100674
675 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100676 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
677 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100678 struct work_struct work;
679 } wk;
680
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200681 unsigned supports_gmii:1;
Corinna Vinschen42020322015-09-10 10:47:35 +0200682 dma_addr_t counters_phys_addr;
683 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200684 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000685 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000686
Heiner Kallweit254764e2019-01-22 22:23:41 +0100687 const char *fw_name;
Francois Romieub6ffd972011-06-17 17:00:05 +0200688 struct rtl_fw {
689 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200690
691#define RTL_VER_SIZE 32
692
693 char version[RTL_VER_SIZE];
694
695 struct rtl_fw_phy_action {
696 __le32 *code;
697 size_t size;
698 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200699 } *rtl_fw;
Hayes Wangc5583862012-07-02 17:23:22 +0800700
701 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702};
703
Ralf Baechle979b6c12005-06-13 14:30:40 -0700704MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200706module_param_named(debug, debug.msg_enable, int, 0);
707MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Heiner Kallweit11287b62019-01-07 21:49:09 +0100708MODULE_SOFTDEP("pre: realtek");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000710MODULE_FIRMWARE(FIRMWARE_8168D_1);
711MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000712MODULE_FIRMWARE(FIRMWARE_8168E_1);
713MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400714MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800715MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800716MODULE_FIRMWARE(FIRMWARE_8168F_1);
717MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800718MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800719MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800720MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800721MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000722MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000723MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000724MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800725MODULE_FIRMWARE(FIRMWARE_8168H_1);
726MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200727MODULE_FIRMWARE(FIRMWARE_8107E_1);
728MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100730static inline struct device *tp_to_dev(struct rtl8169_private *tp)
731{
732 return &tp->pci_dev->dev;
733}
734
Francois Romieuda78dbf2012-01-26 14:18:23 +0100735static void rtl_lock_work(struct rtl8169_private *tp)
736{
737 mutex_lock(&tp->wk.mutex);
738}
739
740static void rtl_unlock_work(struct rtl8169_private *tp)
741{
742 mutex_unlock(&tp->wk.mutex);
743}
744
Heiner Kallweitdf320ed2019-01-19 22:05:48 +0100745static void rtl_lock_config_regs(struct rtl8169_private *tp)
746{
747 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
748}
749
750static void rtl_unlock_config_regs(struct rtl8169_private *tp)
751{
752 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
753}
754
Heiner Kallweitcb732002018-03-20 07:45:35 +0100755static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200756{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100757 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800758 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200759}
760
Francois Romieuffc46952012-07-06 14:19:23 +0200761struct rtl_cond {
762 bool (*check)(struct rtl8169_private *);
763 const char *msg;
764};
765
766static void rtl_udelay(unsigned int d)
767{
768 udelay(d);
769}
770
771static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
772 void (*delay)(unsigned int), unsigned int d, int n,
773 bool high)
774{
775 int i;
776
777 for (i = 0; i < n; i++) {
778 delay(d);
779 if (c->check(tp) == high)
780 return true;
781 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200782 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
783 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200784 return false;
785}
786
787static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
788 const struct rtl_cond *c,
789 unsigned int d, int n)
790{
791 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
792}
793
794static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
795 const struct rtl_cond *c,
796 unsigned int d, int n)
797{
798 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
799}
800
801static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
802 const struct rtl_cond *c,
803 unsigned int d, int n)
804{
805 return rtl_loop_wait(tp, c, msleep, d, n, true);
806}
807
808static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
809 const struct rtl_cond *c,
810 unsigned int d, int n)
811{
812 return rtl_loop_wait(tp, c, msleep, d, n, false);
813}
814
815#define DECLARE_RTL_COND(name) \
816static bool name ## _check(struct rtl8169_private *); \
817 \
818static const struct rtl_cond name = { \
819 .check = name ## _check, \
820 .msg = #name \
821}; \
822 \
823static bool name ## _check(struct rtl8169_private *tp)
824
Hayes Wangc5583862012-07-02 17:23:22 +0800825static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
826{
827 if (reg & 0xffff0001) {
828 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
829 return true;
830 }
831 return false;
832}
833
834DECLARE_RTL_COND(rtl_ocp_gphy_cond)
835{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200836 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800837}
838
839static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
840{
Hayes Wangc5583862012-07-02 17:23:22 +0800841 if (rtl_ocp_reg_failure(tp, reg))
842 return;
843
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200844 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800845
846 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
847}
848
849static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
850{
Hayes Wangc5583862012-07-02 17:23:22 +0800851 if (rtl_ocp_reg_failure(tp, reg))
852 return 0;
853
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200854 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800855
856 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200857 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800858}
859
Hayes Wangc5583862012-07-02 17:23:22 +0800860static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
861{
Hayes Wangc5583862012-07-02 17:23:22 +0800862 if (rtl_ocp_reg_failure(tp, reg))
863 return;
864
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200865 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800866}
867
868static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
869{
Hayes Wangc5583862012-07-02 17:23:22 +0800870 if (rtl_ocp_reg_failure(tp, reg))
871 return 0;
872
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200873 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800874
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200875 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800876}
877
878#define OCP_STD_PHY_BASE 0xa400
879
880static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
881{
882 if (reg == 0x1f) {
883 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
884 return;
885 }
886
887 if (tp->ocp_base != OCP_STD_PHY_BASE)
888 reg -= 0x10;
889
890 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
891}
892
893static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
894{
895 if (tp->ocp_base != OCP_STD_PHY_BASE)
896 reg -= 0x10;
897
898 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
899}
900
hayeswangeee37862013-04-01 22:23:38 +0000901static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
902{
903 if (reg == 0x1f) {
904 tp->ocp_base = value << 4;
905 return;
906 }
907
908 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
909}
910
911static int mac_mcu_read(struct rtl8169_private *tp, int reg)
912{
913 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
914}
915
Francois Romieuffc46952012-07-06 14:19:23 +0200916DECLARE_RTL_COND(rtl_phyar_cond)
917{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200918 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200919}
920
Francois Romieu24192212012-07-06 20:19:42 +0200921static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200923 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
Francois Romieuffc46952012-07-06 14:19:23 +0200925 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700926 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700927 * According to hardware specs a 20us delay is required after write
928 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700929 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700930 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931}
932
Francois Romieu24192212012-07-06 20:19:42 +0200933static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934{
Francois Romieuffc46952012-07-06 14:19:23 +0200935 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200937 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938
Francois Romieuffc46952012-07-06 14:19:23 +0200939 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200940 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +0200941
Timo Teräs81a95f02010-06-09 17:31:48 -0700942 /*
943 * According to hardware specs a 20us delay is required after read
944 * complete indication, but before sending next command.
945 */
946 udelay(20);
947
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 return value;
949}
950
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800951DECLARE_RTL_COND(rtl_ocpar_cond)
952{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200953 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800954}
955
Francois Romieu24192212012-07-06 20:19:42 +0200956static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000957{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200958 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
959 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
960 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000961
Francois Romieuffc46952012-07-06 14:19:23 +0200962 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000963}
964
Francois Romieu24192212012-07-06 20:19:42 +0200965static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000966{
Francois Romieu24192212012-07-06 20:19:42 +0200967 r8168dp_1_mdio_access(tp, reg,
968 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000969}
970
Francois Romieu24192212012-07-06 20:19:42 +0200971static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000972{
Francois Romieu24192212012-07-06 20:19:42 +0200973 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000974
975 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200976 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
977 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000978
Francois Romieuffc46952012-07-06 14:19:23 +0200979 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200980 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +0000981}
982
françois romieue6de30d2011-01-03 15:08:37 +0000983#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
984
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200985static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000986{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200987 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000988}
989
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200990static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000991{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200992 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000993}
994
Francois Romieu24192212012-07-06 20:19:42 +0200995static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +0000996{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200997 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000998
Francois Romieu24192212012-07-06 20:19:42 +0200999 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001000
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001001 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001002}
1003
Francois Romieu24192212012-07-06 20:19:42 +02001004static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001005{
1006 int value;
1007
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001008 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001009
Francois Romieu24192212012-07-06 20:19:42 +02001010 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001011
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001012 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001013
1014 return value;
1015}
1016
françois romieu4da19632011-01-03 15:07:55 +00001017static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001018{
Francois Romieu24192212012-07-06 20:19:42 +02001019 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001020}
1021
françois romieu4da19632011-01-03 15:07:55 +00001022static int rtl_readphy(struct rtl8169_private *tp, int location)
1023{
Francois Romieu24192212012-07-06 20:19:42 +02001024 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001025}
1026
1027static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1028{
1029 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1030}
1031
Chun-Hao Lin76564422014-10-01 23:17:17 +08001032static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001033{
1034 int val;
1035
françois romieu4da19632011-01-03 15:07:55 +00001036 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001037 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001038}
1039
Francois Romieuffc46952012-07-06 14:19:23 +02001040DECLARE_RTL_COND(rtl_ephyar_cond)
1041{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001042 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001043}
1044
Francois Romieufdf6fc02012-07-06 22:40:38 +02001045static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001046{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001047 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001048 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1049
Francois Romieuffc46952012-07-06 14:19:23 +02001050 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1051
1052 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001053}
1054
Francois Romieufdf6fc02012-07-06 22:40:38 +02001055static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001056{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001057 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001058
Francois Romieuffc46952012-07-06 14:19:23 +02001059 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001060 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001061}
1062
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001063DECLARE_RTL_COND(rtl_eriar_cond)
1064{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001065 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001066}
1067
Francois Romieufdf6fc02012-07-06 22:40:38 +02001068static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1069 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001070{
Hayes Wang133ac402011-07-06 15:58:05 +08001071 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001072 RTL_W32(tp, ERIDR, val);
1073 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001074
Francois Romieuffc46952012-07-06 14:19:23 +02001075 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001076}
1077
Francois Romieufdf6fc02012-07-06 22:40:38 +02001078static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001079{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001080 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001081
Francois Romieuffc46952012-07-06 14:19:23 +02001082 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001083 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001084}
1085
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001086static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001087 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001088{
1089 u32 val;
1090
Francois Romieufdf6fc02012-07-06 22:40:38 +02001091 val = rtl_eri_read(tp, addr, type);
1092 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001093}
1094
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001095static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1096{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001097 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001098 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001099 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001100}
1101
1102static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1103{
1104 return rtl_eri_read(tp, reg, ERIAR_OOB);
1105}
1106
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001107static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1108 u32 data)
1109{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001110 RTL_W32(tp, OCPDR, data);
1111 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001112 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1113}
1114
1115static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1116 u32 data)
1117{
1118 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1119 data, ERIAR_OOB);
1120}
1121
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001122static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001123{
1124 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1125
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001126 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001127}
1128
1129#define OOB_CMD_RESET 0x00
1130#define OOB_CMD_DRIVER_START 0x05
1131#define OOB_CMD_DRIVER_STOP 0x06
1132
1133static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1134{
1135 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1136}
1137
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001138DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001139{
1140 u16 reg;
1141
1142 reg = rtl8168_get_ocp_reg(tp);
1143
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001144 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001145}
1146
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001147DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1148{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001149 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001150}
1151
1152DECLARE_RTL_COND(rtl_ocp_tx_cond)
1153{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001154 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001155}
1156
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001157static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1158{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001159 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001160 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001161 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1162 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001163}
1164
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001165static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001166{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001167 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1168 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001169}
1170
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001171static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1172{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001173 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1174 r8168ep_ocp_write(tp, 0x01, 0x30,
1175 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001176 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1177}
1178
1179static void rtl8168_driver_start(struct rtl8169_private *tp)
1180{
1181 switch (tp->mac_version) {
1182 case RTL_GIGA_MAC_VER_27:
1183 case RTL_GIGA_MAC_VER_28:
1184 case RTL_GIGA_MAC_VER_31:
1185 rtl8168dp_driver_start(tp);
1186 break;
1187 case RTL_GIGA_MAC_VER_49:
1188 case RTL_GIGA_MAC_VER_50:
1189 case RTL_GIGA_MAC_VER_51:
1190 rtl8168ep_driver_start(tp);
1191 break;
1192 default:
1193 BUG();
1194 break;
1195 }
1196}
1197
1198static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1199{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001200 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1201 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001202}
1203
1204static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1205{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001206 rtl8168ep_stop_cmac(tp);
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001207 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1208 r8168ep_ocp_write(tp, 0x01, 0x30,
1209 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001210 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1211}
1212
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001213static void rtl8168_driver_stop(struct rtl8169_private *tp)
1214{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001215 switch (tp->mac_version) {
1216 case RTL_GIGA_MAC_VER_27:
1217 case RTL_GIGA_MAC_VER_28:
1218 case RTL_GIGA_MAC_VER_31:
1219 rtl8168dp_driver_stop(tp);
1220 break;
1221 case RTL_GIGA_MAC_VER_49:
1222 case RTL_GIGA_MAC_VER_50:
1223 case RTL_GIGA_MAC_VER_51:
1224 rtl8168ep_driver_stop(tp);
1225 break;
1226 default:
1227 BUG();
1228 break;
1229 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001230}
1231
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001232static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001233{
1234 u16 reg = rtl8168_get_ocp_reg(tp);
1235
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001236 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001237}
1238
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001239static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001240{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001241 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001242}
1243
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001244static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001245{
1246 switch (tp->mac_version) {
1247 case RTL_GIGA_MAC_VER_27:
1248 case RTL_GIGA_MAC_VER_28:
1249 case RTL_GIGA_MAC_VER_31:
1250 return r8168dp_check_dash(tp);
1251 case RTL_GIGA_MAC_VER_49:
1252 case RTL_GIGA_MAC_VER_50:
1253 case RTL_GIGA_MAC_VER_51:
1254 return r8168ep_check_dash(tp);
1255 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001256 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001257 }
1258}
1259
françois romieuc28aa382011-08-02 03:53:43 +00001260struct exgmac_reg {
1261 u16 addr;
1262 u16 mask;
1263 u32 val;
1264};
1265
Francois Romieufdf6fc02012-07-06 22:40:38 +02001266static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001267 const struct exgmac_reg *r, int len)
1268{
1269 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001270 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001271 r++;
1272 }
1273}
1274
Francois Romieuffc46952012-07-06 14:19:23 +02001275DECLARE_RTL_COND(rtl_efusear_cond)
1276{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001277 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001278}
1279
Francois Romieufdf6fc02012-07-06 22:40:38 +02001280static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001281{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001282 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001283
Francois Romieuffc46952012-07-06 14:19:23 +02001284 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001285 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001286}
1287
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001288static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1289{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001290 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001291}
1292
1293static void rtl_irq_disable(struct rtl8169_private *tp)
1294{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001295 RTL_W16(tp, IntrMask, 0);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001296}
1297
Francois Romieuda78dbf2012-01-26 14:18:23 +01001298#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1299#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1300#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1301
Heiner Kallweitfe716f82018-11-19 22:31:32 +01001302static void rtl_irq_enable(struct rtl8169_private *tp)
Francois Romieuda78dbf2012-01-26 14:18:23 +01001303{
Heiner Kallweit559c3c02018-11-19 22:34:17 +01001304 RTL_W16(tp, IntrMask, tp->irq_mask);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001305}
1306
françois romieu811fd302011-12-04 20:30:45 +00001307static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001309 rtl_irq_disable(tp);
Heiner Kallweitde20e122018-09-25 07:58:00 +02001310 rtl_ack_events(tp, 0xffff);
1311 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001312 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313}
1314
Hayes Wang70090422011-07-06 15:58:06 +08001315static void rtl_link_chg_patch(struct rtl8169_private *tp)
1316{
Hayes Wang70090422011-07-06 15:58:06 +08001317 struct net_device *dev = tp->dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +01001318 struct phy_device *phydev = tp->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001319
1320 if (!netif_running(dev))
1321 return;
1322
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001323 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1324 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001325 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001326 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1327 ERIAR_EXGMAC);
1328 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1329 ERIAR_EXGMAC);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001330 } else if (phydev->speed == SPEED_100) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001331 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1332 ERIAR_EXGMAC);
1333 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1334 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001335 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001336 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1337 ERIAR_EXGMAC);
1338 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1339 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001340 }
1341 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001342 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001343 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001344 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001345 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001346 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1347 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001348 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001349 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1350 ERIAR_EXGMAC);
1351 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1352 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001353 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001354 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1355 ERIAR_EXGMAC);
1356 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1357 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001358 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001359 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001360 if (phydev->speed == SPEED_10) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001361 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1362 ERIAR_EXGMAC);
1363 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1364 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001365 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001366 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1367 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001368 }
Hayes Wang70090422011-07-06 15:58:06 +08001369 }
1370}
1371
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001372#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1373
1374static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1375{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001376 u8 options;
1377 u32 wolopts = 0;
1378
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001379 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001380 if (!(options & PMEnable))
1381 return 0;
1382
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001383 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001384 if (options & LinkUp)
1385 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001386 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001387 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1388 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001389 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1390 wolopts |= WAKE_MAGIC;
1391 break;
1392 default:
1393 if (options & MagicPacket)
1394 wolopts |= WAKE_MAGIC;
1395 break;
1396 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001397
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001398 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001399 if (options & UWF)
1400 wolopts |= WAKE_UCAST;
1401 if (options & BWF)
1402 wolopts |= WAKE_BCAST;
1403 if (options & MWF)
1404 wolopts |= WAKE_MCAST;
1405
1406 return wolopts;
1407}
1408
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001409static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1410{
1411 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001412
Francois Romieuda78dbf2012-01-26 14:18:23 +01001413 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001414 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001415 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001416 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001417}
1418
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001419static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001420{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001421 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001422 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001423 u32 opt;
1424 u16 reg;
1425 u8 mask;
1426 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001427 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001428 { WAKE_UCAST, Config5, UWF },
1429 { WAKE_BCAST, Config5, BWF },
1430 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001431 { WAKE_ANY, Config5, LanWake },
1432 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001433 };
Francois Romieu851e6022012-04-17 11:10:11 +02001434 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001435
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001436 rtl_unlock_config_regs(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001437
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001438 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001439 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1440 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001441 tmp = ARRAY_SIZE(cfg) - 1;
1442 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001443 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001444 0x0dc,
1445 ERIAR_MASK_0100,
1446 MagicPacket_v2,
1447 0x0000,
1448 ERIAR_EXGMAC);
1449 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001450 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001451 0x0dc,
1452 ERIAR_MASK_0100,
1453 0x0000,
1454 MagicPacket_v2,
1455 ERIAR_EXGMAC);
1456 break;
1457 default:
1458 tmp = ARRAY_SIZE(cfg);
1459 break;
1460 }
1461
1462 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001463 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001464 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001465 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001466 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001467 }
1468
Francois Romieu851e6022012-04-17 11:10:11 +02001469 switch (tp->mac_version) {
1470 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001471 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001472 if (wolopts)
1473 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001474 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001475 break;
1476 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001477 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001478 if (wolopts)
1479 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001480 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001481 break;
1482 }
1483
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001484 rtl_lock_config_regs(tp);
Heiner Kallweit3bd82642018-12-30 13:16:12 +01001485
1486 device_set_wakeup_enable(tp_to_dev(tp), wolopts);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001487}
1488
1489static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1490{
1491 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001492 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001493
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001494 if (wol->wolopts & ~WAKE_ANY)
1495 return -EINVAL;
1496
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001497 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001498
Francois Romieuda78dbf2012-01-26 14:18:23 +01001499 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001500
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001501 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001502
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001503 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001504 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001505
1506 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001507
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001508 pm_runtime_put_noidle(d);
1509
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001510 return 0;
1511}
1512
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513static void rtl8169_get_drvinfo(struct net_device *dev,
1514 struct ethtool_drvinfo *info)
1515{
1516 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001517 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518
Rick Jones68aad782011-11-07 13:29:27 +00001519 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001520 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001521 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Heiner Kallweit254764e2019-01-22 22:23:41 +01001522 if (rtl_fw)
Rick Jones8ac72d12011-11-22 14:06:26 +00001523 strlcpy(info->fw_version, rtl_fw->version,
1524 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525}
1526
1527static int rtl8169_get_regs_len(struct net_device *dev)
1528{
1529 return R8169_REGS_SIZE;
1530}
1531
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001532static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1533 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534{
Francois Romieud58d46b2011-05-03 16:38:29 +02001535 struct rtl8169_private *tp = netdev_priv(dev);
1536
Francois Romieu2b7b4312011-04-18 22:53:24 -07001537 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001538 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001539
Francois Romieud58d46b2011-05-03 16:38:29 +02001540 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001541 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001542 features &= ~NETIF_F_IP_CSUM;
1543
Michał Mirosław350fb322011-04-08 06:35:56 +00001544 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001545}
1546
Heiner Kallweita3984572018-04-28 22:19:15 +02001547static int rtl8169_set_features(struct net_device *dev,
1548 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549{
1550 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001551 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552
Heiner Kallweita3984572018-04-28 22:19:15 +02001553 rtl_lock_work(tp);
1554
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001555 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001556 if (features & NETIF_F_RXALL)
1557 rx_config |= (AcceptErr | AcceptRunt);
1558 else
1559 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001561 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001562
hayeswang929a0312014-09-16 11:40:47 +08001563 if (features & NETIF_F_RXCSUM)
1564 tp->cp_cmd |= RxChkSum;
1565 else
1566 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001567
hayeswang929a0312014-09-16 11:40:47 +08001568 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1569 tp->cp_cmd |= RxVlan;
1570 else
1571 tp->cp_cmd &= ~RxVlan;
1572
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001573 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1574 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001575
Francois Romieuda78dbf2012-01-26 14:18:23 +01001576 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001577
1578 return 0;
1579}
1580
Kirill Smelkov810f4892012-11-10 21:11:02 +04001581static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001583 return (skb_vlan_tag_present(skb)) ?
1584 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585}
1586
Francois Romieu7a8fc772011-03-01 17:18:33 +01001587static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001588{
1589 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001590
Francois Romieu7a8fc772011-03-01 17:18:33 +01001591 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001592 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001593}
1594
Linus Torvalds1da177e2005-04-16 15:20:36 -07001595static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1596 void *p)
1597{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001598 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001599 u32 __iomem *data = tp->mmio_addr;
1600 u32 *dw = p;
1601 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001602
Francois Romieuda78dbf2012-01-26 14:18:23 +01001603 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001604 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1605 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001606 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607}
1608
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001609static u32 rtl8169_get_msglevel(struct net_device *dev)
1610{
1611 struct rtl8169_private *tp = netdev_priv(dev);
1612
1613 return tp->msg_enable;
1614}
1615
1616static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1617{
1618 struct rtl8169_private *tp = netdev_priv(dev);
1619
1620 tp->msg_enable = value;
1621}
1622
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001623static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1624 "tx_packets",
1625 "rx_packets",
1626 "tx_errors",
1627 "rx_errors",
1628 "rx_missed",
1629 "align_errors",
1630 "tx_single_collisions",
1631 "tx_multi_collisions",
1632 "unicast",
1633 "broadcast",
1634 "multicast",
1635 "tx_aborted",
1636 "tx_underrun",
1637};
1638
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001639static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001640{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001641 switch (sset) {
1642 case ETH_SS_STATS:
1643 return ARRAY_SIZE(rtl8169_gstrings);
1644 default:
1645 return -EOPNOTSUPP;
1646 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001647}
1648
Corinna Vinschen42020322015-09-10 10:47:35 +02001649DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001650{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001651 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001652}
1653
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001654static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001655{
Corinna Vinschen42020322015-09-10 10:47:35 +02001656 dma_addr_t paddr = tp->counters_phys_addr;
1657 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001658
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001659 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1660 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001661 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001662 RTL_W32(tp, CounterAddrLow, cmd);
1663 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001664
Francois Romieua78e9362018-01-26 01:53:26 +01001665 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001666}
1667
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001668static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001669{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001670 /*
1671 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1672 * tally counters.
1673 */
1674 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1675 return true;
1676
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001677 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001678}
1679
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001680static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001681{
Heiner Kallweit10262b02019-01-06 20:44:00 +01001682 u8 val = RTL_R8(tp, ChipCmd);
1683
Ivan Vecera355423d2009-02-06 21:49:57 -08001684 /*
1685 * Some chips are unable to dump tally counters when the receiver
Heiner Kallweit10262b02019-01-06 20:44:00 +01001686 * is disabled. If 0xff chip may be in a PCI power-save state.
Ivan Vecera355423d2009-02-06 21:49:57 -08001687 */
Heiner Kallweit10262b02019-01-06 20:44:00 +01001688 if (!(val & CmdRxEnb) || val == 0xff)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001689 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001690
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001691 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001692}
1693
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001694static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001695{
Corinna Vinschen42020322015-09-10 10:47:35 +02001696 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001697 bool ret = false;
1698
1699 /*
1700 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1701 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1702 * reset by a power cycle, while the counter values collected by the
1703 * driver are reset at every driver unload/load cycle.
1704 *
1705 * To make sure the HW values returned by @get_stats64 match the SW
1706 * values, we collect the initial values at first open(*) and use them
1707 * as offsets to normalize the values returned by @get_stats64.
1708 *
1709 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1710 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1711 * set at open time by rtl_hw_start.
1712 */
1713
1714 if (tp->tc_offset.inited)
1715 return true;
1716
1717 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001718 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001719 ret = true;
1720
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001721 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001722 ret = true;
1723
Corinna Vinschen42020322015-09-10 10:47:35 +02001724 tp->tc_offset.tx_errors = counters->tx_errors;
1725 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1726 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001727 tp->tc_offset.inited = true;
1728
1729 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001730}
1731
Ivan Vecera355423d2009-02-06 21:49:57 -08001732static void rtl8169_get_ethtool_stats(struct net_device *dev,
1733 struct ethtool_stats *stats, u64 *data)
1734{
1735 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001736 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001737 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001738
1739 ASSERT_RTNL();
1740
Chun-Hao Line0636232016-07-29 16:37:55 +08001741 pm_runtime_get_noresume(d);
1742
1743 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001744 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001745
1746 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001747
Corinna Vinschen42020322015-09-10 10:47:35 +02001748 data[0] = le64_to_cpu(counters->tx_packets);
1749 data[1] = le64_to_cpu(counters->rx_packets);
1750 data[2] = le64_to_cpu(counters->tx_errors);
1751 data[3] = le32_to_cpu(counters->rx_errors);
1752 data[4] = le16_to_cpu(counters->rx_missed);
1753 data[5] = le16_to_cpu(counters->align_errors);
1754 data[6] = le32_to_cpu(counters->tx_one_collision);
1755 data[7] = le32_to_cpu(counters->tx_multi_collision);
1756 data[8] = le64_to_cpu(counters->rx_unicast);
1757 data[9] = le64_to_cpu(counters->rx_broadcast);
1758 data[10] = le32_to_cpu(counters->rx_multicast);
1759 data[11] = le16_to_cpu(counters->tx_aborted);
1760 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001761}
1762
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001763static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1764{
1765 switch(stringset) {
1766 case ETH_SS_STATS:
1767 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1768 break;
1769 }
1770}
1771
Francois Romieu50970832017-10-27 13:24:49 +03001772/*
1773 * Interrupt coalescing
1774 *
1775 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1776 * > 8169, 8168 and 810x line of chipsets
1777 *
1778 * 8169, 8168, and 8136(810x) serial chipsets support it.
1779 *
1780 * > 2 - the Tx timer unit at gigabit speed
1781 *
1782 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1783 * (0xe0) bit 1 and bit 0.
1784 *
1785 * For 8169
1786 * bit[1:0] \ speed 1000M 100M 10M
1787 * 0 0 320ns 2.56us 40.96us
1788 * 0 1 2.56us 20.48us 327.7us
1789 * 1 0 5.12us 40.96us 655.4us
1790 * 1 1 10.24us 81.92us 1.31ms
1791 *
1792 * For the other
1793 * bit[1:0] \ speed 1000M 100M 10M
1794 * 0 0 5us 2.56us 40.96us
1795 * 0 1 40us 20.48us 327.7us
1796 * 1 0 80us 40.96us 655.4us
1797 * 1 1 160us 81.92us 1.31ms
1798 */
1799
1800/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1801struct rtl_coalesce_scale {
1802 /* Rx / Tx */
1803 u32 nsecs[2];
1804};
1805
1806/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1807struct rtl_coalesce_info {
1808 u32 speed;
1809 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1810};
1811
1812/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1813#define rxtx_x1822(r, t) { \
1814 {{(r), (t)}}, \
1815 {{(r)*8, (t)*8}}, \
1816 {{(r)*8*2, (t)*8*2}}, \
1817 {{(r)*8*2*2, (t)*8*2*2}}, \
1818}
1819static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1820 /* speed delays: rx00 tx00 */
1821 { SPEED_10, rxtx_x1822(40960, 40960) },
1822 { SPEED_100, rxtx_x1822( 2560, 2560) },
1823 { SPEED_1000, rxtx_x1822( 320, 320) },
1824 { 0 },
1825};
1826
1827static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1828 /* speed delays: rx00 tx00 */
1829 { SPEED_10, rxtx_x1822(40960, 40960) },
1830 { SPEED_100, rxtx_x1822( 2560, 2560) },
1831 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1832 { 0 },
1833};
1834#undef rxtx_x1822
1835
1836/* get rx/tx scale vector corresponding to current speed */
1837static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1838{
1839 struct rtl8169_private *tp = netdev_priv(dev);
1840 struct ethtool_link_ksettings ecmd;
1841 const struct rtl_coalesce_info *ci;
1842 int rc;
1843
Heiner Kallweit45772432018-07-17 22:51:44 +02001844 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001845 if (rc < 0)
1846 return ERR_PTR(rc);
1847
1848 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1849 if (ecmd.base.speed == ci->speed) {
1850 return ci;
1851 }
1852 }
1853
1854 return ERR_PTR(-ELNRNG);
1855}
1856
1857static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1858{
1859 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001860 const struct rtl_coalesce_info *ci;
1861 const struct rtl_coalesce_scale *scale;
1862 struct {
1863 u32 *max_frames;
1864 u32 *usecs;
1865 } coal_settings [] = {
1866 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1867 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1868 }, *p = coal_settings;
1869 int i;
1870 u16 w;
1871
1872 memset(ec, 0, sizeof(*ec));
1873
1874 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1875 ci = rtl_coalesce_info(dev);
1876 if (IS_ERR(ci))
1877 return PTR_ERR(ci);
1878
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001879 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001880
1881 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001882 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001883 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1884 w >>= RTL_COALESCE_SHIFT;
1885 *p->usecs = w & RTL_COALESCE_MASK;
1886 }
1887
1888 for (i = 0; i < 2; i++) {
1889 p = coal_settings + i;
1890 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1891
1892 /*
1893 * ethtool_coalesce says it is illegal to set both usecs and
1894 * max_frames to 0.
1895 */
1896 if (!*p->usecs && !*p->max_frames)
1897 *p->max_frames = 1;
1898 }
1899
1900 return 0;
1901}
1902
1903/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1904static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1905 struct net_device *dev, u32 nsec, u16 *cp01)
1906{
1907 const struct rtl_coalesce_info *ci;
1908 u16 i;
1909
1910 ci = rtl_coalesce_info(dev);
1911 if (IS_ERR(ci))
1912 return ERR_CAST(ci);
1913
1914 for (i = 0; i < 4; i++) {
1915 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1916 ci->scalev[i].nsecs[1]);
1917 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1918 *cp01 = i;
1919 return &ci->scalev[i];
1920 }
1921 }
1922
1923 return ERR_PTR(-EINVAL);
1924}
1925
1926static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1927{
1928 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001929 const struct rtl_coalesce_scale *scale;
1930 struct {
1931 u32 frames;
1932 u32 usecs;
1933 } coal_settings [] = {
1934 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1935 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1936 }, *p = coal_settings;
1937 u16 w = 0, cp01;
1938 int i;
1939
1940 scale = rtl_coalesce_choose_scale(dev,
1941 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1942 if (IS_ERR(scale))
1943 return PTR_ERR(scale);
1944
1945 for (i = 0; i < 2; i++, p++) {
1946 u32 units;
1947
1948 /*
1949 * accept max_frames=1 we returned in rtl_get_coalesce.
1950 * accept it not only when usecs=0 because of e.g. the following scenario:
1951 *
1952 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1953 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1954 * - then user does `ethtool -C eth0 rx-usecs 100`
1955 *
1956 * since ethtool sends to kernel whole ethtool_coalesce
1957 * settings, if we do not handle rx_usecs=!0, rx_frames=1
1958 * we'll reject it below in `frames % 4 != 0`.
1959 */
1960 if (p->frames == 1) {
1961 p->frames = 0;
1962 }
1963
1964 units = p->usecs * 1000 / scale->nsecs[i];
1965 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
1966 return -EINVAL;
1967
1968 w <<= RTL_COALESCE_SHIFT;
1969 w |= units;
1970 w <<= RTL_COALESCE_SHIFT;
1971 w |= p->frames >> 2;
1972 }
1973
1974 rtl_lock_work(tp);
1975
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001976 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03001977
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02001978 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001979 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1980 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03001981
1982 rtl_unlock_work(tp);
1983
1984 return 0;
1985}
1986
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001987static int rtl_get_eee_supp(struct rtl8169_private *tp)
1988{
1989 struct phy_device *phydev = tp->phydev;
1990 int ret;
1991
1992 switch (tp->mac_version) {
1993 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1994 phy_write(phydev, 0x1f, 0x0a5c);
1995 ret = phy_read(phydev, 0x12);
1996 phy_write(phydev, 0x1f, 0x0000);
1997 break;
1998 default:
1999 ret = -EPROTONOSUPPORT;
2000 break;
2001 }
2002
2003 return ret;
2004}
2005
2006static int rtl_get_eee_lpadv(struct rtl8169_private *tp)
2007{
2008 struct phy_device *phydev = tp->phydev;
2009 int ret;
2010
2011 switch (tp->mac_version) {
2012 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2013 phy_write(phydev, 0x1f, 0x0a5d);
2014 ret = phy_read(phydev, 0x11);
2015 phy_write(phydev, 0x1f, 0x0000);
2016 break;
2017 default:
2018 ret = -EPROTONOSUPPORT;
2019 break;
2020 }
2021
2022 return ret;
2023}
2024
2025static int rtl_get_eee_adv(struct rtl8169_private *tp)
2026{
2027 struct phy_device *phydev = tp->phydev;
2028 int ret;
2029
2030 switch (tp->mac_version) {
2031 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2032 phy_write(phydev, 0x1f, 0x0a5d);
2033 ret = phy_read(phydev, 0x10);
2034 phy_write(phydev, 0x1f, 0x0000);
2035 break;
2036 default:
2037 ret = -EPROTONOSUPPORT;
2038 break;
2039 }
2040
2041 return ret;
2042}
2043
2044static int rtl_set_eee_adv(struct rtl8169_private *tp, int val)
2045{
2046 struct phy_device *phydev = tp->phydev;
2047 int ret = 0;
2048
2049 switch (tp->mac_version) {
2050 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2051 phy_write(phydev, 0x1f, 0x0a5d);
2052 phy_write(phydev, 0x10, val);
2053 phy_write(phydev, 0x1f, 0x0000);
2054 break;
2055 default:
2056 ret = -EPROTONOSUPPORT;
2057 break;
2058 }
2059
2060 return ret;
2061}
2062
2063static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
2064{
2065 struct rtl8169_private *tp = netdev_priv(dev);
2066 struct device *d = tp_to_dev(tp);
2067 int ret;
2068
2069 pm_runtime_get_noresume(d);
2070
2071 if (!pm_runtime_active(d)) {
2072 ret = -EOPNOTSUPP;
2073 goto out;
2074 }
2075
2076 /* Get Supported EEE */
2077 ret = rtl_get_eee_supp(tp);
2078 if (ret < 0)
2079 goto out;
2080 data->supported = mmd_eee_cap_to_ethtool_sup_t(ret);
2081
2082 /* Get advertisement EEE */
2083 ret = rtl_get_eee_adv(tp);
2084 if (ret < 0)
2085 goto out;
2086 data->advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2087 data->eee_enabled = !!data->advertised;
2088
2089 /* Get LP advertisement EEE */
2090 ret = rtl_get_eee_lpadv(tp);
2091 if (ret < 0)
2092 goto out;
2093 data->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2094 data->eee_active = !!(data->advertised & data->lp_advertised);
2095out:
2096 pm_runtime_put_noidle(d);
2097 return ret < 0 ? ret : 0;
2098}
2099
2100static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
2101{
2102 struct rtl8169_private *tp = netdev_priv(dev);
2103 struct device *d = tp_to_dev(tp);
2104 int old_adv, adv = 0, cap, ret;
2105
2106 pm_runtime_get_noresume(d);
2107
2108 if (!dev->phydev || !pm_runtime_active(d)) {
2109 ret = -EOPNOTSUPP;
2110 goto out;
2111 }
2112
2113 if (dev->phydev->autoneg == AUTONEG_DISABLE ||
2114 dev->phydev->duplex != DUPLEX_FULL) {
2115 ret = -EPROTONOSUPPORT;
2116 goto out;
2117 }
2118
2119 /* Get Supported EEE */
2120 ret = rtl_get_eee_supp(tp);
2121 if (ret < 0)
2122 goto out;
2123 cap = ret;
2124
2125 ret = rtl_get_eee_adv(tp);
2126 if (ret < 0)
2127 goto out;
2128 old_adv = ret;
2129
2130 if (data->eee_enabled) {
2131 adv = !data->advertised ? cap :
2132 ethtool_adv_to_mmd_eee_adv_t(data->advertised) & cap;
2133 /* Mask prohibited EEE modes */
2134 adv &= ~dev->phydev->eee_broken_modes;
2135 }
2136
2137 if (old_adv != adv) {
2138 ret = rtl_set_eee_adv(tp, adv);
2139 if (ret < 0)
2140 goto out;
2141
2142 /* Restart autonegotiation so the new modes get sent to the
2143 * link partner.
2144 */
2145 ret = phy_restart_aneg(dev->phydev);
2146 }
2147
2148out:
2149 pm_runtime_put_noidle(d);
2150 return ret < 0 ? ret : 0;
2151}
2152
Jeff Garzik7282d492006-09-13 14:30:00 -04002153static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154 .get_drvinfo = rtl8169_get_drvinfo,
2155 .get_regs_len = rtl8169_get_regs_len,
2156 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002157 .get_coalesce = rtl_get_coalesce,
2158 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002159 .get_msglevel = rtl8169_get_msglevel,
2160 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002162 .get_wol = rtl8169_get_wol,
2163 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002164 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002165 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002166 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002167 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002168 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002169 .get_eee = rtl8169_get_eee,
2170 .set_eee = rtl8169_set_eee,
Heiner Kallweit45772432018-07-17 22:51:44 +02002171 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2172 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173};
2174
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002175static void rtl8169_get_mac_version(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002176{
Francois Romieu0e485152007-02-20 00:00:26 +01002177 /*
2178 * The driver currently handles the 8168Bf and the 8168Be identically
2179 * but they can be identified more specifically through the test below
2180 * if needed:
2181 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002182 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002183 *
2184 * Same thing for the 8101Eb and the 8101Ec:
2185 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002186 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002187 */
Francois Romieu37441002011-06-17 22:58:54 +02002188 static const struct rtl_mac_info {
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002189 u16 mask;
2190 u16 val;
2191 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002192 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002193 /* 8168EP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002194 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 },
2195 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 },
2196 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002197
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002198 /* 8168H family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002199 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 },
2200 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002201
Hayes Wangc5583862012-07-02 17:23:22 +08002202 /* 8168G family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002203 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 },
2204 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 },
2205 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 },
2206 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 },
Hayes Wangc5583862012-07-02 17:23:22 +08002207
Hayes Wangc2218922011-09-06 16:55:18 +08002208 /* 8168F family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002209 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 },
2210 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 },
2211 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 },
Hayes Wangc2218922011-09-06 16:55:18 +08002212
hayeswang01dc7fe2011-03-21 01:50:28 +00002213 /* 8168E family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002214 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 },
2215 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 },
2216 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002217
Francois Romieu5b538df2008-07-20 16:22:45 +02002218 /* 8168D family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002219 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 },
2220 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002221
françois romieue6de30d2011-01-03 15:08:37 +00002222 /* 8168DP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002223 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 },
2224 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 },
2225 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002226
Francois Romieuef808d52008-06-29 13:10:54 +02002227 /* 8168C family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002228 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 },
2229 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 },
2230 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 },
2231 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 },
2232 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 },
2233 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 },
2234 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002235
2236 /* 8168B family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002237 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 },
2238 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 },
2239 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002240
2241 /* 8101 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002242 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 },
2243 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 },
2244 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 },
2245 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 },
2246 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 },
2247 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 },
2248 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 },
2249 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 },
2250 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 },
2251 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 },
2252 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 },
2253 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 },
2254 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 },
2255 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002256 /* FIXME: where did these entries come from ? -- FR */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002257 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 },
2258 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002259
2260 /* 8110 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002261 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 },
2262 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 },
2263 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 },
2264 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 },
2265 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 },
2266 { 0xfc8, 0x000, RTL_GIGA_MAC_VER_01 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002267
Jean Delvaref21b75e2009-05-26 20:54:48 -07002268 /* Catch-all */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002269 { 0x000, 0x000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002270 };
2271 const struct rtl_mac_info *p = mac_info;
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002272 u16 reg = RTL_R32(tp, TxConfig) >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002273
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002274 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002275 p++;
2276 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002277
2278 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002279 dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
Heiner Kallweit45f19962018-11-22 22:00:10 +01002280 } else if (!tp->supports_gmii) {
2281 if (tp->mac_version == RTL_GIGA_MAC_VER_42)
2282 tp->mac_version = RTL_GIGA_MAC_VER_43;
2283 else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
2284 tp->mac_version = RTL_GIGA_MAC_VER_47;
2285 else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
2286 tp->mac_version = RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002287 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002288}
2289
Francois Romieu867763c2007-08-17 18:21:58 +02002290struct phy_reg {
2291 u16 reg;
2292 u16 val;
2293};
2294
françois romieu4da19632011-01-03 15:07:55 +00002295static void rtl_writephy_batch(struct rtl8169_private *tp,
2296 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002297{
2298 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002299 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002300 regs++;
2301 }
2302}
2303
françois romieubca03d52011-01-03 15:07:31 +00002304#define PHY_READ 0x00000000
2305#define PHY_DATA_OR 0x10000000
2306#define PHY_DATA_AND 0x20000000
2307#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002308#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002309#define PHY_CLEAR_READCOUNT 0x70000000
2310#define PHY_WRITE 0x80000000
2311#define PHY_READCOUNT_EQ_SKIP 0x90000000
2312#define PHY_COMP_EQ_SKIPN 0xa0000000
2313#define PHY_COMP_NEQ_SKIPN 0xb0000000
2314#define PHY_WRITE_PREVIOUS 0xc0000000
2315#define PHY_SKIPN 0xd0000000
2316#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002317
Hayes Wang960aee62011-06-18 11:37:48 +02002318struct fw_info {
2319 u32 magic;
2320 char version[RTL_VER_SIZE];
2321 __le32 fw_start;
2322 __le32 fw_len;
2323 u8 chksum;
2324} __packed;
2325
Francois Romieu1c361ef2011-06-17 17:16:24 +02002326#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2327
2328static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002329{
Francois Romieub6ffd972011-06-17 17:00:05 +02002330 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002331 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002332 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2333 char *version = rtl_fw->version;
2334 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002335
Francois Romieu1c361ef2011-06-17 17:16:24 +02002336 if (fw->size < FW_OPCODE_SIZE)
2337 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002338
2339 if (!fw_info->magic) {
2340 size_t i, size, start;
2341 u8 checksum = 0;
2342
2343 if (fw->size < sizeof(*fw_info))
2344 goto out;
2345
2346 for (i = 0; i < fw->size; i++)
2347 checksum += fw->data[i];
2348 if (checksum != 0)
2349 goto out;
2350
2351 start = le32_to_cpu(fw_info->fw_start);
2352 if (start > fw->size)
2353 goto out;
2354
2355 size = le32_to_cpu(fw_info->fw_len);
2356 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2357 goto out;
2358
2359 memcpy(version, fw_info->version, RTL_VER_SIZE);
2360
2361 pa->code = (__le32 *)(fw->data + start);
2362 pa->size = size;
2363 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002364 if (fw->size % FW_OPCODE_SIZE)
2365 goto out;
2366
Heiner Kallweit254764e2019-01-22 22:23:41 +01002367 strlcpy(version, tp->fw_name, RTL_VER_SIZE);
Francois Romieu1c361ef2011-06-17 17:16:24 +02002368
2369 pa->code = (__le32 *)fw->data;
2370 pa->size = fw->size / FW_OPCODE_SIZE;
2371 }
2372 version[RTL_VER_SIZE - 1] = 0;
2373
2374 rc = true;
2375out:
2376 return rc;
2377}
2378
Francois Romieufd112f22011-06-18 00:10:29 +02002379static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2380 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002381{
Francois Romieufd112f22011-06-18 00:10:29 +02002382 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002383 size_t index;
2384
Francois Romieu1c361ef2011-06-17 17:16:24 +02002385 for (index = 0; index < pa->size; index++) {
2386 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002387 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002388
hayeswang42b82dc2011-01-10 02:07:25 +00002389 switch(action & 0xf0000000) {
2390 case PHY_READ:
2391 case PHY_DATA_OR:
2392 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002393 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002394 case PHY_CLEAR_READCOUNT:
2395 case PHY_WRITE:
2396 case PHY_WRITE_PREVIOUS:
2397 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002398 break;
2399
hayeswang42b82dc2011-01-10 02:07:25 +00002400 case PHY_BJMPN:
2401 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002402 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002403 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002404 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002405 }
2406 break;
2407 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002408 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002409 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002410 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002411 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002412 }
2413 break;
2414 case PHY_COMP_EQ_SKIPN:
2415 case PHY_COMP_NEQ_SKIPN:
2416 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002417 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002418 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002419 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002420 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002421 }
2422 break;
2423
hayeswang42b82dc2011-01-10 02:07:25 +00002424 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002425 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002426 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002427 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002428 }
2429 }
Francois Romieufd112f22011-06-18 00:10:29 +02002430 rc = true;
2431out:
2432 return rc;
2433}
françois romieubca03d52011-01-03 15:07:31 +00002434
Francois Romieufd112f22011-06-18 00:10:29 +02002435static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2436{
2437 struct net_device *dev = tp->dev;
2438 int rc = -EINVAL;
2439
2440 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002441 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002442 goto out;
2443 }
2444
2445 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2446 rc = 0;
2447out:
2448 return rc;
2449}
2450
2451static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2452{
2453 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002454 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002455 u32 predata, count;
2456 size_t index;
2457
2458 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002459 org.write = ops->write;
2460 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002461
Francois Romieu1c361ef2011-06-17 17:16:24 +02002462 for (index = 0; index < pa->size; ) {
2463 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002464 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002465 u32 regno = (action & 0x0fff0000) >> 16;
2466
2467 if (!action)
2468 break;
françois romieubca03d52011-01-03 15:07:31 +00002469
2470 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002471 case PHY_READ:
2472 predata = rtl_readphy(tp, regno);
2473 count++;
2474 index++;
françois romieubca03d52011-01-03 15:07:31 +00002475 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002476 case PHY_DATA_OR:
2477 predata |= data;
2478 index++;
2479 break;
2480 case PHY_DATA_AND:
2481 predata &= data;
2482 index++;
2483 break;
2484 case PHY_BJMPN:
2485 index -= regno;
2486 break;
hayeswangeee37862013-04-01 22:23:38 +00002487 case PHY_MDIO_CHG:
2488 if (data == 0) {
2489 ops->write = org.write;
2490 ops->read = org.read;
2491 } else if (data == 1) {
2492 ops->write = mac_mcu_write;
2493 ops->read = mac_mcu_read;
2494 }
2495
hayeswang42b82dc2011-01-10 02:07:25 +00002496 index++;
2497 break;
2498 case PHY_CLEAR_READCOUNT:
2499 count = 0;
2500 index++;
2501 break;
2502 case PHY_WRITE:
2503 rtl_writephy(tp, regno, data);
2504 index++;
2505 break;
2506 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002507 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002508 break;
2509 case PHY_COMP_EQ_SKIPN:
2510 if (predata == data)
2511 index += regno;
2512 index++;
2513 break;
2514 case PHY_COMP_NEQ_SKIPN:
2515 if (predata != data)
2516 index += regno;
2517 index++;
2518 break;
2519 case PHY_WRITE_PREVIOUS:
2520 rtl_writephy(tp, regno, predata);
2521 index++;
2522 break;
2523 case PHY_SKIPN:
2524 index += regno + 1;
2525 break;
2526 case PHY_DELAY_MS:
2527 mdelay(data);
2528 index++;
2529 break;
2530
françois romieubca03d52011-01-03 15:07:31 +00002531 default:
2532 BUG();
2533 }
2534 }
hayeswangeee37862013-04-01 22:23:38 +00002535
2536 ops->write = org.write;
2537 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002538}
2539
françois romieuf1e02ed2011-01-13 13:07:53 +00002540static void rtl_release_firmware(struct rtl8169_private *tp)
2541{
Heiner Kallweit254764e2019-01-22 22:23:41 +01002542 if (tp->rtl_fw) {
Francois Romieub6ffd972011-06-17 17:00:05 +02002543 release_firmware(tp->rtl_fw->fw);
2544 kfree(tp->rtl_fw);
Heiner Kallweit254764e2019-01-22 22:23:41 +01002545 tp->rtl_fw = NULL;
Francois Romieub6ffd972011-06-17 17:00:05 +02002546 }
françois romieuf1e02ed2011-01-13 13:07:53 +00002547}
2548
François Romieu953a12c2011-04-24 17:38:48 +02002549static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002550{
françois romieuf1e02ed2011-01-13 13:07:53 +00002551 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Heiner Kallweit254764e2019-01-22 22:23:41 +01002552 if (tp->rtl_fw)
2553 rtl_phy_write_fw(tp, tp->rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002554}
2555
2556static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2557{
2558 if (rtl_readphy(tp, reg) != val)
2559 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2560 else
2561 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002562}
2563
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002564static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2565{
2566 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
2567}
2568
2569static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
2570{
2571 phy_write(tp->phydev, 0x1f, 0x0a43);
2572 phy_set_bits(tp->phydev, 0x11, BIT(4));
2573 phy_write(tp->phydev, 0x1f, 0x0000);
2574}
2575
françois romieu4da19632011-01-03 15:07:55 +00002576static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002577{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002578 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002579 { 0x1f, 0x0001 },
2580 { 0x06, 0x006e },
2581 { 0x08, 0x0708 },
2582 { 0x15, 0x4000 },
2583 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002584
françois romieu0b9b5712009-08-10 19:44:56 +00002585 { 0x1f, 0x0001 },
2586 { 0x03, 0x00a1 },
2587 { 0x02, 0x0008 },
2588 { 0x01, 0x0120 },
2589 { 0x00, 0x1000 },
2590 { 0x04, 0x0800 },
2591 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002592
françois romieu0b9b5712009-08-10 19:44:56 +00002593 { 0x03, 0xff41 },
2594 { 0x02, 0xdf60 },
2595 { 0x01, 0x0140 },
2596 { 0x00, 0x0077 },
2597 { 0x04, 0x7800 },
2598 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002599
françois romieu0b9b5712009-08-10 19:44:56 +00002600 { 0x03, 0x802f },
2601 { 0x02, 0x4f02 },
2602 { 0x01, 0x0409 },
2603 { 0x00, 0xf0f9 },
2604 { 0x04, 0x9800 },
2605 { 0x04, 0x9000 },
2606
2607 { 0x03, 0xdf01 },
2608 { 0x02, 0xdf20 },
2609 { 0x01, 0xff95 },
2610 { 0x00, 0xba00 },
2611 { 0x04, 0xa800 },
2612 { 0x04, 0xa000 },
2613
2614 { 0x03, 0xff41 },
2615 { 0x02, 0xdf20 },
2616 { 0x01, 0x0140 },
2617 { 0x00, 0x00bb },
2618 { 0x04, 0xb800 },
2619 { 0x04, 0xb000 },
2620
2621 { 0x03, 0xdf41 },
2622 { 0x02, 0xdc60 },
2623 { 0x01, 0x6340 },
2624 { 0x00, 0x007d },
2625 { 0x04, 0xd800 },
2626 { 0x04, 0xd000 },
2627
2628 { 0x03, 0xdf01 },
2629 { 0x02, 0xdf20 },
2630 { 0x01, 0x100a },
2631 { 0x00, 0xa0ff },
2632 { 0x04, 0xf800 },
2633 { 0x04, 0xf000 },
2634
2635 { 0x1f, 0x0000 },
2636 { 0x0b, 0x0000 },
2637 { 0x00, 0x9200 }
2638 };
2639
françois romieu4da19632011-01-03 15:07:55 +00002640 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002641}
2642
françois romieu4da19632011-01-03 15:07:55 +00002643static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002644{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002645 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002646 { 0x1f, 0x0002 },
2647 { 0x01, 0x90d0 },
2648 { 0x1f, 0x0000 }
2649 };
2650
françois romieu4da19632011-01-03 15:07:55 +00002651 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002652}
2653
françois romieu4da19632011-01-03 15:07:55 +00002654static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002655{
2656 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002657
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002658 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2659 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002660 return;
2661
françois romieu4da19632011-01-03 15:07:55 +00002662 rtl_writephy(tp, 0x1f, 0x0001);
2663 rtl_writephy(tp, 0x10, 0xf01b);
2664 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002665}
2666
françois romieu4da19632011-01-03 15:07:55 +00002667static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002668{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002669 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002670 { 0x1f, 0x0001 },
2671 { 0x04, 0x0000 },
2672 { 0x03, 0x00a1 },
2673 { 0x02, 0x0008 },
2674 { 0x01, 0x0120 },
2675 { 0x00, 0x1000 },
2676 { 0x04, 0x0800 },
2677 { 0x04, 0x9000 },
2678 { 0x03, 0x802f },
2679 { 0x02, 0x4f02 },
2680 { 0x01, 0x0409 },
2681 { 0x00, 0xf099 },
2682 { 0x04, 0x9800 },
2683 { 0x04, 0xa000 },
2684 { 0x03, 0xdf01 },
2685 { 0x02, 0xdf20 },
2686 { 0x01, 0xff95 },
2687 { 0x00, 0xba00 },
2688 { 0x04, 0xa800 },
2689 { 0x04, 0xf000 },
2690 { 0x03, 0xdf01 },
2691 { 0x02, 0xdf20 },
2692 { 0x01, 0x101a },
2693 { 0x00, 0xa0ff },
2694 { 0x04, 0xf800 },
2695 { 0x04, 0x0000 },
2696 { 0x1f, 0x0000 },
2697
2698 { 0x1f, 0x0001 },
2699 { 0x10, 0xf41b },
2700 { 0x14, 0xfb54 },
2701 { 0x18, 0xf5c7 },
2702 { 0x1f, 0x0000 },
2703
2704 { 0x1f, 0x0001 },
2705 { 0x17, 0x0cc0 },
2706 { 0x1f, 0x0000 }
2707 };
2708
françois romieu4da19632011-01-03 15:07:55 +00002709 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002710
françois romieu4da19632011-01-03 15:07:55 +00002711 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002712}
2713
françois romieu4da19632011-01-03 15:07:55 +00002714static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002715{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002716 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002717 { 0x1f, 0x0001 },
2718 { 0x04, 0x0000 },
2719 { 0x03, 0x00a1 },
2720 { 0x02, 0x0008 },
2721 { 0x01, 0x0120 },
2722 { 0x00, 0x1000 },
2723 { 0x04, 0x0800 },
2724 { 0x04, 0x9000 },
2725 { 0x03, 0x802f },
2726 { 0x02, 0x4f02 },
2727 { 0x01, 0x0409 },
2728 { 0x00, 0xf099 },
2729 { 0x04, 0x9800 },
2730 { 0x04, 0xa000 },
2731 { 0x03, 0xdf01 },
2732 { 0x02, 0xdf20 },
2733 { 0x01, 0xff95 },
2734 { 0x00, 0xba00 },
2735 { 0x04, 0xa800 },
2736 { 0x04, 0xf000 },
2737 { 0x03, 0xdf01 },
2738 { 0x02, 0xdf20 },
2739 { 0x01, 0x101a },
2740 { 0x00, 0xa0ff },
2741 { 0x04, 0xf800 },
2742 { 0x04, 0x0000 },
2743 { 0x1f, 0x0000 },
2744
2745 { 0x1f, 0x0001 },
2746 { 0x0b, 0x8480 },
2747 { 0x1f, 0x0000 },
2748
2749 { 0x1f, 0x0001 },
2750 { 0x18, 0x67c7 },
2751 { 0x04, 0x2000 },
2752 { 0x03, 0x002f },
2753 { 0x02, 0x4360 },
2754 { 0x01, 0x0109 },
2755 { 0x00, 0x3022 },
2756 { 0x04, 0x2800 },
2757 { 0x1f, 0x0000 },
2758
2759 { 0x1f, 0x0001 },
2760 { 0x17, 0x0cc0 },
2761 { 0x1f, 0x0000 }
2762 };
2763
françois romieu4da19632011-01-03 15:07:55 +00002764 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002765}
2766
françois romieu4da19632011-01-03 15:07:55 +00002767static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002768{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002769 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002770 { 0x10, 0xf41b },
2771 { 0x1f, 0x0000 }
2772 };
2773
françois romieu4da19632011-01-03 15:07:55 +00002774 rtl_writephy(tp, 0x1f, 0x0001);
2775 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002776
françois romieu4da19632011-01-03 15:07:55 +00002777 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002778}
2779
françois romieu4da19632011-01-03 15:07:55 +00002780static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002781{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002782 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002783 { 0x1f, 0x0001 },
2784 { 0x10, 0xf41b },
2785 { 0x1f, 0x0000 }
2786 };
2787
françois romieu4da19632011-01-03 15:07:55 +00002788 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002789}
2790
françois romieu4da19632011-01-03 15:07:55 +00002791static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002792{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002793 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002794 { 0x1f, 0x0000 },
2795 { 0x1d, 0x0f00 },
2796 { 0x1f, 0x0002 },
2797 { 0x0c, 0x1ec8 },
2798 { 0x1f, 0x0000 }
2799 };
2800
françois romieu4da19632011-01-03 15:07:55 +00002801 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002802}
2803
françois romieu4da19632011-01-03 15:07:55 +00002804static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002805{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002806 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002807 { 0x1f, 0x0001 },
2808 { 0x1d, 0x3d98 },
2809 { 0x1f, 0x0000 }
2810 };
2811
françois romieu4da19632011-01-03 15:07:55 +00002812 rtl_writephy(tp, 0x1f, 0x0000);
2813 rtl_patchphy(tp, 0x14, 1 << 5);
2814 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002815
françois romieu4da19632011-01-03 15:07:55 +00002816 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002817}
2818
françois romieu4da19632011-01-03 15:07:55 +00002819static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002820{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002821 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002822 { 0x1f, 0x0001 },
2823 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002824 { 0x1f, 0x0002 },
2825 { 0x00, 0x88d4 },
2826 { 0x01, 0x82b1 },
2827 { 0x03, 0x7002 },
2828 { 0x08, 0x9e30 },
2829 { 0x09, 0x01f0 },
2830 { 0x0a, 0x5500 },
2831 { 0x0c, 0x00c8 },
2832 { 0x1f, 0x0003 },
2833 { 0x12, 0xc096 },
2834 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002835 { 0x1f, 0x0000 },
2836 { 0x1f, 0x0000 },
2837 { 0x09, 0x2000 },
2838 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002839 };
2840
françois romieu4da19632011-01-03 15:07:55 +00002841 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002842
françois romieu4da19632011-01-03 15:07:55 +00002843 rtl_patchphy(tp, 0x14, 1 << 5);
2844 rtl_patchphy(tp, 0x0d, 1 << 5);
2845 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002846}
2847
françois romieu4da19632011-01-03 15:07:55 +00002848static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002849{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002850 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002851 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002852 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002853 { 0x03, 0x802f },
2854 { 0x02, 0x4f02 },
2855 { 0x01, 0x0409 },
2856 { 0x00, 0xf099 },
2857 { 0x04, 0x9800 },
2858 { 0x04, 0x9000 },
2859 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002860 { 0x1f, 0x0002 },
2861 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002862 { 0x06, 0x0761 },
2863 { 0x1f, 0x0003 },
2864 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002865 { 0x1f, 0x0000 }
2866 };
2867
françois romieu4da19632011-01-03 15:07:55 +00002868 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002869
françois romieu4da19632011-01-03 15:07:55 +00002870 rtl_patchphy(tp, 0x16, 1 << 0);
2871 rtl_patchphy(tp, 0x14, 1 << 5);
2872 rtl_patchphy(tp, 0x0d, 1 << 5);
2873 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002874}
2875
françois romieu4da19632011-01-03 15:07:55 +00002876static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002877{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002878 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002879 { 0x1f, 0x0001 },
2880 { 0x12, 0x2300 },
2881 { 0x1d, 0x3d98 },
2882 { 0x1f, 0x0002 },
2883 { 0x0c, 0x7eb8 },
2884 { 0x06, 0x5461 },
2885 { 0x1f, 0x0003 },
2886 { 0x16, 0x0f0a },
2887 { 0x1f, 0x0000 }
2888 };
2889
françois romieu4da19632011-01-03 15:07:55 +00002890 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002891
françois romieu4da19632011-01-03 15:07:55 +00002892 rtl_patchphy(tp, 0x16, 1 << 0);
2893 rtl_patchphy(tp, 0x14, 1 << 5);
2894 rtl_patchphy(tp, 0x0d, 1 << 5);
2895 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002896}
2897
françois romieu4da19632011-01-03 15:07:55 +00002898static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002899{
françois romieu4da19632011-01-03 15:07:55 +00002900 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002901}
2902
françois romieubca03d52011-01-03 15:07:31 +00002903static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002904{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002905 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002906 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002907 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002908 { 0x06, 0x4064 },
2909 { 0x07, 0x2863 },
2910 { 0x08, 0x059c },
2911 { 0x09, 0x26b4 },
2912 { 0x0a, 0x6a19 },
2913 { 0x0b, 0xdcc8 },
2914 { 0x10, 0xf06d },
2915 { 0x14, 0x7f68 },
2916 { 0x18, 0x7fd9 },
2917 { 0x1c, 0xf0ff },
2918 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002919 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002920 { 0x12, 0xf49f },
2921 { 0x13, 0x070b },
2922 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002923 { 0x14, 0x94c0 },
2924
2925 /*
2926 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002927 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002928 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002929 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002930 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002931 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002932 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002933 { 0x06, 0x5561 },
2934
2935 /*
2936 * Can not link to 1Gbps with bad cable
2937 * Decrease SNR threshold form 21.07dB to 19.04dB
2938 */
2939 { 0x1f, 0x0001 },
2940 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002941
2942 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002943 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002944 };
2945
françois romieu4da19632011-01-03 15:07:55 +00002946 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002947
françois romieubca03d52011-01-03 15:07:31 +00002948 /*
2949 * Rx Error Issue
2950 * Fine Tune Switching regulator parameter
2951 */
françois romieu4da19632011-01-03 15:07:55 +00002952 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002953 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2954 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002955
Francois Romieufdf6fc02012-07-06 22:40:38 +02002956 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002957 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002958 { 0x1f, 0x0002 },
2959 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002960 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002961 { 0x05, 0x8330 },
2962 { 0x06, 0x669a },
2963 { 0x1f, 0x0002 }
2964 };
2965 int val;
2966
françois romieu4da19632011-01-03 15:07:55 +00002967 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002968
françois romieu4da19632011-01-03 15:07:55 +00002969 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002970
2971 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002972 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002973 0x0065, 0x0066, 0x0067, 0x0068,
2974 0x0069, 0x006a, 0x006b, 0x006c
2975 };
2976 int i;
2977
françois romieu4da19632011-01-03 15:07:55 +00002978 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002979
2980 val &= 0xff00;
2981 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002982 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002983 }
2984 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002985 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002986 { 0x1f, 0x0002 },
2987 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002988 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002989 { 0x05, 0x8330 },
2990 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002991 };
2992
françois romieu4da19632011-01-03 15:07:55 +00002993 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02002994 }
2995
françois romieubca03d52011-01-03 15:07:31 +00002996 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002997 rtl_writephy(tp, 0x1f, 0x0002);
2998 rtl_patchphy(tp, 0x0d, 0x0300);
2999 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00003000
françois romieubca03d52011-01-03 15:07:31 +00003001 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003002 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003003 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3004 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003005
françois romieu4da19632011-01-03 15:07:55 +00003006 rtl_writephy(tp, 0x1f, 0x0005);
3007 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003008
3009 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00003010
françois romieu4da19632011-01-03 15:07:55 +00003011 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003012}
3013
françois romieubca03d52011-01-03 15:07:31 +00003014static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003015{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003016 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003017 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00003018 { 0x1f, 0x0001 },
3019 { 0x06, 0x4064 },
3020 { 0x07, 0x2863 },
3021 { 0x08, 0x059c },
3022 { 0x09, 0x26b4 },
3023 { 0x0a, 0x6a19 },
3024 { 0x0b, 0xdcc8 },
3025 { 0x10, 0xf06d },
3026 { 0x14, 0x7f68 },
3027 { 0x18, 0x7fd9 },
3028 { 0x1c, 0xf0ff },
3029 { 0x1d, 0x3d9c },
3030 { 0x1f, 0x0003 },
3031 { 0x12, 0xf49f },
3032 { 0x13, 0x070b },
3033 { 0x1a, 0x05ad },
3034 { 0x14, 0x94c0 },
3035
françois romieubca03d52011-01-03 15:07:31 +00003036 /*
3037 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003038 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003039 */
françois romieudaf9df62009-10-07 12:44:20 +00003040 { 0x1f, 0x0002 },
3041 { 0x06, 0x5561 },
3042 { 0x1f, 0x0005 },
3043 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003044 { 0x06, 0x5561 },
3045
3046 /*
3047 * Can not link to 1Gbps with bad cable
3048 * Decrease SNR threshold form 21.07dB to 19.04dB
3049 */
3050 { 0x1f, 0x0001 },
3051 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003052
3053 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003054 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003055 };
3056
françois romieu4da19632011-01-03 15:07:55 +00003057 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003058
Francois Romieufdf6fc02012-07-06 22:40:38 +02003059 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003060 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003061 { 0x1f, 0x0002 },
3062 { 0x05, 0x669a },
3063 { 0x1f, 0x0005 },
3064 { 0x05, 0x8330 },
3065 { 0x06, 0x669a },
3066
3067 { 0x1f, 0x0002 }
3068 };
3069 int val;
3070
françois romieu4da19632011-01-03 15:07:55 +00003071 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003072
françois romieu4da19632011-01-03 15:07:55 +00003073 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003074 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003075 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003076 0x0065, 0x0066, 0x0067, 0x0068,
3077 0x0069, 0x006a, 0x006b, 0x006c
3078 };
3079 int i;
3080
françois romieu4da19632011-01-03 15:07:55 +00003081 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003082
3083 val &= 0xff00;
3084 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003085 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003086 }
3087 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003088 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003089 { 0x1f, 0x0002 },
3090 { 0x05, 0x2642 },
3091 { 0x1f, 0x0005 },
3092 { 0x05, 0x8330 },
3093 { 0x06, 0x2642 }
3094 };
3095
françois romieu4da19632011-01-03 15:07:55 +00003096 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003097 }
3098
françois romieubca03d52011-01-03 15:07:31 +00003099 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003100 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003101 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3102 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003103
françois romieubca03d52011-01-03 15:07:31 +00003104 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003105 rtl_writephy(tp, 0x1f, 0x0002);
3106 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003107
françois romieu4da19632011-01-03 15:07:55 +00003108 rtl_writephy(tp, 0x1f, 0x0005);
3109 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003110
3111 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003112
françois romieu4da19632011-01-03 15:07:55 +00003113 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003114}
3115
françois romieu4da19632011-01-03 15:07:55 +00003116static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003117{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003118 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003119 { 0x1f, 0x0002 },
3120 { 0x10, 0x0008 },
3121 { 0x0d, 0x006c },
3122
3123 { 0x1f, 0x0000 },
3124 { 0x0d, 0xf880 },
3125
3126 { 0x1f, 0x0001 },
3127 { 0x17, 0x0cc0 },
3128
3129 { 0x1f, 0x0001 },
3130 { 0x0b, 0xa4d8 },
3131 { 0x09, 0x281c },
3132 { 0x07, 0x2883 },
3133 { 0x0a, 0x6b35 },
3134 { 0x1d, 0x3da4 },
3135 { 0x1c, 0xeffd },
3136 { 0x14, 0x7f52 },
3137 { 0x18, 0x7fc6 },
3138 { 0x08, 0x0601 },
3139 { 0x06, 0x4063 },
3140 { 0x10, 0xf074 },
3141 { 0x1f, 0x0003 },
3142 { 0x13, 0x0789 },
3143 { 0x12, 0xf4bd },
3144 { 0x1a, 0x04fd },
3145 { 0x14, 0x84b0 },
3146 { 0x1f, 0x0000 },
3147 { 0x00, 0x9200 },
3148
3149 { 0x1f, 0x0005 },
3150 { 0x01, 0x0340 },
3151 { 0x1f, 0x0001 },
3152 { 0x04, 0x4000 },
3153 { 0x03, 0x1d21 },
3154 { 0x02, 0x0c32 },
3155 { 0x01, 0x0200 },
3156 { 0x00, 0x5554 },
3157 { 0x04, 0x4800 },
3158 { 0x04, 0x4000 },
3159 { 0x04, 0xf000 },
3160 { 0x03, 0xdf01 },
3161 { 0x02, 0xdf20 },
3162 { 0x01, 0x101a },
3163 { 0x00, 0xa0ff },
3164 { 0x04, 0xf800 },
3165 { 0x04, 0xf000 },
3166 { 0x1f, 0x0000 },
3167
3168 { 0x1f, 0x0007 },
3169 { 0x1e, 0x0023 },
3170 { 0x16, 0x0000 },
3171 { 0x1f, 0x0000 }
3172 };
3173
françois romieu4da19632011-01-03 15:07:55 +00003174 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003175}
3176
françois romieue6de30d2011-01-03 15:08:37 +00003177static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3178{
3179 static const struct phy_reg phy_reg_init[] = {
3180 { 0x1f, 0x0001 },
3181 { 0x17, 0x0cc0 },
3182
3183 { 0x1f, 0x0007 },
3184 { 0x1e, 0x002d },
3185 { 0x18, 0x0040 },
3186 { 0x1f, 0x0000 }
3187 };
3188
3189 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3190 rtl_patchphy(tp, 0x0d, 1 << 5);
3191}
3192
Hayes Wang70090422011-07-06 15:58:06 +08003193static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003194{
3195 static const struct phy_reg phy_reg_init[] = {
3196 /* Enable Delay cap */
3197 { 0x1f, 0x0005 },
3198 { 0x05, 0x8b80 },
3199 { 0x06, 0xc896 },
3200 { 0x1f, 0x0000 },
3201
3202 /* Channel estimation fine tune */
3203 { 0x1f, 0x0001 },
3204 { 0x0b, 0x6c20 },
3205 { 0x07, 0x2872 },
3206 { 0x1c, 0xefff },
3207 { 0x1f, 0x0003 },
3208 { 0x14, 0x6420 },
3209 { 0x1f, 0x0000 },
3210
3211 /* Update PFM & 10M TX idle timer */
3212 { 0x1f, 0x0007 },
3213 { 0x1e, 0x002f },
3214 { 0x15, 0x1919 },
3215 { 0x1f, 0x0000 },
3216
3217 { 0x1f, 0x0007 },
3218 { 0x1e, 0x00ac },
3219 { 0x18, 0x0006 },
3220 { 0x1f, 0x0000 }
3221 };
3222
Francois Romieu15ecd032011-04-27 13:52:22 -07003223 rtl_apply_firmware(tp);
3224
hayeswang01dc7fe2011-03-21 01:50:28 +00003225 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3226
3227 /* DCO enable for 10M IDLE Power */
3228 rtl_writephy(tp, 0x1f, 0x0007);
3229 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003230 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003231 rtl_writephy(tp, 0x1f, 0x0000);
3232
3233 /* For impedance matching */
3234 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003235 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003236 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003237
3238 /* PHY auto speed down */
3239 rtl_writephy(tp, 0x1f, 0x0007);
3240 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003241 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003242 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003243 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003244
3245 rtl_writephy(tp, 0x1f, 0x0005);
3246 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003247 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003248 rtl_writephy(tp, 0x1f, 0x0000);
3249
3250 rtl_writephy(tp, 0x1f, 0x0005);
3251 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003252 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003253 rtl_writephy(tp, 0x1f, 0x0007);
3254 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003255 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003256 rtl_writephy(tp, 0x1f, 0x0006);
3257 rtl_writephy(tp, 0x00, 0x5a00);
3258 rtl_writephy(tp, 0x1f, 0x0000);
3259 rtl_writephy(tp, 0x0d, 0x0007);
3260 rtl_writephy(tp, 0x0e, 0x003c);
3261 rtl_writephy(tp, 0x0d, 0x4007);
3262 rtl_writephy(tp, 0x0e, 0x0000);
3263 rtl_writephy(tp, 0x0d, 0x0000);
3264}
3265
françois romieu9ecb9aa2012-12-07 11:20:21 +00003266static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3267{
3268 const u16 w[] = {
3269 addr[0] | (addr[1] << 8),
3270 addr[2] | (addr[3] << 8),
3271 addr[4] | (addr[5] << 8)
3272 };
3273 const struct exgmac_reg e[] = {
3274 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3275 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3276 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3277 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3278 };
3279
3280 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3281}
3282
Hayes Wang70090422011-07-06 15:58:06 +08003283static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3284{
3285 static const struct phy_reg phy_reg_init[] = {
3286 /* Enable Delay cap */
3287 { 0x1f, 0x0004 },
3288 { 0x1f, 0x0007 },
3289 { 0x1e, 0x00ac },
3290 { 0x18, 0x0006 },
3291 { 0x1f, 0x0002 },
3292 { 0x1f, 0x0000 },
3293 { 0x1f, 0x0000 },
3294
3295 /* Channel estimation fine tune */
3296 { 0x1f, 0x0003 },
3297 { 0x09, 0xa20f },
3298 { 0x1f, 0x0000 },
3299 { 0x1f, 0x0000 },
3300
3301 /* Green Setting */
3302 { 0x1f, 0x0005 },
3303 { 0x05, 0x8b5b },
3304 { 0x06, 0x9222 },
3305 { 0x05, 0x8b6d },
3306 { 0x06, 0x8000 },
3307 { 0x05, 0x8b76 },
3308 { 0x06, 0x8000 },
3309 { 0x1f, 0x0000 }
3310 };
3311
3312 rtl_apply_firmware(tp);
3313
3314 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3315
3316 /* For 4-corner performance improve */
3317 rtl_writephy(tp, 0x1f, 0x0005);
3318 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003319 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003320 rtl_writephy(tp, 0x1f, 0x0000);
3321
3322 /* PHY auto speed down */
3323 rtl_writephy(tp, 0x1f, 0x0004);
3324 rtl_writephy(tp, 0x1f, 0x0007);
3325 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003326 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003327 rtl_writephy(tp, 0x1f, 0x0002);
3328 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003329 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003330
3331 /* improve 10M EEE waveform */
3332 rtl_writephy(tp, 0x1f, 0x0005);
3333 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003334 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003335 rtl_writephy(tp, 0x1f, 0x0000);
3336
3337 /* Improve 2-pair detection performance */
3338 rtl_writephy(tp, 0x1f, 0x0005);
3339 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003340 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003341 rtl_writephy(tp, 0x1f, 0x0000);
3342
3343 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003344 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003345 rtl_writephy(tp, 0x1f, 0x0005);
3346 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003347 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003348 rtl_writephy(tp, 0x1f, 0x0004);
3349 rtl_writephy(tp, 0x1f, 0x0007);
3350 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003351 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003352 rtl_writephy(tp, 0x1f, 0x0002);
3353 rtl_writephy(tp, 0x1f, 0x0000);
3354 rtl_writephy(tp, 0x0d, 0x0007);
3355 rtl_writephy(tp, 0x0e, 0x003c);
3356 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003357 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003358 rtl_writephy(tp, 0x0d, 0x0000);
3359
3360 /* Green feature */
3361 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003362 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3363 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003364 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003365 rtl_writephy(tp, 0x1f, 0x0005);
3366 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3367 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003368
françois romieu9ecb9aa2012-12-07 11:20:21 +00003369 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3370 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003371}
3372
Hayes Wang5f886e02012-03-30 14:33:03 +08003373static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3374{
3375 /* For 4-corner performance improve */
3376 rtl_writephy(tp, 0x1f, 0x0005);
3377 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003378 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003379 rtl_writephy(tp, 0x1f, 0x0000);
3380
3381 /* PHY auto speed down */
3382 rtl_writephy(tp, 0x1f, 0x0007);
3383 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003384 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003385 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003386 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003387
3388 /* Improve 10M EEE waveform */
3389 rtl_writephy(tp, 0x1f, 0x0005);
3390 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003391 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003392 rtl_writephy(tp, 0x1f, 0x0000);
3393}
3394
Hayes Wangc2218922011-09-06 16:55:18 +08003395static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3396{
3397 static const struct phy_reg phy_reg_init[] = {
3398 /* Channel estimation fine tune */
3399 { 0x1f, 0x0003 },
3400 { 0x09, 0xa20f },
3401 { 0x1f, 0x0000 },
3402
3403 /* Modify green table for giga & fnet */
3404 { 0x1f, 0x0005 },
3405 { 0x05, 0x8b55 },
3406 { 0x06, 0x0000 },
3407 { 0x05, 0x8b5e },
3408 { 0x06, 0x0000 },
3409 { 0x05, 0x8b67 },
3410 { 0x06, 0x0000 },
3411 { 0x05, 0x8b70 },
3412 { 0x06, 0x0000 },
3413 { 0x1f, 0x0000 },
3414 { 0x1f, 0x0007 },
3415 { 0x1e, 0x0078 },
3416 { 0x17, 0x0000 },
3417 { 0x19, 0x00fb },
3418 { 0x1f, 0x0000 },
3419
3420 /* Modify green table for 10M */
3421 { 0x1f, 0x0005 },
3422 { 0x05, 0x8b79 },
3423 { 0x06, 0xaa00 },
3424 { 0x1f, 0x0000 },
3425
3426 /* Disable hiimpedance detection (RTCT) */
3427 { 0x1f, 0x0003 },
3428 { 0x01, 0x328a },
3429 { 0x1f, 0x0000 }
3430 };
3431
3432 rtl_apply_firmware(tp);
3433
3434 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3435
Hayes Wang5f886e02012-03-30 14:33:03 +08003436 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003437
3438 /* Improve 2-pair detection performance */
3439 rtl_writephy(tp, 0x1f, 0x0005);
3440 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003441 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003442 rtl_writephy(tp, 0x1f, 0x0000);
3443}
3444
3445static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3446{
3447 rtl_apply_firmware(tp);
3448
Hayes Wang5f886e02012-03-30 14:33:03 +08003449 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003450}
3451
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003452static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3453{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003454 static const struct phy_reg phy_reg_init[] = {
3455 /* Channel estimation fine tune */
3456 { 0x1f, 0x0003 },
3457 { 0x09, 0xa20f },
3458 { 0x1f, 0x0000 },
3459
3460 /* Modify green table for giga & fnet */
3461 { 0x1f, 0x0005 },
3462 { 0x05, 0x8b55 },
3463 { 0x06, 0x0000 },
3464 { 0x05, 0x8b5e },
3465 { 0x06, 0x0000 },
3466 { 0x05, 0x8b67 },
3467 { 0x06, 0x0000 },
3468 { 0x05, 0x8b70 },
3469 { 0x06, 0x0000 },
3470 { 0x1f, 0x0000 },
3471 { 0x1f, 0x0007 },
3472 { 0x1e, 0x0078 },
3473 { 0x17, 0x0000 },
3474 { 0x19, 0x00aa },
3475 { 0x1f, 0x0000 },
3476
3477 /* Modify green table for 10M */
3478 { 0x1f, 0x0005 },
3479 { 0x05, 0x8b79 },
3480 { 0x06, 0xaa00 },
3481 { 0x1f, 0x0000 },
3482
3483 /* Disable hiimpedance detection (RTCT) */
3484 { 0x1f, 0x0003 },
3485 { 0x01, 0x328a },
3486 { 0x1f, 0x0000 }
3487 };
3488
3489
3490 rtl_apply_firmware(tp);
3491
3492 rtl8168f_hw_phy_config(tp);
3493
3494 /* Improve 2-pair detection performance */
3495 rtl_writephy(tp, 0x1f, 0x0005);
3496 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003497 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003498 rtl_writephy(tp, 0x1f, 0x0000);
3499
3500 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3501
3502 /* Modify green table for giga */
3503 rtl_writephy(tp, 0x1f, 0x0005);
3504 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003505 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003506 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003507 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003508 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003509 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003510 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003511 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003512 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003513 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003514 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003515 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003516 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003517 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003518 rtl_writephy(tp, 0x1f, 0x0000);
3519
3520 /* uc same-seed solution */
3521 rtl_writephy(tp, 0x1f, 0x0005);
3522 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003523 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003524 rtl_writephy(tp, 0x1f, 0x0000);
3525
3526 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003527 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003528 rtl_writephy(tp, 0x1f, 0x0005);
3529 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003530 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003531 rtl_writephy(tp, 0x1f, 0x0004);
3532 rtl_writephy(tp, 0x1f, 0x0007);
3533 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003534 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003535 rtl_writephy(tp, 0x1f, 0x0000);
3536 rtl_writephy(tp, 0x0d, 0x0007);
3537 rtl_writephy(tp, 0x0e, 0x003c);
3538 rtl_writephy(tp, 0x0d, 0x4007);
3539 rtl_writephy(tp, 0x0e, 0x0000);
3540 rtl_writephy(tp, 0x0d, 0x0000);
3541
3542 /* Green feature */
3543 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003544 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3545 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003546 rtl_writephy(tp, 0x1f, 0x0000);
3547}
3548
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003549static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
3550{
3551 phy_write(tp->phydev, 0x1f, 0x0a43);
3552 phy_clear_bits(tp->phydev, 0x10, BIT(2));
3553}
3554
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003555static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
3556{
3557 struct phy_device *phydev = tp->phydev;
3558
3559 phy_write(phydev, 0x1f, 0x0bcc);
3560 phy_clear_bits(phydev, 0x14, BIT(8));
3561
3562 phy_write(phydev, 0x1f, 0x0a44);
3563 phy_set_bits(phydev, 0x11, BIT(7) | BIT(6));
3564
3565 phy_write(phydev, 0x1f, 0x0a43);
3566 phy_write(phydev, 0x13, 0x8084);
3567 phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
3568 phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));
3569
3570 phy_write(phydev, 0x1f, 0x0000);
3571}
3572
Hayes Wangc5583862012-07-02 17:23:22 +08003573static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3574{
Hayes Wangc5583862012-07-02 17:23:22 +08003575 rtl_apply_firmware(tp);
3576
hayeswang41f44d12013-04-01 22:23:36 +00003577 rtl_writephy(tp, 0x1f, 0x0a46);
3578 if (rtl_readphy(tp, 0x10) & 0x0100) {
3579 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003580 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003581 } else {
3582 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003583 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003584 }
Hayes Wangc5583862012-07-02 17:23:22 +08003585
hayeswang41f44d12013-04-01 22:23:36 +00003586 rtl_writephy(tp, 0x1f, 0x0a46);
3587 if (rtl_readphy(tp, 0x13) & 0x0100) {
3588 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003589 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003590 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003591 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003592 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003593 }
Hayes Wangc5583862012-07-02 17:23:22 +08003594
hayeswang41f44d12013-04-01 22:23:36 +00003595 /* Enable PHY auto speed down */
3596 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003597 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003598
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003599 rtl8168g_phy_adjust_10m_aldps(tp);
hayeswangfe7524c2013-04-01 22:23:37 +00003600
hayeswang41f44d12013-04-01 22:23:36 +00003601 /* EEE auto-fallback function */
3602 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003603 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003604
hayeswang41f44d12013-04-01 22:23:36 +00003605 /* Enable UC LPF tune function */
3606 rtl_writephy(tp, 0x1f, 0x0a43);
3607 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003608 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003609
3610 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003611 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003612
hayeswangfe7524c2013-04-01 22:23:37 +00003613 /* Improve SWR Efficiency */
3614 rtl_writephy(tp, 0x1f, 0x0bcd);
3615 rtl_writephy(tp, 0x14, 0x5065);
3616 rtl_writephy(tp, 0x14, 0xd065);
3617 rtl_writephy(tp, 0x1f, 0x0bc8);
3618 rtl_writephy(tp, 0x11, 0x5655);
3619 rtl_writephy(tp, 0x1f, 0x0bcd);
3620 rtl_writephy(tp, 0x14, 0x1065);
3621 rtl_writephy(tp, 0x14, 0x9065);
3622 rtl_writephy(tp, 0x14, 0x1065);
3623
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003624 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003625 rtl8168g_config_eee_phy(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08003626}
3627
hayeswang57538c42013-04-01 22:23:40 +00003628static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3629{
3630 rtl_apply_firmware(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003631 rtl8168g_config_eee_phy(tp);
hayeswang57538c42013-04-01 22:23:40 +00003632}
3633
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003634static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3635{
3636 u16 dout_tapbin;
3637 u32 data;
3638
3639 rtl_apply_firmware(tp);
3640
3641 /* CHN EST parameters adjust - giga master */
3642 rtl_writephy(tp, 0x1f, 0x0a43);
3643 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003644 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003645 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003646 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003647 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003648 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003649 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003650 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003651 rtl_writephy(tp, 0x1f, 0x0000);
3652
3653 /* CHN EST parameters adjust - giga slave */
3654 rtl_writephy(tp, 0x1f, 0x0a43);
3655 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003656 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003657 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003658 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003659 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003660 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003661 rtl_writephy(tp, 0x1f, 0x0000);
3662
3663 /* CHN EST parameters adjust - fnet */
3664 rtl_writephy(tp, 0x1f, 0x0a43);
3665 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003666 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003667 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003668 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003669 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003670 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003671 rtl_writephy(tp, 0x1f, 0x0000);
3672
3673 /* enable R-tune & PGA-retune function */
3674 dout_tapbin = 0;
3675 rtl_writephy(tp, 0x1f, 0x0a46);
3676 data = rtl_readphy(tp, 0x13);
3677 data &= 3;
3678 data <<= 2;
3679 dout_tapbin |= data;
3680 data = rtl_readphy(tp, 0x12);
3681 data &= 0xc000;
3682 data >>= 14;
3683 dout_tapbin |= data;
3684 dout_tapbin = ~(dout_tapbin^0x08);
3685 dout_tapbin <<= 12;
3686 dout_tapbin &= 0xf000;
3687 rtl_writephy(tp, 0x1f, 0x0a43);
3688 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003689 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003690 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003691 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003692 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003693 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003694 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003695 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003696
3697 rtl_writephy(tp, 0x1f, 0x0a43);
3698 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003699 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003700 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003701 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003702 rtl_writephy(tp, 0x1f, 0x0000);
3703
3704 /* enable GPHY 10M */
3705 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003706 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003707 rtl_writephy(tp, 0x1f, 0x0000);
3708
3709 /* SAR ADC performance */
3710 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003711 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003712 rtl_writephy(tp, 0x1f, 0x0000);
3713
3714 rtl_writephy(tp, 0x1f, 0x0a43);
3715 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003716 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003717 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003718 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003719 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003720 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003721 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003722 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003723 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003724 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003725 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003726 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003727 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003728 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003729 rtl_writephy(tp, 0x1f, 0x0000);
3730
3731 /* disable phy pfm mode */
3732 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003733 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003734 rtl_writephy(tp, 0x1f, 0x0000);
3735
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003736 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003737 rtl8168g_config_eee_phy(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003738}
3739
3740static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3741{
3742 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3743 u16 rlen;
3744 u32 data;
3745
3746 rtl_apply_firmware(tp);
3747
3748 /* CHIN EST parameter update */
3749 rtl_writephy(tp, 0x1f, 0x0a43);
3750 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003751 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003752 rtl_writephy(tp, 0x1f, 0x0000);
3753
3754 /* enable R-tune & PGA-retune function */
3755 rtl_writephy(tp, 0x1f, 0x0a43);
3756 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003757 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003758 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003759 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003760 rtl_writephy(tp, 0x1f, 0x0000);
3761
3762 /* enable GPHY 10M */
3763 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003764 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003765 rtl_writephy(tp, 0x1f, 0x0000);
3766
3767 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3768 data = r8168_mac_ocp_read(tp, 0xdd02);
3769 ioffset_p3 = ((data & 0x80)>>7);
3770 ioffset_p3 <<= 3;
3771
3772 data = r8168_mac_ocp_read(tp, 0xdd00);
3773 ioffset_p3 |= ((data & (0xe000))>>13);
3774 ioffset_p2 = ((data & (0x1e00))>>9);
3775 ioffset_p1 = ((data & (0x01e0))>>5);
3776 ioffset_p0 = ((data & 0x0010)>>4);
3777 ioffset_p0 <<= 3;
3778 ioffset_p0 |= (data & (0x07));
3779 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3780
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003781 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003782 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003783 rtl_writephy(tp, 0x1f, 0x0bcf);
3784 rtl_writephy(tp, 0x16, data);
3785 rtl_writephy(tp, 0x1f, 0x0000);
3786 }
3787
3788 /* Modify rlen (TX LPF corner frequency) level */
3789 rtl_writephy(tp, 0x1f, 0x0bcd);
3790 data = rtl_readphy(tp, 0x16);
3791 data &= 0x000f;
3792 rlen = 0;
3793 if (data > 3)
3794 rlen = data - 3;
3795 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3796 rtl_writephy(tp, 0x17, data);
3797 rtl_writephy(tp, 0x1f, 0x0bcd);
3798 rtl_writephy(tp, 0x1f, 0x0000);
3799
3800 /* disable phy pfm mode */
3801 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003802 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003803 rtl_writephy(tp, 0x1f, 0x0000);
3804
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003805 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003806 rtl8168g_config_eee_phy(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003807}
3808
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003809static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3810{
3811 /* Enable PHY auto speed down */
3812 rtl_writephy(tp, 0x1f, 0x0a44);
3813 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3814 rtl_writephy(tp, 0x1f, 0x0000);
3815
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003816 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003817
3818 /* Enable EEE auto-fallback function */
3819 rtl_writephy(tp, 0x1f, 0x0a4b);
3820 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3821 rtl_writephy(tp, 0x1f, 0x0000);
3822
3823 /* Enable UC LPF tune function */
3824 rtl_writephy(tp, 0x1f, 0x0a43);
3825 rtl_writephy(tp, 0x13, 0x8012);
3826 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3827 rtl_writephy(tp, 0x1f, 0x0000);
3828
3829 /* set rg_sel_sdm_rate */
3830 rtl_writephy(tp, 0x1f, 0x0c42);
3831 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3832 rtl_writephy(tp, 0x1f, 0x0000);
3833
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003834 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003835 rtl8168g_config_eee_phy(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003836}
3837
3838static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3839{
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003840 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003841
3842 /* Enable UC LPF tune function */
3843 rtl_writephy(tp, 0x1f, 0x0a43);
3844 rtl_writephy(tp, 0x13, 0x8012);
3845 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3846 rtl_writephy(tp, 0x1f, 0x0000);
3847
3848 /* Set rg_sel_sdm_rate */
3849 rtl_writephy(tp, 0x1f, 0x0c42);
3850 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3851 rtl_writephy(tp, 0x1f, 0x0000);
3852
3853 /* Channel estimation parameters */
3854 rtl_writephy(tp, 0x1f, 0x0a43);
3855 rtl_writephy(tp, 0x13, 0x80f3);
3856 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3857 rtl_writephy(tp, 0x13, 0x80f0);
3858 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3859 rtl_writephy(tp, 0x13, 0x80ef);
3860 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3861 rtl_writephy(tp, 0x13, 0x80f6);
3862 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3863 rtl_writephy(tp, 0x13, 0x80ec);
3864 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3865 rtl_writephy(tp, 0x13, 0x80ed);
3866 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3867 rtl_writephy(tp, 0x13, 0x80f2);
3868 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3869 rtl_writephy(tp, 0x13, 0x80f4);
3870 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3871 rtl_writephy(tp, 0x1f, 0x0a43);
3872 rtl_writephy(tp, 0x13, 0x8110);
3873 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3874 rtl_writephy(tp, 0x13, 0x810f);
3875 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3876 rtl_writephy(tp, 0x13, 0x8111);
3877 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3878 rtl_writephy(tp, 0x13, 0x8113);
3879 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3880 rtl_writephy(tp, 0x13, 0x8115);
3881 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3882 rtl_writephy(tp, 0x13, 0x810e);
3883 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3884 rtl_writephy(tp, 0x13, 0x810c);
3885 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3886 rtl_writephy(tp, 0x13, 0x810b);
3887 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3888 rtl_writephy(tp, 0x1f, 0x0a43);
3889 rtl_writephy(tp, 0x13, 0x80d1);
3890 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3891 rtl_writephy(tp, 0x13, 0x80cd);
3892 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3893 rtl_writephy(tp, 0x13, 0x80d3);
3894 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3895 rtl_writephy(tp, 0x13, 0x80d5);
3896 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3897 rtl_writephy(tp, 0x13, 0x80d7);
3898 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3899
3900 /* Force PWM-mode */
3901 rtl_writephy(tp, 0x1f, 0x0bcd);
3902 rtl_writephy(tp, 0x14, 0x5065);
3903 rtl_writephy(tp, 0x14, 0xd065);
3904 rtl_writephy(tp, 0x1f, 0x0bc8);
3905 rtl_writephy(tp, 0x12, 0x00ed);
3906 rtl_writephy(tp, 0x1f, 0x0bcd);
3907 rtl_writephy(tp, 0x14, 0x1065);
3908 rtl_writephy(tp, 0x14, 0x9065);
3909 rtl_writephy(tp, 0x14, 0x1065);
3910 rtl_writephy(tp, 0x1f, 0x0000);
3911
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003912 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003913 rtl8168g_config_eee_phy(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003914}
3915
françois romieu4da19632011-01-03 15:07:55 +00003916static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003917{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003918 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003919 { 0x1f, 0x0003 },
3920 { 0x08, 0x441d },
3921 { 0x01, 0x9100 },
3922 { 0x1f, 0x0000 }
3923 };
3924
françois romieu4da19632011-01-03 15:07:55 +00003925 rtl_writephy(tp, 0x1f, 0x0000);
3926 rtl_patchphy(tp, 0x11, 1 << 12);
3927 rtl_patchphy(tp, 0x19, 1 << 13);
3928 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003929
françois romieu4da19632011-01-03 15:07:55 +00003930 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003931}
3932
Hayes Wang5a5e4442011-02-22 17:26:21 +08003933static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3934{
3935 static const struct phy_reg phy_reg_init[] = {
3936 { 0x1f, 0x0005 },
3937 { 0x1a, 0x0000 },
3938 { 0x1f, 0x0000 },
3939
3940 { 0x1f, 0x0004 },
3941 { 0x1c, 0x0000 },
3942 { 0x1f, 0x0000 },
3943
3944 { 0x1f, 0x0001 },
3945 { 0x15, 0x7701 },
3946 { 0x1f, 0x0000 }
3947 };
3948
3949 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003950 rtl_writephy(tp, 0x1f, 0x0000);
3951 rtl_writephy(tp, 0x18, 0x0310);
3952 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003953
François Romieu953a12c2011-04-24 17:38:48 +02003954 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003955
3956 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3957}
3958
Hayes Wang7e18dca2012-03-30 14:33:02 +08003959static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3960{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003961 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003962 rtl_writephy(tp, 0x1f, 0x0000);
3963 rtl_writephy(tp, 0x18, 0x0310);
3964 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003965
3966 rtl_apply_firmware(tp);
3967
3968 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003969 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003970 rtl_writephy(tp, 0x1f, 0x0004);
3971 rtl_writephy(tp, 0x10, 0x401f);
3972 rtl_writephy(tp, 0x19, 0x7030);
3973 rtl_writephy(tp, 0x1f, 0x0000);
3974}
3975
Hayes Wang5598bfe2012-07-02 17:23:21 +08003976static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3977{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003978 static const struct phy_reg phy_reg_init[] = {
3979 { 0x1f, 0x0004 },
3980 { 0x10, 0xc07f },
3981 { 0x19, 0x7030 },
3982 { 0x1f, 0x0000 }
3983 };
3984
3985 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003986 rtl_writephy(tp, 0x1f, 0x0000);
3987 rtl_writephy(tp, 0x18, 0x0310);
3988 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003989
3990 rtl_apply_firmware(tp);
3991
Francois Romieufdf6fc02012-07-06 22:40:38 +02003992 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003993 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3994
Francois Romieufdf6fc02012-07-06 22:40:38 +02003995 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003996}
3997
Francois Romieu5615d9f2007-08-17 17:50:46 +02003998static void rtl_hw_phy_config(struct net_device *dev)
3999{
4000 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004001
Francois Romieu5615d9f2007-08-17 17:50:46 +02004002 switch (tp->mac_version) {
4003 case RTL_GIGA_MAC_VER_01:
4004 break;
4005 case RTL_GIGA_MAC_VER_02:
4006 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00004007 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004008 break;
4009 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00004010 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004011 break;
françois romieu2e9558562009-08-10 19:44:19 +00004012 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00004013 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00004014 break;
françois romieu8c7006a2009-08-10 19:43:29 +00004015 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00004016 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00004017 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02004018 case RTL_GIGA_MAC_VER_07:
4019 case RTL_GIGA_MAC_VER_08:
4020 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00004021 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004022 break;
Francois Romieu236b8082008-05-30 16:11:48 +02004023 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00004024 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004025 break;
4026 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00004027 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004028 break;
4029 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004030 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004031 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004032 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004033 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004034 break;
4035 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004036 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004037 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004038 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004039 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004040 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004041 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004042 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004043 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004044 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004045 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004046 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004047 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004048 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004049 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004050 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004051 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004052 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004053 break;
4054 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004055 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004056 break;
4057 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004058 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004059 break;
françois romieue6de30d2011-01-03 15:08:37 +00004060 case RTL_GIGA_MAC_VER_28:
4061 rtl8168d_4_hw_phy_config(tp);
4062 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004063 case RTL_GIGA_MAC_VER_29:
4064 case RTL_GIGA_MAC_VER_30:
4065 rtl8105e_hw_phy_config(tp);
4066 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004067 case RTL_GIGA_MAC_VER_31:
4068 /* None. */
4069 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004070 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004071 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004072 rtl8168e_1_hw_phy_config(tp);
4073 break;
4074 case RTL_GIGA_MAC_VER_34:
4075 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004076 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004077 case RTL_GIGA_MAC_VER_35:
4078 rtl8168f_1_hw_phy_config(tp);
4079 break;
4080 case RTL_GIGA_MAC_VER_36:
4081 rtl8168f_2_hw_phy_config(tp);
4082 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004083
Hayes Wang7e18dca2012-03-30 14:33:02 +08004084 case RTL_GIGA_MAC_VER_37:
4085 rtl8402_hw_phy_config(tp);
4086 break;
4087
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004088 case RTL_GIGA_MAC_VER_38:
4089 rtl8411_hw_phy_config(tp);
4090 break;
4091
Hayes Wang5598bfe2012-07-02 17:23:21 +08004092 case RTL_GIGA_MAC_VER_39:
4093 rtl8106e_hw_phy_config(tp);
4094 break;
4095
Hayes Wangc5583862012-07-02 17:23:22 +08004096 case RTL_GIGA_MAC_VER_40:
4097 rtl8168g_1_hw_phy_config(tp);
4098 break;
hayeswang57538c42013-04-01 22:23:40 +00004099 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004100 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004101 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004102 rtl8168g_2_hw_phy_config(tp);
4103 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004104 case RTL_GIGA_MAC_VER_45:
4105 case RTL_GIGA_MAC_VER_47:
4106 rtl8168h_1_hw_phy_config(tp);
4107 break;
4108 case RTL_GIGA_MAC_VER_46:
4109 case RTL_GIGA_MAC_VER_48:
4110 rtl8168h_2_hw_phy_config(tp);
4111 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004112
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004113 case RTL_GIGA_MAC_VER_49:
4114 rtl8168ep_1_hw_phy_config(tp);
4115 break;
4116 case RTL_GIGA_MAC_VER_50:
4117 case RTL_GIGA_MAC_VER_51:
4118 rtl8168ep_2_hw_phy_config(tp);
4119 break;
4120
Hayes Wangc5583862012-07-02 17:23:22 +08004121 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004122 default:
4123 break;
4124 }
4125}
4126
Francois Romieuda78dbf2012-01-26 14:18:23 +01004127static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4128{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004129 if (!test_and_set_bit(flag, tp->wk.flags))
4130 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004131}
4132
David S. Miller8decf862011-09-22 03:23:13 -04004133static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4134{
David S. Miller8decf862011-09-22 03:23:13 -04004135 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Heiner Kallweite3972862018-06-29 08:07:04 +02004136 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004137}
4138
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004139static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004140{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004141 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004142
Marcus Sundberg773328942008-07-10 21:28:08 +02004143 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit7a67e112018-09-19 22:00:24 +02004144 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4145 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004146 netif_dbg(tp, drv, dev,
4147 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004148 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004149 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004150
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004151 /* We may have called phy_speed_down before */
Heiner Kallweit703732f2019-01-19 22:07:05 +01004152 phy_speed_up(tp->phydev);
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004153
Heiner Kallweit703732f2019-01-19 22:07:05 +01004154 genphy_soft_reset(tp->phydev);
Heiner Kallweit10bc6a62018-09-20 22:47:09 +02004155
Alex Xu (Hello71)9003b362018-09-30 11:06:39 -04004156 /* It was reported that several chips end up with 10MBit/Half on a
Heiner Kallweit10bc6a62018-09-20 22:47:09 +02004157 * 1GBit link after resuming from S3. For whatever reason the PHY on
Alex Xu (Hello71)9003b362018-09-30 11:06:39 -04004158 * these chips doesn't properly start a renegotiation when soft-reset.
Heiner Kallweit10bc6a62018-09-20 22:47:09 +02004159 * Explicitly requesting a renegotiation fixes this.
4160 */
Heiner Kallweit703732f2019-01-19 22:07:05 +01004161 if (tp->phydev->autoneg == AUTONEG_ENABLE)
4162 phy_restart_aneg(tp->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004163}
4164
Francois Romieu773d2022007-01-31 23:47:43 +01004165static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4166{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004167 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004168
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004169 rtl_unlock_config_regs(tp);
françois romieu908ba2bf2010-04-26 11:42:58 +00004170
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004171 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4172 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00004173
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004174 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4175 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00004176
françois romieu9ecb9aa2012-12-07 11:20:21 +00004177 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4178 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004179
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004180 rtl_lock_config_regs(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004181
Francois Romieuda78dbf2012-01-26 14:18:23 +01004182 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004183}
4184
4185static int rtl_set_mac_address(struct net_device *dev, void *p)
4186{
4187 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004188 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004189 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004190
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004191 ret = eth_mac_addr(dev, p);
4192 if (ret)
4193 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004194
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004195 pm_runtime_get_noresume(d);
4196
4197 if (pm_runtime_active(d))
4198 rtl_rar_set(tp, dev->dev_addr);
4199
4200 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004201
4202 return 0;
4203}
4204
Heiner Kallweite3972862018-06-29 08:07:04 +02004205static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004206{
Heiner Kallweit703732f2019-01-19 22:07:05 +01004207 struct rtl8169_private *tp = netdev_priv(dev);
4208
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004209 if (!netif_running(dev))
4210 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004211
Heiner Kallweit703732f2019-01-19 22:07:05 +01004212 return phy_mii_ioctl(tp->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004213}
4214
Bill Pembertonbaf63292012-12-03 09:23:28 -05004215static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004216{
4217 struct mdio_ops *ops = &tp->mdio_ops;
4218
4219 switch (tp->mac_version) {
4220 case RTL_GIGA_MAC_VER_27:
4221 ops->write = r8168dp_1_mdio_write;
4222 ops->read = r8168dp_1_mdio_read;
4223 break;
françois romieue6de30d2011-01-03 15:08:37 +00004224 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004225 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004226 ops->write = r8168dp_2_mdio_write;
4227 ops->read = r8168dp_2_mdio_read;
4228 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004229 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004230 ops->write = r8168g_mdio_write;
4231 ops->read = r8168g_mdio_read;
4232 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004233 default:
4234 ops->write = r8169_mdio_write;
4235 ops->read = r8169_mdio_read;
4236 break;
4237 }
4238}
4239
David S. Miller1805b2f2011-10-24 18:18:09 -04004240static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4241{
David S. Miller1805b2f2011-10-24 18:18:09 -04004242 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004243 case RTL_GIGA_MAC_VER_25:
4244 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004245 case RTL_GIGA_MAC_VER_29:
4246 case RTL_GIGA_MAC_VER_30:
4247 case RTL_GIGA_MAC_VER_32:
4248 case RTL_GIGA_MAC_VER_33:
4249 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004250 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004251 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004252 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4253 break;
4254 default:
4255 break;
4256 }
4257}
4258
4259static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4260{
Heiner Kallweit649f0832018-10-25 18:40:19 +02004261 if (!__rtl8169_get_wol(tp))
David S. Miller1805b2f2011-10-24 18:18:09 -04004262 return false;
4263
Heiner Kallweit703732f2019-01-19 22:07:05 +01004264 phy_speed_down(tp->phydev, false);
David S. Miller1805b2f2011-10-24 18:18:09 -04004265 rtl_wol_suspend_quirk(tp);
4266
4267 return true;
4268}
4269
françois romieu065c27c2011-01-03 15:08:12 +00004270static void r8168_pll_power_down(struct rtl8169_private *tp)
4271{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004272 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004273 return;
4274
hayeswang01dc7fe2011-03-21 01:50:28 +00004275 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4276 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004277 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004278
David S. Miller1805b2f2011-10-24 18:18:09 -04004279 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004280 return;
françois romieu065c27c2011-01-03 15:08:12 +00004281
françois romieu065c27c2011-01-03 15:08:12 +00004282 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004283 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004284 case RTL_GIGA_MAC_VER_37:
4285 case RTL_GIGA_MAC_VER_39:
4286 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004287 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004288 case RTL_GIGA_MAC_VER_45:
4289 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004290 case RTL_GIGA_MAC_VER_47:
4291 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004292 case RTL_GIGA_MAC_VER_50:
4293 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004294 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004295 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004296 case RTL_GIGA_MAC_VER_40:
4297 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004298 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004299 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004300 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004301 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004302 break;
françois romieu065c27c2011-01-03 15:08:12 +00004303 }
4304}
4305
4306static void r8168_pll_power_up(struct rtl8169_private *tp)
4307{
françois romieu065c27c2011-01-03 15:08:12 +00004308 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004309 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004310 case RTL_GIGA_MAC_VER_37:
4311 case RTL_GIGA_MAC_VER_39:
4312 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004313 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004314 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004315 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004316 case RTL_GIGA_MAC_VER_45:
4317 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004318 case RTL_GIGA_MAC_VER_47:
4319 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004320 case RTL_GIGA_MAC_VER_50:
4321 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004322 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004323 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004324 case RTL_GIGA_MAC_VER_40:
4325 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004326 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004327 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004328 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004329 0x00000000, ERIAR_EXGMAC);
4330 break;
françois romieu065c27c2011-01-03 15:08:12 +00004331 }
4332
Heiner Kallweit703732f2019-01-19 22:07:05 +01004333 phy_resume(tp->phydev);
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004334 /* give MAC/PHY some time to resume */
4335 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004336}
4337
françois romieu065c27c2011-01-03 15:08:12 +00004338static void rtl_pll_power_down(struct rtl8169_private *tp)
4339{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004340 switch (tp->mac_version) {
4341 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4342 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4343 break;
4344 default:
4345 r8168_pll_power_down(tp);
4346 }
françois romieu065c27c2011-01-03 15:08:12 +00004347}
4348
4349static void rtl_pll_power_up(struct rtl8169_private *tp)
4350{
françois romieu065c27c2011-01-03 15:08:12 +00004351 switch (tp->mac_version) {
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004352 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4353 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004354 break;
françois romieu065c27c2011-01-03 15:08:12 +00004355 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004356 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004357 }
4358}
4359
Hayes Wange542a222011-07-06 15:58:04 +08004360static void rtl_init_rxcfg(struct rtl8169_private *tp)
4361{
Hayes Wange542a222011-07-06 15:58:04 +08004362 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004363 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4364 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004365 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004366 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004367 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
Maciej S. Szmigiero511cfd52018-10-11 16:02:10 +02004368 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
4369 case RTL_GIGA_MAC_VER_38:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004370 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004371 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004372 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004373 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004374 break;
Hayes Wange542a222011-07-06 15:58:04 +08004375 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004376 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004377 break;
4378 }
4379}
4380
Hayes Wang92fc43b2011-07-06 15:58:03 +08004381static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4382{
Timo Teräs9fba0812013-01-15 21:01:24 +00004383 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004384}
4385
Francois Romieud58d46b2011-05-03 16:38:29 +02004386static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4387{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004388 if (tp->jumbo_ops.enable) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004389 rtl_unlock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004390 tp->jumbo_ops.enable(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004391 rtl_lock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004392 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004393}
4394
4395static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4396{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004397 if (tp->jumbo_ops.disable) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004398 rtl_unlock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004399 tp->jumbo_ops.disable(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004400 rtl_lock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004401 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004402}
4403
4404static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4405{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004406 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4407 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004408 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004409}
4410
4411static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4412{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004413 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4414 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004415 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004416}
4417
4418static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4419{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004420 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004421}
4422
4423static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4424{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004425 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004426}
4427
4428static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4429{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004430 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4431 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4432 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004433 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004434}
4435
4436static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4437{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004438 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4439 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4440 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004441 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004442}
4443
4444static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4445{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004446 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004447 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004448}
4449
4450static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4451{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004452 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004453 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004454}
4455
4456static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4457{
Francois Romieud58d46b2011-05-03 16:38:29 +02004458 r8168b_0_hw_jumbo_enable(tp);
4459
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004460 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004461}
4462
4463static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4464{
Francois Romieud58d46b2011-05-03 16:38:29 +02004465 r8168b_0_hw_jumbo_disable(tp);
4466
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004467 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004468}
4469
Bill Pembertonbaf63292012-12-03 09:23:28 -05004470static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004471{
4472 struct jumbo_ops *ops = &tp->jumbo_ops;
4473
4474 switch (tp->mac_version) {
4475 case RTL_GIGA_MAC_VER_11:
4476 ops->disable = r8168b_0_hw_jumbo_disable;
4477 ops->enable = r8168b_0_hw_jumbo_enable;
4478 break;
4479 case RTL_GIGA_MAC_VER_12:
4480 case RTL_GIGA_MAC_VER_17:
4481 ops->disable = r8168b_1_hw_jumbo_disable;
4482 ops->enable = r8168b_1_hw_jumbo_enable;
4483 break;
4484 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4485 case RTL_GIGA_MAC_VER_19:
4486 case RTL_GIGA_MAC_VER_20:
4487 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4488 case RTL_GIGA_MAC_VER_22:
4489 case RTL_GIGA_MAC_VER_23:
4490 case RTL_GIGA_MAC_VER_24:
4491 case RTL_GIGA_MAC_VER_25:
4492 case RTL_GIGA_MAC_VER_26:
4493 ops->disable = r8168c_hw_jumbo_disable;
4494 ops->enable = r8168c_hw_jumbo_enable;
4495 break;
4496 case RTL_GIGA_MAC_VER_27:
4497 case RTL_GIGA_MAC_VER_28:
4498 ops->disable = r8168dp_hw_jumbo_disable;
4499 ops->enable = r8168dp_hw_jumbo_enable;
4500 break;
4501 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4502 case RTL_GIGA_MAC_VER_32:
4503 case RTL_GIGA_MAC_VER_33:
4504 case RTL_GIGA_MAC_VER_34:
4505 ops->disable = r8168e_hw_jumbo_disable;
4506 ops->enable = r8168e_hw_jumbo_enable;
4507 break;
4508
4509 /*
4510 * No action needed for jumbo frames with 8169.
4511 * No jumbo for 810x at all.
4512 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004513 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004514 default:
4515 ops->disable = NULL;
4516 ops->enable = NULL;
4517 break;
4518 }
4519}
4520
Francois Romieuffc46952012-07-06 14:19:23 +02004521DECLARE_RTL_COND(rtl_chipcmd_cond)
4522{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004523 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004524}
4525
Francois Romieu6f43adc2011-04-29 15:05:51 +02004526static void rtl_hw_reset(struct rtl8169_private *tp)
4527{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004528 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004529
Francois Romieuffc46952012-07-06 14:19:23 +02004530 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004531}
4532
Heiner Kallweit254764e2019-01-22 22:23:41 +01004533static void rtl_request_firmware(struct rtl8169_private *tp)
Francois Romieub6ffd972011-06-17 17:00:05 +02004534{
4535 struct rtl_fw *rtl_fw;
Francois Romieub6ffd972011-06-17 17:00:05 +02004536 int rc = -ENOMEM;
4537
Heiner Kallweit254764e2019-01-22 22:23:41 +01004538 /* firmware loaded already or no firmware available */
4539 if (tp->rtl_fw || !tp->fw_name)
4540 return;
Francois Romieub6ffd972011-06-17 17:00:05 +02004541
4542 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4543 if (!rtl_fw)
4544 goto err_warn;
4545
Heiner Kallweit254764e2019-01-22 22:23:41 +01004546 rc = request_firmware(&rtl_fw->fw, tp->fw_name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004547 if (rc < 0)
4548 goto err_free;
4549
Francois Romieufd112f22011-06-18 00:10:29 +02004550 rc = rtl_check_firmware(tp, rtl_fw);
4551 if (rc < 0)
4552 goto err_release_firmware;
4553
Francois Romieub6ffd972011-06-17 17:00:05 +02004554 tp->rtl_fw = rtl_fw;
Heiner Kallweit254764e2019-01-22 22:23:41 +01004555
Francois Romieub6ffd972011-06-17 17:00:05 +02004556 return;
4557
Francois Romieufd112f22011-06-18 00:10:29 +02004558err_release_firmware:
4559 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004560err_free:
4561 kfree(rtl_fw);
4562err_warn:
4563 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
Heiner Kallweit254764e2019-01-22 22:23:41 +01004564 tp->fw_name, rc);
François Romieu953a12c2011-04-24 17:38:48 +02004565}
4566
Hayes Wang92fc43b2011-07-06 15:58:03 +08004567static void rtl_rx_close(struct rtl8169_private *tp)
4568{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004569 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004570}
4571
Francois Romieuffc46952012-07-06 14:19:23 +02004572DECLARE_RTL_COND(rtl_npq_cond)
4573{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004574 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004575}
4576
4577DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4578{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004579 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004580}
4581
françois romieue6de30d2011-01-03 15:08:37 +00004582static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004583{
4584 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004585 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004586
Hayes Wang92fc43b2011-07-06 15:58:03 +08004587 rtl_rx_close(tp);
4588
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004589 switch (tp->mac_version) {
4590 case RTL_GIGA_MAC_VER_27:
4591 case RTL_GIGA_MAC_VER_28:
4592 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004593 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004594 break;
4595 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4596 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004597 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004598 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004599 break;
4600 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004601 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004602 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004603 break;
françois romieue6de30d2011-01-03 15:08:37 +00004604 }
4605
Hayes Wang92fc43b2011-07-06 15:58:03 +08004606 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004607}
4608
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004609static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004610{
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004611 u32 val = TX_DMA_BURST << TxDMAShift |
4612 InterFrameGap << TxInterFrameGapShift;
4613
4614 if (tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
4615 tp->mac_version != RTL_GIGA_MAC_VER_39)
4616 val |= TXCFG_AUTO_FIFO;
4617
4618 RTL_W32(tp, TxConfig, val);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004619}
4620
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004621static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004622{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004623 /* Low hurts. Let's disable the filtering. */
4624 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004625}
4626
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004627static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004628{
4629 /*
4630 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4631 * register to be written before TxDescAddrLow to work.
4632 * Switching from MMIO to I/O access fixes the issue as well.
4633 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004634 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4635 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4636 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4637 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004638}
4639
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004640static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004641{
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004642 u32 val;
Francois Romieu6dccd162007-02-13 23:38:05 +01004643
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004644 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4645 val = 0x000fff00;
4646 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
4647 val = 0x00ffff00;
4648 else
4649 return;
4650
4651 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
4652 val |= 0xff;
4653
4654 RTL_W32(tp, 0x7c, val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004655}
4656
Francois Romieue6b763e2012-03-08 09:35:39 +01004657static void rtl_set_rx_mode(struct net_device *dev)
4658{
4659 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004660 u32 mc_filter[2]; /* Multicast hash filter */
4661 int rx_mode;
4662 u32 tmp = 0;
4663
4664 if (dev->flags & IFF_PROMISC) {
4665 /* Unconditionally log net taps. */
4666 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4667 rx_mode =
4668 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4669 AcceptAllPhys;
4670 mc_filter[1] = mc_filter[0] = 0xffffffff;
4671 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4672 (dev->flags & IFF_ALLMULTI)) {
4673 /* Too many to filter perfectly -- accept all multicasts. */
4674 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4675 mc_filter[1] = mc_filter[0] = 0xffffffff;
4676 } else {
4677 struct netdev_hw_addr *ha;
4678
4679 rx_mode = AcceptBroadcast | AcceptMyPhys;
4680 mc_filter[1] = mc_filter[0] = 0;
4681 netdev_for_each_mc_addr(ha, dev) {
4682 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4683 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4684 rx_mode |= AcceptMulticast;
4685 }
4686 }
4687
4688 if (dev->features & NETIF_F_RXALL)
4689 rx_mode |= (AcceptErr | AcceptRunt);
4690
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004691 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004692
4693 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4694 u32 data = mc_filter[0];
4695
4696 mc_filter[0] = swab32(mc_filter[1]);
4697 mc_filter[1] = swab32(data);
4698 }
4699
Nathan Walp04817762012-11-01 12:08:47 +00004700 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4701 mc_filter[1] = mc_filter[0] = 0xffffffff;
4702
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004703 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4704 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004705
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004706 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004707}
4708
Heiner Kallweit52f85602018-05-19 10:29:33 +02004709static void rtl_hw_start(struct rtl8169_private *tp)
4710{
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004711 rtl_unlock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004712
4713 tp->hw_start(tp);
4714
4715 rtl_set_rx_max_size(tp);
4716 rtl_set_rx_tx_desc_registers(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004717 rtl_lock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004718
4719 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4720 RTL_R8(tp, IntrMask);
4721 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004722 rtl_init_rxcfg(tp);
Maciej S. Szmigierof74dd482018-09-07 20:15:22 +02004723 rtl_set_tx_config_registers(tp);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004724
Heiner Kallweit52f85602018-05-19 10:29:33 +02004725 rtl_set_rx_mode(tp->dev);
4726 /* no early-rx interrupts */
4727 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01004728 rtl_irq_enable(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004729}
4730
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004731static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004732{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004733 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004734 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004735
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004736 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004737
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004738 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004739
Francois Romieucecb5fd2011-04-01 10:21:07 +02004740 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4741 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004742 netif_dbg(tp, drv, tp->dev,
4743 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004744 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004745 }
4746
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004747 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004748
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004749 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004750
Linus Torvalds1da177e2005-04-16 15:20:36 -07004751 /*
4752 * Undocumented corner. Supposedly:
4753 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4754 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004755 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004756
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004757 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004758}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004759
Francois Romieuffc46952012-07-06 14:19:23 +02004760DECLARE_RTL_COND(rtl_csiar_cond)
4761{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004762 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004763}
4764
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004765static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004766{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004767 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4768
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004769 RTL_W32(tp, CSIDR, value);
4770 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004771 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004772
Francois Romieuffc46952012-07-06 14:19:23 +02004773 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004774}
4775
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004776static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004777{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004778 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4779
4780 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4781 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004782
Francois Romieuffc46952012-07-06 14:19:23 +02004783 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004784 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004785}
4786
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004787static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004788{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004789 struct pci_dev *pdev = tp->pci_dev;
4790 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004791
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004792 /* According to Realtek the value at config space address 0x070f
4793 * controls the L0s/L1 entrance latency. We try standard ECAM access
4794 * first and if it fails fall back to CSI.
4795 */
4796 if (pdev->cfg_size > 0x070f &&
4797 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4798 return;
4799
4800 netdev_notice_once(tp->dev,
4801 "No native access to PCI extended config space, falling back to CSI\n");
4802 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4803 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004804}
4805
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004806static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004807{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004808 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004809}
4810
4811struct ephy_info {
4812 unsigned int offset;
4813 u16 mask;
4814 u16 bits;
4815};
4816
Francois Romieufdf6fc02012-07-06 22:40:38 +02004817static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4818 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004819{
4820 u16 w;
4821
4822 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004823 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4824 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004825 e++;
4826 }
4827}
4828
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004829static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004830{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004831 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004832 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004833}
4834
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004835static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004836{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004837 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004838 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004839}
4840
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004841static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
hayeswangb51ecea2014-07-09 14:52:51 +08004842{
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004843 /* work around an issue when PCI reset occurs during L2/L3 state */
4844 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
hayeswangb51ecea2014-07-09 14:52:51 +08004845}
4846
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004847static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4848{
4849 if (enable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004850 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004851 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004852 } else {
4853 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4854 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4855 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004856
4857 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004858}
4859
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004860static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004861{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004862 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004863
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004864 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004865 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004866
françois romieufaf1e782013-02-27 13:01:57 +00004867 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004868 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004869 PCI_EXP_DEVCTL_NOSNOOP_EN);
4870 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004871}
4872
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004873static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004874{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004875 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004876
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004877 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004878
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004879 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004880}
4881
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004882static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004883{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004884 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004885
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004886 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004887
françois romieufaf1e782013-02-27 13:01:57 +00004888 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004889 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004890
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004891 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004892
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004893 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004894 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004895}
4896
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004897static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004898{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004899 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004900 { 0x01, 0, 0x0001 },
4901 { 0x02, 0x0800, 0x1000 },
4902 { 0x03, 0, 0x0042 },
4903 { 0x06, 0x0080, 0x0000 },
4904 { 0x07, 0, 0x2000 }
4905 };
4906
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004907 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004908
Francois Romieufdf6fc02012-07-06 22:40:38 +02004909 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02004910
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004911 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004912}
4913
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004914static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004915{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004916 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004917
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004918 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004919
françois romieufaf1e782013-02-27 13:01:57 +00004920 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004921 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004922
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004923 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004924 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004925}
4926
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004927static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004928{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004929 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004930
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004931 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004932
4933 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004934 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004935
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004936 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004937
françois romieufaf1e782013-02-27 13:01:57 +00004938 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004939 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004940
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004941 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004942 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004943}
4944
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004945static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004946{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004947 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004948 { 0x02, 0x0800, 0x1000 },
4949 { 0x03, 0, 0x0002 },
4950 { 0x06, 0x0080, 0x0000 }
4951 };
4952
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004953 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004954
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004955 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004956
Francois Romieufdf6fc02012-07-06 22:40:38 +02004957 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02004958
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004959 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004960}
4961
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004962static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004963{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004964 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004965 { 0x01, 0, 0x0001 },
4966 { 0x03, 0x0400, 0x0220 }
4967 };
4968
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004969 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004970
Francois Romieufdf6fc02012-07-06 22:40:38 +02004971 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02004972
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004973 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004974}
4975
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004976static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004977{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004978 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004979}
4980
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004981static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004982{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004983 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004984
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004985 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004986}
4987
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004988static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004989{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004990 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004991
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004992 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004993
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004994 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004995
françois romieufaf1e782013-02-27 13:01:57 +00004996 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004997 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004998
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004999 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005000 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02005001}
5002
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005003static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00005004{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005005 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005006
françois romieufaf1e782013-02-27 13:01:57 +00005007 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005008 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00005009
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005010 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00005011
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005012 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005013}
5014
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005015static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005016{
5017 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005018 { 0x0b, 0x0000, 0x0048 },
5019 { 0x19, 0x0020, 0x0050 },
5020 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005021 };
françois romieue6de30d2011-01-03 15:08:37 +00005022
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005023 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005024
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005025 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00005026
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005027 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00005028
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005029 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005030
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005031 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005032}
5033
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005034static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005035{
Hayes Wang70090422011-07-06 15:58:06 +08005036 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005037 { 0x00, 0x0200, 0x0100 },
5038 { 0x00, 0x0000, 0x0004 },
5039 { 0x06, 0x0002, 0x0001 },
5040 { 0x06, 0x0000, 0x0030 },
5041 { 0x07, 0x0000, 0x2000 },
5042 { 0x00, 0x0000, 0x0020 },
5043 { 0x03, 0x5800, 0x2000 },
5044 { 0x03, 0x0000, 0x0001 },
5045 { 0x01, 0x0800, 0x1000 },
5046 { 0x07, 0x0000, 0x4000 },
5047 { 0x1e, 0x0000, 0x2000 },
5048 { 0x19, 0xffff, 0xfe6c },
5049 { 0x0a, 0x0000, 0x0040 }
5050 };
5051
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005052 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005053
Francois Romieufdf6fc02012-07-06 22:40:38 +02005054 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005055
françois romieufaf1e782013-02-27 13:01:57 +00005056 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005057 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00005058
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005059 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00005060
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005061 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005062
5063 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005064 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
5065 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005066
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005067 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005068}
5069
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005070static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005071{
5072 static const struct ephy_info e_info_8168e_2[] = {
5073 { 0x09, 0x0000, 0x0080 },
5074 { 0x19, 0x0000, 0x0224 }
5075 };
5076
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005077 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005078
Francois Romieufdf6fc02012-07-06 22:40:38 +02005079 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005080
françois romieufaf1e782013-02-27 13:01:57 +00005081 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005082 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005083
Francois Romieufdf6fc02012-07-06 22:40:38 +02005084 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5085 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5086 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5087 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5088 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5089 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005090 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5091 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005092
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005093 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005094
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005095 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005096
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005097 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005098
5099 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005100 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005101
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005102 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5103 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5104 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02005105
5106 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08005107}
5108
Hayes Wang5f886e02012-03-30 14:33:03 +08005109static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005110{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005111 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005112
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005113 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005114
Francois Romieufdf6fc02012-07-06 22:40:38 +02005115 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5116 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5117 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5118 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005119 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5120 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5121 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5122 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005123 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5124 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005125
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005126 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005127
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005128 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005129
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005130 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5131 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5132 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5133 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005134}
5135
Hayes Wang5f886e02012-03-30 14:33:03 +08005136static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5137{
Hayes Wang5f886e02012-03-30 14:33:03 +08005138 static const struct ephy_info e_info_8168f_1[] = {
5139 { 0x06, 0x00c0, 0x0020 },
5140 { 0x08, 0x0001, 0x0002 },
5141 { 0x09, 0x0000, 0x0080 },
5142 { 0x19, 0x0000, 0x0224 }
5143 };
5144
5145 rtl_hw_start_8168f(tp);
5146
Francois Romieufdf6fc02012-07-06 22:40:38 +02005147 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005148
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005149 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005150
5151 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005152 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005153}
5154
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005155static void rtl_hw_start_8411(struct rtl8169_private *tp)
5156{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005157 static const struct ephy_info e_info_8168f_1[] = {
5158 { 0x06, 0x00c0, 0x0020 },
5159 { 0x0f, 0xffff, 0x5200 },
5160 { 0x1e, 0x0000, 0x4000 },
5161 { 0x19, 0x0000, 0x0224 }
5162 };
5163
5164 rtl_hw_start_8168f(tp);
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005165 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005166
Francois Romieufdf6fc02012-07-06 22:40:38 +02005167 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005168
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005169 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005170}
5171
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005172static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005173{
Hayes Wangc5583862012-07-02 17:23:22 +08005174 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5175 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5176 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5177 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5178
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005179 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005180
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005181 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005182
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005183 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5184 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005185 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005186
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005187 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5188 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005189
5190 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5191 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5192
5193 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005194 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08005195
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005196 rtl8168_config_eee_mac(tp);
5197
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005198 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5199 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005200
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005201 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005202}
5203
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005204static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5205{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005206 static const struct ephy_info e_info_8168g_1[] = {
5207 { 0x00, 0x0000, 0x0008 },
5208 { 0x0c, 0x37d0, 0x0820 },
5209 { 0x1e, 0x0000, 0x0001 },
5210 { 0x19, 0x8000, 0x0000 }
5211 };
5212
5213 rtl_hw_start_8168g(tp);
5214
5215 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005216 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005217 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005218 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005219}
5220
hayeswang57538c42013-04-01 22:23:40 +00005221static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5222{
hayeswang57538c42013-04-01 22:23:40 +00005223 static const struct ephy_info e_info_8168g_2[] = {
5224 { 0x00, 0x0000, 0x0008 },
5225 { 0x0c, 0x3df0, 0x0200 },
5226 { 0x19, 0xffff, 0xfc00 },
5227 { 0x1e, 0xffff, 0x20eb }
5228 };
5229
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005230 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005231
5232 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005233 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5234 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00005235 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5236}
5237
hayeswang45dd95c2013-07-08 17:09:01 +08005238static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5239{
hayeswang45dd95c2013-07-08 17:09:01 +08005240 static const struct ephy_info e_info_8411_2[] = {
5241 { 0x00, 0x0000, 0x0008 },
5242 { 0x0c, 0x3df0, 0x0200 },
5243 { 0x0f, 0xffff, 0x5200 },
5244 { 0x19, 0x0020, 0x0000 },
5245 { 0x1e, 0x0000, 0x2000 }
5246 };
5247
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005248 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005249
5250 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005251 rtl_hw_aspm_clkreq_enable(tp, false);
hayeswang45dd95c2013-07-08 17:09:01 +08005252 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005253 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005254}
5255
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005256static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5257{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005258 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005259 u32 data;
5260 static const struct ephy_info e_info_8168h_1[] = {
5261 { 0x1e, 0x0800, 0x0001 },
5262 { 0x1d, 0x0000, 0x0800 },
5263 { 0x05, 0xffff, 0x2089 },
5264 { 0x06, 0xffff, 0x5881 },
5265 { 0x04, 0xffff, 0x154a },
5266 { 0x01, 0xffff, 0x068b }
5267 };
5268
5269 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005270 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005271 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
5272
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005273 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5274 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5275 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5276 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5277
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005278 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005279
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005280 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005281
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005282 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5283 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005284
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005285 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005286
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005287 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005288
5289 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5290
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005291 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5292 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005293
5294 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5295 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5296
5297 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005298 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005299
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005300 rtl8168_config_eee_mac(tp);
5301
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005302 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5303 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005304
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005305 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005306
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005307 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005308
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005309 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005310
5311 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005312 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005313 rtl_writephy(tp, 0x1f, 0x0000);
5314 if (rg_saw_cnt > 0) {
5315 u16 sw_cnt_1ms_ini;
5316
5317 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5318 sw_cnt_1ms_ini &= 0x0fff;
5319 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005320 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005321 data |= sw_cnt_1ms_ini;
5322 r8168_mac_ocp_write(tp, 0xd412, data);
5323 }
5324
5325 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005326 data &= ~0xf0;
5327 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005328 r8168_mac_ocp_write(tp, 0xe056, data);
5329
5330 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005331 data &= ~0x6000;
5332 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005333 r8168_mac_ocp_write(tp, 0xe052, data);
5334
5335 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005336 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005337 data |= 0x017f;
5338 r8168_mac_ocp_write(tp, 0xe0d6, data);
5339
5340 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005341 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005342 data |= 0x047f;
5343 r8168_mac_ocp_write(tp, 0xd420, data);
5344
5345 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5346 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5347 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5348 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005349
5350 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005351}
5352
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005353static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5354{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005355 rtl8168ep_stop_cmac(tp);
5356
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005357 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5358 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
5359 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
5360 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5361
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005362 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005363
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005364 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005365
5366 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5367 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5368
5369 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
5370
5371 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5372
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005373 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5374 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005375
5376 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5377 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5378
5379 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005380 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005381
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005382 rtl8168_config_eee_mac(tp);
5383
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005384 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5385
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005386 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005387
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005388 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005389}
5390
5391static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5392{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005393 static const struct ephy_info e_info_8168ep_1[] = {
5394 { 0x00, 0xffff, 0x10ab },
5395 { 0x06, 0xffff, 0xf030 },
5396 { 0x08, 0xffff, 0x2006 },
5397 { 0x0d, 0xffff, 0x1666 },
5398 { 0x0c, 0x3ff0, 0x0000 }
5399 };
5400
5401 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005402 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005403 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
5404
5405 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005406
5407 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005408}
5409
5410static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5411{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005412 static const struct ephy_info e_info_8168ep_2[] = {
5413 { 0x00, 0xffff, 0x10a3 },
5414 { 0x19, 0xffff, 0xfc00 },
5415 { 0x1e, 0xffff, 0x20ea }
5416 };
5417
5418 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005419 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005420 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
5421
5422 rtl_hw_start_8168ep(tp);
5423
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005424 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5425 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005426
5427 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005428}
5429
5430static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5431{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005432 u32 data;
5433 static const struct ephy_info e_info_8168ep_3[] = {
5434 { 0x00, 0xffff, 0x10a3 },
5435 { 0x19, 0xffff, 0x7c00 },
5436 { 0x1e, 0xffff, 0x20eb },
5437 { 0x0d, 0xffff, 0x1666 }
5438 };
5439
5440 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005441 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005442 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
5443
5444 rtl_hw_start_8168ep(tp);
5445
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005446 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5447 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005448
5449 data = r8168_mac_ocp_read(tp, 0xd3e2);
5450 data &= 0xf000;
5451 data |= 0x0271;
5452 r8168_mac_ocp_write(tp, 0xd3e2, data);
5453
5454 data = r8168_mac_ocp_read(tp, 0xd3e4);
5455 data &= 0xff00;
5456 r8168_mac_ocp_write(tp, 0xd3e4, data);
5457
5458 data = r8168_mac_ocp_read(tp, 0xe860);
5459 data |= 0x0080;
5460 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005461
5462 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005463}
5464
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005465static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005466{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005467 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005468
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005469 tp->cp_cmd &= ~INTT_MASK;
5470 tp->cp_cmd |= PktCntrDisable | INTT_1;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005471 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02005472
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005473 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01005474
5475 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005476 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Heiner Kallweit559c3c02018-11-19 22:34:17 +01005477 tp->irq_mask |= RxFIFOOver;
5478 tp->irq_mask &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005479 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005480
Francois Romieu219a1e92008-06-28 11:58:39 +02005481 switch (tp->mac_version) {
5482 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005483 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005484 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005485
5486 case RTL_GIGA_MAC_VER_12:
5487 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005488 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005489 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005490
5491 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005492 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005493 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005494
5495 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005496 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005497 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005498
5499 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005500 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005501 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005502
Francois Romieu197ff762008-06-28 13:16:02 +02005503 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005504 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005505 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005506
Francois Romieu6fb07052008-06-29 11:54:28 +02005507 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005508 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005509 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005510
Francois Romieuef3386f2008-06-29 12:24:30 +02005511 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005512 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005513 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005514
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005515 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005516 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005517 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005518
Francois Romieu5b538df2008-07-20 16:22:45 +02005519 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005520 case RTL_GIGA_MAC_VER_26:
5521 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005522 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005523 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005524
françois romieue6de30d2011-01-03 15:08:37 +00005525 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005526 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005527 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005528
hayeswang4804b3b2011-03-21 01:50:29 +00005529 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005530 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005531 break;
5532
hayeswang01dc7fe2011-03-21 01:50:28 +00005533 case RTL_GIGA_MAC_VER_32:
5534 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005535 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005536 break;
5537 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005538 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005539 break;
françois romieue6de30d2011-01-03 15:08:37 +00005540
Hayes Wangc2218922011-09-06 16:55:18 +08005541 case RTL_GIGA_MAC_VER_35:
5542 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005543 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005544 break;
5545
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005546 case RTL_GIGA_MAC_VER_38:
5547 rtl_hw_start_8411(tp);
5548 break;
5549
Hayes Wangc5583862012-07-02 17:23:22 +08005550 case RTL_GIGA_MAC_VER_40:
5551 case RTL_GIGA_MAC_VER_41:
5552 rtl_hw_start_8168g_1(tp);
5553 break;
hayeswang57538c42013-04-01 22:23:40 +00005554 case RTL_GIGA_MAC_VER_42:
5555 rtl_hw_start_8168g_2(tp);
5556 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005557
hayeswang45dd95c2013-07-08 17:09:01 +08005558 case RTL_GIGA_MAC_VER_44:
5559 rtl_hw_start_8411_2(tp);
5560 break;
5561
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005562 case RTL_GIGA_MAC_VER_45:
5563 case RTL_GIGA_MAC_VER_46:
5564 rtl_hw_start_8168h_1(tp);
5565 break;
5566
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005567 case RTL_GIGA_MAC_VER_49:
5568 rtl_hw_start_8168ep_1(tp);
5569 break;
5570
5571 case RTL_GIGA_MAC_VER_50:
5572 rtl_hw_start_8168ep_2(tp);
5573 break;
5574
5575 case RTL_GIGA_MAC_VER_51:
5576 rtl_hw_start_8168ep_3(tp);
5577 break;
5578
Francois Romieu219a1e92008-06-28 11:58:39 +02005579 default:
Heiner Kallweit49d17512018-06-28 20:36:15 +02005580 netif_err(tp, drv, tp->dev,
5581 "unknown chipset (mac_version = %d)\n",
5582 tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005583 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005584 }
Francois Romieu07ce4062007-02-23 23:36:39 +01005585}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005586
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005587static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005588{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005589 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005590 { 0x01, 0, 0x6e65 },
5591 { 0x02, 0, 0x091f },
5592 { 0x03, 0, 0xc2f9 },
5593 { 0x06, 0, 0xafb5 },
5594 { 0x07, 0, 0x0e00 },
5595 { 0x19, 0, 0xec80 },
5596 { 0x01, 0, 0x2e65 },
5597 { 0x01, 0, 0x6e65 }
5598 };
5599 u8 cfg1;
5600
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005601 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005602
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005603 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005604
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005605 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005606
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005607 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005608 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005609 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005610
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005611 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005612 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005613 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005614
Francois Romieufdf6fc02012-07-06 22:40:38 +02005615 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005616}
5617
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005618static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005619{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005620 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005621
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005622 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005623
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005624 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5625 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005626}
5627
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005628static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005629{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005630 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005631
Francois Romieufdf6fc02012-07-06 22:40:38 +02005632 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005633}
5634
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005635static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005636{
5637 static const struct ephy_info e_info_8105e_1[] = {
5638 { 0x07, 0, 0x4000 },
5639 { 0x19, 0, 0x0200 },
5640 { 0x19, 0, 0x0020 },
5641 { 0x1e, 0, 0x2000 },
5642 { 0x03, 0, 0x0001 },
5643 { 0x19, 0, 0x0100 },
5644 { 0x19, 0, 0x0004 },
5645 { 0x0a, 0, 0x0020 }
5646 };
5647
Francois Romieucecb5fd2011-04-01 10:21:07 +02005648 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005649 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005650
Francois Romieucecb5fd2011-04-01 10:21:07 +02005651 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005652 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005653
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005654 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5655 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005656
Francois Romieufdf6fc02012-07-06 22:40:38 +02005657 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005658
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005659 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005660}
5661
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005662static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005663{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005664 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005665 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005666}
5667
Hayes Wang7e18dca2012-03-30 14:33:02 +08005668static void rtl_hw_start_8402(struct rtl8169_private *tp)
5669{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005670 static const struct ephy_info e_info_8402[] = {
5671 { 0x19, 0xffff, 0xff64 },
5672 { 0x1e, 0, 0x4000 }
5673 };
5674
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005675 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005676
5677 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005678 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005679
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005680 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005681
Francois Romieufdf6fc02012-07-06 22:40:38 +02005682 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005683
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005684 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005685
Francois Romieufdf6fc02012-07-06 22:40:38 +02005686 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5687 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005688 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5689 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005690 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5691 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005692 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005693
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005694 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005695}
5696
Hayes Wang5598bfe2012-07-02 17:23:21 +08005697static void rtl_hw_start_8106(struct rtl8169_private *tp)
5698{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005699 rtl_hw_aspm_clkreq_enable(tp, false);
5700
Hayes Wang5598bfe2012-07-02 17:23:21 +08005701 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005702 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005703
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005704 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5705 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5706 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005707
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005708 rtl_pcie_state_l2l3_disable(tp);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005709 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005710}
5711
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005712static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005713{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005714 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
Heiner Kallweit559c3c02018-11-19 22:34:17 +01005715 tp->irq_mask &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005716
Francois Romieucecb5fd2011-04-01 10:21:07 +02005717 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005718 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005719 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005720 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005721
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005722 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005723
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005724 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005725 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005726
Francois Romieu2857ffb2008-08-02 21:08:49 +02005727 switch (tp->mac_version) {
5728 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005729 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005730 break;
5731
5732 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005733 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005734 break;
5735
5736 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005737 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005738 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005739
5740 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005741 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005742 break;
5743 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005744 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005745 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005746
5747 case RTL_GIGA_MAC_VER_37:
5748 rtl_hw_start_8402(tp);
5749 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005750
5751 case RTL_GIGA_MAC_VER_39:
5752 rtl_hw_start_8106(tp);
5753 break;
hayeswang58152cd2013-04-01 22:23:42 +00005754 case RTL_GIGA_MAC_VER_43:
5755 rtl_hw_start_8168g_2(tp);
5756 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005757 case RTL_GIGA_MAC_VER_47:
5758 case RTL_GIGA_MAC_VER_48:
5759 rtl_hw_start_8168h_1(tp);
5760 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005761 }
5762
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005763 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005764}
5765
5766static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5767{
Francois Romieud58d46b2011-05-03 16:38:29 +02005768 struct rtl8169_private *tp = netdev_priv(dev);
5769
Francois Romieud58d46b2011-05-03 16:38:29 +02005770 if (new_mtu > ETH_DATA_LEN)
5771 rtl_hw_jumbo_enable(tp);
5772 else
5773 rtl_hw_jumbo_disable(tp);
5774
Linus Torvalds1da177e2005-04-16 15:20:36 -07005775 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005776 netdev_update_features(dev);
5777
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005778 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005779}
5780
5781static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5782{
Al Viro95e09182007-12-22 18:55:39 +00005783 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005784 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5785}
5786
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005787static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5788 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005789{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005790 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5791 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005792
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005793 kfree(*data_buff);
5794 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005795 rtl8169_make_unusable_by_asic(desc);
5796}
5797
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005798static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005799{
5800 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5801
Alexander Duycka0750132014-12-11 15:02:17 -08005802 /* Force memory writes to complete before releasing descriptor */
5803 dma_wmb();
5804
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005805 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005806}
5807
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005808static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5809 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005810{
5811 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005812 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005813 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005814 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005815
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005816 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005817 if (!data)
5818 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005819
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005820 /* Memory should be properly aligned, but better check. */
5821 if (!IS_ALIGNED((unsigned long)data, 8)) {
5822 netdev_err_once(tp->dev, "RX buffer not 8-byte-aligned\n");
5823 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005824 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005825
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005826 mapping = dma_map_single(d, data, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005827 if (unlikely(dma_mapping_error(d, mapping))) {
5828 if (net_ratelimit())
5829 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005830 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005831 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005832
Heiner Kallweitd731af72018-04-17 23:26:41 +02005833 desc->addr = cpu_to_le64(mapping);
5834 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005835 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005836
5837err_out:
5838 kfree(data);
5839 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005840}
5841
5842static void rtl8169_rx_clear(struct rtl8169_private *tp)
5843{
Francois Romieu07d3f512007-02-21 22:40:46 +01005844 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005845
5846 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005847 if (tp->Rx_databuff[i]) {
5848 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005849 tp->RxDescArray + i);
5850 }
5851 }
5852}
5853
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005854static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005855{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005856 desc->opts1 |= cpu_to_le32(RingEnd);
5857}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005858
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005859static int rtl8169_rx_fill(struct rtl8169_private *tp)
5860{
5861 unsigned int i;
5862
5863 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005864 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005865
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005866 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005867 if (!data) {
5868 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005869 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005870 }
5871 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005872 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005873
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005874 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5875 return 0;
5876
5877err_out:
5878 rtl8169_rx_clear(tp);
5879 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005880}
5881
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005882static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005883{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884 rtl8169_init_ring_indexes(tp);
5885
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005886 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5887 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005888
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005889 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005890}
5891
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005892static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005893 struct TxDesc *desc)
5894{
5895 unsigned int len = tx_skb->len;
5896
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005897 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5898
Linus Torvalds1da177e2005-04-16 15:20:36 -07005899 desc->opts1 = 0x00;
5900 desc->opts2 = 0x00;
5901 desc->addr = 0x00;
5902 tx_skb->len = 0;
5903}
5904
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005905static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5906 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005907{
5908 unsigned int i;
5909
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005910 for (i = 0; i < n; i++) {
5911 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005912 struct ring_info *tx_skb = tp->tx_skb + entry;
5913 unsigned int len = tx_skb->len;
5914
5915 if (len) {
5916 struct sk_buff *skb = tx_skb->skb;
5917
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005918 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005919 tp->TxDescArray + entry);
5920 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005921 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005922 tx_skb->skb = NULL;
5923 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005924 }
5925 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005926}
5927
5928static void rtl8169_tx_clear(struct rtl8169_private *tp)
5929{
5930 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005931 tp->cur_tx = tp->dirty_tx = 0;
Florian Westphald92060b2018-10-20 12:25:27 +02005932 netdev_reset_queue(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005933}
5934
Francois Romieu4422bcd2012-01-26 11:23:32 +01005935static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005936{
David Howellsc4028952006-11-22 14:57:56 +00005937 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005938 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005939
Francois Romieuda78dbf2012-01-26 14:18:23 +01005940 napi_disable(&tp->napi);
5941 netif_stop_queue(dev);
Paul E. McKenney16f11502018-11-05 17:07:39 -08005942 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005943
françois romieuc7c2c392011-12-04 20:30:52 +00005944 rtl8169_hw_reset(tp);
5945
Francois Romieu56de4142011-03-15 17:29:31 +01005946 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005947 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005948
Linus Torvalds1da177e2005-04-16 15:20:36 -07005949 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005950 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005951
Francois Romieuda78dbf2012-01-26 14:18:23 +01005952 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005953 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005954 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005955}
5956
5957static void rtl8169_tx_timeout(struct net_device *dev)
5958{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005959 struct rtl8169_private *tp = netdev_priv(dev);
5960
5961 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005962}
5963
Heiner Kallweit734c1402018-11-22 21:56:48 +01005964static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
5965{
5966 u32 status = opts0 | len;
5967
5968 if (entry == NUM_TX_DESC - 1)
5969 status |= RingEnd;
5970
5971 return cpu_to_le32(status);
5972}
5973
Linus Torvalds1da177e2005-04-16 15:20:36 -07005974static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005975 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005976{
5977 struct skb_shared_info *info = skb_shinfo(skb);
5978 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005979 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005980 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005981
5982 entry = tp->cur_tx;
5983 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005984 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005985 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005986 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005987 void *addr;
5988
5989 entry = (entry + 1) % NUM_TX_DESC;
5990
5991 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005992 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005993 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005994 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005995 if (unlikely(dma_mapping_error(d, mapping))) {
5996 if (net_ratelimit())
5997 netif_err(tp, drv, tp->dev,
5998 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005999 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006000 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006001
Heiner Kallweit734c1402018-11-22 21:56:48 +01006002 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Francois Romieu2b7b4312011-04-18 22:53:24 -07006003 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006004 txd->addr = cpu_to_le64(mapping);
6005
6006 tp->tx_skb[entry].len = len;
6007 }
6008
6009 if (cur_frag) {
6010 tp->tx_skb[entry].skb = skb;
6011 txd->opts1 |= cpu_to_le32(LastFrag);
6012 }
6013
6014 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006015
6016err_out:
6017 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6018 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006019}
6020
françois romieub423e9a2013-05-18 01:24:46 +00006021static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6022{
6023 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6024}
6025
hayeswange9746042014-07-11 16:25:58 +08006026static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6027 struct net_device *dev);
6028/* r8169_csum_workaround()
6029 * The hw limites the value the transport offset. When the offset is out of the
6030 * range, calculate the checksum by sw.
6031 */
6032static void r8169_csum_workaround(struct rtl8169_private *tp,
6033 struct sk_buff *skb)
6034{
6035 if (skb_shinfo(skb)->gso_size) {
6036 netdev_features_t features = tp->dev->features;
6037 struct sk_buff *segs, *nskb;
6038
6039 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6040 segs = skb_gso_segment(skb, features);
6041 if (IS_ERR(segs) || !segs)
6042 goto drop;
6043
6044 do {
6045 nskb = segs;
6046 segs = segs->next;
6047 nskb->next = NULL;
6048 rtl8169_start_xmit(nskb, tp->dev);
6049 } while (segs);
6050
Alexander Duyckeb781392015-05-01 10:34:44 -07006051 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006052 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6053 if (skb_checksum_help(skb) < 0)
6054 goto drop;
6055
6056 rtl8169_start_xmit(skb, tp->dev);
6057 } else {
6058 struct net_device_stats *stats;
6059
6060drop:
6061 stats = &tp->dev->stats;
6062 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006063 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006064 }
6065}
6066
6067/* msdn_giant_send_check()
6068 * According to the document of microsoft, the TCP Pseudo Header excludes the
6069 * packet length for IPv6 TCP large packets.
6070 */
6071static int msdn_giant_send_check(struct sk_buff *skb)
6072{
6073 const struct ipv6hdr *ipv6h;
6074 struct tcphdr *th;
6075 int ret;
6076
6077 ret = skb_cow_head(skb, 0);
6078 if (ret)
6079 return ret;
6080
6081 ipv6h = ipv6_hdr(skb);
6082 th = tcp_hdr(skb);
6083
6084 th->check = 0;
6085 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6086
6087 return ret;
6088}
6089
hayeswang5888d3f2014-07-11 16:25:56 +08006090static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6091 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006092{
Michał Mirosław350fb322011-04-08 06:35:56 +00006093 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006094
Francois Romieu2b7b4312011-04-18 22:53:24 -07006095 if (mss) {
6096 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006097 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6098 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6099 const struct iphdr *ip = ip_hdr(skb);
6100
6101 if (ip->protocol == IPPROTO_TCP)
6102 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6103 else if (ip->protocol == IPPROTO_UDP)
6104 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6105 else
6106 WARN_ON_ONCE(1);
6107 }
6108
6109 return true;
6110}
6111
6112static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6113 struct sk_buff *skb, u32 *opts)
6114{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006115 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006116 u32 mss = skb_shinfo(skb)->gso_size;
6117
6118 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006119 if (transport_offset > GTTCPHO_MAX) {
6120 netif_warn(tp, tx_err, tp->dev,
6121 "Invalid transport offset 0x%x for TSO\n",
6122 transport_offset);
6123 return false;
6124 }
6125
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006126 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006127 case htons(ETH_P_IP):
6128 opts[0] |= TD1_GTSENV4;
6129 break;
6130
6131 case htons(ETH_P_IPV6):
6132 if (msdn_giant_send_check(skb))
6133 return false;
6134
6135 opts[0] |= TD1_GTSENV6;
6136 break;
6137
6138 default:
6139 WARN_ON_ONCE(1);
6140 break;
6141 }
6142
hayeswangbdfa4ed2014-07-11 16:25:57 +08006143 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006144 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006145 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006146 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006147
françois romieub423e9a2013-05-18 01:24:46 +00006148 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006149 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00006150
hayeswange9746042014-07-11 16:25:58 +08006151 if (transport_offset > TCPHO_MAX) {
6152 netif_warn(tp, tx_err, tp->dev,
6153 "Invalid transport offset 0x%x\n",
6154 transport_offset);
6155 return false;
6156 }
6157
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006158 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006159 case htons(ETH_P_IP):
6160 opts[1] |= TD1_IPv4_CS;
6161 ip_protocol = ip_hdr(skb)->protocol;
6162 break;
6163
6164 case htons(ETH_P_IPV6):
6165 opts[1] |= TD1_IPv6_CS;
6166 ip_protocol = ipv6_hdr(skb)->nexthdr;
6167 break;
6168
6169 default:
6170 ip_protocol = IPPROTO_RAW;
6171 break;
6172 }
6173
6174 if (ip_protocol == IPPROTO_TCP)
6175 opts[1] |= TD1_TCP_CS;
6176 else if (ip_protocol == IPPROTO_UDP)
6177 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006178 else
6179 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006180
6181 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006182 } else {
6183 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006184 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006185 }
hayeswang5888d3f2014-07-11 16:25:56 +08006186
françois romieub423e9a2013-05-18 01:24:46 +00006187 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006188}
6189
Heiner Kallweit76085c92018-11-22 22:03:08 +01006190static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
6191 unsigned int nr_frags)
6192{
6193 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
6194
6195 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
6196 return slots_avail > nr_frags;
6197}
6198
Stephen Hemminger613573252009-08-31 19:50:58 +00006199static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6200 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006201{
6202 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006203 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006204 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006205 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006206 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01006207 u32 opts[2], len;
Heiner Kallweit2e6eedb2018-11-25 14:31:54 +01006208 bool stop_queue;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006209 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006210
Heiner Kallweit76085c92018-11-22 22:03:08 +01006211 if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006212 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006213 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006214 }
6215
6216 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006217 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006218
françois romieub423e9a2013-05-18 01:24:46 +00006219 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6220 opts[0] = DescOwn;
6221
hayeswange9746042014-07-11 16:25:58 +08006222 if (!tp->tso_csum(tp, skb, opts)) {
6223 r8169_csum_workaround(tp, skb);
6224 return NETDEV_TX_OK;
6225 }
françois romieub423e9a2013-05-18 01:24:46 +00006226
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006227 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006228 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006229 if (unlikely(dma_mapping_error(d, mapping))) {
6230 if (net_ratelimit())
6231 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006232 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006233 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006234
6235 tp->tx_skb[entry].len = len;
6236 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006237
Francois Romieu2b7b4312011-04-18 22:53:24 -07006238 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006239 if (frags < 0)
6240 goto err_dma_1;
6241 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006242 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006243 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006244 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006245 tp->tx_skb[entry].skb = skb;
6246 }
6247
Francois Romieu2b7b4312011-04-18 22:53:24 -07006248 txd->opts2 = cpu_to_le32(opts[1]);
6249
Richard Cochran5047fb52012-03-10 07:29:42 +00006250 skb_tx_timestamp(skb);
6251
Alexander Duycka0750132014-12-11 15:02:17 -08006252 /* Force memory writes to complete before releasing descriptor */
6253 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006254
Heiner Kallweit734c1402018-11-22 21:56:48 +01006255 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006256
Alexander Duycka0750132014-12-11 15:02:17 -08006257 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006258 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006259
Alexander Duycka0750132014-12-11 15:02:17 -08006260 tp->cur_tx += frags + 1;
6261
Heiner Kallweit2e6eedb2018-11-25 14:31:54 +01006262 stop_queue = !rtl_tx_slots_avail(tp, MAX_SKB_FRAGS);
6263 if (unlikely(stop_queue))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006264 netif_stop_queue(dev);
Heiner Kallweit2e6eedb2018-11-25 14:31:54 +01006265
Heiner Kallweitbd7153b2018-11-26 20:24:16 +01006266 if (__netdev_sent_queue(dev, skb->len, skb->xmit_more))
Heiner Kallweit2e6eedb2018-11-25 14:31:54 +01006267 RTL_W8(tp, TxPoll, NPQ);
Heiner Kallweit2e6eedb2018-11-25 14:31:54 +01006268
6269 if (unlikely(stop_queue)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01006270 /* Sync with rtl_tx:
6271 * - publish queue status and cur_tx ring index (write barrier)
6272 * - refresh dirty_tx ring index (read barrier).
6273 * May the current thread have a pessimistic view of the ring
6274 * status and forget to wake up queue, a racing rtl_tx thread
6275 * can't.
6276 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006277 smp_mb();
Heiner Kallweit76085c92018-11-22 22:03:08 +01006278 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006279 netif_wake_queue(dev);
6280 }
6281
Stephen Hemminger613573252009-08-31 19:50:58 +00006282 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006283
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006284err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006285 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006286err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006287 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006288 dev->stats.tx_dropped++;
6289 return NETDEV_TX_OK;
6290
6291err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006292 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006293 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006294 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006295}
6296
6297static void rtl8169_pcierr_interrupt(struct net_device *dev)
6298{
6299 struct rtl8169_private *tp = netdev_priv(dev);
6300 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006301 u16 pci_status, pci_cmd;
6302
6303 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6304 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6305
Joe Perchesbf82c182010-02-09 11:49:50 +00006306 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6307 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006308
6309 /*
6310 * The recovery sequence below admits a very elaborated explanation:
6311 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006312 * - I did not see what else could be done;
6313 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006314 *
6315 * Feel free to adjust to your needs.
6316 */
Francois Romieua27993f2006-12-18 00:04:19 +01006317 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006318 pci_cmd &= ~PCI_COMMAND_PARITY;
6319 else
6320 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6321
6322 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006323
6324 pci_write_config_word(pdev, PCI_STATUS,
6325 pci_status & (PCI_STATUS_DETECTED_PARITY |
6326 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6327 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6328
Francois Romieu98ddf982012-01-31 10:47:34 +01006329 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006330}
6331
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006332static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
6333 int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006334{
Florian Westphald92060b2018-10-20 12:25:27 +02006335 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006336
Linus Torvalds1da177e2005-04-16 15:20:36 -07006337 dirty_tx = tp->dirty_tx;
6338 smp_rmb();
6339 tx_left = tp->cur_tx - dirty_tx;
6340
6341 while (tx_left > 0) {
6342 unsigned int entry = dirty_tx % NUM_TX_DESC;
6343 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006344 u32 status;
6345
Linus Torvalds1da177e2005-04-16 15:20:36 -07006346 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6347 if (status & DescOwn)
6348 break;
6349
Alexander Duycka0750132014-12-11 15:02:17 -08006350 /* This barrier is needed to keep us from reading
6351 * any other fields out of the Tx descriptor until
6352 * we know the status of DescOwn
6353 */
6354 dma_rmb();
6355
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006356 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006357 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006358 if (status & LastFrag) {
Florian Westphald92060b2018-10-20 12:25:27 +02006359 pkts_compl++;
6360 bytes_compl += tx_skb->skb->len;
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006361 napi_consume_skb(tx_skb->skb, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006362 tx_skb->skb = NULL;
6363 }
6364 dirty_tx++;
6365 tx_left--;
6366 }
6367
6368 if (tp->dirty_tx != dirty_tx) {
Florian Westphald92060b2018-10-20 12:25:27 +02006369 netdev_completed_queue(dev, pkts_compl, bytes_compl);
6370
6371 u64_stats_update_begin(&tp->tx_stats.syncp);
6372 tp->tx_stats.packets += pkts_compl;
6373 tp->tx_stats.bytes += bytes_compl;
6374 u64_stats_update_end(&tp->tx_stats.syncp);
6375
Linus Torvalds1da177e2005-04-16 15:20:36 -07006376 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006377 /* Sync with rtl8169_start_xmit:
6378 * - publish dirty_tx ring index (write barrier)
6379 * - refresh cur_tx ring index and queue status (read barrier)
6380 * May the current thread miss the stopped queue condition,
6381 * a racing xmit thread can only have a right view of the
6382 * ring status.
6383 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006384 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006385 if (netif_queue_stopped(dev) &&
Heiner Kallweit76085c92018-11-22 22:03:08 +01006386 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006387 netif_wake_queue(dev);
6388 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006389 /*
6390 * 8168 hack: TxPoll requests are lost when the Tx packets are
6391 * too close. Let's kick an extra TxPoll request when a burst
6392 * of start_xmit activity is detected (if it is not detected,
6393 * it is slow enough). -- FR
6394 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006395 if (tp->cur_tx != dirty_tx)
6396 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006397 }
6398}
6399
Francois Romieu126fa4b2005-05-12 20:09:17 -04006400static inline int rtl8169_fragmented_frame(u32 status)
6401{
6402 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6403}
6404
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006405static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006406{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006407 u32 status = opts1 & RxProtoMask;
6408
6409 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006410 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006411 skb->ip_summed = CHECKSUM_UNNECESSARY;
6412 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006413 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006414}
6415
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006416static struct sk_buff *rtl8169_try_rx_copy(void *data,
6417 struct rtl8169_private *tp,
6418 int pkt_size,
6419 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006420{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006421 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006422 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006423
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006424 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006425 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006426 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006427 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006428 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006429 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6430
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006431 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006432}
6433
Francois Romieuda78dbf2012-01-26 14:18:23 +01006434static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006435{
6436 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006437 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006438
Linus Torvalds1da177e2005-04-16 15:20:36 -07006439 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006440
Timo Teräs9fba0812013-01-15 21:01:24 +00006441 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006442 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006443 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006444 u32 status;
6445
Heiner Kallweit62028062018-04-17 23:30:29 +02006446 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006447 if (status & DescOwn)
6448 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006449
6450 /* This barrier is needed to keep us from reading
6451 * any other fields out of the Rx descriptor until
6452 * we know the status of DescOwn
6453 */
6454 dma_rmb();
6455
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006456 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006457 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6458 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006459 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006460 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006461 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006462 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006463 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006464 /* RxFOVF is a reserved bit on later chip versions */
6465 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
6466 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006467 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006468 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006469 } else if (status & (RxRUNT | RxCRC) &&
6470 !(status & RxRWT) &&
6471 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006472 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006473 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006474 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006475 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006476 dma_addr_t addr;
6477 int pkt_size;
6478
6479process_pkt:
6480 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006481 if (likely(!(dev->features & NETIF_F_RXFCS)))
6482 pkt_size = (status & 0x00003fff) - 4;
6483 else
6484 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006485
Francois Romieu126fa4b2005-05-12 20:09:17 -04006486 /*
6487 * The driver does not support incoming fragmented
6488 * frames. They are seen as a symptom of over-mtu
6489 * sized frames.
6490 */
6491 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006492 dev->stats.rx_dropped++;
6493 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006494 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006495 }
6496
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006497 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6498 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006499 if (!skb) {
6500 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006501 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006502 }
6503
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006504 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006505 skb_put(skb, pkt_size);
6506 skb->protocol = eth_type_trans(skb, dev);
6507
Francois Romieu7a8fc772011-03-01 17:18:33 +01006508 rtl8169_rx_vlan_tag(desc, skb);
6509
françois romieu39174292015-11-11 23:35:18 +01006510 if (skb->pkt_type == PACKET_MULTICAST)
6511 dev->stats.multicast++;
6512
Francois Romieu56de4142011-03-15 17:29:31 +01006513 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006514
Junchang Wang8027aa22012-03-04 23:30:32 +01006515 u64_stats_update_begin(&tp->rx_stats.syncp);
6516 tp->rx_stats.packets++;
6517 tp->rx_stats.bytes += pkt_size;
6518 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006519 }
françois romieuce11ff52013-01-24 13:30:06 +00006520release_descriptor:
6521 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006522 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006523 }
6524
6525 count = cur_rx - tp->cur_rx;
6526 tp->cur_rx = cur_rx;
6527
Linus Torvalds1da177e2005-04-16 15:20:36 -07006528 return count;
6529}
6530
Francois Romieu07d3f512007-02-21 22:40:46 +01006531static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006532{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006533 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit3ff752c2019-01-19 22:02:40 +01006534 u16 status = RTL_R16(tp, IntrStatus);
Heiner Kallweite7824102018-12-15 16:25:05 +01006535 u16 irq_mask = RTL_R16(tp, IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006536
Heiner Kallweite7824102018-12-15 16:25:05 +01006537 if (status == 0xffff || !(status & irq_mask))
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006538 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006539
Heiner Kallweit38caff52018-10-18 22:19:28 +02006540 if (unlikely(status & SYSErr)) {
6541 rtl8169_pcierr_interrupt(tp->dev);
6542 goto out;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006543 }
6544
Heiner Kallweit703732f2019-01-19 22:07:05 +01006545 if (status & LinkChg)
6546 phy_mac_interrupt(tp->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006547
Heiner Kallweit38caff52018-10-18 22:19:28 +02006548 if (unlikely(status & RxFIFOOver &&
6549 tp->mac_version == RTL_GIGA_MAC_VER_11)) {
6550 netif_stop_queue(tp->dev);
6551 /* XXX - Hack alert. See rtl_task(). */
6552 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6553 }
6554
6555 if (status & RTL_EVENT_NAPI) {
6556 rtl_irq_disable(tp);
6557 napi_schedule_irqoff(&tp->napi);
6558 }
6559out:
6560 rtl_ack_events(tp, status);
6561
6562 return IRQ_HANDLED;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006563}
6564
Francois Romieu4422bcd2012-01-26 11:23:32 +01006565static void rtl_task(struct work_struct *work)
6566{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006567 static const struct {
6568 int bitnr;
6569 void (*action)(struct rtl8169_private *);
6570 } rtl_work[] = {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006571 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006572 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006573 struct rtl8169_private *tp =
6574 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006575 struct net_device *dev = tp->dev;
6576 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006577
Francois Romieuda78dbf2012-01-26 14:18:23 +01006578 rtl_lock_work(tp);
6579
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006580 if (!netif_running(dev) ||
6581 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006582 goto out_unlock;
6583
6584 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6585 bool pending;
6586
Francois Romieuda78dbf2012-01-26 14:18:23 +01006587 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006588 if (pending)
6589 rtl_work[i].action(tp);
6590 }
6591
6592out_unlock:
6593 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006594}
6595
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006596static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006597{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006598 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6599 struct net_device *dev = tp->dev;
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006600 int work_done;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006601
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006602 work_done = rtl_rx(dev, tp, (u32) budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006603
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006604 rtl_tx(dev, tp, budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006605
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006606 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006607 napi_complete_done(napi, work_done);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01006608 rtl_irq_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006609 }
6610
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006611 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006612}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006613
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006614static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006615{
6616 struct rtl8169_private *tp = netdev_priv(dev);
6617
6618 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6619 return;
6620
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006621 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6622 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006623}
6624
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006625static void r8169_phylink_handler(struct net_device *ndev)
6626{
6627 struct rtl8169_private *tp = netdev_priv(ndev);
6628
6629 if (netif_carrier_ok(ndev)) {
6630 rtl_link_chg_patch(tp);
6631 pm_request_resume(&tp->pci_dev->dev);
6632 } else {
6633 pm_runtime_idle(&tp->pci_dev->dev);
6634 }
6635
6636 if (net_ratelimit())
Heiner Kallweit703732f2019-01-19 22:07:05 +01006637 phy_print_status(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006638}
6639
6640static int r8169_phy_connect(struct rtl8169_private *tp)
6641{
Heiner Kallweit703732f2019-01-19 22:07:05 +01006642 struct phy_device *phydev = tp->phydev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006643 phy_interface_t phy_mode;
6644 int ret;
6645
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006646 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006647 PHY_INTERFACE_MODE_MII;
6648
6649 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6650 phy_mode);
6651 if (ret)
6652 return ret;
6653
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006654 if (!tp->supports_gmii)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006655 phy_set_max_speed(phydev, SPEED_100);
6656
6657 /* Ensure to advertise everything, incl. pause */
Andrew Lunn3c1bcc82018-11-10 23:43:33 +01006658 linkmode_copy(phydev->advertising, phydev->supported);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006659
6660 phy_attached_info(phydev);
6661
6662 return 0;
6663}
6664
Linus Torvalds1da177e2005-04-16 15:20:36 -07006665static void rtl8169_down(struct net_device *dev)
6666{
6667 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006668
Heiner Kallweit703732f2019-01-19 22:07:05 +01006669 phy_stop(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006670
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006671 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006672 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006673
Hayes Wang92fc43b2011-07-06 15:58:03 +08006674 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006675 /*
6676 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006677 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6678 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006679 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006680 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006681
Linus Torvalds1da177e2005-04-16 15:20:36 -07006682 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenney16f11502018-11-05 17:07:39 -08006683 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006684
Linus Torvalds1da177e2005-04-16 15:20:36 -07006685 rtl8169_tx_clear(tp);
6686
6687 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006688
6689 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006690}
6691
6692static int rtl8169_close(struct net_device *dev)
6693{
6694 struct rtl8169_private *tp = netdev_priv(dev);
6695 struct pci_dev *pdev = tp->pci_dev;
6696
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006697 pm_runtime_get_sync(&pdev->dev);
6698
Francois Romieucecb5fd2011-04-01 10:21:07 +02006699 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006700 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006701
Francois Romieuda78dbf2012-01-26 14:18:23 +01006702 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006703 /* Clear all task flags */
6704 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006705
Linus Torvalds1da177e2005-04-16 15:20:36 -07006706 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006707 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006708
Lekensteyn4ea72442013-07-22 09:53:30 +02006709 cancel_work_sync(&tp->wk.work);
6710
Heiner Kallweit703732f2019-01-19 22:07:05 +01006711 phy_disconnect(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006712
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006713 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006714
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006715 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6716 tp->RxPhyAddr);
6717 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6718 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006719 tp->TxDescArray = NULL;
6720 tp->RxDescArray = NULL;
6721
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006722 pm_runtime_put_sync(&pdev->dev);
6723
Linus Torvalds1da177e2005-04-16 15:20:36 -07006724 return 0;
6725}
6726
Francois Romieudc1c00c2012-03-08 10:06:18 +01006727#ifdef CONFIG_NET_POLL_CONTROLLER
6728static void rtl8169_netpoll(struct net_device *dev)
6729{
6730 struct rtl8169_private *tp = netdev_priv(dev);
6731
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006732 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006733}
6734#endif
6735
Francois Romieudf43ac72012-03-08 09:48:40 +01006736static int rtl_open(struct net_device *dev)
6737{
6738 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006739 struct pci_dev *pdev = tp->pci_dev;
6740 int retval = -ENOMEM;
6741
6742 pm_runtime_get_sync(&pdev->dev);
6743
6744 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006745 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006746 * dma_alloc_coherent provides more.
6747 */
6748 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6749 &tp->TxPhyAddr, GFP_KERNEL);
6750 if (!tp->TxDescArray)
6751 goto err_pm_runtime_put;
6752
6753 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6754 &tp->RxPhyAddr, GFP_KERNEL);
6755 if (!tp->RxDescArray)
6756 goto err_free_tx_0;
6757
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006758 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006759 if (retval < 0)
6760 goto err_free_rx_1;
6761
Francois Romieudf43ac72012-03-08 09:48:40 +01006762 rtl_request_firmware(tp);
6763
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006764 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006765 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006766 if (retval < 0)
6767 goto err_release_fw_2;
6768
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006769 retval = r8169_phy_connect(tp);
6770 if (retval)
6771 goto err_free_irq;
6772
Francois Romieudf43ac72012-03-08 09:48:40 +01006773 rtl_lock_work(tp);
6774
6775 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6776
6777 napi_enable(&tp->napi);
6778
6779 rtl8169_init_phy(dev, tp);
6780
Francois Romieudf43ac72012-03-08 09:48:40 +01006781 rtl_pll_power_up(tp);
6782
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006783 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006784
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006785 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006786 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6787
Heiner Kallweit703732f2019-01-19 22:07:05 +01006788 phy_start(tp->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006789 netif_start_queue(dev);
6790
6791 rtl_unlock_work(tp);
6792
Heiner Kallweita92a0842018-01-08 21:39:13 +01006793 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006794out:
6795 return retval;
6796
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006797err_free_irq:
6798 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006799err_release_fw_2:
6800 rtl_release_firmware(tp);
6801 rtl8169_rx_clear(tp);
6802err_free_rx_1:
6803 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6804 tp->RxPhyAddr);
6805 tp->RxDescArray = NULL;
6806err_free_tx_0:
6807 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6808 tp->TxPhyAddr);
6809 tp->TxDescArray = NULL;
6810err_pm_runtime_put:
6811 pm_runtime_put_noidle(&pdev->dev);
6812 goto out;
6813}
6814
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006815static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006816rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006817{
6818 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006819 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006820 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006821 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006822
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006823 pm_runtime_get_noresume(&pdev->dev);
6824
6825 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006826 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006827
Junchang Wang8027aa22012-03-04 23:30:32 +01006828 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006829 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006830 stats->rx_packets = tp->rx_stats.packets;
6831 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006832 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006833
Junchang Wang8027aa22012-03-04 23:30:32 +01006834 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006835 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006836 stats->tx_packets = tp->tx_stats.packets;
6837 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006838 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006839
6840 stats->rx_dropped = dev->stats.rx_dropped;
6841 stats->tx_dropped = dev->stats.tx_dropped;
6842 stats->rx_length_errors = dev->stats.rx_length_errors;
6843 stats->rx_errors = dev->stats.rx_errors;
6844 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6845 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6846 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006847 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006848
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006849 /*
6850 * Fetch additonal counter values missing in stats collected by driver
6851 * from tally counters.
6852 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006853 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006854 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006855
6856 /*
6857 * Subtract values fetched during initalization.
6858 * See rtl8169_init_counter_offsets for a description why we do that.
6859 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006860 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006861 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006862 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006863 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006864 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006865 le16_to_cpu(tp->tc_offset.tx_aborted);
6866
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006867 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006868}
6869
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006870static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006871{
françois romieu065c27c2011-01-03 15:08:12 +00006872 struct rtl8169_private *tp = netdev_priv(dev);
6873
Francois Romieu5d06a992006-02-23 00:47:58 +01006874 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006875 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006876
Heiner Kallweit703732f2019-01-19 22:07:05 +01006877 phy_stop(tp->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006878 netif_device_detach(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006879
6880 rtl_lock_work(tp);
6881 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006882 /* Clear all task flags */
6883 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6884
Francois Romieuda78dbf2012-01-26 14:18:23 +01006885 rtl_unlock_work(tp);
6886
6887 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006888}
Francois Romieu5d06a992006-02-23 00:47:58 +01006889
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006890#ifdef CONFIG_PM
6891
6892static int rtl8169_suspend(struct device *device)
6893{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006894 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006895 struct rtl8169_private *tp = netdev_priv(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006896
6897 rtl8169_net_suspend(dev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006898 clk_disable_unprepare(tp->clk);
Francois Romieu1371fa62007-04-02 23:01:11 +02006899
Francois Romieu5d06a992006-02-23 00:47:58 +01006900 return 0;
6901}
6902
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006903static void __rtl8169_resume(struct net_device *dev)
6904{
françois romieu065c27c2011-01-03 15:08:12 +00006905 struct rtl8169_private *tp = netdev_priv(dev);
6906
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006907 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006908
6909 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006910 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006911
Heiner Kallweit703732f2019-01-19 22:07:05 +01006912 phy_start(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006913
Artem Savkovcff4c162012-04-03 10:29:11 +00006914 rtl_lock_work(tp);
6915 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006916 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Heiner Kallweit58ba5662019-01-19 22:06:25 +01006917 rtl_reset_work(tp);
Artem Savkovcff4c162012-04-03 10:29:11 +00006918 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006919}
6920
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006921static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006922{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006923 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006924 struct rtl8169_private *tp = netdev_priv(dev);
6925
6926 clk_prepare_enable(tp->clk);
Francois Romieu5d06a992006-02-23 00:47:58 +01006927
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006928 if (netif_running(dev))
6929 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006930
Francois Romieu5d06a992006-02-23 00:47:58 +01006931 return 0;
6932}
6933
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006934static int rtl8169_runtime_suspend(struct device *device)
6935{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006936 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006937 struct rtl8169_private *tp = netdev_priv(dev);
6938
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006939 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006940 return 0;
6941
Francois Romieuda78dbf2012-01-26 14:18:23 +01006942 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006943 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006944 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006945
6946 rtl8169_net_suspend(dev);
6947
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006948 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006949 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006950 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006951
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006952 return 0;
6953}
6954
6955static int rtl8169_runtime_resume(struct device *device)
6956{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006957 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006958 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006959 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006960
6961 if (!tp->TxDescArray)
6962 return 0;
6963
Francois Romieuda78dbf2012-01-26 14:18:23 +01006964 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006965 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006966 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006967
6968 __rtl8169_resume(dev);
6969
6970 return 0;
6971}
6972
6973static int rtl8169_runtime_idle(struct device *device)
6974{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006975 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006976
Heiner Kallweita92a0842018-01-08 21:39:13 +01006977 if (!netif_running(dev) || !netif_carrier_ok(dev))
6978 pm_schedule_suspend(device, 10000);
6979
6980 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006981}
6982
Alexey Dobriyan47145212009-12-14 18:00:08 -08006983static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006984 .suspend = rtl8169_suspend,
6985 .resume = rtl8169_resume,
6986 .freeze = rtl8169_suspend,
6987 .thaw = rtl8169_resume,
6988 .poweroff = rtl8169_suspend,
6989 .restore = rtl8169_resume,
6990 .runtime_suspend = rtl8169_runtime_suspend,
6991 .runtime_resume = rtl8169_runtime_resume,
6992 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006993};
6994
6995#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6996
6997#else /* !CONFIG_PM */
6998
6999#define RTL8169_PM_OPS NULL
7000
7001#endif /* !CONFIG_PM */
7002
David S. Miller1805b2f2011-10-24 18:18:09 -04007003static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7004{
David S. Miller1805b2f2011-10-24 18:18:09 -04007005 /* WoL fails with 8168b when the receiver is disabled. */
7006 switch (tp->mac_version) {
7007 case RTL_GIGA_MAC_VER_11:
7008 case RTL_GIGA_MAC_VER_12:
7009 case RTL_GIGA_MAC_VER_17:
7010 pci_clear_master(tp->pci_dev);
7011
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007012 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007013 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007014 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04007015 break;
7016 default:
7017 break;
7018 }
7019}
7020
Francois Romieu1765f952008-09-13 17:21:40 +02007021static void rtl_shutdown(struct pci_dev *pdev)
7022{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007023 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007024 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02007025
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007026 rtl8169_net_suspend(dev);
7027
Francois Romieucecb5fd2011-04-01 10:21:07 +02007028 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007029 rtl_rar_set(tp, dev->perm_addr);
7030
Hayes Wang92fc43b2011-07-06 15:58:03 +08007031 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007032
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007033 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02007034 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007035 rtl_wol_suspend_quirk(tp);
7036 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007037 }
7038
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007039 pci_wake_from_d3(pdev, true);
7040 pci_set_power_state(pdev, PCI_D3hot);
7041 }
7042}
Francois Romieu5d06a992006-02-23 00:47:58 +01007043
Bill Pembertonbaf63292012-12-03 09:23:28 -05007044static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007045{
7046 struct net_device *dev = pci_get_drvdata(pdev);
7047 struct rtl8169_private *tp = netdev_priv(dev);
7048
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007049 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007050 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007051
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007052 netif_napi_del(&tp->napi);
7053
Francois Romieue27566e2012-03-08 09:54:01 +01007054 unregister_netdev(dev);
Heiner Kallweit703732f2019-01-19 22:07:05 +01007055 mdiobus_unregister(tp->phydev->mdio.bus);
Francois Romieue27566e2012-03-08 09:54:01 +01007056
7057 rtl_release_firmware(tp);
7058
7059 if (pci_dev_run_wake(pdev))
7060 pm_runtime_get_noresume(&pdev->dev);
7061
7062 /* restore original MAC address */
7063 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007064}
7065
Francois Romieufa9c3852012-03-08 10:01:50 +01007066static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007067 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007068 .ndo_stop = rtl8169_close,
7069 .ndo_get_stats64 = rtl8169_get_stats64,
7070 .ndo_start_xmit = rtl8169_start_xmit,
7071 .ndo_tx_timeout = rtl8169_tx_timeout,
7072 .ndo_validate_addr = eth_validate_addr,
7073 .ndo_change_mtu = rtl8169_change_mtu,
7074 .ndo_fix_features = rtl8169_fix_features,
7075 .ndo_set_features = rtl8169_set_features,
7076 .ndo_set_mac_address = rtl_set_mac_address,
7077 .ndo_do_ioctl = rtl8169_ioctl,
7078 .ndo_set_rx_mode = rtl_set_rx_mode,
7079#ifdef CONFIG_NET_POLL_CONTROLLER
7080 .ndo_poll_controller = rtl8169_netpoll,
7081#endif
7082
7083};
7084
Francois Romieu31fa8b12012-03-08 10:09:40 +01007085static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007086 void (*hw_start)(struct rtl8169_private *tp);
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007087 u16 irq_mask;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007088 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007089 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007090} rtl_cfg_infos [] = {
7091 [RTL_CFG_0] = {
7092 .hw_start = rtl_hw_start_8169,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007093 .irq_mask = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007094 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007095 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007096 },
7097 [RTL_CFG_1] = {
7098 .hw_start = rtl_hw_start_8168,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007099 .irq_mask = LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007100 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007101 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007102 },
7103 [RTL_CFG_2] = {
7104 .hw_start = rtl_hw_start_8101,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007105 .irq_mask = LinkChg | RxOverflow | RxFIFOOver,
Francois Romieu50970832017-10-27 13:24:49 +03007106 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007107 }
7108};
7109
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007110static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007111{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007112 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007113
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08007114 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01007115 rtl_unlock_config_regs(tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007116 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01007117 rtl_lock_config_regs(tp);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007118 flags = PCI_IRQ_LEGACY;
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08007119 } else {
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007120 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007121 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007122
7123 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007124}
7125
Hayes Wangc5583862012-07-02 17:23:22 +08007126DECLARE_RTL_COND(rtl_link_list_ready_cond)
7127{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007128 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007129}
7130
7131DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7132{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007133 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08007134}
7135
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007136static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
7137{
7138 struct rtl8169_private *tp = mii_bus->priv;
7139
7140 if (phyaddr > 0)
7141 return -ENODEV;
7142
7143 return rtl_readphy(tp, phyreg);
7144}
7145
7146static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
7147 int phyreg, u16 val)
7148{
7149 struct rtl8169_private *tp = mii_bus->priv;
7150
7151 if (phyaddr > 0)
7152 return -ENODEV;
7153
7154 rtl_writephy(tp, phyreg, val);
7155
7156 return 0;
7157}
7158
7159static int r8169_mdio_register(struct rtl8169_private *tp)
7160{
7161 struct pci_dev *pdev = tp->pci_dev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007162 struct mii_bus *new_bus;
7163 int ret;
7164
7165 new_bus = devm_mdiobus_alloc(&pdev->dev);
7166 if (!new_bus)
7167 return -ENOMEM;
7168
7169 new_bus->name = "r8169";
7170 new_bus->priv = tp;
7171 new_bus->parent = &pdev->dev;
7172 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
7173 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
7174 PCI_DEVID(pdev->bus->number, pdev->devfn));
7175
7176 new_bus->read = r8169_mdio_read_reg;
7177 new_bus->write = r8169_mdio_write_reg;
7178
7179 ret = mdiobus_register(new_bus);
7180 if (ret)
7181 return ret;
7182
Heiner Kallweit703732f2019-01-19 22:07:05 +01007183 tp->phydev = mdiobus_get_phy(new_bus, 0);
7184 if (!tp->phydev) {
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007185 mdiobus_unregister(new_bus);
7186 return -ENODEV;
7187 }
7188
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02007189 /* PHY will be woken up in rtl_open() */
Heiner Kallweit703732f2019-01-19 22:07:05 +01007190 phy_suspend(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007191
7192 return 0;
7193}
7194
Bill Pembertonbaf63292012-12-03 09:23:28 -05007195static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007196{
Hayes Wangc5583862012-07-02 17:23:22 +08007197 u32 data;
7198
7199 tp->ocp_base = OCP_STD_PHY_BASE;
7200
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007201 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007202
7203 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7204 return;
7205
7206 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7207 return;
7208
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007209 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007210 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007211 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007212
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007213 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007214 data &= ~(1 << 14);
7215 r8168_mac_ocp_write(tp, 0xe8de, data);
7216
7217 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7218 return;
7219
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007220 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007221 data |= (1 << 15);
7222 r8168_mac_ocp_write(tp, 0xe8de, data);
7223
7224 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7225 return;
7226}
7227
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007228static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7229{
7230 rtl8168ep_stop_cmac(tp);
7231 rtl_hw_init_8168g(tp);
7232}
7233
Bill Pembertonbaf63292012-12-03 09:23:28 -05007234static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007235{
7236 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02007237 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007238 rtl_hw_init_8168g(tp);
7239 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02007240 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007241 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007242 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007243 default:
7244 break;
7245 }
7246}
7247
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007248/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
7249static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
7250{
7251 switch (tp->mac_version) {
7252 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
7253 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
7254 return false;
7255 default:
7256 return true;
7257 }
7258}
7259
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007260static int rtl_jumbo_max(struct rtl8169_private *tp)
7261{
7262 /* Non-GBit versions don't support jumbo frames */
7263 if (!tp->supports_gmii)
7264 return JUMBO_1K;
7265
7266 switch (tp->mac_version) {
7267 /* RTL8169 */
7268 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
7269 return JUMBO_7K;
7270 /* RTL8168b */
7271 case RTL_GIGA_MAC_VER_11:
7272 case RTL_GIGA_MAC_VER_12:
7273 case RTL_GIGA_MAC_VER_17:
7274 return JUMBO_4K;
7275 /* RTL8168c */
7276 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
7277 return JUMBO_6K;
7278 default:
7279 return JUMBO_9K;
7280 }
7281}
7282
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007283static void rtl_disable_clk(void *data)
7284{
7285 clk_disable_unprepare(data);
7286}
7287
Heiner Kallweitb779dae2019-01-19 22:07:34 +01007288static int rtl_get_ether_clk(struct rtl8169_private *tp)
7289{
7290 struct device *d = tp_to_dev(tp);
7291 struct clk *clk;
7292 int rc;
7293
7294 clk = devm_clk_get(d, "ether_clk");
7295 if (IS_ERR(clk)) {
7296 rc = PTR_ERR(clk);
7297 if (rc == -ENOENT)
7298 /* clk-core allows NULL (for suspend / resume) */
7299 rc = 0;
7300 else if (rc != -EPROBE_DEFER)
7301 dev_err(d, "failed to get clk: %d\n", rc);
7302 } else {
7303 tp->clk = clk;
7304 rc = clk_prepare_enable(clk);
7305 if (rc)
7306 dev_err(d, "failed to enable clk: %d\n", rc);
7307 else
7308 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
7309 }
7310
7311 return rc;
7312}
7313
hayeswang929a0312014-09-16 11:40:47 +08007314static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007315{
7316 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007317 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007318 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007319 int chipset, region, i;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007320 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007321
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007322 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7323 if (!dev)
7324 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007325
7326 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007327 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007328 tp = netdev_priv(dev);
7329 tp->dev = dev;
7330 tp->pci_dev = pdev;
7331 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02007332 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007333
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007334 /* Get the *optional* external "ether_clk" used on some boards */
Heiner Kallweitb779dae2019-01-19 22:07:34 +01007335 rc = rtl_get_ether_clk(tp);
7336 if (rc)
7337 return rc;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007338
Francois Romieu3b6cf252012-03-08 09:59:04 +01007339 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007340 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007341 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007342 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007343 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007344 }
7345
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007346 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007347 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007348
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007349 /* use first MMIO region */
7350 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7351 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007352 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007353 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007354 }
7355
7356 /* check for weird/broken PCI region reporting */
7357 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007358 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007359 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007360 }
7361
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007362 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007363 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007364 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007365 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007366 }
7367
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007368 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007369
Francois Romieu3b6cf252012-03-08 09:59:04 +01007370 /* Identify chip attached to board */
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01007371 rtl8169_get_mac_version(tp);
7372 if (tp->mac_version == RTL_GIGA_MAC_NONE)
7373 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007374
Heiner Kallweite3972862018-06-29 08:07:04 +02007375 if (rtl_tbi_enabled(tp)) {
7376 dev_err(&pdev->dev, "TBI fiber mode not supported\n");
7377 return -ENODEV;
7378 }
7379
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007380 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007381
Heiner Kallweit10b63e82019-01-20 11:45:20 +01007382 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
Heiner Kallweita0456792018-09-25 07:59:36 +02007383 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007384 dev->features |= NETIF_F_HIGHDMA;
7385 } else {
7386 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7387 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007388 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007389 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007390 }
7391 }
7392
Francois Romieu3b6cf252012-03-08 09:59:04 +01007393 rtl_init_rxcfg(tp);
7394
Heiner Kallweitde20e122018-09-25 07:58:00 +02007395 rtl8169_irq_mask_and_ack(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007396
Hayes Wangc5583862012-07-02 17:23:22 +08007397 rtl_hw_initialize(tp);
7398
Francois Romieu3b6cf252012-03-08 09:59:04 +01007399 rtl_hw_reset(tp);
7400
Francois Romieu3b6cf252012-03-08 09:59:04 +01007401 pci_set_master(pdev);
7402
Francois Romieu3b6cf252012-03-08 09:59:04 +01007403 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007404 rtl_init_jumbo_ops(tp);
7405
Francois Romieu3b6cf252012-03-08 09:59:04 +01007406 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007407
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007408 rc = rtl_alloc_irq(tp);
7409 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007410 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007411 return rc;
7412 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007413
Heiner Kallweit18041b52018-07-24 22:21:04 +02007414 tp->saved_wolopts = __rtl8169_get_wol(tp);
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01007415
Francois Romieu3b6cf252012-03-08 09:59:04 +01007416 mutex_init(&tp->wk.mutex);
Heiner Kallweit5c41e782019-01-19 22:03:49 +01007417 INIT_WORK(&tp->wk.work, rtl_task);
Kyle McMartin340fea32014-02-24 20:12:28 -05007418 u64_stats_init(&tp->rx_stats.syncp);
7419 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007420
7421 /* Get MAC address */
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007422 switch (tp->mac_version) {
Heiner Kallweit353af852018-05-02 21:39:59 +02007423 u8 mac_addr[ETH_ALEN] __aligned(4);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007424 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
7425 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin05b96872014-10-01 23:17:12 +08007426 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
Heiner Kallweit353af852018-05-02 21:39:59 +02007427 *(u16 *)&mac_addr[4] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007428
Heiner Kallweit353af852018-05-02 21:39:59 +02007429 if (is_valid_ether_addr(mac_addr))
7430 rtl_rar_set(tp, mac_addr);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02007431 break;
7432 default:
7433 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007434 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007435 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007436 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007437
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007438 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007439
Heiner Kallweit37621492018-04-17 23:20:03 +02007440 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007441
7442 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7443 * properly for all devices */
7444 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007445 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007446
7447 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007448 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7449 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007450 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7451 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007452 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007453
hayeswang929a0312014-09-16 11:40:47 +08007454 tp->cp_cmd |= RxChkSum | RxVlan;
7455
7456 /*
7457 * Pretend we are using VLANs; This bypasses a nasty bug where
7458 * Interrupts stop flowing on high load on 8110SCd controllers.
7459 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007460 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007461 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007462 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007463
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007464 if (rtl_chip_supports_csum_v2(tp)) {
hayeswang5888d3f2014-07-11 16:25:56 +08007465 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007466 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007467 } else {
7468 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007469 }
hayeswang5888d3f2014-07-11 16:25:56 +08007470
Francois Romieu3b6cf252012-03-08 09:59:04 +01007471 dev->hw_features |= NETIF_F_RXALL;
7472 dev->hw_features |= NETIF_F_RXFCS;
7473
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007474 /* MTU range: 60 - hw-specific max */
7475 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007476 jumbo_max = rtl_jumbo_max(tp);
7477 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007478
Francois Romieu3b6cf252012-03-08 09:59:04 +01007479 tp->hw_start = cfg->hw_start;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007480 tp->irq_mask = RTL_EVENT_NAPI | cfg->irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +03007481 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007482
Heiner Kallweit254764e2019-01-22 22:23:41 +01007483 tp->fw_name = rtl_chip_infos[chipset].fw_name;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007484
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007485 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7486 &tp->counters_phys_addr,
7487 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007488 if (!tp->counters)
7489 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007490
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007491 pci_set_drvdata(pdev, dev);
7492
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007493 rc = r8169_mdio_register(tp);
7494 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007495 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007496
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007497 /* chip gets powered up in rtl_open() */
7498 rtl_pll_power_down(tp);
7499
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007500 rc = register_netdev(dev);
7501 if (rc)
7502 goto err_mdio_unregister;
7503
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007504 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007505 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007506 (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
Heiner Kallweit29274992018-02-28 20:43:38 +01007507 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007508
7509 if (jumbo_max > JUMBO_1K)
7510 netif_info(tp, probe, dev,
7511 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
7512 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
7513 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007514
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007515 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007516 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007517
Heiner Kallweita92a0842018-01-08 21:39:13 +01007518 if (pci_dev_run_wake(pdev))
7519 pm_runtime_put_sync(&pdev->dev);
7520
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007521 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007522
7523err_mdio_unregister:
Heiner Kallweit703732f2019-01-19 22:07:05 +01007524 mdiobus_unregister(tp->phydev->mdio.bus);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007525 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007526}
7527
Linus Torvalds1da177e2005-04-16 15:20:36 -07007528static struct pci_driver rtl8169_pci_driver = {
7529 .name = MODULENAME,
7530 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007531 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007532 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007533 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007534 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007535};
7536
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007537module_pci_driver(rtl8169_pci_driver);