blob: 4d1779e3917597efc1d73a4c8cf5c798c5299d54 [file] [log] [blame]
Thomas Gleixner09c434b2019-05-19 13:08:20 +01001// SPDX-License-Identifier: GPL-2.0-only
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Francois Romieu07d3f512007-02-21 22:40:46 +01003 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
4 *
5 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
6 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
7 * Copyright (c) a lot of people too. Please respect their work.
8 *
9 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
11
12#include <linux/module.h>
13#include <linux/moduleparam.h>
14#include <linux/pci.h>
15#include <linux/netdevice.h>
16#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020017#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/delay.h>
19#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020020#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/if_vlan.h>
22#include <linux/crc32.h>
23#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020024#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/ip.h>
26#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000027#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000029#include <linux/pm_runtime.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040030#include <linux/prefetch.h>
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +020031#include <linux/pci-aspm.h>
hayeswange9746042014-07-11 16:25:58 +080032#include <linux/ipv6.h>
33#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Heiner Kallweit8197f9d2019-06-05 08:02:31 +020035#include "r8169_firmware.h"
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
françois romieubca03d52011-01-03 15:07:31 +000039#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
40#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000041#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
42#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080043#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080044#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
45#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080046#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080047#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080048#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080049#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080050#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000051#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000052#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000053#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080054#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
55#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
56#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
57#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000058
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020059#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070060 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
63 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Heiner Kallweit81cd17a2019-07-24 23:34:45 +020064#define MC_FILTER_LIMIT 32
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Michal Schmidtaee77e42012-09-09 13:55:26 +000066#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
68
69#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020070#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000072#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
74#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
75
Heiner Kallweit145a40e2019-06-10 18:25:29 +020076#define RTL_CFG_NO_GBIT 1
77
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020079#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
80#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
81#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
82#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
83#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
84#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86enum mac_version {
Heiner Kallweite9588eb2019-05-25 21:14:39 +020087 /* support for ancient RTL_GIGA_MAC_VER_01 has been removed */
Francois Romieu85bffe62011-04-27 08:22:39 +020088 RTL_GIGA_MAC_VER_02,
89 RTL_GIGA_MAC_VER_03,
90 RTL_GIGA_MAC_VER_04,
91 RTL_GIGA_MAC_VER_05,
92 RTL_GIGA_MAC_VER_06,
93 RTL_GIGA_MAC_VER_07,
94 RTL_GIGA_MAC_VER_08,
95 RTL_GIGA_MAC_VER_09,
96 RTL_GIGA_MAC_VER_10,
97 RTL_GIGA_MAC_VER_11,
98 RTL_GIGA_MAC_VER_12,
99 RTL_GIGA_MAC_VER_13,
100 RTL_GIGA_MAC_VER_14,
101 RTL_GIGA_MAC_VER_15,
102 RTL_GIGA_MAC_VER_16,
103 RTL_GIGA_MAC_VER_17,
104 RTL_GIGA_MAC_VER_18,
105 RTL_GIGA_MAC_VER_19,
106 RTL_GIGA_MAC_VER_20,
107 RTL_GIGA_MAC_VER_21,
108 RTL_GIGA_MAC_VER_22,
109 RTL_GIGA_MAC_VER_23,
110 RTL_GIGA_MAC_VER_24,
111 RTL_GIGA_MAC_VER_25,
112 RTL_GIGA_MAC_VER_26,
113 RTL_GIGA_MAC_VER_27,
114 RTL_GIGA_MAC_VER_28,
115 RTL_GIGA_MAC_VER_29,
116 RTL_GIGA_MAC_VER_30,
117 RTL_GIGA_MAC_VER_31,
118 RTL_GIGA_MAC_VER_32,
119 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800120 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800121 RTL_GIGA_MAC_VER_35,
122 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800123 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800124 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800125 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800126 RTL_GIGA_MAC_VER_40,
127 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000128 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000129 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800130 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800131 RTL_GIGA_MAC_VER_45,
132 RTL_GIGA_MAC_VER_46,
133 RTL_GIGA_MAC_VER_47,
134 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800135 RTL_GIGA_MAC_VER_49,
136 RTL_GIGA_MAC_VER_50,
137 RTL_GIGA_MAC_VER_51,
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +0200138 RTL_GIGA_MAC_VER_60,
139 RTL_GIGA_MAC_VER_61,
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200140 RTL_GIGA_MAC_NONE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700141};
142
Francois Romieud58d46b2011-05-03 16:38:29 +0200143#define JUMBO_1K ETH_DATA_LEN
144#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
145#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
146#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
147#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
148
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800149static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700150 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200151 const char *fw_name;
152} rtl_chip_infos[] = {
153 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200154 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
155 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
156 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
157 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
158 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200159 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200160 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
161 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
Heiner Kallweit9e0773c2019-07-07 13:59:54 +0200162 [RTL_GIGA_MAC_VER_09] = {"RTL8102e/RTL8103e" },
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200163 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
164 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
165 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
166 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
167 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
168 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
169 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
170 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
171 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
172 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
173 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
174 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
175 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
176 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
177 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
178 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
179 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
180 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
181 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
182 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
183 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
184 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
185 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
186 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
187 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
188 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
189 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
190 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
191 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
192 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
193 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
194 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
Heiner Kallweit9e0773c2019-07-07 13:59:54 +0200195 [RTL_GIGA_MAC_VER_42] = {"RTL8168gu/8111gu", FIRMWARE_8168G_3},
196 [RTL_GIGA_MAC_VER_43] = {"RTL8106eus", FIRMWARE_8106E_2},
197 [RTL_GIGA_MAC_VER_44] = {"RTL8411b", FIRMWARE_8411_2 },
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200198 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
199 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
200 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
201 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
202 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
203 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
204 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +0200205 [RTL_GIGA_MAC_VER_60] = {"RTL8125" },
206 [RTL_GIGA_MAC_VER_61] = {"RTL8125" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700207};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700208
Benoit Taine9baa3c32014-08-08 15:56:03 +0200209static const struct pci_device_id rtl8169_pci_tbl[] = {
Heiner Kallweit145a40e2019-06-10 18:25:29 +0200210 { PCI_VDEVICE(REALTEK, 0x2502) },
211 { PCI_VDEVICE(REALTEK, 0x2600) },
212 { PCI_VDEVICE(REALTEK, 0x8129) },
213 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_NO_GBIT },
214 { PCI_VDEVICE(REALTEK, 0x8161) },
215 { PCI_VDEVICE(REALTEK, 0x8167) },
216 { PCI_VDEVICE(REALTEK, 0x8168) },
217 { PCI_VDEVICE(NCUBE, 0x8168) },
218 { PCI_VDEVICE(REALTEK, 0x8169) },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100219 { PCI_VENDOR_ID_DLINK, 0x4300,
Heiner Kallweit145a40e2019-06-10 18:25:29 +0200220 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0 },
Heiner Kallweit9d9f3fb2019-06-15 09:58:21 +0200221 { PCI_VDEVICE(DLINK, 0x4300) },
222 { PCI_VDEVICE(DLINK, 0x4302) },
223 { PCI_VDEVICE(AT, 0xc107) },
224 { PCI_VDEVICE(USR, 0x0116) },
225 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024 },
226 { 0x0001, 0x8168, PCI_ANY_ID, 0x2410 },
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +0200227 { PCI_VDEVICE(REALTEK, 0x8125) },
228 { PCI_VDEVICE(REALTEK, 0x3000) },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100229 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230};
231
232MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
233
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200234static struct {
235 u32 msg_enable;
236} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700237
Francois Romieu07d3f512007-02-21 22:40:46 +0100238enum rtl_registers {
239 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100240 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100241 MAR0 = 8, /* Multicast filter. */
242 CounterAddrLow = 0x10,
243 CounterAddrHigh = 0x14,
244 TxDescStartAddrLow = 0x20,
245 TxDescStartAddrHigh = 0x24,
246 TxHDescStartAddrLow = 0x28,
247 TxHDescStartAddrHigh = 0x2c,
248 FLASH = 0x30,
249 ERSR = 0x36,
250 ChipCmd = 0x37,
251 TxPoll = 0x38,
252 IntrMask = 0x3c,
253 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700254
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800255 TxConfig = 0x40,
256#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
257#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
258
259 RxConfig = 0x44,
260#define RX128_INT_EN (1 << 15) /* 8111c and later */
261#define RX_MULTI_EN (1 << 14) /* 8111c only */
262#define RXCFG_FIFO_SHIFT 13
263 /* No threshold before first PCI xfer */
264#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000265#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800266#define RXCFG_DMA_SHIFT 8
267 /* Unlimited maximum PCI burst. */
268#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700269
Francois Romieu07d3f512007-02-21 22:40:46 +0100270 RxMissed = 0x4c,
271 Cfg9346 = 0x50,
272 Config0 = 0x51,
273 Config1 = 0x52,
274 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200275#define PME_SIGNAL (1 << 5) /* 8168c and later */
276
Francois Romieu07d3f512007-02-21 22:40:46 +0100277 Config3 = 0x54,
278 Config4 = 0x55,
279 Config5 = 0x56,
Francois Romieu07d3f512007-02-21 22:40:46 +0100280 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100281 PHYstatus = 0x6c,
282 RxMaxSize = 0xda,
283 CPlusCmd = 0xe0,
284 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300285
286#define RTL_COALESCE_MASK 0x0f
287#define RTL_COALESCE_SHIFT 4
288#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
289#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
290
Francois Romieu07d3f512007-02-21 22:40:46 +0100291 RxDescAddrLow = 0xe4,
292 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000293 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
294
295#define NoEarlyTx 0x3f /* Max value : no early transmit. */
296
297 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
298
299#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800300#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000301
Francois Romieu07d3f512007-02-21 22:40:46 +0100302 FuncEvent = 0xf0,
303 FuncEventMask = 0xf4,
304 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800305 IBCR0 = 0xf8,
306 IBCR2 = 0xf9,
307 IBIMR0 = 0xfa,
308 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100309 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
Francois Romieuf162a5d2008-06-01 22:37:49 +0200312enum rtl8168_8101_registers {
313 CSIDR = 0x64,
314 CSIAR = 0x68,
315#define CSIAR_FLAG 0x80000000
316#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200317#define CSIAR_BYTE_ENABLE 0x0000f000
318#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000319 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200320 EPHYAR = 0x80,
321#define EPHYAR_FLAG 0x80000000
322#define EPHYAR_WRITE_CMD 0x80000000
323#define EPHYAR_REG_MASK 0x1f
324#define EPHYAR_REG_SHIFT 16
325#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800326 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800327#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800328#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200329 DBG_REG = 0xd1,
330#define FIX_NAK_1 (1 << 4)
331#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800332 TWSI = 0xd2,
333 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800334#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800335#define TX_EMPTY (1 << 5)
336#define RX_EMPTY (1 << 4)
337#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800338#define EN_NDP (1 << 3)
339#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800340#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000341 EFUSEAR = 0xdc,
342#define EFUSEAR_FLAG 0x80000000
343#define EFUSEAR_WRITE_CMD 0x80000000
344#define EFUSEAR_READ_CMD 0x00000000
345#define EFUSEAR_REG_MASK 0x03ff
346#define EFUSEAR_REG_SHIFT 8
347#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800348 MISC_1 = 0xf2,
349#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200350};
351
françois romieuc0e45c12011-01-03 15:08:04 +0000352enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800353 LED_FREQ = 0x1a,
354 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000355 ERIDR = 0x70,
356 ERIAR = 0x74,
357#define ERIAR_FLAG 0x80000000
358#define ERIAR_WRITE_CMD 0x80000000
359#define ERIAR_READ_CMD 0x00000000
360#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000361#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800362#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
363#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
364#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800365#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800366#define ERIAR_MASK_SHIFT 12
367#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
368#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800369#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800370#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800371#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000372 EPHY_RXER_NUM = 0x7c,
373 OCPDR = 0xb0, /* OCP GPHY access */
374#define OCPDR_WRITE_CMD 0x80000000
375#define OCPDR_READ_CMD 0x00000000
376#define OCPDR_REG_MASK 0x7f
377#define OCPDR_GPHY_REG_SHIFT 16
378#define OCPDR_DATA_MASK 0xffff
379 OCPAR = 0xb4,
380#define OCPAR_FLAG 0x80000000
381#define OCPAR_GPHY_WRITE_CMD 0x8000f060
382#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800383 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000384 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
385 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200386#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800387#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800388#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800389#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800390#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000391};
392
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +0200393enum rtl8125_registers {
394 IntrMask_8125 = 0x38,
395 IntrStatus_8125 = 0x3c,
396 TxPoll_8125 = 0x90,
397 MAC0_BKP = 0x19e0,
398};
399
400#define RX_VLAN_INNER_8125 BIT(22)
401#define RX_VLAN_OUTER_8125 BIT(23)
402#define RX_VLAN_8125 (RX_VLAN_INNER_8125 | RX_VLAN_OUTER_8125)
403
404#define RX_FETCH_DFLT_8125 (8 << 27)
405
Francois Romieu07d3f512007-02-21 22:40:46 +0100406enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100408 SYSErr = 0x8000,
409 PCSTimeout = 0x4000,
410 SWInt = 0x0100,
411 TxDescUnavail = 0x0080,
412 RxFIFOOver = 0x0040,
413 LinkChg = 0x0020,
414 RxOverflow = 0x0010,
415 TxErr = 0x0008,
416 TxOK = 0x0004,
417 RxErr = 0x0002,
418 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
420 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200421 RxRWT = (1 << 22),
422 RxRES = (1 << 21),
423 RxRUNT = (1 << 20),
424 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425
426 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800427 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100428 CmdReset = 0x10,
429 CmdRxEnb = 0x08,
430 CmdTxEnb = 0x04,
431 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
Francois Romieu275391a2007-02-23 23:50:28 +0100433 /* TXPoll register p.5 */
434 HPQ = 0x80, /* Poll cmd on the high prio queue */
435 NPQ = 0x40, /* Poll cmd on the low prio queue */
436 FSWInt = 0x01, /* Forced software interrupt */
437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100439 Cfg9346_Lock = 0x00,
440 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441
442 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100443 AcceptErr = 0x20,
444 AcceptRunt = 0x10,
445 AcceptBroadcast = 0x08,
446 AcceptMulticast = 0x04,
447 AcceptMyPhys = 0x02,
448 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200449#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451 /* TxConfigBits */
452 TxInterFrameGapShift = 24,
453 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
454
Francois Romieu5d06a992006-02-23 00:47:58 +0100455 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200456 LEDS1 = (1 << 7),
457 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200458 Speed_down = (1 << 4),
459 MEMMAP = (1 << 3),
460 IOMAP = (1 << 2),
461 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100462 PMEnable = (1 << 0), /* Power Management Enable */
463
Francois Romieu6dccd162007-02-13 23:38:05 +0100464 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000465 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000466 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100467 PCI_Clock_66MHz = 0x01,
468 PCI_Clock_33MHz = 0x00,
469
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100470 /* Config3 register p.25 */
471 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
472 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200473 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800474 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200475 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100476
Francois Romieud58d46b2011-05-03 16:38:29 +0200477 /* Config4 register */
478 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
479
Francois Romieu5d06a992006-02-23 00:47:58 +0100480 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100481 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
482 MWF = (1 << 5), /* Accept Multicast wakeup frame */
483 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200484 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100485 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100486 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000487 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100488
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200490 EnableBist = (1 << 15), // 8168 8101
491 Mac_dbgo_oe = (1 << 14), // 8168 8101
492 Normal_mode = (1 << 13), // unused
493 Force_half_dup = (1 << 12), // 8168 8101
494 Force_rxflow_en = (1 << 11), // 8168 8101
495 Force_txflow_en = (1 << 10), // 8168 8101
496 Cxpl_dbg_sel = (1 << 9), // 8168 8101
497 ASF = (1 << 8), // 8168 8101
498 PktCntrDisable = (1 << 7), // 8168 8101
499 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 RxVlan = (1 << 6),
501 RxChkSum = (1 << 5),
502 PCIDAC = (1 << 4),
503 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200504#define INTT_MASK GENMASK(1, 0)
Heiner Kallweitbc732412019-06-10 18:22:33 +0200505#define CPCMD_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506
507 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100508 TBI_Enable = 0x80,
509 TxFlowCtrl = 0x40,
510 RxFlowCtrl = 0x20,
511 _1000bpsF = 0x10,
512 _100bps = 0x08,
513 _10bps = 0x04,
514 LinkStatus = 0x02,
515 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200517 /* ResetCounterCommand */
518 CounterReset = 0x1,
519
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200520 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100521 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800522
523 /* magic enable v2 */
524 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700525};
526
Francois Romieu2b7b4312011-04-18 22:53:24 -0700527enum rtl_desc_bit {
528 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
530 RingEnd = (1 << 30), /* End of descriptor ring */
531 FirstFrag = (1 << 29), /* First segment of a packet */
532 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700533};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
Francois Romieu2b7b4312011-04-18 22:53:24 -0700535/* Generic case. */
536enum rtl_tx_desc_bit {
537 /* First doubleword. */
538 TD_LSO = (1 << 27), /* Large Send Offload */
539#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
Francois Romieu2b7b4312011-04-18 22:53:24 -0700541 /* Second doubleword. */
542 TxVlanTag = (1 << 17), /* Add VLAN tag */
543};
544
545/* 8169, 8168b and 810x except 8102e. */
546enum rtl_tx_desc_bit_0 {
547 /* First doubleword. */
548#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
549 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
550 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
551 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
552};
553
554/* 8102e, 8168c and beyond. */
555enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800556 /* First doubleword. */
557 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800558 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800559#define GTTCPHO_SHIFT 18
Heiner Kallweite64e0c82019-07-26 21:49:22 +0200560#define GTTCPHO_MAX 0x7f
hayeswangbdfa4ed2014-07-11 16:25:57 +0800561
Francois Romieu2b7b4312011-04-18 22:53:24 -0700562 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800563#define TCPHO_SHIFT 18
Heiner Kallweite64e0c82019-07-26 21:49:22 +0200564#define TCPHO_MAX 0x3ff
Francois Romieu2b7b4312011-04-18 22:53:24 -0700565#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800566 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
567 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700568 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
569 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
570};
571
Francois Romieu2b7b4312011-04-18 22:53:24 -0700572enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 /* Rx private */
574 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500575 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
577#define RxProtoUDP (PID1)
578#define RxProtoTCP (PID0)
579#define RxProtoIP (PID1 | PID0)
580#define RxProtoMask RxProtoIP
581
582 IPFail = (1 << 16), /* IP checksum failed */
583 UDPFail = (1 << 15), /* UDP/IP checksum failed */
584 TCPFail = (1 << 14), /* TCP/IP checksum failed */
585 RxVlanTag = (1 << 16), /* VLAN tag available */
586};
587
588#define RsvdMask 0x3fffc000
589
Heiner Kallweit0170d592019-07-26 21:48:32 +0200590#define RTL_GSO_MAX_SIZE_V1 32000
591#define RTL_GSO_MAX_SEGS_V1 24
592#define RTL_GSO_MAX_SIZE_V2 64000
593#define RTL_GSO_MAX_SEGS_V2 64
594
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200596 __le32 opts1;
597 __le32 opts2;
598 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700599};
600
601struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200602 __le32 opts1;
603 __le32 opts2;
604 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700605};
606
607struct ring_info {
608 struct sk_buff *skb;
609 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700610};
611
Ivan Vecera355423d2009-02-06 21:49:57 -0800612struct rtl8169_counters {
613 __le64 tx_packets;
614 __le64 rx_packets;
615 __le64 tx_errors;
616 __le32 rx_errors;
617 __le16 rx_missed;
618 __le16 align_errors;
619 __le32 tx_one_collision;
620 __le32 tx_multi_collision;
621 __le64 rx_unicast;
622 __le64 rx_broadcast;
623 __le32 rx_multicast;
624 __le16 tx_aborted;
625 __le16 tx_underun;
626};
627
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200628struct rtl8169_tc_offsets {
629 bool inited;
630 __le64 tx_errors;
631 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200632 __le16 tx_aborted;
633};
634
Francois Romieuda78dbf2012-01-26 14:18:23 +0100635enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800636 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100637 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100638 RTL_FLAG_MAX
639};
640
Junchang Wang8027aa22012-03-04 23:30:32 +0100641struct rtl8169_stats {
642 u64 packets;
643 u64 bytes;
644 struct u64_stats_sync syncp;
645};
646
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647struct rtl8169_private {
648 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200649 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000650 struct net_device *dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +0100651 struct phy_device *phydev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700652 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200653 u32 msg_enable;
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200654 enum mac_version mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
656 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100658 struct rtl8169_stats rx_stats;
659 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
661 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
662 dma_addr_t TxPhyAddr;
663 dma_addr_t RxPhyAddr;
Heiner Kallweit32879f02019-08-07 21:38:22 +0200664 struct page *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700666 u16 cp_cmd;
Heiner Kallweitc1d532d2019-08-28 22:24:13 +0200667 u32 irq_mask;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200668 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000669
Francois Romieu4422bcd2012-01-26 11:23:32 +0100670 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100671 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
672 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100673 struct work_struct work;
674 } wk;
675
Heiner Kallweitc8248c62019-03-21 21:23:14 +0100676 unsigned irq_enabled:1;
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200677 unsigned supports_gmii:1;
Heiner Kallweit62b1b3b2019-06-18 23:14:50 +0200678 unsigned aspm_manageable:1;
Corinna Vinschen42020322015-09-10 10:47:35 +0200679 dma_addr_t counters_phys_addr;
680 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200681 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000682 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000683
Heiner Kallweit254764e2019-01-22 22:23:41 +0100684 const char *fw_name;
Heiner Kallweit8197f9d2019-06-05 08:02:31 +0200685 struct rtl_fw *rtl_fw;
Hayes Wangc5583862012-07-02 17:23:22 +0800686
687 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688};
689
Heiner Kallweit1fcd1652019-04-14 10:30:24 +0200690typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);
691
Ralf Baechle979b6c12005-06-13 14:30:40 -0700692MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200694module_param_named(debug, debug.msg_enable, int, 0);
695MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Heiner Kallweit11287b62019-01-07 21:49:09 +0100696MODULE_SOFTDEP("pre: realtek");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000698MODULE_FIRMWARE(FIRMWARE_8168D_1);
699MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000700MODULE_FIRMWARE(FIRMWARE_8168E_1);
701MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400702MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800703MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800704MODULE_FIRMWARE(FIRMWARE_8168F_1);
705MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800706MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800707MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800708MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800709MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000710MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000711MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000712MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800713MODULE_FIRMWARE(FIRMWARE_8168H_1);
714MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200715MODULE_FIRMWARE(FIRMWARE_8107E_1);
716MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700717
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100718static inline struct device *tp_to_dev(struct rtl8169_private *tp)
719{
720 return &tp->pci_dev->dev;
721}
722
Francois Romieuda78dbf2012-01-26 14:18:23 +0100723static void rtl_lock_work(struct rtl8169_private *tp)
724{
725 mutex_lock(&tp->wk.mutex);
726}
727
728static void rtl_unlock_work(struct rtl8169_private *tp)
729{
730 mutex_unlock(&tp->wk.mutex);
731}
732
Heiner Kallweitdf320ed2019-01-19 22:05:48 +0100733static void rtl_lock_config_regs(struct rtl8169_private *tp)
734{
735 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
736}
737
738static void rtl_unlock_config_regs(struct rtl8169_private *tp)
739{
740 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
741}
742
Heiner Kallweitcb732002018-03-20 07:45:35 +0100743static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200744{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100745 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800746 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200747}
748
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +0200749static bool rtl_is_8125(struct rtl8169_private *tp)
750{
751 return tp->mac_version >= RTL_GIGA_MAC_VER_60;
752}
753
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +0200754static bool rtl_is_8168evl_up(struct rtl8169_private *tp)
755{
756 return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
Heiner Kallweitc6233052019-08-28 22:24:54 +0200757 tp->mac_version != RTL_GIGA_MAC_VER_39 &&
758 tp->mac_version <= RTL_GIGA_MAC_VER_51;
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +0200759}
760
Heiner Kallweit2e779dd2019-08-15 14:14:18 +0200761static bool rtl_supports_eee(struct rtl8169_private *tp)
762{
763 return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
764 tp->mac_version != RTL_GIGA_MAC_VER_37 &&
765 tp->mac_version != RTL_GIGA_MAC_VER_39;
766}
767
Heiner Kallweitce37115e32019-08-28 22:25:32 +0200768static void rtl_read_mac_from_reg(struct rtl8169_private *tp, u8 *mac, int reg)
769{
770 int i;
771
772 for (i = 0; i < ETH_ALEN; i++)
773 mac[i] = RTL_R8(tp, reg + i);
774}
775
Francois Romieuffc46952012-07-06 14:19:23 +0200776struct rtl_cond {
777 bool (*check)(struct rtl8169_private *);
778 const char *msg;
779};
780
781static void rtl_udelay(unsigned int d)
782{
783 udelay(d);
784}
785
786static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
787 void (*delay)(unsigned int), unsigned int d, int n,
788 bool high)
789{
790 int i;
791
792 for (i = 0; i < n; i++) {
Francois Romieuffc46952012-07-06 14:19:23 +0200793 if (c->check(tp) == high)
794 return true;
Heiner Kallweitd1f50502019-05-04 15:20:38 +0200795 delay(d);
Francois Romieuffc46952012-07-06 14:19:23 +0200796 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200797 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
798 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200799 return false;
800}
801
802static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
803 const struct rtl_cond *c,
804 unsigned int d, int n)
805{
806 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
807}
808
809static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
810 const struct rtl_cond *c,
811 unsigned int d, int n)
812{
813 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
814}
815
816static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
817 const struct rtl_cond *c,
818 unsigned int d, int n)
819{
820 return rtl_loop_wait(tp, c, msleep, d, n, true);
821}
822
823static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
824 const struct rtl_cond *c,
825 unsigned int d, int n)
826{
827 return rtl_loop_wait(tp, c, msleep, d, n, false);
828}
829
830#define DECLARE_RTL_COND(name) \
831static bool name ## _check(struct rtl8169_private *); \
832 \
833static const struct rtl_cond name = { \
834 .check = name ## _check, \
835 .msg = #name \
836}; \
837 \
838static bool name ## _check(struct rtl8169_private *tp)
839
Hayes Wangc5583862012-07-02 17:23:22 +0800840static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
841{
842 if (reg & 0xffff0001) {
843 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
844 return true;
845 }
846 return false;
847}
848
849DECLARE_RTL_COND(rtl_ocp_gphy_cond)
850{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200851 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800852}
853
854static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
855{
Hayes Wangc5583862012-07-02 17:23:22 +0800856 if (rtl_ocp_reg_failure(tp, reg))
857 return;
858
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200859 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800860
861 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
862}
863
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200864static int r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
Hayes Wangc5583862012-07-02 17:23:22 +0800865{
Hayes Wangc5583862012-07-02 17:23:22 +0800866 if (rtl_ocp_reg_failure(tp, reg))
867 return 0;
868
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200869 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800870
871 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200872 (RTL_R32(tp, GPHY_OCP) & 0xffff) : -ETIMEDOUT;
Hayes Wangc5583862012-07-02 17:23:22 +0800873}
874
Hayes Wangc5583862012-07-02 17:23:22 +0800875static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
876{
Hayes Wangc5583862012-07-02 17:23:22 +0800877 if (rtl_ocp_reg_failure(tp, reg))
878 return;
879
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200880 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800881}
882
883static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
884{
Hayes Wangc5583862012-07-02 17:23:22 +0800885 if (rtl_ocp_reg_failure(tp, reg))
886 return 0;
887
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200888 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800889
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200890 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800891}
892
Heiner Kallweitef712ed2019-08-04 09:47:51 +0200893static void r8168_mac_ocp_modify(struct rtl8169_private *tp, u32 reg, u16 mask,
894 u16 set)
895{
896 u16 data = r8168_mac_ocp_read(tp, reg);
897
898 r8168_mac_ocp_write(tp, reg, (data & ~mask) | set);
899}
900
Hayes Wangc5583862012-07-02 17:23:22 +0800901#define OCP_STD_PHY_BASE 0xa400
902
903static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
904{
905 if (reg == 0x1f) {
906 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
907 return;
908 }
909
910 if (tp->ocp_base != OCP_STD_PHY_BASE)
911 reg -= 0x10;
912
913 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
914}
915
916static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
917{
918 if (tp->ocp_base != OCP_STD_PHY_BASE)
919 reg -= 0x10;
920
921 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
922}
923
hayeswangeee37862013-04-01 22:23:38 +0000924static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
925{
926 if (reg == 0x1f) {
927 tp->ocp_base = value << 4;
928 return;
929 }
930
931 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
932}
933
934static int mac_mcu_read(struct rtl8169_private *tp, int reg)
935{
936 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
937}
938
Francois Romieuffc46952012-07-06 14:19:23 +0200939DECLARE_RTL_COND(rtl_phyar_cond)
940{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200941 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200942}
943
Francois Romieu24192212012-07-06 20:19:42 +0200944static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700945{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200946 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700947
Francois Romieuffc46952012-07-06 14:19:23 +0200948 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700949 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700950 * According to hardware specs a 20us delay is required after write
951 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700952 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700953 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700954}
955
Francois Romieu24192212012-07-06 20:19:42 +0200956static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957{
Francois Romieuffc46952012-07-06 14:19:23 +0200958 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700959
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200960 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700961
Francois Romieuffc46952012-07-06 14:19:23 +0200962 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200963 RTL_R32(tp, PHYAR) & 0xffff : -ETIMEDOUT;
Francois Romieuffc46952012-07-06 14:19:23 +0200964
Timo Teräs81a95f02010-06-09 17:31:48 -0700965 /*
966 * According to hardware specs a 20us delay is required after read
967 * complete indication, but before sending next command.
968 */
969 udelay(20);
970
Linus Torvalds1da177e2005-04-16 15:20:36 -0700971 return value;
972}
973
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800974DECLARE_RTL_COND(rtl_ocpar_cond)
975{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200976 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800977}
978
Francois Romieu24192212012-07-06 20:19:42 +0200979static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000980{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200981 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
982 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
983 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000984
Francois Romieuffc46952012-07-06 14:19:23 +0200985 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000986}
987
Francois Romieu24192212012-07-06 20:19:42 +0200988static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000989{
Francois Romieu24192212012-07-06 20:19:42 +0200990 r8168dp_1_mdio_access(tp, reg,
991 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000992}
993
Francois Romieu24192212012-07-06 20:19:42 +0200994static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000995{
Francois Romieu24192212012-07-06 20:19:42 +0200996 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000997
998 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200999 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
1000 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001001
Francois Romieuffc46952012-07-06 14:19:23 +02001002 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Heiner Kallweit9b994b42019-06-11 21:04:09 +02001003 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : -ETIMEDOUT;
françois romieuc0e45c12011-01-03 15:08:04 +00001004}
1005
françois romieue6de30d2011-01-03 15:08:37 +00001006#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1007
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001008static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001009{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001010 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001011}
1012
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001013static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001014{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001015 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001016}
1017
Francois Romieu24192212012-07-06 20:19:42 +02001018static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001019{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001020 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001021
Francois Romieu24192212012-07-06 20:19:42 +02001022 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001023
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001024 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001025}
1026
Francois Romieu24192212012-07-06 20:19:42 +02001027static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001028{
1029 int value;
1030
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001031 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001032
Francois Romieu24192212012-07-06 20:19:42 +02001033 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001034
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001035 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001036
1037 return value;
1038}
1039
Heiner Kallweitce8843a2019-05-29 21:15:06 +02001040static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
Francois Romieudacf8152008-08-02 20:44:13 +02001041{
Heiner Kallweit5f950522019-05-31 19:53:28 +02001042 switch (tp->mac_version) {
1043 case RTL_GIGA_MAC_VER_27:
1044 r8168dp_1_mdio_write(tp, location, val);
1045 break;
1046 case RTL_GIGA_MAC_VER_28:
1047 case RTL_GIGA_MAC_VER_31:
1048 r8168dp_2_mdio_write(tp, location, val);
1049 break;
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001050 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_61:
Heiner Kallweit5f950522019-05-31 19:53:28 +02001051 r8168g_mdio_write(tp, location, val);
1052 break;
1053 default:
1054 r8169_mdio_write(tp, location, val);
1055 break;
1056 }
Francois Romieudacf8152008-08-02 20:44:13 +02001057}
1058
françois romieu4da19632011-01-03 15:07:55 +00001059static int rtl_readphy(struct rtl8169_private *tp, int location)
1060{
Heiner Kallweit5f950522019-05-31 19:53:28 +02001061 switch (tp->mac_version) {
1062 case RTL_GIGA_MAC_VER_27:
1063 return r8168dp_1_mdio_read(tp, location);
1064 case RTL_GIGA_MAC_VER_28:
1065 case RTL_GIGA_MAC_VER_31:
1066 return r8168dp_2_mdio_read(tp, location);
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001067 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_61:
Heiner Kallweit5f950522019-05-31 19:53:28 +02001068 return r8168g_mdio_read(tp, location);
1069 default:
1070 return r8169_mdio_read(tp, location);
1071 }
françois romieu4da19632011-01-03 15:07:55 +00001072}
1073
1074static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1075{
1076 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1077}
1078
Chun-Hao Lin76564422014-10-01 23:17:17 +08001079static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001080{
1081 int val;
1082
françois romieu4da19632011-01-03 15:07:55 +00001083 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001084 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001085}
1086
Francois Romieuffc46952012-07-06 14:19:23 +02001087DECLARE_RTL_COND(rtl_ephyar_cond)
1088{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001089 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001090}
1091
Francois Romieufdf6fc02012-07-06 22:40:38 +02001092static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001093{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001094 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001095 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1096
Francois Romieuffc46952012-07-06 14:19:23 +02001097 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1098
1099 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001100}
1101
Francois Romieufdf6fc02012-07-06 22:40:38 +02001102static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001103{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001104 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001105
Francois Romieuffc46952012-07-06 14:19:23 +02001106 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001107 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001108}
1109
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001110DECLARE_RTL_COND(rtl_eriar_cond)
1111{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001112 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001113}
1114
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001115static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1116 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001117{
Hayes Wang133ac402011-07-06 15:58:05 +08001118 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001119 RTL_W32(tp, ERIDR, val);
1120 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001121
Francois Romieuffc46952012-07-06 14:19:23 +02001122 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001123}
1124
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001125static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1126 u32 val)
1127{
1128 _rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
1129}
1130
1131static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001132{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001133 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001134
Francois Romieuffc46952012-07-06 14:19:23 +02001135 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001136 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001137}
1138
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001139static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
1140{
1141 return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
1142}
1143
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001144static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001145 u32 m)
Hayes Wang133ac402011-07-06 15:58:05 +08001146{
1147 u32 val;
1148
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001149 val = rtl_eri_read(tp, addr);
1150 rtl_eri_write(tp, addr, mask, (val & ~m) | p);
Hayes Wang133ac402011-07-06 15:58:05 +08001151}
1152
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001153static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
1154 u32 p)
1155{
1156 rtl_w0w1_eri(tp, addr, mask, p, 0);
1157}
1158
1159static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
1160 u32 m)
1161{
1162 rtl_w0w1_eri(tp, addr, mask, 0, m);
1163}
1164
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001165static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1166{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001167 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001168 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001169 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001170}
1171
1172static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1173{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001174 return _rtl_eri_read(tp, reg, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001175}
1176
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001177static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1178 u32 data)
1179{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001180 RTL_W32(tp, OCPDR, data);
1181 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001182 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1183}
1184
1185static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1186 u32 data)
1187{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001188 _rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1189 data, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001190}
1191
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001192static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001193{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001194 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001195
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001196 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001197}
1198
1199#define OOB_CMD_RESET 0x00
1200#define OOB_CMD_DRIVER_START 0x05
1201#define OOB_CMD_DRIVER_STOP 0x06
1202
1203static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1204{
1205 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1206}
1207
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001208DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001209{
1210 u16 reg;
1211
1212 reg = rtl8168_get_ocp_reg(tp);
1213
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001214 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001215}
1216
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001217DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1218{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001219 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001220}
1221
1222DECLARE_RTL_COND(rtl_ocp_tx_cond)
1223{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001224 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001225}
1226
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001227static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1228{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001229 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001230 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001231 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1232 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001233}
1234
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001235static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001236{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001237 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1238 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001239}
1240
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001241static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1242{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001243 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1244 r8168ep_ocp_write(tp, 0x01, 0x30,
1245 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001246 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1247}
1248
1249static void rtl8168_driver_start(struct rtl8169_private *tp)
1250{
1251 switch (tp->mac_version) {
1252 case RTL_GIGA_MAC_VER_27:
1253 case RTL_GIGA_MAC_VER_28:
1254 case RTL_GIGA_MAC_VER_31:
1255 rtl8168dp_driver_start(tp);
1256 break;
1257 case RTL_GIGA_MAC_VER_49:
1258 case RTL_GIGA_MAC_VER_50:
1259 case RTL_GIGA_MAC_VER_51:
1260 rtl8168ep_driver_start(tp);
1261 break;
1262 default:
1263 BUG();
1264 break;
1265 }
1266}
1267
1268static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1269{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001270 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1271 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001272}
1273
1274static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1275{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001276 rtl8168ep_stop_cmac(tp);
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001277 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1278 r8168ep_ocp_write(tp, 0x01, 0x30,
1279 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001280 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1281}
1282
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001283static void rtl8168_driver_stop(struct rtl8169_private *tp)
1284{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001285 switch (tp->mac_version) {
1286 case RTL_GIGA_MAC_VER_27:
1287 case RTL_GIGA_MAC_VER_28:
1288 case RTL_GIGA_MAC_VER_31:
1289 rtl8168dp_driver_stop(tp);
1290 break;
1291 case RTL_GIGA_MAC_VER_49:
1292 case RTL_GIGA_MAC_VER_50:
1293 case RTL_GIGA_MAC_VER_51:
1294 rtl8168ep_driver_stop(tp);
1295 break;
1296 default:
1297 BUG();
1298 break;
1299 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001300}
1301
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001302static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001303{
1304 u16 reg = rtl8168_get_ocp_reg(tp);
1305
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001306 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001307}
1308
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001309static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001310{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001311 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001312}
1313
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001314static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001315{
1316 switch (tp->mac_version) {
1317 case RTL_GIGA_MAC_VER_27:
1318 case RTL_GIGA_MAC_VER_28:
1319 case RTL_GIGA_MAC_VER_31:
1320 return r8168dp_check_dash(tp);
1321 case RTL_GIGA_MAC_VER_49:
1322 case RTL_GIGA_MAC_VER_50:
1323 case RTL_GIGA_MAC_VER_51:
1324 return r8168ep_check_dash(tp);
1325 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001326 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001327 }
1328}
1329
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001330static void rtl_reset_packet_filter(struct rtl8169_private *tp)
1331{
1332 rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1333 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1334}
1335
Francois Romieuffc46952012-07-06 14:19:23 +02001336DECLARE_RTL_COND(rtl_efusear_cond)
1337{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001338 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001339}
1340
Francois Romieufdf6fc02012-07-06 22:40:38 +02001341static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001342{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001343 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001344
Francois Romieuffc46952012-07-06 14:19:23 +02001345 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001346 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001347}
1348
Heiner Kallweitc1d532d2019-08-28 22:24:13 +02001349static u32 rtl_get_events(struct rtl8169_private *tp)
1350{
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001351 if (rtl_is_8125(tp))
1352 return RTL_R32(tp, IntrStatus_8125);
1353 else
1354 return RTL_R16(tp, IntrStatus);
Heiner Kallweitc1d532d2019-08-28 22:24:13 +02001355}
1356
1357static void rtl_ack_events(struct rtl8169_private *tp, u32 bits)
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001358{
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001359 if (rtl_is_8125(tp))
1360 RTL_W32(tp, IntrStatus_8125, bits);
1361 else
1362 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001363}
1364
1365static void rtl_irq_disable(struct rtl8169_private *tp)
1366{
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001367 if (rtl_is_8125(tp))
1368 RTL_W32(tp, IntrMask_8125, 0);
1369 else
1370 RTL_W16(tp, IntrMask, 0);
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001371 tp->irq_enabled = 0;
Francois Romieu3e990ff2012-01-26 12:50:01 +01001372}
1373
Francois Romieuda78dbf2012-01-26 14:18:23 +01001374#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1375#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1376#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1377
Heiner Kallweitfe716f82018-11-19 22:31:32 +01001378static void rtl_irq_enable(struct rtl8169_private *tp)
Francois Romieuda78dbf2012-01-26 14:18:23 +01001379{
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001380 tp->irq_enabled = 1;
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001381 if (rtl_is_8125(tp))
1382 RTL_W32(tp, IntrMask_8125, tp->irq_mask);
1383 else
1384 RTL_W16(tp, IntrMask, tp->irq_mask);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001385}
1386
françois romieu811fd302011-12-04 20:30:45 +00001387static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001389 rtl_irq_disable(tp);
Heiner Kallweitc1d532d2019-08-28 22:24:13 +02001390 rtl_ack_events(tp, 0xffffffff);
Heiner Kallweitde20e122018-09-25 07:58:00 +02001391 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001392 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393}
1394
Hayes Wang70090422011-07-06 15:58:06 +08001395static void rtl_link_chg_patch(struct rtl8169_private *tp)
1396{
Hayes Wang70090422011-07-06 15:58:06 +08001397 struct net_device *dev = tp->dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +01001398 struct phy_device *phydev = tp->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001399
1400 if (!netif_running(dev))
1401 return;
1402
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001403 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1404 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001405 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001406 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1407 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001408 } else if (phydev->speed == SPEED_100) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001409 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1410 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wang70090422011-07-06 15:58:06 +08001411 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001412 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1413 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wang70090422011-07-06 15:58:06 +08001414 }
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001415 rtl_reset_packet_filter(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08001416 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1417 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001418 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001419 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1420 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wangc2218922011-09-06 16:55:18 +08001421 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001422 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1423 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wangc2218922011-09-06 16:55:18 +08001424 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001425 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001426 if (phydev->speed == SPEED_10) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001427 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
1428 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001429 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001430 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001431 }
Hayes Wang70090422011-07-06 15:58:06 +08001432 }
1433}
1434
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001435#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1436
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001437static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1438{
1439 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001440
Francois Romieuda78dbf2012-01-26 14:18:23 +01001441 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001442 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001443 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001444 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001445}
1446
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001447static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001448{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001449 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001450 u32 opt;
1451 u16 reg;
1452 u8 mask;
1453 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001454 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001455 { WAKE_UCAST, Config5, UWF },
1456 { WAKE_BCAST, Config5, BWF },
1457 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001458 { WAKE_ANY, Config5, LanWake },
1459 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001460 };
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001461 unsigned int i, tmp = ARRAY_SIZE(cfg);
Francois Romieu851e6022012-04-17 11:10:11 +02001462 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001463
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001464 rtl_unlock_config_regs(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001465
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02001466 if (rtl_is_8168evl_up(tp)) {
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001467 tmp--;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001468 if (wolopts & WAKE_MAGIC)
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001469 rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
1470 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001471 else
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001472 rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
1473 MagicPacket_v2);
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001474 } else if (rtl_is_8125(tp)) {
1475 tmp--;
1476 if (wolopts & WAKE_MAGIC)
1477 r8168_mac_ocp_modify(tp, 0xc0b6, 0, BIT(0));
1478 else
1479 r8168_mac_ocp_modify(tp, 0xc0b6, BIT(0), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001480 }
1481
1482 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001483 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001484 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001485 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001486 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001487 }
1488
Francois Romieu851e6022012-04-17 11:10:11 +02001489 switch (tp->mac_version) {
Heiner Kallweitedcde3e2019-07-26 20:56:20 +02001490 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001491 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001492 if (wolopts)
1493 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001494 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001495 break;
Heiner Kallweitedcde3e2019-07-26 20:56:20 +02001496 case RTL_GIGA_MAC_VER_34:
1497 case RTL_GIGA_MAC_VER_37:
1498 case RTL_GIGA_MAC_VER_39 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001499 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001500 if (wolopts)
1501 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001502 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001503 break;
Heiner Kallweitedcde3e2019-07-26 20:56:20 +02001504 default:
1505 break;
Francois Romieu851e6022012-04-17 11:10:11 +02001506 }
1507
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001508 rtl_lock_config_regs(tp);
Heiner Kallweit3bd82642018-12-30 13:16:12 +01001509
1510 device_set_wakeup_enable(tp_to_dev(tp), wolopts);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001511}
1512
1513static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1514{
1515 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001516 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001517
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001518 if (wol->wolopts & ~WAKE_ANY)
1519 return -EINVAL;
1520
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001521 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001522
Francois Romieuda78dbf2012-01-26 14:18:23 +01001523 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001524
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001525 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001526
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001527 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001528 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001529
1530 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001531
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001532 pm_runtime_put_noidle(d);
1533
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001534 return 0;
1535}
1536
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537static void rtl8169_get_drvinfo(struct net_device *dev,
1538 struct ethtool_drvinfo *info)
1539{
1540 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001541 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542
Rick Jones68aad782011-11-07 13:29:27 +00001543 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001544 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001545 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Heiner Kallweit254764e2019-01-22 22:23:41 +01001546 if (rtl_fw)
Rick Jones8ac72d12011-11-22 14:06:26 +00001547 strlcpy(info->fw_version, rtl_fw->version,
1548 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549}
1550
1551static int rtl8169_get_regs_len(struct net_device *dev)
1552{
1553 return R8169_REGS_SIZE;
1554}
1555
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001556static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1557 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558{
Francois Romieud58d46b2011-05-03 16:38:29 +02001559 struct rtl8169_private *tp = netdev_priv(dev);
1560
Francois Romieu2b7b4312011-04-18 22:53:24 -07001561 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001562 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001563
Francois Romieud58d46b2011-05-03 16:38:29 +02001564 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001565 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001566 features &= ~NETIF_F_IP_CSUM;
1567
Michał Mirosław350fb322011-04-08 06:35:56 +00001568 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569}
1570
Heiner Kallweita3984572018-04-28 22:19:15 +02001571static int rtl8169_set_features(struct net_device *dev,
1572 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573{
1574 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001575 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
Heiner Kallweita3984572018-04-28 22:19:15 +02001577 rtl_lock_work(tp);
1578
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001579 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001580 if (features & NETIF_F_RXALL)
1581 rx_config |= (AcceptErr | AcceptRunt);
1582 else
1583 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001585 if (rtl_is_8125(tp)) {
1586 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1587 rx_config |= RX_VLAN_8125;
1588 else
1589 rx_config &= ~RX_VLAN_8125;
1590 }
1591
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001592 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001593
hayeswang929a0312014-09-16 11:40:47 +08001594 if (features & NETIF_F_RXCSUM)
1595 tp->cp_cmd |= RxChkSum;
1596 else
1597 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001598
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001599 if (!rtl_is_8125(tp)) {
1600 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1601 tp->cp_cmd |= RxVlan;
1602 else
1603 tp->cp_cmd &= ~RxVlan;
1604 }
hayeswang929a0312014-09-16 11:40:47 +08001605
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001606 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1607 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001608
Francois Romieuda78dbf2012-01-26 14:18:23 +01001609 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001610
1611 return 0;
1612}
1613
Kirill Smelkov810f4892012-11-10 21:11:02 +04001614static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001615{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001616 return (skb_vlan_tag_present(skb)) ?
Heiner Kallweit7424edb2019-07-02 07:59:17 +02001617 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001618}
1619
Francois Romieu7a8fc772011-03-01 17:18:33 +01001620static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001621{
1622 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001623
Francois Romieu7a8fc772011-03-01 17:18:33 +01001624 if (opts2 & RxVlanTag)
Heiner Kallweit7424edb2019-07-02 07:59:17 +02001625 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001626}
1627
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1629 void *p)
1630{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001631 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001632 u32 __iomem *data = tp->mmio_addr;
1633 u32 *dw = p;
1634 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001635
Francois Romieuda78dbf2012-01-26 14:18:23 +01001636 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001637 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1638 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001639 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001640}
1641
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001642static u32 rtl8169_get_msglevel(struct net_device *dev)
1643{
1644 struct rtl8169_private *tp = netdev_priv(dev);
1645
1646 return tp->msg_enable;
1647}
1648
1649static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1650{
1651 struct rtl8169_private *tp = netdev_priv(dev);
1652
1653 tp->msg_enable = value;
1654}
1655
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001656static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1657 "tx_packets",
1658 "rx_packets",
1659 "tx_errors",
1660 "rx_errors",
1661 "rx_missed",
1662 "align_errors",
1663 "tx_single_collisions",
1664 "tx_multi_collisions",
1665 "unicast",
1666 "broadcast",
1667 "multicast",
1668 "tx_aborted",
1669 "tx_underrun",
1670};
1671
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001672static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001673{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001674 switch (sset) {
1675 case ETH_SS_STATS:
1676 return ARRAY_SIZE(rtl8169_gstrings);
1677 default:
1678 return -EOPNOTSUPP;
1679 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001680}
1681
Corinna Vinschen42020322015-09-10 10:47:35 +02001682DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001683{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001684 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001685}
1686
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001687static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001688{
Corinna Vinschen42020322015-09-10 10:47:35 +02001689 dma_addr_t paddr = tp->counters_phys_addr;
1690 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001691
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001692 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1693 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001694 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001695 RTL_W32(tp, CounterAddrLow, cmd);
1696 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001697
Francois Romieua78e9362018-01-26 01:53:26 +01001698 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001699}
1700
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001701static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001702{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001703 /*
1704 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1705 * tally counters.
1706 */
1707 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1708 return true;
1709
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001710 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001711}
1712
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001713static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001714{
Heiner Kallweit10262b02019-01-06 20:44:00 +01001715 u8 val = RTL_R8(tp, ChipCmd);
1716
Ivan Vecera355423d2009-02-06 21:49:57 -08001717 /*
1718 * Some chips are unable to dump tally counters when the receiver
Heiner Kallweit10262b02019-01-06 20:44:00 +01001719 * is disabled. If 0xff chip may be in a PCI power-save state.
Ivan Vecera355423d2009-02-06 21:49:57 -08001720 */
Heiner Kallweit10262b02019-01-06 20:44:00 +01001721 if (!(val & CmdRxEnb) || val == 0xff)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001722 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001723
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001724 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001725}
1726
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001727static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001728{
Corinna Vinschen42020322015-09-10 10:47:35 +02001729 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001730 bool ret = false;
1731
1732 /*
1733 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1734 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1735 * reset by a power cycle, while the counter values collected by the
1736 * driver are reset at every driver unload/load cycle.
1737 *
1738 * To make sure the HW values returned by @get_stats64 match the SW
1739 * values, we collect the initial values at first open(*) and use them
1740 * as offsets to normalize the values returned by @get_stats64.
1741 *
1742 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1743 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1744 * set at open time by rtl_hw_start.
1745 */
1746
1747 if (tp->tc_offset.inited)
1748 return true;
1749
1750 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001751 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001752 ret = true;
1753
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001754 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001755 ret = true;
1756
Corinna Vinschen42020322015-09-10 10:47:35 +02001757 tp->tc_offset.tx_errors = counters->tx_errors;
1758 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1759 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001760 tp->tc_offset.inited = true;
1761
1762 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001763}
1764
Ivan Vecera355423d2009-02-06 21:49:57 -08001765static void rtl8169_get_ethtool_stats(struct net_device *dev,
1766 struct ethtool_stats *stats, u64 *data)
1767{
1768 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001769 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001770 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001771
1772 ASSERT_RTNL();
1773
Chun-Hao Line0636232016-07-29 16:37:55 +08001774 pm_runtime_get_noresume(d);
1775
1776 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001777 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001778
1779 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001780
Corinna Vinschen42020322015-09-10 10:47:35 +02001781 data[0] = le64_to_cpu(counters->tx_packets);
1782 data[1] = le64_to_cpu(counters->rx_packets);
1783 data[2] = le64_to_cpu(counters->tx_errors);
1784 data[3] = le32_to_cpu(counters->rx_errors);
1785 data[4] = le16_to_cpu(counters->rx_missed);
1786 data[5] = le16_to_cpu(counters->align_errors);
1787 data[6] = le32_to_cpu(counters->tx_one_collision);
1788 data[7] = le32_to_cpu(counters->tx_multi_collision);
1789 data[8] = le64_to_cpu(counters->rx_unicast);
1790 data[9] = le64_to_cpu(counters->rx_broadcast);
1791 data[10] = le32_to_cpu(counters->rx_multicast);
1792 data[11] = le16_to_cpu(counters->tx_aborted);
1793 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001794}
1795
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001796static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1797{
1798 switch(stringset) {
1799 case ETH_SS_STATS:
1800 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1801 break;
1802 }
1803}
1804
Francois Romieu50970832017-10-27 13:24:49 +03001805/*
1806 * Interrupt coalescing
1807 *
1808 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1809 * > 8169, 8168 and 810x line of chipsets
1810 *
1811 * 8169, 8168, and 8136(810x) serial chipsets support it.
1812 *
1813 * > 2 - the Tx timer unit at gigabit speed
1814 *
1815 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1816 * (0xe0) bit 1 and bit 0.
1817 *
1818 * For 8169
1819 * bit[1:0] \ speed 1000M 100M 10M
1820 * 0 0 320ns 2.56us 40.96us
1821 * 0 1 2.56us 20.48us 327.7us
1822 * 1 0 5.12us 40.96us 655.4us
1823 * 1 1 10.24us 81.92us 1.31ms
1824 *
1825 * For the other
1826 * bit[1:0] \ speed 1000M 100M 10M
1827 * 0 0 5us 2.56us 40.96us
1828 * 0 1 40us 20.48us 327.7us
1829 * 1 0 80us 40.96us 655.4us
1830 * 1 1 160us 81.92us 1.31ms
1831 */
1832
1833/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1834struct rtl_coalesce_scale {
1835 /* Rx / Tx */
1836 u32 nsecs[2];
1837};
1838
1839/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1840struct rtl_coalesce_info {
1841 u32 speed;
1842 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1843};
1844
1845/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1846#define rxtx_x1822(r, t) { \
1847 {{(r), (t)}}, \
1848 {{(r)*8, (t)*8}}, \
1849 {{(r)*8*2, (t)*8*2}}, \
1850 {{(r)*8*2*2, (t)*8*2*2}}, \
1851}
1852static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1853 /* speed delays: rx00 tx00 */
1854 { SPEED_10, rxtx_x1822(40960, 40960) },
1855 { SPEED_100, rxtx_x1822( 2560, 2560) },
1856 { SPEED_1000, rxtx_x1822( 320, 320) },
1857 { 0 },
1858};
1859
1860static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1861 /* speed delays: rx00 tx00 */
1862 { SPEED_10, rxtx_x1822(40960, 40960) },
1863 { SPEED_100, rxtx_x1822( 2560, 2560) },
1864 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1865 { 0 },
1866};
1867#undef rxtx_x1822
1868
1869/* get rx/tx scale vector corresponding to current speed */
1870static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1871{
1872 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001873 const struct rtl_coalesce_info *ci;
Francois Romieu50970832017-10-27 13:24:49 +03001874
Heiner Kallweit20023d32019-06-11 21:09:19 +02001875 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
1876 ci = rtl_coalesce_info_8169;
1877 else
1878 ci = rtl_coalesce_info_8168_8136;
Francois Romieu50970832017-10-27 13:24:49 +03001879
Heiner Kallweit20023d32019-06-11 21:09:19 +02001880 for (; ci->speed; ci++) {
1881 if (tp->phydev->speed == ci->speed)
Francois Romieu50970832017-10-27 13:24:49 +03001882 return ci;
Francois Romieu50970832017-10-27 13:24:49 +03001883 }
1884
1885 return ERR_PTR(-ELNRNG);
1886}
1887
1888static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1889{
1890 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001891 const struct rtl_coalesce_info *ci;
1892 const struct rtl_coalesce_scale *scale;
1893 struct {
1894 u32 *max_frames;
1895 u32 *usecs;
1896 } coal_settings [] = {
1897 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1898 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1899 }, *p = coal_settings;
1900 int i;
1901 u16 w;
1902
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001903 if (rtl_is_8125(tp))
1904 return -EOPNOTSUPP;
1905
Francois Romieu50970832017-10-27 13:24:49 +03001906 memset(ec, 0, sizeof(*ec));
1907
1908 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1909 ci = rtl_coalesce_info(dev);
1910 if (IS_ERR(ci))
1911 return PTR_ERR(ci);
1912
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001913 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001914
1915 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001916 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001917 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1918 w >>= RTL_COALESCE_SHIFT;
1919 *p->usecs = w & RTL_COALESCE_MASK;
1920 }
1921
1922 for (i = 0; i < 2; i++) {
1923 p = coal_settings + i;
1924 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1925
1926 /*
1927 * ethtool_coalesce says it is illegal to set both usecs and
1928 * max_frames to 0.
1929 */
1930 if (!*p->usecs && !*p->max_frames)
1931 *p->max_frames = 1;
1932 }
1933
1934 return 0;
1935}
1936
1937/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1938static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1939 struct net_device *dev, u32 nsec, u16 *cp01)
1940{
1941 const struct rtl_coalesce_info *ci;
1942 u16 i;
1943
1944 ci = rtl_coalesce_info(dev);
1945 if (IS_ERR(ci))
1946 return ERR_CAST(ci);
1947
1948 for (i = 0; i < 4; i++) {
1949 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1950 ci->scalev[i].nsecs[1]);
1951 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1952 *cp01 = i;
1953 return &ci->scalev[i];
1954 }
1955 }
1956
1957 return ERR_PTR(-EINVAL);
1958}
1959
1960static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1961{
1962 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001963 const struct rtl_coalesce_scale *scale;
1964 struct {
1965 u32 frames;
1966 u32 usecs;
1967 } coal_settings [] = {
1968 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1969 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1970 }, *p = coal_settings;
1971 u16 w = 0, cp01;
1972 int i;
1973
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02001974 if (rtl_is_8125(tp))
1975 return -EOPNOTSUPP;
1976
Francois Romieu50970832017-10-27 13:24:49 +03001977 scale = rtl_coalesce_choose_scale(dev,
1978 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1979 if (IS_ERR(scale))
1980 return PTR_ERR(scale);
1981
1982 for (i = 0; i < 2; i++, p++) {
1983 u32 units;
1984
1985 /*
1986 * accept max_frames=1 we returned in rtl_get_coalesce.
1987 * accept it not only when usecs=0 because of e.g. the following scenario:
1988 *
1989 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1990 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1991 * - then user does `ethtool -C eth0 rx-usecs 100`
1992 *
1993 * since ethtool sends to kernel whole ethtool_coalesce
1994 * settings, if we do not handle rx_usecs=!0, rx_frames=1
1995 * we'll reject it below in `frames % 4 != 0`.
1996 */
1997 if (p->frames == 1) {
1998 p->frames = 0;
1999 }
2000
2001 units = p->usecs * 1000 / scale->nsecs[i];
2002 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2003 return -EINVAL;
2004
2005 w <<= RTL_COALESCE_SHIFT;
2006 w |= units;
2007 w <<= RTL_COALESCE_SHIFT;
2008 w |= p->frames >> 2;
2009 }
2010
2011 rtl_lock_work(tp);
2012
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002013 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002014
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02002015 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002016 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2017 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002018
2019 rtl_unlock_work(tp);
2020
2021 return 0;
2022}
2023
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002024static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
2025{
2026 struct rtl8169_private *tp = netdev_priv(dev);
2027 struct device *d = tp_to_dev(tp);
2028 int ret;
2029
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002030 if (!rtl_supports_eee(tp))
2031 return -EOPNOTSUPP;
2032
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002033 pm_runtime_get_noresume(d);
2034
2035 if (!pm_runtime_active(d)) {
2036 ret = -EOPNOTSUPP;
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002037 } else {
2038 ret = phy_ethtool_get_eee(tp->phydev, data);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002039 }
2040
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002041 pm_runtime_put_noidle(d);
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002042
2043 return ret;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002044}
2045
2046static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
2047{
2048 struct rtl8169_private *tp = netdev_priv(dev);
2049 struct device *d = tp_to_dev(tp);
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002050 int ret;
2051
2052 if (!rtl_supports_eee(tp))
2053 return -EOPNOTSUPP;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002054
2055 pm_runtime_get_noresume(d);
2056
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002057 if (!pm_runtime_active(d)) {
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002058 ret = -EOPNOTSUPP;
2059 goto out;
2060 }
2061
2062 if (dev->phydev->autoneg == AUTONEG_DISABLE ||
2063 dev->phydev->duplex != DUPLEX_FULL) {
2064 ret = -EPROTONOSUPPORT;
2065 goto out;
2066 }
2067
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002068 ret = phy_ethtool_set_eee(tp->phydev, data);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002069out:
2070 pm_runtime_put_noidle(d);
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002071 return ret;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002072}
2073
Jeff Garzik7282d492006-09-13 14:30:00 -04002074static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075 .get_drvinfo = rtl8169_get_drvinfo,
2076 .get_regs_len = rtl8169_get_regs_len,
2077 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002078 .get_coalesce = rtl_get_coalesce,
2079 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002080 .get_msglevel = rtl8169_get_msglevel,
2081 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002082 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002083 .get_wol = rtl8169_get_wol,
2084 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002085 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002086 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002087 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002088 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002089 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002090 .get_eee = rtl8169_get_eee,
2091 .set_eee = rtl8169_set_eee,
Heiner Kallweit45772432018-07-17 22:51:44 +02002092 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2093 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002094};
2095
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002096static void rtl_enable_eee(struct rtl8169_private *tp)
2097{
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002098 struct phy_device *phydev = tp->phydev;
2099 int supported = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002100
2101 if (supported > 0)
Heiner Kallweit2e779dd2019-08-15 14:14:18 +02002102 phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, supported);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002103}
2104
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002105static void rtl8169_get_mac_version(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106{
Francois Romieu0e485152007-02-20 00:00:26 +01002107 /*
2108 * The driver currently handles the 8168Bf and the 8168Be identically
2109 * but they can be identified more specifically through the test below
2110 * if needed:
2111 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002112 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002113 *
2114 * Same thing for the 8101Eb and the 8101Ec:
2115 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002116 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002117 */
Francois Romieu37441002011-06-17 22:58:54 +02002118 static const struct rtl_mac_info {
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002119 u16 mask;
2120 u16 val;
2121 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 } mac_info[] = {
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02002123 /* 8125 family. */
2124 { 0x7cf, 0x608, RTL_GIGA_MAC_VER_60 },
2125 { 0x7c8, 0x608, RTL_GIGA_MAC_VER_61 },
2126
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002127 /* 8168EP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002128 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 },
2129 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 },
2130 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002131
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002132 /* 8168H family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002133 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 },
2134 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002135
Hayes Wangc5583862012-07-02 17:23:22 +08002136 /* 8168G family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002137 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 },
2138 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 },
2139 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 },
2140 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 },
Hayes Wangc5583862012-07-02 17:23:22 +08002141
Hayes Wangc2218922011-09-06 16:55:18 +08002142 /* 8168F family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002143 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 },
2144 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 },
2145 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 },
Hayes Wangc2218922011-09-06 16:55:18 +08002146
hayeswang01dc7fe2011-03-21 01:50:28 +00002147 /* 8168E family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002148 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 },
2149 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 },
2150 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002151
Francois Romieu5b538df2008-07-20 16:22:45 +02002152 /* 8168D family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002153 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 },
2154 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002155
françois romieue6de30d2011-01-03 15:08:37 +00002156 /* 8168DP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002157 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 },
2158 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 },
2159 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002160
Francois Romieuef808d52008-06-29 13:10:54 +02002161 /* 8168C family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002162 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 },
2163 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 },
2164 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 },
2165 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 },
2166 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 },
2167 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 },
2168 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002169
2170 /* 8168B family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002171 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 },
2172 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 },
2173 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002174
2175 /* 8101 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002176 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 },
2177 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 },
2178 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 },
2179 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 },
2180 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 },
2181 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 },
2182 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 },
2183 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 },
2184 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 },
2185 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 },
2186 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 },
2187 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 },
2188 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 },
2189 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002190 /* FIXME: where did these entries come from ? -- FR */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002191 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 },
2192 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002193
2194 /* 8110 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002195 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 },
2196 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 },
2197 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 },
2198 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 },
2199 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002200
Jean Delvaref21b75e2009-05-26 20:54:48 -07002201 /* Catch-all */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002202 { 0x000, 0x000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002203 };
2204 const struct rtl_mac_info *p = mac_info;
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002205 u16 reg = RTL_R32(tp, TxConfig) >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002206
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002207 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002208 p++;
2209 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002210
2211 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002212 dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
Heiner Kallweit45f19962018-11-22 22:00:10 +01002213 } else if (!tp->supports_gmii) {
2214 if (tp->mac_version == RTL_GIGA_MAC_VER_42)
2215 tp->mac_version = RTL_GIGA_MAC_VER_43;
2216 else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
2217 tp->mac_version = RTL_GIGA_MAC_VER_47;
2218 else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
2219 tp->mac_version = RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002220 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002221}
2222
Francois Romieu867763c2007-08-17 18:21:58 +02002223struct phy_reg {
2224 u16 reg;
2225 u16 val;
2226};
2227
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002228static void __rtl_writephy_batch(struct rtl8169_private *tp,
2229 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002230{
2231 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002232 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002233 regs++;
2234 }
2235}
2236
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002237#define rtl_writephy_batch(tp, a) __rtl_writephy_batch(tp, a, ARRAY_SIZE(a))
2238
françois romieuf1e02ed2011-01-13 13:07:53 +00002239static void rtl_release_firmware(struct rtl8169_private *tp)
2240{
Heiner Kallweit254764e2019-01-22 22:23:41 +01002241 if (tp->rtl_fw) {
Heiner Kallweit47ad5932019-06-03 21:26:31 +02002242 rtl_fw_release_firmware(tp->rtl_fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02002243 kfree(tp->rtl_fw);
Heiner Kallweit254764e2019-01-22 22:23:41 +01002244 tp->rtl_fw = NULL;
Francois Romieub6ffd972011-06-17 17:00:05 +02002245 }
françois romieuf1e02ed2011-01-13 13:07:53 +00002246}
2247
François Romieu953a12c2011-04-24 17:38:48 +02002248static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002249{
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002250 /* TODO: release firmware if rtl_fw_write_firmware signals failure. */
Heiner Kallweit254764e2019-01-22 22:23:41 +01002251 if (tp->rtl_fw)
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002252 rtl_fw_write_firmware(tp, tp->rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002253}
2254
2255static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2256{
2257 if (rtl_readphy(tp, reg) != val)
2258 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2259 else
2260 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002261}
2262
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002263static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2264{
Heiner Kallweitf4528252019-05-04 17:13:09 +02002265 /* Adjust EEE LED frequency */
2266 if (tp->mac_version != RTL_GIGA_MAC_VER_38)
2267 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
2268
Heiner Kallweite719b3e2019-04-28 11:11:47 +02002269 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002270}
2271
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002272static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
2273{
2274 struct phy_device *phydev = tp->phydev;
2275
2276 phy_write(phydev, 0x1f, 0x0007);
2277 phy_write(phydev, 0x1e, 0x0020);
2278 phy_set_bits(phydev, 0x15, BIT(8));
2279
2280 phy_write(phydev, 0x1f, 0x0005);
2281 phy_write(phydev, 0x05, 0x8b85);
2282 phy_set_bits(phydev, 0x06, BIT(13));
2283
2284 phy_write(phydev, 0x1f, 0x0000);
2285}
2286
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002287static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
2288{
Heiner Kallweita2928d22019-06-02 10:53:49 +02002289 phy_modify_paged(tp->phydev, 0x0a43, 0x11, 0, BIT(4));
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002290}
2291
Heiner Kallweitb6cef262019-08-15 14:21:30 +02002292static void rtl8168h_config_eee_phy(struct rtl8169_private *tp)
2293{
2294 struct phy_device *phydev = tp->phydev;
2295
2296 rtl8168g_config_eee_phy(tp);
2297
2298 phy_modify_paged(phydev, 0xa4a, 0x11, 0x0000, 0x0200);
2299 phy_modify_paged(phydev, 0xa42, 0x14, 0x0000, 0x0080);
2300}
2301
françois romieu4da19632011-01-03 15:07:55 +00002302static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002303{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002304 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002305 { 0x1f, 0x0001 },
2306 { 0x06, 0x006e },
2307 { 0x08, 0x0708 },
2308 { 0x15, 0x4000 },
2309 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002310
françois romieu0b9b5712009-08-10 19:44:56 +00002311 { 0x1f, 0x0001 },
2312 { 0x03, 0x00a1 },
2313 { 0x02, 0x0008 },
2314 { 0x01, 0x0120 },
2315 { 0x00, 0x1000 },
2316 { 0x04, 0x0800 },
2317 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002318
françois romieu0b9b5712009-08-10 19:44:56 +00002319 { 0x03, 0xff41 },
2320 { 0x02, 0xdf60 },
2321 { 0x01, 0x0140 },
2322 { 0x00, 0x0077 },
2323 { 0x04, 0x7800 },
2324 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002325
françois romieu0b9b5712009-08-10 19:44:56 +00002326 { 0x03, 0x802f },
2327 { 0x02, 0x4f02 },
2328 { 0x01, 0x0409 },
2329 { 0x00, 0xf0f9 },
2330 { 0x04, 0x9800 },
2331 { 0x04, 0x9000 },
2332
2333 { 0x03, 0xdf01 },
2334 { 0x02, 0xdf20 },
2335 { 0x01, 0xff95 },
2336 { 0x00, 0xba00 },
2337 { 0x04, 0xa800 },
2338 { 0x04, 0xa000 },
2339
2340 { 0x03, 0xff41 },
2341 { 0x02, 0xdf20 },
2342 { 0x01, 0x0140 },
2343 { 0x00, 0x00bb },
2344 { 0x04, 0xb800 },
2345 { 0x04, 0xb000 },
2346
2347 { 0x03, 0xdf41 },
2348 { 0x02, 0xdc60 },
2349 { 0x01, 0x6340 },
2350 { 0x00, 0x007d },
2351 { 0x04, 0xd800 },
2352 { 0x04, 0xd000 },
2353
2354 { 0x03, 0xdf01 },
2355 { 0x02, 0xdf20 },
2356 { 0x01, 0x100a },
2357 { 0x00, 0xa0ff },
2358 { 0x04, 0xf800 },
2359 { 0x04, 0xf000 },
2360
2361 { 0x1f, 0x0000 },
2362 { 0x0b, 0x0000 },
2363 { 0x00, 0x9200 }
2364 };
2365
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002366 rtl_writephy_batch(tp, phy_reg_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002367}
2368
françois romieu4da19632011-01-03 15:07:55 +00002369static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002370{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002371 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002372 { 0x1f, 0x0002 },
2373 { 0x01, 0x90d0 },
2374 { 0x1f, 0x0000 }
2375 };
2376
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002377 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002378}
2379
françois romieu4da19632011-01-03 15:07:55 +00002380static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002381{
2382 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002383
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002384 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2385 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002386 return;
2387
françois romieu4da19632011-01-03 15:07:55 +00002388 rtl_writephy(tp, 0x1f, 0x0001);
2389 rtl_writephy(tp, 0x10, 0xf01b);
2390 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002391}
2392
françois romieu4da19632011-01-03 15:07:55 +00002393static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002394{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002395 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002396 { 0x1f, 0x0001 },
2397 { 0x04, 0x0000 },
2398 { 0x03, 0x00a1 },
2399 { 0x02, 0x0008 },
2400 { 0x01, 0x0120 },
2401 { 0x00, 0x1000 },
2402 { 0x04, 0x0800 },
2403 { 0x04, 0x9000 },
2404 { 0x03, 0x802f },
2405 { 0x02, 0x4f02 },
2406 { 0x01, 0x0409 },
2407 { 0x00, 0xf099 },
2408 { 0x04, 0x9800 },
2409 { 0x04, 0xa000 },
2410 { 0x03, 0xdf01 },
2411 { 0x02, 0xdf20 },
2412 { 0x01, 0xff95 },
2413 { 0x00, 0xba00 },
2414 { 0x04, 0xa800 },
2415 { 0x04, 0xf000 },
2416 { 0x03, 0xdf01 },
2417 { 0x02, 0xdf20 },
2418 { 0x01, 0x101a },
2419 { 0x00, 0xa0ff },
2420 { 0x04, 0xf800 },
2421 { 0x04, 0x0000 },
2422 { 0x1f, 0x0000 },
2423
2424 { 0x1f, 0x0001 },
2425 { 0x10, 0xf41b },
2426 { 0x14, 0xfb54 },
2427 { 0x18, 0xf5c7 },
2428 { 0x1f, 0x0000 },
2429
2430 { 0x1f, 0x0001 },
2431 { 0x17, 0x0cc0 },
2432 { 0x1f, 0x0000 }
2433 };
2434
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002435 rtl_writephy_batch(tp, phy_reg_init);
françois romieu2e9558562009-08-10 19:44:19 +00002436
françois romieu4da19632011-01-03 15:07:55 +00002437 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002438}
2439
françois romieu4da19632011-01-03 15:07:55 +00002440static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002441{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002442 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002443 { 0x1f, 0x0001 },
2444 { 0x04, 0x0000 },
2445 { 0x03, 0x00a1 },
2446 { 0x02, 0x0008 },
2447 { 0x01, 0x0120 },
2448 { 0x00, 0x1000 },
2449 { 0x04, 0x0800 },
2450 { 0x04, 0x9000 },
2451 { 0x03, 0x802f },
2452 { 0x02, 0x4f02 },
2453 { 0x01, 0x0409 },
2454 { 0x00, 0xf099 },
2455 { 0x04, 0x9800 },
2456 { 0x04, 0xa000 },
2457 { 0x03, 0xdf01 },
2458 { 0x02, 0xdf20 },
2459 { 0x01, 0xff95 },
2460 { 0x00, 0xba00 },
2461 { 0x04, 0xa800 },
2462 { 0x04, 0xf000 },
2463 { 0x03, 0xdf01 },
2464 { 0x02, 0xdf20 },
2465 { 0x01, 0x101a },
2466 { 0x00, 0xa0ff },
2467 { 0x04, 0xf800 },
2468 { 0x04, 0x0000 },
2469 { 0x1f, 0x0000 },
2470
2471 { 0x1f, 0x0001 },
2472 { 0x0b, 0x8480 },
2473 { 0x1f, 0x0000 },
2474
2475 { 0x1f, 0x0001 },
2476 { 0x18, 0x67c7 },
2477 { 0x04, 0x2000 },
2478 { 0x03, 0x002f },
2479 { 0x02, 0x4360 },
2480 { 0x01, 0x0109 },
2481 { 0x00, 0x3022 },
2482 { 0x04, 0x2800 },
2483 { 0x1f, 0x0000 },
2484
2485 { 0x1f, 0x0001 },
2486 { 0x17, 0x0cc0 },
2487 { 0x1f, 0x0000 }
2488 };
2489
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002490 rtl_writephy_batch(tp, phy_reg_init);
françois romieu8c7006a2009-08-10 19:43:29 +00002491}
2492
françois romieu4da19632011-01-03 15:07:55 +00002493static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002494{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002495 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002496 { 0x10, 0xf41b },
2497 { 0x1f, 0x0000 }
2498 };
2499
françois romieu4da19632011-01-03 15:07:55 +00002500 rtl_writephy(tp, 0x1f, 0x0001);
2501 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002502
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002503 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002504}
2505
françois romieu4da19632011-01-03 15:07:55 +00002506static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002507{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002508 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002509 { 0x1f, 0x0001 },
2510 { 0x10, 0xf41b },
2511 { 0x1f, 0x0000 }
2512 };
2513
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002514 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002515}
2516
françois romieu4da19632011-01-03 15:07:55 +00002517static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002518{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002519 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002520 { 0x1f, 0x0000 },
2521 { 0x1d, 0x0f00 },
2522 { 0x1f, 0x0002 },
2523 { 0x0c, 0x1ec8 },
2524 { 0x1f, 0x0000 }
2525 };
2526
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002527 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu867763c2007-08-17 18:21:58 +02002528}
2529
françois romieu4da19632011-01-03 15:07:55 +00002530static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002531{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002532 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002533 { 0x1f, 0x0001 },
2534 { 0x1d, 0x3d98 },
2535 { 0x1f, 0x0000 }
2536 };
2537
françois romieu4da19632011-01-03 15:07:55 +00002538 rtl_writephy(tp, 0x1f, 0x0000);
2539 rtl_patchphy(tp, 0x14, 1 << 5);
2540 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002541
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002542 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuef3386f2008-06-29 12:24:30 +02002543}
2544
françois romieu4da19632011-01-03 15:07:55 +00002545static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002546{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002547 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002548 { 0x1f, 0x0001 },
2549 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002550 { 0x1f, 0x0002 },
2551 { 0x00, 0x88d4 },
2552 { 0x01, 0x82b1 },
2553 { 0x03, 0x7002 },
2554 { 0x08, 0x9e30 },
2555 { 0x09, 0x01f0 },
2556 { 0x0a, 0x5500 },
2557 { 0x0c, 0x00c8 },
2558 { 0x1f, 0x0003 },
2559 { 0x12, 0xc096 },
2560 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002561 { 0x1f, 0x0000 },
2562 { 0x1f, 0x0000 },
2563 { 0x09, 0x2000 },
2564 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002565 };
2566
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002567 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002568
françois romieu4da19632011-01-03 15:07:55 +00002569 rtl_patchphy(tp, 0x14, 1 << 5);
2570 rtl_patchphy(tp, 0x0d, 1 << 5);
2571 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002572}
2573
françois romieu4da19632011-01-03 15:07:55 +00002574static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002575{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002576 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002577 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002578 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002579 { 0x03, 0x802f },
2580 { 0x02, 0x4f02 },
2581 { 0x01, 0x0409 },
2582 { 0x00, 0xf099 },
2583 { 0x04, 0x9800 },
2584 { 0x04, 0x9000 },
2585 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002586 { 0x1f, 0x0002 },
2587 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002588 { 0x06, 0x0761 },
2589 { 0x1f, 0x0003 },
2590 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002591 { 0x1f, 0x0000 }
2592 };
2593
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002594 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002595
françois romieu4da19632011-01-03 15:07:55 +00002596 rtl_patchphy(tp, 0x16, 1 << 0);
2597 rtl_patchphy(tp, 0x14, 1 << 5);
2598 rtl_patchphy(tp, 0x0d, 1 << 5);
2599 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002600}
2601
françois romieu4da19632011-01-03 15:07:55 +00002602static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002603{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002604 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002605 { 0x1f, 0x0001 },
2606 { 0x12, 0x2300 },
2607 { 0x1d, 0x3d98 },
2608 { 0x1f, 0x0002 },
2609 { 0x0c, 0x7eb8 },
2610 { 0x06, 0x5461 },
2611 { 0x1f, 0x0003 },
2612 { 0x16, 0x0f0a },
2613 { 0x1f, 0x0000 }
2614 };
2615
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002616 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu197ff762008-06-28 13:16:02 +02002617
françois romieu4da19632011-01-03 15:07:55 +00002618 rtl_patchphy(tp, 0x16, 1 << 0);
2619 rtl_patchphy(tp, 0x14, 1 << 5);
2620 rtl_patchphy(tp, 0x0d, 1 << 5);
2621 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002622}
2623
françois romieu4da19632011-01-03 15:07:55 +00002624static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002625{
françois romieu4da19632011-01-03 15:07:55 +00002626 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002627}
2628
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002629static const struct phy_reg rtl8168d_1_phy_reg_init_0[] = {
2630 /* Channel Estimation */
2631 { 0x1f, 0x0001 },
2632 { 0x06, 0x4064 },
2633 { 0x07, 0x2863 },
2634 { 0x08, 0x059c },
2635 { 0x09, 0x26b4 },
2636 { 0x0a, 0x6a19 },
2637 { 0x0b, 0xdcc8 },
2638 { 0x10, 0xf06d },
2639 { 0x14, 0x7f68 },
2640 { 0x18, 0x7fd9 },
2641 { 0x1c, 0xf0ff },
2642 { 0x1d, 0x3d9c },
2643 { 0x1f, 0x0003 },
2644 { 0x12, 0xf49f },
2645 { 0x13, 0x070b },
2646 { 0x1a, 0x05ad },
2647 { 0x14, 0x94c0 },
2648
2649 /*
2650 * Tx Error Issue
2651 * Enhance line driver power
2652 */
2653 { 0x1f, 0x0002 },
2654 { 0x06, 0x5561 },
2655 { 0x1f, 0x0005 },
2656 { 0x05, 0x8332 },
2657 { 0x06, 0x5561 },
2658
2659 /*
2660 * Can not link to 1Gbps with bad cable
2661 * Decrease SNR threshold form 21.07dB to 19.04dB
2662 */
2663 { 0x1f, 0x0001 },
2664 { 0x17, 0x0cc0 },
2665
2666 { 0x1f, 0x0000 },
2667 { 0x0d, 0xf880 }
2668};
2669
2670static const struct phy_reg rtl8168d_1_phy_reg_init_1[] = {
2671 { 0x1f, 0x0002 },
2672 { 0x05, 0x669a },
2673 { 0x1f, 0x0005 },
2674 { 0x05, 0x8330 },
2675 { 0x06, 0x669a },
2676 { 0x1f, 0x0002 }
2677};
2678
françois romieubca03d52011-01-03 15:07:31 +00002679static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002680{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002681 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
Francois Romieu5b538df2008-07-20 16:22:45 +02002682
françois romieubca03d52011-01-03 15:07:31 +00002683 /*
2684 * Rx Error Issue
2685 * Fine Tune Switching regulator parameter
2686 */
françois romieu4da19632011-01-03 15:07:55 +00002687 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002688 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2689 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002690
Francois Romieufdf6fc02012-07-06 22:40:38 +02002691 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002692 int val;
2693
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002694 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002695
françois romieu4da19632011-01-03 15:07:55 +00002696 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002697
2698 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002699 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002700 0x0065, 0x0066, 0x0067, 0x0068,
2701 0x0069, 0x006a, 0x006b, 0x006c
2702 };
2703 int i;
2704
françois romieu4da19632011-01-03 15:07:55 +00002705 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002706
2707 val &= 0xff00;
2708 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002709 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002710 }
2711 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002712 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002713 { 0x1f, 0x0002 },
2714 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002715 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002716 { 0x05, 0x8330 },
2717 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002718 };
2719
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002720 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02002721 }
2722
françois romieubca03d52011-01-03 15:07:31 +00002723 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002724 rtl_writephy(tp, 0x1f, 0x0002);
2725 rtl_patchphy(tp, 0x0d, 0x0300);
2726 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002727
françois romieubca03d52011-01-03 15:07:31 +00002728 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002729 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002730 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2731 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002732
françois romieu4da19632011-01-03 15:07:55 +00002733 rtl_writephy(tp, 0x1f, 0x0005);
2734 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002735
2736 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002737
françois romieu4da19632011-01-03 15:07:55 +00002738 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002739}
2740
françois romieubca03d52011-01-03 15:07:31 +00002741static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002742{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002743 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
françois romieudaf9df62009-10-07 12:44:20 +00002744
Francois Romieufdf6fc02012-07-06 22:40:38 +02002745 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002746 int val;
2747
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002748 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002749
françois romieu4da19632011-01-03 15:07:55 +00002750 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002751 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08002752 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002753 0x0065, 0x0066, 0x0067, 0x0068,
2754 0x0069, 0x006a, 0x006b, 0x006c
2755 };
2756 int i;
2757
françois romieu4da19632011-01-03 15:07:55 +00002758 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002759
2760 val &= 0xff00;
2761 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002762 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002763 }
2764 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002765 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002766 { 0x1f, 0x0002 },
2767 { 0x05, 0x2642 },
2768 { 0x1f, 0x0005 },
2769 { 0x05, 0x8330 },
2770 { 0x06, 0x2642 }
2771 };
2772
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002773 rtl_writephy_batch(tp, phy_reg_init);
françois romieudaf9df62009-10-07 12:44:20 +00002774 }
2775
françois romieubca03d52011-01-03 15:07:31 +00002776 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002777 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002778 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2779 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002780
françois romieubca03d52011-01-03 15:07:31 +00002781 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00002782 rtl_writephy(tp, 0x1f, 0x0002);
2783 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00002784
françois romieu4da19632011-01-03 15:07:55 +00002785 rtl_writephy(tp, 0x1f, 0x0005);
2786 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002787
2788 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00002789
françois romieu4da19632011-01-03 15:07:55 +00002790 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002791}
2792
françois romieu4da19632011-01-03 15:07:55 +00002793static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002794{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002795 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002796 { 0x1f, 0x0002 },
2797 { 0x10, 0x0008 },
2798 { 0x0d, 0x006c },
2799
2800 { 0x1f, 0x0000 },
2801 { 0x0d, 0xf880 },
2802
2803 { 0x1f, 0x0001 },
2804 { 0x17, 0x0cc0 },
2805
2806 { 0x1f, 0x0001 },
2807 { 0x0b, 0xa4d8 },
2808 { 0x09, 0x281c },
2809 { 0x07, 0x2883 },
2810 { 0x0a, 0x6b35 },
2811 { 0x1d, 0x3da4 },
2812 { 0x1c, 0xeffd },
2813 { 0x14, 0x7f52 },
2814 { 0x18, 0x7fc6 },
2815 { 0x08, 0x0601 },
2816 { 0x06, 0x4063 },
2817 { 0x10, 0xf074 },
2818 { 0x1f, 0x0003 },
2819 { 0x13, 0x0789 },
2820 { 0x12, 0xf4bd },
2821 { 0x1a, 0x04fd },
2822 { 0x14, 0x84b0 },
2823 { 0x1f, 0x0000 },
2824 { 0x00, 0x9200 },
2825
2826 { 0x1f, 0x0005 },
2827 { 0x01, 0x0340 },
2828 { 0x1f, 0x0001 },
2829 { 0x04, 0x4000 },
2830 { 0x03, 0x1d21 },
2831 { 0x02, 0x0c32 },
2832 { 0x01, 0x0200 },
2833 { 0x00, 0x5554 },
2834 { 0x04, 0x4800 },
2835 { 0x04, 0x4000 },
2836 { 0x04, 0xf000 },
2837 { 0x03, 0xdf01 },
2838 { 0x02, 0xdf20 },
2839 { 0x01, 0x101a },
2840 { 0x00, 0xa0ff },
2841 { 0x04, 0xf800 },
2842 { 0x04, 0xf000 },
2843 { 0x1f, 0x0000 },
2844
2845 { 0x1f, 0x0007 },
2846 { 0x1e, 0x0023 },
2847 { 0x16, 0x0000 },
2848 { 0x1f, 0x0000 }
2849 };
2850
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002851 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02002852}
2853
françois romieue6de30d2011-01-03 15:08:37 +00002854static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
2855{
2856 static const struct phy_reg phy_reg_init[] = {
2857 { 0x1f, 0x0001 },
2858 { 0x17, 0x0cc0 },
2859
2860 { 0x1f, 0x0007 },
2861 { 0x1e, 0x002d },
2862 { 0x18, 0x0040 },
2863 { 0x1f, 0x0000 }
2864 };
2865
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002866 rtl_writephy_batch(tp, phy_reg_init);
françois romieue6de30d2011-01-03 15:08:37 +00002867 rtl_patchphy(tp, 0x0d, 1 << 5);
2868}
2869
Hayes Wang70090422011-07-06 15:58:06 +08002870static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00002871{
2872 static const struct phy_reg phy_reg_init[] = {
2873 /* Enable Delay cap */
2874 { 0x1f, 0x0005 },
2875 { 0x05, 0x8b80 },
2876 { 0x06, 0xc896 },
2877 { 0x1f, 0x0000 },
2878
2879 /* Channel estimation fine tune */
2880 { 0x1f, 0x0001 },
2881 { 0x0b, 0x6c20 },
2882 { 0x07, 0x2872 },
2883 { 0x1c, 0xefff },
2884 { 0x1f, 0x0003 },
2885 { 0x14, 0x6420 },
2886 { 0x1f, 0x0000 },
2887
2888 /* Update PFM & 10M TX idle timer */
2889 { 0x1f, 0x0007 },
2890 { 0x1e, 0x002f },
2891 { 0x15, 0x1919 },
2892 { 0x1f, 0x0000 },
2893
2894 { 0x1f, 0x0007 },
2895 { 0x1e, 0x00ac },
2896 { 0x18, 0x0006 },
2897 { 0x1f, 0x0000 }
2898 };
2899
Francois Romieu15ecd032011-04-27 13:52:22 -07002900 rtl_apply_firmware(tp);
2901
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002902 rtl_writephy_batch(tp, phy_reg_init);
hayeswang01dc7fe2011-03-21 01:50:28 +00002903
2904 /* DCO enable for 10M IDLE Power */
2905 rtl_writephy(tp, 0x1f, 0x0007);
2906 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002907 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002908 rtl_writephy(tp, 0x1f, 0x0000);
2909
2910 /* For impedance matching */
2911 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002912 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02002913 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002914
2915 /* PHY auto speed down */
2916 rtl_writephy(tp, 0x1f, 0x0007);
2917 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002918 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002919 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002920 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002921
2922 rtl_writephy(tp, 0x1f, 0x0005);
2923 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002924 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002925 rtl_writephy(tp, 0x1f, 0x0000);
2926
2927 rtl_writephy(tp, 0x1f, 0x0005);
2928 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002929 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002930 rtl_writephy(tp, 0x1f, 0x0007);
2931 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002932 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00002933 rtl_writephy(tp, 0x1f, 0x0006);
2934 rtl_writephy(tp, 0x00, 0x5a00);
2935 rtl_writephy(tp, 0x1f, 0x0000);
2936 rtl_writephy(tp, 0x0d, 0x0007);
2937 rtl_writephy(tp, 0x0e, 0x003c);
2938 rtl_writephy(tp, 0x0d, 0x4007);
2939 rtl_writephy(tp, 0x0e, 0x0000);
2940 rtl_writephy(tp, 0x0d, 0x0000);
2941}
2942
françois romieu9ecb9aa2012-12-07 11:20:21 +00002943static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
2944{
2945 const u16 w[] = {
2946 addr[0] | (addr[1] << 8),
2947 addr[2] | (addr[3] << 8),
2948 addr[4] | (addr[5] << 8)
2949 };
françois romieu9ecb9aa2012-12-07 11:20:21 +00002950
Heiner Kallweit3aa4c492019-05-02 20:46:52 +02002951 rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
2952 rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
2953 rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
2954 rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
françois romieu9ecb9aa2012-12-07 11:20:21 +00002955}
2956
Hayes Wang70090422011-07-06 15:58:06 +08002957static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
2958{
2959 static const struct phy_reg phy_reg_init[] = {
2960 /* Enable Delay cap */
2961 { 0x1f, 0x0004 },
2962 { 0x1f, 0x0007 },
2963 { 0x1e, 0x00ac },
2964 { 0x18, 0x0006 },
2965 { 0x1f, 0x0002 },
2966 { 0x1f, 0x0000 },
2967 { 0x1f, 0x0000 },
2968
2969 /* Channel estimation fine tune */
2970 { 0x1f, 0x0003 },
2971 { 0x09, 0xa20f },
2972 { 0x1f, 0x0000 },
2973 { 0x1f, 0x0000 },
2974
2975 /* Green Setting */
2976 { 0x1f, 0x0005 },
2977 { 0x05, 0x8b5b },
2978 { 0x06, 0x9222 },
2979 { 0x05, 0x8b6d },
2980 { 0x06, 0x8000 },
2981 { 0x05, 0x8b76 },
2982 { 0x06, 0x8000 },
2983 { 0x1f, 0x0000 }
2984 };
2985
2986 rtl_apply_firmware(tp);
2987
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002988 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang70090422011-07-06 15:58:06 +08002989
2990 /* For 4-corner performance improve */
2991 rtl_writephy(tp, 0x1f, 0x0005);
2992 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002993 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08002994 rtl_writephy(tp, 0x1f, 0x0000);
2995
2996 /* PHY auto speed down */
2997 rtl_writephy(tp, 0x1f, 0x0004);
2998 rtl_writephy(tp, 0x1f, 0x0007);
2999 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003000 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003001 rtl_writephy(tp, 0x1f, 0x0002);
3002 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003003 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003004
3005 /* improve 10M EEE waveform */
3006 rtl_writephy(tp, 0x1f, 0x0005);
3007 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003008 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003009 rtl_writephy(tp, 0x1f, 0x0000);
3010
3011 /* Improve 2-pair detection performance */
3012 rtl_writephy(tp, 0x1f, 0x0005);
3013 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003014 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003015 rtl_writephy(tp, 0x1f, 0x0000);
3016
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003017 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003018 rtl_enable_eee(tp);
Hayes Wang70090422011-07-06 15:58:06 +08003019
3020 /* Green feature */
3021 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003022 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3023 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003024 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003025 rtl_writephy(tp, 0x1f, 0x0005);
3026 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3027 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003028
françois romieu9ecb9aa2012-12-07 11:20:21 +00003029 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3030 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003031}
3032
Hayes Wang5f886e02012-03-30 14:33:03 +08003033static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3034{
3035 /* For 4-corner performance improve */
3036 rtl_writephy(tp, 0x1f, 0x0005);
3037 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003038 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003039 rtl_writephy(tp, 0x1f, 0x0000);
3040
3041 /* PHY auto speed down */
3042 rtl_writephy(tp, 0x1f, 0x0007);
3043 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003044 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003045 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003046 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003047
3048 /* Improve 10M EEE waveform */
3049 rtl_writephy(tp, 0x1f, 0x0005);
3050 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003051 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003052 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003053
3054 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003055 rtl_enable_eee(tp);
Hayes Wang5f886e02012-03-30 14:33:03 +08003056}
3057
Hayes Wangc2218922011-09-06 16:55:18 +08003058static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3059{
3060 static const struct phy_reg phy_reg_init[] = {
3061 /* Channel estimation fine tune */
3062 { 0x1f, 0x0003 },
3063 { 0x09, 0xa20f },
3064 { 0x1f, 0x0000 },
3065
3066 /* Modify green table for giga & fnet */
3067 { 0x1f, 0x0005 },
3068 { 0x05, 0x8b55 },
3069 { 0x06, 0x0000 },
3070 { 0x05, 0x8b5e },
3071 { 0x06, 0x0000 },
3072 { 0x05, 0x8b67 },
3073 { 0x06, 0x0000 },
3074 { 0x05, 0x8b70 },
3075 { 0x06, 0x0000 },
3076 { 0x1f, 0x0000 },
3077 { 0x1f, 0x0007 },
3078 { 0x1e, 0x0078 },
3079 { 0x17, 0x0000 },
3080 { 0x19, 0x00fb },
3081 { 0x1f, 0x0000 },
3082
3083 /* Modify green table for 10M */
3084 { 0x1f, 0x0005 },
3085 { 0x05, 0x8b79 },
3086 { 0x06, 0xaa00 },
3087 { 0x1f, 0x0000 },
3088
3089 /* Disable hiimpedance detection (RTCT) */
3090 { 0x1f, 0x0003 },
3091 { 0x01, 0x328a },
3092 { 0x1f, 0x0000 }
3093 };
3094
3095 rtl_apply_firmware(tp);
3096
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003097 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangc2218922011-09-06 16:55:18 +08003098
Hayes Wang5f886e02012-03-30 14:33:03 +08003099 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003100
3101 /* Improve 2-pair detection performance */
3102 rtl_writephy(tp, 0x1f, 0x0005);
3103 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003104 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003105 rtl_writephy(tp, 0x1f, 0x0000);
3106}
3107
3108static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3109{
3110 rtl_apply_firmware(tp);
3111
Hayes Wang5f886e02012-03-30 14:33:03 +08003112 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003113}
3114
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003115static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3116{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003117 static const struct phy_reg phy_reg_init[] = {
3118 /* Channel estimation fine tune */
3119 { 0x1f, 0x0003 },
3120 { 0x09, 0xa20f },
3121 { 0x1f, 0x0000 },
3122
3123 /* Modify green table for giga & fnet */
3124 { 0x1f, 0x0005 },
3125 { 0x05, 0x8b55 },
3126 { 0x06, 0x0000 },
3127 { 0x05, 0x8b5e },
3128 { 0x06, 0x0000 },
3129 { 0x05, 0x8b67 },
3130 { 0x06, 0x0000 },
3131 { 0x05, 0x8b70 },
3132 { 0x06, 0x0000 },
3133 { 0x1f, 0x0000 },
3134 { 0x1f, 0x0007 },
3135 { 0x1e, 0x0078 },
3136 { 0x17, 0x0000 },
3137 { 0x19, 0x00aa },
3138 { 0x1f, 0x0000 },
3139
3140 /* Modify green table for 10M */
3141 { 0x1f, 0x0005 },
3142 { 0x05, 0x8b79 },
3143 { 0x06, 0xaa00 },
3144 { 0x1f, 0x0000 },
3145
3146 /* Disable hiimpedance detection (RTCT) */
3147 { 0x1f, 0x0003 },
3148 { 0x01, 0x328a },
3149 { 0x1f, 0x0000 }
3150 };
3151
3152
3153 rtl_apply_firmware(tp);
3154
3155 rtl8168f_hw_phy_config(tp);
3156
3157 /* Improve 2-pair detection performance */
3158 rtl_writephy(tp, 0x1f, 0x0005);
3159 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003160 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003161 rtl_writephy(tp, 0x1f, 0x0000);
3162
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003163 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003164
3165 /* Modify green table for giga */
3166 rtl_writephy(tp, 0x1f, 0x0005);
3167 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003168 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003169 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003170 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003171 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003172 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003173 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003174 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003175 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003176 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003177 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003178 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003179 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003180 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003181 rtl_writephy(tp, 0x1f, 0x0000);
3182
3183 /* uc same-seed solution */
3184 rtl_writephy(tp, 0x1f, 0x0005);
3185 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003186 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003187 rtl_writephy(tp, 0x1f, 0x0000);
3188
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003189 /* Green feature */
3190 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003191 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3192 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003193 rtl_writephy(tp, 0x1f, 0x0000);
3194}
3195
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003196static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
3197{
Heiner Kallweita2928d22019-06-02 10:53:49 +02003198 phy_modify_paged(tp->phydev, 0x0a43, 0x10, BIT(2), 0);
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003199}
3200
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003201static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
3202{
3203 struct phy_device *phydev = tp->phydev;
3204
Heiner Kallweita2928d22019-06-02 10:53:49 +02003205 phy_modify_paged(phydev, 0x0bcc, 0x14, BIT(8), 0);
3206 phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(7) | BIT(6));
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003207 phy_write(phydev, 0x1f, 0x0a43);
3208 phy_write(phydev, 0x13, 0x8084);
3209 phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
3210 phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));
3211
3212 phy_write(phydev, 0x1f, 0x0000);
3213}
3214
Hayes Wangc5583862012-07-02 17:23:22 +08003215static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3216{
Heiner Kallweita2928d22019-06-02 10:53:49 +02003217 int ret;
3218
Hayes Wangc5583862012-07-02 17:23:22 +08003219 rtl_apply_firmware(tp);
3220
Heiner Kallweita2928d22019-06-02 10:53:49 +02003221 ret = phy_read_paged(tp->phydev, 0x0a46, 0x10);
3222 if (ret & BIT(8))
3223 phy_modify_paged(tp->phydev, 0x0bcc, 0x12, BIT(15), 0);
3224 else
3225 phy_modify_paged(tp->phydev, 0x0bcc, 0x12, 0, BIT(15));
Hayes Wangc5583862012-07-02 17:23:22 +08003226
Heiner Kallweita2928d22019-06-02 10:53:49 +02003227 ret = phy_read_paged(tp->phydev, 0x0a46, 0x13);
3228 if (ret & BIT(8))
Thomas Voegtle1a03bb52019-07-20 19:01:22 +02003229 phy_modify_paged(tp->phydev, 0x0c41, 0x15, 0, BIT(1));
Heiner Kallweita2928d22019-06-02 10:53:49 +02003230 else
Thomas Voegtle1a03bb52019-07-20 19:01:22 +02003231 phy_modify_paged(tp->phydev, 0x0c41, 0x15, BIT(1), 0);
Hayes Wangc5583862012-07-02 17:23:22 +08003232
hayeswang41f44d12013-04-01 22:23:36 +00003233 /* Enable PHY auto speed down */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003234 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
Hayes Wangc5583862012-07-02 17:23:22 +08003235
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003236 rtl8168g_phy_adjust_10m_aldps(tp);
hayeswangfe7524c2013-04-01 22:23:37 +00003237
hayeswang41f44d12013-04-01 22:23:36 +00003238 /* EEE auto-fallback function */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003239 phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
Hayes Wangc5583862012-07-02 17:23:22 +08003240
hayeswang41f44d12013-04-01 22:23:36 +00003241 /* Enable UC LPF tune function */
3242 rtl_writephy(tp, 0x1f, 0x0a43);
3243 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003244 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003245
Heiner Kallweita2928d22019-06-02 10:53:49 +02003246 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
hayeswang41f44d12013-04-01 22:23:36 +00003247
hayeswangfe7524c2013-04-01 22:23:37 +00003248 /* Improve SWR Efficiency */
3249 rtl_writephy(tp, 0x1f, 0x0bcd);
3250 rtl_writephy(tp, 0x14, 0x5065);
3251 rtl_writephy(tp, 0x14, 0xd065);
3252 rtl_writephy(tp, 0x1f, 0x0bc8);
3253 rtl_writephy(tp, 0x11, 0x5655);
3254 rtl_writephy(tp, 0x1f, 0x0bcd);
3255 rtl_writephy(tp, 0x14, 0x1065);
3256 rtl_writephy(tp, 0x14, 0x9065);
3257 rtl_writephy(tp, 0x14, 0x1065);
Heiner Kallweita2928d22019-06-02 10:53:49 +02003258 rtl_writephy(tp, 0x1f, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003259
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003260 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003261 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003262 rtl_enable_eee(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08003263}
3264
hayeswang57538c42013-04-01 22:23:40 +00003265static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3266{
3267 rtl_apply_firmware(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003268 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003269 rtl_enable_eee(tp);
hayeswang57538c42013-04-01 22:23:40 +00003270}
3271
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003272static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3273{
3274 u16 dout_tapbin;
3275 u32 data;
3276
3277 rtl_apply_firmware(tp);
3278
3279 /* CHN EST parameters adjust - giga master */
3280 rtl_writephy(tp, 0x1f, 0x0a43);
3281 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003282 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003283 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003284 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003285 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003286 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003287 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003288 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003289 rtl_writephy(tp, 0x1f, 0x0000);
3290
3291 /* CHN EST parameters adjust - giga slave */
3292 rtl_writephy(tp, 0x1f, 0x0a43);
3293 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003294 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003295 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003296 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003297 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003298 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003299 rtl_writephy(tp, 0x1f, 0x0000);
3300
3301 /* CHN EST parameters adjust - fnet */
3302 rtl_writephy(tp, 0x1f, 0x0a43);
3303 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003304 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003305 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003306 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003307 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003308 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003309 rtl_writephy(tp, 0x1f, 0x0000);
3310
3311 /* enable R-tune & PGA-retune function */
3312 dout_tapbin = 0;
3313 rtl_writephy(tp, 0x1f, 0x0a46);
3314 data = rtl_readphy(tp, 0x13);
3315 data &= 3;
3316 data <<= 2;
3317 dout_tapbin |= data;
3318 data = rtl_readphy(tp, 0x12);
3319 data &= 0xc000;
3320 data >>= 14;
3321 dout_tapbin |= data;
3322 dout_tapbin = ~(dout_tapbin^0x08);
3323 dout_tapbin <<= 12;
3324 dout_tapbin &= 0xf000;
3325 rtl_writephy(tp, 0x1f, 0x0a43);
3326 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003327 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003328 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003329 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003330 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003331 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003332 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003333 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003334
3335 rtl_writephy(tp, 0x1f, 0x0a43);
3336 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003337 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003338 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003339 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003340 rtl_writephy(tp, 0x1f, 0x0000);
3341
3342 /* enable GPHY 10M */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003343 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003344
3345 /* SAR ADC performance */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003346 phy_modify_paged(tp->phydev, 0x0bca, 0x17, BIT(12) | BIT(13), BIT(14));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003347
3348 rtl_writephy(tp, 0x1f, 0x0a43);
3349 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003350 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003351 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003352 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003353 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003354 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003355 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003356 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003357 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003358 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003359 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003360 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003361 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003362 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003363 rtl_writephy(tp, 0x1f, 0x0000);
3364
3365 /* disable phy pfm mode */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003366 phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003367
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003368 rtl8168g_disable_aldps(tp);
Heiner Kallweitb6cef262019-08-15 14:21:30 +02003369 rtl8168h_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003370 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003371}
3372
3373static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3374{
3375 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3376 u16 rlen;
3377 u32 data;
3378
3379 rtl_apply_firmware(tp);
3380
3381 /* CHIN EST parameter update */
3382 rtl_writephy(tp, 0x1f, 0x0a43);
3383 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003384 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003385 rtl_writephy(tp, 0x1f, 0x0000);
3386
3387 /* enable R-tune & PGA-retune function */
3388 rtl_writephy(tp, 0x1f, 0x0a43);
3389 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003390 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003391 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003392 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003393 rtl_writephy(tp, 0x1f, 0x0000);
3394
3395 /* enable GPHY 10M */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003396 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003397
3398 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3399 data = r8168_mac_ocp_read(tp, 0xdd02);
3400 ioffset_p3 = ((data & 0x80)>>7);
3401 ioffset_p3 <<= 3;
3402
3403 data = r8168_mac_ocp_read(tp, 0xdd00);
3404 ioffset_p3 |= ((data & (0xe000))>>13);
3405 ioffset_p2 = ((data & (0x1e00))>>9);
3406 ioffset_p1 = ((data & (0x01e0))>>5);
3407 ioffset_p0 = ((data & 0x0010)>>4);
3408 ioffset_p0 <<= 3;
3409 ioffset_p0 |= (data & (0x07));
3410 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3411
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003412 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003413 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003414 rtl_writephy(tp, 0x1f, 0x0bcf);
3415 rtl_writephy(tp, 0x16, data);
3416 rtl_writephy(tp, 0x1f, 0x0000);
3417 }
3418
3419 /* Modify rlen (TX LPF corner frequency) level */
3420 rtl_writephy(tp, 0x1f, 0x0bcd);
3421 data = rtl_readphy(tp, 0x16);
3422 data &= 0x000f;
3423 rlen = 0;
3424 if (data > 3)
3425 rlen = data - 3;
3426 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3427 rtl_writephy(tp, 0x17, data);
3428 rtl_writephy(tp, 0x1f, 0x0bcd);
3429 rtl_writephy(tp, 0x1f, 0x0000);
3430
3431 /* disable phy pfm mode */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003432 phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003433
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003434 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003435 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003436 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003437}
3438
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003439static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3440{
3441 /* Enable PHY auto speed down */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003442 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003443
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003444 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003445
3446 /* Enable EEE auto-fallback function */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003447 phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003448
3449 /* Enable UC LPF tune function */
3450 rtl_writephy(tp, 0x1f, 0x0a43);
3451 rtl_writephy(tp, 0x13, 0x8012);
3452 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3453 rtl_writephy(tp, 0x1f, 0x0000);
3454
3455 /* set rg_sel_sdm_rate */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003456 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003457
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003458 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003459 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003460 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003461}
3462
3463static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3464{
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003465 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003466
3467 /* Enable UC LPF tune function */
3468 rtl_writephy(tp, 0x1f, 0x0a43);
3469 rtl_writephy(tp, 0x13, 0x8012);
3470 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3471 rtl_writephy(tp, 0x1f, 0x0000);
3472
3473 /* Set rg_sel_sdm_rate */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003474 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003475
3476 /* Channel estimation parameters */
3477 rtl_writephy(tp, 0x1f, 0x0a43);
3478 rtl_writephy(tp, 0x13, 0x80f3);
3479 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3480 rtl_writephy(tp, 0x13, 0x80f0);
3481 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3482 rtl_writephy(tp, 0x13, 0x80ef);
3483 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3484 rtl_writephy(tp, 0x13, 0x80f6);
3485 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3486 rtl_writephy(tp, 0x13, 0x80ec);
3487 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3488 rtl_writephy(tp, 0x13, 0x80ed);
3489 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3490 rtl_writephy(tp, 0x13, 0x80f2);
3491 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3492 rtl_writephy(tp, 0x13, 0x80f4);
3493 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3494 rtl_writephy(tp, 0x1f, 0x0a43);
3495 rtl_writephy(tp, 0x13, 0x8110);
3496 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3497 rtl_writephy(tp, 0x13, 0x810f);
3498 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3499 rtl_writephy(tp, 0x13, 0x8111);
3500 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3501 rtl_writephy(tp, 0x13, 0x8113);
3502 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3503 rtl_writephy(tp, 0x13, 0x8115);
3504 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3505 rtl_writephy(tp, 0x13, 0x810e);
3506 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3507 rtl_writephy(tp, 0x13, 0x810c);
3508 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3509 rtl_writephy(tp, 0x13, 0x810b);
3510 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3511 rtl_writephy(tp, 0x1f, 0x0a43);
3512 rtl_writephy(tp, 0x13, 0x80d1);
3513 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3514 rtl_writephy(tp, 0x13, 0x80cd);
3515 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3516 rtl_writephy(tp, 0x13, 0x80d3);
3517 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3518 rtl_writephy(tp, 0x13, 0x80d5);
3519 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3520 rtl_writephy(tp, 0x13, 0x80d7);
3521 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3522
3523 /* Force PWM-mode */
3524 rtl_writephy(tp, 0x1f, 0x0bcd);
3525 rtl_writephy(tp, 0x14, 0x5065);
3526 rtl_writephy(tp, 0x14, 0xd065);
3527 rtl_writephy(tp, 0x1f, 0x0bc8);
3528 rtl_writephy(tp, 0x12, 0x00ed);
3529 rtl_writephy(tp, 0x1f, 0x0bcd);
3530 rtl_writephy(tp, 0x14, 0x1065);
3531 rtl_writephy(tp, 0x14, 0x9065);
3532 rtl_writephy(tp, 0x14, 0x1065);
3533 rtl_writephy(tp, 0x1f, 0x0000);
3534
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003535 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003536 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003537 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003538}
3539
françois romieu4da19632011-01-03 15:07:55 +00003540static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003541{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003542 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003543 { 0x1f, 0x0003 },
3544 { 0x08, 0x441d },
3545 { 0x01, 0x9100 },
3546 { 0x1f, 0x0000 }
3547 };
3548
françois romieu4da19632011-01-03 15:07:55 +00003549 rtl_writephy(tp, 0x1f, 0x0000);
3550 rtl_patchphy(tp, 0x11, 1 << 12);
3551 rtl_patchphy(tp, 0x19, 1 << 13);
3552 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003553
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003554 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003555}
3556
Hayes Wang5a5e4442011-02-22 17:26:21 +08003557static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3558{
3559 static const struct phy_reg phy_reg_init[] = {
3560 { 0x1f, 0x0005 },
3561 { 0x1a, 0x0000 },
3562 { 0x1f, 0x0000 },
3563
3564 { 0x1f, 0x0004 },
3565 { 0x1c, 0x0000 },
3566 { 0x1f, 0x0000 },
3567
3568 { 0x1f, 0x0001 },
3569 { 0x15, 0x7701 },
3570 { 0x1f, 0x0000 }
3571 };
3572
3573 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003574 rtl_writephy(tp, 0x1f, 0x0000);
3575 rtl_writephy(tp, 0x18, 0x0310);
3576 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003577
François Romieu953a12c2011-04-24 17:38:48 +02003578 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003579
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003580 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003581}
3582
Hayes Wang7e18dca2012-03-30 14:33:02 +08003583static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3584{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003585 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003586 rtl_writephy(tp, 0x1f, 0x0000);
3587 rtl_writephy(tp, 0x18, 0x0310);
3588 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003589
3590 rtl_apply_firmware(tp);
3591
3592 /* EEE setting */
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003593 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003594 rtl_writephy(tp, 0x1f, 0x0004);
3595 rtl_writephy(tp, 0x10, 0x401f);
3596 rtl_writephy(tp, 0x19, 0x7030);
3597 rtl_writephy(tp, 0x1f, 0x0000);
3598}
3599
Hayes Wang5598bfe2012-07-02 17:23:21 +08003600static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3601{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003602 static const struct phy_reg phy_reg_init[] = {
3603 { 0x1f, 0x0004 },
3604 { 0x10, 0xc07f },
3605 { 0x19, 0x7030 },
3606 { 0x1f, 0x0000 }
3607 };
3608
3609 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003610 rtl_writephy(tp, 0x1f, 0x0000);
3611 rtl_writephy(tp, 0x18, 0x0310);
3612 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003613
3614 rtl_apply_firmware(tp);
3615
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003616 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003617 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003618
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003619 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003620}
3621
Francois Romieu5615d9f2007-08-17 17:50:46 +02003622static void rtl_hw_phy_config(struct net_device *dev)
3623{
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003624 static const rtl_generic_fct phy_configs[] = {
3625 /* PCI devices. */
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003626 [RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
3627 [RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
3628 [RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
3629 [RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
3630 [RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
3631 /* PCI-E devices. */
3632 [RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
3633 [RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
3634 [RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
3635 [RTL_GIGA_MAC_VER_10] = NULL,
3636 [RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
3637 [RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
3638 [RTL_GIGA_MAC_VER_13] = NULL,
3639 [RTL_GIGA_MAC_VER_14] = NULL,
3640 [RTL_GIGA_MAC_VER_15] = NULL,
3641 [RTL_GIGA_MAC_VER_16] = NULL,
3642 [RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
3643 [RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
3644 [RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
3645 [RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
3646 [RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
3647 [RTL_GIGA_MAC_VER_22] = rtl8168c_4_hw_phy_config,
3648 [RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
3649 [RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
3650 [RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
3651 [RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
3652 [RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
3653 [RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
3654 [RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
3655 [RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
3656 [RTL_GIGA_MAC_VER_31] = NULL,
3657 [RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
3658 [RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
3659 [RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
3660 [RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
3661 [RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
3662 [RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
3663 [RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
3664 [RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
3665 [RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
3666 [RTL_GIGA_MAC_VER_41] = NULL,
3667 [RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
3668 [RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
3669 [RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
3670 [RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
3671 [RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
3672 [RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
3673 [RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
3674 [RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
3675 [RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
3676 [RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02003677 [RTL_GIGA_MAC_VER_60] = NULL,
3678 [RTL_GIGA_MAC_VER_61] = NULL,
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003679 };
Francois Romieu5615d9f2007-08-17 17:50:46 +02003680 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003681
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003682 if (phy_configs[tp->mac_version])
3683 phy_configs[tp->mac_version](tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003684}
3685
Francois Romieuda78dbf2012-01-26 14:18:23 +01003686static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
3687{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003688 if (!test_and_set_bit(flag, tp->wk.flags))
3689 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003690}
3691
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003692static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003693{
Francois Romieu5615d9f2007-08-17 17:50:46 +02003694 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003695
Marcus Sundberg773328942008-07-10 21:28:08 +02003696 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit7a67e112018-09-19 22:00:24 +02003697 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
3698 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Heiner Kallweit49d17512018-06-28 20:36:15 +02003699 netif_dbg(tp, drv, dev,
3700 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003701 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02003702 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003703
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02003704 /* We may have called phy_speed_down before */
Heiner Kallweit703732f2019-01-19 22:07:05 +01003705 phy_speed_up(tp->phydev);
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02003706
Heiner Kallweit703732f2019-01-19 22:07:05 +01003707 genphy_soft_reset(tp->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003708}
3709
Francois Romieu773d2022007-01-31 23:47:43 +01003710static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
3711{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003712 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003713
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01003714 rtl_unlock_config_regs(tp);
françois romieu908ba2bf2010-04-26 11:42:58 +00003715
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003716 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
3717 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00003718
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003719 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
3720 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00003721
françois romieu9ecb9aa2012-12-07 11:20:21 +00003722 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
3723 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00003724
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01003725 rtl_lock_config_regs(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003726
Francois Romieuda78dbf2012-01-26 14:18:23 +01003727 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003728}
3729
3730static int rtl_set_mac_address(struct net_device *dev, void *p)
3731{
3732 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01003733 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01003734 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01003735
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01003736 ret = eth_mac_addr(dev, p);
3737 if (ret)
3738 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01003739
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08003740 pm_runtime_get_noresume(d);
3741
3742 if (pm_runtime_active(d))
3743 rtl_rar_set(tp, dev->dev_addr);
3744
3745 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01003746
3747 return 0;
3748}
3749
Heiner Kallweite3972862018-06-29 08:07:04 +02003750static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08003751{
Heiner Kallweit703732f2019-01-19 22:07:05 +01003752 struct rtl8169_private *tp = netdev_priv(dev);
3753
Heiner Kallweit69b3c592018-07-17 22:51:53 +02003754 if (!netif_running(dev))
3755 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02003756
Heiner Kallweit703732f2019-01-19 22:07:05 +01003757 return phy_mii_ioctl(tp->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08003758}
3759
David S. Miller1805b2f2011-10-24 18:18:09 -04003760static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
3761{
David S. Miller1805b2f2011-10-24 18:18:09 -04003762 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00003763 case RTL_GIGA_MAC_VER_25:
3764 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04003765 case RTL_GIGA_MAC_VER_29:
3766 case RTL_GIGA_MAC_VER_30:
3767 case RTL_GIGA_MAC_VER_32:
3768 case RTL_GIGA_MAC_VER_33:
3769 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02003770 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003771 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04003772 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
3773 break;
3774 default:
3775 break;
3776 }
3777}
3778
Heiner Kallweit25e94112019-05-29 20:52:03 +02003779static void rtl_pll_power_down(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00003780{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01003781 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00003782 return;
3783
hayeswang01dc7fe2011-03-21 01:50:28 +00003784 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
3785 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02003786 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00003787
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01003788 if (device_may_wakeup(tp_to_dev(tp))) {
3789 phy_speed_down(tp->phydev, false);
3790 rtl_wol_suspend_quirk(tp);
françois romieu065c27c2011-01-03 15:08:12 +00003791 return;
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01003792 }
françois romieu065c27c2011-01-03 15:08:12 +00003793
françois romieu065c27c2011-01-03 15:08:12 +00003794 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02003795 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003796 case RTL_GIGA_MAC_VER_37:
3797 case RTL_GIGA_MAC_VER_39:
3798 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08003799 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003800 case RTL_GIGA_MAC_VER_45:
3801 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003802 case RTL_GIGA_MAC_VER_47:
3803 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003804 case RTL_GIGA_MAC_VER_50:
3805 case RTL_GIGA_MAC_VER_51:
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02003806 case RTL_GIGA_MAC_VER_60:
3807 case RTL_GIGA_MAC_VER_61:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003808 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00003809 break;
hayeswangbeb330a2013-04-01 22:23:39 +00003810 case RTL_GIGA_MAC_VER_40:
3811 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003812 case RTL_GIGA_MAC_VER_49:
Heiner Kallweite719b3e2019-04-28 11:11:47 +02003813 rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003814 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00003815 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02003816 default:
3817 break;
françois romieu065c27c2011-01-03 15:08:12 +00003818 }
3819}
3820
Heiner Kallweit25e94112019-05-29 20:52:03 +02003821static void rtl_pll_power_up(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00003822{
françois romieu065c27c2011-01-03 15:08:12 +00003823 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02003824 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003825 case RTL_GIGA_MAC_VER_37:
3826 case RTL_GIGA_MAC_VER_39:
3827 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003828 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00003829 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08003830 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003831 case RTL_GIGA_MAC_VER_45:
3832 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003833 case RTL_GIGA_MAC_VER_47:
3834 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003835 case RTL_GIGA_MAC_VER_50:
3836 case RTL_GIGA_MAC_VER_51:
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02003837 case RTL_GIGA_MAC_VER_60:
3838 case RTL_GIGA_MAC_VER_61:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003839 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003840 break;
hayeswangbeb330a2013-04-01 22:23:39 +00003841 case RTL_GIGA_MAC_VER_40:
3842 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003843 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003844 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02003845 rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
hayeswangbeb330a2013-04-01 22:23:39 +00003846 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02003847 default:
3848 break;
françois romieu065c27c2011-01-03 15:08:12 +00003849 }
3850
Heiner Kallweit703732f2019-01-19 22:07:05 +01003851 phy_resume(tp->phydev);
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02003852 /* give MAC/PHY some time to resume */
3853 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00003854}
3855
Hayes Wange542a222011-07-06 15:58:04 +08003856static void rtl_init_rxcfg(struct rtl8169_private *tp)
3857{
Hayes Wange542a222011-07-06 15:58:04 +08003858 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02003859 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweit2a718832018-05-02 21:39:49 +02003860 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003861 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08003862 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02003863 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
Maciej S. Szmigiero511cfd52018-10-11 16:02:10 +02003864 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
3865 case RTL_GIGA_MAC_VER_38:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003866 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08003867 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02003868 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003869 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00003870 break;
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02003871 case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_61:
3872 RTL_W32(tp, RxConfig, RX_FETCH_DFLT_8125 | RX_VLAN_8125 |
3873 RX_DMA_BURST);
3874 break;
Hayes Wange542a222011-07-06 15:58:04 +08003875 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003876 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08003877 break;
3878 }
3879}
3880
Hayes Wang92fc43b2011-07-06 15:58:03 +08003881static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
3882{
Timo Teräs9fba0812013-01-15 21:01:24 +00003883 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08003884}
3885
Francois Romieud58d46b2011-05-03 16:38:29 +02003886static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
3887{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003888 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
3889 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01003890 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003891}
3892
3893static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
3894{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003895 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
3896 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02003897 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003898}
3899
3900static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
3901{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003902 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02003903}
3904
3905static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
3906{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003907 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02003908}
3909
3910static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
3911{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003912 RTL_W8(tp, MaxTxPacketSize, 0x3f);
3913 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
3914 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01003915 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003916}
3917
3918static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
3919{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003920 RTL_W8(tp, MaxTxPacketSize, 0x0c);
3921 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
3922 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02003923 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003924}
3925
3926static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
3927{
Heiner Kallweitcb732002018-03-20 07:45:35 +01003928 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01003929 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02003930}
3931
3932static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
3933{
Heiner Kallweitcb732002018-03-20 07:45:35 +01003934 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02003935 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02003936}
3937
3938static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
3939{
Francois Romieud58d46b2011-05-03 16:38:29 +02003940 r8168b_0_hw_jumbo_enable(tp);
3941
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003942 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02003943}
3944
3945static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
3946{
Francois Romieud58d46b2011-05-03 16:38:29 +02003947 r8168b_0_hw_jumbo_disable(tp);
3948
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003949 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02003950}
3951
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003952static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02003953{
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003954 rtl_unlock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003955 switch (tp->mac_version) {
3956 case RTL_GIGA_MAC_VER_11:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003957 r8168b_0_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003958 break;
3959 case RTL_GIGA_MAC_VER_12:
3960 case RTL_GIGA_MAC_VER_17:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003961 r8168b_1_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003962 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003963 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
3964 r8168c_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003965 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003966 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
3967 r8168dp_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003968 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003969 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
3970 r8168e_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003971 break;
Francois Romieud58d46b2011-05-03 16:38:29 +02003972 default:
Francois Romieud58d46b2011-05-03 16:38:29 +02003973 break;
3974 }
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003975 rtl_lock_config_regs(tp);
3976}
3977
3978static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
3979{
3980 rtl_unlock_config_regs(tp);
3981 switch (tp->mac_version) {
3982 case RTL_GIGA_MAC_VER_11:
3983 r8168b_0_hw_jumbo_disable(tp);
3984 break;
3985 case RTL_GIGA_MAC_VER_12:
3986 case RTL_GIGA_MAC_VER_17:
3987 r8168b_1_hw_jumbo_disable(tp);
3988 break;
3989 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
3990 r8168c_hw_jumbo_disable(tp);
3991 break;
3992 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
3993 r8168dp_hw_jumbo_disable(tp);
3994 break;
3995 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
3996 r8168e_hw_jumbo_disable(tp);
3997 break;
3998 default:
3999 break;
4000 }
4001 rtl_lock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004002}
4003
Francois Romieuffc46952012-07-06 14:19:23 +02004004DECLARE_RTL_COND(rtl_chipcmd_cond)
4005{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004006 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004007}
4008
Francois Romieu6f43adc2011-04-29 15:05:51 +02004009static void rtl_hw_reset(struct rtl8169_private *tp)
4010{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004011 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004012
Francois Romieuffc46952012-07-06 14:19:23 +02004013 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004014}
4015
Heiner Kallweit254764e2019-01-22 22:23:41 +01004016static void rtl_request_firmware(struct rtl8169_private *tp)
Francois Romieub6ffd972011-06-17 17:00:05 +02004017{
4018 struct rtl_fw *rtl_fw;
Francois Romieub6ffd972011-06-17 17:00:05 +02004019
Heiner Kallweit254764e2019-01-22 22:23:41 +01004020 /* firmware loaded already or no firmware available */
4021 if (tp->rtl_fw || !tp->fw_name)
4022 return;
Francois Romieub6ffd972011-06-17 17:00:05 +02004023
4024 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
Heiner Kallweit47ad5932019-06-03 21:26:31 +02004025 if (!rtl_fw) {
4026 netif_warn(tp, ifup, tp->dev, "Unable to load firmware, out of memory\n");
4027 return;
4028 }
Francois Romieub6ffd972011-06-17 17:00:05 +02004029
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004030 rtl_fw->phy_write = rtl_writephy;
4031 rtl_fw->phy_read = rtl_readphy;
4032 rtl_fw->mac_mcu_write = mac_mcu_write;
4033 rtl_fw->mac_mcu_read = mac_mcu_read;
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02004034 rtl_fw->fw_name = tp->fw_name;
4035 rtl_fw->dev = tp_to_dev(tp);
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004036
Heiner Kallweit47ad5932019-06-03 21:26:31 +02004037 if (rtl_fw_request_firmware(rtl_fw))
4038 kfree(rtl_fw);
4039 else
4040 tp->rtl_fw = rtl_fw;
François Romieu953a12c2011-04-24 17:38:48 +02004041}
4042
Hayes Wang92fc43b2011-07-06 15:58:03 +08004043static void rtl_rx_close(struct rtl8169_private *tp)
4044{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004045 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004046}
4047
Francois Romieuffc46952012-07-06 14:19:23 +02004048DECLARE_RTL_COND(rtl_npq_cond)
4049{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004050 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004051}
4052
4053DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4054{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004055 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004056}
4057
françois romieue6de30d2011-01-03 15:08:37 +00004058static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004059{
4060 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004061 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004062
Hayes Wang92fc43b2011-07-06 15:58:03 +08004063 rtl_rx_close(tp);
4064
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004065 switch (tp->mac_version) {
4066 case RTL_GIGA_MAC_VER_27:
4067 case RTL_GIGA_MAC_VER_28:
4068 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004069 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004070 break;
4071 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4072 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004073 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004074 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004075 break;
4076 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004077 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004078 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004079 break;
françois romieue6de30d2011-01-03 15:08:37 +00004080 }
4081
Hayes Wang92fc43b2011-07-06 15:58:03 +08004082 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004083}
4084
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004085static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004086{
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004087 u32 val = TX_DMA_BURST << TxDMAShift |
4088 InterFrameGap << TxInterFrameGapShift;
4089
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02004090 if (rtl_is_8168evl_up(tp))
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004091 val |= TXCFG_AUTO_FIFO;
4092
4093 RTL_W32(tp, TxConfig, val);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004094}
4095
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004096static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004097{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004098 /* Low hurts. Let's disable the filtering. */
4099 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004100}
4101
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004102static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004103{
4104 /*
4105 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4106 * register to be written before TxDescAddrLow to work.
4107 * Switching from MMIO to I/O access fixes the issue as well.
4108 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004109 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4110 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4111 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4112 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004113}
4114
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004115static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004116{
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004117 u32 val;
Francois Romieu6dccd162007-02-13 23:38:05 +01004118
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004119 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4120 val = 0x000fff00;
4121 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
4122 val = 0x00ffff00;
4123 else
4124 return;
4125
4126 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
4127 val |= 0xff;
4128
4129 RTL_W32(tp, 0x7c, val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004130}
4131
Francois Romieue6b763e2012-03-08 09:35:39 +01004132static void rtl_set_rx_mode(struct net_device *dev)
4133{
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004134 u32 rx_mode = AcceptBroadcast | AcceptMyPhys | AcceptMulticast;
4135 /* Multicast hash filter */
4136 u32 mc_filter[2] = { 0xffffffff, 0xffffffff };
Francois Romieue6b763e2012-03-08 09:35:39 +01004137 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004138 u32 tmp;
Francois Romieue6b763e2012-03-08 09:35:39 +01004139
4140 if (dev->flags & IFF_PROMISC) {
4141 /* Unconditionally log net taps. */
4142 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004143 rx_mode |= AcceptAllPhys;
4144 } else if (netdev_mc_count(dev) > MC_FILTER_LIMIT ||
4145 dev->flags & IFF_ALLMULTI ||
4146 tp->mac_version == RTL_GIGA_MAC_VER_35) {
4147 /* accept all multicasts */
4148 } else if (netdev_mc_empty(dev)) {
4149 rx_mode &= ~AcceptMulticast;
Francois Romieue6b763e2012-03-08 09:35:39 +01004150 } else {
4151 struct netdev_hw_addr *ha;
4152
Francois Romieue6b763e2012-03-08 09:35:39 +01004153 mc_filter[1] = mc_filter[0] = 0;
4154 netdev_for_each_mc_addr(ha, dev) {
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004155 u32 bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4156 mc_filter[bit_nr >> 5] |= BIT(bit_nr & 31);
4157 }
4158
4159 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4160 tmp = mc_filter[0];
4161 mc_filter[0] = swab32(mc_filter[1]);
4162 mc_filter[1] = swab32(tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004163 }
4164 }
4165
4166 if (dev->features & NETIF_F_RXALL)
4167 rx_mode |= (AcceptErr | AcceptRunt);
4168
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004169 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4170 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004171
Heiner Kallweit81cd17a2019-07-24 23:34:45 +02004172 tmp = RTL_R32(tp, RxConfig);
4173 RTL_W32(tp, RxConfig, (tmp & ~RX_CONFIG_ACCEPT_MASK) | rx_mode);
Francois Romieue6b763e2012-03-08 09:35:39 +01004174}
4175
Francois Romieuffc46952012-07-06 14:19:23 +02004176DECLARE_RTL_COND(rtl_csiar_cond)
4177{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004178 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004179}
4180
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004181static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004182{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004183 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4184
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004185 RTL_W32(tp, CSIDR, value);
4186 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004187 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004188
Francois Romieuffc46952012-07-06 14:19:23 +02004189 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004190}
4191
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004192static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004193{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004194 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4195
4196 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4197 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004198
Francois Romieuffc46952012-07-06 14:19:23 +02004199 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004200 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004201}
4202
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004203static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004204{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004205 struct pci_dev *pdev = tp->pci_dev;
4206 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004207
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004208 /* According to Realtek the value at config space address 0x070f
4209 * controls the L0s/L1 entrance latency. We try standard ECAM access
4210 * first and if it fails fall back to CSI.
4211 */
4212 if (pdev->cfg_size > 0x070f &&
4213 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4214 return;
4215
4216 netdev_notice_once(tp->dev,
4217 "No native access to PCI extended config space, falling back to CSI\n");
4218 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4219 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004220}
4221
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004222static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004223{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004224 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004225}
4226
4227struct ephy_info {
4228 unsigned int offset;
4229 u16 mask;
4230 u16 bits;
4231};
4232
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004233static void __rtl_ephy_init(struct rtl8169_private *tp,
4234 const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004235{
4236 u16 w;
4237
4238 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004239 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4240 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004241 e++;
4242 }
4243}
4244
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004245#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))
4246
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004247static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004248{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004249 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004250 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004251}
4252
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004253static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004254{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004255 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004256 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004257}
4258
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004259static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
hayeswangb51ecea2014-07-09 14:52:51 +08004260{
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004261 /* work around an issue when PCI reset occurs during L2/L3 state */
4262 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
hayeswangb51ecea2014-07-09 14:52:51 +08004263}
4264
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004265static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4266{
Heiner Kallweit62b1b3b2019-06-18 23:14:50 +02004267 /* Don't enable ASPM in the chip if OS can't control ASPM */
4268 if (enable && tp->aspm_manageable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004269 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004270 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004271 } else {
4272 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4273 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4274 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004275
4276 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004277}
4278
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004279static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
4280 u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
4281{
4282 /* Usage of dynamic vs. static FIFO is controlled by bit
4283 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
4284 */
4285 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
4286 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
4287}
4288
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004289static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
4290 u8 low, u8 high)
4291{
4292 /* FIFO thresholds for pause flow control */
4293 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
4294 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
4295}
4296
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004297static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004298{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004299 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004300
françois romieufaf1e782013-02-27 13:01:57 +00004301 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004302 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004303 PCI_EXP_DEVCTL_NOSNOOP_EN);
4304 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004305}
4306
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004307static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004308{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004309 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004310
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004311 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004312}
4313
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004314static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004315{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004316 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004317
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004318 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004319
françois romieufaf1e782013-02-27 13:01:57 +00004320 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004321 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004322
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004323 rtl_disable_clock_request(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004324}
4325
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004326static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004327{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004328 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004329 { 0x01, 0, 0x0001 },
4330 { 0x02, 0x0800, 0x1000 },
4331 { 0x03, 0, 0x0042 },
4332 { 0x06, 0x0080, 0x0000 },
4333 { 0x07, 0, 0x2000 }
4334 };
4335
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004336 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004337
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004338 rtl_ephy_init(tp, e_info_8168cp);
Francois Romieub726e492008-06-28 12:22:59 +02004339
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004340 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004341}
4342
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004343static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004344{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004345 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004346
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004347 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004348
françois romieufaf1e782013-02-27 13:01:57 +00004349 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004350 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004351}
4352
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004353static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004354{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004355 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004356
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004357 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004358
4359 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004360 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004361
françois romieufaf1e782013-02-27 13:01:57 +00004362 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004363 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004364}
4365
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004366static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004367{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004368 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004369 { 0x02, 0x0800, 0x1000 },
4370 { 0x03, 0, 0x0002 },
4371 { 0x06, 0x0080, 0x0000 }
4372 };
4373
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004374 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004375
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004376 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004377
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004378 rtl_ephy_init(tp, e_info_8168c_1);
Francois Romieub726e492008-06-28 12:22:59 +02004379
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004380 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004381}
4382
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004383static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004384{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004385 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004386 { 0x01, 0, 0x0001 },
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004387 { 0x03, 0x0400, 0x0020 }
Francois Romieub726e492008-06-28 12:22:59 +02004388 };
4389
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004390 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004391
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004392 rtl_ephy_init(tp, e_info_8168c_2);
Francois Romieub726e492008-06-28 12:22:59 +02004393
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004394 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004395}
4396
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004397static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004398{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004399 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004400}
4401
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004402static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004403{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004404 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004405
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004406 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004407}
4408
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004409static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004410{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004411 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004412
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004413 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004414
françois romieufaf1e782013-02-27 13:01:57 +00004415 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004416 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004417}
4418
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004419static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004420{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004421 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004422
françois romieufaf1e782013-02-27 13:01:57 +00004423 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004424 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004425
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004426 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004427}
4428
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004429static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004430{
4431 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004432 { 0x0b, 0x0000, 0x0048 },
4433 { 0x19, 0x0020, 0x0050 },
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004434 { 0x0c, 0x0100, 0x0020 },
4435 { 0x10, 0x0004, 0x0000 },
françois romieue6de30d2011-01-03 15:08:37 +00004436 };
françois romieue6de30d2011-01-03 15:08:37 +00004437
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004438 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004439
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004440 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00004441
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004442 rtl_ephy_init(tp, e_info_8168d_4);
françois romieue6de30d2011-01-03 15:08:37 +00004443
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004444 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004445}
4446
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004447static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00004448{
Hayes Wang70090422011-07-06 15:58:06 +08004449 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00004450 { 0x00, 0x0200, 0x0100 },
4451 { 0x00, 0x0000, 0x0004 },
4452 { 0x06, 0x0002, 0x0001 },
4453 { 0x06, 0x0000, 0x0030 },
4454 { 0x07, 0x0000, 0x2000 },
4455 { 0x00, 0x0000, 0x0020 },
4456 { 0x03, 0x5800, 0x2000 },
4457 { 0x03, 0x0000, 0x0001 },
4458 { 0x01, 0x0800, 0x1000 },
4459 { 0x07, 0x0000, 0x4000 },
4460 { 0x1e, 0x0000, 0x2000 },
4461 { 0x19, 0xffff, 0xfe6c },
4462 { 0x0a, 0x0000, 0x0040 }
4463 };
4464
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004465 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004466
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004467 rtl_ephy_init(tp, e_info_8168e_1);
hayeswang01dc7fe2011-03-21 01:50:28 +00004468
françois romieufaf1e782013-02-27 13:01:57 +00004469 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004470 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00004471
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004472 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004473
4474 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004475 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
4476 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004477
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004478 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004479}
4480
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004481static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08004482{
4483 static const struct ephy_info e_info_8168e_2[] = {
4484 { 0x09, 0x0000, 0x0080 },
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004485 { 0x19, 0x0000, 0x0224 },
4486 { 0x00, 0x0000, 0x0004 },
4487 { 0x0c, 0x3df0, 0x0200 },
Hayes Wang70090422011-07-06 15:58:06 +08004488 };
4489
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004490 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08004491
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004492 rtl_ephy_init(tp, e_info_8168e_2);
Hayes Wang70090422011-07-06 15:58:06 +08004493
françois romieufaf1e782013-02-27 13:01:57 +00004494 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004495 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08004496
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004497 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4498 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004499 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004500 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4501 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004502 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004503 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang70090422011-07-06 15:58:06 +08004504
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004505 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004506
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004507 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08004508
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004509 rtl8168_config_eee_mac(tp);
4510
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004511 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4512 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4513 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02004514
4515 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08004516}
4517
Hayes Wang5f886e02012-03-30 14:33:03 +08004518static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08004519{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004520 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004521
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004522 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08004523
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004524 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4525 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004526 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004527 rtl_reset_packet_filter(tp);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004528 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
4529 rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004530 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4531 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
Hayes Wangc2218922011-09-06 16:55:18 +08004532
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004533 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004534
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004535 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
4536 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4537 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4538 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004539
4540 rtl8168_config_eee_mac(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004541}
4542
Hayes Wang5f886e02012-03-30 14:33:03 +08004543static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
4544{
Hayes Wang5f886e02012-03-30 14:33:03 +08004545 static const struct ephy_info e_info_8168f_1[] = {
4546 { 0x06, 0x00c0, 0x0020 },
4547 { 0x08, 0x0001, 0x0002 },
4548 { 0x09, 0x0000, 0x0080 },
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004549 { 0x19, 0x0000, 0x0224 },
4550 { 0x00, 0x0000, 0x0004 },
4551 { 0x0c, 0x3df0, 0x0200 },
Hayes Wang5f886e02012-03-30 14:33:03 +08004552 };
4553
4554 rtl_hw_start_8168f(tp);
4555
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004556 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wang5f886e02012-03-30 14:33:03 +08004557
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004558 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang5f886e02012-03-30 14:33:03 +08004559}
4560
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004561static void rtl_hw_start_8411(struct rtl8169_private *tp)
4562{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004563 static const struct ephy_info e_info_8168f_1[] = {
4564 { 0x06, 0x00c0, 0x0020 },
4565 { 0x0f, 0xffff, 0x5200 },
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004566 { 0x19, 0x0000, 0x0224 },
4567 { 0x00, 0x0000, 0x0004 },
4568 { 0x0c, 0x3df0, 0x0200 },
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004569 };
4570
4571 rtl_hw_start_8168f(tp);
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004572 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004573
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004574 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004575
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004576 rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004577}
4578
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004579static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08004580{
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004581 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004582 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Hayes Wangc5583862012-07-02 17:23:22 +08004583
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004584 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08004585
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004586 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08004587
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004588 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004589 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
Hayes Wangc5583862012-07-02 17:23:22 +08004590
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004591 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08004592
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004593 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4594 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08004595
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004596 rtl8168_config_eee_mac(tp);
4597
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004598 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004599 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
hayeswangb51ecea2014-07-09 14:52:51 +08004600
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004601 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08004602}
4603
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004604static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
4605{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004606 static const struct ephy_info e_info_8168g_1[] = {
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004607 { 0x00, 0x0008, 0x0000 },
4608 { 0x0c, 0x3ff0, 0x0820 },
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004609 { 0x1e, 0x0000, 0x0001 },
4610 { 0x19, 0x8000, 0x0000 }
4611 };
4612
4613 rtl_hw_start_8168g(tp);
4614
4615 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004616 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004617 rtl_ephy_init(tp, e_info_8168g_1);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004618 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004619}
4620
hayeswang57538c42013-04-01 22:23:40 +00004621static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
4622{
hayeswang57538c42013-04-01 22:23:40 +00004623 static const struct ephy_info e_info_8168g_2[] = {
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004624 { 0x00, 0x0008, 0x0000 },
4625 { 0x0c, 0x3ff0, 0x0820 },
4626 { 0x19, 0xffff, 0x7c00 },
4627 { 0x1e, 0xffff, 0x20eb },
4628 { 0x0d, 0xffff, 0x1666 },
4629 { 0x00, 0xffff, 0x10a3 },
4630 { 0x06, 0xffff, 0xf050 },
4631 { 0x04, 0x0000, 0x0010 },
4632 { 0x1d, 0x4000, 0x0000 },
hayeswang57538c42013-04-01 22:23:40 +00004633 };
4634
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004635 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00004636
4637 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004638 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4639 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004640 rtl_ephy_init(tp, e_info_8168g_2);
hayeswang57538c42013-04-01 22:23:40 +00004641}
4642
hayeswang45dd95c2013-07-08 17:09:01 +08004643static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
4644{
hayeswang45dd95c2013-07-08 17:09:01 +08004645 static const struct ephy_info e_info_8411_2[] = {
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004646 { 0x00, 0x0008, 0x0000 },
4647 { 0x0c, 0x37d0, 0x0820 },
4648 { 0x1e, 0x0000, 0x0001 },
4649 { 0x19, 0x8021, 0x0000 },
4650 { 0x1e, 0x0000, 0x2000 },
4651 { 0x0d, 0x0100, 0x0200 },
4652 { 0x00, 0x0000, 0x0080 },
4653 { 0x06, 0x0000, 0x0010 },
4654 { 0x04, 0x0000, 0x0010 },
4655 { 0x1d, 0x0000, 0x4000 },
hayeswang45dd95c2013-07-08 17:09:01 +08004656 };
4657
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004658 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08004659
4660 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004661 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004662 rtl_ephy_init(tp, e_info_8411_2);
Heiner Kallweitfe4e8db02019-07-13 13:45:47 +02004663
4664 /* The following Realtek-provided magic fixes an issue with the RX unit
4665 * getting confused after the PHY having been powered-down.
4666 */
4667 r8168_mac_ocp_write(tp, 0xFC28, 0x0000);
4668 r8168_mac_ocp_write(tp, 0xFC2A, 0x0000);
4669 r8168_mac_ocp_write(tp, 0xFC2C, 0x0000);
4670 r8168_mac_ocp_write(tp, 0xFC2E, 0x0000);
4671 r8168_mac_ocp_write(tp, 0xFC30, 0x0000);
4672 r8168_mac_ocp_write(tp, 0xFC32, 0x0000);
4673 r8168_mac_ocp_write(tp, 0xFC34, 0x0000);
4674 r8168_mac_ocp_write(tp, 0xFC36, 0x0000);
4675 mdelay(3);
4676 r8168_mac_ocp_write(tp, 0xFC26, 0x0000);
4677
4678 r8168_mac_ocp_write(tp, 0xF800, 0xE008);
4679 r8168_mac_ocp_write(tp, 0xF802, 0xE00A);
4680 r8168_mac_ocp_write(tp, 0xF804, 0xE00C);
4681 r8168_mac_ocp_write(tp, 0xF806, 0xE00E);
4682 r8168_mac_ocp_write(tp, 0xF808, 0xE027);
4683 r8168_mac_ocp_write(tp, 0xF80A, 0xE04F);
4684 r8168_mac_ocp_write(tp, 0xF80C, 0xE05E);
4685 r8168_mac_ocp_write(tp, 0xF80E, 0xE065);
4686 r8168_mac_ocp_write(tp, 0xF810, 0xC602);
4687 r8168_mac_ocp_write(tp, 0xF812, 0xBE00);
4688 r8168_mac_ocp_write(tp, 0xF814, 0x0000);
4689 r8168_mac_ocp_write(tp, 0xF816, 0xC502);
4690 r8168_mac_ocp_write(tp, 0xF818, 0xBD00);
4691 r8168_mac_ocp_write(tp, 0xF81A, 0x074C);
4692 r8168_mac_ocp_write(tp, 0xF81C, 0xC302);
4693 r8168_mac_ocp_write(tp, 0xF81E, 0xBB00);
4694 r8168_mac_ocp_write(tp, 0xF820, 0x080A);
4695 r8168_mac_ocp_write(tp, 0xF822, 0x6420);
4696 r8168_mac_ocp_write(tp, 0xF824, 0x48C2);
4697 r8168_mac_ocp_write(tp, 0xF826, 0x8C20);
4698 r8168_mac_ocp_write(tp, 0xF828, 0xC516);
4699 r8168_mac_ocp_write(tp, 0xF82A, 0x64A4);
4700 r8168_mac_ocp_write(tp, 0xF82C, 0x49C0);
4701 r8168_mac_ocp_write(tp, 0xF82E, 0xF009);
4702 r8168_mac_ocp_write(tp, 0xF830, 0x74A2);
4703 r8168_mac_ocp_write(tp, 0xF832, 0x8CA5);
4704 r8168_mac_ocp_write(tp, 0xF834, 0x74A0);
4705 r8168_mac_ocp_write(tp, 0xF836, 0xC50E);
4706 r8168_mac_ocp_write(tp, 0xF838, 0x9CA2);
4707 r8168_mac_ocp_write(tp, 0xF83A, 0x1C11);
4708 r8168_mac_ocp_write(tp, 0xF83C, 0x9CA0);
4709 r8168_mac_ocp_write(tp, 0xF83E, 0xE006);
4710 r8168_mac_ocp_write(tp, 0xF840, 0x74F8);
4711 r8168_mac_ocp_write(tp, 0xF842, 0x48C4);
4712 r8168_mac_ocp_write(tp, 0xF844, 0x8CF8);
4713 r8168_mac_ocp_write(tp, 0xF846, 0xC404);
4714 r8168_mac_ocp_write(tp, 0xF848, 0xBC00);
4715 r8168_mac_ocp_write(tp, 0xF84A, 0xC403);
4716 r8168_mac_ocp_write(tp, 0xF84C, 0xBC00);
4717 r8168_mac_ocp_write(tp, 0xF84E, 0x0BF2);
4718 r8168_mac_ocp_write(tp, 0xF850, 0x0C0A);
4719 r8168_mac_ocp_write(tp, 0xF852, 0xE434);
4720 r8168_mac_ocp_write(tp, 0xF854, 0xD3C0);
4721 r8168_mac_ocp_write(tp, 0xF856, 0x49D9);
4722 r8168_mac_ocp_write(tp, 0xF858, 0xF01F);
4723 r8168_mac_ocp_write(tp, 0xF85A, 0xC526);
4724 r8168_mac_ocp_write(tp, 0xF85C, 0x64A5);
4725 r8168_mac_ocp_write(tp, 0xF85E, 0x1400);
4726 r8168_mac_ocp_write(tp, 0xF860, 0xF007);
4727 r8168_mac_ocp_write(tp, 0xF862, 0x0C01);
4728 r8168_mac_ocp_write(tp, 0xF864, 0x8CA5);
4729 r8168_mac_ocp_write(tp, 0xF866, 0x1C15);
4730 r8168_mac_ocp_write(tp, 0xF868, 0xC51B);
4731 r8168_mac_ocp_write(tp, 0xF86A, 0x9CA0);
4732 r8168_mac_ocp_write(tp, 0xF86C, 0xE013);
4733 r8168_mac_ocp_write(tp, 0xF86E, 0xC519);
4734 r8168_mac_ocp_write(tp, 0xF870, 0x74A0);
4735 r8168_mac_ocp_write(tp, 0xF872, 0x48C4);
4736 r8168_mac_ocp_write(tp, 0xF874, 0x8CA0);
4737 r8168_mac_ocp_write(tp, 0xF876, 0xC516);
4738 r8168_mac_ocp_write(tp, 0xF878, 0x74A4);
4739 r8168_mac_ocp_write(tp, 0xF87A, 0x48C8);
4740 r8168_mac_ocp_write(tp, 0xF87C, 0x48CA);
4741 r8168_mac_ocp_write(tp, 0xF87E, 0x9CA4);
4742 r8168_mac_ocp_write(tp, 0xF880, 0xC512);
4743 r8168_mac_ocp_write(tp, 0xF882, 0x1B00);
4744 r8168_mac_ocp_write(tp, 0xF884, 0x9BA0);
4745 r8168_mac_ocp_write(tp, 0xF886, 0x1B1C);
4746 r8168_mac_ocp_write(tp, 0xF888, 0x483F);
4747 r8168_mac_ocp_write(tp, 0xF88A, 0x9BA2);
4748 r8168_mac_ocp_write(tp, 0xF88C, 0x1B04);
4749 r8168_mac_ocp_write(tp, 0xF88E, 0xC508);
4750 r8168_mac_ocp_write(tp, 0xF890, 0x9BA0);
4751 r8168_mac_ocp_write(tp, 0xF892, 0xC505);
4752 r8168_mac_ocp_write(tp, 0xF894, 0xBD00);
4753 r8168_mac_ocp_write(tp, 0xF896, 0xC502);
4754 r8168_mac_ocp_write(tp, 0xF898, 0xBD00);
4755 r8168_mac_ocp_write(tp, 0xF89A, 0x0300);
4756 r8168_mac_ocp_write(tp, 0xF89C, 0x051E);
4757 r8168_mac_ocp_write(tp, 0xF89E, 0xE434);
4758 r8168_mac_ocp_write(tp, 0xF8A0, 0xE018);
4759 r8168_mac_ocp_write(tp, 0xF8A2, 0xE092);
4760 r8168_mac_ocp_write(tp, 0xF8A4, 0xDE20);
4761 r8168_mac_ocp_write(tp, 0xF8A6, 0xD3C0);
4762 r8168_mac_ocp_write(tp, 0xF8A8, 0xC50F);
4763 r8168_mac_ocp_write(tp, 0xF8AA, 0x76A4);
4764 r8168_mac_ocp_write(tp, 0xF8AC, 0x49E3);
4765 r8168_mac_ocp_write(tp, 0xF8AE, 0xF007);
4766 r8168_mac_ocp_write(tp, 0xF8B0, 0x49C0);
4767 r8168_mac_ocp_write(tp, 0xF8B2, 0xF103);
4768 r8168_mac_ocp_write(tp, 0xF8B4, 0xC607);
4769 r8168_mac_ocp_write(tp, 0xF8B6, 0xBE00);
4770 r8168_mac_ocp_write(tp, 0xF8B8, 0xC606);
4771 r8168_mac_ocp_write(tp, 0xF8BA, 0xBE00);
4772 r8168_mac_ocp_write(tp, 0xF8BC, 0xC602);
4773 r8168_mac_ocp_write(tp, 0xF8BE, 0xBE00);
4774 r8168_mac_ocp_write(tp, 0xF8C0, 0x0C4C);
4775 r8168_mac_ocp_write(tp, 0xF8C2, 0x0C28);
4776 r8168_mac_ocp_write(tp, 0xF8C4, 0x0C2C);
4777 r8168_mac_ocp_write(tp, 0xF8C6, 0xDC00);
4778 r8168_mac_ocp_write(tp, 0xF8C8, 0xC707);
4779 r8168_mac_ocp_write(tp, 0xF8CA, 0x1D00);
4780 r8168_mac_ocp_write(tp, 0xF8CC, 0x8DE2);
4781 r8168_mac_ocp_write(tp, 0xF8CE, 0x48C1);
4782 r8168_mac_ocp_write(tp, 0xF8D0, 0xC502);
4783 r8168_mac_ocp_write(tp, 0xF8D2, 0xBD00);
4784 r8168_mac_ocp_write(tp, 0xF8D4, 0x00AA);
4785 r8168_mac_ocp_write(tp, 0xF8D6, 0xE0C0);
4786 r8168_mac_ocp_write(tp, 0xF8D8, 0xC502);
4787 r8168_mac_ocp_write(tp, 0xF8DA, 0xBD00);
4788 r8168_mac_ocp_write(tp, 0xF8DC, 0x0132);
4789
4790 r8168_mac_ocp_write(tp, 0xFC26, 0x8000);
4791
4792 r8168_mac_ocp_write(tp, 0xFC2A, 0x0743);
4793 r8168_mac_ocp_write(tp, 0xFC2C, 0x0801);
4794 r8168_mac_ocp_write(tp, 0xFC2E, 0x0BE9);
4795 r8168_mac_ocp_write(tp, 0xFC30, 0x02FD);
4796 r8168_mac_ocp_write(tp, 0xFC32, 0x0C25);
4797 r8168_mac_ocp_write(tp, 0xFC34, 0x00A9);
4798 r8168_mac_ocp_write(tp, 0xFC36, 0x012D);
4799
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004800 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08004801}
4802
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004803static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
4804{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004805 static const struct ephy_info e_info_8168h_1[] = {
4806 { 0x1e, 0x0800, 0x0001 },
4807 { 0x1d, 0x0000, 0x0800 },
4808 { 0x05, 0xffff, 0x2089 },
4809 { 0x06, 0xffff, 0x5881 },
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004810 { 0x04, 0xffff, 0x854a },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004811 { 0x01, 0xffff, 0x068b }
4812 };
Heiner Kallweitef712ed2019-08-04 09:47:51 +02004813 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004814
4815 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004816 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004817 rtl_ephy_init(tp, e_info_8168h_1);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004818
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004819 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004820 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004821
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004822 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004823
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004824 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004825
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004826 rtl_reset_packet_filter(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004827
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004828 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004829
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004830 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004831
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004832 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004833
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004834 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004835
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004836 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4837 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004838
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004839 rtl8168_config_eee_mac(tp);
4840
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004841 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4842 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004843
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004844 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004845
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004846 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004847
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004848 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004849
4850 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08004851 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004852 rtl_writephy(tp, 0x1f, 0x0000);
4853 if (rg_saw_cnt > 0) {
4854 u16 sw_cnt_1ms_ini;
4855
4856 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
4857 sw_cnt_1ms_ini &= 0x0fff;
Heiner Kallweitef712ed2019-08-04 09:47:51 +02004858 r8168_mac_ocp_modify(tp, 0xd412, 0x0fff, sw_cnt_1ms_ini);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004859 }
4860
Heiner Kallweitef712ed2019-08-04 09:47:51 +02004861 r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0070);
4862 r8168_mac_ocp_modify(tp, 0xe052, 0x6000, 0x8008);
4863 r8168_mac_ocp_modify(tp, 0xe0d6, 0x01ff, 0x017f);
4864 r8168_mac_ocp_modify(tp, 0xd420, 0x0fff, 0x047f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004865
4866 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
4867 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
4868 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
4869 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004870
4871 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004872}
4873
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004874static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
4875{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08004876 rtl8168ep_stop_cmac(tp);
4877
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004878 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004879 rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004880
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004881 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004882
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004883 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004884
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004885 rtl_reset_packet_filter(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004886
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004887 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004888
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004889 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004890
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004891 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004892
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004893 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4894 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004895
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004896 rtl8168_config_eee_mac(tp);
4897
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004898 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004899
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004900 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004901
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004902 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004903}
4904
4905static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
4906{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004907 static const struct ephy_info e_info_8168ep_1[] = {
4908 { 0x00, 0xffff, 0x10ab },
4909 { 0x06, 0xffff, 0xf030 },
4910 { 0x08, 0xffff, 0x2006 },
4911 { 0x0d, 0xffff, 0x1666 },
4912 { 0x0c, 0x3ff0, 0x0000 }
4913 };
4914
4915 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004916 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004917 rtl_ephy_init(tp, e_info_8168ep_1);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004918
4919 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004920
4921 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004922}
4923
4924static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
4925{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004926 static const struct ephy_info e_info_8168ep_2[] = {
4927 { 0x00, 0xffff, 0x10a3 },
4928 { 0x19, 0xffff, 0xfc00 },
4929 { 0x1e, 0xffff, 0x20ea }
4930 };
4931
4932 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004933 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004934 rtl_ephy_init(tp, e_info_8168ep_2);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004935
4936 rtl_hw_start_8168ep(tp);
4937
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004938 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4939 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004940
4941 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004942}
4943
4944static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
4945{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004946 static const struct ephy_info e_info_8168ep_3[] = {
Heiner Kallweita7a92cf2019-08-04 09:52:33 +02004947 { 0x00, 0x0000, 0x0080 },
4948 { 0x0d, 0x0100, 0x0200 },
4949 { 0x19, 0x8021, 0x0000 },
4950 { 0x1e, 0x0000, 0x2000 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004951 };
4952
4953 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004954 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004955 rtl_ephy_init(tp, e_info_8168ep_3);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004956
4957 rtl_hw_start_8168ep(tp);
4958
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004959 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4960 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004961
Heiner Kallweitef712ed2019-08-04 09:47:51 +02004962 r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x0271);
4963 r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
4964 r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004965
4966 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004967}
4968
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004969static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02004970{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004971 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02004972 { 0x01, 0, 0x6e65 },
4973 { 0x02, 0, 0x091f },
4974 { 0x03, 0, 0xc2f9 },
4975 { 0x06, 0, 0xafb5 },
4976 { 0x07, 0, 0x0e00 },
4977 { 0x19, 0, 0xec80 },
4978 { 0x01, 0, 0x2e65 },
4979 { 0x01, 0, 0x6e65 }
4980 };
4981 u8 cfg1;
4982
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004983 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004984
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004985 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004986
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004987 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004988
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004989 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02004990 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004991 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004992
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004993 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004994 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004995 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004996
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004997 rtl_ephy_init(tp, e_info_8102e_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004998}
4999
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005000static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005001{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005002 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005003
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005004 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005005
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005006 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5007 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005008}
5009
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005010static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005011{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005012 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005013
Francois Romieufdf6fc02012-07-06 22:40:38 +02005014 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005015}
5016
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005017static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005018{
5019 static const struct ephy_info e_info_8105e_1[] = {
5020 { 0x07, 0, 0x4000 },
5021 { 0x19, 0, 0x0200 },
5022 { 0x19, 0, 0x0020 },
5023 { 0x1e, 0, 0x2000 },
5024 { 0x03, 0, 0x0001 },
5025 { 0x19, 0, 0x0100 },
5026 { 0x19, 0, 0x0004 },
5027 { 0x0a, 0, 0x0020 }
5028 };
5029
Francois Romieucecb5fd2011-04-01 10:21:07 +02005030 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005031 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005032
Francois Romieucecb5fd2011-04-01 10:21:07 +02005033 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005034 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005035
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005036 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5037 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005038
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005039 rtl_ephy_init(tp, e_info_8105e_1);
hayeswangb51ecea2014-07-09 14:52:51 +08005040
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005041 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005042}
5043
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005044static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005045{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005046 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005047 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005048}
5049
Hayes Wang7e18dca2012-03-30 14:33:02 +08005050static void rtl_hw_start_8402(struct rtl8169_private *tp)
5051{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005052 static const struct ephy_info e_info_8402[] = {
5053 { 0x19, 0xffff, 0xff64 },
5054 { 0x1e, 0, 0x4000 }
5055 };
5056
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005057 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005058
5059 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005060 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005061
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005062 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005063
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005064 rtl_ephy_init(tp, e_info_8402);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005065
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005066 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005067
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005068 rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005069 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005070 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5071 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
5072 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
hayeswangb51ecea2014-07-09 14:52:51 +08005073
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005074 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005075}
5076
Hayes Wang5598bfe2012-07-02 17:23:21 +08005077static void rtl_hw_start_8106(struct rtl8169_private *tp)
5078{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005079 rtl_hw_aspm_clkreq_enable(tp, false);
5080
Hayes Wang5598bfe2012-07-02 17:23:21 +08005081 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005082 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005083
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005084 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5085 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5086 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005087
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005088 rtl_pcie_state_l2l3_disable(tp);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005089 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005090}
5091
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02005092DECLARE_RTL_COND(rtl_mac_ocp_e00e_cond)
5093{
5094 return r8168_mac_ocp_read(tp, 0xe00e) & BIT(13);
5095}
5096
5097static void rtl_hw_start_8125_common(struct rtl8169_private *tp)
5098{
5099 rtl_pcie_state_l2l3_disable(tp);
5100
5101 RTL_W16(tp, 0x382, 0x221b);
5102 RTL_W8(tp, 0x4500, 0);
5103 RTL_W16(tp, 0x4800, 0);
5104
5105 /* disable UPS */
5106 r8168_mac_ocp_modify(tp, 0xd40a, 0x0010, 0x0000);
5107
5108 RTL_W8(tp, Config1, RTL_R8(tp, Config1) & ~0x10);
5109
5110 r8168_mac_ocp_write(tp, 0xc140, 0xffff);
5111 r8168_mac_ocp_write(tp, 0xc142, 0xffff);
5112
5113 r8168_mac_ocp_modify(tp, 0xd3e2, 0x0fff, 0x03a9);
5114 r8168_mac_ocp_modify(tp, 0xd3e4, 0x00ff, 0x0000);
5115 r8168_mac_ocp_modify(tp, 0xe860, 0x0000, 0x0080);
5116
5117 /* disable new tx descriptor format */
5118 r8168_mac_ocp_modify(tp, 0xeb58, 0x0001, 0x0000);
5119
5120 r8168_mac_ocp_modify(tp, 0xe614, 0x0700, 0x0400);
5121 r8168_mac_ocp_modify(tp, 0xe63e, 0x0c30, 0x0020);
5122 r8168_mac_ocp_modify(tp, 0xc0b4, 0x0000, 0x000c);
5123 r8168_mac_ocp_modify(tp, 0xeb6a, 0x00ff, 0x0033);
5124 r8168_mac_ocp_modify(tp, 0xeb50, 0x03e0, 0x0040);
5125 r8168_mac_ocp_modify(tp, 0xe056, 0x00f0, 0x0030);
5126 r8168_mac_ocp_modify(tp, 0xe040, 0x1000, 0x0000);
5127 r8168_mac_ocp_modify(tp, 0xe0c0, 0x4f0f, 0x4403);
5128 r8168_mac_ocp_modify(tp, 0xe052, 0x0080, 0x0067);
5129 r8168_mac_ocp_modify(tp, 0xc0ac, 0x0080, 0x1f00);
5130 r8168_mac_ocp_modify(tp, 0xd430, 0x0fff, 0x047f);
5131 r8168_mac_ocp_modify(tp, 0xe84c, 0x0000, 0x00c0);
5132 r8168_mac_ocp_modify(tp, 0xea1c, 0x0004, 0x0000);
5133 r8168_mac_ocp_modify(tp, 0xeb54, 0x0000, 0x0001);
5134 udelay(1);
5135 r8168_mac_ocp_modify(tp, 0xeb54, 0x0001, 0x0000);
5136 RTL_W16(tp, 0x1880, RTL_R16(tp, 0x1880) & ~0x0030);
5137
5138 r8168_mac_ocp_write(tp, 0xe098, 0xc302);
5139
5140 rtl_udelay_loop_wait_low(tp, &rtl_mac_ocp_e00e_cond, 1000, 10);
5141
5142 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5143 udelay(10);
5144}
5145
5146static void rtl_hw_start_8125_1(struct rtl8169_private *tp)
5147{
5148 static const struct ephy_info e_info_8125_1[] = {
5149 { 0x01, 0xffff, 0xa812 },
5150 { 0x09, 0xffff, 0x520c },
5151 { 0x04, 0xffff, 0xd000 },
5152 { 0x0d, 0xffff, 0xf702 },
5153 { 0x0a, 0xffff, 0x8653 },
5154 { 0x06, 0xffff, 0x001e },
5155 { 0x08, 0xffff, 0x3595 },
5156 { 0x20, 0xffff, 0x9455 },
5157 { 0x21, 0xffff, 0x99ff },
5158 { 0x02, 0xffff, 0x6046 },
5159 { 0x29, 0xffff, 0xfe00 },
5160 { 0x23, 0xffff, 0xab62 },
5161
5162 { 0x41, 0xffff, 0xa80c },
5163 { 0x49, 0xffff, 0x520c },
5164 { 0x44, 0xffff, 0xd000 },
5165 { 0x4d, 0xffff, 0xf702 },
5166 { 0x4a, 0xffff, 0x8653 },
5167 { 0x46, 0xffff, 0x001e },
5168 { 0x48, 0xffff, 0x3595 },
5169 { 0x60, 0xffff, 0x9455 },
5170 { 0x61, 0xffff, 0x99ff },
5171 { 0x42, 0xffff, 0x6046 },
5172 { 0x69, 0xffff, 0xfe00 },
5173 { 0x63, 0xffff, 0xab62 },
5174 };
5175
5176 rtl_set_def_aspm_entry_latency(tp);
5177
5178 /* disable aspm and clock request before access ephy */
5179 rtl_hw_aspm_clkreq_enable(tp, false);
5180 rtl_ephy_init(tp, e_info_8125_1);
5181
5182 rtl_hw_start_8125_common(tp);
5183}
5184
5185static void rtl_hw_start_8125_2(struct rtl8169_private *tp)
5186{
5187 static const struct ephy_info e_info_8125_2[] = {
5188 { 0x04, 0xffff, 0xd000 },
5189 { 0x0a, 0xffff, 0x8653 },
5190 { 0x23, 0xffff, 0xab66 },
5191 { 0x20, 0xffff, 0x9455 },
5192 { 0x21, 0xffff, 0x99ff },
5193 { 0x29, 0xffff, 0xfe04 },
5194
5195 { 0x44, 0xffff, 0xd000 },
5196 { 0x4a, 0xffff, 0x8653 },
5197 { 0x63, 0xffff, 0xab66 },
5198 { 0x60, 0xffff, 0x9455 },
5199 { 0x61, 0xffff, 0x99ff },
5200 { 0x69, 0xffff, 0xfe04 },
5201 };
5202
5203 rtl_set_def_aspm_entry_latency(tp);
5204
5205 /* disable aspm and clock request before access ephy */
5206 rtl_hw_aspm_clkreq_enable(tp, false);
5207 rtl_ephy_init(tp, e_info_8125_2);
5208
5209 rtl_hw_start_8125_common(tp);
5210}
5211
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005212static void rtl_hw_config(struct rtl8169_private *tp)
5213{
5214 static const rtl_generic_fct hw_configs[] = {
5215 [RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
5216 [RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
5217 [RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
5218 [RTL_GIGA_MAC_VER_10] = NULL,
5219 [RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168bb,
5220 [RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168bef,
5221 [RTL_GIGA_MAC_VER_13] = NULL,
5222 [RTL_GIGA_MAC_VER_14] = NULL,
5223 [RTL_GIGA_MAC_VER_15] = NULL,
5224 [RTL_GIGA_MAC_VER_16] = NULL,
5225 [RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168bef,
5226 [RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
5227 [RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
5228 [RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
5229 [RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
5230 [RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
5231 [RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
5232 [RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
5233 [RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
5234 [RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
5235 [RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
5236 [RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
5237 [RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
5238 [RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
5239 [RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168dp,
5240 [RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
5241 [RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
5242 [RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
5243 [RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
5244 [RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
5245 [RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
5246 [RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
5247 [RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
5248 [RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
5249 [RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
5250 [RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
5251 [RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
5252 [RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
5253 [RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
5254 [RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
5255 [RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
5256 [RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
5257 [RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
5258 [RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
5259 [RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02005260 [RTL_GIGA_MAC_VER_60] = rtl_hw_start_8125_1,
5261 [RTL_GIGA_MAC_VER_61] = rtl_hw_start_8125_2,
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005262 };
5263
5264 if (hw_configs[tp->mac_version])
5265 hw_configs[tp->mac_version](tp);
5266}
5267
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02005268static void rtl_hw_start_8125(struct rtl8169_private *tp)
5269{
5270 int i;
5271
5272 /* disable interrupt coalescing */
5273 for (i = 0xa00; i < 0xb00; i += 4)
5274 RTL_W32(tp, i, 0);
5275
5276 rtl_hw_config(tp);
5277}
5278
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005279static void rtl_hw_start_8168(struct rtl8169_private *tp)
5280{
Francois Romieucecb5fd2011-04-01 10:21:07 +02005281 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005282 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005283 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005284 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005285
Heiner Kallweit272b2262019-06-14 07:55:21 +02005286 if (rtl_is_8168evl_up(tp))
5287 RTL_W8(tp, MaxTxPacketSize, EarlySize);
5288 else
5289 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005290
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005291 rtl_hw_config(tp);
Heiner Kallweitbcf2b862019-08-28 22:26:13 +02005292
5293 /* disable interrupt coalescing */
5294 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005295}
5296
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005297static void rtl_hw_start_8169(struct rtl8169_private *tp)
5298{
5299 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
5300 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
5301
5302 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
5303
5304 tp->cp_cmd |= PCIMulRW;
5305
5306 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5307 tp->mac_version == RTL_GIGA_MAC_VER_03) {
5308 netif_dbg(tp, drv, tp->dev,
5309 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
5310 tp->cp_cmd |= (1 << 14);
5311 }
5312
5313 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5314
5315 rtl8169_set_magic_reg(tp, tp->mac_version);
5316
5317 RTL_W32(tp, RxMissed, 0);
Heiner Kallweitbcf2b862019-08-28 22:26:13 +02005318
5319 /* disable interrupt coalescing */
5320 RTL_W16(tp, IntrMitigate, 0x0000);
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005321}
5322
5323static void rtl_hw_start(struct rtl8169_private *tp)
5324{
5325 rtl_unlock_config_regs(tp);
5326
5327 tp->cp_cmd &= CPCMD_MASK;
5328 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5329
5330 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
5331 rtl_hw_start_8169(tp);
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02005332 else if (rtl_is_8125(tp))
5333 rtl_hw_start_8125(tp);
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005334 else
5335 rtl_hw_start_8168(tp);
5336
5337 rtl_set_rx_max_size(tp);
5338 rtl_set_rx_tx_desc_registers(tp);
5339 rtl_lock_config_regs(tp);
5340
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005341 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
Heiner Kallweit73660162019-08-28 22:26:51 +02005342 RTL_R16(tp, CPlusCmd);
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005343 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
5344 rtl_init_rxcfg(tp);
5345 rtl_set_tx_config_registers(tp);
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005346 rtl_set_rx_mode(tp->dev);
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005347 rtl_irq_enable(tp);
5348}
5349
Linus Torvalds1da177e2005-04-16 15:20:36 -07005350static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5351{
Francois Romieud58d46b2011-05-03 16:38:29 +02005352 struct rtl8169_private *tp = netdev_priv(dev);
5353
Francois Romieud58d46b2011-05-03 16:38:29 +02005354 if (new_mtu > ETH_DATA_LEN)
5355 rtl_hw_jumbo_enable(tp);
5356 else
5357 rtl_hw_jumbo_disable(tp);
5358
Linus Torvalds1da177e2005-04-16 15:20:36 -07005359 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005360 netdev_update_features(dev);
5361
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005362 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005363}
5364
5365static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5366{
Al Viro95e09182007-12-22 18:55:39 +00005367 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005368 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5369}
5370
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005371static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005372{
5373 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5374
Alexander Duycka0750132014-12-11 15:02:17 -08005375 /* Force memory writes to complete before releasing descriptor */
5376 dma_wmb();
5377
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005378 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005379}
5380
Heiner Kallweit32879f02019-08-07 21:38:22 +02005381static struct page *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5382 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005383{
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005384 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005385 int node = dev_to_node(d);
Heiner Kallweit32879f02019-08-07 21:38:22 +02005386 dma_addr_t mapping;
5387 struct page *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005388
Heiner Kallweit32879f02019-08-07 21:38:22 +02005389 data = alloc_pages_node(node, GFP_KERNEL, get_order(R8169_RX_BUF_SIZE));
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005390 if (!data)
5391 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005392
Heiner Kallweit32879f02019-08-07 21:38:22 +02005393 mapping = dma_map_page(d, data, 0, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005394 if (unlikely(dma_mapping_error(d, mapping))) {
5395 if (net_ratelimit())
5396 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Heiner Kallweit32879f02019-08-07 21:38:22 +02005397 __free_pages(data, get_order(R8169_RX_BUF_SIZE));
5398 return NULL;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005399 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005400
Heiner Kallweitd731af72018-04-17 23:26:41 +02005401 desc->addr = cpu_to_le64(mapping);
5402 rtl8169_mark_to_asic(desc);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005403
Heiner Kallweit32879f02019-08-07 21:38:22 +02005404 return data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005405}
5406
5407static void rtl8169_rx_clear(struct rtl8169_private *tp)
5408{
Francois Romieu07d3f512007-02-21 22:40:46 +01005409 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005410
Heiner Kallweiteb2e7f02019-08-09 22:59:07 +02005411 for (i = 0; i < NUM_RX_DESC && tp->Rx_databuff[i]; i++) {
5412 dma_unmap_page(tp_to_dev(tp),
5413 le64_to_cpu(tp->RxDescArray[i].addr),
5414 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
5415 __free_pages(tp->Rx_databuff[i], get_order(R8169_RX_BUF_SIZE));
5416 tp->Rx_databuff[i] = NULL;
5417 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005418 }
5419}
5420
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005421static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005422{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005423 desc->opts1 |= cpu_to_le32(RingEnd);
5424}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005425
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005426static int rtl8169_rx_fill(struct rtl8169_private *tp)
5427{
5428 unsigned int i;
5429
5430 for (i = 0; i < NUM_RX_DESC; i++) {
Heiner Kallweit32879f02019-08-07 21:38:22 +02005431 struct page *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005432
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005433 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005434 if (!data) {
5435 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005436 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005437 }
5438 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005439 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005440
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005441 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5442 return 0;
5443
5444err_out:
5445 rtl8169_rx_clear(tp);
5446 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005447}
5448
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005449static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005450{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005451 rtl8169_init_ring_indexes(tp);
5452
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005453 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5454 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005455
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005456 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005457}
5458
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005459static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005460 struct TxDesc *desc)
5461{
5462 unsigned int len = tx_skb->len;
5463
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005464 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5465
Linus Torvalds1da177e2005-04-16 15:20:36 -07005466 desc->opts1 = 0x00;
5467 desc->opts2 = 0x00;
5468 desc->addr = 0x00;
5469 tx_skb->len = 0;
5470}
5471
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005472static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5473 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005474{
5475 unsigned int i;
5476
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005477 for (i = 0; i < n; i++) {
5478 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005479 struct ring_info *tx_skb = tp->tx_skb + entry;
5480 unsigned int len = tx_skb->len;
5481
5482 if (len) {
5483 struct sk_buff *skb = tx_skb->skb;
5484
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005485 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005486 tp->TxDescArray + entry);
5487 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005488 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005489 tx_skb->skb = NULL;
5490 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005491 }
5492 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005493}
5494
5495static void rtl8169_tx_clear(struct rtl8169_private *tp)
5496{
5497 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005498 tp->cur_tx = tp->dirty_tx = 0;
Florian Westphald92060b2018-10-20 12:25:27 +02005499 netdev_reset_queue(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005500}
5501
Francois Romieu4422bcd2012-01-26 11:23:32 +01005502static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005503{
David Howellsc4028952006-11-22 14:57:56 +00005504 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005505 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005506
Francois Romieuda78dbf2012-01-26 14:18:23 +01005507 napi_disable(&tp->napi);
5508 netif_stop_queue(dev);
Paul E. McKenney16f11502018-11-05 17:07:39 -08005509 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005510
françois romieuc7c2c392011-12-04 20:30:52 +00005511 rtl8169_hw_reset(tp);
5512
Francois Romieu56de4142011-03-15 17:29:31 +01005513 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005514 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005515
Linus Torvalds1da177e2005-04-16 15:20:36 -07005516 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005517 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005518
Francois Romieuda78dbf2012-01-26 14:18:23 +01005519 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005520 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005521 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005522}
5523
5524static void rtl8169_tx_timeout(struct net_device *dev)
5525{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005526 struct rtl8169_private *tp = netdev_priv(dev);
5527
5528 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005529}
5530
Heiner Kallweit734c1402018-11-22 21:56:48 +01005531static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
5532{
5533 u32 status = opts0 | len;
5534
5535 if (entry == NUM_TX_DESC - 1)
5536 status |= RingEnd;
5537
5538 return cpu_to_le32(status);
5539}
5540
Linus Torvalds1da177e2005-04-16 15:20:36 -07005541static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005542 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005543{
5544 struct skb_shared_info *info = skb_shinfo(skb);
5545 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005546 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005547 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005548
5549 entry = tp->cur_tx;
5550 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005551 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005552 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005553 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005554 void *addr;
5555
5556 entry = (entry + 1) % NUM_TX_DESC;
5557
5558 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005559 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005560 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005561 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005562 if (unlikely(dma_mapping_error(d, mapping))) {
5563 if (net_ratelimit())
5564 netif_err(tp, drv, tp->dev,
5565 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005566 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005567 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005568
Heiner Kallweit734c1402018-11-22 21:56:48 +01005569 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005570 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005571 txd->addr = cpu_to_le64(mapping);
5572
5573 tp->tx_skb[entry].len = len;
5574 }
5575
5576 if (cur_frag) {
5577 tp->tx_skb[entry].skb = skb;
5578 txd->opts1 |= cpu_to_le32(LastFrag);
5579 }
5580
5581 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005582
5583err_out:
5584 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5585 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005586}
5587
françois romieub423e9a2013-05-18 01:24:46 +00005588static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
5589{
5590 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
5591}
5592
hayeswange9746042014-07-11 16:25:58 +08005593/* msdn_giant_send_check()
5594 * According to the document of microsoft, the TCP Pseudo Header excludes the
5595 * packet length for IPv6 TCP large packets.
5596 */
5597static int msdn_giant_send_check(struct sk_buff *skb)
5598{
5599 const struct ipv6hdr *ipv6h;
5600 struct tcphdr *th;
5601 int ret;
5602
5603 ret = skb_cow_head(skb, 0);
5604 if (ret)
5605 return ret;
5606
5607 ipv6h = ipv6_hdr(skb);
5608 th = tcp_hdr(skb);
5609
5610 th->check = 0;
5611 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
5612
5613 return ret;
5614}
5615
Heiner Kallweit87945b62019-05-31 19:55:11 +02005616static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005617{
Michał Mirosław350fb322011-04-08 06:35:56 +00005618 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005619
Francois Romieu2b7b4312011-04-18 22:53:24 -07005620 if (mss) {
5621 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08005622 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
5623 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5624 const struct iphdr *ip = ip_hdr(skb);
5625
5626 if (ip->protocol == IPPROTO_TCP)
5627 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
5628 else if (ip->protocol == IPPROTO_UDP)
5629 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
5630 else
5631 WARN_ON_ONCE(1);
5632 }
hayeswang5888d3f2014-07-11 16:25:56 +08005633}
5634
5635static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
5636 struct sk_buff *skb, u32 *opts)
5637{
hayeswangbdfa4ed2014-07-11 16:25:57 +08005638 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08005639 u32 mss = skb_shinfo(skb)->gso_size;
5640
5641 if (mss) {
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005642 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005643 case htons(ETH_P_IP):
5644 opts[0] |= TD1_GTSENV4;
5645 break;
5646
5647 case htons(ETH_P_IPV6):
5648 if (msdn_giant_send_check(skb))
5649 return false;
5650
5651 opts[0] |= TD1_GTSENV6;
5652 break;
5653
5654 default:
5655 WARN_ON_ONCE(1);
5656 break;
5657 }
5658
hayeswangbdfa4ed2014-07-11 16:25:57 +08005659 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08005660 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005661 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08005662 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005663
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005664 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005665 case htons(ETH_P_IP):
5666 opts[1] |= TD1_IPv4_CS;
5667 ip_protocol = ip_hdr(skb)->protocol;
5668 break;
5669
5670 case htons(ETH_P_IPV6):
5671 opts[1] |= TD1_IPv6_CS;
5672 ip_protocol = ipv6_hdr(skb)->nexthdr;
5673 break;
5674
5675 default:
5676 ip_protocol = IPPROTO_RAW;
5677 break;
5678 }
5679
5680 if (ip_protocol == IPPROTO_TCP)
5681 opts[1] |= TD1_TCP_CS;
5682 else if (ip_protocol == IPPROTO_UDP)
5683 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005684 else
5685 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08005686
5687 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00005688 } else {
5689 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005690 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005691 }
hayeswang5888d3f2014-07-11 16:25:56 +08005692
françois romieub423e9a2013-05-18 01:24:46 +00005693 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005694}
5695
Heiner Kallweit76085c92018-11-22 22:03:08 +01005696static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
5697 unsigned int nr_frags)
5698{
5699 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
5700
5701 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
5702 return slots_avail > nr_frags;
5703}
5704
Heiner Kallweit87945b62019-05-31 19:55:11 +02005705/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
5706static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
5707{
5708 switch (tp->mac_version) {
5709 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
5710 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
5711 return false;
5712 default:
5713 return true;
5714 }
5715}
5716
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02005717static void rtl8169_doorbell(struct rtl8169_private *tp)
5718{
5719 if (rtl_is_8125(tp))
5720 RTL_W16(tp, TxPoll_8125, BIT(0));
5721 else
5722 RTL_W8(tp, TxPoll, NPQ);
5723}
5724
Stephen Hemminger613573252009-08-31 19:50:58 +00005725static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5726 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005727{
5728 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005729 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005730 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005731 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005732 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005733 u32 opts[2], len;
Heiner Kallweitef143582019-07-28 11:25:19 +02005734 bool stop_queue;
5735 bool door_bell;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005736 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02005737
Heiner Kallweit76085c92018-11-22 22:03:08 +01005738 if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005739 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005740 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005741 }
5742
5743 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005744 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005745
Heiner Kallweit355f9482019-06-06 07:49:17 +02005746 opts[1] = rtl8169_tx_vlan_tag(skb);
françois romieub423e9a2013-05-18 01:24:46 +00005747 opts[0] = DescOwn;
5748
Heiner Kallweit87945b62019-05-31 19:55:11 +02005749 if (rtl_chip_supports_csum_v2(tp)) {
Heiner Kallweit96ea7722019-07-26 21:50:34 +02005750 if (!rtl8169_tso_csum_v2(tp, skb, opts))
5751 goto err_dma_0;
Heiner Kallweit87945b62019-05-31 19:55:11 +02005752 } else {
5753 rtl8169_tso_csum_v1(skb, opts);
hayeswange9746042014-07-11 16:25:58 +08005754 }
françois romieub423e9a2013-05-18 01:24:46 +00005755
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005756 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005757 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005758 if (unlikely(dma_mapping_error(d, mapping))) {
5759 if (net_ratelimit())
5760 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005761 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005762 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005763
5764 tp->tx_skb[entry].len = len;
5765 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005766
Francois Romieu2b7b4312011-04-18 22:53:24 -07005767 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005768 if (frags < 0)
5769 goto err_dma_1;
5770 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005771 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005772 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07005773 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005774 tp->tx_skb[entry].skb = skb;
5775 }
5776
Francois Romieu2b7b4312011-04-18 22:53:24 -07005777 txd->opts2 = cpu_to_le32(opts[1]);
5778
Richard Cochran5047fb52012-03-10 07:29:42 +00005779 skb_tx_timestamp(skb);
5780
Alexander Duycka0750132014-12-11 15:02:17 -08005781 /* Force memory writes to complete before releasing descriptor */
5782 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005783
Heiner Kallweitef143582019-07-28 11:25:19 +02005784 door_bell = __netdev_sent_queue(dev, skb->len, netdev_xmit_more());
5785
Heiner Kallweit734c1402018-11-22 21:56:48 +01005786 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005787
Alexander Duycka0750132014-12-11 15:02:17 -08005788 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00005789 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005790
Alexander Duycka0750132014-12-11 15:02:17 -08005791 tp->cur_tx += frags + 1;
5792
Heiner Kallweitef143582019-07-28 11:25:19 +02005793 stop_queue = !rtl_tx_slots_avail(tp, MAX_SKB_FRAGS);
5794 if (unlikely(stop_queue)) {
Heiner Kallweit0255d592019-02-10 15:28:04 +01005795 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
5796 * not miss a ring update when it notices a stopped queue.
5797 */
5798 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005799 netif_stop_queue(dev);
Heiner Kallweit4773f9b2019-08-12 20:47:40 +02005800 door_bell = true;
Heiner Kallweitef143582019-07-28 11:25:19 +02005801 }
5802
5803 if (door_bell)
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02005804 rtl8169_doorbell(tp);
Heiner Kallweitef143582019-07-28 11:25:19 +02005805
5806 if (unlikely(stop_queue)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01005807 /* Sync with rtl_tx:
5808 * - publish queue status and cur_tx ring index (write barrier)
5809 * - refresh dirty_tx ring index (read barrier).
5810 * May the current thread have a pessimistic view of the ring
5811 * status and forget to wake up queue, a racing rtl_tx thread
5812 * can't.
5813 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005814 smp_mb();
Heiner Kallweit76085c92018-11-22 22:03:08 +01005815 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
Heiner Kallweit601ed4d2019-03-21 21:41:48 +01005816 netif_start_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005817 }
5818
Stephen Hemminger613573252009-08-31 19:50:58 +00005819 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005820
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005821err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005822 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005823err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07005824 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005825 dev->stats.tx_dropped++;
5826 return NETDEV_TX_OK;
5827
5828err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005829 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005830 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00005831 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005832}
5833
Heiner Kallweite64e0c82019-07-26 21:49:22 +02005834static netdev_features_t rtl8169_features_check(struct sk_buff *skb,
5835 struct net_device *dev,
5836 netdev_features_t features)
5837{
5838 int transport_offset = skb_transport_offset(skb);
5839 struct rtl8169_private *tp = netdev_priv(dev);
5840
5841 if (skb_is_gso(skb)) {
5842 if (transport_offset > GTTCPHO_MAX &&
5843 rtl_chip_supports_csum_v2(tp))
5844 features &= ~NETIF_F_ALL_TSO;
5845 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5846 if (skb->len < ETH_ZLEN) {
5847 switch (tp->mac_version) {
5848 case RTL_GIGA_MAC_VER_11:
5849 case RTL_GIGA_MAC_VER_12:
5850 case RTL_GIGA_MAC_VER_17:
5851 case RTL_GIGA_MAC_VER_34:
5852 features &= ~NETIF_F_CSUM_MASK;
5853 break;
5854 default:
5855 break;
5856 }
5857 }
5858
5859 if (transport_offset > TCPHO_MAX &&
5860 rtl_chip_supports_csum_v2(tp))
5861 features &= ~NETIF_F_CSUM_MASK;
5862 }
5863
5864 return vlan_features_check(skb, features);
5865}
5866
Linus Torvalds1da177e2005-04-16 15:20:36 -07005867static void rtl8169_pcierr_interrupt(struct net_device *dev)
5868{
5869 struct rtl8169_private *tp = netdev_priv(dev);
5870 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005871 u16 pci_status, pci_cmd;
5872
5873 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
5874 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
5875
Joe Perchesbf82c182010-02-09 11:49:50 +00005876 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
5877 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005878
5879 /*
5880 * The recovery sequence below admits a very elaborated explanation:
5881 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01005882 * - I did not see what else could be done;
5883 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884 *
5885 * Feel free to adjust to your needs.
5886 */
Francois Romieua27993f2006-12-18 00:04:19 +01005887 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01005888 pci_cmd &= ~PCI_COMMAND_PARITY;
5889 else
5890 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
5891
5892 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005893
5894 pci_write_config_word(pdev, PCI_STATUS,
5895 pci_status & (PCI_STATUS_DETECTED_PARITY |
5896 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
5897 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
5898
Francois Romieu98ddf982012-01-31 10:47:34 +01005899 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005900}
5901
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01005902static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
5903 int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005904{
Florian Westphald92060b2018-10-20 12:25:27 +02005905 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005906
Linus Torvalds1da177e2005-04-16 15:20:36 -07005907 dirty_tx = tp->dirty_tx;
5908 smp_rmb();
5909 tx_left = tp->cur_tx - dirty_tx;
5910
5911 while (tx_left > 0) {
5912 unsigned int entry = dirty_tx % NUM_TX_DESC;
5913 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005914 u32 status;
5915
Linus Torvalds1da177e2005-04-16 15:20:36 -07005916 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
5917 if (status & DescOwn)
5918 break;
5919
Alexander Duycka0750132014-12-11 15:02:17 -08005920 /* This barrier is needed to keep us from reading
5921 * any other fields out of the Tx descriptor until
5922 * we know the status of DescOwn
5923 */
5924 dma_rmb();
5925
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005926 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005927 tp->TxDescArray + entry);
Heiner Kallweitae84bc12019-08-28 22:27:30 +02005928 if (tx_skb->skb) {
Florian Westphald92060b2018-10-20 12:25:27 +02005929 pkts_compl++;
5930 bytes_compl += tx_skb->skb->len;
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01005931 napi_consume_skb(tx_skb->skb, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005932 tx_skb->skb = NULL;
5933 }
5934 dirty_tx++;
5935 tx_left--;
5936 }
5937
5938 if (tp->dirty_tx != dirty_tx) {
Florian Westphald92060b2018-10-20 12:25:27 +02005939 netdev_completed_queue(dev, pkts_compl, bytes_compl);
5940
5941 u64_stats_update_begin(&tp->tx_stats.syncp);
5942 tp->tx_stats.packets += pkts_compl;
5943 tp->tx_stats.bytes += bytes_compl;
5944 u64_stats_update_end(&tp->tx_stats.syncp);
5945
Linus Torvalds1da177e2005-04-16 15:20:36 -07005946 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01005947 /* Sync with rtl8169_start_xmit:
5948 * - publish dirty_tx ring index (write barrier)
5949 * - refresh cur_tx ring index and queue status (read barrier)
5950 * May the current thread miss the stopped queue condition,
5951 * a racing xmit thread can only have a right view of the
5952 * ring status.
5953 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005954 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005955 if (netif_queue_stopped(dev) &&
Heiner Kallweit76085c92018-11-22 22:03:08 +01005956 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005957 netif_wake_queue(dev);
5958 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02005959 /*
5960 * 8168 hack: TxPoll requests are lost when the Tx packets are
5961 * too close. Let's kick an extra TxPoll request when a burst
5962 * of start_xmit activity is detected (if it is not detected,
5963 * it is slow enough). -- FR
5964 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005965 if (tp->cur_tx != dirty_tx)
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02005966 rtl8169_doorbell(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005967 }
5968}
5969
Francois Romieu126fa4b2005-05-12 20:09:17 -04005970static inline int rtl8169_fragmented_frame(u32 status)
5971{
5972 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
5973}
5974
Eric Dumazetadea1ac72010-09-05 20:04:05 -07005975static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005976{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005977 u32 status = opts1 & RxProtoMask;
5978
5979 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00005980 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005981 skb->ip_summed = CHECKSUM_UNNECESSARY;
5982 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005983 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005984}
5985
Francois Romieuda78dbf2012-01-26 14:18:23 +01005986static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005987{
5988 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005989 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005990
Linus Torvalds1da177e2005-04-16 15:20:36 -07005991 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005992
Timo Teräs9fba0812013-01-15 21:01:24 +00005993 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005994 unsigned int entry = cur_rx % NUM_RX_DESC;
Heiner Kallweit32879f02019-08-07 21:38:22 +02005995 const void *rx_buf = page_address(tp->Rx_databuff[entry]);
Francois Romieu126fa4b2005-05-12 20:09:17 -04005996 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005997 u32 status;
5998
Heiner Kallweit62028062018-04-17 23:30:29 +02005999 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006000 if (status & DescOwn)
6001 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006002
6003 /* This barrier is needed to keep us from reading
6004 * any other fields out of the Rx descriptor until
6005 * we know the status of DescOwn
6006 */
6007 dma_rmb();
6008
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006009 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006010 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6011 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006012 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006013 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006014 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006015 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006016 dev->stats.rx_crc_errors++;
Heiner Kallweite9588eb2019-05-25 21:14:39 +02006017 if (status & (RxRUNT | RxCRC) && !(status & RxRWT) &&
6018 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006019 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006020 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006021 } else {
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02006022 unsigned int pkt_size;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006023 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006024
6025process_pkt:
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02006026 pkt_size = status & GENMASK(13, 0);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006027 if (likely(!(dev->features & NETIF_F_RXFCS)))
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02006028 pkt_size -= ETH_FCS_LEN;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006029 /*
6030 * The driver does not support incoming fragmented
6031 * frames. They are seen as a symptom of over-mtu
6032 * sized frames.
6033 */
6034 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006035 dev->stats.rx_dropped++;
6036 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006037 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006038 }
6039
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02006040 skb = napi_alloc_skb(&tp->napi, pkt_size);
6041 if (unlikely(!skb)) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006042 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006043 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006044 }
6045
Heiner Kallweit3c95e502019-08-26 22:52:36 +02006046 dma_sync_single_for_cpu(tp_to_dev(tp),
6047 le64_to_cpu(desc->addr),
6048 pkt_size, DMA_FROM_DEVICE);
Heiner Kallweit32879f02019-08-07 21:38:22 +02006049 prefetch(rx_buf);
6050 skb_copy_to_linear_data(skb, rx_buf, pkt_size);
Heiner Kallweitfcd4e602019-07-22 22:01:15 +02006051 skb->tail += pkt_size;
6052 skb->len = pkt_size;
6053
Heiner Kallweitd4ed7462019-08-23 20:07:26 +02006054 dma_sync_single_for_device(tp_to_dev(tp),
6055 le64_to_cpu(desc->addr),
6056 pkt_size, DMA_FROM_DEVICE);
6057
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006058 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006059 skb->protocol = eth_type_trans(skb, dev);
6060
Francois Romieu7a8fc772011-03-01 17:18:33 +01006061 rtl8169_rx_vlan_tag(desc, skb);
6062
françois romieu39174292015-11-11 23:35:18 +01006063 if (skb->pkt_type == PACKET_MULTICAST)
6064 dev->stats.multicast++;
6065
Heiner Kallweit448a2412019-04-03 19:54:12 +02006066 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006067
Junchang Wang8027aa22012-03-04 23:30:32 +01006068 u64_stats_update_begin(&tp->rx_stats.syncp);
6069 tp->rx_stats.packets++;
6070 tp->rx_stats.bytes += pkt_size;
6071 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006072 }
françois romieuce11ff52013-01-24 13:30:06 +00006073release_descriptor:
6074 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006075 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006076 }
6077
6078 count = cur_rx - tp->cur_rx;
6079 tp->cur_rx = cur_rx;
6080
Linus Torvalds1da177e2005-04-16 15:20:36 -07006081 return count;
6082}
6083
Francois Romieu07d3f512007-02-21 22:40:46 +01006084static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006085{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006086 struct rtl8169_private *tp = dev_instance;
Heiner Kallweitc1d532d2019-08-28 22:24:13 +02006087 u32 status = rtl_get_events(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006088
Heiner Kallweitc1d532d2019-08-28 22:24:13 +02006089 if (!tp->irq_enabled || (status & 0xffff) == 0xffff ||
6090 !(status & tp->irq_mask))
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006091 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006092
Heiner Kallweit38caff52018-10-18 22:19:28 +02006093 if (unlikely(status & SYSErr)) {
6094 rtl8169_pcierr_interrupt(tp->dev);
6095 goto out;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006096 }
6097
Heiner Kallweit703732f2019-01-19 22:07:05 +01006098 if (status & LinkChg)
6099 phy_mac_interrupt(tp->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006100
Heiner Kallweit38caff52018-10-18 22:19:28 +02006101 if (unlikely(status & RxFIFOOver &&
6102 tp->mac_version == RTL_GIGA_MAC_VER_11)) {
6103 netif_stop_queue(tp->dev);
6104 /* XXX - Hack alert. See rtl_task(). */
6105 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6106 }
6107
Heiner Kallweite62b2fd2019-04-14 11:48:39 +02006108 rtl_irq_disable(tp);
6109 napi_schedule_irqoff(&tp->napi);
Heiner Kallweit38caff52018-10-18 22:19:28 +02006110out:
6111 rtl_ack_events(tp, status);
6112
6113 return IRQ_HANDLED;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006114}
6115
Francois Romieu4422bcd2012-01-26 11:23:32 +01006116static void rtl_task(struct work_struct *work)
6117{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006118 static const struct {
6119 int bitnr;
6120 void (*action)(struct rtl8169_private *);
6121 } rtl_work[] = {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006122 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006123 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006124 struct rtl8169_private *tp =
6125 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006126 struct net_device *dev = tp->dev;
6127 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006128
Francois Romieuda78dbf2012-01-26 14:18:23 +01006129 rtl_lock_work(tp);
6130
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006131 if (!netif_running(dev) ||
6132 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006133 goto out_unlock;
6134
6135 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6136 bool pending;
6137
Francois Romieuda78dbf2012-01-26 14:18:23 +01006138 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006139 if (pending)
6140 rtl_work[i].action(tp);
6141 }
6142
6143out_unlock:
6144 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006145}
6146
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006147static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006148{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006149 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6150 struct net_device *dev = tp->dev;
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006151 int work_done;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006152
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006153 work_done = rtl_rx(dev, tp, (u32) budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006154
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006155 rtl_tx(dev, tp, budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006156
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006157 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006158 napi_complete_done(napi, work_done);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01006159 rtl_irq_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006160 }
6161
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006162 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006163}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006164
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006165static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006166{
6167 struct rtl8169_private *tp = netdev_priv(dev);
6168
6169 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6170 return;
6171
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006172 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6173 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006174}
6175
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006176static void r8169_phylink_handler(struct net_device *ndev)
6177{
6178 struct rtl8169_private *tp = netdev_priv(ndev);
6179
6180 if (netif_carrier_ok(ndev)) {
6181 rtl_link_chg_patch(tp);
6182 pm_request_resume(&tp->pci_dev->dev);
6183 } else {
6184 pm_runtime_idle(&tp->pci_dev->dev);
6185 }
6186
6187 if (net_ratelimit())
Heiner Kallweit703732f2019-01-19 22:07:05 +01006188 phy_print_status(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006189}
6190
6191static int r8169_phy_connect(struct rtl8169_private *tp)
6192{
Heiner Kallweit703732f2019-01-19 22:07:05 +01006193 struct phy_device *phydev = tp->phydev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006194 phy_interface_t phy_mode;
6195 int ret;
6196
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006197 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006198 PHY_INTERFACE_MODE_MII;
6199
6200 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6201 phy_mode);
6202 if (ret)
6203 return ret;
6204
Heiner Kallweit66058b12019-07-27 12:32:28 +02006205 if (!tp->supports_gmii)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006206 phy_set_max_speed(phydev, SPEED_100);
6207
Heiner Kallweit9cf9b842019-05-04 12:01:03 +02006208 phy_support_asym_pause(phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006209
6210 phy_attached_info(phydev);
6211
6212 return 0;
6213}
6214
Linus Torvalds1da177e2005-04-16 15:20:36 -07006215static void rtl8169_down(struct net_device *dev)
6216{
6217 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006218
Heiner Kallweit703732f2019-01-19 22:07:05 +01006219 phy_stop(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006220
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006221 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006222 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006223
Hayes Wang92fc43b2011-07-06 15:58:03 +08006224 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006225 /*
6226 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006227 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6228 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006229 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006230 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006231
Linus Torvalds1da177e2005-04-16 15:20:36 -07006232 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenney16f11502018-11-05 17:07:39 -08006233 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006234
Linus Torvalds1da177e2005-04-16 15:20:36 -07006235 rtl8169_tx_clear(tp);
6236
6237 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006238
6239 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006240}
6241
6242static int rtl8169_close(struct net_device *dev)
6243{
6244 struct rtl8169_private *tp = netdev_priv(dev);
6245 struct pci_dev *pdev = tp->pci_dev;
6246
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006247 pm_runtime_get_sync(&pdev->dev);
6248
Francois Romieucecb5fd2011-04-01 10:21:07 +02006249 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006250 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006251
Francois Romieuda78dbf2012-01-26 14:18:23 +01006252 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006253 /* Clear all task flags */
6254 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006255
Linus Torvalds1da177e2005-04-16 15:20:36 -07006256 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006257 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006258
Lekensteyn4ea72442013-07-22 09:53:30 +02006259 cancel_work_sync(&tp->wk.work);
6260
Heiner Kallweit703732f2019-01-19 22:07:05 +01006261 phy_disconnect(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006262
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006263 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006264
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006265 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6266 tp->RxPhyAddr);
6267 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6268 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006269 tp->TxDescArray = NULL;
6270 tp->RxDescArray = NULL;
6271
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006272 pm_runtime_put_sync(&pdev->dev);
6273
Linus Torvalds1da177e2005-04-16 15:20:36 -07006274 return 0;
6275}
6276
Francois Romieudc1c00c2012-03-08 10:06:18 +01006277#ifdef CONFIG_NET_POLL_CONTROLLER
6278static void rtl8169_netpoll(struct net_device *dev)
6279{
6280 struct rtl8169_private *tp = netdev_priv(dev);
6281
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006282 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006283}
6284#endif
6285
Francois Romieudf43ac72012-03-08 09:48:40 +01006286static int rtl_open(struct net_device *dev)
6287{
6288 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006289 struct pci_dev *pdev = tp->pci_dev;
6290 int retval = -ENOMEM;
6291
6292 pm_runtime_get_sync(&pdev->dev);
6293
6294 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006295 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006296 * dma_alloc_coherent provides more.
6297 */
6298 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6299 &tp->TxPhyAddr, GFP_KERNEL);
6300 if (!tp->TxDescArray)
6301 goto err_pm_runtime_put;
6302
6303 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6304 &tp->RxPhyAddr, GFP_KERNEL);
6305 if (!tp->RxDescArray)
6306 goto err_free_tx_0;
6307
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006308 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006309 if (retval < 0)
6310 goto err_free_rx_1;
6311
Francois Romieudf43ac72012-03-08 09:48:40 +01006312 rtl_request_firmware(tp);
6313
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006314 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006315 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006316 if (retval < 0)
6317 goto err_release_fw_2;
6318
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006319 retval = r8169_phy_connect(tp);
6320 if (retval)
6321 goto err_free_irq;
6322
Francois Romieudf43ac72012-03-08 09:48:40 +01006323 rtl_lock_work(tp);
6324
6325 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6326
6327 napi_enable(&tp->napi);
6328
6329 rtl8169_init_phy(dev, tp);
6330
Francois Romieudf43ac72012-03-08 09:48:40 +01006331 rtl_pll_power_up(tp);
6332
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006333 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006334
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006335 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006336 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6337
Heiner Kallweit703732f2019-01-19 22:07:05 +01006338 phy_start(tp->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006339 netif_start_queue(dev);
6340
6341 rtl_unlock_work(tp);
6342
Heiner Kallweita92a0842018-01-08 21:39:13 +01006343 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006344out:
6345 return retval;
6346
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006347err_free_irq:
6348 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006349err_release_fw_2:
6350 rtl_release_firmware(tp);
6351 rtl8169_rx_clear(tp);
6352err_free_rx_1:
6353 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6354 tp->RxPhyAddr);
6355 tp->RxDescArray = NULL;
6356err_free_tx_0:
6357 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6358 tp->TxPhyAddr);
6359 tp->TxDescArray = NULL;
6360err_pm_runtime_put:
6361 pm_runtime_put_noidle(&pdev->dev);
6362 goto out;
6363}
6364
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006365static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006366rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006367{
6368 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006369 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006370 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006371 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006372
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006373 pm_runtime_get_noresume(&pdev->dev);
6374
6375 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006376 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006377
Junchang Wang8027aa22012-03-04 23:30:32 +01006378 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006379 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006380 stats->rx_packets = tp->rx_stats.packets;
6381 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006382 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006383
Junchang Wang8027aa22012-03-04 23:30:32 +01006384 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006385 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006386 stats->tx_packets = tp->tx_stats.packets;
6387 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006388 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006389
6390 stats->rx_dropped = dev->stats.rx_dropped;
6391 stats->tx_dropped = dev->stats.tx_dropped;
6392 stats->rx_length_errors = dev->stats.rx_length_errors;
6393 stats->rx_errors = dev->stats.rx_errors;
6394 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6395 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6396 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006397 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006398
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006399 /*
Corentin Musarded72a9b2019-07-24 14:34:43 +02006400 * Fetch additional counter values missing in stats collected by driver
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006401 * from tally counters.
6402 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006403 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006404 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006405
6406 /*
6407 * Subtract values fetched during initalization.
6408 * See rtl8169_init_counter_offsets for a description why we do that.
6409 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006410 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006411 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006412 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006413 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006414 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006415 le16_to_cpu(tp->tc_offset.tx_aborted);
6416
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006417 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006418}
6419
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006420static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006421{
françois romieu065c27c2011-01-03 15:08:12 +00006422 struct rtl8169_private *tp = netdev_priv(dev);
6423
Francois Romieu5d06a992006-02-23 00:47:58 +01006424 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006425 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006426
Heiner Kallweit703732f2019-01-19 22:07:05 +01006427 phy_stop(tp->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006428 netif_device_detach(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006429
6430 rtl_lock_work(tp);
6431 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006432 /* Clear all task flags */
6433 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6434
Francois Romieuda78dbf2012-01-26 14:18:23 +01006435 rtl_unlock_work(tp);
6436
6437 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006438}
Francois Romieu5d06a992006-02-23 00:47:58 +01006439
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006440#ifdef CONFIG_PM
6441
6442static int rtl8169_suspend(struct device *device)
6443{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006444 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006445 struct rtl8169_private *tp = netdev_priv(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006446
6447 rtl8169_net_suspend(dev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006448 clk_disable_unprepare(tp->clk);
Francois Romieu1371fa62007-04-02 23:01:11 +02006449
Francois Romieu5d06a992006-02-23 00:47:58 +01006450 return 0;
6451}
6452
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006453static void __rtl8169_resume(struct net_device *dev)
6454{
françois romieu065c27c2011-01-03 15:08:12 +00006455 struct rtl8169_private *tp = netdev_priv(dev);
6456
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006457 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006458
6459 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006460 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006461
Heiner Kallweit703732f2019-01-19 22:07:05 +01006462 phy_start(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006463
Artem Savkovcff4c162012-04-03 10:29:11 +00006464 rtl_lock_work(tp);
6465 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006466 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Heiner Kallweit58ba5662019-01-19 22:06:25 +01006467 rtl_reset_work(tp);
Artem Savkovcff4c162012-04-03 10:29:11 +00006468 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006469}
6470
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006471static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006472{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006473 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006474 struct rtl8169_private *tp = netdev_priv(dev);
6475
Heiner Kallweit59715172019-05-29 07:44:01 +02006476 rtl_rar_set(tp, dev->dev_addr);
6477
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006478 clk_prepare_enable(tp->clk);
Francois Romieu5d06a992006-02-23 00:47:58 +01006479
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006480 if (netif_running(dev))
6481 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006482
Francois Romieu5d06a992006-02-23 00:47:58 +01006483 return 0;
6484}
6485
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006486static int rtl8169_runtime_suspend(struct device *device)
6487{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006488 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006489 struct rtl8169_private *tp = netdev_priv(dev);
6490
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006491 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006492 return 0;
6493
Francois Romieuda78dbf2012-01-26 14:18:23 +01006494 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006495 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006496 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006497
6498 rtl8169_net_suspend(dev);
6499
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006500 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006501 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006502 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006503
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006504 return 0;
6505}
6506
6507static int rtl8169_runtime_resume(struct device *device)
6508{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006509 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006510 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit59715172019-05-29 07:44:01 +02006511
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006512 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006513
6514 if (!tp->TxDescArray)
6515 return 0;
6516
Francois Romieuda78dbf2012-01-26 14:18:23 +01006517 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006518 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006519 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006520
6521 __rtl8169_resume(dev);
6522
6523 return 0;
6524}
6525
6526static int rtl8169_runtime_idle(struct device *device)
6527{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006528 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006529
Heiner Kallweita92a0842018-01-08 21:39:13 +01006530 if (!netif_running(dev) || !netif_carrier_ok(dev))
6531 pm_schedule_suspend(device, 10000);
6532
6533 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006534}
6535
Alexey Dobriyan47145212009-12-14 18:00:08 -08006536static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006537 .suspend = rtl8169_suspend,
6538 .resume = rtl8169_resume,
6539 .freeze = rtl8169_suspend,
6540 .thaw = rtl8169_resume,
6541 .poweroff = rtl8169_suspend,
6542 .restore = rtl8169_resume,
6543 .runtime_suspend = rtl8169_runtime_suspend,
6544 .runtime_resume = rtl8169_runtime_resume,
6545 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006546};
6547
6548#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6549
6550#else /* !CONFIG_PM */
6551
6552#define RTL8169_PM_OPS NULL
6553
6554#endif /* !CONFIG_PM */
6555
David S. Miller1805b2f2011-10-24 18:18:09 -04006556static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6557{
David S. Miller1805b2f2011-10-24 18:18:09 -04006558 /* WoL fails with 8168b when the receiver is disabled. */
6559 switch (tp->mac_version) {
6560 case RTL_GIGA_MAC_VER_11:
6561 case RTL_GIGA_MAC_VER_12:
6562 case RTL_GIGA_MAC_VER_17:
6563 pci_clear_master(tp->pci_dev);
6564
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006565 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006566 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006567 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04006568 break;
6569 default:
6570 break;
6571 }
6572}
6573
Francois Romieu1765f952008-09-13 17:21:40 +02006574static void rtl_shutdown(struct pci_dev *pdev)
6575{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006576 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006577 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02006578
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006579 rtl8169_net_suspend(dev);
6580
Francois Romieucecb5fd2011-04-01 10:21:07 +02006581 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006582 rtl_rar_set(tp, dev->perm_addr);
6583
Hayes Wang92fc43b2011-07-06 15:58:03 +08006584 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006585
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006586 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02006587 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006588 rtl_wol_suspend_quirk(tp);
6589 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006590 }
6591
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006592 pci_wake_from_d3(pdev, true);
6593 pci_set_power_state(pdev, PCI_D3hot);
6594 }
6595}
Francois Romieu5d06a992006-02-23 00:47:58 +01006596
Bill Pembertonbaf63292012-12-03 09:23:28 -05006597static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01006598{
6599 struct net_device *dev = pci_get_drvdata(pdev);
6600 struct rtl8169_private *tp = netdev_priv(dev);
6601
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01006602 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01006603 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01006604
Devendra Nagaad1be8d2012-05-31 01:51:20 +00006605 netif_napi_del(&tp->napi);
6606
Francois Romieue27566e2012-03-08 09:54:01 +01006607 unregister_netdev(dev);
Heiner Kallweit703732f2019-01-19 22:07:05 +01006608 mdiobus_unregister(tp->phydev->mdio.bus);
Francois Romieue27566e2012-03-08 09:54:01 +01006609
6610 rtl_release_firmware(tp);
6611
6612 if (pci_dev_run_wake(pdev))
6613 pm_runtime_get_noresume(&pdev->dev);
6614
6615 /* restore original MAC address */
6616 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01006617}
6618
Francois Romieufa9c3852012-03-08 10:01:50 +01006619static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01006620 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01006621 .ndo_stop = rtl8169_close,
6622 .ndo_get_stats64 = rtl8169_get_stats64,
6623 .ndo_start_xmit = rtl8169_start_xmit,
Heiner Kallweite64e0c82019-07-26 21:49:22 +02006624 .ndo_features_check = rtl8169_features_check,
Francois Romieufa9c3852012-03-08 10:01:50 +01006625 .ndo_tx_timeout = rtl8169_tx_timeout,
6626 .ndo_validate_addr = eth_validate_addr,
6627 .ndo_change_mtu = rtl8169_change_mtu,
6628 .ndo_fix_features = rtl8169_fix_features,
6629 .ndo_set_features = rtl8169_set_features,
6630 .ndo_set_mac_address = rtl_set_mac_address,
6631 .ndo_do_ioctl = rtl8169_ioctl,
6632 .ndo_set_rx_mode = rtl_set_rx_mode,
6633#ifdef CONFIG_NET_POLL_CONTROLLER
6634 .ndo_poll_controller = rtl8169_netpoll,
6635#endif
6636
6637};
6638
Heiner Kallweitec9a4082019-06-10 18:21:50 +02006639static void rtl_set_irq_mask(struct rtl8169_private *tp)
6640{
6641 tp->irq_mask = RTL_EVENT_NAPI | LinkChg;
6642
6643 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
6644 tp->irq_mask |= SYSErr | RxOverflow | RxFIFOOver;
6645 else if (tp->mac_version == RTL_GIGA_MAC_VER_11)
6646 /* special workaround needed */
6647 tp->irq_mask |= RxFIFOOver;
6648 else
6649 tp->irq_mask |= RxOverflow;
6650}
6651
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006652static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01006653{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006654 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006655
Heiner Kallweit003bd5b2019-07-27 12:43:31 +02006656 switch (tp->mac_version) {
6657 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006658 rtl_unlock_config_regs(tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006659 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006660 rtl_lock_config_regs(tp);
Heiner Kallweit003bd5b2019-07-27 12:43:31 +02006661 /* fall through */
6662 case RTL_GIGA_MAC_VER_07 ... RTL_GIGA_MAC_VER_24:
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006663 flags = PCI_IRQ_LEGACY;
Heiner Kallweit003bd5b2019-07-27 12:43:31 +02006664 break;
6665 default:
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006666 flags = PCI_IRQ_ALL_TYPES;
Heiner Kallweit003bd5b2019-07-27 12:43:31 +02006667 break;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006668 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006669
6670 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01006671}
6672
Thierry Reding04c77882019-02-06 13:30:17 +01006673static void rtl_read_mac_address(struct rtl8169_private *tp,
6674 u8 mac_addr[ETH_ALEN])
6675{
6676 /* Get MAC address */
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02006677 if (rtl_is_8168evl_up(tp) && tp->mac_version != RTL_GIGA_MAC_VER_34) {
6678 u32 value = rtl_eri_read(tp, 0xe0);
6679
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006680 mac_addr[0] = (value >> 0) & 0xff;
6681 mac_addr[1] = (value >> 8) & 0xff;
6682 mac_addr[2] = (value >> 16) & 0xff;
6683 mac_addr[3] = (value >> 24) & 0xff;
6684
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006685 value = rtl_eri_read(tp, 0xe4);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006686 mac_addr[4] = (value >> 0) & 0xff;
6687 mac_addr[5] = (value >> 8) & 0xff;
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02006688 } else if (rtl_is_8125(tp)) {
6689 rtl_read_mac_from_reg(tp, mac_addr, MAC0_BKP);
Thierry Reding04c77882019-02-06 13:30:17 +01006690 }
6691}
6692
Hayes Wangc5583862012-07-02 17:23:22 +08006693DECLARE_RTL_COND(rtl_link_list_ready_cond)
6694{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006695 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08006696}
6697
6698DECLARE_RTL_COND(rtl_rxtx_empty_cond)
6699{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006700 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08006701}
6702
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006703static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
6704{
6705 struct rtl8169_private *tp = mii_bus->priv;
6706
6707 if (phyaddr > 0)
6708 return -ENODEV;
6709
6710 return rtl_readphy(tp, phyreg);
6711}
6712
6713static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
6714 int phyreg, u16 val)
6715{
6716 struct rtl8169_private *tp = mii_bus->priv;
6717
6718 if (phyaddr > 0)
6719 return -ENODEV;
6720
6721 rtl_writephy(tp, phyreg, val);
6722
6723 return 0;
6724}
6725
6726static int r8169_mdio_register(struct rtl8169_private *tp)
6727{
6728 struct pci_dev *pdev = tp->pci_dev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006729 struct mii_bus *new_bus;
6730 int ret;
6731
6732 new_bus = devm_mdiobus_alloc(&pdev->dev);
6733 if (!new_bus)
6734 return -ENOMEM;
6735
6736 new_bus->name = "r8169";
6737 new_bus->priv = tp;
6738 new_bus->parent = &pdev->dev;
6739 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
Heiner Kallweita1950162019-04-24 21:13:25 +02006740 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006741
6742 new_bus->read = r8169_mdio_read_reg;
6743 new_bus->write = r8169_mdio_write_reg;
6744
6745 ret = mdiobus_register(new_bus);
6746 if (ret)
6747 return ret;
6748
Heiner Kallweit703732f2019-01-19 22:07:05 +01006749 tp->phydev = mdiobus_get_phy(new_bus, 0);
6750 if (!tp->phydev) {
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006751 mdiobus_unregister(new_bus);
6752 return -ENODEV;
6753 }
6754
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02006755 /* PHY will be woken up in rtl_open() */
Heiner Kallweit703732f2019-01-19 22:07:05 +01006756 phy_suspend(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006757
6758 return 0;
6759}
6760
Bill Pembertonbaf63292012-12-03 09:23:28 -05006761static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006762{
Hayes Wangc5583862012-07-02 17:23:22 +08006763 tp->ocp_base = OCP_STD_PHY_BASE;
6764
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006765 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08006766
6767 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
6768 return;
6769
6770 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
6771 return;
6772
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006773 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08006774 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006775 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08006776
Heiner Kallweitef712ed2019-08-04 09:47:51 +02006777 r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);
Hayes Wangc5583862012-07-02 17:23:22 +08006778
6779 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6780 return;
6781
Heiner Kallweitef712ed2019-08-04 09:47:51 +02006782 r8168_mac_ocp_modify(tp, 0xe8de, 0, BIT(15));
Hayes Wangc5583862012-07-02 17:23:22 +08006783
Heiner Kallweit7160be22019-05-25 20:44:01 +02006784 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
Hayes Wangc5583862012-07-02 17:23:22 +08006785}
6786
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02006787static void rtl_hw_init_8125(struct rtl8169_private *tp)
6788{
6789 tp->ocp_base = OCP_STD_PHY_BASE;
6790
6791 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
6792
6793 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
6794 return;
6795
6796 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
6797 msleep(1);
6798 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
6799
6800 r8168_mac_ocp_modify(tp, 0xe8de, BIT(14), 0);
6801
6802 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6803 return;
6804
6805 r8168_mac_ocp_write(tp, 0xc0aa, 0x07d0);
6806 r8168_mac_ocp_write(tp, 0xc0a6, 0x0150);
6807 r8168_mac_ocp_write(tp, 0xc01e, 0x5555);
6808
6809 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
6810}
6811
Bill Pembertonbaf63292012-12-03 09:23:28 -05006812static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006813{
6814 switch (tp->mac_version) {
Heiner Kallweit29ec0482019-05-25 20:43:25 +02006815 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
6816 rtl8168ep_stop_cmac(tp);
6817 /* fall through */
Heiner Kallweit2a718832018-05-02 21:39:49 +02006818 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006819 rtl_hw_init_8168g(tp);
6820 break;
Heiner Kallweitf1bce4a2019-08-28 22:28:03 +02006821 case RTL_GIGA_MAC_VER_60 ... RTL_GIGA_MAC_VER_61:
6822 rtl_hw_init_8125(tp);
6823 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006824 default:
6825 break;
6826 }
6827}
6828
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006829static int rtl_jumbo_max(struct rtl8169_private *tp)
6830{
6831 /* Non-GBit versions don't support jumbo frames */
6832 if (!tp->supports_gmii)
6833 return JUMBO_1K;
6834
6835 switch (tp->mac_version) {
6836 /* RTL8169 */
Heiner Kallweite9588eb2019-05-25 21:14:39 +02006837 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006838 return JUMBO_7K;
6839 /* RTL8168b */
6840 case RTL_GIGA_MAC_VER_11:
6841 case RTL_GIGA_MAC_VER_12:
6842 case RTL_GIGA_MAC_VER_17:
6843 return JUMBO_4K;
6844 /* RTL8168c */
6845 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
6846 return JUMBO_6K;
6847 default:
6848 return JUMBO_9K;
6849 }
6850}
6851
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006852static void rtl_disable_clk(void *data)
6853{
6854 clk_disable_unprepare(data);
6855}
6856
Heiner Kallweitb779dae2019-01-19 22:07:34 +01006857static int rtl_get_ether_clk(struct rtl8169_private *tp)
6858{
6859 struct device *d = tp_to_dev(tp);
6860 struct clk *clk;
6861 int rc;
6862
6863 clk = devm_clk_get(d, "ether_clk");
6864 if (IS_ERR(clk)) {
6865 rc = PTR_ERR(clk);
6866 if (rc == -ENOENT)
6867 /* clk-core allows NULL (for suspend / resume) */
6868 rc = 0;
6869 else if (rc != -EPROBE_DEFER)
6870 dev_err(d, "failed to get clk: %d\n", rc);
6871 } else {
6872 tp->clk = clk;
6873 rc = clk_prepare_enable(clk);
6874 if (rc)
6875 dev_err(d, "failed to enable clk: %d\n", rc);
6876 else
6877 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
6878 }
6879
6880 return rc;
6881}
6882
Heiner Kallweitc782e202019-07-02 20:46:09 +02006883static void rtl_init_mac_address(struct rtl8169_private *tp)
6884{
6885 struct net_device *dev = tp->dev;
6886 u8 *mac_addr = dev->dev_addr;
Heiner Kallweitce37115e32019-08-28 22:25:32 +02006887 int rc;
Heiner Kallweitc782e202019-07-02 20:46:09 +02006888
6889 rc = eth_platform_get_mac_address(tp_to_dev(tp), mac_addr);
6890 if (!rc)
6891 goto done;
6892
6893 rtl_read_mac_address(tp, mac_addr);
6894 if (is_valid_ether_addr(mac_addr))
6895 goto done;
6896
Heiner Kallweitce37115e32019-08-28 22:25:32 +02006897 rtl_read_mac_from_reg(tp, mac_addr, MAC0);
Heiner Kallweitc782e202019-07-02 20:46:09 +02006898 if (is_valid_ether_addr(mac_addr))
6899 goto done;
6900
6901 eth_hw_addr_random(dev);
6902 dev_warn(tp_to_dev(tp), "can't read MAC address, setting random one\n");
6903done:
6904 rtl_rar_set(tp, mac_addr);
6905}
6906
hayeswang929a0312014-09-16 11:40:47 +08006907static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01006908{
Francois Romieu3b6cf252012-03-08 09:59:04 +01006909 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006910 struct net_device *dev;
Heiner Kallweitc782e202019-07-02 20:46:09 +02006911 int chipset, region;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006912 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006913
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006914 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
6915 if (!dev)
6916 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006917
6918 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01006919 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006920 tp = netdev_priv(dev);
6921 tp->dev = dev;
6922 tp->pci_dev = pdev;
6923 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweit145a40e2019-06-10 18:25:29 +02006924 tp->supports_gmii = ent->driver_data == RTL_CFG_NO_GBIT ? 0 : 1;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006925
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006926 /* Get the *optional* external "ether_clk" used on some boards */
Heiner Kallweitb779dae2019-01-19 22:07:34 +01006927 rc = rtl_get_ether_clk(tp);
6928 if (rc)
6929 return rc;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006930
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02006931 /* Disable ASPM completely as that cause random device stop working
6932 * problems as well as full system hangs for some PCIe devices users.
6933 */
Heiner Kallweit62b1b3b2019-06-18 23:14:50 +02006934 rc = pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
6935 PCIE_LINK_STATE_L1);
6936 tp->aspm_manageable = !rc;
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02006937
Francois Romieu3b6cf252012-03-08 09:59:04 +01006938 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006939 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006940 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006941 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006942 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006943 }
6944
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006945 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02006946 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01006947
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02006948 /* use first MMIO region */
6949 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
6950 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006951 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006952 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006953 }
6954
6955 /* check for weird/broken PCI region reporting */
6956 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006957 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006958 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006959 }
6960
Andy Shevchenko93a00d42018-03-01 13:27:35 +02006961 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006962 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006963 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006964 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006965 }
6966
Andy Shevchenko93a00d42018-03-01 13:27:35 +02006967 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01006968
Francois Romieu3b6cf252012-03-08 09:59:04 +01006969 /* Identify chip attached to board */
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01006970 rtl8169_get_mac_version(tp);
6971 if (tp->mac_version == RTL_GIGA_MAC_NONE)
6972 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006973
Heiner Kallweit0ae09742018-04-28 22:19:26 +02006974 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02006975
Heiner Kallweit10b63e82019-01-20 11:45:20 +01006976 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
Heiner Kallweit3c18cbe2019-06-27 23:12:39 +02006977 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)))
Ard Biesheuvel27896c82016-05-14 22:40:15 +02006978 dev->features |= NETIF_F_HIGHDMA;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02006979
Francois Romieu3b6cf252012-03-08 09:59:04 +01006980 rtl_init_rxcfg(tp);
6981
Heiner Kallweitde20e122018-09-25 07:58:00 +02006982 rtl8169_irq_mask_and_ack(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006983
Hayes Wangc5583862012-07-02 17:23:22 +08006984 rtl_hw_initialize(tp);
6985
Francois Romieu3b6cf252012-03-08 09:59:04 +01006986 rtl_hw_reset(tp);
6987
Francois Romieu3b6cf252012-03-08 09:59:04 +01006988 pci_set_master(pdev);
6989
Francois Romieu3b6cf252012-03-08 09:59:04 +01006990 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006991
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006992 rc = rtl_alloc_irq(tp);
6993 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006994 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006995 return rc;
6996 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01006997
Francois Romieu3b6cf252012-03-08 09:59:04 +01006998 mutex_init(&tp->wk.mutex);
Heiner Kallweit5c41e782019-01-19 22:03:49 +01006999 INIT_WORK(&tp->wk.work, rtl_task);
Kyle McMartin340fea32014-02-24 20:12:28 -05007000 u64_stats_init(&tp->rx_stats.syncp);
7001 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007002
Heiner Kallweitc782e202019-07-02 20:46:09 +02007003 rtl_init_mac_address(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007004
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007005 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007006
Heiner Kallweit37621492018-04-17 23:20:03 +02007007 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007008
Heiner Kallweit93681cd2019-07-26 21:51:36 +02007009 dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7010 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7011 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007012 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007013 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7014 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007015 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7016 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007017 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007018
hayeswang929a0312014-09-16 11:40:47 +08007019 tp->cp_cmd |= RxChkSum | RxVlan;
7020
7021 /*
7022 * Pretend we are using VLANs; This bypasses a nasty bug where
7023 * Interrupts stop flowing on high load on 8110SCd controllers.
7024 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007025 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007026 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007027 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007028
Heiner Kallweit0170d592019-07-26 21:48:32 +02007029 if (rtl_chip_supports_csum_v2(tp)) {
hayeswange9746042014-07-11 16:25:58 +08007030 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweit93681cd2019-07-26 21:51:36 +02007031 dev->features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweit0170d592019-07-26 21:48:32 +02007032 dev->gso_max_size = RTL_GSO_MAX_SIZE_V2;
7033 dev->gso_max_segs = RTL_GSO_MAX_SEGS_V2;
7034 } else {
7035 dev->gso_max_size = RTL_GSO_MAX_SIZE_V1;
7036 dev->gso_max_segs = RTL_GSO_MAX_SEGS_V1;
7037 }
hayeswang5888d3f2014-07-11 16:25:56 +08007038
Heiner Kallweit93681cd2019-07-26 21:51:36 +02007039 /* RTL8168e-vl has a HW issue with TSO */
7040 if (tp->mac_version == RTL_GIGA_MAC_VER_34) {
Holger Hoffstättea7eb6a42019-08-09 00:02:40 +02007041 dev->vlan_features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
7042 dev->hw_features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
7043 dev->features &= ~(NETIF_F_ALL_TSO | NETIF_F_SG);
Heiner Kallweit93681cd2019-07-26 21:51:36 +02007044 }
7045
Francois Romieu3b6cf252012-03-08 09:59:04 +01007046 dev->hw_features |= NETIF_F_RXALL;
7047 dev->hw_features |= NETIF_F_RXFCS;
7048
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007049 /* MTU range: 60 - hw-specific max */
7050 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007051 jumbo_max = rtl_jumbo_max(tp);
7052 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007053
Heiner Kallweitec9a4082019-06-10 18:21:50 +02007054 rtl_set_irq_mask(tp);
Heiner Kallweit9fa0a8e2019-06-10 18:24:25 +02007055
Heiner Kallweit254764e2019-01-22 22:23:41 +01007056 tp->fw_name = rtl_chip_infos[chipset].fw_name;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007057
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007058 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7059 &tp->counters_phys_addr,
7060 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007061 if (!tp->counters)
7062 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007063
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007064 pci_set_drvdata(pdev, dev);
7065
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007066 rc = r8169_mdio_register(tp);
7067 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007068 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007069
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007070 /* chip gets powered up in rtl_open() */
7071 rtl_pll_power_down(tp);
7072
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007073 rc = register_netdev(dev);
7074 if (rc)
7075 goto err_mdio_unregister;
7076
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007077 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007078 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007079 (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
Heiner Kallweit29274992018-02-28 20:43:38 +01007080 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007081
7082 if (jumbo_max > JUMBO_1K)
7083 netif_info(tp, probe, dev,
7084 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
7085 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
7086 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007087
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007088 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007089 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007090
Heiner Kallweita92a0842018-01-08 21:39:13 +01007091 if (pci_dev_run_wake(pdev))
7092 pm_runtime_put_sync(&pdev->dev);
7093
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007094 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007095
7096err_mdio_unregister:
Heiner Kallweit703732f2019-01-19 22:07:05 +01007097 mdiobus_unregister(tp->phydev->mdio.bus);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007098 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007099}
7100
Linus Torvalds1da177e2005-04-16 15:20:36 -07007101static struct pci_driver rtl8169_pci_driver = {
7102 .name = MODULENAME,
7103 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007104 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007105 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007106 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007107 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007108};
7109
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007110module_pci_driver(rtl8169_pci_driver);