blob: 1dd72137fd53710294d5d44be78859b7d6d9f04a [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020016#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/delay.h>
18#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020019#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/if_vlan.h>
21#include <linux/crc32.h>
22#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020023#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/ip.h>
25#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000026#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000028#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000029#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040030#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080031#include <linux/ipv6.h>
32#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070033
Linus Torvalds1da177e2005-04-16 15:20:36 -070034#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
françois romieubca03d52011-01-03 15:07:31 +000036#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
37#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000038#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
39#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080040#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080041#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
42#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080043#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080044#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080045#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080046#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080047#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000048#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000049#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000050#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080051#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
52#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
53#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
54#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000055
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020056#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070057 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020058
Linus Torvalds1da177e2005-04-16 15:20:36 -070059/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
60 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050061static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070062
Michal Schmidtaee77e42012-09-09 13:55:26 +000063#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070064#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
65
66#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020067#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000069#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
71#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
72
Linus Torvalds1da177e2005-04-16 15:20:36 -070073/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020074#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
75#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
76#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
77#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
78#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
79#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070080
81enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +020082 RTL_GIGA_MAC_VER_01 = 0,
83 RTL_GIGA_MAC_VER_02,
84 RTL_GIGA_MAC_VER_03,
85 RTL_GIGA_MAC_VER_04,
86 RTL_GIGA_MAC_VER_05,
87 RTL_GIGA_MAC_VER_06,
88 RTL_GIGA_MAC_VER_07,
89 RTL_GIGA_MAC_VER_08,
90 RTL_GIGA_MAC_VER_09,
91 RTL_GIGA_MAC_VER_10,
92 RTL_GIGA_MAC_VER_11,
93 RTL_GIGA_MAC_VER_12,
94 RTL_GIGA_MAC_VER_13,
95 RTL_GIGA_MAC_VER_14,
96 RTL_GIGA_MAC_VER_15,
97 RTL_GIGA_MAC_VER_16,
98 RTL_GIGA_MAC_VER_17,
99 RTL_GIGA_MAC_VER_18,
100 RTL_GIGA_MAC_VER_19,
101 RTL_GIGA_MAC_VER_20,
102 RTL_GIGA_MAC_VER_21,
103 RTL_GIGA_MAC_VER_22,
104 RTL_GIGA_MAC_VER_23,
105 RTL_GIGA_MAC_VER_24,
106 RTL_GIGA_MAC_VER_25,
107 RTL_GIGA_MAC_VER_26,
108 RTL_GIGA_MAC_VER_27,
109 RTL_GIGA_MAC_VER_28,
110 RTL_GIGA_MAC_VER_29,
111 RTL_GIGA_MAC_VER_30,
112 RTL_GIGA_MAC_VER_31,
113 RTL_GIGA_MAC_VER_32,
114 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800115 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800116 RTL_GIGA_MAC_VER_35,
117 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800118 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800119 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800120 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800121 RTL_GIGA_MAC_VER_40,
122 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000123 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000124 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800125 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800126 RTL_GIGA_MAC_VER_45,
127 RTL_GIGA_MAC_VER_46,
128 RTL_GIGA_MAC_VER_47,
129 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800130 RTL_GIGA_MAC_VER_49,
131 RTL_GIGA_MAC_VER_50,
132 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200133 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700134};
135
Francois Romieud58d46b2011-05-03 16:38:29 +0200136#define JUMBO_1K ETH_DATA_LEN
137#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
138#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
139#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
140#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
141
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800142static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700143 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200144 const char *fw_name;
145} rtl_chip_infos[] = {
146 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200147 [RTL_GIGA_MAC_VER_01] = {"RTL8169" },
148 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
149 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
150 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
151 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
152 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200153 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200154 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
155 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
156 [RTL_GIGA_MAC_VER_09] = {"RTL8102e" },
157 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
158 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
159 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
160 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
161 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
162 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
163 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
164 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
165 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
166 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
167 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
168 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
169 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
170 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
171 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
172 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
173 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
174 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
175 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
176 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
177 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
178 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
179 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
180 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
181 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
182 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
183 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
184 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
185 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
186 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
187 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
188 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
189 [RTL_GIGA_MAC_VER_42] = {"RTL8168g/8111g", FIRMWARE_8168G_3},
190 [RTL_GIGA_MAC_VER_43] = {"RTL8106e", FIRMWARE_8106E_2},
191 [RTL_GIGA_MAC_VER_44] = {"RTL8411", FIRMWARE_8411_2 },
192 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
193 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
194 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
195 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
196 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
197 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
198 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700199};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200
Francois Romieubcf0bf92006-07-26 23:14:13 +0200201enum cfg_version {
202 RTL_CFG_0 = 0x00,
203 RTL_CFG_1,
204 RTL_CFG_2
205};
206
Benoit Taine9baa3c32014-08-08 15:56:03 +0200207static const struct pci_device_id rtl8169_pci_tbl[] = {
Kai-Heng Feng36352992019-01-02 14:45:07 +0800208 { PCI_VDEVICE(REALTEK, 0x2502), RTL_CFG_1 },
209 { PCI_VDEVICE(REALTEK, 0x2600), RTL_CFG_1 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100210 { PCI_VDEVICE(REALTEK, 0x8129), RTL_CFG_0 },
211 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_2 },
212 { PCI_VDEVICE(REALTEK, 0x8161), RTL_CFG_1 },
213 { PCI_VDEVICE(REALTEK, 0x8167), RTL_CFG_0 },
214 { PCI_VDEVICE(REALTEK, 0x8168), RTL_CFG_1 },
215 { PCI_VDEVICE(NCUBE, 0x8168), RTL_CFG_1 },
216 { PCI_VDEVICE(REALTEK, 0x8169), RTL_CFG_0 },
217 { PCI_VENDOR_ID_DLINK, 0x4300,
218 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
219 { PCI_VDEVICE(DLINK, 0x4300), RTL_CFG_0 },
220 { PCI_VDEVICE(DLINK, 0x4302), RTL_CFG_0 },
221 { PCI_VDEVICE(AT, 0xc107), RTL_CFG_0 },
222 { PCI_VDEVICE(USR, 0x0116), RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200223 { PCI_VENDOR_ID_LINKSYS, 0x1032,
224 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100225 { 0x0001, 0x8168,
226 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100227 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228};
229
230MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
231
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200232static struct {
233 u32 msg_enable;
234} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700235
Francois Romieu07d3f512007-02-21 22:40:46 +0100236enum rtl_registers {
237 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100238 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100239 MAR0 = 8, /* Multicast filter. */
240 CounterAddrLow = 0x10,
241 CounterAddrHigh = 0x14,
242 TxDescStartAddrLow = 0x20,
243 TxDescStartAddrHigh = 0x24,
244 TxHDescStartAddrLow = 0x28,
245 TxHDescStartAddrHigh = 0x2c,
246 FLASH = 0x30,
247 ERSR = 0x36,
248 ChipCmd = 0x37,
249 TxPoll = 0x38,
250 IntrMask = 0x3c,
251 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700252
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800253 TxConfig = 0x40,
254#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
255#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
256
257 RxConfig = 0x44,
258#define RX128_INT_EN (1 << 15) /* 8111c and later */
259#define RX_MULTI_EN (1 << 14) /* 8111c only */
260#define RXCFG_FIFO_SHIFT 13
261 /* No threshold before first PCI xfer */
262#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000263#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800264#define RXCFG_DMA_SHIFT 8
265 /* Unlimited maximum PCI burst. */
266#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700267
Francois Romieu07d3f512007-02-21 22:40:46 +0100268 RxMissed = 0x4c,
269 Cfg9346 = 0x50,
270 Config0 = 0x51,
271 Config1 = 0x52,
272 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200273#define PME_SIGNAL (1 << 5) /* 8168c and later */
274
Francois Romieu07d3f512007-02-21 22:40:46 +0100275 Config3 = 0x54,
276 Config4 = 0x55,
277 Config5 = 0x56,
278 MultiIntr = 0x5c,
279 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100280 PHYstatus = 0x6c,
281 RxMaxSize = 0xda,
282 CPlusCmd = 0xe0,
283 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300284
285#define RTL_COALESCE_MASK 0x0f
286#define RTL_COALESCE_SHIFT 4
287#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
288#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
289
Francois Romieu07d3f512007-02-21 22:40:46 +0100290 RxDescAddrLow = 0xe4,
291 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000292 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
293
294#define NoEarlyTx 0x3f /* Max value : no early transmit. */
295
296 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
297
298#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800299#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000300
Francois Romieu07d3f512007-02-21 22:40:46 +0100301 FuncEvent = 0xf0,
302 FuncEventMask = 0xf4,
303 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800304 IBCR0 = 0xf8,
305 IBCR2 = 0xf9,
306 IBIMR0 = 0xfa,
307 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100308 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700309};
310
Francois Romieuf162a5d2008-06-01 22:37:49 +0200311enum rtl8168_8101_registers {
312 CSIDR = 0x64,
313 CSIAR = 0x68,
314#define CSIAR_FLAG 0x80000000
315#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200316#define CSIAR_BYTE_ENABLE 0x0000f000
317#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000318 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200319 EPHYAR = 0x80,
320#define EPHYAR_FLAG 0x80000000
321#define EPHYAR_WRITE_CMD 0x80000000
322#define EPHYAR_REG_MASK 0x1f
323#define EPHYAR_REG_SHIFT 16
324#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800325 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800326#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800327#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200328 DBG_REG = 0xd1,
329#define FIX_NAK_1 (1 << 4)
330#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800331 TWSI = 0xd2,
332 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800333#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800334#define TX_EMPTY (1 << 5)
335#define RX_EMPTY (1 << 4)
336#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800337#define EN_NDP (1 << 3)
338#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800339#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000340 EFUSEAR = 0xdc,
341#define EFUSEAR_FLAG 0x80000000
342#define EFUSEAR_WRITE_CMD 0x80000000
343#define EFUSEAR_READ_CMD 0x00000000
344#define EFUSEAR_REG_MASK 0x03ff
345#define EFUSEAR_REG_SHIFT 8
346#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800347 MISC_1 = 0xf2,
348#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200349};
350
françois romieuc0e45c12011-01-03 15:08:04 +0000351enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800352 LED_FREQ = 0x1a,
353 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000354 ERIDR = 0x70,
355 ERIAR = 0x74,
356#define ERIAR_FLAG 0x80000000
357#define ERIAR_WRITE_CMD 0x80000000
358#define ERIAR_READ_CMD 0x00000000
359#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000360#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800361#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
362#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
363#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800364#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800365#define ERIAR_MASK_SHIFT 12
366#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
367#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800368#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800369#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800370#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000371 EPHY_RXER_NUM = 0x7c,
372 OCPDR = 0xb0, /* OCP GPHY access */
373#define OCPDR_WRITE_CMD 0x80000000
374#define OCPDR_READ_CMD 0x00000000
375#define OCPDR_REG_MASK 0x7f
376#define OCPDR_GPHY_REG_SHIFT 16
377#define OCPDR_DATA_MASK 0xffff
378 OCPAR = 0xb4,
379#define OCPAR_FLAG 0x80000000
380#define OCPAR_GPHY_WRITE_CMD 0x8000f060
381#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800382 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000383 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
384 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200385#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800386#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800387#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800388#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800389#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000390};
391
Francois Romieu07d3f512007-02-21 22:40:46 +0100392enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700393 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100394 SYSErr = 0x8000,
395 PCSTimeout = 0x4000,
396 SWInt = 0x0100,
397 TxDescUnavail = 0x0080,
398 RxFIFOOver = 0x0040,
399 LinkChg = 0x0020,
400 RxOverflow = 0x0010,
401 TxErr = 0x0008,
402 TxOK = 0x0004,
403 RxErr = 0x0002,
404 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700405
406 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400407 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200408 RxFOVF = (1 << 23),
409 RxRWT = (1 << 22),
410 RxRES = (1 << 21),
411 RxRUNT = (1 << 20),
412 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413
414 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800415 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100416 CmdReset = 0x10,
417 CmdRxEnb = 0x08,
418 CmdTxEnb = 0x04,
419 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420
Francois Romieu275391a2007-02-23 23:50:28 +0100421 /* TXPoll register p.5 */
422 HPQ = 0x80, /* Poll cmd on the high prio queue */
423 NPQ = 0x40, /* Poll cmd on the low prio queue */
424 FSWInt = 0x01, /* Forced software interrupt */
425
Linus Torvalds1da177e2005-04-16 15:20:36 -0700426 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100427 Cfg9346_Lock = 0x00,
428 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429
430 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100431 AcceptErr = 0x20,
432 AcceptRunt = 0x10,
433 AcceptBroadcast = 0x08,
434 AcceptMulticast = 0x04,
435 AcceptMyPhys = 0x02,
436 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200437#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439 /* TxConfigBits */
440 TxInterFrameGapShift = 24,
441 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
442
Francois Romieu5d06a992006-02-23 00:47:58 +0100443 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200444 LEDS1 = (1 << 7),
445 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200446 Speed_down = (1 << 4),
447 MEMMAP = (1 << 3),
448 IOMAP = (1 << 2),
449 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100450 PMEnable = (1 << 0), /* Power Management Enable */
451
Francois Romieu6dccd162007-02-13 23:38:05 +0100452 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000453 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000454 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100455 PCI_Clock_66MHz = 0x01,
456 PCI_Clock_33MHz = 0x00,
457
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100458 /* Config3 register p.25 */
459 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
460 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200461 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800462 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200463 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100464
Francois Romieud58d46b2011-05-03 16:38:29 +0200465 /* Config4 register */
466 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
467
Francois Romieu5d06a992006-02-23 00:47:58 +0100468 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100469 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
470 MWF = (1 << 5), /* Accept Multicast wakeup frame */
471 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200472 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100473 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100474 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000475 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100476
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200478 EnableBist = (1 << 15), // 8168 8101
479 Mac_dbgo_oe = (1 << 14), // 8168 8101
480 Normal_mode = (1 << 13), // unused
481 Force_half_dup = (1 << 12), // 8168 8101
482 Force_rxflow_en = (1 << 11), // 8168 8101
483 Force_txflow_en = (1 << 10), // 8168 8101
484 Cxpl_dbg_sel = (1 << 9), // 8168 8101
485 ASF = (1 << 8), // 8168 8101
486 PktCntrDisable = (1 << 7), // 8168 8101
487 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488 RxVlan = (1 << 6),
489 RxChkSum = (1 << 5),
490 PCIDAC = (1 << 4),
491 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200492#define INTT_MASK GENMASK(1, 0)
Francois Romieu0e485152007-02-20 00:00:26 +0100493 INTT_0 = 0x0000, // 8168
494 INTT_1 = 0x0001, // 8168
495 INTT_2 = 0x0002, // 8168
496 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497
498 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100499 TBI_Enable = 0x80,
500 TxFlowCtrl = 0x40,
501 RxFlowCtrl = 0x20,
502 _1000bpsF = 0x10,
503 _100bps = 0x08,
504 _10bps = 0x04,
505 LinkStatus = 0x02,
506 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100509 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200510
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200511 /* ResetCounterCommand */
512 CounterReset = 0x1,
513
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200514 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100515 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800516
517 /* magic enable v2 */
518 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519};
520
Francois Romieu2b7b4312011-04-18 22:53:24 -0700521enum rtl_desc_bit {
522 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700523 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
524 RingEnd = (1 << 30), /* End of descriptor ring */
525 FirstFrag = (1 << 29), /* First segment of a packet */
526 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700527};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
Francois Romieu2b7b4312011-04-18 22:53:24 -0700529/* Generic case. */
530enum rtl_tx_desc_bit {
531 /* First doubleword. */
532 TD_LSO = (1 << 27), /* Large Send Offload */
533#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700534
Francois Romieu2b7b4312011-04-18 22:53:24 -0700535 /* Second doubleword. */
536 TxVlanTag = (1 << 17), /* Add VLAN tag */
537};
538
539/* 8169, 8168b and 810x except 8102e. */
540enum rtl_tx_desc_bit_0 {
541 /* First doubleword. */
542#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
543 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
544 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
545 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
546};
547
548/* 8102e, 8168c and beyond. */
549enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800550 /* First doubleword. */
551 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800552 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800553#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800554#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800555
Francois Romieu2b7b4312011-04-18 22:53:24 -0700556 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800557#define TCPHO_SHIFT 18
558#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700559#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800560 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
561 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700562 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
563 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
564};
565
Francois Romieu2b7b4312011-04-18 22:53:24 -0700566enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567 /* Rx private */
568 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500569 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700570
571#define RxProtoUDP (PID1)
572#define RxProtoTCP (PID0)
573#define RxProtoIP (PID1 | PID0)
574#define RxProtoMask RxProtoIP
575
576 IPFail = (1 << 16), /* IP checksum failed */
577 UDPFail = (1 << 15), /* UDP/IP checksum failed */
578 TCPFail = (1 << 14), /* TCP/IP checksum failed */
579 RxVlanTag = (1 << 16), /* VLAN tag available */
580};
581
582#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200583#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700584
585struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200586 __le32 opts1;
587 __le32 opts2;
588 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589};
590
591struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200592 __le32 opts1;
593 __le32 opts2;
594 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595};
596
597struct ring_info {
598 struct sk_buff *skb;
599 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600};
601
Ivan Vecera355423d2009-02-06 21:49:57 -0800602struct rtl8169_counters {
603 __le64 tx_packets;
604 __le64 rx_packets;
605 __le64 tx_errors;
606 __le32 rx_errors;
607 __le16 rx_missed;
608 __le16 align_errors;
609 __le32 tx_one_collision;
610 __le32 tx_multi_collision;
611 __le64 rx_unicast;
612 __le64 rx_broadcast;
613 __le32 rx_multicast;
614 __le16 tx_aborted;
615 __le16 tx_underun;
616};
617
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200618struct rtl8169_tc_offsets {
619 bool inited;
620 __le64 tx_errors;
621 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200622 __le16 tx_aborted;
623};
624
Francois Romieuda78dbf2012-01-26 14:18:23 +0100625enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800626 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100627 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100628 RTL_FLAG_MAX
629};
630
Junchang Wang8027aa22012-03-04 23:30:32 +0100631struct rtl8169_stats {
632 u64 packets;
633 u64 bytes;
634 struct u64_stats_sync syncp;
635};
636
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637struct rtl8169_private {
638 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200639 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000640 struct net_device *dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +0100641 struct phy_device *phydev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700642 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200643 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700644 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
646 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100648 struct rtl8169_stats rx_stats;
649 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700650 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
651 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
652 dma_addr_t TxPhyAddr;
653 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000654 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100657
Heiner Kallweit559c3c02018-11-19 22:34:17 +0100658 u16 irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +0300659 const struct rtl_coalesce_info *coalesce_info;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200660 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000661
662 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200663 void (*write)(struct rtl8169_private *, int, int);
664 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000665 } mdio_ops;
666
Francois Romieud58d46b2011-05-03 16:38:29 +0200667 struct jumbo_ops {
668 void (*enable)(struct rtl8169_private *);
669 void (*disable)(struct rtl8169_private *);
670 } jumbo_ops;
671
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200672 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800673 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100674
675 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100676 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
677 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100678 struct work_struct work;
679 } wk;
680
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200681 unsigned supports_gmii:1;
Corinna Vinschen42020322015-09-10 10:47:35 +0200682 dma_addr_t counters_phys_addr;
683 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200684 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000685 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000686
Heiner Kallweit254764e2019-01-22 22:23:41 +0100687 const char *fw_name;
Francois Romieub6ffd972011-06-17 17:00:05 +0200688 struct rtl_fw {
689 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200690
691#define RTL_VER_SIZE 32
692
693 char version[RTL_VER_SIZE];
694
695 struct rtl_fw_phy_action {
696 __le32 *code;
697 size_t size;
698 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200699 } *rtl_fw;
Hayes Wangc5583862012-07-02 17:23:22 +0800700
701 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700702};
703
Ralf Baechle979b6c12005-06-13 14:30:40 -0700704MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200706module_param_named(debug, debug.msg_enable, int, 0);
707MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Heiner Kallweit11287b62019-01-07 21:49:09 +0100708MODULE_SOFTDEP("pre: realtek");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000710MODULE_FIRMWARE(FIRMWARE_8168D_1);
711MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000712MODULE_FIRMWARE(FIRMWARE_8168E_1);
713MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400714MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800715MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800716MODULE_FIRMWARE(FIRMWARE_8168F_1);
717MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800718MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800719MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800720MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800721MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000722MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000723MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000724MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800725MODULE_FIRMWARE(FIRMWARE_8168H_1);
726MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200727MODULE_FIRMWARE(FIRMWARE_8107E_1);
728MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700729
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100730static inline struct device *tp_to_dev(struct rtl8169_private *tp)
731{
732 return &tp->pci_dev->dev;
733}
734
Francois Romieuda78dbf2012-01-26 14:18:23 +0100735static void rtl_lock_work(struct rtl8169_private *tp)
736{
737 mutex_lock(&tp->wk.mutex);
738}
739
740static void rtl_unlock_work(struct rtl8169_private *tp)
741{
742 mutex_unlock(&tp->wk.mutex);
743}
744
Heiner Kallweitdf320ed2019-01-19 22:05:48 +0100745static void rtl_lock_config_regs(struct rtl8169_private *tp)
746{
747 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
748}
749
750static void rtl_unlock_config_regs(struct rtl8169_private *tp)
751{
752 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
753}
754
Heiner Kallweitcb732002018-03-20 07:45:35 +0100755static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200756{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100757 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800758 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200759}
760
Francois Romieuffc46952012-07-06 14:19:23 +0200761struct rtl_cond {
762 bool (*check)(struct rtl8169_private *);
763 const char *msg;
764};
765
766static void rtl_udelay(unsigned int d)
767{
768 udelay(d);
769}
770
771static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
772 void (*delay)(unsigned int), unsigned int d, int n,
773 bool high)
774{
775 int i;
776
777 for (i = 0; i < n; i++) {
778 delay(d);
779 if (c->check(tp) == high)
780 return true;
781 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200782 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
783 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200784 return false;
785}
786
787static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
788 const struct rtl_cond *c,
789 unsigned int d, int n)
790{
791 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
792}
793
794static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
795 const struct rtl_cond *c,
796 unsigned int d, int n)
797{
798 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
799}
800
801static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
802 const struct rtl_cond *c,
803 unsigned int d, int n)
804{
805 return rtl_loop_wait(tp, c, msleep, d, n, true);
806}
807
808static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
809 const struct rtl_cond *c,
810 unsigned int d, int n)
811{
812 return rtl_loop_wait(tp, c, msleep, d, n, false);
813}
814
815#define DECLARE_RTL_COND(name) \
816static bool name ## _check(struct rtl8169_private *); \
817 \
818static const struct rtl_cond name = { \
819 .check = name ## _check, \
820 .msg = #name \
821}; \
822 \
823static bool name ## _check(struct rtl8169_private *tp)
824
Hayes Wangc5583862012-07-02 17:23:22 +0800825static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
826{
827 if (reg & 0xffff0001) {
828 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
829 return true;
830 }
831 return false;
832}
833
834DECLARE_RTL_COND(rtl_ocp_gphy_cond)
835{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200836 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800837}
838
839static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
840{
Hayes Wangc5583862012-07-02 17:23:22 +0800841 if (rtl_ocp_reg_failure(tp, reg))
842 return;
843
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200844 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800845
846 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
847}
848
849static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
850{
Hayes Wangc5583862012-07-02 17:23:22 +0800851 if (rtl_ocp_reg_failure(tp, reg))
852 return 0;
853
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200854 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800855
856 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200857 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800858}
859
Hayes Wangc5583862012-07-02 17:23:22 +0800860static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
861{
Hayes Wangc5583862012-07-02 17:23:22 +0800862 if (rtl_ocp_reg_failure(tp, reg))
863 return;
864
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200865 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800866}
867
868static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
869{
Hayes Wangc5583862012-07-02 17:23:22 +0800870 if (rtl_ocp_reg_failure(tp, reg))
871 return 0;
872
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200873 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800874
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200875 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800876}
877
878#define OCP_STD_PHY_BASE 0xa400
879
880static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
881{
882 if (reg == 0x1f) {
883 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
884 return;
885 }
886
887 if (tp->ocp_base != OCP_STD_PHY_BASE)
888 reg -= 0x10;
889
890 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
891}
892
893static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
894{
895 if (tp->ocp_base != OCP_STD_PHY_BASE)
896 reg -= 0x10;
897
898 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
899}
900
hayeswangeee37862013-04-01 22:23:38 +0000901static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
902{
903 if (reg == 0x1f) {
904 tp->ocp_base = value << 4;
905 return;
906 }
907
908 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
909}
910
911static int mac_mcu_read(struct rtl8169_private *tp, int reg)
912{
913 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
914}
915
Francois Romieuffc46952012-07-06 14:19:23 +0200916DECLARE_RTL_COND(rtl_phyar_cond)
917{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200918 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200919}
920
Francois Romieu24192212012-07-06 20:19:42 +0200921static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700922{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200923 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924
Francois Romieuffc46952012-07-06 14:19:23 +0200925 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700926 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700927 * According to hardware specs a 20us delay is required after write
928 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700929 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700930 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700931}
932
Francois Romieu24192212012-07-06 20:19:42 +0200933static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934{
Francois Romieuffc46952012-07-06 14:19:23 +0200935 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200937 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938
Francois Romieuffc46952012-07-06 14:19:23 +0200939 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200940 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +0200941
Timo Teräs81a95f02010-06-09 17:31:48 -0700942 /*
943 * According to hardware specs a 20us delay is required after read
944 * complete indication, but before sending next command.
945 */
946 udelay(20);
947
Linus Torvalds1da177e2005-04-16 15:20:36 -0700948 return value;
949}
950
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800951DECLARE_RTL_COND(rtl_ocpar_cond)
952{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200953 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800954}
955
Francois Romieu24192212012-07-06 20:19:42 +0200956static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000957{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200958 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
959 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
960 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000961
Francois Romieuffc46952012-07-06 14:19:23 +0200962 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000963}
964
Francois Romieu24192212012-07-06 20:19:42 +0200965static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000966{
Francois Romieu24192212012-07-06 20:19:42 +0200967 r8168dp_1_mdio_access(tp, reg,
968 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000969}
970
Francois Romieu24192212012-07-06 20:19:42 +0200971static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000972{
Francois Romieu24192212012-07-06 20:19:42 +0200973 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000974
975 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200976 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
977 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000978
Francois Romieuffc46952012-07-06 14:19:23 +0200979 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200980 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +0000981}
982
françois romieue6de30d2011-01-03 15:08:37 +0000983#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
984
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200985static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000986{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200987 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000988}
989
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200990static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000991{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200992 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000993}
994
Francois Romieu24192212012-07-06 20:19:42 +0200995static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +0000996{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200997 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000998
Francois Romieu24192212012-07-06 20:19:42 +0200999 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001000
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001001 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001002}
1003
Francois Romieu24192212012-07-06 20:19:42 +02001004static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001005{
1006 int value;
1007
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001008 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001009
Francois Romieu24192212012-07-06 20:19:42 +02001010 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001011
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001012 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001013
1014 return value;
1015}
1016
françois romieu4da19632011-01-03 15:07:55 +00001017static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001018{
Francois Romieu24192212012-07-06 20:19:42 +02001019 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001020}
1021
françois romieu4da19632011-01-03 15:07:55 +00001022static int rtl_readphy(struct rtl8169_private *tp, int location)
1023{
Francois Romieu24192212012-07-06 20:19:42 +02001024 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001025}
1026
1027static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1028{
1029 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1030}
1031
Chun-Hao Lin76564422014-10-01 23:17:17 +08001032static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001033{
1034 int val;
1035
françois romieu4da19632011-01-03 15:07:55 +00001036 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001037 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001038}
1039
Francois Romieuffc46952012-07-06 14:19:23 +02001040DECLARE_RTL_COND(rtl_ephyar_cond)
1041{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001042 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001043}
1044
Francois Romieufdf6fc02012-07-06 22:40:38 +02001045static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001046{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001047 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001048 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1049
Francois Romieuffc46952012-07-06 14:19:23 +02001050 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1051
1052 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001053}
1054
Francois Romieufdf6fc02012-07-06 22:40:38 +02001055static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001056{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001057 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001058
Francois Romieuffc46952012-07-06 14:19:23 +02001059 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001060 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001061}
1062
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001063DECLARE_RTL_COND(rtl_eriar_cond)
1064{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001065 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001066}
1067
Francois Romieufdf6fc02012-07-06 22:40:38 +02001068static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1069 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001070{
Hayes Wang133ac402011-07-06 15:58:05 +08001071 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001072 RTL_W32(tp, ERIDR, val);
1073 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001074
Francois Romieuffc46952012-07-06 14:19:23 +02001075 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001076}
1077
Francois Romieufdf6fc02012-07-06 22:40:38 +02001078static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001079{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001080 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001081
Francois Romieuffc46952012-07-06 14:19:23 +02001082 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001083 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001084}
1085
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001086static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001087 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001088{
1089 u32 val;
1090
Francois Romieufdf6fc02012-07-06 22:40:38 +02001091 val = rtl_eri_read(tp, addr, type);
1092 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001093}
1094
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001095static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1096{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001097 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001098 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001099 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001100}
1101
1102static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1103{
1104 return rtl_eri_read(tp, reg, ERIAR_OOB);
1105}
1106
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001107static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1108 u32 data)
1109{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001110 RTL_W32(tp, OCPDR, data);
1111 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001112 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1113}
1114
1115static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1116 u32 data)
1117{
1118 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1119 data, ERIAR_OOB);
1120}
1121
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001122static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001123{
1124 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1125
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001126 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001127}
1128
1129#define OOB_CMD_RESET 0x00
1130#define OOB_CMD_DRIVER_START 0x05
1131#define OOB_CMD_DRIVER_STOP 0x06
1132
1133static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1134{
1135 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1136}
1137
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001138DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001139{
1140 u16 reg;
1141
1142 reg = rtl8168_get_ocp_reg(tp);
1143
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001144 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001145}
1146
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001147DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1148{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001149 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001150}
1151
1152DECLARE_RTL_COND(rtl_ocp_tx_cond)
1153{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001154 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001155}
1156
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001157static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1158{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001159 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001160 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001161 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1162 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001163}
1164
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001165static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001166{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001167 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1168 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001169}
1170
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001171static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1172{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001173 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1174 r8168ep_ocp_write(tp, 0x01, 0x30,
1175 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001176 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1177}
1178
1179static void rtl8168_driver_start(struct rtl8169_private *tp)
1180{
1181 switch (tp->mac_version) {
1182 case RTL_GIGA_MAC_VER_27:
1183 case RTL_GIGA_MAC_VER_28:
1184 case RTL_GIGA_MAC_VER_31:
1185 rtl8168dp_driver_start(tp);
1186 break;
1187 case RTL_GIGA_MAC_VER_49:
1188 case RTL_GIGA_MAC_VER_50:
1189 case RTL_GIGA_MAC_VER_51:
1190 rtl8168ep_driver_start(tp);
1191 break;
1192 default:
1193 BUG();
1194 break;
1195 }
1196}
1197
1198static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1199{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001200 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1201 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001202}
1203
1204static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1205{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001206 rtl8168ep_stop_cmac(tp);
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001207 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1208 r8168ep_ocp_write(tp, 0x01, 0x30,
1209 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001210 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1211}
1212
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001213static void rtl8168_driver_stop(struct rtl8169_private *tp)
1214{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001215 switch (tp->mac_version) {
1216 case RTL_GIGA_MAC_VER_27:
1217 case RTL_GIGA_MAC_VER_28:
1218 case RTL_GIGA_MAC_VER_31:
1219 rtl8168dp_driver_stop(tp);
1220 break;
1221 case RTL_GIGA_MAC_VER_49:
1222 case RTL_GIGA_MAC_VER_50:
1223 case RTL_GIGA_MAC_VER_51:
1224 rtl8168ep_driver_stop(tp);
1225 break;
1226 default:
1227 BUG();
1228 break;
1229 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001230}
1231
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001232static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001233{
1234 u16 reg = rtl8168_get_ocp_reg(tp);
1235
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001236 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001237}
1238
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001239static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001240{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001241 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001242}
1243
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001244static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001245{
1246 switch (tp->mac_version) {
1247 case RTL_GIGA_MAC_VER_27:
1248 case RTL_GIGA_MAC_VER_28:
1249 case RTL_GIGA_MAC_VER_31:
1250 return r8168dp_check_dash(tp);
1251 case RTL_GIGA_MAC_VER_49:
1252 case RTL_GIGA_MAC_VER_50:
1253 case RTL_GIGA_MAC_VER_51:
1254 return r8168ep_check_dash(tp);
1255 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001256 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001257 }
1258}
1259
françois romieuc28aa382011-08-02 03:53:43 +00001260struct exgmac_reg {
1261 u16 addr;
1262 u16 mask;
1263 u32 val;
1264};
1265
Francois Romieufdf6fc02012-07-06 22:40:38 +02001266static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001267 const struct exgmac_reg *r, int len)
1268{
1269 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001270 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001271 r++;
1272 }
1273}
1274
Francois Romieuffc46952012-07-06 14:19:23 +02001275DECLARE_RTL_COND(rtl_efusear_cond)
1276{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001277 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001278}
1279
Francois Romieufdf6fc02012-07-06 22:40:38 +02001280static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001281{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001282 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001283
Francois Romieuffc46952012-07-06 14:19:23 +02001284 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001285 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001286}
1287
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001288static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1289{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001290 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001291}
1292
1293static void rtl_irq_disable(struct rtl8169_private *tp)
1294{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001295 RTL_W16(tp, IntrMask, 0);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001296}
1297
Francois Romieuda78dbf2012-01-26 14:18:23 +01001298#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1299#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1300#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1301
Heiner Kallweitfe716f82018-11-19 22:31:32 +01001302static void rtl_irq_enable(struct rtl8169_private *tp)
Francois Romieuda78dbf2012-01-26 14:18:23 +01001303{
Heiner Kallweit559c3c02018-11-19 22:34:17 +01001304 RTL_W16(tp, IntrMask, tp->irq_mask);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001305}
1306
françois romieu811fd302011-12-04 20:30:45 +00001307static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001308{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001309 rtl_irq_disable(tp);
Heiner Kallweitde20e122018-09-25 07:58:00 +02001310 rtl_ack_events(tp, 0xffff);
1311 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001312 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001313}
1314
Hayes Wang70090422011-07-06 15:58:06 +08001315static void rtl_link_chg_patch(struct rtl8169_private *tp)
1316{
Hayes Wang70090422011-07-06 15:58:06 +08001317 struct net_device *dev = tp->dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +01001318 struct phy_device *phydev = tp->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001319
1320 if (!netif_running(dev))
1321 return;
1322
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001323 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1324 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001325 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001326 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1327 ERIAR_EXGMAC);
1328 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1329 ERIAR_EXGMAC);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001330 } else if (phydev->speed == SPEED_100) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001331 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1332 ERIAR_EXGMAC);
1333 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1334 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001335 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001336 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1337 ERIAR_EXGMAC);
1338 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1339 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001340 }
1341 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001342 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001343 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001344 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001345 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001346 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1347 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001348 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001349 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1350 ERIAR_EXGMAC);
1351 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1352 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001353 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001354 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1355 ERIAR_EXGMAC);
1356 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1357 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001358 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001359 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001360 if (phydev->speed == SPEED_10) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001361 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1362 ERIAR_EXGMAC);
1363 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1364 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001365 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001366 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1367 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001368 }
Hayes Wang70090422011-07-06 15:58:06 +08001369 }
1370}
1371
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001372#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1373
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001374static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1375{
1376 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001377
Francois Romieuda78dbf2012-01-26 14:18:23 +01001378 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001379 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001380 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001381 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001382}
1383
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001384static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001385{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001386 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001387 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001388 u32 opt;
1389 u16 reg;
1390 u8 mask;
1391 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001392 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001393 { WAKE_UCAST, Config5, UWF },
1394 { WAKE_BCAST, Config5, BWF },
1395 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001396 { WAKE_ANY, Config5, LanWake },
1397 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001398 };
Francois Romieu851e6022012-04-17 11:10:11 +02001399 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001400
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001401 rtl_unlock_config_regs(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001402
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001403 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001404 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1405 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001406 tmp = ARRAY_SIZE(cfg) - 1;
1407 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001408 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001409 0x0dc,
1410 ERIAR_MASK_0100,
1411 MagicPacket_v2,
1412 0x0000,
1413 ERIAR_EXGMAC);
1414 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001415 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001416 0x0dc,
1417 ERIAR_MASK_0100,
1418 0x0000,
1419 MagicPacket_v2,
1420 ERIAR_EXGMAC);
1421 break;
1422 default:
1423 tmp = ARRAY_SIZE(cfg);
1424 break;
1425 }
1426
1427 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001428 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001429 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001430 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001431 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001432 }
1433
Francois Romieu851e6022012-04-17 11:10:11 +02001434 switch (tp->mac_version) {
1435 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001436 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001437 if (wolopts)
1438 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001439 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001440 break;
1441 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001442 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001443 if (wolopts)
1444 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001445 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001446 break;
1447 }
1448
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001449 rtl_lock_config_regs(tp);
Heiner Kallweit3bd82642018-12-30 13:16:12 +01001450
1451 device_set_wakeup_enable(tp_to_dev(tp), wolopts);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001452}
1453
1454static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1455{
1456 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001457 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001458
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001459 if (wol->wolopts & ~WAKE_ANY)
1460 return -EINVAL;
1461
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001462 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001463
Francois Romieuda78dbf2012-01-26 14:18:23 +01001464 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001465
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001466 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001467
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001468 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001469 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001470
1471 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001472
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001473 pm_runtime_put_noidle(d);
1474
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001475 return 0;
1476}
1477
Linus Torvalds1da177e2005-04-16 15:20:36 -07001478static void rtl8169_get_drvinfo(struct net_device *dev,
1479 struct ethtool_drvinfo *info)
1480{
1481 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001482 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001483
Rick Jones68aad782011-11-07 13:29:27 +00001484 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001485 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001486 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Heiner Kallweit254764e2019-01-22 22:23:41 +01001487 if (rtl_fw)
Rick Jones8ac72d12011-11-22 14:06:26 +00001488 strlcpy(info->fw_version, rtl_fw->version,
1489 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490}
1491
1492static int rtl8169_get_regs_len(struct net_device *dev)
1493{
1494 return R8169_REGS_SIZE;
1495}
1496
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001497static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1498 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499{
Francois Romieud58d46b2011-05-03 16:38:29 +02001500 struct rtl8169_private *tp = netdev_priv(dev);
1501
Francois Romieu2b7b4312011-04-18 22:53:24 -07001502 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001503 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504
Francois Romieud58d46b2011-05-03 16:38:29 +02001505 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001506 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001507 features &= ~NETIF_F_IP_CSUM;
1508
Michał Mirosław350fb322011-04-08 06:35:56 +00001509 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510}
1511
Heiner Kallweita3984572018-04-28 22:19:15 +02001512static int rtl8169_set_features(struct net_device *dev,
1513 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514{
1515 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001516 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517
Heiner Kallweita3984572018-04-28 22:19:15 +02001518 rtl_lock_work(tp);
1519
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001520 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001521 if (features & NETIF_F_RXALL)
1522 rx_config |= (AcceptErr | AcceptRunt);
1523 else
1524 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001526 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001527
hayeswang929a0312014-09-16 11:40:47 +08001528 if (features & NETIF_F_RXCSUM)
1529 tp->cp_cmd |= RxChkSum;
1530 else
1531 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001532
hayeswang929a0312014-09-16 11:40:47 +08001533 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1534 tp->cp_cmd |= RxVlan;
1535 else
1536 tp->cp_cmd &= ~RxVlan;
1537
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001538 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1539 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540
Francois Romieuda78dbf2012-01-26 14:18:23 +01001541 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542
1543 return 0;
1544}
1545
Kirill Smelkov810f4892012-11-10 21:11:02 +04001546static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001548 return (skb_vlan_tag_present(skb)) ?
1549 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001550}
1551
Francois Romieu7a8fc772011-03-01 17:18:33 +01001552static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001553{
1554 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001555
Francois Romieu7a8fc772011-03-01 17:18:33 +01001556 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001557 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001558}
1559
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1561 void *p)
1562{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001563 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001564 u32 __iomem *data = tp->mmio_addr;
1565 u32 *dw = p;
1566 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567
Francois Romieuda78dbf2012-01-26 14:18:23 +01001568 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001569 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1570 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001571 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572}
1573
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001574static u32 rtl8169_get_msglevel(struct net_device *dev)
1575{
1576 struct rtl8169_private *tp = netdev_priv(dev);
1577
1578 return tp->msg_enable;
1579}
1580
1581static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1582{
1583 struct rtl8169_private *tp = netdev_priv(dev);
1584
1585 tp->msg_enable = value;
1586}
1587
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001588static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1589 "tx_packets",
1590 "rx_packets",
1591 "tx_errors",
1592 "rx_errors",
1593 "rx_missed",
1594 "align_errors",
1595 "tx_single_collisions",
1596 "tx_multi_collisions",
1597 "unicast",
1598 "broadcast",
1599 "multicast",
1600 "tx_aborted",
1601 "tx_underrun",
1602};
1603
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001604static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001605{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001606 switch (sset) {
1607 case ETH_SS_STATS:
1608 return ARRAY_SIZE(rtl8169_gstrings);
1609 default:
1610 return -EOPNOTSUPP;
1611 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001612}
1613
Corinna Vinschen42020322015-09-10 10:47:35 +02001614DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001615{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001616 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001617}
1618
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001619static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001620{
Corinna Vinschen42020322015-09-10 10:47:35 +02001621 dma_addr_t paddr = tp->counters_phys_addr;
1622 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001623
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001624 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1625 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001626 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001627 RTL_W32(tp, CounterAddrLow, cmd);
1628 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001629
Francois Romieua78e9362018-01-26 01:53:26 +01001630 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001631}
1632
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001633static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001634{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001635 /*
1636 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1637 * tally counters.
1638 */
1639 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1640 return true;
1641
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001642 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001643}
1644
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001645static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001646{
Heiner Kallweit10262b02019-01-06 20:44:00 +01001647 u8 val = RTL_R8(tp, ChipCmd);
1648
Ivan Vecera355423d2009-02-06 21:49:57 -08001649 /*
1650 * Some chips are unable to dump tally counters when the receiver
Heiner Kallweit10262b02019-01-06 20:44:00 +01001651 * is disabled. If 0xff chip may be in a PCI power-save state.
Ivan Vecera355423d2009-02-06 21:49:57 -08001652 */
Heiner Kallweit10262b02019-01-06 20:44:00 +01001653 if (!(val & CmdRxEnb) || val == 0xff)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001654 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001655
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001656 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001657}
1658
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001659static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001660{
Corinna Vinschen42020322015-09-10 10:47:35 +02001661 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001662 bool ret = false;
1663
1664 /*
1665 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1666 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1667 * reset by a power cycle, while the counter values collected by the
1668 * driver are reset at every driver unload/load cycle.
1669 *
1670 * To make sure the HW values returned by @get_stats64 match the SW
1671 * values, we collect the initial values at first open(*) and use them
1672 * as offsets to normalize the values returned by @get_stats64.
1673 *
1674 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1675 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1676 * set at open time by rtl_hw_start.
1677 */
1678
1679 if (tp->tc_offset.inited)
1680 return true;
1681
1682 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001683 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001684 ret = true;
1685
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001686 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001687 ret = true;
1688
Corinna Vinschen42020322015-09-10 10:47:35 +02001689 tp->tc_offset.tx_errors = counters->tx_errors;
1690 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1691 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001692 tp->tc_offset.inited = true;
1693
1694 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001695}
1696
Ivan Vecera355423d2009-02-06 21:49:57 -08001697static void rtl8169_get_ethtool_stats(struct net_device *dev,
1698 struct ethtool_stats *stats, u64 *data)
1699{
1700 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001701 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001702 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001703
1704 ASSERT_RTNL();
1705
Chun-Hao Line0636232016-07-29 16:37:55 +08001706 pm_runtime_get_noresume(d);
1707
1708 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001709 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001710
1711 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001712
Corinna Vinschen42020322015-09-10 10:47:35 +02001713 data[0] = le64_to_cpu(counters->tx_packets);
1714 data[1] = le64_to_cpu(counters->rx_packets);
1715 data[2] = le64_to_cpu(counters->tx_errors);
1716 data[3] = le32_to_cpu(counters->rx_errors);
1717 data[4] = le16_to_cpu(counters->rx_missed);
1718 data[5] = le16_to_cpu(counters->align_errors);
1719 data[6] = le32_to_cpu(counters->tx_one_collision);
1720 data[7] = le32_to_cpu(counters->tx_multi_collision);
1721 data[8] = le64_to_cpu(counters->rx_unicast);
1722 data[9] = le64_to_cpu(counters->rx_broadcast);
1723 data[10] = le32_to_cpu(counters->rx_multicast);
1724 data[11] = le16_to_cpu(counters->tx_aborted);
1725 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001726}
1727
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001728static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1729{
1730 switch(stringset) {
1731 case ETH_SS_STATS:
1732 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1733 break;
1734 }
1735}
1736
Francois Romieu50970832017-10-27 13:24:49 +03001737/*
1738 * Interrupt coalescing
1739 *
1740 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1741 * > 8169, 8168 and 810x line of chipsets
1742 *
1743 * 8169, 8168, and 8136(810x) serial chipsets support it.
1744 *
1745 * > 2 - the Tx timer unit at gigabit speed
1746 *
1747 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1748 * (0xe0) bit 1 and bit 0.
1749 *
1750 * For 8169
1751 * bit[1:0] \ speed 1000M 100M 10M
1752 * 0 0 320ns 2.56us 40.96us
1753 * 0 1 2.56us 20.48us 327.7us
1754 * 1 0 5.12us 40.96us 655.4us
1755 * 1 1 10.24us 81.92us 1.31ms
1756 *
1757 * For the other
1758 * bit[1:0] \ speed 1000M 100M 10M
1759 * 0 0 5us 2.56us 40.96us
1760 * 0 1 40us 20.48us 327.7us
1761 * 1 0 80us 40.96us 655.4us
1762 * 1 1 160us 81.92us 1.31ms
1763 */
1764
1765/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1766struct rtl_coalesce_scale {
1767 /* Rx / Tx */
1768 u32 nsecs[2];
1769};
1770
1771/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1772struct rtl_coalesce_info {
1773 u32 speed;
1774 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1775};
1776
1777/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1778#define rxtx_x1822(r, t) { \
1779 {{(r), (t)}}, \
1780 {{(r)*8, (t)*8}}, \
1781 {{(r)*8*2, (t)*8*2}}, \
1782 {{(r)*8*2*2, (t)*8*2*2}}, \
1783}
1784static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1785 /* speed delays: rx00 tx00 */
1786 { SPEED_10, rxtx_x1822(40960, 40960) },
1787 { SPEED_100, rxtx_x1822( 2560, 2560) },
1788 { SPEED_1000, rxtx_x1822( 320, 320) },
1789 { 0 },
1790};
1791
1792static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1793 /* speed delays: rx00 tx00 */
1794 { SPEED_10, rxtx_x1822(40960, 40960) },
1795 { SPEED_100, rxtx_x1822( 2560, 2560) },
1796 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1797 { 0 },
1798};
1799#undef rxtx_x1822
1800
1801/* get rx/tx scale vector corresponding to current speed */
1802static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1803{
1804 struct rtl8169_private *tp = netdev_priv(dev);
1805 struct ethtool_link_ksettings ecmd;
1806 const struct rtl_coalesce_info *ci;
1807 int rc;
1808
Heiner Kallweit45772432018-07-17 22:51:44 +02001809 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001810 if (rc < 0)
1811 return ERR_PTR(rc);
1812
1813 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1814 if (ecmd.base.speed == ci->speed) {
1815 return ci;
1816 }
1817 }
1818
1819 return ERR_PTR(-ELNRNG);
1820}
1821
1822static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1823{
1824 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001825 const struct rtl_coalesce_info *ci;
1826 const struct rtl_coalesce_scale *scale;
1827 struct {
1828 u32 *max_frames;
1829 u32 *usecs;
1830 } coal_settings [] = {
1831 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1832 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1833 }, *p = coal_settings;
1834 int i;
1835 u16 w;
1836
1837 memset(ec, 0, sizeof(*ec));
1838
1839 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1840 ci = rtl_coalesce_info(dev);
1841 if (IS_ERR(ci))
1842 return PTR_ERR(ci);
1843
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001844 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001845
1846 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001847 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001848 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1849 w >>= RTL_COALESCE_SHIFT;
1850 *p->usecs = w & RTL_COALESCE_MASK;
1851 }
1852
1853 for (i = 0; i < 2; i++) {
1854 p = coal_settings + i;
1855 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1856
1857 /*
1858 * ethtool_coalesce says it is illegal to set both usecs and
1859 * max_frames to 0.
1860 */
1861 if (!*p->usecs && !*p->max_frames)
1862 *p->max_frames = 1;
1863 }
1864
1865 return 0;
1866}
1867
1868/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1869static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1870 struct net_device *dev, u32 nsec, u16 *cp01)
1871{
1872 const struct rtl_coalesce_info *ci;
1873 u16 i;
1874
1875 ci = rtl_coalesce_info(dev);
1876 if (IS_ERR(ci))
1877 return ERR_CAST(ci);
1878
1879 for (i = 0; i < 4; i++) {
1880 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1881 ci->scalev[i].nsecs[1]);
1882 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1883 *cp01 = i;
1884 return &ci->scalev[i];
1885 }
1886 }
1887
1888 return ERR_PTR(-EINVAL);
1889}
1890
1891static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1892{
1893 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001894 const struct rtl_coalesce_scale *scale;
1895 struct {
1896 u32 frames;
1897 u32 usecs;
1898 } coal_settings [] = {
1899 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1900 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1901 }, *p = coal_settings;
1902 u16 w = 0, cp01;
1903 int i;
1904
1905 scale = rtl_coalesce_choose_scale(dev,
1906 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1907 if (IS_ERR(scale))
1908 return PTR_ERR(scale);
1909
1910 for (i = 0; i < 2; i++, p++) {
1911 u32 units;
1912
1913 /*
1914 * accept max_frames=1 we returned in rtl_get_coalesce.
1915 * accept it not only when usecs=0 because of e.g. the following scenario:
1916 *
1917 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1918 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1919 * - then user does `ethtool -C eth0 rx-usecs 100`
1920 *
1921 * since ethtool sends to kernel whole ethtool_coalesce
1922 * settings, if we do not handle rx_usecs=!0, rx_frames=1
1923 * we'll reject it below in `frames % 4 != 0`.
1924 */
1925 if (p->frames == 1) {
1926 p->frames = 0;
1927 }
1928
1929 units = p->usecs * 1000 / scale->nsecs[i];
1930 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
1931 return -EINVAL;
1932
1933 w <<= RTL_COALESCE_SHIFT;
1934 w |= units;
1935 w <<= RTL_COALESCE_SHIFT;
1936 w |= p->frames >> 2;
1937 }
1938
1939 rtl_lock_work(tp);
1940
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001941 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03001942
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02001943 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001944 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1945 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03001946
1947 rtl_unlock_work(tp);
1948
1949 return 0;
1950}
1951
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001952static int rtl_get_eee_supp(struct rtl8169_private *tp)
1953{
1954 struct phy_device *phydev = tp->phydev;
1955 int ret;
1956
1957 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001958 case RTL_GIGA_MAC_VER_34:
1959 case RTL_GIGA_MAC_VER_35:
1960 case RTL_GIGA_MAC_VER_36:
1961 case RTL_GIGA_MAC_VER_38:
1962 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
1963 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001964 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1965 phy_write(phydev, 0x1f, 0x0a5c);
1966 ret = phy_read(phydev, 0x12);
1967 phy_write(phydev, 0x1f, 0x0000);
1968 break;
1969 default:
1970 ret = -EPROTONOSUPPORT;
1971 break;
1972 }
1973
1974 return ret;
1975}
1976
1977static int rtl_get_eee_lpadv(struct rtl8169_private *tp)
1978{
1979 struct phy_device *phydev = tp->phydev;
1980 int ret;
1981
1982 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001983 case RTL_GIGA_MAC_VER_34:
1984 case RTL_GIGA_MAC_VER_35:
1985 case RTL_GIGA_MAC_VER_36:
1986 case RTL_GIGA_MAC_VER_38:
1987 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
1988 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001989 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1990 phy_write(phydev, 0x1f, 0x0a5d);
1991 ret = phy_read(phydev, 0x11);
1992 phy_write(phydev, 0x1f, 0x0000);
1993 break;
1994 default:
1995 ret = -EPROTONOSUPPORT;
1996 break;
1997 }
1998
1999 return ret;
2000}
2001
2002static int rtl_get_eee_adv(struct rtl8169_private *tp)
2003{
2004 struct phy_device *phydev = tp->phydev;
2005 int ret;
2006
2007 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002008 case RTL_GIGA_MAC_VER_34:
2009 case RTL_GIGA_MAC_VER_35:
2010 case RTL_GIGA_MAC_VER_36:
2011 case RTL_GIGA_MAC_VER_38:
2012 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
2013 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002014 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2015 phy_write(phydev, 0x1f, 0x0a5d);
2016 ret = phy_read(phydev, 0x10);
2017 phy_write(phydev, 0x1f, 0x0000);
2018 break;
2019 default:
2020 ret = -EPROTONOSUPPORT;
2021 break;
2022 }
2023
2024 return ret;
2025}
2026
2027static int rtl_set_eee_adv(struct rtl8169_private *tp, int val)
2028{
2029 struct phy_device *phydev = tp->phydev;
2030 int ret = 0;
2031
2032 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002033 case RTL_GIGA_MAC_VER_34:
2034 case RTL_GIGA_MAC_VER_35:
2035 case RTL_GIGA_MAC_VER_36:
2036 case RTL_GIGA_MAC_VER_38:
2037 ret = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
2038 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002039 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2040 phy_write(phydev, 0x1f, 0x0a5d);
2041 phy_write(phydev, 0x10, val);
2042 phy_write(phydev, 0x1f, 0x0000);
2043 break;
2044 default:
2045 ret = -EPROTONOSUPPORT;
2046 break;
2047 }
2048
2049 return ret;
2050}
2051
2052static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
2053{
2054 struct rtl8169_private *tp = netdev_priv(dev);
2055 struct device *d = tp_to_dev(tp);
2056 int ret;
2057
2058 pm_runtime_get_noresume(d);
2059
2060 if (!pm_runtime_active(d)) {
2061 ret = -EOPNOTSUPP;
2062 goto out;
2063 }
2064
2065 /* Get Supported EEE */
2066 ret = rtl_get_eee_supp(tp);
2067 if (ret < 0)
2068 goto out;
2069 data->supported = mmd_eee_cap_to_ethtool_sup_t(ret);
2070
2071 /* Get advertisement EEE */
2072 ret = rtl_get_eee_adv(tp);
2073 if (ret < 0)
2074 goto out;
2075 data->advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2076 data->eee_enabled = !!data->advertised;
2077
2078 /* Get LP advertisement EEE */
2079 ret = rtl_get_eee_lpadv(tp);
2080 if (ret < 0)
2081 goto out;
2082 data->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2083 data->eee_active = !!(data->advertised & data->lp_advertised);
2084out:
2085 pm_runtime_put_noidle(d);
2086 return ret < 0 ? ret : 0;
2087}
2088
2089static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
2090{
2091 struct rtl8169_private *tp = netdev_priv(dev);
2092 struct device *d = tp_to_dev(tp);
2093 int old_adv, adv = 0, cap, ret;
2094
2095 pm_runtime_get_noresume(d);
2096
2097 if (!dev->phydev || !pm_runtime_active(d)) {
2098 ret = -EOPNOTSUPP;
2099 goto out;
2100 }
2101
2102 if (dev->phydev->autoneg == AUTONEG_DISABLE ||
2103 dev->phydev->duplex != DUPLEX_FULL) {
2104 ret = -EPROTONOSUPPORT;
2105 goto out;
2106 }
2107
2108 /* Get Supported EEE */
2109 ret = rtl_get_eee_supp(tp);
2110 if (ret < 0)
2111 goto out;
2112 cap = ret;
2113
2114 ret = rtl_get_eee_adv(tp);
2115 if (ret < 0)
2116 goto out;
2117 old_adv = ret;
2118
2119 if (data->eee_enabled) {
2120 adv = !data->advertised ? cap :
2121 ethtool_adv_to_mmd_eee_adv_t(data->advertised) & cap;
2122 /* Mask prohibited EEE modes */
2123 adv &= ~dev->phydev->eee_broken_modes;
2124 }
2125
2126 if (old_adv != adv) {
2127 ret = rtl_set_eee_adv(tp, adv);
2128 if (ret < 0)
2129 goto out;
2130
2131 /* Restart autonegotiation so the new modes get sent to the
2132 * link partner.
2133 */
2134 ret = phy_restart_aneg(dev->phydev);
2135 }
2136
2137out:
2138 pm_runtime_put_noidle(d);
2139 return ret < 0 ? ret : 0;
2140}
2141
Jeff Garzik7282d492006-09-13 14:30:00 -04002142static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 .get_drvinfo = rtl8169_get_drvinfo,
2144 .get_regs_len = rtl8169_get_regs_len,
2145 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002146 .get_coalesce = rtl_get_coalesce,
2147 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002148 .get_msglevel = rtl8169_get_msglevel,
2149 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002151 .get_wol = rtl8169_get_wol,
2152 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002153 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002154 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002155 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002156 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002157 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002158 .get_eee = rtl8169_get_eee,
2159 .set_eee = rtl8169_set_eee,
Heiner Kallweit45772432018-07-17 22:51:44 +02002160 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2161 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002162};
2163
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002164static void rtl_enable_eee(struct rtl8169_private *tp)
2165{
2166 int supported = rtl_get_eee_supp(tp);
2167
2168 if (supported > 0)
2169 rtl_set_eee_adv(tp, supported);
2170}
2171
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002172static void rtl8169_get_mac_version(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173{
Francois Romieu0e485152007-02-20 00:00:26 +01002174 /*
2175 * The driver currently handles the 8168Bf and the 8168Be identically
2176 * but they can be identified more specifically through the test below
2177 * if needed:
2178 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002179 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002180 *
2181 * Same thing for the 8101Eb and the 8101Ec:
2182 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002183 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002184 */
Francois Romieu37441002011-06-17 22:58:54 +02002185 static const struct rtl_mac_info {
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002186 u16 mask;
2187 u16 val;
2188 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002190 /* 8168EP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002191 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 },
2192 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 },
2193 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002194
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002195 /* 8168H family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002196 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 },
2197 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002198
Hayes Wangc5583862012-07-02 17:23:22 +08002199 /* 8168G family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002200 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 },
2201 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 },
2202 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 },
2203 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 },
Hayes Wangc5583862012-07-02 17:23:22 +08002204
Hayes Wangc2218922011-09-06 16:55:18 +08002205 /* 8168F family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002206 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 },
2207 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 },
2208 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 },
Hayes Wangc2218922011-09-06 16:55:18 +08002209
hayeswang01dc7fe2011-03-21 01:50:28 +00002210 /* 8168E family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002211 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 },
2212 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 },
2213 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002214
Francois Romieu5b538df2008-07-20 16:22:45 +02002215 /* 8168D family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002216 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 },
2217 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002218
françois romieue6de30d2011-01-03 15:08:37 +00002219 /* 8168DP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002220 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 },
2221 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 },
2222 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002223
Francois Romieuef808d52008-06-29 13:10:54 +02002224 /* 8168C family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002225 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 },
2226 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 },
2227 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 },
2228 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 },
2229 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 },
2230 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 },
2231 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002232
2233 /* 8168B family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002234 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 },
2235 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 },
2236 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002237
2238 /* 8101 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002239 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 },
2240 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 },
2241 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 },
2242 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 },
2243 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 },
2244 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 },
2245 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 },
2246 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 },
2247 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 },
2248 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 },
2249 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 },
2250 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 },
2251 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 },
2252 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002253 /* FIXME: where did these entries come from ? -- FR */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002254 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 },
2255 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002256
2257 /* 8110 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002258 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 },
2259 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 },
2260 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 },
2261 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 },
2262 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 },
2263 { 0xfc8, 0x000, RTL_GIGA_MAC_VER_01 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002264
Jean Delvaref21b75e2009-05-26 20:54:48 -07002265 /* Catch-all */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002266 { 0x000, 0x000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002267 };
2268 const struct rtl_mac_info *p = mac_info;
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002269 u16 reg = RTL_R32(tp, TxConfig) >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002271 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272 p++;
2273 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002274
2275 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002276 dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
Heiner Kallweit45f19962018-11-22 22:00:10 +01002277 } else if (!tp->supports_gmii) {
2278 if (tp->mac_version == RTL_GIGA_MAC_VER_42)
2279 tp->mac_version = RTL_GIGA_MAC_VER_43;
2280 else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
2281 tp->mac_version = RTL_GIGA_MAC_VER_47;
2282 else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
2283 tp->mac_version = RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002284 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285}
2286
Francois Romieu867763c2007-08-17 18:21:58 +02002287struct phy_reg {
2288 u16 reg;
2289 u16 val;
2290};
2291
françois romieu4da19632011-01-03 15:07:55 +00002292static void rtl_writephy_batch(struct rtl8169_private *tp,
2293 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002294{
2295 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002296 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002297 regs++;
2298 }
2299}
2300
françois romieubca03d52011-01-03 15:07:31 +00002301#define PHY_READ 0x00000000
2302#define PHY_DATA_OR 0x10000000
2303#define PHY_DATA_AND 0x20000000
2304#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002305#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002306#define PHY_CLEAR_READCOUNT 0x70000000
2307#define PHY_WRITE 0x80000000
2308#define PHY_READCOUNT_EQ_SKIP 0x90000000
2309#define PHY_COMP_EQ_SKIPN 0xa0000000
2310#define PHY_COMP_NEQ_SKIPN 0xb0000000
2311#define PHY_WRITE_PREVIOUS 0xc0000000
2312#define PHY_SKIPN 0xd0000000
2313#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002314
Hayes Wang960aee62011-06-18 11:37:48 +02002315struct fw_info {
2316 u32 magic;
2317 char version[RTL_VER_SIZE];
2318 __le32 fw_start;
2319 __le32 fw_len;
2320 u8 chksum;
2321} __packed;
2322
Francois Romieu1c361ef2011-06-17 17:16:24 +02002323#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2324
2325static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002326{
Francois Romieub6ffd972011-06-17 17:00:05 +02002327 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002328 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002329 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2330 char *version = rtl_fw->version;
2331 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002332
Francois Romieu1c361ef2011-06-17 17:16:24 +02002333 if (fw->size < FW_OPCODE_SIZE)
2334 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002335
2336 if (!fw_info->magic) {
2337 size_t i, size, start;
2338 u8 checksum = 0;
2339
2340 if (fw->size < sizeof(*fw_info))
2341 goto out;
2342
2343 for (i = 0; i < fw->size; i++)
2344 checksum += fw->data[i];
2345 if (checksum != 0)
2346 goto out;
2347
2348 start = le32_to_cpu(fw_info->fw_start);
2349 if (start > fw->size)
2350 goto out;
2351
2352 size = le32_to_cpu(fw_info->fw_len);
2353 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2354 goto out;
2355
2356 memcpy(version, fw_info->version, RTL_VER_SIZE);
2357
2358 pa->code = (__le32 *)(fw->data + start);
2359 pa->size = size;
2360 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002361 if (fw->size % FW_OPCODE_SIZE)
2362 goto out;
2363
Heiner Kallweit254764e2019-01-22 22:23:41 +01002364 strlcpy(version, tp->fw_name, RTL_VER_SIZE);
Francois Romieu1c361ef2011-06-17 17:16:24 +02002365
2366 pa->code = (__le32 *)fw->data;
2367 pa->size = fw->size / FW_OPCODE_SIZE;
2368 }
2369 version[RTL_VER_SIZE - 1] = 0;
2370
2371 rc = true;
2372out:
2373 return rc;
2374}
2375
Francois Romieufd112f22011-06-18 00:10:29 +02002376static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2377 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002378{
Francois Romieufd112f22011-06-18 00:10:29 +02002379 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002380 size_t index;
2381
Francois Romieu1c361ef2011-06-17 17:16:24 +02002382 for (index = 0; index < pa->size; index++) {
2383 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002384 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002385
hayeswang42b82dc2011-01-10 02:07:25 +00002386 switch(action & 0xf0000000) {
2387 case PHY_READ:
2388 case PHY_DATA_OR:
2389 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002390 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002391 case PHY_CLEAR_READCOUNT:
2392 case PHY_WRITE:
2393 case PHY_WRITE_PREVIOUS:
2394 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002395 break;
2396
hayeswang42b82dc2011-01-10 02:07:25 +00002397 case PHY_BJMPN:
2398 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002399 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002400 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002401 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002402 }
2403 break;
2404 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002405 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002406 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002407 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002408 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002409 }
2410 break;
2411 case PHY_COMP_EQ_SKIPN:
2412 case PHY_COMP_NEQ_SKIPN:
2413 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002414 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002415 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002416 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002417 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002418 }
2419 break;
2420
hayeswang42b82dc2011-01-10 02:07:25 +00002421 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002422 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002423 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002424 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002425 }
2426 }
Francois Romieufd112f22011-06-18 00:10:29 +02002427 rc = true;
2428out:
2429 return rc;
2430}
françois romieubca03d52011-01-03 15:07:31 +00002431
Francois Romieufd112f22011-06-18 00:10:29 +02002432static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2433{
2434 struct net_device *dev = tp->dev;
2435 int rc = -EINVAL;
2436
2437 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002438 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002439 goto out;
2440 }
2441
2442 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2443 rc = 0;
2444out:
2445 return rc;
2446}
2447
2448static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2449{
2450 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002451 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002452 u32 predata, count;
2453 size_t index;
2454
2455 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002456 org.write = ops->write;
2457 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002458
Francois Romieu1c361ef2011-06-17 17:16:24 +02002459 for (index = 0; index < pa->size; ) {
2460 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002461 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002462 u32 regno = (action & 0x0fff0000) >> 16;
2463
2464 if (!action)
2465 break;
françois romieubca03d52011-01-03 15:07:31 +00002466
2467 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002468 case PHY_READ:
2469 predata = rtl_readphy(tp, regno);
2470 count++;
2471 index++;
françois romieubca03d52011-01-03 15:07:31 +00002472 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002473 case PHY_DATA_OR:
2474 predata |= data;
2475 index++;
2476 break;
2477 case PHY_DATA_AND:
2478 predata &= data;
2479 index++;
2480 break;
2481 case PHY_BJMPN:
2482 index -= regno;
2483 break;
hayeswangeee37862013-04-01 22:23:38 +00002484 case PHY_MDIO_CHG:
2485 if (data == 0) {
2486 ops->write = org.write;
2487 ops->read = org.read;
2488 } else if (data == 1) {
2489 ops->write = mac_mcu_write;
2490 ops->read = mac_mcu_read;
2491 }
2492
hayeswang42b82dc2011-01-10 02:07:25 +00002493 index++;
2494 break;
2495 case PHY_CLEAR_READCOUNT:
2496 count = 0;
2497 index++;
2498 break;
2499 case PHY_WRITE:
2500 rtl_writephy(tp, regno, data);
2501 index++;
2502 break;
2503 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002504 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002505 break;
2506 case PHY_COMP_EQ_SKIPN:
2507 if (predata == data)
2508 index += regno;
2509 index++;
2510 break;
2511 case PHY_COMP_NEQ_SKIPN:
2512 if (predata != data)
2513 index += regno;
2514 index++;
2515 break;
2516 case PHY_WRITE_PREVIOUS:
2517 rtl_writephy(tp, regno, predata);
2518 index++;
2519 break;
2520 case PHY_SKIPN:
2521 index += regno + 1;
2522 break;
2523 case PHY_DELAY_MS:
2524 mdelay(data);
2525 index++;
2526 break;
2527
françois romieubca03d52011-01-03 15:07:31 +00002528 default:
2529 BUG();
2530 }
2531 }
hayeswangeee37862013-04-01 22:23:38 +00002532
2533 ops->write = org.write;
2534 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002535}
2536
françois romieuf1e02ed2011-01-13 13:07:53 +00002537static void rtl_release_firmware(struct rtl8169_private *tp)
2538{
Heiner Kallweit254764e2019-01-22 22:23:41 +01002539 if (tp->rtl_fw) {
Francois Romieub6ffd972011-06-17 17:00:05 +02002540 release_firmware(tp->rtl_fw->fw);
2541 kfree(tp->rtl_fw);
Heiner Kallweit254764e2019-01-22 22:23:41 +01002542 tp->rtl_fw = NULL;
Francois Romieub6ffd972011-06-17 17:00:05 +02002543 }
françois romieuf1e02ed2011-01-13 13:07:53 +00002544}
2545
François Romieu953a12c2011-04-24 17:38:48 +02002546static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002547{
françois romieuf1e02ed2011-01-13 13:07:53 +00002548 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Heiner Kallweit254764e2019-01-22 22:23:41 +01002549 if (tp->rtl_fw)
2550 rtl_phy_write_fw(tp, tp->rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002551}
2552
2553static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2554{
2555 if (rtl_readphy(tp, reg) != val)
2556 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2557 else
2558 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002559}
2560
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002561static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2562{
2563 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
2564}
2565
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002566static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
2567{
2568 struct phy_device *phydev = tp->phydev;
2569
2570 phy_write(phydev, 0x1f, 0x0007);
2571 phy_write(phydev, 0x1e, 0x0020);
2572 phy_set_bits(phydev, 0x15, BIT(8));
2573
2574 phy_write(phydev, 0x1f, 0x0005);
2575 phy_write(phydev, 0x05, 0x8b85);
2576 phy_set_bits(phydev, 0x06, BIT(13));
2577
2578 phy_write(phydev, 0x1f, 0x0000);
2579}
2580
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002581static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
2582{
2583 phy_write(tp->phydev, 0x1f, 0x0a43);
2584 phy_set_bits(tp->phydev, 0x11, BIT(4));
2585 phy_write(tp->phydev, 0x1f, 0x0000);
2586}
2587
françois romieu4da19632011-01-03 15:07:55 +00002588static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002589{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002590 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002591 { 0x1f, 0x0001 },
2592 { 0x06, 0x006e },
2593 { 0x08, 0x0708 },
2594 { 0x15, 0x4000 },
2595 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002596
françois romieu0b9b5712009-08-10 19:44:56 +00002597 { 0x1f, 0x0001 },
2598 { 0x03, 0x00a1 },
2599 { 0x02, 0x0008 },
2600 { 0x01, 0x0120 },
2601 { 0x00, 0x1000 },
2602 { 0x04, 0x0800 },
2603 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002604
françois romieu0b9b5712009-08-10 19:44:56 +00002605 { 0x03, 0xff41 },
2606 { 0x02, 0xdf60 },
2607 { 0x01, 0x0140 },
2608 { 0x00, 0x0077 },
2609 { 0x04, 0x7800 },
2610 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002611
françois romieu0b9b5712009-08-10 19:44:56 +00002612 { 0x03, 0x802f },
2613 { 0x02, 0x4f02 },
2614 { 0x01, 0x0409 },
2615 { 0x00, 0xf0f9 },
2616 { 0x04, 0x9800 },
2617 { 0x04, 0x9000 },
2618
2619 { 0x03, 0xdf01 },
2620 { 0x02, 0xdf20 },
2621 { 0x01, 0xff95 },
2622 { 0x00, 0xba00 },
2623 { 0x04, 0xa800 },
2624 { 0x04, 0xa000 },
2625
2626 { 0x03, 0xff41 },
2627 { 0x02, 0xdf20 },
2628 { 0x01, 0x0140 },
2629 { 0x00, 0x00bb },
2630 { 0x04, 0xb800 },
2631 { 0x04, 0xb000 },
2632
2633 { 0x03, 0xdf41 },
2634 { 0x02, 0xdc60 },
2635 { 0x01, 0x6340 },
2636 { 0x00, 0x007d },
2637 { 0x04, 0xd800 },
2638 { 0x04, 0xd000 },
2639
2640 { 0x03, 0xdf01 },
2641 { 0x02, 0xdf20 },
2642 { 0x01, 0x100a },
2643 { 0x00, 0xa0ff },
2644 { 0x04, 0xf800 },
2645 { 0x04, 0xf000 },
2646
2647 { 0x1f, 0x0000 },
2648 { 0x0b, 0x0000 },
2649 { 0x00, 0x9200 }
2650 };
2651
françois romieu4da19632011-01-03 15:07:55 +00002652 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002653}
2654
françois romieu4da19632011-01-03 15:07:55 +00002655static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002656{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002657 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002658 { 0x1f, 0x0002 },
2659 { 0x01, 0x90d0 },
2660 { 0x1f, 0x0000 }
2661 };
2662
françois romieu4da19632011-01-03 15:07:55 +00002663 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002664}
2665
françois romieu4da19632011-01-03 15:07:55 +00002666static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002667{
2668 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002669
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002670 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2671 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002672 return;
2673
françois romieu4da19632011-01-03 15:07:55 +00002674 rtl_writephy(tp, 0x1f, 0x0001);
2675 rtl_writephy(tp, 0x10, 0xf01b);
2676 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002677}
2678
françois romieu4da19632011-01-03 15:07:55 +00002679static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002680{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002681 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002682 { 0x1f, 0x0001 },
2683 { 0x04, 0x0000 },
2684 { 0x03, 0x00a1 },
2685 { 0x02, 0x0008 },
2686 { 0x01, 0x0120 },
2687 { 0x00, 0x1000 },
2688 { 0x04, 0x0800 },
2689 { 0x04, 0x9000 },
2690 { 0x03, 0x802f },
2691 { 0x02, 0x4f02 },
2692 { 0x01, 0x0409 },
2693 { 0x00, 0xf099 },
2694 { 0x04, 0x9800 },
2695 { 0x04, 0xa000 },
2696 { 0x03, 0xdf01 },
2697 { 0x02, 0xdf20 },
2698 { 0x01, 0xff95 },
2699 { 0x00, 0xba00 },
2700 { 0x04, 0xa800 },
2701 { 0x04, 0xf000 },
2702 { 0x03, 0xdf01 },
2703 { 0x02, 0xdf20 },
2704 { 0x01, 0x101a },
2705 { 0x00, 0xa0ff },
2706 { 0x04, 0xf800 },
2707 { 0x04, 0x0000 },
2708 { 0x1f, 0x0000 },
2709
2710 { 0x1f, 0x0001 },
2711 { 0x10, 0xf41b },
2712 { 0x14, 0xfb54 },
2713 { 0x18, 0xf5c7 },
2714 { 0x1f, 0x0000 },
2715
2716 { 0x1f, 0x0001 },
2717 { 0x17, 0x0cc0 },
2718 { 0x1f, 0x0000 }
2719 };
2720
françois romieu4da19632011-01-03 15:07:55 +00002721 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002722
françois romieu4da19632011-01-03 15:07:55 +00002723 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002724}
2725
françois romieu4da19632011-01-03 15:07:55 +00002726static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002727{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002728 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002729 { 0x1f, 0x0001 },
2730 { 0x04, 0x0000 },
2731 { 0x03, 0x00a1 },
2732 { 0x02, 0x0008 },
2733 { 0x01, 0x0120 },
2734 { 0x00, 0x1000 },
2735 { 0x04, 0x0800 },
2736 { 0x04, 0x9000 },
2737 { 0x03, 0x802f },
2738 { 0x02, 0x4f02 },
2739 { 0x01, 0x0409 },
2740 { 0x00, 0xf099 },
2741 { 0x04, 0x9800 },
2742 { 0x04, 0xa000 },
2743 { 0x03, 0xdf01 },
2744 { 0x02, 0xdf20 },
2745 { 0x01, 0xff95 },
2746 { 0x00, 0xba00 },
2747 { 0x04, 0xa800 },
2748 { 0x04, 0xf000 },
2749 { 0x03, 0xdf01 },
2750 { 0x02, 0xdf20 },
2751 { 0x01, 0x101a },
2752 { 0x00, 0xa0ff },
2753 { 0x04, 0xf800 },
2754 { 0x04, 0x0000 },
2755 { 0x1f, 0x0000 },
2756
2757 { 0x1f, 0x0001 },
2758 { 0x0b, 0x8480 },
2759 { 0x1f, 0x0000 },
2760
2761 { 0x1f, 0x0001 },
2762 { 0x18, 0x67c7 },
2763 { 0x04, 0x2000 },
2764 { 0x03, 0x002f },
2765 { 0x02, 0x4360 },
2766 { 0x01, 0x0109 },
2767 { 0x00, 0x3022 },
2768 { 0x04, 0x2800 },
2769 { 0x1f, 0x0000 },
2770
2771 { 0x1f, 0x0001 },
2772 { 0x17, 0x0cc0 },
2773 { 0x1f, 0x0000 }
2774 };
2775
françois romieu4da19632011-01-03 15:07:55 +00002776 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002777}
2778
françois romieu4da19632011-01-03 15:07:55 +00002779static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002780{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002781 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002782 { 0x10, 0xf41b },
2783 { 0x1f, 0x0000 }
2784 };
2785
françois romieu4da19632011-01-03 15:07:55 +00002786 rtl_writephy(tp, 0x1f, 0x0001);
2787 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002788
françois romieu4da19632011-01-03 15:07:55 +00002789 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002790}
2791
françois romieu4da19632011-01-03 15:07:55 +00002792static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002793{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002794 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002795 { 0x1f, 0x0001 },
2796 { 0x10, 0xf41b },
2797 { 0x1f, 0x0000 }
2798 };
2799
françois romieu4da19632011-01-03 15:07:55 +00002800 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002801}
2802
françois romieu4da19632011-01-03 15:07:55 +00002803static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002804{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002805 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002806 { 0x1f, 0x0000 },
2807 { 0x1d, 0x0f00 },
2808 { 0x1f, 0x0002 },
2809 { 0x0c, 0x1ec8 },
2810 { 0x1f, 0x0000 }
2811 };
2812
françois romieu4da19632011-01-03 15:07:55 +00002813 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002814}
2815
françois romieu4da19632011-01-03 15:07:55 +00002816static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002817{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002818 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002819 { 0x1f, 0x0001 },
2820 { 0x1d, 0x3d98 },
2821 { 0x1f, 0x0000 }
2822 };
2823
françois romieu4da19632011-01-03 15:07:55 +00002824 rtl_writephy(tp, 0x1f, 0x0000);
2825 rtl_patchphy(tp, 0x14, 1 << 5);
2826 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002827
françois romieu4da19632011-01-03 15:07:55 +00002828 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002829}
2830
françois romieu4da19632011-01-03 15:07:55 +00002831static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002832{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002833 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002834 { 0x1f, 0x0001 },
2835 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002836 { 0x1f, 0x0002 },
2837 { 0x00, 0x88d4 },
2838 { 0x01, 0x82b1 },
2839 { 0x03, 0x7002 },
2840 { 0x08, 0x9e30 },
2841 { 0x09, 0x01f0 },
2842 { 0x0a, 0x5500 },
2843 { 0x0c, 0x00c8 },
2844 { 0x1f, 0x0003 },
2845 { 0x12, 0xc096 },
2846 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002847 { 0x1f, 0x0000 },
2848 { 0x1f, 0x0000 },
2849 { 0x09, 0x2000 },
2850 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002851 };
2852
françois romieu4da19632011-01-03 15:07:55 +00002853 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002854
françois romieu4da19632011-01-03 15:07:55 +00002855 rtl_patchphy(tp, 0x14, 1 << 5);
2856 rtl_patchphy(tp, 0x0d, 1 << 5);
2857 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002858}
2859
françois romieu4da19632011-01-03 15:07:55 +00002860static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002861{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002862 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002863 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002864 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002865 { 0x03, 0x802f },
2866 { 0x02, 0x4f02 },
2867 { 0x01, 0x0409 },
2868 { 0x00, 0xf099 },
2869 { 0x04, 0x9800 },
2870 { 0x04, 0x9000 },
2871 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002872 { 0x1f, 0x0002 },
2873 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002874 { 0x06, 0x0761 },
2875 { 0x1f, 0x0003 },
2876 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002877 { 0x1f, 0x0000 }
2878 };
2879
françois romieu4da19632011-01-03 15:07:55 +00002880 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002881
françois romieu4da19632011-01-03 15:07:55 +00002882 rtl_patchphy(tp, 0x16, 1 << 0);
2883 rtl_patchphy(tp, 0x14, 1 << 5);
2884 rtl_patchphy(tp, 0x0d, 1 << 5);
2885 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002886}
2887
françois romieu4da19632011-01-03 15:07:55 +00002888static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002889{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002890 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002891 { 0x1f, 0x0001 },
2892 { 0x12, 0x2300 },
2893 { 0x1d, 0x3d98 },
2894 { 0x1f, 0x0002 },
2895 { 0x0c, 0x7eb8 },
2896 { 0x06, 0x5461 },
2897 { 0x1f, 0x0003 },
2898 { 0x16, 0x0f0a },
2899 { 0x1f, 0x0000 }
2900 };
2901
françois romieu4da19632011-01-03 15:07:55 +00002902 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002903
françois romieu4da19632011-01-03 15:07:55 +00002904 rtl_patchphy(tp, 0x16, 1 << 0);
2905 rtl_patchphy(tp, 0x14, 1 << 5);
2906 rtl_patchphy(tp, 0x0d, 1 << 5);
2907 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002908}
2909
françois romieu4da19632011-01-03 15:07:55 +00002910static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002911{
françois romieu4da19632011-01-03 15:07:55 +00002912 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002913}
2914
françois romieubca03d52011-01-03 15:07:31 +00002915static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002916{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002917 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002918 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002919 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002920 { 0x06, 0x4064 },
2921 { 0x07, 0x2863 },
2922 { 0x08, 0x059c },
2923 { 0x09, 0x26b4 },
2924 { 0x0a, 0x6a19 },
2925 { 0x0b, 0xdcc8 },
2926 { 0x10, 0xf06d },
2927 { 0x14, 0x7f68 },
2928 { 0x18, 0x7fd9 },
2929 { 0x1c, 0xf0ff },
2930 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002931 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002932 { 0x12, 0xf49f },
2933 { 0x13, 0x070b },
2934 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002935 { 0x14, 0x94c0 },
2936
2937 /*
2938 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002939 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002940 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002941 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002942 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002943 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002944 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002945 { 0x06, 0x5561 },
2946
2947 /*
2948 * Can not link to 1Gbps with bad cable
2949 * Decrease SNR threshold form 21.07dB to 19.04dB
2950 */
2951 { 0x1f, 0x0001 },
2952 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002953
2954 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002955 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002956 };
2957
françois romieu4da19632011-01-03 15:07:55 +00002958 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002959
françois romieubca03d52011-01-03 15:07:31 +00002960 /*
2961 * Rx Error Issue
2962 * Fine Tune Switching regulator parameter
2963 */
françois romieu4da19632011-01-03 15:07:55 +00002964 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002965 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2966 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002967
Francois Romieufdf6fc02012-07-06 22:40:38 +02002968 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002969 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002970 { 0x1f, 0x0002 },
2971 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002972 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002973 { 0x05, 0x8330 },
2974 { 0x06, 0x669a },
2975 { 0x1f, 0x0002 }
2976 };
2977 int val;
2978
françois romieu4da19632011-01-03 15:07:55 +00002979 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002980
françois romieu4da19632011-01-03 15:07:55 +00002981 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002982
2983 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002984 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002985 0x0065, 0x0066, 0x0067, 0x0068,
2986 0x0069, 0x006a, 0x006b, 0x006c
2987 };
2988 int i;
2989
françois romieu4da19632011-01-03 15:07:55 +00002990 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002991
2992 val &= 0xff00;
2993 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002994 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002995 }
2996 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002997 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002998 { 0x1f, 0x0002 },
2999 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003000 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003001 { 0x05, 0x8330 },
3002 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003003 };
3004
françois romieu4da19632011-01-03 15:07:55 +00003005 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003006 }
3007
françois romieubca03d52011-01-03 15:07:31 +00003008 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00003009 rtl_writephy(tp, 0x1f, 0x0002);
3010 rtl_patchphy(tp, 0x0d, 0x0300);
3011 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00003012
françois romieubca03d52011-01-03 15:07:31 +00003013 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003014 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003015 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3016 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003017
françois romieu4da19632011-01-03 15:07:55 +00003018 rtl_writephy(tp, 0x1f, 0x0005);
3019 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003020
3021 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00003022
françois romieu4da19632011-01-03 15:07:55 +00003023 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003024}
3025
françois romieubca03d52011-01-03 15:07:31 +00003026static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003027{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003028 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003029 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00003030 { 0x1f, 0x0001 },
3031 { 0x06, 0x4064 },
3032 { 0x07, 0x2863 },
3033 { 0x08, 0x059c },
3034 { 0x09, 0x26b4 },
3035 { 0x0a, 0x6a19 },
3036 { 0x0b, 0xdcc8 },
3037 { 0x10, 0xf06d },
3038 { 0x14, 0x7f68 },
3039 { 0x18, 0x7fd9 },
3040 { 0x1c, 0xf0ff },
3041 { 0x1d, 0x3d9c },
3042 { 0x1f, 0x0003 },
3043 { 0x12, 0xf49f },
3044 { 0x13, 0x070b },
3045 { 0x1a, 0x05ad },
3046 { 0x14, 0x94c0 },
3047
françois romieubca03d52011-01-03 15:07:31 +00003048 /*
3049 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003050 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003051 */
françois romieudaf9df62009-10-07 12:44:20 +00003052 { 0x1f, 0x0002 },
3053 { 0x06, 0x5561 },
3054 { 0x1f, 0x0005 },
3055 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003056 { 0x06, 0x5561 },
3057
3058 /*
3059 * Can not link to 1Gbps with bad cable
3060 * Decrease SNR threshold form 21.07dB to 19.04dB
3061 */
3062 { 0x1f, 0x0001 },
3063 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003064
3065 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003066 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003067 };
3068
françois romieu4da19632011-01-03 15:07:55 +00003069 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003070
Francois Romieufdf6fc02012-07-06 22:40:38 +02003071 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003072 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003073 { 0x1f, 0x0002 },
3074 { 0x05, 0x669a },
3075 { 0x1f, 0x0005 },
3076 { 0x05, 0x8330 },
3077 { 0x06, 0x669a },
3078
3079 { 0x1f, 0x0002 }
3080 };
3081 int val;
3082
françois romieu4da19632011-01-03 15:07:55 +00003083 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003084
françois romieu4da19632011-01-03 15:07:55 +00003085 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003086 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003087 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003088 0x0065, 0x0066, 0x0067, 0x0068,
3089 0x0069, 0x006a, 0x006b, 0x006c
3090 };
3091 int i;
3092
françois romieu4da19632011-01-03 15:07:55 +00003093 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003094
3095 val &= 0xff00;
3096 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003097 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003098 }
3099 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003100 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003101 { 0x1f, 0x0002 },
3102 { 0x05, 0x2642 },
3103 { 0x1f, 0x0005 },
3104 { 0x05, 0x8330 },
3105 { 0x06, 0x2642 }
3106 };
3107
françois romieu4da19632011-01-03 15:07:55 +00003108 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003109 }
3110
françois romieubca03d52011-01-03 15:07:31 +00003111 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003112 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003113 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3114 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003115
françois romieubca03d52011-01-03 15:07:31 +00003116 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003117 rtl_writephy(tp, 0x1f, 0x0002);
3118 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003119
françois romieu4da19632011-01-03 15:07:55 +00003120 rtl_writephy(tp, 0x1f, 0x0005);
3121 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003122
3123 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003124
françois romieu4da19632011-01-03 15:07:55 +00003125 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003126}
3127
françois romieu4da19632011-01-03 15:07:55 +00003128static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003129{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003130 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003131 { 0x1f, 0x0002 },
3132 { 0x10, 0x0008 },
3133 { 0x0d, 0x006c },
3134
3135 { 0x1f, 0x0000 },
3136 { 0x0d, 0xf880 },
3137
3138 { 0x1f, 0x0001 },
3139 { 0x17, 0x0cc0 },
3140
3141 { 0x1f, 0x0001 },
3142 { 0x0b, 0xa4d8 },
3143 { 0x09, 0x281c },
3144 { 0x07, 0x2883 },
3145 { 0x0a, 0x6b35 },
3146 { 0x1d, 0x3da4 },
3147 { 0x1c, 0xeffd },
3148 { 0x14, 0x7f52 },
3149 { 0x18, 0x7fc6 },
3150 { 0x08, 0x0601 },
3151 { 0x06, 0x4063 },
3152 { 0x10, 0xf074 },
3153 { 0x1f, 0x0003 },
3154 { 0x13, 0x0789 },
3155 { 0x12, 0xf4bd },
3156 { 0x1a, 0x04fd },
3157 { 0x14, 0x84b0 },
3158 { 0x1f, 0x0000 },
3159 { 0x00, 0x9200 },
3160
3161 { 0x1f, 0x0005 },
3162 { 0x01, 0x0340 },
3163 { 0x1f, 0x0001 },
3164 { 0x04, 0x4000 },
3165 { 0x03, 0x1d21 },
3166 { 0x02, 0x0c32 },
3167 { 0x01, 0x0200 },
3168 { 0x00, 0x5554 },
3169 { 0x04, 0x4800 },
3170 { 0x04, 0x4000 },
3171 { 0x04, 0xf000 },
3172 { 0x03, 0xdf01 },
3173 { 0x02, 0xdf20 },
3174 { 0x01, 0x101a },
3175 { 0x00, 0xa0ff },
3176 { 0x04, 0xf800 },
3177 { 0x04, 0xf000 },
3178 { 0x1f, 0x0000 },
3179
3180 { 0x1f, 0x0007 },
3181 { 0x1e, 0x0023 },
3182 { 0x16, 0x0000 },
3183 { 0x1f, 0x0000 }
3184 };
3185
françois romieu4da19632011-01-03 15:07:55 +00003186 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003187}
3188
françois romieue6de30d2011-01-03 15:08:37 +00003189static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3190{
3191 static const struct phy_reg phy_reg_init[] = {
3192 { 0x1f, 0x0001 },
3193 { 0x17, 0x0cc0 },
3194
3195 { 0x1f, 0x0007 },
3196 { 0x1e, 0x002d },
3197 { 0x18, 0x0040 },
3198 { 0x1f, 0x0000 }
3199 };
3200
3201 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3202 rtl_patchphy(tp, 0x0d, 1 << 5);
3203}
3204
Hayes Wang70090422011-07-06 15:58:06 +08003205static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003206{
3207 static const struct phy_reg phy_reg_init[] = {
3208 /* Enable Delay cap */
3209 { 0x1f, 0x0005 },
3210 { 0x05, 0x8b80 },
3211 { 0x06, 0xc896 },
3212 { 0x1f, 0x0000 },
3213
3214 /* Channel estimation fine tune */
3215 { 0x1f, 0x0001 },
3216 { 0x0b, 0x6c20 },
3217 { 0x07, 0x2872 },
3218 { 0x1c, 0xefff },
3219 { 0x1f, 0x0003 },
3220 { 0x14, 0x6420 },
3221 { 0x1f, 0x0000 },
3222
3223 /* Update PFM & 10M TX idle timer */
3224 { 0x1f, 0x0007 },
3225 { 0x1e, 0x002f },
3226 { 0x15, 0x1919 },
3227 { 0x1f, 0x0000 },
3228
3229 { 0x1f, 0x0007 },
3230 { 0x1e, 0x00ac },
3231 { 0x18, 0x0006 },
3232 { 0x1f, 0x0000 }
3233 };
3234
Francois Romieu15ecd032011-04-27 13:52:22 -07003235 rtl_apply_firmware(tp);
3236
hayeswang01dc7fe2011-03-21 01:50:28 +00003237 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3238
3239 /* DCO enable for 10M IDLE Power */
3240 rtl_writephy(tp, 0x1f, 0x0007);
3241 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003242 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003243 rtl_writephy(tp, 0x1f, 0x0000);
3244
3245 /* For impedance matching */
3246 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003247 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003248 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003249
3250 /* PHY auto speed down */
3251 rtl_writephy(tp, 0x1f, 0x0007);
3252 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003253 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003254 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003255 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003256
3257 rtl_writephy(tp, 0x1f, 0x0005);
3258 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003259 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003260 rtl_writephy(tp, 0x1f, 0x0000);
3261
3262 rtl_writephy(tp, 0x1f, 0x0005);
3263 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003264 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003265 rtl_writephy(tp, 0x1f, 0x0007);
3266 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003267 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003268 rtl_writephy(tp, 0x1f, 0x0006);
3269 rtl_writephy(tp, 0x00, 0x5a00);
3270 rtl_writephy(tp, 0x1f, 0x0000);
3271 rtl_writephy(tp, 0x0d, 0x0007);
3272 rtl_writephy(tp, 0x0e, 0x003c);
3273 rtl_writephy(tp, 0x0d, 0x4007);
3274 rtl_writephy(tp, 0x0e, 0x0000);
3275 rtl_writephy(tp, 0x0d, 0x0000);
3276}
3277
françois romieu9ecb9aa2012-12-07 11:20:21 +00003278static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3279{
3280 const u16 w[] = {
3281 addr[0] | (addr[1] << 8),
3282 addr[2] | (addr[3] << 8),
3283 addr[4] | (addr[5] << 8)
3284 };
3285 const struct exgmac_reg e[] = {
3286 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3287 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3288 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3289 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3290 };
3291
3292 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3293}
3294
Hayes Wang70090422011-07-06 15:58:06 +08003295static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3296{
3297 static const struct phy_reg phy_reg_init[] = {
3298 /* Enable Delay cap */
3299 { 0x1f, 0x0004 },
3300 { 0x1f, 0x0007 },
3301 { 0x1e, 0x00ac },
3302 { 0x18, 0x0006 },
3303 { 0x1f, 0x0002 },
3304 { 0x1f, 0x0000 },
3305 { 0x1f, 0x0000 },
3306
3307 /* Channel estimation fine tune */
3308 { 0x1f, 0x0003 },
3309 { 0x09, 0xa20f },
3310 { 0x1f, 0x0000 },
3311 { 0x1f, 0x0000 },
3312
3313 /* Green Setting */
3314 { 0x1f, 0x0005 },
3315 { 0x05, 0x8b5b },
3316 { 0x06, 0x9222 },
3317 { 0x05, 0x8b6d },
3318 { 0x06, 0x8000 },
3319 { 0x05, 0x8b76 },
3320 { 0x06, 0x8000 },
3321 { 0x1f, 0x0000 }
3322 };
3323
3324 rtl_apply_firmware(tp);
3325
3326 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3327
3328 /* For 4-corner performance improve */
3329 rtl_writephy(tp, 0x1f, 0x0005);
3330 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003331 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003332 rtl_writephy(tp, 0x1f, 0x0000);
3333
3334 /* PHY auto speed down */
3335 rtl_writephy(tp, 0x1f, 0x0004);
3336 rtl_writephy(tp, 0x1f, 0x0007);
3337 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003338 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003339 rtl_writephy(tp, 0x1f, 0x0002);
3340 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003341 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003342
3343 /* improve 10M EEE waveform */
3344 rtl_writephy(tp, 0x1f, 0x0005);
3345 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003346 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003347 rtl_writephy(tp, 0x1f, 0x0000);
3348
3349 /* Improve 2-pair detection performance */
3350 rtl_writephy(tp, 0x1f, 0x0005);
3351 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003352 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003353 rtl_writephy(tp, 0x1f, 0x0000);
3354
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003355 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003356 rtl_enable_eee(tp);
Hayes Wang70090422011-07-06 15:58:06 +08003357
3358 /* Green feature */
3359 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003360 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3361 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003362 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003363 rtl_writephy(tp, 0x1f, 0x0005);
3364 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3365 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003366
françois romieu9ecb9aa2012-12-07 11:20:21 +00003367 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3368 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003369}
3370
Hayes Wang5f886e02012-03-30 14:33:03 +08003371static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3372{
3373 /* For 4-corner performance improve */
3374 rtl_writephy(tp, 0x1f, 0x0005);
3375 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003376 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003377 rtl_writephy(tp, 0x1f, 0x0000);
3378
3379 /* PHY auto speed down */
3380 rtl_writephy(tp, 0x1f, 0x0007);
3381 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003382 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003383 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003384 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003385
3386 /* Improve 10M EEE waveform */
3387 rtl_writephy(tp, 0x1f, 0x0005);
3388 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003389 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003390 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003391
3392 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003393 rtl_enable_eee(tp);
Hayes Wang5f886e02012-03-30 14:33:03 +08003394}
3395
Hayes Wangc2218922011-09-06 16:55:18 +08003396static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3397{
3398 static const struct phy_reg phy_reg_init[] = {
3399 /* Channel estimation fine tune */
3400 { 0x1f, 0x0003 },
3401 { 0x09, 0xa20f },
3402 { 0x1f, 0x0000 },
3403
3404 /* Modify green table for giga & fnet */
3405 { 0x1f, 0x0005 },
3406 { 0x05, 0x8b55 },
3407 { 0x06, 0x0000 },
3408 { 0x05, 0x8b5e },
3409 { 0x06, 0x0000 },
3410 { 0x05, 0x8b67 },
3411 { 0x06, 0x0000 },
3412 { 0x05, 0x8b70 },
3413 { 0x06, 0x0000 },
3414 { 0x1f, 0x0000 },
3415 { 0x1f, 0x0007 },
3416 { 0x1e, 0x0078 },
3417 { 0x17, 0x0000 },
3418 { 0x19, 0x00fb },
3419 { 0x1f, 0x0000 },
3420
3421 /* Modify green table for 10M */
3422 { 0x1f, 0x0005 },
3423 { 0x05, 0x8b79 },
3424 { 0x06, 0xaa00 },
3425 { 0x1f, 0x0000 },
3426
3427 /* Disable hiimpedance detection (RTCT) */
3428 { 0x1f, 0x0003 },
3429 { 0x01, 0x328a },
3430 { 0x1f, 0x0000 }
3431 };
3432
3433 rtl_apply_firmware(tp);
3434
3435 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3436
Hayes Wang5f886e02012-03-30 14:33:03 +08003437 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003438
3439 /* Improve 2-pair detection performance */
3440 rtl_writephy(tp, 0x1f, 0x0005);
3441 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003442 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003443 rtl_writephy(tp, 0x1f, 0x0000);
3444}
3445
3446static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3447{
3448 rtl_apply_firmware(tp);
3449
Hayes Wang5f886e02012-03-30 14:33:03 +08003450 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003451}
3452
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003453static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3454{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003455 static const struct phy_reg phy_reg_init[] = {
3456 /* Channel estimation fine tune */
3457 { 0x1f, 0x0003 },
3458 { 0x09, 0xa20f },
3459 { 0x1f, 0x0000 },
3460
3461 /* Modify green table for giga & fnet */
3462 { 0x1f, 0x0005 },
3463 { 0x05, 0x8b55 },
3464 { 0x06, 0x0000 },
3465 { 0x05, 0x8b5e },
3466 { 0x06, 0x0000 },
3467 { 0x05, 0x8b67 },
3468 { 0x06, 0x0000 },
3469 { 0x05, 0x8b70 },
3470 { 0x06, 0x0000 },
3471 { 0x1f, 0x0000 },
3472 { 0x1f, 0x0007 },
3473 { 0x1e, 0x0078 },
3474 { 0x17, 0x0000 },
3475 { 0x19, 0x00aa },
3476 { 0x1f, 0x0000 },
3477
3478 /* Modify green table for 10M */
3479 { 0x1f, 0x0005 },
3480 { 0x05, 0x8b79 },
3481 { 0x06, 0xaa00 },
3482 { 0x1f, 0x0000 },
3483
3484 /* Disable hiimpedance detection (RTCT) */
3485 { 0x1f, 0x0003 },
3486 { 0x01, 0x328a },
3487 { 0x1f, 0x0000 }
3488 };
3489
3490
3491 rtl_apply_firmware(tp);
3492
3493 rtl8168f_hw_phy_config(tp);
3494
3495 /* Improve 2-pair detection performance */
3496 rtl_writephy(tp, 0x1f, 0x0005);
3497 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003498 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003499 rtl_writephy(tp, 0x1f, 0x0000);
3500
3501 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3502
3503 /* Modify green table for giga */
3504 rtl_writephy(tp, 0x1f, 0x0005);
3505 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003506 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003507 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003508 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003509 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003510 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003511 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003512 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003513 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003514 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003515 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003516 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003517 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003518 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003519 rtl_writephy(tp, 0x1f, 0x0000);
3520
3521 /* uc same-seed solution */
3522 rtl_writephy(tp, 0x1f, 0x0005);
3523 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003524 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003525 rtl_writephy(tp, 0x1f, 0x0000);
3526
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003527 /* Green feature */
3528 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003529 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3530 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003531 rtl_writephy(tp, 0x1f, 0x0000);
3532}
3533
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003534static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
3535{
3536 phy_write(tp->phydev, 0x1f, 0x0a43);
3537 phy_clear_bits(tp->phydev, 0x10, BIT(2));
3538}
3539
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003540static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
3541{
3542 struct phy_device *phydev = tp->phydev;
3543
3544 phy_write(phydev, 0x1f, 0x0bcc);
3545 phy_clear_bits(phydev, 0x14, BIT(8));
3546
3547 phy_write(phydev, 0x1f, 0x0a44);
3548 phy_set_bits(phydev, 0x11, BIT(7) | BIT(6));
3549
3550 phy_write(phydev, 0x1f, 0x0a43);
3551 phy_write(phydev, 0x13, 0x8084);
3552 phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
3553 phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));
3554
3555 phy_write(phydev, 0x1f, 0x0000);
3556}
3557
Hayes Wangc5583862012-07-02 17:23:22 +08003558static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3559{
Hayes Wangc5583862012-07-02 17:23:22 +08003560 rtl_apply_firmware(tp);
3561
hayeswang41f44d12013-04-01 22:23:36 +00003562 rtl_writephy(tp, 0x1f, 0x0a46);
3563 if (rtl_readphy(tp, 0x10) & 0x0100) {
3564 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003565 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003566 } else {
3567 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003568 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003569 }
Hayes Wangc5583862012-07-02 17:23:22 +08003570
hayeswang41f44d12013-04-01 22:23:36 +00003571 rtl_writephy(tp, 0x1f, 0x0a46);
3572 if (rtl_readphy(tp, 0x13) & 0x0100) {
3573 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003574 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003575 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003576 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003577 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003578 }
Hayes Wangc5583862012-07-02 17:23:22 +08003579
hayeswang41f44d12013-04-01 22:23:36 +00003580 /* Enable PHY auto speed down */
3581 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003582 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003583
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003584 rtl8168g_phy_adjust_10m_aldps(tp);
hayeswangfe7524c2013-04-01 22:23:37 +00003585
hayeswang41f44d12013-04-01 22:23:36 +00003586 /* EEE auto-fallback function */
3587 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003588 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003589
hayeswang41f44d12013-04-01 22:23:36 +00003590 /* Enable UC LPF tune function */
3591 rtl_writephy(tp, 0x1f, 0x0a43);
3592 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003593 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003594
3595 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003596 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003597
hayeswangfe7524c2013-04-01 22:23:37 +00003598 /* Improve SWR Efficiency */
3599 rtl_writephy(tp, 0x1f, 0x0bcd);
3600 rtl_writephy(tp, 0x14, 0x5065);
3601 rtl_writephy(tp, 0x14, 0xd065);
3602 rtl_writephy(tp, 0x1f, 0x0bc8);
3603 rtl_writephy(tp, 0x11, 0x5655);
3604 rtl_writephy(tp, 0x1f, 0x0bcd);
3605 rtl_writephy(tp, 0x14, 0x1065);
3606 rtl_writephy(tp, 0x14, 0x9065);
3607 rtl_writephy(tp, 0x14, 0x1065);
3608
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003609 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003610 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003611 rtl_enable_eee(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08003612}
3613
hayeswang57538c42013-04-01 22:23:40 +00003614static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3615{
3616 rtl_apply_firmware(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003617 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003618 rtl_enable_eee(tp);
hayeswang57538c42013-04-01 22:23:40 +00003619}
3620
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003621static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3622{
3623 u16 dout_tapbin;
3624 u32 data;
3625
3626 rtl_apply_firmware(tp);
3627
3628 /* CHN EST parameters adjust - giga master */
3629 rtl_writephy(tp, 0x1f, 0x0a43);
3630 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003631 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003632 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003633 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003634 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003635 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003636 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003637 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003638 rtl_writephy(tp, 0x1f, 0x0000);
3639
3640 /* CHN EST parameters adjust - giga slave */
3641 rtl_writephy(tp, 0x1f, 0x0a43);
3642 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003643 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003644 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003645 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003646 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003647 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003648 rtl_writephy(tp, 0x1f, 0x0000);
3649
3650 /* CHN EST parameters adjust - fnet */
3651 rtl_writephy(tp, 0x1f, 0x0a43);
3652 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003653 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003654 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003655 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003656 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003657 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003658 rtl_writephy(tp, 0x1f, 0x0000);
3659
3660 /* enable R-tune & PGA-retune function */
3661 dout_tapbin = 0;
3662 rtl_writephy(tp, 0x1f, 0x0a46);
3663 data = rtl_readphy(tp, 0x13);
3664 data &= 3;
3665 data <<= 2;
3666 dout_tapbin |= data;
3667 data = rtl_readphy(tp, 0x12);
3668 data &= 0xc000;
3669 data >>= 14;
3670 dout_tapbin |= data;
3671 dout_tapbin = ~(dout_tapbin^0x08);
3672 dout_tapbin <<= 12;
3673 dout_tapbin &= 0xf000;
3674 rtl_writephy(tp, 0x1f, 0x0a43);
3675 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003676 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003677 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003678 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003679 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003680 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003681 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003682 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003683
3684 rtl_writephy(tp, 0x1f, 0x0a43);
3685 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003686 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003687 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003688 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003689 rtl_writephy(tp, 0x1f, 0x0000);
3690
3691 /* enable GPHY 10M */
3692 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003693 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003694 rtl_writephy(tp, 0x1f, 0x0000);
3695
3696 /* SAR ADC performance */
3697 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003698 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003699 rtl_writephy(tp, 0x1f, 0x0000);
3700
3701 rtl_writephy(tp, 0x1f, 0x0a43);
3702 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003703 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003704 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003705 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003706 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003707 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003708 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003709 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003710 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003711 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003712 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003713 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003714 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003715 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003716 rtl_writephy(tp, 0x1f, 0x0000);
3717
3718 /* disable phy pfm mode */
3719 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003720 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003721 rtl_writephy(tp, 0x1f, 0x0000);
3722
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003723 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003724 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003725 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003726}
3727
3728static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3729{
3730 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3731 u16 rlen;
3732 u32 data;
3733
3734 rtl_apply_firmware(tp);
3735
3736 /* CHIN EST parameter update */
3737 rtl_writephy(tp, 0x1f, 0x0a43);
3738 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003739 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003740 rtl_writephy(tp, 0x1f, 0x0000);
3741
3742 /* enable R-tune & PGA-retune function */
3743 rtl_writephy(tp, 0x1f, 0x0a43);
3744 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003745 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003746 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003747 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003748 rtl_writephy(tp, 0x1f, 0x0000);
3749
3750 /* enable GPHY 10M */
3751 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003752 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003753 rtl_writephy(tp, 0x1f, 0x0000);
3754
3755 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3756 data = r8168_mac_ocp_read(tp, 0xdd02);
3757 ioffset_p3 = ((data & 0x80)>>7);
3758 ioffset_p3 <<= 3;
3759
3760 data = r8168_mac_ocp_read(tp, 0xdd00);
3761 ioffset_p3 |= ((data & (0xe000))>>13);
3762 ioffset_p2 = ((data & (0x1e00))>>9);
3763 ioffset_p1 = ((data & (0x01e0))>>5);
3764 ioffset_p0 = ((data & 0x0010)>>4);
3765 ioffset_p0 <<= 3;
3766 ioffset_p0 |= (data & (0x07));
3767 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3768
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003769 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003770 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003771 rtl_writephy(tp, 0x1f, 0x0bcf);
3772 rtl_writephy(tp, 0x16, data);
3773 rtl_writephy(tp, 0x1f, 0x0000);
3774 }
3775
3776 /* Modify rlen (TX LPF corner frequency) level */
3777 rtl_writephy(tp, 0x1f, 0x0bcd);
3778 data = rtl_readphy(tp, 0x16);
3779 data &= 0x000f;
3780 rlen = 0;
3781 if (data > 3)
3782 rlen = data - 3;
3783 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3784 rtl_writephy(tp, 0x17, data);
3785 rtl_writephy(tp, 0x1f, 0x0bcd);
3786 rtl_writephy(tp, 0x1f, 0x0000);
3787
3788 /* disable phy pfm mode */
3789 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003790 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003791 rtl_writephy(tp, 0x1f, 0x0000);
3792
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003793 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003794 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003795 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003796}
3797
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003798static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3799{
3800 /* Enable PHY auto speed down */
3801 rtl_writephy(tp, 0x1f, 0x0a44);
3802 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3803 rtl_writephy(tp, 0x1f, 0x0000);
3804
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003805 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003806
3807 /* Enable EEE auto-fallback function */
3808 rtl_writephy(tp, 0x1f, 0x0a4b);
3809 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3810 rtl_writephy(tp, 0x1f, 0x0000);
3811
3812 /* Enable UC LPF tune function */
3813 rtl_writephy(tp, 0x1f, 0x0a43);
3814 rtl_writephy(tp, 0x13, 0x8012);
3815 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3816 rtl_writephy(tp, 0x1f, 0x0000);
3817
3818 /* set rg_sel_sdm_rate */
3819 rtl_writephy(tp, 0x1f, 0x0c42);
3820 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3821 rtl_writephy(tp, 0x1f, 0x0000);
3822
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003823 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003824 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003825 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003826}
3827
3828static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3829{
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003830 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003831
3832 /* Enable UC LPF tune function */
3833 rtl_writephy(tp, 0x1f, 0x0a43);
3834 rtl_writephy(tp, 0x13, 0x8012);
3835 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3836 rtl_writephy(tp, 0x1f, 0x0000);
3837
3838 /* Set rg_sel_sdm_rate */
3839 rtl_writephy(tp, 0x1f, 0x0c42);
3840 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3841 rtl_writephy(tp, 0x1f, 0x0000);
3842
3843 /* Channel estimation parameters */
3844 rtl_writephy(tp, 0x1f, 0x0a43);
3845 rtl_writephy(tp, 0x13, 0x80f3);
3846 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3847 rtl_writephy(tp, 0x13, 0x80f0);
3848 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3849 rtl_writephy(tp, 0x13, 0x80ef);
3850 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3851 rtl_writephy(tp, 0x13, 0x80f6);
3852 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3853 rtl_writephy(tp, 0x13, 0x80ec);
3854 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3855 rtl_writephy(tp, 0x13, 0x80ed);
3856 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3857 rtl_writephy(tp, 0x13, 0x80f2);
3858 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3859 rtl_writephy(tp, 0x13, 0x80f4);
3860 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3861 rtl_writephy(tp, 0x1f, 0x0a43);
3862 rtl_writephy(tp, 0x13, 0x8110);
3863 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3864 rtl_writephy(tp, 0x13, 0x810f);
3865 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3866 rtl_writephy(tp, 0x13, 0x8111);
3867 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3868 rtl_writephy(tp, 0x13, 0x8113);
3869 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3870 rtl_writephy(tp, 0x13, 0x8115);
3871 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3872 rtl_writephy(tp, 0x13, 0x810e);
3873 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3874 rtl_writephy(tp, 0x13, 0x810c);
3875 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3876 rtl_writephy(tp, 0x13, 0x810b);
3877 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3878 rtl_writephy(tp, 0x1f, 0x0a43);
3879 rtl_writephy(tp, 0x13, 0x80d1);
3880 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3881 rtl_writephy(tp, 0x13, 0x80cd);
3882 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3883 rtl_writephy(tp, 0x13, 0x80d3);
3884 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3885 rtl_writephy(tp, 0x13, 0x80d5);
3886 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3887 rtl_writephy(tp, 0x13, 0x80d7);
3888 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3889
3890 /* Force PWM-mode */
3891 rtl_writephy(tp, 0x1f, 0x0bcd);
3892 rtl_writephy(tp, 0x14, 0x5065);
3893 rtl_writephy(tp, 0x14, 0xd065);
3894 rtl_writephy(tp, 0x1f, 0x0bc8);
3895 rtl_writephy(tp, 0x12, 0x00ed);
3896 rtl_writephy(tp, 0x1f, 0x0bcd);
3897 rtl_writephy(tp, 0x14, 0x1065);
3898 rtl_writephy(tp, 0x14, 0x9065);
3899 rtl_writephy(tp, 0x14, 0x1065);
3900 rtl_writephy(tp, 0x1f, 0x0000);
3901
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003902 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003903 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003904 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003905}
3906
françois romieu4da19632011-01-03 15:07:55 +00003907static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003908{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003909 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003910 { 0x1f, 0x0003 },
3911 { 0x08, 0x441d },
3912 { 0x01, 0x9100 },
3913 { 0x1f, 0x0000 }
3914 };
3915
françois romieu4da19632011-01-03 15:07:55 +00003916 rtl_writephy(tp, 0x1f, 0x0000);
3917 rtl_patchphy(tp, 0x11, 1 << 12);
3918 rtl_patchphy(tp, 0x19, 1 << 13);
3919 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003920
françois romieu4da19632011-01-03 15:07:55 +00003921 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003922}
3923
Hayes Wang5a5e4442011-02-22 17:26:21 +08003924static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3925{
3926 static const struct phy_reg phy_reg_init[] = {
3927 { 0x1f, 0x0005 },
3928 { 0x1a, 0x0000 },
3929 { 0x1f, 0x0000 },
3930
3931 { 0x1f, 0x0004 },
3932 { 0x1c, 0x0000 },
3933 { 0x1f, 0x0000 },
3934
3935 { 0x1f, 0x0001 },
3936 { 0x15, 0x7701 },
3937 { 0x1f, 0x0000 }
3938 };
3939
3940 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003941 rtl_writephy(tp, 0x1f, 0x0000);
3942 rtl_writephy(tp, 0x18, 0x0310);
3943 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003944
François Romieu953a12c2011-04-24 17:38:48 +02003945 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003946
3947 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3948}
3949
Hayes Wang7e18dca2012-03-30 14:33:02 +08003950static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3951{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003952 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003953 rtl_writephy(tp, 0x1f, 0x0000);
3954 rtl_writephy(tp, 0x18, 0x0310);
3955 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003956
3957 rtl_apply_firmware(tp);
3958
3959 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003960 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003961 rtl_writephy(tp, 0x1f, 0x0004);
3962 rtl_writephy(tp, 0x10, 0x401f);
3963 rtl_writephy(tp, 0x19, 0x7030);
3964 rtl_writephy(tp, 0x1f, 0x0000);
3965}
3966
Hayes Wang5598bfe2012-07-02 17:23:21 +08003967static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3968{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003969 static const struct phy_reg phy_reg_init[] = {
3970 { 0x1f, 0x0004 },
3971 { 0x10, 0xc07f },
3972 { 0x19, 0x7030 },
3973 { 0x1f, 0x0000 }
3974 };
3975
3976 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003977 rtl_writephy(tp, 0x1f, 0x0000);
3978 rtl_writephy(tp, 0x18, 0x0310);
3979 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003980
3981 rtl_apply_firmware(tp);
3982
Francois Romieufdf6fc02012-07-06 22:40:38 +02003983 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003984 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3985
Francois Romieufdf6fc02012-07-06 22:40:38 +02003986 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003987}
3988
Francois Romieu5615d9f2007-08-17 17:50:46 +02003989static void rtl_hw_phy_config(struct net_device *dev)
3990{
3991 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003992
Francois Romieu5615d9f2007-08-17 17:50:46 +02003993 switch (tp->mac_version) {
3994 case RTL_GIGA_MAC_VER_01:
3995 break;
3996 case RTL_GIGA_MAC_VER_02:
3997 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00003998 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003999 break;
4000 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00004001 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004002 break;
françois romieu2e9558562009-08-10 19:44:19 +00004003 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00004004 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00004005 break;
françois romieu8c7006a2009-08-10 19:43:29 +00004006 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00004007 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00004008 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02004009 case RTL_GIGA_MAC_VER_07:
4010 case RTL_GIGA_MAC_VER_08:
4011 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00004012 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004013 break;
Francois Romieu236b8082008-05-30 16:11:48 +02004014 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00004015 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004016 break;
4017 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00004018 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004019 break;
4020 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004021 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004022 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004023 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004024 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004025 break;
4026 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004027 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004028 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004029 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004030 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004031 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004032 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004033 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004034 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004035 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004036 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004037 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004038 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004039 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004040 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004041 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004042 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004043 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004044 break;
4045 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004046 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004047 break;
4048 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004049 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004050 break;
françois romieue6de30d2011-01-03 15:08:37 +00004051 case RTL_GIGA_MAC_VER_28:
4052 rtl8168d_4_hw_phy_config(tp);
4053 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004054 case RTL_GIGA_MAC_VER_29:
4055 case RTL_GIGA_MAC_VER_30:
4056 rtl8105e_hw_phy_config(tp);
4057 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004058 case RTL_GIGA_MAC_VER_31:
4059 /* None. */
4060 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004061 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004062 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004063 rtl8168e_1_hw_phy_config(tp);
4064 break;
4065 case RTL_GIGA_MAC_VER_34:
4066 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004067 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004068 case RTL_GIGA_MAC_VER_35:
4069 rtl8168f_1_hw_phy_config(tp);
4070 break;
4071 case RTL_GIGA_MAC_VER_36:
4072 rtl8168f_2_hw_phy_config(tp);
4073 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004074
Hayes Wang7e18dca2012-03-30 14:33:02 +08004075 case RTL_GIGA_MAC_VER_37:
4076 rtl8402_hw_phy_config(tp);
4077 break;
4078
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004079 case RTL_GIGA_MAC_VER_38:
4080 rtl8411_hw_phy_config(tp);
4081 break;
4082
Hayes Wang5598bfe2012-07-02 17:23:21 +08004083 case RTL_GIGA_MAC_VER_39:
4084 rtl8106e_hw_phy_config(tp);
4085 break;
4086
Hayes Wangc5583862012-07-02 17:23:22 +08004087 case RTL_GIGA_MAC_VER_40:
4088 rtl8168g_1_hw_phy_config(tp);
4089 break;
hayeswang57538c42013-04-01 22:23:40 +00004090 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004091 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004092 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004093 rtl8168g_2_hw_phy_config(tp);
4094 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004095 case RTL_GIGA_MAC_VER_45:
4096 case RTL_GIGA_MAC_VER_47:
4097 rtl8168h_1_hw_phy_config(tp);
4098 break;
4099 case RTL_GIGA_MAC_VER_46:
4100 case RTL_GIGA_MAC_VER_48:
4101 rtl8168h_2_hw_phy_config(tp);
4102 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004103
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004104 case RTL_GIGA_MAC_VER_49:
4105 rtl8168ep_1_hw_phy_config(tp);
4106 break;
4107 case RTL_GIGA_MAC_VER_50:
4108 case RTL_GIGA_MAC_VER_51:
4109 rtl8168ep_2_hw_phy_config(tp);
4110 break;
4111
Hayes Wangc5583862012-07-02 17:23:22 +08004112 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004113 default:
4114 break;
4115 }
4116}
4117
Francois Romieuda78dbf2012-01-26 14:18:23 +01004118static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4119{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004120 if (!test_and_set_bit(flag, tp->wk.flags))
4121 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004122}
4123
David S. Miller8decf862011-09-22 03:23:13 -04004124static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4125{
David S. Miller8decf862011-09-22 03:23:13 -04004126 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Heiner Kallweite3972862018-06-29 08:07:04 +02004127 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004128}
4129
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004130static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004131{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004132 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004133
Marcus Sundberg773328942008-07-10 21:28:08 +02004134 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit7a67e112018-09-19 22:00:24 +02004135 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4136 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004137 netif_dbg(tp, drv, dev,
4138 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004139 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004140 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004141
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004142 /* We may have called phy_speed_down before */
Heiner Kallweit703732f2019-01-19 22:07:05 +01004143 phy_speed_up(tp->phydev);
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004144
Heiner Kallweit703732f2019-01-19 22:07:05 +01004145 genphy_soft_reset(tp->phydev);
Heiner Kallweit10bc6a62018-09-20 22:47:09 +02004146
Alex Xu (Hello71)9003b362018-09-30 11:06:39 -04004147 /* It was reported that several chips end up with 10MBit/Half on a
Heiner Kallweit10bc6a62018-09-20 22:47:09 +02004148 * 1GBit link after resuming from S3. For whatever reason the PHY on
Alex Xu (Hello71)9003b362018-09-30 11:06:39 -04004149 * these chips doesn't properly start a renegotiation when soft-reset.
Heiner Kallweit10bc6a62018-09-20 22:47:09 +02004150 * Explicitly requesting a renegotiation fixes this.
4151 */
Heiner Kallweit703732f2019-01-19 22:07:05 +01004152 if (tp->phydev->autoneg == AUTONEG_ENABLE)
4153 phy_restart_aneg(tp->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004154}
4155
Francois Romieu773d2022007-01-31 23:47:43 +01004156static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4157{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004158 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004159
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004160 rtl_unlock_config_regs(tp);
françois romieu908ba2bf2010-04-26 11:42:58 +00004161
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004162 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4163 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00004164
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004165 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4166 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00004167
françois romieu9ecb9aa2012-12-07 11:20:21 +00004168 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4169 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004170
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004171 rtl_lock_config_regs(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004172
Francois Romieuda78dbf2012-01-26 14:18:23 +01004173 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004174}
4175
4176static int rtl_set_mac_address(struct net_device *dev, void *p)
4177{
4178 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004179 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004180 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004181
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004182 ret = eth_mac_addr(dev, p);
4183 if (ret)
4184 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004185
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004186 pm_runtime_get_noresume(d);
4187
4188 if (pm_runtime_active(d))
4189 rtl_rar_set(tp, dev->dev_addr);
4190
4191 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004192
4193 return 0;
4194}
4195
Heiner Kallweite3972862018-06-29 08:07:04 +02004196static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004197{
Heiner Kallweit703732f2019-01-19 22:07:05 +01004198 struct rtl8169_private *tp = netdev_priv(dev);
4199
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004200 if (!netif_running(dev))
4201 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004202
Heiner Kallweit703732f2019-01-19 22:07:05 +01004203 return phy_mii_ioctl(tp->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004204}
4205
Bill Pembertonbaf63292012-12-03 09:23:28 -05004206static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004207{
4208 struct mdio_ops *ops = &tp->mdio_ops;
4209
4210 switch (tp->mac_version) {
4211 case RTL_GIGA_MAC_VER_27:
4212 ops->write = r8168dp_1_mdio_write;
4213 ops->read = r8168dp_1_mdio_read;
4214 break;
françois romieue6de30d2011-01-03 15:08:37 +00004215 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004216 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004217 ops->write = r8168dp_2_mdio_write;
4218 ops->read = r8168dp_2_mdio_read;
4219 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004220 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004221 ops->write = r8168g_mdio_write;
4222 ops->read = r8168g_mdio_read;
4223 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004224 default:
4225 ops->write = r8169_mdio_write;
4226 ops->read = r8169_mdio_read;
4227 break;
4228 }
4229}
4230
David S. Miller1805b2f2011-10-24 18:18:09 -04004231static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4232{
David S. Miller1805b2f2011-10-24 18:18:09 -04004233 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004234 case RTL_GIGA_MAC_VER_25:
4235 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004236 case RTL_GIGA_MAC_VER_29:
4237 case RTL_GIGA_MAC_VER_30:
4238 case RTL_GIGA_MAC_VER_32:
4239 case RTL_GIGA_MAC_VER_33:
4240 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004241 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004242 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004243 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4244 break;
4245 default:
4246 break;
4247 }
4248}
4249
françois romieu065c27c2011-01-03 15:08:12 +00004250static void r8168_pll_power_down(struct rtl8169_private *tp)
4251{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004252 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004253 return;
4254
hayeswang01dc7fe2011-03-21 01:50:28 +00004255 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4256 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004257 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004258
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01004259 if (device_may_wakeup(tp_to_dev(tp))) {
4260 phy_speed_down(tp->phydev, false);
4261 rtl_wol_suspend_quirk(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004262 return;
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01004263 }
françois romieu065c27c2011-01-03 15:08:12 +00004264
françois romieu065c27c2011-01-03 15:08:12 +00004265 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004266 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004267 case RTL_GIGA_MAC_VER_37:
4268 case RTL_GIGA_MAC_VER_39:
4269 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004270 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004271 case RTL_GIGA_MAC_VER_45:
4272 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004273 case RTL_GIGA_MAC_VER_47:
4274 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004275 case RTL_GIGA_MAC_VER_50:
4276 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004277 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004278 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004279 case RTL_GIGA_MAC_VER_40:
4280 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004281 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004282 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004283 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004284 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004285 break;
françois romieu065c27c2011-01-03 15:08:12 +00004286 }
4287}
4288
4289static void r8168_pll_power_up(struct rtl8169_private *tp)
4290{
françois romieu065c27c2011-01-03 15:08:12 +00004291 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004292 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004293 case RTL_GIGA_MAC_VER_37:
4294 case RTL_GIGA_MAC_VER_39:
4295 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004296 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004297 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004298 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004299 case RTL_GIGA_MAC_VER_45:
4300 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004301 case RTL_GIGA_MAC_VER_47:
4302 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004303 case RTL_GIGA_MAC_VER_50:
4304 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004305 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004306 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004307 case RTL_GIGA_MAC_VER_40:
4308 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004309 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004310 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004311 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004312 0x00000000, ERIAR_EXGMAC);
4313 break;
françois romieu065c27c2011-01-03 15:08:12 +00004314 }
4315
Heiner Kallweit703732f2019-01-19 22:07:05 +01004316 phy_resume(tp->phydev);
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004317 /* give MAC/PHY some time to resume */
4318 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004319}
4320
françois romieu065c27c2011-01-03 15:08:12 +00004321static void rtl_pll_power_down(struct rtl8169_private *tp)
4322{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004323 switch (tp->mac_version) {
4324 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4325 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4326 break;
4327 default:
4328 r8168_pll_power_down(tp);
4329 }
françois romieu065c27c2011-01-03 15:08:12 +00004330}
4331
4332static void rtl_pll_power_up(struct rtl8169_private *tp)
4333{
françois romieu065c27c2011-01-03 15:08:12 +00004334 switch (tp->mac_version) {
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004335 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4336 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004337 break;
françois romieu065c27c2011-01-03 15:08:12 +00004338 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004339 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004340 }
4341}
4342
Hayes Wange542a222011-07-06 15:58:04 +08004343static void rtl_init_rxcfg(struct rtl8169_private *tp)
4344{
Hayes Wange542a222011-07-06 15:58:04 +08004345 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004346 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4347 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004348 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004349 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004350 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
Maciej S. Szmigiero511cfd52018-10-11 16:02:10 +02004351 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
4352 case RTL_GIGA_MAC_VER_38:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004353 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004354 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004355 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004356 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004357 break;
Hayes Wange542a222011-07-06 15:58:04 +08004358 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004359 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004360 break;
4361 }
4362}
4363
Hayes Wang92fc43b2011-07-06 15:58:03 +08004364static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4365{
Timo Teräs9fba0812013-01-15 21:01:24 +00004366 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004367}
4368
Francois Romieud58d46b2011-05-03 16:38:29 +02004369static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4370{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004371 if (tp->jumbo_ops.enable) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004372 rtl_unlock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004373 tp->jumbo_ops.enable(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004374 rtl_lock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004375 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004376}
4377
4378static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4379{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004380 if (tp->jumbo_ops.disable) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004381 rtl_unlock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004382 tp->jumbo_ops.disable(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004383 rtl_lock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004384 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004385}
4386
4387static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4388{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004389 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4390 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004391 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004392}
4393
4394static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4395{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004396 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4397 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004398 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004399}
4400
4401static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4402{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004403 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004404}
4405
4406static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4407{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004408 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004409}
4410
4411static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4412{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004413 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4414 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4415 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004416 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004417}
4418
4419static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4420{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004421 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4422 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4423 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004424 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004425}
4426
4427static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4428{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004429 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004430 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004431}
4432
4433static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4434{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004435 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004436 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004437}
4438
4439static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4440{
Francois Romieud58d46b2011-05-03 16:38:29 +02004441 r8168b_0_hw_jumbo_enable(tp);
4442
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004443 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004444}
4445
4446static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4447{
Francois Romieud58d46b2011-05-03 16:38:29 +02004448 r8168b_0_hw_jumbo_disable(tp);
4449
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004450 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004451}
4452
Bill Pembertonbaf63292012-12-03 09:23:28 -05004453static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004454{
4455 struct jumbo_ops *ops = &tp->jumbo_ops;
4456
4457 switch (tp->mac_version) {
4458 case RTL_GIGA_MAC_VER_11:
4459 ops->disable = r8168b_0_hw_jumbo_disable;
4460 ops->enable = r8168b_0_hw_jumbo_enable;
4461 break;
4462 case RTL_GIGA_MAC_VER_12:
4463 case RTL_GIGA_MAC_VER_17:
4464 ops->disable = r8168b_1_hw_jumbo_disable;
4465 ops->enable = r8168b_1_hw_jumbo_enable;
4466 break;
4467 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4468 case RTL_GIGA_MAC_VER_19:
4469 case RTL_GIGA_MAC_VER_20:
4470 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4471 case RTL_GIGA_MAC_VER_22:
4472 case RTL_GIGA_MAC_VER_23:
4473 case RTL_GIGA_MAC_VER_24:
4474 case RTL_GIGA_MAC_VER_25:
4475 case RTL_GIGA_MAC_VER_26:
4476 ops->disable = r8168c_hw_jumbo_disable;
4477 ops->enable = r8168c_hw_jumbo_enable;
4478 break;
4479 case RTL_GIGA_MAC_VER_27:
4480 case RTL_GIGA_MAC_VER_28:
4481 ops->disable = r8168dp_hw_jumbo_disable;
4482 ops->enable = r8168dp_hw_jumbo_enable;
4483 break;
4484 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4485 case RTL_GIGA_MAC_VER_32:
4486 case RTL_GIGA_MAC_VER_33:
4487 case RTL_GIGA_MAC_VER_34:
4488 ops->disable = r8168e_hw_jumbo_disable;
4489 ops->enable = r8168e_hw_jumbo_enable;
4490 break;
4491
4492 /*
4493 * No action needed for jumbo frames with 8169.
4494 * No jumbo for 810x at all.
4495 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004496 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004497 default:
4498 ops->disable = NULL;
4499 ops->enable = NULL;
4500 break;
4501 }
4502}
4503
Francois Romieuffc46952012-07-06 14:19:23 +02004504DECLARE_RTL_COND(rtl_chipcmd_cond)
4505{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004506 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004507}
4508
Francois Romieu6f43adc2011-04-29 15:05:51 +02004509static void rtl_hw_reset(struct rtl8169_private *tp)
4510{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004511 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004512
Francois Romieuffc46952012-07-06 14:19:23 +02004513 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004514}
4515
Heiner Kallweit254764e2019-01-22 22:23:41 +01004516static void rtl_request_firmware(struct rtl8169_private *tp)
Francois Romieub6ffd972011-06-17 17:00:05 +02004517{
4518 struct rtl_fw *rtl_fw;
Francois Romieub6ffd972011-06-17 17:00:05 +02004519 int rc = -ENOMEM;
4520
Heiner Kallweit254764e2019-01-22 22:23:41 +01004521 /* firmware loaded already or no firmware available */
4522 if (tp->rtl_fw || !tp->fw_name)
4523 return;
Francois Romieub6ffd972011-06-17 17:00:05 +02004524
4525 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4526 if (!rtl_fw)
4527 goto err_warn;
4528
Heiner Kallweit254764e2019-01-22 22:23:41 +01004529 rc = request_firmware(&rtl_fw->fw, tp->fw_name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004530 if (rc < 0)
4531 goto err_free;
4532
Francois Romieufd112f22011-06-18 00:10:29 +02004533 rc = rtl_check_firmware(tp, rtl_fw);
4534 if (rc < 0)
4535 goto err_release_firmware;
4536
Francois Romieub6ffd972011-06-17 17:00:05 +02004537 tp->rtl_fw = rtl_fw;
Heiner Kallweit254764e2019-01-22 22:23:41 +01004538
Francois Romieub6ffd972011-06-17 17:00:05 +02004539 return;
4540
Francois Romieufd112f22011-06-18 00:10:29 +02004541err_release_firmware:
4542 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004543err_free:
4544 kfree(rtl_fw);
4545err_warn:
4546 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
Heiner Kallweit254764e2019-01-22 22:23:41 +01004547 tp->fw_name, rc);
François Romieu953a12c2011-04-24 17:38:48 +02004548}
4549
Hayes Wang92fc43b2011-07-06 15:58:03 +08004550static void rtl_rx_close(struct rtl8169_private *tp)
4551{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004552 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004553}
4554
Francois Romieuffc46952012-07-06 14:19:23 +02004555DECLARE_RTL_COND(rtl_npq_cond)
4556{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004557 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004558}
4559
4560DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4561{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004562 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004563}
4564
françois romieue6de30d2011-01-03 15:08:37 +00004565static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004566{
4567 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004568 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004569
Hayes Wang92fc43b2011-07-06 15:58:03 +08004570 rtl_rx_close(tp);
4571
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004572 switch (tp->mac_version) {
4573 case RTL_GIGA_MAC_VER_27:
4574 case RTL_GIGA_MAC_VER_28:
4575 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004576 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004577 break;
4578 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4579 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004580 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004581 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004582 break;
4583 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004584 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004585 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004586 break;
françois romieue6de30d2011-01-03 15:08:37 +00004587 }
4588
Hayes Wang92fc43b2011-07-06 15:58:03 +08004589 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004590}
4591
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004592static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004593{
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004594 u32 val = TX_DMA_BURST << TxDMAShift |
4595 InterFrameGap << TxInterFrameGapShift;
4596
4597 if (tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
4598 tp->mac_version != RTL_GIGA_MAC_VER_39)
4599 val |= TXCFG_AUTO_FIFO;
4600
4601 RTL_W32(tp, TxConfig, val);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004602}
4603
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004604static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004605{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004606 /* Low hurts. Let's disable the filtering. */
4607 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004608}
4609
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004610static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004611{
4612 /*
4613 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4614 * register to be written before TxDescAddrLow to work.
4615 * Switching from MMIO to I/O access fixes the issue as well.
4616 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004617 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4618 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4619 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4620 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004621}
4622
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004623static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004624{
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004625 u32 val;
Francois Romieu6dccd162007-02-13 23:38:05 +01004626
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004627 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4628 val = 0x000fff00;
4629 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
4630 val = 0x00ffff00;
4631 else
4632 return;
4633
4634 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
4635 val |= 0xff;
4636
4637 RTL_W32(tp, 0x7c, val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004638}
4639
Francois Romieue6b763e2012-03-08 09:35:39 +01004640static void rtl_set_rx_mode(struct net_device *dev)
4641{
4642 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004643 u32 mc_filter[2]; /* Multicast hash filter */
4644 int rx_mode;
4645 u32 tmp = 0;
4646
4647 if (dev->flags & IFF_PROMISC) {
4648 /* Unconditionally log net taps. */
4649 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4650 rx_mode =
4651 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4652 AcceptAllPhys;
4653 mc_filter[1] = mc_filter[0] = 0xffffffff;
4654 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4655 (dev->flags & IFF_ALLMULTI)) {
4656 /* Too many to filter perfectly -- accept all multicasts. */
4657 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4658 mc_filter[1] = mc_filter[0] = 0xffffffff;
4659 } else {
4660 struct netdev_hw_addr *ha;
4661
4662 rx_mode = AcceptBroadcast | AcceptMyPhys;
4663 mc_filter[1] = mc_filter[0] = 0;
4664 netdev_for_each_mc_addr(ha, dev) {
4665 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4666 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4667 rx_mode |= AcceptMulticast;
4668 }
4669 }
4670
4671 if (dev->features & NETIF_F_RXALL)
4672 rx_mode |= (AcceptErr | AcceptRunt);
4673
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004674 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004675
4676 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4677 u32 data = mc_filter[0];
4678
4679 mc_filter[0] = swab32(mc_filter[1]);
4680 mc_filter[1] = swab32(data);
4681 }
4682
Nathan Walp04817762012-11-01 12:08:47 +00004683 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4684 mc_filter[1] = mc_filter[0] = 0xffffffff;
4685
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004686 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4687 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004688
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004689 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004690}
4691
Heiner Kallweit52f85602018-05-19 10:29:33 +02004692static void rtl_hw_start(struct rtl8169_private *tp)
4693{
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004694 rtl_unlock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004695
4696 tp->hw_start(tp);
4697
4698 rtl_set_rx_max_size(tp);
4699 rtl_set_rx_tx_desc_registers(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004700 rtl_lock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004701
4702 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4703 RTL_R8(tp, IntrMask);
4704 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004705 rtl_init_rxcfg(tp);
Maciej S. Szmigierof74dd482018-09-07 20:15:22 +02004706 rtl_set_tx_config_registers(tp);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004707
Heiner Kallweit52f85602018-05-19 10:29:33 +02004708 rtl_set_rx_mode(tp->dev);
4709 /* no early-rx interrupts */
4710 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01004711 rtl_irq_enable(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004712}
4713
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004714static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004715{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004716 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004717 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004718
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004719 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004720
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004721 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004722
Francois Romieucecb5fd2011-04-01 10:21:07 +02004723 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4724 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004725 netif_dbg(tp, drv, tp->dev,
4726 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004727 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004728 }
4729
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004730 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004731
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004732 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004733
Linus Torvalds1da177e2005-04-16 15:20:36 -07004734 /*
4735 * Undocumented corner. Supposedly:
4736 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4737 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004738 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004739
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004740 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004741}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004742
Francois Romieuffc46952012-07-06 14:19:23 +02004743DECLARE_RTL_COND(rtl_csiar_cond)
4744{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004745 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004746}
4747
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004748static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004749{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004750 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4751
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004752 RTL_W32(tp, CSIDR, value);
4753 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004754 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004755
Francois Romieuffc46952012-07-06 14:19:23 +02004756 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004757}
4758
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004759static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004760{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004761 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4762
4763 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4764 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004765
Francois Romieuffc46952012-07-06 14:19:23 +02004766 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004767 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004768}
4769
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004770static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004771{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004772 struct pci_dev *pdev = tp->pci_dev;
4773 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004774
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004775 /* According to Realtek the value at config space address 0x070f
4776 * controls the L0s/L1 entrance latency. We try standard ECAM access
4777 * first and if it fails fall back to CSI.
4778 */
4779 if (pdev->cfg_size > 0x070f &&
4780 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4781 return;
4782
4783 netdev_notice_once(tp->dev,
4784 "No native access to PCI extended config space, falling back to CSI\n");
4785 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4786 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004787}
4788
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004789static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004790{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004791 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004792}
4793
4794struct ephy_info {
4795 unsigned int offset;
4796 u16 mask;
4797 u16 bits;
4798};
4799
Francois Romieufdf6fc02012-07-06 22:40:38 +02004800static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4801 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004802{
4803 u16 w;
4804
4805 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004806 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4807 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004808 e++;
4809 }
4810}
4811
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004812static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004813{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004814 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004815 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004816}
4817
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004818static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004819{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004820 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004821 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004822}
4823
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004824static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
hayeswangb51ecea2014-07-09 14:52:51 +08004825{
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004826 /* work around an issue when PCI reset occurs during L2/L3 state */
4827 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
hayeswangb51ecea2014-07-09 14:52:51 +08004828}
4829
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004830static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4831{
4832 if (enable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004833 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004834 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004835 } else {
4836 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4837 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4838 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004839
4840 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004841}
4842
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004843static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004844{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004845 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004846
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004847 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004848 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004849
françois romieufaf1e782013-02-27 13:01:57 +00004850 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004851 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004852 PCI_EXP_DEVCTL_NOSNOOP_EN);
4853 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004854}
4855
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004856static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004857{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004858 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004859
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004860 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004861
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004862 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004863}
4864
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004865static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004866{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004867 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004868
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004869 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004870
françois romieufaf1e782013-02-27 13:01:57 +00004871 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004872 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004873
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004874 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004875
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004876 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004877 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004878}
4879
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004880static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004881{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004882 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004883 { 0x01, 0, 0x0001 },
4884 { 0x02, 0x0800, 0x1000 },
4885 { 0x03, 0, 0x0042 },
4886 { 0x06, 0x0080, 0x0000 },
4887 { 0x07, 0, 0x2000 }
4888 };
4889
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004890 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004891
Francois Romieufdf6fc02012-07-06 22:40:38 +02004892 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02004893
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004894 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004895}
4896
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004897static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004898{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004899 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004900
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004901 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004902
françois romieufaf1e782013-02-27 13:01:57 +00004903 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004904 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004905
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004906 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004907 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004908}
4909
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004910static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004911{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004912 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004913
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004914 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004915
4916 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004917 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004918
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004919 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004920
françois romieufaf1e782013-02-27 13:01:57 +00004921 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004922 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004923
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004924 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004925 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004926}
4927
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004928static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004929{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004930 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004931 { 0x02, 0x0800, 0x1000 },
4932 { 0x03, 0, 0x0002 },
4933 { 0x06, 0x0080, 0x0000 }
4934 };
4935
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004936 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004937
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004938 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004939
Francois Romieufdf6fc02012-07-06 22:40:38 +02004940 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02004941
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004942 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004943}
4944
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004945static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004946{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004947 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004948 { 0x01, 0, 0x0001 },
4949 { 0x03, 0x0400, 0x0220 }
4950 };
4951
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004952 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004953
Francois Romieufdf6fc02012-07-06 22:40:38 +02004954 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02004955
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004956 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004957}
4958
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004959static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004960{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004961 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004962}
4963
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004964static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004965{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004966 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004967
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004968 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004969}
4970
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004971static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004972{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004973 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004974
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004975 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004976
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004977 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004978
françois romieufaf1e782013-02-27 13:01:57 +00004979 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004980 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004981
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004982 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004983 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02004984}
4985
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004986static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004987{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004988 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004989
françois romieufaf1e782013-02-27 13:01:57 +00004990 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004991 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004992
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004993 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00004994
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004995 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004996}
4997
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004998static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004999{
5000 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005001 { 0x0b, 0x0000, 0x0048 },
5002 { 0x19, 0x0020, 0x0050 },
5003 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005004 };
françois romieue6de30d2011-01-03 15:08:37 +00005005
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005006 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005007
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005008 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00005009
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005010 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00005011
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005012 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005013
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005014 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005015}
5016
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005017static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005018{
Hayes Wang70090422011-07-06 15:58:06 +08005019 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005020 { 0x00, 0x0200, 0x0100 },
5021 { 0x00, 0x0000, 0x0004 },
5022 { 0x06, 0x0002, 0x0001 },
5023 { 0x06, 0x0000, 0x0030 },
5024 { 0x07, 0x0000, 0x2000 },
5025 { 0x00, 0x0000, 0x0020 },
5026 { 0x03, 0x5800, 0x2000 },
5027 { 0x03, 0x0000, 0x0001 },
5028 { 0x01, 0x0800, 0x1000 },
5029 { 0x07, 0x0000, 0x4000 },
5030 { 0x1e, 0x0000, 0x2000 },
5031 { 0x19, 0xffff, 0xfe6c },
5032 { 0x0a, 0x0000, 0x0040 }
5033 };
5034
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005035 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005036
Francois Romieufdf6fc02012-07-06 22:40:38 +02005037 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005038
françois romieufaf1e782013-02-27 13:01:57 +00005039 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005040 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00005041
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005042 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00005043
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005044 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005045
5046 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005047 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
5048 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005049
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005050 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005051}
5052
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005053static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005054{
5055 static const struct ephy_info e_info_8168e_2[] = {
5056 { 0x09, 0x0000, 0x0080 },
5057 { 0x19, 0x0000, 0x0224 }
5058 };
5059
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005060 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005061
Francois Romieufdf6fc02012-07-06 22:40:38 +02005062 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005063
françois romieufaf1e782013-02-27 13:01:57 +00005064 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005065 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005066
Francois Romieufdf6fc02012-07-06 22:40:38 +02005067 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5068 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5069 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5070 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5071 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5072 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005073 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5074 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005075
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005076 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005077
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005078 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005079
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005080 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005081
5082 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005083 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005084
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01005085 rtl8168_config_eee_mac(tp);
5086
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005087 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5088 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5089 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02005090
5091 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08005092}
5093
Hayes Wang5f886e02012-03-30 14:33:03 +08005094static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005095{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005096 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005097
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005098 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005099
Francois Romieufdf6fc02012-07-06 22:40:38 +02005100 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5101 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5102 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5103 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005104 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5105 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5106 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5107 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005108 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5109 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005110
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005111 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005112
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005113 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005114
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005115 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5116 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5117 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5118 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01005119
5120 rtl8168_config_eee_mac(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005121}
5122
Hayes Wang5f886e02012-03-30 14:33:03 +08005123static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5124{
Hayes Wang5f886e02012-03-30 14:33:03 +08005125 static const struct ephy_info e_info_8168f_1[] = {
5126 { 0x06, 0x00c0, 0x0020 },
5127 { 0x08, 0x0001, 0x0002 },
5128 { 0x09, 0x0000, 0x0080 },
5129 { 0x19, 0x0000, 0x0224 }
5130 };
5131
5132 rtl_hw_start_8168f(tp);
5133
Francois Romieufdf6fc02012-07-06 22:40:38 +02005134 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005135
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005136 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005137
5138 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005139 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005140}
5141
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005142static void rtl_hw_start_8411(struct rtl8169_private *tp)
5143{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005144 static const struct ephy_info e_info_8168f_1[] = {
5145 { 0x06, 0x00c0, 0x0020 },
5146 { 0x0f, 0xffff, 0x5200 },
5147 { 0x1e, 0x0000, 0x4000 },
5148 { 0x19, 0x0000, 0x0224 }
5149 };
5150
5151 rtl_hw_start_8168f(tp);
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005152 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005153
Francois Romieufdf6fc02012-07-06 22:40:38 +02005154 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005155
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005156 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005157}
5158
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005159static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005160{
Hayes Wangc5583862012-07-02 17:23:22 +08005161 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5162 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5163 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5164 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5165
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005166 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005167
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005168 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005169
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005170 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5171 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005172 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005173
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005174 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5175 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005176
5177 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5178 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5179
5180 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005181 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08005182
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005183 rtl8168_config_eee_mac(tp);
5184
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005185 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5186 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005187
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005188 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005189}
5190
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005191static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5192{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005193 static const struct ephy_info e_info_8168g_1[] = {
5194 { 0x00, 0x0000, 0x0008 },
5195 { 0x0c, 0x37d0, 0x0820 },
5196 { 0x1e, 0x0000, 0x0001 },
5197 { 0x19, 0x8000, 0x0000 }
5198 };
5199
5200 rtl_hw_start_8168g(tp);
5201
5202 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005203 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005204 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005205 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005206}
5207
hayeswang57538c42013-04-01 22:23:40 +00005208static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5209{
hayeswang57538c42013-04-01 22:23:40 +00005210 static const struct ephy_info e_info_8168g_2[] = {
5211 { 0x00, 0x0000, 0x0008 },
5212 { 0x0c, 0x3df0, 0x0200 },
5213 { 0x19, 0xffff, 0xfc00 },
5214 { 0x1e, 0xffff, 0x20eb }
5215 };
5216
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005217 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005218
5219 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005220 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5221 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00005222 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5223}
5224
hayeswang45dd95c2013-07-08 17:09:01 +08005225static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5226{
hayeswang45dd95c2013-07-08 17:09:01 +08005227 static const struct ephy_info e_info_8411_2[] = {
5228 { 0x00, 0x0000, 0x0008 },
5229 { 0x0c, 0x3df0, 0x0200 },
5230 { 0x0f, 0xffff, 0x5200 },
5231 { 0x19, 0x0020, 0x0000 },
5232 { 0x1e, 0x0000, 0x2000 }
5233 };
5234
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005235 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005236
5237 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005238 rtl_hw_aspm_clkreq_enable(tp, false);
hayeswang45dd95c2013-07-08 17:09:01 +08005239 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005240 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005241}
5242
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005243static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5244{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005245 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005246 u32 data;
5247 static const struct ephy_info e_info_8168h_1[] = {
5248 { 0x1e, 0x0800, 0x0001 },
5249 { 0x1d, 0x0000, 0x0800 },
5250 { 0x05, 0xffff, 0x2089 },
5251 { 0x06, 0xffff, 0x5881 },
5252 { 0x04, 0xffff, 0x154a },
5253 { 0x01, 0xffff, 0x068b }
5254 };
5255
5256 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005257 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005258 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
5259
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005260 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5261 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5262 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5263 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5264
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005265 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005266
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005267 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005268
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005269 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5270 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005271
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005272 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005273
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005274 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005275
5276 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5277
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005278 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5279 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005280
5281 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5282 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5283
5284 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005285 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005286
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005287 rtl8168_config_eee_mac(tp);
5288
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005289 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5290 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005291
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005292 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005293
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005294 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005295
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005296 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005297
5298 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005299 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005300 rtl_writephy(tp, 0x1f, 0x0000);
5301 if (rg_saw_cnt > 0) {
5302 u16 sw_cnt_1ms_ini;
5303
5304 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5305 sw_cnt_1ms_ini &= 0x0fff;
5306 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005307 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005308 data |= sw_cnt_1ms_ini;
5309 r8168_mac_ocp_write(tp, 0xd412, data);
5310 }
5311
5312 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005313 data &= ~0xf0;
5314 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005315 r8168_mac_ocp_write(tp, 0xe056, data);
5316
5317 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005318 data &= ~0x6000;
5319 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005320 r8168_mac_ocp_write(tp, 0xe052, data);
5321
5322 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005323 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005324 data |= 0x017f;
5325 r8168_mac_ocp_write(tp, 0xe0d6, data);
5326
5327 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005328 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005329 data |= 0x047f;
5330 r8168_mac_ocp_write(tp, 0xd420, data);
5331
5332 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5333 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5334 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5335 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005336
5337 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005338}
5339
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005340static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5341{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005342 rtl8168ep_stop_cmac(tp);
5343
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005344 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5345 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
5346 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
5347 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5348
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005349 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005350
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005351 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005352
5353 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5354 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5355
5356 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
5357
5358 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5359
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005360 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5361 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005362
5363 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5364 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5365
5366 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005367 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005368
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005369 rtl8168_config_eee_mac(tp);
5370
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005371 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5372
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005373 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005374
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005375 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005376}
5377
5378static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5379{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005380 static const struct ephy_info e_info_8168ep_1[] = {
5381 { 0x00, 0xffff, 0x10ab },
5382 { 0x06, 0xffff, 0xf030 },
5383 { 0x08, 0xffff, 0x2006 },
5384 { 0x0d, 0xffff, 0x1666 },
5385 { 0x0c, 0x3ff0, 0x0000 }
5386 };
5387
5388 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005389 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005390 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
5391
5392 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005393
5394 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005395}
5396
5397static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5398{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005399 static const struct ephy_info e_info_8168ep_2[] = {
5400 { 0x00, 0xffff, 0x10a3 },
5401 { 0x19, 0xffff, 0xfc00 },
5402 { 0x1e, 0xffff, 0x20ea }
5403 };
5404
5405 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005406 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005407 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
5408
5409 rtl_hw_start_8168ep(tp);
5410
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005411 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5412 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005413
5414 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005415}
5416
5417static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5418{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005419 u32 data;
5420 static const struct ephy_info e_info_8168ep_3[] = {
5421 { 0x00, 0xffff, 0x10a3 },
5422 { 0x19, 0xffff, 0x7c00 },
5423 { 0x1e, 0xffff, 0x20eb },
5424 { 0x0d, 0xffff, 0x1666 }
5425 };
5426
5427 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005428 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005429 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
5430
5431 rtl_hw_start_8168ep(tp);
5432
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005433 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5434 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005435
5436 data = r8168_mac_ocp_read(tp, 0xd3e2);
5437 data &= 0xf000;
5438 data |= 0x0271;
5439 r8168_mac_ocp_write(tp, 0xd3e2, data);
5440
5441 data = r8168_mac_ocp_read(tp, 0xd3e4);
5442 data &= 0xff00;
5443 r8168_mac_ocp_write(tp, 0xd3e4, data);
5444
5445 data = r8168_mac_ocp_read(tp, 0xe860);
5446 data |= 0x0080;
5447 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005448
5449 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005450}
5451
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005452static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005453{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005454 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005455
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005456 tp->cp_cmd &= ~INTT_MASK;
5457 tp->cp_cmd |= PktCntrDisable | INTT_1;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005458 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02005459
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005460 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01005461
5462 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005463 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Heiner Kallweit559c3c02018-11-19 22:34:17 +01005464 tp->irq_mask |= RxFIFOOver;
5465 tp->irq_mask &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005466 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005467
Francois Romieu219a1e92008-06-28 11:58:39 +02005468 switch (tp->mac_version) {
5469 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005470 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005471 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005472
5473 case RTL_GIGA_MAC_VER_12:
5474 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005475 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005476 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005477
5478 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005479 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005480 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005481
5482 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005483 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005484 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005485
5486 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005487 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005488 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005489
Francois Romieu197ff762008-06-28 13:16:02 +02005490 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005491 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005492 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005493
Francois Romieu6fb07052008-06-29 11:54:28 +02005494 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005495 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005496 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005497
Francois Romieuef3386f2008-06-29 12:24:30 +02005498 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005499 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005500 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005501
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005502 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005503 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005504 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005505
Francois Romieu5b538df2008-07-20 16:22:45 +02005506 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005507 case RTL_GIGA_MAC_VER_26:
5508 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005509 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005510 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005511
françois romieue6de30d2011-01-03 15:08:37 +00005512 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005513 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005514 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005515
hayeswang4804b3b2011-03-21 01:50:29 +00005516 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005517 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005518 break;
5519
hayeswang01dc7fe2011-03-21 01:50:28 +00005520 case RTL_GIGA_MAC_VER_32:
5521 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005522 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005523 break;
5524 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005525 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005526 break;
françois romieue6de30d2011-01-03 15:08:37 +00005527
Hayes Wangc2218922011-09-06 16:55:18 +08005528 case RTL_GIGA_MAC_VER_35:
5529 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005530 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005531 break;
5532
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005533 case RTL_GIGA_MAC_VER_38:
5534 rtl_hw_start_8411(tp);
5535 break;
5536
Hayes Wangc5583862012-07-02 17:23:22 +08005537 case RTL_GIGA_MAC_VER_40:
5538 case RTL_GIGA_MAC_VER_41:
5539 rtl_hw_start_8168g_1(tp);
5540 break;
hayeswang57538c42013-04-01 22:23:40 +00005541 case RTL_GIGA_MAC_VER_42:
5542 rtl_hw_start_8168g_2(tp);
5543 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005544
hayeswang45dd95c2013-07-08 17:09:01 +08005545 case RTL_GIGA_MAC_VER_44:
5546 rtl_hw_start_8411_2(tp);
5547 break;
5548
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005549 case RTL_GIGA_MAC_VER_45:
5550 case RTL_GIGA_MAC_VER_46:
5551 rtl_hw_start_8168h_1(tp);
5552 break;
5553
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005554 case RTL_GIGA_MAC_VER_49:
5555 rtl_hw_start_8168ep_1(tp);
5556 break;
5557
5558 case RTL_GIGA_MAC_VER_50:
5559 rtl_hw_start_8168ep_2(tp);
5560 break;
5561
5562 case RTL_GIGA_MAC_VER_51:
5563 rtl_hw_start_8168ep_3(tp);
5564 break;
5565
Francois Romieu219a1e92008-06-28 11:58:39 +02005566 default:
Heiner Kallweit49d17512018-06-28 20:36:15 +02005567 netif_err(tp, drv, tp->dev,
5568 "unknown chipset (mac_version = %d)\n",
5569 tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005570 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005571 }
Francois Romieu07ce4062007-02-23 23:36:39 +01005572}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005573
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005574static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005575{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005576 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005577 { 0x01, 0, 0x6e65 },
5578 { 0x02, 0, 0x091f },
5579 { 0x03, 0, 0xc2f9 },
5580 { 0x06, 0, 0xafb5 },
5581 { 0x07, 0, 0x0e00 },
5582 { 0x19, 0, 0xec80 },
5583 { 0x01, 0, 0x2e65 },
5584 { 0x01, 0, 0x6e65 }
5585 };
5586 u8 cfg1;
5587
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005588 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005589
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005590 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005591
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005592 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005593
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005594 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005595 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005596 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005597
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005598 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005599 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005600 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005601
Francois Romieufdf6fc02012-07-06 22:40:38 +02005602 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005603}
5604
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005605static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005606{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005607 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005608
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005609 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005610
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005611 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5612 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005613}
5614
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005615static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005616{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005617 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005618
Francois Romieufdf6fc02012-07-06 22:40:38 +02005619 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005620}
5621
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005622static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005623{
5624 static const struct ephy_info e_info_8105e_1[] = {
5625 { 0x07, 0, 0x4000 },
5626 { 0x19, 0, 0x0200 },
5627 { 0x19, 0, 0x0020 },
5628 { 0x1e, 0, 0x2000 },
5629 { 0x03, 0, 0x0001 },
5630 { 0x19, 0, 0x0100 },
5631 { 0x19, 0, 0x0004 },
5632 { 0x0a, 0, 0x0020 }
5633 };
5634
Francois Romieucecb5fd2011-04-01 10:21:07 +02005635 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005636 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005637
Francois Romieucecb5fd2011-04-01 10:21:07 +02005638 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005639 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005640
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005641 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5642 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005643
Francois Romieufdf6fc02012-07-06 22:40:38 +02005644 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005645
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005646 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005647}
5648
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005649static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005650{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005651 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005652 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005653}
5654
Hayes Wang7e18dca2012-03-30 14:33:02 +08005655static void rtl_hw_start_8402(struct rtl8169_private *tp)
5656{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005657 static const struct ephy_info e_info_8402[] = {
5658 { 0x19, 0xffff, 0xff64 },
5659 { 0x1e, 0, 0x4000 }
5660 };
5661
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005662 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005663
5664 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005665 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005666
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005667 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005668
Francois Romieufdf6fc02012-07-06 22:40:38 +02005669 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005670
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005671 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005672
Francois Romieufdf6fc02012-07-06 22:40:38 +02005673 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5674 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005675 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5676 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005677 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5678 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005679 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005680
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005681 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005682}
5683
Hayes Wang5598bfe2012-07-02 17:23:21 +08005684static void rtl_hw_start_8106(struct rtl8169_private *tp)
5685{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005686 rtl_hw_aspm_clkreq_enable(tp, false);
5687
Hayes Wang5598bfe2012-07-02 17:23:21 +08005688 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005689 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005690
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005691 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5692 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5693 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005694
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005695 rtl_pcie_state_l2l3_disable(tp);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005696 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005697}
5698
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005699static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005700{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005701 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
Heiner Kallweit559c3c02018-11-19 22:34:17 +01005702 tp->irq_mask &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005703
Francois Romieucecb5fd2011-04-01 10:21:07 +02005704 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005705 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005706 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005707 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005708
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005709 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005710
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005711 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005712 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005713
Francois Romieu2857ffb2008-08-02 21:08:49 +02005714 switch (tp->mac_version) {
5715 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005716 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005717 break;
5718
5719 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005720 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005721 break;
5722
5723 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005724 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005725 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005726
5727 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005728 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005729 break;
5730 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005731 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005732 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005733
5734 case RTL_GIGA_MAC_VER_37:
5735 rtl_hw_start_8402(tp);
5736 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005737
5738 case RTL_GIGA_MAC_VER_39:
5739 rtl_hw_start_8106(tp);
5740 break;
hayeswang58152cd2013-04-01 22:23:42 +00005741 case RTL_GIGA_MAC_VER_43:
5742 rtl_hw_start_8168g_2(tp);
5743 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005744 case RTL_GIGA_MAC_VER_47:
5745 case RTL_GIGA_MAC_VER_48:
5746 rtl_hw_start_8168h_1(tp);
5747 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005748 }
5749
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005750 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005751}
5752
5753static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5754{
Francois Romieud58d46b2011-05-03 16:38:29 +02005755 struct rtl8169_private *tp = netdev_priv(dev);
5756
Francois Romieud58d46b2011-05-03 16:38:29 +02005757 if (new_mtu > ETH_DATA_LEN)
5758 rtl_hw_jumbo_enable(tp);
5759 else
5760 rtl_hw_jumbo_disable(tp);
5761
Linus Torvalds1da177e2005-04-16 15:20:36 -07005762 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005763 netdev_update_features(dev);
5764
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005765 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005766}
5767
5768static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5769{
Al Viro95e09182007-12-22 18:55:39 +00005770 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005771 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5772}
5773
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005774static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5775 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005776{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005777 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5778 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005779
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005780 kfree(*data_buff);
5781 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005782 rtl8169_make_unusable_by_asic(desc);
5783}
5784
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005785static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005786{
5787 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5788
Alexander Duycka0750132014-12-11 15:02:17 -08005789 /* Force memory writes to complete before releasing descriptor */
5790 dma_wmb();
5791
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005792 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005793}
5794
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005795static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5796 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005797{
5798 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005799 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005800 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005801 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005802
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005803 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005804 if (!data)
5805 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005806
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005807 /* Memory should be properly aligned, but better check. */
5808 if (!IS_ALIGNED((unsigned long)data, 8)) {
5809 netdev_err_once(tp->dev, "RX buffer not 8-byte-aligned\n");
5810 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005811 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005812
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005813 mapping = dma_map_single(d, data, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005814 if (unlikely(dma_mapping_error(d, mapping))) {
5815 if (net_ratelimit())
5816 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005817 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005818 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005819
Heiner Kallweitd731af72018-04-17 23:26:41 +02005820 desc->addr = cpu_to_le64(mapping);
5821 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005822 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005823
5824err_out:
5825 kfree(data);
5826 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005827}
5828
5829static void rtl8169_rx_clear(struct rtl8169_private *tp)
5830{
Francois Romieu07d3f512007-02-21 22:40:46 +01005831 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005832
5833 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005834 if (tp->Rx_databuff[i]) {
5835 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005836 tp->RxDescArray + i);
5837 }
5838 }
5839}
5840
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005841static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005842{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005843 desc->opts1 |= cpu_to_le32(RingEnd);
5844}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005845
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005846static int rtl8169_rx_fill(struct rtl8169_private *tp)
5847{
5848 unsigned int i;
5849
5850 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005851 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005852
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005853 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005854 if (!data) {
5855 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005856 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005857 }
5858 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005859 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005860
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005861 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5862 return 0;
5863
5864err_out:
5865 rtl8169_rx_clear(tp);
5866 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005867}
5868
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005869static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005870{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005871 rtl8169_init_ring_indexes(tp);
5872
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005873 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5874 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005875
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005876 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005877}
5878
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005879static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005880 struct TxDesc *desc)
5881{
5882 unsigned int len = tx_skb->len;
5883
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005884 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5885
Linus Torvalds1da177e2005-04-16 15:20:36 -07005886 desc->opts1 = 0x00;
5887 desc->opts2 = 0x00;
5888 desc->addr = 0x00;
5889 tx_skb->len = 0;
5890}
5891
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005892static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5893 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005894{
5895 unsigned int i;
5896
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005897 for (i = 0; i < n; i++) {
5898 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005899 struct ring_info *tx_skb = tp->tx_skb + entry;
5900 unsigned int len = tx_skb->len;
5901
5902 if (len) {
5903 struct sk_buff *skb = tx_skb->skb;
5904
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005905 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005906 tp->TxDescArray + entry);
5907 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005908 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005909 tx_skb->skb = NULL;
5910 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005911 }
5912 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005913}
5914
5915static void rtl8169_tx_clear(struct rtl8169_private *tp)
5916{
5917 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005918 tp->cur_tx = tp->dirty_tx = 0;
Florian Westphald92060b2018-10-20 12:25:27 +02005919 netdev_reset_queue(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005920}
5921
Francois Romieu4422bcd2012-01-26 11:23:32 +01005922static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005923{
David Howellsc4028952006-11-22 14:57:56 +00005924 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005925 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005926
Francois Romieuda78dbf2012-01-26 14:18:23 +01005927 napi_disable(&tp->napi);
5928 netif_stop_queue(dev);
Paul E. McKenney16f11502018-11-05 17:07:39 -08005929 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005930
françois romieuc7c2c392011-12-04 20:30:52 +00005931 rtl8169_hw_reset(tp);
5932
Francois Romieu56de4142011-03-15 17:29:31 +01005933 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005934 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005935
Linus Torvalds1da177e2005-04-16 15:20:36 -07005936 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005937 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005938
Francois Romieuda78dbf2012-01-26 14:18:23 +01005939 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005940 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005941 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005942}
5943
5944static void rtl8169_tx_timeout(struct net_device *dev)
5945{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005946 struct rtl8169_private *tp = netdev_priv(dev);
5947
5948 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005949}
5950
Heiner Kallweit734c1402018-11-22 21:56:48 +01005951static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
5952{
5953 u32 status = opts0 | len;
5954
5955 if (entry == NUM_TX_DESC - 1)
5956 status |= RingEnd;
5957
5958 return cpu_to_le32(status);
5959}
5960
Linus Torvalds1da177e2005-04-16 15:20:36 -07005961static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005962 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005963{
5964 struct skb_shared_info *info = skb_shinfo(skb);
5965 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005966 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005967 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005968
5969 entry = tp->cur_tx;
5970 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005971 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005972 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005973 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005974 void *addr;
5975
5976 entry = (entry + 1) % NUM_TX_DESC;
5977
5978 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005979 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005980 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005981 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005982 if (unlikely(dma_mapping_error(d, mapping))) {
5983 if (net_ratelimit())
5984 netif_err(tp, drv, tp->dev,
5985 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005986 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005987 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005988
Heiner Kallweit734c1402018-11-22 21:56:48 +01005989 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005990 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005991 txd->addr = cpu_to_le64(mapping);
5992
5993 tp->tx_skb[entry].len = len;
5994 }
5995
5996 if (cur_frag) {
5997 tp->tx_skb[entry].skb = skb;
5998 txd->opts1 |= cpu_to_le32(LastFrag);
5999 }
6000
6001 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006002
6003err_out:
6004 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6005 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006006}
6007
françois romieub423e9a2013-05-18 01:24:46 +00006008static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6009{
6010 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6011}
6012
hayeswange9746042014-07-11 16:25:58 +08006013static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6014 struct net_device *dev);
6015/* r8169_csum_workaround()
6016 * The hw limites the value the transport offset. When the offset is out of the
6017 * range, calculate the checksum by sw.
6018 */
6019static void r8169_csum_workaround(struct rtl8169_private *tp,
6020 struct sk_buff *skb)
6021{
6022 if (skb_shinfo(skb)->gso_size) {
6023 netdev_features_t features = tp->dev->features;
6024 struct sk_buff *segs, *nskb;
6025
6026 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6027 segs = skb_gso_segment(skb, features);
6028 if (IS_ERR(segs) || !segs)
6029 goto drop;
6030
6031 do {
6032 nskb = segs;
6033 segs = segs->next;
6034 nskb->next = NULL;
6035 rtl8169_start_xmit(nskb, tp->dev);
6036 } while (segs);
6037
Alexander Duyckeb781392015-05-01 10:34:44 -07006038 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006039 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6040 if (skb_checksum_help(skb) < 0)
6041 goto drop;
6042
6043 rtl8169_start_xmit(skb, tp->dev);
6044 } else {
6045 struct net_device_stats *stats;
6046
6047drop:
6048 stats = &tp->dev->stats;
6049 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006050 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006051 }
6052}
6053
6054/* msdn_giant_send_check()
6055 * According to the document of microsoft, the TCP Pseudo Header excludes the
6056 * packet length for IPv6 TCP large packets.
6057 */
6058static int msdn_giant_send_check(struct sk_buff *skb)
6059{
6060 const struct ipv6hdr *ipv6h;
6061 struct tcphdr *th;
6062 int ret;
6063
6064 ret = skb_cow_head(skb, 0);
6065 if (ret)
6066 return ret;
6067
6068 ipv6h = ipv6_hdr(skb);
6069 th = tcp_hdr(skb);
6070
6071 th->check = 0;
6072 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6073
6074 return ret;
6075}
6076
hayeswang5888d3f2014-07-11 16:25:56 +08006077static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6078 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006079{
Michał Mirosław350fb322011-04-08 06:35:56 +00006080 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006081
Francois Romieu2b7b4312011-04-18 22:53:24 -07006082 if (mss) {
6083 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006084 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6085 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6086 const struct iphdr *ip = ip_hdr(skb);
6087
6088 if (ip->protocol == IPPROTO_TCP)
6089 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6090 else if (ip->protocol == IPPROTO_UDP)
6091 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6092 else
6093 WARN_ON_ONCE(1);
6094 }
6095
6096 return true;
6097}
6098
6099static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6100 struct sk_buff *skb, u32 *opts)
6101{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006102 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006103 u32 mss = skb_shinfo(skb)->gso_size;
6104
6105 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006106 if (transport_offset > GTTCPHO_MAX) {
6107 netif_warn(tp, tx_err, tp->dev,
6108 "Invalid transport offset 0x%x for TSO\n",
6109 transport_offset);
6110 return false;
6111 }
6112
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006113 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006114 case htons(ETH_P_IP):
6115 opts[0] |= TD1_GTSENV4;
6116 break;
6117
6118 case htons(ETH_P_IPV6):
6119 if (msdn_giant_send_check(skb))
6120 return false;
6121
6122 opts[0] |= TD1_GTSENV6;
6123 break;
6124
6125 default:
6126 WARN_ON_ONCE(1);
6127 break;
6128 }
6129
hayeswangbdfa4ed2014-07-11 16:25:57 +08006130 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006131 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006132 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006133 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006134
françois romieub423e9a2013-05-18 01:24:46 +00006135 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006136 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00006137
hayeswange9746042014-07-11 16:25:58 +08006138 if (transport_offset > TCPHO_MAX) {
6139 netif_warn(tp, tx_err, tp->dev,
6140 "Invalid transport offset 0x%x\n",
6141 transport_offset);
6142 return false;
6143 }
6144
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006145 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006146 case htons(ETH_P_IP):
6147 opts[1] |= TD1_IPv4_CS;
6148 ip_protocol = ip_hdr(skb)->protocol;
6149 break;
6150
6151 case htons(ETH_P_IPV6):
6152 opts[1] |= TD1_IPv6_CS;
6153 ip_protocol = ipv6_hdr(skb)->nexthdr;
6154 break;
6155
6156 default:
6157 ip_protocol = IPPROTO_RAW;
6158 break;
6159 }
6160
6161 if (ip_protocol == IPPROTO_TCP)
6162 opts[1] |= TD1_TCP_CS;
6163 else if (ip_protocol == IPPROTO_UDP)
6164 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006165 else
6166 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006167
6168 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006169 } else {
6170 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006171 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006172 }
hayeswang5888d3f2014-07-11 16:25:56 +08006173
françois romieub423e9a2013-05-18 01:24:46 +00006174 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006175}
6176
Heiner Kallweit76085c92018-11-22 22:03:08 +01006177static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
6178 unsigned int nr_frags)
6179{
6180 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
6181
6182 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
6183 return slots_avail > nr_frags;
6184}
6185
Stephen Hemminger613573252009-08-31 19:50:58 +00006186static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6187 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006188{
6189 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006190 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006191 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006192 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006193 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01006194 u32 opts[2], len;
Heiner Kallweit2e6eedb2018-11-25 14:31:54 +01006195 bool stop_queue;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006196 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006197
Heiner Kallweit76085c92018-11-22 22:03:08 +01006198 if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006199 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006200 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006201 }
6202
6203 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006204 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006205
françois romieub423e9a2013-05-18 01:24:46 +00006206 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6207 opts[0] = DescOwn;
6208
hayeswange9746042014-07-11 16:25:58 +08006209 if (!tp->tso_csum(tp, skb, opts)) {
6210 r8169_csum_workaround(tp, skb);
6211 return NETDEV_TX_OK;
6212 }
françois romieub423e9a2013-05-18 01:24:46 +00006213
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006214 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006215 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006216 if (unlikely(dma_mapping_error(d, mapping))) {
6217 if (net_ratelimit())
6218 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006219 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006220 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006221
6222 tp->tx_skb[entry].len = len;
6223 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006224
Francois Romieu2b7b4312011-04-18 22:53:24 -07006225 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006226 if (frags < 0)
6227 goto err_dma_1;
6228 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006229 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006230 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006231 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006232 tp->tx_skb[entry].skb = skb;
6233 }
6234
Francois Romieu2b7b4312011-04-18 22:53:24 -07006235 txd->opts2 = cpu_to_le32(opts[1]);
6236
Richard Cochran5047fb52012-03-10 07:29:42 +00006237 skb_tx_timestamp(skb);
6238
Alexander Duycka0750132014-12-11 15:02:17 -08006239 /* Force memory writes to complete before releasing descriptor */
6240 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006241
Heiner Kallweit734c1402018-11-22 21:56:48 +01006242 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006243
Alexander Duycka0750132014-12-11 15:02:17 -08006244 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006245 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006246
Alexander Duycka0750132014-12-11 15:02:17 -08006247 tp->cur_tx += frags + 1;
6248
Heiner Kallweit2e6eedb2018-11-25 14:31:54 +01006249 stop_queue = !rtl_tx_slots_avail(tp, MAX_SKB_FRAGS);
6250 if (unlikely(stop_queue))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006251 netif_stop_queue(dev);
Heiner Kallweit2e6eedb2018-11-25 14:31:54 +01006252
Heiner Kallweitbd7153b2018-11-26 20:24:16 +01006253 if (__netdev_sent_queue(dev, skb->len, skb->xmit_more))
Heiner Kallweit2e6eedb2018-11-25 14:31:54 +01006254 RTL_W8(tp, TxPoll, NPQ);
Heiner Kallweit2e6eedb2018-11-25 14:31:54 +01006255
6256 if (unlikely(stop_queue)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01006257 /* Sync with rtl_tx:
6258 * - publish queue status and cur_tx ring index (write barrier)
6259 * - refresh dirty_tx ring index (read barrier).
6260 * May the current thread have a pessimistic view of the ring
6261 * status and forget to wake up queue, a racing rtl_tx thread
6262 * can't.
6263 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006264 smp_mb();
Heiner Kallweit76085c92018-11-22 22:03:08 +01006265 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006266 netif_wake_queue(dev);
6267 }
6268
Stephen Hemminger613573252009-08-31 19:50:58 +00006269 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006270
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006271err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006272 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006273err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006274 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006275 dev->stats.tx_dropped++;
6276 return NETDEV_TX_OK;
6277
6278err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006279 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006280 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006281 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006282}
6283
6284static void rtl8169_pcierr_interrupt(struct net_device *dev)
6285{
6286 struct rtl8169_private *tp = netdev_priv(dev);
6287 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006288 u16 pci_status, pci_cmd;
6289
6290 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6291 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6292
Joe Perchesbf82c182010-02-09 11:49:50 +00006293 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6294 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006295
6296 /*
6297 * The recovery sequence below admits a very elaborated explanation:
6298 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006299 * - I did not see what else could be done;
6300 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006301 *
6302 * Feel free to adjust to your needs.
6303 */
Francois Romieua27993f2006-12-18 00:04:19 +01006304 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006305 pci_cmd &= ~PCI_COMMAND_PARITY;
6306 else
6307 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6308
6309 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006310
6311 pci_write_config_word(pdev, PCI_STATUS,
6312 pci_status & (PCI_STATUS_DETECTED_PARITY |
6313 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6314 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6315
Francois Romieu98ddf982012-01-31 10:47:34 +01006316 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006317}
6318
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006319static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
6320 int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006321{
Florian Westphald92060b2018-10-20 12:25:27 +02006322 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006323
Linus Torvalds1da177e2005-04-16 15:20:36 -07006324 dirty_tx = tp->dirty_tx;
6325 smp_rmb();
6326 tx_left = tp->cur_tx - dirty_tx;
6327
6328 while (tx_left > 0) {
6329 unsigned int entry = dirty_tx % NUM_TX_DESC;
6330 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006331 u32 status;
6332
Linus Torvalds1da177e2005-04-16 15:20:36 -07006333 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6334 if (status & DescOwn)
6335 break;
6336
Alexander Duycka0750132014-12-11 15:02:17 -08006337 /* This barrier is needed to keep us from reading
6338 * any other fields out of the Tx descriptor until
6339 * we know the status of DescOwn
6340 */
6341 dma_rmb();
6342
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006343 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006344 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006345 if (status & LastFrag) {
Florian Westphald92060b2018-10-20 12:25:27 +02006346 pkts_compl++;
6347 bytes_compl += tx_skb->skb->len;
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006348 napi_consume_skb(tx_skb->skb, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006349 tx_skb->skb = NULL;
6350 }
6351 dirty_tx++;
6352 tx_left--;
6353 }
6354
6355 if (tp->dirty_tx != dirty_tx) {
Florian Westphald92060b2018-10-20 12:25:27 +02006356 netdev_completed_queue(dev, pkts_compl, bytes_compl);
6357
6358 u64_stats_update_begin(&tp->tx_stats.syncp);
6359 tp->tx_stats.packets += pkts_compl;
6360 tp->tx_stats.bytes += bytes_compl;
6361 u64_stats_update_end(&tp->tx_stats.syncp);
6362
Linus Torvalds1da177e2005-04-16 15:20:36 -07006363 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006364 /* Sync with rtl8169_start_xmit:
6365 * - publish dirty_tx ring index (write barrier)
6366 * - refresh cur_tx ring index and queue status (read barrier)
6367 * May the current thread miss the stopped queue condition,
6368 * a racing xmit thread can only have a right view of the
6369 * ring status.
6370 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006371 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006372 if (netif_queue_stopped(dev) &&
Heiner Kallweit76085c92018-11-22 22:03:08 +01006373 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006374 netif_wake_queue(dev);
6375 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006376 /*
6377 * 8168 hack: TxPoll requests are lost when the Tx packets are
6378 * too close. Let's kick an extra TxPoll request when a burst
6379 * of start_xmit activity is detected (if it is not detected,
6380 * it is slow enough). -- FR
6381 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006382 if (tp->cur_tx != dirty_tx)
6383 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006384 }
6385}
6386
Francois Romieu126fa4b2005-05-12 20:09:17 -04006387static inline int rtl8169_fragmented_frame(u32 status)
6388{
6389 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6390}
6391
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006392static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006393{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006394 u32 status = opts1 & RxProtoMask;
6395
6396 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006397 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006398 skb->ip_summed = CHECKSUM_UNNECESSARY;
6399 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006400 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006401}
6402
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006403static struct sk_buff *rtl8169_try_rx_copy(void *data,
6404 struct rtl8169_private *tp,
6405 int pkt_size,
6406 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006407{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006408 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006409 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006410
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006411 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006412 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006413 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006414 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006415 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006416 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6417
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006418 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006419}
6420
Francois Romieuda78dbf2012-01-26 14:18:23 +01006421static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006422{
6423 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006424 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006425
Linus Torvalds1da177e2005-04-16 15:20:36 -07006426 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006427
Timo Teräs9fba0812013-01-15 21:01:24 +00006428 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006429 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006430 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006431 u32 status;
6432
Heiner Kallweit62028062018-04-17 23:30:29 +02006433 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006434 if (status & DescOwn)
6435 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006436
6437 /* This barrier is needed to keep us from reading
6438 * any other fields out of the Rx descriptor until
6439 * we know the status of DescOwn
6440 */
6441 dma_rmb();
6442
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006443 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006444 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6445 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006446 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006447 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006448 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006449 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006450 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006451 /* RxFOVF is a reserved bit on later chip versions */
6452 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
6453 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006454 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006455 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006456 } else if (status & (RxRUNT | RxCRC) &&
6457 !(status & RxRWT) &&
6458 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006459 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006460 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006461 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006462 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006463 dma_addr_t addr;
6464 int pkt_size;
6465
6466process_pkt:
6467 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006468 if (likely(!(dev->features & NETIF_F_RXFCS)))
6469 pkt_size = (status & 0x00003fff) - 4;
6470 else
6471 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006472
Francois Romieu126fa4b2005-05-12 20:09:17 -04006473 /*
6474 * The driver does not support incoming fragmented
6475 * frames. They are seen as a symptom of over-mtu
6476 * sized frames.
6477 */
6478 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006479 dev->stats.rx_dropped++;
6480 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006481 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006482 }
6483
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006484 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6485 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006486 if (!skb) {
6487 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006488 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006489 }
6490
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006491 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006492 skb_put(skb, pkt_size);
6493 skb->protocol = eth_type_trans(skb, dev);
6494
Francois Romieu7a8fc772011-03-01 17:18:33 +01006495 rtl8169_rx_vlan_tag(desc, skb);
6496
françois romieu39174292015-11-11 23:35:18 +01006497 if (skb->pkt_type == PACKET_MULTICAST)
6498 dev->stats.multicast++;
6499
Francois Romieu56de4142011-03-15 17:29:31 +01006500 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006501
Junchang Wang8027aa22012-03-04 23:30:32 +01006502 u64_stats_update_begin(&tp->rx_stats.syncp);
6503 tp->rx_stats.packets++;
6504 tp->rx_stats.bytes += pkt_size;
6505 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006506 }
françois romieuce11ff52013-01-24 13:30:06 +00006507release_descriptor:
6508 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006509 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006510 }
6511
6512 count = cur_rx - tp->cur_rx;
6513 tp->cur_rx = cur_rx;
6514
Linus Torvalds1da177e2005-04-16 15:20:36 -07006515 return count;
6516}
6517
Francois Romieu07d3f512007-02-21 22:40:46 +01006518static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006519{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006520 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit3ff752c2019-01-19 22:02:40 +01006521 u16 status = RTL_R16(tp, IntrStatus);
Heiner Kallweite7824102018-12-15 16:25:05 +01006522 u16 irq_mask = RTL_R16(tp, IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006523
Heiner Kallweite7824102018-12-15 16:25:05 +01006524 if (status == 0xffff || !(status & irq_mask))
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006525 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006526
Heiner Kallweit38caff52018-10-18 22:19:28 +02006527 if (unlikely(status & SYSErr)) {
6528 rtl8169_pcierr_interrupt(tp->dev);
6529 goto out;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006530 }
6531
Heiner Kallweit703732f2019-01-19 22:07:05 +01006532 if (status & LinkChg)
6533 phy_mac_interrupt(tp->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006534
Heiner Kallweit38caff52018-10-18 22:19:28 +02006535 if (unlikely(status & RxFIFOOver &&
6536 tp->mac_version == RTL_GIGA_MAC_VER_11)) {
6537 netif_stop_queue(tp->dev);
6538 /* XXX - Hack alert. See rtl_task(). */
6539 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6540 }
6541
6542 if (status & RTL_EVENT_NAPI) {
6543 rtl_irq_disable(tp);
6544 napi_schedule_irqoff(&tp->napi);
6545 }
6546out:
6547 rtl_ack_events(tp, status);
6548
6549 return IRQ_HANDLED;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006550}
6551
Francois Romieu4422bcd2012-01-26 11:23:32 +01006552static void rtl_task(struct work_struct *work)
6553{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006554 static const struct {
6555 int bitnr;
6556 void (*action)(struct rtl8169_private *);
6557 } rtl_work[] = {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006558 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006559 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006560 struct rtl8169_private *tp =
6561 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006562 struct net_device *dev = tp->dev;
6563 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006564
Francois Romieuda78dbf2012-01-26 14:18:23 +01006565 rtl_lock_work(tp);
6566
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006567 if (!netif_running(dev) ||
6568 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006569 goto out_unlock;
6570
6571 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6572 bool pending;
6573
Francois Romieuda78dbf2012-01-26 14:18:23 +01006574 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006575 if (pending)
6576 rtl_work[i].action(tp);
6577 }
6578
6579out_unlock:
6580 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006581}
6582
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006583static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006584{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006585 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6586 struct net_device *dev = tp->dev;
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006587 int work_done;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006588
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006589 work_done = rtl_rx(dev, tp, (u32) budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006590
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006591 rtl_tx(dev, tp, budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006592
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006593 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006594 napi_complete_done(napi, work_done);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01006595 rtl_irq_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006596 }
6597
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006598 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006599}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006600
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006601static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006602{
6603 struct rtl8169_private *tp = netdev_priv(dev);
6604
6605 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6606 return;
6607
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006608 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6609 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006610}
6611
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006612static void r8169_phylink_handler(struct net_device *ndev)
6613{
6614 struct rtl8169_private *tp = netdev_priv(ndev);
6615
6616 if (netif_carrier_ok(ndev)) {
6617 rtl_link_chg_patch(tp);
6618 pm_request_resume(&tp->pci_dev->dev);
6619 } else {
6620 pm_runtime_idle(&tp->pci_dev->dev);
6621 }
6622
6623 if (net_ratelimit())
Heiner Kallweit703732f2019-01-19 22:07:05 +01006624 phy_print_status(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006625}
6626
6627static int r8169_phy_connect(struct rtl8169_private *tp)
6628{
Heiner Kallweit703732f2019-01-19 22:07:05 +01006629 struct phy_device *phydev = tp->phydev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006630 phy_interface_t phy_mode;
6631 int ret;
6632
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006633 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006634 PHY_INTERFACE_MODE_MII;
6635
6636 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6637 phy_mode);
6638 if (ret)
6639 return ret;
6640
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006641 if (!tp->supports_gmii)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006642 phy_set_max_speed(phydev, SPEED_100);
6643
6644 /* Ensure to advertise everything, incl. pause */
Andrew Lunn3c1bcc82018-11-10 23:43:33 +01006645 linkmode_copy(phydev->advertising, phydev->supported);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006646
6647 phy_attached_info(phydev);
6648
6649 return 0;
6650}
6651
Linus Torvalds1da177e2005-04-16 15:20:36 -07006652static void rtl8169_down(struct net_device *dev)
6653{
6654 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006655
Heiner Kallweit703732f2019-01-19 22:07:05 +01006656 phy_stop(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006657
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006658 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006659 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006660
Hayes Wang92fc43b2011-07-06 15:58:03 +08006661 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006662 /*
6663 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006664 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6665 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006666 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006667 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006668
Linus Torvalds1da177e2005-04-16 15:20:36 -07006669 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenney16f11502018-11-05 17:07:39 -08006670 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006671
Linus Torvalds1da177e2005-04-16 15:20:36 -07006672 rtl8169_tx_clear(tp);
6673
6674 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006675
6676 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006677}
6678
6679static int rtl8169_close(struct net_device *dev)
6680{
6681 struct rtl8169_private *tp = netdev_priv(dev);
6682 struct pci_dev *pdev = tp->pci_dev;
6683
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006684 pm_runtime_get_sync(&pdev->dev);
6685
Francois Romieucecb5fd2011-04-01 10:21:07 +02006686 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006687 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006688
Francois Romieuda78dbf2012-01-26 14:18:23 +01006689 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006690 /* Clear all task flags */
6691 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006692
Linus Torvalds1da177e2005-04-16 15:20:36 -07006693 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006694 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006695
Lekensteyn4ea72442013-07-22 09:53:30 +02006696 cancel_work_sync(&tp->wk.work);
6697
Heiner Kallweit703732f2019-01-19 22:07:05 +01006698 phy_disconnect(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006699
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006700 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006701
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006702 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6703 tp->RxPhyAddr);
6704 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6705 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006706 tp->TxDescArray = NULL;
6707 tp->RxDescArray = NULL;
6708
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006709 pm_runtime_put_sync(&pdev->dev);
6710
Linus Torvalds1da177e2005-04-16 15:20:36 -07006711 return 0;
6712}
6713
Francois Romieudc1c00c2012-03-08 10:06:18 +01006714#ifdef CONFIG_NET_POLL_CONTROLLER
6715static void rtl8169_netpoll(struct net_device *dev)
6716{
6717 struct rtl8169_private *tp = netdev_priv(dev);
6718
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006719 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006720}
6721#endif
6722
Francois Romieudf43ac72012-03-08 09:48:40 +01006723static int rtl_open(struct net_device *dev)
6724{
6725 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006726 struct pci_dev *pdev = tp->pci_dev;
6727 int retval = -ENOMEM;
6728
6729 pm_runtime_get_sync(&pdev->dev);
6730
6731 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006732 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006733 * dma_alloc_coherent provides more.
6734 */
6735 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6736 &tp->TxPhyAddr, GFP_KERNEL);
6737 if (!tp->TxDescArray)
6738 goto err_pm_runtime_put;
6739
6740 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6741 &tp->RxPhyAddr, GFP_KERNEL);
6742 if (!tp->RxDescArray)
6743 goto err_free_tx_0;
6744
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006745 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006746 if (retval < 0)
6747 goto err_free_rx_1;
6748
Francois Romieudf43ac72012-03-08 09:48:40 +01006749 rtl_request_firmware(tp);
6750
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006751 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006752 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006753 if (retval < 0)
6754 goto err_release_fw_2;
6755
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006756 retval = r8169_phy_connect(tp);
6757 if (retval)
6758 goto err_free_irq;
6759
Francois Romieudf43ac72012-03-08 09:48:40 +01006760 rtl_lock_work(tp);
6761
6762 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6763
6764 napi_enable(&tp->napi);
6765
6766 rtl8169_init_phy(dev, tp);
6767
Francois Romieudf43ac72012-03-08 09:48:40 +01006768 rtl_pll_power_up(tp);
6769
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006770 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006771
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006772 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006773 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6774
Heiner Kallweit703732f2019-01-19 22:07:05 +01006775 phy_start(tp->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006776 netif_start_queue(dev);
6777
6778 rtl_unlock_work(tp);
6779
Heiner Kallweita92a0842018-01-08 21:39:13 +01006780 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006781out:
6782 return retval;
6783
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006784err_free_irq:
6785 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006786err_release_fw_2:
6787 rtl_release_firmware(tp);
6788 rtl8169_rx_clear(tp);
6789err_free_rx_1:
6790 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6791 tp->RxPhyAddr);
6792 tp->RxDescArray = NULL;
6793err_free_tx_0:
6794 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6795 tp->TxPhyAddr);
6796 tp->TxDescArray = NULL;
6797err_pm_runtime_put:
6798 pm_runtime_put_noidle(&pdev->dev);
6799 goto out;
6800}
6801
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006802static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006803rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006804{
6805 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006806 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006807 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006808 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006809
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006810 pm_runtime_get_noresume(&pdev->dev);
6811
6812 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006813 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006814
Junchang Wang8027aa22012-03-04 23:30:32 +01006815 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006816 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006817 stats->rx_packets = tp->rx_stats.packets;
6818 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006819 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006820
Junchang Wang8027aa22012-03-04 23:30:32 +01006821 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006822 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006823 stats->tx_packets = tp->tx_stats.packets;
6824 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006825 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006826
6827 stats->rx_dropped = dev->stats.rx_dropped;
6828 stats->tx_dropped = dev->stats.tx_dropped;
6829 stats->rx_length_errors = dev->stats.rx_length_errors;
6830 stats->rx_errors = dev->stats.rx_errors;
6831 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6832 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6833 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006834 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006835
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006836 /*
6837 * Fetch additonal counter values missing in stats collected by driver
6838 * from tally counters.
6839 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006840 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006841 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006842
6843 /*
6844 * Subtract values fetched during initalization.
6845 * See rtl8169_init_counter_offsets for a description why we do that.
6846 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006847 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006848 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006849 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006850 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006851 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006852 le16_to_cpu(tp->tc_offset.tx_aborted);
6853
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006854 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006855}
6856
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006857static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006858{
françois romieu065c27c2011-01-03 15:08:12 +00006859 struct rtl8169_private *tp = netdev_priv(dev);
6860
Francois Romieu5d06a992006-02-23 00:47:58 +01006861 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006862 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006863
Heiner Kallweit703732f2019-01-19 22:07:05 +01006864 phy_stop(tp->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006865 netif_device_detach(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006866
6867 rtl_lock_work(tp);
6868 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006869 /* Clear all task flags */
6870 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6871
Francois Romieuda78dbf2012-01-26 14:18:23 +01006872 rtl_unlock_work(tp);
6873
6874 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006875}
Francois Romieu5d06a992006-02-23 00:47:58 +01006876
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006877#ifdef CONFIG_PM
6878
6879static int rtl8169_suspend(struct device *device)
6880{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006881 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006882 struct rtl8169_private *tp = netdev_priv(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006883
6884 rtl8169_net_suspend(dev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006885 clk_disable_unprepare(tp->clk);
Francois Romieu1371fa62007-04-02 23:01:11 +02006886
Francois Romieu5d06a992006-02-23 00:47:58 +01006887 return 0;
6888}
6889
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006890static void __rtl8169_resume(struct net_device *dev)
6891{
françois romieu065c27c2011-01-03 15:08:12 +00006892 struct rtl8169_private *tp = netdev_priv(dev);
6893
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006894 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006895
6896 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006897 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006898
Heiner Kallweit703732f2019-01-19 22:07:05 +01006899 phy_start(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006900
Artem Savkovcff4c162012-04-03 10:29:11 +00006901 rtl_lock_work(tp);
6902 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006903 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Heiner Kallweit58ba5662019-01-19 22:06:25 +01006904 rtl_reset_work(tp);
Artem Savkovcff4c162012-04-03 10:29:11 +00006905 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006906}
6907
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006908static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006909{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006910 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006911 struct rtl8169_private *tp = netdev_priv(dev);
6912
6913 clk_prepare_enable(tp->clk);
Francois Romieu5d06a992006-02-23 00:47:58 +01006914
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006915 if (netif_running(dev))
6916 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006917
Francois Romieu5d06a992006-02-23 00:47:58 +01006918 return 0;
6919}
6920
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006921static int rtl8169_runtime_suspend(struct device *device)
6922{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006923 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006924 struct rtl8169_private *tp = netdev_priv(dev);
6925
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006926 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006927 return 0;
6928
Francois Romieuda78dbf2012-01-26 14:18:23 +01006929 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006930 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006931 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006932
6933 rtl8169_net_suspend(dev);
6934
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006935 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006936 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006937 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006938
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006939 return 0;
6940}
6941
6942static int rtl8169_runtime_resume(struct device *device)
6943{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006944 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006945 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006946 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006947
6948 if (!tp->TxDescArray)
6949 return 0;
6950
Francois Romieuda78dbf2012-01-26 14:18:23 +01006951 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006952 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006953 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006954
6955 __rtl8169_resume(dev);
6956
6957 return 0;
6958}
6959
6960static int rtl8169_runtime_idle(struct device *device)
6961{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006962 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006963
Heiner Kallweita92a0842018-01-08 21:39:13 +01006964 if (!netif_running(dev) || !netif_carrier_ok(dev))
6965 pm_schedule_suspend(device, 10000);
6966
6967 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006968}
6969
Alexey Dobriyan47145212009-12-14 18:00:08 -08006970static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006971 .suspend = rtl8169_suspend,
6972 .resume = rtl8169_resume,
6973 .freeze = rtl8169_suspend,
6974 .thaw = rtl8169_resume,
6975 .poweroff = rtl8169_suspend,
6976 .restore = rtl8169_resume,
6977 .runtime_suspend = rtl8169_runtime_suspend,
6978 .runtime_resume = rtl8169_runtime_resume,
6979 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006980};
6981
6982#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6983
6984#else /* !CONFIG_PM */
6985
6986#define RTL8169_PM_OPS NULL
6987
6988#endif /* !CONFIG_PM */
6989
David S. Miller1805b2f2011-10-24 18:18:09 -04006990static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6991{
David S. Miller1805b2f2011-10-24 18:18:09 -04006992 /* WoL fails with 8168b when the receiver is disabled. */
6993 switch (tp->mac_version) {
6994 case RTL_GIGA_MAC_VER_11:
6995 case RTL_GIGA_MAC_VER_12:
6996 case RTL_GIGA_MAC_VER_17:
6997 pci_clear_master(tp->pci_dev);
6998
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006999 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007000 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007001 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04007002 break;
7003 default:
7004 break;
7005 }
7006}
7007
Francois Romieu1765f952008-09-13 17:21:40 +02007008static void rtl_shutdown(struct pci_dev *pdev)
7009{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007010 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007011 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02007012
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007013 rtl8169_net_suspend(dev);
7014
Francois Romieucecb5fd2011-04-01 10:21:07 +02007015 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007016 rtl_rar_set(tp, dev->perm_addr);
7017
Hayes Wang92fc43b2011-07-06 15:58:03 +08007018 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007019
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007020 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02007021 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007022 rtl_wol_suspend_quirk(tp);
7023 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007024 }
7025
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007026 pci_wake_from_d3(pdev, true);
7027 pci_set_power_state(pdev, PCI_D3hot);
7028 }
7029}
Francois Romieu5d06a992006-02-23 00:47:58 +01007030
Bill Pembertonbaf63292012-12-03 09:23:28 -05007031static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007032{
7033 struct net_device *dev = pci_get_drvdata(pdev);
7034 struct rtl8169_private *tp = netdev_priv(dev);
7035
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007036 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007037 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007038
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007039 netif_napi_del(&tp->napi);
7040
Francois Romieue27566e2012-03-08 09:54:01 +01007041 unregister_netdev(dev);
Heiner Kallweit703732f2019-01-19 22:07:05 +01007042 mdiobus_unregister(tp->phydev->mdio.bus);
Francois Romieue27566e2012-03-08 09:54:01 +01007043
7044 rtl_release_firmware(tp);
7045
7046 if (pci_dev_run_wake(pdev))
7047 pm_runtime_get_noresume(&pdev->dev);
7048
7049 /* restore original MAC address */
7050 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007051}
7052
Francois Romieufa9c3852012-03-08 10:01:50 +01007053static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007054 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007055 .ndo_stop = rtl8169_close,
7056 .ndo_get_stats64 = rtl8169_get_stats64,
7057 .ndo_start_xmit = rtl8169_start_xmit,
7058 .ndo_tx_timeout = rtl8169_tx_timeout,
7059 .ndo_validate_addr = eth_validate_addr,
7060 .ndo_change_mtu = rtl8169_change_mtu,
7061 .ndo_fix_features = rtl8169_fix_features,
7062 .ndo_set_features = rtl8169_set_features,
7063 .ndo_set_mac_address = rtl_set_mac_address,
7064 .ndo_do_ioctl = rtl8169_ioctl,
7065 .ndo_set_rx_mode = rtl_set_rx_mode,
7066#ifdef CONFIG_NET_POLL_CONTROLLER
7067 .ndo_poll_controller = rtl8169_netpoll,
7068#endif
7069
7070};
7071
Francois Romieu31fa8b12012-03-08 10:09:40 +01007072static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007073 void (*hw_start)(struct rtl8169_private *tp);
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007074 u16 irq_mask;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007075 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007076 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007077} rtl_cfg_infos [] = {
7078 [RTL_CFG_0] = {
7079 .hw_start = rtl_hw_start_8169,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007080 .irq_mask = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007081 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007082 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007083 },
7084 [RTL_CFG_1] = {
7085 .hw_start = rtl_hw_start_8168,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007086 .irq_mask = LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007087 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007088 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007089 },
7090 [RTL_CFG_2] = {
7091 .hw_start = rtl_hw_start_8101,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007092 .irq_mask = LinkChg | RxOverflow | RxFIFOOver,
Francois Romieu50970832017-10-27 13:24:49 +03007093 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007094 }
7095};
7096
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007097static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007098{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007099 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007100
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08007101 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01007102 rtl_unlock_config_regs(tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007103 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01007104 rtl_lock_config_regs(tp);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007105 flags = PCI_IRQ_LEGACY;
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08007106 } else {
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007107 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007108 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007109
7110 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007111}
7112
Thierry Reding04c77882019-02-06 13:30:17 +01007113static void rtl_read_mac_address(struct rtl8169_private *tp,
7114 u8 mac_addr[ETH_ALEN])
7115{
Thierry Redingdeedf1f2019-02-06 13:30:18 +01007116 u32 value;
7117
Thierry Reding04c77882019-02-06 13:30:17 +01007118 /* Get MAC address */
7119 switch (tp->mac_version) {
7120 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
7121 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Thierry Redingdeedf1f2019-02-06 13:30:18 +01007122 value = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
7123 mac_addr[0] = (value >> 0) & 0xff;
7124 mac_addr[1] = (value >> 8) & 0xff;
7125 mac_addr[2] = (value >> 16) & 0xff;
7126 mac_addr[3] = (value >> 24) & 0xff;
7127
7128 value = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
7129 mac_addr[4] = (value >> 0) & 0xff;
7130 mac_addr[5] = (value >> 8) & 0xff;
Thierry Reding04c77882019-02-06 13:30:17 +01007131 break;
7132 default:
7133 break;
7134 }
7135}
7136
Hayes Wangc5583862012-07-02 17:23:22 +08007137DECLARE_RTL_COND(rtl_link_list_ready_cond)
7138{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007139 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007140}
7141
7142DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7143{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007144 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08007145}
7146
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007147static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
7148{
7149 struct rtl8169_private *tp = mii_bus->priv;
7150
7151 if (phyaddr > 0)
7152 return -ENODEV;
7153
7154 return rtl_readphy(tp, phyreg);
7155}
7156
7157static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
7158 int phyreg, u16 val)
7159{
7160 struct rtl8169_private *tp = mii_bus->priv;
7161
7162 if (phyaddr > 0)
7163 return -ENODEV;
7164
7165 rtl_writephy(tp, phyreg, val);
7166
7167 return 0;
7168}
7169
7170static int r8169_mdio_register(struct rtl8169_private *tp)
7171{
7172 struct pci_dev *pdev = tp->pci_dev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007173 struct mii_bus *new_bus;
7174 int ret;
7175
7176 new_bus = devm_mdiobus_alloc(&pdev->dev);
7177 if (!new_bus)
7178 return -ENOMEM;
7179
7180 new_bus->name = "r8169";
7181 new_bus->priv = tp;
7182 new_bus->parent = &pdev->dev;
7183 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
7184 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
7185 PCI_DEVID(pdev->bus->number, pdev->devfn));
7186
7187 new_bus->read = r8169_mdio_read_reg;
7188 new_bus->write = r8169_mdio_write_reg;
7189
7190 ret = mdiobus_register(new_bus);
7191 if (ret)
7192 return ret;
7193
Heiner Kallweit703732f2019-01-19 22:07:05 +01007194 tp->phydev = mdiobus_get_phy(new_bus, 0);
7195 if (!tp->phydev) {
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007196 mdiobus_unregister(new_bus);
7197 return -ENODEV;
7198 }
7199
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02007200 /* PHY will be woken up in rtl_open() */
Heiner Kallweit703732f2019-01-19 22:07:05 +01007201 phy_suspend(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007202
7203 return 0;
7204}
7205
Bill Pembertonbaf63292012-12-03 09:23:28 -05007206static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007207{
Hayes Wangc5583862012-07-02 17:23:22 +08007208 u32 data;
7209
7210 tp->ocp_base = OCP_STD_PHY_BASE;
7211
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007212 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007213
7214 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7215 return;
7216
7217 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7218 return;
7219
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007220 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007221 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007222 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007223
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007224 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007225 data &= ~(1 << 14);
7226 r8168_mac_ocp_write(tp, 0xe8de, data);
7227
7228 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7229 return;
7230
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007231 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007232 data |= (1 << 15);
7233 r8168_mac_ocp_write(tp, 0xe8de, data);
7234
7235 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7236 return;
7237}
7238
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007239static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7240{
7241 rtl8168ep_stop_cmac(tp);
7242 rtl_hw_init_8168g(tp);
7243}
7244
Bill Pembertonbaf63292012-12-03 09:23:28 -05007245static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007246{
7247 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02007248 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007249 rtl_hw_init_8168g(tp);
7250 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02007251 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007252 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007253 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007254 default:
7255 break;
7256 }
7257}
7258
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007259/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
7260static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
7261{
7262 switch (tp->mac_version) {
7263 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
7264 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
7265 return false;
7266 default:
7267 return true;
7268 }
7269}
7270
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007271static int rtl_jumbo_max(struct rtl8169_private *tp)
7272{
7273 /* Non-GBit versions don't support jumbo frames */
7274 if (!tp->supports_gmii)
7275 return JUMBO_1K;
7276
7277 switch (tp->mac_version) {
7278 /* RTL8169 */
7279 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
7280 return JUMBO_7K;
7281 /* RTL8168b */
7282 case RTL_GIGA_MAC_VER_11:
7283 case RTL_GIGA_MAC_VER_12:
7284 case RTL_GIGA_MAC_VER_17:
7285 return JUMBO_4K;
7286 /* RTL8168c */
7287 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
7288 return JUMBO_6K;
7289 default:
7290 return JUMBO_9K;
7291 }
7292}
7293
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007294static void rtl_disable_clk(void *data)
7295{
7296 clk_disable_unprepare(data);
7297}
7298
Heiner Kallweitb779dae2019-01-19 22:07:34 +01007299static int rtl_get_ether_clk(struct rtl8169_private *tp)
7300{
7301 struct device *d = tp_to_dev(tp);
7302 struct clk *clk;
7303 int rc;
7304
7305 clk = devm_clk_get(d, "ether_clk");
7306 if (IS_ERR(clk)) {
7307 rc = PTR_ERR(clk);
7308 if (rc == -ENOENT)
7309 /* clk-core allows NULL (for suspend / resume) */
7310 rc = 0;
7311 else if (rc != -EPROBE_DEFER)
7312 dev_err(d, "failed to get clk: %d\n", rc);
7313 } else {
7314 tp->clk = clk;
7315 rc = clk_prepare_enable(clk);
7316 if (rc)
7317 dev_err(d, "failed to enable clk: %d\n", rc);
7318 else
7319 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
7320 }
7321
7322 return rc;
7323}
7324
hayeswang929a0312014-09-16 11:40:47 +08007325static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007326{
7327 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Thierry Redingdeedf1f2019-02-06 13:30:18 +01007328 /* align to u16 for is_valid_ether_addr() */
7329 u8 mac_addr[ETH_ALEN] __aligned(2) = {};
Francois Romieu3b6cf252012-03-08 09:59:04 +01007330 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007331 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007332 int chipset, region, i;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007333 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007334
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007335 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7336 if (!dev)
7337 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007338
7339 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007340 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007341 tp = netdev_priv(dev);
7342 tp->dev = dev;
7343 tp->pci_dev = pdev;
7344 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02007345 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007346
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007347 /* Get the *optional* external "ether_clk" used on some boards */
Heiner Kallweitb779dae2019-01-19 22:07:34 +01007348 rc = rtl_get_ether_clk(tp);
7349 if (rc)
7350 return rc;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007351
Francois Romieu3b6cf252012-03-08 09:59:04 +01007352 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007353 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007354 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007355 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007356 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007357 }
7358
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007359 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007360 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007361
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007362 /* use first MMIO region */
7363 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7364 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007365 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007366 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007367 }
7368
7369 /* check for weird/broken PCI region reporting */
7370 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007371 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007372 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007373 }
7374
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007375 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007376 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007377 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007378 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007379 }
7380
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007381 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007382
Francois Romieu3b6cf252012-03-08 09:59:04 +01007383 /* Identify chip attached to board */
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01007384 rtl8169_get_mac_version(tp);
7385 if (tp->mac_version == RTL_GIGA_MAC_NONE)
7386 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007387
Heiner Kallweite3972862018-06-29 08:07:04 +02007388 if (rtl_tbi_enabled(tp)) {
7389 dev_err(&pdev->dev, "TBI fiber mode not supported\n");
7390 return -ENODEV;
7391 }
7392
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007393 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007394
Heiner Kallweit10b63e82019-01-20 11:45:20 +01007395 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
Heiner Kallweita0456792018-09-25 07:59:36 +02007396 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007397 dev->features |= NETIF_F_HIGHDMA;
7398 } else {
7399 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7400 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007401 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007402 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007403 }
7404 }
7405
Francois Romieu3b6cf252012-03-08 09:59:04 +01007406 rtl_init_rxcfg(tp);
7407
Heiner Kallweitde20e122018-09-25 07:58:00 +02007408 rtl8169_irq_mask_and_ack(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007409
Hayes Wangc5583862012-07-02 17:23:22 +08007410 rtl_hw_initialize(tp);
7411
Francois Romieu3b6cf252012-03-08 09:59:04 +01007412 rtl_hw_reset(tp);
7413
Francois Romieu3b6cf252012-03-08 09:59:04 +01007414 pci_set_master(pdev);
7415
Francois Romieu3b6cf252012-03-08 09:59:04 +01007416 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007417 rtl_init_jumbo_ops(tp);
7418
Francois Romieu3b6cf252012-03-08 09:59:04 +01007419 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007420
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007421 rc = rtl_alloc_irq(tp);
7422 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007423 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007424 return rc;
7425 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007426
Francois Romieu3b6cf252012-03-08 09:59:04 +01007427 mutex_init(&tp->wk.mutex);
Heiner Kallweit5c41e782019-01-19 22:03:49 +01007428 INIT_WORK(&tp->wk.work, rtl_task);
Kyle McMartin340fea32014-02-24 20:12:28 -05007429 u64_stats_init(&tp->rx_stats.syncp);
7430 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007431
Thierry Reding04c77882019-02-06 13:30:17 +01007432 /* get MAC address */
7433 rc = eth_platform_get_mac_address(&pdev->dev, mac_addr);
7434 if (rc)
7435 rtl_read_mac_address(tp, mac_addr);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007436
Thierry Reding04c77882019-02-06 13:30:17 +01007437 if (is_valid_ether_addr(mac_addr))
7438 rtl_rar_set(tp, mac_addr);
7439
Francois Romieu3b6cf252012-03-08 09:59:04 +01007440 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007441 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007442
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007443 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007444
Heiner Kallweit37621492018-04-17 23:20:03 +02007445 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007446
7447 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7448 * properly for all devices */
7449 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007450 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007451
7452 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007453 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7454 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007455 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7456 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007457 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007458
hayeswang929a0312014-09-16 11:40:47 +08007459 tp->cp_cmd |= RxChkSum | RxVlan;
7460
7461 /*
7462 * Pretend we are using VLANs; This bypasses a nasty bug where
7463 * Interrupts stop flowing on high load on 8110SCd controllers.
7464 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007465 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007466 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007467 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007468
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007469 if (rtl_chip_supports_csum_v2(tp)) {
hayeswang5888d3f2014-07-11 16:25:56 +08007470 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007471 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007472 } else {
7473 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007474 }
hayeswang5888d3f2014-07-11 16:25:56 +08007475
Francois Romieu3b6cf252012-03-08 09:59:04 +01007476 dev->hw_features |= NETIF_F_RXALL;
7477 dev->hw_features |= NETIF_F_RXFCS;
7478
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007479 /* MTU range: 60 - hw-specific max */
7480 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007481 jumbo_max = rtl_jumbo_max(tp);
7482 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007483
Francois Romieu3b6cf252012-03-08 09:59:04 +01007484 tp->hw_start = cfg->hw_start;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007485 tp->irq_mask = RTL_EVENT_NAPI | cfg->irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +03007486 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007487
Heiner Kallweit254764e2019-01-22 22:23:41 +01007488 tp->fw_name = rtl_chip_infos[chipset].fw_name;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007489
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007490 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7491 &tp->counters_phys_addr,
7492 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007493 if (!tp->counters)
7494 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007495
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007496 pci_set_drvdata(pdev, dev);
7497
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007498 rc = r8169_mdio_register(tp);
7499 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007500 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007501
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007502 /* chip gets powered up in rtl_open() */
7503 rtl_pll_power_down(tp);
7504
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007505 rc = register_netdev(dev);
7506 if (rc)
7507 goto err_mdio_unregister;
7508
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007509 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007510 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007511 (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
Heiner Kallweit29274992018-02-28 20:43:38 +01007512 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007513
7514 if (jumbo_max > JUMBO_1K)
7515 netif_info(tp, probe, dev,
7516 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
7517 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
7518 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007519
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007520 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007521 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007522
Heiner Kallweita92a0842018-01-08 21:39:13 +01007523 if (pci_dev_run_wake(pdev))
7524 pm_runtime_put_sync(&pdev->dev);
7525
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007526 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007527
7528err_mdio_unregister:
Heiner Kallweit703732f2019-01-19 22:07:05 +01007529 mdiobus_unregister(tp->phydev->mdio.bus);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007530 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007531}
7532
Linus Torvalds1da177e2005-04-16 15:20:36 -07007533static struct pci_driver rtl8169_pci_driver = {
7534 .name = MODULENAME,
7535 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007536 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007537 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007538 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007539 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007540};
7541
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007542module_pci_driver(rtl8169_pci_driver);