blob: ed651dde6ef9ee8970bc68acb9c6fb9282411189 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020016#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/delay.h>
18#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020019#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/if_vlan.h>
21#include <linux/crc32.h>
22#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020023#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070024#include <linux/ip.h>
25#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000026#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070027#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000028#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000029#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040030#include <linux/prefetch.h>
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +020031#include <linux/pci-aspm.h>
hayeswange9746042014-07-11 16:25:58 +080032#include <linux/ipv6.h>
33#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Linus Torvalds1da177e2005-04-16 15:20:36 -070035#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
françois romieubca03d52011-01-03 15:07:31 +000037#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
38#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000039#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
40#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080041#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080042#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
43#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080044#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080045#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080046#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080047#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080048#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000049#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000050#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000051#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080052#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
53#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
54#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
55#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000056
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020057#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070058 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
61 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050062static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070063
Michal Schmidtaee77e42012-09-09 13:55:26 +000064#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070065#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
66
67#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020068#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070069#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000070#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
72#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
73
Linus Torvalds1da177e2005-04-16 15:20:36 -070074/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020075#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
76#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
77#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
78#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
79#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
80#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070081
82enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +020083 RTL_GIGA_MAC_VER_01 = 0,
84 RTL_GIGA_MAC_VER_02,
85 RTL_GIGA_MAC_VER_03,
86 RTL_GIGA_MAC_VER_04,
87 RTL_GIGA_MAC_VER_05,
88 RTL_GIGA_MAC_VER_06,
89 RTL_GIGA_MAC_VER_07,
90 RTL_GIGA_MAC_VER_08,
91 RTL_GIGA_MAC_VER_09,
92 RTL_GIGA_MAC_VER_10,
93 RTL_GIGA_MAC_VER_11,
94 RTL_GIGA_MAC_VER_12,
95 RTL_GIGA_MAC_VER_13,
96 RTL_GIGA_MAC_VER_14,
97 RTL_GIGA_MAC_VER_15,
98 RTL_GIGA_MAC_VER_16,
99 RTL_GIGA_MAC_VER_17,
100 RTL_GIGA_MAC_VER_18,
101 RTL_GIGA_MAC_VER_19,
102 RTL_GIGA_MAC_VER_20,
103 RTL_GIGA_MAC_VER_21,
104 RTL_GIGA_MAC_VER_22,
105 RTL_GIGA_MAC_VER_23,
106 RTL_GIGA_MAC_VER_24,
107 RTL_GIGA_MAC_VER_25,
108 RTL_GIGA_MAC_VER_26,
109 RTL_GIGA_MAC_VER_27,
110 RTL_GIGA_MAC_VER_28,
111 RTL_GIGA_MAC_VER_29,
112 RTL_GIGA_MAC_VER_30,
113 RTL_GIGA_MAC_VER_31,
114 RTL_GIGA_MAC_VER_32,
115 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800116 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800117 RTL_GIGA_MAC_VER_35,
118 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800119 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800120 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800121 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800122 RTL_GIGA_MAC_VER_40,
123 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000124 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000125 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800126 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800127 RTL_GIGA_MAC_VER_45,
128 RTL_GIGA_MAC_VER_46,
129 RTL_GIGA_MAC_VER_47,
130 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800131 RTL_GIGA_MAC_VER_49,
132 RTL_GIGA_MAC_VER_50,
133 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200134 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700135};
136
Francois Romieud58d46b2011-05-03 16:38:29 +0200137#define JUMBO_1K ETH_DATA_LEN
138#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
139#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
140#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
141#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
142
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800143static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200145 const char *fw_name;
146} rtl_chip_infos[] = {
147 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200148 [RTL_GIGA_MAC_VER_01] = {"RTL8169" },
149 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
150 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
151 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
152 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
153 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200154 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200155 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
156 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
157 [RTL_GIGA_MAC_VER_09] = {"RTL8102e" },
158 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
159 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
160 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
161 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
162 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
163 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
164 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
165 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
166 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
167 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
168 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
169 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
170 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
171 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
172 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
173 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
174 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
175 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
176 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
177 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
178 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
179 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
180 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
181 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
182 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
183 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
184 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
185 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
186 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
187 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
188 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
189 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
190 [RTL_GIGA_MAC_VER_42] = {"RTL8168g/8111g", FIRMWARE_8168G_3},
191 [RTL_GIGA_MAC_VER_43] = {"RTL8106e", FIRMWARE_8106E_2},
192 [RTL_GIGA_MAC_VER_44] = {"RTL8411", FIRMWARE_8411_2 },
193 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
194 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
195 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
196 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
197 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
198 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
199 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Francois Romieubcf0bf92006-07-26 23:14:13 +0200202enum cfg_version {
203 RTL_CFG_0 = 0x00,
204 RTL_CFG_1,
205 RTL_CFG_2
206};
207
Benoit Taine9baa3c32014-08-08 15:56:03 +0200208static const struct pci_device_id rtl8169_pci_tbl[] = {
Kai-Heng Feng36352992019-01-02 14:45:07 +0800209 { PCI_VDEVICE(REALTEK, 0x2502), RTL_CFG_1 },
210 { PCI_VDEVICE(REALTEK, 0x2600), RTL_CFG_1 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100211 { PCI_VDEVICE(REALTEK, 0x8129), RTL_CFG_0 },
212 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_2 },
213 { PCI_VDEVICE(REALTEK, 0x8161), RTL_CFG_1 },
214 { PCI_VDEVICE(REALTEK, 0x8167), RTL_CFG_0 },
215 { PCI_VDEVICE(REALTEK, 0x8168), RTL_CFG_1 },
216 { PCI_VDEVICE(NCUBE, 0x8168), RTL_CFG_1 },
217 { PCI_VDEVICE(REALTEK, 0x8169), RTL_CFG_0 },
218 { PCI_VENDOR_ID_DLINK, 0x4300,
219 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
220 { PCI_VDEVICE(DLINK, 0x4300), RTL_CFG_0 },
221 { PCI_VDEVICE(DLINK, 0x4302), RTL_CFG_0 },
222 { PCI_VDEVICE(AT, 0xc107), RTL_CFG_0 },
223 { PCI_VDEVICE(USR, 0x0116), RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200224 { PCI_VENDOR_ID_LINKSYS, 0x1032,
225 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100226 { 0x0001, 0x8168,
227 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100228 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229};
230
231MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
232
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200233static struct {
234 u32 msg_enable;
235} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Francois Romieu07d3f512007-02-21 22:40:46 +0100237enum rtl_registers {
238 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100239 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100240 MAR0 = 8, /* Multicast filter. */
241 CounterAddrLow = 0x10,
242 CounterAddrHigh = 0x14,
243 TxDescStartAddrLow = 0x20,
244 TxDescStartAddrHigh = 0x24,
245 TxHDescStartAddrLow = 0x28,
246 TxHDescStartAddrHigh = 0x2c,
247 FLASH = 0x30,
248 ERSR = 0x36,
249 ChipCmd = 0x37,
250 TxPoll = 0x38,
251 IntrMask = 0x3c,
252 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700253
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800254 TxConfig = 0x40,
255#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
256#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
257
258 RxConfig = 0x44,
259#define RX128_INT_EN (1 << 15) /* 8111c and later */
260#define RX_MULTI_EN (1 << 14) /* 8111c only */
261#define RXCFG_FIFO_SHIFT 13
262 /* No threshold before first PCI xfer */
263#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000264#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800265#define RXCFG_DMA_SHIFT 8
266 /* Unlimited maximum PCI burst. */
267#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700268
Francois Romieu07d3f512007-02-21 22:40:46 +0100269 RxMissed = 0x4c,
270 Cfg9346 = 0x50,
271 Config0 = 0x51,
272 Config1 = 0x52,
273 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200274#define PME_SIGNAL (1 << 5) /* 8168c and later */
275
Francois Romieu07d3f512007-02-21 22:40:46 +0100276 Config3 = 0x54,
277 Config4 = 0x55,
278 Config5 = 0x56,
279 MultiIntr = 0x5c,
280 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100281 PHYstatus = 0x6c,
282 RxMaxSize = 0xda,
283 CPlusCmd = 0xe0,
284 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300285
286#define RTL_COALESCE_MASK 0x0f
287#define RTL_COALESCE_SHIFT 4
288#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
289#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
290
Francois Romieu07d3f512007-02-21 22:40:46 +0100291 RxDescAddrLow = 0xe4,
292 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000293 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
294
295#define NoEarlyTx 0x3f /* Max value : no early transmit. */
296
297 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
298
299#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800300#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000301
Francois Romieu07d3f512007-02-21 22:40:46 +0100302 FuncEvent = 0xf0,
303 FuncEventMask = 0xf4,
304 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800305 IBCR0 = 0xf8,
306 IBCR2 = 0xf9,
307 IBIMR0 = 0xfa,
308 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100309 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
Francois Romieuf162a5d2008-06-01 22:37:49 +0200312enum rtl8168_8101_registers {
313 CSIDR = 0x64,
314 CSIAR = 0x68,
315#define CSIAR_FLAG 0x80000000
316#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200317#define CSIAR_BYTE_ENABLE 0x0000f000
318#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000319 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200320 EPHYAR = 0x80,
321#define EPHYAR_FLAG 0x80000000
322#define EPHYAR_WRITE_CMD 0x80000000
323#define EPHYAR_REG_MASK 0x1f
324#define EPHYAR_REG_SHIFT 16
325#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800326 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800327#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800328#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200329 DBG_REG = 0xd1,
330#define FIX_NAK_1 (1 << 4)
331#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800332 TWSI = 0xd2,
333 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800334#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800335#define TX_EMPTY (1 << 5)
336#define RX_EMPTY (1 << 4)
337#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800338#define EN_NDP (1 << 3)
339#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800340#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000341 EFUSEAR = 0xdc,
342#define EFUSEAR_FLAG 0x80000000
343#define EFUSEAR_WRITE_CMD 0x80000000
344#define EFUSEAR_READ_CMD 0x00000000
345#define EFUSEAR_REG_MASK 0x03ff
346#define EFUSEAR_REG_SHIFT 8
347#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800348 MISC_1 = 0xf2,
349#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200350};
351
françois romieuc0e45c12011-01-03 15:08:04 +0000352enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800353 LED_FREQ = 0x1a,
354 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000355 ERIDR = 0x70,
356 ERIAR = 0x74,
357#define ERIAR_FLAG 0x80000000
358#define ERIAR_WRITE_CMD 0x80000000
359#define ERIAR_READ_CMD 0x00000000
360#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000361#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800362#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
363#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
364#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800365#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800366#define ERIAR_MASK_SHIFT 12
367#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
368#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800369#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800370#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800371#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000372 EPHY_RXER_NUM = 0x7c,
373 OCPDR = 0xb0, /* OCP GPHY access */
374#define OCPDR_WRITE_CMD 0x80000000
375#define OCPDR_READ_CMD 0x00000000
376#define OCPDR_REG_MASK 0x7f
377#define OCPDR_GPHY_REG_SHIFT 16
378#define OCPDR_DATA_MASK 0xffff
379 OCPAR = 0xb4,
380#define OCPAR_FLAG 0x80000000
381#define OCPAR_GPHY_WRITE_CMD 0x8000f060
382#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800383 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000384 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
385 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200386#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800387#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800388#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800389#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800390#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000391};
392
Francois Romieu07d3f512007-02-21 22:40:46 +0100393enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100395 SYSErr = 0x8000,
396 PCSTimeout = 0x4000,
397 SWInt = 0x0100,
398 TxDescUnavail = 0x0080,
399 RxFIFOOver = 0x0040,
400 LinkChg = 0x0020,
401 RxOverflow = 0x0010,
402 TxErr = 0x0008,
403 TxOK = 0x0004,
404 RxErr = 0x0002,
405 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
407 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400408 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200409 RxFOVF = (1 << 23),
410 RxRWT = (1 << 22),
411 RxRES = (1 << 21),
412 RxRUNT = (1 << 20),
413 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
415 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800416 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100417 CmdReset = 0x10,
418 CmdRxEnb = 0x08,
419 CmdTxEnb = 0x04,
420 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700421
Francois Romieu275391a2007-02-23 23:50:28 +0100422 /* TXPoll register p.5 */
423 HPQ = 0x80, /* Poll cmd on the high prio queue */
424 NPQ = 0x40, /* Poll cmd on the low prio queue */
425 FSWInt = 0x01, /* Forced software interrupt */
426
Linus Torvalds1da177e2005-04-16 15:20:36 -0700427 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100428 Cfg9346_Lock = 0x00,
429 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700430
431 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100432 AcceptErr = 0x20,
433 AcceptRunt = 0x10,
434 AcceptBroadcast = 0x08,
435 AcceptMulticast = 0x04,
436 AcceptMyPhys = 0x02,
437 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200438#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700439
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440 /* TxConfigBits */
441 TxInterFrameGapShift = 24,
442 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
443
Francois Romieu5d06a992006-02-23 00:47:58 +0100444 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200445 LEDS1 = (1 << 7),
446 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200447 Speed_down = (1 << 4),
448 MEMMAP = (1 << 3),
449 IOMAP = (1 << 2),
450 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100451 PMEnable = (1 << 0), /* Power Management Enable */
452
Francois Romieu6dccd162007-02-13 23:38:05 +0100453 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000454 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000455 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100456 PCI_Clock_66MHz = 0x01,
457 PCI_Clock_33MHz = 0x00,
458
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100459 /* Config3 register p.25 */
460 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
461 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200462 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800463 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200464 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100465
Francois Romieud58d46b2011-05-03 16:38:29 +0200466 /* Config4 register */
467 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
468
Francois Romieu5d06a992006-02-23 00:47:58 +0100469 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100470 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
471 MWF = (1 << 5), /* Accept Multicast wakeup frame */
472 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200473 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100474 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100475 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000476 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100477
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200479 EnableBist = (1 << 15), // 8168 8101
480 Mac_dbgo_oe = (1 << 14), // 8168 8101
481 Normal_mode = (1 << 13), // unused
482 Force_half_dup = (1 << 12), // 8168 8101
483 Force_rxflow_en = (1 << 11), // 8168 8101
484 Force_txflow_en = (1 << 10), // 8168 8101
485 Cxpl_dbg_sel = (1 << 9), // 8168 8101
486 ASF = (1 << 8), // 8168 8101
487 PktCntrDisable = (1 << 7), // 8168 8101
488 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489 RxVlan = (1 << 6),
490 RxChkSum = (1 << 5),
491 PCIDAC = (1 << 4),
492 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200493#define INTT_MASK GENMASK(1, 0)
Francois Romieu0e485152007-02-20 00:00:26 +0100494 INTT_0 = 0x0000, // 8168
495 INTT_1 = 0x0001, // 8168
496 INTT_2 = 0x0002, // 8168
497 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
499 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100500 TBI_Enable = 0x80,
501 TxFlowCtrl = 0x40,
502 RxFlowCtrl = 0x20,
503 _1000bpsF = 0x10,
504 _100bps = 0x08,
505 _10bps = 0x04,
506 LinkStatus = 0x02,
507 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508
Linus Torvalds1da177e2005-04-16 15:20:36 -0700509 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100510 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200511
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200512 /* ResetCounterCommand */
513 CounterReset = 0x1,
514
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200515 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100516 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800517
518 /* magic enable v2 */
519 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520};
521
Francois Romieu2b7b4312011-04-18 22:53:24 -0700522enum rtl_desc_bit {
523 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
525 RingEnd = (1 << 30), /* End of descriptor ring */
526 FirstFrag = (1 << 29), /* First segment of a packet */
527 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700528};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529
Francois Romieu2b7b4312011-04-18 22:53:24 -0700530/* Generic case. */
531enum rtl_tx_desc_bit {
532 /* First doubleword. */
533 TD_LSO = (1 << 27), /* Large Send Offload */
534#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700535
Francois Romieu2b7b4312011-04-18 22:53:24 -0700536 /* Second doubleword. */
537 TxVlanTag = (1 << 17), /* Add VLAN tag */
538};
539
540/* 8169, 8168b and 810x except 8102e. */
541enum rtl_tx_desc_bit_0 {
542 /* First doubleword. */
543#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
544 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
545 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
546 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
547};
548
549/* 8102e, 8168c and beyond. */
550enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800551 /* First doubleword. */
552 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800553 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800554#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800555#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800556
Francois Romieu2b7b4312011-04-18 22:53:24 -0700557 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800558#define TCPHO_SHIFT 18
559#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700560#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800561 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
562 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700563 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
564 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
565};
566
Francois Romieu2b7b4312011-04-18 22:53:24 -0700567enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700568 /* Rx private */
569 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500570 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571
572#define RxProtoUDP (PID1)
573#define RxProtoTCP (PID0)
574#define RxProtoIP (PID1 | PID0)
575#define RxProtoMask RxProtoIP
576
577 IPFail = (1 << 16), /* IP checksum failed */
578 UDPFail = (1 << 15), /* UDP/IP checksum failed */
579 TCPFail = (1 << 14), /* TCP/IP checksum failed */
580 RxVlanTag = (1 << 16), /* VLAN tag available */
581};
582
583#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200584#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585
586struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200587 __le32 opts1;
588 __le32 opts2;
589 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700590};
591
592struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200593 __le32 opts1;
594 __le32 opts2;
595 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596};
597
598struct ring_info {
599 struct sk_buff *skb;
600 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700601};
602
Ivan Vecera355423d2009-02-06 21:49:57 -0800603struct rtl8169_counters {
604 __le64 tx_packets;
605 __le64 rx_packets;
606 __le64 tx_errors;
607 __le32 rx_errors;
608 __le16 rx_missed;
609 __le16 align_errors;
610 __le32 tx_one_collision;
611 __le32 tx_multi_collision;
612 __le64 rx_unicast;
613 __le64 rx_broadcast;
614 __le32 rx_multicast;
615 __le16 tx_aborted;
616 __le16 tx_underun;
617};
618
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200619struct rtl8169_tc_offsets {
620 bool inited;
621 __le64 tx_errors;
622 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200623 __le16 tx_aborted;
624};
625
Francois Romieuda78dbf2012-01-26 14:18:23 +0100626enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800627 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100628 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100629 RTL_FLAG_MAX
630};
631
Junchang Wang8027aa22012-03-04 23:30:32 +0100632struct rtl8169_stats {
633 u64 packets;
634 u64 bytes;
635 struct u64_stats_sync syncp;
636};
637
Linus Torvalds1da177e2005-04-16 15:20:36 -0700638struct rtl8169_private {
639 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200640 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000641 struct net_device *dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +0100642 struct phy_device *phydev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700643 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200644 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700645 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
647 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700648 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100649 struct rtl8169_stats rx_stats;
650 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
652 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
653 dma_addr_t TxPhyAddr;
654 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000655 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700657 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100658
Heiner Kallweit559c3c02018-11-19 22:34:17 +0100659 u16 irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +0300660 const struct rtl_coalesce_info *coalesce_info;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200661 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000662
663 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200664 void (*write)(struct rtl8169_private *, int, int);
665 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000666 } mdio_ops;
667
Francois Romieud58d46b2011-05-03 16:38:29 +0200668 struct jumbo_ops {
669 void (*enable)(struct rtl8169_private *);
670 void (*disable)(struct rtl8169_private *);
671 } jumbo_ops;
672
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200673 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800674 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100675
676 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100677 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
678 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100679 struct work_struct work;
680 } wk;
681
Heiner Kallweitc8248c62019-03-21 21:23:14 +0100682 unsigned irq_enabled:1;
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200683 unsigned supports_gmii:1;
Corinna Vinschen42020322015-09-10 10:47:35 +0200684 dma_addr_t counters_phys_addr;
685 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200686 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000687 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000688
Heiner Kallweit254764e2019-01-22 22:23:41 +0100689 const char *fw_name;
Francois Romieub6ffd972011-06-17 17:00:05 +0200690 struct rtl_fw {
691 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200692
693#define RTL_VER_SIZE 32
694
695 char version[RTL_VER_SIZE];
696
697 struct rtl_fw_phy_action {
698 __le32 *code;
699 size_t size;
700 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200701 } *rtl_fw;
Hayes Wangc5583862012-07-02 17:23:22 +0800702
703 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700704};
705
Ralf Baechle979b6c12005-06-13 14:30:40 -0700706MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700707MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200708module_param_named(debug, debug.msg_enable, int, 0);
709MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Heiner Kallweit11287b62019-01-07 21:49:09 +0100710MODULE_SOFTDEP("pre: realtek");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700711MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000712MODULE_FIRMWARE(FIRMWARE_8168D_1);
713MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000714MODULE_FIRMWARE(FIRMWARE_8168E_1);
715MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400716MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800717MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800718MODULE_FIRMWARE(FIRMWARE_8168F_1);
719MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800720MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800721MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800722MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800723MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000724MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000725MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000726MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800727MODULE_FIRMWARE(FIRMWARE_8168H_1);
728MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200729MODULE_FIRMWARE(FIRMWARE_8107E_1);
730MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700731
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100732static inline struct device *tp_to_dev(struct rtl8169_private *tp)
733{
734 return &tp->pci_dev->dev;
735}
736
Francois Romieuda78dbf2012-01-26 14:18:23 +0100737static void rtl_lock_work(struct rtl8169_private *tp)
738{
739 mutex_lock(&tp->wk.mutex);
740}
741
742static void rtl_unlock_work(struct rtl8169_private *tp)
743{
744 mutex_unlock(&tp->wk.mutex);
745}
746
Heiner Kallweitdf320ed2019-01-19 22:05:48 +0100747static void rtl_lock_config_regs(struct rtl8169_private *tp)
748{
749 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
750}
751
752static void rtl_unlock_config_regs(struct rtl8169_private *tp)
753{
754 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
755}
756
Heiner Kallweitcb732002018-03-20 07:45:35 +0100757static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200758{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100759 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800760 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200761}
762
Francois Romieuffc46952012-07-06 14:19:23 +0200763struct rtl_cond {
764 bool (*check)(struct rtl8169_private *);
765 const char *msg;
766};
767
768static void rtl_udelay(unsigned int d)
769{
770 udelay(d);
771}
772
773static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
774 void (*delay)(unsigned int), unsigned int d, int n,
775 bool high)
776{
777 int i;
778
779 for (i = 0; i < n; i++) {
780 delay(d);
781 if (c->check(tp) == high)
782 return true;
783 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200784 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
785 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200786 return false;
787}
788
789static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
790 const struct rtl_cond *c,
791 unsigned int d, int n)
792{
793 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
794}
795
796static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
797 const struct rtl_cond *c,
798 unsigned int d, int n)
799{
800 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
801}
802
803static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
804 const struct rtl_cond *c,
805 unsigned int d, int n)
806{
807 return rtl_loop_wait(tp, c, msleep, d, n, true);
808}
809
810static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
811 const struct rtl_cond *c,
812 unsigned int d, int n)
813{
814 return rtl_loop_wait(tp, c, msleep, d, n, false);
815}
816
817#define DECLARE_RTL_COND(name) \
818static bool name ## _check(struct rtl8169_private *); \
819 \
820static const struct rtl_cond name = { \
821 .check = name ## _check, \
822 .msg = #name \
823}; \
824 \
825static bool name ## _check(struct rtl8169_private *tp)
826
Hayes Wangc5583862012-07-02 17:23:22 +0800827static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
828{
829 if (reg & 0xffff0001) {
830 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
831 return true;
832 }
833 return false;
834}
835
836DECLARE_RTL_COND(rtl_ocp_gphy_cond)
837{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200838 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800839}
840
841static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
842{
Hayes Wangc5583862012-07-02 17:23:22 +0800843 if (rtl_ocp_reg_failure(tp, reg))
844 return;
845
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200846 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800847
848 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
849}
850
851static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
852{
Hayes Wangc5583862012-07-02 17:23:22 +0800853 if (rtl_ocp_reg_failure(tp, reg))
854 return 0;
855
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200856 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800857
858 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200859 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800860}
861
Hayes Wangc5583862012-07-02 17:23:22 +0800862static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
863{
Hayes Wangc5583862012-07-02 17:23:22 +0800864 if (rtl_ocp_reg_failure(tp, reg))
865 return;
866
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200867 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800868}
869
870static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
871{
Hayes Wangc5583862012-07-02 17:23:22 +0800872 if (rtl_ocp_reg_failure(tp, reg))
873 return 0;
874
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200875 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800876
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200877 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800878}
879
880#define OCP_STD_PHY_BASE 0xa400
881
882static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
883{
884 if (reg == 0x1f) {
885 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
886 return;
887 }
888
889 if (tp->ocp_base != OCP_STD_PHY_BASE)
890 reg -= 0x10;
891
892 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
893}
894
895static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
896{
897 if (tp->ocp_base != OCP_STD_PHY_BASE)
898 reg -= 0x10;
899
900 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
901}
902
hayeswangeee37862013-04-01 22:23:38 +0000903static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
904{
905 if (reg == 0x1f) {
906 tp->ocp_base = value << 4;
907 return;
908 }
909
910 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
911}
912
913static int mac_mcu_read(struct rtl8169_private *tp, int reg)
914{
915 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
916}
917
Francois Romieuffc46952012-07-06 14:19:23 +0200918DECLARE_RTL_COND(rtl_phyar_cond)
919{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200920 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200921}
922
Francois Romieu24192212012-07-06 20:19:42 +0200923static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700924{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200925 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926
Francois Romieuffc46952012-07-06 14:19:23 +0200927 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700928 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700929 * According to hardware specs a 20us delay is required after write
930 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700931 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700932 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700933}
934
Francois Romieu24192212012-07-06 20:19:42 +0200935static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700936{
Francois Romieuffc46952012-07-06 14:19:23 +0200937 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700938
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200939 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940
Francois Romieuffc46952012-07-06 14:19:23 +0200941 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200942 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +0200943
Timo Teräs81a95f02010-06-09 17:31:48 -0700944 /*
945 * According to hardware specs a 20us delay is required after read
946 * complete indication, but before sending next command.
947 */
948 udelay(20);
949
Linus Torvalds1da177e2005-04-16 15:20:36 -0700950 return value;
951}
952
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800953DECLARE_RTL_COND(rtl_ocpar_cond)
954{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200955 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800956}
957
Francois Romieu24192212012-07-06 20:19:42 +0200958static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000959{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200960 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
961 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
962 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000963
Francois Romieuffc46952012-07-06 14:19:23 +0200964 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000965}
966
Francois Romieu24192212012-07-06 20:19:42 +0200967static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000968{
Francois Romieu24192212012-07-06 20:19:42 +0200969 r8168dp_1_mdio_access(tp, reg,
970 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000971}
972
Francois Romieu24192212012-07-06 20:19:42 +0200973static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000974{
Francois Romieu24192212012-07-06 20:19:42 +0200975 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000976
977 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200978 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
979 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000980
Francois Romieuffc46952012-07-06 14:19:23 +0200981 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200982 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +0000983}
984
françois romieue6de30d2011-01-03 15:08:37 +0000985#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
986
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200987static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000988{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200989 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000990}
991
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200992static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000993{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200994 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000995}
996
Francois Romieu24192212012-07-06 20:19:42 +0200997static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +0000998{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200999 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001000
Francois Romieu24192212012-07-06 20:19:42 +02001001 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001002
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001003 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001004}
1005
Francois Romieu24192212012-07-06 20:19:42 +02001006static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001007{
1008 int value;
1009
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001010 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001011
Francois Romieu24192212012-07-06 20:19:42 +02001012 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001013
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001014 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001015
1016 return value;
1017}
1018
françois romieu4da19632011-01-03 15:07:55 +00001019static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001020{
Francois Romieu24192212012-07-06 20:19:42 +02001021 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001022}
1023
françois romieu4da19632011-01-03 15:07:55 +00001024static int rtl_readphy(struct rtl8169_private *tp, int location)
1025{
Francois Romieu24192212012-07-06 20:19:42 +02001026 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001027}
1028
1029static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1030{
1031 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1032}
1033
Chun-Hao Lin76564422014-10-01 23:17:17 +08001034static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001035{
1036 int val;
1037
françois romieu4da19632011-01-03 15:07:55 +00001038 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001039 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001040}
1041
Francois Romieuffc46952012-07-06 14:19:23 +02001042DECLARE_RTL_COND(rtl_ephyar_cond)
1043{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001044 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001045}
1046
Francois Romieufdf6fc02012-07-06 22:40:38 +02001047static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001048{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001049 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001050 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1051
Francois Romieuffc46952012-07-06 14:19:23 +02001052 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1053
1054 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001055}
1056
Francois Romieufdf6fc02012-07-06 22:40:38 +02001057static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001058{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001059 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001060
Francois Romieuffc46952012-07-06 14:19:23 +02001061 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001062 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001063}
1064
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001065DECLARE_RTL_COND(rtl_eriar_cond)
1066{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001067 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001068}
1069
Francois Romieufdf6fc02012-07-06 22:40:38 +02001070static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1071 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001072{
Hayes Wang133ac402011-07-06 15:58:05 +08001073 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001074 RTL_W32(tp, ERIDR, val);
1075 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001076
Francois Romieuffc46952012-07-06 14:19:23 +02001077 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001078}
1079
Francois Romieufdf6fc02012-07-06 22:40:38 +02001080static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001081{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001082 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001083
Francois Romieuffc46952012-07-06 14:19:23 +02001084 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001085 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001086}
1087
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001088static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001089 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001090{
1091 u32 val;
1092
Francois Romieufdf6fc02012-07-06 22:40:38 +02001093 val = rtl_eri_read(tp, addr, type);
1094 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001095}
1096
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001097static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1098{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001099 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001100 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001101 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001102}
1103
1104static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1105{
1106 return rtl_eri_read(tp, reg, ERIAR_OOB);
1107}
1108
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001109static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1110 u32 data)
1111{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001112 RTL_W32(tp, OCPDR, data);
1113 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001114 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1115}
1116
1117static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1118 u32 data)
1119{
1120 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1121 data, ERIAR_OOB);
1122}
1123
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001124static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001125{
1126 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1127
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001128 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001129}
1130
1131#define OOB_CMD_RESET 0x00
1132#define OOB_CMD_DRIVER_START 0x05
1133#define OOB_CMD_DRIVER_STOP 0x06
1134
1135static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1136{
1137 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1138}
1139
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001140DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001141{
1142 u16 reg;
1143
1144 reg = rtl8168_get_ocp_reg(tp);
1145
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001146 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001147}
1148
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001149DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1150{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001151 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001152}
1153
1154DECLARE_RTL_COND(rtl_ocp_tx_cond)
1155{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001156 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001157}
1158
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001159static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1160{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001161 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001162 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001163 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1164 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001165}
1166
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001167static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001168{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001169 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1170 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001171}
1172
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001173static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1174{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001175 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1176 r8168ep_ocp_write(tp, 0x01, 0x30,
1177 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001178 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1179}
1180
1181static void rtl8168_driver_start(struct rtl8169_private *tp)
1182{
1183 switch (tp->mac_version) {
1184 case RTL_GIGA_MAC_VER_27:
1185 case RTL_GIGA_MAC_VER_28:
1186 case RTL_GIGA_MAC_VER_31:
1187 rtl8168dp_driver_start(tp);
1188 break;
1189 case RTL_GIGA_MAC_VER_49:
1190 case RTL_GIGA_MAC_VER_50:
1191 case RTL_GIGA_MAC_VER_51:
1192 rtl8168ep_driver_start(tp);
1193 break;
1194 default:
1195 BUG();
1196 break;
1197 }
1198}
1199
1200static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1201{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001202 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1203 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001204}
1205
1206static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1207{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001208 rtl8168ep_stop_cmac(tp);
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001209 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1210 r8168ep_ocp_write(tp, 0x01, 0x30,
1211 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001212 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1213}
1214
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001215static void rtl8168_driver_stop(struct rtl8169_private *tp)
1216{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001217 switch (tp->mac_version) {
1218 case RTL_GIGA_MAC_VER_27:
1219 case RTL_GIGA_MAC_VER_28:
1220 case RTL_GIGA_MAC_VER_31:
1221 rtl8168dp_driver_stop(tp);
1222 break;
1223 case RTL_GIGA_MAC_VER_49:
1224 case RTL_GIGA_MAC_VER_50:
1225 case RTL_GIGA_MAC_VER_51:
1226 rtl8168ep_driver_stop(tp);
1227 break;
1228 default:
1229 BUG();
1230 break;
1231 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001232}
1233
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001234static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001235{
1236 u16 reg = rtl8168_get_ocp_reg(tp);
1237
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001238 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001239}
1240
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001241static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001242{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001243 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001244}
1245
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001246static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001247{
1248 switch (tp->mac_version) {
1249 case RTL_GIGA_MAC_VER_27:
1250 case RTL_GIGA_MAC_VER_28:
1251 case RTL_GIGA_MAC_VER_31:
1252 return r8168dp_check_dash(tp);
1253 case RTL_GIGA_MAC_VER_49:
1254 case RTL_GIGA_MAC_VER_50:
1255 case RTL_GIGA_MAC_VER_51:
1256 return r8168ep_check_dash(tp);
1257 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001258 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001259 }
1260}
1261
françois romieuc28aa382011-08-02 03:53:43 +00001262struct exgmac_reg {
1263 u16 addr;
1264 u16 mask;
1265 u32 val;
1266};
1267
Francois Romieufdf6fc02012-07-06 22:40:38 +02001268static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001269 const struct exgmac_reg *r, int len)
1270{
1271 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001272 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001273 r++;
1274 }
1275}
1276
Francois Romieuffc46952012-07-06 14:19:23 +02001277DECLARE_RTL_COND(rtl_efusear_cond)
1278{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001279 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001280}
1281
Francois Romieufdf6fc02012-07-06 22:40:38 +02001282static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001283{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001284 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001285
Francois Romieuffc46952012-07-06 14:19:23 +02001286 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001287 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001288}
1289
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001290static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1291{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001292 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001293}
1294
1295static void rtl_irq_disable(struct rtl8169_private *tp)
1296{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001297 RTL_W16(tp, IntrMask, 0);
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001298 tp->irq_enabled = 0;
Francois Romieu3e990ff2012-01-26 12:50:01 +01001299}
1300
Francois Romieuda78dbf2012-01-26 14:18:23 +01001301#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1302#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1303#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1304
Heiner Kallweitfe716f82018-11-19 22:31:32 +01001305static void rtl_irq_enable(struct rtl8169_private *tp)
Francois Romieuda78dbf2012-01-26 14:18:23 +01001306{
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001307 tp->irq_enabled = 1;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01001308 RTL_W16(tp, IntrMask, tp->irq_mask);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001309}
1310
françois romieu811fd302011-12-04 20:30:45 +00001311static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001312{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001313 rtl_irq_disable(tp);
Heiner Kallweitde20e122018-09-25 07:58:00 +02001314 rtl_ack_events(tp, 0xffff);
1315 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001316 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001317}
1318
Hayes Wang70090422011-07-06 15:58:06 +08001319static void rtl_link_chg_patch(struct rtl8169_private *tp)
1320{
Hayes Wang70090422011-07-06 15:58:06 +08001321 struct net_device *dev = tp->dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +01001322 struct phy_device *phydev = tp->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001323
1324 if (!netif_running(dev))
1325 return;
1326
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001327 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1328 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001329 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001330 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1331 ERIAR_EXGMAC);
1332 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1333 ERIAR_EXGMAC);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001334 } else if (phydev->speed == SPEED_100) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001335 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1336 ERIAR_EXGMAC);
1337 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1338 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001339 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001340 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1341 ERIAR_EXGMAC);
1342 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1343 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001344 }
1345 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001346 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001347 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001348 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001349 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001350 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1351 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001352 if (phydev->speed == SPEED_1000) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001353 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1354 ERIAR_EXGMAC);
1355 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1356 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001357 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001358 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1359 ERIAR_EXGMAC);
1360 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1361 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001362 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001363 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001364 if (phydev->speed == SPEED_10) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001365 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1366 ERIAR_EXGMAC);
1367 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1368 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001369 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001370 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1371 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001372 }
Hayes Wang70090422011-07-06 15:58:06 +08001373 }
1374}
1375
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001376#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1377
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001378static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1379{
1380 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001381
Francois Romieuda78dbf2012-01-26 14:18:23 +01001382 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001383 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001384 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001385 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001386}
1387
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001388static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001389{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001390 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001391 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001392 u32 opt;
1393 u16 reg;
1394 u8 mask;
1395 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001396 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001397 { WAKE_UCAST, Config5, UWF },
1398 { WAKE_BCAST, Config5, BWF },
1399 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001400 { WAKE_ANY, Config5, LanWake },
1401 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001402 };
Francois Romieu851e6022012-04-17 11:10:11 +02001403 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001404
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001405 rtl_unlock_config_regs(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001406
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001407 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001408 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1409 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001410 tmp = ARRAY_SIZE(cfg) - 1;
1411 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001412 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001413 0x0dc,
1414 ERIAR_MASK_0100,
1415 MagicPacket_v2,
1416 0x0000,
1417 ERIAR_EXGMAC);
1418 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001419 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001420 0x0dc,
1421 ERIAR_MASK_0100,
1422 0x0000,
1423 MagicPacket_v2,
1424 ERIAR_EXGMAC);
1425 break;
1426 default:
1427 tmp = ARRAY_SIZE(cfg);
1428 break;
1429 }
1430
1431 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001432 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001433 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001434 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001435 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001436 }
1437
Francois Romieu851e6022012-04-17 11:10:11 +02001438 switch (tp->mac_version) {
1439 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001440 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001441 if (wolopts)
1442 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001443 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001444 break;
1445 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001446 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001447 if (wolopts)
1448 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001449 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001450 break;
1451 }
1452
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001453 rtl_lock_config_regs(tp);
Heiner Kallweit3bd82642018-12-30 13:16:12 +01001454
1455 device_set_wakeup_enable(tp_to_dev(tp), wolopts);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001456}
1457
1458static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1459{
1460 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001461 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001462
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001463 if (wol->wolopts & ~WAKE_ANY)
1464 return -EINVAL;
1465
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001466 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001467
Francois Romieuda78dbf2012-01-26 14:18:23 +01001468 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001469
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001470 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001471
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001472 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001473 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001474
1475 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001476
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001477 pm_runtime_put_noidle(d);
1478
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001479 return 0;
1480}
1481
Linus Torvalds1da177e2005-04-16 15:20:36 -07001482static void rtl8169_get_drvinfo(struct net_device *dev,
1483 struct ethtool_drvinfo *info)
1484{
1485 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001486 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487
Rick Jones68aad782011-11-07 13:29:27 +00001488 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001489 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001490 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Heiner Kallweit254764e2019-01-22 22:23:41 +01001491 if (rtl_fw)
Rick Jones8ac72d12011-11-22 14:06:26 +00001492 strlcpy(info->fw_version, rtl_fw->version,
1493 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001494}
1495
1496static int rtl8169_get_regs_len(struct net_device *dev)
1497{
1498 return R8169_REGS_SIZE;
1499}
1500
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001501static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1502 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001503{
Francois Romieud58d46b2011-05-03 16:38:29 +02001504 struct rtl8169_private *tp = netdev_priv(dev);
1505
Francois Romieu2b7b4312011-04-18 22:53:24 -07001506 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001507 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508
Francois Romieud58d46b2011-05-03 16:38:29 +02001509 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001510 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001511 features &= ~NETIF_F_IP_CSUM;
1512
Michał Mirosław350fb322011-04-08 06:35:56 +00001513 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001514}
1515
Heiner Kallweita3984572018-04-28 22:19:15 +02001516static int rtl8169_set_features(struct net_device *dev,
1517 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001518{
1519 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001520 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521
Heiner Kallweita3984572018-04-28 22:19:15 +02001522 rtl_lock_work(tp);
1523
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001524 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001525 if (features & NETIF_F_RXALL)
1526 rx_config |= (AcceptErr | AcceptRunt);
1527 else
1528 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001530 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001531
hayeswang929a0312014-09-16 11:40:47 +08001532 if (features & NETIF_F_RXCSUM)
1533 tp->cp_cmd |= RxChkSum;
1534 else
1535 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001536
hayeswang929a0312014-09-16 11:40:47 +08001537 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1538 tp->cp_cmd |= RxVlan;
1539 else
1540 tp->cp_cmd &= ~RxVlan;
1541
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001542 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1543 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544
Francois Romieuda78dbf2012-01-26 14:18:23 +01001545 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546
1547 return 0;
1548}
1549
Kirill Smelkov810f4892012-11-10 21:11:02 +04001550static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001552 return (skb_vlan_tag_present(skb)) ?
1553 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554}
1555
Francois Romieu7a8fc772011-03-01 17:18:33 +01001556static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557{
1558 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559
Francois Romieu7a8fc772011-03-01 17:18:33 +01001560 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001561 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562}
1563
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1565 void *p)
1566{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001567 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001568 u32 __iomem *data = tp->mmio_addr;
1569 u32 *dw = p;
1570 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571
Francois Romieuda78dbf2012-01-26 14:18:23 +01001572 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001573 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1574 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001575 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576}
1577
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001578static u32 rtl8169_get_msglevel(struct net_device *dev)
1579{
1580 struct rtl8169_private *tp = netdev_priv(dev);
1581
1582 return tp->msg_enable;
1583}
1584
1585static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1586{
1587 struct rtl8169_private *tp = netdev_priv(dev);
1588
1589 tp->msg_enable = value;
1590}
1591
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001592static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1593 "tx_packets",
1594 "rx_packets",
1595 "tx_errors",
1596 "rx_errors",
1597 "rx_missed",
1598 "align_errors",
1599 "tx_single_collisions",
1600 "tx_multi_collisions",
1601 "unicast",
1602 "broadcast",
1603 "multicast",
1604 "tx_aborted",
1605 "tx_underrun",
1606};
1607
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001608static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001609{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001610 switch (sset) {
1611 case ETH_SS_STATS:
1612 return ARRAY_SIZE(rtl8169_gstrings);
1613 default:
1614 return -EOPNOTSUPP;
1615 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001616}
1617
Corinna Vinschen42020322015-09-10 10:47:35 +02001618DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001619{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001620 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001621}
1622
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001623static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001624{
Corinna Vinschen42020322015-09-10 10:47:35 +02001625 dma_addr_t paddr = tp->counters_phys_addr;
1626 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001627
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001628 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1629 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001630 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001631 RTL_W32(tp, CounterAddrLow, cmd);
1632 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001633
Francois Romieua78e9362018-01-26 01:53:26 +01001634 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001635}
1636
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001637static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001638{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001639 /*
1640 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1641 * tally counters.
1642 */
1643 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1644 return true;
1645
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001646 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001647}
1648
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001649static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001650{
Heiner Kallweit10262b02019-01-06 20:44:00 +01001651 u8 val = RTL_R8(tp, ChipCmd);
1652
Ivan Vecera355423d2009-02-06 21:49:57 -08001653 /*
1654 * Some chips are unable to dump tally counters when the receiver
Heiner Kallweit10262b02019-01-06 20:44:00 +01001655 * is disabled. If 0xff chip may be in a PCI power-save state.
Ivan Vecera355423d2009-02-06 21:49:57 -08001656 */
Heiner Kallweit10262b02019-01-06 20:44:00 +01001657 if (!(val & CmdRxEnb) || val == 0xff)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001658 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001659
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001660 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001661}
1662
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001663static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001664{
Corinna Vinschen42020322015-09-10 10:47:35 +02001665 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001666 bool ret = false;
1667
1668 /*
1669 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1670 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1671 * reset by a power cycle, while the counter values collected by the
1672 * driver are reset at every driver unload/load cycle.
1673 *
1674 * To make sure the HW values returned by @get_stats64 match the SW
1675 * values, we collect the initial values at first open(*) and use them
1676 * as offsets to normalize the values returned by @get_stats64.
1677 *
1678 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1679 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1680 * set at open time by rtl_hw_start.
1681 */
1682
1683 if (tp->tc_offset.inited)
1684 return true;
1685
1686 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001687 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001688 ret = true;
1689
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001690 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001691 ret = true;
1692
Corinna Vinschen42020322015-09-10 10:47:35 +02001693 tp->tc_offset.tx_errors = counters->tx_errors;
1694 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1695 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001696 tp->tc_offset.inited = true;
1697
1698 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001699}
1700
Ivan Vecera355423d2009-02-06 21:49:57 -08001701static void rtl8169_get_ethtool_stats(struct net_device *dev,
1702 struct ethtool_stats *stats, u64 *data)
1703{
1704 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001705 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001706 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001707
1708 ASSERT_RTNL();
1709
Chun-Hao Line0636232016-07-29 16:37:55 +08001710 pm_runtime_get_noresume(d);
1711
1712 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001713 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001714
1715 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001716
Corinna Vinschen42020322015-09-10 10:47:35 +02001717 data[0] = le64_to_cpu(counters->tx_packets);
1718 data[1] = le64_to_cpu(counters->rx_packets);
1719 data[2] = le64_to_cpu(counters->tx_errors);
1720 data[3] = le32_to_cpu(counters->rx_errors);
1721 data[4] = le16_to_cpu(counters->rx_missed);
1722 data[5] = le16_to_cpu(counters->align_errors);
1723 data[6] = le32_to_cpu(counters->tx_one_collision);
1724 data[7] = le32_to_cpu(counters->tx_multi_collision);
1725 data[8] = le64_to_cpu(counters->rx_unicast);
1726 data[9] = le64_to_cpu(counters->rx_broadcast);
1727 data[10] = le32_to_cpu(counters->rx_multicast);
1728 data[11] = le16_to_cpu(counters->tx_aborted);
1729 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001730}
1731
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001732static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1733{
1734 switch(stringset) {
1735 case ETH_SS_STATS:
1736 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1737 break;
1738 }
1739}
1740
Francois Romieu50970832017-10-27 13:24:49 +03001741/*
1742 * Interrupt coalescing
1743 *
1744 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1745 * > 8169, 8168 and 810x line of chipsets
1746 *
1747 * 8169, 8168, and 8136(810x) serial chipsets support it.
1748 *
1749 * > 2 - the Tx timer unit at gigabit speed
1750 *
1751 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1752 * (0xe0) bit 1 and bit 0.
1753 *
1754 * For 8169
1755 * bit[1:0] \ speed 1000M 100M 10M
1756 * 0 0 320ns 2.56us 40.96us
1757 * 0 1 2.56us 20.48us 327.7us
1758 * 1 0 5.12us 40.96us 655.4us
1759 * 1 1 10.24us 81.92us 1.31ms
1760 *
1761 * For the other
1762 * bit[1:0] \ speed 1000M 100M 10M
1763 * 0 0 5us 2.56us 40.96us
1764 * 0 1 40us 20.48us 327.7us
1765 * 1 0 80us 40.96us 655.4us
1766 * 1 1 160us 81.92us 1.31ms
1767 */
1768
1769/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1770struct rtl_coalesce_scale {
1771 /* Rx / Tx */
1772 u32 nsecs[2];
1773};
1774
1775/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1776struct rtl_coalesce_info {
1777 u32 speed;
1778 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1779};
1780
1781/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1782#define rxtx_x1822(r, t) { \
1783 {{(r), (t)}}, \
1784 {{(r)*8, (t)*8}}, \
1785 {{(r)*8*2, (t)*8*2}}, \
1786 {{(r)*8*2*2, (t)*8*2*2}}, \
1787}
1788static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1789 /* speed delays: rx00 tx00 */
1790 { SPEED_10, rxtx_x1822(40960, 40960) },
1791 { SPEED_100, rxtx_x1822( 2560, 2560) },
1792 { SPEED_1000, rxtx_x1822( 320, 320) },
1793 { 0 },
1794};
1795
1796static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1797 /* speed delays: rx00 tx00 */
1798 { SPEED_10, rxtx_x1822(40960, 40960) },
1799 { SPEED_100, rxtx_x1822( 2560, 2560) },
1800 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1801 { 0 },
1802};
1803#undef rxtx_x1822
1804
1805/* get rx/tx scale vector corresponding to current speed */
1806static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1807{
1808 struct rtl8169_private *tp = netdev_priv(dev);
1809 struct ethtool_link_ksettings ecmd;
1810 const struct rtl_coalesce_info *ci;
1811 int rc;
1812
Heiner Kallweit45772432018-07-17 22:51:44 +02001813 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001814 if (rc < 0)
1815 return ERR_PTR(rc);
1816
1817 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1818 if (ecmd.base.speed == ci->speed) {
1819 return ci;
1820 }
1821 }
1822
1823 return ERR_PTR(-ELNRNG);
1824}
1825
1826static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1827{
1828 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001829 const struct rtl_coalesce_info *ci;
1830 const struct rtl_coalesce_scale *scale;
1831 struct {
1832 u32 *max_frames;
1833 u32 *usecs;
1834 } coal_settings [] = {
1835 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1836 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1837 }, *p = coal_settings;
1838 int i;
1839 u16 w;
1840
1841 memset(ec, 0, sizeof(*ec));
1842
1843 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1844 ci = rtl_coalesce_info(dev);
1845 if (IS_ERR(ci))
1846 return PTR_ERR(ci);
1847
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001848 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001849
1850 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001851 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001852 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1853 w >>= RTL_COALESCE_SHIFT;
1854 *p->usecs = w & RTL_COALESCE_MASK;
1855 }
1856
1857 for (i = 0; i < 2; i++) {
1858 p = coal_settings + i;
1859 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1860
1861 /*
1862 * ethtool_coalesce says it is illegal to set both usecs and
1863 * max_frames to 0.
1864 */
1865 if (!*p->usecs && !*p->max_frames)
1866 *p->max_frames = 1;
1867 }
1868
1869 return 0;
1870}
1871
1872/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1873static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1874 struct net_device *dev, u32 nsec, u16 *cp01)
1875{
1876 const struct rtl_coalesce_info *ci;
1877 u16 i;
1878
1879 ci = rtl_coalesce_info(dev);
1880 if (IS_ERR(ci))
1881 return ERR_CAST(ci);
1882
1883 for (i = 0; i < 4; i++) {
1884 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1885 ci->scalev[i].nsecs[1]);
1886 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1887 *cp01 = i;
1888 return &ci->scalev[i];
1889 }
1890 }
1891
1892 return ERR_PTR(-EINVAL);
1893}
1894
1895static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1896{
1897 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001898 const struct rtl_coalesce_scale *scale;
1899 struct {
1900 u32 frames;
1901 u32 usecs;
1902 } coal_settings [] = {
1903 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1904 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1905 }, *p = coal_settings;
1906 u16 w = 0, cp01;
1907 int i;
1908
1909 scale = rtl_coalesce_choose_scale(dev,
1910 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1911 if (IS_ERR(scale))
1912 return PTR_ERR(scale);
1913
1914 for (i = 0; i < 2; i++, p++) {
1915 u32 units;
1916
1917 /*
1918 * accept max_frames=1 we returned in rtl_get_coalesce.
1919 * accept it not only when usecs=0 because of e.g. the following scenario:
1920 *
1921 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1922 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1923 * - then user does `ethtool -C eth0 rx-usecs 100`
1924 *
1925 * since ethtool sends to kernel whole ethtool_coalesce
1926 * settings, if we do not handle rx_usecs=!0, rx_frames=1
1927 * we'll reject it below in `frames % 4 != 0`.
1928 */
1929 if (p->frames == 1) {
1930 p->frames = 0;
1931 }
1932
1933 units = p->usecs * 1000 / scale->nsecs[i];
1934 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
1935 return -EINVAL;
1936
1937 w <<= RTL_COALESCE_SHIFT;
1938 w |= units;
1939 w <<= RTL_COALESCE_SHIFT;
1940 w |= p->frames >> 2;
1941 }
1942
1943 rtl_lock_work(tp);
1944
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001945 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03001946
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02001947 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001948 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1949 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03001950
1951 rtl_unlock_work(tp);
1952
1953 return 0;
1954}
1955
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001956static int rtl_get_eee_supp(struct rtl8169_private *tp)
1957{
1958 struct phy_device *phydev = tp->phydev;
1959 int ret;
1960
1961 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001962 case RTL_GIGA_MAC_VER_34:
1963 case RTL_GIGA_MAC_VER_35:
1964 case RTL_GIGA_MAC_VER_36:
1965 case RTL_GIGA_MAC_VER_38:
1966 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
1967 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001968 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1969 phy_write(phydev, 0x1f, 0x0a5c);
1970 ret = phy_read(phydev, 0x12);
1971 phy_write(phydev, 0x1f, 0x0000);
1972 break;
1973 default:
1974 ret = -EPROTONOSUPPORT;
1975 break;
1976 }
1977
1978 return ret;
1979}
1980
1981static int rtl_get_eee_lpadv(struct rtl8169_private *tp)
1982{
1983 struct phy_device *phydev = tp->phydev;
1984 int ret;
1985
1986 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001987 case RTL_GIGA_MAC_VER_34:
1988 case RTL_GIGA_MAC_VER_35:
1989 case RTL_GIGA_MAC_VER_36:
1990 case RTL_GIGA_MAC_VER_38:
1991 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
1992 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001993 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1994 phy_write(phydev, 0x1f, 0x0a5d);
1995 ret = phy_read(phydev, 0x11);
1996 phy_write(phydev, 0x1f, 0x0000);
1997 break;
1998 default:
1999 ret = -EPROTONOSUPPORT;
2000 break;
2001 }
2002
2003 return ret;
2004}
2005
2006static int rtl_get_eee_adv(struct rtl8169_private *tp)
2007{
2008 struct phy_device *phydev = tp->phydev;
2009 int ret;
2010
2011 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002012 case RTL_GIGA_MAC_VER_34:
2013 case RTL_GIGA_MAC_VER_35:
2014 case RTL_GIGA_MAC_VER_36:
2015 case RTL_GIGA_MAC_VER_38:
2016 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
2017 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002018 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2019 phy_write(phydev, 0x1f, 0x0a5d);
2020 ret = phy_read(phydev, 0x10);
2021 phy_write(phydev, 0x1f, 0x0000);
2022 break;
2023 default:
2024 ret = -EPROTONOSUPPORT;
2025 break;
2026 }
2027
2028 return ret;
2029}
2030
2031static int rtl_set_eee_adv(struct rtl8169_private *tp, int val)
2032{
2033 struct phy_device *phydev = tp->phydev;
2034 int ret = 0;
2035
2036 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002037 case RTL_GIGA_MAC_VER_34:
2038 case RTL_GIGA_MAC_VER_35:
2039 case RTL_GIGA_MAC_VER_36:
2040 case RTL_GIGA_MAC_VER_38:
2041 ret = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
2042 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002043 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2044 phy_write(phydev, 0x1f, 0x0a5d);
2045 phy_write(phydev, 0x10, val);
2046 phy_write(phydev, 0x1f, 0x0000);
2047 break;
2048 default:
2049 ret = -EPROTONOSUPPORT;
2050 break;
2051 }
2052
2053 return ret;
2054}
2055
2056static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
2057{
2058 struct rtl8169_private *tp = netdev_priv(dev);
2059 struct device *d = tp_to_dev(tp);
2060 int ret;
2061
2062 pm_runtime_get_noresume(d);
2063
2064 if (!pm_runtime_active(d)) {
2065 ret = -EOPNOTSUPP;
2066 goto out;
2067 }
2068
2069 /* Get Supported EEE */
2070 ret = rtl_get_eee_supp(tp);
2071 if (ret < 0)
2072 goto out;
2073 data->supported = mmd_eee_cap_to_ethtool_sup_t(ret);
2074
2075 /* Get advertisement EEE */
2076 ret = rtl_get_eee_adv(tp);
2077 if (ret < 0)
2078 goto out;
2079 data->advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2080 data->eee_enabled = !!data->advertised;
2081
2082 /* Get LP advertisement EEE */
2083 ret = rtl_get_eee_lpadv(tp);
2084 if (ret < 0)
2085 goto out;
2086 data->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2087 data->eee_active = !!(data->advertised & data->lp_advertised);
2088out:
2089 pm_runtime_put_noidle(d);
2090 return ret < 0 ? ret : 0;
2091}
2092
2093static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
2094{
2095 struct rtl8169_private *tp = netdev_priv(dev);
2096 struct device *d = tp_to_dev(tp);
2097 int old_adv, adv = 0, cap, ret;
2098
2099 pm_runtime_get_noresume(d);
2100
2101 if (!dev->phydev || !pm_runtime_active(d)) {
2102 ret = -EOPNOTSUPP;
2103 goto out;
2104 }
2105
2106 if (dev->phydev->autoneg == AUTONEG_DISABLE ||
2107 dev->phydev->duplex != DUPLEX_FULL) {
2108 ret = -EPROTONOSUPPORT;
2109 goto out;
2110 }
2111
2112 /* Get Supported EEE */
2113 ret = rtl_get_eee_supp(tp);
2114 if (ret < 0)
2115 goto out;
2116 cap = ret;
2117
2118 ret = rtl_get_eee_adv(tp);
2119 if (ret < 0)
2120 goto out;
2121 old_adv = ret;
2122
2123 if (data->eee_enabled) {
2124 adv = !data->advertised ? cap :
2125 ethtool_adv_to_mmd_eee_adv_t(data->advertised) & cap;
2126 /* Mask prohibited EEE modes */
2127 adv &= ~dev->phydev->eee_broken_modes;
2128 }
2129
2130 if (old_adv != adv) {
2131 ret = rtl_set_eee_adv(tp, adv);
2132 if (ret < 0)
2133 goto out;
2134
2135 /* Restart autonegotiation so the new modes get sent to the
2136 * link partner.
2137 */
2138 ret = phy_restart_aneg(dev->phydev);
2139 }
2140
2141out:
2142 pm_runtime_put_noidle(d);
2143 return ret < 0 ? ret : 0;
2144}
2145
Jeff Garzik7282d492006-09-13 14:30:00 -04002146static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002147 .get_drvinfo = rtl8169_get_drvinfo,
2148 .get_regs_len = rtl8169_get_regs_len,
2149 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002150 .get_coalesce = rtl_get_coalesce,
2151 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002152 .get_msglevel = rtl8169_get_msglevel,
2153 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002155 .get_wol = rtl8169_get_wol,
2156 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002157 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002158 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002159 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002160 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002161 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002162 .get_eee = rtl8169_get_eee,
2163 .set_eee = rtl8169_set_eee,
Heiner Kallweit45772432018-07-17 22:51:44 +02002164 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2165 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002166};
2167
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002168static void rtl_enable_eee(struct rtl8169_private *tp)
2169{
2170 int supported = rtl_get_eee_supp(tp);
2171
2172 if (supported > 0)
2173 rtl_set_eee_adv(tp, supported);
2174}
2175
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002176static void rtl8169_get_mac_version(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002177{
Francois Romieu0e485152007-02-20 00:00:26 +01002178 /*
2179 * The driver currently handles the 8168Bf and the 8168Be identically
2180 * but they can be identified more specifically through the test below
2181 * if needed:
2182 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002183 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002184 *
2185 * Same thing for the 8101Eb and the 8101Ec:
2186 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002187 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002188 */
Francois Romieu37441002011-06-17 22:58:54 +02002189 static const struct rtl_mac_info {
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002190 u16 mask;
2191 u16 val;
2192 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002194 /* 8168EP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002195 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 },
2196 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 },
2197 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002198
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002199 /* 8168H family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002200 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 },
2201 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002202
Hayes Wangc5583862012-07-02 17:23:22 +08002203 /* 8168G family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002204 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 },
2205 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 },
2206 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 },
2207 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 },
Hayes Wangc5583862012-07-02 17:23:22 +08002208
Hayes Wangc2218922011-09-06 16:55:18 +08002209 /* 8168F family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002210 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 },
2211 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 },
2212 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 },
Hayes Wangc2218922011-09-06 16:55:18 +08002213
hayeswang01dc7fe2011-03-21 01:50:28 +00002214 /* 8168E family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002215 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 },
2216 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 },
2217 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002218
Francois Romieu5b538df2008-07-20 16:22:45 +02002219 /* 8168D family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002220 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 },
2221 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002222
françois romieue6de30d2011-01-03 15:08:37 +00002223 /* 8168DP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002224 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 },
2225 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 },
2226 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002227
Francois Romieuef808d52008-06-29 13:10:54 +02002228 /* 8168C family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002229 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 },
2230 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 },
2231 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 },
2232 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 },
2233 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 },
2234 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 },
2235 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002236
2237 /* 8168B family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002238 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 },
2239 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 },
2240 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002241
2242 /* 8101 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002243 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 },
2244 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 },
2245 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 },
2246 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 },
2247 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 },
2248 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 },
2249 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 },
2250 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 },
2251 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 },
2252 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 },
2253 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 },
2254 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 },
2255 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 },
2256 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002257 /* FIXME: where did these entries come from ? -- FR */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002258 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 },
2259 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002260
2261 /* 8110 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002262 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 },
2263 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 },
2264 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 },
2265 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 },
2266 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 },
2267 { 0xfc8, 0x000, RTL_GIGA_MAC_VER_01 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002268
Jean Delvaref21b75e2009-05-26 20:54:48 -07002269 /* Catch-all */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002270 { 0x000, 0x000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002271 };
2272 const struct rtl_mac_info *p = mac_info;
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002273 u16 reg = RTL_R32(tp, TxConfig) >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002274
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002275 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276 p++;
2277 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002278
2279 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002280 dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
Heiner Kallweit45f19962018-11-22 22:00:10 +01002281 } else if (!tp->supports_gmii) {
2282 if (tp->mac_version == RTL_GIGA_MAC_VER_42)
2283 tp->mac_version = RTL_GIGA_MAC_VER_43;
2284 else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
2285 tp->mac_version = RTL_GIGA_MAC_VER_47;
2286 else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
2287 tp->mac_version = RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002288 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002289}
2290
Francois Romieu867763c2007-08-17 18:21:58 +02002291struct phy_reg {
2292 u16 reg;
2293 u16 val;
2294};
2295
françois romieu4da19632011-01-03 15:07:55 +00002296static void rtl_writephy_batch(struct rtl8169_private *tp,
2297 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002298{
2299 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002300 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002301 regs++;
2302 }
2303}
2304
françois romieubca03d52011-01-03 15:07:31 +00002305#define PHY_READ 0x00000000
2306#define PHY_DATA_OR 0x10000000
2307#define PHY_DATA_AND 0x20000000
2308#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002309#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002310#define PHY_CLEAR_READCOUNT 0x70000000
2311#define PHY_WRITE 0x80000000
2312#define PHY_READCOUNT_EQ_SKIP 0x90000000
2313#define PHY_COMP_EQ_SKIPN 0xa0000000
2314#define PHY_COMP_NEQ_SKIPN 0xb0000000
2315#define PHY_WRITE_PREVIOUS 0xc0000000
2316#define PHY_SKIPN 0xd0000000
2317#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002318
Hayes Wang960aee62011-06-18 11:37:48 +02002319struct fw_info {
2320 u32 magic;
2321 char version[RTL_VER_SIZE];
2322 __le32 fw_start;
2323 __le32 fw_len;
2324 u8 chksum;
2325} __packed;
2326
Francois Romieu1c361ef2011-06-17 17:16:24 +02002327#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2328
2329static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002330{
Francois Romieub6ffd972011-06-17 17:00:05 +02002331 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002332 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002333 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2334 char *version = rtl_fw->version;
2335 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002336
Francois Romieu1c361ef2011-06-17 17:16:24 +02002337 if (fw->size < FW_OPCODE_SIZE)
2338 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002339
2340 if (!fw_info->magic) {
2341 size_t i, size, start;
2342 u8 checksum = 0;
2343
2344 if (fw->size < sizeof(*fw_info))
2345 goto out;
2346
2347 for (i = 0; i < fw->size; i++)
2348 checksum += fw->data[i];
2349 if (checksum != 0)
2350 goto out;
2351
2352 start = le32_to_cpu(fw_info->fw_start);
2353 if (start > fw->size)
2354 goto out;
2355
2356 size = le32_to_cpu(fw_info->fw_len);
2357 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2358 goto out;
2359
2360 memcpy(version, fw_info->version, RTL_VER_SIZE);
2361
2362 pa->code = (__le32 *)(fw->data + start);
2363 pa->size = size;
2364 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002365 if (fw->size % FW_OPCODE_SIZE)
2366 goto out;
2367
Heiner Kallweit254764e2019-01-22 22:23:41 +01002368 strlcpy(version, tp->fw_name, RTL_VER_SIZE);
Francois Romieu1c361ef2011-06-17 17:16:24 +02002369
2370 pa->code = (__le32 *)fw->data;
2371 pa->size = fw->size / FW_OPCODE_SIZE;
2372 }
2373 version[RTL_VER_SIZE - 1] = 0;
2374
2375 rc = true;
2376out:
2377 return rc;
2378}
2379
Francois Romieufd112f22011-06-18 00:10:29 +02002380static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2381 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002382{
Francois Romieufd112f22011-06-18 00:10:29 +02002383 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002384 size_t index;
2385
Francois Romieu1c361ef2011-06-17 17:16:24 +02002386 for (index = 0; index < pa->size; index++) {
2387 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002388 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002389
hayeswang42b82dc2011-01-10 02:07:25 +00002390 switch(action & 0xf0000000) {
2391 case PHY_READ:
2392 case PHY_DATA_OR:
2393 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002394 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002395 case PHY_CLEAR_READCOUNT:
2396 case PHY_WRITE:
2397 case PHY_WRITE_PREVIOUS:
2398 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002399 break;
2400
hayeswang42b82dc2011-01-10 02:07:25 +00002401 case PHY_BJMPN:
2402 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002403 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002404 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002405 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002406 }
2407 break;
2408 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002409 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002410 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002411 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002412 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002413 }
2414 break;
2415 case PHY_COMP_EQ_SKIPN:
2416 case PHY_COMP_NEQ_SKIPN:
2417 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002418 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002419 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002420 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002421 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002422 }
2423 break;
2424
hayeswang42b82dc2011-01-10 02:07:25 +00002425 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002426 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002427 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002428 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002429 }
2430 }
Francois Romieufd112f22011-06-18 00:10:29 +02002431 rc = true;
2432out:
2433 return rc;
2434}
françois romieubca03d52011-01-03 15:07:31 +00002435
Francois Romieufd112f22011-06-18 00:10:29 +02002436static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2437{
2438 struct net_device *dev = tp->dev;
2439 int rc = -EINVAL;
2440
2441 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002442 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002443 goto out;
2444 }
2445
2446 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2447 rc = 0;
2448out:
2449 return rc;
2450}
2451
2452static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2453{
2454 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002455 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002456 u32 predata, count;
2457 size_t index;
2458
2459 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002460 org.write = ops->write;
2461 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002462
Francois Romieu1c361ef2011-06-17 17:16:24 +02002463 for (index = 0; index < pa->size; ) {
2464 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002465 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002466 u32 regno = (action & 0x0fff0000) >> 16;
2467
2468 if (!action)
2469 break;
françois romieubca03d52011-01-03 15:07:31 +00002470
2471 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002472 case PHY_READ:
2473 predata = rtl_readphy(tp, regno);
2474 count++;
2475 index++;
françois romieubca03d52011-01-03 15:07:31 +00002476 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002477 case PHY_DATA_OR:
2478 predata |= data;
2479 index++;
2480 break;
2481 case PHY_DATA_AND:
2482 predata &= data;
2483 index++;
2484 break;
2485 case PHY_BJMPN:
2486 index -= regno;
2487 break;
hayeswangeee37862013-04-01 22:23:38 +00002488 case PHY_MDIO_CHG:
2489 if (data == 0) {
2490 ops->write = org.write;
2491 ops->read = org.read;
2492 } else if (data == 1) {
2493 ops->write = mac_mcu_write;
2494 ops->read = mac_mcu_read;
2495 }
2496
hayeswang42b82dc2011-01-10 02:07:25 +00002497 index++;
2498 break;
2499 case PHY_CLEAR_READCOUNT:
2500 count = 0;
2501 index++;
2502 break;
2503 case PHY_WRITE:
2504 rtl_writephy(tp, regno, data);
2505 index++;
2506 break;
2507 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002508 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002509 break;
2510 case PHY_COMP_EQ_SKIPN:
2511 if (predata == data)
2512 index += regno;
2513 index++;
2514 break;
2515 case PHY_COMP_NEQ_SKIPN:
2516 if (predata != data)
2517 index += regno;
2518 index++;
2519 break;
2520 case PHY_WRITE_PREVIOUS:
2521 rtl_writephy(tp, regno, predata);
2522 index++;
2523 break;
2524 case PHY_SKIPN:
2525 index += regno + 1;
2526 break;
2527 case PHY_DELAY_MS:
2528 mdelay(data);
2529 index++;
2530 break;
2531
françois romieubca03d52011-01-03 15:07:31 +00002532 default:
2533 BUG();
2534 }
2535 }
hayeswangeee37862013-04-01 22:23:38 +00002536
2537 ops->write = org.write;
2538 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002539}
2540
françois romieuf1e02ed2011-01-13 13:07:53 +00002541static void rtl_release_firmware(struct rtl8169_private *tp)
2542{
Heiner Kallweit254764e2019-01-22 22:23:41 +01002543 if (tp->rtl_fw) {
Francois Romieub6ffd972011-06-17 17:00:05 +02002544 release_firmware(tp->rtl_fw->fw);
2545 kfree(tp->rtl_fw);
Heiner Kallweit254764e2019-01-22 22:23:41 +01002546 tp->rtl_fw = NULL;
Francois Romieub6ffd972011-06-17 17:00:05 +02002547 }
françois romieuf1e02ed2011-01-13 13:07:53 +00002548}
2549
François Romieu953a12c2011-04-24 17:38:48 +02002550static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002551{
françois romieuf1e02ed2011-01-13 13:07:53 +00002552 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Heiner Kallweit254764e2019-01-22 22:23:41 +01002553 if (tp->rtl_fw)
2554 rtl_phy_write_fw(tp, tp->rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002555}
2556
2557static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2558{
2559 if (rtl_readphy(tp, reg) != val)
2560 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2561 else
2562 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002563}
2564
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002565static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2566{
2567 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
2568}
2569
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002570static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
2571{
2572 struct phy_device *phydev = tp->phydev;
2573
2574 phy_write(phydev, 0x1f, 0x0007);
2575 phy_write(phydev, 0x1e, 0x0020);
2576 phy_set_bits(phydev, 0x15, BIT(8));
2577
2578 phy_write(phydev, 0x1f, 0x0005);
2579 phy_write(phydev, 0x05, 0x8b85);
2580 phy_set_bits(phydev, 0x06, BIT(13));
2581
2582 phy_write(phydev, 0x1f, 0x0000);
2583}
2584
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002585static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
2586{
2587 phy_write(tp->phydev, 0x1f, 0x0a43);
2588 phy_set_bits(tp->phydev, 0x11, BIT(4));
2589 phy_write(tp->phydev, 0x1f, 0x0000);
2590}
2591
françois romieu4da19632011-01-03 15:07:55 +00002592static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002594 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002595 { 0x1f, 0x0001 },
2596 { 0x06, 0x006e },
2597 { 0x08, 0x0708 },
2598 { 0x15, 0x4000 },
2599 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600
françois romieu0b9b5712009-08-10 19:44:56 +00002601 { 0x1f, 0x0001 },
2602 { 0x03, 0x00a1 },
2603 { 0x02, 0x0008 },
2604 { 0x01, 0x0120 },
2605 { 0x00, 0x1000 },
2606 { 0x04, 0x0800 },
2607 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002608
françois romieu0b9b5712009-08-10 19:44:56 +00002609 { 0x03, 0xff41 },
2610 { 0x02, 0xdf60 },
2611 { 0x01, 0x0140 },
2612 { 0x00, 0x0077 },
2613 { 0x04, 0x7800 },
2614 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002615
françois romieu0b9b5712009-08-10 19:44:56 +00002616 { 0x03, 0x802f },
2617 { 0x02, 0x4f02 },
2618 { 0x01, 0x0409 },
2619 { 0x00, 0xf0f9 },
2620 { 0x04, 0x9800 },
2621 { 0x04, 0x9000 },
2622
2623 { 0x03, 0xdf01 },
2624 { 0x02, 0xdf20 },
2625 { 0x01, 0xff95 },
2626 { 0x00, 0xba00 },
2627 { 0x04, 0xa800 },
2628 { 0x04, 0xa000 },
2629
2630 { 0x03, 0xff41 },
2631 { 0x02, 0xdf20 },
2632 { 0x01, 0x0140 },
2633 { 0x00, 0x00bb },
2634 { 0x04, 0xb800 },
2635 { 0x04, 0xb000 },
2636
2637 { 0x03, 0xdf41 },
2638 { 0x02, 0xdc60 },
2639 { 0x01, 0x6340 },
2640 { 0x00, 0x007d },
2641 { 0x04, 0xd800 },
2642 { 0x04, 0xd000 },
2643
2644 { 0x03, 0xdf01 },
2645 { 0x02, 0xdf20 },
2646 { 0x01, 0x100a },
2647 { 0x00, 0xa0ff },
2648 { 0x04, 0xf800 },
2649 { 0x04, 0xf000 },
2650
2651 { 0x1f, 0x0000 },
2652 { 0x0b, 0x0000 },
2653 { 0x00, 0x9200 }
2654 };
2655
françois romieu4da19632011-01-03 15:07:55 +00002656 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002657}
2658
françois romieu4da19632011-01-03 15:07:55 +00002659static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002660{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002661 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002662 { 0x1f, 0x0002 },
2663 { 0x01, 0x90d0 },
2664 { 0x1f, 0x0000 }
2665 };
2666
françois romieu4da19632011-01-03 15:07:55 +00002667 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002668}
2669
françois romieu4da19632011-01-03 15:07:55 +00002670static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002671{
2672 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002673
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002674 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2675 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002676 return;
2677
françois romieu4da19632011-01-03 15:07:55 +00002678 rtl_writephy(tp, 0x1f, 0x0001);
2679 rtl_writephy(tp, 0x10, 0xf01b);
2680 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002681}
2682
françois romieu4da19632011-01-03 15:07:55 +00002683static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002684{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002685 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002686 { 0x1f, 0x0001 },
2687 { 0x04, 0x0000 },
2688 { 0x03, 0x00a1 },
2689 { 0x02, 0x0008 },
2690 { 0x01, 0x0120 },
2691 { 0x00, 0x1000 },
2692 { 0x04, 0x0800 },
2693 { 0x04, 0x9000 },
2694 { 0x03, 0x802f },
2695 { 0x02, 0x4f02 },
2696 { 0x01, 0x0409 },
2697 { 0x00, 0xf099 },
2698 { 0x04, 0x9800 },
2699 { 0x04, 0xa000 },
2700 { 0x03, 0xdf01 },
2701 { 0x02, 0xdf20 },
2702 { 0x01, 0xff95 },
2703 { 0x00, 0xba00 },
2704 { 0x04, 0xa800 },
2705 { 0x04, 0xf000 },
2706 { 0x03, 0xdf01 },
2707 { 0x02, 0xdf20 },
2708 { 0x01, 0x101a },
2709 { 0x00, 0xa0ff },
2710 { 0x04, 0xf800 },
2711 { 0x04, 0x0000 },
2712 { 0x1f, 0x0000 },
2713
2714 { 0x1f, 0x0001 },
2715 { 0x10, 0xf41b },
2716 { 0x14, 0xfb54 },
2717 { 0x18, 0xf5c7 },
2718 { 0x1f, 0x0000 },
2719
2720 { 0x1f, 0x0001 },
2721 { 0x17, 0x0cc0 },
2722 { 0x1f, 0x0000 }
2723 };
2724
françois romieu4da19632011-01-03 15:07:55 +00002725 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00002726
françois romieu4da19632011-01-03 15:07:55 +00002727 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002728}
2729
françois romieu4da19632011-01-03 15:07:55 +00002730static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002731{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002732 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002733 { 0x1f, 0x0001 },
2734 { 0x04, 0x0000 },
2735 { 0x03, 0x00a1 },
2736 { 0x02, 0x0008 },
2737 { 0x01, 0x0120 },
2738 { 0x00, 0x1000 },
2739 { 0x04, 0x0800 },
2740 { 0x04, 0x9000 },
2741 { 0x03, 0x802f },
2742 { 0x02, 0x4f02 },
2743 { 0x01, 0x0409 },
2744 { 0x00, 0xf099 },
2745 { 0x04, 0x9800 },
2746 { 0x04, 0xa000 },
2747 { 0x03, 0xdf01 },
2748 { 0x02, 0xdf20 },
2749 { 0x01, 0xff95 },
2750 { 0x00, 0xba00 },
2751 { 0x04, 0xa800 },
2752 { 0x04, 0xf000 },
2753 { 0x03, 0xdf01 },
2754 { 0x02, 0xdf20 },
2755 { 0x01, 0x101a },
2756 { 0x00, 0xa0ff },
2757 { 0x04, 0xf800 },
2758 { 0x04, 0x0000 },
2759 { 0x1f, 0x0000 },
2760
2761 { 0x1f, 0x0001 },
2762 { 0x0b, 0x8480 },
2763 { 0x1f, 0x0000 },
2764
2765 { 0x1f, 0x0001 },
2766 { 0x18, 0x67c7 },
2767 { 0x04, 0x2000 },
2768 { 0x03, 0x002f },
2769 { 0x02, 0x4360 },
2770 { 0x01, 0x0109 },
2771 { 0x00, 0x3022 },
2772 { 0x04, 0x2800 },
2773 { 0x1f, 0x0000 },
2774
2775 { 0x1f, 0x0001 },
2776 { 0x17, 0x0cc0 },
2777 { 0x1f, 0x0000 }
2778 };
2779
françois romieu4da19632011-01-03 15:07:55 +00002780 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00002781}
2782
françois romieu4da19632011-01-03 15:07:55 +00002783static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002784{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002785 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002786 { 0x10, 0xf41b },
2787 { 0x1f, 0x0000 }
2788 };
2789
françois romieu4da19632011-01-03 15:07:55 +00002790 rtl_writephy(tp, 0x1f, 0x0001);
2791 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002792
françois romieu4da19632011-01-03 15:07:55 +00002793 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002794}
2795
françois romieu4da19632011-01-03 15:07:55 +00002796static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002797{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002798 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002799 { 0x1f, 0x0001 },
2800 { 0x10, 0xf41b },
2801 { 0x1f, 0x0000 }
2802 };
2803
françois romieu4da19632011-01-03 15:07:55 +00002804 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02002805}
2806
françois romieu4da19632011-01-03 15:07:55 +00002807static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002808{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002809 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002810 { 0x1f, 0x0000 },
2811 { 0x1d, 0x0f00 },
2812 { 0x1f, 0x0002 },
2813 { 0x0c, 0x1ec8 },
2814 { 0x1f, 0x0000 }
2815 };
2816
françois romieu4da19632011-01-03 15:07:55 +00002817 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02002818}
2819
françois romieu4da19632011-01-03 15:07:55 +00002820static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002821{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002822 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002823 { 0x1f, 0x0001 },
2824 { 0x1d, 0x3d98 },
2825 { 0x1f, 0x0000 }
2826 };
2827
françois romieu4da19632011-01-03 15:07:55 +00002828 rtl_writephy(tp, 0x1f, 0x0000);
2829 rtl_patchphy(tp, 0x14, 1 << 5);
2830 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002831
françois romieu4da19632011-01-03 15:07:55 +00002832 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02002833}
2834
françois romieu4da19632011-01-03 15:07:55 +00002835static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002836{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002837 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002838 { 0x1f, 0x0001 },
2839 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002840 { 0x1f, 0x0002 },
2841 { 0x00, 0x88d4 },
2842 { 0x01, 0x82b1 },
2843 { 0x03, 0x7002 },
2844 { 0x08, 0x9e30 },
2845 { 0x09, 0x01f0 },
2846 { 0x0a, 0x5500 },
2847 { 0x0c, 0x00c8 },
2848 { 0x1f, 0x0003 },
2849 { 0x12, 0xc096 },
2850 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002851 { 0x1f, 0x0000 },
2852 { 0x1f, 0x0000 },
2853 { 0x09, 0x2000 },
2854 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002855 };
2856
françois romieu4da19632011-01-03 15:07:55 +00002857 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002858
françois romieu4da19632011-01-03 15:07:55 +00002859 rtl_patchphy(tp, 0x14, 1 << 5);
2860 rtl_patchphy(tp, 0x0d, 1 << 5);
2861 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002862}
2863
françois romieu4da19632011-01-03 15:07:55 +00002864static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002865{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002866 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002867 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002868 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002869 { 0x03, 0x802f },
2870 { 0x02, 0x4f02 },
2871 { 0x01, 0x0409 },
2872 { 0x00, 0xf099 },
2873 { 0x04, 0x9800 },
2874 { 0x04, 0x9000 },
2875 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002876 { 0x1f, 0x0002 },
2877 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002878 { 0x06, 0x0761 },
2879 { 0x1f, 0x0003 },
2880 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002881 { 0x1f, 0x0000 }
2882 };
2883
françois romieu4da19632011-01-03 15:07:55 +00002884 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02002885
françois romieu4da19632011-01-03 15:07:55 +00002886 rtl_patchphy(tp, 0x16, 1 << 0);
2887 rtl_patchphy(tp, 0x14, 1 << 5);
2888 rtl_patchphy(tp, 0x0d, 1 << 5);
2889 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002890}
2891
françois romieu4da19632011-01-03 15:07:55 +00002892static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002893{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002894 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002895 { 0x1f, 0x0001 },
2896 { 0x12, 0x2300 },
2897 { 0x1d, 0x3d98 },
2898 { 0x1f, 0x0002 },
2899 { 0x0c, 0x7eb8 },
2900 { 0x06, 0x5461 },
2901 { 0x1f, 0x0003 },
2902 { 0x16, 0x0f0a },
2903 { 0x1f, 0x0000 }
2904 };
2905
françois romieu4da19632011-01-03 15:07:55 +00002906 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02002907
françois romieu4da19632011-01-03 15:07:55 +00002908 rtl_patchphy(tp, 0x16, 1 << 0);
2909 rtl_patchphy(tp, 0x14, 1 << 5);
2910 rtl_patchphy(tp, 0x0d, 1 << 5);
2911 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002912}
2913
françois romieu4da19632011-01-03 15:07:55 +00002914static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002915{
françois romieu4da19632011-01-03 15:07:55 +00002916 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002917}
2918
françois romieubca03d52011-01-03 15:07:31 +00002919static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002920{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002921 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00002922 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02002923 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00002924 { 0x06, 0x4064 },
2925 { 0x07, 0x2863 },
2926 { 0x08, 0x059c },
2927 { 0x09, 0x26b4 },
2928 { 0x0a, 0x6a19 },
2929 { 0x0b, 0xdcc8 },
2930 { 0x10, 0xf06d },
2931 { 0x14, 0x7f68 },
2932 { 0x18, 0x7fd9 },
2933 { 0x1c, 0xf0ff },
2934 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02002935 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00002936 { 0x12, 0xf49f },
2937 { 0x13, 0x070b },
2938 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00002939 { 0x14, 0x94c0 },
2940
2941 /*
2942 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02002943 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00002944 */
Francois Romieu5b538df2008-07-20 16:22:45 +02002945 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00002946 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002947 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002948 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00002949 { 0x06, 0x5561 },
2950
2951 /*
2952 * Can not link to 1Gbps with bad cable
2953 * Decrease SNR threshold form 21.07dB to 19.04dB
2954 */
2955 { 0x1f, 0x0001 },
2956 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00002957
2958 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00002959 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002960 };
2961
françois romieu4da19632011-01-03 15:07:55 +00002962 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02002963
françois romieubca03d52011-01-03 15:07:31 +00002964 /*
2965 * Rx Error Issue
2966 * Fine Tune Switching regulator parameter
2967 */
françois romieu4da19632011-01-03 15:07:55 +00002968 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002969 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2970 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002971
Francois Romieufdf6fc02012-07-06 22:40:38 +02002972 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002973 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002974 { 0x1f, 0x0002 },
2975 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02002976 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002977 { 0x05, 0x8330 },
2978 { 0x06, 0x669a },
2979 { 0x1f, 0x0002 }
2980 };
2981 int val;
2982
françois romieu4da19632011-01-03 15:07:55 +00002983 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00002984
françois romieu4da19632011-01-03 15:07:55 +00002985 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002986
2987 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002988 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002989 0x0065, 0x0066, 0x0067, 0x0068,
2990 0x0069, 0x006a, 0x006b, 0x006c
2991 };
2992 int i;
2993
françois romieu4da19632011-01-03 15:07:55 +00002994 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002995
2996 val &= 0xff00;
2997 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002998 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002999 }
3000 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003001 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003002 { 0x1f, 0x0002 },
3003 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003004 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003005 { 0x05, 0x8330 },
3006 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003007 };
3008
françois romieu4da19632011-01-03 15:07:55 +00003009 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003010 }
3011
françois romieubca03d52011-01-03 15:07:31 +00003012 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00003013 rtl_writephy(tp, 0x1f, 0x0002);
3014 rtl_patchphy(tp, 0x0d, 0x0300);
3015 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00003016
françois romieubca03d52011-01-03 15:07:31 +00003017 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003018 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003019 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3020 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003021
françois romieu4da19632011-01-03 15:07:55 +00003022 rtl_writephy(tp, 0x1f, 0x0005);
3023 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003024
3025 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00003026
françois romieu4da19632011-01-03 15:07:55 +00003027 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003028}
3029
françois romieubca03d52011-01-03 15:07:31 +00003030static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003031{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003032 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003033 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00003034 { 0x1f, 0x0001 },
3035 { 0x06, 0x4064 },
3036 { 0x07, 0x2863 },
3037 { 0x08, 0x059c },
3038 { 0x09, 0x26b4 },
3039 { 0x0a, 0x6a19 },
3040 { 0x0b, 0xdcc8 },
3041 { 0x10, 0xf06d },
3042 { 0x14, 0x7f68 },
3043 { 0x18, 0x7fd9 },
3044 { 0x1c, 0xf0ff },
3045 { 0x1d, 0x3d9c },
3046 { 0x1f, 0x0003 },
3047 { 0x12, 0xf49f },
3048 { 0x13, 0x070b },
3049 { 0x1a, 0x05ad },
3050 { 0x14, 0x94c0 },
3051
françois romieubca03d52011-01-03 15:07:31 +00003052 /*
3053 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003054 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003055 */
françois romieudaf9df62009-10-07 12:44:20 +00003056 { 0x1f, 0x0002 },
3057 { 0x06, 0x5561 },
3058 { 0x1f, 0x0005 },
3059 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003060 { 0x06, 0x5561 },
3061
3062 /*
3063 * Can not link to 1Gbps with bad cable
3064 * Decrease SNR threshold form 21.07dB to 19.04dB
3065 */
3066 { 0x1f, 0x0001 },
3067 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003068
3069 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003070 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003071 };
3072
françois romieu4da19632011-01-03 15:07:55 +00003073 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003074
Francois Romieufdf6fc02012-07-06 22:40:38 +02003075 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003076 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003077 { 0x1f, 0x0002 },
3078 { 0x05, 0x669a },
3079 { 0x1f, 0x0005 },
3080 { 0x05, 0x8330 },
3081 { 0x06, 0x669a },
3082
3083 { 0x1f, 0x0002 }
3084 };
3085 int val;
3086
françois romieu4da19632011-01-03 15:07:55 +00003087 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003088
françois romieu4da19632011-01-03 15:07:55 +00003089 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003090 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003091 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003092 0x0065, 0x0066, 0x0067, 0x0068,
3093 0x0069, 0x006a, 0x006b, 0x006c
3094 };
3095 int i;
3096
françois romieu4da19632011-01-03 15:07:55 +00003097 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003098
3099 val &= 0xff00;
3100 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003101 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003102 }
3103 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003104 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003105 { 0x1f, 0x0002 },
3106 { 0x05, 0x2642 },
3107 { 0x1f, 0x0005 },
3108 { 0x05, 0x8330 },
3109 { 0x06, 0x2642 }
3110 };
3111
françois romieu4da19632011-01-03 15:07:55 +00003112 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003113 }
3114
françois romieubca03d52011-01-03 15:07:31 +00003115 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003116 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003117 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3118 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003119
françois romieubca03d52011-01-03 15:07:31 +00003120 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003121 rtl_writephy(tp, 0x1f, 0x0002);
3122 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003123
françois romieu4da19632011-01-03 15:07:55 +00003124 rtl_writephy(tp, 0x1f, 0x0005);
3125 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003126
3127 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003128
françois romieu4da19632011-01-03 15:07:55 +00003129 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003130}
3131
françois romieu4da19632011-01-03 15:07:55 +00003132static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003133{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003134 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003135 { 0x1f, 0x0002 },
3136 { 0x10, 0x0008 },
3137 { 0x0d, 0x006c },
3138
3139 { 0x1f, 0x0000 },
3140 { 0x0d, 0xf880 },
3141
3142 { 0x1f, 0x0001 },
3143 { 0x17, 0x0cc0 },
3144
3145 { 0x1f, 0x0001 },
3146 { 0x0b, 0xa4d8 },
3147 { 0x09, 0x281c },
3148 { 0x07, 0x2883 },
3149 { 0x0a, 0x6b35 },
3150 { 0x1d, 0x3da4 },
3151 { 0x1c, 0xeffd },
3152 { 0x14, 0x7f52 },
3153 { 0x18, 0x7fc6 },
3154 { 0x08, 0x0601 },
3155 { 0x06, 0x4063 },
3156 { 0x10, 0xf074 },
3157 { 0x1f, 0x0003 },
3158 { 0x13, 0x0789 },
3159 { 0x12, 0xf4bd },
3160 { 0x1a, 0x04fd },
3161 { 0x14, 0x84b0 },
3162 { 0x1f, 0x0000 },
3163 { 0x00, 0x9200 },
3164
3165 { 0x1f, 0x0005 },
3166 { 0x01, 0x0340 },
3167 { 0x1f, 0x0001 },
3168 { 0x04, 0x4000 },
3169 { 0x03, 0x1d21 },
3170 { 0x02, 0x0c32 },
3171 { 0x01, 0x0200 },
3172 { 0x00, 0x5554 },
3173 { 0x04, 0x4800 },
3174 { 0x04, 0x4000 },
3175 { 0x04, 0xf000 },
3176 { 0x03, 0xdf01 },
3177 { 0x02, 0xdf20 },
3178 { 0x01, 0x101a },
3179 { 0x00, 0xa0ff },
3180 { 0x04, 0xf800 },
3181 { 0x04, 0xf000 },
3182 { 0x1f, 0x0000 },
3183
3184 { 0x1f, 0x0007 },
3185 { 0x1e, 0x0023 },
3186 { 0x16, 0x0000 },
3187 { 0x1f, 0x0000 }
3188 };
3189
françois romieu4da19632011-01-03 15:07:55 +00003190 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003191}
3192
françois romieue6de30d2011-01-03 15:08:37 +00003193static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3194{
3195 static const struct phy_reg phy_reg_init[] = {
3196 { 0x1f, 0x0001 },
3197 { 0x17, 0x0cc0 },
3198
3199 { 0x1f, 0x0007 },
3200 { 0x1e, 0x002d },
3201 { 0x18, 0x0040 },
3202 { 0x1f, 0x0000 }
3203 };
3204
3205 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3206 rtl_patchphy(tp, 0x0d, 1 << 5);
3207}
3208
Hayes Wang70090422011-07-06 15:58:06 +08003209static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003210{
3211 static const struct phy_reg phy_reg_init[] = {
3212 /* Enable Delay cap */
3213 { 0x1f, 0x0005 },
3214 { 0x05, 0x8b80 },
3215 { 0x06, 0xc896 },
3216 { 0x1f, 0x0000 },
3217
3218 /* Channel estimation fine tune */
3219 { 0x1f, 0x0001 },
3220 { 0x0b, 0x6c20 },
3221 { 0x07, 0x2872 },
3222 { 0x1c, 0xefff },
3223 { 0x1f, 0x0003 },
3224 { 0x14, 0x6420 },
3225 { 0x1f, 0x0000 },
3226
3227 /* Update PFM & 10M TX idle timer */
3228 { 0x1f, 0x0007 },
3229 { 0x1e, 0x002f },
3230 { 0x15, 0x1919 },
3231 { 0x1f, 0x0000 },
3232
3233 { 0x1f, 0x0007 },
3234 { 0x1e, 0x00ac },
3235 { 0x18, 0x0006 },
3236 { 0x1f, 0x0000 }
3237 };
3238
Francois Romieu15ecd032011-04-27 13:52:22 -07003239 rtl_apply_firmware(tp);
3240
hayeswang01dc7fe2011-03-21 01:50:28 +00003241 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3242
3243 /* DCO enable for 10M IDLE Power */
3244 rtl_writephy(tp, 0x1f, 0x0007);
3245 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003246 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003247 rtl_writephy(tp, 0x1f, 0x0000);
3248
3249 /* For impedance matching */
3250 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003251 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003252 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003253
3254 /* PHY auto speed down */
3255 rtl_writephy(tp, 0x1f, 0x0007);
3256 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003257 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003258 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003259 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003260
3261 rtl_writephy(tp, 0x1f, 0x0005);
3262 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003263 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003264 rtl_writephy(tp, 0x1f, 0x0000);
3265
3266 rtl_writephy(tp, 0x1f, 0x0005);
3267 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003268 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003269 rtl_writephy(tp, 0x1f, 0x0007);
3270 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003271 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003272 rtl_writephy(tp, 0x1f, 0x0006);
3273 rtl_writephy(tp, 0x00, 0x5a00);
3274 rtl_writephy(tp, 0x1f, 0x0000);
3275 rtl_writephy(tp, 0x0d, 0x0007);
3276 rtl_writephy(tp, 0x0e, 0x003c);
3277 rtl_writephy(tp, 0x0d, 0x4007);
3278 rtl_writephy(tp, 0x0e, 0x0000);
3279 rtl_writephy(tp, 0x0d, 0x0000);
3280}
3281
françois romieu9ecb9aa2012-12-07 11:20:21 +00003282static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3283{
3284 const u16 w[] = {
3285 addr[0] | (addr[1] << 8),
3286 addr[2] | (addr[3] << 8),
3287 addr[4] | (addr[5] << 8)
3288 };
3289 const struct exgmac_reg e[] = {
3290 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3291 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3292 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3293 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3294 };
3295
3296 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3297}
3298
Hayes Wang70090422011-07-06 15:58:06 +08003299static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3300{
3301 static const struct phy_reg phy_reg_init[] = {
3302 /* Enable Delay cap */
3303 { 0x1f, 0x0004 },
3304 { 0x1f, 0x0007 },
3305 { 0x1e, 0x00ac },
3306 { 0x18, 0x0006 },
3307 { 0x1f, 0x0002 },
3308 { 0x1f, 0x0000 },
3309 { 0x1f, 0x0000 },
3310
3311 /* Channel estimation fine tune */
3312 { 0x1f, 0x0003 },
3313 { 0x09, 0xa20f },
3314 { 0x1f, 0x0000 },
3315 { 0x1f, 0x0000 },
3316
3317 /* Green Setting */
3318 { 0x1f, 0x0005 },
3319 { 0x05, 0x8b5b },
3320 { 0x06, 0x9222 },
3321 { 0x05, 0x8b6d },
3322 { 0x06, 0x8000 },
3323 { 0x05, 0x8b76 },
3324 { 0x06, 0x8000 },
3325 { 0x1f, 0x0000 }
3326 };
3327
3328 rtl_apply_firmware(tp);
3329
3330 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3331
3332 /* For 4-corner performance improve */
3333 rtl_writephy(tp, 0x1f, 0x0005);
3334 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003335 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003336 rtl_writephy(tp, 0x1f, 0x0000);
3337
3338 /* PHY auto speed down */
3339 rtl_writephy(tp, 0x1f, 0x0004);
3340 rtl_writephy(tp, 0x1f, 0x0007);
3341 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003342 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003343 rtl_writephy(tp, 0x1f, 0x0002);
3344 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003345 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003346
3347 /* improve 10M EEE waveform */
3348 rtl_writephy(tp, 0x1f, 0x0005);
3349 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003350 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003351 rtl_writephy(tp, 0x1f, 0x0000);
3352
3353 /* Improve 2-pair detection performance */
3354 rtl_writephy(tp, 0x1f, 0x0005);
3355 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003356 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003357 rtl_writephy(tp, 0x1f, 0x0000);
3358
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003359 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003360 rtl_enable_eee(tp);
Hayes Wang70090422011-07-06 15:58:06 +08003361
3362 /* Green feature */
3363 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003364 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3365 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003366 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003367 rtl_writephy(tp, 0x1f, 0x0005);
3368 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3369 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003370
françois romieu9ecb9aa2012-12-07 11:20:21 +00003371 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3372 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003373}
3374
Hayes Wang5f886e02012-03-30 14:33:03 +08003375static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3376{
3377 /* For 4-corner performance improve */
3378 rtl_writephy(tp, 0x1f, 0x0005);
3379 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003380 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003381 rtl_writephy(tp, 0x1f, 0x0000);
3382
3383 /* PHY auto speed down */
3384 rtl_writephy(tp, 0x1f, 0x0007);
3385 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003386 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003387 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003388 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003389
3390 /* Improve 10M EEE waveform */
3391 rtl_writephy(tp, 0x1f, 0x0005);
3392 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003393 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003394 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003395
3396 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003397 rtl_enable_eee(tp);
Hayes Wang5f886e02012-03-30 14:33:03 +08003398}
3399
Hayes Wangc2218922011-09-06 16:55:18 +08003400static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3401{
3402 static const struct phy_reg phy_reg_init[] = {
3403 /* Channel estimation fine tune */
3404 { 0x1f, 0x0003 },
3405 { 0x09, 0xa20f },
3406 { 0x1f, 0x0000 },
3407
3408 /* Modify green table for giga & fnet */
3409 { 0x1f, 0x0005 },
3410 { 0x05, 0x8b55 },
3411 { 0x06, 0x0000 },
3412 { 0x05, 0x8b5e },
3413 { 0x06, 0x0000 },
3414 { 0x05, 0x8b67 },
3415 { 0x06, 0x0000 },
3416 { 0x05, 0x8b70 },
3417 { 0x06, 0x0000 },
3418 { 0x1f, 0x0000 },
3419 { 0x1f, 0x0007 },
3420 { 0x1e, 0x0078 },
3421 { 0x17, 0x0000 },
3422 { 0x19, 0x00fb },
3423 { 0x1f, 0x0000 },
3424
3425 /* Modify green table for 10M */
3426 { 0x1f, 0x0005 },
3427 { 0x05, 0x8b79 },
3428 { 0x06, 0xaa00 },
3429 { 0x1f, 0x0000 },
3430
3431 /* Disable hiimpedance detection (RTCT) */
3432 { 0x1f, 0x0003 },
3433 { 0x01, 0x328a },
3434 { 0x1f, 0x0000 }
3435 };
3436
3437 rtl_apply_firmware(tp);
3438
3439 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3440
Hayes Wang5f886e02012-03-30 14:33:03 +08003441 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003442
3443 /* Improve 2-pair detection performance */
3444 rtl_writephy(tp, 0x1f, 0x0005);
3445 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003446 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003447 rtl_writephy(tp, 0x1f, 0x0000);
3448}
3449
3450static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3451{
3452 rtl_apply_firmware(tp);
3453
Hayes Wang5f886e02012-03-30 14:33:03 +08003454 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003455}
3456
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003457static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3458{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003459 static const struct phy_reg phy_reg_init[] = {
3460 /* Channel estimation fine tune */
3461 { 0x1f, 0x0003 },
3462 { 0x09, 0xa20f },
3463 { 0x1f, 0x0000 },
3464
3465 /* Modify green table for giga & fnet */
3466 { 0x1f, 0x0005 },
3467 { 0x05, 0x8b55 },
3468 { 0x06, 0x0000 },
3469 { 0x05, 0x8b5e },
3470 { 0x06, 0x0000 },
3471 { 0x05, 0x8b67 },
3472 { 0x06, 0x0000 },
3473 { 0x05, 0x8b70 },
3474 { 0x06, 0x0000 },
3475 { 0x1f, 0x0000 },
3476 { 0x1f, 0x0007 },
3477 { 0x1e, 0x0078 },
3478 { 0x17, 0x0000 },
3479 { 0x19, 0x00aa },
3480 { 0x1f, 0x0000 },
3481
3482 /* Modify green table for 10M */
3483 { 0x1f, 0x0005 },
3484 { 0x05, 0x8b79 },
3485 { 0x06, 0xaa00 },
3486 { 0x1f, 0x0000 },
3487
3488 /* Disable hiimpedance detection (RTCT) */
3489 { 0x1f, 0x0003 },
3490 { 0x01, 0x328a },
3491 { 0x1f, 0x0000 }
3492 };
3493
3494
3495 rtl_apply_firmware(tp);
3496
3497 rtl8168f_hw_phy_config(tp);
3498
3499 /* Improve 2-pair detection performance */
3500 rtl_writephy(tp, 0x1f, 0x0005);
3501 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003502 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003503 rtl_writephy(tp, 0x1f, 0x0000);
3504
3505 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3506
3507 /* Modify green table for giga */
3508 rtl_writephy(tp, 0x1f, 0x0005);
3509 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003510 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003511 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003512 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003513 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003514 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003515 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003516 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003517 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003518 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003519 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003520 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003521 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003522 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003523 rtl_writephy(tp, 0x1f, 0x0000);
3524
3525 /* uc same-seed solution */
3526 rtl_writephy(tp, 0x1f, 0x0005);
3527 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003528 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003529 rtl_writephy(tp, 0x1f, 0x0000);
3530
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003531 /* Green feature */
3532 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003533 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3534 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003535 rtl_writephy(tp, 0x1f, 0x0000);
3536}
3537
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003538static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
3539{
3540 phy_write(tp->phydev, 0x1f, 0x0a43);
3541 phy_clear_bits(tp->phydev, 0x10, BIT(2));
3542}
3543
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003544static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
3545{
3546 struct phy_device *phydev = tp->phydev;
3547
3548 phy_write(phydev, 0x1f, 0x0bcc);
3549 phy_clear_bits(phydev, 0x14, BIT(8));
3550
3551 phy_write(phydev, 0x1f, 0x0a44);
3552 phy_set_bits(phydev, 0x11, BIT(7) | BIT(6));
3553
3554 phy_write(phydev, 0x1f, 0x0a43);
3555 phy_write(phydev, 0x13, 0x8084);
3556 phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
3557 phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));
3558
3559 phy_write(phydev, 0x1f, 0x0000);
3560}
3561
Hayes Wangc5583862012-07-02 17:23:22 +08003562static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3563{
Hayes Wangc5583862012-07-02 17:23:22 +08003564 rtl_apply_firmware(tp);
3565
hayeswang41f44d12013-04-01 22:23:36 +00003566 rtl_writephy(tp, 0x1f, 0x0a46);
3567 if (rtl_readphy(tp, 0x10) & 0x0100) {
3568 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003569 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003570 } else {
3571 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003572 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003573 }
Hayes Wangc5583862012-07-02 17:23:22 +08003574
hayeswang41f44d12013-04-01 22:23:36 +00003575 rtl_writephy(tp, 0x1f, 0x0a46);
3576 if (rtl_readphy(tp, 0x13) & 0x0100) {
3577 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003578 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003579 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003580 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003581 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003582 }
Hayes Wangc5583862012-07-02 17:23:22 +08003583
hayeswang41f44d12013-04-01 22:23:36 +00003584 /* Enable PHY auto speed down */
3585 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003586 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003587
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003588 rtl8168g_phy_adjust_10m_aldps(tp);
hayeswangfe7524c2013-04-01 22:23:37 +00003589
hayeswang41f44d12013-04-01 22:23:36 +00003590 /* EEE auto-fallback function */
3591 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003592 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003593
hayeswang41f44d12013-04-01 22:23:36 +00003594 /* Enable UC LPF tune function */
3595 rtl_writephy(tp, 0x1f, 0x0a43);
3596 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003597 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003598
3599 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003600 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003601
hayeswangfe7524c2013-04-01 22:23:37 +00003602 /* Improve SWR Efficiency */
3603 rtl_writephy(tp, 0x1f, 0x0bcd);
3604 rtl_writephy(tp, 0x14, 0x5065);
3605 rtl_writephy(tp, 0x14, 0xd065);
3606 rtl_writephy(tp, 0x1f, 0x0bc8);
3607 rtl_writephy(tp, 0x11, 0x5655);
3608 rtl_writephy(tp, 0x1f, 0x0bcd);
3609 rtl_writephy(tp, 0x14, 0x1065);
3610 rtl_writephy(tp, 0x14, 0x9065);
3611 rtl_writephy(tp, 0x14, 0x1065);
3612
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003613 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003614 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003615 rtl_enable_eee(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08003616}
3617
hayeswang57538c42013-04-01 22:23:40 +00003618static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3619{
3620 rtl_apply_firmware(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003621 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003622 rtl_enable_eee(tp);
hayeswang57538c42013-04-01 22:23:40 +00003623}
3624
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003625static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3626{
3627 u16 dout_tapbin;
3628 u32 data;
3629
3630 rtl_apply_firmware(tp);
3631
3632 /* CHN EST parameters adjust - giga master */
3633 rtl_writephy(tp, 0x1f, 0x0a43);
3634 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003635 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003636 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003637 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003638 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003639 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003640 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003641 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003642 rtl_writephy(tp, 0x1f, 0x0000);
3643
3644 /* CHN EST parameters adjust - giga slave */
3645 rtl_writephy(tp, 0x1f, 0x0a43);
3646 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003647 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003648 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003649 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003650 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003651 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003652 rtl_writephy(tp, 0x1f, 0x0000);
3653
3654 /* CHN EST parameters adjust - fnet */
3655 rtl_writephy(tp, 0x1f, 0x0a43);
3656 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003657 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003658 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003659 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003660 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003661 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003662 rtl_writephy(tp, 0x1f, 0x0000);
3663
3664 /* enable R-tune & PGA-retune function */
3665 dout_tapbin = 0;
3666 rtl_writephy(tp, 0x1f, 0x0a46);
3667 data = rtl_readphy(tp, 0x13);
3668 data &= 3;
3669 data <<= 2;
3670 dout_tapbin |= data;
3671 data = rtl_readphy(tp, 0x12);
3672 data &= 0xc000;
3673 data >>= 14;
3674 dout_tapbin |= data;
3675 dout_tapbin = ~(dout_tapbin^0x08);
3676 dout_tapbin <<= 12;
3677 dout_tapbin &= 0xf000;
3678 rtl_writephy(tp, 0x1f, 0x0a43);
3679 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003680 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003681 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003682 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003683 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003684 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003685 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003686 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003687
3688 rtl_writephy(tp, 0x1f, 0x0a43);
3689 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003690 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003691 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003692 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003693 rtl_writephy(tp, 0x1f, 0x0000);
3694
3695 /* enable GPHY 10M */
3696 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003697 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003698 rtl_writephy(tp, 0x1f, 0x0000);
3699
3700 /* SAR ADC performance */
3701 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003702 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003703 rtl_writephy(tp, 0x1f, 0x0000);
3704
3705 rtl_writephy(tp, 0x1f, 0x0a43);
3706 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003707 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003708 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003709 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003710 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003711 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003712 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003713 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003714 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003715 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003716 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003717 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003718 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003719 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003720 rtl_writephy(tp, 0x1f, 0x0000);
3721
3722 /* disable phy pfm mode */
3723 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003724 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003725 rtl_writephy(tp, 0x1f, 0x0000);
3726
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003727 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003728 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003729 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003730}
3731
3732static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3733{
3734 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3735 u16 rlen;
3736 u32 data;
3737
3738 rtl_apply_firmware(tp);
3739
3740 /* CHIN EST parameter update */
3741 rtl_writephy(tp, 0x1f, 0x0a43);
3742 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003743 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003744 rtl_writephy(tp, 0x1f, 0x0000);
3745
3746 /* enable R-tune & PGA-retune function */
3747 rtl_writephy(tp, 0x1f, 0x0a43);
3748 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003749 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003750 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003751 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003752 rtl_writephy(tp, 0x1f, 0x0000);
3753
3754 /* enable GPHY 10M */
3755 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003756 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003757 rtl_writephy(tp, 0x1f, 0x0000);
3758
3759 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3760 data = r8168_mac_ocp_read(tp, 0xdd02);
3761 ioffset_p3 = ((data & 0x80)>>7);
3762 ioffset_p3 <<= 3;
3763
3764 data = r8168_mac_ocp_read(tp, 0xdd00);
3765 ioffset_p3 |= ((data & (0xe000))>>13);
3766 ioffset_p2 = ((data & (0x1e00))>>9);
3767 ioffset_p1 = ((data & (0x01e0))>>5);
3768 ioffset_p0 = ((data & 0x0010)>>4);
3769 ioffset_p0 <<= 3;
3770 ioffset_p0 |= (data & (0x07));
3771 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3772
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003773 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003774 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003775 rtl_writephy(tp, 0x1f, 0x0bcf);
3776 rtl_writephy(tp, 0x16, data);
3777 rtl_writephy(tp, 0x1f, 0x0000);
3778 }
3779
3780 /* Modify rlen (TX LPF corner frequency) level */
3781 rtl_writephy(tp, 0x1f, 0x0bcd);
3782 data = rtl_readphy(tp, 0x16);
3783 data &= 0x000f;
3784 rlen = 0;
3785 if (data > 3)
3786 rlen = data - 3;
3787 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3788 rtl_writephy(tp, 0x17, data);
3789 rtl_writephy(tp, 0x1f, 0x0bcd);
3790 rtl_writephy(tp, 0x1f, 0x0000);
3791
3792 /* disable phy pfm mode */
3793 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003794 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003795 rtl_writephy(tp, 0x1f, 0x0000);
3796
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003797 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003798 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003799 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003800}
3801
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003802static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3803{
3804 /* Enable PHY auto speed down */
3805 rtl_writephy(tp, 0x1f, 0x0a44);
3806 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3807 rtl_writephy(tp, 0x1f, 0x0000);
3808
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003809 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003810
3811 /* Enable EEE auto-fallback function */
3812 rtl_writephy(tp, 0x1f, 0x0a4b);
3813 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3814 rtl_writephy(tp, 0x1f, 0x0000);
3815
3816 /* Enable UC LPF tune function */
3817 rtl_writephy(tp, 0x1f, 0x0a43);
3818 rtl_writephy(tp, 0x13, 0x8012);
3819 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3820 rtl_writephy(tp, 0x1f, 0x0000);
3821
3822 /* set rg_sel_sdm_rate */
3823 rtl_writephy(tp, 0x1f, 0x0c42);
3824 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3825 rtl_writephy(tp, 0x1f, 0x0000);
3826
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003827 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003828 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003829 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003830}
3831
3832static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3833{
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003834 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003835
3836 /* Enable UC LPF tune function */
3837 rtl_writephy(tp, 0x1f, 0x0a43);
3838 rtl_writephy(tp, 0x13, 0x8012);
3839 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3840 rtl_writephy(tp, 0x1f, 0x0000);
3841
3842 /* Set rg_sel_sdm_rate */
3843 rtl_writephy(tp, 0x1f, 0x0c42);
3844 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3845 rtl_writephy(tp, 0x1f, 0x0000);
3846
3847 /* Channel estimation parameters */
3848 rtl_writephy(tp, 0x1f, 0x0a43);
3849 rtl_writephy(tp, 0x13, 0x80f3);
3850 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3851 rtl_writephy(tp, 0x13, 0x80f0);
3852 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3853 rtl_writephy(tp, 0x13, 0x80ef);
3854 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3855 rtl_writephy(tp, 0x13, 0x80f6);
3856 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3857 rtl_writephy(tp, 0x13, 0x80ec);
3858 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3859 rtl_writephy(tp, 0x13, 0x80ed);
3860 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3861 rtl_writephy(tp, 0x13, 0x80f2);
3862 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3863 rtl_writephy(tp, 0x13, 0x80f4);
3864 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3865 rtl_writephy(tp, 0x1f, 0x0a43);
3866 rtl_writephy(tp, 0x13, 0x8110);
3867 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3868 rtl_writephy(tp, 0x13, 0x810f);
3869 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3870 rtl_writephy(tp, 0x13, 0x8111);
3871 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3872 rtl_writephy(tp, 0x13, 0x8113);
3873 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3874 rtl_writephy(tp, 0x13, 0x8115);
3875 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3876 rtl_writephy(tp, 0x13, 0x810e);
3877 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3878 rtl_writephy(tp, 0x13, 0x810c);
3879 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3880 rtl_writephy(tp, 0x13, 0x810b);
3881 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3882 rtl_writephy(tp, 0x1f, 0x0a43);
3883 rtl_writephy(tp, 0x13, 0x80d1);
3884 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3885 rtl_writephy(tp, 0x13, 0x80cd);
3886 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3887 rtl_writephy(tp, 0x13, 0x80d3);
3888 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3889 rtl_writephy(tp, 0x13, 0x80d5);
3890 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3891 rtl_writephy(tp, 0x13, 0x80d7);
3892 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3893
3894 /* Force PWM-mode */
3895 rtl_writephy(tp, 0x1f, 0x0bcd);
3896 rtl_writephy(tp, 0x14, 0x5065);
3897 rtl_writephy(tp, 0x14, 0xd065);
3898 rtl_writephy(tp, 0x1f, 0x0bc8);
3899 rtl_writephy(tp, 0x12, 0x00ed);
3900 rtl_writephy(tp, 0x1f, 0x0bcd);
3901 rtl_writephy(tp, 0x14, 0x1065);
3902 rtl_writephy(tp, 0x14, 0x9065);
3903 rtl_writephy(tp, 0x14, 0x1065);
3904 rtl_writephy(tp, 0x1f, 0x0000);
3905
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003906 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003907 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003908 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003909}
3910
françois romieu4da19632011-01-03 15:07:55 +00003911static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003912{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003913 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003914 { 0x1f, 0x0003 },
3915 { 0x08, 0x441d },
3916 { 0x01, 0x9100 },
3917 { 0x1f, 0x0000 }
3918 };
3919
françois romieu4da19632011-01-03 15:07:55 +00003920 rtl_writephy(tp, 0x1f, 0x0000);
3921 rtl_patchphy(tp, 0x11, 1 << 12);
3922 rtl_patchphy(tp, 0x19, 1 << 13);
3923 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003924
françois romieu4da19632011-01-03 15:07:55 +00003925 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02003926}
3927
Hayes Wang5a5e4442011-02-22 17:26:21 +08003928static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3929{
3930 static const struct phy_reg phy_reg_init[] = {
3931 { 0x1f, 0x0005 },
3932 { 0x1a, 0x0000 },
3933 { 0x1f, 0x0000 },
3934
3935 { 0x1f, 0x0004 },
3936 { 0x1c, 0x0000 },
3937 { 0x1f, 0x0000 },
3938
3939 { 0x1f, 0x0001 },
3940 { 0x15, 0x7701 },
3941 { 0x1f, 0x0000 }
3942 };
3943
3944 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003945 rtl_writephy(tp, 0x1f, 0x0000);
3946 rtl_writephy(tp, 0x18, 0x0310);
3947 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003948
François Romieu953a12c2011-04-24 17:38:48 +02003949 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003950
3951 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3952}
3953
Hayes Wang7e18dca2012-03-30 14:33:02 +08003954static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3955{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003956 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003957 rtl_writephy(tp, 0x1f, 0x0000);
3958 rtl_writephy(tp, 0x18, 0x0310);
3959 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003960
3961 rtl_apply_firmware(tp);
3962
3963 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02003964 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003965 rtl_writephy(tp, 0x1f, 0x0004);
3966 rtl_writephy(tp, 0x10, 0x401f);
3967 rtl_writephy(tp, 0x19, 0x7030);
3968 rtl_writephy(tp, 0x1f, 0x0000);
3969}
3970
Hayes Wang5598bfe2012-07-02 17:23:21 +08003971static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3972{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003973 static const struct phy_reg phy_reg_init[] = {
3974 { 0x1f, 0x0004 },
3975 { 0x10, 0xc07f },
3976 { 0x19, 0x7030 },
3977 { 0x1f, 0x0000 }
3978 };
3979
3980 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003981 rtl_writephy(tp, 0x1f, 0x0000);
3982 rtl_writephy(tp, 0x18, 0x0310);
3983 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003984
3985 rtl_apply_firmware(tp);
3986
Francois Romieufdf6fc02012-07-06 22:40:38 +02003987 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003988 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3989
Francois Romieufdf6fc02012-07-06 22:40:38 +02003990 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003991}
3992
Francois Romieu5615d9f2007-08-17 17:50:46 +02003993static void rtl_hw_phy_config(struct net_device *dev)
3994{
3995 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003996
Francois Romieu5615d9f2007-08-17 17:50:46 +02003997 switch (tp->mac_version) {
3998 case RTL_GIGA_MAC_VER_01:
3999 break;
4000 case RTL_GIGA_MAC_VER_02:
4001 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00004002 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004003 break;
4004 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00004005 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004006 break;
françois romieu2e9558562009-08-10 19:44:19 +00004007 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00004008 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00004009 break;
françois romieu8c7006a2009-08-10 19:43:29 +00004010 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00004011 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00004012 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02004013 case RTL_GIGA_MAC_VER_07:
4014 case RTL_GIGA_MAC_VER_08:
4015 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00004016 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004017 break;
Francois Romieu236b8082008-05-30 16:11:48 +02004018 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00004019 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004020 break;
4021 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00004022 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004023 break;
4024 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004025 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004026 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004027 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004028 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004029 break;
4030 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004031 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004032 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004033 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004034 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004035 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004036 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004037 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004038 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004039 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004040 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004041 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004042 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004043 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004044 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004045 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004046 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004047 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004048 break;
4049 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004050 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004051 break;
4052 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004053 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004054 break;
françois romieue6de30d2011-01-03 15:08:37 +00004055 case RTL_GIGA_MAC_VER_28:
4056 rtl8168d_4_hw_phy_config(tp);
4057 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004058 case RTL_GIGA_MAC_VER_29:
4059 case RTL_GIGA_MAC_VER_30:
4060 rtl8105e_hw_phy_config(tp);
4061 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004062 case RTL_GIGA_MAC_VER_31:
4063 /* None. */
4064 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004065 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004066 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004067 rtl8168e_1_hw_phy_config(tp);
4068 break;
4069 case RTL_GIGA_MAC_VER_34:
4070 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004071 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004072 case RTL_GIGA_MAC_VER_35:
4073 rtl8168f_1_hw_phy_config(tp);
4074 break;
4075 case RTL_GIGA_MAC_VER_36:
4076 rtl8168f_2_hw_phy_config(tp);
4077 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004078
Hayes Wang7e18dca2012-03-30 14:33:02 +08004079 case RTL_GIGA_MAC_VER_37:
4080 rtl8402_hw_phy_config(tp);
4081 break;
4082
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004083 case RTL_GIGA_MAC_VER_38:
4084 rtl8411_hw_phy_config(tp);
4085 break;
4086
Hayes Wang5598bfe2012-07-02 17:23:21 +08004087 case RTL_GIGA_MAC_VER_39:
4088 rtl8106e_hw_phy_config(tp);
4089 break;
4090
Hayes Wangc5583862012-07-02 17:23:22 +08004091 case RTL_GIGA_MAC_VER_40:
4092 rtl8168g_1_hw_phy_config(tp);
4093 break;
hayeswang57538c42013-04-01 22:23:40 +00004094 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004095 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004096 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004097 rtl8168g_2_hw_phy_config(tp);
4098 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004099 case RTL_GIGA_MAC_VER_45:
4100 case RTL_GIGA_MAC_VER_47:
4101 rtl8168h_1_hw_phy_config(tp);
4102 break;
4103 case RTL_GIGA_MAC_VER_46:
4104 case RTL_GIGA_MAC_VER_48:
4105 rtl8168h_2_hw_phy_config(tp);
4106 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004107
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004108 case RTL_GIGA_MAC_VER_49:
4109 rtl8168ep_1_hw_phy_config(tp);
4110 break;
4111 case RTL_GIGA_MAC_VER_50:
4112 case RTL_GIGA_MAC_VER_51:
4113 rtl8168ep_2_hw_phy_config(tp);
4114 break;
4115
Hayes Wangc5583862012-07-02 17:23:22 +08004116 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004117 default:
4118 break;
4119 }
4120}
4121
Francois Romieuda78dbf2012-01-26 14:18:23 +01004122static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4123{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004124 if (!test_and_set_bit(flag, tp->wk.flags))
4125 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004126}
4127
David S. Miller8decf862011-09-22 03:23:13 -04004128static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4129{
David S. Miller8decf862011-09-22 03:23:13 -04004130 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Heiner Kallweite3972862018-06-29 08:07:04 +02004131 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004132}
4133
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004134static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004135{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004136 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004137
Marcus Sundberg773328942008-07-10 21:28:08 +02004138 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit7a67e112018-09-19 22:00:24 +02004139 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4140 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004141 netif_dbg(tp, drv, dev,
4142 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004143 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004144 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004145
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004146 /* We may have called phy_speed_down before */
Heiner Kallweit703732f2019-01-19 22:07:05 +01004147 phy_speed_up(tp->phydev);
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004148
Heiner Kallweit703732f2019-01-19 22:07:05 +01004149 genphy_soft_reset(tp->phydev);
Heiner Kallweit10bc6a62018-09-20 22:47:09 +02004150
Alex Xu (Hello71)9003b362018-09-30 11:06:39 -04004151 /* It was reported that several chips end up with 10MBit/Half on a
Heiner Kallweit10bc6a62018-09-20 22:47:09 +02004152 * 1GBit link after resuming from S3. For whatever reason the PHY on
Alex Xu (Hello71)9003b362018-09-30 11:06:39 -04004153 * these chips doesn't properly start a renegotiation when soft-reset.
Heiner Kallweit10bc6a62018-09-20 22:47:09 +02004154 * Explicitly requesting a renegotiation fixes this.
4155 */
Heiner Kallweit703732f2019-01-19 22:07:05 +01004156 if (tp->phydev->autoneg == AUTONEG_ENABLE)
4157 phy_restart_aneg(tp->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004158}
4159
Francois Romieu773d2022007-01-31 23:47:43 +01004160static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4161{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004162 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004163
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004164 rtl_unlock_config_regs(tp);
françois romieu908ba2bf2010-04-26 11:42:58 +00004165
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004166 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4167 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00004168
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004169 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4170 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00004171
françois romieu9ecb9aa2012-12-07 11:20:21 +00004172 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4173 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004174
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004175 rtl_lock_config_regs(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004176
Francois Romieuda78dbf2012-01-26 14:18:23 +01004177 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004178}
4179
4180static int rtl_set_mac_address(struct net_device *dev, void *p)
4181{
4182 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004183 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004184 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004185
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004186 ret = eth_mac_addr(dev, p);
4187 if (ret)
4188 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004189
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004190 pm_runtime_get_noresume(d);
4191
4192 if (pm_runtime_active(d))
4193 rtl_rar_set(tp, dev->dev_addr);
4194
4195 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004196
4197 return 0;
4198}
4199
Heiner Kallweite3972862018-06-29 08:07:04 +02004200static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004201{
Heiner Kallweit703732f2019-01-19 22:07:05 +01004202 struct rtl8169_private *tp = netdev_priv(dev);
4203
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004204 if (!netif_running(dev))
4205 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004206
Heiner Kallweit703732f2019-01-19 22:07:05 +01004207 return phy_mii_ioctl(tp->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004208}
4209
Bill Pembertonbaf63292012-12-03 09:23:28 -05004210static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004211{
4212 struct mdio_ops *ops = &tp->mdio_ops;
4213
4214 switch (tp->mac_version) {
4215 case RTL_GIGA_MAC_VER_27:
4216 ops->write = r8168dp_1_mdio_write;
4217 ops->read = r8168dp_1_mdio_read;
4218 break;
françois romieue6de30d2011-01-03 15:08:37 +00004219 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004220 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004221 ops->write = r8168dp_2_mdio_write;
4222 ops->read = r8168dp_2_mdio_read;
4223 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004224 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004225 ops->write = r8168g_mdio_write;
4226 ops->read = r8168g_mdio_read;
4227 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004228 default:
4229 ops->write = r8169_mdio_write;
4230 ops->read = r8169_mdio_read;
4231 break;
4232 }
4233}
4234
David S. Miller1805b2f2011-10-24 18:18:09 -04004235static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4236{
David S. Miller1805b2f2011-10-24 18:18:09 -04004237 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004238 case RTL_GIGA_MAC_VER_25:
4239 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004240 case RTL_GIGA_MAC_VER_29:
4241 case RTL_GIGA_MAC_VER_30:
4242 case RTL_GIGA_MAC_VER_32:
4243 case RTL_GIGA_MAC_VER_33:
4244 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004245 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004246 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004247 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4248 break;
4249 default:
4250 break;
4251 }
4252}
4253
françois romieu065c27c2011-01-03 15:08:12 +00004254static void r8168_pll_power_down(struct rtl8169_private *tp)
4255{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004256 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004257 return;
4258
hayeswang01dc7fe2011-03-21 01:50:28 +00004259 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4260 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004261 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004262
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01004263 if (device_may_wakeup(tp_to_dev(tp))) {
4264 phy_speed_down(tp->phydev, false);
4265 rtl_wol_suspend_quirk(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004266 return;
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01004267 }
françois romieu065c27c2011-01-03 15:08:12 +00004268
françois romieu065c27c2011-01-03 15:08:12 +00004269 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004270 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004271 case RTL_GIGA_MAC_VER_37:
4272 case RTL_GIGA_MAC_VER_39:
4273 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004274 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004275 case RTL_GIGA_MAC_VER_45:
4276 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004277 case RTL_GIGA_MAC_VER_47:
4278 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004279 case RTL_GIGA_MAC_VER_50:
4280 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004281 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004282 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004283 case RTL_GIGA_MAC_VER_40:
4284 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004285 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004286 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004287 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004288 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004289 break;
françois romieu065c27c2011-01-03 15:08:12 +00004290 }
4291}
4292
4293static void r8168_pll_power_up(struct rtl8169_private *tp)
4294{
françois romieu065c27c2011-01-03 15:08:12 +00004295 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004296 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004297 case RTL_GIGA_MAC_VER_37:
4298 case RTL_GIGA_MAC_VER_39:
4299 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004300 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004301 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004302 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004303 case RTL_GIGA_MAC_VER_45:
4304 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004305 case RTL_GIGA_MAC_VER_47:
4306 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004307 case RTL_GIGA_MAC_VER_50:
4308 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004309 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004310 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004311 case RTL_GIGA_MAC_VER_40:
4312 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004313 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004314 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004315 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004316 0x00000000, ERIAR_EXGMAC);
4317 break;
françois romieu065c27c2011-01-03 15:08:12 +00004318 }
4319
Heiner Kallweit703732f2019-01-19 22:07:05 +01004320 phy_resume(tp->phydev);
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004321 /* give MAC/PHY some time to resume */
4322 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004323}
4324
françois romieu065c27c2011-01-03 15:08:12 +00004325static void rtl_pll_power_down(struct rtl8169_private *tp)
4326{
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004327 switch (tp->mac_version) {
4328 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4329 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
4330 break;
4331 default:
4332 r8168_pll_power_down(tp);
4333 }
françois romieu065c27c2011-01-03 15:08:12 +00004334}
4335
4336static void rtl_pll_power_up(struct rtl8169_private *tp)
4337{
françois romieu065c27c2011-01-03 15:08:12 +00004338 switch (tp->mac_version) {
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004339 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4340 case RTL_GIGA_MAC_VER_13 ... RTL_GIGA_MAC_VER_15:
françois romieu065c27c2011-01-03 15:08:12 +00004341 break;
françois romieu065c27c2011-01-03 15:08:12 +00004342 default:
Heiner Kallweit4f447d22018-05-02 21:39:47 +02004343 r8168_pll_power_up(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004344 }
4345}
4346
Hayes Wange542a222011-07-06 15:58:04 +08004347static void rtl_init_rxcfg(struct rtl8169_private *tp)
4348{
Hayes Wange542a222011-07-06 15:58:04 +08004349 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004350 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
4351 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004352 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004353 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004354 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
Maciej S. Szmigiero511cfd52018-10-11 16:02:10 +02004355 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
4356 case RTL_GIGA_MAC_VER_38:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004357 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004358 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004359 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004360 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004361 break;
Hayes Wange542a222011-07-06 15:58:04 +08004362 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004363 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004364 break;
4365 }
4366}
4367
Hayes Wang92fc43b2011-07-06 15:58:03 +08004368static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4369{
Timo Teräs9fba0812013-01-15 21:01:24 +00004370 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004371}
4372
Francois Romieud58d46b2011-05-03 16:38:29 +02004373static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4374{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004375 if (tp->jumbo_ops.enable) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004376 rtl_unlock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004377 tp->jumbo_ops.enable(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004378 rtl_lock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004379 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004380}
4381
4382static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4383{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004384 if (tp->jumbo_ops.disable) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004385 rtl_unlock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004386 tp->jumbo_ops.disable(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004387 rtl_lock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004388 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004389}
4390
4391static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4392{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004393 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4394 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004395 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004396}
4397
4398static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4399{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004400 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4401 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004402 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004403}
4404
4405static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4406{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004407 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004408}
4409
4410static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4411{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004412 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004413}
4414
4415static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4416{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004417 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4418 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4419 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004420 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004421}
4422
4423static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4424{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004425 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4426 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4427 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004428 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004429}
4430
4431static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4432{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004433 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004434 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004435}
4436
4437static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4438{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004439 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004440 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004441}
4442
4443static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4444{
Francois Romieud58d46b2011-05-03 16:38:29 +02004445 r8168b_0_hw_jumbo_enable(tp);
4446
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004447 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004448}
4449
4450static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4451{
Francois Romieud58d46b2011-05-03 16:38:29 +02004452 r8168b_0_hw_jumbo_disable(tp);
4453
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004454 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004455}
4456
Bill Pembertonbaf63292012-12-03 09:23:28 -05004457static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004458{
4459 struct jumbo_ops *ops = &tp->jumbo_ops;
4460
4461 switch (tp->mac_version) {
4462 case RTL_GIGA_MAC_VER_11:
4463 ops->disable = r8168b_0_hw_jumbo_disable;
4464 ops->enable = r8168b_0_hw_jumbo_enable;
4465 break;
4466 case RTL_GIGA_MAC_VER_12:
4467 case RTL_GIGA_MAC_VER_17:
4468 ops->disable = r8168b_1_hw_jumbo_disable;
4469 ops->enable = r8168b_1_hw_jumbo_enable;
4470 break;
4471 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4472 case RTL_GIGA_MAC_VER_19:
4473 case RTL_GIGA_MAC_VER_20:
4474 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4475 case RTL_GIGA_MAC_VER_22:
4476 case RTL_GIGA_MAC_VER_23:
4477 case RTL_GIGA_MAC_VER_24:
4478 case RTL_GIGA_MAC_VER_25:
4479 case RTL_GIGA_MAC_VER_26:
4480 ops->disable = r8168c_hw_jumbo_disable;
4481 ops->enable = r8168c_hw_jumbo_enable;
4482 break;
4483 case RTL_GIGA_MAC_VER_27:
4484 case RTL_GIGA_MAC_VER_28:
4485 ops->disable = r8168dp_hw_jumbo_disable;
4486 ops->enable = r8168dp_hw_jumbo_enable;
4487 break;
4488 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4489 case RTL_GIGA_MAC_VER_32:
4490 case RTL_GIGA_MAC_VER_33:
4491 case RTL_GIGA_MAC_VER_34:
4492 ops->disable = r8168e_hw_jumbo_disable;
4493 ops->enable = r8168e_hw_jumbo_enable;
4494 break;
4495
4496 /*
4497 * No action needed for jumbo frames with 8169.
4498 * No jumbo for 810x at all.
4499 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004500 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004501 default:
4502 ops->disable = NULL;
4503 ops->enable = NULL;
4504 break;
4505 }
4506}
4507
Francois Romieuffc46952012-07-06 14:19:23 +02004508DECLARE_RTL_COND(rtl_chipcmd_cond)
4509{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004510 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004511}
4512
Francois Romieu6f43adc2011-04-29 15:05:51 +02004513static void rtl_hw_reset(struct rtl8169_private *tp)
4514{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004515 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004516
Francois Romieuffc46952012-07-06 14:19:23 +02004517 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004518}
4519
Heiner Kallweit254764e2019-01-22 22:23:41 +01004520static void rtl_request_firmware(struct rtl8169_private *tp)
Francois Romieub6ffd972011-06-17 17:00:05 +02004521{
4522 struct rtl_fw *rtl_fw;
Francois Romieub6ffd972011-06-17 17:00:05 +02004523 int rc = -ENOMEM;
4524
Heiner Kallweit254764e2019-01-22 22:23:41 +01004525 /* firmware loaded already or no firmware available */
4526 if (tp->rtl_fw || !tp->fw_name)
4527 return;
Francois Romieub6ffd972011-06-17 17:00:05 +02004528
4529 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4530 if (!rtl_fw)
4531 goto err_warn;
4532
Heiner Kallweit254764e2019-01-22 22:23:41 +01004533 rc = request_firmware(&rtl_fw->fw, tp->fw_name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004534 if (rc < 0)
4535 goto err_free;
4536
Francois Romieufd112f22011-06-18 00:10:29 +02004537 rc = rtl_check_firmware(tp, rtl_fw);
4538 if (rc < 0)
4539 goto err_release_firmware;
4540
Francois Romieub6ffd972011-06-17 17:00:05 +02004541 tp->rtl_fw = rtl_fw;
Heiner Kallweit254764e2019-01-22 22:23:41 +01004542
Francois Romieub6ffd972011-06-17 17:00:05 +02004543 return;
4544
Francois Romieufd112f22011-06-18 00:10:29 +02004545err_release_firmware:
4546 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004547err_free:
4548 kfree(rtl_fw);
4549err_warn:
4550 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
Heiner Kallweit254764e2019-01-22 22:23:41 +01004551 tp->fw_name, rc);
François Romieu953a12c2011-04-24 17:38:48 +02004552}
4553
Hayes Wang92fc43b2011-07-06 15:58:03 +08004554static void rtl_rx_close(struct rtl8169_private *tp)
4555{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004556 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004557}
4558
Francois Romieuffc46952012-07-06 14:19:23 +02004559DECLARE_RTL_COND(rtl_npq_cond)
4560{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004561 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004562}
4563
4564DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4565{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004566 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004567}
4568
françois romieue6de30d2011-01-03 15:08:37 +00004569static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004570{
4571 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004572 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004573
Hayes Wang92fc43b2011-07-06 15:58:03 +08004574 rtl_rx_close(tp);
4575
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004576 switch (tp->mac_version) {
4577 case RTL_GIGA_MAC_VER_27:
4578 case RTL_GIGA_MAC_VER_28:
4579 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004580 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004581 break;
4582 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4583 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004584 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004585 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004586 break;
4587 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004588 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004589 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004590 break;
françois romieue6de30d2011-01-03 15:08:37 +00004591 }
4592
Hayes Wang92fc43b2011-07-06 15:58:03 +08004593 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004594}
4595
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004596static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004597{
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004598 u32 val = TX_DMA_BURST << TxDMAShift |
4599 InterFrameGap << TxInterFrameGapShift;
4600
4601 if (tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
4602 tp->mac_version != RTL_GIGA_MAC_VER_39)
4603 val |= TXCFG_AUTO_FIFO;
4604
4605 RTL_W32(tp, TxConfig, val);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004606}
4607
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004608static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004609{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004610 /* Low hurts. Let's disable the filtering. */
4611 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004612}
4613
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004614static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004615{
4616 /*
4617 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4618 * register to be written before TxDescAddrLow to work.
4619 * Switching from MMIO to I/O access fixes the issue as well.
4620 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004621 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4622 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4623 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4624 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004625}
4626
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004627static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004628{
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004629 u32 val;
Francois Romieu6dccd162007-02-13 23:38:05 +01004630
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004631 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4632 val = 0x000fff00;
4633 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
4634 val = 0x00ffff00;
4635 else
4636 return;
4637
4638 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
4639 val |= 0xff;
4640
4641 RTL_W32(tp, 0x7c, val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004642}
4643
Francois Romieue6b763e2012-03-08 09:35:39 +01004644static void rtl_set_rx_mode(struct net_device *dev)
4645{
4646 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004647 u32 mc_filter[2]; /* Multicast hash filter */
4648 int rx_mode;
4649 u32 tmp = 0;
4650
4651 if (dev->flags & IFF_PROMISC) {
4652 /* Unconditionally log net taps. */
4653 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4654 rx_mode =
4655 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4656 AcceptAllPhys;
4657 mc_filter[1] = mc_filter[0] = 0xffffffff;
4658 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4659 (dev->flags & IFF_ALLMULTI)) {
4660 /* Too many to filter perfectly -- accept all multicasts. */
4661 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4662 mc_filter[1] = mc_filter[0] = 0xffffffff;
4663 } else {
4664 struct netdev_hw_addr *ha;
4665
4666 rx_mode = AcceptBroadcast | AcceptMyPhys;
4667 mc_filter[1] = mc_filter[0] = 0;
4668 netdev_for_each_mc_addr(ha, dev) {
4669 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4670 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4671 rx_mode |= AcceptMulticast;
4672 }
4673 }
4674
4675 if (dev->features & NETIF_F_RXALL)
4676 rx_mode |= (AcceptErr | AcceptRunt);
4677
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004678 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004679
4680 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4681 u32 data = mc_filter[0];
4682
4683 mc_filter[0] = swab32(mc_filter[1]);
4684 mc_filter[1] = swab32(data);
4685 }
4686
Nathan Walp04817762012-11-01 12:08:47 +00004687 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4688 mc_filter[1] = mc_filter[0] = 0xffffffff;
4689
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004690 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4691 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004692
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004693 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004694}
4695
Heiner Kallweit52f85602018-05-19 10:29:33 +02004696static void rtl_hw_start(struct rtl8169_private *tp)
4697{
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004698 rtl_unlock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004699
4700 tp->hw_start(tp);
4701
4702 rtl_set_rx_max_size(tp);
4703 rtl_set_rx_tx_desc_registers(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004704 rtl_lock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004705
4706 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4707 RTL_R8(tp, IntrMask);
4708 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004709 rtl_init_rxcfg(tp);
Maciej S. Szmigierof74dd482018-09-07 20:15:22 +02004710 rtl_set_tx_config_registers(tp);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004711
Heiner Kallweit52f85602018-05-19 10:29:33 +02004712 rtl_set_rx_mode(tp->dev);
4713 /* no early-rx interrupts */
4714 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01004715 rtl_irq_enable(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004716}
4717
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004718static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004719{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004720 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004721 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004722
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004723 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004724
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004725 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004726
Francois Romieucecb5fd2011-04-01 10:21:07 +02004727 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4728 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004729 netif_dbg(tp, drv, tp->dev,
4730 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004731 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004732 }
4733
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004734 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004735
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004736 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004737
Linus Torvalds1da177e2005-04-16 15:20:36 -07004738 /*
4739 * Undocumented corner. Supposedly:
4740 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
4741 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004742 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004743
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004744 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004745}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004746
Francois Romieuffc46952012-07-06 14:19:23 +02004747DECLARE_RTL_COND(rtl_csiar_cond)
4748{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004749 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004750}
4751
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004752static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004753{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004754 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4755
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004756 RTL_W32(tp, CSIDR, value);
4757 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004758 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004759
Francois Romieuffc46952012-07-06 14:19:23 +02004760 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004761}
4762
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004763static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004764{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004765 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4766
4767 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4768 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004769
Francois Romieuffc46952012-07-06 14:19:23 +02004770 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004771 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004772}
4773
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004774static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004775{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004776 struct pci_dev *pdev = tp->pci_dev;
4777 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004778
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004779 /* According to Realtek the value at config space address 0x070f
4780 * controls the L0s/L1 entrance latency. We try standard ECAM access
4781 * first and if it fails fall back to CSI.
4782 */
4783 if (pdev->cfg_size > 0x070f &&
4784 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4785 return;
4786
4787 netdev_notice_once(tp->dev,
4788 "No native access to PCI extended config space, falling back to CSI\n");
4789 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4790 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004791}
4792
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004793static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004794{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004795 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004796}
4797
4798struct ephy_info {
4799 unsigned int offset;
4800 u16 mask;
4801 u16 bits;
4802};
4803
Francois Romieufdf6fc02012-07-06 22:40:38 +02004804static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
4805 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004806{
4807 u16 w;
4808
4809 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004810 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4811 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004812 e++;
4813 }
4814}
4815
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004816static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004817{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004818 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004819 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004820}
4821
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004822static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004823{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004824 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004825 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004826}
4827
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004828static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
hayeswangb51ecea2014-07-09 14:52:51 +08004829{
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004830 /* work around an issue when PCI reset occurs during L2/L3 state */
4831 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
hayeswangb51ecea2014-07-09 14:52:51 +08004832}
4833
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004834static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4835{
4836 if (enable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004837 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004838 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004839 } else {
4840 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4841 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4842 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004843
4844 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004845}
4846
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004847static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004848{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004849 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004850
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004851 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004852 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004853
françois romieufaf1e782013-02-27 13:01:57 +00004854 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004855 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004856 PCI_EXP_DEVCTL_NOSNOOP_EN);
4857 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004858}
4859
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004860static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004861{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004862 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004863
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004864 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004865
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004866 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004867}
4868
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004869static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004870{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004871 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004872
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004873 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004874
françois romieufaf1e782013-02-27 13:01:57 +00004875 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004876 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004877
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004878 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004879
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004880 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004881 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004882}
4883
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004884static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004885{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004886 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004887 { 0x01, 0, 0x0001 },
4888 { 0x02, 0x0800, 0x1000 },
4889 { 0x03, 0, 0x0042 },
4890 { 0x06, 0x0080, 0x0000 },
4891 { 0x07, 0, 0x2000 }
4892 };
4893
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004894 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004895
Francois Romieufdf6fc02012-07-06 22:40:38 +02004896 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02004897
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004898 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004899}
4900
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004901static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004902{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004903 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004904
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004905 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004906
françois romieufaf1e782013-02-27 13:01:57 +00004907 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004908 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004909
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004910 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004911 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004912}
4913
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004914static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004915{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004916 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004917
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004918 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004919
4920 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004921 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004922
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004923 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004924
françois romieufaf1e782013-02-27 13:01:57 +00004925 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004926 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004927
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004928 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004929 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004930}
4931
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004932static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004933{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004934 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004935 { 0x02, 0x0800, 0x1000 },
4936 { 0x03, 0, 0x0002 },
4937 { 0x06, 0x0080, 0x0000 }
4938 };
4939
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004940 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004941
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004942 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004943
Francois Romieufdf6fc02012-07-06 22:40:38 +02004944 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02004945
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004946 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004947}
4948
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004949static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004950{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004951 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004952 { 0x01, 0, 0x0001 },
4953 { 0x03, 0x0400, 0x0220 }
4954 };
4955
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004956 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004957
Francois Romieufdf6fc02012-07-06 22:40:38 +02004958 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02004959
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004960 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004961}
4962
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004963static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004964{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004965 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004966}
4967
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004968static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004969{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004970 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004971
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004972 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004973}
4974
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004975static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004976{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004977 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004978
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004979 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004980
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004981 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004982
françois romieufaf1e782013-02-27 13:01:57 +00004983 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004984 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004985
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004986 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004987 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02004988}
4989
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004990static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004991{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004992 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004993
françois romieufaf1e782013-02-27 13:01:57 +00004994 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004995 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004996
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004997 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00004998
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004999 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005000}
5001
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005002static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005003{
5004 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005005 { 0x0b, 0x0000, 0x0048 },
5006 { 0x19, 0x0020, 0x0050 },
5007 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005008 };
françois romieue6de30d2011-01-03 15:08:37 +00005009
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005010 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005011
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005012 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00005013
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005014 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00005015
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005016 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005017
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005018 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005019}
5020
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005021static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005022{
Hayes Wang70090422011-07-06 15:58:06 +08005023 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005024 { 0x00, 0x0200, 0x0100 },
5025 { 0x00, 0x0000, 0x0004 },
5026 { 0x06, 0x0002, 0x0001 },
5027 { 0x06, 0x0000, 0x0030 },
5028 { 0x07, 0x0000, 0x2000 },
5029 { 0x00, 0x0000, 0x0020 },
5030 { 0x03, 0x5800, 0x2000 },
5031 { 0x03, 0x0000, 0x0001 },
5032 { 0x01, 0x0800, 0x1000 },
5033 { 0x07, 0x0000, 0x4000 },
5034 { 0x1e, 0x0000, 0x2000 },
5035 { 0x19, 0xffff, 0xfe6c },
5036 { 0x0a, 0x0000, 0x0040 }
5037 };
5038
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005039 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005040
Francois Romieufdf6fc02012-07-06 22:40:38 +02005041 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005042
françois romieufaf1e782013-02-27 13:01:57 +00005043 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005044 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00005045
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005046 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00005047
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005048 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005049
5050 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005051 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
5052 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005053
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005054 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005055}
5056
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005057static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005058{
5059 static const struct ephy_info e_info_8168e_2[] = {
5060 { 0x09, 0x0000, 0x0080 },
5061 { 0x19, 0x0000, 0x0224 }
5062 };
5063
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005064 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005065
Francois Romieufdf6fc02012-07-06 22:40:38 +02005066 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005067
françois romieufaf1e782013-02-27 13:01:57 +00005068 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005069 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005070
Francois Romieufdf6fc02012-07-06 22:40:38 +02005071 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5072 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5073 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5074 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5075 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5076 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005077 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5078 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005079
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005080 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005081
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005082 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005083
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005084 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005085
5086 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005087 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005088
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01005089 rtl8168_config_eee_mac(tp);
5090
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005091 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5092 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5093 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02005094
5095 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08005096}
5097
Hayes Wang5f886e02012-03-30 14:33:03 +08005098static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005099{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005100 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005101
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005102 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005103
Francois Romieufdf6fc02012-07-06 22:40:38 +02005104 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5105 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5106 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5107 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005108 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5109 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5110 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5111 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005112 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5113 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005114
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005115 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005116
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005117 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005118
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005119 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5120 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5121 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5122 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01005123
5124 rtl8168_config_eee_mac(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005125}
5126
Hayes Wang5f886e02012-03-30 14:33:03 +08005127static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5128{
Hayes Wang5f886e02012-03-30 14:33:03 +08005129 static const struct ephy_info e_info_8168f_1[] = {
5130 { 0x06, 0x00c0, 0x0020 },
5131 { 0x08, 0x0001, 0x0002 },
5132 { 0x09, 0x0000, 0x0080 },
5133 { 0x19, 0x0000, 0x0224 }
5134 };
5135
5136 rtl_hw_start_8168f(tp);
5137
Francois Romieufdf6fc02012-07-06 22:40:38 +02005138 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005139
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005140 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005141
5142 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005143 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005144}
5145
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005146static void rtl_hw_start_8411(struct rtl8169_private *tp)
5147{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005148 static const struct ephy_info e_info_8168f_1[] = {
5149 { 0x06, 0x00c0, 0x0020 },
5150 { 0x0f, 0xffff, 0x5200 },
5151 { 0x1e, 0x0000, 0x4000 },
5152 { 0x19, 0x0000, 0x0224 }
5153 };
5154
5155 rtl_hw_start_8168f(tp);
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005156 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005157
Francois Romieufdf6fc02012-07-06 22:40:38 +02005158 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005159
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005160 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005161}
5162
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005163static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005164{
Hayes Wangc5583862012-07-02 17:23:22 +08005165 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5166 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5167 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5168 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5169
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005170 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005171
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005172 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005173
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005174 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5175 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00005176 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08005177
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005178 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5179 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005180
5181 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5182 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5183
5184 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005185 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08005186
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005187 rtl8168_config_eee_mac(tp);
5188
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005189 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5190 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005191
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005192 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005193}
5194
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005195static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5196{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005197 static const struct ephy_info e_info_8168g_1[] = {
5198 { 0x00, 0x0000, 0x0008 },
5199 { 0x0c, 0x37d0, 0x0820 },
5200 { 0x1e, 0x0000, 0x0001 },
5201 { 0x19, 0x8000, 0x0000 }
5202 };
5203
5204 rtl_hw_start_8168g(tp);
5205
5206 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005207 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005208 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005209 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005210}
5211
hayeswang57538c42013-04-01 22:23:40 +00005212static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5213{
hayeswang57538c42013-04-01 22:23:40 +00005214 static const struct ephy_info e_info_8168g_2[] = {
5215 { 0x00, 0x0000, 0x0008 },
5216 { 0x0c, 0x3df0, 0x0200 },
5217 { 0x19, 0xffff, 0xfc00 },
5218 { 0x1e, 0xffff, 0x20eb }
5219 };
5220
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005221 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005222
5223 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005224 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5225 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00005226 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
5227}
5228
hayeswang45dd95c2013-07-08 17:09:01 +08005229static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5230{
hayeswang45dd95c2013-07-08 17:09:01 +08005231 static const struct ephy_info e_info_8411_2[] = {
5232 { 0x00, 0x0000, 0x0008 },
5233 { 0x0c, 0x3df0, 0x0200 },
5234 { 0x0f, 0xffff, 0x5200 },
5235 { 0x19, 0x0020, 0x0000 },
5236 { 0x1e, 0x0000, 0x2000 }
5237 };
5238
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005239 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005240
5241 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005242 rtl_hw_aspm_clkreq_enable(tp, false);
hayeswang45dd95c2013-07-08 17:09:01 +08005243 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005244 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005245}
5246
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005247static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5248{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005249 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005250 u32 data;
5251 static const struct ephy_info e_info_8168h_1[] = {
5252 { 0x1e, 0x0800, 0x0001 },
5253 { 0x1d, 0x0000, 0x0800 },
5254 { 0x05, 0xffff, 0x2089 },
5255 { 0x06, 0xffff, 0x5881 },
5256 { 0x04, 0xffff, 0x154a },
5257 { 0x01, 0xffff, 0x068b }
5258 };
5259
5260 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005261 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005262 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
5263
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005264 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5265 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5266 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5267 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5268
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005269 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005270
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005271 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005272
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005273 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5274 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005275
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005276 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005277
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005278 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005279
5280 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5281
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005282 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5283 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005284
5285 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5286 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5287
5288 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005289 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005290
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005291 rtl8168_config_eee_mac(tp);
5292
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005293 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5294 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005295
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005296 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005297
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005298 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005299
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005300 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005301
5302 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005303 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005304 rtl_writephy(tp, 0x1f, 0x0000);
5305 if (rg_saw_cnt > 0) {
5306 u16 sw_cnt_1ms_ini;
5307
5308 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5309 sw_cnt_1ms_ini &= 0x0fff;
5310 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005311 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005312 data |= sw_cnt_1ms_ini;
5313 r8168_mac_ocp_write(tp, 0xd412, data);
5314 }
5315
5316 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005317 data &= ~0xf0;
5318 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005319 r8168_mac_ocp_write(tp, 0xe056, data);
5320
5321 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005322 data &= ~0x6000;
5323 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005324 r8168_mac_ocp_write(tp, 0xe052, data);
5325
5326 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005327 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005328 data |= 0x017f;
5329 r8168_mac_ocp_write(tp, 0xe0d6, data);
5330
5331 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005332 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005333 data |= 0x047f;
5334 r8168_mac_ocp_write(tp, 0xd420, data);
5335
5336 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5337 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5338 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5339 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005340
5341 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005342}
5343
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005344static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5345{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005346 rtl8168ep_stop_cmac(tp);
5347
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005348 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
5349 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
5350 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
5351 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5352
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005353 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005354
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005355 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005356
5357 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5358 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5359
5360 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
5361
5362 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
5363
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005364 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5365 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005366
5367 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5368 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5369
5370 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005371 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005372
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005373 rtl8168_config_eee_mac(tp);
5374
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005375 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
5376
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005377 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005378
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005379 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005380}
5381
5382static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5383{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005384 static const struct ephy_info e_info_8168ep_1[] = {
5385 { 0x00, 0xffff, 0x10ab },
5386 { 0x06, 0xffff, 0xf030 },
5387 { 0x08, 0xffff, 0x2006 },
5388 { 0x0d, 0xffff, 0x1666 },
5389 { 0x0c, 0x3ff0, 0x0000 }
5390 };
5391
5392 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005393 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005394 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
5395
5396 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005397
5398 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005399}
5400
5401static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5402{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005403 static const struct ephy_info e_info_8168ep_2[] = {
5404 { 0x00, 0xffff, 0x10a3 },
5405 { 0x19, 0xffff, 0xfc00 },
5406 { 0x1e, 0xffff, 0x20ea }
5407 };
5408
5409 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005410 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005411 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
5412
5413 rtl_hw_start_8168ep(tp);
5414
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005415 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5416 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005417
5418 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005419}
5420
5421static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5422{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005423 u32 data;
5424 static const struct ephy_info e_info_8168ep_3[] = {
5425 { 0x00, 0xffff, 0x10a3 },
5426 { 0x19, 0xffff, 0x7c00 },
5427 { 0x1e, 0xffff, 0x20eb },
5428 { 0x0d, 0xffff, 0x1666 }
5429 };
5430
5431 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005432 rtl_hw_aspm_clkreq_enable(tp, false);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005433 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
5434
5435 rtl_hw_start_8168ep(tp);
5436
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005437 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5438 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005439
5440 data = r8168_mac_ocp_read(tp, 0xd3e2);
5441 data &= 0xf000;
5442 data |= 0x0271;
5443 r8168_mac_ocp_write(tp, 0xd3e2, data);
5444
5445 data = r8168_mac_ocp_read(tp, 0xd3e4);
5446 data &= 0xff00;
5447 r8168_mac_ocp_write(tp, 0xd3e4, data);
5448
5449 data = r8168_mac_ocp_read(tp, 0xe860);
5450 data |= 0x0080;
5451 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005452
5453 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005454}
5455
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005456static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005457{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005458 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02005459
Heiner Kallweit0ae09742018-04-28 22:19:26 +02005460 tp->cp_cmd &= ~INTT_MASK;
5461 tp->cp_cmd |= PktCntrDisable | INTT_1;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005462 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02005463
Heiner Kallweit288ac522019-03-30 17:13:24 +01005464 RTL_W16(tp, IntrMitigate, 0x5100);
Francois Romieu0e485152007-02-20 00:00:26 +01005465
5466 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00005467 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Heiner Kallweit559c3c02018-11-19 22:34:17 +01005468 tp->irq_mask |= RxFIFOOver;
5469 tp->irq_mask &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01005470 }
Francois Romieu2dd99532007-06-11 23:22:52 +02005471
Francois Romieu219a1e92008-06-28 11:58:39 +02005472 switch (tp->mac_version) {
5473 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005474 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005475 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005476
5477 case RTL_GIGA_MAC_VER_12:
5478 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005479 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005480 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005481
5482 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005483 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005484 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005485
5486 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005487 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005488 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005489
5490 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005491 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005492 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005493
Francois Romieu197ff762008-06-28 13:16:02 +02005494 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005495 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005496 break;
Francois Romieu197ff762008-06-28 13:16:02 +02005497
Francois Romieu6fb07052008-06-29 11:54:28 +02005498 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005499 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005500 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02005501
Francois Romieuef3386f2008-06-29 12:24:30 +02005502 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005503 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005504 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02005505
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005506 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005507 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005508 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005509
Francois Romieu5b538df2008-07-20 16:22:45 +02005510 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00005511 case RTL_GIGA_MAC_VER_26:
5512 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005513 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005514 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02005515
françois romieue6de30d2011-01-03 15:08:37 +00005516 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005517 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005518 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02005519
hayeswang4804b3b2011-03-21 01:50:29 +00005520 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005521 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005522 break;
5523
hayeswang01dc7fe2011-03-21 01:50:28 +00005524 case RTL_GIGA_MAC_VER_32:
5525 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005526 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005527 break;
5528 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005529 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005530 break;
françois romieue6de30d2011-01-03 15:08:37 +00005531
Hayes Wangc2218922011-09-06 16:55:18 +08005532 case RTL_GIGA_MAC_VER_35:
5533 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005534 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005535 break;
5536
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005537 case RTL_GIGA_MAC_VER_38:
5538 rtl_hw_start_8411(tp);
5539 break;
5540
Hayes Wangc5583862012-07-02 17:23:22 +08005541 case RTL_GIGA_MAC_VER_40:
5542 case RTL_GIGA_MAC_VER_41:
5543 rtl_hw_start_8168g_1(tp);
5544 break;
hayeswang57538c42013-04-01 22:23:40 +00005545 case RTL_GIGA_MAC_VER_42:
5546 rtl_hw_start_8168g_2(tp);
5547 break;
Hayes Wangc5583862012-07-02 17:23:22 +08005548
hayeswang45dd95c2013-07-08 17:09:01 +08005549 case RTL_GIGA_MAC_VER_44:
5550 rtl_hw_start_8411_2(tp);
5551 break;
5552
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005553 case RTL_GIGA_MAC_VER_45:
5554 case RTL_GIGA_MAC_VER_46:
5555 rtl_hw_start_8168h_1(tp);
5556 break;
5557
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005558 case RTL_GIGA_MAC_VER_49:
5559 rtl_hw_start_8168ep_1(tp);
5560 break;
5561
5562 case RTL_GIGA_MAC_VER_50:
5563 rtl_hw_start_8168ep_2(tp);
5564 break;
5565
5566 case RTL_GIGA_MAC_VER_51:
5567 rtl_hw_start_8168ep_3(tp);
5568 break;
5569
Francois Romieu219a1e92008-06-28 11:58:39 +02005570 default:
Heiner Kallweit49d17512018-06-28 20:36:15 +02005571 netif_err(tp, drv, tp->dev,
5572 "unknown chipset (mac_version = %d)\n",
5573 tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00005574 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02005575 }
Francois Romieu07ce4062007-02-23 23:36:39 +01005576}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005577
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005578static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005579{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005580 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005581 { 0x01, 0, 0x6e65 },
5582 { 0x02, 0, 0x091f },
5583 { 0x03, 0, 0xc2f9 },
5584 { 0x06, 0, 0xafb5 },
5585 { 0x07, 0, 0x0e00 },
5586 { 0x19, 0, 0xec80 },
5587 { 0x01, 0, 0x2e65 },
5588 { 0x01, 0, 0x6e65 }
5589 };
5590 u8 cfg1;
5591
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005592 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005593
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005594 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005595
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005596 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005597
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005598 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005599 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005600 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005601
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005602 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005603 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005604 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005605
Francois Romieufdf6fc02012-07-06 22:40:38 +02005606 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02005607}
5608
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005609static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005610{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005611 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005612
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005613 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005614
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005615 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5616 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005617}
5618
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005619static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005620{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005621 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005622
Francois Romieufdf6fc02012-07-06 22:40:38 +02005623 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005624}
5625
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005626static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005627{
5628 static const struct ephy_info e_info_8105e_1[] = {
5629 { 0x07, 0, 0x4000 },
5630 { 0x19, 0, 0x0200 },
5631 { 0x19, 0, 0x0020 },
5632 { 0x1e, 0, 0x2000 },
5633 { 0x03, 0, 0x0001 },
5634 { 0x19, 0, 0x0100 },
5635 { 0x19, 0, 0x0004 },
5636 { 0x0a, 0, 0x0020 }
5637 };
5638
Francois Romieucecb5fd2011-04-01 10:21:07 +02005639 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005640 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005641
Francois Romieucecb5fd2011-04-01 10:21:07 +02005642 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005643 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005644
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005645 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5646 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005647
Francois Romieufdf6fc02012-07-06 22:40:38 +02005648 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08005649
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005650 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005651}
5652
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005653static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005654{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005655 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005656 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005657}
5658
Hayes Wang7e18dca2012-03-30 14:33:02 +08005659static void rtl_hw_start_8402(struct rtl8169_private *tp)
5660{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005661 static const struct ephy_info e_info_8402[] = {
5662 { 0x19, 0xffff, 0xff64 },
5663 { 0x1e, 0, 0x4000 }
5664 };
5665
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005666 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005667
5668 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005669 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005670
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005671 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005672
Francois Romieufdf6fc02012-07-06 22:40:38 +02005673 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08005674
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005675 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005676
Francois Romieufdf6fc02012-07-06 22:40:38 +02005677 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
5678 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005679 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5680 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005681 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5682 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005683 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08005684
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005685 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005686}
5687
Hayes Wang5598bfe2012-07-02 17:23:21 +08005688static void rtl_hw_start_8106(struct rtl8169_private *tp)
5689{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005690 rtl_hw_aspm_clkreq_enable(tp, false);
5691
Hayes Wang5598bfe2012-07-02 17:23:21 +08005692 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005693 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005694
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005695 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5696 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5697 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005698
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005699 rtl_pcie_state_l2l3_disable(tp);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005700 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005701}
5702
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005703static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005704{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005705 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
Heiner Kallweit559c3c02018-11-19 22:34:17 +01005706 tp->irq_mask &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005707
Francois Romieucecb5fd2011-04-01 10:21:07 +02005708 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005709 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005710 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005711 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005712
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005713 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005714
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005715 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005716 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005717
Francois Romieu2857ffb2008-08-02 21:08:49 +02005718 switch (tp->mac_version) {
5719 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005720 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005721 break;
5722
5723 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005724 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005725 break;
5726
5727 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005728 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005729 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08005730
5731 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005732 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005733 break;
5734 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005735 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005736 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005737
5738 case RTL_GIGA_MAC_VER_37:
5739 rtl_hw_start_8402(tp);
5740 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08005741
5742 case RTL_GIGA_MAC_VER_39:
5743 rtl_hw_start_8106(tp);
5744 break;
hayeswang58152cd2013-04-01 22:23:42 +00005745 case RTL_GIGA_MAC_VER_43:
5746 rtl_hw_start_8168g_2(tp);
5747 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005748 case RTL_GIGA_MAC_VER_47:
5749 case RTL_GIGA_MAC_VER_48:
5750 rtl_hw_start_8168h_1(tp);
5751 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02005752 }
5753
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005754 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005755}
5756
5757static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5758{
Francois Romieud58d46b2011-05-03 16:38:29 +02005759 struct rtl8169_private *tp = netdev_priv(dev);
5760
Francois Romieud58d46b2011-05-03 16:38:29 +02005761 if (new_mtu > ETH_DATA_LEN)
5762 rtl_hw_jumbo_enable(tp);
5763 else
5764 rtl_hw_jumbo_disable(tp);
5765
Linus Torvalds1da177e2005-04-16 15:20:36 -07005766 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005767 netdev_update_features(dev);
5768
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005769 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005770}
5771
5772static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5773{
Al Viro95e09182007-12-22 18:55:39 +00005774 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005775 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5776}
5777
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005778static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5779 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005780{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005781 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5782 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005783
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005784 kfree(*data_buff);
5785 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005786 rtl8169_make_unusable_by_asic(desc);
5787}
5788
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005789static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005790{
5791 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5792
Alexander Duycka0750132014-12-11 15:02:17 -08005793 /* Force memory writes to complete before releasing descriptor */
5794 dma_wmb();
5795
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005796 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005797}
5798
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005799static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5800 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005801{
5802 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005803 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005804 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005805 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005806
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005807 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005808 if (!data)
5809 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005810
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005811 /* Memory should be properly aligned, but better check. */
5812 if (!IS_ALIGNED((unsigned long)data, 8)) {
5813 netdev_err_once(tp->dev, "RX buffer not 8-byte-aligned\n");
5814 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005815 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005816
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005817 mapping = dma_map_single(d, data, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005818 if (unlikely(dma_mapping_error(d, mapping))) {
5819 if (net_ratelimit())
5820 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005821 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005822 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005823
Heiner Kallweitd731af72018-04-17 23:26:41 +02005824 desc->addr = cpu_to_le64(mapping);
5825 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005826 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005827
5828err_out:
5829 kfree(data);
5830 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005831}
5832
5833static void rtl8169_rx_clear(struct rtl8169_private *tp)
5834{
Francois Romieu07d3f512007-02-21 22:40:46 +01005835 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005836
5837 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005838 if (tp->Rx_databuff[i]) {
5839 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005840 tp->RxDescArray + i);
5841 }
5842 }
5843}
5844
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005845static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005846{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005847 desc->opts1 |= cpu_to_le32(RingEnd);
5848}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005849
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005850static int rtl8169_rx_fill(struct rtl8169_private *tp)
5851{
5852 unsigned int i;
5853
5854 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005855 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005856
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005857 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005858 if (!data) {
5859 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005860 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005861 }
5862 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005863 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005864
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005865 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5866 return 0;
5867
5868err_out:
5869 rtl8169_rx_clear(tp);
5870 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005871}
5872
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005873static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005874{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005875 rtl8169_init_ring_indexes(tp);
5876
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005877 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5878 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005879
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005880 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005881}
5882
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005883static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005884 struct TxDesc *desc)
5885{
5886 unsigned int len = tx_skb->len;
5887
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005888 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5889
Linus Torvalds1da177e2005-04-16 15:20:36 -07005890 desc->opts1 = 0x00;
5891 desc->opts2 = 0x00;
5892 desc->addr = 0x00;
5893 tx_skb->len = 0;
5894}
5895
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005896static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5897 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005898{
5899 unsigned int i;
5900
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005901 for (i = 0; i < n; i++) {
5902 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005903 struct ring_info *tx_skb = tp->tx_skb + entry;
5904 unsigned int len = tx_skb->len;
5905
5906 if (len) {
5907 struct sk_buff *skb = tx_skb->skb;
5908
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005909 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005910 tp->TxDescArray + entry);
5911 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005912 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005913 tx_skb->skb = NULL;
5914 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005915 }
5916 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005917}
5918
5919static void rtl8169_tx_clear(struct rtl8169_private *tp)
5920{
5921 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005922 tp->cur_tx = tp->dirty_tx = 0;
Florian Westphald92060b2018-10-20 12:25:27 +02005923 netdev_reset_queue(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005924}
5925
Francois Romieu4422bcd2012-01-26 11:23:32 +01005926static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005927{
David Howellsc4028952006-11-22 14:57:56 +00005928 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005929 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005930
Francois Romieuda78dbf2012-01-26 14:18:23 +01005931 napi_disable(&tp->napi);
5932 netif_stop_queue(dev);
Paul E. McKenney16f11502018-11-05 17:07:39 -08005933 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005934
françois romieuc7c2c392011-12-04 20:30:52 +00005935 rtl8169_hw_reset(tp);
5936
Francois Romieu56de4142011-03-15 17:29:31 +01005937 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005938 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005939
Linus Torvalds1da177e2005-04-16 15:20:36 -07005940 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005941 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005942
Francois Romieuda78dbf2012-01-26 14:18:23 +01005943 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005944 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005945 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005946}
5947
5948static void rtl8169_tx_timeout(struct net_device *dev)
5949{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005950 struct rtl8169_private *tp = netdev_priv(dev);
5951
5952 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005953}
5954
Heiner Kallweit734c1402018-11-22 21:56:48 +01005955static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
5956{
5957 u32 status = opts0 | len;
5958
5959 if (entry == NUM_TX_DESC - 1)
5960 status |= RingEnd;
5961
5962 return cpu_to_le32(status);
5963}
5964
Linus Torvalds1da177e2005-04-16 15:20:36 -07005965static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005966 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005967{
5968 struct skb_shared_info *info = skb_shinfo(skb);
5969 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005970 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005971 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005972
5973 entry = tp->cur_tx;
5974 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005975 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005976 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005977 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005978 void *addr;
5979
5980 entry = (entry + 1) % NUM_TX_DESC;
5981
5982 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005983 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005984 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005985 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005986 if (unlikely(dma_mapping_error(d, mapping))) {
5987 if (net_ratelimit())
5988 netif_err(tp, drv, tp->dev,
5989 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005990 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005991 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005992
Heiner Kallweit734c1402018-11-22 21:56:48 +01005993 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005994 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005995 txd->addr = cpu_to_le64(mapping);
5996
5997 tp->tx_skb[entry].len = len;
5998 }
5999
6000 if (cur_frag) {
6001 tp->tx_skb[entry].skb = skb;
6002 txd->opts1 |= cpu_to_le32(LastFrag);
6003 }
6004
6005 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006006
6007err_out:
6008 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6009 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006010}
6011
françois romieub423e9a2013-05-18 01:24:46 +00006012static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6013{
6014 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6015}
6016
hayeswange9746042014-07-11 16:25:58 +08006017static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6018 struct net_device *dev);
6019/* r8169_csum_workaround()
6020 * The hw limites the value the transport offset. When the offset is out of the
6021 * range, calculate the checksum by sw.
6022 */
6023static void r8169_csum_workaround(struct rtl8169_private *tp,
6024 struct sk_buff *skb)
6025{
6026 if (skb_shinfo(skb)->gso_size) {
6027 netdev_features_t features = tp->dev->features;
6028 struct sk_buff *segs, *nskb;
6029
6030 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6031 segs = skb_gso_segment(skb, features);
6032 if (IS_ERR(segs) || !segs)
6033 goto drop;
6034
6035 do {
6036 nskb = segs;
6037 segs = segs->next;
6038 nskb->next = NULL;
6039 rtl8169_start_xmit(nskb, tp->dev);
6040 } while (segs);
6041
Alexander Duyckeb781392015-05-01 10:34:44 -07006042 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006043 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6044 if (skb_checksum_help(skb) < 0)
6045 goto drop;
6046
6047 rtl8169_start_xmit(skb, tp->dev);
6048 } else {
6049 struct net_device_stats *stats;
6050
6051drop:
6052 stats = &tp->dev->stats;
6053 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006054 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006055 }
6056}
6057
6058/* msdn_giant_send_check()
6059 * According to the document of microsoft, the TCP Pseudo Header excludes the
6060 * packet length for IPv6 TCP large packets.
6061 */
6062static int msdn_giant_send_check(struct sk_buff *skb)
6063{
6064 const struct ipv6hdr *ipv6h;
6065 struct tcphdr *th;
6066 int ret;
6067
6068 ret = skb_cow_head(skb, 0);
6069 if (ret)
6070 return ret;
6071
6072 ipv6h = ipv6_hdr(skb);
6073 th = tcp_hdr(skb);
6074
6075 th->check = 0;
6076 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6077
6078 return ret;
6079}
6080
hayeswang5888d3f2014-07-11 16:25:56 +08006081static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6082 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006083{
Michał Mirosław350fb322011-04-08 06:35:56 +00006084 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006085
Francois Romieu2b7b4312011-04-18 22:53:24 -07006086 if (mss) {
6087 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006088 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6089 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6090 const struct iphdr *ip = ip_hdr(skb);
6091
6092 if (ip->protocol == IPPROTO_TCP)
6093 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6094 else if (ip->protocol == IPPROTO_UDP)
6095 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6096 else
6097 WARN_ON_ONCE(1);
6098 }
6099
6100 return true;
6101}
6102
6103static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6104 struct sk_buff *skb, u32 *opts)
6105{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006106 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006107 u32 mss = skb_shinfo(skb)->gso_size;
6108
6109 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006110 if (transport_offset > GTTCPHO_MAX) {
6111 netif_warn(tp, tx_err, tp->dev,
6112 "Invalid transport offset 0x%x for TSO\n",
6113 transport_offset);
6114 return false;
6115 }
6116
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006117 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006118 case htons(ETH_P_IP):
6119 opts[0] |= TD1_GTSENV4;
6120 break;
6121
6122 case htons(ETH_P_IPV6):
6123 if (msdn_giant_send_check(skb))
6124 return false;
6125
6126 opts[0] |= TD1_GTSENV6;
6127 break;
6128
6129 default:
6130 WARN_ON_ONCE(1);
6131 break;
6132 }
6133
hayeswangbdfa4ed2014-07-11 16:25:57 +08006134 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08006135 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006136 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08006137 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006138
françois romieub423e9a2013-05-18 01:24:46 +00006139 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006140 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00006141
hayeswange9746042014-07-11 16:25:58 +08006142 if (transport_offset > TCPHO_MAX) {
6143 netif_warn(tp, tx_err, tp->dev,
6144 "Invalid transport offset 0x%x\n",
6145 transport_offset);
6146 return false;
6147 }
6148
Heiner Kallweit4ff36462018-05-02 21:40:02 +02006149 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08006150 case htons(ETH_P_IP):
6151 opts[1] |= TD1_IPv4_CS;
6152 ip_protocol = ip_hdr(skb)->protocol;
6153 break;
6154
6155 case htons(ETH_P_IPV6):
6156 opts[1] |= TD1_IPv6_CS;
6157 ip_protocol = ipv6_hdr(skb)->nexthdr;
6158 break;
6159
6160 default:
6161 ip_protocol = IPPROTO_RAW;
6162 break;
6163 }
6164
6165 if (ip_protocol == IPPROTO_TCP)
6166 opts[1] |= TD1_TCP_CS;
6167 else if (ip_protocol == IPPROTO_UDP)
6168 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07006169 else
6170 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08006171
6172 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00006173 } else {
6174 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08006175 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006176 }
hayeswang5888d3f2014-07-11 16:25:56 +08006177
françois romieub423e9a2013-05-18 01:24:46 +00006178 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006179}
6180
Heiner Kallweit76085c92018-11-22 22:03:08 +01006181static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
6182 unsigned int nr_frags)
6183{
6184 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
6185
6186 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
6187 return slots_avail > nr_frags;
6188}
6189
Stephen Hemminger613573252009-08-31 19:50:58 +00006190static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6191 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006192{
6193 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006194 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006195 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006196 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006197 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01006198 u32 opts[2], len;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006199 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02006200
Heiner Kallweit76085c92018-11-22 22:03:08 +01006201 if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006202 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006203 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006204 }
6205
6206 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006207 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006208
françois romieub423e9a2013-05-18 01:24:46 +00006209 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
6210 opts[0] = DescOwn;
6211
hayeswange9746042014-07-11 16:25:58 +08006212 if (!tp->tso_csum(tp, skb, opts)) {
6213 r8169_csum_workaround(tp, skb);
6214 return NETDEV_TX_OK;
6215 }
françois romieub423e9a2013-05-18 01:24:46 +00006216
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006217 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006218 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006219 if (unlikely(dma_mapping_error(d, mapping))) {
6220 if (net_ratelimit())
6221 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006222 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006223 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006224
6225 tp->tx_skb[entry].len = len;
6226 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006227
Francois Romieu2b7b4312011-04-18 22:53:24 -07006228 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006229 if (frags < 0)
6230 goto err_dma_1;
6231 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07006232 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006233 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07006234 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006235 tp->tx_skb[entry].skb = skb;
6236 }
6237
Francois Romieu2b7b4312011-04-18 22:53:24 -07006238 txd->opts2 = cpu_to_le32(opts[1]);
6239
Heiner Kallweit0255d592019-02-10 15:28:04 +01006240 netdev_sent_queue(dev, skb->len);
6241
Richard Cochran5047fb52012-03-10 07:29:42 +00006242 skb_tx_timestamp(skb);
6243
Alexander Duycka0750132014-12-11 15:02:17 -08006244 /* Force memory writes to complete before releasing descriptor */
6245 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006246
Heiner Kallweit734c1402018-11-22 21:56:48 +01006247 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006248
Alexander Duycka0750132014-12-11 15:02:17 -08006249 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00006250 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006251
Alexander Duycka0750132014-12-11 15:02:17 -08006252 tp->cur_tx += frags + 1;
6253
Heiner Kallweit0255d592019-02-10 15:28:04 +01006254 RTL_W8(tp, TxPoll, NPQ);
6255
Heiner Kallweit0255d592019-02-10 15:28:04 +01006256 if (!rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
6257 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
6258 * not miss a ring update when it notices a stopped queue.
6259 */
6260 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006261 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01006262 /* Sync with rtl_tx:
6263 * - publish queue status and cur_tx ring index (write barrier)
6264 * - refresh dirty_tx ring index (read barrier).
6265 * May the current thread have a pessimistic view of the ring
6266 * status and forget to wake up queue, a racing rtl_tx thread
6267 * can't.
6268 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006269 smp_mb();
Heiner Kallweit76085c92018-11-22 22:03:08 +01006270 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006271 netif_wake_queue(dev);
6272 }
6273
Stephen Hemminger613573252009-08-31 19:50:58 +00006274 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006275
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006276err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006277 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006278err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006279 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006280 dev->stats.tx_dropped++;
6281 return NETDEV_TX_OK;
6282
6283err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006284 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006285 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006286 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006287}
6288
6289static void rtl8169_pcierr_interrupt(struct net_device *dev)
6290{
6291 struct rtl8169_private *tp = netdev_priv(dev);
6292 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006293 u16 pci_status, pci_cmd;
6294
6295 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6296 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6297
Joe Perchesbf82c182010-02-09 11:49:50 +00006298 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6299 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006300
6301 /*
6302 * The recovery sequence below admits a very elaborated explanation:
6303 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006304 * - I did not see what else could be done;
6305 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006306 *
6307 * Feel free to adjust to your needs.
6308 */
Francois Romieua27993f2006-12-18 00:04:19 +01006309 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006310 pci_cmd &= ~PCI_COMMAND_PARITY;
6311 else
6312 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6313
6314 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006315
6316 pci_write_config_word(pdev, PCI_STATUS,
6317 pci_status & (PCI_STATUS_DETECTED_PARITY |
6318 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6319 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6320
Francois Romieu98ddf982012-01-31 10:47:34 +01006321 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006322}
6323
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006324static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
6325 int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006326{
Florian Westphald92060b2018-10-20 12:25:27 +02006327 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006328
Linus Torvalds1da177e2005-04-16 15:20:36 -07006329 dirty_tx = tp->dirty_tx;
6330 smp_rmb();
6331 tx_left = tp->cur_tx - dirty_tx;
6332
6333 while (tx_left > 0) {
6334 unsigned int entry = dirty_tx % NUM_TX_DESC;
6335 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006336 u32 status;
6337
Linus Torvalds1da177e2005-04-16 15:20:36 -07006338 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6339 if (status & DescOwn)
6340 break;
6341
Alexander Duycka0750132014-12-11 15:02:17 -08006342 /* This barrier is needed to keep us from reading
6343 * any other fields out of the Tx descriptor until
6344 * we know the status of DescOwn
6345 */
6346 dma_rmb();
6347
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006348 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006349 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006350 if (status & LastFrag) {
Florian Westphald92060b2018-10-20 12:25:27 +02006351 pkts_compl++;
6352 bytes_compl += tx_skb->skb->len;
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006353 napi_consume_skb(tx_skb->skb, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006354 tx_skb->skb = NULL;
6355 }
6356 dirty_tx++;
6357 tx_left--;
6358 }
6359
6360 if (tp->dirty_tx != dirty_tx) {
Florian Westphald92060b2018-10-20 12:25:27 +02006361 netdev_completed_queue(dev, pkts_compl, bytes_compl);
6362
6363 u64_stats_update_begin(&tp->tx_stats.syncp);
6364 tp->tx_stats.packets += pkts_compl;
6365 tp->tx_stats.bytes += bytes_compl;
6366 u64_stats_update_end(&tp->tx_stats.syncp);
6367
Linus Torvalds1da177e2005-04-16 15:20:36 -07006368 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006369 /* Sync with rtl8169_start_xmit:
6370 * - publish dirty_tx ring index (write barrier)
6371 * - refresh cur_tx ring index and queue status (read barrier)
6372 * May the current thread miss the stopped queue condition,
6373 * a racing xmit thread can only have a right view of the
6374 * ring status.
6375 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006376 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006377 if (netif_queue_stopped(dev) &&
Heiner Kallweit76085c92018-11-22 22:03:08 +01006378 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006379 netif_wake_queue(dev);
6380 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006381 /*
6382 * 8168 hack: TxPoll requests are lost when the Tx packets are
6383 * too close. Let's kick an extra TxPoll request when a burst
6384 * of start_xmit activity is detected (if it is not detected,
6385 * it is slow enough). -- FR
6386 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006387 if (tp->cur_tx != dirty_tx)
6388 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006389 }
6390}
6391
Francois Romieu126fa4b2005-05-12 20:09:17 -04006392static inline int rtl8169_fragmented_frame(u32 status)
6393{
6394 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6395}
6396
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006397static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006398{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006399 u32 status = opts1 & RxProtoMask;
6400
6401 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006402 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006403 skb->ip_summed = CHECKSUM_UNNECESSARY;
6404 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006405 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006406}
6407
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006408static struct sk_buff *rtl8169_try_rx_copy(void *data,
6409 struct rtl8169_private *tp,
6410 int pkt_size,
6411 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006412{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006413 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006414 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006415
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006416 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006417 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006418 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006419 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006420 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006421 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6422
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006423 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006424}
6425
Francois Romieuda78dbf2012-01-26 14:18:23 +01006426static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006427{
6428 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006429 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006430
Linus Torvalds1da177e2005-04-16 15:20:36 -07006431 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006432
Timo Teräs9fba0812013-01-15 21:01:24 +00006433 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006434 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006435 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006436 u32 status;
6437
Heiner Kallweit62028062018-04-17 23:30:29 +02006438 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006439 if (status & DescOwn)
6440 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006441
6442 /* This barrier is needed to keep us from reading
6443 * any other fields out of the Rx descriptor until
6444 * we know the status of DescOwn
6445 */
6446 dma_rmb();
6447
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006448 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006449 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6450 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006451 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006452 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006453 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006454 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006455 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006456 /* RxFOVF is a reserved bit on later chip versions */
6457 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
6458 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006459 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006460 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02006461 } else if (status & (RxRUNT | RxCRC) &&
6462 !(status & RxRWT) &&
6463 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006464 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006465 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006466 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006467 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006468 dma_addr_t addr;
6469 int pkt_size;
6470
6471process_pkt:
6472 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006473 if (likely(!(dev->features & NETIF_F_RXFCS)))
6474 pkt_size = (status & 0x00003fff) - 4;
6475 else
6476 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006477
Francois Romieu126fa4b2005-05-12 20:09:17 -04006478 /*
6479 * The driver does not support incoming fragmented
6480 * frames. They are seen as a symptom of over-mtu
6481 * sized frames.
6482 */
6483 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006484 dev->stats.rx_dropped++;
6485 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006486 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006487 }
6488
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006489 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6490 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006491 if (!skb) {
6492 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006493 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006494 }
6495
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006496 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006497 skb_put(skb, pkt_size);
6498 skb->protocol = eth_type_trans(skb, dev);
6499
Francois Romieu7a8fc772011-03-01 17:18:33 +01006500 rtl8169_rx_vlan_tag(desc, skb);
6501
françois romieu39174292015-11-11 23:35:18 +01006502 if (skb->pkt_type == PACKET_MULTICAST)
6503 dev->stats.multicast++;
6504
Francois Romieu56de4142011-03-15 17:29:31 +01006505 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006506
Junchang Wang8027aa22012-03-04 23:30:32 +01006507 u64_stats_update_begin(&tp->rx_stats.syncp);
6508 tp->rx_stats.packets++;
6509 tp->rx_stats.bytes += pkt_size;
6510 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006511 }
françois romieuce11ff52013-01-24 13:30:06 +00006512release_descriptor:
6513 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006514 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006515 }
6516
6517 count = cur_rx - tp->cur_rx;
6518 tp->cur_rx = cur_rx;
6519
Linus Torvalds1da177e2005-04-16 15:20:36 -07006520 return count;
6521}
6522
Francois Romieu07d3f512007-02-21 22:40:46 +01006523static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006524{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006525 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit3ff752c2019-01-19 22:02:40 +01006526 u16 status = RTL_R16(tp, IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006527
Heiner Kallweitc8248c62019-03-21 21:23:14 +01006528 if (!tp->irq_enabled || status == 0xffff || !(status & tp->irq_mask))
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006529 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006530
Heiner Kallweit38caff52018-10-18 22:19:28 +02006531 if (unlikely(status & SYSErr)) {
6532 rtl8169_pcierr_interrupt(tp->dev);
6533 goto out;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006534 }
6535
Heiner Kallweit703732f2019-01-19 22:07:05 +01006536 if (status & LinkChg)
6537 phy_mac_interrupt(tp->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006538
Heiner Kallweit38caff52018-10-18 22:19:28 +02006539 if (unlikely(status & RxFIFOOver &&
6540 tp->mac_version == RTL_GIGA_MAC_VER_11)) {
6541 netif_stop_queue(tp->dev);
6542 /* XXX - Hack alert. See rtl_task(). */
6543 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6544 }
6545
Heiner Kallweit23c78342019-03-22 07:39:35 +01006546 if (status & (RTL_EVENT_NAPI | LinkChg)) {
Heiner Kallweit38caff52018-10-18 22:19:28 +02006547 rtl_irq_disable(tp);
6548 napi_schedule_irqoff(&tp->napi);
6549 }
6550out:
6551 rtl_ack_events(tp, status);
6552
6553 return IRQ_HANDLED;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006554}
6555
Francois Romieu4422bcd2012-01-26 11:23:32 +01006556static void rtl_task(struct work_struct *work)
6557{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006558 static const struct {
6559 int bitnr;
6560 void (*action)(struct rtl8169_private *);
6561 } rtl_work[] = {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006562 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006563 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006564 struct rtl8169_private *tp =
6565 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006566 struct net_device *dev = tp->dev;
6567 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006568
Francois Romieuda78dbf2012-01-26 14:18:23 +01006569 rtl_lock_work(tp);
6570
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006571 if (!netif_running(dev) ||
6572 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006573 goto out_unlock;
6574
6575 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6576 bool pending;
6577
Francois Romieuda78dbf2012-01-26 14:18:23 +01006578 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006579 if (pending)
6580 rtl_work[i].action(tp);
6581 }
6582
6583out_unlock:
6584 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006585}
6586
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006587static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006588{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006589 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6590 struct net_device *dev = tp->dev;
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006591 int work_done;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006592
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006593 work_done = rtl_rx(dev, tp, (u32) budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006594
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006595 rtl_tx(dev, tp, budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006596
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006597 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006598 napi_complete_done(napi, work_done);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01006599 rtl_irq_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006600 }
6601
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006602 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006603}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006604
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006605static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006606{
6607 struct rtl8169_private *tp = netdev_priv(dev);
6608
6609 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6610 return;
6611
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006612 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6613 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006614}
6615
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006616static void r8169_phylink_handler(struct net_device *ndev)
6617{
6618 struct rtl8169_private *tp = netdev_priv(ndev);
6619
6620 if (netif_carrier_ok(ndev)) {
6621 rtl_link_chg_patch(tp);
6622 pm_request_resume(&tp->pci_dev->dev);
6623 } else {
6624 pm_runtime_idle(&tp->pci_dev->dev);
6625 }
6626
6627 if (net_ratelimit())
Heiner Kallweit703732f2019-01-19 22:07:05 +01006628 phy_print_status(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006629}
6630
6631static int r8169_phy_connect(struct rtl8169_private *tp)
6632{
Heiner Kallweit703732f2019-01-19 22:07:05 +01006633 struct phy_device *phydev = tp->phydev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006634 phy_interface_t phy_mode;
6635 int ret;
6636
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006637 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006638 PHY_INTERFACE_MODE_MII;
6639
6640 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6641 phy_mode);
6642 if (ret)
6643 return ret;
6644
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006645 if (!tp->supports_gmii)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006646 phy_set_max_speed(phydev, SPEED_100);
6647
6648 /* Ensure to advertise everything, incl. pause */
Andrew Lunn3c1bcc82018-11-10 23:43:33 +01006649 linkmode_copy(phydev->advertising, phydev->supported);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006650
6651 phy_attached_info(phydev);
6652
6653 return 0;
6654}
6655
Linus Torvalds1da177e2005-04-16 15:20:36 -07006656static void rtl8169_down(struct net_device *dev)
6657{
6658 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006659
Heiner Kallweit703732f2019-01-19 22:07:05 +01006660 phy_stop(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006661
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006662 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006663 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006664
Hayes Wang92fc43b2011-07-06 15:58:03 +08006665 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006666 /*
6667 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006668 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6669 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006670 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006671 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006672
Linus Torvalds1da177e2005-04-16 15:20:36 -07006673 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenney16f11502018-11-05 17:07:39 -08006674 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006675
Linus Torvalds1da177e2005-04-16 15:20:36 -07006676 rtl8169_tx_clear(tp);
6677
6678 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006679
6680 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006681}
6682
6683static int rtl8169_close(struct net_device *dev)
6684{
6685 struct rtl8169_private *tp = netdev_priv(dev);
6686 struct pci_dev *pdev = tp->pci_dev;
6687
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006688 pm_runtime_get_sync(&pdev->dev);
6689
Francois Romieucecb5fd2011-04-01 10:21:07 +02006690 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006691 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006692
Francois Romieuda78dbf2012-01-26 14:18:23 +01006693 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006694 /* Clear all task flags */
6695 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006696
Linus Torvalds1da177e2005-04-16 15:20:36 -07006697 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006698 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006699
Lekensteyn4ea72442013-07-22 09:53:30 +02006700 cancel_work_sync(&tp->wk.work);
6701
Heiner Kallweit703732f2019-01-19 22:07:05 +01006702 phy_disconnect(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006703
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006704 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006705
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006706 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6707 tp->RxPhyAddr);
6708 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6709 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006710 tp->TxDescArray = NULL;
6711 tp->RxDescArray = NULL;
6712
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006713 pm_runtime_put_sync(&pdev->dev);
6714
Linus Torvalds1da177e2005-04-16 15:20:36 -07006715 return 0;
6716}
6717
Francois Romieudc1c00c2012-03-08 10:06:18 +01006718#ifdef CONFIG_NET_POLL_CONTROLLER
6719static void rtl8169_netpoll(struct net_device *dev)
6720{
6721 struct rtl8169_private *tp = netdev_priv(dev);
6722
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006723 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006724}
6725#endif
6726
Francois Romieudf43ac72012-03-08 09:48:40 +01006727static int rtl_open(struct net_device *dev)
6728{
6729 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006730 struct pci_dev *pdev = tp->pci_dev;
6731 int retval = -ENOMEM;
6732
6733 pm_runtime_get_sync(&pdev->dev);
6734
6735 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006736 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006737 * dma_alloc_coherent provides more.
6738 */
6739 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6740 &tp->TxPhyAddr, GFP_KERNEL);
6741 if (!tp->TxDescArray)
6742 goto err_pm_runtime_put;
6743
6744 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6745 &tp->RxPhyAddr, GFP_KERNEL);
6746 if (!tp->RxDescArray)
6747 goto err_free_tx_0;
6748
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006749 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006750 if (retval < 0)
6751 goto err_free_rx_1;
6752
Francois Romieudf43ac72012-03-08 09:48:40 +01006753 rtl_request_firmware(tp);
6754
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006755 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006756 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006757 if (retval < 0)
6758 goto err_release_fw_2;
6759
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006760 retval = r8169_phy_connect(tp);
6761 if (retval)
6762 goto err_free_irq;
6763
Francois Romieudf43ac72012-03-08 09:48:40 +01006764 rtl_lock_work(tp);
6765
6766 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6767
6768 napi_enable(&tp->napi);
6769
6770 rtl8169_init_phy(dev, tp);
6771
Francois Romieudf43ac72012-03-08 09:48:40 +01006772 rtl_pll_power_up(tp);
6773
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006774 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006775
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006776 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006777 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6778
Heiner Kallweit703732f2019-01-19 22:07:05 +01006779 phy_start(tp->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006780 netif_start_queue(dev);
6781
6782 rtl_unlock_work(tp);
6783
Heiner Kallweita92a0842018-01-08 21:39:13 +01006784 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006785out:
6786 return retval;
6787
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006788err_free_irq:
6789 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006790err_release_fw_2:
6791 rtl_release_firmware(tp);
6792 rtl8169_rx_clear(tp);
6793err_free_rx_1:
6794 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6795 tp->RxPhyAddr);
6796 tp->RxDescArray = NULL;
6797err_free_tx_0:
6798 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6799 tp->TxPhyAddr);
6800 tp->TxDescArray = NULL;
6801err_pm_runtime_put:
6802 pm_runtime_put_noidle(&pdev->dev);
6803 goto out;
6804}
6805
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006806static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006807rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006808{
6809 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006810 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006811 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006812 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006813
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006814 pm_runtime_get_noresume(&pdev->dev);
6815
6816 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006817 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006818
Junchang Wang8027aa22012-03-04 23:30:32 +01006819 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006820 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006821 stats->rx_packets = tp->rx_stats.packets;
6822 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006823 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006824
Junchang Wang8027aa22012-03-04 23:30:32 +01006825 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006826 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006827 stats->tx_packets = tp->tx_stats.packets;
6828 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006829 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006830
6831 stats->rx_dropped = dev->stats.rx_dropped;
6832 stats->tx_dropped = dev->stats.tx_dropped;
6833 stats->rx_length_errors = dev->stats.rx_length_errors;
6834 stats->rx_errors = dev->stats.rx_errors;
6835 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6836 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6837 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006838 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006839
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006840 /*
6841 * Fetch additonal counter values missing in stats collected by driver
6842 * from tally counters.
6843 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006844 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006845 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006846
6847 /*
6848 * Subtract values fetched during initalization.
6849 * See rtl8169_init_counter_offsets for a description why we do that.
6850 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006851 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006852 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006853 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006854 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006855 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006856 le16_to_cpu(tp->tc_offset.tx_aborted);
6857
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006858 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006859}
6860
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006861static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006862{
françois romieu065c27c2011-01-03 15:08:12 +00006863 struct rtl8169_private *tp = netdev_priv(dev);
6864
Francois Romieu5d06a992006-02-23 00:47:58 +01006865 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006866 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006867
Heiner Kallweit703732f2019-01-19 22:07:05 +01006868 phy_stop(tp->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006869 netif_device_detach(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006870
6871 rtl_lock_work(tp);
6872 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006873 /* Clear all task flags */
6874 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6875
Francois Romieuda78dbf2012-01-26 14:18:23 +01006876 rtl_unlock_work(tp);
6877
6878 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006879}
Francois Romieu5d06a992006-02-23 00:47:58 +01006880
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006881#ifdef CONFIG_PM
6882
6883static int rtl8169_suspend(struct device *device)
6884{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006885 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006886 struct rtl8169_private *tp = netdev_priv(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006887
6888 rtl8169_net_suspend(dev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006889 clk_disable_unprepare(tp->clk);
Francois Romieu1371fa62007-04-02 23:01:11 +02006890
Francois Romieu5d06a992006-02-23 00:47:58 +01006891 return 0;
6892}
6893
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006894static void __rtl8169_resume(struct net_device *dev)
6895{
françois romieu065c27c2011-01-03 15:08:12 +00006896 struct rtl8169_private *tp = netdev_priv(dev);
6897
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006898 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006899
6900 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006901 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006902
Heiner Kallweit703732f2019-01-19 22:07:05 +01006903 phy_start(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006904
Artem Savkovcff4c162012-04-03 10:29:11 +00006905 rtl_lock_work(tp);
6906 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006907 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Heiner Kallweit58ba5662019-01-19 22:06:25 +01006908 rtl_reset_work(tp);
Artem Savkovcff4c162012-04-03 10:29:11 +00006909 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006910}
6911
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006912static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006913{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006914 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006915 struct rtl8169_private *tp = netdev_priv(dev);
6916
6917 clk_prepare_enable(tp->clk);
Francois Romieu5d06a992006-02-23 00:47:58 +01006918
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006919 if (netif_running(dev))
6920 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006921
Francois Romieu5d06a992006-02-23 00:47:58 +01006922 return 0;
6923}
6924
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006925static int rtl8169_runtime_suspend(struct device *device)
6926{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006927 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006928 struct rtl8169_private *tp = netdev_priv(dev);
6929
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006930 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006931 return 0;
6932
Francois Romieuda78dbf2012-01-26 14:18:23 +01006933 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006934 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006935 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006936
6937 rtl8169_net_suspend(dev);
6938
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006939 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006940 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006941 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006942
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006943 return 0;
6944}
6945
6946static int rtl8169_runtime_resume(struct device *device)
6947{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006948 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006949 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006950 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006951
6952 if (!tp->TxDescArray)
6953 return 0;
6954
Francois Romieuda78dbf2012-01-26 14:18:23 +01006955 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006956 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006957 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006958
6959 __rtl8169_resume(dev);
6960
6961 return 0;
6962}
6963
6964static int rtl8169_runtime_idle(struct device *device)
6965{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006966 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006967
Heiner Kallweita92a0842018-01-08 21:39:13 +01006968 if (!netif_running(dev) || !netif_carrier_ok(dev))
6969 pm_schedule_suspend(device, 10000);
6970
6971 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006972}
6973
Alexey Dobriyan47145212009-12-14 18:00:08 -08006974static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006975 .suspend = rtl8169_suspend,
6976 .resume = rtl8169_resume,
6977 .freeze = rtl8169_suspend,
6978 .thaw = rtl8169_resume,
6979 .poweroff = rtl8169_suspend,
6980 .restore = rtl8169_resume,
6981 .runtime_suspend = rtl8169_runtime_suspend,
6982 .runtime_resume = rtl8169_runtime_resume,
6983 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006984};
6985
6986#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6987
6988#else /* !CONFIG_PM */
6989
6990#define RTL8169_PM_OPS NULL
6991
6992#endif /* !CONFIG_PM */
6993
David S. Miller1805b2f2011-10-24 18:18:09 -04006994static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6995{
David S. Miller1805b2f2011-10-24 18:18:09 -04006996 /* WoL fails with 8168b when the receiver is disabled. */
6997 switch (tp->mac_version) {
6998 case RTL_GIGA_MAC_VER_11:
6999 case RTL_GIGA_MAC_VER_12:
7000 case RTL_GIGA_MAC_VER_17:
7001 pci_clear_master(tp->pci_dev);
7002
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007003 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007004 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007005 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04007006 break;
7007 default:
7008 break;
7009 }
7010}
7011
Francois Romieu1765f952008-09-13 17:21:40 +02007012static void rtl_shutdown(struct pci_dev *pdev)
7013{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007014 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007015 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02007016
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007017 rtl8169_net_suspend(dev);
7018
Francois Romieucecb5fd2011-04-01 10:21:07 +02007019 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007020 rtl_rar_set(tp, dev->perm_addr);
7021
Hayes Wang92fc43b2011-07-06 15:58:03 +08007022 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007023
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007024 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02007025 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007026 rtl_wol_suspend_quirk(tp);
7027 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007028 }
7029
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007030 pci_wake_from_d3(pdev, true);
7031 pci_set_power_state(pdev, PCI_D3hot);
7032 }
7033}
Francois Romieu5d06a992006-02-23 00:47:58 +01007034
Bill Pembertonbaf63292012-12-03 09:23:28 -05007035static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007036{
7037 struct net_device *dev = pci_get_drvdata(pdev);
7038 struct rtl8169_private *tp = netdev_priv(dev);
7039
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007040 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007041 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007042
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007043 netif_napi_del(&tp->napi);
7044
Francois Romieue27566e2012-03-08 09:54:01 +01007045 unregister_netdev(dev);
Heiner Kallweit703732f2019-01-19 22:07:05 +01007046 mdiobus_unregister(tp->phydev->mdio.bus);
Francois Romieue27566e2012-03-08 09:54:01 +01007047
7048 rtl_release_firmware(tp);
7049
7050 if (pci_dev_run_wake(pdev))
7051 pm_runtime_get_noresume(&pdev->dev);
7052
7053 /* restore original MAC address */
7054 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007055}
7056
Francois Romieufa9c3852012-03-08 10:01:50 +01007057static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007058 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007059 .ndo_stop = rtl8169_close,
7060 .ndo_get_stats64 = rtl8169_get_stats64,
7061 .ndo_start_xmit = rtl8169_start_xmit,
7062 .ndo_tx_timeout = rtl8169_tx_timeout,
7063 .ndo_validate_addr = eth_validate_addr,
7064 .ndo_change_mtu = rtl8169_change_mtu,
7065 .ndo_fix_features = rtl8169_fix_features,
7066 .ndo_set_features = rtl8169_set_features,
7067 .ndo_set_mac_address = rtl_set_mac_address,
7068 .ndo_do_ioctl = rtl8169_ioctl,
7069 .ndo_set_rx_mode = rtl_set_rx_mode,
7070#ifdef CONFIG_NET_POLL_CONTROLLER
7071 .ndo_poll_controller = rtl8169_netpoll,
7072#endif
7073
7074};
7075
Francois Romieu31fa8b12012-03-08 10:09:40 +01007076static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007077 void (*hw_start)(struct rtl8169_private *tp);
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007078 u16 irq_mask;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007079 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007080 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007081} rtl_cfg_infos [] = {
7082 [RTL_CFG_0] = {
7083 .hw_start = rtl_hw_start_8169,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007084 .irq_mask = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007085 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007086 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007087 },
7088 [RTL_CFG_1] = {
7089 .hw_start = rtl_hw_start_8168,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007090 .irq_mask = LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007091 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007092 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007093 },
7094 [RTL_CFG_2] = {
7095 .hw_start = rtl_hw_start_8101,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007096 .irq_mask = LinkChg | RxOverflow | RxFIFOOver,
Francois Romieu50970832017-10-27 13:24:49 +03007097 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007098 }
7099};
7100
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007101static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007102{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007103 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007104
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08007105 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01007106 rtl_unlock_config_regs(tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007107 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01007108 rtl_lock_config_regs(tp);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007109 flags = PCI_IRQ_LEGACY;
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08007110 } else {
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007111 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007112 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007113
7114 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007115}
7116
Thierry Reding04c77882019-02-06 13:30:17 +01007117static void rtl_read_mac_address(struct rtl8169_private *tp,
7118 u8 mac_addr[ETH_ALEN])
7119{
Thierry Redingdeedf1f2019-02-06 13:30:18 +01007120 u32 value;
7121
Thierry Reding04c77882019-02-06 13:30:17 +01007122 /* Get MAC address */
7123 switch (tp->mac_version) {
7124 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
7125 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Thierry Redingdeedf1f2019-02-06 13:30:18 +01007126 value = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
7127 mac_addr[0] = (value >> 0) & 0xff;
7128 mac_addr[1] = (value >> 8) & 0xff;
7129 mac_addr[2] = (value >> 16) & 0xff;
7130 mac_addr[3] = (value >> 24) & 0xff;
7131
7132 value = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
7133 mac_addr[4] = (value >> 0) & 0xff;
7134 mac_addr[5] = (value >> 8) & 0xff;
Thierry Reding04c77882019-02-06 13:30:17 +01007135 break;
7136 default:
7137 break;
7138 }
7139}
7140
Hayes Wangc5583862012-07-02 17:23:22 +08007141DECLARE_RTL_COND(rtl_link_list_ready_cond)
7142{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007143 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007144}
7145
7146DECLARE_RTL_COND(rtl_rxtx_empty_cond)
7147{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007148 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08007149}
7150
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007151static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
7152{
7153 struct rtl8169_private *tp = mii_bus->priv;
7154
7155 if (phyaddr > 0)
7156 return -ENODEV;
7157
7158 return rtl_readphy(tp, phyreg);
7159}
7160
7161static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
7162 int phyreg, u16 val)
7163{
7164 struct rtl8169_private *tp = mii_bus->priv;
7165
7166 if (phyaddr > 0)
7167 return -ENODEV;
7168
7169 rtl_writephy(tp, phyreg, val);
7170
7171 return 0;
7172}
7173
7174static int r8169_mdio_register(struct rtl8169_private *tp)
7175{
7176 struct pci_dev *pdev = tp->pci_dev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007177 struct mii_bus *new_bus;
7178 int ret;
7179
7180 new_bus = devm_mdiobus_alloc(&pdev->dev);
7181 if (!new_bus)
7182 return -ENOMEM;
7183
7184 new_bus->name = "r8169";
7185 new_bus->priv = tp;
7186 new_bus->parent = &pdev->dev;
7187 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
7188 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x",
7189 PCI_DEVID(pdev->bus->number, pdev->devfn));
7190
7191 new_bus->read = r8169_mdio_read_reg;
7192 new_bus->write = r8169_mdio_write_reg;
7193
7194 ret = mdiobus_register(new_bus);
7195 if (ret)
7196 return ret;
7197
Heiner Kallweit703732f2019-01-19 22:07:05 +01007198 tp->phydev = mdiobus_get_phy(new_bus, 0);
7199 if (!tp->phydev) {
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007200 mdiobus_unregister(new_bus);
7201 return -ENODEV;
7202 }
7203
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02007204 /* PHY will be woken up in rtl_open() */
Heiner Kallweit703732f2019-01-19 22:07:05 +01007205 phy_suspend(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007206
7207 return 0;
7208}
7209
Bill Pembertonbaf63292012-12-03 09:23:28 -05007210static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007211{
Hayes Wangc5583862012-07-02 17:23:22 +08007212 u32 data;
7213
7214 tp->ocp_base = OCP_STD_PHY_BASE;
7215
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007216 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08007217
7218 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
7219 return;
7220
7221 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
7222 return;
7223
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007224 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08007225 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007226 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08007227
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007228 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007229 data &= ~(1 << 14);
7230 r8168_mac_ocp_write(tp, 0xe8de, data);
7231
7232 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7233 return;
7234
Hayes Wang5f8bcce2012-07-10 08:47:05 +02007235 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08007236 data |= (1 << 15);
7237 r8168_mac_ocp_write(tp, 0xe8de, data);
7238
7239 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
7240 return;
7241}
7242
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007243static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
7244{
7245 rtl8168ep_stop_cmac(tp);
7246 rtl_hw_init_8168g(tp);
7247}
7248
Bill Pembertonbaf63292012-12-03 09:23:28 -05007249static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08007250{
7251 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02007252 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007253 rtl_hw_init_8168g(tp);
7254 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02007255 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08007256 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08007257 break;
Hayes Wangc5583862012-07-02 17:23:22 +08007258 default:
7259 break;
7260 }
7261}
7262
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007263/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
7264static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
7265{
7266 switch (tp->mac_version) {
7267 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
7268 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
7269 return false;
7270 default:
7271 return true;
7272 }
7273}
7274
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007275static int rtl_jumbo_max(struct rtl8169_private *tp)
7276{
7277 /* Non-GBit versions don't support jumbo frames */
7278 if (!tp->supports_gmii)
7279 return JUMBO_1K;
7280
7281 switch (tp->mac_version) {
7282 /* RTL8169 */
7283 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_06:
7284 return JUMBO_7K;
7285 /* RTL8168b */
7286 case RTL_GIGA_MAC_VER_11:
7287 case RTL_GIGA_MAC_VER_12:
7288 case RTL_GIGA_MAC_VER_17:
7289 return JUMBO_4K;
7290 /* RTL8168c */
7291 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
7292 return JUMBO_6K;
7293 default:
7294 return JUMBO_9K;
7295 }
7296}
7297
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007298static void rtl_disable_clk(void *data)
7299{
7300 clk_disable_unprepare(data);
7301}
7302
Heiner Kallweitb779dae2019-01-19 22:07:34 +01007303static int rtl_get_ether_clk(struct rtl8169_private *tp)
7304{
7305 struct device *d = tp_to_dev(tp);
7306 struct clk *clk;
7307 int rc;
7308
7309 clk = devm_clk_get(d, "ether_clk");
7310 if (IS_ERR(clk)) {
7311 rc = PTR_ERR(clk);
7312 if (rc == -ENOENT)
7313 /* clk-core allows NULL (for suspend / resume) */
7314 rc = 0;
7315 else if (rc != -EPROBE_DEFER)
7316 dev_err(d, "failed to get clk: %d\n", rc);
7317 } else {
7318 tp->clk = clk;
7319 rc = clk_prepare_enable(clk);
7320 if (rc)
7321 dev_err(d, "failed to enable clk: %d\n", rc);
7322 else
7323 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
7324 }
7325
7326 return rc;
7327}
7328
hayeswang929a0312014-09-16 11:40:47 +08007329static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007330{
7331 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Thierry Redingdeedf1f2019-02-06 13:30:18 +01007332 /* align to u16 for is_valid_ether_addr() */
7333 u8 mac_addr[ETH_ALEN] __aligned(2) = {};
Francois Romieu3b6cf252012-03-08 09:59:04 +01007334 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007335 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007336 int chipset, region, i;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007337 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007338
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007339 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7340 if (!dev)
7341 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007342
7343 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007344 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007345 tp = netdev_priv(dev);
7346 tp->dev = dev;
7347 tp->pci_dev = pdev;
7348 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02007349 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007350
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007351 /* Get the *optional* external "ether_clk" used on some boards */
Heiner Kallweitb779dae2019-01-19 22:07:34 +01007352 rc = rtl_get_ether_clk(tp);
7353 if (rc)
7354 return rc;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007355
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02007356 /* Disable ASPM completely as that cause random device stop working
7357 * problems as well as full system hangs for some PCIe devices users.
7358 */
7359 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
7360
Francois Romieu3b6cf252012-03-08 09:59:04 +01007361 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007362 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007363 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007364 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007365 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007366 }
7367
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007368 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007369 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007370
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007371 /* use first MMIO region */
7372 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7373 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007374 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007375 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007376 }
7377
7378 /* check for weird/broken PCI region reporting */
7379 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007380 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007381 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007382 }
7383
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007384 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007385 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007386 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007387 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007388 }
7389
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007390 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007391
Francois Romieu3b6cf252012-03-08 09:59:04 +01007392 /* Identify chip attached to board */
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01007393 rtl8169_get_mac_version(tp);
7394 if (tp->mac_version == RTL_GIGA_MAC_NONE)
7395 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007396
Heiner Kallweite3972862018-06-29 08:07:04 +02007397 if (rtl_tbi_enabled(tp)) {
7398 dev_err(&pdev->dev, "TBI fiber mode not supported\n");
7399 return -ENODEV;
7400 }
7401
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007402 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007403
Heiner Kallweit10b63e82019-01-20 11:45:20 +01007404 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
Heiner Kallweita0456792018-09-25 07:59:36 +02007405 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007406 dev->features |= NETIF_F_HIGHDMA;
7407 } else {
7408 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7409 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007410 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007411 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007412 }
7413 }
7414
Francois Romieu3b6cf252012-03-08 09:59:04 +01007415 rtl_init_rxcfg(tp);
7416
Heiner Kallweitde20e122018-09-25 07:58:00 +02007417 rtl8169_irq_mask_and_ack(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007418
Hayes Wangc5583862012-07-02 17:23:22 +08007419 rtl_hw_initialize(tp);
7420
Francois Romieu3b6cf252012-03-08 09:59:04 +01007421 rtl_hw_reset(tp);
7422
Francois Romieu3b6cf252012-03-08 09:59:04 +01007423 pci_set_master(pdev);
7424
Francois Romieu3b6cf252012-03-08 09:59:04 +01007425 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007426 rtl_init_jumbo_ops(tp);
7427
Francois Romieu3b6cf252012-03-08 09:59:04 +01007428 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007429
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007430 rc = rtl_alloc_irq(tp);
7431 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007432 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007433 return rc;
7434 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007435
Francois Romieu3b6cf252012-03-08 09:59:04 +01007436 mutex_init(&tp->wk.mutex);
Heiner Kallweit5c41e782019-01-19 22:03:49 +01007437 INIT_WORK(&tp->wk.work, rtl_task);
Kyle McMartin340fea32014-02-24 20:12:28 -05007438 u64_stats_init(&tp->rx_stats.syncp);
7439 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007440
Thierry Reding04c77882019-02-06 13:30:17 +01007441 /* get MAC address */
7442 rc = eth_platform_get_mac_address(&pdev->dev, mac_addr);
7443 if (rc)
7444 rtl_read_mac_address(tp, mac_addr);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007445
Thierry Reding04c77882019-02-06 13:30:17 +01007446 if (is_valid_ether_addr(mac_addr))
7447 rtl_rar_set(tp, mac_addr);
7448
Francois Romieu3b6cf252012-03-08 09:59:04 +01007449 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007450 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007451
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007452 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007453
Heiner Kallweit37621492018-04-17 23:20:03 +02007454 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007455
7456 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7457 * properly for all devices */
7458 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007459 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007460
7461 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007462 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7463 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007464 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7465 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007466 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007467
hayeswang929a0312014-09-16 11:40:47 +08007468 tp->cp_cmd |= RxChkSum | RxVlan;
7469
7470 /*
7471 * Pretend we are using VLANs; This bypasses a nasty bug where
7472 * Interrupts stop flowing on high load on 8110SCd controllers.
7473 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007474 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007475 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007476 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007477
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007478 if (rtl_chip_supports_csum_v2(tp)) {
hayeswang5888d3f2014-07-11 16:25:56 +08007479 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007480 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007481 } else {
7482 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007483 }
hayeswang5888d3f2014-07-11 16:25:56 +08007484
Francois Romieu3b6cf252012-03-08 09:59:04 +01007485 dev->hw_features |= NETIF_F_RXALL;
7486 dev->hw_features |= NETIF_F_RXFCS;
7487
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007488 /* MTU range: 60 - hw-specific max */
7489 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007490 jumbo_max = rtl_jumbo_max(tp);
7491 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007492
Francois Romieu3b6cf252012-03-08 09:59:04 +01007493 tp->hw_start = cfg->hw_start;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007494 tp->irq_mask = RTL_EVENT_NAPI | cfg->irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +03007495 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007496
Heiner Kallweit254764e2019-01-22 22:23:41 +01007497 tp->fw_name = rtl_chip_infos[chipset].fw_name;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007498
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007499 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7500 &tp->counters_phys_addr,
7501 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007502 if (!tp->counters)
7503 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007504
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007505 pci_set_drvdata(pdev, dev);
7506
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007507 rc = r8169_mdio_register(tp);
7508 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007509 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007510
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007511 /* chip gets powered up in rtl_open() */
7512 rtl_pll_power_down(tp);
7513
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007514 rc = register_netdev(dev);
7515 if (rc)
7516 goto err_mdio_unregister;
7517
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007518 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007519 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007520 (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
Heiner Kallweit29274992018-02-28 20:43:38 +01007521 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007522
7523 if (jumbo_max > JUMBO_1K)
7524 netif_info(tp, probe, dev,
7525 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
7526 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
7527 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007528
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007529 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007530 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007531
Heiner Kallweita92a0842018-01-08 21:39:13 +01007532 if (pci_dev_run_wake(pdev))
7533 pm_runtime_put_sync(&pdev->dev);
7534
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007535 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007536
7537err_mdio_unregister:
Heiner Kallweit703732f2019-01-19 22:07:05 +01007538 mdiobus_unregister(tp->phydev->mdio.bus);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007539 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007540}
7541
Linus Torvalds1da177e2005-04-16 15:20:36 -07007542static struct pci_driver rtl8169_pci_driver = {
7543 .name = MODULENAME,
7544 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007545 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007546 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007547 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007548 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007549};
7550
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007551module_pci_driver(rtl8169_pci_driver);