blob: ec9f98ad749034a575cf532aacaaaae012ca428b [file] [log] [blame]
Thomas Gleixner09c434b2019-05-19 13:08:20 +01001// SPDX-License-Identifier: GPL-2.0-only
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Francois Romieu07d3f512007-02-21 22:40:46 +01003 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
4 *
5 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
6 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
7 * Copyright (c) a lot of people too. Please respect their work.
8 *
9 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
11
12#include <linux/module.h>
13#include <linux/moduleparam.h>
14#include <linux/pci.h>
15#include <linux/netdevice.h>
16#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020017#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/delay.h>
19#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020020#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/if_vlan.h>
22#include <linux/crc32.h>
23#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020024#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/ip.h>
26#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000027#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000029#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000030#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040031#include <linux/prefetch.h>
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +020032#include <linux/pci-aspm.h>
hayeswange9746042014-07-11 16:25:58 +080033#include <linux/ipv6.h>
34#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
françois romieubca03d52011-01-03 15:07:31 +000038#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
39#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000040#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
41#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080042#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080043#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
44#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080045#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080046#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080047#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080048#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080049#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000050#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000051#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000052#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080053#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
54#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
55#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
56#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000057
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020058#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070059 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020060
Linus Torvalds1da177e2005-04-16 15:20:36 -070061/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
62 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050063static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Michal Schmidtaee77e42012-09-09 13:55:26 +000065#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
67
68#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020069#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000071#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
73#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
74
Linus Torvalds1da177e2005-04-16 15:20:36 -070075/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020076#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
77#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
78#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
79#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
80#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
81#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83enum mac_version {
Heiner Kallweite9588eb2019-05-25 21:14:39 +020084 /* support for ancient RTL_GIGA_MAC_VER_01 has been removed */
Francois Romieu85bffe62011-04-27 08:22:39 +020085 RTL_GIGA_MAC_VER_02,
86 RTL_GIGA_MAC_VER_03,
87 RTL_GIGA_MAC_VER_04,
88 RTL_GIGA_MAC_VER_05,
89 RTL_GIGA_MAC_VER_06,
90 RTL_GIGA_MAC_VER_07,
91 RTL_GIGA_MAC_VER_08,
92 RTL_GIGA_MAC_VER_09,
93 RTL_GIGA_MAC_VER_10,
94 RTL_GIGA_MAC_VER_11,
95 RTL_GIGA_MAC_VER_12,
96 RTL_GIGA_MAC_VER_13,
97 RTL_GIGA_MAC_VER_14,
98 RTL_GIGA_MAC_VER_15,
99 RTL_GIGA_MAC_VER_16,
100 RTL_GIGA_MAC_VER_17,
101 RTL_GIGA_MAC_VER_18,
102 RTL_GIGA_MAC_VER_19,
103 RTL_GIGA_MAC_VER_20,
104 RTL_GIGA_MAC_VER_21,
105 RTL_GIGA_MAC_VER_22,
106 RTL_GIGA_MAC_VER_23,
107 RTL_GIGA_MAC_VER_24,
108 RTL_GIGA_MAC_VER_25,
109 RTL_GIGA_MAC_VER_26,
110 RTL_GIGA_MAC_VER_27,
111 RTL_GIGA_MAC_VER_28,
112 RTL_GIGA_MAC_VER_29,
113 RTL_GIGA_MAC_VER_30,
114 RTL_GIGA_MAC_VER_31,
115 RTL_GIGA_MAC_VER_32,
116 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800117 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800118 RTL_GIGA_MAC_VER_35,
119 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800120 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800121 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800122 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800123 RTL_GIGA_MAC_VER_40,
124 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000125 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000126 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800127 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800128 RTL_GIGA_MAC_VER_45,
129 RTL_GIGA_MAC_VER_46,
130 RTL_GIGA_MAC_VER_47,
131 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800132 RTL_GIGA_MAC_VER_49,
133 RTL_GIGA_MAC_VER_50,
134 RTL_GIGA_MAC_VER_51,
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200135 RTL_GIGA_MAC_NONE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136};
137
Francois Romieud58d46b2011-05-03 16:38:29 +0200138#define JUMBO_1K ETH_DATA_LEN
139#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
140#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
141#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
142#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
143
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800144static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200146 const char *fw_name;
147} rtl_chip_infos[] = {
148 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200149 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
150 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
151 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
152 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
153 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200154 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200155 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
156 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
157 [RTL_GIGA_MAC_VER_09] = {"RTL8102e" },
158 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
159 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
160 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
161 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
162 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
163 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
164 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
165 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
166 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
167 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
168 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
169 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
170 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
171 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
172 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
173 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
174 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
175 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
176 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
177 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
178 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
179 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
180 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
181 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
182 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
183 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
184 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
185 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
186 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
187 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
188 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
189 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
190 [RTL_GIGA_MAC_VER_42] = {"RTL8168g/8111g", FIRMWARE_8168G_3},
191 [RTL_GIGA_MAC_VER_43] = {"RTL8106e", FIRMWARE_8106E_2},
192 [RTL_GIGA_MAC_VER_44] = {"RTL8411", FIRMWARE_8411_2 },
193 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
194 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
195 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
196 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
197 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
198 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
199 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Francois Romieubcf0bf92006-07-26 23:14:13 +0200202enum cfg_version {
203 RTL_CFG_0 = 0x00,
204 RTL_CFG_1,
205 RTL_CFG_2
206};
207
Benoit Taine9baa3c32014-08-08 15:56:03 +0200208static const struct pci_device_id rtl8169_pci_tbl[] = {
Kai-Heng Feng36352992019-01-02 14:45:07 +0800209 { PCI_VDEVICE(REALTEK, 0x2502), RTL_CFG_1 },
210 { PCI_VDEVICE(REALTEK, 0x2600), RTL_CFG_1 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100211 { PCI_VDEVICE(REALTEK, 0x8129), RTL_CFG_0 },
212 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_2 },
213 { PCI_VDEVICE(REALTEK, 0x8161), RTL_CFG_1 },
214 { PCI_VDEVICE(REALTEK, 0x8167), RTL_CFG_0 },
215 { PCI_VDEVICE(REALTEK, 0x8168), RTL_CFG_1 },
216 { PCI_VDEVICE(NCUBE, 0x8168), RTL_CFG_1 },
217 { PCI_VDEVICE(REALTEK, 0x8169), RTL_CFG_0 },
218 { PCI_VENDOR_ID_DLINK, 0x4300,
219 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
220 { PCI_VDEVICE(DLINK, 0x4300), RTL_CFG_0 },
221 { PCI_VDEVICE(DLINK, 0x4302), RTL_CFG_0 },
222 { PCI_VDEVICE(AT, 0xc107), RTL_CFG_0 },
223 { PCI_VDEVICE(USR, 0x0116), RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200224 { PCI_VENDOR_ID_LINKSYS, 0x1032,
225 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100226 { 0x0001, 0x8168,
227 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100228 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229};
230
231MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
232
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200233static struct {
234 u32 msg_enable;
235} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Francois Romieu07d3f512007-02-21 22:40:46 +0100237enum rtl_registers {
238 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100239 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100240 MAR0 = 8, /* Multicast filter. */
241 CounterAddrLow = 0x10,
242 CounterAddrHigh = 0x14,
243 TxDescStartAddrLow = 0x20,
244 TxDescStartAddrHigh = 0x24,
245 TxHDescStartAddrLow = 0x28,
246 TxHDescStartAddrHigh = 0x2c,
247 FLASH = 0x30,
248 ERSR = 0x36,
249 ChipCmd = 0x37,
250 TxPoll = 0x38,
251 IntrMask = 0x3c,
252 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700253
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800254 TxConfig = 0x40,
255#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
256#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
257
258 RxConfig = 0x44,
259#define RX128_INT_EN (1 << 15) /* 8111c and later */
260#define RX_MULTI_EN (1 << 14) /* 8111c only */
261#define RXCFG_FIFO_SHIFT 13
262 /* No threshold before first PCI xfer */
263#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000264#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800265#define RXCFG_DMA_SHIFT 8
266 /* Unlimited maximum PCI burst. */
267#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700268
Francois Romieu07d3f512007-02-21 22:40:46 +0100269 RxMissed = 0x4c,
270 Cfg9346 = 0x50,
271 Config0 = 0x51,
272 Config1 = 0x52,
273 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200274#define PME_SIGNAL (1 << 5) /* 8168c and later */
275
Francois Romieu07d3f512007-02-21 22:40:46 +0100276 Config3 = 0x54,
277 Config4 = 0x55,
278 Config5 = 0x56,
279 MultiIntr = 0x5c,
280 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100281 PHYstatus = 0x6c,
282 RxMaxSize = 0xda,
283 CPlusCmd = 0xe0,
284 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300285
286#define RTL_COALESCE_MASK 0x0f
287#define RTL_COALESCE_SHIFT 4
288#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
289#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
290
Francois Romieu07d3f512007-02-21 22:40:46 +0100291 RxDescAddrLow = 0xe4,
292 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000293 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
294
295#define NoEarlyTx 0x3f /* Max value : no early transmit. */
296
297 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
298
299#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800300#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000301
Francois Romieu07d3f512007-02-21 22:40:46 +0100302 FuncEvent = 0xf0,
303 FuncEventMask = 0xf4,
304 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800305 IBCR0 = 0xf8,
306 IBCR2 = 0xf9,
307 IBIMR0 = 0xfa,
308 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100309 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
Francois Romieuf162a5d2008-06-01 22:37:49 +0200312enum rtl8168_8101_registers {
313 CSIDR = 0x64,
314 CSIAR = 0x68,
315#define CSIAR_FLAG 0x80000000
316#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200317#define CSIAR_BYTE_ENABLE 0x0000f000
318#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000319 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200320 EPHYAR = 0x80,
321#define EPHYAR_FLAG 0x80000000
322#define EPHYAR_WRITE_CMD 0x80000000
323#define EPHYAR_REG_MASK 0x1f
324#define EPHYAR_REG_SHIFT 16
325#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800326 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800327#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800328#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200329 DBG_REG = 0xd1,
330#define FIX_NAK_1 (1 << 4)
331#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800332 TWSI = 0xd2,
333 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800334#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800335#define TX_EMPTY (1 << 5)
336#define RX_EMPTY (1 << 4)
337#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800338#define EN_NDP (1 << 3)
339#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800340#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000341 EFUSEAR = 0xdc,
342#define EFUSEAR_FLAG 0x80000000
343#define EFUSEAR_WRITE_CMD 0x80000000
344#define EFUSEAR_READ_CMD 0x00000000
345#define EFUSEAR_REG_MASK 0x03ff
346#define EFUSEAR_REG_SHIFT 8
347#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800348 MISC_1 = 0xf2,
349#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200350};
351
françois romieuc0e45c12011-01-03 15:08:04 +0000352enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800353 LED_FREQ = 0x1a,
354 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000355 ERIDR = 0x70,
356 ERIAR = 0x74,
357#define ERIAR_FLAG 0x80000000
358#define ERIAR_WRITE_CMD 0x80000000
359#define ERIAR_READ_CMD 0x00000000
360#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000361#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800362#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
363#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
364#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800365#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800366#define ERIAR_MASK_SHIFT 12
367#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
368#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800369#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800370#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800371#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000372 EPHY_RXER_NUM = 0x7c,
373 OCPDR = 0xb0, /* OCP GPHY access */
374#define OCPDR_WRITE_CMD 0x80000000
375#define OCPDR_READ_CMD 0x00000000
376#define OCPDR_REG_MASK 0x7f
377#define OCPDR_GPHY_REG_SHIFT 16
378#define OCPDR_DATA_MASK 0xffff
379 OCPAR = 0xb4,
380#define OCPAR_FLAG 0x80000000
381#define OCPAR_GPHY_WRITE_CMD 0x8000f060
382#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800383 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000384 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
385 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200386#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800387#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800388#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800389#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800390#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000391};
392
Francois Romieu07d3f512007-02-21 22:40:46 +0100393enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100395 SYSErr = 0x8000,
396 PCSTimeout = 0x4000,
397 SWInt = 0x0100,
398 TxDescUnavail = 0x0080,
399 RxFIFOOver = 0x0040,
400 LinkChg = 0x0020,
401 RxOverflow = 0x0010,
402 TxErr = 0x0008,
403 TxOK = 0x0004,
404 RxErr = 0x0002,
405 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
407 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200408 RxRWT = (1 << 22),
409 RxRES = (1 << 21),
410 RxRUNT = (1 << 20),
411 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800414 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100415 CmdReset = 0x10,
416 CmdRxEnb = 0x08,
417 CmdTxEnb = 0x04,
418 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
Francois Romieu275391a2007-02-23 23:50:28 +0100420 /* TXPoll register p.5 */
421 HPQ = 0x80, /* Poll cmd on the high prio queue */
422 NPQ = 0x40, /* Poll cmd on the low prio queue */
423 FSWInt = 0x01, /* Forced software interrupt */
424
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100426 Cfg9346_Lock = 0x00,
427 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100430 AcceptErr = 0x20,
431 AcceptRunt = 0x10,
432 AcceptBroadcast = 0x08,
433 AcceptMulticast = 0x04,
434 AcceptMyPhys = 0x02,
435 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200436#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 /* TxConfigBits */
439 TxInterFrameGapShift = 24,
440 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
441
Francois Romieu5d06a992006-02-23 00:47:58 +0100442 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200443 LEDS1 = (1 << 7),
444 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200445 Speed_down = (1 << 4),
446 MEMMAP = (1 << 3),
447 IOMAP = (1 << 2),
448 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100449 PMEnable = (1 << 0), /* Power Management Enable */
450
Francois Romieu6dccd162007-02-13 23:38:05 +0100451 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000452 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000453 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100454 PCI_Clock_66MHz = 0x01,
455 PCI_Clock_33MHz = 0x00,
456
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100457 /* Config3 register p.25 */
458 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
459 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200460 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800461 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200462 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100463
Francois Romieud58d46b2011-05-03 16:38:29 +0200464 /* Config4 register */
465 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
466
Francois Romieu5d06a992006-02-23 00:47:58 +0100467 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100468 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
469 MWF = (1 << 5), /* Accept Multicast wakeup frame */
470 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200471 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100472 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100473 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000474 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100475
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200477 EnableBist = (1 << 15), // 8168 8101
478 Mac_dbgo_oe = (1 << 14), // 8168 8101
479 Normal_mode = (1 << 13), // unused
480 Force_half_dup = (1 << 12), // 8168 8101
481 Force_rxflow_en = (1 << 11), // 8168 8101
482 Force_txflow_en = (1 << 10), // 8168 8101
483 Cxpl_dbg_sel = (1 << 9), // 8168 8101
484 ASF = (1 << 8), // 8168 8101
485 PktCntrDisable = (1 << 7), // 8168 8101
486 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 RxVlan = (1 << 6),
488 RxChkSum = (1 << 5),
489 PCIDAC = (1 << 4),
490 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200491#define INTT_MASK GENMASK(1, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
493 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100494 TBI_Enable = 0x80,
495 TxFlowCtrl = 0x40,
496 RxFlowCtrl = 0x20,
497 _1000bpsF = 0x10,
498 _100bps = 0x08,
499 _10bps = 0x04,
500 LinkStatus = 0x02,
501 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200503 /* ResetCounterCommand */
504 CounterReset = 0x1,
505
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200506 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100507 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800508
509 /* magic enable v2 */
510 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511};
512
Francois Romieu2b7b4312011-04-18 22:53:24 -0700513enum rtl_desc_bit {
514 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
516 RingEnd = (1 << 30), /* End of descriptor ring */
517 FirstFrag = (1 << 29), /* First segment of a packet */
518 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700519};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
Francois Romieu2b7b4312011-04-18 22:53:24 -0700521/* Generic case. */
522enum rtl_tx_desc_bit {
523 /* First doubleword. */
524 TD_LSO = (1 << 27), /* Large Send Offload */
525#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Francois Romieu2b7b4312011-04-18 22:53:24 -0700527 /* Second doubleword. */
528 TxVlanTag = (1 << 17), /* Add VLAN tag */
529};
530
531/* 8169, 8168b and 810x except 8102e. */
532enum rtl_tx_desc_bit_0 {
533 /* First doubleword. */
534#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
535 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
536 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
537 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
538};
539
540/* 8102e, 8168c and beyond. */
541enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800542 /* First doubleword. */
543 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800544 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800545#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800546#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800547
Francois Romieu2b7b4312011-04-18 22:53:24 -0700548 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800549#define TCPHO_SHIFT 18
550#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700551#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800552 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
553 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700554 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
555 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
556};
557
Francois Romieu2b7b4312011-04-18 22:53:24 -0700558enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 /* Rx private */
560 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500561 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562
563#define RxProtoUDP (PID1)
564#define RxProtoTCP (PID0)
565#define RxProtoIP (PID1 | PID0)
566#define RxProtoMask RxProtoIP
567
568 IPFail = (1 << 16), /* IP checksum failed */
569 UDPFail = (1 << 15), /* UDP/IP checksum failed */
570 TCPFail = (1 << 14), /* TCP/IP checksum failed */
571 RxVlanTag = (1 << 16), /* VLAN tag available */
572};
573
574#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200575#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
577struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200578 __le32 opts1;
579 __le32 opts2;
580 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581};
582
583struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200584 __le32 opts1;
585 __le32 opts2;
586 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587};
588
589struct ring_info {
590 struct sk_buff *skb;
591 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592};
593
Ivan Vecera355423d2009-02-06 21:49:57 -0800594struct rtl8169_counters {
595 __le64 tx_packets;
596 __le64 rx_packets;
597 __le64 tx_errors;
598 __le32 rx_errors;
599 __le16 rx_missed;
600 __le16 align_errors;
601 __le32 tx_one_collision;
602 __le32 tx_multi_collision;
603 __le64 rx_unicast;
604 __le64 rx_broadcast;
605 __le32 rx_multicast;
606 __le16 tx_aborted;
607 __le16 tx_underun;
608};
609
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200610struct rtl8169_tc_offsets {
611 bool inited;
612 __le64 tx_errors;
613 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200614 __le16 tx_aborted;
615};
616
Francois Romieuda78dbf2012-01-26 14:18:23 +0100617enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800618 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100619 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100620 RTL_FLAG_MAX
621};
622
Junchang Wang8027aa22012-03-04 23:30:32 +0100623struct rtl8169_stats {
624 u64 packets;
625 u64 bytes;
626 struct u64_stats_sync syncp;
627};
628
Heiner Kallweitce8843a2019-05-29 21:15:06 +0200629struct rtl8169_private;
630typedef void (*rtl_fw_write_t)(struct rtl8169_private *tp, int reg, int val);
631typedef int (*rtl_fw_read_t)(struct rtl8169_private *tp, int reg);
632
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633struct rtl8169_private {
634 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200635 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000636 struct net_device *dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +0100637 struct phy_device *phydev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700638 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200639 u32 msg_enable;
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200640 enum mac_version mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
642 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100644 struct rtl8169_stats rx_stats;
645 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
647 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
648 dma_addr_t TxPhyAddr;
649 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000650 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100653
Heiner Kallweit559c3c02018-11-19 22:34:17 +0100654 u16 irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +0300655 const struct rtl_coalesce_info *coalesce_info;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200656 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000657
658 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200659 void (*write)(struct rtl8169_private *, int, int);
660 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000661 } mdio_ops;
662
Francois Romieud58d46b2011-05-03 16:38:29 +0200663 struct jumbo_ops {
664 void (*enable)(struct rtl8169_private *);
665 void (*disable)(struct rtl8169_private *);
666 } jumbo_ops;
667
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200668 void (*hw_start)(struct rtl8169_private *tp);
hayeswang5888d3f2014-07-11 16:25:56 +0800669 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100670
671 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100672 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
673 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100674 struct work_struct work;
675 } wk;
676
Heiner Kallweitc8248c62019-03-21 21:23:14 +0100677 unsigned irq_enabled:1;
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200678 unsigned supports_gmii:1;
Corinna Vinschen42020322015-09-10 10:47:35 +0200679 dma_addr_t counters_phys_addr;
680 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200681 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000682 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000683
Heiner Kallweit254764e2019-01-22 22:23:41 +0100684 const char *fw_name;
Francois Romieub6ffd972011-06-17 17:00:05 +0200685 struct rtl_fw {
Heiner Kallweitce8843a2019-05-29 21:15:06 +0200686 rtl_fw_write_t phy_write;
687 rtl_fw_read_t phy_read;
688 rtl_fw_write_t mac_mcu_write;
689 rtl_fw_read_t mac_mcu_read;
Francois Romieub6ffd972011-06-17 17:00:05 +0200690 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200691
692#define RTL_VER_SIZE 32
693
694 char version[RTL_VER_SIZE];
695
696 struct rtl_fw_phy_action {
697 __le32 *code;
698 size_t size;
699 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200700 } *rtl_fw;
Hayes Wangc5583862012-07-02 17:23:22 +0800701
702 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703};
704
Heiner Kallweit1fcd1652019-04-14 10:30:24 +0200705typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);
706
Ralf Baechle979b6c12005-06-13 14:30:40 -0700707MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700708MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200709module_param_named(debug, debug.msg_enable, int, 0);
710MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Heiner Kallweit11287b62019-01-07 21:49:09 +0100711MODULE_SOFTDEP("pre: realtek");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000713MODULE_FIRMWARE(FIRMWARE_8168D_1);
714MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000715MODULE_FIRMWARE(FIRMWARE_8168E_1);
716MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400717MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800718MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800719MODULE_FIRMWARE(FIRMWARE_8168F_1);
720MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800721MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800722MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800723MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800724MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000725MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000726MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000727MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800728MODULE_FIRMWARE(FIRMWARE_8168H_1);
729MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200730MODULE_FIRMWARE(FIRMWARE_8107E_1);
731MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700732
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100733static inline struct device *tp_to_dev(struct rtl8169_private *tp)
734{
735 return &tp->pci_dev->dev;
736}
737
Francois Romieuda78dbf2012-01-26 14:18:23 +0100738static void rtl_lock_work(struct rtl8169_private *tp)
739{
740 mutex_lock(&tp->wk.mutex);
741}
742
743static void rtl_unlock_work(struct rtl8169_private *tp)
744{
745 mutex_unlock(&tp->wk.mutex);
746}
747
Heiner Kallweitdf320ed2019-01-19 22:05:48 +0100748static void rtl_lock_config_regs(struct rtl8169_private *tp)
749{
750 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
751}
752
753static void rtl_unlock_config_regs(struct rtl8169_private *tp)
754{
755 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
756}
757
Heiner Kallweitcb732002018-03-20 07:45:35 +0100758static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200759{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100760 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800761 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200762}
763
Francois Romieuffc46952012-07-06 14:19:23 +0200764struct rtl_cond {
765 bool (*check)(struct rtl8169_private *);
766 const char *msg;
767};
768
769static void rtl_udelay(unsigned int d)
770{
771 udelay(d);
772}
773
774static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
775 void (*delay)(unsigned int), unsigned int d, int n,
776 bool high)
777{
778 int i;
779
780 for (i = 0; i < n; i++) {
Francois Romieuffc46952012-07-06 14:19:23 +0200781 if (c->check(tp) == high)
782 return true;
Heiner Kallweitd1f50502019-05-04 15:20:38 +0200783 delay(d);
Francois Romieuffc46952012-07-06 14:19:23 +0200784 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200785 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
786 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200787 return false;
788}
789
790static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
791 const struct rtl_cond *c,
792 unsigned int d, int n)
793{
794 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
795}
796
797static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
798 const struct rtl_cond *c,
799 unsigned int d, int n)
800{
801 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
802}
803
804static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
805 const struct rtl_cond *c,
806 unsigned int d, int n)
807{
808 return rtl_loop_wait(tp, c, msleep, d, n, true);
809}
810
811static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
812 const struct rtl_cond *c,
813 unsigned int d, int n)
814{
815 return rtl_loop_wait(tp, c, msleep, d, n, false);
816}
817
818#define DECLARE_RTL_COND(name) \
819static bool name ## _check(struct rtl8169_private *); \
820 \
821static const struct rtl_cond name = { \
822 .check = name ## _check, \
823 .msg = #name \
824}; \
825 \
826static bool name ## _check(struct rtl8169_private *tp)
827
Hayes Wangc5583862012-07-02 17:23:22 +0800828static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
829{
830 if (reg & 0xffff0001) {
831 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
832 return true;
833 }
834 return false;
835}
836
837DECLARE_RTL_COND(rtl_ocp_gphy_cond)
838{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200839 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800840}
841
842static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
843{
Hayes Wangc5583862012-07-02 17:23:22 +0800844 if (rtl_ocp_reg_failure(tp, reg))
845 return;
846
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200847 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800848
849 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
850}
851
852static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
853{
Hayes Wangc5583862012-07-02 17:23:22 +0800854 if (rtl_ocp_reg_failure(tp, reg))
855 return 0;
856
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200857 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800858
859 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200860 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800861}
862
Hayes Wangc5583862012-07-02 17:23:22 +0800863static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
864{
Hayes Wangc5583862012-07-02 17:23:22 +0800865 if (rtl_ocp_reg_failure(tp, reg))
866 return;
867
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200868 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800869}
870
871static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
872{
Hayes Wangc5583862012-07-02 17:23:22 +0800873 if (rtl_ocp_reg_failure(tp, reg))
874 return 0;
875
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200876 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800877
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200878 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800879}
880
881#define OCP_STD_PHY_BASE 0xa400
882
883static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
884{
885 if (reg == 0x1f) {
886 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
887 return;
888 }
889
890 if (tp->ocp_base != OCP_STD_PHY_BASE)
891 reg -= 0x10;
892
893 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
894}
895
896static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
897{
898 if (tp->ocp_base != OCP_STD_PHY_BASE)
899 reg -= 0x10;
900
901 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
902}
903
hayeswangeee37862013-04-01 22:23:38 +0000904static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
905{
906 if (reg == 0x1f) {
907 tp->ocp_base = value << 4;
908 return;
909 }
910
911 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
912}
913
914static int mac_mcu_read(struct rtl8169_private *tp, int reg)
915{
916 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
917}
918
Francois Romieuffc46952012-07-06 14:19:23 +0200919DECLARE_RTL_COND(rtl_phyar_cond)
920{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200921 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200922}
923
Francois Romieu24192212012-07-06 20:19:42 +0200924static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200926 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700927
Francois Romieuffc46952012-07-06 14:19:23 +0200928 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700929 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700930 * According to hardware specs a 20us delay is required after write
931 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700932 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700933 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700934}
935
Francois Romieu24192212012-07-06 20:19:42 +0200936static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700937{
Francois Romieuffc46952012-07-06 14:19:23 +0200938 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700939
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200940 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700941
Francois Romieuffc46952012-07-06 14:19:23 +0200942 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200943 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +0200944
Timo Teräs81a95f02010-06-09 17:31:48 -0700945 /*
946 * According to hardware specs a 20us delay is required after read
947 * complete indication, but before sending next command.
948 */
949 udelay(20);
950
Linus Torvalds1da177e2005-04-16 15:20:36 -0700951 return value;
952}
953
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800954DECLARE_RTL_COND(rtl_ocpar_cond)
955{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200956 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800957}
958
Francois Romieu24192212012-07-06 20:19:42 +0200959static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000960{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200961 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
962 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
963 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000964
Francois Romieuffc46952012-07-06 14:19:23 +0200965 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000966}
967
Francois Romieu24192212012-07-06 20:19:42 +0200968static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000969{
Francois Romieu24192212012-07-06 20:19:42 +0200970 r8168dp_1_mdio_access(tp, reg,
971 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000972}
973
Francois Romieu24192212012-07-06 20:19:42 +0200974static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000975{
Francois Romieu24192212012-07-06 20:19:42 +0200976 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000977
978 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200979 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
980 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000981
Francois Romieuffc46952012-07-06 14:19:23 +0200982 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200983 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +0000984}
985
françois romieue6de30d2011-01-03 15:08:37 +0000986#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
987
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200988static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000989{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200990 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000991}
992
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200993static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000994{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200995 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000996}
997
Francois Romieu24192212012-07-06 20:19:42 +0200998static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +0000999{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001000 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001001
Francois Romieu24192212012-07-06 20:19:42 +02001002 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001003
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001004 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001005}
1006
Francois Romieu24192212012-07-06 20:19:42 +02001007static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001008{
1009 int value;
1010
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001011 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001012
Francois Romieu24192212012-07-06 20:19:42 +02001013 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001014
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001015 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001016
1017 return value;
1018}
1019
Heiner Kallweitce8843a2019-05-29 21:15:06 +02001020static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
Francois Romieudacf8152008-08-02 20:44:13 +02001021{
Francois Romieu24192212012-07-06 20:19:42 +02001022 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001023}
1024
françois romieu4da19632011-01-03 15:07:55 +00001025static int rtl_readphy(struct rtl8169_private *tp, int location)
1026{
Francois Romieu24192212012-07-06 20:19:42 +02001027 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001028}
1029
1030static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1031{
1032 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1033}
1034
Chun-Hao Lin76564422014-10-01 23:17:17 +08001035static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001036{
1037 int val;
1038
françois romieu4da19632011-01-03 15:07:55 +00001039 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001040 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001041}
1042
Francois Romieuffc46952012-07-06 14:19:23 +02001043DECLARE_RTL_COND(rtl_ephyar_cond)
1044{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001045 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001046}
1047
Francois Romieufdf6fc02012-07-06 22:40:38 +02001048static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001049{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001050 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001051 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1052
Francois Romieuffc46952012-07-06 14:19:23 +02001053 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1054
1055 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001056}
1057
Francois Romieufdf6fc02012-07-06 22:40:38 +02001058static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001059{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001060 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001061
Francois Romieuffc46952012-07-06 14:19:23 +02001062 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001063 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001064}
1065
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001066DECLARE_RTL_COND(rtl_eriar_cond)
1067{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001068 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001069}
1070
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001071static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1072 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001073{
Hayes Wang133ac402011-07-06 15:58:05 +08001074 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001075 RTL_W32(tp, ERIDR, val);
1076 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001077
Francois Romieuffc46952012-07-06 14:19:23 +02001078 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001079}
1080
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001081static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1082 u32 val)
1083{
1084 _rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
1085}
1086
1087static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001088{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001089 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001090
Francois Romieuffc46952012-07-06 14:19:23 +02001091 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001092 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001093}
1094
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001095static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
1096{
1097 return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
1098}
1099
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001100static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001101 u32 m)
Hayes Wang133ac402011-07-06 15:58:05 +08001102{
1103 u32 val;
1104
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001105 val = rtl_eri_read(tp, addr);
1106 rtl_eri_write(tp, addr, mask, (val & ~m) | p);
Hayes Wang133ac402011-07-06 15:58:05 +08001107}
1108
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001109static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
1110 u32 p)
1111{
1112 rtl_w0w1_eri(tp, addr, mask, p, 0);
1113}
1114
1115static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
1116 u32 m)
1117{
1118 rtl_w0w1_eri(tp, addr, mask, 0, m);
1119}
1120
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001121static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1122{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001123 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001124 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001125 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001126}
1127
1128static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1129{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001130 return _rtl_eri_read(tp, reg, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001131}
1132
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001133static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1134 u32 data)
1135{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001136 RTL_W32(tp, OCPDR, data);
1137 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001138 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1139}
1140
1141static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1142 u32 data)
1143{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001144 _rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1145 data, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001146}
1147
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001148static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001149{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001150 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001151
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001152 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001153}
1154
1155#define OOB_CMD_RESET 0x00
1156#define OOB_CMD_DRIVER_START 0x05
1157#define OOB_CMD_DRIVER_STOP 0x06
1158
1159static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1160{
1161 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1162}
1163
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001164DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001165{
1166 u16 reg;
1167
1168 reg = rtl8168_get_ocp_reg(tp);
1169
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001170 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001171}
1172
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001173DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1174{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001175 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001176}
1177
1178DECLARE_RTL_COND(rtl_ocp_tx_cond)
1179{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001180 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001181}
1182
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001183static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1184{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001185 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001186 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001187 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1188 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001189}
1190
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001191static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001192{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001193 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1194 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001195}
1196
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001197static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1198{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001199 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1200 r8168ep_ocp_write(tp, 0x01, 0x30,
1201 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001202 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1203}
1204
1205static void rtl8168_driver_start(struct rtl8169_private *tp)
1206{
1207 switch (tp->mac_version) {
1208 case RTL_GIGA_MAC_VER_27:
1209 case RTL_GIGA_MAC_VER_28:
1210 case RTL_GIGA_MAC_VER_31:
1211 rtl8168dp_driver_start(tp);
1212 break;
1213 case RTL_GIGA_MAC_VER_49:
1214 case RTL_GIGA_MAC_VER_50:
1215 case RTL_GIGA_MAC_VER_51:
1216 rtl8168ep_driver_start(tp);
1217 break;
1218 default:
1219 BUG();
1220 break;
1221 }
1222}
1223
1224static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1225{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001226 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1227 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001228}
1229
1230static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1231{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001232 rtl8168ep_stop_cmac(tp);
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001233 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1234 r8168ep_ocp_write(tp, 0x01, 0x30,
1235 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001236 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1237}
1238
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001239static void rtl8168_driver_stop(struct rtl8169_private *tp)
1240{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001241 switch (tp->mac_version) {
1242 case RTL_GIGA_MAC_VER_27:
1243 case RTL_GIGA_MAC_VER_28:
1244 case RTL_GIGA_MAC_VER_31:
1245 rtl8168dp_driver_stop(tp);
1246 break;
1247 case RTL_GIGA_MAC_VER_49:
1248 case RTL_GIGA_MAC_VER_50:
1249 case RTL_GIGA_MAC_VER_51:
1250 rtl8168ep_driver_stop(tp);
1251 break;
1252 default:
1253 BUG();
1254 break;
1255 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001256}
1257
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001258static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001259{
1260 u16 reg = rtl8168_get_ocp_reg(tp);
1261
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001262 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001263}
1264
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001265static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001266{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001267 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001268}
1269
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001270static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001271{
1272 switch (tp->mac_version) {
1273 case RTL_GIGA_MAC_VER_27:
1274 case RTL_GIGA_MAC_VER_28:
1275 case RTL_GIGA_MAC_VER_31:
1276 return r8168dp_check_dash(tp);
1277 case RTL_GIGA_MAC_VER_49:
1278 case RTL_GIGA_MAC_VER_50:
1279 case RTL_GIGA_MAC_VER_51:
1280 return r8168ep_check_dash(tp);
1281 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001282 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001283 }
1284}
1285
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001286static void rtl_reset_packet_filter(struct rtl8169_private *tp)
1287{
1288 rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1289 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1290}
1291
Francois Romieuffc46952012-07-06 14:19:23 +02001292DECLARE_RTL_COND(rtl_efusear_cond)
1293{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001294 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001295}
1296
Francois Romieufdf6fc02012-07-06 22:40:38 +02001297static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001298{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001299 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001300
Francois Romieuffc46952012-07-06 14:19:23 +02001301 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001302 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001303}
1304
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001305static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1306{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001307 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001308}
1309
1310static void rtl_irq_disable(struct rtl8169_private *tp)
1311{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001312 RTL_W16(tp, IntrMask, 0);
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001313 tp->irq_enabled = 0;
Francois Romieu3e990ff2012-01-26 12:50:01 +01001314}
1315
Francois Romieuda78dbf2012-01-26 14:18:23 +01001316#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1317#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1318#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1319
Heiner Kallweitfe716f82018-11-19 22:31:32 +01001320static void rtl_irq_enable(struct rtl8169_private *tp)
Francois Romieuda78dbf2012-01-26 14:18:23 +01001321{
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001322 tp->irq_enabled = 1;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01001323 RTL_W16(tp, IntrMask, tp->irq_mask);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001324}
1325
françois romieu811fd302011-12-04 20:30:45 +00001326static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001328 rtl_irq_disable(tp);
Heiner Kallweitde20e122018-09-25 07:58:00 +02001329 rtl_ack_events(tp, 0xffff);
1330 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001331 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001332}
1333
Hayes Wang70090422011-07-06 15:58:06 +08001334static void rtl_link_chg_patch(struct rtl8169_private *tp)
1335{
Hayes Wang70090422011-07-06 15:58:06 +08001336 struct net_device *dev = tp->dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +01001337 struct phy_device *phydev = tp->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001338
1339 if (!netif_running(dev))
1340 return;
1341
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001342 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1343 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001344 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001345 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1346 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001347 } else if (phydev->speed == SPEED_100) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001348 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1349 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wang70090422011-07-06 15:58:06 +08001350 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001351 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1352 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wang70090422011-07-06 15:58:06 +08001353 }
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001354 rtl_reset_packet_filter(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08001355 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1356 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001357 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001358 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1359 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wangc2218922011-09-06 16:55:18 +08001360 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001361 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1362 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wangc2218922011-09-06 16:55:18 +08001363 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001364 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001365 if (phydev->speed == SPEED_10) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001366 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
1367 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001368 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001369 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001370 }
Hayes Wang70090422011-07-06 15:58:06 +08001371 }
1372}
1373
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001374#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1375
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001376static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1377{
1378 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001379
Francois Romieuda78dbf2012-01-26 14:18:23 +01001380 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001381 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001382 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001383 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001384}
1385
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001386static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001387{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001388 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001389 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001390 u32 opt;
1391 u16 reg;
1392 u8 mask;
1393 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001394 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001395 { WAKE_UCAST, Config5, UWF },
1396 { WAKE_BCAST, Config5, BWF },
1397 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001398 { WAKE_ANY, Config5, LanWake },
1399 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001400 };
Francois Romieu851e6022012-04-17 11:10:11 +02001401 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001402
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001403 rtl_unlock_config_regs(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001404
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001405 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001406 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1407 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001408 tmp = ARRAY_SIZE(cfg) - 1;
1409 if (wolopts & WAKE_MAGIC)
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001410 rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
1411 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001412 else
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001413 rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
1414 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001415 break;
1416 default:
1417 tmp = ARRAY_SIZE(cfg);
1418 break;
1419 }
1420
1421 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001422 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001423 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001424 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001425 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001426 }
1427
Francois Romieu851e6022012-04-17 11:10:11 +02001428 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02001429 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001430 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001431 if (wolopts)
1432 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001433 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001434 break;
1435 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001436 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001437 if (wolopts)
1438 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001439 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001440 break;
1441 }
1442
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001443 rtl_lock_config_regs(tp);
Heiner Kallweit3bd82642018-12-30 13:16:12 +01001444
1445 device_set_wakeup_enable(tp_to_dev(tp), wolopts);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001446}
1447
1448static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1449{
1450 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001451 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001452
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001453 if (wol->wolopts & ~WAKE_ANY)
1454 return -EINVAL;
1455
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001456 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001457
Francois Romieuda78dbf2012-01-26 14:18:23 +01001458 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001459
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001460 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001461
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001462 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001463 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001464
1465 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001466
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001467 pm_runtime_put_noidle(d);
1468
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001469 return 0;
1470}
1471
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472static void rtl8169_get_drvinfo(struct net_device *dev,
1473 struct ethtool_drvinfo *info)
1474{
1475 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001476 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001477
Rick Jones68aad782011-11-07 13:29:27 +00001478 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001479 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001480 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Heiner Kallweit254764e2019-01-22 22:23:41 +01001481 if (rtl_fw)
Rick Jones8ac72d12011-11-22 14:06:26 +00001482 strlcpy(info->fw_version, rtl_fw->version,
1483 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001484}
1485
1486static int rtl8169_get_regs_len(struct net_device *dev)
1487{
1488 return R8169_REGS_SIZE;
1489}
1490
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001491static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1492 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001493{
Francois Romieud58d46b2011-05-03 16:38:29 +02001494 struct rtl8169_private *tp = netdev_priv(dev);
1495
Francois Romieu2b7b4312011-04-18 22:53:24 -07001496 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001497 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001498
Francois Romieud58d46b2011-05-03 16:38:29 +02001499 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001500 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001501 features &= ~NETIF_F_IP_CSUM;
1502
Michał Mirosław350fb322011-04-08 06:35:56 +00001503 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001504}
1505
Heiner Kallweita3984572018-04-28 22:19:15 +02001506static int rtl8169_set_features(struct net_device *dev,
1507 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508{
1509 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001510 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511
Heiner Kallweita3984572018-04-28 22:19:15 +02001512 rtl_lock_work(tp);
1513
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001514 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001515 if (features & NETIF_F_RXALL)
1516 rx_config |= (AcceptErr | AcceptRunt);
1517 else
1518 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001520 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001521
hayeswang929a0312014-09-16 11:40:47 +08001522 if (features & NETIF_F_RXCSUM)
1523 tp->cp_cmd |= RxChkSum;
1524 else
1525 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001526
hayeswang929a0312014-09-16 11:40:47 +08001527 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1528 tp->cp_cmd |= RxVlan;
1529 else
1530 tp->cp_cmd &= ~RxVlan;
1531
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001532 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1533 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534
Francois Romieuda78dbf2012-01-26 14:18:23 +01001535 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001536
1537 return 0;
1538}
1539
Kirill Smelkov810f4892012-11-10 21:11:02 +04001540static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001542 return (skb_vlan_tag_present(skb)) ?
1543 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544}
1545
Francois Romieu7a8fc772011-03-01 17:18:33 +01001546static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547{
1548 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
Francois Romieu7a8fc772011-03-01 17:18:33 +01001550 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001551 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001552}
1553
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1555 void *p)
1556{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001557 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001558 u32 __iomem *data = tp->mmio_addr;
1559 u32 *dw = p;
1560 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001561
Francois Romieuda78dbf2012-01-26 14:18:23 +01001562 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001563 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1564 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001565 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001566}
1567
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001568static u32 rtl8169_get_msglevel(struct net_device *dev)
1569{
1570 struct rtl8169_private *tp = netdev_priv(dev);
1571
1572 return tp->msg_enable;
1573}
1574
1575static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1576{
1577 struct rtl8169_private *tp = netdev_priv(dev);
1578
1579 tp->msg_enable = value;
1580}
1581
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001582static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1583 "tx_packets",
1584 "rx_packets",
1585 "tx_errors",
1586 "rx_errors",
1587 "rx_missed",
1588 "align_errors",
1589 "tx_single_collisions",
1590 "tx_multi_collisions",
1591 "unicast",
1592 "broadcast",
1593 "multicast",
1594 "tx_aborted",
1595 "tx_underrun",
1596};
1597
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001598static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001599{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001600 switch (sset) {
1601 case ETH_SS_STATS:
1602 return ARRAY_SIZE(rtl8169_gstrings);
1603 default:
1604 return -EOPNOTSUPP;
1605 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001606}
1607
Corinna Vinschen42020322015-09-10 10:47:35 +02001608DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001609{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001610 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001611}
1612
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001613static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001614{
Corinna Vinschen42020322015-09-10 10:47:35 +02001615 dma_addr_t paddr = tp->counters_phys_addr;
1616 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001617
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001618 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1619 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001620 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001621 RTL_W32(tp, CounterAddrLow, cmd);
1622 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001623
Francois Romieua78e9362018-01-26 01:53:26 +01001624 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001625}
1626
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001627static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001628{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001629 /*
1630 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1631 * tally counters.
1632 */
1633 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1634 return true;
1635
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001636 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001637}
1638
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001639static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001640{
Heiner Kallweit10262b02019-01-06 20:44:00 +01001641 u8 val = RTL_R8(tp, ChipCmd);
1642
Ivan Vecera355423d2009-02-06 21:49:57 -08001643 /*
1644 * Some chips are unable to dump tally counters when the receiver
Heiner Kallweit10262b02019-01-06 20:44:00 +01001645 * is disabled. If 0xff chip may be in a PCI power-save state.
Ivan Vecera355423d2009-02-06 21:49:57 -08001646 */
Heiner Kallweit10262b02019-01-06 20:44:00 +01001647 if (!(val & CmdRxEnb) || val == 0xff)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001648 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001649
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001650 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001651}
1652
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001653static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001654{
Corinna Vinschen42020322015-09-10 10:47:35 +02001655 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001656 bool ret = false;
1657
1658 /*
1659 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1660 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1661 * reset by a power cycle, while the counter values collected by the
1662 * driver are reset at every driver unload/load cycle.
1663 *
1664 * To make sure the HW values returned by @get_stats64 match the SW
1665 * values, we collect the initial values at first open(*) and use them
1666 * as offsets to normalize the values returned by @get_stats64.
1667 *
1668 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1669 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1670 * set at open time by rtl_hw_start.
1671 */
1672
1673 if (tp->tc_offset.inited)
1674 return true;
1675
1676 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001677 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001678 ret = true;
1679
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001680 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001681 ret = true;
1682
Corinna Vinschen42020322015-09-10 10:47:35 +02001683 tp->tc_offset.tx_errors = counters->tx_errors;
1684 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1685 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001686 tp->tc_offset.inited = true;
1687
1688 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001689}
1690
Ivan Vecera355423d2009-02-06 21:49:57 -08001691static void rtl8169_get_ethtool_stats(struct net_device *dev,
1692 struct ethtool_stats *stats, u64 *data)
1693{
1694 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001695 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001696 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001697
1698 ASSERT_RTNL();
1699
Chun-Hao Line0636232016-07-29 16:37:55 +08001700 pm_runtime_get_noresume(d);
1701
1702 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001703 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001704
1705 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001706
Corinna Vinschen42020322015-09-10 10:47:35 +02001707 data[0] = le64_to_cpu(counters->tx_packets);
1708 data[1] = le64_to_cpu(counters->rx_packets);
1709 data[2] = le64_to_cpu(counters->tx_errors);
1710 data[3] = le32_to_cpu(counters->rx_errors);
1711 data[4] = le16_to_cpu(counters->rx_missed);
1712 data[5] = le16_to_cpu(counters->align_errors);
1713 data[6] = le32_to_cpu(counters->tx_one_collision);
1714 data[7] = le32_to_cpu(counters->tx_multi_collision);
1715 data[8] = le64_to_cpu(counters->rx_unicast);
1716 data[9] = le64_to_cpu(counters->rx_broadcast);
1717 data[10] = le32_to_cpu(counters->rx_multicast);
1718 data[11] = le16_to_cpu(counters->tx_aborted);
1719 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001720}
1721
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001722static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1723{
1724 switch(stringset) {
1725 case ETH_SS_STATS:
1726 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1727 break;
1728 }
1729}
1730
Francois Romieu50970832017-10-27 13:24:49 +03001731/*
1732 * Interrupt coalescing
1733 *
1734 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1735 * > 8169, 8168 and 810x line of chipsets
1736 *
1737 * 8169, 8168, and 8136(810x) serial chipsets support it.
1738 *
1739 * > 2 - the Tx timer unit at gigabit speed
1740 *
1741 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1742 * (0xe0) bit 1 and bit 0.
1743 *
1744 * For 8169
1745 * bit[1:0] \ speed 1000M 100M 10M
1746 * 0 0 320ns 2.56us 40.96us
1747 * 0 1 2.56us 20.48us 327.7us
1748 * 1 0 5.12us 40.96us 655.4us
1749 * 1 1 10.24us 81.92us 1.31ms
1750 *
1751 * For the other
1752 * bit[1:0] \ speed 1000M 100M 10M
1753 * 0 0 5us 2.56us 40.96us
1754 * 0 1 40us 20.48us 327.7us
1755 * 1 0 80us 40.96us 655.4us
1756 * 1 1 160us 81.92us 1.31ms
1757 */
1758
1759/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1760struct rtl_coalesce_scale {
1761 /* Rx / Tx */
1762 u32 nsecs[2];
1763};
1764
1765/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1766struct rtl_coalesce_info {
1767 u32 speed;
1768 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1769};
1770
1771/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1772#define rxtx_x1822(r, t) { \
1773 {{(r), (t)}}, \
1774 {{(r)*8, (t)*8}}, \
1775 {{(r)*8*2, (t)*8*2}}, \
1776 {{(r)*8*2*2, (t)*8*2*2}}, \
1777}
1778static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1779 /* speed delays: rx00 tx00 */
1780 { SPEED_10, rxtx_x1822(40960, 40960) },
1781 { SPEED_100, rxtx_x1822( 2560, 2560) },
1782 { SPEED_1000, rxtx_x1822( 320, 320) },
1783 { 0 },
1784};
1785
1786static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1787 /* speed delays: rx00 tx00 */
1788 { SPEED_10, rxtx_x1822(40960, 40960) },
1789 { SPEED_100, rxtx_x1822( 2560, 2560) },
1790 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1791 { 0 },
1792};
1793#undef rxtx_x1822
1794
1795/* get rx/tx scale vector corresponding to current speed */
1796static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1797{
1798 struct rtl8169_private *tp = netdev_priv(dev);
1799 struct ethtool_link_ksettings ecmd;
1800 const struct rtl_coalesce_info *ci;
1801 int rc;
1802
Heiner Kallweit45772432018-07-17 22:51:44 +02001803 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001804 if (rc < 0)
1805 return ERR_PTR(rc);
1806
1807 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1808 if (ecmd.base.speed == ci->speed) {
1809 return ci;
1810 }
1811 }
1812
1813 return ERR_PTR(-ELNRNG);
1814}
1815
1816static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1817{
1818 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001819 const struct rtl_coalesce_info *ci;
1820 const struct rtl_coalesce_scale *scale;
1821 struct {
1822 u32 *max_frames;
1823 u32 *usecs;
1824 } coal_settings [] = {
1825 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1826 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1827 }, *p = coal_settings;
1828 int i;
1829 u16 w;
1830
1831 memset(ec, 0, sizeof(*ec));
1832
1833 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1834 ci = rtl_coalesce_info(dev);
1835 if (IS_ERR(ci))
1836 return PTR_ERR(ci);
1837
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001838 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001839
1840 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001841 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001842 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1843 w >>= RTL_COALESCE_SHIFT;
1844 *p->usecs = w & RTL_COALESCE_MASK;
1845 }
1846
1847 for (i = 0; i < 2; i++) {
1848 p = coal_settings + i;
1849 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1850
1851 /*
1852 * ethtool_coalesce says it is illegal to set both usecs and
1853 * max_frames to 0.
1854 */
1855 if (!*p->usecs && !*p->max_frames)
1856 *p->max_frames = 1;
1857 }
1858
1859 return 0;
1860}
1861
1862/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1863static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1864 struct net_device *dev, u32 nsec, u16 *cp01)
1865{
1866 const struct rtl_coalesce_info *ci;
1867 u16 i;
1868
1869 ci = rtl_coalesce_info(dev);
1870 if (IS_ERR(ci))
1871 return ERR_CAST(ci);
1872
1873 for (i = 0; i < 4; i++) {
1874 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1875 ci->scalev[i].nsecs[1]);
1876 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1877 *cp01 = i;
1878 return &ci->scalev[i];
1879 }
1880 }
1881
1882 return ERR_PTR(-EINVAL);
1883}
1884
1885static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1886{
1887 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001888 const struct rtl_coalesce_scale *scale;
1889 struct {
1890 u32 frames;
1891 u32 usecs;
1892 } coal_settings [] = {
1893 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1894 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1895 }, *p = coal_settings;
1896 u16 w = 0, cp01;
1897 int i;
1898
1899 scale = rtl_coalesce_choose_scale(dev,
1900 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1901 if (IS_ERR(scale))
1902 return PTR_ERR(scale);
1903
1904 for (i = 0; i < 2; i++, p++) {
1905 u32 units;
1906
1907 /*
1908 * accept max_frames=1 we returned in rtl_get_coalesce.
1909 * accept it not only when usecs=0 because of e.g. the following scenario:
1910 *
1911 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1912 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1913 * - then user does `ethtool -C eth0 rx-usecs 100`
1914 *
1915 * since ethtool sends to kernel whole ethtool_coalesce
1916 * settings, if we do not handle rx_usecs=!0, rx_frames=1
1917 * we'll reject it below in `frames % 4 != 0`.
1918 */
1919 if (p->frames == 1) {
1920 p->frames = 0;
1921 }
1922
1923 units = p->usecs * 1000 / scale->nsecs[i];
1924 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
1925 return -EINVAL;
1926
1927 w <<= RTL_COALESCE_SHIFT;
1928 w |= units;
1929 w <<= RTL_COALESCE_SHIFT;
1930 w |= p->frames >> 2;
1931 }
1932
1933 rtl_lock_work(tp);
1934
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001935 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03001936
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02001937 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001938 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1939 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03001940
1941 rtl_unlock_work(tp);
1942
1943 return 0;
1944}
1945
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001946static int rtl_get_eee_supp(struct rtl8169_private *tp)
1947{
1948 struct phy_device *phydev = tp->phydev;
1949 int ret;
1950
1951 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001952 case RTL_GIGA_MAC_VER_34:
1953 case RTL_GIGA_MAC_VER_35:
1954 case RTL_GIGA_MAC_VER_36:
1955 case RTL_GIGA_MAC_VER_38:
1956 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
1957 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001958 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1959 phy_write(phydev, 0x1f, 0x0a5c);
1960 ret = phy_read(phydev, 0x12);
1961 phy_write(phydev, 0x1f, 0x0000);
1962 break;
1963 default:
1964 ret = -EPROTONOSUPPORT;
1965 break;
1966 }
1967
1968 return ret;
1969}
1970
1971static int rtl_get_eee_lpadv(struct rtl8169_private *tp)
1972{
1973 struct phy_device *phydev = tp->phydev;
1974 int ret;
1975
1976 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001977 case RTL_GIGA_MAC_VER_34:
1978 case RTL_GIGA_MAC_VER_35:
1979 case RTL_GIGA_MAC_VER_36:
1980 case RTL_GIGA_MAC_VER_38:
1981 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
1982 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001983 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1984 phy_write(phydev, 0x1f, 0x0a5d);
1985 ret = phy_read(phydev, 0x11);
1986 phy_write(phydev, 0x1f, 0x0000);
1987 break;
1988 default:
1989 ret = -EPROTONOSUPPORT;
1990 break;
1991 }
1992
1993 return ret;
1994}
1995
1996static int rtl_get_eee_adv(struct rtl8169_private *tp)
1997{
1998 struct phy_device *phydev = tp->phydev;
1999 int ret;
2000
2001 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002002 case RTL_GIGA_MAC_VER_34:
2003 case RTL_GIGA_MAC_VER_35:
2004 case RTL_GIGA_MAC_VER_36:
2005 case RTL_GIGA_MAC_VER_38:
2006 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
2007 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002008 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2009 phy_write(phydev, 0x1f, 0x0a5d);
2010 ret = phy_read(phydev, 0x10);
2011 phy_write(phydev, 0x1f, 0x0000);
2012 break;
2013 default:
2014 ret = -EPROTONOSUPPORT;
2015 break;
2016 }
2017
2018 return ret;
2019}
2020
2021static int rtl_set_eee_adv(struct rtl8169_private *tp, int val)
2022{
2023 struct phy_device *phydev = tp->phydev;
2024 int ret = 0;
2025
2026 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002027 case RTL_GIGA_MAC_VER_34:
2028 case RTL_GIGA_MAC_VER_35:
2029 case RTL_GIGA_MAC_VER_36:
2030 case RTL_GIGA_MAC_VER_38:
2031 ret = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
2032 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002033 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2034 phy_write(phydev, 0x1f, 0x0a5d);
2035 phy_write(phydev, 0x10, val);
2036 phy_write(phydev, 0x1f, 0x0000);
2037 break;
2038 default:
2039 ret = -EPROTONOSUPPORT;
2040 break;
2041 }
2042
2043 return ret;
2044}
2045
2046static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
2047{
2048 struct rtl8169_private *tp = netdev_priv(dev);
2049 struct device *d = tp_to_dev(tp);
2050 int ret;
2051
2052 pm_runtime_get_noresume(d);
2053
2054 if (!pm_runtime_active(d)) {
2055 ret = -EOPNOTSUPP;
2056 goto out;
2057 }
2058
2059 /* Get Supported EEE */
2060 ret = rtl_get_eee_supp(tp);
2061 if (ret < 0)
2062 goto out;
2063 data->supported = mmd_eee_cap_to_ethtool_sup_t(ret);
2064
2065 /* Get advertisement EEE */
2066 ret = rtl_get_eee_adv(tp);
2067 if (ret < 0)
2068 goto out;
2069 data->advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2070 data->eee_enabled = !!data->advertised;
2071
2072 /* Get LP advertisement EEE */
2073 ret = rtl_get_eee_lpadv(tp);
2074 if (ret < 0)
2075 goto out;
2076 data->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2077 data->eee_active = !!(data->advertised & data->lp_advertised);
2078out:
2079 pm_runtime_put_noidle(d);
2080 return ret < 0 ? ret : 0;
2081}
2082
2083static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
2084{
2085 struct rtl8169_private *tp = netdev_priv(dev);
2086 struct device *d = tp_to_dev(tp);
2087 int old_adv, adv = 0, cap, ret;
2088
2089 pm_runtime_get_noresume(d);
2090
2091 if (!dev->phydev || !pm_runtime_active(d)) {
2092 ret = -EOPNOTSUPP;
2093 goto out;
2094 }
2095
2096 if (dev->phydev->autoneg == AUTONEG_DISABLE ||
2097 dev->phydev->duplex != DUPLEX_FULL) {
2098 ret = -EPROTONOSUPPORT;
2099 goto out;
2100 }
2101
2102 /* Get Supported EEE */
2103 ret = rtl_get_eee_supp(tp);
2104 if (ret < 0)
2105 goto out;
2106 cap = ret;
2107
2108 ret = rtl_get_eee_adv(tp);
2109 if (ret < 0)
2110 goto out;
2111 old_adv = ret;
2112
2113 if (data->eee_enabled) {
2114 adv = !data->advertised ? cap :
2115 ethtool_adv_to_mmd_eee_adv_t(data->advertised) & cap;
2116 /* Mask prohibited EEE modes */
2117 adv &= ~dev->phydev->eee_broken_modes;
2118 }
2119
2120 if (old_adv != adv) {
2121 ret = rtl_set_eee_adv(tp, adv);
2122 if (ret < 0)
2123 goto out;
2124
2125 /* Restart autonegotiation so the new modes get sent to the
2126 * link partner.
2127 */
2128 ret = phy_restart_aneg(dev->phydev);
2129 }
2130
2131out:
2132 pm_runtime_put_noidle(d);
2133 return ret < 0 ? ret : 0;
2134}
2135
Jeff Garzik7282d492006-09-13 14:30:00 -04002136static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137 .get_drvinfo = rtl8169_get_drvinfo,
2138 .get_regs_len = rtl8169_get_regs_len,
2139 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002140 .get_coalesce = rtl_get_coalesce,
2141 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002142 .get_msglevel = rtl8169_get_msglevel,
2143 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002145 .get_wol = rtl8169_get_wol,
2146 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002147 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002148 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002149 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002150 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002151 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002152 .get_eee = rtl8169_get_eee,
2153 .set_eee = rtl8169_set_eee,
Heiner Kallweit45772432018-07-17 22:51:44 +02002154 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2155 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156};
2157
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002158static void rtl_enable_eee(struct rtl8169_private *tp)
2159{
2160 int supported = rtl_get_eee_supp(tp);
2161
2162 if (supported > 0)
2163 rtl_set_eee_adv(tp, supported);
2164}
2165
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002166static void rtl8169_get_mac_version(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002167{
Francois Romieu0e485152007-02-20 00:00:26 +01002168 /*
2169 * The driver currently handles the 8168Bf and the 8168Be identically
2170 * but they can be identified more specifically through the test below
2171 * if needed:
2172 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002173 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002174 *
2175 * Same thing for the 8101Eb and the 8101Ec:
2176 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002177 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002178 */
Francois Romieu37441002011-06-17 22:58:54 +02002179 static const struct rtl_mac_info {
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002180 u16 mask;
2181 u16 val;
2182 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002183 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002184 /* 8168EP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002185 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 },
2186 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 },
2187 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002188
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002189 /* 8168H family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002190 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 },
2191 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002192
Hayes Wangc5583862012-07-02 17:23:22 +08002193 /* 8168G family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002194 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 },
2195 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 },
2196 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 },
2197 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 },
Hayes Wangc5583862012-07-02 17:23:22 +08002198
Hayes Wangc2218922011-09-06 16:55:18 +08002199 /* 8168F family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002200 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 },
2201 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 },
2202 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 },
Hayes Wangc2218922011-09-06 16:55:18 +08002203
hayeswang01dc7fe2011-03-21 01:50:28 +00002204 /* 8168E family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002205 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 },
2206 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 },
2207 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002208
Francois Romieu5b538df2008-07-20 16:22:45 +02002209 /* 8168D family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002210 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 },
2211 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002212
françois romieue6de30d2011-01-03 15:08:37 +00002213 /* 8168DP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002214 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 },
2215 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 },
2216 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002217
Francois Romieuef808d52008-06-29 13:10:54 +02002218 /* 8168C family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002219 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 },
2220 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 },
2221 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 },
2222 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 },
2223 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 },
2224 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 },
2225 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002226
2227 /* 8168B family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002228 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 },
2229 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 },
2230 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002231
2232 /* 8101 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002233 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 },
2234 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 },
2235 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 },
2236 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 },
2237 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 },
2238 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 },
2239 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 },
2240 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 },
2241 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 },
2242 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 },
2243 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 },
2244 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 },
2245 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 },
2246 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002247 /* FIXME: where did these entries come from ? -- FR */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002248 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 },
2249 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002250
2251 /* 8110 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002252 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 },
2253 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 },
2254 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 },
2255 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 },
2256 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002257
Jean Delvaref21b75e2009-05-26 20:54:48 -07002258 /* Catch-all */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002259 { 0x000, 0x000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002260 };
2261 const struct rtl_mac_info *p = mac_info;
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002262 u16 reg = RTL_R32(tp, TxConfig) >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002263
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002264 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002265 p++;
2266 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002267
2268 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002269 dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
Heiner Kallweit45f19962018-11-22 22:00:10 +01002270 } else if (!tp->supports_gmii) {
2271 if (tp->mac_version == RTL_GIGA_MAC_VER_42)
2272 tp->mac_version = RTL_GIGA_MAC_VER_43;
2273 else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
2274 tp->mac_version = RTL_GIGA_MAC_VER_47;
2275 else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
2276 tp->mac_version = RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002277 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278}
2279
Francois Romieu867763c2007-08-17 18:21:58 +02002280struct phy_reg {
2281 u16 reg;
2282 u16 val;
2283};
2284
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002285static void __rtl_writephy_batch(struct rtl8169_private *tp,
2286 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002287{
2288 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002289 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002290 regs++;
2291 }
2292}
2293
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002294#define rtl_writephy_batch(tp, a) __rtl_writephy_batch(tp, a, ARRAY_SIZE(a))
2295
françois romieubca03d52011-01-03 15:07:31 +00002296#define PHY_READ 0x00000000
2297#define PHY_DATA_OR 0x10000000
2298#define PHY_DATA_AND 0x20000000
2299#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002300#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002301#define PHY_CLEAR_READCOUNT 0x70000000
2302#define PHY_WRITE 0x80000000
2303#define PHY_READCOUNT_EQ_SKIP 0x90000000
2304#define PHY_COMP_EQ_SKIPN 0xa0000000
2305#define PHY_COMP_NEQ_SKIPN 0xb0000000
2306#define PHY_WRITE_PREVIOUS 0xc0000000
2307#define PHY_SKIPN 0xd0000000
2308#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002309
Hayes Wang960aee62011-06-18 11:37:48 +02002310struct fw_info {
2311 u32 magic;
2312 char version[RTL_VER_SIZE];
2313 __le32 fw_start;
2314 __le32 fw_len;
2315 u8 chksum;
2316} __packed;
2317
Francois Romieu1c361ef2011-06-17 17:16:24 +02002318#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2319
2320static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002321{
Francois Romieub6ffd972011-06-17 17:00:05 +02002322 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002323 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002324 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
françois romieubca03d52011-01-03 15:07:31 +00002325
Francois Romieu1c361ef2011-06-17 17:16:24 +02002326 if (fw->size < FW_OPCODE_SIZE)
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002327 return false;
Hayes Wang960aee62011-06-18 11:37:48 +02002328
2329 if (!fw_info->magic) {
2330 size_t i, size, start;
2331 u8 checksum = 0;
2332
2333 if (fw->size < sizeof(*fw_info))
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002334 return false;
Hayes Wang960aee62011-06-18 11:37:48 +02002335
2336 for (i = 0; i < fw->size; i++)
2337 checksum += fw->data[i];
2338 if (checksum != 0)
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002339 return false;
Hayes Wang960aee62011-06-18 11:37:48 +02002340
2341 start = le32_to_cpu(fw_info->fw_start);
2342 if (start > fw->size)
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002343 return false;
Hayes Wang960aee62011-06-18 11:37:48 +02002344
2345 size = le32_to_cpu(fw_info->fw_len);
2346 if (size > (fw->size - start) / FW_OPCODE_SIZE)
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002347 return false;
Hayes Wang960aee62011-06-18 11:37:48 +02002348
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002349 strscpy(rtl_fw->version, fw_info->version, RTL_VER_SIZE);
Hayes Wang960aee62011-06-18 11:37:48 +02002350
2351 pa->code = (__le32 *)(fw->data + start);
2352 pa->size = size;
2353 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002354 if (fw->size % FW_OPCODE_SIZE)
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002355 return false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002356
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002357 strscpy(rtl_fw->version, tp->fw_name, RTL_VER_SIZE);
Francois Romieu1c361ef2011-06-17 17:16:24 +02002358
2359 pa->code = (__le32 *)fw->data;
2360 pa->size = fw->size / FW_OPCODE_SIZE;
2361 }
Francois Romieu1c361ef2011-06-17 17:16:24 +02002362
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002363 return true;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002364}
2365
Francois Romieufd112f22011-06-18 00:10:29 +02002366static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2367 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002368{
Francois Romieufd112f22011-06-18 00:10:29 +02002369 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002370 size_t index;
2371
Francois Romieu1c361ef2011-06-17 17:16:24 +02002372 for (index = 0; index < pa->size; index++) {
2373 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002374 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002375
hayeswang42b82dc2011-01-10 02:07:25 +00002376 switch(action & 0xf0000000) {
2377 case PHY_READ:
2378 case PHY_DATA_OR:
2379 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002380 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002381 case PHY_CLEAR_READCOUNT:
2382 case PHY_WRITE:
2383 case PHY_WRITE_PREVIOUS:
2384 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002385 break;
2386
hayeswang42b82dc2011-01-10 02:07:25 +00002387 case PHY_BJMPN:
2388 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002389 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002390 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002391 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002392 }
2393 break;
2394 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002395 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002396 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002397 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002398 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002399 }
2400 break;
2401 case PHY_COMP_EQ_SKIPN:
2402 case PHY_COMP_NEQ_SKIPN:
2403 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002404 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002405 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002406 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002407 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002408 }
2409 break;
2410
hayeswang42b82dc2011-01-10 02:07:25 +00002411 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002412 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002413 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002414 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002415 }
2416 }
Francois Romieufd112f22011-06-18 00:10:29 +02002417 rc = true;
2418out:
2419 return rc;
2420}
françois romieubca03d52011-01-03 15:07:31 +00002421
Francois Romieufd112f22011-06-18 00:10:29 +02002422static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2423{
2424 struct net_device *dev = tp->dev;
2425 int rc = -EINVAL;
2426
2427 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002428 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002429 goto out;
2430 }
2431
2432 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2433 rc = 0;
2434out:
2435 return rc;
2436}
2437
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002438static void rtl_fw_write_firmware(struct rtl8169_private *tp,
2439 struct rtl_fw *rtl_fw)
Francois Romieufd112f22011-06-18 00:10:29 +02002440{
2441 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002442 rtl_fw_write_t fw_write = rtl_fw->phy_write;
2443 rtl_fw_read_t fw_read = rtl_fw->phy_read;
2444 int predata = 0, count = 0;
Francois Romieufd112f22011-06-18 00:10:29 +02002445 size_t index;
2446
Francois Romieu1c361ef2011-06-17 17:16:24 +02002447 for (index = 0; index < pa->size; ) {
2448 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002449 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002450 u32 regno = (action & 0x0fff0000) >> 16;
2451
2452 if (!action)
2453 break;
françois romieubca03d52011-01-03 15:07:31 +00002454
2455 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002456 case PHY_READ:
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002457 predata = fw_read(tp, regno);
hayeswang42b82dc2011-01-10 02:07:25 +00002458 count++;
2459 index++;
françois romieubca03d52011-01-03 15:07:31 +00002460 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002461 case PHY_DATA_OR:
2462 predata |= data;
2463 index++;
2464 break;
2465 case PHY_DATA_AND:
2466 predata &= data;
2467 index++;
2468 break;
2469 case PHY_BJMPN:
2470 index -= regno;
2471 break;
hayeswangeee37862013-04-01 22:23:38 +00002472 case PHY_MDIO_CHG:
2473 if (data == 0) {
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002474 fw_write = rtl_fw->phy_write;
2475 fw_read = rtl_fw->phy_read;
hayeswangeee37862013-04-01 22:23:38 +00002476 } else if (data == 1) {
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002477 fw_write = rtl_fw->mac_mcu_write;
2478 fw_read = rtl_fw->mac_mcu_read;
hayeswangeee37862013-04-01 22:23:38 +00002479 }
2480
hayeswang42b82dc2011-01-10 02:07:25 +00002481 index++;
2482 break;
2483 case PHY_CLEAR_READCOUNT:
2484 count = 0;
2485 index++;
2486 break;
2487 case PHY_WRITE:
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002488 fw_write(tp, regno, data);
hayeswang42b82dc2011-01-10 02:07:25 +00002489 index++;
2490 break;
2491 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002492 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002493 break;
2494 case PHY_COMP_EQ_SKIPN:
2495 if (predata == data)
2496 index += regno;
2497 index++;
2498 break;
2499 case PHY_COMP_NEQ_SKIPN:
2500 if (predata != data)
2501 index += regno;
2502 index++;
2503 break;
2504 case PHY_WRITE_PREVIOUS:
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002505 fw_write(tp, regno, predata);
hayeswang42b82dc2011-01-10 02:07:25 +00002506 index++;
2507 break;
2508 case PHY_SKIPN:
2509 index += regno + 1;
2510 break;
2511 case PHY_DELAY_MS:
2512 mdelay(data);
2513 index++;
2514 break;
2515
françois romieubca03d52011-01-03 15:07:31 +00002516 default:
2517 BUG();
2518 }
2519 }
2520}
2521
françois romieuf1e02ed2011-01-13 13:07:53 +00002522static void rtl_release_firmware(struct rtl8169_private *tp)
2523{
Heiner Kallweit254764e2019-01-22 22:23:41 +01002524 if (tp->rtl_fw) {
Francois Romieub6ffd972011-06-17 17:00:05 +02002525 release_firmware(tp->rtl_fw->fw);
2526 kfree(tp->rtl_fw);
Heiner Kallweit254764e2019-01-22 22:23:41 +01002527 tp->rtl_fw = NULL;
Francois Romieub6ffd972011-06-17 17:00:05 +02002528 }
françois romieuf1e02ed2011-01-13 13:07:53 +00002529}
2530
François Romieu953a12c2011-04-24 17:38:48 +02002531static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002532{
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002533 /* TODO: release firmware if rtl_fw_write_firmware signals failure. */
Heiner Kallweit254764e2019-01-22 22:23:41 +01002534 if (tp->rtl_fw)
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002535 rtl_fw_write_firmware(tp, tp->rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002536}
2537
2538static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2539{
2540 if (rtl_readphy(tp, reg) != val)
2541 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2542 else
2543 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002544}
2545
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002546static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2547{
Heiner Kallweitf4528252019-05-04 17:13:09 +02002548 /* Adjust EEE LED frequency */
2549 if (tp->mac_version != RTL_GIGA_MAC_VER_38)
2550 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
2551
Heiner Kallweite719b3e2019-04-28 11:11:47 +02002552 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002553}
2554
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002555static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
2556{
2557 struct phy_device *phydev = tp->phydev;
2558
2559 phy_write(phydev, 0x1f, 0x0007);
2560 phy_write(phydev, 0x1e, 0x0020);
2561 phy_set_bits(phydev, 0x15, BIT(8));
2562
2563 phy_write(phydev, 0x1f, 0x0005);
2564 phy_write(phydev, 0x05, 0x8b85);
2565 phy_set_bits(phydev, 0x06, BIT(13));
2566
2567 phy_write(phydev, 0x1f, 0x0000);
2568}
2569
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002570static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
2571{
2572 phy_write(tp->phydev, 0x1f, 0x0a43);
2573 phy_set_bits(tp->phydev, 0x11, BIT(4));
2574 phy_write(tp->phydev, 0x1f, 0x0000);
2575}
2576
françois romieu4da19632011-01-03 15:07:55 +00002577static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002578{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002579 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002580 { 0x1f, 0x0001 },
2581 { 0x06, 0x006e },
2582 { 0x08, 0x0708 },
2583 { 0x15, 0x4000 },
2584 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002585
françois romieu0b9b5712009-08-10 19:44:56 +00002586 { 0x1f, 0x0001 },
2587 { 0x03, 0x00a1 },
2588 { 0x02, 0x0008 },
2589 { 0x01, 0x0120 },
2590 { 0x00, 0x1000 },
2591 { 0x04, 0x0800 },
2592 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002593
françois romieu0b9b5712009-08-10 19:44:56 +00002594 { 0x03, 0xff41 },
2595 { 0x02, 0xdf60 },
2596 { 0x01, 0x0140 },
2597 { 0x00, 0x0077 },
2598 { 0x04, 0x7800 },
2599 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002600
françois romieu0b9b5712009-08-10 19:44:56 +00002601 { 0x03, 0x802f },
2602 { 0x02, 0x4f02 },
2603 { 0x01, 0x0409 },
2604 { 0x00, 0xf0f9 },
2605 { 0x04, 0x9800 },
2606 { 0x04, 0x9000 },
2607
2608 { 0x03, 0xdf01 },
2609 { 0x02, 0xdf20 },
2610 { 0x01, 0xff95 },
2611 { 0x00, 0xba00 },
2612 { 0x04, 0xa800 },
2613 { 0x04, 0xa000 },
2614
2615 { 0x03, 0xff41 },
2616 { 0x02, 0xdf20 },
2617 { 0x01, 0x0140 },
2618 { 0x00, 0x00bb },
2619 { 0x04, 0xb800 },
2620 { 0x04, 0xb000 },
2621
2622 { 0x03, 0xdf41 },
2623 { 0x02, 0xdc60 },
2624 { 0x01, 0x6340 },
2625 { 0x00, 0x007d },
2626 { 0x04, 0xd800 },
2627 { 0x04, 0xd000 },
2628
2629 { 0x03, 0xdf01 },
2630 { 0x02, 0xdf20 },
2631 { 0x01, 0x100a },
2632 { 0x00, 0xa0ff },
2633 { 0x04, 0xf800 },
2634 { 0x04, 0xf000 },
2635
2636 { 0x1f, 0x0000 },
2637 { 0x0b, 0x0000 },
2638 { 0x00, 0x9200 }
2639 };
2640
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002641 rtl_writephy_batch(tp, phy_reg_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002642}
2643
françois romieu4da19632011-01-03 15:07:55 +00002644static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002645{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002646 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002647 { 0x1f, 0x0002 },
2648 { 0x01, 0x90d0 },
2649 { 0x1f, 0x0000 }
2650 };
2651
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002652 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002653}
2654
françois romieu4da19632011-01-03 15:07:55 +00002655static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002656{
2657 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002658
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002659 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2660 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002661 return;
2662
françois romieu4da19632011-01-03 15:07:55 +00002663 rtl_writephy(tp, 0x1f, 0x0001);
2664 rtl_writephy(tp, 0x10, 0xf01b);
2665 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002666}
2667
françois romieu4da19632011-01-03 15:07:55 +00002668static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002669{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002670 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002671 { 0x1f, 0x0001 },
2672 { 0x04, 0x0000 },
2673 { 0x03, 0x00a1 },
2674 { 0x02, 0x0008 },
2675 { 0x01, 0x0120 },
2676 { 0x00, 0x1000 },
2677 { 0x04, 0x0800 },
2678 { 0x04, 0x9000 },
2679 { 0x03, 0x802f },
2680 { 0x02, 0x4f02 },
2681 { 0x01, 0x0409 },
2682 { 0x00, 0xf099 },
2683 { 0x04, 0x9800 },
2684 { 0x04, 0xa000 },
2685 { 0x03, 0xdf01 },
2686 { 0x02, 0xdf20 },
2687 { 0x01, 0xff95 },
2688 { 0x00, 0xba00 },
2689 { 0x04, 0xa800 },
2690 { 0x04, 0xf000 },
2691 { 0x03, 0xdf01 },
2692 { 0x02, 0xdf20 },
2693 { 0x01, 0x101a },
2694 { 0x00, 0xa0ff },
2695 { 0x04, 0xf800 },
2696 { 0x04, 0x0000 },
2697 { 0x1f, 0x0000 },
2698
2699 { 0x1f, 0x0001 },
2700 { 0x10, 0xf41b },
2701 { 0x14, 0xfb54 },
2702 { 0x18, 0xf5c7 },
2703 { 0x1f, 0x0000 },
2704
2705 { 0x1f, 0x0001 },
2706 { 0x17, 0x0cc0 },
2707 { 0x1f, 0x0000 }
2708 };
2709
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002710 rtl_writephy_batch(tp, phy_reg_init);
françois romieu2e9558562009-08-10 19:44:19 +00002711
françois romieu4da19632011-01-03 15:07:55 +00002712 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002713}
2714
françois romieu4da19632011-01-03 15:07:55 +00002715static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002716{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002717 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002718 { 0x1f, 0x0001 },
2719 { 0x04, 0x0000 },
2720 { 0x03, 0x00a1 },
2721 { 0x02, 0x0008 },
2722 { 0x01, 0x0120 },
2723 { 0x00, 0x1000 },
2724 { 0x04, 0x0800 },
2725 { 0x04, 0x9000 },
2726 { 0x03, 0x802f },
2727 { 0x02, 0x4f02 },
2728 { 0x01, 0x0409 },
2729 { 0x00, 0xf099 },
2730 { 0x04, 0x9800 },
2731 { 0x04, 0xa000 },
2732 { 0x03, 0xdf01 },
2733 { 0x02, 0xdf20 },
2734 { 0x01, 0xff95 },
2735 { 0x00, 0xba00 },
2736 { 0x04, 0xa800 },
2737 { 0x04, 0xf000 },
2738 { 0x03, 0xdf01 },
2739 { 0x02, 0xdf20 },
2740 { 0x01, 0x101a },
2741 { 0x00, 0xa0ff },
2742 { 0x04, 0xf800 },
2743 { 0x04, 0x0000 },
2744 { 0x1f, 0x0000 },
2745
2746 { 0x1f, 0x0001 },
2747 { 0x0b, 0x8480 },
2748 { 0x1f, 0x0000 },
2749
2750 { 0x1f, 0x0001 },
2751 { 0x18, 0x67c7 },
2752 { 0x04, 0x2000 },
2753 { 0x03, 0x002f },
2754 { 0x02, 0x4360 },
2755 { 0x01, 0x0109 },
2756 { 0x00, 0x3022 },
2757 { 0x04, 0x2800 },
2758 { 0x1f, 0x0000 },
2759
2760 { 0x1f, 0x0001 },
2761 { 0x17, 0x0cc0 },
2762 { 0x1f, 0x0000 }
2763 };
2764
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002765 rtl_writephy_batch(tp, phy_reg_init);
françois romieu8c7006a2009-08-10 19:43:29 +00002766}
2767
françois romieu4da19632011-01-03 15:07:55 +00002768static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002769{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002770 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002771 { 0x10, 0xf41b },
2772 { 0x1f, 0x0000 }
2773 };
2774
françois romieu4da19632011-01-03 15:07:55 +00002775 rtl_writephy(tp, 0x1f, 0x0001);
2776 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002777
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002778 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002779}
2780
françois romieu4da19632011-01-03 15:07:55 +00002781static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002782{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002783 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002784 { 0x1f, 0x0001 },
2785 { 0x10, 0xf41b },
2786 { 0x1f, 0x0000 }
2787 };
2788
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002789 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002790}
2791
françois romieu4da19632011-01-03 15:07:55 +00002792static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002793{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002794 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002795 { 0x1f, 0x0000 },
2796 { 0x1d, 0x0f00 },
2797 { 0x1f, 0x0002 },
2798 { 0x0c, 0x1ec8 },
2799 { 0x1f, 0x0000 }
2800 };
2801
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002802 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu867763c2007-08-17 18:21:58 +02002803}
2804
françois romieu4da19632011-01-03 15:07:55 +00002805static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002806{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002807 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002808 { 0x1f, 0x0001 },
2809 { 0x1d, 0x3d98 },
2810 { 0x1f, 0x0000 }
2811 };
2812
françois romieu4da19632011-01-03 15:07:55 +00002813 rtl_writephy(tp, 0x1f, 0x0000);
2814 rtl_patchphy(tp, 0x14, 1 << 5);
2815 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002816
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002817 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuef3386f2008-06-29 12:24:30 +02002818}
2819
françois romieu4da19632011-01-03 15:07:55 +00002820static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002821{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002822 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002823 { 0x1f, 0x0001 },
2824 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002825 { 0x1f, 0x0002 },
2826 { 0x00, 0x88d4 },
2827 { 0x01, 0x82b1 },
2828 { 0x03, 0x7002 },
2829 { 0x08, 0x9e30 },
2830 { 0x09, 0x01f0 },
2831 { 0x0a, 0x5500 },
2832 { 0x0c, 0x00c8 },
2833 { 0x1f, 0x0003 },
2834 { 0x12, 0xc096 },
2835 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002836 { 0x1f, 0x0000 },
2837 { 0x1f, 0x0000 },
2838 { 0x09, 0x2000 },
2839 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002840 };
2841
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002842 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002843
françois romieu4da19632011-01-03 15:07:55 +00002844 rtl_patchphy(tp, 0x14, 1 << 5);
2845 rtl_patchphy(tp, 0x0d, 1 << 5);
2846 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002847}
2848
françois romieu4da19632011-01-03 15:07:55 +00002849static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002850{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002851 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002852 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002853 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002854 { 0x03, 0x802f },
2855 { 0x02, 0x4f02 },
2856 { 0x01, 0x0409 },
2857 { 0x00, 0xf099 },
2858 { 0x04, 0x9800 },
2859 { 0x04, 0x9000 },
2860 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002861 { 0x1f, 0x0002 },
2862 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002863 { 0x06, 0x0761 },
2864 { 0x1f, 0x0003 },
2865 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002866 { 0x1f, 0x0000 }
2867 };
2868
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002869 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002870
françois romieu4da19632011-01-03 15:07:55 +00002871 rtl_patchphy(tp, 0x16, 1 << 0);
2872 rtl_patchphy(tp, 0x14, 1 << 5);
2873 rtl_patchphy(tp, 0x0d, 1 << 5);
2874 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002875}
2876
françois romieu4da19632011-01-03 15:07:55 +00002877static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002878{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002879 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002880 { 0x1f, 0x0001 },
2881 { 0x12, 0x2300 },
2882 { 0x1d, 0x3d98 },
2883 { 0x1f, 0x0002 },
2884 { 0x0c, 0x7eb8 },
2885 { 0x06, 0x5461 },
2886 { 0x1f, 0x0003 },
2887 { 0x16, 0x0f0a },
2888 { 0x1f, 0x0000 }
2889 };
2890
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002891 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu197ff762008-06-28 13:16:02 +02002892
françois romieu4da19632011-01-03 15:07:55 +00002893 rtl_patchphy(tp, 0x16, 1 << 0);
2894 rtl_patchphy(tp, 0x14, 1 << 5);
2895 rtl_patchphy(tp, 0x0d, 1 << 5);
2896 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002897}
2898
françois romieu4da19632011-01-03 15:07:55 +00002899static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002900{
françois romieu4da19632011-01-03 15:07:55 +00002901 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002902}
2903
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002904static const struct phy_reg rtl8168d_1_phy_reg_init_0[] = {
2905 /* Channel Estimation */
2906 { 0x1f, 0x0001 },
2907 { 0x06, 0x4064 },
2908 { 0x07, 0x2863 },
2909 { 0x08, 0x059c },
2910 { 0x09, 0x26b4 },
2911 { 0x0a, 0x6a19 },
2912 { 0x0b, 0xdcc8 },
2913 { 0x10, 0xf06d },
2914 { 0x14, 0x7f68 },
2915 { 0x18, 0x7fd9 },
2916 { 0x1c, 0xf0ff },
2917 { 0x1d, 0x3d9c },
2918 { 0x1f, 0x0003 },
2919 { 0x12, 0xf49f },
2920 { 0x13, 0x070b },
2921 { 0x1a, 0x05ad },
2922 { 0x14, 0x94c0 },
2923
2924 /*
2925 * Tx Error Issue
2926 * Enhance line driver power
2927 */
2928 { 0x1f, 0x0002 },
2929 { 0x06, 0x5561 },
2930 { 0x1f, 0x0005 },
2931 { 0x05, 0x8332 },
2932 { 0x06, 0x5561 },
2933
2934 /*
2935 * Can not link to 1Gbps with bad cable
2936 * Decrease SNR threshold form 21.07dB to 19.04dB
2937 */
2938 { 0x1f, 0x0001 },
2939 { 0x17, 0x0cc0 },
2940
2941 { 0x1f, 0x0000 },
2942 { 0x0d, 0xf880 }
2943};
2944
2945static const struct phy_reg rtl8168d_1_phy_reg_init_1[] = {
2946 { 0x1f, 0x0002 },
2947 { 0x05, 0x669a },
2948 { 0x1f, 0x0005 },
2949 { 0x05, 0x8330 },
2950 { 0x06, 0x669a },
2951 { 0x1f, 0x0002 }
2952};
2953
françois romieubca03d52011-01-03 15:07:31 +00002954static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002955{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002956 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
Francois Romieu5b538df2008-07-20 16:22:45 +02002957
françois romieubca03d52011-01-03 15:07:31 +00002958 /*
2959 * Rx Error Issue
2960 * Fine Tune Switching regulator parameter
2961 */
françois romieu4da19632011-01-03 15:07:55 +00002962 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002963 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2964 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002965
Francois Romieufdf6fc02012-07-06 22:40:38 +02002966 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002967 int val;
2968
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002969 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002970
françois romieu4da19632011-01-03 15:07:55 +00002971 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002972
2973 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002974 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002975 0x0065, 0x0066, 0x0067, 0x0068,
2976 0x0069, 0x006a, 0x006b, 0x006c
2977 };
2978 int i;
2979
françois romieu4da19632011-01-03 15:07:55 +00002980 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002981
2982 val &= 0xff00;
2983 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002984 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002985 }
2986 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002987 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002988 { 0x1f, 0x0002 },
2989 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002990 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002991 { 0x05, 0x8330 },
2992 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002993 };
2994
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002995 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02002996 }
2997
françois romieubca03d52011-01-03 15:07:31 +00002998 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002999 rtl_writephy(tp, 0x1f, 0x0002);
3000 rtl_patchphy(tp, 0x0d, 0x0300);
3001 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00003002
françois romieubca03d52011-01-03 15:07:31 +00003003 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003004 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003005 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3006 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003007
françois romieu4da19632011-01-03 15:07:55 +00003008 rtl_writephy(tp, 0x1f, 0x0005);
3009 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003010
3011 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00003012
françois romieu4da19632011-01-03 15:07:55 +00003013 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003014}
3015
françois romieubca03d52011-01-03 15:07:31 +00003016static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003017{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02003018 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
françois romieudaf9df62009-10-07 12:44:20 +00003019
Francois Romieufdf6fc02012-07-06 22:40:38 +02003020 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00003021 int val;
3022
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02003023 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00003024
françois romieu4da19632011-01-03 15:07:55 +00003025 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003026 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003027 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003028 0x0065, 0x0066, 0x0067, 0x0068,
3029 0x0069, 0x006a, 0x006b, 0x006c
3030 };
3031 int i;
3032
françois romieu4da19632011-01-03 15:07:55 +00003033 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003034
3035 val &= 0xff00;
3036 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003037 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003038 }
3039 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003040 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003041 { 0x1f, 0x0002 },
3042 { 0x05, 0x2642 },
3043 { 0x1f, 0x0005 },
3044 { 0x05, 0x8330 },
3045 { 0x06, 0x2642 }
3046 };
3047
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003048 rtl_writephy_batch(tp, phy_reg_init);
françois romieudaf9df62009-10-07 12:44:20 +00003049 }
3050
françois romieubca03d52011-01-03 15:07:31 +00003051 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003052 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003053 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3054 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003055
françois romieubca03d52011-01-03 15:07:31 +00003056 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003057 rtl_writephy(tp, 0x1f, 0x0002);
3058 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003059
françois romieu4da19632011-01-03 15:07:55 +00003060 rtl_writephy(tp, 0x1f, 0x0005);
3061 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003062
3063 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003064
françois romieu4da19632011-01-03 15:07:55 +00003065 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003066}
3067
françois romieu4da19632011-01-03 15:07:55 +00003068static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003069{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003070 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003071 { 0x1f, 0x0002 },
3072 { 0x10, 0x0008 },
3073 { 0x0d, 0x006c },
3074
3075 { 0x1f, 0x0000 },
3076 { 0x0d, 0xf880 },
3077
3078 { 0x1f, 0x0001 },
3079 { 0x17, 0x0cc0 },
3080
3081 { 0x1f, 0x0001 },
3082 { 0x0b, 0xa4d8 },
3083 { 0x09, 0x281c },
3084 { 0x07, 0x2883 },
3085 { 0x0a, 0x6b35 },
3086 { 0x1d, 0x3da4 },
3087 { 0x1c, 0xeffd },
3088 { 0x14, 0x7f52 },
3089 { 0x18, 0x7fc6 },
3090 { 0x08, 0x0601 },
3091 { 0x06, 0x4063 },
3092 { 0x10, 0xf074 },
3093 { 0x1f, 0x0003 },
3094 { 0x13, 0x0789 },
3095 { 0x12, 0xf4bd },
3096 { 0x1a, 0x04fd },
3097 { 0x14, 0x84b0 },
3098 { 0x1f, 0x0000 },
3099 { 0x00, 0x9200 },
3100
3101 { 0x1f, 0x0005 },
3102 { 0x01, 0x0340 },
3103 { 0x1f, 0x0001 },
3104 { 0x04, 0x4000 },
3105 { 0x03, 0x1d21 },
3106 { 0x02, 0x0c32 },
3107 { 0x01, 0x0200 },
3108 { 0x00, 0x5554 },
3109 { 0x04, 0x4800 },
3110 { 0x04, 0x4000 },
3111 { 0x04, 0xf000 },
3112 { 0x03, 0xdf01 },
3113 { 0x02, 0xdf20 },
3114 { 0x01, 0x101a },
3115 { 0x00, 0xa0ff },
3116 { 0x04, 0xf800 },
3117 { 0x04, 0xf000 },
3118 { 0x1f, 0x0000 },
3119
3120 { 0x1f, 0x0007 },
3121 { 0x1e, 0x0023 },
3122 { 0x16, 0x0000 },
3123 { 0x1f, 0x0000 }
3124 };
3125
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003126 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02003127}
3128
françois romieue6de30d2011-01-03 15:08:37 +00003129static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3130{
3131 static const struct phy_reg phy_reg_init[] = {
3132 { 0x1f, 0x0001 },
3133 { 0x17, 0x0cc0 },
3134
3135 { 0x1f, 0x0007 },
3136 { 0x1e, 0x002d },
3137 { 0x18, 0x0040 },
3138 { 0x1f, 0x0000 }
3139 };
3140
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003141 rtl_writephy_batch(tp, phy_reg_init);
françois romieue6de30d2011-01-03 15:08:37 +00003142 rtl_patchphy(tp, 0x0d, 1 << 5);
3143}
3144
Hayes Wang70090422011-07-06 15:58:06 +08003145static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003146{
3147 static const struct phy_reg phy_reg_init[] = {
3148 /* Enable Delay cap */
3149 { 0x1f, 0x0005 },
3150 { 0x05, 0x8b80 },
3151 { 0x06, 0xc896 },
3152 { 0x1f, 0x0000 },
3153
3154 /* Channel estimation fine tune */
3155 { 0x1f, 0x0001 },
3156 { 0x0b, 0x6c20 },
3157 { 0x07, 0x2872 },
3158 { 0x1c, 0xefff },
3159 { 0x1f, 0x0003 },
3160 { 0x14, 0x6420 },
3161 { 0x1f, 0x0000 },
3162
3163 /* Update PFM & 10M TX idle timer */
3164 { 0x1f, 0x0007 },
3165 { 0x1e, 0x002f },
3166 { 0x15, 0x1919 },
3167 { 0x1f, 0x0000 },
3168
3169 { 0x1f, 0x0007 },
3170 { 0x1e, 0x00ac },
3171 { 0x18, 0x0006 },
3172 { 0x1f, 0x0000 }
3173 };
3174
Francois Romieu15ecd032011-04-27 13:52:22 -07003175 rtl_apply_firmware(tp);
3176
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003177 rtl_writephy_batch(tp, phy_reg_init);
hayeswang01dc7fe2011-03-21 01:50:28 +00003178
3179 /* DCO enable for 10M IDLE Power */
3180 rtl_writephy(tp, 0x1f, 0x0007);
3181 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003182 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003183 rtl_writephy(tp, 0x1f, 0x0000);
3184
3185 /* For impedance matching */
3186 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003187 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003188 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003189
3190 /* PHY auto speed down */
3191 rtl_writephy(tp, 0x1f, 0x0007);
3192 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003193 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003194 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003195 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003196
3197 rtl_writephy(tp, 0x1f, 0x0005);
3198 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003199 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003200 rtl_writephy(tp, 0x1f, 0x0000);
3201
3202 rtl_writephy(tp, 0x1f, 0x0005);
3203 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003204 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003205 rtl_writephy(tp, 0x1f, 0x0007);
3206 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003207 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003208 rtl_writephy(tp, 0x1f, 0x0006);
3209 rtl_writephy(tp, 0x00, 0x5a00);
3210 rtl_writephy(tp, 0x1f, 0x0000);
3211 rtl_writephy(tp, 0x0d, 0x0007);
3212 rtl_writephy(tp, 0x0e, 0x003c);
3213 rtl_writephy(tp, 0x0d, 0x4007);
3214 rtl_writephy(tp, 0x0e, 0x0000);
3215 rtl_writephy(tp, 0x0d, 0x0000);
3216}
3217
françois romieu9ecb9aa2012-12-07 11:20:21 +00003218static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3219{
3220 const u16 w[] = {
3221 addr[0] | (addr[1] << 8),
3222 addr[2] | (addr[3] << 8),
3223 addr[4] | (addr[5] << 8)
3224 };
françois romieu9ecb9aa2012-12-07 11:20:21 +00003225
Heiner Kallweit3aa4c492019-05-02 20:46:52 +02003226 rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
3227 rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
3228 rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
3229 rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
françois romieu9ecb9aa2012-12-07 11:20:21 +00003230}
3231
Hayes Wang70090422011-07-06 15:58:06 +08003232static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3233{
3234 static const struct phy_reg phy_reg_init[] = {
3235 /* Enable Delay cap */
3236 { 0x1f, 0x0004 },
3237 { 0x1f, 0x0007 },
3238 { 0x1e, 0x00ac },
3239 { 0x18, 0x0006 },
3240 { 0x1f, 0x0002 },
3241 { 0x1f, 0x0000 },
3242 { 0x1f, 0x0000 },
3243
3244 /* Channel estimation fine tune */
3245 { 0x1f, 0x0003 },
3246 { 0x09, 0xa20f },
3247 { 0x1f, 0x0000 },
3248 { 0x1f, 0x0000 },
3249
3250 /* Green Setting */
3251 { 0x1f, 0x0005 },
3252 { 0x05, 0x8b5b },
3253 { 0x06, 0x9222 },
3254 { 0x05, 0x8b6d },
3255 { 0x06, 0x8000 },
3256 { 0x05, 0x8b76 },
3257 { 0x06, 0x8000 },
3258 { 0x1f, 0x0000 }
3259 };
3260
3261 rtl_apply_firmware(tp);
3262
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003263 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang70090422011-07-06 15:58:06 +08003264
3265 /* For 4-corner performance improve */
3266 rtl_writephy(tp, 0x1f, 0x0005);
3267 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003268 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003269 rtl_writephy(tp, 0x1f, 0x0000);
3270
3271 /* PHY auto speed down */
3272 rtl_writephy(tp, 0x1f, 0x0004);
3273 rtl_writephy(tp, 0x1f, 0x0007);
3274 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003275 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003276 rtl_writephy(tp, 0x1f, 0x0002);
3277 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003278 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003279
3280 /* improve 10M EEE waveform */
3281 rtl_writephy(tp, 0x1f, 0x0005);
3282 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003283 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003284 rtl_writephy(tp, 0x1f, 0x0000);
3285
3286 /* Improve 2-pair detection performance */
3287 rtl_writephy(tp, 0x1f, 0x0005);
3288 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003289 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003290 rtl_writephy(tp, 0x1f, 0x0000);
3291
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003292 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003293 rtl_enable_eee(tp);
Hayes Wang70090422011-07-06 15:58:06 +08003294
3295 /* Green feature */
3296 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003297 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3298 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003299 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003300 rtl_writephy(tp, 0x1f, 0x0005);
3301 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3302 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003303
françois romieu9ecb9aa2012-12-07 11:20:21 +00003304 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3305 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003306}
3307
Hayes Wang5f886e02012-03-30 14:33:03 +08003308static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3309{
3310 /* For 4-corner performance improve */
3311 rtl_writephy(tp, 0x1f, 0x0005);
3312 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003313 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003314 rtl_writephy(tp, 0x1f, 0x0000);
3315
3316 /* PHY auto speed down */
3317 rtl_writephy(tp, 0x1f, 0x0007);
3318 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003319 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003320 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003321 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003322
3323 /* Improve 10M EEE waveform */
3324 rtl_writephy(tp, 0x1f, 0x0005);
3325 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003326 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003327 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003328
3329 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003330 rtl_enable_eee(tp);
Hayes Wang5f886e02012-03-30 14:33:03 +08003331}
3332
Hayes Wangc2218922011-09-06 16:55:18 +08003333static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3334{
3335 static const struct phy_reg phy_reg_init[] = {
3336 /* Channel estimation fine tune */
3337 { 0x1f, 0x0003 },
3338 { 0x09, 0xa20f },
3339 { 0x1f, 0x0000 },
3340
3341 /* Modify green table for giga & fnet */
3342 { 0x1f, 0x0005 },
3343 { 0x05, 0x8b55 },
3344 { 0x06, 0x0000 },
3345 { 0x05, 0x8b5e },
3346 { 0x06, 0x0000 },
3347 { 0x05, 0x8b67 },
3348 { 0x06, 0x0000 },
3349 { 0x05, 0x8b70 },
3350 { 0x06, 0x0000 },
3351 { 0x1f, 0x0000 },
3352 { 0x1f, 0x0007 },
3353 { 0x1e, 0x0078 },
3354 { 0x17, 0x0000 },
3355 { 0x19, 0x00fb },
3356 { 0x1f, 0x0000 },
3357
3358 /* Modify green table for 10M */
3359 { 0x1f, 0x0005 },
3360 { 0x05, 0x8b79 },
3361 { 0x06, 0xaa00 },
3362 { 0x1f, 0x0000 },
3363
3364 /* Disable hiimpedance detection (RTCT) */
3365 { 0x1f, 0x0003 },
3366 { 0x01, 0x328a },
3367 { 0x1f, 0x0000 }
3368 };
3369
3370 rtl_apply_firmware(tp);
3371
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003372 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangc2218922011-09-06 16:55:18 +08003373
Hayes Wang5f886e02012-03-30 14:33:03 +08003374 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003375
3376 /* Improve 2-pair detection performance */
3377 rtl_writephy(tp, 0x1f, 0x0005);
3378 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003379 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003380 rtl_writephy(tp, 0x1f, 0x0000);
3381}
3382
3383static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3384{
3385 rtl_apply_firmware(tp);
3386
Hayes Wang5f886e02012-03-30 14:33:03 +08003387 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003388}
3389
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003390static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3391{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003392 static const struct phy_reg phy_reg_init[] = {
3393 /* Channel estimation fine tune */
3394 { 0x1f, 0x0003 },
3395 { 0x09, 0xa20f },
3396 { 0x1f, 0x0000 },
3397
3398 /* Modify green table for giga & fnet */
3399 { 0x1f, 0x0005 },
3400 { 0x05, 0x8b55 },
3401 { 0x06, 0x0000 },
3402 { 0x05, 0x8b5e },
3403 { 0x06, 0x0000 },
3404 { 0x05, 0x8b67 },
3405 { 0x06, 0x0000 },
3406 { 0x05, 0x8b70 },
3407 { 0x06, 0x0000 },
3408 { 0x1f, 0x0000 },
3409 { 0x1f, 0x0007 },
3410 { 0x1e, 0x0078 },
3411 { 0x17, 0x0000 },
3412 { 0x19, 0x00aa },
3413 { 0x1f, 0x0000 },
3414
3415 /* Modify green table for 10M */
3416 { 0x1f, 0x0005 },
3417 { 0x05, 0x8b79 },
3418 { 0x06, 0xaa00 },
3419 { 0x1f, 0x0000 },
3420
3421 /* Disable hiimpedance detection (RTCT) */
3422 { 0x1f, 0x0003 },
3423 { 0x01, 0x328a },
3424 { 0x1f, 0x0000 }
3425 };
3426
3427
3428 rtl_apply_firmware(tp);
3429
3430 rtl8168f_hw_phy_config(tp);
3431
3432 /* Improve 2-pair detection performance */
3433 rtl_writephy(tp, 0x1f, 0x0005);
3434 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003435 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003436 rtl_writephy(tp, 0x1f, 0x0000);
3437
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003438 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003439
3440 /* Modify green table for giga */
3441 rtl_writephy(tp, 0x1f, 0x0005);
3442 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003443 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003444 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003445 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003446 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003447 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003448 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003449 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003450 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003451 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003452 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003453 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003454 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003455 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003456 rtl_writephy(tp, 0x1f, 0x0000);
3457
3458 /* uc same-seed solution */
3459 rtl_writephy(tp, 0x1f, 0x0005);
3460 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003461 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003462 rtl_writephy(tp, 0x1f, 0x0000);
3463
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003464 /* Green feature */
3465 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003466 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3467 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003468 rtl_writephy(tp, 0x1f, 0x0000);
3469}
3470
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003471static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
3472{
3473 phy_write(tp->phydev, 0x1f, 0x0a43);
3474 phy_clear_bits(tp->phydev, 0x10, BIT(2));
3475}
3476
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003477static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
3478{
3479 struct phy_device *phydev = tp->phydev;
3480
3481 phy_write(phydev, 0x1f, 0x0bcc);
3482 phy_clear_bits(phydev, 0x14, BIT(8));
3483
3484 phy_write(phydev, 0x1f, 0x0a44);
3485 phy_set_bits(phydev, 0x11, BIT(7) | BIT(6));
3486
3487 phy_write(phydev, 0x1f, 0x0a43);
3488 phy_write(phydev, 0x13, 0x8084);
3489 phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
3490 phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));
3491
3492 phy_write(phydev, 0x1f, 0x0000);
3493}
3494
Hayes Wangc5583862012-07-02 17:23:22 +08003495static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3496{
Hayes Wangc5583862012-07-02 17:23:22 +08003497 rtl_apply_firmware(tp);
3498
hayeswang41f44d12013-04-01 22:23:36 +00003499 rtl_writephy(tp, 0x1f, 0x0a46);
3500 if (rtl_readphy(tp, 0x10) & 0x0100) {
3501 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003502 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003503 } else {
3504 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003505 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003506 }
Hayes Wangc5583862012-07-02 17:23:22 +08003507
hayeswang41f44d12013-04-01 22:23:36 +00003508 rtl_writephy(tp, 0x1f, 0x0a46);
3509 if (rtl_readphy(tp, 0x13) & 0x0100) {
3510 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003511 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003512 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003513 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003514 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003515 }
Hayes Wangc5583862012-07-02 17:23:22 +08003516
hayeswang41f44d12013-04-01 22:23:36 +00003517 /* Enable PHY auto speed down */
3518 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003519 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003520
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003521 rtl8168g_phy_adjust_10m_aldps(tp);
hayeswangfe7524c2013-04-01 22:23:37 +00003522
hayeswang41f44d12013-04-01 22:23:36 +00003523 /* EEE auto-fallback function */
3524 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003525 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003526
hayeswang41f44d12013-04-01 22:23:36 +00003527 /* Enable UC LPF tune function */
3528 rtl_writephy(tp, 0x1f, 0x0a43);
3529 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003530 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003531
3532 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003533 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003534
hayeswangfe7524c2013-04-01 22:23:37 +00003535 /* Improve SWR Efficiency */
3536 rtl_writephy(tp, 0x1f, 0x0bcd);
3537 rtl_writephy(tp, 0x14, 0x5065);
3538 rtl_writephy(tp, 0x14, 0xd065);
3539 rtl_writephy(tp, 0x1f, 0x0bc8);
3540 rtl_writephy(tp, 0x11, 0x5655);
3541 rtl_writephy(tp, 0x1f, 0x0bcd);
3542 rtl_writephy(tp, 0x14, 0x1065);
3543 rtl_writephy(tp, 0x14, 0x9065);
3544 rtl_writephy(tp, 0x14, 0x1065);
3545
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003546 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003547 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003548 rtl_enable_eee(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08003549}
3550
hayeswang57538c42013-04-01 22:23:40 +00003551static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3552{
3553 rtl_apply_firmware(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003554 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003555 rtl_enable_eee(tp);
hayeswang57538c42013-04-01 22:23:40 +00003556}
3557
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003558static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3559{
3560 u16 dout_tapbin;
3561 u32 data;
3562
3563 rtl_apply_firmware(tp);
3564
3565 /* CHN EST parameters adjust - giga master */
3566 rtl_writephy(tp, 0x1f, 0x0a43);
3567 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003568 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003569 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003570 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003571 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003572 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003573 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003574 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003575 rtl_writephy(tp, 0x1f, 0x0000);
3576
3577 /* CHN EST parameters adjust - giga slave */
3578 rtl_writephy(tp, 0x1f, 0x0a43);
3579 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003580 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003581 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003582 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003583 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003584 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003585 rtl_writephy(tp, 0x1f, 0x0000);
3586
3587 /* CHN EST parameters adjust - fnet */
3588 rtl_writephy(tp, 0x1f, 0x0a43);
3589 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003590 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003591 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003592 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003593 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003594 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003595 rtl_writephy(tp, 0x1f, 0x0000);
3596
3597 /* enable R-tune & PGA-retune function */
3598 dout_tapbin = 0;
3599 rtl_writephy(tp, 0x1f, 0x0a46);
3600 data = rtl_readphy(tp, 0x13);
3601 data &= 3;
3602 data <<= 2;
3603 dout_tapbin |= data;
3604 data = rtl_readphy(tp, 0x12);
3605 data &= 0xc000;
3606 data >>= 14;
3607 dout_tapbin |= data;
3608 dout_tapbin = ~(dout_tapbin^0x08);
3609 dout_tapbin <<= 12;
3610 dout_tapbin &= 0xf000;
3611 rtl_writephy(tp, 0x1f, 0x0a43);
3612 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003613 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003614 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003615 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003616 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003617 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003618 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003619 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003620
3621 rtl_writephy(tp, 0x1f, 0x0a43);
3622 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003623 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003624 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003625 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003626 rtl_writephy(tp, 0x1f, 0x0000);
3627
3628 /* enable GPHY 10M */
3629 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003630 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003631 rtl_writephy(tp, 0x1f, 0x0000);
3632
3633 /* SAR ADC performance */
3634 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003635 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003636 rtl_writephy(tp, 0x1f, 0x0000);
3637
3638 rtl_writephy(tp, 0x1f, 0x0a43);
3639 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003640 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003641 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003642 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003643 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003644 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003645 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003646 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003647 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003648 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003649 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003650 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003651 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003652 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003653 rtl_writephy(tp, 0x1f, 0x0000);
3654
3655 /* disable phy pfm mode */
3656 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003657 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003658 rtl_writephy(tp, 0x1f, 0x0000);
3659
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003660 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003661 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003662 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003663}
3664
3665static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3666{
3667 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3668 u16 rlen;
3669 u32 data;
3670
3671 rtl_apply_firmware(tp);
3672
3673 /* CHIN EST parameter update */
3674 rtl_writephy(tp, 0x1f, 0x0a43);
3675 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003676 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003677 rtl_writephy(tp, 0x1f, 0x0000);
3678
3679 /* enable R-tune & PGA-retune function */
3680 rtl_writephy(tp, 0x1f, 0x0a43);
3681 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003682 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003683 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003684 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003685 rtl_writephy(tp, 0x1f, 0x0000);
3686
3687 /* enable GPHY 10M */
3688 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003689 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003690 rtl_writephy(tp, 0x1f, 0x0000);
3691
3692 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3693 data = r8168_mac_ocp_read(tp, 0xdd02);
3694 ioffset_p3 = ((data & 0x80)>>7);
3695 ioffset_p3 <<= 3;
3696
3697 data = r8168_mac_ocp_read(tp, 0xdd00);
3698 ioffset_p3 |= ((data & (0xe000))>>13);
3699 ioffset_p2 = ((data & (0x1e00))>>9);
3700 ioffset_p1 = ((data & (0x01e0))>>5);
3701 ioffset_p0 = ((data & 0x0010)>>4);
3702 ioffset_p0 <<= 3;
3703 ioffset_p0 |= (data & (0x07));
3704 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3705
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003706 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003707 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003708 rtl_writephy(tp, 0x1f, 0x0bcf);
3709 rtl_writephy(tp, 0x16, data);
3710 rtl_writephy(tp, 0x1f, 0x0000);
3711 }
3712
3713 /* Modify rlen (TX LPF corner frequency) level */
3714 rtl_writephy(tp, 0x1f, 0x0bcd);
3715 data = rtl_readphy(tp, 0x16);
3716 data &= 0x000f;
3717 rlen = 0;
3718 if (data > 3)
3719 rlen = data - 3;
3720 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3721 rtl_writephy(tp, 0x17, data);
3722 rtl_writephy(tp, 0x1f, 0x0bcd);
3723 rtl_writephy(tp, 0x1f, 0x0000);
3724
3725 /* disable phy pfm mode */
3726 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003727 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003728 rtl_writephy(tp, 0x1f, 0x0000);
3729
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003730 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003731 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003732 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003733}
3734
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003735static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3736{
3737 /* Enable PHY auto speed down */
3738 rtl_writephy(tp, 0x1f, 0x0a44);
3739 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3740 rtl_writephy(tp, 0x1f, 0x0000);
3741
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003742 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003743
3744 /* Enable EEE auto-fallback function */
3745 rtl_writephy(tp, 0x1f, 0x0a4b);
3746 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3747 rtl_writephy(tp, 0x1f, 0x0000);
3748
3749 /* Enable UC LPF tune function */
3750 rtl_writephy(tp, 0x1f, 0x0a43);
3751 rtl_writephy(tp, 0x13, 0x8012);
3752 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3753 rtl_writephy(tp, 0x1f, 0x0000);
3754
3755 /* set rg_sel_sdm_rate */
3756 rtl_writephy(tp, 0x1f, 0x0c42);
3757 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3758 rtl_writephy(tp, 0x1f, 0x0000);
3759
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003760 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003761 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003762 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003763}
3764
3765static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3766{
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003767 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003768
3769 /* Enable UC LPF tune function */
3770 rtl_writephy(tp, 0x1f, 0x0a43);
3771 rtl_writephy(tp, 0x13, 0x8012);
3772 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3773 rtl_writephy(tp, 0x1f, 0x0000);
3774
3775 /* Set rg_sel_sdm_rate */
3776 rtl_writephy(tp, 0x1f, 0x0c42);
3777 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3778 rtl_writephy(tp, 0x1f, 0x0000);
3779
3780 /* Channel estimation parameters */
3781 rtl_writephy(tp, 0x1f, 0x0a43);
3782 rtl_writephy(tp, 0x13, 0x80f3);
3783 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3784 rtl_writephy(tp, 0x13, 0x80f0);
3785 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3786 rtl_writephy(tp, 0x13, 0x80ef);
3787 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3788 rtl_writephy(tp, 0x13, 0x80f6);
3789 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3790 rtl_writephy(tp, 0x13, 0x80ec);
3791 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3792 rtl_writephy(tp, 0x13, 0x80ed);
3793 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3794 rtl_writephy(tp, 0x13, 0x80f2);
3795 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3796 rtl_writephy(tp, 0x13, 0x80f4);
3797 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3798 rtl_writephy(tp, 0x1f, 0x0a43);
3799 rtl_writephy(tp, 0x13, 0x8110);
3800 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3801 rtl_writephy(tp, 0x13, 0x810f);
3802 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3803 rtl_writephy(tp, 0x13, 0x8111);
3804 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3805 rtl_writephy(tp, 0x13, 0x8113);
3806 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3807 rtl_writephy(tp, 0x13, 0x8115);
3808 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3809 rtl_writephy(tp, 0x13, 0x810e);
3810 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3811 rtl_writephy(tp, 0x13, 0x810c);
3812 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3813 rtl_writephy(tp, 0x13, 0x810b);
3814 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3815 rtl_writephy(tp, 0x1f, 0x0a43);
3816 rtl_writephy(tp, 0x13, 0x80d1);
3817 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3818 rtl_writephy(tp, 0x13, 0x80cd);
3819 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3820 rtl_writephy(tp, 0x13, 0x80d3);
3821 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3822 rtl_writephy(tp, 0x13, 0x80d5);
3823 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3824 rtl_writephy(tp, 0x13, 0x80d7);
3825 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3826
3827 /* Force PWM-mode */
3828 rtl_writephy(tp, 0x1f, 0x0bcd);
3829 rtl_writephy(tp, 0x14, 0x5065);
3830 rtl_writephy(tp, 0x14, 0xd065);
3831 rtl_writephy(tp, 0x1f, 0x0bc8);
3832 rtl_writephy(tp, 0x12, 0x00ed);
3833 rtl_writephy(tp, 0x1f, 0x0bcd);
3834 rtl_writephy(tp, 0x14, 0x1065);
3835 rtl_writephy(tp, 0x14, 0x9065);
3836 rtl_writephy(tp, 0x14, 0x1065);
3837 rtl_writephy(tp, 0x1f, 0x0000);
3838
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003839 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003840 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003841 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003842}
3843
françois romieu4da19632011-01-03 15:07:55 +00003844static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003845{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003846 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003847 { 0x1f, 0x0003 },
3848 { 0x08, 0x441d },
3849 { 0x01, 0x9100 },
3850 { 0x1f, 0x0000 }
3851 };
3852
françois romieu4da19632011-01-03 15:07:55 +00003853 rtl_writephy(tp, 0x1f, 0x0000);
3854 rtl_patchphy(tp, 0x11, 1 << 12);
3855 rtl_patchphy(tp, 0x19, 1 << 13);
3856 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003857
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003858 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003859}
3860
Hayes Wang5a5e4442011-02-22 17:26:21 +08003861static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3862{
3863 static const struct phy_reg phy_reg_init[] = {
3864 { 0x1f, 0x0005 },
3865 { 0x1a, 0x0000 },
3866 { 0x1f, 0x0000 },
3867
3868 { 0x1f, 0x0004 },
3869 { 0x1c, 0x0000 },
3870 { 0x1f, 0x0000 },
3871
3872 { 0x1f, 0x0001 },
3873 { 0x15, 0x7701 },
3874 { 0x1f, 0x0000 }
3875 };
3876
3877 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003878 rtl_writephy(tp, 0x1f, 0x0000);
3879 rtl_writephy(tp, 0x18, 0x0310);
3880 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003881
François Romieu953a12c2011-04-24 17:38:48 +02003882 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003883
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003884 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003885}
3886
Hayes Wang7e18dca2012-03-30 14:33:02 +08003887static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3888{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003889 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003890 rtl_writephy(tp, 0x1f, 0x0000);
3891 rtl_writephy(tp, 0x18, 0x0310);
3892 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003893
3894 rtl_apply_firmware(tp);
3895
3896 /* EEE setting */
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003897 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003898 rtl_writephy(tp, 0x1f, 0x0004);
3899 rtl_writephy(tp, 0x10, 0x401f);
3900 rtl_writephy(tp, 0x19, 0x7030);
3901 rtl_writephy(tp, 0x1f, 0x0000);
3902}
3903
Hayes Wang5598bfe2012-07-02 17:23:21 +08003904static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3905{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003906 static const struct phy_reg phy_reg_init[] = {
3907 { 0x1f, 0x0004 },
3908 { 0x10, 0xc07f },
3909 { 0x19, 0x7030 },
3910 { 0x1f, 0x0000 }
3911 };
3912
3913 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003914 rtl_writephy(tp, 0x1f, 0x0000);
3915 rtl_writephy(tp, 0x18, 0x0310);
3916 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003917
3918 rtl_apply_firmware(tp);
3919
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003920 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003921 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003922
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003923 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003924}
3925
Francois Romieu5615d9f2007-08-17 17:50:46 +02003926static void rtl_hw_phy_config(struct net_device *dev)
3927{
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003928 static const rtl_generic_fct phy_configs[] = {
3929 /* PCI devices. */
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003930 [RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
3931 [RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
3932 [RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
3933 [RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
3934 [RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
3935 /* PCI-E devices. */
3936 [RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
3937 [RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
3938 [RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
3939 [RTL_GIGA_MAC_VER_10] = NULL,
3940 [RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
3941 [RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
3942 [RTL_GIGA_MAC_VER_13] = NULL,
3943 [RTL_GIGA_MAC_VER_14] = NULL,
3944 [RTL_GIGA_MAC_VER_15] = NULL,
3945 [RTL_GIGA_MAC_VER_16] = NULL,
3946 [RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
3947 [RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
3948 [RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
3949 [RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
3950 [RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
3951 [RTL_GIGA_MAC_VER_22] = rtl8168c_4_hw_phy_config,
3952 [RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
3953 [RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
3954 [RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
3955 [RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
3956 [RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
3957 [RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
3958 [RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
3959 [RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
3960 [RTL_GIGA_MAC_VER_31] = NULL,
3961 [RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
3962 [RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
3963 [RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
3964 [RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
3965 [RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
3966 [RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
3967 [RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
3968 [RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
3969 [RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
3970 [RTL_GIGA_MAC_VER_41] = NULL,
3971 [RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
3972 [RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
3973 [RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
3974 [RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
3975 [RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
3976 [RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
3977 [RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
3978 [RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
3979 [RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
3980 [RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
3981 };
Francois Romieu5615d9f2007-08-17 17:50:46 +02003982 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003983
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003984 if (phy_configs[tp->mac_version])
3985 phy_configs[tp->mac_version](tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003986}
3987
Francois Romieuda78dbf2012-01-26 14:18:23 +01003988static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
3989{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003990 if (!test_and_set_bit(flag, tp->wk.flags))
3991 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003992}
3993
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003994static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003995{
Francois Romieu5615d9f2007-08-17 17:50:46 +02003996 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003997
Marcus Sundberg773328942008-07-10 21:28:08 +02003998 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit7a67e112018-09-19 22:00:24 +02003999 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4000 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004001 netif_dbg(tp, drv, dev,
4002 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004003 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004004 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004005
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004006 /* We may have called phy_speed_down before */
Heiner Kallweit703732f2019-01-19 22:07:05 +01004007 phy_speed_up(tp->phydev);
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004008
Heiner Kallweit703732f2019-01-19 22:07:05 +01004009 genphy_soft_reset(tp->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004010}
4011
Francois Romieu773d2022007-01-31 23:47:43 +01004012static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4013{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004014 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004015
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004016 rtl_unlock_config_regs(tp);
françois romieu908ba2bf2010-04-26 11:42:58 +00004017
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004018 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4019 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00004020
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004021 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4022 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00004023
françois romieu9ecb9aa2012-12-07 11:20:21 +00004024 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4025 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004026
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004027 rtl_lock_config_regs(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004028
Francois Romieuda78dbf2012-01-26 14:18:23 +01004029 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004030}
4031
4032static int rtl_set_mac_address(struct net_device *dev, void *p)
4033{
4034 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004035 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004036 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004037
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004038 ret = eth_mac_addr(dev, p);
4039 if (ret)
4040 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004041
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004042 pm_runtime_get_noresume(d);
4043
4044 if (pm_runtime_active(d))
4045 rtl_rar_set(tp, dev->dev_addr);
4046
4047 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004048
4049 return 0;
4050}
4051
Heiner Kallweite3972862018-06-29 08:07:04 +02004052static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004053{
Heiner Kallweit703732f2019-01-19 22:07:05 +01004054 struct rtl8169_private *tp = netdev_priv(dev);
4055
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004056 if (!netif_running(dev))
4057 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004058
Heiner Kallweit703732f2019-01-19 22:07:05 +01004059 return phy_mii_ioctl(tp->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004060}
4061
Bill Pembertonbaf63292012-12-03 09:23:28 -05004062static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004063{
4064 struct mdio_ops *ops = &tp->mdio_ops;
4065
4066 switch (tp->mac_version) {
4067 case RTL_GIGA_MAC_VER_27:
4068 ops->write = r8168dp_1_mdio_write;
4069 ops->read = r8168dp_1_mdio_read;
4070 break;
françois romieue6de30d2011-01-03 15:08:37 +00004071 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004072 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004073 ops->write = r8168dp_2_mdio_write;
4074 ops->read = r8168dp_2_mdio_read;
4075 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004076 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004077 ops->write = r8168g_mdio_write;
4078 ops->read = r8168g_mdio_read;
4079 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004080 default:
4081 ops->write = r8169_mdio_write;
4082 ops->read = r8169_mdio_read;
4083 break;
4084 }
4085}
4086
David S. Miller1805b2f2011-10-24 18:18:09 -04004087static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4088{
David S. Miller1805b2f2011-10-24 18:18:09 -04004089 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004090 case RTL_GIGA_MAC_VER_25:
4091 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004092 case RTL_GIGA_MAC_VER_29:
4093 case RTL_GIGA_MAC_VER_30:
4094 case RTL_GIGA_MAC_VER_32:
4095 case RTL_GIGA_MAC_VER_33:
4096 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004097 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004098 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004099 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4100 break;
4101 default:
4102 break;
4103 }
4104}
4105
Heiner Kallweit25e94112019-05-29 20:52:03 +02004106static void rtl_pll_power_down(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004107{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004108 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004109 return;
4110
hayeswang01dc7fe2011-03-21 01:50:28 +00004111 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4112 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004113 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004114
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01004115 if (device_may_wakeup(tp_to_dev(tp))) {
4116 phy_speed_down(tp->phydev, false);
4117 rtl_wol_suspend_quirk(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004118 return;
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01004119 }
françois romieu065c27c2011-01-03 15:08:12 +00004120
françois romieu065c27c2011-01-03 15:08:12 +00004121 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004122 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004123 case RTL_GIGA_MAC_VER_37:
4124 case RTL_GIGA_MAC_VER_39:
4125 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004126 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004127 case RTL_GIGA_MAC_VER_45:
4128 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004129 case RTL_GIGA_MAC_VER_47:
4130 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004131 case RTL_GIGA_MAC_VER_50:
4132 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004133 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004134 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004135 case RTL_GIGA_MAC_VER_40:
4136 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004137 case RTL_GIGA_MAC_VER_49:
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004138 rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004139 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004140 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02004141 default:
4142 break;
françois romieu065c27c2011-01-03 15:08:12 +00004143 }
4144}
4145
Heiner Kallweit25e94112019-05-29 20:52:03 +02004146static void rtl_pll_power_up(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004147{
françois romieu065c27c2011-01-03 15:08:12 +00004148 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004149 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004150 case RTL_GIGA_MAC_VER_37:
4151 case RTL_GIGA_MAC_VER_39:
4152 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004153 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004154 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004155 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004156 case RTL_GIGA_MAC_VER_45:
4157 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004158 case RTL_GIGA_MAC_VER_47:
4159 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004160 case RTL_GIGA_MAC_VER_50:
4161 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004162 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004163 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004164 case RTL_GIGA_MAC_VER_40:
4165 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004166 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004167 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004168 rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
hayeswangbeb330a2013-04-01 22:23:39 +00004169 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02004170 default:
4171 break;
françois romieu065c27c2011-01-03 15:08:12 +00004172 }
4173
Heiner Kallweit703732f2019-01-19 22:07:05 +01004174 phy_resume(tp->phydev);
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004175 /* give MAC/PHY some time to resume */
4176 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004177}
4178
Hayes Wange542a222011-07-06 15:58:04 +08004179static void rtl_init_rxcfg(struct rtl8169_private *tp)
4180{
Hayes Wange542a222011-07-06 15:58:04 +08004181 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02004182 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004183 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004184 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004185 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004186 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
Maciej S. Szmigiero511cfd52018-10-11 16:02:10 +02004187 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
4188 case RTL_GIGA_MAC_VER_38:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004189 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004190 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004191 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004192 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004193 break;
Hayes Wange542a222011-07-06 15:58:04 +08004194 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004195 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004196 break;
4197 }
4198}
4199
Hayes Wang92fc43b2011-07-06 15:58:03 +08004200static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4201{
Timo Teräs9fba0812013-01-15 21:01:24 +00004202 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004203}
4204
Francois Romieud58d46b2011-05-03 16:38:29 +02004205static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
4206{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004207 if (tp->jumbo_ops.enable) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004208 rtl_unlock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004209 tp->jumbo_ops.enable(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004210 rtl_lock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004211 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004212}
4213
4214static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4215{
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004216 if (tp->jumbo_ops.disable) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004217 rtl_unlock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004218 tp->jumbo_ops.disable(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004219 rtl_lock_config_regs(tp);
Heiner Kallweiteda40b82018-05-02 21:39:54 +02004220 }
Francois Romieud58d46b2011-05-03 16:38:29 +02004221}
4222
4223static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4224{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004225 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4226 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004227 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004228}
4229
4230static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4231{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004232 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4233 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004234 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004235}
4236
4237static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4238{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004239 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004240}
4241
4242static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4243{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004244 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004245}
4246
4247static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4248{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004249 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4250 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4251 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004252 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004253}
4254
4255static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4256{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004257 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4258 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4259 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004260 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004261}
4262
4263static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4264{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004265 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004266 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004267}
4268
4269static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4270{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004271 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004272 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004273}
4274
4275static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4276{
Francois Romieud58d46b2011-05-03 16:38:29 +02004277 r8168b_0_hw_jumbo_enable(tp);
4278
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004279 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004280}
4281
4282static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4283{
Francois Romieud58d46b2011-05-03 16:38:29 +02004284 r8168b_0_hw_jumbo_disable(tp);
4285
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004286 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004287}
4288
Bill Pembertonbaf63292012-12-03 09:23:28 -05004289static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004290{
4291 struct jumbo_ops *ops = &tp->jumbo_ops;
4292
4293 switch (tp->mac_version) {
4294 case RTL_GIGA_MAC_VER_11:
4295 ops->disable = r8168b_0_hw_jumbo_disable;
4296 ops->enable = r8168b_0_hw_jumbo_enable;
4297 break;
4298 case RTL_GIGA_MAC_VER_12:
4299 case RTL_GIGA_MAC_VER_17:
4300 ops->disable = r8168b_1_hw_jumbo_disable;
4301 ops->enable = r8168b_1_hw_jumbo_enable;
4302 break;
4303 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
4304 case RTL_GIGA_MAC_VER_19:
4305 case RTL_GIGA_MAC_VER_20:
4306 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
4307 case RTL_GIGA_MAC_VER_22:
4308 case RTL_GIGA_MAC_VER_23:
4309 case RTL_GIGA_MAC_VER_24:
4310 case RTL_GIGA_MAC_VER_25:
4311 case RTL_GIGA_MAC_VER_26:
4312 ops->disable = r8168c_hw_jumbo_disable;
4313 ops->enable = r8168c_hw_jumbo_enable;
4314 break;
4315 case RTL_GIGA_MAC_VER_27:
4316 case RTL_GIGA_MAC_VER_28:
4317 ops->disable = r8168dp_hw_jumbo_disable;
4318 ops->enable = r8168dp_hw_jumbo_enable;
4319 break;
4320 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
4321 case RTL_GIGA_MAC_VER_32:
4322 case RTL_GIGA_MAC_VER_33:
4323 case RTL_GIGA_MAC_VER_34:
4324 ops->disable = r8168e_hw_jumbo_disable;
4325 ops->enable = r8168e_hw_jumbo_enable;
4326 break;
4327
4328 /*
4329 * No action needed for jumbo frames with 8169.
4330 * No jumbo for 810x at all.
4331 */
Heiner Kallweit2a718832018-05-02 21:39:49 +02004332 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02004333 default:
4334 ops->disable = NULL;
4335 ops->enable = NULL;
4336 break;
4337 }
4338}
4339
Francois Romieuffc46952012-07-06 14:19:23 +02004340DECLARE_RTL_COND(rtl_chipcmd_cond)
4341{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004342 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004343}
4344
Francois Romieu6f43adc2011-04-29 15:05:51 +02004345static void rtl_hw_reset(struct rtl8169_private *tp)
4346{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004347 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004348
Francois Romieuffc46952012-07-06 14:19:23 +02004349 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004350}
4351
Heiner Kallweit254764e2019-01-22 22:23:41 +01004352static void rtl_request_firmware(struct rtl8169_private *tp)
Francois Romieub6ffd972011-06-17 17:00:05 +02004353{
4354 struct rtl_fw *rtl_fw;
Francois Romieub6ffd972011-06-17 17:00:05 +02004355 int rc = -ENOMEM;
4356
Heiner Kallweit254764e2019-01-22 22:23:41 +01004357 /* firmware loaded already or no firmware available */
4358 if (tp->rtl_fw || !tp->fw_name)
4359 return;
Francois Romieub6ffd972011-06-17 17:00:05 +02004360
4361 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4362 if (!rtl_fw)
4363 goto err_warn;
4364
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004365 rtl_fw->phy_write = rtl_writephy;
4366 rtl_fw->phy_read = rtl_readphy;
4367 rtl_fw->mac_mcu_write = mac_mcu_write;
4368 rtl_fw->mac_mcu_read = mac_mcu_read;
4369
Heiner Kallweit254764e2019-01-22 22:23:41 +01004370 rc = request_firmware(&rtl_fw->fw, tp->fw_name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004371 if (rc < 0)
4372 goto err_free;
4373
Francois Romieufd112f22011-06-18 00:10:29 +02004374 rc = rtl_check_firmware(tp, rtl_fw);
4375 if (rc < 0)
4376 goto err_release_firmware;
4377
Francois Romieub6ffd972011-06-17 17:00:05 +02004378 tp->rtl_fw = rtl_fw;
Heiner Kallweit254764e2019-01-22 22:23:41 +01004379
Francois Romieub6ffd972011-06-17 17:00:05 +02004380 return;
4381
Francois Romieufd112f22011-06-18 00:10:29 +02004382err_release_firmware:
4383 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004384err_free:
4385 kfree(rtl_fw);
4386err_warn:
4387 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
Heiner Kallweit254764e2019-01-22 22:23:41 +01004388 tp->fw_name, rc);
François Romieu953a12c2011-04-24 17:38:48 +02004389}
4390
Hayes Wang92fc43b2011-07-06 15:58:03 +08004391static void rtl_rx_close(struct rtl8169_private *tp)
4392{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004393 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004394}
4395
Francois Romieuffc46952012-07-06 14:19:23 +02004396DECLARE_RTL_COND(rtl_npq_cond)
4397{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004398 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004399}
4400
4401DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4402{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004403 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004404}
4405
françois romieue6de30d2011-01-03 15:08:37 +00004406static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004407{
4408 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004409 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004410
Hayes Wang92fc43b2011-07-06 15:58:03 +08004411 rtl_rx_close(tp);
4412
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004413 switch (tp->mac_version) {
4414 case RTL_GIGA_MAC_VER_27:
4415 case RTL_GIGA_MAC_VER_28:
4416 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004417 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004418 break;
4419 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4420 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004421 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004422 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004423 break;
4424 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004425 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004426 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004427 break;
françois romieue6de30d2011-01-03 15:08:37 +00004428 }
4429
Hayes Wang92fc43b2011-07-06 15:58:03 +08004430 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004431}
4432
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004433static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004434{
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004435 u32 val = TX_DMA_BURST << TxDMAShift |
4436 InterFrameGap << TxInterFrameGapShift;
4437
4438 if (tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
4439 tp->mac_version != RTL_GIGA_MAC_VER_39)
4440 val |= TXCFG_AUTO_FIFO;
4441
4442 RTL_W32(tp, TxConfig, val);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004443}
4444
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004445static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004446{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004447 /* Low hurts. Let's disable the filtering. */
4448 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004449}
4450
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004451static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004452{
4453 /*
4454 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4455 * register to be written before TxDescAddrLow to work.
4456 * Switching from MMIO to I/O access fixes the issue as well.
4457 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004458 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4459 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4460 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4461 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004462}
4463
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004464static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004465{
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004466 u32 val;
Francois Romieu6dccd162007-02-13 23:38:05 +01004467
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004468 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4469 val = 0x000fff00;
4470 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
4471 val = 0x00ffff00;
4472 else
4473 return;
4474
4475 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
4476 val |= 0xff;
4477
4478 RTL_W32(tp, 0x7c, val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004479}
4480
Francois Romieue6b763e2012-03-08 09:35:39 +01004481static void rtl_set_rx_mode(struct net_device *dev)
4482{
4483 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004484 u32 mc_filter[2]; /* Multicast hash filter */
4485 int rx_mode;
4486 u32 tmp = 0;
4487
4488 if (dev->flags & IFF_PROMISC) {
4489 /* Unconditionally log net taps. */
4490 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4491 rx_mode =
4492 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4493 AcceptAllPhys;
4494 mc_filter[1] = mc_filter[0] = 0xffffffff;
4495 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4496 (dev->flags & IFF_ALLMULTI)) {
4497 /* Too many to filter perfectly -- accept all multicasts. */
4498 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4499 mc_filter[1] = mc_filter[0] = 0xffffffff;
4500 } else {
4501 struct netdev_hw_addr *ha;
4502
4503 rx_mode = AcceptBroadcast | AcceptMyPhys;
4504 mc_filter[1] = mc_filter[0] = 0;
4505 netdev_for_each_mc_addr(ha, dev) {
4506 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4507 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4508 rx_mode |= AcceptMulticast;
4509 }
4510 }
4511
4512 if (dev->features & NETIF_F_RXALL)
4513 rx_mode |= (AcceptErr | AcceptRunt);
4514
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004515 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004516
4517 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4518 u32 data = mc_filter[0];
4519
4520 mc_filter[0] = swab32(mc_filter[1]);
4521 mc_filter[1] = swab32(data);
4522 }
4523
Nathan Walp04817762012-11-01 12:08:47 +00004524 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4525 mc_filter[1] = mc_filter[0] = 0xffffffff;
4526
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004527 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4528 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004529
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004530 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004531}
4532
Heiner Kallweit52f85602018-05-19 10:29:33 +02004533static void rtl_hw_start(struct rtl8169_private *tp)
4534{
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004535 rtl_unlock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004536
4537 tp->hw_start(tp);
4538
4539 rtl_set_rx_max_size(tp);
4540 rtl_set_rx_tx_desc_registers(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004541 rtl_lock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004542
Heiner Kallweiteb94dc92019-03-31 15:43:59 +02004543 /* disable interrupt coalescing */
4544 RTL_W16(tp, IntrMitigate, 0x0000);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004545 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4546 RTL_R8(tp, IntrMask);
4547 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004548 rtl_init_rxcfg(tp);
Maciej S. Szmigierof74dd482018-09-07 20:15:22 +02004549 rtl_set_tx_config_registers(tp);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004550
Heiner Kallweit52f85602018-05-19 10:29:33 +02004551 rtl_set_rx_mode(tp->dev);
4552 /* no early-rx interrupts */
4553 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01004554 rtl_irq_enable(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004555}
4556
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004557static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004558{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004559 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004560 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004561
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004562 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004563
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004564 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004565
Francois Romieucecb5fd2011-04-01 10:21:07 +02004566 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4567 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004568 netif_dbg(tp, drv, tp->dev,
4569 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004570 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004571 }
4572
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004573 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004574
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004575 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004576
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004577 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004578}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004579
Francois Romieuffc46952012-07-06 14:19:23 +02004580DECLARE_RTL_COND(rtl_csiar_cond)
4581{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004582 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004583}
4584
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004585static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004586{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004587 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4588
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004589 RTL_W32(tp, CSIDR, value);
4590 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004591 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004592
Francois Romieuffc46952012-07-06 14:19:23 +02004593 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004594}
4595
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004596static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004597{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004598 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4599
4600 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4601 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004602
Francois Romieuffc46952012-07-06 14:19:23 +02004603 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004604 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004605}
4606
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004607static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004608{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004609 struct pci_dev *pdev = tp->pci_dev;
4610 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004611
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004612 /* According to Realtek the value at config space address 0x070f
4613 * controls the L0s/L1 entrance latency. We try standard ECAM access
4614 * first and if it fails fall back to CSI.
4615 */
4616 if (pdev->cfg_size > 0x070f &&
4617 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4618 return;
4619
4620 netdev_notice_once(tp->dev,
4621 "No native access to PCI extended config space, falling back to CSI\n");
4622 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4623 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004624}
4625
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004626static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004627{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004628 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004629}
4630
4631struct ephy_info {
4632 unsigned int offset;
4633 u16 mask;
4634 u16 bits;
4635};
4636
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004637static void __rtl_ephy_init(struct rtl8169_private *tp,
4638 const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004639{
4640 u16 w;
4641
4642 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004643 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4644 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004645 e++;
4646 }
4647}
4648
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004649#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))
4650
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004651static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004652{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004653 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004654 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004655}
4656
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004657static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004658{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004659 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004660 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004661}
4662
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004663static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
hayeswangb51ecea2014-07-09 14:52:51 +08004664{
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004665 /* work around an issue when PCI reset occurs during L2/L3 state */
4666 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
hayeswangb51ecea2014-07-09 14:52:51 +08004667}
4668
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004669static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4670{
4671 if (enable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004672 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004673 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004674 } else {
4675 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4676 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4677 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004678
4679 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004680}
4681
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004682static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
4683 u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
4684{
4685 /* Usage of dynamic vs. static FIFO is controlled by bit
4686 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
4687 */
4688 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
4689 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
4690}
4691
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004692static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
4693 u8 low, u8 high)
4694{
4695 /* FIFO thresholds for pause flow control */
4696 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
4697 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
4698}
4699
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004700static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004701{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004702 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004703
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004704 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004705 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004706
françois romieufaf1e782013-02-27 13:01:57 +00004707 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004708 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004709 PCI_EXP_DEVCTL_NOSNOOP_EN);
4710 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004711}
4712
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004713static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004714{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004715 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004716
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004717 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004718
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004719 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004720}
4721
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004722static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004723{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004724 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004725
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004726 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004727
françois romieufaf1e782013-02-27 13:01:57 +00004728 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004729 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004730
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004731 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004732
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004733 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004734 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004735}
4736
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004737static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004738{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004739 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004740 { 0x01, 0, 0x0001 },
4741 { 0x02, 0x0800, 0x1000 },
4742 { 0x03, 0, 0x0042 },
4743 { 0x06, 0x0080, 0x0000 },
4744 { 0x07, 0, 0x2000 }
4745 };
4746
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004747 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004748
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004749 rtl_ephy_init(tp, e_info_8168cp);
Francois Romieub726e492008-06-28 12:22:59 +02004750
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004751 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004752}
4753
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004754static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004755{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004756 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004757
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004758 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004759
françois romieufaf1e782013-02-27 13:01:57 +00004760 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004761 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004762
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004763 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004764 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004765}
4766
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004767static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004768{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004769 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004770
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004771 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004772
4773 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004774 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004775
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004776 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004777
françois romieufaf1e782013-02-27 13:01:57 +00004778 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004779 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004780
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004781 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004782 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004783}
4784
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004785static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004786{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004787 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004788 { 0x02, 0x0800, 0x1000 },
4789 { 0x03, 0, 0x0002 },
4790 { 0x06, 0x0080, 0x0000 }
4791 };
4792
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004793 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004794
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004795 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004796
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004797 rtl_ephy_init(tp, e_info_8168c_1);
Francois Romieub726e492008-06-28 12:22:59 +02004798
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004799 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004800}
4801
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004802static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004803{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004804 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004805 { 0x01, 0, 0x0001 },
4806 { 0x03, 0x0400, 0x0220 }
4807 };
4808
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004809 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004810
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004811 rtl_ephy_init(tp, e_info_8168c_2);
Francois Romieub726e492008-06-28 12:22:59 +02004812
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004813 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004814}
4815
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004816static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004817{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004818 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004819}
4820
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004821static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004822{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004823 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004824
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004825 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004826}
4827
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004828static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004829{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004830 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004831
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004832 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004833
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004834 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004835
françois romieufaf1e782013-02-27 13:01:57 +00004836 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004837 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004838
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004839 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004840 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02004841}
4842
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004843static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004844{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004845 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004846
françois romieufaf1e782013-02-27 13:01:57 +00004847 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004848 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004849
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004850 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00004851
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004852 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004853}
4854
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004855static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004856{
4857 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004858 { 0x0b, 0x0000, 0x0048 },
4859 { 0x19, 0x0020, 0x0050 },
4860 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00004861 };
françois romieue6de30d2011-01-03 15:08:37 +00004862
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004863 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004864
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004865 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00004866
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004867 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00004868
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004869 rtl_ephy_init(tp, e_info_8168d_4);
françois romieue6de30d2011-01-03 15:08:37 +00004870
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004871 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004872}
4873
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004874static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00004875{
Hayes Wang70090422011-07-06 15:58:06 +08004876 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00004877 { 0x00, 0x0200, 0x0100 },
4878 { 0x00, 0x0000, 0x0004 },
4879 { 0x06, 0x0002, 0x0001 },
4880 { 0x06, 0x0000, 0x0030 },
4881 { 0x07, 0x0000, 0x2000 },
4882 { 0x00, 0x0000, 0x0020 },
4883 { 0x03, 0x5800, 0x2000 },
4884 { 0x03, 0x0000, 0x0001 },
4885 { 0x01, 0x0800, 0x1000 },
4886 { 0x07, 0x0000, 0x4000 },
4887 { 0x1e, 0x0000, 0x2000 },
4888 { 0x19, 0xffff, 0xfe6c },
4889 { 0x0a, 0x0000, 0x0040 }
4890 };
4891
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004892 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004893
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004894 rtl_ephy_init(tp, e_info_8168e_1);
hayeswang01dc7fe2011-03-21 01:50:28 +00004895
françois romieufaf1e782013-02-27 13:01:57 +00004896 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004897 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00004898
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004899 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00004900
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004901 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004902
4903 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004904 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
4905 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004906
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004907 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004908}
4909
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004910static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08004911{
4912 static const struct ephy_info e_info_8168e_2[] = {
4913 { 0x09, 0x0000, 0x0080 },
4914 { 0x19, 0x0000, 0x0224 }
4915 };
4916
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004917 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08004918
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004919 rtl_ephy_init(tp, e_info_8168e_2);
Hayes Wang70090422011-07-06 15:58:06 +08004920
françois romieufaf1e782013-02-27 13:01:57 +00004921 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004922 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08004923
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004924 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4925 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004926 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004927 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4928 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004929 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004930 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang70090422011-07-06 15:58:06 +08004931
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004932 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08004933
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004934 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004935
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004936 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08004937
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004938 rtl8168_config_eee_mac(tp);
4939
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004940 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4941 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4942 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02004943
4944 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08004945}
4946
Hayes Wang5f886e02012-03-30 14:33:03 +08004947static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08004948{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004949 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004950
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004951 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08004952
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004953 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4954 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004955 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004956 rtl_reset_packet_filter(tp);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004957 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
4958 rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004959 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4960 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
Hayes Wangc2218922011-09-06 16:55:18 +08004961
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004962 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08004963
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004964 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004965
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004966 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
4967 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4968 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4969 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004970
4971 rtl8168_config_eee_mac(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004972}
4973
Hayes Wang5f886e02012-03-30 14:33:03 +08004974static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
4975{
Hayes Wang5f886e02012-03-30 14:33:03 +08004976 static const struct ephy_info e_info_8168f_1[] = {
4977 { 0x06, 0x00c0, 0x0020 },
4978 { 0x08, 0x0001, 0x0002 },
4979 { 0x09, 0x0000, 0x0080 },
4980 { 0x19, 0x0000, 0x0224 }
4981 };
4982
4983 rtl_hw_start_8168f(tp);
4984
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004985 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wang5f886e02012-03-30 14:33:03 +08004986
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004987 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang5f886e02012-03-30 14:33:03 +08004988}
4989
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004990static void rtl_hw_start_8411(struct rtl8169_private *tp)
4991{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004992 static const struct ephy_info e_info_8168f_1[] = {
4993 { 0x06, 0x00c0, 0x0020 },
4994 { 0x0f, 0xffff, 0x5200 },
4995 { 0x1e, 0x0000, 0x4000 },
4996 { 0x19, 0x0000, 0x0224 }
4997 };
4998
4999 rtl_hw_start_8168f(tp);
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005000 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005001
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005002 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005003
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005004 rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005005}
5006
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005007static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005008{
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005009 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02005010 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Hayes Wangc5583862012-07-02 17:23:22 +08005011
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005012 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005013
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005014 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005015
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005016 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005017 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
Hayes Wangc5583862012-07-02 17:23:22 +08005018
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005019 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5020 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08005021
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005022 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5023 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08005024
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005025 rtl8168_config_eee_mac(tp);
5026
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005027 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005028 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
hayeswangb51ecea2014-07-09 14:52:51 +08005029
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005030 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005031}
5032
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005033static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5034{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005035 static const struct ephy_info e_info_8168g_1[] = {
5036 { 0x00, 0x0000, 0x0008 },
5037 { 0x0c, 0x37d0, 0x0820 },
5038 { 0x1e, 0x0000, 0x0001 },
5039 { 0x19, 0x8000, 0x0000 }
5040 };
5041
5042 rtl_hw_start_8168g(tp);
5043
5044 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005045 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005046 rtl_ephy_init(tp, e_info_8168g_1);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005047 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005048}
5049
hayeswang57538c42013-04-01 22:23:40 +00005050static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5051{
hayeswang57538c42013-04-01 22:23:40 +00005052 static const struct ephy_info e_info_8168g_2[] = {
5053 { 0x00, 0x0000, 0x0008 },
5054 { 0x0c, 0x3df0, 0x0200 },
5055 { 0x19, 0xffff, 0xfc00 },
5056 { 0x1e, 0xffff, 0x20eb }
5057 };
5058
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005059 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005060
5061 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005062 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5063 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005064 rtl_ephy_init(tp, e_info_8168g_2);
hayeswang57538c42013-04-01 22:23:40 +00005065}
5066
hayeswang45dd95c2013-07-08 17:09:01 +08005067static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5068{
hayeswang45dd95c2013-07-08 17:09:01 +08005069 static const struct ephy_info e_info_8411_2[] = {
5070 { 0x00, 0x0000, 0x0008 },
5071 { 0x0c, 0x3df0, 0x0200 },
5072 { 0x0f, 0xffff, 0x5200 },
5073 { 0x19, 0x0020, 0x0000 },
5074 { 0x1e, 0x0000, 0x2000 }
5075 };
5076
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005077 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005078
5079 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005080 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005081 rtl_ephy_init(tp, e_info_8411_2);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005082 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005083}
5084
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005085static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5086{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005087 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005088 u32 data;
5089 static const struct ephy_info e_info_8168h_1[] = {
5090 { 0x1e, 0x0800, 0x0001 },
5091 { 0x1d, 0x0000, 0x0800 },
5092 { 0x05, 0xffff, 0x2089 },
5093 { 0x06, 0xffff, 0x5881 },
5094 { 0x04, 0xffff, 0x154a },
5095 { 0x01, 0xffff, 0x068b }
5096 };
5097
5098 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005099 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005100 rtl_ephy_init(tp, e_info_8168h_1);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005101
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005102 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02005103 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005104
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005105 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005106
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005107 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005108
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005109 rtl_reset_packet_filter(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005110
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005111 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005112
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005113 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005114
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005115 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005116
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005117 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5118 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005119
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005120 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5121 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005122
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005123 rtl8168_config_eee_mac(tp);
5124
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005125 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5126 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005127
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005128 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005129
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005130 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005131
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005132 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005133
5134 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005135 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005136 rtl_writephy(tp, 0x1f, 0x0000);
5137 if (rg_saw_cnt > 0) {
5138 u16 sw_cnt_1ms_ini;
5139
5140 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5141 sw_cnt_1ms_ini &= 0x0fff;
5142 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005143 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005144 data |= sw_cnt_1ms_ini;
5145 r8168_mac_ocp_write(tp, 0xd412, data);
5146 }
5147
5148 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005149 data &= ~0xf0;
5150 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005151 r8168_mac_ocp_write(tp, 0xe056, data);
5152
5153 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005154 data &= ~0x6000;
5155 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005156 r8168_mac_ocp_write(tp, 0xe052, data);
5157
5158 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005159 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005160 data |= 0x017f;
5161 r8168_mac_ocp_write(tp, 0xe0d6, data);
5162
5163 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005164 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005165 data |= 0x047f;
5166 r8168_mac_ocp_write(tp, 0xd420, data);
5167
5168 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5169 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5170 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5171 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005172
5173 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005174}
5175
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005176static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5177{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005178 rtl8168ep_stop_cmac(tp);
5179
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005180 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02005181 rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005182
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005183 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005184
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005185 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005186
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005187 rtl_reset_packet_filter(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005188
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005189 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005190
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005191 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005192
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005193 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5194 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005195
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005196 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5197 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005198
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005199 rtl8168_config_eee_mac(tp);
5200
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005201 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005202
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005203 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005204
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005205 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005206}
5207
5208static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5209{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005210 static const struct ephy_info e_info_8168ep_1[] = {
5211 { 0x00, 0xffff, 0x10ab },
5212 { 0x06, 0xffff, 0xf030 },
5213 { 0x08, 0xffff, 0x2006 },
5214 { 0x0d, 0xffff, 0x1666 },
5215 { 0x0c, 0x3ff0, 0x0000 }
5216 };
5217
5218 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005219 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005220 rtl_ephy_init(tp, e_info_8168ep_1);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005221
5222 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005223
5224 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005225}
5226
5227static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5228{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005229 static const struct ephy_info e_info_8168ep_2[] = {
5230 { 0x00, 0xffff, 0x10a3 },
5231 { 0x19, 0xffff, 0xfc00 },
5232 { 0x1e, 0xffff, 0x20ea }
5233 };
5234
5235 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005236 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005237 rtl_ephy_init(tp, e_info_8168ep_2);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005238
5239 rtl_hw_start_8168ep(tp);
5240
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005241 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5242 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005243
5244 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005245}
5246
5247static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5248{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005249 u32 data;
5250 static const struct ephy_info e_info_8168ep_3[] = {
5251 { 0x00, 0xffff, 0x10a3 },
5252 { 0x19, 0xffff, 0x7c00 },
5253 { 0x1e, 0xffff, 0x20eb },
5254 { 0x0d, 0xffff, 0x1666 }
5255 };
5256
5257 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005258 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005259 rtl_ephy_init(tp, e_info_8168ep_3);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005260
5261 rtl_hw_start_8168ep(tp);
5262
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005263 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5264 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005265
5266 data = r8168_mac_ocp_read(tp, 0xd3e2);
5267 data &= 0xf000;
5268 data |= 0x0271;
5269 r8168_mac_ocp_write(tp, 0xd3e2, data);
5270
5271 data = r8168_mac_ocp_read(tp, 0xd3e4);
5272 data &= 0xff00;
5273 r8168_mac_ocp_write(tp, 0xd3e4, data);
5274
5275 data = r8168_mac_ocp_read(tp, 0xe860);
5276 data |= 0x0080;
5277 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005278
5279 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005280}
5281
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005282static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005283{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005284 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005285 { 0x01, 0, 0x6e65 },
5286 { 0x02, 0, 0x091f },
5287 { 0x03, 0, 0xc2f9 },
5288 { 0x06, 0, 0xafb5 },
5289 { 0x07, 0, 0x0e00 },
5290 { 0x19, 0, 0xec80 },
5291 { 0x01, 0, 0x2e65 },
5292 { 0x01, 0, 0x6e65 }
5293 };
5294 u8 cfg1;
5295
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005296 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005297
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005298 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005299
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005300 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005301
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005302 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005303 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005304 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005305
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005306 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005307 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005308 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005309
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005310 rtl_ephy_init(tp, e_info_8102e_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005311}
5312
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005313static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005314{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005315 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005316
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005317 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005318
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005319 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5320 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005321}
5322
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005323static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005324{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005325 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005326
Francois Romieufdf6fc02012-07-06 22:40:38 +02005327 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005328}
5329
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005330static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005331{
5332 static const struct ephy_info e_info_8105e_1[] = {
5333 { 0x07, 0, 0x4000 },
5334 { 0x19, 0, 0x0200 },
5335 { 0x19, 0, 0x0020 },
5336 { 0x1e, 0, 0x2000 },
5337 { 0x03, 0, 0x0001 },
5338 { 0x19, 0, 0x0100 },
5339 { 0x19, 0, 0x0004 },
5340 { 0x0a, 0, 0x0020 }
5341 };
5342
Francois Romieucecb5fd2011-04-01 10:21:07 +02005343 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005344 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005345
Francois Romieucecb5fd2011-04-01 10:21:07 +02005346 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005347 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005348
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005349 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5350 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005351
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005352 rtl_ephy_init(tp, e_info_8105e_1);
hayeswangb51ecea2014-07-09 14:52:51 +08005353
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005354 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005355}
5356
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005357static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005358{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005359 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005360 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005361}
5362
Hayes Wang7e18dca2012-03-30 14:33:02 +08005363static void rtl_hw_start_8402(struct rtl8169_private *tp)
5364{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005365 static const struct ephy_info e_info_8402[] = {
5366 { 0x19, 0xffff, 0xff64 },
5367 { 0x1e, 0, 0x4000 }
5368 };
5369
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005370 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005371
5372 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005373 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005374
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005375 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005376
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005377 rtl_ephy_init(tp, e_info_8402);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005378
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005379 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005380
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005381 rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005382 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005383 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5384 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
5385 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
hayeswangb51ecea2014-07-09 14:52:51 +08005386
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005387 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005388}
5389
Hayes Wang5598bfe2012-07-02 17:23:21 +08005390static void rtl_hw_start_8106(struct rtl8169_private *tp)
5391{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005392 rtl_hw_aspm_clkreq_enable(tp, false);
5393
Hayes Wang5598bfe2012-07-02 17:23:21 +08005394 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005395 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005396
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005397 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5398 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5399 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005400
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005401 rtl_pcie_state_l2l3_disable(tp);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005402 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005403}
5404
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005405static void rtl_hw_config(struct rtl8169_private *tp)
5406{
5407 static const rtl_generic_fct hw_configs[] = {
5408 [RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
5409 [RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
5410 [RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
5411 [RTL_GIGA_MAC_VER_10] = NULL,
5412 [RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168bb,
5413 [RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168bef,
5414 [RTL_GIGA_MAC_VER_13] = NULL,
5415 [RTL_GIGA_MAC_VER_14] = NULL,
5416 [RTL_GIGA_MAC_VER_15] = NULL,
5417 [RTL_GIGA_MAC_VER_16] = NULL,
5418 [RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168bef,
5419 [RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
5420 [RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
5421 [RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
5422 [RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
5423 [RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
5424 [RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
5425 [RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
5426 [RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
5427 [RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
5428 [RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
5429 [RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
5430 [RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
5431 [RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
5432 [RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168dp,
5433 [RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
5434 [RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
5435 [RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
5436 [RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
5437 [RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
5438 [RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
5439 [RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
5440 [RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
5441 [RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
5442 [RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
5443 [RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
5444 [RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
5445 [RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
5446 [RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
5447 [RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
5448 [RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
5449 [RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
5450 [RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
5451 [RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
5452 [RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
5453 };
5454
5455 if (hw_configs[tp->mac_version])
5456 hw_configs[tp->mac_version](tp);
5457}
5458
5459static void rtl_hw_start_8168(struct rtl8169_private *tp)
5460{
5461 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5462
5463 /* Workaround for RxFIFO overflow. */
5464 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
5465 tp->irq_mask |= RxFIFOOver;
5466 tp->irq_mask &= ~RxOverflow;
5467 }
5468
5469 rtl_hw_config(tp);
5470}
5471
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005472static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005473{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005474 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
Heiner Kallweit559c3c02018-11-19 22:34:17 +01005475 tp->irq_mask &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005476
Francois Romieucecb5fd2011-04-01 10:21:07 +02005477 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005478 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005479 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005480 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005481
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005482 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005483
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005484 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005485 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005486
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005487 rtl_hw_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005488}
5489
5490static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5491{
Francois Romieud58d46b2011-05-03 16:38:29 +02005492 struct rtl8169_private *tp = netdev_priv(dev);
5493
Francois Romieud58d46b2011-05-03 16:38:29 +02005494 if (new_mtu > ETH_DATA_LEN)
5495 rtl_hw_jumbo_enable(tp);
5496 else
5497 rtl_hw_jumbo_disable(tp);
5498
Linus Torvalds1da177e2005-04-16 15:20:36 -07005499 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005500 netdev_update_features(dev);
5501
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005502 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005503}
5504
5505static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5506{
Al Viro95e09182007-12-22 18:55:39 +00005507 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005508 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5509}
5510
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005511static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5512 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005513{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005514 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5515 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005516
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005517 kfree(*data_buff);
5518 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005519 rtl8169_make_unusable_by_asic(desc);
5520}
5521
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005522static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005523{
5524 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5525
Alexander Duycka0750132014-12-11 15:02:17 -08005526 /* Force memory writes to complete before releasing descriptor */
5527 dma_wmb();
5528
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005529 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005530}
5531
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005532static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5533 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005534{
5535 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005536 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005537 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005538 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005539
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005540 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005541 if (!data)
5542 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005543
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005544 /* Memory should be properly aligned, but better check. */
5545 if (!IS_ALIGNED((unsigned long)data, 8)) {
5546 netdev_err_once(tp->dev, "RX buffer not 8-byte-aligned\n");
5547 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005548 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005549
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005550 mapping = dma_map_single(d, data, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005551 if (unlikely(dma_mapping_error(d, mapping))) {
5552 if (net_ratelimit())
5553 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005554 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005555 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005556
Heiner Kallweitd731af72018-04-17 23:26:41 +02005557 desc->addr = cpu_to_le64(mapping);
5558 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005559 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005560
5561err_out:
5562 kfree(data);
5563 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005564}
5565
5566static void rtl8169_rx_clear(struct rtl8169_private *tp)
5567{
Francois Romieu07d3f512007-02-21 22:40:46 +01005568 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005569
5570 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005571 if (tp->Rx_databuff[i]) {
5572 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005573 tp->RxDescArray + i);
5574 }
5575 }
5576}
5577
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005578static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005579{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005580 desc->opts1 |= cpu_to_le32(RingEnd);
5581}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005582
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005583static int rtl8169_rx_fill(struct rtl8169_private *tp)
5584{
5585 unsigned int i;
5586
5587 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005588 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005589
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005590 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005591 if (!data) {
5592 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005593 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005594 }
5595 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005596 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005597
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005598 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5599 return 0;
5600
5601err_out:
5602 rtl8169_rx_clear(tp);
5603 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005604}
5605
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005606static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005607{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005608 rtl8169_init_ring_indexes(tp);
5609
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005610 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5611 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005612
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005613 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005614}
5615
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005616static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005617 struct TxDesc *desc)
5618{
5619 unsigned int len = tx_skb->len;
5620
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005621 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5622
Linus Torvalds1da177e2005-04-16 15:20:36 -07005623 desc->opts1 = 0x00;
5624 desc->opts2 = 0x00;
5625 desc->addr = 0x00;
5626 tx_skb->len = 0;
5627}
5628
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005629static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5630 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005631{
5632 unsigned int i;
5633
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005634 for (i = 0; i < n; i++) {
5635 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005636 struct ring_info *tx_skb = tp->tx_skb + entry;
5637 unsigned int len = tx_skb->len;
5638
5639 if (len) {
5640 struct sk_buff *skb = tx_skb->skb;
5641
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005642 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005643 tp->TxDescArray + entry);
5644 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005645 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005646 tx_skb->skb = NULL;
5647 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005648 }
5649 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005650}
5651
5652static void rtl8169_tx_clear(struct rtl8169_private *tp)
5653{
5654 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005655 tp->cur_tx = tp->dirty_tx = 0;
Florian Westphald92060b2018-10-20 12:25:27 +02005656 netdev_reset_queue(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005657}
5658
Francois Romieu4422bcd2012-01-26 11:23:32 +01005659static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005660{
David Howellsc4028952006-11-22 14:57:56 +00005661 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005662 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005663
Francois Romieuda78dbf2012-01-26 14:18:23 +01005664 napi_disable(&tp->napi);
5665 netif_stop_queue(dev);
Paul E. McKenney16f11502018-11-05 17:07:39 -08005666 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005667
françois romieuc7c2c392011-12-04 20:30:52 +00005668 rtl8169_hw_reset(tp);
5669
Francois Romieu56de4142011-03-15 17:29:31 +01005670 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005671 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005672
Linus Torvalds1da177e2005-04-16 15:20:36 -07005673 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005674 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005675
Francois Romieuda78dbf2012-01-26 14:18:23 +01005676 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005677 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005678 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005679}
5680
5681static void rtl8169_tx_timeout(struct net_device *dev)
5682{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005683 struct rtl8169_private *tp = netdev_priv(dev);
5684
5685 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005686}
5687
Heiner Kallweit734c1402018-11-22 21:56:48 +01005688static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
5689{
5690 u32 status = opts0 | len;
5691
5692 if (entry == NUM_TX_DESC - 1)
5693 status |= RingEnd;
5694
5695 return cpu_to_le32(status);
5696}
5697
Linus Torvalds1da177e2005-04-16 15:20:36 -07005698static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005699 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005700{
5701 struct skb_shared_info *info = skb_shinfo(skb);
5702 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005703 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005704 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005705
5706 entry = tp->cur_tx;
5707 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005708 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005709 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005710 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005711 void *addr;
5712
5713 entry = (entry + 1) % NUM_TX_DESC;
5714
5715 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005716 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005717 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005718 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005719 if (unlikely(dma_mapping_error(d, mapping))) {
5720 if (net_ratelimit())
5721 netif_err(tp, drv, tp->dev,
5722 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005723 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005724 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005725
Heiner Kallweit734c1402018-11-22 21:56:48 +01005726 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005727 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005728 txd->addr = cpu_to_le64(mapping);
5729
5730 tp->tx_skb[entry].len = len;
5731 }
5732
5733 if (cur_frag) {
5734 tp->tx_skb[entry].skb = skb;
5735 txd->opts1 |= cpu_to_le32(LastFrag);
5736 }
5737
5738 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005739
5740err_out:
5741 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5742 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005743}
5744
françois romieub423e9a2013-05-18 01:24:46 +00005745static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
5746{
5747 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
5748}
5749
hayeswange9746042014-07-11 16:25:58 +08005750static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5751 struct net_device *dev);
5752/* r8169_csum_workaround()
5753 * The hw limites the value the transport offset. When the offset is out of the
5754 * range, calculate the checksum by sw.
5755 */
5756static void r8169_csum_workaround(struct rtl8169_private *tp,
5757 struct sk_buff *skb)
5758{
5759 if (skb_shinfo(skb)->gso_size) {
5760 netdev_features_t features = tp->dev->features;
5761 struct sk_buff *segs, *nskb;
5762
5763 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
5764 segs = skb_gso_segment(skb, features);
5765 if (IS_ERR(segs) || !segs)
5766 goto drop;
5767
5768 do {
5769 nskb = segs;
5770 segs = segs->next;
5771 nskb->next = NULL;
5772 rtl8169_start_xmit(nskb, tp->dev);
5773 } while (segs);
5774
Alexander Duyckeb781392015-05-01 10:34:44 -07005775 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005776 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5777 if (skb_checksum_help(skb) < 0)
5778 goto drop;
5779
5780 rtl8169_start_xmit(skb, tp->dev);
5781 } else {
5782 struct net_device_stats *stats;
5783
5784drop:
5785 stats = &tp->dev->stats;
5786 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07005787 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005788 }
5789}
5790
5791/* msdn_giant_send_check()
5792 * According to the document of microsoft, the TCP Pseudo Header excludes the
5793 * packet length for IPv6 TCP large packets.
5794 */
5795static int msdn_giant_send_check(struct sk_buff *skb)
5796{
5797 const struct ipv6hdr *ipv6h;
5798 struct tcphdr *th;
5799 int ret;
5800
5801 ret = skb_cow_head(skb, 0);
5802 if (ret)
5803 return ret;
5804
5805 ipv6h = ipv6_hdr(skb);
5806 th = tcp_hdr(skb);
5807
5808 th->check = 0;
5809 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
5810
5811 return ret;
5812}
5813
hayeswang5888d3f2014-07-11 16:25:56 +08005814static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
5815 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005816{
Michał Mirosław350fb322011-04-08 06:35:56 +00005817 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005818
Francois Romieu2b7b4312011-04-18 22:53:24 -07005819 if (mss) {
5820 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08005821 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
5822 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5823 const struct iphdr *ip = ip_hdr(skb);
5824
5825 if (ip->protocol == IPPROTO_TCP)
5826 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
5827 else if (ip->protocol == IPPROTO_UDP)
5828 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
5829 else
5830 WARN_ON_ONCE(1);
5831 }
5832
5833 return true;
5834}
5835
5836static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
5837 struct sk_buff *skb, u32 *opts)
5838{
hayeswangbdfa4ed2014-07-11 16:25:57 +08005839 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08005840 u32 mss = skb_shinfo(skb)->gso_size;
5841
5842 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08005843 if (transport_offset > GTTCPHO_MAX) {
5844 netif_warn(tp, tx_err, tp->dev,
5845 "Invalid transport offset 0x%x for TSO\n",
5846 transport_offset);
5847 return false;
5848 }
5849
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005850 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005851 case htons(ETH_P_IP):
5852 opts[0] |= TD1_GTSENV4;
5853 break;
5854
5855 case htons(ETH_P_IPV6):
5856 if (msdn_giant_send_check(skb))
5857 return false;
5858
5859 opts[0] |= TD1_GTSENV6;
5860 break;
5861
5862 default:
5863 WARN_ON_ONCE(1);
5864 break;
5865 }
5866
hayeswangbdfa4ed2014-07-11 16:25:57 +08005867 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08005868 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005869 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08005870 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005871
françois romieub423e9a2013-05-18 01:24:46 +00005872 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005873 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00005874
hayeswange9746042014-07-11 16:25:58 +08005875 if (transport_offset > TCPHO_MAX) {
5876 netif_warn(tp, tx_err, tp->dev,
5877 "Invalid transport offset 0x%x\n",
5878 transport_offset);
5879 return false;
5880 }
5881
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005882 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005883 case htons(ETH_P_IP):
5884 opts[1] |= TD1_IPv4_CS;
5885 ip_protocol = ip_hdr(skb)->protocol;
5886 break;
5887
5888 case htons(ETH_P_IPV6):
5889 opts[1] |= TD1_IPv6_CS;
5890 ip_protocol = ipv6_hdr(skb)->nexthdr;
5891 break;
5892
5893 default:
5894 ip_protocol = IPPROTO_RAW;
5895 break;
5896 }
5897
5898 if (ip_protocol == IPPROTO_TCP)
5899 opts[1] |= TD1_TCP_CS;
5900 else if (ip_protocol == IPPROTO_UDP)
5901 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005902 else
5903 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08005904
5905 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00005906 } else {
5907 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005908 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005909 }
hayeswang5888d3f2014-07-11 16:25:56 +08005910
françois romieub423e9a2013-05-18 01:24:46 +00005911 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005912}
5913
Heiner Kallweit76085c92018-11-22 22:03:08 +01005914static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
5915 unsigned int nr_frags)
5916{
5917 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
5918
5919 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
5920 return slots_avail > nr_frags;
5921}
5922
Stephen Hemminger613573252009-08-31 19:50:58 +00005923static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5924 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005925{
5926 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005927 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005928 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005929 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005930 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005931 u32 opts[2], len;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005932 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02005933
Heiner Kallweit76085c92018-11-22 22:03:08 +01005934 if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005935 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005936 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005937 }
5938
5939 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005940 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005941
françois romieub423e9a2013-05-18 01:24:46 +00005942 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
5943 opts[0] = DescOwn;
5944
hayeswange9746042014-07-11 16:25:58 +08005945 if (!tp->tso_csum(tp, skb, opts)) {
5946 r8169_csum_workaround(tp, skb);
5947 return NETDEV_TX_OK;
5948 }
françois romieub423e9a2013-05-18 01:24:46 +00005949
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005950 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005951 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005952 if (unlikely(dma_mapping_error(d, mapping))) {
5953 if (net_ratelimit())
5954 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005955 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005956 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005957
5958 tp->tx_skb[entry].len = len;
5959 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005960
Francois Romieu2b7b4312011-04-18 22:53:24 -07005961 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005962 if (frags < 0)
5963 goto err_dma_1;
5964 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005965 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005966 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07005967 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005968 tp->tx_skb[entry].skb = skb;
5969 }
5970
Francois Romieu2b7b4312011-04-18 22:53:24 -07005971 txd->opts2 = cpu_to_le32(opts[1]);
5972
Heiner Kallweit0255d592019-02-10 15:28:04 +01005973 netdev_sent_queue(dev, skb->len);
5974
Richard Cochran5047fb52012-03-10 07:29:42 +00005975 skb_tx_timestamp(skb);
5976
Alexander Duycka0750132014-12-11 15:02:17 -08005977 /* Force memory writes to complete before releasing descriptor */
5978 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005979
Heiner Kallweit734c1402018-11-22 21:56:48 +01005980 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005981
Alexander Duycka0750132014-12-11 15:02:17 -08005982 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00005983 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005984
Alexander Duycka0750132014-12-11 15:02:17 -08005985 tp->cur_tx += frags + 1;
5986
Heiner Kallweit0255d592019-02-10 15:28:04 +01005987 RTL_W8(tp, TxPoll, NPQ);
5988
Heiner Kallweit0255d592019-02-10 15:28:04 +01005989 if (!rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
5990 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
5991 * not miss a ring update when it notices a stopped queue.
5992 */
5993 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005994 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01005995 /* Sync with rtl_tx:
5996 * - publish queue status and cur_tx ring index (write barrier)
5997 * - refresh dirty_tx ring index (read barrier).
5998 * May the current thread have a pessimistic view of the ring
5999 * status and forget to wake up queue, a racing rtl_tx thread
6000 * can't.
6001 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006002 smp_mb();
Heiner Kallweit76085c92018-11-22 22:03:08 +01006003 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
Heiner Kallweit601ed4d2019-03-21 21:41:48 +01006004 netif_start_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006005 }
6006
Stephen Hemminger613573252009-08-31 19:50:58 +00006007 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006008
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006009err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006010 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006011err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07006012 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006013 dev->stats.tx_dropped++;
6014 return NETDEV_TX_OK;
6015
6016err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07006017 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006018 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006019 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006020}
6021
6022static void rtl8169_pcierr_interrupt(struct net_device *dev)
6023{
6024 struct rtl8169_private *tp = netdev_priv(dev);
6025 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006026 u16 pci_status, pci_cmd;
6027
6028 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6029 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6030
Joe Perchesbf82c182010-02-09 11:49:50 +00006031 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6032 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006033
6034 /*
6035 * The recovery sequence below admits a very elaborated explanation:
6036 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006037 * - I did not see what else could be done;
6038 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006039 *
6040 * Feel free to adjust to your needs.
6041 */
Francois Romieua27993f2006-12-18 00:04:19 +01006042 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006043 pci_cmd &= ~PCI_COMMAND_PARITY;
6044 else
6045 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6046
6047 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006048
6049 pci_write_config_word(pdev, PCI_STATUS,
6050 pci_status & (PCI_STATUS_DETECTED_PARITY |
6051 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6052 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6053
Francois Romieu98ddf982012-01-31 10:47:34 +01006054 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006055}
6056
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006057static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
6058 int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006059{
Florian Westphald92060b2018-10-20 12:25:27 +02006060 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006061
Linus Torvalds1da177e2005-04-16 15:20:36 -07006062 dirty_tx = tp->dirty_tx;
6063 smp_rmb();
6064 tx_left = tp->cur_tx - dirty_tx;
6065
6066 while (tx_left > 0) {
6067 unsigned int entry = dirty_tx % NUM_TX_DESC;
6068 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006069 u32 status;
6070
Linus Torvalds1da177e2005-04-16 15:20:36 -07006071 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6072 if (status & DescOwn)
6073 break;
6074
Alexander Duycka0750132014-12-11 15:02:17 -08006075 /* This barrier is needed to keep us from reading
6076 * any other fields out of the Tx descriptor until
6077 * we know the status of DescOwn
6078 */
6079 dma_rmb();
6080
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006081 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006082 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006083 if (status & LastFrag) {
Florian Westphald92060b2018-10-20 12:25:27 +02006084 pkts_compl++;
6085 bytes_compl += tx_skb->skb->len;
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006086 napi_consume_skb(tx_skb->skb, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006087 tx_skb->skb = NULL;
6088 }
6089 dirty_tx++;
6090 tx_left--;
6091 }
6092
6093 if (tp->dirty_tx != dirty_tx) {
Florian Westphald92060b2018-10-20 12:25:27 +02006094 netdev_completed_queue(dev, pkts_compl, bytes_compl);
6095
6096 u64_stats_update_begin(&tp->tx_stats.syncp);
6097 tp->tx_stats.packets += pkts_compl;
6098 tp->tx_stats.bytes += bytes_compl;
6099 u64_stats_update_end(&tp->tx_stats.syncp);
6100
Linus Torvalds1da177e2005-04-16 15:20:36 -07006101 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006102 /* Sync with rtl8169_start_xmit:
6103 * - publish dirty_tx ring index (write barrier)
6104 * - refresh cur_tx ring index and queue status (read barrier)
6105 * May the current thread miss the stopped queue condition,
6106 * a racing xmit thread can only have a right view of the
6107 * ring status.
6108 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006109 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006110 if (netif_queue_stopped(dev) &&
Heiner Kallweit76085c92018-11-22 22:03:08 +01006111 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006112 netif_wake_queue(dev);
6113 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006114 /*
6115 * 8168 hack: TxPoll requests are lost when the Tx packets are
6116 * too close. Let's kick an extra TxPoll request when a burst
6117 * of start_xmit activity is detected (if it is not detected,
6118 * it is slow enough). -- FR
6119 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006120 if (tp->cur_tx != dirty_tx)
6121 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006122 }
6123}
6124
Francois Romieu126fa4b2005-05-12 20:09:17 -04006125static inline int rtl8169_fragmented_frame(u32 status)
6126{
6127 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6128}
6129
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006130static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006131{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006132 u32 status = opts1 & RxProtoMask;
6133
6134 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006135 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006136 skb->ip_summed = CHECKSUM_UNNECESSARY;
6137 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006138 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006139}
6140
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006141static struct sk_buff *rtl8169_try_rx_copy(void *data,
6142 struct rtl8169_private *tp,
6143 int pkt_size,
6144 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006145{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006146 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006147 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006148
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006149 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006150 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006151 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006152 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006153 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006154 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6155
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006156 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006157}
6158
Francois Romieuda78dbf2012-01-26 14:18:23 +01006159static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006160{
6161 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006162 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006163
Linus Torvalds1da177e2005-04-16 15:20:36 -07006164 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006165
Timo Teräs9fba0812013-01-15 21:01:24 +00006166 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006167 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006168 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006169 u32 status;
6170
Heiner Kallweit62028062018-04-17 23:30:29 +02006171 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006172 if (status & DescOwn)
6173 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006174
6175 /* This barrier is needed to keep us from reading
6176 * any other fields out of the Rx descriptor until
6177 * we know the status of DescOwn
6178 */
6179 dma_rmb();
6180
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006181 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006182 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6183 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006184 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006185 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006186 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006187 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006188 dev->stats.rx_crc_errors++;
Heiner Kallweite9588eb2019-05-25 21:14:39 +02006189 if (status & (RxRUNT | RxCRC) && !(status & RxRWT) &&
6190 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006191 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006192 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006193 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006194 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006195 dma_addr_t addr;
6196 int pkt_size;
6197
6198process_pkt:
6199 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006200 if (likely(!(dev->features & NETIF_F_RXFCS)))
6201 pkt_size = (status & 0x00003fff) - 4;
6202 else
6203 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006204
Francois Romieu126fa4b2005-05-12 20:09:17 -04006205 /*
6206 * The driver does not support incoming fragmented
6207 * frames. They are seen as a symptom of over-mtu
6208 * sized frames.
6209 */
6210 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006211 dev->stats.rx_dropped++;
6212 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006213 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006214 }
6215
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006216 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6217 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006218 if (!skb) {
6219 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006220 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006221 }
6222
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006223 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006224 skb_put(skb, pkt_size);
6225 skb->protocol = eth_type_trans(skb, dev);
6226
Francois Romieu7a8fc772011-03-01 17:18:33 +01006227 rtl8169_rx_vlan_tag(desc, skb);
6228
françois romieu39174292015-11-11 23:35:18 +01006229 if (skb->pkt_type == PACKET_MULTICAST)
6230 dev->stats.multicast++;
6231
Heiner Kallweit448a2412019-04-03 19:54:12 +02006232 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006233
Junchang Wang8027aa22012-03-04 23:30:32 +01006234 u64_stats_update_begin(&tp->rx_stats.syncp);
6235 tp->rx_stats.packets++;
6236 tp->rx_stats.bytes += pkt_size;
6237 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006238 }
françois romieuce11ff52013-01-24 13:30:06 +00006239release_descriptor:
6240 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006241 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006242 }
6243
6244 count = cur_rx - tp->cur_rx;
6245 tp->cur_rx = cur_rx;
6246
Linus Torvalds1da177e2005-04-16 15:20:36 -07006247 return count;
6248}
6249
Francois Romieu07d3f512007-02-21 22:40:46 +01006250static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006251{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006252 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit3ff752c2019-01-19 22:02:40 +01006253 u16 status = RTL_R16(tp, IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006254
Heiner Kallweitc8248c62019-03-21 21:23:14 +01006255 if (!tp->irq_enabled || status == 0xffff || !(status & tp->irq_mask))
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006256 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006257
Heiner Kallweit38caff52018-10-18 22:19:28 +02006258 if (unlikely(status & SYSErr)) {
6259 rtl8169_pcierr_interrupt(tp->dev);
6260 goto out;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006261 }
6262
Heiner Kallweit703732f2019-01-19 22:07:05 +01006263 if (status & LinkChg)
6264 phy_mac_interrupt(tp->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006265
Heiner Kallweit38caff52018-10-18 22:19:28 +02006266 if (unlikely(status & RxFIFOOver &&
6267 tp->mac_version == RTL_GIGA_MAC_VER_11)) {
6268 netif_stop_queue(tp->dev);
6269 /* XXX - Hack alert. See rtl_task(). */
6270 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6271 }
6272
Heiner Kallweite62b2fd2019-04-14 11:48:39 +02006273 rtl_irq_disable(tp);
6274 napi_schedule_irqoff(&tp->napi);
Heiner Kallweit38caff52018-10-18 22:19:28 +02006275out:
6276 rtl_ack_events(tp, status);
6277
6278 return IRQ_HANDLED;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006279}
6280
Francois Romieu4422bcd2012-01-26 11:23:32 +01006281static void rtl_task(struct work_struct *work)
6282{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006283 static const struct {
6284 int bitnr;
6285 void (*action)(struct rtl8169_private *);
6286 } rtl_work[] = {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006287 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006288 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006289 struct rtl8169_private *tp =
6290 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006291 struct net_device *dev = tp->dev;
6292 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006293
Francois Romieuda78dbf2012-01-26 14:18:23 +01006294 rtl_lock_work(tp);
6295
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006296 if (!netif_running(dev) ||
6297 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006298 goto out_unlock;
6299
6300 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6301 bool pending;
6302
Francois Romieuda78dbf2012-01-26 14:18:23 +01006303 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006304 if (pending)
6305 rtl_work[i].action(tp);
6306 }
6307
6308out_unlock:
6309 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006310}
6311
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006312static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006313{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006314 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6315 struct net_device *dev = tp->dev;
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006316 int work_done;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006317
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006318 work_done = rtl_rx(dev, tp, (u32) budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006319
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006320 rtl_tx(dev, tp, budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006321
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006322 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006323 napi_complete_done(napi, work_done);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01006324 rtl_irq_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006325 }
6326
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006327 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006328}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006329
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006330static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006331{
6332 struct rtl8169_private *tp = netdev_priv(dev);
6333
6334 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6335 return;
6336
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006337 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6338 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006339}
6340
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006341static void r8169_phylink_handler(struct net_device *ndev)
6342{
6343 struct rtl8169_private *tp = netdev_priv(ndev);
6344
6345 if (netif_carrier_ok(ndev)) {
6346 rtl_link_chg_patch(tp);
6347 pm_request_resume(&tp->pci_dev->dev);
6348 } else {
6349 pm_runtime_idle(&tp->pci_dev->dev);
6350 }
6351
6352 if (net_ratelimit())
Heiner Kallweit703732f2019-01-19 22:07:05 +01006353 phy_print_status(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006354}
6355
6356static int r8169_phy_connect(struct rtl8169_private *tp)
6357{
Heiner Kallweit703732f2019-01-19 22:07:05 +01006358 struct phy_device *phydev = tp->phydev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006359 phy_interface_t phy_mode;
6360 int ret;
6361
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006362 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006363 PHY_INTERFACE_MODE_MII;
6364
6365 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6366 phy_mode);
6367 if (ret)
6368 return ret;
6369
Heiner Kallweita6851c62019-05-28 18:43:46 +02006370 if (tp->supports_gmii)
6371 phy_remove_link_mode(phydev,
6372 ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
6373 else
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006374 phy_set_max_speed(phydev, SPEED_100);
6375
Heiner Kallweit9cf9b842019-05-04 12:01:03 +02006376 phy_support_asym_pause(phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006377
6378 phy_attached_info(phydev);
6379
6380 return 0;
6381}
6382
Linus Torvalds1da177e2005-04-16 15:20:36 -07006383static void rtl8169_down(struct net_device *dev)
6384{
6385 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006386
Heiner Kallweit703732f2019-01-19 22:07:05 +01006387 phy_stop(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006388
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006389 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006390 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006391
Hayes Wang92fc43b2011-07-06 15:58:03 +08006392 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006393 /*
6394 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006395 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6396 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006397 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006398 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006399
Linus Torvalds1da177e2005-04-16 15:20:36 -07006400 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenney16f11502018-11-05 17:07:39 -08006401 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006402
Linus Torvalds1da177e2005-04-16 15:20:36 -07006403 rtl8169_tx_clear(tp);
6404
6405 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006406
6407 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006408}
6409
6410static int rtl8169_close(struct net_device *dev)
6411{
6412 struct rtl8169_private *tp = netdev_priv(dev);
6413 struct pci_dev *pdev = tp->pci_dev;
6414
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006415 pm_runtime_get_sync(&pdev->dev);
6416
Francois Romieucecb5fd2011-04-01 10:21:07 +02006417 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006418 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006419
Francois Romieuda78dbf2012-01-26 14:18:23 +01006420 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006421 /* Clear all task flags */
6422 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006423
Linus Torvalds1da177e2005-04-16 15:20:36 -07006424 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006425 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006426
Lekensteyn4ea72442013-07-22 09:53:30 +02006427 cancel_work_sync(&tp->wk.work);
6428
Heiner Kallweit703732f2019-01-19 22:07:05 +01006429 phy_disconnect(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006430
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006431 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006432
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006433 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6434 tp->RxPhyAddr);
6435 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6436 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006437 tp->TxDescArray = NULL;
6438 tp->RxDescArray = NULL;
6439
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006440 pm_runtime_put_sync(&pdev->dev);
6441
Linus Torvalds1da177e2005-04-16 15:20:36 -07006442 return 0;
6443}
6444
Francois Romieudc1c00c2012-03-08 10:06:18 +01006445#ifdef CONFIG_NET_POLL_CONTROLLER
6446static void rtl8169_netpoll(struct net_device *dev)
6447{
6448 struct rtl8169_private *tp = netdev_priv(dev);
6449
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006450 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006451}
6452#endif
6453
Francois Romieudf43ac72012-03-08 09:48:40 +01006454static int rtl_open(struct net_device *dev)
6455{
6456 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006457 struct pci_dev *pdev = tp->pci_dev;
6458 int retval = -ENOMEM;
6459
6460 pm_runtime_get_sync(&pdev->dev);
6461
6462 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006463 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006464 * dma_alloc_coherent provides more.
6465 */
6466 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6467 &tp->TxPhyAddr, GFP_KERNEL);
6468 if (!tp->TxDescArray)
6469 goto err_pm_runtime_put;
6470
6471 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6472 &tp->RxPhyAddr, GFP_KERNEL);
6473 if (!tp->RxDescArray)
6474 goto err_free_tx_0;
6475
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006476 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006477 if (retval < 0)
6478 goto err_free_rx_1;
6479
Francois Romieudf43ac72012-03-08 09:48:40 +01006480 rtl_request_firmware(tp);
6481
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006482 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006483 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006484 if (retval < 0)
6485 goto err_release_fw_2;
6486
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006487 retval = r8169_phy_connect(tp);
6488 if (retval)
6489 goto err_free_irq;
6490
Francois Romieudf43ac72012-03-08 09:48:40 +01006491 rtl_lock_work(tp);
6492
6493 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6494
6495 napi_enable(&tp->napi);
6496
6497 rtl8169_init_phy(dev, tp);
6498
Francois Romieudf43ac72012-03-08 09:48:40 +01006499 rtl_pll_power_up(tp);
6500
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006501 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006502
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006503 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006504 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6505
Heiner Kallweit703732f2019-01-19 22:07:05 +01006506 phy_start(tp->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006507 netif_start_queue(dev);
6508
6509 rtl_unlock_work(tp);
6510
Heiner Kallweita92a0842018-01-08 21:39:13 +01006511 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006512out:
6513 return retval;
6514
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006515err_free_irq:
6516 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006517err_release_fw_2:
6518 rtl_release_firmware(tp);
6519 rtl8169_rx_clear(tp);
6520err_free_rx_1:
6521 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6522 tp->RxPhyAddr);
6523 tp->RxDescArray = NULL;
6524err_free_tx_0:
6525 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6526 tp->TxPhyAddr);
6527 tp->TxDescArray = NULL;
6528err_pm_runtime_put:
6529 pm_runtime_put_noidle(&pdev->dev);
6530 goto out;
6531}
6532
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006533static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006534rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006535{
6536 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006537 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006538 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006539 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006540
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006541 pm_runtime_get_noresume(&pdev->dev);
6542
6543 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006544 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006545
Junchang Wang8027aa22012-03-04 23:30:32 +01006546 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006547 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006548 stats->rx_packets = tp->rx_stats.packets;
6549 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006550 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006551
Junchang Wang8027aa22012-03-04 23:30:32 +01006552 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006553 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006554 stats->tx_packets = tp->tx_stats.packets;
6555 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006556 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006557
6558 stats->rx_dropped = dev->stats.rx_dropped;
6559 stats->tx_dropped = dev->stats.tx_dropped;
6560 stats->rx_length_errors = dev->stats.rx_length_errors;
6561 stats->rx_errors = dev->stats.rx_errors;
6562 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6563 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6564 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006565 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006566
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006567 /*
6568 * Fetch additonal counter values missing in stats collected by driver
6569 * from tally counters.
6570 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006571 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006572 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006573
6574 /*
6575 * Subtract values fetched during initalization.
6576 * See rtl8169_init_counter_offsets for a description why we do that.
6577 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006578 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006579 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006580 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006581 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006582 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006583 le16_to_cpu(tp->tc_offset.tx_aborted);
6584
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006585 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006586}
6587
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006588static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006589{
françois romieu065c27c2011-01-03 15:08:12 +00006590 struct rtl8169_private *tp = netdev_priv(dev);
6591
Francois Romieu5d06a992006-02-23 00:47:58 +01006592 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006593 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006594
Heiner Kallweit703732f2019-01-19 22:07:05 +01006595 phy_stop(tp->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006596 netif_device_detach(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006597
6598 rtl_lock_work(tp);
6599 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006600 /* Clear all task flags */
6601 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6602
Francois Romieuda78dbf2012-01-26 14:18:23 +01006603 rtl_unlock_work(tp);
6604
6605 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006606}
Francois Romieu5d06a992006-02-23 00:47:58 +01006607
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006608#ifdef CONFIG_PM
6609
6610static int rtl8169_suspend(struct device *device)
6611{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006612 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006613 struct rtl8169_private *tp = netdev_priv(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006614
6615 rtl8169_net_suspend(dev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006616 clk_disable_unprepare(tp->clk);
Francois Romieu1371fa62007-04-02 23:01:11 +02006617
Francois Romieu5d06a992006-02-23 00:47:58 +01006618 return 0;
6619}
6620
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006621static void __rtl8169_resume(struct net_device *dev)
6622{
françois romieu065c27c2011-01-03 15:08:12 +00006623 struct rtl8169_private *tp = netdev_priv(dev);
6624
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006625 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006626
6627 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006628 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006629
Heiner Kallweit703732f2019-01-19 22:07:05 +01006630 phy_start(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006631
Artem Savkovcff4c162012-04-03 10:29:11 +00006632 rtl_lock_work(tp);
6633 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006634 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Heiner Kallweit58ba5662019-01-19 22:06:25 +01006635 rtl_reset_work(tp);
Artem Savkovcff4c162012-04-03 10:29:11 +00006636 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006637}
6638
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006639static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006640{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006641 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006642 struct rtl8169_private *tp = netdev_priv(dev);
6643
6644 clk_prepare_enable(tp->clk);
Francois Romieu5d06a992006-02-23 00:47:58 +01006645
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006646 if (netif_running(dev))
6647 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006648
Francois Romieu5d06a992006-02-23 00:47:58 +01006649 return 0;
6650}
6651
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006652static int rtl8169_runtime_suspend(struct device *device)
6653{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006654 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006655 struct rtl8169_private *tp = netdev_priv(dev);
6656
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006657 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006658 return 0;
6659
Francois Romieuda78dbf2012-01-26 14:18:23 +01006660 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006661 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006662 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006663
6664 rtl8169_net_suspend(dev);
6665
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006666 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006667 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006668 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006669
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006670 return 0;
6671}
6672
6673static int rtl8169_runtime_resume(struct device *device)
6674{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006675 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006676 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006677 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006678
6679 if (!tp->TxDescArray)
6680 return 0;
6681
Francois Romieuda78dbf2012-01-26 14:18:23 +01006682 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006683 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006684 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006685
6686 __rtl8169_resume(dev);
6687
6688 return 0;
6689}
6690
6691static int rtl8169_runtime_idle(struct device *device)
6692{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006693 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006694
Heiner Kallweita92a0842018-01-08 21:39:13 +01006695 if (!netif_running(dev) || !netif_carrier_ok(dev))
6696 pm_schedule_suspend(device, 10000);
6697
6698 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006699}
6700
Alexey Dobriyan47145212009-12-14 18:00:08 -08006701static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006702 .suspend = rtl8169_suspend,
6703 .resume = rtl8169_resume,
6704 .freeze = rtl8169_suspend,
6705 .thaw = rtl8169_resume,
6706 .poweroff = rtl8169_suspend,
6707 .restore = rtl8169_resume,
6708 .runtime_suspend = rtl8169_runtime_suspend,
6709 .runtime_resume = rtl8169_runtime_resume,
6710 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006711};
6712
6713#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6714
6715#else /* !CONFIG_PM */
6716
6717#define RTL8169_PM_OPS NULL
6718
6719#endif /* !CONFIG_PM */
6720
David S. Miller1805b2f2011-10-24 18:18:09 -04006721static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6722{
David S. Miller1805b2f2011-10-24 18:18:09 -04006723 /* WoL fails with 8168b when the receiver is disabled. */
6724 switch (tp->mac_version) {
6725 case RTL_GIGA_MAC_VER_11:
6726 case RTL_GIGA_MAC_VER_12:
6727 case RTL_GIGA_MAC_VER_17:
6728 pci_clear_master(tp->pci_dev);
6729
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006730 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006731 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006732 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04006733 break;
6734 default:
6735 break;
6736 }
6737}
6738
Francois Romieu1765f952008-09-13 17:21:40 +02006739static void rtl_shutdown(struct pci_dev *pdev)
6740{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006741 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006742 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02006743
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006744 rtl8169_net_suspend(dev);
6745
Francois Romieucecb5fd2011-04-01 10:21:07 +02006746 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006747 rtl_rar_set(tp, dev->perm_addr);
6748
Hayes Wang92fc43b2011-07-06 15:58:03 +08006749 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006750
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006751 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02006752 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006753 rtl_wol_suspend_quirk(tp);
6754 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006755 }
6756
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006757 pci_wake_from_d3(pdev, true);
6758 pci_set_power_state(pdev, PCI_D3hot);
6759 }
6760}
Francois Romieu5d06a992006-02-23 00:47:58 +01006761
Bill Pembertonbaf63292012-12-03 09:23:28 -05006762static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01006763{
6764 struct net_device *dev = pci_get_drvdata(pdev);
6765 struct rtl8169_private *tp = netdev_priv(dev);
6766
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01006767 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01006768 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01006769
Devendra Nagaad1be8d2012-05-31 01:51:20 +00006770 netif_napi_del(&tp->napi);
6771
Francois Romieue27566e2012-03-08 09:54:01 +01006772 unregister_netdev(dev);
Heiner Kallweit703732f2019-01-19 22:07:05 +01006773 mdiobus_unregister(tp->phydev->mdio.bus);
Francois Romieue27566e2012-03-08 09:54:01 +01006774
6775 rtl_release_firmware(tp);
6776
6777 if (pci_dev_run_wake(pdev))
6778 pm_runtime_get_noresume(&pdev->dev);
6779
6780 /* restore original MAC address */
6781 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01006782}
6783
Francois Romieufa9c3852012-03-08 10:01:50 +01006784static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01006785 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01006786 .ndo_stop = rtl8169_close,
6787 .ndo_get_stats64 = rtl8169_get_stats64,
6788 .ndo_start_xmit = rtl8169_start_xmit,
6789 .ndo_tx_timeout = rtl8169_tx_timeout,
6790 .ndo_validate_addr = eth_validate_addr,
6791 .ndo_change_mtu = rtl8169_change_mtu,
6792 .ndo_fix_features = rtl8169_fix_features,
6793 .ndo_set_features = rtl8169_set_features,
6794 .ndo_set_mac_address = rtl_set_mac_address,
6795 .ndo_do_ioctl = rtl8169_ioctl,
6796 .ndo_set_rx_mode = rtl_set_rx_mode,
6797#ifdef CONFIG_NET_POLL_CONTROLLER
6798 .ndo_poll_controller = rtl8169_netpoll,
6799#endif
6800
6801};
6802
Francois Romieu31fa8b12012-03-08 10:09:40 +01006803static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006804 void (*hw_start)(struct rtl8169_private *tp);
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006805 u16 irq_mask;
Heiner Kallweit14967f92018-02-28 07:55:20 +01006806 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03006807 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006808} rtl_cfg_infos [] = {
6809 [RTL_CFG_0] = {
6810 .hw_start = rtl_hw_start_8169,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006811 .irq_mask = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01006812 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03006813 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006814 },
6815 [RTL_CFG_1] = {
6816 .hw_start = rtl_hw_start_8168,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006817 .irq_mask = LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01006818 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03006819 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006820 },
6821 [RTL_CFG_2] = {
6822 .hw_start = rtl_hw_start_8101,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006823 .irq_mask = LinkChg | RxOverflow | RxFIFOOver,
Francois Romieu50970832017-10-27 13:24:49 +03006824 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006825 }
6826};
6827
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006828static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01006829{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006830 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006831
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006832 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006833 rtl_unlock_config_regs(tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006834 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006835 rtl_lock_config_regs(tp);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006836 flags = PCI_IRQ_LEGACY;
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006837 } else {
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006838 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006839 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006840
6841 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01006842}
6843
Thierry Reding04c77882019-02-06 13:30:17 +01006844static void rtl_read_mac_address(struct rtl8169_private *tp,
6845 u8 mac_addr[ETH_ALEN])
6846{
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006847 u32 value;
6848
Thierry Reding04c77882019-02-06 13:30:17 +01006849 /* Get MAC address */
6850 switch (tp->mac_version) {
6851 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
6852 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006853 value = rtl_eri_read(tp, 0xe0);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006854 mac_addr[0] = (value >> 0) & 0xff;
6855 mac_addr[1] = (value >> 8) & 0xff;
6856 mac_addr[2] = (value >> 16) & 0xff;
6857 mac_addr[3] = (value >> 24) & 0xff;
6858
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006859 value = rtl_eri_read(tp, 0xe4);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006860 mac_addr[4] = (value >> 0) & 0xff;
6861 mac_addr[5] = (value >> 8) & 0xff;
Thierry Reding04c77882019-02-06 13:30:17 +01006862 break;
6863 default:
6864 break;
6865 }
6866}
6867
Hayes Wangc5583862012-07-02 17:23:22 +08006868DECLARE_RTL_COND(rtl_link_list_ready_cond)
6869{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006870 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08006871}
6872
6873DECLARE_RTL_COND(rtl_rxtx_empty_cond)
6874{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006875 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08006876}
6877
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006878static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
6879{
6880 struct rtl8169_private *tp = mii_bus->priv;
6881
6882 if (phyaddr > 0)
6883 return -ENODEV;
6884
6885 return rtl_readphy(tp, phyreg);
6886}
6887
6888static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
6889 int phyreg, u16 val)
6890{
6891 struct rtl8169_private *tp = mii_bus->priv;
6892
6893 if (phyaddr > 0)
6894 return -ENODEV;
6895
6896 rtl_writephy(tp, phyreg, val);
6897
6898 return 0;
6899}
6900
6901static int r8169_mdio_register(struct rtl8169_private *tp)
6902{
6903 struct pci_dev *pdev = tp->pci_dev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006904 struct mii_bus *new_bus;
6905 int ret;
6906
6907 new_bus = devm_mdiobus_alloc(&pdev->dev);
6908 if (!new_bus)
6909 return -ENOMEM;
6910
6911 new_bus->name = "r8169";
6912 new_bus->priv = tp;
6913 new_bus->parent = &pdev->dev;
6914 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
Heiner Kallweita1950162019-04-24 21:13:25 +02006915 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006916
6917 new_bus->read = r8169_mdio_read_reg;
6918 new_bus->write = r8169_mdio_write_reg;
6919
6920 ret = mdiobus_register(new_bus);
6921 if (ret)
6922 return ret;
6923
Heiner Kallweit703732f2019-01-19 22:07:05 +01006924 tp->phydev = mdiobus_get_phy(new_bus, 0);
6925 if (!tp->phydev) {
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006926 mdiobus_unregister(new_bus);
6927 return -ENODEV;
6928 }
6929
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02006930 /* PHY will be woken up in rtl_open() */
Heiner Kallweit703732f2019-01-19 22:07:05 +01006931 phy_suspend(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006932
6933 return 0;
6934}
6935
Bill Pembertonbaf63292012-12-03 09:23:28 -05006936static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006937{
Hayes Wangc5583862012-07-02 17:23:22 +08006938 u32 data;
6939
6940 tp->ocp_base = OCP_STD_PHY_BASE;
6941
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006942 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08006943
6944 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
6945 return;
6946
6947 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
6948 return;
6949
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006950 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08006951 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006952 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08006953
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006954 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006955 data &= ~(1 << 14);
6956 r8168_mac_ocp_write(tp, 0xe8de, data);
6957
6958 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6959 return;
6960
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006961 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006962 data |= (1 << 15);
6963 r8168_mac_ocp_write(tp, 0xe8de, data);
6964
Heiner Kallweit7160be22019-05-25 20:44:01 +02006965 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
Hayes Wangc5583862012-07-02 17:23:22 +08006966}
6967
Bill Pembertonbaf63292012-12-03 09:23:28 -05006968static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006969{
6970 switch (tp->mac_version) {
Heiner Kallweit29ec0482019-05-25 20:43:25 +02006971 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
6972 rtl8168ep_stop_cmac(tp);
6973 /* fall through */
Heiner Kallweit2a718832018-05-02 21:39:49 +02006974 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006975 rtl_hw_init_8168g(tp);
6976 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006977 default:
6978 break;
6979 }
6980}
6981
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02006982/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
6983static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
6984{
6985 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02006986 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02006987 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
6988 return false;
6989 default:
6990 return true;
6991 }
6992}
6993
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006994static int rtl_jumbo_max(struct rtl8169_private *tp)
6995{
6996 /* Non-GBit versions don't support jumbo frames */
6997 if (!tp->supports_gmii)
6998 return JUMBO_1K;
6999
7000 switch (tp->mac_version) {
7001 /* RTL8169 */
Heiner Kallweite9588eb2019-05-25 21:14:39 +02007002 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007003 return JUMBO_7K;
7004 /* RTL8168b */
7005 case RTL_GIGA_MAC_VER_11:
7006 case RTL_GIGA_MAC_VER_12:
7007 case RTL_GIGA_MAC_VER_17:
7008 return JUMBO_4K;
7009 /* RTL8168c */
7010 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
7011 return JUMBO_6K;
7012 default:
7013 return JUMBO_9K;
7014 }
7015}
7016
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007017static void rtl_disable_clk(void *data)
7018{
7019 clk_disable_unprepare(data);
7020}
7021
Heiner Kallweitb779dae2019-01-19 22:07:34 +01007022static int rtl_get_ether_clk(struct rtl8169_private *tp)
7023{
7024 struct device *d = tp_to_dev(tp);
7025 struct clk *clk;
7026 int rc;
7027
7028 clk = devm_clk_get(d, "ether_clk");
7029 if (IS_ERR(clk)) {
7030 rc = PTR_ERR(clk);
7031 if (rc == -ENOENT)
7032 /* clk-core allows NULL (for suspend / resume) */
7033 rc = 0;
7034 else if (rc != -EPROBE_DEFER)
7035 dev_err(d, "failed to get clk: %d\n", rc);
7036 } else {
7037 tp->clk = clk;
7038 rc = clk_prepare_enable(clk);
7039 if (rc)
7040 dev_err(d, "failed to enable clk: %d\n", rc);
7041 else
7042 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
7043 }
7044
7045 return rc;
7046}
7047
hayeswang929a0312014-09-16 11:40:47 +08007048static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007049{
7050 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Thierry Redingdeedf1f2019-02-06 13:30:18 +01007051 /* align to u16 for is_valid_ether_addr() */
7052 u8 mac_addr[ETH_ALEN] __aligned(2) = {};
Francois Romieu3b6cf252012-03-08 09:59:04 +01007053 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007054 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007055 int chipset, region, i;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007056 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007057
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007058 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7059 if (!dev)
7060 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007061
7062 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007063 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007064 tp = netdev_priv(dev);
7065 tp->dev = dev;
7066 tp->pci_dev = pdev;
7067 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02007068 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007069
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007070 /* Get the *optional* external "ether_clk" used on some boards */
Heiner Kallweitb779dae2019-01-19 22:07:34 +01007071 rc = rtl_get_ether_clk(tp);
7072 if (rc)
7073 return rc;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007074
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02007075 /* Disable ASPM completely as that cause random device stop working
7076 * problems as well as full system hangs for some PCIe devices users.
7077 */
7078 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
7079
Francois Romieu3b6cf252012-03-08 09:59:04 +01007080 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007081 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007082 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007083 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007084 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007085 }
7086
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007087 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007088 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007089
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007090 /* use first MMIO region */
7091 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7092 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007093 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007094 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007095 }
7096
7097 /* check for weird/broken PCI region reporting */
7098 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007099 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007100 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007101 }
7102
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007103 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007104 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007105 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007106 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007107 }
7108
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007109 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007110
Francois Romieu3b6cf252012-03-08 09:59:04 +01007111 /* Identify chip attached to board */
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01007112 rtl8169_get_mac_version(tp);
7113 if (tp->mac_version == RTL_GIGA_MAC_NONE)
7114 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007115
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007116 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007117
Heiner Kallweit10b63e82019-01-20 11:45:20 +01007118 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
Heiner Kallweita0456792018-09-25 07:59:36 +02007119 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007120 dev->features |= NETIF_F_HIGHDMA;
7121 } else {
7122 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7123 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007124 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007125 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007126 }
7127 }
7128
Francois Romieu3b6cf252012-03-08 09:59:04 +01007129 rtl_init_rxcfg(tp);
7130
Heiner Kallweitde20e122018-09-25 07:58:00 +02007131 rtl8169_irq_mask_and_ack(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007132
Hayes Wangc5583862012-07-02 17:23:22 +08007133 rtl_hw_initialize(tp);
7134
Francois Romieu3b6cf252012-03-08 09:59:04 +01007135 rtl_hw_reset(tp);
7136
Francois Romieu3b6cf252012-03-08 09:59:04 +01007137 pci_set_master(pdev);
7138
Francois Romieu3b6cf252012-03-08 09:59:04 +01007139 rtl_init_mdio_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007140 rtl_init_jumbo_ops(tp);
7141
Francois Romieu3b6cf252012-03-08 09:59:04 +01007142 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007143
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007144 rc = rtl_alloc_irq(tp);
7145 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007146 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007147 return rc;
7148 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007149
Francois Romieu3b6cf252012-03-08 09:59:04 +01007150 mutex_init(&tp->wk.mutex);
Heiner Kallweit5c41e782019-01-19 22:03:49 +01007151 INIT_WORK(&tp->wk.work, rtl_task);
Kyle McMartin340fea32014-02-24 20:12:28 -05007152 u64_stats_init(&tp->rx_stats.syncp);
7153 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007154
Thierry Reding04c77882019-02-06 13:30:17 +01007155 /* get MAC address */
7156 rc = eth_platform_get_mac_address(&pdev->dev, mac_addr);
7157 if (rc)
7158 rtl_read_mac_address(tp, mac_addr);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007159
Thierry Reding04c77882019-02-06 13:30:17 +01007160 if (is_valid_ether_addr(mac_addr))
7161 rtl_rar_set(tp, mac_addr);
7162
Francois Romieu3b6cf252012-03-08 09:59:04 +01007163 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007164 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007165
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007166 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007167
Heiner Kallweit37621492018-04-17 23:20:03 +02007168 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007169
7170 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7171 * properly for all devices */
7172 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007173 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007174
7175 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007176 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7177 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007178 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7179 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007180 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007181
hayeswang929a0312014-09-16 11:40:47 +08007182 tp->cp_cmd |= RxChkSum | RxVlan;
7183
7184 /*
7185 * Pretend we are using VLANs; This bypasses a nasty bug where
7186 * Interrupts stop flowing on high load on 8110SCd controllers.
7187 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007188 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007189 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007190 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007191
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007192 if (rtl_chip_supports_csum_v2(tp)) {
hayeswang5888d3f2014-07-11 16:25:56 +08007193 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08007194 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweiteb88f5f2018-08-10 22:39:29 +02007195 } else {
7196 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02007197 }
hayeswang5888d3f2014-07-11 16:25:56 +08007198
Francois Romieu3b6cf252012-03-08 09:59:04 +01007199 dev->hw_features |= NETIF_F_RXALL;
7200 dev->hw_features |= NETIF_F_RXFCS;
7201
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007202 /* MTU range: 60 - hw-specific max */
7203 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007204 jumbo_max = rtl_jumbo_max(tp);
7205 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007206
Francois Romieu3b6cf252012-03-08 09:59:04 +01007207 tp->hw_start = cfg->hw_start;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007208 tp->irq_mask = RTL_EVENT_NAPI | cfg->irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +03007209 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007210
Heiner Kallweit254764e2019-01-22 22:23:41 +01007211 tp->fw_name = rtl_chip_infos[chipset].fw_name;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007212
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007213 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7214 &tp->counters_phys_addr,
7215 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007216 if (!tp->counters)
7217 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007218
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007219 pci_set_drvdata(pdev, dev);
7220
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007221 rc = r8169_mdio_register(tp);
7222 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007223 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007224
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007225 /* chip gets powered up in rtl_open() */
7226 rtl_pll_power_down(tp);
7227
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007228 rc = register_netdev(dev);
7229 if (rc)
7230 goto err_mdio_unregister;
7231
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007232 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007233 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007234 (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
Heiner Kallweit29274992018-02-28 20:43:38 +01007235 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007236
7237 if (jumbo_max > JUMBO_1K)
7238 netif_info(tp, probe, dev,
7239 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
7240 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
7241 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007242
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007243 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007244 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007245
Heiner Kallweita92a0842018-01-08 21:39:13 +01007246 if (pci_dev_run_wake(pdev))
7247 pm_runtime_put_sync(&pdev->dev);
7248
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007249 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007250
7251err_mdio_unregister:
Heiner Kallweit703732f2019-01-19 22:07:05 +01007252 mdiobus_unregister(tp->phydev->mdio.bus);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007253 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007254}
7255
Linus Torvalds1da177e2005-04-16 15:20:36 -07007256static struct pci_driver rtl8169_pci_driver = {
7257 .name = MODULENAME,
7258 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007259 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007260 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007261 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007262 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007263};
7264
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007265module_pci_driver(rtl8169_pci_driver);