blob: 2705eb510729925f1b444e6bb1843cf9a926bca5 [file] [log] [blame]
Thomas Gleixner09c434b2019-05-19 13:08:20 +01001// SPDX-License-Identifier: GPL-2.0-only
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Francois Romieu07d3f512007-02-21 22:40:46 +01003 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
4 *
5 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
6 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
7 * Copyright (c) a lot of people too. Please respect their work.
8 *
9 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
11
12#include <linux/module.h>
13#include <linux/moduleparam.h>
14#include <linux/pci.h>
15#include <linux/netdevice.h>
16#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020017#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/delay.h>
19#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020020#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/if_vlan.h>
22#include <linux/crc32.h>
23#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020024#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/ip.h>
26#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000027#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000029#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000030#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040031#include <linux/prefetch.h>
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +020032#include <linux/pci-aspm.h>
hayeswange9746042014-07-11 16:25:58 +080033#include <linux/ipv6.h>
34#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
françois romieubca03d52011-01-03 15:07:31 +000038#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
39#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000040#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
41#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080042#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080043#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
44#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080045#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080046#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080047#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080048#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080049#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000050#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000051#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000052#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080053#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
54#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
55#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
56#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000057
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020058#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070059 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020060
Linus Torvalds1da177e2005-04-16 15:20:36 -070061/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
62 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050063static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Michal Schmidtaee77e42012-09-09 13:55:26 +000065#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
67
68#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020069#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000071#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
73#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
74
Linus Torvalds1da177e2005-04-16 15:20:36 -070075/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020076#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
77#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
78#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
79#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
80#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
81#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83enum mac_version {
Heiner Kallweite9588eb2019-05-25 21:14:39 +020084 /* support for ancient RTL_GIGA_MAC_VER_01 has been removed */
Francois Romieu85bffe62011-04-27 08:22:39 +020085 RTL_GIGA_MAC_VER_02,
86 RTL_GIGA_MAC_VER_03,
87 RTL_GIGA_MAC_VER_04,
88 RTL_GIGA_MAC_VER_05,
89 RTL_GIGA_MAC_VER_06,
90 RTL_GIGA_MAC_VER_07,
91 RTL_GIGA_MAC_VER_08,
92 RTL_GIGA_MAC_VER_09,
93 RTL_GIGA_MAC_VER_10,
94 RTL_GIGA_MAC_VER_11,
95 RTL_GIGA_MAC_VER_12,
96 RTL_GIGA_MAC_VER_13,
97 RTL_GIGA_MAC_VER_14,
98 RTL_GIGA_MAC_VER_15,
99 RTL_GIGA_MAC_VER_16,
100 RTL_GIGA_MAC_VER_17,
101 RTL_GIGA_MAC_VER_18,
102 RTL_GIGA_MAC_VER_19,
103 RTL_GIGA_MAC_VER_20,
104 RTL_GIGA_MAC_VER_21,
105 RTL_GIGA_MAC_VER_22,
106 RTL_GIGA_MAC_VER_23,
107 RTL_GIGA_MAC_VER_24,
108 RTL_GIGA_MAC_VER_25,
109 RTL_GIGA_MAC_VER_26,
110 RTL_GIGA_MAC_VER_27,
111 RTL_GIGA_MAC_VER_28,
112 RTL_GIGA_MAC_VER_29,
113 RTL_GIGA_MAC_VER_30,
114 RTL_GIGA_MAC_VER_31,
115 RTL_GIGA_MAC_VER_32,
116 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800117 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800118 RTL_GIGA_MAC_VER_35,
119 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800120 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800121 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800122 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800123 RTL_GIGA_MAC_VER_40,
124 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000125 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000126 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800127 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800128 RTL_GIGA_MAC_VER_45,
129 RTL_GIGA_MAC_VER_46,
130 RTL_GIGA_MAC_VER_47,
131 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800132 RTL_GIGA_MAC_VER_49,
133 RTL_GIGA_MAC_VER_50,
134 RTL_GIGA_MAC_VER_51,
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200135 RTL_GIGA_MAC_NONE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136};
137
Francois Romieud58d46b2011-05-03 16:38:29 +0200138#define JUMBO_1K ETH_DATA_LEN
139#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
140#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
141#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
142#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
143
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800144static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200146 const char *fw_name;
147} rtl_chip_infos[] = {
148 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200149 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
150 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
151 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
152 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
153 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200154 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200155 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
156 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
157 [RTL_GIGA_MAC_VER_09] = {"RTL8102e" },
158 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
159 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
160 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
161 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
162 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
163 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
164 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
165 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
166 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
167 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
168 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
169 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
170 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
171 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
172 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
173 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
174 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
175 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
176 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
177 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
178 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
179 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
180 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
181 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
182 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
183 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
184 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
185 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
186 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
187 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
188 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
189 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
190 [RTL_GIGA_MAC_VER_42] = {"RTL8168g/8111g", FIRMWARE_8168G_3},
191 [RTL_GIGA_MAC_VER_43] = {"RTL8106e", FIRMWARE_8106E_2},
192 [RTL_GIGA_MAC_VER_44] = {"RTL8411", FIRMWARE_8411_2 },
193 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
194 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
195 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
196 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
197 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
198 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
199 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Francois Romieubcf0bf92006-07-26 23:14:13 +0200202enum cfg_version {
203 RTL_CFG_0 = 0x00,
204 RTL_CFG_1,
205 RTL_CFG_2
206};
207
Benoit Taine9baa3c32014-08-08 15:56:03 +0200208static const struct pci_device_id rtl8169_pci_tbl[] = {
Kai-Heng Feng36352992019-01-02 14:45:07 +0800209 { PCI_VDEVICE(REALTEK, 0x2502), RTL_CFG_1 },
210 { PCI_VDEVICE(REALTEK, 0x2600), RTL_CFG_1 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100211 { PCI_VDEVICE(REALTEK, 0x8129), RTL_CFG_0 },
212 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_2 },
213 { PCI_VDEVICE(REALTEK, 0x8161), RTL_CFG_1 },
214 { PCI_VDEVICE(REALTEK, 0x8167), RTL_CFG_0 },
215 { PCI_VDEVICE(REALTEK, 0x8168), RTL_CFG_1 },
216 { PCI_VDEVICE(NCUBE, 0x8168), RTL_CFG_1 },
217 { PCI_VDEVICE(REALTEK, 0x8169), RTL_CFG_0 },
218 { PCI_VENDOR_ID_DLINK, 0x4300,
219 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
220 { PCI_VDEVICE(DLINK, 0x4300), RTL_CFG_0 },
221 { PCI_VDEVICE(DLINK, 0x4302), RTL_CFG_0 },
222 { PCI_VDEVICE(AT, 0xc107), RTL_CFG_0 },
223 { PCI_VDEVICE(USR, 0x0116), RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200224 { PCI_VENDOR_ID_LINKSYS, 0x1032,
225 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100226 { 0x0001, 0x8168,
227 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100228 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229};
230
231MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
232
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200233static struct {
234 u32 msg_enable;
235} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Francois Romieu07d3f512007-02-21 22:40:46 +0100237enum rtl_registers {
238 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100239 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100240 MAR0 = 8, /* Multicast filter. */
241 CounterAddrLow = 0x10,
242 CounterAddrHigh = 0x14,
243 TxDescStartAddrLow = 0x20,
244 TxDescStartAddrHigh = 0x24,
245 TxHDescStartAddrLow = 0x28,
246 TxHDescStartAddrHigh = 0x2c,
247 FLASH = 0x30,
248 ERSR = 0x36,
249 ChipCmd = 0x37,
250 TxPoll = 0x38,
251 IntrMask = 0x3c,
252 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700253
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800254 TxConfig = 0x40,
255#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
256#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
257
258 RxConfig = 0x44,
259#define RX128_INT_EN (1 << 15) /* 8111c and later */
260#define RX_MULTI_EN (1 << 14) /* 8111c only */
261#define RXCFG_FIFO_SHIFT 13
262 /* No threshold before first PCI xfer */
263#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000264#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800265#define RXCFG_DMA_SHIFT 8
266 /* Unlimited maximum PCI burst. */
267#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700268
Francois Romieu07d3f512007-02-21 22:40:46 +0100269 RxMissed = 0x4c,
270 Cfg9346 = 0x50,
271 Config0 = 0x51,
272 Config1 = 0x52,
273 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200274#define PME_SIGNAL (1 << 5) /* 8168c and later */
275
Francois Romieu07d3f512007-02-21 22:40:46 +0100276 Config3 = 0x54,
277 Config4 = 0x55,
278 Config5 = 0x56,
279 MultiIntr = 0x5c,
280 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100281 PHYstatus = 0x6c,
282 RxMaxSize = 0xda,
283 CPlusCmd = 0xe0,
284 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300285
286#define RTL_COALESCE_MASK 0x0f
287#define RTL_COALESCE_SHIFT 4
288#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
289#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
290
Francois Romieu07d3f512007-02-21 22:40:46 +0100291 RxDescAddrLow = 0xe4,
292 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000293 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
294
295#define NoEarlyTx 0x3f /* Max value : no early transmit. */
296
297 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
298
299#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800300#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000301
Francois Romieu07d3f512007-02-21 22:40:46 +0100302 FuncEvent = 0xf0,
303 FuncEventMask = 0xf4,
304 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800305 IBCR0 = 0xf8,
306 IBCR2 = 0xf9,
307 IBIMR0 = 0xfa,
308 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100309 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
Francois Romieuf162a5d2008-06-01 22:37:49 +0200312enum rtl8168_8101_registers {
313 CSIDR = 0x64,
314 CSIAR = 0x68,
315#define CSIAR_FLAG 0x80000000
316#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200317#define CSIAR_BYTE_ENABLE 0x0000f000
318#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000319 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200320 EPHYAR = 0x80,
321#define EPHYAR_FLAG 0x80000000
322#define EPHYAR_WRITE_CMD 0x80000000
323#define EPHYAR_REG_MASK 0x1f
324#define EPHYAR_REG_SHIFT 16
325#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800326 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800327#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800328#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200329 DBG_REG = 0xd1,
330#define FIX_NAK_1 (1 << 4)
331#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800332 TWSI = 0xd2,
333 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800334#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800335#define TX_EMPTY (1 << 5)
336#define RX_EMPTY (1 << 4)
337#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800338#define EN_NDP (1 << 3)
339#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800340#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000341 EFUSEAR = 0xdc,
342#define EFUSEAR_FLAG 0x80000000
343#define EFUSEAR_WRITE_CMD 0x80000000
344#define EFUSEAR_READ_CMD 0x00000000
345#define EFUSEAR_REG_MASK 0x03ff
346#define EFUSEAR_REG_SHIFT 8
347#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800348 MISC_1 = 0xf2,
349#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200350};
351
françois romieuc0e45c12011-01-03 15:08:04 +0000352enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800353 LED_FREQ = 0x1a,
354 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000355 ERIDR = 0x70,
356 ERIAR = 0x74,
357#define ERIAR_FLAG 0x80000000
358#define ERIAR_WRITE_CMD 0x80000000
359#define ERIAR_READ_CMD 0x00000000
360#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000361#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800362#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
363#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
364#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800365#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800366#define ERIAR_MASK_SHIFT 12
367#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
368#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800369#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800370#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800371#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000372 EPHY_RXER_NUM = 0x7c,
373 OCPDR = 0xb0, /* OCP GPHY access */
374#define OCPDR_WRITE_CMD 0x80000000
375#define OCPDR_READ_CMD 0x00000000
376#define OCPDR_REG_MASK 0x7f
377#define OCPDR_GPHY_REG_SHIFT 16
378#define OCPDR_DATA_MASK 0xffff
379 OCPAR = 0xb4,
380#define OCPAR_FLAG 0x80000000
381#define OCPAR_GPHY_WRITE_CMD 0x8000f060
382#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800383 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000384 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
385 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200386#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800387#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800388#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800389#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800390#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000391};
392
Francois Romieu07d3f512007-02-21 22:40:46 +0100393enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100395 SYSErr = 0x8000,
396 PCSTimeout = 0x4000,
397 SWInt = 0x0100,
398 TxDescUnavail = 0x0080,
399 RxFIFOOver = 0x0040,
400 LinkChg = 0x0020,
401 RxOverflow = 0x0010,
402 TxErr = 0x0008,
403 TxOK = 0x0004,
404 RxErr = 0x0002,
405 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
407 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200408 RxRWT = (1 << 22),
409 RxRES = (1 << 21),
410 RxRUNT = (1 << 20),
411 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800414 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100415 CmdReset = 0x10,
416 CmdRxEnb = 0x08,
417 CmdTxEnb = 0x04,
418 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
Francois Romieu275391a2007-02-23 23:50:28 +0100420 /* TXPoll register p.5 */
421 HPQ = 0x80, /* Poll cmd on the high prio queue */
422 NPQ = 0x40, /* Poll cmd on the low prio queue */
423 FSWInt = 0x01, /* Forced software interrupt */
424
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100426 Cfg9346_Lock = 0x00,
427 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100430 AcceptErr = 0x20,
431 AcceptRunt = 0x10,
432 AcceptBroadcast = 0x08,
433 AcceptMulticast = 0x04,
434 AcceptMyPhys = 0x02,
435 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200436#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 /* TxConfigBits */
439 TxInterFrameGapShift = 24,
440 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
441
Francois Romieu5d06a992006-02-23 00:47:58 +0100442 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200443 LEDS1 = (1 << 7),
444 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200445 Speed_down = (1 << 4),
446 MEMMAP = (1 << 3),
447 IOMAP = (1 << 2),
448 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100449 PMEnable = (1 << 0), /* Power Management Enable */
450
Francois Romieu6dccd162007-02-13 23:38:05 +0100451 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000452 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000453 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100454 PCI_Clock_66MHz = 0x01,
455 PCI_Clock_33MHz = 0x00,
456
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100457 /* Config3 register p.25 */
458 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
459 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200460 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800461 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200462 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100463
Francois Romieud58d46b2011-05-03 16:38:29 +0200464 /* Config4 register */
465 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
466
Francois Romieu5d06a992006-02-23 00:47:58 +0100467 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100468 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
469 MWF = (1 << 5), /* Accept Multicast wakeup frame */
470 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200471 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100472 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100473 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000474 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100475
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200477 EnableBist = (1 << 15), // 8168 8101
478 Mac_dbgo_oe = (1 << 14), // 8168 8101
479 Normal_mode = (1 << 13), // unused
480 Force_half_dup = (1 << 12), // 8168 8101
481 Force_rxflow_en = (1 << 11), // 8168 8101
482 Force_txflow_en = (1 << 10), // 8168 8101
483 Cxpl_dbg_sel = (1 << 9), // 8168 8101
484 ASF = (1 << 8), // 8168 8101
485 PktCntrDisable = (1 << 7), // 8168 8101
486 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 RxVlan = (1 << 6),
488 RxChkSum = (1 << 5),
489 PCIDAC = (1 << 4),
490 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200491#define INTT_MASK GENMASK(1, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
493 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100494 TBI_Enable = 0x80,
495 TxFlowCtrl = 0x40,
496 RxFlowCtrl = 0x20,
497 _1000bpsF = 0x10,
498 _100bps = 0x08,
499 _10bps = 0x04,
500 LinkStatus = 0x02,
501 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200503 /* ResetCounterCommand */
504 CounterReset = 0x1,
505
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200506 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100507 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800508
509 /* magic enable v2 */
510 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511};
512
Francois Romieu2b7b4312011-04-18 22:53:24 -0700513enum rtl_desc_bit {
514 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
516 RingEnd = (1 << 30), /* End of descriptor ring */
517 FirstFrag = (1 << 29), /* First segment of a packet */
518 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700519};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
Francois Romieu2b7b4312011-04-18 22:53:24 -0700521/* Generic case. */
522enum rtl_tx_desc_bit {
523 /* First doubleword. */
524 TD_LSO = (1 << 27), /* Large Send Offload */
525#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Francois Romieu2b7b4312011-04-18 22:53:24 -0700527 /* Second doubleword. */
528 TxVlanTag = (1 << 17), /* Add VLAN tag */
529};
530
531/* 8169, 8168b and 810x except 8102e. */
532enum rtl_tx_desc_bit_0 {
533 /* First doubleword. */
534#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
535 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
536 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
537 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
538};
539
540/* 8102e, 8168c and beyond. */
541enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800542 /* First doubleword. */
543 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800544 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800545#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800546#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800547
Francois Romieu2b7b4312011-04-18 22:53:24 -0700548 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800549#define TCPHO_SHIFT 18
550#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700551#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800552 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
553 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700554 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
555 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
556};
557
Francois Romieu2b7b4312011-04-18 22:53:24 -0700558enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 /* Rx private */
560 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500561 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562
563#define RxProtoUDP (PID1)
564#define RxProtoTCP (PID0)
565#define RxProtoIP (PID1 | PID0)
566#define RxProtoMask RxProtoIP
567
568 IPFail = (1 << 16), /* IP checksum failed */
569 UDPFail = (1 << 15), /* UDP/IP checksum failed */
570 TCPFail = (1 << 14), /* TCP/IP checksum failed */
571 RxVlanTag = (1 << 16), /* VLAN tag available */
572};
573
574#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200575#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
577struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200578 __le32 opts1;
579 __le32 opts2;
580 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581};
582
583struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200584 __le32 opts1;
585 __le32 opts2;
586 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587};
588
589struct ring_info {
590 struct sk_buff *skb;
591 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592};
593
Ivan Vecera355423d2009-02-06 21:49:57 -0800594struct rtl8169_counters {
595 __le64 tx_packets;
596 __le64 rx_packets;
597 __le64 tx_errors;
598 __le32 rx_errors;
599 __le16 rx_missed;
600 __le16 align_errors;
601 __le32 tx_one_collision;
602 __le32 tx_multi_collision;
603 __le64 rx_unicast;
604 __le64 rx_broadcast;
605 __le32 rx_multicast;
606 __le16 tx_aborted;
607 __le16 tx_underun;
608};
609
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200610struct rtl8169_tc_offsets {
611 bool inited;
612 __le64 tx_errors;
613 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200614 __le16 tx_aborted;
615};
616
Francois Romieuda78dbf2012-01-26 14:18:23 +0100617enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800618 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100619 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100620 RTL_FLAG_MAX
621};
622
Junchang Wang8027aa22012-03-04 23:30:32 +0100623struct rtl8169_stats {
624 u64 packets;
625 u64 bytes;
626 struct u64_stats_sync syncp;
627};
628
Heiner Kallweitce8843a2019-05-29 21:15:06 +0200629struct rtl8169_private;
630typedef void (*rtl_fw_write_t)(struct rtl8169_private *tp, int reg, int val);
631typedef int (*rtl_fw_read_t)(struct rtl8169_private *tp, int reg);
632
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633struct rtl8169_private {
634 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200635 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000636 struct net_device *dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +0100637 struct phy_device *phydev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700638 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200639 u32 msg_enable;
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200640 enum mac_version mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
642 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100644 struct rtl8169_stats rx_stats;
645 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
647 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
648 dma_addr_t TxPhyAddr;
649 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000650 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100653
Heiner Kallweit559c3c02018-11-19 22:34:17 +0100654 u16 irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +0300655 const struct rtl_coalesce_info *coalesce_info;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200656 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000657
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200658 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100659
660 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100661 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
662 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100663 struct work_struct work;
664 } wk;
665
Heiner Kallweitc8248c62019-03-21 21:23:14 +0100666 unsigned irq_enabled:1;
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200667 unsigned supports_gmii:1;
Corinna Vinschen42020322015-09-10 10:47:35 +0200668 dma_addr_t counters_phys_addr;
669 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200670 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000671 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000672
Heiner Kallweit254764e2019-01-22 22:23:41 +0100673 const char *fw_name;
Francois Romieub6ffd972011-06-17 17:00:05 +0200674 struct rtl_fw {
Heiner Kallweitce8843a2019-05-29 21:15:06 +0200675 rtl_fw_write_t phy_write;
676 rtl_fw_read_t phy_read;
677 rtl_fw_write_t mac_mcu_write;
678 rtl_fw_read_t mac_mcu_read;
Francois Romieub6ffd972011-06-17 17:00:05 +0200679 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200680
681#define RTL_VER_SIZE 32
682
683 char version[RTL_VER_SIZE];
684
685 struct rtl_fw_phy_action {
686 __le32 *code;
687 size_t size;
688 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200689 } *rtl_fw;
Hayes Wangc5583862012-07-02 17:23:22 +0800690
691 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700692};
693
Heiner Kallweit1fcd1652019-04-14 10:30:24 +0200694typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);
695
Ralf Baechle979b6c12005-06-13 14:30:40 -0700696MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200698module_param_named(debug, debug.msg_enable, int, 0);
699MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Heiner Kallweit11287b62019-01-07 21:49:09 +0100700MODULE_SOFTDEP("pre: realtek");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000702MODULE_FIRMWARE(FIRMWARE_8168D_1);
703MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000704MODULE_FIRMWARE(FIRMWARE_8168E_1);
705MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400706MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800707MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800708MODULE_FIRMWARE(FIRMWARE_8168F_1);
709MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800710MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800711MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800712MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800713MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000714MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000715MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000716MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800717MODULE_FIRMWARE(FIRMWARE_8168H_1);
718MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200719MODULE_FIRMWARE(FIRMWARE_8107E_1);
720MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100722static inline struct device *tp_to_dev(struct rtl8169_private *tp)
723{
724 return &tp->pci_dev->dev;
725}
726
Francois Romieuda78dbf2012-01-26 14:18:23 +0100727static void rtl_lock_work(struct rtl8169_private *tp)
728{
729 mutex_lock(&tp->wk.mutex);
730}
731
732static void rtl_unlock_work(struct rtl8169_private *tp)
733{
734 mutex_unlock(&tp->wk.mutex);
735}
736
Heiner Kallweitdf320ed2019-01-19 22:05:48 +0100737static void rtl_lock_config_regs(struct rtl8169_private *tp)
738{
739 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
740}
741
742static void rtl_unlock_config_regs(struct rtl8169_private *tp)
743{
744 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
745}
746
Heiner Kallweitcb732002018-03-20 07:45:35 +0100747static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200748{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100749 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800750 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200751}
752
Francois Romieuffc46952012-07-06 14:19:23 +0200753struct rtl_cond {
754 bool (*check)(struct rtl8169_private *);
755 const char *msg;
756};
757
758static void rtl_udelay(unsigned int d)
759{
760 udelay(d);
761}
762
763static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
764 void (*delay)(unsigned int), unsigned int d, int n,
765 bool high)
766{
767 int i;
768
769 for (i = 0; i < n; i++) {
Francois Romieuffc46952012-07-06 14:19:23 +0200770 if (c->check(tp) == high)
771 return true;
Heiner Kallweitd1f50502019-05-04 15:20:38 +0200772 delay(d);
Francois Romieuffc46952012-07-06 14:19:23 +0200773 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200774 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
775 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200776 return false;
777}
778
779static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
780 const struct rtl_cond *c,
781 unsigned int d, int n)
782{
783 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
784}
785
786static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
787 const struct rtl_cond *c,
788 unsigned int d, int n)
789{
790 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
791}
792
793static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
794 const struct rtl_cond *c,
795 unsigned int d, int n)
796{
797 return rtl_loop_wait(tp, c, msleep, d, n, true);
798}
799
800static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
801 const struct rtl_cond *c,
802 unsigned int d, int n)
803{
804 return rtl_loop_wait(tp, c, msleep, d, n, false);
805}
806
807#define DECLARE_RTL_COND(name) \
808static bool name ## _check(struct rtl8169_private *); \
809 \
810static const struct rtl_cond name = { \
811 .check = name ## _check, \
812 .msg = #name \
813}; \
814 \
815static bool name ## _check(struct rtl8169_private *tp)
816
Hayes Wangc5583862012-07-02 17:23:22 +0800817static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
818{
819 if (reg & 0xffff0001) {
820 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
821 return true;
822 }
823 return false;
824}
825
826DECLARE_RTL_COND(rtl_ocp_gphy_cond)
827{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200828 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800829}
830
831static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
832{
Hayes Wangc5583862012-07-02 17:23:22 +0800833 if (rtl_ocp_reg_failure(tp, reg))
834 return;
835
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200836 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800837
838 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
839}
840
841static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
842{
Hayes Wangc5583862012-07-02 17:23:22 +0800843 if (rtl_ocp_reg_failure(tp, reg))
844 return 0;
845
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200846 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800847
848 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200849 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800850}
851
Hayes Wangc5583862012-07-02 17:23:22 +0800852static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
853{
Hayes Wangc5583862012-07-02 17:23:22 +0800854 if (rtl_ocp_reg_failure(tp, reg))
855 return;
856
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200857 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800858}
859
860static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
861{
Hayes Wangc5583862012-07-02 17:23:22 +0800862 if (rtl_ocp_reg_failure(tp, reg))
863 return 0;
864
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200865 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800866
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200867 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800868}
869
870#define OCP_STD_PHY_BASE 0xa400
871
872static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
873{
874 if (reg == 0x1f) {
875 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
876 return;
877 }
878
879 if (tp->ocp_base != OCP_STD_PHY_BASE)
880 reg -= 0x10;
881
882 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
883}
884
885static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
886{
887 if (tp->ocp_base != OCP_STD_PHY_BASE)
888 reg -= 0x10;
889
890 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
891}
892
hayeswangeee37862013-04-01 22:23:38 +0000893static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
894{
895 if (reg == 0x1f) {
896 tp->ocp_base = value << 4;
897 return;
898 }
899
900 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
901}
902
903static int mac_mcu_read(struct rtl8169_private *tp, int reg)
904{
905 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
906}
907
Francois Romieuffc46952012-07-06 14:19:23 +0200908DECLARE_RTL_COND(rtl_phyar_cond)
909{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200910 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200911}
912
Francois Romieu24192212012-07-06 20:19:42 +0200913static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700914{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200915 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916
Francois Romieuffc46952012-07-06 14:19:23 +0200917 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700918 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700919 * According to hardware specs a 20us delay is required after write
920 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700921 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700922 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700923}
924
Francois Romieu24192212012-07-06 20:19:42 +0200925static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700926{
Francois Romieuffc46952012-07-06 14:19:23 +0200927 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200929 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930
Francois Romieuffc46952012-07-06 14:19:23 +0200931 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200932 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +0200933
Timo Teräs81a95f02010-06-09 17:31:48 -0700934 /*
935 * According to hardware specs a 20us delay is required after read
936 * complete indication, but before sending next command.
937 */
938 udelay(20);
939
Linus Torvalds1da177e2005-04-16 15:20:36 -0700940 return value;
941}
942
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800943DECLARE_RTL_COND(rtl_ocpar_cond)
944{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200945 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800946}
947
Francois Romieu24192212012-07-06 20:19:42 +0200948static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000949{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200950 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
951 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
952 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000953
Francois Romieuffc46952012-07-06 14:19:23 +0200954 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000955}
956
Francois Romieu24192212012-07-06 20:19:42 +0200957static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000958{
Francois Romieu24192212012-07-06 20:19:42 +0200959 r8168dp_1_mdio_access(tp, reg,
960 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000961}
962
Francois Romieu24192212012-07-06 20:19:42 +0200963static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000964{
Francois Romieu24192212012-07-06 20:19:42 +0200965 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000966
967 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200968 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
969 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000970
Francois Romieuffc46952012-07-06 14:19:23 +0200971 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200972 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +0000973}
974
françois romieue6de30d2011-01-03 15:08:37 +0000975#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
976
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200977static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000978{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200979 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000980}
981
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200982static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000983{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200984 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000985}
986
Francois Romieu24192212012-07-06 20:19:42 +0200987static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +0000988{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200989 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000990
Francois Romieu24192212012-07-06 20:19:42 +0200991 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +0000992
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200993 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000994}
995
Francois Romieu24192212012-07-06 20:19:42 +0200996static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +0000997{
998 int value;
999
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001000 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001001
Francois Romieu24192212012-07-06 20:19:42 +02001002 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001003
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001004 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001005
1006 return value;
1007}
1008
Heiner Kallweitce8843a2019-05-29 21:15:06 +02001009static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
Francois Romieudacf8152008-08-02 20:44:13 +02001010{
Heiner Kallweit5f950522019-05-31 19:53:28 +02001011 switch (tp->mac_version) {
1012 case RTL_GIGA_MAC_VER_27:
1013 r8168dp_1_mdio_write(tp, location, val);
1014 break;
1015 case RTL_GIGA_MAC_VER_28:
1016 case RTL_GIGA_MAC_VER_31:
1017 r8168dp_2_mdio_write(tp, location, val);
1018 break;
1019 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1020 r8168g_mdio_write(tp, location, val);
1021 break;
1022 default:
1023 r8169_mdio_write(tp, location, val);
1024 break;
1025 }
Francois Romieudacf8152008-08-02 20:44:13 +02001026}
1027
françois romieu4da19632011-01-03 15:07:55 +00001028static int rtl_readphy(struct rtl8169_private *tp, int location)
1029{
Heiner Kallweit5f950522019-05-31 19:53:28 +02001030 switch (tp->mac_version) {
1031 case RTL_GIGA_MAC_VER_27:
1032 return r8168dp_1_mdio_read(tp, location);
1033 case RTL_GIGA_MAC_VER_28:
1034 case RTL_GIGA_MAC_VER_31:
1035 return r8168dp_2_mdio_read(tp, location);
1036 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1037 return r8168g_mdio_read(tp, location);
1038 default:
1039 return r8169_mdio_read(tp, location);
1040 }
françois romieu4da19632011-01-03 15:07:55 +00001041}
1042
1043static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1044{
1045 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1046}
1047
Chun-Hao Lin76564422014-10-01 23:17:17 +08001048static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001049{
1050 int val;
1051
françois romieu4da19632011-01-03 15:07:55 +00001052 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001053 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001054}
1055
Francois Romieuffc46952012-07-06 14:19:23 +02001056DECLARE_RTL_COND(rtl_ephyar_cond)
1057{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001058 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001059}
1060
Francois Romieufdf6fc02012-07-06 22:40:38 +02001061static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001062{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001063 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001064 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1065
Francois Romieuffc46952012-07-06 14:19:23 +02001066 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1067
1068 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001069}
1070
Francois Romieufdf6fc02012-07-06 22:40:38 +02001071static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001072{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001073 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001074
Francois Romieuffc46952012-07-06 14:19:23 +02001075 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001076 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001077}
1078
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001079DECLARE_RTL_COND(rtl_eriar_cond)
1080{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001081 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001082}
1083
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001084static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1085 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001086{
Hayes Wang133ac402011-07-06 15:58:05 +08001087 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001088 RTL_W32(tp, ERIDR, val);
1089 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001090
Francois Romieuffc46952012-07-06 14:19:23 +02001091 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001092}
1093
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001094static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1095 u32 val)
1096{
1097 _rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
1098}
1099
1100static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001101{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001102 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001103
Francois Romieuffc46952012-07-06 14:19:23 +02001104 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001105 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001106}
1107
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001108static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
1109{
1110 return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
1111}
1112
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001113static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001114 u32 m)
Hayes Wang133ac402011-07-06 15:58:05 +08001115{
1116 u32 val;
1117
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001118 val = rtl_eri_read(tp, addr);
1119 rtl_eri_write(tp, addr, mask, (val & ~m) | p);
Hayes Wang133ac402011-07-06 15:58:05 +08001120}
1121
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001122static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
1123 u32 p)
1124{
1125 rtl_w0w1_eri(tp, addr, mask, p, 0);
1126}
1127
1128static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
1129 u32 m)
1130{
1131 rtl_w0w1_eri(tp, addr, mask, 0, m);
1132}
1133
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001134static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1135{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001136 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001137 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001138 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001139}
1140
1141static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1142{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001143 return _rtl_eri_read(tp, reg, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001144}
1145
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001146static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1147 u32 data)
1148{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001149 RTL_W32(tp, OCPDR, data);
1150 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001151 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1152}
1153
1154static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1155 u32 data)
1156{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001157 _rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1158 data, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001159}
1160
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001161static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001162{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001163 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001164
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001165 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001166}
1167
1168#define OOB_CMD_RESET 0x00
1169#define OOB_CMD_DRIVER_START 0x05
1170#define OOB_CMD_DRIVER_STOP 0x06
1171
1172static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1173{
1174 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1175}
1176
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001177DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001178{
1179 u16 reg;
1180
1181 reg = rtl8168_get_ocp_reg(tp);
1182
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001183 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001184}
1185
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001186DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1187{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001188 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001189}
1190
1191DECLARE_RTL_COND(rtl_ocp_tx_cond)
1192{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001193 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001194}
1195
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001196static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1197{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001198 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001199 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001200 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1201 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001202}
1203
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001204static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001205{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001206 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1207 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001208}
1209
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001210static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1211{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001212 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1213 r8168ep_ocp_write(tp, 0x01, 0x30,
1214 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001215 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1216}
1217
1218static void rtl8168_driver_start(struct rtl8169_private *tp)
1219{
1220 switch (tp->mac_version) {
1221 case RTL_GIGA_MAC_VER_27:
1222 case RTL_GIGA_MAC_VER_28:
1223 case RTL_GIGA_MAC_VER_31:
1224 rtl8168dp_driver_start(tp);
1225 break;
1226 case RTL_GIGA_MAC_VER_49:
1227 case RTL_GIGA_MAC_VER_50:
1228 case RTL_GIGA_MAC_VER_51:
1229 rtl8168ep_driver_start(tp);
1230 break;
1231 default:
1232 BUG();
1233 break;
1234 }
1235}
1236
1237static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1238{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001239 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1240 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001241}
1242
1243static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1244{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001245 rtl8168ep_stop_cmac(tp);
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001246 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1247 r8168ep_ocp_write(tp, 0x01, 0x30,
1248 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001249 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1250}
1251
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001252static void rtl8168_driver_stop(struct rtl8169_private *tp)
1253{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001254 switch (tp->mac_version) {
1255 case RTL_GIGA_MAC_VER_27:
1256 case RTL_GIGA_MAC_VER_28:
1257 case RTL_GIGA_MAC_VER_31:
1258 rtl8168dp_driver_stop(tp);
1259 break;
1260 case RTL_GIGA_MAC_VER_49:
1261 case RTL_GIGA_MAC_VER_50:
1262 case RTL_GIGA_MAC_VER_51:
1263 rtl8168ep_driver_stop(tp);
1264 break;
1265 default:
1266 BUG();
1267 break;
1268 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001269}
1270
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001271static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001272{
1273 u16 reg = rtl8168_get_ocp_reg(tp);
1274
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001275 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001276}
1277
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001278static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001279{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001280 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001281}
1282
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001283static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001284{
1285 switch (tp->mac_version) {
1286 case RTL_GIGA_MAC_VER_27:
1287 case RTL_GIGA_MAC_VER_28:
1288 case RTL_GIGA_MAC_VER_31:
1289 return r8168dp_check_dash(tp);
1290 case RTL_GIGA_MAC_VER_49:
1291 case RTL_GIGA_MAC_VER_50:
1292 case RTL_GIGA_MAC_VER_51:
1293 return r8168ep_check_dash(tp);
1294 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001295 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001296 }
1297}
1298
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001299static void rtl_reset_packet_filter(struct rtl8169_private *tp)
1300{
1301 rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1302 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1303}
1304
Francois Romieuffc46952012-07-06 14:19:23 +02001305DECLARE_RTL_COND(rtl_efusear_cond)
1306{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001307 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001308}
1309
Francois Romieufdf6fc02012-07-06 22:40:38 +02001310static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001311{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001312 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001313
Francois Romieuffc46952012-07-06 14:19:23 +02001314 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001315 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001316}
1317
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001318static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1319{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001320 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001321}
1322
1323static void rtl_irq_disable(struct rtl8169_private *tp)
1324{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001325 RTL_W16(tp, IntrMask, 0);
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001326 tp->irq_enabled = 0;
Francois Romieu3e990ff2012-01-26 12:50:01 +01001327}
1328
Francois Romieuda78dbf2012-01-26 14:18:23 +01001329#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1330#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1331#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1332
Heiner Kallweitfe716f82018-11-19 22:31:32 +01001333static void rtl_irq_enable(struct rtl8169_private *tp)
Francois Romieuda78dbf2012-01-26 14:18:23 +01001334{
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001335 tp->irq_enabled = 1;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01001336 RTL_W16(tp, IntrMask, tp->irq_mask);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001337}
1338
françois romieu811fd302011-12-04 20:30:45 +00001339static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001341 rtl_irq_disable(tp);
Heiner Kallweitde20e122018-09-25 07:58:00 +02001342 rtl_ack_events(tp, 0xffff);
1343 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001344 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001345}
1346
Hayes Wang70090422011-07-06 15:58:06 +08001347static void rtl_link_chg_patch(struct rtl8169_private *tp)
1348{
Hayes Wang70090422011-07-06 15:58:06 +08001349 struct net_device *dev = tp->dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +01001350 struct phy_device *phydev = tp->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001351
1352 if (!netif_running(dev))
1353 return;
1354
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001355 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1356 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001357 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001358 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1359 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001360 } else if (phydev->speed == SPEED_100) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001361 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1362 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wang70090422011-07-06 15:58:06 +08001363 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001364 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1365 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wang70090422011-07-06 15:58:06 +08001366 }
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001367 rtl_reset_packet_filter(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08001368 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1369 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001370 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001371 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1372 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wangc2218922011-09-06 16:55:18 +08001373 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001374 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1375 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wangc2218922011-09-06 16:55:18 +08001376 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001377 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001378 if (phydev->speed == SPEED_10) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001379 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
1380 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001381 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001382 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001383 }
Hayes Wang70090422011-07-06 15:58:06 +08001384 }
1385}
1386
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001387#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1388
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001389static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1390{
1391 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001392
Francois Romieuda78dbf2012-01-26 14:18:23 +01001393 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001394 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001395 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001396 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001397}
1398
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001399static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001400{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001401 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001402 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001403 u32 opt;
1404 u16 reg;
1405 u8 mask;
1406 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001407 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001408 { WAKE_UCAST, Config5, UWF },
1409 { WAKE_BCAST, Config5, BWF },
1410 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001411 { WAKE_ANY, Config5, LanWake },
1412 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001413 };
Francois Romieu851e6022012-04-17 11:10:11 +02001414 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001415
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001416 rtl_unlock_config_regs(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001417
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001418 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001419 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1420 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001421 tmp = ARRAY_SIZE(cfg) - 1;
1422 if (wolopts & WAKE_MAGIC)
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001423 rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
1424 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001425 else
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001426 rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
1427 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001428 break;
1429 default:
1430 tmp = ARRAY_SIZE(cfg);
1431 break;
1432 }
1433
1434 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001435 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001436 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001437 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001438 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001439 }
1440
Francois Romieu851e6022012-04-17 11:10:11 +02001441 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02001442 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001443 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001444 if (wolopts)
1445 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001446 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001447 break;
1448 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001449 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001450 if (wolopts)
1451 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001452 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001453 break;
1454 }
1455
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001456 rtl_lock_config_regs(tp);
Heiner Kallweit3bd82642018-12-30 13:16:12 +01001457
1458 device_set_wakeup_enable(tp_to_dev(tp), wolopts);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001459}
1460
1461static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1462{
1463 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001464 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001465
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001466 if (wol->wolopts & ~WAKE_ANY)
1467 return -EINVAL;
1468
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001469 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001470
Francois Romieuda78dbf2012-01-26 14:18:23 +01001471 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001472
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001473 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001474
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001475 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001476 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001477
1478 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001479
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001480 pm_runtime_put_noidle(d);
1481
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001482 return 0;
1483}
1484
Linus Torvalds1da177e2005-04-16 15:20:36 -07001485static void rtl8169_get_drvinfo(struct net_device *dev,
1486 struct ethtool_drvinfo *info)
1487{
1488 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001489 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001490
Rick Jones68aad782011-11-07 13:29:27 +00001491 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001492 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001493 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Heiner Kallweit254764e2019-01-22 22:23:41 +01001494 if (rtl_fw)
Rick Jones8ac72d12011-11-22 14:06:26 +00001495 strlcpy(info->fw_version, rtl_fw->version,
1496 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497}
1498
1499static int rtl8169_get_regs_len(struct net_device *dev)
1500{
1501 return R8169_REGS_SIZE;
1502}
1503
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001504static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1505 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001506{
Francois Romieud58d46b2011-05-03 16:38:29 +02001507 struct rtl8169_private *tp = netdev_priv(dev);
1508
Francois Romieu2b7b4312011-04-18 22:53:24 -07001509 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001510 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001511
Francois Romieud58d46b2011-05-03 16:38:29 +02001512 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001513 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001514 features &= ~NETIF_F_IP_CSUM;
1515
Michał Mirosław350fb322011-04-08 06:35:56 +00001516 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517}
1518
Heiner Kallweita3984572018-04-28 22:19:15 +02001519static int rtl8169_set_features(struct net_device *dev,
1520 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001521{
1522 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001523 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524
Heiner Kallweita3984572018-04-28 22:19:15 +02001525 rtl_lock_work(tp);
1526
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001527 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001528 if (features & NETIF_F_RXALL)
1529 rx_config |= (AcceptErr | AcceptRunt);
1530 else
1531 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001533 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001534
hayeswang929a0312014-09-16 11:40:47 +08001535 if (features & NETIF_F_RXCSUM)
1536 tp->cp_cmd |= RxChkSum;
1537 else
1538 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001539
hayeswang929a0312014-09-16 11:40:47 +08001540 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1541 tp->cp_cmd |= RxVlan;
1542 else
1543 tp->cp_cmd &= ~RxVlan;
1544
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001545 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1546 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001547
Francois Romieuda78dbf2012-01-26 14:18:23 +01001548 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
1550 return 0;
1551}
1552
Kirill Smelkov810f4892012-11-10 21:11:02 +04001553static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001555 return (skb_vlan_tag_present(skb)) ?
1556 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001557}
1558
Francois Romieu7a8fc772011-03-01 17:18:33 +01001559static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001560{
1561 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562
Francois Romieu7a8fc772011-03-01 17:18:33 +01001563 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001564 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565}
1566
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1568 void *p)
1569{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001570 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001571 u32 __iomem *data = tp->mmio_addr;
1572 u32 *dw = p;
1573 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001574
Francois Romieuda78dbf2012-01-26 14:18:23 +01001575 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001576 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1577 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001578 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001579}
1580
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001581static u32 rtl8169_get_msglevel(struct net_device *dev)
1582{
1583 struct rtl8169_private *tp = netdev_priv(dev);
1584
1585 return tp->msg_enable;
1586}
1587
1588static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1589{
1590 struct rtl8169_private *tp = netdev_priv(dev);
1591
1592 tp->msg_enable = value;
1593}
1594
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001595static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1596 "tx_packets",
1597 "rx_packets",
1598 "tx_errors",
1599 "rx_errors",
1600 "rx_missed",
1601 "align_errors",
1602 "tx_single_collisions",
1603 "tx_multi_collisions",
1604 "unicast",
1605 "broadcast",
1606 "multicast",
1607 "tx_aborted",
1608 "tx_underrun",
1609};
1610
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001611static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001612{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001613 switch (sset) {
1614 case ETH_SS_STATS:
1615 return ARRAY_SIZE(rtl8169_gstrings);
1616 default:
1617 return -EOPNOTSUPP;
1618 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001619}
1620
Corinna Vinschen42020322015-09-10 10:47:35 +02001621DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001622{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001623 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001624}
1625
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001626static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001627{
Corinna Vinschen42020322015-09-10 10:47:35 +02001628 dma_addr_t paddr = tp->counters_phys_addr;
1629 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001630
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001631 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1632 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001633 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001634 RTL_W32(tp, CounterAddrLow, cmd);
1635 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001636
Francois Romieua78e9362018-01-26 01:53:26 +01001637 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001638}
1639
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001640static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001641{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001642 /*
1643 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1644 * tally counters.
1645 */
1646 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1647 return true;
1648
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001649 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001650}
1651
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001652static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001653{
Heiner Kallweit10262b02019-01-06 20:44:00 +01001654 u8 val = RTL_R8(tp, ChipCmd);
1655
Ivan Vecera355423d2009-02-06 21:49:57 -08001656 /*
1657 * Some chips are unable to dump tally counters when the receiver
Heiner Kallweit10262b02019-01-06 20:44:00 +01001658 * is disabled. If 0xff chip may be in a PCI power-save state.
Ivan Vecera355423d2009-02-06 21:49:57 -08001659 */
Heiner Kallweit10262b02019-01-06 20:44:00 +01001660 if (!(val & CmdRxEnb) || val == 0xff)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001661 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001662
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001663 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001664}
1665
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001666static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001667{
Corinna Vinschen42020322015-09-10 10:47:35 +02001668 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001669 bool ret = false;
1670
1671 /*
1672 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1673 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1674 * reset by a power cycle, while the counter values collected by the
1675 * driver are reset at every driver unload/load cycle.
1676 *
1677 * To make sure the HW values returned by @get_stats64 match the SW
1678 * values, we collect the initial values at first open(*) and use them
1679 * as offsets to normalize the values returned by @get_stats64.
1680 *
1681 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1682 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1683 * set at open time by rtl_hw_start.
1684 */
1685
1686 if (tp->tc_offset.inited)
1687 return true;
1688
1689 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001690 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001691 ret = true;
1692
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001693 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001694 ret = true;
1695
Corinna Vinschen42020322015-09-10 10:47:35 +02001696 tp->tc_offset.tx_errors = counters->tx_errors;
1697 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1698 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001699 tp->tc_offset.inited = true;
1700
1701 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001702}
1703
Ivan Vecera355423d2009-02-06 21:49:57 -08001704static void rtl8169_get_ethtool_stats(struct net_device *dev,
1705 struct ethtool_stats *stats, u64 *data)
1706{
1707 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001708 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001709 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001710
1711 ASSERT_RTNL();
1712
Chun-Hao Line0636232016-07-29 16:37:55 +08001713 pm_runtime_get_noresume(d);
1714
1715 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001716 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001717
1718 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001719
Corinna Vinschen42020322015-09-10 10:47:35 +02001720 data[0] = le64_to_cpu(counters->tx_packets);
1721 data[1] = le64_to_cpu(counters->rx_packets);
1722 data[2] = le64_to_cpu(counters->tx_errors);
1723 data[3] = le32_to_cpu(counters->rx_errors);
1724 data[4] = le16_to_cpu(counters->rx_missed);
1725 data[5] = le16_to_cpu(counters->align_errors);
1726 data[6] = le32_to_cpu(counters->tx_one_collision);
1727 data[7] = le32_to_cpu(counters->tx_multi_collision);
1728 data[8] = le64_to_cpu(counters->rx_unicast);
1729 data[9] = le64_to_cpu(counters->rx_broadcast);
1730 data[10] = le32_to_cpu(counters->rx_multicast);
1731 data[11] = le16_to_cpu(counters->tx_aborted);
1732 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001733}
1734
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001735static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1736{
1737 switch(stringset) {
1738 case ETH_SS_STATS:
1739 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1740 break;
1741 }
1742}
1743
Francois Romieu50970832017-10-27 13:24:49 +03001744/*
1745 * Interrupt coalescing
1746 *
1747 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1748 * > 8169, 8168 and 810x line of chipsets
1749 *
1750 * 8169, 8168, and 8136(810x) serial chipsets support it.
1751 *
1752 * > 2 - the Tx timer unit at gigabit speed
1753 *
1754 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1755 * (0xe0) bit 1 and bit 0.
1756 *
1757 * For 8169
1758 * bit[1:0] \ speed 1000M 100M 10M
1759 * 0 0 320ns 2.56us 40.96us
1760 * 0 1 2.56us 20.48us 327.7us
1761 * 1 0 5.12us 40.96us 655.4us
1762 * 1 1 10.24us 81.92us 1.31ms
1763 *
1764 * For the other
1765 * bit[1:0] \ speed 1000M 100M 10M
1766 * 0 0 5us 2.56us 40.96us
1767 * 0 1 40us 20.48us 327.7us
1768 * 1 0 80us 40.96us 655.4us
1769 * 1 1 160us 81.92us 1.31ms
1770 */
1771
1772/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1773struct rtl_coalesce_scale {
1774 /* Rx / Tx */
1775 u32 nsecs[2];
1776};
1777
1778/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1779struct rtl_coalesce_info {
1780 u32 speed;
1781 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1782};
1783
1784/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1785#define rxtx_x1822(r, t) { \
1786 {{(r), (t)}}, \
1787 {{(r)*8, (t)*8}}, \
1788 {{(r)*8*2, (t)*8*2}}, \
1789 {{(r)*8*2*2, (t)*8*2*2}}, \
1790}
1791static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1792 /* speed delays: rx00 tx00 */
1793 { SPEED_10, rxtx_x1822(40960, 40960) },
1794 { SPEED_100, rxtx_x1822( 2560, 2560) },
1795 { SPEED_1000, rxtx_x1822( 320, 320) },
1796 { 0 },
1797};
1798
1799static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1800 /* speed delays: rx00 tx00 */
1801 { SPEED_10, rxtx_x1822(40960, 40960) },
1802 { SPEED_100, rxtx_x1822( 2560, 2560) },
1803 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1804 { 0 },
1805};
1806#undef rxtx_x1822
1807
1808/* get rx/tx scale vector corresponding to current speed */
1809static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1810{
1811 struct rtl8169_private *tp = netdev_priv(dev);
1812 struct ethtool_link_ksettings ecmd;
1813 const struct rtl_coalesce_info *ci;
1814 int rc;
1815
Heiner Kallweit45772432018-07-17 22:51:44 +02001816 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001817 if (rc < 0)
1818 return ERR_PTR(rc);
1819
1820 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1821 if (ecmd.base.speed == ci->speed) {
1822 return ci;
1823 }
1824 }
1825
1826 return ERR_PTR(-ELNRNG);
1827}
1828
1829static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1830{
1831 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001832 const struct rtl_coalesce_info *ci;
1833 const struct rtl_coalesce_scale *scale;
1834 struct {
1835 u32 *max_frames;
1836 u32 *usecs;
1837 } coal_settings [] = {
1838 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1839 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1840 }, *p = coal_settings;
1841 int i;
1842 u16 w;
1843
1844 memset(ec, 0, sizeof(*ec));
1845
1846 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1847 ci = rtl_coalesce_info(dev);
1848 if (IS_ERR(ci))
1849 return PTR_ERR(ci);
1850
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001851 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001852
1853 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001854 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001855 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1856 w >>= RTL_COALESCE_SHIFT;
1857 *p->usecs = w & RTL_COALESCE_MASK;
1858 }
1859
1860 for (i = 0; i < 2; i++) {
1861 p = coal_settings + i;
1862 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1863
1864 /*
1865 * ethtool_coalesce says it is illegal to set both usecs and
1866 * max_frames to 0.
1867 */
1868 if (!*p->usecs && !*p->max_frames)
1869 *p->max_frames = 1;
1870 }
1871
1872 return 0;
1873}
1874
1875/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1876static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1877 struct net_device *dev, u32 nsec, u16 *cp01)
1878{
1879 const struct rtl_coalesce_info *ci;
1880 u16 i;
1881
1882 ci = rtl_coalesce_info(dev);
1883 if (IS_ERR(ci))
1884 return ERR_CAST(ci);
1885
1886 for (i = 0; i < 4; i++) {
1887 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1888 ci->scalev[i].nsecs[1]);
1889 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1890 *cp01 = i;
1891 return &ci->scalev[i];
1892 }
1893 }
1894
1895 return ERR_PTR(-EINVAL);
1896}
1897
1898static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1899{
1900 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001901 const struct rtl_coalesce_scale *scale;
1902 struct {
1903 u32 frames;
1904 u32 usecs;
1905 } coal_settings [] = {
1906 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1907 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1908 }, *p = coal_settings;
1909 u16 w = 0, cp01;
1910 int i;
1911
1912 scale = rtl_coalesce_choose_scale(dev,
1913 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1914 if (IS_ERR(scale))
1915 return PTR_ERR(scale);
1916
1917 for (i = 0; i < 2; i++, p++) {
1918 u32 units;
1919
1920 /*
1921 * accept max_frames=1 we returned in rtl_get_coalesce.
1922 * accept it not only when usecs=0 because of e.g. the following scenario:
1923 *
1924 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1925 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1926 * - then user does `ethtool -C eth0 rx-usecs 100`
1927 *
1928 * since ethtool sends to kernel whole ethtool_coalesce
1929 * settings, if we do not handle rx_usecs=!0, rx_frames=1
1930 * we'll reject it below in `frames % 4 != 0`.
1931 */
1932 if (p->frames == 1) {
1933 p->frames = 0;
1934 }
1935
1936 units = p->usecs * 1000 / scale->nsecs[i];
1937 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
1938 return -EINVAL;
1939
1940 w <<= RTL_COALESCE_SHIFT;
1941 w |= units;
1942 w <<= RTL_COALESCE_SHIFT;
1943 w |= p->frames >> 2;
1944 }
1945
1946 rtl_lock_work(tp);
1947
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001948 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03001949
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02001950 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001951 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1952 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03001953
1954 rtl_unlock_work(tp);
1955
1956 return 0;
1957}
1958
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001959static int rtl_get_eee_supp(struct rtl8169_private *tp)
1960{
1961 struct phy_device *phydev = tp->phydev;
1962 int ret;
1963
1964 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001965 case RTL_GIGA_MAC_VER_34:
1966 case RTL_GIGA_MAC_VER_35:
1967 case RTL_GIGA_MAC_VER_36:
1968 case RTL_GIGA_MAC_VER_38:
1969 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
1970 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001971 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1972 phy_write(phydev, 0x1f, 0x0a5c);
1973 ret = phy_read(phydev, 0x12);
1974 phy_write(phydev, 0x1f, 0x0000);
1975 break;
1976 default:
1977 ret = -EPROTONOSUPPORT;
1978 break;
1979 }
1980
1981 return ret;
1982}
1983
1984static int rtl_get_eee_lpadv(struct rtl8169_private *tp)
1985{
1986 struct phy_device *phydev = tp->phydev;
1987 int ret;
1988
1989 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001990 case RTL_GIGA_MAC_VER_34:
1991 case RTL_GIGA_MAC_VER_35:
1992 case RTL_GIGA_MAC_VER_36:
1993 case RTL_GIGA_MAC_VER_38:
1994 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
1995 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001996 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1997 phy_write(phydev, 0x1f, 0x0a5d);
1998 ret = phy_read(phydev, 0x11);
1999 phy_write(phydev, 0x1f, 0x0000);
2000 break;
2001 default:
2002 ret = -EPROTONOSUPPORT;
2003 break;
2004 }
2005
2006 return ret;
2007}
2008
2009static int rtl_get_eee_adv(struct rtl8169_private *tp)
2010{
2011 struct phy_device *phydev = tp->phydev;
2012 int ret;
2013
2014 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002015 case RTL_GIGA_MAC_VER_34:
2016 case RTL_GIGA_MAC_VER_35:
2017 case RTL_GIGA_MAC_VER_36:
2018 case RTL_GIGA_MAC_VER_38:
2019 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
2020 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002021 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2022 phy_write(phydev, 0x1f, 0x0a5d);
2023 ret = phy_read(phydev, 0x10);
2024 phy_write(phydev, 0x1f, 0x0000);
2025 break;
2026 default:
2027 ret = -EPROTONOSUPPORT;
2028 break;
2029 }
2030
2031 return ret;
2032}
2033
2034static int rtl_set_eee_adv(struct rtl8169_private *tp, int val)
2035{
2036 struct phy_device *phydev = tp->phydev;
2037 int ret = 0;
2038
2039 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002040 case RTL_GIGA_MAC_VER_34:
2041 case RTL_GIGA_MAC_VER_35:
2042 case RTL_GIGA_MAC_VER_36:
2043 case RTL_GIGA_MAC_VER_38:
2044 ret = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
2045 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002046 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
2047 phy_write(phydev, 0x1f, 0x0a5d);
2048 phy_write(phydev, 0x10, val);
2049 phy_write(phydev, 0x1f, 0x0000);
2050 break;
2051 default:
2052 ret = -EPROTONOSUPPORT;
2053 break;
2054 }
2055
2056 return ret;
2057}
2058
2059static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
2060{
2061 struct rtl8169_private *tp = netdev_priv(dev);
2062 struct device *d = tp_to_dev(tp);
2063 int ret;
2064
2065 pm_runtime_get_noresume(d);
2066
2067 if (!pm_runtime_active(d)) {
2068 ret = -EOPNOTSUPP;
2069 goto out;
2070 }
2071
2072 /* Get Supported EEE */
2073 ret = rtl_get_eee_supp(tp);
2074 if (ret < 0)
2075 goto out;
2076 data->supported = mmd_eee_cap_to_ethtool_sup_t(ret);
2077
2078 /* Get advertisement EEE */
2079 ret = rtl_get_eee_adv(tp);
2080 if (ret < 0)
2081 goto out;
2082 data->advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2083 data->eee_enabled = !!data->advertised;
2084
2085 /* Get LP advertisement EEE */
2086 ret = rtl_get_eee_lpadv(tp);
2087 if (ret < 0)
2088 goto out;
2089 data->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2090 data->eee_active = !!(data->advertised & data->lp_advertised);
2091out:
2092 pm_runtime_put_noidle(d);
2093 return ret < 0 ? ret : 0;
2094}
2095
2096static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
2097{
2098 struct rtl8169_private *tp = netdev_priv(dev);
2099 struct device *d = tp_to_dev(tp);
2100 int old_adv, adv = 0, cap, ret;
2101
2102 pm_runtime_get_noresume(d);
2103
2104 if (!dev->phydev || !pm_runtime_active(d)) {
2105 ret = -EOPNOTSUPP;
2106 goto out;
2107 }
2108
2109 if (dev->phydev->autoneg == AUTONEG_DISABLE ||
2110 dev->phydev->duplex != DUPLEX_FULL) {
2111 ret = -EPROTONOSUPPORT;
2112 goto out;
2113 }
2114
2115 /* Get Supported EEE */
2116 ret = rtl_get_eee_supp(tp);
2117 if (ret < 0)
2118 goto out;
2119 cap = ret;
2120
2121 ret = rtl_get_eee_adv(tp);
2122 if (ret < 0)
2123 goto out;
2124 old_adv = ret;
2125
2126 if (data->eee_enabled) {
2127 adv = !data->advertised ? cap :
2128 ethtool_adv_to_mmd_eee_adv_t(data->advertised) & cap;
2129 /* Mask prohibited EEE modes */
2130 adv &= ~dev->phydev->eee_broken_modes;
2131 }
2132
2133 if (old_adv != adv) {
2134 ret = rtl_set_eee_adv(tp, adv);
2135 if (ret < 0)
2136 goto out;
2137
2138 /* Restart autonegotiation so the new modes get sent to the
2139 * link partner.
2140 */
2141 ret = phy_restart_aneg(dev->phydev);
2142 }
2143
2144out:
2145 pm_runtime_put_noidle(d);
2146 return ret < 0 ? ret : 0;
2147}
2148
Jeff Garzik7282d492006-09-13 14:30:00 -04002149static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150 .get_drvinfo = rtl8169_get_drvinfo,
2151 .get_regs_len = rtl8169_get_regs_len,
2152 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002153 .get_coalesce = rtl_get_coalesce,
2154 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002155 .get_msglevel = rtl8169_get_msglevel,
2156 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002157 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002158 .get_wol = rtl8169_get_wol,
2159 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002160 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002161 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002162 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002163 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002164 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002165 .get_eee = rtl8169_get_eee,
2166 .set_eee = rtl8169_set_eee,
Heiner Kallweit45772432018-07-17 22:51:44 +02002167 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2168 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002169};
2170
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002171static void rtl_enable_eee(struct rtl8169_private *tp)
2172{
2173 int supported = rtl_get_eee_supp(tp);
2174
2175 if (supported > 0)
2176 rtl_set_eee_adv(tp, supported);
2177}
2178
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002179static void rtl8169_get_mac_version(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002180{
Francois Romieu0e485152007-02-20 00:00:26 +01002181 /*
2182 * The driver currently handles the 8168Bf and the 8168Be identically
2183 * but they can be identified more specifically through the test below
2184 * if needed:
2185 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002186 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002187 *
2188 * Same thing for the 8101Eb and the 8101Ec:
2189 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002190 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002191 */
Francois Romieu37441002011-06-17 22:58:54 +02002192 static const struct rtl_mac_info {
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002193 u16 mask;
2194 u16 val;
2195 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002196 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002197 /* 8168EP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002198 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 },
2199 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 },
2200 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002201
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002202 /* 8168H family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002203 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 },
2204 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002205
Hayes Wangc5583862012-07-02 17:23:22 +08002206 /* 8168G family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002207 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 },
2208 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 },
2209 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 },
2210 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 },
Hayes Wangc5583862012-07-02 17:23:22 +08002211
Hayes Wangc2218922011-09-06 16:55:18 +08002212 /* 8168F family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002213 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 },
2214 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 },
2215 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 },
Hayes Wangc2218922011-09-06 16:55:18 +08002216
hayeswang01dc7fe2011-03-21 01:50:28 +00002217 /* 8168E family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002218 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 },
2219 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 },
2220 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002221
Francois Romieu5b538df2008-07-20 16:22:45 +02002222 /* 8168D family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002223 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 },
2224 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002225
françois romieue6de30d2011-01-03 15:08:37 +00002226 /* 8168DP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002227 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 },
2228 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 },
2229 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002230
Francois Romieuef808d52008-06-29 13:10:54 +02002231 /* 8168C family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002232 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 },
2233 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 },
2234 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 },
2235 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 },
2236 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 },
2237 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 },
2238 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002239
2240 /* 8168B family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002241 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 },
2242 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 },
2243 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002244
2245 /* 8101 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002246 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 },
2247 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 },
2248 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 },
2249 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 },
2250 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 },
2251 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 },
2252 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 },
2253 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 },
2254 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 },
2255 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 },
2256 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 },
2257 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 },
2258 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 },
2259 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002260 /* FIXME: where did these entries come from ? -- FR */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002261 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 },
2262 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002263
2264 /* 8110 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002265 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 },
2266 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 },
2267 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 },
2268 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 },
2269 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002270
Jean Delvaref21b75e2009-05-26 20:54:48 -07002271 /* Catch-all */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002272 { 0x000, 0x000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002273 };
2274 const struct rtl_mac_info *p = mac_info;
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002275 u16 reg = RTL_R32(tp, TxConfig) >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002276
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002277 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002278 p++;
2279 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002280
2281 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002282 dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
Heiner Kallweit45f19962018-11-22 22:00:10 +01002283 } else if (!tp->supports_gmii) {
2284 if (tp->mac_version == RTL_GIGA_MAC_VER_42)
2285 tp->mac_version = RTL_GIGA_MAC_VER_43;
2286 else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
2287 tp->mac_version = RTL_GIGA_MAC_VER_47;
2288 else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
2289 tp->mac_version = RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002290 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002291}
2292
Francois Romieu867763c2007-08-17 18:21:58 +02002293struct phy_reg {
2294 u16 reg;
2295 u16 val;
2296};
2297
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002298static void __rtl_writephy_batch(struct rtl8169_private *tp,
2299 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002300{
2301 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002302 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002303 regs++;
2304 }
2305}
2306
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002307#define rtl_writephy_batch(tp, a) __rtl_writephy_batch(tp, a, ARRAY_SIZE(a))
2308
françois romieubca03d52011-01-03 15:07:31 +00002309#define PHY_READ 0x00000000
2310#define PHY_DATA_OR 0x10000000
2311#define PHY_DATA_AND 0x20000000
2312#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002313#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002314#define PHY_CLEAR_READCOUNT 0x70000000
2315#define PHY_WRITE 0x80000000
2316#define PHY_READCOUNT_EQ_SKIP 0x90000000
2317#define PHY_COMP_EQ_SKIPN 0xa0000000
2318#define PHY_COMP_NEQ_SKIPN 0xb0000000
2319#define PHY_WRITE_PREVIOUS 0xc0000000
2320#define PHY_SKIPN 0xd0000000
2321#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002322
Hayes Wang960aee62011-06-18 11:37:48 +02002323struct fw_info {
2324 u32 magic;
2325 char version[RTL_VER_SIZE];
2326 __le32 fw_start;
2327 __le32 fw_len;
2328 u8 chksum;
2329} __packed;
2330
Francois Romieu1c361ef2011-06-17 17:16:24 +02002331#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2332
2333static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002334{
Francois Romieub6ffd972011-06-17 17:00:05 +02002335 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002336 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002337 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
françois romieubca03d52011-01-03 15:07:31 +00002338
Francois Romieu1c361ef2011-06-17 17:16:24 +02002339 if (fw->size < FW_OPCODE_SIZE)
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002340 return false;
Hayes Wang960aee62011-06-18 11:37:48 +02002341
2342 if (!fw_info->magic) {
2343 size_t i, size, start;
2344 u8 checksum = 0;
2345
2346 if (fw->size < sizeof(*fw_info))
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002347 return false;
Hayes Wang960aee62011-06-18 11:37:48 +02002348
2349 for (i = 0; i < fw->size; i++)
2350 checksum += fw->data[i];
2351 if (checksum != 0)
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002352 return false;
Hayes Wang960aee62011-06-18 11:37:48 +02002353
2354 start = le32_to_cpu(fw_info->fw_start);
2355 if (start > fw->size)
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002356 return false;
Hayes Wang960aee62011-06-18 11:37:48 +02002357
2358 size = le32_to_cpu(fw_info->fw_len);
2359 if (size > (fw->size - start) / FW_OPCODE_SIZE)
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002360 return false;
Hayes Wang960aee62011-06-18 11:37:48 +02002361
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002362 strscpy(rtl_fw->version, fw_info->version, RTL_VER_SIZE);
Hayes Wang960aee62011-06-18 11:37:48 +02002363
2364 pa->code = (__le32 *)(fw->data + start);
2365 pa->size = size;
2366 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002367 if (fw->size % FW_OPCODE_SIZE)
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002368 return false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002369
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002370 strscpy(rtl_fw->version, tp->fw_name, RTL_VER_SIZE);
Francois Romieu1c361ef2011-06-17 17:16:24 +02002371
2372 pa->code = (__le32 *)fw->data;
2373 pa->size = fw->size / FW_OPCODE_SIZE;
2374 }
Francois Romieu1c361ef2011-06-17 17:16:24 +02002375
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002376 return true;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002377}
2378
Francois Romieufd112f22011-06-18 00:10:29 +02002379static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2380 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002381{
Francois Romieufd112f22011-06-18 00:10:29 +02002382 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002383 size_t index;
2384
Francois Romieu1c361ef2011-06-17 17:16:24 +02002385 for (index = 0; index < pa->size; index++) {
2386 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002387 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002388
hayeswang42b82dc2011-01-10 02:07:25 +00002389 switch(action & 0xf0000000) {
2390 case PHY_READ:
2391 case PHY_DATA_OR:
2392 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002393 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002394 case PHY_CLEAR_READCOUNT:
2395 case PHY_WRITE:
2396 case PHY_WRITE_PREVIOUS:
2397 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002398 break;
2399
hayeswang42b82dc2011-01-10 02:07:25 +00002400 case PHY_BJMPN:
2401 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002402 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002403 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002404 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002405 }
2406 break;
2407 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002408 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002409 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002410 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002411 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002412 }
2413 break;
2414 case PHY_COMP_EQ_SKIPN:
2415 case PHY_COMP_NEQ_SKIPN:
2416 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002417 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002418 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002419 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002420 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002421 }
2422 break;
2423
hayeswang42b82dc2011-01-10 02:07:25 +00002424 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002425 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002426 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002427 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002428 }
2429 }
Francois Romieufd112f22011-06-18 00:10:29 +02002430 rc = true;
2431out:
2432 return rc;
2433}
françois romieubca03d52011-01-03 15:07:31 +00002434
Francois Romieufd112f22011-06-18 00:10:29 +02002435static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2436{
2437 struct net_device *dev = tp->dev;
2438 int rc = -EINVAL;
2439
2440 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002441 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002442 goto out;
2443 }
2444
2445 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2446 rc = 0;
2447out:
2448 return rc;
2449}
2450
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002451static void rtl_fw_write_firmware(struct rtl8169_private *tp,
2452 struct rtl_fw *rtl_fw)
Francois Romieufd112f22011-06-18 00:10:29 +02002453{
2454 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002455 rtl_fw_write_t fw_write = rtl_fw->phy_write;
2456 rtl_fw_read_t fw_read = rtl_fw->phy_read;
2457 int predata = 0, count = 0;
Francois Romieufd112f22011-06-18 00:10:29 +02002458 size_t index;
2459
Francois Romieu1c361ef2011-06-17 17:16:24 +02002460 for (index = 0; index < pa->size; ) {
2461 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002462 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002463 u32 regno = (action & 0x0fff0000) >> 16;
2464
2465 if (!action)
2466 break;
françois romieubca03d52011-01-03 15:07:31 +00002467
2468 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002469 case PHY_READ:
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002470 predata = fw_read(tp, regno);
hayeswang42b82dc2011-01-10 02:07:25 +00002471 count++;
2472 index++;
françois romieubca03d52011-01-03 15:07:31 +00002473 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002474 case PHY_DATA_OR:
2475 predata |= data;
2476 index++;
2477 break;
2478 case PHY_DATA_AND:
2479 predata &= data;
2480 index++;
2481 break;
2482 case PHY_BJMPN:
2483 index -= regno;
2484 break;
hayeswangeee37862013-04-01 22:23:38 +00002485 case PHY_MDIO_CHG:
2486 if (data == 0) {
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002487 fw_write = rtl_fw->phy_write;
2488 fw_read = rtl_fw->phy_read;
hayeswangeee37862013-04-01 22:23:38 +00002489 } else if (data == 1) {
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002490 fw_write = rtl_fw->mac_mcu_write;
2491 fw_read = rtl_fw->mac_mcu_read;
hayeswangeee37862013-04-01 22:23:38 +00002492 }
2493
hayeswang42b82dc2011-01-10 02:07:25 +00002494 index++;
2495 break;
2496 case PHY_CLEAR_READCOUNT:
2497 count = 0;
2498 index++;
2499 break;
2500 case PHY_WRITE:
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002501 fw_write(tp, regno, data);
hayeswang42b82dc2011-01-10 02:07:25 +00002502 index++;
2503 break;
2504 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002505 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002506 break;
2507 case PHY_COMP_EQ_SKIPN:
2508 if (predata == data)
2509 index += regno;
2510 index++;
2511 break;
2512 case PHY_COMP_NEQ_SKIPN:
2513 if (predata != data)
2514 index += regno;
2515 index++;
2516 break;
2517 case PHY_WRITE_PREVIOUS:
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002518 fw_write(tp, regno, predata);
hayeswang42b82dc2011-01-10 02:07:25 +00002519 index++;
2520 break;
2521 case PHY_SKIPN:
2522 index += regno + 1;
2523 break;
2524 case PHY_DELAY_MS:
2525 mdelay(data);
2526 index++;
2527 break;
2528
françois romieubca03d52011-01-03 15:07:31 +00002529 default:
2530 BUG();
2531 }
2532 }
2533}
2534
françois romieuf1e02ed2011-01-13 13:07:53 +00002535static void rtl_release_firmware(struct rtl8169_private *tp)
2536{
Heiner Kallweit254764e2019-01-22 22:23:41 +01002537 if (tp->rtl_fw) {
Francois Romieub6ffd972011-06-17 17:00:05 +02002538 release_firmware(tp->rtl_fw->fw);
2539 kfree(tp->rtl_fw);
Heiner Kallweit254764e2019-01-22 22:23:41 +01002540 tp->rtl_fw = NULL;
Francois Romieub6ffd972011-06-17 17:00:05 +02002541 }
françois romieuf1e02ed2011-01-13 13:07:53 +00002542}
2543
François Romieu953a12c2011-04-24 17:38:48 +02002544static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002545{
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002546 /* TODO: release firmware if rtl_fw_write_firmware signals failure. */
Heiner Kallweit254764e2019-01-22 22:23:41 +01002547 if (tp->rtl_fw)
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002548 rtl_fw_write_firmware(tp, tp->rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002549}
2550
2551static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2552{
2553 if (rtl_readphy(tp, reg) != val)
2554 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2555 else
2556 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002557}
2558
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002559static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2560{
Heiner Kallweitf4528252019-05-04 17:13:09 +02002561 /* Adjust EEE LED frequency */
2562 if (tp->mac_version != RTL_GIGA_MAC_VER_38)
2563 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
2564
Heiner Kallweite719b3e2019-04-28 11:11:47 +02002565 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002566}
2567
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002568static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
2569{
2570 struct phy_device *phydev = tp->phydev;
2571
2572 phy_write(phydev, 0x1f, 0x0007);
2573 phy_write(phydev, 0x1e, 0x0020);
2574 phy_set_bits(phydev, 0x15, BIT(8));
2575
2576 phy_write(phydev, 0x1f, 0x0005);
2577 phy_write(phydev, 0x05, 0x8b85);
2578 phy_set_bits(phydev, 0x06, BIT(13));
2579
2580 phy_write(phydev, 0x1f, 0x0000);
2581}
2582
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002583static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
2584{
2585 phy_write(tp->phydev, 0x1f, 0x0a43);
2586 phy_set_bits(tp->phydev, 0x11, BIT(4));
2587 phy_write(tp->phydev, 0x1f, 0x0000);
2588}
2589
françois romieu4da19632011-01-03 15:07:55 +00002590static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002591{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002592 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002593 { 0x1f, 0x0001 },
2594 { 0x06, 0x006e },
2595 { 0x08, 0x0708 },
2596 { 0x15, 0x4000 },
2597 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002598
françois romieu0b9b5712009-08-10 19:44:56 +00002599 { 0x1f, 0x0001 },
2600 { 0x03, 0x00a1 },
2601 { 0x02, 0x0008 },
2602 { 0x01, 0x0120 },
2603 { 0x00, 0x1000 },
2604 { 0x04, 0x0800 },
2605 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002606
françois romieu0b9b5712009-08-10 19:44:56 +00002607 { 0x03, 0xff41 },
2608 { 0x02, 0xdf60 },
2609 { 0x01, 0x0140 },
2610 { 0x00, 0x0077 },
2611 { 0x04, 0x7800 },
2612 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002613
françois romieu0b9b5712009-08-10 19:44:56 +00002614 { 0x03, 0x802f },
2615 { 0x02, 0x4f02 },
2616 { 0x01, 0x0409 },
2617 { 0x00, 0xf0f9 },
2618 { 0x04, 0x9800 },
2619 { 0x04, 0x9000 },
2620
2621 { 0x03, 0xdf01 },
2622 { 0x02, 0xdf20 },
2623 { 0x01, 0xff95 },
2624 { 0x00, 0xba00 },
2625 { 0x04, 0xa800 },
2626 { 0x04, 0xa000 },
2627
2628 { 0x03, 0xff41 },
2629 { 0x02, 0xdf20 },
2630 { 0x01, 0x0140 },
2631 { 0x00, 0x00bb },
2632 { 0x04, 0xb800 },
2633 { 0x04, 0xb000 },
2634
2635 { 0x03, 0xdf41 },
2636 { 0x02, 0xdc60 },
2637 { 0x01, 0x6340 },
2638 { 0x00, 0x007d },
2639 { 0x04, 0xd800 },
2640 { 0x04, 0xd000 },
2641
2642 { 0x03, 0xdf01 },
2643 { 0x02, 0xdf20 },
2644 { 0x01, 0x100a },
2645 { 0x00, 0xa0ff },
2646 { 0x04, 0xf800 },
2647 { 0x04, 0xf000 },
2648
2649 { 0x1f, 0x0000 },
2650 { 0x0b, 0x0000 },
2651 { 0x00, 0x9200 }
2652 };
2653
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002654 rtl_writephy_batch(tp, phy_reg_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002655}
2656
françois romieu4da19632011-01-03 15:07:55 +00002657static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002658{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002659 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002660 { 0x1f, 0x0002 },
2661 { 0x01, 0x90d0 },
2662 { 0x1f, 0x0000 }
2663 };
2664
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002665 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002666}
2667
françois romieu4da19632011-01-03 15:07:55 +00002668static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002669{
2670 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002671
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002672 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2673 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002674 return;
2675
françois romieu4da19632011-01-03 15:07:55 +00002676 rtl_writephy(tp, 0x1f, 0x0001);
2677 rtl_writephy(tp, 0x10, 0xf01b);
2678 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002679}
2680
françois romieu4da19632011-01-03 15:07:55 +00002681static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002682{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002683 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002684 { 0x1f, 0x0001 },
2685 { 0x04, 0x0000 },
2686 { 0x03, 0x00a1 },
2687 { 0x02, 0x0008 },
2688 { 0x01, 0x0120 },
2689 { 0x00, 0x1000 },
2690 { 0x04, 0x0800 },
2691 { 0x04, 0x9000 },
2692 { 0x03, 0x802f },
2693 { 0x02, 0x4f02 },
2694 { 0x01, 0x0409 },
2695 { 0x00, 0xf099 },
2696 { 0x04, 0x9800 },
2697 { 0x04, 0xa000 },
2698 { 0x03, 0xdf01 },
2699 { 0x02, 0xdf20 },
2700 { 0x01, 0xff95 },
2701 { 0x00, 0xba00 },
2702 { 0x04, 0xa800 },
2703 { 0x04, 0xf000 },
2704 { 0x03, 0xdf01 },
2705 { 0x02, 0xdf20 },
2706 { 0x01, 0x101a },
2707 { 0x00, 0xa0ff },
2708 { 0x04, 0xf800 },
2709 { 0x04, 0x0000 },
2710 { 0x1f, 0x0000 },
2711
2712 { 0x1f, 0x0001 },
2713 { 0x10, 0xf41b },
2714 { 0x14, 0xfb54 },
2715 { 0x18, 0xf5c7 },
2716 { 0x1f, 0x0000 },
2717
2718 { 0x1f, 0x0001 },
2719 { 0x17, 0x0cc0 },
2720 { 0x1f, 0x0000 }
2721 };
2722
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002723 rtl_writephy_batch(tp, phy_reg_init);
françois romieu2e9558562009-08-10 19:44:19 +00002724
françois romieu4da19632011-01-03 15:07:55 +00002725 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002726}
2727
françois romieu4da19632011-01-03 15:07:55 +00002728static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002729{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002730 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002731 { 0x1f, 0x0001 },
2732 { 0x04, 0x0000 },
2733 { 0x03, 0x00a1 },
2734 { 0x02, 0x0008 },
2735 { 0x01, 0x0120 },
2736 { 0x00, 0x1000 },
2737 { 0x04, 0x0800 },
2738 { 0x04, 0x9000 },
2739 { 0x03, 0x802f },
2740 { 0x02, 0x4f02 },
2741 { 0x01, 0x0409 },
2742 { 0x00, 0xf099 },
2743 { 0x04, 0x9800 },
2744 { 0x04, 0xa000 },
2745 { 0x03, 0xdf01 },
2746 { 0x02, 0xdf20 },
2747 { 0x01, 0xff95 },
2748 { 0x00, 0xba00 },
2749 { 0x04, 0xa800 },
2750 { 0x04, 0xf000 },
2751 { 0x03, 0xdf01 },
2752 { 0x02, 0xdf20 },
2753 { 0x01, 0x101a },
2754 { 0x00, 0xa0ff },
2755 { 0x04, 0xf800 },
2756 { 0x04, 0x0000 },
2757 { 0x1f, 0x0000 },
2758
2759 { 0x1f, 0x0001 },
2760 { 0x0b, 0x8480 },
2761 { 0x1f, 0x0000 },
2762
2763 { 0x1f, 0x0001 },
2764 { 0x18, 0x67c7 },
2765 { 0x04, 0x2000 },
2766 { 0x03, 0x002f },
2767 { 0x02, 0x4360 },
2768 { 0x01, 0x0109 },
2769 { 0x00, 0x3022 },
2770 { 0x04, 0x2800 },
2771 { 0x1f, 0x0000 },
2772
2773 { 0x1f, 0x0001 },
2774 { 0x17, 0x0cc0 },
2775 { 0x1f, 0x0000 }
2776 };
2777
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002778 rtl_writephy_batch(tp, phy_reg_init);
françois romieu8c7006a2009-08-10 19:43:29 +00002779}
2780
françois romieu4da19632011-01-03 15:07:55 +00002781static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002782{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002783 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002784 { 0x10, 0xf41b },
2785 { 0x1f, 0x0000 }
2786 };
2787
françois romieu4da19632011-01-03 15:07:55 +00002788 rtl_writephy(tp, 0x1f, 0x0001);
2789 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002790
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002791 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002792}
2793
françois romieu4da19632011-01-03 15:07:55 +00002794static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002795{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002796 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002797 { 0x1f, 0x0001 },
2798 { 0x10, 0xf41b },
2799 { 0x1f, 0x0000 }
2800 };
2801
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002802 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002803}
2804
françois romieu4da19632011-01-03 15:07:55 +00002805static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002806{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002807 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002808 { 0x1f, 0x0000 },
2809 { 0x1d, 0x0f00 },
2810 { 0x1f, 0x0002 },
2811 { 0x0c, 0x1ec8 },
2812 { 0x1f, 0x0000 }
2813 };
2814
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002815 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu867763c2007-08-17 18:21:58 +02002816}
2817
françois romieu4da19632011-01-03 15:07:55 +00002818static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002819{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002820 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002821 { 0x1f, 0x0001 },
2822 { 0x1d, 0x3d98 },
2823 { 0x1f, 0x0000 }
2824 };
2825
françois romieu4da19632011-01-03 15:07:55 +00002826 rtl_writephy(tp, 0x1f, 0x0000);
2827 rtl_patchphy(tp, 0x14, 1 << 5);
2828 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002829
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002830 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuef3386f2008-06-29 12:24:30 +02002831}
2832
françois romieu4da19632011-01-03 15:07:55 +00002833static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002834{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002835 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002836 { 0x1f, 0x0001 },
2837 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002838 { 0x1f, 0x0002 },
2839 { 0x00, 0x88d4 },
2840 { 0x01, 0x82b1 },
2841 { 0x03, 0x7002 },
2842 { 0x08, 0x9e30 },
2843 { 0x09, 0x01f0 },
2844 { 0x0a, 0x5500 },
2845 { 0x0c, 0x00c8 },
2846 { 0x1f, 0x0003 },
2847 { 0x12, 0xc096 },
2848 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002849 { 0x1f, 0x0000 },
2850 { 0x1f, 0x0000 },
2851 { 0x09, 0x2000 },
2852 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002853 };
2854
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002855 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002856
françois romieu4da19632011-01-03 15:07:55 +00002857 rtl_patchphy(tp, 0x14, 1 << 5);
2858 rtl_patchphy(tp, 0x0d, 1 << 5);
2859 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002860}
2861
françois romieu4da19632011-01-03 15:07:55 +00002862static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002863{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002864 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002865 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002866 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002867 { 0x03, 0x802f },
2868 { 0x02, 0x4f02 },
2869 { 0x01, 0x0409 },
2870 { 0x00, 0xf099 },
2871 { 0x04, 0x9800 },
2872 { 0x04, 0x9000 },
2873 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002874 { 0x1f, 0x0002 },
2875 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002876 { 0x06, 0x0761 },
2877 { 0x1f, 0x0003 },
2878 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002879 { 0x1f, 0x0000 }
2880 };
2881
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002882 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002883
françois romieu4da19632011-01-03 15:07:55 +00002884 rtl_patchphy(tp, 0x16, 1 << 0);
2885 rtl_patchphy(tp, 0x14, 1 << 5);
2886 rtl_patchphy(tp, 0x0d, 1 << 5);
2887 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002888}
2889
françois romieu4da19632011-01-03 15:07:55 +00002890static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002891{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002892 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002893 { 0x1f, 0x0001 },
2894 { 0x12, 0x2300 },
2895 { 0x1d, 0x3d98 },
2896 { 0x1f, 0x0002 },
2897 { 0x0c, 0x7eb8 },
2898 { 0x06, 0x5461 },
2899 { 0x1f, 0x0003 },
2900 { 0x16, 0x0f0a },
2901 { 0x1f, 0x0000 }
2902 };
2903
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002904 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu197ff762008-06-28 13:16:02 +02002905
françois romieu4da19632011-01-03 15:07:55 +00002906 rtl_patchphy(tp, 0x16, 1 << 0);
2907 rtl_patchphy(tp, 0x14, 1 << 5);
2908 rtl_patchphy(tp, 0x0d, 1 << 5);
2909 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002910}
2911
françois romieu4da19632011-01-03 15:07:55 +00002912static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002913{
françois romieu4da19632011-01-03 15:07:55 +00002914 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002915}
2916
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002917static const struct phy_reg rtl8168d_1_phy_reg_init_0[] = {
2918 /* Channel Estimation */
2919 { 0x1f, 0x0001 },
2920 { 0x06, 0x4064 },
2921 { 0x07, 0x2863 },
2922 { 0x08, 0x059c },
2923 { 0x09, 0x26b4 },
2924 { 0x0a, 0x6a19 },
2925 { 0x0b, 0xdcc8 },
2926 { 0x10, 0xf06d },
2927 { 0x14, 0x7f68 },
2928 { 0x18, 0x7fd9 },
2929 { 0x1c, 0xf0ff },
2930 { 0x1d, 0x3d9c },
2931 { 0x1f, 0x0003 },
2932 { 0x12, 0xf49f },
2933 { 0x13, 0x070b },
2934 { 0x1a, 0x05ad },
2935 { 0x14, 0x94c0 },
2936
2937 /*
2938 * Tx Error Issue
2939 * Enhance line driver power
2940 */
2941 { 0x1f, 0x0002 },
2942 { 0x06, 0x5561 },
2943 { 0x1f, 0x0005 },
2944 { 0x05, 0x8332 },
2945 { 0x06, 0x5561 },
2946
2947 /*
2948 * Can not link to 1Gbps with bad cable
2949 * Decrease SNR threshold form 21.07dB to 19.04dB
2950 */
2951 { 0x1f, 0x0001 },
2952 { 0x17, 0x0cc0 },
2953
2954 { 0x1f, 0x0000 },
2955 { 0x0d, 0xf880 }
2956};
2957
2958static const struct phy_reg rtl8168d_1_phy_reg_init_1[] = {
2959 { 0x1f, 0x0002 },
2960 { 0x05, 0x669a },
2961 { 0x1f, 0x0005 },
2962 { 0x05, 0x8330 },
2963 { 0x06, 0x669a },
2964 { 0x1f, 0x0002 }
2965};
2966
françois romieubca03d52011-01-03 15:07:31 +00002967static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002968{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002969 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
Francois Romieu5b538df2008-07-20 16:22:45 +02002970
françois romieubca03d52011-01-03 15:07:31 +00002971 /*
2972 * Rx Error Issue
2973 * Fine Tune Switching regulator parameter
2974 */
françois romieu4da19632011-01-03 15:07:55 +00002975 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002976 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2977 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002978
Francois Romieufdf6fc02012-07-06 22:40:38 +02002979 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002980 int val;
2981
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002982 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002983
françois romieu4da19632011-01-03 15:07:55 +00002984 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002985
2986 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002987 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002988 0x0065, 0x0066, 0x0067, 0x0068,
2989 0x0069, 0x006a, 0x006b, 0x006c
2990 };
2991 int i;
2992
françois romieu4da19632011-01-03 15:07:55 +00002993 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002994
2995 val &= 0xff00;
2996 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002997 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002998 }
2999 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003000 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003001 { 0x1f, 0x0002 },
3002 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003003 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003004 { 0x05, 0x8330 },
3005 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003006 };
3007
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003008 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02003009 }
3010
françois romieubca03d52011-01-03 15:07:31 +00003011 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00003012 rtl_writephy(tp, 0x1f, 0x0002);
3013 rtl_patchphy(tp, 0x0d, 0x0300);
3014 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00003015
françois romieubca03d52011-01-03 15:07:31 +00003016 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003017 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003018 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3019 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003020
françois romieu4da19632011-01-03 15:07:55 +00003021 rtl_writephy(tp, 0x1f, 0x0005);
3022 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003023
3024 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00003025
françois romieu4da19632011-01-03 15:07:55 +00003026 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003027}
3028
françois romieubca03d52011-01-03 15:07:31 +00003029static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003030{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02003031 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
françois romieudaf9df62009-10-07 12:44:20 +00003032
Francois Romieufdf6fc02012-07-06 22:40:38 +02003033 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00003034 int val;
3035
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02003036 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00003037
françois romieu4da19632011-01-03 15:07:55 +00003038 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003039 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003040 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003041 0x0065, 0x0066, 0x0067, 0x0068,
3042 0x0069, 0x006a, 0x006b, 0x006c
3043 };
3044 int i;
3045
françois romieu4da19632011-01-03 15:07:55 +00003046 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003047
3048 val &= 0xff00;
3049 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003050 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003051 }
3052 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003053 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003054 { 0x1f, 0x0002 },
3055 { 0x05, 0x2642 },
3056 { 0x1f, 0x0005 },
3057 { 0x05, 0x8330 },
3058 { 0x06, 0x2642 }
3059 };
3060
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003061 rtl_writephy_batch(tp, phy_reg_init);
françois romieudaf9df62009-10-07 12:44:20 +00003062 }
3063
françois romieubca03d52011-01-03 15:07:31 +00003064 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003065 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003066 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3067 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003068
françois romieubca03d52011-01-03 15:07:31 +00003069 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003070 rtl_writephy(tp, 0x1f, 0x0002);
3071 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003072
françois romieu4da19632011-01-03 15:07:55 +00003073 rtl_writephy(tp, 0x1f, 0x0005);
3074 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003075
3076 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003077
françois romieu4da19632011-01-03 15:07:55 +00003078 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003079}
3080
françois romieu4da19632011-01-03 15:07:55 +00003081static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003082{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003083 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003084 { 0x1f, 0x0002 },
3085 { 0x10, 0x0008 },
3086 { 0x0d, 0x006c },
3087
3088 { 0x1f, 0x0000 },
3089 { 0x0d, 0xf880 },
3090
3091 { 0x1f, 0x0001 },
3092 { 0x17, 0x0cc0 },
3093
3094 { 0x1f, 0x0001 },
3095 { 0x0b, 0xa4d8 },
3096 { 0x09, 0x281c },
3097 { 0x07, 0x2883 },
3098 { 0x0a, 0x6b35 },
3099 { 0x1d, 0x3da4 },
3100 { 0x1c, 0xeffd },
3101 { 0x14, 0x7f52 },
3102 { 0x18, 0x7fc6 },
3103 { 0x08, 0x0601 },
3104 { 0x06, 0x4063 },
3105 { 0x10, 0xf074 },
3106 { 0x1f, 0x0003 },
3107 { 0x13, 0x0789 },
3108 { 0x12, 0xf4bd },
3109 { 0x1a, 0x04fd },
3110 { 0x14, 0x84b0 },
3111 { 0x1f, 0x0000 },
3112 { 0x00, 0x9200 },
3113
3114 { 0x1f, 0x0005 },
3115 { 0x01, 0x0340 },
3116 { 0x1f, 0x0001 },
3117 { 0x04, 0x4000 },
3118 { 0x03, 0x1d21 },
3119 { 0x02, 0x0c32 },
3120 { 0x01, 0x0200 },
3121 { 0x00, 0x5554 },
3122 { 0x04, 0x4800 },
3123 { 0x04, 0x4000 },
3124 { 0x04, 0xf000 },
3125 { 0x03, 0xdf01 },
3126 { 0x02, 0xdf20 },
3127 { 0x01, 0x101a },
3128 { 0x00, 0xa0ff },
3129 { 0x04, 0xf800 },
3130 { 0x04, 0xf000 },
3131 { 0x1f, 0x0000 },
3132
3133 { 0x1f, 0x0007 },
3134 { 0x1e, 0x0023 },
3135 { 0x16, 0x0000 },
3136 { 0x1f, 0x0000 }
3137 };
3138
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003139 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02003140}
3141
françois romieue6de30d2011-01-03 15:08:37 +00003142static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3143{
3144 static const struct phy_reg phy_reg_init[] = {
3145 { 0x1f, 0x0001 },
3146 { 0x17, 0x0cc0 },
3147
3148 { 0x1f, 0x0007 },
3149 { 0x1e, 0x002d },
3150 { 0x18, 0x0040 },
3151 { 0x1f, 0x0000 }
3152 };
3153
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003154 rtl_writephy_batch(tp, phy_reg_init);
françois romieue6de30d2011-01-03 15:08:37 +00003155 rtl_patchphy(tp, 0x0d, 1 << 5);
3156}
3157
Hayes Wang70090422011-07-06 15:58:06 +08003158static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003159{
3160 static const struct phy_reg phy_reg_init[] = {
3161 /* Enable Delay cap */
3162 { 0x1f, 0x0005 },
3163 { 0x05, 0x8b80 },
3164 { 0x06, 0xc896 },
3165 { 0x1f, 0x0000 },
3166
3167 /* Channel estimation fine tune */
3168 { 0x1f, 0x0001 },
3169 { 0x0b, 0x6c20 },
3170 { 0x07, 0x2872 },
3171 { 0x1c, 0xefff },
3172 { 0x1f, 0x0003 },
3173 { 0x14, 0x6420 },
3174 { 0x1f, 0x0000 },
3175
3176 /* Update PFM & 10M TX idle timer */
3177 { 0x1f, 0x0007 },
3178 { 0x1e, 0x002f },
3179 { 0x15, 0x1919 },
3180 { 0x1f, 0x0000 },
3181
3182 { 0x1f, 0x0007 },
3183 { 0x1e, 0x00ac },
3184 { 0x18, 0x0006 },
3185 { 0x1f, 0x0000 }
3186 };
3187
Francois Romieu15ecd032011-04-27 13:52:22 -07003188 rtl_apply_firmware(tp);
3189
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003190 rtl_writephy_batch(tp, phy_reg_init);
hayeswang01dc7fe2011-03-21 01:50:28 +00003191
3192 /* DCO enable for 10M IDLE Power */
3193 rtl_writephy(tp, 0x1f, 0x0007);
3194 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003195 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003196 rtl_writephy(tp, 0x1f, 0x0000);
3197
3198 /* For impedance matching */
3199 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003200 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003201 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003202
3203 /* PHY auto speed down */
3204 rtl_writephy(tp, 0x1f, 0x0007);
3205 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003206 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003207 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003208 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003209
3210 rtl_writephy(tp, 0x1f, 0x0005);
3211 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003212 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003213 rtl_writephy(tp, 0x1f, 0x0000);
3214
3215 rtl_writephy(tp, 0x1f, 0x0005);
3216 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003217 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003218 rtl_writephy(tp, 0x1f, 0x0007);
3219 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003220 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003221 rtl_writephy(tp, 0x1f, 0x0006);
3222 rtl_writephy(tp, 0x00, 0x5a00);
3223 rtl_writephy(tp, 0x1f, 0x0000);
3224 rtl_writephy(tp, 0x0d, 0x0007);
3225 rtl_writephy(tp, 0x0e, 0x003c);
3226 rtl_writephy(tp, 0x0d, 0x4007);
3227 rtl_writephy(tp, 0x0e, 0x0000);
3228 rtl_writephy(tp, 0x0d, 0x0000);
3229}
3230
françois romieu9ecb9aa2012-12-07 11:20:21 +00003231static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3232{
3233 const u16 w[] = {
3234 addr[0] | (addr[1] << 8),
3235 addr[2] | (addr[3] << 8),
3236 addr[4] | (addr[5] << 8)
3237 };
françois romieu9ecb9aa2012-12-07 11:20:21 +00003238
Heiner Kallweit3aa4c492019-05-02 20:46:52 +02003239 rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
3240 rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
3241 rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
3242 rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
françois romieu9ecb9aa2012-12-07 11:20:21 +00003243}
3244
Hayes Wang70090422011-07-06 15:58:06 +08003245static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3246{
3247 static const struct phy_reg phy_reg_init[] = {
3248 /* Enable Delay cap */
3249 { 0x1f, 0x0004 },
3250 { 0x1f, 0x0007 },
3251 { 0x1e, 0x00ac },
3252 { 0x18, 0x0006 },
3253 { 0x1f, 0x0002 },
3254 { 0x1f, 0x0000 },
3255 { 0x1f, 0x0000 },
3256
3257 /* Channel estimation fine tune */
3258 { 0x1f, 0x0003 },
3259 { 0x09, 0xa20f },
3260 { 0x1f, 0x0000 },
3261 { 0x1f, 0x0000 },
3262
3263 /* Green Setting */
3264 { 0x1f, 0x0005 },
3265 { 0x05, 0x8b5b },
3266 { 0x06, 0x9222 },
3267 { 0x05, 0x8b6d },
3268 { 0x06, 0x8000 },
3269 { 0x05, 0x8b76 },
3270 { 0x06, 0x8000 },
3271 { 0x1f, 0x0000 }
3272 };
3273
3274 rtl_apply_firmware(tp);
3275
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003276 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang70090422011-07-06 15:58:06 +08003277
3278 /* For 4-corner performance improve */
3279 rtl_writephy(tp, 0x1f, 0x0005);
3280 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003281 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003282 rtl_writephy(tp, 0x1f, 0x0000);
3283
3284 /* PHY auto speed down */
3285 rtl_writephy(tp, 0x1f, 0x0004);
3286 rtl_writephy(tp, 0x1f, 0x0007);
3287 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003288 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003289 rtl_writephy(tp, 0x1f, 0x0002);
3290 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003291 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003292
3293 /* improve 10M EEE waveform */
3294 rtl_writephy(tp, 0x1f, 0x0005);
3295 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003296 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003297 rtl_writephy(tp, 0x1f, 0x0000);
3298
3299 /* Improve 2-pair detection performance */
3300 rtl_writephy(tp, 0x1f, 0x0005);
3301 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003302 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003303 rtl_writephy(tp, 0x1f, 0x0000);
3304
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003305 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003306 rtl_enable_eee(tp);
Hayes Wang70090422011-07-06 15:58:06 +08003307
3308 /* Green feature */
3309 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003310 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3311 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003312 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003313 rtl_writephy(tp, 0x1f, 0x0005);
3314 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3315 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003316
françois romieu9ecb9aa2012-12-07 11:20:21 +00003317 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3318 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003319}
3320
Hayes Wang5f886e02012-03-30 14:33:03 +08003321static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3322{
3323 /* For 4-corner performance improve */
3324 rtl_writephy(tp, 0x1f, 0x0005);
3325 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003326 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003327 rtl_writephy(tp, 0x1f, 0x0000);
3328
3329 /* PHY auto speed down */
3330 rtl_writephy(tp, 0x1f, 0x0007);
3331 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003332 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003333 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003334 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003335
3336 /* Improve 10M EEE waveform */
3337 rtl_writephy(tp, 0x1f, 0x0005);
3338 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003339 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003340 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003341
3342 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003343 rtl_enable_eee(tp);
Hayes Wang5f886e02012-03-30 14:33:03 +08003344}
3345
Hayes Wangc2218922011-09-06 16:55:18 +08003346static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3347{
3348 static const struct phy_reg phy_reg_init[] = {
3349 /* Channel estimation fine tune */
3350 { 0x1f, 0x0003 },
3351 { 0x09, 0xa20f },
3352 { 0x1f, 0x0000 },
3353
3354 /* Modify green table for giga & fnet */
3355 { 0x1f, 0x0005 },
3356 { 0x05, 0x8b55 },
3357 { 0x06, 0x0000 },
3358 { 0x05, 0x8b5e },
3359 { 0x06, 0x0000 },
3360 { 0x05, 0x8b67 },
3361 { 0x06, 0x0000 },
3362 { 0x05, 0x8b70 },
3363 { 0x06, 0x0000 },
3364 { 0x1f, 0x0000 },
3365 { 0x1f, 0x0007 },
3366 { 0x1e, 0x0078 },
3367 { 0x17, 0x0000 },
3368 { 0x19, 0x00fb },
3369 { 0x1f, 0x0000 },
3370
3371 /* Modify green table for 10M */
3372 { 0x1f, 0x0005 },
3373 { 0x05, 0x8b79 },
3374 { 0x06, 0xaa00 },
3375 { 0x1f, 0x0000 },
3376
3377 /* Disable hiimpedance detection (RTCT) */
3378 { 0x1f, 0x0003 },
3379 { 0x01, 0x328a },
3380 { 0x1f, 0x0000 }
3381 };
3382
3383 rtl_apply_firmware(tp);
3384
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003385 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangc2218922011-09-06 16:55:18 +08003386
Hayes Wang5f886e02012-03-30 14:33:03 +08003387 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003388
3389 /* Improve 2-pair detection performance */
3390 rtl_writephy(tp, 0x1f, 0x0005);
3391 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003392 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003393 rtl_writephy(tp, 0x1f, 0x0000);
3394}
3395
3396static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3397{
3398 rtl_apply_firmware(tp);
3399
Hayes Wang5f886e02012-03-30 14:33:03 +08003400 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003401}
3402
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003403static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3404{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003405 static const struct phy_reg phy_reg_init[] = {
3406 /* Channel estimation fine tune */
3407 { 0x1f, 0x0003 },
3408 { 0x09, 0xa20f },
3409 { 0x1f, 0x0000 },
3410
3411 /* Modify green table for giga & fnet */
3412 { 0x1f, 0x0005 },
3413 { 0x05, 0x8b55 },
3414 { 0x06, 0x0000 },
3415 { 0x05, 0x8b5e },
3416 { 0x06, 0x0000 },
3417 { 0x05, 0x8b67 },
3418 { 0x06, 0x0000 },
3419 { 0x05, 0x8b70 },
3420 { 0x06, 0x0000 },
3421 { 0x1f, 0x0000 },
3422 { 0x1f, 0x0007 },
3423 { 0x1e, 0x0078 },
3424 { 0x17, 0x0000 },
3425 { 0x19, 0x00aa },
3426 { 0x1f, 0x0000 },
3427
3428 /* Modify green table for 10M */
3429 { 0x1f, 0x0005 },
3430 { 0x05, 0x8b79 },
3431 { 0x06, 0xaa00 },
3432 { 0x1f, 0x0000 },
3433
3434 /* Disable hiimpedance detection (RTCT) */
3435 { 0x1f, 0x0003 },
3436 { 0x01, 0x328a },
3437 { 0x1f, 0x0000 }
3438 };
3439
3440
3441 rtl_apply_firmware(tp);
3442
3443 rtl8168f_hw_phy_config(tp);
3444
3445 /* Improve 2-pair detection performance */
3446 rtl_writephy(tp, 0x1f, 0x0005);
3447 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003448 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003449 rtl_writephy(tp, 0x1f, 0x0000);
3450
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003451 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003452
3453 /* Modify green table for giga */
3454 rtl_writephy(tp, 0x1f, 0x0005);
3455 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003456 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003457 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003458 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003459 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003460 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003461 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003462 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003463 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003464 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003465 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003466 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003467 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003468 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003469 rtl_writephy(tp, 0x1f, 0x0000);
3470
3471 /* uc same-seed solution */
3472 rtl_writephy(tp, 0x1f, 0x0005);
3473 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003474 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003475 rtl_writephy(tp, 0x1f, 0x0000);
3476
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003477 /* Green feature */
3478 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003479 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3480 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003481 rtl_writephy(tp, 0x1f, 0x0000);
3482}
3483
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003484static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
3485{
3486 phy_write(tp->phydev, 0x1f, 0x0a43);
3487 phy_clear_bits(tp->phydev, 0x10, BIT(2));
3488}
3489
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003490static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
3491{
3492 struct phy_device *phydev = tp->phydev;
3493
3494 phy_write(phydev, 0x1f, 0x0bcc);
3495 phy_clear_bits(phydev, 0x14, BIT(8));
3496
3497 phy_write(phydev, 0x1f, 0x0a44);
3498 phy_set_bits(phydev, 0x11, BIT(7) | BIT(6));
3499
3500 phy_write(phydev, 0x1f, 0x0a43);
3501 phy_write(phydev, 0x13, 0x8084);
3502 phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
3503 phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));
3504
3505 phy_write(phydev, 0x1f, 0x0000);
3506}
3507
Hayes Wangc5583862012-07-02 17:23:22 +08003508static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3509{
Hayes Wangc5583862012-07-02 17:23:22 +08003510 rtl_apply_firmware(tp);
3511
hayeswang41f44d12013-04-01 22:23:36 +00003512 rtl_writephy(tp, 0x1f, 0x0a46);
3513 if (rtl_readphy(tp, 0x10) & 0x0100) {
3514 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003515 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003516 } else {
3517 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003518 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003519 }
Hayes Wangc5583862012-07-02 17:23:22 +08003520
hayeswang41f44d12013-04-01 22:23:36 +00003521 rtl_writephy(tp, 0x1f, 0x0a46);
3522 if (rtl_readphy(tp, 0x13) & 0x0100) {
3523 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003524 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003525 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003526 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003527 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003528 }
Hayes Wangc5583862012-07-02 17:23:22 +08003529
hayeswang41f44d12013-04-01 22:23:36 +00003530 /* Enable PHY auto speed down */
3531 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003532 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003533
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003534 rtl8168g_phy_adjust_10m_aldps(tp);
hayeswangfe7524c2013-04-01 22:23:37 +00003535
hayeswang41f44d12013-04-01 22:23:36 +00003536 /* EEE auto-fallback function */
3537 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003538 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003539
hayeswang41f44d12013-04-01 22:23:36 +00003540 /* Enable UC LPF tune function */
3541 rtl_writephy(tp, 0x1f, 0x0a43);
3542 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003543 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003544
3545 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003546 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003547
hayeswangfe7524c2013-04-01 22:23:37 +00003548 /* Improve SWR Efficiency */
3549 rtl_writephy(tp, 0x1f, 0x0bcd);
3550 rtl_writephy(tp, 0x14, 0x5065);
3551 rtl_writephy(tp, 0x14, 0xd065);
3552 rtl_writephy(tp, 0x1f, 0x0bc8);
3553 rtl_writephy(tp, 0x11, 0x5655);
3554 rtl_writephy(tp, 0x1f, 0x0bcd);
3555 rtl_writephy(tp, 0x14, 0x1065);
3556 rtl_writephy(tp, 0x14, 0x9065);
3557 rtl_writephy(tp, 0x14, 0x1065);
3558
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003559 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003560 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003561 rtl_enable_eee(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08003562}
3563
hayeswang57538c42013-04-01 22:23:40 +00003564static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3565{
3566 rtl_apply_firmware(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003567 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003568 rtl_enable_eee(tp);
hayeswang57538c42013-04-01 22:23:40 +00003569}
3570
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003571static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3572{
3573 u16 dout_tapbin;
3574 u32 data;
3575
3576 rtl_apply_firmware(tp);
3577
3578 /* CHN EST parameters adjust - giga master */
3579 rtl_writephy(tp, 0x1f, 0x0a43);
3580 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003581 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003582 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003583 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003584 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003585 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003586 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003587 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003588 rtl_writephy(tp, 0x1f, 0x0000);
3589
3590 /* CHN EST parameters adjust - giga slave */
3591 rtl_writephy(tp, 0x1f, 0x0a43);
3592 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003593 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003594 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003595 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003596 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003597 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003598 rtl_writephy(tp, 0x1f, 0x0000);
3599
3600 /* CHN EST parameters adjust - fnet */
3601 rtl_writephy(tp, 0x1f, 0x0a43);
3602 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003603 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003604 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003605 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003606 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003607 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003608 rtl_writephy(tp, 0x1f, 0x0000);
3609
3610 /* enable R-tune & PGA-retune function */
3611 dout_tapbin = 0;
3612 rtl_writephy(tp, 0x1f, 0x0a46);
3613 data = rtl_readphy(tp, 0x13);
3614 data &= 3;
3615 data <<= 2;
3616 dout_tapbin |= data;
3617 data = rtl_readphy(tp, 0x12);
3618 data &= 0xc000;
3619 data >>= 14;
3620 dout_tapbin |= data;
3621 dout_tapbin = ~(dout_tapbin^0x08);
3622 dout_tapbin <<= 12;
3623 dout_tapbin &= 0xf000;
3624 rtl_writephy(tp, 0x1f, 0x0a43);
3625 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003626 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003627 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003628 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003629 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003630 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003631 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003632 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003633
3634 rtl_writephy(tp, 0x1f, 0x0a43);
3635 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003636 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003637 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003638 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003639 rtl_writephy(tp, 0x1f, 0x0000);
3640
3641 /* enable GPHY 10M */
3642 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003643 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003644 rtl_writephy(tp, 0x1f, 0x0000);
3645
3646 /* SAR ADC performance */
3647 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003648 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003649 rtl_writephy(tp, 0x1f, 0x0000);
3650
3651 rtl_writephy(tp, 0x1f, 0x0a43);
3652 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003653 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003654 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003655 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003656 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003657 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003658 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003659 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003660 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003661 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003662 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003663 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003664 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003665 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003666 rtl_writephy(tp, 0x1f, 0x0000);
3667
3668 /* disable phy pfm mode */
3669 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003670 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003671 rtl_writephy(tp, 0x1f, 0x0000);
3672
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003673 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003674 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003675 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003676}
3677
3678static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3679{
3680 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3681 u16 rlen;
3682 u32 data;
3683
3684 rtl_apply_firmware(tp);
3685
3686 /* CHIN EST parameter update */
3687 rtl_writephy(tp, 0x1f, 0x0a43);
3688 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003689 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003690 rtl_writephy(tp, 0x1f, 0x0000);
3691
3692 /* enable R-tune & PGA-retune function */
3693 rtl_writephy(tp, 0x1f, 0x0a43);
3694 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003695 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003696 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003697 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003698 rtl_writephy(tp, 0x1f, 0x0000);
3699
3700 /* enable GPHY 10M */
3701 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003702 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003703 rtl_writephy(tp, 0x1f, 0x0000);
3704
3705 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3706 data = r8168_mac_ocp_read(tp, 0xdd02);
3707 ioffset_p3 = ((data & 0x80)>>7);
3708 ioffset_p3 <<= 3;
3709
3710 data = r8168_mac_ocp_read(tp, 0xdd00);
3711 ioffset_p3 |= ((data & (0xe000))>>13);
3712 ioffset_p2 = ((data & (0x1e00))>>9);
3713 ioffset_p1 = ((data & (0x01e0))>>5);
3714 ioffset_p0 = ((data & 0x0010)>>4);
3715 ioffset_p0 <<= 3;
3716 ioffset_p0 |= (data & (0x07));
3717 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3718
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003719 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003720 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003721 rtl_writephy(tp, 0x1f, 0x0bcf);
3722 rtl_writephy(tp, 0x16, data);
3723 rtl_writephy(tp, 0x1f, 0x0000);
3724 }
3725
3726 /* Modify rlen (TX LPF corner frequency) level */
3727 rtl_writephy(tp, 0x1f, 0x0bcd);
3728 data = rtl_readphy(tp, 0x16);
3729 data &= 0x000f;
3730 rlen = 0;
3731 if (data > 3)
3732 rlen = data - 3;
3733 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3734 rtl_writephy(tp, 0x17, data);
3735 rtl_writephy(tp, 0x1f, 0x0bcd);
3736 rtl_writephy(tp, 0x1f, 0x0000);
3737
3738 /* disable phy pfm mode */
3739 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08003740 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003741 rtl_writephy(tp, 0x1f, 0x0000);
3742
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003743 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003744 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003745 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003746}
3747
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003748static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3749{
3750 /* Enable PHY auto speed down */
3751 rtl_writephy(tp, 0x1f, 0x0a44);
3752 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
3753 rtl_writephy(tp, 0x1f, 0x0000);
3754
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003755 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003756
3757 /* Enable EEE auto-fallback function */
3758 rtl_writephy(tp, 0x1f, 0x0a4b);
3759 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
3760 rtl_writephy(tp, 0x1f, 0x0000);
3761
3762 /* Enable UC LPF tune function */
3763 rtl_writephy(tp, 0x1f, 0x0a43);
3764 rtl_writephy(tp, 0x13, 0x8012);
3765 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3766 rtl_writephy(tp, 0x1f, 0x0000);
3767
3768 /* set rg_sel_sdm_rate */
3769 rtl_writephy(tp, 0x1f, 0x0c42);
3770 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3771 rtl_writephy(tp, 0x1f, 0x0000);
3772
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003773 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003774 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003775 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003776}
3777
3778static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3779{
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003780 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003781
3782 /* Enable UC LPF tune function */
3783 rtl_writephy(tp, 0x1f, 0x0a43);
3784 rtl_writephy(tp, 0x13, 0x8012);
3785 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3786 rtl_writephy(tp, 0x1f, 0x0000);
3787
3788 /* Set rg_sel_sdm_rate */
3789 rtl_writephy(tp, 0x1f, 0x0c42);
3790 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
3791 rtl_writephy(tp, 0x1f, 0x0000);
3792
3793 /* Channel estimation parameters */
3794 rtl_writephy(tp, 0x1f, 0x0a43);
3795 rtl_writephy(tp, 0x13, 0x80f3);
3796 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3797 rtl_writephy(tp, 0x13, 0x80f0);
3798 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3799 rtl_writephy(tp, 0x13, 0x80ef);
3800 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3801 rtl_writephy(tp, 0x13, 0x80f6);
3802 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3803 rtl_writephy(tp, 0x13, 0x80ec);
3804 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3805 rtl_writephy(tp, 0x13, 0x80ed);
3806 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3807 rtl_writephy(tp, 0x13, 0x80f2);
3808 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3809 rtl_writephy(tp, 0x13, 0x80f4);
3810 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3811 rtl_writephy(tp, 0x1f, 0x0a43);
3812 rtl_writephy(tp, 0x13, 0x8110);
3813 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3814 rtl_writephy(tp, 0x13, 0x810f);
3815 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3816 rtl_writephy(tp, 0x13, 0x8111);
3817 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3818 rtl_writephy(tp, 0x13, 0x8113);
3819 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3820 rtl_writephy(tp, 0x13, 0x8115);
3821 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3822 rtl_writephy(tp, 0x13, 0x810e);
3823 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3824 rtl_writephy(tp, 0x13, 0x810c);
3825 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3826 rtl_writephy(tp, 0x13, 0x810b);
3827 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3828 rtl_writephy(tp, 0x1f, 0x0a43);
3829 rtl_writephy(tp, 0x13, 0x80d1);
3830 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3831 rtl_writephy(tp, 0x13, 0x80cd);
3832 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3833 rtl_writephy(tp, 0x13, 0x80d3);
3834 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3835 rtl_writephy(tp, 0x13, 0x80d5);
3836 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3837 rtl_writephy(tp, 0x13, 0x80d7);
3838 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3839
3840 /* Force PWM-mode */
3841 rtl_writephy(tp, 0x1f, 0x0bcd);
3842 rtl_writephy(tp, 0x14, 0x5065);
3843 rtl_writephy(tp, 0x14, 0xd065);
3844 rtl_writephy(tp, 0x1f, 0x0bc8);
3845 rtl_writephy(tp, 0x12, 0x00ed);
3846 rtl_writephy(tp, 0x1f, 0x0bcd);
3847 rtl_writephy(tp, 0x14, 0x1065);
3848 rtl_writephy(tp, 0x14, 0x9065);
3849 rtl_writephy(tp, 0x14, 0x1065);
3850 rtl_writephy(tp, 0x1f, 0x0000);
3851
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003852 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003853 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003854 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003855}
3856
françois romieu4da19632011-01-03 15:07:55 +00003857static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003858{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003859 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003860 { 0x1f, 0x0003 },
3861 { 0x08, 0x441d },
3862 { 0x01, 0x9100 },
3863 { 0x1f, 0x0000 }
3864 };
3865
françois romieu4da19632011-01-03 15:07:55 +00003866 rtl_writephy(tp, 0x1f, 0x0000);
3867 rtl_patchphy(tp, 0x11, 1 << 12);
3868 rtl_patchphy(tp, 0x19, 1 << 13);
3869 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003870
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003871 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003872}
3873
Hayes Wang5a5e4442011-02-22 17:26:21 +08003874static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3875{
3876 static const struct phy_reg phy_reg_init[] = {
3877 { 0x1f, 0x0005 },
3878 { 0x1a, 0x0000 },
3879 { 0x1f, 0x0000 },
3880
3881 { 0x1f, 0x0004 },
3882 { 0x1c, 0x0000 },
3883 { 0x1f, 0x0000 },
3884
3885 { 0x1f, 0x0001 },
3886 { 0x15, 0x7701 },
3887 { 0x1f, 0x0000 }
3888 };
3889
3890 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003891 rtl_writephy(tp, 0x1f, 0x0000);
3892 rtl_writephy(tp, 0x18, 0x0310);
3893 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003894
François Romieu953a12c2011-04-24 17:38:48 +02003895 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003896
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003897 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003898}
3899
Hayes Wang7e18dca2012-03-30 14:33:02 +08003900static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3901{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003902 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003903 rtl_writephy(tp, 0x1f, 0x0000);
3904 rtl_writephy(tp, 0x18, 0x0310);
3905 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003906
3907 rtl_apply_firmware(tp);
3908
3909 /* EEE setting */
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003910 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003911 rtl_writephy(tp, 0x1f, 0x0004);
3912 rtl_writephy(tp, 0x10, 0x401f);
3913 rtl_writephy(tp, 0x19, 0x7030);
3914 rtl_writephy(tp, 0x1f, 0x0000);
3915}
3916
Hayes Wang5598bfe2012-07-02 17:23:21 +08003917static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3918{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003919 static const struct phy_reg phy_reg_init[] = {
3920 { 0x1f, 0x0004 },
3921 { 0x10, 0xc07f },
3922 { 0x19, 0x7030 },
3923 { 0x1f, 0x0000 }
3924 };
3925
3926 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003927 rtl_writephy(tp, 0x1f, 0x0000);
3928 rtl_writephy(tp, 0x18, 0x0310);
3929 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003930
3931 rtl_apply_firmware(tp);
3932
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003933 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003934 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003935
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003936 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003937}
3938
Francois Romieu5615d9f2007-08-17 17:50:46 +02003939static void rtl_hw_phy_config(struct net_device *dev)
3940{
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003941 static const rtl_generic_fct phy_configs[] = {
3942 /* PCI devices. */
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003943 [RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
3944 [RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
3945 [RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
3946 [RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
3947 [RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
3948 /* PCI-E devices. */
3949 [RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
3950 [RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
3951 [RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
3952 [RTL_GIGA_MAC_VER_10] = NULL,
3953 [RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
3954 [RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
3955 [RTL_GIGA_MAC_VER_13] = NULL,
3956 [RTL_GIGA_MAC_VER_14] = NULL,
3957 [RTL_GIGA_MAC_VER_15] = NULL,
3958 [RTL_GIGA_MAC_VER_16] = NULL,
3959 [RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
3960 [RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
3961 [RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
3962 [RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
3963 [RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
3964 [RTL_GIGA_MAC_VER_22] = rtl8168c_4_hw_phy_config,
3965 [RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
3966 [RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
3967 [RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
3968 [RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
3969 [RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
3970 [RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
3971 [RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
3972 [RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
3973 [RTL_GIGA_MAC_VER_31] = NULL,
3974 [RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
3975 [RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
3976 [RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
3977 [RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
3978 [RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
3979 [RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
3980 [RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
3981 [RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
3982 [RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
3983 [RTL_GIGA_MAC_VER_41] = NULL,
3984 [RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
3985 [RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
3986 [RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
3987 [RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
3988 [RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
3989 [RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
3990 [RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
3991 [RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
3992 [RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
3993 [RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
3994 };
Francois Romieu5615d9f2007-08-17 17:50:46 +02003995 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003996
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003997 if (phy_configs[tp->mac_version])
3998 phy_configs[tp->mac_version](tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003999}
4000
Francois Romieuda78dbf2012-01-26 14:18:23 +01004001static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4002{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004003 if (!test_and_set_bit(flag, tp->wk.flags))
4004 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004005}
4006
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004007static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004008{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004009 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004010
Marcus Sundberg773328942008-07-10 21:28:08 +02004011 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit7a67e112018-09-19 22:00:24 +02004012 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4013 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Heiner Kallweit49d17512018-06-28 20:36:15 +02004014 netif_dbg(tp, drv, dev,
4015 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004016 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004017 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004018
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004019 /* We may have called phy_speed_down before */
Heiner Kallweit703732f2019-01-19 22:07:05 +01004020 phy_speed_up(tp->phydev);
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02004021
Heiner Kallweit703732f2019-01-19 22:07:05 +01004022 genphy_soft_reset(tp->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004023}
4024
Francois Romieu773d2022007-01-31 23:47:43 +01004025static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4026{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004027 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004028
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004029 rtl_unlock_config_regs(tp);
françois romieu908ba2bf2010-04-26 11:42:58 +00004030
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004031 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4032 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00004033
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004034 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4035 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00004036
françois romieu9ecb9aa2012-12-07 11:20:21 +00004037 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4038 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004039
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004040 rtl_lock_config_regs(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004041
Francois Romieuda78dbf2012-01-26 14:18:23 +01004042 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004043}
4044
4045static int rtl_set_mac_address(struct net_device *dev, void *p)
4046{
4047 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004048 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004049 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004050
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004051 ret = eth_mac_addr(dev, p);
4052 if (ret)
4053 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004054
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004055 pm_runtime_get_noresume(d);
4056
4057 if (pm_runtime_active(d))
4058 rtl_rar_set(tp, dev->dev_addr);
4059
4060 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004061
4062 return 0;
4063}
4064
Heiner Kallweite3972862018-06-29 08:07:04 +02004065static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004066{
Heiner Kallweit703732f2019-01-19 22:07:05 +01004067 struct rtl8169_private *tp = netdev_priv(dev);
4068
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004069 if (!netif_running(dev))
4070 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004071
Heiner Kallweit703732f2019-01-19 22:07:05 +01004072 return phy_mii_ioctl(tp->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004073}
4074
David S. Miller1805b2f2011-10-24 18:18:09 -04004075static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4076{
David S. Miller1805b2f2011-10-24 18:18:09 -04004077 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004078 case RTL_GIGA_MAC_VER_25:
4079 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004080 case RTL_GIGA_MAC_VER_29:
4081 case RTL_GIGA_MAC_VER_30:
4082 case RTL_GIGA_MAC_VER_32:
4083 case RTL_GIGA_MAC_VER_33:
4084 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004085 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004086 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004087 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4088 break;
4089 default:
4090 break;
4091 }
4092}
4093
Heiner Kallweit25e94112019-05-29 20:52:03 +02004094static void rtl_pll_power_down(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004095{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004096 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004097 return;
4098
hayeswang01dc7fe2011-03-21 01:50:28 +00004099 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4100 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004101 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004102
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01004103 if (device_may_wakeup(tp_to_dev(tp))) {
4104 phy_speed_down(tp->phydev, false);
4105 rtl_wol_suspend_quirk(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004106 return;
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01004107 }
françois romieu065c27c2011-01-03 15:08:12 +00004108
françois romieu065c27c2011-01-03 15:08:12 +00004109 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004110 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004111 case RTL_GIGA_MAC_VER_37:
4112 case RTL_GIGA_MAC_VER_39:
4113 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004114 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004115 case RTL_GIGA_MAC_VER_45:
4116 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004117 case RTL_GIGA_MAC_VER_47:
4118 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004119 case RTL_GIGA_MAC_VER_50:
4120 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004121 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004122 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004123 case RTL_GIGA_MAC_VER_40:
4124 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004125 case RTL_GIGA_MAC_VER_49:
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004126 rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004127 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004128 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02004129 default:
4130 break;
françois romieu065c27c2011-01-03 15:08:12 +00004131 }
4132}
4133
Heiner Kallweit25e94112019-05-29 20:52:03 +02004134static void rtl_pll_power_up(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004135{
françois romieu065c27c2011-01-03 15:08:12 +00004136 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004137 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004138 case RTL_GIGA_MAC_VER_37:
4139 case RTL_GIGA_MAC_VER_39:
4140 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004141 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004142 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004143 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004144 case RTL_GIGA_MAC_VER_45:
4145 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004146 case RTL_GIGA_MAC_VER_47:
4147 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004148 case RTL_GIGA_MAC_VER_50:
4149 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004150 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004151 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004152 case RTL_GIGA_MAC_VER_40:
4153 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004154 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004155 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004156 rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
hayeswangbeb330a2013-04-01 22:23:39 +00004157 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02004158 default:
4159 break;
françois romieu065c27c2011-01-03 15:08:12 +00004160 }
4161
Heiner Kallweit703732f2019-01-19 22:07:05 +01004162 phy_resume(tp->phydev);
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004163 /* give MAC/PHY some time to resume */
4164 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004165}
4166
Hayes Wange542a222011-07-06 15:58:04 +08004167static void rtl_init_rxcfg(struct rtl8169_private *tp)
4168{
Hayes Wange542a222011-07-06 15:58:04 +08004169 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02004170 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004171 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004172 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004173 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004174 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
Maciej S. Szmigiero511cfd52018-10-11 16:02:10 +02004175 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
4176 case RTL_GIGA_MAC_VER_38:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004177 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004178 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004179 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004180 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004181 break;
Hayes Wange542a222011-07-06 15:58:04 +08004182 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004183 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004184 break;
4185 }
4186}
4187
Hayes Wang92fc43b2011-07-06 15:58:03 +08004188static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4189{
Timo Teräs9fba0812013-01-15 21:01:24 +00004190 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004191}
4192
Francois Romieud58d46b2011-05-03 16:38:29 +02004193static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4194{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004195 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4196 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004197 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004198}
4199
4200static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4201{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004202 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4203 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004204 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004205}
4206
4207static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4208{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004209 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004210}
4211
4212static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4213{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004214 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004215}
4216
4217static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4218{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004219 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4220 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4221 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004222 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004223}
4224
4225static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4226{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004227 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4228 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4229 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004230 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004231}
4232
4233static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4234{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004235 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004236 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004237}
4238
4239static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4240{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004241 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004242 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004243}
4244
4245static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4246{
Francois Romieud58d46b2011-05-03 16:38:29 +02004247 r8168b_0_hw_jumbo_enable(tp);
4248
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004249 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004250}
4251
4252static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4253{
Francois Romieud58d46b2011-05-03 16:38:29 +02004254 r8168b_0_hw_jumbo_disable(tp);
4255
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004256 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004257}
4258
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004259static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004260{
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004261 rtl_unlock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004262 switch (tp->mac_version) {
4263 case RTL_GIGA_MAC_VER_11:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004264 r8168b_0_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004265 break;
4266 case RTL_GIGA_MAC_VER_12:
4267 case RTL_GIGA_MAC_VER_17:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004268 r8168b_1_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004269 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004270 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
4271 r8168c_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004272 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004273 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
4274 r8168dp_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004275 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004276 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
4277 r8168e_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004278 break;
Francois Romieud58d46b2011-05-03 16:38:29 +02004279 default:
Francois Romieud58d46b2011-05-03 16:38:29 +02004280 break;
4281 }
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004282 rtl_lock_config_regs(tp);
4283}
4284
4285static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4286{
4287 rtl_unlock_config_regs(tp);
4288 switch (tp->mac_version) {
4289 case RTL_GIGA_MAC_VER_11:
4290 r8168b_0_hw_jumbo_disable(tp);
4291 break;
4292 case RTL_GIGA_MAC_VER_12:
4293 case RTL_GIGA_MAC_VER_17:
4294 r8168b_1_hw_jumbo_disable(tp);
4295 break;
4296 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
4297 r8168c_hw_jumbo_disable(tp);
4298 break;
4299 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
4300 r8168dp_hw_jumbo_disable(tp);
4301 break;
4302 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
4303 r8168e_hw_jumbo_disable(tp);
4304 break;
4305 default:
4306 break;
4307 }
4308 rtl_lock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004309}
4310
Francois Romieuffc46952012-07-06 14:19:23 +02004311DECLARE_RTL_COND(rtl_chipcmd_cond)
4312{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004313 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004314}
4315
Francois Romieu6f43adc2011-04-29 15:05:51 +02004316static void rtl_hw_reset(struct rtl8169_private *tp)
4317{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004318 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004319
Francois Romieuffc46952012-07-06 14:19:23 +02004320 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004321}
4322
Heiner Kallweit254764e2019-01-22 22:23:41 +01004323static void rtl_request_firmware(struct rtl8169_private *tp)
Francois Romieub6ffd972011-06-17 17:00:05 +02004324{
4325 struct rtl_fw *rtl_fw;
Francois Romieub6ffd972011-06-17 17:00:05 +02004326 int rc = -ENOMEM;
4327
Heiner Kallweit254764e2019-01-22 22:23:41 +01004328 /* firmware loaded already or no firmware available */
4329 if (tp->rtl_fw || !tp->fw_name)
4330 return;
Francois Romieub6ffd972011-06-17 17:00:05 +02004331
4332 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
4333 if (!rtl_fw)
4334 goto err_warn;
4335
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004336 rtl_fw->phy_write = rtl_writephy;
4337 rtl_fw->phy_read = rtl_readphy;
4338 rtl_fw->mac_mcu_write = mac_mcu_write;
4339 rtl_fw->mac_mcu_read = mac_mcu_read;
4340
Heiner Kallweit254764e2019-01-22 22:23:41 +01004341 rc = request_firmware(&rtl_fw->fw, tp->fw_name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02004342 if (rc < 0)
4343 goto err_free;
4344
Francois Romieufd112f22011-06-18 00:10:29 +02004345 rc = rtl_check_firmware(tp, rtl_fw);
4346 if (rc < 0)
4347 goto err_release_firmware;
4348
Francois Romieub6ffd972011-06-17 17:00:05 +02004349 tp->rtl_fw = rtl_fw;
Heiner Kallweit254764e2019-01-22 22:23:41 +01004350
Francois Romieub6ffd972011-06-17 17:00:05 +02004351 return;
4352
Francois Romieufd112f22011-06-18 00:10:29 +02004353err_release_firmware:
4354 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02004355err_free:
4356 kfree(rtl_fw);
4357err_warn:
4358 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
Heiner Kallweit254764e2019-01-22 22:23:41 +01004359 tp->fw_name, rc);
François Romieu953a12c2011-04-24 17:38:48 +02004360}
4361
Hayes Wang92fc43b2011-07-06 15:58:03 +08004362static void rtl_rx_close(struct rtl8169_private *tp)
4363{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004364 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004365}
4366
Francois Romieuffc46952012-07-06 14:19:23 +02004367DECLARE_RTL_COND(rtl_npq_cond)
4368{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004369 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004370}
4371
4372DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4373{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004374 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004375}
4376
françois romieue6de30d2011-01-03 15:08:37 +00004377static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004378{
4379 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004380 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004381
Hayes Wang92fc43b2011-07-06 15:58:03 +08004382 rtl_rx_close(tp);
4383
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004384 switch (tp->mac_version) {
4385 case RTL_GIGA_MAC_VER_27:
4386 case RTL_GIGA_MAC_VER_28:
4387 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004388 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004389 break;
4390 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4391 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004392 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004393 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004394 break;
4395 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004396 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004397 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004398 break;
françois romieue6de30d2011-01-03 15:08:37 +00004399 }
4400
Hayes Wang92fc43b2011-07-06 15:58:03 +08004401 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004402}
4403
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004404static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004405{
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004406 u32 val = TX_DMA_BURST << TxDMAShift |
4407 InterFrameGap << TxInterFrameGapShift;
4408
4409 if (tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
4410 tp->mac_version != RTL_GIGA_MAC_VER_39)
4411 val |= TXCFG_AUTO_FIFO;
4412
4413 RTL_W32(tp, TxConfig, val);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004414}
4415
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004416static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004417{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004418 /* Low hurts. Let's disable the filtering. */
4419 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004420}
4421
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004422static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004423{
4424 /*
4425 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4426 * register to be written before TxDescAddrLow to work.
4427 * Switching from MMIO to I/O access fixes the issue as well.
4428 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004429 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4430 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4431 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4432 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004433}
4434
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004435static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004436{
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004437 u32 val;
Francois Romieu6dccd162007-02-13 23:38:05 +01004438
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004439 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4440 val = 0x000fff00;
4441 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
4442 val = 0x00ffff00;
4443 else
4444 return;
4445
4446 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
4447 val |= 0xff;
4448
4449 RTL_W32(tp, 0x7c, val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004450}
4451
Francois Romieue6b763e2012-03-08 09:35:39 +01004452static void rtl_set_rx_mode(struct net_device *dev)
4453{
4454 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004455 u32 mc_filter[2]; /* Multicast hash filter */
4456 int rx_mode;
4457 u32 tmp = 0;
4458
4459 if (dev->flags & IFF_PROMISC) {
4460 /* Unconditionally log net taps. */
4461 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4462 rx_mode =
4463 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4464 AcceptAllPhys;
4465 mc_filter[1] = mc_filter[0] = 0xffffffff;
4466 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4467 (dev->flags & IFF_ALLMULTI)) {
4468 /* Too many to filter perfectly -- accept all multicasts. */
4469 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4470 mc_filter[1] = mc_filter[0] = 0xffffffff;
4471 } else {
4472 struct netdev_hw_addr *ha;
4473
4474 rx_mode = AcceptBroadcast | AcceptMyPhys;
4475 mc_filter[1] = mc_filter[0] = 0;
4476 netdev_for_each_mc_addr(ha, dev) {
4477 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4478 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4479 rx_mode |= AcceptMulticast;
4480 }
4481 }
4482
4483 if (dev->features & NETIF_F_RXALL)
4484 rx_mode |= (AcceptErr | AcceptRunt);
4485
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004486 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004487
4488 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4489 u32 data = mc_filter[0];
4490
4491 mc_filter[0] = swab32(mc_filter[1]);
4492 mc_filter[1] = swab32(data);
4493 }
4494
Nathan Walp04817762012-11-01 12:08:47 +00004495 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4496 mc_filter[1] = mc_filter[0] = 0xffffffff;
4497
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004498 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4499 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004500
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004501 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004502}
4503
Heiner Kallweit52f85602018-05-19 10:29:33 +02004504static void rtl_hw_start(struct rtl8169_private *tp)
4505{
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004506 rtl_unlock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004507
4508 tp->hw_start(tp);
4509
4510 rtl_set_rx_max_size(tp);
4511 rtl_set_rx_tx_desc_registers(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004512 rtl_lock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004513
Heiner Kallweiteb94dc92019-03-31 15:43:59 +02004514 /* disable interrupt coalescing */
4515 RTL_W16(tp, IntrMitigate, 0x0000);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004516 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4517 RTL_R8(tp, IntrMask);
4518 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004519 rtl_init_rxcfg(tp);
Maciej S. Szmigierof74dd482018-09-07 20:15:22 +02004520 rtl_set_tx_config_registers(tp);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004521
Heiner Kallweit52f85602018-05-19 10:29:33 +02004522 rtl_set_rx_mode(tp->dev);
4523 /* no early-rx interrupts */
4524 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01004525 rtl_irq_enable(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004526}
4527
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004528static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004529{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004530 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004531 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004532
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004533 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004534
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004535 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004536
Francois Romieucecb5fd2011-04-01 10:21:07 +02004537 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4538 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004539 netif_dbg(tp, drv, tp->dev,
4540 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004541 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004542 }
4543
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004544 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004545
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004546 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004547
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004548 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004549}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004550
Francois Romieuffc46952012-07-06 14:19:23 +02004551DECLARE_RTL_COND(rtl_csiar_cond)
4552{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004553 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004554}
4555
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004556static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004557{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004558 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4559
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004560 RTL_W32(tp, CSIDR, value);
4561 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004562 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004563
Francois Romieuffc46952012-07-06 14:19:23 +02004564 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004565}
4566
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004567static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004568{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004569 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4570
4571 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4572 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004573
Francois Romieuffc46952012-07-06 14:19:23 +02004574 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004575 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004576}
4577
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004578static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004579{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004580 struct pci_dev *pdev = tp->pci_dev;
4581 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004582
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004583 /* According to Realtek the value at config space address 0x070f
4584 * controls the L0s/L1 entrance latency. We try standard ECAM access
4585 * first and if it fails fall back to CSI.
4586 */
4587 if (pdev->cfg_size > 0x070f &&
4588 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4589 return;
4590
4591 netdev_notice_once(tp->dev,
4592 "No native access to PCI extended config space, falling back to CSI\n");
4593 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4594 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004595}
4596
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004597static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004598{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004599 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004600}
4601
4602struct ephy_info {
4603 unsigned int offset;
4604 u16 mask;
4605 u16 bits;
4606};
4607
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004608static void __rtl_ephy_init(struct rtl8169_private *tp,
4609 const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004610{
4611 u16 w;
4612
4613 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004614 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4615 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004616 e++;
4617 }
4618}
4619
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004620#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))
4621
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004622static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004623{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004624 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004625 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004626}
4627
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004628static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004629{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004630 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004631 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004632}
4633
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004634static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
hayeswangb51ecea2014-07-09 14:52:51 +08004635{
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004636 /* work around an issue when PCI reset occurs during L2/L3 state */
4637 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
hayeswangb51ecea2014-07-09 14:52:51 +08004638}
4639
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004640static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4641{
4642 if (enable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004643 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004644 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004645 } else {
4646 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4647 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4648 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004649
4650 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004651}
4652
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004653static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
4654 u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
4655{
4656 /* Usage of dynamic vs. static FIFO is controlled by bit
4657 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
4658 */
4659 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
4660 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
4661}
4662
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004663static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
4664 u8 low, u8 high)
4665{
4666 /* FIFO thresholds for pause flow control */
4667 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
4668 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
4669}
4670
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004671static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004672{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004673 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004674
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004675 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004676 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004677
françois romieufaf1e782013-02-27 13:01:57 +00004678 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004679 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004680 PCI_EXP_DEVCTL_NOSNOOP_EN);
4681 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004682}
4683
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004684static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004685{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004686 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004687
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004688 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004689
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004690 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004691}
4692
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004693static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004694{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004695 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004696
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004697 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004698
françois romieufaf1e782013-02-27 13:01:57 +00004699 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004700 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004701
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004702 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004703
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004704 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004705 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004706}
4707
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004708static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004709{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004710 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004711 { 0x01, 0, 0x0001 },
4712 { 0x02, 0x0800, 0x1000 },
4713 { 0x03, 0, 0x0042 },
4714 { 0x06, 0x0080, 0x0000 },
4715 { 0x07, 0, 0x2000 }
4716 };
4717
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004718 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004719
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004720 rtl_ephy_init(tp, e_info_8168cp);
Francois Romieub726e492008-06-28 12:22:59 +02004721
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004722 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004723}
4724
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004725static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004726{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004727 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004728
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004729 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004730
françois romieufaf1e782013-02-27 13:01:57 +00004731 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004732 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004733
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004734 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004735 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004736}
4737
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004738static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004739{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004740 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004741
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004742 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004743
4744 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004745 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004746
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004747 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004748
françois romieufaf1e782013-02-27 13:01:57 +00004749 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004750 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004751
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004752 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004753 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004754}
4755
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004756static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004757{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004758 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004759 { 0x02, 0x0800, 0x1000 },
4760 { 0x03, 0, 0x0002 },
4761 { 0x06, 0x0080, 0x0000 }
4762 };
4763
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004764 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004765
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004766 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004767
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004768 rtl_ephy_init(tp, e_info_8168c_1);
Francois Romieub726e492008-06-28 12:22:59 +02004769
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004770 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004771}
4772
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004773static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004774{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004775 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004776 { 0x01, 0, 0x0001 },
4777 { 0x03, 0x0400, 0x0220 }
4778 };
4779
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004780 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004781
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004782 rtl_ephy_init(tp, e_info_8168c_2);
Francois Romieub726e492008-06-28 12:22:59 +02004783
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004784 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004785}
4786
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004787static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004788{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004789 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004790}
4791
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004792static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004793{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004794 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004795
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004796 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004797}
4798
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004799static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004800{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004801 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004802
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004803 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004804
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004805 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004806
françois romieufaf1e782013-02-27 13:01:57 +00004807 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004808 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004809
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004810 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004811 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02004812}
4813
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004814static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004815{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004816 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004817
françois romieufaf1e782013-02-27 13:01:57 +00004818 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004819 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004820
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004821 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00004822
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004823 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004824}
4825
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004826static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004827{
4828 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004829 { 0x0b, 0x0000, 0x0048 },
4830 { 0x19, 0x0020, 0x0050 },
4831 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00004832 };
françois romieue6de30d2011-01-03 15:08:37 +00004833
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004834 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004835
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004836 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00004837
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004838 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00004839
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004840 rtl_ephy_init(tp, e_info_8168d_4);
françois romieue6de30d2011-01-03 15:08:37 +00004841
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004842 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004843}
4844
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004845static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00004846{
Hayes Wang70090422011-07-06 15:58:06 +08004847 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00004848 { 0x00, 0x0200, 0x0100 },
4849 { 0x00, 0x0000, 0x0004 },
4850 { 0x06, 0x0002, 0x0001 },
4851 { 0x06, 0x0000, 0x0030 },
4852 { 0x07, 0x0000, 0x2000 },
4853 { 0x00, 0x0000, 0x0020 },
4854 { 0x03, 0x5800, 0x2000 },
4855 { 0x03, 0x0000, 0x0001 },
4856 { 0x01, 0x0800, 0x1000 },
4857 { 0x07, 0x0000, 0x4000 },
4858 { 0x1e, 0x0000, 0x2000 },
4859 { 0x19, 0xffff, 0xfe6c },
4860 { 0x0a, 0x0000, 0x0040 }
4861 };
4862
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004863 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004864
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004865 rtl_ephy_init(tp, e_info_8168e_1);
hayeswang01dc7fe2011-03-21 01:50:28 +00004866
françois romieufaf1e782013-02-27 13:01:57 +00004867 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004868 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00004869
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004870 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00004871
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004872 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004873
4874 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004875 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
4876 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004877
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004878 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004879}
4880
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004881static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08004882{
4883 static const struct ephy_info e_info_8168e_2[] = {
4884 { 0x09, 0x0000, 0x0080 },
4885 { 0x19, 0x0000, 0x0224 }
4886 };
4887
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004888 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08004889
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004890 rtl_ephy_init(tp, e_info_8168e_2);
Hayes Wang70090422011-07-06 15:58:06 +08004891
françois romieufaf1e782013-02-27 13:01:57 +00004892 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004893 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08004894
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004895 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4896 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004897 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004898 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4899 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004900 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004901 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang70090422011-07-06 15:58:06 +08004902
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004903 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08004904
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004905 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004906
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004907 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08004908
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004909 rtl8168_config_eee_mac(tp);
4910
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004911 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4912 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4913 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02004914
4915 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08004916}
4917
Hayes Wang5f886e02012-03-30 14:33:03 +08004918static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08004919{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004920 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004921
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004922 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08004923
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004924 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4925 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004926 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004927 rtl_reset_packet_filter(tp);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004928 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
4929 rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004930 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4931 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
Hayes Wangc2218922011-09-06 16:55:18 +08004932
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004933 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08004934
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004935 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004936
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004937 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
4938 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4939 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4940 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004941
4942 rtl8168_config_eee_mac(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004943}
4944
Hayes Wang5f886e02012-03-30 14:33:03 +08004945static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
4946{
Hayes Wang5f886e02012-03-30 14:33:03 +08004947 static const struct ephy_info e_info_8168f_1[] = {
4948 { 0x06, 0x00c0, 0x0020 },
4949 { 0x08, 0x0001, 0x0002 },
4950 { 0x09, 0x0000, 0x0080 },
4951 { 0x19, 0x0000, 0x0224 }
4952 };
4953
4954 rtl_hw_start_8168f(tp);
4955
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004956 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wang5f886e02012-03-30 14:33:03 +08004957
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004958 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang5f886e02012-03-30 14:33:03 +08004959}
4960
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004961static void rtl_hw_start_8411(struct rtl8169_private *tp)
4962{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004963 static const struct ephy_info e_info_8168f_1[] = {
4964 { 0x06, 0x00c0, 0x0020 },
4965 { 0x0f, 0xffff, 0x5200 },
4966 { 0x1e, 0x0000, 0x4000 },
4967 { 0x19, 0x0000, 0x0224 }
4968 };
4969
4970 rtl_hw_start_8168f(tp);
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004971 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004972
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004973 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004974
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004975 rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004976}
4977
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004978static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08004979{
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004980 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004981 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Hayes Wangc5583862012-07-02 17:23:22 +08004982
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004983 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08004984
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004985 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08004986
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004987 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004988 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
Hayes Wangc5583862012-07-02 17:23:22 +08004989
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004990 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
4991 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08004992
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004993 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4994 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08004995
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004996 rtl8168_config_eee_mac(tp);
4997
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004998 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004999 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
hayeswangb51ecea2014-07-09 14:52:51 +08005000
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005001 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08005002}
5003
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005004static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
5005{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005006 static const struct ephy_info e_info_8168g_1[] = {
5007 { 0x00, 0x0000, 0x0008 },
5008 { 0x0c, 0x37d0, 0x0820 },
5009 { 0x1e, 0x0000, 0x0001 },
5010 { 0x19, 0x8000, 0x0000 }
5011 };
5012
5013 rtl_hw_start_8168g(tp);
5014
5015 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005016 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005017 rtl_ephy_init(tp, e_info_8168g_1);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005018 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005019}
5020
hayeswang57538c42013-04-01 22:23:40 +00005021static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
5022{
hayeswang57538c42013-04-01 22:23:40 +00005023 static const struct ephy_info e_info_8168g_2[] = {
5024 { 0x00, 0x0000, 0x0008 },
5025 { 0x0c, 0x3df0, 0x0200 },
5026 { 0x19, 0xffff, 0xfc00 },
5027 { 0x1e, 0xffff, 0x20eb }
5028 };
5029
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005030 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00005031
5032 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005033 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
5034 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005035 rtl_ephy_init(tp, e_info_8168g_2);
hayeswang57538c42013-04-01 22:23:40 +00005036}
5037
hayeswang45dd95c2013-07-08 17:09:01 +08005038static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
5039{
hayeswang45dd95c2013-07-08 17:09:01 +08005040 static const struct ephy_info e_info_8411_2[] = {
5041 { 0x00, 0x0000, 0x0008 },
5042 { 0x0c, 0x3df0, 0x0200 },
5043 { 0x0f, 0xffff, 0x5200 },
5044 { 0x19, 0x0020, 0x0000 },
5045 { 0x1e, 0x0000, 0x2000 }
5046 };
5047
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005048 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08005049
5050 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005051 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005052 rtl_ephy_init(tp, e_info_8411_2);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005053 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08005054}
5055
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005056static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
5057{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005058 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005059 u32 data;
5060 static const struct ephy_info e_info_8168h_1[] = {
5061 { 0x1e, 0x0800, 0x0001 },
5062 { 0x1d, 0x0000, 0x0800 },
5063 { 0x05, 0xffff, 0x2089 },
5064 { 0x06, 0xffff, 0x5881 },
5065 { 0x04, 0xffff, 0x154a },
5066 { 0x01, 0xffff, 0x068b }
5067 };
5068
5069 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005070 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005071 rtl_ephy_init(tp, e_info_8168h_1);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005072
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005073 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02005074 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005075
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005076 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005077
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005078 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005079
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005080 rtl_reset_packet_filter(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005081
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005082 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005083
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005084 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005085
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005086 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005087
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005088 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5089 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005090
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005091 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5092 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005093
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005094 rtl8168_config_eee_mac(tp);
5095
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005096 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5097 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005098
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005099 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005100
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005101 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005102
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005103 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005104
5105 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005106 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005107 rtl_writephy(tp, 0x1f, 0x0000);
5108 if (rg_saw_cnt > 0) {
5109 u16 sw_cnt_1ms_ini;
5110
5111 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5112 sw_cnt_1ms_ini &= 0x0fff;
5113 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005114 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005115 data |= sw_cnt_1ms_ini;
5116 r8168_mac_ocp_write(tp, 0xd412, data);
5117 }
5118
5119 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005120 data &= ~0xf0;
5121 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005122 r8168_mac_ocp_write(tp, 0xe056, data);
5123
5124 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005125 data &= ~0x6000;
5126 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005127 r8168_mac_ocp_write(tp, 0xe052, data);
5128
5129 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005130 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005131 data |= 0x017f;
5132 r8168_mac_ocp_write(tp, 0xe0d6, data);
5133
5134 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005135 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005136 data |= 0x047f;
5137 r8168_mac_ocp_write(tp, 0xd420, data);
5138
5139 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5140 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5141 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5142 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005143
5144 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005145}
5146
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005147static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5148{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005149 rtl8168ep_stop_cmac(tp);
5150
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005151 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02005152 rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005153
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005154 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005155
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005156 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005157
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005158 rtl_reset_packet_filter(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005159
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005160 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005161
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005162 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005163
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005164 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5165 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005166
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005167 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5168 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005169
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005170 rtl8168_config_eee_mac(tp);
5171
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005172 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005173
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005174 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005175
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005176 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005177}
5178
5179static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5180{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005181 static const struct ephy_info e_info_8168ep_1[] = {
5182 { 0x00, 0xffff, 0x10ab },
5183 { 0x06, 0xffff, 0xf030 },
5184 { 0x08, 0xffff, 0x2006 },
5185 { 0x0d, 0xffff, 0x1666 },
5186 { 0x0c, 0x3ff0, 0x0000 }
5187 };
5188
5189 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005190 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005191 rtl_ephy_init(tp, e_info_8168ep_1);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005192
5193 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005194
5195 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005196}
5197
5198static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5199{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005200 static const struct ephy_info e_info_8168ep_2[] = {
5201 { 0x00, 0xffff, 0x10a3 },
5202 { 0x19, 0xffff, 0xfc00 },
5203 { 0x1e, 0xffff, 0x20ea }
5204 };
5205
5206 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005207 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005208 rtl_ephy_init(tp, e_info_8168ep_2);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005209
5210 rtl_hw_start_8168ep(tp);
5211
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005212 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5213 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005214
5215 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005216}
5217
5218static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5219{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005220 u32 data;
5221 static const struct ephy_info e_info_8168ep_3[] = {
5222 { 0x00, 0xffff, 0x10a3 },
5223 { 0x19, 0xffff, 0x7c00 },
5224 { 0x1e, 0xffff, 0x20eb },
5225 { 0x0d, 0xffff, 0x1666 }
5226 };
5227
5228 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005229 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005230 rtl_ephy_init(tp, e_info_8168ep_3);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005231
5232 rtl_hw_start_8168ep(tp);
5233
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005234 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5235 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005236
5237 data = r8168_mac_ocp_read(tp, 0xd3e2);
5238 data &= 0xf000;
5239 data |= 0x0271;
5240 r8168_mac_ocp_write(tp, 0xd3e2, data);
5241
5242 data = r8168_mac_ocp_read(tp, 0xd3e4);
5243 data &= 0xff00;
5244 r8168_mac_ocp_write(tp, 0xd3e4, data);
5245
5246 data = r8168_mac_ocp_read(tp, 0xe860);
5247 data |= 0x0080;
5248 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005249
5250 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005251}
5252
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005253static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005254{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005255 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005256 { 0x01, 0, 0x6e65 },
5257 { 0x02, 0, 0x091f },
5258 { 0x03, 0, 0xc2f9 },
5259 { 0x06, 0, 0xafb5 },
5260 { 0x07, 0, 0x0e00 },
5261 { 0x19, 0, 0xec80 },
5262 { 0x01, 0, 0x2e65 },
5263 { 0x01, 0, 0x6e65 }
5264 };
5265 u8 cfg1;
5266
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005267 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005268
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005269 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005270
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005271 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005272
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005273 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005274 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005275 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005276
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005277 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005278 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005279 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005280
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005281 rtl_ephy_init(tp, e_info_8102e_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005282}
5283
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005284static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005285{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005286 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005287
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005288 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005289
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005290 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5291 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005292}
5293
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005294static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005295{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005296 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005297
Francois Romieufdf6fc02012-07-06 22:40:38 +02005298 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005299}
5300
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005301static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005302{
5303 static const struct ephy_info e_info_8105e_1[] = {
5304 { 0x07, 0, 0x4000 },
5305 { 0x19, 0, 0x0200 },
5306 { 0x19, 0, 0x0020 },
5307 { 0x1e, 0, 0x2000 },
5308 { 0x03, 0, 0x0001 },
5309 { 0x19, 0, 0x0100 },
5310 { 0x19, 0, 0x0004 },
5311 { 0x0a, 0, 0x0020 }
5312 };
5313
Francois Romieucecb5fd2011-04-01 10:21:07 +02005314 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005315 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005316
Francois Romieucecb5fd2011-04-01 10:21:07 +02005317 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005318 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005319
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005320 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5321 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005322
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005323 rtl_ephy_init(tp, e_info_8105e_1);
hayeswangb51ecea2014-07-09 14:52:51 +08005324
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005325 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005326}
5327
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005328static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005329{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005330 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005331 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005332}
5333
Hayes Wang7e18dca2012-03-30 14:33:02 +08005334static void rtl_hw_start_8402(struct rtl8169_private *tp)
5335{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005336 static const struct ephy_info e_info_8402[] = {
5337 { 0x19, 0xffff, 0xff64 },
5338 { 0x1e, 0, 0x4000 }
5339 };
5340
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005341 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005342
5343 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005344 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005345
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005346 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005347
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005348 rtl_ephy_init(tp, e_info_8402);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005349
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005350 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005351
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005352 rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005353 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005354 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5355 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
5356 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
hayeswangb51ecea2014-07-09 14:52:51 +08005357
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005358 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005359}
5360
Hayes Wang5598bfe2012-07-02 17:23:21 +08005361static void rtl_hw_start_8106(struct rtl8169_private *tp)
5362{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005363 rtl_hw_aspm_clkreq_enable(tp, false);
5364
Hayes Wang5598bfe2012-07-02 17:23:21 +08005365 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005366 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005367
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005368 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5369 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5370 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005371
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005372 rtl_pcie_state_l2l3_disable(tp);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005373 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005374}
5375
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005376static void rtl_hw_config(struct rtl8169_private *tp)
5377{
5378 static const rtl_generic_fct hw_configs[] = {
5379 [RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
5380 [RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
5381 [RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
5382 [RTL_GIGA_MAC_VER_10] = NULL,
5383 [RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168bb,
5384 [RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168bef,
5385 [RTL_GIGA_MAC_VER_13] = NULL,
5386 [RTL_GIGA_MAC_VER_14] = NULL,
5387 [RTL_GIGA_MAC_VER_15] = NULL,
5388 [RTL_GIGA_MAC_VER_16] = NULL,
5389 [RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168bef,
5390 [RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
5391 [RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
5392 [RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
5393 [RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
5394 [RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
5395 [RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
5396 [RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
5397 [RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
5398 [RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
5399 [RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
5400 [RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
5401 [RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
5402 [RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
5403 [RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168dp,
5404 [RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
5405 [RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
5406 [RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
5407 [RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
5408 [RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
5409 [RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
5410 [RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
5411 [RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
5412 [RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
5413 [RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
5414 [RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
5415 [RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
5416 [RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
5417 [RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
5418 [RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
5419 [RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
5420 [RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
5421 [RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
5422 [RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
5423 [RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
5424 };
5425
5426 if (hw_configs[tp->mac_version])
5427 hw_configs[tp->mac_version](tp);
5428}
5429
5430static void rtl_hw_start_8168(struct rtl8169_private *tp)
5431{
5432 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5433
5434 /* Workaround for RxFIFO overflow. */
5435 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
5436 tp->irq_mask |= RxFIFOOver;
5437 tp->irq_mask &= ~RxOverflow;
5438 }
5439
5440 rtl_hw_config(tp);
5441}
5442
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005443static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005444{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005445 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
Heiner Kallweit559c3c02018-11-19 22:34:17 +01005446 tp->irq_mask &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005447
Francois Romieucecb5fd2011-04-01 10:21:07 +02005448 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005449 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005450 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005451 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005452
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005453 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005454
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005455 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005456 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005457
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005458 rtl_hw_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005459}
5460
5461static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5462{
Francois Romieud58d46b2011-05-03 16:38:29 +02005463 struct rtl8169_private *tp = netdev_priv(dev);
5464
Francois Romieud58d46b2011-05-03 16:38:29 +02005465 if (new_mtu > ETH_DATA_LEN)
5466 rtl_hw_jumbo_enable(tp);
5467 else
5468 rtl_hw_jumbo_disable(tp);
5469
Linus Torvalds1da177e2005-04-16 15:20:36 -07005470 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005471 netdev_update_features(dev);
5472
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005473 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005474}
5475
5476static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5477{
Al Viro95e09182007-12-22 18:55:39 +00005478 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005479 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5480}
5481
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005482static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5483 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005484{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005485 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5486 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005487
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005488 kfree(*data_buff);
5489 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005490 rtl8169_make_unusable_by_asic(desc);
5491}
5492
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005493static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005494{
5495 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5496
Alexander Duycka0750132014-12-11 15:02:17 -08005497 /* Force memory writes to complete before releasing descriptor */
5498 dma_wmb();
5499
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005500 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005501}
5502
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005503static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5504 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005505{
5506 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005507 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005508 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005509 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005510
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005511 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005512 if (!data)
5513 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005514
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005515 /* Memory should be properly aligned, but better check. */
5516 if (!IS_ALIGNED((unsigned long)data, 8)) {
5517 netdev_err_once(tp->dev, "RX buffer not 8-byte-aligned\n");
5518 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005519 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005520
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005521 mapping = dma_map_single(d, data, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005522 if (unlikely(dma_mapping_error(d, mapping))) {
5523 if (net_ratelimit())
5524 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005525 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005526 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005527
Heiner Kallweitd731af72018-04-17 23:26:41 +02005528 desc->addr = cpu_to_le64(mapping);
5529 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005530 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005531
5532err_out:
5533 kfree(data);
5534 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005535}
5536
5537static void rtl8169_rx_clear(struct rtl8169_private *tp)
5538{
Francois Romieu07d3f512007-02-21 22:40:46 +01005539 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005540
5541 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005542 if (tp->Rx_databuff[i]) {
5543 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005544 tp->RxDescArray + i);
5545 }
5546 }
5547}
5548
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005549static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005550{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005551 desc->opts1 |= cpu_to_le32(RingEnd);
5552}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005553
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005554static int rtl8169_rx_fill(struct rtl8169_private *tp)
5555{
5556 unsigned int i;
5557
5558 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005559 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005560
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005561 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005562 if (!data) {
5563 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005564 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005565 }
5566 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005567 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005568
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005569 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5570 return 0;
5571
5572err_out:
5573 rtl8169_rx_clear(tp);
5574 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005575}
5576
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005577static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005578{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005579 rtl8169_init_ring_indexes(tp);
5580
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005581 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5582 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005583
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005584 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005585}
5586
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005587static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005588 struct TxDesc *desc)
5589{
5590 unsigned int len = tx_skb->len;
5591
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005592 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5593
Linus Torvalds1da177e2005-04-16 15:20:36 -07005594 desc->opts1 = 0x00;
5595 desc->opts2 = 0x00;
5596 desc->addr = 0x00;
5597 tx_skb->len = 0;
5598}
5599
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005600static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5601 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005602{
5603 unsigned int i;
5604
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005605 for (i = 0; i < n; i++) {
5606 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005607 struct ring_info *tx_skb = tp->tx_skb + entry;
5608 unsigned int len = tx_skb->len;
5609
5610 if (len) {
5611 struct sk_buff *skb = tx_skb->skb;
5612
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005613 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005614 tp->TxDescArray + entry);
5615 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005616 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005617 tx_skb->skb = NULL;
5618 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005619 }
5620 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005621}
5622
5623static void rtl8169_tx_clear(struct rtl8169_private *tp)
5624{
5625 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005626 tp->cur_tx = tp->dirty_tx = 0;
Florian Westphald92060b2018-10-20 12:25:27 +02005627 netdev_reset_queue(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005628}
5629
Francois Romieu4422bcd2012-01-26 11:23:32 +01005630static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005631{
David Howellsc4028952006-11-22 14:57:56 +00005632 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005633 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005634
Francois Romieuda78dbf2012-01-26 14:18:23 +01005635 napi_disable(&tp->napi);
5636 netif_stop_queue(dev);
Paul E. McKenney16f11502018-11-05 17:07:39 -08005637 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005638
françois romieuc7c2c392011-12-04 20:30:52 +00005639 rtl8169_hw_reset(tp);
5640
Francois Romieu56de4142011-03-15 17:29:31 +01005641 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005642 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005643
Linus Torvalds1da177e2005-04-16 15:20:36 -07005644 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005645 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005646
Francois Romieuda78dbf2012-01-26 14:18:23 +01005647 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005648 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005649 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005650}
5651
5652static void rtl8169_tx_timeout(struct net_device *dev)
5653{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005654 struct rtl8169_private *tp = netdev_priv(dev);
5655
5656 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005657}
5658
Heiner Kallweit734c1402018-11-22 21:56:48 +01005659static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
5660{
5661 u32 status = opts0 | len;
5662
5663 if (entry == NUM_TX_DESC - 1)
5664 status |= RingEnd;
5665
5666 return cpu_to_le32(status);
5667}
5668
Linus Torvalds1da177e2005-04-16 15:20:36 -07005669static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005670 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005671{
5672 struct skb_shared_info *info = skb_shinfo(skb);
5673 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005674 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005675 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005676
5677 entry = tp->cur_tx;
5678 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005679 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005680 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005681 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005682 void *addr;
5683
5684 entry = (entry + 1) % NUM_TX_DESC;
5685
5686 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005687 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005688 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005689 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005690 if (unlikely(dma_mapping_error(d, mapping))) {
5691 if (net_ratelimit())
5692 netif_err(tp, drv, tp->dev,
5693 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005694 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005695 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005696
Heiner Kallweit734c1402018-11-22 21:56:48 +01005697 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005698 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005699 txd->addr = cpu_to_le64(mapping);
5700
5701 tp->tx_skb[entry].len = len;
5702 }
5703
5704 if (cur_frag) {
5705 tp->tx_skb[entry].skb = skb;
5706 txd->opts1 |= cpu_to_le32(LastFrag);
5707 }
5708
5709 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005710
5711err_out:
5712 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5713 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005714}
5715
françois romieub423e9a2013-05-18 01:24:46 +00005716static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
5717{
5718 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
5719}
5720
hayeswange9746042014-07-11 16:25:58 +08005721static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5722 struct net_device *dev);
5723/* r8169_csum_workaround()
5724 * The hw limites the value the transport offset. When the offset is out of the
5725 * range, calculate the checksum by sw.
5726 */
5727static void r8169_csum_workaround(struct rtl8169_private *tp,
5728 struct sk_buff *skb)
5729{
Heiner Kallweit0b12c732019-05-31 19:17:15 +02005730 if (skb_is_gso(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005731 netdev_features_t features = tp->dev->features;
5732 struct sk_buff *segs, *nskb;
5733
5734 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
5735 segs = skb_gso_segment(skb, features);
5736 if (IS_ERR(segs) || !segs)
5737 goto drop;
5738
5739 do {
5740 nskb = segs;
5741 segs = segs->next;
5742 nskb->next = NULL;
5743 rtl8169_start_xmit(nskb, tp->dev);
5744 } while (segs);
5745
Alexander Duyckeb781392015-05-01 10:34:44 -07005746 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005747 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5748 if (skb_checksum_help(skb) < 0)
5749 goto drop;
5750
5751 rtl8169_start_xmit(skb, tp->dev);
5752 } else {
hayeswange9746042014-07-11 16:25:58 +08005753drop:
Heiner Kallweit0b12c732019-05-31 19:17:15 +02005754 tp->dev->stats.tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07005755 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005756 }
5757}
5758
5759/* msdn_giant_send_check()
5760 * According to the document of microsoft, the TCP Pseudo Header excludes the
5761 * packet length for IPv6 TCP large packets.
5762 */
5763static int msdn_giant_send_check(struct sk_buff *skb)
5764{
5765 const struct ipv6hdr *ipv6h;
5766 struct tcphdr *th;
5767 int ret;
5768
5769 ret = skb_cow_head(skb, 0);
5770 if (ret)
5771 return ret;
5772
5773 ipv6h = ipv6_hdr(skb);
5774 th = tcp_hdr(skb);
5775
5776 th->check = 0;
5777 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
5778
5779 return ret;
5780}
5781
Heiner Kallweit87945b62019-05-31 19:55:11 +02005782static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005783{
Michał Mirosław350fb322011-04-08 06:35:56 +00005784 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005785
Francois Romieu2b7b4312011-04-18 22:53:24 -07005786 if (mss) {
5787 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08005788 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
5789 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5790 const struct iphdr *ip = ip_hdr(skb);
5791
5792 if (ip->protocol == IPPROTO_TCP)
5793 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
5794 else if (ip->protocol == IPPROTO_UDP)
5795 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
5796 else
5797 WARN_ON_ONCE(1);
5798 }
hayeswang5888d3f2014-07-11 16:25:56 +08005799}
5800
5801static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
5802 struct sk_buff *skb, u32 *opts)
5803{
hayeswangbdfa4ed2014-07-11 16:25:57 +08005804 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08005805 u32 mss = skb_shinfo(skb)->gso_size;
5806
5807 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08005808 if (transport_offset > GTTCPHO_MAX) {
5809 netif_warn(tp, tx_err, tp->dev,
5810 "Invalid transport offset 0x%x for TSO\n",
5811 transport_offset);
5812 return false;
5813 }
5814
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005815 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005816 case htons(ETH_P_IP):
5817 opts[0] |= TD1_GTSENV4;
5818 break;
5819
5820 case htons(ETH_P_IPV6):
5821 if (msdn_giant_send_check(skb))
5822 return false;
5823
5824 opts[0] |= TD1_GTSENV6;
5825 break;
5826
5827 default:
5828 WARN_ON_ONCE(1);
5829 break;
5830 }
5831
hayeswangbdfa4ed2014-07-11 16:25:57 +08005832 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08005833 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005834 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08005835 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005836
françois romieub423e9a2013-05-18 01:24:46 +00005837 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005838 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00005839
hayeswange9746042014-07-11 16:25:58 +08005840 if (transport_offset > TCPHO_MAX) {
5841 netif_warn(tp, tx_err, tp->dev,
5842 "Invalid transport offset 0x%x\n",
5843 transport_offset);
5844 return false;
5845 }
5846
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005847 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005848 case htons(ETH_P_IP):
5849 opts[1] |= TD1_IPv4_CS;
5850 ip_protocol = ip_hdr(skb)->protocol;
5851 break;
5852
5853 case htons(ETH_P_IPV6):
5854 opts[1] |= TD1_IPv6_CS;
5855 ip_protocol = ipv6_hdr(skb)->nexthdr;
5856 break;
5857
5858 default:
5859 ip_protocol = IPPROTO_RAW;
5860 break;
5861 }
5862
5863 if (ip_protocol == IPPROTO_TCP)
5864 opts[1] |= TD1_TCP_CS;
5865 else if (ip_protocol == IPPROTO_UDP)
5866 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005867 else
5868 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08005869
5870 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00005871 } else {
5872 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005873 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005874 }
hayeswang5888d3f2014-07-11 16:25:56 +08005875
françois romieub423e9a2013-05-18 01:24:46 +00005876 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005877}
5878
Heiner Kallweit76085c92018-11-22 22:03:08 +01005879static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
5880 unsigned int nr_frags)
5881{
5882 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
5883
5884 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
5885 return slots_avail > nr_frags;
5886}
5887
Heiner Kallweit87945b62019-05-31 19:55:11 +02005888/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
5889static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
5890{
5891 switch (tp->mac_version) {
5892 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
5893 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
5894 return false;
5895 default:
5896 return true;
5897 }
5898}
5899
Stephen Hemminger613573252009-08-31 19:50:58 +00005900static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5901 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005902{
5903 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005904 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005905 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005906 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005907 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005908 u32 opts[2], len;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005909 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02005910
Heiner Kallweit76085c92018-11-22 22:03:08 +01005911 if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005912 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005913 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005914 }
5915
5916 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005917 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005918
françois romieub423e9a2013-05-18 01:24:46 +00005919 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
5920 opts[0] = DescOwn;
5921
Heiner Kallweit87945b62019-05-31 19:55:11 +02005922 if (rtl_chip_supports_csum_v2(tp)) {
5923 if (!rtl8169_tso_csum_v2(tp, skb, opts)) {
5924 r8169_csum_workaround(tp, skb);
5925 return NETDEV_TX_OK;
5926 }
5927 } else {
5928 rtl8169_tso_csum_v1(skb, opts);
hayeswange9746042014-07-11 16:25:58 +08005929 }
françois romieub423e9a2013-05-18 01:24:46 +00005930
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005931 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005932 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005933 if (unlikely(dma_mapping_error(d, mapping))) {
5934 if (net_ratelimit())
5935 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005936 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005937 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005938
5939 tp->tx_skb[entry].len = len;
5940 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005941
Francois Romieu2b7b4312011-04-18 22:53:24 -07005942 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005943 if (frags < 0)
5944 goto err_dma_1;
5945 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005946 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005947 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07005948 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005949 tp->tx_skb[entry].skb = skb;
5950 }
5951
Francois Romieu2b7b4312011-04-18 22:53:24 -07005952 txd->opts2 = cpu_to_le32(opts[1]);
5953
Heiner Kallweit0255d592019-02-10 15:28:04 +01005954 netdev_sent_queue(dev, skb->len);
5955
Richard Cochran5047fb52012-03-10 07:29:42 +00005956 skb_tx_timestamp(skb);
5957
Alexander Duycka0750132014-12-11 15:02:17 -08005958 /* Force memory writes to complete before releasing descriptor */
5959 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005960
Heiner Kallweit734c1402018-11-22 21:56:48 +01005961 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005962
Alexander Duycka0750132014-12-11 15:02:17 -08005963 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00005964 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005965
Alexander Duycka0750132014-12-11 15:02:17 -08005966 tp->cur_tx += frags + 1;
5967
Heiner Kallweit0255d592019-02-10 15:28:04 +01005968 RTL_W8(tp, TxPoll, NPQ);
5969
Heiner Kallweit0255d592019-02-10 15:28:04 +01005970 if (!rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
5971 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
5972 * not miss a ring update when it notices a stopped queue.
5973 */
5974 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005975 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01005976 /* Sync with rtl_tx:
5977 * - publish queue status and cur_tx ring index (write barrier)
5978 * - refresh dirty_tx ring index (read barrier).
5979 * May the current thread have a pessimistic view of the ring
5980 * status and forget to wake up queue, a racing rtl_tx thread
5981 * can't.
5982 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005983 smp_mb();
Heiner Kallweit76085c92018-11-22 22:03:08 +01005984 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
Heiner Kallweit601ed4d2019-03-21 21:41:48 +01005985 netif_start_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005986 }
5987
Stephen Hemminger613573252009-08-31 19:50:58 +00005988 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005989
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005990err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005991 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005992err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07005993 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005994 dev->stats.tx_dropped++;
5995 return NETDEV_TX_OK;
5996
5997err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005998 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005999 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00006000 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006001}
6002
6003static void rtl8169_pcierr_interrupt(struct net_device *dev)
6004{
6005 struct rtl8169_private *tp = netdev_priv(dev);
6006 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006007 u16 pci_status, pci_cmd;
6008
6009 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
6010 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
6011
Joe Perchesbf82c182010-02-09 11:49:50 +00006012 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
6013 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006014
6015 /*
6016 * The recovery sequence below admits a very elaborated explanation:
6017 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01006018 * - I did not see what else could be done;
6019 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07006020 *
6021 * Feel free to adjust to your needs.
6022 */
Francois Romieua27993f2006-12-18 00:04:19 +01006023 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01006024 pci_cmd &= ~PCI_COMMAND_PARITY;
6025 else
6026 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
6027
6028 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006029
6030 pci_write_config_word(pdev, PCI_STATUS,
6031 pci_status & (PCI_STATUS_DETECTED_PARITY |
6032 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
6033 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
6034
Francois Romieu98ddf982012-01-31 10:47:34 +01006035 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006036}
6037
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006038static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
6039 int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006040{
Florian Westphald92060b2018-10-20 12:25:27 +02006041 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006042
Linus Torvalds1da177e2005-04-16 15:20:36 -07006043 dirty_tx = tp->dirty_tx;
6044 smp_rmb();
6045 tx_left = tp->cur_tx - dirty_tx;
6046
6047 while (tx_left > 0) {
6048 unsigned int entry = dirty_tx % NUM_TX_DESC;
6049 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006050 u32 status;
6051
Linus Torvalds1da177e2005-04-16 15:20:36 -07006052 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
6053 if (status & DescOwn)
6054 break;
6055
Alexander Duycka0750132014-12-11 15:02:17 -08006056 /* This barrier is needed to keep us from reading
6057 * any other fields out of the Tx descriptor until
6058 * we know the status of DescOwn
6059 */
6060 dma_rmb();
6061
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006062 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006063 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006064 if (status & LastFrag) {
Florian Westphald92060b2018-10-20 12:25:27 +02006065 pkts_compl++;
6066 bytes_compl += tx_skb->skb->len;
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006067 napi_consume_skb(tx_skb->skb, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006068 tx_skb->skb = NULL;
6069 }
6070 dirty_tx++;
6071 tx_left--;
6072 }
6073
6074 if (tp->dirty_tx != dirty_tx) {
Florian Westphald92060b2018-10-20 12:25:27 +02006075 netdev_completed_queue(dev, pkts_compl, bytes_compl);
6076
6077 u64_stats_update_begin(&tp->tx_stats.syncp);
6078 tp->tx_stats.packets += pkts_compl;
6079 tp->tx_stats.bytes += bytes_compl;
6080 u64_stats_update_end(&tp->tx_stats.syncp);
6081
Linus Torvalds1da177e2005-04-16 15:20:36 -07006082 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006083 /* Sync with rtl8169_start_xmit:
6084 * - publish dirty_tx ring index (write barrier)
6085 * - refresh cur_tx ring index and queue status (read barrier)
6086 * May the current thread miss the stopped queue condition,
6087 * a racing xmit thread can only have a right view of the
6088 * ring status.
6089 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006090 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006091 if (netif_queue_stopped(dev) &&
Heiner Kallweit76085c92018-11-22 22:03:08 +01006092 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006093 netif_wake_queue(dev);
6094 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006095 /*
6096 * 8168 hack: TxPoll requests are lost when the Tx packets are
6097 * too close. Let's kick an extra TxPoll request when a burst
6098 * of start_xmit activity is detected (if it is not detected,
6099 * it is slow enough). -- FR
6100 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006101 if (tp->cur_tx != dirty_tx)
6102 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006103 }
6104}
6105
Francois Romieu126fa4b2005-05-12 20:09:17 -04006106static inline int rtl8169_fragmented_frame(u32 status)
6107{
6108 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6109}
6110
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006111static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006112{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006113 u32 status = opts1 & RxProtoMask;
6114
6115 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006116 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006117 skb->ip_summed = CHECKSUM_UNNECESSARY;
6118 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006119 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006120}
6121
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006122static struct sk_buff *rtl8169_try_rx_copy(void *data,
6123 struct rtl8169_private *tp,
6124 int pkt_size,
6125 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006126{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006127 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006128 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006129
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006130 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006131 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006132 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006133 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006134 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006135 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6136
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006137 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006138}
6139
Francois Romieuda78dbf2012-01-26 14:18:23 +01006140static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006141{
6142 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006143 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006144
Linus Torvalds1da177e2005-04-16 15:20:36 -07006145 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006146
Timo Teräs9fba0812013-01-15 21:01:24 +00006147 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006148 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006149 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006150 u32 status;
6151
Heiner Kallweit62028062018-04-17 23:30:29 +02006152 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006153 if (status & DescOwn)
6154 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006155
6156 /* This barrier is needed to keep us from reading
6157 * any other fields out of the Rx descriptor until
6158 * we know the status of DescOwn
6159 */
6160 dma_rmb();
6161
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006162 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006163 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6164 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006165 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006166 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006167 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006168 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006169 dev->stats.rx_crc_errors++;
Heiner Kallweite9588eb2019-05-25 21:14:39 +02006170 if (status & (RxRUNT | RxCRC) && !(status & RxRWT) &&
6171 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006172 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006173 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006174 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006175 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006176 dma_addr_t addr;
6177 int pkt_size;
6178
6179process_pkt:
6180 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006181 if (likely(!(dev->features & NETIF_F_RXFCS)))
6182 pkt_size = (status & 0x00003fff) - 4;
6183 else
6184 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006185
Francois Romieu126fa4b2005-05-12 20:09:17 -04006186 /*
6187 * The driver does not support incoming fragmented
6188 * frames. They are seen as a symptom of over-mtu
6189 * sized frames.
6190 */
6191 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006192 dev->stats.rx_dropped++;
6193 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006194 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006195 }
6196
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006197 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6198 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006199 if (!skb) {
6200 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006201 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006202 }
6203
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006204 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006205 skb_put(skb, pkt_size);
6206 skb->protocol = eth_type_trans(skb, dev);
6207
Francois Romieu7a8fc772011-03-01 17:18:33 +01006208 rtl8169_rx_vlan_tag(desc, skb);
6209
françois romieu39174292015-11-11 23:35:18 +01006210 if (skb->pkt_type == PACKET_MULTICAST)
6211 dev->stats.multicast++;
6212
Heiner Kallweit448a2412019-04-03 19:54:12 +02006213 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006214
Junchang Wang8027aa22012-03-04 23:30:32 +01006215 u64_stats_update_begin(&tp->rx_stats.syncp);
6216 tp->rx_stats.packets++;
6217 tp->rx_stats.bytes += pkt_size;
6218 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006219 }
françois romieuce11ff52013-01-24 13:30:06 +00006220release_descriptor:
6221 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006222 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006223 }
6224
6225 count = cur_rx - tp->cur_rx;
6226 tp->cur_rx = cur_rx;
6227
Linus Torvalds1da177e2005-04-16 15:20:36 -07006228 return count;
6229}
6230
Francois Romieu07d3f512007-02-21 22:40:46 +01006231static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006232{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006233 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit3ff752c2019-01-19 22:02:40 +01006234 u16 status = RTL_R16(tp, IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006235
Heiner Kallweitc8248c62019-03-21 21:23:14 +01006236 if (!tp->irq_enabled || status == 0xffff || !(status & tp->irq_mask))
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006237 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006238
Heiner Kallweit38caff52018-10-18 22:19:28 +02006239 if (unlikely(status & SYSErr)) {
6240 rtl8169_pcierr_interrupt(tp->dev);
6241 goto out;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006242 }
6243
Heiner Kallweit703732f2019-01-19 22:07:05 +01006244 if (status & LinkChg)
6245 phy_mac_interrupt(tp->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006246
Heiner Kallweit38caff52018-10-18 22:19:28 +02006247 if (unlikely(status & RxFIFOOver &&
6248 tp->mac_version == RTL_GIGA_MAC_VER_11)) {
6249 netif_stop_queue(tp->dev);
6250 /* XXX - Hack alert. See rtl_task(). */
6251 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6252 }
6253
Heiner Kallweite62b2fd2019-04-14 11:48:39 +02006254 rtl_irq_disable(tp);
6255 napi_schedule_irqoff(&tp->napi);
Heiner Kallweit38caff52018-10-18 22:19:28 +02006256out:
6257 rtl_ack_events(tp, status);
6258
6259 return IRQ_HANDLED;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006260}
6261
Francois Romieu4422bcd2012-01-26 11:23:32 +01006262static void rtl_task(struct work_struct *work)
6263{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006264 static const struct {
6265 int bitnr;
6266 void (*action)(struct rtl8169_private *);
6267 } rtl_work[] = {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006268 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006269 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006270 struct rtl8169_private *tp =
6271 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006272 struct net_device *dev = tp->dev;
6273 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006274
Francois Romieuda78dbf2012-01-26 14:18:23 +01006275 rtl_lock_work(tp);
6276
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006277 if (!netif_running(dev) ||
6278 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006279 goto out_unlock;
6280
6281 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6282 bool pending;
6283
Francois Romieuda78dbf2012-01-26 14:18:23 +01006284 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006285 if (pending)
6286 rtl_work[i].action(tp);
6287 }
6288
6289out_unlock:
6290 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006291}
6292
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006293static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006294{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006295 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6296 struct net_device *dev = tp->dev;
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006297 int work_done;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006298
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006299 work_done = rtl_rx(dev, tp, (u32) budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006300
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006301 rtl_tx(dev, tp, budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006302
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006303 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006304 napi_complete_done(napi, work_done);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01006305 rtl_irq_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006306 }
6307
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006308 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006309}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006310
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006311static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006312{
6313 struct rtl8169_private *tp = netdev_priv(dev);
6314
6315 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6316 return;
6317
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006318 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6319 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006320}
6321
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006322static void r8169_phylink_handler(struct net_device *ndev)
6323{
6324 struct rtl8169_private *tp = netdev_priv(ndev);
6325
6326 if (netif_carrier_ok(ndev)) {
6327 rtl_link_chg_patch(tp);
6328 pm_request_resume(&tp->pci_dev->dev);
6329 } else {
6330 pm_runtime_idle(&tp->pci_dev->dev);
6331 }
6332
6333 if (net_ratelimit())
Heiner Kallweit703732f2019-01-19 22:07:05 +01006334 phy_print_status(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006335}
6336
6337static int r8169_phy_connect(struct rtl8169_private *tp)
6338{
Heiner Kallweit703732f2019-01-19 22:07:05 +01006339 struct phy_device *phydev = tp->phydev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006340 phy_interface_t phy_mode;
6341 int ret;
6342
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006343 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006344 PHY_INTERFACE_MODE_MII;
6345
6346 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6347 phy_mode);
6348 if (ret)
6349 return ret;
6350
Heiner Kallweita6851c62019-05-28 18:43:46 +02006351 if (tp->supports_gmii)
6352 phy_remove_link_mode(phydev,
6353 ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
6354 else
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006355 phy_set_max_speed(phydev, SPEED_100);
6356
Heiner Kallweit9cf9b842019-05-04 12:01:03 +02006357 phy_support_asym_pause(phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006358
6359 phy_attached_info(phydev);
6360
6361 return 0;
6362}
6363
Linus Torvalds1da177e2005-04-16 15:20:36 -07006364static void rtl8169_down(struct net_device *dev)
6365{
6366 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006367
Heiner Kallweit703732f2019-01-19 22:07:05 +01006368 phy_stop(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006369
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006370 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006371 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006372
Hayes Wang92fc43b2011-07-06 15:58:03 +08006373 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006374 /*
6375 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006376 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6377 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006378 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006379 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006380
Linus Torvalds1da177e2005-04-16 15:20:36 -07006381 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenney16f11502018-11-05 17:07:39 -08006382 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006383
Linus Torvalds1da177e2005-04-16 15:20:36 -07006384 rtl8169_tx_clear(tp);
6385
6386 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006387
6388 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006389}
6390
6391static int rtl8169_close(struct net_device *dev)
6392{
6393 struct rtl8169_private *tp = netdev_priv(dev);
6394 struct pci_dev *pdev = tp->pci_dev;
6395
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006396 pm_runtime_get_sync(&pdev->dev);
6397
Francois Romieucecb5fd2011-04-01 10:21:07 +02006398 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006399 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006400
Francois Romieuda78dbf2012-01-26 14:18:23 +01006401 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006402 /* Clear all task flags */
6403 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006404
Linus Torvalds1da177e2005-04-16 15:20:36 -07006405 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006406 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006407
Lekensteyn4ea72442013-07-22 09:53:30 +02006408 cancel_work_sync(&tp->wk.work);
6409
Heiner Kallweit703732f2019-01-19 22:07:05 +01006410 phy_disconnect(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006411
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006412 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006413
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006414 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6415 tp->RxPhyAddr);
6416 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6417 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006418 tp->TxDescArray = NULL;
6419 tp->RxDescArray = NULL;
6420
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006421 pm_runtime_put_sync(&pdev->dev);
6422
Linus Torvalds1da177e2005-04-16 15:20:36 -07006423 return 0;
6424}
6425
Francois Romieudc1c00c2012-03-08 10:06:18 +01006426#ifdef CONFIG_NET_POLL_CONTROLLER
6427static void rtl8169_netpoll(struct net_device *dev)
6428{
6429 struct rtl8169_private *tp = netdev_priv(dev);
6430
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006431 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006432}
6433#endif
6434
Francois Romieudf43ac72012-03-08 09:48:40 +01006435static int rtl_open(struct net_device *dev)
6436{
6437 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006438 struct pci_dev *pdev = tp->pci_dev;
6439 int retval = -ENOMEM;
6440
6441 pm_runtime_get_sync(&pdev->dev);
6442
6443 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006444 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006445 * dma_alloc_coherent provides more.
6446 */
6447 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6448 &tp->TxPhyAddr, GFP_KERNEL);
6449 if (!tp->TxDescArray)
6450 goto err_pm_runtime_put;
6451
6452 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6453 &tp->RxPhyAddr, GFP_KERNEL);
6454 if (!tp->RxDescArray)
6455 goto err_free_tx_0;
6456
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006457 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006458 if (retval < 0)
6459 goto err_free_rx_1;
6460
Francois Romieudf43ac72012-03-08 09:48:40 +01006461 rtl_request_firmware(tp);
6462
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006463 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006464 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006465 if (retval < 0)
6466 goto err_release_fw_2;
6467
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006468 retval = r8169_phy_connect(tp);
6469 if (retval)
6470 goto err_free_irq;
6471
Francois Romieudf43ac72012-03-08 09:48:40 +01006472 rtl_lock_work(tp);
6473
6474 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6475
6476 napi_enable(&tp->napi);
6477
6478 rtl8169_init_phy(dev, tp);
6479
Francois Romieudf43ac72012-03-08 09:48:40 +01006480 rtl_pll_power_up(tp);
6481
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006482 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006483
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006484 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006485 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6486
Heiner Kallweit703732f2019-01-19 22:07:05 +01006487 phy_start(tp->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006488 netif_start_queue(dev);
6489
6490 rtl_unlock_work(tp);
6491
Heiner Kallweita92a0842018-01-08 21:39:13 +01006492 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006493out:
6494 return retval;
6495
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006496err_free_irq:
6497 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006498err_release_fw_2:
6499 rtl_release_firmware(tp);
6500 rtl8169_rx_clear(tp);
6501err_free_rx_1:
6502 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6503 tp->RxPhyAddr);
6504 tp->RxDescArray = NULL;
6505err_free_tx_0:
6506 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6507 tp->TxPhyAddr);
6508 tp->TxDescArray = NULL;
6509err_pm_runtime_put:
6510 pm_runtime_put_noidle(&pdev->dev);
6511 goto out;
6512}
6513
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006514static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006515rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006516{
6517 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006518 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006519 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006520 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006521
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006522 pm_runtime_get_noresume(&pdev->dev);
6523
6524 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006525 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006526
Junchang Wang8027aa22012-03-04 23:30:32 +01006527 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006528 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006529 stats->rx_packets = tp->rx_stats.packets;
6530 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006531 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006532
Junchang Wang8027aa22012-03-04 23:30:32 +01006533 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006534 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006535 stats->tx_packets = tp->tx_stats.packets;
6536 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006537 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006538
6539 stats->rx_dropped = dev->stats.rx_dropped;
6540 stats->tx_dropped = dev->stats.tx_dropped;
6541 stats->rx_length_errors = dev->stats.rx_length_errors;
6542 stats->rx_errors = dev->stats.rx_errors;
6543 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6544 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6545 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006546 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006547
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006548 /*
6549 * Fetch additonal counter values missing in stats collected by driver
6550 * from tally counters.
6551 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006552 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006553 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006554
6555 /*
6556 * Subtract values fetched during initalization.
6557 * See rtl8169_init_counter_offsets for a description why we do that.
6558 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006559 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006560 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006561 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006562 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006563 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006564 le16_to_cpu(tp->tc_offset.tx_aborted);
6565
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006566 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006567}
6568
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006569static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006570{
françois romieu065c27c2011-01-03 15:08:12 +00006571 struct rtl8169_private *tp = netdev_priv(dev);
6572
Francois Romieu5d06a992006-02-23 00:47:58 +01006573 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006574 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006575
Heiner Kallweit703732f2019-01-19 22:07:05 +01006576 phy_stop(tp->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006577 netif_device_detach(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006578
6579 rtl_lock_work(tp);
6580 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006581 /* Clear all task flags */
6582 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6583
Francois Romieuda78dbf2012-01-26 14:18:23 +01006584 rtl_unlock_work(tp);
6585
6586 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006587}
Francois Romieu5d06a992006-02-23 00:47:58 +01006588
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006589#ifdef CONFIG_PM
6590
6591static int rtl8169_suspend(struct device *device)
6592{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006593 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006594 struct rtl8169_private *tp = netdev_priv(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006595
6596 rtl8169_net_suspend(dev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006597 clk_disable_unprepare(tp->clk);
Francois Romieu1371fa62007-04-02 23:01:11 +02006598
Francois Romieu5d06a992006-02-23 00:47:58 +01006599 return 0;
6600}
6601
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006602static void __rtl8169_resume(struct net_device *dev)
6603{
françois romieu065c27c2011-01-03 15:08:12 +00006604 struct rtl8169_private *tp = netdev_priv(dev);
6605
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006606 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006607
6608 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006609 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006610
Heiner Kallweit703732f2019-01-19 22:07:05 +01006611 phy_start(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006612
Artem Savkovcff4c162012-04-03 10:29:11 +00006613 rtl_lock_work(tp);
6614 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006615 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Heiner Kallweit58ba5662019-01-19 22:06:25 +01006616 rtl_reset_work(tp);
Artem Savkovcff4c162012-04-03 10:29:11 +00006617 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006618}
6619
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006620static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006621{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006622 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006623 struct rtl8169_private *tp = netdev_priv(dev);
6624
Heiner Kallweit59715172019-05-29 07:44:01 +02006625 rtl_rar_set(tp, dev->dev_addr);
6626
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006627 clk_prepare_enable(tp->clk);
Francois Romieu5d06a992006-02-23 00:47:58 +01006628
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006629 if (netif_running(dev))
6630 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006631
Francois Romieu5d06a992006-02-23 00:47:58 +01006632 return 0;
6633}
6634
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006635static int rtl8169_runtime_suspend(struct device *device)
6636{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006637 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006638 struct rtl8169_private *tp = netdev_priv(dev);
6639
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006640 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006641 return 0;
6642
Francois Romieuda78dbf2012-01-26 14:18:23 +01006643 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006644 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006645 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006646
6647 rtl8169_net_suspend(dev);
6648
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006649 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006650 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006651 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006652
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006653 return 0;
6654}
6655
6656static int rtl8169_runtime_resume(struct device *device)
6657{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006658 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006659 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit59715172019-05-29 07:44:01 +02006660
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006661 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006662
6663 if (!tp->TxDescArray)
6664 return 0;
6665
Francois Romieuda78dbf2012-01-26 14:18:23 +01006666 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006667 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006668 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006669
6670 __rtl8169_resume(dev);
6671
6672 return 0;
6673}
6674
6675static int rtl8169_runtime_idle(struct device *device)
6676{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006677 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006678
Heiner Kallweita92a0842018-01-08 21:39:13 +01006679 if (!netif_running(dev) || !netif_carrier_ok(dev))
6680 pm_schedule_suspend(device, 10000);
6681
6682 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006683}
6684
Alexey Dobriyan47145212009-12-14 18:00:08 -08006685static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006686 .suspend = rtl8169_suspend,
6687 .resume = rtl8169_resume,
6688 .freeze = rtl8169_suspend,
6689 .thaw = rtl8169_resume,
6690 .poweroff = rtl8169_suspend,
6691 .restore = rtl8169_resume,
6692 .runtime_suspend = rtl8169_runtime_suspend,
6693 .runtime_resume = rtl8169_runtime_resume,
6694 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006695};
6696
6697#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6698
6699#else /* !CONFIG_PM */
6700
6701#define RTL8169_PM_OPS NULL
6702
6703#endif /* !CONFIG_PM */
6704
David S. Miller1805b2f2011-10-24 18:18:09 -04006705static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6706{
David S. Miller1805b2f2011-10-24 18:18:09 -04006707 /* WoL fails with 8168b when the receiver is disabled. */
6708 switch (tp->mac_version) {
6709 case RTL_GIGA_MAC_VER_11:
6710 case RTL_GIGA_MAC_VER_12:
6711 case RTL_GIGA_MAC_VER_17:
6712 pci_clear_master(tp->pci_dev);
6713
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006714 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006715 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006716 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04006717 break;
6718 default:
6719 break;
6720 }
6721}
6722
Francois Romieu1765f952008-09-13 17:21:40 +02006723static void rtl_shutdown(struct pci_dev *pdev)
6724{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006725 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006726 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02006727
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006728 rtl8169_net_suspend(dev);
6729
Francois Romieucecb5fd2011-04-01 10:21:07 +02006730 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006731 rtl_rar_set(tp, dev->perm_addr);
6732
Hayes Wang92fc43b2011-07-06 15:58:03 +08006733 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006734
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006735 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02006736 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006737 rtl_wol_suspend_quirk(tp);
6738 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006739 }
6740
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006741 pci_wake_from_d3(pdev, true);
6742 pci_set_power_state(pdev, PCI_D3hot);
6743 }
6744}
Francois Romieu5d06a992006-02-23 00:47:58 +01006745
Bill Pembertonbaf63292012-12-03 09:23:28 -05006746static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01006747{
6748 struct net_device *dev = pci_get_drvdata(pdev);
6749 struct rtl8169_private *tp = netdev_priv(dev);
6750
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01006751 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01006752 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01006753
Devendra Nagaad1be8d2012-05-31 01:51:20 +00006754 netif_napi_del(&tp->napi);
6755
Francois Romieue27566e2012-03-08 09:54:01 +01006756 unregister_netdev(dev);
Heiner Kallweit703732f2019-01-19 22:07:05 +01006757 mdiobus_unregister(tp->phydev->mdio.bus);
Francois Romieue27566e2012-03-08 09:54:01 +01006758
6759 rtl_release_firmware(tp);
6760
6761 if (pci_dev_run_wake(pdev))
6762 pm_runtime_get_noresume(&pdev->dev);
6763
6764 /* restore original MAC address */
6765 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01006766}
6767
Francois Romieufa9c3852012-03-08 10:01:50 +01006768static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01006769 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01006770 .ndo_stop = rtl8169_close,
6771 .ndo_get_stats64 = rtl8169_get_stats64,
6772 .ndo_start_xmit = rtl8169_start_xmit,
6773 .ndo_tx_timeout = rtl8169_tx_timeout,
6774 .ndo_validate_addr = eth_validate_addr,
6775 .ndo_change_mtu = rtl8169_change_mtu,
6776 .ndo_fix_features = rtl8169_fix_features,
6777 .ndo_set_features = rtl8169_set_features,
6778 .ndo_set_mac_address = rtl_set_mac_address,
6779 .ndo_do_ioctl = rtl8169_ioctl,
6780 .ndo_set_rx_mode = rtl_set_rx_mode,
6781#ifdef CONFIG_NET_POLL_CONTROLLER
6782 .ndo_poll_controller = rtl8169_netpoll,
6783#endif
6784
6785};
6786
Francois Romieu31fa8b12012-03-08 10:09:40 +01006787static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006788 void (*hw_start)(struct rtl8169_private *tp);
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006789 u16 irq_mask;
Heiner Kallweit14967f92018-02-28 07:55:20 +01006790 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03006791 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006792} rtl_cfg_infos [] = {
6793 [RTL_CFG_0] = {
6794 .hw_start = rtl_hw_start_8169,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006795 .irq_mask = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01006796 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03006797 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006798 },
6799 [RTL_CFG_1] = {
6800 .hw_start = rtl_hw_start_8168,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006801 .irq_mask = LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01006802 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03006803 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006804 },
6805 [RTL_CFG_2] = {
6806 .hw_start = rtl_hw_start_8101,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006807 .irq_mask = LinkChg | RxOverflow | RxFIFOOver,
Francois Romieu50970832017-10-27 13:24:49 +03006808 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006809 }
6810};
6811
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006812static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01006813{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006814 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006815
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006816 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006817 rtl_unlock_config_regs(tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006818 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006819 rtl_lock_config_regs(tp);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006820 flags = PCI_IRQ_LEGACY;
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006821 } else {
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006822 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006823 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006824
6825 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01006826}
6827
Thierry Reding04c77882019-02-06 13:30:17 +01006828static void rtl_read_mac_address(struct rtl8169_private *tp,
6829 u8 mac_addr[ETH_ALEN])
6830{
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006831 u32 value;
6832
Thierry Reding04c77882019-02-06 13:30:17 +01006833 /* Get MAC address */
6834 switch (tp->mac_version) {
6835 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
6836 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006837 value = rtl_eri_read(tp, 0xe0);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006838 mac_addr[0] = (value >> 0) & 0xff;
6839 mac_addr[1] = (value >> 8) & 0xff;
6840 mac_addr[2] = (value >> 16) & 0xff;
6841 mac_addr[3] = (value >> 24) & 0xff;
6842
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006843 value = rtl_eri_read(tp, 0xe4);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006844 mac_addr[4] = (value >> 0) & 0xff;
6845 mac_addr[5] = (value >> 8) & 0xff;
Thierry Reding04c77882019-02-06 13:30:17 +01006846 break;
6847 default:
6848 break;
6849 }
6850}
6851
Hayes Wangc5583862012-07-02 17:23:22 +08006852DECLARE_RTL_COND(rtl_link_list_ready_cond)
6853{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006854 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08006855}
6856
6857DECLARE_RTL_COND(rtl_rxtx_empty_cond)
6858{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006859 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08006860}
6861
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006862static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
6863{
6864 struct rtl8169_private *tp = mii_bus->priv;
6865
6866 if (phyaddr > 0)
6867 return -ENODEV;
6868
6869 return rtl_readphy(tp, phyreg);
6870}
6871
6872static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
6873 int phyreg, u16 val)
6874{
6875 struct rtl8169_private *tp = mii_bus->priv;
6876
6877 if (phyaddr > 0)
6878 return -ENODEV;
6879
6880 rtl_writephy(tp, phyreg, val);
6881
6882 return 0;
6883}
6884
6885static int r8169_mdio_register(struct rtl8169_private *tp)
6886{
6887 struct pci_dev *pdev = tp->pci_dev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006888 struct mii_bus *new_bus;
6889 int ret;
6890
6891 new_bus = devm_mdiobus_alloc(&pdev->dev);
6892 if (!new_bus)
6893 return -ENOMEM;
6894
6895 new_bus->name = "r8169";
6896 new_bus->priv = tp;
6897 new_bus->parent = &pdev->dev;
6898 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
Heiner Kallweita1950162019-04-24 21:13:25 +02006899 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006900
6901 new_bus->read = r8169_mdio_read_reg;
6902 new_bus->write = r8169_mdio_write_reg;
6903
6904 ret = mdiobus_register(new_bus);
6905 if (ret)
6906 return ret;
6907
Heiner Kallweit703732f2019-01-19 22:07:05 +01006908 tp->phydev = mdiobus_get_phy(new_bus, 0);
6909 if (!tp->phydev) {
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006910 mdiobus_unregister(new_bus);
6911 return -ENODEV;
6912 }
6913
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02006914 /* PHY will be woken up in rtl_open() */
Heiner Kallweit703732f2019-01-19 22:07:05 +01006915 phy_suspend(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006916
6917 return 0;
6918}
6919
Bill Pembertonbaf63292012-12-03 09:23:28 -05006920static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006921{
Hayes Wangc5583862012-07-02 17:23:22 +08006922 u32 data;
6923
6924 tp->ocp_base = OCP_STD_PHY_BASE;
6925
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006926 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08006927
6928 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
6929 return;
6930
6931 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
6932 return;
6933
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006934 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08006935 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006936 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08006937
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006938 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006939 data &= ~(1 << 14);
6940 r8168_mac_ocp_write(tp, 0xe8de, data);
6941
6942 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6943 return;
6944
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006945 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006946 data |= (1 << 15);
6947 r8168_mac_ocp_write(tp, 0xe8de, data);
6948
Heiner Kallweit7160be22019-05-25 20:44:01 +02006949 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
Hayes Wangc5583862012-07-02 17:23:22 +08006950}
6951
Bill Pembertonbaf63292012-12-03 09:23:28 -05006952static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006953{
6954 switch (tp->mac_version) {
Heiner Kallweit29ec0482019-05-25 20:43:25 +02006955 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
6956 rtl8168ep_stop_cmac(tp);
6957 /* fall through */
Heiner Kallweit2a718832018-05-02 21:39:49 +02006958 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006959 rtl_hw_init_8168g(tp);
6960 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006961 default:
6962 break;
6963 }
6964}
6965
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006966static int rtl_jumbo_max(struct rtl8169_private *tp)
6967{
6968 /* Non-GBit versions don't support jumbo frames */
6969 if (!tp->supports_gmii)
6970 return JUMBO_1K;
6971
6972 switch (tp->mac_version) {
6973 /* RTL8169 */
Heiner Kallweite9588eb2019-05-25 21:14:39 +02006974 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006975 return JUMBO_7K;
6976 /* RTL8168b */
6977 case RTL_GIGA_MAC_VER_11:
6978 case RTL_GIGA_MAC_VER_12:
6979 case RTL_GIGA_MAC_VER_17:
6980 return JUMBO_4K;
6981 /* RTL8168c */
6982 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
6983 return JUMBO_6K;
6984 default:
6985 return JUMBO_9K;
6986 }
6987}
6988
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006989static void rtl_disable_clk(void *data)
6990{
6991 clk_disable_unprepare(data);
6992}
6993
Heiner Kallweitb779dae2019-01-19 22:07:34 +01006994static int rtl_get_ether_clk(struct rtl8169_private *tp)
6995{
6996 struct device *d = tp_to_dev(tp);
6997 struct clk *clk;
6998 int rc;
6999
7000 clk = devm_clk_get(d, "ether_clk");
7001 if (IS_ERR(clk)) {
7002 rc = PTR_ERR(clk);
7003 if (rc == -ENOENT)
7004 /* clk-core allows NULL (for suspend / resume) */
7005 rc = 0;
7006 else if (rc != -EPROBE_DEFER)
7007 dev_err(d, "failed to get clk: %d\n", rc);
7008 } else {
7009 tp->clk = clk;
7010 rc = clk_prepare_enable(clk);
7011 if (rc)
7012 dev_err(d, "failed to enable clk: %d\n", rc);
7013 else
7014 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
7015 }
7016
7017 return rc;
7018}
7019
hayeswang929a0312014-09-16 11:40:47 +08007020static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01007021{
7022 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Thierry Redingdeedf1f2019-02-06 13:30:18 +01007023 /* align to u16 for is_valid_ether_addr() */
7024 u8 mac_addr[ETH_ALEN] __aligned(2) = {};
Francois Romieu3b6cf252012-03-08 09:59:04 +01007025 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007026 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007027 int chipset, region, i;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007028 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007029
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007030 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
7031 if (!dev)
7032 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007033
7034 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01007035 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007036 tp = netdev_priv(dev);
7037 tp->dev = dev;
7038 tp->pci_dev = pdev;
7039 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02007040 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007041
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007042 /* Get the *optional* external "ether_clk" used on some boards */
Heiner Kallweitb779dae2019-01-19 22:07:34 +01007043 rc = rtl_get_ether_clk(tp);
7044 if (rc)
7045 return rc;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02007046
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02007047 /* Disable ASPM completely as that cause random device stop working
7048 * problems as well as full system hangs for some PCIe devices users.
7049 */
7050 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
7051
Francois Romieu3b6cf252012-03-08 09:59:04 +01007052 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007053 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007054 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007055 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007056 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007057 }
7058
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007059 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007060 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007061
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007062 /* use first MMIO region */
7063 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7064 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007065 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007066 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007067 }
7068
7069 /* check for weird/broken PCI region reporting */
7070 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007071 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007072 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007073 }
7074
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007075 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007076 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007077 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007078 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007079 }
7080
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007081 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007082
Francois Romieu3b6cf252012-03-08 09:59:04 +01007083 /* Identify chip attached to board */
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01007084 rtl8169_get_mac_version(tp);
7085 if (tp->mac_version == RTL_GIGA_MAC_NONE)
7086 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007087
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007088 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007089
Heiner Kallweit10b63e82019-01-20 11:45:20 +01007090 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
Heiner Kallweita0456792018-09-25 07:59:36 +02007091 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007092 dev->features |= NETIF_F_HIGHDMA;
7093 } else {
7094 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7095 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007096 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007097 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007098 }
7099 }
7100
Francois Romieu3b6cf252012-03-08 09:59:04 +01007101 rtl_init_rxcfg(tp);
7102
Heiner Kallweitde20e122018-09-25 07:58:00 +02007103 rtl8169_irq_mask_and_ack(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007104
Hayes Wangc5583862012-07-02 17:23:22 +08007105 rtl_hw_initialize(tp);
7106
Francois Romieu3b6cf252012-03-08 09:59:04 +01007107 rtl_hw_reset(tp);
7108
Francois Romieu3b6cf252012-03-08 09:59:04 +01007109 pci_set_master(pdev);
7110
Francois Romieu3b6cf252012-03-08 09:59:04 +01007111 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007112
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007113 rc = rtl_alloc_irq(tp);
7114 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007115 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007116 return rc;
7117 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007118
Francois Romieu3b6cf252012-03-08 09:59:04 +01007119 mutex_init(&tp->wk.mutex);
Heiner Kallweit5c41e782019-01-19 22:03:49 +01007120 INIT_WORK(&tp->wk.work, rtl_task);
Kyle McMartin340fea32014-02-24 20:12:28 -05007121 u64_stats_init(&tp->rx_stats.syncp);
7122 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007123
Thierry Reding04c77882019-02-06 13:30:17 +01007124 /* get MAC address */
7125 rc = eth_platform_get_mac_address(&pdev->dev, mac_addr);
7126 if (rc)
7127 rtl_read_mac_address(tp, mac_addr);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007128
Thierry Reding04c77882019-02-06 13:30:17 +01007129 if (is_valid_ether_addr(mac_addr))
7130 rtl_rar_set(tp, mac_addr);
7131
Francois Romieu3b6cf252012-03-08 09:59:04 +01007132 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007133 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007134
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007135 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007136
Heiner Kallweit37621492018-04-17 23:20:03 +02007137 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007138
7139 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7140 * properly for all devices */
7141 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007142 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007143
7144 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007145 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7146 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007147 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7148 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007149 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007150
hayeswang929a0312014-09-16 11:40:47 +08007151 tp->cp_cmd |= RxChkSum | RxVlan;
7152
7153 /*
7154 * Pretend we are using VLANs; This bypasses a nasty bug where
7155 * Interrupts stop flowing on high load on 8110SCd controllers.
7156 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007157 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007158 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007159 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007160
Heiner Kallweit87945b62019-05-31 19:55:11 +02007161 if (rtl_chip_supports_csum_v2(tp))
hayeswange9746042014-07-11 16:25:58 +08007162 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
hayeswang5888d3f2014-07-11 16:25:56 +08007163
Francois Romieu3b6cf252012-03-08 09:59:04 +01007164 dev->hw_features |= NETIF_F_RXALL;
7165 dev->hw_features |= NETIF_F_RXFCS;
7166
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007167 /* MTU range: 60 - hw-specific max */
7168 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007169 jumbo_max = rtl_jumbo_max(tp);
7170 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007171
Francois Romieu3b6cf252012-03-08 09:59:04 +01007172 tp->hw_start = cfg->hw_start;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007173 tp->irq_mask = RTL_EVENT_NAPI | cfg->irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +03007174 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007175
Heiner Kallweit254764e2019-01-22 22:23:41 +01007176 tp->fw_name = rtl_chip_infos[chipset].fw_name;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007177
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007178 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7179 &tp->counters_phys_addr,
7180 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007181 if (!tp->counters)
7182 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007183
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007184 pci_set_drvdata(pdev, dev);
7185
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007186 rc = r8169_mdio_register(tp);
7187 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007188 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007189
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007190 /* chip gets powered up in rtl_open() */
7191 rtl_pll_power_down(tp);
7192
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007193 rc = register_netdev(dev);
7194 if (rc)
7195 goto err_mdio_unregister;
7196
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007197 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007198 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007199 (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
Heiner Kallweit29274992018-02-28 20:43:38 +01007200 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007201
7202 if (jumbo_max > JUMBO_1K)
7203 netif_info(tp, probe, dev,
7204 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
7205 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
7206 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007207
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007208 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007209 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007210
Heiner Kallweita92a0842018-01-08 21:39:13 +01007211 if (pci_dev_run_wake(pdev))
7212 pm_runtime_put_sync(&pdev->dev);
7213
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007214 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007215
7216err_mdio_unregister:
Heiner Kallweit703732f2019-01-19 22:07:05 +01007217 mdiobus_unregister(tp->phydev->mdio.bus);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007218 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007219}
7220
Linus Torvalds1da177e2005-04-16 15:20:36 -07007221static struct pci_driver rtl8169_pci_driver = {
7222 .name = MODULENAME,
7223 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007224 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007225 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007226 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007227 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007228};
7229
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007230module_pci_driver(rtl8169_pci_driver);