blob: e1dd6ea60d67050f2784a08d2ec2589eef040a35 [file] [log] [blame]
Thomas Gleixner09c434b2019-05-19 13:08:20 +01001// SPDX-License-Identifier: GPL-2.0-only
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Francois Romieu07d3f512007-02-21 22:40:46 +01003 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
4 *
5 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
6 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
7 * Copyright (c) a lot of people too. Please respect their work.
8 *
9 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
11
12#include <linux/module.h>
13#include <linux/moduleparam.h>
14#include <linux/pci.h>
15#include <linux/netdevice.h>
16#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020017#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/delay.h>
19#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020020#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/if_vlan.h>
22#include <linux/crc32.h>
23#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020024#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/ip.h>
26#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000027#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000029#include <linux/pm_runtime.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040030#include <linux/prefetch.h>
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +020031#include <linux/pci-aspm.h>
hayeswange9746042014-07-11 16:25:58 +080032#include <linux/ipv6.h>
33#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070034
Heiner Kallweit8197f9d2019-06-05 08:02:31 +020035#include "r8169_firmware.h"
36
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070038
françois romieubca03d52011-01-03 15:07:31 +000039#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
40#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000041#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
42#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080043#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080044#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
45#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080046#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080047#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080048#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080049#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080050#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000051#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000052#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000053#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080054#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
55#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
56#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
57#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000058
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020059#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070060 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020061
Linus Torvalds1da177e2005-04-16 15:20:36 -070062/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
63 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050064static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Michal Schmidtaee77e42012-09-09 13:55:26 +000066#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070067#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
68
69#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020070#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070071#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000072#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070073#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
74#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
75
Heiner Kallweit145a40e2019-06-10 18:25:29 +020076#define RTL_CFG_NO_GBIT 1
77
Linus Torvalds1da177e2005-04-16 15:20:36 -070078/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020079#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
80#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
81#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
82#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
83#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
84#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070085
86enum mac_version {
Heiner Kallweite9588eb2019-05-25 21:14:39 +020087 /* support for ancient RTL_GIGA_MAC_VER_01 has been removed */
Francois Romieu85bffe62011-04-27 08:22:39 +020088 RTL_GIGA_MAC_VER_02,
89 RTL_GIGA_MAC_VER_03,
90 RTL_GIGA_MAC_VER_04,
91 RTL_GIGA_MAC_VER_05,
92 RTL_GIGA_MAC_VER_06,
93 RTL_GIGA_MAC_VER_07,
94 RTL_GIGA_MAC_VER_08,
95 RTL_GIGA_MAC_VER_09,
96 RTL_GIGA_MAC_VER_10,
97 RTL_GIGA_MAC_VER_11,
98 RTL_GIGA_MAC_VER_12,
99 RTL_GIGA_MAC_VER_13,
100 RTL_GIGA_MAC_VER_14,
101 RTL_GIGA_MAC_VER_15,
102 RTL_GIGA_MAC_VER_16,
103 RTL_GIGA_MAC_VER_17,
104 RTL_GIGA_MAC_VER_18,
105 RTL_GIGA_MAC_VER_19,
106 RTL_GIGA_MAC_VER_20,
107 RTL_GIGA_MAC_VER_21,
108 RTL_GIGA_MAC_VER_22,
109 RTL_GIGA_MAC_VER_23,
110 RTL_GIGA_MAC_VER_24,
111 RTL_GIGA_MAC_VER_25,
112 RTL_GIGA_MAC_VER_26,
113 RTL_GIGA_MAC_VER_27,
114 RTL_GIGA_MAC_VER_28,
115 RTL_GIGA_MAC_VER_29,
116 RTL_GIGA_MAC_VER_30,
117 RTL_GIGA_MAC_VER_31,
118 RTL_GIGA_MAC_VER_32,
119 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800120 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800121 RTL_GIGA_MAC_VER_35,
122 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800123 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800124 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800125 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800126 RTL_GIGA_MAC_VER_40,
127 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000128 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000129 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800130 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800131 RTL_GIGA_MAC_VER_45,
132 RTL_GIGA_MAC_VER_46,
133 RTL_GIGA_MAC_VER_47,
134 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800135 RTL_GIGA_MAC_VER_49,
136 RTL_GIGA_MAC_VER_50,
137 RTL_GIGA_MAC_VER_51,
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200138 RTL_GIGA_MAC_NONE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700139};
140
Francois Romieud58d46b2011-05-03 16:38:29 +0200141#define JUMBO_1K ETH_DATA_LEN
142#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
143#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
144#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
145#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
146
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800147static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700148 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200149 const char *fw_name;
150} rtl_chip_infos[] = {
151 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200152 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
153 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
154 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
155 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
156 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200157 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200158 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
159 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
Heiner Kallweit9e0773c2019-07-07 13:59:54 +0200160 [RTL_GIGA_MAC_VER_09] = {"RTL8102e/RTL8103e" },
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200161 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
162 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
163 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
164 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
165 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
166 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
167 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
168 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
169 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
170 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
171 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
172 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
173 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
174 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
175 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
176 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
177 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
178 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
179 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
180 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
181 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
182 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
183 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
184 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
185 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
186 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
187 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
188 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
189 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
190 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
191 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
192 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
Heiner Kallweit9e0773c2019-07-07 13:59:54 +0200193 [RTL_GIGA_MAC_VER_42] = {"RTL8168gu/8111gu", FIRMWARE_8168G_3},
194 [RTL_GIGA_MAC_VER_43] = {"RTL8106eus", FIRMWARE_8106E_2},
195 [RTL_GIGA_MAC_VER_44] = {"RTL8411b", FIRMWARE_8411_2 },
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200196 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
197 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
198 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
199 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
200 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
201 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
202 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700203};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700204
Benoit Taine9baa3c32014-08-08 15:56:03 +0200205static const struct pci_device_id rtl8169_pci_tbl[] = {
Heiner Kallweit145a40e2019-06-10 18:25:29 +0200206 { PCI_VDEVICE(REALTEK, 0x2502) },
207 { PCI_VDEVICE(REALTEK, 0x2600) },
208 { PCI_VDEVICE(REALTEK, 0x8129) },
209 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_NO_GBIT },
210 { PCI_VDEVICE(REALTEK, 0x8161) },
211 { PCI_VDEVICE(REALTEK, 0x8167) },
212 { PCI_VDEVICE(REALTEK, 0x8168) },
213 { PCI_VDEVICE(NCUBE, 0x8168) },
214 { PCI_VDEVICE(REALTEK, 0x8169) },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100215 { PCI_VENDOR_ID_DLINK, 0x4300,
Heiner Kallweit145a40e2019-06-10 18:25:29 +0200216 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0 },
Heiner Kallweit9d9f3fb2019-06-15 09:58:21 +0200217 { PCI_VDEVICE(DLINK, 0x4300) },
218 { PCI_VDEVICE(DLINK, 0x4302) },
219 { PCI_VDEVICE(AT, 0xc107) },
220 { PCI_VDEVICE(USR, 0x0116) },
221 { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0024 },
222 { 0x0001, 0x8168, PCI_ANY_ID, 0x2410 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100223 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700224};
225
226MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
227
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200228static struct {
229 u32 msg_enable;
230} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700231
Francois Romieu07d3f512007-02-21 22:40:46 +0100232enum rtl_registers {
233 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100234 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100235 MAR0 = 8, /* Multicast filter. */
236 CounterAddrLow = 0x10,
237 CounterAddrHigh = 0x14,
238 TxDescStartAddrLow = 0x20,
239 TxDescStartAddrHigh = 0x24,
240 TxHDescStartAddrLow = 0x28,
241 TxHDescStartAddrHigh = 0x2c,
242 FLASH = 0x30,
243 ERSR = 0x36,
244 ChipCmd = 0x37,
245 TxPoll = 0x38,
246 IntrMask = 0x3c,
247 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700248
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800249 TxConfig = 0x40,
250#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
251#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
252
253 RxConfig = 0x44,
254#define RX128_INT_EN (1 << 15) /* 8111c and later */
255#define RX_MULTI_EN (1 << 14) /* 8111c only */
256#define RXCFG_FIFO_SHIFT 13
257 /* No threshold before first PCI xfer */
258#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000259#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800260#define RXCFG_DMA_SHIFT 8
261 /* Unlimited maximum PCI burst. */
262#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700263
Francois Romieu07d3f512007-02-21 22:40:46 +0100264 RxMissed = 0x4c,
265 Cfg9346 = 0x50,
266 Config0 = 0x51,
267 Config1 = 0x52,
268 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200269#define PME_SIGNAL (1 << 5) /* 8168c and later */
270
Francois Romieu07d3f512007-02-21 22:40:46 +0100271 Config3 = 0x54,
272 Config4 = 0x55,
273 Config5 = 0x56,
274 MultiIntr = 0x5c,
275 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100276 PHYstatus = 0x6c,
277 RxMaxSize = 0xda,
278 CPlusCmd = 0xe0,
279 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300280
281#define RTL_COALESCE_MASK 0x0f
282#define RTL_COALESCE_SHIFT 4
283#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
284#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
285
Francois Romieu07d3f512007-02-21 22:40:46 +0100286 RxDescAddrLow = 0xe4,
287 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000288 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
289
290#define NoEarlyTx 0x3f /* Max value : no early transmit. */
291
292 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
293
294#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800295#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000296
Francois Romieu07d3f512007-02-21 22:40:46 +0100297 FuncEvent = 0xf0,
298 FuncEventMask = 0xf4,
299 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800300 IBCR0 = 0xf8,
301 IBCR2 = 0xf9,
302 IBIMR0 = 0xfa,
303 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100304 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700305};
306
Francois Romieuf162a5d2008-06-01 22:37:49 +0200307enum rtl8168_8101_registers {
308 CSIDR = 0x64,
309 CSIAR = 0x68,
310#define CSIAR_FLAG 0x80000000
311#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200312#define CSIAR_BYTE_ENABLE 0x0000f000
313#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000314 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200315 EPHYAR = 0x80,
316#define EPHYAR_FLAG 0x80000000
317#define EPHYAR_WRITE_CMD 0x80000000
318#define EPHYAR_REG_MASK 0x1f
319#define EPHYAR_REG_SHIFT 16
320#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800321 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800322#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800323#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200324 DBG_REG = 0xd1,
325#define FIX_NAK_1 (1 << 4)
326#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800327 TWSI = 0xd2,
328 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800329#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800330#define TX_EMPTY (1 << 5)
331#define RX_EMPTY (1 << 4)
332#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800333#define EN_NDP (1 << 3)
334#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800335#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000336 EFUSEAR = 0xdc,
337#define EFUSEAR_FLAG 0x80000000
338#define EFUSEAR_WRITE_CMD 0x80000000
339#define EFUSEAR_READ_CMD 0x00000000
340#define EFUSEAR_REG_MASK 0x03ff
341#define EFUSEAR_REG_SHIFT 8
342#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800343 MISC_1 = 0xf2,
344#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200345};
346
françois romieuc0e45c12011-01-03 15:08:04 +0000347enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800348 LED_FREQ = 0x1a,
349 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000350 ERIDR = 0x70,
351 ERIAR = 0x74,
352#define ERIAR_FLAG 0x80000000
353#define ERIAR_WRITE_CMD 0x80000000
354#define ERIAR_READ_CMD 0x00000000
355#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000356#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800357#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
358#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
359#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800360#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800361#define ERIAR_MASK_SHIFT 12
362#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
363#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800364#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800365#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800366#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000367 EPHY_RXER_NUM = 0x7c,
368 OCPDR = 0xb0, /* OCP GPHY access */
369#define OCPDR_WRITE_CMD 0x80000000
370#define OCPDR_READ_CMD 0x00000000
371#define OCPDR_REG_MASK 0x7f
372#define OCPDR_GPHY_REG_SHIFT 16
373#define OCPDR_DATA_MASK 0xffff
374 OCPAR = 0xb4,
375#define OCPAR_FLAG 0x80000000
376#define OCPAR_GPHY_WRITE_CMD 0x8000f060
377#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800378 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000379 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
380 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200381#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800382#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800383#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800384#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800385#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000386};
387
Francois Romieu07d3f512007-02-21 22:40:46 +0100388enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700389 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100390 SYSErr = 0x8000,
391 PCSTimeout = 0x4000,
392 SWInt = 0x0100,
393 TxDescUnavail = 0x0080,
394 RxFIFOOver = 0x0040,
395 LinkChg = 0x0020,
396 RxOverflow = 0x0010,
397 TxErr = 0x0008,
398 TxOK = 0x0004,
399 RxErr = 0x0002,
400 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700401
402 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200403 RxRWT = (1 << 22),
404 RxRES = (1 << 21),
405 RxRUNT = (1 << 20),
406 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407
408 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800409 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100410 CmdReset = 0x10,
411 CmdRxEnb = 0x08,
412 CmdTxEnb = 0x04,
413 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Francois Romieu275391a2007-02-23 23:50:28 +0100415 /* TXPoll register p.5 */
416 HPQ = 0x80, /* Poll cmd on the high prio queue */
417 NPQ = 0x40, /* Poll cmd on the low prio queue */
418 FSWInt = 0x01, /* Forced software interrupt */
419
Linus Torvalds1da177e2005-04-16 15:20:36 -0700420 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100421 Cfg9346_Lock = 0x00,
422 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700423
424 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100425 AcceptErr = 0x20,
426 AcceptRunt = 0x10,
427 AcceptBroadcast = 0x08,
428 AcceptMulticast = 0x04,
429 AcceptMyPhys = 0x02,
430 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200431#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700432
Linus Torvalds1da177e2005-04-16 15:20:36 -0700433 /* TxConfigBits */
434 TxInterFrameGapShift = 24,
435 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
436
Francois Romieu5d06a992006-02-23 00:47:58 +0100437 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200438 LEDS1 = (1 << 7),
439 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200440 Speed_down = (1 << 4),
441 MEMMAP = (1 << 3),
442 IOMAP = (1 << 2),
443 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100444 PMEnable = (1 << 0), /* Power Management Enable */
445
Francois Romieu6dccd162007-02-13 23:38:05 +0100446 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000447 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000448 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100449 PCI_Clock_66MHz = 0x01,
450 PCI_Clock_33MHz = 0x00,
451
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100452 /* Config3 register p.25 */
453 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
454 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200455 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800456 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200457 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100458
Francois Romieud58d46b2011-05-03 16:38:29 +0200459 /* Config4 register */
460 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
461
Francois Romieu5d06a992006-02-23 00:47:58 +0100462 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100463 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
464 MWF = (1 << 5), /* Accept Multicast wakeup frame */
465 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200466 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100467 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100468 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000469 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100470
Linus Torvalds1da177e2005-04-16 15:20:36 -0700471 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200472 EnableBist = (1 << 15), // 8168 8101
473 Mac_dbgo_oe = (1 << 14), // 8168 8101
474 Normal_mode = (1 << 13), // unused
475 Force_half_dup = (1 << 12), // 8168 8101
476 Force_rxflow_en = (1 << 11), // 8168 8101
477 Force_txflow_en = (1 << 10), // 8168 8101
478 Cxpl_dbg_sel = (1 << 9), // 8168 8101
479 ASF = (1 << 8), // 8168 8101
480 PktCntrDisable = (1 << 7), // 8168 8101
481 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700482 RxVlan = (1 << 6),
483 RxChkSum = (1 << 5),
484 PCIDAC = (1 << 4),
485 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200486#define INTT_MASK GENMASK(1, 0)
Heiner Kallweitbc732412019-06-10 18:22:33 +0200487#define CPCMD_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700488
489 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100490 TBI_Enable = 0x80,
491 TxFlowCtrl = 0x40,
492 RxFlowCtrl = 0x20,
493 _1000bpsF = 0x10,
494 _100bps = 0x08,
495 _10bps = 0x04,
496 LinkStatus = 0x02,
497 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700498
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200499 /* ResetCounterCommand */
500 CounterReset = 0x1,
501
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200502 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100503 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800504
505 /* magic enable v2 */
506 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507};
508
Francois Romieu2b7b4312011-04-18 22:53:24 -0700509enum rtl_desc_bit {
510 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
512 RingEnd = (1 << 30), /* End of descriptor ring */
513 FirstFrag = (1 << 29), /* First segment of a packet */
514 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700515};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516
Francois Romieu2b7b4312011-04-18 22:53:24 -0700517/* Generic case. */
518enum rtl_tx_desc_bit {
519 /* First doubleword. */
520 TD_LSO = (1 << 27), /* Large Send Offload */
521#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
Francois Romieu2b7b4312011-04-18 22:53:24 -0700523 /* Second doubleword. */
524 TxVlanTag = (1 << 17), /* Add VLAN tag */
525};
526
527/* 8169, 8168b and 810x except 8102e. */
528enum rtl_tx_desc_bit_0 {
529 /* First doubleword. */
530#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
531 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
532 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
533 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
534};
535
536/* 8102e, 8168c and beyond. */
537enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800538 /* First doubleword. */
539 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800540 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800541#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800542#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800543
Francois Romieu2b7b4312011-04-18 22:53:24 -0700544 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800545#define TCPHO_SHIFT 18
546#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700547#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800548 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
549 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700550 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
551 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
552};
553
Francois Romieu2b7b4312011-04-18 22:53:24 -0700554enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700555 /* Rx private */
556 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500557 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700558
559#define RxProtoUDP (PID1)
560#define RxProtoTCP (PID0)
561#define RxProtoIP (PID1 | PID0)
562#define RxProtoMask RxProtoIP
563
564 IPFail = (1 << 16), /* IP checksum failed */
565 UDPFail = (1 << 15), /* UDP/IP checksum failed */
566 TCPFail = (1 << 14), /* TCP/IP checksum failed */
567 RxVlanTag = (1 << 16), /* VLAN tag available */
568};
569
570#define RsvdMask 0x3fffc000
571
572struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200573 __le32 opts1;
574 __le32 opts2;
575 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576};
577
578struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200579 __le32 opts1;
580 __le32 opts2;
581 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582};
583
584struct ring_info {
585 struct sk_buff *skb;
586 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587};
588
Ivan Vecera355423d2009-02-06 21:49:57 -0800589struct rtl8169_counters {
590 __le64 tx_packets;
591 __le64 rx_packets;
592 __le64 tx_errors;
593 __le32 rx_errors;
594 __le16 rx_missed;
595 __le16 align_errors;
596 __le32 tx_one_collision;
597 __le32 tx_multi_collision;
598 __le64 rx_unicast;
599 __le64 rx_broadcast;
600 __le32 rx_multicast;
601 __le16 tx_aborted;
602 __le16 tx_underun;
603};
604
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200605struct rtl8169_tc_offsets {
606 bool inited;
607 __le64 tx_errors;
608 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200609 __le16 tx_aborted;
610};
611
Francois Romieuda78dbf2012-01-26 14:18:23 +0100612enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800613 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100614 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100615 RTL_FLAG_MAX
616};
617
Junchang Wang8027aa22012-03-04 23:30:32 +0100618struct rtl8169_stats {
619 u64 packets;
620 u64 bytes;
621 struct u64_stats_sync syncp;
622};
623
Linus Torvalds1da177e2005-04-16 15:20:36 -0700624struct rtl8169_private {
625 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200626 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000627 struct net_device *dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +0100628 struct phy_device *phydev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700629 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200630 u32 msg_enable;
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200631 enum mac_version mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
633 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100635 struct rtl8169_stats rx_stats;
636 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
638 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
639 dma_addr_t TxPhyAddr;
640 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000641 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700642 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 u16 cp_cmd;
Heiner Kallweit559c3c02018-11-19 22:34:17 +0100644 u16 irq_mask;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200645 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000646
Francois Romieu4422bcd2012-01-26 11:23:32 +0100647 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100648 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
649 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100650 struct work_struct work;
651 } wk;
652
Heiner Kallweitc8248c62019-03-21 21:23:14 +0100653 unsigned irq_enabled:1;
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200654 unsigned supports_gmii:1;
Heiner Kallweit62b1b3b2019-06-18 23:14:50 +0200655 unsigned aspm_manageable:1;
Corinna Vinschen42020322015-09-10 10:47:35 +0200656 dma_addr_t counters_phys_addr;
657 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200658 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000659 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000660
Heiner Kallweit254764e2019-01-22 22:23:41 +0100661 const char *fw_name;
Heiner Kallweit8197f9d2019-06-05 08:02:31 +0200662 struct rtl_fw *rtl_fw;
Hayes Wangc5583862012-07-02 17:23:22 +0800663
664 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700665};
666
Heiner Kallweit1fcd1652019-04-14 10:30:24 +0200667typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);
668
Ralf Baechle979b6c12005-06-13 14:30:40 -0700669MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700670MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200671module_param_named(debug, debug.msg_enable, int, 0);
672MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Heiner Kallweit11287b62019-01-07 21:49:09 +0100673MODULE_SOFTDEP("pre: realtek");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700674MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000675MODULE_FIRMWARE(FIRMWARE_8168D_1);
676MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000677MODULE_FIRMWARE(FIRMWARE_8168E_1);
678MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400679MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800680MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800681MODULE_FIRMWARE(FIRMWARE_8168F_1);
682MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800683MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800684MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800685MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800686MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000687MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000688MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000689MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800690MODULE_FIRMWARE(FIRMWARE_8168H_1);
691MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200692MODULE_FIRMWARE(FIRMWARE_8107E_1);
693MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100695static inline struct device *tp_to_dev(struct rtl8169_private *tp)
696{
697 return &tp->pci_dev->dev;
698}
699
Francois Romieuda78dbf2012-01-26 14:18:23 +0100700static void rtl_lock_work(struct rtl8169_private *tp)
701{
702 mutex_lock(&tp->wk.mutex);
703}
704
705static void rtl_unlock_work(struct rtl8169_private *tp)
706{
707 mutex_unlock(&tp->wk.mutex);
708}
709
Heiner Kallweitdf320ed2019-01-19 22:05:48 +0100710static void rtl_lock_config_regs(struct rtl8169_private *tp)
711{
712 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
713}
714
715static void rtl_unlock_config_regs(struct rtl8169_private *tp)
716{
717 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
718}
719
Heiner Kallweitcb732002018-03-20 07:45:35 +0100720static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200721{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100722 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800723 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200724}
725
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +0200726static bool rtl_is_8168evl_up(struct rtl8169_private *tp)
727{
728 return tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
729 tp->mac_version != RTL_GIGA_MAC_VER_39;
730}
731
Francois Romieuffc46952012-07-06 14:19:23 +0200732struct rtl_cond {
733 bool (*check)(struct rtl8169_private *);
734 const char *msg;
735};
736
737static void rtl_udelay(unsigned int d)
738{
739 udelay(d);
740}
741
742static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
743 void (*delay)(unsigned int), unsigned int d, int n,
744 bool high)
745{
746 int i;
747
748 for (i = 0; i < n; i++) {
Francois Romieuffc46952012-07-06 14:19:23 +0200749 if (c->check(tp) == high)
750 return true;
Heiner Kallweitd1f50502019-05-04 15:20:38 +0200751 delay(d);
Francois Romieuffc46952012-07-06 14:19:23 +0200752 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200753 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
754 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200755 return false;
756}
757
758static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
759 const struct rtl_cond *c,
760 unsigned int d, int n)
761{
762 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
763}
764
765static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
766 const struct rtl_cond *c,
767 unsigned int d, int n)
768{
769 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
770}
771
772static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
773 const struct rtl_cond *c,
774 unsigned int d, int n)
775{
776 return rtl_loop_wait(tp, c, msleep, d, n, true);
777}
778
779static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
780 const struct rtl_cond *c,
781 unsigned int d, int n)
782{
783 return rtl_loop_wait(tp, c, msleep, d, n, false);
784}
785
786#define DECLARE_RTL_COND(name) \
787static bool name ## _check(struct rtl8169_private *); \
788 \
789static const struct rtl_cond name = { \
790 .check = name ## _check, \
791 .msg = #name \
792}; \
793 \
794static bool name ## _check(struct rtl8169_private *tp)
795
Hayes Wangc5583862012-07-02 17:23:22 +0800796static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
797{
798 if (reg & 0xffff0001) {
799 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
800 return true;
801 }
802 return false;
803}
804
805DECLARE_RTL_COND(rtl_ocp_gphy_cond)
806{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200807 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800808}
809
810static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
811{
Hayes Wangc5583862012-07-02 17:23:22 +0800812 if (rtl_ocp_reg_failure(tp, reg))
813 return;
814
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200815 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800816
817 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
818}
819
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200820static int r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
Hayes Wangc5583862012-07-02 17:23:22 +0800821{
Hayes Wangc5583862012-07-02 17:23:22 +0800822 if (rtl_ocp_reg_failure(tp, reg))
823 return 0;
824
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200825 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800826
827 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200828 (RTL_R32(tp, GPHY_OCP) & 0xffff) : -ETIMEDOUT;
Hayes Wangc5583862012-07-02 17:23:22 +0800829}
830
Hayes Wangc5583862012-07-02 17:23:22 +0800831static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
832{
Hayes Wangc5583862012-07-02 17:23:22 +0800833 if (rtl_ocp_reg_failure(tp, reg))
834 return;
835
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200836 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800837}
838
839static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
840{
Hayes Wangc5583862012-07-02 17:23:22 +0800841 if (rtl_ocp_reg_failure(tp, reg))
842 return 0;
843
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200844 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800845
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200846 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800847}
848
849#define OCP_STD_PHY_BASE 0xa400
850
851static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
852{
853 if (reg == 0x1f) {
854 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
855 return;
856 }
857
858 if (tp->ocp_base != OCP_STD_PHY_BASE)
859 reg -= 0x10;
860
861 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
862}
863
864static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
865{
866 if (tp->ocp_base != OCP_STD_PHY_BASE)
867 reg -= 0x10;
868
869 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
870}
871
hayeswangeee37862013-04-01 22:23:38 +0000872static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
873{
874 if (reg == 0x1f) {
875 tp->ocp_base = value << 4;
876 return;
877 }
878
879 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
880}
881
882static int mac_mcu_read(struct rtl8169_private *tp, int reg)
883{
884 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
885}
886
Francois Romieuffc46952012-07-06 14:19:23 +0200887DECLARE_RTL_COND(rtl_phyar_cond)
888{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200889 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200890}
891
Francois Romieu24192212012-07-06 20:19:42 +0200892static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700893{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200894 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700895
Francois Romieuffc46952012-07-06 14:19:23 +0200896 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700897 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700898 * According to hardware specs a 20us delay is required after write
899 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700900 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700901 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700902}
903
Francois Romieu24192212012-07-06 20:19:42 +0200904static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905{
Francois Romieuffc46952012-07-06 14:19:23 +0200906 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700907
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200908 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700909
Francois Romieuffc46952012-07-06 14:19:23 +0200910 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200911 RTL_R32(tp, PHYAR) & 0xffff : -ETIMEDOUT;
Francois Romieuffc46952012-07-06 14:19:23 +0200912
Timo Teräs81a95f02010-06-09 17:31:48 -0700913 /*
914 * According to hardware specs a 20us delay is required after read
915 * complete indication, but before sending next command.
916 */
917 udelay(20);
918
Linus Torvalds1da177e2005-04-16 15:20:36 -0700919 return value;
920}
921
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800922DECLARE_RTL_COND(rtl_ocpar_cond)
923{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200924 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800925}
926
Francois Romieu24192212012-07-06 20:19:42 +0200927static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000928{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200929 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
930 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
931 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000932
Francois Romieuffc46952012-07-06 14:19:23 +0200933 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000934}
935
Francois Romieu24192212012-07-06 20:19:42 +0200936static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000937{
Francois Romieu24192212012-07-06 20:19:42 +0200938 r8168dp_1_mdio_access(tp, reg,
939 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000940}
941
Francois Romieu24192212012-07-06 20:19:42 +0200942static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000943{
Francois Romieu24192212012-07-06 20:19:42 +0200944 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000945
946 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200947 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
948 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000949
Francois Romieuffc46952012-07-06 14:19:23 +0200950 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Heiner Kallweit9b994b42019-06-11 21:04:09 +0200951 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : -ETIMEDOUT;
françois romieuc0e45c12011-01-03 15:08:04 +0000952}
953
françois romieue6de30d2011-01-03 15:08:37 +0000954#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
955
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200956static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000957{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200958 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000959}
960
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200961static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000962{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200963 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000964}
965
Francois Romieu24192212012-07-06 20:19:42 +0200966static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +0000967{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200968 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000969
Francois Romieu24192212012-07-06 20:19:42 +0200970 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +0000971
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200972 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000973}
974
Francois Romieu24192212012-07-06 20:19:42 +0200975static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +0000976{
977 int value;
978
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200979 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000980
Francois Romieu24192212012-07-06 20:19:42 +0200981 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +0000982
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200983 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000984
985 return value;
986}
987
Heiner Kallweitce8843a2019-05-29 21:15:06 +0200988static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
Francois Romieudacf8152008-08-02 20:44:13 +0200989{
Heiner Kallweit5f950522019-05-31 19:53:28 +0200990 switch (tp->mac_version) {
991 case RTL_GIGA_MAC_VER_27:
992 r8168dp_1_mdio_write(tp, location, val);
993 break;
994 case RTL_GIGA_MAC_VER_28:
995 case RTL_GIGA_MAC_VER_31:
996 r8168dp_2_mdio_write(tp, location, val);
997 break;
998 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
999 r8168g_mdio_write(tp, location, val);
1000 break;
1001 default:
1002 r8169_mdio_write(tp, location, val);
1003 break;
1004 }
Francois Romieudacf8152008-08-02 20:44:13 +02001005}
1006
françois romieu4da19632011-01-03 15:07:55 +00001007static int rtl_readphy(struct rtl8169_private *tp, int location)
1008{
Heiner Kallweit5f950522019-05-31 19:53:28 +02001009 switch (tp->mac_version) {
1010 case RTL_GIGA_MAC_VER_27:
1011 return r8168dp_1_mdio_read(tp, location);
1012 case RTL_GIGA_MAC_VER_28:
1013 case RTL_GIGA_MAC_VER_31:
1014 return r8168dp_2_mdio_read(tp, location);
1015 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1016 return r8168g_mdio_read(tp, location);
1017 default:
1018 return r8169_mdio_read(tp, location);
1019 }
françois romieu4da19632011-01-03 15:07:55 +00001020}
1021
1022static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1023{
1024 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1025}
1026
Chun-Hao Lin76564422014-10-01 23:17:17 +08001027static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001028{
1029 int val;
1030
françois romieu4da19632011-01-03 15:07:55 +00001031 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001032 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001033}
1034
Francois Romieuffc46952012-07-06 14:19:23 +02001035DECLARE_RTL_COND(rtl_ephyar_cond)
1036{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001037 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001038}
1039
Francois Romieufdf6fc02012-07-06 22:40:38 +02001040static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001041{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001042 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001043 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1044
Francois Romieuffc46952012-07-06 14:19:23 +02001045 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1046
1047 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001048}
1049
Francois Romieufdf6fc02012-07-06 22:40:38 +02001050static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001051{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001052 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001053
Francois Romieuffc46952012-07-06 14:19:23 +02001054 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001055 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001056}
1057
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001058DECLARE_RTL_COND(rtl_eriar_cond)
1059{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001060 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001061}
1062
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001063static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1064 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001065{
Hayes Wang133ac402011-07-06 15:58:05 +08001066 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001067 RTL_W32(tp, ERIDR, val);
1068 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001069
Francois Romieuffc46952012-07-06 14:19:23 +02001070 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001071}
1072
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001073static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1074 u32 val)
1075{
1076 _rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
1077}
1078
1079static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001080{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001081 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001082
Francois Romieuffc46952012-07-06 14:19:23 +02001083 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001084 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001085}
1086
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001087static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
1088{
1089 return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
1090}
1091
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001092static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001093 u32 m)
Hayes Wang133ac402011-07-06 15:58:05 +08001094{
1095 u32 val;
1096
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001097 val = rtl_eri_read(tp, addr);
1098 rtl_eri_write(tp, addr, mask, (val & ~m) | p);
Hayes Wang133ac402011-07-06 15:58:05 +08001099}
1100
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001101static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
1102 u32 p)
1103{
1104 rtl_w0w1_eri(tp, addr, mask, p, 0);
1105}
1106
1107static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
1108 u32 m)
1109{
1110 rtl_w0w1_eri(tp, addr, mask, 0, m);
1111}
1112
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001113static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1114{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001115 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001116 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001117 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001118}
1119
1120static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1121{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001122 return _rtl_eri_read(tp, reg, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001123}
1124
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001125static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1126 u32 data)
1127{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001128 RTL_W32(tp, OCPDR, data);
1129 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001130 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1131}
1132
1133static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1134 u32 data)
1135{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001136 _rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1137 data, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001138}
1139
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001140static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001141{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001142 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001143
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001144 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001145}
1146
1147#define OOB_CMD_RESET 0x00
1148#define OOB_CMD_DRIVER_START 0x05
1149#define OOB_CMD_DRIVER_STOP 0x06
1150
1151static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1152{
1153 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1154}
1155
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001156DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001157{
1158 u16 reg;
1159
1160 reg = rtl8168_get_ocp_reg(tp);
1161
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001162 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001163}
1164
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001165DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1166{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001167 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001168}
1169
1170DECLARE_RTL_COND(rtl_ocp_tx_cond)
1171{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001172 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001173}
1174
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001175static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1176{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001177 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001178 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001179 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1180 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001181}
1182
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001183static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001184{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001185 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1186 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001187}
1188
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001189static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1190{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001191 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1192 r8168ep_ocp_write(tp, 0x01, 0x30,
1193 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001194 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1195}
1196
1197static void rtl8168_driver_start(struct rtl8169_private *tp)
1198{
1199 switch (tp->mac_version) {
1200 case RTL_GIGA_MAC_VER_27:
1201 case RTL_GIGA_MAC_VER_28:
1202 case RTL_GIGA_MAC_VER_31:
1203 rtl8168dp_driver_start(tp);
1204 break;
1205 case RTL_GIGA_MAC_VER_49:
1206 case RTL_GIGA_MAC_VER_50:
1207 case RTL_GIGA_MAC_VER_51:
1208 rtl8168ep_driver_start(tp);
1209 break;
1210 default:
1211 BUG();
1212 break;
1213 }
1214}
1215
1216static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1217{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001218 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1219 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001220}
1221
1222static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1223{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001224 rtl8168ep_stop_cmac(tp);
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001225 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1226 r8168ep_ocp_write(tp, 0x01, 0x30,
1227 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001228 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1229}
1230
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001231static void rtl8168_driver_stop(struct rtl8169_private *tp)
1232{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001233 switch (tp->mac_version) {
1234 case RTL_GIGA_MAC_VER_27:
1235 case RTL_GIGA_MAC_VER_28:
1236 case RTL_GIGA_MAC_VER_31:
1237 rtl8168dp_driver_stop(tp);
1238 break;
1239 case RTL_GIGA_MAC_VER_49:
1240 case RTL_GIGA_MAC_VER_50:
1241 case RTL_GIGA_MAC_VER_51:
1242 rtl8168ep_driver_stop(tp);
1243 break;
1244 default:
1245 BUG();
1246 break;
1247 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001248}
1249
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001250static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001251{
1252 u16 reg = rtl8168_get_ocp_reg(tp);
1253
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001254 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001255}
1256
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001257static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001258{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001259 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001260}
1261
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001262static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001263{
1264 switch (tp->mac_version) {
1265 case RTL_GIGA_MAC_VER_27:
1266 case RTL_GIGA_MAC_VER_28:
1267 case RTL_GIGA_MAC_VER_31:
1268 return r8168dp_check_dash(tp);
1269 case RTL_GIGA_MAC_VER_49:
1270 case RTL_GIGA_MAC_VER_50:
1271 case RTL_GIGA_MAC_VER_51:
1272 return r8168ep_check_dash(tp);
1273 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001274 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001275 }
1276}
1277
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001278static void rtl_reset_packet_filter(struct rtl8169_private *tp)
1279{
1280 rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1281 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1282}
1283
Francois Romieuffc46952012-07-06 14:19:23 +02001284DECLARE_RTL_COND(rtl_efusear_cond)
1285{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001286 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001287}
1288
Francois Romieufdf6fc02012-07-06 22:40:38 +02001289static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001290{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001291 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001292
Francois Romieuffc46952012-07-06 14:19:23 +02001293 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001294 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001295}
1296
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001297static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1298{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001299 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001300}
1301
1302static void rtl_irq_disable(struct rtl8169_private *tp)
1303{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001304 RTL_W16(tp, IntrMask, 0);
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001305 tp->irq_enabled = 0;
Francois Romieu3e990ff2012-01-26 12:50:01 +01001306}
1307
Francois Romieuda78dbf2012-01-26 14:18:23 +01001308#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1309#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1310#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1311
Heiner Kallweitfe716f82018-11-19 22:31:32 +01001312static void rtl_irq_enable(struct rtl8169_private *tp)
Francois Romieuda78dbf2012-01-26 14:18:23 +01001313{
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001314 tp->irq_enabled = 1;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01001315 RTL_W16(tp, IntrMask, tp->irq_mask);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001316}
1317
françois romieu811fd302011-12-04 20:30:45 +00001318static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001319{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001320 rtl_irq_disable(tp);
Heiner Kallweitde20e122018-09-25 07:58:00 +02001321 rtl_ack_events(tp, 0xffff);
1322 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001323 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001324}
1325
Hayes Wang70090422011-07-06 15:58:06 +08001326static void rtl_link_chg_patch(struct rtl8169_private *tp)
1327{
Hayes Wang70090422011-07-06 15:58:06 +08001328 struct net_device *dev = tp->dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +01001329 struct phy_device *phydev = tp->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001330
1331 if (!netif_running(dev))
1332 return;
1333
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001334 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1335 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001336 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001337 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1338 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001339 } else if (phydev->speed == SPEED_100) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001340 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1341 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wang70090422011-07-06 15:58:06 +08001342 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001343 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1344 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wang70090422011-07-06 15:58:06 +08001345 }
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001346 rtl_reset_packet_filter(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08001347 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1348 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001349 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001350 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1351 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wangc2218922011-09-06 16:55:18 +08001352 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001353 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1354 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wangc2218922011-09-06 16:55:18 +08001355 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001356 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001357 if (phydev->speed == SPEED_10) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001358 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
1359 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001360 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001361 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001362 }
Hayes Wang70090422011-07-06 15:58:06 +08001363 }
1364}
1365
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001366#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1367
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001368static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1369{
1370 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001371
Francois Romieuda78dbf2012-01-26 14:18:23 +01001372 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001373 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001374 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001375 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001376}
1377
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001378static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001379{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001380 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001381 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001382 u32 opt;
1383 u16 reg;
1384 u8 mask;
1385 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001386 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001387 { WAKE_UCAST, Config5, UWF },
1388 { WAKE_BCAST, Config5, BWF },
1389 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001390 { WAKE_ANY, Config5, LanWake },
1391 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001392 };
Francois Romieu851e6022012-04-17 11:10:11 +02001393 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001394
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001395 rtl_unlock_config_regs(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001396
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02001397 if (rtl_is_8168evl_up(tp)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001398 tmp = ARRAY_SIZE(cfg) - 1;
1399 if (wolopts & WAKE_MAGIC)
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001400 rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
1401 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001402 else
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001403 rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
1404 MagicPacket_v2);
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02001405 } else {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001406 tmp = ARRAY_SIZE(cfg);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001407 }
1408
1409 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001410 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001411 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001412 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001413 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001414 }
1415
Francois Romieu851e6022012-04-17 11:10:11 +02001416 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02001417 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001418 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001419 if (wolopts)
1420 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001421 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001422 break;
1423 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001424 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001425 if (wolopts)
1426 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001427 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001428 break;
1429 }
1430
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001431 rtl_lock_config_regs(tp);
Heiner Kallweit3bd82642018-12-30 13:16:12 +01001432
1433 device_set_wakeup_enable(tp_to_dev(tp), wolopts);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001434}
1435
1436static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1437{
1438 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001439 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001440
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001441 if (wol->wolopts & ~WAKE_ANY)
1442 return -EINVAL;
1443
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001444 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001445
Francois Romieuda78dbf2012-01-26 14:18:23 +01001446 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001447
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001448 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001449
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001450 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001451 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001452
1453 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001454
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001455 pm_runtime_put_noidle(d);
1456
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001457 return 0;
1458}
1459
Linus Torvalds1da177e2005-04-16 15:20:36 -07001460static void rtl8169_get_drvinfo(struct net_device *dev,
1461 struct ethtool_drvinfo *info)
1462{
1463 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001464 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001465
Rick Jones68aad782011-11-07 13:29:27 +00001466 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001467 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001468 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Heiner Kallweit254764e2019-01-22 22:23:41 +01001469 if (rtl_fw)
Rick Jones8ac72d12011-11-22 14:06:26 +00001470 strlcpy(info->fw_version, rtl_fw->version,
1471 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001472}
1473
1474static int rtl8169_get_regs_len(struct net_device *dev)
1475{
1476 return R8169_REGS_SIZE;
1477}
1478
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001479static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1480 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481{
Francois Romieud58d46b2011-05-03 16:38:29 +02001482 struct rtl8169_private *tp = netdev_priv(dev);
1483
Francois Romieu2b7b4312011-04-18 22:53:24 -07001484 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001485 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001486
Francois Romieud58d46b2011-05-03 16:38:29 +02001487 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001488 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001489 features &= ~NETIF_F_IP_CSUM;
1490
Michał Mirosław350fb322011-04-08 06:35:56 +00001491 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492}
1493
Heiner Kallweita3984572018-04-28 22:19:15 +02001494static int rtl8169_set_features(struct net_device *dev,
1495 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001496{
1497 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001498 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499
Heiner Kallweita3984572018-04-28 22:19:15 +02001500 rtl_lock_work(tp);
1501
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001502 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001503 if (features & NETIF_F_RXALL)
1504 rx_config |= (AcceptErr | AcceptRunt);
1505 else
1506 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001508 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001509
hayeswang929a0312014-09-16 11:40:47 +08001510 if (features & NETIF_F_RXCSUM)
1511 tp->cp_cmd |= RxChkSum;
1512 else
1513 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001514
hayeswang929a0312014-09-16 11:40:47 +08001515 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1516 tp->cp_cmd |= RxVlan;
1517 else
1518 tp->cp_cmd &= ~RxVlan;
1519
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001520 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1521 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001522
Francois Romieuda78dbf2012-01-26 14:18:23 +01001523 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001524
1525 return 0;
1526}
1527
Kirill Smelkov810f4892012-11-10 21:11:02 +04001528static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001529{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001530 return (skb_vlan_tag_present(skb)) ?
Heiner Kallweit7424edb2019-07-02 07:59:17 +02001531 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001532}
1533
Francois Romieu7a8fc772011-03-01 17:18:33 +01001534static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001535{
1536 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537
Francois Romieu7a8fc772011-03-01 17:18:33 +01001538 if (opts2 & RxVlanTag)
Heiner Kallweit7424edb2019-07-02 07:59:17 +02001539 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001540}
1541
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1543 void *p)
1544{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001545 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001546 u32 __iomem *data = tp->mmio_addr;
1547 u32 *dw = p;
1548 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
Francois Romieuda78dbf2012-01-26 14:18:23 +01001550 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001551 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1552 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001553 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001554}
1555
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001556static u32 rtl8169_get_msglevel(struct net_device *dev)
1557{
1558 struct rtl8169_private *tp = netdev_priv(dev);
1559
1560 return tp->msg_enable;
1561}
1562
1563static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1564{
1565 struct rtl8169_private *tp = netdev_priv(dev);
1566
1567 tp->msg_enable = value;
1568}
1569
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001570static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1571 "tx_packets",
1572 "rx_packets",
1573 "tx_errors",
1574 "rx_errors",
1575 "rx_missed",
1576 "align_errors",
1577 "tx_single_collisions",
1578 "tx_multi_collisions",
1579 "unicast",
1580 "broadcast",
1581 "multicast",
1582 "tx_aborted",
1583 "tx_underrun",
1584};
1585
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001586static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001587{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001588 switch (sset) {
1589 case ETH_SS_STATS:
1590 return ARRAY_SIZE(rtl8169_gstrings);
1591 default:
1592 return -EOPNOTSUPP;
1593 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001594}
1595
Corinna Vinschen42020322015-09-10 10:47:35 +02001596DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001597{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001598 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001599}
1600
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001601static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001602{
Corinna Vinschen42020322015-09-10 10:47:35 +02001603 dma_addr_t paddr = tp->counters_phys_addr;
1604 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001605
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001606 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1607 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001608 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001609 RTL_W32(tp, CounterAddrLow, cmd);
1610 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001611
Francois Romieua78e9362018-01-26 01:53:26 +01001612 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001613}
1614
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001615static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001616{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001617 /*
1618 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1619 * tally counters.
1620 */
1621 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1622 return true;
1623
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001624 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001625}
1626
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001627static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001628{
Heiner Kallweit10262b02019-01-06 20:44:00 +01001629 u8 val = RTL_R8(tp, ChipCmd);
1630
Ivan Vecera355423d2009-02-06 21:49:57 -08001631 /*
1632 * Some chips are unable to dump tally counters when the receiver
Heiner Kallweit10262b02019-01-06 20:44:00 +01001633 * is disabled. If 0xff chip may be in a PCI power-save state.
Ivan Vecera355423d2009-02-06 21:49:57 -08001634 */
Heiner Kallweit10262b02019-01-06 20:44:00 +01001635 if (!(val & CmdRxEnb) || val == 0xff)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001636 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001637
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001638 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001639}
1640
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001641static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001642{
Corinna Vinschen42020322015-09-10 10:47:35 +02001643 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001644 bool ret = false;
1645
1646 /*
1647 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1648 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1649 * reset by a power cycle, while the counter values collected by the
1650 * driver are reset at every driver unload/load cycle.
1651 *
1652 * To make sure the HW values returned by @get_stats64 match the SW
1653 * values, we collect the initial values at first open(*) and use them
1654 * as offsets to normalize the values returned by @get_stats64.
1655 *
1656 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1657 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1658 * set at open time by rtl_hw_start.
1659 */
1660
1661 if (tp->tc_offset.inited)
1662 return true;
1663
1664 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001665 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001666 ret = true;
1667
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001668 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001669 ret = true;
1670
Corinna Vinschen42020322015-09-10 10:47:35 +02001671 tp->tc_offset.tx_errors = counters->tx_errors;
1672 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1673 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001674 tp->tc_offset.inited = true;
1675
1676 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001677}
1678
Ivan Vecera355423d2009-02-06 21:49:57 -08001679static void rtl8169_get_ethtool_stats(struct net_device *dev,
1680 struct ethtool_stats *stats, u64 *data)
1681{
1682 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001683 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001684 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001685
1686 ASSERT_RTNL();
1687
Chun-Hao Line0636232016-07-29 16:37:55 +08001688 pm_runtime_get_noresume(d);
1689
1690 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001691 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001692
1693 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001694
Corinna Vinschen42020322015-09-10 10:47:35 +02001695 data[0] = le64_to_cpu(counters->tx_packets);
1696 data[1] = le64_to_cpu(counters->rx_packets);
1697 data[2] = le64_to_cpu(counters->tx_errors);
1698 data[3] = le32_to_cpu(counters->rx_errors);
1699 data[4] = le16_to_cpu(counters->rx_missed);
1700 data[5] = le16_to_cpu(counters->align_errors);
1701 data[6] = le32_to_cpu(counters->tx_one_collision);
1702 data[7] = le32_to_cpu(counters->tx_multi_collision);
1703 data[8] = le64_to_cpu(counters->rx_unicast);
1704 data[9] = le64_to_cpu(counters->rx_broadcast);
1705 data[10] = le32_to_cpu(counters->rx_multicast);
1706 data[11] = le16_to_cpu(counters->tx_aborted);
1707 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001708}
1709
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001710static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1711{
1712 switch(stringset) {
1713 case ETH_SS_STATS:
1714 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1715 break;
1716 }
1717}
1718
Francois Romieu50970832017-10-27 13:24:49 +03001719/*
1720 * Interrupt coalescing
1721 *
1722 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1723 * > 8169, 8168 and 810x line of chipsets
1724 *
1725 * 8169, 8168, and 8136(810x) serial chipsets support it.
1726 *
1727 * > 2 - the Tx timer unit at gigabit speed
1728 *
1729 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1730 * (0xe0) bit 1 and bit 0.
1731 *
1732 * For 8169
1733 * bit[1:0] \ speed 1000M 100M 10M
1734 * 0 0 320ns 2.56us 40.96us
1735 * 0 1 2.56us 20.48us 327.7us
1736 * 1 0 5.12us 40.96us 655.4us
1737 * 1 1 10.24us 81.92us 1.31ms
1738 *
1739 * For the other
1740 * bit[1:0] \ speed 1000M 100M 10M
1741 * 0 0 5us 2.56us 40.96us
1742 * 0 1 40us 20.48us 327.7us
1743 * 1 0 80us 40.96us 655.4us
1744 * 1 1 160us 81.92us 1.31ms
1745 */
1746
1747/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1748struct rtl_coalesce_scale {
1749 /* Rx / Tx */
1750 u32 nsecs[2];
1751};
1752
1753/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1754struct rtl_coalesce_info {
1755 u32 speed;
1756 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1757};
1758
1759/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1760#define rxtx_x1822(r, t) { \
1761 {{(r), (t)}}, \
1762 {{(r)*8, (t)*8}}, \
1763 {{(r)*8*2, (t)*8*2}}, \
1764 {{(r)*8*2*2, (t)*8*2*2}}, \
1765}
1766static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1767 /* speed delays: rx00 tx00 */
1768 { SPEED_10, rxtx_x1822(40960, 40960) },
1769 { SPEED_100, rxtx_x1822( 2560, 2560) },
1770 { SPEED_1000, rxtx_x1822( 320, 320) },
1771 { 0 },
1772};
1773
1774static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1775 /* speed delays: rx00 tx00 */
1776 { SPEED_10, rxtx_x1822(40960, 40960) },
1777 { SPEED_100, rxtx_x1822( 2560, 2560) },
1778 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1779 { 0 },
1780};
1781#undef rxtx_x1822
1782
1783/* get rx/tx scale vector corresponding to current speed */
1784static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1785{
1786 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001787 const struct rtl_coalesce_info *ci;
Francois Romieu50970832017-10-27 13:24:49 +03001788
Heiner Kallweit20023d32019-06-11 21:09:19 +02001789 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
1790 ci = rtl_coalesce_info_8169;
1791 else
1792 ci = rtl_coalesce_info_8168_8136;
Francois Romieu50970832017-10-27 13:24:49 +03001793
Heiner Kallweit20023d32019-06-11 21:09:19 +02001794 for (; ci->speed; ci++) {
1795 if (tp->phydev->speed == ci->speed)
Francois Romieu50970832017-10-27 13:24:49 +03001796 return ci;
Francois Romieu50970832017-10-27 13:24:49 +03001797 }
1798
1799 return ERR_PTR(-ELNRNG);
1800}
1801
1802static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1803{
1804 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001805 const struct rtl_coalesce_info *ci;
1806 const struct rtl_coalesce_scale *scale;
1807 struct {
1808 u32 *max_frames;
1809 u32 *usecs;
1810 } coal_settings [] = {
1811 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1812 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1813 }, *p = coal_settings;
1814 int i;
1815 u16 w;
1816
1817 memset(ec, 0, sizeof(*ec));
1818
1819 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1820 ci = rtl_coalesce_info(dev);
1821 if (IS_ERR(ci))
1822 return PTR_ERR(ci);
1823
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001824 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001825
1826 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001827 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001828 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1829 w >>= RTL_COALESCE_SHIFT;
1830 *p->usecs = w & RTL_COALESCE_MASK;
1831 }
1832
1833 for (i = 0; i < 2; i++) {
1834 p = coal_settings + i;
1835 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1836
1837 /*
1838 * ethtool_coalesce says it is illegal to set both usecs and
1839 * max_frames to 0.
1840 */
1841 if (!*p->usecs && !*p->max_frames)
1842 *p->max_frames = 1;
1843 }
1844
1845 return 0;
1846}
1847
1848/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1849static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1850 struct net_device *dev, u32 nsec, u16 *cp01)
1851{
1852 const struct rtl_coalesce_info *ci;
1853 u16 i;
1854
1855 ci = rtl_coalesce_info(dev);
1856 if (IS_ERR(ci))
1857 return ERR_CAST(ci);
1858
1859 for (i = 0; i < 4; i++) {
1860 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1861 ci->scalev[i].nsecs[1]);
1862 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1863 *cp01 = i;
1864 return &ci->scalev[i];
1865 }
1866 }
1867
1868 return ERR_PTR(-EINVAL);
1869}
1870
1871static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1872{
1873 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001874 const struct rtl_coalesce_scale *scale;
1875 struct {
1876 u32 frames;
1877 u32 usecs;
1878 } coal_settings [] = {
1879 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1880 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1881 }, *p = coal_settings;
1882 u16 w = 0, cp01;
1883 int i;
1884
1885 scale = rtl_coalesce_choose_scale(dev,
1886 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1887 if (IS_ERR(scale))
1888 return PTR_ERR(scale);
1889
1890 for (i = 0; i < 2; i++, p++) {
1891 u32 units;
1892
1893 /*
1894 * accept max_frames=1 we returned in rtl_get_coalesce.
1895 * accept it not only when usecs=0 because of e.g. the following scenario:
1896 *
1897 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1898 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1899 * - then user does `ethtool -C eth0 rx-usecs 100`
1900 *
1901 * since ethtool sends to kernel whole ethtool_coalesce
1902 * settings, if we do not handle rx_usecs=!0, rx_frames=1
1903 * we'll reject it below in `frames % 4 != 0`.
1904 */
1905 if (p->frames == 1) {
1906 p->frames = 0;
1907 }
1908
1909 units = p->usecs * 1000 / scale->nsecs[i];
1910 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
1911 return -EINVAL;
1912
1913 w <<= RTL_COALESCE_SHIFT;
1914 w |= units;
1915 w <<= RTL_COALESCE_SHIFT;
1916 w |= p->frames >> 2;
1917 }
1918
1919 rtl_lock_work(tp);
1920
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001921 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03001922
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02001923 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001924 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1925 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03001926
1927 rtl_unlock_work(tp);
1928
1929 return 0;
1930}
1931
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001932static int rtl_get_eee_supp(struct rtl8169_private *tp)
1933{
1934 struct phy_device *phydev = tp->phydev;
1935 int ret;
1936
1937 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001938 case RTL_GIGA_MAC_VER_34:
1939 case RTL_GIGA_MAC_VER_35:
1940 case RTL_GIGA_MAC_VER_36:
1941 case RTL_GIGA_MAC_VER_38:
1942 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
1943 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001944 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02001945 ret = phy_read_paged(phydev, 0x0a5c, 0x12);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001946 break;
1947 default:
1948 ret = -EPROTONOSUPPORT;
1949 break;
1950 }
1951
1952 return ret;
1953}
1954
1955static int rtl_get_eee_lpadv(struct rtl8169_private *tp)
1956{
1957 struct phy_device *phydev = tp->phydev;
1958 int ret;
1959
1960 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001961 case RTL_GIGA_MAC_VER_34:
1962 case RTL_GIGA_MAC_VER_35:
1963 case RTL_GIGA_MAC_VER_36:
1964 case RTL_GIGA_MAC_VER_38:
1965 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
1966 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001967 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02001968 ret = phy_read_paged(phydev, 0x0a5d, 0x11);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001969 break;
1970 default:
1971 ret = -EPROTONOSUPPORT;
1972 break;
1973 }
1974
1975 return ret;
1976}
1977
1978static int rtl_get_eee_adv(struct rtl8169_private *tp)
1979{
1980 struct phy_device *phydev = tp->phydev;
1981 int ret;
1982
1983 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001984 case RTL_GIGA_MAC_VER_34:
1985 case RTL_GIGA_MAC_VER_35:
1986 case RTL_GIGA_MAC_VER_36:
1987 case RTL_GIGA_MAC_VER_38:
1988 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
1989 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001990 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02001991 ret = phy_read_paged(phydev, 0x0a5d, 0x10);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001992 break;
1993 default:
1994 ret = -EPROTONOSUPPORT;
1995 break;
1996 }
1997
1998 return ret;
1999}
2000
2001static int rtl_set_eee_adv(struct rtl8169_private *tp, int val)
2002{
2003 struct phy_device *phydev = tp->phydev;
2004 int ret = 0;
2005
2006 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002007 case RTL_GIGA_MAC_VER_34:
2008 case RTL_GIGA_MAC_VER_35:
2009 case RTL_GIGA_MAC_VER_36:
2010 case RTL_GIGA_MAC_VER_38:
2011 ret = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
2012 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002013 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02002014 phy_write_paged(phydev, 0x0a5d, 0x10, val);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002015 break;
2016 default:
2017 ret = -EPROTONOSUPPORT;
2018 break;
2019 }
2020
2021 return ret;
2022}
2023
2024static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
2025{
2026 struct rtl8169_private *tp = netdev_priv(dev);
2027 struct device *d = tp_to_dev(tp);
2028 int ret;
2029
2030 pm_runtime_get_noresume(d);
2031
2032 if (!pm_runtime_active(d)) {
2033 ret = -EOPNOTSUPP;
2034 goto out;
2035 }
2036
2037 /* Get Supported EEE */
2038 ret = rtl_get_eee_supp(tp);
2039 if (ret < 0)
2040 goto out;
2041 data->supported = mmd_eee_cap_to_ethtool_sup_t(ret);
2042
2043 /* Get advertisement EEE */
2044 ret = rtl_get_eee_adv(tp);
2045 if (ret < 0)
2046 goto out;
2047 data->advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2048 data->eee_enabled = !!data->advertised;
2049
2050 /* Get LP advertisement EEE */
2051 ret = rtl_get_eee_lpadv(tp);
2052 if (ret < 0)
2053 goto out;
2054 data->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2055 data->eee_active = !!(data->advertised & data->lp_advertised);
2056out:
2057 pm_runtime_put_noidle(d);
2058 return ret < 0 ? ret : 0;
2059}
2060
2061static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
2062{
2063 struct rtl8169_private *tp = netdev_priv(dev);
2064 struct device *d = tp_to_dev(tp);
2065 int old_adv, adv = 0, cap, ret;
2066
2067 pm_runtime_get_noresume(d);
2068
2069 if (!dev->phydev || !pm_runtime_active(d)) {
2070 ret = -EOPNOTSUPP;
2071 goto out;
2072 }
2073
2074 if (dev->phydev->autoneg == AUTONEG_DISABLE ||
2075 dev->phydev->duplex != DUPLEX_FULL) {
2076 ret = -EPROTONOSUPPORT;
2077 goto out;
2078 }
2079
2080 /* Get Supported EEE */
2081 ret = rtl_get_eee_supp(tp);
2082 if (ret < 0)
2083 goto out;
2084 cap = ret;
2085
2086 ret = rtl_get_eee_adv(tp);
2087 if (ret < 0)
2088 goto out;
2089 old_adv = ret;
2090
2091 if (data->eee_enabled) {
2092 adv = !data->advertised ? cap :
2093 ethtool_adv_to_mmd_eee_adv_t(data->advertised) & cap;
2094 /* Mask prohibited EEE modes */
2095 adv &= ~dev->phydev->eee_broken_modes;
2096 }
2097
2098 if (old_adv != adv) {
2099 ret = rtl_set_eee_adv(tp, adv);
2100 if (ret < 0)
2101 goto out;
2102
2103 /* Restart autonegotiation so the new modes get sent to the
2104 * link partner.
2105 */
2106 ret = phy_restart_aneg(dev->phydev);
2107 }
2108
2109out:
2110 pm_runtime_put_noidle(d);
2111 return ret < 0 ? ret : 0;
2112}
2113
Jeff Garzik7282d492006-09-13 14:30:00 -04002114static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002115 .get_drvinfo = rtl8169_get_drvinfo,
2116 .get_regs_len = rtl8169_get_regs_len,
2117 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002118 .get_coalesce = rtl_get_coalesce,
2119 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002120 .get_msglevel = rtl8169_get_msglevel,
2121 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002122 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002123 .get_wol = rtl8169_get_wol,
2124 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002125 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002126 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002127 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002128 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002129 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002130 .get_eee = rtl8169_get_eee,
2131 .set_eee = rtl8169_set_eee,
Heiner Kallweit45772432018-07-17 22:51:44 +02002132 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2133 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134};
2135
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002136static void rtl_enable_eee(struct rtl8169_private *tp)
2137{
2138 int supported = rtl_get_eee_supp(tp);
2139
2140 if (supported > 0)
2141 rtl_set_eee_adv(tp, supported);
2142}
2143
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002144static void rtl8169_get_mac_version(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145{
Francois Romieu0e485152007-02-20 00:00:26 +01002146 /*
2147 * The driver currently handles the 8168Bf and the 8168Be identically
2148 * but they can be identified more specifically through the test below
2149 * if needed:
2150 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002151 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002152 *
2153 * Same thing for the 8101Eb and the 8101Ec:
2154 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002155 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002156 */
Francois Romieu37441002011-06-17 22:58:54 +02002157 static const struct rtl_mac_info {
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002158 u16 mask;
2159 u16 val;
2160 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002162 /* 8168EP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002163 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 },
2164 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 },
2165 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002166
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002167 /* 8168H family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002168 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 },
2169 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002170
Hayes Wangc5583862012-07-02 17:23:22 +08002171 /* 8168G family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002172 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 },
2173 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 },
2174 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 },
2175 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 },
Hayes Wangc5583862012-07-02 17:23:22 +08002176
Hayes Wangc2218922011-09-06 16:55:18 +08002177 /* 8168F family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002178 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 },
2179 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 },
2180 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 },
Hayes Wangc2218922011-09-06 16:55:18 +08002181
hayeswang01dc7fe2011-03-21 01:50:28 +00002182 /* 8168E family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002183 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 },
2184 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 },
2185 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002186
Francois Romieu5b538df2008-07-20 16:22:45 +02002187 /* 8168D family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002188 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 },
2189 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002190
françois romieue6de30d2011-01-03 15:08:37 +00002191 /* 8168DP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002192 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 },
2193 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 },
2194 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002195
Francois Romieuef808d52008-06-29 13:10:54 +02002196 /* 8168C family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002197 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 },
2198 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 },
2199 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 },
2200 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 },
2201 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 },
2202 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 },
2203 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002204
2205 /* 8168B family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002206 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 },
2207 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 },
2208 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002209
2210 /* 8101 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002211 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 },
2212 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 },
2213 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 },
2214 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 },
2215 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 },
2216 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 },
2217 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 },
2218 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 },
2219 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 },
2220 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 },
2221 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 },
2222 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 },
2223 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 },
2224 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002225 /* FIXME: where did these entries come from ? -- FR */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002226 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 },
2227 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002228
2229 /* 8110 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002230 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 },
2231 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 },
2232 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 },
2233 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 },
2234 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002235
Jean Delvaref21b75e2009-05-26 20:54:48 -07002236 /* Catch-all */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002237 { 0x000, 0x000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002238 };
2239 const struct rtl_mac_info *p = mac_info;
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002240 u16 reg = RTL_R32(tp, TxConfig) >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002241
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002242 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002243 p++;
2244 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002245
2246 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002247 dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
Heiner Kallweit45f19962018-11-22 22:00:10 +01002248 } else if (!tp->supports_gmii) {
2249 if (tp->mac_version == RTL_GIGA_MAC_VER_42)
2250 tp->mac_version = RTL_GIGA_MAC_VER_43;
2251 else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
2252 tp->mac_version = RTL_GIGA_MAC_VER_47;
2253 else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
2254 tp->mac_version = RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002255 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002256}
2257
Francois Romieu867763c2007-08-17 18:21:58 +02002258struct phy_reg {
2259 u16 reg;
2260 u16 val;
2261};
2262
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002263static void __rtl_writephy_batch(struct rtl8169_private *tp,
2264 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002265{
2266 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002267 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002268 regs++;
2269 }
2270}
2271
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002272#define rtl_writephy_batch(tp, a) __rtl_writephy_batch(tp, a, ARRAY_SIZE(a))
2273
françois romieuf1e02ed2011-01-13 13:07:53 +00002274static void rtl_release_firmware(struct rtl8169_private *tp)
2275{
Heiner Kallweit254764e2019-01-22 22:23:41 +01002276 if (tp->rtl_fw) {
Heiner Kallweit47ad5932019-06-03 21:26:31 +02002277 rtl_fw_release_firmware(tp->rtl_fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02002278 kfree(tp->rtl_fw);
Heiner Kallweit254764e2019-01-22 22:23:41 +01002279 tp->rtl_fw = NULL;
Francois Romieub6ffd972011-06-17 17:00:05 +02002280 }
françois romieuf1e02ed2011-01-13 13:07:53 +00002281}
2282
François Romieu953a12c2011-04-24 17:38:48 +02002283static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002284{
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002285 /* TODO: release firmware if rtl_fw_write_firmware signals failure. */
Heiner Kallweit254764e2019-01-22 22:23:41 +01002286 if (tp->rtl_fw)
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002287 rtl_fw_write_firmware(tp, tp->rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002288}
2289
2290static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2291{
2292 if (rtl_readphy(tp, reg) != val)
2293 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2294 else
2295 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002296}
2297
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002298static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2299{
Heiner Kallweitf4528252019-05-04 17:13:09 +02002300 /* Adjust EEE LED frequency */
2301 if (tp->mac_version != RTL_GIGA_MAC_VER_38)
2302 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
2303
Heiner Kallweite719b3e2019-04-28 11:11:47 +02002304 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002305}
2306
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002307static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
2308{
2309 struct phy_device *phydev = tp->phydev;
2310
2311 phy_write(phydev, 0x1f, 0x0007);
2312 phy_write(phydev, 0x1e, 0x0020);
2313 phy_set_bits(phydev, 0x15, BIT(8));
2314
2315 phy_write(phydev, 0x1f, 0x0005);
2316 phy_write(phydev, 0x05, 0x8b85);
2317 phy_set_bits(phydev, 0x06, BIT(13));
2318
2319 phy_write(phydev, 0x1f, 0x0000);
2320}
2321
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002322static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
2323{
Heiner Kallweita2928d22019-06-02 10:53:49 +02002324 phy_modify_paged(tp->phydev, 0x0a43, 0x11, 0, BIT(4));
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002325}
2326
françois romieu4da19632011-01-03 15:07:55 +00002327static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002328{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002329 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002330 { 0x1f, 0x0001 },
2331 { 0x06, 0x006e },
2332 { 0x08, 0x0708 },
2333 { 0x15, 0x4000 },
2334 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002335
françois romieu0b9b5712009-08-10 19:44:56 +00002336 { 0x1f, 0x0001 },
2337 { 0x03, 0x00a1 },
2338 { 0x02, 0x0008 },
2339 { 0x01, 0x0120 },
2340 { 0x00, 0x1000 },
2341 { 0x04, 0x0800 },
2342 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002343
françois romieu0b9b5712009-08-10 19:44:56 +00002344 { 0x03, 0xff41 },
2345 { 0x02, 0xdf60 },
2346 { 0x01, 0x0140 },
2347 { 0x00, 0x0077 },
2348 { 0x04, 0x7800 },
2349 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002350
françois romieu0b9b5712009-08-10 19:44:56 +00002351 { 0x03, 0x802f },
2352 { 0x02, 0x4f02 },
2353 { 0x01, 0x0409 },
2354 { 0x00, 0xf0f9 },
2355 { 0x04, 0x9800 },
2356 { 0x04, 0x9000 },
2357
2358 { 0x03, 0xdf01 },
2359 { 0x02, 0xdf20 },
2360 { 0x01, 0xff95 },
2361 { 0x00, 0xba00 },
2362 { 0x04, 0xa800 },
2363 { 0x04, 0xa000 },
2364
2365 { 0x03, 0xff41 },
2366 { 0x02, 0xdf20 },
2367 { 0x01, 0x0140 },
2368 { 0x00, 0x00bb },
2369 { 0x04, 0xb800 },
2370 { 0x04, 0xb000 },
2371
2372 { 0x03, 0xdf41 },
2373 { 0x02, 0xdc60 },
2374 { 0x01, 0x6340 },
2375 { 0x00, 0x007d },
2376 { 0x04, 0xd800 },
2377 { 0x04, 0xd000 },
2378
2379 { 0x03, 0xdf01 },
2380 { 0x02, 0xdf20 },
2381 { 0x01, 0x100a },
2382 { 0x00, 0xa0ff },
2383 { 0x04, 0xf800 },
2384 { 0x04, 0xf000 },
2385
2386 { 0x1f, 0x0000 },
2387 { 0x0b, 0x0000 },
2388 { 0x00, 0x9200 }
2389 };
2390
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002391 rtl_writephy_batch(tp, phy_reg_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002392}
2393
françois romieu4da19632011-01-03 15:07:55 +00002394static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002395{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002396 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002397 { 0x1f, 0x0002 },
2398 { 0x01, 0x90d0 },
2399 { 0x1f, 0x0000 }
2400 };
2401
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002402 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002403}
2404
françois romieu4da19632011-01-03 15:07:55 +00002405static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002406{
2407 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002408
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002409 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2410 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002411 return;
2412
françois romieu4da19632011-01-03 15:07:55 +00002413 rtl_writephy(tp, 0x1f, 0x0001);
2414 rtl_writephy(tp, 0x10, 0xf01b);
2415 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002416}
2417
françois romieu4da19632011-01-03 15:07:55 +00002418static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002419{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002420 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002421 { 0x1f, 0x0001 },
2422 { 0x04, 0x0000 },
2423 { 0x03, 0x00a1 },
2424 { 0x02, 0x0008 },
2425 { 0x01, 0x0120 },
2426 { 0x00, 0x1000 },
2427 { 0x04, 0x0800 },
2428 { 0x04, 0x9000 },
2429 { 0x03, 0x802f },
2430 { 0x02, 0x4f02 },
2431 { 0x01, 0x0409 },
2432 { 0x00, 0xf099 },
2433 { 0x04, 0x9800 },
2434 { 0x04, 0xa000 },
2435 { 0x03, 0xdf01 },
2436 { 0x02, 0xdf20 },
2437 { 0x01, 0xff95 },
2438 { 0x00, 0xba00 },
2439 { 0x04, 0xa800 },
2440 { 0x04, 0xf000 },
2441 { 0x03, 0xdf01 },
2442 { 0x02, 0xdf20 },
2443 { 0x01, 0x101a },
2444 { 0x00, 0xa0ff },
2445 { 0x04, 0xf800 },
2446 { 0x04, 0x0000 },
2447 { 0x1f, 0x0000 },
2448
2449 { 0x1f, 0x0001 },
2450 { 0x10, 0xf41b },
2451 { 0x14, 0xfb54 },
2452 { 0x18, 0xf5c7 },
2453 { 0x1f, 0x0000 },
2454
2455 { 0x1f, 0x0001 },
2456 { 0x17, 0x0cc0 },
2457 { 0x1f, 0x0000 }
2458 };
2459
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002460 rtl_writephy_batch(tp, phy_reg_init);
françois romieu2e9558562009-08-10 19:44:19 +00002461
françois romieu4da19632011-01-03 15:07:55 +00002462 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002463}
2464
françois romieu4da19632011-01-03 15:07:55 +00002465static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002466{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002467 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002468 { 0x1f, 0x0001 },
2469 { 0x04, 0x0000 },
2470 { 0x03, 0x00a1 },
2471 { 0x02, 0x0008 },
2472 { 0x01, 0x0120 },
2473 { 0x00, 0x1000 },
2474 { 0x04, 0x0800 },
2475 { 0x04, 0x9000 },
2476 { 0x03, 0x802f },
2477 { 0x02, 0x4f02 },
2478 { 0x01, 0x0409 },
2479 { 0x00, 0xf099 },
2480 { 0x04, 0x9800 },
2481 { 0x04, 0xa000 },
2482 { 0x03, 0xdf01 },
2483 { 0x02, 0xdf20 },
2484 { 0x01, 0xff95 },
2485 { 0x00, 0xba00 },
2486 { 0x04, 0xa800 },
2487 { 0x04, 0xf000 },
2488 { 0x03, 0xdf01 },
2489 { 0x02, 0xdf20 },
2490 { 0x01, 0x101a },
2491 { 0x00, 0xa0ff },
2492 { 0x04, 0xf800 },
2493 { 0x04, 0x0000 },
2494 { 0x1f, 0x0000 },
2495
2496 { 0x1f, 0x0001 },
2497 { 0x0b, 0x8480 },
2498 { 0x1f, 0x0000 },
2499
2500 { 0x1f, 0x0001 },
2501 { 0x18, 0x67c7 },
2502 { 0x04, 0x2000 },
2503 { 0x03, 0x002f },
2504 { 0x02, 0x4360 },
2505 { 0x01, 0x0109 },
2506 { 0x00, 0x3022 },
2507 { 0x04, 0x2800 },
2508 { 0x1f, 0x0000 },
2509
2510 { 0x1f, 0x0001 },
2511 { 0x17, 0x0cc0 },
2512 { 0x1f, 0x0000 }
2513 };
2514
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002515 rtl_writephy_batch(tp, phy_reg_init);
françois romieu8c7006a2009-08-10 19:43:29 +00002516}
2517
françois romieu4da19632011-01-03 15:07:55 +00002518static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002519{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002520 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002521 { 0x10, 0xf41b },
2522 { 0x1f, 0x0000 }
2523 };
2524
françois romieu4da19632011-01-03 15:07:55 +00002525 rtl_writephy(tp, 0x1f, 0x0001);
2526 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002527
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002528 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002529}
2530
françois romieu4da19632011-01-03 15:07:55 +00002531static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002532{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002533 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002534 { 0x1f, 0x0001 },
2535 { 0x10, 0xf41b },
2536 { 0x1f, 0x0000 }
2537 };
2538
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002539 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002540}
2541
françois romieu4da19632011-01-03 15:07:55 +00002542static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002543{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002544 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002545 { 0x1f, 0x0000 },
2546 { 0x1d, 0x0f00 },
2547 { 0x1f, 0x0002 },
2548 { 0x0c, 0x1ec8 },
2549 { 0x1f, 0x0000 }
2550 };
2551
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002552 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu867763c2007-08-17 18:21:58 +02002553}
2554
françois romieu4da19632011-01-03 15:07:55 +00002555static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002556{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002557 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002558 { 0x1f, 0x0001 },
2559 { 0x1d, 0x3d98 },
2560 { 0x1f, 0x0000 }
2561 };
2562
françois romieu4da19632011-01-03 15:07:55 +00002563 rtl_writephy(tp, 0x1f, 0x0000);
2564 rtl_patchphy(tp, 0x14, 1 << 5);
2565 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002566
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002567 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuef3386f2008-06-29 12:24:30 +02002568}
2569
françois romieu4da19632011-01-03 15:07:55 +00002570static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002571{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002572 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002573 { 0x1f, 0x0001 },
2574 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002575 { 0x1f, 0x0002 },
2576 { 0x00, 0x88d4 },
2577 { 0x01, 0x82b1 },
2578 { 0x03, 0x7002 },
2579 { 0x08, 0x9e30 },
2580 { 0x09, 0x01f0 },
2581 { 0x0a, 0x5500 },
2582 { 0x0c, 0x00c8 },
2583 { 0x1f, 0x0003 },
2584 { 0x12, 0xc096 },
2585 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002586 { 0x1f, 0x0000 },
2587 { 0x1f, 0x0000 },
2588 { 0x09, 0x2000 },
2589 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002590 };
2591
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002592 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002593
françois romieu4da19632011-01-03 15:07:55 +00002594 rtl_patchphy(tp, 0x14, 1 << 5);
2595 rtl_patchphy(tp, 0x0d, 1 << 5);
2596 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002597}
2598
françois romieu4da19632011-01-03 15:07:55 +00002599static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002600{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002601 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002602 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002603 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002604 { 0x03, 0x802f },
2605 { 0x02, 0x4f02 },
2606 { 0x01, 0x0409 },
2607 { 0x00, 0xf099 },
2608 { 0x04, 0x9800 },
2609 { 0x04, 0x9000 },
2610 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002611 { 0x1f, 0x0002 },
2612 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002613 { 0x06, 0x0761 },
2614 { 0x1f, 0x0003 },
2615 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002616 { 0x1f, 0x0000 }
2617 };
2618
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002619 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002620
françois romieu4da19632011-01-03 15:07:55 +00002621 rtl_patchphy(tp, 0x16, 1 << 0);
2622 rtl_patchphy(tp, 0x14, 1 << 5);
2623 rtl_patchphy(tp, 0x0d, 1 << 5);
2624 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002625}
2626
françois romieu4da19632011-01-03 15:07:55 +00002627static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002628{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002629 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002630 { 0x1f, 0x0001 },
2631 { 0x12, 0x2300 },
2632 { 0x1d, 0x3d98 },
2633 { 0x1f, 0x0002 },
2634 { 0x0c, 0x7eb8 },
2635 { 0x06, 0x5461 },
2636 { 0x1f, 0x0003 },
2637 { 0x16, 0x0f0a },
2638 { 0x1f, 0x0000 }
2639 };
2640
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002641 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu197ff762008-06-28 13:16:02 +02002642
françois romieu4da19632011-01-03 15:07:55 +00002643 rtl_patchphy(tp, 0x16, 1 << 0);
2644 rtl_patchphy(tp, 0x14, 1 << 5);
2645 rtl_patchphy(tp, 0x0d, 1 << 5);
2646 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002647}
2648
françois romieu4da19632011-01-03 15:07:55 +00002649static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002650{
françois romieu4da19632011-01-03 15:07:55 +00002651 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002652}
2653
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002654static const struct phy_reg rtl8168d_1_phy_reg_init_0[] = {
2655 /* Channel Estimation */
2656 { 0x1f, 0x0001 },
2657 { 0x06, 0x4064 },
2658 { 0x07, 0x2863 },
2659 { 0x08, 0x059c },
2660 { 0x09, 0x26b4 },
2661 { 0x0a, 0x6a19 },
2662 { 0x0b, 0xdcc8 },
2663 { 0x10, 0xf06d },
2664 { 0x14, 0x7f68 },
2665 { 0x18, 0x7fd9 },
2666 { 0x1c, 0xf0ff },
2667 { 0x1d, 0x3d9c },
2668 { 0x1f, 0x0003 },
2669 { 0x12, 0xf49f },
2670 { 0x13, 0x070b },
2671 { 0x1a, 0x05ad },
2672 { 0x14, 0x94c0 },
2673
2674 /*
2675 * Tx Error Issue
2676 * Enhance line driver power
2677 */
2678 { 0x1f, 0x0002 },
2679 { 0x06, 0x5561 },
2680 { 0x1f, 0x0005 },
2681 { 0x05, 0x8332 },
2682 { 0x06, 0x5561 },
2683
2684 /*
2685 * Can not link to 1Gbps with bad cable
2686 * Decrease SNR threshold form 21.07dB to 19.04dB
2687 */
2688 { 0x1f, 0x0001 },
2689 { 0x17, 0x0cc0 },
2690
2691 { 0x1f, 0x0000 },
2692 { 0x0d, 0xf880 }
2693};
2694
2695static const struct phy_reg rtl8168d_1_phy_reg_init_1[] = {
2696 { 0x1f, 0x0002 },
2697 { 0x05, 0x669a },
2698 { 0x1f, 0x0005 },
2699 { 0x05, 0x8330 },
2700 { 0x06, 0x669a },
2701 { 0x1f, 0x0002 }
2702};
2703
françois romieubca03d52011-01-03 15:07:31 +00002704static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002705{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002706 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
Francois Romieu5b538df2008-07-20 16:22:45 +02002707
françois romieubca03d52011-01-03 15:07:31 +00002708 /*
2709 * Rx Error Issue
2710 * Fine Tune Switching regulator parameter
2711 */
françois romieu4da19632011-01-03 15:07:55 +00002712 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002713 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2714 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002715
Francois Romieufdf6fc02012-07-06 22:40:38 +02002716 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002717 int val;
2718
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002719 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002720
françois romieu4da19632011-01-03 15:07:55 +00002721 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002722
2723 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002724 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002725 0x0065, 0x0066, 0x0067, 0x0068,
2726 0x0069, 0x006a, 0x006b, 0x006c
2727 };
2728 int i;
2729
françois romieu4da19632011-01-03 15:07:55 +00002730 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002731
2732 val &= 0xff00;
2733 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002734 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002735 }
2736 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002737 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002738 { 0x1f, 0x0002 },
2739 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002740 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002741 { 0x05, 0x8330 },
2742 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002743 };
2744
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002745 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02002746 }
2747
françois romieubca03d52011-01-03 15:07:31 +00002748 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002749 rtl_writephy(tp, 0x1f, 0x0002);
2750 rtl_patchphy(tp, 0x0d, 0x0300);
2751 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002752
françois romieubca03d52011-01-03 15:07:31 +00002753 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002754 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002755 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2756 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002757
françois romieu4da19632011-01-03 15:07:55 +00002758 rtl_writephy(tp, 0x1f, 0x0005);
2759 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002760
2761 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002762
françois romieu4da19632011-01-03 15:07:55 +00002763 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002764}
2765
françois romieubca03d52011-01-03 15:07:31 +00002766static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002767{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002768 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
françois romieudaf9df62009-10-07 12:44:20 +00002769
Francois Romieufdf6fc02012-07-06 22:40:38 +02002770 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002771 int val;
2772
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002773 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002774
françois romieu4da19632011-01-03 15:07:55 +00002775 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002776 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08002777 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002778 0x0065, 0x0066, 0x0067, 0x0068,
2779 0x0069, 0x006a, 0x006b, 0x006c
2780 };
2781 int i;
2782
françois romieu4da19632011-01-03 15:07:55 +00002783 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002784
2785 val &= 0xff00;
2786 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002787 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002788 }
2789 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002790 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002791 { 0x1f, 0x0002 },
2792 { 0x05, 0x2642 },
2793 { 0x1f, 0x0005 },
2794 { 0x05, 0x8330 },
2795 { 0x06, 0x2642 }
2796 };
2797
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002798 rtl_writephy_batch(tp, phy_reg_init);
françois romieudaf9df62009-10-07 12:44:20 +00002799 }
2800
françois romieubca03d52011-01-03 15:07:31 +00002801 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002802 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002803 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2804 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002805
françois romieubca03d52011-01-03 15:07:31 +00002806 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00002807 rtl_writephy(tp, 0x1f, 0x0002);
2808 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00002809
françois romieu4da19632011-01-03 15:07:55 +00002810 rtl_writephy(tp, 0x1f, 0x0005);
2811 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002812
2813 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00002814
françois romieu4da19632011-01-03 15:07:55 +00002815 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002816}
2817
françois romieu4da19632011-01-03 15:07:55 +00002818static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002819{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002820 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002821 { 0x1f, 0x0002 },
2822 { 0x10, 0x0008 },
2823 { 0x0d, 0x006c },
2824
2825 { 0x1f, 0x0000 },
2826 { 0x0d, 0xf880 },
2827
2828 { 0x1f, 0x0001 },
2829 { 0x17, 0x0cc0 },
2830
2831 { 0x1f, 0x0001 },
2832 { 0x0b, 0xa4d8 },
2833 { 0x09, 0x281c },
2834 { 0x07, 0x2883 },
2835 { 0x0a, 0x6b35 },
2836 { 0x1d, 0x3da4 },
2837 { 0x1c, 0xeffd },
2838 { 0x14, 0x7f52 },
2839 { 0x18, 0x7fc6 },
2840 { 0x08, 0x0601 },
2841 { 0x06, 0x4063 },
2842 { 0x10, 0xf074 },
2843 { 0x1f, 0x0003 },
2844 { 0x13, 0x0789 },
2845 { 0x12, 0xf4bd },
2846 { 0x1a, 0x04fd },
2847 { 0x14, 0x84b0 },
2848 { 0x1f, 0x0000 },
2849 { 0x00, 0x9200 },
2850
2851 { 0x1f, 0x0005 },
2852 { 0x01, 0x0340 },
2853 { 0x1f, 0x0001 },
2854 { 0x04, 0x4000 },
2855 { 0x03, 0x1d21 },
2856 { 0x02, 0x0c32 },
2857 { 0x01, 0x0200 },
2858 { 0x00, 0x5554 },
2859 { 0x04, 0x4800 },
2860 { 0x04, 0x4000 },
2861 { 0x04, 0xf000 },
2862 { 0x03, 0xdf01 },
2863 { 0x02, 0xdf20 },
2864 { 0x01, 0x101a },
2865 { 0x00, 0xa0ff },
2866 { 0x04, 0xf800 },
2867 { 0x04, 0xf000 },
2868 { 0x1f, 0x0000 },
2869
2870 { 0x1f, 0x0007 },
2871 { 0x1e, 0x0023 },
2872 { 0x16, 0x0000 },
2873 { 0x1f, 0x0000 }
2874 };
2875
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002876 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02002877}
2878
françois romieue6de30d2011-01-03 15:08:37 +00002879static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
2880{
2881 static const struct phy_reg phy_reg_init[] = {
2882 { 0x1f, 0x0001 },
2883 { 0x17, 0x0cc0 },
2884
2885 { 0x1f, 0x0007 },
2886 { 0x1e, 0x002d },
2887 { 0x18, 0x0040 },
2888 { 0x1f, 0x0000 }
2889 };
2890
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002891 rtl_writephy_batch(tp, phy_reg_init);
françois romieue6de30d2011-01-03 15:08:37 +00002892 rtl_patchphy(tp, 0x0d, 1 << 5);
2893}
2894
Hayes Wang70090422011-07-06 15:58:06 +08002895static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00002896{
2897 static const struct phy_reg phy_reg_init[] = {
2898 /* Enable Delay cap */
2899 { 0x1f, 0x0005 },
2900 { 0x05, 0x8b80 },
2901 { 0x06, 0xc896 },
2902 { 0x1f, 0x0000 },
2903
2904 /* Channel estimation fine tune */
2905 { 0x1f, 0x0001 },
2906 { 0x0b, 0x6c20 },
2907 { 0x07, 0x2872 },
2908 { 0x1c, 0xefff },
2909 { 0x1f, 0x0003 },
2910 { 0x14, 0x6420 },
2911 { 0x1f, 0x0000 },
2912
2913 /* Update PFM & 10M TX idle timer */
2914 { 0x1f, 0x0007 },
2915 { 0x1e, 0x002f },
2916 { 0x15, 0x1919 },
2917 { 0x1f, 0x0000 },
2918
2919 { 0x1f, 0x0007 },
2920 { 0x1e, 0x00ac },
2921 { 0x18, 0x0006 },
2922 { 0x1f, 0x0000 }
2923 };
2924
Francois Romieu15ecd032011-04-27 13:52:22 -07002925 rtl_apply_firmware(tp);
2926
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002927 rtl_writephy_batch(tp, phy_reg_init);
hayeswang01dc7fe2011-03-21 01:50:28 +00002928
2929 /* DCO enable for 10M IDLE Power */
2930 rtl_writephy(tp, 0x1f, 0x0007);
2931 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002932 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002933 rtl_writephy(tp, 0x1f, 0x0000);
2934
2935 /* For impedance matching */
2936 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002937 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02002938 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002939
2940 /* PHY auto speed down */
2941 rtl_writephy(tp, 0x1f, 0x0007);
2942 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002943 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002944 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002945 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002946
2947 rtl_writephy(tp, 0x1f, 0x0005);
2948 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002949 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002950 rtl_writephy(tp, 0x1f, 0x0000);
2951
2952 rtl_writephy(tp, 0x1f, 0x0005);
2953 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002954 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00002955 rtl_writephy(tp, 0x1f, 0x0007);
2956 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002957 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00002958 rtl_writephy(tp, 0x1f, 0x0006);
2959 rtl_writephy(tp, 0x00, 0x5a00);
2960 rtl_writephy(tp, 0x1f, 0x0000);
2961 rtl_writephy(tp, 0x0d, 0x0007);
2962 rtl_writephy(tp, 0x0e, 0x003c);
2963 rtl_writephy(tp, 0x0d, 0x4007);
2964 rtl_writephy(tp, 0x0e, 0x0000);
2965 rtl_writephy(tp, 0x0d, 0x0000);
2966}
2967
françois romieu9ecb9aa2012-12-07 11:20:21 +00002968static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
2969{
2970 const u16 w[] = {
2971 addr[0] | (addr[1] << 8),
2972 addr[2] | (addr[3] << 8),
2973 addr[4] | (addr[5] << 8)
2974 };
françois romieu9ecb9aa2012-12-07 11:20:21 +00002975
Heiner Kallweit3aa4c492019-05-02 20:46:52 +02002976 rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
2977 rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
2978 rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
2979 rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
françois romieu9ecb9aa2012-12-07 11:20:21 +00002980}
2981
Hayes Wang70090422011-07-06 15:58:06 +08002982static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
2983{
2984 static const struct phy_reg phy_reg_init[] = {
2985 /* Enable Delay cap */
2986 { 0x1f, 0x0004 },
2987 { 0x1f, 0x0007 },
2988 { 0x1e, 0x00ac },
2989 { 0x18, 0x0006 },
2990 { 0x1f, 0x0002 },
2991 { 0x1f, 0x0000 },
2992 { 0x1f, 0x0000 },
2993
2994 /* Channel estimation fine tune */
2995 { 0x1f, 0x0003 },
2996 { 0x09, 0xa20f },
2997 { 0x1f, 0x0000 },
2998 { 0x1f, 0x0000 },
2999
3000 /* Green Setting */
3001 { 0x1f, 0x0005 },
3002 { 0x05, 0x8b5b },
3003 { 0x06, 0x9222 },
3004 { 0x05, 0x8b6d },
3005 { 0x06, 0x8000 },
3006 { 0x05, 0x8b76 },
3007 { 0x06, 0x8000 },
3008 { 0x1f, 0x0000 }
3009 };
3010
3011 rtl_apply_firmware(tp);
3012
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003013 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang70090422011-07-06 15:58:06 +08003014
3015 /* For 4-corner performance improve */
3016 rtl_writephy(tp, 0x1f, 0x0005);
3017 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003018 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003019 rtl_writephy(tp, 0x1f, 0x0000);
3020
3021 /* PHY auto speed down */
3022 rtl_writephy(tp, 0x1f, 0x0004);
3023 rtl_writephy(tp, 0x1f, 0x0007);
3024 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003025 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003026 rtl_writephy(tp, 0x1f, 0x0002);
3027 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003028 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003029
3030 /* improve 10M EEE waveform */
3031 rtl_writephy(tp, 0x1f, 0x0005);
3032 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003033 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003034 rtl_writephy(tp, 0x1f, 0x0000);
3035
3036 /* Improve 2-pair detection performance */
3037 rtl_writephy(tp, 0x1f, 0x0005);
3038 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003039 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003040 rtl_writephy(tp, 0x1f, 0x0000);
3041
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003042 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003043 rtl_enable_eee(tp);
Hayes Wang70090422011-07-06 15:58:06 +08003044
3045 /* Green feature */
3046 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003047 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3048 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003049 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003050 rtl_writephy(tp, 0x1f, 0x0005);
3051 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3052 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003053
françois romieu9ecb9aa2012-12-07 11:20:21 +00003054 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3055 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003056}
3057
Hayes Wang5f886e02012-03-30 14:33:03 +08003058static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3059{
3060 /* For 4-corner performance improve */
3061 rtl_writephy(tp, 0x1f, 0x0005);
3062 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003063 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003064 rtl_writephy(tp, 0x1f, 0x0000);
3065
3066 /* PHY auto speed down */
3067 rtl_writephy(tp, 0x1f, 0x0007);
3068 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003069 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003070 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003071 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003072
3073 /* Improve 10M EEE waveform */
3074 rtl_writephy(tp, 0x1f, 0x0005);
3075 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003076 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003077 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003078
3079 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003080 rtl_enable_eee(tp);
Hayes Wang5f886e02012-03-30 14:33:03 +08003081}
3082
Hayes Wangc2218922011-09-06 16:55:18 +08003083static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3084{
3085 static const struct phy_reg phy_reg_init[] = {
3086 /* Channel estimation fine tune */
3087 { 0x1f, 0x0003 },
3088 { 0x09, 0xa20f },
3089 { 0x1f, 0x0000 },
3090
3091 /* Modify green table for giga & fnet */
3092 { 0x1f, 0x0005 },
3093 { 0x05, 0x8b55 },
3094 { 0x06, 0x0000 },
3095 { 0x05, 0x8b5e },
3096 { 0x06, 0x0000 },
3097 { 0x05, 0x8b67 },
3098 { 0x06, 0x0000 },
3099 { 0x05, 0x8b70 },
3100 { 0x06, 0x0000 },
3101 { 0x1f, 0x0000 },
3102 { 0x1f, 0x0007 },
3103 { 0x1e, 0x0078 },
3104 { 0x17, 0x0000 },
3105 { 0x19, 0x00fb },
3106 { 0x1f, 0x0000 },
3107
3108 /* Modify green table for 10M */
3109 { 0x1f, 0x0005 },
3110 { 0x05, 0x8b79 },
3111 { 0x06, 0xaa00 },
3112 { 0x1f, 0x0000 },
3113
3114 /* Disable hiimpedance detection (RTCT) */
3115 { 0x1f, 0x0003 },
3116 { 0x01, 0x328a },
3117 { 0x1f, 0x0000 }
3118 };
3119
3120 rtl_apply_firmware(tp);
3121
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003122 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangc2218922011-09-06 16:55:18 +08003123
Hayes Wang5f886e02012-03-30 14:33:03 +08003124 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003125
3126 /* Improve 2-pair detection performance */
3127 rtl_writephy(tp, 0x1f, 0x0005);
3128 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003129 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003130 rtl_writephy(tp, 0x1f, 0x0000);
3131}
3132
3133static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3134{
3135 rtl_apply_firmware(tp);
3136
Hayes Wang5f886e02012-03-30 14:33:03 +08003137 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003138}
3139
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003140static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3141{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003142 static const struct phy_reg phy_reg_init[] = {
3143 /* Channel estimation fine tune */
3144 { 0x1f, 0x0003 },
3145 { 0x09, 0xa20f },
3146 { 0x1f, 0x0000 },
3147
3148 /* Modify green table for giga & fnet */
3149 { 0x1f, 0x0005 },
3150 { 0x05, 0x8b55 },
3151 { 0x06, 0x0000 },
3152 { 0x05, 0x8b5e },
3153 { 0x06, 0x0000 },
3154 { 0x05, 0x8b67 },
3155 { 0x06, 0x0000 },
3156 { 0x05, 0x8b70 },
3157 { 0x06, 0x0000 },
3158 { 0x1f, 0x0000 },
3159 { 0x1f, 0x0007 },
3160 { 0x1e, 0x0078 },
3161 { 0x17, 0x0000 },
3162 { 0x19, 0x00aa },
3163 { 0x1f, 0x0000 },
3164
3165 /* Modify green table for 10M */
3166 { 0x1f, 0x0005 },
3167 { 0x05, 0x8b79 },
3168 { 0x06, 0xaa00 },
3169 { 0x1f, 0x0000 },
3170
3171 /* Disable hiimpedance detection (RTCT) */
3172 { 0x1f, 0x0003 },
3173 { 0x01, 0x328a },
3174 { 0x1f, 0x0000 }
3175 };
3176
3177
3178 rtl_apply_firmware(tp);
3179
3180 rtl8168f_hw_phy_config(tp);
3181
3182 /* Improve 2-pair detection performance */
3183 rtl_writephy(tp, 0x1f, 0x0005);
3184 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003185 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003186 rtl_writephy(tp, 0x1f, 0x0000);
3187
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003188 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003189
3190 /* Modify green table for giga */
3191 rtl_writephy(tp, 0x1f, 0x0005);
3192 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003193 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003194 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003195 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003196 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003197 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003198 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003199 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003200 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003201 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003202 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003203 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003204 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003205 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003206 rtl_writephy(tp, 0x1f, 0x0000);
3207
3208 /* uc same-seed solution */
3209 rtl_writephy(tp, 0x1f, 0x0005);
3210 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003211 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003212 rtl_writephy(tp, 0x1f, 0x0000);
3213
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003214 /* Green feature */
3215 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003216 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3217 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003218 rtl_writephy(tp, 0x1f, 0x0000);
3219}
3220
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003221static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
3222{
Heiner Kallweita2928d22019-06-02 10:53:49 +02003223 phy_modify_paged(tp->phydev, 0x0a43, 0x10, BIT(2), 0);
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003224}
3225
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003226static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
3227{
3228 struct phy_device *phydev = tp->phydev;
3229
Heiner Kallweita2928d22019-06-02 10:53:49 +02003230 phy_modify_paged(phydev, 0x0bcc, 0x14, BIT(8), 0);
3231 phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(7) | BIT(6));
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003232 phy_write(phydev, 0x1f, 0x0a43);
3233 phy_write(phydev, 0x13, 0x8084);
3234 phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
3235 phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));
3236
3237 phy_write(phydev, 0x1f, 0x0000);
3238}
3239
Hayes Wangc5583862012-07-02 17:23:22 +08003240static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3241{
Heiner Kallweita2928d22019-06-02 10:53:49 +02003242 int ret;
3243
Hayes Wangc5583862012-07-02 17:23:22 +08003244 rtl_apply_firmware(tp);
3245
Heiner Kallweita2928d22019-06-02 10:53:49 +02003246 ret = phy_read_paged(tp->phydev, 0x0a46, 0x10);
3247 if (ret & BIT(8))
3248 phy_modify_paged(tp->phydev, 0x0bcc, 0x12, BIT(15), 0);
3249 else
3250 phy_modify_paged(tp->phydev, 0x0bcc, 0x12, 0, BIT(15));
Hayes Wangc5583862012-07-02 17:23:22 +08003251
Heiner Kallweita2928d22019-06-02 10:53:49 +02003252 ret = phy_read_paged(tp->phydev, 0x0a46, 0x13);
3253 if (ret & BIT(8))
Thomas Voegtle1a03bb52019-07-20 19:01:22 +02003254 phy_modify_paged(tp->phydev, 0x0c41, 0x15, 0, BIT(1));
Heiner Kallweita2928d22019-06-02 10:53:49 +02003255 else
Thomas Voegtle1a03bb52019-07-20 19:01:22 +02003256 phy_modify_paged(tp->phydev, 0x0c41, 0x15, BIT(1), 0);
Hayes Wangc5583862012-07-02 17:23:22 +08003257
hayeswang41f44d12013-04-01 22:23:36 +00003258 /* Enable PHY auto speed down */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003259 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
Hayes Wangc5583862012-07-02 17:23:22 +08003260
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003261 rtl8168g_phy_adjust_10m_aldps(tp);
hayeswangfe7524c2013-04-01 22:23:37 +00003262
hayeswang41f44d12013-04-01 22:23:36 +00003263 /* EEE auto-fallback function */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003264 phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
Hayes Wangc5583862012-07-02 17:23:22 +08003265
hayeswang41f44d12013-04-01 22:23:36 +00003266 /* Enable UC LPF tune function */
3267 rtl_writephy(tp, 0x1f, 0x0a43);
3268 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003269 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003270
Heiner Kallweita2928d22019-06-02 10:53:49 +02003271 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
hayeswang41f44d12013-04-01 22:23:36 +00003272
hayeswangfe7524c2013-04-01 22:23:37 +00003273 /* Improve SWR Efficiency */
3274 rtl_writephy(tp, 0x1f, 0x0bcd);
3275 rtl_writephy(tp, 0x14, 0x5065);
3276 rtl_writephy(tp, 0x14, 0xd065);
3277 rtl_writephy(tp, 0x1f, 0x0bc8);
3278 rtl_writephy(tp, 0x11, 0x5655);
3279 rtl_writephy(tp, 0x1f, 0x0bcd);
3280 rtl_writephy(tp, 0x14, 0x1065);
3281 rtl_writephy(tp, 0x14, 0x9065);
3282 rtl_writephy(tp, 0x14, 0x1065);
Heiner Kallweita2928d22019-06-02 10:53:49 +02003283 rtl_writephy(tp, 0x1f, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003284
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003285 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003286 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003287 rtl_enable_eee(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08003288}
3289
hayeswang57538c42013-04-01 22:23:40 +00003290static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3291{
3292 rtl_apply_firmware(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003293 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003294 rtl_enable_eee(tp);
hayeswang57538c42013-04-01 22:23:40 +00003295}
3296
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003297static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3298{
3299 u16 dout_tapbin;
3300 u32 data;
3301
3302 rtl_apply_firmware(tp);
3303
3304 /* CHN EST parameters adjust - giga master */
3305 rtl_writephy(tp, 0x1f, 0x0a43);
3306 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003307 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003308 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003309 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003310 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003311 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003312 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003313 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003314 rtl_writephy(tp, 0x1f, 0x0000);
3315
3316 /* CHN EST parameters adjust - giga slave */
3317 rtl_writephy(tp, 0x1f, 0x0a43);
3318 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003319 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003320 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003321 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003322 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003323 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003324 rtl_writephy(tp, 0x1f, 0x0000);
3325
3326 /* CHN EST parameters adjust - fnet */
3327 rtl_writephy(tp, 0x1f, 0x0a43);
3328 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003329 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003330 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003331 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003332 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003333 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003334 rtl_writephy(tp, 0x1f, 0x0000);
3335
3336 /* enable R-tune & PGA-retune function */
3337 dout_tapbin = 0;
3338 rtl_writephy(tp, 0x1f, 0x0a46);
3339 data = rtl_readphy(tp, 0x13);
3340 data &= 3;
3341 data <<= 2;
3342 dout_tapbin |= data;
3343 data = rtl_readphy(tp, 0x12);
3344 data &= 0xc000;
3345 data >>= 14;
3346 dout_tapbin |= data;
3347 dout_tapbin = ~(dout_tapbin^0x08);
3348 dout_tapbin <<= 12;
3349 dout_tapbin &= 0xf000;
3350 rtl_writephy(tp, 0x1f, 0x0a43);
3351 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003352 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003353 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003354 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003355 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003356 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003357 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003358 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003359
3360 rtl_writephy(tp, 0x1f, 0x0a43);
3361 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003362 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003363 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003364 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003365 rtl_writephy(tp, 0x1f, 0x0000);
3366
3367 /* enable GPHY 10M */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003368 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003369
3370 /* SAR ADC performance */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003371 phy_modify_paged(tp->phydev, 0x0bca, 0x17, BIT(12) | BIT(13), BIT(14));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003372
3373 rtl_writephy(tp, 0x1f, 0x0a43);
3374 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003375 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003376 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003377 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003378 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003379 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003380 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003381 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003382 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003383 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003384 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003385 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003386 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003387 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003388 rtl_writephy(tp, 0x1f, 0x0000);
3389
3390 /* disable phy pfm mode */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003391 phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003392
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003393 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003394 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003395 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003396}
3397
3398static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3399{
3400 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3401 u16 rlen;
3402 u32 data;
3403
3404 rtl_apply_firmware(tp);
3405
3406 /* CHIN EST parameter update */
3407 rtl_writephy(tp, 0x1f, 0x0a43);
3408 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003409 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003410 rtl_writephy(tp, 0x1f, 0x0000);
3411
3412 /* enable R-tune & PGA-retune function */
3413 rtl_writephy(tp, 0x1f, 0x0a43);
3414 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003415 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003416 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003417 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003418 rtl_writephy(tp, 0x1f, 0x0000);
3419
3420 /* enable GPHY 10M */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003421 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003422
3423 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3424 data = r8168_mac_ocp_read(tp, 0xdd02);
3425 ioffset_p3 = ((data & 0x80)>>7);
3426 ioffset_p3 <<= 3;
3427
3428 data = r8168_mac_ocp_read(tp, 0xdd00);
3429 ioffset_p3 |= ((data & (0xe000))>>13);
3430 ioffset_p2 = ((data & (0x1e00))>>9);
3431 ioffset_p1 = ((data & (0x01e0))>>5);
3432 ioffset_p0 = ((data & 0x0010)>>4);
3433 ioffset_p0 <<= 3;
3434 ioffset_p0 |= (data & (0x07));
3435 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3436
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003437 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003438 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003439 rtl_writephy(tp, 0x1f, 0x0bcf);
3440 rtl_writephy(tp, 0x16, data);
3441 rtl_writephy(tp, 0x1f, 0x0000);
3442 }
3443
3444 /* Modify rlen (TX LPF corner frequency) level */
3445 rtl_writephy(tp, 0x1f, 0x0bcd);
3446 data = rtl_readphy(tp, 0x16);
3447 data &= 0x000f;
3448 rlen = 0;
3449 if (data > 3)
3450 rlen = data - 3;
3451 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3452 rtl_writephy(tp, 0x17, data);
3453 rtl_writephy(tp, 0x1f, 0x0bcd);
3454 rtl_writephy(tp, 0x1f, 0x0000);
3455
3456 /* disable phy pfm mode */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003457 phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003458
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003459 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003460 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003461 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003462}
3463
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003464static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3465{
3466 /* Enable PHY auto speed down */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003467 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003468
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003469 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003470
3471 /* Enable EEE auto-fallback function */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003472 phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003473
3474 /* Enable UC LPF tune function */
3475 rtl_writephy(tp, 0x1f, 0x0a43);
3476 rtl_writephy(tp, 0x13, 0x8012);
3477 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3478 rtl_writephy(tp, 0x1f, 0x0000);
3479
3480 /* set rg_sel_sdm_rate */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003481 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003482
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003483 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003484 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003485 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003486}
3487
3488static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3489{
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003490 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003491
3492 /* Enable UC LPF tune function */
3493 rtl_writephy(tp, 0x1f, 0x0a43);
3494 rtl_writephy(tp, 0x13, 0x8012);
3495 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3496 rtl_writephy(tp, 0x1f, 0x0000);
3497
3498 /* Set rg_sel_sdm_rate */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003499 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003500
3501 /* Channel estimation parameters */
3502 rtl_writephy(tp, 0x1f, 0x0a43);
3503 rtl_writephy(tp, 0x13, 0x80f3);
3504 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3505 rtl_writephy(tp, 0x13, 0x80f0);
3506 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3507 rtl_writephy(tp, 0x13, 0x80ef);
3508 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3509 rtl_writephy(tp, 0x13, 0x80f6);
3510 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3511 rtl_writephy(tp, 0x13, 0x80ec);
3512 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3513 rtl_writephy(tp, 0x13, 0x80ed);
3514 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3515 rtl_writephy(tp, 0x13, 0x80f2);
3516 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3517 rtl_writephy(tp, 0x13, 0x80f4);
3518 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3519 rtl_writephy(tp, 0x1f, 0x0a43);
3520 rtl_writephy(tp, 0x13, 0x8110);
3521 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3522 rtl_writephy(tp, 0x13, 0x810f);
3523 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3524 rtl_writephy(tp, 0x13, 0x8111);
3525 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3526 rtl_writephy(tp, 0x13, 0x8113);
3527 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3528 rtl_writephy(tp, 0x13, 0x8115);
3529 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3530 rtl_writephy(tp, 0x13, 0x810e);
3531 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3532 rtl_writephy(tp, 0x13, 0x810c);
3533 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3534 rtl_writephy(tp, 0x13, 0x810b);
3535 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3536 rtl_writephy(tp, 0x1f, 0x0a43);
3537 rtl_writephy(tp, 0x13, 0x80d1);
3538 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3539 rtl_writephy(tp, 0x13, 0x80cd);
3540 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3541 rtl_writephy(tp, 0x13, 0x80d3);
3542 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3543 rtl_writephy(tp, 0x13, 0x80d5);
3544 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3545 rtl_writephy(tp, 0x13, 0x80d7);
3546 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3547
3548 /* Force PWM-mode */
3549 rtl_writephy(tp, 0x1f, 0x0bcd);
3550 rtl_writephy(tp, 0x14, 0x5065);
3551 rtl_writephy(tp, 0x14, 0xd065);
3552 rtl_writephy(tp, 0x1f, 0x0bc8);
3553 rtl_writephy(tp, 0x12, 0x00ed);
3554 rtl_writephy(tp, 0x1f, 0x0bcd);
3555 rtl_writephy(tp, 0x14, 0x1065);
3556 rtl_writephy(tp, 0x14, 0x9065);
3557 rtl_writephy(tp, 0x14, 0x1065);
3558 rtl_writephy(tp, 0x1f, 0x0000);
3559
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003560 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003561 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003562 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003563}
3564
françois romieu4da19632011-01-03 15:07:55 +00003565static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003566{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003567 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003568 { 0x1f, 0x0003 },
3569 { 0x08, 0x441d },
3570 { 0x01, 0x9100 },
3571 { 0x1f, 0x0000 }
3572 };
3573
françois romieu4da19632011-01-03 15:07:55 +00003574 rtl_writephy(tp, 0x1f, 0x0000);
3575 rtl_patchphy(tp, 0x11, 1 << 12);
3576 rtl_patchphy(tp, 0x19, 1 << 13);
3577 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003578
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003579 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003580}
3581
Hayes Wang5a5e4442011-02-22 17:26:21 +08003582static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3583{
3584 static const struct phy_reg phy_reg_init[] = {
3585 { 0x1f, 0x0005 },
3586 { 0x1a, 0x0000 },
3587 { 0x1f, 0x0000 },
3588
3589 { 0x1f, 0x0004 },
3590 { 0x1c, 0x0000 },
3591 { 0x1f, 0x0000 },
3592
3593 { 0x1f, 0x0001 },
3594 { 0x15, 0x7701 },
3595 { 0x1f, 0x0000 }
3596 };
3597
3598 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003599 rtl_writephy(tp, 0x1f, 0x0000);
3600 rtl_writephy(tp, 0x18, 0x0310);
3601 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003602
François Romieu953a12c2011-04-24 17:38:48 +02003603 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003604
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003605 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003606}
3607
Hayes Wang7e18dca2012-03-30 14:33:02 +08003608static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3609{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003610 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003611 rtl_writephy(tp, 0x1f, 0x0000);
3612 rtl_writephy(tp, 0x18, 0x0310);
3613 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003614
3615 rtl_apply_firmware(tp);
3616
3617 /* EEE setting */
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003618 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003619 rtl_writephy(tp, 0x1f, 0x0004);
3620 rtl_writephy(tp, 0x10, 0x401f);
3621 rtl_writephy(tp, 0x19, 0x7030);
3622 rtl_writephy(tp, 0x1f, 0x0000);
3623}
3624
Hayes Wang5598bfe2012-07-02 17:23:21 +08003625static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3626{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003627 static const struct phy_reg phy_reg_init[] = {
3628 { 0x1f, 0x0004 },
3629 { 0x10, 0xc07f },
3630 { 0x19, 0x7030 },
3631 { 0x1f, 0x0000 }
3632 };
3633
3634 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003635 rtl_writephy(tp, 0x1f, 0x0000);
3636 rtl_writephy(tp, 0x18, 0x0310);
3637 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003638
3639 rtl_apply_firmware(tp);
3640
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003641 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003642 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003643
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003644 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003645}
3646
Francois Romieu5615d9f2007-08-17 17:50:46 +02003647static void rtl_hw_phy_config(struct net_device *dev)
3648{
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003649 static const rtl_generic_fct phy_configs[] = {
3650 /* PCI devices. */
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003651 [RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
3652 [RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
3653 [RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
3654 [RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
3655 [RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
3656 /* PCI-E devices. */
3657 [RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
3658 [RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
3659 [RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
3660 [RTL_GIGA_MAC_VER_10] = NULL,
3661 [RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
3662 [RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
3663 [RTL_GIGA_MAC_VER_13] = NULL,
3664 [RTL_GIGA_MAC_VER_14] = NULL,
3665 [RTL_GIGA_MAC_VER_15] = NULL,
3666 [RTL_GIGA_MAC_VER_16] = NULL,
3667 [RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
3668 [RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
3669 [RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
3670 [RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
3671 [RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
3672 [RTL_GIGA_MAC_VER_22] = rtl8168c_4_hw_phy_config,
3673 [RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
3674 [RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
3675 [RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
3676 [RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
3677 [RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
3678 [RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
3679 [RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
3680 [RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
3681 [RTL_GIGA_MAC_VER_31] = NULL,
3682 [RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
3683 [RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
3684 [RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
3685 [RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
3686 [RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
3687 [RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
3688 [RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
3689 [RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
3690 [RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
3691 [RTL_GIGA_MAC_VER_41] = NULL,
3692 [RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
3693 [RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
3694 [RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
3695 [RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
3696 [RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
3697 [RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
3698 [RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
3699 [RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
3700 [RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
3701 [RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
3702 };
Francois Romieu5615d9f2007-08-17 17:50:46 +02003703 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003704
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003705 if (phy_configs[tp->mac_version])
3706 phy_configs[tp->mac_version](tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003707}
3708
Francois Romieuda78dbf2012-01-26 14:18:23 +01003709static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
3710{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003711 if (!test_and_set_bit(flag, tp->wk.flags))
3712 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003713}
3714
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003715static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003716{
Francois Romieu5615d9f2007-08-17 17:50:46 +02003717 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003718
Marcus Sundberg773328942008-07-10 21:28:08 +02003719 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit7a67e112018-09-19 22:00:24 +02003720 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
3721 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Heiner Kallweit49d17512018-06-28 20:36:15 +02003722 netif_dbg(tp, drv, dev,
3723 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003724 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02003725 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003726
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02003727 /* We may have called phy_speed_down before */
Heiner Kallweit703732f2019-01-19 22:07:05 +01003728 phy_speed_up(tp->phydev);
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02003729
Heiner Kallweit703732f2019-01-19 22:07:05 +01003730 genphy_soft_reset(tp->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003731}
3732
Francois Romieu773d2022007-01-31 23:47:43 +01003733static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
3734{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003735 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003736
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01003737 rtl_unlock_config_regs(tp);
françois romieu908ba2bf2010-04-26 11:42:58 +00003738
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003739 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
3740 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00003741
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003742 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
3743 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00003744
françois romieu9ecb9aa2012-12-07 11:20:21 +00003745 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
3746 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00003747
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01003748 rtl_lock_config_regs(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003749
Francois Romieuda78dbf2012-01-26 14:18:23 +01003750 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003751}
3752
3753static int rtl_set_mac_address(struct net_device *dev, void *p)
3754{
3755 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01003756 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01003757 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01003758
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01003759 ret = eth_mac_addr(dev, p);
3760 if (ret)
3761 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01003762
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08003763 pm_runtime_get_noresume(d);
3764
3765 if (pm_runtime_active(d))
3766 rtl_rar_set(tp, dev->dev_addr);
3767
3768 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01003769
3770 return 0;
3771}
3772
Heiner Kallweite3972862018-06-29 08:07:04 +02003773static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08003774{
Heiner Kallweit703732f2019-01-19 22:07:05 +01003775 struct rtl8169_private *tp = netdev_priv(dev);
3776
Heiner Kallweit69b3c592018-07-17 22:51:53 +02003777 if (!netif_running(dev))
3778 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02003779
Heiner Kallweit703732f2019-01-19 22:07:05 +01003780 return phy_mii_ioctl(tp->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08003781}
3782
David S. Miller1805b2f2011-10-24 18:18:09 -04003783static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
3784{
David S. Miller1805b2f2011-10-24 18:18:09 -04003785 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00003786 case RTL_GIGA_MAC_VER_25:
3787 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04003788 case RTL_GIGA_MAC_VER_29:
3789 case RTL_GIGA_MAC_VER_30:
3790 case RTL_GIGA_MAC_VER_32:
3791 case RTL_GIGA_MAC_VER_33:
3792 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02003793 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003794 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04003795 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
3796 break;
3797 default:
3798 break;
3799 }
3800}
3801
Heiner Kallweit25e94112019-05-29 20:52:03 +02003802static void rtl_pll_power_down(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00003803{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01003804 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00003805 return;
3806
hayeswang01dc7fe2011-03-21 01:50:28 +00003807 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
3808 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02003809 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00003810
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01003811 if (device_may_wakeup(tp_to_dev(tp))) {
3812 phy_speed_down(tp->phydev, false);
3813 rtl_wol_suspend_quirk(tp);
françois romieu065c27c2011-01-03 15:08:12 +00003814 return;
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01003815 }
françois romieu065c27c2011-01-03 15:08:12 +00003816
françois romieu065c27c2011-01-03 15:08:12 +00003817 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02003818 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003819 case RTL_GIGA_MAC_VER_37:
3820 case RTL_GIGA_MAC_VER_39:
3821 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08003822 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003823 case RTL_GIGA_MAC_VER_45:
3824 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003825 case RTL_GIGA_MAC_VER_47:
3826 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003827 case RTL_GIGA_MAC_VER_50:
3828 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003829 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00003830 break;
hayeswangbeb330a2013-04-01 22:23:39 +00003831 case RTL_GIGA_MAC_VER_40:
3832 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003833 case RTL_GIGA_MAC_VER_49:
Heiner Kallweite719b3e2019-04-28 11:11:47 +02003834 rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003835 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00003836 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02003837 default:
3838 break;
françois romieu065c27c2011-01-03 15:08:12 +00003839 }
3840}
3841
Heiner Kallweit25e94112019-05-29 20:52:03 +02003842static void rtl_pll_power_up(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00003843{
françois romieu065c27c2011-01-03 15:08:12 +00003844 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02003845 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003846 case RTL_GIGA_MAC_VER_37:
3847 case RTL_GIGA_MAC_VER_39:
3848 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003849 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00003850 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08003851 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003852 case RTL_GIGA_MAC_VER_45:
3853 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02003854 case RTL_GIGA_MAC_VER_47:
3855 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003856 case RTL_GIGA_MAC_VER_50:
3857 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003858 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003859 break;
hayeswangbeb330a2013-04-01 22:23:39 +00003860 case RTL_GIGA_MAC_VER_40:
3861 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003862 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003863 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02003864 rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
hayeswangbeb330a2013-04-01 22:23:39 +00003865 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02003866 default:
3867 break;
françois romieu065c27c2011-01-03 15:08:12 +00003868 }
3869
Heiner Kallweit703732f2019-01-19 22:07:05 +01003870 phy_resume(tp->phydev);
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02003871 /* give MAC/PHY some time to resume */
3872 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00003873}
3874
Hayes Wange542a222011-07-06 15:58:04 +08003875static void rtl_init_rxcfg(struct rtl8169_private *tp)
3876{
Hayes Wange542a222011-07-06 15:58:04 +08003877 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02003878 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweit2a718832018-05-02 21:39:49 +02003879 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003880 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08003881 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02003882 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
Maciej S. Szmigiero511cfd52018-10-11 16:02:10 +02003883 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
3884 case RTL_GIGA_MAC_VER_38:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003885 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08003886 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02003887 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003888 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00003889 break;
Hayes Wange542a222011-07-06 15:58:04 +08003890 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003891 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08003892 break;
3893 }
3894}
3895
Hayes Wang92fc43b2011-07-06 15:58:03 +08003896static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
3897{
Timo Teräs9fba0812013-01-15 21:01:24 +00003898 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08003899}
3900
Francois Romieud58d46b2011-05-03 16:38:29 +02003901static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
3902{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003903 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
3904 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01003905 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003906}
3907
3908static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
3909{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003910 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
3911 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02003912 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003913}
3914
3915static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
3916{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003917 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02003918}
3919
3920static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
3921{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003922 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02003923}
3924
3925static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
3926{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003927 RTL_W8(tp, MaxTxPacketSize, 0x3f);
3928 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
3929 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01003930 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003931}
3932
3933static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
3934{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003935 RTL_W8(tp, MaxTxPacketSize, 0x0c);
3936 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
3937 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02003938 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02003939}
3940
3941static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
3942{
Heiner Kallweitcb732002018-03-20 07:45:35 +01003943 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01003944 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02003945}
3946
3947static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
3948{
Heiner Kallweitcb732002018-03-20 07:45:35 +01003949 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02003950 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02003951}
3952
3953static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
3954{
Francois Romieud58d46b2011-05-03 16:38:29 +02003955 r8168b_0_hw_jumbo_enable(tp);
3956
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003957 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02003958}
3959
3960static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
3961{
Francois Romieud58d46b2011-05-03 16:38:29 +02003962 r8168b_0_hw_jumbo_disable(tp);
3963
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003964 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02003965}
3966
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003967static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02003968{
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003969 rtl_unlock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003970 switch (tp->mac_version) {
3971 case RTL_GIGA_MAC_VER_11:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003972 r8168b_0_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003973 break;
3974 case RTL_GIGA_MAC_VER_12:
3975 case RTL_GIGA_MAC_VER_17:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003976 r8168b_1_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003977 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003978 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
3979 r8168c_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003980 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003981 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
3982 r8168dp_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003983 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003984 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
3985 r8168e_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02003986 break;
Francois Romieud58d46b2011-05-03 16:38:29 +02003987 default:
Francois Romieud58d46b2011-05-03 16:38:29 +02003988 break;
3989 }
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02003990 rtl_lock_config_regs(tp);
3991}
3992
3993static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
3994{
3995 rtl_unlock_config_regs(tp);
3996 switch (tp->mac_version) {
3997 case RTL_GIGA_MAC_VER_11:
3998 r8168b_0_hw_jumbo_disable(tp);
3999 break;
4000 case RTL_GIGA_MAC_VER_12:
4001 case RTL_GIGA_MAC_VER_17:
4002 r8168b_1_hw_jumbo_disable(tp);
4003 break;
4004 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
4005 r8168c_hw_jumbo_disable(tp);
4006 break;
4007 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
4008 r8168dp_hw_jumbo_disable(tp);
4009 break;
4010 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
4011 r8168e_hw_jumbo_disable(tp);
4012 break;
4013 default:
4014 break;
4015 }
4016 rtl_lock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004017}
4018
Francois Romieuffc46952012-07-06 14:19:23 +02004019DECLARE_RTL_COND(rtl_chipcmd_cond)
4020{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004021 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004022}
4023
Francois Romieu6f43adc2011-04-29 15:05:51 +02004024static void rtl_hw_reset(struct rtl8169_private *tp)
4025{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004026 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004027
Francois Romieuffc46952012-07-06 14:19:23 +02004028 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004029}
4030
Heiner Kallweit254764e2019-01-22 22:23:41 +01004031static void rtl_request_firmware(struct rtl8169_private *tp)
Francois Romieub6ffd972011-06-17 17:00:05 +02004032{
4033 struct rtl_fw *rtl_fw;
Francois Romieub6ffd972011-06-17 17:00:05 +02004034
Heiner Kallweit254764e2019-01-22 22:23:41 +01004035 /* firmware loaded already or no firmware available */
4036 if (tp->rtl_fw || !tp->fw_name)
4037 return;
Francois Romieub6ffd972011-06-17 17:00:05 +02004038
4039 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
Heiner Kallweit47ad5932019-06-03 21:26:31 +02004040 if (!rtl_fw) {
4041 netif_warn(tp, ifup, tp->dev, "Unable to load firmware, out of memory\n");
4042 return;
4043 }
Francois Romieub6ffd972011-06-17 17:00:05 +02004044
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004045 rtl_fw->phy_write = rtl_writephy;
4046 rtl_fw->phy_read = rtl_readphy;
4047 rtl_fw->mac_mcu_write = mac_mcu_write;
4048 rtl_fw->mac_mcu_read = mac_mcu_read;
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02004049 rtl_fw->fw_name = tp->fw_name;
4050 rtl_fw->dev = tp_to_dev(tp);
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004051
Heiner Kallweit47ad5932019-06-03 21:26:31 +02004052 if (rtl_fw_request_firmware(rtl_fw))
4053 kfree(rtl_fw);
4054 else
4055 tp->rtl_fw = rtl_fw;
François Romieu953a12c2011-04-24 17:38:48 +02004056}
4057
Hayes Wang92fc43b2011-07-06 15:58:03 +08004058static void rtl_rx_close(struct rtl8169_private *tp)
4059{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004060 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004061}
4062
Francois Romieuffc46952012-07-06 14:19:23 +02004063DECLARE_RTL_COND(rtl_npq_cond)
4064{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004065 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004066}
4067
4068DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4069{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004070 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004071}
4072
françois romieue6de30d2011-01-03 15:08:37 +00004073static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004074{
4075 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004076 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004077
Hayes Wang92fc43b2011-07-06 15:58:03 +08004078 rtl_rx_close(tp);
4079
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004080 switch (tp->mac_version) {
4081 case RTL_GIGA_MAC_VER_27:
4082 case RTL_GIGA_MAC_VER_28:
4083 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004084 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004085 break;
4086 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4087 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004088 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004089 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004090 break;
4091 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004092 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004093 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004094 break;
françois romieue6de30d2011-01-03 15:08:37 +00004095 }
4096
Hayes Wang92fc43b2011-07-06 15:58:03 +08004097 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004098}
4099
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004100static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004101{
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004102 u32 val = TX_DMA_BURST << TxDMAShift |
4103 InterFrameGap << TxInterFrameGapShift;
4104
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02004105 if (rtl_is_8168evl_up(tp))
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004106 val |= TXCFG_AUTO_FIFO;
4107
4108 RTL_W32(tp, TxConfig, val);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004109}
4110
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004111static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004112{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004113 /* Low hurts. Let's disable the filtering. */
4114 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004115}
4116
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004117static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004118{
4119 /*
4120 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4121 * register to be written before TxDescAddrLow to work.
4122 * Switching from MMIO to I/O access fixes the issue as well.
4123 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004124 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4125 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4126 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4127 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004128}
4129
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004130static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004131{
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004132 u32 val;
Francois Romieu6dccd162007-02-13 23:38:05 +01004133
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004134 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4135 val = 0x000fff00;
4136 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
4137 val = 0x00ffff00;
4138 else
4139 return;
4140
4141 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
4142 val |= 0xff;
4143
4144 RTL_W32(tp, 0x7c, val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004145}
4146
Francois Romieue6b763e2012-03-08 09:35:39 +01004147static void rtl_set_rx_mode(struct net_device *dev)
4148{
4149 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004150 u32 mc_filter[2]; /* Multicast hash filter */
4151 int rx_mode;
4152 u32 tmp = 0;
4153
4154 if (dev->flags & IFF_PROMISC) {
4155 /* Unconditionally log net taps. */
4156 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4157 rx_mode =
4158 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4159 AcceptAllPhys;
4160 mc_filter[1] = mc_filter[0] = 0xffffffff;
4161 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4162 (dev->flags & IFF_ALLMULTI)) {
4163 /* Too many to filter perfectly -- accept all multicasts. */
4164 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4165 mc_filter[1] = mc_filter[0] = 0xffffffff;
4166 } else {
4167 struct netdev_hw_addr *ha;
4168
4169 rx_mode = AcceptBroadcast | AcceptMyPhys;
4170 mc_filter[1] = mc_filter[0] = 0;
4171 netdev_for_each_mc_addr(ha, dev) {
4172 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4173 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4174 rx_mode |= AcceptMulticast;
4175 }
4176 }
4177
4178 if (dev->features & NETIF_F_RXALL)
4179 rx_mode |= (AcceptErr | AcceptRunt);
4180
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004181 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004182
4183 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4184 u32 data = mc_filter[0];
4185
4186 mc_filter[0] = swab32(mc_filter[1]);
4187 mc_filter[1] = swab32(data);
4188 }
4189
Nathan Walp04817762012-11-01 12:08:47 +00004190 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4191 mc_filter[1] = mc_filter[0] = 0xffffffff;
4192
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004193 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4194 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004195
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004196 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004197}
4198
Francois Romieuffc46952012-07-06 14:19:23 +02004199DECLARE_RTL_COND(rtl_csiar_cond)
4200{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004201 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004202}
4203
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004204static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004205{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004206 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4207
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004208 RTL_W32(tp, CSIDR, value);
4209 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004210 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004211
Francois Romieuffc46952012-07-06 14:19:23 +02004212 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004213}
4214
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004215static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004216{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004217 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4218
4219 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4220 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004221
Francois Romieuffc46952012-07-06 14:19:23 +02004222 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004223 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004224}
4225
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004226static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004227{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004228 struct pci_dev *pdev = tp->pci_dev;
4229 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004230
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004231 /* According to Realtek the value at config space address 0x070f
4232 * controls the L0s/L1 entrance latency. We try standard ECAM access
4233 * first and if it fails fall back to CSI.
4234 */
4235 if (pdev->cfg_size > 0x070f &&
4236 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4237 return;
4238
4239 netdev_notice_once(tp->dev,
4240 "No native access to PCI extended config space, falling back to CSI\n");
4241 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4242 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004243}
4244
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004245static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004246{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004247 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004248}
4249
4250struct ephy_info {
4251 unsigned int offset;
4252 u16 mask;
4253 u16 bits;
4254};
4255
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004256static void __rtl_ephy_init(struct rtl8169_private *tp,
4257 const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004258{
4259 u16 w;
4260
4261 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004262 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4263 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004264 e++;
4265 }
4266}
4267
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004268#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))
4269
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004270static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004271{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004272 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004273 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004274}
4275
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004276static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004277{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004278 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004279 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004280}
4281
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004282static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
hayeswangb51ecea2014-07-09 14:52:51 +08004283{
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004284 /* work around an issue when PCI reset occurs during L2/L3 state */
4285 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
hayeswangb51ecea2014-07-09 14:52:51 +08004286}
4287
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004288static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4289{
Heiner Kallweit62b1b3b2019-06-18 23:14:50 +02004290 /* Don't enable ASPM in the chip if OS can't control ASPM */
4291 if (enable && tp->aspm_manageable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004292 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004293 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004294 } else {
4295 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4296 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4297 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004298
4299 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004300}
4301
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004302static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
4303 u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
4304{
4305 /* Usage of dynamic vs. static FIFO is controlled by bit
4306 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
4307 */
4308 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
4309 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
4310}
4311
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004312static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
4313 u8 low, u8 high)
4314{
4315 /* FIFO thresholds for pause flow control */
4316 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
4317 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
4318}
4319
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004320static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004321{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004322 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004323
françois romieufaf1e782013-02-27 13:01:57 +00004324 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004325 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004326 PCI_EXP_DEVCTL_NOSNOOP_EN);
4327 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004328}
4329
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004330static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004331{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004332 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004333
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004334 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004335}
4336
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004337static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004338{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004339 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004340
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004341 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004342
françois romieufaf1e782013-02-27 13:01:57 +00004343 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004344 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004345
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004346 rtl_disable_clock_request(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004347}
4348
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004349static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004350{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004351 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004352 { 0x01, 0, 0x0001 },
4353 { 0x02, 0x0800, 0x1000 },
4354 { 0x03, 0, 0x0042 },
4355 { 0x06, 0x0080, 0x0000 },
4356 { 0x07, 0, 0x2000 }
4357 };
4358
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004359 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004360
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004361 rtl_ephy_init(tp, e_info_8168cp);
Francois Romieub726e492008-06-28 12:22:59 +02004362
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004363 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004364}
4365
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004366static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004367{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004368 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004369
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004370 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004371
françois romieufaf1e782013-02-27 13:01:57 +00004372 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004373 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004374}
4375
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004376static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004377{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004378 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004379
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004380 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004381
4382 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004383 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004384
françois romieufaf1e782013-02-27 13:01:57 +00004385 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004386 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004387}
4388
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004389static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004390{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004391 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004392 { 0x02, 0x0800, 0x1000 },
4393 { 0x03, 0, 0x0002 },
4394 { 0x06, 0x0080, 0x0000 }
4395 };
4396
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004397 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004398
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004399 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004400
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004401 rtl_ephy_init(tp, e_info_8168c_1);
Francois Romieub726e492008-06-28 12:22:59 +02004402
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004403 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004404}
4405
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004406static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004407{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004408 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004409 { 0x01, 0, 0x0001 },
4410 { 0x03, 0x0400, 0x0220 }
4411 };
4412
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004413 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004414
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004415 rtl_ephy_init(tp, e_info_8168c_2);
Francois Romieub726e492008-06-28 12:22:59 +02004416
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004417 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004418}
4419
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004420static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004421{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004422 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004423}
4424
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004425static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004426{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004427 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004428
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004429 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004430}
4431
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004432static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004433{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004434 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004435
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004436 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004437
françois romieufaf1e782013-02-27 13:01:57 +00004438 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004439 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004440}
4441
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004442static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004443{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004444 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004445
françois romieufaf1e782013-02-27 13:01:57 +00004446 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004447 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004448
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004449 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004450}
4451
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004452static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004453{
4454 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004455 { 0x0b, 0x0000, 0x0048 },
4456 { 0x19, 0x0020, 0x0050 },
4457 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00004458 };
françois romieue6de30d2011-01-03 15:08:37 +00004459
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004460 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004461
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004462 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00004463
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004464 rtl_ephy_init(tp, e_info_8168d_4);
françois romieue6de30d2011-01-03 15:08:37 +00004465
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004466 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004467}
4468
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004469static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00004470{
Hayes Wang70090422011-07-06 15:58:06 +08004471 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00004472 { 0x00, 0x0200, 0x0100 },
4473 { 0x00, 0x0000, 0x0004 },
4474 { 0x06, 0x0002, 0x0001 },
4475 { 0x06, 0x0000, 0x0030 },
4476 { 0x07, 0x0000, 0x2000 },
4477 { 0x00, 0x0000, 0x0020 },
4478 { 0x03, 0x5800, 0x2000 },
4479 { 0x03, 0x0000, 0x0001 },
4480 { 0x01, 0x0800, 0x1000 },
4481 { 0x07, 0x0000, 0x4000 },
4482 { 0x1e, 0x0000, 0x2000 },
4483 { 0x19, 0xffff, 0xfe6c },
4484 { 0x0a, 0x0000, 0x0040 }
4485 };
4486
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004487 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004488
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004489 rtl_ephy_init(tp, e_info_8168e_1);
hayeswang01dc7fe2011-03-21 01:50:28 +00004490
françois romieufaf1e782013-02-27 13:01:57 +00004491 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004492 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00004493
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004494 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004495
4496 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004497 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
4498 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004499
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004500 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004501}
4502
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004503static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08004504{
4505 static const struct ephy_info e_info_8168e_2[] = {
4506 { 0x09, 0x0000, 0x0080 },
4507 { 0x19, 0x0000, 0x0224 }
4508 };
4509
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004510 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08004511
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004512 rtl_ephy_init(tp, e_info_8168e_2);
Hayes Wang70090422011-07-06 15:58:06 +08004513
françois romieufaf1e782013-02-27 13:01:57 +00004514 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004515 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08004516
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004517 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4518 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004519 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004520 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4521 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004522 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004523 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang70090422011-07-06 15:58:06 +08004524
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004525 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004526
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004527 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08004528
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004529 rtl8168_config_eee_mac(tp);
4530
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004531 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4532 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4533 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02004534
4535 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08004536}
4537
Hayes Wang5f886e02012-03-30 14:33:03 +08004538static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08004539{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004540 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004541
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004542 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08004543
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004544 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4545 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004546 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004547 rtl_reset_packet_filter(tp);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004548 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
4549 rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004550 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4551 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
Hayes Wangc2218922011-09-06 16:55:18 +08004552
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004553 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004554
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004555 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
4556 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4557 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4558 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004559
4560 rtl8168_config_eee_mac(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004561}
4562
Hayes Wang5f886e02012-03-30 14:33:03 +08004563static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
4564{
Hayes Wang5f886e02012-03-30 14:33:03 +08004565 static const struct ephy_info e_info_8168f_1[] = {
4566 { 0x06, 0x00c0, 0x0020 },
4567 { 0x08, 0x0001, 0x0002 },
4568 { 0x09, 0x0000, 0x0080 },
4569 { 0x19, 0x0000, 0x0224 }
4570 };
4571
4572 rtl_hw_start_8168f(tp);
4573
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004574 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wang5f886e02012-03-30 14:33:03 +08004575
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004576 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang5f886e02012-03-30 14:33:03 +08004577}
4578
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004579static void rtl_hw_start_8411(struct rtl8169_private *tp)
4580{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004581 static const struct ephy_info e_info_8168f_1[] = {
4582 { 0x06, 0x00c0, 0x0020 },
4583 { 0x0f, 0xffff, 0x5200 },
4584 { 0x1e, 0x0000, 0x4000 },
4585 { 0x19, 0x0000, 0x0224 }
4586 };
4587
4588 rtl_hw_start_8168f(tp);
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004589 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004590
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004591 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004592
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004593 rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004594}
4595
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004596static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08004597{
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004598 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004599 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Hayes Wangc5583862012-07-02 17:23:22 +08004600
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004601 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08004602
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004603 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08004604
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004605 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004606 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
Hayes Wangc5583862012-07-02 17:23:22 +08004607
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004608 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08004609
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004610 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4611 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08004612
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004613 rtl8168_config_eee_mac(tp);
4614
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004615 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004616 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
hayeswangb51ecea2014-07-09 14:52:51 +08004617
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004618 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08004619}
4620
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004621static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
4622{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004623 static const struct ephy_info e_info_8168g_1[] = {
4624 { 0x00, 0x0000, 0x0008 },
4625 { 0x0c, 0x37d0, 0x0820 },
4626 { 0x1e, 0x0000, 0x0001 },
4627 { 0x19, 0x8000, 0x0000 }
4628 };
4629
4630 rtl_hw_start_8168g(tp);
4631
4632 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004633 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004634 rtl_ephy_init(tp, e_info_8168g_1);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004635 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004636}
4637
hayeswang57538c42013-04-01 22:23:40 +00004638static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
4639{
hayeswang57538c42013-04-01 22:23:40 +00004640 static const struct ephy_info e_info_8168g_2[] = {
4641 { 0x00, 0x0000, 0x0008 },
4642 { 0x0c, 0x3df0, 0x0200 },
4643 { 0x19, 0xffff, 0xfc00 },
4644 { 0x1e, 0xffff, 0x20eb }
4645 };
4646
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004647 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00004648
4649 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004650 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4651 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004652 rtl_ephy_init(tp, e_info_8168g_2);
hayeswang57538c42013-04-01 22:23:40 +00004653}
4654
hayeswang45dd95c2013-07-08 17:09:01 +08004655static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
4656{
hayeswang45dd95c2013-07-08 17:09:01 +08004657 static const struct ephy_info e_info_8411_2[] = {
4658 { 0x00, 0x0000, 0x0008 },
4659 { 0x0c, 0x3df0, 0x0200 },
4660 { 0x0f, 0xffff, 0x5200 },
4661 { 0x19, 0x0020, 0x0000 },
4662 { 0x1e, 0x0000, 0x2000 }
4663 };
4664
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004665 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08004666
4667 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004668 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004669 rtl_ephy_init(tp, e_info_8411_2);
Heiner Kallweitfe4e8db02019-07-13 13:45:47 +02004670
4671 /* The following Realtek-provided magic fixes an issue with the RX unit
4672 * getting confused after the PHY having been powered-down.
4673 */
4674 r8168_mac_ocp_write(tp, 0xFC28, 0x0000);
4675 r8168_mac_ocp_write(tp, 0xFC2A, 0x0000);
4676 r8168_mac_ocp_write(tp, 0xFC2C, 0x0000);
4677 r8168_mac_ocp_write(tp, 0xFC2E, 0x0000);
4678 r8168_mac_ocp_write(tp, 0xFC30, 0x0000);
4679 r8168_mac_ocp_write(tp, 0xFC32, 0x0000);
4680 r8168_mac_ocp_write(tp, 0xFC34, 0x0000);
4681 r8168_mac_ocp_write(tp, 0xFC36, 0x0000);
4682 mdelay(3);
4683 r8168_mac_ocp_write(tp, 0xFC26, 0x0000);
4684
4685 r8168_mac_ocp_write(tp, 0xF800, 0xE008);
4686 r8168_mac_ocp_write(tp, 0xF802, 0xE00A);
4687 r8168_mac_ocp_write(tp, 0xF804, 0xE00C);
4688 r8168_mac_ocp_write(tp, 0xF806, 0xE00E);
4689 r8168_mac_ocp_write(tp, 0xF808, 0xE027);
4690 r8168_mac_ocp_write(tp, 0xF80A, 0xE04F);
4691 r8168_mac_ocp_write(tp, 0xF80C, 0xE05E);
4692 r8168_mac_ocp_write(tp, 0xF80E, 0xE065);
4693 r8168_mac_ocp_write(tp, 0xF810, 0xC602);
4694 r8168_mac_ocp_write(tp, 0xF812, 0xBE00);
4695 r8168_mac_ocp_write(tp, 0xF814, 0x0000);
4696 r8168_mac_ocp_write(tp, 0xF816, 0xC502);
4697 r8168_mac_ocp_write(tp, 0xF818, 0xBD00);
4698 r8168_mac_ocp_write(tp, 0xF81A, 0x074C);
4699 r8168_mac_ocp_write(tp, 0xF81C, 0xC302);
4700 r8168_mac_ocp_write(tp, 0xF81E, 0xBB00);
4701 r8168_mac_ocp_write(tp, 0xF820, 0x080A);
4702 r8168_mac_ocp_write(tp, 0xF822, 0x6420);
4703 r8168_mac_ocp_write(tp, 0xF824, 0x48C2);
4704 r8168_mac_ocp_write(tp, 0xF826, 0x8C20);
4705 r8168_mac_ocp_write(tp, 0xF828, 0xC516);
4706 r8168_mac_ocp_write(tp, 0xF82A, 0x64A4);
4707 r8168_mac_ocp_write(tp, 0xF82C, 0x49C0);
4708 r8168_mac_ocp_write(tp, 0xF82E, 0xF009);
4709 r8168_mac_ocp_write(tp, 0xF830, 0x74A2);
4710 r8168_mac_ocp_write(tp, 0xF832, 0x8CA5);
4711 r8168_mac_ocp_write(tp, 0xF834, 0x74A0);
4712 r8168_mac_ocp_write(tp, 0xF836, 0xC50E);
4713 r8168_mac_ocp_write(tp, 0xF838, 0x9CA2);
4714 r8168_mac_ocp_write(tp, 0xF83A, 0x1C11);
4715 r8168_mac_ocp_write(tp, 0xF83C, 0x9CA0);
4716 r8168_mac_ocp_write(tp, 0xF83E, 0xE006);
4717 r8168_mac_ocp_write(tp, 0xF840, 0x74F8);
4718 r8168_mac_ocp_write(tp, 0xF842, 0x48C4);
4719 r8168_mac_ocp_write(tp, 0xF844, 0x8CF8);
4720 r8168_mac_ocp_write(tp, 0xF846, 0xC404);
4721 r8168_mac_ocp_write(tp, 0xF848, 0xBC00);
4722 r8168_mac_ocp_write(tp, 0xF84A, 0xC403);
4723 r8168_mac_ocp_write(tp, 0xF84C, 0xBC00);
4724 r8168_mac_ocp_write(tp, 0xF84E, 0x0BF2);
4725 r8168_mac_ocp_write(tp, 0xF850, 0x0C0A);
4726 r8168_mac_ocp_write(tp, 0xF852, 0xE434);
4727 r8168_mac_ocp_write(tp, 0xF854, 0xD3C0);
4728 r8168_mac_ocp_write(tp, 0xF856, 0x49D9);
4729 r8168_mac_ocp_write(tp, 0xF858, 0xF01F);
4730 r8168_mac_ocp_write(tp, 0xF85A, 0xC526);
4731 r8168_mac_ocp_write(tp, 0xF85C, 0x64A5);
4732 r8168_mac_ocp_write(tp, 0xF85E, 0x1400);
4733 r8168_mac_ocp_write(tp, 0xF860, 0xF007);
4734 r8168_mac_ocp_write(tp, 0xF862, 0x0C01);
4735 r8168_mac_ocp_write(tp, 0xF864, 0x8CA5);
4736 r8168_mac_ocp_write(tp, 0xF866, 0x1C15);
4737 r8168_mac_ocp_write(tp, 0xF868, 0xC51B);
4738 r8168_mac_ocp_write(tp, 0xF86A, 0x9CA0);
4739 r8168_mac_ocp_write(tp, 0xF86C, 0xE013);
4740 r8168_mac_ocp_write(tp, 0xF86E, 0xC519);
4741 r8168_mac_ocp_write(tp, 0xF870, 0x74A0);
4742 r8168_mac_ocp_write(tp, 0xF872, 0x48C4);
4743 r8168_mac_ocp_write(tp, 0xF874, 0x8CA0);
4744 r8168_mac_ocp_write(tp, 0xF876, 0xC516);
4745 r8168_mac_ocp_write(tp, 0xF878, 0x74A4);
4746 r8168_mac_ocp_write(tp, 0xF87A, 0x48C8);
4747 r8168_mac_ocp_write(tp, 0xF87C, 0x48CA);
4748 r8168_mac_ocp_write(tp, 0xF87E, 0x9CA4);
4749 r8168_mac_ocp_write(tp, 0xF880, 0xC512);
4750 r8168_mac_ocp_write(tp, 0xF882, 0x1B00);
4751 r8168_mac_ocp_write(tp, 0xF884, 0x9BA0);
4752 r8168_mac_ocp_write(tp, 0xF886, 0x1B1C);
4753 r8168_mac_ocp_write(tp, 0xF888, 0x483F);
4754 r8168_mac_ocp_write(tp, 0xF88A, 0x9BA2);
4755 r8168_mac_ocp_write(tp, 0xF88C, 0x1B04);
4756 r8168_mac_ocp_write(tp, 0xF88E, 0xC508);
4757 r8168_mac_ocp_write(tp, 0xF890, 0x9BA0);
4758 r8168_mac_ocp_write(tp, 0xF892, 0xC505);
4759 r8168_mac_ocp_write(tp, 0xF894, 0xBD00);
4760 r8168_mac_ocp_write(tp, 0xF896, 0xC502);
4761 r8168_mac_ocp_write(tp, 0xF898, 0xBD00);
4762 r8168_mac_ocp_write(tp, 0xF89A, 0x0300);
4763 r8168_mac_ocp_write(tp, 0xF89C, 0x051E);
4764 r8168_mac_ocp_write(tp, 0xF89E, 0xE434);
4765 r8168_mac_ocp_write(tp, 0xF8A0, 0xE018);
4766 r8168_mac_ocp_write(tp, 0xF8A2, 0xE092);
4767 r8168_mac_ocp_write(tp, 0xF8A4, 0xDE20);
4768 r8168_mac_ocp_write(tp, 0xF8A6, 0xD3C0);
4769 r8168_mac_ocp_write(tp, 0xF8A8, 0xC50F);
4770 r8168_mac_ocp_write(tp, 0xF8AA, 0x76A4);
4771 r8168_mac_ocp_write(tp, 0xF8AC, 0x49E3);
4772 r8168_mac_ocp_write(tp, 0xF8AE, 0xF007);
4773 r8168_mac_ocp_write(tp, 0xF8B0, 0x49C0);
4774 r8168_mac_ocp_write(tp, 0xF8B2, 0xF103);
4775 r8168_mac_ocp_write(tp, 0xF8B4, 0xC607);
4776 r8168_mac_ocp_write(tp, 0xF8B6, 0xBE00);
4777 r8168_mac_ocp_write(tp, 0xF8B8, 0xC606);
4778 r8168_mac_ocp_write(tp, 0xF8BA, 0xBE00);
4779 r8168_mac_ocp_write(tp, 0xF8BC, 0xC602);
4780 r8168_mac_ocp_write(tp, 0xF8BE, 0xBE00);
4781 r8168_mac_ocp_write(tp, 0xF8C0, 0x0C4C);
4782 r8168_mac_ocp_write(tp, 0xF8C2, 0x0C28);
4783 r8168_mac_ocp_write(tp, 0xF8C4, 0x0C2C);
4784 r8168_mac_ocp_write(tp, 0xF8C6, 0xDC00);
4785 r8168_mac_ocp_write(tp, 0xF8C8, 0xC707);
4786 r8168_mac_ocp_write(tp, 0xF8CA, 0x1D00);
4787 r8168_mac_ocp_write(tp, 0xF8CC, 0x8DE2);
4788 r8168_mac_ocp_write(tp, 0xF8CE, 0x48C1);
4789 r8168_mac_ocp_write(tp, 0xF8D0, 0xC502);
4790 r8168_mac_ocp_write(tp, 0xF8D2, 0xBD00);
4791 r8168_mac_ocp_write(tp, 0xF8D4, 0x00AA);
4792 r8168_mac_ocp_write(tp, 0xF8D6, 0xE0C0);
4793 r8168_mac_ocp_write(tp, 0xF8D8, 0xC502);
4794 r8168_mac_ocp_write(tp, 0xF8DA, 0xBD00);
4795 r8168_mac_ocp_write(tp, 0xF8DC, 0x0132);
4796
4797 r8168_mac_ocp_write(tp, 0xFC26, 0x8000);
4798
4799 r8168_mac_ocp_write(tp, 0xFC2A, 0x0743);
4800 r8168_mac_ocp_write(tp, 0xFC2C, 0x0801);
4801 r8168_mac_ocp_write(tp, 0xFC2E, 0x0BE9);
4802 r8168_mac_ocp_write(tp, 0xFC30, 0x02FD);
4803 r8168_mac_ocp_write(tp, 0xFC32, 0x0C25);
4804 r8168_mac_ocp_write(tp, 0xFC34, 0x00A9);
4805 r8168_mac_ocp_write(tp, 0xFC36, 0x012D);
4806
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004807 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08004808}
4809
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004810static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
4811{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02004812 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004813 u32 data;
4814 static const struct ephy_info e_info_8168h_1[] = {
4815 { 0x1e, 0x0800, 0x0001 },
4816 { 0x1d, 0x0000, 0x0800 },
4817 { 0x05, 0xffff, 0x2089 },
4818 { 0x06, 0xffff, 0x5881 },
4819 { 0x04, 0xffff, 0x154a },
4820 { 0x01, 0xffff, 0x068b }
4821 };
4822
4823 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004824 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004825 rtl_ephy_init(tp, e_info_8168h_1);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004826
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004827 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004828 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004829
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004830 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004831
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004832 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004833
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004834 rtl_reset_packet_filter(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004835
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004836 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004837
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004838 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004839
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004840 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004841
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004842 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004843
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004844 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4845 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004846
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004847 rtl8168_config_eee_mac(tp);
4848
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004849 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4850 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004851
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004852 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004853
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004854 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004855
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004856 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004857
4858 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08004859 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004860 rtl_writephy(tp, 0x1f, 0x0000);
4861 if (rg_saw_cnt > 0) {
4862 u16 sw_cnt_1ms_ini;
4863
4864 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
4865 sw_cnt_1ms_ini &= 0x0fff;
4866 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004867 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004868 data |= sw_cnt_1ms_ini;
4869 r8168_mac_ocp_write(tp, 0xd412, data);
4870 }
4871
4872 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004873 data &= ~0xf0;
4874 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004875 r8168_mac_ocp_write(tp, 0xe056, data);
4876
4877 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004878 data &= ~0x6000;
4879 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004880 r8168_mac_ocp_write(tp, 0xe052, data);
4881
4882 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004883 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004884 data |= 0x017f;
4885 r8168_mac_ocp_write(tp, 0xe0d6, data);
4886
4887 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08004888 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004889 data |= 0x047f;
4890 r8168_mac_ocp_write(tp, 0xd420, data);
4891
4892 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
4893 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
4894 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
4895 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004896
4897 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004898}
4899
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004900static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
4901{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08004902 rtl8168ep_stop_cmac(tp);
4903
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004904 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004905 rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004906
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004907 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004908
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004909 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004910
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004911 rtl_reset_packet_filter(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004912
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004913 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004914
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004915 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004916
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004917 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004918
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004919 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4920 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004921
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004922 rtl8168_config_eee_mac(tp);
4923
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004924 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004925
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004926 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004927
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004928 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004929}
4930
4931static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
4932{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004933 static const struct ephy_info e_info_8168ep_1[] = {
4934 { 0x00, 0xffff, 0x10ab },
4935 { 0x06, 0xffff, 0xf030 },
4936 { 0x08, 0xffff, 0x2006 },
4937 { 0x0d, 0xffff, 0x1666 },
4938 { 0x0c, 0x3ff0, 0x0000 }
4939 };
4940
4941 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004942 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004943 rtl_ephy_init(tp, e_info_8168ep_1);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004944
4945 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004946
4947 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004948}
4949
4950static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
4951{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004952 static const struct ephy_info e_info_8168ep_2[] = {
4953 { 0x00, 0xffff, 0x10a3 },
4954 { 0x19, 0xffff, 0xfc00 },
4955 { 0x1e, 0xffff, 0x20ea }
4956 };
4957
4958 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004959 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004960 rtl_ephy_init(tp, e_info_8168ep_2);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004961
4962 rtl_hw_start_8168ep(tp);
4963
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004964 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4965 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004966
4967 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004968}
4969
4970static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
4971{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004972 u32 data;
4973 static const struct ephy_info e_info_8168ep_3[] = {
4974 { 0x00, 0xffff, 0x10a3 },
4975 { 0x19, 0xffff, 0x7c00 },
4976 { 0x1e, 0xffff, 0x20eb },
4977 { 0x0d, 0xffff, 0x1666 }
4978 };
4979
4980 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004981 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004982 rtl_ephy_init(tp, e_info_8168ep_3);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004983
4984 rtl_hw_start_8168ep(tp);
4985
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004986 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
4987 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004988
4989 data = r8168_mac_ocp_read(tp, 0xd3e2);
4990 data &= 0xf000;
4991 data |= 0x0271;
4992 r8168_mac_ocp_write(tp, 0xd3e2, data);
4993
4994 data = r8168_mac_ocp_read(tp, 0xd3e4);
4995 data &= 0xff00;
4996 r8168_mac_ocp_write(tp, 0xd3e4, data);
4997
4998 data = r8168_mac_ocp_read(tp, 0xe860);
4999 data |= 0x0080;
5000 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005001
5002 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005003}
5004
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005005static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005006{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005007 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005008 { 0x01, 0, 0x6e65 },
5009 { 0x02, 0, 0x091f },
5010 { 0x03, 0, 0xc2f9 },
5011 { 0x06, 0, 0xafb5 },
5012 { 0x07, 0, 0x0e00 },
5013 { 0x19, 0, 0xec80 },
5014 { 0x01, 0, 0x2e65 },
5015 { 0x01, 0, 0x6e65 }
5016 };
5017 u8 cfg1;
5018
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005019 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005020
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005021 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005022
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005023 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005024
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005025 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005026 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005027 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005028
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005029 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005030 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005031 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005032
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005033 rtl_ephy_init(tp, e_info_8102e_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005034}
5035
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005036static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005037{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005038 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005039
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005040 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005041
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005042 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5043 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005044}
5045
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005046static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005047{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005048 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005049
Francois Romieufdf6fc02012-07-06 22:40:38 +02005050 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005051}
5052
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005053static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005054{
5055 static const struct ephy_info e_info_8105e_1[] = {
5056 { 0x07, 0, 0x4000 },
5057 { 0x19, 0, 0x0200 },
5058 { 0x19, 0, 0x0020 },
5059 { 0x1e, 0, 0x2000 },
5060 { 0x03, 0, 0x0001 },
5061 { 0x19, 0, 0x0100 },
5062 { 0x19, 0, 0x0004 },
5063 { 0x0a, 0, 0x0020 }
5064 };
5065
Francois Romieucecb5fd2011-04-01 10:21:07 +02005066 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005067 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005068
Francois Romieucecb5fd2011-04-01 10:21:07 +02005069 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005070 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005071
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005072 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5073 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005074
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005075 rtl_ephy_init(tp, e_info_8105e_1);
hayeswangb51ecea2014-07-09 14:52:51 +08005076
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005077 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005078}
5079
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005080static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005081{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005082 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005083 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005084}
5085
Hayes Wang7e18dca2012-03-30 14:33:02 +08005086static void rtl_hw_start_8402(struct rtl8169_private *tp)
5087{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005088 static const struct ephy_info e_info_8402[] = {
5089 { 0x19, 0xffff, 0xff64 },
5090 { 0x1e, 0, 0x4000 }
5091 };
5092
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005093 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005094
5095 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005096 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005097
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005098 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005099
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005100 rtl_ephy_init(tp, e_info_8402);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005101
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005102 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005103
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005104 rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005105 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005106 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5107 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
5108 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
hayeswangb51ecea2014-07-09 14:52:51 +08005109
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005110 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005111}
5112
Hayes Wang5598bfe2012-07-02 17:23:21 +08005113static void rtl_hw_start_8106(struct rtl8169_private *tp)
5114{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005115 rtl_hw_aspm_clkreq_enable(tp, false);
5116
Hayes Wang5598bfe2012-07-02 17:23:21 +08005117 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005118 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005119
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005120 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5121 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5122 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005123
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005124 rtl_pcie_state_l2l3_disable(tp);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005125 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005126}
5127
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005128static void rtl_hw_config(struct rtl8169_private *tp)
5129{
5130 static const rtl_generic_fct hw_configs[] = {
5131 [RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
5132 [RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
5133 [RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
5134 [RTL_GIGA_MAC_VER_10] = NULL,
5135 [RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168bb,
5136 [RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168bef,
5137 [RTL_GIGA_MAC_VER_13] = NULL,
5138 [RTL_GIGA_MAC_VER_14] = NULL,
5139 [RTL_GIGA_MAC_VER_15] = NULL,
5140 [RTL_GIGA_MAC_VER_16] = NULL,
5141 [RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168bef,
5142 [RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
5143 [RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
5144 [RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
5145 [RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
5146 [RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
5147 [RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
5148 [RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
5149 [RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
5150 [RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
5151 [RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
5152 [RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
5153 [RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
5154 [RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
5155 [RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168dp,
5156 [RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
5157 [RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
5158 [RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
5159 [RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
5160 [RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
5161 [RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
5162 [RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
5163 [RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
5164 [RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
5165 [RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
5166 [RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
5167 [RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
5168 [RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
5169 [RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
5170 [RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
5171 [RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
5172 [RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
5173 [RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
5174 [RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
5175 [RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
5176 };
5177
5178 if (hw_configs[tp->mac_version])
5179 hw_configs[tp->mac_version](tp);
5180}
5181
5182static void rtl_hw_start_8168(struct rtl8169_private *tp)
5183{
Francois Romieucecb5fd2011-04-01 10:21:07 +02005184 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005185 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005186 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005187 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005188
Heiner Kallweit272b2262019-06-14 07:55:21 +02005189 if (rtl_is_8168evl_up(tp))
5190 RTL_W8(tp, MaxTxPacketSize, EarlySize);
5191 else
5192 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005193
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005194 rtl_hw_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005195}
5196
Heiner Kallweit6c19156e292019-06-10 18:23:30 +02005197static void rtl_hw_start_8169(struct rtl8169_private *tp)
5198{
5199 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
5200 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
5201
5202 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
5203
5204 tp->cp_cmd |= PCIMulRW;
5205
5206 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5207 tp->mac_version == RTL_GIGA_MAC_VER_03) {
5208 netif_dbg(tp, drv, tp->dev,
5209 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
5210 tp->cp_cmd |= (1 << 14);
5211 }
5212
5213 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5214
5215 rtl8169_set_magic_reg(tp, tp->mac_version);
5216
5217 RTL_W32(tp, RxMissed, 0);
5218}
5219
5220static void rtl_hw_start(struct rtl8169_private *tp)
5221{
5222 rtl_unlock_config_regs(tp);
5223
5224 tp->cp_cmd &= CPCMD_MASK;
5225 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
5226
5227 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
5228 rtl_hw_start_8169(tp);
5229 else
5230 rtl_hw_start_8168(tp);
5231
5232 rtl_set_rx_max_size(tp);
5233 rtl_set_rx_tx_desc_registers(tp);
5234 rtl_lock_config_regs(tp);
5235
5236 /* disable interrupt coalescing */
5237 RTL_W16(tp, IntrMitigate, 0x0000);
5238 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
5239 RTL_R8(tp, IntrMask);
5240 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
5241 rtl_init_rxcfg(tp);
5242 rtl_set_tx_config_registers(tp);
5243
5244 rtl_set_rx_mode(tp->dev);
5245 /* no early-rx interrupts */
5246 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
5247 rtl_irq_enable(tp);
5248}
5249
Linus Torvalds1da177e2005-04-16 15:20:36 -07005250static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5251{
Francois Romieud58d46b2011-05-03 16:38:29 +02005252 struct rtl8169_private *tp = netdev_priv(dev);
5253
Francois Romieud58d46b2011-05-03 16:38:29 +02005254 if (new_mtu > ETH_DATA_LEN)
5255 rtl_hw_jumbo_enable(tp);
5256 else
5257 rtl_hw_jumbo_disable(tp);
5258
Linus Torvalds1da177e2005-04-16 15:20:36 -07005259 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005260 netdev_update_features(dev);
5261
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005262 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005263}
5264
5265static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5266{
Al Viro95e09182007-12-22 18:55:39 +00005267 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005268 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5269}
5270
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005271static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5272 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005273{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005274 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5275 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005276
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005277 kfree(*data_buff);
5278 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005279 rtl8169_make_unusable_by_asic(desc);
5280}
5281
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005282static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005283{
5284 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5285
Alexander Duycka0750132014-12-11 15:02:17 -08005286 /* Force memory writes to complete before releasing descriptor */
5287 dma_wmb();
5288
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005289 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005290}
5291
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005292static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5293 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005294{
5295 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005296 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005297 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005298 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005299
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005300 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005301 if (!data)
5302 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005303
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005304 /* Memory should be properly aligned, but better check. */
5305 if (!IS_ALIGNED((unsigned long)data, 8)) {
5306 netdev_err_once(tp->dev, "RX buffer not 8-byte-aligned\n");
5307 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005308 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005309
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005310 mapping = dma_map_single(d, data, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005311 if (unlikely(dma_mapping_error(d, mapping))) {
5312 if (net_ratelimit())
5313 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005314 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005315 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005316
Heiner Kallweitd731af72018-04-17 23:26:41 +02005317 desc->addr = cpu_to_le64(mapping);
5318 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005319 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005320
5321err_out:
5322 kfree(data);
5323 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005324}
5325
5326static void rtl8169_rx_clear(struct rtl8169_private *tp)
5327{
Francois Romieu07d3f512007-02-21 22:40:46 +01005328 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005329
5330 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005331 if (tp->Rx_databuff[i]) {
5332 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005333 tp->RxDescArray + i);
5334 }
5335 }
5336}
5337
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005338static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005339{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005340 desc->opts1 |= cpu_to_le32(RingEnd);
5341}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005342
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005343static int rtl8169_rx_fill(struct rtl8169_private *tp)
5344{
5345 unsigned int i;
5346
5347 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005348 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005349
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005350 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005351 if (!data) {
5352 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005353 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005354 }
5355 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005356 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005357
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005358 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5359 return 0;
5360
5361err_out:
5362 rtl8169_rx_clear(tp);
5363 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005364}
5365
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005366static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005367{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005368 rtl8169_init_ring_indexes(tp);
5369
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005370 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5371 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005372
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005373 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005374}
5375
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005376static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005377 struct TxDesc *desc)
5378{
5379 unsigned int len = tx_skb->len;
5380
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005381 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5382
Linus Torvalds1da177e2005-04-16 15:20:36 -07005383 desc->opts1 = 0x00;
5384 desc->opts2 = 0x00;
5385 desc->addr = 0x00;
5386 tx_skb->len = 0;
5387}
5388
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005389static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5390 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005391{
5392 unsigned int i;
5393
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005394 for (i = 0; i < n; i++) {
5395 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005396 struct ring_info *tx_skb = tp->tx_skb + entry;
5397 unsigned int len = tx_skb->len;
5398
5399 if (len) {
5400 struct sk_buff *skb = tx_skb->skb;
5401
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005402 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005403 tp->TxDescArray + entry);
5404 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005405 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005406 tx_skb->skb = NULL;
5407 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005408 }
5409 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005410}
5411
5412static void rtl8169_tx_clear(struct rtl8169_private *tp)
5413{
5414 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005415 tp->cur_tx = tp->dirty_tx = 0;
Florian Westphald92060b2018-10-20 12:25:27 +02005416 netdev_reset_queue(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005417}
5418
Francois Romieu4422bcd2012-01-26 11:23:32 +01005419static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005420{
David Howellsc4028952006-11-22 14:57:56 +00005421 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005422 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005423
Francois Romieuda78dbf2012-01-26 14:18:23 +01005424 napi_disable(&tp->napi);
5425 netif_stop_queue(dev);
Paul E. McKenney16f11502018-11-05 17:07:39 -08005426 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005427
françois romieuc7c2c392011-12-04 20:30:52 +00005428 rtl8169_hw_reset(tp);
5429
Francois Romieu56de4142011-03-15 17:29:31 +01005430 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005431 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005432
Linus Torvalds1da177e2005-04-16 15:20:36 -07005433 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005434 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005435
Francois Romieuda78dbf2012-01-26 14:18:23 +01005436 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005437 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005438 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005439}
5440
5441static void rtl8169_tx_timeout(struct net_device *dev)
5442{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005443 struct rtl8169_private *tp = netdev_priv(dev);
5444
5445 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005446}
5447
Heiner Kallweit734c1402018-11-22 21:56:48 +01005448static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
5449{
5450 u32 status = opts0 | len;
5451
5452 if (entry == NUM_TX_DESC - 1)
5453 status |= RingEnd;
5454
5455 return cpu_to_le32(status);
5456}
5457
Linus Torvalds1da177e2005-04-16 15:20:36 -07005458static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005459 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005460{
5461 struct skb_shared_info *info = skb_shinfo(skb);
5462 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005463 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005464 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005465
5466 entry = tp->cur_tx;
5467 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005468 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005469 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005470 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005471 void *addr;
5472
5473 entry = (entry + 1) % NUM_TX_DESC;
5474
5475 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005476 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005477 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005478 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005479 if (unlikely(dma_mapping_error(d, mapping))) {
5480 if (net_ratelimit())
5481 netif_err(tp, drv, tp->dev,
5482 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005483 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005484 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005485
Heiner Kallweit734c1402018-11-22 21:56:48 +01005486 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005487 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005488 txd->addr = cpu_to_le64(mapping);
5489
5490 tp->tx_skb[entry].len = len;
5491 }
5492
5493 if (cur_frag) {
5494 tp->tx_skb[entry].skb = skb;
5495 txd->opts1 |= cpu_to_le32(LastFrag);
5496 }
5497
5498 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005499
5500err_out:
5501 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5502 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005503}
5504
françois romieub423e9a2013-05-18 01:24:46 +00005505static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
5506{
5507 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
5508}
5509
hayeswange9746042014-07-11 16:25:58 +08005510static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5511 struct net_device *dev);
5512/* r8169_csum_workaround()
5513 * The hw limites the value the transport offset. When the offset is out of the
5514 * range, calculate the checksum by sw.
5515 */
5516static void r8169_csum_workaround(struct rtl8169_private *tp,
5517 struct sk_buff *skb)
5518{
Heiner Kallweit0b12c732019-05-31 19:17:15 +02005519 if (skb_is_gso(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005520 netdev_features_t features = tp->dev->features;
5521 struct sk_buff *segs, *nskb;
5522
5523 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
5524 segs = skb_gso_segment(skb, features);
5525 if (IS_ERR(segs) || !segs)
5526 goto drop;
5527
5528 do {
5529 nskb = segs;
5530 segs = segs->next;
5531 nskb->next = NULL;
5532 rtl8169_start_xmit(nskb, tp->dev);
5533 } while (segs);
5534
Alexander Duyckeb781392015-05-01 10:34:44 -07005535 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005536 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5537 if (skb_checksum_help(skb) < 0)
5538 goto drop;
5539
5540 rtl8169_start_xmit(skb, tp->dev);
5541 } else {
hayeswange9746042014-07-11 16:25:58 +08005542drop:
Heiner Kallweit0b12c732019-05-31 19:17:15 +02005543 tp->dev->stats.tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07005544 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005545 }
5546}
5547
5548/* msdn_giant_send_check()
5549 * According to the document of microsoft, the TCP Pseudo Header excludes the
5550 * packet length for IPv6 TCP large packets.
5551 */
5552static int msdn_giant_send_check(struct sk_buff *skb)
5553{
5554 const struct ipv6hdr *ipv6h;
5555 struct tcphdr *th;
5556 int ret;
5557
5558 ret = skb_cow_head(skb, 0);
5559 if (ret)
5560 return ret;
5561
5562 ipv6h = ipv6_hdr(skb);
5563 th = tcp_hdr(skb);
5564
5565 th->check = 0;
5566 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
5567
5568 return ret;
5569}
5570
Heiner Kallweit87945b62019-05-31 19:55:11 +02005571static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005572{
Michał Mirosław350fb322011-04-08 06:35:56 +00005573 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005574
Francois Romieu2b7b4312011-04-18 22:53:24 -07005575 if (mss) {
5576 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08005577 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
5578 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5579 const struct iphdr *ip = ip_hdr(skb);
5580
5581 if (ip->protocol == IPPROTO_TCP)
5582 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
5583 else if (ip->protocol == IPPROTO_UDP)
5584 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
5585 else
5586 WARN_ON_ONCE(1);
5587 }
hayeswang5888d3f2014-07-11 16:25:56 +08005588}
5589
5590static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
5591 struct sk_buff *skb, u32 *opts)
5592{
hayeswangbdfa4ed2014-07-11 16:25:57 +08005593 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08005594 u32 mss = skb_shinfo(skb)->gso_size;
5595
5596 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08005597 if (transport_offset > GTTCPHO_MAX) {
5598 netif_warn(tp, tx_err, tp->dev,
5599 "Invalid transport offset 0x%x for TSO\n",
5600 transport_offset);
5601 return false;
5602 }
5603
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005604 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005605 case htons(ETH_P_IP):
5606 opts[0] |= TD1_GTSENV4;
5607 break;
5608
5609 case htons(ETH_P_IPV6):
5610 if (msdn_giant_send_check(skb))
5611 return false;
5612
5613 opts[0] |= TD1_GTSENV6;
5614 break;
5615
5616 default:
5617 WARN_ON_ONCE(1);
5618 break;
5619 }
5620
hayeswangbdfa4ed2014-07-11 16:25:57 +08005621 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08005622 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005623 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08005624 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005625
françois romieub423e9a2013-05-18 01:24:46 +00005626 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005627 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00005628
hayeswange9746042014-07-11 16:25:58 +08005629 if (transport_offset > TCPHO_MAX) {
5630 netif_warn(tp, tx_err, tp->dev,
5631 "Invalid transport offset 0x%x\n",
5632 transport_offset);
5633 return false;
5634 }
5635
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005636 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005637 case htons(ETH_P_IP):
5638 opts[1] |= TD1_IPv4_CS;
5639 ip_protocol = ip_hdr(skb)->protocol;
5640 break;
5641
5642 case htons(ETH_P_IPV6):
5643 opts[1] |= TD1_IPv6_CS;
5644 ip_protocol = ipv6_hdr(skb)->nexthdr;
5645 break;
5646
5647 default:
5648 ip_protocol = IPPROTO_RAW;
5649 break;
5650 }
5651
5652 if (ip_protocol == IPPROTO_TCP)
5653 opts[1] |= TD1_TCP_CS;
5654 else if (ip_protocol == IPPROTO_UDP)
5655 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005656 else
5657 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08005658
5659 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00005660 } else {
5661 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005662 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005663 }
hayeswang5888d3f2014-07-11 16:25:56 +08005664
françois romieub423e9a2013-05-18 01:24:46 +00005665 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005666}
5667
Heiner Kallweit76085c92018-11-22 22:03:08 +01005668static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
5669 unsigned int nr_frags)
5670{
5671 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
5672
5673 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
5674 return slots_avail > nr_frags;
5675}
5676
Heiner Kallweit87945b62019-05-31 19:55:11 +02005677/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
5678static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
5679{
5680 switch (tp->mac_version) {
5681 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
5682 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
5683 return false;
5684 default:
5685 return true;
5686 }
5687}
5688
Stephen Hemminger613573252009-08-31 19:50:58 +00005689static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5690 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005691{
5692 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005693 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005694 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005695 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005696 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005697 u32 opts[2], len;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005698 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02005699
Heiner Kallweit76085c92018-11-22 22:03:08 +01005700 if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005701 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005702 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005703 }
5704
5705 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005706 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005707
Heiner Kallweit355f9482019-06-06 07:49:17 +02005708 opts[1] = rtl8169_tx_vlan_tag(skb);
françois romieub423e9a2013-05-18 01:24:46 +00005709 opts[0] = DescOwn;
5710
Heiner Kallweit87945b62019-05-31 19:55:11 +02005711 if (rtl_chip_supports_csum_v2(tp)) {
5712 if (!rtl8169_tso_csum_v2(tp, skb, opts)) {
5713 r8169_csum_workaround(tp, skb);
5714 return NETDEV_TX_OK;
5715 }
5716 } else {
5717 rtl8169_tso_csum_v1(skb, opts);
hayeswange9746042014-07-11 16:25:58 +08005718 }
françois romieub423e9a2013-05-18 01:24:46 +00005719
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005720 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005721 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005722 if (unlikely(dma_mapping_error(d, mapping))) {
5723 if (net_ratelimit())
5724 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005725 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005726 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005727
5728 tp->tx_skb[entry].len = len;
5729 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005730
Francois Romieu2b7b4312011-04-18 22:53:24 -07005731 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005732 if (frags < 0)
5733 goto err_dma_1;
5734 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005735 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005736 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07005737 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005738 tp->tx_skb[entry].skb = skb;
5739 }
5740
Francois Romieu2b7b4312011-04-18 22:53:24 -07005741 txd->opts2 = cpu_to_le32(opts[1]);
5742
Heiner Kallweit0255d592019-02-10 15:28:04 +01005743 netdev_sent_queue(dev, skb->len);
5744
Richard Cochran5047fb52012-03-10 07:29:42 +00005745 skb_tx_timestamp(skb);
5746
Alexander Duycka0750132014-12-11 15:02:17 -08005747 /* Force memory writes to complete before releasing descriptor */
5748 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005749
Heiner Kallweit734c1402018-11-22 21:56:48 +01005750 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005751
Alexander Duycka0750132014-12-11 15:02:17 -08005752 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00005753 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005754
Alexander Duycka0750132014-12-11 15:02:17 -08005755 tp->cur_tx += frags + 1;
5756
Heiner Kallweit0255d592019-02-10 15:28:04 +01005757 RTL_W8(tp, TxPoll, NPQ);
5758
Heiner Kallweit0255d592019-02-10 15:28:04 +01005759 if (!rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
5760 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
5761 * not miss a ring update when it notices a stopped queue.
5762 */
5763 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005764 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01005765 /* Sync with rtl_tx:
5766 * - publish queue status and cur_tx ring index (write barrier)
5767 * - refresh dirty_tx ring index (read barrier).
5768 * May the current thread have a pessimistic view of the ring
5769 * status and forget to wake up queue, a racing rtl_tx thread
5770 * can't.
5771 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005772 smp_mb();
Heiner Kallweit76085c92018-11-22 22:03:08 +01005773 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
Heiner Kallweit601ed4d2019-03-21 21:41:48 +01005774 netif_start_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005775 }
5776
Stephen Hemminger613573252009-08-31 19:50:58 +00005777 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005778
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005779err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005780 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005781err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07005782 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005783 dev->stats.tx_dropped++;
5784 return NETDEV_TX_OK;
5785
5786err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005787 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005788 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00005789 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005790}
5791
5792static void rtl8169_pcierr_interrupt(struct net_device *dev)
5793{
5794 struct rtl8169_private *tp = netdev_priv(dev);
5795 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005796 u16 pci_status, pci_cmd;
5797
5798 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
5799 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
5800
Joe Perchesbf82c182010-02-09 11:49:50 +00005801 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
5802 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005803
5804 /*
5805 * The recovery sequence below admits a very elaborated explanation:
5806 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01005807 * - I did not see what else could be done;
5808 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005809 *
5810 * Feel free to adjust to your needs.
5811 */
Francois Romieua27993f2006-12-18 00:04:19 +01005812 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01005813 pci_cmd &= ~PCI_COMMAND_PARITY;
5814 else
5815 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
5816
5817 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005818
5819 pci_write_config_word(pdev, PCI_STATUS,
5820 pci_status & (PCI_STATUS_DETECTED_PARITY |
5821 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
5822 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
5823
Francois Romieu98ddf982012-01-31 10:47:34 +01005824 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005825}
5826
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01005827static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
5828 int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005829{
Florian Westphald92060b2018-10-20 12:25:27 +02005830 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005831
Linus Torvalds1da177e2005-04-16 15:20:36 -07005832 dirty_tx = tp->dirty_tx;
5833 smp_rmb();
5834 tx_left = tp->cur_tx - dirty_tx;
5835
5836 while (tx_left > 0) {
5837 unsigned int entry = dirty_tx % NUM_TX_DESC;
5838 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005839 u32 status;
5840
Linus Torvalds1da177e2005-04-16 15:20:36 -07005841 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
5842 if (status & DescOwn)
5843 break;
5844
Alexander Duycka0750132014-12-11 15:02:17 -08005845 /* This barrier is needed to keep us from reading
5846 * any other fields out of the Tx descriptor until
5847 * we know the status of DescOwn
5848 */
5849 dma_rmb();
5850
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005851 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005852 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005853 if (status & LastFrag) {
Florian Westphald92060b2018-10-20 12:25:27 +02005854 pkts_compl++;
5855 bytes_compl += tx_skb->skb->len;
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01005856 napi_consume_skb(tx_skb->skb, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005857 tx_skb->skb = NULL;
5858 }
5859 dirty_tx++;
5860 tx_left--;
5861 }
5862
5863 if (tp->dirty_tx != dirty_tx) {
Florian Westphald92060b2018-10-20 12:25:27 +02005864 netdev_completed_queue(dev, pkts_compl, bytes_compl);
5865
5866 u64_stats_update_begin(&tp->tx_stats.syncp);
5867 tp->tx_stats.packets += pkts_compl;
5868 tp->tx_stats.bytes += bytes_compl;
5869 u64_stats_update_end(&tp->tx_stats.syncp);
5870
Linus Torvalds1da177e2005-04-16 15:20:36 -07005871 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01005872 /* Sync with rtl8169_start_xmit:
5873 * - publish dirty_tx ring index (write barrier)
5874 * - refresh cur_tx ring index and queue status (read barrier)
5875 * May the current thread miss the stopped queue condition,
5876 * a racing xmit thread can only have a right view of the
5877 * ring status.
5878 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005879 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005880 if (netif_queue_stopped(dev) &&
Heiner Kallweit76085c92018-11-22 22:03:08 +01005881 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005882 netif_wake_queue(dev);
5883 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02005884 /*
5885 * 8168 hack: TxPoll requests are lost when the Tx packets are
5886 * too close. Let's kick an extra TxPoll request when a burst
5887 * of start_xmit activity is detected (if it is not detected,
5888 * it is slow enough). -- FR
5889 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005890 if (tp->cur_tx != dirty_tx)
5891 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005892 }
5893}
5894
Francois Romieu126fa4b2005-05-12 20:09:17 -04005895static inline int rtl8169_fragmented_frame(u32 status)
5896{
5897 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
5898}
5899
Eric Dumazetadea1ac72010-09-05 20:04:05 -07005900static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005901{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005902 u32 status = opts1 & RxProtoMask;
5903
5904 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00005905 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07005906 skb->ip_summed = CHECKSUM_UNNECESSARY;
5907 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07005908 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005909}
5910
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005911static struct sk_buff *rtl8169_try_rx_copy(void *data,
5912 struct rtl8169_private *tp,
5913 int pkt_size,
5914 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005915{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02005916 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005917 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005918
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005919 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005920 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08005921 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005922 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02005923 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005924
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005925 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005926}
5927
Francois Romieuda78dbf2012-01-26 14:18:23 +01005928static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005929{
5930 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005931 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005932
Linus Torvalds1da177e2005-04-16 15:20:36 -07005933 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005934
Timo Teräs9fba0812013-01-15 21:01:24 +00005935 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07005936 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04005937 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005938 u32 status;
5939
Heiner Kallweit62028062018-04-17 23:30:29 +02005940 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005941 if (status & DescOwn)
5942 break;
Alexander Duycka0750132014-12-11 15:02:17 -08005943
5944 /* This barrier is needed to keep us from reading
5945 * any other fields out of the Rx descriptor until
5946 * we know the status of DescOwn
5947 */
5948 dma_rmb();
5949
Richard Dawe4dcb7d32005-05-27 21:12:00 +02005950 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005951 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
5952 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005953 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005954 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02005955 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005956 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02005957 dev->stats.rx_crc_errors++;
Heiner Kallweite9588eb2019-05-25 21:14:39 +02005958 if (status & (RxRUNT | RxCRC) && !(status & RxRWT) &&
5959 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00005960 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02005961 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005962 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005963 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00005964 dma_addr_t addr;
5965 int pkt_size;
5966
5967process_pkt:
5968 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00005969 if (likely(!(dev->features & NETIF_F_RXFCS)))
5970 pkt_size = (status & 0x00003fff) - 4;
5971 else
5972 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005973
Francois Romieu126fa4b2005-05-12 20:09:17 -04005974 /*
5975 * The driver does not support incoming fragmented
5976 * frames. They are seen as a symptom of over-mtu
5977 * sized frames.
5978 */
5979 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02005980 dev->stats.rx_dropped++;
5981 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00005982 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04005983 }
5984
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005985 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
5986 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005987 if (!skb) {
5988 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00005989 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005990 }
5991
Eric Dumazetadea1ac72010-09-05 20:04:05 -07005992 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005993 skb_put(skb, pkt_size);
5994 skb->protocol = eth_type_trans(skb, dev);
5995
Francois Romieu7a8fc772011-03-01 17:18:33 +01005996 rtl8169_rx_vlan_tag(desc, skb);
5997
françois romieu39174292015-11-11 23:35:18 +01005998 if (skb->pkt_type == PACKET_MULTICAST)
5999 dev->stats.multicast++;
6000
Heiner Kallweit448a2412019-04-03 19:54:12 +02006001 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006002
Junchang Wang8027aa22012-03-04 23:30:32 +01006003 u64_stats_update_begin(&tp->rx_stats.syncp);
6004 tp->rx_stats.packets++;
6005 tp->rx_stats.bytes += pkt_size;
6006 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006007 }
françois romieuce11ff52013-01-24 13:30:06 +00006008release_descriptor:
6009 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006010 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006011 }
6012
6013 count = cur_rx - tp->cur_rx;
6014 tp->cur_rx = cur_rx;
6015
Linus Torvalds1da177e2005-04-16 15:20:36 -07006016 return count;
6017}
6018
Francois Romieu07d3f512007-02-21 22:40:46 +01006019static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006020{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006021 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit3ff752c2019-01-19 22:02:40 +01006022 u16 status = RTL_R16(tp, IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006023
Heiner Kallweitc8248c62019-03-21 21:23:14 +01006024 if (!tp->irq_enabled || status == 0xffff || !(status & tp->irq_mask))
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006025 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006026
Heiner Kallweit38caff52018-10-18 22:19:28 +02006027 if (unlikely(status & SYSErr)) {
6028 rtl8169_pcierr_interrupt(tp->dev);
6029 goto out;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006030 }
6031
Heiner Kallweit703732f2019-01-19 22:07:05 +01006032 if (status & LinkChg)
6033 phy_mac_interrupt(tp->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006034
Heiner Kallweit38caff52018-10-18 22:19:28 +02006035 if (unlikely(status & RxFIFOOver &&
6036 tp->mac_version == RTL_GIGA_MAC_VER_11)) {
6037 netif_stop_queue(tp->dev);
6038 /* XXX - Hack alert. See rtl_task(). */
6039 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6040 }
6041
Heiner Kallweite62b2fd2019-04-14 11:48:39 +02006042 rtl_irq_disable(tp);
6043 napi_schedule_irqoff(&tp->napi);
Heiner Kallweit38caff52018-10-18 22:19:28 +02006044out:
6045 rtl_ack_events(tp, status);
6046
6047 return IRQ_HANDLED;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006048}
6049
Francois Romieu4422bcd2012-01-26 11:23:32 +01006050static void rtl_task(struct work_struct *work)
6051{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006052 static const struct {
6053 int bitnr;
6054 void (*action)(struct rtl8169_private *);
6055 } rtl_work[] = {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006056 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006057 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006058 struct rtl8169_private *tp =
6059 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006060 struct net_device *dev = tp->dev;
6061 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006062
Francois Romieuda78dbf2012-01-26 14:18:23 +01006063 rtl_lock_work(tp);
6064
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006065 if (!netif_running(dev) ||
6066 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006067 goto out_unlock;
6068
6069 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6070 bool pending;
6071
Francois Romieuda78dbf2012-01-26 14:18:23 +01006072 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006073 if (pending)
6074 rtl_work[i].action(tp);
6075 }
6076
6077out_unlock:
6078 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006079}
6080
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006081static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006082{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006083 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6084 struct net_device *dev = tp->dev;
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006085 int work_done;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006086
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006087 work_done = rtl_rx(dev, tp, (u32) budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006088
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006089 rtl_tx(dev, tp, budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006090
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006091 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006092 napi_complete_done(napi, work_done);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01006093 rtl_irq_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006094 }
6095
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006096 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006097}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006098
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006099static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006100{
6101 struct rtl8169_private *tp = netdev_priv(dev);
6102
6103 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6104 return;
6105
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006106 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6107 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006108}
6109
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006110static void r8169_phylink_handler(struct net_device *ndev)
6111{
6112 struct rtl8169_private *tp = netdev_priv(ndev);
6113
6114 if (netif_carrier_ok(ndev)) {
6115 rtl_link_chg_patch(tp);
6116 pm_request_resume(&tp->pci_dev->dev);
6117 } else {
6118 pm_runtime_idle(&tp->pci_dev->dev);
6119 }
6120
6121 if (net_ratelimit())
Heiner Kallweit703732f2019-01-19 22:07:05 +01006122 phy_print_status(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006123}
6124
6125static int r8169_phy_connect(struct rtl8169_private *tp)
6126{
Heiner Kallweit703732f2019-01-19 22:07:05 +01006127 struct phy_device *phydev = tp->phydev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006128 phy_interface_t phy_mode;
6129 int ret;
6130
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006131 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006132 PHY_INTERFACE_MODE_MII;
6133
6134 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6135 phy_mode);
6136 if (ret)
6137 return ret;
6138
Heiner Kallweit66058b12019-07-27 12:32:28 +02006139 if (!tp->supports_gmii)
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006140 phy_set_max_speed(phydev, SPEED_100);
6141
Heiner Kallweit9cf9b842019-05-04 12:01:03 +02006142 phy_support_asym_pause(phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006143
6144 phy_attached_info(phydev);
6145
6146 return 0;
6147}
6148
Linus Torvalds1da177e2005-04-16 15:20:36 -07006149static void rtl8169_down(struct net_device *dev)
6150{
6151 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006152
Heiner Kallweit703732f2019-01-19 22:07:05 +01006153 phy_stop(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006154
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006155 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006156 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006157
Hayes Wang92fc43b2011-07-06 15:58:03 +08006158 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006159 /*
6160 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006161 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6162 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006163 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006164 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006165
Linus Torvalds1da177e2005-04-16 15:20:36 -07006166 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenney16f11502018-11-05 17:07:39 -08006167 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006168
Linus Torvalds1da177e2005-04-16 15:20:36 -07006169 rtl8169_tx_clear(tp);
6170
6171 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006172
6173 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006174}
6175
6176static int rtl8169_close(struct net_device *dev)
6177{
6178 struct rtl8169_private *tp = netdev_priv(dev);
6179 struct pci_dev *pdev = tp->pci_dev;
6180
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006181 pm_runtime_get_sync(&pdev->dev);
6182
Francois Romieucecb5fd2011-04-01 10:21:07 +02006183 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006184 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006185
Francois Romieuda78dbf2012-01-26 14:18:23 +01006186 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006187 /* Clear all task flags */
6188 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006189
Linus Torvalds1da177e2005-04-16 15:20:36 -07006190 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006191 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006192
Lekensteyn4ea72442013-07-22 09:53:30 +02006193 cancel_work_sync(&tp->wk.work);
6194
Heiner Kallweit703732f2019-01-19 22:07:05 +01006195 phy_disconnect(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006196
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006197 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006198
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006199 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6200 tp->RxPhyAddr);
6201 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6202 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006203 tp->TxDescArray = NULL;
6204 tp->RxDescArray = NULL;
6205
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006206 pm_runtime_put_sync(&pdev->dev);
6207
Linus Torvalds1da177e2005-04-16 15:20:36 -07006208 return 0;
6209}
6210
Francois Romieudc1c00c2012-03-08 10:06:18 +01006211#ifdef CONFIG_NET_POLL_CONTROLLER
6212static void rtl8169_netpoll(struct net_device *dev)
6213{
6214 struct rtl8169_private *tp = netdev_priv(dev);
6215
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006216 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006217}
6218#endif
6219
Francois Romieudf43ac72012-03-08 09:48:40 +01006220static int rtl_open(struct net_device *dev)
6221{
6222 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006223 struct pci_dev *pdev = tp->pci_dev;
6224 int retval = -ENOMEM;
6225
6226 pm_runtime_get_sync(&pdev->dev);
6227
6228 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006229 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006230 * dma_alloc_coherent provides more.
6231 */
6232 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6233 &tp->TxPhyAddr, GFP_KERNEL);
6234 if (!tp->TxDescArray)
6235 goto err_pm_runtime_put;
6236
6237 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6238 &tp->RxPhyAddr, GFP_KERNEL);
6239 if (!tp->RxDescArray)
6240 goto err_free_tx_0;
6241
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006242 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006243 if (retval < 0)
6244 goto err_free_rx_1;
6245
Francois Romieudf43ac72012-03-08 09:48:40 +01006246 rtl_request_firmware(tp);
6247
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006248 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006249 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006250 if (retval < 0)
6251 goto err_release_fw_2;
6252
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006253 retval = r8169_phy_connect(tp);
6254 if (retval)
6255 goto err_free_irq;
6256
Francois Romieudf43ac72012-03-08 09:48:40 +01006257 rtl_lock_work(tp);
6258
6259 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6260
6261 napi_enable(&tp->napi);
6262
6263 rtl8169_init_phy(dev, tp);
6264
Francois Romieudf43ac72012-03-08 09:48:40 +01006265 rtl_pll_power_up(tp);
6266
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006267 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006268
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006269 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006270 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6271
Heiner Kallweit703732f2019-01-19 22:07:05 +01006272 phy_start(tp->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006273 netif_start_queue(dev);
6274
6275 rtl_unlock_work(tp);
6276
Heiner Kallweita92a0842018-01-08 21:39:13 +01006277 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006278out:
6279 return retval;
6280
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006281err_free_irq:
6282 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006283err_release_fw_2:
6284 rtl_release_firmware(tp);
6285 rtl8169_rx_clear(tp);
6286err_free_rx_1:
6287 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6288 tp->RxPhyAddr);
6289 tp->RxDescArray = NULL;
6290err_free_tx_0:
6291 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6292 tp->TxPhyAddr);
6293 tp->TxDescArray = NULL;
6294err_pm_runtime_put:
6295 pm_runtime_put_noidle(&pdev->dev);
6296 goto out;
6297}
6298
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006299static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006300rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006301{
6302 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006303 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006304 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006305 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006306
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006307 pm_runtime_get_noresume(&pdev->dev);
6308
6309 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006310 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006311
Junchang Wang8027aa22012-03-04 23:30:32 +01006312 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006313 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006314 stats->rx_packets = tp->rx_stats.packets;
6315 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006316 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006317
Junchang Wang8027aa22012-03-04 23:30:32 +01006318 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006319 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006320 stats->tx_packets = tp->tx_stats.packets;
6321 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006322 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006323
6324 stats->rx_dropped = dev->stats.rx_dropped;
6325 stats->tx_dropped = dev->stats.tx_dropped;
6326 stats->rx_length_errors = dev->stats.rx_length_errors;
6327 stats->rx_errors = dev->stats.rx_errors;
6328 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6329 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6330 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006331 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006332
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006333 /*
6334 * Fetch additonal counter values missing in stats collected by driver
6335 * from tally counters.
6336 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006337 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006338 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006339
6340 /*
6341 * Subtract values fetched during initalization.
6342 * See rtl8169_init_counter_offsets for a description why we do that.
6343 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006344 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006345 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006346 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006347 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006348 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006349 le16_to_cpu(tp->tc_offset.tx_aborted);
6350
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006351 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006352}
6353
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006354static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006355{
françois romieu065c27c2011-01-03 15:08:12 +00006356 struct rtl8169_private *tp = netdev_priv(dev);
6357
Francois Romieu5d06a992006-02-23 00:47:58 +01006358 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006359 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006360
Heiner Kallweit703732f2019-01-19 22:07:05 +01006361 phy_stop(tp->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006362 netif_device_detach(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006363
6364 rtl_lock_work(tp);
6365 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006366 /* Clear all task flags */
6367 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6368
Francois Romieuda78dbf2012-01-26 14:18:23 +01006369 rtl_unlock_work(tp);
6370
6371 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006372}
Francois Romieu5d06a992006-02-23 00:47:58 +01006373
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006374#ifdef CONFIG_PM
6375
6376static int rtl8169_suspend(struct device *device)
6377{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006378 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006379 struct rtl8169_private *tp = netdev_priv(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006380
6381 rtl8169_net_suspend(dev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006382 clk_disable_unprepare(tp->clk);
Francois Romieu1371fa62007-04-02 23:01:11 +02006383
Francois Romieu5d06a992006-02-23 00:47:58 +01006384 return 0;
6385}
6386
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006387static void __rtl8169_resume(struct net_device *dev)
6388{
françois romieu065c27c2011-01-03 15:08:12 +00006389 struct rtl8169_private *tp = netdev_priv(dev);
6390
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006391 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006392
6393 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006394 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006395
Heiner Kallweit703732f2019-01-19 22:07:05 +01006396 phy_start(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006397
Artem Savkovcff4c162012-04-03 10:29:11 +00006398 rtl_lock_work(tp);
6399 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006400 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Heiner Kallweit58ba5662019-01-19 22:06:25 +01006401 rtl_reset_work(tp);
Artem Savkovcff4c162012-04-03 10:29:11 +00006402 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006403}
6404
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006405static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006406{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006407 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006408 struct rtl8169_private *tp = netdev_priv(dev);
6409
Heiner Kallweit59715172019-05-29 07:44:01 +02006410 rtl_rar_set(tp, dev->dev_addr);
6411
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006412 clk_prepare_enable(tp->clk);
Francois Romieu5d06a992006-02-23 00:47:58 +01006413
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006414 if (netif_running(dev))
6415 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006416
Francois Romieu5d06a992006-02-23 00:47:58 +01006417 return 0;
6418}
6419
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006420static int rtl8169_runtime_suspend(struct device *device)
6421{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006422 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006423 struct rtl8169_private *tp = netdev_priv(dev);
6424
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006425 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006426 return 0;
6427
Francois Romieuda78dbf2012-01-26 14:18:23 +01006428 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006429 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006430 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006431
6432 rtl8169_net_suspend(dev);
6433
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006434 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006435 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006436 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006437
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006438 return 0;
6439}
6440
6441static int rtl8169_runtime_resume(struct device *device)
6442{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006443 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006444 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit59715172019-05-29 07:44:01 +02006445
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006446 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006447
6448 if (!tp->TxDescArray)
6449 return 0;
6450
Francois Romieuda78dbf2012-01-26 14:18:23 +01006451 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006452 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006453 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006454
6455 __rtl8169_resume(dev);
6456
6457 return 0;
6458}
6459
6460static int rtl8169_runtime_idle(struct device *device)
6461{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006462 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006463
Heiner Kallweita92a0842018-01-08 21:39:13 +01006464 if (!netif_running(dev) || !netif_carrier_ok(dev))
6465 pm_schedule_suspend(device, 10000);
6466
6467 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006468}
6469
Alexey Dobriyan47145212009-12-14 18:00:08 -08006470static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006471 .suspend = rtl8169_suspend,
6472 .resume = rtl8169_resume,
6473 .freeze = rtl8169_suspend,
6474 .thaw = rtl8169_resume,
6475 .poweroff = rtl8169_suspend,
6476 .restore = rtl8169_resume,
6477 .runtime_suspend = rtl8169_runtime_suspend,
6478 .runtime_resume = rtl8169_runtime_resume,
6479 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006480};
6481
6482#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6483
6484#else /* !CONFIG_PM */
6485
6486#define RTL8169_PM_OPS NULL
6487
6488#endif /* !CONFIG_PM */
6489
David S. Miller1805b2f2011-10-24 18:18:09 -04006490static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6491{
David S. Miller1805b2f2011-10-24 18:18:09 -04006492 /* WoL fails with 8168b when the receiver is disabled. */
6493 switch (tp->mac_version) {
6494 case RTL_GIGA_MAC_VER_11:
6495 case RTL_GIGA_MAC_VER_12:
6496 case RTL_GIGA_MAC_VER_17:
6497 pci_clear_master(tp->pci_dev);
6498
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006499 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006500 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006501 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04006502 break;
6503 default:
6504 break;
6505 }
6506}
6507
Francois Romieu1765f952008-09-13 17:21:40 +02006508static void rtl_shutdown(struct pci_dev *pdev)
6509{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006510 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006511 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02006512
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006513 rtl8169_net_suspend(dev);
6514
Francois Romieucecb5fd2011-04-01 10:21:07 +02006515 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006516 rtl_rar_set(tp, dev->perm_addr);
6517
Hayes Wang92fc43b2011-07-06 15:58:03 +08006518 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006519
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006520 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02006521 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006522 rtl_wol_suspend_quirk(tp);
6523 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006524 }
6525
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006526 pci_wake_from_d3(pdev, true);
6527 pci_set_power_state(pdev, PCI_D3hot);
6528 }
6529}
Francois Romieu5d06a992006-02-23 00:47:58 +01006530
Bill Pembertonbaf63292012-12-03 09:23:28 -05006531static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01006532{
6533 struct net_device *dev = pci_get_drvdata(pdev);
6534 struct rtl8169_private *tp = netdev_priv(dev);
6535
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01006536 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01006537 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01006538
Devendra Nagaad1be8d2012-05-31 01:51:20 +00006539 netif_napi_del(&tp->napi);
6540
Francois Romieue27566e2012-03-08 09:54:01 +01006541 unregister_netdev(dev);
Heiner Kallweit703732f2019-01-19 22:07:05 +01006542 mdiobus_unregister(tp->phydev->mdio.bus);
Francois Romieue27566e2012-03-08 09:54:01 +01006543
6544 rtl_release_firmware(tp);
6545
6546 if (pci_dev_run_wake(pdev))
6547 pm_runtime_get_noresume(&pdev->dev);
6548
6549 /* restore original MAC address */
6550 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01006551}
6552
Francois Romieufa9c3852012-03-08 10:01:50 +01006553static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01006554 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01006555 .ndo_stop = rtl8169_close,
6556 .ndo_get_stats64 = rtl8169_get_stats64,
6557 .ndo_start_xmit = rtl8169_start_xmit,
6558 .ndo_tx_timeout = rtl8169_tx_timeout,
6559 .ndo_validate_addr = eth_validate_addr,
6560 .ndo_change_mtu = rtl8169_change_mtu,
6561 .ndo_fix_features = rtl8169_fix_features,
6562 .ndo_set_features = rtl8169_set_features,
6563 .ndo_set_mac_address = rtl_set_mac_address,
6564 .ndo_do_ioctl = rtl8169_ioctl,
6565 .ndo_set_rx_mode = rtl_set_rx_mode,
6566#ifdef CONFIG_NET_POLL_CONTROLLER
6567 .ndo_poll_controller = rtl8169_netpoll,
6568#endif
6569
6570};
6571
Heiner Kallweitec9a4082019-06-10 18:21:50 +02006572static void rtl_set_irq_mask(struct rtl8169_private *tp)
6573{
6574 tp->irq_mask = RTL_EVENT_NAPI | LinkChg;
6575
6576 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
6577 tp->irq_mask |= SYSErr | RxOverflow | RxFIFOOver;
6578 else if (tp->mac_version == RTL_GIGA_MAC_VER_11)
6579 /* special workaround needed */
6580 tp->irq_mask |= RxFIFOOver;
6581 else
6582 tp->irq_mask |= RxOverflow;
6583}
6584
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006585static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01006586{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006587 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006588
Heiner Kallweit003bd5b2019-07-27 12:43:31 +02006589 switch (tp->mac_version) {
6590 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006591 rtl_unlock_config_regs(tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006592 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006593 rtl_lock_config_regs(tp);
Heiner Kallweit003bd5b2019-07-27 12:43:31 +02006594 /* fall through */
6595 case RTL_GIGA_MAC_VER_07 ... RTL_GIGA_MAC_VER_24:
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006596 flags = PCI_IRQ_LEGACY;
Heiner Kallweit003bd5b2019-07-27 12:43:31 +02006597 break;
6598 default:
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006599 flags = PCI_IRQ_ALL_TYPES;
Heiner Kallweit003bd5b2019-07-27 12:43:31 +02006600 break;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006601 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006602
6603 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01006604}
6605
Thierry Reding04c77882019-02-06 13:30:17 +01006606static void rtl_read_mac_address(struct rtl8169_private *tp,
6607 u8 mac_addr[ETH_ALEN])
6608{
6609 /* Get MAC address */
Heiner Kallweit9e9f33b2019-06-14 07:54:07 +02006610 if (rtl_is_8168evl_up(tp) && tp->mac_version != RTL_GIGA_MAC_VER_34) {
6611 u32 value = rtl_eri_read(tp, 0xe0);
6612
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006613 mac_addr[0] = (value >> 0) & 0xff;
6614 mac_addr[1] = (value >> 8) & 0xff;
6615 mac_addr[2] = (value >> 16) & 0xff;
6616 mac_addr[3] = (value >> 24) & 0xff;
6617
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006618 value = rtl_eri_read(tp, 0xe4);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006619 mac_addr[4] = (value >> 0) & 0xff;
6620 mac_addr[5] = (value >> 8) & 0xff;
Thierry Reding04c77882019-02-06 13:30:17 +01006621 }
6622}
6623
Hayes Wangc5583862012-07-02 17:23:22 +08006624DECLARE_RTL_COND(rtl_link_list_ready_cond)
6625{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006626 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08006627}
6628
6629DECLARE_RTL_COND(rtl_rxtx_empty_cond)
6630{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006631 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08006632}
6633
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006634static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
6635{
6636 struct rtl8169_private *tp = mii_bus->priv;
6637
6638 if (phyaddr > 0)
6639 return -ENODEV;
6640
6641 return rtl_readphy(tp, phyreg);
6642}
6643
6644static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
6645 int phyreg, u16 val)
6646{
6647 struct rtl8169_private *tp = mii_bus->priv;
6648
6649 if (phyaddr > 0)
6650 return -ENODEV;
6651
6652 rtl_writephy(tp, phyreg, val);
6653
6654 return 0;
6655}
6656
6657static int r8169_mdio_register(struct rtl8169_private *tp)
6658{
6659 struct pci_dev *pdev = tp->pci_dev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006660 struct mii_bus *new_bus;
6661 int ret;
6662
6663 new_bus = devm_mdiobus_alloc(&pdev->dev);
6664 if (!new_bus)
6665 return -ENOMEM;
6666
6667 new_bus->name = "r8169";
6668 new_bus->priv = tp;
6669 new_bus->parent = &pdev->dev;
6670 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
Heiner Kallweita1950162019-04-24 21:13:25 +02006671 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006672
6673 new_bus->read = r8169_mdio_read_reg;
6674 new_bus->write = r8169_mdio_write_reg;
6675
6676 ret = mdiobus_register(new_bus);
6677 if (ret)
6678 return ret;
6679
Heiner Kallweit703732f2019-01-19 22:07:05 +01006680 tp->phydev = mdiobus_get_phy(new_bus, 0);
6681 if (!tp->phydev) {
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006682 mdiobus_unregister(new_bus);
6683 return -ENODEV;
6684 }
6685
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02006686 /* PHY will be woken up in rtl_open() */
Heiner Kallweit703732f2019-01-19 22:07:05 +01006687 phy_suspend(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006688
6689 return 0;
6690}
6691
Bill Pembertonbaf63292012-12-03 09:23:28 -05006692static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006693{
Hayes Wangc5583862012-07-02 17:23:22 +08006694 u32 data;
6695
6696 tp->ocp_base = OCP_STD_PHY_BASE;
6697
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006698 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08006699
6700 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
6701 return;
6702
6703 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
6704 return;
6705
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006706 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08006707 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006708 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08006709
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006710 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006711 data &= ~(1 << 14);
6712 r8168_mac_ocp_write(tp, 0xe8de, data);
6713
6714 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6715 return;
6716
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006717 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006718 data |= (1 << 15);
6719 r8168_mac_ocp_write(tp, 0xe8de, data);
6720
Heiner Kallweit7160be22019-05-25 20:44:01 +02006721 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
Hayes Wangc5583862012-07-02 17:23:22 +08006722}
6723
Bill Pembertonbaf63292012-12-03 09:23:28 -05006724static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006725{
6726 switch (tp->mac_version) {
Heiner Kallweit29ec0482019-05-25 20:43:25 +02006727 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
6728 rtl8168ep_stop_cmac(tp);
6729 /* fall through */
Heiner Kallweit2a718832018-05-02 21:39:49 +02006730 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006731 rtl_hw_init_8168g(tp);
6732 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006733 default:
6734 break;
6735 }
6736}
6737
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006738static int rtl_jumbo_max(struct rtl8169_private *tp)
6739{
6740 /* Non-GBit versions don't support jumbo frames */
6741 if (!tp->supports_gmii)
6742 return JUMBO_1K;
6743
6744 switch (tp->mac_version) {
6745 /* RTL8169 */
Heiner Kallweite9588eb2019-05-25 21:14:39 +02006746 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006747 return JUMBO_7K;
6748 /* RTL8168b */
6749 case RTL_GIGA_MAC_VER_11:
6750 case RTL_GIGA_MAC_VER_12:
6751 case RTL_GIGA_MAC_VER_17:
6752 return JUMBO_4K;
6753 /* RTL8168c */
6754 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
6755 return JUMBO_6K;
6756 default:
6757 return JUMBO_9K;
6758 }
6759}
6760
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006761static void rtl_disable_clk(void *data)
6762{
6763 clk_disable_unprepare(data);
6764}
6765
Heiner Kallweitb779dae2019-01-19 22:07:34 +01006766static int rtl_get_ether_clk(struct rtl8169_private *tp)
6767{
6768 struct device *d = tp_to_dev(tp);
6769 struct clk *clk;
6770 int rc;
6771
6772 clk = devm_clk_get(d, "ether_clk");
6773 if (IS_ERR(clk)) {
6774 rc = PTR_ERR(clk);
6775 if (rc == -ENOENT)
6776 /* clk-core allows NULL (for suspend / resume) */
6777 rc = 0;
6778 else if (rc != -EPROBE_DEFER)
6779 dev_err(d, "failed to get clk: %d\n", rc);
6780 } else {
6781 tp->clk = clk;
6782 rc = clk_prepare_enable(clk);
6783 if (rc)
6784 dev_err(d, "failed to enable clk: %d\n", rc);
6785 else
6786 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
6787 }
6788
6789 return rc;
6790}
6791
Heiner Kallweitc782e202019-07-02 20:46:09 +02006792static void rtl_init_mac_address(struct rtl8169_private *tp)
6793{
6794 struct net_device *dev = tp->dev;
6795 u8 *mac_addr = dev->dev_addr;
6796 int rc, i;
6797
6798 rc = eth_platform_get_mac_address(tp_to_dev(tp), mac_addr);
6799 if (!rc)
6800 goto done;
6801
6802 rtl_read_mac_address(tp, mac_addr);
6803 if (is_valid_ether_addr(mac_addr))
6804 goto done;
6805
6806 for (i = 0; i < ETH_ALEN; i++)
6807 mac_addr[i] = RTL_R8(tp, MAC0 + i);
6808 if (is_valid_ether_addr(mac_addr))
6809 goto done;
6810
6811 eth_hw_addr_random(dev);
6812 dev_warn(tp_to_dev(tp), "can't read MAC address, setting random one\n");
6813done:
6814 rtl_rar_set(tp, mac_addr);
6815}
6816
hayeswang929a0312014-09-16 11:40:47 +08006817static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01006818{
Francois Romieu3b6cf252012-03-08 09:59:04 +01006819 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006820 struct net_device *dev;
Heiner Kallweitc782e202019-07-02 20:46:09 +02006821 int chipset, region;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006822 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006823
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006824 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
6825 if (!dev)
6826 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006827
6828 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01006829 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006830 tp = netdev_priv(dev);
6831 tp->dev = dev;
6832 tp->pci_dev = pdev;
6833 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweit145a40e2019-06-10 18:25:29 +02006834 tp->supports_gmii = ent->driver_data == RTL_CFG_NO_GBIT ? 0 : 1;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006835
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006836 /* Get the *optional* external "ether_clk" used on some boards */
Heiner Kallweitb779dae2019-01-19 22:07:34 +01006837 rc = rtl_get_ether_clk(tp);
6838 if (rc)
6839 return rc;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006840
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02006841 /* Disable ASPM completely as that cause random device stop working
6842 * problems as well as full system hangs for some PCIe devices users.
6843 */
Heiner Kallweit62b1b3b2019-06-18 23:14:50 +02006844 rc = pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
6845 PCIE_LINK_STATE_L1);
6846 tp->aspm_manageable = !rc;
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02006847
Francois Romieu3b6cf252012-03-08 09:59:04 +01006848 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006849 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006850 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006851 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006852 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006853 }
6854
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006855 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02006856 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01006857
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02006858 /* use first MMIO region */
6859 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
6860 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006861 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006862 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006863 }
6864
6865 /* check for weird/broken PCI region reporting */
6866 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006867 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006868 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006869 }
6870
Andy Shevchenko93a00d42018-03-01 13:27:35 +02006871 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006872 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006873 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006874 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006875 }
6876
Andy Shevchenko93a00d42018-03-01 13:27:35 +02006877 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01006878
Francois Romieu3b6cf252012-03-08 09:59:04 +01006879 /* Identify chip attached to board */
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01006880 rtl8169_get_mac_version(tp);
6881 if (tp->mac_version == RTL_GIGA_MAC_NONE)
6882 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006883
Heiner Kallweit0ae09742018-04-28 22:19:26 +02006884 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02006885
Heiner Kallweit10b63e82019-01-20 11:45:20 +01006886 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
Heiner Kallweit3c18cbe2019-06-27 23:12:39 +02006887 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64)))
Ard Biesheuvel27896c82016-05-14 22:40:15 +02006888 dev->features |= NETIF_F_HIGHDMA;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02006889
Francois Romieu3b6cf252012-03-08 09:59:04 +01006890 rtl_init_rxcfg(tp);
6891
Heiner Kallweitde20e122018-09-25 07:58:00 +02006892 rtl8169_irq_mask_and_ack(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006893
Hayes Wangc5583862012-07-02 17:23:22 +08006894 rtl_hw_initialize(tp);
6895
Francois Romieu3b6cf252012-03-08 09:59:04 +01006896 rtl_hw_reset(tp);
6897
Francois Romieu3b6cf252012-03-08 09:59:04 +01006898 pci_set_master(pdev);
6899
Francois Romieu3b6cf252012-03-08 09:59:04 +01006900 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006901
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006902 rc = rtl_alloc_irq(tp);
6903 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006904 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006905 return rc;
6906 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01006907
Francois Romieu3b6cf252012-03-08 09:59:04 +01006908 mutex_init(&tp->wk.mutex);
Heiner Kallweit5c41e782019-01-19 22:03:49 +01006909 INIT_WORK(&tp->wk.work, rtl_task);
Kyle McMartin340fea32014-02-24 20:12:28 -05006910 u64_stats_init(&tp->rx_stats.syncp);
6911 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006912
Heiner Kallweitc782e202019-07-02 20:46:09 +02006913 rtl_init_mac_address(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006914
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00006915 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006916
Heiner Kallweit37621492018-04-17 23:20:03 +02006917 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006918
6919 /* don't enable SG, IP_CSUM and TSO by default - it might not work
6920 * properly for all devices */
6921 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00006922 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006923
6924 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00006925 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
6926 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006927 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
6928 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02006929 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006930
hayeswang929a0312014-09-16 11:40:47 +08006931 tp->cp_cmd |= RxChkSum | RxVlan;
6932
6933 /*
6934 * Pretend we are using VLANs; This bypasses a nasty bug where
6935 * Interrupts stop flowing on high load on 8110SCd controllers.
6936 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01006937 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08006938 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00006939 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006940
Heiner Kallweit87945b62019-05-31 19:55:11 +02006941 if (rtl_chip_supports_csum_v2(tp))
hayeswange9746042014-07-11 16:25:58 +08006942 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
hayeswang5888d3f2014-07-11 16:25:56 +08006943
Francois Romieu3b6cf252012-03-08 09:59:04 +01006944 dev->hw_features |= NETIF_F_RXALL;
6945 dev->hw_features |= NETIF_F_RXFCS;
6946
Jarod Wilsonc7315a92016-10-17 15:54:09 -04006947 /* MTU range: 60 - hw-specific max */
6948 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006949 jumbo_max = rtl_jumbo_max(tp);
6950 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04006951
Heiner Kallweitec9a4082019-06-10 18:21:50 +02006952 rtl_set_irq_mask(tp);
Heiner Kallweit9fa0a8e2019-06-10 18:24:25 +02006953
Heiner Kallweit254764e2019-01-22 22:23:41 +01006954 tp->fw_name = rtl_chip_infos[chipset].fw_name;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006955
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006956 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
6957 &tp->counters_phys_addr,
6958 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01006959 if (!tp->counters)
6960 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02006961
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02006962 pci_set_drvdata(pdev, dev);
6963
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006964 rc = r8169_mdio_register(tp);
6965 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01006966 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006967
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006968 /* chip gets powered up in rtl_open() */
6969 rtl_pll_power_down(tp);
6970
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006971 rc = register_netdev(dev);
6972 if (rc)
6973 goto err_mdio_unregister;
6974
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01006975 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02006976 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01006977 (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
Heiner Kallweit29274992018-02-28 20:43:38 +01006978 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006979
6980 if (jumbo_max > JUMBO_1K)
6981 netif_info(tp, probe, dev,
6982 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
6983 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
6984 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01006985
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01006986 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01006987 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006988
Heiner Kallweita92a0842018-01-08 21:39:13 +01006989 if (pci_dev_run_wake(pdev))
6990 pm_runtime_put_sync(&pdev->dev);
6991
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006992 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006993
6994err_mdio_unregister:
Heiner Kallweit703732f2019-01-19 22:07:05 +01006995 mdiobus_unregister(tp->phydev->mdio.bus);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006996 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006997}
6998
Linus Torvalds1da177e2005-04-16 15:20:36 -07006999static struct pci_driver rtl8169_pci_driver = {
7000 .name = MODULENAME,
7001 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007002 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007003 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007004 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007005 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007006};
7007
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007008module_pci_driver(rtl8169_pci_driver);