blob: 6a48d11af4ef9039a6d041b4378ff45d6252a219 [file] [log] [blame]
Thomas Gleixner09c434b2019-05-19 13:08:20 +01001// SPDX-License-Identifier: GPL-2.0-only
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Francois Romieu07d3f512007-02-21 22:40:46 +01003 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
4 *
5 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
6 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
7 * Copyright (c) a lot of people too. Please respect their work.
8 *
9 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -070010 */
11
12#include <linux/module.h>
13#include <linux/moduleparam.h>
14#include <linux/pci.h>
15#include <linux/netdevice.h>
16#include <linux/etherdevice.h>
Hans de Goedec2f6f3e2018-09-12 11:34:55 +020017#include <linux/clk.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/delay.h>
19#include <linux/ethtool.h>
Heiner Kallweitf1e911d2018-07-17 22:51:26 +020020#include <linux/phy.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/if_vlan.h>
22#include <linux/crc32.h>
23#include <linux/in.h>
Heiner Kallweit098b01a2018-08-10 22:37:31 +020024#include <linux/io.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/ip.h>
26#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000027#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070028#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000029#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000030#include <linux/firmware.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040031#include <linux/prefetch.h>
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +020032#include <linux/pci-aspm.h>
hayeswange9746042014-07-11 16:25:58 +080033#include <linux/ipv6.h>
34#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Linus Torvalds1da177e2005-04-16 15:20:36 -070036#define MODULENAME "r8169"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
françois romieubca03d52011-01-03 15:07:31 +000038#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
39#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000040#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
41#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080042#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080043#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
44#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080045#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080046#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080047#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080048#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080049#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000050#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000051#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000052#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080053#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
54#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
55#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
56#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000057
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020058#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070059 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020060
Linus Torvalds1da177e2005-04-16 15:20:36 -070061/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
62 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050063static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070064
Michal Schmidtaee77e42012-09-09 13:55:26 +000065#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070066#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
67
68#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020069#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070070#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000071#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070072#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
73#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
74
Linus Torvalds1da177e2005-04-16 15:20:36 -070075/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +020076#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
77#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
78#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
79#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
80#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
81#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
83enum mac_version {
Heiner Kallweite9588eb2019-05-25 21:14:39 +020084 /* support for ancient RTL_GIGA_MAC_VER_01 has been removed */
Francois Romieu85bffe62011-04-27 08:22:39 +020085 RTL_GIGA_MAC_VER_02,
86 RTL_GIGA_MAC_VER_03,
87 RTL_GIGA_MAC_VER_04,
88 RTL_GIGA_MAC_VER_05,
89 RTL_GIGA_MAC_VER_06,
90 RTL_GIGA_MAC_VER_07,
91 RTL_GIGA_MAC_VER_08,
92 RTL_GIGA_MAC_VER_09,
93 RTL_GIGA_MAC_VER_10,
94 RTL_GIGA_MAC_VER_11,
95 RTL_GIGA_MAC_VER_12,
96 RTL_GIGA_MAC_VER_13,
97 RTL_GIGA_MAC_VER_14,
98 RTL_GIGA_MAC_VER_15,
99 RTL_GIGA_MAC_VER_16,
100 RTL_GIGA_MAC_VER_17,
101 RTL_GIGA_MAC_VER_18,
102 RTL_GIGA_MAC_VER_19,
103 RTL_GIGA_MAC_VER_20,
104 RTL_GIGA_MAC_VER_21,
105 RTL_GIGA_MAC_VER_22,
106 RTL_GIGA_MAC_VER_23,
107 RTL_GIGA_MAC_VER_24,
108 RTL_GIGA_MAC_VER_25,
109 RTL_GIGA_MAC_VER_26,
110 RTL_GIGA_MAC_VER_27,
111 RTL_GIGA_MAC_VER_28,
112 RTL_GIGA_MAC_VER_29,
113 RTL_GIGA_MAC_VER_30,
114 RTL_GIGA_MAC_VER_31,
115 RTL_GIGA_MAC_VER_32,
116 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800117 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800118 RTL_GIGA_MAC_VER_35,
119 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800120 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800121 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800122 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800123 RTL_GIGA_MAC_VER_40,
124 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000125 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000126 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800127 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800128 RTL_GIGA_MAC_VER_45,
129 RTL_GIGA_MAC_VER_46,
130 RTL_GIGA_MAC_VER_47,
131 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800132 RTL_GIGA_MAC_VER_49,
133 RTL_GIGA_MAC_VER_50,
134 RTL_GIGA_MAC_VER_51,
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200135 RTL_GIGA_MAC_NONE
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136};
137
Francois Romieud58d46b2011-05-03 16:38:29 +0200138#define JUMBO_1K ETH_DATA_LEN
139#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
140#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
141#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
142#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
143
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800144static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145 const char *name;
Francois Romieu85bffe62011-04-27 08:22:39 +0200146 const char *fw_name;
147} rtl_chip_infos[] = {
148 /* PCI devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200149 [RTL_GIGA_MAC_VER_02] = {"RTL8169s" },
150 [RTL_GIGA_MAC_VER_03] = {"RTL8110s" },
151 [RTL_GIGA_MAC_VER_04] = {"RTL8169sb/8110sb" },
152 [RTL_GIGA_MAC_VER_05] = {"RTL8169sc/8110sc" },
153 [RTL_GIGA_MAC_VER_06] = {"RTL8169sc/8110sc" },
Francois Romieu85bffe62011-04-27 08:22:39 +0200154 /* PCI-E devices. */
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +0200155 [RTL_GIGA_MAC_VER_07] = {"RTL8102e" },
156 [RTL_GIGA_MAC_VER_08] = {"RTL8102e" },
157 [RTL_GIGA_MAC_VER_09] = {"RTL8102e" },
158 [RTL_GIGA_MAC_VER_10] = {"RTL8101e" },
159 [RTL_GIGA_MAC_VER_11] = {"RTL8168b/8111b" },
160 [RTL_GIGA_MAC_VER_12] = {"RTL8168b/8111b" },
161 [RTL_GIGA_MAC_VER_13] = {"RTL8101e" },
162 [RTL_GIGA_MAC_VER_14] = {"RTL8100e" },
163 [RTL_GIGA_MAC_VER_15] = {"RTL8100e" },
164 [RTL_GIGA_MAC_VER_16] = {"RTL8101e" },
165 [RTL_GIGA_MAC_VER_17] = {"RTL8168b/8111b" },
166 [RTL_GIGA_MAC_VER_18] = {"RTL8168cp/8111cp" },
167 [RTL_GIGA_MAC_VER_19] = {"RTL8168c/8111c" },
168 [RTL_GIGA_MAC_VER_20] = {"RTL8168c/8111c" },
169 [RTL_GIGA_MAC_VER_21] = {"RTL8168c/8111c" },
170 [RTL_GIGA_MAC_VER_22] = {"RTL8168c/8111c" },
171 [RTL_GIGA_MAC_VER_23] = {"RTL8168cp/8111cp" },
172 [RTL_GIGA_MAC_VER_24] = {"RTL8168cp/8111cp" },
173 [RTL_GIGA_MAC_VER_25] = {"RTL8168d/8111d", FIRMWARE_8168D_1},
174 [RTL_GIGA_MAC_VER_26] = {"RTL8168d/8111d", FIRMWARE_8168D_2},
175 [RTL_GIGA_MAC_VER_27] = {"RTL8168dp/8111dp" },
176 [RTL_GIGA_MAC_VER_28] = {"RTL8168dp/8111dp" },
177 [RTL_GIGA_MAC_VER_29] = {"RTL8105e", FIRMWARE_8105E_1},
178 [RTL_GIGA_MAC_VER_30] = {"RTL8105e", FIRMWARE_8105E_1},
179 [RTL_GIGA_MAC_VER_31] = {"RTL8168dp/8111dp" },
180 [RTL_GIGA_MAC_VER_32] = {"RTL8168e/8111e", FIRMWARE_8168E_1},
181 [RTL_GIGA_MAC_VER_33] = {"RTL8168e/8111e", FIRMWARE_8168E_2},
182 [RTL_GIGA_MAC_VER_34] = {"RTL8168evl/8111evl", FIRMWARE_8168E_3},
183 [RTL_GIGA_MAC_VER_35] = {"RTL8168f/8111f", FIRMWARE_8168F_1},
184 [RTL_GIGA_MAC_VER_36] = {"RTL8168f/8111f", FIRMWARE_8168F_2},
185 [RTL_GIGA_MAC_VER_37] = {"RTL8402", FIRMWARE_8402_1 },
186 [RTL_GIGA_MAC_VER_38] = {"RTL8411", FIRMWARE_8411_1 },
187 [RTL_GIGA_MAC_VER_39] = {"RTL8106e", FIRMWARE_8106E_1},
188 [RTL_GIGA_MAC_VER_40] = {"RTL8168g/8111g", FIRMWARE_8168G_2},
189 [RTL_GIGA_MAC_VER_41] = {"RTL8168g/8111g" },
190 [RTL_GIGA_MAC_VER_42] = {"RTL8168g/8111g", FIRMWARE_8168G_3},
191 [RTL_GIGA_MAC_VER_43] = {"RTL8106e", FIRMWARE_8106E_2},
192 [RTL_GIGA_MAC_VER_44] = {"RTL8411", FIRMWARE_8411_2 },
193 [RTL_GIGA_MAC_VER_45] = {"RTL8168h/8111h", FIRMWARE_8168H_1},
194 [RTL_GIGA_MAC_VER_46] = {"RTL8168h/8111h", FIRMWARE_8168H_2},
195 [RTL_GIGA_MAC_VER_47] = {"RTL8107e", FIRMWARE_8107E_1},
196 [RTL_GIGA_MAC_VER_48] = {"RTL8107e", FIRMWARE_8107E_2},
197 [RTL_GIGA_MAC_VER_49] = {"RTL8168ep/8111ep" },
198 [RTL_GIGA_MAC_VER_50] = {"RTL8168ep/8111ep" },
199 [RTL_GIGA_MAC_VER_51] = {"RTL8168ep/8111ep" },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700200};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700201
Francois Romieubcf0bf92006-07-26 23:14:13 +0200202enum cfg_version {
203 RTL_CFG_0 = 0x00,
204 RTL_CFG_1,
205 RTL_CFG_2
206};
207
Benoit Taine9baa3c32014-08-08 15:56:03 +0200208static const struct pci_device_id rtl8169_pci_tbl[] = {
Kai-Heng Feng36352992019-01-02 14:45:07 +0800209 { PCI_VDEVICE(REALTEK, 0x2502), RTL_CFG_1 },
210 { PCI_VDEVICE(REALTEK, 0x2600), RTL_CFG_1 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100211 { PCI_VDEVICE(REALTEK, 0x8129), RTL_CFG_0 },
212 { PCI_VDEVICE(REALTEK, 0x8136), RTL_CFG_2 },
213 { PCI_VDEVICE(REALTEK, 0x8161), RTL_CFG_1 },
214 { PCI_VDEVICE(REALTEK, 0x8167), RTL_CFG_0 },
215 { PCI_VDEVICE(REALTEK, 0x8168), RTL_CFG_1 },
216 { PCI_VDEVICE(NCUBE, 0x8168), RTL_CFG_1 },
217 { PCI_VDEVICE(REALTEK, 0x8169), RTL_CFG_0 },
218 { PCI_VENDOR_ID_DLINK, 0x4300,
219 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
220 { PCI_VDEVICE(DLINK, 0x4300), RTL_CFG_0 },
221 { PCI_VDEVICE(DLINK, 0x4302), RTL_CFG_0 },
222 { PCI_VDEVICE(AT, 0xc107), RTL_CFG_0 },
223 { PCI_VDEVICE(USR, 0x0116), RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200224 { PCI_VENDOR_ID_LINKSYS, 0x1032,
225 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100226 { 0x0001, 0x8168,
227 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Heiner Kallweit6f0d3082018-11-19 22:35:08 +0100228 {}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700229};
230
231MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
232
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200233static struct {
234 u32 msg_enable;
235} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236
Francois Romieu07d3f512007-02-21 22:40:46 +0100237enum rtl_registers {
238 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100239 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100240 MAR0 = 8, /* Multicast filter. */
241 CounterAddrLow = 0x10,
242 CounterAddrHigh = 0x14,
243 TxDescStartAddrLow = 0x20,
244 TxDescStartAddrHigh = 0x24,
245 TxHDescStartAddrLow = 0x28,
246 TxHDescStartAddrHigh = 0x2c,
247 FLASH = 0x30,
248 ERSR = 0x36,
249 ChipCmd = 0x37,
250 TxPoll = 0x38,
251 IntrMask = 0x3c,
252 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700253
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800254 TxConfig = 0x40,
255#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
256#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
257
258 RxConfig = 0x44,
259#define RX128_INT_EN (1 << 15) /* 8111c and later */
260#define RX_MULTI_EN (1 << 14) /* 8111c only */
261#define RXCFG_FIFO_SHIFT 13
262 /* No threshold before first PCI xfer */
263#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000264#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800265#define RXCFG_DMA_SHIFT 8
266 /* Unlimited maximum PCI burst. */
267#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700268
Francois Romieu07d3f512007-02-21 22:40:46 +0100269 RxMissed = 0x4c,
270 Cfg9346 = 0x50,
271 Config0 = 0x51,
272 Config1 = 0x52,
273 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200274#define PME_SIGNAL (1 << 5) /* 8168c and later */
275
Francois Romieu07d3f512007-02-21 22:40:46 +0100276 Config3 = 0x54,
277 Config4 = 0x55,
278 Config5 = 0x56,
279 MultiIntr = 0x5c,
280 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100281 PHYstatus = 0x6c,
282 RxMaxSize = 0xda,
283 CPlusCmd = 0xe0,
284 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300285
286#define RTL_COALESCE_MASK 0x0f
287#define RTL_COALESCE_SHIFT 4
288#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
289#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
290
Francois Romieu07d3f512007-02-21 22:40:46 +0100291 RxDescAddrLow = 0xe4,
292 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000293 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
294
295#define NoEarlyTx 0x3f /* Max value : no early transmit. */
296
297 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
298
299#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800300#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000301
Francois Romieu07d3f512007-02-21 22:40:46 +0100302 FuncEvent = 0xf0,
303 FuncEventMask = 0xf4,
304 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800305 IBCR0 = 0xf8,
306 IBCR2 = 0xf9,
307 IBIMR0 = 0xfa,
308 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100309 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700310};
311
Francois Romieuf162a5d2008-06-01 22:37:49 +0200312enum rtl8168_8101_registers {
313 CSIDR = 0x64,
314 CSIAR = 0x68,
315#define CSIAR_FLAG 0x80000000
316#define CSIAR_WRITE_CMD 0x80000000
Heiner Kallweitff1d7332018-05-02 21:39:56 +0200317#define CSIAR_BYTE_ENABLE 0x0000f000
318#define CSIAR_ADDR_MASK 0x00000fff
françois romieu065c27c2011-01-03 15:08:12 +0000319 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200320 EPHYAR = 0x80,
321#define EPHYAR_FLAG 0x80000000
322#define EPHYAR_WRITE_CMD 0x80000000
323#define EPHYAR_REG_MASK 0x1f
324#define EPHYAR_REG_SHIFT 16
325#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800326 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800327#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800328#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200329 DBG_REG = 0xd1,
330#define FIX_NAK_1 (1 << 4)
331#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800332 TWSI = 0xd2,
333 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800334#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800335#define TX_EMPTY (1 << 5)
336#define RX_EMPTY (1 << 4)
337#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800338#define EN_NDP (1 << 3)
339#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800340#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000341 EFUSEAR = 0xdc,
342#define EFUSEAR_FLAG 0x80000000
343#define EFUSEAR_WRITE_CMD 0x80000000
344#define EFUSEAR_READ_CMD 0x00000000
345#define EFUSEAR_REG_MASK 0x03ff
346#define EFUSEAR_REG_SHIFT 8
347#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800348 MISC_1 = 0xf2,
349#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200350};
351
françois romieuc0e45c12011-01-03 15:08:04 +0000352enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800353 LED_FREQ = 0x1a,
354 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000355 ERIDR = 0x70,
356 ERIAR = 0x74,
357#define ERIAR_FLAG 0x80000000
358#define ERIAR_WRITE_CMD 0x80000000
359#define ERIAR_READ_CMD 0x00000000
360#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000361#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800362#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
363#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
364#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800365#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800366#define ERIAR_MASK_SHIFT 12
367#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
368#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800369#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800370#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800371#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000372 EPHY_RXER_NUM = 0x7c,
373 OCPDR = 0xb0, /* OCP GPHY access */
374#define OCPDR_WRITE_CMD 0x80000000
375#define OCPDR_READ_CMD 0x00000000
376#define OCPDR_REG_MASK 0x7f
377#define OCPDR_GPHY_REG_SHIFT 16
378#define OCPDR_DATA_MASK 0xffff
379 OCPAR = 0xb4,
380#define OCPAR_FLAG 0x80000000
381#define OCPAR_GPHY_WRITE_CMD 0x8000f060
382#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800383 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000384 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
385 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200386#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800387#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800388#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800389#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800390#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000391};
392
Francois Romieu07d3f512007-02-21 22:40:46 +0100393enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700394 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100395 SYSErr = 0x8000,
396 PCSTimeout = 0x4000,
397 SWInt = 0x0100,
398 TxDescUnavail = 0x0080,
399 RxFIFOOver = 0x0040,
400 LinkChg = 0x0020,
401 RxOverflow = 0x0010,
402 TxErr = 0x0008,
403 TxOK = 0x0004,
404 RxErr = 0x0002,
405 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700406
407 /* RxStatusDesc */
Francois Romieu9dccf612006-05-14 12:31:17 +0200408 RxRWT = (1 << 22),
409 RxRES = (1 << 21),
410 RxRUNT = (1 << 20),
411 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700412
413 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800414 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100415 CmdReset = 0x10,
416 CmdRxEnb = 0x08,
417 CmdTxEnb = 0x04,
418 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700419
Francois Romieu275391a2007-02-23 23:50:28 +0100420 /* TXPoll register p.5 */
421 HPQ = 0x80, /* Poll cmd on the high prio queue */
422 NPQ = 0x40, /* Poll cmd on the low prio queue */
423 FSWInt = 0x01, /* Forced software interrupt */
424
Linus Torvalds1da177e2005-04-16 15:20:36 -0700425 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100426 Cfg9346_Lock = 0x00,
427 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700428
429 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100430 AcceptErr = 0x20,
431 AcceptRunt = 0x10,
432 AcceptBroadcast = 0x08,
433 AcceptMulticast = 0x04,
434 AcceptMyPhys = 0x02,
435 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200436#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700437
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 /* TxConfigBits */
439 TxInterFrameGapShift = 24,
440 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
441
Francois Romieu5d06a992006-02-23 00:47:58 +0100442 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200443 LEDS1 = (1 << 7),
444 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200445 Speed_down = (1 << 4),
446 MEMMAP = (1 << 3),
447 IOMAP = (1 << 2),
448 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100449 PMEnable = (1 << 0), /* Power Management Enable */
450
Francois Romieu6dccd162007-02-13 23:38:05 +0100451 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000452 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000453 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100454 PCI_Clock_66MHz = 0x01,
455 PCI_Clock_33MHz = 0x00,
456
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100457 /* Config3 register p.25 */
458 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
459 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200460 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800461 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200462 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100463
Francois Romieud58d46b2011-05-03 16:38:29 +0200464 /* Config4 register */
465 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
466
Francois Romieu5d06a992006-02-23 00:47:58 +0100467 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100468 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
469 MWF = (1 << 5), /* Accept Multicast wakeup frame */
470 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200471 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100472 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100473 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000474 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100475
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200477 EnableBist = (1 << 15), // 8168 8101
478 Mac_dbgo_oe = (1 << 14), // 8168 8101
479 Normal_mode = (1 << 13), // unused
480 Force_half_dup = (1 << 12), // 8168 8101
481 Force_rxflow_en = (1 << 11), // 8168 8101
482 Force_txflow_en = (1 << 10), // 8168 8101
483 Cxpl_dbg_sel = (1 << 9), // 8168 8101
484 ASF = (1 << 8), // 8168 8101
485 PktCntrDisable = (1 << 7), // 8168 8101
486 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 RxVlan = (1 << 6),
488 RxChkSum = (1 << 5),
489 PCIDAC = (1 << 4),
490 PCIMulRW = (1 << 3),
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +0200491#define INTT_MASK GENMASK(1, 0)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700492
493 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100494 TBI_Enable = 0x80,
495 TxFlowCtrl = 0x40,
496 RxFlowCtrl = 0x20,
497 _1000bpsF = 0x10,
498 _100bps = 0x08,
499 _10bps = 0x04,
500 LinkStatus = 0x02,
501 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700502
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200503 /* ResetCounterCommand */
504 CounterReset = 0x1,
505
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200506 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100507 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800508
509 /* magic enable v2 */
510 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700511};
512
Francois Romieu2b7b4312011-04-18 22:53:24 -0700513enum rtl_desc_bit {
514 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
516 RingEnd = (1 << 30), /* End of descriptor ring */
517 FirstFrag = (1 << 29), /* First segment of a packet */
518 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700519};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700520
Francois Romieu2b7b4312011-04-18 22:53:24 -0700521/* Generic case. */
522enum rtl_tx_desc_bit {
523 /* First doubleword. */
524 TD_LSO = (1 << 27), /* Large Send Offload */
525#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526
Francois Romieu2b7b4312011-04-18 22:53:24 -0700527 /* Second doubleword. */
528 TxVlanTag = (1 << 17), /* Add VLAN tag */
529};
530
531/* 8169, 8168b and 810x except 8102e. */
532enum rtl_tx_desc_bit_0 {
533 /* First doubleword. */
534#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
535 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
536 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
537 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
538};
539
540/* 8102e, 8168c and beyond. */
541enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800542 /* First doubleword. */
543 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800544 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800545#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800546#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800547
Francois Romieu2b7b4312011-04-18 22:53:24 -0700548 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800549#define TCPHO_SHIFT 18
550#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700551#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800552 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
553 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700554 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
555 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
556};
557
Francois Romieu2b7b4312011-04-18 22:53:24 -0700558enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700559 /* Rx private */
560 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500561 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562
563#define RxProtoUDP (PID1)
564#define RxProtoTCP (PID0)
565#define RxProtoIP (PID1 | PID0)
566#define RxProtoMask RxProtoIP
567
568 IPFail = (1 << 16), /* IP checksum failed */
569 UDPFail = (1 << 15), /* UDP/IP checksum failed */
570 TCPFail = (1 << 14), /* TCP/IP checksum failed */
571 RxVlanTag = (1 << 16), /* VLAN tag available */
572};
573
574#define RsvdMask 0x3fffc000
Heiner Kallweit12d42c52018-04-28 22:19:30 +0200575#define CPCMD_QUIRK_MASK (Normal_mode | RxVlan | RxChkSum | INTT_MASK)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700576
577struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200578 __le32 opts1;
579 __le32 opts2;
580 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700581};
582
583struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200584 __le32 opts1;
585 __le32 opts2;
586 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700587};
588
589struct ring_info {
590 struct sk_buff *skb;
591 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592};
593
Ivan Vecera355423d2009-02-06 21:49:57 -0800594struct rtl8169_counters {
595 __le64 tx_packets;
596 __le64 rx_packets;
597 __le64 tx_errors;
598 __le32 rx_errors;
599 __le16 rx_missed;
600 __le16 align_errors;
601 __le32 tx_one_collision;
602 __le32 tx_multi_collision;
603 __le64 rx_unicast;
604 __le64 rx_broadcast;
605 __le32 rx_multicast;
606 __le16 tx_aborted;
607 __le16 tx_underun;
608};
609
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200610struct rtl8169_tc_offsets {
611 bool inited;
612 __le64 tx_errors;
613 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200614 __le16 tx_aborted;
615};
616
Francois Romieuda78dbf2012-01-26 14:18:23 +0100617enum rtl_flag {
Kai-Heng Feng6ad56902018-09-11 01:51:43 +0800618 RTL_FLAG_TASK_ENABLED = 0,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100619 RTL_FLAG_TASK_RESET_PENDING,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100620 RTL_FLAG_MAX
621};
622
Junchang Wang8027aa22012-03-04 23:30:32 +0100623struct rtl8169_stats {
624 u64 packets;
625 u64 bytes;
626 struct u64_stats_sync syncp;
627};
628
Heiner Kallweitce8843a2019-05-29 21:15:06 +0200629struct rtl8169_private;
630typedef void (*rtl_fw_write_t)(struct rtl8169_private *tp, int reg, int val);
631typedef int (*rtl_fw_read_t)(struct rtl8169_private *tp, int reg);
632
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633struct rtl8169_private {
634 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200635 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000636 struct net_device *dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +0100637 struct phy_device *phydev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700638 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200639 u32 msg_enable;
Heiner Kallweit76719ee2019-05-25 20:45:04 +0200640 enum mac_version mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700641 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
642 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100644 struct rtl8169_stats rx_stats;
645 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700646 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
647 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
648 dma_addr_t TxPhyAddr;
649 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000650 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700651 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700652 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100653
Heiner Kallweit559c3c02018-11-19 22:34:17 +0100654 u16 irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +0300655 const struct rtl_coalesce_info *coalesce_info;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +0200656 struct clk *clk;
françois romieuc0e45c12011-01-03 15:08:04 +0000657
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200658 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100659
660 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100661 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
662 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100663 struct work_struct work;
664 } wk;
665
Heiner Kallweitc8248c62019-03-21 21:23:14 +0100666 unsigned irq_enabled:1;
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +0200667 unsigned supports_gmii:1;
Corinna Vinschen42020322015-09-10 10:47:35 +0200668 dma_addr_t counters_phys_addr;
669 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200670 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000671 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000672
Heiner Kallweit254764e2019-01-22 22:23:41 +0100673 const char *fw_name;
Francois Romieub6ffd972011-06-17 17:00:05 +0200674 struct rtl_fw {
Heiner Kallweitce8843a2019-05-29 21:15:06 +0200675 rtl_fw_write_t phy_write;
676 rtl_fw_read_t phy_read;
677 rtl_fw_write_t mac_mcu_write;
678 rtl_fw_read_t mac_mcu_read;
Francois Romieub6ffd972011-06-17 17:00:05 +0200679 const struct firmware *fw;
Heiner Kallweit4edb00f2019-06-03 21:25:43 +0200680 const char *fw_name;
681 struct device *dev;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200682
683#define RTL_VER_SIZE 32
684
685 char version[RTL_VER_SIZE];
686
687 struct rtl_fw_phy_action {
688 __le32 *code;
689 size_t size;
690 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200691 } *rtl_fw;
Hayes Wangc5583862012-07-02 17:23:22 +0800692
693 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700694};
695
Heiner Kallweit1fcd1652019-04-14 10:30:24 +0200696typedef void (*rtl_generic_fct)(struct rtl8169_private *tp);
697
Ralf Baechle979b6c12005-06-13 14:30:40 -0700698MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700699MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200700module_param_named(debug, debug.msg_enable, int, 0);
701MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Heiner Kallweit11287b62019-01-07 21:49:09 +0100702MODULE_SOFTDEP("pre: realtek");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703MODULE_LICENSE("GPL");
françois romieubca03d52011-01-03 15:07:31 +0000704MODULE_FIRMWARE(FIRMWARE_8168D_1);
705MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000706MODULE_FIRMWARE(FIRMWARE_8168E_1);
707MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400708MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800709MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800710MODULE_FIRMWARE(FIRMWARE_8168F_1);
711MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800712MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800713MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800714MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800715MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000716MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000717MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000718MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800719MODULE_FIRMWARE(FIRMWARE_8168H_1);
720MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200721MODULE_FIRMWARE(FIRMWARE_8107E_1);
722MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700723
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100724static inline struct device *tp_to_dev(struct rtl8169_private *tp)
725{
726 return &tp->pci_dev->dev;
727}
728
Francois Romieuda78dbf2012-01-26 14:18:23 +0100729static void rtl_lock_work(struct rtl8169_private *tp)
730{
731 mutex_lock(&tp->wk.mutex);
732}
733
734static void rtl_unlock_work(struct rtl8169_private *tp)
735{
736 mutex_unlock(&tp->wk.mutex);
737}
738
Heiner Kallweitdf320ed2019-01-19 22:05:48 +0100739static void rtl_lock_config_regs(struct rtl8169_private *tp)
740{
741 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
742}
743
744static void rtl_unlock_config_regs(struct rtl8169_private *tp)
745{
746 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
747}
748
Heiner Kallweitcb732002018-03-20 07:45:35 +0100749static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200750{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100751 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800752 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200753}
754
Francois Romieuffc46952012-07-06 14:19:23 +0200755struct rtl_cond {
756 bool (*check)(struct rtl8169_private *);
757 const char *msg;
758};
759
760static void rtl_udelay(unsigned int d)
761{
762 udelay(d);
763}
764
765static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
766 void (*delay)(unsigned int), unsigned int d, int n,
767 bool high)
768{
769 int i;
770
771 for (i = 0; i < n; i++) {
Francois Romieuffc46952012-07-06 14:19:23 +0200772 if (c->check(tp) == high)
773 return true;
Heiner Kallweitd1f50502019-05-04 15:20:38 +0200774 delay(d);
Francois Romieuffc46952012-07-06 14:19:23 +0200775 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200776 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
777 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200778 return false;
779}
780
781static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
782 const struct rtl_cond *c,
783 unsigned int d, int n)
784{
785 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
786}
787
788static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
789 const struct rtl_cond *c,
790 unsigned int d, int n)
791{
792 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
793}
794
795static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
796 const struct rtl_cond *c,
797 unsigned int d, int n)
798{
799 return rtl_loop_wait(tp, c, msleep, d, n, true);
800}
801
802static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
803 const struct rtl_cond *c,
804 unsigned int d, int n)
805{
806 return rtl_loop_wait(tp, c, msleep, d, n, false);
807}
808
809#define DECLARE_RTL_COND(name) \
810static bool name ## _check(struct rtl8169_private *); \
811 \
812static const struct rtl_cond name = { \
813 .check = name ## _check, \
814 .msg = #name \
815}; \
816 \
817static bool name ## _check(struct rtl8169_private *tp)
818
Hayes Wangc5583862012-07-02 17:23:22 +0800819static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
820{
821 if (reg & 0xffff0001) {
822 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
823 return true;
824 }
825 return false;
826}
827
828DECLARE_RTL_COND(rtl_ocp_gphy_cond)
829{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200830 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800831}
832
833static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
834{
Hayes Wangc5583862012-07-02 17:23:22 +0800835 if (rtl_ocp_reg_failure(tp, reg))
836 return;
837
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200838 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800839
840 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
841}
842
843static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
844{
Hayes Wangc5583862012-07-02 17:23:22 +0800845 if (rtl_ocp_reg_failure(tp, reg))
846 return 0;
847
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200848 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800849
850 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200851 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800852}
853
Hayes Wangc5583862012-07-02 17:23:22 +0800854static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
855{
Hayes Wangc5583862012-07-02 17:23:22 +0800856 if (rtl_ocp_reg_failure(tp, reg))
857 return;
858
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200859 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800860}
861
862static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
863{
Hayes Wangc5583862012-07-02 17:23:22 +0800864 if (rtl_ocp_reg_failure(tp, reg))
865 return 0;
866
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200867 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800868
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200869 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800870}
871
872#define OCP_STD_PHY_BASE 0xa400
873
874static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
875{
876 if (reg == 0x1f) {
877 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
878 return;
879 }
880
881 if (tp->ocp_base != OCP_STD_PHY_BASE)
882 reg -= 0x10;
883
884 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
885}
886
887static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
888{
889 if (tp->ocp_base != OCP_STD_PHY_BASE)
890 reg -= 0x10;
891
892 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
893}
894
hayeswangeee37862013-04-01 22:23:38 +0000895static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
896{
897 if (reg == 0x1f) {
898 tp->ocp_base = value << 4;
899 return;
900 }
901
902 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
903}
904
905static int mac_mcu_read(struct rtl8169_private *tp, int reg)
906{
907 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
908}
909
Francois Romieuffc46952012-07-06 14:19:23 +0200910DECLARE_RTL_COND(rtl_phyar_cond)
911{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200912 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +0200913}
914
Francois Romieu24192212012-07-06 20:19:42 +0200915static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200917 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700918
Francois Romieuffc46952012-07-06 14:19:23 +0200919 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -0700920 /*
Timo Teräs81a95f02010-06-09 17:31:48 -0700921 * According to hardware specs a 20us delay is required after write
922 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -0700923 */
Timo Teräs81a95f02010-06-09 17:31:48 -0700924 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925}
926
Francois Romieu24192212012-07-06 20:19:42 +0200927static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700928{
Francois Romieuffc46952012-07-06 14:19:23 +0200929 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700930
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200931 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700932
Francois Romieuffc46952012-07-06 14:19:23 +0200933 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200934 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +0200935
Timo Teräs81a95f02010-06-09 17:31:48 -0700936 /*
937 * According to hardware specs a 20us delay is required after read
938 * complete indication, but before sending next command.
939 */
940 udelay(20);
941
Linus Torvalds1da177e2005-04-16 15:20:36 -0700942 return value;
943}
944
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800945DECLARE_RTL_COND(rtl_ocpar_cond)
946{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200947 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800948}
949
Francois Romieu24192212012-07-06 20:19:42 +0200950static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +0000951{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200952 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
953 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
954 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000955
Francois Romieuffc46952012-07-06 14:19:23 +0200956 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +0000957}
958
Francois Romieu24192212012-07-06 20:19:42 +0200959static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +0000960{
Francois Romieu24192212012-07-06 20:19:42 +0200961 r8168dp_1_mdio_access(tp, reg,
962 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +0000963}
964
Francois Romieu24192212012-07-06 20:19:42 +0200965static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +0000966{
Francois Romieu24192212012-07-06 20:19:42 +0200967 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +0000968
969 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200970 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
971 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +0000972
Francois Romieuffc46952012-07-06 14:19:23 +0200973 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200974 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +0000975}
976
françois romieue6de30d2011-01-03 15:08:37 +0000977#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
978
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200979static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000980{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200981 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000982}
983
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200984static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +0000985{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200986 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +0000987}
988
Francois Romieu24192212012-07-06 20:19:42 +0200989static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +0000990{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200991 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000992
Francois Romieu24192212012-07-06 20:19:42 +0200993 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +0000994
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200995 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +0000996}
997
Francois Romieu24192212012-07-06 20:19:42 +0200998static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +0000999{
1000 int value;
1001
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001002 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001003
Francois Romieu24192212012-07-06 20:19:42 +02001004 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001005
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001006 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001007
1008 return value;
1009}
1010
Heiner Kallweitce8843a2019-05-29 21:15:06 +02001011static void rtl_writephy(struct rtl8169_private *tp, int location, int val)
Francois Romieudacf8152008-08-02 20:44:13 +02001012{
Heiner Kallweit5f950522019-05-31 19:53:28 +02001013 switch (tp->mac_version) {
1014 case RTL_GIGA_MAC_VER_27:
1015 r8168dp_1_mdio_write(tp, location, val);
1016 break;
1017 case RTL_GIGA_MAC_VER_28:
1018 case RTL_GIGA_MAC_VER_31:
1019 r8168dp_2_mdio_write(tp, location, val);
1020 break;
1021 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1022 r8168g_mdio_write(tp, location, val);
1023 break;
1024 default:
1025 r8169_mdio_write(tp, location, val);
1026 break;
1027 }
Francois Romieudacf8152008-08-02 20:44:13 +02001028}
1029
françois romieu4da19632011-01-03 15:07:55 +00001030static int rtl_readphy(struct rtl8169_private *tp, int location)
1031{
Heiner Kallweit5f950522019-05-31 19:53:28 +02001032 switch (tp->mac_version) {
1033 case RTL_GIGA_MAC_VER_27:
1034 return r8168dp_1_mdio_read(tp, location);
1035 case RTL_GIGA_MAC_VER_28:
1036 case RTL_GIGA_MAC_VER_31:
1037 return r8168dp_2_mdio_read(tp, location);
1038 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
1039 return r8168g_mdio_read(tp, location);
1040 default:
1041 return r8169_mdio_read(tp, location);
1042 }
françois romieu4da19632011-01-03 15:07:55 +00001043}
1044
1045static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1046{
1047 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1048}
1049
Chun-Hao Lin76564422014-10-01 23:17:17 +08001050static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001051{
1052 int val;
1053
françois romieu4da19632011-01-03 15:07:55 +00001054 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001055 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001056}
1057
Francois Romieuffc46952012-07-06 14:19:23 +02001058DECLARE_RTL_COND(rtl_ephyar_cond)
1059{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001060 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001061}
1062
Francois Romieufdf6fc02012-07-06 22:40:38 +02001063static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001064{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001065 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001066 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1067
Francois Romieuffc46952012-07-06 14:19:23 +02001068 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1069
1070 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001071}
1072
Francois Romieufdf6fc02012-07-06 22:40:38 +02001073static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001074{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001075 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001076
Francois Romieuffc46952012-07-06 14:19:23 +02001077 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001078 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001079}
1080
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001081DECLARE_RTL_COND(rtl_eriar_cond)
1082{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001083 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001084}
1085
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001086static void _rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1087 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001088{
Hayes Wang133ac402011-07-06 15:58:05 +08001089 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001090 RTL_W32(tp, ERIDR, val);
1091 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001092
Francois Romieuffc46952012-07-06 14:19:23 +02001093 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001094}
1095
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001096static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1097 u32 val)
1098{
1099 _rtl_eri_write(tp, addr, mask, val, ERIAR_EXGMAC);
1100}
1101
1102static u32 _rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001103{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001104 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001105
Francois Romieuffc46952012-07-06 14:19:23 +02001106 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001107 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001108}
1109
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001110static u32 rtl_eri_read(struct rtl8169_private *tp, int addr)
1111{
1112 return _rtl_eri_read(tp, addr, ERIAR_EXGMAC);
1113}
1114
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001115static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001116 u32 m)
Hayes Wang133ac402011-07-06 15:58:05 +08001117{
1118 u32 val;
1119
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001120 val = rtl_eri_read(tp, addr);
1121 rtl_eri_write(tp, addr, mask, (val & ~m) | p);
Hayes Wang133ac402011-07-06 15:58:05 +08001122}
1123
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001124static void rtl_eri_set_bits(struct rtl8169_private *tp, int addr, u32 mask,
1125 u32 p)
1126{
1127 rtl_w0w1_eri(tp, addr, mask, p, 0);
1128}
1129
1130static void rtl_eri_clear_bits(struct rtl8169_private *tp, int addr, u32 mask,
1131 u32 m)
1132{
1133 rtl_w0w1_eri(tp, addr, mask, 0, m);
1134}
1135
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001136static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1137{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001138 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001139 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001140 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001141}
1142
1143static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1144{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001145 return _rtl_eri_read(tp, reg, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001146}
1147
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001148static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1149 u32 data)
1150{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001151 RTL_W32(tp, OCPDR, data);
1152 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001153 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1154}
1155
1156static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1157 u32 data)
1158{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001159 _rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1160 data, ERIAR_OOB);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001161}
1162
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001163static void r8168dp_oob_notify(struct rtl8169_private *tp, u8 cmd)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001164{
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001165 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001166
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001167 r8168dp_ocp_write(tp, 0x1, 0x30, 0x00000001);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001168}
1169
1170#define OOB_CMD_RESET 0x00
1171#define OOB_CMD_DRIVER_START 0x05
1172#define OOB_CMD_DRIVER_STOP 0x06
1173
1174static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1175{
1176 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1177}
1178
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001179DECLARE_RTL_COND(rtl_dp_ocp_read_cond)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001180{
1181 u16 reg;
1182
1183 reg = rtl8168_get_ocp_reg(tp);
1184
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001185 return r8168dp_ocp_read(tp, 0x0f, reg) & 0x00000800;
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001186}
1187
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001188DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1189{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001190 return r8168ep_ocp_read(tp, 0x0f, 0x124) & 0x00000001;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001191}
1192
1193DECLARE_RTL_COND(rtl_ocp_tx_cond)
1194{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001195 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001196}
1197
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001198static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1199{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001200 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001201 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001202 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1203 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001204}
1205
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001206static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001207{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001208 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_START);
1209 rtl_msleep_loop_wait_high(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001210}
1211
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001212static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1213{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001214 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1215 r8168ep_ocp_write(tp, 0x01, 0x30,
1216 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001217 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1218}
1219
1220static void rtl8168_driver_start(struct rtl8169_private *tp)
1221{
1222 switch (tp->mac_version) {
1223 case RTL_GIGA_MAC_VER_27:
1224 case RTL_GIGA_MAC_VER_28:
1225 case RTL_GIGA_MAC_VER_31:
1226 rtl8168dp_driver_start(tp);
1227 break;
1228 case RTL_GIGA_MAC_VER_49:
1229 case RTL_GIGA_MAC_VER_50:
1230 case RTL_GIGA_MAC_VER_51:
1231 rtl8168ep_driver_start(tp);
1232 break;
1233 default:
1234 BUG();
1235 break;
1236 }
1237}
1238
1239static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1240{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001241 r8168dp_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1242 rtl_msleep_loop_wait_low(tp, &rtl_dp_ocp_read_cond, 10, 10);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001243}
1244
1245static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1246{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001247 rtl8168ep_stop_cmac(tp);
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001248 r8168ep_ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1249 r8168ep_ocp_write(tp, 0x01, 0x30,
1250 r8168ep_ocp_read(tp, 0x01, 0x30) | 0x01);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001251 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1252}
1253
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001254static void rtl8168_driver_stop(struct rtl8169_private *tp)
1255{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001256 switch (tp->mac_version) {
1257 case RTL_GIGA_MAC_VER_27:
1258 case RTL_GIGA_MAC_VER_28:
1259 case RTL_GIGA_MAC_VER_31:
1260 rtl8168dp_driver_stop(tp);
1261 break;
1262 case RTL_GIGA_MAC_VER_49:
1263 case RTL_GIGA_MAC_VER_50:
1264 case RTL_GIGA_MAC_VER_51:
1265 rtl8168ep_driver_stop(tp);
1266 break;
1267 default:
1268 BUG();
1269 break;
1270 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001271}
1272
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001273static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001274{
1275 u16 reg = rtl8168_get_ocp_reg(tp);
1276
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001277 return !!(r8168dp_ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001278}
1279
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001280static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001281{
Heiner Kallweit3c72bf72018-11-19 22:40:04 +01001282 return !!(r8168ep_ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001283}
1284
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001285static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001286{
1287 switch (tp->mac_version) {
1288 case RTL_GIGA_MAC_VER_27:
1289 case RTL_GIGA_MAC_VER_28:
1290 case RTL_GIGA_MAC_VER_31:
1291 return r8168dp_check_dash(tp);
1292 case RTL_GIGA_MAC_VER_49:
1293 case RTL_GIGA_MAC_VER_50:
1294 case RTL_GIGA_MAC_VER_51:
1295 return r8168ep_check_dash(tp);
1296 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001297 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001298 }
1299}
1300
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001301static void rtl_reset_packet_filter(struct rtl8169_private *tp)
1302{
1303 rtl_eri_clear_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1304 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_0001, BIT(0));
1305}
1306
Francois Romieuffc46952012-07-06 14:19:23 +02001307DECLARE_RTL_COND(rtl_efusear_cond)
1308{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001309 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001310}
1311
Francois Romieufdf6fc02012-07-06 22:40:38 +02001312static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001313{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001314 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001315
Francois Romieuffc46952012-07-06 14:19:23 +02001316 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001317 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001318}
1319
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001320static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1321{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001322 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001323}
1324
1325static void rtl_irq_disable(struct rtl8169_private *tp)
1326{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001327 RTL_W16(tp, IntrMask, 0);
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001328 tp->irq_enabled = 0;
Francois Romieu3e990ff2012-01-26 12:50:01 +01001329}
1330
Francois Romieuda78dbf2012-01-26 14:18:23 +01001331#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1332#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1333#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1334
Heiner Kallweitfe716f82018-11-19 22:31:32 +01001335static void rtl_irq_enable(struct rtl8169_private *tp)
Francois Romieuda78dbf2012-01-26 14:18:23 +01001336{
Heiner Kallweitc8248c62019-03-21 21:23:14 +01001337 tp->irq_enabled = 1;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01001338 RTL_W16(tp, IntrMask, tp->irq_mask);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001339}
1340
françois romieu811fd302011-12-04 20:30:45 +00001341static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001343 rtl_irq_disable(tp);
Heiner Kallweitde20e122018-09-25 07:58:00 +02001344 rtl_ack_events(tp, 0xffff);
1345 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001346 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001347}
1348
Hayes Wang70090422011-07-06 15:58:06 +08001349static void rtl_link_chg_patch(struct rtl8169_private *tp)
1350{
Hayes Wang70090422011-07-06 15:58:06 +08001351 struct net_device *dev = tp->dev;
Heiner Kallweit703732f2019-01-19 22:07:05 +01001352 struct phy_device *phydev = tp->phydev;
Hayes Wang70090422011-07-06 15:58:06 +08001353
1354 if (!netif_running(dev))
1355 return;
1356
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001357 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1358 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001359 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001360 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1361 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001362 } else if (phydev->speed == SPEED_100) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001363 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1364 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wang70090422011-07-06 15:58:06 +08001365 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001366 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1367 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wang70090422011-07-06 15:58:06 +08001368 }
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02001369 rtl_reset_packet_filter(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08001370 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1371 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001372 if (phydev->speed == SPEED_1000) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001373 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011);
1374 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005);
Hayes Wangc2218922011-09-06 16:55:18 +08001375 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001376 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f);
1377 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f);
Hayes Wangc2218922011-09-06 16:55:18 +08001378 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001379 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Heiner Kallweit29a12b42018-07-17 22:52:14 +02001380 if (phydev->speed == SPEED_10) {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001381 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02);
1382 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060a);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001383 } else {
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02001384 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001385 }
Hayes Wang70090422011-07-06 15:58:06 +08001386 }
1387}
1388
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001389#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1390
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001391static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1392{
1393 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001394
Francois Romieuda78dbf2012-01-26 14:18:23 +01001395 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001396 wol->supported = WAKE_ANY;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001397 wol->wolopts = tp->saved_wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001398 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001399}
1400
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001401static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001402{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001403 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001404 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001405 u32 opt;
1406 u16 reg;
1407 u8 mask;
1408 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001409 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001410 { WAKE_UCAST, Config5, UWF },
1411 { WAKE_BCAST, Config5, BWF },
1412 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001413 { WAKE_ANY, Config5, LanWake },
1414 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001415 };
Francois Romieu851e6022012-04-17 11:10:11 +02001416 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001417
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001418 rtl_unlock_config_regs(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001419
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001420 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02001421 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
1422 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001423 tmp = ARRAY_SIZE(cfg) - 1;
1424 if (wolopts & WAKE_MAGIC)
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001425 rtl_eri_set_bits(tp, 0x0dc, ERIAR_MASK_0100,
1426 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001427 else
Heiner Kallweite719b3e2019-04-28 11:11:47 +02001428 rtl_eri_clear_bits(tp, 0x0dc, ERIAR_MASK_0100,
1429 MagicPacket_v2);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001430 break;
1431 default:
1432 tmp = ARRAY_SIZE(cfg);
1433 break;
1434 }
1435
1436 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001437 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001438 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001439 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001440 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001441 }
1442
Francois Romieu851e6022012-04-17 11:10:11 +02001443 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02001444 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001445 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001446 if (wolopts)
1447 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001448 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001449 break;
1450 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001451 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001452 if (wolopts)
1453 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001454 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001455 break;
1456 }
1457
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01001458 rtl_lock_config_regs(tp);
Heiner Kallweit3bd82642018-12-30 13:16:12 +01001459
1460 device_set_wakeup_enable(tp_to_dev(tp), wolopts);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001461}
1462
1463static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1464{
1465 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001466 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001467
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001468 if (wol->wolopts & ~WAKE_ANY)
1469 return -EINVAL;
1470
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001471 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001472
Francois Romieuda78dbf2012-01-26 14:18:23 +01001473 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001474
Heiner Kallweit2f533f62018-06-25 20:34:41 +02001475 tp->saved_wolopts = wol->wolopts;
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001476
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001477 if (pm_runtime_active(d))
Heiner Kallweit433f9d02018-06-24 18:39:06 +02001478 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001479
1480 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001481
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001482 pm_runtime_put_noidle(d);
1483
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001484 return 0;
1485}
1486
Linus Torvalds1da177e2005-04-16 15:20:36 -07001487static void rtl8169_get_drvinfo(struct net_device *dev,
1488 struct ethtool_drvinfo *info)
1489{
1490 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001491 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492
Rick Jones68aad782011-11-07 13:29:27 +00001493 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
Rick Jones68aad782011-11-07 13:29:27 +00001494 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001495 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Heiner Kallweit254764e2019-01-22 22:23:41 +01001496 if (rtl_fw)
Rick Jones8ac72d12011-11-22 14:06:26 +00001497 strlcpy(info->fw_version, rtl_fw->version,
1498 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001499}
1500
1501static int rtl8169_get_regs_len(struct net_device *dev)
1502{
1503 return R8169_REGS_SIZE;
1504}
1505
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001506static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1507 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001508{
Francois Romieud58d46b2011-05-03 16:38:29 +02001509 struct rtl8169_private *tp = netdev_priv(dev);
1510
Francois Romieu2b7b4312011-04-18 22:53:24 -07001511 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001512 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001513
Francois Romieud58d46b2011-05-03 16:38:29 +02001514 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001515 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001516 features &= ~NETIF_F_IP_CSUM;
1517
Michał Mirosław350fb322011-04-08 06:35:56 +00001518 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519}
1520
Heiner Kallweita3984572018-04-28 22:19:15 +02001521static int rtl8169_set_features(struct net_device *dev,
1522 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001523{
1524 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001525 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001526
Heiner Kallweita3984572018-04-28 22:19:15 +02001527 rtl_lock_work(tp);
1528
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001529 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001530 if (features & NETIF_F_RXALL)
1531 rx_config |= (AcceptErr | AcceptRunt);
1532 else
1533 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001534
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001535 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001536
hayeswang929a0312014-09-16 11:40:47 +08001537 if (features & NETIF_F_RXCSUM)
1538 tp->cp_cmd |= RxChkSum;
1539 else
1540 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001541
hayeswang929a0312014-09-16 11:40:47 +08001542 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1543 tp->cp_cmd |= RxVlan;
1544 else
1545 tp->cp_cmd &= ~RxVlan;
1546
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001547 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1548 RTL_R16(tp, CPlusCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001549
Francois Romieuda78dbf2012-01-26 14:18:23 +01001550 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001551
1552 return 0;
1553}
1554
Kirill Smelkov810f4892012-11-10 21:11:02 +04001555static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001556{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001557 return (skb_vlan_tag_present(skb)) ?
1558 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001559}
1560
Francois Romieu7a8fc772011-03-01 17:18:33 +01001561static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001562{
1563 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001564
Francois Romieu7a8fc772011-03-01 17:18:33 +01001565 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001566 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567}
1568
Linus Torvalds1da177e2005-04-16 15:20:36 -07001569static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
1570 void *p)
1571{
Francois Romieu5b0384f2006-08-16 16:00:01 +02001572 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02001573 u32 __iomem *data = tp->mmio_addr;
1574 u32 *dw = p;
1575 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576
Francois Romieuda78dbf2012-01-26 14:18:23 +01001577 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02001578 for (i = 0; i < R8169_REGS_SIZE; i += 4)
1579 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001580 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001581}
1582
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001583static u32 rtl8169_get_msglevel(struct net_device *dev)
1584{
1585 struct rtl8169_private *tp = netdev_priv(dev);
1586
1587 return tp->msg_enable;
1588}
1589
1590static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
1591{
1592 struct rtl8169_private *tp = netdev_priv(dev);
1593
1594 tp->msg_enable = value;
1595}
1596
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001597static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
1598 "tx_packets",
1599 "rx_packets",
1600 "tx_errors",
1601 "rx_errors",
1602 "rx_missed",
1603 "align_errors",
1604 "tx_single_collisions",
1605 "tx_multi_collisions",
1606 "unicast",
1607 "broadcast",
1608 "multicast",
1609 "tx_aborted",
1610 "tx_underrun",
1611};
1612
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001613static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001614{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07001615 switch (sset) {
1616 case ETH_SS_STATS:
1617 return ARRAY_SIZE(rtl8169_gstrings);
1618 default:
1619 return -EOPNOTSUPP;
1620 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001621}
1622
Corinna Vinschen42020322015-09-10 10:47:35 +02001623DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001624{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001625 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001626}
1627
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001628static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001629{
Corinna Vinschen42020322015-09-10 10:47:35 +02001630 dma_addr_t paddr = tp->counters_phys_addr;
1631 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02001632
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001633 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
1634 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02001635 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001636 RTL_W32(tp, CounterAddrLow, cmd);
1637 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02001638
Francois Romieua78e9362018-01-26 01:53:26 +01001639 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001640}
1641
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001642static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001643{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001644 /*
1645 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
1646 * tally counters.
1647 */
1648 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
1649 return true;
1650
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001651 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02001652}
1653
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001654static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001655{
Heiner Kallweit10262b02019-01-06 20:44:00 +01001656 u8 val = RTL_R8(tp, ChipCmd);
1657
Ivan Vecera355423d2009-02-06 21:49:57 -08001658 /*
1659 * Some chips are unable to dump tally counters when the receiver
Heiner Kallweit10262b02019-01-06 20:44:00 +01001660 * is disabled. If 0xff chip may be in a PCI power-save state.
Ivan Vecera355423d2009-02-06 21:49:57 -08001661 */
Heiner Kallweit10262b02019-01-06 20:44:00 +01001662 if (!(val & CmdRxEnb) || val == 0xff)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001663 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001664
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001665 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001666}
1667
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001668static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001669{
Corinna Vinschen42020322015-09-10 10:47:35 +02001670 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001671 bool ret = false;
1672
1673 /*
1674 * rtl8169_init_counter_offsets is called from rtl_open. On chip
1675 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
1676 * reset by a power cycle, while the counter values collected by the
1677 * driver are reset at every driver unload/load cycle.
1678 *
1679 * To make sure the HW values returned by @get_stats64 match the SW
1680 * values, we collect the initial values at first open(*) and use them
1681 * as offsets to normalize the values returned by @get_stats64.
1682 *
1683 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
1684 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
1685 * set at open time by rtl_hw_start.
1686 */
1687
1688 if (tp->tc_offset.inited)
1689 return true;
1690
1691 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001692 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001693 ret = true;
1694
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001695 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001696 ret = true;
1697
Corinna Vinschen42020322015-09-10 10:47:35 +02001698 tp->tc_offset.tx_errors = counters->tx_errors;
1699 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
1700 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02001701 tp->tc_offset.inited = true;
1702
1703 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001704}
1705
Ivan Vecera355423d2009-02-06 21:49:57 -08001706static void rtl8169_get_ethtool_stats(struct net_device *dev,
1707 struct ethtool_stats *stats, u64 *data)
1708{
1709 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001710 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02001711 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08001712
1713 ASSERT_RTNL();
1714
Chun-Hao Line0636232016-07-29 16:37:55 +08001715 pm_runtime_get_noresume(d);
1716
1717 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02001718 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08001719
1720 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08001721
Corinna Vinschen42020322015-09-10 10:47:35 +02001722 data[0] = le64_to_cpu(counters->tx_packets);
1723 data[1] = le64_to_cpu(counters->rx_packets);
1724 data[2] = le64_to_cpu(counters->tx_errors);
1725 data[3] = le32_to_cpu(counters->rx_errors);
1726 data[4] = le16_to_cpu(counters->rx_missed);
1727 data[5] = le16_to_cpu(counters->align_errors);
1728 data[6] = le32_to_cpu(counters->tx_one_collision);
1729 data[7] = le32_to_cpu(counters->tx_multi_collision);
1730 data[8] = le64_to_cpu(counters->rx_unicast);
1731 data[9] = le64_to_cpu(counters->rx_broadcast);
1732 data[10] = le32_to_cpu(counters->rx_multicast);
1733 data[11] = le16_to_cpu(counters->tx_aborted);
1734 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08001735}
1736
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02001737static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
1738{
1739 switch(stringset) {
1740 case ETH_SS_STATS:
1741 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
1742 break;
1743 }
1744}
1745
Francois Romieu50970832017-10-27 13:24:49 +03001746/*
1747 * Interrupt coalescing
1748 *
1749 * > 1 - the availability of the IntrMitigate (0xe2) register through the
1750 * > 8169, 8168 and 810x line of chipsets
1751 *
1752 * 8169, 8168, and 8136(810x) serial chipsets support it.
1753 *
1754 * > 2 - the Tx timer unit at gigabit speed
1755 *
1756 * The unit of the timer depends on both the speed and the setting of CPlusCmd
1757 * (0xe0) bit 1 and bit 0.
1758 *
1759 * For 8169
1760 * bit[1:0] \ speed 1000M 100M 10M
1761 * 0 0 320ns 2.56us 40.96us
1762 * 0 1 2.56us 20.48us 327.7us
1763 * 1 0 5.12us 40.96us 655.4us
1764 * 1 1 10.24us 81.92us 1.31ms
1765 *
1766 * For the other
1767 * bit[1:0] \ speed 1000M 100M 10M
1768 * 0 0 5us 2.56us 40.96us
1769 * 0 1 40us 20.48us 327.7us
1770 * 1 0 80us 40.96us 655.4us
1771 * 1 1 160us 81.92us 1.31ms
1772 */
1773
1774/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
1775struct rtl_coalesce_scale {
1776 /* Rx / Tx */
1777 u32 nsecs[2];
1778};
1779
1780/* rx/tx scale factors for all CPlusCmd[0:1] cases */
1781struct rtl_coalesce_info {
1782 u32 speed;
1783 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
1784};
1785
1786/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
1787#define rxtx_x1822(r, t) { \
1788 {{(r), (t)}}, \
1789 {{(r)*8, (t)*8}}, \
1790 {{(r)*8*2, (t)*8*2}}, \
1791 {{(r)*8*2*2, (t)*8*2*2}}, \
1792}
1793static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
1794 /* speed delays: rx00 tx00 */
1795 { SPEED_10, rxtx_x1822(40960, 40960) },
1796 { SPEED_100, rxtx_x1822( 2560, 2560) },
1797 { SPEED_1000, rxtx_x1822( 320, 320) },
1798 { 0 },
1799};
1800
1801static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
1802 /* speed delays: rx00 tx00 */
1803 { SPEED_10, rxtx_x1822(40960, 40960) },
1804 { SPEED_100, rxtx_x1822( 2560, 2560) },
1805 { SPEED_1000, rxtx_x1822( 5000, 5000) },
1806 { 0 },
1807};
1808#undef rxtx_x1822
1809
1810/* get rx/tx scale vector corresponding to current speed */
1811static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
1812{
1813 struct rtl8169_private *tp = netdev_priv(dev);
1814 struct ethtool_link_ksettings ecmd;
1815 const struct rtl_coalesce_info *ci;
1816 int rc;
1817
Heiner Kallweit45772432018-07-17 22:51:44 +02001818 rc = phy_ethtool_get_link_ksettings(dev, &ecmd);
Francois Romieu50970832017-10-27 13:24:49 +03001819 if (rc < 0)
1820 return ERR_PTR(rc);
1821
1822 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
1823 if (ecmd.base.speed == ci->speed) {
1824 return ci;
1825 }
1826 }
1827
1828 return ERR_PTR(-ELNRNG);
1829}
1830
1831static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1832{
1833 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001834 const struct rtl_coalesce_info *ci;
1835 const struct rtl_coalesce_scale *scale;
1836 struct {
1837 u32 *max_frames;
1838 u32 *usecs;
1839 } coal_settings [] = {
1840 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
1841 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
1842 }, *p = coal_settings;
1843 int i;
1844 u16 w;
1845
1846 memset(ec, 0, sizeof(*ec));
1847
1848 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
1849 ci = rtl_coalesce_info(dev);
1850 if (IS_ERR(ci))
1851 return PTR_ERR(ci);
1852
Heiner Kallweit0ae09742018-04-28 22:19:26 +02001853 scale = &ci->scalev[tp->cp_cmd & INTT_MASK];
Francois Romieu50970832017-10-27 13:24:49 +03001854
1855 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001856 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03001857 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
1858 w >>= RTL_COALESCE_SHIFT;
1859 *p->usecs = w & RTL_COALESCE_MASK;
1860 }
1861
1862 for (i = 0; i < 2; i++) {
1863 p = coal_settings + i;
1864 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
1865
1866 /*
1867 * ethtool_coalesce says it is illegal to set both usecs and
1868 * max_frames to 0.
1869 */
1870 if (!*p->usecs && !*p->max_frames)
1871 *p->max_frames = 1;
1872 }
1873
1874 return 0;
1875}
1876
1877/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
1878static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
1879 struct net_device *dev, u32 nsec, u16 *cp01)
1880{
1881 const struct rtl_coalesce_info *ci;
1882 u16 i;
1883
1884 ci = rtl_coalesce_info(dev);
1885 if (IS_ERR(ci))
1886 return ERR_CAST(ci);
1887
1888 for (i = 0; i < 4; i++) {
1889 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
1890 ci->scalev[i].nsecs[1]);
1891 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
1892 *cp01 = i;
1893 return &ci->scalev[i];
1894 }
1895 }
1896
1897 return ERR_PTR(-EINVAL);
1898}
1899
1900static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
1901{
1902 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03001903 const struct rtl_coalesce_scale *scale;
1904 struct {
1905 u32 frames;
1906 u32 usecs;
1907 } coal_settings [] = {
1908 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
1909 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
1910 }, *p = coal_settings;
1911 u16 w = 0, cp01;
1912 int i;
1913
1914 scale = rtl_coalesce_choose_scale(dev,
1915 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
1916 if (IS_ERR(scale))
1917 return PTR_ERR(scale);
1918
1919 for (i = 0; i < 2; i++, p++) {
1920 u32 units;
1921
1922 /*
1923 * accept max_frames=1 we returned in rtl_get_coalesce.
1924 * accept it not only when usecs=0 because of e.g. the following scenario:
1925 *
1926 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
1927 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
1928 * - then user does `ethtool -C eth0 rx-usecs 100`
1929 *
1930 * since ethtool sends to kernel whole ethtool_coalesce
1931 * settings, if we do not handle rx_usecs=!0, rx_frames=1
1932 * we'll reject it below in `frames % 4 != 0`.
1933 */
1934 if (p->frames == 1) {
1935 p->frames = 0;
1936 }
1937
1938 units = p->usecs * 1000 / scale->nsecs[i];
1939 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
1940 return -EINVAL;
1941
1942 w <<= RTL_COALESCE_SHIFT;
1943 w |= units;
1944 w <<= RTL_COALESCE_SHIFT;
1945 w |= p->frames >> 2;
1946 }
1947
1948 rtl_lock_work(tp);
1949
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001950 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03001951
Heiner Kallweit9a3c81f2018-04-28 22:19:21 +02001952 tp->cp_cmd = (tp->cp_cmd & ~INTT_MASK) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001953 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1954 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03001955
1956 rtl_unlock_work(tp);
1957
1958 return 0;
1959}
1960
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001961static int rtl_get_eee_supp(struct rtl8169_private *tp)
1962{
1963 struct phy_device *phydev = tp->phydev;
1964 int ret;
1965
1966 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001967 case RTL_GIGA_MAC_VER_34:
1968 case RTL_GIGA_MAC_VER_35:
1969 case RTL_GIGA_MAC_VER_36:
1970 case RTL_GIGA_MAC_VER_38:
1971 ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_PCS_EEE_ABLE);
1972 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001973 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02001974 ret = phy_read_paged(phydev, 0x0a5c, 0x12);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001975 break;
1976 default:
1977 ret = -EPROTONOSUPPORT;
1978 break;
1979 }
1980
1981 return ret;
1982}
1983
1984static int rtl_get_eee_lpadv(struct rtl8169_private *tp)
1985{
1986 struct phy_device *phydev = tp->phydev;
1987 int ret;
1988
1989 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01001990 case RTL_GIGA_MAC_VER_34:
1991 case RTL_GIGA_MAC_VER_35:
1992 case RTL_GIGA_MAC_VER_36:
1993 case RTL_GIGA_MAC_VER_38:
1994 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_LPABLE);
1995 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001996 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02001997 ret = phy_read_paged(phydev, 0x0a5d, 0x11);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01001998 break;
1999 default:
2000 ret = -EPROTONOSUPPORT;
2001 break;
2002 }
2003
2004 return ret;
2005}
2006
2007static int rtl_get_eee_adv(struct rtl8169_private *tp)
2008{
2009 struct phy_device *phydev = tp->phydev;
2010 int ret;
2011
2012 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002013 case RTL_GIGA_MAC_VER_34:
2014 case RTL_GIGA_MAC_VER_35:
2015 case RTL_GIGA_MAC_VER_36:
2016 case RTL_GIGA_MAC_VER_38:
2017 ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV);
2018 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002019 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02002020 ret = phy_read_paged(phydev, 0x0a5d, 0x10);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002021 break;
2022 default:
2023 ret = -EPROTONOSUPPORT;
2024 break;
2025 }
2026
2027 return ret;
2028}
2029
2030static int rtl_set_eee_adv(struct rtl8169_private *tp, int val)
2031{
2032 struct phy_device *phydev = tp->phydev;
2033 int ret = 0;
2034
2035 switch (tp->mac_version) {
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002036 case RTL_GIGA_MAC_VER_34:
2037 case RTL_GIGA_MAC_VER_35:
2038 case RTL_GIGA_MAC_VER_36:
2039 case RTL_GIGA_MAC_VER_38:
2040 ret = phy_write_mmd(phydev, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
2041 break;
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002042 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweita2928d22019-06-02 10:53:49 +02002043 phy_write_paged(phydev, 0x0a5d, 0x10, val);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002044 break;
2045 default:
2046 ret = -EPROTONOSUPPORT;
2047 break;
2048 }
2049
2050 return ret;
2051}
2052
2053static int rtl8169_get_eee(struct net_device *dev, struct ethtool_eee *data)
2054{
2055 struct rtl8169_private *tp = netdev_priv(dev);
2056 struct device *d = tp_to_dev(tp);
2057 int ret;
2058
2059 pm_runtime_get_noresume(d);
2060
2061 if (!pm_runtime_active(d)) {
2062 ret = -EOPNOTSUPP;
2063 goto out;
2064 }
2065
2066 /* Get Supported EEE */
2067 ret = rtl_get_eee_supp(tp);
2068 if (ret < 0)
2069 goto out;
2070 data->supported = mmd_eee_cap_to_ethtool_sup_t(ret);
2071
2072 /* Get advertisement EEE */
2073 ret = rtl_get_eee_adv(tp);
2074 if (ret < 0)
2075 goto out;
2076 data->advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2077 data->eee_enabled = !!data->advertised;
2078
2079 /* Get LP advertisement EEE */
2080 ret = rtl_get_eee_lpadv(tp);
2081 if (ret < 0)
2082 goto out;
2083 data->lp_advertised = mmd_eee_adv_to_ethtool_adv_t(ret);
2084 data->eee_active = !!(data->advertised & data->lp_advertised);
2085out:
2086 pm_runtime_put_noidle(d);
2087 return ret < 0 ? ret : 0;
2088}
2089
2090static int rtl8169_set_eee(struct net_device *dev, struct ethtool_eee *data)
2091{
2092 struct rtl8169_private *tp = netdev_priv(dev);
2093 struct device *d = tp_to_dev(tp);
2094 int old_adv, adv = 0, cap, ret;
2095
2096 pm_runtime_get_noresume(d);
2097
2098 if (!dev->phydev || !pm_runtime_active(d)) {
2099 ret = -EOPNOTSUPP;
2100 goto out;
2101 }
2102
2103 if (dev->phydev->autoneg == AUTONEG_DISABLE ||
2104 dev->phydev->duplex != DUPLEX_FULL) {
2105 ret = -EPROTONOSUPPORT;
2106 goto out;
2107 }
2108
2109 /* Get Supported EEE */
2110 ret = rtl_get_eee_supp(tp);
2111 if (ret < 0)
2112 goto out;
2113 cap = ret;
2114
2115 ret = rtl_get_eee_adv(tp);
2116 if (ret < 0)
2117 goto out;
2118 old_adv = ret;
2119
2120 if (data->eee_enabled) {
2121 adv = !data->advertised ? cap :
2122 ethtool_adv_to_mmd_eee_adv_t(data->advertised) & cap;
2123 /* Mask prohibited EEE modes */
2124 adv &= ~dev->phydev->eee_broken_modes;
2125 }
2126
2127 if (old_adv != adv) {
2128 ret = rtl_set_eee_adv(tp, adv);
2129 if (ret < 0)
2130 goto out;
2131
2132 /* Restart autonegotiation so the new modes get sent to the
2133 * link partner.
2134 */
2135 ret = phy_restart_aneg(dev->phydev);
2136 }
2137
2138out:
2139 pm_runtime_put_noidle(d);
2140 return ret < 0 ? ret : 0;
2141}
2142
Jeff Garzik7282d492006-09-13 14:30:00 -04002143static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002144 .get_drvinfo = rtl8169_get_drvinfo,
2145 .get_regs_len = rtl8169_get_regs_len,
2146 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002147 .get_coalesce = rtl_get_coalesce,
2148 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002149 .get_msglevel = rtl8169_get_msglevel,
2150 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002151 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002152 .get_wol = rtl8169_get_wol,
2153 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002154 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002155 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002156 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002157 .get_ts_info = ethtool_op_get_ts_info,
Heiner Kallweitdd849572018-07-17 22:51:48 +02002158 .nway_reset = phy_ethtool_nway_reset,
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002159 .get_eee = rtl8169_get_eee,
2160 .set_eee = rtl8169_set_eee,
Heiner Kallweit45772432018-07-17 22:51:44 +02002161 .get_link_ksettings = phy_ethtool_get_link_ksettings,
2162 .set_link_ksettings = phy_ethtool_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163};
2164
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01002165static void rtl_enable_eee(struct rtl8169_private *tp)
2166{
2167 int supported = rtl_get_eee_supp(tp);
2168
2169 if (supported > 0)
2170 rtl_set_eee_adv(tp, supported);
2171}
2172
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002173static void rtl8169_get_mac_version(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002174{
Francois Romieu0e485152007-02-20 00:00:26 +01002175 /*
2176 * The driver currently handles the 8168Bf and the 8168Be identically
2177 * but they can be identified more specifically through the test below
2178 * if needed:
2179 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002180 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002181 *
2182 * Same thing for the 8101Eb and the 8101Ec:
2183 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002184 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002185 */
Francois Romieu37441002011-06-17 22:58:54 +02002186 static const struct rtl_mac_info {
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002187 u16 mask;
2188 u16 val;
2189 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002190 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002191 /* 8168EP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002192 { 0x7cf, 0x502, RTL_GIGA_MAC_VER_51 },
2193 { 0x7cf, 0x501, RTL_GIGA_MAC_VER_50 },
2194 { 0x7cf, 0x500, RTL_GIGA_MAC_VER_49 },
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002195
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002196 /* 8168H family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002197 { 0x7cf, 0x541, RTL_GIGA_MAC_VER_46 },
2198 { 0x7cf, 0x540, RTL_GIGA_MAC_VER_45 },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002199
Hayes Wangc5583862012-07-02 17:23:22 +08002200 /* 8168G family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002201 { 0x7cf, 0x5c8, RTL_GIGA_MAC_VER_44 },
2202 { 0x7cf, 0x509, RTL_GIGA_MAC_VER_42 },
2203 { 0x7cf, 0x4c1, RTL_GIGA_MAC_VER_41 },
2204 { 0x7cf, 0x4c0, RTL_GIGA_MAC_VER_40 },
Hayes Wangc5583862012-07-02 17:23:22 +08002205
Hayes Wangc2218922011-09-06 16:55:18 +08002206 /* 8168F family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002207 { 0x7c8, 0x488, RTL_GIGA_MAC_VER_38 },
2208 { 0x7cf, 0x481, RTL_GIGA_MAC_VER_36 },
2209 { 0x7cf, 0x480, RTL_GIGA_MAC_VER_35 },
Hayes Wangc2218922011-09-06 16:55:18 +08002210
hayeswang01dc7fe2011-03-21 01:50:28 +00002211 /* 8168E family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002212 { 0x7c8, 0x2c8, RTL_GIGA_MAC_VER_34 },
2213 { 0x7cf, 0x2c1, RTL_GIGA_MAC_VER_32 },
2214 { 0x7c8, 0x2c0, RTL_GIGA_MAC_VER_33 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002215
Francois Romieu5b538df2008-07-20 16:22:45 +02002216 /* 8168D family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002217 { 0x7cf, 0x281, RTL_GIGA_MAC_VER_25 },
2218 { 0x7c8, 0x280, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002219
françois romieue6de30d2011-01-03 15:08:37 +00002220 /* 8168DP family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002221 { 0x7cf, 0x288, RTL_GIGA_MAC_VER_27 },
2222 { 0x7cf, 0x28a, RTL_GIGA_MAC_VER_28 },
2223 { 0x7cf, 0x28b, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002224
Francois Romieuef808d52008-06-29 13:10:54 +02002225 /* 8168C family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002226 { 0x7cf, 0x3c9, RTL_GIGA_MAC_VER_23 },
2227 { 0x7cf, 0x3c8, RTL_GIGA_MAC_VER_18 },
2228 { 0x7c8, 0x3c8, RTL_GIGA_MAC_VER_24 },
2229 { 0x7cf, 0x3c0, RTL_GIGA_MAC_VER_19 },
2230 { 0x7cf, 0x3c2, RTL_GIGA_MAC_VER_20 },
2231 { 0x7cf, 0x3c3, RTL_GIGA_MAC_VER_21 },
2232 { 0x7c8, 0x3c0, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002233
2234 /* 8168B family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002235 { 0x7cf, 0x380, RTL_GIGA_MAC_VER_12 },
2236 { 0x7c8, 0x380, RTL_GIGA_MAC_VER_17 },
2237 { 0x7c8, 0x300, RTL_GIGA_MAC_VER_11 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002238
2239 /* 8101 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002240 { 0x7c8, 0x448, RTL_GIGA_MAC_VER_39 },
2241 { 0x7c8, 0x440, RTL_GIGA_MAC_VER_37 },
2242 { 0x7cf, 0x409, RTL_GIGA_MAC_VER_29 },
2243 { 0x7c8, 0x408, RTL_GIGA_MAC_VER_30 },
2244 { 0x7cf, 0x349, RTL_GIGA_MAC_VER_08 },
2245 { 0x7cf, 0x249, RTL_GIGA_MAC_VER_08 },
2246 { 0x7cf, 0x348, RTL_GIGA_MAC_VER_07 },
2247 { 0x7cf, 0x248, RTL_GIGA_MAC_VER_07 },
2248 { 0x7cf, 0x340, RTL_GIGA_MAC_VER_13 },
2249 { 0x7cf, 0x343, RTL_GIGA_MAC_VER_10 },
2250 { 0x7cf, 0x342, RTL_GIGA_MAC_VER_16 },
2251 { 0x7c8, 0x348, RTL_GIGA_MAC_VER_09 },
2252 { 0x7c8, 0x248, RTL_GIGA_MAC_VER_09 },
2253 { 0x7c8, 0x340, RTL_GIGA_MAC_VER_16 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002254 /* FIXME: where did these entries come from ? -- FR */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002255 { 0xfc8, 0x388, RTL_GIGA_MAC_VER_15 },
2256 { 0xfc8, 0x308, RTL_GIGA_MAC_VER_14 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002257
2258 /* 8110 family. */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002259 { 0xfc8, 0x980, RTL_GIGA_MAC_VER_06 },
2260 { 0xfc8, 0x180, RTL_GIGA_MAC_VER_05 },
2261 { 0xfc8, 0x100, RTL_GIGA_MAC_VER_04 },
2262 { 0xfc8, 0x040, RTL_GIGA_MAC_VER_03 },
2263 { 0xfc8, 0x008, RTL_GIGA_MAC_VER_02 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002264
Jean Delvaref21b75e2009-05-26 20:54:48 -07002265 /* Catch-all */
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002266 { 0x000, 0x000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002267 };
2268 const struct rtl_mac_info *p = mac_info;
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01002269 u16 reg = RTL_R32(tp, TxConfig) >> 20;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002270
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002271 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002272 p++;
2273 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002274
2275 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01002276 dev_err(tp_to_dev(tp), "unknown chip XID %03x\n", reg & 0xfcf);
Heiner Kallweit45f19962018-11-22 22:00:10 +01002277 } else if (!tp->supports_gmii) {
2278 if (tp->mac_version == RTL_GIGA_MAC_VER_42)
2279 tp->mac_version = RTL_GIGA_MAC_VER_43;
2280 else if (tp->mac_version == RTL_GIGA_MAC_VER_45)
2281 tp->mac_version = RTL_GIGA_MAC_VER_47;
2282 else if (tp->mac_version == RTL_GIGA_MAC_VER_46)
2283 tp->mac_version = RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002284 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002285}
2286
Francois Romieu867763c2007-08-17 18:21:58 +02002287struct phy_reg {
2288 u16 reg;
2289 u16 val;
2290};
2291
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002292static void __rtl_writephy_batch(struct rtl8169_private *tp,
2293 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002294{
2295 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002296 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002297 regs++;
2298 }
2299}
2300
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002301#define rtl_writephy_batch(tp, a) __rtl_writephy_batch(tp, a, ARRAY_SIZE(a))
2302
Heiner Kallweit0a616b32019-06-03 21:23:43 +02002303enum rtl_fw_opcode {
2304 PHY_READ = 0x0,
2305 PHY_DATA_OR = 0x1,
2306 PHY_DATA_AND = 0x2,
2307 PHY_BJMPN = 0x3,
2308 PHY_MDIO_CHG = 0x4,
2309 PHY_CLEAR_READCOUNT = 0x7,
2310 PHY_WRITE = 0x8,
2311 PHY_READCOUNT_EQ_SKIP = 0x9,
2312 PHY_COMP_EQ_SKIPN = 0xa,
2313 PHY_COMP_NEQ_SKIPN = 0xb,
2314 PHY_WRITE_PREVIOUS = 0xc,
2315 PHY_SKIPN = 0xd,
2316 PHY_DELAY_MS = 0xe,
2317};
françois romieubca03d52011-01-03 15:07:31 +00002318
Hayes Wang960aee62011-06-18 11:37:48 +02002319struct fw_info {
2320 u32 magic;
2321 char version[RTL_VER_SIZE];
2322 __le32 fw_start;
2323 __le32 fw_len;
2324 u8 chksum;
2325} __packed;
2326
Francois Romieu1c361ef2011-06-17 17:16:24 +02002327#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2328
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02002329static bool rtl_fw_format_ok(struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002330{
Francois Romieub6ffd972011-06-17 17:00:05 +02002331 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002332 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002333 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
françois romieubca03d52011-01-03 15:07:31 +00002334
Francois Romieu1c361ef2011-06-17 17:16:24 +02002335 if (fw->size < FW_OPCODE_SIZE)
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002336 return false;
Hayes Wang960aee62011-06-18 11:37:48 +02002337
2338 if (!fw_info->magic) {
2339 size_t i, size, start;
2340 u8 checksum = 0;
2341
2342 if (fw->size < sizeof(*fw_info))
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002343 return false;
Hayes Wang960aee62011-06-18 11:37:48 +02002344
2345 for (i = 0; i < fw->size; i++)
2346 checksum += fw->data[i];
2347 if (checksum != 0)
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002348 return false;
Hayes Wang960aee62011-06-18 11:37:48 +02002349
2350 start = le32_to_cpu(fw_info->fw_start);
2351 if (start > fw->size)
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002352 return false;
Hayes Wang960aee62011-06-18 11:37:48 +02002353
2354 size = le32_to_cpu(fw_info->fw_len);
2355 if (size > (fw->size - start) / FW_OPCODE_SIZE)
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002356 return false;
Hayes Wang960aee62011-06-18 11:37:48 +02002357
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002358 strscpy(rtl_fw->version, fw_info->version, RTL_VER_SIZE);
Hayes Wang960aee62011-06-18 11:37:48 +02002359
2360 pa->code = (__le32 *)(fw->data + start);
2361 pa->size = size;
2362 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002363 if (fw->size % FW_OPCODE_SIZE)
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002364 return false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002365
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02002366 strscpy(rtl_fw->version, rtl_fw->fw_name, RTL_VER_SIZE);
Francois Romieu1c361ef2011-06-17 17:16:24 +02002367
2368 pa->code = (__le32 *)fw->data;
2369 pa->size = fw->size / FW_OPCODE_SIZE;
2370 }
Francois Romieu1c361ef2011-06-17 17:16:24 +02002371
Heiner Kallweite95a7f32019-05-29 21:13:58 +02002372 return true;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002373}
2374
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02002375static bool rtl_fw_data_ok(struct rtl_fw *rtl_fw)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002376{
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02002377 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002378 size_t index;
2379
Francois Romieu1c361ef2011-06-17 17:16:24 +02002380 for (index = 0; index < pa->size; index++) {
2381 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002382 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002383
Heiner Kallweit0a616b32019-06-03 21:23:43 +02002384 switch (action >> 28) {
hayeswang42b82dc2011-01-10 02:07:25 +00002385 case PHY_READ:
2386 case PHY_DATA_OR:
2387 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002388 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002389 case PHY_CLEAR_READCOUNT:
2390 case PHY_WRITE:
2391 case PHY_WRITE_PREVIOUS:
2392 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002393 break;
2394
hayeswang42b82dc2011-01-10 02:07:25 +00002395 case PHY_BJMPN:
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02002396 if (regno > index)
Francois Romieufd112f22011-06-18 00:10:29 +02002397 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002398 break;
2399 case PHY_READCOUNT_EQ_SKIP:
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02002400 if (index + 2 >= pa->size)
Francois Romieufd112f22011-06-18 00:10:29 +02002401 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002402 break;
2403 case PHY_COMP_EQ_SKIPN:
2404 case PHY_COMP_NEQ_SKIPN:
2405 case PHY_SKIPN:
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02002406 if (index + 1 + regno >= pa->size)
Francois Romieufd112f22011-06-18 00:10:29 +02002407 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002408 break;
2409
hayeswang42b82dc2011-01-10 02:07:25 +00002410 default:
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02002411 dev_err(rtl_fw->dev, "Invalid action 0x%08x\n", action);
2412 return false;
françois romieubca03d52011-01-03 15:07:31 +00002413 }
2414 }
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02002415
2416 return true;
Francois Romieufd112f22011-06-18 00:10:29 +02002417out:
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02002418 dev_err(rtl_fw->dev, "Out of range of firmware\n");
2419 return false;
Francois Romieufd112f22011-06-18 00:10:29 +02002420}
2421
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002422static void rtl_fw_write_firmware(struct rtl8169_private *tp,
2423 struct rtl_fw *rtl_fw)
Francois Romieufd112f22011-06-18 00:10:29 +02002424{
2425 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002426 rtl_fw_write_t fw_write = rtl_fw->phy_write;
2427 rtl_fw_read_t fw_read = rtl_fw->phy_read;
2428 int predata = 0, count = 0;
Francois Romieufd112f22011-06-18 00:10:29 +02002429 size_t index;
2430
Heiner Kallweit29568702019-06-03 21:24:38 +02002431 for (index = 0; index < pa->size; index++) {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002432 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002433 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002434 u32 regno = (action & 0x0fff0000) >> 16;
Heiner Kallweit0a616b32019-06-03 21:23:43 +02002435 enum rtl_fw_opcode opcode = action >> 28;
hayeswang42b82dc2011-01-10 02:07:25 +00002436
2437 if (!action)
2438 break;
françois romieubca03d52011-01-03 15:07:31 +00002439
Heiner Kallweit0a616b32019-06-03 21:23:43 +02002440 switch (opcode) {
hayeswang42b82dc2011-01-10 02:07:25 +00002441 case PHY_READ:
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002442 predata = fw_read(tp, regno);
hayeswang42b82dc2011-01-10 02:07:25 +00002443 count++;
françois romieubca03d52011-01-03 15:07:31 +00002444 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002445 case PHY_DATA_OR:
2446 predata |= data;
hayeswang42b82dc2011-01-10 02:07:25 +00002447 break;
2448 case PHY_DATA_AND:
2449 predata &= data;
hayeswang42b82dc2011-01-10 02:07:25 +00002450 break;
2451 case PHY_BJMPN:
Heiner Kallweit29568702019-06-03 21:24:38 +02002452 index -= (regno + 1);
hayeswang42b82dc2011-01-10 02:07:25 +00002453 break;
hayeswangeee37862013-04-01 22:23:38 +00002454 case PHY_MDIO_CHG:
2455 if (data == 0) {
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002456 fw_write = rtl_fw->phy_write;
2457 fw_read = rtl_fw->phy_read;
hayeswangeee37862013-04-01 22:23:38 +00002458 } else if (data == 1) {
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002459 fw_write = rtl_fw->mac_mcu_write;
2460 fw_read = rtl_fw->mac_mcu_read;
hayeswangeee37862013-04-01 22:23:38 +00002461 }
2462
hayeswang42b82dc2011-01-10 02:07:25 +00002463 break;
2464 case PHY_CLEAR_READCOUNT:
2465 count = 0;
hayeswang42b82dc2011-01-10 02:07:25 +00002466 break;
2467 case PHY_WRITE:
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002468 fw_write(tp, regno, data);
hayeswang42b82dc2011-01-10 02:07:25 +00002469 break;
2470 case PHY_READCOUNT_EQ_SKIP:
Heiner Kallweit29568702019-06-03 21:24:38 +02002471 if (count == data)
2472 index++;
hayeswang42b82dc2011-01-10 02:07:25 +00002473 break;
2474 case PHY_COMP_EQ_SKIPN:
2475 if (predata == data)
2476 index += regno;
hayeswang42b82dc2011-01-10 02:07:25 +00002477 break;
2478 case PHY_COMP_NEQ_SKIPN:
2479 if (predata != data)
2480 index += regno;
hayeswang42b82dc2011-01-10 02:07:25 +00002481 break;
2482 case PHY_WRITE_PREVIOUS:
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002483 fw_write(tp, regno, predata);
hayeswang42b82dc2011-01-10 02:07:25 +00002484 break;
2485 case PHY_SKIPN:
Heiner Kallweit29568702019-06-03 21:24:38 +02002486 index += regno;
hayeswang42b82dc2011-01-10 02:07:25 +00002487 break;
2488 case PHY_DELAY_MS:
2489 mdelay(data);
hayeswang42b82dc2011-01-10 02:07:25 +00002490 break;
françois romieubca03d52011-01-03 15:07:31 +00002491 }
2492 }
2493}
2494
Heiner Kallweit47ad5932019-06-03 21:26:31 +02002495static void rtl_fw_release_firmware(struct rtl_fw *rtl_fw)
2496{
2497 release_firmware(rtl_fw->fw);
2498}
2499
françois romieuf1e02ed2011-01-13 13:07:53 +00002500static void rtl_release_firmware(struct rtl8169_private *tp)
2501{
Heiner Kallweit254764e2019-01-22 22:23:41 +01002502 if (tp->rtl_fw) {
Heiner Kallweit47ad5932019-06-03 21:26:31 +02002503 rtl_fw_release_firmware(tp->rtl_fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02002504 kfree(tp->rtl_fw);
Heiner Kallweit254764e2019-01-22 22:23:41 +01002505 tp->rtl_fw = NULL;
Francois Romieub6ffd972011-06-17 17:00:05 +02002506 }
françois romieuf1e02ed2011-01-13 13:07:53 +00002507}
2508
François Romieu953a12c2011-04-24 17:38:48 +02002509static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002510{
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002511 /* TODO: release firmware if rtl_fw_write_firmware signals failure. */
Heiner Kallweit254764e2019-01-22 22:23:41 +01002512 if (tp->rtl_fw)
Heiner Kallweitce8843a2019-05-29 21:15:06 +02002513 rtl_fw_write_firmware(tp, tp->rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002514}
2515
2516static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2517{
2518 if (rtl_readphy(tp, reg) != val)
2519 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2520 else
2521 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002522}
2523
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002524static void rtl8168_config_eee_mac(struct rtl8169_private *tp)
2525{
Heiner Kallweitf4528252019-05-04 17:13:09 +02002526 /* Adjust EEE LED frequency */
2527 if (tp->mac_version != RTL_GIGA_MAC_VER_38)
2528 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
2529
Heiner Kallweite719b3e2019-04-28 11:11:47 +02002530 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_1111, 0x0003);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002531}
2532
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01002533static void rtl8168f_config_eee_phy(struct rtl8169_private *tp)
2534{
2535 struct phy_device *phydev = tp->phydev;
2536
2537 phy_write(phydev, 0x1f, 0x0007);
2538 phy_write(phydev, 0x1e, 0x0020);
2539 phy_set_bits(phydev, 0x15, BIT(8));
2540
2541 phy_write(phydev, 0x1f, 0x0005);
2542 phy_write(phydev, 0x05, 0x8b85);
2543 phy_set_bits(phydev, 0x06, BIT(13));
2544
2545 phy_write(phydev, 0x1f, 0x0000);
2546}
2547
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002548static void rtl8168g_config_eee_phy(struct rtl8169_private *tp)
2549{
Heiner Kallweita2928d22019-06-02 10:53:49 +02002550 phy_modify_paged(tp->phydev, 0x0a43, 0x11, 0, BIT(4));
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01002551}
2552
françois romieu4da19632011-01-03 15:07:55 +00002553static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002554{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002555 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002556 { 0x1f, 0x0001 },
2557 { 0x06, 0x006e },
2558 { 0x08, 0x0708 },
2559 { 0x15, 0x4000 },
2560 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002561
françois romieu0b9b5712009-08-10 19:44:56 +00002562 { 0x1f, 0x0001 },
2563 { 0x03, 0x00a1 },
2564 { 0x02, 0x0008 },
2565 { 0x01, 0x0120 },
2566 { 0x00, 0x1000 },
2567 { 0x04, 0x0800 },
2568 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002569
françois romieu0b9b5712009-08-10 19:44:56 +00002570 { 0x03, 0xff41 },
2571 { 0x02, 0xdf60 },
2572 { 0x01, 0x0140 },
2573 { 0x00, 0x0077 },
2574 { 0x04, 0x7800 },
2575 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002576
françois romieu0b9b5712009-08-10 19:44:56 +00002577 { 0x03, 0x802f },
2578 { 0x02, 0x4f02 },
2579 { 0x01, 0x0409 },
2580 { 0x00, 0xf0f9 },
2581 { 0x04, 0x9800 },
2582 { 0x04, 0x9000 },
2583
2584 { 0x03, 0xdf01 },
2585 { 0x02, 0xdf20 },
2586 { 0x01, 0xff95 },
2587 { 0x00, 0xba00 },
2588 { 0x04, 0xa800 },
2589 { 0x04, 0xa000 },
2590
2591 { 0x03, 0xff41 },
2592 { 0x02, 0xdf20 },
2593 { 0x01, 0x0140 },
2594 { 0x00, 0x00bb },
2595 { 0x04, 0xb800 },
2596 { 0x04, 0xb000 },
2597
2598 { 0x03, 0xdf41 },
2599 { 0x02, 0xdc60 },
2600 { 0x01, 0x6340 },
2601 { 0x00, 0x007d },
2602 { 0x04, 0xd800 },
2603 { 0x04, 0xd000 },
2604
2605 { 0x03, 0xdf01 },
2606 { 0x02, 0xdf20 },
2607 { 0x01, 0x100a },
2608 { 0x00, 0xa0ff },
2609 { 0x04, 0xf800 },
2610 { 0x04, 0xf000 },
2611
2612 { 0x1f, 0x0000 },
2613 { 0x0b, 0x0000 },
2614 { 0x00, 0x9200 }
2615 };
2616
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002617 rtl_writephy_batch(tp, phy_reg_init);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002618}
2619
françois romieu4da19632011-01-03 15:07:55 +00002620static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002621{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002622 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002623 { 0x1f, 0x0002 },
2624 { 0x01, 0x90d0 },
2625 { 0x1f, 0x0000 }
2626 };
2627
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002628 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5615d9f2007-08-17 17:50:46 +02002629}
2630
françois romieu4da19632011-01-03 15:07:55 +00002631static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002632{
2633 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002634
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002635 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2636 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002637 return;
2638
françois romieu4da19632011-01-03 15:07:55 +00002639 rtl_writephy(tp, 0x1f, 0x0001);
2640 rtl_writephy(tp, 0x10, 0xf01b);
2641 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002642}
2643
françois romieu4da19632011-01-03 15:07:55 +00002644static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002645{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002646 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002647 { 0x1f, 0x0001 },
2648 { 0x04, 0x0000 },
2649 { 0x03, 0x00a1 },
2650 { 0x02, 0x0008 },
2651 { 0x01, 0x0120 },
2652 { 0x00, 0x1000 },
2653 { 0x04, 0x0800 },
2654 { 0x04, 0x9000 },
2655 { 0x03, 0x802f },
2656 { 0x02, 0x4f02 },
2657 { 0x01, 0x0409 },
2658 { 0x00, 0xf099 },
2659 { 0x04, 0x9800 },
2660 { 0x04, 0xa000 },
2661 { 0x03, 0xdf01 },
2662 { 0x02, 0xdf20 },
2663 { 0x01, 0xff95 },
2664 { 0x00, 0xba00 },
2665 { 0x04, 0xa800 },
2666 { 0x04, 0xf000 },
2667 { 0x03, 0xdf01 },
2668 { 0x02, 0xdf20 },
2669 { 0x01, 0x101a },
2670 { 0x00, 0xa0ff },
2671 { 0x04, 0xf800 },
2672 { 0x04, 0x0000 },
2673 { 0x1f, 0x0000 },
2674
2675 { 0x1f, 0x0001 },
2676 { 0x10, 0xf41b },
2677 { 0x14, 0xfb54 },
2678 { 0x18, 0xf5c7 },
2679 { 0x1f, 0x0000 },
2680
2681 { 0x1f, 0x0001 },
2682 { 0x17, 0x0cc0 },
2683 { 0x1f, 0x0000 }
2684 };
2685
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002686 rtl_writephy_batch(tp, phy_reg_init);
françois romieu2e9558562009-08-10 19:44:19 +00002687
françois romieu4da19632011-01-03 15:07:55 +00002688 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00002689}
2690
françois romieu4da19632011-01-03 15:07:55 +00002691static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00002692{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002693 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00002694 { 0x1f, 0x0001 },
2695 { 0x04, 0x0000 },
2696 { 0x03, 0x00a1 },
2697 { 0x02, 0x0008 },
2698 { 0x01, 0x0120 },
2699 { 0x00, 0x1000 },
2700 { 0x04, 0x0800 },
2701 { 0x04, 0x9000 },
2702 { 0x03, 0x802f },
2703 { 0x02, 0x4f02 },
2704 { 0x01, 0x0409 },
2705 { 0x00, 0xf099 },
2706 { 0x04, 0x9800 },
2707 { 0x04, 0xa000 },
2708 { 0x03, 0xdf01 },
2709 { 0x02, 0xdf20 },
2710 { 0x01, 0xff95 },
2711 { 0x00, 0xba00 },
2712 { 0x04, 0xa800 },
2713 { 0x04, 0xf000 },
2714 { 0x03, 0xdf01 },
2715 { 0x02, 0xdf20 },
2716 { 0x01, 0x101a },
2717 { 0x00, 0xa0ff },
2718 { 0x04, 0xf800 },
2719 { 0x04, 0x0000 },
2720 { 0x1f, 0x0000 },
2721
2722 { 0x1f, 0x0001 },
2723 { 0x0b, 0x8480 },
2724 { 0x1f, 0x0000 },
2725
2726 { 0x1f, 0x0001 },
2727 { 0x18, 0x67c7 },
2728 { 0x04, 0x2000 },
2729 { 0x03, 0x002f },
2730 { 0x02, 0x4360 },
2731 { 0x01, 0x0109 },
2732 { 0x00, 0x3022 },
2733 { 0x04, 0x2800 },
2734 { 0x1f, 0x0000 },
2735
2736 { 0x1f, 0x0001 },
2737 { 0x17, 0x0cc0 },
2738 { 0x1f, 0x0000 }
2739 };
2740
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002741 rtl_writephy_batch(tp, phy_reg_init);
françois romieu8c7006a2009-08-10 19:43:29 +00002742}
2743
françois romieu4da19632011-01-03 15:07:55 +00002744static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002745{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002746 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002747 { 0x10, 0xf41b },
2748 { 0x1f, 0x0000 }
2749 };
2750
françois romieu4da19632011-01-03 15:07:55 +00002751 rtl_writephy(tp, 0x1f, 0x0001);
2752 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02002753
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002754 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002755}
2756
françois romieu4da19632011-01-03 15:07:55 +00002757static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02002758{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002759 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02002760 { 0x1f, 0x0001 },
2761 { 0x10, 0xf41b },
2762 { 0x1f, 0x0000 }
2763 };
2764
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002765 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu236b8082008-05-30 16:11:48 +02002766}
2767
françois romieu4da19632011-01-03 15:07:55 +00002768static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002769{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002770 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02002771 { 0x1f, 0x0000 },
2772 { 0x1d, 0x0f00 },
2773 { 0x1f, 0x0002 },
2774 { 0x0c, 0x1ec8 },
2775 { 0x1f, 0x0000 }
2776 };
2777
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002778 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu867763c2007-08-17 18:21:58 +02002779}
2780
françois romieu4da19632011-01-03 15:07:55 +00002781static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02002782{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002783 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02002784 { 0x1f, 0x0001 },
2785 { 0x1d, 0x3d98 },
2786 { 0x1f, 0x0000 }
2787 };
2788
françois romieu4da19632011-01-03 15:07:55 +00002789 rtl_writephy(tp, 0x1f, 0x0000);
2790 rtl_patchphy(tp, 0x14, 1 << 5);
2791 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02002792
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002793 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuef3386f2008-06-29 12:24:30 +02002794}
2795
françois romieu4da19632011-01-03 15:07:55 +00002796static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02002797{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002798 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02002799 { 0x1f, 0x0001 },
2800 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02002801 { 0x1f, 0x0002 },
2802 { 0x00, 0x88d4 },
2803 { 0x01, 0x82b1 },
2804 { 0x03, 0x7002 },
2805 { 0x08, 0x9e30 },
2806 { 0x09, 0x01f0 },
2807 { 0x0a, 0x5500 },
2808 { 0x0c, 0x00c8 },
2809 { 0x1f, 0x0003 },
2810 { 0x12, 0xc096 },
2811 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02002812 { 0x1f, 0x0000 },
2813 { 0x1f, 0x0000 },
2814 { 0x09, 0x2000 },
2815 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02002816 };
2817
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002818 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002819
françois romieu4da19632011-01-03 15:07:55 +00002820 rtl_patchphy(tp, 0x14, 1 << 5);
2821 rtl_patchphy(tp, 0x0d, 1 << 5);
2822 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02002823}
2824
françois romieu4da19632011-01-03 15:07:55 +00002825static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02002826{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002827 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02002828 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002829 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002830 { 0x03, 0x802f },
2831 { 0x02, 0x4f02 },
2832 { 0x01, 0x0409 },
2833 { 0x00, 0xf099 },
2834 { 0x04, 0x9800 },
2835 { 0x04, 0x9000 },
2836 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002837 { 0x1f, 0x0002 },
2838 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02002839 { 0x06, 0x0761 },
2840 { 0x1f, 0x0003 },
2841 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02002842 { 0x1f, 0x0000 }
2843 };
2844
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002845 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieuf50d4272008-05-30 16:07:07 +02002846
françois romieu4da19632011-01-03 15:07:55 +00002847 rtl_patchphy(tp, 0x16, 1 << 0);
2848 rtl_patchphy(tp, 0x14, 1 << 5);
2849 rtl_patchphy(tp, 0x0d, 1 << 5);
2850 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02002851}
2852
françois romieu4da19632011-01-03 15:07:55 +00002853static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02002854{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002855 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02002856 { 0x1f, 0x0001 },
2857 { 0x12, 0x2300 },
2858 { 0x1d, 0x3d98 },
2859 { 0x1f, 0x0002 },
2860 { 0x0c, 0x7eb8 },
2861 { 0x06, 0x5461 },
2862 { 0x1f, 0x0003 },
2863 { 0x16, 0x0f0a },
2864 { 0x1f, 0x0000 }
2865 };
2866
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002867 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu197ff762008-06-28 13:16:02 +02002868
françois romieu4da19632011-01-03 15:07:55 +00002869 rtl_patchphy(tp, 0x16, 1 << 0);
2870 rtl_patchphy(tp, 0x14, 1 << 5);
2871 rtl_patchphy(tp, 0x0d, 1 << 5);
2872 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02002873}
2874
françois romieu4da19632011-01-03 15:07:55 +00002875static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02002876{
françois romieu4da19632011-01-03 15:07:55 +00002877 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02002878}
2879
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002880static const struct phy_reg rtl8168d_1_phy_reg_init_0[] = {
2881 /* Channel Estimation */
2882 { 0x1f, 0x0001 },
2883 { 0x06, 0x4064 },
2884 { 0x07, 0x2863 },
2885 { 0x08, 0x059c },
2886 { 0x09, 0x26b4 },
2887 { 0x0a, 0x6a19 },
2888 { 0x0b, 0xdcc8 },
2889 { 0x10, 0xf06d },
2890 { 0x14, 0x7f68 },
2891 { 0x18, 0x7fd9 },
2892 { 0x1c, 0xf0ff },
2893 { 0x1d, 0x3d9c },
2894 { 0x1f, 0x0003 },
2895 { 0x12, 0xf49f },
2896 { 0x13, 0x070b },
2897 { 0x1a, 0x05ad },
2898 { 0x14, 0x94c0 },
2899
2900 /*
2901 * Tx Error Issue
2902 * Enhance line driver power
2903 */
2904 { 0x1f, 0x0002 },
2905 { 0x06, 0x5561 },
2906 { 0x1f, 0x0005 },
2907 { 0x05, 0x8332 },
2908 { 0x06, 0x5561 },
2909
2910 /*
2911 * Can not link to 1Gbps with bad cable
2912 * Decrease SNR threshold form 21.07dB to 19.04dB
2913 */
2914 { 0x1f, 0x0001 },
2915 { 0x17, 0x0cc0 },
2916
2917 { 0x1f, 0x0000 },
2918 { 0x0d, 0xf880 }
2919};
2920
2921static const struct phy_reg rtl8168d_1_phy_reg_init_1[] = {
2922 { 0x1f, 0x0002 },
2923 { 0x05, 0x669a },
2924 { 0x1f, 0x0005 },
2925 { 0x05, 0x8330 },
2926 { 0x06, 0x669a },
2927 { 0x1f, 0x0002 }
2928};
2929
françois romieubca03d52011-01-03 15:07:31 +00002930static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02002931{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002932 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
Francois Romieu5b538df2008-07-20 16:22:45 +02002933
françois romieubca03d52011-01-03 15:07:31 +00002934 /*
2935 * Rx Error Issue
2936 * Fine Tune Switching regulator parameter
2937 */
françois romieu4da19632011-01-03 15:07:55 +00002938 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002939 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
2940 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00002941
Francois Romieufdf6fc02012-07-06 22:40:38 +02002942 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002943 int val;
2944
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002945 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00002946
françois romieu4da19632011-01-03 15:07:55 +00002947 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00002948
2949 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002950 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002951 0x0065, 0x0066, 0x0067, 0x0068,
2952 0x0069, 0x006a, 0x006b, 0x006c
2953 };
2954 int i;
2955
françois romieu4da19632011-01-03 15:07:55 +00002956 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00002957
2958 val &= 0xff00;
2959 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00002960 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00002961 }
2962 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002963 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00002964 { 0x1f, 0x0002 },
2965 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002966 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00002967 { 0x05, 0x8330 },
2968 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02002969 };
2970
Heiner Kallweit1791ad52019-05-04 16:57:49 +02002971 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02002972 }
2973
françois romieubca03d52011-01-03 15:07:31 +00002974 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00002975 rtl_writephy(tp, 0x1f, 0x0002);
2976 rtl_patchphy(tp, 0x0d, 0x0300);
2977 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00002978
françois romieubca03d52011-01-03 15:07:31 +00002979 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00002980 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08002981 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
2982 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00002983
françois romieu4da19632011-01-03 15:07:55 +00002984 rtl_writephy(tp, 0x1f, 0x0005);
2985 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02002986
2987 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00002988
françois romieu4da19632011-01-03 15:07:55 +00002989 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00002990}
2991
françois romieubca03d52011-01-03 15:07:31 +00002992static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00002993{
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002994 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_0);
françois romieudaf9df62009-10-07 12:44:20 +00002995
Francois Romieufdf6fc02012-07-06 22:40:38 +02002996 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
françois romieudaf9df62009-10-07 12:44:20 +00002997 int val;
2998
Heiner Kallweitfcb40e12019-05-25 20:57:42 +02002999 rtl_writephy_batch(tp, rtl8168d_1_phy_reg_init_1);
françois romieudaf9df62009-10-07 12:44:20 +00003000
françois romieu4da19632011-01-03 15:07:55 +00003001 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003002 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003003 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003004 0x0065, 0x0066, 0x0067, 0x0068,
3005 0x0069, 0x006a, 0x006b, 0x006c
3006 };
3007 int i;
3008
françois romieu4da19632011-01-03 15:07:55 +00003009 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003010
3011 val &= 0xff00;
3012 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003013 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003014 }
3015 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003016 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003017 { 0x1f, 0x0002 },
3018 { 0x05, 0x2642 },
3019 { 0x1f, 0x0005 },
3020 { 0x05, 0x8330 },
3021 { 0x06, 0x2642 }
3022 };
3023
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003024 rtl_writephy_batch(tp, phy_reg_init);
françois romieudaf9df62009-10-07 12:44:20 +00003025 }
3026
françois romieubca03d52011-01-03 15:07:31 +00003027 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003028 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003029 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3030 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003031
françois romieubca03d52011-01-03 15:07:31 +00003032 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003033 rtl_writephy(tp, 0x1f, 0x0002);
3034 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003035
françois romieu4da19632011-01-03 15:07:55 +00003036 rtl_writephy(tp, 0x1f, 0x0005);
3037 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003038
3039 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003040
françois romieu4da19632011-01-03 15:07:55 +00003041 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003042}
3043
françois romieu4da19632011-01-03 15:07:55 +00003044static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003045{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003046 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003047 { 0x1f, 0x0002 },
3048 { 0x10, 0x0008 },
3049 { 0x0d, 0x006c },
3050
3051 { 0x1f, 0x0000 },
3052 { 0x0d, 0xf880 },
3053
3054 { 0x1f, 0x0001 },
3055 { 0x17, 0x0cc0 },
3056
3057 { 0x1f, 0x0001 },
3058 { 0x0b, 0xa4d8 },
3059 { 0x09, 0x281c },
3060 { 0x07, 0x2883 },
3061 { 0x0a, 0x6b35 },
3062 { 0x1d, 0x3da4 },
3063 { 0x1c, 0xeffd },
3064 { 0x14, 0x7f52 },
3065 { 0x18, 0x7fc6 },
3066 { 0x08, 0x0601 },
3067 { 0x06, 0x4063 },
3068 { 0x10, 0xf074 },
3069 { 0x1f, 0x0003 },
3070 { 0x13, 0x0789 },
3071 { 0x12, 0xf4bd },
3072 { 0x1a, 0x04fd },
3073 { 0x14, 0x84b0 },
3074 { 0x1f, 0x0000 },
3075 { 0x00, 0x9200 },
3076
3077 { 0x1f, 0x0005 },
3078 { 0x01, 0x0340 },
3079 { 0x1f, 0x0001 },
3080 { 0x04, 0x4000 },
3081 { 0x03, 0x1d21 },
3082 { 0x02, 0x0c32 },
3083 { 0x01, 0x0200 },
3084 { 0x00, 0x5554 },
3085 { 0x04, 0x4800 },
3086 { 0x04, 0x4000 },
3087 { 0x04, 0xf000 },
3088 { 0x03, 0xdf01 },
3089 { 0x02, 0xdf20 },
3090 { 0x01, 0x101a },
3091 { 0x00, 0xa0ff },
3092 { 0x04, 0xf800 },
3093 { 0x04, 0xf000 },
3094 { 0x1f, 0x0000 },
3095
3096 { 0x1f, 0x0007 },
3097 { 0x1e, 0x0023 },
3098 { 0x16, 0x0000 },
3099 { 0x1f, 0x0000 }
3100 };
3101
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003102 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu5b538df2008-07-20 16:22:45 +02003103}
3104
françois romieue6de30d2011-01-03 15:08:37 +00003105static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3106{
3107 static const struct phy_reg phy_reg_init[] = {
3108 { 0x1f, 0x0001 },
3109 { 0x17, 0x0cc0 },
3110
3111 { 0x1f, 0x0007 },
3112 { 0x1e, 0x002d },
3113 { 0x18, 0x0040 },
3114 { 0x1f, 0x0000 }
3115 };
3116
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003117 rtl_writephy_batch(tp, phy_reg_init);
françois romieue6de30d2011-01-03 15:08:37 +00003118 rtl_patchphy(tp, 0x0d, 1 << 5);
3119}
3120
Hayes Wang70090422011-07-06 15:58:06 +08003121static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003122{
3123 static const struct phy_reg phy_reg_init[] = {
3124 /* Enable Delay cap */
3125 { 0x1f, 0x0005 },
3126 { 0x05, 0x8b80 },
3127 { 0x06, 0xc896 },
3128 { 0x1f, 0x0000 },
3129
3130 /* Channel estimation fine tune */
3131 { 0x1f, 0x0001 },
3132 { 0x0b, 0x6c20 },
3133 { 0x07, 0x2872 },
3134 { 0x1c, 0xefff },
3135 { 0x1f, 0x0003 },
3136 { 0x14, 0x6420 },
3137 { 0x1f, 0x0000 },
3138
3139 /* Update PFM & 10M TX idle timer */
3140 { 0x1f, 0x0007 },
3141 { 0x1e, 0x002f },
3142 { 0x15, 0x1919 },
3143 { 0x1f, 0x0000 },
3144
3145 { 0x1f, 0x0007 },
3146 { 0x1e, 0x00ac },
3147 { 0x18, 0x0006 },
3148 { 0x1f, 0x0000 }
3149 };
3150
Francois Romieu15ecd032011-04-27 13:52:22 -07003151 rtl_apply_firmware(tp);
3152
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003153 rtl_writephy_batch(tp, phy_reg_init);
hayeswang01dc7fe2011-03-21 01:50:28 +00003154
3155 /* DCO enable for 10M IDLE Power */
3156 rtl_writephy(tp, 0x1f, 0x0007);
3157 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003158 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003159 rtl_writephy(tp, 0x1f, 0x0000);
3160
3161 /* For impedance matching */
3162 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003163 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003164 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003165
3166 /* PHY auto speed down */
3167 rtl_writephy(tp, 0x1f, 0x0007);
3168 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003169 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003170 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003171 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003172
3173 rtl_writephy(tp, 0x1f, 0x0005);
3174 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003175 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003176 rtl_writephy(tp, 0x1f, 0x0000);
3177
3178 rtl_writephy(tp, 0x1f, 0x0005);
3179 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003180 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003181 rtl_writephy(tp, 0x1f, 0x0007);
3182 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003183 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003184 rtl_writephy(tp, 0x1f, 0x0006);
3185 rtl_writephy(tp, 0x00, 0x5a00);
3186 rtl_writephy(tp, 0x1f, 0x0000);
3187 rtl_writephy(tp, 0x0d, 0x0007);
3188 rtl_writephy(tp, 0x0e, 0x003c);
3189 rtl_writephy(tp, 0x0d, 0x4007);
3190 rtl_writephy(tp, 0x0e, 0x0000);
3191 rtl_writephy(tp, 0x0d, 0x0000);
3192}
3193
françois romieu9ecb9aa2012-12-07 11:20:21 +00003194static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3195{
3196 const u16 w[] = {
3197 addr[0] | (addr[1] << 8),
3198 addr[2] | (addr[3] << 8),
3199 addr[4] | (addr[5] << 8)
3200 };
françois romieu9ecb9aa2012-12-07 11:20:21 +00003201
Heiner Kallweit3aa4c492019-05-02 20:46:52 +02003202 rtl_eri_write(tp, 0xe0, ERIAR_MASK_1111, w[0] | (w[1] << 16));
3203 rtl_eri_write(tp, 0xe4, ERIAR_MASK_1111, w[2]);
3204 rtl_eri_write(tp, 0xf0, ERIAR_MASK_1111, w[0] << 16);
3205 rtl_eri_write(tp, 0xf4, ERIAR_MASK_1111, w[1] | (w[2] << 16));
françois romieu9ecb9aa2012-12-07 11:20:21 +00003206}
3207
Hayes Wang70090422011-07-06 15:58:06 +08003208static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3209{
3210 static const struct phy_reg phy_reg_init[] = {
3211 /* Enable Delay cap */
3212 { 0x1f, 0x0004 },
3213 { 0x1f, 0x0007 },
3214 { 0x1e, 0x00ac },
3215 { 0x18, 0x0006 },
3216 { 0x1f, 0x0002 },
3217 { 0x1f, 0x0000 },
3218 { 0x1f, 0x0000 },
3219
3220 /* Channel estimation fine tune */
3221 { 0x1f, 0x0003 },
3222 { 0x09, 0xa20f },
3223 { 0x1f, 0x0000 },
3224 { 0x1f, 0x0000 },
3225
3226 /* Green Setting */
3227 { 0x1f, 0x0005 },
3228 { 0x05, 0x8b5b },
3229 { 0x06, 0x9222 },
3230 { 0x05, 0x8b6d },
3231 { 0x06, 0x8000 },
3232 { 0x05, 0x8b76 },
3233 { 0x06, 0x8000 },
3234 { 0x1f, 0x0000 }
3235 };
3236
3237 rtl_apply_firmware(tp);
3238
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003239 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang70090422011-07-06 15:58:06 +08003240
3241 /* For 4-corner performance improve */
3242 rtl_writephy(tp, 0x1f, 0x0005);
3243 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003244 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003245 rtl_writephy(tp, 0x1f, 0x0000);
3246
3247 /* PHY auto speed down */
3248 rtl_writephy(tp, 0x1f, 0x0004);
3249 rtl_writephy(tp, 0x1f, 0x0007);
3250 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003251 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003252 rtl_writephy(tp, 0x1f, 0x0002);
3253 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003254 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003255
3256 /* improve 10M EEE waveform */
3257 rtl_writephy(tp, 0x1f, 0x0005);
3258 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003259 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003260 rtl_writephy(tp, 0x1f, 0x0000);
3261
3262 /* Improve 2-pair detection performance */
3263 rtl_writephy(tp, 0x1f, 0x0005);
3264 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003265 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003266 rtl_writephy(tp, 0x1f, 0x0000);
3267
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003268 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003269 rtl_enable_eee(tp);
Hayes Wang70090422011-07-06 15:58:06 +08003270
3271 /* Green feature */
3272 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003273 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3274 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003275 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003276 rtl_writephy(tp, 0x1f, 0x0005);
3277 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3278 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003279
françois romieu9ecb9aa2012-12-07 11:20:21 +00003280 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3281 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003282}
3283
Hayes Wang5f886e02012-03-30 14:33:03 +08003284static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3285{
3286 /* For 4-corner performance improve */
3287 rtl_writephy(tp, 0x1f, 0x0005);
3288 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003289 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003290 rtl_writephy(tp, 0x1f, 0x0000);
3291
3292 /* PHY auto speed down */
3293 rtl_writephy(tp, 0x1f, 0x0007);
3294 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003295 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003296 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003297 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003298
3299 /* Improve 10M EEE waveform */
3300 rtl_writephy(tp, 0x1f, 0x0005);
3301 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003302 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003303 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01003304
3305 rtl8168f_config_eee_phy(tp);
Heiner Kallweit1563daa2019-01-26 10:36:35 +01003306 rtl_enable_eee(tp);
Hayes Wang5f886e02012-03-30 14:33:03 +08003307}
3308
Hayes Wangc2218922011-09-06 16:55:18 +08003309static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3310{
3311 static const struct phy_reg phy_reg_init[] = {
3312 /* Channel estimation fine tune */
3313 { 0x1f, 0x0003 },
3314 { 0x09, 0xa20f },
3315 { 0x1f, 0x0000 },
3316
3317 /* Modify green table for giga & fnet */
3318 { 0x1f, 0x0005 },
3319 { 0x05, 0x8b55 },
3320 { 0x06, 0x0000 },
3321 { 0x05, 0x8b5e },
3322 { 0x06, 0x0000 },
3323 { 0x05, 0x8b67 },
3324 { 0x06, 0x0000 },
3325 { 0x05, 0x8b70 },
3326 { 0x06, 0x0000 },
3327 { 0x1f, 0x0000 },
3328 { 0x1f, 0x0007 },
3329 { 0x1e, 0x0078 },
3330 { 0x17, 0x0000 },
3331 { 0x19, 0x00fb },
3332 { 0x1f, 0x0000 },
3333
3334 /* Modify green table for 10M */
3335 { 0x1f, 0x0005 },
3336 { 0x05, 0x8b79 },
3337 { 0x06, 0xaa00 },
3338 { 0x1f, 0x0000 },
3339
3340 /* Disable hiimpedance detection (RTCT) */
3341 { 0x1f, 0x0003 },
3342 { 0x01, 0x328a },
3343 { 0x1f, 0x0000 }
3344 };
3345
3346 rtl_apply_firmware(tp);
3347
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003348 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangc2218922011-09-06 16:55:18 +08003349
Hayes Wang5f886e02012-03-30 14:33:03 +08003350 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003351
3352 /* Improve 2-pair detection performance */
3353 rtl_writephy(tp, 0x1f, 0x0005);
3354 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003355 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003356 rtl_writephy(tp, 0x1f, 0x0000);
3357}
3358
3359static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3360{
3361 rtl_apply_firmware(tp);
3362
Hayes Wang5f886e02012-03-30 14:33:03 +08003363 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003364}
3365
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003366static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3367{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003368 static const struct phy_reg phy_reg_init[] = {
3369 /* Channel estimation fine tune */
3370 { 0x1f, 0x0003 },
3371 { 0x09, 0xa20f },
3372 { 0x1f, 0x0000 },
3373
3374 /* Modify green table for giga & fnet */
3375 { 0x1f, 0x0005 },
3376 { 0x05, 0x8b55 },
3377 { 0x06, 0x0000 },
3378 { 0x05, 0x8b5e },
3379 { 0x06, 0x0000 },
3380 { 0x05, 0x8b67 },
3381 { 0x06, 0x0000 },
3382 { 0x05, 0x8b70 },
3383 { 0x06, 0x0000 },
3384 { 0x1f, 0x0000 },
3385 { 0x1f, 0x0007 },
3386 { 0x1e, 0x0078 },
3387 { 0x17, 0x0000 },
3388 { 0x19, 0x00aa },
3389 { 0x1f, 0x0000 },
3390
3391 /* Modify green table for 10M */
3392 { 0x1f, 0x0005 },
3393 { 0x05, 0x8b79 },
3394 { 0x06, 0xaa00 },
3395 { 0x1f, 0x0000 },
3396
3397 /* Disable hiimpedance detection (RTCT) */
3398 { 0x1f, 0x0003 },
3399 { 0x01, 0x328a },
3400 { 0x1f, 0x0000 }
3401 };
3402
3403
3404 rtl_apply_firmware(tp);
3405
3406 rtl8168f_hw_phy_config(tp);
3407
3408 /* Improve 2-pair detection performance */
3409 rtl_writephy(tp, 0x1f, 0x0005);
3410 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003411 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003412 rtl_writephy(tp, 0x1f, 0x0000);
3413
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003414 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003415
3416 /* Modify green table for giga */
3417 rtl_writephy(tp, 0x1f, 0x0005);
3418 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003419 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003420 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003421 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003422 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003423 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003424 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003425 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003426 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003427 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003428 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003429 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003430 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003431 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003432 rtl_writephy(tp, 0x1f, 0x0000);
3433
3434 /* uc same-seed solution */
3435 rtl_writephy(tp, 0x1f, 0x0005);
3436 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003437 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003438 rtl_writephy(tp, 0x1f, 0x0000);
3439
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003440 /* Green feature */
3441 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003442 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3443 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003444 rtl_writephy(tp, 0x1f, 0x0000);
3445}
3446
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003447static void rtl8168g_disable_aldps(struct rtl8169_private *tp)
3448{
Heiner Kallweita2928d22019-06-02 10:53:49 +02003449 phy_modify_paged(tp->phydev, 0x0a43, 0x10, BIT(2), 0);
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003450}
3451
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003452static void rtl8168g_phy_adjust_10m_aldps(struct rtl8169_private *tp)
3453{
3454 struct phy_device *phydev = tp->phydev;
3455
Heiner Kallweita2928d22019-06-02 10:53:49 +02003456 phy_modify_paged(phydev, 0x0bcc, 0x14, BIT(8), 0);
3457 phy_modify_paged(phydev, 0x0a44, 0x11, 0, BIT(7) | BIT(6));
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003458 phy_write(phydev, 0x1f, 0x0a43);
3459 phy_write(phydev, 0x13, 0x8084);
3460 phy_clear_bits(phydev, 0x14, BIT(14) | BIT(13));
3461 phy_set_bits(phydev, 0x10, BIT(12) | BIT(1) | BIT(0));
3462
3463 phy_write(phydev, 0x1f, 0x0000);
3464}
3465
Hayes Wangc5583862012-07-02 17:23:22 +08003466static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3467{
Heiner Kallweita2928d22019-06-02 10:53:49 +02003468 int ret;
3469
Hayes Wangc5583862012-07-02 17:23:22 +08003470 rtl_apply_firmware(tp);
3471
Heiner Kallweita2928d22019-06-02 10:53:49 +02003472 ret = phy_read_paged(tp->phydev, 0x0a46, 0x10);
3473 if (ret & BIT(8))
3474 phy_modify_paged(tp->phydev, 0x0bcc, 0x12, BIT(15), 0);
3475 else
3476 phy_modify_paged(tp->phydev, 0x0bcc, 0x12, 0, BIT(15));
Hayes Wangc5583862012-07-02 17:23:22 +08003477
Heiner Kallweita2928d22019-06-02 10:53:49 +02003478 ret = phy_read_paged(tp->phydev, 0x0a46, 0x13);
3479 if (ret & BIT(8))
3480 phy_modify_paged(tp->phydev, 0x0c41, 0x12, 0, BIT(1));
3481 else
3482 phy_modify_paged(tp->phydev, 0x0c41, 0x12, BIT(1), 0);
Hayes Wangc5583862012-07-02 17:23:22 +08003483
hayeswang41f44d12013-04-01 22:23:36 +00003484 /* Enable PHY auto speed down */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003485 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
Hayes Wangc5583862012-07-02 17:23:22 +08003486
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003487 rtl8168g_phy_adjust_10m_aldps(tp);
hayeswangfe7524c2013-04-01 22:23:37 +00003488
hayeswang41f44d12013-04-01 22:23:36 +00003489 /* EEE auto-fallback function */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003490 phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
Hayes Wangc5583862012-07-02 17:23:22 +08003491
hayeswang41f44d12013-04-01 22:23:36 +00003492 /* Enable UC LPF tune function */
3493 rtl_writephy(tp, 0x1f, 0x0a43);
3494 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003495 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003496
Heiner Kallweita2928d22019-06-02 10:53:49 +02003497 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
hayeswang41f44d12013-04-01 22:23:36 +00003498
hayeswangfe7524c2013-04-01 22:23:37 +00003499 /* Improve SWR Efficiency */
3500 rtl_writephy(tp, 0x1f, 0x0bcd);
3501 rtl_writephy(tp, 0x14, 0x5065);
3502 rtl_writephy(tp, 0x14, 0xd065);
3503 rtl_writephy(tp, 0x1f, 0x0bc8);
3504 rtl_writephy(tp, 0x11, 0x5655);
3505 rtl_writephy(tp, 0x1f, 0x0bcd);
3506 rtl_writephy(tp, 0x14, 0x1065);
3507 rtl_writephy(tp, 0x14, 0x9065);
3508 rtl_writephy(tp, 0x14, 0x1065);
Heiner Kallweita2928d22019-06-02 10:53:49 +02003509 rtl_writephy(tp, 0x1f, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003510
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003511 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003512 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003513 rtl_enable_eee(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08003514}
3515
hayeswang57538c42013-04-01 22:23:40 +00003516static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3517{
3518 rtl_apply_firmware(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003519 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003520 rtl_enable_eee(tp);
hayeswang57538c42013-04-01 22:23:40 +00003521}
3522
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003523static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3524{
3525 u16 dout_tapbin;
3526 u32 data;
3527
3528 rtl_apply_firmware(tp);
3529
3530 /* CHN EST parameters adjust - giga master */
3531 rtl_writephy(tp, 0x1f, 0x0a43);
3532 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003533 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003534 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003535 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003536 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003537 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003538 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003539 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003540 rtl_writephy(tp, 0x1f, 0x0000);
3541
3542 /* CHN EST parameters adjust - giga slave */
3543 rtl_writephy(tp, 0x1f, 0x0a43);
3544 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003545 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003546 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003547 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003548 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003549 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003550 rtl_writephy(tp, 0x1f, 0x0000);
3551
3552 /* CHN EST parameters adjust - fnet */
3553 rtl_writephy(tp, 0x1f, 0x0a43);
3554 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003555 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003556 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003557 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003558 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003559 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003560 rtl_writephy(tp, 0x1f, 0x0000);
3561
3562 /* enable R-tune & PGA-retune function */
3563 dout_tapbin = 0;
3564 rtl_writephy(tp, 0x1f, 0x0a46);
3565 data = rtl_readphy(tp, 0x13);
3566 data &= 3;
3567 data <<= 2;
3568 dout_tapbin |= data;
3569 data = rtl_readphy(tp, 0x12);
3570 data &= 0xc000;
3571 data >>= 14;
3572 dout_tapbin |= data;
3573 dout_tapbin = ~(dout_tapbin^0x08);
3574 dout_tapbin <<= 12;
3575 dout_tapbin &= 0xf000;
3576 rtl_writephy(tp, 0x1f, 0x0a43);
3577 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003578 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003579 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003580 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003581 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003582 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003583 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003584 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003585
3586 rtl_writephy(tp, 0x1f, 0x0a43);
3587 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003588 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003589 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003590 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003591 rtl_writephy(tp, 0x1f, 0x0000);
3592
3593 /* enable GPHY 10M */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003594 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003595
3596 /* SAR ADC performance */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003597 phy_modify_paged(tp->phydev, 0x0bca, 0x17, BIT(12) | BIT(13), BIT(14));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003598
3599 rtl_writephy(tp, 0x1f, 0x0a43);
3600 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003601 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003602 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003603 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003604 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003605 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003606 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003607 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003608 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003609 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003610 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003611 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003612 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003613 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003614 rtl_writephy(tp, 0x1f, 0x0000);
3615
3616 /* disable phy pfm mode */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003617 phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003618
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003619 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003620 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003621 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003622}
3623
3624static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
3625{
3626 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
3627 u16 rlen;
3628 u32 data;
3629
3630 rtl_apply_firmware(tp);
3631
3632 /* CHIN EST parameter update */
3633 rtl_writephy(tp, 0x1f, 0x0a43);
3634 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003635 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003636 rtl_writephy(tp, 0x1f, 0x0000);
3637
3638 /* enable R-tune & PGA-retune function */
3639 rtl_writephy(tp, 0x1f, 0x0a43);
3640 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003641 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003642 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003643 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003644 rtl_writephy(tp, 0x1f, 0x0000);
3645
3646 /* enable GPHY 10M */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003647 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(11));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003648
3649 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
3650 data = r8168_mac_ocp_read(tp, 0xdd02);
3651 ioffset_p3 = ((data & 0x80)>>7);
3652 ioffset_p3 <<= 3;
3653
3654 data = r8168_mac_ocp_read(tp, 0xdd00);
3655 ioffset_p3 |= ((data & (0xe000))>>13);
3656 ioffset_p2 = ((data & (0x1e00))>>9);
3657 ioffset_p1 = ((data & (0x01e0))>>5);
3658 ioffset_p0 = ((data & 0x0010)>>4);
3659 ioffset_p0 <<= 3;
3660 ioffset_p0 |= (data & (0x07));
3661 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
3662
Chun-Hao Lin05b96872014-10-01 23:17:12 +08003663 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08003664 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003665 rtl_writephy(tp, 0x1f, 0x0bcf);
3666 rtl_writephy(tp, 0x16, data);
3667 rtl_writephy(tp, 0x1f, 0x0000);
3668 }
3669
3670 /* Modify rlen (TX LPF corner frequency) level */
3671 rtl_writephy(tp, 0x1f, 0x0bcd);
3672 data = rtl_readphy(tp, 0x16);
3673 data &= 0x000f;
3674 rlen = 0;
3675 if (data > 3)
3676 rlen = data - 3;
3677 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
3678 rtl_writephy(tp, 0x17, data);
3679 rtl_writephy(tp, 0x1f, 0x0bcd);
3680 rtl_writephy(tp, 0x1f, 0x0000);
3681
3682 /* disable phy pfm mode */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003683 phy_modify_paged(tp->phydev, 0x0a44, 0x11, BIT(7), 0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003684
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003685 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003686 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003687 rtl_enable_eee(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003688}
3689
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003690static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
3691{
3692 /* Enable PHY auto speed down */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003693 phy_modify_paged(tp->phydev, 0x0a44, 0x11, 0, BIT(3) | BIT(2));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003694
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003695 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003696
3697 /* Enable EEE auto-fallback function */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003698 phy_modify_paged(tp->phydev, 0x0a4b, 0x11, 0, BIT(2));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003699
3700 /* Enable UC LPF tune function */
3701 rtl_writephy(tp, 0x1f, 0x0a43);
3702 rtl_writephy(tp, 0x13, 0x8012);
3703 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3704 rtl_writephy(tp, 0x1f, 0x0000);
3705
3706 /* set rg_sel_sdm_rate */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003707 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003708
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003709 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003710 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003711 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003712}
3713
3714static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
3715{
Heiner Kallweita1ead2e2019-01-23 20:47:30 +01003716 rtl8168g_phy_adjust_10m_aldps(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003717
3718 /* Enable UC LPF tune function */
3719 rtl_writephy(tp, 0x1f, 0x0a43);
3720 rtl_writephy(tp, 0x13, 0x8012);
3721 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
3722 rtl_writephy(tp, 0x1f, 0x0000);
3723
3724 /* Set rg_sel_sdm_rate */
Heiner Kallweita2928d22019-06-02 10:53:49 +02003725 phy_modify_paged(tp->phydev, 0x0c42, 0x11, BIT(13), BIT(14));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003726
3727 /* Channel estimation parameters */
3728 rtl_writephy(tp, 0x1f, 0x0a43);
3729 rtl_writephy(tp, 0x13, 0x80f3);
3730 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
3731 rtl_writephy(tp, 0x13, 0x80f0);
3732 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
3733 rtl_writephy(tp, 0x13, 0x80ef);
3734 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
3735 rtl_writephy(tp, 0x13, 0x80f6);
3736 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
3737 rtl_writephy(tp, 0x13, 0x80ec);
3738 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
3739 rtl_writephy(tp, 0x13, 0x80ed);
3740 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3741 rtl_writephy(tp, 0x13, 0x80f2);
3742 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
3743 rtl_writephy(tp, 0x13, 0x80f4);
3744 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
3745 rtl_writephy(tp, 0x1f, 0x0a43);
3746 rtl_writephy(tp, 0x13, 0x8110);
3747 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
3748 rtl_writephy(tp, 0x13, 0x810f);
3749 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
3750 rtl_writephy(tp, 0x13, 0x8111);
3751 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
3752 rtl_writephy(tp, 0x13, 0x8113);
3753 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
3754 rtl_writephy(tp, 0x13, 0x8115);
3755 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
3756 rtl_writephy(tp, 0x13, 0x810e);
3757 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
3758 rtl_writephy(tp, 0x13, 0x810c);
3759 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
3760 rtl_writephy(tp, 0x13, 0x810b);
3761 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
3762 rtl_writephy(tp, 0x1f, 0x0a43);
3763 rtl_writephy(tp, 0x13, 0x80d1);
3764 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
3765 rtl_writephy(tp, 0x13, 0x80cd);
3766 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
3767 rtl_writephy(tp, 0x13, 0x80d3);
3768 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
3769 rtl_writephy(tp, 0x13, 0x80d5);
3770 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
3771 rtl_writephy(tp, 0x13, 0x80d7);
3772 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
3773
3774 /* Force PWM-mode */
3775 rtl_writephy(tp, 0x1f, 0x0bcd);
3776 rtl_writephy(tp, 0x14, 0x5065);
3777 rtl_writephy(tp, 0x14, 0xd065);
3778 rtl_writephy(tp, 0x1f, 0x0bc8);
3779 rtl_writephy(tp, 0x12, 0x00ed);
3780 rtl_writephy(tp, 0x1f, 0x0bcd);
3781 rtl_writephy(tp, 0x14, 0x1065);
3782 rtl_writephy(tp, 0x14, 0x9065);
3783 rtl_writephy(tp, 0x14, 0x1065);
3784 rtl_writephy(tp, 0x1f, 0x0000);
3785
Heiner Kallweitc46863a2019-01-23 20:39:09 +01003786 rtl8168g_disable_aldps(tp);
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01003787 rtl8168g_config_eee_phy(tp);
Heiner Kallweitb6c7fa42019-01-25 20:39:42 +01003788 rtl_enable_eee(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08003789}
3790
françois romieu4da19632011-01-03 15:07:55 +00003791static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02003792{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003793 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02003794 { 0x1f, 0x0003 },
3795 { 0x08, 0x441d },
3796 { 0x01, 0x9100 },
3797 { 0x1f, 0x0000 }
3798 };
3799
françois romieu4da19632011-01-03 15:07:55 +00003800 rtl_writephy(tp, 0x1f, 0x0000);
3801 rtl_patchphy(tp, 0x11, 1 << 12);
3802 rtl_patchphy(tp, 0x19, 1 << 13);
3803 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003804
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003805 rtl_writephy_batch(tp, phy_reg_init);
Francois Romieu2857ffb2008-08-02 21:08:49 +02003806}
3807
Hayes Wang5a5e4442011-02-22 17:26:21 +08003808static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
3809{
3810 static const struct phy_reg phy_reg_init[] = {
3811 { 0x1f, 0x0005 },
3812 { 0x1a, 0x0000 },
3813 { 0x1f, 0x0000 },
3814
3815 { 0x1f, 0x0004 },
3816 { 0x1c, 0x0000 },
3817 { 0x1f, 0x0000 },
3818
3819 { 0x1f, 0x0001 },
3820 { 0x15, 0x7701 },
3821 { 0x1f, 0x0000 }
3822 };
3823
3824 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003825 rtl_writephy(tp, 0x1f, 0x0000);
3826 rtl_writephy(tp, 0x18, 0x0310);
3827 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003828
François Romieu953a12c2011-04-24 17:38:48 +02003829 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003830
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003831 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5a5e4442011-02-22 17:26:21 +08003832}
3833
Hayes Wang7e18dca2012-03-30 14:33:02 +08003834static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
3835{
Hayes Wang7e18dca2012-03-30 14:33:02 +08003836 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01003837 rtl_writephy(tp, 0x1f, 0x0000);
3838 rtl_writephy(tp, 0x18, 0x0310);
3839 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003840
3841 rtl_apply_firmware(tp);
3842
3843 /* EEE setting */
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003844 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Hayes Wang7e18dca2012-03-30 14:33:02 +08003845 rtl_writephy(tp, 0x1f, 0x0004);
3846 rtl_writephy(tp, 0x10, 0x401f);
3847 rtl_writephy(tp, 0x19, 0x7030);
3848 rtl_writephy(tp, 0x1f, 0x0000);
3849}
3850
Hayes Wang5598bfe2012-07-02 17:23:21 +08003851static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
3852{
Hayes Wang5598bfe2012-07-02 17:23:21 +08003853 static const struct phy_reg phy_reg_init[] = {
3854 { 0x1f, 0x0004 },
3855 { 0x10, 0xc07f },
3856 { 0x19, 0x7030 },
3857 { 0x1f, 0x0000 }
3858 };
3859
3860 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01003861 rtl_writephy(tp, 0x1f, 0x0000);
3862 rtl_writephy(tp, 0x18, 0x0310);
3863 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003864
3865 rtl_apply_firmware(tp);
3866
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003867 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02003868 rtl_writephy_batch(tp, phy_reg_init);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003869
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02003870 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000);
Hayes Wang5598bfe2012-07-02 17:23:21 +08003871}
3872
Francois Romieu5615d9f2007-08-17 17:50:46 +02003873static void rtl_hw_phy_config(struct net_device *dev)
3874{
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003875 static const rtl_generic_fct phy_configs[] = {
3876 /* PCI devices. */
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003877 [RTL_GIGA_MAC_VER_02] = rtl8169s_hw_phy_config,
3878 [RTL_GIGA_MAC_VER_03] = rtl8169s_hw_phy_config,
3879 [RTL_GIGA_MAC_VER_04] = rtl8169sb_hw_phy_config,
3880 [RTL_GIGA_MAC_VER_05] = rtl8169scd_hw_phy_config,
3881 [RTL_GIGA_MAC_VER_06] = rtl8169sce_hw_phy_config,
3882 /* PCI-E devices. */
3883 [RTL_GIGA_MAC_VER_07] = rtl8102e_hw_phy_config,
3884 [RTL_GIGA_MAC_VER_08] = rtl8102e_hw_phy_config,
3885 [RTL_GIGA_MAC_VER_09] = rtl8102e_hw_phy_config,
3886 [RTL_GIGA_MAC_VER_10] = NULL,
3887 [RTL_GIGA_MAC_VER_11] = rtl8168bb_hw_phy_config,
3888 [RTL_GIGA_MAC_VER_12] = rtl8168bef_hw_phy_config,
3889 [RTL_GIGA_MAC_VER_13] = NULL,
3890 [RTL_GIGA_MAC_VER_14] = NULL,
3891 [RTL_GIGA_MAC_VER_15] = NULL,
3892 [RTL_GIGA_MAC_VER_16] = NULL,
3893 [RTL_GIGA_MAC_VER_17] = rtl8168bef_hw_phy_config,
3894 [RTL_GIGA_MAC_VER_18] = rtl8168cp_1_hw_phy_config,
3895 [RTL_GIGA_MAC_VER_19] = rtl8168c_1_hw_phy_config,
3896 [RTL_GIGA_MAC_VER_20] = rtl8168c_2_hw_phy_config,
3897 [RTL_GIGA_MAC_VER_21] = rtl8168c_3_hw_phy_config,
3898 [RTL_GIGA_MAC_VER_22] = rtl8168c_4_hw_phy_config,
3899 [RTL_GIGA_MAC_VER_23] = rtl8168cp_2_hw_phy_config,
3900 [RTL_GIGA_MAC_VER_24] = rtl8168cp_2_hw_phy_config,
3901 [RTL_GIGA_MAC_VER_25] = rtl8168d_1_hw_phy_config,
3902 [RTL_GIGA_MAC_VER_26] = rtl8168d_2_hw_phy_config,
3903 [RTL_GIGA_MAC_VER_27] = rtl8168d_3_hw_phy_config,
3904 [RTL_GIGA_MAC_VER_28] = rtl8168d_4_hw_phy_config,
3905 [RTL_GIGA_MAC_VER_29] = rtl8105e_hw_phy_config,
3906 [RTL_GIGA_MAC_VER_30] = rtl8105e_hw_phy_config,
3907 [RTL_GIGA_MAC_VER_31] = NULL,
3908 [RTL_GIGA_MAC_VER_32] = rtl8168e_1_hw_phy_config,
3909 [RTL_GIGA_MAC_VER_33] = rtl8168e_1_hw_phy_config,
3910 [RTL_GIGA_MAC_VER_34] = rtl8168e_2_hw_phy_config,
3911 [RTL_GIGA_MAC_VER_35] = rtl8168f_1_hw_phy_config,
3912 [RTL_GIGA_MAC_VER_36] = rtl8168f_2_hw_phy_config,
3913 [RTL_GIGA_MAC_VER_37] = rtl8402_hw_phy_config,
3914 [RTL_GIGA_MAC_VER_38] = rtl8411_hw_phy_config,
3915 [RTL_GIGA_MAC_VER_39] = rtl8106e_hw_phy_config,
3916 [RTL_GIGA_MAC_VER_40] = rtl8168g_1_hw_phy_config,
3917 [RTL_GIGA_MAC_VER_41] = NULL,
3918 [RTL_GIGA_MAC_VER_42] = rtl8168g_2_hw_phy_config,
3919 [RTL_GIGA_MAC_VER_43] = rtl8168g_2_hw_phy_config,
3920 [RTL_GIGA_MAC_VER_44] = rtl8168g_2_hw_phy_config,
3921 [RTL_GIGA_MAC_VER_45] = rtl8168h_1_hw_phy_config,
3922 [RTL_GIGA_MAC_VER_46] = rtl8168h_2_hw_phy_config,
3923 [RTL_GIGA_MAC_VER_47] = rtl8168h_1_hw_phy_config,
3924 [RTL_GIGA_MAC_VER_48] = rtl8168h_2_hw_phy_config,
3925 [RTL_GIGA_MAC_VER_49] = rtl8168ep_1_hw_phy_config,
3926 [RTL_GIGA_MAC_VER_50] = rtl8168ep_2_hw_phy_config,
3927 [RTL_GIGA_MAC_VER_51] = rtl8168ep_2_hw_phy_config,
3928 };
Francois Romieu5615d9f2007-08-17 17:50:46 +02003929 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003930
Heiner Kallweit1fcd1652019-04-14 10:30:24 +02003931 if (phy_configs[tp->mac_version])
3932 phy_configs[tp->mac_version](tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02003933}
3934
Francois Romieuda78dbf2012-01-26 14:18:23 +01003935static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
3936{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003937 if (!test_and_set_bit(flag, tp->wk.flags))
3938 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01003939}
3940
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003941static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003942{
Francois Romieu5615d9f2007-08-17 17:50:46 +02003943 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003944
Marcus Sundberg773328942008-07-10 21:28:08 +02003945 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweit7a67e112018-09-19 22:00:24 +02003946 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
3947 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Heiner Kallweit49d17512018-06-28 20:36:15 +02003948 netif_dbg(tp, drv, dev,
3949 "Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003950 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02003951 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003952
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02003953 /* We may have called phy_speed_down before */
Heiner Kallweit703732f2019-01-19 22:07:05 +01003954 phy_speed_up(tp->phydev);
Heiner Kallweit5b7ad4b2018-07-17 22:51:57 +02003955
Heiner Kallweit703732f2019-01-19 22:07:05 +01003956 genphy_soft_reset(tp->phydev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02003957}
3958
Francois Romieu773d2022007-01-31 23:47:43 +01003959static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
3960{
Francois Romieuda78dbf2012-01-26 14:18:23 +01003961 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003962
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01003963 rtl_unlock_config_regs(tp);
françois romieu908ba2bf2010-04-26 11:42:58 +00003964
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003965 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
3966 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00003967
Andy Shevchenko1ef72862018-03-01 13:27:34 +02003968 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
3969 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00003970
françois romieu9ecb9aa2012-12-07 11:20:21 +00003971 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
3972 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00003973
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01003974 rtl_lock_config_regs(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003975
Francois Romieuda78dbf2012-01-26 14:18:23 +01003976 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01003977}
3978
3979static int rtl_set_mac_address(struct net_device *dev, void *p)
3980{
3981 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01003982 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01003983 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01003984
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01003985 ret = eth_mac_addr(dev, p);
3986 if (ret)
3987 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01003988
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08003989 pm_runtime_get_noresume(d);
3990
3991 if (pm_runtime_active(d))
3992 rtl_rar_set(tp, dev->dev_addr);
3993
3994 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01003995
3996 return 0;
3997}
3998
Heiner Kallweite3972862018-06-29 08:07:04 +02003999static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004000{
Heiner Kallweit703732f2019-01-19 22:07:05 +01004001 struct rtl8169_private *tp = netdev_priv(dev);
4002
Heiner Kallweit69b3c592018-07-17 22:51:53 +02004003 if (!netif_running(dev))
4004 return -ENODEV;
Heiner Kallweite3972862018-06-29 08:07:04 +02004005
Heiner Kallweit703732f2019-01-19 22:07:05 +01004006 return phy_mii_ioctl(tp->phydev, ifr, cmd);
Francois Romieu8b4ab282008-11-19 22:05:25 -08004007}
4008
David S. Miller1805b2f2011-10-24 18:18:09 -04004009static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4010{
David S. Miller1805b2f2011-10-24 18:18:09 -04004011 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004012 case RTL_GIGA_MAC_VER_25:
4013 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004014 case RTL_GIGA_MAC_VER_29:
4015 case RTL_GIGA_MAC_VER_30:
4016 case RTL_GIGA_MAC_VER_32:
4017 case RTL_GIGA_MAC_VER_33:
4018 case RTL_GIGA_MAC_VER_34:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004019 case RTL_GIGA_MAC_VER_37 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004020 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004021 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4022 break;
4023 default:
4024 break;
4025 }
4026}
4027
Heiner Kallweit25e94112019-05-29 20:52:03 +02004028static void rtl_pll_power_down(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004029{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004030 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004031 return;
4032
hayeswang01dc7fe2011-03-21 01:50:28 +00004033 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4034 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004035 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004036
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01004037 if (device_may_wakeup(tp_to_dev(tp))) {
4038 phy_speed_down(tp->phydev, false);
4039 rtl_wol_suspend_quirk(tp);
françois romieu065c27c2011-01-03 15:08:12 +00004040 return;
Heiner Kallweit5ea25b12019-01-31 22:03:48 +01004041 }
françois romieu065c27c2011-01-03 15:08:12 +00004042
françois romieu065c27c2011-01-03 15:08:12 +00004043 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004044 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004045 case RTL_GIGA_MAC_VER_37:
4046 case RTL_GIGA_MAC_VER_39:
4047 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004048 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004049 case RTL_GIGA_MAC_VER_45:
4050 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004051 case RTL_GIGA_MAC_VER_47:
4052 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004053 case RTL_GIGA_MAC_VER_50:
4054 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004055 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004056 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004057 case RTL_GIGA_MAC_VER_40:
4058 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004059 case RTL_GIGA_MAC_VER_49:
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004060 rtl_eri_clear_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004061 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004062 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02004063 default:
4064 break;
françois romieu065c27c2011-01-03 15:08:12 +00004065 }
4066}
4067
Heiner Kallweit25e94112019-05-29 20:52:03 +02004068static void rtl_pll_power_up(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004069{
françois romieu065c27c2011-01-03 15:08:12 +00004070 switch (tp->mac_version) {
Heiner Kallweit2a718832018-05-02 21:39:49 +02004071 case RTL_GIGA_MAC_VER_25 ... RTL_GIGA_MAC_VER_33:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004072 case RTL_GIGA_MAC_VER_37:
4073 case RTL_GIGA_MAC_VER_39:
4074 case RTL_GIGA_MAC_VER_43:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004075 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004076 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004077 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004078 case RTL_GIGA_MAC_VER_45:
4079 case RTL_GIGA_MAC_VER_46:
Heiner Kallweit73570bf2018-05-02 21:39:45 +02004080 case RTL_GIGA_MAC_VER_47:
4081 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004082 case RTL_GIGA_MAC_VER_50:
4083 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004084 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004085 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004086 case RTL_GIGA_MAC_VER_40:
4087 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004088 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004089 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004090 rtl_eri_set_bits(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000);
hayeswangbeb330a2013-04-01 22:23:39 +00004091 break;
Heiner Kallweit76719ee2019-05-25 20:45:04 +02004092 default:
4093 break;
françois romieu065c27c2011-01-03 15:08:12 +00004094 }
4095
Heiner Kallweit703732f2019-01-19 22:07:05 +01004096 phy_resume(tp->phydev);
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02004097 /* give MAC/PHY some time to resume */
4098 msleep(20);
françois romieu065c27c2011-01-03 15:08:12 +00004099}
4100
Hayes Wange542a222011-07-06 15:58:04 +08004101static void rtl_init_rxcfg(struct rtl8169_private *tp)
4102{
Hayes Wange542a222011-07-06 15:58:04 +08004103 switch (tp->mac_version) {
Heiner Kallweite9588eb2019-05-25 21:14:39 +02004104 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweit2a718832018-05-02 21:39:49 +02004105 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004106 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004107 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004108 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
Maciej S. Szmigiero511cfd52018-10-11 16:02:10 +02004109 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_36:
4110 case RTL_GIGA_MAC_VER_38:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004111 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004112 break;
Heiner Kallweit2a718832018-05-02 21:39:49 +02004113 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004114 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00004115 break;
Hayes Wange542a222011-07-06 15:58:04 +08004116 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004117 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08004118 break;
4119 }
4120}
4121
Hayes Wang92fc43b2011-07-06 15:58:03 +08004122static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
4123{
Timo Teräs9fba0812013-01-15 21:01:24 +00004124 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08004125}
4126
Francois Romieud58d46b2011-05-03 16:38:29 +02004127static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
4128{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004129 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4130 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004131 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004132}
4133
4134static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
4135{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004136 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4137 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004138 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004139}
4140
4141static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
4142{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004143 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004144}
4145
4146static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
4147{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004148 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02004149}
4150
4151static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
4152{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004153 RTL_W8(tp, MaxTxPacketSize, 0x3f);
4154 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
4155 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01004156 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004157}
4158
4159static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
4160{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004161 RTL_W8(tp, MaxTxPacketSize, 0x0c);
4162 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
4163 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004164 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02004165}
4166
4167static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
4168{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004169 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01004170 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004171}
4172
4173static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
4174{
Heiner Kallweitcb732002018-03-20 07:45:35 +01004175 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004176 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02004177}
4178
4179static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
4180{
Francois Romieud58d46b2011-05-03 16:38:29 +02004181 r8168b_0_hw_jumbo_enable(tp);
4182
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004183 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004184}
4185
4186static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
4187{
Francois Romieud58d46b2011-05-03 16:38:29 +02004188 r8168b_0_hw_jumbo_disable(tp);
4189
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004190 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02004191}
4192
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004193static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02004194{
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004195 rtl_unlock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004196 switch (tp->mac_version) {
4197 case RTL_GIGA_MAC_VER_11:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004198 r8168b_0_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004199 break;
4200 case RTL_GIGA_MAC_VER_12:
4201 case RTL_GIGA_MAC_VER_17:
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004202 r8168b_1_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004203 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004204 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
4205 r8168c_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004206 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004207 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
4208 r8168dp_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004209 break;
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004210 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
4211 r8168e_hw_jumbo_enable(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004212 break;
Francois Romieud58d46b2011-05-03 16:38:29 +02004213 default:
Francois Romieud58d46b2011-05-03 16:38:29 +02004214 break;
4215 }
Heiner Kallweit485bb1b2019-05-31 19:54:03 +02004216 rtl_lock_config_regs(tp);
4217}
4218
4219static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
4220{
4221 rtl_unlock_config_regs(tp);
4222 switch (tp->mac_version) {
4223 case RTL_GIGA_MAC_VER_11:
4224 r8168b_0_hw_jumbo_disable(tp);
4225 break;
4226 case RTL_GIGA_MAC_VER_12:
4227 case RTL_GIGA_MAC_VER_17:
4228 r8168b_1_hw_jumbo_disable(tp);
4229 break;
4230 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_26:
4231 r8168c_hw_jumbo_disable(tp);
4232 break;
4233 case RTL_GIGA_MAC_VER_27 ... RTL_GIGA_MAC_VER_28:
4234 r8168dp_hw_jumbo_disable(tp);
4235 break;
4236 case RTL_GIGA_MAC_VER_31 ... RTL_GIGA_MAC_VER_34:
4237 r8168e_hw_jumbo_disable(tp);
4238 break;
4239 default:
4240 break;
4241 }
4242 rtl_lock_config_regs(tp);
Francois Romieud58d46b2011-05-03 16:38:29 +02004243}
4244
Francois Romieuffc46952012-07-06 14:19:23 +02004245DECLARE_RTL_COND(rtl_chipcmd_cond)
4246{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004247 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02004248}
4249
Francois Romieu6f43adc2011-04-29 15:05:51 +02004250static void rtl_hw_reset(struct rtl8169_private *tp)
4251{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004252 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004253
Francois Romieuffc46952012-07-06 14:19:23 +02004254 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02004255}
4256
Heiner Kallweit47ad5932019-06-03 21:26:31 +02004257static int rtl_fw_request_firmware(struct rtl_fw *rtl_fw)
4258{
4259 int rc;
4260
4261 rc = request_firmware(&rtl_fw->fw, rtl_fw->fw_name, rtl_fw->dev);
4262 if (rc < 0)
4263 goto out;
4264
4265 if (!rtl_fw_format_ok(rtl_fw) || !rtl_fw_data_ok(rtl_fw)) {
4266 release_firmware(rtl_fw->fw);
4267 goto out;
4268 }
4269
4270 return 0;
4271out:
4272 dev_err(rtl_fw->dev, "Unable to load firmware %s (%d)\n",
4273 rtl_fw->fw_name, rc);
4274 return rc;
4275}
4276
Heiner Kallweit254764e2019-01-22 22:23:41 +01004277static void rtl_request_firmware(struct rtl8169_private *tp)
Francois Romieub6ffd972011-06-17 17:00:05 +02004278{
4279 struct rtl_fw *rtl_fw;
Francois Romieub6ffd972011-06-17 17:00:05 +02004280
Heiner Kallweit254764e2019-01-22 22:23:41 +01004281 /* firmware loaded already or no firmware available */
4282 if (tp->rtl_fw || !tp->fw_name)
4283 return;
Francois Romieub6ffd972011-06-17 17:00:05 +02004284
4285 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
Heiner Kallweit47ad5932019-06-03 21:26:31 +02004286 if (!rtl_fw) {
4287 netif_warn(tp, ifup, tp->dev, "Unable to load firmware, out of memory\n");
4288 return;
4289 }
Francois Romieub6ffd972011-06-17 17:00:05 +02004290
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004291 rtl_fw->phy_write = rtl_writephy;
4292 rtl_fw->phy_read = rtl_readphy;
4293 rtl_fw->mac_mcu_write = mac_mcu_write;
4294 rtl_fw->mac_mcu_read = mac_mcu_read;
Heiner Kallweit4edb00f2019-06-03 21:25:43 +02004295 rtl_fw->fw_name = tp->fw_name;
4296 rtl_fw->dev = tp_to_dev(tp);
Heiner Kallweitce8843a2019-05-29 21:15:06 +02004297
Heiner Kallweit47ad5932019-06-03 21:26:31 +02004298 if (rtl_fw_request_firmware(rtl_fw))
4299 kfree(rtl_fw);
4300 else
4301 tp->rtl_fw = rtl_fw;
François Romieu953a12c2011-04-24 17:38:48 +02004302}
4303
Hayes Wang92fc43b2011-07-06 15:58:03 +08004304static void rtl_rx_close(struct rtl8169_private *tp)
4305{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004306 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004307}
4308
Francois Romieuffc46952012-07-06 14:19:23 +02004309DECLARE_RTL_COND(rtl_npq_cond)
4310{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004311 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02004312}
4313
4314DECLARE_RTL_COND(rtl_txcfg_empty_cond)
4315{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004316 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02004317}
4318
françois romieue6de30d2011-01-03 15:08:37 +00004319static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004320{
4321 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00004322 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004323
Hayes Wang92fc43b2011-07-06 15:58:03 +08004324 rtl_rx_close(tp);
4325
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004326 switch (tp->mac_version) {
4327 case RTL_GIGA_MAC_VER_27:
4328 case RTL_GIGA_MAC_VER_28:
4329 case RTL_GIGA_MAC_VER_31:
Francois Romieuffc46952012-07-06 14:19:23 +02004330 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004331 break;
4332 case RTL_GIGA_MAC_VER_34 ... RTL_GIGA_MAC_VER_38:
4333 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004334 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02004335 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004336 break;
4337 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004338 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08004339 udelay(100);
Heiner Kallweitb2d43e62018-05-02 21:39:52 +02004340 break;
françois romieue6de30d2011-01-03 15:08:37 +00004341 }
4342
Hayes Wang92fc43b2011-07-06 15:58:03 +08004343 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004344}
4345
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004346static void rtl_set_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01004347{
Heiner Kallweitad5f97f2018-09-28 23:51:54 +02004348 u32 val = TX_DMA_BURST << TxDMAShift |
4349 InterFrameGap << TxInterFrameGapShift;
4350
4351 if (tp->mac_version >= RTL_GIGA_MAC_VER_34 &&
4352 tp->mac_version != RTL_GIGA_MAC_VER_39)
4353 val |= TXCFG_AUTO_FIFO;
4354
4355 RTL_W32(tp, TxConfig, val);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004356}
4357
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004358static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004359{
Heiner Kallweit4fd48c42018-04-28 22:19:47 +02004360 /* Low hurts. Let's disable the filtering. */
4361 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu07ce4062007-02-23 23:36:39 +01004362}
4363
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004364static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02004365{
4366 /*
4367 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
4368 * register to be written before TxDescAddrLow to work.
4369 * Switching from MMIO to I/O access fixes the issue as well.
4370 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004371 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
4372 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
4373 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
4374 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02004375}
4376
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004377static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01004378{
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004379 u32 val;
Francois Romieu6dccd162007-02-13 23:38:05 +01004380
Heiner Kallweit34bc0092018-10-12 23:23:57 +02004381 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
4382 val = 0x000fff00;
4383 else if (tp->mac_version == RTL_GIGA_MAC_VER_06)
4384 val = 0x00ffff00;
4385 else
4386 return;
4387
4388 if (RTL_R8(tp, Config2) & PCI_Clock_66MHz)
4389 val |= 0xff;
4390
4391 RTL_W32(tp, 0x7c, val);
Francois Romieu6dccd162007-02-13 23:38:05 +01004392}
4393
Francois Romieue6b763e2012-03-08 09:35:39 +01004394static void rtl_set_rx_mode(struct net_device *dev)
4395{
4396 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01004397 u32 mc_filter[2]; /* Multicast hash filter */
4398 int rx_mode;
4399 u32 tmp = 0;
4400
4401 if (dev->flags & IFF_PROMISC) {
4402 /* Unconditionally log net taps. */
4403 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
4404 rx_mode =
4405 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
4406 AcceptAllPhys;
4407 mc_filter[1] = mc_filter[0] = 0xffffffff;
4408 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
4409 (dev->flags & IFF_ALLMULTI)) {
4410 /* Too many to filter perfectly -- accept all multicasts. */
4411 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
4412 mc_filter[1] = mc_filter[0] = 0xffffffff;
4413 } else {
4414 struct netdev_hw_addr *ha;
4415
4416 rx_mode = AcceptBroadcast | AcceptMyPhys;
4417 mc_filter[1] = mc_filter[0] = 0;
4418 netdev_for_each_mc_addr(ha, dev) {
4419 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
4420 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
4421 rx_mode |= AcceptMulticast;
4422 }
4423 }
4424
4425 if (dev->features & NETIF_F_RXALL)
4426 rx_mode |= (AcceptErr | AcceptRunt);
4427
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004428 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01004429
4430 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
4431 u32 data = mc_filter[0];
4432
4433 mc_filter[0] = swab32(mc_filter[1]);
4434 mc_filter[1] = swab32(data);
4435 }
4436
Nathan Walp04817762012-11-01 12:08:47 +00004437 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
4438 mc_filter[1] = mc_filter[0] = 0xffffffff;
4439
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004440 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
4441 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01004442
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004443 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01004444}
4445
Heiner Kallweit52f85602018-05-19 10:29:33 +02004446static void rtl_hw_start(struct rtl8169_private *tp)
4447{
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004448 rtl_unlock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004449
4450 tp->hw_start(tp);
4451
4452 rtl_set_rx_max_size(tp);
4453 rtl_set_rx_tx_desc_registers(tp);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01004454 rtl_lock_config_regs(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004455
Heiner Kallweiteb94dc92019-03-31 15:43:59 +02004456 /* disable interrupt coalescing */
4457 RTL_W16(tp, IntrMitigate, 0x0000);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004458 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
4459 RTL_R8(tp, IntrMask);
4460 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004461 rtl_init_rxcfg(tp);
Maciej S. Szmigierof74dd482018-09-07 20:15:22 +02004462 rtl_set_tx_config_registers(tp);
Azat Khuzhin05212ba2018-08-26 17:03:09 +03004463
Heiner Kallweit52f85602018-05-19 10:29:33 +02004464 rtl_set_rx_mode(tp->dev);
4465 /* no early-rx interrupts */
4466 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01004467 rtl_irq_enable(tp);
Heiner Kallweit52f85602018-05-19 10:29:33 +02004468}
4469
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004470static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01004471{
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004472 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02004473 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01004474
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004475 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004476
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004477 tp->cp_cmd |= PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02004478
Francois Romieucecb5fd2011-04-01 10:21:07 +02004479 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
4480 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Heiner Kallweit49d17512018-06-28 20:36:15 +02004481 netif_dbg(tp, drv, tp->dev,
4482 "Set MAC Reg C+CR Offset 0xe0. Bit 3 and Bit 14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02004483 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004484 }
4485
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004486 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02004487
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004488 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01004489
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004490 RTL_W32(tp, RxMissed, 0);
Francois Romieu07ce4062007-02-23 23:36:39 +01004491}
Linus Torvalds1da177e2005-04-16 15:20:36 -07004492
Francois Romieuffc46952012-07-06 14:19:23 +02004493DECLARE_RTL_COND(rtl_csiar_cond)
4494{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004495 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02004496}
4497
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004498static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004499{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004500 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4501
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004502 RTL_W32(tp, CSIDR, value);
4503 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004504 CSIAR_BYTE_ENABLE | func << 16);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004505
Francois Romieuffc46952012-07-06 14:19:23 +02004506 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004507}
4508
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004509static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004510{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004511 u32 func = PCI_FUNC(tp->pci_dev->devfn);
4512
4513 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | func << 16 |
4514 CSIAR_BYTE_ENABLE);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004515
Francois Romieuffc46952012-07-06 14:19:23 +02004516 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004517 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004518}
4519
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004520static void rtl_csi_access_enable(struct rtl8169_private *tp, u8 val)
Hayes Wang7e18dca2012-03-30 14:33:02 +08004521{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004522 struct pci_dev *pdev = tp->pci_dev;
4523 u32 csi;
Hayes Wang7e18dca2012-03-30 14:33:02 +08004524
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004525 /* According to Realtek the value at config space address 0x070f
4526 * controls the L0s/L1 entrance latency. We try standard ECAM access
4527 * first and if it fails fall back to CSI.
4528 */
4529 if (pdev->cfg_size > 0x070f &&
4530 pci_write_config_byte(pdev, 0x070f, val) == PCIBIOS_SUCCESSFUL)
4531 return;
4532
4533 netdev_notice_once(tp->dev,
4534 "No native access to PCI extended config space, falling back to CSI\n");
4535 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
4536 rtl_csi_write(tp, 0x070c, csi | val << 24);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004537}
4538
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004539static void rtl_set_def_aspm_entry_latency(struct rtl8169_private *tp)
hayeswang45dd95c2013-07-08 17:09:01 +08004540{
Heiner Kallweitff1d7332018-05-02 21:39:56 +02004541 rtl_csi_access_enable(tp, 0x27);
Francois Romieudacf8152008-08-02 20:44:13 +02004542}
4543
4544struct ephy_info {
4545 unsigned int offset;
4546 u16 mask;
4547 u16 bits;
4548};
4549
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004550static void __rtl_ephy_init(struct rtl8169_private *tp,
4551 const struct ephy_info *e, int len)
Francois Romieudacf8152008-08-02 20:44:13 +02004552{
4553 u16 w;
4554
4555 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02004556 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
4557 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02004558 e++;
4559 }
4560}
4561
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004562#define rtl_ephy_init(tp, a) __rtl_ephy_init(tp, a, ARRAY_SIZE(a))
4563
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004564static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02004565{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004566 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004567 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02004568}
4569
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004570static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004571{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004572 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08004573 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00004574}
4575
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004576static void rtl_pcie_state_l2l3_disable(struct rtl8169_private *tp)
hayeswangb51ecea2014-07-09 14:52:51 +08004577{
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004578 /* work around an issue when PCI reset occurs during L2/L3 state */
4579 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Rdy_to_L23);
hayeswangb51ecea2014-07-09 14:52:51 +08004580}
4581
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004582static void rtl_hw_aspm_clkreq_enable(struct rtl8169_private *tp, bool enable)
4583{
4584 if (enable) {
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004585 RTL_W8(tp, Config5, RTL_R8(tp, Config5) | ASPM_en);
Kai-Heng Feng94235462018-09-12 14:58:20 +08004586 RTL_W8(tp, Config2, RTL_R8(tp, Config2) | ClkReqEn);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004587 } else {
4588 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4589 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
4590 }
Kai-Heng Feng94235462018-09-12 14:58:20 +08004591
4592 udelay(10);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004593}
4594
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004595static void rtl_set_fifo_size(struct rtl8169_private *tp, u16 rx_stat,
4596 u16 tx_stat, u16 rx_dyn, u16 tx_dyn)
4597{
4598 /* Usage of dynamic vs. static FIFO is controlled by bit
4599 * TXCFG_AUTO_FIFO. Exact meaning of FIFO values isn't known.
4600 */
4601 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, (rx_stat << 16) | rx_dyn);
4602 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, (tx_stat << 16) | tx_dyn);
4603}
4604
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004605static void rtl8168g_set_pause_thresholds(struct rtl8169_private *tp,
4606 u8 low, u8 high)
4607{
4608 /* FIFO thresholds for pause flow control */
4609 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, low);
4610 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, high);
4611}
4612
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004613static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004614{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004615 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004616
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004617 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004618 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieub726e492008-06-28 12:22:59 +02004619
françois romieufaf1e782013-02-27 13:01:57 +00004620 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004621 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00004622 PCI_EXP_DEVCTL_NOSNOOP_EN);
4623 }
Francois Romieu219a1e92008-06-28 11:58:39 +02004624}
4625
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004626static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004627{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004628 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004629
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004630 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02004631
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004632 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02004633}
4634
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004635static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004636{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004637 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02004638
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004639 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02004640
françois romieufaf1e782013-02-27 13:01:57 +00004641 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004642 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02004643
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004644 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004645
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004646 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004647 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu219a1e92008-06-28 11:58:39 +02004648}
4649
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004650static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004651{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004652 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004653 { 0x01, 0, 0x0001 },
4654 { 0x02, 0x0800, 0x1000 },
4655 { 0x03, 0, 0x0042 },
4656 { 0x06, 0x0080, 0x0000 },
4657 { 0x07, 0, 0x2000 }
4658 };
4659
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004660 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004661
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004662 rtl_ephy_init(tp, e_info_8168cp);
Francois Romieub726e492008-06-28 12:22:59 +02004663
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004664 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004665}
4666
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004667static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02004668{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004669 rtl_set_def_aspm_entry_latency(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004670
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004671 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02004672
françois romieufaf1e782013-02-27 13:01:57 +00004673 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004674 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02004675
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004676 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004677 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieuef3386f2008-06-29 12:24:30 +02004678}
4679
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004680static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004681{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004682 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004683
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004684 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004685
4686 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004687 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004688
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004689 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004690
françois romieufaf1e782013-02-27 13:01:57 +00004691 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004692 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004693
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004694 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004695 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004696}
4697
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004698static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004699{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004700 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004701 { 0x02, 0x0800, 0x1000 },
4702 { 0x03, 0, 0x0002 },
4703 { 0x06, 0x0080, 0x0000 }
4704 };
4705
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004706 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004707
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004708 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02004709
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004710 rtl_ephy_init(tp, e_info_8168c_1);
Francois Romieub726e492008-06-28 12:22:59 +02004711
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004712 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004713}
4714
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004715static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02004716{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004717 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02004718 { 0x01, 0, 0x0001 },
4719 { 0x03, 0x0400, 0x0220 }
4720 };
4721
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004722 rtl_set_def_aspm_entry_latency(tp);
Francois Romieub726e492008-06-28 12:22:59 +02004723
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004724 rtl_ephy_init(tp, e_info_8168c_2);
Francois Romieub726e492008-06-28 12:22:59 +02004725
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004726 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02004727}
4728
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004729static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02004730{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004731 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004732}
4733
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004734static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02004735{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004736 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004737
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004738 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004739}
4740
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004741static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02004742{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004743 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004744
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004745 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004746
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004747 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02004748
françois romieufaf1e782013-02-27 13:01:57 +00004749 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004750 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02004751
Heiner Kallweit12d42c52018-04-28 22:19:30 +02004752 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Heiner Kallweit0ae09742018-04-28 22:19:26 +02004753 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu5b538df2008-07-20 16:22:45 +02004754}
4755
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004756static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00004757{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004758 rtl_set_def_aspm_entry_latency(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004759
françois romieufaf1e782013-02-27 13:01:57 +00004760 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004761 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00004762
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004763 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00004764
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004765 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00004766}
4767
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004768static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00004769{
4770 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08004771 { 0x0b, 0x0000, 0x0048 },
4772 { 0x19, 0x0020, 0x0050 },
4773 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00004774 };
françois romieue6de30d2011-01-03 15:08:37 +00004775
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004776 rtl_set_def_aspm_entry_latency(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004777
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004778 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00004779
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004780 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00004781
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004782 rtl_ephy_init(tp, e_info_8168d_4);
françois romieue6de30d2011-01-03 15:08:37 +00004783
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004784 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00004785}
4786
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004787static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00004788{
Hayes Wang70090422011-07-06 15:58:06 +08004789 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00004790 { 0x00, 0x0200, 0x0100 },
4791 { 0x00, 0x0000, 0x0004 },
4792 { 0x06, 0x0002, 0x0001 },
4793 { 0x06, 0x0000, 0x0030 },
4794 { 0x07, 0x0000, 0x2000 },
4795 { 0x00, 0x0000, 0x0020 },
4796 { 0x03, 0x5800, 0x2000 },
4797 { 0x03, 0x0000, 0x0001 },
4798 { 0x01, 0x0800, 0x1000 },
4799 { 0x07, 0x0000, 0x4000 },
4800 { 0x1e, 0x0000, 0x2000 },
4801 { 0x19, 0xffff, 0xfe6c },
4802 { 0x0a, 0x0000, 0x0040 }
4803 };
4804
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004805 rtl_set_def_aspm_entry_latency(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004806
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004807 rtl_ephy_init(tp, e_info_8168e_1);
hayeswang01dc7fe2011-03-21 01:50:28 +00004808
françois romieufaf1e782013-02-27 13:01:57 +00004809 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004810 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00004811
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004812 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00004813
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004814 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004815
4816 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004817 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
4818 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00004819
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004820 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00004821}
4822
Hayes Wangbeb1fe12012-03-30 14:33:01 +08004823static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08004824{
4825 static const struct ephy_info e_info_8168e_2[] = {
4826 { 0x09, 0x0000, 0x0080 },
4827 { 0x19, 0x0000, 0x0224 }
4828 };
4829
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004830 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang70090422011-07-06 15:58:06 +08004831
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004832 rtl_ephy_init(tp, e_info_8168e_2);
Hayes Wang70090422011-07-06 15:58:06 +08004833
françois romieufaf1e782013-02-27 13:01:57 +00004834 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004835 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08004836
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004837 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4838 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004839 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004840 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4841 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004842 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004843 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang70090422011-07-06 15:58:06 +08004844
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004845 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08004846
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004847 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004848
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004849 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08004850
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004851 rtl8168_config_eee_mac(tp);
4852
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004853 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4854 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4855 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitaa1e7d22018-06-23 09:53:00 +02004856
4857 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang70090422011-07-06 15:58:06 +08004858}
4859
Hayes Wang5f886e02012-03-30 14:33:03 +08004860static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08004861{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004862 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004863
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004864 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08004865
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004866 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4867 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004868 rtl_set_fifo_size(tp, 0x10, 0x10, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004869 rtl_reset_packet_filter(tp);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004870 rtl_eri_set_bits(tp, 0x1b0, ERIAR_MASK_0001, BIT(4));
4871 rtl_eri_set_bits(tp, 0x1d0, ERIAR_MASK_0001, BIT(4));
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004872 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050);
4873 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060);
Hayes Wangc2218922011-09-06 16:55:18 +08004874
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004875 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08004876
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01004877 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00004878
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004879 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
4880 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
4881 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
4882 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Heiner Kallweitcc07d2712019-01-26 10:35:30 +01004883
4884 rtl8168_config_eee_mac(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08004885}
4886
Hayes Wang5f886e02012-03-30 14:33:03 +08004887static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
4888{
Hayes Wang5f886e02012-03-30 14:33:03 +08004889 static const struct ephy_info e_info_8168f_1[] = {
4890 { 0x06, 0x00c0, 0x0020 },
4891 { 0x08, 0x0001, 0x0002 },
4892 { 0x09, 0x0000, 0x0080 },
4893 { 0x19, 0x0000, 0x0224 }
4894 };
4895
4896 rtl_hw_start_8168f(tp);
4897
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004898 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wang5f886e02012-03-30 14:33:03 +08004899
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004900 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00);
Hayes Wang5f886e02012-03-30 14:33:03 +08004901}
4902
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004903static void rtl_hw_start_8411(struct rtl8169_private *tp)
4904{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004905 static const struct ephy_info e_info_8168f_1[] = {
4906 { 0x06, 0x00c0, 0x0020 },
4907 { 0x0f, 0xffff, 0x5200 },
4908 { 0x1e, 0x0000, 0x4000 },
4909 { 0x19, 0x0000, 0x0224 }
4910 };
4911
4912 rtl_hw_start_8168f(tp);
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004913 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004914
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004915 rtl_ephy_init(tp, e_info_8168f_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004916
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004917 rtl_eri_set_bits(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004918}
4919
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004920static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08004921{
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02004922 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02004923 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Hayes Wangc5583862012-07-02 17:23:22 +08004924
Heiner Kallweitf37658d2018-06-23 09:51:28 +02004925 rtl_set_def_aspm_entry_latency(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08004926
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02004927 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08004928
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02004929 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004930 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f);
Hayes Wangc5583862012-07-02 17:23:22 +08004931
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004932 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
4933 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08004934
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004935 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
4936 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08004937
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01004938 rtl8168_config_eee_mac(tp);
4939
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02004940 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Heiner Kallweite719b3e2019-04-28 11:11:47 +02004941 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
hayeswangb51ecea2014-07-09 14:52:51 +08004942
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01004943 rtl_pcie_state_l2l3_disable(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08004944}
4945
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004946static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
4947{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004948 static const struct ephy_info e_info_8168g_1[] = {
4949 { 0x00, 0x0000, 0x0008 },
4950 { 0x0c, 0x37d0, 0x0820 },
4951 { 0x1e, 0x0000, 0x0001 },
4952 { 0x19, 0x8000, 0x0000 }
4953 };
4954
4955 rtl_hw_start_8168g(tp);
4956
4957 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004958 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004959 rtl_ephy_init(tp, e_info_8168g_1);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004960 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004961}
4962
hayeswang57538c42013-04-01 22:23:40 +00004963static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
4964{
hayeswang57538c42013-04-01 22:23:40 +00004965 static const struct ephy_info e_info_8168g_2[] = {
4966 { 0x00, 0x0000, 0x0008 },
4967 { 0x0c, 0x3df0, 0x0200 },
4968 { 0x19, 0xffff, 0xfc00 },
4969 { 0x1e, 0xffff, 0x20eb }
4970 };
4971
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004972 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00004973
4974 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004975 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
4976 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004977 rtl_ephy_init(tp, e_info_8168g_2);
hayeswang57538c42013-04-01 22:23:40 +00004978}
4979
hayeswang45dd95c2013-07-08 17:09:01 +08004980static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
4981{
hayeswang45dd95c2013-07-08 17:09:01 +08004982 static const struct ephy_info e_info_8411_2[] = {
4983 { 0x00, 0x0000, 0x0008 },
4984 { 0x0c, 0x3df0, 0x0200 },
4985 { 0x0f, 0xffff, 0x5200 },
4986 { 0x19, 0x0020, 0x0000 },
4987 { 0x1e, 0x0000, 0x2000 }
4988 };
4989
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08004990 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08004991
4992 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004993 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02004994 rtl_ephy_init(tp, e_info_8411_2);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08004995 rtl_hw_aspm_clkreq_enable(tp, true);
hayeswang45dd95c2013-07-08 17:09:01 +08004996}
4997
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004998static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
4999{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02005000 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005001 u32 data;
5002 static const struct ephy_info e_info_8168h_1[] = {
5003 { 0x1e, 0x0800, 0x0001 },
5004 { 0x1d, 0x0000, 0x0800 },
5005 { 0x05, 0xffff, 0x2089 },
5006 { 0x06, 0xffff, 0x5881 },
5007 { 0x04, 0xffff, 0x154a },
5008 { 0x01, 0xffff, 0x068b }
5009 };
5010
5011 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005012 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005013 rtl_ephy_init(tp, e_info_8168h_1);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005014
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005015 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02005016 rtl8168g_set_pause_thresholds(tp, 0x38, 0x48);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005017
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005018 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005019
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005020 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005021
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005022 rtl_reset_packet_filter(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005023
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005024 rtl_eri_set_bits(tp, 0xdc, ERIAR_MASK_1111, BIT(4));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005025
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005026 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005027
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005028 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005029
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005030 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5031 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005032
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005033 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5034 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005035
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005036 rtl8168_config_eee_mac(tp);
5037
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005038 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5039 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005040
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005041 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005042
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005043 rtl_eri_clear_bits(tp, 0x1b0, ERIAR_MASK_0011, BIT(12));
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005044
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005045 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005046
5047 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08005048 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005049 rtl_writephy(tp, 0x1f, 0x0000);
5050 if (rg_saw_cnt > 0) {
5051 u16 sw_cnt_1ms_ini;
5052
5053 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
5054 sw_cnt_1ms_ini &= 0x0fff;
5055 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005056 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005057 data |= sw_cnt_1ms_ini;
5058 r8168_mac_ocp_write(tp, 0xd412, data);
5059 }
5060
5061 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005062 data &= ~0xf0;
5063 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005064 r8168_mac_ocp_write(tp, 0xe056, data);
5065
5066 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005067 data &= ~0x6000;
5068 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005069 r8168_mac_ocp_write(tp, 0xe052, data);
5070
5071 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005072 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005073 data |= 0x017f;
5074 r8168_mac_ocp_write(tp, 0xe0d6, data);
5075
5076 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08005077 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005078 data |= 0x047f;
5079 r8168_mac_ocp_write(tp, 0xd420, data);
5080
5081 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
5082 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
5083 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
5084 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005085
5086 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005087}
5088
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005089static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
5090{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08005091 rtl8168ep_stop_cmac(tp);
5092
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005093 rtl_set_fifo_size(tp, 0x08, 0x10, 0x02, 0x06);
Heiner Kallweit0ebacd12019-05-05 12:34:25 +02005094 rtl8168g_set_pause_thresholds(tp, 0x2f, 0x5f);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005095
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005096 rtl_set_def_aspm_entry_latency(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005097
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005098 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005099
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005100 rtl_reset_packet_filter(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005101
Heiner Kallweite719b3e2019-04-28 11:11:47 +02005102 rtl_eri_set_bits(tp, 0xd4, ERIAR_MASK_1111, 0x1f80);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005103
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005104 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005105
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005106 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
5107 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005108
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005109 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5110 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005111
Heiner Kallweitdf6f1852019-01-25 20:38:38 +01005112 rtl8168_config_eee_mac(tp);
5113
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005114 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005115
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005116 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005117
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005118 rtl_pcie_state_l2l3_disable(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005119}
5120
5121static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
5122{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005123 static const struct ephy_info e_info_8168ep_1[] = {
5124 { 0x00, 0xffff, 0x10ab },
5125 { 0x06, 0xffff, 0xf030 },
5126 { 0x08, 0xffff, 0x2006 },
5127 { 0x0d, 0xffff, 0x1666 },
5128 { 0x0c, 0x3ff0, 0x0000 }
5129 };
5130
5131 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005132 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005133 rtl_ephy_init(tp, e_info_8168ep_1);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005134
5135 rtl_hw_start_8168ep(tp);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005136
5137 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005138}
5139
5140static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
5141{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005142 static const struct ephy_info e_info_8168ep_2[] = {
5143 { 0x00, 0xffff, 0x10a3 },
5144 { 0x19, 0xffff, 0xfc00 },
5145 { 0x1e, 0xffff, 0x20ea }
5146 };
5147
5148 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005149 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005150 rtl_ephy_init(tp, e_info_8168ep_2);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005151
5152 rtl_hw_start_8168ep(tp);
5153
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005154 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5155 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005156
5157 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005158}
5159
5160static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
5161{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005162 u32 data;
5163 static const struct ephy_info e_info_8168ep_3[] = {
5164 { 0x00, 0xffff, 0x10a3 },
5165 { 0x19, 0xffff, 0x7c00 },
5166 { 0x1e, 0xffff, 0x20eb },
5167 { 0x0d, 0xffff, 0x1666 }
5168 };
5169
5170 /* disable aspm and clock request before access ephy */
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005171 rtl_hw_aspm_clkreq_enable(tp, false);
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005172 rtl_ephy_init(tp, e_info_8168ep_3);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005173
5174 rtl_hw_start_8168ep(tp);
5175
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005176 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
5177 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005178
5179 data = r8168_mac_ocp_read(tp, 0xd3e2);
5180 data &= 0xf000;
5181 data |= 0x0271;
5182 r8168_mac_ocp_write(tp, 0xd3e2, data);
5183
5184 data = r8168_mac_ocp_read(tp, 0xd3e4);
5185 data &= 0xff00;
5186 r8168_mac_ocp_write(tp, 0xd3e4, data);
5187
5188 data = r8168_mac_ocp_read(tp, 0xe860);
5189 data |= 0x0080;
5190 r8168_mac_ocp_write(tp, 0xe860, data);
Kai-Heng Fenga99790b2018-06-21 16:30:39 +08005191
5192 rtl_hw_aspm_clkreq_enable(tp, true);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005193}
5194
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005195static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005196{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005197 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02005198 { 0x01, 0, 0x6e65 },
5199 { 0x02, 0, 0x091f },
5200 { 0x03, 0, 0xc2f9 },
5201 { 0x06, 0, 0xafb5 },
5202 { 0x07, 0, 0x0e00 },
5203 { 0x19, 0, 0xec80 },
5204 { 0x01, 0, 0x2e65 },
5205 { 0x01, 0, 0x6e65 }
5206 };
5207 u8 cfg1;
5208
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005209 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005210
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005211 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005212
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005213 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005214
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005215 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02005216 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005217 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005218
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005219 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005220 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005221 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005222
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005223 rtl_ephy_init(tp, e_info_8102e_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005224}
5225
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005226static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005227{
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005228 rtl_set_def_aspm_entry_latency(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005229
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005230 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005231
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005232 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
5233 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005234}
5235
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005236static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02005237{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005238 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005239
Francois Romieufdf6fc02012-07-06 22:40:38 +02005240 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02005241}
5242
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005243static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005244{
5245 static const struct ephy_info e_info_8105e_1[] = {
5246 { 0x07, 0, 0x4000 },
5247 { 0x19, 0, 0x0200 },
5248 { 0x19, 0, 0x0020 },
5249 { 0x1e, 0, 0x2000 },
5250 { 0x03, 0, 0x0001 },
5251 { 0x19, 0, 0x0100 },
5252 { 0x19, 0, 0x0004 },
5253 { 0x0a, 0, 0x0020 }
5254 };
5255
Francois Romieucecb5fd2011-04-01 10:21:07 +02005256 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005257 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005258
Francois Romieucecb5fd2011-04-01 10:21:07 +02005259 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005260 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005261
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005262 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5263 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005264
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005265 rtl_ephy_init(tp, e_info_8105e_1);
hayeswangb51ecea2014-07-09 14:52:51 +08005266
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005267 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005268}
5269
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005270static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08005271{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005272 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005273 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08005274}
5275
Hayes Wang7e18dca2012-03-30 14:33:02 +08005276static void rtl_hw_start_8402(struct rtl8169_private *tp)
5277{
Hayes Wang7e18dca2012-03-30 14:33:02 +08005278 static const struct ephy_info e_info_8402[] = {
5279 { 0x19, 0xffff, 0xff64 },
5280 { 0x1e, 0, 0x4000 }
5281 };
5282
Heiner Kallweitf37658d2018-06-23 09:51:28 +02005283 rtl_set_def_aspm_entry_latency(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005284
5285 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005286 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005287
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005288 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005289
Heiner Kallweit1791ad52019-05-04 16:57:49 +02005290 rtl_ephy_init(tp, e_info_8402);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005291
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005292 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005293
Heiner Kallweit6b1bd242019-05-05 12:33:40 +02005294 rtl_set_fifo_size(tp, 0x00, 0x00, 0x02, 0x06);
Heiner Kallweit4e7e4622019-04-28 11:12:56 +02005295 rtl_reset_packet_filter(tp);
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02005296 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000);
5297 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000);
5298 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00);
hayeswangb51ecea2014-07-09 14:52:51 +08005299
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005300 rtl_pcie_state_l2l3_disable(tp);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005301}
5302
Hayes Wang5598bfe2012-07-02 17:23:21 +08005303static void rtl_hw_start_8106(struct rtl8169_private *tp)
5304{
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005305 rtl_hw_aspm_clkreq_enable(tp, false);
5306
Hayes Wang5598bfe2012-07-02 17:23:21 +08005307 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005308 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005309
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005310 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
5311 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
5312 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08005313
Heiner Kallweitc259b7f2019-01-19 22:05:14 +01005314 rtl_pcie_state_l2l3_disable(tp);
Kai-Heng Feng0866cd12018-09-12 14:58:21 +08005315 rtl_hw_aspm_clkreq_enable(tp, true);
Hayes Wang5598bfe2012-07-02 17:23:21 +08005316}
5317
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005318static void rtl_hw_config(struct rtl8169_private *tp)
5319{
5320 static const rtl_generic_fct hw_configs[] = {
5321 [RTL_GIGA_MAC_VER_07] = rtl_hw_start_8102e_1,
5322 [RTL_GIGA_MAC_VER_08] = rtl_hw_start_8102e_3,
5323 [RTL_GIGA_MAC_VER_09] = rtl_hw_start_8102e_2,
5324 [RTL_GIGA_MAC_VER_10] = NULL,
5325 [RTL_GIGA_MAC_VER_11] = rtl_hw_start_8168bb,
5326 [RTL_GIGA_MAC_VER_12] = rtl_hw_start_8168bef,
5327 [RTL_GIGA_MAC_VER_13] = NULL,
5328 [RTL_GIGA_MAC_VER_14] = NULL,
5329 [RTL_GIGA_MAC_VER_15] = NULL,
5330 [RTL_GIGA_MAC_VER_16] = NULL,
5331 [RTL_GIGA_MAC_VER_17] = rtl_hw_start_8168bef,
5332 [RTL_GIGA_MAC_VER_18] = rtl_hw_start_8168cp_1,
5333 [RTL_GIGA_MAC_VER_19] = rtl_hw_start_8168c_1,
5334 [RTL_GIGA_MAC_VER_20] = rtl_hw_start_8168c_2,
5335 [RTL_GIGA_MAC_VER_21] = rtl_hw_start_8168c_3,
5336 [RTL_GIGA_MAC_VER_22] = rtl_hw_start_8168c_4,
5337 [RTL_GIGA_MAC_VER_23] = rtl_hw_start_8168cp_2,
5338 [RTL_GIGA_MAC_VER_24] = rtl_hw_start_8168cp_3,
5339 [RTL_GIGA_MAC_VER_25] = rtl_hw_start_8168d,
5340 [RTL_GIGA_MAC_VER_26] = rtl_hw_start_8168d,
5341 [RTL_GIGA_MAC_VER_27] = rtl_hw_start_8168d,
5342 [RTL_GIGA_MAC_VER_28] = rtl_hw_start_8168d_4,
5343 [RTL_GIGA_MAC_VER_29] = rtl_hw_start_8105e_1,
5344 [RTL_GIGA_MAC_VER_30] = rtl_hw_start_8105e_2,
5345 [RTL_GIGA_MAC_VER_31] = rtl_hw_start_8168dp,
5346 [RTL_GIGA_MAC_VER_32] = rtl_hw_start_8168e_1,
5347 [RTL_GIGA_MAC_VER_33] = rtl_hw_start_8168e_1,
5348 [RTL_GIGA_MAC_VER_34] = rtl_hw_start_8168e_2,
5349 [RTL_GIGA_MAC_VER_35] = rtl_hw_start_8168f_1,
5350 [RTL_GIGA_MAC_VER_36] = rtl_hw_start_8168f_1,
5351 [RTL_GIGA_MAC_VER_37] = rtl_hw_start_8402,
5352 [RTL_GIGA_MAC_VER_38] = rtl_hw_start_8411,
5353 [RTL_GIGA_MAC_VER_39] = rtl_hw_start_8106,
5354 [RTL_GIGA_MAC_VER_40] = rtl_hw_start_8168g_1,
5355 [RTL_GIGA_MAC_VER_41] = rtl_hw_start_8168g_1,
5356 [RTL_GIGA_MAC_VER_42] = rtl_hw_start_8168g_2,
5357 [RTL_GIGA_MAC_VER_43] = rtl_hw_start_8168g_2,
5358 [RTL_GIGA_MAC_VER_44] = rtl_hw_start_8411_2,
5359 [RTL_GIGA_MAC_VER_45] = rtl_hw_start_8168h_1,
5360 [RTL_GIGA_MAC_VER_46] = rtl_hw_start_8168h_1,
5361 [RTL_GIGA_MAC_VER_47] = rtl_hw_start_8168h_1,
5362 [RTL_GIGA_MAC_VER_48] = rtl_hw_start_8168h_1,
5363 [RTL_GIGA_MAC_VER_49] = rtl_hw_start_8168ep_1,
5364 [RTL_GIGA_MAC_VER_50] = rtl_hw_start_8168ep_2,
5365 [RTL_GIGA_MAC_VER_51] = rtl_hw_start_8168ep_3,
5366 };
5367
5368 if (hw_configs[tp->mac_version])
5369 hw_configs[tp->mac_version](tp);
5370}
5371
5372static void rtl_hw_start_8168(struct rtl8169_private *tp)
5373{
5374 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
5375
5376 /* Workaround for RxFIFO overflow. */
5377 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
5378 tp->irq_mask |= RxFIFOOver;
5379 tp->irq_mask &= ~RxOverflow;
5380 }
5381
5382 rtl_hw_config(tp);
5383}
5384
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005385static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005386{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005387 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
Heiner Kallweit559c3c02018-11-19 22:34:17 +01005388 tp->irq_mask &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00005389
Francois Romieucecb5fd2011-04-01 10:21:07 +02005390 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08005391 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005392 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06005393 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02005394
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005395 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00005396
Heiner Kallweit12d42c52018-04-28 22:19:30 +02005397 tp->cp_cmd &= CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005398 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00005399
Heiner Kallweit8344fff2019-04-14 10:32:07 +02005400 rtl_hw_config(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005401}
5402
5403static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
5404{
Francois Romieud58d46b2011-05-03 16:38:29 +02005405 struct rtl8169_private *tp = netdev_priv(dev);
5406
Francois Romieud58d46b2011-05-03 16:38:29 +02005407 if (new_mtu > ETH_DATA_LEN)
5408 rtl_hw_jumbo_enable(tp);
5409 else
5410 rtl_hw_jumbo_disable(tp);
5411
Linus Torvalds1da177e2005-04-16 15:20:36 -07005412 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00005413 netdev_update_features(dev);
5414
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00005415 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005416}
5417
5418static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
5419{
Al Viro95e09182007-12-22 18:55:39 +00005420 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005421 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
5422}
5423
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005424static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
5425 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005426{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005427 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
5428 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005429
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005430 kfree(*data_buff);
5431 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005432 rtl8169_make_unusable_by_asic(desc);
5433}
5434
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005435static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005436{
5437 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
5438
Alexander Duycka0750132014-12-11 15:02:17 -08005439 /* Force memory writes to complete before releasing descriptor */
5440 dma_wmb();
5441
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005442 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005443}
5444
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005445static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
5446 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005447{
5448 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005449 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005450 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02005451 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005452
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005453 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005454 if (!data)
5455 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01005456
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005457 /* Memory should be properly aligned, but better check. */
5458 if (!IS_ALIGNED((unsigned long)data, 8)) {
5459 netdev_err_once(tp->dev, "RX buffer not 8-byte-aligned\n");
5460 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005461 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005462
Heiner Kallweit6dc8b742019-01-20 11:12:01 +01005463 mapping = dma_map_single(d, data, R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005464 if (unlikely(dma_mapping_error(d, mapping))) {
5465 if (net_ratelimit())
5466 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005467 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005468 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005469
Heiner Kallweitd731af72018-04-17 23:26:41 +02005470 desc->addr = cpu_to_le64(mapping);
5471 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005472 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005473
5474err_out:
5475 kfree(data);
5476 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005477}
5478
5479static void rtl8169_rx_clear(struct rtl8169_private *tp)
5480{
Francois Romieu07d3f512007-02-21 22:40:46 +01005481 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005482
5483 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005484 if (tp->Rx_databuff[i]) {
5485 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005486 tp->RxDescArray + i);
5487 }
5488 }
5489}
5490
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005491static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005492{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005493 desc->opts1 |= cpu_to_le32(RingEnd);
5494}
Francois Romieu5b0384f2006-08-16 16:00:01 +02005495
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005496static int rtl8169_rx_fill(struct rtl8169_private *tp)
5497{
5498 unsigned int i;
5499
5500 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005501 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02005502
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005503 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005504 if (!data) {
5505 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005506 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00005507 }
5508 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005509 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005510
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005511 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
5512 return 0;
5513
5514err_out:
5515 rtl8169_rx_clear(tp);
5516 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005517}
5518
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005519static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005520{
Linus Torvalds1da177e2005-04-16 15:20:36 -07005521 rtl8169_init_ring_indexes(tp);
5522
Heiner Kallweitb1127e62018-04-17 23:23:35 +02005523 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
5524 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07005525
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00005526 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005527}
5528
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005529static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005530 struct TxDesc *desc)
5531{
5532 unsigned int len = tx_skb->len;
5533
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005534 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
5535
Linus Torvalds1da177e2005-04-16 15:20:36 -07005536 desc->opts1 = 0x00;
5537 desc->opts2 = 0x00;
5538 desc->addr = 0x00;
5539 tx_skb->len = 0;
5540}
5541
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005542static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
5543 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005544{
5545 unsigned int i;
5546
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005547 for (i = 0; i < n; i++) {
5548 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005549 struct ring_info *tx_skb = tp->tx_skb + entry;
5550 unsigned int len = tx_skb->len;
5551
5552 if (len) {
5553 struct sk_buff *skb = tx_skb->skb;
5554
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005555 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07005556 tp->TxDescArray + entry);
5557 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07005558 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005559 tx_skb->skb = NULL;
5560 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005561 }
5562 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005563}
5564
5565static void rtl8169_tx_clear(struct rtl8169_private *tp)
5566{
5567 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005568 tp->cur_tx = tp->dirty_tx = 0;
Florian Westphald92060b2018-10-20 12:25:27 +02005569 netdev_reset_queue(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005570}
5571
Francois Romieu4422bcd2012-01-26 11:23:32 +01005572static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005573{
David Howellsc4028952006-11-22 14:57:56 +00005574 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01005575 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005576
Francois Romieuda78dbf2012-01-26 14:18:23 +01005577 napi_disable(&tp->napi);
5578 netif_stop_queue(dev);
Paul E. McKenney16f11502018-11-05 17:07:39 -08005579 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005580
françois romieuc7c2c392011-12-04 20:30:52 +00005581 rtl8169_hw_reset(tp);
5582
Francois Romieu56de4142011-03-15 17:29:31 +01005583 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005584 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01005585
Linus Torvalds1da177e2005-04-16 15:20:36 -07005586 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00005587 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005588
Francois Romieuda78dbf2012-01-26 14:18:23 +01005589 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005590 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01005591 netif_wake_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005592}
5593
5594static void rtl8169_tx_timeout(struct net_device *dev)
5595{
Francois Romieuda78dbf2012-01-26 14:18:23 +01005596 struct rtl8169_private *tp = netdev_priv(dev);
5597
5598 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005599}
5600
Heiner Kallweit734c1402018-11-22 21:56:48 +01005601static __le32 rtl8169_get_txd_opts1(u32 opts0, u32 len, unsigned int entry)
5602{
5603 u32 status = opts0 | len;
5604
5605 if (entry == NUM_TX_DESC - 1)
5606 status |= RingEnd;
5607
5608 return cpu_to_le32(status);
5609}
5610
Linus Torvalds1da177e2005-04-16 15:20:36 -07005611static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07005612 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005613{
5614 struct skb_shared_info *info = skb_shinfo(skb);
5615 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005616 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005617 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005618
5619 entry = tp->cur_tx;
5620 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00005621 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005622 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005623 u32 len;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005624 void *addr;
5625
5626 entry = (entry + 1) % NUM_TX_DESC;
5627
5628 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00005629 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00005630 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005631 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005632 if (unlikely(dma_mapping_error(d, mapping))) {
5633 if (net_ratelimit())
5634 netif_err(tp, drv, tp->dev,
5635 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005636 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005637 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005638
Heiner Kallweit734c1402018-11-22 21:56:48 +01005639 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Francois Romieu2b7b4312011-04-18 22:53:24 -07005640 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005641 txd->addr = cpu_to_le64(mapping);
5642
5643 tp->tx_skb[entry].len = len;
5644 }
5645
5646 if (cur_frag) {
5647 tp->tx_skb[entry].skb = skb;
5648 txd->opts1 |= cpu_to_le32(LastFrag);
5649 }
5650
5651 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005652
5653err_out:
5654 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
5655 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005656}
5657
françois romieub423e9a2013-05-18 01:24:46 +00005658static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
5659{
5660 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
5661}
5662
hayeswange9746042014-07-11 16:25:58 +08005663static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5664 struct net_device *dev);
5665/* r8169_csum_workaround()
5666 * The hw limites the value the transport offset. When the offset is out of the
5667 * range, calculate the checksum by sw.
5668 */
5669static void r8169_csum_workaround(struct rtl8169_private *tp,
5670 struct sk_buff *skb)
5671{
Heiner Kallweit0b12c732019-05-31 19:17:15 +02005672 if (skb_is_gso(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005673 netdev_features_t features = tp->dev->features;
5674 struct sk_buff *segs, *nskb;
5675
5676 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
5677 segs = skb_gso_segment(skb, features);
5678 if (IS_ERR(segs) || !segs)
5679 goto drop;
5680
5681 do {
5682 nskb = segs;
5683 segs = segs->next;
5684 nskb->next = NULL;
5685 rtl8169_start_xmit(nskb, tp->dev);
5686 } while (segs);
5687
Alexander Duyckeb781392015-05-01 10:34:44 -07005688 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005689 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5690 if (skb_checksum_help(skb) < 0)
5691 goto drop;
5692
5693 rtl8169_start_xmit(skb, tp->dev);
5694 } else {
hayeswange9746042014-07-11 16:25:58 +08005695drop:
Heiner Kallweit0b12c732019-05-31 19:17:15 +02005696 tp->dev->stats.tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07005697 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08005698 }
5699}
5700
5701/* msdn_giant_send_check()
5702 * According to the document of microsoft, the TCP Pseudo Header excludes the
5703 * packet length for IPv6 TCP large packets.
5704 */
5705static int msdn_giant_send_check(struct sk_buff *skb)
5706{
5707 const struct ipv6hdr *ipv6h;
5708 struct tcphdr *th;
5709 int ret;
5710
5711 ret = skb_cow_head(skb, 0);
5712 if (ret)
5713 return ret;
5714
5715 ipv6h = ipv6_hdr(skb);
5716 th = tcp_hdr(skb);
5717
5718 th->check = 0;
5719 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
5720
5721 return ret;
5722}
5723
Heiner Kallweit87945b62019-05-31 19:55:11 +02005724static void rtl8169_tso_csum_v1(struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005725{
Michał Mirosław350fb322011-04-08 06:35:56 +00005726 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005727
Francois Romieu2b7b4312011-04-18 22:53:24 -07005728 if (mss) {
5729 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08005730 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
5731 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
5732 const struct iphdr *ip = ip_hdr(skb);
5733
5734 if (ip->protocol == IPPROTO_TCP)
5735 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
5736 else if (ip->protocol == IPPROTO_UDP)
5737 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
5738 else
5739 WARN_ON_ONCE(1);
5740 }
hayeswang5888d3f2014-07-11 16:25:56 +08005741}
5742
5743static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
5744 struct sk_buff *skb, u32 *opts)
5745{
hayeswangbdfa4ed2014-07-11 16:25:57 +08005746 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08005747 u32 mss = skb_shinfo(skb)->gso_size;
5748
5749 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08005750 if (transport_offset > GTTCPHO_MAX) {
5751 netif_warn(tp, tx_err, tp->dev,
5752 "Invalid transport offset 0x%x for TSO\n",
5753 transport_offset);
5754 return false;
5755 }
5756
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005757 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005758 case htons(ETH_P_IP):
5759 opts[0] |= TD1_GTSENV4;
5760 break;
5761
5762 case htons(ETH_P_IPV6):
5763 if (msdn_giant_send_check(skb))
5764 return false;
5765
5766 opts[0] |= TD1_GTSENV6;
5767 break;
5768
5769 default:
5770 WARN_ON_ONCE(1);
5771 break;
5772 }
5773
hayeswangbdfa4ed2014-07-11 16:25:57 +08005774 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08005775 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005776 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08005777 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005778
françois romieub423e9a2013-05-18 01:24:46 +00005779 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005780 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00005781
hayeswange9746042014-07-11 16:25:58 +08005782 if (transport_offset > TCPHO_MAX) {
5783 netif_warn(tp, tx_err, tp->dev,
5784 "Invalid transport offset 0x%x\n",
5785 transport_offset);
5786 return false;
5787 }
5788
Heiner Kallweit4ff36462018-05-02 21:40:02 +02005789 switch (vlan_get_protocol(skb)) {
hayeswange9746042014-07-11 16:25:58 +08005790 case htons(ETH_P_IP):
5791 opts[1] |= TD1_IPv4_CS;
5792 ip_protocol = ip_hdr(skb)->protocol;
5793 break;
5794
5795 case htons(ETH_P_IPV6):
5796 opts[1] |= TD1_IPv6_CS;
5797 ip_protocol = ipv6_hdr(skb)->nexthdr;
5798 break;
5799
5800 default:
5801 ip_protocol = IPPROTO_RAW;
5802 break;
5803 }
5804
5805 if (ip_protocol == IPPROTO_TCP)
5806 opts[1] |= TD1_TCP_CS;
5807 else if (ip_protocol == IPPROTO_UDP)
5808 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07005809 else
5810 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08005811
5812 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00005813 } else {
5814 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08005815 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005816 }
hayeswang5888d3f2014-07-11 16:25:56 +08005817
françois romieub423e9a2013-05-18 01:24:46 +00005818 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005819}
5820
Heiner Kallweit76085c92018-11-22 22:03:08 +01005821static bool rtl_tx_slots_avail(struct rtl8169_private *tp,
5822 unsigned int nr_frags)
5823{
5824 unsigned int slots_avail = tp->dirty_tx + NUM_TX_DESC - tp->cur_tx;
5825
5826 /* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
5827 return slots_avail > nr_frags;
5828}
5829
Heiner Kallweit87945b62019-05-31 19:55:11 +02005830/* Versions RTL8102e and from RTL8168c onwards support csum_v2 */
5831static bool rtl_chip_supports_csum_v2(struct rtl8169_private *tp)
5832{
5833 switch (tp->mac_version) {
5834 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
5835 case RTL_GIGA_MAC_VER_10 ... RTL_GIGA_MAC_VER_17:
5836 return false;
5837 default:
5838 return true;
5839 }
5840}
5841
Stephen Hemminger613573252009-08-31 19:50:58 +00005842static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
5843 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005844{
5845 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005846 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005847 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005848 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005849 dma_addr_t mapping;
Heiner Kallweit734c1402018-11-22 21:56:48 +01005850 u32 opts[2], len;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005851 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02005852
Heiner Kallweit76085c92018-11-22 22:03:08 +01005853 if (unlikely(!rtl_tx_slots_avail(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00005854 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005855 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005856 }
5857
5858 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005859 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005860
françois romieub423e9a2013-05-18 01:24:46 +00005861 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
5862 opts[0] = DescOwn;
5863
Heiner Kallweit87945b62019-05-31 19:55:11 +02005864 if (rtl_chip_supports_csum_v2(tp)) {
5865 if (!rtl8169_tso_csum_v2(tp, skb, opts)) {
5866 r8169_csum_workaround(tp, skb);
5867 return NETDEV_TX_OK;
5868 }
5869 } else {
5870 rtl8169_tso_csum_v1(skb, opts);
hayeswange9746042014-07-11 16:25:58 +08005871 }
françois romieub423e9a2013-05-18 01:24:46 +00005872
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005873 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005874 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005875 if (unlikely(dma_mapping_error(d, mapping))) {
5876 if (net_ratelimit())
5877 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005878 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00005879 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005880
5881 tp->tx_skb[entry].len = len;
5882 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005883
Francois Romieu2b7b4312011-04-18 22:53:24 -07005884 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005885 if (frags < 0)
5886 goto err_dma_1;
5887 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07005888 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005889 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07005890 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005891 tp->tx_skb[entry].skb = skb;
5892 }
5893
Francois Romieu2b7b4312011-04-18 22:53:24 -07005894 txd->opts2 = cpu_to_le32(opts[1]);
5895
Heiner Kallweit0255d592019-02-10 15:28:04 +01005896 netdev_sent_queue(dev, skb->len);
5897
Richard Cochran5047fb52012-03-10 07:29:42 +00005898 skb_tx_timestamp(skb);
5899
Alexander Duycka0750132014-12-11 15:02:17 -08005900 /* Force memory writes to complete before releasing descriptor */
5901 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005902
Heiner Kallweit734c1402018-11-22 21:56:48 +01005903 txd->opts1 = rtl8169_get_txd_opts1(opts[0], len, entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005904
Alexander Duycka0750132014-12-11 15:02:17 -08005905 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00005906 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005907
Alexander Duycka0750132014-12-11 15:02:17 -08005908 tp->cur_tx += frags + 1;
5909
Heiner Kallweit0255d592019-02-10 15:28:04 +01005910 RTL_W8(tp, TxPoll, NPQ);
5911
Heiner Kallweit0255d592019-02-10 15:28:04 +01005912 if (!rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
5913 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
5914 * not miss a ring update when it notices a stopped queue.
5915 */
5916 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07005917 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01005918 /* Sync with rtl_tx:
5919 * - publish queue status and cur_tx ring index (write barrier)
5920 * - refresh dirty_tx ring index (read barrier).
5921 * May the current thread have a pessimistic view of the ring
5922 * status and forget to wake up queue, a racing rtl_tx thread
5923 * can't.
5924 */
Francois Romieu1e874e02012-01-27 15:05:38 +01005925 smp_mb();
Heiner Kallweit76085c92018-11-22 22:03:08 +01005926 if (rtl_tx_slots_avail(tp, MAX_SKB_FRAGS))
Heiner Kallweit601ed4d2019-03-21 21:41:48 +01005927 netif_start_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005928 }
5929
Stephen Hemminger613573252009-08-31 19:50:58 +00005930 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005931
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005932err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00005933 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005934err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07005935 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00005936 dev->stats.tx_dropped++;
5937 return NETDEV_TX_OK;
5938
5939err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07005940 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02005941 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00005942 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005943}
5944
5945static void rtl8169_pcierr_interrupt(struct net_device *dev)
5946{
5947 struct rtl8169_private *tp = netdev_priv(dev);
5948 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005949 u16 pci_status, pci_cmd;
5950
5951 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
5952 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
5953
Joe Perchesbf82c182010-02-09 11:49:50 +00005954 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
5955 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005956
5957 /*
5958 * The recovery sequence below admits a very elaborated explanation:
5959 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01005960 * - I did not see what else could be done;
5961 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07005962 *
5963 * Feel free to adjust to your needs.
5964 */
Francois Romieua27993f2006-12-18 00:04:19 +01005965 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01005966 pci_cmd &= ~PCI_COMMAND_PARITY;
5967 else
5968 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
5969
5970 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005971
5972 pci_write_config_word(pdev, PCI_STATUS,
5973 pci_status & (PCI_STATUS_DETECTED_PARITY |
5974 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
5975 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
5976
Francois Romieu98ddf982012-01-31 10:47:34 +01005977 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005978}
5979
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01005980static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp,
5981 int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005982{
Florian Westphald92060b2018-10-20 12:25:27 +02005983 unsigned int dirty_tx, tx_left, bytes_compl = 0, pkts_compl = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005984
Linus Torvalds1da177e2005-04-16 15:20:36 -07005985 dirty_tx = tp->dirty_tx;
5986 smp_rmb();
5987 tx_left = tp->cur_tx - dirty_tx;
5988
5989 while (tx_left > 0) {
5990 unsigned int entry = dirty_tx % NUM_TX_DESC;
5991 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005992 u32 status;
5993
Linus Torvalds1da177e2005-04-16 15:20:36 -07005994 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
5995 if (status & DescOwn)
5996 break;
5997
Alexander Duycka0750132014-12-11 15:02:17 -08005998 /* This barrier is needed to keep us from reading
5999 * any other fields out of the Tx descriptor until
6000 * we know the status of DescOwn
6001 */
6002 dma_rmb();
6003
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006004 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006005 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006006 if (status & LastFrag) {
Florian Westphald92060b2018-10-20 12:25:27 +02006007 pkts_compl++;
6008 bytes_compl += tx_skb->skb->len;
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006009 napi_consume_skb(tx_skb->skb, budget);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006010 tx_skb->skb = NULL;
6011 }
6012 dirty_tx++;
6013 tx_left--;
6014 }
6015
6016 if (tp->dirty_tx != dirty_tx) {
Florian Westphald92060b2018-10-20 12:25:27 +02006017 netdev_completed_queue(dev, pkts_compl, bytes_compl);
6018
6019 u64_stats_update_begin(&tp->tx_stats.syncp);
6020 tp->tx_stats.packets += pkts_compl;
6021 tp->tx_stats.bytes += bytes_compl;
6022 u64_stats_update_end(&tp->tx_stats.syncp);
6023
Linus Torvalds1da177e2005-04-16 15:20:36 -07006024 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01006025 /* Sync with rtl8169_start_xmit:
6026 * - publish dirty_tx ring index (write barrier)
6027 * - refresh cur_tx ring index and queue status (read barrier)
6028 * May the current thread miss the stopped queue condition,
6029 * a racing xmit thread can only have a right view of the
6030 * ring status.
6031 */
Francois Romieu1e874e02012-01-27 15:05:38 +01006032 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006033 if (netif_queue_stopped(dev) &&
Heiner Kallweit76085c92018-11-22 22:03:08 +01006034 rtl_tx_slots_avail(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006035 netif_wake_queue(dev);
6036 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02006037 /*
6038 * 8168 hack: TxPoll requests are lost when the Tx packets are
6039 * too close. Let's kick an extra TxPoll request when a burst
6040 * of start_xmit activity is detected (if it is not detected,
6041 * it is slow enough). -- FR
6042 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006043 if (tp->cur_tx != dirty_tx)
6044 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006045 }
6046}
6047
Francois Romieu126fa4b2005-05-12 20:09:17 -04006048static inline int rtl8169_fragmented_frame(u32 status)
6049{
6050 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
6051}
6052
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006053static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006054{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006055 u32 status = opts1 & RxProtoMask;
6056
6057 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00006058 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07006059 skb->ip_summed = CHECKSUM_UNNECESSARY;
6060 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07006061 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006062}
6063
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006064static struct sk_buff *rtl8169_try_rx_copy(void *data,
6065 struct rtl8169_private *tp,
6066 int pkt_size,
6067 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006068{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02006069 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006070 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006071
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006072 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006073 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08006074 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006075 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02006076 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006077 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
6078
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006079 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006080}
6081
Francois Romieuda78dbf2012-01-26 14:18:23 +01006082static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006083{
6084 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006085 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006086
Linus Torvalds1da177e2005-04-16 15:20:36 -07006087 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006088
Timo Teräs9fba0812013-01-15 21:01:24 +00006089 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07006090 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006091 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006092 u32 status;
6093
Heiner Kallweit62028062018-04-17 23:30:29 +02006094 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006095 if (status & DescOwn)
6096 break;
Alexander Duycka0750132014-12-11 15:02:17 -08006097
6098 /* This barrier is needed to keep us from reading
6099 * any other fields out of the Rx descriptor until
6100 * we know the status of DescOwn
6101 */
6102 dma_rmb();
6103
Richard Dawe4dcb7d32005-05-27 21:12:00 +02006104 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00006105 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
6106 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02006107 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006108 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02006109 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006110 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02006111 dev->stats.rx_crc_errors++;
Heiner Kallweite9588eb2019-05-25 21:14:39 +02006112 if (status & (RxRUNT | RxCRC) && !(status & RxRWT) &&
6113 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00006114 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02006115 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006116 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006117 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00006118 dma_addr_t addr;
6119 int pkt_size;
6120
6121process_pkt:
6122 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00006123 if (likely(!(dev->features & NETIF_F_RXFCS)))
6124 pkt_size = (status & 0x00003fff) - 4;
6125 else
6126 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006127
Francois Romieu126fa4b2005-05-12 20:09:17 -04006128 /*
6129 * The driver does not support incoming fragmented
6130 * frames. They are seen as a symptom of over-mtu
6131 * sized frames.
6132 */
6133 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02006134 dev->stats.rx_dropped++;
6135 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00006136 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04006137 }
6138
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006139 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
6140 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006141 if (!skb) {
6142 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00006143 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006144 }
6145
Eric Dumazetadea1ac72010-09-05 20:04:05 -07006146 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006147 skb_put(skb, pkt_size);
6148 skb->protocol = eth_type_trans(skb, dev);
6149
Francois Romieu7a8fc772011-03-01 17:18:33 +01006150 rtl8169_rx_vlan_tag(desc, skb);
6151
françois romieu39174292015-11-11 23:35:18 +01006152 if (skb->pkt_type == PACKET_MULTICAST)
6153 dev->stats.multicast++;
6154
Heiner Kallweit448a2412019-04-03 19:54:12 +02006155 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006156
Junchang Wang8027aa22012-03-04 23:30:32 +01006157 u64_stats_update_begin(&tp->rx_stats.syncp);
6158 tp->rx_stats.packets++;
6159 tp->rx_stats.bytes += pkt_size;
6160 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006161 }
françois romieuce11ff52013-01-24 13:30:06 +00006162release_descriptor:
6163 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006164 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006165 }
6166
6167 count = cur_rx - tp->cur_rx;
6168 tp->cur_rx = cur_rx;
6169
Linus Torvalds1da177e2005-04-16 15:20:36 -07006170 return count;
6171}
6172
Francois Romieu07d3f512007-02-21 22:40:46 +01006173static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006174{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006175 struct rtl8169_private *tp = dev_instance;
Heiner Kallweit3ff752c2019-01-19 22:02:40 +01006176 u16 status = RTL_R16(tp, IntrStatus);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006177
Heiner Kallweitc8248c62019-03-21 21:23:14 +01006178 if (!tp->irq_enabled || status == 0xffff || !(status & tp->irq_mask))
Heiner Kallweit05bbe552018-08-10 22:38:29 +02006179 return IRQ_NONE;
françois romieu811fd302011-12-04 20:30:45 +00006180
Heiner Kallweit38caff52018-10-18 22:19:28 +02006181 if (unlikely(status & SYSErr)) {
6182 rtl8169_pcierr_interrupt(tp->dev);
6183 goto out;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006184 }
6185
Heiner Kallweit703732f2019-01-19 22:07:05 +01006186 if (status & LinkChg)
6187 phy_mac_interrupt(tp->phydev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006188
Heiner Kallweit38caff52018-10-18 22:19:28 +02006189 if (unlikely(status & RxFIFOOver &&
6190 tp->mac_version == RTL_GIGA_MAC_VER_11)) {
6191 netif_stop_queue(tp->dev);
6192 /* XXX - Hack alert. See rtl_task(). */
6193 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
6194 }
6195
Heiner Kallweite62b2fd2019-04-14 11:48:39 +02006196 rtl_irq_disable(tp);
6197 napi_schedule_irqoff(&tp->napi);
Heiner Kallweit38caff52018-10-18 22:19:28 +02006198out:
6199 rtl_ack_events(tp, status);
6200
6201 return IRQ_HANDLED;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006202}
6203
Francois Romieu4422bcd2012-01-26 11:23:32 +01006204static void rtl_task(struct work_struct *work)
6205{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006206 static const struct {
6207 int bitnr;
6208 void (*action)(struct rtl8169_private *);
6209 } rtl_work[] = {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006210 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
Francois Romieuda78dbf2012-01-26 14:18:23 +01006211 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01006212 struct rtl8169_private *tp =
6213 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006214 struct net_device *dev = tp->dev;
6215 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01006216
Francois Romieuda78dbf2012-01-26 14:18:23 +01006217 rtl_lock_work(tp);
6218
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006219 if (!netif_running(dev) ||
6220 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01006221 goto out_unlock;
6222
6223 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
6224 bool pending;
6225
Francois Romieuda78dbf2012-01-26 14:18:23 +01006226 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006227 if (pending)
6228 rtl_work[i].action(tp);
6229 }
6230
6231out_unlock:
6232 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01006233}
6234
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006235static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006236{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006237 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
6238 struct net_device *dev = tp->dev;
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006239 int work_done;
Francois Romieuda78dbf2012-01-26 14:18:23 +01006240
Heiner Kallweit6b839b62018-10-18 19:56:01 +02006241 work_done = rtl_rx(dev, tp, (u32) budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006242
Heiner Kallweit5317d5c2018-11-22 22:02:00 +01006243 rtl_tx(dev, tp, budget);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006244
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006245 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08006246 napi_complete_done(napi, work_done);
Heiner Kallweitfe716f82018-11-19 22:31:32 +01006247 rtl_irq_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006248 }
6249
Stephen Hemmingerbea33482007-10-03 16:41:36 -07006250 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006251}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006252
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006253static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02006254{
6255 struct rtl8169_private *tp = netdev_priv(dev);
6256
6257 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
6258 return;
6259
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006260 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
6261 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02006262}
6263
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006264static void r8169_phylink_handler(struct net_device *ndev)
6265{
6266 struct rtl8169_private *tp = netdev_priv(ndev);
6267
6268 if (netif_carrier_ok(ndev)) {
6269 rtl_link_chg_patch(tp);
6270 pm_request_resume(&tp->pci_dev->dev);
6271 } else {
6272 pm_runtime_idle(&tp->pci_dev->dev);
6273 }
6274
6275 if (net_ratelimit())
Heiner Kallweit703732f2019-01-19 22:07:05 +01006276 phy_print_status(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006277}
6278
6279static int r8169_phy_connect(struct rtl8169_private *tp)
6280{
Heiner Kallweit703732f2019-01-19 22:07:05 +01006281 struct phy_device *phydev = tp->phydev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006282 phy_interface_t phy_mode;
6283 int ret;
6284
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006285 phy_mode = tp->supports_gmii ? PHY_INTERFACE_MODE_GMII :
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006286 PHY_INTERFACE_MODE_MII;
6287
6288 ret = phy_connect_direct(tp->dev, phydev, r8169_phylink_handler,
6289 phy_mode);
6290 if (ret)
6291 return ret;
6292
Heiner Kallweita6851c62019-05-28 18:43:46 +02006293 if (tp->supports_gmii)
6294 phy_remove_link_mode(phydev,
6295 ETHTOOL_LINK_MODE_1000baseT_Half_BIT);
6296 else
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006297 phy_set_max_speed(phydev, SPEED_100);
6298
Heiner Kallweit9cf9b842019-05-04 12:01:03 +02006299 phy_support_asym_pause(phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006300
6301 phy_attached_info(phydev);
6302
6303 return 0;
6304}
6305
Linus Torvalds1da177e2005-04-16 15:20:36 -07006306static void rtl8169_down(struct net_device *dev)
6307{
6308 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006309
Heiner Kallweit703732f2019-01-19 22:07:05 +01006310 phy_stop(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006311
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01006312 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006313 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006314
Hayes Wang92fc43b2011-07-06 15:58:03 +08006315 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006316 /*
6317 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01006318 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
6319 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006320 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006321 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006322
Linus Torvalds1da177e2005-04-16 15:20:36 -07006323 /* Give a racing hard_start_xmit a few cycles to complete. */
Paul E. McKenney16f11502018-11-05 17:07:39 -08006324 synchronize_rcu();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006325
Linus Torvalds1da177e2005-04-16 15:20:36 -07006326 rtl8169_tx_clear(tp);
6327
6328 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00006329
6330 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006331}
6332
6333static int rtl8169_close(struct net_device *dev)
6334{
6335 struct rtl8169_private *tp = netdev_priv(dev);
6336 struct pci_dev *pdev = tp->pci_dev;
6337
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006338 pm_runtime_get_sync(&pdev->dev);
6339
Francois Romieucecb5fd2011-04-01 10:21:07 +02006340 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006341 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08006342
Francois Romieuda78dbf2012-01-26 14:18:23 +01006343 rtl_lock_work(tp);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006344 /* Clear all task flags */
6345 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006346
Linus Torvalds1da177e2005-04-16 15:20:36 -07006347 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006348 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006349
Lekensteyn4ea72442013-07-22 09:53:30 +02006350 cancel_work_sync(&tp->wk.work);
6351
Heiner Kallweit703732f2019-01-19 22:07:05 +01006352 phy_disconnect(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006353
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006354 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006355
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00006356 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6357 tp->RxPhyAddr);
6358 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6359 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006360 tp->TxDescArray = NULL;
6361 tp->RxDescArray = NULL;
6362
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006363 pm_runtime_put_sync(&pdev->dev);
6364
Linus Torvalds1da177e2005-04-16 15:20:36 -07006365 return 0;
6366}
6367
Francois Romieudc1c00c2012-03-08 10:06:18 +01006368#ifdef CONFIG_NET_POLL_CONTROLLER
6369static void rtl8169_netpoll(struct net_device *dev)
6370{
6371 struct rtl8169_private *tp = netdev_priv(dev);
6372
Ville Syrjälä6d8b8342018-06-20 15:01:53 +03006373 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), tp);
Francois Romieudc1c00c2012-03-08 10:06:18 +01006374}
6375#endif
6376
Francois Romieudf43ac72012-03-08 09:48:40 +01006377static int rtl_open(struct net_device *dev)
6378{
6379 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006380 struct pci_dev *pdev = tp->pci_dev;
6381 int retval = -ENOMEM;
6382
6383 pm_runtime_get_sync(&pdev->dev);
6384
6385 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02006386 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01006387 * dma_alloc_coherent provides more.
6388 */
6389 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
6390 &tp->TxPhyAddr, GFP_KERNEL);
6391 if (!tp->TxDescArray)
6392 goto err_pm_runtime_put;
6393
6394 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
6395 &tp->RxPhyAddr, GFP_KERNEL);
6396 if (!tp->RxDescArray)
6397 goto err_free_tx_0;
6398
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006399 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006400 if (retval < 0)
6401 goto err_free_rx_1;
6402
Francois Romieudf43ac72012-03-08 09:48:40 +01006403 rtl_request_firmware(tp);
6404
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02006405 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006406 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01006407 if (retval < 0)
6408 goto err_release_fw_2;
6409
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006410 retval = r8169_phy_connect(tp);
6411 if (retval)
6412 goto err_free_irq;
6413
Francois Romieudf43ac72012-03-08 09:48:40 +01006414 rtl_lock_work(tp);
6415
6416 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
6417
6418 napi_enable(&tp->napi);
6419
6420 rtl8169_init_phy(dev, tp);
6421
Francois Romieudf43ac72012-03-08 09:48:40 +01006422 rtl_pll_power_up(tp);
6423
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006424 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006425
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006426 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006427 netif_warn(tp, hw, dev, "counter reset/update failed\n");
6428
Heiner Kallweit703732f2019-01-19 22:07:05 +01006429 phy_start(tp->phydev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006430 netif_start_queue(dev);
6431
6432 rtl_unlock_work(tp);
6433
Heiner Kallweita92a0842018-01-08 21:39:13 +01006434 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01006435out:
6436 return retval;
6437
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006438err_free_irq:
6439 pci_free_irq(pdev, 0, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01006440err_release_fw_2:
6441 rtl_release_firmware(tp);
6442 rtl8169_rx_clear(tp);
6443err_free_rx_1:
6444 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
6445 tp->RxPhyAddr);
6446 tp->RxDescArray = NULL;
6447err_free_tx_0:
6448 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
6449 tp->TxPhyAddr);
6450 tp->TxDescArray = NULL;
6451err_pm_runtime_put:
6452 pm_runtime_put_noidle(&pdev->dev);
6453 goto out;
6454}
6455
stephen hemmingerbc1f4472017-01-06 19:12:52 -08006456static void
Junchang Wang8027aa22012-03-04 23:30:32 +01006457rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006458{
6459 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006460 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02006461 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01006462 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006463
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006464 pm_runtime_get_noresume(&pdev->dev);
6465
6466 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006467 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02006468
Junchang Wang8027aa22012-03-04 23:30:32 +01006469 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006470 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006471 stats->rx_packets = tp->rx_stats.packets;
6472 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006473 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006474
Junchang Wang8027aa22012-03-04 23:30:32 +01006475 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07006476 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01006477 stats->tx_packets = tp->tx_stats.packets;
6478 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07006479 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01006480
6481 stats->rx_dropped = dev->stats.rx_dropped;
6482 stats->tx_dropped = dev->stats.tx_dropped;
6483 stats->rx_length_errors = dev->stats.rx_length_errors;
6484 stats->rx_errors = dev->stats.rx_errors;
6485 stats->rx_crc_errors = dev->stats.rx_crc_errors;
6486 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
6487 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02006488 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01006489
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006490 /*
6491 * Fetch additonal counter values missing in stats collected by driver
6492 * from tally counters.
6493 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006494 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006495 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006496
6497 /*
6498 * Subtract values fetched during initalization.
6499 * See rtl8169_init_counter_offsets for a description why we do that.
6500 */
Corinna Vinschen42020322015-09-10 10:47:35 +02006501 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006502 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02006503 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006504 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02006505 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02006506 le16_to_cpu(tp->tc_offset.tx_aborted);
6507
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006508 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006509}
6510
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006511static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01006512{
françois romieu065c27c2011-01-03 15:08:12 +00006513 struct rtl8169_private *tp = netdev_priv(dev);
6514
Francois Romieu5d06a992006-02-23 00:47:58 +01006515 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006516 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01006517
Heiner Kallweit703732f2019-01-19 22:07:05 +01006518 phy_stop(tp->phydev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006519 netif_device_detach(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006520
6521 rtl_lock_work(tp);
6522 napi_disable(&tp->napi);
Kai-Heng Feng6ad56902018-09-11 01:51:43 +08006523 /* Clear all task flags */
6524 bitmap_zero(tp->wk.flags, RTL_FLAG_MAX);
6525
Francois Romieuda78dbf2012-01-26 14:18:23 +01006526 rtl_unlock_work(tp);
6527
6528 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006529}
Francois Romieu5d06a992006-02-23 00:47:58 +01006530
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006531#ifdef CONFIG_PM
6532
6533static int rtl8169_suspend(struct device *device)
6534{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006535 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006536 struct rtl8169_private *tp = netdev_priv(dev);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006537
6538 rtl8169_net_suspend(dev);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006539 clk_disable_unprepare(tp->clk);
Francois Romieu1371fa62007-04-02 23:01:11 +02006540
Francois Romieu5d06a992006-02-23 00:47:58 +01006541 return 0;
6542}
6543
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006544static void __rtl8169_resume(struct net_device *dev)
6545{
françois romieu065c27c2011-01-03 15:08:12 +00006546 struct rtl8169_private *tp = netdev_priv(dev);
6547
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006548 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00006549
6550 rtl_pll_power_up(tp);
Heiner Kallweit92bad852018-06-24 18:37:36 +02006551 rtl8169_init_phy(dev, tp);
françois romieu065c27c2011-01-03 15:08:12 +00006552
Heiner Kallweit703732f2019-01-19 22:07:05 +01006553 phy_start(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006554
Artem Savkovcff4c162012-04-03 10:29:11 +00006555 rtl_lock_work(tp);
6556 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01006557 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Heiner Kallweit58ba5662019-01-19 22:06:25 +01006558 rtl_reset_work(tp);
Artem Savkovcff4c162012-04-03 10:29:11 +00006559 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006560}
6561
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006562static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01006563{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006564 struct net_device *dev = dev_get_drvdata(device);
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006565 struct rtl8169_private *tp = netdev_priv(dev);
6566
Heiner Kallweit59715172019-05-29 07:44:01 +02006567 rtl_rar_set(tp, dev->dev_addr);
6568
Hans de Goedeac8bd9e2018-09-26 22:12:39 +02006569 clk_prepare_enable(tp->clk);
Francois Romieu5d06a992006-02-23 00:47:58 +01006570
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006571 if (netif_running(dev))
6572 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01006573
Francois Romieu5d06a992006-02-23 00:47:58 +01006574 return 0;
6575}
6576
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006577static int rtl8169_runtime_suspend(struct device *device)
6578{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006579 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006580 struct rtl8169_private *tp = netdev_priv(dev);
6581
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02006582 if (!tp->TxDescArray)
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006583 return 0;
6584
Francois Romieuda78dbf2012-01-26 14:18:23 +01006585 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006586 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006587 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006588
6589 rtl8169_net_suspend(dev);
6590
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006591 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006592 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02006593 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08006594
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006595 return 0;
6596}
6597
6598static int rtl8169_runtime_resume(struct device *device)
6599{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006600 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006601 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit59715172019-05-29 07:44:01 +02006602
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08006603 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006604
6605 if (!tp->TxDescArray)
6606 return 0;
6607
Francois Romieuda78dbf2012-01-26 14:18:23 +01006608 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006609 __rtl8169_set_wol(tp, tp->saved_wolopts);
Francois Romieuda78dbf2012-01-26 14:18:23 +01006610 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006611
6612 __rtl8169_resume(dev);
6613
6614 return 0;
6615}
6616
6617static int rtl8169_runtime_idle(struct device *device)
6618{
Heiner Kallweit0f07bd82018-11-19 22:32:18 +01006619 struct net_device *dev = dev_get_drvdata(device);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006620
Heiner Kallweita92a0842018-01-08 21:39:13 +01006621 if (!netif_running(dev) || !netif_carrier_ok(dev))
6622 pm_schedule_suspend(device, 10000);
6623
6624 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00006625}
6626
Alexey Dobriyan47145212009-12-14 18:00:08 -08006627static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02006628 .suspend = rtl8169_suspend,
6629 .resume = rtl8169_resume,
6630 .freeze = rtl8169_suspend,
6631 .thaw = rtl8169_resume,
6632 .poweroff = rtl8169_suspend,
6633 .restore = rtl8169_resume,
6634 .runtime_suspend = rtl8169_runtime_suspend,
6635 .runtime_resume = rtl8169_runtime_resume,
6636 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006637};
6638
6639#define RTL8169_PM_OPS (&rtl8169_pm_ops)
6640
6641#else /* !CONFIG_PM */
6642
6643#define RTL8169_PM_OPS NULL
6644
6645#endif /* !CONFIG_PM */
6646
David S. Miller1805b2f2011-10-24 18:18:09 -04006647static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
6648{
David S. Miller1805b2f2011-10-24 18:18:09 -04006649 /* WoL fails with 8168b when the receiver is disabled. */
6650 switch (tp->mac_version) {
6651 case RTL_GIGA_MAC_VER_11:
6652 case RTL_GIGA_MAC_VER_12:
6653 case RTL_GIGA_MAC_VER_17:
6654 pci_clear_master(tp->pci_dev);
6655
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006656 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04006657 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006658 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04006659 break;
6660 default:
6661 break;
6662 }
6663}
6664
Francois Romieu1765f952008-09-13 17:21:40 +02006665static void rtl_shutdown(struct pci_dev *pdev)
6666{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006667 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00006668 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02006669
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006670 rtl8169_net_suspend(dev);
6671
Francois Romieucecb5fd2011-04-01 10:21:07 +02006672 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08006673 rtl_rar_set(tp, dev->perm_addr);
6674
Hayes Wang92fc43b2011-07-06 15:58:03 +08006675 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00006676
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006677 if (system_state == SYSTEM_POWER_OFF) {
Heiner Kallweit433f9d02018-06-24 18:39:06 +02006678 if (tp->saved_wolopts) {
David S. Miller1805b2f2011-10-24 18:18:09 -04006679 rtl_wol_suspend_quirk(tp);
6680 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00006681 }
6682
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00006683 pci_wake_from_d3(pdev, true);
6684 pci_set_power_state(pdev, PCI_D3hot);
6685 }
6686}
Francois Romieu5d06a992006-02-23 00:47:58 +01006687
Bill Pembertonbaf63292012-12-03 09:23:28 -05006688static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01006689{
6690 struct net_device *dev = pci_get_drvdata(pdev);
6691 struct rtl8169_private *tp = netdev_priv(dev);
6692
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01006693 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01006694 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01006695
Devendra Nagaad1be8d2012-05-31 01:51:20 +00006696 netif_napi_del(&tp->napi);
6697
Francois Romieue27566e2012-03-08 09:54:01 +01006698 unregister_netdev(dev);
Heiner Kallweit703732f2019-01-19 22:07:05 +01006699 mdiobus_unregister(tp->phydev->mdio.bus);
Francois Romieue27566e2012-03-08 09:54:01 +01006700
6701 rtl_release_firmware(tp);
6702
6703 if (pci_dev_run_wake(pdev))
6704 pm_runtime_get_noresume(&pdev->dev);
6705
6706 /* restore original MAC address */
6707 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01006708}
6709
Francois Romieufa9c3852012-03-08 10:01:50 +01006710static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01006711 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01006712 .ndo_stop = rtl8169_close,
6713 .ndo_get_stats64 = rtl8169_get_stats64,
6714 .ndo_start_xmit = rtl8169_start_xmit,
6715 .ndo_tx_timeout = rtl8169_tx_timeout,
6716 .ndo_validate_addr = eth_validate_addr,
6717 .ndo_change_mtu = rtl8169_change_mtu,
6718 .ndo_fix_features = rtl8169_fix_features,
6719 .ndo_set_features = rtl8169_set_features,
6720 .ndo_set_mac_address = rtl_set_mac_address,
6721 .ndo_do_ioctl = rtl8169_ioctl,
6722 .ndo_set_rx_mode = rtl_set_rx_mode,
6723#ifdef CONFIG_NET_POLL_CONTROLLER
6724 .ndo_poll_controller = rtl8169_netpoll,
6725#endif
6726
6727};
6728
Francois Romieu31fa8b12012-03-08 10:09:40 +01006729static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006730 void (*hw_start)(struct rtl8169_private *tp);
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006731 u16 irq_mask;
Heiner Kallweit14967f92018-02-28 07:55:20 +01006732 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03006733 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006734} rtl_cfg_infos [] = {
6735 [RTL_CFG_0] = {
6736 .hw_start = rtl_hw_start_8169,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006737 .irq_mask = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01006738 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03006739 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006740 },
6741 [RTL_CFG_1] = {
6742 .hw_start = rtl_hw_start_8168,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006743 .irq_mask = LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01006744 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03006745 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006746 },
6747 [RTL_CFG_2] = {
6748 .hw_start = rtl_hw_start_8101,
Heiner Kallweit559c3c02018-11-19 22:34:17 +01006749 .irq_mask = LinkChg | RxOverflow | RxFIFOOver,
Francois Romieu50970832017-10-27 13:24:49 +03006750 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01006751 }
6752};
6753
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006754static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01006755{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006756 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006757
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006758 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006759 rtl_unlock_config_regs(tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006760 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
Heiner Kallweitdf320ed2019-01-19 22:05:48 +01006761 rtl_lock_config_regs(tp);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006762 flags = PCI_IRQ_LEGACY;
Jian-Hong Pand49c88d2018-09-27 12:09:48 +08006763 } else {
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006764 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01006765 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01006766
6767 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01006768}
6769
Thierry Reding04c77882019-02-06 13:30:17 +01006770static void rtl_read_mac_address(struct rtl8169_private *tp,
6771 u8 mac_addr[ETH_ALEN])
6772{
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006773 u32 value;
6774
Thierry Reding04c77882019-02-06 13:30:17 +01006775 /* Get MAC address */
6776 switch (tp->mac_version) {
6777 case RTL_GIGA_MAC_VER_35 ... RTL_GIGA_MAC_VER_38:
6778 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_51:
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006779 value = rtl_eri_read(tp, 0xe0);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006780 mac_addr[0] = (value >> 0) & 0xff;
6781 mac_addr[1] = (value >> 8) & 0xff;
6782 mac_addr[2] = (value >> 16) & 0xff;
6783 mac_addr[3] = (value >> 24) & 0xff;
6784
Heiner Kallweit724c6fd2019-04-28 11:10:50 +02006785 value = rtl_eri_read(tp, 0xe4);
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006786 mac_addr[4] = (value >> 0) & 0xff;
6787 mac_addr[5] = (value >> 8) & 0xff;
Thierry Reding04c77882019-02-06 13:30:17 +01006788 break;
6789 default:
6790 break;
6791 }
6792}
6793
Hayes Wangc5583862012-07-02 17:23:22 +08006794DECLARE_RTL_COND(rtl_link_list_ready_cond)
6795{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006796 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08006797}
6798
6799DECLARE_RTL_COND(rtl_rxtx_empty_cond)
6800{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006801 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08006802}
6803
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006804static int r8169_mdio_read_reg(struct mii_bus *mii_bus, int phyaddr, int phyreg)
6805{
6806 struct rtl8169_private *tp = mii_bus->priv;
6807
6808 if (phyaddr > 0)
6809 return -ENODEV;
6810
6811 return rtl_readphy(tp, phyreg);
6812}
6813
6814static int r8169_mdio_write_reg(struct mii_bus *mii_bus, int phyaddr,
6815 int phyreg, u16 val)
6816{
6817 struct rtl8169_private *tp = mii_bus->priv;
6818
6819 if (phyaddr > 0)
6820 return -ENODEV;
6821
6822 rtl_writephy(tp, phyreg, val);
6823
6824 return 0;
6825}
6826
6827static int r8169_mdio_register(struct rtl8169_private *tp)
6828{
6829 struct pci_dev *pdev = tp->pci_dev;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006830 struct mii_bus *new_bus;
6831 int ret;
6832
6833 new_bus = devm_mdiobus_alloc(&pdev->dev);
6834 if (!new_bus)
6835 return -ENOMEM;
6836
6837 new_bus->name = "r8169";
6838 new_bus->priv = tp;
6839 new_bus->parent = &pdev->dev;
6840 new_bus->irq[0] = PHY_IGNORE_INTERRUPT;
Heiner Kallweita1950162019-04-24 21:13:25 +02006841 snprintf(new_bus->id, MII_BUS_ID_SIZE, "r8169-%x", pci_dev_id(pdev));
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006842
6843 new_bus->read = r8169_mdio_read_reg;
6844 new_bus->write = r8169_mdio_write_reg;
6845
6846 ret = mdiobus_register(new_bus);
6847 if (ret)
6848 return ret;
6849
Heiner Kallweit703732f2019-01-19 22:07:05 +01006850 tp->phydev = mdiobus_get_phy(new_bus, 0);
6851 if (!tp->phydev) {
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006852 mdiobus_unregister(new_bus);
6853 return -ENODEV;
6854 }
6855
Heiner Kallweit242cd9b2018-07-17 22:51:33 +02006856 /* PHY will be woken up in rtl_open() */
Heiner Kallweit703732f2019-01-19 22:07:05 +01006857 phy_suspend(tp->phydev);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02006858
6859 return 0;
6860}
6861
Bill Pembertonbaf63292012-12-03 09:23:28 -05006862static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006863{
Hayes Wangc5583862012-07-02 17:23:22 +08006864 u32 data;
6865
6866 tp->ocp_base = OCP_STD_PHY_BASE;
6867
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006868 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08006869
6870 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
6871 return;
6872
6873 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
6874 return;
6875
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006876 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08006877 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006878 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08006879
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006880 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006881 data &= ~(1 << 14);
6882 r8168_mac_ocp_write(tp, 0xe8de, data);
6883
6884 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
6885 return;
6886
Hayes Wang5f8bcce2012-07-10 08:47:05 +02006887 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08006888 data |= (1 << 15);
6889 r8168_mac_ocp_write(tp, 0xe8de, data);
6890
Heiner Kallweit7160be22019-05-25 20:44:01 +02006891 rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42);
Hayes Wangc5583862012-07-02 17:23:22 +08006892}
6893
Bill Pembertonbaf63292012-12-03 09:23:28 -05006894static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08006895{
6896 switch (tp->mac_version) {
Heiner Kallweit29ec0482019-05-25 20:43:25 +02006897 case RTL_GIGA_MAC_VER_49 ... RTL_GIGA_MAC_VER_51:
6898 rtl8168ep_stop_cmac(tp);
6899 /* fall through */
Heiner Kallweit2a718832018-05-02 21:39:49 +02006900 case RTL_GIGA_MAC_VER_40 ... RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006901 rtl_hw_init_8168g(tp);
6902 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006903 default:
6904 break;
6905 }
6906}
6907
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006908static int rtl_jumbo_max(struct rtl8169_private *tp)
6909{
6910 /* Non-GBit versions don't support jumbo frames */
6911 if (!tp->supports_gmii)
6912 return JUMBO_1K;
6913
6914 switch (tp->mac_version) {
6915 /* RTL8169 */
Heiner Kallweite9588eb2019-05-25 21:14:39 +02006916 case RTL_GIGA_MAC_VER_02 ... RTL_GIGA_MAC_VER_06:
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006917 return JUMBO_7K;
6918 /* RTL8168b */
6919 case RTL_GIGA_MAC_VER_11:
6920 case RTL_GIGA_MAC_VER_12:
6921 case RTL_GIGA_MAC_VER_17:
6922 return JUMBO_4K;
6923 /* RTL8168c */
6924 case RTL_GIGA_MAC_VER_18 ... RTL_GIGA_MAC_VER_24:
6925 return JUMBO_6K;
6926 default:
6927 return JUMBO_9K;
6928 }
6929}
6930
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006931static void rtl_disable_clk(void *data)
6932{
6933 clk_disable_unprepare(data);
6934}
6935
Heiner Kallweitb779dae2019-01-19 22:07:34 +01006936static int rtl_get_ether_clk(struct rtl8169_private *tp)
6937{
6938 struct device *d = tp_to_dev(tp);
6939 struct clk *clk;
6940 int rc;
6941
6942 clk = devm_clk_get(d, "ether_clk");
6943 if (IS_ERR(clk)) {
6944 rc = PTR_ERR(clk);
6945 if (rc == -ENOENT)
6946 /* clk-core allows NULL (for suspend / resume) */
6947 rc = 0;
6948 else if (rc != -EPROBE_DEFER)
6949 dev_err(d, "failed to get clk: %d\n", rc);
6950 } else {
6951 tp->clk = clk;
6952 rc = clk_prepare_enable(clk);
6953 if (rc)
6954 dev_err(d, "failed to enable clk: %d\n", rc);
6955 else
6956 rc = devm_add_action_or_reset(d, rtl_disable_clk, clk);
6957 }
6958
6959 return rc;
6960}
6961
hayeswang929a0312014-09-16 11:40:47 +08006962static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01006963{
6964 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Thierry Redingdeedf1f2019-02-06 13:30:18 +01006965 /* align to u16 for is_valid_ether_addr() */
6966 u8 mac_addr[ETH_ALEN] __aligned(2) = {};
Francois Romieu3b6cf252012-03-08 09:59:04 +01006967 struct rtl8169_private *tp;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006968 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02006969 int chipset, region, i;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02006970 int jumbo_max, rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006971
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006972 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
6973 if (!dev)
6974 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006975
6976 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01006977 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006978 tp = netdev_priv(dev);
6979 tp->dev = dev;
6980 tp->pci_dev = pdev;
6981 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
Heiner Kallweitf7ffa9a2018-07-17 22:52:09 +02006982 tp->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006983
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006984 /* Get the *optional* external "ether_clk" used on some boards */
Heiner Kallweitb779dae2019-01-19 22:07:34 +01006985 rc = rtl_get_ether_clk(tp);
6986 if (rc)
6987 return rc;
Hans de Goedec2f6f3e2018-09-12 11:34:55 +02006988
Heiner Kallweitb75bb8a2019-04-05 20:46:46 +02006989 /* Disable ASPM completely as that cause random device stop working
6990 * problems as well as full system hangs for some PCIe devices users.
6991 */
6992 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
6993
Francois Romieu3b6cf252012-03-08 09:59:04 +01006994 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006995 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01006996 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02006997 dev_err(&pdev->dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01006998 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01006999 }
7000
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007001 if (pcim_set_mwi(pdev) < 0)
Heiner Kallweit22148df2018-04-22 17:15:15 +02007002 dev_info(&pdev->dev, "Mem-Wr-Inval unavailable\n");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007003
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02007004 /* use first MMIO region */
7005 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
7006 if (region < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007007 dev_err(&pdev->dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007008 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007009 }
7010
7011 /* check for weird/broken PCI region reporting */
7012 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007013 dev_err(&pdev->dev, "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007014 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007015 }
7016
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007017 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007018 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007019 dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007020 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007021 }
7022
Andy Shevchenko93a00d42018-03-01 13:27:35 +02007023 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01007024
Francois Romieu3b6cf252012-03-08 09:59:04 +01007025 /* Identify chip attached to board */
Heiner Kallweitb4cc2dc2018-11-22 21:58:48 +01007026 rtl8169_get_mac_version(tp);
7027 if (tp->mac_version == RTL_GIGA_MAC_NONE)
7028 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007029
Heiner Kallweit0ae09742018-04-28 22:19:26 +02007030 tp->cp_cmd = RTL_R16(tp, CPlusCmd);
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007031
Heiner Kallweit10b63e82019-01-20 11:45:20 +01007032 if (sizeof(dma_addr_t) > 4 && tp->mac_version >= RTL_GIGA_MAC_VER_18 &&
Heiner Kallweita0456792018-09-25 07:59:36 +02007033 !dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007034 dev->features |= NETIF_F_HIGHDMA;
7035 } else {
7036 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
7037 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007038 dev_err(&pdev->dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007039 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02007040 }
7041 }
7042
Francois Romieu3b6cf252012-03-08 09:59:04 +01007043 rtl_init_rxcfg(tp);
7044
Heiner Kallweitde20e122018-09-25 07:58:00 +02007045 rtl8169_irq_mask_and_ack(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007046
Hayes Wangc5583862012-07-02 17:23:22 +08007047 rtl_hw_initialize(tp);
7048
Francois Romieu3b6cf252012-03-08 09:59:04 +01007049 rtl_hw_reset(tp);
7050
Francois Romieu3b6cf252012-03-08 09:59:04 +01007051 pci_set_master(pdev);
7052
Francois Romieu3b6cf252012-03-08 09:59:04 +01007053 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007054
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007055 rc = rtl_alloc_irq(tp);
7056 if (rc < 0) {
Heiner Kallweit22148df2018-04-22 17:15:15 +02007057 dev_err(&pdev->dev, "Can't allocate interrupt\n");
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007058 return rc;
7059 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01007060
Francois Romieu3b6cf252012-03-08 09:59:04 +01007061 mutex_init(&tp->wk.mutex);
Heiner Kallweit5c41e782019-01-19 22:03:49 +01007062 INIT_WORK(&tp->wk.work, rtl_task);
Kyle McMartin340fea32014-02-24 20:12:28 -05007063 u64_stats_init(&tp->rx_stats.syncp);
7064 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007065
Thierry Reding04c77882019-02-06 13:30:17 +01007066 /* get MAC address */
7067 rc = eth_platform_get_mac_address(&pdev->dev, mac_addr);
7068 if (rc)
7069 rtl_read_mac_address(tp, mac_addr);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08007070
Thierry Reding04c77882019-02-06 13:30:17 +01007071 if (is_valid_ether_addr(mac_addr))
7072 rtl_rar_set(tp, mac_addr);
7073
Francois Romieu3b6cf252012-03-08 09:59:04 +01007074 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007075 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007076
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00007077 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007078
Heiner Kallweit37621492018-04-17 23:20:03 +02007079 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007080
7081 /* don't enable SG, IP_CSUM and TSO by default - it might not work
7082 * properly for all devices */
7083 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00007084 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007085
7086 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00007087 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
7088 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007089 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
7090 NETIF_F_HIGHDMA;
Heiner Kallweit2d0ec542018-07-02 22:49:35 +02007091 dev->priv_flags |= IFF_LIVE_ADDR_CHANGE;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007092
hayeswang929a0312014-09-16 11:40:47 +08007093 tp->cp_cmd |= RxChkSum | RxVlan;
7094
7095 /*
7096 * Pretend we are using VLANs; This bypasses a nasty bug where
7097 * Interrupts stop flowing on high load on 8110SCd controllers.
7098 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01007099 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08007100 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00007101 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007102
Heiner Kallweit87945b62019-05-31 19:55:11 +02007103 if (rtl_chip_supports_csum_v2(tp))
hayeswange9746042014-07-11 16:25:58 +08007104 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
hayeswang5888d3f2014-07-11 16:25:56 +08007105
Francois Romieu3b6cf252012-03-08 09:59:04 +01007106 dev->hw_features |= NETIF_F_RXALL;
7107 dev->hw_features |= NETIF_F_RXFCS;
7108
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007109 /* MTU range: 60 - hw-specific max */
7110 dev->min_mtu = ETH_ZLEN;
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007111 jumbo_max = rtl_jumbo_max(tp);
7112 dev->max_mtu = jumbo_max;
Jarod Wilsonc7315a92016-10-17 15:54:09 -04007113
Francois Romieu3b6cf252012-03-08 09:59:04 +01007114 tp->hw_start = cfg->hw_start;
Heiner Kallweit559c3c02018-11-19 22:34:17 +01007115 tp->irq_mask = RTL_EVENT_NAPI | cfg->irq_mask;
Francois Romieu50970832017-10-27 13:24:49 +03007116 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007117
Heiner Kallweit254764e2019-01-22 22:23:41 +01007118 tp->fw_name = rtl_chip_infos[chipset].fw_name;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007119
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007120 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
7121 &tp->counters_phys_addr,
7122 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007123 if (!tp->counters)
7124 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02007125
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02007126 pci_set_drvdata(pdev, dev);
7127
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007128 rc = r8169_mdio_register(tp);
7129 if (rc)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01007130 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007131
Heiner Kallweit07df5bd2018-07-17 21:21:37 +02007132 /* chip gets powered up in rtl_open() */
7133 rtl_pll_power_down(tp);
7134
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007135 rc = register_netdev(dev);
7136 if (rc)
7137 goto err_mdio_unregister;
7138
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007139 netif_info(tp, probe, dev, "%s, %pM, XID %03x, IRQ %d\n",
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02007140 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit55d2ad72018-11-19 22:41:35 +01007141 (RTL_R32(tp, TxConfig) >> 20) & 0xfcf,
Heiner Kallweit29274992018-02-28 20:43:38 +01007142 pci_irq_vector(pdev, 0));
Heiner Kallweitabe8b2f2018-08-10 22:40:37 +02007143
7144 if (jumbo_max > JUMBO_1K)
7145 netif_info(tp, probe, dev,
7146 "jumbo features [frames: %d bytes, tx checksumming: %s]\n",
7147 jumbo_max, tp->mac_version <= RTL_GIGA_MAC_VER_06 ?
7148 "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01007149
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007150 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01007151 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01007152
Heiner Kallweita92a0842018-01-08 21:39:13 +01007153 if (pci_dev_run_wake(pdev))
7154 pm_runtime_put_sync(&pdev->dev);
7155
Heiner Kallweit4c45d242017-12-12 07:41:02 +01007156 return 0;
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007157
7158err_mdio_unregister:
Heiner Kallweit703732f2019-01-19 22:07:05 +01007159 mdiobus_unregister(tp->phydev->mdio.bus);
Heiner Kallweitf1e911d2018-07-17 22:51:26 +02007160 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01007161}
7162
Linus Torvalds1da177e2005-04-16 15:20:36 -07007163static struct pci_driver rtl8169_pci_driver = {
7164 .name = MODULENAME,
7165 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01007166 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05007167 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02007168 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007169 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07007170};
7171
Devendra Naga3eeb7da2012-10-26 09:27:42 +00007172module_pci_driver(rtl8169_pci_driver);