blob: fcd42d0387b9990f8893470015b0d44fef9505a1 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Francois Romieu07d3f512007-02-21 22:40:46 +01002 * r8169.c: RealTek 8169/8168/8101 ethernet driver.
3 *
4 * Copyright (c) 2002 ShuChen <shuchen@realtek.com.tw>
5 * Copyright (c) 2003 - 2007 Francois Romieu <romieu@fr.zoreil.com>
6 * Copyright (c) a lot of people too. Please respect their work.
7 *
8 * See MAINTAINERS file for support contact information.
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
11#include <linux/module.h>
12#include <linux/moduleparam.h>
13#include <linux/pci.h>
14#include <linux/netdevice.h>
15#include <linux/etherdevice.h>
16#include <linux/delay.h>
17#include <linux/ethtool.h>
18#include <linux/mii.h>
19#include <linux/if_vlan.h>
20#include <linux/crc32.h>
21#include <linux/in.h>
22#include <linux/ip.h>
23#include <linux/tcp.h>
Alexey Dobriyana6b7a402011-06-06 10:43:46 +000024#include <linux/interrupt.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070025#include <linux/dma-mapping.h>
Rafael J. Wysockie1759442010-03-14 14:33:51 +000026#include <linux/pm_runtime.h>
françois romieubca03d52011-01-03 15:07:31 +000027#include <linux/firmware.h>
Stanislaw Gruszkaba04c7c2011-02-22 02:00:11 +000028#include <linux/pci-aspm.h>
Paul Gortmaker70c71602011-05-22 16:47:17 -040029#include <linux/prefetch.h>
hayeswange9746042014-07-11 16:25:58 +080030#include <linux/ipv6.h>
31#include <net/ip6_checksum.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070032
33#include <asm/io.h>
34#include <asm/irq.h>
35
Francois Romieu865c6522008-05-11 14:51:00 +020036#define RTL8169_VERSION "2.3LK-NAPI"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037#define MODULENAME "r8169"
38#define PFX MODULENAME ": "
39
françois romieubca03d52011-01-03 15:07:31 +000040#define FIRMWARE_8168D_1 "rtl_nic/rtl8168d-1.fw"
41#define FIRMWARE_8168D_2 "rtl_nic/rtl8168d-2.fw"
hayeswang01dc7fe2011-03-21 01:50:28 +000042#define FIRMWARE_8168E_1 "rtl_nic/rtl8168e-1.fw"
43#define FIRMWARE_8168E_2 "rtl_nic/rtl8168e-2.fw"
Hayes Wang70090422011-07-06 15:58:06 +080044#define FIRMWARE_8168E_3 "rtl_nic/rtl8168e-3.fw"
Hayes Wangc2218922011-09-06 16:55:18 +080045#define FIRMWARE_8168F_1 "rtl_nic/rtl8168f-1.fw"
46#define FIRMWARE_8168F_2 "rtl_nic/rtl8168f-2.fw"
Hayes Wang5a5e4442011-02-22 17:26:21 +080047#define FIRMWARE_8105E_1 "rtl_nic/rtl8105e-1.fw"
Hayes Wang7e18dca2012-03-30 14:33:02 +080048#define FIRMWARE_8402_1 "rtl_nic/rtl8402-1.fw"
Hayes Wangb3d7b2f2012-03-30 14:48:06 +080049#define FIRMWARE_8411_1 "rtl_nic/rtl8411-1.fw"
hayeswang45dd95c2013-07-08 17:09:01 +080050#define FIRMWARE_8411_2 "rtl_nic/rtl8411-2.fw"
Hayes Wang5598bfe2012-07-02 17:23:21 +080051#define FIRMWARE_8106E_1 "rtl_nic/rtl8106e-1.fw"
hayeswang58152cd2013-04-01 22:23:42 +000052#define FIRMWARE_8106E_2 "rtl_nic/rtl8106e-2.fw"
hayeswangbeb330a2013-04-01 22:23:39 +000053#define FIRMWARE_8168G_2 "rtl_nic/rtl8168g-2.fw"
hayeswang57538c42013-04-01 22:23:40 +000054#define FIRMWARE_8168G_3 "rtl_nic/rtl8168g-3.fw"
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +080055#define FIRMWARE_8168H_1 "rtl_nic/rtl8168h-1.fw"
56#define FIRMWARE_8168H_2 "rtl_nic/rtl8168h-2.fw"
57#define FIRMWARE_8107E_1 "rtl_nic/rtl8107e-1.fw"
58#define FIRMWARE_8107E_2 "rtl_nic/rtl8107e-2.fw"
françois romieubca03d52011-01-03 15:07:31 +000059
Linus Torvalds1da177e2005-04-16 15:20:36 -070060#ifdef RTL8169_DEBUG
61#define assert(expr) \
Francois Romieu5b0384f2006-08-16 16:00:01 +020062 if (!(expr)) { \
63 printk( "Assertion failed! %s,%s,%s,line=%d\n", \
Harvey Harrisonb39d66a2008-08-20 16:52:04 -070064 #expr,__FILE__,__func__,__LINE__); \
Francois Romieu5b0384f2006-08-16 16:00:01 +020065 }
Joe Perches06fa7352007-10-18 21:15:00 +020066#define dprintk(fmt, args...) \
67 do { printk(KERN_DEBUG PFX fmt, ## args); } while (0)
Linus Torvalds1da177e2005-04-16 15:20:36 -070068#else
69#define assert(expr) do {} while (0)
70#define dprintk(fmt, args...) do {} while (0)
71#endif /* RTL8169_DEBUG */
72
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020073#define R8169_MSG_DEFAULT \
Francois Romieuf0e837d92005-09-30 16:54:02 -070074 (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +020075
Julien Ducourthial477206a2012-05-09 00:00:06 +020076#define TX_SLOTS_AVAIL(tp) \
77 (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx)
78
79/* A skbuff with nr_frags needs nr_frags+1 entries in the tx queue */
80#define TX_FRAGS_READY_FOR(tp,nr_frags) \
81 (TX_SLOTS_AVAIL(tp) >= (nr_frags + 1))
Linus Torvalds1da177e2005-04-16 15:20:36 -070082
Linus Torvalds1da177e2005-04-16 15:20:36 -070083/* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
84 The RTL chips use a 64 element hash table based on the Ethernet CRC. */
Arjan van de Venf71e1302006-03-03 21:33:57 -050085static const int multicast_filter_limit = 32;
Linus Torvalds1da177e2005-04-16 15:20:36 -070086
Michal Schmidtaee77e42012-09-09 13:55:26 +000087#define TX_DMA_BURST 7 /* Maximum PCI burst, '7' is unlimited */
Linus Torvalds1da177e2005-04-16 15:20:36 -070088#define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
89
90#define R8169_REGS_SIZE 256
Heiner Kallweit1d0254d2018-04-17 23:25:46 +020091#define R8169_RX_BUF_SIZE (SZ_16K - 1)
Linus Torvalds1da177e2005-04-16 15:20:36 -070092#define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
Timo Teräs9fba0812013-01-15 21:01:24 +000093#define NUM_RX_DESC 256U /* Number of Rx descriptor registers */
Linus Torvalds1da177e2005-04-16 15:20:36 -070094#define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
95#define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
96
97#define RTL8169_TX_TIMEOUT (6*HZ)
98#define RTL8169_PHY_TIMEOUT (10*HZ)
99
100/* write/read MMIO register */
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200101#define RTL_W8(tp, reg, val8) writeb((val8), tp->mmio_addr + (reg))
102#define RTL_W16(tp, reg, val16) writew((val16), tp->mmio_addr + (reg))
103#define RTL_W32(tp, reg, val32) writel((val32), tp->mmio_addr + (reg))
104#define RTL_R8(tp, reg) readb(tp->mmio_addr + (reg))
105#define RTL_R16(tp, reg) readw(tp->mmio_addr + (reg))
106#define RTL_R32(tp, reg) readl(tp->mmio_addr + (reg))
Linus Torvalds1da177e2005-04-16 15:20:36 -0700107
108enum mac_version {
Francois Romieu85bffe62011-04-27 08:22:39 +0200109 RTL_GIGA_MAC_VER_01 = 0,
110 RTL_GIGA_MAC_VER_02,
111 RTL_GIGA_MAC_VER_03,
112 RTL_GIGA_MAC_VER_04,
113 RTL_GIGA_MAC_VER_05,
114 RTL_GIGA_MAC_VER_06,
115 RTL_GIGA_MAC_VER_07,
116 RTL_GIGA_MAC_VER_08,
117 RTL_GIGA_MAC_VER_09,
118 RTL_GIGA_MAC_VER_10,
119 RTL_GIGA_MAC_VER_11,
120 RTL_GIGA_MAC_VER_12,
121 RTL_GIGA_MAC_VER_13,
122 RTL_GIGA_MAC_VER_14,
123 RTL_GIGA_MAC_VER_15,
124 RTL_GIGA_MAC_VER_16,
125 RTL_GIGA_MAC_VER_17,
126 RTL_GIGA_MAC_VER_18,
127 RTL_GIGA_MAC_VER_19,
128 RTL_GIGA_MAC_VER_20,
129 RTL_GIGA_MAC_VER_21,
130 RTL_GIGA_MAC_VER_22,
131 RTL_GIGA_MAC_VER_23,
132 RTL_GIGA_MAC_VER_24,
133 RTL_GIGA_MAC_VER_25,
134 RTL_GIGA_MAC_VER_26,
135 RTL_GIGA_MAC_VER_27,
136 RTL_GIGA_MAC_VER_28,
137 RTL_GIGA_MAC_VER_29,
138 RTL_GIGA_MAC_VER_30,
139 RTL_GIGA_MAC_VER_31,
140 RTL_GIGA_MAC_VER_32,
141 RTL_GIGA_MAC_VER_33,
Hayes Wang70090422011-07-06 15:58:06 +0800142 RTL_GIGA_MAC_VER_34,
Hayes Wangc2218922011-09-06 16:55:18 +0800143 RTL_GIGA_MAC_VER_35,
144 RTL_GIGA_MAC_VER_36,
Hayes Wang7e18dca2012-03-30 14:33:02 +0800145 RTL_GIGA_MAC_VER_37,
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800146 RTL_GIGA_MAC_VER_38,
Hayes Wang5598bfe2012-07-02 17:23:21 +0800147 RTL_GIGA_MAC_VER_39,
Hayes Wangc5583862012-07-02 17:23:22 +0800148 RTL_GIGA_MAC_VER_40,
149 RTL_GIGA_MAC_VER_41,
hayeswang57538c42013-04-01 22:23:40 +0000150 RTL_GIGA_MAC_VER_42,
hayeswang58152cd2013-04-01 22:23:42 +0000151 RTL_GIGA_MAC_VER_43,
hayeswang45dd95c2013-07-08 17:09:01 +0800152 RTL_GIGA_MAC_VER_44,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800153 RTL_GIGA_MAC_VER_45,
154 RTL_GIGA_MAC_VER_46,
155 RTL_GIGA_MAC_VER_47,
156 RTL_GIGA_MAC_VER_48,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800157 RTL_GIGA_MAC_VER_49,
158 RTL_GIGA_MAC_VER_50,
159 RTL_GIGA_MAC_VER_51,
Francois Romieu85bffe62011-04-27 08:22:39 +0200160 RTL_GIGA_MAC_NONE = 0xff,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161};
162
Francois Romieu2b7b4312011-04-18 22:53:24 -0700163enum rtl_tx_desc_version {
164 RTL_TD_0 = 0,
165 RTL_TD_1 = 1,
166};
167
Francois Romieud58d46b2011-05-03 16:38:29 +0200168#define JUMBO_1K ETH_DATA_LEN
169#define JUMBO_4K (4*1024 - ETH_HLEN - 2)
170#define JUMBO_6K (6*1024 - ETH_HLEN - 2)
171#define JUMBO_7K (7*1024 - ETH_HLEN - 2)
172#define JUMBO_9K (9*1024 - ETH_HLEN - 2)
173
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200174#define _R(NAME,TD,FW,SZ) { \
Francois Romieud58d46b2011-05-03 16:38:29 +0200175 .name = NAME, \
176 .txd_version = TD, \
177 .fw_name = FW, \
178 .jumbo_max = SZ, \
Francois Romieud58d46b2011-05-03 16:38:29 +0200179}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180
Jesper Juhl3c6bee12006-01-09 20:54:01 -0800181static const struct {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182 const char *name;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700183 enum rtl_tx_desc_version txd_version;
Francois Romieu85bffe62011-04-27 08:22:39 +0200184 const char *fw_name;
Francois Romieud58d46b2011-05-03 16:38:29 +0200185 u16 jumbo_max;
Francois Romieu85bffe62011-04-27 08:22:39 +0200186} rtl_chip_infos[] = {
187 /* PCI devices. */
188 [RTL_GIGA_MAC_VER_01] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200189 _R("RTL8169", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200190 [RTL_GIGA_MAC_VER_02] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200191 _R("RTL8169s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200192 [RTL_GIGA_MAC_VER_03] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200193 _R("RTL8110s", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200194 [RTL_GIGA_MAC_VER_04] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200195 _R("RTL8169sb/8110sb", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200196 [RTL_GIGA_MAC_VER_05] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200197 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200198 [RTL_GIGA_MAC_VER_06] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200199 _R("RTL8169sc/8110sc", RTL_TD_0, NULL, JUMBO_7K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200200 /* PCI-E devices. */
201 [RTL_GIGA_MAC_VER_07] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200202 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200203 [RTL_GIGA_MAC_VER_08] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200204 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200205 [RTL_GIGA_MAC_VER_09] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200206 _R("RTL8102e", RTL_TD_1, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200207 [RTL_GIGA_MAC_VER_10] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200208 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200209 [RTL_GIGA_MAC_VER_11] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200210 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200211 [RTL_GIGA_MAC_VER_12] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200212 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200213 [RTL_GIGA_MAC_VER_13] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200214 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200215 [RTL_GIGA_MAC_VER_14] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200216 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200217 [RTL_GIGA_MAC_VER_15] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200218 _R("RTL8100e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200219 [RTL_GIGA_MAC_VER_16] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200220 _R("RTL8101e", RTL_TD_0, NULL, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200221 [RTL_GIGA_MAC_VER_17] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200222 _R("RTL8168b/8111b", RTL_TD_0, NULL, JUMBO_4K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200223 [RTL_GIGA_MAC_VER_18] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200224 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200225 [RTL_GIGA_MAC_VER_19] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200226 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200227 [RTL_GIGA_MAC_VER_20] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200228 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200229 [RTL_GIGA_MAC_VER_21] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200230 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200231 [RTL_GIGA_MAC_VER_22] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200232 _R("RTL8168c/8111c", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200233 [RTL_GIGA_MAC_VER_23] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200234 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200235 [RTL_GIGA_MAC_VER_24] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200236 _R("RTL8168cp/8111cp", RTL_TD_1, NULL, JUMBO_6K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200237 [RTL_GIGA_MAC_VER_25] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200238 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200239 [RTL_GIGA_MAC_VER_26] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200240 _R("RTL8168d/8111d", RTL_TD_1, FIRMWARE_8168D_2, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200241 [RTL_GIGA_MAC_VER_27] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200242 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200243 [RTL_GIGA_MAC_VER_28] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200244 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200245 [RTL_GIGA_MAC_VER_29] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200246 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200247 [RTL_GIGA_MAC_VER_30] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200248 _R("RTL8105e", RTL_TD_1, FIRMWARE_8105E_1, JUMBO_1K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200249 [RTL_GIGA_MAC_VER_31] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200250 _R("RTL8168dp/8111dp", RTL_TD_1, NULL, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200251 [RTL_GIGA_MAC_VER_32] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200252 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_1, JUMBO_9K),
Francois Romieu85bffe62011-04-27 08:22:39 +0200253 [RTL_GIGA_MAC_VER_33] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200254 _R("RTL8168e/8111e", RTL_TD_1, FIRMWARE_8168E_2, JUMBO_9K),
Hayes Wang70090422011-07-06 15:58:06 +0800255 [RTL_GIGA_MAC_VER_34] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200256 _R("RTL8168evl/8111evl",RTL_TD_1, FIRMWARE_8168E_3, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800257 [RTL_GIGA_MAC_VER_35] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200258 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_1, JUMBO_9K),
Hayes Wangc2218922011-09-06 16:55:18 +0800259 [RTL_GIGA_MAC_VER_36] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200260 _R("RTL8168f/8111f", RTL_TD_1, FIRMWARE_8168F_2, JUMBO_9K),
Hayes Wang7e18dca2012-03-30 14:33:02 +0800261 [RTL_GIGA_MAC_VER_37] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200262 _R("RTL8402", RTL_TD_1, FIRMWARE_8402_1, JUMBO_1K),
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800263 [RTL_GIGA_MAC_VER_38] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200264 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_1, JUMBO_9K),
Hayes Wang5598bfe2012-07-02 17:23:21 +0800265 [RTL_GIGA_MAC_VER_39] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200266 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_1, JUMBO_1K),
Hayes Wangc5583862012-07-02 17:23:22 +0800267 [RTL_GIGA_MAC_VER_40] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200268 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_2, JUMBO_9K),
Hayes Wangc5583862012-07-02 17:23:22 +0800269 [RTL_GIGA_MAC_VER_41] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200270 _R("RTL8168g/8111g", RTL_TD_1, NULL, JUMBO_9K),
hayeswang57538c42013-04-01 22:23:40 +0000271 [RTL_GIGA_MAC_VER_42] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200272 _R("RTL8168g/8111g", RTL_TD_1, FIRMWARE_8168G_3, JUMBO_9K),
hayeswang58152cd2013-04-01 22:23:42 +0000273 [RTL_GIGA_MAC_VER_43] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200274 _R("RTL8106e", RTL_TD_1, FIRMWARE_8106E_2, JUMBO_1K),
hayeswang45dd95c2013-07-08 17:09:01 +0800275 [RTL_GIGA_MAC_VER_44] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200276 _R("RTL8411", RTL_TD_1, FIRMWARE_8411_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800277 [RTL_GIGA_MAC_VER_45] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200278 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_1, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800279 [RTL_GIGA_MAC_VER_46] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200280 _R("RTL8168h/8111h", RTL_TD_1, FIRMWARE_8168H_2, JUMBO_9K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800281 [RTL_GIGA_MAC_VER_47] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200282 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_1, JUMBO_1K),
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800283 [RTL_GIGA_MAC_VER_48] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200284 _R("RTL8107e", RTL_TD_1, FIRMWARE_8107E_2, JUMBO_1K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800285 [RTL_GIGA_MAC_VER_49] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200286 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800287 [RTL_GIGA_MAC_VER_50] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200288 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800289 [RTL_GIGA_MAC_VER_51] =
Heiner Kallweit6ed0e082018-04-17 23:36:12 +0200290 _R("RTL8168ep/8111ep", RTL_TD_1, NULL, JUMBO_9K),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700291};
292#undef _R
293
Francois Romieubcf0bf92006-07-26 23:14:13 +0200294enum cfg_version {
295 RTL_CFG_0 = 0x00,
296 RTL_CFG_1,
297 RTL_CFG_2
298};
299
Benoit Taine9baa3c32014-08-08 15:56:03 +0200300static const struct pci_device_id rtl8169_pci_tbl[] = {
Francois Romieubcf0bf92006-07-26 23:14:13 +0200301 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
Francois Romieud2eed8c2006-08-31 22:01:07 +0200302 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
Chun-Hao Lin610c9082016-12-27 16:29:43 +0800303 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8161), 0, 0, RTL_CFG_1 },
Francois Romieud81bf552006-09-20 21:31:20 +0200304 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
Francois Romieu07ce4062007-02-23 23:36:39 +0100305 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200306 { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
Francois Romieu2a35cfa2012-08-31 23:06:17 +0200307 { PCI_VENDOR_ID_DLINK, 0x4300,
308 PCI_VENDOR_ID_DLINK, 0x4b10, 0, 0, RTL_CFG_1 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200309 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
Lennart Sorensen93a3aa22011-07-28 13:18:11 +0000310 { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4302), 0, 0, RTL_CFG_0 },
Francois Romieubc1660b2007-10-12 23:58:09 +0200311 { PCI_DEVICE(PCI_VENDOR_ID_AT, 0xc107), 0, 0, RTL_CFG_0 },
Francois Romieubcf0bf92006-07-26 23:14:13 +0200312 { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
313 { PCI_VENDOR_ID_LINKSYS, 0x1032,
314 PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
Ciaran McCreesh11d2e282007-11-01 22:48:15 +0100315 { 0x0001, 0x8168,
316 PCI_ANY_ID, 0x2410, 0, 0, RTL_CFG_2 },
Linus Torvalds1da177e2005-04-16 15:20:36 -0700317 {0,},
318};
319
320MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
321
Ard Biesheuvel27896c82016-05-14 22:40:15 +0200322static int use_dac = -1;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200323static struct {
324 u32 msg_enable;
325} debug = { -1 };
Linus Torvalds1da177e2005-04-16 15:20:36 -0700326
Francois Romieu07d3f512007-02-21 22:40:46 +0100327enum rtl_registers {
328 MAC0 = 0, /* Ethernet hardware address. */
Francois Romieu773d2022007-01-31 23:47:43 +0100329 MAC4 = 4,
Francois Romieu07d3f512007-02-21 22:40:46 +0100330 MAR0 = 8, /* Multicast filter. */
331 CounterAddrLow = 0x10,
332 CounterAddrHigh = 0x14,
333 TxDescStartAddrLow = 0x20,
334 TxDescStartAddrHigh = 0x24,
335 TxHDescStartAddrLow = 0x28,
336 TxHDescStartAddrHigh = 0x2c,
337 FLASH = 0x30,
338 ERSR = 0x36,
339 ChipCmd = 0x37,
340 TxPoll = 0x38,
341 IntrMask = 0x3c,
342 IntrStatus = 0x3e,
Francois Romieu2b7b4312011-04-18 22:53:24 -0700343
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800344 TxConfig = 0x40,
345#define TXCFG_AUTO_FIFO (1 << 7) /* 8111e-vl */
346#define TXCFG_EMPTY (1 << 11) /* 8111e-vl */
347
348 RxConfig = 0x44,
349#define RX128_INT_EN (1 << 15) /* 8111c and later */
350#define RX_MULTI_EN (1 << 14) /* 8111c only */
351#define RXCFG_FIFO_SHIFT 13
352 /* No threshold before first PCI xfer */
353#define RX_FIFO_THRESH (7 << RXCFG_FIFO_SHIFT)
hayeswangbeb330a2013-04-01 22:23:39 +0000354#define RX_EARLY_OFF (1 << 11)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800355#define RXCFG_DMA_SHIFT 8
356 /* Unlimited maximum PCI burst. */
357#define RX_DMA_BURST (7 << RXCFG_DMA_SHIFT)
Francois Romieu2b7b4312011-04-18 22:53:24 -0700358
Francois Romieu07d3f512007-02-21 22:40:46 +0100359 RxMissed = 0x4c,
360 Cfg9346 = 0x50,
361 Config0 = 0x51,
362 Config1 = 0x52,
363 Config2 = 0x53,
Francois Romieud387b422012-04-17 11:12:01 +0200364#define PME_SIGNAL (1 << 5) /* 8168c and later */
365
Francois Romieu07d3f512007-02-21 22:40:46 +0100366 Config3 = 0x54,
367 Config4 = 0x55,
368 Config5 = 0x56,
369 MultiIntr = 0x5c,
370 PHYAR = 0x60,
Francois Romieu07d3f512007-02-21 22:40:46 +0100371 PHYstatus = 0x6c,
372 RxMaxSize = 0xda,
373 CPlusCmd = 0xe0,
374 IntrMitigate = 0xe2,
Francois Romieu50970832017-10-27 13:24:49 +0300375
376#define RTL_COALESCE_MASK 0x0f
377#define RTL_COALESCE_SHIFT 4
378#define RTL_COALESCE_T_MAX (RTL_COALESCE_MASK)
379#define RTL_COALESCE_FRAME_MAX (RTL_COALESCE_MASK << 2)
380
Francois Romieu07d3f512007-02-21 22:40:46 +0100381 RxDescAddrLow = 0xe4,
382 RxDescAddrHigh = 0xe8,
françois romieuf0298f82011-01-03 15:07:42 +0000383 EarlyTxThres = 0xec, /* 8169. Unit of 32 bytes. */
384
385#define NoEarlyTx 0x3f /* Max value : no early transmit. */
386
387 MaxTxPacketSize = 0xec, /* 8101/8168. Unit of 128 bytes. */
388
389#define TxPacketMax (8064 >> 7)
Hayes Wang3090bd92011-09-06 16:55:15 +0800390#define EarlySize 0x27
françois romieuf0298f82011-01-03 15:07:42 +0000391
Francois Romieu07d3f512007-02-21 22:40:46 +0100392 FuncEvent = 0xf0,
393 FuncEventMask = 0xf4,
394 FuncPresetState = 0xf8,
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800395 IBCR0 = 0xf8,
396 IBCR2 = 0xf9,
397 IBIMR0 = 0xfa,
398 IBISR0 = 0xfb,
Francois Romieu07d3f512007-02-21 22:40:46 +0100399 FuncForceEvent = 0xfc,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400};
401
Francois Romieuf162a5d2008-06-01 22:37:49 +0200402enum rtl8110_registers {
403 TBICSR = 0x64,
404 TBI_ANAR = 0x68,
405 TBI_LPAR = 0x6a,
406};
407
408enum rtl8168_8101_registers {
409 CSIDR = 0x64,
410 CSIAR = 0x68,
411#define CSIAR_FLAG 0x80000000
412#define CSIAR_WRITE_CMD 0x80000000
413#define CSIAR_BYTE_ENABLE 0x0f
414#define CSIAR_BYTE_ENABLE_SHIFT 12
415#define CSIAR_ADDR_MASK 0x0fff
Hayes Wang7e18dca2012-03-30 14:33:02 +0800416#define CSIAR_FUNC_CARD 0x00000000
417#define CSIAR_FUNC_SDIO 0x00010000
418#define CSIAR_FUNC_NIC 0x00020000
hayeswang45dd95c2013-07-08 17:09:01 +0800419#define CSIAR_FUNC_NIC2 0x00010000
françois romieu065c27c2011-01-03 15:08:12 +0000420 PMCH = 0x6f,
Francois Romieuf162a5d2008-06-01 22:37:49 +0200421 EPHYAR = 0x80,
422#define EPHYAR_FLAG 0x80000000
423#define EPHYAR_WRITE_CMD 0x80000000
424#define EPHYAR_REG_MASK 0x1f
425#define EPHYAR_REG_SHIFT 16
426#define EPHYAR_DATA_MASK 0xffff
Hayes Wang5a5e4442011-02-22 17:26:21 +0800427 DLLPR = 0xd0,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800428#define PFM_EN (1 << 6)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800429#define TX_10M_PS_EN (1 << 7)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200430 DBG_REG = 0xd1,
431#define FIX_NAK_1 (1 << 4)
432#define FIX_NAK_2 (1 << 3)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800433 TWSI = 0xd2,
434 MCU = 0xd3,
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800435#define NOW_IS_OOB (1 << 7)
Hayes Wangc5583862012-07-02 17:23:22 +0800436#define TX_EMPTY (1 << 5)
437#define RX_EMPTY (1 << 4)
438#define RXTX_EMPTY (TX_EMPTY | RX_EMPTY)
Hayes Wang5a5e4442011-02-22 17:26:21 +0800439#define EN_NDP (1 << 3)
440#define EN_OOB_RESET (1 << 2)
Hayes Wangc5583862012-07-02 17:23:22 +0800441#define LINK_LIST_RDY (1 << 1)
françois romieudaf9df62009-10-07 12:44:20 +0000442 EFUSEAR = 0xdc,
443#define EFUSEAR_FLAG 0x80000000
444#define EFUSEAR_WRITE_CMD 0x80000000
445#define EFUSEAR_READ_CMD 0x00000000
446#define EFUSEAR_REG_MASK 0x03ff
447#define EFUSEAR_REG_SHIFT 8
448#define EFUSEAR_DATA_MASK 0xff
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800449 MISC_1 = 0xf2,
450#define PFM_D3COLD_EN (1 << 6)
Francois Romieuf162a5d2008-06-01 22:37:49 +0200451};
452
françois romieuc0e45c12011-01-03 15:08:04 +0000453enum rtl8168_registers {
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800454 LED_FREQ = 0x1a,
455 EEE_LED = 0x1b,
françois romieub646d902011-01-03 15:08:21 +0000456 ERIDR = 0x70,
457 ERIAR = 0x74,
458#define ERIAR_FLAG 0x80000000
459#define ERIAR_WRITE_CMD 0x80000000
460#define ERIAR_READ_CMD 0x00000000
461#define ERIAR_ADDR_BYTE_ALIGN 4
françois romieub646d902011-01-03 15:08:21 +0000462#define ERIAR_TYPE_SHIFT 16
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800463#define ERIAR_EXGMAC (0x00 << ERIAR_TYPE_SHIFT)
464#define ERIAR_MSIX (0x01 << ERIAR_TYPE_SHIFT)
465#define ERIAR_ASF (0x02 << ERIAR_TYPE_SHIFT)
Chun-Hao Lin935e2212014-10-07 15:10:41 +0800466#define ERIAR_OOB (0x02 << ERIAR_TYPE_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800467#define ERIAR_MASK_SHIFT 12
468#define ERIAR_MASK_0001 (0x1 << ERIAR_MASK_SHIFT)
469#define ERIAR_MASK_0011 (0x3 << ERIAR_MASK_SHIFT)
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800470#define ERIAR_MASK_0100 (0x4 << ERIAR_MASK_SHIFT)
Hayes Wangc5583862012-07-02 17:23:22 +0800471#define ERIAR_MASK_0101 (0x5 << ERIAR_MASK_SHIFT)
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800472#define ERIAR_MASK_1111 (0xf << ERIAR_MASK_SHIFT)
françois romieuc0e45c12011-01-03 15:08:04 +0000473 EPHY_RXER_NUM = 0x7c,
474 OCPDR = 0xb0, /* OCP GPHY access */
475#define OCPDR_WRITE_CMD 0x80000000
476#define OCPDR_READ_CMD 0x00000000
477#define OCPDR_REG_MASK 0x7f
478#define OCPDR_GPHY_REG_SHIFT 16
479#define OCPDR_DATA_MASK 0xffff
480 OCPAR = 0xb4,
481#define OCPAR_FLAG 0x80000000
482#define OCPAR_GPHY_WRITE_CMD 0x8000f060
483#define OCPAR_GPHY_READ_CMD 0x0000f060
Hayes Wangc5583862012-07-02 17:23:22 +0800484 GPHY_OCP = 0xb8,
hayeswang01dc7fe2011-03-21 01:50:28 +0000485 RDSAR1 = 0xd0, /* 8168c only. Undocumented on 8168dp */
486 MISC = 0xf0, /* 8168e only. */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200487#define TXPLA_RST (1 << 29)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800488#define DISABLE_LAN_EN (1 << 23) /* Enable GPIO pin */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800489#define PWM_EN (1 << 22)
Hayes Wangc5583862012-07-02 17:23:22 +0800490#define RXDV_GATED_EN (1 << 19)
Hayes Wang5598bfe2012-07-02 17:23:21 +0800491#define EARLY_TALLY_EN (1 << 16)
françois romieuc0e45c12011-01-03 15:08:04 +0000492};
493
Francois Romieu07d3f512007-02-21 22:40:46 +0100494enum rtl_register_content {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 /* InterruptStatusBits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100496 SYSErr = 0x8000,
497 PCSTimeout = 0x4000,
498 SWInt = 0x0100,
499 TxDescUnavail = 0x0080,
500 RxFIFOOver = 0x0040,
501 LinkChg = 0x0020,
502 RxOverflow = 0x0010,
503 TxErr = 0x0008,
504 TxOK = 0x0004,
505 RxErr = 0x0002,
506 RxOK = 0x0001,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507
508 /* RxStatusDesc */
David S. Miller8decf862011-09-22 03:23:13 -0400509 RxBOVF = (1 << 24),
Francois Romieu9dccf612006-05-14 12:31:17 +0200510 RxFOVF = (1 << 23),
511 RxRWT = (1 << 22),
512 RxRES = (1 << 21),
513 RxRUNT = (1 << 20),
514 RxCRC = (1 << 19),
Linus Torvalds1da177e2005-04-16 15:20:36 -0700515
516 /* ChipCmdBits */
Hayes Wang4f6b00e52011-07-06 15:58:02 +0800517 StopReq = 0x80,
Francois Romieu07d3f512007-02-21 22:40:46 +0100518 CmdReset = 0x10,
519 CmdRxEnb = 0x08,
520 CmdTxEnb = 0x04,
521 RxBufEmpty = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522
Francois Romieu275391a2007-02-23 23:50:28 +0100523 /* TXPoll register p.5 */
524 HPQ = 0x80, /* Poll cmd on the high prio queue */
525 NPQ = 0x40, /* Poll cmd on the low prio queue */
526 FSWInt = 0x01, /* Forced software interrupt */
527
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528 /* Cfg9346Bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100529 Cfg9346_Lock = 0x00,
530 Cfg9346_Unlock = 0xc0,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700531
532 /* rx_mode_bits */
Francois Romieu07d3f512007-02-21 22:40:46 +0100533 AcceptErr = 0x20,
534 AcceptRunt = 0x10,
535 AcceptBroadcast = 0x08,
536 AcceptMulticast = 0x04,
537 AcceptMyPhys = 0x02,
538 AcceptAllPhys = 0x01,
Francois Romieu1687b562011-07-19 17:21:29 +0200539#define RX_CONFIG_ACCEPT_MASK 0x3f
Linus Torvalds1da177e2005-04-16 15:20:36 -0700540
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541 /* TxConfigBits */
542 TxInterFrameGapShift = 24,
543 TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
544
Francois Romieu5d06a992006-02-23 00:47:58 +0100545 /* Config1 register p.24 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200546 LEDS1 = (1 << 7),
547 LEDS0 = (1 << 6),
Francois Romieuf162a5d2008-06-01 22:37:49 +0200548 Speed_down = (1 << 4),
549 MEMMAP = (1 << 3),
550 IOMAP = (1 << 2),
551 VPD = (1 << 1),
Francois Romieu5d06a992006-02-23 00:47:58 +0100552 PMEnable = (1 << 0), /* Power Management Enable */
553
Francois Romieu6dccd162007-02-13 23:38:05 +0100554 /* Config2 register p. 25 */
hayeswang57538c42013-04-01 22:23:40 +0000555 ClkReqEn = (1 << 7), /* Clock Request Enable */
françois romieu2ca6cf02011-12-15 08:37:43 +0000556 MSIEnable = (1 << 5), /* 8169 only. Reserved in the 8168. */
Francois Romieu6dccd162007-02-13 23:38:05 +0100557 PCI_Clock_66MHz = 0x01,
558 PCI_Clock_33MHz = 0x00,
559
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100560 /* Config3 register p.25 */
561 MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
562 LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
Francois Romieud58d46b2011-05-03 16:38:29 +0200563 Jumbo_En0 = (1 << 2), /* 8168 only. Reserved in the 8168b */
hayeswangb51ecea2014-07-09 14:52:51 +0800564 Rdy_to_L23 = (1 << 1), /* L23 Enable */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200565 Beacon_en = (1 << 0), /* 8168 only. Reserved in the 8168b */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100566
Francois Romieud58d46b2011-05-03 16:38:29 +0200567 /* Config4 register */
568 Jumbo_En1 = (1 << 1), /* 8168 only. Reserved in the 8168b */
569
Francois Romieu5d06a992006-02-23 00:47:58 +0100570 /* Config5 register p.27 */
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100571 BWF = (1 << 6), /* Accept Broadcast wakeup frame */
572 MWF = (1 << 5), /* Accept Multicast wakeup frame */
573 UWF = (1 << 4), /* Accept Unicast wakeup frame */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200574 Spi_en = (1 << 3),
Francois Romieu61a4dcc2006-02-23 00:55:25 +0100575 LanWake = (1 << 1), /* LanWake enable/disable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100576 PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
hayeswang57538c42013-04-01 22:23:40 +0000577 ASPM_en = (1 << 0), /* ASPM enable */
Francois Romieu5d06a992006-02-23 00:47:58 +0100578
Linus Torvalds1da177e2005-04-16 15:20:36 -0700579 /* TBICSR p.28 */
580 TBIReset = 0x80000000,
581 TBILoopback = 0x40000000,
582 TBINwEnable = 0x20000000,
583 TBINwRestart = 0x10000000,
584 TBILinkOk = 0x02000000,
585 TBINwComplete = 0x01000000,
586
587 /* CPlusCmd p.31 */
Francois Romieuf162a5d2008-06-01 22:37:49 +0200588 EnableBist = (1 << 15), // 8168 8101
589 Mac_dbgo_oe = (1 << 14), // 8168 8101
590 Normal_mode = (1 << 13), // unused
591 Force_half_dup = (1 << 12), // 8168 8101
592 Force_rxflow_en = (1 << 11), // 8168 8101
593 Force_txflow_en = (1 << 10), // 8168 8101
594 Cxpl_dbg_sel = (1 << 9), // 8168 8101
595 ASF = (1 << 8), // 8168 8101
596 PktCntrDisable = (1 << 7), // 8168 8101
597 Mac_dbgo_sel = 0x001c, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598 RxVlan = (1 << 6),
599 RxChkSum = (1 << 5),
600 PCIDAC = (1 << 4),
601 PCIMulRW = (1 << 3),
Francois Romieu0e485152007-02-20 00:00:26 +0100602 INTT_0 = 0x0000, // 8168
603 INTT_1 = 0x0001, // 8168
604 INTT_2 = 0x0002, // 8168
605 INTT_3 = 0x0003, // 8168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700606
607 /* rtl8169_PHYstatus */
Francois Romieu07d3f512007-02-21 22:40:46 +0100608 TBI_Enable = 0x80,
609 TxFlowCtrl = 0x40,
610 RxFlowCtrl = 0x20,
611 _1000bpsF = 0x10,
612 _100bps = 0x08,
613 _10bps = 0x04,
614 LinkStatus = 0x02,
615 FullDup = 0x01,
Linus Torvalds1da177e2005-04-16 15:20:36 -0700616
Linus Torvalds1da177e2005-04-16 15:20:36 -0700617 /* _TBICSRBit */
Francois Romieu07d3f512007-02-21 22:40:46 +0100618 TBILinkOK = 0x02000000,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200619
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200620 /* ResetCounterCommand */
621 CounterReset = 0x1,
622
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +0200623 /* DumpCounterCommand */
Francois Romieu07d3f512007-02-21 22:40:46 +0100624 CounterDump = 0x8,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800625
626 /* magic enable v2 */
627 MagicPacket_v2 = (1 << 16), /* Wake up when receives a Magic Packet */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628};
629
Francois Romieu2b7b4312011-04-18 22:53:24 -0700630enum rtl_desc_bit {
631 /* First doubleword. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700632 DescOwn = (1 << 31), /* Descriptor is owned by NIC */
633 RingEnd = (1 << 30), /* End of descriptor ring */
634 FirstFrag = (1 << 29), /* First segment of a packet */
635 LastFrag = (1 << 28), /* Final segment of a packet */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700636};
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637
Francois Romieu2b7b4312011-04-18 22:53:24 -0700638/* Generic case. */
639enum rtl_tx_desc_bit {
640 /* First doubleword. */
641 TD_LSO = (1 << 27), /* Large Send Offload */
642#define TD_MSS_MAX 0x07ffu /* MSS value */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700643
Francois Romieu2b7b4312011-04-18 22:53:24 -0700644 /* Second doubleword. */
645 TxVlanTag = (1 << 17), /* Add VLAN tag */
646};
647
648/* 8169, 8168b and 810x except 8102e. */
649enum rtl_tx_desc_bit_0 {
650 /* First doubleword. */
651#define TD0_MSS_SHIFT 16 /* MSS position (11 bits) */
652 TD0_TCP_CS = (1 << 16), /* Calculate TCP/IP checksum */
653 TD0_UDP_CS = (1 << 17), /* Calculate UDP/IP checksum */
654 TD0_IP_CS = (1 << 18), /* Calculate IP checksum */
655};
656
657/* 8102e, 8168c and beyond. */
658enum rtl_tx_desc_bit_1 {
hayeswangbdfa4ed2014-07-11 16:25:57 +0800659 /* First doubleword. */
660 TD1_GTSENV4 = (1 << 26), /* Giant Send for IPv4 */
hayeswange9746042014-07-11 16:25:58 +0800661 TD1_GTSENV6 = (1 << 25), /* Giant Send for IPv6 */
hayeswangbdfa4ed2014-07-11 16:25:57 +0800662#define GTTCPHO_SHIFT 18
hayeswange9746042014-07-11 16:25:58 +0800663#define GTTCPHO_MAX 0x7fU
hayeswangbdfa4ed2014-07-11 16:25:57 +0800664
Francois Romieu2b7b4312011-04-18 22:53:24 -0700665 /* Second doubleword. */
hayeswange9746042014-07-11 16:25:58 +0800666#define TCPHO_SHIFT 18
667#define TCPHO_MAX 0x3ffU
Francois Romieu2b7b4312011-04-18 22:53:24 -0700668#define TD1_MSS_SHIFT 18 /* MSS position (11 bits) */
hayeswange9746042014-07-11 16:25:58 +0800669 TD1_IPv6_CS = (1 << 28), /* Calculate IPv6 checksum */
670 TD1_IPv4_CS = (1 << 29), /* Calculate IPv4 checksum */
Francois Romieu2b7b4312011-04-18 22:53:24 -0700671 TD1_TCP_CS = (1 << 30), /* Calculate TCP/IP checksum */
672 TD1_UDP_CS = (1 << 31), /* Calculate UDP/IP checksum */
673};
674
Francois Romieu2b7b4312011-04-18 22:53:24 -0700675enum rtl_rx_desc_bit {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700676 /* Rx private */
677 PID1 = (1 << 18), /* Protocol ID bit 1/2 */
Zhu Yanjun9b600472017-01-05 02:54:27 -0500678 PID0 = (1 << 17), /* Protocol ID bit 0/2 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700679
680#define RxProtoUDP (PID1)
681#define RxProtoTCP (PID0)
682#define RxProtoIP (PID1 | PID0)
683#define RxProtoMask RxProtoIP
684
685 IPFail = (1 << 16), /* IP checksum failed */
686 UDPFail = (1 << 15), /* UDP/IP checksum failed */
687 TCPFail = (1 << 14), /* TCP/IP checksum failed */
688 RxVlanTag = (1 << 16), /* VLAN tag available */
689};
690
691#define RsvdMask 0x3fffc000
692
693struct TxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200694 __le32 opts1;
695 __le32 opts2;
696 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700697};
698
699struct RxDesc {
Rolf Eike Beer6cccd6e2007-05-21 22:11:04 +0200700 __le32 opts1;
701 __le32 opts2;
702 __le64 addr;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703};
704
705struct ring_info {
706 struct sk_buff *skb;
707 u32 len;
708 u8 __pad[sizeof(void *) - sizeof(u32)];
709};
710
Ivan Vecera355423d2009-02-06 21:49:57 -0800711struct rtl8169_counters {
712 __le64 tx_packets;
713 __le64 rx_packets;
714 __le64 tx_errors;
715 __le32 rx_errors;
716 __le16 rx_missed;
717 __le16 align_errors;
718 __le32 tx_one_collision;
719 __le32 tx_multi_collision;
720 __le64 rx_unicast;
721 __le64 rx_broadcast;
722 __le32 rx_multicast;
723 __le16 tx_aborted;
724 __le16 tx_underun;
725};
726
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200727struct rtl8169_tc_offsets {
728 bool inited;
729 __le64 tx_errors;
730 __le32 tx_multi_collision;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200731 __le16 tx_aborted;
732};
733
Francois Romieuda78dbf2012-01-26 14:18:23 +0100734enum rtl_flag {
Francois Romieu6c4a70c2012-01-31 10:56:44 +0100735 RTL_FLAG_TASK_ENABLED,
Francois Romieuda78dbf2012-01-26 14:18:23 +0100736 RTL_FLAG_TASK_SLOW_PENDING,
737 RTL_FLAG_TASK_RESET_PENDING,
738 RTL_FLAG_TASK_PHY_PENDING,
739 RTL_FLAG_MAX
740};
741
Junchang Wang8027aa22012-03-04 23:30:32 +0100742struct rtl8169_stats {
743 u64 packets;
744 u64 bytes;
745 struct u64_stats_sync syncp;
746};
747
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748struct rtl8169_private {
749 void __iomem *mmio_addr; /* memory map physical address */
Francois Romieucecb5fd2011-04-01 10:21:07 +0200750 struct pci_dev *pci_dev;
David Howellsc4028952006-11-22 14:57:56 +0000751 struct net_device *dev;
Stephen Hemmingerbea33482007-10-03 16:41:36 -0700752 struct napi_struct napi;
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200753 u32 msg_enable;
Francois Romieu2b7b4312011-04-18 22:53:24 -0700754 u16 mac_version;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700755 u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
756 u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700757 u32 dirty_tx;
Junchang Wang8027aa22012-03-04 23:30:32 +0100758 struct rtl8169_stats rx_stats;
759 struct rtl8169_stats tx_stats;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700760 struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
761 struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
762 dma_addr_t TxPhyAddr;
763 dma_addr_t RxPhyAddr;
Eric Dumazet6f0333b2010-10-11 11:17:47 +0000764 void *Rx_databuff[NUM_RX_DESC]; /* Rx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700765 struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700766 struct timer_list timer;
767 u16 cp_cmd;
Francois Romieuda78dbf2012-01-26 14:18:23 +0100768
769 u16 event_slow;
Francois Romieu50970832017-10-27 13:24:49 +0300770 const struct rtl_coalesce_info *coalesce_info;
françois romieuc0e45c12011-01-03 15:08:04 +0000771
772 struct mdio_ops {
Francois Romieu24192212012-07-06 20:19:42 +0200773 void (*write)(struct rtl8169_private *, int, int);
774 int (*read)(struct rtl8169_private *, int);
françois romieuc0e45c12011-01-03 15:08:04 +0000775 } mdio_ops;
776
françois romieu065c27c2011-01-03 15:08:12 +0000777 struct pll_power_ops {
778 void (*down)(struct rtl8169_private *);
779 void (*up)(struct rtl8169_private *);
780 } pll_power_ops;
781
Francois Romieud58d46b2011-05-03 16:38:29 +0200782 struct jumbo_ops {
783 void (*enable)(struct rtl8169_private *);
784 void (*disable)(struct rtl8169_private *);
785 } jumbo_ops;
786
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800787 struct csi_ops {
Francois Romieu52989f02012-07-06 13:37:00 +0200788 void (*write)(struct rtl8169_private *, int, int);
789 u32 (*read)(struct rtl8169_private *, int);
Hayes Wangbeb1fe12012-03-30 14:33:01 +0800790 } csi_ops;
791
Oliver Neukum54405cd2011-01-06 21:55:13 +0100792 int (*set_speed)(struct net_device *, u8 aneg, u16 sp, u8 dpx, u32 adv);
Philippe Reynes6fa1ba62017-02-23 22:34:43 +0100793 int (*get_link_ksettings)(struct net_device *,
794 struct ethtool_link_ksettings *);
françois romieu4da19632011-01-03 15:07:55 +0000795 void (*phy_reset_enable)(struct rtl8169_private *tp);
Heiner Kallweit61cb5322018-04-17 23:27:38 +0200796 void (*hw_start)(struct rtl8169_private *tp);
françois romieu4da19632011-01-03 15:07:55 +0000797 unsigned int (*phy_reset_pending)(struct rtl8169_private *tp);
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200798 unsigned int (*link_ok)(struct rtl8169_private *tp);
Francois Romieu8b4ab282008-11-19 22:05:25 -0800799 int (*do_ioctl)(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd);
hayeswang5888d3f2014-07-11 16:25:56 +0800800 bool (*tso_csum)(struct rtl8169_private *, struct sk_buff *, u32 *);
Francois Romieu4422bcd2012-01-26 11:23:32 +0100801
802 struct {
Francois Romieuda78dbf2012-01-26 14:18:23 +0100803 DECLARE_BITMAP(flags, RTL_FLAG_MAX);
804 struct mutex mutex;
Francois Romieu4422bcd2012-01-26 11:23:32 +0100805 struct work_struct work;
806 } wk;
807
Francois Romieuccdffb92008-07-26 14:26:06 +0200808 struct mii_if_info mii;
Corinna Vinschen42020322015-09-10 10:47:35 +0200809 dma_addr_t counters_phys_addr;
810 struct rtl8169_counters *counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +0200811 struct rtl8169_tc_offsets tc_offset;
Rafael J. Wysockie1759442010-03-14 14:33:51 +0000812 u32 saved_wolopts;
françois romieuf1e02ed2011-01-13 13:07:53 +0000813
Francois Romieub6ffd972011-06-17 17:00:05 +0200814 struct rtl_fw {
815 const struct firmware *fw;
Francois Romieu1c361ef2011-06-17 17:16:24 +0200816
817#define RTL_VER_SIZE 32
818
819 char version[RTL_VER_SIZE];
820
821 struct rtl_fw_phy_action {
822 __le32 *code;
823 size_t size;
824 } phy_action;
Francois Romieub6ffd972011-06-17 17:00:05 +0200825 } *rtl_fw;
Phil Carmody497888c2011-07-14 15:07:13 +0300826#define RTL_FIRMWARE_UNKNOWN ERR_PTR(-EAGAIN)
Hayes Wangc5583862012-07-02 17:23:22 +0800827
828 u32 ocp_base;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829};
830
Ralf Baechle979b6c12005-06-13 14:30:40 -0700831MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700832MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700833module_param(use_dac, int, 0);
David S. Miller4300e8c2010-03-26 10:23:30 -0700834MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +0200835module_param_named(debug, debug.msg_enable, int, 0);
836MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837MODULE_LICENSE("GPL");
838MODULE_VERSION(RTL8169_VERSION);
françois romieubca03d52011-01-03 15:07:31 +0000839MODULE_FIRMWARE(FIRMWARE_8168D_1);
840MODULE_FIRMWARE(FIRMWARE_8168D_2);
hayeswang01dc7fe2011-03-21 01:50:28 +0000841MODULE_FIRMWARE(FIRMWARE_8168E_1);
842MODULE_FIRMWARE(FIRMWARE_8168E_2);
David S. Miller8decf862011-09-22 03:23:13 -0400843MODULE_FIRMWARE(FIRMWARE_8168E_3);
Hayes Wang5a5e4442011-02-22 17:26:21 +0800844MODULE_FIRMWARE(FIRMWARE_8105E_1);
Hayes Wangc2218922011-09-06 16:55:18 +0800845MODULE_FIRMWARE(FIRMWARE_8168F_1);
846MODULE_FIRMWARE(FIRMWARE_8168F_2);
Hayes Wang7e18dca2012-03-30 14:33:02 +0800847MODULE_FIRMWARE(FIRMWARE_8402_1);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +0800848MODULE_FIRMWARE(FIRMWARE_8411_1);
hayeswang45dd95c2013-07-08 17:09:01 +0800849MODULE_FIRMWARE(FIRMWARE_8411_2);
Hayes Wang5598bfe2012-07-02 17:23:21 +0800850MODULE_FIRMWARE(FIRMWARE_8106E_1);
hayeswang58152cd2013-04-01 22:23:42 +0000851MODULE_FIRMWARE(FIRMWARE_8106E_2);
hayeswangbeb330a2013-04-01 22:23:39 +0000852MODULE_FIRMWARE(FIRMWARE_8168G_2);
hayeswang57538c42013-04-01 22:23:40 +0000853MODULE_FIRMWARE(FIRMWARE_8168G_3);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +0800854MODULE_FIRMWARE(FIRMWARE_8168H_1);
855MODULE_FIRMWARE(FIRMWARE_8168H_2);
Francois Romieua3bf5c42014-08-26 22:40:38 +0200856MODULE_FIRMWARE(FIRMWARE_8107E_1);
857MODULE_FIRMWARE(FIRMWARE_8107E_2);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700858
Heiner Kallweit1e1205b2018-03-20 07:45:42 +0100859static inline struct device *tp_to_dev(struct rtl8169_private *tp)
860{
861 return &tp->pci_dev->dev;
862}
863
Francois Romieuda78dbf2012-01-26 14:18:23 +0100864static void rtl_lock_work(struct rtl8169_private *tp)
865{
866 mutex_lock(&tp->wk.mutex);
867}
868
869static void rtl_unlock_work(struct rtl8169_private *tp)
870{
871 mutex_unlock(&tp->wk.mutex);
872}
873
Heiner Kallweitcb732002018-03-20 07:45:35 +0100874static void rtl_tx_performance_tweak(struct rtl8169_private *tp, u16 force)
Francois Romieud58d46b2011-05-03 16:38:29 +0200875{
Heiner Kallweitcb732002018-03-20 07:45:35 +0100876 pcie_capability_clear_and_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +0800877 PCI_EXP_DEVCTL_READRQ, force);
Francois Romieud58d46b2011-05-03 16:38:29 +0200878}
879
Francois Romieuffc46952012-07-06 14:19:23 +0200880struct rtl_cond {
881 bool (*check)(struct rtl8169_private *);
882 const char *msg;
883};
884
885static void rtl_udelay(unsigned int d)
886{
887 udelay(d);
888}
889
890static bool rtl_loop_wait(struct rtl8169_private *tp, const struct rtl_cond *c,
891 void (*delay)(unsigned int), unsigned int d, int n,
892 bool high)
893{
894 int i;
895
896 for (i = 0; i < n; i++) {
897 delay(d);
898 if (c->check(tp) == high)
899 return true;
900 }
Francois Romieu82e316e2012-07-11 23:39:51 +0200901 netif_err(tp, drv, tp->dev, "%s == %d (loop: %d, delay: %d).\n",
902 c->msg, !high, n, d);
Francois Romieuffc46952012-07-06 14:19:23 +0200903 return false;
904}
905
906static bool rtl_udelay_loop_wait_high(struct rtl8169_private *tp,
907 const struct rtl_cond *c,
908 unsigned int d, int n)
909{
910 return rtl_loop_wait(tp, c, rtl_udelay, d, n, true);
911}
912
913static bool rtl_udelay_loop_wait_low(struct rtl8169_private *tp,
914 const struct rtl_cond *c,
915 unsigned int d, int n)
916{
917 return rtl_loop_wait(tp, c, rtl_udelay, d, n, false);
918}
919
920static bool rtl_msleep_loop_wait_high(struct rtl8169_private *tp,
921 const struct rtl_cond *c,
922 unsigned int d, int n)
923{
924 return rtl_loop_wait(tp, c, msleep, d, n, true);
925}
926
927static bool rtl_msleep_loop_wait_low(struct rtl8169_private *tp,
928 const struct rtl_cond *c,
929 unsigned int d, int n)
930{
931 return rtl_loop_wait(tp, c, msleep, d, n, false);
932}
933
934#define DECLARE_RTL_COND(name) \
935static bool name ## _check(struct rtl8169_private *); \
936 \
937static const struct rtl_cond name = { \
938 .check = name ## _check, \
939 .msg = #name \
940}; \
941 \
942static bool name ## _check(struct rtl8169_private *tp)
943
Hayes Wangc5583862012-07-02 17:23:22 +0800944static bool rtl_ocp_reg_failure(struct rtl8169_private *tp, u32 reg)
945{
946 if (reg & 0xffff0001) {
947 netif_err(tp, drv, tp->dev, "Invalid ocp reg %x!\n", reg);
948 return true;
949 }
950 return false;
951}
952
953DECLARE_RTL_COND(rtl_ocp_gphy_cond)
954{
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200955 return RTL_R32(tp, GPHY_OCP) & OCPAR_FLAG;
Hayes Wangc5583862012-07-02 17:23:22 +0800956}
957
958static void r8168_phy_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
959{
Hayes Wangc5583862012-07-02 17:23:22 +0800960 if (rtl_ocp_reg_failure(tp, reg))
961 return;
962
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200963 RTL_W32(tp, GPHY_OCP, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800964
965 rtl_udelay_loop_wait_low(tp, &rtl_ocp_gphy_cond, 25, 10);
966}
967
968static u16 r8168_phy_ocp_read(struct rtl8169_private *tp, u32 reg)
969{
Hayes Wangc5583862012-07-02 17:23:22 +0800970 if (rtl_ocp_reg_failure(tp, reg))
971 return 0;
972
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200973 RTL_W32(tp, GPHY_OCP, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800974
975 return rtl_udelay_loop_wait_high(tp, &rtl_ocp_gphy_cond, 25, 10) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200976 (RTL_R32(tp, GPHY_OCP) & 0xffff) : ~0;
Hayes Wangc5583862012-07-02 17:23:22 +0800977}
978
Hayes Wangc5583862012-07-02 17:23:22 +0800979static void r8168_mac_ocp_write(struct rtl8169_private *tp, u32 reg, u32 data)
980{
Hayes Wangc5583862012-07-02 17:23:22 +0800981 if (rtl_ocp_reg_failure(tp, reg))
982 return;
983
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200984 RTL_W32(tp, OCPDR, OCPAR_FLAG | (reg << 15) | data);
Hayes Wangc5583862012-07-02 17:23:22 +0800985}
986
987static u16 r8168_mac_ocp_read(struct rtl8169_private *tp, u32 reg)
988{
Hayes Wangc5583862012-07-02 17:23:22 +0800989 if (rtl_ocp_reg_failure(tp, reg))
990 return 0;
991
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200992 RTL_W32(tp, OCPDR, reg << 15);
Hayes Wangc5583862012-07-02 17:23:22 +0800993
Andy Shevchenko1ef72862018-03-01 13:27:34 +0200994 return RTL_R32(tp, OCPDR);
Hayes Wangc5583862012-07-02 17:23:22 +0800995}
996
997#define OCP_STD_PHY_BASE 0xa400
998
999static void r8168g_mdio_write(struct rtl8169_private *tp, int reg, int value)
1000{
1001 if (reg == 0x1f) {
1002 tp->ocp_base = value ? value << 4 : OCP_STD_PHY_BASE;
1003 return;
1004 }
1005
1006 if (tp->ocp_base != OCP_STD_PHY_BASE)
1007 reg -= 0x10;
1008
1009 r8168_phy_ocp_write(tp, tp->ocp_base + reg * 2, value);
1010}
1011
1012static int r8168g_mdio_read(struct rtl8169_private *tp, int reg)
1013{
1014 if (tp->ocp_base != OCP_STD_PHY_BASE)
1015 reg -= 0x10;
1016
1017 return r8168_phy_ocp_read(tp, tp->ocp_base + reg * 2);
1018}
1019
hayeswangeee37862013-04-01 22:23:38 +00001020static void mac_mcu_write(struct rtl8169_private *tp, int reg, int value)
1021{
1022 if (reg == 0x1f) {
1023 tp->ocp_base = value << 4;
1024 return;
1025 }
1026
1027 r8168_mac_ocp_write(tp, tp->ocp_base + reg, value);
1028}
1029
1030static int mac_mcu_read(struct rtl8169_private *tp, int reg)
1031{
1032 return r8168_mac_ocp_read(tp, tp->ocp_base + reg);
1033}
1034
Francois Romieuffc46952012-07-06 14:19:23 +02001035DECLARE_RTL_COND(rtl_phyar_cond)
1036{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001037 return RTL_R32(tp, PHYAR) & 0x80000000;
Francois Romieuffc46952012-07-06 14:19:23 +02001038}
1039
Francois Romieu24192212012-07-06 20:19:42 +02001040static void r8169_mdio_write(struct rtl8169_private *tp, int reg, int value)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001041{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001042 RTL_W32(tp, PHYAR, 0x80000000 | (reg & 0x1f) << 16 | (value & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001043
Francois Romieuffc46952012-07-06 14:19:23 +02001044 rtl_udelay_loop_wait_low(tp, &rtl_phyar_cond, 25, 20);
Timo Teräs024a07b2010-06-06 15:38:47 -07001045 /*
Timo Teräs81a95f02010-06-09 17:31:48 -07001046 * According to hardware specs a 20us delay is required after write
1047 * complete indication, but before sending next command.
Timo Teräs024a07b2010-06-06 15:38:47 -07001048 */
Timo Teräs81a95f02010-06-09 17:31:48 -07001049 udelay(20);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001050}
1051
Francois Romieu24192212012-07-06 20:19:42 +02001052static int r8169_mdio_read(struct rtl8169_private *tp, int reg)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001053{
Francois Romieuffc46952012-07-06 14:19:23 +02001054 int value;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001055
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001056 RTL_W32(tp, PHYAR, 0x0 | (reg & 0x1f) << 16);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001057
Francois Romieuffc46952012-07-06 14:19:23 +02001058 value = rtl_udelay_loop_wait_high(tp, &rtl_phyar_cond, 25, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001059 RTL_R32(tp, PHYAR) & 0xffff : ~0;
Francois Romieuffc46952012-07-06 14:19:23 +02001060
Timo Teräs81a95f02010-06-09 17:31:48 -07001061 /*
1062 * According to hardware specs a 20us delay is required after read
1063 * complete indication, but before sending next command.
1064 */
1065 udelay(20);
1066
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 return value;
1068}
1069
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001070DECLARE_RTL_COND(rtl_ocpar_cond)
1071{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001072 return RTL_R32(tp, OCPAR) & OCPAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001073}
1074
Francois Romieu24192212012-07-06 20:19:42 +02001075static void r8168dp_1_mdio_access(struct rtl8169_private *tp, int reg, u32 data)
françois romieuc0e45c12011-01-03 15:08:04 +00001076{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001077 RTL_W32(tp, OCPDR, data | ((reg & OCPDR_REG_MASK) << OCPDR_GPHY_REG_SHIFT));
1078 RTL_W32(tp, OCPAR, OCPAR_GPHY_WRITE_CMD);
1079 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001080
Francois Romieuffc46952012-07-06 14:19:23 +02001081 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 1000, 100);
françois romieuc0e45c12011-01-03 15:08:04 +00001082}
1083
Francois Romieu24192212012-07-06 20:19:42 +02001084static void r8168dp_1_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieuc0e45c12011-01-03 15:08:04 +00001085{
Francois Romieu24192212012-07-06 20:19:42 +02001086 r8168dp_1_mdio_access(tp, reg,
1087 OCPDR_WRITE_CMD | (value & OCPDR_DATA_MASK));
françois romieuc0e45c12011-01-03 15:08:04 +00001088}
1089
Francois Romieu24192212012-07-06 20:19:42 +02001090static int r8168dp_1_mdio_read(struct rtl8169_private *tp, int reg)
françois romieuc0e45c12011-01-03 15:08:04 +00001091{
Francois Romieu24192212012-07-06 20:19:42 +02001092 r8168dp_1_mdio_access(tp, reg, OCPDR_READ_CMD);
françois romieuc0e45c12011-01-03 15:08:04 +00001093
1094 mdelay(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001095 RTL_W32(tp, OCPAR, OCPAR_GPHY_READ_CMD);
1096 RTL_W32(tp, EPHY_RXER_NUM, 0);
françois romieuc0e45c12011-01-03 15:08:04 +00001097
Francois Romieuffc46952012-07-06 14:19:23 +02001098 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 1000, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001099 RTL_R32(tp, OCPDR) & OCPDR_DATA_MASK : ~0;
françois romieuc0e45c12011-01-03 15:08:04 +00001100}
1101
françois romieue6de30d2011-01-03 15:08:37 +00001102#define R8168DP_1_MDIO_ACCESS_BIT 0x00020000
1103
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001104static void r8168dp_2_mdio_start(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001105{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001106 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) & ~R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001107}
1108
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001109static void r8168dp_2_mdio_stop(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00001110{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001111 RTL_W32(tp, 0xd0, RTL_R32(tp, 0xd0) | R8168DP_1_MDIO_ACCESS_BIT);
françois romieue6de30d2011-01-03 15:08:37 +00001112}
1113
Francois Romieu24192212012-07-06 20:19:42 +02001114static void r8168dp_2_mdio_write(struct rtl8169_private *tp, int reg, int value)
françois romieue6de30d2011-01-03 15:08:37 +00001115{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001116 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001117
Francois Romieu24192212012-07-06 20:19:42 +02001118 r8169_mdio_write(tp, reg, value);
françois romieue6de30d2011-01-03 15:08:37 +00001119
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001120 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001121}
1122
Francois Romieu24192212012-07-06 20:19:42 +02001123static int r8168dp_2_mdio_read(struct rtl8169_private *tp, int reg)
françois romieue6de30d2011-01-03 15:08:37 +00001124{
1125 int value;
1126
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001127 r8168dp_2_mdio_start(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001128
Francois Romieu24192212012-07-06 20:19:42 +02001129 value = r8169_mdio_read(tp, reg);
françois romieue6de30d2011-01-03 15:08:37 +00001130
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001131 r8168dp_2_mdio_stop(tp);
françois romieue6de30d2011-01-03 15:08:37 +00001132
1133 return value;
1134}
1135
françois romieu4da19632011-01-03 15:07:55 +00001136static void rtl_writephy(struct rtl8169_private *tp, int location, u32 val)
Francois Romieudacf8152008-08-02 20:44:13 +02001137{
Francois Romieu24192212012-07-06 20:19:42 +02001138 tp->mdio_ops.write(tp, location, val);
Francois Romieudacf8152008-08-02 20:44:13 +02001139}
1140
françois romieu4da19632011-01-03 15:07:55 +00001141static int rtl_readphy(struct rtl8169_private *tp, int location)
1142{
Francois Romieu24192212012-07-06 20:19:42 +02001143 return tp->mdio_ops.read(tp, location);
françois romieu4da19632011-01-03 15:07:55 +00001144}
1145
1146static void rtl_patchphy(struct rtl8169_private *tp, int reg_addr, int value)
1147{
1148 rtl_writephy(tp, reg_addr, rtl_readphy(tp, reg_addr) | value);
1149}
1150
Chun-Hao Lin76564422014-10-01 23:17:17 +08001151static void rtl_w0w1_phy(struct rtl8169_private *tp, int reg_addr, int p, int m)
françois romieudaf9df62009-10-07 12:44:20 +00001152{
1153 int val;
1154
françois romieu4da19632011-01-03 15:07:55 +00001155 val = rtl_readphy(tp, reg_addr);
Chun-Hao Lin76564422014-10-01 23:17:17 +08001156 rtl_writephy(tp, reg_addr, (val & ~m) | p);
françois romieudaf9df62009-10-07 12:44:20 +00001157}
1158
Francois Romieuccdffb92008-07-26 14:26:06 +02001159static void rtl_mdio_write(struct net_device *dev, int phy_id, int location,
1160 int val)
1161{
1162 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001163
françois romieu4da19632011-01-03 15:07:55 +00001164 rtl_writephy(tp, location, val);
Francois Romieuccdffb92008-07-26 14:26:06 +02001165}
1166
1167static int rtl_mdio_read(struct net_device *dev, int phy_id, int location)
1168{
1169 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02001170
françois romieu4da19632011-01-03 15:07:55 +00001171 return rtl_readphy(tp, location);
Francois Romieuccdffb92008-07-26 14:26:06 +02001172}
1173
Francois Romieuffc46952012-07-06 14:19:23 +02001174DECLARE_RTL_COND(rtl_ephyar_cond)
1175{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001176 return RTL_R32(tp, EPHYAR) & EPHYAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001177}
1178
Francois Romieufdf6fc02012-07-06 22:40:38 +02001179static void rtl_ephy_write(struct rtl8169_private *tp, int reg_addr, int value)
Francois Romieudacf8152008-08-02 20:44:13 +02001180{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001181 RTL_W32(tp, EPHYAR, EPHYAR_WRITE_CMD | (value & EPHYAR_DATA_MASK) |
Francois Romieudacf8152008-08-02 20:44:13 +02001182 (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
1183
Francois Romieuffc46952012-07-06 14:19:23 +02001184 rtl_udelay_loop_wait_low(tp, &rtl_ephyar_cond, 10, 100);
1185
1186 udelay(10);
Francois Romieudacf8152008-08-02 20:44:13 +02001187}
1188
Francois Romieufdf6fc02012-07-06 22:40:38 +02001189static u16 rtl_ephy_read(struct rtl8169_private *tp, int reg_addr)
Francois Romieudacf8152008-08-02 20:44:13 +02001190{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001191 RTL_W32(tp, EPHYAR, (reg_addr & EPHYAR_REG_MASK) << EPHYAR_REG_SHIFT);
Francois Romieudacf8152008-08-02 20:44:13 +02001192
Francois Romieuffc46952012-07-06 14:19:23 +02001193 return rtl_udelay_loop_wait_high(tp, &rtl_ephyar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001194 RTL_R32(tp, EPHYAR) & EPHYAR_DATA_MASK : ~0;
Francois Romieudacf8152008-08-02 20:44:13 +02001195}
1196
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001197DECLARE_RTL_COND(rtl_eriar_cond)
1198{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001199 return RTL_R32(tp, ERIAR) & ERIAR_FLAG;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001200}
1201
Francois Romieufdf6fc02012-07-06 22:40:38 +02001202static void rtl_eri_write(struct rtl8169_private *tp, int addr, u32 mask,
1203 u32 val, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001204{
Hayes Wang133ac402011-07-06 15:58:05 +08001205 BUG_ON((addr & 3) || (mask == 0));
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001206 RTL_W32(tp, ERIDR, val);
1207 RTL_W32(tp, ERIAR, ERIAR_WRITE_CMD | type | mask | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001208
Francois Romieuffc46952012-07-06 14:19:23 +02001209 rtl_udelay_loop_wait_low(tp, &rtl_eriar_cond, 100, 100);
Hayes Wang133ac402011-07-06 15:58:05 +08001210}
1211
Francois Romieufdf6fc02012-07-06 22:40:38 +02001212static u32 rtl_eri_read(struct rtl8169_private *tp, int addr, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001213{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001214 RTL_W32(tp, ERIAR, ERIAR_READ_CMD | type | ERIAR_MASK_1111 | addr);
Hayes Wang133ac402011-07-06 15:58:05 +08001215
Francois Romieuffc46952012-07-06 14:19:23 +02001216 return rtl_udelay_loop_wait_high(tp, &rtl_eriar_cond, 100, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001217 RTL_R32(tp, ERIDR) : ~0;
Hayes Wang133ac402011-07-06 15:58:05 +08001218}
1219
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001220static void rtl_w0w1_eri(struct rtl8169_private *tp, int addr, u32 mask, u32 p,
Francois Romieufdf6fc02012-07-06 22:40:38 +02001221 u32 m, int type)
Hayes Wang133ac402011-07-06 15:58:05 +08001222{
1223 u32 val;
1224
Francois Romieufdf6fc02012-07-06 22:40:38 +02001225 val = rtl_eri_read(tp, addr, type);
1226 rtl_eri_write(tp, addr, mask, (val & ~m) | p, type);
Hayes Wang133ac402011-07-06 15:58:05 +08001227}
1228
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001229static u32 r8168dp_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1230{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001231 RTL_W32(tp, OCPAR, ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001232 return rtl_udelay_loop_wait_high(tp, &rtl_ocpar_cond, 100, 20) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001233 RTL_R32(tp, OCPDR) : ~0;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001234}
1235
1236static u32 r8168ep_ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1237{
1238 return rtl_eri_read(tp, reg, ERIAR_OOB);
1239}
1240
1241static u32 ocp_read(struct rtl8169_private *tp, u8 mask, u16 reg)
1242{
1243 switch (tp->mac_version) {
1244 case RTL_GIGA_MAC_VER_27:
1245 case RTL_GIGA_MAC_VER_28:
1246 case RTL_GIGA_MAC_VER_31:
1247 return r8168dp_ocp_read(tp, mask, reg);
1248 case RTL_GIGA_MAC_VER_49:
1249 case RTL_GIGA_MAC_VER_50:
1250 case RTL_GIGA_MAC_VER_51:
1251 return r8168ep_ocp_read(tp, mask, reg);
1252 default:
1253 BUG();
1254 return ~0;
1255 }
1256}
1257
1258static void r8168dp_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1259 u32 data)
1260{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001261 RTL_W32(tp, OCPDR, data);
1262 RTL_W32(tp, OCPAR, OCPAR_FLAG | ((u32)mask & 0x0f) << 12 | (reg & 0x0fff));
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001263 rtl_udelay_loop_wait_low(tp, &rtl_ocpar_cond, 100, 20);
1264}
1265
1266static void r8168ep_ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg,
1267 u32 data)
1268{
1269 rtl_eri_write(tp, reg, ((u32)mask & 0x0f) << ERIAR_MASK_SHIFT,
1270 data, ERIAR_OOB);
1271}
1272
1273static void ocp_write(struct rtl8169_private *tp, u8 mask, u16 reg, u32 data)
1274{
1275 switch (tp->mac_version) {
1276 case RTL_GIGA_MAC_VER_27:
1277 case RTL_GIGA_MAC_VER_28:
1278 case RTL_GIGA_MAC_VER_31:
1279 r8168dp_ocp_write(tp, mask, reg, data);
1280 break;
1281 case RTL_GIGA_MAC_VER_49:
1282 case RTL_GIGA_MAC_VER_50:
1283 case RTL_GIGA_MAC_VER_51:
1284 r8168ep_ocp_write(tp, mask, reg, data);
1285 break;
1286 default:
1287 BUG();
1288 break;
1289 }
1290}
1291
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001292static void rtl8168_oob_notify(struct rtl8169_private *tp, u8 cmd)
1293{
1294 rtl_eri_write(tp, 0xe8, ERIAR_MASK_0001, cmd, ERIAR_EXGMAC);
1295
1296 ocp_write(tp, 0x1, 0x30, 0x00000001);
1297}
1298
1299#define OOB_CMD_RESET 0x00
1300#define OOB_CMD_DRIVER_START 0x05
1301#define OOB_CMD_DRIVER_STOP 0x06
1302
1303static u16 rtl8168_get_ocp_reg(struct rtl8169_private *tp)
1304{
1305 return (tp->mac_version == RTL_GIGA_MAC_VER_31) ? 0xb8 : 0x10;
1306}
1307
1308DECLARE_RTL_COND(rtl_ocp_read_cond)
1309{
1310 u16 reg;
1311
1312 reg = rtl8168_get_ocp_reg(tp);
1313
1314 return ocp_read(tp, 0x0f, reg) & 0x00000800;
1315}
1316
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001317DECLARE_RTL_COND(rtl_ep_ocp_read_cond)
1318{
1319 return ocp_read(tp, 0x0f, 0x124) & 0x00000001;
1320}
1321
1322DECLARE_RTL_COND(rtl_ocp_tx_cond)
1323{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001324 return RTL_R8(tp, IBISR0) & 0x20;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001325}
1326
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001327static void rtl8168ep_stop_cmac(struct rtl8169_private *tp)
1328{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001329 RTL_W8(tp, IBCR2, RTL_R8(tp, IBCR2) & ~0x01);
Chunhao Lin086ca232018-01-31 01:32:36 +08001330 rtl_msleep_loop_wait_high(tp, &rtl_ocp_tx_cond, 50, 2000);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001331 RTL_W8(tp, IBISR0, RTL_R8(tp, IBISR0) | 0x20);
1332 RTL_W8(tp, IBCR0, RTL_R8(tp, IBCR0) & ~0x01);
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001333}
1334
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001335static void rtl8168dp_driver_start(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001336{
1337 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_START);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001338 rtl_msleep_loop_wait_high(tp, &rtl_ocp_read_cond, 10, 10);
1339}
1340
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001341static void rtl8168ep_driver_start(struct rtl8169_private *tp)
1342{
1343 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_START);
1344 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1345 rtl_msleep_loop_wait_high(tp, &rtl_ep_ocp_read_cond, 10, 10);
1346}
1347
1348static void rtl8168_driver_start(struct rtl8169_private *tp)
1349{
1350 switch (tp->mac_version) {
1351 case RTL_GIGA_MAC_VER_27:
1352 case RTL_GIGA_MAC_VER_28:
1353 case RTL_GIGA_MAC_VER_31:
1354 rtl8168dp_driver_start(tp);
1355 break;
1356 case RTL_GIGA_MAC_VER_49:
1357 case RTL_GIGA_MAC_VER_50:
1358 case RTL_GIGA_MAC_VER_51:
1359 rtl8168ep_driver_start(tp);
1360 break;
1361 default:
1362 BUG();
1363 break;
1364 }
1365}
1366
1367static void rtl8168dp_driver_stop(struct rtl8169_private *tp)
1368{
1369 rtl8168_oob_notify(tp, OOB_CMD_DRIVER_STOP);
1370 rtl_msleep_loop_wait_low(tp, &rtl_ocp_read_cond, 10, 10);
1371}
1372
1373static void rtl8168ep_driver_stop(struct rtl8169_private *tp)
1374{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08001375 rtl8168ep_stop_cmac(tp);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001376 ocp_write(tp, 0x01, 0x180, OOB_CMD_DRIVER_STOP);
1377 ocp_write(tp, 0x01, 0x30, ocp_read(tp, 0x01, 0x30) | 0x01);
1378 rtl_msleep_loop_wait_low(tp, &rtl_ep_ocp_read_cond, 10, 10);
1379}
1380
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001381static void rtl8168_driver_stop(struct rtl8169_private *tp)
1382{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001383 switch (tp->mac_version) {
1384 case RTL_GIGA_MAC_VER_27:
1385 case RTL_GIGA_MAC_VER_28:
1386 case RTL_GIGA_MAC_VER_31:
1387 rtl8168dp_driver_stop(tp);
1388 break;
1389 case RTL_GIGA_MAC_VER_49:
1390 case RTL_GIGA_MAC_VER_50:
1391 case RTL_GIGA_MAC_VER_51:
1392 rtl8168ep_driver_stop(tp);
1393 break;
1394 default:
1395 BUG();
1396 break;
1397 }
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001398}
1399
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001400static bool r8168dp_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001401{
1402 u16 reg = rtl8168_get_ocp_reg(tp);
1403
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001404 return !!(ocp_read(tp, 0x0f, reg) & 0x00008000);
Chun-Hao Lin2a9b4d92014-10-01 23:17:20 +08001405}
1406
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001407static bool r8168ep_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001408{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001409 return !!(ocp_read(tp, 0x0f, 0x128) & 0x00000001);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001410}
1411
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001412static bool r8168_check_dash(struct rtl8169_private *tp)
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001413{
1414 switch (tp->mac_version) {
1415 case RTL_GIGA_MAC_VER_27:
1416 case RTL_GIGA_MAC_VER_28:
1417 case RTL_GIGA_MAC_VER_31:
1418 return r8168dp_check_dash(tp);
1419 case RTL_GIGA_MAC_VER_49:
1420 case RTL_GIGA_MAC_VER_50:
1421 case RTL_GIGA_MAC_VER_51:
1422 return r8168ep_check_dash(tp);
1423 default:
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01001424 return false;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001425 }
1426}
1427
françois romieuc28aa382011-08-02 03:53:43 +00001428struct exgmac_reg {
1429 u16 addr;
1430 u16 mask;
1431 u32 val;
1432};
1433
Francois Romieufdf6fc02012-07-06 22:40:38 +02001434static void rtl_write_exgmac_batch(struct rtl8169_private *tp,
françois romieuc28aa382011-08-02 03:53:43 +00001435 const struct exgmac_reg *r, int len)
1436{
1437 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001438 rtl_eri_write(tp, r->addr, r->mask, r->val, ERIAR_EXGMAC);
françois romieuc28aa382011-08-02 03:53:43 +00001439 r++;
1440 }
1441}
1442
Francois Romieuffc46952012-07-06 14:19:23 +02001443DECLARE_RTL_COND(rtl_efusear_cond)
1444{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001445 return RTL_R32(tp, EFUSEAR) & EFUSEAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02001446}
1447
Francois Romieufdf6fc02012-07-06 22:40:38 +02001448static u8 rtl8168d_efuse_read(struct rtl8169_private *tp, int reg_addr)
françois romieudaf9df62009-10-07 12:44:20 +00001449{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001450 RTL_W32(tp, EFUSEAR, (reg_addr & EFUSEAR_REG_MASK) << EFUSEAR_REG_SHIFT);
françois romieudaf9df62009-10-07 12:44:20 +00001451
Francois Romieuffc46952012-07-06 14:19:23 +02001452 return rtl_udelay_loop_wait_high(tp, &rtl_efusear_cond, 100, 300) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001453 RTL_R32(tp, EFUSEAR) & EFUSEAR_DATA_MASK : ~0;
françois romieudaf9df62009-10-07 12:44:20 +00001454}
1455
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001456static u16 rtl_get_events(struct rtl8169_private *tp)
1457{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001458 return RTL_R16(tp, IntrStatus);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001459}
1460
1461static void rtl_ack_events(struct rtl8169_private *tp, u16 bits)
1462{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001463 RTL_W16(tp, IntrStatus, bits);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001464 mmiowb();
1465}
1466
1467static void rtl_irq_disable(struct rtl8169_private *tp)
1468{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001469 RTL_W16(tp, IntrMask, 0);
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001470 mmiowb();
1471}
1472
Francois Romieu3e990ff2012-01-26 12:50:01 +01001473static void rtl_irq_enable(struct rtl8169_private *tp, u16 bits)
1474{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001475 RTL_W16(tp, IntrMask, bits);
Francois Romieu3e990ff2012-01-26 12:50:01 +01001476}
1477
Francois Romieuda78dbf2012-01-26 14:18:23 +01001478#define RTL_EVENT_NAPI_RX (RxOK | RxErr)
1479#define RTL_EVENT_NAPI_TX (TxOK | TxErr)
1480#define RTL_EVENT_NAPI (RTL_EVENT_NAPI_RX | RTL_EVENT_NAPI_TX)
1481
1482static void rtl_irq_enable_all(struct rtl8169_private *tp)
1483{
1484 rtl_irq_enable(tp, RTL_EVENT_NAPI | tp->event_slow);
1485}
1486
françois romieu811fd302011-12-04 20:30:45 +00001487static void rtl8169_irq_mask_and_ack(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001488{
Francois Romieu9085cdfa2012-01-26 12:59:08 +01001489 rtl_irq_disable(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001490 rtl_ack_events(tp, RTL_EVENT_NAPI | tp->event_slow);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001491 RTL_R8(tp, ChipCmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001492}
1493
françois romieu4da19632011-01-03 15:07:55 +00001494static unsigned int rtl8169_tbi_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001495{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001496 return RTL_R32(tp, TBICSR) & TBIReset;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001497}
1498
françois romieu4da19632011-01-03 15:07:55 +00001499static unsigned int rtl8169_xmii_reset_pending(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001500{
françois romieu4da19632011-01-03 15:07:55 +00001501 return rtl_readphy(tp, MII_BMCR) & BMCR_RESET;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001502}
1503
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001504static unsigned int rtl8169_tbi_link_ok(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001506 return RTL_R32(tp, TBICSR) & TBILinkOk;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507}
1508
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001509static unsigned int rtl8169_xmii_link_ok(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001510{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001511 return RTL_R8(tp, PHYstatus) & LinkStatus;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001512}
1513
françois romieu4da19632011-01-03 15:07:55 +00001514static void rtl8169_tbi_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001515{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001516 RTL_W32(tp, TBICSR, RTL_R32(tp, TBICSR) | TBIReset);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001517}
1518
françois romieu4da19632011-01-03 15:07:55 +00001519static void rtl8169_xmii_reset_enable(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001520{
1521 unsigned int val;
1522
françois romieu4da19632011-01-03 15:07:55 +00001523 val = rtl_readphy(tp, MII_BMCR) | BMCR_RESET;
1524 rtl_writephy(tp, MII_BMCR, val & 0xffff);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001525}
1526
Hayes Wang70090422011-07-06 15:58:06 +08001527static void rtl_link_chg_patch(struct rtl8169_private *tp)
1528{
Hayes Wang70090422011-07-06 15:58:06 +08001529 struct net_device *dev = tp->dev;
1530
1531 if (!netif_running(dev))
1532 return;
1533
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08001534 if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
1535 tp->mac_version == RTL_GIGA_MAC_VER_38) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001536 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001537 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1538 ERIAR_EXGMAC);
1539 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1540 ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001541 } else if (RTL_R8(tp, PHYstatus) & _100bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001542 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1543 ERIAR_EXGMAC);
1544 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1545 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001546 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001547 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1548 ERIAR_EXGMAC);
1549 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1550 ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08001551 }
1552 /* Reset packet filter */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001553 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01,
Hayes Wang70090422011-07-06 15:58:06 +08001554 ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001555 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00,
Hayes Wang70090422011-07-06 15:58:06 +08001556 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001557 } else if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
1558 tp->mac_version == RTL_GIGA_MAC_VER_36) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001559 if (RTL_R8(tp, PHYstatus) & _1000bpsF) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001560 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x00000011,
1561 ERIAR_EXGMAC);
1562 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x00000005,
1563 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001564 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001565 rtl_eri_write(tp, 0x1bc, ERIAR_MASK_1111, 0x0000001f,
1566 ERIAR_EXGMAC);
1567 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_1111, 0x0000003f,
1568 ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08001569 }
Hayes Wang7e18dca2012-03-30 14:33:02 +08001570 } else if (tp->mac_version == RTL_GIGA_MAC_VER_37) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001571 if (RTL_R8(tp, PHYstatus) & _10bps) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001572 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x4d02,
1573 ERIAR_EXGMAC);
1574 rtl_eri_write(tp, 0x1dc, ERIAR_MASK_0011, 0x0060,
1575 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001576 } else {
Francois Romieufdf6fc02012-07-06 22:40:38 +02001577 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000,
1578 ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08001579 }
Hayes Wang70090422011-07-06 15:58:06 +08001580 }
1581}
1582
Heiner Kallweitef4d5fc2018-01-08 21:39:07 +01001583static void rtl8169_check_link_status(struct net_device *dev,
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001584 struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001585{
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001586 struct device *d = tp_to_dev(tp);
1587
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001588 if (tp->link_ok(tp)) {
Hayes Wang70090422011-07-06 15:58:06 +08001589 rtl_link_chg_patch(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001590 /* This is to cancel a scheduled suspend if there's one. */
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001591 pm_request_resume(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592 netif_carrier_on(dev);
Francois Romieu1519e572011-02-03 12:02:36 +01001593 if (net_ratelimit())
1594 netif_info(tp, ifup, dev, "link up\n");
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001595 } else {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596 netif_carrier_off(dev);
Joe Perchesbf82c182010-02-09 11:49:50 +00001597 netif_info(tp, ifdown, dev, "link down\n");
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001598 pm_runtime_idle(d);
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02001599 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001600}
1601
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001602#define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
1603
1604static u32 __rtl8169_get_wol(struct rtl8169_private *tp)
1605{
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001606 u8 options;
1607 u32 wolopts = 0;
1608
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001609 options = RTL_R8(tp, Config1);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001610 if (!(options & PMEnable))
1611 return 0;
1612
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001613 options = RTL_R8(tp, Config3);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001614 if (options & LinkUp)
1615 wolopts |= WAKE_PHY;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001616 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001617 case RTL_GIGA_MAC_VER_34:
1618 case RTL_GIGA_MAC_VER_35:
1619 case RTL_GIGA_MAC_VER_36:
1620 case RTL_GIGA_MAC_VER_37:
1621 case RTL_GIGA_MAC_VER_38:
1622 case RTL_GIGA_MAC_VER_40:
1623 case RTL_GIGA_MAC_VER_41:
1624 case RTL_GIGA_MAC_VER_42:
1625 case RTL_GIGA_MAC_VER_43:
1626 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001627 case RTL_GIGA_MAC_VER_45:
1628 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001629 case RTL_GIGA_MAC_VER_47:
1630 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001631 case RTL_GIGA_MAC_VER_49:
1632 case RTL_GIGA_MAC_VER_50:
1633 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001634 if (rtl_eri_read(tp, 0xdc, ERIAR_EXGMAC) & MagicPacket_v2)
1635 wolopts |= WAKE_MAGIC;
1636 break;
1637 default:
1638 if (options & MagicPacket)
1639 wolopts |= WAKE_MAGIC;
1640 break;
1641 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001642
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001643 options = RTL_R8(tp, Config5);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001644 if (options & UWF)
1645 wolopts |= WAKE_UCAST;
1646 if (options & BWF)
1647 wolopts |= WAKE_BCAST;
1648 if (options & MWF)
1649 wolopts |= WAKE_MCAST;
1650
1651 return wolopts;
1652}
1653
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001654static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1655{
1656 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001657 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001658
1659 pm_runtime_get_noresume(d);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001660
Francois Romieuda78dbf2012-01-26 14:18:23 +01001661 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001662
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001663 wol->supported = WAKE_ANY;
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001664 if (pm_runtime_active(d))
1665 wol->wolopts = __rtl8169_get_wol(tp);
1666 else
1667 wol->wolopts = tp->saved_wolopts;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001668
Francois Romieuda78dbf2012-01-26 14:18:23 +01001669 rtl_unlock_work(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001670
1671 pm_runtime_put_noidle(d);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001672}
1673
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001674static void __rtl8169_set_wol(struct rtl8169_private *tp, u32 wolopts)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001675{
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001676 unsigned int i, tmp;
Alexey Dobriyan350f7592009-11-25 15:54:21 -08001677 static const struct {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001678 u32 opt;
1679 u16 reg;
1680 u8 mask;
1681 } cfg[] = {
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001682 { WAKE_PHY, Config3, LinkUp },
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001683 { WAKE_UCAST, Config5, UWF },
1684 { WAKE_BCAST, Config5, BWF },
1685 { WAKE_MCAST, Config5, MWF },
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001686 { WAKE_ANY, Config5, LanWake },
1687 { WAKE_MAGIC, Config3, MagicPacket }
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001688 };
Francois Romieu851e6022012-04-17 11:10:11 +02001689 u8 options;
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001690
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001691 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001692
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001693 switch (tp->mac_version) {
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001694 case RTL_GIGA_MAC_VER_34:
1695 case RTL_GIGA_MAC_VER_35:
1696 case RTL_GIGA_MAC_VER_36:
1697 case RTL_GIGA_MAC_VER_37:
1698 case RTL_GIGA_MAC_VER_38:
1699 case RTL_GIGA_MAC_VER_40:
1700 case RTL_GIGA_MAC_VER_41:
1701 case RTL_GIGA_MAC_VER_42:
1702 case RTL_GIGA_MAC_VER_43:
1703 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001704 case RTL_GIGA_MAC_VER_45:
1705 case RTL_GIGA_MAC_VER_46:
Chun-Hao Linac85bcd2014-10-01 23:17:16 +08001706 case RTL_GIGA_MAC_VER_47:
1707 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08001708 case RTL_GIGA_MAC_VER_49:
1709 case RTL_GIGA_MAC_VER_50:
1710 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001711 tmp = ARRAY_SIZE(cfg) - 1;
1712 if (wolopts & WAKE_MAGIC)
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001713 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001714 0x0dc,
1715 ERIAR_MASK_0100,
1716 MagicPacket_v2,
1717 0x0000,
1718 ERIAR_EXGMAC);
1719 else
Chun-Hao Lin706123d2014-10-01 23:17:18 +08001720 rtl_w0w1_eri(tp,
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08001721 0x0dc,
1722 ERIAR_MASK_0100,
1723 0x0000,
1724 MagicPacket_v2,
1725 ERIAR_EXGMAC);
1726 break;
1727 default:
1728 tmp = ARRAY_SIZE(cfg);
1729 break;
1730 }
1731
1732 for (i = 0; i < tmp; i++) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001733 options = RTL_R8(tp, cfg[i].reg) & ~cfg[i].mask;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001734 if (wolopts & cfg[i].opt)
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001735 options |= cfg[i].mask;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001736 RTL_W8(tp, cfg[i].reg, options);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001737 }
1738
Francois Romieu851e6022012-04-17 11:10:11 +02001739 switch (tp->mac_version) {
1740 case RTL_GIGA_MAC_VER_01 ... RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001741 options = RTL_R8(tp, Config1) & ~PMEnable;
Francois Romieu851e6022012-04-17 11:10:11 +02001742 if (wolopts)
1743 options |= PMEnable;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001744 RTL_W8(tp, Config1, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001745 break;
1746 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001747 options = RTL_R8(tp, Config2) & ~PME_SIGNAL;
Francois Romieud387b422012-04-17 11:12:01 +02001748 if (wolopts)
1749 options |= PME_SIGNAL;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001750 RTL_W8(tp, Config2, options);
Francois Romieu851e6022012-04-17 11:10:11 +02001751 break;
1752 }
1753
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001754 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001755}
1756
1757static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
1758{
1759 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001760 struct device *d = tp_to_dev(tp);
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001761
1762 pm_runtime_get_noresume(d);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00001763
Francois Romieuda78dbf2012-01-26 14:18:23 +01001764 rtl_lock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001765
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001766 if (pm_runtime_active(d))
1767 __rtl8169_set_wol(tp, wol->wolopts);
1768 else
1769 tp->saved_wolopts = wol->wolopts;
Francois Romieuda78dbf2012-01-26 14:18:23 +01001770
1771 rtl_unlock_work(tp);
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001772
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01001773 device_set_wakeup_enable(d, wol->wolopts);
françois romieuea809072010-11-08 13:23:58 +00001774
Chun-Hao Lin5fa80a32016-07-29 16:37:54 +08001775 pm_runtime_put_noidle(d);
1776
Francois Romieu61a4dcc2006-02-23 00:55:25 +01001777 return 0;
1778}
1779
Francois Romieu31bd2042011-04-26 18:58:59 +02001780static const char *rtl_lookup_firmware_name(struct rtl8169_private *tp)
1781{
Francois Romieu85bffe62011-04-27 08:22:39 +02001782 return rtl_chip_infos[tp->mac_version].fw_name;
Francois Romieu31bd2042011-04-26 18:58:59 +02001783}
1784
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785static void rtl8169_get_drvinfo(struct net_device *dev,
1786 struct ethtool_drvinfo *info)
1787{
1788 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieub6ffd972011-06-17 17:00:05 +02001789 struct rtl_fw *rtl_fw = tp->rtl_fw;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001790
Rick Jones68aad782011-11-07 13:29:27 +00001791 strlcpy(info->driver, MODULENAME, sizeof(info->driver));
1792 strlcpy(info->version, RTL8169_VERSION, sizeof(info->version));
1793 strlcpy(info->bus_info, pci_name(tp->pci_dev), sizeof(info->bus_info));
Francois Romieu1c361ef2011-06-17 17:16:24 +02001794 BUILD_BUG_ON(sizeof(info->fw_version) < sizeof(rtl_fw->version));
Rick Jones8ac72d12011-11-22 14:06:26 +00001795 if (!IS_ERR_OR_NULL(rtl_fw))
1796 strlcpy(info->fw_version, rtl_fw->version,
1797 sizeof(info->fw_version));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001798}
1799
1800static int rtl8169_get_regs_len(struct net_device *dev)
1801{
1802 return R8169_REGS_SIZE;
1803}
1804
1805static int rtl8169_set_speed_tbi(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001806 u8 autoneg, u16 speed, u8 duplex, u32 ignored)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001807{
1808 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001809 int ret = 0;
1810 u32 reg;
1811
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001812 reg = RTL_R32(tp, TBICSR);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813 if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
1814 (duplex == DUPLEX_FULL)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001815 RTL_W32(tp, TBICSR, reg & ~(TBINwEnable | TBINwRestart));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001816 } else if (autoneg == AUTONEG_ENABLE)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001817 RTL_W32(tp, TBICSR, reg | TBINwEnable | TBINwRestart);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001818 else {
Joe Perchesbf82c182010-02-09 11:49:50 +00001819 netif_warn(tp, link, dev,
1820 "incorrect speed setting refused in TBI mode\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07001821 ret = -EOPNOTSUPP;
1822 }
1823
1824 return ret;
1825}
1826
1827static int rtl8169_set_speed_xmii(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001828 u8 autoneg, u16 speed, u8 duplex, u32 adv)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001829{
1830 struct rtl8169_private *tp = netdev_priv(dev);
françois romieu3577aa12009-05-19 10:46:48 +00001831 int giga_ctrl, bmcr;
Oliver Neukum54405cd2011-01-06 21:55:13 +01001832 int rc = -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001833
Hayes Wang716b50a2011-02-22 17:26:18 +08001834 rtl_writephy(tp, 0x1f, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001835
1836 if (autoneg == AUTONEG_ENABLE) {
françois romieu3577aa12009-05-19 10:46:48 +00001837 int auto_nego;
1838
françois romieu4da19632011-01-03 15:07:55 +00001839 auto_nego = rtl_readphy(tp, MII_ADVERTISE);
Oliver Neukum54405cd2011-01-06 21:55:13 +01001840 auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
1841 ADVERTISE_100HALF | ADVERTISE_100FULL);
1842
1843 if (adv & ADVERTISED_10baseT_Half)
1844 auto_nego |= ADVERTISE_10HALF;
1845 if (adv & ADVERTISED_10baseT_Full)
1846 auto_nego |= ADVERTISE_10FULL;
1847 if (adv & ADVERTISED_100baseT_Half)
1848 auto_nego |= ADVERTISE_100HALF;
1849 if (adv & ADVERTISED_100baseT_Full)
1850 auto_nego |= ADVERTISE_100FULL;
1851
françois romieu3577aa12009-05-19 10:46:48 +00001852 auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
1853
françois romieu4da19632011-01-03 15:07:55 +00001854 giga_ctrl = rtl_readphy(tp, MII_CTRL1000);
françois romieu3577aa12009-05-19 10:46:48 +00001855 giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
1856
1857 /* The 8100e/8101e/8102e do Fast Ethernet only. */
Francois Romieu826e6cb2011-03-11 20:30:24 +01001858 if (tp->mii.supports_gmii) {
Oliver Neukum54405cd2011-01-06 21:55:13 +01001859 if (adv & ADVERTISED_1000baseT_Half)
1860 giga_ctrl |= ADVERTISE_1000HALF;
1861 if (adv & ADVERTISED_1000baseT_Full)
1862 giga_ctrl |= ADVERTISE_1000FULL;
1863 } else if (adv & (ADVERTISED_1000baseT_Half |
1864 ADVERTISED_1000baseT_Full)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00001865 netif_info(tp, link, dev,
1866 "PHY does not support 1000Mbps\n");
Oliver Neukum54405cd2011-01-06 21:55:13 +01001867 goto out;
Francois Romieubcf0bf92006-07-26 23:14:13 +02001868 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869
françois romieu3577aa12009-05-19 10:46:48 +00001870 bmcr = BMCR_ANENABLE | BMCR_ANRESTART;
Francois Romieu623a1592006-05-14 12:42:14 +02001871
françois romieu4da19632011-01-03 15:07:55 +00001872 rtl_writephy(tp, MII_ADVERTISE, auto_nego);
1873 rtl_writephy(tp, MII_CTRL1000, giga_ctrl);
françois romieu3577aa12009-05-19 10:46:48 +00001874 } else {
françois romieu3577aa12009-05-19 10:46:48 +00001875 if (speed == SPEED_10)
1876 bmcr = 0;
1877 else if (speed == SPEED_100)
1878 bmcr = BMCR_SPEED100;
1879 else
Oliver Neukum54405cd2011-01-06 21:55:13 +01001880 goto out;
françois romieu3577aa12009-05-19 10:46:48 +00001881
1882 if (duplex == DUPLEX_FULL)
1883 bmcr |= BMCR_FULLDPLX;
Roger So2584fbc2007-07-31 23:52:42 +02001884 }
1885
françois romieu4da19632011-01-03 15:07:55 +00001886 rtl_writephy(tp, MII_BMCR, bmcr);
françois romieu3577aa12009-05-19 10:46:48 +00001887
Francois Romieucecb5fd2011-04-01 10:21:07 +02001888 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
1889 tp->mac_version == RTL_GIGA_MAC_VER_03) {
françois romieu3577aa12009-05-19 10:46:48 +00001890 if ((speed == SPEED_100) && (autoneg != AUTONEG_ENABLE)) {
françois romieu4da19632011-01-03 15:07:55 +00001891 rtl_writephy(tp, 0x17, 0x2138);
1892 rtl_writephy(tp, 0x0e, 0x0260);
françois romieu3577aa12009-05-19 10:46:48 +00001893 } else {
françois romieu4da19632011-01-03 15:07:55 +00001894 rtl_writephy(tp, 0x17, 0x2108);
1895 rtl_writephy(tp, 0x0e, 0x0000);
françois romieu3577aa12009-05-19 10:46:48 +00001896 }
1897 }
1898
Oliver Neukum54405cd2011-01-06 21:55:13 +01001899 rc = 0;
1900out:
1901 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001902}
1903
1904static int rtl8169_set_speed(struct net_device *dev,
Oliver Neukum54405cd2011-01-06 21:55:13 +01001905 u8 autoneg, u16 speed, u8 duplex, u32 advertising)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906{
1907 struct rtl8169_private *tp = netdev_priv(dev);
1908 int ret;
1909
Oliver Neukum54405cd2011-01-06 21:55:13 +01001910 ret = tp->set_speed(dev, autoneg, speed, duplex, advertising);
Francois Romieu4876cc12011-03-11 21:07:11 +01001911 if (ret < 0)
1912 goto out;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001913
Francois Romieu4876cc12011-03-11 21:07:11 +01001914 if (netif_running(dev) && (autoneg == AUTONEG_ENABLE) &&
Chun-Hao Linc4556972016-03-11 14:21:14 +08001915 (advertising & ADVERTISED_1000baseT_Full) &&
1916 !pci_is_pcie(tp->pci_dev)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07001917 mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
Francois Romieu4876cc12011-03-11 21:07:11 +01001918 }
1919out:
Linus Torvalds1da177e2005-04-16 15:20:36 -07001920 return ret;
1921}
1922
Michał Mirosławc8f44af2011-11-15 15:29:55 +00001923static netdev_features_t rtl8169_fix_features(struct net_device *dev,
1924 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001925{
Francois Romieud58d46b2011-05-03 16:38:29 +02001926 struct rtl8169_private *tp = netdev_priv(dev);
1927
Francois Romieu2b7b4312011-04-18 22:53:24 -07001928 if (dev->mtu > TD_MSS_MAX)
Michał Mirosław350fb322011-04-08 06:35:56 +00001929 features &= ~NETIF_F_ALL_TSO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001930
Francois Romieud58d46b2011-05-03 16:38:29 +02001931 if (dev->mtu > JUMBO_1K &&
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02001932 tp->mac_version > RTL_GIGA_MAC_VER_06)
Francois Romieud58d46b2011-05-03 16:38:29 +02001933 features &= ~NETIF_F_IP_CSUM;
1934
Michał Mirosław350fb322011-04-08 06:35:56 +00001935 return features;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001936}
1937
Francois Romieuda78dbf2012-01-26 14:18:23 +01001938static void __rtl8169_set_features(struct net_device *dev,
1939 netdev_features_t features)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940{
1941 struct rtl8169_private *tp = netdev_priv(dev);
hayeswang929a0312014-09-16 11:40:47 +08001942 u32 rx_config;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001944 rx_config = RTL_R32(tp, RxConfig);
hayeswang929a0312014-09-16 11:40:47 +08001945 if (features & NETIF_F_RXALL)
1946 rx_config |= (AcceptErr | AcceptRunt);
1947 else
1948 rx_config &= ~(AcceptErr | AcceptRunt);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001950 RTL_W32(tp, RxConfig, rx_config);
Michał Mirosław350fb322011-04-08 06:35:56 +00001951
hayeswang929a0312014-09-16 11:40:47 +08001952 if (features & NETIF_F_RXCSUM)
1953 tp->cp_cmd |= RxChkSum;
1954 else
1955 tp->cp_cmd &= ~RxChkSum;
Ben Greear6bbe0212012-02-10 15:04:33 +00001956
hayeswang929a0312014-09-16 11:40:47 +08001957 if (features & NETIF_F_HW_VLAN_CTAG_RX)
1958 tp->cp_cmd |= RxVlan;
1959 else
1960 tp->cp_cmd &= ~RxVlan;
1961
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001962 tp->cp_cmd |= RTL_R16(tp, CPlusCmd) & ~(RxVlan | RxChkSum);
hayeswang929a0312014-09-16 11:40:47 +08001963
Andy Shevchenko1ef72862018-03-01 13:27:34 +02001964 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
1965 RTL_R16(tp, CPlusCmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001966}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001967
Francois Romieuda78dbf2012-01-26 14:18:23 +01001968static int rtl8169_set_features(struct net_device *dev,
1969 netdev_features_t features)
1970{
1971 struct rtl8169_private *tp = netdev_priv(dev);
1972
hayeswang929a0312014-09-16 11:40:47 +08001973 features &= NETIF_F_RXALL | NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_RX;
1974
Francois Romieuda78dbf2012-01-26 14:18:23 +01001975 rtl_lock_work(tp);
Dan Carpenter85911d72014-09-19 13:40:25 +03001976 if (features ^ dev->features)
hayeswang929a0312014-09-16 11:40:47 +08001977 __rtl8169_set_features(dev, features);
Francois Romieuda78dbf2012-01-26 14:18:23 +01001978 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001979
1980 return 0;
1981}
1982
Francois Romieuda78dbf2012-01-26 14:18:23 +01001983
Kirill Smelkov810f4892012-11-10 21:11:02 +04001984static inline u32 rtl8169_tx_vlan_tag(struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001985{
Jiri Pirkodf8a39d2015-01-13 17:13:44 +01001986 return (skb_vlan_tag_present(skb)) ?
1987 TxVlanTag | swab16(skb_vlan_tag_get(skb)) : 0x00;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001988}
1989
Francois Romieu7a8fc772011-03-01 17:18:33 +01001990static void rtl8169_rx_vlan_tag(struct RxDesc *desc, struct sk_buff *skb)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001991{
1992 u32 opts2 = le32_to_cpu(desc->opts2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001993
Francois Romieu7a8fc772011-03-01 17:18:33 +01001994 if (opts2 & RxVlanTag)
Patrick McHardy86a9bad2013-04-19 02:04:30 +00001995 __vlan_hwaccel_put_tag(skb, htons(ETH_P_8021Q), swab16(opts2 & 0xffff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001996}
1997
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01001998static int rtl8169_get_link_ksettings_tbi(struct net_device *dev,
1999 struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002000{
2001 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002002 u32 status;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002003 u32 supported, advertising;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002004
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002005 supported =
Linus Torvalds1da177e2005-04-16 15:20:36 -07002006 SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002007 cmd->base.port = PORT_FIBRE;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002008
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002009 status = RTL_R32(tp, TBICSR);
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002010 advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
2011 cmd->base.autoneg = !!(status & TBINwEnable);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002012
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002013 cmd->base.speed = SPEED_1000;
2014 cmd->base.duplex = DUPLEX_FULL; /* Always set */
2015
2016 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.supported,
2017 supported);
2018 ethtool_convert_legacy_u32_to_link_mode(cmd->link_modes.advertising,
2019 advertising);
Francois Romieuccdffb92008-07-26 14:26:06 +02002020
2021 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002022}
2023
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002024static int rtl8169_get_link_ksettings_xmii(struct net_device *dev,
2025 struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002026{
2027 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002028
yuval.shaia@oracle.com82c01a82017-06-04 20:22:00 +03002029 mii_ethtool_get_link_ksettings(&tp->mii, cmd);
2030
2031 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002032}
2033
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002034static int rtl8169_get_link_ksettings(struct net_device *dev,
2035 struct ethtool_link_ksettings *cmd)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002036{
2037 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieuccdffb92008-07-26 14:26:06 +02002038 int rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002039
Francois Romieuda78dbf2012-01-26 14:18:23 +01002040 rtl_lock_work(tp);
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002041 rc = tp->get_link_ksettings(dev, cmd);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002042 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002043
Francois Romieuccdffb92008-07-26 14:26:06 +02002044 return rc;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002045}
2046
Tobias Jakobi9e77d7a2017-11-21 16:15:57 +01002047static int rtl8169_set_link_ksettings(struct net_device *dev,
2048 const struct ethtool_link_ksettings *cmd)
2049{
2050 struct rtl8169_private *tp = netdev_priv(dev);
2051 int rc;
2052 u32 advertising;
2053
2054 if (!ethtool_convert_link_mode_to_legacy_u32(&advertising,
2055 cmd->link_modes.advertising))
2056 return -EINVAL;
2057
2058 del_timer_sync(&tp->timer);
2059
2060 rtl_lock_work(tp);
2061 rc = rtl8169_set_speed(dev, cmd->base.autoneg, cmd->base.speed,
2062 cmd->base.duplex, advertising);
2063 rtl_unlock_work(tp);
2064
2065 return rc;
2066}
2067
Linus Torvalds1da177e2005-04-16 15:20:36 -07002068static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
2069 void *p)
2070{
Francois Romieu5b0384f2006-08-16 16:00:01 +02002071 struct rtl8169_private *tp = netdev_priv(dev);
Peter Wu15edae92013-08-21 23:17:11 +02002072 u32 __iomem *data = tp->mmio_addr;
2073 u32 *dw = p;
2074 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002075
Francois Romieuda78dbf2012-01-26 14:18:23 +01002076 rtl_lock_work(tp);
Peter Wu15edae92013-08-21 23:17:11 +02002077 for (i = 0; i < R8169_REGS_SIZE; i += 4)
2078 memcpy_fromio(dw++, data++, 4);
Francois Romieuda78dbf2012-01-26 14:18:23 +01002079 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002080}
2081
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002082static u32 rtl8169_get_msglevel(struct net_device *dev)
2083{
2084 struct rtl8169_private *tp = netdev_priv(dev);
2085
2086 return tp->msg_enable;
2087}
2088
2089static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
2090{
2091 struct rtl8169_private *tp = netdev_priv(dev);
2092
2093 tp->msg_enable = value;
2094}
2095
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002096static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
2097 "tx_packets",
2098 "rx_packets",
2099 "tx_errors",
2100 "rx_errors",
2101 "rx_missed",
2102 "align_errors",
2103 "tx_single_collisions",
2104 "tx_multi_collisions",
2105 "unicast",
2106 "broadcast",
2107 "multicast",
2108 "tx_aborted",
2109 "tx_underrun",
2110};
2111
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002112static int rtl8169_get_sset_count(struct net_device *dev, int sset)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002113{
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002114 switch (sset) {
2115 case ETH_SS_STATS:
2116 return ARRAY_SIZE(rtl8169_gstrings);
2117 default:
2118 return -EOPNOTSUPP;
2119 }
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002120}
2121
Corinna Vinschen42020322015-09-10 10:47:35 +02002122DECLARE_RTL_COND(rtl_counters_cond)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002123{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002124 return RTL_R32(tp, CounterAddrLow) & (CounterReset | CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002125}
2126
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002127static bool rtl8169_do_counters(struct rtl8169_private *tp, u32 counter_cmd)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002128{
Corinna Vinschen42020322015-09-10 10:47:35 +02002129 dma_addr_t paddr = tp->counters_phys_addr;
2130 u32 cmd;
Corinna Vinschen42020322015-09-10 10:47:35 +02002131
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002132 RTL_W32(tp, CounterAddrHigh, (u64)paddr >> 32);
2133 RTL_R32(tp, CounterAddrHigh);
Corinna Vinschen42020322015-09-10 10:47:35 +02002134 cmd = (u64)paddr & DMA_BIT_MASK(32);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002135 RTL_W32(tp, CounterAddrLow, cmd);
2136 RTL_W32(tp, CounterAddrLow, cmd | counter_cmd);
Corinna Vinschen42020322015-09-10 10:47:35 +02002137
Francois Romieua78e9362018-01-26 01:53:26 +01002138 return rtl_udelay_loop_wait_low(tp, &rtl_counters_cond, 10, 1000);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002139}
2140
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002141static bool rtl8169_reset_counters(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002142{
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002143 /*
2144 * Versions prior to RTL_GIGA_MAC_VER_19 don't support resetting the
2145 * tally counters.
2146 */
2147 if (tp->mac_version < RTL_GIGA_MAC_VER_19)
2148 return true;
2149
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002150 return rtl8169_do_counters(tp, CounterReset);
Francois Romieuffc46952012-07-06 14:19:23 +02002151}
2152
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002153static bool rtl8169_update_counters(struct rtl8169_private *tp)
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002154{
Ivan Vecera355423d2009-02-06 21:49:57 -08002155 /*
2156 * Some chips are unable to dump tally counters when the receiver
2157 * is disabled.
2158 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002159 if ((RTL_R8(tp, ChipCmd) & CmdRxEnb) == 0)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002160 return true;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002161
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002162 return rtl8169_do_counters(tp, CounterDump);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002163}
2164
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002165static bool rtl8169_init_counter_offsets(struct rtl8169_private *tp)
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002166{
Corinna Vinschen42020322015-09-10 10:47:35 +02002167 struct rtl8169_counters *counters = tp->counters;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002168 bool ret = false;
2169
2170 /*
2171 * rtl8169_init_counter_offsets is called from rtl_open. On chip
2172 * versions prior to RTL_GIGA_MAC_VER_19 the tally counters are only
2173 * reset by a power cycle, while the counter values collected by the
2174 * driver are reset at every driver unload/load cycle.
2175 *
2176 * To make sure the HW values returned by @get_stats64 match the SW
2177 * values, we collect the initial values at first open(*) and use them
2178 * as offsets to normalize the values returned by @get_stats64.
2179 *
2180 * (*) We can't call rtl8169_init_counter_offsets from rtl_init_one
2181 * for the reason stated in rtl8169_update_counters; CmdRxEnb is only
2182 * set at open time by rtl_hw_start.
2183 */
2184
2185 if (tp->tc_offset.inited)
2186 return true;
2187
2188 /* If both, reset and update fail, propagate to caller. */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002189 if (rtl8169_reset_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002190 ret = true;
2191
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002192 if (rtl8169_update_counters(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002193 ret = true;
2194
Corinna Vinschen42020322015-09-10 10:47:35 +02002195 tp->tc_offset.tx_errors = counters->tx_errors;
2196 tp->tc_offset.tx_multi_collision = counters->tx_multi_collision;
2197 tp->tc_offset.tx_aborted = counters->tx_aborted;
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02002198 tp->tc_offset.inited = true;
2199
2200 return ret;
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002201}
2202
Ivan Vecera355423d2009-02-06 21:49:57 -08002203static void rtl8169_get_ethtool_stats(struct net_device *dev,
2204 struct ethtool_stats *stats, u64 *data)
2205{
2206 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01002207 struct device *d = tp_to_dev(tp);
Corinna Vinschen42020322015-09-10 10:47:35 +02002208 struct rtl8169_counters *counters = tp->counters;
Ivan Vecera355423d2009-02-06 21:49:57 -08002209
2210 ASSERT_RTNL();
2211
Chun-Hao Line0636232016-07-29 16:37:55 +08002212 pm_runtime_get_noresume(d);
2213
2214 if (pm_runtime_active(d))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02002215 rtl8169_update_counters(tp);
Chun-Hao Line0636232016-07-29 16:37:55 +08002216
2217 pm_runtime_put_noidle(d);
Ivan Vecera355423d2009-02-06 21:49:57 -08002218
Corinna Vinschen42020322015-09-10 10:47:35 +02002219 data[0] = le64_to_cpu(counters->tx_packets);
2220 data[1] = le64_to_cpu(counters->rx_packets);
2221 data[2] = le64_to_cpu(counters->tx_errors);
2222 data[3] = le32_to_cpu(counters->rx_errors);
2223 data[4] = le16_to_cpu(counters->rx_missed);
2224 data[5] = le16_to_cpu(counters->align_errors);
2225 data[6] = le32_to_cpu(counters->tx_one_collision);
2226 data[7] = le32_to_cpu(counters->tx_multi_collision);
2227 data[8] = le64_to_cpu(counters->rx_unicast);
2228 data[9] = le64_to_cpu(counters->rx_broadcast);
2229 data[10] = le32_to_cpu(counters->rx_multicast);
2230 data[11] = le16_to_cpu(counters->tx_aborted);
2231 data[12] = le16_to_cpu(counters->tx_underun);
Ivan Vecera355423d2009-02-06 21:49:57 -08002232}
2233
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002234static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
2235{
2236 switch(stringset) {
2237 case ETH_SS_STATS:
2238 memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
2239 break;
2240 }
2241}
2242
Florian Fainellif0903ea2016-12-03 12:01:19 -08002243static int rtl8169_nway_reset(struct net_device *dev)
2244{
2245 struct rtl8169_private *tp = netdev_priv(dev);
2246
2247 return mii_nway_restart(&tp->mii);
2248}
2249
Francois Romieu50970832017-10-27 13:24:49 +03002250/*
2251 * Interrupt coalescing
2252 *
2253 * > 1 - the availability of the IntrMitigate (0xe2) register through the
2254 * > 8169, 8168 and 810x line of chipsets
2255 *
2256 * 8169, 8168, and 8136(810x) serial chipsets support it.
2257 *
2258 * > 2 - the Tx timer unit at gigabit speed
2259 *
2260 * The unit of the timer depends on both the speed and the setting of CPlusCmd
2261 * (0xe0) bit 1 and bit 0.
2262 *
2263 * For 8169
2264 * bit[1:0] \ speed 1000M 100M 10M
2265 * 0 0 320ns 2.56us 40.96us
2266 * 0 1 2.56us 20.48us 327.7us
2267 * 1 0 5.12us 40.96us 655.4us
2268 * 1 1 10.24us 81.92us 1.31ms
2269 *
2270 * For the other
2271 * bit[1:0] \ speed 1000M 100M 10M
2272 * 0 0 5us 2.56us 40.96us
2273 * 0 1 40us 20.48us 327.7us
2274 * 1 0 80us 40.96us 655.4us
2275 * 1 1 160us 81.92us 1.31ms
2276 */
2277
2278/* rx/tx scale factors for one particular CPlusCmd[0:1] value */
2279struct rtl_coalesce_scale {
2280 /* Rx / Tx */
2281 u32 nsecs[2];
2282};
2283
2284/* rx/tx scale factors for all CPlusCmd[0:1] cases */
2285struct rtl_coalesce_info {
2286 u32 speed;
2287 struct rtl_coalesce_scale scalev[4]; /* each CPlusCmd[0:1] case */
2288};
2289
2290/* produce (r,t) pairs with each being in series of *1, *8, *8*2, *8*2*2 */
2291#define rxtx_x1822(r, t) { \
2292 {{(r), (t)}}, \
2293 {{(r)*8, (t)*8}}, \
2294 {{(r)*8*2, (t)*8*2}}, \
2295 {{(r)*8*2*2, (t)*8*2*2}}, \
2296}
2297static const struct rtl_coalesce_info rtl_coalesce_info_8169[] = {
2298 /* speed delays: rx00 tx00 */
2299 { SPEED_10, rxtx_x1822(40960, 40960) },
2300 { SPEED_100, rxtx_x1822( 2560, 2560) },
2301 { SPEED_1000, rxtx_x1822( 320, 320) },
2302 { 0 },
2303};
2304
2305static const struct rtl_coalesce_info rtl_coalesce_info_8168_8136[] = {
2306 /* speed delays: rx00 tx00 */
2307 { SPEED_10, rxtx_x1822(40960, 40960) },
2308 { SPEED_100, rxtx_x1822( 2560, 2560) },
2309 { SPEED_1000, rxtx_x1822( 5000, 5000) },
2310 { 0 },
2311};
2312#undef rxtx_x1822
2313
2314/* get rx/tx scale vector corresponding to current speed */
2315static const struct rtl_coalesce_info *rtl_coalesce_info(struct net_device *dev)
2316{
2317 struct rtl8169_private *tp = netdev_priv(dev);
2318 struct ethtool_link_ksettings ecmd;
2319 const struct rtl_coalesce_info *ci;
2320 int rc;
2321
2322 rc = rtl8169_get_link_ksettings(dev, &ecmd);
2323 if (rc < 0)
2324 return ERR_PTR(rc);
2325
2326 for (ci = tp->coalesce_info; ci->speed != 0; ci++) {
2327 if (ecmd.base.speed == ci->speed) {
2328 return ci;
2329 }
2330 }
2331
2332 return ERR_PTR(-ELNRNG);
2333}
2334
2335static int rtl_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2336{
2337 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002338 const struct rtl_coalesce_info *ci;
2339 const struct rtl_coalesce_scale *scale;
2340 struct {
2341 u32 *max_frames;
2342 u32 *usecs;
2343 } coal_settings [] = {
2344 { &ec->rx_max_coalesced_frames, &ec->rx_coalesce_usecs },
2345 { &ec->tx_max_coalesced_frames, &ec->tx_coalesce_usecs }
2346 }, *p = coal_settings;
2347 int i;
2348 u16 w;
2349
2350 memset(ec, 0, sizeof(*ec));
2351
2352 /* get rx/tx scale corresponding to current speed and CPlusCmd[0:1] */
2353 ci = rtl_coalesce_info(dev);
2354 if (IS_ERR(ci))
2355 return PTR_ERR(ci);
2356
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002357 scale = &ci->scalev[RTL_R16(tp, CPlusCmd) & 3];
Francois Romieu50970832017-10-27 13:24:49 +03002358
2359 /* read IntrMitigate and adjust according to scale */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002360 for (w = RTL_R16(tp, IntrMitigate); w; w >>= RTL_COALESCE_SHIFT, p++) {
Francois Romieu50970832017-10-27 13:24:49 +03002361 *p->max_frames = (w & RTL_COALESCE_MASK) << 2;
2362 w >>= RTL_COALESCE_SHIFT;
2363 *p->usecs = w & RTL_COALESCE_MASK;
2364 }
2365
2366 for (i = 0; i < 2; i++) {
2367 p = coal_settings + i;
2368 *p->usecs = (*p->usecs * scale->nsecs[i]) / 1000;
2369
2370 /*
2371 * ethtool_coalesce says it is illegal to set both usecs and
2372 * max_frames to 0.
2373 */
2374 if (!*p->usecs && !*p->max_frames)
2375 *p->max_frames = 1;
2376 }
2377
2378 return 0;
2379}
2380
2381/* choose appropriate scale factor and CPlusCmd[0:1] for (speed, nsec) */
2382static const struct rtl_coalesce_scale *rtl_coalesce_choose_scale(
2383 struct net_device *dev, u32 nsec, u16 *cp01)
2384{
2385 const struct rtl_coalesce_info *ci;
2386 u16 i;
2387
2388 ci = rtl_coalesce_info(dev);
2389 if (IS_ERR(ci))
2390 return ERR_CAST(ci);
2391
2392 for (i = 0; i < 4; i++) {
2393 u32 rxtx_maxscale = max(ci->scalev[i].nsecs[0],
2394 ci->scalev[i].nsecs[1]);
2395 if (nsec <= rxtx_maxscale * RTL_COALESCE_T_MAX) {
2396 *cp01 = i;
2397 return &ci->scalev[i];
2398 }
2399 }
2400
2401 return ERR_PTR(-EINVAL);
2402}
2403
2404static int rtl_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
2405{
2406 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu50970832017-10-27 13:24:49 +03002407 const struct rtl_coalesce_scale *scale;
2408 struct {
2409 u32 frames;
2410 u32 usecs;
2411 } coal_settings [] = {
2412 { ec->rx_max_coalesced_frames, ec->rx_coalesce_usecs },
2413 { ec->tx_max_coalesced_frames, ec->tx_coalesce_usecs }
2414 }, *p = coal_settings;
2415 u16 w = 0, cp01;
2416 int i;
2417
2418 scale = rtl_coalesce_choose_scale(dev,
2419 max(p[0].usecs, p[1].usecs) * 1000, &cp01);
2420 if (IS_ERR(scale))
2421 return PTR_ERR(scale);
2422
2423 for (i = 0; i < 2; i++, p++) {
2424 u32 units;
2425
2426 /*
2427 * accept max_frames=1 we returned in rtl_get_coalesce.
2428 * accept it not only when usecs=0 because of e.g. the following scenario:
2429 *
2430 * - both rx_usecs=0 & rx_frames=0 in hardware (no delay on RX)
2431 * - rtl_get_coalesce returns rx_usecs=0, rx_frames=1
2432 * - then user does `ethtool -C eth0 rx-usecs 100`
2433 *
2434 * since ethtool sends to kernel whole ethtool_coalesce
2435 * settings, if we do not handle rx_usecs=!0, rx_frames=1
2436 * we'll reject it below in `frames % 4 != 0`.
2437 */
2438 if (p->frames == 1) {
2439 p->frames = 0;
2440 }
2441
2442 units = p->usecs * 1000 / scale->nsecs[i];
2443 if (p->frames > RTL_COALESCE_FRAME_MAX || p->frames % 4)
2444 return -EINVAL;
2445
2446 w <<= RTL_COALESCE_SHIFT;
2447 w |= units;
2448 w <<= RTL_COALESCE_SHIFT;
2449 w |= p->frames >> 2;
2450 }
2451
2452 rtl_lock_work(tp);
2453
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002454 RTL_W16(tp, IntrMitigate, swab16(w));
Francois Romieu50970832017-10-27 13:24:49 +03002455
2456 tp->cp_cmd = (tp->cp_cmd & ~3) | cp01;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002457 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
2458 RTL_R16(tp, CPlusCmd);
Francois Romieu50970832017-10-27 13:24:49 +03002459
2460 rtl_unlock_work(tp);
2461
2462 return 0;
2463}
2464
Jeff Garzik7282d492006-09-13 14:30:00 -04002465static const struct ethtool_ops rtl8169_ethtool_ops = {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002466 .get_drvinfo = rtl8169_get_drvinfo,
2467 .get_regs_len = rtl8169_get_regs_len,
2468 .get_link = ethtool_op_get_link,
Francois Romieu50970832017-10-27 13:24:49 +03002469 .get_coalesce = rtl_get_coalesce,
2470 .set_coalesce = rtl_set_coalesce,
Stephen Hemmingerb57b7e52005-05-27 21:11:52 +02002471 .get_msglevel = rtl8169_get_msglevel,
2472 .set_msglevel = rtl8169_set_msglevel,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002473 .get_regs = rtl8169_get_regs,
Francois Romieu61a4dcc2006-02-23 00:55:25 +01002474 .get_wol = rtl8169_get_wol,
2475 .set_wol = rtl8169_set_wol,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002476 .get_strings = rtl8169_get_strings,
Jeff Garzikb9f2c042007-10-03 18:07:32 -07002477 .get_sset_count = rtl8169_get_sset_count,
Stephen Hemmingerd4a3a0f2005-05-27 21:11:56 +02002478 .get_ethtool_stats = rtl8169_get_ethtool_stats,
Richard Cochrane1593bb2012-04-03 22:59:35 +00002479 .get_ts_info = ethtool_op_get_ts_info,
Florian Fainellif0903ea2016-12-03 12:01:19 -08002480 .nway_reset = rtl8169_nway_reset,
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01002481 .get_link_ksettings = rtl8169_get_link_ksettings,
Tobias Jakobi9e77d7a2017-11-21 16:15:57 +01002482 .set_link_ksettings = rtl8169_set_link_ksettings,
Linus Torvalds1da177e2005-04-16 15:20:36 -07002483};
2484
Francois Romieu07d3f512007-02-21 22:40:46 +01002485static void rtl8169_get_mac_version(struct rtl8169_private *tp,
Francois Romieu5d320a22011-05-08 17:47:36 +02002486 struct net_device *dev, u8 default_version)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002487{
Francois Romieu0e485152007-02-20 00:00:26 +01002488 /*
2489 * The driver currently handles the 8168Bf and the 8168Be identically
2490 * but they can be identified more specifically through the test below
2491 * if needed:
2492 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002493 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x500000 ? 8168Bf : 8168Be
Francois Romieu01272152007-02-20 22:58:51 +01002494 *
2495 * Same thing for the 8101Eb and the 8101Ec:
2496 *
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002497 * (RTL_R32(tp, TxConfig) & 0x700000) == 0x200000 ? 8101Eb : 8101Ec
Francois Romieu0e485152007-02-20 00:00:26 +01002498 */
Francois Romieu37441002011-06-17 22:58:54 +02002499 static const struct rtl_mac_info {
Linus Torvalds1da177e2005-04-16 15:20:36 -07002500 u32 mask;
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002501 u32 val;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002502 int mac_version;
2503 } mac_info[] = {
Chun-Hao Lin935e2212014-10-07 15:10:41 +08002504 /* 8168EP family. */
2505 { 0x7cf00000, 0x50200000, RTL_GIGA_MAC_VER_51 },
2506 { 0x7cf00000, 0x50100000, RTL_GIGA_MAC_VER_50 },
2507 { 0x7cf00000, 0x50000000, RTL_GIGA_MAC_VER_49 },
2508
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002509 /* 8168H family. */
2510 { 0x7cf00000, 0x54100000, RTL_GIGA_MAC_VER_46 },
2511 { 0x7cf00000, 0x54000000, RTL_GIGA_MAC_VER_45 },
2512
Hayes Wangc5583862012-07-02 17:23:22 +08002513 /* 8168G family. */
hayeswang45dd95c2013-07-08 17:09:01 +08002514 { 0x7cf00000, 0x5c800000, RTL_GIGA_MAC_VER_44 },
hayeswang57538c42013-04-01 22:23:40 +00002515 { 0x7cf00000, 0x50900000, RTL_GIGA_MAC_VER_42 },
Hayes Wangc5583862012-07-02 17:23:22 +08002516 { 0x7cf00000, 0x4c100000, RTL_GIGA_MAC_VER_41 },
2517 { 0x7cf00000, 0x4c000000, RTL_GIGA_MAC_VER_40 },
2518
Hayes Wangc2218922011-09-06 16:55:18 +08002519 /* 8168F family. */
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08002520 { 0x7c800000, 0x48800000, RTL_GIGA_MAC_VER_38 },
Hayes Wangc2218922011-09-06 16:55:18 +08002521 { 0x7cf00000, 0x48100000, RTL_GIGA_MAC_VER_36 },
2522 { 0x7cf00000, 0x48000000, RTL_GIGA_MAC_VER_35 },
2523
hayeswang01dc7fe2011-03-21 01:50:28 +00002524 /* 8168E family. */
Hayes Wang70090422011-07-06 15:58:06 +08002525 { 0x7c800000, 0x2c800000, RTL_GIGA_MAC_VER_34 },
hayeswang01dc7fe2011-03-21 01:50:28 +00002526 { 0x7cf00000, 0x2c100000, RTL_GIGA_MAC_VER_32 },
2527 { 0x7c800000, 0x2c000000, RTL_GIGA_MAC_VER_33 },
2528
Francois Romieu5b538df2008-07-20 16:22:45 +02002529 /* 8168D family. */
françois romieudaf9df62009-10-07 12:44:20 +00002530 { 0x7cf00000, 0x28100000, RTL_GIGA_MAC_VER_25 },
françois romieudaf9df62009-10-07 12:44:20 +00002531 { 0x7c800000, 0x28000000, RTL_GIGA_MAC_VER_26 },
Francois Romieu5b538df2008-07-20 16:22:45 +02002532
françois romieue6de30d2011-01-03 15:08:37 +00002533 /* 8168DP family. */
2534 { 0x7cf00000, 0x28800000, RTL_GIGA_MAC_VER_27 },
2535 { 0x7cf00000, 0x28a00000, RTL_GIGA_MAC_VER_28 },
hayeswang4804b3b2011-03-21 01:50:29 +00002536 { 0x7cf00000, 0x28b00000, RTL_GIGA_MAC_VER_31 },
françois romieue6de30d2011-01-03 15:08:37 +00002537
Francois Romieuef808d52008-06-29 13:10:54 +02002538 /* 8168C family. */
Francois Romieuef3386f2008-06-29 12:24:30 +02002539 { 0x7cf00000, 0x3c900000, RTL_GIGA_MAC_VER_23 },
Francois Romieuef808d52008-06-29 13:10:54 +02002540 { 0x7cf00000, 0x3c800000, RTL_GIGA_MAC_VER_18 },
Francois Romieu7f3e3d32008-07-20 18:53:20 +02002541 { 0x7c800000, 0x3c800000, RTL_GIGA_MAC_VER_24 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002542 { 0x7cf00000, 0x3c000000, RTL_GIGA_MAC_VER_19 },
2543 { 0x7cf00000, 0x3c200000, RTL_GIGA_MAC_VER_20 },
Francois Romieu197ff762008-06-28 13:16:02 +02002544 { 0x7cf00000, 0x3c300000, RTL_GIGA_MAC_VER_21 },
Francois Romieuef808d52008-06-29 13:10:54 +02002545 { 0x7c800000, 0x3c000000, RTL_GIGA_MAC_VER_22 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002546
2547 /* 8168B family. */
2548 { 0x7cf00000, 0x38000000, RTL_GIGA_MAC_VER_12 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002549 { 0x7c800000, 0x38000000, RTL_GIGA_MAC_VER_17 },
2550 { 0x7c800000, 0x30000000, RTL_GIGA_MAC_VER_11 },
2551
2552 /* 8101 family. */
Hayes Wang5598bfe2012-07-02 17:23:21 +08002553 { 0x7c800000, 0x44800000, RTL_GIGA_MAC_VER_39 },
Hayes Wang7e18dca2012-03-30 14:33:02 +08002554 { 0x7c800000, 0x44000000, RTL_GIGA_MAC_VER_37 },
Hayes Wang5a5e4442011-02-22 17:26:21 +08002555 { 0x7cf00000, 0x40900000, RTL_GIGA_MAC_VER_29 },
2556 { 0x7c800000, 0x40800000, RTL_GIGA_MAC_VER_30 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002557 { 0x7cf00000, 0x34900000, RTL_GIGA_MAC_VER_08 },
2558 { 0x7cf00000, 0x24900000, RTL_GIGA_MAC_VER_08 },
2559 { 0x7cf00000, 0x34800000, RTL_GIGA_MAC_VER_07 },
2560 { 0x7cf00000, 0x24800000, RTL_GIGA_MAC_VER_07 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002561 { 0x7cf00000, 0x34000000, RTL_GIGA_MAC_VER_13 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002562 { 0x7cf00000, 0x34300000, RTL_GIGA_MAC_VER_10 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002563 { 0x7cf00000, 0x34200000, RTL_GIGA_MAC_VER_16 },
Francois Romieu2857ffb2008-08-02 21:08:49 +02002564 { 0x7c800000, 0x34800000, RTL_GIGA_MAC_VER_09 },
2565 { 0x7c800000, 0x24800000, RTL_GIGA_MAC_VER_09 },
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002566 { 0x7c800000, 0x34000000, RTL_GIGA_MAC_VER_16 },
2567 /* FIXME: where did these entries come from ? -- FR */
2568 { 0xfc800000, 0x38800000, RTL_GIGA_MAC_VER_15 },
2569 { 0xfc800000, 0x30800000, RTL_GIGA_MAC_VER_14 },
2570
2571 /* 8110 family. */
2572 { 0xfc800000, 0x98000000, RTL_GIGA_MAC_VER_06 },
2573 { 0xfc800000, 0x18000000, RTL_GIGA_MAC_VER_05 },
2574 { 0xfc800000, 0x10000000, RTL_GIGA_MAC_VER_04 },
2575 { 0xfc800000, 0x04000000, RTL_GIGA_MAC_VER_03 },
2576 { 0xfc800000, 0x00800000, RTL_GIGA_MAC_VER_02 },
2577 { 0xfc800000, 0x00000000, RTL_GIGA_MAC_VER_01 },
2578
Jean Delvaref21b75e2009-05-26 20:54:48 -07002579 /* Catch-all */
2580 { 0x00000000, 0x00000000, RTL_GIGA_MAC_NONE }
Francois Romieu37441002011-06-17 22:58:54 +02002581 };
2582 const struct rtl_mac_info *p = mac_info;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002583 u32 reg;
2584
Andy Shevchenko1ef72862018-03-01 13:27:34 +02002585 reg = RTL_R32(tp, TxConfig);
Francois Romieue3cf0cc2007-08-17 14:55:46 +02002586 while ((reg & p->mask) != p->val)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002587 p++;
2588 tp->mac_version = p->mac_version;
Francois Romieu5d320a22011-05-08 17:47:36 +02002589
2590 if (tp->mac_version == RTL_GIGA_MAC_NONE) {
2591 netif_notice(tp, probe, dev,
2592 "unknown MAC, using family default\n");
2593 tp->mac_version = default_version;
hayeswang58152cd2013-04-01 22:23:42 +00002594 } else if (tp->mac_version == RTL_GIGA_MAC_VER_42) {
2595 tp->mac_version = tp->mii.supports_gmii ?
2596 RTL_GIGA_MAC_VER_42 :
2597 RTL_GIGA_MAC_VER_43;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08002598 } else if (tp->mac_version == RTL_GIGA_MAC_VER_45) {
2599 tp->mac_version = tp->mii.supports_gmii ?
2600 RTL_GIGA_MAC_VER_45 :
2601 RTL_GIGA_MAC_VER_47;
2602 } else if (tp->mac_version == RTL_GIGA_MAC_VER_46) {
2603 tp->mac_version = tp->mii.supports_gmii ?
2604 RTL_GIGA_MAC_VER_46 :
2605 RTL_GIGA_MAC_VER_48;
Francois Romieu5d320a22011-05-08 17:47:36 +02002606 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002607}
2608
2609static void rtl8169_print_mac_version(struct rtl8169_private *tp)
2610{
Francois Romieubcf0bf92006-07-26 23:14:13 +02002611 dprintk("mac_version = 0x%02x\n", tp->mac_version);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002612}
2613
Francois Romieu867763c2007-08-17 18:21:58 +02002614struct phy_reg {
2615 u16 reg;
2616 u16 val;
2617};
2618
françois romieu4da19632011-01-03 15:07:55 +00002619static void rtl_writephy_batch(struct rtl8169_private *tp,
2620 const struct phy_reg *regs, int len)
Francois Romieu867763c2007-08-17 18:21:58 +02002621{
2622 while (len-- > 0) {
françois romieu4da19632011-01-03 15:07:55 +00002623 rtl_writephy(tp, regs->reg, regs->val);
Francois Romieu867763c2007-08-17 18:21:58 +02002624 regs++;
2625 }
2626}
2627
françois romieubca03d52011-01-03 15:07:31 +00002628#define PHY_READ 0x00000000
2629#define PHY_DATA_OR 0x10000000
2630#define PHY_DATA_AND 0x20000000
2631#define PHY_BJMPN 0x30000000
hayeswangeee37862013-04-01 22:23:38 +00002632#define PHY_MDIO_CHG 0x40000000
françois romieubca03d52011-01-03 15:07:31 +00002633#define PHY_CLEAR_READCOUNT 0x70000000
2634#define PHY_WRITE 0x80000000
2635#define PHY_READCOUNT_EQ_SKIP 0x90000000
2636#define PHY_COMP_EQ_SKIPN 0xa0000000
2637#define PHY_COMP_NEQ_SKIPN 0xb0000000
2638#define PHY_WRITE_PREVIOUS 0xc0000000
2639#define PHY_SKIPN 0xd0000000
2640#define PHY_DELAY_MS 0xe0000000
françois romieubca03d52011-01-03 15:07:31 +00002641
Hayes Wang960aee62011-06-18 11:37:48 +02002642struct fw_info {
2643 u32 magic;
2644 char version[RTL_VER_SIZE];
2645 __le32 fw_start;
2646 __le32 fw_len;
2647 u8 chksum;
2648} __packed;
2649
Francois Romieu1c361ef2011-06-17 17:16:24 +02002650#define FW_OPCODE_SIZE sizeof(typeof(*((struct rtl_fw_phy_action *)0)->code))
2651
2652static bool rtl_fw_format_ok(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
françois romieubca03d52011-01-03 15:07:31 +00002653{
Francois Romieub6ffd972011-06-17 17:00:05 +02002654 const struct firmware *fw = rtl_fw->fw;
Hayes Wang960aee62011-06-18 11:37:48 +02002655 struct fw_info *fw_info = (struct fw_info *)fw->data;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002656 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
2657 char *version = rtl_fw->version;
2658 bool rc = false;
françois romieubca03d52011-01-03 15:07:31 +00002659
Francois Romieu1c361ef2011-06-17 17:16:24 +02002660 if (fw->size < FW_OPCODE_SIZE)
2661 goto out;
Hayes Wang960aee62011-06-18 11:37:48 +02002662
2663 if (!fw_info->magic) {
2664 size_t i, size, start;
2665 u8 checksum = 0;
2666
2667 if (fw->size < sizeof(*fw_info))
2668 goto out;
2669
2670 for (i = 0; i < fw->size; i++)
2671 checksum += fw->data[i];
2672 if (checksum != 0)
2673 goto out;
2674
2675 start = le32_to_cpu(fw_info->fw_start);
2676 if (start > fw->size)
2677 goto out;
2678
2679 size = le32_to_cpu(fw_info->fw_len);
2680 if (size > (fw->size - start) / FW_OPCODE_SIZE)
2681 goto out;
2682
2683 memcpy(version, fw_info->version, RTL_VER_SIZE);
2684
2685 pa->code = (__le32 *)(fw->data + start);
2686 pa->size = size;
2687 } else {
Francois Romieu1c361ef2011-06-17 17:16:24 +02002688 if (fw->size % FW_OPCODE_SIZE)
2689 goto out;
2690
2691 strlcpy(version, rtl_lookup_firmware_name(tp), RTL_VER_SIZE);
2692
2693 pa->code = (__le32 *)fw->data;
2694 pa->size = fw->size / FW_OPCODE_SIZE;
2695 }
2696 version[RTL_VER_SIZE - 1] = 0;
2697
2698 rc = true;
2699out:
2700 return rc;
2701}
2702
Francois Romieufd112f22011-06-18 00:10:29 +02002703static bool rtl_fw_data_ok(struct rtl8169_private *tp, struct net_device *dev,
2704 struct rtl_fw_phy_action *pa)
Francois Romieu1c361ef2011-06-17 17:16:24 +02002705{
Francois Romieufd112f22011-06-18 00:10:29 +02002706 bool rc = false;
Francois Romieu1c361ef2011-06-17 17:16:24 +02002707 size_t index;
2708
Francois Romieu1c361ef2011-06-17 17:16:24 +02002709 for (index = 0; index < pa->size; index++) {
2710 u32 action = le32_to_cpu(pa->code[index]);
hayeswang42b82dc2011-01-10 02:07:25 +00002711 u32 regno = (action & 0x0fff0000) >> 16;
françois romieubca03d52011-01-03 15:07:31 +00002712
hayeswang42b82dc2011-01-10 02:07:25 +00002713 switch(action & 0xf0000000) {
2714 case PHY_READ:
2715 case PHY_DATA_OR:
2716 case PHY_DATA_AND:
hayeswangeee37862013-04-01 22:23:38 +00002717 case PHY_MDIO_CHG:
hayeswang42b82dc2011-01-10 02:07:25 +00002718 case PHY_CLEAR_READCOUNT:
2719 case PHY_WRITE:
2720 case PHY_WRITE_PREVIOUS:
2721 case PHY_DELAY_MS:
françois romieubca03d52011-01-03 15:07:31 +00002722 break;
2723
hayeswang42b82dc2011-01-10 02:07:25 +00002724 case PHY_BJMPN:
2725 if (regno > index) {
Francois Romieufd112f22011-06-18 00:10:29 +02002726 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002727 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002728 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002729 }
2730 break;
2731 case PHY_READCOUNT_EQ_SKIP:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002732 if (index + 2 >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002733 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002734 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002735 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002736 }
2737 break;
2738 case PHY_COMP_EQ_SKIPN:
2739 case PHY_COMP_NEQ_SKIPN:
2740 case PHY_SKIPN:
Francois Romieu1c361ef2011-06-17 17:16:24 +02002741 if (index + 1 + regno >= pa->size) {
Francois Romieufd112f22011-06-18 00:10:29 +02002742 netif_err(tp, ifup, tp->dev,
Francois Romieucecb5fd2011-04-01 10:21:07 +02002743 "Out of range of firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002744 goto out;
hayeswang42b82dc2011-01-10 02:07:25 +00002745 }
2746 break;
2747
hayeswang42b82dc2011-01-10 02:07:25 +00002748 default:
Francois Romieufd112f22011-06-18 00:10:29 +02002749 netif_err(tp, ifup, tp->dev,
hayeswang42b82dc2011-01-10 02:07:25 +00002750 "Invalid action 0x%08x\n", action);
Francois Romieufd112f22011-06-18 00:10:29 +02002751 goto out;
françois romieubca03d52011-01-03 15:07:31 +00002752 }
2753 }
Francois Romieufd112f22011-06-18 00:10:29 +02002754 rc = true;
2755out:
2756 return rc;
2757}
françois romieubca03d52011-01-03 15:07:31 +00002758
Francois Romieufd112f22011-06-18 00:10:29 +02002759static int rtl_check_firmware(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2760{
2761 struct net_device *dev = tp->dev;
2762 int rc = -EINVAL;
2763
2764 if (!rtl_fw_format_ok(tp, rtl_fw)) {
Yannick Guerrini5c2d2b12015-02-24 13:03:51 +01002765 netif_err(tp, ifup, dev, "invalid firmware\n");
Francois Romieufd112f22011-06-18 00:10:29 +02002766 goto out;
2767 }
2768
2769 if (rtl_fw_data_ok(tp, dev, &rtl_fw->phy_action))
2770 rc = 0;
2771out:
2772 return rc;
2773}
2774
2775static void rtl_phy_write_fw(struct rtl8169_private *tp, struct rtl_fw *rtl_fw)
2776{
2777 struct rtl_fw_phy_action *pa = &rtl_fw->phy_action;
hayeswangeee37862013-04-01 22:23:38 +00002778 struct mdio_ops org, *ops = &tp->mdio_ops;
Francois Romieufd112f22011-06-18 00:10:29 +02002779 u32 predata, count;
2780 size_t index;
2781
2782 predata = count = 0;
hayeswangeee37862013-04-01 22:23:38 +00002783 org.write = ops->write;
2784 org.read = ops->read;
hayeswang42b82dc2011-01-10 02:07:25 +00002785
Francois Romieu1c361ef2011-06-17 17:16:24 +02002786 for (index = 0; index < pa->size; ) {
2787 u32 action = le32_to_cpu(pa->code[index]);
françois romieubca03d52011-01-03 15:07:31 +00002788 u32 data = action & 0x0000ffff;
hayeswang42b82dc2011-01-10 02:07:25 +00002789 u32 regno = (action & 0x0fff0000) >> 16;
2790
2791 if (!action)
2792 break;
françois romieubca03d52011-01-03 15:07:31 +00002793
2794 switch(action & 0xf0000000) {
hayeswang42b82dc2011-01-10 02:07:25 +00002795 case PHY_READ:
2796 predata = rtl_readphy(tp, regno);
2797 count++;
2798 index++;
françois romieubca03d52011-01-03 15:07:31 +00002799 break;
hayeswang42b82dc2011-01-10 02:07:25 +00002800 case PHY_DATA_OR:
2801 predata |= data;
2802 index++;
2803 break;
2804 case PHY_DATA_AND:
2805 predata &= data;
2806 index++;
2807 break;
2808 case PHY_BJMPN:
2809 index -= regno;
2810 break;
hayeswangeee37862013-04-01 22:23:38 +00002811 case PHY_MDIO_CHG:
2812 if (data == 0) {
2813 ops->write = org.write;
2814 ops->read = org.read;
2815 } else if (data == 1) {
2816 ops->write = mac_mcu_write;
2817 ops->read = mac_mcu_read;
2818 }
2819
hayeswang42b82dc2011-01-10 02:07:25 +00002820 index++;
2821 break;
2822 case PHY_CLEAR_READCOUNT:
2823 count = 0;
2824 index++;
2825 break;
2826 case PHY_WRITE:
2827 rtl_writephy(tp, regno, data);
2828 index++;
2829 break;
2830 case PHY_READCOUNT_EQ_SKIP:
Francois Romieucecb5fd2011-04-01 10:21:07 +02002831 index += (count == data) ? 2 : 1;
hayeswang42b82dc2011-01-10 02:07:25 +00002832 break;
2833 case PHY_COMP_EQ_SKIPN:
2834 if (predata == data)
2835 index += regno;
2836 index++;
2837 break;
2838 case PHY_COMP_NEQ_SKIPN:
2839 if (predata != data)
2840 index += regno;
2841 index++;
2842 break;
2843 case PHY_WRITE_PREVIOUS:
2844 rtl_writephy(tp, regno, predata);
2845 index++;
2846 break;
2847 case PHY_SKIPN:
2848 index += regno + 1;
2849 break;
2850 case PHY_DELAY_MS:
2851 mdelay(data);
2852 index++;
2853 break;
2854
françois romieubca03d52011-01-03 15:07:31 +00002855 default:
2856 BUG();
2857 }
2858 }
hayeswangeee37862013-04-01 22:23:38 +00002859
2860 ops->write = org.write;
2861 ops->read = org.read;
françois romieubca03d52011-01-03 15:07:31 +00002862}
2863
françois romieuf1e02ed2011-01-13 13:07:53 +00002864static void rtl_release_firmware(struct rtl8169_private *tp)
2865{
Francois Romieub6ffd972011-06-17 17:00:05 +02002866 if (!IS_ERR_OR_NULL(tp->rtl_fw)) {
2867 release_firmware(tp->rtl_fw->fw);
2868 kfree(tp->rtl_fw);
2869 }
2870 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
françois romieuf1e02ed2011-01-13 13:07:53 +00002871}
2872
François Romieu953a12c2011-04-24 17:38:48 +02002873static void rtl_apply_firmware(struct rtl8169_private *tp)
françois romieuf1e02ed2011-01-13 13:07:53 +00002874{
Francois Romieub6ffd972011-06-17 17:00:05 +02002875 struct rtl_fw *rtl_fw = tp->rtl_fw;
françois romieuf1e02ed2011-01-13 13:07:53 +00002876
2877 /* TODO: release firmware once rtl_phy_write_fw signals failures. */
Francois Romieueef63cc2013-02-08 23:43:20 +01002878 if (!IS_ERR_OR_NULL(rtl_fw))
Francois Romieub6ffd972011-06-17 17:00:05 +02002879 rtl_phy_write_fw(tp, rtl_fw);
François Romieu953a12c2011-04-24 17:38:48 +02002880}
2881
2882static void rtl_apply_firmware_cond(struct rtl8169_private *tp, u8 reg, u16 val)
2883{
2884 if (rtl_readphy(tp, reg) != val)
2885 netif_warn(tp, hw, tp->dev, "chipset not ready for firmware\n");
2886 else
2887 rtl_apply_firmware(tp);
françois romieuf1e02ed2011-01-13 13:07:53 +00002888}
2889
françois romieu4da19632011-01-03 15:07:55 +00002890static void rtl8169s_hw_phy_config(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002891{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002892 static const struct phy_reg phy_reg_init[] = {
françois romieu0b9b5712009-08-10 19:44:56 +00002893 { 0x1f, 0x0001 },
2894 { 0x06, 0x006e },
2895 { 0x08, 0x0708 },
2896 { 0x15, 0x4000 },
2897 { 0x18, 0x65c7 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002898
françois romieu0b9b5712009-08-10 19:44:56 +00002899 { 0x1f, 0x0001 },
2900 { 0x03, 0x00a1 },
2901 { 0x02, 0x0008 },
2902 { 0x01, 0x0120 },
2903 { 0x00, 0x1000 },
2904 { 0x04, 0x0800 },
2905 { 0x04, 0x0000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906
françois romieu0b9b5712009-08-10 19:44:56 +00002907 { 0x03, 0xff41 },
2908 { 0x02, 0xdf60 },
2909 { 0x01, 0x0140 },
2910 { 0x00, 0x0077 },
2911 { 0x04, 0x7800 },
2912 { 0x04, 0x7000 },
Linus Torvalds1da177e2005-04-16 15:20:36 -07002913
françois romieu0b9b5712009-08-10 19:44:56 +00002914 { 0x03, 0x802f },
2915 { 0x02, 0x4f02 },
2916 { 0x01, 0x0409 },
2917 { 0x00, 0xf0f9 },
2918 { 0x04, 0x9800 },
2919 { 0x04, 0x9000 },
2920
2921 { 0x03, 0xdf01 },
2922 { 0x02, 0xdf20 },
2923 { 0x01, 0xff95 },
2924 { 0x00, 0xba00 },
2925 { 0x04, 0xa800 },
2926 { 0x04, 0xa000 },
2927
2928 { 0x03, 0xff41 },
2929 { 0x02, 0xdf20 },
2930 { 0x01, 0x0140 },
2931 { 0x00, 0x00bb },
2932 { 0x04, 0xb800 },
2933 { 0x04, 0xb000 },
2934
2935 { 0x03, 0xdf41 },
2936 { 0x02, 0xdc60 },
2937 { 0x01, 0x6340 },
2938 { 0x00, 0x007d },
2939 { 0x04, 0xd800 },
2940 { 0x04, 0xd000 },
2941
2942 { 0x03, 0xdf01 },
2943 { 0x02, 0xdf20 },
2944 { 0x01, 0x100a },
2945 { 0x00, 0xa0ff },
2946 { 0x04, 0xf800 },
2947 { 0x04, 0xf000 },
2948
2949 { 0x1f, 0x0000 },
2950 { 0x0b, 0x0000 },
2951 { 0x00, 0x9200 }
2952 };
2953
françois romieu4da19632011-01-03 15:07:55 +00002954 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Linus Torvalds1da177e2005-04-16 15:20:36 -07002955}
2956
françois romieu4da19632011-01-03 15:07:55 +00002957static void rtl8169sb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5615d9f2007-08-17 17:50:46 +02002958{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002959 static const struct phy_reg phy_reg_init[] = {
Francois Romieua441d7b2007-08-17 18:26:35 +02002960 { 0x1f, 0x0002 },
2961 { 0x01, 0x90d0 },
2962 { 0x1f, 0x0000 }
2963 };
2964
françois romieu4da19632011-01-03 15:07:55 +00002965 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5615d9f2007-08-17 17:50:46 +02002966}
2967
françois romieu4da19632011-01-03 15:07:55 +00002968static void rtl8169scd_hw_phy_config_quirk(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002969{
2970 struct pci_dev *pdev = tp->pci_dev;
françois romieu2e9558562009-08-10 19:44:19 +00002971
Sergei Shtylyovccbae552011-07-22 05:37:24 +00002972 if ((pdev->subsystem_vendor != PCI_VENDOR_ID_GIGABYTE) ||
2973 (pdev->subsystem_device != 0xe000))
françois romieu2e9558562009-08-10 19:44:19 +00002974 return;
2975
françois romieu4da19632011-01-03 15:07:55 +00002976 rtl_writephy(tp, 0x1f, 0x0001);
2977 rtl_writephy(tp, 0x10, 0xf01b);
2978 rtl_writephy(tp, 0x1f, 0x0000);
françois romieu2e9558562009-08-10 19:44:19 +00002979}
2980
françois romieu4da19632011-01-03 15:07:55 +00002981static void rtl8169scd_hw_phy_config(struct rtl8169_private *tp)
françois romieu2e9558562009-08-10 19:44:19 +00002982{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08002983 static const struct phy_reg phy_reg_init[] = {
françois romieu2e9558562009-08-10 19:44:19 +00002984 { 0x1f, 0x0001 },
2985 { 0x04, 0x0000 },
2986 { 0x03, 0x00a1 },
2987 { 0x02, 0x0008 },
2988 { 0x01, 0x0120 },
2989 { 0x00, 0x1000 },
2990 { 0x04, 0x0800 },
2991 { 0x04, 0x9000 },
2992 { 0x03, 0x802f },
2993 { 0x02, 0x4f02 },
2994 { 0x01, 0x0409 },
2995 { 0x00, 0xf099 },
2996 { 0x04, 0x9800 },
2997 { 0x04, 0xa000 },
2998 { 0x03, 0xdf01 },
2999 { 0x02, 0xdf20 },
3000 { 0x01, 0xff95 },
3001 { 0x00, 0xba00 },
3002 { 0x04, 0xa800 },
3003 { 0x04, 0xf000 },
3004 { 0x03, 0xdf01 },
3005 { 0x02, 0xdf20 },
3006 { 0x01, 0x101a },
3007 { 0x00, 0xa0ff },
3008 { 0x04, 0xf800 },
3009 { 0x04, 0x0000 },
3010 { 0x1f, 0x0000 },
3011
3012 { 0x1f, 0x0001 },
3013 { 0x10, 0xf41b },
3014 { 0x14, 0xfb54 },
3015 { 0x18, 0xf5c7 },
3016 { 0x1f, 0x0000 },
3017
3018 { 0x1f, 0x0001 },
3019 { 0x17, 0x0cc0 },
3020 { 0x1f, 0x0000 }
3021 };
3022
françois romieu4da19632011-01-03 15:07:55 +00003023 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu2e9558562009-08-10 19:44:19 +00003024
françois romieu4da19632011-01-03 15:07:55 +00003025 rtl8169scd_hw_phy_config_quirk(tp);
françois romieu2e9558562009-08-10 19:44:19 +00003026}
3027
françois romieu4da19632011-01-03 15:07:55 +00003028static void rtl8169sce_hw_phy_config(struct rtl8169_private *tp)
françois romieu8c7006a2009-08-10 19:43:29 +00003029{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003030 static const struct phy_reg phy_reg_init[] = {
françois romieu8c7006a2009-08-10 19:43:29 +00003031 { 0x1f, 0x0001 },
3032 { 0x04, 0x0000 },
3033 { 0x03, 0x00a1 },
3034 { 0x02, 0x0008 },
3035 { 0x01, 0x0120 },
3036 { 0x00, 0x1000 },
3037 { 0x04, 0x0800 },
3038 { 0x04, 0x9000 },
3039 { 0x03, 0x802f },
3040 { 0x02, 0x4f02 },
3041 { 0x01, 0x0409 },
3042 { 0x00, 0xf099 },
3043 { 0x04, 0x9800 },
3044 { 0x04, 0xa000 },
3045 { 0x03, 0xdf01 },
3046 { 0x02, 0xdf20 },
3047 { 0x01, 0xff95 },
3048 { 0x00, 0xba00 },
3049 { 0x04, 0xa800 },
3050 { 0x04, 0xf000 },
3051 { 0x03, 0xdf01 },
3052 { 0x02, 0xdf20 },
3053 { 0x01, 0x101a },
3054 { 0x00, 0xa0ff },
3055 { 0x04, 0xf800 },
3056 { 0x04, 0x0000 },
3057 { 0x1f, 0x0000 },
3058
3059 { 0x1f, 0x0001 },
3060 { 0x0b, 0x8480 },
3061 { 0x1f, 0x0000 },
3062
3063 { 0x1f, 0x0001 },
3064 { 0x18, 0x67c7 },
3065 { 0x04, 0x2000 },
3066 { 0x03, 0x002f },
3067 { 0x02, 0x4360 },
3068 { 0x01, 0x0109 },
3069 { 0x00, 0x3022 },
3070 { 0x04, 0x2800 },
3071 { 0x1f, 0x0000 },
3072
3073 { 0x1f, 0x0001 },
3074 { 0x17, 0x0cc0 },
3075 { 0x1f, 0x0000 }
3076 };
3077
françois romieu4da19632011-01-03 15:07:55 +00003078 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieu8c7006a2009-08-10 19:43:29 +00003079}
3080
françois romieu4da19632011-01-03 15:07:55 +00003081static void rtl8168bb_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02003082{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003083 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02003084 { 0x10, 0xf41b },
3085 { 0x1f, 0x0000 }
3086 };
3087
françois romieu4da19632011-01-03 15:07:55 +00003088 rtl_writephy(tp, 0x1f, 0x0001);
3089 rtl_patchphy(tp, 0x16, 1 << 0);
Francois Romieu236b8082008-05-30 16:11:48 +02003090
françois romieu4da19632011-01-03 15:07:55 +00003091 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02003092}
3093
françois romieu4da19632011-01-03 15:07:55 +00003094static void rtl8168bef_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu236b8082008-05-30 16:11:48 +02003095{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003096 static const struct phy_reg phy_reg_init[] = {
Francois Romieu236b8082008-05-30 16:11:48 +02003097 { 0x1f, 0x0001 },
3098 { 0x10, 0xf41b },
3099 { 0x1f, 0x0000 }
3100 };
3101
françois romieu4da19632011-01-03 15:07:55 +00003102 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu236b8082008-05-30 16:11:48 +02003103}
3104
françois romieu4da19632011-01-03 15:07:55 +00003105static void rtl8168cp_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02003106{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003107 static const struct phy_reg phy_reg_init[] = {
Francois Romieu867763c2007-08-17 18:21:58 +02003108 { 0x1f, 0x0000 },
3109 { 0x1d, 0x0f00 },
3110 { 0x1f, 0x0002 },
3111 { 0x0c, 0x1ec8 },
3112 { 0x1f, 0x0000 }
3113 };
3114
françois romieu4da19632011-01-03 15:07:55 +00003115 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu867763c2007-08-17 18:21:58 +02003116}
3117
françois romieu4da19632011-01-03 15:07:55 +00003118static void rtl8168cp_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02003119{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003120 static const struct phy_reg phy_reg_init[] = {
Francois Romieuef3386f2008-06-29 12:24:30 +02003121 { 0x1f, 0x0001 },
3122 { 0x1d, 0x3d98 },
3123 { 0x1f, 0x0000 }
3124 };
3125
françois romieu4da19632011-01-03 15:07:55 +00003126 rtl_writephy(tp, 0x1f, 0x0000);
3127 rtl_patchphy(tp, 0x14, 1 << 5);
3128 rtl_patchphy(tp, 0x0d, 1 << 5);
Francois Romieuef3386f2008-06-29 12:24:30 +02003129
françois romieu4da19632011-01-03 15:07:55 +00003130 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuef3386f2008-06-29 12:24:30 +02003131}
3132
françois romieu4da19632011-01-03 15:07:55 +00003133static void rtl8168c_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu867763c2007-08-17 18:21:58 +02003134{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003135 static const struct phy_reg phy_reg_init[] = {
Francois Romieua3f80672007-10-18 14:35:11 +02003136 { 0x1f, 0x0001 },
3137 { 0x12, 0x2300 },
Francois Romieu867763c2007-08-17 18:21:58 +02003138 { 0x1f, 0x0002 },
3139 { 0x00, 0x88d4 },
3140 { 0x01, 0x82b1 },
3141 { 0x03, 0x7002 },
3142 { 0x08, 0x9e30 },
3143 { 0x09, 0x01f0 },
3144 { 0x0a, 0x5500 },
3145 { 0x0c, 0x00c8 },
3146 { 0x1f, 0x0003 },
3147 { 0x12, 0xc096 },
3148 { 0x16, 0x000a },
Francois Romieuf50d4272008-05-30 16:07:07 +02003149 { 0x1f, 0x0000 },
3150 { 0x1f, 0x0000 },
3151 { 0x09, 0x2000 },
3152 { 0x09, 0x0000 }
Francois Romieu867763c2007-08-17 18:21:58 +02003153 };
3154
françois romieu4da19632011-01-03 15:07:55 +00003155 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02003156
françois romieu4da19632011-01-03 15:07:55 +00003157 rtl_patchphy(tp, 0x14, 1 << 5);
3158 rtl_patchphy(tp, 0x0d, 1 << 5);
3159 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu867763c2007-08-17 18:21:58 +02003160}
3161
françois romieu4da19632011-01-03 15:07:55 +00003162static void rtl8168c_2_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu7da97ec2007-10-18 15:20:43 +02003163{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003164 static const struct phy_reg phy_reg_init[] = {
Francois Romieuf50d4272008-05-30 16:07:07 +02003165 { 0x1f, 0x0001 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003166 { 0x12, 0x2300 },
Francois Romieuf50d4272008-05-30 16:07:07 +02003167 { 0x03, 0x802f },
3168 { 0x02, 0x4f02 },
3169 { 0x01, 0x0409 },
3170 { 0x00, 0xf099 },
3171 { 0x04, 0x9800 },
3172 { 0x04, 0x9000 },
3173 { 0x1d, 0x3d98 },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003174 { 0x1f, 0x0002 },
3175 { 0x0c, 0x7eb8 },
Francois Romieuf50d4272008-05-30 16:07:07 +02003176 { 0x06, 0x0761 },
3177 { 0x1f, 0x0003 },
3178 { 0x16, 0x0f0a },
Francois Romieu7da97ec2007-10-18 15:20:43 +02003179 { 0x1f, 0x0000 }
3180 };
3181
françois romieu4da19632011-01-03 15:07:55 +00003182 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieuf50d4272008-05-30 16:07:07 +02003183
françois romieu4da19632011-01-03 15:07:55 +00003184 rtl_patchphy(tp, 0x16, 1 << 0);
3185 rtl_patchphy(tp, 0x14, 1 << 5);
3186 rtl_patchphy(tp, 0x0d, 1 << 5);
3187 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu7da97ec2007-10-18 15:20:43 +02003188}
3189
françois romieu4da19632011-01-03 15:07:55 +00003190static void rtl8168c_3_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02003191{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003192 static const struct phy_reg phy_reg_init[] = {
Francois Romieu197ff762008-06-28 13:16:02 +02003193 { 0x1f, 0x0001 },
3194 { 0x12, 0x2300 },
3195 { 0x1d, 0x3d98 },
3196 { 0x1f, 0x0002 },
3197 { 0x0c, 0x7eb8 },
3198 { 0x06, 0x5461 },
3199 { 0x1f, 0x0003 },
3200 { 0x16, 0x0f0a },
3201 { 0x1f, 0x0000 }
3202 };
3203
françois romieu4da19632011-01-03 15:07:55 +00003204 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu197ff762008-06-28 13:16:02 +02003205
françois romieu4da19632011-01-03 15:07:55 +00003206 rtl_patchphy(tp, 0x16, 1 << 0);
3207 rtl_patchphy(tp, 0x14, 1 << 5);
3208 rtl_patchphy(tp, 0x0d, 1 << 5);
3209 rtl_writephy(tp, 0x1f, 0x0000);
Francois Romieu197ff762008-06-28 13:16:02 +02003210}
3211
françois romieu4da19632011-01-03 15:07:55 +00003212static void rtl8168c_4_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02003213{
françois romieu4da19632011-01-03 15:07:55 +00003214 rtl8168c_3_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02003215}
3216
françois romieubca03d52011-01-03 15:07:31 +00003217static void rtl8168d_1_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02003218{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003219 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003220 /* Channel Estimation */
Francois Romieu5b538df2008-07-20 16:22:45 +02003221 { 0x1f, 0x0001 },
françois romieudaf9df62009-10-07 12:44:20 +00003222 { 0x06, 0x4064 },
3223 { 0x07, 0x2863 },
3224 { 0x08, 0x059c },
3225 { 0x09, 0x26b4 },
3226 { 0x0a, 0x6a19 },
3227 { 0x0b, 0xdcc8 },
3228 { 0x10, 0xf06d },
3229 { 0x14, 0x7f68 },
3230 { 0x18, 0x7fd9 },
3231 { 0x1c, 0xf0ff },
3232 { 0x1d, 0x3d9c },
Francois Romieu5b538df2008-07-20 16:22:45 +02003233 { 0x1f, 0x0003 },
françois romieudaf9df62009-10-07 12:44:20 +00003234 { 0x12, 0xf49f },
3235 { 0x13, 0x070b },
3236 { 0x1a, 0x05ad },
françois romieubca03d52011-01-03 15:07:31 +00003237 { 0x14, 0x94c0 },
3238
3239 /*
3240 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003241 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003242 */
Francois Romieu5b538df2008-07-20 16:22:45 +02003243 { 0x1f, 0x0002 },
françois romieudaf9df62009-10-07 12:44:20 +00003244 { 0x06, 0x5561 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003245 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003246 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003247 { 0x06, 0x5561 },
3248
3249 /*
3250 * Can not link to 1Gbps with bad cable
3251 * Decrease SNR threshold form 21.07dB to 19.04dB
3252 */
3253 { 0x1f, 0x0001 },
3254 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003255
3256 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003257 { 0x0d, 0xf880 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003258 };
3259
françois romieu4da19632011-01-03 15:07:55 +00003260 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
Francois Romieu5b538df2008-07-20 16:22:45 +02003261
françois romieubca03d52011-01-03 15:07:31 +00003262 /*
3263 * Rx Error Issue
3264 * Fine Tune Switching regulator parameter
3265 */
françois romieu4da19632011-01-03 15:07:55 +00003266 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003267 rtl_w0w1_phy(tp, 0x0b, 0x0010, 0x00ef);
3268 rtl_w0w1_phy(tp, 0x0c, 0xa200, 0x5d00);
françois romieudaf9df62009-10-07 12:44:20 +00003269
Francois Romieufdf6fc02012-07-06 22:40:38 +02003270 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003271 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003272 { 0x1f, 0x0002 },
3273 { 0x05, 0x669a },
Francois Romieu5b538df2008-07-20 16:22:45 +02003274 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003275 { 0x05, 0x8330 },
3276 { 0x06, 0x669a },
3277 { 0x1f, 0x0002 }
3278 };
3279 int val;
3280
françois romieu4da19632011-01-03 15:07:55 +00003281 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003282
françois romieu4da19632011-01-03 15:07:55 +00003283 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003284
3285 if ((val & 0x00ff) != 0x006c) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003286 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003287 0x0065, 0x0066, 0x0067, 0x0068,
3288 0x0069, 0x006a, 0x006b, 0x006c
3289 };
3290 int i;
3291
françois romieu4da19632011-01-03 15:07:55 +00003292 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003293
3294 val &= 0xff00;
3295 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003296 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003297 }
3298 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003299 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003300 { 0x1f, 0x0002 },
3301 { 0x05, 0x6662 },
Francois Romieu5b538df2008-07-20 16:22:45 +02003302 { 0x1f, 0x0005 },
françois romieudaf9df62009-10-07 12:44:20 +00003303 { 0x05, 0x8330 },
3304 { 0x06, 0x6662 }
Francois Romieu5b538df2008-07-20 16:22:45 +02003305 };
3306
françois romieu4da19632011-01-03 15:07:55 +00003307 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003308 }
3309
françois romieubca03d52011-01-03 15:07:31 +00003310 /* RSET couple improve */
françois romieu4da19632011-01-03 15:07:55 +00003311 rtl_writephy(tp, 0x1f, 0x0002);
3312 rtl_patchphy(tp, 0x0d, 0x0300);
3313 rtl_patchphy(tp, 0x0f, 0x0010);
françois romieudaf9df62009-10-07 12:44:20 +00003314
françois romieubca03d52011-01-03 15:07:31 +00003315 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003316 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003317 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3318 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003319
françois romieu4da19632011-01-03 15:07:55 +00003320 rtl_writephy(tp, 0x1f, 0x0005);
3321 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003322
3323 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xbf00);
françois romieubca03d52011-01-03 15:07:31 +00003324
françois romieu4da19632011-01-03 15:07:55 +00003325 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003326}
3327
françois romieubca03d52011-01-03 15:07:31 +00003328static void rtl8168d_2_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003329{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003330 static const struct phy_reg phy_reg_init_0[] = {
françois romieubca03d52011-01-03 15:07:31 +00003331 /* Channel Estimation */
françois romieudaf9df62009-10-07 12:44:20 +00003332 { 0x1f, 0x0001 },
3333 { 0x06, 0x4064 },
3334 { 0x07, 0x2863 },
3335 { 0x08, 0x059c },
3336 { 0x09, 0x26b4 },
3337 { 0x0a, 0x6a19 },
3338 { 0x0b, 0xdcc8 },
3339 { 0x10, 0xf06d },
3340 { 0x14, 0x7f68 },
3341 { 0x18, 0x7fd9 },
3342 { 0x1c, 0xf0ff },
3343 { 0x1d, 0x3d9c },
3344 { 0x1f, 0x0003 },
3345 { 0x12, 0xf49f },
3346 { 0x13, 0x070b },
3347 { 0x1a, 0x05ad },
3348 { 0x14, 0x94c0 },
3349
françois romieubca03d52011-01-03 15:07:31 +00003350 /*
3351 * Tx Error Issue
Francois Romieucecb5fd2011-04-01 10:21:07 +02003352 * Enhance line driver power
françois romieubca03d52011-01-03 15:07:31 +00003353 */
françois romieudaf9df62009-10-07 12:44:20 +00003354 { 0x1f, 0x0002 },
3355 { 0x06, 0x5561 },
3356 { 0x1f, 0x0005 },
3357 { 0x05, 0x8332 },
françois romieubca03d52011-01-03 15:07:31 +00003358 { 0x06, 0x5561 },
3359
3360 /*
3361 * Can not link to 1Gbps with bad cable
3362 * Decrease SNR threshold form 21.07dB to 19.04dB
3363 */
3364 { 0x1f, 0x0001 },
3365 { 0x17, 0x0cc0 },
françois romieudaf9df62009-10-07 12:44:20 +00003366
3367 { 0x1f, 0x0000 },
françois romieubca03d52011-01-03 15:07:31 +00003368 { 0x0d, 0xf880 }
françois romieudaf9df62009-10-07 12:44:20 +00003369 };
3370
françois romieu4da19632011-01-03 15:07:55 +00003371 rtl_writephy_batch(tp, phy_reg_init_0, ARRAY_SIZE(phy_reg_init_0));
françois romieudaf9df62009-10-07 12:44:20 +00003372
Francois Romieufdf6fc02012-07-06 22:40:38 +02003373 if (rtl8168d_efuse_read(tp, 0x01) == 0xb1) {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003374 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003375 { 0x1f, 0x0002 },
3376 { 0x05, 0x669a },
3377 { 0x1f, 0x0005 },
3378 { 0x05, 0x8330 },
3379 { 0x06, 0x669a },
3380
3381 { 0x1f, 0x0002 }
3382 };
3383 int val;
3384
françois romieu4da19632011-01-03 15:07:55 +00003385 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003386
françois romieu4da19632011-01-03 15:07:55 +00003387 val = rtl_readphy(tp, 0x0d);
françois romieudaf9df62009-10-07 12:44:20 +00003388 if ((val & 0x00ff) != 0x006c) {
Joe Perchesb6bc7652010-12-21 02:16:08 -08003389 static const u32 set[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003390 0x0065, 0x0066, 0x0067, 0x0068,
3391 0x0069, 0x006a, 0x006b, 0x006c
3392 };
3393 int i;
3394
françois romieu4da19632011-01-03 15:07:55 +00003395 rtl_writephy(tp, 0x1f, 0x0002);
françois romieudaf9df62009-10-07 12:44:20 +00003396
3397 val &= 0xff00;
3398 for (i = 0; i < ARRAY_SIZE(set); i++)
françois romieu4da19632011-01-03 15:07:55 +00003399 rtl_writephy(tp, 0x0d, val | set[i]);
françois romieudaf9df62009-10-07 12:44:20 +00003400 }
3401 } else {
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003402 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003403 { 0x1f, 0x0002 },
3404 { 0x05, 0x2642 },
3405 { 0x1f, 0x0005 },
3406 { 0x05, 0x8330 },
3407 { 0x06, 0x2642 }
3408 };
3409
françois romieu4da19632011-01-03 15:07:55 +00003410 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
françois romieudaf9df62009-10-07 12:44:20 +00003411 }
3412
françois romieubca03d52011-01-03 15:07:31 +00003413 /* Fine tune PLL performance */
françois romieu4da19632011-01-03 15:07:55 +00003414 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003415 rtl_w0w1_phy(tp, 0x02, 0x0100, 0x0600);
3416 rtl_w0w1_phy(tp, 0x03, 0x0000, 0xe000);
françois romieudaf9df62009-10-07 12:44:20 +00003417
françois romieubca03d52011-01-03 15:07:31 +00003418 /* Switching regulator Slew rate */
françois romieu4da19632011-01-03 15:07:55 +00003419 rtl_writephy(tp, 0x1f, 0x0002);
3420 rtl_patchphy(tp, 0x0f, 0x0017);
françois romieudaf9df62009-10-07 12:44:20 +00003421
françois romieu4da19632011-01-03 15:07:55 +00003422 rtl_writephy(tp, 0x1f, 0x0005);
3423 rtl_writephy(tp, 0x05, 0x001b);
François Romieu953a12c2011-04-24 17:38:48 +02003424
3425 rtl_apply_firmware_cond(tp, MII_EXPANSION, 0xb300);
françois romieubca03d52011-01-03 15:07:31 +00003426
françois romieu4da19632011-01-03 15:07:55 +00003427 rtl_writephy(tp, 0x1f, 0x0000);
françois romieudaf9df62009-10-07 12:44:20 +00003428}
3429
françois romieu4da19632011-01-03 15:07:55 +00003430static void rtl8168d_3_hw_phy_config(struct rtl8169_private *tp)
françois romieudaf9df62009-10-07 12:44:20 +00003431{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08003432 static const struct phy_reg phy_reg_init[] = {
françois romieudaf9df62009-10-07 12:44:20 +00003433 { 0x1f, 0x0002 },
3434 { 0x10, 0x0008 },
3435 { 0x0d, 0x006c },
3436
3437 { 0x1f, 0x0000 },
3438 { 0x0d, 0xf880 },
3439
3440 { 0x1f, 0x0001 },
3441 { 0x17, 0x0cc0 },
3442
3443 { 0x1f, 0x0001 },
3444 { 0x0b, 0xa4d8 },
3445 { 0x09, 0x281c },
3446 { 0x07, 0x2883 },
3447 { 0x0a, 0x6b35 },
3448 { 0x1d, 0x3da4 },
3449 { 0x1c, 0xeffd },
3450 { 0x14, 0x7f52 },
3451 { 0x18, 0x7fc6 },
3452 { 0x08, 0x0601 },
3453 { 0x06, 0x4063 },
3454 { 0x10, 0xf074 },
3455 { 0x1f, 0x0003 },
3456 { 0x13, 0x0789 },
3457 { 0x12, 0xf4bd },
3458 { 0x1a, 0x04fd },
3459 { 0x14, 0x84b0 },
3460 { 0x1f, 0x0000 },
3461 { 0x00, 0x9200 },
3462
3463 { 0x1f, 0x0005 },
3464 { 0x01, 0x0340 },
3465 { 0x1f, 0x0001 },
3466 { 0x04, 0x4000 },
3467 { 0x03, 0x1d21 },
3468 { 0x02, 0x0c32 },
3469 { 0x01, 0x0200 },
3470 { 0x00, 0x5554 },
3471 { 0x04, 0x4800 },
3472 { 0x04, 0x4000 },
3473 { 0x04, 0xf000 },
3474 { 0x03, 0xdf01 },
3475 { 0x02, 0xdf20 },
3476 { 0x01, 0x101a },
3477 { 0x00, 0xa0ff },
3478 { 0x04, 0xf800 },
3479 { 0x04, 0xf000 },
3480 { 0x1f, 0x0000 },
3481
3482 { 0x1f, 0x0007 },
3483 { 0x1e, 0x0023 },
3484 { 0x16, 0x0000 },
3485 { 0x1f, 0x0000 }
3486 };
3487
françois romieu4da19632011-01-03 15:07:55 +00003488 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu5b538df2008-07-20 16:22:45 +02003489}
3490
françois romieue6de30d2011-01-03 15:08:37 +00003491static void rtl8168d_4_hw_phy_config(struct rtl8169_private *tp)
3492{
3493 static const struct phy_reg phy_reg_init[] = {
3494 { 0x1f, 0x0001 },
3495 { 0x17, 0x0cc0 },
3496
3497 { 0x1f, 0x0007 },
3498 { 0x1e, 0x002d },
3499 { 0x18, 0x0040 },
3500 { 0x1f, 0x0000 }
3501 };
3502
3503 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3504 rtl_patchphy(tp, 0x0d, 1 << 5);
3505}
3506
Hayes Wang70090422011-07-06 15:58:06 +08003507static void rtl8168e_1_hw_phy_config(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00003508{
3509 static const struct phy_reg phy_reg_init[] = {
3510 /* Enable Delay cap */
3511 { 0x1f, 0x0005 },
3512 { 0x05, 0x8b80 },
3513 { 0x06, 0xc896 },
3514 { 0x1f, 0x0000 },
3515
3516 /* Channel estimation fine tune */
3517 { 0x1f, 0x0001 },
3518 { 0x0b, 0x6c20 },
3519 { 0x07, 0x2872 },
3520 { 0x1c, 0xefff },
3521 { 0x1f, 0x0003 },
3522 { 0x14, 0x6420 },
3523 { 0x1f, 0x0000 },
3524
3525 /* Update PFM & 10M TX idle timer */
3526 { 0x1f, 0x0007 },
3527 { 0x1e, 0x002f },
3528 { 0x15, 0x1919 },
3529 { 0x1f, 0x0000 },
3530
3531 { 0x1f, 0x0007 },
3532 { 0x1e, 0x00ac },
3533 { 0x18, 0x0006 },
3534 { 0x1f, 0x0000 }
3535 };
3536
Francois Romieu15ecd032011-04-27 13:52:22 -07003537 rtl_apply_firmware(tp);
3538
hayeswang01dc7fe2011-03-21 01:50:28 +00003539 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3540
3541 /* DCO enable for 10M IDLE Power */
3542 rtl_writephy(tp, 0x1f, 0x0007);
3543 rtl_writephy(tp, 0x1e, 0x0023);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003544 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003545 rtl_writephy(tp, 0x1f, 0x0000);
3546
3547 /* For impedance matching */
3548 rtl_writephy(tp, 0x1f, 0x0002);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003549 rtl_w0w1_phy(tp, 0x08, 0x8000, 0x7f00);
Francois Romieucecb5fd2011-04-01 10:21:07 +02003550 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003551
3552 /* PHY auto speed down */
3553 rtl_writephy(tp, 0x1f, 0x0007);
3554 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003555 rtl_w0w1_phy(tp, 0x18, 0x0050, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003556 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003557 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003558
3559 rtl_writephy(tp, 0x1f, 0x0005);
3560 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003561 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003562 rtl_writephy(tp, 0x1f, 0x0000);
3563
3564 rtl_writephy(tp, 0x1f, 0x0005);
3565 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003566 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
hayeswang01dc7fe2011-03-21 01:50:28 +00003567 rtl_writephy(tp, 0x1f, 0x0007);
3568 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003569 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x1100);
hayeswang01dc7fe2011-03-21 01:50:28 +00003570 rtl_writephy(tp, 0x1f, 0x0006);
3571 rtl_writephy(tp, 0x00, 0x5a00);
3572 rtl_writephy(tp, 0x1f, 0x0000);
3573 rtl_writephy(tp, 0x0d, 0x0007);
3574 rtl_writephy(tp, 0x0e, 0x003c);
3575 rtl_writephy(tp, 0x0d, 0x4007);
3576 rtl_writephy(tp, 0x0e, 0x0000);
3577 rtl_writephy(tp, 0x0d, 0x0000);
3578}
3579
françois romieu9ecb9aa2012-12-07 11:20:21 +00003580static void rtl_rar_exgmac_set(struct rtl8169_private *tp, u8 *addr)
3581{
3582 const u16 w[] = {
3583 addr[0] | (addr[1] << 8),
3584 addr[2] | (addr[3] << 8),
3585 addr[4] | (addr[5] << 8)
3586 };
3587 const struct exgmac_reg e[] = {
3588 { .addr = 0xe0, ERIAR_MASK_1111, .val = w[0] | (w[1] << 16) },
3589 { .addr = 0xe4, ERIAR_MASK_1111, .val = w[2] },
3590 { .addr = 0xf0, ERIAR_MASK_1111, .val = w[0] << 16 },
3591 { .addr = 0xf4, ERIAR_MASK_1111, .val = w[1] | (w[2] << 16) }
3592 };
3593
3594 rtl_write_exgmac_batch(tp, e, ARRAY_SIZE(e));
3595}
3596
Hayes Wang70090422011-07-06 15:58:06 +08003597static void rtl8168e_2_hw_phy_config(struct rtl8169_private *tp)
3598{
3599 static const struct phy_reg phy_reg_init[] = {
3600 /* Enable Delay cap */
3601 { 0x1f, 0x0004 },
3602 { 0x1f, 0x0007 },
3603 { 0x1e, 0x00ac },
3604 { 0x18, 0x0006 },
3605 { 0x1f, 0x0002 },
3606 { 0x1f, 0x0000 },
3607 { 0x1f, 0x0000 },
3608
3609 /* Channel estimation fine tune */
3610 { 0x1f, 0x0003 },
3611 { 0x09, 0xa20f },
3612 { 0x1f, 0x0000 },
3613 { 0x1f, 0x0000 },
3614
3615 /* Green Setting */
3616 { 0x1f, 0x0005 },
3617 { 0x05, 0x8b5b },
3618 { 0x06, 0x9222 },
3619 { 0x05, 0x8b6d },
3620 { 0x06, 0x8000 },
3621 { 0x05, 0x8b76 },
3622 { 0x06, 0x8000 },
3623 { 0x1f, 0x0000 }
3624 };
3625
3626 rtl_apply_firmware(tp);
3627
3628 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3629
3630 /* For 4-corner performance improve */
3631 rtl_writephy(tp, 0x1f, 0x0005);
3632 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003633 rtl_w0w1_phy(tp, 0x17, 0x0006, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003634 rtl_writephy(tp, 0x1f, 0x0000);
3635
3636 /* PHY auto speed down */
3637 rtl_writephy(tp, 0x1f, 0x0004);
3638 rtl_writephy(tp, 0x1f, 0x0007);
3639 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003640 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003641 rtl_writephy(tp, 0x1f, 0x0002);
3642 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003643 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003644
3645 /* improve 10M EEE waveform */
3646 rtl_writephy(tp, 0x1f, 0x0005);
3647 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003648 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003649 rtl_writephy(tp, 0x1f, 0x0000);
3650
3651 /* Improve 2-pair detection performance */
3652 rtl_writephy(tp, 0x1f, 0x0005);
3653 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003654 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003655 rtl_writephy(tp, 0x1f, 0x0000);
3656
3657 /* EEE setting */
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003658 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_1111, 0x0003, 0x0000, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08003659 rtl_writephy(tp, 0x1f, 0x0005);
3660 rtl_writephy(tp, 0x05, 0x8b85);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003661 rtl_w0w1_phy(tp, 0x06, 0x2000, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003662 rtl_writephy(tp, 0x1f, 0x0004);
3663 rtl_writephy(tp, 0x1f, 0x0007);
3664 rtl_writephy(tp, 0x1e, 0x0020);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003665 rtl_w0w1_phy(tp, 0x15, 0x0100, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003666 rtl_writephy(tp, 0x1f, 0x0002);
3667 rtl_writephy(tp, 0x1f, 0x0000);
3668 rtl_writephy(tp, 0x0d, 0x0007);
3669 rtl_writephy(tp, 0x0e, 0x003c);
3670 rtl_writephy(tp, 0x0d, 0x4007);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003671 rtl_writephy(tp, 0x0e, 0x0006);
Hayes Wang70090422011-07-06 15:58:06 +08003672 rtl_writephy(tp, 0x0d, 0x0000);
3673
3674 /* Green feature */
3675 rtl_writephy(tp, 0x1f, 0x0003);
Heiner Kallweit1814d6a2017-11-19 11:09:58 +01003676 rtl_w0w1_phy(tp, 0x19, 0x0001, 0x0000);
3677 rtl_w0w1_phy(tp, 0x10, 0x0400, 0x0000);
Hayes Wang70090422011-07-06 15:58:06 +08003678 rtl_writephy(tp, 0x1f, 0x0000);
Heiner Kallweitb399a392017-11-19 11:15:46 +01003679 rtl_writephy(tp, 0x1f, 0x0005);
3680 rtl_w0w1_phy(tp, 0x01, 0x0100, 0x0000);
3681 rtl_writephy(tp, 0x1f, 0x0000);
hayeswange0c07552012-10-23 20:24:03 +00003682
françois romieu9ecb9aa2012-12-07 11:20:21 +00003683 /* Broken BIOS workaround: feed GigaMAC registers with MAC address. */
3684 rtl_rar_exgmac_set(tp, tp->dev->dev_addr);
Hayes Wang70090422011-07-06 15:58:06 +08003685}
3686
Hayes Wang5f886e02012-03-30 14:33:03 +08003687static void rtl8168f_hw_phy_config(struct rtl8169_private *tp)
3688{
3689 /* For 4-corner performance improve */
3690 rtl_writephy(tp, 0x1f, 0x0005);
3691 rtl_writephy(tp, 0x05, 0x8b80);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003692 rtl_w0w1_phy(tp, 0x06, 0x0006, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003693 rtl_writephy(tp, 0x1f, 0x0000);
3694
3695 /* PHY auto speed down */
3696 rtl_writephy(tp, 0x1f, 0x0007);
3697 rtl_writephy(tp, 0x1e, 0x002d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003698 rtl_w0w1_phy(tp, 0x18, 0x0010, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003699 rtl_writephy(tp, 0x1f, 0x0000);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003700 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003701
3702 /* Improve 10M EEE waveform */
3703 rtl_writephy(tp, 0x1f, 0x0005);
3704 rtl_writephy(tp, 0x05, 0x8b86);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003705 rtl_w0w1_phy(tp, 0x06, 0x0001, 0x0000);
Hayes Wang5f886e02012-03-30 14:33:03 +08003706 rtl_writephy(tp, 0x1f, 0x0000);
3707}
3708
Hayes Wangc2218922011-09-06 16:55:18 +08003709static void rtl8168f_1_hw_phy_config(struct rtl8169_private *tp)
3710{
3711 static const struct phy_reg phy_reg_init[] = {
3712 /* Channel estimation fine tune */
3713 { 0x1f, 0x0003 },
3714 { 0x09, 0xa20f },
3715 { 0x1f, 0x0000 },
3716
3717 /* Modify green table for giga & fnet */
3718 { 0x1f, 0x0005 },
3719 { 0x05, 0x8b55 },
3720 { 0x06, 0x0000 },
3721 { 0x05, 0x8b5e },
3722 { 0x06, 0x0000 },
3723 { 0x05, 0x8b67 },
3724 { 0x06, 0x0000 },
3725 { 0x05, 0x8b70 },
3726 { 0x06, 0x0000 },
3727 { 0x1f, 0x0000 },
3728 { 0x1f, 0x0007 },
3729 { 0x1e, 0x0078 },
3730 { 0x17, 0x0000 },
3731 { 0x19, 0x00fb },
3732 { 0x1f, 0x0000 },
3733
3734 /* Modify green table for 10M */
3735 { 0x1f, 0x0005 },
3736 { 0x05, 0x8b79 },
3737 { 0x06, 0xaa00 },
3738 { 0x1f, 0x0000 },
3739
3740 /* Disable hiimpedance detection (RTCT) */
3741 { 0x1f, 0x0003 },
3742 { 0x01, 0x328a },
3743 { 0x1f, 0x0000 }
3744 };
3745
3746 rtl_apply_firmware(tp);
3747
3748 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3749
Hayes Wang5f886e02012-03-30 14:33:03 +08003750 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003751
3752 /* Improve 2-pair detection performance */
3753 rtl_writephy(tp, 0x1f, 0x0005);
3754 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003755 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangc2218922011-09-06 16:55:18 +08003756 rtl_writephy(tp, 0x1f, 0x0000);
3757}
3758
3759static void rtl8168f_2_hw_phy_config(struct rtl8169_private *tp)
3760{
3761 rtl_apply_firmware(tp);
3762
Hayes Wang5f886e02012-03-30 14:33:03 +08003763 rtl8168f_hw_phy_config(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08003764}
3765
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003766static void rtl8411_hw_phy_config(struct rtl8169_private *tp)
3767{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003768 static const struct phy_reg phy_reg_init[] = {
3769 /* Channel estimation fine tune */
3770 { 0x1f, 0x0003 },
3771 { 0x09, 0xa20f },
3772 { 0x1f, 0x0000 },
3773
3774 /* Modify green table for giga & fnet */
3775 { 0x1f, 0x0005 },
3776 { 0x05, 0x8b55 },
3777 { 0x06, 0x0000 },
3778 { 0x05, 0x8b5e },
3779 { 0x06, 0x0000 },
3780 { 0x05, 0x8b67 },
3781 { 0x06, 0x0000 },
3782 { 0x05, 0x8b70 },
3783 { 0x06, 0x0000 },
3784 { 0x1f, 0x0000 },
3785 { 0x1f, 0x0007 },
3786 { 0x1e, 0x0078 },
3787 { 0x17, 0x0000 },
3788 { 0x19, 0x00aa },
3789 { 0x1f, 0x0000 },
3790
3791 /* Modify green table for 10M */
3792 { 0x1f, 0x0005 },
3793 { 0x05, 0x8b79 },
3794 { 0x06, 0xaa00 },
3795 { 0x1f, 0x0000 },
3796
3797 /* Disable hiimpedance detection (RTCT) */
3798 { 0x1f, 0x0003 },
3799 { 0x01, 0x328a },
3800 { 0x1f, 0x0000 }
3801 };
3802
3803
3804 rtl_apply_firmware(tp);
3805
3806 rtl8168f_hw_phy_config(tp);
3807
3808 /* Improve 2-pair detection performance */
3809 rtl_writephy(tp, 0x1f, 0x0005);
3810 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003811 rtl_w0w1_phy(tp, 0x06, 0x4000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003812 rtl_writephy(tp, 0x1f, 0x0000);
3813
3814 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
3815
3816 /* Modify green table for giga */
3817 rtl_writephy(tp, 0x1f, 0x0005);
3818 rtl_writephy(tp, 0x05, 0x8b54);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003819 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003820 rtl_writephy(tp, 0x05, 0x8b5d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003821 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0800);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003822 rtl_writephy(tp, 0x05, 0x8a7c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003823 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003824 rtl_writephy(tp, 0x05, 0x8a7f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003825 rtl_w0w1_phy(tp, 0x06, 0x0100, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003826 rtl_writephy(tp, 0x05, 0x8a82);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003827 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003828 rtl_writephy(tp, 0x05, 0x8a85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003829 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003830 rtl_writephy(tp, 0x05, 0x8a88);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003831 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003832 rtl_writephy(tp, 0x1f, 0x0000);
3833
3834 /* uc same-seed solution */
3835 rtl_writephy(tp, 0x1f, 0x0005);
3836 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003837 rtl_w0w1_phy(tp, 0x06, 0x8000, 0x0000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003838 rtl_writephy(tp, 0x1f, 0x0000);
3839
3840 /* eee setting */
Chun-Hao Lin706123d2014-10-01 23:17:18 +08003841 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x00, 0x03, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003842 rtl_writephy(tp, 0x1f, 0x0005);
3843 rtl_writephy(tp, 0x05, 0x8b85);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003844 rtl_w0w1_phy(tp, 0x06, 0x0000, 0x2000);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003845 rtl_writephy(tp, 0x1f, 0x0004);
3846 rtl_writephy(tp, 0x1f, 0x0007);
3847 rtl_writephy(tp, 0x1e, 0x0020);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003848 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0100);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003849 rtl_writephy(tp, 0x1f, 0x0000);
3850 rtl_writephy(tp, 0x0d, 0x0007);
3851 rtl_writephy(tp, 0x0e, 0x003c);
3852 rtl_writephy(tp, 0x0d, 0x4007);
3853 rtl_writephy(tp, 0x0e, 0x0000);
3854 rtl_writephy(tp, 0x0d, 0x0000);
3855
3856 /* Green feature */
3857 rtl_writephy(tp, 0x1f, 0x0003);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003858 rtl_w0w1_phy(tp, 0x19, 0x0000, 0x0001);
3859 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0400);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08003860 rtl_writephy(tp, 0x1f, 0x0000);
3861}
3862
Hayes Wangc5583862012-07-02 17:23:22 +08003863static void rtl8168g_1_hw_phy_config(struct rtl8169_private *tp)
3864{
Hayes Wangc5583862012-07-02 17:23:22 +08003865 rtl_apply_firmware(tp);
3866
hayeswang41f44d12013-04-01 22:23:36 +00003867 rtl_writephy(tp, 0x1f, 0x0a46);
3868 if (rtl_readphy(tp, 0x10) & 0x0100) {
3869 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003870 rtl_w0w1_phy(tp, 0x12, 0x0000, 0x8000);
hayeswang41f44d12013-04-01 22:23:36 +00003871 } else {
3872 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003873 rtl_w0w1_phy(tp, 0x12, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003874 }
Hayes Wangc5583862012-07-02 17:23:22 +08003875
hayeswang41f44d12013-04-01 22:23:36 +00003876 rtl_writephy(tp, 0x1f, 0x0a46);
3877 if (rtl_readphy(tp, 0x13) & 0x0100) {
3878 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003879 rtl_w0w1_phy(tp, 0x15, 0x0002, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003880 } else {
hayeswangfe7524c2013-04-01 22:23:37 +00003881 rtl_writephy(tp, 0x1f, 0x0c41);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003882 rtl_w0w1_phy(tp, 0x15, 0x0000, 0x0002);
hayeswang41f44d12013-04-01 22:23:36 +00003883 }
Hayes Wangc5583862012-07-02 17:23:22 +08003884
hayeswang41f44d12013-04-01 22:23:36 +00003885 /* Enable PHY auto speed down */
3886 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003887 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003888
hayeswangfe7524c2013-04-01 22:23:37 +00003889 rtl_writephy(tp, 0x1f, 0x0bcc);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003890 rtl_w0w1_phy(tp, 0x14, 0x0100, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003891 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003892 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003893 rtl_writephy(tp, 0x1f, 0x0a43);
3894 rtl_writephy(tp, 0x13, 0x8084);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003895 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
3896 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
hayeswangfe7524c2013-04-01 22:23:37 +00003897
hayeswang41f44d12013-04-01 22:23:36 +00003898 /* EEE auto-fallback function */
3899 rtl_writephy(tp, 0x1f, 0x0a4b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003900 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003901
hayeswang41f44d12013-04-01 22:23:36 +00003902 /* Enable UC LPF tune function */
3903 rtl_writephy(tp, 0x1f, 0x0a43);
3904 rtl_writephy(tp, 0x13, 0x8012);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003905 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
hayeswang41f44d12013-04-01 22:23:36 +00003906
3907 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003908 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
hayeswang41f44d12013-04-01 22:23:36 +00003909
hayeswangfe7524c2013-04-01 22:23:37 +00003910 /* Improve SWR Efficiency */
3911 rtl_writephy(tp, 0x1f, 0x0bcd);
3912 rtl_writephy(tp, 0x14, 0x5065);
3913 rtl_writephy(tp, 0x14, 0xd065);
3914 rtl_writephy(tp, 0x1f, 0x0bc8);
3915 rtl_writephy(tp, 0x11, 0x5655);
3916 rtl_writephy(tp, 0x1f, 0x0bcd);
3917 rtl_writephy(tp, 0x14, 0x1065);
3918 rtl_writephy(tp, 0x14, 0x9065);
3919 rtl_writephy(tp, 0x14, 0x1065);
3920
David Chang1bac1072013-11-27 15:48:36 +08003921 /* Check ALDPS bit, disable it if enabled */
3922 rtl_writephy(tp, 0x1f, 0x0a43);
3923 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08003924 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
David Chang1bac1072013-11-27 15:48:36 +08003925
hayeswang41f44d12013-04-01 22:23:36 +00003926 rtl_writephy(tp, 0x1f, 0x0000);
Hayes Wangc5583862012-07-02 17:23:22 +08003927}
3928
hayeswang57538c42013-04-01 22:23:40 +00003929static void rtl8168g_2_hw_phy_config(struct rtl8169_private *tp)
3930{
3931 rtl_apply_firmware(tp);
3932}
3933
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003934static void rtl8168h_1_hw_phy_config(struct rtl8169_private *tp)
3935{
3936 u16 dout_tapbin;
3937 u32 data;
3938
3939 rtl_apply_firmware(tp);
3940
3941 /* CHN EST parameters adjust - giga master */
3942 rtl_writephy(tp, 0x1f, 0x0a43);
3943 rtl_writephy(tp, 0x13, 0x809b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003944 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003945 rtl_writephy(tp, 0x13, 0x80a2);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003946 rtl_w0w1_phy(tp, 0x14, 0x8000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003947 rtl_writephy(tp, 0x13, 0x80a4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003948 rtl_w0w1_phy(tp, 0x14, 0x8500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003949 rtl_writephy(tp, 0x13, 0x809c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003950 rtl_w0w1_phy(tp, 0x14, 0xbd00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003951 rtl_writephy(tp, 0x1f, 0x0000);
3952
3953 /* CHN EST parameters adjust - giga slave */
3954 rtl_writephy(tp, 0x1f, 0x0a43);
3955 rtl_writephy(tp, 0x13, 0x80ad);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003956 rtl_w0w1_phy(tp, 0x14, 0x7000, 0xf800);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003957 rtl_writephy(tp, 0x13, 0x80b4);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003958 rtl_w0w1_phy(tp, 0x14, 0x5000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003959 rtl_writephy(tp, 0x13, 0x80ac);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003960 rtl_w0w1_phy(tp, 0x14, 0x4000, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003961 rtl_writephy(tp, 0x1f, 0x0000);
3962
3963 /* CHN EST parameters adjust - fnet */
3964 rtl_writephy(tp, 0x1f, 0x0a43);
3965 rtl_writephy(tp, 0x13, 0x808e);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003966 rtl_w0w1_phy(tp, 0x14, 0x1200, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003967 rtl_writephy(tp, 0x13, 0x8090);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003968 rtl_w0w1_phy(tp, 0x14, 0xe500, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003969 rtl_writephy(tp, 0x13, 0x8092);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003970 rtl_w0w1_phy(tp, 0x14, 0x9f00, 0xff00);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003971 rtl_writephy(tp, 0x1f, 0x0000);
3972
3973 /* enable R-tune & PGA-retune function */
3974 dout_tapbin = 0;
3975 rtl_writephy(tp, 0x1f, 0x0a46);
3976 data = rtl_readphy(tp, 0x13);
3977 data &= 3;
3978 data <<= 2;
3979 dout_tapbin |= data;
3980 data = rtl_readphy(tp, 0x12);
3981 data &= 0xc000;
3982 data >>= 14;
3983 dout_tapbin |= data;
3984 dout_tapbin = ~(dout_tapbin^0x08);
3985 dout_tapbin <<= 12;
3986 dout_tapbin &= 0xf000;
3987 rtl_writephy(tp, 0x1f, 0x0a43);
3988 rtl_writephy(tp, 0x13, 0x827a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003989 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003990 rtl_writephy(tp, 0x13, 0x827b);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003991 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003992 rtl_writephy(tp, 0x13, 0x827c);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003993 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003994 rtl_writephy(tp, 0x13, 0x827d);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003995 rtl_w0w1_phy(tp, 0x14, dout_tapbin, 0xf000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08003996
3997 rtl_writephy(tp, 0x1f, 0x0a43);
3998 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08003999 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004000 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004001 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004002 rtl_writephy(tp, 0x1f, 0x0000);
4003
4004 /* enable GPHY 10M */
4005 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004006 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004007 rtl_writephy(tp, 0x1f, 0x0000);
4008
4009 /* SAR ADC performance */
4010 rtl_writephy(tp, 0x1f, 0x0bca);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004011 rtl_w0w1_phy(tp, 0x17, 0x4000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004012 rtl_writephy(tp, 0x1f, 0x0000);
4013
4014 rtl_writephy(tp, 0x1f, 0x0a43);
4015 rtl_writephy(tp, 0x13, 0x803f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004016 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004017 rtl_writephy(tp, 0x13, 0x8047);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004018 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004019 rtl_writephy(tp, 0x13, 0x804f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004020 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004021 rtl_writephy(tp, 0x13, 0x8057);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004022 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004023 rtl_writephy(tp, 0x13, 0x805f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004024 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004025 rtl_writephy(tp, 0x13, 0x8067);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004026 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004027 rtl_writephy(tp, 0x13, 0x806f);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004028 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x3000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004029 rtl_writephy(tp, 0x1f, 0x0000);
4030
4031 /* disable phy pfm mode */
4032 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08004033 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004034 rtl_writephy(tp, 0x1f, 0x0000);
4035
4036 /* Check ALDPS bit, disable it if enabled */
4037 rtl_writephy(tp, 0x1f, 0x0a43);
4038 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08004039 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004040
4041 rtl_writephy(tp, 0x1f, 0x0000);
4042}
4043
4044static void rtl8168h_2_hw_phy_config(struct rtl8169_private *tp)
4045{
4046 u16 ioffset_p3, ioffset_p2, ioffset_p1, ioffset_p0;
4047 u16 rlen;
4048 u32 data;
4049
4050 rtl_apply_firmware(tp);
4051
4052 /* CHIN EST parameter update */
4053 rtl_writephy(tp, 0x1f, 0x0a43);
4054 rtl_writephy(tp, 0x13, 0x808a);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004055 rtl_w0w1_phy(tp, 0x14, 0x000a, 0x003f);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004056 rtl_writephy(tp, 0x1f, 0x0000);
4057
4058 /* enable R-tune & PGA-retune function */
4059 rtl_writephy(tp, 0x1f, 0x0a43);
4060 rtl_writephy(tp, 0x13, 0x0811);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004061 rtl_w0w1_phy(tp, 0x14, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004062 rtl_writephy(tp, 0x1f, 0x0a42);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004063 rtl_w0w1_phy(tp, 0x16, 0x0002, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004064 rtl_writephy(tp, 0x1f, 0x0000);
4065
4066 /* enable GPHY 10M */
4067 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Lin76564422014-10-01 23:17:17 +08004068 rtl_w0w1_phy(tp, 0x11, 0x0800, 0x0000);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004069 rtl_writephy(tp, 0x1f, 0x0000);
4070
4071 r8168_mac_ocp_write(tp, 0xdd02, 0x807d);
4072 data = r8168_mac_ocp_read(tp, 0xdd02);
4073 ioffset_p3 = ((data & 0x80)>>7);
4074 ioffset_p3 <<= 3;
4075
4076 data = r8168_mac_ocp_read(tp, 0xdd00);
4077 ioffset_p3 |= ((data & (0xe000))>>13);
4078 ioffset_p2 = ((data & (0x1e00))>>9);
4079 ioffset_p1 = ((data & (0x01e0))>>5);
4080 ioffset_p0 = ((data & 0x0010)>>4);
4081 ioffset_p0 <<= 3;
4082 ioffset_p0 |= (data & (0x07));
4083 data = (ioffset_p3<<12)|(ioffset_p2<<8)|(ioffset_p1<<4)|(ioffset_p0);
4084
Chun-Hao Lin05b96872014-10-01 23:17:12 +08004085 if ((ioffset_p3 != 0x0f) || (ioffset_p2 != 0x0f) ||
Chun-Hao Line2e27882015-12-24 21:15:26 +08004086 (ioffset_p1 != 0x0f) || (ioffset_p0 != 0x0f)) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004087 rtl_writephy(tp, 0x1f, 0x0bcf);
4088 rtl_writephy(tp, 0x16, data);
4089 rtl_writephy(tp, 0x1f, 0x0000);
4090 }
4091
4092 /* Modify rlen (TX LPF corner frequency) level */
4093 rtl_writephy(tp, 0x1f, 0x0bcd);
4094 data = rtl_readphy(tp, 0x16);
4095 data &= 0x000f;
4096 rlen = 0;
4097 if (data > 3)
4098 rlen = data - 3;
4099 data = rlen | (rlen<<4) | (rlen<<8) | (rlen<<12);
4100 rtl_writephy(tp, 0x17, data);
4101 rtl_writephy(tp, 0x1f, 0x0bcd);
4102 rtl_writephy(tp, 0x1f, 0x0000);
4103
4104 /* disable phy pfm mode */
4105 rtl_writephy(tp, 0x1f, 0x0a44);
Chun-Hao Linc832c35f2015-12-29 22:13:38 +08004106 rtl_w0w1_phy(tp, 0x11, 0x0000, 0x0080);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004107 rtl_writephy(tp, 0x1f, 0x0000);
4108
4109 /* Check ALDPS bit, disable it if enabled */
4110 rtl_writephy(tp, 0x1f, 0x0a43);
4111 if (rtl_readphy(tp, 0x10) & 0x0004)
Chun-Hao Lin76564422014-10-01 23:17:17 +08004112 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004113
4114 rtl_writephy(tp, 0x1f, 0x0000);
4115}
4116
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004117static void rtl8168ep_1_hw_phy_config(struct rtl8169_private *tp)
4118{
4119 /* Enable PHY auto speed down */
4120 rtl_writephy(tp, 0x1f, 0x0a44);
4121 rtl_w0w1_phy(tp, 0x11, 0x000c, 0x0000);
4122 rtl_writephy(tp, 0x1f, 0x0000);
4123
4124 /* patch 10M & ALDPS */
4125 rtl_writephy(tp, 0x1f, 0x0bcc);
4126 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
4127 rtl_writephy(tp, 0x1f, 0x0a44);
4128 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
4129 rtl_writephy(tp, 0x1f, 0x0a43);
4130 rtl_writephy(tp, 0x13, 0x8084);
4131 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
4132 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
4133 rtl_writephy(tp, 0x1f, 0x0000);
4134
4135 /* Enable EEE auto-fallback function */
4136 rtl_writephy(tp, 0x1f, 0x0a4b);
4137 rtl_w0w1_phy(tp, 0x11, 0x0004, 0x0000);
4138 rtl_writephy(tp, 0x1f, 0x0000);
4139
4140 /* Enable UC LPF tune function */
4141 rtl_writephy(tp, 0x1f, 0x0a43);
4142 rtl_writephy(tp, 0x13, 0x8012);
4143 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
4144 rtl_writephy(tp, 0x1f, 0x0000);
4145
4146 /* set rg_sel_sdm_rate */
4147 rtl_writephy(tp, 0x1f, 0x0c42);
4148 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
4149 rtl_writephy(tp, 0x1f, 0x0000);
4150
4151 /* Check ALDPS bit, disable it if enabled */
4152 rtl_writephy(tp, 0x1f, 0x0a43);
4153 if (rtl_readphy(tp, 0x10) & 0x0004)
4154 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4155
4156 rtl_writephy(tp, 0x1f, 0x0000);
4157}
4158
4159static void rtl8168ep_2_hw_phy_config(struct rtl8169_private *tp)
4160{
4161 /* patch 10M & ALDPS */
4162 rtl_writephy(tp, 0x1f, 0x0bcc);
4163 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x0100);
4164 rtl_writephy(tp, 0x1f, 0x0a44);
4165 rtl_w0w1_phy(tp, 0x11, 0x00c0, 0x0000);
4166 rtl_writephy(tp, 0x1f, 0x0a43);
4167 rtl_writephy(tp, 0x13, 0x8084);
4168 rtl_w0w1_phy(tp, 0x14, 0x0000, 0x6000);
4169 rtl_w0w1_phy(tp, 0x10, 0x1003, 0x0000);
4170 rtl_writephy(tp, 0x1f, 0x0000);
4171
4172 /* Enable UC LPF tune function */
4173 rtl_writephy(tp, 0x1f, 0x0a43);
4174 rtl_writephy(tp, 0x13, 0x8012);
4175 rtl_w0w1_phy(tp, 0x14, 0x8000, 0x0000);
4176 rtl_writephy(tp, 0x1f, 0x0000);
4177
4178 /* Set rg_sel_sdm_rate */
4179 rtl_writephy(tp, 0x1f, 0x0c42);
4180 rtl_w0w1_phy(tp, 0x11, 0x4000, 0x2000);
4181 rtl_writephy(tp, 0x1f, 0x0000);
4182
4183 /* Channel estimation parameters */
4184 rtl_writephy(tp, 0x1f, 0x0a43);
4185 rtl_writephy(tp, 0x13, 0x80f3);
4186 rtl_w0w1_phy(tp, 0x14, 0x8b00, ~0x8bff);
4187 rtl_writephy(tp, 0x13, 0x80f0);
4188 rtl_w0w1_phy(tp, 0x14, 0x3a00, ~0x3aff);
4189 rtl_writephy(tp, 0x13, 0x80ef);
4190 rtl_w0w1_phy(tp, 0x14, 0x0500, ~0x05ff);
4191 rtl_writephy(tp, 0x13, 0x80f6);
4192 rtl_w0w1_phy(tp, 0x14, 0x6e00, ~0x6eff);
4193 rtl_writephy(tp, 0x13, 0x80ec);
4194 rtl_w0w1_phy(tp, 0x14, 0x6800, ~0x68ff);
4195 rtl_writephy(tp, 0x13, 0x80ed);
4196 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
4197 rtl_writephy(tp, 0x13, 0x80f2);
4198 rtl_w0w1_phy(tp, 0x14, 0xf400, ~0xf4ff);
4199 rtl_writephy(tp, 0x13, 0x80f4);
4200 rtl_w0w1_phy(tp, 0x14, 0x8500, ~0x85ff);
4201 rtl_writephy(tp, 0x1f, 0x0a43);
4202 rtl_writephy(tp, 0x13, 0x8110);
4203 rtl_w0w1_phy(tp, 0x14, 0xa800, ~0xa8ff);
4204 rtl_writephy(tp, 0x13, 0x810f);
4205 rtl_w0w1_phy(tp, 0x14, 0x1d00, ~0x1dff);
4206 rtl_writephy(tp, 0x13, 0x8111);
4207 rtl_w0w1_phy(tp, 0x14, 0xf500, ~0xf5ff);
4208 rtl_writephy(tp, 0x13, 0x8113);
4209 rtl_w0w1_phy(tp, 0x14, 0x6100, ~0x61ff);
4210 rtl_writephy(tp, 0x13, 0x8115);
4211 rtl_w0w1_phy(tp, 0x14, 0x9200, ~0x92ff);
4212 rtl_writephy(tp, 0x13, 0x810e);
4213 rtl_w0w1_phy(tp, 0x14, 0x0400, ~0x04ff);
4214 rtl_writephy(tp, 0x13, 0x810c);
4215 rtl_w0w1_phy(tp, 0x14, 0x7c00, ~0x7cff);
4216 rtl_writephy(tp, 0x13, 0x810b);
4217 rtl_w0w1_phy(tp, 0x14, 0x5a00, ~0x5aff);
4218 rtl_writephy(tp, 0x1f, 0x0a43);
4219 rtl_writephy(tp, 0x13, 0x80d1);
4220 rtl_w0w1_phy(tp, 0x14, 0xff00, ~0xffff);
4221 rtl_writephy(tp, 0x13, 0x80cd);
4222 rtl_w0w1_phy(tp, 0x14, 0x9e00, ~0x9eff);
4223 rtl_writephy(tp, 0x13, 0x80d3);
4224 rtl_w0w1_phy(tp, 0x14, 0x0e00, ~0x0eff);
4225 rtl_writephy(tp, 0x13, 0x80d5);
4226 rtl_w0w1_phy(tp, 0x14, 0xca00, ~0xcaff);
4227 rtl_writephy(tp, 0x13, 0x80d7);
4228 rtl_w0w1_phy(tp, 0x14, 0x8400, ~0x84ff);
4229
4230 /* Force PWM-mode */
4231 rtl_writephy(tp, 0x1f, 0x0bcd);
4232 rtl_writephy(tp, 0x14, 0x5065);
4233 rtl_writephy(tp, 0x14, 0xd065);
4234 rtl_writephy(tp, 0x1f, 0x0bc8);
4235 rtl_writephy(tp, 0x12, 0x00ed);
4236 rtl_writephy(tp, 0x1f, 0x0bcd);
4237 rtl_writephy(tp, 0x14, 0x1065);
4238 rtl_writephy(tp, 0x14, 0x9065);
4239 rtl_writephy(tp, 0x14, 0x1065);
4240 rtl_writephy(tp, 0x1f, 0x0000);
4241
4242 /* Check ALDPS bit, disable it if enabled */
4243 rtl_writephy(tp, 0x1f, 0x0a43);
4244 if (rtl_readphy(tp, 0x10) & 0x0004)
4245 rtl_w0w1_phy(tp, 0x10, 0x0000, 0x0004);
4246
4247 rtl_writephy(tp, 0x1f, 0x0000);
4248}
4249
françois romieu4da19632011-01-03 15:07:55 +00004250static void rtl8102e_hw_phy_config(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02004251{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08004252 static const struct phy_reg phy_reg_init[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02004253 { 0x1f, 0x0003 },
4254 { 0x08, 0x441d },
4255 { 0x01, 0x9100 },
4256 { 0x1f, 0x0000 }
4257 };
4258
françois romieu4da19632011-01-03 15:07:55 +00004259 rtl_writephy(tp, 0x1f, 0x0000);
4260 rtl_patchphy(tp, 0x11, 1 << 12);
4261 rtl_patchphy(tp, 0x19, 1 << 13);
4262 rtl_patchphy(tp, 0x10, 1 << 15);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004263
françois romieu4da19632011-01-03 15:07:55 +00004264 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
Francois Romieu2857ffb2008-08-02 21:08:49 +02004265}
4266
Hayes Wang5a5e4442011-02-22 17:26:21 +08004267static void rtl8105e_hw_phy_config(struct rtl8169_private *tp)
4268{
4269 static const struct phy_reg phy_reg_init[] = {
4270 { 0x1f, 0x0005 },
4271 { 0x1a, 0x0000 },
4272 { 0x1f, 0x0000 },
4273
4274 { 0x1f, 0x0004 },
4275 { 0x1c, 0x0000 },
4276 { 0x1f, 0x0000 },
4277
4278 { 0x1f, 0x0001 },
4279 { 0x15, 0x7701 },
4280 { 0x1f, 0x0000 }
4281 };
4282
4283 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004284 rtl_writephy(tp, 0x1f, 0x0000);
4285 rtl_writephy(tp, 0x18, 0x0310);
4286 msleep(100);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004287
François Romieu953a12c2011-04-24 17:38:48 +02004288 rtl_apply_firmware(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08004289
4290 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4291}
4292
Hayes Wang7e18dca2012-03-30 14:33:02 +08004293static void rtl8402_hw_phy_config(struct rtl8169_private *tp)
4294{
Hayes Wang7e18dca2012-03-30 14:33:02 +08004295 /* Disable ALDPS before setting firmware */
Francois Romieueef63cc2013-02-08 23:43:20 +01004296 rtl_writephy(tp, 0x1f, 0x0000);
4297 rtl_writephy(tp, 0x18, 0x0310);
4298 msleep(20);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004299
4300 rtl_apply_firmware(tp);
4301
4302 /* EEE setting */
Francois Romieufdf6fc02012-07-06 22:40:38 +02004303 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang7e18dca2012-03-30 14:33:02 +08004304 rtl_writephy(tp, 0x1f, 0x0004);
4305 rtl_writephy(tp, 0x10, 0x401f);
4306 rtl_writephy(tp, 0x19, 0x7030);
4307 rtl_writephy(tp, 0x1f, 0x0000);
4308}
4309
Hayes Wang5598bfe2012-07-02 17:23:21 +08004310static void rtl8106e_hw_phy_config(struct rtl8169_private *tp)
4311{
Hayes Wang5598bfe2012-07-02 17:23:21 +08004312 static const struct phy_reg phy_reg_init[] = {
4313 { 0x1f, 0x0004 },
4314 { 0x10, 0xc07f },
4315 { 0x19, 0x7030 },
4316 { 0x1f, 0x0000 }
4317 };
4318
4319 /* Disable ALDPS before ram code */
Francois Romieueef63cc2013-02-08 23:43:20 +01004320 rtl_writephy(tp, 0x1f, 0x0000);
4321 rtl_writephy(tp, 0x18, 0x0310);
4322 msleep(100);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004323
4324 rtl_apply_firmware(tp);
4325
Francois Romieufdf6fc02012-07-06 22:40:38 +02004326 rtl_eri_write(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004327 rtl_writephy_batch(tp, phy_reg_init, ARRAY_SIZE(phy_reg_init));
4328
Francois Romieufdf6fc02012-07-06 22:40:38 +02004329 rtl_eri_write(tp, 0x1d0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Hayes Wang5598bfe2012-07-02 17:23:21 +08004330}
4331
Francois Romieu5615d9f2007-08-17 17:50:46 +02004332static void rtl_hw_phy_config(struct net_device *dev)
4333{
4334 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004335
4336 rtl8169_print_mac_version(tp);
4337
4338 switch (tp->mac_version) {
4339 case RTL_GIGA_MAC_VER_01:
4340 break;
4341 case RTL_GIGA_MAC_VER_02:
4342 case RTL_GIGA_MAC_VER_03:
françois romieu4da19632011-01-03 15:07:55 +00004343 rtl8169s_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004344 break;
4345 case RTL_GIGA_MAC_VER_04:
françois romieu4da19632011-01-03 15:07:55 +00004346 rtl8169sb_hw_phy_config(tp);
Francois Romieu5615d9f2007-08-17 17:50:46 +02004347 break;
françois romieu2e9558562009-08-10 19:44:19 +00004348 case RTL_GIGA_MAC_VER_05:
françois romieu4da19632011-01-03 15:07:55 +00004349 rtl8169scd_hw_phy_config(tp);
françois romieu2e9558562009-08-10 19:44:19 +00004350 break;
françois romieu8c7006a2009-08-10 19:43:29 +00004351 case RTL_GIGA_MAC_VER_06:
françois romieu4da19632011-01-03 15:07:55 +00004352 rtl8169sce_hw_phy_config(tp);
françois romieu8c7006a2009-08-10 19:43:29 +00004353 break;
Francois Romieu2857ffb2008-08-02 21:08:49 +02004354 case RTL_GIGA_MAC_VER_07:
4355 case RTL_GIGA_MAC_VER_08:
4356 case RTL_GIGA_MAC_VER_09:
françois romieu4da19632011-01-03 15:07:55 +00004357 rtl8102e_hw_phy_config(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02004358 break;
Francois Romieu236b8082008-05-30 16:11:48 +02004359 case RTL_GIGA_MAC_VER_11:
françois romieu4da19632011-01-03 15:07:55 +00004360 rtl8168bb_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004361 break;
4362 case RTL_GIGA_MAC_VER_12:
françois romieu4da19632011-01-03 15:07:55 +00004363 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004364 break;
4365 case RTL_GIGA_MAC_VER_17:
françois romieu4da19632011-01-03 15:07:55 +00004366 rtl8168bef_hw_phy_config(tp);
Francois Romieu236b8082008-05-30 16:11:48 +02004367 break;
Francois Romieu867763c2007-08-17 18:21:58 +02004368 case RTL_GIGA_MAC_VER_18:
françois romieu4da19632011-01-03 15:07:55 +00004369 rtl8168cp_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004370 break;
4371 case RTL_GIGA_MAC_VER_19:
françois romieu4da19632011-01-03 15:07:55 +00004372 rtl8168c_1_hw_phy_config(tp);
Francois Romieu867763c2007-08-17 18:21:58 +02004373 break;
Francois Romieu7da97ec2007-10-18 15:20:43 +02004374 case RTL_GIGA_MAC_VER_20:
françois romieu4da19632011-01-03 15:07:55 +00004375 rtl8168c_2_hw_phy_config(tp);
Francois Romieu7da97ec2007-10-18 15:20:43 +02004376 break;
Francois Romieu197ff762008-06-28 13:16:02 +02004377 case RTL_GIGA_MAC_VER_21:
françois romieu4da19632011-01-03 15:07:55 +00004378 rtl8168c_3_hw_phy_config(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02004379 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02004380 case RTL_GIGA_MAC_VER_22:
françois romieu4da19632011-01-03 15:07:55 +00004381 rtl8168c_4_hw_phy_config(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02004382 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004383 case RTL_GIGA_MAC_VER_23:
Francois Romieu7f3e3d32008-07-20 18:53:20 +02004384 case RTL_GIGA_MAC_VER_24:
françois romieu4da19632011-01-03 15:07:55 +00004385 rtl8168cp_2_hw_phy_config(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02004386 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02004387 case RTL_GIGA_MAC_VER_25:
françois romieubca03d52011-01-03 15:07:31 +00004388 rtl8168d_1_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004389 break;
4390 case RTL_GIGA_MAC_VER_26:
françois romieubca03d52011-01-03 15:07:31 +00004391 rtl8168d_2_hw_phy_config(tp);
françois romieudaf9df62009-10-07 12:44:20 +00004392 break;
4393 case RTL_GIGA_MAC_VER_27:
françois romieu4da19632011-01-03 15:07:55 +00004394 rtl8168d_3_hw_phy_config(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02004395 break;
françois romieue6de30d2011-01-03 15:08:37 +00004396 case RTL_GIGA_MAC_VER_28:
4397 rtl8168d_4_hw_phy_config(tp);
4398 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08004399 case RTL_GIGA_MAC_VER_29:
4400 case RTL_GIGA_MAC_VER_30:
4401 rtl8105e_hw_phy_config(tp);
4402 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02004403 case RTL_GIGA_MAC_VER_31:
4404 /* None. */
4405 break;
hayeswang01dc7fe2011-03-21 01:50:28 +00004406 case RTL_GIGA_MAC_VER_32:
hayeswang01dc7fe2011-03-21 01:50:28 +00004407 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004408 rtl8168e_1_hw_phy_config(tp);
4409 break;
4410 case RTL_GIGA_MAC_VER_34:
4411 rtl8168e_2_hw_phy_config(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00004412 break;
Hayes Wangc2218922011-09-06 16:55:18 +08004413 case RTL_GIGA_MAC_VER_35:
4414 rtl8168f_1_hw_phy_config(tp);
4415 break;
4416 case RTL_GIGA_MAC_VER_36:
4417 rtl8168f_2_hw_phy_config(tp);
4418 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02004419
Hayes Wang7e18dca2012-03-30 14:33:02 +08004420 case RTL_GIGA_MAC_VER_37:
4421 rtl8402_hw_phy_config(tp);
4422 break;
4423
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004424 case RTL_GIGA_MAC_VER_38:
4425 rtl8411_hw_phy_config(tp);
4426 break;
4427
Hayes Wang5598bfe2012-07-02 17:23:21 +08004428 case RTL_GIGA_MAC_VER_39:
4429 rtl8106e_hw_phy_config(tp);
4430 break;
4431
Hayes Wangc5583862012-07-02 17:23:22 +08004432 case RTL_GIGA_MAC_VER_40:
4433 rtl8168g_1_hw_phy_config(tp);
4434 break;
hayeswang57538c42013-04-01 22:23:40 +00004435 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004436 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004437 case RTL_GIGA_MAC_VER_44:
hayeswang57538c42013-04-01 22:23:40 +00004438 rtl8168g_2_hw_phy_config(tp);
4439 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004440 case RTL_GIGA_MAC_VER_45:
4441 case RTL_GIGA_MAC_VER_47:
4442 rtl8168h_1_hw_phy_config(tp);
4443 break;
4444 case RTL_GIGA_MAC_VER_46:
4445 case RTL_GIGA_MAC_VER_48:
4446 rtl8168h_2_hw_phy_config(tp);
4447 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004448
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004449 case RTL_GIGA_MAC_VER_49:
4450 rtl8168ep_1_hw_phy_config(tp);
4451 break;
4452 case RTL_GIGA_MAC_VER_50:
4453 case RTL_GIGA_MAC_VER_51:
4454 rtl8168ep_2_hw_phy_config(tp);
4455 break;
4456
Hayes Wangc5583862012-07-02 17:23:22 +08004457 case RTL_GIGA_MAC_VER_41:
Francois Romieu5615d9f2007-08-17 17:50:46 +02004458 default:
4459 break;
4460 }
4461}
4462
Francois Romieuda78dbf2012-01-26 14:18:23 +01004463static void rtl_phy_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004464{
Linus Torvalds1da177e2005-04-16 15:20:36 -07004465 struct timer_list *timer = &tp->timer;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004466 unsigned long timeout = RTL8169_PHY_TIMEOUT;
4467
Francois Romieubcf0bf92006-07-26 23:14:13 +02004468 assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004469
françois romieu4da19632011-01-03 15:07:55 +00004470 if (tp->phy_reset_pending(tp)) {
Francois Romieu5b0384f2006-08-16 16:00:01 +02004471 /*
Linus Torvalds1da177e2005-04-16 15:20:36 -07004472 * A busy loop could burn quite a few cycles on nowadays CPU.
4473 * Let's delay the execution of the timer for a few ticks.
4474 */
4475 timeout = HZ/10;
4476 goto out_mod_timer;
4477 }
4478
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004479 if (tp->link_ok(tp))
Francois Romieuda78dbf2012-01-26 14:18:23 +01004480 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004481
Lekensteyn9bb8eeb2013-08-02 10:36:55 +02004482 netif_dbg(tp, link, tp->dev, "PHY reset until link up\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004483
françois romieu4da19632011-01-03 15:07:55 +00004484 tp->phy_reset_enable(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004485
4486out_mod_timer:
4487 mod_timer(timer, jiffies + timeout);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004488}
4489
4490static void rtl_schedule_task(struct rtl8169_private *tp, enum rtl_flag flag)
4491{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004492 if (!test_and_set_bit(flag, tp->wk.flags))
4493 schedule_work(&tp->wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004494}
4495
Kees Cook9de36cc2017-10-25 03:53:12 -07004496static void rtl8169_phy_timer(struct timer_list *t)
Francois Romieuda78dbf2012-01-26 14:18:23 +01004497{
Kees Cook9de36cc2017-10-25 03:53:12 -07004498 struct rtl8169_private *tp = from_timer(tp, t, timer);
Francois Romieuda78dbf2012-01-26 14:18:23 +01004499
Francois Romieu98ddf982012-01-31 10:47:34 +01004500 rtl_schedule_task(tp, RTL_FLAG_TASK_PHY_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004501}
4502
Francois Romieuffc46952012-07-06 14:19:23 +02004503DECLARE_RTL_COND(rtl_phy_reset_cond)
4504{
4505 return tp->phy_reset_pending(tp);
4506}
4507
Francois Romieubf793292006-11-01 00:53:05 +01004508static void rtl8169_phy_reset(struct net_device *dev,
4509 struct rtl8169_private *tp)
4510{
françois romieu4da19632011-01-03 15:07:55 +00004511 tp->phy_reset_enable(tp);
Francois Romieuffc46952012-07-06 14:19:23 +02004512 rtl_msleep_loop_wait_low(tp, &rtl_phy_reset_cond, 1, 100);
Francois Romieubf793292006-11-01 00:53:05 +01004513}
4514
David S. Miller8decf862011-09-22 03:23:13 -04004515static bool rtl_tbi_enabled(struct rtl8169_private *tp)
4516{
David S. Miller8decf862011-09-22 03:23:13 -04004517 return (tp->mac_version == RTL_GIGA_MAC_VER_01) &&
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004518 (RTL_R8(tp, PHYstatus) & TBI_Enable);
David S. Miller8decf862011-09-22 03:23:13 -04004519}
4520
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004521static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004522{
Francois Romieu5615d9f2007-08-17 17:50:46 +02004523 rtl_hw_phy_config(dev);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004524
Marcus Sundberg773328942008-07-10 21:28:08 +02004525 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
4526 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004527 RTL_W8(tp, 0x82, 0x01);
Marcus Sundberg773328942008-07-10 21:28:08 +02004528 }
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004529
Francois Romieu6dccd162007-02-13 23:38:05 +01004530 pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
4531
4532 if (tp->mac_version <= RTL_GIGA_MAC_VER_06)
4533 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004534
Francois Romieubcf0bf92006-07-26 23:14:13 +02004535 if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004536 dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004537 RTL_W8(tp, 0x82, 0x01);
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004538 dprintk("Set PHY Reg 0x0bh = 0x00h\n");
françois romieu4da19632011-01-03 15:07:55 +00004539 rtl_writephy(tp, 0x0b, 0x0000); //w 0x0b 15 0 0
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004540 }
4541
Francois Romieubf793292006-11-01 00:53:05 +01004542 rtl8169_phy_reset(dev, tp);
4543
Oliver Neukum54405cd2011-01-06 21:55:13 +01004544 rtl8169_set_speed(dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
Francois Romieucecb5fd2011-04-01 10:21:07 +02004545 ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4546 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4547 (tp->mii.supports_gmii ?
4548 ADVERTISED_1000baseT_Half |
4549 ADVERTISED_1000baseT_Full : 0));
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004550
David S. Miller8decf862011-09-22 03:23:13 -04004551 if (rtl_tbi_enabled(tp))
Joe Perchesbf82c182010-02-09 11:49:50 +00004552 netif_info(tp, link, dev, "TBI auto-negotiating\n");
Francois Romieu4ff96fa2006-07-26 22:05:06 +02004553}
4554
Francois Romieu773d2022007-01-31 23:47:43 +01004555static void rtl_rar_set(struct rtl8169_private *tp, u8 *addr)
4556{
Francois Romieuda78dbf2012-01-26 14:18:23 +01004557 rtl_lock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004558
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004559 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
françois romieu908ba2bf2010-04-26 11:42:58 +00004560
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004561 RTL_W32(tp, MAC4, addr[4] | addr[5] << 8);
4562 RTL_R32(tp, MAC4);
françois romieu908ba2bf2010-04-26 11:42:58 +00004563
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004564 RTL_W32(tp, MAC0, addr[0] | addr[1] << 8 | addr[2] << 16 | addr[3] << 24);
4565 RTL_R32(tp, MAC0);
françois romieu908ba2bf2010-04-26 11:42:58 +00004566
françois romieu9ecb9aa2012-12-07 11:20:21 +00004567 if (tp->mac_version == RTL_GIGA_MAC_VER_34)
4568 rtl_rar_exgmac_set(tp, addr);
françois romieuc28aa382011-08-02 03:53:43 +00004569
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004570 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieu773d2022007-01-31 23:47:43 +01004571
Francois Romieuda78dbf2012-01-26 14:18:23 +01004572 rtl_unlock_work(tp);
Francois Romieu773d2022007-01-31 23:47:43 +01004573}
4574
4575static int rtl_set_mac_address(struct net_device *dev, void *p)
4576{
4577 struct rtl8169_private *tp = netdev_priv(dev);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01004578 struct device *d = tp_to_dev(tp);
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004579 int ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004580
Heiner Kallweit1f7aa2b2018-03-20 07:45:33 +01004581 ret = eth_mac_addr(dev, p);
4582 if (ret)
4583 return ret;
Francois Romieu773d2022007-01-31 23:47:43 +01004584
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08004585 pm_runtime_get_noresume(d);
4586
4587 if (pm_runtime_active(d))
4588 rtl_rar_set(tp, dev->dev_addr);
4589
4590 pm_runtime_put_noidle(d);
Francois Romieu773d2022007-01-31 23:47:43 +01004591
4592 return 0;
4593}
4594
Francois Romieu5f787a12006-08-17 13:02:36 +02004595static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
4596{
4597 struct rtl8169_private *tp = netdev_priv(dev);
4598 struct mii_ioctl_data *data = if_mii(ifr);
4599
Francois Romieu8b4ab282008-11-19 22:05:25 -08004600 return netif_running(dev) ? tp->do_ioctl(tp, data, cmd) : -ENODEV;
4601}
Francois Romieu5f787a12006-08-17 13:02:36 +02004602
Francois Romieucecb5fd2011-04-01 10:21:07 +02004603static int rtl_xmii_ioctl(struct rtl8169_private *tp,
4604 struct mii_ioctl_data *data, int cmd)
Francois Romieu8b4ab282008-11-19 22:05:25 -08004605{
Francois Romieu5f787a12006-08-17 13:02:36 +02004606 switch (cmd) {
4607 case SIOCGMIIPHY:
4608 data->phy_id = 32; /* Internal PHY */
4609 return 0;
4610
4611 case SIOCGMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004612 data->val_out = rtl_readphy(tp, data->reg_num & 0x1f);
Francois Romieu5f787a12006-08-17 13:02:36 +02004613 return 0;
4614
4615 case SIOCSMIIREG:
françois romieu4da19632011-01-03 15:07:55 +00004616 rtl_writephy(tp, data->reg_num & 0x1f, data->val_in);
Francois Romieu5f787a12006-08-17 13:02:36 +02004617 return 0;
4618 }
4619 return -EOPNOTSUPP;
4620}
4621
Francois Romieu8b4ab282008-11-19 22:05:25 -08004622static int rtl_tbi_ioctl(struct rtl8169_private *tp, struct mii_ioctl_data *data, int cmd)
4623{
4624 return -EOPNOTSUPP;
4625}
4626
Bill Pembertonbaf63292012-12-03 09:23:28 -05004627static void rtl_init_mdio_ops(struct rtl8169_private *tp)
françois romieuc0e45c12011-01-03 15:08:04 +00004628{
4629 struct mdio_ops *ops = &tp->mdio_ops;
4630
4631 switch (tp->mac_version) {
4632 case RTL_GIGA_MAC_VER_27:
4633 ops->write = r8168dp_1_mdio_write;
4634 ops->read = r8168dp_1_mdio_read;
4635 break;
françois romieue6de30d2011-01-03 15:08:37 +00004636 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004637 case RTL_GIGA_MAC_VER_31:
françois romieue6de30d2011-01-03 15:08:37 +00004638 ops->write = r8168dp_2_mdio_write;
4639 ops->read = r8168dp_2_mdio_read;
4640 break;
Hayes Wangc5583862012-07-02 17:23:22 +08004641 case RTL_GIGA_MAC_VER_40:
4642 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004643 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004644 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004645 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004646 case RTL_GIGA_MAC_VER_45:
4647 case RTL_GIGA_MAC_VER_46:
4648 case RTL_GIGA_MAC_VER_47:
4649 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004650 case RTL_GIGA_MAC_VER_49:
4651 case RTL_GIGA_MAC_VER_50:
4652 case RTL_GIGA_MAC_VER_51:
Hayes Wangc5583862012-07-02 17:23:22 +08004653 ops->write = r8168g_mdio_write;
4654 ops->read = r8168g_mdio_read;
4655 break;
françois romieuc0e45c12011-01-03 15:08:04 +00004656 default:
4657 ops->write = r8169_mdio_write;
4658 ops->read = r8169_mdio_read;
4659 break;
4660 }
4661}
4662
hayeswange2409d82013-03-31 17:02:04 +00004663static void rtl_speed_down(struct rtl8169_private *tp)
4664{
4665 u32 adv;
4666 int lpa;
4667
4668 rtl_writephy(tp, 0x1f, 0x0000);
4669 lpa = rtl_readphy(tp, MII_LPA);
4670
4671 if (lpa & (LPA_10HALF | LPA_10FULL))
4672 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full;
4673 else if (lpa & (LPA_100HALF | LPA_100FULL))
4674 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4675 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full;
4676 else
4677 adv = ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
4678 ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
4679 (tp->mii.supports_gmii ?
4680 ADVERTISED_1000baseT_Half |
4681 ADVERTISED_1000baseT_Full : 0);
4682
4683 rtl8169_set_speed(tp->dev, AUTONEG_ENABLE, SPEED_1000, DUPLEX_FULL,
4684 adv);
4685}
4686
David S. Miller1805b2f2011-10-24 18:18:09 -04004687static void rtl_wol_suspend_quirk(struct rtl8169_private *tp)
4688{
David S. Miller1805b2f2011-10-24 18:18:09 -04004689 switch (tp->mac_version) {
Cyril Bruleboisb00e69d2012-10-31 14:00:46 +00004690 case RTL_GIGA_MAC_VER_25:
4691 case RTL_GIGA_MAC_VER_26:
David S. Miller1805b2f2011-10-24 18:18:09 -04004692 case RTL_GIGA_MAC_VER_29:
4693 case RTL_GIGA_MAC_VER_30:
4694 case RTL_GIGA_MAC_VER_32:
4695 case RTL_GIGA_MAC_VER_33:
4696 case RTL_GIGA_MAC_VER_34:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004697 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004698 case RTL_GIGA_MAC_VER_38:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004699 case RTL_GIGA_MAC_VER_39:
Hayes Wangc5583862012-07-02 17:23:22 +08004700 case RTL_GIGA_MAC_VER_40:
4701 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004702 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00004703 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08004704 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004705 case RTL_GIGA_MAC_VER_45:
4706 case RTL_GIGA_MAC_VER_46:
4707 case RTL_GIGA_MAC_VER_47:
4708 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004709 case RTL_GIGA_MAC_VER_49:
4710 case RTL_GIGA_MAC_VER_50:
4711 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004712 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) |
David S. Miller1805b2f2011-10-24 18:18:09 -04004713 AcceptBroadcast | AcceptMulticast | AcceptMyPhys);
4714 break;
4715 default:
4716 break;
4717 }
4718}
4719
4720static bool rtl_wol_pll_power_down(struct rtl8169_private *tp)
4721{
4722 if (!(__rtl8169_get_wol(tp) & WAKE_ANY))
4723 return false;
4724
hayeswange2409d82013-03-31 17:02:04 +00004725 rtl_speed_down(tp);
David S. Miller1805b2f2011-10-24 18:18:09 -04004726 rtl_wol_suspend_quirk(tp);
4727
4728 return true;
4729}
4730
françois romieu065c27c2011-01-03 15:08:12 +00004731static void r810x_phy_power_down(struct rtl8169_private *tp)
4732{
4733 rtl_writephy(tp, 0x1f, 0x0000);
4734 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4735}
4736
4737static void r810x_phy_power_up(struct rtl8169_private *tp)
4738{
4739 rtl_writephy(tp, 0x1f, 0x0000);
4740 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4741}
4742
4743static void r810x_pll_power_down(struct rtl8169_private *tp)
4744{
David S. Miller1805b2f2011-10-24 18:18:09 -04004745 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004746 return;
françois romieu065c27c2011-01-03 15:08:12 +00004747
4748 r810x_phy_power_down(tp);
Hayes Wang00042992012-03-30 14:33:00 +08004749
4750 switch (tp->mac_version) {
4751 case RTL_GIGA_MAC_VER_07:
4752 case RTL_GIGA_MAC_VER_08:
4753 case RTL_GIGA_MAC_VER_09:
4754 case RTL_GIGA_MAC_VER_10:
4755 case RTL_GIGA_MAC_VER_13:
4756 case RTL_GIGA_MAC_VER_16:
4757 break;
4758 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004759 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
Hayes Wang00042992012-03-30 14:33:00 +08004760 break;
4761 }
françois romieu065c27c2011-01-03 15:08:12 +00004762}
4763
4764static void r810x_pll_power_up(struct rtl8169_private *tp)
4765{
4766 r810x_phy_power_up(tp);
Hayes Wang00042992012-03-30 14:33:00 +08004767
4768 switch (tp->mac_version) {
4769 case RTL_GIGA_MAC_VER_07:
4770 case RTL_GIGA_MAC_VER_08:
4771 case RTL_GIGA_MAC_VER_09:
4772 case RTL_GIGA_MAC_VER_10:
4773 case RTL_GIGA_MAC_VER_13:
4774 case RTL_GIGA_MAC_VER_16:
4775 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004776 case RTL_GIGA_MAC_VER_47:
4777 case RTL_GIGA_MAC_VER_48:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004778 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004779 break;
Hayes Wang00042992012-03-30 14:33:00 +08004780 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004781 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
Hayes Wang00042992012-03-30 14:33:00 +08004782 break;
4783 }
françois romieu065c27c2011-01-03 15:08:12 +00004784}
4785
4786static void r8168_phy_power_up(struct rtl8169_private *tp)
4787{
4788 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004789 switch (tp->mac_version) {
4790 case RTL_GIGA_MAC_VER_11:
4791 case RTL_GIGA_MAC_VER_12:
4792 case RTL_GIGA_MAC_VER_17:
4793 case RTL_GIGA_MAC_VER_18:
4794 case RTL_GIGA_MAC_VER_19:
4795 case RTL_GIGA_MAC_VER_20:
4796 case RTL_GIGA_MAC_VER_21:
4797 case RTL_GIGA_MAC_VER_22:
4798 case RTL_GIGA_MAC_VER_23:
4799 case RTL_GIGA_MAC_VER_24:
4800 case RTL_GIGA_MAC_VER_25:
4801 case RTL_GIGA_MAC_VER_26:
4802 case RTL_GIGA_MAC_VER_27:
4803 case RTL_GIGA_MAC_VER_28:
4804 case RTL_GIGA_MAC_VER_31:
4805 rtl_writephy(tp, 0x0e, 0x0000);
4806 break;
4807 default:
4808 break;
4809 }
françois romieu065c27c2011-01-03 15:08:12 +00004810 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE);
4811}
4812
4813static void r8168_phy_power_down(struct rtl8169_private *tp)
4814{
4815 rtl_writephy(tp, 0x1f, 0x0000);
hayeswang01dc7fe2011-03-21 01:50:28 +00004816 switch (tp->mac_version) {
4817 case RTL_GIGA_MAC_VER_32:
4818 case RTL_GIGA_MAC_VER_33:
hayeswangbeb330a2013-04-01 22:23:39 +00004819 case RTL_GIGA_MAC_VER_40:
4820 case RTL_GIGA_MAC_VER_41:
hayeswang01dc7fe2011-03-21 01:50:28 +00004821 rtl_writephy(tp, MII_BMCR, BMCR_ANENABLE | BMCR_PDOWN);
4822 break;
4823
4824 case RTL_GIGA_MAC_VER_11:
4825 case RTL_GIGA_MAC_VER_12:
4826 case RTL_GIGA_MAC_VER_17:
4827 case RTL_GIGA_MAC_VER_18:
4828 case RTL_GIGA_MAC_VER_19:
4829 case RTL_GIGA_MAC_VER_20:
4830 case RTL_GIGA_MAC_VER_21:
4831 case RTL_GIGA_MAC_VER_22:
4832 case RTL_GIGA_MAC_VER_23:
4833 case RTL_GIGA_MAC_VER_24:
4834 case RTL_GIGA_MAC_VER_25:
4835 case RTL_GIGA_MAC_VER_26:
4836 case RTL_GIGA_MAC_VER_27:
4837 case RTL_GIGA_MAC_VER_28:
4838 case RTL_GIGA_MAC_VER_31:
4839 rtl_writephy(tp, 0x0e, 0x0200);
4840 default:
4841 rtl_writephy(tp, MII_BMCR, BMCR_PDOWN);
4842 break;
4843 }
françois romieu065c27c2011-01-03 15:08:12 +00004844}
4845
4846static void r8168_pll_power_down(struct rtl8169_private *tp)
4847{
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01004848 if (r8168_check_dash(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004849 return;
4850
Francois Romieucecb5fd2011-04-01 10:21:07 +02004851 if ((tp->mac_version == RTL_GIGA_MAC_VER_23 ||
4852 tp->mac_version == RTL_GIGA_MAC_VER_24) &&
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004853 (RTL_R16(tp, CPlusCmd) & ASF)) {
françois romieu065c27c2011-01-03 15:08:12 +00004854 return;
4855 }
4856
hayeswang01dc7fe2011-03-21 01:50:28 +00004857 if (tp->mac_version == RTL_GIGA_MAC_VER_32 ||
4858 tp->mac_version == RTL_GIGA_MAC_VER_33)
Francois Romieufdf6fc02012-07-06 22:40:38 +02004859 rtl_ephy_write(tp, 0x19, 0xff64);
hayeswang01dc7fe2011-03-21 01:50:28 +00004860
David S. Miller1805b2f2011-10-24 18:18:09 -04004861 if (rtl_wol_pll_power_down(tp))
françois romieu065c27c2011-01-03 15:08:12 +00004862 return;
françois romieu065c27c2011-01-03 15:08:12 +00004863
4864 r8168_phy_power_down(tp);
4865
4866 switch (tp->mac_version) {
4867 case RTL_GIGA_MAC_VER_25:
4868 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004869 case RTL_GIGA_MAC_VER_27:
4870 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004871 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004872 case RTL_GIGA_MAC_VER_32:
4873 case RTL_GIGA_MAC_VER_33:
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004874 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004875 case RTL_GIGA_MAC_VER_45:
4876 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004877 case RTL_GIGA_MAC_VER_50:
4878 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004879 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004880 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004881 case RTL_GIGA_MAC_VER_40:
4882 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004883 case RTL_GIGA_MAC_VER_49:
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004884 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0x00000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004885 0xfc000000, ERIAR_EXGMAC);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004886 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) & ~0x80);
hayeswangbeb330a2013-04-01 22:23:39 +00004887 break;
françois romieu065c27c2011-01-03 15:08:12 +00004888 }
4889}
4890
4891static void r8168_pll_power_up(struct rtl8169_private *tp)
4892{
françois romieu065c27c2011-01-03 15:08:12 +00004893 switch (tp->mac_version) {
4894 case RTL_GIGA_MAC_VER_25:
4895 case RTL_GIGA_MAC_VER_26:
Hayes Wang5d2e1952011-02-22 17:26:22 +08004896 case RTL_GIGA_MAC_VER_27:
4897 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004898 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004899 case RTL_GIGA_MAC_VER_32:
4900 case RTL_GIGA_MAC_VER_33:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004901 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0x80);
françois romieu065c27c2011-01-03 15:08:12 +00004902 break;
Chun-Hao Lin42fde732014-10-01 23:17:14 +08004903 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004904 case RTL_GIGA_MAC_VER_45:
4905 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004906 case RTL_GIGA_MAC_VER_50:
4907 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004908 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004909 break;
hayeswangbeb330a2013-04-01 22:23:39 +00004910 case RTL_GIGA_MAC_VER_40:
4911 case RTL_GIGA_MAC_VER_41:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004912 case RTL_GIGA_MAC_VER_49:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02004913 RTL_W8(tp, PMCH, RTL_R8(tp, PMCH) | 0xc0);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08004914 rtl_w0w1_eri(tp, 0x1a8, ERIAR_MASK_1111, 0xfc000000,
hayeswangbeb330a2013-04-01 22:23:39 +00004915 0x00000000, ERIAR_EXGMAC);
4916 break;
françois romieu065c27c2011-01-03 15:08:12 +00004917 }
4918
4919 r8168_phy_power_up(tp);
4920}
4921
Francois Romieud58d46b2011-05-03 16:38:29 +02004922static void rtl_generic_op(struct rtl8169_private *tp,
4923 void (*op)(struct rtl8169_private *))
françois romieu065c27c2011-01-03 15:08:12 +00004924{
4925 if (op)
4926 op(tp);
4927}
4928
4929static void rtl_pll_power_down(struct rtl8169_private *tp)
4930{
Francois Romieud58d46b2011-05-03 16:38:29 +02004931 rtl_generic_op(tp, tp->pll_power_ops.down);
françois romieu065c27c2011-01-03 15:08:12 +00004932}
4933
4934static void rtl_pll_power_up(struct rtl8169_private *tp)
4935{
Francois Romieud58d46b2011-05-03 16:38:29 +02004936 rtl_generic_op(tp, tp->pll_power_ops.up);
françois romieu065c27c2011-01-03 15:08:12 +00004937}
4938
Bill Pembertonbaf63292012-12-03 09:23:28 -05004939static void rtl_init_pll_power_ops(struct rtl8169_private *tp)
françois romieu065c27c2011-01-03 15:08:12 +00004940{
4941 struct pll_power_ops *ops = &tp->pll_power_ops;
4942
4943 switch (tp->mac_version) {
4944 case RTL_GIGA_MAC_VER_07:
4945 case RTL_GIGA_MAC_VER_08:
4946 case RTL_GIGA_MAC_VER_09:
4947 case RTL_GIGA_MAC_VER_10:
4948 case RTL_GIGA_MAC_VER_16:
Hayes Wang5a5e4442011-02-22 17:26:21 +08004949 case RTL_GIGA_MAC_VER_29:
4950 case RTL_GIGA_MAC_VER_30:
Hayes Wang7e18dca2012-03-30 14:33:02 +08004951 case RTL_GIGA_MAC_VER_37:
Hayes Wang5598bfe2012-07-02 17:23:21 +08004952 case RTL_GIGA_MAC_VER_39:
hayeswang58152cd2013-04-01 22:23:42 +00004953 case RTL_GIGA_MAC_VER_43:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004954 case RTL_GIGA_MAC_VER_47:
4955 case RTL_GIGA_MAC_VER_48:
françois romieu065c27c2011-01-03 15:08:12 +00004956 ops->down = r810x_pll_power_down;
4957 ops->up = r810x_pll_power_up;
4958 break;
4959
4960 case RTL_GIGA_MAC_VER_11:
4961 case RTL_GIGA_MAC_VER_12:
4962 case RTL_GIGA_MAC_VER_17:
4963 case RTL_GIGA_MAC_VER_18:
4964 case RTL_GIGA_MAC_VER_19:
4965 case RTL_GIGA_MAC_VER_20:
4966 case RTL_GIGA_MAC_VER_21:
4967 case RTL_GIGA_MAC_VER_22:
4968 case RTL_GIGA_MAC_VER_23:
4969 case RTL_GIGA_MAC_VER_24:
4970 case RTL_GIGA_MAC_VER_25:
4971 case RTL_GIGA_MAC_VER_26:
4972 case RTL_GIGA_MAC_VER_27:
françois romieue6de30d2011-01-03 15:08:37 +00004973 case RTL_GIGA_MAC_VER_28:
hayeswang4804b3b2011-03-21 01:50:29 +00004974 case RTL_GIGA_MAC_VER_31:
hayeswang01dc7fe2011-03-21 01:50:28 +00004975 case RTL_GIGA_MAC_VER_32:
4976 case RTL_GIGA_MAC_VER_33:
Hayes Wang70090422011-07-06 15:58:06 +08004977 case RTL_GIGA_MAC_VER_34:
Hayes Wangc2218922011-09-06 16:55:18 +08004978 case RTL_GIGA_MAC_VER_35:
4979 case RTL_GIGA_MAC_VER_36:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08004980 case RTL_GIGA_MAC_VER_38:
Hayes Wangc5583862012-07-02 17:23:22 +08004981 case RTL_GIGA_MAC_VER_40:
4982 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00004983 case RTL_GIGA_MAC_VER_42:
hayeswang45dd95c2013-07-08 17:09:01 +08004984 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08004985 case RTL_GIGA_MAC_VER_45:
4986 case RTL_GIGA_MAC_VER_46:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08004987 case RTL_GIGA_MAC_VER_49:
4988 case RTL_GIGA_MAC_VER_50:
4989 case RTL_GIGA_MAC_VER_51:
françois romieu065c27c2011-01-03 15:08:12 +00004990 ops->down = r8168_pll_power_down;
4991 ops->up = r8168_pll_power_up;
4992 break;
4993
4994 default:
4995 ops->down = NULL;
4996 ops->up = NULL;
4997 break;
4998 }
4999}
5000
Hayes Wange542a222011-07-06 15:58:04 +08005001static void rtl_init_rxcfg(struct rtl8169_private *tp)
5002{
Hayes Wange542a222011-07-06 15:58:04 +08005003 switch (tp->mac_version) {
5004 case RTL_GIGA_MAC_VER_01:
5005 case RTL_GIGA_MAC_VER_02:
5006 case RTL_GIGA_MAC_VER_03:
5007 case RTL_GIGA_MAC_VER_04:
5008 case RTL_GIGA_MAC_VER_05:
5009 case RTL_GIGA_MAC_VER_06:
5010 case RTL_GIGA_MAC_VER_10:
5011 case RTL_GIGA_MAC_VER_11:
5012 case RTL_GIGA_MAC_VER_12:
5013 case RTL_GIGA_MAC_VER_13:
5014 case RTL_GIGA_MAC_VER_14:
5015 case RTL_GIGA_MAC_VER_15:
5016 case RTL_GIGA_MAC_VER_16:
5017 case RTL_GIGA_MAC_VER_17:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005018 RTL_W32(tp, RxConfig, RX_FIFO_THRESH | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08005019 break;
5020 case RTL_GIGA_MAC_VER_18:
5021 case RTL_GIGA_MAC_VER_19:
5022 case RTL_GIGA_MAC_VER_20:
5023 case RTL_GIGA_MAC_VER_21:
5024 case RTL_GIGA_MAC_VER_22:
5025 case RTL_GIGA_MAC_VER_23:
5026 case RTL_GIGA_MAC_VER_24:
françois romieueb2dc352012-06-20 12:09:18 +00005027 case RTL_GIGA_MAC_VER_34:
françois romieu3ced8c92013-09-08 01:15:35 +02005028 case RTL_GIGA_MAC_VER_35:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005029 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08005030 break;
hayeswangbeb330a2013-04-01 22:23:39 +00005031 case RTL_GIGA_MAC_VER_40:
5032 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00005033 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00005034 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08005035 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005036 case RTL_GIGA_MAC_VER_45:
5037 case RTL_GIGA_MAC_VER_46:
5038 case RTL_GIGA_MAC_VER_47:
5039 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005040 case RTL_GIGA_MAC_VER_49:
5041 case RTL_GIGA_MAC_VER_50:
5042 case RTL_GIGA_MAC_VER_51:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005043 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_MULTI_EN | RX_DMA_BURST | RX_EARLY_OFF);
hayeswangbeb330a2013-04-01 22:23:39 +00005044 break;
Hayes Wange542a222011-07-06 15:58:04 +08005045 default:
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005046 RTL_W32(tp, RxConfig, RX128_INT_EN | RX_DMA_BURST);
Hayes Wange542a222011-07-06 15:58:04 +08005047 break;
5048 }
5049}
5050
Hayes Wang92fc43b2011-07-06 15:58:03 +08005051static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
5052{
Timo Teräs9fba0812013-01-15 21:01:24 +00005053 tp->dirty_tx = tp->cur_tx = tp->cur_rx = 0;
Hayes Wang92fc43b2011-07-06 15:58:03 +08005054}
5055
Francois Romieud58d46b2011-05-03 16:38:29 +02005056static void rtl_hw_jumbo_enable(struct rtl8169_private *tp)
5057{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005058 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005059 rtl_generic_op(tp, tp->jumbo_ops.enable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005060 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005061}
5062
5063static void rtl_hw_jumbo_disable(struct rtl8169_private *tp)
5064{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005065 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005066 rtl_generic_op(tp, tp->jumbo_ops.disable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005067 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieud58d46b2011-05-03 16:38:29 +02005068}
5069
5070static void r8168c_hw_jumbo_enable(struct rtl8169_private *tp)
5071{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005072 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
5073 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | Jumbo_En1);
Heiner Kallweitcb732002018-03-20 07:45:35 +01005074 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005075}
5076
5077static void r8168c_hw_jumbo_disable(struct rtl8169_private *tp)
5078{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005079 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
5080 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~Jumbo_En1);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005081 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005082}
5083
5084static void r8168dp_hw_jumbo_enable(struct rtl8169_private *tp)
5085{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005086 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02005087}
5088
5089static void r8168dp_hw_jumbo_disable(struct rtl8169_private *tp)
5090{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005091 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
Francois Romieud58d46b2011-05-03 16:38:29 +02005092}
5093
5094static void r8168e_hw_jumbo_enable(struct rtl8169_private *tp)
5095{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005096 RTL_W8(tp, MaxTxPacketSize, 0x3f);
5097 RTL_W8(tp, Config3, RTL_R8(tp, Config3) | Jumbo_En0);
5098 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | 0x01);
Heiner Kallweitcb732002018-03-20 07:45:35 +01005099 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_512B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005100}
5101
5102static void r8168e_hw_jumbo_disable(struct rtl8169_private *tp)
5103{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005104 RTL_W8(tp, MaxTxPacketSize, 0x0c);
5105 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Jumbo_En0);
5106 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~0x01);
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005107 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieud58d46b2011-05-03 16:38:29 +02005108}
5109
5110static void r8168b_0_hw_jumbo_enable(struct rtl8169_private *tp)
5111{
Heiner Kallweitcb732002018-03-20 07:45:35 +01005112 rtl_tx_performance_tweak(tp,
Rafał Miłeckif65d5392015-01-26 18:06:31 +01005113 PCI_EXP_DEVCTL_READRQ_512B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02005114}
5115
5116static void r8168b_0_hw_jumbo_disable(struct rtl8169_private *tp)
5117{
Heiner Kallweitcb732002018-03-20 07:45:35 +01005118 rtl_tx_performance_tweak(tp,
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005119 PCI_EXP_DEVCTL_READRQ_4096B | PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieud58d46b2011-05-03 16:38:29 +02005120}
5121
5122static void r8168b_1_hw_jumbo_enable(struct rtl8169_private *tp)
5123{
Francois Romieud58d46b2011-05-03 16:38:29 +02005124 r8168b_0_hw_jumbo_enable(tp);
5125
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005126 RTL_W8(tp, Config4, RTL_R8(tp, Config4) | (1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02005127}
5128
5129static void r8168b_1_hw_jumbo_disable(struct rtl8169_private *tp)
5130{
Francois Romieud58d46b2011-05-03 16:38:29 +02005131 r8168b_0_hw_jumbo_disable(tp);
5132
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005133 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieud58d46b2011-05-03 16:38:29 +02005134}
5135
Bill Pembertonbaf63292012-12-03 09:23:28 -05005136static void rtl_init_jumbo_ops(struct rtl8169_private *tp)
Francois Romieud58d46b2011-05-03 16:38:29 +02005137{
5138 struct jumbo_ops *ops = &tp->jumbo_ops;
5139
5140 switch (tp->mac_version) {
5141 case RTL_GIGA_MAC_VER_11:
5142 ops->disable = r8168b_0_hw_jumbo_disable;
5143 ops->enable = r8168b_0_hw_jumbo_enable;
5144 break;
5145 case RTL_GIGA_MAC_VER_12:
5146 case RTL_GIGA_MAC_VER_17:
5147 ops->disable = r8168b_1_hw_jumbo_disable;
5148 ops->enable = r8168b_1_hw_jumbo_enable;
5149 break;
5150 case RTL_GIGA_MAC_VER_18: /* Wild guess. Needs info from Realtek. */
5151 case RTL_GIGA_MAC_VER_19:
5152 case RTL_GIGA_MAC_VER_20:
5153 case RTL_GIGA_MAC_VER_21: /* Wild guess. Needs info from Realtek. */
5154 case RTL_GIGA_MAC_VER_22:
5155 case RTL_GIGA_MAC_VER_23:
5156 case RTL_GIGA_MAC_VER_24:
5157 case RTL_GIGA_MAC_VER_25:
5158 case RTL_GIGA_MAC_VER_26:
5159 ops->disable = r8168c_hw_jumbo_disable;
5160 ops->enable = r8168c_hw_jumbo_enable;
5161 break;
5162 case RTL_GIGA_MAC_VER_27:
5163 case RTL_GIGA_MAC_VER_28:
5164 ops->disable = r8168dp_hw_jumbo_disable;
5165 ops->enable = r8168dp_hw_jumbo_enable;
5166 break;
5167 case RTL_GIGA_MAC_VER_31: /* Wild guess. Needs info from Realtek. */
5168 case RTL_GIGA_MAC_VER_32:
5169 case RTL_GIGA_MAC_VER_33:
5170 case RTL_GIGA_MAC_VER_34:
5171 ops->disable = r8168e_hw_jumbo_disable;
5172 ops->enable = r8168e_hw_jumbo_enable;
5173 break;
5174
5175 /*
5176 * No action needed for jumbo frames with 8169.
5177 * No jumbo for 810x at all.
5178 */
Hayes Wangc5583862012-07-02 17:23:22 +08005179 case RTL_GIGA_MAC_VER_40:
5180 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00005181 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00005182 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08005183 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005184 case RTL_GIGA_MAC_VER_45:
5185 case RTL_GIGA_MAC_VER_46:
5186 case RTL_GIGA_MAC_VER_47:
5187 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005188 case RTL_GIGA_MAC_VER_49:
5189 case RTL_GIGA_MAC_VER_50:
5190 case RTL_GIGA_MAC_VER_51:
Francois Romieud58d46b2011-05-03 16:38:29 +02005191 default:
5192 ops->disable = NULL;
5193 ops->enable = NULL;
5194 break;
5195 }
5196}
5197
Francois Romieuffc46952012-07-06 14:19:23 +02005198DECLARE_RTL_COND(rtl_chipcmd_cond)
5199{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005200 return RTL_R8(tp, ChipCmd) & CmdReset;
Francois Romieuffc46952012-07-06 14:19:23 +02005201}
5202
Francois Romieu6f43adc2011-04-29 15:05:51 +02005203static void rtl_hw_reset(struct rtl8169_private *tp)
5204{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005205 RTL_W8(tp, ChipCmd, CmdReset);
Francois Romieu6f43adc2011-04-29 15:05:51 +02005206
Francois Romieuffc46952012-07-06 14:19:23 +02005207 rtl_udelay_loop_wait_low(tp, &rtl_chipcmd_cond, 100, 100);
Francois Romieu6f43adc2011-04-29 15:05:51 +02005208}
5209
Francois Romieub6ffd972011-06-17 17:00:05 +02005210static void rtl_request_uncached_firmware(struct rtl8169_private *tp)
5211{
5212 struct rtl_fw *rtl_fw;
5213 const char *name;
5214 int rc = -ENOMEM;
5215
5216 name = rtl_lookup_firmware_name(tp);
5217 if (!name)
5218 goto out_no_firmware;
5219
5220 rtl_fw = kzalloc(sizeof(*rtl_fw), GFP_KERNEL);
5221 if (!rtl_fw)
5222 goto err_warn;
5223
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01005224 rc = request_firmware(&rtl_fw->fw, name, tp_to_dev(tp));
Francois Romieub6ffd972011-06-17 17:00:05 +02005225 if (rc < 0)
5226 goto err_free;
5227
Francois Romieufd112f22011-06-18 00:10:29 +02005228 rc = rtl_check_firmware(tp, rtl_fw);
5229 if (rc < 0)
5230 goto err_release_firmware;
5231
Francois Romieub6ffd972011-06-17 17:00:05 +02005232 tp->rtl_fw = rtl_fw;
5233out:
5234 return;
5235
Francois Romieufd112f22011-06-18 00:10:29 +02005236err_release_firmware:
5237 release_firmware(rtl_fw->fw);
Francois Romieub6ffd972011-06-17 17:00:05 +02005238err_free:
5239 kfree(rtl_fw);
5240err_warn:
5241 netif_warn(tp, ifup, tp->dev, "unable to load firmware patch %s (%d)\n",
5242 name, rc);
5243out_no_firmware:
5244 tp->rtl_fw = NULL;
5245 goto out;
5246}
5247
François Romieu953a12c2011-04-24 17:38:48 +02005248static void rtl_request_firmware(struct rtl8169_private *tp)
5249{
Francois Romieub6ffd972011-06-17 17:00:05 +02005250 if (IS_ERR(tp->rtl_fw))
5251 rtl_request_uncached_firmware(tp);
François Romieu953a12c2011-04-24 17:38:48 +02005252}
5253
Hayes Wang92fc43b2011-07-06 15:58:03 +08005254static void rtl_rx_close(struct rtl8169_private *tp)
5255{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005256 RTL_W32(tp, RxConfig, RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005257}
5258
Francois Romieuffc46952012-07-06 14:19:23 +02005259DECLARE_RTL_COND(rtl_npq_cond)
5260{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005261 return RTL_R8(tp, TxPoll) & NPQ;
Francois Romieuffc46952012-07-06 14:19:23 +02005262}
5263
5264DECLARE_RTL_COND(rtl_txcfg_empty_cond)
5265{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005266 return RTL_R32(tp, TxConfig) & TXCFG_EMPTY;
Francois Romieuffc46952012-07-06 14:19:23 +02005267}
5268
françois romieue6de30d2011-01-03 15:08:37 +00005269static void rtl8169_hw_reset(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005270{
5271 /* Disable interrupts */
françois romieu811fd302011-12-04 20:30:45 +00005272 rtl8169_irq_mask_and_ack(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005273
Hayes Wang92fc43b2011-07-06 15:58:03 +08005274 rtl_rx_close(tp);
5275
Hayes Wang5d2e1952011-02-22 17:26:22 +08005276 if (tp->mac_version == RTL_GIGA_MAC_VER_27 ||
hayeswang4804b3b2011-03-21 01:50:29 +00005277 tp->mac_version == RTL_GIGA_MAC_VER_28 ||
5278 tp->mac_version == RTL_GIGA_MAC_VER_31) {
Francois Romieuffc46952012-07-06 14:19:23 +02005279 rtl_udelay_loop_wait_low(tp, &rtl_npq_cond, 20, 42*42);
Hayes Wangc2218922011-09-06 16:55:18 +08005280 } else if (tp->mac_version == RTL_GIGA_MAC_VER_34 ||
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08005281 tp->mac_version == RTL_GIGA_MAC_VER_35 ||
5282 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
5283 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
5284 tp->mac_version == RTL_GIGA_MAC_VER_38 ||
5285 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
5286 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
5287 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
5288 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
5289 tp->mac_version == RTL_GIGA_MAC_VER_44 ||
5290 tp->mac_version == RTL_GIGA_MAC_VER_45 ||
5291 tp->mac_version == RTL_GIGA_MAC_VER_46 ||
5292 tp->mac_version == RTL_GIGA_MAC_VER_47 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08005293 tp->mac_version == RTL_GIGA_MAC_VER_48 ||
5294 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
5295 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
5296 tp->mac_version == RTL_GIGA_MAC_VER_51) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005297 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Francois Romieuffc46952012-07-06 14:19:23 +02005298 rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 666);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005299 } else {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005300 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) | StopReq);
Hayes Wang92fc43b2011-07-06 15:58:03 +08005301 udelay(100);
françois romieue6de30d2011-01-03 15:08:37 +00005302 }
5303
Hayes Wang92fc43b2011-07-06 15:58:03 +08005304 rtl_hw_reset(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005305}
5306
Francois Romieu7f796d832007-06-11 23:04:41 +02005307static void rtl_set_rx_tx_config_registers(struct rtl8169_private *tp)
Francois Romieu9cb427b2006-11-02 00:10:16 +01005308{
Francois Romieu9cb427b2006-11-02 00:10:16 +01005309 /* Set DMA burst size and Interframe Gap Time */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005310 RTL_W32(tp, TxConfig, (TX_DMA_BURST << TxDMAShift) |
Francois Romieu9cb427b2006-11-02 00:10:16 +01005311 (InterFrameGap << TxInterFrameGapShift));
5312}
5313
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005314static void rtl_hw_start(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005315{
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005316 tp->hw_start(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01005317 rtl_irq_enable_all(tp);
Francois Romieu07ce4062007-02-23 23:36:39 +01005318}
5319
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005320static void rtl_set_rx_tx_desc_registers(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02005321{
5322 /*
5323 * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
5324 * register to be written before TxDescAddrLow to work.
5325 * Switching from MMIO to I/O access fixes the issue as well.
5326 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005327 RTL_W32(tp, TxDescStartAddrHigh, ((u64) tp->TxPhyAddr) >> 32);
5328 RTL_W32(tp, TxDescStartAddrLow, ((u64) tp->TxPhyAddr) & DMA_BIT_MASK(32));
5329 RTL_W32(tp, RxDescAddrHigh, ((u64) tp->RxPhyAddr) >> 32);
5330 RTL_W32(tp, RxDescAddrLow, ((u64) tp->RxPhyAddr) & DMA_BIT_MASK(32));
Francois Romieu7f796d832007-06-11 23:04:41 +02005331}
5332
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005333static u16 rtl_rw_cpluscmd(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02005334{
5335 u16 cmd;
5336
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005337 cmd = RTL_R16(tp, CPlusCmd);
5338 RTL_W16(tp, CPlusCmd, cmd);
Francois Romieu7f796d832007-06-11 23:04:41 +02005339 return cmd;
5340}
5341
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005342static void rtl_set_rx_max_size(struct rtl8169_private *tp)
Francois Romieu7f796d832007-06-11 23:04:41 +02005343{
5344 /* Low hurts. Let's disable the filtering. */
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005345 RTL_W16(tp, RxMaxSize, R8169_RX_BUF_SIZE + 1);
Francois Romieu7f796d832007-06-11 23:04:41 +02005346}
5347
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005348static void rtl8169_set_magic_reg(struct rtl8169_private *tp, unsigned mac_version)
Francois Romieu6dccd162007-02-13 23:38:05 +01005349{
Francois Romieu37441002011-06-17 22:58:54 +02005350 static const struct rtl_cfg2_info {
Francois Romieu6dccd162007-02-13 23:38:05 +01005351 u32 mac_version;
5352 u32 clk;
5353 u32 val;
5354 } cfg2_info [] = {
5355 { RTL_GIGA_MAC_VER_05, PCI_Clock_33MHz, 0x000fff00 }, // 8110SCd
5356 { RTL_GIGA_MAC_VER_05, PCI_Clock_66MHz, 0x000fffff },
5357 { RTL_GIGA_MAC_VER_06, PCI_Clock_33MHz, 0x00ffff00 }, // 8110SCe
5358 { RTL_GIGA_MAC_VER_06, PCI_Clock_66MHz, 0x00ffffff }
Francois Romieu37441002011-06-17 22:58:54 +02005359 };
5360 const struct rtl_cfg2_info *p = cfg2_info;
Francois Romieu6dccd162007-02-13 23:38:05 +01005361 unsigned int i;
5362 u32 clk;
5363
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005364 clk = RTL_R8(tp, Config2) & PCI_Clock_66MHz;
Francois Romieucadf1852008-01-03 23:38:38 +01005365 for (i = 0; i < ARRAY_SIZE(cfg2_info); i++, p++) {
Francois Romieu6dccd162007-02-13 23:38:05 +01005366 if ((p->mac_version == mac_version) && (p->clk == clk)) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005367 RTL_W32(tp, 0x7c, p->val);
Francois Romieu6dccd162007-02-13 23:38:05 +01005368 break;
5369 }
5370 }
5371}
5372
Francois Romieue6b763e2012-03-08 09:35:39 +01005373static void rtl_set_rx_mode(struct net_device *dev)
5374{
5375 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieue6b763e2012-03-08 09:35:39 +01005376 u32 mc_filter[2]; /* Multicast hash filter */
5377 int rx_mode;
5378 u32 tmp = 0;
5379
5380 if (dev->flags & IFF_PROMISC) {
5381 /* Unconditionally log net taps. */
5382 netif_notice(tp, link, dev, "Promiscuous mode enabled\n");
5383 rx_mode =
5384 AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
5385 AcceptAllPhys;
5386 mc_filter[1] = mc_filter[0] = 0xffffffff;
5387 } else if ((netdev_mc_count(dev) > multicast_filter_limit) ||
5388 (dev->flags & IFF_ALLMULTI)) {
5389 /* Too many to filter perfectly -- accept all multicasts. */
5390 rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
5391 mc_filter[1] = mc_filter[0] = 0xffffffff;
5392 } else {
5393 struct netdev_hw_addr *ha;
5394
5395 rx_mode = AcceptBroadcast | AcceptMyPhys;
5396 mc_filter[1] = mc_filter[0] = 0;
5397 netdev_for_each_mc_addr(ha, dev) {
5398 int bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
5399 mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
5400 rx_mode |= AcceptMulticast;
5401 }
5402 }
5403
5404 if (dev->features & NETIF_F_RXALL)
5405 rx_mode |= (AcceptErr | AcceptRunt);
5406
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005407 tmp = (RTL_R32(tp, RxConfig) & ~RX_CONFIG_ACCEPT_MASK) | rx_mode;
Francois Romieue6b763e2012-03-08 09:35:39 +01005408
5409 if (tp->mac_version > RTL_GIGA_MAC_VER_06) {
5410 u32 data = mc_filter[0];
5411
5412 mc_filter[0] = swab32(mc_filter[1]);
5413 mc_filter[1] = swab32(data);
5414 }
5415
Nathan Walp04817762012-11-01 12:08:47 +00005416 if (tp->mac_version == RTL_GIGA_MAC_VER_35)
5417 mc_filter[1] = mc_filter[0] = 0xffffffff;
5418
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005419 RTL_W32(tp, MAR0 + 4, mc_filter[1]);
5420 RTL_W32(tp, MAR0 + 0, mc_filter[0]);
Francois Romieue6b763e2012-03-08 09:35:39 +01005421
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005422 RTL_W32(tp, RxConfig, tmp);
Francois Romieue6b763e2012-03-08 09:35:39 +01005423}
5424
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005425static void rtl_hw_start_8169(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01005426{
Francois Romieu9cb427b2006-11-02 00:10:16 +01005427 if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005428 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) | PCIMulRW);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005429 pci_write_config_byte(tp->pci_dev, PCI_CACHE_LINE_SIZE, 0x08);
Francois Romieu9cb427b2006-11-02 00:10:16 +01005430 }
5431
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005432 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieucecb5fd2011-04-01 10:21:07 +02005433 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
5434 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5435 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
5436 tp->mac_version == RTL_GIGA_MAC_VER_04)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005437 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieu9cb427b2006-11-02 00:10:16 +01005438
Hayes Wange542a222011-07-06 15:58:04 +08005439 rtl_init_rxcfg(tp);
5440
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005441 RTL_W8(tp, EarlyTxThres, NoEarlyTx);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005442
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02005443 rtl_set_rx_max_size(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005444
Francois Romieucecb5fd2011-04-01 10:21:07 +02005445 if (tp->mac_version == RTL_GIGA_MAC_VER_01 ||
5446 tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5447 tp->mac_version == RTL_GIGA_MAC_VER_03 ||
5448 tp->mac_version == RTL_GIGA_MAC_VER_04)
Francois Romieuc946b302007-10-04 00:42:50 +02005449 rtl_set_rx_tx_config_registers(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005450
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005451 tp->cp_cmd |= rtl_rw_cpluscmd(tp) | PCIMulRW;
Francois Romieubcf0bf92006-07-26 23:14:13 +02005452
Francois Romieucecb5fd2011-04-01 10:21:07 +02005453 if (tp->mac_version == RTL_GIGA_MAC_VER_02 ||
5454 tp->mac_version == RTL_GIGA_MAC_VER_03) {
Chun-Hao Lin05b96872014-10-01 23:17:12 +08005455 dprintk("Set MAC Reg C+CR Offset 0xe0. "
Linus Torvalds1da177e2005-04-16 15:20:36 -07005456 "Bit-3 and bit-14 MUST be 1\n");
Francois Romieubcf0bf92006-07-26 23:14:13 +02005457 tp->cp_cmd |= (1 << 14);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005458 }
5459
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005460 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieubcf0bf92006-07-26 23:14:13 +02005461
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005462 rtl8169_set_magic_reg(tp, tp->mac_version);
Francois Romieu6dccd162007-02-13 23:38:05 +01005463
Linus Torvalds1da177e2005-04-16 15:20:36 -07005464 /*
5465 * Undocumented corner. Supposedly:
5466 * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
5467 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005468 RTL_W16(tp, IntrMitigate, 0x0000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005469
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005470 rtl_set_rx_tx_desc_registers(tp);
Francois Romieu9cb427b2006-11-02 00:10:16 +01005471
Francois Romieucecb5fd2011-04-01 10:21:07 +02005472 if (tp->mac_version != RTL_GIGA_MAC_VER_01 &&
5473 tp->mac_version != RTL_GIGA_MAC_VER_02 &&
5474 tp->mac_version != RTL_GIGA_MAC_VER_03 &&
5475 tp->mac_version != RTL_GIGA_MAC_VER_04) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005476 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieuc946b302007-10-04 00:42:50 +02005477 rtl_set_rx_tx_config_registers(tp);
5478 }
5479
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005480 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieub518fa82006-08-16 15:23:13 +02005481
5482 /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005483 RTL_R8(tp, IntrMask);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005484
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005485 RTL_W32(tp, RxMissed, 0);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005486
Heiner Kallweit61cb5322018-04-17 23:27:38 +02005487 rtl_set_rx_mode(tp->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07005488
5489 /* no early-rx interrupts */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005490 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Francois Romieu07ce4062007-02-23 23:36:39 +01005491}
Linus Torvalds1da177e2005-04-16 15:20:36 -07005492
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005493static void rtl_csi_write(struct rtl8169_private *tp, int addr, int value)
5494{
5495 if (tp->csi_ops.write)
Francois Romieu52989f02012-07-06 13:37:00 +02005496 tp->csi_ops.write(tp, addr, value);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005497}
5498
5499static u32 rtl_csi_read(struct rtl8169_private *tp, int addr)
5500{
Francois Romieu52989f02012-07-06 13:37:00 +02005501 return tp->csi_ops.read ? tp->csi_ops.read(tp, addr) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005502}
5503
5504static void rtl_csi_access_enable(struct rtl8169_private *tp, u32 bits)
Francois Romieudacf8152008-08-02 20:44:13 +02005505{
5506 u32 csi;
5507
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005508 csi = rtl_csi_read(tp, 0x070c) & 0x00ffffff;
5509 rtl_csi_write(tp, 0x070c, csi | bits);
françois romieu650e8d52011-01-03 15:08:29 +00005510}
5511
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005512static void rtl_csi_access_enable_1(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005513{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005514 rtl_csi_access_enable(tp, 0x17000000);
françois romieue6de30d2011-01-03 15:08:37 +00005515}
5516
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005517static void rtl_csi_access_enable_2(struct rtl8169_private *tp)
françois romieu650e8d52011-01-03 15:08:29 +00005518{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005519 rtl_csi_access_enable(tp, 0x27000000);
5520}
5521
Francois Romieuffc46952012-07-06 14:19:23 +02005522DECLARE_RTL_COND(rtl_csiar_cond)
5523{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005524 return RTL_R32(tp, CSIAR) & CSIAR_FLAG;
Francois Romieuffc46952012-07-06 14:19:23 +02005525}
5526
Francois Romieu52989f02012-07-06 13:37:00 +02005527static void r8169_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005528{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005529 RTL_W32(tp, CSIDR, value);
5530 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005531 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5532
Francois Romieuffc46952012-07-06 14:19:23 +02005533 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005534}
5535
Francois Romieu52989f02012-07-06 13:37:00 +02005536static u32 r8169_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005537{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005538 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) |
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005539 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5540
Francois Romieuffc46952012-07-06 14:19:23 +02005541 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005542 RTL_R32(tp, CSIDR) : ~0;
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005543}
5544
Francois Romieu52989f02012-07-06 13:37:00 +02005545static void r8402_csi_write(struct rtl8169_private *tp, int addr, int value)
Hayes Wang7e18dca2012-03-30 14:33:02 +08005546{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005547 RTL_W32(tp, CSIDR, value);
5548 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
Hayes Wang7e18dca2012-03-30 14:33:02 +08005549 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
5550 CSIAR_FUNC_NIC);
5551
Francois Romieuffc46952012-07-06 14:19:23 +02005552 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
Hayes Wang7e18dca2012-03-30 14:33:02 +08005553}
5554
Francois Romieu52989f02012-07-06 13:37:00 +02005555static u32 r8402_csi_read(struct rtl8169_private *tp, int addr)
Hayes Wang7e18dca2012-03-30 14:33:02 +08005556{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005557 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC |
Hayes Wang7e18dca2012-03-30 14:33:02 +08005558 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5559
Francois Romieuffc46952012-07-06 14:19:23 +02005560 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005561 RTL_R32(tp, CSIDR) : ~0;
Hayes Wang7e18dca2012-03-30 14:33:02 +08005562}
5563
hayeswang45dd95c2013-07-08 17:09:01 +08005564static void r8411_csi_write(struct rtl8169_private *tp, int addr, int value)
5565{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005566 RTL_W32(tp, CSIDR, value);
5567 RTL_W32(tp, CSIAR, CSIAR_WRITE_CMD | (addr & CSIAR_ADDR_MASK) |
hayeswang45dd95c2013-07-08 17:09:01 +08005568 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT |
5569 CSIAR_FUNC_NIC2);
5570
5571 rtl_udelay_loop_wait_low(tp, &rtl_csiar_cond, 10, 100);
5572}
5573
5574static u32 r8411_csi_read(struct rtl8169_private *tp, int addr)
5575{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005576 RTL_W32(tp, CSIAR, (addr & CSIAR_ADDR_MASK) | CSIAR_FUNC_NIC2 |
hayeswang45dd95c2013-07-08 17:09:01 +08005577 CSIAR_BYTE_ENABLE << CSIAR_BYTE_ENABLE_SHIFT);
5578
5579 return rtl_udelay_loop_wait_high(tp, &rtl_csiar_cond, 10, 100) ?
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005580 RTL_R32(tp, CSIDR) : ~0;
hayeswang45dd95c2013-07-08 17:09:01 +08005581}
5582
Bill Pembertonbaf63292012-12-03 09:23:28 -05005583static void rtl_init_csi_ops(struct rtl8169_private *tp)
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005584{
5585 struct csi_ops *ops = &tp->csi_ops;
5586
5587 switch (tp->mac_version) {
5588 case RTL_GIGA_MAC_VER_01:
5589 case RTL_GIGA_MAC_VER_02:
5590 case RTL_GIGA_MAC_VER_03:
5591 case RTL_GIGA_MAC_VER_04:
5592 case RTL_GIGA_MAC_VER_05:
5593 case RTL_GIGA_MAC_VER_06:
5594 case RTL_GIGA_MAC_VER_10:
5595 case RTL_GIGA_MAC_VER_11:
5596 case RTL_GIGA_MAC_VER_12:
5597 case RTL_GIGA_MAC_VER_13:
5598 case RTL_GIGA_MAC_VER_14:
5599 case RTL_GIGA_MAC_VER_15:
5600 case RTL_GIGA_MAC_VER_16:
5601 case RTL_GIGA_MAC_VER_17:
5602 ops->write = NULL;
5603 ops->read = NULL;
5604 break;
5605
Hayes Wang7e18dca2012-03-30 14:33:02 +08005606 case RTL_GIGA_MAC_VER_37:
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005607 case RTL_GIGA_MAC_VER_38:
Hayes Wang7e18dca2012-03-30 14:33:02 +08005608 ops->write = r8402_csi_write;
5609 ops->read = r8402_csi_read;
5610 break;
5611
hayeswang45dd95c2013-07-08 17:09:01 +08005612 case RTL_GIGA_MAC_VER_44:
5613 ops->write = r8411_csi_write;
5614 ops->read = r8411_csi_read;
5615 break;
5616
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005617 default:
5618 ops->write = r8169_csi_write;
5619 ops->read = r8169_csi_read;
5620 break;
5621 }
Francois Romieudacf8152008-08-02 20:44:13 +02005622}
5623
5624struct ephy_info {
5625 unsigned int offset;
5626 u16 mask;
5627 u16 bits;
5628};
5629
Francois Romieufdf6fc02012-07-06 22:40:38 +02005630static void rtl_ephy_init(struct rtl8169_private *tp, const struct ephy_info *e,
5631 int len)
Francois Romieudacf8152008-08-02 20:44:13 +02005632{
5633 u16 w;
5634
5635 while (len-- > 0) {
Francois Romieufdf6fc02012-07-06 22:40:38 +02005636 w = (rtl_ephy_read(tp, e->offset) & ~e->mask) | e->bits;
5637 rtl_ephy_write(tp, e->offset, w);
Francois Romieudacf8152008-08-02 20:44:13 +02005638 e++;
5639 }
5640}
5641
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005642static void rtl_disable_clock_request(struct rtl8169_private *tp)
Francois Romieub726e492008-06-28 12:22:59 +02005643{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005644 pcie_capability_clear_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08005645 PCI_EXP_LNKCTL_CLKREQ_EN);
Francois Romieub726e492008-06-28 12:22:59 +02005646}
5647
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005648static void rtl_enable_clock_request(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005649{
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005650 pcie_capability_set_word(tp->pci_dev, PCI_EXP_LNKCTL,
Jiang Liu7d7903b2012-07-24 17:20:16 +08005651 PCI_EXP_LNKCTL_CLKREQ_EN);
françois romieue6de30d2011-01-03 15:08:37 +00005652}
5653
hayeswangb51ecea2014-07-09 14:52:51 +08005654static void rtl_pcie_state_l2l3_enable(struct rtl8169_private *tp, bool enable)
5655{
hayeswangb51ecea2014-07-09 14:52:51 +08005656 u8 data;
5657
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005658 data = RTL_R8(tp, Config3);
hayeswangb51ecea2014-07-09 14:52:51 +08005659
5660 if (enable)
5661 data |= Rdy_to_L23;
5662 else
5663 data &= ~Rdy_to_L23;
5664
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005665 RTL_W8(tp, Config3, data);
hayeswangb51ecea2014-07-09 14:52:51 +08005666}
5667
Francois Romieub726e492008-06-28 12:22:59 +02005668#define R8168_CPCMD_QUIRK_MASK (\
5669 EnableBist | \
5670 Mac_dbgo_oe | \
5671 Force_half_dup | \
5672 Force_rxflow_en | \
5673 Force_txflow_en | \
5674 Cxpl_dbg_sel | \
5675 ASF | \
5676 PktCntrDisable | \
5677 Mac_dbgo_sel)
5678
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005679static void rtl_hw_start_8168bb(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005680{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005681 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02005682
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005683 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieub726e492008-06-28 12:22:59 +02005684
françois romieufaf1e782013-02-27 13:01:57 +00005685 if (tp->dev->mtu <= ETH_DATA_LEN) {
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005686 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B |
françois romieufaf1e782013-02-27 13:01:57 +00005687 PCI_EXP_DEVCTL_NOSNOOP_EN);
5688 }
Francois Romieu219a1e92008-06-28 11:58:39 +02005689}
5690
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005691static void rtl_hw_start_8168bef(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005692{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005693 rtl_hw_start_8168bb(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005694
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005695 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieub726e492008-06-28 12:22:59 +02005696
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005697 RTL_W8(tp, Config4, RTL_R8(tp, Config4) & ~(1 << 0));
Francois Romieu219a1e92008-06-28 11:58:39 +02005698}
5699
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005700static void __rtl_hw_start_8168cp(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005701{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005702 RTL_W8(tp, Config1, RTL_R8(tp, Config1) | Speed_down);
Francois Romieub726e492008-06-28 12:22:59 +02005703
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005704 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieub726e492008-06-28 12:22:59 +02005705
françois romieufaf1e782013-02-27 13:01:57 +00005706 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005707 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieub726e492008-06-28 12:22:59 +02005708
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005709 rtl_disable_clock_request(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005710
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005711 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu219a1e92008-06-28 11:58:39 +02005712}
5713
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005714static void rtl_hw_start_8168cp_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005715{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005716 static const struct ephy_info e_info_8168cp[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005717 { 0x01, 0, 0x0001 },
5718 { 0x02, 0x0800, 0x1000 },
5719 { 0x03, 0, 0x0042 },
5720 { 0x06, 0x0080, 0x0000 },
5721 { 0x07, 0, 0x2000 }
5722 };
5723
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005724 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005725
Francois Romieufdf6fc02012-07-06 22:40:38 +02005726 rtl_ephy_init(tp, e_info_8168cp, ARRAY_SIZE(e_info_8168cp));
Francois Romieub726e492008-06-28 12:22:59 +02005727
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005728 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005729}
5730
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005731static void rtl_hw_start_8168cp_2(struct rtl8169_private *tp)
Francois Romieuef3386f2008-06-29 12:24:30 +02005732{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005733 rtl_csi_access_enable_2(tp);
Francois Romieuef3386f2008-06-29 12:24:30 +02005734
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005735 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieuef3386f2008-06-29 12:24:30 +02005736
françois romieufaf1e782013-02-27 13:01:57 +00005737 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005738 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieuef3386f2008-06-29 12:24:30 +02005739
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005740 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieuef3386f2008-06-29 12:24:30 +02005741}
5742
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005743static void rtl_hw_start_8168cp_3(struct rtl8169_private *tp)
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005744{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005745 rtl_csi_access_enable_2(tp);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005746
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005747 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005748
5749 /* Magic. */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005750 RTL_W8(tp, DBG_REG, 0x20);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005751
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005752 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005753
françois romieufaf1e782013-02-27 13:01:57 +00005754 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005755 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005756
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005757 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu7f3e3d32008-07-20 18:53:20 +02005758}
5759
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005760static void rtl_hw_start_8168c_1(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005761{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005762 static const struct ephy_info e_info_8168c_1[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005763 { 0x02, 0x0800, 0x1000 },
5764 { 0x03, 0, 0x0002 },
5765 { 0x06, 0x0080, 0x0000 }
5766 };
5767
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005768 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005769
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005770 RTL_W8(tp, DBG_REG, 0x06 | FIX_NAK_1 | FIX_NAK_2);
Francois Romieub726e492008-06-28 12:22:59 +02005771
Francois Romieufdf6fc02012-07-06 22:40:38 +02005772 rtl_ephy_init(tp, e_info_8168c_1, ARRAY_SIZE(e_info_8168c_1));
Francois Romieub726e492008-06-28 12:22:59 +02005773
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005774 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005775}
5776
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005777static void rtl_hw_start_8168c_2(struct rtl8169_private *tp)
Francois Romieu219a1e92008-06-28 11:58:39 +02005778{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08005779 static const struct ephy_info e_info_8168c_2[] = {
Francois Romieub726e492008-06-28 12:22:59 +02005780 { 0x01, 0, 0x0001 },
5781 { 0x03, 0x0400, 0x0220 }
5782 };
5783
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005784 rtl_csi_access_enable_2(tp);
Francois Romieub726e492008-06-28 12:22:59 +02005785
Francois Romieufdf6fc02012-07-06 22:40:38 +02005786 rtl_ephy_init(tp, e_info_8168c_2, ARRAY_SIZE(e_info_8168c_2));
Francois Romieub726e492008-06-28 12:22:59 +02005787
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005788 __rtl_hw_start_8168cp(tp);
Francois Romieu219a1e92008-06-28 11:58:39 +02005789}
5790
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005791static void rtl_hw_start_8168c_3(struct rtl8169_private *tp)
Francois Romieu197ff762008-06-28 13:16:02 +02005792{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005793 rtl_hw_start_8168c_2(tp);
Francois Romieu197ff762008-06-28 13:16:02 +02005794}
5795
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005796static void rtl_hw_start_8168c_4(struct rtl8169_private *tp)
Francois Romieu6fb07052008-06-29 11:54:28 +02005797{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005798 rtl_csi_access_enable_2(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005799
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005800 __rtl_hw_start_8168cp(tp);
Francois Romieu6fb07052008-06-29 11:54:28 +02005801}
5802
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005803static void rtl_hw_start_8168d(struct rtl8169_private *tp)
Francois Romieu5b538df2008-07-20 16:22:45 +02005804{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005805 rtl_csi_access_enable_2(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005806
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005807 rtl_disable_clock_request(tp);
Francois Romieu5b538df2008-07-20 16:22:45 +02005808
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005809 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu5b538df2008-07-20 16:22:45 +02005810
françois romieufaf1e782013-02-27 13:01:57 +00005811 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005812 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu5b538df2008-07-20 16:22:45 +02005813
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005814 RTL_W16(tp, CPlusCmd, RTL_R16(tp, CPlusCmd) & ~R8168_CPCMD_QUIRK_MASK);
Francois Romieu5b538df2008-07-20 16:22:45 +02005815}
5816
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005817static void rtl_hw_start_8168dp(struct rtl8169_private *tp)
hayeswang4804b3b2011-03-21 01:50:29 +00005818{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005819 rtl_csi_access_enable_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005820
françois romieufaf1e782013-02-27 13:01:57 +00005821 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005822 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang4804b3b2011-03-21 01:50:29 +00005823
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005824 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang4804b3b2011-03-21 01:50:29 +00005825
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005826 rtl_disable_clock_request(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00005827}
5828
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005829static void rtl_hw_start_8168d_4(struct rtl8169_private *tp)
françois romieue6de30d2011-01-03 15:08:37 +00005830{
5831 static const struct ephy_info e_info_8168d_4[] = {
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005832 { 0x0b, 0x0000, 0x0048 },
5833 { 0x19, 0x0020, 0x0050 },
5834 { 0x0c, 0x0100, 0x0020 }
françois romieue6de30d2011-01-03 15:08:37 +00005835 };
françois romieue6de30d2011-01-03 15:08:37 +00005836
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005837 rtl_csi_access_enable_1(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005838
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005839 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
françois romieue6de30d2011-01-03 15:08:37 +00005840
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005841 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
françois romieue6de30d2011-01-03 15:08:37 +00005842
Chun-Hao Lin1016a4a2015-12-29 22:13:39 +08005843 rtl_ephy_init(tp, e_info_8168d_4, ARRAY_SIZE(e_info_8168d_4));
françois romieue6de30d2011-01-03 15:08:37 +00005844
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005845 rtl_enable_clock_request(tp);
françois romieue6de30d2011-01-03 15:08:37 +00005846}
5847
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005848static void rtl_hw_start_8168e_1(struct rtl8169_private *tp)
hayeswang01dc7fe2011-03-21 01:50:28 +00005849{
Hayes Wang70090422011-07-06 15:58:06 +08005850 static const struct ephy_info e_info_8168e_1[] = {
hayeswang01dc7fe2011-03-21 01:50:28 +00005851 { 0x00, 0x0200, 0x0100 },
5852 { 0x00, 0x0000, 0x0004 },
5853 { 0x06, 0x0002, 0x0001 },
5854 { 0x06, 0x0000, 0x0030 },
5855 { 0x07, 0x0000, 0x2000 },
5856 { 0x00, 0x0000, 0x0020 },
5857 { 0x03, 0x5800, 0x2000 },
5858 { 0x03, 0x0000, 0x0001 },
5859 { 0x01, 0x0800, 0x1000 },
5860 { 0x07, 0x0000, 0x4000 },
5861 { 0x1e, 0x0000, 0x2000 },
5862 { 0x19, 0xffff, 0xfe6c },
5863 { 0x0a, 0x0000, 0x0040 }
5864 };
5865
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005866 rtl_csi_access_enable_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005867
Francois Romieufdf6fc02012-07-06 22:40:38 +02005868 rtl_ephy_init(tp, e_info_8168e_1, ARRAY_SIZE(e_info_8168e_1));
hayeswang01dc7fe2011-03-21 01:50:28 +00005869
françois romieufaf1e782013-02-27 13:01:57 +00005870 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005871 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
hayeswang01dc7fe2011-03-21 01:50:28 +00005872
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005873 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang01dc7fe2011-03-21 01:50:28 +00005874
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005875 rtl_disable_clock_request(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00005876
5877 /* Reset tx FIFO pointer */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005878 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | TXPLA_RST);
5879 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~TXPLA_RST);
hayeswang01dc7fe2011-03-21 01:50:28 +00005880
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005881 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
hayeswang01dc7fe2011-03-21 01:50:28 +00005882}
5883
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005884static void rtl_hw_start_8168e_2(struct rtl8169_private *tp)
Hayes Wang70090422011-07-06 15:58:06 +08005885{
5886 static const struct ephy_info e_info_8168e_2[] = {
5887 { 0x09, 0x0000, 0x0080 },
5888 { 0x19, 0x0000, 0x0224 }
5889 };
5890
Hayes Wangbeb1fe12012-03-30 14:33:01 +08005891 rtl_csi_access_enable_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08005892
Francois Romieufdf6fc02012-07-06 22:40:38 +02005893 rtl_ephy_init(tp, e_info_8168e_2, ARRAY_SIZE(e_info_8168e_2));
Hayes Wang70090422011-07-06 15:58:06 +08005894
françois romieufaf1e782013-02-27 13:01:57 +00005895 if (tp->dev->mtu <= ETH_DATA_LEN)
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005896 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang70090422011-07-06 15:58:06 +08005897
Francois Romieufdf6fc02012-07-06 22:40:38 +02005898 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5899 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5900 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5901 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5902 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5903 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x07ff0060, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005904 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5905 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang70090422011-07-06 15:58:06 +08005906
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005907 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wang70090422011-07-06 15:58:06 +08005908
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005909 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005910
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005911 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5912 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang70090422011-07-06 15:58:06 +08005913
5914 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005915 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang70090422011-07-06 15:58:06 +08005916
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005917 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5918 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5919 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wang70090422011-07-06 15:58:06 +08005920}
5921
Hayes Wang5f886e02012-03-30 14:33:03 +08005922static void rtl_hw_start_8168f(struct rtl8169_private *tp)
Hayes Wangc2218922011-09-06 16:55:18 +08005923{
Hayes Wang5f886e02012-03-30 14:33:03 +08005924 rtl_csi_access_enable_2(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08005925
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005926 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc2218922011-09-06 16:55:18 +08005927
Francois Romieufdf6fc02012-07-06 22:40:38 +02005928 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5929 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
5930 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00100002, ERIAR_EXGMAC);
5931 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005932 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
5933 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
5934 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
5935 rtl_w0w1_eri(tp, 0x1d0, ERIAR_MASK_0001, 0x10, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02005936 rtl_eri_write(tp, 0xcc, ERIAR_MASK_1111, 0x00000050, ERIAR_EXGMAC);
5937 rtl_eri_write(tp, 0xd0, ERIAR_MASK_1111, 0x00000060, ERIAR_EXGMAC);
Hayes Wangc2218922011-09-06 16:55:18 +08005938
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005939 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc2218922011-09-06 16:55:18 +08005940
Heiner Kallweit73c86ee2018-03-20 07:45:40 +01005941 rtl_disable_clock_request(tp);
Francois Romieu4521e1a92012-11-01 16:46:28 +00005942
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005943 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
5944 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
5945 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
5946 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | PWM_EN);
5947 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~Spi_en);
Hayes Wangc2218922011-09-06 16:55:18 +08005948}
5949
Hayes Wang5f886e02012-03-30 14:33:03 +08005950static void rtl_hw_start_8168f_1(struct rtl8169_private *tp)
5951{
Hayes Wang5f886e02012-03-30 14:33:03 +08005952 static const struct ephy_info e_info_8168f_1[] = {
5953 { 0x06, 0x00c0, 0x0020 },
5954 { 0x08, 0x0001, 0x0002 },
5955 { 0x09, 0x0000, 0x0080 },
5956 { 0x19, 0x0000, 0x0224 }
5957 };
5958
5959 rtl_hw_start_8168f(tp);
5960
Francois Romieufdf6fc02012-07-06 22:40:38 +02005961 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wang5f886e02012-03-30 14:33:03 +08005962
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005963 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0xff00, ERIAR_EXGMAC);
Hayes Wang5f886e02012-03-30 14:33:03 +08005964
5965 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005966 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wang5f886e02012-03-30 14:33:03 +08005967}
5968
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005969static void rtl_hw_start_8411(struct rtl8169_private *tp)
5970{
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005971 static const struct ephy_info e_info_8168f_1[] = {
5972 { 0x06, 0x00c0, 0x0020 },
5973 { 0x0f, 0xffff, 0x5200 },
5974 { 0x1e, 0x0000, 0x4000 },
5975 { 0x19, 0x0000, 0x0224 }
5976 };
5977
5978 rtl_hw_start_8168f(tp);
hayeswangb51ecea2014-07-09 14:52:51 +08005979 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005980
Francois Romieufdf6fc02012-07-06 22:40:38 +02005981 rtl_ephy_init(tp, e_info_8168f_1, ARRAY_SIZE(e_info_8168f_1));
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005982
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005983 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0c00, 0x0000, ERIAR_EXGMAC);
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08005984}
5985
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08005986static void rtl_hw_start_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08005987{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02005988 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
hayeswangbeb330a2013-04-01 22:23:39 +00005989
Hayes Wangc5583862012-07-02 17:23:22 +08005990 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x080002, ERIAR_EXGMAC);
5991 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
5992 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
5993 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
5994
5995 rtl_csi_access_enable_1(tp);
5996
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02005997 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wangc5583862012-07-02 17:23:22 +08005998
Chun-Hao Lin706123d2014-10-01 23:17:18 +08005999 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6000 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
hayeswangbeb330a2013-04-01 22:23:39 +00006001 rtl_eri_write(tp, 0x2f8, ERIAR_MASK_0011, 0x1d8f, ERIAR_EXGMAC);
Hayes Wangc5583862012-07-02 17:23:22 +08006002
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006003 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
6004 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Hayes Wangc5583862012-07-02 17:23:22 +08006005
6006 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6007 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6008
6009 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006010 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Hayes Wangc5583862012-07-02 17:23:22 +08006011
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006012 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
6013 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08006014
6015 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wangc5583862012-07-02 17:23:22 +08006016}
6017
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006018static void rtl_hw_start_8168g_1(struct rtl8169_private *tp)
6019{
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006020 static const struct ephy_info e_info_8168g_1[] = {
6021 { 0x00, 0x0000, 0x0008 },
6022 { 0x0c, 0x37d0, 0x0820 },
6023 { 0x1e, 0x0000, 0x0001 },
6024 { 0x19, 0x8000, 0x0000 }
6025 };
6026
6027 rtl_hw_start_8168g(tp);
6028
6029 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006030 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6031 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006032 rtl_ephy_init(tp, e_info_8168g_1, ARRAY_SIZE(e_info_8168g_1));
6033}
6034
hayeswang57538c42013-04-01 22:23:40 +00006035static void rtl_hw_start_8168g_2(struct rtl8169_private *tp)
6036{
hayeswang57538c42013-04-01 22:23:40 +00006037 static const struct ephy_info e_info_8168g_2[] = {
6038 { 0x00, 0x0000, 0x0008 },
6039 { 0x0c, 0x3df0, 0x0200 },
6040 { 0x19, 0xffff, 0xfc00 },
6041 { 0x1e, 0xffff, 0x20eb }
6042 };
6043
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006044 rtl_hw_start_8168g(tp);
hayeswang57538c42013-04-01 22:23:40 +00006045
6046 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006047 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6048 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang57538c42013-04-01 22:23:40 +00006049 rtl_ephy_init(tp, e_info_8168g_2, ARRAY_SIZE(e_info_8168g_2));
6050}
6051
hayeswang45dd95c2013-07-08 17:09:01 +08006052static void rtl_hw_start_8411_2(struct rtl8169_private *tp)
6053{
hayeswang45dd95c2013-07-08 17:09:01 +08006054 static const struct ephy_info e_info_8411_2[] = {
6055 { 0x00, 0x0000, 0x0008 },
6056 { 0x0c, 0x3df0, 0x0200 },
6057 { 0x0f, 0xffff, 0x5200 },
6058 { 0x19, 0x0020, 0x0000 },
6059 { 0x1e, 0x0000, 0x2000 }
6060 };
6061
Chun-Hao Lin5fbea332014-12-10 21:28:38 +08006062 rtl_hw_start_8168g(tp);
hayeswang45dd95c2013-07-08 17:09:01 +08006063
6064 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006065 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6066 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
hayeswang45dd95c2013-07-08 17:09:01 +08006067 rtl_ephy_init(tp, e_info_8411_2, ARRAY_SIZE(e_info_8411_2));
6068}
6069
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006070static void rtl_hw_start_8168h_1(struct rtl8169_private *tp)
6071{
Andrzej Hajda72521ea2015-09-24 16:00:24 +02006072 int rg_saw_cnt;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006073 u32 data;
6074 static const struct ephy_info e_info_8168h_1[] = {
6075 { 0x1e, 0x0800, 0x0001 },
6076 { 0x1d, 0x0000, 0x0800 },
6077 { 0x05, 0xffff, 0x2089 },
6078 { 0x06, 0xffff, 0x5881 },
6079 { 0x04, 0xffff, 0x154a },
6080 { 0x01, 0xffff, 0x068b }
6081 };
6082
6083 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006084 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6085 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006086 rtl_ephy_init(tp, e_info_8168h_1, ARRAY_SIZE(e_info_8168h_1));
6087
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006088 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006089
6090 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
6091 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x38, ERIAR_EXGMAC);
6092 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x48, ERIAR_EXGMAC);
6093 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6094
6095 rtl_csi_access_enable_1(tp);
6096
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006097 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006098
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006099 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6100 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006101
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006102 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_1111, 0x0010, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006103
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006104 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f00, 0x00, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006105
6106 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
6107
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006108 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
6109 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006110
6111 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6112 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6113
6114 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006115 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006116
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006117 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
6118 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006119
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006120 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006121
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006122 rtl_w0w1_eri(tp, 0x1b0, ERIAR_MASK_0011, 0x0000, 0x1000, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006123
6124 rtl_pcie_state_l2l3_enable(tp, false);
6125
6126 rtl_writephy(tp, 0x1f, 0x0c42);
Chun-Hao Lin58493332015-12-24 21:15:27 +08006127 rg_saw_cnt = (rtl_readphy(tp, 0x13) & 0x3fff);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006128 rtl_writephy(tp, 0x1f, 0x0000);
6129 if (rg_saw_cnt > 0) {
6130 u16 sw_cnt_1ms_ini;
6131
6132 sw_cnt_1ms_ini = 16000000/rg_saw_cnt;
6133 sw_cnt_1ms_ini &= 0x0fff;
6134 data = r8168_mac_ocp_read(tp, 0xd412);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006135 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006136 data |= sw_cnt_1ms_ini;
6137 r8168_mac_ocp_write(tp, 0xd412, data);
6138 }
6139
6140 data = r8168_mac_ocp_read(tp, 0xe056);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006141 data &= ~0xf0;
6142 data |= 0x70;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006143 r8168_mac_ocp_write(tp, 0xe056, data);
6144
6145 data = r8168_mac_ocp_read(tp, 0xe052);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006146 data &= ~0x6000;
6147 data |= 0x8008;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006148 r8168_mac_ocp_write(tp, 0xe052, data);
6149
6150 data = r8168_mac_ocp_read(tp, 0xe0d6);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006151 data &= ~0x01ff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006152 data |= 0x017f;
6153 r8168_mac_ocp_write(tp, 0xe0d6, data);
6154
6155 data = r8168_mac_ocp_read(tp, 0xd420);
Chun-Hao Lina2cb7ec2016-02-05 02:28:00 +08006156 data &= ~0x0fff;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006157 data |= 0x047f;
6158 r8168_mac_ocp_write(tp, 0xd420, data);
6159
6160 r8168_mac_ocp_write(tp, 0xe63e, 0x0001);
6161 r8168_mac_ocp_write(tp, 0xe63e, 0x0000);
6162 r8168_mac_ocp_write(tp, 0xc094, 0x0000);
6163 r8168_mac_ocp_write(tp, 0xc09e, 0x0000);
6164}
6165
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006166static void rtl_hw_start_8168ep(struct rtl8169_private *tp)
6167{
Chun-Hao Lin003609d2014-12-02 16:48:31 +08006168 rtl8168ep_stop_cmac(tp);
6169
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006170 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006171
6172 rtl_eri_write(tp, 0xc8, ERIAR_MASK_0101, 0x00080002, ERIAR_EXGMAC);
6173 rtl_eri_write(tp, 0xcc, ERIAR_MASK_0001, 0x2f, ERIAR_EXGMAC);
6174 rtl_eri_write(tp, 0xd0, ERIAR_MASK_0001, 0x5f, ERIAR_EXGMAC);
6175 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00100006, ERIAR_EXGMAC);
6176
6177 rtl_csi_access_enable_1(tp);
6178
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006179 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006180
6181 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6182 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
6183
6184 rtl_w0w1_eri(tp, 0xd4, ERIAR_MASK_1111, 0x1f80, 0x00, ERIAR_EXGMAC);
6185
6186 rtl_eri_write(tp, 0x5f0, ERIAR_MASK_0011, 0x4f87, ERIAR_EXGMAC);
6187
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006188 RTL_W32(tp, MISC, RTL_R32(tp, MISC) & ~RXDV_GATED_EN);
6189 RTL_W8(tp, MaxTxPacketSize, EarlySize);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006190
6191 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6192 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6193
6194 /* Adjust EEE LED frequency */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006195 RTL_W8(tp, EEE_LED, RTL_R8(tp, EEE_LED) & ~0x07);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006196
6197 rtl_w0w1_eri(tp, 0x2fc, ERIAR_MASK_0001, 0x01, 0x06, ERIAR_EXGMAC);
6198
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006199 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~TX_10M_PS_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006200
6201 rtl_pcie_state_l2l3_enable(tp, false);
6202}
6203
6204static void rtl_hw_start_8168ep_1(struct rtl8169_private *tp)
6205{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006206 static const struct ephy_info e_info_8168ep_1[] = {
6207 { 0x00, 0xffff, 0x10ab },
6208 { 0x06, 0xffff, 0xf030 },
6209 { 0x08, 0xffff, 0x2006 },
6210 { 0x0d, 0xffff, 0x1666 },
6211 { 0x0c, 0x3ff0, 0x0000 }
6212 };
6213
6214 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006215 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6216 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006217 rtl_ephy_init(tp, e_info_8168ep_1, ARRAY_SIZE(e_info_8168ep_1));
6218
6219 rtl_hw_start_8168ep(tp);
6220}
6221
6222static void rtl_hw_start_8168ep_2(struct rtl8169_private *tp)
6223{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006224 static const struct ephy_info e_info_8168ep_2[] = {
6225 { 0x00, 0xffff, 0x10a3 },
6226 { 0x19, 0xffff, 0xfc00 },
6227 { 0x1e, 0xffff, 0x20ea }
6228 };
6229
6230 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006231 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6232 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006233 rtl_ephy_init(tp, e_info_8168ep_2, ARRAY_SIZE(e_info_8168ep_2));
6234
6235 rtl_hw_start_8168ep(tp);
6236
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006237 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
6238 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006239}
6240
6241static void rtl_hw_start_8168ep_3(struct rtl8169_private *tp)
6242{
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006243 u32 data;
6244 static const struct ephy_info e_info_8168ep_3[] = {
6245 { 0x00, 0xffff, 0x10a3 },
6246 { 0x19, 0xffff, 0x7c00 },
6247 { 0x1e, 0xffff, 0x20eb },
6248 { 0x0d, 0xffff, 0x1666 }
6249 };
6250
6251 /* disable aspm and clock request before access ephy */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006252 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~ClkReqEn);
6253 RTL_W8(tp, Config5, RTL_R8(tp, Config5) & ~ASPM_en);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006254 rtl_ephy_init(tp, e_info_8168ep_3, ARRAY_SIZE(e_info_8168ep_3));
6255
6256 rtl_hw_start_8168ep(tp);
6257
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006258 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
6259 RTL_W8(tp, MISC_1, RTL_R8(tp, MISC_1) & ~PFM_D3COLD_EN);
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006260
6261 data = r8168_mac_ocp_read(tp, 0xd3e2);
6262 data &= 0xf000;
6263 data |= 0x0271;
6264 r8168_mac_ocp_write(tp, 0xd3e2, data);
6265
6266 data = r8168_mac_ocp_read(tp, 0xd3e4);
6267 data &= 0xff00;
6268 r8168_mac_ocp_write(tp, 0xd3e4, data);
6269
6270 data = r8168_mac_ocp_read(tp, 0xe860);
6271 data |= 0x0080;
6272 r8168_mac_ocp_write(tp, 0xe860, data);
6273}
6274
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006275static void rtl_hw_start_8168(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01006276{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006277 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Francois Romieu2dd99532007-06-11 23:22:52 +02006278
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006279 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
Francois Romieu2dd99532007-06-11 23:22:52 +02006280
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006281 rtl_set_rx_max_size(tp);
Francois Romieu2dd99532007-06-11 23:22:52 +02006282
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006283 tp->cp_cmd |= RTL_R16(tp, CPlusCmd) | PktCntrDisable | INTT_1;
Francois Romieu2dd99532007-06-11 23:22:52 +02006284
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006285 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Francois Romieu2dd99532007-06-11 23:22:52 +02006286
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006287 RTL_W16(tp, IntrMitigate, 0x5151);
Francois Romieu0e485152007-02-20 00:00:26 +01006288
6289 /* Work around for RxFIFO overflow. */
françois romieu811fd302011-12-04 20:30:45 +00006290 if (tp->mac_version == RTL_GIGA_MAC_VER_11) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01006291 tp->event_slow |= RxFIFOOver | PCSTimeout;
6292 tp->event_slow &= ~RxOverflow;
Francois Romieu0e485152007-02-20 00:00:26 +01006293 }
Francois Romieu2dd99532007-06-11 23:22:52 +02006294
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006295 rtl_set_rx_tx_desc_registers(tp);
Francois Romieu2dd99532007-06-11 23:22:52 +02006296
hayeswang1a964642013-04-01 22:23:41 +00006297 rtl_set_rx_tx_config_registers(tp);
Francois Romieu2dd99532007-06-11 23:22:52 +02006298
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006299 RTL_R8(tp, IntrMask);
Francois Romieu2dd99532007-06-11 23:22:52 +02006300
Francois Romieu219a1e92008-06-28 11:58:39 +02006301 switch (tp->mac_version) {
6302 case RTL_GIGA_MAC_VER_11:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006303 rtl_hw_start_8168bb(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006304 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006305
6306 case RTL_GIGA_MAC_VER_12:
6307 case RTL_GIGA_MAC_VER_17:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006308 rtl_hw_start_8168bef(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006309 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006310
6311 case RTL_GIGA_MAC_VER_18:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006312 rtl_hw_start_8168cp_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006313 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006314
6315 case RTL_GIGA_MAC_VER_19:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006316 rtl_hw_start_8168c_1(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006317 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006318
6319 case RTL_GIGA_MAC_VER_20:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006320 rtl_hw_start_8168c_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006321 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006322
Francois Romieu197ff762008-06-28 13:16:02 +02006323 case RTL_GIGA_MAC_VER_21:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006324 rtl_hw_start_8168c_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006325 break;
Francois Romieu197ff762008-06-28 13:16:02 +02006326
Francois Romieu6fb07052008-06-29 11:54:28 +02006327 case RTL_GIGA_MAC_VER_22:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006328 rtl_hw_start_8168c_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006329 break;
Francois Romieu6fb07052008-06-29 11:54:28 +02006330
Francois Romieuef3386f2008-06-29 12:24:30 +02006331 case RTL_GIGA_MAC_VER_23:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006332 rtl_hw_start_8168cp_2(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006333 break;
Francois Romieuef3386f2008-06-29 12:24:30 +02006334
Francois Romieu7f3e3d32008-07-20 18:53:20 +02006335 case RTL_GIGA_MAC_VER_24:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006336 rtl_hw_start_8168cp_3(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006337 break;
Francois Romieu7f3e3d32008-07-20 18:53:20 +02006338
Francois Romieu5b538df2008-07-20 16:22:45 +02006339 case RTL_GIGA_MAC_VER_25:
françois romieudaf9df62009-10-07 12:44:20 +00006340 case RTL_GIGA_MAC_VER_26:
6341 case RTL_GIGA_MAC_VER_27:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006342 rtl_hw_start_8168d(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006343 break;
Francois Romieu5b538df2008-07-20 16:22:45 +02006344
françois romieue6de30d2011-01-03 15:08:37 +00006345 case RTL_GIGA_MAC_VER_28:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006346 rtl_hw_start_8168d_4(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006347 break;
Francois Romieucecb5fd2011-04-01 10:21:07 +02006348
hayeswang4804b3b2011-03-21 01:50:29 +00006349 case RTL_GIGA_MAC_VER_31:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006350 rtl_hw_start_8168dp(tp);
hayeswang4804b3b2011-03-21 01:50:29 +00006351 break;
6352
hayeswang01dc7fe2011-03-21 01:50:28 +00006353 case RTL_GIGA_MAC_VER_32:
6354 case RTL_GIGA_MAC_VER_33:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006355 rtl_hw_start_8168e_1(tp);
Hayes Wang70090422011-07-06 15:58:06 +08006356 break;
6357 case RTL_GIGA_MAC_VER_34:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006358 rtl_hw_start_8168e_2(tp);
hayeswang01dc7fe2011-03-21 01:50:28 +00006359 break;
françois romieue6de30d2011-01-03 15:08:37 +00006360
Hayes Wangc2218922011-09-06 16:55:18 +08006361 case RTL_GIGA_MAC_VER_35:
6362 case RTL_GIGA_MAC_VER_36:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006363 rtl_hw_start_8168f_1(tp);
Hayes Wangc2218922011-09-06 16:55:18 +08006364 break;
6365
Hayes Wangb3d7b2f2012-03-30 14:48:06 +08006366 case RTL_GIGA_MAC_VER_38:
6367 rtl_hw_start_8411(tp);
6368 break;
6369
Hayes Wangc5583862012-07-02 17:23:22 +08006370 case RTL_GIGA_MAC_VER_40:
6371 case RTL_GIGA_MAC_VER_41:
6372 rtl_hw_start_8168g_1(tp);
6373 break;
hayeswang57538c42013-04-01 22:23:40 +00006374 case RTL_GIGA_MAC_VER_42:
6375 rtl_hw_start_8168g_2(tp);
6376 break;
Hayes Wangc5583862012-07-02 17:23:22 +08006377
hayeswang45dd95c2013-07-08 17:09:01 +08006378 case RTL_GIGA_MAC_VER_44:
6379 rtl_hw_start_8411_2(tp);
6380 break;
6381
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006382 case RTL_GIGA_MAC_VER_45:
6383 case RTL_GIGA_MAC_VER_46:
6384 rtl_hw_start_8168h_1(tp);
6385 break;
6386
Chun-Hao Lin935e2212014-10-07 15:10:41 +08006387 case RTL_GIGA_MAC_VER_49:
6388 rtl_hw_start_8168ep_1(tp);
6389 break;
6390
6391 case RTL_GIGA_MAC_VER_50:
6392 rtl_hw_start_8168ep_2(tp);
6393 break;
6394
6395 case RTL_GIGA_MAC_VER_51:
6396 rtl_hw_start_8168ep_3(tp);
6397 break;
6398
Francois Romieu219a1e92008-06-28 11:58:39 +02006399 default:
6400 printk(KERN_ERR PFX "%s: unknown chipset (mac_version = %d).\n",
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006401 tp->dev->name, tp->mac_version);
hayeswang4804b3b2011-03-21 01:50:29 +00006402 break;
Francois Romieu219a1e92008-06-28 11:58:39 +02006403 }
Francois Romieu2dd99532007-06-11 23:22:52 +02006404
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006405 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
hayeswang1a964642013-04-01 22:23:41 +00006406
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006407 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieu0e485152007-02-20 00:00:26 +01006408
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006409 rtl_set_rx_mode(tp->dev);
Francois Romieub8363902008-06-01 12:31:57 +02006410
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006411 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Francois Romieu07ce4062007-02-23 23:36:39 +01006412}
Linus Torvalds1da177e2005-04-16 15:20:36 -07006413
Francois Romieu2857ffb2008-08-02 21:08:49 +02006414#define R810X_CPCMD_QUIRK_MASK (\
6415 EnableBist | \
6416 Mac_dbgo_oe | \
6417 Force_half_dup | \
françois romieu5edcc532009-08-10 19:41:52 +00006418 Force_rxflow_en | \
Francois Romieu2857ffb2008-08-02 21:08:49 +02006419 Force_txflow_en | \
6420 Cxpl_dbg_sel | \
6421 ASF | \
6422 PktCntrDisable | \
Hayes Wangd24e9aa2011-02-22 17:26:19 +08006423 Mac_dbgo_sel)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006424
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006425static void rtl_hw_start_8102e_1(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006426{
Alexey Dobriyan350f7592009-11-25 15:54:21 -08006427 static const struct ephy_info e_info_8102e_1[] = {
Francois Romieu2857ffb2008-08-02 21:08:49 +02006428 { 0x01, 0, 0x6e65 },
6429 { 0x02, 0, 0x091f },
6430 { 0x03, 0, 0xc2f9 },
6431 { 0x06, 0, 0xafb5 },
6432 { 0x07, 0, 0x0e00 },
6433 { 0x19, 0, 0xec80 },
6434 { 0x01, 0, 0x2e65 },
6435 { 0x01, 0, 0x6e65 }
6436 };
6437 u8 cfg1;
6438
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006439 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006440
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006441 RTL_W8(tp, DBG_REG, FIX_NAK_1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006442
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006443 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006444
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006445 RTL_W8(tp, Config1,
Francois Romieu2857ffb2008-08-02 21:08:49 +02006446 LEDS1 | LEDS0 | Speed_down | MEMMAP | IOMAP | VPD | PMEnable);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006447 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006448
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006449 cfg1 = RTL_R8(tp, Config1);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006450 if ((cfg1 & LEDS0) && (cfg1 & LEDS1))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006451 RTL_W8(tp, Config1, cfg1 & ~LEDS0);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006452
Francois Romieufdf6fc02012-07-06 22:40:38 +02006453 rtl_ephy_init(tp, e_info_8102e_1, ARRAY_SIZE(e_info_8102e_1));
Francois Romieu2857ffb2008-08-02 21:08:49 +02006454}
6455
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006456static void rtl_hw_start_8102e_2(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006457{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006458 rtl_csi_access_enable_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006459
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006460 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006461
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006462 RTL_W8(tp, Config1, MEMMAP | IOMAP | VPD | PMEnable);
6463 RTL_W8(tp, Config3, RTL_R8(tp, Config3) & ~Beacon_en);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006464}
6465
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006466static void rtl_hw_start_8102e_3(struct rtl8169_private *tp)
Francois Romieu2857ffb2008-08-02 21:08:49 +02006467{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006468 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006469
Francois Romieufdf6fc02012-07-06 22:40:38 +02006470 rtl_ephy_write(tp, 0x03, 0xc2f9);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006471}
6472
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006473static void rtl_hw_start_8105e_1(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08006474{
6475 static const struct ephy_info e_info_8105e_1[] = {
6476 { 0x07, 0, 0x4000 },
6477 { 0x19, 0, 0x0200 },
6478 { 0x19, 0, 0x0020 },
6479 { 0x1e, 0, 0x2000 },
6480 { 0x03, 0, 0x0001 },
6481 { 0x19, 0, 0x0100 },
6482 { 0x19, 0, 0x0004 },
6483 { 0x0a, 0, 0x0020 }
6484 };
6485
Francois Romieucecb5fd2011-04-01 10:21:07 +02006486 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006487 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006488
Francois Romieucecb5fd2011-04-01 10:21:07 +02006489 /* Disable Early Tally Counter */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006490 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) & ~0x010000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006491
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006492 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
6493 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) | PFM_EN);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006494
Francois Romieufdf6fc02012-07-06 22:40:38 +02006495 rtl_ephy_init(tp, e_info_8105e_1, ARRAY_SIZE(e_info_8105e_1));
hayeswangb51ecea2014-07-09 14:52:51 +08006496
6497 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006498}
6499
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006500static void rtl_hw_start_8105e_2(struct rtl8169_private *tp)
Hayes Wang5a5e4442011-02-22 17:26:21 +08006501{
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006502 rtl_hw_start_8105e_1(tp);
Francois Romieufdf6fc02012-07-06 22:40:38 +02006503 rtl_ephy_write(tp, 0x1e, rtl_ephy_read(tp, 0x1e) | 0x8000);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006504}
6505
Hayes Wang7e18dca2012-03-30 14:33:02 +08006506static void rtl_hw_start_8402(struct rtl8169_private *tp)
6507{
Hayes Wang7e18dca2012-03-30 14:33:02 +08006508 static const struct ephy_info e_info_8402[] = {
6509 { 0x19, 0xffff, 0xff64 },
6510 { 0x1e, 0, 0x4000 }
6511 };
6512
6513 rtl_csi_access_enable_2(tp);
6514
6515 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006516 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006517
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006518 RTL_W32(tp, TxConfig, RTL_R32(tp, TxConfig) | TXCFG_AUTO_FIFO);
6519 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006520
Francois Romieufdf6fc02012-07-06 22:40:38 +02006521 rtl_ephy_init(tp, e_info_8402, ARRAY_SIZE(e_info_8402));
Hayes Wang7e18dca2012-03-30 14:33:02 +08006522
Heiner Kallweit8d98aa32018-04-16 21:38:27 +02006523 rtl_tx_performance_tweak(tp, PCI_EXP_DEVCTL_READRQ_4096B);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006524
Francois Romieufdf6fc02012-07-06 22:40:38 +02006525 rtl_eri_write(tp, 0xc8, ERIAR_MASK_1111, 0x00000002, ERIAR_EXGMAC);
6526 rtl_eri_write(tp, 0xe8, ERIAR_MASK_1111, 0x00000006, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006527 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x00, 0x01, ERIAR_EXGMAC);
6528 rtl_w0w1_eri(tp, 0xdc, ERIAR_MASK_0001, 0x01, 0x00, ERIAR_EXGMAC);
Francois Romieufdf6fc02012-07-06 22:40:38 +02006529 rtl_eri_write(tp, 0xc0, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
6530 rtl_eri_write(tp, 0xb8, ERIAR_MASK_0011, 0x0000, ERIAR_EXGMAC);
Chun-Hao Lin706123d2014-10-01 23:17:18 +08006531 rtl_w0w1_eri(tp, 0x0d4, ERIAR_MASK_0011, 0x0e00, 0xff00, ERIAR_EXGMAC);
hayeswangb51ecea2014-07-09 14:52:51 +08006532
6533 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang7e18dca2012-03-30 14:33:02 +08006534}
6535
Hayes Wang5598bfe2012-07-02 17:23:21 +08006536static void rtl_hw_start_8106(struct rtl8169_private *tp)
6537{
Hayes Wang5598bfe2012-07-02 17:23:21 +08006538 /* Force LAN exit from ASPM if Rx/Tx are not idle */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006539 RTL_W32(tp, FuncEvent, RTL_R32(tp, FuncEvent) | 0x002800);
Hayes Wang5598bfe2012-07-02 17:23:21 +08006540
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006541 RTL_W32(tp, MISC, (RTL_R32(tp, MISC) | DISABLE_LAN_EN) & ~EARLY_TALLY_EN);
6542 RTL_W8(tp, MCU, RTL_R8(tp, MCU) | EN_NDP | EN_OOB_RESET);
6543 RTL_W8(tp, DLLPR, RTL_R8(tp, DLLPR) & ~PFM_EN);
hayeswangb51ecea2014-07-09 14:52:51 +08006544
6545 rtl_pcie_state_l2l3_enable(tp, false);
Hayes Wang5598bfe2012-07-02 17:23:21 +08006546}
6547
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006548static void rtl_hw_start_8101(struct rtl8169_private *tp)
Francois Romieu07ce4062007-02-23 23:36:39 +01006549{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006550 if (tp->mac_version >= RTL_GIGA_MAC_VER_30)
6551 tp->event_slow &= ~RxFIFOOver;
françois romieu811fd302011-12-04 20:30:45 +00006552
Francois Romieucecb5fd2011-04-01 10:21:07 +02006553 if (tp->mac_version == RTL_GIGA_MAC_VER_13 ||
Jiang Liu7d7903b2012-07-24 17:20:16 +08006554 tp->mac_version == RTL_GIGA_MAC_VER_16)
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006555 pcie_capability_set_word(tp->pci_dev, PCI_EXP_DEVCTL,
Bjorn Helgaas8200bc72012-08-22 10:29:42 -06006556 PCI_EXP_DEVCTL_NOSNOOP_EN);
Francois Romieucdf1a602007-06-11 23:29:50 +02006557
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006558 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
Hayes Wangd24e9aa2011-02-22 17:26:19 +08006559
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006560 RTL_W8(tp, MaxTxPacketSize, TxPacketMax);
hayeswang1a964642013-04-01 22:23:41 +00006561
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006562 rtl_set_rx_max_size(tp);
hayeswang1a964642013-04-01 22:23:41 +00006563
6564 tp->cp_cmd &= ~R810X_CPCMD_QUIRK_MASK;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006565 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
hayeswang1a964642013-04-01 22:23:41 +00006566
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006567 rtl_set_rx_tx_desc_registers(tp);
hayeswang1a964642013-04-01 22:23:41 +00006568
6569 rtl_set_rx_tx_config_registers(tp);
6570
Francois Romieu2857ffb2008-08-02 21:08:49 +02006571 switch (tp->mac_version) {
6572 case RTL_GIGA_MAC_VER_07:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006573 rtl_hw_start_8102e_1(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006574 break;
6575
6576 case RTL_GIGA_MAC_VER_08:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006577 rtl_hw_start_8102e_3(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006578 break;
6579
6580 case RTL_GIGA_MAC_VER_09:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006581 rtl_hw_start_8102e_2(tp);
Francois Romieu2857ffb2008-08-02 21:08:49 +02006582 break;
Hayes Wang5a5e4442011-02-22 17:26:21 +08006583
6584 case RTL_GIGA_MAC_VER_29:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006585 rtl_hw_start_8105e_1(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006586 break;
6587 case RTL_GIGA_MAC_VER_30:
Hayes Wangbeb1fe12012-03-30 14:33:01 +08006588 rtl_hw_start_8105e_2(tp);
Hayes Wang5a5e4442011-02-22 17:26:21 +08006589 break;
Hayes Wang7e18dca2012-03-30 14:33:02 +08006590
6591 case RTL_GIGA_MAC_VER_37:
6592 rtl_hw_start_8402(tp);
6593 break;
Hayes Wang5598bfe2012-07-02 17:23:21 +08006594
6595 case RTL_GIGA_MAC_VER_39:
6596 rtl_hw_start_8106(tp);
6597 break;
hayeswang58152cd2013-04-01 22:23:42 +00006598 case RTL_GIGA_MAC_VER_43:
6599 rtl_hw_start_8168g_2(tp);
6600 break;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006601 case RTL_GIGA_MAC_VER_47:
6602 case RTL_GIGA_MAC_VER_48:
6603 rtl_hw_start_8168h_1(tp);
6604 break;
Francois Romieucdf1a602007-06-11 23:29:50 +02006605 }
6606
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006607 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Francois Romieucdf1a602007-06-11 23:29:50 +02006608
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006609 RTL_W16(tp, IntrMitigate, 0x0000);
Francois Romieucdf1a602007-06-11 23:29:50 +02006610
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006611 RTL_W8(tp, ChipCmd, CmdTxEnb | CmdRxEnb);
Francois Romieucdf1a602007-06-11 23:29:50 +02006612
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006613 rtl_set_rx_mode(tp->dev);
Francois Romieucdf1a602007-06-11 23:29:50 +02006614
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006615 RTL_R8(tp, IntrMask);
hayeswang1a964642013-04-01 22:23:41 +00006616
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006617 RTL_W16(tp, MultiIntr, RTL_R16(tp, MultiIntr) & 0xf000);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006618}
6619
6620static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
6621{
Francois Romieud58d46b2011-05-03 16:38:29 +02006622 struct rtl8169_private *tp = netdev_priv(dev);
6623
Francois Romieud58d46b2011-05-03 16:38:29 +02006624 if (new_mtu > ETH_DATA_LEN)
6625 rtl_hw_jumbo_enable(tp);
6626 else
6627 rtl_hw_jumbo_disable(tp);
6628
Linus Torvalds1da177e2005-04-16 15:20:36 -07006629 dev->mtu = new_mtu;
Michał Mirosław350fb322011-04-08 06:35:56 +00006630 netdev_update_features(dev);
6631
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00006632 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006633}
6634
6635static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
6636{
Al Viro95e09182007-12-22 18:55:39 +00006637 desc->addr = cpu_to_le64(0x0badbadbadbadbadull);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006638 desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
6639}
6640
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006641static void rtl8169_free_rx_databuff(struct rtl8169_private *tp,
6642 void **data_buff, struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006643{
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006644 dma_unmap_single(tp_to_dev(tp), le64_to_cpu(desc->addr),
6645 R8169_RX_BUF_SIZE, DMA_FROM_DEVICE);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006646
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006647 kfree(*data_buff);
6648 *data_buff = NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006649 rtl8169_make_unusable_by_asic(desc);
6650}
6651
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006652static inline void rtl8169_mark_to_asic(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006653{
6654 u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
6655
Alexander Duycka0750132014-12-11 15:02:17 -08006656 /* Force memory writes to complete before releasing descriptor */
6657 dma_wmb();
6658
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006659 desc->opts1 = cpu_to_le32(DescOwn | eor | R8169_RX_BUF_SIZE);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006660}
6661
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006662static inline void *rtl8169_align(void *data)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006663{
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006664 return (void *)ALIGN((long)data, 16);
6665}
6666
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006667static struct sk_buff *rtl8169_alloc_rx_data(struct rtl8169_private *tp,
6668 struct RxDesc *desc)
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006669{
6670 void *data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006671 dma_addr_t mapping;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006672 struct device *d = tp_to_dev(tp);
Heiner Kallweitd3b404c2018-04-17 23:22:14 +02006673 int node = dev_to_node(d);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006674
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006675 data = kmalloc_node(R8169_RX_BUF_SIZE, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006676 if (!data)
6677 return NULL;
Francois Romieue9f63f32007-02-28 23:16:57 +01006678
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006679 if (rtl8169_align(data) != data) {
6680 kfree(data);
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006681 data = kmalloc_node(R8169_RX_BUF_SIZE + 15, GFP_KERNEL, node);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006682 if (!data)
6683 return NULL;
6684 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006685
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006686 mapping = dma_map_single(d, rtl8169_align(data), R8169_RX_BUF_SIZE,
Stanislaw Gruszka231aee62010-10-20 22:25:38 +00006687 DMA_FROM_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006688 if (unlikely(dma_mapping_error(d, mapping))) {
6689 if (net_ratelimit())
6690 netif_err(tp, drv, tp->dev, "Failed to map RX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006691 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006692 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006693
Heiner Kallweitd731af72018-04-17 23:26:41 +02006694 desc->addr = cpu_to_le64(mapping);
6695 rtl8169_mark_to_asic(desc);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006696 return data;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006697
6698err_out:
6699 kfree(data);
6700 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006701}
6702
6703static void rtl8169_rx_clear(struct rtl8169_private *tp)
6704{
Francois Romieu07d3f512007-02-21 22:40:46 +01006705 unsigned int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006706
6707 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006708 if (tp->Rx_databuff[i]) {
6709 rtl8169_free_rx_databuff(tp, tp->Rx_databuff + i,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006710 tp->RxDescArray + i);
6711 }
6712 }
6713}
6714
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006715static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006716{
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006717 desc->opts1 |= cpu_to_le32(RingEnd);
6718}
Francois Romieu5b0384f2006-08-16 16:00:01 +02006719
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006720static int rtl8169_rx_fill(struct rtl8169_private *tp)
6721{
6722 unsigned int i;
6723
6724 for (i = 0; i < NUM_RX_DESC; i++) {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006725 void *data;
Francois Romieu4ae47c22007-06-16 23:28:45 +02006726
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006727 data = rtl8169_alloc_rx_data(tp, tp->RxDescArray + i);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006728 if (!data) {
6729 rtl8169_make_unusable_by_asic(tp->RxDescArray + i);
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006730 goto err_out;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00006731 }
6732 tp->Rx_databuff[i] = data;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006733 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006734
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006735 rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
6736 return 0;
6737
6738err_out:
6739 rtl8169_rx_clear(tp);
6740 return -ENOMEM;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006741}
6742
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006743static int rtl8169_init_ring(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006744{
Linus Torvalds1da177e2005-04-16 15:20:36 -07006745 rtl8169_init_ring_indexes(tp);
6746
Heiner Kallweitb1127e62018-04-17 23:23:35 +02006747 memset(tp->tx_skb, 0, sizeof(tp->tx_skb));
6748 memset(tp->Rx_databuff, 0, sizeof(tp->Rx_databuff));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006749
Stanislaw Gruszka0ecbe1c2010-10-20 22:25:37 +00006750 return rtl8169_rx_fill(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006751}
6752
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006753static void rtl8169_unmap_tx_skb(struct device *d, struct ring_info *tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006754 struct TxDesc *desc)
6755{
6756 unsigned int len = tx_skb->len;
6757
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006758 dma_unmap_single(d, le64_to_cpu(desc->addr), len, DMA_TO_DEVICE);
6759
Linus Torvalds1da177e2005-04-16 15:20:36 -07006760 desc->opts1 = 0x00;
6761 desc->opts2 = 0x00;
6762 desc->addr = 0x00;
6763 tx_skb->len = 0;
6764}
6765
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006766static void rtl8169_tx_clear_range(struct rtl8169_private *tp, u32 start,
6767 unsigned int n)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006768{
6769 unsigned int i;
6770
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006771 for (i = 0; i < n; i++) {
6772 unsigned int entry = (start + i) % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006773 struct ring_info *tx_skb = tp->tx_skb + entry;
6774 unsigned int len = tx_skb->len;
6775
6776 if (len) {
6777 struct sk_buff *skb = tx_skb->skb;
6778
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006779 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Linus Torvalds1da177e2005-04-16 15:20:36 -07006780 tp->TxDescArray + entry);
6781 if (skb) {
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07006782 dev_consume_skb_any(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006783 tx_skb->skb = NULL;
6784 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006785 }
6786 }
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006787}
6788
6789static void rtl8169_tx_clear(struct rtl8169_private *tp)
6790{
6791 rtl8169_tx_clear_range(tp, tp->dirty_tx, NUM_TX_DESC);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006792 tp->cur_tx = tp->dirty_tx = 0;
6793}
6794
Francois Romieu4422bcd2012-01-26 11:23:32 +01006795static void rtl_reset_work(struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006796{
David Howellsc4028952006-11-22 14:57:56 +00006797 struct net_device *dev = tp->dev;
Francois Romieu56de4142011-03-15 17:29:31 +01006798 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006799
Francois Romieuda78dbf2012-01-26 14:18:23 +01006800 napi_disable(&tp->napi);
6801 netif_stop_queue(dev);
6802 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07006803
françois romieuc7c2c392011-12-04 20:30:52 +00006804 rtl8169_hw_reset(tp);
6805
Francois Romieu56de4142011-03-15 17:29:31 +01006806 for (i = 0; i < NUM_RX_DESC; i++)
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02006807 rtl8169_mark_to_asic(tp->RxDescArray + i);
Francois Romieu56de4142011-03-15 17:29:31 +01006808
Linus Torvalds1da177e2005-04-16 15:20:36 -07006809 rtl8169_tx_clear(tp);
françois romieuc7c2c392011-12-04 20:30:52 +00006810 rtl8169_init_ring_indexes(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006811
Francois Romieuda78dbf2012-01-26 14:18:23 +01006812 napi_enable(&tp->napi);
Heiner Kallweit61cb5322018-04-17 23:27:38 +02006813 rtl_hw_start(tp);
Francois Romieu56de4142011-03-15 17:29:31 +01006814 netif_wake_queue(dev);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02006815 rtl8169_check_link_status(dev, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006816}
6817
6818static void rtl8169_tx_timeout(struct net_device *dev)
6819{
Francois Romieuda78dbf2012-01-26 14:18:23 +01006820 struct rtl8169_private *tp = netdev_priv(dev);
6821
6822 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006823}
6824
6825static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
Francois Romieu2b7b4312011-04-18 22:53:24 -07006826 u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006827{
6828 struct skb_shared_info *info = skb_shinfo(skb);
6829 unsigned int cur_frag, entry;
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08006830 struct TxDesc *uninitialized_var(txd);
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01006831 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006832
6833 entry = tp->cur_tx;
6834 for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
Eric Dumazet9e903e02011-10-18 21:00:24 +00006835 const skb_frag_t *frag = info->frags + cur_frag;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006836 dma_addr_t mapping;
6837 u32 status, len;
6838 void *addr;
6839
6840 entry = (entry + 1) % NUM_TX_DESC;
6841
6842 txd = tp->TxDescArray + entry;
Eric Dumazet9e903e02011-10-18 21:00:24 +00006843 len = skb_frag_size(frag);
Ian Campbell929f6182011-08-31 00:47:06 +00006844 addr = skb_frag_address(frag);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00006845 mapping = dma_map_single(d, addr, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006846 if (unlikely(dma_mapping_error(d, mapping))) {
6847 if (net_ratelimit())
6848 netif_err(tp, drv, tp->dev,
6849 "Failed to map TX fragments DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006850 goto err_out;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00006851 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006852
Francois Romieucecb5fd2011-04-01 10:21:07 +02006853 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07006854 status = opts[0] | len |
6855 (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07006856
6857 txd->opts1 = cpu_to_le32(status);
Francois Romieu2b7b4312011-04-18 22:53:24 -07006858 txd->opts2 = cpu_to_le32(opts[1]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07006859 txd->addr = cpu_to_le64(mapping);
6860
6861 tp->tx_skb[entry].len = len;
6862 }
6863
6864 if (cur_frag) {
6865 tp->tx_skb[entry].skb = skb;
6866 txd->opts1 |= cpu_to_le32(LastFrag);
6867 }
6868
6869 return cur_frag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00006870
6871err_out:
6872 rtl8169_tx_clear_range(tp, tp->cur_tx + 1, cur_frag);
6873 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006874}
6875
françois romieub423e9a2013-05-18 01:24:46 +00006876static bool rtl_test_hw_pad_bug(struct rtl8169_private *tp, struct sk_buff *skb)
6877{
6878 return skb->len < ETH_ZLEN && tp->mac_version == RTL_GIGA_MAC_VER_34;
6879}
6880
hayeswange9746042014-07-11 16:25:58 +08006881static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
6882 struct net_device *dev);
6883/* r8169_csum_workaround()
6884 * The hw limites the value the transport offset. When the offset is out of the
6885 * range, calculate the checksum by sw.
6886 */
6887static void r8169_csum_workaround(struct rtl8169_private *tp,
6888 struct sk_buff *skb)
6889{
6890 if (skb_shinfo(skb)->gso_size) {
6891 netdev_features_t features = tp->dev->features;
6892 struct sk_buff *segs, *nskb;
6893
6894 features &= ~(NETIF_F_SG | NETIF_F_IPV6_CSUM | NETIF_F_TSO6);
6895 segs = skb_gso_segment(skb, features);
6896 if (IS_ERR(segs) || !segs)
6897 goto drop;
6898
6899 do {
6900 nskb = segs;
6901 segs = segs->next;
6902 nskb->next = NULL;
6903 rtl8169_start_xmit(nskb, tp->dev);
6904 } while (segs);
6905
Alexander Duyckeb781392015-05-01 10:34:44 -07006906 dev_consume_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006907 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6908 if (skb_checksum_help(skb) < 0)
6909 goto drop;
6910
6911 rtl8169_start_xmit(skb, tp->dev);
6912 } else {
6913 struct net_device_stats *stats;
6914
6915drop:
6916 stats = &tp->dev->stats;
6917 stats->tx_dropped++;
Alexander Duyckeb781392015-05-01 10:34:44 -07006918 dev_kfree_skb_any(skb);
hayeswange9746042014-07-11 16:25:58 +08006919 }
6920}
6921
6922/* msdn_giant_send_check()
6923 * According to the document of microsoft, the TCP Pseudo Header excludes the
6924 * packet length for IPv6 TCP large packets.
6925 */
6926static int msdn_giant_send_check(struct sk_buff *skb)
6927{
6928 const struct ipv6hdr *ipv6h;
6929 struct tcphdr *th;
6930 int ret;
6931
6932 ret = skb_cow_head(skb, 0);
6933 if (ret)
6934 return ret;
6935
6936 ipv6h = ipv6_hdr(skb);
6937 th = tcp_hdr(skb);
6938
6939 th->check = 0;
6940 th->check = ~tcp_v6_check(0, &ipv6h->saddr, &ipv6h->daddr, 0);
6941
6942 return ret;
6943}
6944
6945static inline __be16 get_protocol(struct sk_buff *skb)
6946{
6947 __be16 protocol;
6948
6949 if (skb->protocol == htons(ETH_P_8021Q))
6950 protocol = vlan_eth_hdr(skb)->h_vlan_encapsulated_proto;
6951 else
6952 protocol = skb->protocol;
6953
6954 return protocol;
6955}
6956
hayeswang5888d3f2014-07-11 16:25:56 +08006957static bool rtl8169_tso_csum_v1(struct rtl8169_private *tp,
6958 struct sk_buff *skb, u32 *opts)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006959{
Michał Mirosław350fb322011-04-08 06:35:56 +00006960 u32 mss = skb_shinfo(skb)->gso_size;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006961
Francois Romieu2b7b4312011-04-18 22:53:24 -07006962 if (mss) {
6963 opts[0] |= TD_LSO;
hayeswang5888d3f2014-07-11 16:25:56 +08006964 opts[0] |= min(mss, TD_MSS_MAX) << TD0_MSS_SHIFT;
6965 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
6966 const struct iphdr *ip = ip_hdr(skb);
6967
6968 if (ip->protocol == IPPROTO_TCP)
6969 opts[0] |= TD0_IP_CS | TD0_TCP_CS;
6970 else if (ip->protocol == IPPROTO_UDP)
6971 opts[0] |= TD0_IP_CS | TD0_UDP_CS;
6972 else
6973 WARN_ON_ONCE(1);
6974 }
6975
6976 return true;
6977}
6978
6979static bool rtl8169_tso_csum_v2(struct rtl8169_private *tp,
6980 struct sk_buff *skb, u32 *opts)
6981{
hayeswangbdfa4ed2014-07-11 16:25:57 +08006982 u32 transport_offset = (u32)skb_transport_offset(skb);
hayeswang5888d3f2014-07-11 16:25:56 +08006983 u32 mss = skb_shinfo(skb)->gso_size;
6984
6985 if (mss) {
hayeswange9746042014-07-11 16:25:58 +08006986 if (transport_offset > GTTCPHO_MAX) {
6987 netif_warn(tp, tx_err, tp->dev,
6988 "Invalid transport offset 0x%x for TSO\n",
6989 transport_offset);
6990 return false;
6991 }
6992
6993 switch (get_protocol(skb)) {
6994 case htons(ETH_P_IP):
6995 opts[0] |= TD1_GTSENV4;
6996 break;
6997
6998 case htons(ETH_P_IPV6):
6999 if (msdn_giant_send_check(skb))
7000 return false;
7001
7002 opts[0] |= TD1_GTSENV6;
7003 break;
7004
7005 default:
7006 WARN_ON_ONCE(1);
7007 break;
7008 }
7009
hayeswangbdfa4ed2014-07-11 16:25:57 +08007010 opts[0] |= transport_offset << GTTCPHO_SHIFT;
hayeswang5888d3f2014-07-11 16:25:56 +08007011 opts[1] |= min(mss, TD_MSS_MAX) << TD1_MSS_SHIFT;
Francois Romieu2b7b4312011-04-18 22:53:24 -07007012 } else if (skb->ip_summed == CHECKSUM_PARTIAL) {
hayeswange9746042014-07-11 16:25:58 +08007013 u8 ip_protocol;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007014
françois romieub423e9a2013-05-18 01:24:46 +00007015 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08007016 return !(skb_checksum_help(skb) || eth_skb_pad(skb));
françois romieub423e9a2013-05-18 01:24:46 +00007017
hayeswange9746042014-07-11 16:25:58 +08007018 if (transport_offset > TCPHO_MAX) {
7019 netif_warn(tp, tx_err, tp->dev,
7020 "Invalid transport offset 0x%x\n",
7021 transport_offset);
7022 return false;
7023 }
7024
7025 switch (get_protocol(skb)) {
7026 case htons(ETH_P_IP):
7027 opts[1] |= TD1_IPv4_CS;
7028 ip_protocol = ip_hdr(skb)->protocol;
7029 break;
7030
7031 case htons(ETH_P_IPV6):
7032 opts[1] |= TD1_IPv6_CS;
7033 ip_protocol = ipv6_hdr(skb)->nexthdr;
7034 break;
7035
7036 default:
7037 ip_protocol = IPPROTO_RAW;
7038 break;
7039 }
7040
7041 if (ip_protocol == IPPROTO_TCP)
7042 opts[1] |= TD1_TCP_CS;
7043 else if (ip_protocol == IPPROTO_UDP)
7044 opts[1] |= TD1_UDP_CS;
Francois Romieu2b7b4312011-04-18 22:53:24 -07007045 else
7046 WARN_ON_ONCE(1);
hayeswange9746042014-07-11 16:25:58 +08007047
7048 opts[1] |= transport_offset << TCPHO_SHIFT;
françois romieub423e9a2013-05-18 01:24:46 +00007049 } else {
7050 if (unlikely(rtl_test_hw_pad_bug(tp, skb)))
Alexander Duyck207c5f42014-12-03 08:18:04 -08007051 return !eth_skb_pad(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007052 }
hayeswang5888d3f2014-07-11 16:25:56 +08007053
françois romieub423e9a2013-05-18 01:24:46 +00007054 return true;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007055}
7056
Stephen Hemminger613573252009-08-31 19:50:58 +00007057static netdev_tx_t rtl8169_start_xmit(struct sk_buff *skb,
7058 struct net_device *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007059{
7060 struct rtl8169_private *tp = netdev_priv(dev);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007061 unsigned int entry = tp->cur_tx % NUM_TX_DESC;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007062 struct TxDesc *txd = tp->TxDescArray + entry;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01007063 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007064 dma_addr_t mapping;
7065 u32 status, len;
Francois Romieu2b7b4312011-04-18 22:53:24 -07007066 u32 opts[2];
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007067 int frags;
Francois Romieu5b0384f2006-08-16 16:00:01 +02007068
Julien Ducourthial477206a2012-05-09 00:00:06 +02007069 if (unlikely(!TX_FRAGS_READY_FOR(tp, skb_shinfo(skb)->nr_frags))) {
Joe Perchesbf82c182010-02-09 11:49:50 +00007070 netif_err(tp, drv, dev, "BUG! Tx Ring full when queue awake!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007071 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007072 }
7073
7074 if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007075 goto err_stop_0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007076
françois romieub423e9a2013-05-18 01:24:46 +00007077 opts[1] = cpu_to_le32(rtl8169_tx_vlan_tag(skb));
7078 opts[0] = DescOwn;
7079
hayeswange9746042014-07-11 16:25:58 +08007080 if (!tp->tso_csum(tp, skb, opts)) {
7081 r8169_csum_workaround(tp, skb);
7082 return NETDEV_TX_OK;
7083 }
françois romieub423e9a2013-05-18 01:24:46 +00007084
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007085 len = skb_headlen(skb);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007086 mapping = dma_map_single(d, skb->data, len, DMA_TO_DEVICE);
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00007087 if (unlikely(dma_mapping_error(d, mapping))) {
7088 if (net_ratelimit())
7089 netif_err(tp, drv, dev, "Failed to map TX DMA!\n");
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007090 goto err_dma_0;
Stanislaw Gruszkad827d862010-10-20 22:25:43 +00007091 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007092
7093 tp->tx_skb[entry].len = len;
7094 txd->addr = cpu_to_le64(mapping);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007095
Francois Romieu2b7b4312011-04-18 22:53:24 -07007096 frags = rtl8169_xmit_frags(tp, skb, opts);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007097 if (frags < 0)
7098 goto err_dma_1;
7099 else if (frags)
Francois Romieu2b7b4312011-04-18 22:53:24 -07007100 opts[0] |= FirstFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007101 else {
Francois Romieu2b7b4312011-04-18 22:53:24 -07007102 opts[0] |= FirstFrag | LastFrag;
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007103 tp->tx_skb[entry].skb = skb;
7104 }
7105
Francois Romieu2b7b4312011-04-18 22:53:24 -07007106 txd->opts2 = cpu_to_le32(opts[1]);
7107
Richard Cochran5047fb52012-03-10 07:29:42 +00007108 skb_tx_timestamp(skb);
7109
Alexander Duycka0750132014-12-11 15:02:17 -08007110 /* Force memory writes to complete before releasing descriptor */
7111 dma_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007112
Francois Romieucecb5fd2011-04-01 10:21:07 +02007113 /* Anti gcc 2.95.3 bugware (sic) */
Francois Romieu2b7b4312011-04-18 22:53:24 -07007114 status = opts[0] | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
Linus Torvalds1da177e2005-04-16 15:20:36 -07007115 txd->opts1 = cpu_to_le32(status);
7116
Alexander Duycka0750132014-12-11 15:02:17 -08007117 /* Force all memory writes to complete before notifying device */
David Dillow4c020a92010-03-03 16:33:10 +00007118 wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007119
Alexander Duycka0750132014-12-11 15:02:17 -08007120 tp->cur_tx += frags + 1;
7121
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007122 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007123
David S. Miller87cda7c2015-02-22 15:54:29 -05007124 mmiowb();
Francois Romieuda78dbf2012-01-26 14:18:23 +01007125
David S. Miller87cda7c2015-02-22 15:54:29 -05007126 if (!TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Francois Romieuae1f23f2012-01-31 00:00:19 +01007127 /* Avoid wrongly optimistic queue wake-up: rtl_tx thread must
7128 * not miss a ring update when it notices a stopped queue.
7129 */
7130 smp_wmb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007131 netif_stop_queue(dev);
Francois Romieuae1f23f2012-01-31 00:00:19 +01007132 /* Sync with rtl_tx:
7133 * - publish queue status and cur_tx ring index (write barrier)
7134 * - refresh dirty_tx ring index (read barrier).
7135 * May the current thread have a pessimistic view of the ring
7136 * status and forget to wake up queue, a racing rtl_tx thread
7137 * can't.
7138 */
Francois Romieu1e874e02012-01-27 15:05:38 +01007139 smp_mb();
Julien Ducourthial477206a2012-05-09 00:00:06 +02007140 if (TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007141 netif_wake_queue(dev);
7142 }
7143
Stephen Hemminger613573252009-08-31 19:50:58 +00007144 return NETDEV_TX_OK;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007145
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007146err_dma_1:
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007147 rtl8169_unmap_tx_skb(d, tp->tx_skb + entry, txd);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007148err_dma_0:
Eric W. Biederman989c9ba2014-03-11 14:16:14 -07007149 dev_kfree_skb_any(skb);
Stanislaw Gruszka3eafe502010-10-20 22:25:36 +00007150 dev->stats.tx_dropped++;
7151 return NETDEV_TX_OK;
7152
7153err_stop_0:
Linus Torvalds1da177e2005-04-16 15:20:36 -07007154 netif_stop_queue(dev);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007155 dev->stats.tx_dropped++;
Stephen Hemminger613573252009-08-31 19:50:58 +00007156 return NETDEV_TX_BUSY;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007157}
7158
7159static void rtl8169_pcierr_interrupt(struct net_device *dev)
7160{
7161 struct rtl8169_private *tp = netdev_priv(dev);
7162 struct pci_dev *pdev = tp->pci_dev;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007163 u16 pci_status, pci_cmd;
7164
7165 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
7166 pci_read_config_word(pdev, PCI_STATUS, &pci_status);
7167
Joe Perchesbf82c182010-02-09 11:49:50 +00007168 netif_err(tp, intr, dev, "PCI error (cmd = 0x%04x, status = 0x%04x)\n",
7169 pci_cmd, pci_status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007170
7171 /*
7172 * The recovery sequence below admits a very elaborated explanation:
7173 * - it seems to work;
Francois Romieud03902b2006-11-23 00:00:42 +01007174 * - I did not see what else could be done;
7175 * - it makes iop3xx happy.
Linus Torvalds1da177e2005-04-16 15:20:36 -07007176 *
7177 * Feel free to adjust to your needs.
7178 */
Francois Romieua27993f2006-12-18 00:04:19 +01007179 if (pdev->broken_parity_status)
Francois Romieud03902b2006-11-23 00:00:42 +01007180 pci_cmd &= ~PCI_COMMAND_PARITY;
7181 else
7182 pci_cmd |= PCI_COMMAND_SERR | PCI_COMMAND_PARITY;
7183
7184 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007185
7186 pci_write_config_word(pdev, PCI_STATUS,
7187 pci_status & (PCI_STATUS_DETECTED_PARITY |
7188 PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
7189 PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
7190
7191 /* The infamous DAC f*ckup only happens at boot time */
Timo Teräs9fba0812013-01-15 21:01:24 +00007192 if ((tp->cp_cmd & PCIDAC) && !tp->cur_rx) {
Joe Perchesbf82c182010-02-09 11:49:50 +00007193 netif_info(tp, intr, dev, "disabling PCI DAC\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07007194 tp->cp_cmd &= ~PCIDAC;
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007195 RTL_W16(tp, CPlusCmd, tp->cp_cmd);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007196 dev->features &= ~NETIF_F_HIGHDMA;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007197 }
7198
françois romieue6de30d2011-01-03 15:08:37 +00007199 rtl8169_hw_reset(tp);
Francois Romieud03902b2006-11-23 00:00:42 +01007200
Francois Romieu98ddf982012-01-31 10:47:34 +01007201 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007202}
7203
Francois Romieuda78dbf2012-01-26 14:18:23 +01007204static void rtl_tx(struct net_device *dev, struct rtl8169_private *tp)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007205{
7206 unsigned int dirty_tx, tx_left;
7207
Linus Torvalds1da177e2005-04-16 15:20:36 -07007208 dirty_tx = tp->dirty_tx;
7209 smp_rmb();
7210 tx_left = tp->cur_tx - dirty_tx;
7211
7212 while (tx_left > 0) {
7213 unsigned int entry = dirty_tx % NUM_TX_DESC;
7214 struct ring_info *tx_skb = tp->tx_skb + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007215 u32 status;
7216
Linus Torvalds1da177e2005-04-16 15:20:36 -07007217 status = le32_to_cpu(tp->TxDescArray[entry].opts1);
7218 if (status & DescOwn)
7219 break;
7220
Alexander Duycka0750132014-12-11 15:02:17 -08007221 /* This barrier is needed to keep us from reading
7222 * any other fields out of the Tx descriptor until
7223 * we know the status of DescOwn
7224 */
7225 dma_rmb();
7226
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01007227 rtl8169_unmap_tx_skb(tp_to_dev(tp), tx_skb,
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007228 tp->TxDescArray + entry);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007229 if (status & LastFrag) {
David S. Miller87cda7c2015-02-22 15:54:29 -05007230 u64_stats_update_begin(&tp->tx_stats.syncp);
7231 tp->tx_stats.packets++;
7232 tp->tx_stats.bytes += tx_skb->skb->len;
7233 u64_stats_update_end(&tp->tx_stats.syncp);
Florian Fainelli7a4b813c2017-08-24 18:34:44 -07007234 dev_consume_skb_any(tx_skb->skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007235 tx_skb->skb = NULL;
7236 }
7237 dirty_tx++;
7238 tx_left--;
7239 }
7240
7241 if (tp->dirty_tx != dirty_tx) {
7242 tp->dirty_tx = dirty_tx;
Francois Romieuae1f23f2012-01-31 00:00:19 +01007243 /* Sync with rtl8169_start_xmit:
7244 * - publish dirty_tx ring index (write barrier)
7245 * - refresh cur_tx ring index and queue status (read barrier)
7246 * May the current thread miss the stopped queue condition,
7247 * a racing xmit thread can only have a right view of the
7248 * ring status.
7249 */
Francois Romieu1e874e02012-01-27 15:05:38 +01007250 smp_mb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007251 if (netif_queue_stopped(dev) &&
Julien Ducourthial477206a2012-05-09 00:00:06 +02007252 TX_FRAGS_READY_FOR(tp, MAX_SKB_FRAGS)) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007253 netif_wake_queue(dev);
7254 }
Francois Romieud78ae2d2007-08-26 20:08:19 +02007255 /*
7256 * 8168 hack: TxPoll requests are lost when the Tx packets are
7257 * too close. Let's kick an extra TxPoll request when a burst
7258 * of start_xmit activity is detected (if it is not detected,
7259 * it is slow enough). -- FR
7260 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007261 if (tp->cur_tx != dirty_tx)
7262 RTL_W8(tp, TxPoll, NPQ);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007263 }
7264}
7265
Francois Romieu126fa4b2005-05-12 20:09:17 -04007266static inline int rtl8169_fragmented_frame(u32 status)
7267{
7268 return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
7269}
7270
Eric Dumazetadea1ac72010-09-05 20:04:05 -07007271static inline void rtl8169_rx_csum(struct sk_buff *skb, u32 opts1)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007272{
Linus Torvalds1da177e2005-04-16 15:20:36 -07007273 u32 status = opts1 & RxProtoMask;
7274
7275 if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
Shan Weid5d3ebe2010-11-12 00:15:25 +00007276 ((status == RxProtoUDP) && !(opts1 & UDPFail)))
Linus Torvalds1da177e2005-04-16 15:20:36 -07007277 skb->ip_summed = CHECKSUM_UNNECESSARY;
7278 else
Eric Dumazetbc8acf22010-09-02 13:07:41 -07007279 skb_checksum_none_assert(skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007280}
7281
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007282static struct sk_buff *rtl8169_try_rx_copy(void *data,
7283 struct rtl8169_private *tp,
7284 int pkt_size,
7285 dma_addr_t addr)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007286{
Stephen Hemmingerb4496552007-06-17 01:06:49 +02007287 struct sk_buff *skb;
Heiner Kallweit1e1205b2018-03-20 07:45:42 +01007288 struct device *d = tp_to_dev(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007289
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007290 data = rtl8169_align(data);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007291 dma_sync_single_for_cpu(d, addr, pkt_size, DMA_FROM_DEVICE);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007292 prefetch(data);
Alexander Duycke2338f82014-12-09 19:41:09 -08007293 skb = napi_alloc_skb(&tp->napi, pkt_size);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007294 if (skb)
Heiner Kallweit8a67aa82018-04-17 23:19:07 +02007295 skb_copy_to_linear_data(skb, data, pkt_size);
Stanislaw Gruszka48addcc2010-10-20 22:25:39 +00007296 dma_sync_single_for_device(d, addr, pkt_size, DMA_FROM_DEVICE);
7297
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007298 return skb;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007299}
7300
Francois Romieuda78dbf2012-01-26 14:18:23 +01007301static int rtl_rx(struct net_device *dev, struct rtl8169_private *tp, u32 budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007302{
7303 unsigned int cur_rx, rx_left;
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007304 unsigned int count;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007305
Linus Torvalds1da177e2005-04-16 15:20:36 -07007306 cur_rx = tp->cur_rx;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007307
Timo Teräs9fba0812013-01-15 21:01:24 +00007308 for (rx_left = min(budget, NUM_RX_DESC); rx_left > 0; rx_left--, cur_rx++) {
Linus Torvalds1da177e2005-04-16 15:20:36 -07007309 unsigned int entry = cur_rx % NUM_RX_DESC;
Francois Romieu126fa4b2005-05-12 20:09:17 -04007310 struct RxDesc *desc = tp->RxDescArray + entry;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007311 u32 status;
7312
Heiner Kallweit62028062018-04-17 23:30:29 +02007313 status = le32_to_cpu(desc->opts1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007314 if (status & DescOwn)
7315 break;
Alexander Duycka0750132014-12-11 15:02:17 -08007316
7317 /* This barrier is needed to keep us from reading
7318 * any other fields out of the Rx descriptor until
7319 * we know the status of DescOwn
7320 */
7321 dma_rmb();
7322
Richard Dawe4dcb7d32005-05-27 21:12:00 +02007323 if (unlikely(status & RxRES)) {
Joe Perchesbf82c182010-02-09 11:49:50 +00007324 netif_info(tp, rx_err, dev, "Rx ERROR. status = %08x\n",
7325 status);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007326 dev->stats.rx_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007327 if (status & (RxRWT | RxRUNT))
Francois Romieucebf8cc2007-10-18 12:06:54 +02007328 dev->stats.rx_length_errors++;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007329 if (status & RxCRC)
Francois Romieucebf8cc2007-10-18 12:06:54 +02007330 dev->stats.rx_crc_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02007331 /* RxFOVF is a reserved bit on later chip versions */
7332 if (tp->mac_version == RTL_GIGA_MAC_VER_01 &&
7333 status & RxFOVF) {
Francois Romieuda78dbf2012-01-26 14:18:23 +01007334 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Francois Romieucebf8cc2007-10-18 12:06:54 +02007335 dev->stats.rx_fifo_errors++;
Heiner Kallweit62028062018-04-17 23:30:29 +02007336 } else if (status & (RxRUNT | RxCRC) &&
7337 !(status & RxRWT) &&
7338 dev->features & NETIF_F_RXALL) {
Ben Greear6bbe0212012-02-10 15:04:33 +00007339 goto process_pkt;
Heiner Kallweit62028062018-04-17 23:30:29 +02007340 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007341 } else {
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007342 struct sk_buff *skb;
Ben Greear6bbe0212012-02-10 15:04:33 +00007343 dma_addr_t addr;
7344 int pkt_size;
7345
7346process_pkt:
7347 addr = le64_to_cpu(desc->addr);
Ben Greear79d0c1d2012-02-10 15:04:34 +00007348 if (likely(!(dev->features & NETIF_F_RXFCS)))
7349 pkt_size = (status & 0x00003fff) - 4;
7350 else
7351 pkt_size = status & 0x00003fff;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007352
Francois Romieu126fa4b2005-05-12 20:09:17 -04007353 /*
7354 * The driver does not support incoming fragmented
7355 * frames. They are seen as a symptom of over-mtu
7356 * sized frames.
7357 */
7358 if (unlikely(rtl8169_fragmented_frame(status))) {
Francois Romieucebf8cc2007-10-18 12:06:54 +02007359 dev->stats.rx_dropped++;
7360 dev->stats.rx_length_errors++;
françois romieuce11ff52013-01-24 13:30:06 +00007361 goto release_descriptor;
Francois Romieu126fa4b2005-05-12 20:09:17 -04007362 }
7363
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007364 skb = rtl8169_try_rx_copy(tp->Rx_databuff[entry],
7365 tp, pkt_size, addr);
Eric Dumazet6f0333b2010-10-11 11:17:47 +00007366 if (!skb) {
7367 dev->stats.rx_dropped++;
françois romieuce11ff52013-01-24 13:30:06 +00007368 goto release_descriptor;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007369 }
7370
Eric Dumazetadea1ac72010-09-05 20:04:05 -07007371 rtl8169_rx_csum(skb, status);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007372 skb_put(skb, pkt_size);
7373 skb->protocol = eth_type_trans(skb, dev);
7374
Francois Romieu7a8fc772011-03-01 17:18:33 +01007375 rtl8169_rx_vlan_tag(desc, skb);
7376
françois romieu39174292015-11-11 23:35:18 +01007377 if (skb->pkt_type == PACKET_MULTICAST)
7378 dev->stats.multicast++;
7379
Francois Romieu56de4142011-03-15 17:29:31 +01007380 napi_gro_receive(&tp->napi, skb);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007381
Junchang Wang8027aa22012-03-04 23:30:32 +01007382 u64_stats_update_begin(&tp->rx_stats.syncp);
7383 tp->rx_stats.packets++;
7384 tp->rx_stats.bytes += pkt_size;
7385 u64_stats_update_end(&tp->rx_stats.syncp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007386 }
françois romieuce11ff52013-01-24 13:30:06 +00007387release_descriptor:
7388 desc->opts2 = 0;
Heiner Kallweit1d0254d2018-04-17 23:25:46 +02007389 rtl8169_mark_to_asic(desc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007390 }
7391
7392 count = cur_rx - tp->cur_rx;
7393 tp->cur_rx = cur_rx;
7394
Linus Torvalds1da177e2005-04-16 15:20:36 -07007395 return count;
7396}
7397
Francois Romieu07d3f512007-02-21 22:40:46 +01007398static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007399{
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02007400 struct rtl8169_private *tp = dev_instance;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007401 int handled = 0;
Francois Romieu9085cdfa2012-01-26 12:59:08 +01007402 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007403
Francois Romieu9085cdfa2012-01-26 12:59:08 +01007404 status = rtl_get_events(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007405 if (status && status != 0xffff) {
7406 status &= RTL_EVENT_NAPI | tp->event_slow;
7407 if (status) {
7408 handled = 1;
françois romieu811fd302011-12-04 20:30:45 +00007409
Francois Romieuda78dbf2012-01-26 14:18:23 +01007410 rtl_irq_disable(tp);
Heiner Kallweit9a899a32018-04-17 23:21:01 +02007411 napi_schedule_irqoff(&tp->napi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007412 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007413 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007414 return IRQ_RETVAL(handled);
7415}
7416
Francois Romieuda78dbf2012-01-26 14:18:23 +01007417/*
7418 * Workqueue context.
7419 */
7420static void rtl_slow_event_work(struct rtl8169_private *tp)
7421{
7422 struct net_device *dev = tp->dev;
7423 u16 status;
7424
7425 status = rtl_get_events(tp) & tp->event_slow;
7426 rtl_ack_events(tp, status);
7427
7428 if (unlikely(status & RxFIFOOver)) {
7429 switch (tp->mac_version) {
7430 /* Work around for rx fifo overflow */
7431 case RTL_GIGA_MAC_VER_11:
7432 netif_stop_queue(dev);
Francois Romieu934714d2012-01-31 11:09:21 +01007433 /* XXX - Hack alert. See rtl_task(). */
7434 set_bit(RTL_FLAG_TASK_RESET_PENDING, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007435 default:
7436 break;
7437 }
7438 }
7439
7440 if (unlikely(status & SYSErr))
7441 rtl8169_pcierr_interrupt(dev);
7442
7443 if (status & LinkChg)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007444 rtl8169_check_link_status(dev, tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007445
françois romieu7dbb4912012-06-09 10:53:16 +00007446 rtl_irq_enable_all(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007447}
7448
Francois Romieu4422bcd2012-01-26 11:23:32 +01007449static void rtl_task(struct work_struct *work)
7450{
Francois Romieuda78dbf2012-01-26 14:18:23 +01007451 static const struct {
7452 int bitnr;
7453 void (*action)(struct rtl8169_private *);
7454 } rtl_work[] = {
Francois Romieu934714d2012-01-31 11:09:21 +01007455 /* XXX - keep rtl_slow_event_work() as first element. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01007456 { RTL_FLAG_TASK_SLOW_PENDING, rtl_slow_event_work },
7457 { RTL_FLAG_TASK_RESET_PENDING, rtl_reset_work },
7458 { RTL_FLAG_TASK_PHY_PENDING, rtl_phy_work }
7459 };
Francois Romieu4422bcd2012-01-26 11:23:32 +01007460 struct rtl8169_private *tp =
7461 container_of(work, struct rtl8169_private, wk.work);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007462 struct net_device *dev = tp->dev;
7463 int i;
Francois Romieu4422bcd2012-01-26 11:23:32 +01007464
Francois Romieuda78dbf2012-01-26 14:18:23 +01007465 rtl_lock_work(tp);
7466
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007467 if (!netif_running(dev) ||
7468 !test_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags))
Francois Romieuda78dbf2012-01-26 14:18:23 +01007469 goto out_unlock;
7470
7471 for (i = 0; i < ARRAY_SIZE(rtl_work); i++) {
7472 bool pending;
7473
Francois Romieuda78dbf2012-01-26 14:18:23 +01007474 pending = test_and_clear_bit(rtl_work[i].bitnr, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007475 if (pending)
7476 rtl_work[i].action(tp);
7477 }
7478
7479out_unlock:
7480 rtl_unlock_work(tp);
Francois Romieu4422bcd2012-01-26 11:23:32 +01007481}
7482
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007483static int rtl8169_poll(struct napi_struct *napi, int budget)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007484{
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007485 struct rtl8169_private *tp = container_of(napi, struct rtl8169_private, napi);
7486 struct net_device *dev = tp->dev;
Francois Romieuda78dbf2012-01-26 14:18:23 +01007487 u16 enable_mask = RTL_EVENT_NAPI | tp->event_slow;
7488 int work_done= 0;
7489 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007490
Francois Romieuda78dbf2012-01-26 14:18:23 +01007491 status = rtl_get_events(tp);
7492 rtl_ack_events(tp, status & ~tp->event_slow);
7493
7494 if (status & RTL_EVENT_NAPI_RX)
7495 work_done = rtl_rx(dev, tp, (u32) budget);
7496
7497 if (status & RTL_EVENT_NAPI_TX)
7498 rtl_tx(dev, tp);
7499
7500 if (status & tp->event_slow) {
7501 enable_mask &= ~tp->event_slow;
7502
7503 rtl_schedule_task(tp, RTL_FLAG_TASK_SLOW_PENDING);
7504 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07007505
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007506 if (work_done < budget) {
Eric Dumazet6ad20162017-01-30 08:22:01 -08007507 napi_complete_done(napi, work_done);
David Dillowf11a3772009-05-22 15:29:34 +00007508
Francois Romieuda78dbf2012-01-26 14:18:23 +01007509 rtl_irq_enable(tp, enable_mask);
7510 mmiowb();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007511 }
7512
Stephen Hemmingerbea33482007-10-03 16:41:36 -07007513 return work_done;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007514}
Linus Torvalds1da177e2005-04-16 15:20:36 -07007515
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007516static void rtl8169_rx_missed(struct net_device *dev)
Francois Romieu523a6092008-09-10 22:28:56 +02007517{
7518 struct rtl8169_private *tp = netdev_priv(dev);
7519
7520 if (tp->mac_version > RTL_GIGA_MAC_VER_06)
7521 return;
7522
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007523 dev->stats.rx_missed_errors += RTL_R32(tp, RxMissed) & 0xffffff;
7524 RTL_W32(tp, RxMissed, 0);
Francois Romieu523a6092008-09-10 22:28:56 +02007525}
7526
Linus Torvalds1da177e2005-04-16 15:20:36 -07007527static void rtl8169_down(struct net_device *dev)
7528{
7529 struct rtl8169_private *tp = netdev_priv(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007530
Francois Romieu4876cc12011-03-11 21:07:11 +01007531 del_timer_sync(&tp->timer);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007532
Stephen Hemminger93dd79e2007-10-28 17:14:06 +01007533 napi_disable(&tp->napi);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007534 netif_stop_queue(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007535
Hayes Wang92fc43b2011-07-06 15:58:03 +08007536 rtl8169_hw_reset(tp);
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00007537 /*
7538 * At this point device interrupts can not be enabled in any function,
Francois Romieu209e5ac2012-01-26 09:59:50 +01007539 * as netif_running is not true (rtl8169_interrupt, rtl8169_reset_task)
7540 * and napi is disabled (rtl8169_poll).
Stanislaw Gruszka323bb682010-10-20 22:25:41 +00007541 */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007542 rtl8169_rx_missed(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007543
Linus Torvalds1da177e2005-04-16 15:20:36 -07007544 /* Give a racing hard_start_xmit a few cycles to complete. */
Francois Romieuda78dbf2012-01-26 14:18:23 +01007545 synchronize_sched();
Linus Torvalds1da177e2005-04-16 15:20:36 -07007546
Linus Torvalds1da177e2005-04-16 15:20:36 -07007547 rtl8169_tx_clear(tp);
7548
7549 rtl8169_rx_clear(tp);
françois romieu065c27c2011-01-03 15:08:12 +00007550
7551 rtl_pll_power_down(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007552}
7553
7554static int rtl8169_close(struct net_device *dev)
7555{
7556 struct rtl8169_private *tp = netdev_priv(dev);
7557 struct pci_dev *pdev = tp->pci_dev;
7558
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007559 pm_runtime_get_sync(&pdev->dev);
7560
Francois Romieucecb5fd2011-04-01 10:21:07 +02007561 /* Update counters before going down */
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007562 rtl8169_update_counters(tp);
Ivan Vecera355423d2009-02-06 21:49:57 -08007563
Francois Romieuda78dbf2012-01-26 14:18:23 +01007564 rtl_lock_work(tp);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007565 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007566
Linus Torvalds1da177e2005-04-16 15:20:36 -07007567 rtl8169_down(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007568 rtl_unlock_work(tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007569
Lekensteyn4ea72442013-07-22 09:53:30 +02007570 cancel_work_sync(&tp->wk.work);
7571
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02007572 pci_free_irq(pdev, 0, tp);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007573
Stanislaw Gruszka82553bb2010-10-08 04:25:01 +00007574 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
7575 tp->RxPhyAddr);
7576 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
7577 tp->TxPhyAddr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007578 tp->TxDescArray = NULL;
7579 tp->RxDescArray = NULL;
7580
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007581 pm_runtime_put_sync(&pdev->dev);
7582
Linus Torvalds1da177e2005-04-16 15:20:36 -07007583 return 0;
7584}
7585
Francois Romieudc1c00c2012-03-08 10:06:18 +01007586#ifdef CONFIG_NET_POLL_CONTROLLER
7587static void rtl8169_netpoll(struct net_device *dev)
7588{
7589 struct rtl8169_private *tp = netdev_priv(dev);
7590
Heiner Kallweit29274992018-02-28 20:43:38 +01007591 rtl8169_interrupt(pci_irq_vector(tp->pci_dev, 0), dev);
Francois Romieudc1c00c2012-03-08 10:06:18 +01007592}
7593#endif
7594
Francois Romieudf43ac72012-03-08 09:48:40 +01007595static int rtl_open(struct net_device *dev)
7596{
7597 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01007598 struct pci_dev *pdev = tp->pci_dev;
7599 int retval = -ENOMEM;
7600
7601 pm_runtime_get_sync(&pdev->dev);
7602
7603 /*
Jiri Kosinae75d6602012-04-08 21:48:52 +02007604 * Rx and Tx descriptors needs 256 bytes alignment.
Francois Romieudf43ac72012-03-08 09:48:40 +01007605 * dma_alloc_coherent provides more.
7606 */
7607 tp->TxDescArray = dma_alloc_coherent(&pdev->dev, R8169_TX_RING_BYTES,
7608 &tp->TxPhyAddr, GFP_KERNEL);
7609 if (!tp->TxDescArray)
7610 goto err_pm_runtime_put;
7611
7612 tp->RxDescArray = dma_alloc_coherent(&pdev->dev, R8169_RX_RING_BYTES,
7613 &tp->RxPhyAddr, GFP_KERNEL);
7614 if (!tp->RxDescArray)
7615 goto err_free_tx_0;
7616
Heiner Kallweitb1127e62018-04-17 23:23:35 +02007617 retval = rtl8169_init_ring(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01007618 if (retval < 0)
7619 goto err_free_rx_1;
7620
7621 INIT_WORK(&tp->wk.work, rtl_task);
7622
7623 smp_mb();
7624
7625 rtl_request_firmware(tp);
7626
Heiner Kallweitebcd5da2018-04-17 23:29:20 +02007627 retval = pci_request_irq(pdev, 0, rtl8169_interrupt, NULL, tp,
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007628 dev->name);
Francois Romieudf43ac72012-03-08 09:48:40 +01007629 if (retval < 0)
7630 goto err_release_fw_2;
7631
7632 rtl_lock_work(tp);
7633
7634 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
7635
7636 napi_enable(&tp->napi);
7637
7638 rtl8169_init_phy(dev, tp);
7639
7640 __rtl8169_set_features(dev, dev->features);
7641
7642 rtl_pll_power_up(tp);
7643
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007644 rtl_hw_start(tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01007645
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007646 if (!rtl8169_init_counter_offsets(tp))
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007647 netif_warn(tp, hw, dev, "counter reset/update failed\n");
7648
Francois Romieudf43ac72012-03-08 09:48:40 +01007649 netif_start_queue(dev);
7650
7651 rtl_unlock_work(tp);
7652
7653 tp->saved_wolopts = 0;
Heiner Kallweita92a0842018-01-08 21:39:13 +01007654 pm_runtime_put_sync(&pdev->dev);
Francois Romieudf43ac72012-03-08 09:48:40 +01007655
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007656 rtl8169_check_link_status(dev, tp);
Francois Romieudf43ac72012-03-08 09:48:40 +01007657out:
7658 return retval;
7659
7660err_release_fw_2:
7661 rtl_release_firmware(tp);
7662 rtl8169_rx_clear(tp);
7663err_free_rx_1:
7664 dma_free_coherent(&pdev->dev, R8169_RX_RING_BYTES, tp->RxDescArray,
7665 tp->RxPhyAddr);
7666 tp->RxDescArray = NULL;
7667err_free_tx_0:
7668 dma_free_coherent(&pdev->dev, R8169_TX_RING_BYTES, tp->TxDescArray,
7669 tp->TxPhyAddr);
7670 tp->TxDescArray = NULL;
7671err_pm_runtime_put:
7672 pm_runtime_put_noidle(&pdev->dev);
7673 goto out;
7674}
7675
stephen hemmingerbc1f4472017-01-06 19:12:52 -08007676static void
Junchang Wang8027aa22012-03-04 23:30:32 +01007677rtl8169_get_stats64(struct net_device *dev, struct rtnl_link_stats64 *stats)
Linus Torvalds1da177e2005-04-16 15:20:36 -07007678{
7679 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007680 struct pci_dev *pdev = tp->pci_dev;
Corinna Vinschen42020322015-09-10 10:47:35 +02007681 struct rtl8169_counters *counters = tp->counters;
Junchang Wang8027aa22012-03-04 23:30:32 +01007682 unsigned int start;
Linus Torvalds1da177e2005-04-16 15:20:36 -07007683
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007684 pm_runtime_get_noresume(&pdev->dev);
7685
7686 if (netif_running(dev) && pm_runtime_active(&pdev->dev))
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007687 rtl8169_rx_missed(dev);
Francois Romieu5b0384f2006-08-16 16:00:01 +02007688
Junchang Wang8027aa22012-03-04 23:30:32 +01007689 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007690 start = u64_stats_fetch_begin_irq(&tp->rx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007691 stats->rx_packets = tp->rx_stats.packets;
7692 stats->rx_bytes = tp->rx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007693 } while (u64_stats_fetch_retry_irq(&tp->rx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007694
Junchang Wang8027aa22012-03-04 23:30:32 +01007695 do {
Eric W. Biederman57a77442014-03-13 21:26:42 -07007696 start = u64_stats_fetch_begin_irq(&tp->tx_stats.syncp);
Junchang Wang8027aa22012-03-04 23:30:32 +01007697 stats->tx_packets = tp->tx_stats.packets;
7698 stats->tx_bytes = tp->tx_stats.bytes;
Eric W. Biederman57a77442014-03-13 21:26:42 -07007699 } while (u64_stats_fetch_retry_irq(&tp->tx_stats.syncp, start));
Junchang Wang8027aa22012-03-04 23:30:32 +01007700
7701 stats->rx_dropped = dev->stats.rx_dropped;
7702 stats->tx_dropped = dev->stats.tx_dropped;
7703 stats->rx_length_errors = dev->stats.rx_length_errors;
7704 stats->rx_errors = dev->stats.rx_errors;
7705 stats->rx_crc_errors = dev->stats.rx_crc_errors;
7706 stats->rx_fifo_errors = dev->stats.rx_fifo_errors;
7707 stats->rx_missed_errors = dev->stats.rx_missed_errors;
Corinna Vinschend7d2d892015-08-27 17:11:48 +02007708 stats->multicast = dev->stats.multicast;
Junchang Wang8027aa22012-03-04 23:30:32 +01007709
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007710 /*
7711 * Fetch additonal counter values missing in stats collected by driver
7712 * from tally counters.
7713 */
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007714 if (pm_runtime_active(&pdev->dev))
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007715 rtl8169_update_counters(tp);
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007716
7717 /*
7718 * Subtract values fetched during initalization.
7719 * See rtl8169_init_counter_offsets for a description why we do that.
7720 */
Corinna Vinschen42020322015-09-10 10:47:35 +02007721 stats->tx_errors = le64_to_cpu(counters->tx_errors) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007722 le64_to_cpu(tp->tc_offset.tx_errors);
Corinna Vinschen42020322015-09-10 10:47:35 +02007723 stats->collisions = le32_to_cpu(counters->tx_multi_collision) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007724 le32_to_cpu(tp->tc_offset.tx_multi_collision);
Corinna Vinschen42020322015-09-10 10:47:35 +02007725 stats->tx_aborted_errors = le16_to_cpu(counters->tx_aborted) -
Corinna Vinschen6e85d5a2015-08-24 12:52:39 +02007726 le16_to_cpu(tp->tc_offset.tx_aborted);
7727
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007728 pm_runtime_put_noidle(&pdev->dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07007729}
7730
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007731static void rtl8169_net_suspend(struct net_device *dev)
Francois Romieu5d06a992006-02-23 00:47:58 +01007732{
françois romieu065c27c2011-01-03 15:08:12 +00007733 struct rtl8169_private *tp = netdev_priv(dev);
7734
Francois Romieu5d06a992006-02-23 00:47:58 +01007735 if (!netif_running(dev))
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007736 return;
Francois Romieu5d06a992006-02-23 00:47:58 +01007737
7738 netif_device_detach(dev);
7739 netif_stop_queue(dev);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007740
7741 rtl_lock_work(tp);
7742 napi_disable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007743 clear_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007744 rtl_unlock_work(tp);
7745
7746 rtl_pll_power_down(tp);
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007747}
Francois Romieu5d06a992006-02-23 00:47:58 +01007748
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007749#ifdef CONFIG_PM
7750
7751static int rtl8169_suspend(struct device *device)
7752{
7753 struct pci_dev *pdev = to_pci_dev(device);
7754 struct net_device *dev = pci_get_drvdata(pdev);
7755
7756 rtl8169_net_suspend(dev);
Francois Romieu1371fa62007-04-02 23:01:11 +02007757
Francois Romieu5d06a992006-02-23 00:47:58 +01007758 return 0;
7759}
7760
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007761static void __rtl8169_resume(struct net_device *dev)
7762{
françois romieu065c27c2011-01-03 15:08:12 +00007763 struct rtl8169_private *tp = netdev_priv(dev);
7764
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007765 netif_device_attach(dev);
françois romieu065c27c2011-01-03 15:08:12 +00007766
7767 rtl_pll_power_up(tp);
7768
Artem Savkovcff4c162012-04-03 10:29:11 +00007769 rtl_lock_work(tp);
7770 napi_enable(&tp->napi);
Francois Romieu6c4a70c2012-01-31 10:56:44 +01007771 set_bit(RTL_FLAG_TASK_ENABLED, tp->wk.flags);
Artem Savkovcff4c162012-04-03 10:29:11 +00007772 rtl_unlock_work(tp);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007773
Francois Romieu98ddf982012-01-31 10:47:34 +01007774 rtl_schedule_task(tp, RTL_FLAG_TASK_RESET_PENDING);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007775}
7776
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007777static int rtl8169_resume(struct device *device)
Francois Romieu5d06a992006-02-23 00:47:58 +01007778{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007779 struct pci_dev *pdev = to_pci_dev(device);
Francois Romieu5d06a992006-02-23 00:47:58 +01007780 struct net_device *dev = pci_get_drvdata(pdev);
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00007781 struct rtl8169_private *tp = netdev_priv(dev);
7782
7783 rtl8169_init_phy(dev, tp);
Francois Romieu5d06a992006-02-23 00:47:58 +01007784
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007785 if (netif_running(dev))
7786 __rtl8169_resume(dev);
Francois Romieu5d06a992006-02-23 00:47:58 +01007787
Francois Romieu5d06a992006-02-23 00:47:58 +01007788 return 0;
7789}
7790
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007791static int rtl8169_runtime_suspend(struct device *device)
7792{
7793 struct pci_dev *pdev = to_pci_dev(device);
7794 struct net_device *dev = pci_get_drvdata(pdev);
7795 struct rtl8169_private *tp = netdev_priv(dev);
7796
Heiner Kallweita92a0842018-01-08 21:39:13 +01007797 if (!tp->TxDescArray) {
7798 rtl_pll_power_down(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007799 return 0;
Heiner Kallweita92a0842018-01-08 21:39:13 +01007800 }
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007801
Francois Romieuda78dbf2012-01-26 14:18:23 +01007802 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007803 tp->saved_wolopts = __rtl8169_get_wol(tp);
7804 __rtl8169_set_wol(tp, WAKE_ANY);
Francois Romieuda78dbf2012-01-26 14:18:23 +01007805 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007806
7807 rtl8169_net_suspend(dev);
7808
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007809 /* Update counters before going runtime suspend */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007810 rtl8169_rx_missed(dev);
Heiner Kallweite71c9ce2018-04-17 23:28:28 +02007811 rtl8169_update_counters(tp);
Chun-Hao Linf09cf4b2016-02-24 14:18:42 +08007812
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007813 return 0;
7814}
7815
7816static int rtl8169_runtime_resume(struct device *device)
7817{
7818 struct pci_dev *pdev = to_pci_dev(device);
7819 struct net_device *dev = pci_get_drvdata(pdev);
7820 struct rtl8169_private *tp = netdev_priv(dev);
Chun-Hao Linf51d4a12016-07-29 16:37:56 +08007821 rtl_rar_set(tp, dev->dev_addr);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007822
7823 if (!tp->TxDescArray)
7824 return 0;
7825
Francois Romieuda78dbf2012-01-26 14:18:23 +01007826 rtl_lock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007827 __rtl8169_set_wol(tp, tp->saved_wolopts);
7828 tp->saved_wolopts = 0;
Francois Romieuda78dbf2012-01-26 14:18:23 +01007829 rtl_unlock_work(tp);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007830
Stanislaw Gruszkafccec102010-10-20 22:25:42 +00007831 rtl8169_init_phy(dev, tp);
7832
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007833 __rtl8169_resume(dev);
7834
7835 return 0;
7836}
7837
7838static int rtl8169_runtime_idle(struct device *device)
7839{
7840 struct pci_dev *pdev = to_pci_dev(device);
7841 struct net_device *dev = pci_get_drvdata(pdev);
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007842
Heiner Kallweita92a0842018-01-08 21:39:13 +01007843 if (!netif_running(dev) || !netif_carrier_ok(dev))
7844 pm_schedule_suspend(device, 10000);
7845
7846 return -EBUSY;
Rafael J. Wysockie1759442010-03-14 14:33:51 +00007847}
7848
Alexey Dobriyan47145212009-12-14 18:00:08 -08007849static const struct dev_pm_ops rtl8169_pm_ops = {
Francois Romieucecb5fd2011-04-01 10:21:07 +02007850 .suspend = rtl8169_suspend,
7851 .resume = rtl8169_resume,
7852 .freeze = rtl8169_suspend,
7853 .thaw = rtl8169_resume,
7854 .poweroff = rtl8169_suspend,
7855 .restore = rtl8169_resume,
7856 .runtime_suspend = rtl8169_runtime_suspend,
7857 .runtime_resume = rtl8169_runtime_resume,
7858 .runtime_idle = rtl8169_runtime_idle,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007859};
7860
7861#define RTL8169_PM_OPS (&rtl8169_pm_ops)
7862
7863#else /* !CONFIG_PM */
7864
7865#define RTL8169_PM_OPS NULL
7866
7867#endif /* !CONFIG_PM */
7868
David S. Miller1805b2f2011-10-24 18:18:09 -04007869static void rtl_wol_shutdown_quirk(struct rtl8169_private *tp)
7870{
David S. Miller1805b2f2011-10-24 18:18:09 -04007871 /* WoL fails with 8168b when the receiver is disabled. */
7872 switch (tp->mac_version) {
7873 case RTL_GIGA_MAC_VER_11:
7874 case RTL_GIGA_MAC_VER_12:
7875 case RTL_GIGA_MAC_VER_17:
7876 pci_clear_master(tp->pci_dev);
7877
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007878 RTL_W8(tp, ChipCmd, CmdRxEnb);
David S. Miller1805b2f2011-10-24 18:18:09 -04007879 /* PCI commit */
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007880 RTL_R8(tp, ChipCmd);
David S. Miller1805b2f2011-10-24 18:18:09 -04007881 break;
7882 default:
7883 break;
7884 }
7885}
7886
Francois Romieu1765f952008-09-13 17:21:40 +02007887static void rtl_shutdown(struct pci_dev *pdev)
7888{
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007889 struct net_device *dev = pci_get_drvdata(pdev);
françois romieu4bb3f522009-06-17 11:41:45 +00007890 struct rtl8169_private *tp = netdev_priv(dev);
Francois Romieu1765f952008-09-13 17:21:40 +02007891
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007892 rtl8169_net_suspend(dev);
7893
Francois Romieucecb5fd2011-04-01 10:21:07 +02007894 /* Restore original MAC address */
Ivan Veceracc098dc2009-11-29 23:12:52 -08007895 rtl_rar_set(tp, dev->perm_addr);
7896
Hayes Wang92fc43b2011-07-06 15:58:03 +08007897 rtl8169_hw_reset(tp);
françois romieu4bb3f522009-06-17 11:41:45 +00007898
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007899 if (system_state == SYSTEM_POWER_OFF) {
David S. Miller1805b2f2011-10-24 18:18:09 -04007900 if (__rtl8169_get_wol(tp) & WAKE_ANY) {
7901 rtl_wol_suspend_quirk(tp);
7902 rtl_wol_shutdown_quirk(tp);
françois romieuca52efd2009-07-24 12:34:19 +00007903 }
7904
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00007905 pci_wake_from_d3(pdev, true);
7906 pci_set_power_state(pdev, PCI_D3hot);
7907 }
7908}
Francois Romieu5d06a992006-02-23 00:47:58 +01007909
Bill Pembertonbaf63292012-12-03 09:23:28 -05007910static void rtl_remove_one(struct pci_dev *pdev)
Francois Romieue27566e2012-03-08 09:54:01 +01007911{
7912 struct net_device *dev = pci_get_drvdata(pdev);
7913 struct rtl8169_private *tp = netdev_priv(dev);
7914
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01007915 if (r8168_check_dash(tp))
Francois Romieue27566e2012-03-08 09:54:01 +01007916 rtl8168_driver_stop(tp);
Francois Romieue27566e2012-03-08 09:54:01 +01007917
Devendra Nagaad1be8d2012-05-31 01:51:20 +00007918 netif_napi_del(&tp->napi);
7919
Francois Romieue27566e2012-03-08 09:54:01 +01007920 unregister_netdev(dev);
7921
7922 rtl_release_firmware(tp);
7923
7924 if (pci_dev_run_wake(pdev))
7925 pm_runtime_get_noresume(&pdev->dev);
7926
7927 /* restore original MAC address */
7928 rtl_rar_set(tp, dev->perm_addr);
Francois Romieue27566e2012-03-08 09:54:01 +01007929}
7930
Francois Romieufa9c3852012-03-08 10:01:50 +01007931static const struct net_device_ops rtl_netdev_ops = {
Francois Romieudf43ac72012-03-08 09:48:40 +01007932 .ndo_open = rtl_open,
Francois Romieufa9c3852012-03-08 10:01:50 +01007933 .ndo_stop = rtl8169_close,
7934 .ndo_get_stats64 = rtl8169_get_stats64,
7935 .ndo_start_xmit = rtl8169_start_xmit,
7936 .ndo_tx_timeout = rtl8169_tx_timeout,
7937 .ndo_validate_addr = eth_validate_addr,
7938 .ndo_change_mtu = rtl8169_change_mtu,
7939 .ndo_fix_features = rtl8169_fix_features,
7940 .ndo_set_features = rtl8169_set_features,
7941 .ndo_set_mac_address = rtl_set_mac_address,
7942 .ndo_do_ioctl = rtl8169_ioctl,
7943 .ndo_set_rx_mode = rtl_set_rx_mode,
7944#ifdef CONFIG_NET_POLL_CONTROLLER
7945 .ndo_poll_controller = rtl8169_netpoll,
7946#endif
7947
7948};
7949
Francois Romieu31fa8b12012-03-08 10:09:40 +01007950static const struct rtl_cfg_info {
Heiner Kallweit61cb5322018-04-17 23:27:38 +02007951 void (*hw_start)(struct rtl8169_private *tp);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007952 u16 event_slow;
Heiner Kallweit14967f92018-02-28 07:55:20 +01007953 unsigned int has_gmii:1;
Francois Romieu50970832017-10-27 13:24:49 +03007954 const struct rtl_coalesce_info *coalesce_info;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007955 u8 default_ver;
7956} rtl_cfg_infos [] = {
7957 [RTL_CFG_0] = {
7958 .hw_start = rtl_hw_start_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007959 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007960 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007961 .coalesce_info = rtl_coalesce_info_8169,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007962 .default_ver = RTL_GIGA_MAC_VER_01,
7963 },
7964 [RTL_CFG_1] = {
7965 .hw_start = rtl_hw_start_8168,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007966 .event_slow = SYSErr | LinkChg | RxOverflow,
Heiner Kallweit14967f92018-02-28 07:55:20 +01007967 .has_gmii = 1,
Francois Romieu50970832017-10-27 13:24:49 +03007968 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007969 .default_ver = RTL_GIGA_MAC_VER_11,
7970 },
7971 [RTL_CFG_2] = {
7972 .hw_start = rtl_hw_start_8101,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007973 .event_slow = SYSErr | LinkChg | RxOverflow | RxFIFOOver |
7974 PCSTimeout,
Francois Romieu50970832017-10-27 13:24:49 +03007975 .coalesce_info = rtl_coalesce_info_8168_8136,
Francois Romieu31fa8b12012-03-08 10:09:40 +01007976 .default_ver = RTL_GIGA_MAC_VER_13,
7977 }
7978};
7979
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007980static int rtl_alloc_irq(struct rtl8169_private *tp)
Francois Romieu31fa8b12012-03-08 10:09:40 +01007981{
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007982 unsigned int flags;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007983
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007984 if (tp->mac_version <= RTL_GIGA_MAC_VER_06) {
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007985 RTL_W8(tp, Cfg9346, Cfg9346_Unlock);
7986 RTL_W8(tp, Config2, RTL_R8(tp, Config2) & ~MSIEnable);
7987 RTL_W8(tp, Cfg9346, Cfg9346_Lock);
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007988 flags = PCI_IRQ_LEGACY;
7989 } else {
7990 flags = PCI_IRQ_ALL_TYPES;
Francois Romieu31fa8b12012-03-08 10:09:40 +01007991 }
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01007992
7993 return pci_alloc_irq_vectors(tp->pci_dev, 1, 1, flags);
Francois Romieu31fa8b12012-03-08 10:09:40 +01007994}
7995
Hayes Wangc5583862012-07-02 17:23:22 +08007996DECLARE_RTL_COND(rtl_link_list_ready_cond)
7997{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02007998 return RTL_R8(tp, MCU) & LINK_LIST_RDY;
Hayes Wangc5583862012-07-02 17:23:22 +08007999}
8000
8001DECLARE_RTL_COND(rtl_rxtx_empty_cond)
8002{
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008003 return (RTL_R8(tp, MCU) & RXTX_EMPTY) == RXTX_EMPTY;
Hayes Wangc5583862012-07-02 17:23:22 +08008004}
8005
Bill Pembertonbaf63292012-12-03 09:23:28 -05008006static void rtl_hw_init_8168g(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08008007{
Hayes Wangc5583862012-07-02 17:23:22 +08008008 u32 data;
8009
8010 tp->ocp_base = OCP_STD_PHY_BASE;
8011
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008012 RTL_W32(tp, MISC, RTL_R32(tp, MISC) | RXDV_GATED_EN);
Hayes Wangc5583862012-07-02 17:23:22 +08008013
8014 if (!rtl_udelay_loop_wait_high(tp, &rtl_txcfg_empty_cond, 100, 42))
8015 return;
8016
8017 if (!rtl_udelay_loop_wait_high(tp, &rtl_rxtx_empty_cond, 100, 42))
8018 return;
8019
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008020 RTL_W8(tp, ChipCmd, RTL_R8(tp, ChipCmd) & ~(CmdTxEnb | CmdRxEnb));
Hayes Wangc5583862012-07-02 17:23:22 +08008021 msleep(1);
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008022 RTL_W8(tp, MCU, RTL_R8(tp, MCU) & ~NOW_IS_OOB);
Hayes Wangc5583862012-07-02 17:23:22 +08008023
Hayes Wang5f8bcce2012-07-10 08:47:05 +02008024 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08008025 data &= ~(1 << 14);
8026 r8168_mac_ocp_write(tp, 0xe8de, data);
8027
8028 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
8029 return;
8030
Hayes Wang5f8bcce2012-07-10 08:47:05 +02008031 data = r8168_mac_ocp_read(tp, 0xe8de);
Hayes Wangc5583862012-07-02 17:23:22 +08008032 data |= (1 << 15);
8033 r8168_mac_ocp_write(tp, 0xe8de, data);
8034
8035 if (!rtl_udelay_loop_wait_high(tp, &rtl_link_list_ready_cond, 100, 42))
8036 return;
8037}
8038
Chun-Hao Lin003609d2014-12-02 16:48:31 +08008039static void rtl_hw_init_8168ep(struct rtl8169_private *tp)
8040{
8041 rtl8168ep_stop_cmac(tp);
8042 rtl_hw_init_8168g(tp);
8043}
8044
Bill Pembertonbaf63292012-12-03 09:23:28 -05008045static void rtl_hw_initialize(struct rtl8169_private *tp)
Hayes Wangc5583862012-07-02 17:23:22 +08008046{
8047 switch (tp->mac_version) {
8048 case RTL_GIGA_MAC_VER_40:
8049 case RTL_GIGA_MAC_VER_41:
hayeswang57538c42013-04-01 22:23:40 +00008050 case RTL_GIGA_MAC_VER_42:
hayeswang58152cd2013-04-01 22:23:42 +00008051 case RTL_GIGA_MAC_VER_43:
hayeswang45dd95c2013-07-08 17:09:01 +08008052 case RTL_GIGA_MAC_VER_44:
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008053 case RTL_GIGA_MAC_VER_45:
8054 case RTL_GIGA_MAC_VER_46:
8055 case RTL_GIGA_MAC_VER_47:
8056 case RTL_GIGA_MAC_VER_48:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08008057 rtl_hw_init_8168g(tp);
8058 break;
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008059 case RTL_GIGA_MAC_VER_49:
8060 case RTL_GIGA_MAC_VER_50:
8061 case RTL_GIGA_MAC_VER_51:
Chun-Hao Lin003609d2014-12-02 16:48:31 +08008062 rtl_hw_init_8168ep(tp);
Hayes Wangc5583862012-07-02 17:23:22 +08008063 break;
Hayes Wangc5583862012-07-02 17:23:22 +08008064 default:
8065 break;
8066 }
8067}
8068
hayeswang929a0312014-09-16 11:40:47 +08008069static int rtl_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Francois Romieu3b6cf252012-03-08 09:59:04 +01008070{
8071 const struct rtl_cfg_info *cfg = rtl_cfg_infos + ent->driver_data;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008072 struct rtl8169_private *tp;
8073 struct mii_if_info *mii;
8074 struct net_device *dev;
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02008075 int chipset, region, i;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008076 int rc;
8077
8078 if (netif_msg_drv(&debug)) {
8079 printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
8080 MODULENAME, RTL8169_VERSION);
8081 }
8082
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008083 dev = devm_alloc_etherdev(&pdev->dev, sizeof (*tp));
8084 if (!dev)
8085 return -ENOMEM;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008086
8087 SET_NETDEV_DEV(dev, &pdev->dev);
Francois Romieufa9c3852012-03-08 10:01:50 +01008088 dev->netdev_ops = &rtl_netdev_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008089 tp = netdev_priv(dev);
8090 tp->dev = dev;
8091 tp->pci_dev = pdev;
8092 tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
8093
8094 mii = &tp->mii;
8095 mii->dev = dev;
8096 mii->mdio_read = rtl_mdio_read;
8097 mii->mdio_write = rtl_mdio_write;
8098 mii->phy_id_mask = 0x1f;
8099 mii->reg_num_mask = 0x1f;
Heiner Kallweit14967f92018-02-28 07:55:20 +01008100 mii->supports_gmii = cfg->has_gmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008101
8102 /* disable ASPM completely as that cause random device stop working
8103 * problems as well as full system hangs for some PCIe devices users */
8104 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
8105 PCIE_LINK_STATE_CLKPM);
8106
8107 /* enable device (incl. PCI PM wakeup and hotplug setup) */
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008108 rc = pcim_enable_device(pdev);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008109 if (rc < 0) {
8110 netif_err(tp, probe, dev, "enable failure\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008111 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008112 }
8113
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008114 if (pcim_set_mwi(pdev) < 0)
Francois Romieu3b6cf252012-03-08 09:59:04 +01008115 netif_info(tp, probe, dev, "Mem-Wr-Inval unavailable\n");
8116
Heiner Kallweitc8d48d92018-04-17 23:34:22 +02008117 /* use first MMIO region */
8118 region = ffs(pci_select_bars(pdev, IORESOURCE_MEM)) - 1;
8119 if (region < 0) {
8120 netif_err(tp, probe, dev, "no MMIO resource found\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008121 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008122 }
8123
8124 /* check for weird/broken PCI region reporting */
8125 if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
8126 netif_err(tp, probe, dev,
8127 "Invalid PCI region size(s), aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008128 return -ENODEV;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008129 }
8130
Andy Shevchenko93a00d42018-03-01 13:27:35 +02008131 rc = pcim_iomap_regions(pdev, BIT(region), MODULENAME);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008132 if (rc < 0) {
Andy Shevchenko93a00d42018-03-01 13:27:35 +02008133 netif_err(tp, probe, dev, "cannot remap MMIO, aborting\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008134 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008135 }
8136
Andy Shevchenko93a00d42018-03-01 13:27:35 +02008137 tp->mmio_addr = pcim_iomap_table(pdev)[region];
Francois Romieu3b6cf252012-03-08 09:59:04 +01008138
8139 if (!pci_is_pcie(pdev))
8140 netif_info(tp, probe, dev, "not PCI Express\n");
8141
8142 /* Identify chip attached to board */
8143 rtl8169_get_mac_version(tp, dev, cfg->default_ver);
8144
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008145 tp->cp_cmd = 0;
8146
8147 if ((sizeof(dma_addr_t) > 4) &&
8148 (use_dac == 1 || (use_dac == -1 && pci_is_pcie(pdev) &&
8149 tp->mac_version >= RTL_GIGA_MAC_VER_18)) &&
Ard Biesheuvelf0076432016-10-14 14:40:33 +01008150 !pci_set_dma_mask(pdev, DMA_BIT_MASK(64)) &&
8151 !pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64))) {
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008152
8153 /* CPlusCmd Dual Access Cycle is only needed for non-PCIe */
8154 if (!pci_is_pcie(pdev))
8155 tp->cp_cmd |= PCIDAC;
8156 dev->features |= NETIF_F_HIGHDMA;
8157 } else {
8158 rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
8159 if (rc < 0) {
8160 netif_err(tp, probe, dev, "DMA configuration failed\n");
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008161 return rc;
Ard Biesheuvel27896c82016-05-14 22:40:15 +02008162 }
8163 }
8164
Francois Romieu3b6cf252012-03-08 09:59:04 +01008165 rtl_init_rxcfg(tp);
8166
8167 rtl_irq_disable(tp);
8168
Hayes Wangc5583862012-07-02 17:23:22 +08008169 rtl_hw_initialize(tp);
8170
Francois Romieu3b6cf252012-03-08 09:59:04 +01008171 rtl_hw_reset(tp);
8172
8173 rtl_ack_events(tp, 0xffff);
8174
8175 pci_set_master(pdev);
8176
Francois Romieu3b6cf252012-03-08 09:59:04 +01008177 rtl_init_mdio_ops(tp);
8178 rtl_init_pll_power_ops(tp);
8179 rtl_init_jumbo_ops(tp);
Hayes Wangbeb1fe12012-03-30 14:33:01 +08008180 rtl_init_csi_ops(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008181
8182 rtl8169_print_mac_version(tp);
8183
8184 chipset = tp->mac_version;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008185
Heiner Kallweit6c6aa152018-02-24 16:53:23 +01008186 rc = rtl_alloc_irq(tp);
8187 if (rc < 0) {
8188 netif_err(tp, probe, dev, "Can't allocate interrupt\n");
8189 return rc;
8190 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01008191
Heiner Kallweit7edf6d32018-02-22 21:22:40 +01008192 /* override BIOS settings, use userspace tools to enable WOL */
8193 __rtl8169_set_wol(tp, 0);
8194
Francois Romieu3b6cf252012-03-08 09:59:04 +01008195 if (rtl_tbi_enabled(tp)) {
8196 tp->set_speed = rtl8169_set_speed_tbi;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01008197 tp->get_link_ksettings = rtl8169_get_link_ksettings_tbi;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008198 tp->phy_reset_enable = rtl8169_tbi_reset_enable;
8199 tp->phy_reset_pending = rtl8169_tbi_reset_pending;
8200 tp->link_ok = rtl8169_tbi_link_ok;
8201 tp->do_ioctl = rtl_tbi_ioctl;
8202 } else {
8203 tp->set_speed = rtl8169_set_speed_xmii;
Philippe Reynes6fa1ba62017-02-23 22:34:43 +01008204 tp->get_link_ksettings = rtl8169_get_link_ksettings_xmii;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008205 tp->phy_reset_enable = rtl8169_xmii_reset_enable;
8206 tp->phy_reset_pending = rtl8169_xmii_reset_pending;
8207 tp->link_ok = rtl8169_xmii_link_ok;
8208 tp->do_ioctl = rtl_xmii_ioctl;
8209 }
8210
8211 mutex_init(&tp->wk.mutex);
Kyle McMartin340fea32014-02-24 20:12:28 -05008212 u64_stats_init(&tp->rx_stats.syncp);
8213 u64_stats_init(&tp->tx_stats.syncp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008214
8215 /* Get MAC address */
Chun-Hao Lin89cceb22014-10-01 23:17:15 +08008216 if (tp->mac_version == RTL_GIGA_MAC_VER_35 ||
8217 tp->mac_version == RTL_GIGA_MAC_VER_36 ||
8218 tp->mac_version == RTL_GIGA_MAC_VER_37 ||
8219 tp->mac_version == RTL_GIGA_MAC_VER_38 ||
8220 tp->mac_version == RTL_GIGA_MAC_VER_40 ||
8221 tp->mac_version == RTL_GIGA_MAC_VER_41 ||
8222 tp->mac_version == RTL_GIGA_MAC_VER_42 ||
8223 tp->mac_version == RTL_GIGA_MAC_VER_43 ||
8224 tp->mac_version == RTL_GIGA_MAC_VER_44 ||
8225 tp->mac_version == RTL_GIGA_MAC_VER_45 ||
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008226 tp->mac_version == RTL_GIGA_MAC_VER_46 ||
8227 tp->mac_version == RTL_GIGA_MAC_VER_47 ||
Chun-Hao Lin935e2212014-10-07 15:10:41 +08008228 tp->mac_version == RTL_GIGA_MAC_VER_48 ||
8229 tp->mac_version == RTL_GIGA_MAC_VER_49 ||
8230 tp->mac_version == RTL_GIGA_MAC_VER_50 ||
8231 tp->mac_version == RTL_GIGA_MAC_VER_51) {
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008232 u16 mac_addr[3];
8233
Chun-Hao Lin05b96872014-10-01 23:17:12 +08008234 *(u32 *)&mac_addr[0] = rtl_eri_read(tp, 0xe0, ERIAR_EXGMAC);
8235 *(u16 *)&mac_addr[2] = rtl_eri_read(tp, 0xe4, ERIAR_EXGMAC);
Chun-Hao Lin6e1d0b82014-08-20 01:54:04 +08008236
8237 if (is_valid_ether_addr((u8 *)mac_addr))
8238 rtl_rar_set(tp, (u8 *)mac_addr);
8239 }
Francois Romieu3b6cf252012-03-08 09:59:04 +01008240 for (i = 0; i < ETH_ALEN; i++)
Andy Shevchenko1ef72862018-03-01 13:27:34 +02008241 dev->dev_addr[i] = RTL_R8(tp, MAC0 + i);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008242
Wilfried Klaebe7ad24ea2014-05-11 00:12:32 +00008243 dev->ethtool_ops = &rtl8169_ethtool_ops;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008244 dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008245
Heiner Kallweit37621492018-04-17 23:20:03 +02008246 netif_napi_add(dev, &tp->napi, rtl8169_poll, NAPI_POLL_WEIGHT);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008247
8248 /* don't enable SG, IP_CSUM and TSO by default - it might not work
8249 * properly for all devices */
8250 dev->features |= NETIF_F_RXCSUM |
Patrick McHardyf6469682013-04-19 02:04:27 +00008251 NETIF_F_HW_VLAN_CTAG_TX | NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008252
8253 dev->hw_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
Patrick McHardyf6469682013-04-19 02:04:27 +00008254 NETIF_F_RXCSUM | NETIF_F_HW_VLAN_CTAG_TX |
8255 NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008256 dev->vlan_features = NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_TSO |
8257 NETIF_F_HIGHDMA;
8258
hayeswang929a0312014-09-16 11:40:47 +08008259 tp->cp_cmd |= RxChkSum | RxVlan;
8260
8261 /*
8262 * Pretend we are using VLANs; This bypasses a nasty bug where
8263 * Interrupts stop flowing on high load on 8110SCd controllers.
8264 */
Francois Romieu3b6cf252012-03-08 09:59:04 +01008265 if (tp->mac_version == RTL_GIGA_MAC_VER_05)
hayeswang929a0312014-09-16 11:40:47 +08008266 /* Disallow toggling */
Patrick McHardyf6469682013-04-19 02:04:27 +00008267 dev->hw_features &= ~NETIF_F_HW_VLAN_CTAG_RX;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008268
Heiner Kallweita4328dd2018-04-17 23:33:03 +02008269 switch (rtl_chip_infos[chipset].txd_version) {
8270 case RTL_TD_0:
hayeswang5888d3f2014-07-11 16:25:56 +08008271 tp->tso_csum = rtl8169_tso_csum_v1;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02008272 break;
8273 case RTL_TD_1:
hayeswang5888d3f2014-07-11 16:25:56 +08008274 tp->tso_csum = rtl8169_tso_csum_v2;
hayeswange9746042014-07-11 16:25:58 +08008275 dev->hw_features |= NETIF_F_IPV6_CSUM | NETIF_F_TSO6;
Heiner Kallweita4328dd2018-04-17 23:33:03 +02008276 break;
8277 default:
hayeswang5888d3f2014-07-11 16:25:56 +08008278 WARN_ON_ONCE(1);
Heiner Kallweita4328dd2018-04-17 23:33:03 +02008279 }
hayeswang5888d3f2014-07-11 16:25:56 +08008280
Francois Romieu3b6cf252012-03-08 09:59:04 +01008281 dev->hw_features |= NETIF_F_RXALL;
8282 dev->hw_features |= NETIF_F_RXFCS;
8283
Jarod Wilsonc7315a92016-10-17 15:54:09 -04008284 /* MTU range: 60 - hw-specific max */
8285 dev->min_mtu = ETH_ZLEN;
8286 dev->max_mtu = rtl_chip_infos[chipset].jumbo_max;
8287
Francois Romieu3b6cf252012-03-08 09:59:04 +01008288 tp->hw_start = cfg->hw_start;
8289 tp->event_slow = cfg->event_slow;
Francois Romieu50970832017-10-27 13:24:49 +03008290 tp->coalesce_info = cfg->coalesce_info;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008291
Kees Cook9de36cc2017-10-25 03:53:12 -07008292 timer_setup(&tp->timer, rtl8169_phy_timer, 0);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008293
8294 tp->rtl_fw = RTL_FIRMWARE_UNKNOWN;
8295
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008296 tp->counters = dmam_alloc_coherent (&pdev->dev, sizeof(*tp->counters),
8297 &tp->counters_phys_addr,
8298 GFP_KERNEL);
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01008299 if (!tp->counters)
8300 return -ENOMEM;
Corinna Vinschen42020322015-09-10 10:47:35 +02008301
Heiner Kallweit19c9ea32018-03-26 19:19:30 +02008302 pci_set_drvdata(pdev, dev);
8303
Francois Romieu3b6cf252012-03-08 09:59:04 +01008304 rc = register_netdev(dev);
8305 if (rc < 0)
Heiner Kallweit4cf964a2017-12-12 07:41:06 +01008306 return rc;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008307
Heiner Kallweit2d6c5a62018-04-17 23:31:21 +02008308 netif_info(tp, probe, dev, "%s, %pM, XID %08x, IRQ %d\n",
8309 rtl_chip_infos[chipset].name, dev->dev_addr,
Heiner Kallweit90b989c2018-04-17 23:32:15 +02008310 (u32)(RTL_R32(tp, TxConfig) & 0xfcf0f8ff),
Heiner Kallweit29274992018-02-28 20:43:38 +01008311 pci_irq_vector(pdev, 0));
Francois Romieu3b6cf252012-03-08 09:59:04 +01008312 if (rtl_chip_infos[chipset].jumbo_max != JUMBO_1K) {
8313 netif_info(tp, probe, dev, "jumbo features [frames: %d bytes, "
8314 "tx checksumming: %s]\n",
8315 rtl_chip_infos[chipset].jumbo_max,
Heiner Kallweit6ed0e082018-04-17 23:36:12 +02008316 tp->mac_version <= RTL_GIGA_MAC_VER_06 ? "ok" : "ko");
Francois Romieu3b6cf252012-03-08 09:59:04 +01008317 }
8318
Heiner Kallweit9dbe7892018-02-22 21:37:48 +01008319 if (r8168_check_dash(tp))
Francois Romieu3b6cf252012-03-08 09:59:04 +01008320 rtl8168_driver_start(tp);
Francois Romieu3b6cf252012-03-08 09:59:04 +01008321
Francois Romieu3b6cf252012-03-08 09:59:04 +01008322 netif_carrier_off(dev);
8323
Heiner Kallweita92a0842018-01-08 21:39:13 +01008324 if (pci_dev_run_wake(pdev))
8325 pm_runtime_put_sync(&pdev->dev);
8326
Heiner Kallweit4c45d242017-12-12 07:41:02 +01008327 return 0;
Francois Romieu3b6cf252012-03-08 09:59:04 +01008328}
8329
Linus Torvalds1da177e2005-04-16 15:20:36 -07008330static struct pci_driver rtl8169_pci_driver = {
8331 .name = MODULENAME,
8332 .id_table = rtl8169_pci_tbl,
Francois Romieu3b6cf252012-03-08 09:59:04 +01008333 .probe = rtl_init_one,
Bill Pembertonbaf63292012-12-03 09:23:28 -05008334 .remove = rtl_remove_one,
Francois Romieu1765f952008-09-13 17:21:40 +02008335 .shutdown = rtl_shutdown,
Rafael J. Wysocki861ab442009-04-05 08:40:04 +00008336 .driver.pm = RTL8169_PM_OPS,
Linus Torvalds1da177e2005-04-16 15:20:36 -07008337};
8338
Devendra Naga3eeb7da2012-10-26 09:27:42 +00008339module_pci_driver(rtl8169_pci_driver);