blob: e9d95189c79b24be733cb04418e2c3917c9173a7 [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI Bus Services, see include/linux/pci.h for further explanation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06005 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
6 * David Mosberger-Tang
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06008 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050011#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030014#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/init.h>
Krzysztof Wilczynskibbd8810d2019-09-03 13:30:59 +020016#include <linux/msi.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070017#include <linux/of.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070019#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/module.h>
22#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080023#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053024#include <linux/log2.h>
Zhichang Yuan57453922018-03-15 02:15:53 +080025#include <linux/logic_pio.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020026#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080027#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090028#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010029#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060030#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020031#include <linux/vmalloc.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010032#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050033#include <linux/aer.h>
Amey Narkhede69139242021-08-17 23:34:52 +053034#include <linux/bitfield.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090035#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Keith Buschc4eed622018-09-20 10:27:11 -060037DEFINE_MUTEX(pci_slot_mutex);
38
Alan Stern00240c32009-04-27 13:33:16 -040039const char *pci_power_names[] = {
40 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
41};
42EXPORT_SYMBOL_GPL(pci_power_names);
43
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010044int isa_dma_bridge_buggy;
45EXPORT_SYMBOL(isa_dma_bridge_buggy);
46
47int pci_pci_problems;
48EXPORT_SYMBOL(pci_pci_problems);
49
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +000050unsigned int pci_pm_d3hot_delay;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010051
Matthew Garrettdf17e622010-10-04 14:22:29 -040052static void pci_pme_list_scan(struct work_struct *work);
53
54static LIST_HEAD(pci_pme_list);
55static DEFINE_MUTEX(pci_pme_list_mutex);
56static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
57
58struct pci_pme_device {
59 struct list_head list;
60 struct pci_dev *dev;
61};
62
63#define PME_TIMEOUT 1000 /* How long between PME checks */
64
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010065static void pci_dev_d3_sleep(struct pci_dev *dev)
66{
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +000067 unsigned int delay = dev->d3hot_delay;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010068
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +000069 if (delay < pci_pm_d3hot_delay)
70 delay = pci_pm_d3hot_delay;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010071
Adrian Hunter50b2b542017-03-14 15:21:58 +020072 if (delay)
73 msleep(delay);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010074}
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Amey Narkhedee20afa02021-08-17 23:34:54 +053076bool pci_reset_supported(struct pci_dev *dev)
77{
78 return dev->reset_methods[0] != 0;
79}
80
Jeff Garzik32a2eea2007-10-11 16:57:27 -040081#ifdef CONFIG_PCI_DOMAINS
82int pci_domains_supported = 1;
83#endif
84
Atsushi Nemoto4516a612007-02-05 16:36:06 -080085#define DEFAULT_CARDBUS_IO_SIZE (256)
86#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
87/* pci=cbmemsize=nnM,cbiosize=nn can override this */
88unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
89unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
90
Eric W. Biederman28760482009-09-09 14:09:24 -070091#define DEFAULT_HOTPLUG_IO_SIZE (256)
Nicholas Johnsond7b8a212019-10-23 12:12:29 +000092#define DEFAULT_HOTPLUG_MMIO_SIZE (2*1024*1024)
93#define DEFAULT_HOTPLUG_MMIO_PREF_SIZE (2*1024*1024)
94/* hpiosize=nn can override this */
Eric W. Biederman28760482009-09-09 14:09:24 -070095unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
Nicholas Johnsond7b8a212019-10-23 12:12:29 +000096/*
97 * pci=hpmmiosize=nnM overrides non-prefetchable MMIO size,
98 * pci=hpmmioprefsize=nnM overrides prefetchable MMIO size;
99 * pci=hpmemsize=nnM overrides both
100 */
101unsigned long pci_hotplug_mmio_size = DEFAULT_HOTPLUG_MMIO_SIZE;
102unsigned long pci_hotplug_mmio_pref_size = DEFAULT_HOTPLUG_MMIO_PREF_SIZE;
Eric W. Biederman28760482009-09-09 14:09:24 -0700103
Keith Busche16b4662016-07-21 21:40:28 -0600104#define DEFAULT_HOTPLUG_BUS_SIZE 1
105unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
106
Jim Quinlanb0e85c32020-09-28 15:46:51 -0400107
108/* PCIe MPS/MRRS strategy; can be overridden by kernel command-line param */
109#ifdef CONFIG_PCIE_BUS_TUNE_OFF
110enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
111#elif defined CONFIG_PCIE_BUS_SAFE
112enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_SAFE;
113#elif defined CONFIG_PCIE_BUS_PERFORMANCE
114enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_PERFORMANCE;
115#elif defined CONFIG_PCIE_BUS_PEER2PEER
116enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_PEER2PEER;
117#else
Keith Busch27d868b2015-08-24 08:48:16 -0500118enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jim Quinlanb0e85c32020-09-28 15:46:51 -0400119#endif
Jon Masonb03e7492011-07-20 15:20:54 -0500120
Jesse Barnesac1aa472009-10-26 13:20:44 -0700121/*
122 * The default CLS is used if arch didn't set CLS explicitly and not
123 * all pci devices agree on the same value. Arch can override either
124 * the dfl or actual value as it sees fit. Don't forget this is
125 * measured in 32-bit words, not bytes.
126 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500127u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700128u8 pci_cache_line_size;
129
Myron Stowe96c55902011-10-28 15:48:38 -0600130/*
131 * If we set up a device for bus mastering, we need to check the latency
132 * timer as certain BIOSes forget to set it properly.
133 */
134unsigned int pcibios_max_latency = 255;
135
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100136/* If set, the PCIe ARI capability will not be used. */
137static bool pcie_ari_disabled;
138
Gil Kupfercef74402018-05-10 17:56:02 -0500139/* If set, the PCIe ATS capability will not be used. */
140static bool pcie_ats_disabled;
141
Sinan Kaya11eb0e02018-06-04 22:16:09 -0400142/* If set, the PCI config space of each device is printed during boot. */
143bool pci_early_dump;
144
Gil Kupfercef74402018-05-10 17:56:02 -0500145bool pci_ats_disabled(void)
146{
147 return pcie_ats_disabled;
148}
Will Deacon1a373a72019-12-19 12:03:40 +0000149EXPORT_SYMBOL_GPL(pci_ats_disabled);
Gil Kupfercef74402018-05-10 17:56:02 -0500150
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300151/* Disable bridge_d3 for all PCIe ports */
152static bool pci_bridge_d3_disable;
153/* Force bridge_d3 for all PCIe ports */
154static bool pci_bridge_d3_force;
155
156static int __init pcie_port_pm_setup(char *str)
157{
158 if (!strcmp(str, "off"))
159 pci_bridge_d3_disable = true;
160 else if (!strcmp(str, "force"))
161 pci_bridge_d3_force = true;
162 return 1;
163}
164__setup("pcie_port_pm=", pcie_port_pm_setup);
165
Sinan Kayaa2758b62018-02-27 14:14:10 -0600166/* Time to wait after a reset for device to become responsive */
167#define PCIE_RESET_READY_POLL_MS 60000
168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169/**
170 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
171 * @bus: pointer to PCI bus structure to search
172 *
173 * Given a PCI bus, returns the highest PCI bus number present in the set
174 * including the given PCI bus and its list of child PCI buses.
175 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400176unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800178 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 unsigned char max, n;
180
Yinghai Lub918c622012-05-17 18:51:11 -0700181 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800182 list_for_each_entry(tmp, &bus->children, node) {
183 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400184 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 max = n;
186 }
187 return max;
188}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800189EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Heiner Kallweitec5d9e82020-02-29 23:24:23 +0100191/**
192 * pci_status_get_and_clear_errors - return and clear error bits in PCI_STATUS
193 * @pdev: the PCI device
194 *
195 * Returns error bits set in PCI_STATUS and clears them.
196 */
197int pci_status_get_and_clear_errors(struct pci_dev *pdev)
198{
199 u16 status;
200 int ret;
201
202 ret = pci_read_config_word(pdev, PCI_STATUS, &status);
203 if (ret != PCIBIOS_SUCCESSFUL)
204 return -EIO;
205
206 status &= PCI_STATUS_ERROR_BITS;
207 if (status)
208 pci_write_config_word(pdev, PCI_STATUS, status);
209
210 return status;
211}
212EXPORT_SYMBOL_GPL(pci_status_get_and_clear_errors);
213
Andrew Morton1684f5d2008-12-01 14:30:30 -0800214#ifdef CONFIG_HAS_IOMEM
Krzysztof Wilczyńskia67462f2021-07-13 10:24:36 +0000215static void __iomem *__pci_ioremap_resource(struct pci_dev *pdev, int bar,
216 bool write_combine)
Andrew Morton1684f5d2008-12-01 14:30:30 -0800217{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500218 struct resource *res = &pdev->resource[bar];
Krzysztof Wilczyńskia67462f2021-07-13 10:24:36 +0000219 resource_size_t start = res->start;
220 resource_size_t size = resource_size(res);
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500221
Andrew Morton1684f5d2008-12-01 14:30:30 -0800222 /*
223 * Make sure the BAR is actually a memory resource, not an IO resource
224 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500225 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Krzysztof Wilczyńskia67462f2021-07-13 10:24:36 +0000226 pci_err(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800227 return NULL;
228 }
Krzysztof Wilczyńskia67462f2021-07-13 10:24:36 +0000229
230 if (write_combine)
231 return ioremap_wc(start, size);
232
233 return ioremap(start, size);
234}
235
236void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
237{
238 return __pci_ioremap_resource(pdev, bar, false);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800239}
240EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700241
242void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
243{
Krzysztof Wilczyńskia67462f2021-07-13 10:24:36 +0000244 return __pci_ioremap_resource(pdev, bar, true);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700245}
246EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800247#endif
248
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600249/**
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600250 * pci_dev_str_match_path - test if a path string matches a device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600251 * @dev: the PCI device to test
252 * @path: string to match the device against
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600253 * @endptr: pointer to the string after the match
254 *
255 * Test if a string (typically from a kernel parameter) formatted as a
256 * path of device/function addresses matches a PCI device. The string must
257 * be of the form:
258 *
259 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
260 *
261 * A path for a device can be obtained using 'lspci -t'. Using a path
262 * is more robust against bus renumbering than using only a single bus,
263 * device and function address.
264 *
265 * Returns 1 if the string matches the device, 0 if it does not and
266 * a negative error code if it fails to parse the string.
267 */
268static int pci_dev_str_match_path(struct pci_dev *dev, const char *path,
269 const char **endptr)
270{
271 int ret;
272 int seg, bus, slot, func;
273 char *wpath, *p;
274 char end;
275
276 *endptr = strchrnul(path, ';');
277
Dan Carpenter7eb6ea42021-08-12 10:00:04 +0300278 wpath = kmemdup_nul(path, *endptr - path, GFP_ATOMIC);
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600279 if (!wpath)
280 return -ENOMEM;
281
282 while (1) {
283 p = strrchr(wpath, '/');
284 if (!p)
285 break;
286 ret = sscanf(p, "/%x.%x%c", &slot, &func, &end);
287 if (ret != 2) {
288 ret = -EINVAL;
289 goto free_and_exit;
290 }
291
292 if (dev->devfn != PCI_DEVFN(slot, func)) {
293 ret = 0;
294 goto free_and_exit;
295 }
296
297 /*
298 * Note: we don't need to get a reference to the upstream
299 * bridge because we hold a reference to the top level
300 * device which should hold a reference to the bridge,
301 * and so on.
302 */
303 dev = pci_upstream_bridge(dev);
304 if (!dev) {
305 ret = 0;
306 goto free_and_exit;
307 }
308
309 *p = 0;
310 }
311
312 ret = sscanf(wpath, "%x:%x:%x.%x%c", &seg, &bus, &slot,
313 &func, &end);
314 if (ret != 4) {
315 seg = 0;
316 ret = sscanf(wpath, "%x:%x.%x%c", &bus, &slot, &func, &end);
317 if (ret != 3) {
318 ret = -EINVAL;
319 goto free_and_exit;
320 }
321 }
322
323 ret = (seg == pci_domain_nr(dev->bus) &&
324 bus == dev->bus->number &&
325 dev->devfn == PCI_DEVFN(slot, func));
326
327free_and_exit:
328 kfree(wpath);
329 return ret;
330}
331
332/**
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600333 * pci_dev_str_match - test if a string matches a device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600334 * @dev: the PCI device to test
335 * @p: string to match the device against
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600336 * @endptr: pointer to the string after the match
337 *
338 * Test if a string (typically from a kernel parameter) matches a specified
339 * PCI device. The string may be of one of the following formats:
340 *
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600341 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600342 * pci:<vendor>:<device>[:<subvendor>:<subdevice>]
343 *
344 * The first format specifies a PCI bus/device/function address which
345 * may change if new hardware is inserted, if motherboard firmware changes,
346 * or due to changes caused in kernel parameters. If the domain is
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600347 * left unspecified, it is taken to be 0. In order to be robust against
348 * bus renumbering issues, a path of PCI device/function numbers may be used
349 * to address the specific device. The path for a device can be determined
350 * through the use of 'lspci -t'.
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600351 *
352 * The second format matches devices using IDs in the configuration
353 * space which may match multiple devices in the system. A value of 0
354 * for any field will match all devices. (Note: this differs from
355 * in-kernel code that uses PCI_ANY_ID which is ~0; this is for
356 * legacy reasons and convenience so users don't have to specify
357 * FFFFFFFFs on the command line.)
358 *
359 * Returns 1 if the string matches the device, 0 if it does not and
360 * a negative error code if the string cannot be parsed.
361 */
362static int pci_dev_str_match(struct pci_dev *dev, const char *p,
363 const char **endptr)
364{
365 int ret;
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600366 int count;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600367 unsigned short vendor, device, subsystem_vendor, subsystem_device;
368
369 if (strncmp(p, "pci:", 4) == 0) {
370 /* PCI vendor/device (subvendor/subdevice) IDs are specified */
371 p += 4;
372 ret = sscanf(p, "%hx:%hx:%hx:%hx%n", &vendor, &device,
373 &subsystem_vendor, &subsystem_device, &count);
374 if (ret != 4) {
375 ret = sscanf(p, "%hx:%hx%n", &vendor, &device, &count);
376 if (ret != 2)
377 return -EINVAL;
378
379 subsystem_vendor = 0;
380 subsystem_device = 0;
381 }
382
383 p += count;
384
385 if ((!vendor || vendor == dev->vendor) &&
386 (!device || device == dev->device) &&
387 (!subsystem_vendor ||
388 subsystem_vendor == dev->subsystem_vendor) &&
389 (!subsystem_device ||
390 subsystem_device == dev->subsystem_device))
391 goto found;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600392 } else {
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600393 /*
394 * PCI Bus, Device, Function IDs are specified
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600395 * (optionally, may include a path of devfns following it)
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600396 */
397 ret = pci_dev_str_match_path(dev, p, &p);
398 if (ret < 0)
399 return ret;
400 else if (ret)
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600401 goto found;
402 }
403
404 *endptr = p;
405 return 0;
406
407found:
408 *endptr = p;
409 return 1;
410}
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100411
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530412static u8 __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
413 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700414{
415 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700416 u16 ent;
417
418 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700419
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100420 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700421 if (pos < 0x40)
422 break;
423 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700424 pci_bus_read_config_word(bus, devfn, pos, &ent);
425
426 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700427 if (id == 0xff)
428 break;
429 if (id == cap)
430 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700431 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700432 }
433 return 0;
434}
435
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530436static u8 __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
437 u8 pos, int cap)
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100438{
439 int ttl = PCI_FIND_CAP_TTL;
440
441 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
442}
443
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530444u8 pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
Roland Dreier24a4e372005-10-28 17:35:34 -0700445{
446 return __pci_find_next_cap(dev->bus, dev->devfn,
447 pos + PCI_CAP_LIST_NEXT, cap);
448}
449EXPORT_SYMBOL_GPL(pci_find_next_capability);
450
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530451static u8 __pci_bus_find_cap_start(struct pci_bus *bus,
Michael Ellermand3bac112006-11-22 18:26:16 +1100452 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453{
454 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
456 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
457 if (!(status & PCI_STATUS_CAP_LIST))
458 return 0;
459
460 switch (hdr_type) {
461 case PCI_HEADER_TYPE_NORMAL:
462 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100463 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700464 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100465 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700466 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100467
468 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469}
470
471/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700472 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700473 * @dev: PCI device to query
474 * @cap: capability code
475 *
476 * Tell if a device supports a given PCI capability.
477 * Returns the address of the requested capability structure within the
478 * device's PCI configuration space or 0 in case the device does not
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600479 * support it. Possible values for @cap include:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700480 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700481 * %PCI_CAP_ID_PM Power Management
482 * %PCI_CAP_ID_AGP Accelerated Graphics Port
483 * %PCI_CAP_ID_VPD Vital Product Data
484 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700485 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700486 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487 * %PCI_CAP_ID_PCIX PCI-X
488 * %PCI_CAP_ID_EXP PCI Express
489 */
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530490u8 pci_find_capability(struct pci_dev *dev, int cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491{
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530492 u8 pos;
Michael Ellermand3bac112006-11-22 18:26:16 +1100493
494 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
495 if (pos)
496 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
497
498 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700499}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600500EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501
502/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700503 * pci_bus_find_capability - query for devices' capabilities
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600504 * @bus: the PCI bus to query
Linus Torvalds1da177e2005-04-16 15:20:36 -0700505 * @devfn: PCI device to query
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600506 * @cap: capability code
Linus Torvalds1da177e2005-04-16 15:20:36 -0700507 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600508 * Like pci_find_capability() but works for PCI devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700509 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700510 *
511 * Returns the address of the requested capability structure within the
512 * device's PCI configuration space or 0 in case the device does not
513 * support it.
514 */
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530515u8 pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700516{
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530517 u8 hdr_type, pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700518
519 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
520
Michael Ellermand3bac112006-11-22 18:26:16 +1100521 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
522 if (pos)
523 pos = __pci_find_next_cap(bus, devfn, pos, cap);
524
525 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700526}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600527EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700528
529/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600530 * pci_find_next_ext_capability - Find an extended capability
531 * @dev: PCI device to query
532 * @start: address at which to start looking (0 to start at beginning of list)
533 * @cap: capability code
534 *
535 * Returns the address of the next matching extended capability structure
536 * within the device's PCI configuration space or 0 if the device does
537 * not support it. Some capabilities can occur several times, e.g., the
538 * vendor-specific capability, and this provides a way to find them all.
539 */
Bjorn Helgaasee8b1c42020-12-04 15:14:07 -0600540u16 pci_find_next_ext_capability(struct pci_dev *dev, u16 start, int cap)
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600541{
542 u32 header;
543 int ttl;
Bjorn Helgaasee8b1c42020-12-04 15:14:07 -0600544 u16 pos = PCI_CFG_SPACE_SIZE;
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600545
546 /* minimum 8 bytes per capability */
547 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
548
549 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
550 return 0;
551
552 if (start)
553 pos = start;
554
555 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
556 return 0;
557
558 /*
559 * If we have no capabilities, this is indicated by cap ID,
560 * cap version and next pointer all being 0.
561 */
562 if (header == 0)
563 return 0;
564
565 while (ttl-- > 0) {
566 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
567 return pos;
568
569 pos = PCI_EXT_CAP_NEXT(header);
570 if (pos < PCI_CFG_SPACE_SIZE)
571 break;
572
573 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
574 break;
575 }
576
577 return 0;
578}
579EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
580
581/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700582 * pci_find_ext_capability - Find an extended capability
583 * @dev: PCI device to query
584 * @cap: capability code
585 *
586 * Returns the address of the requested extended capability structure
587 * within the device's PCI configuration space or 0 if the device does
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600588 * not support it. Possible values for @cap include:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589 *
590 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
591 * %PCI_EXT_CAP_ID_VC Virtual Channel
592 * %PCI_EXT_CAP_ID_DSN Device Serial Number
593 * %PCI_EXT_CAP_ID_PWR Power Budgeting
594 */
Bjorn Helgaasee8b1c42020-12-04 15:14:07 -0600595u16 pci_find_ext_capability(struct pci_dev *dev, int cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600597 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700598}
Brice Goglin3a720d72006-05-23 06:10:01 -0400599EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600
Jacob Keller70c09232020-03-02 18:25:00 -0800601/**
602 * pci_get_dsn - Read and return the 8-byte Device Serial Number
603 * @dev: PCI device to query
604 *
605 * Looks up the PCI_EXT_CAP_ID_DSN and reads the 8 bytes of the Device Serial
606 * Number.
607 *
608 * Returns the DSN, or zero if the capability does not exist.
609 */
610u64 pci_get_dsn(struct pci_dev *dev)
611{
612 u32 dword;
613 u64 dsn;
614 int pos;
615
616 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_DSN);
617 if (!pos)
618 return 0;
619
620 /*
621 * The Device Serial Number is two dwords offset 4 bytes from the
622 * capability position. The specification says that the first dword is
623 * the lower half, and the second dword is the upper half.
624 */
625 pos += 4;
626 pci_read_config_dword(dev, pos, &dword);
627 dsn = (u64)dword;
628 pci_read_config_dword(dev, pos + 4, &dword);
629 dsn |= ((u64)dword) << 32;
630
631 return dsn;
632}
633EXPORT_SYMBOL_GPL(pci_get_dsn);
634
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530635static u8 __pci_find_next_ht_cap(struct pci_dev *dev, u8 pos, int ht_cap)
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100636{
637 int rc, ttl = PCI_FIND_CAP_TTL;
638 u8 cap, mask;
639
640 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
641 mask = HT_3BIT_CAP_MASK;
642 else
643 mask = HT_5BIT_CAP_MASK;
644
645 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
646 PCI_CAP_ID_HT, &ttl);
647 while (pos) {
648 rc = pci_read_config_byte(dev, pos + 3, &cap);
649 if (rc != PCIBIOS_SUCCESSFUL)
650 return 0;
651
652 if ((cap & mask) == ht_cap)
653 return pos;
654
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800655 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
656 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100657 PCI_CAP_ID_HT, &ttl);
658 }
659
660 return 0;
661}
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530662
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100663/**
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530664 * pci_find_next_ht_capability - query a device's HyperTransport capabilities
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100665 * @dev: PCI device to query
666 * @pos: Position from which to continue searching
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530667 * @ht_cap: HyperTransport capability code
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100668 *
669 * To be used in conjunction with pci_find_ht_capability() to search for
670 * all capabilities matching @ht_cap. @pos should always be a value returned
671 * from pci_find_ht_capability().
672 *
673 * NB. To be 100% safe against broken PCI devices, the caller should take
674 * steps to avoid an infinite loop.
675 */
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530676u8 pci_find_next_ht_capability(struct pci_dev *dev, u8 pos, int ht_cap)
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100677{
678 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
679}
680EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
681
682/**
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530683 * pci_find_ht_capability - query a device's HyperTransport capabilities
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100684 * @dev: PCI device to query
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530685 * @ht_cap: HyperTransport capability code
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100686 *
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530687 * Tell if a device supports a given HyperTransport capability.
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100688 * Returns an address within the device's PCI configuration space
689 * or 0 in case the device does not support the request capability.
690 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530691 * which has a HyperTransport capability matching @ht_cap.
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100692 */
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530693u8 pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100694{
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530695 u8 pos;
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100696
697 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
698 if (pos)
699 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
700
701 return pos;
702}
703EXPORT_SYMBOL_GPL(pci_find_ht_capability);
704
Linus Torvalds1da177e2005-04-16 15:20:36 -0700705/**
Gustavo Pimentelc124fd92021-02-18 20:03:58 +0100706 * pci_find_vsec_capability - Find a vendor-specific extended capability
707 * @dev: PCI device to query
708 * @vendor: Vendor ID for which capability is defined
709 * @cap: Vendor-specific capability ID
710 *
711 * If @dev has Vendor ID @vendor, search for a VSEC capability with
712 * VSEC ID @cap. If found, return the capability offset in
713 * config space; otherwise return 0.
714 */
715u16 pci_find_vsec_capability(struct pci_dev *dev, u16 vendor, int cap)
716{
717 u16 vsec = 0;
718 u32 header;
719
720 if (vendor != dev->vendor)
721 return 0;
722
723 while ((vsec = pci_find_next_ext_capability(dev, vsec,
724 PCI_EXT_CAP_ID_VNDR))) {
725 if (pci_read_config_dword(dev, vsec + PCI_VNDR_HEADER,
726 &header) == PCIBIOS_SUCCESSFUL &&
727 PCI_VNDR_HEADER_ID(header) == cap)
728 return vsec;
729 }
730
731 return 0;
732}
733EXPORT_SYMBOL_GPL(pci_find_vsec_capability);
734
735/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600736 * pci_find_parent_resource - return resource region of parent bus of given
737 * region
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738 * @dev: PCI device structure contains resources to be searched
739 * @res: child resource record for which parent is sought
740 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600741 * For given resource region of given device, return the resource region of
742 * parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700743 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400744struct resource *pci_find_parent_resource(const struct pci_dev *dev,
745 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746{
747 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700748 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700749 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700750
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700751 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700752 if (!r)
753 continue;
Ard Biesheuvel31342332017-04-11 17:33:12 +0100754 if (resource_contains(r, res)) {
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700755
756 /*
757 * If the window is prefetchable but the BAR is
758 * not, the allocator made a mistake.
759 */
760 if (r->flags & IORESOURCE_PREFETCH &&
761 !(res->flags & IORESOURCE_PREFETCH))
762 return NULL;
763
764 /*
765 * If we're below a transparent bridge, there may
766 * be both a positively-decoded aperture and a
767 * subtractively-decoded region that contain the BAR.
768 * We want the positively-decoded one, so this depends
769 * on pci_bus_for_each_resource() giving us those
770 * first.
771 */
772 return r;
773 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700775 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700776}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600777EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700778
779/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300780 * pci_find_resource - Return matching PCI device resource
781 * @dev: PCI device to query
782 * @res: Resource to look for
783 *
784 * Goes over standard PCI resources (BARs) and checks if the given resource
785 * is partially or fully contained in any of them. In that case the
786 * matching resource is returned, %NULL otherwise.
787 */
788struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
789{
790 int i;
791
Denis Efremovc9c13ba2019-09-28 02:43:08 +0300792 for (i = 0; i < PCI_STD_NUM_BARS; i++) {
Mika Westerbergafd29f92016-09-15 11:07:03 +0300793 struct resource *r = &dev->resource[i];
794
795 if (r->start && resource_contains(r, res))
796 return r;
797 }
798
799 return NULL;
800}
801EXPORT_SYMBOL(pci_find_resource);
802
803/**
Alex Williamson157e8762013-12-17 16:43:39 -0700804 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
805 * @dev: the PCI device to operate on
806 * @pos: config space offset of status word
807 * @mask: mask of bit(s) to care about in status word
808 *
809 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
810 */
811int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
812{
813 int i;
814
815 /* Wait for Transaction Pending bit clean */
816 for (i = 0; i < 4; i++) {
817 u16 status;
818 if (i)
819 msleep((1 << (i - 1)) * 100);
820
821 pci_read_config_word(dev, pos, &status);
822 if (!(status & mask))
823 return 1;
824 }
825
826 return 0;
827}
828
Rajat Jaincbe42032020-07-07 15:46:01 -0700829static int pci_acs_enable;
830
831/**
832 * pci_request_acs - ask for ACS to be enabled if supported
833 */
834void pci_request_acs(void)
835{
836 pci_acs_enable = 1;
837}
838
839static const char *disable_acs_redir_param;
840
841/**
842 * pci_disable_acs_redir - disable ACS redirect capabilities
843 * @dev: the PCI device
844 *
845 * For only devices specified in the disable_acs_redir parameter.
846 */
847static void pci_disable_acs_redir(struct pci_dev *dev)
848{
849 int ret = 0;
850 const char *p;
851 int pos;
852 u16 ctrl;
853
854 if (!disable_acs_redir_param)
855 return;
856
857 p = disable_acs_redir_param;
858 while (*p) {
859 ret = pci_dev_str_match(dev, p, &p);
860 if (ret < 0) {
861 pr_info_once("PCI: Can't parse disable_acs_redir parameter: %s\n",
862 disable_acs_redir_param);
863
864 break;
865 } else if (ret == 1) {
866 /* Found a match */
867 break;
868 }
869
870 if (*p != ';' && *p != ',') {
871 /* End of param or invalid format */
872 break;
873 }
874 p++;
875 }
876
877 if (ret != 1)
878 return;
879
880 if (!pci_dev_specific_disable_acs_redir(dev))
881 return;
882
Rajat Jain52fbf5b2020-07-07 15:46:02 -0700883 pos = dev->acs_cap;
Rajat Jaincbe42032020-07-07 15:46:01 -0700884 if (!pos) {
885 pci_warn(dev, "cannot disable ACS redirect for this hardware as it does not have ACS capabilities\n");
886 return;
887 }
888
889 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
890
891 /* P2P Request & Completion Redirect */
892 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
893
894 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
895
896 pci_info(dev, "disabled ACS redirect\n");
897}
898
899/**
900 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilities
901 * @dev: the PCI device
902 */
903static void pci_std_enable_acs(struct pci_dev *dev)
904{
905 int pos;
906 u16 cap;
907 u16 ctrl;
908
Rajat Jain52fbf5b2020-07-07 15:46:02 -0700909 pos = dev->acs_cap;
Rajat Jaincbe42032020-07-07 15:46:01 -0700910 if (!pos)
911 return;
912
913 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
914 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
915
916 /* Source Validation */
917 ctrl |= (cap & PCI_ACS_SV);
918
919 /* P2P Request Redirect */
920 ctrl |= (cap & PCI_ACS_RR);
921
922 /* P2P Completion Redirect */
923 ctrl |= (cap & PCI_ACS_CR);
924
925 /* Upstream Forwarding */
926 ctrl |= (cap & PCI_ACS_UF);
927
Alex Williamson7cae7842021-06-18 14:55:14 -0600928 /* Enable Translation Blocking for external devices and noats */
929 if (pci_ats_disabled() || dev->external_facing || dev->untrusted)
Rajat Jain76fc8e82020-07-07 15:46:04 -0700930 ctrl |= (cap & PCI_ACS_TB);
931
Rajat Jaincbe42032020-07-07 15:46:01 -0700932 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
933}
934
935/**
936 * pci_enable_acs - enable ACS if hardware support it
937 * @dev: the PCI device
938 */
Rajat Jain52fbf5b2020-07-07 15:46:02 -0700939static void pci_enable_acs(struct pci_dev *dev)
Rajat Jaincbe42032020-07-07 15:46:01 -0700940{
941 if (!pci_acs_enable)
942 goto disable_acs_redir;
943
944 if (!pci_dev_specific_enable_acs(dev))
945 goto disable_acs_redir;
946
947 pci_std_enable_acs(dev);
948
949disable_acs_redir:
950 /*
951 * Note: pci_disable_acs_redir() must be called even if ACS was not
952 * enabled by the kernel because it may have been enabled by
953 * platform firmware. So if we are told to disable it, we should
954 * always disable it after setting the kernel's default
955 * preferences.
956 */
957 pci_disable_acs_redir(dev);
958}
959
Alex Williamson157e8762013-12-17 16:43:39 -0700960/**
Wei Yang70675e02015-07-29 16:52:58 +0800961 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400962 * @dev: PCI device to have its BARs restored
963 *
964 * Restore the BAR values for a given device, so as to make it
965 * accessible by its driver.
966 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400967static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400968{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800969 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400970
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800971 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800972 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400973}
974
Julia Lawall299f2ff2015-12-06 17:33:45 +0100975static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200976
Julia Lawall299f2ff2015-12-06 17:33:45 +0100977int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200978{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200979 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200980 !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200981 return -EINVAL;
982 pci_platform_pm = ops;
983 return 0;
984}
985
986static inline bool platform_pci_power_manageable(struct pci_dev *dev)
987{
988 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
989}
990
991static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400992 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200993{
994 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
995}
996
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200997static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
998{
999 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
1000}
1001
Rafael J. Wysockib51033e2019-06-25 14:09:12 +02001002static inline void platform_pci_refresh_power_state(struct pci_dev *dev)
1003{
1004 if (pci_platform_pm && pci_platform_pm->refresh_state)
1005 pci_platform_pm->refresh_state(dev);
1006}
1007
Rafael J. Wysocki961d9122008-07-07 03:32:02 +02001008static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
1009{
1010 return pci_platform_pm ?
1011 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
1012}
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001013
Rafael J. Wysocki08476842017-06-24 01:57:35 +02001014static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001015{
1016 return pci_platform_pm ?
Rafael J. Wysocki08476842017-06-24 01:57:35 +02001017 pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001018}
1019
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01001020static inline bool platform_pci_need_resume(struct pci_dev *dev)
1021{
1022 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
1023}
1024
Mika Westerberg26ad34d2018-09-27 16:57:14 -05001025static inline bool platform_pci_bridge_d3(struct pci_dev *dev)
1026{
Bjorn Helgaasc3aaf082020-04-07 18:23:15 -05001027 if (pci_platform_pm && pci_platform_pm->bridge_d3)
1028 return pci_platform_pm->bridge_d3(dev);
1029 return false;
Mika Westerberg26ad34d2018-09-27 16:57:14 -05001030}
1031
John W. Linville064b53db2005-07-27 10:19:44 -04001032/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001033 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001034 * given PCI device
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001035 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001036 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001037 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001038 * RETURN VALUE:
1039 * -EINVAL if the requested state is invalid.
1040 * -EIO if device does not support PCI PM or its PM capabilities register has a
1041 * wrong version, or device doesn't support the requested state.
1042 * 0 if device already is in the requested state.
1043 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001044 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +01001045static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001046{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001047 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001048 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049
Rafael J. Wysocki4a865902009-03-16 22:40:36 +01001050 /* Check if we're already there */
1051 if (dev->current_state == state)
1052 return 0;
1053
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001054 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -07001055 return -EIO;
1056
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001057 if (state < PCI_D0 || state > PCI_D3hot)
1058 return -EINVAL;
1059
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001060 /*
Bjorn Helgaase43f15e2019-08-02 18:47:22 -05001061 * Validate transition: We can enter D0 from any state, but if
1062 * we're already in a low-power state, we can only go deeper. E.g.,
1063 * we can go from D1 to D3, but we can't go directly from D3 to D1;
1064 * we'd have to go from D3 to D0, then to D1.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001065 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +01001066 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001067 && dev->current_state > state) {
Bjorn Helgaase43f15e2019-08-02 18:47:22 -05001068 pci_err(dev, "invalid power transition (from %s to %s)\n",
1069 pci_power_name(dev->current_state),
1070 pci_power_name(state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001072 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001074 /* Check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001075 if ((state == PCI_D1 && !dev->d1_support)
1076 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001077 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001079 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Bjorn Helgaas327ccbb2019-08-01 11:50:56 -05001080 if (pmcsr == (u16) ~0) {
1081 pci_err(dev, "can't change power state from %s to %s (config space inaccessible)\n",
1082 pci_power_name(dev->current_state),
1083 pci_power_name(state));
1084 return -EIO;
1085 }
John W. Linville064b53db2005-07-27 10:19:44 -04001086
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001087 /*
1088 * If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089 * This doesn't affect PME_Status, disables PME_En, and
1090 * sets PowerState to 0.
1091 */
John W. Linville32a36582005-09-14 09:52:42 -04001092 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -04001093 case PCI_D0:
1094 case PCI_D1:
1095 case PCI_D2:
1096 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
1097 pmcsr |= state;
1098 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +02001099 case PCI_D3hot:
1100 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -04001101 case PCI_UNKNOWN: /* Boot-up */
1102 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +01001103 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001104 need_restore = true;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001105 fallthrough; /* force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -04001106 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -04001107 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -04001108 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 }
1110
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001111 /* Enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001112 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001114 /*
1115 * Mandatory power management transition delays; see PCI PM 1.1
1116 * 5.6.1 table 18
1117 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001119 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001120 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Bjorn Helgaas638c133e2020-09-29 14:24:11 -05001121 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001122
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +02001123 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1124 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Krzysztof Wilczynski7f1c62c2019-08-26 00:46:16 +02001125 if (dev->current_state != state)
Bjorn Helgaase43f15e2019-08-02 18:47:22 -05001126 pci_info_ratelimited(dev, "refused to change power state from %s to %s\n",
1127 pci_power_name(dev->current_state),
1128 pci_power_name(state));
John W. Linville064b53db2005-07-27 10:19:44 -04001129
Huang Ying448bd852012-06-23 10:23:51 +08001130 /*
1131 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -04001132 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
1133 * from D3hot to D0 _may_ perform an internal reset, thereby
1134 * going to "D0 Uninitialized" rather than "D0 Initialized".
1135 * For example, at least some versions of the 3c905B and the
1136 * 3c556B exhibit this behaviour.
1137 *
1138 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
1139 * devices in a D3hot state at boot. Consequently, we need to
1140 * restore at least the BARs so that the device will be
1141 * accessible to its driver.
1142 */
1143 if (need_restore)
1144 pci_restore_bars(dev);
1145
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +01001146 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +08001147 pcie_aspm_pm_state_change(dev->bus->self);
1148
Linus Torvalds1da177e2005-04-16 15:20:36 -07001149 return 0;
1150}
1151
1152/**
Lukas Wunnera6a64022016-09-18 05:39:20 +02001153 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001154 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +01001155 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +02001156 *
1157 * The power state is read from the PMCSR register, which however is
1158 * inaccessible in D3cold. The platform firmware is therefore queried first
1159 * to detect accessibility of the register. In case the platform firmware
1160 * reports an incorrect state or the device isn't power manageable by the
1161 * platform at all, we try to detect D3cold by testing accessibility of the
1162 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001163 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +01001164void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001165{
Lukas Wunnera6a64022016-09-18 05:39:20 +02001166 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
1167 !pci_device_is_present(dev)) {
1168 dev->current_state = PCI_D3cold;
1169 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001170 u16 pmcsr;
1171
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001172 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001173 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +01001174 } else {
1175 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001176 }
1177}
1178
1179/**
Rafael J. Wysockib51033e2019-06-25 14:09:12 +02001180 * pci_refresh_power_state - Refresh the given device's power state data
1181 * @dev: Target PCI device.
1182 *
1183 * Ask the platform to refresh the devices power state information and invoke
1184 * pci_update_current_state() to update its current PCI power state.
1185 */
1186void pci_refresh_power_state(struct pci_dev *dev)
1187{
1188 if (platform_pci_power_manageable(dev))
1189 platform_pci_refresh_power_state(dev);
1190
1191 pci_update_current_state(dev, dev->current_state);
1192}
1193
1194/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001195 * pci_platform_power_transition - Use platform to change device power state
1196 * @dev: PCI device to handle.
1197 * @state: State to put the device into.
1198 */
Rafael J. Wysockid6aa37c2019-11-05 11:30:36 +01001199int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001200{
1201 int error;
1202
1203 if (platform_pci_power_manageable(dev)) {
1204 error = platform_pci_set_power_state(dev, state);
1205 if (!error)
1206 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +00001207 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001208 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +00001209
1210 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
1211 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001212
1213 return error;
1214}
Rafael J. Wysockid6aa37c2019-11-05 11:30:36 +01001215EXPORT_SYMBOL_GPL(pci_platform_power_transition);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001216
Mika Westerberg99efde62020-11-25 12:07:33 +03001217static int pci_resume_one(struct pci_dev *pci_dev, void *ign)
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001218{
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001219 pm_request_resume(&pci_dev->dev);
1220 return 0;
1221}
1222
1223/**
Mika Westerberg99efde62020-11-25 12:07:33 +03001224 * pci_resume_bus - Walk given bus and runtime resume devices on it
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001225 * @bus: Top bus of the subtree to walk.
1226 */
Mika Westerberg99efde62020-11-25 12:07:33 +03001227void pci_resume_bus(struct pci_bus *bus)
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001228{
1229 if (bus)
Mika Westerberg99efde62020-11-25 12:07:33 +03001230 pci_walk_bus(bus, pci_resume_one, NULL);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001231}
1232
Vidya Sagarbae26842019-11-20 10:47:42 +05301233static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout)
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001234{
Vidya Sagarbae26842019-11-20 10:47:42 +05301235 int delay = 1;
1236 u32 id;
1237
1238 /*
1239 * After reset, the device should not silently discard config
1240 * requests, but it may still indicate that it needs more time by
1241 * responding to them with CRS completions. The Root Port will
1242 * generally synthesize ~0 data to complete the read (except when
1243 * CRS SV is enabled and the read was for the Vendor ID; in that
1244 * case it synthesizes 0x0001 data).
1245 *
1246 * Wait for the device to return a non-CRS completion. Read the
1247 * Command register instead of Vendor ID so we don't have to
1248 * contend with the CRS SV value.
1249 */
1250 pci_read_config_dword(dev, PCI_COMMAND, &id);
1251 while (id == ~0) {
1252 if (delay > timeout) {
1253 pci_warn(dev, "not ready %dms after %s; giving up\n",
1254 delay - 1, reset_type);
1255 return -ENOTTY;
Huang Ying448bd852012-06-23 10:23:51 +08001256 }
Vidya Sagarbae26842019-11-20 10:47:42 +05301257
1258 if (delay > 1000)
1259 pci_info(dev, "not ready %dms after %s; waiting\n",
1260 delay - 1, reset_type);
1261
1262 msleep(delay);
1263 delay *= 2;
1264 pci_read_config_dword(dev, PCI_COMMAND, &id);
Huang Ying448bd852012-06-23 10:23:51 +08001265 }
Vidya Sagarbae26842019-11-20 10:47:42 +05301266
1267 if (delay > 1000)
1268 pci_info(dev, "ready %dms after %s\n", delay - 1,
1269 reset_type);
1270
1271 return 0;
1272}
1273
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001274/**
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001275 * pci_power_up - Put the given device into D0
1276 * @dev: PCI device to power up
1277 */
1278int pci_power_up(struct pci_dev *dev)
1279{
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001280 pci_platform_power_transition(dev, PCI_D0);
1281
1282 /*
Mika Westerbergad9001f2019-11-12 12:16:17 +03001283 * Mandatory power management transition delays are handled in
1284 * pci_pm_resume_noirq() and pci_pm_runtime_resume() of the
1285 * corresponding bridge.
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001286 */
1287 if (dev->runtime_d3cold) {
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001288 /*
1289 * When powering on a bridge from D3cold, the whole hierarchy
1290 * may be powered on into D0uninitialized state, resume them to
1291 * give them a chance to suspend again
1292 */
Mika Westerberg99efde62020-11-25 12:07:33 +03001293 pci_resume_bus(dev->subordinate);
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001294 }
1295
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001296 return pci_raw_set_power_state(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +08001297}
1298
1299/**
1300 * __pci_dev_set_current_state - Set current state of a PCI device
1301 * @dev: Device to handle
1302 * @data: pointer to state to be set
1303 */
1304static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
1305{
1306 pci_power_t state = *(pci_power_t *)data;
1307
1308 dev->current_state = state;
1309 return 0;
1310}
1311
1312/**
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001313 * pci_bus_set_current_state - Walk given bus and set current state of devices
Huang Ying448bd852012-06-23 10:23:51 +08001314 * @bus: Top bus of the subtree to walk.
1315 * @state: state to be set
1316 */
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001317void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
Huang Ying448bd852012-06-23 10:23:51 +08001318{
1319 if (bus)
1320 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001321}
1322
1323/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001324 * pci_set_power_state - Set the power state of a PCI device
1325 * @dev: PCI device to handle.
1326 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1327 *
Nick Andrew877d0312009-01-26 11:06:57 +01001328 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001329 * the device's PCI PM registers.
1330 *
1331 * RETURN VALUE:
1332 * -EINVAL if the requested state is invalid.
1333 * -EIO if device does not support PCI PM or its PM capabilities register has a
1334 * wrong version, or device doesn't support the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001335 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001336 * 0 if device already is in the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001337 * 0 if the transition is to D3 but D3 is not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001338 * 0 if device's power state has been successfully changed.
1339 */
1340int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1341{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001342 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001343
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001344 /* Bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +08001345 if (state > PCI_D3cold)
1346 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001347 else if (state < PCI_D0)
1348 state = PCI_D0;
1349 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001350
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001351 /*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001352 * If the device or the parent bridge do not support PCI
1353 * PM, ignore the request if we're doing anything other
1354 * than putting it into D0 (which would only happen on
1355 * boot).
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001356 */
1357 return 0;
1358
Rafael J. Wysockidb288c92012-07-05 15:20:00 -06001359 /* Check if we're already there */
1360 if (dev->current_state == state)
1361 return 0;
1362
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001363 if (state == PCI_D0)
1364 return pci_power_up(dev);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001365
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001366 /*
1367 * This device is quirked not to be put into D3, so don't put it in
1368 * D3
1369 */
Huang Ying448bd852012-06-23 10:23:51 +08001370 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +01001371 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001372
Huang Ying448bd852012-06-23 10:23:51 +08001373 /*
1374 * To put device in D3cold, we put device into D3hot in native
1375 * way, then put device into D3cold with platform ops
1376 */
1377 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
1378 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001379
Rafael J. Wysocki9c77e632019-11-05 17:32:08 +01001380 if (pci_platform_power_transition(dev, state))
1381 return error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001382
Rafael J. Wysocki9c77e632019-11-05 17:32:08 +01001383 /* Powering off a bridge may power off the whole hierarchy */
1384 if (state == PCI_D3cold)
1385 pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
1386
1387 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001388}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001389EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001390
1391/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 * pci_choose_state - Choose the power state of a PCI device
1393 * @dev: PCI device to be suspended
1394 * @state: target sleep state for the whole system. This is the value
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001395 * that is passed to suspend() function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396 *
1397 * Returns PCI power state suitable for given device and given system
1398 * message.
1399 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001400pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
1401{
Shaohua Liab826ca2007-07-20 10:03:22 +08001402 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -05001403
Yijing Wang728cdb72013-06-18 16:22:14 +08001404 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001405 return PCI_D0;
1406
Rafael J. Wysocki961d9122008-07-07 03:32:02 +02001407 ret = platform_pci_choose_state(dev);
1408 if (ret != PCI_POWER_ERROR)
1409 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -07001410
1411 switch (state.event) {
1412 case PM_EVENT_ON:
1413 return PCI_D0;
1414 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -07001415 case PM_EVENT_PRETHAW:
1416 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -07001417 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001418 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -07001419 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001420 default:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001421 pci_info(dev, "unrecognized suspend event %d\n",
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001422 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423 BUG();
1424 }
1425 return PCI_D0;
1426}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001427EXPORT_SYMBOL(pci_choose_state);
1428
Yu Zhao89858512009-02-16 02:55:47 +08001429#define PCI_EXP_SAVE_REGS 7
1430
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001431static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
1432 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -08001433{
1434 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -08001435
Sasha Levinb67bfe02013-02-27 17:06:00 -08001436 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001437 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -08001438 return tmp;
1439 }
1440 return NULL;
1441}
1442
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001443struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
1444{
1445 return _pci_find_saved_cap(dev, cap, false);
1446}
1447
1448struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1449{
1450 return _pci_find_saved_cap(dev, cap, true);
1451}
1452
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001453static int pci_save_pcie_state(struct pci_dev *dev)
1454{
Jiang Liu59875ae2012-07-24 17:20:06 +08001455 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001456 struct pci_cap_saved_state *save_state;
1457 u16 *cap;
1458
Jiang Liu59875ae2012-07-24 17:20:06 +08001459 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001460 return 0;
1461
Eric W. Biederman9f355752007-03-08 13:06:13 -07001462 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001463 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001464 pci_err(dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001465 return -ENOMEM;
1466 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001467
Alex Williamson24a4742f2011-05-10 10:02:11 -06001468 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001469 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1470 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1471 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1472 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1473 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1474 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1475 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001476
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001477 return 0;
1478}
1479
1480static void pci_restore_pcie_state(struct pci_dev *dev)
1481{
Jiang Liu59875ae2012-07-24 17:20:06 +08001482 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001483 struct pci_cap_saved_state *save_state;
1484 u16 *cap;
1485
1486 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001487 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001488 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001489
Alex Williamson24a4742f2011-05-10 10:02:11 -06001490 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001491 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1492 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1493 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1494 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1495 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1496 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1497 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001498}
1499
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001500static int pci_save_pcix_state(struct pci_dev *dev)
1501{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001502 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001503 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001504
1505 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001506 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001507 return 0;
1508
Shaohua Lif34303d2007-12-18 09:56:47 +08001509 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001510 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001511 pci_err(dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001512 return -ENOMEM;
1513 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001514
Alex Williamson24a4742f2011-05-10 10:02:11 -06001515 pci_read_config_word(dev, pos + PCI_X_CMD,
1516 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001517
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001518 return 0;
1519}
1520
1521static void pci_restore_pcix_state(struct pci_dev *dev)
1522{
1523 int i = 0, pos;
1524 struct pci_cap_saved_state *save_state;
1525 u16 *cap;
1526
1527 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1528 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001529 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001530 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001531 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001532
1533 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001534}
1535
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001536static void pci_save_ltr_state(struct pci_dev *dev)
1537{
1538 int ltr;
1539 struct pci_cap_saved_state *save_state;
1540 u16 *cap;
1541
1542 if (!pci_is_pcie(dev))
1543 return;
1544
1545 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1546 if (!ltr)
1547 return;
1548
1549 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1550 if (!save_state) {
1551 pci_err(dev, "no suspend buffer for LTR; ASPM issues possible after resume\n");
1552 return;
1553 }
1554
1555 cap = (u16 *)&save_state->cap.data[0];
1556 pci_read_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, cap++);
1557 pci_read_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, cap++);
1558}
1559
1560static void pci_restore_ltr_state(struct pci_dev *dev)
1561{
1562 struct pci_cap_saved_state *save_state;
1563 int ltr;
1564 u16 *cap;
1565
1566 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1567 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1568 if (!save_state || !ltr)
1569 return;
1570
1571 cap = (u16 *)&save_state->cap.data[0];
1572 pci_write_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, *cap++);
1573 pci_write_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, *cap++);
1574}
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001575
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001577 * pci_save_state - save the PCI configuration space of a device before
1578 * suspending
1579 * @dev: PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001580 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001581int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001582{
1583 int i;
1584 /* XXX: 100% dword access ok here? */
Chen Yu47b802d2020-01-13 14:07:24 +08001585 for (i = 0; i < 16; i++) {
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001586 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Chen Yu47b802d2020-01-13 14:07:24 +08001587 pci_dbg(dev, "saving config space at offset %#x (reading %#x)\n",
1588 i * 4, dev->saved_config_space[i]);
1589 }
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001590 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001591
1592 i = pci_save_pcie_state(dev);
1593 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001594 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001595
1596 i = pci_save_pcix_state(dev);
1597 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001598 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001599
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001600 pci_save_ltr_state(dev);
Keith Busch4f802172018-09-20 10:27:08 -06001601 pci_save_dpc_state(dev);
Patel, Mayurkumaraf65d1a2019-10-18 16:52:21 +00001602 pci_save_aer_state(dev);
David E. Box39850ed2020-12-07 14:39:50 -08001603 pci_save_ptm_state(dev);
Quentin Lambert754834b2014-11-06 17:45:55 +01001604 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001605}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001606EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001607
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001608static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
Daniel Drake08387452018-09-27 15:47:33 -05001609 u32 saved_val, int retry, bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001610{
1611 u32 val;
1612
1613 pci_read_config_dword(pdev, offset, &val);
Daniel Drake08387452018-09-27 15:47:33 -05001614 if (!force && val == saved_val)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001615 return;
1616
1617 for (;;) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001618 pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001619 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001620 pci_write_config_dword(pdev, offset, saved_val);
1621 if (retry-- <= 0)
1622 return;
1623
1624 pci_read_config_dword(pdev, offset, &val);
1625 if (val == saved_val)
1626 return;
1627
1628 mdelay(1);
1629 }
1630}
1631
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001632static void pci_restore_config_space_range(struct pci_dev *pdev,
Daniel Drake08387452018-09-27 15:47:33 -05001633 int start, int end, int retry,
1634 bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001635{
1636 int index;
1637
1638 for (index = end; index >= start; index--)
1639 pci_restore_config_dword(pdev, 4 * index,
1640 pdev->saved_config_space[index],
Daniel Drake08387452018-09-27 15:47:33 -05001641 retry, force);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001642}
1643
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001644static void pci_restore_config_space(struct pci_dev *pdev)
1645{
1646 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
Daniel Drake08387452018-09-27 15:47:33 -05001647 pci_restore_config_space_range(pdev, 10, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001648 /* Restore BARs before the command register. */
Daniel Drake08387452018-09-27 15:47:33 -05001649 pci_restore_config_space_range(pdev, 4, 9, 10, false);
1650 pci_restore_config_space_range(pdev, 0, 3, 0, false);
1651 } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1652 pci_restore_config_space_range(pdev, 12, 15, 0, false);
1653
1654 /*
1655 * Force rewriting of prefetch registers to avoid S3 resume
1656 * issues on Intel PCI bridges that occur when these
1657 * registers are not explicitly written.
1658 */
1659 pci_restore_config_space_range(pdev, 9, 11, 0, true);
1660 pci_restore_config_space_range(pdev, 0, 8, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001661 } else {
Daniel Drake08387452018-09-27 15:47:33 -05001662 pci_restore_config_space_range(pdev, 0, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001663 }
1664}
1665
Christian Königd3252ac2018-06-29 19:54:55 -05001666static void pci_restore_rebar_state(struct pci_dev *pdev)
1667{
1668 unsigned int pos, nbars, i;
1669 u32 ctrl;
1670
1671 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
1672 if (!pos)
1673 return;
1674
1675 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1676 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
1677 PCI_REBAR_CTRL_NBAR_SHIFT;
1678
1679 for (i = 0; i < nbars; i++, pos += 8) {
1680 struct resource *res;
1681 int bar_idx, size;
1682
1683 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1684 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
1685 res = pdev->resource + bar_idx;
Nirmoy Das192f1bf2021-01-07 14:30:34 +01001686 size = pci_rebar_bytes_to_size(resource_size(res));
Christian Königd3252ac2018-06-29 19:54:55 -05001687 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05001688 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian Königd3252ac2018-06-29 19:54:55 -05001689 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
1690 }
1691}
1692
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001693/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694 * pci_restore_state - Restore the saved state of a PCI device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001695 * @dev: PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001697void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698{
Alek Duc82f63e2009-08-08 08:46:19 +08001699 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001700 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001701
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001702 /*
1703 * Restore max latencies (in the LTR capability) before enabling
1704 * LTR itself (in the PCIe capability).
1705 */
1706 pci_restore_ltr_state(dev);
1707
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001708 pci_restore_pcie_state(dev);
CQ Tang4ebeb1e2017-05-30 09:25:49 -07001709 pci_restore_pasid_state(dev);
1710 pci_restore_pri_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001711 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001712 pci_restore_vc_state(dev);
Christian Königd3252ac2018-06-29 19:54:55 -05001713 pci_restore_rebar_state(dev);
Keith Busch4f802172018-09-20 10:27:08 -06001714 pci_restore_dpc_state(dev);
David E. Box39850ed2020-12-07 14:39:50 -08001715 pci_restore_ptm_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001716
Kuppuswamy Sathyanarayanan894020f2020-03-23 17:26:08 -07001717 pci_aer_clear_status(dev);
Patel, Mayurkumaraf65d1a2019-10-18 16:52:21 +00001718 pci_restore_aer_state(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05001719
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001720 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001721
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001722 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001723 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001724
1725 /* Restore ACS and IOV configuration state */
1726 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001727 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001728
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001729 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001731EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001733struct pci_saved_state {
1734 u32 config_space[16];
Gustavo A. R. Silva914a1952020-05-07 14:05:44 -05001735 struct pci_cap_saved_data cap[];
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001736};
1737
1738/**
1739 * pci_store_saved_state - Allocate and return an opaque struct containing
1740 * the device saved state.
1741 * @dev: PCI device that we're dealing with
1742 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001743 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001744 */
1745struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1746{
1747 struct pci_saved_state *state;
1748 struct pci_cap_saved_state *tmp;
1749 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001750 size_t size;
1751
1752 if (!dev->state_saved)
1753 return NULL;
1754
1755 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1756
Sasha Levinb67bfe02013-02-27 17:06:00 -08001757 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001758 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1759
1760 state = kzalloc(size, GFP_KERNEL);
1761 if (!state)
1762 return NULL;
1763
1764 memcpy(state->config_space, dev->saved_config_space,
1765 sizeof(state->config_space));
1766
1767 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001768 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001769 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1770 memcpy(cap, &tmp->cap, len);
1771 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1772 }
1773 /* Empty cap_save terminates list */
1774
1775 return state;
1776}
1777EXPORT_SYMBOL_GPL(pci_store_saved_state);
1778
1779/**
1780 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1781 * @dev: PCI device that we're dealing with
1782 * @state: Saved state returned from pci_store_saved_state()
1783 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001784int pci_load_saved_state(struct pci_dev *dev,
1785 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001786{
1787 struct pci_cap_saved_data *cap;
1788
1789 dev->state_saved = false;
1790
1791 if (!state)
1792 return 0;
1793
1794 memcpy(dev->saved_config_space, state->config_space,
1795 sizeof(state->config_space));
1796
1797 cap = state->cap;
1798 while (cap->size) {
1799 struct pci_cap_saved_state *tmp;
1800
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001801 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001802 if (!tmp || tmp->cap.size != cap->size)
1803 return -EINVAL;
1804
1805 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1806 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1807 sizeof(struct pci_cap_saved_data) + cap->size);
1808 }
1809
1810 dev->state_saved = true;
1811 return 0;
1812}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001813EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001814
1815/**
1816 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1817 * and free the memory allocated for it.
1818 * @dev: PCI device that we're dealing with
1819 * @state: Pointer to saved state returned from pci_store_saved_state()
1820 */
1821int pci_load_and_free_saved_state(struct pci_dev *dev,
1822 struct pci_saved_state **state)
1823{
1824 int ret = pci_load_saved_state(dev, *state);
1825 kfree(*state);
1826 *state = NULL;
1827 return ret;
1828}
1829EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1830
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001831int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1832{
1833 return pci_enable_resources(dev, bars);
1834}
1835
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001836static int do_pci_enable_device(struct pci_dev *dev, int bars)
1837{
1838 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301839 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001840 u16 cmd;
1841 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001842
1843 err = pci_set_power_state(dev, PCI_D0);
1844 if (err < 0 && err != -EIO)
1845 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301846
1847 bridge = pci_upstream_bridge(dev);
1848 if (bridge)
1849 pcie_aspm_powersave_config_link(bridge);
1850
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001851 err = pcibios_enable_device(dev, bars);
1852 if (err < 0)
1853 return err;
1854 pci_fixup_device(pci_fixup_enable, dev);
1855
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001856 if (dev->msi_enabled || dev->msix_enabled)
1857 return 0;
1858
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001859 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1860 if (pin) {
1861 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1862 if (cmd & PCI_COMMAND_INTX_DISABLE)
1863 pci_write_config_word(dev, PCI_COMMAND,
1864 cmd & ~PCI_COMMAND_INTX_DISABLE);
1865 }
1866
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001867 return 0;
1868}
1869
1870/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001871 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001872 * @dev: PCI device to be resumed
1873 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001874 * NOTE: This function is a backend of pci_default_resume() and is not supposed
1875 * to be called by normal code, write proper resume handler and use it instead.
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001876 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001877int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001878{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001879 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001880 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1881 return 0;
1882}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001883EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001884
Yinghai Lu928bea92013-07-22 14:37:17 -07001885static void pci_enable_bridge(struct pci_dev *dev)
1886{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001887 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001888 int retval;
1889
Bjorn Helgaas79272132013-11-06 10:00:51 -07001890 bridge = pci_upstream_bridge(dev);
1891 if (bridge)
1892 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001893
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001894 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001895 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001896 pci_set_master(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001897 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001898 }
1899
Yinghai Lu928bea92013-07-22 14:37:17 -07001900 retval = pci_enable_device(dev);
1901 if (retval)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001902 pci_err(dev, "Error enabling bridge (%d), continuing\n",
Yinghai Lu928bea92013-07-22 14:37:17 -07001903 retval);
1904 pci_set_master(dev);
1905}
1906
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001907static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001909 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001911 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912
Rafael J. Wysocki4d6035f2021-06-22 17:35:18 +02001913 /*
1914 * Power state could be unknown at this point, either due to a fresh
1915 * boot or a device removal call. So get the current power state
1916 * so that things like MSI message writing will behave as expected
1917 * (e.g. if the device really is in D0 at enable time).
1918 */
Rafael J. Wysocki14858dc2021-07-08 15:25:06 +02001919 pci_update_current_state(dev, dev->current_state);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001920
Rafael J. Wysocki4d6035f2021-06-22 17:35:18 +02001921 if (atomic_inc_return(&dev->enable_cnt) > 1)
1922 return 0; /* already enabled */
1923
Bjorn Helgaas79272132013-11-06 10:00:51 -07001924 bridge = pci_upstream_bridge(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001925 if (bridge)
Bjorn Helgaas79272132013-11-06 10:00:51 -07001926 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001927
Yinghai Lu497f16f2011-12-17 18:33:37 -08001928 /* only skip sriov related */
1929 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1930 if (dev->resource[i].flags & flags)
1931 bars |= (1 << i);
1932 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001933 if (dev->resource[i].flags & flags)
1934 bars |= (1 << i);
1935
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001936 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001937 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001938 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001939 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940}
1941
1942/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001943 * pci_enable_device_io - Initialize a device for use with IO space
1944 * @dev: PCI device to be initialized
1945 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001946 * Initialize device before it's used by a driver. Ask low-level code
1947 * to enable I/O resources. Wake up the device if it was suspended.
1948 * Beware, this function can fail.
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001949 */
1950int pci_enable_device_io(struct pci_dev *dev)
1951{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001952 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001953}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001954EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001955
1956/**
1957 * pci_enable_device_mem - Initialize a device for use with Memory space
1958 * @dev: PCI device to be initialized
1959 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001960 * Initialize device before it's used by a driver. Ask low-level code
1961 * to enable Memory resources. Wake up the device if it was suspended.
1962 * Beware, this function can fail.
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001963 */
1964int pci_enable_device_mem(struct pci_dev *dev)
1965{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001966 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001967}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001968EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001969
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970/**
1971 * pci_enable_device - Initialize device before it's used by a driver.
1972 * @dev: PCI device to be initialized
1973 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001974 * Initialize device before it's used by a driver. Ask low-level code
1975 * to enable I/O and memory. Wake up the device if it was suspended.
1976 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001977 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001978 * Note we don't actually enable the device many times if we call
1979 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001981int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001983 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001985EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986
Tejun Heo9ac78492007-01-20 16:00:26 +09001987/*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001988 * Managed PCI resources. This manages device on/off, INTx/MSI/MSI-X
1989 * on/off and BAR regions. pci_dev itself records MSI/MSI-X status, so
Tejun Heo9ac78492007-01-20 16:00:26 +09001990 * there's no need to track it separately. pci_devres is initialized
1991 * when a device is enabled using managed PCI device enable interface.
1992 */
1993struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001994 unsigned int enabled:1;
1995 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001996 unsigned int orig_intx:1;
1997 unsigned int restore_intx:1;
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001998 unsigned int mwi:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001999 u32 region_mask;
2000};
2001
2002static void pcim_release(struct device *gendev, void *res)
2003{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06002004 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09002005 struct pci_devres *this = res;
2006 int i;
2007
2008 if (dev->msi_enabled)
2009 pci_disable_msi(dev);
2010 if (dev->msix_enabled)
2011 pci_disable_msix(dev);
2012
2013 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
2014 if (this->region_mask & (1 << i))
2015 pci_release_region(dev, i);
2016
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01002017 if (this->mwi)
2018 pci_clear_mwi(dev);
2019
Tejun Heo9ac78492007-01-20 16:00:26 +09002020 if (this->restore_intx)
2021 pci_intx(dev, this->orig_intx);
2022
Tejun Heo7f375f32007-02-25 04:36:01 -08002023 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09002024 pci_disable_device(dev);
2025}
2026
Ryan Desfosses07656d83082014-04-11 01:01:53 -04002027static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09002028{
2029 struct pci_devres *dr, *new_dr;
2030
2031 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
2032 if (dr)
2033 return dr;
2034
2035 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
2036 if (!new_dr)
2037 return NULL;
2038 return devres_get(&pdev->dev, new_dr, NULL, NULL);
2039}
2040
Ryan Desfosses07656d83082014-04-11 01:01:53 -04002041static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09002042{
2043 if (pci_is_managed(pdev))
2044 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
2045 return NULL;
2046}
2047
2048/**
2049 * pcim_enable_device - Managed pci_enable_device()
2050 * @pdev: PCI device to be initialized
2051 *
2052 * Managed pci_enable_device().
2053 */
2054int pcim_enable_device(struct pci_dev *pdev)
2055{
2056 struct pci_devres *dr;
2057 int rc;
2058
2059 dr = get_pci_dr(pdev);
2060 if (unlikely(!dr))
2061 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09002062 if (dr->enabled)
2063 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09002064
2065 rc = pci_enable_device(pdev);
2066 if (!rc) {
2067 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08002068 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09002069 }
2070 return rc;
2071}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002072EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09002073
2074/**
2075 * pcim_pin_device - Pin managed PCI device
2076 * @pdev: PCI device to pin
2077 *
2078 * Pin managed PCI device @pdev. Pinned device won't be disabled on
2079 * driver detach. @pdev must have been enabled with
2080 * pcim_enable_device().
2081 */
2082void pcim_pin_device(struct pci_dev *pdev)
2083{
2084 struct pci_devres *dr;
2085
2086 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08002087 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09002088 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08002089 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09002090}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002091EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09002092
Matthew Garretteca0d4672012-12-05 14:33:27 -07002093/*
2094 * pcibios_add_device - provide arch specific hooks when adding device dev
2095 * @dev: the PCI device being added
2096 *
2097 * Permits the platform to provide architecture specific functionality when
2098 * devices are added. This is the default implementation. Architecture
2099 * implementations can override this.
2100 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002101int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d4672012-12-05 14:33:27 -07002102{
2103 return 0;
2104}
2105
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002107 * pcibios_release_device - provide arch specific hooks when releasing
2108 * device dev
Sebastian Ott6ae32c52013-06-04 19:18:14 +02002109 * @dev: the PCI device being released
2110 *
2111 * Permits the platform to provide architecture specific functionality when
2112 * devices are released. This is the default implementation. Architecture
2113 * implementations can override this.
2114 */
2115void __weak pcibios_release_device(struct pci_dev *dev) {}
2116
2117/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118 * pcibios_disable_device - disable arch specific PCI resources for device dev
2119 * @dev: the PCI device to disable
2120 *
2121 * Disables architecture specific PCI resources for the device. This
2122 * is the default implementation. Architecture implementations can
2123 * override this.
2124 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08002125void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126
Hanjun Guoa43ae582014-05-06 11:29:52 +08002127/**
2128 * pcibios_penalize_isa_irq - penalize an ISA IRQ
2129 * @irq: ISA IRQ to penalize
2130 * @active: IRQ active or not
2131 *
2132 * Permits the platform to provide architecture-specific functionality when
2133 * penalizing ISA IRQs. This is the default implementation. Architecture
2134 * implementations can override this.
2135 */
2136void __weak pcibios_penalize_isa_irq(int irq, int active) {}
2137
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002138static void do_pci_disable_device(struct pci_dev *dev)
2139{
2140 u16 pci_command;
2141
2142 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
2143 if (pci_command & PCI_COMMAND_MASTER) {
2144 pci_command &= ~PCI_COMMAND_MASTER;
2145 pci_write_config_word(dev, PCI_COMMAND, pci_command);
2146 }
2147
2148 pcibios_disable_device(dev);
2149}
2150
2151/**
2152 * pci_disable_enabled_device - Disable device without updating enable_cnt
2153 * @dev: PCI device to disable
2154 *
2155 * NOTE: This function is a backend of PCI power management routines and is
2156 * not supposed to be called drivers.
2157 */
2158void pci_disable_enabled_device(struct pci_dev *dev)
2159{
Yuji Shimada296ccb02009-04-03 16:41:46 +09002160 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002161 do_pci_disable_device(dev);
2162}
2163
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164/**
2165 * pci_disable_device - Disable PCI device after use
2166 * @dev: PCI device to be disabled
2167 *
2168 * Signal to the system that the PCI device is not in use by the system
2169 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08002170 *
2171 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02002172 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002174void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175{
Tejun Heo9ac78492007-01-20 16:00:26 +09002176 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08002177
Tejun Heo9ac78492007-01-20 16:00:26 +09002178 dr = find_pci_dr(dev);
2179 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08002180 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09002181
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04002182 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
2183 "disabling already-disabled device");
2184
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07002185 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08002186 return;
2187
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002188 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002190 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002192EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193
2194/**
Brian Kingf7bdd122007-04-06 16:39:36 -05002195 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05002196 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05002197 * @state: Reset state to enter into
2198 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002199 * Set the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05002200 * implementation. Architecture implementations can override this.
2201 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06002202int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
2203 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05002204{
2205 return -EINVAL;
2206}
2207
2208/**
2209 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05002210 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05002211 * @state: Reset state to enter into
2212 *
Brian Kingf7bdd122007-04-06 16:39:36 -05002213 * Sets the PCI reset state for the device.
2214 */
2215int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
2216{
2217 return pcibios_set_pcie_reset_state(dev, state);
2218}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002219EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05002220
Lukas Wunnerf9a6c8a2021-07-31 14:39:04 +02002221#ifdef CONFIG_PCIEAER
Bjorn Helgaas600a5b42020-07-16 17:34:30 -05002222void pcie_clear_device_status(struct pci_dev *dev)
2223{
2224 u16 sta;
2225
2226 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &sta);
2227 pcie_capability_write_word(dev, PCI_EXP_DEVSTA, sta);
2228}
Lukas Wunnerf9a6c8a2021-07-31 14:39:04 +02002229#endif
Bjorn Helgaas600a5b42020-07-16 17:34:30 -05002230
Brian Kingf7bdd122007-04-06 16:39:36 -05002231/**
Bjorn Helgaasdcb04532018-03-09 11:06:53 -06002232 * pcie_clear_root_pme_status - Clear root port PME interrupt status.
2233 * @dev: PCIe root port or event collector.
2234 */
2235void pcie_clear_root_pme_status(struct pci_dev *dev)
2236{
2237 pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
2238}
2239
2240/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01002241 * pci_check_pme_status - Check if given device has generated PME.
2242 * @dev: Device to check.
2243 *
2244 * Check the PME status of the device and if set, clear it and clear PME enable
2245 * (if set). Return 'true' if PME status and PME enable were both set or
2246 * 'false' otherwise.
2247 */
2248bool pci_check_pme_status(struct pci_dev *dev)
2249{
2250 int pmcsr_pos;
2251 u16 pmcsr;
2252 bool ret = false;
2253
2254 if (!dev->pm_cap)
2255 return false;
2256
2257 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
2258 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
2259 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
2260 return false;
2261
2262 /* Clear PME status. */
2263 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2264 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
2265 /* Disable PME to avoid interrupt flood. */
2266 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2267 ret = true;
2268 }
2269
2270 pci_write_config_word(dev, pmcsr_pos, pmcsr);
2271
2272 return ret;
2273}
2274
2275/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002276 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
2277 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002278 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002279 *
2280 * Check if @dev has generated PME and queue a resume request for it in that
2281 * case.
2282 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002283static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002284{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002285 if (pme_poll_reset && dev->pme_poll)
2286 dev->pme_poll = false;
2287
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002288 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002289 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01002290 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002291 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002292 return 0;
2293}
2294
2295/**
2296 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
2297 * @bus: Top bus of the subtree to walk.
2298 */
2299void pci_pme_wakeup_bus(struct pci_bus *bus)
2300{
2301 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002302 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002303}
2304
Huang Ying448bd852012-06-23 10:23:51 +08002305
2306/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002307 * pci_pme_capable - check the capability of PCI device to generate PME#
2308 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002309 * @state: PCI state from which device will issue PME#.
2310 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002311bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002312{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002313 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002314 return false;
2315
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002316 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002317}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002318EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002319
Matthew Garrettdf17e622010-10-04 14:22:29 -04002320static void pci_pme_list_scan(struct work_struct *work)
2321{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002322 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04002323
2324 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07002325 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
2326 if (pme_dev->dev->pme_poll) {
2327 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08002328
Bjorn Helgaasce300002014-01-24 09:51:06 -07002329 bridge = pme_dev->dev->bus->self;
2330 /*
2331 * If bridge is in low power state, the
2332 * configuration space of subordinate devices
2333 * may be not accessible
2334 */
2335 if (bridge && bridge->current_state != PCI_D0)
2336 continue;
Mika Westerberg000dd532019-06-12 13:57:39 +03002337 /*
2338 * If the device is in D3cold it should not be
2339 * polled either.
2340 */
2341 if (pme_dev->dev->current_state == PCI_D3cold)
2342 continue;
2343
Bjorn Helgaasce300002014-01-24 09:51:06 -07002344 pci_pme_wakeup(pme_dev->dev, NULL);
2345 } else {
2346 list_del(&pme_dev->list);
2347 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002348 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002349 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07002350 if (!list_empty(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002351 queue_delayed_work(system_freezable_wq, &pci_pme_work,
2352 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002353 mutex_unlock(&pci_pme_list_mutex);
2354}
2355
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002356static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002357{
2358 u16 pmcsr;
2359
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002360 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002361 return;
2362
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002363 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002364 /* Clear PME_Status by writing 1 to it and enable PME# */
2365 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
2366 if (!enable)
2367 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2368
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002369 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002370}
2371
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002372/**
2373 * pci_pme_restore - Restore PME configuration after config space restore.
2374 * @dev: PCI device to update.
2375 */
2376void pci_pme_restore(struct pci_dev *dev)
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002377{
2378 u16 pmcsr;
2379
2380 if (!dev->pme_support)
2381 return;
2382
2383 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2384 if (dev->wakeup_prepared) {
2385 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002386 pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002387 } else {
2388 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2389 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2390 }
2391 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2392}
2393
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002394/**
2395 * pci_pme_active - enable or disable PCI device's PME# function
2396 * @dev: PCI device to handle.
2397 * @enable: 'true' to enable PME# generation; 'false' to disable it.
2398 *
2399 * The caller must verify that the device is capable of generating PME# before
2400 * calling this function with @enable equal to 'true'.
2401 */
2402void pci_pme_active(struct pci_dev *dev, bool enable)
2403{
2404 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002405
Huang Ying6e965e02012-10-26 13:07:51 +08002406 /*
2407 * PCI (as opposed to PCIe) PME requires that the device have
2408 * its PME# line hooked up correctly. Not all hardware vendors
2409 * do this, so the PME never gets delivered and the device
2410 * remains asleep. The easiest way around this is to
2411 * periodically walk the list of suspended devices and check
2412 * whether any have their PME flag set. The assumption is that
2413 * we'll wake up often enough anyway that this won't be a huge
2414 * hit, and the power savings from the devices will still be a
2415 * win.
2416 *
2417 * Although PCIe uses in-band PME message instead of PME# line
2418 * to report PME, PME does not work for some PCIe devices in
2419 * reality. For example, there are devices that set their PME
2420 * status bits, but don't really bother to send a PME message;
2421 * there are PCI Express Root Ports that don't bother to
2422 * trigger interrupts when they receive PME messages from the
2423 * devices below. So PME poll is used for PCIe devices too.
2424 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04002425
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002426 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04002427 struct pci_pme_device *pme_dev;
2428 if (enable) {
2429 pme_dev = kmalloc(sizeof(struct pci_pme_device),
2430 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002431 if (!pme_dev) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002432 pci_warn(dev, "can't enable PME#\n");
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002433 return;
2434 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002435 pme_dev->dev = dev;
2436 mutex_lock(&pci_pme_list_mutex);
2437 list_add(&pme_dev->list, &pci_pme_list);
2438 if (list_is_singular(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002439 queue_delayed_work(system_freezable_wq,
2440 &pci_pme_work,
2441 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002442 mutex_unlock(&pci_pme_list_mutex);
2443 } else {
2444 mutex_lock(&pci_pme_list_mutex);
2445 list_for_each_entry(pme_dev, &pci_pme_list, list) {
2446 if (pme_dev->dev == dev) {
2447 list_del(&pme_dev->list);
2448 kfree(pme_dev);
2449 break;
2450 }
2451 }
2452 mutex_unlock(&pci_pme_list_mutex);
2453 }
2454 }
2455
Frederick Lawler7506dc72018-01-18 12:55:24 -06002456 pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002457}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002458EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002459
2460/**
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002461 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07002462 * @dev: PCI device affected
2463 * @state: PCI state from which device will issue wakeup events
2464 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07002465 *
David Brownell075c1772007-04-26 00:12:06 -07002466 * This enables the device as a wakeup event source, or disables it.
2467 * When such events involves platform-specific hooks, those hooks are
2468 * called automatically by this routine.
2469 *
2470 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002471 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07002472 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002473 * RETURN VALUE:
2474 * 0 is returned on success
2475 * -EINVAL is returned if device is not supposed to wake up the system
2476 * Error code depending on the platform is returned if both the platform and
2477 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478 */
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002479static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002481 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002482
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002483 /*
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002484 * Bridges that are not power-manageable directly only signal
2485 * wakeup on behalf of subordinate devices which is set up
2486 * elsewhere, so skip them. However, bridges that are
2487 * power-manageable may signal wakeup for themselves (for example,
2488 * on a hotplug event) and they need to be covered here.
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002489 */
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002490 if (!pci_power_manageable(dev))
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002491 return 0;
2492
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002493 /* Don't do the same thing twice in a row for one device. */
2494 if (!!enable == !!dev->wakeup_prepared)
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002495 return 0;
2496
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002497 /*
2498 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
2499 * Anderson we should be doing PME# wake enable followed by ACPI wake
2500 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07002501 */
2502
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002503 if (enable) {
2504 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002505
Rafael J. Wysocki0e003922021-07-29 16:49:10 +02002506 /*
2507 * Enable PME signaling if the device can signal PME from
2508 * D3cold regardless of whether or not it can signal PME from
2509 * the current target state, because that will allow it to
2510 * signal PME when the hierarchy above it goes into D3cold and
2511 * the device itself ends up in D3cold as a result of that.
2512 */
2513 if (pci_pme_capable(dev, state) || pci_pme_capable(dev, PCI_D3cold))
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002514 pci_pme_active(dev, true);
2515 else
2516 ret = 1;
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002517 error = platform_pci_set_wakeup(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002518 if (ret)
2519 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002520 if (!ret)
2521 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002522 } else {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002523 platform_pci_set_wakeup(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002524 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002525 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002526 }
2527
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002528 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002529}
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002530
2531/**
2532 * pci_enable_wake - change wakeup settings for a PCI device
2533 * @pci_dev: Target device
2534 * @state: PCI state from which device will issue wakeup events
2535 * @enable: Whether or not to enable event generation
2536 *
2537 * If @enable is set, check device_may_wakeup() for the device before calling
2538 * __pci_enable_wake() for it.
2539 */
2540int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
2541{
2542 if (enable && !device_may_wakeup(&pci_dev->dev))
2543 return -EINVAL;
2544
2545 return __pci_enable_wake(pci_dev, state, enable);
2546}
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002547EXPORT_SYMBOL(pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002548
2549/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002550 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
2551 * @dev: PCI device to prepare
2552 * @enable: True to enable wake-up event generation; false to disable
2553 *
2554 * Many drivers want the device to wake up the system from D3_hot or D3_cold
2555 * and this function allows them to set that up cleanly - pci_enable_wake()
2556 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
2557 * ordering constraints.
2558 *
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002559 * This function only returns error code if the device is not allowed to wake
2560 * up the system from sleep or it is not capable of generating PME# from both
2561 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002562 */
2563int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2564{
2565 return pci_pme_capable(dev, PCI_D3cold) ?
2566 pci_enable_wake(dev, PCI_D3cold, enable) :
2567 pci_enable_wake(dev, PCI_D3hot, enable);
2568}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002569EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002570
2571/**
Jesse Barnes37139072008-07-28 11:49:26 -07002572 * pci_target_state - find an appropriate low power state for a given PCI dev
2573 * @dev: PCI device
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002574 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
Jesse Barnes37139072008-07-28 11:49:26 -07002575 *
2576 * Use underlying platform code to find a supported low power state for @dev.
2577 * If the platform can't manage @dev, return the deepest state from which it
2578 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002579 */
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002580static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002581{
2582 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002583
2584 if (platform_pci_power_manageable(dev)) {
2585 /*
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002586 * Call the platform to find the target state for the device.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002587 */
2588 pci_power_t state = platform_pci_choose_state(dev);
2589
2590 switch (state) {
2591 case PCI_POWER_ERROR:
2592 case PCI_UNKNOWN:
2593 break;
2594 case PCI_D1:
2595 case PCI_D2:
2596 if (pci_no_d1d2(dev))
2597 break;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002598 fallthrough;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002599 default:
2600 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002601 }
Lukas Wunner4132a572016-09-18 05:39:20 +02002602
2603 return target_state;
2604 }
2605
2606 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02002607 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02002608
2609 /*
2610 * If the device is in D3cold even though it's not power-manageable by
2611 * the platform, it may have been powered down by non-standard means.
2612 * Best to let it slumber.
2613 */
2614 if (dev->current_state == PCI_D3cold)
2615 target_state = PCI_D3cold;
2616
Rafael J. Wysockida9f2152021-07-29 17:54:28 +02002617 if (wakeup && dev->pme_support) {
2618 pci_power_t state = target_state;
2619
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002620 /*
2621 * Find the deepest state from which the device can generate
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002622 * PME#.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002623 */
Rafael J. Wysockida9f2152021-07-29 17:54:28 +02002624 while (state && !(dev->pme_support & (1 << state)))
2625 state--;
2626
2627 if (state)
2628 return state;
2629 else if (dev->pme_support & 1)
2630 return PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002631 }
2632
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002633 return target_state;
2634}
2635
2636/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002637 * pci_prepare_to_sleep - prepare PCI device for system-wide transition
2638 * into a sleep state
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002639 * @dev: Device to handle.
2640 *
2641 * Choose the power state appropriate for the device depending on whether
2642 * it can wake up the system and/or is power manageable by the platform
2643 * (PCI_D3hot is the default) and put the device into that state.
2644 */
2645int pci_prepare_to_sleep(struct pci_dev *dev)
2646{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002647 bool wakeup = device_may_wakeup(&dev->dev);
2648 pci_power_t target_state = pci_target_state(dev, wakeup);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002649 int error;
2650
2651 if (target_state == PCI_POWER_ERROR)
2652 return -EIO;
2653
David E. Boxa697f072020-12-07 14:39:51 -08002654 /*
2655 * There are systems (for example, Intel mobile chips since Coffee
2656 * Lake) where the power drawn while suspended can be significantly
2657 * reduced by disabling PTM on PCIe root ports as this allows the
2658 * port to enter a lower-power PM state and the SoC to reach a
2659 * lower-power idle state as a whole.
2660 */
2661 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2662 pci_disable_ptm(dev);
2663
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002664 pci_enable_wake(dev, target_state, wakeup);
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002665
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002666 error = pci_set_power_state(dev, target_state);
2667
David E. Boxa697f072020-12-07 14:39:51 -08002668 if (error) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002669 pci_enable_wake(dev, target_state, false);
David E. Boxa697f072020-12-07 14:39:51 -08002670 pci_restore_ptm_state(dev);
2671 }
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002672
2673 return error;
2674}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002675EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002676
2677/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002678 * pci_back_from_sleep - turn PCI device on during system-wide transition
2679 * into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002680 * @dev: Device to handle.
2681 *
Thomas Weber88393162010-03-16 11:47:56 +01002682 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002683 */
2684int pci_back_from_sleep(struct pci_dev *dev)
2685{
2686 pci_enable_wake(dev, PCI_D0, false);
2687 return pci_set_power_state(dev, PCI_D0);
2688}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002689EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002690
2691/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002692 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2693 * @dev: PCI device being suspended.
2694 *
2695 * Prepare @dev to generate wake-up events at run time and put it into a low
2696 * power state.
2697 */
2698int pci_finish_runtime_suspend(struct pci_dev *dev)
2699{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002700 pci_power_t target_state;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002701 int error;
2702
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002703 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002704 if (target_state == PCI_POWER_ERROR)
2705 return -EIO;
2706
Huang Ying448bd852012-06-23 10:23:51 +08002707 dev->runtime_d3cold = target_state == PCI_D3cold;
2708
David E. Boxa697f072020-12-07 14:39:51 -08002709 /*
2710 * There are systems (for example, Intel mobile chips since Coffee
2711 * Lake) where the power drawn while suspended can be significantly
2712 * reduced by disabling PTM on PCIe root ports as this allows the
2713 * port to enter a lower-power PM state and the SoC to reach a
2714 * lower-power idle state as a whole.
2715 */
2716 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2717 pci_disable_ptm(dev);
2718
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002719 __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002720
2721 error = pci_set_power_state(dev, target_state);
2722
Huang Ying448bd852012-06-23 10:23:51 +08002723 if (error) {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002724 pci_enable_wake(dev, target_state, false);
David E. Boxa697f072020-12-07 14:39:51 -08002725 pci_restore_ptm_state(dev);
Huang Ying448bd852012-06-23 10:23:51 +08002726 dev->runtime_d3cold = false;
2727 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002728
2729 return error;
2730}
2731
2732/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002733 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2734 * @dev: Device to check.
2735 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002736 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002737 * (through the platform or using the native PCIe PME) or if the device supports
2738 * PME and one of its upstream bridges can generate wake-up events.
2739 */
2740bool pci_dev_run_wake(struct pci_dev *dev)
2741{
2742 struct pci_bus *bus = dev->bus;
2743
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002744 if (!dev->pme_support)
2745 return false;
2746
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002747 /* PME-capable in principle, but not from the target power state */
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002748 if (!pci_pme_capable(dev, pci_target_state(dev, true)))
Alan Stern6496ebd2016-10-21 16:45:38 -04002749 return false;
2750
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002751 if (device_can_wakeup(&dev->dev))
2752 return true;
2753
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002754 while (bus->parent) {
2755 struct pci_dev *bridge = bus->self;
2756
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002757 if (device_can_wakeup(&bridge->dev))
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002758 return true;
2759
2760 bus = bus->parent;
2761 }
2762
2763 /* We have reached the root bus. */
2764 if (bus->bridge)
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002765 return device_can_wakeup(bus->bridge);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002766
2767 return false;
2768}
2769EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2770
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002771/**
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002772 * pci_dev_need_resume - Check if it is necessary to resume the device.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002773 * @pci_dev: Device to check.
2774 *
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002775 * Return 'true' if the device is not runtime-suspended or it has to be
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002776 * reconfigured due to wakeup settings difference between system and runtime
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002777 * suspend, or the current power state of it is not suitable for the upcoming
2778 * (system-wide) transition.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002779 */
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002780bool pci_dev_need_resume(struct pci_dev *pci_dev)
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002781{
2782 struct device *dev = &pci_dev->dev;
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002783 pci_power_t target_state;
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002784
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002785 if (!pm_runtime_suspended(dev) || platform_pci_need_resume(pci_dev))
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002786 return true;
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002787
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002788 target_state = pci_target_state(pci_dev, device_may_wakeup(dev));
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002789
2790 /*
2791 * If the earlier platform check has not triggered, D3cold is just power
2792 * removal on top of D3hot, so no need to resume the device in that
2793 * case.
2794 */
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002795 return target_state != pci_dev->current_state &&
2796 target_state != PCI_D3cold &&
2797 pci_dev->current_state != PCI_D3hot;
2798}
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002799
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002800/**
2801 * pci_dev_adjust_pme - Adjust PME setting for a suspended device.
2802 * @pci_dev: Device to check.
2803 *
2804 * If the device is suspended and it is not configured for system wakeup,
2805 * disable PME for it to prevent it from waking up the system unnecessarily.
2806 *
2807 * Note that if the device's power state is D3cold and the platform check in
2808 * pci_dev_need_resume() has not triggered, the device's configuration need not
2809 * be changed.
2810 */
2811void pci_dev_adjust_pme(struct pci_dev *pci_dev)
2812{
2813 struct device *dev = &pci_dev->dev;
2814
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002815 spin_lock_irq(&dev->power.lock);
2816
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002817 if (pm_runtime_suspended(dev) && !device_may_wakeup(dev) &&
2818 pci_dev->current_state < PCI_D3cold)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002819 __pci_pme_active(pci_dev, false);
2820
2821 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002822}
2823
2824/**
2825 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2826 * @pci_dev: Device to handle.
2827 *
2828 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2829 * it might have been disabled during the prepare phase of system suspend if
2830 * the device was not configured for system wakeup.
2831 */
2832void pci_dev_complete_resume(struct pci_dev *pci_dev)
2833{
2834 struct device *dev = &pci_dev->dev;
2835
2836 if (!pci_dev_run_wake(pci_dev))
2837 return;
2838
2839 spin_lock_irq(&dev->power.lock);
2840
2841 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2842 __pci_pme_active(pci_dev, true);
2843
2844 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002845}
2846
Huang Yingb3c32c42012-10-25 09:36:03 +08002847void pci_config_pm_runtime_get(struct pci_dev *pdev)
2848{
2849 struct device *dev = &pdev->dev;
2850 struct device *parent = dev->parent;
2851
2852 if (parent)
2853 pm_runtime_get_sync(parent);
2854 pm_runtime_get_noresume(dev);
2855 /*
2856 * pdev->current_state is set to PCI_D3cold during suspending,
2857 * so wait until suspending completes
2858 */
2859 pm_runtime_barrier(dev);
2860 /*
2861 * Only need to resume devices in D3cold, because config
2862 * registers are still accessible for devices suspended but
2863 * not in D3cold.
2864 */
2865 if (pdev->current_state == PCI_D3cold)
2866 pm_runtime_resume(dev);
2867}
2868
2869void pci_config_pm_runtime_put(struct pci_dev *pdev)
2870{
2871 struct device *dev = &pdev->dev;
2872 struct device *parent = dev->parent;
2873
2874 pm_runtime_put(dev);
2875 if (parent)
2876 pm_runtime_put_sync(parent);
2877}
2878
Mika Westerberg85b0cae2019-01-31 19:38:56 +03002879static const struct dmi_system_id bridge_d3_blacklist[] = {
2880#ifdef CONFIG_X86
2881 {
2882 /*
2883 * Gigabyte X299 root port is not marked as hotplug capable
2884 * which allows Linux to power manage it. However, this
2885 * confuses the BIOS SMI handler so don't power manage root
2886 * ports on that system.
2887 */
2888 .ident = "X299 DESIGNARE EX-CF",
2889 .matches = {
2890 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
2891 DMI_MATCH(DMI_BOARD_NAME, "X299 DESIGNARE EX-CF"),
2892 },
2893 },
2894#endif
2895 { }
2896};
2897
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002898/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002899 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2900 * @bridge: Bridge to check
2901 *
2902 * This function checks if it is possible to move the bridge to D3.
Lukas Wunner47a8e232018-07-19 17:28:00 -05002903 * Currently we only allow D3 for recent enough PCIe ports and Thunderbolt.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002904 */
Lukas Wunnerc6a63302016-10-28 10:52:06 +02002905bool pci_bridge_d3_possible(struct pci_dev *bridge)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002906{
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002907 if (!pci_is_pcie(bridge))
2908 return false;
2909
2910 switch (pci_pcie_type(bridge)) {
2911 case PCI_EXP_TYPE_ROOT_PORT:
2912 case PCI_EXP_TYPE_UPSTREAM:
2913 case PCI_EXP_TYPE_DOWNSTREAM:
2914 if (pci_bridge_d3_disable)
2915 return false;
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002916
2917 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002918 * Hotplug ports handled by firmware in System Management Mode
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002919 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002920 */
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002921 if (bridge->is_hotplug_bridge && !pciehp_is_native(bridge))
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002922 return false;
2923
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002924 if (pci_bridge_d3_force)
2925 return true;
2926
Lukas Wunner47a8e232018-07-19 17:28:00 -05002927 /* Even the oldest 2010 Thunderbolt controller supports D3. */
2928 if (bridge->is_thunderbolt)
2929 return true;
2930
Mika Westerberg26ad34d2018-09-27 16:57:14 -05002931 /* Platform might know better if the bridge supports D3 */
2932 if (platform_pci_bridge_d3(bridge))
2933 return true;
2934
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002935 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002936 * Hotplug ports handled natively by the OS were not validated
2937 * by vendors for runtime D3 at least until 2018 because there
2938 * was no OS support.
2939 */
2940 if (bridge->is_hotplug_bridge)
2941 return false;
2942
Mika Westerberg85b0cae2019-01-31 19:38:56 +03002943 if (dmi_check_system(bridge_d3_blacklist))
2944 return false;
2945
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002946 /*
2947 * It should be safe to put PCIe ports from 2015 or newer
2948 * to D3.
2949 */
Andy Shevchenkoac950902018-02-22 14:59:23 +02002950 if (dmi_get_bios_year() >= 2015)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002951 return true;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002952 break;
2953 }
2954
2955 return false;
2956}
2957
2958static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2959{
2960 bool *d3cold_ok = data;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002961
Lukas Wunner718a0602016-10-28 10:52:06 +02002962 if (/* The device needs to be allowed to go D3cold ... */
2963 dev->no_d3cold || !dev->d3cold_allowed ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002964
Lukas Wunner718a0602016-10-28 10:52:06 +02002965 /* ... and if it is wakeup capable to do so from D3cold. */
2966 (device_may_wakeup(&dev->dev) &&
2967 !pci_pme_capable(dev, PCI_D3cold)) ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002968
Lukas Wunner718a0602016-10-28 10:52:06 +02002969 /* If it is a bridge it must be allowed to go to D3. */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002970 !pci_power_manageable(dev))
Lukas Wunner718a0602016-10-28 10:52:06 +02002971
2972 *d3cold_ok = false;
2973
2974 return !*d3cold_ok;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002975}
2976
2977/*
2978 * pci_bridge_d3_update - Update bridge D3 capabilities
2979 * @dev: PCI device which is changed
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002980 *
2981 * Update upstream bridge PM capabilities accordingly depending on if the
2982 * device PM configuration was changed or the device is being removed. The
2983 * change is also propagated upstream.
2984 */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002985void pci_bridge_d3_update(struct pci_dev *dev)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002986{
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002987 bool remove = !device_is_registered(&dev->dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002988 struct pci_dev *bridge;
2989 bool d3cold_ok = true;
2990
2991 bridge = pci_upstream_bridge(dev);
2992 if (!bridge || !pci_bridge_d3_possible(bridge))
2993 return;
2994
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002995 /*
Lukas Wunnere8559b712016-10-28 10:52:06 +02002996 * If D3 is currently allowed for the bridge, removing one of its
2997 * children won't change that.
2998 */
2999 if (remove && bridge->bridge_d3)
3000 return;
3001
3002 /*
3003 * If D3 is currently allowed for the bridge and a child is added or
3004 * changed, disallowance of D3 can only be caused by that child, so
3005 * we only need to check that single device, not any of its siblings.
3006 *
3007 * If D3 is currently not allowed for the bridge, checking the device
3008 * first may allow us to skip checking its siblings.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003009 */
3010 if (!remove)
3011 pci_dev_check_d3cold(dev, &d3cold_ok);
3012
Lukas Wunnere8559b712016-10-28 10:52:06 +02003013 /*
3014 * If D3 is currently not allowed for the bridge, this may be caused
3015 * either by the device being changed/removed or any of its siblings,
3016 * so we need to go through all children to find out if one of them
3017 * continues to block D3.
3018 */
3019 if (d3cold_ok && !bridge->bridge_d3)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003020 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
3021 &d3cold_ok);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003022
3023 if (bridge->bridge_d3 != d3cold_ok) {
3024 bridge->bridge_d3 = d3cold_ok;
3025 /* Propagate change to upstream bridges */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02003026 pci_bridge_d3_update(bridge);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003027 }
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003028}
3029
3030/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003031 * pci_d3cold_enable - Enable D3cold for device
3032 * @dev: PCI device to handle
3033 *
3034 * This function can be used in drivers to enable D3cold from the device
3035 * they handle. It also updates upstream PCI bridge PM capabilities
3036 * accordingly.
3037 */
3038void pci_d3cold_enable(struct pci_dev *dev)
3039{
3040 if (dev->no_d3cold) {
3041 dev->no_d3cold = false;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02003042 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003043 }
3044}
3045EXPORT_SYMBOL_GPL(pci_d3cold_enable);
3046
3047/**
3048 * pci_d3cold_disable - Disable D3cold for device
3049 * @dev: PCI device to handle
3050 *
3051 * This function can be used in drivers to disable D3cold from the device
3052 * they handle. It also updates upstream PCI bridge PM capabilities
3053 * accordingly.
3054 */
3055void pci_d3cold_disable(struct pci_dev *dev)
3056{
3057 if (!dev->no_d3cold) {
3058 dev->no_d3cold = true;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02003059 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003060 }
3061}
3062EXPORT_SYMBOL_GPL(pci_d3cold_disable);
3063
3064/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003065 * pci_pm_init - Initialize PM functions of given PCI device
3066 * @dev: PCI device to handle.
3067 */
3068void pci_pm_init(struct pci_dev *dev)
3069{
3070 int pm;
Felipe Balbid6112f82018-09-07 09:16:51 +03003071 u16 status;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003072 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07003073
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01003074 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08003075 pm_runtime_set_active(&dev->dev);
3076 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01003077 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02003078 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01003079
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003080 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00003081 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003082
Linus Torvalds1da177e2005-04-16 15:20:36 -07003083 /* find PCI PM capability in list */
3084 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07003085 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08003086 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003087 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003088 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003089
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003090 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003091 pci_err(dev, "unsupported PM cap regs version (%u)\n",
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003092 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08003093 return;
David Brownell075c1772007-04-26 00:12:06 -07003094 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003095
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003096 dev->pm_cap = pm;
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +00003097 dev->d3hot_delay = PCI_PM_D3HOT_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08003098 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003099 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08003100 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003101
3102 dev->d1_support = false;
3103 dev->d2_support = false;
3104 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003105 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003106 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003107 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003108 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003109
3110 if (dev->d1_support || dev->d2_support)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003111 pci_info(dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07003112 dev->d1_support ? " D1" : "",
3113 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003114 }
3115
3116 pmc &= PCI_PM_CAP_PME_MASK;
3117 if (pmc) {
Mohan Kumar34c6b712019-04-20 07:07:20 +03003118 pci_info(dev, "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003119 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
3120 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
3121 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +00003122 (pmc & PCI_PM_CAP_PME_D3hot) ? " D3hot" : "",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003123 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003124 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02003125 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003126 /*
3127 * Make device's PM flags reflect the wake-up capability, but
3128 * let the user space enable it to wake up the system as needed.
3129 */
3130 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003131 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003132 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003133 }
Felipe Balbid6112f82018-09-07 09:16:51 +03003134
3135 pci_read_config_word(dev, PCI_STATUS, &status);
3136 if (status & PCI_STATUS_IMM_READY)
3137 dev->imm_ready = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003138}
3139
Sean O. Stalley938174e2015-10-29 17:35:39 -05003140static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
3141{
Alex Williamson92efb1b2016-05-16 15:12:02 -05003142 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05003143
3144 switch (prop) {
3145 case PCI_EA_P_MEM:
3146 case PCI_EA_P_VF_MEM:
3147 flags |= IORESOURCE_MEM;
3148 break;
3149 case PCI_EA_P_MEM_PREFETCH:
3150 case PCI_EA_P_VF_MEM_PREFETCH:
3151 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
3152 break;
3153 case PCI_EA_P_IO:
3154 flags |= IORESOURCE_IO;
3155 break;
3156 default:
3157 return 0;
3158 }
3159
3160 return flags;
3161}
3162
3163static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
3164 u8 prop)
3165{
3166 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
3167 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05003168#ifdef CONFIG_PCI_IOV
3169 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
3170 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
3171 return &dev->resource[PCI_IOV_RESOURCES +
3172 bei - PCI_EA_BEI_VF_BAR0];
3173#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05003174 else if (bei == PCI_EA_BEI_ROM)
3175 return &dev->resource[PCI_ROM_RESOURCE];
3176 else
3177 return NULL;
3178}
3179
3180/* Read an Enhanced Allocation (EA) entry */
3181static int pci_ea_read(struct pci_dev *dev, int offset)
3182{
3183 struct resource *res;
3184 int ent_size, ent_offset = offset;
3185 resource_size_t start, end;
3186 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05003187 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05003188 u8 prop;
3189 bool support_64 = (sizeof(resource_size_t) >= 8);
3190
3191 pci_read_config_dword(dev, ent_offset, &dw0);
3192 ent_offset += 4;
3193
3194 /* Entry size field indicates DWORDs after 1st */
3195 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
3196
3197 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
3198 goto out;
3199
Bjorn Helgaas26635112015-10-29 17:35:40 -05003200 bei = (dw0 & PCI_EA_BEI) >> 4;
3201 prop = (dw0 & PCI_EA_PP) >> 8;
3202
Sean O. Stalley938174e2015-10-29 17:35:39 -05003203 /*
3204 * If the Property is in the reserved range, try the Secondary
3205 * Property instead.
3206 */
3207 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05003208 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05003209 if (prop > PCI_EA_P_BRIDGE_IO)
3210 goto out;
3211
Bjorn Helgaas26635112015-10-29 17:35:40 -05003212 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05003213 if (!res) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003214 pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05003215 goto out;
3216 }
3217
3218 flags = pci_ea_flags(dev, prop);
3219 if (!flags) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003220 pci_err(dev, "Unsupported EA properties: %#x\n", prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05003221 goto out;
3222 }
3223
3224 /* Read Base */
3225 pci_read_config_dword(dev, ent_offset, &base);
3226 start = (base & PCI_EA_FIELD_MASK);
3227 ent_offset += 4;
3228
3229 /* Read MaxOffset */
3230 pci_read_config_dword(dev, ent_offset, &max_offset);
3231 ent_offset += 4;
3232
3233 /* Read Base MSBs (if 64-bit entry) */
3234 if (base & PCI_EA_IS_64) {
3235 u32 base_upper;
3236
3237 pci_read_config_dword(dev, ent_offset, &base_upper);
3238 ent_offset += 4;
3239
3240 flags |= IORESOURCE_MEM_64;
3241
3242 /* entry starts above 32-bit boundary, can't use */
3243 if (!support_64 && base_upper)
3244 goto out;
3245
3246 if (support_64)
3247 start |= ((u64)base_upper << 32);
3248 }
3249
3250 end = start + (max_offset | 0x03);
3251
3252 /* Read MaxOffset MSBs (if 64-bit entry) */
3253 if (max_offset & PCI_EA_IS_64) {
3254 u32 max_offset_upper;
3255
3256 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
3257 ent_offset += 4;
3258
3259 flags |= IORESOURCE_MEM_64;
3260
3261 /* entry too big, can't use */
3262 if (!support_64 && max_offset_upper)
3263 goto out;
3264
3265 if (support_64)
3266 end += ((u64)max_offset_upper << 32);
3267 }
3268
3269 if (end < start) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003270 pci_err(dev, "EA Entry crosses address boundary\n");
Sean O. Stalley938174e2015-10-29 17:35:39 -05003271 goto out;
3272 }
3273
3274 if (ent_size != ent_offset - offset) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003275 pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
Sean O. Stalley938174e2015-10-29 17:35:39 -05003276 ent_size, ent_offset - offset);
3277 goto out;
3278 }
3279
3280 res->name = pci_name(dev);
3281 res->start = start;
3282 res->end = end;
3283 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003284
3285 if (bei <= PCI_EA_BEI_BAR5)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003286 pci_info(dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003287 bei, res, prop);
3288 else if (bei == PCI_EA_BEI_ROM)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003289 pci_info(dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003290 res, prop);
3291 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003292 pci_info(dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003293 bei - PCI_EA_BEI_VF_BAR0, res, prop);
3294 else
Mohan Kumar34c6b712019-04-20 07:07:20 +03003295 pci_info(dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003296 bei, res, prop);
3297
Sean O. Stalley938174e2015-10-29 17:35:39 -05003298out:
3299 return offset + ent_size;
3300}
3301
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05003302/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05003303void pci_ea_init(struct pci_dev *dev)
3304{
3305 int ea;
3306 u8 num_ent;
3307 int offset;
3308 int i;
3309
3310 /* find PCI EA capability in list */
3311 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
3312 if (!ea)
3313 return;
3314
3315 /* determine the number of entries */
3316 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
3317 &num_ent);
3318 num_ent &= PCI_EA_NUM_ENT_MASK;
3319
3320 offset = ea + PCI_EA_FIRST_ENT;
3321
3322 /* Skip DWORD 2 for type 1 functions */
3323 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
3324 offset += 4;
3325
3326 /* parse each EA entry */
3327 for (i = 0; i < num_ent; ++i)
3328 offset = pci_ea_read(dev, offset);
3329}
3330
Yinghai Lu34a48762012-02-11 00:18:41 -08003331static void pci_add_saved_cap(struct pci_dev *pci_dev,
3332 struct pci_cap_saved_state *new_cap)
3333{
3334 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
3335}
3336
Jesse Barneseb9c39d2008-12-17 12:10:05 -08003337/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003338 * _pci_add_cap_save_buffer - allocate buffer for saving given
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003339 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003340 * @dev: the PCI device
3341 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003342 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003343 * @size: requested size of the buffer
3344 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003345static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
3346 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003347{
3348 int pos;
3349 struct pci_cap_saved_state *save_state;
3350
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003351 if (extended)
3352 pos = pci_find_ext_capability(dev, cap);
3353 else
3354 pos = pci_find_capability(dev, cap);
3355
Wei Yang0a1a9b42015-06-30 09:16:44 +08003356 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003357 return 0;
3358
3359 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
3360 if (!save_state)
3361 return -ENOMEM;
3362
Alex Williamson24a4742f2011-05-10 10:02:11 -06003363 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003364 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06003365 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003366 pci_add_saved_cap(dev, save_state);
3367
3368 return 0;
3369}
3370
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003371int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
3372{
3373 return _pci_add_cap_save_buffer(dev, cap, false, size);
3374}
3375
3376int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
3377{
3378 return _pci_add_cap_save_buffer(dev, cap, true, size);
3379}
3380
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003381/**
3382 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
3383 * @dev: the PCI device
3384 */
3385void pci_allocate_cap_save_buffers(struct pci_dev *dev)
3386{
3387 int error;
3388
Yu Zhao89858512009-02-16 02:55:47 +08003389 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
3390 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003391 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003392 pci_err(dev, "unable to preallocate PCI Express save buffer\n");
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003393
3394 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
3395 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003396 pci_err(dev, "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07003397
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06003398 error = pci_add_ext_cap_save_buffer(dev, PCI_EXT_CAP_ID_LTR,
3399 2 * sizeof(u16));
3400 if (error)
3401 pci_err(dev, "unable to allocate suspend buffer for LTR\n");
3402
Alex Williamson425c1b22013-12-17 16:43:51 -07003403 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003404}
3405
Yinghai Luf7968412012-02-11 00:18:30 -08003406void pci_free_cap_save_buffers(struct pci_dev *dev)
3407{
3408 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08003409 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08003410
Sasha Levinb67bfe02013-02-27 17:06:00 -08003411 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08003412 kfree(tmp);
3413}
3414
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003415/**
Yijing Wang31ab2472013-01-15 11:12:17 +08003416 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08003417 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08003418 *
3419 * If @dev and its upstream bridge both support ARI, enable ARI in the
3420 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08003421 */
Yijing Wang31ab2472013-01-15 11:12:17 +08003422void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08003423{
Yu Zhao58c3a722008-10-14 14:02:53 +08003424 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08003425 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08003426
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003427 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08003428 return;
3429
Zhao, Yu81135872008-10-23 13:15:39 +08003430 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06003431 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08003432 return;
3433
Jiang Liu59875ae2012-07-24 17:20:06 +08003434 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08003435 if (!(cap & PCI_EXP_DEVCAP2_ARI))
3436 return;
3437
Yijing Wangb0cc6022013-01-15 11:12:16 +08003438 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
3439 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
3440 PCI_EXP_DEVCTL2_ARI);
3441 bridge->ari_enabled = 1;
3442 } else {
3443 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
3444 PCI_EXP_DEVCTL2_ARI);
3445 bridge->ari_enabled = 0;
3446 }
Yu Zhao58c3a722008-10-14 14:02:53 +08003447}
3448
Alex Williamson0a671192013-06-27 16:39:48 -06003449static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
3450{
3451 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06003452 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06003453
Rajat Jain52fbf5b2020-07-07 15:46:02 -07003454 pos = pdev->acs_cap;
Alex Williamson0a671192013-06-27 16:39:48 -06003455 if (!pos)
3456 return false;
3457
Alex Williamson83db7e02013-06-27 16:39:54 -06003458 /*
3459 * Except for egress control, capabilities are either required
3460 * or only required if controllable. Features missing from the
3461 * capability field can therefore be assumed as hard-wired enabled.
3462 */
3463 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
3464 acs_flags &= (cap | PCI_ACS_EC);
3465
Alex Williamson0a671192013-06-27 16:39:48 -06003466 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
3467 return (ctrl & acs_flags) == acs_flags;
3468}
3469
Allen Kayae21ee62009-10-07 10:27:17 -07003470/**
Alex Williamsonad805752012-06-11 05:27:07 +00003471 * pci_acs_enabled - test ACS against required flags for a given device
3472 * @pdev: device to test
3473 * @acs_flags: required PCI ACS flags
3474 *
3475 * Return true if the device supports the provided flags. Automatically
3476 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06003477 *
3478 * Note that this interface checks the effective ACS capabilities of the
3479 * device rather than the actual capabilities. For instance, most single
3480 * function endpoints are not required to support ACS because they have no
3481 * opportunity for peer-to-peer access. We therefore return 'true'
3482 * regardless of whether the device exposes an ACS capability. This makes
3483 * it much easier for callers of this function to ignore the actual type
3484 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00003485 */
3486bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
3487{
Alex Williamson0a671192013-06-27 16:39:48 -06003488 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00003489
3490 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
3491 if (ret >= 0)
3492 return ret > 0;
3493
Alex Williamson0a671192013-06-27 16:39:48 -06003494 /*
3495 * Conventional PCI and PCI-X devices never support ACS, either
3496 * effectively or actually. The shared bus topology implies that
3497 * any device on the bus can receive or snoop DMA.
3498 */
Alex Williamsonad805752012-06-11 05:27:07 +00003499 if (!pci_is_pcie(pdev))
3500 return false;
3501
Alex Williamson0a671192013-06-27 16:39:48 -06003502 switch (pci_pcie_type(pdev)) {
3503 /*
3504 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003505 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06003506 * handle them as we would a non-PCIe device.
3507 */
3508 case PCI_EXP_TYPE_PCIE_BRIDGE:
3509 /*
3510 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
3511 * applicable... must never implement an ACS Extended Capability...".
3512 * This seems arbitrary, but we take a conservative interpretation
3513 * of this statement.
3514 */
3515 case PCI_EXP_TYPE_PCI_BRIDGE:
3516 case PCI_EXP_TYPE_RC_EC:
3517 return false;
3518 /*
3519 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
3520 * implement ACS in order to indicate their peer-to-peer capabilities,
3521 * regardless of whether they are single- or multi-function devices.
3522 */
3523 case PCI_EXP_TYPE_DOWNSTREAM:
3524 case PCI_EXP_TYPE_ROOT_PORT:
3525 return pci_acs_flags_enabled(pdev, acs_flags);
3526 /*
3527 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
3528 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003529 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06003530 * device. The footnote for section 6.12 indicates the specific
3531 * PCIe types included here.
3532 */
3533 case PCI_EXP_TYPE_ENDPOINT:
3534 case PCI_EXP_TYPE_UPSTREAM:
3535 case PCI_EXP_TYPE_LEG_END:
3536 case PCI_EXP_TYPE_RC_END:
3537 if (!pdev->multifunction)
3538 break;
3539
Alex Williamson0a671192013-06-27 16:39:48 -06003540 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00003541 }
3542
Alex Williamson0a671192013-06-27 16:39:48 -06003543 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003544 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06003545 * to single function devices with the exception of downstream ports.
3546 */
Alex Williamsonad805752012-06-11 05:27:07 +00003547 return true;
3548}
3549
3550/**
Mauro Carvalho Chehab2f0cd592020-10-23 18:33:10 +02003551 * pci_acs_path_enabled - test ACS flags from start to end in a hierarchy
Alex Williamsonad805752012-06-11 05:27:07 +00003552 * @start: starting downstream device
3553 * @end: ending upstream device or NULL to search to the root bus
3554 * @acs_flags: required flags
3555 *
3556 * Walk up a device tree from start to end testing PCI ACS support. If
3557 * any step along the way does not support the required flags, return false.
3558 */
3559bool pci_acs_path_enabled(struct pci_dev *start,
3560 struct pci_dev *end, u16 acs_flags)
3561{
3562 struct pci_dev *pdev, *parent = start;
3563
3564 do {
3565 pdev = parent;
3566
3567 if (!pci_acs_enabled(pdev, acs_flags))
3568 return false;
3569
3570 if (pci_is_root_bus(pdev->bus))
3571 return (end == NULL);
3572
3573 parent = pdev->bus->self;
3574 } while (pdev != end);
3575
3576 return true;
3577}
3578
3579/**
Rajat Jain52fbf5b2020-07-07 15:46:02 -07003580 * pci_acs_init - Initialize ACS if hardware supports it
3581 * @dev: the PCI device
3582 */
3583void pci_acs_init(struct pci_dev *dev)
3584{
3585 dev->acs_cap = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
3586
Rajat Jain462b58f2020-10-28 16:15:45 -07003587 /*
3588 * Attempt to enable ACS regardless of capability because some Root
3589 * Ports (e.g. those quirked with *_intel_pch_acs_*) do not have
3590 * the standard ACS capability but still support ACS via those
3591 * quirks.
3592 */
3593 pci_enable_acs(dev);
Rajat Jain52fbf5b2020-07-07 15:46:02 -07003594}
3595
3596/**
Christian König276b7382017-10-24 14:40:20 -05003597 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
3598 * @pdev: PCI device
3599 * @bar: BAR to find
3600 *
3601 * Helper to find the position of the ctrl register for a BAR.
3602 * Returns -ENOTSUPP if resizable BARs are not supported at all.
3603 * Returns -ENOENT if no ctrl register for the BAR could be found.
3604 */
3605static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
3606{
3607 unsigned int pos, nbars, i;
3608 u32 ctrl;
3609
3610 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
3611 if (!pos)
3612 return -ENOTSUPP;
3613
3614 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3615 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
3616 PCI_REBAR_CTRL_NBAR_SHIFT;
3617
3618 for (i = 0; i < nbars; i++, pos += 8) {
3619 int bar_idx;
3620
3621 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3622 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
3623 if (bar_idx == bar)
3624 return pos;
3625 }
3626
3627 return -ENOENT;
3628}
3629
3630/**
3631 * pci_rebar_get_possible_sizes - get possible sizes for BAR
3632 * @pdev: PCI device
3633 * @bar: BAR to query
3634 *
3635 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
3636 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
3637 */
3638u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
3639{
3640 int pos;
3641 u32 cap;
3642
3643 pos = pci_rebar_find_pos(pdev, bar);
3644 if (pos < 0)
3645 return 0;
3646
3647 pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
Nirmoy Das907830b2021-01-07 12:26:55 +01003648 cap &= PCI_REBAR_CAP_SIZES;
3649
3650 /* Sapphire RX 5600 XT Pulse has an invalid cap dword for BAR 0 */
3651 if (pdev->vendor == PCI_VENDOR_ID_ATI && pdev->device == 0x731f &&
3652 bar == 0 && cap == 0x7000)
3653 cap = 0x3f000;
3654
3655 return cap >> 4;
Christian König276b7382017-10-24 14:40:20 -05003656}
Darren Salt8fbdbb62021-01-05 14:44:01 +01003657EXPORT_SYMBOL(pci_rebar_get_possible_sizes);
Christian König276b7382017-10-24 14:40:20 -05003658
3659/**
3660 * pci_rebar_get_current_size - get the current size of a BAR
3661 * @pdev: PCI device
3662 * @bar: BAR to set size to
3663 *
3664 * Read the size of a BAR from the resizable BAR config.
3665 * Returns size if found or negative error code.
3666 */
3667int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
3668{
3669 int pos;
3670 u32 ctrl;
3671
3672 pos = pci_rebar_find_pos(pdev, bar);
3673 if (pos < 0)
3674 return pos;
3675
3676 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
Christian Königb1277a22018-06-29 19:55:03 -05003677 return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003678}
3679
3680/**
3681 * pci_rebar_set_size - set a new size for a BAR
3682 * @pdev: PCI device
3683 * @bar: BAR to set size to
3684 * @size: new size as defined in the spec (0=1MB, 19=512GB)
3685 *
3686 * Set the new size of a BAR as defined in the spec.
3687 * Returns zero if resizing was successful, error code otherwise.
3688 */
3689int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
3690{
3691 int pos;
3692 u32 ctrl;
3693
3694 pos = pci_rebar_find_pos(pdev, bar);
3695 if (pos < 0)
3696 return pos;
3697
3698 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3699 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05003700 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003701 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
3702 return 0;
3703}
3704
3705/**
Jay Cornwall430a2362018-01-04 19:44:59 -05003706 * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
3707 * @dev: the PCI device
3708 * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
3709 * PCI_EXP_DEVCAP2_ATOMIC_COMP32
3710 * PCI_EXP_DEVCAP2_ATOMIC_COMP64
3711 * PCI_EXP_DEVCAP2_ATOMIC_COMP128
3712 *
3713 * Return 0 if all upstream bridges support AtomicOp routing, egress
3714 * blocking is disabled on all upstream ports, and the root port supports
3715 * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
3716 * AtomicOp completion), or negative otherwise.
3717 */
3718int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
3719{
3720 struct pci_bus *bus = dev->bus;
3721 struct pci_dev *bridge;
3722 u32 cap, ctl2;
3723
3724 if (!pci_is_pcie(dev))
3725 return -EINVAL;
3726
3727 /*
3728 * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
3729 * AtomicOp requesters. For now, we only support endpoints as
3730 * requesters and root ports as completers. No endpoints as
3731 * completers, and no peer-to-peer.
3732 */
3733
3734 switch (pci_pcie_type(dev)) {
3735 case PCI_EXP_TYPE_ENDPOINT:
3736 case PCI_EXP_TYPE_LEG_END:
3737 case PCI_EXP_TYPE_RC_END:
3738 break;
3739 default:
3740 return -EINVAL;
3741 }
3742
3743 while (bus->parent) {
3744 bridge = bus->self;
3745
3746 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
3747
3748 switch (pci_pcie_type(bridge)) {
3749 /* Ensure switch ports support AtomicOp routing */
3750 case PCI_EXP_TYPE_UPSTREAM:
3751 case PCI_EXP_TYPE_DOWNSTREAM:
3752 if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
3753 return -EINVAL;
3754 break;
3755
3756 /* Ensure root port supports all the sizes we care about */
3757 case PCI_EXP_TYPE_ROOT_PORT:
3758 if ((cap & cap_mask) != cap_mask)
3759 return -EINVAL;
3760 break;
3761 }
3762
3763 /* Ensure upstream ports don't block AtomicOps on egress */
Mika Westerbergca784102019-08-22 11:55:53 +03003764 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM) {
Jay Cornwall430a2362018-01-04 19:44:59 -05003765 pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
3766 &ctl2);
3767 if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
3768 return -EINVAL;
3769 }
3770
3771 bus = bus->parent;
3772 }
3773
3774 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
3775 PCI_EXP_DEVCTL2_ATOMIC_REQ);
3776 return 0;
3777}
3778EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
3779
3780/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003781 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
3782 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08003783 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003784 *
3785 * Perform INTx swizzling for a device behind one level of bridge. This is
3786 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003787 * behind bridges on add-in cards. For devices with ARI enabled, the slot
3788 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
3789 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003790 */
John Crispin3df425f2012-04-12 17:33:07 +02003791u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003792{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003793 int slot;
3794
3795 if (pci_ari_enabled(dev->bus))
3796 slot = 0;
3797 else
3798 slot = PCI_SLOT(dev->devfn);
3799
3800 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003801}
3802
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003803int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003804{
3805 u8 pin;
3806
Kristen Accardi514d2072005-11-02 16:24:39 -08003807 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003808 if (!pin)
3809 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07003810
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09003811 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003812 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003813 dev = dev->bus->self;
3814 }
3815 *bridge = dev;
3816 return pin;
3817}
3818
3819/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003820 * pci_common_swizzle - swizzle INTx all the way to root bridge
3821 * @dev: the PCI device
3822 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3823 *
3824 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3825 * bridges all the way up to a PCI root bus.
3826 */
3827u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3828{
3829 u8 pin = *pinp;
3830
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09003831 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003832 pin = pci_swizzle_interrupt_pin(dev, pin);
3833 dev = dev->bus->self;
3834 }
3835 *pinp = pin;
3836 return PCI_SLOT(dev->devfn);
3837}
Ray Juie6b29de2015-04-08 11:21:33 -07003838EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003839
3840/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003841 * pci_release_region - Release a PCI bar
3842 * @pdev: PCI device whose resources were previously reserved by
3843 * pci_request_region()
3844 * @bar: BAR to release
Linus Torvalds1da177e2005-04-16 15:20:36 -07003845 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003846 * Releases the PCI I/O and memory resources previously reserved by a
3847 * successful call to pci_request_region(). Call this function only
3848 * after all use of the PCI regions has ceased.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003849 */
3850void pci_release_region(struct pci_dev *pdev, int bar)
3851{
Tejun Heo9ac78492007-01-20 16:00:26 +09003852 struct pci_devres *dr;
3853
Linus Torvalds1da177e2005-04-16 15:20:36 -07003854 if (pci_resource_len(pdev, bar) == 0)
3855 return;
3856 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3857 release_region(pci_resource_start(pdev, bar),
3858 pci_resource_len(pdev, bar));
3859 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3860 release_mem_region(pci_resource_start(pdev, bar),
3861 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003862
3863 dr = find_pci_dr(pdev);
3864 if (dr)
3865 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003866}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003867EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003868
3869/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003870 * __pci_request_region - Reserved PCI I/O and memory resource
3871 * @pdev: PCI device whose resources are to be reserved
3872 * @bar: BAR to be reserved
3873 * @res_name: Name to be associated with resource.
3874 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003875 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003876 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3877 * being reserved by owner @res_name. Do not access any
3878 * address inside the PCI regions unless this call returns
3879 * successfully.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003880 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003881 * If @exclusive is set, then the region is marked so that userspace
3882 * is explicitly not allowed to map the resource via /dev/mem or
3883 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003884 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003885 * Returns 0 on success, or %EBUSY on error. A warning
3886 * message is also printed on failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003887 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003888static int __pci_request_region(struct pci_dev *pdev, int bar,
3889 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003890{
Tejun Heo9ac78492007-01-20 16:00:26 +09003891 struct pci_devres *dr;
3892
Linus Torvalds1da177e2005-04-16 15:20:36 -07003893 if (pci_resource_len(pdev, bar) == 0)
3894 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003895
Linus Torvalds1da177e2005-04-16 15:20:36 -07003896 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3897 if (!request_region(pci_resource_start(pdev, bar),
3898 pci_resource_len(pdev, bar), res_name))
3899 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003900 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003901 if (!__request_mem_region(pci_resource_start(pdev, bar),
3902 pci_resource_len(pdev, bar), res_name,
3903 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003904 goto err_out;
3905 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003906
3907 dr = find_pci_dr(pdev);
3908 if (dr)
3909 dr->region_mask |= 1 << bar;
3910
Linus Torvalds1da177e2005-04-16 15:20:36 -07003911 return 0;
3912
3913err_out:
Frederick Lawler7506dc72018-01-18 12:55:24 -06003914 pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003915 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003916 return -EBUSY;
3917}
3918
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003919/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003920 * pci_request_region - Reserve PCI I/O and memory resource
3921 * @pdev: PCI device whose resources are to be reserved
3922 * @bar: BAR to be reserved
3923 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003924 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003925 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3926 * being reserved by owner @res_name. Do not access any
3927 * address inside the PCI regions unless this call returns
3928 * successfully.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003929 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003930 * Returns 0 on success, or %EBUSY on error. A warning
3931 * message is also printed on failure.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003932 */
3933int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3934{
3935 return __pci_request_region(pdev, bar, res_name, 0);
3936}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003937EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003938
3939/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003940 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3941 * @pdev: PCI device whose resources were previously reserved
3942 * @bars: Bitmask of BARs to be released
3943 *
3944 * Release selected PCI I/O and memory resources previously reserved.
3945 * Call this function only after all use of the PCI regions has ceased.
3946 */
3947void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3948{
3949 int i;
3950
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003951 for (i = 0; i < PCI_STD_NUM_BARS; i++)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003952 if (bars & (1 << i))
3953 pci_release_region(pdev, i);
3954}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003955EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003956
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003957static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003958 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003959{
3960 int i;
3961
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003962 for (i = 0; i < PCI_STD_NUM_BARS; i++)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003963 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003964 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003965 goto err_out;
3966 return 0;
3967
3968err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003969 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003970 if (bars & (1 << i))
3971 pci_release_region(pdev, i);
3972
3973 return -EBUSY;
3974}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003975
Arjan van de Vene8de1482008-10-22 19:55:31 -07003976
3977/**
3978 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3979 * @pdev: PCI device whose resources are to be reserved
3980 * @bars: Bitmask of BARs to be requested
3981 * @res_name: Name to be associated with resource
3982 */
3983int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3984 const char *res_name)
3985{
3986 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3987}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003988EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003989
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003990int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3991 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003992{
3993 return __pci_request_selected_regions(pdev, bars, res_name,
3994 IORESOURCE_EXCLUSIVE);
3995}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003996EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003997
Linus Torvalds1da177e2005-04-16 15:20:36 -07003998/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003999 * pci_release_regions - Release reserved PCI I/O and memory resources
4000 * @pdev: PCI device whose resources were previously reserved by
4001 * pci_request_regions()
Linus Torvalds1da177e2005-04-16 15:20:36 -07004002 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004003 * Releases all PCI I/O and memory resources previously reserved by a
4004 * successful call to pci_request_regions(). Call this function only
4005 * after all use of the PCI regions has ceased.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004006 */
4007
4008void pci_release_regions(struct pci_dev *pdev)
4009{
Denis Efremovc9c13ba2019-09-28 02:43:08 +03004010 pci_release_selected_regions(pdev, (1 << PCI_STD_NUM_BARS) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004011}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004012EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004013
4014/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004015 * pci_request_regions - Reserve PCI I/O and memory resources
4016 * @pdev: PCI device whose resources are to be reserved
4017 * @res_name: Name to be associated with resource.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004018 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004019 * Mark all PCI regions associated with PCI device @pdev as
4020 * being reserved by owner @res_name. Do not access any
4021 * address inside the PCI regions unless this call returns
4022 * successfully.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004023 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004024 * Returns 0 on success, or %EBUSY on error. A warning
4025 * message is also printed on failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004026 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05004027int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004028{
Denis Efremovc9c13ba2019-09-28 02:43:08 +03004029 return pci_request_selected_regions(pdev,
4030 ((1 << PCI_STD_NUM_BARS) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004031}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004032EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004033
4034/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004035 * pci_request_regions_exclusive - Reserve PCI I/O and memory resources
4036 * @pdev: PCI device whose resources are to be reserved
4037 * @res_name: Name to be associated with resource.
Arjan van de Vene8de1482008-10-22 19:55:31 -07004038 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004039 * Mark all PCI regions associated with PCI device @pdev as being reserved
4040 * by owner @res_name. Do not access any address inside the PCI regions
4041 * unless this call returns successfully.
Arjan van de Vene8de1482008-10-22 19:55:31 -07004042 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004043 * pci_request_regions_exclusive() will mark the region so that /dev/mem
4044 * and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07004045 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004046 * Returns 0 on success, or %EBUSY on error. A warning message is also
4047 * printed on failure.
Arjan van de Vene8de1482008-10-22 19:55:31 -07004048 */
4049int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
4050{
4051 return pci_request_selected_regions_exclusive(pdev,
Denis Efremovc9c13ba2019-09-28 02:43:08 +03004052 ((1 << PCI_STD_NUM_BARS) - 1), res_name);
Arjan van de Vene8de1482008-10-22 19:55:31 -07004053}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004054EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07004055
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004056/*
4057 * Record the PCI IO range (expressed as CPU physical address + size).
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004058 * Return a negative value if an error has occurred, zero otherwise
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004059 */
Gabriele Paolonifcfaab32018-03-15 02:15:52 +08004060int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
4061 resource_size_t size)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004062{
Zhichang Yuan57453922018-03-15 02:15:53 +08004063 int ret = 0;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004064#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08004065 struct logic_pio_hwaddr *range;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004066
Zhichang Yuan57453922018-03-15 02:15:53 +08004067 if (!size || addr + size < addr)
4068 return -EINVAL;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004069
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004070 range = kzalloc(sizeof(*range), GFP_ATOMIC);
Zhichang Yuan57453922018-03-15 02:15:53 +08004071 if (!range)
4072 return -ENOMEM;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004073
Zhichang Yuan57453922018-03-15 02:15:53 +08004074 range->fwnode = fwnode;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004075 range->size = size;
Zhichang Yuan57453922018-03-15 02:15:53 +08004076 range->hw_start = addr;
4077 range->flags = LOGIC_PIO_CPU_MMIO;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004078
Zhichang Yuan57453922018-03-15 02:15:53 +08004079 ret = logic_pio_register_range(range);
4080 if (ret)
4081 kfree(range);
Geert Uytterhoevenf6bda642021-02-02 11:03:32 +01004082
4083 /* Ignore duplicates due to deferred probing */
4084 if (ret == -EEXIST)
4085 ret = 0;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004086#endif
4087
Zhichang Yuan57453922018-03-15 02:15:53 +08004088 return ret;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004089}
4090
4091phys_addr_t pci_pio_to_address(unsigned long pio)
4092{
4093 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
4094
4095#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08004096 if (pio >= MMIO_UPPER_LIMIT)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004097 return address;
4098
Zhichang Yuan57453922018-03-15 02:15:53 +08004099 address = logic_pio_to_hwaddr(pio);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004100#endif
4101
4102 return address;
4103}
Jianjun Wang9cc74202021-04-20 14:17:18 +08004104EXPORT_SYMBOL_GPL(pci_pio_to_address);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004105
4106unsigned long __weak pci_address_to_pio(phys_addr_t address)
4107{
4108#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08004109 return logic_pio_trans_cpuaddr(address);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004110#else
4111 if (address > IO_SPACE_LIMIT)
4112 return (unsigned long)-1;
4113
4114 return (unsigned long) address;
4115#endif
4116}
4117
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004118/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004119 * pci_remap_iospace - Remap the memory mapped I/O space
4120 * @res: Resource describing the I/O space
4121 * @phys_addr: physical address of range to be mapped
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004122 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004123 * Remap the memory mapped I/O space described by the @res and the CPU
4124 * physical address @phys_addr into virtual address space. Only
4125 * architectures that have memory mapped IO functions defined (and the
4126 * PCI_IOBASE value defined) should call this function.
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004127 */
Lorenzo Pieralisi7b309ae2017-04-19 17:48:50 +01004128int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004129{
4130#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
4131 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
4132
4133 if (!(res->flags & IORESOURCE_IO))
4134 return -EINVAL;
4135
4136 if (res->end > IO_SPACE_LIMIT)
4137 return -EINVAL;
4138
4139 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
4140 pgprot_device(PAGE_KERNEL));
4141#else
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004142 /*
4143 * This architecture does not have memory mapped I/O space,
4144 * so this function should never be called
4145 */
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004146 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
4147 return -ENODEV;
4148#endif
4149}
Brian Norrisf90b0872017-03-09 18:46:16 -08004150EXPORT_SYMBOL(pci_remap_iospace);
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004151
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004152/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004153 * pci_unmap_iospace - Unmap the memory mapped I/O space
4154 * @res: resource to be unmapped
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004155 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004156 * Unmap the CPU virtual address @res from virtual address space. Only
4157 * architectures that have memory mapped IO functions defined (and the
4158 * PCI_IOBASE value defined) should call this function.
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004159 */
4160void pci_unmap_iospace(struct resource *res)
4161{
4162#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
4163 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
4164
Nicholas Piggin4ad0ae82021-04-29 22:59:01 -07004165 vunmap_range(vaddr, vaddr + resource_size(res));
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004166#endif
4167}
Brian Norrisf90b0872017-03-09 18:46:16 -08004168EXPORT_SYMBOL(pci_unmap_iospace);
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004169
Sergei Shtylyova5fb9fb2018-07-18 15:40:26 -05004170static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
4171{
4172 struct resource **res = ptr;
4173
4174 pci_unmap_iospace(*res);
4175}
4176
4177/**
4178 * devm_pci_remap_iospace - Managed pci_remap_iospace()
4179 * @dev: Generic device to remap IO address for
4180 * @res: Resource describing the I/O space
4181 * @phys_addr: physical address of range to be mapped
4182 *
4183 * Managed pci_remap_iospace(). Map is automatically unmapped on driver
4184 * detach.
4185 */
4186int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
4187 phys_addr_t phys_addr)
4188{
4189 const struct resource **ptr;
4190 int error;
4191
4192 ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
4193 if (!ptr)
4194 return -ENOMEM;
4195
4196 error = pci_remap_iospace(res, phys_addr);
4197 if (error) {
4198 devres_free(ptr);
4199 } else {
4200 *ptr = res;
4201 devres_add(dev, ptr);
4202 }
4203
4204 return error;
4205}
4206EXPORT_SYMBOL(devm_pci_remap_iospace);
4207
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004208/**
4209 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
4210 * @dev: Generic device to remap IO address for
4211 * @offset: Resource address to map
4212 * @size: Size of map
4213 *
4214 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
4215 * detach.
4216 */
4217void __iomem *devm_pci_remap_cfgspace(struct device *dev,
4218 resource_size_t offset,
4219 resource_size_t size)
4220{
4221 void __iomem **ptr, *addr;
4222
4223 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
4224 if (!ptr)
4225 return NULL;
4226
4227 addr = pci_remap_cfgspace(offset, size);
4228 if (addr) {
4229 *ptr = addr;
4230 devres_add(dev, ptr);
4231 } else
4232 devres_free(ptr);
4233
4234 return addr;
4235}
4236EXPORT_SYMBOL(devm_pci_remap_cfgspace);
4237
4238/**
4239 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
4240 * @dev: generic device to handle the resource for
4241 * @res: configuration space resource to be handled
4242 *
4243 * Checks that a resource is a valid memory region, requests the memory
4244 * region and ioremaps with pci_remap_cfgspace() API that ensures the
4245 * proper PCI configuration space memory attributes are guaranteed.
4246 *
4247 * All operations are managed and will be undone on driver detach.
4248 *
4249 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
Randy Dunlap505fb742017-10-29 17:07:11 -07004250 * on failure. Usage example::
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004251 *
4252 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4253 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
4254 * if (IS_ERR(base))
4255 * return PTR_ERR(base);
4256 */
4257void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
4258 struct resource *res)
4259{
4260 resource_size_t size;
4261 const char *name;
4262 void __iomem *dest_ptr;
4263
4264 BUG_ON(!dev);
4265
4266 if (!res || resource_type(res) != IORESOURCE_MEM) {
4267 dev_err(dev, "invalid resource\n");
4268 return IOMEM_ERR_PTR(-EINVAL);
4269 }
4270
4271 size = resource_size(res);
Alexander Lobakin0af6e212020-11-19 21:26:33 +00004272
4273 if (res->name)
4274 name = devm_kasprintf(dev, GFP_KERNEL, "%s %s", dev_name(dev),
4275 res->name);
4276 else
4277 name = devm_kstrdup(dev, dev_name(dev), GFP_KERNEL);
4278 if (!name)
4279 return IOMEM_ERR_PTR(-ENOMEM);
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004280
4281 if (!devm_request_mem_region(dev, res->start, size, name)) {
4282 dev_err(dev, "can't request region for resource %pR\n", res);
4283 return IOMEM_ERR_PTR(-EBUSY);
4284 }
4285
4286 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
4287 if (!dest_ptr) {
4288 dev_err(dev, "ioremap failed for resource %pR\n", res);
4289 devm_release_mem_region(dev, res->start, size);
4290 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
4291 }
4292
4293 return dest_ptr;
4294}
4295EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
4296
Ben Hutchings6a479072008-12-23 03:08:29 +00004297static void __pci_set_master(struct pci_dev *dev, bool enable)
4298{
4299 u16 old_cmd, cmd;
4300
4301 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
4302 if (enable)
4303 cmd = old_cmd | PCI_COMMAND_MASTER;
4304 else
4305 cmd = old_cmd & ~PCI_COMMAND_MASTER;
4306 if (cmd != old_cmd) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004307 pci_dbg(dev, "%s bus mastering\n",
Ben Hutchings6a479072008-12-23 03:08:29 +00004308 enable ? "enabling" : "disabling");
4309 pci_write_config_word(dev, PCI_COMMAND, cmd);
4310 }
4311 dev->is_busmaster = enable;
4312}
Arjan van de Vene8de1482008-10-22 19:55:31 -07004313
4314/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06004315 * pcibios_setup - process "pci=" kernel boot arguments
4316 * @str: string used to pass in "pci=" kernel boot arguments
4317 *
4318 * Process kernel boot arguments. This is the default implementation.
4319 * Architecture specific implementations can override this as necessary.
4320 */
4321char * __weak __init pcibios_setup(char *str)
4322{
4323 return str;
4324}
4325
4326/**
Myron Stowe96c55902011-10-28 15:48:38 -06004327 * pcibios_set_master - enable PCI bus-mastering for device dev
4328 * @dev: the PCI device to enable
4329 *
4330 * Enables PCI bus-mastering for the device. This is the default
4331 * implementation. Architecture specific implementations can override
4332 * this if necessary.
4333 */
4334void __weak pcibios_set_master(struct pci_dev *dev)
4335{
4336 u8 lat;
4337
Myron Stowef6766782011-10-28 15:49:20 -06004338 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
4339 if (pci_is_pcie(dev))
4340 return;
4341
Myron Stowe96c55902011-10-28 15:48:38 -06004342 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
4343 if (lat < 16)
4344 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
4345 else if (lat > pcibios_max_latency)
4346 lat = pcibios_max_latency;
4347 else
4348 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06004349
Myron Stowe96c55902011-10-28 15:48:38 -06004350 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
4351}
4352
4353/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004354 * pci_set_master - enables bus-mastering for device dev
4355 * @dev: the PCI device to enable
4356 *
4357 * Enables bus-mastering on the device and calls pcibios_set_master()
4358 * to do the needed arch specific settings.
4359 */
Ben Hutchings6a479072008-12-23 03:08:29 +00004360void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004361{
Ben Hutchings6a479072008-12-23 03:08:29 +00004362 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004363 pcibios_set_master(dev);
4364}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004365EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004366
Ben Hutchings6a479072008-12-23 03:08:29 +00004367/**
4368 * pci_clear_master - disables bus-mastering for device dev
4369 * @dev: the PCI device to disable
4370 */
4371void pci_clear_master(struct pci_dev *dev)
4372{
4373 __pci_set_master(dev, false);
4374}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004375EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00004376
Linus Torvalds1da177e2005-04-16 15:20:36 -07004377/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004378 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
4379 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07004380 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004381 * Helper function for pci_set_mwi.
4382 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004383 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
4384 *
4385 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4386 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09004387int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004388{
4389 u8 cacheline_size;
4390
4391 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09004392 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004393
4394 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
4395 equal to or multiple of the right value. */
4396 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4397 if (cacheline_size >= pci_cache_line_size &&
4398 (cacheline_size % pci_cache_line_size) == 0)
4399 return 0;
4400
4401 /* Write the correct value. */
4402 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
4403 /* Read it back. */
4404 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4405 if (cacheline_size == pci_cache_line_size)
4406 return 0;
4407
Heiner Kallweit0aec75a2020-12-08 18:57:02 +01004408 pci_dbg(dev, "cache line size of %d is not supported\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04004409 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004410
4411 return -EINVAL;
4412}
Tejun Heo15ea76d2009-09-22 17:34:48 +09004413EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
4414
Linus Torvalds1da177e2005-04-16 15:20:36 -07004415/**
4416 * pci_set_mwi - enables memory-write-invalidate PCI transaction
4417 * @dev: the PCI device for which MWI is enabled
4418 *
Randy Dunlap694625c2007-07-09 11:55:54 -07004419 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004420 *
4421 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4422 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004423int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004424{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004425#ifdef PCI_DISABLE_MWI
4426 return 0;
4427#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004428 int rc;
4429 u16 cmd;
4430
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004431 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004432 if (rc)
4433 return rc;
4434
4435 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004436 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004437 pci_dbg(dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004438 cmd |= PCI_COMMAND_INVALIDATE;
4439 pci_write_config_word(dev, PCI_COMMAND, cmd);
4440 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004441 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004442#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004443}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004444EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004445
4446/**
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01004447 * pcim_set_mwi - a device-managed pci_set_mwi()
4448 * @dev: the PCI device for which MWI is enabled
4449 *
4450 * Managed pci_set_mwi().
4451 *
4452 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4453 */
4454int pcim_set_mwi(struct pci_dev *dev)
4455{
4456 struct pci_devres *dr;
4457
4458 dr = find_pci_dr(dev);
4459 if (!dr)
4460 return -ENOMEM;
4461
4462 dr->mwi = 1;
4463 return pci_set_mwi(dev);
4464}
4465EXPORT_SYMBOL(pcim_set_mwi);
4466
4467/**
Randy Dunlap694625c2007-07-09 11:55:54 -07004468 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
4469 * @dev: the PCI device for which MWI is enabled
4470 *
4471 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
4472 * Callers are not required to check the return value.
4473 *
4474 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4475 */
4476int pci_try_set_mwi(struct pci_dev *dev)
4477{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004478#ifdef PCI_DISABLE_MWI
4479 return 0;
4480#else
4481 return pci_set_mwi(dev);
4482#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07004483}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004484EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07004485
4486/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004487 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
4488 * @dev: the PCI device to disable
4489 *
4490 * Disables PCI Memory-Write-Invalidate transaction on the device
4491 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004492void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004493{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004494#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07004495 u16 cmd;
4496
4497 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4498 if (cmd & PCI_COMMAND_INVALIDATE) {
4499 cmd &= ~PCI_COMMAND_INVALIDATE;
4500 pci_write_config_word(dev, PCI_COMMAND, cmd);
4501 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004502#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004503}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004504EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004505
Brett M Russa04ce0f2005-08-15 15:23:41 -04004506/**
Bjorn Helgaas1fd3dde2021-03-30 12:43:16 -05004507 * pci_disable_parity - disable parity checking for device
4508 * @dev: the PCI device to operate on
4509 *
4510 * Disable parity checking for device @dev
4511 */
4512void pci_disable_parity(struct pci_dev *dev)
4513{
4514 u16 cmd;
4515
4516 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4517 if (cmd & PCI_COMMAND_PARITY) {
4518 cmd &= ~PCI_COMMAND_PARITY;
4519 pci_write_config_word(dev, PCI_COMMAND, cmd);
4520 }
4521}
4522
4523/**
Brett M Russa04ce0f2005-08-15 15:23:41 -04004524 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07004525 * @pdev: the PCI device to operate on
4526 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04004527 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004528 * Enables/disables PCI INTx for device @pdev
Brett M Russa04ce0f2005-08-15 15:23:41 -04004529 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004530void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004531{
4532 u16 pci_command, new;
4533
4534 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
4535
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004536 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004537 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004538 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04004539 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04004540
4541 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09004542 struct pci_devres *dr;
4543
Brett M Russ2fd9d742005-09-09 10:02:22 -07004544 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09004545
4546 dr = find_pci_dr(pdev);
4547 if (dr && !dr->restore_intx) {
4548 dr->restore_intx = 1;
4549 dr->orig_intx = !enable;
4550 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04004551 }
4552}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004553EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04004554
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004555static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
4556{
4557 struct pci_bus *bus = dev->bus;
4558 bool mask_updated = true;
4559 u32 cmd_status_dword;
4560 u16 origcmd, newcmd;
4561 unsigned long flags;
4562 bool irq_pending;
4563
4564 /*
4565 * We do a single dword read to retrieve both command and status.
4566 * Document assumptions that make this possible.
4567 */
4568 BUILD_BUG_ON(PCI_COMMAND % 4);
4569 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
4570
4571 raw_spin_lock_irqsave(&pci_lock, flags);
4572
4573 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
4574
4575 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
4576
4577 /*
4578 * Check interrupt status register to see whether our device
4579 * triggered the interrupt (when masking) or the next IRQ is
4580 * already pending (when unmasking).
4581 */
4582 if (mask != irq_pending) {
4583 mask_updated = false;
4584 goto done;
4585 }
4586
4587 origcmd = cmd_status_dword;
4588 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
4589 if (mask)
4590 newcmd |= PCI_COMMAND_INTX_DISABLE;
4591 if (newcmd != origcmd)
4592 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
4593
4594done:
4595 raw_spin_unlock_irqrestore(&pci_lock, flags);
4596
4597 return mask_updated;
4598}
4599
4600/**
4601 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004602 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004603 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004604 * Check if the device dev has its INTx line asserted, mask it and return
4605 * true in that case. False is returned if no interrupt was pending.
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004606 */
4607bool pci_check_and_mask_intx(struct pci_dev *dev)
4608{
4609 return pci_check_and_set_intx_mask(dev, true);
4610}
4611EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
4612
4613/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07004614 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004615 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004616 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004617 * Check if the device dev has its INTx line asserted, unmask it if not and
4618 * return true. False is returned and the mask remains active if there was
4619 * still an interrupt pending.
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004620 */
4621bool pci_check_and_unmask_intx(struct pci_dev *dev)
4622{
4623 return pci_check_and_set_intx_mask(dev, false);
4624}
4625EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
4626
Casey Leedom3775a202013-08-06 15:48:36 +05304627/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004628 * pci_wait_for_pending_transaction - wait for pending transaction
Casey Leedom3775a202013-08-06 15:48:36 +05304629 * @dev: the PCI device to operate on
4630 *
4631 * Return 0 if transaction is pending 1 otherwise.
4632 */
4633int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004634{
Alex Williamson157e8762013-12-17 16:43:39 -07004635 if (!pci_is_pcie(dev))
4636 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004637
Gavin Shand0b4cc42014-05-19 13:06:46 +10004638 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
4639 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05304640}
4641EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08004642
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004643/**
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004644 * pcie_flr - initiate a PCIe function level reset
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004645 * @dev: device to reset
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004646 *
Amey Narkhede56f107d2021-08-17 23:34:53 +05304647 * Initiate a function level reset unconditionally on @dev without
4648 * checking any flags and DEVCAP
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004649 */
Sinan Kaya91295d72018-02-27 14:14:08 -06004650int pcie_flr(struct pci_dev *dev)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004651{
Casey Leedom3775a202013-08-06 15:48:36 +05304652 if (!pci_wait_for_pending_transaction(dev))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004653 pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05304654
Jiang Liu59875ae2012-07-24 17:20:06 +08004655 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004656
Felipe Balbid6112f82018-09-07 09:16:51 +03004657 if (dev->imm_ready)
4658 return 0;
4659
Sinan Kayaa2758b62018-02-27 14:14:10 -06004660 /*
4661 * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within
4662 * 100ms, but may silently discard requests while the FLR is in
4663 * progress. Wait 100ms before trying to access the device.
4664 */
4665 msleep(100);
4666
4667 return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004668}
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004669EXPORT_SYMBOL_GPL(pcie_flr);
Sheng Yangd91cdc72008-11-11 17:17:47 +08004670
Amey Narkhede56f107d2021-08-17 23:34:53 +05304671/**
4672 * pcie_reset_flr - initiate a PCIe function level reset
4673 * @dev: device to reset
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05304674 * @probe: if true, return 0 if device can be reset this way
Amey Narkhede56f107d2021-08-17 23:34:53 +05304675 *
4676 * Initiate a function level reset on @dev.
4677 */
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05304678int pcie_reset_flr(struct pci_dev *dev, bool probe)
Amey Narkhede56f107d2021-08-17 23:34:53 +05304679{
4680 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4681 return -ENOTTY;
4682
4683 if (!(dev->devcap & PCI_EXP_DEVCAP_FLR))
4684 return -ENOTTY;
4685
4686 if (probe)
4687 return 0;
4688
4689 return pcie_flr(dev);
4690}
4691EXPORT_SYMBOL_GPL(pcie_reset_flr);
4692
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05304693static int pci_af_flr(struct pci_dev *dev, bool probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08004694{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004695 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08004696 u8 cap;
4697
Yu Zhao8c1c6992009-06-13 15:52:13 +08004698 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
4699 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08004700 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08004701
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004702 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4703 return -ENOTTY;
4704
Yu Zhao8c1c6992009-06-13 15:52:13 +08004705 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08004706 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
4707 return -ENOTTY;
4708
4709 if (probe)
4710 return 0;
4711
Alex Williamsond066c942014-06-17 15:40:13 -06004712 /*
4713 * Wait for Transaction Pending bit to clear. A word-aligned test
Bjorn Helgaasf6b6aef2019-05-30 08:05:58 -05004714 * is used, so we use the control offset rather than status and shift
Alex Williamsond066c942014-06-17 15:40:13 -06004715 * the test bit to match.
4716 */
Gavin Shanbb383e22014-11-12 13:41:51 +11004717 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06004718 PCI_AF_STATUS_TP << 8))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004719 pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08004720
Yu Zhao8c1c6992009-06-13 15:52:13 +08004721 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004722
Felipe Balbid6112f82018-09-07 09:16:51 +03004723 if (dev->imm_ready)
4724 return 0;
4725
Sinan Kayaa2758b62018-02-27 14:14:10 -06004726 /*
4727 * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006,
4728 * updated 27 July 2006; a device must complete an FLR within
4729 * 100ms, but may silently discard requests while the FLR is in
4730 * progress. Wait 100ms before trying to access the device.
4731 */
4732 msleep(100);
4733
4734 return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang1ca88792008-11-11 17:17:48 +08004735}
4736
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004737/**
4738 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4739 * @dev: Device to reset.
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05304740 * @probe: if true, return 0 if the device can be reset this way.
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004741 *
4742 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
4743 * unset, it will be reinitialized internally when going from PCI_D3hot to
4744 * PCI_D0. If that's the case and the device is not in a low-power state
4745 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
4746 *
4747 * NOTE: This causes the caller to sleep for twice the device power transition
4748 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +00004749 * by default (i.e. unless the @dev's d3hot_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004750 * Moreover, only devices in D0 can be reset by this function.
4751 */
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05304752static int pci_pm_reset(struct pci_dev *dev, bool probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08004753{
Yu Zhaof85876b2009-06-13 15:52:14 +08004754 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004755
Alex Williamson51e53732014-11-21 11:24:08 -07004756 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08004757 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004758
Yu Zhaof85876b2009-06-13 15:52:14 +08004759 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
4760 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
4761 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08004762
Yu Zhaof85876b2009-06-13 15:52:14 +08004763 if (probe)
4764 return 0;
4765
4766 if (dev->current_state != PCI_D0)
4767 return -EINVAL;
4768
4769 csr &= ~PCI_PM_CTRL_STATE_MASK;
4770 csr |= PCI_D3hot;
4771 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004772 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004773
4774 csr &= ~PCI_PM_CTRL_STATE_MASK;
4775 csr |= PCI_D0;
4776 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004777 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004778
Bjorn Helgaas993cc6d2019-10-28 08:27:00 -05004779 return pci_dev_wait(dev, "PM D3hot->D0", PCIE_RESET_READY_POLL_MS);
Yu Zhaof85876b2009-06-13 15:52:14 +08004780}
Mika Westerberg4827d632019-11-12 12:16:16 +03004781
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004782/**
Mika Westerberg4827d632019-11-12 12:16:16 +03004783 * pcie_wait_for_link_delay - Wait until link is active or inactive
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004784 * @pdev: Bridge device
4785 * @active: waiting for active or inactive?
Bjorn Helgaasd08c30d2020-07-17 17:21:28 -05004786 * @delay: Delay to wait after link has become active (in ms)
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004787 *
4788 * Use this to wait till link becomes active or inactive.
4789 */
Mika Westerberg4827d632019-11-12 12:16:16 +03004790static bool pcie_wait_for_link_delay(struct pci_dev *pdev, bool active,
4791 int delay)
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004792{
4793 int timeout = 1000;
4794 bool ret;
4795 u16 lnk_status;
4796
Keith Buschf0157162018-09-20 10:27:17 -06004797 /*
4798 * Some controllers might not implement link active reporting. In this
Bjorn Helgaasf044baa2020-05-15 14:31:16 -05004799 * case, we wait for 1000 ms + any delay requested by the caller.
Keith Buschf0157162018-09-20 10:27:17 -06004800 */
4801 if (!pdev->link_active_reporting) {
Bjorn Helgaasf044baa2020-05-15 14:31:16 -05004802 msleep(timeout + delay);
Keith Buschf0157162018-09-20 10:27:17 -06004803 return true;
4804 }
4805
4806 /*
4807 * PCIe r4.0 sec 6.6.1, a component must enter LTSSM Detect within 20ms,
4808 * after which we should expect an link active if the reset was
4809 * successful. If so, software must wait a minimum 100ms before sending
4810 * configuration requests to devices downstream this port.
4811 *
4812 * If the link fails to activate, either the device was physically
4813 * removed or the link is permanently failed.
4814 */
4815 if (active)
4816 msleep(20);
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004817 for (;;) {
4818 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
4819 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
4820 if (ret == active)
Keith Buschf0157162018-09-20 10:27:17 -06004821 break;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004822 if (timeout <= 0)
4823 break;
4824 msleep(10);
4825 timeout -= 10;
4826 }
Bjorn Helgaasd08c30d2020-07-17 17:21:28 -05004827 if (active && ret)
Mika Westerberg4827d632019-11-12 12:16:16 +03004828 msleep(delay);
Lukas Wunner8a614492020-09-17 16:13:20 -05004829
Keith Buschf0157162018-09-20 10:27:17 -06004830 return ret == active;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004831}
Yu Zhaof85876b2009-06-13 15:52:14 +08004832
Mika Westerberg4827d632019-11-12 12:16:16 +03004833/**
4834 * pcie_wait_for_link - Wait until link is active or inactive
4835 * @pdev: Bridge device
4836 * @active: waiting for active or inactive?
4837 *
4838 * Use this to wait till link becomes active or inactive.
4839 */
4840bool pcie_wait_for_link(struct pci_dev *pdev, bool active)
4841{
4842 return pcie_wait_for_link_delay(pdev, active, 100);
4843}
4844
Mika Westerbergad9001f2019-11-12 12:16:17 +03004845/*
4846 * Find maximum D3cold delay required by all the devices on the bus. The
4847 * spec says 100 ms, but firmware can lower it and we allow drivers to
4848 * increase it as well.
4849 *
4850 * Called with @pci_bus_sem locked for reading.
4851 */
4852static int pci_bus_max_d3cold_delay(const struct pci_bus *bus)
4853{
4854 const struct pci_dev *pdev;
4855 int min_delay = 100;
4856 int max_delay = 0;
4857
4858 list_for_each_entry(pdev, &bus->devices, bus_list) {
4859 if (pdev->d3cold_delay < min_delay)
4860 min_delay = pdev->d3cold_delay;
4861 if (pdev->d3cold_delay > max_delay)
4862 max_delay = pdev->d3cold_delay;
4863 }
4864
4865 return max(min_delay, max_delay);
4866}
4867
4868/**
4869 * pci_bridge_wait_for_secondary_bus - Wait for secondary bus to be accessible
4870 * @dev: PCI bridge
4871 *
4872 * Handle necessary delays before access to the devices on the secondary
4873 * side of the bridge are permitted after D3cold to D0 transition.
4874 *
4875 * For PCIe this means the delays in PCIe 5.0 section 6.6.1. For
4876 * conventional PCI it means Tpvrh + Trhfa specified in PCI 3.0 section
4877 * 4.3.2.
4878 */
4879void pci_bridge_wait_for_secondary_bus(struct pci_dev *dev)
4880{
4881 struct pci_dev *child;
4882 int delay;
4883
4884 if (pci_dev_is_disconnected(dev))
4885 return;
4886
4887 if (!pci_is_bridge(dev) || !dev->bridge_d3)
4888 return;
4889
4890 down_read(&pci_bus_sem);
4891
4892 /*
4893 * We only deal with devices that are present currently on the bus.
4894 * For any hot-added devices the access delay is handled in pciehp
4895 * board_added(). In case of ACPI hotplug the firmware is expected
4896 * to configure the devices before OS is notified.
4897 */
4898 if (!dev->subordinate || list_empty(&dev->subordinate->devices)) {
4899 up_read(&pci_bus_sem);
4900 return;
4901 }
4902
4903 /* Take d3cold_delay requirements into account */
4904 delay = pci_bus_max_d3cold_delay(dev->subordinate);
4905 if (!delay) {
4906 up_read(&pci_bus_sem);
4907 return;
4908 }
4909
4910 child = list_first_entry(&dev->subordinate->devices, struct pci_dev,
4911 bus_list);
4912 up_read(&pci_bus_sem);
4913
4914 /*
4915 * Conventional PCI and PCI-X we need to wait Tpvrh + Trhfa before
4916 * accessing the device after reset (that is 1000 ms + 100 ms). In
4917 * practice this should not be needed because we don't do power
4918 * management for them (see pci_bridge_d3_possible()).
4919 */
4920 if (!pci_is_pcie(dev)) {
4921 pci_dbg(dev, "waiting %d ms for secondary bus\n", 1000 + delay);
4922 msleep(1000 + delay);
4923 return;
4924 }
4925
4926 /*
4927 * For PCIe downstream and root ports that do not support speeds
4928 * greater than 5 GT/s need to wait minimum 100 ms. For higher
4929 * speeds (gen3) we need to wait first for the data link layer to
4930 * become active.
4931 *
4932 * However, 100 ms is the minimum and the PCIe spec says the
4933 * software must allow at least 1s before it can determine that the
4934 * device that did not respond is a broken device. There is
4935 * evidence that 100 ms is not always enough, for example certain
4936 * Titan Ridge xHCI controller does not always respond to
4937 * configuration requests if we only wait for 100 ms (see
4938 * https://bugzilla.kernel.org/show_bug.cgi?id=203885).
4939 *
4940 * Therefore we wait for 100 ms and check for the device presence.
4941 * If it is still not present give it an additional 100 ms.
4942 */
4943 if (!pcie_downstream_port(dev))
4944 return;
4945
Bjorn Helgaasd08c30d2020-07-17 17:21:28 -05004946 if (pcie_get_speed_cap(dev) <= PCIE_SPEED_5_0GT) {
4947 pci_dbg(dev, "waiting %d ms for downstream link\n", delay);
4948 msleep(delay);
4949 } else {
4950 pci_dbg(dev, "waiting %d ms for downstream link, after activation\n",
4951 delay);
4952 if (!pcie_wait_for_link_delay(dev, true, delay)) {
Mika Westerbergad9001f2019-11-12 12:16:17 +03004953 /* Did not train, no need to wait any further */
Lukas Wunner8a614492020-09-17 16:13:20 -05004954 pci_info(dev, "Data Link Layer Link Active not set in 1000 msec\n");
Mika Westerbergad9001f2019-11-12 12:16:17 +03004955 return;
4956 }
4957 }
4958
4959 if (!pci_device_is_present(child)) {
4960 pci_dbg(child, "waiting additional %d ms to become accessible\n", delay);
4961 msleep(delay);
4962 }
4963}
4964
Gavin Shan9e330022014-06-19 17:22:44 +10004965void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004966{
4967 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06004968
4969 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4970 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4971 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06004972
Alex Williamsonde0c5482013-08-08 14:10:13 -06004973 /*
4974 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004975 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06004976 */
4977 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06004978
4979 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4980 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06004981
4982 /*
4983 * Trhfa for conventional PCI is 2^25 clock cycles.
4984 * Assuming a minimum 33MHz clock this results in a 1s
4985 * delay before we can consider subordinate devices to
4986 * be re-initialized. PCIe has some ways to shorten this,
4987 * but we don't make use of them yet.
4988 */
4989 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06004990}
Gavin Shand92a2082014-04-24 18:00:24 +10004991
Gavin Shan9e330022014-06-19 17:22:44 +10004992void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4993{
4994 pci_reset_secondary_bus(dev);
4995}
4996
Gavin Shand92a2082014-04-24 18:00:24 +10004997/**
Sinan Kaya381634c2018-07-19 18:04:11 -05004998 * pci_bridge_secondary_bus_reset - Reset the secondary bus on a PCI bridge.
Gavin Shand92a2082014-04-24 18:00:24 +10004999 * @dev: Bridge device
5000 *
5001 * Use the bridge control register to assert reset on the secondary bus.
5002 * Devices on the secondary bus are left in power-on state.
5003 */
Sinan Kaya381634c2018-07-19 18:04:11 -05005004int pci_bridge_secondary_bus_reset(struct pci_dev *dev)
Gavin Shand92a2082014-04-24 18:00:24 +10005005{
5006 pcibios_reset_secondary_bus(dev);
Sinan Kaya01fd61c2018-02-27 14:14:11 -06005007
Sinan Kaya6b2f13512018-02-27 14:14:12 -06005008 return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS);
Gavin Shand92a2082014-04-24 18:00:24 +10005009}
Dennis Dalessandrobfc45602018-08-31 10:34:14 -07005010EXPORT_SYMBOL_GPL(pci_bridge_secondary_bus_reset);
Alex Williamson64e86742013-08-08 14:09:24 -06005011
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305012static int pci_parent_bus_reset(struct pci_dev *dev, bool probe)
Alex Williamson64e86742013-08-08 14:09:24 -06005013{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08005014 struct pci_dev *pdev;
5015
Alex Williamsonf331a852015-01-15 18:16:04 -06005016 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
5017 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08005018 return -ENOTTY;
5019
5020 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
5021 if (pdev != dev)
5022 return -ENOTTY;
5023
5024 if (probe)
5025 return 0;
5026
Sinan Kaya381634c2018-07-19 18:04:11 -05005027 return pci_bridge_secondary_bus_reset(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08005028}
5029
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305030static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, bool probe)
Alex Williamson608c3882013-08-08 14:09:43 -06005031{
5032 int rc = -ENOTTY;
5033
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02005034 if (!hotplug || !try_module_get(hotplug->owner))
Alex Williamson608c3882013-08-08 14:09:43 -06005035 return rc;
5036
5037 if (hotplug->ops->reset_slot)
5038 rc = hotplug->ops->reset_slot(hotplug, probe);
5039
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02005040 module_put(hotplug->owner);
Alex Williamson608c3882013-08-08 14:09:43 -06005041
5042 return rc;
5043}
5044
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305045static int pci_dev_reset_slot_function(struct pci_dev *dev, bool probe)
Alex Williamson608c3882013-08-08 14:09:43 -06005046{
Lukas Wunner10791142020-07-21 13:24:51 +02005047 if (dev->multifunction || dev->subordinate || !dev->slot ||
Alex Williamsonf331a852015-01-15 18:16:04 -06005048 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06005049 return -ENOTTY;
5050
Alex Williamson608c3882013-08-08 14:09:43 -06005051 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
5052}
5053
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305054static int pci_reset_bus_function(struct pci_dev *dev, bool probe)
Raphael Norwitz0dad3ce2021-04-08 18:23:40 +00005055{
5056 int rc;
5057
5058 rc = pci_dev_reset_slot_function(dev, probe);
5059 if (rc != -ENOTTY)
5060 return rc;
5061 return pci_parent_bus_reset(dev, probe);
5062}
5063
Alex Williamson77cb9852013-08-08 14:09:49 -06005064static void pci_dev_lock(struct pci_dev *dev)
5065{
5066 pci_cfg_access_lock(dev);
5067 /* block PM suspend, driver probe, etc. */
5068 device_lock(&dev->dev);
5069}
5070
Alex Williamson61cf16d2013-12-16 15:14:31 -07005071/* Return 1 on successful lock, 0 on contention */
Luis Chamberlaine3a9b1212021-06-22 19:28:23 -07005072int pci_dev_trylock(struct pci_dev *dev)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005073{
5074 if (pci_cfg_access_trylock(dev)) {
5075 if (device_trylock(&dev->dev))
5076 return 1;
5077 pci_cfg_access_unlock(dev);
5078 }
5079
5080 return 0;
5081}
Luis Chamberlaine3a9b1212021-06-22 19:28:23 -07005082EXPORT_SYMBOL_GPL(pci_dev_trylock);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005083
Luis Chamberlaine3a9b1212021-06-22 19:28:23 -07005084void pci_dev_unlock(struct pci_dev *dev)
Alex Williamson77cb9852013-08-08 14:09:49 -06005085{
5086 device_unlock(&dev->dev);
5087 pci_cfg_access_unlock(dev);
5088}
Luis Chamberlaine3a9b1212021-06-22 19:28:23 -07005089EXPORT_SYMBOL_GPL(pci_dev_unlock);
Alex Williamson77cb9852013-08-08 14:09:49 -06005090
Christoph Hellwig775755e2017-06-01 13:10:38 +02005091static void pci_dev_save_and_disable(struct pci_dev *dev)
Keith Busch3ebe7f92014-05-02 10:40:42 -06005092{
5093 const struct pci_error_handlers *err_handler =
5094 dev->driver ? dev->driver->err_handler : NULL;
Keith Busch3ebe7f92014-05-02 10:40:42 -06005095
Christoph Hellwigb014e962017-06-01 13:10:37 +02005096 /*
Christoph Hellwig775755e2017-06-01 13:10:38 +02005097 * dev->driver->err_handler->reset_prepare() is protected against
Christoph Hellwigb014e962017-06-01 13:10:37 +02005098 * races with ->remove() by the device lock, which must be held by
5099 * the caller.
5100 */
Christoph Hellwig775755e2017-06-01 13:10:38 +02005101 if (err_handler && err_handler->reset_prepare)
5102 err_handler->reset_prepare(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06005103
Alex Williamsona6cbaad2013-08-08 14:10:02 -06005104 /*
5105 * Wake-up device prior to save. PM registers default to D0 after
5106 * reset and a simple register restore doesn't reliably return
5107 * to a non-D0 state anyway.
5108 */
5109 pci_set_power_state(dev, PCI_D0);
5110
Alex Williamson77cb9852013-08-08 14:09:49 -06005111 pci_save_state(dev);
5112 /*
5113 * Disable the device by clearing the Command register, except for
5114 * INTx-disable which is set. This not only disables MMIO and I/O port
5115 * BARs, but also prevents the device from being Bus Master, preventing
5116 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
5117 * compliant devices, INTx-disable prevents legacy interrupts.
5118 */
5119 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
5120}
5121
5122static void pci_dev_restore(struct pci_dev *dev)
5123{
Christoph Hellwig775755e2017-06-01 13:10:38 +02005124 const struct pci_error_handlers *err_handler =
5125 dev->driver ? dev->driver->err_handler : NULL;
5126
Alex Williamson77cb9852013-08-08 14:09:49 -06005127 pci_restore_state(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06005128
Christoph Hellwig775755e2017-06-01 13:10:38 +02005129 /*
5130 * dev->driver->err_handler->reset_done() is protected against
5131 * races with ->remove() by the device lock, which must be held by
5132 * the caller.
5133 */
5134 if (err_handler && err_handler->reset_done)
5135 err_handler->reset_done(dev);
Sheng Yangd91cdc72008-11-11 17:17:47 +08005136}
Keith Busch3ebe7f92014-05-02 10:40:42 -06005137
Amey Narkhedee20afa02021-08-17 23:34:54 +05305138/* dev->reset_methods[] is a 0-terminated list of indices into this array */
5139static const struct pci_reset_fn_method pci_reset_fn_methods[] = {
5140 { },
5141 { pci_dev_specific_reset, .name = "device_specific" },
Shanker Donthineni6937b7d2021-08-17 23:34:59 +05305142 { pci_dev_acpi_reset, .name = "acpi" },
Amey Narkhedee20afa02021-08-17 23:34:54 +05305143 { pcie_reset_flr, .name = "flr" },
5144 { pci_af_flr, .name = "af_flr" },
5145 { pci_pm_reset, .name = "pm" },
5146 { pci_reset_bus_function, .name = "bus" },
5147};
5148
Amey Narkheded88f5212021-08-17 23:34:56 +05305149static ssize_t reset_method_show(struct device *dev,
5150 struct device_attribute *attr, char *buf)
5151{
5152 struct pci_dev *pdev = to_pci_dev(dev);
5153 ssize_t len = 0;
5154 int i, m;
5155
5156 for (i = 0; i < PCI_NUM_RESET_METHODS; i++) {
5157 m = pdev->reset_methods[i];
5158 if (!m)
5159 break;
5160
5161 len += sysfs_emit_at(buf, len, "%s%s", len ? " " : "",
5162 pci_reset_fn_methods[m].name);
5163 }
5164
5165 if (len)
5166 len += sysfs_emit_at(buf, len, "\n");
5167
5168 return len;
5169}
5170
5171static int reset_method_lookup(const char *name)
5172{
5173 int m;
5174
5175 for (m = 1; m < PCI_NUM_RESET_METHODS; m++) {
5176 if (sysfs_streq(name, pci_reset_fn_methods[m].name))
5177 return m;
5178 }
5179
5180 return 0; /* not found */
5181}
5182
5183static ssize_t reset_method_store(struct device *dev,
5184 struct device_attribute *attr,
5185 const char *buf, size_t count)
5186{
5187 struct pci_dev *pdev = to_pci_dev(dev);
5188 char *options, *name;
5189 int m, n;
5190 u8 reset_methods[PCI_NUM_RESET_METHODS] = { 0 };
5191
5192 if (sysfs_streq(buf, "")) {
5193 pdev->reset_methods[0] = 0;
5194 pci_warn(pdev, "All device reset methods disabled by user");
5195 return count;
5196 }
5197
5198 if (sysfs_streq(buf, "default")) {
5199 pci_init_reset_methods(pdev);
5200 return count;
5201 }
5202
5203 options = kstrndup(buf, count, GFP_KERNEL);
5204 if (!options)
5205 return -ENOMEM;
5206
5207 n = 0;
5208 while ((name = strsep(&options, " ")) != NULL) {
5209 if (sysfs_streq(name, ""))
5210 continue;
5211
5212 name = strim(name);
5213
5214 m = reset_method_lookup(name);
5215 if (!m) {
5216 pci_err(pdev, "Invalid reset method '%s'", name);
5217 goto error;
5218 }
5219
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305220 if (pci_reset_fn_methods[m].reset_fn(pdev, PCI_RESET_PROBE)) {
Amey Narkheded88f5212021-08-17 23:34:56 +05305221 pci_err(pdev, "Unsupported reset method '%s'", name);
5222 goto error;
5223 }
5224
5225 if (n == PCI_NUM_RESET_METHODS - 1) {
5226 pci_err(pdev, "Too many reset methods\n");
5227 goto error;
5228 }
5229
5230 reset_methods[n++] = m;
5231 }
5232
5233 reset_methods[n] = 0;
5234
5235 /* Warn if dev-specific supported but not highest priority */
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305236 if (pci_reset_fn_methods[1].reset_fn(pdev, PCI_RESET_PROBE) == 0 &&
Amey Narkheded88f5212021-08-17 23:34:56 +05305237 reset_methods[0] != 1)
5238 pci_warn(pdev, "Device-specific reset disabled/de-prioritized by user");
5239 memcpy(pdev->reset_methods, reset_methods, sizeof(pdev->reset_methods));
5240 kfree(options);
5241 return count;
5242
5243error:
5244 /* Leave previous methods unchanged */
5245 kfree(options);
5246 return -EINVAL;
5247}
5248static DEVICE_ATTR_RW(reset_method);
5249
5250static struct attribute *pci_dev_reset_method_attrs[] = {
5251 &dev_attr_reset_method.attr,
5252 NULL,
5253};
5254
5255static umode_t pci_dev_reset_method_attr_is_visible(struct kobject *kobj,
5256 struct attribute *a, int n)
5257{
5258 struct pci_dev *pdev = to_pci_dev(kobj_to_dev(kobj));
5259
5260 if (!pci_reset_supported(pdev))
5261 return 0;
5262
5263 return a->mode;
5264}
5265
5266const struct attribute_group pci_dev_reset_method_attr_group = {
5267 .attrs = pci_dev_reset_method_attrs,
5268 .is_visible = pci_dev_reset_method_attr_is_visible,
5269};
5270
Sheng Yangd91cdc72008-11-11 17:17:47 +08005271/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05005272 * __pci_reset_function_locked - reset a PCI device function while holding
5273 * the @dev mutex lock.
5274 * @dev: PCI device to reset
5275 *
5276 * Some devices allow an individual function to be reset without affecting
5277 * other functions in the same device. The PCI device must be responsive
5278 * to PCI config space in order to use this function.
5279 *
5280 * The device function is presumed to be unused and the caller is holding
5281 * the device mutex lock when this function is called.
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005282 *
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05005283 * Resetting the device will make the contents of PCI configuration space
5284 * random, so any caller of this must be prepared to reinitialise the
5285 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
5286 * etc.
5287 *
5288 * Returns 0 if the device function was successfully reset or negative if the
5289 * device doesn't support resetting a single function.
5290 */
5291int __pci_reset_function_locked(struct pci_dev *dev)
5292{
Amey Narkhedee20afa02021-08-17 23:34:54 +05305293 int i, m, rc = -ENOTTY;
Christoph Hellwig52354b92017-06-01 13:10:39 +02005294
5295 might_sleep();
5296
Bjorn Helgaas832c418a2017-10-25 17:09:24 -05005297 /*
Amey Narkhedee20afa02021-08-17 23:34:54 +05305298 * A reset method returns -ENOTTY if it doesn't support this device and
5299 * we should try the next method.
Bjorn Helgaas832c418a2017-10-25 17:09:24 -05005300 *
Amey Narkhedee20afa02021-08-17 23:34:54 +05305301 * If it returns 0 (success), we're finished. If it returns any other
5302 * error, we're also finished: this indicates that further reset
5303 * mechanisms might be broken on the device.
Bjorn Helgaas832c418a2017-10-25 17:09:24 -05005304 */
Amey Narkhedee20afa02021-08-17 23:34:54 +05305305 for (i = 0; i < PCI_NUM_RESET_METHODS; i++) {
5306 m = dev->reset_methods[i];
5307 if (!m)
5308 return -ENOTTY;
5309
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305310 rc = pci_reset_fn_methods[m].reset_fn(dev, PCI_RESET_DO_RESET);
Amey Narkhedee20afa02021-08-17 23:34:54 +05305311 if (!rc)
5312 return 0;
Sinan Kaya91295d72018-02-27 14:14:08 -06005313 if (rc != -ENOTTY)
5314 return rc;
Christoph Hellwig52354b92017-06-01 13:10:39 +02005315 }
Amey Narkhedee20afa02021-08-17 23:34:54 +05305316
5317 return -ENOTTY;
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05005318}
5319EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
5320
5321/**
Amey Narkhedee20afa02021-08-17 23:34:54 +05305322 * pci_init_reset_methods - check whether device can be safely reset
5323 * and store supported reset mechanisms.
5324 * @dev: PCI device to check for reset mechanisms
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005325 *
5326 * Some devices allow an individual function to be reset without affecting
Amey Narkhedee20afa02021-08-17 23:34:54 +05305327 * other functions in the same device. The PCI device must be in D0-D3hot
5328 * state.
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005329 *
Amey Narkhedee20afa02021-08-17 23:34:54 +05305330 * Stores reset mechanisms supported by device in reset_methods byte array
5331 * which is a member of struct pci_dev.
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005332 */
Amey Narkhedee20afa02021-08-17 23:34:54 +05305333void pci_init_reset_methods(struct pci_dev *dev)
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005334{
Amey Narkhedee20afa02021-08-17 23:34:54 +05305335 int m, i, rc;
5336
5337 BUILD_BUG_ON(ARRAY_SIZE(pci_reset_fn_methods) != PCI_NUM_RESET_METHODS);
Christoph Hellwig52354b92017-06-01 13:10:39 +02005338
5339 might_sleep();
5340
Amey Narkhedee20afa02021-08-17 23:34:54 +05305341 i = 0;
5342 for (m = 1; m < PCI_NUM_RESET_METHODS; m++) {
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305343 rc = pci_reset_fn_methods[m].reset_fn(dev, PCI_RESET_PROBE);
Amey Narkhedee20afa02021-08-17 23:34:54 +05305344 if (!rc)
5345 dev->reset_methods[i++] = m;
5346 else if (rc != -ENOTTY)
5347 break;
5348 }
Christoph Hellwig52354b92017-06-01 13:10:39 +02005349
Amey Narkhedee20afa02021-08-17 23:34:54 +05305350 dev->reset_methods[i] = 0;
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005351}
5352
5353/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08005354 * pci_reset_function - quiesce and reset a PCI device function
5355 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08005356 *
5357 * Some devices allow an individual function to be reset without affecting
5358 * other functions in the same device. The PCI device must be responsive
5359 * to PCI config space in order to use this function.
5360 *
5361 * This function does not just reset the PCI portion of a device, but
5362 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02005363 * from __pci_reset_function_locked() in that it saves and restores device state
5364 * over the reset and takes the PCI device lock.
Sheng Yang8dd7f802008-10-21 17:38:25 +08005365 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08005366 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08005367 * device doesn't support resetting a single function.
5368 */
5369int pci_reset_function(struct pci_dev *dev)
5370{
Yu Zhao8c1c6992009-06-13 15:52:13 +08005371 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005372
Amey Narkhede4ec36df2021-08-17 23:34:55 +05305373 if (!pci_reset_supported(dev))
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005374 return -ENOTTY;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005375
Christoph Hellwigb014e962017-06-01 13:10:37 +02005376 pci_dev_lock(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06005377 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005378
Christoph Hellwig52354b92017-06-01 13:10:39 +02005379 rc = __pci_reset_function_locked(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005380
Alex Williamson77cb9852013-08-08 14:09:49 -06005381 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02005382 pci_dev_unlock(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005383
Yu Zhao8c1c6992009-06-13 15:52:13 +08005384 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005385}
5386EXPORT_SYMBOL_GPL(pci_reset_function);
5387
Alex Williamson61cf16d2013-12-16 15:14:31 -07005388/**
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005389 * pci_reset_function_locked - quiesce and reset a PCI device function
5390 * @dev: PCI device to reset
5391 *
5392 * Some devices allow an individual function to be reset without affecting
5393 * other functions in the same device. The PCI device must be responsive
5394 * to PCI config space in order to use this function.
5395 *
5396 * This function does not just reset the PCI portion of a device, but
5397 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02005398 * from __pci_reset_function_locked() in that it saves and restores device state
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005399 * over the reset. It also differs from pci_reset_function() in that it
5400 * requires the PCI device lock to be held.
5401 *
5402 * Returns 0 if the device function was successfully reset or negative if the
5403 * device doesn't support resetting a single function.
5404 */
5405int pci_reset_function_locked(struct pci_dev *dev)
5406{
5407 int rc;
5408
Amey Narkhede4ec36df2021-08-17 23:34:55 +05305409 if (!pci_reset_supported(dev))
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005410 return -ENOTTY;
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005411
5412 pci_dev_save_and_disable(dev);
5413
5414 rc = __pci_reset_function_locked(dev);
5415
5416 pci_dev_restore(dev);
5417
5418 return rc;
5419}
5420EXPORT_SYMBOL_GPL(pci_reset_function_locked);
5421
5422/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07005423 * pci_try_reset_function - quiesce and reset a PCI device function
5424 * @dev: PCI device to reset
5425 *
5426 * Same as above, except return -EAGAIN if unable to lock device.
5427 */
5428int pci_try_reset_function(struct pci_dev *dev)
5429{
5430 int rc;
5431
Amey Narkhede4ec36df2021-08-17 23:34:55 +05305432 if (!pci_reset_supported(dev))
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005433 return -ENOTTY;
Alex Williamson61cf16d2013-12-16 15:14:31 -07005434
Christoph Hellwigb014e962017-06-01 13:10:37 +02005435 if (!pci_dev_trylock(dev))
5436 return -EAGAIN;
Alex Williamson61cf16d2013-12-16 15:14:31 -07005437
Christoph Hellwigb014e962017-06-01 13:10:37 +02005438 pci_dev_save_and_disable(dev);
Christoph Hellwig52354b92017-06-01 13:10:39 +02005439 rc = __pci_reset_function_locked(dev);
Sinan Kayacb5e0d02018-02-27 14:14:08 -06005440 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02005441 pci_dev_unlock(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005442
Alex Williamson61cf16d2013-12-16 15:14:31 -07005443 return rc;
5444}
5445EXPORT_SYMBOL_GPL(pci_try_reset_function);
5446
Alex Williamsonf331a852015-01-15 18:16:04 -06005447/* Do any devices on or below this bus prevent a bus reset? */
5448static bool pci_bus_resetable(struct pci_bus *bus)
5449{
5450 struct pci_dev *dev;
5451
David Daney35702772017-09-08 10:10:31 +02005452
5453 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5454 return false;
5455
Alex Williamsonf331a852015-01-15 18:16:04 -06005456 list_for_each_entry(dev, &bus->devices, bus_list) {
5457 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5458 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5459 return false;
5460 }
5461
5462 return true;
5463}
5464
Alex Williamson090a3c52013-08-08 14:09:55 -06005465/* Lock devices from the top of the tree down */
5466static void pci_bus_lock(struct pci_bus *bus)
5467{
5468 struct pci_dev *dev;
5469
5470 list_for_each_entry(dev, &bus->devices, bus_list) {
5471 pci_dev_lock(dev);
5472 if (dev->subordinate)
5473 pci_bus_lock(dev->subordinate);
5474 }
5475}
5476
5477/* Unlock devices from the bottom of the tree up */
5478static void pci_bus_unlock(struct pci_bus *bus)
5479{
5480 struct pci_dev *dev;
5481
5482 list_for_each_entry(dev, &bus->devices, bus_list) {
5483 if (dev->subordinate)
5484 pci_bus_unlock(dev->subordinate);
5485 pci_dev_unlock(dev);
5486 }
5487}
5488
Alex Williamson61cf16d2013-12-16 15:14:31 -07005489/* Return 1 on successful lock, 0 on contention */
5490static int pci_bus_trylock(struct pci_bus *bus)
5491{
5492 struct pci_dev *dev;
5493
5494 list_for_each_entry(dev, &bus->devices, bus_list) {
5495 if (!pci_dev_trylock(dev))
5496 goto unlock;
5497 if (dev->subordinate) {
5498 if (!pci_bus_trylock(dev->subordinate)) {
5499 pci_dev_unlock(dev);
5500 goto unlock;
5501 }
5502 }
5503 }
5504 return 1;
5505
5506unlock:
5507 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
5508 if (dev->subordinate)
5509 pci_bus_unlock(dev->subordinate);
5510 pci_dev_unlock(dev);
5511 }
5512 return 0;
5513}
5514
Alex Williamsonf331a852015-01-15 18:16:04 -06005515/* Do any devices on or below this slot prevent a bus reset? */
5516static bool pci_slot_resetable(struct pci_slot *slot)
5517{
5518 struct pci_dev *dev;
5519
Jan Glauber33ba90a2017-09-08 10:10:33 +02005520 if (slot->bus->self &&
5521 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5522 return false;
5523
Alex Williamsonf331a852015-01-15 18:16:04 -06005524 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5525 if (!dev->slot || dev->slot != slot)
5526 continue;
5527 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5528 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5529 return false;
5530 }
5531
5532 return true;
5533}
5534
Alex Williamson090a3c52013-08-08 14:09:55 -06005535/* Lock devices from the top of the tree down */
5536static void pci_slot_lock(struct pci_slot *slot)
5537{
5538 struct pci_dev *dev;
5539
5540 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5541 if (!dev->slot || dev->slot != slot)
5542 continue;
5543 pci_dev_lock(dev);
5544 if (dev->subordinate)
5545 pci_bus_lock(dev->subordinate);
5546 }
5547}
5548
5549/* Unlock devices from the bottom of the tree up */
5550static void pci_slot_unlock(struct pci_slot *slot)
5551{
5552 struct pci_dev *dev;
5553
5554 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5555 if (!dev->slot || dev->slot != slot)
5556 continue;
5557 if (dev->subordinate)
5558 pci_bus_unlock(dev->subordinate);
5559 pci_dev_unlock(dev);
5560 }
5561}
5562
Alex Williamson61cf16d2013-12-16 15:14:31 -07005563/* Return 1 on successful lock, 0 on contention */
5564static int pci_slot_trylock(struct pci_slot *slot)
5565{
5566 struct pci_dev *dev;
5567
5568 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5569 if (!dev->slot || dev->slot != slot)
5570 continue;
5571 if (!pci_dev_trylock(dev))
5572 goto unlock;
5573 if (dev->subordinate) {
5574 if (!pci_bus_trylock(dev->subordinate)) {
5575 pci_dev_unlock(dev);
5576 goto unlock;
5577 }
5578 }
5579 }
5580 return 1;
5581
5582unlock:
5583 list_for_each_entry_continue_reverse(dev,
5584 &slot->bus->devices, bus_list) {
5585 if (!dev->slot || dev->slot != slot)
5586 continue;
5587 if (dev->subordinate)
5588 pci_bus_unlock(dev->subordinate);
5589 pci_dev_unlock(dev);
5590 }
5591 return 0;
5592}
5593
Alex Williamsonddefc032019-02-18 12:46:46 -07005594/*
5595 * Save and disable devices from the top of the tree down while holding
5596 * the @dev mutex lock for the entire tree.
5597 */
5598static void pci_bus_save_and_disable_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005599{
5600 struct pci_dev *dev;
5601
5602 list_for_each_entry(dev, &bus->devices, bus_list) {
5603 pci_dev_save_and_disable(dev);
5604 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005605 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005606 }
5607}
5608
5609/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005610 * Restore devices from top of the tree down while holding @dev mutex lock
5611 * for the entire tree. Parent bridges need to be restored before we can
5612 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005613 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005614static void pci_bus_restore_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005615{
5616 struct pci_dev *dev;
5617
5618 list_for_each_entry(dev, &bus->devices, bus_list) {
5619 pci_dev_restore(dev);
5620 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005621 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005622 }
5623}
5624
Alex Williamsonddefc032019-02-18 12:46:46 -07005625/*
5626 * Save and disable devices from the top of the tree down while holding
5627 * the @dev mutex lock for the entire tree.
5628 */
5629static void pci_slot_save_and_disable_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005630{
5631 struct pci_dev *dev;
5632
5633 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5634 if (!dev->slot || dev->slot != slot)
5635 continue;
5636 pci_dev_save_and_disable(dev);
5637 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005638 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005639 }
5640}
5641
5642/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005643 * Restore devices from top of the tree down while holding @dev mutex lock
5644 * for the entire tree. Parent bridges need to be restored before we can
5645 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005646 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005647static void pci_slot_restore_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005648{
5649 struct pci_dev *dev;
5650
5651 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5652 if (!dev->slot || dev->slot != slot)
5653 continue;
5654 pci_dev_restore(dev);
5655 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005656 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005657 }
5658}
5659
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305660static int pci_slot_reset(struct pci_slot *slot, bool probe)
Alex Williamson090a3c52013-08-08 14:09:55 -06005661{
5662 int rc;
5663
Alex Williamsonf331a852015-01-15 18:16:04 -06005664 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06005665 return -ENOTTY;
5666
5667 if (!probe)
5668 pci_slot_lock(slot);
5669
5670 might_sleep();
5671
5672 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
5673
5674 if (!probe)
5675 pci_slot_unlock(slot);
5676
5677 return rc;
5678}
5679
5680/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005681 * pci_probe_reset_slot - probe whether a PCI slot can be reset
5682 * @slot: PCI slot to probe
5683 *
5684 * Return 0 if slot can be reset, negative if a slot reset is not supported.
5685 */
5686int pci_probe_reset_slot(struct pci_slot *slot)
5687{
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305688 return pci_slot_reset(slot, PCI_RESET_PROBE);
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005689}
5690EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
5691
5692/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005693 * __pci_reset_slot - Try to reset a PCI slot
Alex Williamson090a3c52013-08-08 14:09:55 -06005694 * @slot: PCI slot to reset
5695 *
5696 * A PCI bus may host multiple slots, each slot may support a reset mechanism
5697 * independent of other slots. For instance, some slots may support slot power
5698 * control. In the case of a 1:1 bus to slot architecture, this function may
5699 * wrap the bus reset to avoid spurious slot related events such as hotplug.
5700 * Generally a slot reset should be attempted before a bus reset. All of the
5701 * function of the slot and any subordinate buses behind the slot are reset
5702 * through this function. PCI config space of all devices in the slot and
5703 * behind the slot is saved before and restored after reset.
5704 *
Alex Williamson61cf16d2013-12-16 15:14:31 -07005705 * Same as above except return -EAGAIN if the slot cannot be locked
5706 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005707static int __pci_reset_slot(struct pci_slot *slot)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005708{
5709 int rc;
5710
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305711 rc = pci_slot_reset(slot, PCI_RESET_PROBE);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005712 if (rc)
5713 return rc;
5714
Alex Williamson61cf16d2013-12-16 15:14:31 -07005715 if (pci_slot_trylock(slot)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005716 pci_slot_save_and_disable_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005717 might_sleep();
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305718 rc = pci_reset_hotplug_slot(slot->hotplug, PCI_RESET_DO_RESET);
Alex Williamsonddefc032019-02-18 12:46:46 -07005719 pci_slot_restore_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005720 pci_slot_unlock(slot);
5721 } else
5722 rc = -EAGAIN;
5723
Alex Williamson61cf16d2013-12-16 15:14:31 -07005724 return rc;
5725}
Alex Williamson61cf16d2013-12-16 15:14:31 -07005726
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305727static int pci_bus_reset(struct pci_bus *bus, bool probe)
Alex Williamson090a3c52013-08-08 14:09:55 -06005728{
Sinan Kaya18426232018-07-19 18:04:09 -05005729 int ret;
5730
Alex Williamsonf331a852015-01-15 18:16:04 -06005731 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06005732 return -ENOTTY;
5733
5734 if (probe)
5735 return 0;
5736
5737 pci_bus_lock(bus);
5738
5739 might_sleep();
5740
Sinan Kaya381634c2018-07-19 18:04:11 -05005741 ret = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamson090a3c52013-08-08 14:09:55 -06005742
5743 pci_bus_unlock(bus);
5744
Sinan Kaya18426232018-07-19 18:04:09 -05005745 return ret;
Alex Williamson090a3c52013-08-08 14:09:55 -06005746}
5747
5748/**
Keith Buschc4eed622018-09-20 10:27:11 -06005749 * pci_bus_error_reset - reset the bridge's subordinate bus
5750 * @bridge: The parent device that connects to the bus to reset
5751 *
5752 * This function will first try to reset the slots on this bus if the method is
5753 * available. If slot reset fails or is not available, this will fall back to a
5754 * secondary bus reset.
5755 */
5756int pci_bus_error_reset(struct pci_dev *bridge)
5757{
5758 struct pci_bus *bus = bridge->subordinate;
5759 struct pci_slot *slot;
5760
5761 if (!bus)
5762 return -ENOTTY;
5763
5764 mutex_lock(&pci_slot_mutex);
5765 if (list_empty(&bus->slots))
5766 goto bus_reset;
5767
5768 list_for_each_entry(slot, &bus->slots, list)
5769 if (pci_probe_reset_slot(slot))
5770 goto bus_reset;
5771
5772 list_for_each_entry(slot, &bus->slots, list)
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305773 if (pci_slot_reset(slot, PCI_RESET_DO_RESET))
Keith Buschc4eed622018-09-20 10:27:11 -06005774 goto bus_reset;
5775
5776 mutex_unlock(&pci_slot_mutex);
5777 return 0;
5778bus_reset:
5779 mutex_unlock(&pci_slot_mutex);
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305780 return pci_bus_reset(bridge->subordinate, PCI_RESET_DO_RESET);
Keith Buschc4eed622018-09-20 10:27:11 -06005781}
5782
5783/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005784 * pci_probe_reset_bus - probe whether a PCI bus can be reset
5785 * @bus: PCI bus to probe
5786 *
5787 * Return 0 if bus can be reset, negative if a bus reset is not supported.
5788 */
5789int pci_probe_reset_bus(struct pci_bus *bus)
5790{
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305791 return pci_bus_reset(bus, PCI_RESET_PROBE);
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005792}
5793EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
5794
5795/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005796 * __pci_reset_bus - Try to reset a PCI bus
Alex Williamson61cf16d2013-12-16 15:14:31 -07005797 * @bus: top level PCI bus to reset
5798 *
5799 * Same as above except return -EAGAIN if the bus cannot be locked
5800 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005801static int __pci_reset_bus(struct pci_bus *bus)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005802{
5803 int rc;
5804
Amey Narkhede9bdc81c2021-08-17 23:35:00 +05305805 rc = pci_bus_reset(bus, PCI_RESET_PROBE);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005806 if (rc)
5807 return rc;
5808
Alex Williamson61cf16d2013-12-16 15:14:31 -07005809 if (pci_bus_trylock(bus)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005810 pci_bus_save_and_disable_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005811 might_sleep();
Sinan Kaya381634c2018-07-19 18:04:11 -05005812 rc = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamsonddefc032019-02-18 12:46:46 -07005813 pci_bus_restore_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005814 pci_bus_unlock(bus);
5815 } else
5816 rc = -EAGAIN;
5817
Alex Williamson61cf16d2013-12-16 15:14:31 -07005818 return rc;
5819}
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005820
5821/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005822 * pci_reset_bus - Try to reset a PCI bus
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005823 * @pdev: top level PCI device to reset via slot/bus
5824 *
5825 * Same as above except return -EAGAIN if the bus cannot be locked
5826 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005827int pci_reset_bus(struct pci_dev *pdev)
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005828{
Dennis Dalessandrod8a52812018-09-05 16:08:03 +00005829 return (!pci_probe_reset_slot(pdev->slot)) ?
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005830 __pci_reset_slot(pdev->slot) : __pci_reset_bus(pdev->bus);
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005831}
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005832EXPORT_SYMBOL_GPL(pci_reset_bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005833
5834/**
Peter Orubad556ad42007-05-15 13:59:13 +02005835 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
5836 * @dev: PCI device to query
5837 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005838 * Returns mmrbc: maximum designed memory read count in bytes or
5839 * appropriate error value.
Peter Orubad556ad42007-05-15 13:59:13 +02005840 */
5841int pcix_get_max_mmrbc(struct pci_dev *dev)
5842{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005843 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02005844 u32 stat;
5845
5846 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5847 if (!cap)
5848 return -EINVAL;
5849
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005850 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02005851 return -EINVAL;
5852
Dean Nelson25daeb52010-03-09 22:26:40 -05005853 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02005854}
5855EXPORT_SYMBOL(pcix_get_max_mmrbc);
5856
5857/**
5858 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
5859 * @dev: PCI device to query
5860 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005861 * Returns mmrbc: maximum memory read count in bytes or appropriate error
5862 * value.
Peter Orubad556ad42007-05-15 13:59:13 +02005863 */
5864int pcix_get_mmrbc(struct pci_dev *dev)
5865{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005866 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005867 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005868
5869 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5870 if (!cap)
5871 return -EINVAL;
5872
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005873 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5874 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005875
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005876 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02005877}
5878EXPORT_SYMBOL(pcix_get_mmrbc);
5879
5880/**
5881 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
5882 * @dev: PCI device to query
5883 * @mmrbc: maximum memory read count in bytes
5884 * valid values are 512, 1024, 2048, 4096
5885 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005886 * If possible sets maximum memory read byte count, some bridges have errata
Peter Orubad556ad42007-05-15 13:59:13 +02005887 * that prevent this.
5888 */
5889int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
5890{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005891 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005892 u32 stat, v, o;
5893 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005894
vignesh babu229f5af2007-08-13 18:23:14 +05305895 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005896 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005897
5898 v = ffs(mmrbc) - 10;
5899
5900 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5901 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005902 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005903
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005904 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
5905 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005906
5907 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
5908 return -E2BIG;
5909
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005910 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5911 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005912
5913 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
5914 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06005915 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02005916 return -EIO;
5917
5918 cmd &= ~PCI_X_CMD_MAX_READ;
5919 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005920 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
5921 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02005922 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005923 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02005924}
5925EXPORT_SYMBOL(pcix_set_mmrbc);
5926
5927/**
5928 * pcie_get_readrq - get PCI Express read request size
5929 * @dev: PCI device to query
5930 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005931 * Returns maximum memory read request in bytes or appropriate error value.
Peter Orubad556ad42007-05-15 13:59:13 +02005932 */
5933int pcie_get_readrq(struct pci_dev *dev)
5934{
Peter Orubad556ad42007-05-15 13:59:13 +02005935 u16 ctl;
5936
Jiang Liu59875ae2012-07-24 17:20:06 +08005937 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02005938
Jiang Liu59875ae2012-07-24 17:20:06 +08005939 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02005940}
5941EXPORT_SYMBOL(pcie_get_readrq);
5942
5943/**
5944 * pcie_set_readrq - set PCI Express maximum memory read request
5945 * @dev: PCI device to query
Randy Dunlap42e61f4a2007-07-23 21:42:11 -07005946 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005947 * valid values are 128, 256, 512, 1024, 2048, 4096
5948 *
Jon Masonc9b378c2011-06-28 18:26:25 -05005949 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005950 */
5951int pcie_set_readrq(struct pci_dev *dev, int rq)
5952{
Jiang Liu59875ae2012-07-24 17:20:06 +08005953 u16 v;
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005954 int ret;
Peter Orubad556ad42007-05-15 13:59:13 +02005955
vignesh babu229f5af2007-08-13 18:23:14 +05305956 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08005957 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005958
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005959 /*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005960 * If using the "performance" PCIe config, we clamp the read rq
5961 * size to the max packet size to keep the host bridge from
5962 * generating requests larger than we can cope with.
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005963 */
5964 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
5965 int mps = pcie_get_mps(dev);
5966
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005967 if (mps < rq)
5968 rq = mps;
5969 }
5970
5971 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02005972
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005973 ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
Jiang Liu59875ae2012-07-24 17:20:06 +08005974 PCI_EXP_DEVCTL_READRQ, v);
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005975
5976 return pcibios_err_to_errno(ret);
Peter Orubad556ad42007-05-15 13:59:13 +02005977}
5978EXPORT_SYMBOL(pcie_set_readrq);
5979
5980/**
Jon Masonb03e7492011-07-20 15:20:54 -05005981 * pcie_get_mps - get PCI Express maximum payload size
5982 * @dev: PCI device to query
5983 *
5984 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005985 */
5986int pcie_get_mps(struct pci_dev *dev)
5987{
Jon Masonb03e7492011-07-20 15:20:54 -05005988 u16 ctl;
5989
Jiang Liu59875ae2012-07-24 17:20:06 +08005990 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05005991
Jiang Liu59875ae2012-07-24 17:20:06 +08005992 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05005993}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005994EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005995
5996/**
5997 * pcie_set_mps - set PCI Express maximum payload size
5998 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07005999 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05006000 * valid values are 128, 256, 512, 1024, 2048, 4096
6001 *
6002 * If possible sets maximum payload size
6003 */
6004int pcie_set_mps(struct pci_dev *dev, int mps)
6005{
Jiang Liu59875ae2012-07-24 17:20:06 +08006006 u16 v;
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02006007 int ret;
Jon Masonb03e7492011-07-20 15:20:54 -05006008
6009 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08006010 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05006011
6012 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07006013 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08006014 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05006015 v <<= 5;
6016
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02006017 ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
Jiang Liu59875ae2012-07-24 17:20:06 +08006018 PCI_EXP_DEVCTL_PAYLOAD, v);
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02006019
6020 return pcibios_err_to_errno(ret);
Jon Masonb03e7492011-07-20 15:20:54 -05006021}
Yijing Wangf1c66c42013-09-24 12:08:06 -06006022EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05006023
6024/**
Tal Gilboa6db79a82018-03-30 08:37:44 -05006025 * pcie_bandwidth_available - determine minimum link settings of a PCIe
6026 * device and its bandwidth limitation
6027 * @dev: PCI device to query
6028 * @limiting_dev: storage for device causing the bandwidth limitation
6029 * @speed: storage for speed of limiting device
6030 * @width: storage for width of limiting device
6031 *
6032 * Walk up the PCI device chain and find the point where the minimum
6033 * bandwidth is available. Return the bandwidth available there and (if
6034 * limiting_dev, speed, and width pointers are supplied) information about
6035 * that point. The bandwidth returned is in Mb/s, i.e., megabits/second of
6036 * raw bandwidth.
6037 */
6038u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
6039 enum pci_bus_speed *speed,
6040 enum pcie_link_width *width)
6041{
6042 u16 lnksta;
6043 enum pci_bus_speed next_speed;
6044 enum pcie_link_width next_width;
6045 u32 bw, next_bw;
6046
6047 if (speed)
6048 *speed = PCI_SPEED_UNKNOWN;
6049 if (width)
6050 *width = PCIE_LNK_WIDTH_UNKNOWN;
6051
6052 bw = 0;
6053
6054 while (dev) {
6055 pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
6056
6057 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
6058 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
6059 PCI_EXP_LNKSTA_NLW_SHIFT;
6060
6061 next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);
6062
6063 /* Check if current device limits the total bandwidth */
6064 if (!bw || next_bw <= bw) {
6065 bw = next_bw;
6066
6067 if (limiting_dev)
6068 *limiting_dev = dev;
6069 if (speed)
6070 *speed = next_speed;
6071 if (width)
6072 *width = next_width;
6073 }
6074
6075 dev = pci_upstream_bridge(dev);
6076 }
6077
6078 return bw;
6079}
6080EXPORT_SYMBOL(pcie_bandwidth_available);
6081
6082/**
Tal Gilboa6cf57be2018-03-30 07:44:05 -05006083 * pcie_get_speed_cap - query for the PCI device's link speed capability
6084 * @dev: PCI device to query
6085 *
6086 * Query the PCI device speed capability. Return the maximum link speed
6087 * supported by the device.
6088 */
6089enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
6090{
6091 u32 lnkcap2, lnkcap;
6092
6093 /*
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06006094 * Link Capabilities 2 was added in PCIe r3.0, sec 7.8.18. The
6095 * implementation note there recommends using the Supported Link
6096 * Speeds Vector in Link Capabilities 2 when supported.
6097 *
6098 * Without Link Capabilities 2, i.e., prior to PCIe r3.0, software
6099 * should use the Supported Link Speeds field in Link Capabilities,
6100 * where only 2.5 GT/s and 5.0 GT/s speeds were defined.
Tal Gilboa6cf57be2018-03-30 07:44:05 -05006101 */
6102 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
Yicong Yang757bfaa2020-02-17 19:13:03 +08006103
6104 /* PCIe r3.0-compliant */
6105 if (lnkcap2)
6106 return PCIE_LNKCAP2_SLS2SPEED(lnkcap2);
Tal Gilboa6cf57be2018-03-30 07:44:05 -05006107
6108 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06006109 if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_5_0GB)
6110 return PCIE_SPEED_5_0GT;
6111 else if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_2_5GB)
6112 return PCIE_SPEED_2_5GT;
Tal Gilboa6cf57be2018-03-30 07:44:05 -05006113
6114 return PCI_SPEED_UNKNOWN;
6115}
Alex Deucher576c7212018-06-25 13:17:41 -05006116EXPORT_SYMBOL(pcie_get_speed_cap);
Tal Gilboa6cf57be2018-03-30 07:44:05 -05006117
6118/**
Tal Gilboac70b65f2018-03-30 08:24:36 -05006119 * pcie_get_width_cap - query for the PCI device's link width capability
6120 * @dev: PCI device to query
6121 *
6122 * Query the PCI device width capability. Return the maximum link width
6123 * supported by the device.
6124 */
6125enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
6126{
6127 u32 lnkcap;
6128
6129 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
6130 if (lnkcap)
6131 return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;
6132
6133 return PCIE_LNK_WIDTH_UNKNOWN;
6134}
Alex Deucher576c7212018-06-25 13:17:41 -05006135EXPORT_SYMBOL(pcie_get_width_cap);
Tal Gilboac70b65f2018-03-30 08:24:36 -05006136
6137/**
Tal Gilboab852f632018-03-30 08:32:03 -05006138 * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
6139 * @dev: PCI device
6140 * @speed: storage for link speed
6141 * @width: storage for link width
6142 *
6143 * Calculate a PCI device's link bandwidth by querying for its link speed
6144 * and width, multiplying them, and applying encoding overhead. The result
6145 * is in Mb/s, i.e., megabits/second of raw bandwidth.
6146 */
6147u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
6148 enum pcie_link_width *width)
6149{
6150 *speed = pcie_get_speed_cap(dev);
6151 *width = pcie_get_width_cap(dev);
6152
6153 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
6154 return 0;
6155
6156 return *width * PCIE_SPEED2MBS_ENC(*speed);
6157}
6158
6159/**
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05006160 * __pcie_print_link_status - Report the PCI device's link speed and width
Tal Gilboa9e506a72018-03-30 08:56:47 -05006161 * @dev: PCI device to query
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05006162 * @verbose: Print info even when enough bandwidth is available
Tal Gilboa9e506a72018-03-30 08:56:47 -05006163 *
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05006164 * If the available bandwidth at the device is less than the device is
6165 * capable of, report the device's maximum possible bandwidth and the
6166 * upstream link that limits its performance. If @verbose, always print
6167 * the available bandwidth, even if the device isn't constrained.
Tal Gilboa9e506a72018-03-30 08:56:47 -05006168 */
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05006169void __pcie_print_link_status(struct pci_dev *dev, bool verbose)
Tal Gilboa9e506a72018-03-30 08:56:47 -05006170{
6171 enum pcie_link_width width, width_cap;
6172 enum pci_bus_speed speed, speed_cap;
6173 struct pci_dev *limiting_dev = NULL;
6174 u32 bw_avail, bw_cap;
6175
6176 bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
6177 bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);
6178
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05006179 if (bw_avail >= bw_cap && verbose)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05006180 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth (%s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05006181 bw_cap / 1000, bw_cap % 1000,
Bjorn Helgaas6348a342020-02-28 15:24:52 -06006182 pci_speed_string(speed_cap), width_cap);
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05006183 else if (bw_avail < bw_cap)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05006184 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05006185 bw_avail / 1000, bw_avail % 1000,
Bjorn Helgaas6348a342020-02-28 15:24:52 -06006186 pci_speed_string(speed), width,
Tal Gilboa9e506a72018-03-30 08:56:47 -05006187 limiting_dev ? pci_name(limiting_dev) : "<unknown>",
6188 bw_cap / 1000, bw_cap % 1000,
Bjorn Helgaas6348a342020-02-28 15:24:52 -06006189 pci_speed_string(speed_cap), width_cap);
Tal Gilboa9e506a72018-03-30 08:56:47 -05006190}
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05006191
6192/**
6193 * pcie_print_link_status - Report the PCI device's link speed and width
6194 * @dev: PCI device to query
6195 *
6196 * Report the available bandwidth at the device.
6197 */
6198void pcie_print_link_status(struct pci_dev *dev)
6199{
6200 __pcie_print_link_status(dev, true);
6201}
Tal Gilboa9e506a72018-03-30 08:56:47 -05006202EXPORT_SYMBOL(pcie_print_link_status);
6203
6204/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09006205 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08006206 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09006207 * @flags: resource type mask to be selected
6208 *
6209 * This helper routine makes bar mask from the type of resource.
6210 */
6211int pci_select_bars(struct pci_dev *dev, unsigned long flags)
6212{
6213 int i, bars = 0;
6214 for (i = 0; i < PCI_NUM_RESOURCES; i++)
6215 if (pci_resource_flags(dev, i) & flags)
6216 bars |= (1 << i);
6217 return bars;
6218}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06006219EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09006220
Mike Travis95a8b6e2010-02-02 14:38:13 -08006221/* Some architectures require additional programming to enable VGA */
6222static arch_set_vga_state_t arch_set_vga_state;
6223
6224void __init pci_register_set_vga_state(arch_set_vga_state_t func)
6225{
6226 arch_set_vga_state = func; /* NULL disables */
6227}
6228
6229static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04006230 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08006231{
6232 if (arch_set_vga_state)
6233 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10006234 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08006235 return 0;
6236}
6237
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006238/**
6239 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07006240 * @dev: the PCI device
6241 * @decode: true = enable decoding, false = disable decoding
6242 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07006243 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10006244 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006245 */
6246int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10006247 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006248{
6249 struct pci_bus *bus;
6250 struct pci_dev *bridge;
6251 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08006252 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006253
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06006254 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006255
Mike Travis95a8b6e2010-02-02 14:38:13 -08006256 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10006257 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08006258 if (rc)
6259 return rc;
6260
Dave Airlie3448a192010-06-01 15:32:24 +10006261 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
6262 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Krzysztof Wilczyński0a98bb92020-09-25 22:45:55 +00006263 if (decode)
Dave Airlie3448a192010-06-01 15:32:24 +10006264 cmd |= command_bits;
6265 else
6266 cmd &= ~command_bits;
6267 pci_write_config_word(dev, PCI_COMMAND, cmd);
6268 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006269
Dave Airlie3448a192010-06-01 15:32:24 +10006270 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006271 return 0;
6272
6273 bus = dev->bus;
6274 while (bus) {
6275 bridge = bus->self;
6276 if (bridge) {
6277 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
6278 &cmd);
Krzysztof Wilczyński0a98bb92020-09-25 22:45:55 +00006279 if (decode)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006280 cmd |= PCI_BRIDGE_CTL_VGA;
6281 else
6282 cmd &= ~PCI_BRIDGE_CTL_VGA;
6283 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
6284 cmd);
6285 }
6286 bus = bus->parent;
6287 }
6288 return 0;
6289}
6290
Kai-Heng Feng52525b72019-10-18 15:38:47 +08006291#ifdef CONFIG_ACPI
6292bool pci_pr3_present(struct pci_dev *pdev)
6293{
6294 struct acpi_device *adev;
6295
6296 if (acpi_disabled)
6297 return false;
6298
6299 adev = ACPI_COMPANION(&pdev->dev);
6300 if (!adev)
6301 return false;
6302
6303 return adev->power.flags.power_resources &&
6304 acpi_has_method(adev->handle, "_PR3");
6305}
6306EXPORT_SYMBOL_GPL(pci_pr3_present);
6307#endif
6308
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006309/**
6310 * pci_add_dma_alias - Add a DMA devfn alias for a device
6311 * @dev: the PCI device for which alias is added
James Sewart09298542019-12-10 16:07:30 -06006312 * @devfn_from: alias slot and function
6313 * @nr_devfns: number of subsequent devfns to alias
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006314 *
Logan Gunthorpef778a0d2018-05-30 14:13:11 -06006315 * This helper encodes an 8-bit devfn as a bit number in dma_alias_mask
6316 * which is used to program permissible bus-devfn source addresses for DMA
6317 * requests in an IOMMU. These aliases factor into IOMMU group creation
6318 * and are useful for devices generating DMA requests beyond or different
6319 * from their logical bus-devfn. Examples include device quirks where the
6320 * device simply uses the wrong devfn, as well as non-transparent bridges
6321 * where the alias may be a proxy for devices in another domain.
6322 *
6323 * IOMMU group creation is performed during device discovery or addition,
6324 * prior to any potential DMA mapping and therefore prior to driver probing
6325 * (especially for userspace assigned devices where IOMMU group definition
6326 * cannot be left as a userspace activity). DMA aliases should therefore
6327 * be configured via quirks, such as the PCI fixup header quirk.
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006328 */
James Sewart09298542019-12-10 16:07:30 -06006329void pci_add_dma_alias(struct pci_dev *dev, u8 devfn_from, unsigned nr_devfns)
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006330{
James Sewart09298542019-12-10 16:07:30 -06006331 int devfn_to;
6332
6333 nr_devfns = min(nr_devfns, (unsigned) MAX_NR_DEVFNS - devfn_from);
6334 devfn_to = devfn_from + nr_devfns - 1;
6335
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006336 if (!dev->dma_alias_mask)
James Sewartf8bf2ae2019-12-10 15:51:33 -06006337 dev->dma_alias_mask = bitmap_zalloc(MAX_NR_DEVFNS, GFP_KERNEL);
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006338 if (!dev->dma_alias_mask) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006339 pci_warn(dev, "Unable to allocate DMA alias mask\n");
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006340 return;
6341 }
6342
James Sewart09298542019-12-10 16:07:30 -06006343 bitmap_set(dev->dma_alias_mask, devfn_from, nr_devfns);
6344
6345 if (nr_devfns == 1)
6346 pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
6347 PCI_SLOT(devfn_from), PCI_FUNC(devfn_from));
6348 else if (nr_devfns > 1)
6349 pci_info(dev, "Enabling fixed DMA alias for devfn range from %02x.%d to %02x.%d\n",
6350 PCI_SLOT(devfn_from), PCI_FUNC(devfn_from),
6351 PCI_SLOT(devfn_to), PCI_FUNC(devfn_to));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006352}
6353
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006354bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
6355{
6356 return (dev1->dma_alias_mask &&
6357 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
6358 (dev2->dma_alias_mask &&
Jon Derrick2856ba62020-01-21 06:37:47 -07006359 test_bit(dev1->devfn, dev2->dma_alias_mask)) ||
6360 pci_real_dma_dev(dev1) == dev2 ||
6361 pci_real_dma_dev(dev2) == dev1;
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006362}
6363
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01006364bool pci_device_is_present(struct pci_dev *pdev)
6365{
6366 u32 v;
6367
Keith Buschfe2bd752017-03-29 22:49:17 -05006368 if (pci_dev_is_disconnected(pdev))
6369 return false;
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01006370 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
6371}
6372EXPORT_SYMBOL_GPL(pci_device_is_present);
6373
Rafael J. Wysocki08249652015-04-13 16:23:36 +02006374void pci_ignore_hotplug(struct pci_dev *dev)
6375{
6376 struct pci_dev *bridge = dev->bus->self;
6377
6378 dev->ignore_hotplug = 1;
6379 /* Propagate the "ignore hotplug" setting to the parent bridge. */
6380 if (bridge)
6381 bridge->ignore_hotplug = 1;
6382}
6383EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
6384
Jon Derrick2856ba62020-01-21 06:37:47 -07006385/**
6386 * pci_real_dma_dev - Get PCI DMA device for PCI device
6387 * @dev: the PCI device that may have a PCI DMA alias
6388 *
6389 * Permits the platform to provide architecture-specific functionality to
6390 * devices needing to alias DMA to another PCI device on another PCI bus. If
6391 * the PCI device is on the same bus, it is recommended to use
6392 * pci_add_dma_alias(). This is the default implementation. Architecture
6393 * implementations can override this.
6394 */
6395struct pci_dev __weak *pci_real_dma_dev(struct pci_dev *dev)
6396{
6397 return dev;
6398}
6399
Yongji Xie0a701aa2017-04-10 19:58:12 +08006400resource_size_t __weak pcibios_default_alignment(void)
6401{
6402 return 0;
6403}
6404
Denis Efremovb8074aa2019-07-29 13:13:57 +03006405/*
6406 * Arches that don't want to expose struct resource to userland as-is in
6407 * sysfs and /proc can implement their own pci_resource_to_user().
6408 */
6409void __weak pci_resource_to_user(const struct pci_dev *dev, int bar,
6410 const struct resource *rsrc,
6411 resource_size_t *start, resource_size_t *end)
6412{
6413 *start = rsrc->start;
6414 *end = rsrc->end;
6415}
6416
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006417static char *resource_alignment_param;
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00006418static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006419
6420/**
6421 * pci_specified_resource_alignment - get resource alignment specified by user.
6422 * @dev: the PCI device to get
Yongji Xiee3adec72017-04-10 19:58:14 +08006423 * @resize: whether or not to change resources' size when reassigning alignment
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006424 *
6425 * RETURNS: Resource alignment if it is specified.
6426 * Zero if it is not specified.
6427 */
Yongji Xiee3adec72017-04-10 19:58:14 +08006428static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
6429 bool *resize)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006430{
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006431 int align_order, count;
Yongji Xie0a701aa2017-04-10 19:58:12 +08006432 resource_size_t align = pcibios_default_alignment();
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006433 const char *p;
6434 int ret;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006435
6436 spin_lock(&resource_alignment_lock);
6437 p = resource_alignment_param;
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006438 if (!p || !*p)
Yongji Xief0b99f72016-09-13 17:00:31 +08006439 goto out;
6440 if (pci_has_flag(PCI_PROBE_ONLY)) {
Yongji Xie0a701aa2017-04-10 19:58:12 +08006441 align = 0;
Yongji Xief0b99f72016-09-13 17:00:31 +08006442 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
6443 goto out;
6444 }
6445
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006446 while (*p) {
6447 count = 0;
6448 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
Bjorn Helgaas6534aac2020-11-05 14:51:36 -06006449 p[count] == '@') {
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006450 p += count + 1;
Bjorn Helgaas6534aac2020-11-05 14:51:36 -06006451 if (align_order > 63) {
6452 pr_err("PCI: Invalid requested alignment (order %d)\n",
6453 align_order);
6454 align_order = PAGE_SHIFT;
6455 }
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006456 } else {
Bjorn Helgaas6534aac2020-11-05 14:51:36 -06006457 align_order = PAGE_SHIFT;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006458 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006459
6460 ret = pci_dev_str_match(dev, p, &p);
6461 if (ret == 1) {
6462 *resize = true;
Colin Ian Kingcc73eb32020-11-14 15:48:04 -06006463 align = 1ULL << align_order;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006464 break;
6465 } else if (ret < 0) {
6466 pr_err("PCI: Can't parse resource_alignment parameter: %s\n",
6467 p);
6468 break;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006469 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006470
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006471 if (*p != ';' && *p != ',') {
6472 /* End of param or invalid format */
6473 break;
6474 }
6475 p++;
6476 }
Yongji Xief0b99f72016-09-13 17:00:31 +08006477out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006478 spin_unlock(&resource_alignment_lock);
6479 return align;
6480}
6481
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006482static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
Yongji Xiee3adec72017-04-10 19:58:14 +08006483 resource_size_t align, bool resize)
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006484{
6485 struct resource *r = &dev->resource[bar];
6486 resource_size_t size;
6487
6488 if (!(r->flags & IORESOURCE_MEM))
6489 return;
6490
6491 if (r->flags & IORESOURCE_PCI_FIXED) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006492 pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006493 bar, r, (unsigned long long)align);
6494 return;
6495 }
6496
6497 size = resource_size(r);
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006498 if (size >= align)
6499 return;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006500
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006501 /*
Yongji Xiee3adec72017-04-10 19:58:14 +08006502 * Increase the alignment of the resource. There are two ways we
6503 * can do this:
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006504 *
Yongji Xiee3adec72017-04-10 19:58:14 +08006505 * 1) Increase the size of the resource. BARs are aligned on their
6506 * size, so when we reallocate space for this resource, we'll
6507 * allocate it with the larger alignment. This also prevents
6508 * assignment of any other BARs inside the alignment region, so
6509 * if we're requesting page alignment, this means no other BARs
6510 * will share the page.
6511 *
6512 * The disadvantage is that this makes the resource larger than
6513 * the hardware BAR, which may break drivers that compute things
6514 * based on the resource size, e.g., to find registers at a
6515 * fixed offset before the end of the BAR.
6516 *
6517 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
6518 * set r->start to the desired alignment. By itself this
6519 * doesn't prevent other BARs being put inside the alignment
6520 * region, but if we realign *every* resource of every device in
6521 * the system, none of them will share an alignment region.
6522 *
6523 * When the user has requested alignment for only some devices via
6524 * the "pci=resource_alignment" argument, "resize" is true and we
6525 * use the first method. Otherwise we assume we're aligning all
6526 * devices and we use the second.
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006527 */
Yongji Xiee3adec72017-04-10 19:58:14 +08006528
Frederick Lawler7506dc72018-01-18 12:55:24 -06006529 pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006530 bar, r, (unsigned long long)align);
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006531
Yongji Xiee3adec72017-04-10 19:58:14 +08006532 if (resize) {
6533 r->start = 0;
6534 r->end = align - 1;
6535 } else {
6536 r->flags &= ~IORESOURCE_SIZEALIGN;
6537 r->flags |= IORESOURCE_STARTALIGN;
6538 r->start = align;
6539 r->end = r->start + size - 1;
6540 }
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006541 r->flags |= IORESOURCE_UNSET;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006542}
6543
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006544/*
6545 * This function disables memory decoding and releases memory resources
6546 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
6547 * It also rounds up size to specified alignment.
6548 * Later on, the kernel will assign page-aligned memory resource back
6549 * to the device.
6550 */
6551void pci_reassigndev_resource_alignment(struct pci_dev *dev)
6552{
6553 int i;
6554 struct resource *r;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006555 resource_size_t align;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006556 u16 command;
Yongji Xiee3adec72017-04-10 19:58:14 +08006557 bool resize = false;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006558
Yongji Xie62d9a782016-09-13 17:00:32 +08006559 /*
6560 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
6561 * 3.4.1.11. Their resources are allocated from the space
6562 * described by the VF BARx register in the PF's SR-IOV capability.
6563 * We can't influence their alignment here.
6564 */
6565 if (dev->is_virtfn)
6566 return;
6567
Yinghai Lu10c463a2012-03-18 22:46:26 -07006568 /* check if specified PCI is target device to reassign */
Yongji Xiee3adec72017-04-10 19:58:14 +08006569 align = pci_specified_resource_alignment(dev, &resize);
Yinghai Lu10c463a2012-03-18 22:46:26 -07006570 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006571 return;
6572
6573 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
6574 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006575 pci_warn(dev, "Can't reassign resources to host bridge\n");
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006576 return;
6577 }
6578
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006579 pci_read_config_word(dev, PCI_COMMAND, &command);
6580 command &= ~PCI_COMMAND_MEMORY;
6581 pci_write_config_word(dev, PCI_COMMAND, command);
6582
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006583 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
Yongji Xiee3adec72017-04-10 19:58:14 +08006584 pci_request_resource_alignment(dev, i, align, resize);
Yongji Xief0b99f72016-09-13 17:00:31 +08006585
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006586 /*
6587 * Need to disable bridge's resource window,
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006588 * to enable the kernel to reassign new resource
6589 * window later on.
6590 */
Honghui Zhangb2fb5cc2018-10-16 18:44:43 +08006591 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006592 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
6593 r = &dev->resource[i];
6594 if (!(r->flags & IORESOURCE_MEM))
6595 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07006596 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006597 r->end = resource_size(r) - 1;
6598 r->start = 0;
6599 }
6600 pci_disable_bridge_window(dev);
6601 }
6602}
6603
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006604static ssize_t resource_alignment_show(struct bus_type *bus, char *buf)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006605{
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006606 size_t count = 0;
6607
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006608 spin_lock(&resource_alignment_lock);
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006609 if (resource_alignment_param)
Krzysztof Wilczyński381bd3f2021-06-03 00:01:09 +00006610 count = sysfs_emit(buf, "%s\n", resource_alignment_param);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006611 spin_unlock(&resource_alignment_lock);
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006612
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006613 return count;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006614}
6615
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006616static ssize_t resource_alignment_store(struct bus_type *bus,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006617 const char *buf, size_t count)
6618{
Krzysztof Wilczyński381bd3f2021-06-03 00:01:09 +00006619 char *param, *old, *end;
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006620
Krzysztof Wilczyński381bd3f2021-06-03 00:01:09 +00006621 if (count >= (PAGE_SIZE - 1))
6622 return -EINVAL;
6623
6624 param = kstrndup(buf, count, GFP_KERNEL);
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006625 if (!param)
6626 return -ENOMEM;
6627
Krzysztof Wilczyński381bd3f2021-06-03 00:01:09 +00006628 end = strchr(param, '\n');
6629 if (end)
6630 *end = '\0';
6631
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006632 spin_lock(&resource_alignment_lock);
Krzysztof Wilczyński381bd3f2021-06-03 00:01:09 +00006633 old = resource_alignment_param;
6634 if (strlen(param)) {
6635 resource_alignment_param = param;
6636 } else {
6637 kfree(param);
6638 resource_alignment_param = NULL;
6639 }
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006640 spin_unlock(&resource_alignment_lock);
Krzysztof Wilczyński381bd3f2021-06-03 00:01:09 +00006641
6642 kfree(old);
6643
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006644 return count;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006645}
6646
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006647static BUS_ATTR_RW(resource_alignment);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006648
6649static int __init pci_resource_alignment_sysfs_init(void)
6650{
6651 return bus_create_file(&pci_bus_type,
6652 &bus_attr_resource_alignment);
6653}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006654late_initcall(pci_resource_alignment_sysfs_init);
6655
Bill Pemberton15856ad2012-11-21 15:35:00 -05006656static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006657{
6658#ifdef CONFIG_PCI_DOMAINS
6659 pci_domains_supported = 0;
6660#endif
6661}
6662
Jan Kiszkaae07b782018-05-15 11:07:00 +02006663#ifdef CONFIG_PCI_DOMAINS_GENERIC
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006664static atomic_t __domain_nr = ATOMIC_INIT(-1);
6665
Jan Kiszkaae07b782018-05-15 11:07:00 +02006666static int pci_get_new_domain_nr(void)
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006667{
6668 return atomic_inc_return(&__domain_nr);
6669}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006670
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006671static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006672{
6673 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006674 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006675
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006676 if (parent)
6677 domain = of_get_pci_domain_nr(parent->of_node);
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06006678
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006679 /*
6680 * Check DT domain and use_dt_domains values.
6681 *
6682 * If DT domain property is valid (domain >= 0) and
6683 * use_dt_domains != 0, the DT assignment is valid since this means
6684 * we have not previously allocated a domain number by using
6685 * pci_get_new_domain_nr(); we should also update use_dt_domains to
6686 * 1, to indicate that we have just assigned a domain number from
6687 * DT.
6688 *
6689 * If DT domain property value is not valid (ie domain < 0), and we
6690 * have not previously assigned a domain number from DT
6691 * (use_dt_domains != 1) we should assign a domain number by
6692 * using the:
6693 *
6694 * pci_get_new_domain_nr()
6695 *
6696 * API and update the use_dt_domains value to keep track of method we
6697 * are using to assign domain numbers (use_dt_domains = 0).
6698 *
6699 * All other combinations imply we have a platform that is trying
6700 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
6701 * which is a recipe for domain mishandling and it is prevented by
6702 * invalidating the domain value (domain = -1) and printing a
6703 * corresponding error.
6704 */
6705 if (domain >= 0 && use_dt_domains) {
6706 use_dt_domains = 1;
6707 } else if (domain < 0 && use_dt_domains != 1) {
6708 use_dt_domains = 0;
6709 domain = pci_get_new_domain_nr();
6710 } else {
Shawn Lin9df1c6e2018-03-01 09:26:55 +08006711 if (parent)
6712 pr_err("Node %pOF has ", parent->of_node);
6713 pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006714 domain = -1;
6715 }
6716
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02006717 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006718}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006719
6720int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
6721{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05006722 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
6723 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006724}
6725#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006726
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006727/**
Taku Izumi642c92d2012-10-30 15:26:18 +09006728 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006729 *
6730 * Returns 1 if we can access PCI extended config space (offsets
6731 * greater than 0xff). This is the default implementation. Architecture
6732 * implementations can override this.
6733 */
Taku Izumi642c92d2012-10-30 15:26:18 +09006734int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006735{
6736 return 1;
6737}
6738
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11006739void __weak pci_fixup_cardbus(struct pci_bus *bus)
6740{
6741}
6742EXPORT_SYMBOL(pci_fixup_cardbus);
6743
Al Viroad04d312008-11-22 17:37:14 +00006744static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006745{
6746 while (str) {
6747 char *k = strchr(str, ',');
6748 if (k)
6749 *k++ = 0;
6750 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006751 if (!strcmp(str, "nomsi")) {
6752 pci_no_msi();
Gil Kupfercef74402018-05-10 17:56:02 -05006753 } else if (!strncmp(str, "noats", 5)) {
6754 pr_info("PCIe: ATS is disabled\n");
6755 pcie_ats_disabled = true;
Randy Dunlap7f785762007-10-05 13:17:58 -07006756 } else if (!strcmp(str, "noaer")) {
6757 pci_no_aer();
Sinan Kaya11eb0e02018-06-04 22:16:09 -04006758 } else if (!strcmp(str, "earlydump")) {
6759 pci_early_dump = true;
Yinghai Lub55438f2012-02-23 19:23:30 -08006760 } else if (!strncmp(str, "realloc=", 8)) {
6761 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07006762 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08006763 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006764 } else if (!strcmp(str, "nodomains")) {
6765 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01006766 } else if (!strncmp(str, "noari", 5)) {
6767 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08006768 } else if (!strncmp(str, "cbiosize=", 9)) {
6769 pci_cardbus_io_size = memparse(str + 9, &str);
6770 } else if (!strncmp(str, "cbmemsize=", 10)) {
6771 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006772 } else if (!strncmp(str, "resource_alignment=", 19)) {
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006773 resource_alignment_param = str + 19;
Andrew Patterson43c16402009-04-22 16:52:09 -06006774 } else if (!strncmp(str, "ecrc=", 5)) {
6775 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07006776 } else if (!strncmp(str, "hpiosize=", 9)) {
6777 pci_hotplug_io_size = memparse(str + 9, &str);
Nicholas Johnsond7b8a212019-10-23 12:12:29 +00006778 } else if (!strncmp(str, "hpmmiosize=", 11)) {
6779 pci_hotplug_mmio_size = memparse(str + 11, &str);
6780 } else if (!strncmp(str, "hpmmioprefsize=", 15)) {
6781 pci_hotplug_mmio_pref_size = memparse(str + 15, &str);
Eric W. Biederman28760482009-09-09 14:09:24 -07006782 } else if (!strncmp(str, "hpmemsize=", 10)) {
Nicholas Johnsond7b8a212019-10-23 12:12:29 +00006783 pci_hotplug_mmio_size = memparse(str + 10, &str);
6784 pci_hotplug_mmio_pref_size = pci_hotplug_mmio_size;
Keith Busche16b4662016-07-21 21:40:28 -06006785 } else if (!strncmp(str, "hpbussize=", 10)) {
6786 pci_hotplug_bus_size =
6787 simple_strtoul(str + 10, &str, 0);
6788 if (pci_hotplug_bus_size > 0xff)
6789 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05006790 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
6791 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05006792 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
6793 pcie_bus_config = PCIE_BUS_SAFE;
6794 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
6795 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05006796 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
6797 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06006798 } else if (!strncmp(str, "pcie_scan_all", 13)) {
6799 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06006800 } else if (!strncmp(str, "disable_acs_redir=", 18)) {
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006801 disable_acs_redir_param = str + 18;
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006802 } else {
Mohan Kumar25da8db2019-04-20 07:03:46 +03006803 pr_err("PCI: Unknown option `%s'\n", str);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006804 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006805 }
6806 str = k;
6807 }
Andi Kleen0637a702006-09-26 10:52:41 +02006808 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006809}
Andi Kleen0637a702006-09-26 10:52:41 +02006810early_param("pci", pci_setup);
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006811
6812/*
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006813 * 'resource_alignment_param' and 'disable_acs_redir_param' are initialized
6814 * in pci_setup(), above, to point to data in the __initdata section which
6815 * will be freed after the init sequence is complete. We can't allocate memory
6816 * in pci_setup() because some architectures do not have any memory allocation
6817 * service available during an early_param() call. So we allocate memory and
6818 * copy the variable here before the init section is freed.
6819 *
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006820 */
6821static int __init pci_realloc_setup_params(void)
6822{
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006823 resource_alignment_param = kstrdup(resource_alignment_param,
6824 GFP_KERNEL);
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006825 disable_acs_redir_param = kstrdup(disable_acs_redir_param, GFP_KERNEL);
6826
6827 return 0;
6828}
6829pure_initcall(pci_realloc_setup_params);