blob: 9a5871f530a7819bfaff9695c2dd9e172e8a41d5 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
13#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070014#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090015#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070016#include <linux/module.h>
17#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080018#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053019#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080020#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020021#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080022#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090023#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010024#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060025#include <linux/pci_hotplug.h>
Bjorn Helgaas284f5f92012-04-30 15:21:02 -060026#include <asm-generic/pci-bridge.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090027#include <asm/setup.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090028#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070029
Alan Stern00240c32009-04-27 13:33:16 -040030const char *pci_power_names[] = {
31 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
32};
33EXPORT_SYMBOL_GPL(pci_power_names);
34
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010035int isa_dma_bridge_buggy;
36EXPORT_SYMBOL(isa_dma_bridge_buggy);
37
38int pci_pci_problems;
39EXPORT_SYMBOL(pci_pci_problems);
40
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010041unsigned int pci_pm_d3_delay;
42
Matthew Garrettdf17e622010-10-04 14:22:29 -040043static void pci_pme_list_scan(struct work_struct *work);
44
45static LIST_HEAD(pci_pme_list);
46static DEFINE_MUTEX(pci_pme_list_mutex);
47static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
48
49struct pci_pme_device {
50 struct list_head list;
51 struct pci_dev *dev;
52};
53
54#define PME_TIMEOUT 1000 /* How long between PME checks */
55
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010056static void pci_dev_d3_sleep(struct pci_dev *dev)
57{
58 unsigned int delay = dev->d3_delay;
59
60 if (delay < pci_pm_d3_delay)
61 delay = pci_pm_d3_delay;
62
63 msleep(delay);
64}
Linus Torvalds1da177e2005-04-16 15:20:36 -070065
Jeff Garzik32a2eea2007-10-11 16:57:27 -040066#ifdef CONFIG_PCI_DOMAINS
67int pci_domains_supported = 1;
68#endif
69
Atsushi Nemoto4516a612007-02-05 16:36:06 -080070#define DEFAULT_CARDBUS_IO_SIZE (256)
71#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
72/* pci=cbmemsize=nnM,cbiosize=nn can override this */
73unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
74unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
75
Eric W. Biederman28760482009-09-09 14:09:24 -070076#define DEFAULT_HOTPLUG_IO_SIZE (256)
77#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
78/* pci=hpmemsize=nnM,hpiosize=nn can override this */
79unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
80unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
81
Jon Mason5f39e672011-10-03 09:50:20 -050082enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -050083
Jesse Barnesac1aa472009-10-26 13:20:44 -070084/*
85 * The default CLS is used if arch didn't set CLS explicitly and not
86 * all pci devices agree on the same value. Arch can override either
87 * the dfl or actual value as it sees fit. Don't forget this is
88 * measured in 32-bit words, not bytes.
89 */
Bill Pemberton15856ad2012-11-21 15:35:00 -050090u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -070091u8 pci_cache_line_size;
92
Myron Stowe96c55902011-10-28 15:48:38 -060093/*
94 * If we set up a device for bus mastering, we need to check the latency
95 * timer as certain BIOSes forget to set it properly.
96 */
97unsigned int pcibios_max_latency = 255;
98
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +010099/* If set, the PCIe ARI capability will not be used. */
100static bool pcie_ari_disabled;
101
Linus Torvalds1da177e2005-04-16 15:20:36 -0700102/**
103 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
104 * @bus: pointer to PCI bus structure to search
105 *
106 * Given a PCI bus, returns the highest PCI bus number present in the set
107 * including the given PCI bus and its list of child PCI buses.
108 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400109unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700110{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800111 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700112 unsigned char max, n;
113
Yinghai Lub918c622012-05-17 18:51:11 -0700114 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800115 list_for_each_entry(tmp, &bus->children, node) {
116 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400117 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700118 max = n;
119 }
120 return max;
121}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800122EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700123
Andrew Morton1684f5d2008-12-01 14:30:30 -0800124#ifdef CONFIG_HAS_IOMEM
125void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
126{
127 /*
128 * Make sure the BAR is actually a memory resource, not an IO resource
129 */
130 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
131 WARN_ON(1);
132 return NULL;
133 }
134 return ioremap_nocache(pci_resource_start(pdev, bar),
135 pci_resource_len(pdev, bar));
136}
137EXPORT_SYMBOL_GPL(pci_ioremap_bar);
138#endif
139
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100140#define PCI_FIND_CAP_TTL 48
141
142static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
143 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700144{
145 u8 id;
Roland Dreier24a4e372005-10-28 17:35:34 -0700146
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100147 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700148 pci_bus_read_config_byte(bus, devfn, pos, &pos);
149 if (pos < 0x40)
150 break;
151 pos &= ~3;
152 pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
153 &id);
154 if (id == 0xff)
155 break;
156 if (id == cap)
157 return pos;
158 pos += PCI_CAP_LIST_NEXT;
159 }
160 return 0;
161}
162
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100163static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
164 u8 pos, int cap)
165{
166 int ttl = PCI_FIND_CAP_TTL;
167
168 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
169}
170
Roland Dreier24a4e372005-10-28 17:35:34 -0700171int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
172{
173 return __pci_find_next_cap(dev->bus, dev->devfn,
174 pos + PCI_CAP_LIST_NEXT, cap);
175}
176EXPORT_SYMBOL_GPL(pci_find_next_capability);
177
Michael Ellermand3bac112006-11-22 18:26:16 +1100178static int __pci_bus_find_cap_start(struct pci_bus *bus,
179 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700180{
181 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700182
183 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
184 if (!(status & PCI_STATUS_CAP_LIST))
185 return 0;
186
187 switch (hdr_type) {
188 case PCI_HEADER_TYPE_NORMAL:
189 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100190 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700191 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100192 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700193 default:
194 return 0;
195 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100196
197 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700198}
199
200/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700201 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700202 * @dev: PCI device to query
203 * @cap: capability code
204 *
205 * Tell if a device supports a given PCI capability.
206 * Returns the address of the requested capability structure within the
207 * device's PCI configuration space or 0 in case the device does not
208 * support it. Possible values for @cap:
209 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700210 * %PCI_CAP_ID_PM Power Management
211 * %PCI_CAP_ID_AGP Accelerated Graphics Port
212 * %PCI_CAP_ID_VPD Vital Product Data
213 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700214 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700215 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700216 * %PCI_CAP_ID_PCIX PCI-X
217 * %PCI_CAP_ID_EXP PCI Express
218 */
219int pci_find_capability(struct pci_dev *dev, int cap)
220{
Michael Ellermand3bac112006-11-22 18:26:16 +1100221 int pos;
222
223 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
224 if (pos)
225 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
226
227 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700228}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600229EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700230
231/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700232 * pci_bus_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700233 * @bus: the PCI bus to query
234 * @devfn: PCI device to query
235 * @cap: capability code
236 *
237 * Like pci_find_capability() but works for pci devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700238 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239 *
240 * Returns the address of the requested capability structure within the
241 * device's PCI configuration space or 0 in case the device does not
242 * support it.
243 */
244int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
245{
Michael Ellermand3bac112006-11-22 18:26:16 +1100246 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700247 u8 hdr_type;
248
249 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
250
Michael Ellermand3bac112006-11-22 18:26:16 +1100251 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
252 if (pos)
253 pos = __pci_find_next_cap(bus, devfn, pos, cap);
254
255 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700256}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600257EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700258
259/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600260 * pci_find_next_ext_capability - Find an extended capability
261 * @dev: PCI device to query
262 * @start: address at which to start looking (0 to start at beginning of list)
263 * @cap: capability code
264 *
265 * Returns the address of the next matching extended capability structure
266 * within the device's PCI configuration space or 0 if the device does
267 * not support it. Some capabilities can occur several times, e.g., the
268 * vendor-specific capability, and this provides a way to find them all.
269 */
270int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
271{
272 u32 header;
273 int ttl;
274 int pos = PCI_CFG_SPACE_SIZE;
275
276 /* minimum 8 bytes per capability */
277 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
278
279 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
280 return 0;
281
282 if (start)
283 pos = start;
284
285 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
286 return 0;
287
288 /*
289 * If we have no capabilities, this is indicated by cap ID,
290 * cap version and next pointer all being 0.
291 */
292 if (header == 0)
293 return 0;
294
295 while (ttl-- > 0) {
296 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
297 return pos;
298
299 pos = PCI_EXT_CAP_NEXT(header);
300 if (pos < PCI_CFG_SPACE_SIZE)
301 break;
302
303 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
304 break;
305 }
306
307 return 0;
308}
309EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
310
311/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700312 * pci_find_ext_capability - Find an extended capability
313 * @dev: PCI device to query
314 * @cap: capability code
315 *
316 * Returns the address of the requested extended capability structure
317 * within the device's PCI configuration space or 0 if the device does
318 * not support it. Possible values for @cap:
319 *
320 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
321 * %PCI_EXT_CAP_ID_VC Virtual Channel
322 * %PCI_EXT_CAP_ID_DSN Device Serial Number
323 * %PCI_EXT_CAP_ID_PWR Power Budgeting
324 */
325int pci_find_ext_capability(struct pci_dev *dev, int cap)
326{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600327 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700328}
Brice Goglin3a720d72006-05-23 06:10:01 -0400329EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700330
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100331static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
332{
333 int rc, ttl = PCI_FIND_CAP_TTL;
334 u8 cap, mask;
335
336 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
337 mask = HT_3BIT_CAP_MASK;
338 else
339 mask = HT_5BIT_CAP_MASK;
340
341 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
342 PCI_CAP_ID_HT, &ttl);
343 while (pos) {
344 rc = pci_read_config_byte(dev, pos + 3, &cap);
345 if (rc != PCIBIOS_SUCCESSFUL)
346 return 0;
347
348 if ((cap & mask) == ht_cap)
349 return pos;
350
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800351 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
352 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100353 PCI_CAP_ID_HT, &ttl);
354 }
355
356 return 0;
357}
358/**
359 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
360 * @dev: PCI device to query
361 * @pos: Position from which to continue searching
362 * @ht_cap: Hypertransport capability code
363 *
364 * To be used in conjunction with pci_find_ht_capability() to search for
365 * all capabilities matching @ht_cap. @pos should always be a value returned
366 * from pci_find_ht_capability().
367 *
368 * NB. To be 100% safe against broken PCI devices, the caller should take
369 * steps to avoid an infinite loop.
370 */
371int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
372{
373 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
374}
375EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
376
377/**
378 * pci_find_ht_capability - query a device's Hypertransport capabilities
379 * @dev: PCI device to query
380 * @ht_cap: Hypertransport capability code
381 *
382 * Tell if a device supports a given Hypertransport capability.
383 * Returns an address within the device's PCI configuration space
384 * or 0 in case the device does not support the request capability.
385 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
386 * which has a Hypertransport capability matching @ht_cap.
387 */
388int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
389{
390 int pos;
391
392 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
393 if (pos)
394 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
395
396 return pos;
397}
398EXPORT_SYMBOL_GPL(pci_find_ht_capability);
399
Linus Torvalds1da177e2005-04-16 15:20:36 -0700400/**
401 * pci_find_parent_resource - return resource region of parent bus of given region
402 * @dev: PCI device structure contains resources to be searched
403 * @res: child resource record for which parent is sought
404 *
405 * For given resource region of given device, return the resource
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700406 * region of parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700407 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400408struct resource *pci_find_parent_resource(const struct pci_dev *dev,
409 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700410{
411 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700412 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700414
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700415 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700416 if (!r)
417 continue;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700418 if (res->start && resource_contains(r, res)) {
419
420 /*
421 * If the window is prefetchable but the BAR is
422 * not, the allocator made a mistake.
423 */
424 if (r->flags & IORESOURCE_PREFETCH &&
425 !(res->flags & IORESOURCE_PREFETCH))
426 return NULL;
427
428 /*
429 * If we're below a transparent bridge, there may
430 * be both a positively-decoded aperture and a
431 * subtractively-decoded region that contain the BAR.
432 * We want the positively-decoded one, so this depends
433 * on pci_bus_for_each_resource() giving us those
434 * first.
435 */
436 return r;
437 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700438 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700439 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700440}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600441EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700442
443/**
Alex Williamson157e8762013-12-17 16:43:39 -0700444 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
445 * @dev: the PCI device to operate on
446 * @pos: config space offset of status word
447 * @mask: mask of bit(s) to care about in status word
448 *
449 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
450 */
451int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
452{
453 int i;
454
455 /* Wait for Transaction Pending bit clean */
456 for (i = 0; i < 4; i++) {
457 u16 status;
458 if (i)
459 msleep((1 << (i - 1)) * 100);
460
461 pci_read_config_word(dev, pos, &status);
462 if (!(status & mask))
463 return 1;
464 }
465
466 return 0;
467}
468
469/**
John W. Linville064b53db2005-07-27 10:19:44 -0400470 * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
471 * @dev: PCI device to have its BARs restored
472 *
473 * Restore the BAR values for a given device, so as to make it
474 * accessible by its driver.
475 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400476static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400477{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800478 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400479
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800480 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800481 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400482}
483
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200484static struct pci_platform_pm_ops *pci_platform_pm;
485
486int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
487{
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200488 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
Rafael J. Wysockid2e5f0c2012-12-23 00:02:44 +0100489 || !ops->sleep_wake)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200490 return -EINVAL;
491 pci_platform_pm = ops;
492 return 0;
493}
494
495static inline bool platform_pci_power_manageable(struct pci_dev *dev)
496{
497 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
498}
499
500static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400501 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200502{
503 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
504}
505
506static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
507{
508 return pci_platform_pm ?
509 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
510}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700511
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200512static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
513{
514 return pci_platform_pm ?
515 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
516}
517
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100518static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
519{
520 return pci_platform_pm ?
521 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
522}
523
John W. Linville064b53db2005-07-27 10:19:44 -0400524/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200525 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
526 * given PCI device
527 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200528 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700529 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200530 * RETURN VALUE:
531 * -EINVAL if the requested state is invalid.
532 * -EIO if device does not support PCI PM or its PM capabilities register has a
533 * wrong version, or device doesn't support the requested state.
534 * 0 if device already is in the requested state.
535 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700536 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100537static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700538{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200539 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200540 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700541
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100542 /* Check if we're already there */
543 if (dev->current_state == state)
544 return 0;
545
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200546 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700547 return -EIO;
548
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200549 if (state < PCI_D0 || state > PCI_D3hot)
550 return -EINVAL;
551
Linus Torvalds1da177e2005-04-16 15:20:36 -0700552 /* Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700553 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700554 * to sleep if we're already in a low power state
555 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100556 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200557 && dev->current_state > state) {
Ryan Desfosses227f0642014-04-18 20:13:50 -0400558 dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
559 dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700560 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200561 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700562
Linus Torvalds1da177e2005-04-16 15:20:36 -0700563 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200564 if ((state == PCI_D1 && !dev->d1_support)
565 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700566 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700567
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200568 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400569
John W. Linville32a36582005-09-14 09:52:42 -0400570 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700571 * This doesn't affect PME_Status, disables PME_En, and
572 * sets PowerState to 0.
573 */
John W. Linville32a36582005-09-14 09:52:42 -0400574 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400575 case PCI_D0:
576 case PCI_D1:
577 case PCI_D2:
578 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
579 pmcsr |= state;
580 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200581 case PCI_D3hot:
582 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400583 case PCI_UNKNOWN: /* Boot-up */
584 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100585 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200586 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400587 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400588 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400589 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400590 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591 }
592
593 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200594 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700595
596 /* Mandatory power management transition delays */
597 /* see PCI PM 1.1 5.6.1 table 18 */
598 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100599 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700600 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100601 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700602
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200603 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
604 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
605 if (dev->current_state != state && printk_ratelimit())
Ryan Desfosses227f0642014-04-18 20:13:50 -0400606 dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
607 dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400608
Huang Ying448bd852012-06-23 10:23:51 +0800609 /*
610 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400611 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
612 * from D3hot to D0 _may_ perform an internal reset, thereby
613 * going to "D0 Uninitialized" rather than "D0 Initialized".
614 * For example, at least some versions of the 3c905B and the
615 * 3c556B exhibit this behaviour.
616 *
617 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
618 * devices in a D3hot state at boot. Consequently, we need to
619 * restore at least the BARs so that the device will be
620 * accessible to its driver.
621 */
622 if (need_restore)
623 pci_restore_bars(dev);
624
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100625 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800626 pcie_aspm_pm_state_change(dev->bus->self);
627
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 return 0;
629}
630
631/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200632 * pci_update_current_state - Read PCI power state of given device from its
633 * PCI PM registers and cache it
634 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100635 * @state: State to cache in case the device doesn't have the PM capability
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200636 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100637void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200638{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200639 if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200640 u16 pmcsr;
641
Huang Ying448bd852012-06-23 10:23:51 +0800642 /*
643 * Configuration space is not accessible for device in
644 * D3cold, so just keep or set D3cold for safety
645 */
646 if (dev->current_state == PCI_D3cold)
647 return;
648 if (state == PCI_D3cold) {
649 dev->current_state = PCI_D3cold;
650 return;
651 }
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200652 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200653 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100654 } else {
655 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200656 }
657}
658
659/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600660 * pci_power_up - Put the given device into D0 forcibly
661 * @dev: PCI device to power up
662 */
663void pci_power_up(struct pci_dev *dev)
664{
665 if (platform_pci_power_manageable(dev))
666 platform_pci_set_power_state(dev, PCI_D0);
667
668 pci_raw_set_power_state(dev, PCI_D0);
669 pci_update_current_state(dev, PCI_D0);
670}
671
672/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100673 * pci_platform_power_transition - Use platform to change device power state
674 * @dev: PCI device to handle.
675 * @state: State to put the device into.
676 */
677static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
678{
679 int error;
680
681 if (platform_pci_power_manageable(dev)) {
682 error = platform_pci_set_power_state(dev, state);
683 if (!error)
684 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000685 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100686 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000687
688 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
689 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100690
691 return error;
692}
693
694/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700695 * pci_wakeup - Wake up a PCI device
696 * @pci_dev: Device to handle.
697 * @ign: ignored parameter
698 */
699static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
700{
701 pci_wakeup_event(pci_dev);
702 pm_request_resume(&pci_dev->dev);
703 return 0;
704}
705
706/**
707 * pci_wakeup_bus - Walk given bus and wake up devices on it
708 * @bus: Top bus of the subtree to walk.
709 */
710static void pci_wakeup_bus(struct pci_bus *bus)
711{
712 if (bus)
713 pci_walk_bus(bus, pci_wakeup, NULL);
714}
715
716/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100717 * __pci_start_power_transition - Start power transition of a PCI device
718 * @dev: PCI device to handle.
719 * @state: State to put the device into.
720 */
721static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
722{
Huang Ying448bd852012-06-23 10:23:51 +0800723 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100724 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800725 /*
726 * Mandatory power management transition delays, see
727 * PCI Express Base Specification Revision 2.0 Section
728 * 6.6.1: Conventional Reset. Do not delay for
729 * devices powered on/off by corresponding bridge,
730 * because have already delayed for the bridge.
731 */
732 if (dev->runtime_d3cold) {
733 msleep(dev->d3cold_delay);
734 /*
735 * When powering on a bridge from D3cold, the
736 * whole hierarchy may be powered on into
737 * D0uninitialized state, resume them to give
738 * them a chance to suspend again
739 */
740 pci_wakeup_bus(dev->subordinate);
741 }
742 }
743}
744
745/**
746 * __pci_dev_set_current_state - Set current state of a PCI device
747 * @dev: Device to handle
748 * @data: pointer to state to be set
749 */
750static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
751{
752 pci_power_t state = *(pci_power_t *)data;
753
754 dev->current_state = state;
755 return 0;
756}
757
758/**
759 * __pci_bus_set_current_state - Walk given bus and set current state of devices
760 * @bus: Top bus of the subtree to walk.
761 * @state: state to be set
762 */
763static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
764{
765 if (bus)
766 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100767}
768
769/**
770 * __pci_complete_power_transition - Complete power transition of a PCI device
771 * @dev: PCI device to handle.
772 * @state: State to put the device into.
773 *
774 * This function should not be called directly by device drivers.
775 */
776int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
777{
Huang Ying448bd852012-06-23 10:23:51 +0800778 int ret;
779
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600780 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800781 return -EINVAL;
782 ret = pci_platform_power_transition(dev, state);
783 /* Power off the bridge may power off the whole hierarchy */
784 if (!ret && state == PCI_D3cold)
785 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
786 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100787}
788EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
789
790/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200791 * pci_set_power_state - Set the power state of a PCI device
792 * @dev: PCI device to handle.
793 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
794 *
Nick Andrew877d0312009-01-26 11:06:57 +0100795 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200796 * the device's PCI PM registers.
797 *
798 * RETURN VALUE:
799 * -EINVAL if the requested state is invalid.
800 * -EIO if device does not support PCI PM or its PM capabilities register has a
801 * wrong version, or device doesn't support the requested state.
802 * 0 if device already is in the requested state.
803 * 0 if device's power state has been successfully changed.
804 */
805int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
806{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200807 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200808
809 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800810 if (state > PCI_D3cold)
811 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200812 else if (state < PCI_D0)
813 state = PCI_D0;
814 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
815 /*
816 * If the device or the parent bridge do not support PCI PM,
817 * ignore the request if we're doing anything other than putting
818 * it into D0 (which would only happen on boot).
819 */
820 return 0;
821
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600822 /* Check if we're already there */
823 if (dev->current_state == state)
824 return 0;
825
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100826 __pci_start_power_transition(dev, state);
827
Alan Cox979b1792008-07-24 17:18:38 +0100828 /* This device is quirked not to be put into D3, so
829 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800830 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100831 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200832
Huang Ying448bd852012-06-23 10:23:51 +0800833 /*
834 * To put device in D3cold, we put device into D3hot in native
835 * way, then put device into D3cold with platform ops
836 */
837 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
838 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200839
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100840 if (!__pci_complete_power_transition(dev, state))
841 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200842
843 return error;
844}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600845EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200846
847/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 * pci_choose_state - Choose the power state of a PCI device
849 * @dev: PCI device to be suspended
850 * @state: target sleep state for the whole system. This is the value
851 * that is passed to suspend() function.
852 *
853 * Returns PCI power state suitable for given device and given system
854 * message.
855 */
856
857pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
858{
Shaohua Liab826ca2007-07-20 10:03:22 +0800859 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500860
Yijing Wang728cdb72013-06-18 16:22:14 +0800861 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700862 return PCI_D0;
863
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200864 ret = platform_pci_choose_state(dev);
865 if (ret != PCI_POWER_ERROR)
866 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700867
868 switch (state.event) {
869 case PM_EVENT_ON:
870 return PCI_D0;
871 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700872 case PM_EVENT_PRETHAW:
873 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700874 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100875 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700876 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 default:
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600878 dev_info(&dev->dev, "unrecognized suspend event %d\n",
879 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700880 BUG();
881 }
882 return PCI_D0;
883}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700884EXPORT_SYMBOL(pci_choose_state);
885
Yu Zhao89858512009-02-16 02:55:47 +0800886#define PCI_EXP_SAVE_REGS 7
887
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700888static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
889 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -0800890{
891 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -0800892
Sasha Levinb67bfe02013-02-27 17:06:00 -0800893 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700894 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -0800895 return tmp;
896 }
897 return NULL;
898}
899
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700900struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
901{
902 return _pci_find_saved_cap(dev, cap, false);
903}
904
905struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
906{
907 return _pci_find_saved_cap(dev, cap, true);
908}
909
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300910static int pci_save_pcie_state(struct pci_dev *dev)
911{
Jiang Liu59875ae2012-07-24 17:20:06 +0800912 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300913 struct pci_cap_saved_state *save_state;
914 u16 *cap;
915
Jiang Liu59875ae2012-07-24 17:20:06 +0800916 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300917 return 0;
918
Eric W. Biederman9f355752007-03-08 13:06:13 -0700919 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300920 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800921 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300922 return -ENOMEM;
923 }
Jiang Liu59875ae2012-07-24 17:20:06 +0800924
Alex Williamson24a4742f2011-05-10 10:02:11 -0600925 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800926 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
927 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
928 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
929 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
930 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
931 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
932 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300933
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300934 return 0;
935}
936
937static void pci_restore_pcie_state(struct pci_dev *dev)
938{
Jiang Liu59875ae2012-07-24 17:20:06 +0800939 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300940 struct pci_cap_saved_state *save_state;
941 u16 *cap;
942
943 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +0800944 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300945 return;
Jiang Liu59875ae2012-07-24 17:20:06 +0800946
Alex Williamson24a4742f2011-05-10 10:02:11 -0600947 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +0800948 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
949 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
950 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
951 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
952 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
953 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
954 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +0300955}
956
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800957
958static int pci_save_pcix_state(struct pci_dev *dev)
959{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100960 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800961 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800962
963 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
964 if (pos <= 0)
965 return 0;
966
Shaohua Lif34303d2007-12-18 09:56:47 +0800967 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800968 if (!save_state) {
Harvey Harrisone496b612009-01-07 16:22:37 -0800969 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800970 return -ENOMEM;
971 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800972
Alex Williamson24a4742f2011-05-10 10:02:11 -0600973 pci_read_config_word(dev, pos + PCI_X_CMD,
974 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +0100975
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800976 return 0;
977}
978
979static void pci_restore_pcix_state(struct pci_dev *dev)
980{
981 int i = 0, pos;
982 struct pci_cap_saved_state *save_state;
983 u16 *cap;
984
985 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
986 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
987 if (!save_state || pos <= 0)
988 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -0600989 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800990
991 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -0800992}
993
994
Linus Torvalds1da177e2005-04-16 15:20:36 -0700995/**
996 * pci_save_state - save the PCI configuration space of a device before suspending
997 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -0700998 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400999int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001000{
1001 int i;
1002 /* XXX: 100% dword access ok here? */
1003 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001004 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001005 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001006
1007 i = pci_save_pcie_state(dev);
1008 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001009 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001010
1011 i = pci_save_pcix_state(dev);
1012 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001013 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001014
Quentin Lambert754834b2014-11-06 17:45:55 +01001015 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001016}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001017EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001018
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001019static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1020 u32 saved_val, int retry)
1021{
1022 u32 val;
1023
1024 pci_read_config_dword(pdev, offset, &val);
1025 if (val == saved_val)
1026 return;
1027
1028 for (;;) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04001029 dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1030 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001031 pci_write_config_dword(pdev, offset, saved_val);
1032 if (retry-- <= 0)
1033 return;
1034
1035 pci_read_config_dword(pdev, offset, &val);
1036 if (val == saved_val)
1037 return;
1038
1039 mdelay(1);
1040 }
1041}
1042
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001043static void pci_restore_config_space_range(struct pci_dev *pdev,
1044 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001045{
1046 int index;
1047
1048 for (index = end; index >= start; index--)
1049 pci_restore_config_dword(pdev, 4 * index,
1050 pdev->saved_config_space[index],
1051 retry);
1052}
1053
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001054static void pci_restore_config_space(struct pci_dev *pdev)
1055{
1056 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1057 pci_restore_config_space_range(pdev, 10, 15, 0);
1058 /* Restore BARs before the command register. */
1059 pci_restore_config_space_range(pdev, 4, 9, 10);
1060 pci_restore_config_space_range(pdev, 0, 3, 0);
1061 } else {
1062 pci_restore_config_space_range(pdev, 0, 15, 0);
1063 }
1064}
1065
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001066/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 * pci_restore_state - Restore the saved state of a PCI device
1068 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001070void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001071{
Alek Duc82f63e2009-08-08 08:46:19 +08001072 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001073 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001074
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001075 /* PCI Express register must be restored first */
1076 pci_restore_pcie_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001077 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001078 pci_restore_vc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001079
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001080 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001081
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001082 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001083 pci_restore_msi_state(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001084 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001085
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001086 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001087}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001088EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001089
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001090struct pci_saved_state {
1091 u32 config_space[16];
1092 struct pci_cap_saved_data cap[0];
1093};
1094
1095/**
1096 * pci_store_saved_state - Allocate and return an opaque struct containing
1097 * the device saved state.
1098 * @dev: PCI device that we're dealing with
1099 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001100 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001101 */
1102struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1103{
1104 struct pci_saved_state *state;
1105 struct pci_cap_saved_state *tmp;
1106 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001107 size_t size;
1108
1109 if (!dev->state_saved)
1110 return NULL;
1111
1112 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1113
Sasha Levinb67bfe02013-02-27 17:06:00 -08001114 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001115 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1116
1117 state = kzalloc(size, GFP_KERNEL);
1118 if (!state)
1119 return NULL;
1120
1121 memcpy(state->config_space, dev->saved_config_space,
1122 sizeof(state->config_space));
1123
1124 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001125 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001126 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1127 memcpy(cap, &tmp->cap, len);
1128 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1129 }
1130 /* Empty cap_save terminates list */
1131
1132 return state;
1133}
1134EXPORT_SYMBOL_GPL(pci_store_saved_state);
1135
1136/**
1137 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1138 * @dev: PCI device that we're dealing with
1139 * @state: Saved state returned from pci_store_saved_state()
1140 */
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001141static int pci_load_saved_state(struct pci_dev *dev,
1142 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001143{
1144 struct pci_cap_saved_data *cap;
1145
1146 dev->state_saved = false;
1147
1148 if (!state)
1149 return 0;
1150
1151 memcpy(dev->saved_config_space, state->config_space,
1152 sizeof(state->config_space));
1153
1154 cap = state->cap;
1155 while (cap->size) {
1156 struct pci_cap_saved_state *tmp;
1157
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001158 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001159 if (!tmp || tmp->cap.size != cap->size)
1160 return -EINVAL;
1161
1162 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1163 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1164 sizeof(struct pci_cap_saved_data) + cap->size);
1165 }
1166
1167 dev->state_saved = true;
1168 return 0;
1169}
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001170
1171/**
1172 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1173 * and free the memory allocated for it.
1174 * @dev: PCI device that we're dealing with
1175 * @state: Pointer to saved state returned from pci_store_saved_state()
1176 */
1177int pci_load_and_free_saved_state(struct pci_dev *dev,
1178 struct pci_saved_state **state)
1179{
1180 int ret = pci_load_saved_state(dev, *state);
1181 kfree(*state);
1182 *state = NULL;
1183 return ret;
1184}
1185EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1186
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001187int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1188{
1189 return pci_enable_resources(dev, bars);
1190}
1191
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001192static int do_pci_enable_device(struct pci_dev *dev, int bars)
1193{
1194 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301195 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001196 u16 cmd;
1197 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001198
1199 err = pci_set_power_state(dev, PCI_D0);
1200 if (err < 0 && err != -EIO)
1201 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301202
1203 bridge = pci_upstream_bridge(dev);
1204 if (bridge)
1205 pcie_aspm_powersave_config_link(bridge);
1206
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001207 err = pcibios_enable_device(dev, bars);
1208 if (err < 0)
1209 return err;
1210 pci_fixup_device(pci_fixup_enable, dev);
1211
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001212 if (dev->msi_enabled || dev->msix_enabled)
1213 return 0;
1214
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001215 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1216 if (pin) {
1217 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1218 if (cmd & PCI_COMMAND_INTX_DISABLE)
1219 pci_write_config_word(dev, PCI_COMMAND,
1220 cmd & ~PCI_COMMAND_INTX_DISABLE);
1221 }
1222
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001223 return 0;
1224}
1225
1226/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001227 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001228 * @dev: PCI device to be resumed
1229 *
1230 * Note this function is a backend of pci_default_resume and is not supposed
1231 * to be called by normal code, write proper resume handler and use it instead.
1232 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001233int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001234{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001235 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001236 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1237 return 0;
1238}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001239EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001240
Yinghai Lu928bea92013-07-22 14:37:17 -07001241static void pci_enable_bridge(struct pci_dev *dev)
1242{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001243 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001244 int retval;
1245
Bjorn Helgaas79272132013-11-06 10:00:51 -07001246 bridge = pci_upstream_bridge(dev);
1247 if (bridge)
1248 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001249
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001250 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001251 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001252 pci_set_master(dev);
Yinghai Lu928bea92013-07-22 14:37:17 -07001253 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001254 }
1255
Yinghai Lu928bea92013-07-22 14:37:17 -07001256 retval = pci_enable_device(dev);
1257 if (retval)
1258 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1259 retval);
1260 pci_set_master(dev);
1261}
1262
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001263static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001264{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001265 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001266 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001267 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001268
Jesse Barnes97c145f2010-11-05 15:16:36 -04001269 /*
1270 * Power state could be unknown at this point, either due to a fresh
1271 * boot or a device removal call. So get the current power state
1272 * so that things like MSI message writing will behave as expected
1273 * (e.g. if the device really is in D0 at enable time).
1274 */
1275 if (dev->pm_cap) {
1276 u16 pmcsr;
1277 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1278 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1279 }
1280
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001281 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001282 return 0; /* already enabled */
1283
Bjorn Helgaas79272132013-11-06 10:00:51 -07001284 bridge = pci_upstream_bridge(dev);
1285 if (bridge)
1286 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001287
Yinghai Lu497f16f2011-12-17 18:33:37 -08001288 /* only skip sriov related */
1289 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1290 if (dev->resource[i].flags & flags)
1291 bars |= (1 << i);
1292 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001293 if (dev->resource[i].flags & flags)
1294 bars |= (1 << i);
1295
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001296 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001297 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001298 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001299 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001300}
1301
1302/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001303 * pci_enable_device_io - Initialize a device for use with IO space
1304 * @dev: PCI device to be initialized
1305 *
1306 * Initialize device before it's used by a driver. Ask low-level code
1307 * to enable I/O resources. Wake up the device if it was suspended.
1308 * Beware, this function can fail.
1309 */
1310int pci_enable_device_io(struct pci_dev *dev)
1311{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001312 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001313}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001314EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001315
1316/**
1317 * pci_enable_device_mem - Initialize a device for use with Memory space
1318 * @dev: PCI device to be initialized
1319 *
1320 * Initialize device before it's used by a driver. Ask low-level code
1321 * to enable Memory resources. Wake up the device if it was suspended.
1322 * Beware, this function can fail.
1323 */
1324int pci_enable_device_mem(struct pci_dev *dev)
1325{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001326 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001327}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001328EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001329
Linus Torvalds1da177e2005-04-16 15:20:36 -07001330/**
1331 * pci_enable_device - Initialize device before it's used by a driver.
1332 * @dev: PCI device to be initialized
1333 *
1334 * Initialize device before it's used by a driver. Ask low-level code
1335 * to enable I/O and memory. Wake up the device if it was suspended.
1336 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001337 *
1338 * Note we don't actually enable the device many times if we call
1339 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001340 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001341int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001342{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001343 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001344}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001345EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001346
Tejun Heo9ac78492007-01-20 16:00:26 +09001347/*
1348 * Managed PCI resources. This manages device on/off, intx/msi/msix
1349 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1350 * there's no need to track it separately. pci_devres is initialized
1351 * when a device is enabled using managed PCI device enable interface.
1352 */
1353struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001354 unsigned int enabled:1;
1355 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001356 unsigned int orig_intx:1;
1357 unsigned int restore_intx:1;
1358 u32 region_mask;
1359};
1360
1361static void pcim_release(struct device *gendev, void *res)
1362{
1363 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1364 struct pci_devres *this = res;
1365 int i;
1366
1367 if (dev->msi_enabled)
1368 pci_disable_msi(dev);
1369 if (dev->msix_enabled)
1370 pci_disable_msix(dev);
1371
1372 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1373 if (this->region_mask & (1 << i))
1374 pci_release_region(dev, i);
1375
1376 if (this->restore_intx)
1377 pci_intx(dev, this->orig_intx);
1378
Tejun Heo7f375f32007-02-25 04:36:01 -08001379 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001380 pci_disable_device(dev);
1381}
1382
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001383static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001384{
1385 struct pci_devres *dr, *new_dr;
1386
1387 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1388 if (dr)
1389 return dr;
1390
1391 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1392 if (!new_dr)
1393 return NULL;
1394 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1395}
1396
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001397static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001398{
1399 if (pci_is_managed(pdev))
1400 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1401 return NULL;
1402}
1403
1404/**
1405 * pcim_enable_device - Managed pci_enable_device()
1406 * @pdev: PCI device to be initialized
1407 *
1408 * Managed pci_enable_device().
1409 */
1410int pcim_enable_device(struct pci_dev *pdev)
1411{
1412 struct pci_devres *dr;
1413 int rc;
1414
1415 dr = get_pci_dr(pdev);
1416 if (unlikely(!dr))
1417 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001418 if (dr->enabled)
1419 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001420
1421 rc = pci_enable_device(pdev);
1422 if (!rc) {
1423 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001424 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001425 }
1426 return rc;
1427}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001428EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001429
1430/**
1431 * pcim_pin_device - Pin managed PCI device
1432 * @pdev: PCI device to pin
1433 *
1434 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1435 * driver detach. @pdev must have been enabled with
1436 * pcim_enable_device().
1437 */
1438void pcim_pin_device(struct pci_dev *pdev)
1439{
1440 struct pci_devres *dr;
1441
1442 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001443 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001444 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001445 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001446}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001447EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001448
Matthew Garretteca0d4672012-12-05 14:33:27 -07001449/*
1450 * pcibios_add_device - provide arch specific hooks when adding device dev
1451 * @dev: the PCI device being added
1452 *
1453 * Permits the platform to provide architecture specific functionality when
1454 * devices are added. This is the default implementation. Architecture
1455 * implementations can override this.
1456 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001457int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d4672012-12-05 14:33:27 -07001458{
1459 return 0;
1460}
1461
Linus Torvalds1da177e2005-04-16 15:20:36 -07001462/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001463 * pcibios_release_device - provide arch specific hooks when releasing device dev
1464 * @dev: the PCI device being released
1465 *
1466 * Permits the platform to provide architecture specific functionality when
1467 * devices are released. This is the default implementation. Architecture
1468 * implementations can override this.
1469 */
1470void __weak pcibios_release_device(struct pci_dev *dev) {}
1471
1472/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 * pcibios_disable_device - disable arch specific PCI resources for device dev
1474 * @dev: the PCI device to disable
1475 *
1476 * Disables architecture specific PCI resources for the device. This
1477 * is the default implementation. Architecture implementations can
1478 * override this.
1479 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001480void __weak pcibios_disable_device (struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001481
Hanjun Guoa43ae582014-05-06 11:29:52 +08001482/**
1483 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1484 * @irq: ISA IRQ to penalize
1485 * @active: IRQ active or not
1486 *
1487 * Permits the platform to provide architecture-specific functionality when
1488 * penalizing ISA IRQs. This is the default implementation. Architecture
1489 * implementations can override this.
1490 */
1491void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1492
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001493static void do_pci_disable_device(struct pci_dev *dev)
1494{
1495 u16 pci_command;
1496
1497 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1498 if (pci_command & PCI_COMMAND_MASTER) {
1499 pci_command &= ~PCI_COMMAND_MASTER;
1500 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1501 }
1502
1503 pcibios_disable_device(dev);
1504}
1505
1506/**
1507 * pci_disable_enabled_device - Disable device without updating enable_cnt
1508 * @dev: PCI device to disable
1509 *
1510 * NOTE: This function is a backend of PCI power management routines and is
1511 * not supposed to be called drivers.
1512 */
1513void pci_disable_enabled_device(struct pci_dev *dev)
1514{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001515 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001516 do_pci_disable_device(dev);
1517}
1518
Linus Torvalds1da177e2005-04-16 15:20:36 -07001519/**
1520 * pci_disable_device - Disable PCI device after use
1521 * @dev: PCI device to be disabled
1522 *
1523 * Signal to the system that the PCI device is not in use by the system
1524 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001525 *
1526 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001527 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001528 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001529void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001530{
Tejun Heo9ac78492007-01-20 16:00:26 +09001531 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001532
Tejun Heo9ac78492007-01-20 16:00:26 +09001533 dr = find_pci_dr(dev);
1534 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001535 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001536
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001537 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1538 "disabling already-disabled device");
1539
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001540 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001541 return;
1542
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001543 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001544
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001545 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001547EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548
1549/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001550 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001551 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001552 * @state: Reset state to enter into
1553 *
1554 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001555 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001556 * implementation. Architecture implementations can override this.
1557 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001558int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1559 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001560{
1561 return -EINVAL;
1562}
1563
1564/**
1565 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001566 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001567 * @state: Reset state to enter into
1568 *
1569 *
1570 * Sets the PCI reset state for the device.
1571 */
1572int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1573{
1574 return pcibios_set_pcie_reset_state(dev, state);
1575}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001576EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001577
1578/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001579 * pci_check_pme_status - Check if given device has generated PME.
1580 * @dev: Device to check.
1581 *
1582 * Check the PME status of the device and if set, clear it and clear PME enable
1583 * (if set). Return 'true' if PME status and PME enable were both set or
1584 * 'false' otherwise.
1585 */
1586bool pci_check_pme_status(struct pci_dev *dev)
1587{
1588 int pmcsr_pos;
1589 u16 pmcsr;
1590 bool ret = false;
1591
1592 if (!dev->pm_cap)
1593 return false;
1594
1595 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1596 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1597 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1598 return false;
1599
1600 /* Clear PME status. */
1601 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1602 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1603 /* Disable PME to avoid interrupt flood. */
1604 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1605 ret = true;
1606 }
1607
1608 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1609
1610 return ret;
1611}
1612
1613/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001614 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1615 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001616 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001617 *
1618 * Check if @dev has generated PME and queue a resume request for it in that
1619 * case.
1620 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001621static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001622{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001623 if (pme_poll_reset && dev->pme_poll)
1624 dev->pme_poll = false;
1625
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001626 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001627 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001628 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001629 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001630 return 0;
1631}
1632
1633/**
1634 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1635 * @bus: Top bus of the subtree to walk.
1636 */
1637void pci_pme_wakeup_bus(struct pci_bus *bus)
1638{
1639 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001640 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001641}
1642
Huang Ying448bd852012-06-23 10:23:51 +08001643
1644/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001645 * pci_pme_capable - check the capability of PCI device to generate PME#
1646 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001647 * @state: PCI state from which device will issue PME#.
1648 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001649bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001650{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001651 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001652 return false;
1653
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001654 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001655}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001656EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001657
Matthew Garrettdf17e622010-10-04 14:22:29 -04001658static void pci_pme_list_scan(struct work_struct *work)
1659{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001660 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001661
1662 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07001663 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1664 if (pme_dev->dev->pme_poll) {
1665 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08001666
Bjorn Helgaasce300002014-01-24 09:51:06 -07001667 bridge = pme_dev->dev->bus->self;
1668 /*
1669 * If bridge is in low power state, the
1670 * configuration space of subordinate devices
1671 * may be not accessible
1672 */
1673 if (bridge && bridge->current_state != PCI_D0)
1674 continue;
1675 pci_pme_wakeup(pme_dev->dev, NULL);
1676 } else {
1677 list_del(&pme_dev->list);
1678 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001679 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001680 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07001681 if (!list_empty(&pci_pme_list))
1682 schedule_delayed_work(&pci_pme_work,
1683 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001684 mutex_unlock(&pci_pme_list_mutex);
1685}
1686
1687/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001688 * pci_pme_active - enable or disable PCI device's PME# function
1689 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001690 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1691 *
1692 * The caller must verify that the device is capable of generating PME# before
1693 * calling this function with @enable equal to 'true'.
1694 */
Rafael J. Wysocki5a6c9b62008-08-08 00:14:24 +02001695void pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001696{
1697 u16 pmcsr;
1698
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001699 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001700 return;
1701
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001702 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001703 /* Clear PME_Status by writing 1 to it and enable PME# */
1704 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1705 if (!enable)
1706 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1707
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001708 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001709
Huang Ying6e965e02012-10-26 13:07:51 +08001710 /*
1711 * PCI (as opposed to PCIe) PME requires that the device have
1712 * its PME# line hooked up correctly. Not all hardware vendors
1713 * do this, so the PME never gets delivered and the device
1714 * remains asleep. The easiest way around this is to
1715 * periodically walk the list of suspended devices and check
1716 * whether any have their PME flag set. The assumption is that
1717 * we'll wake up often enough anyway that this won't be a huge
1718 * hit, and the power savings from the devices will still be a
1719 * win.
1720 *
1721 * Although PCIe uses in-band PME message instead of PME# line
1722 * to report PME, PME does not work for some PCIe devices in
1723 * reality. For example, there are devices that set their PME
1724 * status bits, but don't really bother to send a PME message;
1725 * there are PCI Express Root Ports that don't bother to
1726 * trigger interrupts when they receive PME messages from the
1727 * devices below. So PME poll is used for PCIe devices too.
1728 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001729
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001730 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001731 struct pci_pme_device *pme_dev;
1732 if (enable) {
1733 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1734 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001735 if (!pme_dev) {
1736 dev_warn(&dev->dev, "can't enable PME#\n");
1737 return;
1738 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001739 pme_dev->dev = dev;
1740 mutex_lock(&pci_pme_list_mutex);
1741 list_add(&pme_dev->list, &pci_pme_list);
1742 if (list_is_singular(&pci_pme_list))
1743 schedule_delayed_work(&pci_pme_work,
1744 msecs_to_jiffies(PME_TIMEOUT));
1745 mutex_unlock(&pci_pme_list_mutex);
1746 } else {
1747 mutex_lock(&pci_pme_list_mutex);
1748 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1749 if (pme_dev->dev == dev) {
1750 list_del(&pme_dev->list);
1751 kfree(pme_dev);
1752 break;
1753 }
1754 }
1755 mutex_unlock(&pci_pme_list_mutex);
1756 }
1757 }
1758
Vincent Palatin85b85822011-12-05 11:51:18 -08001759 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001760}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001761EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001762
1763/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001764 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001765 * @dev: PCI device affected
1766 * @state: PCI state from which device will issue wakeup events
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001767 * @runtime: True if the events are to be generated at run time
David Brownell075c1772007-04-26 00:12:06 -07001768 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001769 *
David Brownell075c1772007-04-26 00:12:06 -07001770 * This enables the device as a wakeup event source, or disables it.
1771 * When such events involves platform-specific hooks, those hooks are
1772 * called automatically by this routine.
1773 *
1774 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001775 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001776 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001777 * RETURN VALUE:
1778 * 0 is returned on success
1779 * -EINVAL is returned if device is not supposed to wake up the system
1780 * Error code depending on the platform is returned if both the platform and
1781 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001782 */
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001783int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1784 bool runtime, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001785{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001786 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001787
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001788 if (enable && !runtime && !device_may_wakeup(&dev->dev))
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001789 return -EINVAL;
1790
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001791 /* Don't do the same thing twice in a row for one device. */
1792 if (!!enable == !!dev->wakeup_prepared)
1793 return 0;
1794
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001795 /*
1796 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1797 * Anderson we should be doing PME# wake enable followed by ACPI wake
1798 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001799 */
1800
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001801 if (enable) {
1802 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001803
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001804 if (pci_pme_capable(dev, state))
1805 pci_pme_active(dev, true);
1806 else
1807 ret = 1;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001808 error = runtime ? platform_pci_run_wake(dev, true) :
1809 platform_pci_sleep_wake(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001810 if (ret)
1811 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001812 if (!ret)
1813 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001814 } else {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001815 if (runtime)
1816 platform_pci_run_wake(dev, false);
1817 else
1818 platform_pci_sleep_wake(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001819 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001820 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001821 }
1822
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001823 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001824}
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001825EXPORT_SYMBOL(__pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001826
1827/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001828 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1829 * @dev: PCI device to prepare
1830 * @enable: True to enable wake-up event generation; false to disable
1831 *
1832 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1833 * and this function allows them to set that up cleanly - pci_enable_wake()
1834 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1835 * ordering constraints.
1836 *
1837 * This function only returns error code if the device is not capable of
1838 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1839 * enable wake-up power for it.
1840 */
1841int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1842{
1843 return pci_pme_capable(dev, PCI_D3cold) ?
1844 pci_enable_wake(dev, PCI_D3cold, enable) :
1845 pci_enable_wake(dev, PCI_D3hot, enable);
1846}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001847EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001848
1849/**
Jesse Barnes37139072008-07-28 11:49:26 -07001850 * pci_target_state - find an appropriate low power state for a given PCI dev
1851 * @dev: PCI device
1852 *
1853 * Use underlying platform code to find a supported low power state for @dev.
1854 * If the platform can't manage @dev, return the deepest state from which it
1855 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001856 */
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001857static pci_power_t pci_target_state(struct pci_dev *dev)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001858{
1859 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001860
1861 if (platform_pci_power_manageable(dev)) {
1862 /*
1863 * Call the platform to choose the target state of the device
1864 * and enable wake-up from this state if supported.
1865 */
1866 pci_power_t state = platform_pci_choose_state(dev);
1867
1868 switch (state) {
1869 case PCI_POWER_ERROR:
1870 case PCI_UNKNOWN:
1871 break;
1872 case PCI_D1:
1873 case PCI_D2:
1874 if (pci_no_d1d2(dev))
1875 break;
1876 default:
1877 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001878 }
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02001879 } else if (!dev->pm_cap) {
1880 target_state = PCI_D0;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001881 } else if (device_may_wakeup(&dev->dev)) {
1882 /*
1883 * Find the deepest state from which the device can generate
1884 * wake-up events, make it the target state and enable device
1885 * to generate PME#.
1886 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001887 if (dev->pme_support) {
1888 while (target_state
1889 && !(dev->pme_support & (1 << target_state)))
1890 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001891 }
1892 }
1893
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001894 return target_state;
1895}
1896
1897/**
1898 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1899 * @dev: Device to handle.
1900 *
1901 * Choose the power state appropriate for the device depending on whether
1902 * it can wake up the system and/or is power manageable by the platform
1903 * (PCI_D3hot is the default) and put the device into that state.
1904 */
1905int pci_prepare_to_sleep(struct pci_dev *dev)
1906{
1907 pci_power_t target_state = pci_target_state(dev);
1908 int error;
1909
1910 if (target_state == PCI_POWER_ERROR)
1911 return -EIO;
1912
Rafael J. Wysocki8efb8c72009-03-30 21:46:27 +02001913 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02001914
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001915 error = pci_set_power_state(dev, target_state);
1916
1917 if (error)
1918 pci_enable_wake(dev, target_state, false);
1919
1920 return error;
1921}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001922EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001923
1924/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07001925 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001926 * @dev: Device to handle.
1927 *
Thomas Weber88393162010-03-16 11:47:56 +01001928 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001929 */
1930int pci_back_from_sleep(struct pci_dev *dev)
1931{
1932 pci_enable_wake(dev, PCI_D0, false);
1933 return pci_set_power_state(dev, PCI_D0);
1934}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001935EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001936
1937/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001938 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
1939 * @dev: PCI device being suspended.
1940 *
1941 * Prepare @dev to generate wake-up events at run time and put it into a low
1942 * power state.
1943 */
1944int pci_finish_runtime_suspend(struct pci_dev *dev)
1945{
1946 pci_power_t target_state = pci_target_state(dev);
1947 int error;
1948
1949 if (target_state == PCI_POWER_ERROR)
1950 return -EIO;
1951
Huang Ying448bd852012-06-23 10:23:51 +08001952 dev->runtime_d3cold = target_state == PCI_D3cold;
1953
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001954 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
1955
1956 error = pci_set_power_state(dev, target_state);
1957
Huang Ying448bd852012-06-23 10:23:51 +08001958 if (error) {
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001959 __pci_enable_wake(dev, target_state, true, false);
Huang Ying448bd852012-06-23 10:23:51 +08001960 dev->runtime_d3cold = false;
1961 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01001962
1963 return error;
1964}
1965
1966/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001967 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
1968 * @dev: Device to check.
1969 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001970 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001971 * (through the platform or using the native PCIe PME) or if the device supports
1972 * PME and one of its upstream bridges can generate wake-up events.
1973 */
1974bool pci_dev_run_wake(struct pci_dev *dev)
1975{
1976 struct pci_bus *bus = dev->bus;
1977
1978 if (device_run_wake(&dev->dev))
1979 return true;
1980
1981 if (!dev->pme_support)
1982 return false;
1983
1984 while (bus->parent) {
1985 struct pci_dev *bridge = bus->self;
1986
1987 if (device_run_wake(&bridge->dev))
1988 return true;
1989
1990 bus = bus->parent;
1991 }
1992
1993 /* We have reached the root bus. */
1994 if (bus->bridge)
1995 return device_run_wake(bus->bridge);
1996
1997 return false;
1998}
1999EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2000
Huang Yingb3c32c42012-10-25 09:36:03 +08002001void pci_config_pm_runtime_get(struct pci_dev *pdev)
2002{
2003 struct device *dev = &pdev->dev;
2004 struct device *parent = dev->parent;
2005
2006 if (parent)
2007 pm_runtime_get_sync(parent);
2008 pm_runtime_get_noresume(dev);
2009 /*
2010 * pdev->current_state is set to PCI_D3cold during suspending,
2011 * so wait until suspending completes
2012 */
2013 pm_runtime_barrier(dev);
2014 /*
2015 * Only need to resume devices in D3cold, because config
2016 * registers are still accessible for devices suspended but
2017 * not in D3cold.
2018 */
2019 if (pdev->current_state == PCI_D3cold)
2020 pm_runtime_resume(dev);
2021}
2022
2023void pci_config_pm_runtime_put(struct pci_dev *pdev)
2024{
2025 struct device *dev = &pdev->dev;
2026 struct device *parent = dev->parent;
2027
2028 pm_runtime_put(dev);
2029 if (parent)
2030 pm_runtime_put_sync(parent);
2031}
2032
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002033/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002034 * pci_pm_init - Initialize PM functions of given PCI device
2035 * @dev: PCI device to handle.
2036 */
2037void pci_pm_init(struct pci_dev *dev)
2038{
2039 int pm;
2040 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002041
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002042 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002043 pm_runtime_set_active(&dev->dev);
2044 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002045 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002046 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002047
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002048 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002049 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002050
Linus Torvalds1da177e2005-04-16 15:20:36 -07002051 /* find PCI PM capability in list */
2052 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002053 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002054 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002055 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002056 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002057
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002058 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2059 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2060 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002061 return;
David Brownell075c1772007-04-26 00:12:06 -07002062 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002063
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002064 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002065 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002066 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Huang Ying4f9c1392012-08-08 09:07:38 +08002067 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002068
2069 dev->d1_support = false;
2070 dev->d2_support = false;
2071 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002072 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002073 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002074 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002075 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002076
2077 if (dev->d1_support || dev->d2_support)
2078 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002079 dev->d1_support ? " D1" : "",
2080 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002081 }
2082
2083 pmc &= PCI_PM_CAP_PME_MASK;
2084 if (pmc) {
Bjorn Helgaas10c3d712009-11-04 10:32:42 -07002085 dev_printk(KERN_DEBUG, &dev->dev,
2086 "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002087 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2088 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2089 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2090 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2091 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002092 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002093 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002094 /*
2095 * Make device's PM flags reflect the wake-up capability, but
2096 * let the user space enable it to wake up the system as needed.
2097 */
2098 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002099 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002100 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002101 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002102}
2103
Yinghai Lu34a48762012-02-11 00:18:41 -08002104static void pci_add_saved_cap(struct pci_dev *pci_dev,
2105 struct pci_cap_saved_state *new_cap)
2106{
2107 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2108}
2109
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002110/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002111 * _pci_add_cap_save_buffer - allocate buffer for saving given
2112 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002113 * @dev: the PCI device
2114 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002115 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002116 * @size: requested size of the buffer
2117 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002118static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2119 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002120{
2121 int pos;
2122 struct pci_cap_saved_state *save_state;
2123
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002124 if (extended)
2125 pos = pci_find_ext_capability(dev, cap);
2126 else
2127 pos = pci_find_capability(dev, cap);
2128
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002129 if (pos <= 0)
2130 return 0;
2131
2132 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2133 if (!save_state)
2134 return -ENOMEM;
2135
Alex Williamson24a4742f2011-05-10 10:02:11 -06002136 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002137 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06002138 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002139 pci_add_saved_cap(dev, save_state);
2140
2141 return 0;
2142}
2143
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002144int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2145{
2146 return _pci_add_cap_save_buffer(dev, cap, false, size);
2147}
2148
2149int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2150{
2151 return _pci_add_cap_save_buffer(dev, cap, true, size);
2152}
2153
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002154/**
2155 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2156 * @dev: the PCI device
2157 */
2158void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2159{
2160 int error;
2161
Yu Zhao89858512009-02-16 02:55:47 +08002162 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2163 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002164 if (error)
2165 dev_err(&dev->dev,
2166 "unable to preallocate PCI Express save buffer\n");
2167
2168 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2169 if (error)
2170 dev_err(&dev->dev,
2171 "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07002172
2173 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002174}
2175
Yinghai Luf7968412012-02-11 00:18:30 -08002176void pci_free_cap_save_buffers(struct pci_dev *dev)
2177{
2178 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002179 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08002180
Sasha Levinb67bfe02013-02-27 17:06:00 -08002181 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08002182 kfree(tmp);
2183}
2184
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002185/**
Yijing Wang31ab2472013-01-15 11:12:17 +08002186 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08002187 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002188 *
2189 * If @dev and its upstream bridge both support ARI, enable ARI in the
2190 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002191 */
Yijing Wang31ab2472013-01-15 11:12:17 +08002192void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08002193{
Yu Zhao58c3a722008-10-14 14:02:53 +08002194 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002195 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002196
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002197 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002198 return;
2199
Zhao, Yu81135872008-10-23 13:15:39 +08002200 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002201 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002202 return;
2203
Jiang Liu59875ae2012-07-24 17:20:06 +08002204 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002205 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2206 return;
2207
Yijing Wangb0cc6022013-01-15 11:12:16 +08002208 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2209 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2210 PCI_EXP_DEVCTL2_ARI);
2211 bridge->ari_enabled = 1;
2212 } else {
2213 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2214 PCI_EXP_DEVCTL2_ARI);
2215 bridge->ari_enabled = 0;
2216 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002217}
2218
Chris Wright5d990b62009-12-04 12:15:21 -08002219static int pci_acs_enable;
2220
2221/**
2222 * pci_request_acs - ask for ACS to be enabled if supported
2223 */
2224void pci_request_acs(void)
2225{
2226 pci_acs_enable = 1;
2227}
2228
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002229/**
Alex Williamson2c744242014-02-03 14:27:33 -07002230 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
Allen Kayae21ee62009-10-07 10:27:17 -07002231 * @dev: the PCI device
2232 */
Alex Williamson2c744242014-02-03 14:27:33 -07002233static int pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07002234{
2235 int pos;
2236 u16 cap;
2237 u16 ctrl;
2238
Allen Kayae21ee62009-10-07 10:27:17 -07002239 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2240 if (!pos)
Alex Williamson2c744242014-02-03 14:27:33 -07002241 return -ENODEV;
Allen Kayae21ee62009-10-07 10:27:17 -07002242
2243 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2244 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2245
2246 /* Source Validation */
2247 ctrl |= (cap & PCI_ACS_SV);
2248
2249 /* P2P Request Redirect */
2250 ctrl |= (cap & PCI_ACS_RR);
2251
2252 /* P2P Completion Redirect */
2253 ctrl |= (cap & PCI_ACS_CR);
2254
2255 /* Upstream Forwarding */
2256 ctrl |= (cap & PCI_ACS_UF);
2257
2258 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07002259
2260 return 0;
2261}
2262
2263/**
2264 * pci_enable_acs - enable ACS if hardware support it
2265 * @dev: the PCI device
2266 */
2267void pci_enable_acs(struct pci_dev *dev)
2268{
2269 if (!pci_acs_enable)
2270 return;
2271
2272 if (!pci_std_enable_acs(dev))
2273 return;
2274
2275 pci_dev_specific_enable_acs(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002276}
2277
Alex Williamson0a671192013-06-27 16:39:48 -06002278static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2279{
2280 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06002281 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06002282
2283 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2284 if (!pos)
2285 return false;
2286
Alex Williamson83db7e02013-06-27 16:39:54 -06002287 /*
2288 * Except for egress control, capabilities are either required
2289 * or only required if controllable. Features missing from the
2290 * capability field can therefore be assumed as hard-wired enabled.
2291 */
2292 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2293 acs_flags &= (cap | PCI_ACS_EC);
2294
Alex Williamson0a671192013-06-27 16:39:48 -06002295 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2296 return (ctrl & acs_flags) == acs_flags;
2297}
2298
Allen Kayae21ee62009-10-07 10:27:17 -07002299/**
Alex Williamsonad805752012-06-11 05:27:07 +00002300 * pci_acs_enabled - test ACS against required flags for a given device
2301 * @pdev: device to test
2302 * @acs_flags: required PCI ACS flags
2303 *
2304 * Return true if the device supports the provided flags. Automatically
2305 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06002306 *
2307 * Note that this interface checks the effective ACS capabilities of the
2308 * device rather than the actual capabilities. For instance, most single
2309 * function endpoints are not required to support ACS because they have no
2310 * opportunity for peer-to-peer access. We therefore return 'true'
2311 * regardless of whether the device exposes an ACS capability. This makes
2312 * it much easier for callers of this function to ignore the actual type
2313 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00002314 */
2315bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2316{
Alex Williamson0a671192013-06-27 16:39:48 -06002317 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00002318
2319 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2320 if (ret >= 0)
2321 return ret > 0;
2322
Alex Williamson0a671192013-06-27 16:39:48 -06002323 /*
2324 * Conventional PCI and PCI-X devices never support ACS, either
2325 * effectively or actually. The shared bus topology implies that
2326 * any device on the bus can receive or snoop DMA.
2327 */
Alex Williamsonad805752012-06-11 05:27:07 +00002328 if (!pci_is_pcie(pdev))
2329 return false;
2330
Alex Williamson0a671192013-06-27 16:39:48 -06002331 switch (pci_pcie_type(pdev)) {
2332 /*
2333 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002334 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06002335 * handle them as we would a non-PCIe device.
2336 */
2337 case PCI_EXP_TYPE_PCIE_BRIDGE:
2338 /*
2339 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2340 * applicable... must never implement an ACS Extended Capability...".
2341 * This seems arbitrary, but we take a conservative interpretation
2342 * of this statement.
2343 */
2344 case PCI_EXP_TYPE_PCI_BRIDGE:
2345 case PCI_EXP_TYPE_RC_EC:
2346 return false;
2347 /*
2348 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2349 * implement ACS in order to indicate their peer-to-peer capabilities,
2350 * regardless of whether they are single- or multi-function devices.
2351 */
2352 case PCI_EXP_TYPE_DOWNSTREAM:
2353 case PCI_EXP_TYPE_ROOT_PORT:
2354 return pci_acs_flags_enabled(pdev, acs_flags);
2355 /*
2356 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2357 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002358 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06002359 * device. The footnote for section 6.12 indicates the specific
2360 * PCIe types included here.
2361 */
2362 case PCI_EXP_TYPE_ENDPOINT:
2363 case PCI_EXP_TYPE_UPSTREAM:
2364 case PCI_EXP_TYPE_LEG_END:
2365 case PCI_EXP_TYPE_RC_END:
2366 if (!pdev->multifunction)
2367 break;
2368
Alex Williamson0a671192013-06-27 16:39:48 -06002369 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00002370 }
2371
Alex Williamson0a671192013-06-27 16:39:48 -06002372 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002373 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06002374 * to single function devices with the exception of downstream ports.
2375 */
Alex Williamsonad805752012-06-11 05:27:07 +00002376 return true;
2377}
2378
2379/**
2380 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2381 * @start: starting downstream device
2382 * @end: ending upstream device or NULL to search to the root bus
2383 * @acs_flags: required flags
2384 *
2385 * Walk up a device tree from start to end testing PCI ACS support. If
2386 * any step along the way does not support the required flags, return false.
2387 */
2388bool pci_acs_path_enabled(struct pci_dev *start,
2389 struct pci_dev *end, u16 acs_flags)
2390{
2391 struct pci_dev *pdev, *parent = start;
2392
2393 do {
2394 pdev = parent;
2395
2396 if (!pci_acs_enabled(pdev, acs_flags))
2397 return false;
2398
2399 if (pci_is_root_bus(pdev->bus))
2400 return (end == NULL);
2401
2402 parent = pdev->bus->self;
2403 } while (pdev != end);
2404
2405 return true;
2406}
2407
2408/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002409 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2410 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08002411 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002412 *
2413 * Perform INTx swizzling for a device behind one level of bridge. This is
2414 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002415 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2416 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2417 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002418 */
John Crispin3df425f2012-04-12 17:33:07 +02002419u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002420{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07002421 int slot;
2422
2423 if (pci_ari_enabled(dev->bus))
2424 slot = 0;
2425 else
2426 slot = PCI_SLOT(dev->devfn);
2427
2428 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002429}
2430
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002431int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002432{
2433 u8 pin;
2434
Kristen Accardi514d2072005-11-02 16:24:39 -08002435 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002436 if (!pin)
2437 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07002438
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09002439 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002440 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441 dev = dev->bus->self;
2442 }
2443 *bridge = dev;
2444 return pin;
2445}
2446
2447/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002448 * pci_common_swizzle - swizzle INTx all the way to root bridge
2449 * @dev: the PCI device
2450 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2451 *
2452 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2453 * bridges all the way up to a PCI root bus.
2454 */
2455u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2456{
2457 u8 pin = *pinp;
2458
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09002459 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07002460 pin = pci_swizzle_interrupt_pin(dev, pin);
2461 dev = dev->bus->self;
2462 }
2463 *pinp = pin;
2464 return PCI_SLOT(dev->devfn);
2465}
2466
2467/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002468 * pci_release_region - Release a PCI bar
2469 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2470 * @bar: BAR to release
2471 *
2472 * Releases the PCI I/O and memory resources previously reserved by a
2473 * successful call to pci_request_region. Call this function only
2474 * after all use of the PCI regions has ceased.
2475 */
2476void pci_release_region(struct pci_dev *pdev, int bar)
2477{
Tejun Heo9ac78492007-01-20 16:00:26 +09002478 struct pci_devres *dr;
2479
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480 if (pci_resource_len(pdev, bar) == 0)
2481 return;
2482 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2483 release_region(pci_resource_start(pdev, bar),
2484 pci_resource_len(pdev, bar));
2485 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2486 release_mem_region(pci_resource_start(pdev, bar),
2487 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09002488
2489 dr = find_pci_dr(pdev);
2490 if (dr)
2491 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002492}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002493EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002494
2495/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002496 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07002497 * @pdev: PCI device whose resources are to be reserved
2498 * @bar: BAR to be reserved
2499 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002500 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07002501 *
2502 * Mark the PCI region associated with PCI device @pdev BR @bar as
2503 * being reserved by owner @res_name. Do not access any
2504 * address inside the PCI regions unless this call returns
2505 * successfully.
2506 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002507 * If @exclusive is set, then the region is marked so that userspace
2508 * is explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002509 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002510 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07002511 * Returns 0 on success, or %EBUSY on error. A warning
2512 * message is also printed on failure.
2513 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002514static int __pci_request_region(struct pci_dev *pdev, int bar,
2515 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002516{
Tejun Heo9ac78492007-01-20 16:00:26 +09002517 struct pci_devres *dr;
2518
Linus Torvalds1da177e2005-04-16 15:20:36 -07002519 if (pci_resource_len(pdev, bar) == 0)
2520 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002521
Linus Torvalds1da177e2005-04-16 15:20:36 -07002522 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2523 if (!request_region(pci_resource_start(pdev, bar),
2524 pci_resource_len(pdev, bar), res_name))
2525 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002526 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07002527 if (!__request_mem_region(pci_resource_start(pdev, bar),
2528 pci_resource_len(pdev, bar), res_name,
2529 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07002530 goto err_out;
2531 }
Tejun Heo9ac78492007-01-20 16:00:26 +09002532
2533 dr = find_pci_dr(pdev);
2534 if (dr)
2535 dr->region_mask |= 1 << bar;
2536
Linus Torvalds1da177e2005-04-16 15:20:36 -07002537 return 0;
2538
2539err_out:
Bjorn Helgaasc7dabef2009-10-27 13:26:47 -06002540 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11002541 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002542 return -EBUSY;
2543}
2544
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002545/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002546 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002547 * @pdev: PCI device whose resources are to be reserved
2548 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002549 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07002550 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08002551 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07002552 * being reserved by owner @res_name. Do not access any
2553 * address inside the PCI regions unless this call returns
2554 * successfully.
2555 *
2556 * Returns 0 on success, or %EBUSY on error. A warning
2557 * message is also printed on failure.
2558 */
2559int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2560{
2561 return __pci_request_region(pdev, bar, res_name, 0);
2562}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002563EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002564
2565/**
2566 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2567 * @pdev: PCI device whose resources are to be reserved
2568 * @bar: BAR to be reserved
2569 * @res_name: Name to be associated with resource.
2570 *
2571 * Mark the PCI region associated with PCI device @pdev BR @bar as
2572 * being reserved by owner @res_name. Do not access any
2573 * address inside the PCI regions unless this call returns
2574 * successfully.
2575 *
2576 * Returns 0 on success, or %EBUSY on error. A warning
2577 * message is also printed on failure.
2578 *
2579 * The key difference that _exclusive makes it that userspace is
2580 * explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002581 * sysfs.
Arjan van de Vene8de1482008-10-22 19:55:31 -07002582 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002583int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
2584 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07002585{
2586 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2587}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002588EXPORT_SYMBOL(pci_request_region_exclusive);
2589
Arjan van de Vene8de1482008-10-22 19:55:31 -07002590/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002591 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2592 * @pdev: PCI device whose resources were previously reserved
2593 * @bars: Bitmask of BARs to be released
2594 *
2595 * Release selected PCI I/O and memory resources previously reserved.
2596 * Call this function only after all use of the PCI regions has ceased.
2597 */
2598void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2599{
2600 int i;
2601
2602 for (i = 0; i < 6; i++)
2603 if (bars & (1 << i))
2604 pci_release_region(pdev, i);
2605}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002606EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002607
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06002608static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002609 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002610{
2611 int i;
2612
2613 for (i = 0; i < 6; i++)
2614 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07002615 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002616 goto err_out;
2617 return 0;
2618
2619err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002620 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002621 if (bars & (1 << i))
2622 pci_release_region(pdev, i);
2623
2624 return -EBUSY;
2625}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002626
Arjan van de Vene8de1482008-10-22 19:55:31 -07002627
2628/**
2629 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2630 * @pdev: PCI device whose resources are to be reserved
2631 * @bars: Bitmask of BARs to be requested
2632 * @res_name: Name to be associated with resource
2633 */
2634int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2635 const char *res_name)
2636{
2637 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2638}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002639EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002640
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002641int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
2642 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07002643{
2644 return __pci_request_selected_regions(pdev, bars, res_name,
2645 IORESOURCE_EXCLUSIVE);
2646}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002647EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002648
Linus Torvalds1da177e2005-04-16 15:20:36 -07002649/**
2650 * pci_release_regions - Release reserved PCI I/O and memory resources
2651 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2652 *
2653 * Releases all PCI I/O and memory resources previously reserved by a
2654 * successful call to pci_request_regions. Call this function only
2655 * after all use of the PCI regions has ceased.
2656 */
2657
2658void pci_release_regions(struct pci_dev *pdev)
2659{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002660 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002661}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002662EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002663
2664/**
2665 * pci_request_regions - Reserved PCI I/O and memory resources
2666 * @pdev: PCI device whose resources are to be reserved
2667 * @res_name: Name to be associated with resource.
2668 *
2669 * Mark all PCI regions associated with PCI device @pdev as
2670 * being reserved by owner @res_name. Do not access any
2671 * address inside the PCI regions unless this call returns
2672 * successfully.
2673 *
2674 * Returns 0 on success, or %EBUSY on error. A warning
2675 * message is also printed on failure.
2676 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05002677int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002678{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09002679 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002680}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002681EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002682
2683/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07002684 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
2685 * @pdev: PCI device whose resources are to be reserved
2686 * @res_name: Name to be associated with resource.
2687 *
2688 * Mark all PCI regions associated with PCI device @pdev as
2689 * being reserved by owner @res_name. Do not access any
2690 * address inside the PCI regions unless this call returns
2691 * successfully.
2692 *
2693 * pci_request_regions_exclusive() will mark the region so that
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002694 * /dev/mem and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07002695 *
2696 * Returns 0 on success, or %EBUSY on error. A warning
2697 * message is also printed on failure.
2698 */
2699int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
2700{
2701 return pci_request_selected_regions_exclusive(pdev,
2702 ((1 << 6) - 1), res_name);
2703}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002704EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07002705
Liviu Dudau8b921ac2014-09-29 15:29:30 +01002706/**
2707 * pci_remap_iospace - Remap the memory mapped I/O space
2708 * @res: Resource describing the I/O space
2709 * @phys_addr: physical address of range to be mapped
2710 *
2711 * Remap the memory mapped I/O space described by the @res
2712 * and the CPU physical address @phys_addr into virtual address space.
2713 * Only architectures that have memory mapped IO functions defined
2714 * (and the PCI_IOBASE value defined) should call this function.
2715 */
2716int __weak pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
2717{
2718#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
2719 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
2720
2721 if (!(res->flags & IORESOURCE_IO))
2722 return -EINVAL;
2723
2724 if (res->end > IO_SPACE_LIMIT)
2725 return -EINVAL;
2726
2727 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
2728 pgprot_device(PAGE_KERNEL));
2729#else
2730 /* this architecture does not have memory mapped I/O space,
2731 so this function should never be called */
2732 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
2733 return -ENODEV;
2734#endif
2735}
2736
Ben Hutchings6a479072008-12-23 03:08:29 +00002737static void __pci_set_master(struct pci_dev *dev, bool enable)
2738{
2739 u16 old_cmd, cmd;
2740
2741 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
2742 if (enable)
2743 cmd = old_cmd | PCI_COMMAND_MASTER;
2744 else
2745 cmd = old_cmd & ~PCI_COMMAND_MASTER;
2746 if (cmd != old_cmd) {
2747 dev_dbg(&dev->dev, "%s bus mastering\n",
2748 enable ? "enabling" : "disabling");
2749 pci_write_config_word(dev, PCI_COMMAND, cmd);
2750 }
2751 dev->is_busmaster = enable;
2752}
Arjan van de Vene8de1482008-10-22 19:55:31 -07002753
2754/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06002755 * pcibios_setup - process "pci=" kernel boot arguments
2756 * @str: string used to pass in "pci=" kernel boot arguments
2757 *
2758 * Process kernel boot arguments. This is the default implementation.
2759 * Architecture specific implementations can override this as necessary.
2760 */
2761char * __weak __init pcibios_setup(char *str)
2762{
2763 return str;
2764}
2765
2766/**
Myron Stowe96c55902011-10-28 15:48:38 -06002767 * pcibios_set_master - enable PCI bus-mastering for device dev
2768 * @dev: the PCI device to enable
2769 *
2770 * Enables PCI bus-mastering for the device. This is the default
2771 * implementation. Architecture specific implementations can override
2772 * this if necessary.
2773 */
2774void __weak pcibios_set_master(struct pci_dev *dev)
2775{
2776 u8 lat;
2777
Myron Stowef6766782011-10-28 15:49:20 -06002778 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
2779 if (pci_is_pcie(dev))
2780 return;
2781
Myron Stowe96c55902011-10-28 15:48:38 -06002782 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
2783 if (lat < 16)
2784 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
2785 else if (lat > pcibios_max_latency)
2786 lat = pcibios_max_latency;
2787 else
2788 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06002789
Myron Stowe96c55902011-10-28 15:48:38 -06002790 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
2791}
2792
2793/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002794 * pci_set_master - enables bus-mastering for device dev
2795 * @dev: the PCI device to enable
2796 *
2797 * Enables bus-mastering on the device and calls pcibios_set_master()
2798 * to do the needed arch specific settings.
2799 */
Ben Hutchings6a479072008-12-23 03:08:29 +00002800void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002801{
Ben Hutchings6a479072008-12-23 03:08:29 +00002802 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002803 pcibios_set_master(dev);
2804}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002805EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002806
Ben Hutchings6a479072008-12-23 03:08:29 +00002807/**
2808 * pci_clear_master - disables bus-mastering for device dev
2809 * @dev: the PCI device to disable
2810 */
2811void pci_clear_master(struct pci_dev *dev)
2812{
2813 __pci_set_master(dev, false);
2814}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002815EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00002816
Linus Torvalds1da177e2005-04-16 15:20:36 -07002817/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002818 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
2819 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07002820 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002821 * Helper function for pci_set_mwi.
2822 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002823 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
2824 *
2825 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2826 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09002827int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002828{
2829 u8 cacheline_size;
2830
2831 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09002832 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002833
2834 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
2835 equal to or multiple of the right value. */
2836 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2837 if (cacheline_size >= pci_cache_line_size &&
2838 (cacheline_size % pci_cache_line_size) == 0)
2839 return 0;
2840
2841 /* Write the correct value. */
2842 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
2843 /* Read it back. */
2844 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
2845 if (cacheline_size == pci_cache_line_size)
2846 return 0;
2847
Ryan Desfosses227f0642014-04-18 20:13:50 -04002848 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
2849 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002850
2851 return -EINVAL;
2852}
Tejun Heo15ea76d2009-09-22 17:34:48 +09002853EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
2854
Linus Torvalds1da177e2005-04-16 15:20:36 -07002855/**
2856 * pci_set_mwi - enables memory-write-invalidate PCI transaction
2857 * @dev: the PCI device for which MWI is enabled
2858 *
Randy Dunlap694625c2007-07-09 11:55:54 -07002859 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07002860 *
2861 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2862 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002863int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002864{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002865#ifdef PCI_DISABLE_MWI
2866 return 0;
2867#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07002868 int rc;
2869 u16 cmd;
2870
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06002871 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002872 if (rc)
2873 return rc;
2874
2875 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002876 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06002877 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07002878 cmd |= PCI_COMMAND_INVALIDATE;
2879 pci_write_config_word(dev, PCI_COMMAND, cmd);
2880 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002881 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002882#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002883}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002884EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002885
2886/**
Randy Dunlap694625c2007-07-09 11:55:54 -07002887 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
2888 * @dev: the PCI device for which MWI is enabled
2889 *
2890 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
2891 * Callers are not required to check the return value.
2892 *
2893 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
2894 */
2895int pci_try_set_mwi(struct pci_dev *dev)
2896{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002897#ifdef PCI_DISABLE_MWI
2898 return 0;
2899#else
2900 return pci_set_mwi(dev);
2901#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07002902}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002903EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07002904
2905/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002906 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
2907 * @dev: the PCI device to disable
2908 *
2909 * Disables PCI Memory-Write-Invalidate transaction on the device
2910 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002911void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002912{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002913#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07002914 u16 cmd;
2915
2916 pci_read_config_word(dev, PCI_COMMAND, &cmd);
2917 if (cmd & PCI_COMMAND_INVALIDATE) {
2918 cmd &= ~PCI_COMMAND_INVALIDATE;
2919 pci_write_config_word(dev, PCI_COMMAND, cmd);
2920 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002921#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07002922}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002923EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002924
Brett M Russa04ce0f2005-08-15 15:23:41 -04002925/**
2926 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07002927 * @pdev: the PCI device to operate on
2928 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04002929 *
2930 * Enables/disables PCI INTx for device dev
2931 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002932void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04002933{
2934 u16 pci_command, new;
2935
2936 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
2937
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002938 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04002939 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002940 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04002941 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04002942
2943 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09002944 struct pci_devres *dr;
2945
Brett M Russ2fd9d742005-09-09 10:02:22 -07002946 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09002947
2948 dr = find_pci_dr(pdev);
2949 if (dr && !dr->restore_intx) {
2950 dr->restore_intx = 1;
2951 dr->orig_intx = !enable;
2952 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04002953 }
2954}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002955EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04002956
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08002957/**
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002958 * pci_intx_mask_supported - probe for INTx masking support
Randy Dunlap6e9292c2012-01-21 11:02:35 -08002959 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002960 *
2961 * Check if the device dev support INTx masking via the config space
2962 * command word.
2963 */
2964bool pci_intx_mask_supported(struct pci_dev *dev)
2965{
2966 bool mask_supported = false;
2967 u16 orig, new;
2968
Bjorn Helgaasfbebb9f2012-06-16 14:40:22 -06002969 if (dev->broken_intx_masking)
2970 return false;
2971
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002972 pci_cfg_access_lock(dev);
2973
2974 pci_read_config_word(dev, PCI_COMMAND, &orig);
2975 pci_write_config_word(dev, PCI_COMMAND,
2976 orig ^ PCI_COMMAND_INTX_DISABLE);
2977 pci_read_config_word(dev, PCI_COMMAND, &new);
2978
2979 /*
2980 * There's no way to protect against hardware bugs or detect them
2981 * reliably, but as long as we know what the value should be, let's
2982 * go ahead and check it.
2983 */
2984 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
Ryan Desfosses227f0642014-04-18 20:13:50 -04002985 dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n",
2986 orig, new);
Jan Kiszkaa2e27782011-11-04 09:46:00 +01002987 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
2988 mask_supported = true;
2989 pci_write_config_word(dev, PCI_COMMAND, orig);
2990 }
2991
2992 pci_cfg_access_unlock(dev);
2993 return mask_supported;
2994}
2995EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
2996
2997static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
2998{
2999 struct pci_bus *bus = dev->bus;
3000 bool mask_updated = true;
3001 u32 cmd_status_dword;
3002 u16 origcmd, newcmd;
3003 unsigned long flags;
3004 bool irq_pending;
3005
3006 /*
3007 * We do a single dword read to retrieve both command and status.
3008 * Document assumptions that make this possible.
3009 */
3010 BUILD_BUG_ON(PCI_COMMAND % 4);
3011 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3012
3013 raw_spin_lock_irqsave(&pci_lock, flags);
3014
3015 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3016
3017 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3018
3019 /*
3020 * Check interrupt status register to see whether our device
3021 * triggered the interrupt (when masking) or the next IRQ is
3022 * already pending (when unmasking).
3023 */
3024 if (mask != irq_pending) {
3025 mask_updated = false;
3026 goto done;
3027 }
3028
3029 origcmd = cmd_status_dword;
3030 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3031 if (mask)
3032 newcmd |= PCI_COMMAND_INTX_DISABLE;
3033 if (newcmd != origcmd)
3034 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3035
3036done:
3037 raw_spin_unlock_irqrestore(&pci_lock, flags);
3038
3039 return mask_updated;
3040}
3041
3042/**
3043 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003044 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003045 *
3046 * Check if the device dev has its INTx line asserted, mask it and
3047 * return true in that case. False is returned if not interrupt was
3048 * pending.
3049 */
3050bool pci_check_and_mask_intx(struct pci_dev *dev)
3051{
3052 return pci_check_and_set_intx_mask(dev, true);
3053}
3054EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3055
3056/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07003057 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003058 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003059 *
3060 * Check if the device dev has its INTx line asserted, unmask it if not
3061 * and return true. False is returned and the mask remains active if
3062 * there was still an interrupt pending.
3063 */
3064bool pci_check_and_unmask_intx(struct pci_dev *dev)
3065{
3066 return pci_check_and_set_intx_mask(dev, false);
3067}
3068EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3069
3070/**
Bjorn Helgaasda27f4b2013-08-22 14:45:21 -06003071 * pci_msi_off - disables any MSI or MSI-X capabilities
Randy Dunlap8d7d86e2007-03-16 19:55:52 -07003072 * @dev: the PCI device to operate on
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003073 *
Bjorn Helgaasda27f4b2013-08-22 14:45:21 -06003074 * If you want to use MSI, see pci_enable_msi() and friends.
3075 * This is a lower-level primitive that allows us to disable
3076 * MSI operation at the device level.
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003077 */
3078void pci_msi_off(struct pci_dev *dev)
3079{
3080 int pos;
3081 u16 control;
3082
Bjorn Helgaasda27f4b2013-08-22 14:45:21 -06003083 /*
3084 * This looks like it could go in msi.c, but we need it even when
3085 * CONFIG_PCI_MSI=n. For the same reason, we can't use
3086 * dev->msi_cap or dev->msix_cap here.
3087 */
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003088 pos = pci_find_capability(dev, PCI_CAP_ID_MSI);
3089 if (pos) {
3090 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &control);
3091 control &= ~PCI_MSI_FLAGS_ENABLE;
3092 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, control);
3093 }
3094 pos = pci_find_capability(dev, PCI_CAP_ID_MSIX);
3095 if (pos) {
3096 pci_read_config_word(dev, pos + PCI_MSIX_FLAGS, &control);
3097 control &= ~PCI_MSIX_FLAGS_ENABLE;
3098 pci_write_config_word(dev, pos + PCI_MSIX_FLAGS, control);
3099 }
3100}
Michael S. Tsirkinb03214d2010-06-23 22:49:06 -06003101EXPORT_SYMBOL_GPL(pci_msi_off);
Eric W. Biedermanf5f2b132007-03-05 00:30:07 -08003102
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003103int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3104{
3105 return dma_set_max_seg_size(&dev->dev, size);
3106}
3107EXPORT_SYMBOL(pci_set_dma_max_seg_size);
FUJITA Tomonori4d57cdf2008-02-04 22:27:55 -08003108
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003109int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3110{
3111 return dma_set_seg_boundary(&dev->dev, mask);
3112}
3113EXPORT_SYMBOL(pci_set_dma_seg_boundary);
FUJITA Tomonori59fc67d2008-02-04 22:28:14 -08003114
Casey Leedom3775a202013-08-06 15:48:36 +05303115/**
3116 * pci_wait_for_pending_transaction - waits for pending transaction
3117 * @dev: the PCI device to operate on
3118 *
3119 * Return 0 if transaction is pending 1 otherwise.
3120 */
3121int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003122{
Alex Williamson157e8762013-12-17 16:43:39 -07003123 if (!pci_is_pcie(dev))
3124 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003125
Gavin Shand0b4cc42014-05-19 13:06:46 +10003126 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3127 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05303128}
3129EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003130
Casey Leedom3775a202013-08-06 15:48:36 +05303131static int pcie_flr(struct pci_dev *dev, int probe)
3132{
3133 u32 cap;
3134
3135 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
3136 if (!(cap & PCI_EXP_DEVCAP_FLR))
3137 return -ENOTTY;
3138
3139 if (probe)
3140 return 0;
3141
3142 if (!pci_wait_for_pending_transaction(dev))
3143 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
3144
Jiang Liu59875ae2012-07-24 17:20:06 +08003145 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Shmulik Ravid04b55c42009-12-03 22:27:51 +02003146
Yu Zhao8c1c6992009-06-13 15:52:13 +08003147 msleep(100);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003148
Sheng Yang8dd7f802008-10-21 17:38:25 +08003149 return 0;
3150}
Sheng Yangd91cdc72008-11-11 17:17:47 +08003151
Yu Zhao8c1c6992009-06-13 15:52:13 +08003152static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08003153{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003154 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08003155 u8 cap;
3156
Yu Zhao8c1c6992009-06-13 15:52:13 +08003157 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3158 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08003159 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003160
3161 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08003162 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3163 return -ENOTTY;
3164
3165 if (probe)
3166 return 0;
3167
Alex Williamsond066c942014-06-17 15:40:13 -06003168 /*
3169 * Wait for Transaction Pending bit to clear. A word-aligned test
3170 * is used, so we use the conrol offset rather than status and shift
3171 * the test bit to match.
3172 */
3173 if (pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
3174 PCI_AF_STATUS_TP << 8))
Alex Williamson157e8762013-12-17 16:43:39 -07003175 goto clear;
Yu Zhao8c1c6992009-06-13 15:52:13 +08003176
Ryan Desfosses227f0642014-04-18 20:13:50 -04003177 dev_err(&dev->dev, "transaction is not cleared; proceeding with reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08003178
3179clear:
3180 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sheng Yang1ca88792008-11-11 17:17:48 +08003181 msleep(100);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003182
Sheng Yang1ca88792008-11-11 17:17:48 +08003183 return 0;
3184}
3185
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003186/**
3187 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3188 * @dev: Device to reset.
3189 * @probe: If set, only check if the device can be reset this way.
3190 *
3191 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3192 * unset, it will be reinitialized internally when going from PCI_D3hot to
3193 * PCI_D0. If that's the case and the device is not in a low-power state
3194 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3195 *
3196 * NOTE: This causes the caller to sleep for twice the device power transition
3197 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003198 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01003199 * Moreover, only devices in D0 can be reset by this function.
3200 */
Yu Zhaof85876b2009-06-13 15:52:14 +08003201static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08003202{
Yu Zhaof85876b2009-06-13 15:52:14 +08003203 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003204
Yu Zhaof85876b2009-06-13 15:52:14 +08003205 if (!dev->pm_cap)
3206 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08003207
Yu Zhaof85876b2009-06-13 15:52:14 +08003208 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3209 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3210 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08003211
Yu Zhaof85876b2009-06-13 15:52:14 +08003212 if (probe)
3213 return 0;
3214
3215 if (dev->current_state != PCI_D0)
3216 return -EINVAL;
3217
3218 csr &= ~PCI_PM_CTRL_STATE_MASK;
3219 csr |= PCI_D3hot;
3220 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003221 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003222
3223 csr &= ~PCI_PM_CTRL_STATE_MASK;
3224 csr |= PCI_D0;
3225 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01003226 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08003227
3228 return 0;
3229}
3230
Gavin Shan9e330022014-06-19 17:22:44 +10003231void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003232{
3233 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06003234
3235 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
3236 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3237 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003238 /*
3239 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003240 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06003241 */
3242 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06003243
3244 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3245 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06003246
3247 /*
3248 * Trhfa for conventional PCI is 2^25 clock cycles.
3249 * Assuming a minimum 33MHz clock this results in a 1s
3250 * delay before we can consider subordinate devices to
3251 * be re-initialized. PCIe has some ways to shorten this,
3252 * but we don't make use of them yet.
3253 */
3254 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06003255}
Gavin Shand92a2082014-04-24 18:00:24 +10003256
Gavin Shan9e330022014-06-19 17:22:44 +10003257void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
3258{
3259 pci_reset_secondary_bus(dev);
3260}
3261
Gavin Shand92a2082014-04-24 18:00:24 +10003262/**
3263 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
3264 * @dev: Bridge device
3265 *
3266 * Use the bridge control register to assert reset on the secondary bus.
3267 * Devices on the secondary bus are left in power-on state.
3268 */
3269void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
3270{
3271 pcibios_reset_secondary_bus(dev);
3272}
Alex Williamson64e86742013-08-08 14:09:24 -06003273EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
3274
3275static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3276{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003277 struct pci_dev *pdev;
3278
Yu Zhao654b75e2009-06-26 14:04:46 +08003279 if (pci_is_root_bus(dev->bus) || dev->subordinate || !dev->bus->self)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003280 return -ENOTTY;
3281
3282 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3283 if (pdev != dev)
3284 return -ENOTTY;
3285
3286 if (probe)
3287 return 0;
3288
Alex Williamson64e86742013-08-08 14:09:24 -06003289 pci_reset_bridge_secondary_bus(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003290
3291 return 0;
3292}
3293
Alex Williamson608c3882013-08-08 14:09:43 -06003294static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
3295{
3296 int rc = -ENOTTY;
3297
3298 if (!hotplug || !try_module_get(hotplug->ops->owner))
3299 return rc;
3300
3301 if (hotplug->ops->reset_slot)
3302 rc = hotplug->ops->reset_slot(hotplug, probe);
3303
3304 module_put(hotplug->ops->owner);
3305
3306 return rc;
3307}
3308
3309static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
3310{
3311 struct pci_dev *pdev;
3312
3313 if (dev->subordinate || !dev->slot)
3314 return -ENOTTY;
3315
3316 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3317 if (pdev != dev && pdev->slot == dev->slot)
3318 return -ENOTTY;
3319
3320 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
3321}
3322
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003323static int __pci_dev_reset(struct pci_dev *dev, int probe)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003324{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003325 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003326
Yu Zhao8c1c6992009-06-13 15:52:13 +08003327 might_sleep();
Sheng Yang8dd7f802008-10-21 17:38:25 +08003328
Dexuan Cuib9c3b262009-12-07 13:03:21 +08003329 rc = pci_dev_specific_reset(dev, probe);
3330 if (rc != -ENOTTY)
3331 goto done;
3332
Yu Zhao8c1c6992009-06-13 15:52:13 +08003333 rc = pcie_flr(dev, probe);
3334 if (rc != -ENOTTY)
3335 goto done;
3336
3337 rc = pci_af_flr(dev, probe);
Yu Zhaof85876b2009-06-13 15:52:14 +08003338 if (rc != -ENOTTY)
3339 goto done;
3340
3341 rc = pci_pm_reset(dev, probe);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003342 if (rc != -ENOTTY)
3343 goto done;
3344
Alex Williamson608c3882013-08-08 14:09:43 -06003345 rc = pci_dev_reset_slot_function(dev, probe);
3346 if (rc != -ENOTTY)
3347 goto done;
3348
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08003349 rc = pci_parent_bus_reset(dev, probe);
Yu Zhao8c1c6992009-06-13 15:52:13 +08003350done:
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003351 return rc;
3352}
3353
Alex Williamson77cb9852013-08-08 14:09:49 -06003354static void pci_dev_lock(struct pci_dev *dev)
3355{
3356 pci_cfg_access_lock(dev);
3357 /* block PM suspend, driver probe, etc. */
3358 device_lock(&dev->dev);
3359}
3360
Alex Williamson61cf16d2013-12-16 15:14:31 -07003361/* Return 1 on successful lock, 0 on contention */
3362static int pci_dev_trylock(struct pci_dev *dev)
3363{
3364 if (pci_cfg_access_trylock(dev)) {
3365 if (device_trylock(&dev->dev))
3366 return 1;
3367 pci_cfg_access_unlock(dev);
3368 }
3369
3370 return 0;
3371}
3372
Alex Williamson77cb9852013-08-08 14:09:49 -06003373static void pci_dev_unlock(struct pci_dev *dev)
3374{
3375 device_unlock(&dev->dev);
3376 pci_cfg_access_unlock(dev);
3377}
3378
Keith Busch3ebe7f92014-05-02 10:40:42 -06003379/**
3380 * pci_reset_notify - notify device driver of reset
3381 * @dev: device to be notified of reset
3382 * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
3383 * completed
3384 *
3385 * Must be called prior to device access being disabled and after device
3386 * access is restored.
3387 */
3388static void pci_reset_notify(struct pci_dev *dev, bool prepare)
3389{
3390 const struct pci_error_handlers *err_handler =
3391 dev->driver ? dev->driver->err_handler : NULL;
3392 if (err_handler && err_handler->reset_notify)
3393 err_handler->reset_notify(dev, prepare);
3394}
3395
Alex Williamson77cb9852013-08-08 14:09:49 -06003396static void pci_dev_save_and_disable(struct pci_dev *dev)
3397{
Keith Busch3ebe7f92014-05-02 10:40:42 -06003398 pci_reset_notify(dev, true);
3399
Alex Williamsona6cbaad2013-08-08 14:10:02 -06003400 /*
3401 * Wake-up device prior to save. PM registers default to D0 after
3402 * reset and a simple register restore doesn't reliably return
3403 * to a non-D0 state anyway.
3404 */
3405 pci_set_power_state(dev, PCI_D0);
3406
Alex Williamson77cb9852013-08-08 14:09:49 -06003407 pci_save_state(dev);
3408 /*
3409 * Disable the device by clearing the Command register, except for
3410 * INTx-disable which is set. This not only disables MMIO and I/O port
3411 * BARs, but also prevents the device from being Bus Master, preventing
3412 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
3413 * compliant devices, INTx-disable prevents legacy interrupts.
3414 */
3415 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3416}
3417
3418static void pci_dev_restore(struct pci_dev *dev)
3419{
3420 pci_restore_state(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06003421 pci_reset_notify(dev, false);
Alex Williamson77cb9852013-08-08 14:09:49 -06003422}
3423
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003424static int pci_dev_reset(struct pci_dev *dev, int probe)
3425{
3426 int rc;
3427
Alex Williamson77cb9852013-08-08 14:09:49 -06003428 if (!probe)
3429 pci_dev_lock(dev);
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003430
3431 rc = __pci_dev_reset(dev, probe);
3432
Alex Williamson77cb9852013-08-08 14:09:49 -06003433 if (!probe)
3434 pci_dev_unlock(dev);
3435
Yu Zhao8c1c6992009-06-13 15:52:13 +08003436 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003437}
Keith Busch3ebe7f92014-05-02 10:40:42 -06003438
Sheng Yang8dd7f802008-10-21 17:38:25 +08003439/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003440 * __pci_reset_function - reset a PCI device function
3441 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003442 *
3443 * Some devices allow an individual function to be reset without affecting
3444 * other functions in the same device. The PCI device must be responsive
3445 * to PCI config space in order to use this function.
3446 *
3447 * The device function is presumed to be unused when this function is called.
3448 * Resetting the device will make the contents of PCI configuration space
3449 * random, so any caller of this must be prepared to reinitialise the
3450 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3451 * etc.
3452 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003453 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003454 * device doesn't support resetting a single function.
3455 */
Yu Zhao8c1c6992009-06-13 15:52:13 +08003456int __pci_reset_function(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003457{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003458 return pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003459}
Yu Zhao8c1c6992009-06-13 15:52:13 +08003460EXPORT_SYMBOL_GPL(__pci_reset_function);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003461
3462/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003463 * __pci_reset_function_locked - reset a PCI device function while holding
3464 * the @dev mutex lock.
3465 * @dev: PCI device to reset
3466 *
3467 * Some devices allow an individual function to be reset without affecting
3468 * other functions in the same device. The PCI device must be responsive
3469 * to PCI config space in order to use this function.
3470 *
3471 * The device function is presumed to be unused and the caller is holding
3472 * the device mutex lock when this function is called.
3473 * Resetting the device will make the contents of PCI configuration space
3474 * random, so any caller of this must be prepared to reinitialise the
3475 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3476 * etc.
3477 *
3478 * Returns 0 if the device function was successfully reset or negative if the
3479 * device doesn't support resetting a single function.
3480 */
3481int __pci_reset_function_locked(struct pci_dev *dev)
3482{
Konrad Rzeszutek Wilk977f8572012-04-24 13:15:18 -06003483 return __pci_dev_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05003484}
3485EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3486
3487/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03003488 * pci_probe_reset_function - check whether the device can be safely reset
3489 * @dev: PCI device to reset
3490 *
3491 * Some devices allow an individual function to be reset without affecting
3492 * other functions in the same device. The PCI device must be responsive
3493 * to PCI config space in order to use this function.
3494 *
3495 * Returns 0 if the device function can be reset or negative if the
3496 * device doesn't support resetting a single function.
3497 */
3498int pci_probe_reset_function(struct pci_dev *dev)
3499{
3500 return pci_dev_reset(dev, 1);
3501}
3502
3503/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08003504 * pci_reset_function - quiesce and reset a PCI device function
3505 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08003506 *
3507 * Some devices allow an individual function to be reset without affecting
3508 * other functions in the same device. The PCI device must be responsive
3509 * to PCI config space in order to use this function.
3510 *
3511 * This function does not just reset the PCI portion of a device, but
3512 * clears all the state associated with the device. This function differs
Yu Zhao8c1c6992009-06-13 15:52:13 +08003513 * from __pci_reset_function in that it saves and restores device state
Sheng Yang8dd7f802008-10-21 17:38:25 +08003514 * over the reset.
3515 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08003516 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08003517 * device doesn't support resetting a single function.
3518 */
3519int pci_reset_function(struct pci_dev *dev)
3520{
Yu Zhao8c1c6992009-06-13 15:52:13 +08003521 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003522
Yu Zhao8c1c6992009-06-13 15:52:13 +08003523 rc = pci_dev_reset(dev, 1);
3524 if (rc)
3525 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003526
Alex Williamson77cb9852013-08-08 14:09:49 -06003527 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003528
Yu Zhao8c1c6992009-06-13 15:52:13 +08003529 rc = pci_dev_reset(dev, 0);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003530
Alex Williamson77cb9852013-08-08 14:09:49 -06003531 pci_dev_restore(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003532
Yu Zhao8c1c6992009-06-13 15:52:13 +08003533 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003534}
3535EXPORT_SYMBOL_GPL(pci_reset_function);
3536
Alex Williamson61cf16d2013-12-16 15:14:31 -07003537/**
3538 * pci_try_reset_function - quiesce and reset a PCI device function
3539 * @dev: PCI device to reset
3540 *
3541 * Same as above, except return -EAGAIN if unable to lock device.
3542 */
3543int pci_try_reset_function(struct pci_dev *dev)
3544{
3545 int rc;
3546
3547 rc = pci_dev_reset(dev, 1);
3548 if (rc)
3549 return rc;
3550
3551 pci_dev_save_and_disable(dev);
3552
3553 if (pci_dev_trylock(dev)) {
3554 rc = __pci_dev_reset(dev, 0);
3555 pci_dev_unlock(dev);
3556 } else
3557 rc = -EAGAIN;
3558
3559 pci_dev_restore(dev);
3560
3561 return rc;
3562}
3563EXPORT_SYMBOL_GPL(pci_try_reset_function);
3564
Alex Williamson090a3c52013-08-08 14:09:55 -06003565/* Lock devices from the top of the tree down */
3566static void pci_bus_lock(struct pci_bus *bus)
3567{
3568 struct pci_dev *dev;
3569
3570 list_for_each_entry(dev, &bus->devices, bus_list) {
3571 pci_dev_lock(dev);
3572 if (dev->subordinate)
3573 pci_bus_lock(dev->subordinate);
3574 }
3575}
3576
3577/* Unlock devices from the bottom of the tree up */
3578static void pci_bus_unlock(struct pci_bus *bus)
3579{
3580 struct pci_dev *dev;
3581
3582 list_for_each_entry(dev, &bus->devices, bus_list) {
3583 if (dev->subordinate)
3584 pci_bus_unlock(dev->subordinate);
3585 pci_dev_unlock(dev);
3586 }
3587}
3588
Alex Williamson61cf16d2013-12-16 15:14:31 -07003589/* Return 1 on successful lock, 0 on contention */
3590static int pci_bus_trylock(struct pci_bus *bus)
3591{
3592 struct pci_dev *dev;
3593
3594 list_for_each_entry(dev, &bus->devices, bus_list) {
3595 if (!pci_dev_trylock(dev))
3596 goto unlock;
3597 if (dev->subordinate) {
3598 if (!pci_bus_trylock(dev->subordinate)) {
3599 pci_dev_unlock(dev);
3600 goto unlock;
3601 }
3602 }
3603 }
3604 return 1;
3605
3606unlock:
3607 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
3608 if (dev->subordinate)
3609 pci_bus_unlock(dev->subordinate);
3610 pci_dev_unlock(dev);
3611 }
3612 return 0;
3613}
3614
Alex Williamson090a3c52013-08-08 14:09:55 -06003615/* Lock devices from the top of the tree down */
3616static void pci_slot_lock(struct pci_slot *slot)
3617{
3618 struct pci_dev *dev;
3619
3620 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3621 if (!dev->slot || dev->slot != slot)
3622 continue;
3623 pci_dev_lock(dev);
3624 if (dev->subordinate)
3625 pci_bus_lock(dev->subordinate);
3626 }
3627}
3628
3629/* Unlock devices from the bottom of the tree up */
3630static void pci_slot_unlock(struct pci_slot *slot)
3631{
3632 struct pci_dev *dev;
3633
3634 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3635 if (!dev->slot || dev->slot != slot)
3636 continue;
3637 if (dev->subordinate)
3638 pci_bus_unlock(dev->subordinate);
3639 pci_dev_unlock(dev);
3640 }
3641}
3642
Alex Williamson61cf16d2013-12-16 15:14:31 -07003643/* Return 1 on successful lock, 0 on contention */
3644static int pci_slot_trylock(struct pci_slot *slot)
3645{
3646 struct pci_dev *dev;
3647
3648 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3649 if (!dev->slot || dev->slot != slot)
3650 continue;
3651 if (!pci_dev_trylock(dev))
3652 goto unlock;
3653 if (dev->subordinate) {
3654 if (!pci_bus_trylock(dev->subordinate)) {
3655 pci_dev_unlock(dev);
3656 goto unlock;
3657 }
3658 }
3659 }
3660 return 1;
3661
3662unlock:
3663 list_for_each_entry_continue_reverse(dev,
3664 &slot->bus->devices, bus_list) {
3665 if (!dev->slot || dev->slot != slot)
3666 continue;
3667 if (dev->subordinate)
3668 pci_bus_unlock(dev->subordinate);
3669 pci_dev_unlock(dev);
3670 }
3671 return 0;
3672}
3673
Alex Williamson090a3c52013-08-08 14:09:55 -06003674/* Save and disable devices from the top of the tree down */
3675static void pci_bus_save_and_disable(struct pci_bus *bus)
3676{
3677 struct pci_dev *dev;
3678
3679 list_for_each_entry(dev, &bus->devices, bus_list) {
3680 pci_dev_save_and_disable(dev);
3681 if (dev->subordinate)
3682 pci_bus_save_and_disable(dev->subordinate);
3683 }
3684}
3685
3686/*
3687 * Restore devices from top of the tree down - parent bridges need to be
3688 * restored before we can get to subordinate devices.
3689 */
3690static void pci_bus_restore(struct pci_bus *bus)
3691{
3692 struct pci_dev *dev;
3693
3694 list_for_each_entry(dev, &bus->devices, bus_list) {
3695 pci_dev_restore(dev);
3696 if (dev->subordinate)
3697 pci_bus_restore(dev->subordinate);
3698 }
3699}
3700
3701/* Save and disable devices from the top of the tree down */
3702static void pci_slot_save_and_disable(struct pci_slot *slot)
3703{
3704 struct pci_dev *dev;
3705
3706 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3707 if (!dev->slot || dev->slot != slot)
3708 continue;
3709 pci_dev_save_and_disable(dev);
3710 if (dev->subordinate)
3711 pci_bus_save_and_disable(dev->subordinate);
3712 }
3713}
3714
3715/*
3716 * Restore devices from top of the tree down - parent bridges need to be
3717 * restored before we can get to subordinate devices.
3718 */
3719static void pci_slot_restore(struct pci_slot *slot)
3720{
3721 struct pci_dev *dev;
3722
3723 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3724 if (!dev->slot || dev->slot != slot)
3725 continue;
3726 pci_dev_restore(dev);
3727 if (dev->subordinate)
3728 pci_bus_restore(dev->subordinate);
3729 }
3730}
3731
3732static int pci_slot_reset(struct pci_slot *slot, int probe)
3733{
3734 int rc;
3735
3736 if (!slot)
3737 return -ENOTTY;
3738
3739 if (!probe)
3740 pci_slot_lock(slot);
3741
3742 might_sleep();
3743
3744 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
3745
3746 if (!probe)
3747 pci_slot_unlock(slot);
3748
3749 return rc;
3750}
3751
3752/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06003753 * pci_probe_reset_slot - probe whether a PCI slot can be reset
3754 * @slot: PCI slot to probe
3755 *
3756 * Return 0 if slot can be reset, negative if a slot reset is not supported.
3757 */
3758int pci_probe_reset_slot(struct pci_slot *slot)
3759{
3760 return pci_slot_reset(slot, 1);
3761}
3762EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
3763
3764/**
Alex Williamson090a3c52013-08-08 14:09:55 -06003765 * pci_reset_slot - reset a PCI slot
3766 * @slot: PCI slot to reset
3767 *
3768 * A PCI bus may host multiple slots, each slot may support a reset mechanism
3769 * independent of other slots. For instance, some slots may support slot power
3770 * control. In the case of a 1:1 bus to slot architecture, this function may
3771 * wrap the bus reset to avoid spurious slot related events such as hotplug.
3772 * Generally a slot reset should be attempted before a bus reset. All of the
3773 * function of the slot and any subordinate buses behind the slot are reset
3774 * through this function. PCI config space of all devices in the slot and
3775 * behind the slot is saved before and restored after reset.
3776 *
3777 * Return 0 on success, non-zero on error.
3778 */
3779int pci_reset_slot(struct pci_slot *slot)
3780{
3781 int rc;
3782
3783 rc = pci_slot_reset(slot, 1);
3784 if (rc)
3785 return rc;
3786
3787 pci_slot_save_and_disable(slot);
3788
3789 rc = pci_slot_reset(slot, 0);
3790
3791 pci_slot_restore(slot);
3792
3793 return rc;
3794}
3795EXPORT_SYMBOL_GPL(pci_reset_slot);
3796
Alex Williamson61cf16d2013-12-16 15:14:31 -07003797/**
3798 * pci_try_reset_slot - Try to reset a PCI slot
3799 * @slot: PCI slot to reset
3800 *
3801 * Same as above except return -EAGAIN if the slot cannot be locked
3802 */
3803int pci_try_reset_slot(struct pci_slot *slot)
3804{
3805 int rc;
3806
3807 rc = pci_slot_reset(slot, 1);
3808 if (rc)
3809 return rc;
3810
3811 pci_slot_save_and_disable(slot);
3812
3813 if (pci_slot_trylock(slot)) {
3814 might_sleep();
3815 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
3816 pci_slot_unlock(slot);
3817 } else
3818 rc = -EAGAIN;
3819
3820 pci_slot_restore(slot);
3821
3822 return rc;
3823}
3824EXPORT_SYMBOL_GPL(pci_try_reset_slot);
3825
Alex Williamson090a3c52013-08-08 14:09:55 -06003826static int pci_bus_reset(struct pci_bus *bus, int probe)
3827{
3828 if (!bus->self)
3829 return -ENOTTY;
3830
3831 if (probe)
3832 return 0;
3833
3834 pci_bus_lock(bus);
3835
3836 might_sleep();
3837
3838 pci_reset_bridge_secondary_bus(bus->self);
3839
3840 pci_bus_unlock(bus);
3841
3842 return 0;
3843}
3844
3845/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06003846 * pci_probe_reset_bus - probe whether a PCI bus can be reset
3847 * @bus: PCI bus to probe
3848 *
3849 * Return 0 if bus can be reset, negative if a bus reset is not supported.
3850 */
3851int pci_probe_reset_bus(struct pci_bus *bus)
3852{
3853 return pci_bus_reset(bus, 1);
3854}
3855EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
3856
3857/**
Alex Williamson090a3c52013-08-08 14:09:55 -06003858 * pci_reset_bus - reset a PCI bus
3859 * @bus: top level PCI bus to reset
3860 *
3861 * Do a bus reset on the given bus and any subordinate buses, saving
3862 * and restoring state of all devices.
3863 *
3864 * Return 0 on success, non-zero on error.
3865 */
3866int pci_reset_bus(struct pci_bus *bus)
3867{
3868 int rc;
3869
3870 rc = pci_bus_reset(bus, 1);
3871 if (rc)
3872 return rc;
3873
3874 pci_bus_save_and_disable(bus);
3875
3876 rc = pci_bus_reset(bus, 0);
3877
3878 pci_bus_restore(bus);
3879
3880 return rc;
3881}
3882EXPORT_SYMBOL_GPL(pci_reset_bus);
3883
Sheng Yang8dd7f802008-10-21 17:38:25 +08003884/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07003885 * pci_try_reset_bus - Try to reset a PCI bus
3886 * @bus: top level PCI bus to reset
3887 *
3888 * Same as above except return -EAGAIN if the bus cannot be locked
3889 */
3890int pci_try_reset_bus(struct pci_bus *bus)
3891{
3892 int rc;
3893
3894 rc = pci_bus_reset(bus, 1);
3895 if (rc)
3896 return rc;
3897
3898 pci_bus_save_and_disable(bus);
3899
3900 if (pci_bus_trylock(bus)) {
3901 might_sleep();
3902 pci_reset_bridge_secondary_bus(bus->self);
3903 pci_bus_unlock(bus);
3904 } else
3905 rc = -EAGAIN;
3906
3907 pci_bus_restore(bus);
3908
3909 return rc;
3910}
3911EXPORT_SYMBOL_GPL(pci_try_reset_bus);
3912
3913/**
Peter Orubad556ad42007-05-15 13:59:13 +02003914 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
3915 * @dev: PCI device to query
3916 *
3917 * Returns mmrbc: maximum designed memory read count in bytes
3918 * or appropriate error value.
3919 */
3920int pcix_get_max_mmrbc(struct pci_dev *dev)
3921{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003922 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02003923 u32 stat;
3924
3925 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3926 if (!cap)
3927 return -EINVAL;
3928
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003929 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02003930 return -EINVAL;
3931
Dean Nelson25daeb52010-03-09 22:26:40 -05003932 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02003933}
3934EXPORT_SYMBOL(pcix_get_max_mmrbc);
3935
3936/**
3937 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
3938 * @dev: PCI device to query
3939 *
3940 * Returns mmrbc: maximum memory read count in bytes
3941 * or appropriate error value.
3942 */
3943int pcix_get_mmrbc(struct pci_dev *dev)
3944{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003945 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003946 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003947
3948 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3949 if (!cap)
3950 return -EINVAL;
3951
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003952 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3953 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003954
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003955 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02003956}
3957EXPORT_SYMBOL(pcix_get_mmrbc);
3958
3959/**
3960 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
3961 * @dev: PCI device to query
3962 * @mmrbc: maximum memory read count in bytes
3963 * valid values are 512, 1024, 2048, 4096
3964 *
3965 * If possible sets maximum memory read byte count, some bridges have erratas
3966 * that prevent this.
3967 */
3968int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
3969{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003970 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05003971 u32 stat, v, o;
3972 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02003973
vignesh babu229f5af2007-08-13 18:23:14 +05303974 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003975 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003976
3977 v = ffs(mmrbc) - 10;
3978
3979 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
3980 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003981 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003982
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003983 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
3984 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003985
3986 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
3987 return -E2BIG;
3988
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003989 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
3990 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02003991
3992 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
3993 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06003994 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02003995 return -EIO;
3996
3997 cmd &= ~PCI_X_CMD_MAX_READ;
3998 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05003999 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4000 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02004001 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004002 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02004003}
4004EXPORT_SYMBOL(pcix_set_mmrbc);
4005
4006/**
4007 * pcie_get_readrq - get PCI Express read request size
4008 * @dev: PCI device to query
4009 *
4010 * Returns maximum memory read request in bytes
4011 * or appropriate error value.
4012 */
4013int pcie_get_readrq(struct pci_dev *dev)
4014{
Peter Orubad556ad42007-05-15 13:59:13 +02004015 u16 ctl;
4016
Jiang Liu59875ae2012-07-24 17:20:06 +08004017 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02004018
Jiang Liu59875ae2012-07-24 17:20:06 +08004019 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02004020}
4021EXPORT_SYMBOL(pcie_get_readrq);
4022
4023/**
4024 * pcie_set_readrq - set PCI Express maximum memory read request
4025 * @dev: PCI device to query
Randy Dunlap42e61f4a2007-07-23 21:42:11 -07004026 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004027 * valid values are 128, 256, 512, 1024, 2048, 4096
4028 *
Jon Masonc9b378c2011-06-28 18:26:25 -05004029 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004030 */
4031int pcie_set_readrq(struct pci_dev *dev, int rq)
4032{
Jiang Liu59875ae2012-07-24 17:20:06 +08004033 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02004034
vignesh babu229f5af2007-08-13 18:23:14 +05304035 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08004036 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004037
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004038 /*
4039 * If using the "performance" PCIe config, we clamp the
4040 * read rq size to the max packet size to prevent the
4041 * host bridge generating requests larger than we can
4042 * cope with
4043 */
4044 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4045 int mps = pcie_get_mps(dev);
4046
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004047 if (mps < rq)
4048 rq = mps;
4049 }
4050
4051 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02004052
Jiang Liu59875ae2012-07-24 17:20:06 +08004053 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4054 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02004055}
4056EXPORT_SYMBOL(pcie_set_readrq);
4057
4058/**
Jon Masonb03e7492011-07-20 15:20:54 -05004059 * pcie_get_mps - get PCI Express maximum payload size
4060 * @dev: PCI device to query
4061 *
4062 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004063 */
4064int pcie_get_mps(struct pci_dev *dev)
4065{
Jon Masonb03e7492011-07-20 15:20:54 -05004066 u16 ctl;
4067
Jiang Liu59875ae2012-07-24 17:20:06 +08004068 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05004069
Jiang Liu59875ae2012-07-24 17:20:06 +08004070 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05004071}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004072EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004073
4074/**
4075 * pcie_set_mps - set PCI Express maximum payload size
4076 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07004077 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004078 * valid values are 128, 256, 512, 1024, 2048, 4096
4079 *
4080 * If possible sets maximum payload size
4081 */
4082int pcie_set_mps(struct pci_dev *dev, int mps)
4083{
Jiang Liu59875ae2012-07-24 17:20:06 +08004084 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05004085
4086 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08004087 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004088
4089 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004090 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08004091 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004092 v <<= 5;
4093
Jiang Liu59875ae2012-07-24 17:20:06 +08004094 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4095 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05004096}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004097EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004098
4099/**
Jacob Keller81377c82013-07-31 06:53:26 +00004100 * pcie_get_minimum_link - determine minimum link settings of a PCI device
4101 * @dev: PCI device to query
4102 * @speed: storage for minimum speed
4103 * @width: storage for minimum width
4104 *
4105 * This function will walk up the PCI device chain and determine the minimum
4106 * link width and speed of the device.
4107 */
4108int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
4109 enum pcie_link_width *width)
4110{
4111 int ret;
4112
4113 *speed = PCI_SPEED_UNKNOWN;
4114 *width = PCIE_LNK_WIDTH_UNKNOWN;
4115
4116 while (dev) {
4117 u16 lnksta;
4118 enum pci_bus_speed next_speed;
4119 enum pcie_link_width next_width;
4120
4121 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
4122 if (ret)
4123 return ret;
4124
4125 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
4126 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
4127 PCI_EXP_LNKSTA_NLW_SHIFT;
4128
4129 if (next_speed < *speed)
4130 *speed = next_speed;
4131
4132 if (next_width < *width)
4133 *width = next_width;
4134
4135 dev = dev->bus->self;
4136 }
4137
4138 return 0;
4139}
4140EXPORT_SYMBOL(pcie_get_minimum_link);
4141
4142/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004143 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08004144 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004145 * @flags: resource type mask to be selected
4146 *
4147 * This helper routine makes bar mask from the type of resource.
4148 */
4149int pci_select_bars(struct pci_dev *dev, unsigned long flags)
4150{
4151 int i, bars = 0;
4152 for (i = 0; i < PCI_NUM_RESOURCES; i++)
4153 if (pci_resource_flags(dev, i) & flags)
4154 bars |= (1 << i);
4155 return bars;
4156}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004157EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09004158
Yu Zhao613e7ed2008-11-22 02:41:27 +08004159/**
4160 * pci_resource_bar - get position of the BAR associated with a resource
4161 * @dev: the PCI device
4162 * @resno: the resource number
4163 * @type: the BAR type to be filled in
4164 *
4165 * Returns BAR position in config space, or 0 if the BAR is invalid.
4166 */
4167int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
4168{
Yu Zhaod1b054d2009-03-20 11:25:11 +08004169 int reg;
4170
Yu Zhao613e7ed2008-11-22 02:41:27 +08004171 if (resno < PCI_ROM_RESOURCE) {
4172 *type = pci_bar_unknown;
4173 return PCI_BASE_ADDRESS_0 + 4 * resno;
4174 } else if (resno == PCI_ROM_RESOURCE) {
4175 *type = pci_bar_mem32;
4176 return dev->rom_base_reg;
Yu Zhaod1b054d2009-03-20 11:25:11 +08004177 } else if (resno < PCI_BRIDGE_RESOURCES) {
4178 /* device specific resource */
4179 reg = pci_iov_resource_bar(dev, resno, type);
4180 if (reg)
4181 return reg;
Yu Zhao613e7ed2008-11-22 02:41:27 +08004182 }
4183
Bjorn Helgaas865df572009-11-04 10:32:57 -07004184 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
Yu Zhao613e7ed2008-11-22 02:41:27 +08004185 return 0;
4186}
4187
Mike Travis95a8b6e2010-02-02 14:38:13 -08004188/* Some architectures require additional programming to enable VGA */
4189static arch_set_vga_state_t arch_set_vga_state;
4190
4191void __init pci_register_set_vga_state(arch_set_vga_state_t func)
4192{
4193 arch_set_vga_state = func; /* NULL disables */
4194}
4195
4196static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004197 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08004198{
4199 if (arch_set_vga_state)
4200 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10004201 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004202 return 0;
4203}
4204
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004205/**
4206 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07004207 * @dev: the PCI device
4208 * @decode: true = enable decoding, false = disable decoding
4209 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07004210 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10004211 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004212 */
4213int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10004214 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004215{
4216 struct pci_bus *bus;
4217 struct pci_dev *bridge;
4218 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08004219 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004220
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06004221 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004222
Mike Travis95a8b6e2010-02-02 14:38:13 -08004223 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10004224 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08004225 if (rc)
4226 return rc;
4227
Dave Airlie3448a192010-06-01 15:32:24 +10004228 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
4229 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4230 if (decode == true)
4231 cmd |= command_bits;
4232 else
4233 cmd &= ~command_bits;
4234 pci_write_config_word(dev, PCI_COMMAND, cmd);
4235 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004236
Dave Airlie3448a192010-06-01 15:32:24 +10004237 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10004238 return 0;
4239
4240 bus = dev->bus;
4241 while (bus) {
4242 bridge = bus->self;
4243 if (bridge) {
4244 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
4245 &cmd);
4246 if (decode == true)
4247 cmd |= PCI_BRIDGE_CTL_VGA;
4248 else
4249 cmd &= ~PCI_BRIDGE_CTL_VGA;
4250 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
4251 cmd);
4252 }
4253 bus = bus->parent;
4254 }
4255 return 0;
4256}
4257
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01004258bool pci_device_is_present(struct pci_dev *pdev)
4259{
4260 u32 v;
4261
4262 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
4263}
4264EXPORT_SYMBOL_GPL(pci_device_is_present);
4265
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004266#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
4267static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00004268static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004269
4270/**
4271 * pci_specified_resource_alignment - get resource alignment specified by user.
4272 * @dev: the PCI device to get
4273 *
4274 * RETURNS: Resource alignment if it is specified.
4275 * Zero if it is not specified.
4276 */
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004277static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004278{
4279 int seg, bus, slot, func, align_order, count;
4280 resource_size_t align = 0;
4281 char *p;
4282
4283 spin_lock(&resource_alignment_lock);
4284 p = resource_alignment_param;
4285 while (*p) {
4286 count = 0;
4287 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
4288 p[count] == '@') {
4289 p += count + 1;
4290 } else {
4291 align_order = -1;
4292 }
4293 if (sscanf(p, "%x:%x:%x.%x%n",
4294 &seg, &bus, &slot, &func, &count) != 4) {
4295 seg = 0;
4296 if (sscanf(p, "%x:%x.%x%n",
4297 &bus, &slot, &func, &count) != 3) {
4298 /* Invalid format */
4299 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
4300 p);
4301 break;
4302 }
4303 }
4304 p += count;
4305 if (seg == pci_domain_nr(dev->bus) &&
4306 bus == dev->bus->number &&
4307 slot == PCI_SLOT(dev->devfn) &&
4308 func == PCI_FUNC(dev->devfn)) {
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004309 if (align_order == -1)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004310 align = PAGE_SIZE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004311 else
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004312 align = 1 << align_order;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004313 /* Found */
4314 break;
4315 }
4316 if (*p != ';' && *p != ',') {
4317 /* End of param or invalid format */
4318 break;
4319 }
4320 p++;
4321 }
4322 spin_unlock(&resource_alignment_lock);
4323 return align;
4324}
4325
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004326/*
4327 * This function disables memory decoding and releases memory resources
4328 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
4329 * It also rounds up size to specified alignment.
4330 * Later on, the kernel will assign page-aligned memory resource back
4331 * to the device.
4332 */
4333void pci_reassigndev_resource_alignment(struct pci_dev *dev)
4334{
4335 int i;
4336 struct resource *r;
4337 resource_size_t align, size;
4338 u16 command;
4339
Yinghai Lu10c463a2012-03-18 22:46:26 -07004340 /* check if specified PCI is target device to reassign */
4341 align = pci_specified_resource_alignment(dev);
4342 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004343 return;
4344
4345 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
4346 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
4347 dev_warn(&dev->dev,
4348 "Can't reassign resources to host bridge.\n");
4349 return;
4350 }
4351
4352 dev_info(&dev->dev,
4353 "Disabling memory decoding and releasing memory resources.\n");
4354 pci_read_config_word(dev, PCI_COMMAND, &command);
4355 command &= ~PCI_COMMAND_MEMORY;
4356 pci_write_config_word(dev, PCI_COMMAND, command);
4357
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004358 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
4359 r = &dev->resource[i];
4360 if (!(r->flags & IORESOURCE_MEM))
4361 continue;
4362 size = resource_size(r);
4363 if (size < align) {
4364 size = align;
4365 dev_info(&dev->dev,
4366 "Rounding up size of resource #%d to %#llx.\n",
4367 i, (unsigned long long)size);
4368 }
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07004369 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004370 r->end = size - 1;
4371 r->start = 0;
4372 }
4373 /* Need to disable bridge's resource window,
4374 * to enable the kernel to reassign new resource
4375 * window later on.
4376 */
4377 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
4378 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
4379 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
4380 r = &dev->resource[i];
4381 if (!(r->flags & IORESOURCE_MEM))
4382 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07004383 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08004384 r->end = resource_size(r) - 1;
4385 r->start = 0;
4386 }
4387 pci_disable_bridge_window(dev);
4388 }
4389}
4390
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004391static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004392{
4393 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
4394 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
4395 spin_lock(&resource_alignment_lock);
4396 strncpy(resource_alignment_param, buf, count);
4397 resource_alignment_param[count] = '\0';
4398 spin_unlock(&resource_alignment_lock);
4399 return count;
4400}
4401
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06004402static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004403{
4404 size_t count;
4405 spin_lock(&resource_alignment_lock);
4406 count = snprintf(buf, size, "%s", resource_alignment_param);
4407 spin_unlock(&resource_alignment_lock);
4408 return count;
4409}
4410
4411static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
4412{
4413 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
4414}
4415
4416static ssize_t pci_resource_alignment_store(struct bus_type *bus,
4417 const char *buf, size_t count)
4418{
4419 return pci_set_resource_alignment_param(buf, count);
4420}
4421
4422BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
4423 pci_resource_alignment_store);
4424
4425static int __init pci_resource_alignment_sysfs_init(void)
4426{
4427 return bus_create_file(&pci_bus_type,
4428 &bus_attr_resource_alignment);
4429}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004430late_initcall(pci_resource_alignment_sysfs_init);
4431
Bill Pemberton15856ad2012-11-21 15:35:00 -05004432static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04004433{
4434#ifdef CONFIG_PCI_DOMAINS
4435 pci_domains_supported = 0;
4436#endif
4437}
4438
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01004439#ifdef CONFIG_PCI_DOMAINS
4440static atomic_t __domain_nr = ATOMIC_INIT(-1);
4441
4442int pci_get_new_domain_nr(void)
4443{
4444 return atomic_inc_return(&__domain_nr);
4445}
4446#endif
4447
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004448/**
Taku Izumi642c92d2012-10-30 15:26:18 +09004449 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004450 *
4451 * Returns 1 if we can access PCI extended config space (offsets
4452 * greater than 0xff). This is the default implementation. Architecture
4453 * implementations can override this.
4454 */
Taku Izumi642c92d2012-10-30 15:26:18 +09004455int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07004456{
4457 return 1;
4458}
4459
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11004460void __weak pci_fixup_cardbus(struct pci_bus *bus)
4461{
4462}
4463EXPORT_SYMBOL(pci_fixup_cardbus);
4464
Al Viroad04d312008-11-22 17:37:14 +00004465static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004466{
4467 while (str) {
4468 char *k = strchr(str, ',');
4469 if (k)
4470 *k++ = 0;
4471 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07004472 if (!strcmp(str, "nomsi")) {
4473 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07004474 } else if (!strcmp(str, "noaer")) {
4475 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08004476 } else if (!strncmp(str, "realloc=", 8)) {
4477 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07004478 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08004479 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04004480 } else if (!strcmp(str, "nodomains")) {
4481 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01004482 } else if (!strncmp(str, "noari", 5)) {
4483 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08004484 } else if (!strncmp(str, "cbiosize=", 9)) {
4485 pci_cardbus_io_size = memparse(str + 9, &str);
4486 } else if (!strncmp(str, "cbmemsize=", 10)) {
4487 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09004488 } else if (!strncmp(str, "resource_alignment=", 19)) {
4489 pci_set_resource_alignment_param(str + 19,
4490 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06004491 } else if (!strncmp(str, "ecrc=", 5)) {
4492 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07004493 } else if (!strncmp(str, "hpiosize=", 9)) {
4494 pci_hotplug_io_size = memparse(str + 9, &str);
4495 } else if (!strncmp(str, "hpmemsize=", 10)) {
4496 pci_hotplug_mem_size = memparse(str + 10, &str);
Jon Mason5f39e672011-10-03 09:50:20 -05004497 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
4498 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05004499 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
4500 pcie_bus_config = PCIE_BUS_SAFE;
4501 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
4502 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05004503 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
4504 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06004505 } else if (!strncmp(str, "pcie_scan_all", 13)) {
4506 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07004507 } else {
4508 printk(KERN_ERR "PCI: Unknown option `%s'\n",
4509 str);
4510 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004511 }
4512 str = k;
4513 }
Andi Kleen0637a702006-09-26 10:52:41 +02004514 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004515}
Andi Kleen0637a702006-09-26 10:52:41 +02004516early_param("pci", pci_setup);