blob: d6b44ae8baa407c64cc03fea3c7298749c098a73 [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI Bus Services, see include/linux/pci.h for further explanation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06005 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
6 * David Mosberger-Tang
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06008 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050011#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030014#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/init.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070016#include <linux/of.h>
17#include <linux/of_pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070019#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/module.h>
22#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080023#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053024#include <linux/log2.h>
Zhichang Yuan57453922018-03-15 02:15:53 +080025#include <linux/logic_pio.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020026#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080027#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090028#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010029#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060030#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020031#include <linux/vmalloc.h>
CQ Tang4ebeb1e2017-05-30 09:25:49 -070032#include <linux/pci-ats.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090033#include <asm/setup.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010034#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050035#include <linux/aer.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090036#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Keith Buschc4eed622018-09-20 10:27:11 -060038DEFINE_MUTEX(pci_slot_mutex);
39
Alan Stern00240c32009-04-27 13:33:16 -040040const char *pci_power_names[] = {
41 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
42};
43EXPORT_SYMBOL_GPL(pci_power_names);
44
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010045int isa_dma_bridge_buggy;
46EXPORT_SYMBOL(isa_dma_bridge_buggy);
47
48int pci_pci_problems;
49EXPORT_SYMBOL(pci_pci_problems);
50
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010051unsigned int pci_pm_d3_delay;
52
Matthew Garrettdf17e622010-10-04 14:22:29 -040053static void pci_pme_list_scan(struct work_struct *work);
54
55static LIST_HEAD(pci_pme_list);
56static DEFINE_MUTEX(pci_pme_list_mutex);
57static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
58
59struct pci_pme_device {
60 struct list_head list;
61 struct pci_dev *dev;
62};
63
64#define PME_TIMEOUT 1000 /* How long between PME checks */
65
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010066static void pci_dev_d3_sleep(struct pci_dev *dev)
67{
68 unsigned int delay = dev->d3_delay;
69
70 if (delay < pci_pm_d3_delay)
71 delay = pci_pm_d3_delay;
72
Adrian Hunter50b2b542017-03-14 15:21:58 +020073 if (delay)
74 msleep(delay);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010075}
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Jeff Garzik32a2eea2007-10-11 16:57:27 -040077#ifdef CONFIG_PCI_DOMAINS
78int pci_domains_supported = 1;
79#endif
80
Atsushi Nemoto4516a612007-02-05 16:36:06 -080081#define DEFAULT_CARDBUS_IO_SIZE (256)
82#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
83/* pci=cbmemsize=nnM,cbiosize=nn can override this */
84unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
85unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
86
Eric W. Biederman28760482009-09-09 14:09:24 -070087#define DEFAULT_HOTPLUG_IO_SIZE (256)
88#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
89/* pci=hpmemsize=nnM,hpiosize=nn can override this */
90unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
91unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
92
Keith Busche16b4662016-07-21 21:40:28 -060093#define DEFAULT_HOTPLUG_BUS_SIZE 1
94unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
95
Keith Busch27d868b2015-08-24 08:48:16 -050096enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jon Masonb03e7492011-07-20 15:20:54 -050097
Jesse Barnesac1aa472009-10-26 13:20:44 -070098/*
99 * The default CLS is used if arch didn't set CLS explicitly and not
100 * all pci devices agree on the same value. Arch can override either
101 * the dfl or actual value as it sees fit. Don't forget this is
102 * measured in 32-bit words, not bytes.
103 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500104u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700105u8 pci_cache_line_size;
106
Myron Stowe96c55902011-10-28 15:48:38 -0600107/*
108 * If we set up a device for bus mastering, we need to check the latency
109 * timer as certain BIOSes forget to set it properly.
110 */
111unsigned int pcibios_max_latency = 255;
112
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100113/* If set, the PCIe ARI capability will not be used. */
114static bool pcie_ari_disabled;
115
Gil Kupfercef74402018-05-10 17:56:02 -0500116/* If set, the PCIe ATS capability will not be used. */
117static bool pcie_ats_disabled;
118
Sinan Kaya11eb0e02018-06-04 22:16:09 -0400119/* If set, the PCI config space of each device is printed during boot. */
120bool pci_early_dump;
121
Gil Kupfercef74402018-05-10 17:56:02 -0500122bool pci_ats_disabled(void)
123{
124 return pcie_ats_disabled;
125}
126
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300127/* Disable bridge_d3 for all PCIe ports */
128static bool pci_bridge_d3_disable;
129/* Force bridge_d3 for all PCIe ports */
130static bool pci_bridge_d3_force;
131
132static int __init pcie_port_pm_setup(char *str)
133{
134 if (!strcmp(str, "off"))
135 pci_bridge_d3_disable = true;
136 else if (!strcmp(str, "force"))
137 pci_bridge_d3_force = true;
138 return 1;
139}
140__setup("pcie_port_pm=", pcie_port_pm_setup);
141
Sinan Kayaa2758b62018-02-27 14:14:10 -0600142/* Time to wait after a reset for device to become responsive */
143#define PCIE_RESET_READY_POLL_MS 60000
144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145/**
146 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
147 * @bus: pointer to PCI bus structure to search
148 *
149 * Given a PCI bus, returns the highest PCI bus number present in the set
150 * including the given PCI bus and its list of child PCI buses.
151 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400152unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800154 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 unsigned char max, n;
156
Yinghai Lub918c622012-05-17 18:51:11 -0700157 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800158 list_for_each_entry(tmp, &bus->children, node) {
159 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400160 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 max = n;
162 }
163 return max;
164}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800165EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Andrew Morton1684f5d2008-12-01 14:30:30 -0800167#ifdef CONFIG_HAS_IOMEM
168void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
169{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500170 struct resource *res = &pdev->resource[bar];
171
Andrew Morton1684f5d2008-12-01 14:30:30 -0800172 /*
173 * Make sure the BAR is actually a memory resource, not an IO resource
174 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500175 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600176 pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800177 return NULL;
178 }
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500179 return ioremap_nocache(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800180}
181EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700182
183void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
184{
185 /*
186 * Make sure the BAR is actually a memory resource, not an IO resource
187 */
188 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
189 WARN_ON(1);
190 return NULL;
191 }
192 return ioremap_wc(pci_resource_start(pdev, bar),
193 pci_resource_len(pdev, bar));
194}
195EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800196#endif
197
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600198/**
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600199 * pci_dev_str_match_path - test if a path string matches a device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600200 * @dev: the PCI device to test
201 * @path: string to match the device against
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600202 * @endptr: pointer to the string after the match
203 *
204 * Test if a string (typically from a kernel parameter) formatted as a
205 * path of device/function addresses matches a PCI device. The string must
206 * be of the form:
207 *
208 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
209 *
210 * A path for a device can be obtained using 'lspci -t'. Using a path
211 * is more robust against bus renumbering than using only a single bus,
212 * device and function address.
213 *
214 * Returns 1 if the string matches the device, 0 if it does not and
215 * a negative error code if it fails to parse the string.
216 */
217static int pci_dev_str_match_path(struct pci_dev *dev, const char *path,
218 const char **endptr)
219{
220 int ret;
221 int seg, bus, slot, func;
222 char *wpath, *p;
223 char end;
224
225 *endptr = strchrnul(path, ';');
226
227 wpath = kmemdup_nul(path, *endptr - path, GFP_KERNEL);
228 if (!wpath)
229 return -ENOMEM;
230
231 while (1) {
232 p = strrchr(wpath, '/');
233 if (!p)
234 break;
235 ret = sscanf(p, "/%x.%x%c", &slot, &func, &end);
236 if (ret != 2) {
237 ret = -EINVAL;
238 goto free_and_exit;
239 }
240
241 if (dev->devfn != PCI_DEVFN(slot, func)) {
242 ret = 0;
243 goto free_and_exit;
244 }
245
246 /*
247 * Note: we don't need to get a reference to the upstream
248 * bridge because we hold a reference to the top level
249 * device which should hold a reference to the bridge,
250 * and so on.
251 */
252 dev = pci_upstream_bridge(dev);
253 if (!dev) {
254 ret = 0;
255 goto free_and_exit;
256 }
257
258 *p = 0;
259 }
260
261 ret = sscanf(wpath, "%x:%x:%x.%x%c", &seg, &bus, &slot,
262 &func, &end);
263 if (ret != 4) {
264 seg = 0;
265 ret = sscanf(wpath, "%x:%x.%x%c", &bus, &slot, &func, &end);
266 if (ret != 3) {
267 ret = -EINVAL;
268 goto free_and_exit;
269 }
270 }
271
272 ret = (seg == pci_domain_nr(dev->bus) &&
273 bus == dev->bus->number &&
274 dev->devfn == PCI_DEVFN(slot, func));
275
276free_and_exit:
277 kfree(wpath);
278 return ret;
279}
280
281/**
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600282 * pci_dev_str_match - test if a string matches a device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600283 * @dev: the PCI device to test
284 * @p: string to match the device against
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600285 * @endptr: pointer to the string after the match
286 *
287 * Test if a string (typically from a kernel parameter) matches a specified
288 * PCI device. The string may be of one of the following formats:
289 *
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600290 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600291 * pci:<vendor>:<device>[:<subvendor>:<subdevice>]
292 *
293 * The first format specifies a PCI bus/device/function address which
294 * may change if new hardware is inserted, if motherboard firmware changes,
295 * or due to changes caused in kernel parameters. If the domain is
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600296 * left unspecified, it is taken to be 0. In order to be robust against
297 * bus renumbering issues, a path of PCI device/function numbers may be used
298 * to address the specific device. The path for a device can be determined
299 * through the use of 'lspci -t'.
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600300 *
301 * The second format matches devices using IDs in the configuration
302 * space which may match multiple devices in the system. A value of 0
303 * for any field will match all devices. (Note: this differs from
304 * in-kernel code that uses PCI_ANY_ID which is ~0; this is for
305 * legacy reasons and convenience so users don't have to specify
306 * FFFFFFFFs on the command line.)
307 *
308 * Returns 1 if the string matches the device, 0 if it does not and
309 * a negative error code if the string cannot be parsed.
310 */
311static int pci_dev_str_match(struct pci_dev *dev, const char *p,
312 const char **endptr)
313{
314 int ret;
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600315 int count;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600316 unsigned short vendor, device, subsystem_vendor, subsystem_device;
317
318 if (strncmp(p, "pci:", 4) == 0) {
319 /* PCI vendor/device (subvendor/subdevice) IDs are specified */
320 p += 4;
321 ret = sscanf(p, "%hx:%hx:%hx:%hx%n", &vendor, &device,
322 &subsystem_vendor, &subsystem_device, &count);
323 if (ret != 4) {
324 ret = sscanf(p, "%hx:%hx%n", &vendor, &device, &count);
325 if (ret != 2)
326 return -EINVAL;
327
328 subsystem_vendor = 0;
329 subsystem_device = 0;
330 }
331
332 p += count;
333
334 if ((!vendor || vendor == dev->vendor) &&
335 (!device || device == dev->device) &&
336 (!subsystem_vendor ||
337 subsystem_vendor == dev->subsystem_vendor) &&
338 (!subsystem_device ||
339 subsystem_device == dev->subsystem_device))
340 goto found;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600341 } else {
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600342 /*
343 * PCI Bus, Device, Function IDs are specified
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600344 * (optionally, may include a path of devfns following it)
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600345 */
346 ret = pci_dev_str_match_path(dev, p, &p);
347 if (ret < 0)
348 return ret;
349 else if (ret)
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600350 goto found;
351 }
352
353 *endptr = p;
354 return 0;
355
356found:
357 *endptr = p;
358 return 1;
359}
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100360
361static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
362 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700363{
364 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700365 u16 ent;
366
367 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700368
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100369 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700370 if (pos < 0x40)
371 break;
372 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700373 pci_bus_read_config_word(bus, devfn, pos, &ent);
374
375 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700376 if (id == 0xff)
377 break;
378 if (id == cap)
379 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700380 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700381 }
382 return 0;
383}
384
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100385static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
386 u8 pos, int cap)
387{
388 int ttl = PCI_FIND_CAP_TTL;
389
390 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
391}
392
Roland Dreier24a4e372005-10-28 17:35:34 -0700393int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
394{
395 return __pci_find_next_cap(dev->bus, dev->devfn,
396 pos + PCI_CAP_LIST_NEXT, cap);
397}
398EXPORT_SYMBOL_GPL(pci_find_next_capability);
399
Michael Ellermand3bac112006-11-22 18:26:16 +1100400static int __pci_bus_find_cap_start(struct pci_bus *bus,
401 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402{
403 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
405 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
406 if (!(status & PCI_STATUS_CAP_LIST))
407 return 0;
408
409 switch (hdr_type) {
410 case PCI_HEADER_TYPE_NORMAL:
411 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100412 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100414 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100416
417 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418}
419
420/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700421 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 * @dev: PCI device to query
423 * @cap: capability code
424 *
425 * Tell if a device supports a given PCI capability.
426 * Returns the address of the requested capability structure within the
427 * device's PCI configuration space or 0 in case the device does not
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600428 * support it. Possible values for @cap include:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700430 * %PCI_CAP_ID_PM Power Management
431 * %PCI_CAP_ID_AGP Accelerated Graphics Port
432 * %PCI_CAP_ID_VPD Vital Product Data
433 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700435 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 * %PCI_CAP_ID_PCIX PCI-X
437 * %PCI_CAP_ID_EXP PCI Express
438 */
439int pci_find_capability(struct pci_dev *dev, int cap)
440{
Michael Ellermand3bac112006-11-22 18:26:16 +1100441 int pos;
442
443 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
444 if (pos)
445 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
446
447 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600449EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
451/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700452 * pci_bus_find_capability - query for devices' capabilities
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600453 * @bus: the PCI bus to query
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 * @devfn: PCI device to query
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600455 * @cap: capability code
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600457 * Like pci_find_capability() but works for PCI devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700458 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 *
460 * Returns the address of the requested capability structure within the
461 * device's PCI configuration space or 0 in case the device does not
462 * support it.
463 */
464int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
465{
Michael Ellermand3bac112006-11-22 18:26:16 +1100466 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 u8 hdr_type;
468
469 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
470
Michael Ellermand3bac112006-11-22 18:26:16 +1100471 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
472 if (pos)
473 pos = __pci_find_next_cap(bus, devfn, pos, cap);
474
475 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600477EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600480 * pci_find_next_ext_capability - Find an extended capability
481 * @dev: PCI device to query
482 * @start: address at which to start looking (0 to start at beginning of list)
483 * @cap: capability code
484 *
485 * Returns the address of the next matching extended capability structure
486 * within the device's PCI configuration space or 0 if the device does
487 * not support it. Some capabilities can occur several times, e.g., the
488 * vendor-specific capability, and this provides a way to find them all.
489 */
490int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
491{
492 u32 header;
493 int ttl;
494 int pos = PCI_CFG_SPACE_SIZE;
495
496 /* minimum 8 bytes per capability */
497 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
498
499 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
500 return 0;
501
502 if (start)
503 pos = start;
504
505 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
506 return 0;
507
508 /*
509 * If we have no capabilities, this is indicated by cap ID,
510 * cap version and next pointer all being 0.
511 */
512 if (header == 0)
513 return 0;
514
515 while (ttl-- > 0) {
516 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
517 return pos;
518
519 pos = PCI_EXT_CAP_NEXT(header);
520 if (pos < PCI_CFG_SPACE_SIZE)
521 break;
522
523 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
524 break;
525 }
526
527 return 0;
528}
529EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
530
531/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 * pci_find_ext_capability - Find an extended capability
533 * @dev: PCI device to query
534 * @cap: capability code
535 *
536 * Returns the address of the requested extended capability structure
537 * within the device's PCI configuration space or 0 if the device does
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600538 * not support it. Possible values for @cap include:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 *
540 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
541 * %PCI_EXT_CAP_ID_VC Virtual Channel
542 * %PCI_EXT_CAP_ID_DSN Device Serial Number
543 * %PCI_EXT_CAP_ID_PWR Power Budgeting
544 */
545int pci_find_ext_capability(struct pci_dev *dev, int cap)
546{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600547 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548}
Brice Goglin3a720d72006-05-23 06:10:01 -0400549EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100551static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
552{
553 int rc, ttl = PCI_FIND_CAP_TTL;
554 u8 cap, mask;
555
556 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
557 mask = HT_3BIT_CAP_MASK;
558 else
559 mask = HT_5BIT_CAP_MASK;
560
561 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
562 PCI_CAP_ID_HT, &ttl);
563 while (pos) {
564 rc = pci_read_config_byte(dev, pos + 3, &cap);
565 if (rc != PCIBIOS_SUCCESSFUL)
566 return 0;
567
568 if ((cap & mask) == ht_cap)
569 return pos;
570
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800571 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
572 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100573 PCI_CAP_ID_HT, &ttl);
574 }
575
576 return 0;
577}
578/**
579 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
580 * @dev: PCI device to query
581 * @pos: Position from which to continue searching
582 * @ht_cap: Hypertransport capability code
583 *
584 * To be used in conjunction with pci_find_ht_capability() to search for
585 * all capabilities matching @ht_cap. @pos should always be a value returned
586 * from pci_find_ht_capability().
587 *
588 * NB. To be 100% safe against broken PCI devices, the caller should take
589 * steps to avoid an infinite loop.
590 */
591int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
592{
593 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
594}
595EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
596
597/**
598 * pci_find_ht_capability - query a device's Hypertransport capabilities
599 * @dev: PCI device to query
600 * @ht_cap: Hypertransport capability code
601 *
602 * Tell if a device supports a given Hypertransport capability.
603 * Returns an address within the device's PCI configuration space
604 * or 0 in case the device does not support the request capability.
605 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
606 * which has a Hypertransport capability matching @ht_cap.
607 */
608int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
609{
610 int pos;
611
612 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
613 if (pos)
614 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
615
616 return pos;
617}
618EXPORT_SYMBOL_GPL(pci_find_ht_capability);
619
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600621 * pci_find_parent_resource - return resource region of parent bus of given
622 * region
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 * @dev: PCI device structure contains resources to be searched
624 * @res: child resource record for which parent is sought
625 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600626 * For given resource region of given device, return the resource region of
627 * parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400629struct resource *pci_find_parent_resource(const struct pci_dev *dev,
630 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631{
632 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700633 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700636 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 if (!r)
638 continue;
Ard Biesheuvel31342332017-04-11 17:33:12 +0100639 if (resource_contains(r, res)) {
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700640
641 /*
642 * If the window is prefetchable but the BAR is
643 * not, the allocator made a mistake.
644 */
645 if (r->flags & IORESOURCE_PREFETCH &&
646 !(res->flags & IORESOURCE_PREFETCH))
647 return NULL;
648
649 /*
650 * If we're below a transparent bridge, there may
651 * be both a positively-decoded aperture and a
652 * subtractively-decoded region that contain the BAR.
653 * We want the positively-decoded one, so this depends
654 * on pci_bus_for_each_resource() giving us those
655 * first.
656 */
657 return r;
658 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700660 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600662EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
664/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300665 * pci_find_resource - Return matching PCI device resource
666 * @dev: PCI device to query
667 * @res: Resource to look for
668 *
669 * Goes over standard PCI resources (BARs) and checks if the given resource
670 * is partially or fully contained in any of them. In that case the
671 * matching resource is returned, %NULL otherwise.
672 */
673struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
674{
675 int i;
676
677 for (i = 0; i < PCI_ROM_RESOURCE; i++) {
678 struct resource *r = &dev->resource[i];
679
680 if (r->start && resource_contains(r, res))
681 return r;
682 }
683
684 return NULL;
685}
686EXPORT_SYMBOL(pci_find_resource);
687
688/**
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530689 * pci_find_pcie_root_port - return PCIe Root Port
690 * @dev: PCI device to query
691 *
692 * Traverse up the parent chain and return the PCIe Root Port PCI Device
693 * for a given PCI Device.
694 */
695struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
696{
Thierry Redingb6f6d562017-08-17 13:06:14 +0200697 struct pci_dev *bridge, *highest_pcie_bridge = dev;
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530698
699 bridge = pci_upstream_bridge(dev);
700 while (bridge && pci_is_pcie(bridge)) {
701 highest_pcie_bridge = bridge;
702 bridge = pci_upstream_bridge(bridge);
703 }
704
Thierry Redingb6f6d562017-08-17 13:06:14 +0200705 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
706 return NULL;
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530707
Thierry Redingb6f6d562017-08-17 13:06:14 +0200708 return highest_pcie_bridge;
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530709}
710EXPORT_SYMBOL(pci_find_pcie_root_port);
711
712/**
Alex Williamson157e8762013-12-17 16:43:39 -0700713 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
714 * @dev: the PCI device to operate on
715 * @pos: config space offset of status word
716 * @mask: mask of bit(s) to care about in status word
717 *
718 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
719 */
720int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
721{
722 int i;
723
724 /* Wait for Transaction Pending bit clean */
725 for (i = 0; i < 4; i++) {
726 u16 status;
727 if (i)
728 msleep((1 << (i - 1)) * 100);
729
730 pci_read_config_word(dev, pos, &status);
731 if (!(status & mask))
732 return 1;
733 }
734
735 return 0;
736}
737
738/**
Wei Yang70675e02015-07-29 16:52:58 +0800739 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400740 * @dev: PCI device to have its BARs restored
741 *
742 * Restore the BAR values for a given device, so as to make it
743 * accessible by its driver.
744 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400745static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400746{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800747 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400748
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800749 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800750 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400751}
752
Julia Lawall299f2ff2015-12-06 17:33:45 +0100753static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200754
Julia Lawall299f2ff2015-12-06 17:33:45 +0100755int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200756{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200757 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200758 !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200759 return -EINVAL;
760 pci_platform_pm = ops;
761 return 0;
762}
763
764static inline bool platform_pci_power_manageable(struct pci_dev *dev)
765{
766 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
767}
768
769static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400770 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200771{
772 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
773}
774
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200775static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
776{
777 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
778}
779
Rafael J. Wysockib51033e2019-06-25 14:09:12 +0200780static inline void platform_pci_refresh_power_state(struct pci_dev *dev)
781{
782 if (pci_platform_pm && pci_platform_pm->refresh_state)
783 pci_platform_pm->refresh_state(dev);
784}
785
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200786static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
787{
788 return pci_platform_pm ?
789 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
790}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700791
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200792static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200793{
794 return pci_platform_pm ?
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200795 pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100796}
797
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100798static inline bool platform_pci_need_resume(struct pci_dev *dev)
799{
800 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
801}
802
Mika Westerberg26ad34d2018-09-27 16:57:14 -0500803static inline bool platform_pci_bridge_d3(struct pci_dev *dev)
804{
805 return pci_platform_pm ? pci_platform_pm->bridge_d3(dev) : false;
806}
807
John W. Linville064b53db2005-07-27 10:19:44 -0400808/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200809 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600810 * given PCI device
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200811 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200812 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200814 * RETURN VALUE:
815 * -EINVAL if the requested state is invalid.
816 * -EIO if device does not support PCI PM or its PM capabilities register has a
817 * wrong version, or device doesn't support the requested state.
818 * 0 if device already is in the requested state.
819 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100821static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200823 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200824 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100826 /* Check if we're already there */
827 if (dev->current_state == state)
828 return 0;
829
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200830 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700831 return -EIO;
832
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200833 if (state < PCI_D0 || state > PCI_D3hot)
834 return -EINVAL;
835
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600836 /*
Bjorn Helgaase43f15e2019-08-02 18:47:22 -0500837 * Validate transition: We can enter D0 from any state, but if
838 * we're already in a low-power state, we can only go deeper. E.g.,
839 * we can go from D1 to D3, but we can't go directly from D3 to D1;
840 * we'd have to go from D3 to D0, then to D1.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700841 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100842 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200843 && dev->current_state > state) {
Bjorn Helgaase43f15e2019-08-02 18:47:22 -0500844 pci_err(dev, "invalid power transition (from %s to %s)\n",
845 pci_power_name(dev->current_state),
846 pci_power_name(state));
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200848 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700849
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600850 /* Check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200851 if ((state == PCI_D1 && !dev->d1_support)
852 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700853 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700854
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200855 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Bjorn Helgaas327ccbb2019-08-01 11:50:56 -0500856 if (pmcsr == (u16) ~0) {
857 pci_err(dev, "can't change power state from %s to %s (config space inaccessible)\n",
858 pci_power_name(dev->current_state),
859 pci_power_name(state));
860 return -EIO;
861 }
John W. Linville064b53db2005-07-27 10:19:44 -0400862
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600863 /*
864 * If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700865 * This doesn't affect PME_Status, disables PME_En, and
866 * sets PowerState to 0.
867 */
John W. Linville32a36582005-09-14 09:52:42 -0400868 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400869 case PCI_D0:
870 case PCI_D1:
871 case PCI_D2:
872 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
873 pmcsr |= state;
874 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200875 case PCI_D3hot:
876 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400877 case PCI_UNKNOWN: /* Boot-up */
878 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100879 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200880 need_restore = true;
Mathieu Malaterre1d09d572019-01-14 21:41:36 +0100881 /* Fall-through - force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400882 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400883 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400884 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700885 }
886
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600887 /* Enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200888 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700889
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600890 /*
891 * Mandatory power management transition delays; see PCI PM 1.1
892 * 5.6.1 table 18
893 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700894 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100895 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700896 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Bjorn Helgaas7e24bc342019-10-23 17:40:52 -0500897 msleep(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700898
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200899 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
900 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Krzysztof Wilczynski7f1c62c2019-08-26 00:46:16 +0200901 if (dev->current_state != state)
Bjorn Helgaase43f15e2019-08-02 18:47:22 -0500902 pci_info_ratelimited(dev, "refused to change power state from %s to %s\n",
903 pci_power_name(dev->current_state),
904 pci_power_name(state));
John W. Linville064b53db2005-07-27 10:19:44 -0400905
Huang Ying448bd852012-06-23 10:23:51 +0800906 /*
907 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400908 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
909 * from D3hot to D0 _may_ perform an internal reset, thereby
910 * going to "D0 Uninitialized" rather than "D0 Initialized".
911 * For example, at least some versions of the 3c905B and the
912 * 3c556B exhibit this behaviour.
913 *
914 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
915 * devices in a D3hot state at boot. Consequently, we need to
916 * restore at least the BARs so that the device will be
917 * accessible to its driver.
918 */
919 if (need_restore)
920 pci_restore_bars(dev);
921
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100922 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800923 pcie_aspm_pm_state_change(dev->bus->self);
924
Linus Torvalds1da177e2005-04-16 15:20:36 -0700925 return 0;
926}
927
928/**
Lukas Wunnera6a64022016-09-18 05:39:20 +0200929 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200930 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100931 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +0200932 *
933 * The power state is read from the PMCSR register, which however is
934 * inaccessible in D3cold. The platform firmware is therefore queried first
935 * to detect accessibility of the register. In case the platform firmware
936 * reports an incorrect state or the device isn't power manageable by the
937 * platform at all, we try to detect D3cold by testing accessibility of the
938 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200939 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100940void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200941{
Lukas Wunnera6a64022016-09-18 05:39:20 +0200942 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
943 !pci_device_is_present(dev)) {
944 dev->current_state = PCI_D3cold;
945 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200946 u16 pmcsr;
947
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200948 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200949 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100950 } else {
951 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200952 }
953}
954
955/**
Rafael J. Wysockib51033e2019-06-25 14:09:12 +0200956 * pci_refresh_power_state - Refresh the given device's power state data
957 * @dev: Target PCI device.
958 *
959 * Ask the platform to refresh the devices power state information and invoke
960 * pci_update_current_state() to update its current PCI power state.
961 */
962void pci_refresh_power_state(struct pci_dev *dev)
963{
964 if (platform_pci_power_manageable(dev))
965 platform_pci_refresh_power_state(dev);
966
967 pci_update_current_state(dev, dev->current_state);
968}
969
970/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100971 * pci_platform_power_transition - Use platform to change device power state
972 * @dev: PCI device to handle.
973 * @state: State to put the device into.
974 */
Rafael J. Wysockid6aa37c2019-11-05 11:30:36 +0100975int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100976{
977 int error;
978
979 if (platform_pci_power_manageable(dev)) {
980 error = platform_pci_set_power_state(dev, state);
981 if (!error)
982 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000983 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100984 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000985
986 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
987 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100988
989 return error;
990}
Rafael J. Wysockid6aa37c2019-11-05 11:30:36 +0100991EXPORT_SYMBOL_GPL(pci_platform_power_transition);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100992
993/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700994 * pci_wakeup - Wake up a PCI device
995 * @pci_dev: Device to handle.
996 * @ign: ignored parameter
997 */
998static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
999{
1000 pci_wakeup_event(pci_dev);
1001 pm_request_resume(&pci_dev->dev);
1002 return 0;
1003}
1004
1005/**
1006 * pci_wakeup_bus - Walk given bus and wake up devices on it
1007 * @bus: Top bus of the subtree to walk.
1008 */
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001009void pci_wakeup_bus(struct pci_bus *bus)
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001010{
1011 if (bus)
1012 pci_walk_bus(bus, pci_wakeup, NULL);
1013}
1014
Vidya Sagarbae26842019-11-20 10:47:42 +05301015static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout)
1016{
1017 int delay = 1;
1018 u32 id;
1019
1020 /*
1021 * After reset, the device should not silently discard config
1022 * requests, but it may still indicate that it needs more time by
1023 * responding to them with CRS completions. The Root Port will
1024 * generally synthesize ~0 data to complete the read (except when
1025 * CRS SV is enabled and the read was for the Vendor ID; in that
1026 * case it synthesizes 0x0001 data).
1027 *
1028 * Wait for the device to return a non-CRS completion. Read the
1029 * Command register instead of Vendor ID so we don't have to
1030 * contend with the CRS SV value.
1031 */
1032 pci_read_config_dword(dev, PCI_COMMAND, &id);
1033 while (id == ~0) {
1034 if (delay > timeout) {
1035 pci_warn(dev, "not ready %dms after %s; giving up\n",
1036 delay - 1, reset_type);
1037 return -ENOTTY;
1038 }
1039
1040 if (delay > 1000)
1041 pci_info(dev, "not ready %dms after %s; waiting\n",
1042 delay - 1, reset_type);
1043
1044 msleep(delay);
1045 delay *= 2;
1046 pci_read_config_dword(dev, PCI_COMMAND, &id);
1047 }
1048
1049 if (delay > 1000)
1050 pci_info(dev, "ready %dms after %s\n", delay - 1,
1051 reset_type);
1052
1053 return 0;
1054}
1055
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001056/**
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001057 * pci_power_up - Put the given device into D0
1058 * @dev: PCI device to power up
1059 */
1060int pci_power_up(struct pci_dev *dev)
1061{
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001062 pci_platform_power_transition(dev, PCI_D0);
1063
1064 /*
Mika Westerbergad9001f2019-11-12 12:16:17 +03001065 * Mandatory power management transition delays are handled in
1066 * pci_pm_resume_noirq() and pci_pm_runtime_resume() of the
1067 * corresponding bridge.
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001068 */
1069 if (dev->runtime_d3cold) {
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001070 /*
1071 * When powering on a bridge from D3cold, the whole hierarchy
1072 * may be powered on into D0uninitialized state, resume them to
1073 * give them a chance to suspend again
1074 */
1075 pci_wakeup_bus(dev->subordinate);
1076 }
1077
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001078 return pci_raw_set_power_state(dev, PCI_D0);
1079}
1080
1081/**
Huang Ying448bd852012-06-23 10:23:51 +08001082 * __pci_dev_set_current_state - Set current state of a PCI device
1083 * @dev: Device to handle
1084 * @data: pointer to state to be set
1085 */
1086static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
1087{
1088 pci_power_t state = *(pci_power_t *)data;
1089
1090 dev->current_state = state;
1091 return 0;
1092}
1093
1094/**
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001095 * pci_bus_set_current_state - Walk given bus and set current state of devices
Huang Ying448bd852012-06-23 10:23:51 +08001096 * @bus: Top bus of the subtree to walk.
1097 * @state: state to be set
1098 */
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001099void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
Huang Ying448bd852012-06-23 10:23:51 +08001100{
1101 if (bus)
1102 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001103}
1104
1105/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001106 * pci_set_power_state - Set the power state of a PCI device
1107 * @dev: PCI device to handle.
1108 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1109 *
Nick Andrew877d0312009-01-26 11:06:57 +01001110 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001111 * the device's PCI PM registers.
1112 *
1113 * RETURN VALUE:
1114 * -EINVAL if the requested state is invalid.
1115 * -EIO if device does not support PCI PM or its PM capabilities register has a
1116 * wrong version, or device doesn't support the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001117 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001118 * 0 if device already is in the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001119 * 0 if the transition is to D3 but D3 is not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001120 * 0 if device's power state has been successfully changed.
1121 */
1122int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1123{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001124 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001125
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001126 /* Bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +08001127 if (state > PCI_D3cold)
1128 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001129 else if (state < PCI_D0)
1130 state = PCI_D0;
1131 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001132
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001133 /*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001134 * If the device or the parent bridge do not support PCI
1135 * PM, ignore the request if we're doing anything other
1136 * than putting it into D0 (which would only happen on
1137 * boot).
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001138 */
1139 return 0;
1140
Rafael J. Wysockidb288c92012-07-05 15:20:00 -06001141 /* Check if we're already there */
1142 if (dev->current_state == state)
1143 return 0;
1144
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001145 if (state == PCI_D0)
1146 return pci_power_up(dev);
1147
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001148 /*
1149 * This device is quirked not to be put into D3, so don't put it in
1150 * D3
1151 */
Huang Ying448bd852012-06-23 10:23:51 +08001152 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +01001153 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001154
Huang Ying448bd852012-06-23 10:23:51 +08001155 /*
1156 * To put device in D3cold, we put device into D3hot in native
1157 * way, then put device into D3cold with platform ops
1158 */
1159 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
1160 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001161
Rafael J. Wysocki9c77e632019-11-05 17:32:08 +01001162 if (pci_platform_power_transition(dev, state))
1163 return error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001164
Rafael J. Wysocki9c77e632019-11-05 17:32:08 +01001165 /* Powering off a bridge may power off the whole hierarchy */
1166 if (state == PCI_D3cold)
1167 pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
1168
1169 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001170}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001171EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001172
1173/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 * pci_choose_state - Choose the power state of a PCI device
1175 * @dev: PCI device to be suspended
1176 * @state: target sleep state for the whole system. This is the value
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001177 * that is passed to suspend() function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178 *
1179 * Returns PCI power state suitable for given device and given system
1180 * message.
1181 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001182pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
1183{
Shaohua Liab826ca2007-07-20 10:03:22 +08001184 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -05001185
Yijing Wang728cdb72013-06-18 16:22:14 +08001186 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001187 return PCI_D0;
1188
Rafael J. Wysocki961d9122008-07-07 03:32:02 +02001189 ret = platform_pci_choose_state(dev);
1190 if (ret != PCI_POWER_ERROR)
1191 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -07001192
1193 switch (state.event) {
1194 case PM_EVENT_ON:
1195 return PCI_D0;
1196 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -07001197 case PM_EVENT_PRETHAW:
1198 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -07001199 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001200 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -07001201 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001202 default:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001203 pci_info(dev, "unrecognized suspend event %d\n",
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001204 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001205 BUG();
1206 }
1207 return PCI_D0;
1208}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001209EXPORT_SYMBOL(pci_choose_state);
1210
Yu Zhao89858512009-02-16 02:55:47 +08001211#define PCI_EXP_SAVE_REGS 7
1212
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001213static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
1214 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -08001215{
1216 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -08001217
Sasha Levinb67bfe02013-02-27 17:06:00 -08001218 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001219 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -08001220 return tmp;
1221 }
1222 return NULL;
1223}
1224
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001225struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
1226{
1227 return _pci_find_saved_cap(dev, cap, false);
1228}
1229
1230struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1231{
1232 return _pci_find_saved_cap(dev, cap, true);
1233}
1234
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001235static int pci_save_pcie_state(struct pci_dev *dev)
1236{
Jiang Liu59875ae2012-07-24 17:20:06 +08001237 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001238 struct pci_cap_saved_state *save_state;
1239 u16 *cap;
1240
Jiang Liu59875ae2012-07-24 17:20:06 +08001241 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001242 return 0;
1243
Eric W. Biederman9f355752007-03-08 13:06:13 -07001244 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001245 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001246 pci_err(dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001247 return -ENOMEM;
1248 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001249
Alex Williamson24a4742f2011-05-10 10:02:11 -06001250 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001251 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1252 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1253 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1254 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1255 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1256 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1257 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001258
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001259 return 0;
1260}
1261
1262static void pci_restore_pcie_state(struct pci_dev *dev)
1263{
Jiang Liu59875ae2012-07-24 17:20:06 +08001264 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001265 struct pci_cap_saved_state *save_state;
1266 u16 *cap;
1267
1268 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001269 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001270 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001271
Alex Williamson24a4742f2011-05-10 10:02:11 -06001272 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001273 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1274 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1275 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1276 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1277 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1278 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1279 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001280}
1281
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001282static int pci_save_pcix_state(struct pci_dev *dev)
1283{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001284 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001285 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001286
1287 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001288 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001289 return 0;
1290
Shaohua Lif34303d2007-12-18 09:56:47 +08001291 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001292 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001293 pci_err(dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001294 return -ENOMEM;
1295 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001296
Alex Williamson24a4742f2011-05-10 10:02:11 -06001297 pci_read_config_word(dev, pos + PCI_X_CMD,
1298 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001299
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001300 return 0;
1301}
1302
1303static void pci_restore_pcix_state(struct pci_dev *dev)
1304{
1305 int i = 0, pos;
1306 struct pci_cap_saved_state *save_state;
1307 u16 *cap;
1308
1309 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1310 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001311 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001312 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001313 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001314
1315 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001316}
1317
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001318static void pci_save_ltr_state(struct pci_dev *dev)
1319{
1320 int ltr;
1321 struct pci_cap_saved_state *save_state;
1322 u16 *cap;
1323
1324 if (!pci_is_pcie(dev))
1325 return;
1326
1327 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1328 if (!ltr)
1329 return;
1330
1331 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1332 if (!save_state) {
1333 pci_err(dev, "no suspend buffer for LTR; ASPM issues possible after resume\n");
1334 return;
1335 }
1336
1337 cap = (u16 *)&save_state->cap.data[0];
1338 pci_read_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, cap++);
1339 pci_read_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, cap++);
1340}
1341
1342static void pci_restore_ltr_state(struct pci_dev *dev)
1343{
1344 struct pci_cap_saved_state *save_state;
1345 int ltr;
1346 u16 *cap;
1347
1348 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1349 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1350 if (!save_state || !ltr)
1351 return;
1352
1353 cap = (u16 *)&save_state->cap.data[0];
1354 pci_write_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, *cap++);
1355 pci_write_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, *cap++);
1356}
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001357
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001359 * pci_save_state - save the PCI configuration space of a device before
1360 * suspending
1361 * @dev: PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001363int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001364{
1365 int i;
1366 /* XXX: 100% dword access ok here? */
1367 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001368 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001369 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001370
1371 i = pci_save_pcie_state(dev);
1372 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001373 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001374
1375 i = pci_save_pcix_state(dev);
1376 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001377 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001378
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001379 pci_save_ltr_state(dev);
Keith Busch4f802172018-09-20 10:27:08 -06001380 pci_save_dpc_state(dev);
Quentin Lambert754834b2014-11-06 17:45:55 +01001381 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001382}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001383EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001385static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
Daniel Drake08387452018-09-27 15:47:33 -05001386 u32 saved_val, int retry, bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001387{
1388 u32 val;
1389
1390 pci_read_config_dword(pdev, offset, &val);
Daniel Drake08387452018-09-27 15:47:33 -05001391 if (!force && val == saved_val)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001392 return;
1393
1394 for (;;) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001395 pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001396 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001397 pci_write_config_dword(pdev, offset, saved_val);
1398 if (retry-- <= 0)
1399 return;
1400
1401 pci_read_config_dword(pdev, offset, &val);
1402 if (val == saved_val)
1403 return;
1404
1405 mdelay(1);
1406 }
1407}
1408
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001409static void pci_restore_config_space_range(struct pci_dev *pdev,
Daniel Drake08387452018-09-27 15:47:33 -05001410 int start, int end, int retry,
1411 bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001412{
1413 int index;
1414
1415 for (index = end; index >= start; index--)
1416 pci_restore_config_dword(pdev, 4 * index,
1417 pdev->saved_config_space[index],
Daniel Drake08387452018-09-27 15:47:33 -05001418 retry, force);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001419}
1420
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001421static void pci_restore_config_space(struct pci_dev *pdev)
1422{
1423 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
Daniel Drake08387452018-09-27 15:47:33 -05001424 pci_restore_config_space_range(pdev, 10, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001425 /* Restore BARs before the command register. */
Daniel Drake08387452018-09-27 15:47:33 -05001426 pci_restore_config_space_range(pdev, 4, 9, 10, false);
1427 pci_restore_config_space_range(pdev, 0, 3, 0, false);
1428 } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1429 pci_restore_config_space_range(pdev, 12, 15, 0, false);
1430
1431 /*
1432 * Force rewriting of prefetch registers to avoid S3 resume
1433 * issues on Intel PCI bridges that occur when these
1434 * registers are not explicitly written.
1435 */
1436 pci_restore_config_space_range(pdev, 9, 11, 0, true);
1437 pci_restore_config_space_range(pdev, 0, 8, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001438 } else {
Daniel Drake08387452018-09-27 15:47:33 -05001439 pci_restore_config_space_range(pdev, 0, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001440 }
1441}
1442
Christian Königd3252ac2018-06-29 19:54:55 -05001443static void pci_restore_rebar_state(struct pci_dev *pdev)
1444{
1445 unsigned int pos, nbars, i;
1446 u32 ctrl;
1447
1448 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
1449 if (!pos)
1450 return;
1451
1452 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1453 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
1454 PCI_REBAR_CTRL_NBAR_SHIFT;
1455
1456 for (i = 0; i < nbars; i++, pos += 8) {
1457 struct resource *res;
1458 int bar_idx, size;
1459
1460 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1461 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
1462 res = pdev->resource + bar_idx;
Sumit Saxenad2182b22019-07-26 00:55:52 +05301463 size = ilog2(resource_size(res)) - 20;
Christian Königd3252ac2018-06-29 19:54:55 -05001464 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05001465 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian Königd3252ac2018-06-29 19:54:55 -05001466 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
1467 }
1468}
1469
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001470/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001471 * pci_restore_state - Restore the saved state of a PCI device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001472 * @dev: PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001473 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001474void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001475{
Alek Duc82f63e2009-08-08 08:46:19 +08001476 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001477 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001478
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001479 /*
1480 * Restore max latencies (in the LTR capability) before enabling
1481 * LTR itself (in the PCIe capability).
1482 */
1483 pci_restore_ltr_state(dev);
1484
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001485 pci_restore_pcie_state(dev);
CQ Tang4ebeb1e2017-05-30 09:25:49 -07001486 pci_restore_pasid_state(dev);
1487 pci_restore_pri_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001488 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001489 pci_restore_vc_state(dev);
Christian Königd3252ac2018-06-29 19:54:55 -05001490 pci_restore_rebar_state(dev);
Keith Busch4f802172018-09-20 10:27:08 -06001491 pci_restore_dpc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001492
Taku Izumib07461a2015-09-17 10:09:37 -05001493 pci_cleanup_aer_error_status_regs(dev);
1494
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001495 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001496
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001497 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001498 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001499
1500 /* Restore ACS and IOV configuration state */
1501 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001502 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001503
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001504 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001505}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001506EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001507
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001508struct pci_saved_state {
1509 u32 config_space[16];
1510 struct pci_cap_saved_data cap[0];
1511};
1512
1513/**
1514 * pci_store_saved_state - Allocate and return an opaque struct containing
1515 * the device saved state.
1516 * @dev: PCI device that we're dealing with
1517 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001518 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001519 */
1520struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1521{
1522 struct pci_saved_state *state;
1523 struct pci_cap_saved_state *tmp;
1524 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001525 size_t size;
1526
1527 if (!dev->state_saved)
1528 return NULL;
1529
1530 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1531
Sasha Levinb67bfe02013-02-27 17:06:00 -08001532 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001533 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1534
1535 state = kzalloc(size, GFP_KERNEL);
1536 if (!state)
1537 return NULL;
1538
1539 memcpy(state->config_space, dev->saved_config_space,
1540 sizeof(state->config_space));
1541
1542 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001543 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001544 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1545 memcpy(cap, &tmp->cap, len);
1546 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1547 }
1548 /* Empty cap_save terminates list */
1549
1550 return state;
1551}
1552EXPORT_SYMBOL_GPL(pci_store_saved_state);
1553
1554/**
1555 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1556 * @dev: PCI device that we're dealing with
1557 * @state: Saved state returned from pci_store_saved_state()
1558 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001559int pci_load_saved_state(struct pci_dev *dev,
1560 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001561{
1562 struct pci_cap_saved_data *cap;
1563
1564 dev->state_saved = false;
1565
1566 if (!state)
1567 return 0;
1568
1569 memcpy(dev->saved_config_space, state->config_space,
1570 sizeof(state->config_space));
1571
1572 cap = state->cap;
1573 while (cap->size) {
1574 struct pci_cap_saved_state *tmp;
1575
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001576 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001577 if (!tmp || tmp->cap.size != cap->size)
1578 return -EINVAL;
1579
1580 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1581 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1582 sizeof(struct pci_cap_saved_data) + cap->size);
1583 }
1584
1585 dev->state_saved = true;
1586 return 0;
1587}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001588EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001589
1590/**
1591 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1592 * and free the memory allocated for it.
1593 * @dev: PCI device that we're dealing with
1594 * @state: Pointer to saved state returned from pci_store_saved_state()
1595 */
1596int pci_load_and_free_saved_state(struct pci_dev *dev,
1597 struct pci_saved_state **state)
1598{
1599 int ret = pci_load_saved_state(dev, *state);
1600 kfree(*state);
1601 *state = NULL;
1602 return ret;
1603}
1604EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1605
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001606int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1607{
1608 return pci_enable_resources(dev, bars);
1609}
1610
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001611static int do_pci_enable_device(struct pci_dev *dev, int bars)
1612{
1613 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301614 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001615 u16 cmd;
1616 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001617
1618 err = pci_set_power_state(dev, PCI_D0);
1619 if (err < 0 && err != -EIO)
1620 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301621
1622 bridge = pci_upstream_bridge(dev);
1623 if (bridge)
1624 pcie_aspm_powersave_config_link(bridge);
1625
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001626 err = pcibios_enable_device(dev, bars);
1627 if (err < 0)
1628 return err;
1629 pci_fixup_device(pci_fixup_enable, dev);
1630
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001631 if (dev->msi_enabled || dev->msix_enabled)
1632 return 0;
1633
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001634 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1635 if (pin) {
1636 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1637 if (cmd & PCI_COMMAND_INTX_DISABLE)
1638 pci_write_config_word(dev, PCI_COMMAND,
1639 cmd & ~PCI_COMMAND_INTX_DISABLE);
1640 }
1641
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001642 return 0;
1643}
1644
1645/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001646 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001647 * @dev: PCI device to be resumed
1648 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001649 * NOTE: This function is a backend of pci_default_resume() and is not supposed
1650 * to be called by normal code, write proper resume handler and use it instead.
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001651 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001652int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001653{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001654 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001655 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1656 return 0;
1657}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001658EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001659
Yinghai Lu928bea92013-07-22 14:37:17 -07001660static void pci_enable_bridge(struct pci_dev *dev)
1661{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001662 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001663 int retval;
1664
Bjorn Helgaas79272132013-11-06 10:00:51 -07001665 bridge = pci_upstream_bridge(dev);
1666 if (bridge)
1667 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001668
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001669 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001670 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001671 pci_set_master(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001672 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001673 }
1674
Yinghai Lu928bea92013-07-22 14:37:17 -07001675 retval = pci_enable_device(dev);
1676 if (retval)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001677 pci_err(dev, "Error enabling bridge (%d), continuing\n",
Yinghai Lu928bea92013-07-22 14:37:17 -07001678 retval);
1679 pci_set_master(dev);
1680}
1681
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001682static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001683{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001684 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001685 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001686 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001687
Jesse Barnes97c145f2010-11-05 15:16:36 -04001688 /*
1689 * Power state could be unknown at this point, either due to a fresh
1690 * boot or a device removal call. So get the current power state
1691 * so that things like MSI message writing will behave as expected
1692 * (e.g. if the device really is in D0 at enable time).
1693 */
1694 if (dev->pm_cap) {
1695 u16 pmcsr;
1696 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1697 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1698 }
1699
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001700 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001701 return 0; /* already enabled */
1702
Bjorn Helgaas79272132013-11-06 10:00:51 -07001703 bridge = pci_upstream_bridge(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001704 if (bridge)
Bjorn Helgaas79272132013-11-06 10:00:51 -07001705 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001706
Yinghai Lu497f16f2011-12-17 18:33:37 -08001707 /* only skip sriov related */
1708 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1709 if (dev->resource[i].flags & flags)
1710 bars |= (1 << i);
1711 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001712 if (dev->resource[i].flags & flags)
1713 bars |= (1 << i);
1714
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001715 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001716 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001717 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001718 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001719}
1720
1721/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001722 * pci_enable_device_io - Initialize a device for use with IO space
1723 * @dev: PCI device to be initialized
1724 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001725 * Initialize device before it's used by a driver. Ask low-level code
1726 * to enable I/O resources. Wake up the device if it was suspended.
1727 * Beware, this function can fail.
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001728 */
1729int pci_enable_device_io(struct pci_dev *dev)
1730{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001731 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001732}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001733EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001734
1735/**
1736 * pci_enable_device_mem - Initialize a device for use with Memory space
1737 * @dev: PCI device to be initialized
1738 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001739 * Initialize device before it's used by a driver. Ask low-level code
1740 * to enable Memory resources. Wake up the device if it was suspended.
1741 * Beware, this function can fail.
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001742 */
1743int pci_enable_device_mem(struct pci_dev *dev)
1744{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001745 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001746}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001747EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001748
Linus Torvalds1da177e2005-04-16 15:20:36 -07001749/**
1750 * pci_enable_device - Initialize device before it's used by a driver.
1751 * @dev: PCI device to be initialized
1752 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001753 * Initialize device before it's used by a driver. Ask low-level code
1754 * to enable I/O and memory. Wake up the device if it was suspended.
1755 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001756 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001757 * Note we don't actually enable the device many times if we call
1758 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001759 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001760int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001761{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001762 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001763}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001764EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001765
Tejun Heo9ac78492007-01-20 16:00:26 +09001766/*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001767 * Managed PCI resources. This manages device on/off, INTx/MSI/MSI-X
1768 * on/off and BAR regions. pci_dev itself records MSI/MSI-X status, so
Tejun Heo9ac78492007-01-20 16:00:26 +09001769 * there's no need to track it separately. pci_devres is initialized
1770 * when a device is enabled using managed PCI device enable interface.
1771 */
1772struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001773 unsigned int enabled:1;
1774 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001775 unsigned int orig_intx:1;
1776 unsigned int restore_intx:1;
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001777 unsigned int mwi:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001778 u32 region_mask;
1779};
1780
1781static void pcim_release(struct device *gendev, void *res)
1782{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06001783 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09001784 struct pci_devres *this = res;
1785 int i;
1786
1787 if (dev->msi_enabled)
1788 pci_disable_msi(dev);
1789 if (dev->msix_enabled)
1790 pci_disable_msix(dev);
1791
1792 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1793 if (this->region_mask & (1 << i))
1794 pci_release_region(dev, i);
1795
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001796 if (this->mwi)
1797 pci_clear_mwi(dev);
1798
Tejun Heo9ac78492007-01-20 16:00:26 +09001799 if (this->restore_intx)
1800 pci_intx(dev, this->orig_intx);
1801
Tejun Heo7f375f32007-02-25 04:36:01 -08001802 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001803 pci_disable_device(dev);
1804}
1805
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001806static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001807{
1808 struct pci_devres *dr, *new_dr;
1809
1810 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1811 if (dr)
1812 return dr;
1813
1814 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1815 if (!new_dr)
1816 return NULL;
1817 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1818}
1819
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001820static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001821{
1822 if (pci_is_managed(pdev))
1823 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1824 return NULL;
1825}
1826
1827/**
1828 * pcim_enable_device - Managed pci_enable_device()
1829 * @pdev: PCI device to be initialized
1830 *
1831 * Managed pci_enable_device().
1832 */
1833int pcim_enable_device(struct pci_dev *pdev)
1834{
1835 struct pci_devres *dr;
1836 int rc;
1837
1838 dr = get_pci_dr(pdev);
1839 if (unlikely(!dr))
1840 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001841 if (dr->enabled)
1842 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001843
1844 rc = pci_enable_device(pdev);
1845 if (!rc) {
1846 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001847 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001848 }
1849 return rc;
1850}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001851EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001852
1853/**
1854 * pcim_pin_device - Pin managed PCI device
1855 * @pdev: PCI device to pin
1856 *
1857 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1858 * driver detach. @pdev must have been enabled with
1859 * pcim_enable_device().
1860 */
1861void pcim_pin_device(struct pci_dev *pdev)
1862{
1863 struct pci_devres *dr;
1864
1865 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001866 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001867 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001868 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001869}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001870EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001871
Matthew Garretteca0d4672012-12-05 14:33:27 -07001872/*
1873 * pcibios_add_device - provide arch specific hooks when adding device dev
1874 * @dev: the PCI device being added
1875 *
1876 * Permits the platform to provide architecture specific functionality when
1877 * devices are added. This is the default implementation. Architecture
1878 * implementations can override this.
1879 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001880int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d4672012-12-05 14:33:27 -07001881{
1882 return 0;
1883}
1884
Linus Torvalds1da177e2005-04-16 15:20:36 -07001885/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001886 * pcibios_release_device - provide arch specific hooks when releasing
1887 * device dev
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001888 * @dev: the PCI device being released
1889 *
1890 * Permits the platform to provide architecture specific functionality when
1891 * devices are released. This is the default implementation. Architecture
1892 * implementations can override this.
1893 */
1894void __weak pcibios_release_device(struct pci_dev *dev) {}
1895
1896/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001897 * pcibios_disable_device - disable arch specific PCI resources for device dev
1898 * @dev: the PCI device to disable
1899 *
1900 * Disables architecture specific PCI resources for the device. This
1901 * is the default implementation. Architecture implementations can
1902 * override this.
1903 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08001904void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001905
Hanjun Guoa43ae582014-05-06 11:29:52 +08001906/**
1907 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1908 * @irq: ISA IRQ to penalize
1909 * @active: IRQ active or not
1910 *
1911 * Permits the platform to provide architecture-specific functionality when
1912 * penalizing ISA IRQs. This is the default implementation. Architecture
1913 * implementations can override this.
1914 */
1915void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1916
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001917static void do_pci_disable_device(struct pci_dev *dev)
1918{
1919 u16 pci_command;
1920
1921 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1922 if (pci_command & PCI_COMMAND_MASTER) {
1923 pci_command &= ~PCI_COMMAND_MASTER;
1924 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1925 }
1926
1927 pcibios_disable_device(dev);
1928}
1929
1930/**
1931 * pci_disable_enabled_device - Disable device without updating enable_cnt
1932 * @dev: PCI device to disable
1933 *
1934 * NOTE: This function is a backend of PCI power management routines and is
1935 * not supposed to be called drivers.
1936 */
1937void pci_disable_enabled_device(struct pci_dev *dev)
1938{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001939 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001940 do_pci_disable_device(dev);
1941}
1942
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943/**
1944 * pci_disable_device - Disable PCI device after use
1945 * @dev: PCI device to be disabled
1946 *
1947 * Signal to the system that the PCI device is not in use by the system
1948 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001949 *
1950 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001951 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001953void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954{
Tejun Heo9ac78492007-01-20 16:00:26 +09001955 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001956
Tejun Heo9ac78492007-01-20 16:00:26 +09001957 dr = find_pci_dr(dev);
1958 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001959 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001960
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001961 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1962 "disabling already-disabled device");
1963
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001964 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001965 return;
1966
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001967 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001968
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001969 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001971EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001972
1973/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001974 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001975 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001976 * @state: Reset state to enter into
1977 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001978 * Set the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001979 * implementation. Architecture implementations can override this.
1980 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001981int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1982 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001983{
1984 return -EINVAL;
1985}
1986
1987/**
1988 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001989 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001990 * @state: Reset state to enter into
1991 *
Brian Kingf7bdd122007-04-06 16:39:36 -05001992 * Sets the PCI reset state for the device.
1993 */
1994int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1995{
1996 return pcibios_set_pcie_reset_state(dev, state);
1997}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001998EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001999
2000/**
Bjorn Helgaasdcb04532018-03-09 11:06:53 -06002001 * pcie_clear_root_pme_status - Clear root port PME interrupt status.
2002 * @dev: PCIe root port or event collector.
2003 */
2004void pcie_clear_root_pme_status(struct pci_dev *dev)
2005{
2006 pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
2007}
2008
2009/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01002010 * pci_check_pme_status - Check if given device has generated PME.
2011 * @dev: Device to check.
2012 *
2013 * Check the PME status of the device and if set, clear it and clear PME enable
2014 * (if set). Return 'true' if PME status and PME enable were both set or
2015 * 'false' otherwise.
2016 */
2017bool pci_check_pme_status(struct pci_dev *dev)
2018{
2019 int pmcsr_pos;
2020 u16 pmcsr;
2021 bool ret = false;
2022
2023 if (!dev->pm_cap)
2024 return false;
2025
2026 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
2027 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
2028 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
2029 return false;
2030
2031 /* Clear PME status. */
2032 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2033 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
2034 /* Disable PME to avoid interrupt flood. */
2035 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2036 ret = true;
2037 }
2038
2039 pci_write_config_word(dev, pmcsr_pos, pmcsr);
2040
2041 return ret;
2042}
2043
2044/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002045 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
2046 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002047 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002048 *
2049 * Check if @dev has generated PME and queue a resume request for it in that
2050 * case.
2051 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002052static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002053{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002054 if (pme_poll_reset && dev->pme_poll)
2055 dev->pme_poll = false;
2056
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002057 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002058 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01002059 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002060 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002061 return 0;
2062}
2063
2064/**
2065 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
2066 * @bus: Top bus of the subtree to walk.
2067 */
2068void pci_pme_wakeup_bus(struct pci_bus *bus)
2069{
2070 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002071 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002072}
2073
Huang Ying448bd852012-06-23 10:23:51 +08002074
2075/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002076 * pci_pme_capable - check the capability of PCI device to generate PME#
2077 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002078 * @state: PCI state from which device will issue PME#.
2079 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002080bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002081{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002082 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002083 return false;
2084
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002085 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002086}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002087EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002088
Matthew Garrettdf17e622010-10-04 14:22:29 -04002089static void pci_pme_list_scan(struct work_struct *work)
2090{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002091 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04002092
2093 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07002094 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
2095 if (pme_dev->dev->pme_poll) {
2096 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08002097
Bjorn Helgaasce300002014-01-24 09:51:06 -07002098 bridge = pme_dev->dev->bus->self;
2099 /*
2100 * If bridge is in low power state, the
2101 * configuration space of subordinate devices
2102 * may be not accessible
2103 */
2104 if (bridge && bridge->current_state != PCI_D0)
2105 continue;
Mika Westerberg000dd532019-06-12 13:57:39 +03002106 /*
2107 * If the device is in D3cold it should not be
2108 * polled either.
2109 */
2110 if (pme_dev->dev->current_state == PCI_D3cold)
2111 continue;
2112
Bjorn Helgaasce300002014-01-24 09:51:06 -07002113 pci_pme_wakeup(pme_dev->dev, NULL);
2114 } else {
2115 list_del(&pme_dev->list);
2116 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002117 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002118 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07002119 if (!list_empty(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002120 queue_delayed_work(system_freezable_wq, &pci_pme_work,
2121 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002122 mutex_unlock(&pci_pme_list_mutex);
2123}
2124
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002125static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002126{
2127 u16 pmcsr;
2128
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002129 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002130 return;
2131
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002132 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002133 /* Clear PME_Status by writing 1 to it and enable PME# */
2134 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
2135 if (!enable)
2136 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2137
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002138 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002139}
2140
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002141/**
2142 * pci_pme_restore - Restore PME configuration after config space restore.
2143 * @dev: PCI device to update.
2144 */
2145void pci_pme_restore(struct pci_dev *dev)
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002146{
2147 u16 pmcsr;
2148
2149 if (!dev->pme_support)
2150 return;
2151
2152 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2153 if (dev->wakeup_prepared) {
2154 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002155 pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002156 } else {
2157 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2158 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2159 }
2160 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2161}
2162
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002163/**
2164 * pci_pme_active - enable or disable PCI device's PME# function
2165 * @dev: PCI device to handle.
2166 * @enable: 'true' to enable PME# generation; 'false' to disable it.
2167 *
2168 * The caller must verify that the device is capable of generating PME# before
2169 * calling this function with @enable equal to 'true'.
2170 */
2171void pci_pme_active(struct pci_dev *dev, bool enable)
2172{
2173 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002174
Huang Ying6e965e02012-10-26 13:07:51 +08002175 /*
2176 * PCI (as opposed to PCIe) PME requires that the device have
2177 * its PME# line hooked up correctly. Not all hardware vendors
2178 * do this, so the PME never gets delivered and the device
2179 * remains asleep. The easiest way around this is to
2180 * periodically walk the list of suspended devices and check
2181 * whether any have their PME flag set. The assumption is that
2182 * we'll wake up often enough anyway that this won't be a huge
2183 * hit, and the power savings from the devices will still be a
2184 * win.
2185 *
2186 * Although PCIe uses in-band PME message instead of PME# line
2187 * to report PME, PME does not work for some PCIe devices in
2188 * reality. For example, there are devices that set their PME
2189 * status bits, but don't really bother to send a PME message;
2190 * there are PCI Express Root Ports that don't bother to
2191 * trigger interrupts when they receive PME messages from the
2192 * devices below. So PME poll is used for PCIe devices too.
2193 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04002194
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002195 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04002196 struct pci_pme_device *pme_dev;
2197 if (enable) {
2198 pme_dev = kmalloc(sizeof(struct pci_pme_device),
2199 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002200 if (!pme_dev) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002201 pci_warn(dev, "can't enable PME#\n");
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002202 return;
2203 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002204 pme_dev->dev = dev;
2205 mutex_lock(&pci_pme_list_mutex);
2206 list_add(&pme_dev->list, &pci_pme_list);
2207 if (list_is_singular(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002208 queue_delayed_work(system_freezable_wq,
2209 &pci_pme_work,
2210 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002211 mutex_unlock(&pci_pme_list_mutex);
2212 } else {
2213 mutex_lock(&pci_pme_list_mutex);
2214 list_for_each_entry(pme_dev, &pci_pme_list, list) {
2215 if (pme_dev->dev == dev) {
2216 list_del(&pme_dev->list);
2217 kfree(pme_dev);
2218 break;
2219 }
2220 }
2221 mutex_unlock(&pci_pme_list_mutex);
2222 }
2223 }
2224
Frederick Lawler7506dc72018-01-18 12:55:24 -06002225 pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002226}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002227EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002228
2229/**
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002230 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07002231 * @dev: PCI device affected
2232 * @state: PCI state from which device will issue wakeup events
2233 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07002234 *
David Brownell075c1772007-04-26 00:12:06 -07002235 * This enables the device as a wakeup event source, or disables it.
2236 * When such events involves platform-specific hooks, those hooks are
2237 * called automatically by this routine.
2238 *
2239 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002240 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07002241 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002242 * RETURN VALUE:
2243 * 0 is returned on success
2244 * -EINVAL is returned if device is not supposed to wake up the system
2245 * Error code depending on the platform is returned if both the platform and
2246 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07002247 */
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002248static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002249{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002250 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002251
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002252 /*
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002253 * Bridges that are not power-manageable directly only signal
2254 * wakeup on behalf of subordinate devices which is set up
2255 * elsewhere, so skip them. However, bridges that are
2256 * power-manageable may signal wakeup for themselves (for example,
2257 * on a hotplug event) and they need to be covered here.
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002258 */
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002259 if (!pci_power_manageable(dev))
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002260 return 0;
2261
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002262 /* Don't do the same thing twice in a row for one device. */
2263 if (!!enable == !!dev->wakeup_prepared)
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002264 return 0;
2265
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002266 /*
2267 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
2268 * Anderson we should be doing PME# wake enable followed by ACPI wake
2269 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07002270 */
2271
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002272 if (enable) {
2273 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002274
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002275 if (pci_pme_capable(dev, state))
2276 pci_pme_active(dev, true);
2277 else
2278 ret = 1;
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002279 error = platform_pci_set_wakeup(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002280 if (ret)
2281 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002282 if (!ret)
2283 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002284 } else {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002285 platform_pci_set_wakeup(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002286 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002287 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002288 }
2289
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002290 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002291}
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002292
2293/**
2294 * pci_enable_wake - change wakeup settings for a PCI device
2295 * @pci_dev: Target device
2296 * @state: PCI state from which device will issue wakeup events
2297 * @enable: Whether or not to enable event generation
2298 *
2299 * If @enable is set, check device_may_wakeup() for the device before calling
2300 * __pci_enable_wake() for it.
2301 */
2302int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
2303{
2304 if (enable && !device_may_wakeup(&pci_dev->dev))
2305 return -EINVAL;
2306
2307 return __pci_enable_wake(pci_dev, state, enable);
2308}
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002309EXPORT_SYMBOL(pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002310
2311/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002312 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
2313 * @dev: PCI device to prepare
2314 * @enable: True to enable wake-up event generation; false to disable
2315 *
2316 * Many drivers want the device to wake up the system from D3_hot or D3_cold
2317 * and this function allows them to set that up cleanly - pci_enable_wake()
2318 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
2319 * ordering constraints.
2320 *
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002321 * This function only returns error code if the device is not allowed to wake
2322 * up the system from sleep or it is not capable of generating PME# from both
2323 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002324 */
2325int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2326{
2327 return pci_pme_capable(dev, PCI_D3cold) ?
2328 pci_enable_wake(dev, PCI_D3cold, enable) :
2329 pci_enable_wake(dev, PCI_D3hot, enable);
2330}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002331EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002332
2333/**
Jesse Barnes37139072008-07-28 11:49:26 -07002334 * pci_target_state - find an appropriate low power state for a given PCI dev
2335 * @dev: PCI device
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002336 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
Jesse Barnes37139072008-07-28 11:49:26 -07002337 *
2338 * Use underlying platform code to find a supported low power state for @dev.
2339 * If the platform can't manage @dev, return the deepest state from which it
2340 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002341 */
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002342static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002343{
2344 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002345
2346 if (platform_pci_power_manageable(dev)) {
2347 /*
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002348 * Call the platform to find the target state for the device.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002349 */
2350 pci_power_t state = platform_pci_choose_state(dev);
2351
2352 switch (state) {
2353 case PCI_POWER_ERROR:
2354 case PCI_UNKNOWN:
2355 break;
2356 case PCI_D1:
2357 case PCI_D2:
2358 if (pci_no_d1d2(dev))
2359 break;
Mathieu Malaterre1d09d572019-01-14 21:41:36 +01002360 /* else, fall through */
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002361 default:
2362 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002363 }
Lukas Wunner4132a572016-09-18 05:39:20 +02002364
2365 return target_state;
2366 }
2367
2368 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02002369 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02002370
2371 /*
2372 * If the device is in D3cold even though it's not power-manageable by
2373 * the platform, it may have been powered down by non-standard means.
2374 * Best to let it slumber.
2375 */
2376 if (dev->current_state == PCI_D3cold)
2377 target_state = PCI_D3cold;
2378
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002379 if (wakeup) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002380 /*
2381 * Find the deepest state from which the device can generate
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002382 * PME#.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002383 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002384 if (dev->pme_support) {
2385 while (target_state
2386 && !(dev->pme_support & (1 << target_state)))
2387 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002388 }
2389 }
2390
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002391 return target_state;
2392}
2393
2394/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002395 * pci_prepare_to_sleep - prepare PCI device for system-wide transition
2396 * into a sleep state
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002397 * @dev: Device to handle.
2398 *
2399 * Choose the power state appropriate for the device depending on whether
2400 * it can wake up the system and/or is power manageable by the platform
2401 * (PCI_D3hot is the default) and put the device into that state.
2402 */
2403int pci_prepare_to_sleep(struct pci_dev *dev)
2404{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002405 bool wakeup = device_may_wakeup(&dev->dev);
2406 pci_power_t target_state = pci_target_state(dev, wakeup);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002407 int error;
2408
2409 if (target_state == PCI_POWER_ERROR)
2410 return -EIO;
2411
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002412 pci_enable_wake(dev, target_state, wakeup);
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002413
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002414 error = pci_set_power_state(dev, target_state);
2415
2416 if (error)
2417 pci_enable_wake(dev, target_state, false);
2418
2419 return error;
2420}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002421EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002422
2423/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002424 * pci_back_from_sleep - turn PCI device on during system-wide transition
2425 * into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002426 * @dev: Device to handle.
2427 *
Thomas Weber88393162010-03-16 11:47:56 +01002428 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002429 */
2430int pci_back_from_sleep(struct pci_dev *dev)
2431{
2432 pci_enable_wake(dev, PCI_D0, false);
2433 return pci_set_power_state(dev, PCI_D0);
2434}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002435EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002436
2437/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002438 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2439 * @dev: PCI device being suspended.
2440 *
2441 * Prepare @dev to generate wake-up events at run time and put it into a low
2442 * power state.
2443 */
2444int pci_finish_runtime_suspend(struct pci_dev *dev)
2445{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002446 pci_power_t target_state;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002447 int error;
2448
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002449 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002450 if (target_state == PCI_POWER_ERROR)
2451 return -EIO;
2452
Huang Ying448bd852012-06-23 10:23:51 +08002453 dev->runtime_d3cold = target_state == PCI_D3cold;
2454
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002455 __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002456
2457 error = pci_set_power_state(dev, target_state);
2458
Huang Ying448bd852012-06-23 10:23:51 +08002459 if (error) {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002460 pci_enable_wake(dev, target_state, false);
Huang Ying448bd852012-06-23 10:23:51 +08002461 dev->runtime_d3cold = false;
2462 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002463
2464 return error;
2465}
2466
2467/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002468 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2469 * @dev: Device to check.
2470 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002471 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002472 * (through the platform or using the native PCIe PME) or if the device supports
2473 * PME and one of its upstream bridges can generate wake-up events.
2474 */
2475bool pci_dev_run_wake(struct pci_dev *dev)
2476{
2477 struct pci_bus *bus = dev->bus;
2478
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002479 if (!dev->pme_support)
2480 return false;
2481
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002482 /* PME-capable in principle, but not from the target power state */
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002483 if (!pci_pme_capable(dev, pci_target_state(dev, true)))
Alan Stern6496ebd2016-10-21 16:45:38 -04002484 return false;
2485
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002486 if (device_can_wakeup(&dev->dev))
2487 return true;
2488
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002489 while (bus->parent) {
2490 struct pci_dev *bridge = bus->self;
2491
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002492 if (device_can_wakeup(&bridge->dev))
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002493 return true;
2494
2495 bus = bus->parent;
2496 }
2497
2498 /* We have reached the root bus. */
2499 if (bus->bridge)
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002500 return device_can_wakeup(bus->bridge);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002501
2502 return false;
2503}
2504EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2505
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002506/**
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002507 * pci_dev_need_resume - Check if it is necessary to resume the device.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002508 * @pci_dev: Device to check.
2509 *
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002510 * Return 'true' if the device is not runtime-suspended or it has to be
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002511 * reconfigured due to wakeup settings difference between system and runtime
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002512 * suspend, or the current power state of it is not suitable for the upcoming
2513 * (system-wide) transition.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002514 */
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002515bool pci_dev_need_resume(struct pci_dev *pci_dev)
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002516{
2517 struct device *dev = &pci_dev->dev;
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002518 pci_power_t target_state;
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002519
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002520 if (!pm_runtime_suspended(dev) || platform_pci_need_resume(pci_dev))
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002521 return true;
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002522
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002523 target_state = pci_target_state(pci_dev, device_may_wakeup(dev));
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002524
2525 /*
2526 * If the earlier platform check has not triggered, D3cold is just power
2527 * removal on top of D3hot, so no need to resume the device in that
2528 * case.
2529 */
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002530 return target_state != pci_dev->current_state &&
2531 target_state != PCI_D3cold &&
2532 pci_dev->current_state != PCI_D3hot;
2533}
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002534
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002535/**
2536 * pci_dev_adjust_pme - Adjust PME setting for a suspended device.
2537 * @pci_dev: Device to check.
2538 *
2539 * If the device is suspended and it is not configured for system wakeup,
2540 * disable PME for it to prevent it from waking up the system unnecessarily.
2541 *
2542 * Note that if the device's power state is D3cold and the platform check in
2543 * pci_dev_need_resume() has not triggered, the device's configuration need not
2544 * be changed.
2545 */
2546void pci_dev_adjust_pme(struct pci_dev *pci_dev)
2547{
2548 struct device *dev = &pci_dev->dev;
2549
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002550 spin_lock_irq(&dev->power.lock);
2551
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002552 if (pm_runtime_suspended(dev) && !device_may_wakeup(dev) &&
2553 pci_dev->current_state < PCI_D3cold)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002554 __pci_pme_active(pci_dev, false);
2555
2556 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002557}
2558
2559/**
2560 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2561 * @pci_dev: Device to handle.
2562 *
2563 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2564 * it might have been disabled during the prepare phase of system suspend if
2565 * the device was not configured for system wakeup.
2566 */
2567void pci_dev_complete_resume(struct pci_dev *pci_dev)
2568{
2569 struct device *dev = &pci_dev->dev;
2570
2571 if (!pci_dev_run_wake(pci_dev))
2572 return;
2573
2574 spin_lock_irq(&dev->power.lock);
2575
2576 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2577 __pci_pme_active(pci_dev, true);
2578
2579 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002580}
2581
Huang Yingb3c32c42012-10-25 09:36:03 +08002582void pci_config_pm_runtime_get(struct pci_dev *pdev)
2583{
2584 struct device *dev = &pdev->dev;
2585 struct device *parent = dev->parent;
2586
2587 if (parent)
2588 pm_runtime_get_sync(parent);
2589 pm_runtime_get_noresume(dev);
2590 /*
2591 * pdev->current_state is set to PCI_D3cold during suspending,
2592 * so wait until suspending completes
2593 */
2594 pm_runtime_barrier(dev);
2595 /*
2596 * Only need to resume devices in D3cold, because config
2597 * registers are still accessible for devices suspended but
2598 * not in D3cold.
2599 */
2600 if (pdev->current_state == PCI_D3cold)
2601 pm_runtime_resume(dev);
2602}
2603
2604void pci_config_pm_runtime_put(struct pci_dev *pdev)
2605{
2606 struct device *dev = &pdev->dev;
2607 struct device *parent = dev->parent;
2608
2609 pm_runtime_put(dev);
2610 if (parent)
2611 pm_runtime_put_sync(parent);
2612}
2613
Mika Westerberg85b0cae2019-01-31 19:38:56 +03002614static const struct dmi_system_id bridge_d3_blacklist[] = {
2615#ifdef CONFIG_X86
2616 {
2617 /*
2618 * Gigabyte X299 root port is not marked as hotplug capable
2619 * which allows Linux to power manage it. However, this
2620 * confuses the BIOS SMI handler so don't power manage root
2621 * ports on that system.
2622 */
2623 .ident = "X299 DESIGNARE EX-CF",
2624 .matches = {
2625 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
2626 DMI_MATCH(DMI_BOARD_NAME, "X299 DESIGNARE EX-CF"),
2627 },
2628 },
2629#endif
2630 { }
2631};
2632
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002633/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002634 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2635 * @bridge: Bridge to check
2636 *
2637 * This function checks if it is possible to move the bridge to D3.
Lukas Wunner47a8e232018-07-19 17:28:00 -05002638 * Currently we only allow D3 for recent enough PCIe ports and Thunderbolt.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002639 */
Lukas Wunnerc6a63302016-10-28 10:52:06 +02002640bool pci_bridge_d3_possible(struct pci_dev *bridge)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002641{
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002642 if (!pci_is_pcie(bridge))
2643 return false;
2644
2645 switch (pci_pcie_type(bridge)) {
2646 case PCI_EXP_TYPE_ROOT_PORT:
2647 case PCI_EXP_TYPE_UPSTREAM:
2648 case PCI_EXP_TYPE_DOWNSTREAM:
2649 if (pci_bridge_d3_disable)
2650 return false;
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002651
2652 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002653 * Hotplug ports handled by firmware in System Management Mode
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002654 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002655 */
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002656 if (bridge->is_hotplug_bridge && !pciehp_is_native(bridge))
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002657 return false;
2658
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002659 if (pci_bridge_d3_force)
2660 return true;
2661
Lukas Wunner47a8e232018-07-19 17:28:00 -05002662 /* Even the oldest 2010 Thunderbolt controller supports D3. */
2663 if (bridge->is_thunderbolt)
2664 return true;
2665
Mika Westerberg26ad34d2018-09-27 16:57:14 -05002666 /* Platform might know better if the bridge supports D3 */
2667 if (platform_pci_bridge_d3(bridge))
2668 return true;
2669
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002670 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002671 * Hotplug ports handled natively by the OS were not validated
2672 * by vendors for runtime D3 at least until 2018 because there
2673 * was no OS support.
2674 */
2675 if (bridge->is_hotplug_bridge)
2676 return false;
2677
Mika Westerberg85b0cae2019-01-31 19:38:56 +03002678 if (dmi_check_system(bridge_d3_blacklist))
2679 return false;
2680
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002681 /*
2682 * It should be safe to put PCIe ports from 2015 or newer
2683 * to D3.
2684 */
Andy Shevchenkoac950902018-02-22 14:59:23 +02002685 if (dmi_get_bios_year() >= 2015)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002686 return true;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002687 break;
2688 }
2689
2690 return false;
2691}
2692
2693static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2694{
2695 bool *d3cold_ok = data;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002696
Lukas Wunner718a0602016-10-28 10:52:06 +02002697 if (/* The device needs to be allowed to go D3cold ... */
2698 dev->no_d3cold || !dev->d3cold_allowed ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002699
Lukas Wunner718a0602016-10-28 10:52:06 +02002700 /* ... and if it is wakeup capable to do so from D3cold. */
2701 (device_may_wakeup(&dev->dev) &&
2702 !pci_pme_capable(dev, PCI_D3cold)) ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002703
Lukas Wunner718a0602016-10-28 10:52:06 +02002704 /* If it is a bridge it must be allowed to go to D3. */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002705 !pci_power_manageable(dev))
Lukas Wunner718a0602016-10-28 10:52:06 +02002706
2707 *d3cold_ok = false;
2708
2709 return !*d3cold_ok;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002710}
2711
2712/*
2713 * pci_bridge_d3_update - Update bridge D3 capabilities
2714 * @dev: PCI device which is changed
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002715 *
2716 * Update upstream bridge PM capabilities accordingly depending on if the
2717 * device PM configuration was changed or the device is being removed. The
2718 * change is also propagated upstream.
2719 */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002720void pci_bridge_d3_update(struct pci_dev *dev)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002721{
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002722 bool remove = !device_is_registered(&dev->dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002723 struct pci_dev *bridge;
2724 bool d3cold_ok = true;
2725
2726 bridge = pci_upstream_bridge(dev);
2727 if (!bridge || !pci_bridge_d3_possible(bridge))
2728 return;
2729
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002730 /*
Lukas Wunnere8559b712016-10-28 10:52:06 +02002731 * If D3 is currently allowed for the bridge, removing one of its
2732 * children won't change that.
2733 */
2734 if (remove && bridge->bridge_d3)
2735 return;
2736
2737 /*
2738 * If D3 is currently allowed for the bridge and a child is added or
2739 * changed, disallowance of D3 can only be caused by that child, so
2740 * we only need to check that single device, not any of its siblings.
2741 *
2742 * If D3 is currently not allowed for the bridge, checking the device
2743 * first may allow us to skip checking its siblings.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002744 */
2745 if (!remove)
2746 pci_dev_check_d3cold(dev, &d3cold_ok);
2747
Lukas Wunnere8559b712016-10-28 10:52:06 +02002748 /*
2749 * If D3 is currently not allowed for the bridge, this may be caused
2750 * either by the device being changed/removed or any of its siblings,
2751 * so we need to go through all children to find out if one of them
2752 * continues to block D3.
2753 */
2754 if (d3cold_ok && !bridge->bridge_d3)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002755 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2756 &d3cold_ok);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002757
2758 if (bridge->bridge_d3 != d3cold_ok) {
2759 bridge->bridge_d3 = d3cold_ok;
2760 /* Propagate change to upstream bridges */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002761 pci_bridge_d3_update(bridge);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002762 }
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002763}
2764
2765/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002766 * pci_d3cold_enable - Enable D3cold for device
2767 * @dev: PCI device to handle
2768 *
2769 * This function can be used in drivers to enable D3cold from the device
2770 * they handle. It also updates upstream PCI bridge PM capabilities
2771 * accordingly.
2772 */
2773void pci_d3cold_enable(struct pci_dev *dev)
2774{
2775 if (dev->no_d3cold) {
2776 dev->no_d3cold = false;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002777 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002778 }
2779}
2780EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2781
2782/**
2783 * pci_d3cold_disable - Disable D3cold for device
2784 * @dev: PCI device to handle
2785 *
2786 * This function can be used in drivers to disable D3cold from the device
2787 * they handle. It also updates upstream PCI bridge PM capabilities
2788 * accordingly.
2789 */
2790void pci_d3cold_disable(struct pci_dev *dev)
2791{
2792 if (!dev->no_d3cold) {
2793 dev->no_d3cold = true;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002794 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002795 }
2796}
2797EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2798
2799/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002800 * pci_pm_init - Initialize PM functions of given PCI device
2801 * @dev: PCI device to handle.
2802 */
2803void pci_pm_init(struct pci_dev *dev)
2804{
2805 int pm;
Felipe Balbid6112f82018-09-07 09:16:51 +03002806 u16 status;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002807 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002808
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002809 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002810 pm_runtime_set_active(&dev->dev);
2811 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002812 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002813 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002814
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002815 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002816 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002817
Linus Torvalds1da177e2005-04-16 15:20:36 -07002818 /* find PCI PM capability in list */
2819 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002820 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002821 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002822 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002823 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002824
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002825 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002826 pci_err(dev, "unsupported PM cap regs version (%u)\n",
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002827 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002828 return;
David Brownell075c1772007-04-26 00:12:06 -07002829 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002830
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002831 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002832 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002833 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002834 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08002835 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002836
2837 dev->d1_support = false;
2838 dev->d2_support = false;
2839 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002840 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002841 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002842 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002843 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002844
2845 if (dev->d1_support || dev->d2_support)
Mohan Kumar34c6b712019-04-20 07:07:20 +03002846 pci_info(dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002847 dev->d1_support ? " D1" : "",
2848 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002849 }
2850
2851 pmc &= PCI_PM_CAP_PME_MASK;
2852 if (pmc) {
Mohan Kumar34c6b712019-04-20 07:07:20 +03002853 pci_info(dev, "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002854 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2855 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2856 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2857 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2858 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002859 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002860 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002861 /*
2862 * Make device's PM flags reflect the wake-up capability, but
2863 * let the user space enable it to wake up the system as needed.
2864 */
2865 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002866 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002867 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002868 }
Felipe Balbid6112f82018-09-07 09:16:51 +03002869
2870 pci_read_config_word(dev, PCI_STATUS, &status);
2871 if (status & PCI_STATUS_IMM_READY)
2872 dev->imm_ready = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002873}
2874
Sean O. Stalley938174e2015-10-29 17:35:39 -05002875static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2876{
Alex Williamson92efb1b2016-05-16 15:12:02 -05002877 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002878
2879 switch (prop) {
2880 case PCI_EA_P_MEM:
2881 case PCI_EA_P_VF_MEM:
2882 flags |= IORESOURCE_MEM;
2883 break;
2884 case PCI_EA_P_MEM_PREFETCH:
2885 case PCI_EA_P_VF_MEM_PREFETCH:
2886 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2887 break;
2888 case PCI_EA_P_IO:
2889 flags |= IORESOURCE_IO;
2890 break;
2891 default:
2892 return 0;
2893 }
2894
2895 return flags;
2896}
2897
2898static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2899 u8 prop)
2900{
2901 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2902 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05002903#ifdef CONFIG_PCI_IOV
2904 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2905 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2906 return &dev->resource[PCI_IOV_RESOURCES +
2907 bei - PCI_EA_BEI_VF_BAR0];
2908#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05002909 else if (bei == PCI_EA_BEI_ROM)
2910 return &dev->resource[PCI_ROM_RESOURCE];
2911 else
2912 return NULL;
2913}
2914
2915/* Read an Enhanced Allocation (EA) entry */
2916static int pci_ea_read(struct pci_dev *dev, int offset)
2917{
2918 struct resource *res;
2919 int ent_size, ent_offset = offset;
2920 resource_size_t start, end;
2921 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05002922 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002923 u8 prop;
2924 bool support_64 = (sizeof(resource_size_t) >= 8);
2925
2926 pci_read_config_dword(dev, ent_offset, &dw0);
2927 ent_offset += 4;
2928
2929 /* Entry size field indicates DWORDs after 1st */
2930 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2931
2932 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2933 goto out;
2934
Bjorn Helgaas26635112015-10-29 17:35:40 -05002935 bei = (dw0 & PCI_EA_BEI) >> 4;
2936 prop = (dw0 & PCI_EA_PP) >> 8;
2937
Sean O. Stalley938174e2015-10-29 17:35:39 -05002938 /*
2939 * If the Property is in the reserved range, try the Secondary
2940 * Property instead.
2941 */
2942 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05002943 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002944 if (prop > PCI_EA_P_BRIDGE_IO)
2945 goto out;
2946
Bjorn Helgaas26635112015-10-29 17:35:40 -05002947 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002948 if (!res) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002949 pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002950 goto out;
2951 }
2952
2953 flags = pci_ea_flags(dev, prop);
2954 if (!flags) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002955 pci_err(dev, "Unsupported EA properties: %#x\n", prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002956 goto out;
2957 }
2958
2959 /* Read Base */
2960 pci_read_config_dword(dev, ent_offset, &base);
2961 start = (base & PCI_EA_FIELD_MASK);
2962 ent_offset += 4;
2963
2964 /* Read MaxOffset */
2965 pci_read_config_dword(dev, ent_offset, &max_offset);
2966 ent_offset += 4;
2967
2968 /* Read Base MSBs (if 64-bit entry) */
2969 if (base & PCI_EA_IS_64) {
2970 u32 base_upper;
2971
2972 pci_read_config_dword(dev, ent_offset, &base_upper);
2973 ent_offset += 4;
2974
2975 flags |= IORESOURCE_MEM_64;
2976
2977 /* entry starts above 32-bit boundary, can't use */
2978 if (!support_64 && base_upper)
2979 goto out;
2980
2981 if (support_64)
2982 start |= ((u64)base_upper << 32);
2983 }
2984
2985 end = start + (max_offset | 0x03);
2986
2987 /* Read MaxOffset MSBs (if 64-bit entry) */
2988 if (max_offset & PCI_EA_IS_64) {
2989 u32 max_offset_upper;
2990
2991 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2992 ent_offset += 4;
2993
2994 flags |= IORESOURCE_MEM_64;
2995
2996 /* entry too big, can't use */
2997 if (!support_64 && max_offset_upper)
2998 goto out;
2999
3000 if (support_64)
3001 end += ((u64)max_offset_upper << 32);
3002 }
3003
3004 if (end < start) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003005 pci_err(dev, "EA Entry crosses address boundary\n");
Sean O. Stalley938174e2015-10-29 17:35:39 -05003006 goto out;
3007 }
3008
3009 if (ent_size != ent_offset - offset) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003010 pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
Sean O. Stalley938174e2015-10-29 17:35:39 -05003011 ent_size, ent_offset - offset);
3012 goto out;
3013 }
3014
3015 res->name = pci_name(dev);
3016 res->start = start;
3017 res->end = end;
3018 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003019
3020 if (bei <= PCI_EA_BEI_BAR5)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003021 pci_info(dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003022 bei, res, prop);
3023 else if (bei == PCI_EA_BEI_ROM)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003024 pci_info(dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003025 res, prop);
3026 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003027 pci_info(dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003028 bei - PCI_EA_BEI_VF_BAR0, res, prop);
3029 else
Mohan Kumar34c6b712019-04-20 07:07:20 +03003030 pci_info(dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003031 bei, res, prop);
3032
Sean O. Stalley938174e2015-10-29 17:35:39 -05003033out:
3034 return offset + ent_size;
3035}
3036
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05003037/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05003038void pci_ea_init(struct pci_dev *dev)
3039{
3040 int ea;
3041 u8 num_ent;
3042 int offset;
3043 int i;
3044
3045 /* find PCI EA capability in list */
3046 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
3047 if (!ea)
3048 return;
3049
3050 /* determine the number of entries */
3051 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
3052 &num_ent);
3053 num_ent &= PCI_EA_NUM_ENT_MASK;
3054
3055 offset = ea + PCI_EA_FIRST_ENT;
3056
3057 /* Skip DWORD 2 for type 1 functions */
3058 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
3059 offset += 4;
3060
3061 /* parse each EA entry */
3062 for (i = 0; i < num_ent; ++i)
3063 offset = pci_ea_read(dev, offset);
3064}
3065
Yinghai Lu34a48762012-02-11 00:18:41 -08003066static void pci_add_saved_cap(struct pci_dev *pci_dev,
3067 struct pci_cap_saved_state *new_cap)
3068{
3069 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
3070}
3071
Jesse Barneseb9c39d2008-12-17 12:10:05 -08003072/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003073 * _pci_add_cap_save_buffer - allocate buffer for saving given
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003074 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003075 * @dev: the PCI device
3076 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003077 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003078 * @size: requested size of the buffer
3079 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003080static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
3081 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003082{
3083 int pos;
3084 struct pci_cap_saved_state *save_state;
3085
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003086 if (extended)
3087 pos = pci_find_ext_capability(dev, cap);
3088 else
3089 pos = pci_find_capability(dev, cap);
3090
Wei Yang0a1a9b42015-06-30 09:16:44 +08003091 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003092 return 0;
3093
3094 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
3095 if (!save_state)
3096 return -ENOMEM;
3097
Alex Williamson24a4742f2011-05-10 10:02:11 -06003098 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003099 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06003100 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003101 pci_add_saved_cap(dev, save_state);
3102
3103 return 0;
3104}
3105
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003106int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
3107{
3108 return _pci_add_cap_save_buffer(dev, cap, false, size);
3109}
3110
3111int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
3112{
3113 return _pci_add_cap_save_buffer(dev, cap, true, size);
3114}
3115
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003116/**
3117 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
3118 * @dev: the PCI device
3119 */
3120void pci_allocate_cap_save_buffers(struct pci_dev *dev)
3121{
3122 int error;
3123
Yu Zhao89858512009-02-16 02:55:47 +08003124 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
3125 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003126 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003127 pci_err(dev, "unable to preallocate PCI Express save buffer\n");
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003128
3129 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
3130 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003131 pci_err(dev, "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07003132
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06003133 error = pci_add_ext_cap_save_buffer(dev, PCI_EXT_CAP_ID_LTR,
3134 2 * sizeof(u16));
3135 if (error)
3136 pci_err(dev, "unable to allocate suspend buffer for LTR\n");
3137
Alex Williamson425c1b22013-12-17 16:43:51 -07003138 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003139}
3140
Yinghai Luf7968412012-02-11 00:18:30 -08003141void pci_free_cap_save_buffers(struct pci_dev *dev)
3142{
3143 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08003144 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08003145
Sasha Levinb67bfe02013-02-27 17:06:00 -08003146 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08003147 kfree(tmp);
3148}
3149
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003150/**
Yijing Wang31ab2472013-01-15 11:12:17 +08003151 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08003152 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08003153 *
3154 * If @dev and its upstream bridge both support ARI, enable ARI in the
3155 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08003156 */
Yijing Wang31ab2472013-01-15 11:12:17 +08003157void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08003158{
Yu Zhao58c3a722008-10-14 14:02:53 +08003159 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08003160 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08003161
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003162 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08003163 return;
3164
Zhao, Yu81135872008-10-23 13:15:39 +08003165 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06003166 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08003167 return;
3168
Jiang Liu59875ae2012-07-24 17:20:06 +08003169 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08003170 if (!(cap & PCI_EXP_DEVCAP2_ARI))
3171 return;
3172
Yijing Wangb0cc6022013-01-15 11:12:16 +08003173 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
3174 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
3175 PCI_EXP_DEVCTL2_ARI);
3176 bridge->ari_enabled = 1;
3177 } else {
3178 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
3179 PCI_EXP_DEVCTL2_ARI);
3180 bridge->ari_enabled = 0;
3181 }
Yu Zhao58c3a722008-10-14 14:02:53 +08003182}
3183
Chris Wright5d990b62009-12-04 12:15:21 -08003184static int pci_acs_enable;
3185
3186/**
3187 * pci_request_acs - ask for ACS to be enabled if supported
3188 */
3189void pci_request_acs(void)
3190{
3191 pci_acs_enable = 1;
3192}
3193
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06003194static const char *disable_acs_redir_param;
3195
3196/**
3197 * pci_disable_acs_redir - disable ACS redirect capabilities
3198 * @dev: the PCI device
3199 *
3200 * For only devices specified in the disable_acs_redir parameter.
3201 */
3202static void pci_disable_acs_redir(struct pci_dev *dev)
3203{
3204 int ret = 0;
3205 const char *p;
3206 int pos;
3207 u16 ctrl;
3208
3209 if (!disable_acs_redir_param)
3210 return;
3211
3212 p = disable_acs_redir_param;
3213 while (*p) {
3214 ret = pci_dev_str_match(dev, p, &p);
3215 if (ret < 0) {
3216 pr_info_once("PCI: Can't parse disable_acs_redir parameter: %s\n",
3217 disable_acs_redir_param);
3218
3219 break;
3220 } else if (ret == 1) {
3221 /* Found a match */
3222 break;
3223 }
3224
3225 if (*p != ';' && *p != ',') {
3226 /* End of param or invalid format */
3227 break;
3228 }
3229 p++;
3230 }
3231
3232 if (ret != 1)
3233 return;
3234
Logan Gunthorpe73c47dde2018-08-09 16:51:43 -05003235 if (!pci_dev_specific_disable_acs_redir(dev))
3236 return;
3237
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06003238 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
3239 if (!pos) {
3240 pci_warn(dev, "cannot disable ACS redirect for this hardware as it does not have ACS capabilities\n");
3241 return;
3242 }
3243
3244 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
3245
3246 /* P2P Request & Completion Redirect */
3247 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
3248
3249 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
3250
3251 pci_info(dev, "disabled ACS redirect\n");
3252}
3253
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003254/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003255 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilities
Allen Kayae21ee62009-10-07 10:27:17 -07003256 * @dev: the PCI device
3257 */
Alex Williamsonc1d61c92016-03-31 16:34:32 -06003258static void pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07003259{
3260 int pos;
3261 u16 cap;
3262 u16 ctrl;
3263
Allen Kayae21ee62009-10-07 10:27:17 -07003264 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
3265 if (!pos)
Alex Williamsonc1d61c92016-03-31 16:34:32 -06003266 return;
Allen Kayae21ee62009-10-07 10:27:17 -07003267
3268 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
3269 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
3270
3271 /* Source Validation */
3272 ctrl |= (cap & PCI_ACS_SV);
3273
3274 /* P2P Request Redirect */
3275 ctrl |= (cap & PCI_ACS_RR);
3276
3277 /* P2P Completion Redirect */
3278 ctrl |= (cap & PCI_ACS_CR);
3279
3280 /* Upstream Forwarding */
3281 ctrl |= (cap & PCI_ACS_UF);
3282
3283 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07003284}
3285
3286/**
3287 * pci_enable_acs - enable ACS if hardware support it
3288 * @dev: the PCI device
3289 */
3290void pci_enable_acs(struct pci_dev *dev)
3291{
3292 if (!pci_acs_enable)
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06003293 goto disable_acs_redir;
Alex Williamson2c744242014-02-03 14:27:33 -07003294
Alex Williamsonc1d61c92016-03-31 16:34:32 -06003295 if (!pci_dev_specific_enable_acs(dev))
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06003296 goto disable_acs_redir;
Alex Williamson2c744242014-02-03 14:27:33 -07003297
Alex Williamsonc1d61c92016-03-31 16:34:32 -06003298 pci_std_enable_acs(dev);
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06003299
3300disable_acs_redir:
3301 /*
3302 * Note: pci_disable_acs_redir() must be called even if ACS was not
3303 * enabled by the kernel because it may have been enabled by
3304 * platform firmware. So if we are told to disable it, we should
3305 * always disable it after setting the kernel's default
3306 * preferences.
3307 */
3308 pci_disable_acs_redir(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07003309}
3310
Alex Williamson0a671192013-06-27 16:39:48 -06003311static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
3312{
3313 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06003314 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06003315
3316 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
3317 if (!pos)
3318 return false;
3319
Alex Williamson83db7e02013-06-27 16:39:54 -06003320 /*
3321 * Except for egress control, capabilities are either required
3322 * or only required if controllable. Features missing from the
3323 * capability field can therefore be assumed as hard-wired enabled.
3324 */
3325 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
3326 acs_flags &= (cap | PCI_ACS_EC);
3327
Alex Williamson0a671192013-06-27 16:39:48 -06003328 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
3329 return (ctrl & acs_flags) == acs_flags;
3330}
3331
Allen Kayae21ee62009-10-07 10:27:17 -07003332/**
Alex Williamsonad805752012-06-11 05:27:07 +00003333 * pci_acs_enabled - test ACS against required flags for a given device
3334 * @pdev: device to test
3335 * @acs_flags: required PCI ACS flags
3336 *
3337 * Return true if the device supports the provided flags. Automatically
3338 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06003339 *
3340 * Note that this interface checks the effective ACS capabilities of the
3341 * device rather than the actual capabilities. For instance, most single
3342 * function endpoints are not required to support ACS because they have no
3343 * opportunity for peer-to-peer access. We therefore return 'true'
3344 * regardless of whether the device exposes an ACS capability. This makes
3345 * it much easier for callers of this function to ignore the actual type
3346 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00003347 */
3348bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
3349{
Alex Williamson0a671192013-06-27 16:39:48 -06003350 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00003351
3352 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
3353 if (ret >= 0)
3354 return ret > 0;
3355
Alex Williamson0a671192013-06-27 16:39:48 -06003356 /*
3357 * Conventional PCI and PCI-X devices never support ACS, either
3358 * effectively or actually. The shared bus topology implies that
3359 * any device on the bus can receive or snoop DMA.
3360 */
Alex Williamsonad805752012-06-11 05:27:07 +00003361 if (!pci_is_pcie(pdev))
3362 return false;
3363
Alex Williamson0a671192013-06-27 16:39:48 -06003364 switch (pci_pcie_type(pdev)) {
3365 /*
3366 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003367 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06003368 * handle them as we would a non-PCIe device.
3369 */
3370 case PCI_EXP_TYPE_PCIE_BRIDGE:
3371 /*
3372 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
3373 * applicable... must never implement an ACS Extended Capability...".
3374 * This seems arbitrary, but we take a conservative interpretation
3375 * of this statement.
3376 */
3377 case PCI_EXP_TYPE_PCI_BRIDGE:
3378 case PCI_EXP_TYPE_RC_EC:
3379 return false;
3380 /*
3381 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
3382 * implement ACS in order to indicate their peer-to-peer capabilities,
3383 * regardless of whether they are single- or multi-function devices.
3384 */
3385 case PCI_EXP_TYPE_DOWNSTREAM:
3386 case PCI_EXP_TYPE_ROOT_PORT:
3387 return pci_acs_flags_enabled(pdev, acs_flags);
3388 /*
3389 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
3390 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003391 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06003392 * device. The footnote for section 6.12 indicates the specific
3393 * PCIe types included here.
3394 */
3395 case PCI_EXP_TYPE_ENDPOINT:
3396 case PCI_EXP_TYPE_UPSTREAM:
3397 case PCI_EXP_TYPE_LEG_END:
3398 case PCI_EXP_TYPE_RC_END:
3399 if (!pdev->multifunction)
3400 break;
3401
Alex Williamson0a671192013-06-27 16:39:48 -06003402 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00003403 }
3404
Alex Williamson0a671192013-06-27 16:39:48 -06003405 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003406 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06003407 * to single function devices with the exception of downstream ports.
3408 */
Alex Williamsonad805752012-06-11 05:27:07 +00003409 return true;
3410}
3411
3412/**
3413 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
3414 * @start: starting downstream device
3415 * @end: ending upstream device or NULL to search to the root bus
3416 * @acs_flags: required flags
3417 *
3418 * Walk up a device tree from start to end testing PCI ACS support. If
3419 * any step along the way does not support the required flags, return false.
3420 */
3421bool pci_acs_path_enabled(struct pci_dev *start,
3422 struct pci_dev *end, u16 acs_flags)
3423{
3424 struct pci_dev *pdev, *parent = start;
3425
3426 do {
3427 pdev = parent;
3428
3429 if (!pci_acs_enabled(pdev, acs_flags))
3430 return false;
3431
3432 if (pci_is_root_bus(pdev->bus))
3433 return (end == NULL);
3434
3435 parent = pdev->bus->self;
3436 } while (pdev != end);
3437
3438 return true;
3439}
3440
3441/**
Christian König276b7382017-10-24 14:40:20 -05003442 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
3443 * @pdev: PCI device
3444 * @bar: BAR to find
3445 *
3446 * Helper to find the position of the ctrl register for a BAR.
3447 * Returns -ENOTSUPP if resizable BARs are not supported at all.
3448 * Returns -ENOENT if no ctrl register for the BAR could be found.
3449 */
3450static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
3451{
3452 unsigned int pos, nbars, i;
3453 u32 ctrl;
3454
3455 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
3456 if (!pos)
3457 return -ENOTSUPP;
3458
3459 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3460 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
3461 PCI_REBAR_CTRL_NBAR_SHIFT;
3462
3463 for (i = 0; i < nbars; i++, pos += 8) {
3464 int bar_idx;
3465
3466 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3467 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
3468 if (bar_idx == bar)
3469 return pos;
3470 }
3471
3472 return -ENOENT;
3473}
3474
3475/**
3476 * pci_rebar_get_possible_sizes - get possible sizes for BAR
3477 * @pdev: PCI device
3478 * @bar: BAR to query
3479 *
3480 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
3481 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
3482 */
3483u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
3484{
3485 int pos;
3486 u32 cap;
3487
3488 pos = pci_rebar_find_pos(pdev, bar);
3489 if (pos < 0)
3490 return 0;
3491
3492 pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
3493 return (cap & PCI_REBAR_CAP_SIZES) >> 4;
3494}
3495
3496/**
3497 * pci_rebar_get_current_size - get the current size of a BAR
3498 * @pdev: PCI device
3499 * @bar: BAR to set size to
3500 *
3501 * Read the size of a BAR from the resizable BAR config.
3502 * Returns size if found or negative error code.
3503 */
3504int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
3505{
3506 int pos;
3507 u32 ctrl;
3508
3509 pos = pci_rebar_find_pos(pdev, bar);
3510 if (pos < 0)
3511 return pos;
3512
3513 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
Christian Königb1277a22018-06-29 19:55:03 -05003514 return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003515}
3516
3517/**
3518 * pci_rebar_set_size - set a new size for a BAR
3519 * @pdev: PCI device
3520 * @bar: BAR to set size to
3521 * @size: new size as defined in the spec (0=1MB, 19=512GB)
3522 *
3523 * Set the new size of a BAR as defined in the spec.
3524 * Returns zero if resizing was successful, error code otherwise.
3525 */
3526int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
3527{
3528 int pos;
3529 u32 ctrl;
3530
3531 pos = pci_rebar_find_pos(pdev, bar);
3532 if (pos < 0)
3533 return pos;
3534
3535 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3536 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05003537 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003538 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
3539 return 0;
3540}
3541
3542/**
Jay Cornwall430a2362018-01-04 19:44:59 -05003543 * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
3544 * @dev: the PCI device
3545 * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
3546 * PCI_EXP_DEVCAP2_ATOMIC_COMP32
3547 * PCI_EXP_DEVCAP2_ATOMIC_COMP64
3548 * PCI_EXP_DEVCAP2_ATOMIC_COMP128
3549 *
3550 * Return 0 if all upstream bridges support AtomicOp routing, egress
3551 * blocking is disabled on all upstream ports, and the root port supports
3552 * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
3553 * AtomicOp completion), or negative otherwise.
3554 */
3555int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
3556{
3557 struct pci_bus *bus = dev->bus;
3558 struct pci_dev *bridge;
3559 u32 cap, ctl2;
3560
3561 if (!pci_is_pcie(dev))
3562 return -EINVAL;
3563
3564 /*
3565 * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
3566 * AtomicOp requesters. For now, we only support endpoints as
3567 * requesters and root ports as completers. No endpoints as
3568 * completers, and no peer-to-peer.
3569 */
3570
3571 switch (pci_pcie_type(dev)) {
3572 case PCI_EXP_TYPE_ENDPOINT:
3573 case PCI_EXP_TYPE_LEG_END:
3574 case PCI_EXP_TYPE_RC_END:
3575 break;
3576 default:
3577 return -EINVAL;
3578 }
3579
3580 while (bus->parent) {
3581 bridge = bus->self;
3582
3583 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
3584
3585 switch (pci_pcie_type(bridge)) {
3586 /* Ensure switch ports support AtomicOp routing */
3587 case PCI_EXP_TYPE_UPSTREAM:
3588 case PCI_EXP_TYPE_DOWNSTREAM:
3589 if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
3590 return -EINVAL;
3591 break;
3592
3593 /* Ensure root port supports all the sizes we care about */
3594 case PCI_EXP_TYPE_ROOT_PORT:
3595 if ((cap & cap_mask) != cap_mask)
3596 return -EINVAL;
3597 break;
3598 }
3599
3600 /* Ensure upstream ports don't block AtomicOps on egress */
Mika Westerbergca784102019-08-22 11:55:53 +03003601 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM) {
Jay Cornwall430a2362018-01-04 19:44:59 -05003602 pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
3603 &ctl2);
3604 if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
3605 return -EINVAL;
3606 }
3607
3608 bus = bus->parent;
3609 }
3610
3611 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
3612 PCI_EXP_DEVCTL2_ATOMIC_REQ);
3613 return 0;
3614}
3615EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
3616
3617/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003618 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
3619 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08003620 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003621 *
3622 * Perform INTx swizzling for a device behind one level of bridge. This is
3623 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003624 * behind bridges on add-in cards. For devices with ARI enabled, the slot
3625 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
3626 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003627 */
John Crispin3df425f2012-04-12 17:33:07 +02003628u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003629{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003630 int slot;
3631
3632 if (pci_ari_enabled(dev->bus))
3633 slot = 0;
3634 else
3635 slot = PCI_SLOT(dev->devfn);
3636
3637 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003638}
3639
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003640int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003641{
3642 u8 pin;
3643
Kristen Accardi514d2072005-11-02 16:24:39 -08003644 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003645 if (!pin)
3646 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07003647
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09003648 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003649 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003650 dev = dev->bus->self;
3651 }
3652 *bridge = dev;
3653 return pin;
3654}
3655
3656/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003657 * pci_common_swizzle - swizzle INTx all the way to root bridge
3658 * @dev: the PCI device
3659 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3660 *
3661 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3662 * bridges all the way up to a PCI root bus.
3663 */
3664u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3665{
3666 u8 pin = *pinp;
3667
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09003668 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003669 pin = pci_swizzle_interrupt_pin(dev, pin);
3670 dev = dev->bus->self;
3671 }
3672 *pinp = pin;
3673 return PCI_SLOT(dev->devfn);
3674}
Ray Juie6b29de2015-04-08 11:21:33 -07003675EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003676
3677/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003678 * pci_release_region - Release a PCI bar
3679 * @pdev: PCI device whose resources were previously reserved by
3680 * pci_request_region()
3681 * @bar: BAR to release
Linus Torvalds1da177e2005-04-16 15:20:36 -07003682 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003683 * Releases the PCI I/O and memory resources previously reserved by a
3684 * successful call to pci_request_region(). Call this function only
3685 * after all use of the PCI regions has ceased.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003686 */
3687void pci_release_region(struct pci_dev *pdev, int bar)
3688{
Tejun Heo9ac78492007-01-20 16:00:26 +09003689 struct pci_devres *dr;
3690
Linus Torvalds1da177e2005-04-16 15:20:36 -07003691 if (pci_resource_len(pdev, bar) == 0)
3692 return;
3693 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3694 release_region(pci_resource_start(pdev, bar),
3695 pci_resource_len(pdev, bar));
3696 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3697 release_mem_region(pci_resource_start(pdev, bar),
3698 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003699
3700 dr = find_pci_dr(pdev);
3701 if (dr)
3702 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003703}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003704EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003705
3706/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003707 * __pci_request_region - Reserved PCI I/O and memory resource
3708 * @pdev: PCI device whose resources are to be reserved
3709 * @bar: BAR to be reserved
3710 * @res_name: Name to be associated with resource.
3711 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003712 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003713 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3714 * being reserved by owner @res_name. Do not access any
3715 * address inside the PCI regions unless this call returns
3716 * successfully.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003717 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003718 * If @exclusive is set, then the region is marked so that userspace
3719 * is explicitly not allowed to map the resource via /dev/mem or
3720 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003721 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003722 * Returns 0 on success, or %EBUSY on error. A warning
3723 * message is also printed on failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003724 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003725static int __pci_request_region(struct pci_dev *pdev, int bar,
3726 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003727{
Tejun Heo9ac78492007-01-20 16:00:26 +09003728 struct pci_devres *dr;
3729
Linus Torvalds1da177e2005-04-16 15:20:36 -07003730 if (pci_resource_len(pdev, bar) == 0)
3731 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003732
Linus Torvalds1da177e2005-04-16 15:20:36 -07003733 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3734 if (!request_region(pci_resource_start(pdev, bar),
3735 pci_resource_len(pdev, bar), res_name))
3736 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003737 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003738 if (!__request_mem_region(pci_resource_start(pdev, bar),
3739 pci_resource_len(pdev, bar), res_name,
3740 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003741 goto err_out;
3742 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003743
3744 dr = find_pci_dr(pdev);
3745 if (dr)
3746 dr->region_mask |= 1 << bar;
3747
Linus Torvalds1da177e2005-04-16 15:20:36 -07003748 return 0;
3749
3750err_out:
Frederick Lawler7506dc72018-01-18 12:55:24 -06003751 pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003752 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003753 return -EBUSY;
3754}
3755
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003756/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003757 * pci_request_region - Reserve PCI I/O and memory resource
3758 * @pdev: PCI device whose resources are to be reserved
3759 * @bar: BAR to be reserved
3760 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003761 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003762 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3763 * being reserved by owner @res_name. Do not access any
3764 * address inside the PCI regions unless this call returns
3765 * successfully.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003766 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003767 * Returns 0 on success, or %EBUSY on error. A warning
3768 * message is also printed on failure.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003769 */
3770int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3771{
3772 return __pci_request_region(pdev, bar, res_name, 0);
3773}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003774EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003775
3776/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003777 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3778 * @pdev: PCI device whose resources were previously reserved
3779 * @bars: Bitmask of BARs to be released
3780 *
3781 * Release selected PCI I/O and memory resources previously reserved.
3782 * Call this function only after all use of the PCI regions has ceased.
3783 */
3784void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3785{
3786 int i;
3787
3788 for (i = 0; i < 6; i++)
3789 if (bars & (1 << i))
3790 pci_release_region(pdev, i);
3791}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003792EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003793
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003794static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003795 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003796{
3797 int i;
3798
3799 for (i = 0; i < 6; i++)
3800 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003801 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003802 goto err_out;
3803 return 0;
3804
3805err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003806 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003807 if (bars & (1 << i))
3808 pci_release_region(pdev, i);
3809
3810 return -EBUSY;
3811}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003812
Arjan van de Vene8de1482008-10-22 19:55:31 -07003813
3814/**
3815 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3816 * @pdev: PCI device whose resources are to be reserved
3817 * @bars: Bitmask of BARs to be requested
3818 * @res_name: Name to be associated with resource
3819 */
3820int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3821 const char *res_name)
3822{
3823 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3824}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003825EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003826
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003827int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3828 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003829{
3830 return __pci_request_selected_regions(pdev, bars, res_name,
3831 IORESOURCE_EXCLUSIVE);
3832}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003833EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003834
Linus Torvalds1da177e2005-04-16 15:20:36 -07003835/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003836 * pci_release_regions - Release reserved PCI I/O and memory resources
3837 * @pdev: PCI device whose resources were previously reserved by
3838 * pci_request_regions()
Linus Torvalds1da177e2005-04-16 15:20:36 -07003839 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003840 * Releases all PCI I/O and memory resources previously reserved by a
3841 * successful call to pci_request_regions(). Call this function only
3842 * after all use of the PCI regions has ceased.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003843 */
3844
3845void pci_release_regions(struct pci_dev *pdev)
3846{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003847 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003848}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003849EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003850
3851/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003852 * pci_request_regions - Reserve PCI I/O and memory resources
3853 * @pdev: PCI device whose resources are to be reserved
3854 * @res_name: Name to be associated with resource.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003855 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003856 * Mark all PCI regions associated with PCI device @pdev as
3857 * being reserved by owner @res_name. Do not access any
3858 * address inside the PCI regions unless this call returns
3859 * successfully.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003860 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003861 * Returns 0 on success, or %EBUSY on error. A warning
3862 * message is also printed on failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003863 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05003864int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003865{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003866 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003867}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003868EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003869
3870/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003871 * pci_request_regions_exclusive - Reserve PCI I/O and memory resources
3872 * @pdev: PCI device whose resources are to be reserved
3873 * @res_name: Name to be associated with resource.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003874 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003875 * Mark all PCI regions associated with PCI device @pdev as being reserved
3876 * by owner @res_name. Do not access any address inside the PCI regions
3877 * unless this call returns successfully.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003878 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003879 * pci_request_regions_exclusive() will mark the region so that /dev/mem
3880 * and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003881 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003882 * Returns 0 on success, or %EBUSY on error. A warning message is also
3883 * printed on failure.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003884 */
3885int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3886{
3887 return pci_request_selected_regions_exclusive(pdev,
3888 ((1 << 6) - 1), res_name);
3889}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003890EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003891
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003892/*
3893 * Record the PCI IO range (expressed as CPU physical address + size).
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003894 * Return a negative value if an error has occurred, zero otherwise
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003895 */
Gabriele Paolonifcfaab32018-03-15 02:15:52 +08003896int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
3897 resource_size_t size)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003898{
Zhichang Yuan57453922018-03-15 02:15:53 +08003899 int ret = 0;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003900#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08003901 struct logic_pio_hwaddr *range;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003902
Zhichang Yuan57453922018-03-15 02:15:53 +08003903 if (!size || addr + size < addr)
3904 return -EINVAL;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003905
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003906 range = kzalloc(sizeof(*range), GFP_ATOMIC);
Zhichang Yuan57453922018-03-15 02:15:53 +08003907 if (!range)
3908 return -ENOMEM;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003909
Zhichang Yuan57453922018-03-15 02:15:53 +08003910 range->fwnode = fwnode;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003911 range->size = size;
Zhichang Yuan57453922018-03-15 02:15:53 +08003912 range->hw_start = addr;
3913 range->flags = LOGIC_PIO_CPU_MMIO;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003914
Zhichang Yuan57453922018-03-15 02:15:53 +08003915 ret = logic_pio_register_range(range);
3916 if (ret)
3917 kfree(range);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003918#endif
3919
Zhichang Yuan57453922018-03-15 02:15:53 +08003920 return ret;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003921}
3922
3923phys_addr_t pci_pio_to_address(unsigned long pio)
3924{
3925 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
3926
3927#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08003928 if (pio >= MMIO_UPPER_LIMIT)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003929 return address;
3930
Zhichang Yuan57453922018-03-15 02:15:53 +08003931 address = logic_pio_to_hwaddr(pio);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003932#endif
3933
3934 return address;
3935}
3936
3937unsigned long __weak pci_address_to_pio(phys_addr_t address)
3938{
3939#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08003940 return logic_pio_trans_cpuaddr(address);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003941#else
3942 if (address > IO_SPACE_LIMIT)
3943 return (unsigned long)-1;
3944
3945 return (unsigned long) address;
3946#endif
3947}
3948
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003949/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003950 * pci_remap_iospace - Remap the memory mapped I/O space
3951 * @res: Resource describing the I/O space
3952 * @phys_addr: physical address of range to be mapped
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003953 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003954 * Remap the memory mapped I/O space described by the @res and the CPU
3955 * physical address @phys_addr into virtual address space. Only
3956 * architectures that have memory mapped IO functions defined (and the
3957 * PCI_IOBASE value defined) should call this function.
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003958 */
Lorenzo Pieralisi7b309ae2017-04-19 17:48:50 +01003959int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003960{
3961#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3962 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3963
3964 if (!(res->flags & IORESOURCE_IO))
3965 return -EINVAL;
3966
3967 if (res->end > IO_SPACE_LIMIT)
3968 return -EINVAL;
3969
3970 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3971 pgprot_device(PAGE_KERNEL));
3972#else
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003973 /*
3974 * This architecture does not have memory mapped I/O space,
3975 * so this function should never be called
3976 */
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003977 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3978 return -ENODEV;
3979#endif
3980}
Brian Norrisf90b0872017-03-09 18:46:16 -08003981EXPORT_SYMBOL(pci_remap_iospace);
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003982
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003983/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003984 * pci_unmap_iospace - Unmap the memory mapped I/O space
3985 * @res: resource to be unmapped
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003986 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003987 * Unmap the CPU virtual address @res from virtual address space. Only
3988 * architectures that have memory mapped IO functions defined (and the
3989 * PCI_IOBASE value defined) should call this function.
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003990 */
3991void pci_unmap_iospace(struct resource *res)
3992{
3993#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3994 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3995
3996 unmap_kernel_range(vaddr, resource_size(res));
3997#endif
3998}
Brian Norrisf90b0872017-03-09 18:46:16 -08003999EXPORT_SYMBOL(pci_unmap_iospace);
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004000
Sergei Shtylyova5fb9fb2018-07-18 15:40:26 -05004001static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
4002{
4003 struct resource **res = ptr;
4004
4005 pci_unmap_iospace(*res);
4006}
4007
4008/**
4009 * devm_pci_remap_iospace - Managed pci_remap_iospace()
4010 * @dev: Generic device to remap IO address for
4011 * @res: Resource describing the I/O space
4012 * @phys_addr: physical address of range to be mapped
4013 *
4014 * Managed pci_remap_iospace(). Map is automatically unmapped on driver
4015 * detach.
4016 */
4017int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
4018 phys_addr_t phys_addr)
4019{
4020 const struct resource **ptr;
4021 int error;
4022
4023 ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
4024 if (!ptr)
4025 return -ENOMEM;
4026
4027 error = pci_remap_iospace(res, phys_addr);
4028 if (error) {
4029 devres_free(ptr);
4030 } else {
4031 *ptr = res;
4032 devres_add(dev, ptr);
4033 }
4034
4035 return error;
4036}
4037EXPORT_SYMBOL(devm_pci_remap_iospace);
4038
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004039/**
4040 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
4041 * @dev: Generic device to remap IO address for
4042 * @offset: Resource address to map
4043 * @size: Size of map
4044 *
4045 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
4046 * detach.
4047 */
4048void __iomem *devm_pci_remap_cfgspace(struct device *dev,
4049 resource_size_t offset,
4050 resource_size_t size)
4051{
4052 void __iomem **ptr, *addr;
4053
4054 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
4055 if (!ptr)
4056 return NULL;
4057
4058 addr = pci_remap_cfgspace(offset, size);
4059 if (addr) {
4060 *ptr = addr;
4061 devres_add(dev, ptr);
4062 } else
4063 devres_free(ptr);
4064
4065 return addr;
4066}
4067EXPORT_SYMBOL(devm_pci_remap_cfgspace);
4068
4069/**
4070 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
4071 * @dev: generic device to handle the resource for
4072 * @res: configuration space resource to be handled
4073 *
4074 * Checks that a resource is a valid memory region, requests the memory
4075 * region and ioremaps with pci_remap_cfgspace() API that ensures the
4076 * proper PCI configuration space memory attributes are guaranteed.
4077 *
4078 * All operations are managed and will be undone on driver detach.
4079 *
4080 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
Randy Dunlap505fb742017-10-29 17:07:11 -07004081 * on failure. Usage example::
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004082 *
4083 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4084 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
4085 * if (IS_ERR(base))
4086 * return PTR_ERR(base);
4087 */
4088void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
4089 struct resource *res)
4090{
4091 resource_size_t size;
4092 const char *name;
4093 void __iomem *dest_ptr;
4094
4095 BUG_ON(!dev);
4096
4097 if (!res || resource_type(res) != IORESOURCE_MEM) {
4098 dev_err(dev, "invalid resource\n");
4099 return IOMEM_ERR_PTR(-EINVAL);
4100 }
4101
4102 size = resource_size(res);
4103 name = res->name ?: dev_name(dev);
4104
4105 if (!devm_request_mem_region(dev, res->start, size, name)) {
4106 dev_err(dev, "can't request region for resource %pR\n", res);
4107 return IOMEM_ERR_PTR(-EBUSY);
4108 }
4109
4110 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
4111 if (!dest_ptr) {
4112 dev_err(dev, "ioremap failed for resource %pR\n", res);
4113 devm_release_mem_region(dev, res->start, size);
4114 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
4115 }
4116
4117 return dest_ptr;
4118}
4119EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
4120
Ben Hutchings6a479072008-12-23 03:08:29 +00004121static void __pci_set_master(struct pci_dev *dev, bool enable)
4122{
4123 u16 old_cmd, cmd;
4124
4125 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
4126 if (enable)
4127 cmd = old_cmd | PCI_COMMAND_MASTER;
4128 else
4129 cmd = old_cmd & ~PCI_COMMAND_MASTER;
4130 if (cmd != old_cmd) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004131 pci_dbg(dev, "%s bus mastering\n",
Ben Hutchings6a479072008-12-23 03:08:29 +00004132 enable ? "enabling" : "disabling");
4133 pci_write_config_word(dev, PCI_COMMAND, cmd);
4134 }
4135 dev->is_busmaster = enable;
4136}
Arjan van de Vene8de1482008-10-22 19:55:31 -07004137
4138/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06004139 * pcibios_setup - process "pci=" kernel boot arguments
4140 * @str: string used to pass in "pci=" kernel boot arguments
4141 *
4142 * Process kernel boot arguments. This is the default implementation.
4143 * Architecture specific implementations can override this as necessary.
4144 */
4145char * __weak __init pcibios_setup(char *str)
4146{
4147 return str;
4148}
4149
4150/**
Myron Stowe96c55902011-10-28 15:48:38 -06004151 * pcibios_set_master - enable PCI bus-mastering for device dev
4152 * @dev: the PCI device to enable
4153 *
4154 * Enables PCI bus-mastering for the device. This is the default
4155 * implementation. Architecture specific implementations can override
4156 * this if necessary.
4157 */
4158void __weak pcibios_set_master(struct pci_dev *dev)
4159{
4160 u8 lat;
4161
Myron Stowef6766782011-10-28 15:49:20 -06004162 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
4163 if (pci_is_pcie(dev))
4164 return;
4165
Myron Stowe96c55902011-10-28 15:48:38 -06004166 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
4167 if (lat < 16)
4168 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
4169 else if (lat > pcibios_max_latency)
4170 lat = pcibios_max_latency;
4171 else
4172 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06004173
Myron Stowe96c55902011-10-28 15:48:38 -06004174 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
4175}
4176
4177/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004178 * pci_set_master - enables bus-mastering for device dev
4179 * @dev: the PCI device to enable
4180 *
4181 * Enables bus-mastering on the device and calls pcibios_set_master()
4182 * to do the needed arch specific settings.
4183 */
Ben Hutchings6a479072008-12-23 03:08:29 +00004184void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004185{
Ben Hutchings6a479072008-12-23 03:08:29 +00004186 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004187 pcibios_set_master(dev);
4188}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004189EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004190
Ben Hutchings6a479072008-12-23 03:08:29 +00004191/**
4192 * pci_clear_master - disables bus-mastering for device dev
4193 * @dev: the PCI device to disable
4194 */
4195void pci_clear_master(struct pci_dev *dev)
4196{
4197 __pci_set_master(dev, false);
4198}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004199EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00004200
Linus Torvalds1da177e2005-04-16 15:20:36 -07004201/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004202 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
4203 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07004204 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004205 * Helper function for pci_set_mwi.
4206 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004207 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
4208 *
4209 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4210 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09004211int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004212{
4213 u8 cacheline_size;
4214
4215 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09004216 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004217
4218 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
4219 equal to or multiple of the right value. */
4220 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4221 if (cacheline_size >= pci_cache_line_size &&
4222 (cacheline_size % pci_cache_line_size) == 0)
4223 return 0;
4224
4225 /* Write the correct value. */
4226 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
4227 /* Read it back. */
4228 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4229 if (cacheline_size == pci_cache_line_size)
4230 return 0;
4231
Mohan Kumar34c6b712019-04-20 07:07:20 +03004232 pci_info(dev, "cache line size of %d is not supported\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04004233 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004234
4235 return -EINVAL;
4236}
Tejun Heo15ea76d2009-09-22 17:34:48 +09004237EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
4238
Linus Torvalds1da177e2005-04-16 15:20:36 -07004239/**
4240 * pci_set_mwi - enables memory-write-invalidate PCI transaction
4241 * @dev: the PCI device for which MWI is enabled
4242 *
Randy Dunlap694625c2007-07-09 11:55:54 -07004243 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004244 *
4245 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4246 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004247int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004248{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004249#ifdef PCI_DISABLE_MWI
4250 return 0;
4251#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004252 int rc;
4253 u16 cmd;
4254
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004255 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004256 if (rc)
4257 return rc;
4258
4259 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004260 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004261 pci_dbg(dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004262 cmd |= PCI_COMMAND_INVALIDATE;
4263 pci_write_config_word(dev, PCI_COMMAND, cmd);
4264 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004265 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004266#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004267}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004268EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004269
4270/**
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01004271 * pcim_set_mwi - a device-managed pci_set_mwi()
4272 * @dev: the PCI device for which MWI is enabled
4273 *
4274 * Managed pci_set_mwi().
4275 *
4276 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4277 */
4278int pcim_set_mwi(struct pci_dev *dev)
4279{
4280 struct pci_devres *dr;
4281
4282 dr = find_pci_dr(dev);
4283 if (!dr)
4284 return -ENOMEM;
4285
4286 dr->mwi = 1;
4287 return pci_set_mwi(dev);
4288}
4289EXPORT_SYMBOL(pcim_set_mwi);
4290
4291/**
Randy Dunlap694625c2007-07-09 11:55:54 -07004292 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
4293 * @dev: the PCI device for which MWI is enabled
4294 *
4295 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
4296 * Callers are not required to check the return value.
4297 *
4298 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4299 */
4300int pci_try_set_mwi(struct pci_dev *dev)
4301{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004302#ifdef PCI_DISABLE_MWI
4303 return 0;
4304#else
4305 return pci_set_mwi(dev);
4306#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07004307}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004308EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07004309
4310/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004311 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
4312 * @dev: the PCI device to disable
4313 *
4314 * Disables PCI Memory-Write-Invalidate transaction on the device
4315 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004316void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004317{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004318#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07004319 u16 cmd;
4320
4321 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4322 if (cmd & PCI_COMMAND_INVALIDATE) {
4323 cmd &= ~PCI_COMMAND_INVALIDATE;
4324 pci_write_config_word(dev, PCI_COMMAND, cmd);
4325 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004326#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004327}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004328EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004329
Brett M Russa04ce0f2005-08-15 15:23:41 -04004330/**
4331 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07004332 * @pdev: the PCI device to operate on
4333 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04004334 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004335 * Enables/disables PCI INTx for device @pdev
Brett M Russa04ce0f2005-08-15 15:23:41 -04004336 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004337void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004338{
4339 u16 pci_command, new;
4340
4341 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
4342
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004343 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004344 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004345 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04004346 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04004347
4348 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09004349 struct pci_devres *dr;
4350
Brett M Russ2fd9d742005-09-09 10:02:22 -07004351 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09004352
4353 dr = find_pci_dr(pdev);
4354 if (dr && !dr->restore_intx) {
4355 dr->restore_intx = 1;
4356 dr->orig_intx = !enable;
4357 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04004358 }
4359}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004360EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04004361
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004362static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
4363{
4364 struct pci_bus *bus = dev->bus;
4365 bool mask_updated = true;
4366 u32 cmd_status_dword;
4367 u16 origcmd, newcmd;
4368 unsigned long flags;
4369 bool irq_pending;
4370
4371 /*
4372 * We do a single dword read to retrieve both command and status.
4373 * Document assumptions that make this possible.
4374 */
4375 BUILD_BUG_ON(PCI_COMMAND % 4);
4376 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
4377
4378 raw_spin_lock_irqsave(&pci_lock, flags);
4379
4380 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
4381
4382 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
4383
4384 /*
4385 * Check interrupt status register to see whether our device
4386 * triggered the interrupt (when masking) or the next IRQ is
4387 * already pending (when unmasking).
4388 */
4389 if (mask != irq_pending) {
4390 mask_updated = false;
4391 goto done;
4392 }
4393
4394 origcmd = cmd_status_dword;
4395 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
4396 if (mask)
4397 newcmd |= PCI_COMMAND_INTX_DISABLE;
4398 if (newcmd != origcmd)
4399 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
4400
4401done:
4402 raw_spin_unlock_irqrestore(&pci_lock, flags);
4403
4404 return mask_updated;
4405}
4406
4407/**
4408 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004409 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004410 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004411 * Check if the device dev has its INTx line asserted, mask it and return
4412 * true in that case. False is returned if no interrupt was pending.
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004413 */
4414bool pci_check_and_mask_intx(struct pci_dev *dev)
4415{
4416 return pci_check_and_set_intx_mask(dev, true);
4417}
4418EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
4419
4420/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07004421 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004422 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004423 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004424 * Check if the device dev has its INTx line asserted, unmask it if not and
4425 * return true. False is returned and the mask remains active if there was
4426 * still an interrupt pending.
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004427 */
4428bool pci_check_and_unmask_intx(struct pci_dev *dev)
4429{
4430 return pci_check_and_set_intx_mask(dev, false);
4431}
4432EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
4433
Casey Leedom3775a202013-08-06 15:48:36 +05304434/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004435 * pci_wait_for_pending_transaction - wait for pending transaction
Casey Leedom3775a202013-08-06 15:48:36 +05304436 * @dev: the PCI device to operate on
4437 *
4438 * Return 0 if transaction is pending 1 otherwise.
4439 */
4440int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004441{
Alex Williamson157e8762013-12-17 16:43:39 -07004442 if (!pci_is_pcie(dev))
4443 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004444
Gavin Shand0b4cc42014-05-19 13:06:46 +10004445 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
4446 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05304447}
4448EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08004449
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004450/**
4451 * pcie_has_flr - check if a device supports function level resets
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004452 * @dev: device to check
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004453 *
4454 * Returns true if the device advertises support for PCIe function level
4455 * resets.
4456 */
Alex Williamson2d2917f2018-08-09 14:04:14 -06004457bool pcie_has_flr(struct pci_dev *dev)
Casey Leedom3775a202013-08-06 15:48:36 +05304458{
4459 u32 cap;
4460
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004461 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004462 return false;
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004463
Casey Leedom3775a202013-08-06 15:48:36 +05304464 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004465 return cap & PCI_EXP_DEVCAP_FLR;
4466}
Alex Williamson2d2917f2018-08-09 14:04:14 -06004467EXPORT_SYMBOL_GPL(pcie_has_flr);
Casey Leedom3775a202013-08-06 15:48:36 +05304468
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004469/**
4470 * pcie_flr - initiate a PCIe function level reset
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004471 * @dev: device to reset
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004472 *
4473 * Initiate a function level reset on @dev. The caller should ensure the
4474 * device supports FLR before calling this function, e.g. by using the
4475 * pcie_has_flr() helper.
4476 */
Sinan Kaya91295d72018-02-27 14:14:08 -06004477int pcie_flr(struct pci_dev *dev)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004478{
Casey Leedom3775a202013-08-06 15:48:36 +05304479 if (!pci_wait_for_pending_transaction(dev))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004480 pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05304481
Jiang Liu59875ae2012-07-24 17:20:06 +08004482 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004483
Felipe Balbid6112f82018-09-07 09:16:51 +03004484 if (dev->imm_ready)
4485 return 0;
4486
Sinan Kayaa2758b62018-02-27 14:14:10 -06004487 /*
4488 * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within
4489 * 100ms, but may silently discard requests while the FLR is in
4490 * progress. Wait 100ms before trying to access the device.
4491 */
4492 msleep(100);
4493
4494 return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004495}
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004496EXPORT_SYMBOL_GPL(pcie_flr);
Sheng Yangd91cdc72008-11-11 17:17:47 +08004497
Yu Zhao8c1c6992009-06-13 15:52:13 +08004498static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08004499{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004500 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08004501 u8 cap;
4502
Yu Zhao8c1c6992009-06-13 15:52:13 +08004503 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
4504 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08004505 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08004506
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004507 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4508 return -ENOTTY;
4509
Yu Zhao8c1c6992009-06-13 15:52:13 +08004510 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08004511 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
4512 return -ENOTTY;
4513
4514 if (probe)
4515 return 0;
4516
Alex Williamsond066c942014-06-17 15:40:13 -06004517 /*
4518 * Wait for Transaction Pending bit to clear. A word-aligned test
Bjorn Helgaasf6b6aef2019-05-30 08:05:58 -05004519 * is used, so we use the control offset rather than status and shift
Alex Williamsond066c942014-06-17 15:40:13 -06004520 * the test bit to match.
4521 */
Gavin Shanbb383e22014-11-12 13:41:51 +11004522 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06004523 PCI_AF_STATUS_TP << 8))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004524 pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08004525
Yu Zhao8c1c6992009-06-13 15:52:13 +08004526 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004527
Felipe Balbid6112f82018-09-07 09:16:51 +03004528 if (dev->imm_ready)
4529 return 0;
4530
Sinan Kayaa2758b62018-02-27 14:14:10 -06004531 /*
4532 * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006,
4533 * updated 27 July 2006; a device must complete an FLR within
4534 * 100ms, but may silently discard requests while the FLR is in
4535 * progress. Wait 100ms before trying to access the device.
4536 */
4537 msleep(100);
4538
4539 return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang1ca88792008-11-11 17:17:48 +08004540}
4541
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004542/**
4543 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4544 * @dev: Device to reset.
4545 * @probe: If set, only check if the device can be reset this way.
4546 *
4547 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
4548 * unset, it will be reinitialized internally when going from PCI_D3hot to
4549 * PCI_D0. If that's the case and the device is not in a low-power state
4550 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
4551 *
4552 * NOTE: This causes the caller to sleep for twice the device power transition
4553 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004554 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004555 * Moreover, only devices in D0 can be reset by this function.
4556 */
Yu Zhaof85876b2009-06-13 15:52:14 +08004557static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08004558{
Yu Zhaof85876b2009-06-13 15:52:14 +08004559 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004560
Alex Williamson51e53732014-11-21 11:24:08 -07004561 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08004562 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004563
Yu Zhaof85876b2009-06-13 15:52:14 +08004564 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
4565 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
4566 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08004567
Yu Zhaof85876b2009-06-13 15:52:14 +08004568 if (probe)
4569 return 0;
4570
4571 if (dev->current_state != PCI_D0)
4572 return -EINVAL;
4573
4574 csr &= ~PCI_PM_CTRL_STATE_MASK;
4575 csr |= PCI_D3hot;
4576 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004577 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004578
4579 csr &= ~PCI_PM_CTRL_STATE_MASK;
4580 csr |= PCI_D0;
4581 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004582 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004583
Bjorn Helgaas993cc6d2019-10-28 08:27:00 -05004584 return pci_dev_wait(dev, "PM D3hot->D0", PCIE_RESET_READY_POLL_MS);
Yu Zhaof85876b2009-06-13 15:52:14 +08004585}
Mika Westerberg4827d632019-11-12 12:16:16 +03004586
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004587/**
Mika Westerberg4827d632019-11-12 12:16:16 +03004588 * pcie_wait_for_link_delay - Wait until link is active or inactive
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004589 * @pdev: Bridge device
4590 * @active: waiting for active or inactive?
Mika Westerberg4827d632019-11-12 12:16:16 +03004591 * @delay: Delay to wait after link has become active (in ms)
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004592 *
4593 * Use this to wait till link becomes active or inactive.
4594 */
Mika Westerberg4827d632019-11-12 12:16:16 +03004595static bool pcie_wait_for_link_delay(struct pci_dev *pdev, bool active,
4596 int delay)
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004597{
4598 int timeout = 1000;
4599 bool ret;
4600 u16 lnk_status;
4601
Keith Buschf0157162018-09-20 10:27:17 -06004602 /*
4603 * Some controllers might not implement link active reporting. In this
4604 * case, we wait for 1000 + 100 ms.
4605 */
4606 if (!pdev->link_active_reporting) {
4607 msleep(1100);
4608 return true;
4609 }
4610
4611 /*
4612 * PCIe r4.0 sec 6.6.1, a component must enter LTSSM Detect within 20ms,
4613 * after which we should expect an link active if the reset was
4614 * successful. If so, software must wait a minimum 100ms before sending
4615 * configuration requests to devices downstream this port.
4616 *
4617 * If the link fails to activate, either the device was physically
4618 * removed or the link is permanently failed.
4619 */
4620 if (active)
4621 msleep(20);
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004622 for (;;) {
4623 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
4624 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
4625 if (ret == active)
Keith Buschf0157162018-09-20 10:27:17 -06004626 break;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004627 if (timeout <= 0)
4628 break;
4629 msleep(10);
4630 timeout -= 10;
4631 }
Keith Buschf0157162018-09-20 10:27:17 -06004632 if (active && ret)
Mika Westerberg4827d632019-11-12 12:16:16 +03004633 msleep(delay);
Keith Buschf0157162018-09-20 10:27:17 -06004634 else if (ret != active)
4635 pci_info(pdev, "Data Link Layer Link Active not %s in 1000 msec\n",
4636 active ? "set" : "cleared");
4637 return ret == active;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004638}
Yu Zhaof85876b2009-06-13 15:52:14 +08004639
Mika Westerberg4827d632019-11-12 12:16:16 +03004640/**
4641 * pcie_wait_for_link - Wait until link is active or inactive
4642 * @pdev: Bridge device
4643 * @active: waiting for active or inactive?
4644 *
4645 * Use this to wait till link becomes active or inactive.
4646 */
4647bool pcie_wait_for_link(struct pci_dev *pdev, bool active)
4648{
4649 return pcie_wait_for_link_delay(pdev, active, 100);
4650}
4651
Mika Westerbergad9001f2019-11-12 12:16:17 +03004652/*
4653 * Find maximum D3cold delay required by all the devices on the bus. The
4654 * spec says 100 ms, but firmware can lower it and we allow drivers to
4655 * increase it as well.
4656 *
4657 * Called with @pci_bus_sem locked for reading.
4658 */
4659static int pci_bus_max_d3cold_delay(const struct pci_bus *bus)
4660{
4661 const struct pci_dev *pdev;
4662 int min_delay = 100;
4663 int max_delay = 0;
4664
4665 list_for_each_entry(pdev, &bus->devices, bus_list) {
4666 if (pdev->d3cold_delay < min_delay)
4667 min_delay = pdev->d3cold_delay;
4668 if (pdev->d3cold_delay > max_delay)
4669 max_delay = pdev->d3cold_delay;
4670 }
4671
4672 return max(min_delay, max_delay);
4673}
4674
4675/**
4676 * pci_bridge_wait_for_secondary_bus - Wait for secondary bus to be accessible
4677 * @dev: PCI bridge
4678 *
4679 * Handle necessary delays before access to the devices on the secondary
4680 * side of the bridge are permitted after D3cold to D0 transition.
4681 *
4682 * For PCIe this means the delays in PCIe 5.0 section 6.6.1. For
4683 * conventional PCI it means Tpvrh + Trhfa specified in PCI 3.0 section
4684 * 4.3.2.
4685 */
4686void pci_bridge_wait_for_secondary_bus(struct pci_dev *dev)
4687{
4688 struct pci_dev *child;
4689 int delay;
4690
4691 if (pci_dev_is_disconnected(dev))
4692 return;
4693
4694 if (!pci_is_bridge(dev) || !dev->bridge_d3)
4695 return;
4696
4697 down_read(&pci_bus_sem);
4698
4699 /*
4700 * We only deal with devices that are present currently on the bus.
4701 * For any hot-added devices the access delay is handled in pciehp
4702 * board_added(). In case of ACPI hotplug the firmware is expected
4703 * to configure the devices before OS is notified.
4704 */
4705 if (!dev->subordinate || list_empty(&dev->subordinate->devices)) {
4706 up_read(&pci_bus_sem);
4707 return;
4708 }
4709
4710 /* Take d3cold_delay requirements into account */
4711 delay = pci_bus_max_d3cold_delay(dev->subordinate);
4712 if (!delay) {
4713 up_read(&pci_bus_sem);
4714 return;
4715 }
4716
4717 child = list_first_entry(&dev->subordinate->devices, struct pci_dev,
4718 bus_list);
4719 up_read(&pci_bus_sem);
4720
4721 /*
4722 * Conventional PCI and PCI-X we need to wait Tpvrh + Trhfa before
4723 * accessing the device after reset (that is 1000 ms + 100 ms). In
4724 * practice this should not be needed because we don't do power
4725 * management for them (see pci_bridge_d3_possible()).
4726 */
4727 if (!pci_is_pcie(dev)) {
4728 pci_dbg(dev, "waiting %d ms for secondary bus\n", 1000 + delay);
4729 msleep(1000 + delay);
4730 return;
4731 }
4732
4733 /*
4734 * For PCIe downstream and root ports that do not support speeds
4735 * greater than 5 GT/s need to wait minimum 100 ms. For higher
4736 * speeds (gen3) we need to wait first for the data link layer to
4737 * become active.
4738 *
4739 * However, 100 ms is the minimum and the PCIe spec says the
4740 * software must allow at least 1s before it can determine that the
4741 * device that did not respond is a broken device. There is
4742 * evidence that 100 ms is not always enough, for example certain
4743 * Titan Ridge xHCI controller does not always respond to
4744 * configuration requests if we only wait for 100 ms (see
4745 * https://bugzilla.kernel.org/show_bug.cgi?id=203885).
4746 *
4747 * Therefore we wait for 100 ms and check for the device presence.
4748 * If it is still not present give it an additional 100 ms.
4749 */
4750 if (!pcie_downstream_port(dev))
4751 return;
4752
4753 if (pcie_get_speed_cap(dev) <= PCIE_SPEED_5_0GT) {
4754 pci_dbg(dev, "waiting %d ms for downstream link\n", delay);
4755 msleep(delay);
4756 } else {
4757 pci_dbg(dev, "waiting %d ms for downstream link, after activation\n",
4758 delay);
4759 if (!pcie_wait_for_link_delay(dev, true, delay)) {
4760 /* Did not train, no need to wait any further */
4761 return;
4762 }
4763 }
4764
4765 if (!pci_device_is_present(child)) {
4766 pci_dbg(child, "waiting additional %d ms to become accessible\n", delay);
4767 msleep(delay);
4768 }
4769}
4770
Gavin Shan9e330022014-06-19 17:22:44 +10004771void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004772{
4773 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06004774
4775 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4776 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4777 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06004778
Alex Williamsonde0c5482013-08-08 14:10:13 -06004779 /*
4780 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004781 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06004782 */
4783 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06004784
4785 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4786 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06004787
4788 /*
4789 * Trhfa for conventional PCI is 2^25 clock cycles.
4790 * Assuming a minimum 33MHz clock this results in a 1s
4791 * delay before we can consider subordinate devices to
4792 * be re-initialized. PCIe has some ways to shorten this,
4793 * but we don't make use of them yet.
4794 */
4795 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06004796}
Gavin Shand92a2082014-04-24 18:00:24 +10004797
Gavin Shan9e330022014-06-19 17:22:44 +10004798void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4799{
4800 pci_reset_secondary_bus(dev);
4801}
4802
Gavin Shand92a2082014-04-24 18:00:24 +10004803/**
Sinan Kaya381634c2018-07-19 18:04:11 -05004804 * pci_bridge_secondary_bus_reset - Reset the secondary bus on a PCI bridge.
Gavin Shand92a2082014-04-24 18:00:24 +10004805 * @dev: Bridge device
4806 *
4807 * Use the bridge control register to assert reset on the secondary bus.
4808 * Devices on the secondary bus are left in power-on state.
4809 */
Sinan Kaya381634c2018-07-19 18:04:11 -05004810int pci_bridge_secondary_bus_reset(struct pci_dev *dev)
Gavin Shand92a2082014-04-24 18:00:24 +10004811{
4812 pcibios_reset_secondary_bus(dev);
Sinan Kaya01fd61c2018-02-27 14:14:11 -06004813
Sinan Kaya6b2f13512018-02-27 14:14:12 -06004814 return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS);
Gavin Shand92a2082014-04-24 18:00:24 +10004815}
Dennis Dalessandrobfc45602018-08-31 10:34:14 -07004816EXPORT_SYMBOL_GPL(pci_bridge_secondary_bus_reset);
Alex Williamson64e86742013-08-08 14:09:24 -06004817
4818static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
4819{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004820 struct pci_dev *pdev;
4821
Alex Williamsonf331a852015-01-15 18:16:04 -06004822 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4823 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004824 return -ENOTTY;
4825
4826 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4827 if (pdev != dev)
4828 return -ENOTTY;
4829
4830 if (probe)
4831 return 0;
4832
Sinan Kaya381634c2018-07-19 18:04:11 -05004833 return pci_bridge_secondary_bus_reset(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004834}
4835
Alex Williamson608c3882013-08-08 14:09:43 -06004836static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4837{
4838 int rc = -ENOTTY;
4839
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02004840 if (!hotplug || !try_module_get(hotplug->owner))
Alex Williamson608c3882013-08-08 14:09:43 -06004841 return rc;
4842
4843 if (hotplug->ops->reset_slot)
4844 rc = hotplug->ops->reset_slot(hotplug, probe);
4845
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02004846 module_put(hotplug->owner);
Alex Williamson608c3882013-08-08 14:09:43 -06004847
4848 return rc;
4849}
4850
4851static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4852{
4853 struct pci_dev *pdev;
4854
Alex Williamsonf331a852015-01-15 18:16:04 -06004855 if (dev->subordinate || !dev->slot ||
4856 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06004857 return -ENOTTY;
4858
4859 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4860 if (pdev != dev && pdev->slot == dev->slot)
4861 return -ENOTTY;
4862
4863 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
4864}
4865
Alex Williamson77cb9852013-08-08 14:09:49 -06004866static void pci_dev_lock(struct pci_dev *dev)
4867{
4868 pci_cfg_access_lock(dev);
4869 /* block PM suspend, driver probe, etc. */
4870 device_lock(&dev->dev);
4871}
4872
Alex Williamson61cf16d2013-12-16 15:14:31 -07004873/* Return 1 on successful lock, 0 on contention */
4874static int pci_dev_trylock(struct pci_dev *dev)
4875{
4876 if (pci_cfg_access_trylock(dev)) {
4877 if (device_trylock(&dev->dev))
4878 return 1;
4879 pci_cfg_access_unlock(dev);
4880 }
4881
4882 return 0;
4883}
4884
Alex Williamson77cb9852013-08-08 14:09:49 -06004885static void pci_dev_unlock(struct pci_dev *dev)
4886{
4887 device_unlock(&dev->dev);
4888 pci_cfg_access_unlock(dev);
4889}
4890
Christoph Hellwig775755e2017-06-01 13:10:38 +02004891static void pci_dev_save_and_disable(struct pci_dev *dev)
Keith Busch3ebe7f92014-05-02 10:40:42 -06004892{
4893 const struct pci_error_handlers *err_handler =
4894 dev->driver ? dev->driver->err_handler : NULL;
Keith Busch3ebe7f92014-05-02 10:40:42 -06004895
Christoph Hellwigb014e962017-06-01 13:10:37 +02004896 /*
Christoph Hellwig775755e2017-06-01 13:10:38 +02004897 * dev->driver->err_handler->reset_prepare() is protected against
Christoph Hellwigb014e962017-06-01 13:10:37 +02004898 * races with ->remove() by the device lock, which must be held by
4899 * the caller.
4900 */
Christoph Hellwig775755e2017-06-01 13:10:38 +02004901 if (err_handler && err_handler->reset_prepare)
4902 err_handler->reset_prepare(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06004903
Alex Williamsona6cbaad2013-08-08 14:10:02 -06004904 /*
4905 * Wake-up device prior to save. PM registers default to D0 after
4906 * reset and a simple register restore doesn't reliably return
4907 * to a non-D0 state anyway.
4908 */
4909 pci_set_power_state(dev, PCI_D0);
4910
Alex Williamson77cb9852013-08-08 14:09:49 -06004911 pci_save_state(dev);
4912 /*
4913 * Disable the device by clearing the Command register, except for
4914 * INTx-disable which is set. This not only disables MMIO and I/O port
4915 * BARs, but also prevents the device from being Bus Master, preventing
4916 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4917 * compliant devices, INTx-disable prevents legacy interrupts.
4918 */
4919 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4920}
4921
4922static void pci_dev_restore(struct pci_dev *dev)
4923{
Christoph Hellwig775755e2017-06-01 13:10:38 +02004924 const struct pci_error_handlers *err_handler =
4925 dev->driver ? dev->driver->err_handler : NULL;
4926
Alex Williamson77cb9852013-08-08 14:09:49 -06004927 pci_restore_state(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06004928
Christoph Hellwig775755e2017-06-01 13:10:38 +02004929 /*
4930 * dev->driver->err_handler->reset_done() is protected against
4931 * races with ->remove() by the device lock, which must be held by
4932 * the caller.
4933 */
4934 if (err_handler && err_handler->reset_done)
4935 err_handler->reset_done(dev);
Sheng Yangd91cdc72008-11-11 17:17:47 +08004936}
Keith Busch3ebe7f92014-05-02 10:40:42 -06004937
Sheng Yangd91cdc72008-11-11 17:17:47 +08004938/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004939 * __pci_reset_function_locked - reset a PCI device function while holding
4940 * the @dev mutex lock.
4941 * @dev: PCI device to reset
4942 *
4943 * Some devices allow an individual function to be reset without affecting
4944 * other functions in the same device. The PCI device must be responsive
4945 * to PCI config space in order to use this function.
4946 *
4947 * The device function is presumed to be unused and the caller is holding
4948 * the device mutex lock when this function is called.
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004949 *
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004950 * Resetting the device will make the contents of PCI configuration space
4951 * random, so any caller of this must be prepared to reinitialise the
4952 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4953 * etc.
4954 *
4955 * Returns 0 if the device function was successfully reset or negative if the
4956 * device doesn't support resetting a single function.
4957 */
4958int __pci_reset_function_locked(struct pci_dev *dev)
4959{
Christoph Hellwig52354b92017-06-01 13:10:39 +02004960 int rc;
4961
4962 might_sleep();
4963
Bjorn Helgaas832c418a2017-10-25 17:09:24 -05004964 /*
4965 * A reset method returns -ENOTTY if it doesn't support this device
4966 * and we should try the next method.
4967 *
4968 * If it returns 0 (success), we're finished. If it returns any
4969 * other error, we're also finished: this indicates that further
4970 * reset mechanisms might be broken on the device.
4971 */
Christoph Hellwig52354b92017-06-01 13:10:39 +02004972 rc = pci_dev_specific_reset(dev, 0);
4973 if (rc != -ENOTTY)
4974 return rc;
4975 if (pcie_has_flr(dev)) {
Sinan Kaya91295d72018-02-27 14:14:08 -06004976 rc = pcie_flr(dev);
4977 if (rc != -ENOTTY)
4978 return rc;
Christoph Hellwig52354b92017-06-01 13:10:39 +02004979 }
4980 rc = pci_af_flr(dev, 0);
4981 if (rc != -ENOTTY)
4982 return rc;
4983 rc = pci_pm_reset(dev, 0);
4984 if (rc != -ENOTTY)
4985 return rc;
4986 rc = pci_dev_reset_slot_function(dev, 0);
4987 if (rc != -ENOTTY)
4988 return rc;
4989 return pci_parent_bus_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004990}
4991EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
4992
4993/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004994 * pci_probe_reset_function - check whether the device can be safely reset
4995 * @dev: PCI device to reset
4996 *
4997 * Some devices allow an individual function to be reset without affecting
4998 * other functions in the same device. The PCI device must be responsive
4999 * to PCI config space in order to use this function.
5000 *
5001 * Returns 0 if the device function can be reset or negative if the
5002 * device doesn't support resetting a single function.
5003 */
5004int pci_probe_reset_function(struct pci_dev *dev)
5005{
Christoph Hellwig52354b92017-06-01 13:10:39 +02005006 int rc;
5007
5008 might_sleep();
5009
5010 rc = pci_dev_specific_reset(dev, 1);
5011 if (rc != -ENOTTY)
5012 return rc;
5013 if (pcie_has_flr(dev))
5014 return 0;
5015 rc = pci_af_flr(dev, 1);
5016 if (rc != -ENOTTY)
5017 return rc;
5018 rc = pci_pm_reset(dev, 1);
5019 if (rc != -ENOTTY)
5020 return rc;
5021 rc = pci_dev_reset_slot_function(dev, 1);
5022 if (rc != -ENOTTY)
5023 return rc;
5024
5025 return pci_parent_bus_reset(dev, 1);
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005026}
5027
5028/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08005029 * pci_reset_function - quiesce and reset a PCI device function
5030 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08005031 *
5032 * Some devices allow an individual function to be reset without affecting
5033 * other functions in the same device. The PCI device must be responsive
5034 * to PCI config space in order to use this function.
5035 *
5036 * This function does not just reset the PCI portion of a device, but
5037 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02005038 * from __pci_reset_function_locked() in that it saves and restores device state
5039 * over the reset and takes the PCI device lock.
Sheng Yang8dd7f802008-10-21 17:38:25 +08005040 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08005041 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08005042 * device doesn't support resetting a single function.
5043 */
5044int pci_reset_function(struct pci_dev *dev)
5045{
Yu Zhao8c1c6992009-06-13 15:52:13 +08005046 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005047
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005048 if (!dev->reset_fn)
5049 return -ENOTTY;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005050
Christoph Hellwigb014e962017-06-01 13:10:37 +02005051 pci_dev_lock(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06005052 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005053
Christoph Hellwig52354b92017-06-01 13:10:39 +02005054 rc = __pci_reset_function_locked(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005055
Alex Williamson77cb9852013-08-08 14:09:49 -06005056 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02005057 pci_dev_unlock(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005058
Yu Zhao8c1c6992009-06-13 15:52:13 +08005059 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005060}
5061EXPORT_SYMBOL_GPL(pci_reset_function);
5062
Alex Williamson61cf16d2013-12-16 15:14:31 -07005063/**
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005064 * pci_reset_function_locked - quiesce and reset a PCI device function
5065 * @dev: PCI device to reset
5066 *
5067 * Some devices allow an individual function to be reset without affecting
5068 * other functions in the same device. The PCI device must be responsive
5069 * to PCI config space in order to use this function.
5070 *
5071 * This function does not just reset the PCI portion of a device, but
5072 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02005073 * from __pci_reset_function_locked() in that it saves and restores device state
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005074 * over the reset. It also differs from pci_reset_function() in that it
5075 * requires the PCI device lock to be held.
5076 *
5077 * Returns 0 if the device function was successfully reset or negative if the
5078 * device doesn't support resetting a single function.
5079 */
5080int pci_reset_function_locked(struct pci_dev *dev)
5081{
5082 int rc;
5083
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005084 if (!dev->reset_fn)
5085 return -ENOTTY;
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005086
5087 pci_dev_save_and_disable(dev);
5088
5089 rc = __pci_reset_function_locked(dev);
5090
5091 pci_dev_restore(dev);
5092
5093 return rc;
5094}
5095EXPORT_SYMBOL_GPL(pci_reset_function_locked);
5096
5097/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07005098 * pci_try_reset_function - quiesce and reset a PCI device function
5099 * @dev: PCI device to reset
5100 *
5101 * Same as above, except return -EAGAIN if unable to lock device.
5102 */
5103int pci_try_reset_function(struct pci_dev *dev)
5104{
5105 int rc;
5106
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005107 if (!dev->reset_fn)
5108 return -ENOTTY;
Alex Williamson61cf16d2013-12-16 15:14:31 -07005109
Christoph Hellwigb014e962017-06-01 13:10:37 +02005110 if (!pci_dev_trylock(dev))
5111 return -EAGAIN;
Alex Williamson61cf16d2013-12-16 15:14:31 -07005112
Christoph Hellwigb014e962017-06-01 13:10:37 +02005113 pci_dev_save_and_disable(dev);
Christoph Hellwig52354b92017-06-01 13:10:39 +02005114 rc = __pci_reset_function_locked(dev);
Sinan Kayacb5e0d02018-02-27 14:14:08 -06005115 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02005116 pci_dev_unlock(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005117
Alex Williamson61cf16d2013-12-16 15:14:31 -07005118 return rc;
5119}
5120EXPORT_SYMBOL_GPL(pci_try_reset_function);
5121
Alex Williamsonf331a852015-01-15 18:16:04 -06005122/* Do any devices on or below this bus prevent a bus reset? */
5123static bool pci_bus_resetable(struct pci_bus *bus)
5124{
5125 struct pci_dev *dev;
5126
David Daney35702772017-09-08 10:10:31 +02005127
5128 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5129 return false;
5130
Alex Williamsonf331a852015-01-15 18:16:04 -06005131 list_for_each_entry(dev, &bus->devices, bus_list) {
5132 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5133 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5134 return false;
5135 }
5136
5137 return true;
5138}
5139
Alex Williamson090a3c52013-08-08 14:09:55 -06005140/* Lock devices from the top of the tree down */
5141static void pci_bus_lock(struct pci_bus *bus)
5142{
5143 struct pci_dev *dev;
5144
5145 list_for_each_entry(dev, &bus->devices, bus_list) {
5146 pci_dev_lock(dev);
5147 if (dev->subordinate)
5148 pci_bus_lock(dev->subordinate);
5149 }
5150}
5151
5152/* Unlock devices from the bottom of the tree up */
5153static void pci_bus_unlock(struct pci_bus *bus)
5154{
5155 struct pci_dev *dev;
5156
5157 list_for_each_entry(dev, &bus->devices, bus_list) {
5158 if (dev->subordinate)
5159 pci_bus_unlock(dev->subordinate);
5160 pci_dev_unlock(dev);
5161 }
5162}
5163
Alex Williamson61cf16d2013-12-16 15:14:31 -07005164/* Return 1 on successful lock, 0 on contention */
5165static int pci_bus_trylock(struct pci_bus *bus)
5166{
5167 struct pci_dev *dev;
5168
5169 list_for_each_entry(dev, &bus->devices, bus_list) {
5170 if (!pci_dev_trylock(dev))
5171 goto unlock;
5172 if (dev->subordinate) {
5173 if (!pci_bus_trylock(dev->subordinate)) {
5174 pci_dev_unlock(dev);
5175 goto unlock;
5176 }
5177 }
5178 }
5179 return 1;
5180
5181unlock:
5182 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
5183 if (dev->subordinate)
5184 pci_bus_unlock(dev->subordinate);
5185 pci_dev_unlock(dev);
5186 }
5187 return 0;
5188}
5189
Alex Williamsonf331a852015-01-15 18:16:04 -06005190/* Do any devices on or below this slot prevent a bus reset? */
5191static bool pci_slot_resetable(struct pci_slot *slot)
5192{
5193 struct pci_dev *dev;
5194
Jan Glauber33ba90a2017-09-08 10:10:33 +02005195 if (slot->bus->self &&
5196 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5197 return false;
5198
Alex Williamsonf331a852015-01-15 18:16:04 -06005199 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5200 if (!dev->slot || dev->slot != slot)
5201 continue;
5202 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5203 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5204 return false;
5205 }
5206
5207 return true;
5208}
5209
Alex Williamson090a3c52013-08-08 14:09:55 -06005210/* Lock devices from the top of the tree down */
5211static void pci_slot_lock(struct pci_slot *slot)
5212{
5213 struct pci_dev *dev;
5214
5215 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5216 if (!dev->slot || dev->slot != slot)
5217 continue;
5218 pci_dev_lock(dev);
5219 if (dev->subordinate)
5220 pci_bus_lock(dev->subordinate);
5221 }
5222}
5223
5224/* Unlock devices from the bottom of the tree up */
5225static void pci_slot_unlock(struct pci_slot *slot)
5226{
5227 struct pci_dev *dev;
5228
5229 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5230 if (!dev->slot || dev->slot != slot)
5231 continue;
5232 if (dev->subordinate)
5233 pci_bus_unlock(dev->subordinate);
5234 pci_dev_unlock(dev);
5235 }
5236}
5237
Alex Williamson61cf16d2013-12-16 15:14:31 -07005238/* Return 1 on successful lock, 0 on contention */
5239static int pci_slot_trylock(struct pci_slot *slot)
5240{
5241 struct pci_dev *dev;
5242
5243 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5244 if (!dev->slot || dev->slot != slot)
5245 continue;
5246 if (!pci_dev_trylock(dev))
5247 goto unlock;
5248 if (dev->subordinate) {
5249 if (!pci_bus_trylock(dev->subordinate)) {
5250 pci_dev_unlock(dev);
5251 goto unlock;
5252 }
5253 }
5254 }
5255 return 1;
5256
5257unlock:
5258 list_for_each_entry_continue_reverse(dev,
5259 &slot->bus->devices, bus_list) {
5260 if (!dev->slot || dev->slot != slot)
5261 continue;
5262 if (dev->subordinate)
5263 pci_bus_unlock(dev->subordinate);
5264 pci_dev_unlock(dev);
5265 }
5266 return 0;
5267}
5268
Alex Williamsonddefc032019-02-18 12:46:46 -07005269/*
5270 * Save and disable devices from the top of the tree down while holding
5271 * the @dev mutex lock for the entire tree.
5272 */
5273static void pci_bus_save_and_disable_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005274{
5275 struct pci_dev *dev;
5276
5277 list_for_each_entry(dev, &bus->devices, bus_list) {
5278 pci_dev_save_and_disable(dev);
5279 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005280 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005281 }
5282}
5283
5284/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005285 * Restore devices from top of the tree down while holding @dev mutex lock
5286 * for the entire tree. Parent bridges need to be restored before we can
5287 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005288 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005289static void pci_bus_restore_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005290{
5291 struct pci_dev *dev;
5292
5293 list_for_each_entry(dev, &bus->devices, bus_list) {
5294 pci_dev_restore(dev);
5295 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005296 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005297 }
5298}
5299
Alex Williamsonddefc032019-02-18 12:46:46 -07005300/*
5301 * Save and disable devices from the top of the tree down while holding
5302 * the @dev mutex lock for the entire tree.
5303 */
5304static void pci_slot_save_and_disable_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005305{
5306 struct pci_dev *dev;
5307
5308 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5309 if (!dev->slot || dev->slot != slot)
5310 continue;
5311 pci_dev_save_and_disable(dev);
5312 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005313 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005314 }
5315}
5316
5317/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005318 * Restore devices from top of the tree down while holding @dev mutex lock
5319 * for the entire tree. Parent bridges need to be restored before we can
5320 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005321 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005322static void pci_slot_restore_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005323{
5324 struct pci_dev *dev;
5325
5326 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5327 if (!dev->slot || dev->slot != slot)
5328 continue;
5329 pci_dev_restore(dev);
5330 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005331 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005332 }
5333}
5334
5335static int pci_slot_reset(struct pci_slot *slot, int probe)
5336{
5337 int rc;
5338
Alex Williamsonf331a852015-01-15 18:16:04 -06005339 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06005340 return -ENOTTY;
5341
5342 if (!probe)
5343 pci_slot_lock(slot);
5344
5345 might_sleep();
5346
5347 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
5348
5349 if (!probe)
5350 pci_slot_unlock(slot);
5351
5352 return rc;
5353}
5354
5355/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005356 * pci_probe_reset_slot - probe whether a PCI slot can be reset
5357 * @slot: PCI slot to probe
5358 *
5359 * Return 0 if slot can be reset, negative if a slot reset is not supported.
5360 */
5361int pci_probe_reset_slot(struct pci_slot *slot)
5362{
5363 return pci_slot_reset(slot, 1);
5364}
5365EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
5366
5367/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005368 * __pci_reset_slot - Try to reset a PCI slot
Alex Williamson090a3c52013-08-08 14:09:55 -06005369 * @slot: PCI slot to reset
5370 *
5371 * A PCI bus may host multiple slots, each slot may support a reset mechanism
5372 * independent of other slots. For instance, some slots may support slot power
5373 * control. In the case of a 1:1 bus to slot architecture, this function may
5374 * wrap the bus reset to avoid spurious slot related events such as hotplug.
5375 * Generally a slot reset should be attempted before a bus reset. All of the
5376 * function of the slot and any subordinate buses behind the slot are reset
5377 * through this function. PCI config space of all devices in the slot and
5378 * behind the slot is saved before and restored after reset.
5379 *
Alex Williamson61cf16d2013-12-16 15:14:31 -07005380 * Same as above except return -EAGAIN if the slot cannot be locked
5381 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005382static int __pci_reset_slot(struct pci_slot *slot)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005383{
5384 int rc;
5385
5386 rc = pci_slot_reset(slot, 1);
5387 if (rc)
5388 return rc;
5389
Alex Williamson61cf16d2013-12-16 15:14:31 -07005390 if (pci_slot_trylock(slot)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005391 pci_slot_save_and_disable_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005392 might_sleep();
5393 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
Alex Williamsonddefc032019-02-18 12:46:46 -07005394 pci_slot_restore_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005395 pci_slot_unlock(slot);
5396 } else
5397 rc = -EAGAIN;
5398
Alex Williamson61cf16d2013-12-16 15:14:31 -07005399 return rc;
5400}
Alex Williamson61cf16d2013-12-16 15:14:31 -07005401
Alex Williamson090a3c52013-08-08 14:09:55 -06005402static int pci_bus_reset(struct pci_bus *bus, int probe)
5403{
Sinan Kaya18426232018-07-19 18:04:09 -05005404 int ret;
5405
Alex Williamsonf331a852015-01-15 18:16:04 -06005406 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06005407 return -ENOTTY;
5408
5409 if (probe)
5410 return 0;
5411
5412 pci_bus_lock(bus);
5413
5414 might_sleep();
5415
Sinan Kaya381634c2018-07-19 18:04:11 -05005416 ret = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamson090a3c52013-08-08 14:09:55 -06005417
5418 pci_bus_unlock(bus);
5419
Sinan Kaya18426232018-07-19 18:04:09 -05005420 return ret;
Alex Williamson090a3c52013-08-08 14:09:55 -06005421}
5422
5423/**
Keith Buschc4eed622018-09-20 10:27:11 -06005424 * pci_bus_error_reset - reset the bridge's subordinate bus
5425 * @bridge: The parent device that connects to the bus to reset
5426 *
5427 * This function will first try to reset the slots on this bus if the method is
5428 * available. If slot reset fails or is not available, this will fall back to a
5429 * secondary bus reset.
5430 */
5431int pci_bus_error_reset(struct pci_dev *bridge)
5432{
5433 struct pci_bus *bus = bridge->subordinate;
5434 struct pci_slot *slot;
5435
5436 if (!bus)
5437 return -ENOTTY;
5438
5439 mutex_lock(&pci_slot_mutex);
5440 if (list_empty(&bus->slots))
5441 goto bus_reset;
5442
5443 list_for_each_entry(slot, &bus->slots, list)
5444 if (pci_probe_reset_slot(slot))
5445 goto bus_reset;
5446
5447 list_for_each_entry(slot, &bus->slots, list)
5448 if (pci_slot_reset(slot, 0))
5449 goto bus_reset;
5450
5451 mutex_unlock(&pci_slot_mutex);
5452 return 0;
5453bus_reset:
5454 mutex_unlock(&pci_slot_mutex);
5455 return pci_bus_reset(bridge->subordinate, 0);
5456}
5457
5458/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005459 * pci_probe_reset_bus - probe whether a PCI bus can be reset
5460 * @bus: PCI bus to probe
5461 *
5462 * Return 0 if bus can be reset, negative if a bus reset is not supported.
5463 */
5464int pci_probe_reset_bus(struct pci_bus *bus)
5465{
5466 return pci_bus_reset(bus, 1);
5467}
5468EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
5469
5470/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005471 * __pci_reset_bus - Try to reset a PCI bus
Alex Williamson61cf16d2013-12-16 15:14:31 -07005472 * @bus: top level PCI bus to reset
5473 *
5474 * Same as above except return -EAGAIN if the bus cannot be locked
5475 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005476static int __pci_reset_bus(struct pci_bus *bus)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005477{
5478 int rc;
5479
5480 rc = pci_bus_reset(bus, 1);
5481 if (rc)
5482 return rc;
5483
Alex Williamson61cf16d2013-12-16 15:14:31 -07005484 if (pci_bus_trylock(bus)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005485 pci_bus_save_and_disable_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005486 might_sleep();
Sinan Kaya381634c2018-07-19 18:04:11 -05005487 rc = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamsonddefc032019-02-18 12:46:46 -07005488 pci_bus_restore_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005489 pci_bus_unlock(bus);
5490 } else
5491 rc = -EAGAIN;
5492
Alex Williamson61cf16d2013-12-16 15:14:31 -07005493 return rc;
5494}
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005495
5496/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005497 * pci_reset_bus - Try to reset a PCI bus
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005498 * @pdev: top level PCI device to reset via slot/bus
5499 *
5500 * Same as above except return -EAGAIN if the bus cannot be locked
5501 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005502int pci_reset_bus(struct pci_dev *pdev)
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005503{
Dennis Dalessandrod8a52812018-09-05 16:08:03 +00005504 return (!pci_probe_reset_slot(pdev->slot)) ?
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005505 __pci_reset_slot(pdev->slot) : __pci_reset_bus(pdev->bus);
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005506}
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005507EXPORT_SYMBOL_GPL(pci_reset_bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005508
5509/**
Peter Orubad556ad42007-05-15 13:59:13 +02005510 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
5511 * @dev: PCI device to query
5512 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005513 * Returns mmrbc: maximum designed memory read count in bytes or
5514 * appropriate error value.
Peter Orubad556ad42007-05-15 13:59:13 +02005515 */
5516int pcix_get_max_mmrbc(struct pci_dev *dev)
5517{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005518 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02005519 u32 stat;
5520
5521 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5522 if (!cap)
5523 return -EINVAL;
5524
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005525 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02005526 return -EINVAL;
5527
Dean Nelson25daeb52010-03-09 22:26:40 -05005528 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02005529}
5530EXPORT_SYMBOL(pcix_get_max_mmrbc);
5531
5532/**
5533 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
5534 * @dev: PCI device to query
5535 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005536 * Returns mmrbc: maximum memory read count in bytes or appropriate error
5537 * value.
Peter Orubad556ad42007-05-15 13:59:13 +02005538 */
5539int pcix_get_mmrbc(struct pci_dev *dev)
5540{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005541 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005542 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005543
5544 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5545 if (!cap)
5546 return -EINVAL;
5547
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005548 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5549 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005550
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005551 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02005552}
5553EXPORT_SYMBOL(pcix_get_mmrbc);
5554
5555/**
5556 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
5557 * @dev: PCI device to query
5558 * @mmrbc: maximum memory read count in bytes
5559 * valid values are 512, 1024, 2048, 4096
5560 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005561 * If possible sets maximum memory read byte count, some bridges have errata
Peter Orubad556ad42007-05-15 13:59:13 +02005562 * that prevent this.
5563 */
5564int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
5565{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005566 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005567 u32 stat, v, o;
5568 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005569
vignesh babu229f5af2007-08-13 18:23:14 +05305570 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005571 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005572
5573 v = ffs(mmrbc) - 10;
5574
5575 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5576 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005577 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005578
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005579 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
5580 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005581
5582 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
5583 return -E2BIG;
5584
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005585 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5586 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005587
5588 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
5589 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06005590 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02005591 return -EIO;
5592
5593 cmd &= ~PCI_X_CMD_MAX_READ;
5594 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005595 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
5596 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02005597 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005598 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02005599}
5600EXPORT_SYMBOL(pcix_set_mmrbc);
5601
5602/**
5603 * pcie_get_readrq - get PCI Express read request size
5604 * @dev: PCI device to query
5605 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005606 * Returns maximum memory read request in bytes or appropriate error value.
Peter Orubad556ad42007-05-15 13:59:13 +02005607 */
5608int pcie_get_readrq(struct pci_dev *dev)
5609{
Peter Orubad556ad42007-05-15 13:59:13 +02005610 u16 ctl;
5611
Jiang Liu59875ae2012-07-24 17:20:06 +08005612 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02005613
Jiang Liu59875ae2012-07-24 17:20:06 +08005614 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02005615}
5616EXPORT_SYMBOL(pcie_get_readrq);
5617
5618/**
5619 * pcie_set_readrq - set PCI Express maximum memory read request
5620 * @dev: PCI device to query
Randy Dunlap42e61f4a2007-07-23 21:42:11 -07005621 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005622 * valid values are 128, 256, 512, 1024, 2048, 4096
5623 *
Jon Masonc9b378c2011-06-28 18:26:25 -05005624 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005625 */
5626int pcie_set_readrq(struct pci_dev *dev, int rq)
5627{
Jiang Liu59875ae2012-07-24 17:20:06 +08005628 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02005629
vignesh babu229f5af2007-08-13 18:23:14 +05305630 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08005631 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005632
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005633 /*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005634 * If using the "performance" PCIe config, we clamp the read rq
5635 * size to the max packet size to keep the host bridge from
5636 * generating requests larger than we can cope with.
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005637 */
5638 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
5639 int mps = pcie_get_mps(dev);
5640
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005641 if (mps < rq)
5642 rq = mps;
5643 }
5644
5645 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02005646
Jiang Liu59875ae2012-07-24 17:20:06 +08005647 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5648 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02005649}
5650EXPORT_SYMBOL(pcie_set_readrq);
5651
5652/**
Jon Masonb03e7492011-07-20 15:20:54 -05005653 * pcie_get_mps - get PCI Express maximum payload size
5654 * @dev: PCI device to query
5655 *
5656 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005657 */
5658int pcie_get_mps(struct pci_dev *dev)
5659{
Jon Masonb03e7492011-07-20 15:20:54 -05005660 u16 ctl;
5661
Jiang Liu59875ae2012-07-24 17:20:06 +08005662 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05005663
Jiang Liu59875ae2012-07-24 17:20:06 +08005664 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05005665}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005666EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005667
5668/**
5669 * pcie_set_mps - set PCI Express maximum payload size
5670 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07005671 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005672 * valid values are 128, 256, 512, 1024, 2048, 4096
5673 *
5674 * If possible sets maximum payload size
5675 */
5676int pcie_set_mps(struct pci_dev *dev, int mps)
5677{
Jiang Liu59875ae2012-07-24 17:20:06 +08005678 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05005679
5680 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08005681 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05005682
5683 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07005684 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08005685 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05005686 v <<= 5;
5687
Jiang Liu59875ae2012-07-24 17:20:06 +08005688 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5689 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05005690}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005691EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005692
5693/**
Tal Gilboa6db79a82018-03-30 08:37:44 -05005694 * pcie_bandwidth_available - determine minimum link settings of a PCIe
5695 * device and its bandwidth limitation
5696 * @dev: PCI device to query
5697 * @limiting_dev: storage for device causing the bandwidth limitation
5698 * @speed: storage for speed of limiting device
5699 * @width: storage for width of limiting device
5700 *
5701 * Walk up the PCI device chain and find the point where the minimum
5702 * bandwidth is available. Return the bandwidth available there and (if
5703 * limiting_dev, speed, and width pointers are supplied) information about
5704 * that point. The bandwidth returned is in Mb/s, i.e., megabits/second of
5705 * raw bandwidth.
5706 */
5707u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
5708 enum pci_bus_speed *speed,
5709 enum pcie_link_width *width)
5710{
5711 u16 lnksta;
5712 enum pci_bus_speed next_speed;
5713 enum pcie_link_width next_width;
5714 u32 bw, next_bw;
5715
5716 if (speed)
5717 *speed = PCI_SPEED_UNKNOWN;
5718 if (width)
5719 *width = PCIE_LNK_WIDTH_UNKNOWN;
5720
5721 bw = 0;
5722
5723 while (dev) {
5724 pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
5725
5726 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
5727 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
5728 PCI_EXP_LNKSTA_NLW_SHIFT;
5729
5730 next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);
5731
5732 /* Check if current device limits the total bandwidth */
5733 if (!bw || next_bw <= bw) {
5734 bw = next_bw;
5735
5736 if (limiting_dev)
5737 *limiting_dev = dev;
5738 if (speed)
5739 *speed = next_speed;
5740 if (width)
5741 *width = next_width;
5742 }
5743
5744 dev = pci_upstream_bridge(dev);
5745 }
5746
5747 return bw;
5748}
5749EXPORT_SYMBOL(pcie_bandwidth_available);
5750
5751/**
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005752 * pcie_get_speed_cap - query for the PCI device's link speed capability
5753 * @dev: PCI device to query
5754 *
5755 * Query the PCI device speed capability. Return the maximum link speed
5756 * supported by the device.
5757 */
5758enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
5759{
5760 u32 lnkcap2, lnkcap;
5761
5762 /*
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06005763 * Link Capabilities 2 was added in PCIe r3.0, sec 7.8.18. The
5764 * implementation note there recommends using the Supported Link
5765 * Speeds Vector in Link Capabilities 2 when supported.
5766 *
5767 * Without Link Capabilities 2, i.e., prior to PCIe r3.0, software
5768 * should use the Supported Link Speeds field in Link Capabilities,
5769 * where only 2.5 GT/s and 5.0 GT/s speeds were defined.
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005770 */
5771 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
5772 if (lnkcap2) { /* PCIe r3.0-compliant */
Gustavo Pimentelde76cda2019-06-04 18:24:43 +02005773 if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_32_0GB)
5774 return PCIE_SPEED_32_0GT;
5775 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_16_0GB)
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005776 return PCIE_SPEED_16_0GT;
5777 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
5778 return PCIE_SPEED_8_0GT;
5779 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
5780 return PCIE_SPEED_5_0GT;
5781 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
5782 return PCIE_SPEED_2_5GT;
5783 return PCI_SPEED_UNKNOWN;
5784 }
5785
5786 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06005787 if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_5_0GB)
5788 return PCIE_SPEED_5_0GT;
5789 else if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_2_5GB)
5790 return PCIE_SPEED_2_5GT;
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005791
5792 return PCI_SPEED_UNKNOWN;
5793}
Alex Deucher576c7212018-06-25 13:17:41 -05005794EXPORT_SYMBOL(pcie_get_speed_cap);
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005795
5796/**
Tal Gilboac70b65f2018-03-30 08:24:36 -05005797 * pcie_get_width_cap - query for the PCI device's link width capability
5798 * @dev: PCI device to query
5799 *
5800 * Query the PCI device width capability. Return the maximum link width
5801 * supported by the device.
5802 */
5803enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
5804{
5805 u32 lnkcap;
5806
5807 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
5808 if (lnkcap)
5809 return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;
5810
5811 return PCIE_LNK_WIDTH_UNKNOWN;
5812}
Alex Deucher576c7212018-06-25 13:17:41 -05005813EXPORT_SYMBOL(pcie_get_width_cap);
Tal Gilboac70b65f2018-03-30 08:24:36 -05005814
5815/**
Tal Gilboab852f632018-03-30 08:32:03 -05005816 * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
5817 * @dev: PCI device
5818 * @speed: storage for link speed
5819 * @width: storage for link width
5820 *
5821 * Calculate a PCI device's link bandwidth by querying for its link speed
5822 * and width, multiplying them, and applying encoding overhead. The result
5823 * is in Mb/s, i.e., megabits/second of raw bandwidth.
5824 */
5825u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
5826 enum pcie_link_width *width)
5827{
5828 *speed = pcie_get_speed_cap(dev);
5829 *width = pcie_get_width_cap(dev);
5830
5831 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
5832 return 0;
5833
5834 return *width * PCIE_SPEED2MBS_ENC(*speed);
5835}
5836
5837/**
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005838 * __pcie_print_link_status - Report the PCI device's link speed and width
Tal Gilboa9e506a72018-03-30 08:56:47 -05005839 * @dev: PCI device to query
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005840 * @verbose: Print info even when enough bandwidth is available
Tal Gilboa9e506a72018-03-30 08:56:47 -05005841 *
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005842 * If the available bandwidth at the device is less than the device is
5843 * capable of, report the device's maximum possible bandwidth and the
5844 * upstream link that limits its performance. If @verbose, always print
5845 * the available bandwidth, even if the device isn't constrained.
Tal Gilboa9e506a72018-03-30 08:56:47 -05005846 */
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005847void __pcie_print_link_status(struct pci_dev *dev, bool verbose)
Tal Gilboa9e506a72018-03-30 08:56:47 -05005848{
5849 enum pcie_link_width width, width_cap;
5850 enum pci_bus_speed speed, speed_cap;
5851 struct pci_dev *limiting_dev = NULL;
5852 u32 bw_avail, bw_cap;
5853
5854 bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
5855 bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);
5856
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005857 if (bw_avail >= bw_cap && verbose)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05005858 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth (%s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05005859 bw_cap / 1000, bw_cap % 1000,
5860 PCIE_SPEED2STR(speed_cap), width_cap);
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005861 else if (bw_avail < bw_cap)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05005862 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05005863 bw_avail / 1000, bw_avail % 1000,
5864 PCIE_SPEED2STR(speed), width,
5865 limiting_dev ? pci_name(limiting_dev) : "<unknown>",
5866 bw_cap / 1000, bw_cap % 1000,
5867 PCIE_SPEED2STR(speed_cap), width_cap);
5868}
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005869
5870/**
5871 * pcie_print_link_status - Report the PCI device's link speed and width
5872 * @dev: PCI device to query
5873 *
5874 * Report the available bandwidth at the device.
5875 */
5876void pcie_print_link_status(struct pci_dev *dev)
5877{
5878 __pcie_print_link_status(dev, true);
5879}
Tal Gilboa9e506a72018-03-30 08:56:47 -05005880EXPORT_SYMBOL(pcie_print_link_status);
5881
5882/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005883 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08005884 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005885 * @flags: resource type mask to be selected
5886 *
5887 * This helper routine makes bar mask from the type of resource.
5888 */
5889int pci_select_bars(struct pci_dev *dev, unsigned long flags)
5890{
5891 int i, bars = 0;
5892 for (i = 0; i < PCI_NUM_RESOURCES; i++)
5893 if (pci_resource_flags(dev, i) & flags)
5894 bars |= (1 << i);
5895 return bars;
5896}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06005897EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005898
Mike Travis95a8b6e2010-02-02 14:38:13 -08005899/* Some architectures require additional programming to enable VGA */
5900static arch_set_vga_state_t arch_set_vga_state;
5901
5902void __init pci_register_set_vga_state(arch_set_vga_state_t func)
5903{
5904 arch_set_vga_state = func; /* NULL disables */
5905}
5906
5907static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04005908 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08005909{
5910 if (arch_set_vga_state)
5911 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10005912 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08005913 return 0;
5914}
5915
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005916/**
5917 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07005918 * @dev: the PCI device
5919 * @decode: true = enable decoding, false = disable decoding
5920 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07005921 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10005922 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005923 */
5924int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10005925 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005926{
5927 struct pci_bus *bus;
5928 struct pci_dev *bridge;
5929 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08005930 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005931
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06005932 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005933
Mike Travis95a8b6e2010-02-02 14:38:13 -08005934 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10005935 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08005936 if (rc)
5937 return rc;
5938
Dave Airlie3448a192010-06-01 15:32:24 +10005939 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
5940 pci_read_config_word(dev, PCI_COMMAND, &cmd);
5941 if (decode == true)
5942 cmd |= command_bits;
5943 else
5944 cmd &= ~command_bits;
5945 pci_write_config_word(dev, PCI_COMMAND, cmd);
5946 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005947
Dave Airlie3448a192010-06-01 15:32:24 +10005948 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005949 return 0;
5950
5951 bus = dev->bus;
5952 while (bus) {
5953 bridge = bus->self;
5954 if (bridge) {
5955 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
5956 &cmd);
5957 if (decode == true)
5958 cmd |= PCI_BRIDGE_CTL_VGA;
5959 else
5960 cmd &= ~PCI_BRIDGE_CTL_VGA;
5961 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
5962 cmd);
5963 }
5964 bus = bus->parent;
5965 }
5966 return 0;
5967}
5968
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005969/**
5970 * pci_add_dma_alias - Add a DMA devfn alias for a device
5971 * @dev: the PCI device for which alias is added
5972 * @devfn: alias slot and function
5973 *
Logan Gunthorpef778a0d2018-05-30 14:13:11 -06005974 * This helper encodes an 8-bit devfn as a bit number in dma_alias_mask
5975 * which is used to program permissible bus-devfn source addresses for DMA
5976 * requests in an IOMMU. These aliases factor into IOMMU group creation
5977 * and are useful for devices generating DMA requests beyond or different
5978 * from their logical bus-devfn. Examples include device quirks where the
5979 * device simply uses the wrong devfn, as well as non-transparent bridges
5980 * where the alias may be a proxy for devices in another domain.
5981 *
5982 * IOMMU group creation is performed during device discovery or addition,
5983 * prior to any potential DMA mapping and therefore prior to driver probing
5984 * (especially for userspace assigned devices where IOMMU group definition
5985 * cannot be left as a userspace activity). DMA aliases should therefore
5986 * be configured via quirks, such as the PCI fixup header quirk.
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005987 */
5988void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
5989{
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005990 if (!dev->dma_alias_mask)
Andy Shevchenkoc6635792018-08-30 13:32:36 +03005991 dev->dma_alias_mask = bitmap_zalloc(U8_MAX, GFP_KERNEL);
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005992 if (!dev->dma_alias_mask) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06005993 pci_warn(dev, "Unable to allocate DMA alias mask\n");
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005994 return;
5995 }
5996
5997 set_bit(devfn, dev->dma_alias_mask);
Frederick Lawler7506dc72018-01-18 12:55:24 -06005998 pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
Bjorn Helgaas48c83082016-02-24 13:43:54 -06005999 PCI_SLOT(devfn), PCI_FUNC(devfn));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006000}
6001
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006002bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
6003{
6004 return (dev1->dma_alias_mask &&
6005 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
6006 (dev2->dma_alias_mask &&
6007 test_bit(dev1->devfn, dev2->dma_alias_mask));
6008}
6009
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01006010bool pci_device_is_present(struct pci_dev *pdev)
6011{
6012 u32 v;
6013
Keith Buschfe2bd752017-03-29 22:49:17 -05006014 if (pci_dev_is_disconnected(pdev))
6015 return false;
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01006016 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
6017}
6018EXPORT_SYMBOL_GPL(pci_device_is_present);
6019
Rafael J. Wysocki08249652015-04-13 16:23:36 +02006020void pci_ignore_hotplug(struct pci_dev *dev)
6021{
6022 struct pci_dev *bridge = dev->bus->self;
6023
6024 dev->ignore_hotplug = 1;
6025 /* Propagate the "ignore hotplug" setting to the parent bridge. */
6026 if (bridge)
6027 bridge->ignore_hotplug = 1;
6028}
6029EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
6030
Yongji Xie0a701aa2017-04-10 19:58:12 +08006031resource_size_t __weak pcibios_default_alignment(void)
6032{
6033 return 0;
6034}
6035
Denis Efremovb8074aa2019-07-29 13:13:57 +03006036/*
6037 * Arches that don't want to expose struct resource to userland as-is in
6038 * sysfs and /proc can implement their own pci_resource_to_user().
6039 */
6040void __weak pci_resource_to_user(const struct pci_dev *dev, int bar,
6041 const struct resource *rsrc,
6042 resource_size_t *start, resource_size_t *end)
6043{
6044 *start = rsrc->start;
6045 *end = rsrc->end;
6046}
6047
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006048static char *resource_alignment_param;
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00006049static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006050
6051/**
6052 * pci_specified_resource_alignment - get resource alignment specified by user.
6053 * @dev: the PCI device to get
Yongji Xiee3adec72017-04-10 19:58:14 +08006054 * @resize: whether or not to change resources' size when reassigning alignment
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006055 *
6056 * RETURNS: Resource alignment if it is specified.
6057 * Zero if it is not specified.
6058 */
Yongji Xiee3adec72017-04-10 19:58:14 +08006059static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
6060 bool *resize)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006061{
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006062 int align_order, count;
Yongji Xie0a701aa2017-04-10 19:58:12 +08006063 resource_size_t align = pcibios_default_alignment();
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006064 const char *p;
6065 int ret;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006066
6067 spin_lock(&resource_alignment_lock);
6068 p = resource_alignment_param;
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006069 if (!p || !*p)
Yongji Xief0b99f72016-09-13 17:00:31 +08006070 goto out;
6071 if (pci_has_flag(PCI_PROBE_ONLY)) {
Yongji Xie0a701aa2017-04-10 19:58:12 +08006072 align = 0;
Yongji Xief0b99f72016-09-13 17:00:31 +08006073 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
6074 goto out;
6075 }
6076
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006077 while (*p) {
6078 count = 0;
6079 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
6080 p[count] == '@') {
6081 p += count + 1;
6082 } else {
6083 align_order = -1;
6084 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006085
6086 ret = pci_dev_str_match(dev, p, &p);
6087 if (ret == 1) {
6088 *resize = true;
6089 if (align_order == -1)
6090 align = PAGE_SIZE;
6091 else
6092 align = 1 << align_order;
6093 break;
6094 } else if (ret < 0) {
6095 pr_err("PCI: Can't parse resource_alignment parameter: %s\n",
6096 p);
6097 break;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006098 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006099
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006100 if (*p != ';' && *p != ',') {
6101 /* End of param or invalid format */
6102 break;
6103 }
6104 p++;
6105 }
Yongji Xief0b99f72016-09-13 17:00:31 +08006106out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006107 spin_unlock(&resource_alignment_lock);
6108 return align;
6109}
6110
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006111static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
Yongji Xiee3adec72017-04-10 19:58:14 +08006112 resource_size_t align, bool resize)
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006113{
6114 struct resource *r = &dev->resource[bar];
6115 resource_size_t size;
6116
6117 if (!(r->flags & IORESOURCE_MEM))
6118 return;
6119
6120 if (r->flags & IORESOURCE_PCI_FIXED) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006121 pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006122 bar, r, (unsigned long long)align);
6123 return;
6124 }
6125
6126 size = resource_size(r);
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006127 if (size >= align)
6128 return;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006129
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006130 /*
Yongji Xiee3adec72017-04-10 19:58:14 +08006131 * Increase the alignment of the resource. There are two ways we
6132 * can do this:
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006133 *
Yongji Xiee3adec72017-04-10 19:58:14 +08006134 * 1) Increase the size of the resource. BARs are aligned on their
6135 * size, so when we reallocate space for this resource, we'll
6136 * allocate it with the larger alignment. This also prevents
6137 * assignment of any other BARs inside the alignment region, so
6138 * if we're requesting page alignment, this means no other BARs
6139 * will share the page.
6140 *
6141 * The disadvantage is that this makes the resource larger than
6142 * the hardware BAR, which may break drivers that compute things
6143 * based on the resource size, e.g., to find registers at a
6144 * fixed offset before the end of the BAR.
6145 *
6146 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
6147 * set r->start to the desired alignment. By itself this
6148 * doesn't prevent other BARs being put inside the alignment
6149 * region, but if we realign *every* resource of every device in
6150 * the system, none of them will share an alignment region.
6151 *
6152 * When the user has requested alignment for only some devices via
6153 * the "pci=resource_alignment" argument, "resize" is true and we
6154 * use the first method. Otherwise we assume we're aligning all
6155 * devices and we use the second.
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006156 */
Yongji Xiee3adec72017-04-10 19:58:14 +08006157
Frederick Lawler7506dc72018-01-18 12:55:24 -06006158 pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006159 bar, r, (unsigned long long)align);
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006160
Yongji Xiee3adec72017-04-10 19:58:14 +08006161 if (resize) {
6162 r->start = 0;
6163 r->end = align - 1;
6164 } else {
6165 r->flags &= ~IORESOURCE_SIZEALIGN;
6166 r->flags |= IORESOURCE_STARTALIGN;
6167 r->start = align;
6168 r->end = r->start + size - 1;
6169 }
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006170 r->flags |= IORESOURCE_UNSET;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006171}
6172
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006173/*
6174 * This function disables memory decoding and releases memory resources
6175 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
6176 * It also rounds up size to specified alignment.
6177 * Later on, the kernel will assign page-aligned memory resource back
6178 * to the device.
6179 */
6180void pci_reassigndev_resource_alignment(struct pci_dev *dev)
6181{
6182 int i;
6183 struct resource *r;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006184 resource_size_t align;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006185 u16 command;
Yongji Xiee3adec72017-04-10 19:58:14 +08006186 bool resize = false;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006187
Yongji Xie62d9a782016-09-13 17:00:32 +08006188 /*
6189 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
6190 * 3.4.1.11. Their resources are allocated from the space
6191 * described by the VF BARx register in the PF's SR-IOV capability.
6192 * We can't influence their alignment here.
6193 */
6194 if (dev->is_virtfn)
6195 return;
6196
Yinghai Lu10c463a2012-03-18 22:46:26 -07006197 /* check if specified PCI is target device to reassign */
Yongji Xiee3adec72017-04-10 19:58:14 +08006198 align = pci_specified_resource_alignment(dev, &resize);
Yinghai Lu10c463a2012-03-18 22:46:26 -07006199 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006200 return;
6201
6202 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
6203 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006204 pci_warn(dev, "Can't reassign resources to host bridge\n");
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006205 return;
6206 }
6207
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006208 pci_read_config_word(dev, PCI_COMMAND, &command);
6209 command &= ~PCI_COMMAND_MEMORY;
6210 pci_write_config_word(dev, PCI_COMMAND, command);
6211
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006212 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
Yongji Xiee3adec72017-04-10 19:58:14 +08006213 pci_request_resource_alignment(dev, i, align, resize);
Yongji Xief0b99f72016-09-13 17:00:31 +08006214
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006215 /*
6216 * Need to disable bridge's resource window,
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006217 * to enable the kernel to reassign new resource
6218 * window later on.
6219 */
Honghui Zhangb2fb5cc2018-10-16 18:44:43 +08006220 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006221 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
6222 r = &dev->resource[i];
6223 if (!(r->flags & IORESOURCE_MEM))
6224 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07006225 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006226 r->end = resource_size(r) - 1;
6227 r->start = 0;
6228 }
6229 pci_disable_bridge_window(dev);
6230 }
6231}
6232
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006233static ssize_t resource_alignment_show(struct bus_type *bus, char *buf)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006234{
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006235 size_t count = 0;
6236
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006237 spin_lock(&resource_alignment_lock);
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006238 if (resource_alignment_param)
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006239 count = snprintf(buf, PAGE_SIZE, "%s", resource_alignment_param);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006240 spin_unlock(&resource_alignment_lock);
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006241
Logan Gunthorpee4990812019-08-22 10:10:13 -06006242 /*
6243 * When set by the command line, resource_alignment_param will not
6244 * have a trailing line feed, which is ugly. So conditionally add
6245 * it here.
6246 */
6247 if (count >= 2 && buf[count - 2] != '\n' && count < PAGE_SIZE - 1) {
6248 buf[count - 1] = '\n';
6249 buf[count++] = 0;
6250 }
6251
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006252 return count;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006253}
6254
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006255static ssize_t resource_alignment_store(struct bus_type *bus,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006256 const char *buf, size_t count)
6257{
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006258 char *param = kstrndup(buf, count, GFP_KERNEL);
6259
6260 if (!param)
6261 return -ENOMEM;
6262
6263 spin_lock(&resource_alignment_lock);
6264 kfree(resource_alignment_param);
6265 resource_alignment_param = param;
6266 spin_unlock(&resource_alignment_lock);
6267 return count;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006268}
6269
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006270static BUS_ATTR_RW(resource_alignment);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006271
6272static int __init pci_resource_alignment_sysfs_init(void)
6273{
6274 return bus_create_file(&pci_bus_type,
6275 &bus_attr_resource_alignment);
6276}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006277late_initcall(pci_resource_alignment_sysfs_init);
6278
Bill Pemberton15856ad2012-11-21 15:35:00 -05006279static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006280{
6281#ifdef CONFIG_PCI_DOMAINS
6282 pci_domains_supported = 0;
6283#endif
6284}
6285
Jan Kiszkaae07b782018-05-15 11:07:00 +02006286#ifdef CONFIG_PCI_DOMAINS_GENERIC
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006287static atomic_t __domain_nr = ATOMIC_INIT(-1);
6288
Jan Kiszkaae07b782018-05-15 11:07:00 +02006289static int pci_get_new_domain_nr(void)
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006290{
6291 return atomic_inc_return(&__domain_nr);
6292}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006293
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006294static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006295{
6296 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006297 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006298
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006299 if (parent)
6300 domain = of_get_pci_domain_nr(parent->of_node);
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06006301
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006302 /*
6303 * Check DT domain and use_dt_domains values.
6304 *
6305 * If DT domain property is valid (domain >= 0) and
6306 * use_dt_domains != 0, the DT assignment is valid since this means
6307 * we have not previously allocated a domain number by using
6308 * pci_get_new_domain_nr(); we should also update use_dt_domains to
6309 * 1, to indicate that we have just assigned a domain number from
6310 * DT.
6311 *
6312 * If DT domain property value is not valid (ie domain < 0), and we
6313 * have not previously assigned a domain number from DT
6314 * (use_dt_domains != 1) we should assign a domain number by
6315 * using the:
6316 *
6317 * pci_get_new_domain_nr()
6318 *
6319 * API and update the use_dt_domains value to keep track of method we
6320 * are using to assign domain numbers (use_dt_domains = 0).
6321 *
6322 * All other combinations imply we have a platform that is trying
6323 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
6324 * which is a recipe for domain mishandling and it is prevented by
6325 * invalidating the domain value (domain = -1) and printing a
6326 * corresponding error.
6327 */
6328 if (domain >= 0 && use_dt_domains) {
6329 use_dt_domains = 1;
6330 } else if (domain < 0 && use_dt_domains != 1) {
6331 use_dt_domains = 0;
6332 domain = pci_get_new_domain_nr();
6333 } else {
Shawn Lin9df1c6e2018-03-01 09:26:55 +08006334 if (parent)
6335 pr_err("Node %pOF has ", parent->of_node);
6336 pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006337 domain = -1;
6338 }
6339
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02006340 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006341}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006342
6343int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
6344{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05006345 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
6346 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006347}
6348#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006349
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006350/**
Taku Izumi642c92d2012-10-30 15:26:18 +09006351 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006352 *
6353 * Returns 1 if we can access PCI extended config space (offsets
6354 * greater than 0xff). This is the default implementation. Architecture
6355 * implementations can override this.
6356 */
Taku Izumi642c92d2012-10-30 15:26:18 +09006357int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006358{
6359 return 1;
6360}
6361
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11006362void __weak pci_fixup_cardbus(struct pci_bus *bus)
6363{
6364}
6365EXPORT_SYMBOL(pci_fixup_cardbus);
6366
Al Viroad04d312008-11-22 17:37:14 +00006367static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006368{
6369 while (str) {
6370 char *k = strchr(str, ',');
6371 if (k)
6372 *k++ = 0;
6373 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006374 if (!strcmp(str, "nomsi")) {
6375 pci_no_msi();
Gil Kupfercef74402018-05-10 17:56:02 -05006376 } else if (!strncmp(str, "noats", 5)) {
6377 pr_info("PCIe: ATS is disabled\n");
6378 pcie_ats_disabled = true;
Randy Dunlap7f785762007-10-05 13:17:58 -07006379 } else if (!strcmp(str, "noaer")) {
6380 pci_no_aer();
Sinan Kaya11eb0e02018-06-04 22:16:09 -04006381 } else if (!strcmp(str, "earlydump")) {
6382 pci_early_dump = true;
Yinghai Lub55438f2012-02-23 19:23:30 -08006383 } else if (!strncmp(str, "realloc=", 8)) {
6384 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07006385 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08006386 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006387 } else if (!strcmp(str, "nodomains")) {
6388 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01006389 } else if (!strncmp(str, "noari", 5)) {
6390 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08006391 } else if (!strncmp(str, "cbiosize=", 9)) {
6392 pci_cardbus_io_size = memparse(str + 9, &str);
6393 } else if (!strncmp(str, "cbmemsize=", 10)) {
6394 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006395 } else if (!strncmp(str, "resource_alignment=", 19)) {
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006396 resource_alignment_param = str + 19;
Andrew Patterson43c16402009-04-22 16:52:09 -06006397 } else if (!strncmp(str, "ecrc=", 5)) {
6398 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07006399 } else if (!strncmp(str, "hpiosize=", 9)) {
6400 pci_hotplug_io_size = memparse(str + 9, &str);
6401 } else if (!strncmp(str, "hpmemsize=", 10)) {
6402 pci_hotplug_mem_size = memparse(str + 10, &str);
Keith Busche16b4662016-07-21 21:40:28 -06006403 } else if (!strncmp(str, "hpbussize=", 10)) {
6404 pci_hotplug_bus_size =
6405 simple_strtoul(str + 10, &str, 0);
6406 if (pci_hotplug_bus_size > 0xff)
6407 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05006408 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
6409 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05006410 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
6411 pcie_bus_config = PCIE_BUS_SAFE;
6412 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
6413 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05006414 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
6415 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06006416 } else if (!strncmp(str, "pcie_scan_all", 13)) {
6417 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06006418 } else if (!strncmp(str, "disable_acs_redir=", 18)) {
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006419 disable_acs_redir_param = str + 18;
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006420 } else {
Mohan Kumar25da8db2019-04-20 07:03:46 +03006421 pr_err("PCI: Unknown option `%s'\n", str);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006422 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006423 }
6424 str = k;
6425 }
Andi Kleen0637a702006-09-26 10:52:41 +02006426 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006427}
Andi Kleen0637a702006-09-26 10:52:41 +02006428early_param("pci", pci_setup);
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006429
6430/*
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006431 * 'resource_alignment_param' and 'disable_acs_redir_param' are initialized
6432 * in pci_setup(), above, to point to data in the __initdata section which
6433 * will be freed after the init sequence is complete. We can't allocate memory
6434 * in pci_setup() because some architectures do not have any memory allocation
6435 * service available during an early_param() call. So we allocate memory and
6436 * copy the variable here before the init section is freed.
6437 *
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006438 */
6439static int __init pci_realloc_setup_params(void)
6440{
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006441 resource_alignment_param = kstrdup(resource_alignment_param,
6442 GFP_KERNEL);
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006443 disable_acs_redir_param = kstrdup(disable_acs_redir_param, GFP_KERNEL);
6444
6445 return 0;
6446}
6447pure_initcall(pci_realloc_setup_params);