Bjorn Helgaas | 7328c8f | 2018-01-26 11:45:16 -0600 | [diff] [blame] | 1 | // SPDX-License-Identifier: GPL-2.0 |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2 | /* |
Bjorn Helgaas | df62ab5 | 2018-03-09 16:36:33 -0600 | [diff] [blame] | 3 | * PCI Bus Services, see include/linux/pci.h for further explanation. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4 | * |
Bjorn Helgaas | df62ab5 | 2018-03-09 16:36:33 -0600 | [diff] [blame] | 5 | * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter, |
| 6 | * David Mosberger-Tang |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 7 | * |
Bjorn Helgaas | df62ab5 | 2018-03-09 16:36:33 -0600 | [diff] [blame] | 8 | * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 9 | */ |
| 10 | |
Tomasz Nowicki | 2ab51dd | 2016-06-10 15:36:26 -0500 | [diff] [blame] | 11 | #include <linux/acpi.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 12 | #include <linux/kernel.h> |
| 13 | #include <linux/delay.h> |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 14 | #include <linux/dmi.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 15 | #include <linux/init.h> |
Lorenzo Pieralisi | 7c67470 | 2014-12-27 18:19:12 -0700 | [diff] [blame] | 16 | #include <linux/of.h> |
| 17 | #include <linux/of_pci.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 18 | #include <linux/pci.h> |
David Brownell | 075c177 | 2007-04-26 00:12:06 -0700 | [diff] [blame] | 19 | #include <linux/pm.h> |
Tejun Heo | 5a0e3ad | 2010-03-24 17:04:11 +0900 | [diff] [blame] | 20 | #include <linux/slab.h> |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 21 | #include <linux/module.h> |
| 22 | #include <linux/spinlock.h> |
Tim Schmielau | 4e57b68 | 2005-10-30 15:03:48 -0800 | [diff] [blame] | 23 | #include <linux/string.h> |
vignesh babu | 229f5af | 2007-08-13 18:23:14 +0530 | [diff] [blame] | 24 | #include <linux/log2.h> |
Zhichang Yuan | 5745392 | 2018-03-15 02:15:53 +0800 | [diff] [blame] | 25 | #include <linux/logic_pio.h> |
Stephen Rothwell | c300bd2fb | 2008-07-10 02:16:44 +0200 | [diff] [blame] | 26 | #include <linux/pm_wakeup.h> |
Sheng Yang | 8dd7f80 | 2008-10-21 17:38:25 +0800 | [diff] [blame] | 27 | #include <linux/interrupt.h> |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 28 | #include <linux/device.h> |
Rafael J. Wysocki | b67ea76 | 2010-02-17 23:44:09 +0100 | [diff] [blame] | 29 | #include <linux/pm_runtime.h> |
Alex Williamson | 608c388 | 2013-08-08 14:09:43 -0600 | [diff] [blame] | 30 | #include <linux/pci_hotplug.h> |
Sinan Kaya | 4d3f138 | 2016-06-10 21:55:11 +0200 | [diff] [blame] | 31 | #include <linux/vmalloc.h> |
CQ Tang | 4ebeb1e | 2017-05-30 09:25:49 -0700 | [diff] [blame] | 32 | #include <linux/pci-ats.h> |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 33 | #include <asm/setup.h> |
Ben Dooks | 2a2aca3 | 2016-06-17 16:05:13 +0100 | [diff] [blame] | 34 | #include <asm/dma.h> |
Taku Izumi | b07461a | 2015-09-17 10:09:37 -0500 | [diff] [blame] | 35 | #include <linux/aer.h> |
Greg KH | bc56b9e | 2005-04-08 14:53:31 +0900 | [diff] [blame] | 36 | #include "pci.h" |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 37 | |
Keith Busch | c4eed62 | 2018-09-20 10:27:11 -0600 | [diff] [blame] | 38 | DEFINE_MUTEX(pci_slot_mutex); |
| 39 | |
Alan Stern | 00240c3 | 2009-04-27 13:33:16 -0400 | [diff] [blame] | 40 | const char *pci_power_names[] = { |
| 41 | "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown", |
| 42 | }; |
| 43 | EXPORT_SYMBOL_GPL(pci_power_names); |
| 44 | |
Rafael J. Wysocki | 93177a7 | 2010-01-02 22:57:24 +0100 | [diff] [blame] | 45 | int isa_dma_bridge_buggy; |
| 46 | EXPORT_SYMBOL(isa_dma_bridge_buggy); |
| 47 | |
| 48 | int pci_pci_problems; |
| 49 | EXPORT_SYMBOL(pci_pci_problems); |
| 50 | |
Rafael J. Wysocki | 1ae861e | 2009-12-31 12:15:54 +0100 | [diff] [blame] | 51 | unsigned int pci_pm_d3_delay; |
| 52 | |
Matthew Garrett | df17e62 | 2010-10-04 14:22:29 -0400 | [diff] [blame] | 53 | static void pci_pme_list_scan(struct work_struct *work); |
| 54 | |
| 55 | static LIST_HEAD(pci_pme_list); |
| 56 | static DEFINE_MUTEX(pci_pme_list_mutex); |
| 57 | static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan); |
| 58 | |
| 59 | struct pci_pme_device { |
| 60 | struct list_head list; |
| 61 | struct pci_dev *dev; |
| 62 | }; |
| 63 | |
| 64 | #define PME_TIMEOUT 1000 /* How long between PME checks */ |
| 65 | |
Rafael J. Wysocki | 1ae861e | 2009-12-31 12:15:54 +0100 | [diff] [blame] | 66 | static void pci_dev_d3_sleep(struct pci_dev *dev) |
| 67 | { |
| 68 | unsigned int delay = dev->d3_delay; |
| 69 | |
| 70 | if (delay < pci_pm_d3_delay) |
| 71 | delay = pci_pm_d3_delay; |
| 72 | |
Adrian Hunter | 50b2b54 | 2017-03-14 15:21:58 +0200 | [diff] [blame] | 73 | if (delay) |
| 74 | msleep(delay); |
Rafael J. Wysocki | 1ae861e | 2009-12-31 12:15:54 +0100 | [diff] [blame] | 75 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 76 | |
Jeff Garzik | 32a2eea | 2007-10-11 16:57:27 -0400 | [diff] [blame] | 77 | #ifdef CONFIG_PCI_DOMAINS |
| 78 | int pci_domains_supported = 1; |
| 79 | #endif |
| 80 | |
Atsushi Nemoto | 4516a61 | 2007-02-05 16:36:06 -0800 | [diff] [blame] | 81 | #define DEFAULT_CARDBUS_IO_SIZE (256) |
| 82 | #define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024) |
| 83 | /* pci=cbmemsize=nnM,cbiosize=nn can override this */ |
| 84 | unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE; |
| 85 | unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE; |
| 86 | |
Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 87 | #define DEFAULT_HOTPLUG_IO_SIZE (256) |
| 88 | #define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024) |
| 89 | /* pci=hpmemsize=nnM,hpiosize=nn can override this */ |
| 90 | unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE; |
| 91 | unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE; |
| 92 | |
Keith Busch | e16b466 | 2016-07-21 21:40:28 -0600 | [diff] [blame] | 93 | #define DEFAULT_HOTPLUG_BUS_SIZE 1 |
| 94 | unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE; |
| 95 | |
Keith Busch | 27d868b | 2015-08-24 08:48:16 -0500 | [diff] [blame] | 96 | enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 97 | |
Jesse Barnes | ac1aa47 | 2009-10-26 13:20:44 -0700 | [diff] [blame] | 98 | /* |
| 99 | * The default CLS is used if arch didn't set CLS explicitly and not |
| 100 | * all pci devices agree on the same value. Arch can override either |
| 101 | * the dfl or actual value as it sees fit. Don't forget this is |
| 102 | * measured in 32-bit words, not bytes. |
| 103 | */ |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 104 | u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2; |
Jesse Barnes | ac1aa47 | 2009-10-26 13:20:44 -0700 | [diff] [blame] | 105 | u8 pci_cache_line_size; |
| 106 | |
Myron Stowe | 96c5590 | 2011-10-28 15:48:38 -0600 | [diff] [blame] | 107 | /* |
| 108 | * If we set up a device for bus mastering, we need to check the latency |
| 109 | * timer as certain BIOSes forget to set it properly. |
| 110 | */ |
| 111 | unsigned int pcibios_max_latency = 255; |
| 112 | |
Rafael J. Wysocki | 6748dcc | 2012-03-01 00:06:33 +0100 | [diff] [blame] | 113 | /* If set, the PCIe ARI capability will not be used. */ |
| 114 | static bool pcie_ari_disabled; |
| 115 | |
Gil Kupfer | cef7440 | 2018-05-10 17:56:02 -0500 | [diff] [blame] | 116 | /* If set, the PCIe ATS capability will not be used. */ |
| 117 | static bool pcie_ats_disabled; |
| 118 | |
Sinan Kaya | 11eb0e0 | 2018-06-04 22:16:09 -0400 | [diff] [blame] | 119 | /* If set, the PCI config space of each device is printed during boot. */ |
| 120 | bool pci_early_dump; |
| 121 | |
Gil Kupfer | cef7440 | 2018-05-10 17:56:02 -0500 | [diff] [blame] | 122 | bool pci_ats_disabled(void) |
| 123 | { |
| 124 | return pcie_ats_disabled; |
| 125 | } |
| 126 | |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 127 | /* Disable bridge_d3 for all PCIe ports */ |
| 128 | static bool pci_bridge_d3_disable; |
| 129 | /* Force bridge_d3 for all PCIe ports */ |
| 130 | static bool pci_bridge_d3_force; |
| 131 | |
| 132 | static int __init pcie_port_pm_setup(char *str) |
| 133 | { |
| 134 | if (!strcmp(str, "off")) |
| 135 | pci_bridge_d3_disable = true; |
| 136 | else if (!strcmp(str, "force")) |
| 137 | pci_bridge_d3_force = true; |
| 138 | return 1; |
| 139 | } |
| 140 | __setup("pcie_port_pm=", pcie_port_pm_setup); |
| 141 | |
Sinan Kaya | a2758b6 | 2018-02-27 14:14:10 -0600 | [diff] [blame] | 142 | /* Time to wait after a reset for device to become responsive */ |
| 143 | #define PCIE_RESET_READY_POLL_MS 60000 |
| 144 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 145 | /** |
| 146 | * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children |
| 147 | * @bus: pointer to PCI bus structure to search |
| 148 | * |
| 149 | * Given a PCI bus, returns the highest PCI bus number present in the set |
| 150 | * including the given PCI bus and its list of child PCI buses. |
| 151 | */ |
Ryan Desfosses | 07656d8308 | 2014-04-11 01:01:53 -0400 | [diff] [blame] | 152 | unsigned char pci_bus_max_busnr(struct pci_bus *bus) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 153 | { |
Yijing Wang | 94e6a9b | 2014-02-13 21:14:03 +0800 | [diff] [blame] | 154 | struct pci_bus *tmp; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 155 | unsigned char max, n; |
| 156 | |
Yinghai Lu | b918c62 | 2012-05-17 18:51:11 -0700 | [diff] [blame] | 157 | max = bus->busn_res.end; |
Yijing Wang | 94e6a9b | 2014-02-13 21:14:03 +0800 | [diff] [blame] | 158 | list_for_each_entry(tmp, &bus->children, node) { |
| 159 | n = pci_bus_max_busnr(tmp); |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 160 | if (n > max) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 161 | max = n; |
| 162 | } |
| 163 | return max; |
| 164 | } |
Kristen Accardi | b82db5c | 2006-01-17 16:56:56 -0800 | [diff] [blame] | 165 | EXPORT_SYMBOL_GPL(pci_bus_max_busnr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 166 | |
Andrew Morton | 1684f5d | 2008-12-01 14:30:30 -0800 | [diff] [blame] | 167 | #ifdef CONFIG_HAS_IOMEM |
| 168 | void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar) |
| 169 | { |
Bjorn Helgaas | 1f7bf3bf | 2015-03-12 12:30:11 -0500 | [diff] [blame] | 170 | struct resource *res = &pdev->resource[bar]; |
| 171 | |
Andrew Morton | 1684f5d | 2008-12-01 14:30:30 -0800 | [diff] [blame] | 172 | /* |
| 173 | * Make sure the BAR is actually a memory resource, not an IO resource |
| 174 | */ |
Bjorn Helgaas | 646c028 | 2015-03-12 12:30:15 -0500 | [diff] [blame] | 175 | if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 176 | pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res); |
Andrew Morton | 1684f5d | 2008-12-01 14:30:30 -0800 | [diff] [blame] | 177 | return NULL; |
| 178 | } |
Bjorn Helgaas | 1f7bf3bf | 2015-03-12 12:30:11 -0500 | [diff] [blame] | 179 | return ioremap_nocache(res->start, resource_size(res)); |
Andrew Morton | 1684f5d | 2008-12-01 14:30:30 -0800 | [diff] [blame] | 180 | } |
| 181 | EXPORT_SYMBOL_GPL(pci_ioremap_bar); |
Luis R. Rodriguez | c43996f | 2015-08-24 12:13:23 -0700 | [diff] [blame] | 182 | |
| 183 | void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar) |
| 184 | { |
| 185 | /* |
| 186 | * Make sure the BAR is actually a memory resource, not an IO resource |
| 187 | */ |
| 188 | if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) { |
| 189 | WARN_ON(1); |
| 190 | return NULL; |
| 191 | } |
| 192 | return ioremap_wc(pci_resource_start(pdev, bar), |
| 193 | pci_resource_len(pdev, bar)); |
| 194 | } |
| 195 | EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar); |
Andrew Morton | 1684f5d | 2008-12-01 14:30:30 -0800 | [diff] [blame] | 196 | #endif |
| 197 | |
Logan Gunthorpe | 07d8d7e | 2018-07-30 10:18:37 -0600 | [diff] [blame] | 198 | /** |
Logan Gunthorpe | 45db337 | 2018-07-30 10:18:38 -0600 | [diff] [blame] | 199 | * pci_dev_str_match_path - test if a path string matches a device |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 200 | * @dev: the PCI device to test |
| 201 | * @path: string to match the device against |
Logan Gunthorpe | 45db337 | 2018-07-30 10:18:38 -0600 | [diff] [blame] | 202 | * @endptr: pointer to the string after the match |
| 203 | * |
| 204 | * Test if a string (typically from a kernel parameter) formatted as a |
| 205 | * path of device/function addresses matches a PCI device. The string must |
| 206 | * be of the form: |
| 207 | * |
| 208 | * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]* |
| 209 | * |
| 210 | * A path for a device can be obtained using 'lspci -t'. Using a path |
| 211 | * is more robust against bus renumbering than using only a single bus, |
| 212 | * device and function address. |
| 213 | * |
| 214 | * Returns 1 if the string matches the device, 0 if it does not and |
| 215 | * a negative error code if it fails to parse the string. |
| 216 | */ |
| 217 | static int pci_dev_str_match_path(struct pci_dev *dev, const char *path, |
| 218 | const char **endptr) |
| 219 | { |
| 220 | int ret; |
| 221 | int seg, bus, slot, func; |
| 222 | char *wpath, *p; |
| 223 | char end; |
| 224 | |
| 225 | *endptr = strchrnul(path, ';'); |
| 226 | |
| 227 | wpath = kmemdup_nul(path, *endptr - path, GFP_KERNEL); |
| 228 | if (!wpath) |
| 229 | return -ENOMEM; |
| 230 | |
| 231 | while (1) { |
| 232 | p = strrchr(wpath, '/'); |
| 233 | if (!p) |
| 234 | break; |
| 235 | ret = sscanf(p, "/%x.%x%c", &slot, &func, &end); |
| 236 | if (ret != 2) { |
| 237 | ret = -EINVAL; |
| 238 | goto free_and_exit; |
| 239 | } |
| 240 | |
| 241 | if (dev->devfn != PCI_DEVFN(slot, func)) { |
| 242 | ret = 0; |
| 243 | goto free_and_exit; |
| 244 | } |
| 245 | |
| 246 | /* |
| 247 | * Note: we don't need to get a reference to the upstream |
| 248 | * bridge because we hold a reference to the top level |
| 249 | * device which should hold a reference to the bridge, |
| 250 | * and so on. |
| 251 | */ |
| 252 | dev = pci_upstream_bridge(dev); |
| 253 | if (!dev) { |
| 254 | ret = 0; |
| 255 | goto free_and_exit; |
| 256 | } |
| 257 | |
| 258 | *p = 0; |
| 259 | } |
| 260 | |
| 261 | ret = sscanf(wpath, "%x:%x:%x.%x%c", &seg, &bus, &slot, |
| 262 | &func, &end); |
| 263 | if (ret != 4) { |
| 264 | seg = 0; |
| 265 | ret = sscanf(wpath, "%x:%x.%x%c", &bus, &slot, &func, &end); |
| 266 | if (ret != 3) { |
| 267 | ret = -EINVAL; |
| 268 | goto free_and_exit; |
| 269 | } |
| 270 | } |
| 271 | |
| 272 | ret = (seg == pci_domain_nr(dev->bus) && |
| 273 | bus == dev->bus->number && |
| 274 | dev->devfn == PCI_DEVFN(slot, func)); |
| 275 | |
| 276 | free_and_exit: |
| 277 | kfree(wpath); |
| 278 | return ret; |
| 279 | } |
| 280 | |
| 281 | /** |
Logan Gunthorpe | 07d8d7e | 2018-07-30 10:18:37 -0600 | [diff] [blame] | 282 | * pci_dev_str_match - test if a string matches a device |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 283 | * @dev: the PCI device to test |
| 284 | * @p: string to match the device against |
Logan Gunthorpe | 07d8d7e | 2018-07-30 10:18:37 -0600 | [diff] [blame] | 285 | * @endptr: pointer to the string after the match |
| 286 | * |
| 287 | * Test if a string (typically from a kernel parameter) matches a specified |
| 288 | * PCI device. The string may be of one of the following formats: |
| 289 | * |
Logan Gunthorpe | 45db337 | 2018-07-30 10:18:38 -0600 | [diff] [blame] | 290 | * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]* |
Logan Gunthorpe | 07d8d7e | 2018-07-30 10:18:37 -0600 | [diff] [blame] | 291 | * pci:<vendor>:<device>[:<subvendor>:<subdevice>] |
| 292 | * |
| 293 | * The first format specifies a PCI bus/device/function address which |
| 294 | * may change if new hardware is inserted, if motherboard firmware changes, |
| 295 | * or due to changes caused in kernel parameters. If the domain is |
Logan Gunthorpe | 45db337 | 2018-07-30 10:18:38 -0600 | [diff] [blame] | 296 | * left unspecified, it is taken to be 0. In order to be robust against |
| 297 | * bus renumbering issues, a path of PCI device/function numbers may be used |
| 298 | * to address the specific device. The path for a device can be determined |
| 299 | * through the use of 'lspci -t'. |
Logan Gunthorpe | 07d8d7e | 2018-07-30 10:18:37 -0600 | [diff] [blame] | 300 | * |
| 301 | * The second format matches devices using IDs in the configuration |
| 302 | * space which may match multiple devices in the system. A value of 0 |
| 303 | * for any field will match all devices. (Note: this differs from |
| 304 | * in-kernel code that uses PCI_ANY_ID which is ~0; this is for |
| 305 | * legacy reasons and convenience so users don't have to specify |
| 306 | * FFFFFFFFs on the command line.) |
| 307 | * |
| 308 | * Returns 1 if the string matches the device, 0 if it does not and |
| 309 | * a negative error code if the string cannot be parsed. |
| 310 | */ |
| 311 | static int pci_dev_str_match(struct pci_dev *dev, const char *p, |
| 312 | const char **endptr) |
| 313 | { |
| 314 | int ret; |
Logan Gunthorpe | 45db337 | 2018-07-30 10:18:38 -0600 | [diff] [blame] | 315 | int count; |
Logan Gunthorpe | 07d8d7e | 2018-07-30 10:18:37 -0600 | [diff] [blame] | 316 | unsigned short vendor, device, subsystem_vendor, subsystem_device; |
| 317 | |
| 318 | if (strncmp(p, "pci:", 4) == 0) { |
| 319 | /* PCI vendor/device (subvendor/subdevice) IDs are specified */ |
| 320 | p += 4; |
| 321 | ret = sscanf(p, "%hx:%hx:%hx:%hx%n", &vendor, &device, |
| 322 | &subsystem_vendor, &subsystem_device, &count); |
| 323 | if (ret != 4) { |
| 324 | ret = sscanf(p, "%hx:%hx%n", &vendor, &device, &count); |
| 325 | if (ret != 2) |
| 326 | return -EINVAL; |
| 327 | |
| 328 | subsystem_vendor = 0; |
| 329 | subsystem_device = 0; |
| 330 | } |
| 331 | |
| 332 | p += count; |
| 333 | |
| 334 | if ((!vendor || vendor == dev->vendor) && |
| 335 | (!device || device == dev->device) && |
| 336 | (!subsystem_vendor || |
| 337 | subsystem_vendor == dev->subsystem_vendor) && |
| 338 | (!subsystem_device || |
| 339 | subsystem_device == dev->subsystem_device)) |
| 340 | goto found; |
Logan Gunthorpe | 07d8d7e | 2018-07-30 10:18:37 -0600 | [diff] [blame] | 341 | } else { |
Logan Gunthorpe | 45db337 | 2018-07-30 10:18:38 -0600 | [diff] [blame] | 342 | /* |
| 343 | * PCI Bus, Device, Function IDs are specified |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 344 | * (optionally, may include a path of devfns following it) |
Logan Gunthorpe | 45db337 | 2018-07-30 10:18:38 -0600 | [diff] [blame] | 345 | */ |
| 346 | ret = pci_dev_str_match_path(dev, p, &p); |
| 347 | if (ret < 0) |
| 348 | return ret; |
| 349 | else if (ret) |
Logan Gunthorpe | 07d8d7e | 2018-07-30 10:18:37 -0600 | [diff] [blame] | 350 | goto found; |
| 351 | } |
| 352 | |
| 353 | *endptr = p; |
| 354 | return 0; |
| 355 | |
| 356 | found: |
| 357 | *endptr = p; |
| 358 | return 1; |
| 359 | } |
Michael Ellerman | 687d5fe | 2006-11-22 18:26:18 +1100 | [diff] [blame] | 360 | |
| 361 | static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn, |
| 362 | u8 pos, int cap, int *ttl) |
Roland Dreier | 24a4e37 | 2005-10-28 17:35:34 -0700 | [diff] [blame] | 363 | { |
| 364 | u8 id; |
Sean O. Stalley | 55db320 | 2015-04-02 14:10:19 -0700 | [diff] [blame] | 365 | u16 ent; |
| 366 | |
| 367 | pci_bus_read_config_byte(bus, devfn, pos, &pos); |
Roland Dreier | 24a4e37 | 2005-10-28 17:35:34 -0700 | [diff] [blame] | 368 | |
Michael Ellerman | 687d5fe | 2006-11-22 18:26:18 +1100 | [diff] [blame] | 369 | while ((*ttl)--) { |
Roland Dreier | 24a4e37 | 2005-10-28 17:35:34 -0700 | [diff] [blame] | 370 | if (pos < 0x40) |
| 371 | break; |
| 372 | pos &= ~3; |
Sean O. Stalley | 55db320 | 2015-04-02 14:10:19 -0700 | [diff] [blame] | 373 | pci_bus_read_config_word(bus, devfn, pos, &ent); |
| 374 | |
| 375 | id = ent & 0xff; |
Roland Dreier | 24a4e37 | 2005-10-28 17:35:34 -0700 | [diff] [blame] | 376 | if (id == 0xff) |
| 377 | break; |
| 378 | if (id == cap) |
| 379 | return pos; |
Sean O. Stalley | 55db320 | 2015-04-02 14:10:19 -0700 | [diff] [blame] | 380 | pos = (ent >> 8); |
Roland Dreier | 24a4e37 | 2005-10-28 17:35:34 -0700 | [diff] [blame] | 381 | } |
| 382 | return 0; |
| 383 | } |
| 384 | |
Michael Ellerman | 687d5fe | 2006-11-22 18:26:18 +1100 | [diff] [blame] | 385 | static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn, |
| 386 | u8 pos, int cap) |
| 387 | { |
| 388 | int ttl = PCI_FIND_CAP_TTL; |
| 389 | |
| 390 | return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl); |
| 391 | } |
| 392 | |
Roland Dreier | 24a4e37 | 2005-10-28 17:35:34 -0700 | [diff] [blame] | 393 | int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap) |
| 394 | { |
| 395 | return __pci_find_next_cap(dev->bus, dev->devfn, |
| 396 | pos + PCI_CAP_LIST_NEXT, cap); |
| 397 | } |
| 398 | EXPORT_SYMBOL_GPL(pci_find_next_capability); |
| 399 | |
Michael Ellerman | d3bac11 | 2006-11-22 18:26:16 +1100 | [diff] [blame] | 400 | static int __pci_bus_find_cap_start(struct pci_bus *bus, |
| 401 | unsigned int devfn, u8 hdr_type) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 402 | { |
| 403 | u16 status; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 404 | |
| 405 | pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status); |
| 406 | if (!(status & PCI_STATUS_CAP_LIST)) |
| 407 | return 0; |
| 408 | |
| 409 | switch (hdr_type) { |
| 410 | case PCI_HEADER_TYPE_NORMAL: |
| 411 | case PCI_HEADER_TYPE_BRIDGE: |
Michael Ellerman | d3bac11 | 2006-11-22 18:26:16 +1100 | [diff] [blame] | 412 | return PCI_CAPABILITY_LIST; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 413 | case PCI_HEADER_TYPE_CARDBUS: |
Michael Ellerman | d3bac11 | 2006-11-22 18:26:16 +1100 | [diff] [blame] | 414 | return PCI_CB_CAPABILITY_LIST; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 415 | } |
Michael Ellerman | d3bac11 | 2006-11-22 18:26:16 +1100 | [diff] [blame] | 416 | |
| 417 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 418 | } |
| 419 | |
| 420 | /** |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 421 | * pci_find_capability - query for devices' capabilities |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 422 | * @dev: PCI device to query |
| 423 | * @cap: capability code |
| 424 | * |
| 425 | * Tell if a device supports a given PCI capability. |
| 426 | * Returns the address of the requested capability structure within the |
| 427 | * device's PCI configuration space or 0 in case the device does not |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 428 | * support it. Possible values for @cap include: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 429 | * |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 430 | * %PCI_CAP_ID_PM Power Management |
| 431 | * %PCI_CAP_ID_AGP Accelerated Graphics Port |
| 432 | * %PCI_CAP_ID_VPD Vital Product Data |
| 433 | * %PCI_CAP_ID_SLOTID Slot Identification |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 434 | * %PCI_CAP_ID_MSI Message Signalled Interrupts |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 435 | * %PCI_CAP_ID_CHSWP CompactPCI HotSwap |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 436 | * %PCI_CAP_ID_PCIX PCI-X |
| 437 | * %PCI_CAP_ID_EXP PCI Express |
| 438 | */ |
| 439 | int pci_find_capability(struct pci_dev *dev, int cap) |
| 440 | { |
Michael Ellerman | d3bac11 | 2006-11-22 18:26:16 +1100 | [diff] [blame] | 441 | int pos; |
| 442 | |
| 443 | pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type); |
| 444 | if (pos) |
| 445 | pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap); |
| 446 | |
| 447 | return pos; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 448 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 449 | EXPORT_SYMBOL(pci_find_capability); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 450 | |
| 451 | /** |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 452 | * pci_bus_find_capability - query for devices' capabilities |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 453 | * @bus: the PCI bus to query |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 454 | * @devfn: PCI device to query |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 455 | * @cap: capability code |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 456 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 457 | * Like pci_find_capability() but works for PCI devices that do not have a |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 458 | * pci_dev structure set up yet. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 459 | * |
| 460 | * Returns the address of the requested capability structure within the |
| 461 | * device's PCI configuration space or 0 in case the device does not |
| 462 | * support it. |
| 463 | */ |
| 464 | int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap) |
| 465 | { |
Michael Ellerman | d3bac11 | 2006-11-22 18:26:16 +1100 | [diff] [blame] | 466 | int pos; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 467 | u8 hdr_type; |
| 468 | |
| 469 | pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type); |
| 470 | |
Michael Ellerman | d3bac11 | 2006-11-22 18:26:16 +1100 | [diff] [blame] | 471 | pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f); |
| 472 | if (pos) |
| 473 | pos = __pci_find_next_cap(bus, devfn, pos, cap); |
| 474 | |
| 475 | return pos; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 476 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 477 | EXPORT_SYMBOL(pci_bus_find_capability); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 478 | |
| 479 | /** |
Bjorn Helgaas | 44a9a36 | 2012-07-13 14:24:59 -0600 | [diff] [blame] | 480 | * pci_find_next_ext_capability - Find an extended capability |
| 481 | * @dev: PCI device to query |
| 482 | * @start: address at which to start looking (0 to start at beginning of list) |
| 483 | * @cap: capability code |
| 484 | * |
| 485 | * Returns the address of the next matching extended capability structure |
| 486 | * within the device's PCI configuration space or 0 if the device does |
| 487 | * not support it. Some capabilities can occur several times, e.g., the |
| 488 | * vendor-specific capability, and this provides a way to find them all. |
| 489 | */ |
| 490 | int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap) |
| 491 | { |
| 492 | u32 header; |
| 493 | int ttl; |
| 494 | int pos = PCI_CFG_SPACE_SIZE; |
| 495 | |
| 496 | /* minimum 8 bytes per capability */ |
| 497 | ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8; |
| 498 | |
| 499 | if (dev->cfg_size <= PCI_CFG_SPACE_SIZE) |
| 500 | return 0; |
| 501 | |
| 502 | if (start) |
| 503 | pos = start; |
| 504 | |
| 505 | if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL) |
| 506 | return 0; |
| 507 | |
| 508 | /* |
| 509 | * If we have no capabilities, this is indicated by cap ID, |
| 510 | * cap version and next pointer all being 0. |
| 511 | */ |
| 512 | if (header == 0) |
| 513 | return 0; |
| 514 | |
| 515 | while (ttl-- > 0) { |
| 516 | if (PCI_EXT_CAP_ID(header) == cap && pos != start) |
| 517 | return pos; |
| 518 | |
| 519 | pos = PCI_EXT_CAP_NEXT(header); |
| 520 | if (pos < PCI_CFG_SPACE_SIZE) |
| 521 | break; |
| 522 | |
| 523 | if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL) |
| 524 | break; |
| 525 | } |
| 526 | |
| 527 | return 0; |
| 528 | } |
| 529 | EXPORT_SYMBOL_GPL(pci_find_next_ext_capability); |
| 530 | |
| 531 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 532 | * pci_find_ext_capability - Find an extended capability |
| 533 | * @dev: PCI device to query |
| 534 | * @cap: capability code |
| 535 | * |
| 536 | * Returns the address of the requested extended capability structure |
| 537 | * within the device's PCI configuration space or 0 if the device does |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 538 | * not support it. Possible values for @cap include: |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 539 | * |
| 540 | * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting |
| 541 | * %PCI_EXT_CAP_ID_VC Virtual Channel |
| 542 | * %PCI_EXT_CAP_ID_DSN Device Serial Number |
| 543 | * %PCI_EXT_CAP_ID_PWR Power Budgeting |
| 544 | */ |
| 545 | int pci_find_ext_capability(struct pci_dev *dev, int cap) |
| 546 | { |
Bjorn Helgaas | 44a9a36 | 2012-07-13 14:24:59 -0600 | [diff] [blame] | 547 | return pci_find_next_ext_capability(dev, 0, cap); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 548 | } |
Brice Goglin | 3a720d7 | 2006-05-23 06:10:01 -0400 | [diff] [blame] | 549 | EXPORT_SYMBOL_GPL(pci_find_ext_capability); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 550 | |
Michael Ellerman | 687d5fe | 2006-11-22 18:26:18 +1100 | [diff] [blame] | 551 | static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap) |
| 552 | { |
| 553 | int rc, ttl = PCI_FIND_CAP_TTL; |
| 554 | u8 cap, mask; |
| 555 | |
| 556 | if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST) |
| 557 | mask = HT_3BIT_CAP_MASK; |
| 558 | else |
| 559 | mask = HT_5BIT_CAP_MASK; |
| 560 | |
| 561 | pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos, |
| 562 | PCI_CAP_ID_HT, &ttl); |
| 563 | while (pos) { |
| 564 | rc = pci_read_config_byte(dev, pos + 3, &cap); |
| 565 | if (rc != PCIBIOS_SUCCESSFUL) |
| 566 | return 0; |
| 567 | |
| 568 | if ((cap & mask) == ht_cap) |
| 569 | return pos; |
| 570 | |
Brice Goglin | 47a4d5b | 2007-01-10 23:15:29 -0800 | [diff] [blame] | 571 | pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, |
| 572 | pos + PCI_CAP_LIST_NEXT, |
Michael Ellerman | 687d5fe | 2006-11-22 18:26:18 +1100 | [diff] [blame] | 573 | PCI_CAP_ID_HT, &ttl); |
| 574 | } |
| 575 | |
| 576 | return 0; |
| 577 | } |
| 578 | /** |
| 579 | * pci_find_next_ht_capability - query a device's Hypertransport capabilities |
| 580 | * @dev: PCI device to query |
| 581 | * @pos: Position from which to continue searching |
| 582 | * @ht_cap: Hypertransport capability code |
| 583 | * |
| 584 | * To be used in conjunction with pci_find_ht_capability() to search for |
| 585 | * all capabilities matching @ht_cap. @pos should always be a value returned |
| 586 | * from pci_find_ht_capability(). |
| 587 | * |
| 588 | * NB. To be 100% safe against broken PCI devices, the caller should take |
| 589 | * steps to avoid an infinite loop. |
| 590 | */ |
| 591 | int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap) |
| 592 | { |
| 593 | return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap); |
| 594 | } |
| 595 | EXPORT_SYMBOL_GPL(pci_find_next_ht_capability); |
| 596 | |
| 597 | /** |
| 598 | * pci_find_ht_capability - query a device's Hypertransport capabilities |
| 599 | * @dev: PCI device to query |
| 600 | * @ht_cap: Hypertransport capability code |
| 601 | * |
| 602 | * Tell if a device supports a given Hypertransport capability. |
| 603 | * Returns an address within the device's PCI configuration space |
| 604 | * or 0 in case the device does not support the request capability. |
| 605 | * The address points to the PCI capability, of type PCI_CAP_ID_HT, |
| 606 | * which has a Hypertransport capability matching @ht_cap. |
| 607 | */ |
| 608 | int pci_find_ht_capability(struct pci_dev *dev, int ht_cap) |
| 609 | { |
| 610 | int pos; |
| 611 | |
| 612 | pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type); |
| 613 | if (pos) |
| 614 | pos = __pci_find_next_ht_cap(dev, pos, ht_cap); |
| 615 | |
| 616 | return pos; |
| 617 | } |
| 618 | EXPORT_SYMBOL_GPL(pci_find_ht_capability); |
| 619 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 620 | /** |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 621 | * pci_find_parent_resource - return resource region of parent bus of given |
| 622 | * region |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 623 | * @dev: PCI device structure contains resources to be searched |
| 624 | * @res: child resource record for which parent is sought |
| 625 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 626 | * For given resource region of given device, return the resource region of |
| 627 | * parent bus the given region is contained in. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 628 | */ |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 629 | struct resource *pci_find_parent_resource(const struct pci_dev *dev, |
| 630 | struct resource *res) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 631 | { |
| 632 | const struct pci_bus *bus = dev->bus; |
Bjorn Helgaas | f44116a | 2014-02-26 11:25:58 -0700 | [diff] [blame] | 633 | struct resource *r; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 634 | int i; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 635 | |
Bjorn Helgaas | 89a74ec | 2010-02-23 10:24:31 -0700 | [diff] [blame] | 636 | pci_bus_for_each_resource(bus, r, i) { |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 637 | if (!r) |
| 638 | continue; |
Ard Biesheuvel | 3134233 | 2017-04-11 17:33:12 +0100 | [diff] [blame] | 639 | if (resource_contains(r, res)) { |
Bjorn Helgaas | f44116a | 2014-02-26 11:25:58 -0700 | [diff] [blame] | 640 | |
| 641 | /* |
| 642 | * If the window is prefetchable but the BAR is |
| 643 | * not, the allocator made a mistake. |
| 644 | */ |
| 645 | if (r->flags & IORESOURCE_PREFETCH && |
| 646 | !(res->flags & IORESOURCE_PREFETCH)) |
| 647 | return NULL; |
| 648 | |
| 649 | /* |
| 650 | * If we're below a transparent bridge, there may |
| 651 | * be both a positively-decoded aperture and a |
| 652 | * subtractively-decoded region that contain the BAR. |
| 653 | * We want the positively-decoded one, so this depends |
| 654 | * on pci_bus_for_each_resource() giving us those |
| 655 | * first. |
| 656 | */ |
| 657 | return r; |
| 658 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 659 | } |
Bjorn Helgaas | f44116a | 2014-02-26 11:25:58 -0700 | [diff] [blame] | 660 | return NULL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 661 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 662 | EXPORT_SYMBOL(pci_find_parent_resource); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 663 | |
| 664 | /** |
Mika Westerberg | afd29f9 | 2016-09-15 11:07:03 +0300 | [diff] [blame] | 665 | * pci_find_resource - Return matching PCI device resource |
| 666 | * @dev: PCI device to query |
| 667 | * @res: Resource to look for |
| 668 | * |
| 669 | * Goes over standard PCI resources (BARs) and checks if the given resource |
| 670 | * is partially or fully contained in any of them. In that case the |
| 671 | * matching resource is returned, %NULL otherwise. |
| 672 | */ |
| 673 | struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res) |
| 674 | { |
| 675 | int i; |
| 676 | |
| 677 | for (i = 0; i < PCI_ROM_RESOURCE; i++) { |
| 678 | struct resource *r = &dev->resource[i]; |
| 679 | |
| 680 | if (r->start && resource_contains(r, res)) |
| 681 | return r; |
| 682 | } |
| 683 | |
| 684 | return NULL; |
| 685 | } |
| 686 | EXPORT_SYMBOL(pci_find_resource); |
| 687 | |
| 688 | /** |
Hariprasad Shenai | c56d445 | 2015-10-18 19:55:04 +0530 | [diff] [blame] | 689 | * pci_find_pcie_root_port - return PCIe Root Port |
| 690 | * @dev: PCI device to query |
| 691 | * |
| 692 | * Traverse up the parent chain and return the PCIe Root Port PCI Device |
| 693 | * for a given PCI Device. |
| 694 | */ |
| 695 | struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev) |
| 696 | { |
Thierry Reding | b6f6d56 | 2017-08-17 13:06:14 +0200 | [diff] [blame] | 697 | struct pci_dev *bridge, *highest_pcie_bridge = dev; |
Hariprasad Shenai | c56d445 | 2015-10-18 19:55:04 +0530 | [diff] [blame] | 698 | |
| 699 | bridge = pci_upstream_bridge(dev); |
| 700 | while (bridge && pci_is_pcie(bridge)) { |
| 701 | highest_pcie_bridge = bridge; |
| 702 | bridge = pci_upstream_bridge(bridge); |
| 703 | } |
| 704 | |
Thierry Reding | b6f6d56 | 2017-08-17 13:06:14 +0200 | [diff] [blame] | 705 | if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT) |
| 706 | return NULL; |
Hariprasad Shenai | c56d445 | 2015-10-18 19:55:04 +0530 | [diff] [blame] | 707 | |
Thierry Reding | b6f6d56 | 2017-08-17 13:06:14 +0200 | [diff] [blame] | 708 | return highest_pcie_bridge; |
Hariprasad Shenai | c56d445 | 2015-10-18 19:55:04 +0530 | [diff] [blame] | 709 | } |
| 710 | EXPORT_SYMBOL(pci_find_pcie_root_port); |
| 711 | |
| 712 | /** |
Alex Williamson | 157e876 | 2013-12-17 16:43:39 -0700 | [diff] [blame] | 713 | * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos |
| 714 | * @dev: the PCI device to operate on |
| 715 | * @pos: config space offset of status word |
| 716 | * @mask: mask of bit(s) to care about in status word |
| 717 | * |
| 718 | * Return 1 when mask bit(s) in status word clear, 0 otherwise. |
| 719 | */ |
| 720 | int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask) |
| 721 | { |
| 722 | int i; |
| 723 | |
| 724 | /* Wait for Transaction Pending bit clean */ |
| 725 | for (i = 0; i < 4; i++) { |
| 726 | u16 status; |
| 727 | if (i) |
| 728 | msleep((1 << (i - 1)) * 100); |
| 729 | |
| 730 | pci_read_config_word(dev, pos, &status); |
| 731 | if (!(status & mask)) |
| 732 | return 1; |
| 733 | } |
| 734 | |
| 735 | return 0; |
| 736 | } |
| 737 | |
| 738 | /** |
Wei Yang | 70675e0 | 2015-07-29 16:52:58 +0800 | [diff] [blame] | 739 | * pci_restore_bars - restore a device's BAR values (e.g. after wake-up) |
John W. Linville | 064b53db | 2005-07-27 10:19:44 -0400 | [diff] [blame] | 740 | * @dev: PCI device to have its BARs restored |
| 741 | * |
| 742 | * Restore the BAR values for a given device, so as to make it |
| 743 | * accessible by its driver. |
| 744 | */ |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 745 | static void pci_restore_bars(struct pci_dev *dev) |
John W. Linville | 064b53db | 2005-07-27 10:19:44 -0400 | [diff] [blame] | 746 | { |
Yu Zhao | bc5f5a8 | 2008-11-22 02:40:00 +0800 | [diff] [blame] | 747 | int i; |
John W. Linville | 064b53db | 2005-07-27 10:19:44 -0400 | [diff] [blame] | 748 | |
Yu Zhao | bc5f5a8 | 2008-11-22 02:40:00 +0800 | [diff] [blame] | 749 | for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) |
Yu Zhao | 14add80 | 2008-11-22 02:38:52 +0800 | [diff] [blame] | 750 | pci_update_resource(dev, i); |
John W. Linville | 064b53db | 2005-07-27 10:19:44 -0400 | [diff] [blame] | 751 | } |
| 752 | |
Julia Lawall | 299f2ff | 2015-12-06 17:33:45 +0100 | [diff] [blame] | 753 | static const struct pci_platform_pm_ops *pci_platform_pm; |
Rafael J. Wysocki | 961d912 | 2008-07-07 03:32:02 +0200 | [diff] [blame] | 754 | |
Julia Lawall | 299f2ff | 2015-12-06 17:33:45 +0100 | [diff] [blame] | 755 | int pci_set_platform_pm(const struct pci_platform_pm_ops *ops) |
Rafael J. Wysocki | 961d912 | 2008-07-07 03:32:02 +0200 | [diff] [blame] | 756 | { |
Lukas Wunner | cc7cc02 | 2016-09-18 05:39:20 +0200 | [diff] [blame] | 757 | if (!ops->is_manageable || !ops->set_state || !ops->get_state || |
Rafael J. Wysocki | 0847684 | 2017-06-24 01:57:35 +0200 | [diff] [blame] | 758 | !ops->choose_state || !ops->set_wakeup || !ops->need_resume) |
Rafael J. Wysocki | 961d912 | 2008-07-07 03:32:02 +0200 | [diff] [blame] | 759 | return -EINVAL; |
| 760 | pci_platform_pm = ops; |
| 761 | return 0; |
| 762 | } |
| 763 | |
| 764 | static inline bool platform_pci_power_manageable(struct pci_dev *dev) |
| 765 | { |
| 766 | return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false; |
| 767 | } |
| 768 | |
| 769 | static inline int platform_pci_set_power_state(struct pci_dev *dev, |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 770 | pci_power_t t) |
Rafael J. Wysocki | 961d912 | 2008-07-07 03:32:02 +0200 | [diff] [blame] | 771 | { |
| 772 | return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS; |
| 773 | } |
| 774 | |
Lukas Wunner | cc7cc02 | 2016-09-18 05:39:20 +0200 | [diff] [blame] | 775 | static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev) |
| 776 | { |
| 777 | return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN; |
| 778 | } |
| 779 | |
Rafael J. Wysocki | b51033e | 2019-06-25 14:09:12 +0200 | [diff] [blame] | 780 | static inline void platform_pci_refresh_power_state(struct pci_dev *dev) |
| 781 | { |
| 782 | if (pci_platform_pm && pci_platform_pm->refresh_state) |
| 783 | pci_platform_pm->refresh_state(dev); |
| 784 | } |
| 785 | |
Rafael J. Wysocki | 961d912 | 2008-07-07 03:32:02 +0200 | [diff] [blame] | 786 | static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev) |
| 787 | { |
| 788 | return pci_platform_pm ? |
| 789 | pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR; |
| 790 | } |
Randy Dunlap | 8f7020d | 2005-10-23 11:57:38 -0700 | [diff] [blame] | 791 | |
Rafael J. Wysocki | 0847684 | 2017-06-24 01:57:35 +0200 | [diff] [blame] | 792 | static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable) |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 793 | { |
| 794 | return pci_platform_pm ? |
Rafael J. Wysocki | 0847684 | 2017-06-24 01:57:35 +0200 | [diff] [blame] | 795 | pci_platform_pm->set_wakeup(dev, enable) : -ENODEV; |
Rafael J. Wysocki | b67ea76 | 2010-02-17 23:44:09 +0100 | [diff] [blame] | 796 | } |
| 797 | |
Rafael J. Wysocki | bac2a90 | 2015-01-21 02:17:42 +0100 | [diff] [blame] | 798 | static inline bool platform_pci_need_resume(struct pci_dev *dev) |
| 799 | { |
| 800 | return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false; |
| 801 | } |
| 802 | |
Mika Westerberg | 26ad34d | 2018-09-27 16:57:14 -0500 | [diff] [blame] | 803 | static inline bool platform_pci_bridge_d3(struct pci_dev *dev) |
| 804 | { |
| 805 | return pci_platform_pm ? pci_platform_pm->bridge_d3(dev) : false; |
| 806 | } |
| 807 | |
John W. Linville | 064b53db | 2005-07-27 10:19:44 -0400 | [diff] [blame] | 808 | /** |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 809 | * pci_raw_set_power_state - Use PCI PM registers to set the power state of |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 810 | * given PCI device |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 811 | * @dev: PCI device to handle. |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 812 | * @state: PCI power state (D0, D1, D2, D3hot) to put the device into. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 813 | * |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 814 | * RETURN VALUE: |
| 815 | * -EINVAL if the requested state is invalid. |
| 816 | * -EIO if device does not support PCI PM or its PM capabilities register has a |
| 817 | * wrong version, or device doesn't support the requested state. |
| 818 | * 0 if device already is in the requested state. |
| 819 | * 0 if device's power state has been successfully changed. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 820 | */ |
Rafael J. Wysocki | f00a20e | 2009-03-16 22:40:08 +0100 | [diff] [blame] | 821 | static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 822 | { |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 823 | u16 pmcsr; |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 824 | bool need_restore = false; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 825 | |
Rafael J. Wysocki | 4a86590 | 2009-03-16 22:40:36 +0100 | [diff] [blame] | 826 | /* Check if we're already there */ |
| 827 | if (dev->current_state == state) |
| 828 | return 0; |
| 829 | |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 830 | if (!dev->pm_cap) |
Andrew Lunn | cca03de | 2007-07-09 11:55:58 -0700 | [diff] [blame] | 831 | return -EIO; |
| 832 | |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 833 | if (state < PCI_D0 || state > PCI_D3hot) |
| 834 | return -EINVAL; |
| 835 | |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 836 | /* |
Bjorn Helgaas | e43f15e | 2019-08-02 18:47:22 -0500 | [diff] [blame] | 837 | * Validate transition: We can enter D0 from any state, but if |
| 838 | * we're already in a low-power state, we can only go deeper. E.g., |
| 839 | * we can go from D1 to D3, but we can't go directly from D3 to D1; |
| 840 | * we'd have to go from D3 to D0, then to D1. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 841 | */ |
Rafael J. Wysocki | 4a86590 | 2009-03-16 22:40:36 +0100 | [diff] [blame] | 842 | if (state != PCI_D0 && dev->current_state <= PCI_D3cold |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 843 | && dev->current_state > state) { |
Bjorn Helgaas | e43f15e | 2019-08-02 18:47:22 -0500 | [diff] [blame] | 844 | pci_err(dev, "invalid power transition (from %s to %s)\n", |
| 845 | pci_power_name(dev->current_state), |
| 846 | pci_power_name(state)); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 847 | return -EINVAL; |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 848 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 849 | |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 850 | /* Check if this device supports the desired state */ |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 851 | if ((state == PCI_D1 && !dev->d1_support) |
| 852 | || (state == PCI_D2 && !dev->d2_support)) |
Daniel Ritz | 3fe9d19 | 2005-08-17 15:32:19 -0700 | [diff] [blame] | 853 | return -EIO; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 854 | |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 855 | pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); |
Bjorn Helgaas | 327ccbb | 2019-08-01 11:50:56 -0500 | [diff] [blame] | 856 | if (pmcsr == (u16) ~0) { |
| 857 | pci_err(dev, "can't change power state from %s to %s (config space inaccessible)\n", |
| 858 | pci_power_name(dev->current_state), |
| 859 | pci_power_name(state)); |
| 860 | return -EIO; |
| 861 | } |
John W. Linville | 064b53db | 2005-07-27 10:19:44 -0400 | [diff] [blame] | 862 | |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 863 | /* |
| 864 | * If we're (effectively) in D3, force entire word to 0. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 865 | * This doesn't affect PME_Status, disables PME_En, and |
| 866 | * sets PowerState to 0. |
| 867 | */ |
John W. Linville | 32a3658 | 2005-09-14 09:52:42 -0400 | [diff] [blame] | 868 | switch (dev->current_state) { |
John W. Linville | d3535fb | 2005-09-28 17:50:51 -0400 | [diff] [blame] | 869 | case PCI_D0: |
| 870 | case PCI_D1: |
| 871 | case PCI_D2: |
| 872 | pmcsr &= ~PCI_PM_CTRL_STATE_MASK; |
| 873 | pmcsr |= state; |
| 874 | break; |
Rafael J. Wysocki | f62795f | 2009-05-18 22:51:12 +0200 | [diff] [blame] | 875 | case PCI_D3hot: |
| 876 | case PCI_D3cold: |
John W. Linville | 32a3658 | 2005-09-14 09:52:42 -0400 | [diff] [blame] | 877 | case PCI_UNKNOWN: /* Boot-up */ |
| 878 | if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot |
Rafael J. Wysocki | f00a20e | 2009-03-16 22:40:08 +0100 | [diff] [blame] | 879 | && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET)) |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 880 | need_restore = true; |
Mathieu Malaterre | 1d09d57 | 2019-01-14 21:41:36 +0100 | [diff] [blame] | 881 | /* Fall-through - force to D0 */ |
John W. Linville | 32a3658 | 2005-09-14 09:52:42 -0400 | [diff] [blame] | 882 | default: |
John W. Linville | d3535fb | 2005-09-28 17:50:51 -0400 | [diff] [blame] | 883 | pmcsr = 0; |
John W. Linville | 32a3658 | 2005-09-14 09:52:42 -0400 | [diff] [blame] | 884 | break; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 885 | } |
| 886 | |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 887 | /* Enter specified state */ |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 888 | pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 889 | |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 890 | /* |
| 891 | * Mandatory power management transition delays; see PCI PM 1.1 |
| 892 | * 5.6.1 table 18 |
| 893 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 894 | if (state == PCI_D3hot || dev->current_state == PCI_D3hot) |
Rafael J. Wysocki | 1ae861e | 2009-12-31 12:15:54 +0100 | [diff] [blame] | 895 | pci_dev_d3_sleep(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 896 | else if (state == PCI_D2 || dev->current_state == PCI_D2) |
Bjorn Helgaas | 7e24bc34 | 2019-10-23 17:40:52 -0500 | [diff] [blame] | 897 | msleep(PCI_PM_D2_DELAY); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 898 | |
Rafael J. Wysocki | e13cdbd | 2009-10-05 00:48:40 +0200 | [diff] [blame] | 899 | pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); |
| 900 | dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK); |
Krzysztof Wilczynski | 7f1c62c | 2019-08-26 00:46:16 +0200 | [diff] [blame] | 901 | if (dev->current_state != state) |
Bjorn Helgaas | e43f15e | 2019-08-02 18:47:22 -0500 | [diff] [blame] | 902 | pci_info_ratelimited(dev, "refused to change power state from %s to %s\n", |
| 903 | pci_power_name(dev->current_state), |
| 904 | pci_power_name(state)); |
John W. Linville | 064b53db | 2005-07-27 10:19:44 -0400 | [diff] [blame] | 905 | |
Huang Ying | 448bd85 | 2012-06-23 10:23:51 +0800 | [diff] [blame] | 906 | /* |
| 907 | * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT |
John W. Linville | 064b53db | 2005-07-27 10:19:44 -0400 | [diff] [blame] | 908 | * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning |
| 909 | * from D3hot to D0 _may_ perform an internal reset, thereby |
| 910 | * going to "D0 Uninitialized" rather than "D0 Initialized". |
| 911 | * For example, at least some versions of the 3c905B and the |
| 912 | * 3c556B exhibit this behaviour. |
| 913 | * |
| 914 | * At least some laptop BIOSen (e.g. the Thinkpad T21) leave |
| 915 | * devices in a D3hot state at boot. Consequently, we need to |
| 916 | * restore at least the BARs so that the device will be |
| 917 | * accessible to its driver. |
| 918 | */ |
| 919 | if (need_restore) |
| 920 | pci_restore_bars(dev); |
| 921 | |
Rafael J. Wysocki | f00a20e | 2009-03-16 22:40:08 +0100 | [diff] [blame] | 922 | if (dev->bus->self) |
Shaohua Li | 7d715a6 | 2008-02-25 09:46:41 +0800 | [diff] [blame] | 923 | pcie_aspm_pm_state_change(dev->bus->self); |
| 924 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 925 | return 0; |
| 926 | } |
| 927 | |
| 928 | /** |
Lukas Wunner | a6a6402 | 2016-09-18 05:39:20 +0200 | [diff] [blame] | 929 | * pci_update_current_state - Read power state of given device and cache it |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 930 | * @dev: PCI device to handle. |
Rafael J. Wysocki | f06fc0b | 2008-12-27 16:30:52 +0100 | [diff] [blame] | 931 | * @state: State to cache in case the device doesn't have the PM capability |
Lukas Wunner | a6a6402 | 2016-09-18 05:39:20 +0200 | [diff] [blame] | 932 | * |
| 933 | * The power state is read from the PMCSR register, which however is |
| 934 | * inaccessible in D3cold. The platform firmware is therefore queried first |
| 935 | * to detect accessibility of the register. In case the platform firmware |
| 936 | * reports an incorrect state or the device isn't power manageable by the |
| 937 | * platform at all, we try to detect D3cold by testing accessibility of the |
| 938 | * vendor ID in config space. |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 939 | */ |
Rafael J. Wysocki | 73410429 | 2009-01-07 13:07:15 +0100 | [diff] [blame] | 940 | void pci_update_current_state(struct pci_dev *dev, pci_power_t state) |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 941 | { |
Lukas Wunner | a6a6402 | 2016-09-18 05:39:20 +0200 | [diff] [blame] | 942 | if (platform_pci_get_power_state(dev) == PCI_D3cold || |
| 943 | !pci_device_is_present(dev)) { |
| 944 | dev->current_state = PCI_D3cold; |
| 945 | } else if (dev->pm_cap) { |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 946 | u16 pmcsr; |
| 947 | |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 948 | pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 949 | dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK); |
Rafael J. Wysocki | f06fc0b | 2008-12-27 16:30:52 +0100 | [diff] [blame] | 950 | } else { |
| 951 | dev->current_state = state; |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 952 | } |
| 953 | } |
| 954 | |
| 955 | /** |
Rafael J. Wysocki | b51033e | 2019-06-25 14:09:12 +0200 | [diff] [blame] | 956 | * pci_refresh_power_state - Refresh the given device's power state data |
| 957 | * @dev: Target PCI device. |
| 958 | * |
| 959 | * Ask the platform to refresh the devices power state information and invoke |
| 960 | * pci_update_current_state() to update its current PCI power state. |
| 961 | */ |
| 962 | void pci_refresh_power_state(struct pci_dev *dev) |
| 963 | { |
| 964 | if (platform_pci_power_manageable(dev)) |
| 965 | platform_pci_refresh_power_state(dev); |
| 966 | |
| 967 | pci_update_current_state(dev, dev->current_state); |
| 968 | } |
| 969 | |
| 970 | /** |
Rafael J. Wysocki | 0e5dd46 | 2009-03-26 22:51:40 +0100 | [diff] [blame] | 971 | * pci_platform_power_transition - Use platform to change device power state |
| 972 | * @dev: PCI device to handle. |
| 973 | * @state: State to put the device into. |
| 974 | */ |
Rafael J. Wysocki | d6aa37c | 2019-11-05 11:30:36 +0100 | [diff] [blame] | 975 | int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state) |
Rafael J. Wysocki | 0e5dd46 | 2009-03-26 22:51:40 +0100 | [diff] [blame] | 976 | { |
| 977 | int error; |
| 978 | |
| 979 | if (platform_pci_power_manageable(dev)) { |
| 980 | error = platform_pci_set_power_state(dev, state); |
| 981 | if (!error) |
| 982 | pci_update_current_state(dev, state); |
Rafael J. Wysocki | 769ba72 | 2013-04-12 13:58:17 +0000 | [diff] [blame] | 983 | } else |
Rafael J. Wysocki | 0e5dd46 | 2009-03-26 22:51:40 +0100 | [diff] [blame] | 984 | error = -ENODEV; |
Rafael J. Wysocki | 769ba72 | 2013-04-12 13:58:17 +0000 | [diff] [blame] | 985 | |
| 986 | if (error && !dev->pm_cap) /* Fall back to PCI_D0 */ |
| 987 | dev->current_state = PCI_D0; |
Rafael J. Wysocki | 0e5dd46 | 2009-03-26 22:51:40 +0100 | [diff] [blame] | 988 | |
| 989 | return error; |
| 990 | } |
Rafael J. Wysocki | d6aa37c | 2019-11-05 11:30:36 +0100 | [diff] [blame] | 991 | EXPORT_SYMBOL_GPL(pci_platform_power_transition); |
Rafael J. Wysocki | 0e5dd46 | 2009-03-26 22:51:40 +0100 | [diff] [blame] | 992 | |
| 993 | /** |
Stephen Hemminger | 0b950f0 | 2014-01-10 17:14:48 -0700 | [diff] [blame] | 994 | * pci_wakeup - Wake up a PCI device |
| 995 | * @pci_dev: Device to handle. |
| 996 | * @ign: ignored parameter |
| 997 | */ |
| 998 | static int pci_wakeup(struct pci_dev *pci_dev, void *ign) |
| 999 | { |
| 1000 | pci_wakeup_event(pci_dev); |
| 1001 | pm_request_resume(&pci_dev->dev); |
| 1002 | return 0; |
| 1003 | } |
| 1004 | |
| 1005 | /** |
| 1006 | * pci_wakeup_bus - Walk given bus and wake up devices on it |
| 1007 | * @bus: Top bus of the subtree to walk. |
| 1008 | */ |
Lukas Wunner | 2a4d2c4 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 1009 | void pci_wakeup_bus(struct pci_bus *bus) |
Stephen Hemminger | 0b950f0 | 2014-01-10 17:14:48 -0700 | [diff] [blame] | 1010 | { |
| 1011 | if (bus) |
| 1012 | pci_walk_bus(bus, pci_wakeup, NULL); |
| 1013 | } |
| 1014 | |
Vidya Sagar | bae2684 | 2019-11-20 10:47:42 +0530 | [diff] [blame^] | 1015 | static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout) |
| 1016 | { |
| 1017 | int delay = 1; |
| 1018 | u32 id; |
| 1019 | |
| 1020 | /* |
| 1021 | * After reset, the device should not silently discard config |
| 1022 | * requests, but it may still indicate that it needs more time by |
| 1023 | * responding to them with CRS completions. The Root Port will |
| 1024 | * generally synthesize ~0 data to complete the read (except when |
| 1025 | * CRS SV is enabled and the read was for the Vendor ID; in that |
| 1026 | * case it synthesizes 0x0001 data). |
| 1027 | * |
| 1028 | * Wait for the device to return a non-CRS completion. Read the |
| 1029 | * Command register instead of Vendor ID so we don't have to |
| 1030 | * contend with the CRS SV value. |
| 1031 | */ |
| 1032 | pci_read_config_dword(dev, PCI_COMMAND, &id); |
| 1033 | while (id == ~0) { |
| 1034 | if (delay > timeout) { |
| 1035 | pci_warn(dev, "not ready %dms after %s; giving up\n", |
| 1036 | delay - 1, reset_type); |
| 1037 | return -ENOTTY; |
| 1038 | } |
| 1039 | |
| 1040 | if (delay > 1000) |
| 1041 | pci_info(dev, "not ready %dms after %s; waiting\n", |
| 1042 | delay - 1, reset_type); |
| 1043 | |
| 1044 | msleep(delay); |
| 1045 | delay *= 2; |
| 1046 | pci_read_config_dword(dev, PCI_COMMAND, &id); |
| 1047 | } |
| 1048 | |
| 1049 | if (delay > 1000) |
| 1050 | pci_info(dev, "ready %dms after %s\n", delay - 1, |
| 1051 | reset_type); |
| 1052 | |
| 1053 | return 0; |
| 1054 | } |
| 1055 | |
Stephen Hemminger | 0b950f0 | 2014-01-10 17:14:48 -0700 | [diff] [blame] | 1056 | /** |
Rafael J. Wysocki | adfac8f | 2019-11-05 11:27:49 +0100 | [diff] [blame] | 1057 | * pci_power_up - Put the given device into D0 |
| 1058 | * @dev: PCI device to power up |
| 1059 | */ |
| 1060 | int pci_power_up(struct pci_dev *dev) |
| 1061 | { |
Rafael J. Wysocki | dc2256b | 2019-11-05 11:29:16 +0100 | [diff] [blame] | 1062 | pci_platform_power_transition(dev, PCI_D0); |
| 1063 | |
| 1064 | /* |
Mika Westerberg | ad9001f | 2019-11-12 12:16:17 +0300 | [diff] [blame] | 1065 | * Mandatory power management transition delays are handled in |
| 1066 | * pci_pm_resume_noirq() and pci_pm_runtime_resume() of the |
| 1067 | * corresponding bridge. |
Rafael J. Wysocki | dc2256b | 2019-11-05 11:29:16 +0100 | [diff] [blame] | 1068 | */ |
| 1069 | if (dev->runtime_d3cold) { |
Rafael J. Wysocki | dc2256b | 2019-11-05 11:29:16 +0100 | [diff] [blame] | 1070 | /* |
| 1071 | * When powering on a bridge from D3cold, the whole hierarchy |
| 1072 | * may be powered on into D0uninitialized state, resume them to |
| 1073 | * give them a chance to suspend again |
| 1074 | */ |
| 1075 | pci_wakeup_bus(dev->subordinate); |
| 1076 | } |
| 1077 | |
Rafael J. Wysocki | adfac8f | 2019-11-05 11:27:49 +0100 | [diff] [blame] | 1078 | return pci_raw_set_power_state(dev, PCI_D0); |
| 1079 | } |
| 1080 | |
| 1081 | /** |
Huang Ying | 448bd85 | 2012-06-23 10:23:51 +0800 | [diff] [blame] | 1082 | * __pci_dev_set_current_state - Set current state of a PCI device |
| 1083 | * @dev: Device to handle |
| 1084 | * @data: pointer to state to be set |
| 1085 | */ |
| 1086 | static int __pci_dev_set_current_state(struct pci_dev *dev, void *data) |
| 1087 | { |
| 1088 | pci_power_t state = *(pci_power_t *)data; |
| 1089 | |
| 1090 | dev->current_state = state; |
| 1091 | return 0; |
| 1092 | } |
| 1093 | |
| 1094 | /** |
Lukas Wunner | 2a4d2c4 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 1095 | * pci_bus_set_current_state - Walk given bus and set current state of devices |
Huang Ying | 448bd85 | 2012-06-23 10:23:51 +0800 | [diff] [blame] | 1096 | * @bus: Top bus of the subtree to walk. |
| 1097 | * @state: state to be set |
| 1098 | */ |
Lukas Wunner | 2a4d2c4 | 2018-03-03 10:53:24 +0100 | [diff] [blame] | 1099 | void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state) |
Huang Ying | 448bd85 | 2012-06-23 10:23:51 +0800 | [diff] [blame] | 1100 | { |
| 1101 | if (bus) |
| 1102 | pci_walk_bus(bus, __pci_dev_set_current_state, &state); |
Rafael J. Wysocki | 0e5dd46 | 2009-03-26 22:51:40 +0100 | [diff] [blame] | 1103 | } |
| 1104 | |
| 1105 | /** |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 1106 | * pci_set_power_state - Set the power state of a PCI device |
| 1107 | * @dev: PCI device to handle. |
| 1108 | * @state: PCI power state (D0, D1, D2, D3hot) to put the device into. |
| 1109 | * |
Nick Andrew | 877d031 | 2009-01-26 11:06:57 +0100 | [diff] [blame] | 1110 | * Transition a device to a new power state, using the platform firmware and/or |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 1111 | * the device's PCI PM registers. |
| 1112 | * |
| 1113 | * RETURN VALUE: |
| 1114 | * -EINVAL if the requested state is invalid. |
| 1115 | * -EIO if device does not support PCI PM or its PM capabilities register has a |
| 1116 | * wrong version, or device doesn't support the requested state. |
Piotr Gregor | ab4b8a4 | 2017-08-02 20:42:18 +0100 | [diff] [blame] | 1117 | * 0 if the transition is to D1 or D2 but D1 and D2 are not supported. |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 1118 | * 0 if device already is in the requested state. |
Piotr Gregor | ab4b8a4 | 2017-08-02 20:42:18 +0100 | [diff] [blame] | 1119 | * 0 if the transition is to D3 but D3 is not supported. |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 1120 | * 0 if device's power state has been successfully changed. |
| 1121 | */ |
| 1122 | int pci_set_power_state(struct pci_dev *dev, pci_power_t state) |
| 1123 | { |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 1124 | int error; |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 1125 | |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 1126 | /* Bound the state we're entering */ |
Huang Ying | 448bd85 | 2012-06-23 10:23:51 +0800 | [diff] [blame] | 1127 | if (state > PCI_D3cold) |
| 1128 | state = PCI_D3cold; |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 1129 | else if (state < PCI_D0) |
| 1130 | state = PCI_D0; |
| 1131 | else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev)) |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 1132 | |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 1133 | /* |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 1134 | * If the device or the parent bridge do not support PCI |
| 1135 | * PM, ignore the request if we're doing anything other |
| 1136 | * than putting it into D0 (which would only happen on |
| 1137 | * boot). |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 1138 | */ |
| 1139 | return 0; |
| 1140 | |
Rafael J. Wysocki | db288c9 | 2012-07-05 15:20:00 -0600 | [diff] [blame] | 1141 | /* Check if we're already there */ |
| 1142 | if (dev->current_state == state) |
| 1143 | return 0; |
| 1144 | |
Rafael J. Wysocki | adfac8f | 2019-11-05 11:27:49 +0100 | [diff] [blame] | 1145 | if (state == PCI_D0) |
| 1146 | return pci_power_up(dev); |
| 1147 | |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 1148 | /* |
| 1149 | * This device is quirked not to be put into D3, so don't put it in |
| 1150 | * D3 |
| 1151 | */ |
Huang Ying | 448bd85 | 2012-06-23 10:23:51 +0800 | [diff] [blame] | 1152 | if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3)) |
Alan Cox | 979b179 | 2008-07-24 17:18:38 +0100 | [diff] [blame] | 1153 | return 0; |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 1154 | |
Huang Ying | 448bd85 | 2012-06-23 10:23:51 +0800 | [diff] [blame] | 1155 | /* |
| 1156 | * To put device in D3cold, we put device into D3hot in native |
| 1157 | * way, then put device into D3cold with platform ops |
| 1158 | */ |
| 1159 | error = pci_raw_set_power_state(dev, state > PCI_D3hot ? |
| 1160 | PCI_D3hot : state); |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 1161 | |
Rafael J. Wysocki | 9c77e63 | 2019-11-05 17:32:08 +0100 | [diff] [blame] | 1162 | if (pci_platform_power_transition(dev, state)) |
| 1163 | return error; |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 1164 | |
Rafael J. Wysocki | 9c77e63 | 2019-11-05 17:32:08 +0100 | [diff] [blame] | 1165 | /* Powering off a bridge may power off the whole hierarchy */ |
| 1166 | if (state == PCI_D3cold) |
| 1167 | pci_bus_set_current_state(dev->subordinate, PCI_D3cold); |
| 1168 | |
| 1169 | return 0; |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 1170 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 1171 | EXPORT_SYMBOL(pci_set_power_state); |
Rafael J. Wysocki | 44e4e66 | 2008-07-07 03:32:52 +0200 | [diff] [blame] | 1172 | |
| 1173 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1174 | * pci_choose_state - Choose the power state of a PCI device |
| 1175 | * @dev: PCI device to be suspended |
| 1176 | * @state: target sleep state for the whole system. This is the value |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 1177 | * that is passed to suspend() function. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1178 | * |
| 1179 | * Returns PCI power state suitable for given device and given system |
| 1180 | * message. |
| 1181 | */ |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1182 | pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state) |
| 1183 | { |
Shaohua Li | ab826ca | 2007-07-20 10:03:22 +0800 | [diff] [blame] | 1184 | pci_power_t ret; |
David Shaohua Li | 0f64474 | 2005-03-19 00:15:48 -0500 | [diff] [blame] | 1185 | |
Yijing Wang | 728cdb7 | 2013-06-18 16:22:14 +0800 | [diff] [blame] | 1186 | if (!dev->pm_cap) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1187 | return PCI_D0; |
| 1188 | |
Rafael J. Wysocki | 961d912 | 2008-07-07 03:32:02 +0200 | [diff] [blame] | 1189 | ret = platform_pci_choose_state(dev); |
| 1190 | if (ret != PCI_POWER_ERROR) |
| 1191 | return ret; |
Pavel Machek | ca078ba | 2005-09-03 15:56:57 -0700 | [diff] [blame] | 1192 | |
| 1193 | switch (state.event) { |
| 1194 | case PM_EVENT_ON: |
| 1195 | return PCI_D0; |
| 1196 | case PM_EVENT_FREEZE: |
David Brownell | b887d2e | 2006-08-14 23:11:05 -0700 | [diff] [blame] | 1197 | case PM_EVENT_PRETHAW: |
| 1198 | /* REVISIT both freeze and pre-thaw "should" use D0 */ |
Pavel Machek | ca078ba | 2005-09-03 15:56:57 -0700 | [diff] [blame] | 1199 | case PM_EVENT_SUSPEND: |
Rafael J. Wysocki | 3a2d5b7 | 2008-02-23 19:13:25 +0100 | [diff] [blame] | 1200 | case PM_EVENT_HIBERNATE: |
Pavel Machek | ca078ba | 2005-09-03 15:56:57 -0700 | [diff] [blame] | 1201 | return PCI_D3hot; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1202 | default: |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1203 | pci_info(dev, "unrecognized suspend event %d\n", |
Bjorn Helgaas | 80ccba1 | 2008-06-13 10:52:11 -0600 | [diff] [blame] | 1204 | state.event); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1205 | BUG(); |
| 1206 | } |
| 1207 | return PCI_D0; |
| 1208 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1209 | EXPORT_SYMBOL(pci_choose_state); |
| 1210 | |
Yu Zhao | 8985851 | 2009-02-16 02:55:47 +0800 | [diff] [blame] | 1211 | #define PCI_EXP_SAVE_REGS 7 |
| 1212 | |
Alex Williamson | fd0f7f7 | 2013-12-17 16:43:45 -0700 | [diff] [blame] | 1213 | static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev, |
| 1214 | u16 cap, bool extended) |
Yinghai Lu | 34a4876 | 2012-02-11 00:18:41 -0800 | [diff] [blame] | 1215 | { |
| 1216 | struct pci_cap_saved_state *tmp; |
Yinghai Lu | 34a4876 | 2012-02-11 00:18:41 -0800 | [diff] [blame] | 1217 | |
Sasha Levin | b67bfe0 | 2013-02-27 17:06:00 -0800 | [diff] [blame] | 1218 | hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) { |
Alex Williamson | fd0f7f7 | 2013-12-17 16:43:45 -0700 | [diff] [blame] | 1219 | if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap) |
Yinghai Lu | 34a4876 | 2012-02-11 00:18:41 -0800 | [diff] [blame] | 1220 | return tmp; |
| 1221 | } |
| 1222 | return NULL; |
| 1223 | } |
| 1224 | |
Alex Williamson | fd0f7f7 | 2013-12-17 16:43:45 -0700 | [diff] [blame] | 1225 | struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap) |
| 1226 | { |
| 1227 | return _pci_find_saved_cap(dev, cap, false); |
| 1228 | } |
| 1229 | |
| 1230 | struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap) |
| 1231 | { |
| 1232 | return _pci_find_saved_cap(dev, cap, true); |
| 1233 | } |
| 1234 | |
Michael S. Tsirkin | b56a5a2 | 2006-08-21 16:22:22 +0300 | [diff] [blame] | 1235 | static int pci_save_pcie_state(struct pci_dev *dev) |
| 1236 | { |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 1237 | int i = 0; |
Michael S. Tsirkin | b56a5a2 | 2006-08-21 16:22:22 +0300 | [diff] [blame] | 1238 | struct pci_cap_saved_state *save_state; |
| 1239 | u16 *cap; |
| 1240 | |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 1241 | if (!pci_is_pcie(dev)) |
Michael S. Tsirkin | b56a5a2 | 2006-08-21 16:22:22 +0300 | [diff] [blame] | 1242 | return 0; |
| 1243 | |
Eric W. Biederman | 9f35575 | 2007-03-08 13:06:13 -0700 | [diff] [blame] | 1244 | save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP); |
Michael S. Tsirkin | b56a5a2 | 2006-08-21 16:22:22 +0300 | [diff] [blame] | 1245 | if (!save_state) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1246 | pci_err(dev, "buffer not found in %s\n", __func__); |
Michael S. Tsirkin | b56a5a2 | 2006-08-21 16:22:22 +0300 | [diff] [blame] | 1247 | return -ENOMEM; |
| 1248 | } |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 1249 | |
Alex Williamson | 24a4742f | 2011-05-10 10:02:11 -0600 | [diff] [blame] | 1250 | cap = (u16 *)&save_state->cap.data[0]; |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 1251 | pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]); |
| 1252 | pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]); |
| 1253 | pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]); |
| 1254 | pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]); |
| 1255 | pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]); |
| 1256 | pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]); |
| 1257 | pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]); |
Michael S. Tsirkin | b56a5a2 | 2006-08-21 16:22:22 +0300 | [diff] [blame] | 1258 | |
Michael S. Tsirkin | b56a5a2 | 2006-08-21 16:22:22 +0300 | [diff] [blame] | 1259 | return 0; |
| 1260 | } |
| 1261 | |
| 1262 | static void pci_restore_pcie_state(struct pci_dev *dev) |
| 1263 | { |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 1264 | int i = 0; |
Michael S. Tsirkin | b56a5a2 | 2006-08-21 16:22:22 +0300 | [diff] [blame] | 1265 | struct pci_cap_saved_state *save_state; |
| 1266 | u16 *cap; |
| 1267 | |
| 1268 | save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP); |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 1269 | if (!save_state) |
Michael S. Tsirkin | b56a5a2 | 2006-08-21 16:22:22 +0300 | [diff] [blame] | 1270 | return; |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 1271 | |
Alex Williamson | 24a4742f | 2011-05-10 10:02:11 -0600 | [diff] [blame] | 1272 | cap = (u16 *)&save_state->cap.data[0]; |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 1273 | pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]); |
| 1274 | pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]); |
| 1275 | pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]); |
| 1276 | pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]); |
| 1277 | pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]); |
| 1278 | pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]); |
| 1279 | pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]); |
Michael S. Tsirkin | b56a5a2 | 2006-08-21 16:22:22 +0300 | [diff] [blame] | 1280 | } |
| 1281 | |
Stephen Hemminger | cc692a5 | 2006-11-08 16:17:15 -0800 | [diff] [blame] | 1282 | static int pci_save_pcix_state(struct pci_dev *dev) |
| 1283 | { |
Rafael J. Wysocki | 63f4898 | 2008-12-07 22:02:58 +0100 | [diff] [blame] | 1284 | int pos; |
Stephen Hemminger | cc692a5 | 2006-11-08 16:17:15 -0800 | [diff] [blame] | 1285 | struct pci_cap_saved_state *save_state; |
Stephen Hemminger | cc692a5 | 2006-11-08 16:17:15 -0800 | [diff] [blame] | 1286 | |
| 1287 | pos = pci_find_capability(dev, PCI_CAP_ID_PCIX); |
Wei Yang | 0a1a9b4 | 2015-06-30 09:16:44 +0800 | [diff] [blame] | 1288 | if (!pos) |
Stephen Hemminger | cc692a5 | 2006-11-08 16:17:15 -0800 | [diff] [blame] | 1289 | return 0; |
| 1290 | |
Shaohua Li | f34303d | 2007-12-18 09:56:47 +0800 | [diff] [blame] | 1291 | save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX); |
Stephen Hemminger | cc692a5 | 2006-11-08 16:17:15 -0800 | [diff] [blame] | 1292 | if (!save_state) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1293 | pci_err(dev, "buffer not found in %s\n", __func__); |
Stephen Hemminger | cc692a5 | 2006-11-08 16:17:15 -0800 | [diff] [blame] | 1294 | return -ENOMEM; |
| 1295 | } |
Stephen Hemminger | cc692a5 | 2006-11-08 16:17:15 -0800 | [diff] [blame] | 1296 | |
Alex Williamson | 24a4742f | 2011-05-10 10:02:11 -0600 | [diff] [blame] | 1297 | pci_read_config_word(dev, pos + PCI_X_CMD, |
| 1298 | (u16 *)save_state->cap.data); |
Rafael J. Wysocki | 63f4898 | 2008-12-07 22:02:58 +0100 | [diff] [blame] | 1299 | |
Stephen Hemminger | cc692a5 | 2006-11-08 16:17:15 -0800 | [diff] [blame] | 1300 | return 0; |
| 1301 | } |
| 1302 | |
| 1303 | static void pci_restore_pcix_state(struct pci_dev *dev) |
| 1304 | { |
| 1305 | int i = 0, pos; |
| 1306 | struct pci_cap_saved_state *save_state; |
| 1307 | u16 *cap; |
| 1308 | |
| 1309 | save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX); |
| 1310 | pos = pci_find_capability(dev, PCI_CAP_ID_PCIX); |
Wei Yang | 0a1a9b4 | 2015-06-30 09:16:44 +0800 | [diff] [blame] | 1311 | if (!save_state || !pos) |
Stephen Hemminger | cc692a5 | 2006-11-08 16:17:15 -0800 | [diff] [blame] | 1312 | return; |
Alex Williamson | 24a4742f | 2011-05-10 10:02:11 -0600 | [diff] [blame] | 1313 | cap = (u16 *)&save_state->cap.data[0]; |
Stephen Hemminger | cc692a5 | 2006-11-08 16:17:15 -0800 | [diff] [blame] | 1314 | |
| 1315 | pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]); |
Stephen Hemminger | cc692a5 | 2006-11-08 16:17:15 -0800 | [diff] [blame] | 1316 | } |
| 1317 | |
Bjorn Helgaas | dbbfadf | 2019-01-09 08:22:08 -0600 | [diff] [blame] | 1318 | static void pci_save_ltr_state(struct pci_dev *dev) |
| 1319 | { |
| 1320 | int ltr; |
| 1321 | struct pci_cap_saved_state *save_state; |
| 1322 | u16 *cap; |
| 1323 | |
| 1324 | if (!pci_is_pcie(dev)) |
| 1325 | return; |
| 1326 | |
| 1327 | ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR); |
| 1328 | if (!ltr) |
| 1329 | return; |
| 1330 | |
| 1331 | save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR); |
| 1332 | if (!save_state) { |
| 1333 | pci_err(dev, "no suspend buffer for LTR; ASPM issues possible after resume\n"); |
| 1334 | return; |
| 1335 | } |
| 1336 | |
| 1337 | cap = (u16 *)&save_state->cap.data[0]; |
| 1338 | pci_read_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, cap++); |
| 1339 | pci_read_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, cap++); |
| 1340 | } |
| 1341 | |
| 1342 | static void pci_restore_ltr_state(struct pci_dev *dev) |
| 1343 | { |
| 1344 | struct pci_cap_saved_state *save_state; |
| 1345 | int ltr; |
| 1346 | u16 *cap; |
| 1347 | |
| 1348 | save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR); |
| 1349 | ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR); |
| 1350 | if (!save_state || !ltr) |
| 1351 | return; |
| 1352 | |
| 1353 | cap = (u16 *)&save_state->cap.data[0]; |
| 1354 | pci_write_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, *cap++); |
| 1355 | pci_write_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, *cap++); |
| 1356 | } |
Stephen Hemminger | cc692a5 | 2006-11-08 16:17:15 -0800 | [diff] [blame] | 1357 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1358 | /** |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 1359 | * pci_save_state - save the PCI configuration space of a device before |
| 1360 | * suspending |
| 1361 | * @dev: PCI device that we're dealing with |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1362 | */ |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1363 | int pci_save_state(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1364 | { |
| 1365 | int i; |
| 1366 | /* XXX: 100% dword access ok here? */ |
| 1367 | for (i = 0; i < 16; i++) |
Kleber Sacilotto de Souza | 9e0b5b2 | 2009-11-25 00:55:51 -0200 | [diff] [blame] | 1368 | pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]); |
Rafael J. Wysocki | aa8c6c9 | 2009-01-16 21:54:43 +0100 | [diff] [blame] | 1369 | dev->state_saved = true; |
Quentin Lambert | 79e50e7 | 2014-09-07 20:03:32 +0200 | [diff] [blame] | 1370 | |
| 1371 | i = pci_save_pcie_state(dev); |
| 1372 | if (i != 0) |
Michael S. Tsirkin | b56a5a2 | 2006-08-21 16:22:22 +0300 | [diff] [blame] | 1373 | return i; |
Quentin Lambert | 79e50e7 | 2014-09-07 20:03:32 +0200 | [diff] [blame] | 1374 | |
| 1375 | i = pci_save_pcix_state(dev); |
| 1376 | if (i != 0) |
Stephen Hemminger | cc692a5 | 2006-11-08 16:17:15 -0800 | [diff] [blame] | 1377 | return i; |
Quentin Lambert | 79e50e7 | 2014-09-07 20:03:32 +0200 | [diff] [blame] | 1378 | |
Bjorn Helgaas | dbbfadf | 2019-01-09 08:22:08 -0600 | [diff] [blame] | 1379 | pci_save_ltr_state(dev); |
Keith Busch | 4f80217 | 2018-09-20 10:27:08 -0600 | [diff] [blame] | 1380 | pci_save_dpc_state(dev); |
Quentin Lambert | 754834b | 2014-11-06 17:45:55 +0100 | [diff] [blame] | 1381 | return pci_save_vc_state(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1382 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 1383 | EXPORT_SYMBOL(pci_save_state); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1384 | |
Rafael J. Wysocki | ebfc5b8 | 2012-04-15 21:40:40 +0200 | [diff] [blame] | 1385 | static void pci_restore_config_dword(struct pci_dev *pdev, int offset, |
Daniel Drake | 0838745 | 2018-09-27 15:47:33 -0500 | [diff] [blame] | 1386 | u32 saved_val, int retry, bool force) |
Rafael J. Wysocki | ebfc5b8 | 2012-04-15 21:40:40 +0200 | [diff] [blame] | 1387 | { |
| 1388 | u32 val; |
| 1389 | |
| 1390 | pci_read_config_dword(pdev, offset, &val); |
Daniel Drake | 0838745 | 2018-09-27 15:47:33 -0500 | [diff] [blame] | 1391 | if (!force && val == saved_val) |
Rafael J. Wysocki | ebfc5b8 | 2012-04-15 21:40:40 +0200 | [diff] [blame] | 1392 | return; |
| 1393 | |
| 1394 | for (;;) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1395 | pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 1396 | offset, val, saved_val); |
Rafael J. Wysocki | ebfc5b8 | 2012-04-15 21:40:40 +0200 | [diff] [blame] | 1397 | pci_write_config_dword(pdev, offset, saved_val); |
| 1398 | if (retry-- <= 0) |
| 1399 | return; |
| 1400 | |
| 1401 | pci_read_config_dword(pdev, offset, &val); |
| 1402 | if (val == saved_val) |
| 1403 | return; |
| 1404 | |
| 1405 | mdelay(1); |
| 1406 | } |
| 1407 | } |
| 1408 | |
Rafael J. Wysocki | a6cb9ee | 2012-04-16 23:07:50 +0200 | [diff] [blame] | 1409 | static void pci_restore_config_space_range(struct pci_dev *pdev, |
Daniel Drake | 0838745 | 2018-09-27 15:47:33 -0500 | [diff] [blame] | 1410 | int start, int end, int retry, |
| 1411 | bool force) |
Rafael J. Wysocki | ebfc5b8 | 2012-04-15 21:40:40 +0200 | [diff] [blame] | 1412 | { |
| 1413 | int index; |
| 1414 | |
| 1415 | for (index = end; index >= start; index--) |
| 1416 | pci_restore_config_dword(pdev, 4 * index, |
| 1417 | pdev->saved_config_space[index], |
Daniel Drake | 0838745 | 2018-09-27 15:47:33 -0500 | [diff] [blame] | 1418 | retry, force); |
Rafael J. Wysocki | ebfc5b8 | 2012-04-15 21:40:40 +0200 | [diff] [blame] | 1419 | } |
| 1420 | |
Rafael J. Wysocki | a6cb9ee | 2012-04-16 23:07:50 +0200 | [diff] [blame] | 1421 | static void pci_restore_config_space(struct pci_dev *pdev) |
| 1422 | { |
| 1423 | if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) { |
Daniel Drake | 0838745 | 2018-09-27 15:47:33 -0500 | [diff] [blame] | 1424 | pci_restore_config_space_range(pdev, 10, 15, 0, false); |
Rafael J. Wysocki | a6cb9ee | 2012-04-16 23:07:50 +0200 | [diff] [blame] | 1425 | /* Restore BARs before the command register. */ |
Daniel Drake | 0838745 | 2018-09-27 15:47:33 -0500 | [diff] [blame] | 1426 | pci_restore_config_space_range(pdev, 4, 9, 10, false); |
| 1427 | pci_restore_config_space_range(pdev, 0, 3, 0, false); |
| 1428 | } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) { |
| 1429 | pci_restore_config_space_range(pdev, 12, 15, 0, false); |
| 1430 | |
| 1431 | /* |
| 1432 | * Force rewriting of prefetch registers to avoid S3 resume |
| 1433 | * issues on Intel PCI bridges that occur when these |
| 1434 | * registers are not explicitly written. |
| 1435 | */ |
| 1436 | pci_restore_config_space_range(pdev, 9, 11, 0, true); |
| 1437 | pci_restore_config_space_range(pdev, 0, 8, 0, false); |
Rafael J. Wysocki | a6cb9ee | 2012-04-16 23:07:50 +0200 | [diff] [blame] | 1438 | } else { |
Daniel Drake | 0838745 | 2018-09-27 15:47:33 -0500 | [diff] [blame] | 1439 | pci_restore_config_space_range(pdev, 0, 15, 0, false); |
Rafael J. Wysocki | a6cb9ee | 2012-04-16 23:07:50 +0200 | [diff] [blame] | 1440 | } |
| 1441 | } |
| 1442 | |
Christian König | d3252ac | 2018-06-29 19:54:55 -0500 | [diff] [blame] | 1443 | static void pci_restore_rebar_state(struct pci_dev *pdev) |
| 1444 | { |
| 1445 | unsigned int pos, nbars, i; |
| 1446 | u32 ctrl; |
| 1447 | |
| 1448 | pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR); |
| 1449 | if (!pos) |
| 1450 | return; |
| 1451 | |
| 1452 | pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl); |
| 1453 | nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >> |
| 1454 | PCI_REBAR_CTRL_NBAR_SHIFT; |
| 1455 | |
| 1456 | for (i = 0; i < nbars; i++, pos += 8) { |
| 1457 | struct resource *res; |
| 1458 | int bar_idx, size; |
| 1459 | |
| 1460 | pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl); |
| 1461 | bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX; |
| 1462 | res = pdev->resource + bar_idx; |
Sumit Saxena | d2182b2 | 2019-07-26 00:55:52 +0530 | [diff] [blame] | 1463 | size = ilog2(resource_size(res)) - 20; |
Christian König | d3252ac | 2018-06-29 19:54:55 -0500 | [diff] [blame] | 1464 | ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE; |
Christian König | b1277a2 | 2018-06-29 19:55:03 -0500 | [diff] [blame] | 1465 | ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT; |
Christian König | d3252ac | 2018-06-29 19:54:55 -0500 | [diff] [blame] | 1466 | pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl); |
| 1467 | } |
| 1468 | } |
| 1469 | |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 1470 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1471 | * pci_restore_state - Restore the saved state of a PCI device |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 1472 | * @dev: PCI device that we're dealing with |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1473 | */ |
Jon Mason | 1d3c16a | 2010-11-30 17:43:26 -0600 | [diff] [blame] | 1474 | void pci_restore_state(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1475 | { |
Alek Du | c82f63e | 2009-08-08 08:46:19 +0800 | [diff] [blame] | 1476 | if (!dev->state_saved) |
Jon Mason | 1d3c16a | 2010-11-30 17:43:26 -0600 | [diff] [blame] | 1477 | return; |
Rafael J. Wysocki | 4b77b0a | 2009-09-09 23:49:59 +0200 | [diff] [blame] | 1478 | |
Bjorn Helgaas | dbbfadf | 2019-01-09 08:22:08 -0600 | [diff] [blame] | 1479 | /* |
| 1480 | * Restore max latencies (in the LTR capability) before enabling |
| 1481 | * LTR itself (in the PCIe capability). |
| 1482 | */ |
| 1483 | pci_restore_ltr_state(dev); |
| 1484 | |
Michael S. Tsirkin | b56a5a2 | 2006-08-21 16:22:22 +0300 | [diff] [blame] | 1485 | pci_restore_pcie_state(dev); |
CQ Tang | 4ebeb1e | 2017-05-30 09:25:49 -0700 | [diff] [blame] | 1486 | pci_restore_pasid_state(dev); |
| 1487 | pci_restore_pri_state(dev); |
Hao, Xudong | 1900ca1 | 2011-12-17 21:24:40 +0800 | [diff] [blame] | 1488 | pci_restore_ats_state(dev); |
Alex Williamson | 425c1b2 | 2013-12-17 16:43:51 -0700 | [diff] [blame] | 1489 | pci_restore_vc_state(dev); |
Christian König | d3252ac | 2018-06-29 19:54:55 -0500 | [diff] [blame] | 1490 | pci_restore_rebar_state(dev); |
Keith Busch | 4f80217 | 2018-09-20 10:27:08 -0600 | [diff] [blame] | 1491 | pci_restore_dpc_state(dev); |
Michael S. Tsirkin | b56a5a2 | 2006-08-21 16:22:22 +0300 | [diff] [blame] | 1492 | |
Taku Izumi | b07461a | 2015-09-17 10:09:37 -0500 | [diff] [blame] | 1493 | pci_cleanup_aer_error_status_regs(dev); |
| 1494 | |
Rafael J. Wysocki | a6cb9ee | 2012-04-16 23:07:50 +0200 | [diff] [blame] | 1495 | pci_restore_config_space(dev); |
Rafael J. Wysocki | ebfc5b8 | 2012-04-15 21:40:40 +0200 | [diff] [blame] | 1496 | |
Stephen Hemminger | cc692a5 | 2006-11-08 16:17:15 -0800 | [diff] [blame] | 1497 | pci_restore_pcix_state(dev); |
Shaohua Li | 41017f0 | 2006-02-08 17:11:38 +0800 | [diff] [blame] | 1498 | pci_restore_msi_state(dev); |
Alexander Duyck | ccbc175 | 2015-07-07 12:24:35 -0700 | [diff] [blame] | 1499 | |
| 1500 | /* Restore ACS and IOV configuration state */ |
| 1501 | pci_enable_acs(dev); |
Yu Zhao | 8c5cdb6 | 2009-03-20 11:25:12 +0800 | [diff] [blame] | 1502 | pci_restore_iov_state(dev); |
Michael Ellerman | 8fed4b6 | 2007-01-25 19:34:08 +1100 | [diff] [blame] | 1503 | |
Rafael J. Wysocki | 4b77b0a | 2009-09-09 23:49:59 +0200 | [diff] [blame] | 1504 | dev->state_saved = false; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1505 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 1506 | EXPORT_SYMBOL(pci_restore_state); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1507 | |
Alex Williamson | ffbdd3f | 2011-05-10 10:02:27 -0600 | [diff] [blame] | 1508 | struct pci_saved_state { |
| 1509 | u32 config_space[16]; |
| 1510 | struct pci_cap_saved_data cap[0]; |
| 1511 | }; |
| 1512 | |
| 1513 | /** |
| 1514 | * pci_store_saved_state - Allocate and return an opaque struct containing |
| 1515 | * the device saved state. |
| 1516 | * @dev: PCI device that we're dealing with |
| 1517 | * |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 1518 | * Return NULL if no state or error. |
Alex Williamson | ffbdd3f | 2011-05-10 10:02:27 -0600 | [diff] [blame] | 1519 | */ |
| 1520 | struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev) |
| 1521 | { |
| 1522 | struct pci_saved_state *state; |
| 1523 | struct pci_cap_saved_state *tmp; |
| 1524 | struct pci_cap_saved_data *cap; |
Alex Williamson | ffbdd3f | 2011-05-10 10:02:27 -0600 | [diff] [blame] | 1525 | size_t size; |
| 1526 | |
| 1527 | if (!dev->state_saved) |
| 1528 | return NULL; |
| 1529 | |
| 1530 | size = sizeof(*state) + sizeof(struct pci_cap_saved_data); |
| 1531 | |
Sasha Levin | b67bfe0 | 2013-02-27 17:06:00 -0800 | [diff] [blame] | 1532 | hlist_for_each_entry(tmp, &dev->saved_cap_space, next) |
Alex Williamson | ffbdd3f | 2011-05-10 10:02:27 -0600 | [diff] [blame] | 1533 | size += sizeof(struct pci_cap_saved_data) + tmp->cap.size; |
| 1534 | |
| 1535 | state = kzalloc(size, GFP_KERNEL); |
| 1536 | if (!state) |
| 1537 | return NULL; |
| 1538 | |
| 1539 | memcpy(state->config_space, dev->saved_config_space, |
| 1540 | sizeof(state->config_space)); |
| 1541 | |
| 1542 | cap = state->cap; |
Sasha Levin | b67bfe0 | 2013-02-27 17:06:00 -0800 | [diff] [blame] | 1543 | hlist_for_each_entry(tmp, &dev->saved_cap_space, next) { |
Alex Williamson | ffbdd3f | 2011-05-10 10:02:27 -0600 | [diff] [blame] | 1544 | size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size; |
| 1545 | memcpy(cap, &tmp->cap, len); |
| 1546 | cap = (struct pci_cap_saved_data *)((u8 *)cap + len); |
| 1547 | } |
| 1548 | /* Empty cap_save terminates list */ |
| 1549 | |
| 1550 | return state; |
| 1551 | } |
| 1552 | EXPORT_SYMBOL_GPL(pci_store_saved_state); |
| 1553 | |
| 1554 | /** |
| 1555 | * pci_load_saved_state - Reload the provided save state into struct pci_dev. |
| 1556 | * @dev: PCI device that we're dealing with |
| 1557 | * @state: Saved state returned from pci_store_saved_state() |
| 1558 | */ |
Konrad Rzeszutek Wilk | 98d9b27 | 2014-12-03 16:40:31 -0500 | [diff] [blame] | 1559 | int pci_load_saved_state(struct pci_dev *dev, |
| 1560 | struct pci_saved_state *state) |
Alex Williamson | ffbdd3f | 2011-05-10 10:02:27 -0600 | [diff] [blame] | 1561 | { |
| 1562 | struct pci_cap_saved_data *cap; |
| 1563 | |
| 1564 | dev->state_saved = false; |
| 1565 | |
| 1566 | if (!state) |
| 1567 | return 0; |
| 1568 | |
| 1569 | memcpy(dev->saved_config_space, state->config_space, |
| 1570 | sizeof(state->config_space)); |
| 1571 | |
| 1572 | cap = state->cap; |
| 1573 | while (cap->size) { |
| 1574 | struct pci_cap_saved_state *tmp; |
| 1575 | |
Alex Williamson | fd0f7f7 | 2013-12-17 16:43:45 -0700 | [diff] [blame] | 1576 | tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended); |
Alex Williamson | ffbdd3f | 2011-05-10 10:02:27 -0600 | [diff] [blame] | 1577 | if (!tmp || tmp->cap.size != cap->size) |
| 1578 | return -EINVAL; |
| 1579 | |
| 1580 | memcpy(tmp->cap.data, cap->data, tmp->cap.size); |
| 1581 | cap = (struct pci_cap_saved_data *)((u8 *)cap + |
| 1582 | sizeof(struct pci_cap_saved_data) + cap->size); |
| 1583 | } |
| 1584 | |
| 1585 | dev->state_saved = true; |
| 1586 | return 0; |
| 1587 | } |
Konrad Rzeszutek Wilk | 98d9b27 | 2014-12-03 16:40:31 -0500 | [diff] [blame] | 1588 | EXPORT_SYMBOL_GPL(pci_load_saved_state); |
Alex Williamson | ffbdd3f | 2011-05-10 10:02:27 -0600 | [diff] [blame] | 1589 | |
| 1590 | /** |
| 1591 | * pci_load_and_free_saved_state - Reload the save state pointed to by state, |
| 1592 | * and free the memory allocated for it. |
| 1593 | * @dev: PCI device that we're dealing with |
| 1594 | * @state: Pointer to saved state returned from pci_store_saved_state() |
| 1595 | */ |
| 1596 | int pci_load_and_free_saved_state(struct pci_dev *dev, |
| 1597 | struct pci_saved_state **state) |
| 1598 | { |
| 1599 | int ret = pci_load_saved_state(dev, *state); |
| 1600 | kfree(*state); |
| 1601 | *state = NULL; |
| 1602 | return ret; |
| 1603 | } |
| 1604 | EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state); |
| 1605 | |
Bjorn Helgaas | 8a9d560 | 2014-02-26 11:26:00 -0700 | [diff] [blame] | 1606 | int __weak pcibios_enable_device(struct pci_dev *dev, int bars) |
| 1607 | { |
| 1608 | return pci_enable_resources(dev, bars); |
| 1609 | } |
| 1610 | |
Hidetoshi Seto | 38cc130 | 2006-12-18 10:30:00 +0900 | [diff] [blame] | 1611 | static int do_pci_enable_device(struct pci_dev *dev, int bars) |
| 1612 | { |
| 1613 | int err; |
Vidya Sagar | 1f6ae47 | 2014-07-16 15:33:42 +0530 | [diff] [blame] | 1614 | struct pci_dev *bridge; |
Bjorn Helgaas | 1e2571a | 2014-01-29 16:13:51 -0700 | [diff] [blame] | 1615 | u16 cmd; |
| 1616 | u8 pin; |
Hidetoshi Seto | 38cc130 | 2006-12-18 10:30:00 +0900 | [diff] [blame] | 1617 | |
| 1618 | err = pci_set_power_state(dev, PCI_D0); |
| 1619 | if (err < 0 && err != -EIO) |
| 1620 | return err; |
Vidya Sagar | 1f6ae47 | 2014-07-16 15:33:42 +0530 | [diff] [blame] | 1621 | |
| 1622 | bridge = pci_upstream_bridge(dev); |
| 1623 | if (bridge) |
| 1624 | pcie_aspm_powersave_config_link(bridge); |
| 1625 | |
Hidetoshi Seto | 38cc130 | 2006-12-18 10:30:00 +0900 | [diff] [blame] | 1626 | err = pcibios_enable_device(dev, bars); |
| 1627 | if (err < 0) |
| 1628 | return err; |
| 1629 | pci_fixup_device(pci_fixup_enable, dev); |
| 1630 | |
Bjorn Helgaas | 866d541 | 2014-03-07 16:06:05 -0700 | [diff] [blame] | 1631 | if (dev->msi_enabled || dev->msix_enabled) |
| 1632 | return 0; |
| 1633 | |
Bjorn Helgaas | 1e2571a | 2014-01-29 16:13:51 -0700 | [diff] [blame] | 1634 | pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin); |
| 1635 | if (pin) { |
| 1636 | pci_read_config_word(dev, PCI_COMMAND, &cmd); |
| 1637 | if (cmd & PCI_COMMAND_INTX_DISABLE) |
| 1638 | pci_write_config_word(dev, PCI_COMMAND, |
| 1639 | cmd & ~PCI_COMMAND_INTX_DISABLE); |
| 1640 | } |
| 1641 | |
Hidetoshi Seto | 38cc130 | 2006-12-18 10:30:00 +0900 | [diff] [blame] | 1642 | return 0; |
| 1643 | } |
| 1644 | |
| 1645 | /** |
Tejun Heo | 0b62e13 | 2007-07-27 14:43:35 +0900 | [diff] [blame] | 1646 | * pci_reenable_device - Resume abandoned device |
Hidetoshi Seto | 38cc130 | 2006-12-18 10:30:00 +0900 | [diff] [blame] | 1647 | * @dev: PCI device to be resumed |
| 1648 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 1649 | * NOTE: This function is a backend of pci_default_resume() and is not supposed |
| 1650 | * to be called by normal code, write proper resume handler and use it instead. |
Hidetoshi Seto | 38cc130 | 2006-12-18 10:30:00 +0900 | [diff] [blame] | 1651 | */ |
Tejun Heo | 0b62e13 | 2007-07-27 14:43:35 +0900 | [diff] [blame] | 1652 | int pci_reenable_device(struct pci_dev *dev) |
Hidetoshi Seto | 38cc130 | 2006-12-18 10:30:00 +0900 | [diff] [blame] | 1653 | { |
Yuji Shimada | 296ccb0 | 2009-04-03 16:41:46 +0900 | [diff] [blame] | 1654 | if (pci_is_enabled(dev)) |
Hidetoshi Seto | 38cc130 | 2006-12-18 10:30:00 +0900 | [diff] [blame] | 1655 | return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1); |
| 1656 | return 0; |
| 1657 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 1658 | EXPORT_SYMBOL(pci_reenable_device); |
Hidetoshi Seto | 38cc130 | 2006-12-18 10:30:00 +0900 | [diff] [blame] | 1659 | |
Yinghai Lu | 928bea9 | 2013-07-22 14:37:17 -0700 | [diff] [blame] | 1660 | static void pci_enable_bridge(struct pci_dev *dev) |
| 1661 | { |
Bjorn Helgaas | 7927213 | 2013-11-06 10:00:51 -0700 | [diff] [blame] | 1662 | struct pci_dev *bridge; |
Yinghai Lu | 928bea9 | 2013-07-22 14:37:17 -0700 | [diff] [blame] | 1663 | int retval; |
| 1664 | |
Bjorn Helgaas | 7927213 | 2013-11-06 10:00:51 -0700 | [diff] [blame] | 1665 | bridge = pci_upstream_bridge(dev); |
| 1666 | if (bridge) |
| 1667 | pci_enable_bridge(bridge); |
Yinghai Lu | 928bea9 | 2013-07-22 14:37:17 -0700 | [diff] [blame] | 1668 | |
Yinghai Lu | cf3e1fe | 2013-11-05 13:34:38 -0700 | [diff] [blame] | 1669 | if (pci_is_enabled(dev)) { |
Bjorn Helgaas | fbeeb82 | 2013-11-05 13:34:51 -0700 | [diff] [blame] | 1670 | if (!dev->is_busmaster) |
Yinghai Lu | cf3e1fe | 2013-11-05 13:34:38 -0700 | [diff] [blame] | 1671 | pci_set_master(dev); |
Bjorn Helgaas | 0f50a49 | 2017-09-15 01:33:51 -0500 | [diff] [blame] | 1672 | return; |
Yinghai Lu | cf3e1fe | 2013-11-05 13:34:38 -0700 | [diff] [blame] | 1673 | } |
| 1674 | |
Yinghai Lu | 928bea9 | 2013-07-22 14:37:17 -0700 | [diff] [blame] | 1675 | retval = pci_enable_device(dev); |
| 1676 | if (retval) |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 1677 | pci_err(dev, "Error enabling bridge (%d), continuing\n", |
Yinghai Lu | 928bea9 | 2013-07-22 14:37:17 -0700 | [diff] [blame] | 1678 | retval); |
| 1679 | pci_set_master(dev); |
| 1680 | } |
| 1681 | |
Bjorn Helgaas | b4b4fbb | 2013-01-04 12:12:55 -0700 | [diff] [blame] | 1682 | static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1683 | { |
Bjorn Helgaas | 7927213 | 2013-11-06 10:00:51 -0700 | [diff] [blame] | 1684 | struct pci_dev *bridge; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1685 | int err; |
Benjamin Herrenschmidt | b718989 | 2007-12-20 15:28:08 +1100 | [diff] [blame] | 1686 | int i, bars = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1687 | |
Jesse Barnes | 97c145f | 2010-11-05 15:16:36 -0400 | [diff] [blame] | 1688 | /* |
| 1689 | * Power state could be unknown at this point, either due to a fresh |
| 1690 | * boot or a device removal call. So get the current power state |
| 1691 | * so that things like MSI message writing will behave as expected |
| 1692 | * (e.g. if the device really is in D0 at enable time). |
| 1693 | */ |
| 1694 | if (dev->pm_cap) { |
| 1695 | u16 pmcsr; |
| 1696 | pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); |
| 1697 | dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK); |
| 1698 | } |
| 1699 | |
Bjorn Helgaas | cc7ba39 | 2013-02-11 16:47:01 -0700 | [diff] [blame] | 1700 | if (atomic_inc_return(&dev->enable_cnt) > 1) |
Hidetoshi Seto | 9fb625c | 2006-12-18 10:28:43 +0900 | [diff] [blame] | 1701 | return 0; /* already enabled */ |
| 1702 | |
Bjorn Helgaas | 7927213 | 2013-11-06 10:00:51 -0700 | [diff] [blame] | 1703 | bridge = pci_upstream_bridge(dev); |
Bjorn Helgaas | 0f50a49 | 2017-09-15 01:33:51 -0500 | [diff] [blame] | 1704 | if (bridge) |
Bjorn Helgaas | 7927213 | 2013-11-06 10:00:51 -0700 | [diff] [blame] | 1705 | pci_enable_bridge(bridge); |
Yinghai Lu | 928bea9 | 2013-07-22 14:37:17 -0700 | [diff] [blame] | 1706 | |
Yinghai Lu | 497f16f | 2011-12-17 18:33:37 -0800 | [diff] [blame] | 1707 | /* only skip sriov related */ |
| 1708 | for (i = 0; i <= PCI_ROM_RESOURCE; i++) |
| 1709 | if (dev->resource[i].flags & flags) |
| 1710 | bars |= (1 << i); |
| 1711 | for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++) |
Benjamin Herrenschmidt | b718989 | 2007-12-20 15:28:08 +1100 | [diff] [blame] | 1712 | if (dev->resource[i].flags & flags) |
| 1713 | bars |= (1 << i); |
| 1714 | |
Hidetoshi Seto | 38cc130 | 2006-12-18 10:30:00 +0900 | [diff] [blame] | 1715 | err = do_pci_enable_device(dev, bars); |
Greg Kroah-Hartman | 95a6296 | 2005-07-28 11:37:33 -0700 | [diff] [blame] | 1716 | if (err < 0) |
Hidetoshi Seto | 38cc130 | 2006-12-18 10:30:00 +0900 | [diff] [blame] | 1717 | atomic_dec(&dev->enable_cnt); |
Hidetoshi Seto | 9fb625c | 2006-12-18 10:28:43 +0900 | [diff] [blame] | 1718 | return err; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1719 | } |
| 1720 | |
| 1721 | /** |
Benjamin Herrenschmidt | b718989 | 2007-12-20 15:28:08 +1100 | [diff] [blame] | 1722 | * pci_enable_device_io - Initialize a device for use with IO space |
| 1723 | * @dev: PCI device to be initialized |
| 1724 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 1725 | * Initialize device before it's used by a driver. Ask low-level code |
| 1726 | * to enable I/O resources. Wake up the device if it was suspended. |
| 1727 | * Beware, this function can fail. |
Benjamin Herrenschmidt | b718989 | 2007-12-20 15:28:08 +1100 | [diff] [blame] | 1728 | */ |
| 1729 | int pci_enable_device_io(struct pci_dev *dev) |
| 1730 | { |
Bjorn Helgaas | b4b4fbb | 2013-01-04 12:12:55 -0700 | [diff] [blame] | 1731 | return pci_enable_device_flags(dev, IORESOURCE_IO); |
Benjamin Herrenschmidt | b718989 | 2007-12-20 15:28:08 +1100 | [diff] [blame] | 1732 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 1733 | EXPORT_SYMBOL(pci_enable_device_io); |
Benjamin Herrenschmidt | b718989 | 2007-12-20 15:28:08 +1100 | [diff] [blame] | 1734 | |
| 1735 | /** |
| 1736 | * pci_enable_device_mem - Initialize a device for use with Memory space |
| 1737 | * @dev: PCI device to be initialized |
| 1738 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 1739 | * Initialize device before it's used by a driver. Ask low-level code |
| 1740 | * to enable Memory resources. Wake up the device if it was suspended. |
| 1741 | * Beware, this function can fail. |
Benjamin Herrenschmidt | b718989 | 2007-12-20 15:28:08 +1100 | [diff] [blame] | 1742 | */ |
| 1743 | int pci_enable_device_mem(struct pci_dev *dev) |
| 1744 | { |
Bjorn Helgaas | b4b4fbb | 2013-01-04 12:12:55 -0700 | [diff] [blame] | 1745 | return pci_enable_device_flags(dev, IORESOURCE_MEM); |
Benjamin Herrenschmidt | b718989 | 2007-12-20 15:28:08 +1100 | [diff] [blame] | 1746 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 1747 | EXPORT_SYMBOL(pci_enable_device_mem); |
Benjamin Herrenschmidt | b718989 | 2007-12-20 15:28:08 +1100 | [diff] [blame] | 1748 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1749 | /** |
| 1750 | * pci_enable_device - Initialize device before it's used by a driver. |
| 1751 | * @dev: PCI device to be initialized |
| 1752 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 1753 | * Initialize device before it's used by a driver. Ask low-level code |
| 1754 | * to enable I/O and memory. Wake up the device if it was suspended. |
| 1755 | * Beware, this function can fail. |
Inaky Perez-Gonzalez | bae94d0 | 2006-11-22 12:40:31 -0800 | [diff] [blame] | 1756 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 1757 | * Note we don't actually enable the device many times if we call |
| 1758 | * this function repeatedly (we just increment the count). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1759 | */ |
Inaky Perez-Gonzalez | bae94d0 | 2006-11-22 12:40:31 -0800 | [diff] [blame] | 1760 | int pci_enable_device(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1761 | { |
Bjorn Helgaas | b4b4fbb | 2013-01-04 12:12:55 -0700 | [diff] [blame] | 1762 | return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1763 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 1764 | EXPORT_SYMBOL(pci_enable_device); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1765 | |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1766 | /* |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 1767 | * Managed PCI resources. This manages device on/off, INTx/MSI/MSI-X |
| 1768 | * on/off and BAR regions. pci_dev itself records MSI/MSI-X status, so |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1769 | * there's no need to track it separately. pci_devres is initialized |
| 1770 | * when a device is enabled using managed PCI device enable interface. |
| 1771 | */ |
| 1772 | struct pci_devres { |
Tejun Heo | 7f375f3 | 2007-02-25 04:36:01 -0800 | [diff] [blame] | 1773 | unsigned int enabled:1; |
| 1774 | unsigned int pinned:1; |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1775 | unsigned int orig_intx:1; |
| 1776 | unsigned int restore_intx:1; |
Heiner Kallweit | fc0f9f4 | 2017-12-12 07:40:56 +0100 | [diff] [blame] | 1777 | unsigned int mwi:1; |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1778 | u32 region_mask; |
| 1779 | }; |
| 1780 | |
| 1781 | static void pcim_release(struct device *gendev, void *res) |
| 1782 | { |
Geliang Tang | f3d2f165 | 2016-01-08 12:05:39 -0600 | [diff] [blame] | 1783 | struct pci_dev *dev = to_pci_dev(gendev); |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1784 | struct pci_devres *this = res; |
| 1785 | int i; |
| 1786 | |
| 1787 | if (dev->msi_enabled) |
| 1788 | pci_disable_msi(dev); |
| 1789 | if (dev->msix_enabled) |
| 1790 | pci_disable_msix(dev); |
| 1791 | |
| 1792 | for (i = 0; i < DEVICE_COUNT_RESOURCE; i++) |
| 1793 | if (this->region_mask & (1 << i)) |
| 1794 | pci_release_region(dev, i); |
| 1795 | |
Heiner Kallweit | fc0f9f4 | 2017-12-12 07:40:56 +0100 | [diff] [blame] | 1796 | if (this->mwi) |
| 1797 | pci_clear_mwi(dev); |
| 1798 | |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1799 | if (this->restore_intx) |
| 1800 | pci_intx(dev, this->orig_intx); |
| 1801 | |
Tejun Heo | 7f375f3 | 2007-02-25 04:36:01 -0800 | [diff] [blame] | 1802 | if (this->enabled && !this->pinned) |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1803 | pci_disable_device(dev); |
| 1804 | } |
| 1805 | |
Ryan Desfosses | 07656d8308 | 2014-04-11 01:01:53 -0400 | [diff] [blame] | 1806 | static struct pci_devres *get_pci_dr(struct pci_dev *pdev) |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1807 | { |
| 1808 | struct pci_devres *dr, *new_dr; |
| 1809 | |
| 1810 | dr = devres_find(&pdev->dev, pcim_release, NULL, NULL); |
| 1811 | if (dr) |
| 1812 | return dr; |
| 1813 | |
| 1814 | new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL); |
| 1815 | if (!new_dr) |
| 1816 | return NULL; |
| 1817 | return devres_get(&pdev->dev, new_dr, NULL, NULL); |
| 1818 | } |
| 1819 | |
Ryan Desfosses | 07656d8308 | 2014-04-11 01:01:53 -0400 | [diff] [blame] | 1820 | static struct pci_devres *find_pci_dr(struct pci_dev *pdev) |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1821 | { |
| 1822 | if (pci_is_managed(pdev)) |
| 1823 | return devres_find(&pdev->dev, pcim_release, NULL, NULL); |
| 1824 | return NULL; |
| 1825 | } |
| 1826 | |
| 1827 | /** |
| 1828 | * pcim_enable_device - Managed pci_enable_device() |
| 1829 | * @pdev: PCI device to be initialized |
| 1830 | * |
| 1831 | * Managed pci_enable_device(). |
| 1832 | */ |
| 1833 | int pcim_enable_device(struct pci_dev *pdev) |
| 1834 | { |
| 1835 | struct pci_devres *dr; |
| 1836 | int rc; |
| 1837 | |
| 1838 | dr = get_pci_dr(pdev); |
| 1839 | if (unlikely(!dr)) |
| 1840 | return -ENOMEM; |
Tejun Heo | b95d58e | 2008-01-30 18:20:04 +0900 | [diff] [blame] | 1841 | if (dr->enabled) |
| 1842 | return 0; |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1843 | |
| 1844 | rc = pci_enable_device(pdev); |
| 1845 | if (!rc) { |
| 1846 | pdev->is_managed = 1; |
Tejun Heo | 7f375f3 | 2007-02-25 04:36:01 -0800 | [diff] [blame] | 1847 | dr->enabled = 1; |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1848 | } |
| 1849 | return rc; |
| 1850 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 1851 | EXPORT_SYMBOL(pcim_enable_device); |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1852 | |
| 1853 | /** |
| 1854 | * pcim_pin_device - Pin managed PCI device |
| 1855 | * @pdev: PCI device to pin |
| 1856 | * |
| 1857 | * Pin managed PCI device @pdev. Pinned device won't be disabled on |
| 1858 | * driver detach. @pdev must have been enabled with |
| 1859 | * pcim_enable_device(). |
| 1860 | */ |
| 1861 | void pcim_pin_device(struct pci_dev *pdev) |
| 1862 | { |
| 1863 | struct pci_devres *dr; |
| 1864 | |
| 1865 | dr = find_pci_dr(pdev); |
Tejun Heo | 7f375f3 | 2007-02-25 04:36:01 -0800 | [diff] [blame] | 1866 | WARN_ON(!dr || !dr->enabled); |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1867 | if (dr) |
Tejun Heo | 7f375f3 | 2007-02-25 04:36:01 -0800 | [diff] [blame] | 1868 | dr->pinned = 1; |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1869 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 1870 | EXPORT_SYMBOL(pcim_pin_device); |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1871 | |
Matthew Garrett | eca0d467 | 2012-12-05 14:33:27 -0700 | [diff] [blame] | 1872 | /* |
| 1873 | * pcibios_add_device - provide arch specific hooks when adding device dev |
| 1874 | * @dev: the PCI device being added |
| 1875 | * |
| 1876 | * Permits the platform to provide architecture specific functionality when |
| 1877 | * devices are added. This is the default implementation. Architecture |
| 1878 | * implementations can override this. |
| 1879 | */ |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1880 | int __weak pcibios_add_device(struct pci_dev *dev) |
Matthew Garrett | eca0d467 | 2012-12-05 14:33:27 -0700 | [diff] [blame] | 1881 | { |
| 1882 | return 0; |
| 1883 | } |
| 1884 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1885 | /** |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 1886 | * pcibios_release_device - provide arch specific hooks when releasing |
| 1887 | * device dev |
Sebastian Ott | 6ae32c5 | 2013-06-04 19:18:14 +0200 | [diff] [blame] | 1888 | * @dev: the PCI device being released |
| 1889 | * |
| 1890 | * Permits the platform to provide architecture specific functionality when |
| 1891 | * devices are released. This is the default implementation. Architecture |
| 1892 | * implementations can override this. |
| 1893 | */ |
| 1894 | void __weak pcibios_release_device(struct pci_dev *dev) {} |
| 1895 | |
| 1896 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1897 | * pcibios_disable_device - disable arch specific PCI resources for device dev |
| 1898 | * @dev: the PCI device to disable |
| 1899 | * |
| 1900 | * Disables architecture specific PCI resources for the device. This |
| 1901 | * is the default implementation. Architecture implementations can |
| 1902 | * override this. |
| 1903 | */ |
Bogicevic Sasa | ff3ce48 | 2015-12-27 13:21:11 -0800 | [diff] [blame] | 1904 | void __weak pcibios_disable_device(struct pci_dev *dev) {} |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1905 | |
Hanjun Guo | a43ae58 | 2014-05-06 11:29:52 +0800 | [diff] [blame] | 1906 | /** |
| 1907 | * pcibios_penalize_isa_irq - penalize an ISA IRQ |
| 1908 | * @irq: ISA IRQ to penalize |
| 1909 | * @active: IRQ active or not |
| 1910 | * |
| 1911 | * Permits the platform to provide architecture-specific functionality when |
| 1912 | * penalizing ISA IRQs. This is the default implementation. Architecture |
| 1913 | * implementations can override this. |
| 1914 | */ |
| 1915 | void __weak pcibios_penalize_isa_irq(int irq, int active) {} |
| 1916 | |
Rafael J. Wysocki | fa58d30 | 2009-01-07 13:03:42 +0100 | [diff] [blame] | 1917 | static void do_pci_disable_device(struct pci_dev *dev) |
| 1918 | { |
| 1919 | u16 pci_command; |
| 1920 | |
| 1921 | pci_read_config_word(dev, PCI_COMMAND, &pci_command); |
| 1922 | if (pci_command & PCI_COMMAND_MASTER) { |
| 1923 | pci_command &= ~PCI_COMMAND_MASTER; |
| 1924 | pci_write_config_word(dev, PCI_COMMAND, pci_command); |
| 1925 | } |
| 1926 | |
| 1927 | pcibios_disable_device(dev); |
| 1928 | } |
| 1929 | |
| 1930 | /** |
| 1931 | * pci_disable_enabled_device - Disable device without updating enable_cnt |
| 1932 | * @dev: PCI device to disable |
| 1933 | * |
| 1934 | * NOTE: This function is a backend of PCI power management routines and is |
| 1935 | * not supposed to be called drivers. |
| 1936 | */ |
| 1937 | void pci_disable_enabled_device(struct pci_dev *dev) |
| 1938 | { |
Yuji Shimada | 296ccb0 | 2009-04-03 16:41:46 +0900 | [diff] [blame] | 1939 | if (pci_is_enabled(dev)) |
Rafael J. Wysocki | fa58d30 | 2009-01-07 13:03:42 +0100 | [diff] [blame] | 1940 | do_pci_disable_device(dev); |
| 1941 | } |
| 1942 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1943 | /** |
| 1944 | * pci_disable_device - Disable PCI device after use |
| 1945 | * @dev: PCI device to be disabled |
| 1946 | * |
| 1947 | * Signal to the system that the PCI device is not in use by the system |
| 1948 | * anymore. This only involves disabling PCI bus-mastering, if active. |
Inaky Perez-Gonzalez | bae94d0 | 2006-11-22 12:40:31 -0800 | [diff] [blame] | 1949 | * |
| 1950 | * Note we don't actually disable the device until all callers of |
Roman Fietze | ee6583f | 2010-05-18 14:45:47 +0200 | [diff] [blame] | 1951 | * pci_enable_device() have called pci_disable_device(). |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1952 | */ |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 1953 | void pci_disable_device(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1954 | { |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1955 | struct pci_devres *dr; |
Shaohua Li | 99dc804 | 2006-05-26 10:58:27 +0800 | [diff] [blame] | 1956 | |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1957 | dr = find_pci_dr(dev); |
| 1958 | if (dr) |
Tejun Heo | 7f375f3 | 2007-02-25 04:36:01 -0800 | [diff] [blame] | 1959 | dr->enabled = 0; |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 1960 | |
Konstantin Khlebnikov | fd6dcea | 2013-02-04 15:56:01 +0400 | [diff] [blame] | 1961 | dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0, |
| 1962 | "disabling already-disabled device"); |
| 1963 | |
Bjorn Helgaas | cc7ba39 | 2013-02-11 16:47:01 -0700 | [diff] [blame] | 1964 | if (atomic_dec_return(&dev->enable_cnt) != 0) |
Inaky Perez-Gonzalez | bae94d0 | 2006-11-22 12:40:31 -0800 | [diff] [blame] | 1965 | return; |
| 1966 | |
Rafael J. Wysocki | fa58d30 | 2009-01-07 13:03:42 +0100 | [diff] [blame] | 1967 | do_pci_disable_device(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1968 | |
Rafael J. Wysocki | fa58d30 | 2009-01-07 13:03:42 +0100 | [diff] [blame] | 1969 | dev->is_busmaster = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1970 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 1971 | EXPORT_SYMBOL(pci_disable_device); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 1972 | |
| 1973 | /** |
Brian King | f7bdd12 | 2007-04-06 16:39:36 -0500 | [diff] [blame] | 1974 | * pcibios_set_pcie_reset_state - set reset state for device dev |
Stefan Assmann | 45e829e | 2009-12-03 06:49:24 -0500 | [diff] [blame] | 1975 | * @dev: the PCIe device reset |
Brian King | f7bdd12 | 2007-04-06 16:39:36 -0500 | [diff] [blame] | 1976 | * @state: Reset state to enter into |
| 1977 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 1978 | * Set the PCIe reset state for the device. This is the default |
Brian King | f7bdd12 | 2007-04-06 16:39:36 -0500 | [diff] [blame] | 1979 | * implementation. Architecture implementations can override this. |
| 1980 | */ |
Bjorn Helgaas | d6d88c8 | 2012-06-19 06:54:49 -0600 | [diff] [blame] | 1981 | int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev, |
| 1982 | enum pcie_reset_state state) |
Brian King | f7bdd12 | 2007-04-06 16:39:36 -0500 | [diff] [blame] | 1983 | { |
| 1984 | return -EINVAL; |
| 1985 | } |
| 1986 | |
| 1987 | /** |
| 1988 | * pci_set_pcie_reset_state - set reset state for device dev |
Stefan Assmann | 45e829e | 2009-12-03 06:49:24 -0500 | [diff] [blame] | 1989 | * @dev: the PCIe device reset |
Brian King | f7bdd12 | 2007-04-06 16:39:36 -0500 | [diff] [blame] | 1990 | * @state: Reset state to enter into |
| 1991 | * |
Brian King | f7bdd12 | 2007-04-06 16:39:36 -0500 | [diff] [blame] | 1992 | * Sets the PCI reset state for the device. |
| 1993 | */ |
| 1994 | int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state) |
| 1995 | { |
| 1996 | return pcibios_set_pcie_reset_state(dev, state); |
| 1997 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 1998 | EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state); |
Brian King | f7bdd12 | 2007-04-06 16:39:36 -0500 | [diff] [blame] | 1999 | |
| 2000 | /** |
Bjorn Helgaas | dcb0453 | 2018-03-09 11:06:53 -0600 | [diff] [blame] | 2001 | * pcie_clear_root_pme_status - Clear root port PME interrupt status. |
| 2002 | * @dev: PCIe root port or event collector. |
| 2003 | */ |
| 2004 | void pcie_clear_root_pme_status(struct pci_dev *dev) |
| 2005 | { |
| 2006 | pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME); |
| 2007 | } |
| 2008 | |
| 2009 | /** |
Rafael J. Wysocki | 58ff463 | 2010-02-17 23:36:58 +0100 | [diff] [blame] | 2010 | * pci_check_pme_status - Check if given device has generated PME. |
| 2011 | * @dev: Device to check. |
| 2012 | * |
| 2013 | * Check the PME status of the device and if set, clear it and clear PME enable |
| 2014 | * (if set). Return 'true' if PME status and PME enable were both set or |
| 2015 | * 'false' otherwise. |
| 2016 | */ |
| 2017 | bool pci_check_pme_status(struct pci_dev *dev) |
| 2018 | { |
| 2019 | int pmcsr_pos; |
| 2020 | u16 pmcsr; |
| 2021 | bool ret = false; |
| 2022 | |
| 2023 | if (!dev->pm_cap) |
| 2024 | return false; |
| 2025 | |
| 2026 | pmcsr_pos = dev->pm_cap + PCI_PM_CTRL; |
| 2027 | pci_read_config_word(dev, pmcsr_pos, &pmcsr); |
| 2028 | if (!(pmcsr & PCI_PM_CTRL_PME_STATUS)) |
| 2029 | return false; |
| 2030 | |
| 2031 | /* Clear PME status. */ |
| 2032 | pmcsr |= PCI_PM_CTRL_PME_STATUS; |
| 2033 | if (pmcsr & PCI_PM_CTRL_PME_ENABLE) { |
| 2034 | /* Disable PME to avoid interrupt flood. */ |
| 2035 | pmcsr &= ~PCI_PM_CTRL_PME_ENABLE; |
| 2036 | ret = true; |
| 2037 | } |
| 2038 | |
| 2039 | pci_write_config_word(dev, pmcsr_pos, pmcsr); |
| 2040 | |
| 2041 | return ret; |
| 2042 | } |
| 2043 | |
| 2044 | /** |
Rafael J. Wysocki | b67ea76 | 2010-02-17 23:44:09 +0100 | [diff] [blame] | 2045 | * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set. |
| 2046 | * @dev: Device to handle. |
Rafael J. Wysocki | 379021d | 2011-10-03 23:16:33 +0200 | [diff] [blame] | 2047 | * @pme_poll_reset: Whether or not to reset the device's pme_poll flag. |
Rafael J. Wysocki | b67ea76 | 2010-02-17 23:44:09 +0100 | [diff] [blame] | 2048 | * |
| 2049 | * Check if @dev has generated PME and queue a resume request for it in that |
| 2050 | * case. |
| 2051 | */ |
Rafael J. Wysocki | 379021d | 2011-10-03 23:16:33 +0200 | [diff] [blame] | 2052 | static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset) |
Rafael J. Wysocki | b67ea76 | 2010-02-17 23:44:09 +0100 | [diff] [blame] | 2053 | { |
Rafael J. Wysocki | 379021d | 2011-10-03 23:16:33 +0200 | [diff] [blame] | 2054 | if (pme_poll_reset && dev->pme_poll) |
| 2055 | dev->pme_poll = false; |
| 2056 | |
Rafael J. Wysocki | c125e96 | 2010-07-05 22:43:53 +0200 | [diff] [blame] | 2057 | if (pci_check_pme_status(dev)) { |
Rafael J. Wysocki | c125e96 | 2010-07-05 22:43:53 +0200 | [diff] [blame] | 2058 | pci_wakeup_event(dev); |
Rafael J. Wysocki | 0f953bf | 2010-12-29 13:22:08 +0100 | [diff] [blame] | 2059 | pm_request_resume(&dev->dev); |
Rafael J. Wysocki | c125e96 | 2010-07-05 22:43:53 +0200 | [diff] [blame] | 2060 | } |
Rafael J. Wysocki | b67ea76 | 2010-02-17 23:44:09 +0100 | [diff] [blame] | 2061 | return 0; |
| 2062 | } |
| 2063 | |
| 2064 | /** |
| 2065 | * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary. |
| 2066 | * @bus: Top bus of the subtree to walk. |
| 2067 | */ |
| 2068 | void pci_pme_wakeup_bus(struct pci_bus *bus) |
| 2069 | { |
| 2070 | if (bus) |
Rafael J. Wysocki | 379021d | 2011-10-03 23:16:33 +0200 | [diff] [blame] | 2071 | pci_walk_bus(bus, pci_pme_wakeup, (void *)true); |
Rafael J. Wysocki | b67ea76 | 2010-02-17 23:44:09 +0100 | [diff] [blame] | 2072 | } |
| 2073 | |
Huang Ying | 448bd85 | 2012-06-23 10:23:51 +0800 | [diff] [blame] | 2074 | |
| 2075 | /** |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2076 | * pci_pme_capable - check the capability of PCI device to generate PME# |
| 2077 | * @dev: PCI device to handle. |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2078 | * @state: PCI state from which device will issue PME#. |
| 2079 | */ |
Rafael J. Wysocki | e5899e1 | 2008-07-19 14:39:24 +0200 | [diff] [blame] | 2080 | bool pci_pme_capable(struct pci_dev *dev, pci_power_t state) |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2081 | { |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 2082 | if (!dev->pm_cap) |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2083 | return false; |
| 2084 | |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 2085 | return !!(dev->pme_support & (1 << state)); |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2086 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 2087 | EXPORT_SYMBOL(pci_pme_capable); |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2088 | |
Matthew Garrett | df17e62 | 2010-10-04 14:22:29 -0400 | [diff] [blame] | 2089 | static void pci_pme_list_scan(struct work_struct *work) |
| 2090 | { |
Rafael J. Wysocki | 379021d | 2011-10-03 23:16:33 +0200 | [diff] [blame] | 2091 | struct pci_pme_device *pme_dev, *n; |
Matthew Garrett | df17e62 | 2010-10-04 14:22:29 -0400 | [diff] [blame] | 2092 | |
| 2093 | mutex_lock(&pci_pme_list_mutex); |
Bjorn Helgaas | ce30000 | 2014-01-24 09:51:06 -0700 | [diff] [blame] | 2094 | list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) { |
| 2095 | if (pme_dev->dev->pme_poll) { |
| 2096 | struct pci_dev *bridge; |
Zheng Yan | 71a83bd | 2012-06-23 10:23:49 +0800 | [diff] [blame] | 2097 | |
Bjorn Helgaas | ce30000 | 2014-01-24 09:51:06 -0700 | [diff] [blame] | 2098 | bridge = pme_dev->dev->bus->self; |
| 2099 | /* |
| 2100 | * If bridge is in low power state, the |
| 2101 | * configuration space of subordinate devices |
| 2102 | * may be not accessible |
| 2103 | */ |
| 2104 | if (bridge && bridge->current_state != PCI_D0) |
| 2105 | continue; |
Mika Westerberg | 000dd53 | 2019-06-12 13:57:39 +0300 | [diff] [blame] | 2106 | /* |
| 2107 | * If the device is in D3cold it should not be |
| 2108 | * polled either. |
| 2109 | */ |
| 2110 | if (pme_dev->dev->current_state == PCI_D3cold) |
| 2111 | continue; |
| 2112 | |
Bjorn Helgaas | ce30000 | 2014-01-24 09:51:06 -0700 | [diff] [blame] | 2113 | pci_pme_wakeup(pme_dev->dev, NULL); |
| 2114 | } else { |
| 2115 | list_del(&pme_dev->list); |
| 2116 | kfree(pme_dev); |
Rafael J. Wysocki | 379021d | 2011-10-03 23:16:33 +0200 | [diff] [blame] | 2117 | } |
Matthew Garrett | df17e62 | 2010-10-04 14:22:29 -0400 | [diff] [blame] | 2118 | } |
Bjorn Helgaas | ce30000 | 2014-01-24 09:51:06 -0700 | [diff] [blame] | 2119 | if (!list_empty(&pci_pme_list)) |
Lukas Wunner | ea00353 | 2017-04-18 20:44:30 +0200 | [diff] [blame] | 2120 | queue_delayed_work(system_freezable_wq, &pci_pme_work, |
| 2121 | msecs_to_jiffies(PME_TIMEOUT)); |
Matthew Garrett | df17e62 | 2010-10-04 14:22:29 -0400 | [diff] [blame] | 2122 | mutex_unlock(&pci_pme_list_mutex); |
| 2123 | } |
| 2124 | |
Rafael J. Wysocki | 2cef548 | 2015-09-30 01:10:24 +0200 | [diff] [blame] | 2125 | static void __pci_pme_active(struct pci_dev *dev, bool enable) |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2126 | { |
| 2127 | u16 pmcsr; |
| 2128 | |
Rafael J. Wysocki | ffaddbe | 2013-04-10 10:32:51 +0000 | [diff] [blame] | 2129 | if (!dev->pme_support) |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2130 | return; |
| 2131 | |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 2132 | pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2133 | /* Clear PME_Status by writing 1 to it and enable PME# */ |
| 2134 | pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE; |
| 2135 | if (!enable) |
| 2136 | pmcsr &= ~PCI_PM_CTRL_PME_ENABLE; |
| 2137 | |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 2138 | pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr); |
Rafael J. Wysocki | 2cef548 | 2015-09-30 01:10:24 +0200 | [diff] [blame] | 2139 | } |
| 2140 | |
Rafael J. Wysocki | 0ce3fca | 2017-07-12 03:05:39 +0200 | [diff] [blame] | 2141 | /** |
| 2142 | * pci_pme_restore - Restore PME configuration after config space restore. |
| 2143 | * @dev: PCI device to update. |
| 2144 | */ |
| 2145 | void pci_pme_restore(struct pci_dev *dev) |
Rafael J. Wysocki | dc15e71 | 2017-06-12 22:53:36 +0200 | [diff] [blame] | 2146 | { |
| 2147 | u16 pmcsr; |
| 2148 | |
| 2149 | if (!dev->pme_support) |
| 2150 | return; |
| 2151 | |
| 2152 | pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr); |
| 2153 | if (dev->wakeup_prepared) { |
| 2154 | pmcsr |= PCI_PM_CTRL_PME_ENABLE; |
Rafael J. Wysocki | 0ce3fca | 2017-07-12 03:05:39 +0200 | [diff] [blame] | 2155 | pmcsr &= ~PCI_PM_CTRL_PME_STATUS; |
Rafael J. Wysocki | dc15e71 | 2017-06-12 22:53:36 +0200 | [diff] [blame] | 2156 | } else { |
| 2157 | pmcsr &= ~PCI_PM_CTRL_PME_ENABLE; |
| 2158 | pmcsr |= PCI_PM_CTRL_PME_STATUS; |
| 2159 | } |
| 2160 | pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr); |
| 2161 | } |
| 2162 | |
Rafael J. Wysocki | 2cef548 | 2015-09-30 01:10:24 +0200 | [diff] [blame] | 2163 | /** |
| 2164 | * pci_pme_active - enable or disable PCI device's PME# function |
| 2165 | * @dev: PCI device to handle. |
| 2166 | * @enable: 'true' to enable PME# generation; 'false' to disable it. |
| 2167 | * |
| 2168 | * The caller must verify that the device is capable of generating PME# before |
| 2169 | * calling this function with @enable equal to 'true'. |
| 2170 | */ |
| 2171 | void pci_pme_active(struct pci_dev *dev, bool enable) |
| 2172 | { |
| 2173 | __pci_pme_active(dev, enable); |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2174 | |
Huang Ying | 6e965e0 | 2012-10-26 13:07:51 +0800 | [diff] [blame] | 2175 | /* |
| 2176 | * PCI (as opposed to PCIe) PME requires that the device have |
| 2177 | * its PME# line hooked up correctly. Not all hardware vendors |
| 2178 | * do this, so the PME never gets delivered and the device |
| 2179 | * remains asleep. The easiest way around this is to |
| 2180 | * periodically walk the list of suspended devices and check |
| 2181 | * whether any have their PME flag set. The assumption is that |
| 2182 | * we'll wake up often enough anyway that this won't be a huge |
| 2183 | * hit, and the power savings from the devices will still be a |
| 2184 | * win. |
| 2185 | * |
| 2186 | * Although PCIe uses in-band PME message instead of PME# line |
| 2187 | * to report PME, PME does not work for some PCIe devices in |
| 2188 | * reality. For example, there are devices that set their PME |
| 2189 | * status bits, but don't really bother to send a PME message; |
| 2190 | * there are PCI Express Root Ports that don't bother to |
| 2191 | * trigger interrupts when they receive PME messages from the |
| 2192 | * devices below. So PME poll is used for PCIe devices too. |
| 2193 | */ |
Matthew Garrett | df17e62 | 2010-10-04 14:22:29 -0400 | [diff] [blame] | 2194 | |
Rafael J. Wysocki | 379021d | 2011-10-03 23:16:33 +0200 | [diff] [blame] | 2195 | if (dev->pme_poll) { |
Matthew Garrett | df17e62 | 2010-10-04 14:22:29 -0400 | [diff] [blame] | 2196 | struct pci_pme_device *pme_dev; |
| 2197 | if (enable) { |
| 2198 | pme_dev = kmalloc(sizeof(struct pci_pme_device), |
| 2199 | GFP_KERNEL); |
Bjorn Helgaas | 0394cb1 | 2013-10-16 12:32:53 -0600 | [diff] [blame] | 2200 | if (!pme_dev) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2201 | pci_warn(dev, "can't enable PME#\n"); |
Bjorn Helgaas | 0394cb1 | 2013-10-16 12:32:53 -0600 | [diff] [blame] | 2202 | return; |
| 2203 | } |
Matthew Garrett | df17e62 | 2010-10-04 14:22:29 -0400 | [diff] [blame] | 2204 | pme_dev->dev = dev; |
| 2205 | mutex_lock(&pci_pme_list_mutex); |
| 2206 | list_add(&pme_dev->list, &pci_pme_list); |
| 2207 | if (list_is_singular(&pci_pme_list)) |
Lukas Wunner | ea00353 | 2017-04-18 20:44:30 +0200 | [diff] [blame] | 2208 | queue_delayed_work(system_freezable_wq, |
| 2209 | &pci_pme_work, |
| 2210 | msecs_to_jiffies(PME_TIMEOUT)); |
Matthew Garrett | df17e62 | 2010-10-04 14:22:29 -0400 | [diff] [blame] | 2211 | mutex_unlock(&pci_pme_list_mutex); |
| 2212 | } else { |
| 2213 | mutex_lock(&pci_pme_list_mutex); |
| 2214 | list_for_each_entry(pme_dev, &pci_pme_list, list) { |
| 2215 | if (pme_dev->dev == dev) { |
| 2216 | list_del(&pme_dev->list); |
| 2217 | kfree(pme_dev); |
| 2218 | break; |
| 2219 | } |
| 2220 | } |
| 2221 | mutex_unlock(&pci_pme_list_mutex); |
| 2222 | } |
| 2223 | } |
| 2224 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2225 | pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled"); |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2226 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 2227 | EXPORT_SYMBOL(pci_pme_active); |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2228 | |
| 2229 | /** |
Rafael J. Wysocki | cfcadfa | 2018-05-09 00:18:32 +0200 | [diff] [blame] | 2230 | * __pci_enable_wake - enable PCI device as wakeup event source |
David Brownell | 075c177 | 2007-04-26 00:12:06 -0700 | [diff] [blame] | 2231 | * @dev: PCI device affected |
| 2232 | * @state: PCI state from which device will issue wakeup events |
| 2233 | * @enable: True to enable event generation; false to disable |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2234 | * |
David Brownell | 075c177 | 2007-04-26 00:12:06 -0700 | [diff] [blame] | 2235 | * This enables the device as a wakeup event source, or disables it. |
| 2236 | * When such events involves platform-specific hooks, those hooks are |
| 2237 | * called automatically by this routine. |
| 2238 | * |
| 2239 | * Devices with legacy power management (no standard PCI PM capabilities) |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2240 | * always require such platform hooks. |
David Brownell | 075c177 | 2007-04-26 00:12:06 -0700 | [diff] [blame] | 2241 | * |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2242 | * RETURN VALUE: |
| 2243 | * 0 is returned on success |
| 2244 | * -EINVAL is returned if device is not supposed to wake up the system |
| 2245 | * Error code depending on the platform is returned if both the platform and |
| 2246 | * the native mechanism fail to enable the generation of wake-up events |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2247 | */ |
Rafael J. Wysocki | cfcadfa | 2018-05-09 00:18:32 +0200 | [diff] [blame] | 2248 | static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2249 | { |
Rafael J. Wysocki | 5bcc2fb | 2009-09-08 23:12:59 +0200 | [diff] [blame] | 2250 | int ret = 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2251 | |
Rafael J. Wysocki | baecc47 | 2017-07-21 14:38:08 +0200 | [diff] [blame] | 2252 | /* |
Mika Westerberg | ac86e8e | 2018-09-27 16:53:53 -0500 | [diff] [blame] | 2253 | * Bridges that are not power-manageable directly only signal |
| 2254 | * wakeup on behalf of subordinate devices which is set up |
| 2255 | * elsewhere, so skip them. However, bridges that are |
| 2256 | * power-manageable may signal wakeup for themselves (for example, |
| 2257 | * on a hotplug event) and they need to be covered here. |
Rafael J. Wysocki | baecc47 | 2017-07-21 14:38:08 +0200 | [diff] [blame] | 2258 | */ |
Mika Westerberg | ac86e8e | 2018-09-27 16:53:53 -0500 | [diff] [blame] | 2259 | if (!pci_power_manageable(dev)) |
Rafael J. Wysocki | baecc47 | 2017-07-21 14:38:08 +0200 | [diff] [blame] | 2260 | return 0; |
| 2261 | |
Rafael J. Wysocki | 0ce3fca | 2017-07-12 03:05:39 +0200 | [diff] [blame] | 2262 | /* Don't do the same thing twice in a row for one device. */ |
| 2263 | if (!!enable == !!dev->wakeup_prepared) |
Rafael J. Wysocki | e80bb09 | 2009-09-08 23:14:49 +0200 | [diff] [blame] | 2264 | return 0; |
| 2265 | |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2266 | /* |
| 2267 | * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don |
| 2268 | * Anderson we should be doing PME# wake enable followed by ACPI wake |
| 2269 | * enable. To disable wake-up we call the platform first, for symmetry. |
David Brownell | 075c177 | 2007-04-26 00:12:06 -0700 | [diff] [blame] | 2270 | */ |
| 2271 | |
Rafael J. Wysocki | 5bcc2fb | 2009-09-08 23:12:59 +0200 | [diff] [blame] | 2272 | if (enable) { |
| 2273 | int error; |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2274 | |
Rafael J. Wysocki | 5bcc2fb | 2009-09-08 23:12:59 +0200 | [diff] [blame] | 2275 | if (pci_pme_capable(dev, state)) |
| 2276 | pci_pme_active(dev, true); |
| 2277 | else |
| 2278 | ret = 1; |
Rafael J. Wysocki | 0847684 | 2017-06-24 01:57:35 +0200 | [diff] [blame] | 2279 | error = platform_pci_set_wakeup(dev, true); |
Rafael J. Wysocki | 5bcc2fb | 2009-09-08 23:12:59 +0200 | [diff] [blame] | 2280 | if (ret) |
| 2281 | ret = error; |
Rafael J. Wysocki | e80bb09 | 2009-09-08 23:14:49 +0200 | [diff] [blame] | 2282 | if (!ret) |
| 2283 | dev->wakeup_prepared = true; |
Rafael J. Wysocki | 5bcc2fb | 2009-09-08 23:12:59 +0200 | [diff] [blame] | 2284 | } else { |
Rafael J. Wysocki | 0847684 | 2017-06-24 01:57:35 +0200 | [diff] [blame] | 2285 | platform_pci_set_wakeup(dev, false); |
Rafael J. Wysocki | 5bcc2fb | 2009-09-08 23:12:59 +0200 | [diff] [blame] | 2286 | pci_pme_active(dev, false); |
Rafael J. Wysocki | e80bb09 | 2009-09-08 23:14:49 +0200 | [diff] [blame] | 2287 | dev->wakeup_prepared = false; |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2288 | } |
| 2289 | |
Rafael J. Wysocki | 5bcc2fb | 2009-09-08 23:12:59 +0200 | [diff] [blame] | 2290 | return ret; |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2291 | } |
Rafael J. Wysocki | cfcadfa | 2018-05-09 00:18:32 +0200 | [diff] [blame] | 2292 | |
| 2293 | /** |
| 2294 | * pci_enable_wake - change wakeup settings for a PCI device |
| 2295 | * @pci_dev: Target device |
| 2296 | * @state: PCI state from which device will issue wakeup events |
| 2297 | * @enable: Whether or not to enable event generation |
| 2298 | * |
| 2299 | * If @enable is set, check device_may_wakeup() for the device before calling |
| 2300 | * __pci_enable_wake() for it. |
| 2301 | */ |
| 2302 | int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable) |
| 2303 | { |
| 2304 | if (enable && !device_may_wakeup(&pci_dev->dev)) |
| 2305 | return -EINVAL; |
| 2306 | |
| 2307 | return __pci_enable_wake(pci_dev, state, enable); |
| 2308 | } |
Rafael J. Wysocki | 0847684 | 2017-06-24 01:57:35 +0200 | [diff] [blame] | 2309 | EXPORT_SYMBOL(pci_enable_wake); |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2310 | |
| 2311 | /** |
Rafael J. Wysocki | 0235c4f | 2008-08-18 21:38:00 +0200 | [diff] [blame] | 2312 | * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold |
| 2313 | * @dev: PCI device to prepare |
| 2314 | * @enable: True to enable wake-up event generation; false to disable |
| 2315 | * |
| 2316 | * Many drivers want the device to wake up the system from D3_hot or D3_cold |
| 2317 | * and this function allows them to set that up cleanly - pci_enable_wake() |
| 2318 | * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI |
| 2319 | * ordering constraints. |
| 2320 | * |
Rafael J. Wysocki | cfcadfa | 2018-05-09 00:18:32 +0200 | [diff] [blame] | 2321 | * This function only returns error code if the device is not allowed to wake |
| 2322 | * up the system from sleep or it is not capable of generating PME# from both |
| 2323 | * D3_hot and D3_cold and the platform is unable to enable wake-up power for it. |
Rafael J. Wysocki | 0235c4f | 2008-08-18 21:38:00 +0200 | [diff] [blame] | 2324 | */ |
| 2325 | int pci_wake_from_d3(struct pci_dev *dev, bool enable) |
| 2326 | { |
| 2327 | return pci_pme_capable(dev, PCI_D3cold) ? |
| 2328 | pci_enable_wake(dev, PCI_D3cold, enable) : |
| 2329 | pci_enable_wake(dev, PCI_D3hot, enable); |
| 2330 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 2331 | EXPORT_SYMBOL(pci_wake_from_d3); |
Rafael J. Wysocki | 0235c4f | 2008-08-18 21:38:00 +0200 | [diff] [blame] | 2332 | |
| 2333 | /** |
Jesse Barnes | 3713907 | 2008-07-28 11:49:26 -0700 | [diff] [blame] | 2334 | * pci_target_state - find an appropriate low power state for a given PCI dev |
| 2335 | * @dev: PCI device |
Rafael J. Wysocki | 666ff6f | 2017-06-23 14:58:11 +0200 | [diff] [blame] | 2336 | * @wakeup: Whether or not wakeup functionality will be enabled for the device. |
Jesse Barnes | 3713907 | 2008-07-28 11:49:26 -0700 | [diff] [blame] | 2337 | * |
| 2338 | * Use underlying platform code to find a supported low power state for @dev. |
| 2339 | * If the platform can't manage @dev, return the deepest state from which it |
| 2340 | * can generate wake events, based on any available PME info. |
Rafael J. Wysocki | 404cc2d | 2008-07-07 03:35:26 +0200 | [diff] [blame] | 2341 | */ |
Rafael J. Wysocki | 666ff6f | 2017-06-23 14:58:11 +0200 | [diff] [blame] | 2342 | static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup) |
Rafael J. Wysocki | 404cc2d | 2008-07-07 03:35:26 +0200 | [diff] [blame] | 2343 | { |
| 2344 | pci_power_t target_state = PCI_D3hot; |
Rafael J. Wysocki | 404cc2d | 2008-07-07 03:35:26 +0200 | [diff] [blame] | 2345 | |
| 2346 | if (platform_pci_power_manageable(dev)) { |
| 2347 | /* |
Rafael J. Wysocki | 60ee031a | 2018-05-21 13:11:12 +0200 | [diff] [blame] | 2348 | * Call the platform to find the target state for the device. |
Rafael J. Wysocki | 404cc2d | 2008-07-07 03:35:26 +0200 | [diff] [blame] | 2349 | */ |
| 2350 | pci_power_t state = platform_pci_choose_state(dev); |
| 2351 | |
| 2352 | switch (state) { |
| 2353 | case PCI_POWER_ERROR: |
| 2354 | case PCI_UNKNOWN: |
| 2355 | break; |
| 2356 | case PCI_D1: |
| 2357 | case PCI_D2: |
| 2358 | if (pci_no_d1d2(dev)) |
| 2359 | break; |
Mathieu Malaterre | 1d09d57 | 2019-01-14 21:41:36 +0100 | [diff] [blame] | 2360 | /* else, fall through */ |
Rafael J. Wysocki | 404cc2d | 2008-07-07 03:35:26 +0200 | [diff] [blame] | 2361 | default: |
| 2362 | target_state = state; |
Rafael J. Wysocki | 404cc2d | 2008-07-07 03:35:26 +0200 | [diff] [blame] | 2363 | } |
Lukas Wunner | 4132a57 | 2016-09-18 05:39:20 +0200 | [diff] [blame] | 2364 | |
| 2365 | return target_state; |
| 2366 | } |
| 2367 | |
| 2368 | if (!dev->pm_cap) |
Rafael J. Wysocki | d2abdf6 | 2009-06-14 21:25:02 +0200 | [diff] [blame] | 2369 | target_state = PCI_D0; |
Lukas Wunner | 4132a57 | 2016-09-18 05:39:20 +0200 | [diff] [blame] | 2370 | |
| 2371 | /* |
| 2372 | * If the device is in D3cold even though it's not power-manageable by |
| 2373 | * the platform, it may have been powered down by non-standard means. |
| 2374 | * Best to let it slumber. |
| 2375 | */ |
| 2376 | if (dev->current_state == PCI_D3cold) |
| 2377 | target_state = PCI_D3cold; |
| 2378 | |
Rafael J. Wysocki | 666ff6f | 2017-06-23 14:58:11 +0200 | [diff] [blame] | 2379 | if (wakeup) { |
Rafael J. Wysocki | 404cc2d | 2008-07-07 03:35:26 +0200 | [diff] [blame] | 2380 | /* |
| 2381 | * Find the deepest state from which the device can generate |
Rafael J. Wysocki | 60ee031a | 2018-05-21 13:11:12 +0200 | [diff] [blame] | 2382 | * PME#. |
Rafael J. Wysocki | 404cc2d | 2008-07-07 03:35:26 +0200 | [diff] [blame] | 2383 | */ |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 2384 | if (dev->pme_support) { |
| 2385 | while (target_state |
| 2386 | && !(dev->pme_support & (1 << target_state))) |
| 2387 | target_state--; |
Rafael J. Wysocki | 404cc2d | 2008-07-07 03:35:26 +0200 | [diff] [blame] | 2388 | } |
| 2389 | } |
| 2390 | |
Rafael J. Wysocki | e5899e1 | 2008-07-19 14:39:24 +0200 | [diff] [blame] | 2391 | return target_state; |
| 2392 | } |
| 2393 | |
| 2394 | /** |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 2395 | * pci_prepare_to_sleep - prepare PCI device for system-wide transition |
| 2396 | * into a sleep state |
Rafael J. Wysocki | e5899e1 | 2008-07-19 14:39:24 +0200 | [diff] [blame] | 2397 | * @dev: Device to handle. |
| 2398 | * |
| 2399 | * Choose the power state appropriate for the device depending on whether |
| 2400 | * it can wake up the system and/or is power manageable by the platform |
| 2401 | * (PCI_D3hot is the default) and put the device into that state. |
| 2402 | */ |
| 2403 | int pci_prepare_to_sleep(struct pci_dev *dev) |
| 2404 | { |
Rafael J. Wysocki | 666ff6f | 2017-06-23 14:58:11 +0200 | [diff] [blame] | 2405 | bool wakeup = device_may_wakeup(&dev->dev); |
| 2406 | pci_power_t target_state = pci_target_state(dev, wakeup); |
Rafael J. Wysocki | e5899e1 | 2008-07-19 14:39:24 +0200 | [diff] [blame] | 2407 | int error; |
| 2408 | |
| 2409 | if (target_state == PCI_POWER_ERROR) |
| 2410 | return -EIO; |
| 2411 | |
Rafael J. Wysocki | 666ff6f | 2017-06-23 14:58:11 +0200 | [diff] [blame] | 2412 | pci_enable_wake(dev, target_state, wakeup); |
Rafael J. Wysocki | c157dfa | 2008-07-13 22:45:06 +0200 | [diff] [blame] | 2413 | |
Rafael J. Wysocki | 404cc2d | 2008-07-07 03:35:26 +0200 | [diff] [blame] | 2414 | error = pci_set_power_state(dev, target_state); |
| 2415 | |
| 2416 | if (error) |
| 2417 | pci_enable_wake(dev, target_state, false); |
| 2418 | |
| 2419 | return error; |
| 2420 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 2421 | EXPORT_SYMBOL(pci_prepare_to_sleep); |
Rafael J. Wysocki | 404cc2d | 2008-07-07 03:35:26 +0200 | [diff] [blame] | 2422 | |
| 2423 | /** |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 2424 | * pci_back_from_sleep - turn PCI device on during system-wide transition |
| 2425 | * into working state |
Rafael J. Wysocki | 404cc2d | 2008-07-07 03:35:26 +0200 | [diff] [blame] | 2426 | * @dev: Device to handle. |
| 2427 | * |
Thomas Weber | 8839316 | 2010-03-16 11:47:56 +0100 | [diff] [blame] | 2428 | * Disable device's system wake-up capability and put it into D0. |
Rafael J. Wysocki | 404cc2d | 2008-07-07 03:35:26 +0200 | [diff] [blame] | 2429 | */ |
| 2430 | int pci_back_from_sleep(struct pci_dev *dev) |
| 2431 | { |
| 2432 | pci_enable_wake(dev, PCI_D0, false); |
| 2433 | return pci_set_power_state(dev, PCI_D0); |
| 2434 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 2435 | EXPORT_SYMBOL(pci_back_from_sleep); |
Rafael J. Wysocki | 404cc2d | 2008-07-07 03:35:26 +0200 | [diff] [blame] | 2436 | |
| 2437 | /** |
Rafael J. Wysocki | 6cbf821 | 2010-02-17 23:44:58 +0100 | [diff] [blame] | 2438 | * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend. |
| 2439 | * @dev: PCI device being suspended. |
| 2440 | * |
| 2441 | * Prepare @dev to generate wake-up events at run time and put it into a low |
| 2442 | * power state. |
| 2443 | */ |
| 2444 | int pci_finish_runtime_suspend(struct pci_dev *dev) |
| 2445 | { |
Rafael J. Wysocki | 666ff6f | 2017-06-23 14:58:11 +0200 | [diff] [blame] | 2446 | pci_power_t target_state; |
Rafael J. Wysocki | 6cbf821 | 2010-02-17 23:44:58 +0100 | [diff] [blame] | 2447 | int error; |
| 2448 | |
Rafael J. Wysocki | 666ff6f | 2017-06-23 14:58:11 +0200 | [diff] [blame] | 2449 | target_state = pci_target_state(dev, device_can_wakeup(&dev->dev)); |
Rafael J. Wysocki | 6cbf821 | 2010-02-17 23:44:58 +0100 | [diff] [blame] | 2450 | if (target_state == PCI_POWER_ERROR) |
| 2451 | return -EIO; |
| 2452 | |
Huang Ying | 448bd85 | 2012-06-23 10:23:51 +0800 | [diff] [blame] | 2453 | dev->runtime_d3cold = target_state == PCI_D3cold; |
| 2454 | |
Rafael J. Wysocki | cfcadfa | 2018-05-09 00:18:32 +0200 | [diff] [blame] | 2455 | __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev)); |
Rafael J. Wysocki | 6cbf821 | 2010-02-17 23:44:58 +0100 | [diff] [blame] | 2456 | |
| 2457 | error = pci_set_power_state(dev, target_state); |
| 2458 | |
Huang Ying | 448bd85 | 2012-06-23 10:23:51 +0800 | [diff] [blame] | 2459 | if (error) { |
Rafael J. Wysocki | 0847684 | 2017-06-24 01:57:35 +0200 | [diff] [blame] | 2460 | pci_enable_wake(dev, target_state, false); |
Huang Ying | 448bd85 | 2012-06-23 10:23:51 +0800 | [diff] [blame] | 2461 | dev->runtime_d3cold = false; |
| 2462 | } |
Rafael J. Wysocki | 6cbf821 | 2010-02-17 23:44:58 +0100 | [diff] [blame] | 2463 | |
| 2464 | return error; |
| 2465 | } |
| 2466 | |
| 2467 | /** |
Rafael J. Wysocki | b67ea76 | 2010-02-17 23:44:09 +0100 | [diff] [blame] | 2468 | * pci_dev_run_wake - Check if device can generate run-time wake-up events. |
| 2469 | * @dev: Device to check. |
| 2470 | * |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 2471 | * Return true if the device itself is capable of generating wake-up events |
Rafael J. Wysocki | b67ea76 | 2010-02-17 23:44:09 +0100 | [diff] [blame] | 2472 | * (through the platform or using the native PCIe PME) or if the device supports |
| 2473 | * PME and one of its upstream bridges can generate wake-up events. |
| 2474 | */ |
| 2475 | bool pci_dev_run_wake(struct pci_dev *dev) |
| 2476 | { |
| 2477 | struct pci_bus *bus = dev->bus; |
| 2478 | |
Rafael J. Wysocki | b67ea76 | 2010-02-17 23:44:09 +0100 | [diff] [blame] | 2479 | if (!dev->pme_support) |
| 2480 | return false; |
| 2481 | |
Rafael J. Wysocki | 666ff6f | 2017-06-23 14:58:11 +0200 | [diff] [blame] | 2482 | /* PME-capable in principle, but not from the target power state */ |
Kai Heng Feng | 8feaec3 | 2018-05-07 14:11:20 +0800 | [diff] [blame] | 2483 | if (!pci_pme_capable(dev, pci_target_state(dev, true))) |
Alan Stern | 6496ebd | 2016-10-21 16:45:38 -0400 | [diff] [blame] | 2484 | return false; |
| 2485 | |
Kai Heng Feng | 8feaec3 | 2018-05-07 14:11:20 +0800 | [diff] [blame] | 2486 | if (device_can_wakeup(&dev->dev)) |
| 2487 | return true; |
| 2488 | |
Rafael J. Wysocki | b67ea76 | 2010-02-17 23:44:09 +0100 | [diff] [blame] | 2489 | while (bus->parent) { |
| 2490 | struct pci_dev *bridge = bus->self; |
| 2491 | |
Rafael J. Wysocki | de3ef1e | 2017-06-24 01:58:53 +0200 | [diff] [blame] | 2492 | if (device_can_wakeup(&bridge->dev)) |
Rafael J. Wysocki | b67ea76 | 2010-02-17 23:44:09 +0100 | [diff] [blame] | 2493 | return true; |
| 2494 | |
| 2495 | bus = bus->parent; |
| 2496 | } |
| 2497 | |
| 2498 | /* We have reached the root bus. */ |
| 2499 | if (bus->bridge) |
Rafael J. Wysocki | de3ef1e | 2017-06-24 01:58:53 +0200 | [diff] [blame] | 2500 | return device_can_wakeup(bus->bridge); |
Rafael J. Wysocki | b67ea76 | 2010-02-17 23:44:09 +0100 | [diff] [blame] | 2501 | |
| 2502 | return false; |
| 2503 | } |
| 2504 | EXPORT_SYMBOL_GPL(pci_dev_run_wake); |
| 2505 | |
Rafael J. Wysocki | bac2a90 | 2015-01-21 02:17:42 +0100 | [diff] [blame] | 2506 | /** |
Rafael J. Wysocki | 0c7376a | 2019-06-07 00:32:31 +0200 | [diff] [blame] | 2507 | * pci_dev_need_resume - Check if it is necessary to resume the device. |
Rafael J. Wysocki | bac2a90 | 2015-01-21 02:17:42 +0100 | [diff] [blame] | 2508 | * @pci_dev: Device to check. |
| 2509 | * |
Rafael J. Wysocki | 0c7376a | 2019-06-07 00:32:31 +0200 | [diff] [blame] | 2510 | * Return 'true' if the device is not runtime-suspended or it has to be |
Rafael J. Wysocki | bac2a90 | 2015-01-21 02:17:42 +0100 | [diff] [blame] | 2511 | * reconfigured due to wakeup settings difference between system and runtime |
Rafael J. Wysocki | 0c7376a | 2019-06-07 00:32:31 +0200 | [diff] [blame] | 2512 | * suspend, or the current power state of it is not suitable for the upcoming |
| 2513 | * (system-wide) transition. |
Rafael J. Wysocki | bac2a90 | 2015-01-21 02:17:42 +0100 | [diff] [blame] | 2514 | */ |
Rafael J. Wysocki | 0c7376a | 2019-06-07 00:32:31 +0200 | [diff] [blame] | 2515 | bool pci_dev_need_resume(struct pci_dev *pci_dev) |
Rafael J. Wysocki | bac2a90 | 2015-01-21 02:17:42 +0100 | [diff] [blame] | 2516 | { |
| 2517 | struct device *dev = &pci_dev->dev; |
Rafael J. Wysocki | 234f223 | 2019-06-07 00:30:58 +0200 | [diff] [blame] | 2518 | pci_power_t target_state; |
Rafael J. Wysocki | bac2a90 | 2015-01-21 02:17:42 +0100 | [diff] [blame] | 2519 | |
Rafael J. Wysocki | 234f223 | 2019-06-07 00:30:58 +0200 | [diff] [blame] | 2520 | if (!pm_runtime_suspended(dev) || platform_pci_need_resume(pci_dev)) |
Rafael J. Wysocki | 0c7376a | 2019-06-07 00:32:31 +0200 | [diff] [blame] | 2521 | return true; |
Rafael J. Wysocki | 234f223 | 2019-06-07 00:30:58 +0200 | [diff] [blame] | 2522 | |
Rafael J. Wysocki | 0c7376a | 2019-06-07 00:32:31 +0200 | [diff] [blame] | 2523 | target_state = pci_target_state(pci_dev, device_may_wakeup(dev)); |
Rafael J. Wysocki | 234f223 | 2019-06-07 00:30:58 +0200 | [diff] [blame] | 2524 | |
| 2525 | /* |
| 2526 | * If the earlier platform check has not triggered, D3cold is just power |
| 2527 | * removal on top of D3hot, so no need to resume the device in that |
| 2528 | * case. |
| 2529 | */ |
Rafael J. Wysocki | 0c7376a | 2019-06-07 00:32:31 +0200 | [diff] [blame] | 2530 | return target_state != pci_dev->current_state && |
| 2531 | target_state != PCI_D3cold && |
| 2532 | pci_dev->current_state != PCI_D3hot; |
| 2533 | } |
Rafael J. Wysocki | bac2a90 | 2015-01-21 02:17:42 +0100 | [diff] [blame] | 2534 | |
Rafael J. Wysocki | 0c7376a | 2019-06-07 00:32:31 +0200 | [diff] [blame] | 2535 | /** |
| 2536 | * pci_dev_adjust_pme - Adjust PME setting for a suspended device. |
| 2537 | * @pci_dev: Device to check. |
| 2538 | * |
| 2539 | * If the device is suspended and it is not configured for system wakeup, |
| 2540 | * disable PME for it to prevent it from waking up the system unnecessarily. |
| 2541 | * |
| 2542 | * Note that if the device's power state is D3cold and the platform check in |
| 2543 | * pci_dev_need_resume() has not triggered, the device's configuration need not |
| 2544 | * be changed. |
| 2545 | */ |
| 2546 | void pci_dev_adjust_pme(struct pci_dev *pci_dev) |
| 2547 | { |
| 2548 | struct device *dev = &pci_dev->dev; |
| 2549 | |
Rafael J. Wysocki | 2cef548 | 2015-09-30 01:10:24 +0200 | [diff] [blame] | 2550 | spin_lock_irq(&dev->power.lock); |
| 2551 | |
Rafael J. Wysocki | 0c7376a | 2019-06-07 00:32:31 +0200 | [diff] [blame] | 2552 | if (pm_runtime_suspended(dev) && !device_may_wakeup(dev) && |
| 2553 | pci_dev->current_state < PCI_D3cold) |
Rafael J. Wysocki | 2cef548 | 2015-09-30 01:10:24 +0200 | [diff] [blame] | 2554 | __pci_pme_active(pci_dev, false); |
| 2555 | |
| 2556 | spin_unlock_irq(&dev->power.lock); |
Rafael J. Wysocki | 2cef548 | 2015-09-30 01:10:24 +0200 | [diff] [blame] | 2557 | } |
| 2558 | |
| 2559 | /** |
| 2560 | * pci_dev_complete_resume - Finalize resume from system sleep for a device. |
| 2561 | * @pci_dev: Device to handle. |
| 2562 | * |
| 2563 | * If the device is runtime suspended and wakeup-capable, enable PME for it as |
| 2564 | * it might have been disabled during the prepare phase of system suspend if |
| 2565 | * the device was not configured for system wakeup. |
| 2566 | */ |
| 2567 | void pci_dev_complete_resume(struct pci_dev *pci_dev) |
| 2568 | { |
| 2569 | struct device *dev = &pci_dev->dev; |
| 2570 | |
| 2571 | if (!pci_dev_run_wake(pci_dev)) |
| 2572 | return; |
| 2573 | |
| 2574 | spin_lock_irq(&dev->power.lock); |
| 2575 | |
| 2576 | if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold) |
| 2577 | __pci_pme_active(pci_dev, true); |
| 2578 | |
| 2579 | spin_unlock_irq(&dev->power.lock); |
Rafael J. Wysocki | bac2a90 | 2015-01-21 02:17:42 +0100 | [diff] [blame] | 2580 | } |
| 2581 | |
Huang Ying | b3c32c4 | 2012-10-25 09:36:03 +0800 | [diff] [blame] | 2582 | void pci_config_pm_runtime_get(struct pci_dev *pdev) |
| 2583 | { |
| 2584 | struct device *dev = &pdev->dev; |
| 2585 | struct device *parent = dev->parent; |
| 2586 | |
| 2587 | if (parent) |
| 2588 | pm_runtime_get_sync(parent); |
| 2589 | pm_runtime_get_noresume(dev); |
| 2590 | /* |
| 2591 | * pdev->current_state is set to PCI_D3cold during suspending, |
| 2592 | * so wait until suspending completes |
| 2593 | */ |
| 2594 | pm_runtime_barrier(dev); |
| 2595 | /* |
| 2596 | * Only need to resume devices in D3cold, because config |
| 2597 | * registers are still accessible for devices suspended but |
| 2598 | * not in D3cold. |
| 2599 | */ |
| 2600 | if (pdev->current_state == PCI_D3cold) |
| 2601 | pm_runtime_resume(dev); |
| 2602 | } |
| 2603 | |
| 2604 | void pci_config_pm_runtime_put(struct pci_dev *pdev) |
| 2605 | { |
| 2606 | struct device *dev = &pdev->dev; |
| 2607 | struct device *parent = dev->parent; |
| 2608 | |
| 2609 | pm_runtime_put(dev); |
| 2610 | if (parent) |
| 2611 | pm_runtime_put_sync(parent); |
| 2612 | } |
| 2613 | |
Mika Westerberg | 85b0cae | 2019-01-31 19:38:56 +0300 | [diff] [blame] | 2614 | static const struct dmi_system_id bridge_d3_blacklist[] = { |
| 2615 | #ifdef CONFIG_X86 |
| 2616 | { |
| 2617 | /* |
| 2618 | * Gigabyte X299 root port is not marked as hotplug capable |
| 2619 | * which allows Linux to power manage it. However, this |
| 2620 | * confuses the BIOS SMI handler so don't power manage root |
| 2621 | * ports on that system. |
| 2622 | */ |
| 2623 | .ident = "X299 DESIGNARE EX-CF", |
| 2624 | .matches = { |
| 2625 | DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."), |
| 2626 | DMI_MATCH(DMI_BOARD_NAME, "X299 DESIGNARE EX-CF"), |
| 2627 | }, |
| 2628 | }, |
| 2629 | #endif |
| 2630 | { } |
| 2631 | }; |
| 2632 | |
Rafael J. Wysocki | b67ea76 | 2010-02-17 23:44:09 +0100 | [diff] [blame] | 2633 | /** |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2634 | * pci_bridge_d3_possible - Is it possible to put the bridge into D3 |
| 2635 | * @bridge: Bridge to check |
| 2636 | * |
| 2637 | * This function checks if it is possible to move the bridge to D3. |
Lukas Wunner | 47a8e23 | 2018-07-19 17:28:00 -0500 | [diff] [blame] | 2638 | * Currently we only allow D3 for recent enough PCIe ports and Thunderbolt. |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2639 | */ |
Lukas Wunner | c6a6330 | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2640 | bool pci_bridge_d3_possible(struct pci_dev *bridge) |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2641 | { |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2642 | if (!pci_is_pcie(bridge)) |
| 2643 | return false; |
| 2644 | |
| 2645 | switch (pci_pcie_type(bridge)) { |
| 2646 | case PCI_EXP_TYPE_ROOT_PORT: |
| 2647 | case PCI_EXP_TYPE_UPSTREAM: |
| 2648 | case PCI_EXP_TYPE_DOWNSTREAM: |
| 2649 | if (pci_bridge_d3_disable) |
| 2650 | return false; |
Lukas Wunner | 97a90ae | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2651 | |
| 2652 | /* |
Lukas Wunner | eb3b5bf | 2018-07-19 17:27:59 -0500 | [diff] [blame] | 2653 | * Hotplug ports handled by firmware in System Management Mode |
Lukas Wunner | 97a90ae | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2654 | * may not be put into D3 by the OS (Thunderbolt on non-Macs). |
Lukas Wunner | 97a90ae | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2655 | */ |
Lukas Wunner | eb3b5bf | 2018-07-19 17:27:59 -0500 | [diff] [blame] | 2656 | if (bridge->is_hotplug_bridge && !pciehp_is_native(bridge)) |
Lukas Wunner | 97a90ae | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2657 | return false; |
| 2658 | |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2659 | if (pci_bridge_d3_force) |
| 2660 | return true; |
| 2661 | |
Lukas Wunner | 47a8e23 | 2018-07-19 17:28:00 -0500 | [diff] [blame] | 2662 | /* Even the oldest 2010 Thunderbolt controller supports D3. */ |
| 2663 | if (bridge->is_thunderbolt) |
| 2664 | return true; |
| 2665 | |
Mika Westerberg | 26ad34d | 2018-09-27 16:57:14 -0500 | [diff] [blame] | 2666 | /* Platform might know better if the bridge supports D3 */ |
| 2667 | if (platform_pci_bridge_d3(bridge)) |
| 2668 | return true; |
| 2669 | |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2670 | /* |
Lukas Wunner | eb3b5bf | 2018-07-19 17:27:59 -0500 | [diff] [blame] | 2671 | * Hotplug ports handled natively by the OS were not validated |
| 2672 | * by vendors for runtime D3 at least until 2018 because there |
| 2673 | * was no OS support. |
| 2674 | */ |
| 2675 | if (bridge->is_hotplug_bridge) |
| 2676 | return false; |
| 2677 | |
Mika Westerberg | 85b0cae | 2019-01-31 19:38:56 +0300 | [diff] [blame] | 2678 | if (dmi_check_system(bridge_d3_blacklist)) |
| 2679 | return false; |
| 2680 | |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2681 | /* |
| 2682 | * It should be safe to put PCIe ports from 2015 or newer |
| 2683 | * to D3. |
| 2684 | */ |
Andy Shevchenko | ac95090 | 2018-02-22 14:59:23 +0200 | [diff] [blame] | 2685 | if (dmi_get_bios_year() >= 2015) |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2686 | return true; |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2687 | break; |
| 2688 | } |
| 2689 | |
| 2690 | return false; |
| 2691 | } |
| 2692 | |
| 2693 | static int pci_dev_check_d3cold(struct pci_dev *dev, void *data) |
| 2694 | { |
| 2695 | bool *d3cold_ok = data; |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2696 | |
Lukas Wunner | 718a060 | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2697 | if (/* The device needs to be allowed to go D3cold ... */ |
| 2698 | dev->no_d3cold || !dev->d3cold_allowed || |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2699 | |
Lukas Wunner | 718a060 | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2700 | /* ... and if it is wakeup capable to do so from D3cold. */ |
| 2701 | (device_may_wakeup(&dev->dev) && |
| 2702 | !pci_pme_capable(dev, PCI_D3cold)) || |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2703 | |
Lukas Wunner | 718a060 | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2704 | /* If it is a bridge it must be allowed to go to D3. */ |
Bjorn Helgaas | d98e092 | 2017-02-03 08:53:51 -0600 | [diff] [blame] | 2705 | !pci_power_manageable(dev)) |
Lukas Wunner | 718a060 | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2706 | |
| 2707 | *d3cold_ok = false; |
| 2708 | |
| 2709 | return !*d3cold_ok; |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2710 | } |
| 2711 | |
| 2712 | /* |
| 2713 | * pci_bridge_d3_update - Update bridge D3 capabilities |
| 2714 | * @dev: PCI device which is changed |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2715 | * |
| 2716 | * Update upstream bridge PM capabilities accordingly depending on if the |
| 2717 | * device PM configuration was changed or the device is being removed. The |
| 2718 | * change is also propagated upstream. |
| 2719 | */ |
Lukas Wunner | 1ed276a | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2720 | void pci_bridge_d3_update(struct pci_dev *dev) |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2721 | { |
Lukas Wunner | 1ed276a | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2722 | bool remove = !device_is_registered(&dev->dev); |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2723 | struct pci_dev *bridge; |
| 2724 | bool d3cold_ok = true; |
| 2725 | |
| 2726 | bridge = pci_upstream_bridge(dev); |
| 2727 | if (!bridge || !pci_bridge_d3_possible(bridge)) |
| 2728 | return; |
| 2729 | |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2730 | /* |
Lukas Wunner | e8559b71 | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2731 | * If D3 is currently allowed for the bridge, removing one of its |
| 2732 | * children won't change that. |
| 2733 | */ |
| 2734 | if (remove && bridge->bridge_d3) |
| 2735 | return; |
| 2736 | |
| 2737 | /* |
| 2738 | * If D3 is currently allowed for the bridge and a child is added or |
| 2739 | * changed, disallowance of D3 can only be caused by that child, so |
| 2740 | * we only need to check that single device, not any of its siblings. |
| 2741 | * |
| 2742 | * If D3 is currently not allowed for the bridge, checking the device |
| 2743 | * first may allow us to skip checking its siblings. |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2744 | */ |
| 2745 | if (!remove) |
| 2746 | pci_dev_check_d3cold(dev, &d3cold_ok); |
| 2747 | |
Lukas Wunner | e8559b71 | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2748 | /* |
| 2749 | * If D3 is currently not allowed for the bridge, this may be caused |
| 2750 | * either by the device being changed/removed or any of its siblings, |
| 2751 | * so we need to go through all children to find out if one of them |
| 2752 | * continues to block D3. |
| 2753 | */ |
| 2754 | if (d3cold_ok && !bridge->bridge_d3) |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2755 | pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold, |
| 2756 | &d3cold_ok); |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2757 | |
| 2758 | if (bridge->bridge_d3 != d3cold_ok) { |
| 2759 | bridge->bridge_d3 = d3cold_ok; |
| 2760 | /* Propagate change to upstream bridges */ |
Lukas Wunner | 1ed276a | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2761 | pci_bridge_d3_update(bridge); |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2762 | } |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2763 | } |
| 2764 | |
| 2765 | /** |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2766 | * pci_d3cold_enable - Enable D3cold for device |
| 2767 | * @dev: PCI device to handle |
| 2768 | * |
| 2769 | * This function can be used in drivers to enable D3cold from the device |
| 2770 | * they handle. It also updates upstream PCI bridge PM capabilities |
| 2771 | * accordingly. |
| 2772 | */ |
| 2773 | void pci_d3cold_enable(struct pci_dev *dev) |
| 2774 | { |
| 2775 | if (dev->no_d3cold) { |
| 2776 | dev->no_d3cold = false; |
Lukas Wunner | 1ed276a | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2777 | pci_bridge_d3_update(dev); |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2778 | } |
| 2779 | } |
| 2780 | EXPORT_SYMBOL_GPL(pci_d3cold_enable); |
| 2781 | |
| 2782 | /** |
| 2783 | * pci_d3cold_disable - Disable D3cold for device |
| 2784 | * @dev: PCI device to handle |
| 2785 | * |
| 2786 | * This function can be used in drivers to disable D3cold from the device |
| 2787 | * they handle. It also updates upstream PCI bridge PM capabilities |
| 2788 | * accordingly. |
| 2789 | */ |
| 2790 | void pci_d3cold_disable(struct pci_dev *dev) |
| 2791 | { |
| 2792 | if (!dev->no_d3cold) { |
| 2793 | dev->no_d3cold = true; |
Lukas Wunner | 1ed276a | 2016-10-28 10:52:06 +0200 | [diff] [blame] | 2794 | pci_bridge_d3_update(dev); |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2795 | } |
| 2796 | } |
| 2797 | EXPORT_SYMBOL_GPL(pci_d3cold_disable); |
| 2798 | |
| 2799 | /** |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2800 | * pci_pm_init - Initialize PM functions of given PCI device |
| 2801 | * @dev: PCI device to handle. |
| 2802 | */ |
| 2803 | void pci_pm_init(struct pci_dev *dev) |
| 2804 | { |
| 2805 | int pm; |
Felipe Balbi | d6112f8 | 2018-09-07 09:16:51 +0300 | [diff] [blame] | 2806 | u16 status; |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2807 | u16 pmc; |
David Brownell | 075c177 | 2007-04-26 00:12:06 -0700 | [diff] [blame] | 2808 | |
Rafael J. Wysocki | bb910a7 | 2010-02-27 21:37:37 +0100 | [diff] [blame] | 2809 | pm_runtime_forbid(&dev->dev); |
Huang Ying | 967577b | 2012-11-20 16:08:22 +0800 | [diff] [blame] | 2810 | pm_runtime_set_active(&dev->dev); |
| 2811 | pm_runtime_enable(&dev->dev); |
Rafael J. Wysocki | a1e4d72 | 2010-02-08 19:16:33 +0100 | [diff] [blame] | 2812 | device_enable_async_suspend(&dev->dev); |
Rafael J. Wysocki | e80bb09 | 2009-09-08 23:14:49 +0200 | [diff] [blame] | 2813 | dev->wakeup_prepared = false; |
Rafael J. Wysocki | bb910a7 | 2010-02-27 21:37:37 +0100 | [diff] [blame] | 2814 | |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 2815 | dev->pm_cap = 0; |
Rafael J. Wysocki | ffaddbe | 2013-04-10 10:32:51 +0000 | [diff] [blame] | 2816 | dev->pme_support = 0; |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 2817 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2818 | /* find PCI PM capability in list */ |
| 2819 | pm = pci_find_capability(dev, PCI_CAP_ID_PM); |
David Brownell | 075c177 | 2007-04-26 00:12:06 -0700 | [diff] [blame] | 2820 | if (!pm) |
Linus Torvalds | 50246dd | 2009-01-16 08:14:51 -0800 | [diff] [blame] | 2821 | return; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2822 | /* Check device's ability to generate PME# */ |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2823 | pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2824 | |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2825 | if ((pmc & PCI_PM_CAP_VER_MASK) > 3) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2826 | pci_err(dev, "unsupported PM cap regs version (%u)\n", |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2827 | pmc & PCI_PM_CAP_VER_MASK); |
Linus Torvalds | 50246dd | 2009-01-16 08:14:51 -0800 | [diff] [blame] | 2828 | return; |
David Brownell | 075c177 | 2007-04-26 00:12:06 -0700 | [diff] [blame] | 2829 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2830 | |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 2831 | dev->pm_cap = pm; |
Rafael J. Wysocki | 1ae861e | 2009-12-31 12:15:54 +0100 | [diff] [blame] | 2832 | dev->d3_delay = PCI_PM_D3_WAIT; |
Huang Ying | 448bd85 | 2012-06-23 10:23:51 +0800 | [diff] [blame] | 2833 | dev->d3cold_delay = PCI_PM_D3COLD_WAIT; |
Mika Westerberg | 9d26d3a | 2016-06-02 11:17:12 +0300 | [diff] [blame] | 2834 | dev->bridge_d3 = pci_bridge_d3_possible(dev); |
Huang Ying | 4f9c139 | 2012-08-08 09:07:38 +0800 | [diff] [blame] | 2835 | dev->d3cold_allowed = true; |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 2836 | |
| 2837 | dev->d1_support = false; |
| 2838 | dev->d2_support = false; |
| 2839 | if (!pci_no_d1d2(dev)) { |
Bjorn Helgaas | c9ed77e | 2008-08-22 09:37:02 -0600 | [diff] [blame] | 2840 | if (pmc & PCI_PM_CAP_D1) |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 2841 | dev->d1_support = true; |
Bjorn Helgaas | c9ed77e | 2008-08-22 09:37:02 -0600 | [diff] [blame] | 2842 | if (pmc & PCI_PM_CAP_D2) |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 2843 | dev->d2_support = true; |
Bjorn Helgaas | c9ed77e | 2008-08-22 09:37:02 -0600 | [diff] [blame] | 2844 | |
| 2845 | if (dev->d1_support || dev->d2_support) |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 2846 | pci_info(dev, "supports%s%s\n", |
Jesse Barnes | ec84f12 | 2008-09-23 11:43:34 -0700 | [diff] [blame] | 2847 | dev->d1_support ? " D1" : "", |
| 2848 | dev->d2_support ? " D2" : ""); |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 2849 | } |
| 2850 | |
| 2851 | pmc &= PCI_PM_CAP_PME_MASK; |
| 2852 | if (pmc) { |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 2853 | pci_info(dev, "PME# supported from%s%s%s%s%s\n", |
Bjorn Helgaas | c9ed77e | 2008-08-22 09:37:02 -0600 | [diff] [blame] | 2854 | (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "", |
| 2855 | (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "", |
| 2856 | (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "", |
| 2857 | (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "", |
| 2858 | (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : ""); |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 2859 | dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT; |
Rafael J. Wysocki | 379021d | 2011-10-03 23:16:33 +0200 | [diff] [blame] | 2860 | dev->pme_poll = true; |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2861 | /* |
| 2862 | * Make device's PM flags reflect the wake-up capability, but |
| 2863 | * let the user space enable it to wake up the system as needed. |
| 2864 | */ |
| 2865 | device_set_wakeup_capable(&dev->dev, true); |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2866 | /* Disable the PME# generation functionality */ |
Rafael J. Wysocki | 337001b | 2008-07-07 03:36:24 +0200 | [diff] [blame] | 2867 | pci_pme_active(dev, false); |
Rafael J. Wysocki | eb9d0fe | 2008-07-07 03:34:48 +0200 | [diff] [blame] | 2868 | } |
Felipe Balbi | d6112f8 | 2018-09-07 09:16:51 +0300 | [diff] [blame] | 2869 | |
| 2870 | pci_read_config_word(dev, PCI_STATUS, &status); |
| 2871 | if (status & PCI_STATUS_IMM_READY) |
| 2872 | dev->imm_ready = 1; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 2873 | } |
| 2874 | |
Sean O. Stalley | 938174e | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 2875 | static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop) |
| 2876 | { |
Alex Williamson | 92efb1b | 2016-05-16 15:12:02 -0500 | [diff] [blame] | 2877 | unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI; |
Sean O. Stalley | 938174e | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 2878 | |
| 2879 | switch (prop) { |
| 2880 | case PCI_EA_P_MEM: |
| 2881 | case PCI_EA_P_VF_MEM: |
| 2882 | flags |= IORESOURCE_MEM; |
| 2883 | break; |
| 2884 | case PCI_EA_P_MEM_PREFETCH: |
| 2885 | case PCI_EA_P_VF_MEM_PREFETCH: |
| 2886 | flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; |
| 2887 | break; |
| 2888 | case PCI_EA_P_IO: |
| 2889 | flags |= IORESOURCE_IO; |
| 2890 | break; |
| 2891 | default: |
| 2892 | return 0; |
| 2893 | } |
| 2894 | |
| 2895 | return flags; |
| 2896 | } |
| 2897 | |
| 2898 | static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei, |
| 2899 | u8 prop) |
| 2900 | { |
| 2901 | if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO) |
| 2902 | return &dev->resource[bei]; |
David Daney | 1118399 | 2015-10-29 17:35:40 -0500 | [diff] [blame] | 2903 | #ifdef CONFIG_PCI_IOV |
| 2904 | else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 && |
| 2905 | (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH)) |
| 2906 | return &dev->resource[PCI_IOV_RESOURCES + |
| 2907 | bei - PCI_EA_BEI_VF_BAR0]; |
| 2908 | #endif |
Sean O. Stalley | 938174e | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 2909 | else if (bei == PCI_EA_BEI_ROM) |
| 2910 | return &dev->resource[PCI_ROM_RESOURCE]; |
| 2911 | else |
| 2912 | return NULL; |
| 2913 | } |
| 2914 | |
| 2915 | /* Read an Enhanced Allocation (EA) entry */ |
| 2916 | static int pci_ea_read(struct pci_dev *dev, int offset) |
| 2917 | { |
| 2918 | struct resource *res; |
| 2919 | int ent_size, ent_offset = offset; |
| 2920 | resource_size_t start, end; |
| 2921 | unsigned long flags; |
Bjorn Helgaas | 2663511 | 2015-10-29 17:35:40 -0500 | [diff] [blame] | 2922 | u32 dw0, bei, base, max_offset; |
Sean O. Stalley | 938174e | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 2923 | u8 prop; |
| 2924 | bool support_64 = (sizeof(resource_size_t) >= 8); |
| 2925 | |
| 2926 | pci_read_config_dword(dev, ent_offset, &dw0); |
| 2927 | ent_offset += 4; |
| 2928 | |
| 2929 | /* Entry size field indicates DWORDs after 1st */ |
| 2930 | ent_size = ((dw0 & PCI_EA_ES) + 1) << 2; |
| 2931 | |
| 2932 | if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */ |
| 2933 | goto out; |
| 2934 | |
Bjorn Helgaas | 2663511 | 2015-10-29 17:35:40 -0500 | [diff] [blame] | 2935 | bei = (dw0 & PCI_EA_BEI) >> 4; |
| 2936 | prop = (dw0 & PCI_EA_PP) >> 8; |
| 2937 | |
Sean O. Stalley | 938174e | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 2938 | /* |
| 2939 | * If the Property is in the reserved range, try the Secondary |
| 2940 | * Property instead. |
| 2941 | */ |
| 2942 | if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED) |
Bjorn Helgaas | 2663511 | 2015-10-29 17:35:40 -0500 | [diff] [blame] | 2943 | prop = (dw0 & PCI_EA_SP) >> 16; |
Sean O. Stalley | 938174e | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 2944 | if (prop > PCI_EA_P_BRIDGE_IO) |
| 2945 | goto out; |
| 2946 | |
Bjorn Helgaas | 2663511 | 2015-10-29 17:35:40 -0500 | [diff] [blame] | 2947 | res = pci_ea_get_resource(dev, bei, prop); |
Sean O. Stalley | 938174e | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 2948 | if (!res) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2949 | pci_err(dev, "Unsupported EA entry BEI: %u\n", bei); |
Sean O. Stalley | 938174e | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 2950 | goto out; |
| 2951 | } |
| 2952 | |
| 2953 | flags = pci_ea_flags(dev, prop); |
| 2954 | if (!flags) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 2955 | pci_err(dev, "Unsupported EA properties: %#x\n", prop); |
Sean O. Stalley | 938174e | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 2956 | goto out; |
| 2957 | } |
| 2958 | |
| 2959 | /* Read Base */ |
| 2960 | pci_read_config_dword(dev, ent_offset, &base); |
| 2961 | start = (base & PCI_EA_FIELD_MASK); |
| 2962 | ent_offset += 4; |
| 2963 | |
| 2964 | /* Read MaxOffset */ |
| 2965 | pci_read_config_dword(dev, ent_offset, &max_offset); |
| 2966 | ent_offset += 4; |
| 2967 | |
| 2968 | /* Read Base MSBs (if 64-bit entry) */ |
| 2969 | if (base & PCI_EA_IS_64) { |
| 2970 | u32 base_upper; |
| 2971 | |
| 2972 | pci_read_config_dword(dev, ent_offset, &base_upper); |
| 2973 | ent_offset += 4; |
| 2974 | |
| 2975 | flags |= IORESOURCE_MEM_64; |
| 2976 | |
| 2977 | /* entry starts above 32-bit boundary, can't use */ |
| 2978 | if (!support_64 && base_upper) |
| 2979 | goto out; |
| 2980 | |
| 2981 | if (support_64) |
| 2982 | start |= ((u64)base_upper << 32); |
| 2983 | } |
| 2984 | |
| 2985 | end = start + (max_offset | 0x03); |
| 2986 | |
| 2987 | /* Read MaxOffset MSBs (if 64-bit entry) */ |
| 2988 | if (max_offset & PCI_EA_IS_64) { |
| 2989 | u32 max_offset_upper; |
| 2990 | |
| 2991 | pci_read_config_dword(dev, ent_offset, &max_offset_upper); |
| 2992 | ent_offset += 4; |
| 2993 | |
| 2994 | flags |= IORESOURCE_MEM_64; |
| 2995 | |
| 2996 | /* entry too big, can't use */ |
| 2997 | if (!support_64 && max_offset_upper) |
| 2998 | goto out; |
| 2999 | |
| 3000 | if (support_64) |
| 3001 | end += ((u64)max_offset_upper << 32); |
| 3002 | } |
| 3003 | |
| 3004 | if (end < start) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3005 | pci_err(dev, "EA Entry crosses address boundary\n"); |
Sean O. Stalley | 938174e | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 3006 | goto out; |
| 3007 | } |
| 3008 | |
| 3009 | if (ent_size != ent_offset - offset) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3010 | pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n", |
Sean O. Stalley | 938174e | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 3011 | ent_size, ent_offset - offset); |
| 3012 | goto out; |
| 3013 | } |
| 3014 | |
| 3015 | res->name = pci_name(dev); |
| 3016 | res->start = start; |
| 3017 | res->end = end; |
| 3018 | res->flags = flags; |
Bjorn Helgaas | 597becb | 2015-10-29 17:35:40 -0500 | [diff] [blame] | 3019 | |
| 3020 | if (bei <= PCI_EA_BEI_BAR5) |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 3021 | pci_info(dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n", |
Bjorn Helgaas | 597becb | 2015-10-29 17:35:40 -0500 | [diff] [blame] | 3022 | bei, res, prop); |
| 3023 | else if (bei == PCI_EA_BEI_ROM) |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 3024 | pci_info(dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n", |
Bjorn Helgaas | 597becb | 2015-10-29 17:35:40 -0500 | [diff] [blame] | 3025 | res, prop); |
| 3026 | else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5) |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 3027 | pci_info(dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n", |
Bjorn Helgaas | 597becb | 2015-10-29 17:35:40 -0500 | [diff] [blame] | 3028 | bei - PCI_EA_BEI_VF_BAR0, res, prop); |
| 3029 | else |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 3030 | pci_info(dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n", |
Bjorn Helgaas | 597becb | 2015-10-29 17:35:40 -0500 | [diff] [blame] | 3031 | bei, res, prop); |
| 3032 | |
Sean O. Stalley | 938174e | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 3033 | out: |
| 3034 | return offset + ent_size; |
| 3035 | } |
| 3036 | |
Colin Ian King | dcbb408 | 2016-04-05 12:12:45 -0500 | [diff] [blame] | 3037 | /* Enhanced Allocation Initialization */ |
Sean O. Stalley | 938174e | 2015-10-29 17:35:39 -0500 | [diff] [blame] | 3038 | void pci_ea_init(struct pci_dev *dev) |
| 3039 | { |
| 3040 | int ea; |
| 3041 | u8 num_ent; |
| 3042 | int offset; |
| 3043 | int i; |
| 3044 | |
| 3045 | /* find PCI EA capability in list */ |
| 3046 | ea = pci_find_capability(dev, PCI_CAP_ID_EA); |
| 3047 | if (!ea) |
| 3048 | return; |
| 3049 | |
| 3050 | /* determine the number of entries */ |
| 3051 | pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT, |
| 3052 | &num_ent); |
| 3053 | num_ent &= PCI_EA_NUM_ENT_MASK; |
| 3054 | |
| 3055 | offset = ea + PCI_EA_FIRST_ENT; |
| 3056 | |
| 3057 | /* Skip DWORD 2 for type 1 functions */ |
| 3058 | if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) |
| 3059 | offset += 4; |
| 3060 | |
| 3061 | /* parse each EA entry */ |
| 3062 | for (i = 0; i < num_ent; ++i) |
| 3063 | offset = pci_ea_read(dev, offset); |
| 3064 | } |
| 3065 | |
Yinghai Lu | 34a4876 | 2012-02-11 00:18:41 -0800 | [diff] [blame] | 3066 | static void pci_add_saved_cap(struct pci_dev *pci_dev, |
| 3067 | struct pci_cap_saved_state *new_cap) |
| 3068 | { |
| 3069 | hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space); |
| 3070 | } |
| 3071 | |
Jesse Barnes | eb9c39d | 2008-12-17 12:10:05 -0800 | [diff] [blame] | 3072 | /** |
Alex Williamson | fd0f7f7 | 2013-12-17 16:43:45 -0700 | [diff] [blame] | 3073 | * _pci_add_cap_save_buffer - allocate buffer for saving given |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3074 | * capability registers |
Rafael J. Wysocki | 63f4898 | 2008-12-07 22:02:58 +0100 | [diff] [blame] | 3075 | * @dev: the PCI device |
| 3076 | * @cap: the capability to allocate the buffer for |
Alex Williamson | fd0f7f7 | 2013-12-17 16:43:45 -0700 | [diff] [blame] | 3077 | * @extended: Standard or Extended capability ID |
Rafael J. Wysocki | 63f4898 | 2008-12-07 22:02:58 +0100 | [diff] [blame] | 3078 | * @size: requested size of the buffer |
| 3079 | */ |
Alex Williamson | fd0f7f7 | 2013-12-17 16:43:45 -0700 | [diff] [blame] | 3080 | static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap, |
| 3081 | bool extended, unsigned int size) |
Rafael J. Wysocki | 63f4898 | 2008-12-07 22:02:58 +0100 | [diff] [blame] | 3082 | { |
| 3083 | int pos; |
| 3084 | struct pci_cap_saved_state *save_state; |
| 3085 | |
Alex Williamson | fd0f7f7 | 2013-12-17 16:43:45 -0700 | [diff] [blame] | 3086 | if (extended) |
| 3087 | pos = pci_find_ext_capability(dev, cap); |
| 3088 | else |
| 3089 | pos = pci_find_capability(dev, cap); |
| 3090 | |
Wei Yang | 0a1a9b4 | 2015-06-30 09:16:44 +0800 | [diff] [blame] | 3091 | if (!pos) |
Rafael J. Wysocki | 63f4898 | 2008-12-07 22:02:58 +0100 | [diff] [blame] | 3092 | return 0; |
| 3093 | |
| 3094 | save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL); |
| 3095 | if (!save_state) |
| 3096 | return -ENOMEM; |
| 3097 | |
Alex Williamson | 24a4742f | 2011-05-10 10:02:11 -0600 | [diff] [blame] | 3098 | save_state->cap.cap_nr = cap; |
Alex Williamson | fd0f7f7 | 2013-12-17 16:43:45 -0700 | [diff] [blame] | 3099 | save_state->cap.cap_extended = extended; |
Alex Williamson | 24a4742f | 2011-05-10 10:02:11 -0600 | [diff] [blame] | 3100 | save_state->cap.size = size; |
Rafael J. Wysocki | 63f4898 | 2008-12-07 22:02:58 +0100 | [diff] [blame] | 3101 | pci_add_saved_cap(dev, save_state); |
| 3102 | |
| 3103 | return 0; |
| 3104 | } |
| 3105 | |
Alex Williamson | fd0f7f7 | 2013-12-17 16:43:45 -0700 | [diff] [blame] | 3106 | int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size) |
| 3107 | { |
| 3108 | return _pci_add_cap_save_buffer(dev, cap, false, size); |
| 3109 | } |
| 3110 | |
| 3111 | int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size) |
| 3112 | { |
| 3113 | return _pci_add_cap_save_buffer(dev, cap, true, size); |
| 3114 | } |
| 3115 | |
Rafael J. Wysocki | 63f4898 | 2008-12-07 22:02:58 +0100 | [diff] [blame] | 3116 | /** |
| 3117 | * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities |
| 3118 | * @dev: the PCI device |
| 3119 | */ |
| 3120 | void pci_allocate_cap_save_buffers(struct pci_dev *dev) |
| 3121 | { |
| 3122 | int error; |
| 3123 | |
Yu Zhao | 8985851 | 2009-02-16 02:55:47 +0800 | [diff] [blame] | 3124 | error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP, |
| 3125 | PCI_EXP_SAVE_REGS * sizeof(u16)); |
Rafael J. Wysocki | 63f4898 | 2008-12-07 22:02:58 +0100 | [diff] [blame] | 3126 | if (error) |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3127 | pci_err(dev, "unable to preallocate PCI Express save buffer\n"); |
Rafael J. Wysocki | 63f4898 | 2008-12-07 22:02:58 +0100 | [diff] [blame] | 3128 | |
| 3129 | error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16)); |
| 3130 | if (error) |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3131 | pci_err(dev, "unable to preallocate PCI-X save buffer\n"); |
Alex Williamson | 425c1b2 | 2013-12-17 16:43:51 -0700 | [diff] [blame] | 3132 | |
Bjorn Helgaas | dbbfadf | 2019-01-09 08:22:08 -0600 | [diff] [blame] | 3133 | error = pci_add_ext_cap_save_buffer(dev, PCI_EXT_CAP_ID_LTR, |
| 3134 | 2 * sizeof(u16)); |
| 3135 | if (error) |
| 3136 | pci_err(dev, "unable to allocate suspend buffer for LTR\n"); |
| 3137 | |
Alex Williamson | 425c1b2 | 2013-12-17 16:43:51 -0700 | [diff] [blame] | 3138 | pci_allocate_vc_save_buffers(dev); |
Rafael J. Wysocki | 63f4898 | 2008-12-07 22:02:58 +0100 | [diff] [blame] | 3139 | } |
| 3140 | |
Yinghai Lu | f796841 | 2012-02-11 00:18:30 -0800 | [diff] [blame] | 3141 | void pci_free_cap_save_buffers(struct pci_dev *dev) |
| 3142 | { |
| 3143 | struct pci_cap_saved_state *tmp; |
Sasha Levin | b67bfe0 | 2013-02-27 17:06:00 -0800 | [diff] [blame] | 3144 | struct hlist_node *n; |
Yinghai Lu | f796841 | 2012-02-11 00:18:30 -0800 | [diff] [blame] | 3145 | |
Sasha Levin | b67bfe0 | 2013-02-27 17:06:00 -0800 | [diff] [blame] | 3146 | hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next) |
Yinghai Lu | f796841 | 2012-02-11 00:18:30 -0800 | [diff] [blame] | 3147 | kfree(tmp); |
| 3148 | } |
| 3149 | |
Rafael J. Wysocki | 63f4898 | 2008-12-07 22:02:58 +0100 | [diff] [blame] | 3150 | /** |
Yijing Wang | 31ab247 | 2013-01-15 11:12:17 +0800 | [diff] [blame] | 3151 | * pci_configure_ari - enable or disable ARI forwarding |
Yu Zhao | 58c3a72 | 2008-10-14 14:02:53 +0800 | [diff] [blame] | 3152 | * @dev: the PCI device |
Yijing Wang | b0cc602 | 2013-01-15 11:12:16 +0800 | [diff] [blame] | 3153 | * |
| 3154 | * If @dev and its upstream bridge both support ARI, enable ARI in the |
| 3155 | * bridge. Otherwise, disable ARI in the bridge. |
Yu Zhao | 58c3a72 | 2008-10-14 14:02:53 +0800 | [diff] [blame] | 3156 | */ |
Yijing Wang | 31ab247 | 2013-01-15 11:12:17 +0800 | [diff] [blame] | 3157 | void pci_configure_ari(struct pci_dev *dev) |
Yu Zhao | 58c3a72 | 2008-10-14 14:02:53 +0800 | [diff] [blame] | 3158 | { |
Yu Zhao | 58c3a72 | 2008-10-14 14:02:53 +0800 | [diff] [blame] | 3159 | u32 cap; |
Zhao, Yu | 8113587 | 2008-10-23 13:15:39 +0800 | [diff] [blame] | 3160 | struct pci_dev *bridge; |
Yu Zhao | 58c3a72 | 2008-10-14 14:02:53 +0800 | [diff] [blame] | 3161 | |
Rafael J. Wysocki | 6748dcc | 2012-03-01 00:06:33 +0100 | [diff] [blame] | 3162 | if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn) |
Yu Zhao | 58c3a72 | 2008-10-14 14:02:53 +0800 | [diff] [blame] | 3163 | return; |
| 3164 | |
Zhao, Yu | 8113587 | 2008-10-23 13:15:39 +0800 | [diff] [blame] | 3165 | bridge = dev->bus->self; |
Myron Stowe | cb97ae3 | 2012-06-01 15:16:31 -0600 | [diff] [blame] | 3166 | if (!bridge) |
Zhao, Yu | 8113587 | 2008-10-23 13:15:39 +0800 | [diff] [blame] | 3167 | return; |
| 3168 | |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 3169 | pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap); |
Yu Zhao | 58c3a72 | 2008-10-14 14:02:53 +0800 | [diff] [blame] | 3170 | if (!(cap & PCI_EXP_DEVCAP2_ARI)) |
| 3171 | return; |
| 3172 | |
Yijing Wang | b0cc602 | 2013-01-15 11:12:16 +0800 | [diff] [blame] | 3173 | if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) { |
| 3174 | pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2, |
| 3175 | PCI_EXP_DEVCTL2_ARI); |
| 3176 | bridge->ari_enabled = 1; |
| 3177 | } else { |
| 3178 | pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2, |
| 3179 | PCI_EXP_DEVCTL2_ARI); |
| 3180 | bridge->ari_enabled = 0; |
| 3181 | } |
Yu Zhao | 58c3a72 | 2008-10-14 14:02:53 +0800 | [diff] [blame] | 3182 | } |
| 3183 | |
Chris Wright | 5d990b6 | 2009-12-04 12:15:21 -0800 | [diff] [blame] | 3184 | static int pci_acs_enable; |
| 3185 | |
| 3186 | /** |
| 3187 | * pci_request_acs - ask for ACS to be enabled if supported |
| 3188 | */ |
| 3189 | void pci_request_acs(void) |
| 3190 | { |
| 3191 | pci_acs_enable = 1; |
| 3192 | } |
| 3193 | |
Logan Gunthorpe | aaca43f | 2018-07-30 10:18:40 -0600 | [diff] [blame] | 3194 | static const char *disable_acs_redir_param; |
| 3195 | |
| 3196 | /** |
| 3197 | * pci_disable_acs_redir - disable ACS redirect capabilities |
| 3198 | * @dev: the PCI device |
| 3199 | * |
| 3200 | * For only devices specified in the disable_acs_redir parameter. |
| 3201 | */ |
| 3202 | static void pci_disable_acs_redir(struct pci_dev *dev) |
| 3203 | { |
| 3204 | int ret = 0; |
| 3205 | const char *p; |
| 3206 | int pos; |
| 3207 | u16 ctrl; |
| 3208 | |
| 3209 | if (!disable_acs_redir_param) |
| 3210 | return; |
| 3211 | |
| 3212 | p = disable_acs_redir_param; |
| 3213 | while (*p) { |
| 3214 | ret = pci_dev_str_match(dev, p, &p); |
| 3215 | if (ret < 0) { |
| 3216 | pr_info_once("PCI: Can't parse disable_acs_redir parameter: %s\n", |
| 3217 | disable_acs_redir_param); |
| 3218 | |
| 3219 | break; |
| 3220 | } else if (ret == 1) { |
| 3221 | /* Found a match */ |
| 3222 | break; |
| 3223 | } |
| 3224 | |
| 3225 | if (*p != ';' && *p != ',') { |
| 3226 | /* End of param or invalid format */ |
| 3227 | break; |
| 3228 | } |
| 3229 | p++; |
| 3230 | } |
| 3231 | |
| 3232 | if (ret != 1) |
| 3233 | return; |
| 3234 | |
Logan Gunthorpe | 73c47dde | 2018-08-09 16:51:43 -0500 | [diff] [blame] | 3235 | if (!pci_dev_specific_disable_acs_redir(dev)) |
| 3236 | return; |
| 3237 | |
Logan Gunthorpe | aaca43f | 2018-07-30 10:18:40 -0600 | [diff] [blame] | 3238 | pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS); |
| 3239 | if (!pos) { |
| 3240 | pci_warn(dev, "cannot disable ACS redirect for this hardware as it does not have ACS capabilities\n"); |
| 3241 | return; |
| 3242 | } |
| 3243 | |
| 3244 | pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl); |
| 3245 | |
| 3246 | /* P2P Request & Completion Redirect */ |
| 3247 | ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC); |
| 3248 | |
| 3249 | pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl); |
| 3250 | |
| 3251 | pci_info(dev, "disabled ACS redirect\n"); |
| 3252 | } |
| 3253 | |
Bjorn Helgaas | 57c2cf7 | 2008-12-11 11:24:23 -0700 | [diff] [blame] | 3254 | /** |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3255 | * pci_std_enable_acs - enable ACS on devices using standard ACS capabilities |
Allen Kay | ae21ee6 | 2009-10-07 10:27:17 -0700 | [diff] [blame] | 3256 | * @dev: the PCI device |
| 3257 | */ |
Alex Williamson | c1d61c9 | 2016-03-31 16:34:32 -0600 | [diff] [blame] | 3258 | static void pci_std_enable_acs(struct pci_dev *dev) |
Allen Kay | ae21ee6 | 2009-10-07 10:27:17 -0700 | [diff] [blame] | 3259 | { |
| 3260 | int pos; |
| 3261 | u16 cap; |
| 3262 | u16 ctrl; |
| 3263 | |
Allen Kay | ae21ee6 | 2009-10-07 10:27:17 -0700 | [diff] [blame] | 3264 | pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS); |
| 3265 | if (!pos) |
Alex Williamson | c1d61c9 | 2016-03-31 16:34:32 -0600 | [diff] [blame] | 3266 | return; |
Allen Kay | ae21ee6 | 2009-10-07 10:27:17 -0700 | [diff] [blame] | 3267 | |
| 3268 | pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap); |
| 3269 | pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl); |
| 3270 | |
| 3271 | /* Source Validation */ |
| 3272 | ctrl |= (cap & PCI_ACS_SV); |
| 3273 | |
| 3274 | /* P2P Request Redirect */ |
| 3275 | ctrl |= (cap & PCI_ACS_RR); |
| 3276 | |
| 3277 | /* P2P Completion Redirect */ |
| 3278 | ctrl |= (cap & PCI_ACS_CR); |
| 3279 | |
| 3280 | /* Upstream Forwarding */ |
| 3281 | ctrl |= (cap & PCI_ACS_UF); |
| 3282 | |
| 3283 | pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl); |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 3284 | } |
| 3285 | |
| 3286 | /** |
| 3287 | * pci_enable_acs - enable ACS if hardware support it |
| 3288 | * @dev: the PCI device |
| 3289 | */ |
| 3290 | void pci_enable_acs(struct pci_dev *dev) |
| 3291 | { |
| 3292 | if (!pci_acs_enable) |
Logan Gunthorpe | aaca43f | 2018-07-30 10:18:40 -0600 | [diff] [blame] | 3293 | goto disable_acs_redir; |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 3294 | |
Alex Williamson | c1d61c9 | 2016-03-31 16:34:32 -0600 | [diff] [blame] | 3295 | if (!pci_dev_specific_enable_acs(dev)) |
Logan Gunthorpe | aaca43f | 2018-07-30 10:18:40 -0600 | [diff] [blame] | 3296 | goto disable_acs_redir; |
Alex Williamson | 2c74424 | 2014-02-03 14:27:33 -0700 | [diff] [blame] | 3297 | |
Alex Williamson | c1d61c9 | 2016-03-31 16:34:32 -0600 | [diff] [blame] | 3298 | pci_std_enable_acs(dev); |
Logan Gunthorpe | aaca43f | 2018-07-30 10:18:40 -0600 | [diff] [blame] | 3299 | |
| 3300 | disable_acs_redir: |
| 3301 | /* |
| 3302 | * Note: pci_disable_acs_redir() must be called even if ACS was not |
| 3303 | * enabled by the kernel because it may have been enabled by |
| 3304 | * platform firmware. So if we are told to disable it, we should |
| 3305 | * always disable it after setting the kernel's default |
| 3306 | * preferences. |
| 3307 | */ |
| 3308 | pci_disable_acs_redir(dev); |
Allen Kay | ae21ee6 | 2009-10-07 10:27:17 -0700 | [diff] [blame] | 3309 | } |
| 3310 | |
Alex Williamson | 0a67119 | 2013-06-27 16:39:48 -0600 | [diff] [blame] | 3311 | static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags) |
| 3312 | { |
| 3313 | int pos; |
Alex Williamson | 83db7e0 | 2013-06-27 16:39:54 -0600 | [diff] [blame] | 3314 | u16 cap, ctrl; |
Alex Williamson | 0a67119 | 2013-06-27 16:39:48 -0600 | [diff] [blame] | 3315 | |
| 3316 | pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS); |
| 3317 | if (!pos) |
| 3318 | return false; |
| 3319 | |
Alex Williamson | 83db7e0 | 2013-06-27 16:39:54 -0600 | [diff] [blame] | 3320 | /* |
| 3321 | * Except for egress control, capabilities are either required |
| 3322 | * or only required if controllable. Features missing from the |
| 3323 | * capability field can therefore be assumed as hard-wired enabled. |
| 3324 | */ |
| 3325 | pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap); |
| 3326 | acs_flags &= (cap | PCI_ACS_EC); |
| 3327 | |
Alex Williamson | 0a67119 | 2013-06-27 16:39:48 -0600 | [diff] [blame] | 3328 | pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl); |
| 3329 | return (ctrl & acs_flags) == acs_flags; |
| 3330 | } |
| 3331 | |
Allen Kay | ae21ee6 | 2009-10-07 10:27:17 -0700 | [diff] [blame] | 3332 | /** |
Alex Williamson | ad80575 | 2012-06-11 05:27:07 +0000 | [diff] [blame] | 3333 | * pci_acs_enabled - test ACS against required flags for a given device |
| 3334 | * @pdev: device to test |
| 3335 | * @acs_flags: required PCI ACS flags |
| 3336 | * |
| 3337 | * Return true if the device supports the provided flags. Automatically |
| 3338 | * filters out flags that are not implemented on multifunction devices. |
Alex Williamson | 0a67119 | 2013-06-27 16:39:48 -0600 | [diff] [blame] | 3339 | * |
| 3340 | * Note that this interface checks the effective ACS capabilities of the |
| 3341 | * device rather than the actual capabilities. For instance, most single |
| 3342 | * function endpoints are not required to support ACS because they have no |
| 3343 | * opportunity for peer-to-peer access. We therefore return 'true' |
| 3344 | * regardless of whether the device exposes an ACS capability. This makes |
| 3345 | * it much easier for callers of this function to ignore the actual type |
| 3346 | * or topology of the device when testing ACS support. |
Alex Williamson | ad80575 | 2012-06-11 05:27:07 +0000 | [diff] [blame] | 3347 | */ |
| 3348 | bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags) |
| 3349 | { |
Alex Williamson | 0a67119 | 2013-06-27 16:39:48 -0600 | [diff] [blame] | 3350 | int ret; |
Alex Williamson | ad80575 | 2012-06-11 05:27:07 +0000 | [diff] [blame] | 3351 | |
| 3352 | ret = pci_dev_specific_acs_enabled(pdev, acs_flags); |
| 3353 | if (ret >= 0) |
| 3354 | return ret > 0; |
| 3355 | |
Alex Williamson | 0a67119 | 2013-06-27 16:39:48 -0600 | [diff] [blame] | 3356 | /* |
| 3357 | * Conventional PCI and PCI-X devices never support ACS, either |
| 3358 | * effectively or actually. The shared bus topology implies that |
| 3359 | * any device on the bus can receive or snoop DMA. |
| 3360 | */ |
Alex Williamson | ad80575 | 2012-06-11 05:27:07 +0000 | [diff] [blame] | 3361 | if (!pci_is_pcie(pdev)) |
| 3362 | return false; |
| 3363 | |
Alex Williamson | 0a67119 | 2013-06-27 16:39:48 -0600 | [diff] [blame] | 3364 | switch (pci_pcie_type(pdev)) { |
| 3365 | /* |
| 3366 | * PCI/X-to-PCIe bridges are not specifically mentioned by the spec, |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 3367 | * but since their primary interface is PCI/X, we conservatively |
Alex Williamson | 0a67119 | 2013-06-27 16:39:48 -0600 | [diff] [blame] | 3368 | * handle them as we would a non-PCIe device. |
| 3369 | */ |
| 3370 | case PCI_EXP_TYPE_PCIE_BRIDGE: |
| 3371 | /* |
| 3372 | * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never |
| 3373 | * applicable... must never implement an ACS Extended Capability...". |
| 3374 | * This seems arbitrary, but we take a conservative interpretation |
| 3375 | * of this statement. |
| 3376 | */ |
| 3377 | case PCI_EXP_TYPE_PCI_BRIDGE: |
| 3378 | case PCI_EXP_TYPE_RC_EC: |
| 3379 | return false; |
| 3380 | /* |
| 3381 | * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should |
| 3382 | * implement ACS in order to indicate their peer-to-peer capabilities, |
| 3383 | * regardless of whether they are single- or multi-function devices. |
| 3384 | */ |
| 3385 | case PCI_EXP_TYPE_DOWNSTREAM: |
| 3386 | case PCI_EXP_TYPE_ROOT_PORT: |
| 3387 | return pci_acs_flags_enabled(pdev, acs_flags); |
| 3388 | /* |
| 3389 | * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be |
| 3390 | * implemented by the remaining PCIe types to indicate peer-to-peer |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 3391 | * capabilities, but only when they are part of a multifunction |
Alex Williamson | 0a67119 | 2013-06-27 16:39:48 -0600 | [diff] [blame] | 3392 | * device. The footnote for section 6.12 indicates the specific |
| 3393 | * PCIe types included here. |
| 3394 | */ |
| 3395 | case PCI_EXP_TYPE_ENDPOINT: |
| 3396 | case PCI_EXP_TYPE_UPSTREAM: |
| 3397 | case PCI_EXP_TYPE_LEG_END: |
| 3398 | case PCI_EXP_TYPE_RC_END: |
| 3399 | if (!pdev->multifunction) |
| 3400 | break; |
| 3401 | |
Alex Williamson | 0a67119 | 2013-06-27 16:39:48 -0600 | [diff] [blame] | 3402 | return pci_acs_flags_enabled(pdev, acs_flags); |
Alex Williamson | ad80575 | 2012-06-11 05:27:07 +0000 | [diff] [blame] | 3403 | } |
| 3404 | |
Alex Williamson | 0a67119 | 2013-06-27 16:39:48 -0600 | [diff] [blame] | 3405 | /* |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 3406 | * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable |
Alex Williamson | 0a67119 | 2013-06-27 16:39:48 -0600 | [diff] [blame] | 3407 | * to single function devices with the exception of downstream ports. |
| 3408 | */ |
Alex Williamson | ad80575 | 2012-06-11 05:27:07 +0000 | [diff] [blame] | 3409 | return true; |
| 3410 | } |
| 3411 | |
| 3412 | /** |
| 3413 | * pci_acs_path_enable - test ACS flags from start to end in a hierarchy |
| 3414 | * @start: starting downstream device |
| 3415 | * @end: ending upstream device or NULL to search to the root bus |
| 3416 | * @acs_flags: required flags |
| 3417 | * |
| 3418 | * Walk up a device tree from start to end testing PCI ACS support. If |
| 3419 | * any step along the way does not support the required flags, return false. |
| 3420 | */ |
| 3421 | bool pci_acs_path_enabled(struct pci_dev *start, |
| 3422 | struct pci_dev *end, u16 acs_flags) |
| 3423 | { |
| 3424 | struct pci_dev *pdev, *parent = start; |
| 3425 | |
| 3426 | do { |
| 3427 | pdev = parent; |
| 3428 | |
| 3429 | if (!pci_acs_enabled(pdev, acs_flags)) |
| 3430 | return false; |
| 3431 | |
| 3432 | if (pci_is_root_bus(pdev->bus)) |
| 3433 | return (end == NULL); |
| 3434 | |
| 3435 | parent = pdev->bus->self; |
| 3436 | } while (pdev != end); |
| 3437 | |
| 3438 | return true; |
| 3439 | } |
| 3440 | |
| 3441 | /** |
Christian König | 276b738 | 2017-10-24 14:40:20 -0500 | [diff] [blame] | 3442 | * pci_rebar_find_pos - find position of resize ctrl reg for BAR |
| 3443 | * @pdev: PCI device |
| 3444 | * @bar: BAR to find |
| 3445 | * |
| 3446 | * Helper to find the position of the ctrl register for a BAR. |
| 3447 | * Returns -ENOTSUPP if resizable BARs are not supported at all. |
| 3448 | * Returns -ENOENT if no ctrl register for the BAR could be found. |
| 3449 | */ |
| 3450 | static int pci_rebar_find_pos(struct pci_dev *pdev, int bar) |
| 3451 | { |
| 3452 | unsigned int pos, nbars, i; |
| 3453 | u32 ctrl; |
| 3454 | |
| 3455 | pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR); |
| 3456 | if (!pos) |
| 3457 | return -ENOTSUPP; |
| 3458 | |
| 3459 | pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl); |
| 3460 | nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >> |
| 3461 | PCI_REBAR_CTRL_NBAR_SHIFT; |
| 3462 | |
| 3463 | for (i = 0; i < nbars; i++, pos += 8) { |
| 3464 | int bar_idx; |
| 3465 | |
| 3466 | pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl); |
| 3467 | bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX; |
| 3468 | if (bar_idx == bar) |
| 3469 | return pos; |
| 3470 | } |
| 3471 | |
| 3472 | return -ENOENT; |
| 3473 | } |
| 3474 | |
| 3475 | /** |
| 3476 | * pci_rebar_get_possible_sizes - get possible sizes for BAR |
| 3477 | * @pdev: PCI device |
| 3478 | * @bar: BAR to query |
| 3479 | * |
| 3480 | * Get the possible sizes of a resizable BAR as bitmask defined in the spec |
| 3481 | * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable. |
| 3482 | */ |
| 3483 | u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar) |
| 3484 | { |
| 3485 | int pos; |
| 3486 | u32 cap; |
| 3487 | |
| 3488 | pos = pci_rebar_find_pos(pdev, bar); |
| 3489 | if (pos < 0) |
| 3490 | return 0; |
| 3491 | |
| 3492 | pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap); |
| 3493 | return (cap & PCI_REBAR_CAP_SIZES) >> 4; |
| 3494 | } |
| 3495 | |
| 3496 | /** |
| 3497 | * pci_rebar_get_current_size - get the current size of a BAR |
| 3498 | * @pdev: PCI device |
| 3499 | * @bar: BAR to set size to |
| 3500 | * |
| 3501 | * Read the size of a BAR from the resizable BAR config. |
| 3502 | * Returns size if found or negative error code. |
| 3503 | */ |
| 3504 | int pci_rebar_get_current_size(struct pci_dev *pdev, int bar) |
| 3505 | { |
| 3506 | int pos; |
| 3507 | u32 ctrl; |
| 3508 | |
| 3509 | pos = pci_rebar_find_pos(pdev, bar); |
| 3510 | if (pos < 0) |
| 3511 | return pos; |
| 3512 | |
| 3513 | pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl); |
Christian König | b1277a2 | 2018-06-29 19:55:03 -0500 | [diff] [blame] | 3514 | return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> PCI_REBAR_CTRL_BAR_SHIFT; |
Christian König | 276b738 | 2017-10-24 14:40:20 -0500 | [diff] [blame] | 3515 | } |
| 3516 | |
| 3517 | /** |
| 3518 | * pci_rebar_set_size - set a new size for a BAR |
| 3519 | * @pdev: PCI device |
| 3520 | * @bar: BAR to set size to |
| 3521 | * @size: new size as defined in the spec (0=1MB, 19=512GB) |
| 3522 | * |
| 3523 | * Set the new size of a BAR as defined in the spec. |
| 3524 | * Returns zero if resizing was successful, error code otherwise. |
| 3525 | */ |
| 3526 | int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size) |
| 3527 | { |
| 3528 | int pos; |
| 3529 | u32 ctrl; |
| 3530 | |
| 3531 | pos = pci_rebar_find_pos(pdev, bar); |
| 3532 | if (pos < 0) |
| 3533 | return pos; |
| 3534 | |
| 3535 | pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl); |
| 3536 | ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE; |
Christian König | b1277a2 | 2018-06-29 19:55:03 -0500 | [diff] [blame] | 3537 | ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT; |
Christian König | 276b738 | 2017-10-24 14:40:20 -0500 | [diff] [blame] | 3538 | pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl); |
| 3539 | return 0; |
| 3540 | } |
| 3541 | |
| 3542 | /** |
Jay Cornwall | 430a236 | 2018-01-04 19:44:59 -0500 | [diff] [blame] | 3543 | * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port |
| 3544 | * @dev: the PCI device |
| 3545 | * @cap_mask: mask of desired AtomicOp sizes, including one or more of: |
| 3546 | * PCI_EXP_DEVCAP2_ATOMIC_COMP32 |
| 3547 | * PCI_EXP_DEVCAP2_ATOMIC_COMP64 |
| 3548 | * PCI_EXP_DEVCAP2_ATOMIC_COMP128 |
| 3549 | * |
| 3550 | * Return 0 if all upstream bridges support AtomicOp routing, egress |
| 3551 | * blocking is disabled on all upstream ports, and the root port supports |
| 3552 | * the requested completion capabilities (32-bit, 64-bit and/or 128-bit |
| 3553 | * AtomicOp completion), or negative otherwise. |
| 3554 | */ |
| 3555 | int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask) |
| 3556 | { |
| 3557 | struct pci_bus *bus = dev->bus; |
| 3558 | struct pci_dev *bridge; |
| 3559 | u32 cap, ctl2; |
| 3560 | |
| 3561 | if (!pci_is_pcie(dev)) |
| 3562 | return -EINVAL; |
| 3563 | |
| 3564 | /* |
| 3565 | * Per PCIe r4.0, sec 6.15, endpoints and root ports may be |
| 3566 | * AtomicOp requesters. For now, we only support endpoints as |
| 3567 | * requesters and root ports as completers. No endpoints as |
| 3568 | * completers, and no peer-to-peer. |
| 3569 | */ |
| 3570 | |
| 3571 | switch (pci_pcie_type(dev)) { |
| 3572 | case PCI_EXP_TYPE_ENDPOINT: |
| 3573 | case PCI_EXP_TYPE_LEG_END: |
| 3574 | case PCI_EXP_TYPE_RC_END: |
| 3575 | break; |
| 3576 | default: |
| 3577 | return -EINVAL; |
| 3578 | } |
| 3579 | |
| 3580 | while (bus->parent) { |
| 3581 | bridge = bus->self; |
| 3582 | |
| 3583 | pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap); |
| 3584 | |
| 3585 | switch (pci_pcie_type(bridge)) { |
| 3586 | /* Ensure switch ports support AtomicOp routing */ |
| 3587 | case PCI_EXP_TYPE_UPSTREAM: |
| 3588 | case PCI_EXP_TYPE_DOWNSTREAM: |
| 3589 | if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE)) |
| 3590 | return -EINVAL; |
| 3591 | break; |
| 3592 | |
| 3593 | /* Ensure root port supports all the sizes we care about */ |
| 3594 | case PCI_EXP_TYPE_ROOT_PORT: |
| 3595 | if ((cap & cap_mask) != cap_mask) |
| 3596 | return -EINVAL; |
| 3597 | break; |
| 3598 | } |
| 3599 | |
| 3600 | /* Ensure upstream ports don't block AtomicOps on egress */ |
Mika Westerberg | ca78410 | 2019-08-22 11:55:53 +0300 | [diff] [blame] | 3601 | if (pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM) { |
Jay Cornwall | 430a236 | 2018-01-04 19:44:59 -0500 | [diff] [blame] | 3602 | pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2, |
| 3603 | &ctl2); |
| 3604 | if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK) |
| 3605 | return -EINVAL; |
| 3606 | } |
| 3607 | |
| 3608 | bus = bus->parent; |
| 3609 | } |
| 3610 | |
| 3611 | pcie_capability_set_word(dev, PCI_EXP_DEVCTL2, |
| 3612 | PCI_EXP_DEVCTL2_ATOMIC_REQ); |
| 3613 | return 0; |
| 3614 | } |
| 3615 | EXPORT_SYMBOL(pci_enable_atomic_ops_to_root); |
| 3616 | |
| 3617 | /** |
Bjorn Helgaas | 57c2cf7 | 2008-12-11 11:24:23 -0700 | [diff] [blame] | 3618 | * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge |
| 3619 | * @dev: the PCI device |
Wang Sheng-Hui | bb5c2de | 2013-05-28 11:17:41 +0800 | [diff] [blame] | 3620 | * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD) |
Bjorn Helgaas | 57c2cf7 | 2008-12-11 11:24:23 -0700 | [diff] [blame] | 3621 | * |
| 3622 | * Perform INTx swizzling for a device behind one level of bridge. This is |
| 3623 | * required by section 9.1 of the PCI-to-PCI bridge specification for devices |
Matthew Wilcox | 46b952a | 2009-07-01 14:24:30 -0700 | [diff] [blame] | 3624 | * behind bridges on add-in cards. For devices with ARI enabled, the slot |
| 3625 | * number is always 0 (see the Implementation Note in section 2.2.8.1 of |
| 3626 | * the PCI Express Base Specification, Revision 2.1) |
Bjorn Helgaas | 57c2cf7 | 2008-12-11 11:24:23 -0700 | [diff] [blame] | 3627 | */ |
John Crispin | 3df425f | 2012-04-12 17:33:07 +0200 | [diff] [blame] | 3628 | u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin) |
Bjorn Helgaas | 57c2cf7 | 2008-12-11 11:24:23 -0700 | [diff] [blame] | 3629 | { |
Matthew Wilcox | 46b952a | 2009-07-01 14:24:30 -0700 | [diff] [blame] | 3630 | int slot; |
| 3631 | |
| 3632 | if (pci_ari_enabled(dev->bus)) |
| 3633 | slot = 0; |
| 3634 | else |
| 3635 | slot = PCI_SLOT(dev->devfn); |
| 3636 | |
| 3637 | return (((pin - 1) + slot) % 4) + 1; |
Bjorn Helgaas | 57c2cf7 | 2008-12-11 11:24:23 -0700 | [diff] [blame] | 3638 | } |
| 3639 | |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 3640 | int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3641 | { |
| 3642 | u8 pin; |
| 3643 | |
Kristen Accardi | 514d207 | 2005-11-02 16:24:39 -0800 | [diff] [blame] | 3644 | pin = dev->pin; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3645 | if (!pin) |
| 3646 | return -1; |
Bjorn Helgaas | 878f2e5 | 2008-12-09 16:11:46 -0700 | [diff] [blame] | 3647 | |
Kenji Kaneshige | 8784fd4 | 2009-05-26 16:07:33 +0900 | [diff] [blame] | 3648 | while (!pci_is_root_bus(dev->bus)) { |
Bjorn Helgaas | 57c2cf7 | 2008-12-11 11:24:23 -0700 | [diff] [blame] | 3649 | pin = pci_swizzle_interrupt_pin(dev, pin); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3650 | dev = dev->bus->self; |
| 3651 | } |
| 3652 | *bridge = dev; |
| 3653 | return pin; |
| 3654 | } |
| 3655 | |
| 3656 | /** |
Bjorn Helgaas | 68feac8 | 2008-12-16 21:36:55 -0700 | [diff] [blame] | 3657 | * pci_common_swizzle - swizzle INTx all the way to root bridge |
| 3658 | * @dev: the PCI device |
| 3659 | * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD) |
| 3660 | * |
| 3661 | * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI |
| 3662 | * bridges all the way up to a PCI root bus. |
| 3663 | */ |
| 3664 | u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp) |
| 3665 | { |
| 3666 | u8 pin = *pinp; |
| 3667 | |
Kenji Kaneshige | 1eb3948 | 2009-05-26 16:08:36 +0900 | [diff] [blame] | 3668 | while (!pci_is_root_bus(dev->bus)) { |
Bjorn Helgaas | 68feac8 | 2008-12-16 21:36:55 -0700 | [diff] [blame] | 3669 | pin = pci_swizzle_interrupt_pin(dev, pin); |
| 3670 | dev = dev->bus->self; |
| 3671 | } |
| 3672 | *pinp = pin; |
| 3673 | return PCI_SLOT(dev->devfn); |
| 3674 | } |
Ray Jui | e6b29de | 2015-04-08 11:21:33 -0700 | [diff] [blame] | 3675 | EXPORT_SYMBOL_GPL(pci_common_swizzle); |
Bjorn Helgaas | 68feac8 | 2008-12-16 21:36:55 -0700 | [diff] [blame] | 3676 | |
| 3677 | /** |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3678 | * pci_release_region - Release a PCI bar |
| 3679 | * @pdev: PCI device whose resources were previously reserved by |
| 3680 | * pci_request_region() |
| 3681 | * @bar: BAR to release |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3682 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3683 | * Releases the PCI I/O and memory resources previously reserved by a |
| 3684 | * successful call to pci_request_region(). Call this function only |
| 3685 | * after all use of the PCI regions has ceased. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3686 | */ |
| 3687 | void pci_release_region(struct pci_dev *pdev, int bar) |
| 3688 | { |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 3689 | struct pci_devres *dr; |
| 3690 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3691 | if (pci_resource_len(pdev, bar) == 0) |
| 3692 | return; |
| 3693 | if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) |
| 3694 | release_region(pci_resource_start(pdev, bar), |
| 3695 | pci_resource_len(pdev, bar)); |
| 3696 | else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) |
| 3697 | release_mem_region(pci_resource_start(pdev, bar), |
| 3698 | pci_resource_len(pdev, bar)); |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 3699 | |
| 3700 | dr = find_pci_dr(pdev); |
| 3701 | if (dr) |
| 3702 | dr->region_mask &= ~(1 << bar); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3703 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 3704 | EXPORT_SYMBOL(pci_release_region); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3705 | |
| 3706 | /** |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3707 | * __pci_request_region - Reserved PCI I/O and memory resource |
| 3708 | * @pdev: PCI device whose resources are to be reserved |
| 3709 | * @bar: BAR to be reserved |
| 3710 | * @res_name: Name to be associated with resource. |
| 3711 | * @exclusive: whether the region access is exclusive or not |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3712 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3713 | * Mark the PCI region associated with PCI device @pdev BAR @bar as |
| 3714 | * being reserved by owner @res_name. Do not access any |
| 3715 | * address inside the PCI regions unless this call returns |
| 3716 | * successfully. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3717 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3718 | * If @exclusive is set, then the region is marked so that userspace |
| 3719 | * is explicitly not allowed to map the resource via /dev/mem or |
| 3720 | * sysfs MMIO access. |
Randy Dunlap | f5ddcac | 2009-01-09 17:03:20 -0800 | [diff] [blame] | 3721 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3722 | * Returns 0 on success, or %EBUSY on error. A warning |
| 3723 | * message is also printed on failure. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3724 | */ |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 3725 | static int __pci_request_region(struct pci_dev *pdev, int bar, |
| 3726 | const char *res_name, int exclusive) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3727 | { |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 3728 | struct pci_devres *dr; |
| 3729 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3730 | if (pci_resource_len(pdev, bar) == 0) |
| 3731 | return 0; |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 3732 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3733 | if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) { |
| 3734 | if (!request_region(pci_resource_start(pdev, bar), |
| 3735 | pci_resource_len(pdev, bar), res_name)) |
| 3736 | goto err_out; |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 3737 | } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) { |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 3738 | if (!__request_mem_region(pci_resource_start(pdev, bar), |
| 3739 | pci_resource_len(pdev, bar), res_name, |
| 3740 | exclusive)) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3741 | goto err_out; |
| 3742 | } |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 3743 | |
| 3744 | dr = find_pci_dr(pdev); |
| 3745 | if (dr) |
| 3746 | dr->region_mask |= 1 << bar; |
| 3747 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3748 | return 0; |
| 3749 | |
| 3750 | err_out: |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 3751 | pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar, |
Benjamin Herrenschmidt | 096e6f6 | 2008-10-20 15:07:37 +1100 | [diff] [blame] | 3752 | &pdev->resource[bar]); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3753 | return -EBUSY; |
| 3754 | } |
| 3755 | |
Hidetoshi Seto | c87deff | 2006-12-18 10:31:06 +0900 | [diff] [blame] | 3756 | /** |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3757 | * pci_request_region - Reserve PCI I/O and memory resource |
| 3758 | * @pdev: PCI device whose resources are to be reserved |
| 3759 | * @bar: BAR to be reserved |
| 3760 | * @res_name: Name to be associated with resource |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 3761 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3762 | * Mark the PCI region associated with PCI device @pdev BAR @bar as |
| 3763 | * being reserved by owner @res_name. Do not access any |
| 3764 | * address inside the PCI regions unless this call returns |
| 3765 | * successfully. |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 3766 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3767 | * Returns 0 on success, or %EBUSY on error. A warning |
| 3768 | * message is also printed on failure. |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 3769 | */ |
| 3770 | int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name) |
| 3771 | { |
| 3772 | return __pci_request_region(pdev, bar, res_name, 0); |
| 3773 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 3774 | EXPORT_SYMBOL(pci_request_region); |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 3775 | |
| 3776 | /** |
Hidetoshi Seto | c87deff | 2006-12-18 10:31:06 +0900 | [diff] [blame] | 3777 | * pci_release_selected_regions - Release selected PCI I/O and memory resources |
| 3778 | * @pdev: PCI device whose resources were previously reserved |
| 3779 | * @bars: Bitmask of BARs to be released |
| 3780 | * |
| 3781 | * Release selected PCI I/O and memory resources previously reserved. |
| 3782 | * Call this function only after all use of the PCI regions has ceased. |
| 3783 | */ |
| 3784 | void pci_release_selected_regions(struct pci_dev *pdev, int bars) |
| 3785 | { |
| 3786 | int i; |
| 3787 | |
| 3788 | for (i = 0; i < 6; i++) |
| 3789 | if (bars & (1 << i)) |
| 3790 | pci_release_region(pdev, i); |
| 3791 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 3792 | EXPORT_SYMBOL(pci_release_selected_regions); |
Hidetoshi Seto | c87deff | 2006-12-18 10:31:06 +0900 | [diff] [blame] | 3793 | |
Bjorn Helgaas | 9738abe | 2013-04-12 11:20:03 -0600 | [diff] [blame] | 3794 | static int __pci_request_selected_regions(struct pci_dev *pdev, int bars, |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 3795 | const char *res_name, int excl) |
Hidetoshi Seto | c87deff | 2006-12-18 10:31:06 +0900 | [diff] [blame] | 3796 | { |
| 3797 | int i; |
| 3798 | |
| 3799 | for (i = 0; i < 6; i++) |
| 3800 | if (bars & (1 << i)) |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 3801 | if (__pci_request_region(pdev, i, res_name, excl)) |
Hidetoshi Seto | c87deff | 2006-12-18 10:31:06 +0900 | [diff] [blame] | 3802 | goto err_out; |
| 3803 | return 0; |
| 3804 | |
| 3805 | err_out: |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 3806 | while (--i >= 0) |
Hidetoshi Seto | c87deff | 2006-12-18 10:31:06 +0900 | [diff] [blame] | 3807 | if (bars & (1 << i)) |
| 3808 | pci_release_region(pdev, i); |
| 3809 | |
| 3810 | return -EBUSY; |
| 3811 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3812 | |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 3813 | |
| 3814 | /** |
| 3815 | * pci_request_selected_regions - Reserve selected PCI I/O and memory resources |
| 3816 | * @pdev: PCI device whose resources are to be reserved |
| 3817 | * @bars: Bitmask of BARs to be requested |
| 3818 | * @res_name: Name to be associated with resource |
| 3819 | */ |
| 3820 | int pci_request_selected_regions(struct pci_dev *pdev, int bars, |
| 3821 | const char *res_name) |
| 3822 | { |
| 3823 | return __pci_request_selected_regions(pdev, bars, res_name, 0); |
| 3824 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 3825 | EXPORT_SYMBOL(pci_request_selected_regions); |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 3826 | |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 3827 | int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars, |
| 3828 | const char *res_name) |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 3829 | { |
| 3830 | return __pci_request_selected_regions(pdev, bars, res_name, |
| 3831 | IORESOURCE_EXCLUSIVE); |
| 3832 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 3833 | EXPORT_SYMBOL(pci_request_selected_regions_exclusive); |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 3834 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3835 | /** |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3836 | * pci_release_regions - Release reserved PCI I/O and memory resources |
| 3837 | * @pdev: PCI device whose resources were previously reserved by |
| 3838 | * pci_request_regions() |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3839 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3840 | * Releases all PCI I/O and memory resources previously reserved by a |
| 3841 | * successful call to pci_request_regions(). Call this function only |
| 3842 | * after all use of the PCI regions has ceased. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3843 | */ |
| 3844 | |
| 3845 | void pci_release_regions(struct pci_dev *pdev) |
| 3846 | { |
Hidetoshi Seto | c87deff | 2006-12-18 10:31:06 +0900 | [diff] [blame] | 3847 | pci_release_selected_regions(pdev, (1 << 6) - 1); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3848 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 3849 | EXPORT_SYMBOL(pci_release_regions); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3850 | |
| 3851 | /** |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3852 | * pci_request_regions - Reserve PCI I/O and memory resources |
| 3853 | * @pdev: PCI device whose resources are to be reserved |
| 3854 | * @res_name: Name to be associated with resource. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3855 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3856 | * Mark all PCI regions associated with PCI device @pdev as |
| 3857 | * being reserved by owner @res_name. Do not access any |
| 3858 | * address inside the PCI regions unless this call returns |
| 3859 | * successfully. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3860 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3861 | * Returns 0 on success, or %EBUSY on error. A warning |
| 3862 | * message is also printed on failure. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3863 | */ |
Jeff Garzik | 3c990e9 | 2006-03-04 21:52:42 -0500 | [diff] [blame] | 3864 | int pci_request_regions(struct pci_dev *pdev, const char *res_name) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3865 | { |
Hidetoshi Seto | c87deff | 2006-12-18 10:31:06 +0900 | [diff] [blame] | 3866 | return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3867 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 3868 | EXPORT_SYMBOL(pci_request_regions); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 3869 | |
| 3870 | /** |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3871 | * pci_request_regions_exclusive - Reserve PCI I/O and memory resources |
| 3872 | * @pdev: PCI device whose resources are to be reserved |
| 3873 | * @res_name: Name to be associated with resource. |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 3874 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3875 | * Mark all PCI regions associated with PCI device @pdev as being reserved |
| 3876 | * by owner @res_name. Do not access any address inside the PCI regions |
| 3877 | * unless this call returns successfully. |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 3878 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3879 | * pci_request_regions_exclusive() will mark the region so that /dev/mem |
| 3880 | * and the sysfs MMIO access will not be allowed. |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 3881 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3882 | * Returns 0 on success, or %EBUSY on error. A warning message is also |
| 3883 | * printed on failure. |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 3884 | */ |
| 3885 | int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name) |
| 3886 | { |
| 3887 | return pci_request_selected_regions_exclusive(pdev, |
| 3888 | ((1 << 6) - 1), res_name); |
| 3889 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 3890 | EXPORT_SYMBOL(pci_request_regions_exclusive); |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 3891 | |
Tomasz Nowicki | c5076cf | 2016-05-11 17:34:51 -0500 | [diff] [blame] | 3892 | /* |
| 3893 | * Record the PCI IO range (expressed as CPU physical address + size). |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3894 | * Return a negative value if an error has occurred, zero otherwise |
Tomasz Nowicki | c5076cf | 2016-05-11 17:34:51 -0500 | [diff] [blame] | 3895 | */ |
Gabriele Paoloni | fcfaab3 | 2018-03-15 02:15:52 +0800 | [diff] [blame] | 3896 | int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr, |
| 3897 | resource_size_t size) |
Tomasz Nowicki | c5076cf | 2016-05-11 17:34:51 -0500 | [diff] [blame] | 3898 | { |
Zhichang Yuan | 5745392 | 2018-03-15 02:15:53 +0800 | [diff] [blame] | 3899 | int ret = 0; |
Tomasz Nowicki | c5076cf | 2016-05-11 17:34:51 -0500 | [diff] [blame] | 3900 | #ifdef PCI_IOBASE |
Zhichang Yuan | 5745392 | 2018-03-15 02:15:53 +0800 | [diff] [blame] | 3901 | struct logic_pio_hwaddr *range; |
Tomasz Nowicki | c5076cf | 2016-05-11 17:34:51 -0500 | [diff] [blame] | 3902 | |
Zhichang Yuan | 5745392 | 2018-03-15 02:15:53 +0800 | [diff] [blame] | 3903 | if (!size || addr + size < addr) |
| 3904 | return -EINVAL; |
Tomasz Nowicki | c5076cf | 2016-05-11 17:34:51 -0500 | [diff] [blame] | 3905 | |
Tomasz Nowicki | c5076cf | 2016-05-11 17:34:51 -0500 | [diff] [blame] | 3906 | range = kzalloc(sizeof(*range), GFP_ATOMIC); |
Zhichang Yuan | 5745392 | 2018-03-15 02:15:53 +0800 | [diff] [blame] | 3907 | if (!range) |
| 3908 | return -ENOMEM; |
Tomasz Nowicki | c5076cf | 2016-05-11 17:34:51 -0500 | [diff] [blame] | 3909 | |
Zhichang Yuan | 5745392 | 2018-03-15 02:15:53 +0800 | [diff] [blame] | 3910 | range->fwnode = fwnode; |
Tomasz Nowicki | c5076cf | 2016-05-11 17:34:51 -0500 | [diff] [blame] | 3911 | range->size = size; |
Zhichang Yuan | 5745392 | 2018-03-15 02:15:53 +0800 | [diff] [blame] | 3912 | range->hw_start = addr; |
| 3913 | range->flags = LOGIC_PIO_CPU_MMIO; |
Tomasz Nowicki | c5076cf | 2016-05-11 17:34:51 -0500 | [diff] [blame] | 3914 | |
Zhichang Yuan | 5745392 | 2018-03-15 02:15:53 +0800 | [diff] [blame] | 3915 | ret = logic_pio_register_range(range); |
| 3916 | if (ret) |
| 3917 | kfree(range); |
Tomasz Nowicki | c5076cf | 2016-05-11 17:34:51 -0500 | [diff] [blame] | 3918 | #endif |
| 3919 | |
Zhichang Yuan | 5745392 | 2018-03-15 02:15:53 +0800 | [diff] [blame] | 3920 | return ret; |
Tomasz Nowicki | c5076cf | 2016-05-11 17:34:51 -0500 | [diff] [blame] | 3921 | } |
| 3922 | |
| 3923 | phys_addr_t pci_pio_to_address(unsigned long pio) |
| 3924 | { |
| 3925 | phys_addr_t address = (phys_addr_t)OF_BAD_ADDR; |
| 3926 | |
| 3927 | #ifdef PCI_IOBASE |
Zhichang Yuan | 5745392 | 2018-03-15 02:15:53 +0800 | [diff] [blame] | 3928 | if (pio >= MMIO_UPPER_LIMIT) |
Tomasz Nowicki | c5076cf | 2016-05-11 17:34:51 -0500 | [diff] [blame] | 3929 | return address; |
| 3930 | |
Zhichang Yuan | 5745392 | 2018-03-15 02:15:53 +0800 | [diff] [blame] | 3931 | address = logic_pio_to_hwaddr(pio); |
Tomasz Nowicki | c5076cf | 2016-05-11 17:34:51 -0500 | [diff] [blame] | 3932 | #endif |
| 3933 | |
| 3934 | return address; |
| 3935 | } |
| 3936 | |
| 3937 | unsigned long __weak pci_address_to_pio(phys_addr_t address) |
| 3938 | { |
| 3939 | #ifdef PCI_IOBASE |
Zhichang Yuan | 5745392 | 2018-03-15 02:15:53 +0800 | [diff] [blame] | 3940 | return logic_pio_trans_cpuaddr(address); |
Tomasz Nowicki | c5076cf | 2016-05-11 17:34:51 -0500 | [diff] [blame] | 3941 | #else |
| 3942 | if (address > IO_SPACE_LIMIT) |
| 3943 | return (unsigned long)-1; |
| 3944 | |
| 3945 | return (unsigned long) address; |
| 3946 | #endif |
| 3947 | } |
| 3948 | |
Liviu Dudau | 8b921ac | 2014-09-29 15:29:30 +0100 | [diff] [blame] | 3949 | /** |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3950 | * pci_remap_iospace - Remap the memory mapped I/O space |
| 3951 | * @res: Resource describing the I/O space |
| 3952 | * @phys_addr: physical address of range to be mapped |
Liviu Dudau | 8b921ac | 2014-09-29 15:29:30 +0100 | [diff] [blame] | 3953 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3954 | * Remap the memory mapped I/O space described by the @res and the CPU |
| 3955 | * physical address @phys_addr into virtual address space. Only |
| 3956 | * architectures that have memory mapped IO functions defined (and the |
| 3957 | * PCI_IOBASE value defined) should call this function. |
Liviu Dudau | 8b921ac | 2014-09-29 15:29:30 +0100 | [diff] [blame] | 3958 | */ |
Lorenzo Pieralisi | 7b309ae | 2017-04-19 17:48:50 +0100 | [diff] [blame] | 3959 | int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr) |
Liviu Dudau | 8b921ac | 2014-09-29 15:29:30 +0100 | [diff] [blame] | 3960 | { |
| 3961 | #if defined(PCI_IOBASE) && defined(CONFIG_MMU) |
| 3962 | unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start; |
| 3963 | |
| 3964 | if (!(res->flags & IORESOURCE_IO)) |
| 3965 | return -EINVAL; |
| 3966 | |
| 3967 | if (res->end > IO_SPACE_LIMIT) |
| 3968 | return -EINVAL; |
| 3969 | |
| 3970 | return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr, |
| 3971 | pgprot_device(PAGE_KERNEL)); |
| 3972 | #else |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3973 | /* |
| 3974 | * This architecture does not have memory mapped I/O space, |
| 3975 | * so this function should never be called |
| 3976 | */ |
Liviu Dudau | 8b921ac | 2014-09-29 15:29:30 +0100 | [diff] [blame] | 3977 | WARN_ONCE(1, "This architecture does not support memory mapped I/O\n"); |
| 3978 | return -ENODEV; |
| 3979 | #endif |
| 3980 | } |
Brian Norris | f90b087 | 2017-03-09 18:46:16 -0800 | [diff] [blame] | 3981 | EXPORT_SYMBOL(pci_remap_iospace); |
Liviu Dudau | 8b921ac | 2014-09-29 15:29:30 +0100 | [diff] [blame] | 3982 | |
Sinan Kaya | 4d3f138 | 2016-06-10 21:55:11 +0200 | [diff] [blame] | 3983 | /** |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3984 | * pci_unmap_iospace - Unmap the memory mapped I/O space |
| 3985 | * @res: resource to be unmapped |
Sinan Kaya | 4d3f138 | 2016-06-10 21:55:11 +0200 | [diff] [blame] | 3986 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 3987 | * Unmap the CPU virtual address @res from virtual address space. Only |
| 3988 | * architectures that have memory mapped IO functions defined (and the |
| 3989 | * PCI_IOBASE value defined) should call this function. |
Sinan Kaya | 4d3f138 | 2016-06-10 21:55:11 +0200 | [diff] [blame] | 3990 | */ |
| 3991 | void pci_unmap_iospace(struct resource *res) |
| 3992 | { |
| 3993 | #if defined(PCI_IOBASE) && defined(CONFIG_MMU) |
| 3994 | unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start; |
| 3995 | |
| 3996 | unmap_kernel_range(vaddr, resource_size(res)); |
| 3997 | #endif |
| 3998 | } |
Brian Norris | f90b087 | 2017-03-09 18:46:16 -0800 | [diff] [blame] | 3999 | EXPORT_SYMBOL(pci_unmap_iospace); |
Sinan Kaya | 4d3f138 | 2016-06-10 21:55:11 +0200 | [diff] [blame] | 4000 | |
Sergei Shtylyov | a5fb9fb | 2018-07-18 15:40:26 -0500 | [diff] [blame] | 4001 | static void devm_pci_unmap_iospace(struct device *dev, void *ptr) |
| 4002 | { |
| 4003 | struct resource **res = ptr; |
| 4004 | |
| 4005 | pci_unmap_iospace(*res); |
| 4006 | } |
| 4007 | |
| 4008 | /** |
| 4009 | * devm_pci_remap_iospace - Managed pci_remap_iospace() |
| 4010 | * @dev: Generic device to remap IO address for |
| 4011 | * @res: Resource describing the I/O space |
| 4012 | * @phys_addr: physical address of range to be mapped |
| 4013 | * |
| 4014 | * Managed pci_remap_iospace(). Map is automatically unmapped on driver |
| 4015 | * detach. |
| 4016 | */ |
| 4017 | int devm_pci_remap_iospace(struct device *dev, const struct resource *res, |
| 4018 | phys_addr_t phys_addr) |
| 4019 | { |
| 4020 | const struct resource **ptr; |
| 4021 | int error; |
| 4022 | |
| 4023 | ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL); |
| 4024 | if (!ptr) |
| 4025 | return -ENOMEM; |
| 4026 | |
| 4027 | error = pci_remap_iospace(res, phys_addr); |
| 4028 | if (error) { |
| 4029 | devres_free(ptr); |
| 4030 | } else { |
| 4031 | *ptr = res; |
| 4032 | devres_add(dev, ptr); |
| 4033 | } |
| 4034 | |
| 4035 | return error; |
| 4036 | } |
| 4037 | EXPORT_SYMBOL(devm_pci_remap_iospace); |
| 4038 | |
Lorenzo Pieralisi | 490cb6d | 2017-04-19 17:48:55 +0100 | [diff] [blame] | 4039 | /** |
| 4040 | * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace() |
| 4041 | * @dev: Generic device to remap IO address for |
| 4042 | * @offset: Resource address to map |
| 4043 | * @size: Size of map |
| 4044 | * |
| 4045 | * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver |
| 4046 | * detach. |
| 4047 | */ |
| 4048 | void __iomem *devm_pci_remap_cfgspace(struct device *dev, |
| 4049 | resource_size_t offset, |
| 4050 | resource_size_t size) |
| 4051 | { |
| 4052 | void __iomem **ptr, *addr; |
| 4053 | |
| 4054 | ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL); |
| 4055 | if (!ptr) |
| 4056 | return NULL; |
| 4057 | |
| 4058 | addr = pci_remap_cfgspace(offset, size); |
| 4059 | if (addr) { |
| 4060 | *ptr = addr; |
| 4061 | devres_add(dev, ptr); |
| 4062 | } else |
| 4063 | devres_free(ptr); |
| 4064 | |
| 4065 | return addr; |
| 4066 | } |
| 4067 | EXPORT_SYMBOL(devm_pci_remap_cfgspace); |
| 4068 | |
| 4069 | /** |
| 4070 | * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource |
| 4071 | * @dev: generic device to handle the resource for |
| 4072 | * @res: configuration space resource to be handled |
| 4073 | * |
| 4074 | * Checks that a resource is a valid memory region, requests the memory |
| 4075 | * region and ioremaps with pci_remap_cfgspace() API that ensures the |
| 4076 | * proper PCI configuration space memory attributes are guaranteed. |
| 4077 | * |
| 4078 | * All operations are managed and will be undone on driver detach. |
| 4079 | * |
| 4080 | * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code |
Randy Dunlap | 505fb74 | 2017-10-29 17:07:11 -0700 | [diff] [blame] | 4081 | * on failure. Usage example:: |
Lorenzo Pieralisi | 490cb6d | 2017-04-19 17:48:55 +0100 | [diff] [blame] | 4082 | * |
| 4083 | * res = platform_get_resource(pdev, IORESOURCE_MEM, 0); |
| 4084 | * base = devm_pci_remap_cfg_resource(&pdev->dev, res); |
| 4085 | * if (IS_ERR(base)) |
| 4086 | * return PTR_ERR(base); |
| 4087 | */ |
| 4088 | void __iomem *devm_pci_remap_cfg_resource(struct device *dev, |
| 4089 | struct resource *res) |
| 4090 | { |
| 4091 | resource_size_t size; |
| 4092 | const char *name; |
| 4093 | void __iomem *dest_ptr; |
| 4094 | |
| 4095 | BUG_ON(!dev); |
| 4096 | |
| 4097 | if (!res || resource_type(res) != IORESOURCE_MEM) { |
| 4098 | dev_err(dev, "invalid resource\n"); |
| 4099 | return IOMEM_ERR_PTR(-EINVAL); |
| 4100 | } |
| 4101 | |
| 4102 | size = resource_size(res); |
| 4103 | name = res->name ?: dev_name(dev); |
| 4104 | |
| 4105 | if (!devm_request_mem_region(dev, res->start, size, name)) { |
| 4106 | dev_err(dev, "can't request region for resource %pR\n", res); |
| 4107 | return IOMEM_ERR_PTR(-EBUSY); |
| 4108 | } |
| 4109 | |
| 4110 | dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size); |
| 4111 | if (!dest_ptr) { |
| 4112 | dev_err(dev, "ioremap failed for resource %pR\n", res); |
| 4113 | devm_release_mem_region(dev, res->start, size); |
| 4114 | dest_ptr = IOMEM_ERR_PTR(-ENOMEM); |
| 4115 | } |
| 4116 | |
| 4117 | return dest_ptr; |
| 4118 | } |
| 4119 | EXPORT_SYMBOL(devm_pci_remap_cfg_resource); |
| 4120 | |
Ben Hutchings | 6a47907 | 2008-12-23 03:08:29 +0000 | [diff] [blame] | 4121 | static void __pci_set_master(struct pci_dev *dev, bool enable) |
| 4122 | { |
| 4123 | u16 old_cmd, cmd; |
| 4124 | |
| 4125 | pci_read_config_word(dev, PCI_COMMAND, &old_cmd); |
| 4126 | if (enable) |
| 4127 | cmd = old_cmd | PCI_COMMAND_MASTER; |
| 4128 | else |
| 4129 | cmd = old_cmd & ~PCI_COMMAND_MASTER; |
| 4130 | if (cmd != old_cmd) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4131 | pci_dbg(dev, "%s bus mastering\n", |
Ben Hutchings | 6a47907 | 2008-12-23 03:08:29 +0000 | [diff] [blame] | 4132 | enable ? "enabling" : "disabling"); |
| 4133 | pci_write_config_word(dev, PCI_COMMAND, cmd); |
| 4134 | } |
| 4135 | dev->is_busmaster = enable; |
| 4136 | } |
Arjan van de Ven | e8de148 | 2008-10-22 19:55:31 -0700 | [diff] [blame] | 4137 | |
| 4138 | /** |
Myron Stowe | 2b6f2c3 | 2012-06-25 21:30:57 -0600 | [diff] [blame] | 4139 | * pcibios_setup - process "pci=" kernel boot arguments |
| 4140 | * @str: string used to pass in "pci=" kernel boot arguments |
| 4141 | * |
| 4142 | * Process kernel boot arguments. This is the default implementation. |
| 4143 | * Architecture specific implementations can override this as necessary. |
| 4144 | */ |
| 4145 | char * __weak __init pcibios_setup(char *str) |
| 4146 | { |
| 4147 | return str; |
| 4148 | } |
| 4149 | |
| 4150 | /** |
Myron Stowe | 96c5590 | 2011-10-28 15:48:38 -0600 | [diff] [blame] | 4151 | * pcibios_set_master - enable PCI bus-mastering for device dev |
| 4152 | * @dev: the PCI device to enable |
| 4153 | * |
| 4154 | * Enables PCI bus-mastering for the device. This is the default |
| 4155 | * implementation. Architecture specific implementations can override |
| 4156 | * this if necessary. |
| 4157 | */ |
| 4158 | void __weak pcibios_set_master(struct pci_dev *dev) |
| 4159 | { |
| 4160 | u8 lat; |
| 4161 | |
Myron Stowe | f676678 | 2011-10-28 15:49:20 -0600 | [diff] [blame] | 4162 | /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */ |
| 4163 | if (pci_is_pcie(dev)) |
| 4164 | return; |
| 4165 | |
Myron Stowe | 96c5590 | 2011-10-28 15:48:38 -0600 | [diff] [blame] | 4166 | pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat); |
| 4167 | if (lat < 16) |
| 4168 | lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency; |
| 4169 | else if (lat > pcibios_max_latency) |
| 4170 | lat = pcibios_max_latency; |
| 4171 | else |
| 4172 | return; |
Bjorn Helgaas | a006482 | 2013-09-23 15:25:26 -0600 | [diff] [blame] | 4173 | |
Myron Stowe | 96c5590 | 2011-10-28 15:48:38 -0600 | [diff] [blame] | 4174 | pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat); |
| 4175 | } |
| 4176 | |
| 4177 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4178 | * pci_set_master - enables bus-mastering for device dev |
| 4179 | * @dev: the PCI device to enable |
| 4180 | * |
| 4181 | * Enables bus-mastering on the device and calls pcibios_set_master() |
| 4182 | * to do the needed arch specific settings. |
| 4183 | */ |
Ben Hutchings | 6a47907 | 2008-12-23 03:08:29 +0000 | [diff] [blame] | 4184 | void pci_set_master(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4185 | { |
Ben Hutchings | 6a47907 | 2008-12-23 03:08:29 +0000 | [diff] [blame] | 4186 | __pci_set_master(dev, true); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4187 | pcibios_set_master(dev); |
| 4188 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 4189 | EXPORT_SYMBOL(pci_set_master); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4190 | |
Ben Hutchings | 6a47907 | 2008-12-23 03:08:29 +0000 | [diff] [blame] | 4191 | /** |
| 4192 | * pci_clear_master - disables bus-mastering for device dev |
| 4193 | * @dev: the PCI device to disable |
| 4194 | */ |
| 4195 | void pci_clear_master(struct pci_dev *dev) |
| 4196 | { |
| 4197 | __pci_set_master(dev, false); |
| 4198 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 4199 | EXPORT_SYMBOL(pci_clear_master); |
Ben Hutchings | 6a47907 | 2008-12-23 03:08:29 +0000 | [diff] [blame] | 4200 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4201 | /** |
Matthew Wilcox | edb2d97 | 2006-10-10 08:01:21 -0600 | [diff] [blame] | 4202 | * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed |
| 4203 | * @dev: the PCI device for which MWI is to be enabled |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4204 | * |
Matthew Wilcox | edb2d97 | 2006-10-10 08:01:21 -0600 | [diff] [blame] | 4205 | * Helper function for pci_set_mwi. |
| 4206 | * Originally copied from drivers/net/acenic.c. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4207 | * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>. |
| 4208 | * |
| 4209 | * RETURNS: An appropriate -ERRNO error value on error, or zero for success. |
| 4210 | */ |
Tejun Heo | 15ea76d | 2009-09-22 17:34:48 +0900 | [diff] [blame] | 4211 | int pci_set_cacheline_size(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4212 | { |
| 4213 | u8 cacheline_size; |
| 4214 | |
| 4215 | if (!pci_cache_line_size) |
Tejun Heo | 15ea76d | 2009-09-22 17:34:48 +0900 | [diff] [blame] | 4216 | return -EINVAL; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4217 | |
| 4218 | /* Validate current setting: the PCI_CACHE_LINE_SIZE must be |
| 4219 | equal to or multiple of the right value. */ |
| 4220 | pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size); |
| 4221 | if (cacheline_size >= pci_cache_line_size && |
| 4222 | (cacheline_size % pci_cache_line_size) == 0) |
| 4223 | return 0; |
| 4224 | |
| 4225 | /* Write the correct value. */ |
| 4226 | pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size); |
| 4227 | /* Read it back. */ |
| 4228 | pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size); |
| 4229 | if (cacheline_size == pci_cache_line_size) |
| 4230 | return 0; |
| 4231 | |
Mohan Kumar | 34c6b71 | 2019-04-20 07:07:20 +0300 | [diff] [blame] | 4232 | pci_info(dev, "cache line size of %d is not supported\n", |
Ryan Desfosses | 227f064 | 2014-04-18 20:13:50 -0400 | [diff] [blame] | 4233 | pci_cache_line_size << 2); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4234 | |
| 4235 | return -EINVAL; |
| 4236 | } |
Tejun Heo | 15ea76d | 2009-09-22 17:34:48 +0900 | [diff] [blame] | 4237 | EXPORT_SYMBOL_GPL(pci_set_cacheline_size); |
| 4238 | |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4239 | /** |
| 4240 | * pci_set_mwi - enables memory-write-invalidate PCI transaction |
| 4241 | * @dev: the PCI device for which MWI is enabled |
| 4242 | * |
Randy Dunlap | 694625c | 2007-07-09 11:55:54 -0700 | [diff] [blame] | 4243 | * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND. |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4244 | * |
| 4245 | * RETURNS: An appropriate -ERRNO error value on error, or zero for success. |
| 4246 | */ |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 4247 | int pci_set_mwi(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4248 | { |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 4249 | #ifdef PCI_DISABLE_MWI |
| 4250 | return 0; |
| 4251 | #else |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4252 | int rc; |
| 4253 | u16 cmd; |
| 4254 | |
Matthew Wilcox | edb2d97 | 2006-10-10 08:01:21 -0600 | [diff] [blame] | 4255 | rc = pci_set_cacheline_size(dev); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4256 | if (rc) |
| 4257 | return rc; |
| 4258 | |
| 4259 | pci_read_config_word(dev, PCI_COMMAND, &cmd); |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 4260 | if (!(cmd & PCI_COMMAND_INVALIDATE)) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4261 | pci_dbg(dev, "enabling Mem-Wr-Inval\n"); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4262 | cmd |= PCI_COMMAND_INVALIDATE; |
| 4263 | pci_write_config_word(dev, PCI_COMMAND, cmd); |
| 4264 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4265 | return 0; |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 4266 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4267 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 4268 | EXPORT_SYMBOL(pci_set_mwi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4269 | |
| 4270 | /** |
Heiner Kallweit | fc0f9f4 | 2017-12-12 07:40:56 +0100 | [diff] [blame] | 4271 | * pcim_set_mwi - a device-managed pci_set_mwi() |
| 4272 | * @dev: the PCI device for which MWI is enabled |
| 4273 | * |
| 4274 | * Managed pci_set_mwi(). |
| 4275 | * |
| 4276 | * RETURNS: An appropriate -ERRNO error value on error, or zero for success. |
| 4277 | */ |
| 4278 | int pcim_set_mwi(struct pci_dev *dev) |
| 4279 | { |
| 4280 | struct pci_devres *dr; |
| 4281 | |
| 4282 | dr = find_pci_dr(dev); |
| 4283 | if (!dr) |
| 4284 | return -ENOMEM; |
| 4285 | |
| 4286 | dr->mwi = 1; |
| 4287 | return pci_set_mwi(dev); |
| 4288 | } |
| 4289 | EXPORT_SYMBOL(pcim_set_mwi); |
| 4290 | |
| 4291 | /** |
Randy Dunlap | 694625c | 2007-07-09 11:55:54 -0700 | [diff] [blame] | 4292 | * pci_try_set_mwi - enables memory-write-invalidate PCI transaction |
| 4293 | * @dev: the PCI device for which MWI is enabled |
| 4294 | * |
| 4295 | * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND. |
| 4296 | * Callers are not required to check the return value. |
| 4297 | * |
| 4298 | * RETURNS: An appropriate -ERRNO error value on error, or zero for success. |
| 4299 | */ |
| 4300 | int pci_try_set_mwi(struct pci_dev *dev) |
| 4301 | { |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 4302 | #ifdef PCI_DISABLE_MWI |
| 4303 | return 0; |
| 4304 | #else |
| 4305 | return pci_set_mwi(dev); |
| 4306 | #endif |
Randy Dunlap | 694625c | 2007-07-09 11:55:54 -0700 | [diff] [blame] | 4307 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 4308 | EXPORT_SYMBOL(pci_try_set_mwi); |
Randy Dunlap | 694625c | 2007-07-09 11:55:54 -0700 | [diff] [blame] | 4309 | |
| 4310 | /** |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4311 | * pci_clear_mwi - disables Memory-Write-Invalidate for device dev |
| 4312 | * @dev: the PCI device to disable |
| 4313 | * |
| 4314 | * Disables PCI Memory-Write-Invalidate transaction on the device |
| 4315 | */ |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 4316 | void pci_clear_mwi(struct pci_dev *dev) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4317 | { |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 4318 | #ifndef PCI_DISABLE_MWI |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4319 | u16 cmd; |
| 4320 | |
| 4321 | pci_read_config_word(dev, PCI_COMMAND, &cmd); |
| 4322 | if (cmd & PCI_COMMAND_INVALIDATE) { |
| 4323 | cmd &= ~PCI_COMMAND_INVALIDATE; |
| 4324 | pci_write_config_word(dev, PCI_COMMAND, cmd); |
| 4325 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 4326 | #endif |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4327 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 4328 | EXPORT_SYMBOL(pci_clear_mwi); |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 4329 | |
Brett M Russ | a04ce0f | 2005-08-15 15:23:41 -0400 | [diff] [blame] | 4330 | /** |
| 4331 | * pci_intx - enables/disables PCI INTx for device dev |
Randy Dunlap | 8f7020d | 2005-10-23 11:57:38 -0700 | [diff] [blame] | 4332 | * @pdev: the PCI device to operate on |
| 4333 | * @enable: boolean: whether to enable or disable PCI INTx |
Brett M Russ | a04ce0f | 2005-08-15 15:23:41 -0400 | [diff] [blame] | 4334 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 4335 | * Enables/disables PCI INTx for device @pdev |
Brett M Russ | a04ce0f | 2005-08-15 15:23:41 -0400 | [diff] [blame] | 4336 | */ |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 4337 | void pci_intx(struct pci_dev *pdev, int enable) |
Brett M Russ | a04ce0f | 2005-08-15 15:23:41 -0400 | [diff] [blame] | 4338 | { |
| 4339 | u16 pci_command, new; |
| 4340 | |
| 4341 | pci_read_config_word(pdev, PCI_COMMAND, &pci_command); |
| 4342 | |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 4343 | if (enable) |
Brett M Russ | a04ce0f | 2005-08-15 15:23:41 -0400 | [diff] [blame] | 4344 | new = pci_command & ~PCI_COMMAND_INTX_DISABLE; |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 4345 | else |
Brett M Russ | a04ce0f | 2005-08-15 15:23:41 -0400 | [diff] [blame] | 4346 | new = pci_command | PCI_COMMAND_INTX_DISABLE; |
Brett M Russ | a04ce0f | 2005-08-15 15:23:41 -0400 | [diff] [blame] | 4347 | |
| 4348 | if (new != pci_command) { |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 4349 | struct pci_devres *dr; |
| 4350 | |
Brett M Russ | 2fd9d74 | 2005-09-09 10:02:22 -0700 | [diff] [blame] | 4351 | pci_write_config_word(pdev, PCI_COMMAND, new); |
Tejun Heo | 9ac7849 | 2007-01-20 16:00:26 +0900 | [diff] [blame] | 4352 | |
| 4353 | dr = find_pci_dr(pdev); |
| 4354 | if (dr && !dr->restore_intx) { |
| 4355 | dr->restore_intx = 1; |
| 4356 | dr->orig_intx = !enable; |
| 4357 | } |
Brett M Russ | a04ce0f | 2005-08-15 15:23:41 -0400 | [diff] [blame] | 4358 | } |
| 4359 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 4360 | EXPORT_SYMBOL_GPL(pci_intx); |
Brett M Russ | a04ce0f | 2005-08-15 15:23:41 -0400 | [diff] [blame] | 4361 | |
Jan Kiszka | a2e2778 | 2011-11-04 09:46:00 +0100 | [diff] [blame] | 4362 | static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask) |
| 4363 | { |
| 4364 | struct pci_bus *bus = dev->bus; |
| 4365 | bool mask_updated = true; |
| 4366 | u32 cmd_status_dword; |
| 4367 | u16 origcmd, newcmd; |
| 4368 | unsigned long flags; |
| 4369 | bool irq_pending; |
| 4370 | |
| 4371 | /* |
| 4372 | * We do a single dword read to retrieve both command and status. |
| 4373 | * Document assumptions that make this possible. |
| 4374 | */ |
| 4375 | BUILD_BUG_ON(PCI_COMMAND % 4); |
| 4376 | BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS); |
| 4377 | |
| 4378 | raw_spin_lock_irqsave(&pci_lock, flags); |
| 4379 | |
| 4380 | bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword); |
| 4381 | |
| 4382 | irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT; |
| 4383 | |
| 4384 | /* |
| 4385 | * Check interrupt status register to see whether our device |
| 4386 | * triggered the interrupt (when masking) or the next IRQ is |
| 4387 | * already pending (when unmasking). |
| 4388 | */ |
| 4389 | if (mask != irq_pending) { |
| 4390 | mask_updated = false; |
| 4391 | goto done; |
| 4392 | } |
| 4393 | |
| 4394 | origcmd = cmd_status_dword; |
| 4395 | newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE; |
| 4396 | if (mask) |
| 4397 | newcmd |= PCI_COMMAND_INTX_DISABLE; |
| 4398 | if (newcmd != origcmd) |
| 4399 | bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd); |
| 4400 | |
| 4401 | done: |
| 4402 | raw_spin_unlock_irqrestore(&pci_lock, flags); |
| 4403 | |
| 4404 | return mask_updated; |
| 4405 | } |
| 4406 | |
| 4407 | /** |
| 4408 | * pci_check_and_mask_intx - mask INTx on pending interrupt |
Randy Dunlap | 6e9292c | 2012-01-21 11:02:35 -0800 | [diff] [blame] | 4409 | * @dev: the PCI device to operate on |
Jan Kiszka | a2e2778 | 2011-11-04 09:46:00 +0100 | [diff] [blame] | 4410 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 4411 | * Check if the device dev has its INTx line asserted, mask it and return |
| 4412 | * true in that case. False is returned if no interrupt was pending. |
Jan Kiszka | a2e2778 | 2011-11-04 09:46:00 +0100 | [diff] [blame] | 4413 | */ |
| 4414 | bool pci_check_and_mask_intx(struct pci_dev *dev) |
| 4415 | { |
| 4416 | return pci_check_and_set_intx_mask(dev, true); |
| 4417 | } |
| 4418 | EXPORT_SYMBOL_GPL(pci_check_and_mask_intx); |
| 4419 | |
| 4420 | /** |
Bjorn Helgaas | ebd50b9 | 2014-01-14 17:10:39 -0700 | [diff] [blame] | 4421 | * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending |
Randy Dunlap | 6e9292c | 2012-01-21 11:02:35 -0800 | [diff] [blame] | 4422 | * @dev: the PCI device to operate on |
Jan Kiszka | a2e2778 | 2011-11-04 09:46:00 +0100 | [diff] [blame] | 4423 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 4424 | * Check if the device dev has its INTx line asserted, unmask it if not and |
| 4425 | * return true. False is returned and the mask remains active if there was |
| 4426 | * still an interrupt pending. |
Jan Kiszka | a2e2778 | 2011-11-04 09:46:00 +0100 | [diff] [blame] | 4427 | */ |
| 4428 | bool pci_check_and_unmask_intx(struct pci_dev *dev) |
| 4429 | { |
| 4430 | return pci_check_and_set_intx_mask(dev, false); |
| 4431 | } |
| 4432 | EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx); |
| 4433 | |
Casey Leedom | 3775a20 | 2013-08-06 15:48:36 +0530 | [diff] [blame] | 4434 | /** |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 4435 | * pci_wait_for_pending_transaction - wait for pending transaction |
Casey Leedom | 3775a20 | 2013-08-06 15:48:36 +0530 | [diff] [blame] | 4436 | * @dev: the PCI device to operate on |
| 4437 | * |
| 4438 | * Return 0 if transaction is pending 1 otherwise. |
| 4439 | */ |
| 4440 | int pci_wait_for_pending_transaction(struct pci_dev *dev) |
Sheng Yang | 8dd7f80 | 2008-10-21 17:38:25 +0800 | [diff] [blame] | 4441 | { |
Alex Williamson | 157e876 | 2013-12-17 16:43:39 -0700 | [diff] [blame] | 4442 | if (!pci_is_pcie(dev)) |
| 4443 | return 1; |
Sheng Yang | 8dd7f80 | 2008-10-21 17:38:25 +0800 | [diff] [blame] | 4444 | |
Gavin Shan | d0b4cc4 | 2014-05-19 13:06:46 +1000 | [diff] [blame] | 4445 | return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA, |
| 4446 | PCI_EXP_DEVSTA_TRPND); |
Casey Leedom | 3775a20 | 2013-08-06 15:48:36 +0530 | [diff] [blame] | 4447 | } |
| 4448 | EXPORT_SYMBOL(pci_wait_for_pending_transaction); |
Sheng Yang | 5fe5db0 | 2009-02-09 14:53:47 +0800 | [diff] [blame] | 4449 | |
Christoph Hellwig | a60a2b7 | 2017-04-14 21:11:25 +0200 | [diff] [blame] | 4450 | /** |
| 4451 | * pcie_has_flr - check if a device supports function level resets |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 4452 | * @dev: device to check |
Christoph Hellwig | a60a2b7 | 2017-04-14 21:11:25 +0200 | [diff] [blame] | 4453 | * |
| 4454 | * Returns true if the device advertises support for PCIe function level |
| 4455 | * resets. |
| 4456 | */ |
Alex Williamson | 2d2917f | 2018-08-09 14:04:14 -0600 | [diff] [blame] | 4457 | bool pcie_has_flr(struct pci_dev *dev) |
Casey Leedom | 3775a20 | 2013-08-06 15:48:36 +0530 | [diff] [blame] | 4458 | { |
| 4459 | u32 cap; |
| 4460 | |
Sasha Neftin | f65fd1a | 2017-04-03 16:02:50 -0500 | [diff] [blame] | 4461 | if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET) |
Christoph Hellwig | a60a2b7 | 2017-04-14 21:11:25 +0200 | [diff] [blame] | 4462 | return false; |
Sasha Neftin | f65fd1a | 2017-04-03 16:02:50 -0500 | [diff] [blame] | 4463 | |
Casey Leedom | 3775a20 | 2013-08-06 15:48:36 +0530 | [diff] [blame] | 4464 | pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap); |
Christoph Hellwig | a60a2b7 | 2017-04-14 21:11:25 +0200 | [diff] [blame] | 4465 | return cap & PCI_EXP_DEVCAP_FLR; |
| 4466 | } |
Alex Williamson | 2d2917f | 2018-08-09 14:04:14 -0600 | [diff] [blame] | 4467 | EXPORT_SYMBOL_GPL(pcie_has_flr); |
Casey Leedom | 3775a20 | 2013-08-06 15:48:36 +0530 | [diff] [blame] | 4468 | |
Christoph Hellwig | a60a2b7 | 2017-04-14 21:11:25 +0200 | [diff] [blame] | 4469 | /** |
| 4470 | * pcie_flr - initiate a PCIe function level reset |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 4471 | * @dev: device to reset |
Christoph Hellwig | a60a2b7 | 2017-04-14 21:11:25 +0200 | [diff] [blame] | 4472 | * |
| 4473 | * Initiate a function level reset on @dev. The caller should ensure the |
| 4474 | * device supports FLR before calling this function, e.g. by using the |
| 4475 | * pcie_has_flr() helper. |
| 4476 | */ |
Sinan Kaya | 91295d7 | 2018-02-27 14:14:08 -0600 | [diff] [blame] | 4477 | int pcie_flr(struct pci_dev *dev) |
Christoph Hellwig | a60a2b7 | 2017-04-14 21:11:25 +0200 | [diff] [blame] | 4478 | { |
Casey Leedom | 3775a20 | 2013-08-06 15:48:36 +0530 | [diff] [blame] | 4479 | if (!pci_wait_for_pending_transaction(dev)) |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4480 | pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n"); |
Casey Leedom | 3775a20 | 2013-08-06 15:48:36 +0530 | [diff] [blame] | 4481 | |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 4482 | pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR); |
Sinan Kaya | a2758b6 | 2018-02-27 14:14:10 -0600 | [diff] [blame] | 4483 | |
Felipe Balbi | d6112f8 | 2018-09-07 09:16:51 +0300 | [diff] [blame] | 4484 | if (dev->imm_ready) |
| 4485 | return 0; |
| 4486 | |
Sinan Kaya | a2758b6 | 2018-02-27 14:14:10 -0600 | [diff] [blame] | 4487 | /* |
| 4488 | * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within |
| 4489 | * 100ms, but may silently discard requests while the FLR is in |
| 4490 | * progress. Wait 100ms before trying to access the device. |
| 4491 | */ |
| 4492 | msleep(100); |
| 4493 | |
| 4494 | return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS); |
Sheng Yang | 8dd7f80 | 2008-10-21 17:38:25 +0800 | [diff] [blame] | 4495 | } |
Christoph Hellwig | a60a2b7 | 2017-04-14 21:11:25 +0200 | [diff] [blame] | 4496 | EXPORT_SYMBOL_GPL(pcie_flr); |
Sheng Yang | d91cdc7 | 2008-11-11 17:17:47 +0800 | [diff] [blame] | 4497 | |
Yu Zhao | 8c1c699 | 2009-06-13 15:52:13 +0800 | [diff] [blame] | 4498 | static int pci_af_flr(struct pci_dev *dev, int probe) |
Sheng Yang | 1ca8879 | 2008-11-11 17:17:48 +0800 | [diff] [blame] | 4499 | { |
Yu Zhao | 8c1c699 | 2009-06-13 15:52:13 +0800 | [diff] [blame] | 4500 | int pos; |
Sheng Yang | 1ca8879 | 2008-11-11 17:17:48 +0800 | [diff] [blame] | 4501 | u8 cap; |
| 4502 | |
Yu Zhao | 8c1c699 | 2009-06-13 15:52:13 +0800 | [diff] [blame] | 4503 | pos = pci_find_capability(dev, PCI_CAP_ID_AF); |
| 4504 | if (!pos) |
Sheng Yang | 1ca8879 | 2008-11-11 17:17:48 +0800 | [diff] [blame] | 4505 | return -ENOTTY; |
Yu Zhao | 8c1c699 | 2009-06-13 15:52:13 +0800 | [diff] [blame] | 4506 | |
Sasha Neftin | f65fd1a | 2017-04-03 16:02:50 -0500 | [diff] [blame] | 4507 | if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET) |
| 4508 | return -ENOTTY; |
| 4509 | |
Yu Zhao | 8c1c699 | 2009-06-13 15:52:13 +0800 | [diff] [blame] | 4510 | pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap); |
Sheng Yang | 1ca8879 | 2008-11-11 17:17:48 +0800 | [diff] [blame] | 4511 | if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR)) |
| 4512 | return -ENOTTY; |
| 4513 | |
| 4514 | if (probe) |
| 4515 | return 0; |
| 4516 | |
Alex Williamson | d066c94 | 2014-06-17 15:40:13 -0600 | [diff] [blame] | 4517 | /* |
| 4518 | * Wait for Transaction Pending bit to clear. A word-aligned test |
Bjorn Helgaas | f6b6aef | 2019-05-30 08:05:58 -0500 | [diff] [blame] | 4519 | * is used, so we use the control offset rather than status and shift |
Alex Williamson | d066c94 | 2014-06-17 15:40:13 -0600 | [diff] [blame] | 4520 | * the test bit to match. |
| 4521 | */ |
Gavin Shan | bb383e2 | 2014-11-12 13:41:51 +1100 | [diff] [blame] | 4522 | if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL, |
Alex Williamson | d066c94 | 2014-06-17 15:40:13 -0600 | [diff] [blame] | 4523 | PCI_AF_STATUS_TP << 8)) |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 4524 | pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n"); |
Yu Zhao | 8c1c699 | 2009-06-13 15:52:13 +0800 | [diff] [blame] | 4525 | |
Yu Zhao | 8c1c699 | 2009-06-13 15:52:13 +0800 | [diff] [blame] | 4526 | pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR); |
Sinan Kaya | a2758b6 | 2018-02-27 14:14:10 -0600 | [diff] [blame] | 4527 | |
Felipe Balbi | d6112f8 | 2018-09-07 09:16:51 +0300 | [diff] [blame] | 4528 | if (dev->imm_ready) |
| 4529 | return 0; |
| 4530 | |
Sinan Kaya | a2758b6 | 2018-02-27 14:14:10 -0600 | [diff] [blame] | 4531 | /* |
| 4532 | * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006, |
| 4533 | * updated 27 July 2006; a device must complete an FLR within |
| 4534 | * 100ms, but may silently discard requests while the FLR is in |
| 4535 | * progress. Wait 100ms before trying to access the device. |
| 4536 | */ |
| 4537 | msleep(100); |
| 4538 | |
| 4539 | return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS); |
Sheng Yang | 1ca8879 | 2008-11-11 17:17:48 +0800 | [diff] [blame] | 4540 | } |
| 4541 | |
Rafael J. Wysocki | 83d74e0 | 2011-03-05 21:48:44 +0100 | [diff] [blame] | 4542 | /** |
| 4543 | * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0. |
| 4544 | * @dev: Device to reset. |
| 4545 | * @probe: If set, only check if the device can be reset this way. |
| 4546 | * |
| 4547 | * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is |
| 4548 | * unset, it will be reinitialized internally when going from PCI_D3hot to |
| 4549 | * PCI_D0. If that's the case and the device is not in a low-power state |
| 4550 | * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset. |
| 4551 | * |
| 4552 | * NOTE: This causes the caller to sleep for twice the device power transition |
| 4553 | * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 4554 | * by default (i.e. unless the @dev's d3_delay field has a different value). |
Rafael J. Wysocki | 83d74e0 | 2011-03-05 21:48:44 +0100 | [diff] [blame] | 4555 | * Moreover, only devices in D0 can be reset by this function. |
| 4556 | */ |
Yu Zhao | f85876b | 2009-06-13 15:52:14 +0800 | [diff] [blame] | 4557 | static int pci_pm_reset(struct pci_dev *dev, int probe) |
Sheng Yang | d91cdc7 | 2008-11-11 17:17:47 +0800 | [diff] [blame] | 4558 | { |
Yu Zhao | f85876b | 2009-06-13 15:52:14 +0800 | [diff] [blame] | 4559 | u16 csr; |
Sheng Yang | d91cdc7 | 2008-11-11 17:17:47 +0800 | [diff] [blame] | 4560 | |
Alex Williamson | 51e5373 | 2014-11-21 11:24:08 -0700 | [diff] [blame] | 4561 | if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET) |
Yu Zhao | f85876b | 2009-06-13 15:52:14 +0800 | [diff] [blame] | 4562 | return -ENOTTY; |
Sheng Yang | d91cdc7 | 2008-11-11 17:17:47 +0800 | [diff] [blame] | 4563 | |
Yu Zhao | f85876b | 2009-06-13 15:52:14 +0800 | [diff] [blame] | 4564 | pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr); |
| 4565 | if (csr & PCI_PM_CTRL_NO_SOFT_RESET) |
| 4566 | return -ENOTTY; |
Sheng Yang | 1ca8879 | 2008-11-11 17:17:48 +0800 | [diff] [blame] | 4567 | |
Yu Zhao | f85876b | 2009-06-13 15:52:14 +0800 | [diff] [blame] | 4568 | if (probe) |
| 4569 | return 0; |
| 4570 | |
| 4571 | if (dev->current_state != PCI_D0) |
| 4572 | return -EINVAL; |
| 4573 | |
| 4574 | csr &= ~PCI_PM_CTRL_STATE_MASK; |
| 4575 | csr |= PCI_D3hot; |
| 4576 | pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr); |
Rafael J. Wysocki | 1ae861e | 2009-12-31 12:15:54 +0100 | [diff] [blame] | 4577 | pci_dev_d3_sleep(dev); |
Yu Zhao | f85876b | 2009-06-13 15:52:14 +0800 | [diff] [blame] | 4578 | |
| 4579 | csr &= ~PCI_PM_CTRL_STATE_MASK; |
| 4580 | csr |= PCI_D0; |
| 4581 | pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr); |
Rafael J. Wysocki | 1ae861e | 2009-12-31 12:15:54 +0100 | [diff] [blame] | 4582 | pci_dev_d3_sleep(dev); |
Yu Zhao | f85876b | 2009-06-13 15:52:14 +0800 | [diff] [blame] | 4583 | |
Bjorn Helgaas | 993cc6d | 2019-10-28 08:27:00 -0500 | [diff] [blame] | 4584 | return pci_dev_wait(dev, "PM D3hot->D0", PCIE_RESET_READY_POLL_MS); |
Yu Zhao | f85876b | 2009-06-13 15:52:14 +0800 | [diff] [blame] | 4585 | } |
Mika Westerberg | 4827d63 | 2019-11-12 12:16:16 +0300 | [diff] [blame] | 4586 | |
Oza Pawandeep | 9f5a70f1 | 2018-05-17 16:44:11 -0500 | [diff] [blame] | 4587 | /** |
Mika Westerberg | 4827d63 | 2019-11-12 12:16:16 +0300 | [diff] [blame] | 4588 | * pcie_wait_for_link_delay - Wait until link is active or inactive |
Oza Pawandeep | 9f5a70f1 | 2018-05-17 16:44:11 -0500 | [diff] [blame] | 4589 | * @pdev: Bridge device |
| 4590 | * @active: waiting for active or inactive? |
Mika Westerberg | 4827d63 | 2019-11-12 12:16:16 +0300 | [diff] [blame] | 4591 | * @delay: Delay to wait after link has become active (in ms) |
Oza Pawandeep | 9f5a70f1 | 2018-05-17 16:44:11 -0500 | [diff] [blame] | 4592 | * |
| 4593 | * Use this to wait till link becomes active or inactive. |
| 4594 | */ |
Mika Westerberg | 4827d63 | 2019-11-12 12:16:16 +0300 | [diff] [blame] | 4595 | static bool pcie_wait_for_link_delay(struct pci_dev *pdev, bool active, |
| 4596 | int delay) |
Oza Pawandeep | 9f5a70f1 | 2018-05-17 16:44:11 -0500 | [diff] [blame] | 4597 | { |
| 4598 | int timeout = 1000; |
| 4599 | bool ret; |
| 4600 | u16 lnk_status; |
| 4601 | |
Keith Busch | f015716 | 2018-09-20 10:27:17 -0600 | [diff] [blame] | 4602 | /* |
| 4603 | * Some controllers might not implement link active reporting. In this |
| 4604 | * case, we wait for 1000 + 100 ms. |
| 4605 | */ |
| 4606 | if (!pdev->link_active_reporting) { |
| 4607 | msleep(1100); |
| 4608 | return true; |
| 4609 | } |
| 4610 | |
| 4611 | /* |
| 4612 | * PCIe r4.0 sec 6.6.1, a component must enter LTSSM Detect within 20ms, |
| 4613 | * after which we should expect an link active if the reset was |
| 4614 | * successful. If so, software must wait a minimum 100ms before sending |
| 4615 | * configuration requests to devices downstream this port. |
| 4616 | * |
| 4617 | * If the link fails to activate, either the device was physically |
| 4618 | * removed or the link is permanently failed. |
| 4619 | */ |
| 4620 | if (active) |
| 4621 | msleep(20); |
Oza Pawandeep | 9f5a70f1 | 2018-05-17 16:44:11 -0500 | [diff] [blame] | 4622 | for (;;) { |
| 4623 | pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status); |
| 4624 | ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA); |
| 4625 | if (ret == active) |
Keith Busch | f015716 | 2018-09-20 10:27:17 -0600 | [diff] [blame] | 4626 | break; |
Oza Pawandeep | 9f5a70f1 | 2018-05-17 16:44:11 -0500 | [diff] [blame] | 4627 | if (timeout <= 0) |
| 4628 | break; |
| 4629 | msleep(10); |
| 4630 | timeout -= 10; |
| 4631 | } |
Keith Busch | f015716 | 2018-09-20 10:27:17 -0600 | [diff] [blame] | 4632 | if (active && ret) |
Mika Westerberg | 4827d63 | 2019-11-12 12:16:16 +0300 | [diff] [blame] | 4633 | msleep(delay); |
Keith Busch | f015716 | 2018-09-20 10:27:17 -0600 | [diff] [blame] | 4634 | else if (ret != active) |
| 4635 | pci_info(pdev, "Data Link Layer Link Active not %s in 1000 msec\n", |
| 4636 | active ? "set" : "cleared"); |
| 4637 | return ret == active; |
Oza Pawandeep | 9f5a70f1 | 2018-05-17 16:44:11 -0500 | [diff] [blame] | 4638 | } |
Yu Zhao | f85876b | 2009-06-13 15:52:14 +0800 | [diff] [blame] | 4639 | |
Mika Westerberg | 4827d63 | 2019-11-12 12:16:16 +0300 | [diff] [blame] | 4640 | /** |
| 4641 | * pcie_wait_for_link - Wait until link is active or inactive |
| 4642 | * @pdev: Bridge device |
| 4643 | * @active: waiting for active or inactive? |
| 4644 | * |
| 4645 | * Use this to wait till link becomes active or inactive. |
| 4646 | */ |
| 4647 | bool pcie_wait_for_link(struct pci_dev *pdev, bool active) |
| 4648 | { |
| 4649 | return pcie_wait_for_link_delay(pdev, active, 100); |
| 4650 | } |
| 4651 | |
Mika Westerberg | ad9001f | 2019-11-12 12:16:17 +0300 | [diff] [blame] | 4652 | /* |
| 4653 | * Find maximum D3cold delay required by all the devices on the bus. The |
| 4654 | * spec says 100 ms, but firmware can lower it and we allow drivers to |
| 4655 | * increase it as well. |
| 4656 | * |
| 4657 | * Called with @pci_bus_sem locked for reading. |
| 4658 | */ |
| 4659 | static int pci_bus_max_d3cold_delay(const struct pci_bus *bus) |
| 4660 | { |
| 4661 | const struct pci_dev *pdev; |
| 4662 | int min_delay = 100; |
| 4663 | int max_delay = 0; |
| 4664 | |
| 4665 | list_for_each_entry(pdev, &bus->devices, bus_list) { |
| 4666 | if (pdev->d3cold_delay < min_delay) |
| 4667 | min_delay = pdev->d3cold_delay; |
| 4668 | if (pdev->d3cold_delay > max_delay) |
| 4669 | max_delay = pdev->d3cold_delay; |
| 4670 | } |
| 4671 | |
| 4672 | return max(min_delay, max_delay); |
| 4673 | } |
| 4674 | |
| 4675 | /** |
| 4676 | * pci_bridge_wait_for_secondary_bus - Wait for secondary bus to be accessible |
| 4677 | * @dev: PCI bridge |
| 4678 | * |
| 4679 | * Handle necessary delays before access to the devices on the secondary |
| 4680 | * side of the bridge are permitted after D3cold to D0 transition. |
| 4681 | * |
| 4682 | * For PCIe this means the delays in PCIe 5.0 section 6.6.1. For |
| 4683 | * conventional PCI it means Tpvrh + Trhfa specified in PCI 3.0 section |
| 4684 | * 4.3.2. |
| 4685 | */ |
| 4686 | void pci_bridge_wait_for_secondary_bus(struct pci_dev *dev) |
| 4687 | { |
| 4688 | struct pci_dev *child; |
| 4689 | int delay; |
| 4690 | |
| 4691 | if (pci_dev_is_disconnected(dev)) |
| 4692 | return; |
| 4693 | |
| 4694 | if (!pci_is_bridge(dev) || !dev->bridge_d3) |
| 4695 | return; |
| 4696 | |
| 4697 | down_read(&pci_bus_sem); |
| 4698 | |
| 4699 | /* |
| 4700 | * We only deal with devices that are present currently on the bus. |
| 4701 | * For any hot-added devices the access delay is handled in pciehp |
| 4702 | * board_added(). In case of ACPI hotplug the firmware is expected |
| 4703 | * to configure the devices before OS is notified. |
| 4704 | */ |
| 4705 | if (!dev->subordinate || list_empty(&dev->subordinate->devices)) { |
| 4706 | up_read(&pci_bus_sem); |
| 4707 | return; |
| 4708 | } |
| 4709 | |
| 4710 | /* Take d3cold_delay requirements into account */ |
| 4711 | delay = pci_bus_max_d3cold_delay(dev->subordinate); |
| 4712 | if (!delay) { |
| 4713 | up_read(&pci_bus_sem); |
| 4714 | return; |
| 4715 | } |
| 4716 | |
| 4717 | child = list_first_entry(&dev->subordinate->devices, struct pci_dev, |
| 4718 | bus_list); |
| 4719 | up_read(&pci_bus_sem); |
| 4720 | |
| 4721 | /* |
| 4722 | * Conventional PCI and PCI-X we need to wait Tpvrh + Trhfa before |
| 4723 | * accessing the device after reset (that is 1000 ms + 100 ms). In |
| 4724 | * practice this should not be needed because we don't do power |
| 4725 | * management for them (see pci_bridge_d3_possible()). |
| 4726 | */ |
| 4727 | if (!pci_is_pcie(dev)) { |
| 4728 | pci_dbg(dev, "waiting %d ms for secondary bus\n", 1000 + delay); |
| 4729 | msleep(1000 + delay); |
| 4730 | return; |
| 4731 | } |
| 4732 | |
| 4733 | /* |
| 4734 | * For PCIe downstream and root ports that do not support speeds |
| 4735 | * greater than 5 GT/s need to wait minimum 100 ms. For higher |
| 4736 | * speeds (gen3) we need to wait first for the data link layer to |
| 4737 | * become active. |
| 4738 | * |
| 4739 | * However, 100 ms is the minimum and the PCIe spec says the |
| 4740 | * software must allow at least 1s before it can determine that the |
| 4741 | * device that did not respond is a broken device. There is |
| 4742 | * evidence that 100 ms is not always enough, for example certain |
| 4743 | * Titan Ridge xHCI controller does not always respond to |
| 4744 | * configuration requests if we only wait for 100 ms (see |
| 4745 | * https://bugzilla.kernel.org/show_bug.cgi?id=203885). |
| 4746 | * |
| 4747 | * Therefore we wait for 100 ms and check for the device presence. |
| 4748 | * If it is still not present give it an additional 100 ms. |
| 4749 | */ |
| 4750 | if (!pcie_downstream_port(dev)) |
| 4751 | return; |
| 4752 | |
| 4753 | if (pcie_get_speed_cap(dev) <= PCIE_SPEED_5_0GT) { |
| 4754 | pci_dbg(dev, "waiting %d ms for downstream link\n", delay); |
| 4755 | msleep(delay); |
| 4756 | } else { |
| 4757 | pci_dbg(dev, "waiting %d ms for downstream link, after activation\n", |
| 4758 | delay); |
| 4759 | if (!pcie_wait_for_link_delay(dev, true, delay)) { |
| 4760 | /* Did not train, no need to wait any further */ |
| 4761 | return; |
| 4762 | } |
| 4763 | } |
| 4764 | |
| 4765 | if (!pci_device_is_present(child)) { |
| 4766 | pci_dbg(child, "waiting additional %d ms to become accessible\n", delay); |
| 4767 | msleep(delay); |
| 4768 | } |
| 4769 | } |
| 4770 | |
Gavin Shan | 9e33002 | 2014-06-19 17:22:44 +1000 | [diff] [blame] | 4771 | void pci_reset_secondary_bus(struct pci_dev *dev) |
Yu Zhao | c12ff1d | 2009-06-13 15:52:15 +0800 | [diff] [blame] | 4772 | { |
| 4773 | u16 ctrl; |
Alex Williamson | 64e8674 | 2013-08-08 14:09:24 -0600 | [diff] [blame] | 4774 | |
| 4775 | pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl); |
| 4776 | ctrl |= PCI_BRIDGE_CTL_BUS_RESET; |
| 4777 | pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl); |
Bjorn Helgaas | df62ab5 | 2018-03-09 16:36:33 -0600 | [diff] [blame] | 4778 | |
Alex Williamson | de0c548 | 2013-08-08 14:10:13 -0600 | [diff] [blame] | 4779 | /* |
| 4780 | * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 4781 | * this to 2ms to ensure that we meet the minimum requirement. |
Alex Williamson | de0c548 | 2013-08-08 14:10:13 -0600 | [diff] [blame] | 4782 | */ |
| 4783 | msleep(2); |
Alex Williamson | 64e8674 | 2013-08-08 14:09:24 -0600 | [diff] [blame] | 4784 | |
| 4785 | ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET; |
| 4786 | pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl); |
Alex Williamson | de0c548 | 2013-08-08 14:10:13 -0600 | [diff] [blame] | 4787 | |
| 4788 | /* |
| 4789 | * Trhfa for conventional PCI is 2^25 clock cycles. |
| 4790 | * Assuming a minimum 33MHz clock this results in a 1s |
| 4791 | * delay before we can consider subordinate devices to |
| 4792 | * be re-initialized. PCIe has some ways to shorten this, |
| 4793 | * but we don't make use of them yet. |
| 4794 | */ |
| 4795 | ssleep(1); |
Alex Williamson | 64e8674 | 2013-08-08 14:09:24 -0600 | [diff] [blame] | 4796 | } |
Gavin Shan | d92a208 | 2014-04-24 18:00:24 +1000 | [diff] [blame] | 4797 | |
Gavin Shan | 9e33002 | 2014-06-19 17:22:44 +1000 | [diff] [blame] | 4798 | void __weak pcibios_reset_secondary_bus(struct pci_dev *dev) |
| 4799 | { |
| 4800 | pci_reset_secondary_bus(dev); |
| 4801 | } |
| 4802 | |
Gavin Shan | d92a208 | 2014-04-24 18:00:24 +1000 | [diff] [blame] | 4803 | /** |
Sinan Kaya | 381634c | 2018-07-19 18:04:11 -0500 | [diff] [blame] | 4804 | * pci_bridge_secondary_bus_reset - Reset the secondary bus on a PCI bridge. |
Gavin Shan | d92a208 | 2014-04-24 18:00:24 +1000 | [diff] [blame] | 4805 | * @dev: Bridge device |
| 4806 | * |
| 4807 | * Use the bridge control register to assert reset on the secondary bus. |
| 4808 | * Devices on the secondary bus are left in power-on state. |
| 4809 | */ |
Sinan Kaya | 381634c | 2018-07-19 18:04:11 -0500 | [diff] [blame] | 4810 | int pci_bridge_secondary_bus_reset(struct pci_dev *dev) |
Gavin Shan | d92a208 | 2014-04-24 18:00:24 +1000 | [diff] [blame] | 4811 | { |
| 4812 | pcibios_reset_secondary_bus(dev); |
Sinan Kaya | 01fd61c | 2018-02-27 14:14:11 -0600 | [diff] [blame] | 4813 | |
Sinan Kaya | 6b2f1351 | 2018-02-27 14:14:12 -0600 | [diff] [blame] | 4814 | return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS); |
Gavin Shan | d92a208 | 2014-04-24 18:00:24 +1000 | [diff] [blame] | 4815 | } |
Dennis Dalessandro | bfc4560 | 2018-08-31 10:34:14 -0700 | [diff] [blame] | 4816 | EXPORT_SYMBOL_GPL(pci_bridge_secondary_bus_reset); |
Alex Williamson | 64e8674 | 2013-08-08 14:09:24 -0600 | [diff] [blame] | 4817 | |
| 4818 | static int pci_parent_bus_reset(struct pci_dev *dev, int probe) |
| 4819 | { |
Yu Zhao | c12ff1d | 2009-06-13 15:52:15 +0800 | [diff] [blame] | 4820 | struct pci_dev *pdev; |
| 4821 | |
Alex Williamson | f331a85 | 2015-01-15 18:16:04 -0600 | [diff] [blame] | 4822 | if (pci_is_root_bus(dev->bus) || dev->subordinate || |
| 4823 | !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET) |
Yu Zhao | c12ff1d | 2009-06-13 15:52:15 +0800 | [diff] [blame] | 4824 | return -ENOTTY; |
| 4825 | |
| 4826 | list_for_each_entry(pdev, &dev->bus->devices, bus_list) |
| 4827 | if (pdev != dev) |
| 4828 | return -ENOTTY; |
| 4829 | |
| 4830 | if (probe) |
| 4831 | return 0; |
| 4832 | |
Sinan Kaya | 381634c | 2018-07-19 18:04:11 -0500 | [diff] [blame] | 4833 | return pci_bridge_secondary_bus_reset(dev->bus->self); |
Yu Zhao | c12ff1d | 2009-06-13 15:52:15 +0800 | [diff] [blame] | 4834 | } |
| 4835 | |
Alex Williamson | 608c388 | 2013-08-08 14:09:43 -0600 | [diff] [blame] | 4836 | static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe) |
| 4837 | { |
| 4838 | int rc = -ENOTTY; |
| 4839 | |
Lukas Wunner | 81c4b5b | 2018-09-08 09:59:01 +0200 | [diff] [blame] | 4840 | if (!hotplug || !try_module_get(hotplug->owner)) |
Alex Williamson | 608c388 | 2013-08-08 14:09:43 -0600 | [diff] [blame] | 4841 | return rc; |
| 4842 | |
| 4843 | if (hotplug->ops->reset_slot) |
| 4844 | rc = hotplug->ops->reset_slot(hotplug, probe); |
| 4845 | |
Lukas Wunner | 81c4b5b | 2018-09-08 09:59:01 +0200 | [diff] [blame] | 4846 | module_put(hotplug->owner); |
Alex Williamson | 608c388 | 2013-08-08 14:09:43 -0600 | [diff] [blame] | 4847 | |
| 4848 | return rc; |
| 4849 | } |
| 4850 | |
| 4851 | static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe) |
| 4852 | { |
| 4853 | struct pci_dev *pdev; |
| 4854 | |
Alex Williamson | f331a85 | 2015-01-15 18:16:04 -0600 | [diff] [blame] | 4855 | if (dev->subordinate || !dev->slot || |
| 4856 | dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET) |
Alex Williamson | 608c388 | 2013-08-08 14:09:43 -0600 | [diff] [blame] | 4857 | return -ENOTTY; |
| 4858 | |
| 4859 | list_for_each_entry(pdev, &dev->bus->devices, bus_list) |
| 4860 | if (pdev != dev && pdev->slot == dev->slot) |
| 4861 | return -ENOTTY; |
| 4862 | |
| 4863 | return pci_reset_hotplug_slot(dev->slot->hotplug, probe); |
| 4864 | } |
| 4865 | |
Alex Williamson | 77cb985 | 2013-08-08 14:09:49 -0600 | [diff] [blame] | 4866 | static void pci_dev_lock(struct pci_dev *dev) |
| 4867 | { |
| 4868 | pci_cfg_access_lock(dev); |
| 4869 | /* block PM suspend, driver probe, etc. */ |
| 4870 | device_lock(&dev->dev); |
| 4871 | } |
| 4872 | |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 4873 | /* Return 1 on successful lock, 0 on contention */ |
| 4874 | static int pci_dev_trylock(struct pci_dev *dev) |
| 4875 | { |
| 4876 | if (pci_cfg_access_trylock(dev)) { |
| 4877 | if (device_trylock(&dev->dev)) |
| 4878 | return 1; |
| 4879 | pci_cfg_access_unlock(dev); |
| 4880 | } |
| 4881 | |
| 4882 | return 0; |
| 4883 | } |
| 4884 | |
Alex Williamson | 77cb985 | 2013-08-08 14:09:49 -0600 | [diff] [blame] | 4885 | static void pci_dev_unlock(struct pci_dev *dev) |
| 4886 | { |
| 4887 | device_unlock(&dev->dev); |
| 4888 | pci_cfg_access_unlock(dev); |
| 4889 | } |
| 4890 | |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 4891 | static void pci_dev_save_and_disable(struct pci_dev *dev) |
Keith Busch | 3ebe7f9 | 2014-05-02 10:40:42 -0600 | [diff] [blame] | 4892 | { |
| 4893 | const struct pci_error_handlers *err_handler = |
| 4894 | dev->driver ? dev->driver->err_handler : NULL; |
Keith Busch | 3ebe7f9 | 2014-05-02 10:40:42 -0600 | [diff] [blame] | 4895 | |
Christoph Hellwig | b014e96 | 2017-06-01 13:10:37 +0200 | [diff] [blame] | 4896 | /* |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 4897 | * dev->driver->err_handler->reset_prepare() is protected against |
Christoph Hellwig | b014e96 | 2017-06-01 13:10:37 +0200 | [diff] [blame] | 4898 | * races with ->remove() by the device lock, which must be held by |
| 4899 | * the caller. |
| 4900 | */ |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 4901 | if (err_handler && err_handler->reset_prepare) |
| 4902 | err_handler->reset_prepare(dev); |
Keith Busch | 3ebe7f9 | 2014-05-02 10:40:42 -0600 | [diff] [blame] | 4903 | |
Alex Williamson | a6cbaad | 2013-08-08 14:10:02 -0600 | [diff] [blame] | 4904 | /* |
| 4905 | * Wake-up device prior to save. PM registers default to D0 after |
| 4906 | * reset and a simple register restore doesn't reliably return |
| 4907 | * to a non-D0 state anyway. |
| 4908 | */ |
| 4909 | pci_set_power_state(dev, PCI_D0); |
| 4910 | |
Alex Williamson | 77cb985 | 2013-08-08 14:09:49 -0600 | [diff] [blame] | 4911 | pci_save_state(dev); |
| 4912 | /* |
| 4913 | * Disable the device by clearing the Command register, except for |
| 4914 | * INTx-disable which is set. This not only disables MMIO and I/O port |
| 4915 | * BARs, but also prevents the device from being Bus Master, preventing |
| 4916 | * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3 |
| 4917 | * compliant devices, INTx-disable prevents legacy interrupts. |
| 4918 | */ |
| 4919 | pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE); |
| 4920 | } |
| 4921 | |
| 4922 | static void pci_dev_restore(struct pci_dev *dev) |
| 4923 | { |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 4924 | const struct pci_error_handlers *err_handler = |
| 4925 | dev->driver ? dev->driver->err_handler : NULL; |
| 4926 | |
Alex Williamson | 77cb985 | 2013-08-08 14:09:49 -0600 | [diff] [blame] | 4927 | pci_restore_state(dev); |
Alex Williamson | 77cb985 | 2013-08-08 14:09:49 -0600 | [diff] [blame] | 4928 | |
Christoph Hellwig | 775755e | 2017-06-01 13:10:38 +0200 | [diff] [blame] | 4929 | /* |
| 4930 | * dev->driver->err_handler->reset_done() is protected against |
| 4931 | * races with ->remove() by the device lock, which must be held by |
| 4932 | * the caller. |
| 4933 | */ |
| 4934 | if (err_handler && err_handler->reset_done) |
| 4935 | err_handler->reset_done(dev); |
Sheng Yang | d91cdc7 | 2008-11-11 17:17:47 +0800 | [diff] [blame] | 4936 | } |
Keith Busch | 3ebe7f9 | 2014-05-02 10:40:42 -0600 | [diff] [blame] | 4937 | |
Sheng Yang | d91cdc7 | 2008-11-11 17:17:47 +0800 | [diff] [blame] | 4938 | /** |
Konrad Rzeszutek Wilk | 6fbf9e7 | 2012-01-12 12:06:46 -0500 | [diff] [blame] | 4939 | * __pci_reset_function_locked - reset a PCI device function while holding |
| 4940 | * the @dev mutex lock. |
| 4941 | * @dev: PCI device to reset |
| 4942 | * |
| 4943 | * Some devices allow an individual function to be reset without affecting |
| 4944 | * other functions in the same device. The PCI device must be responsive |
| 4945 | * to PCI config space in order to use this function. |
| 4946 | * |
| 4947 | * The device function is presumed to be unused and the caller is holding |
| 4948 | * the device mutex lock when this function is called. |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 4949 | * |
Konrad Rzeszutek Wilk | 6fbf9e7 | 2012-01-12 12:06:46 -0500 | [diff] [blame] | 4950 | * Resetting the device will make the contents of PCI configuration space |
| 4951 | * random, so any caller of this must be prepared to reinitialise the |
| 4952 | * device including MSI, bus mastering, BARs, decoding IO and memory spaces, |
| 4953 | * etc. |
| 4954 | * |
| 4955 | * Returns 0 if the device function was successfully reset or negative if the |
| 4956 | * device doesn't support resetting a single function. |
| 4957 | */ |
| 4958 | int __pci_reset_function_locked(struct pci_dev *dev) |
| 4959 | { |
Christoph Hellwig | 52354b9 | 2017-06-01 13:10:39 +0200 | [diff] [blame] | 4960 | int rc; |
| 4961 | |
| 4962 | might_sleep(); |
| 4963 | |
Bjorn Helgaas | 832c418a | 2017-10-25 17:09:24 -0500 | [diff] [blame] | 4964 | /* |
| 4965 | * A reset method returns -ENOTTY if it doesn't support this device |
| 4966 | * and we should try the next method. |
| 4967 | * |
| 4968 | * If it returns 0 (success), we're finished. If it returns any |
| 4969 | * other error, we're also finished: this indicates that further |
| 4970 | * reset mechanisms might be broken on the device. |
| 4971 | */ |
Christoph Hellwig | 52354b9 | 2017-06-01 13:10:39 +0200 | [diff] [blame] | 4972 | rc = pci_dev_specific_reset(dev, 0); |
| 4973 | if (rc != -ENOTTY) |
| 4974 | return rc; |
| 4975 | if (pcie_has_flr(dev)) { |
Sinan Kaya | 91295d7 | 2018-02-27 14:14:08 -0600 | [diff] [blame] | 4976 | rc = pcie_flr(dev); |
| 4977 | if (rc != -ENOTTY) |
| 4978 | return rc; |
Christoph Hellwig | 52354b9 | 2017-06-01 13:10:39 +0200 | [diff] [blame] | 4979 | } |
| 4980 | rc = pci_af_flr(dev, 0); |
| 4981 | if (rc != -ENOTTY) |
| 4982 | return rc; |
| 4983 | rc = pci_pm_reset(dev, 0); |
| 4984 | if (rc != -ENOTTY) |
| 4985 | return rc; |
| 4986 | rc = pci_dev_reset_slot_function(dev, 0); |
| 4987 | if (rc != -ENOTTY) |
| 4988 | return rc; |
| 4989 | return pci_parent_bus_reset(dev, 0); |
Konrad Rzeszutek Wilk | 6fbf9e7 | 2012-01-12 12:06:46 -0500 | [diff] [blame] | 4990 | } |
| 4991 | EXPORT_SYMBOL_GPL(__pci_reset_function_locked); |
| 4992 | |
| 4993 | /** |
Michael S. Tsirkin | 711d577 | 2009-07-27 23:37:48 +0300 | [diff] [blame] | 4994 | * pci_probe_reset_function - check whether the device can be safely reset |
| 4995 | * @dev: PCI device to reset |
| 4996 | * |
| 4997 | * Some devices allow an individual function to be reset without affecting |
| 4998 | * other functions in the same device. The PCI device must be responsive |
| 4999 | * to PCI config space in order to use this function. |
| 5000 | * |
| 5001 | * Returns 0 if the device function can be reset or negative if the |
| 5002 | * device doesn't support resetting a single function. |
| 5003 | */ |
| 5004 | int pci_probe_reset_function(struct pci_dev *dev) |
| 5005 | { |
Christoph Hellwig | 52354b9 | 2017-06-01 13:10:39 +0200 | [diff] [blame] | 5006 | int rc; |
| 5007 | |
| 5008 | might_sleep(); |
| 5009 | |
| 5010 | rc = pci_dev_specific_reset(dev, 1); |
| 5011 | if (rc != -ENOTTY) |
| 5012 | return rc; |
| 5013 | if (pcie_has_flr(dev)) |
| 5014 | return 0; |
| 5015 | rc = pci_af_flr(dev, 1); |
| 5016 | if (rc != -ENOTTY) |
| 5017 | return rc; |
| 5018 | rc = pci_pm_reset(dev, 1); |
| 5019 | if (rc != -ENOTTY) |
| 5020 | return rc; |
| 5021 | rc = pci_dev_reset_slot_function(dev, 1); |
| 5022 | if (rc != -ENOTTY) |
| 5023 | return rc; |
| 5024 | |
| 5025 | return pci_parent_bus_reset(dev, 1); |
Michael S. Tsirkin | 711d577 | 2009-07-27 23:37:48 +0300 | [diff] [blame] | 5026 | } |
| 5027 | |
| 5028 | /** |
Yu Zhao | 8c1c699 | 2009-06-13 15:52:13 +0800 | [diff] [blame] | 5029 | * pci_reset_function - quiesce and reset a PCI device function |
| 5030 | * @dev: PCI device to reset |
Sheng Yang | 8dd7f80 | 2008-10-21 17:38:25 +0800 | [diff] [blame] | 5031 | * |
| 5032 | * Some devices allow an individual function to be reset without affecting |
| 5033 | * other functions in the same device. The PCI device must be responsive |
| 5034 | * to PCI config space in order to use this function. |
| 5035 | * |
| 5036 | * This function does not just reset the PCI portion of a device, but |
| 5037 | * clears all the state associated with the device. This function differs |
Jan H. Schönherr | 79e699b | 2017-09-06 01:21:23 +0200 | [diff] [blame] | 5038 | * from __pci_reset_function_locked() in that it saves and restores device state |
| 5039 | * over the reset and takes the PCI device lock. |
Sheng Yang | 8dd7f80 | 2008-10-21 17:38:25 +0800 | [diff] [blame] | 5040 | * |
Yu Zhao | 8c1c699 | 2009-06-13 15:52:13 +0800 | [diff] [blame] | 5041 | * Returns 0 if the device function was successfully reset or negative if the |
Sheng Yang | 8dd7f80 | 2008-10-21 17:38:25 +0800 | [diff] [blame] | 5042 | * device doesn't support resetting a single function. |
| 5043 | */ |
| 5044 | int pci_reset_function(struct pci_dev *dev) |
| 5045 | { |
Yu Zhao | 8c1c699 | 2009-06-13 15:52:13 +0800 | [diff] [blame] | 5046 | int rc; |
Sheng Yang | 8dd7f80 | 2008-10-21 17:38:25 +0800 | [diff] [blame] | 5047 | |
Bjorn Helgaas | 204f4af | 2018-02-16 15:22:39 -0600 | [diff] [blame] | 5048 | if (!dev->reset_fn) |
| 5049 | return -ENOTTY; |
Sheng Yang | 8dd7f80 | 2008-10-21 17:38:25 +0800 | [diff] [blame] | 5050 | |
Christoph Hellwig | b014e96 | 2017-06-01 13:10:37 +0200 | [diff] [blame] | 5051 | pci_dev_lock(dev); |
Alex Williamson | 77cb985 | 2013-08-08 14:09:49 -0600 | [diff] [blame] | 5052 | pci_dev_save_and_disable(dev); |
Sheng Yang | 8dd7f80 | 2008-10-21 17:38:25 +0800 | [diff] [blame] | 5053 | |
Christoph Hellwig | 52354b9 | 2017-06-01 13:10:39 +0200 | [diff] [blame] | 5054 | rc = __pci_reset_function_locked(dev); |
Sheng Yang | 8dd7f80 | 2008-10-21 17:38:25 +0800 | [diff] [blame] | 5055 | |
Alex Williamson | 77cb985 | 2013-08-08 14:09:49 -0600 | [diff] [blame] | 5056 | pci_dev_restore(dev); |
Christoph Hellwig | b014e96 | 2017-06-01 13:10:37 +0200 | [diff] [blame] | 5057 | pci_dev_unlock(dev); |
Sheng Yang | 8dd7f80 | 2008-10-21 17:38:25 +0800 | [diff] [blame] | 5058 | |
Yu Zhao | 8c1c699 | 2009-06-13 15:52:13 +0800 | [diff] [blame] | 5059 | return rc; |
Sheng Yang | 8dd7f80 | 2008-10-21 17:38:25 +0800 | [diff] [blame] | 5060 | } |
| 5061 | EXPORT_SYMBOL_GPL(pci_reset_function); |
| 5062 | |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5063 | /** |
Marc Zyngier | a477b9c | 2017-08-01 20:11:02 -0500 | [diff] [blame] | 5064 | * pci_reset_function_locked - quiesce and reset a PCI device function |
| 5065 | * @dev: PCI device to reset |
| 5066 | * |
| 5067 | * Some devices allow an individual function to be reset without affecting |
| 5068 | * other functions in the same device. The PCI device must be responsive |
| 5069 | * to PCI config space in order to use this function. |
| 5070 | * |
| 5071 | * This function does not just reset the PCI portion of a device, but |
| 5072 | * clears all the state associated with the device. This function differs |
Jan H. Schönherr | 79e699b | 2017-09-06 01:21:23 +0200 | [diff] [blame] | 5073 | * from __pci_reset_function_locked() in that it saves and restores device state |
Marc Zyngier | a477b9c | 2017-08-01 20:11:02 -0500 | [diff] [blame] | 5074 | * over the reset. It also differs from pci_reset_function() in that it |
| 5075 | * requires the PCI device lock to be held. |
| 5076 | * |
| 5077 | * Returns 0 if the device function was successfully reset or negative if the |
| 5078 | * device doesn't support resetting a single function. |
| 5079 | */ |
| 5080 | int pci_reset_function_locked(struct pci_dev *dev) |
| 5081 | { |
| 5082 | int rc; |
| 5083 | |
Bjorn Helgaas | 204f4af | 2018-02-16 15:22:39 -0600 | [diff] [blame] | 5084 | if (!dev->reset_fn) |
| 5085 | return -ENOTTY; |
Marc Zyngier | a477b9c | 2017-08-01 20:11:02 -0500 | [diff] [blame] | 5086 | |
| 5087 | pci_dev_save_and_disable(dev); |
| 5088 | |
| 5089 | rc = __pci_reset_function_locked(dev); |
| 5090 | |
| 5091 | pci_dev_restore(dev); |
| 5092 | |
| 5093 | return rc; |
| 5094 | } |
| 5095 | EXPORT_SYMBOL_GPL(pci_reset_function_locked); |
| 5096 | |
| 5097 | /** |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5098 | * pci_try_reset_function - quiesce and reset a PCI device function |
| 5099 | * @dev: PCI device to reset |
| 5100 | * |
| 5101 | * Same as above, except return -EAGAIN if unable to lock device. |
| 5102 | */ |
| 5103 | int pci_try_reset_function(struct pci_dev *dev) |
| 5104 | { |
| 5105 | int rc; |
| 5106 | |
Bjorn Helgaas | 204f4af | 2018-02-16 15:22:39 -0600 | [diff] [blame] | 5107 | if (!dev->reset_fn) |
| 5108 | return -ENOTTY; |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5109 | |
Christoph Hellwig | b014e96 | 2017-06-01 13:10:37 +0200 | [diff] [blame] | 5110 | if (!pci_dev_trylock(dev)) |
| 5111 | return -EAGAIN; |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5112 | |
Christoph Hellwig | b014e96 | 2017-06-01 13:10:37 +0200 | [diff] [blame] | 5113 | pci_dev_save_and_disable(dev); |
Christoph Hellwig | 52354b9 | 2017-06-01 13:10:39 +0200 | [diff] [blame] | 5114 | rc = __pci_reset_function_locked(dev); |
Sinan Kaya | cb5e0d0 | 2018-02-27 14:14:08 -0600 | [diff] [blame] | 5115 | pci_dev_restore(dev); |
Christoph Hellwig | b014e96 | 2017-06-01 13:10:37 +0200 | [diff] [blame] | 5116 | pci_dev_unlock(dev); |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5117 | |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5118 | return rc; |
| 5119 | } |
| 5120 | EXPORT_SYMBOL_GPL(pci_try_reset_function); |
| 5121 | |
Alex Williamson | f331a85 | 2015-01-15 18:16:04 -0600 | [diff] [blame] | 5122 | /* Do any devices on or below this bus prevent a bus reset? */ |
| 5123 | static bool pci_bus_resetable(struct pci_bus *bus) |
| 5124 | { |
| 5125 | struct pci_dev *dev; |
| 5126 | |
David Daney | 3570277 | 2017-09-08 10:10:31 +0200 | [diff] [blame] | 5127 | |
| 5128 | if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)) |
| 5129 | return false; |
| 5130 | |
Alex Williamson | f331a85 | 2015-01-15 18:16:04 -0600 | [diff] [blame] | 5131 | list_for_each_entry(dev, &bus->devices, bus_list) { |
| 5132 | if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET || |
| 5133 | (dev->subordinate && !pci_bus_resetable(dev->subordinate))) |
| 5134 | return false; |
| 5135 | } |
| 5136 | |
| 5137 | return true; |
| 5138 | } |
| 5139 | |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5140 | /* Lock devices from the top of the tree down */ |
| 5141 | static void pci_bus_lock(struct pci_bus *bus) |
| 5142 | { |
| 5143 | struct pci_dev *dev; |
| 5144 | |
| 5145 | list_for_each_entry(dev, &bus->devices, bus_list) { |
| 5146 | pci_dev_lock(dev); |
| 5147 | if (dev->subordinate) |
| 5148 | pci_bus_lock(dev->subordinate); |
| 5149 | } |
| 5150 | } |
| 5151 | |
| 5152 | /* Unlock devices from the bottom of the tree up */ |
| 5153 | static void pci_bus_unlock(struct pci_bus *bus) |
| 5154 | { |
| 5155 | struct pci_dev *dev; |
| 5156 | |
| 5157 | list_for_each_entry(dev, &bus->devices, bus_list) { |
| 5158 | if (dev->subordinate) |
| 5159 | pci_bus_unlock(dev->subordinate); |
| 5160 | pci_dev_unlock(dev); |
| 5161 | } |
| 5162 | } |
| 5163 | |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5164 | /* Return 1 on successful lock, 0 on contention */ |
| 5165 | static int pci_bus_trylock(struct pci_bus *bus) |
| 5166 | { |
| 5167 | struct pci_dev *dev; |
| 5168 | |
| 5169 | list_for_each_entry(dev, &bus->devices, bus_list) { |
| 5170 | if (!pci_dev_trylock(dev)) |
| 5171 | goto unlock; |
| 5172 | if (dev->subordinate) { |
| 5173 | if (!pci_bus_trylock(dev->subordinate)) { |
| 5174 | pci_dev_unlock(dev); |
| 5175 | goto unlock; |
| 5176 | } |
| 5177 | } |
| 5178 | } |
| 5179 | return 1; |
| 5180 | |
| 5181 | unlock: |
| 5182 | list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) { |
| 5183 | if (dev->subordinate) |
| 5184 | pci_bus_unlock(dev->subordinate); |
| 5185 | pci_dev_unlock(dev); |
| 5186 | } |
| 5187 | return 0; |
| 5188 | } |
| 5189 | |
Alex Williamson | f331a85 | 2015-01-15 18:16:04 -0600 | [diff] [blame] | 5190 | /* Do any devices on or below this slot prevent a bus reset? */ |
| 5191 | static bool pci_slot_resetable(struct pci_slot *slot) |
| 5192 | { |
| 5193 | struct pci_dev *dev; |
| 5194 | |
Jan Glauber | 33ba90a | 2017-09-08 10:10:33 +0200 | [diff] [blame] | 5195 | if (slot->bus->self && |
| 5196 | (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)) |
| 5197 | return false; |
| 5198 | |
Alex Williamson | f331a85 | 2015-01-15 18:16:04 -0600 | [diff] [blame] | 5199 | list_for_each_entry(dev, &slot->bus->devices, bus_list) { |
| 5200 | if (!dev->slot || dev->slot != slot) |
| 5201 | continue; |
| 5202 | if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET || |
| 5203 | (dev->subordinate && !pci_bus_resetable(dev->subordinate))) |
| 5204 | return false; |
| 5205 | } |
| 5206 | |
| 5207 | return true; |
| 5208 | } |
| 5209 | |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5210 | /* Lock devices from the top of the tree down */ |
| 5211 | static void pci_slot_lock(struct pci_slot *slot) |
| 5212 | { |
| 5213 | struct pci_dev *dev; |
| 5214 | |
| 5215 | list_for_each_entry(dev, &slot->bus->devices, bus_list) { |
| 5216 | if (!dev->slot || dev->slot != slot) |
| 5217 | continue; |
| 5218 | pci_dev_lock(dev); |
| 5219 | if (dev->subordinate) |
| 5220 | pci_bus_lock(dev->subordinate); |
| 5221 | } |
| 5222 | } |
| 5223 | |
| 5224 | /* Unlock devices from the bottom of the tree up */ |
| 5225 | static void pci_slot_unlock(struct pci_slot *slot) |
| 5226 | { |
| 5227 | struct pci_dev *dev; |
| 5228 | |
| 5229 | list_for_each_entry(dev, &slot->bus->devices, bus_list) { |
| 5230 | if (!dev->slot || dev->slot != slot) |
| 5231 | continue; |
| 5232 | if (dev->subordinate) |
| 5233 | pci_bus_unlock(dev->subordinate); |
| 5234 | pci_dev_unlock(dev); |
| 5235 | } |
| 5236 | } |
| 5237 | |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5238 | /* Return 1 on successful lock, 0 on contention */ |
| 5239 | static int pci_slot_trylock(struct pci_slot *slot) |
| 5240 | { |
| 5241 | struct pci_dev *dev; |
| 5242 | |
| 5243 | list_for_each_entry(dev, &slot->bus->devices, bus_list) { |
| 5244 | if (!dev->slot || dev->slot != slot) |
| 5245 | continue; |
| 5246 | if (!pci_dev_trylock(dev)) |
| 5247 | goto unlock; |
| 5248 | if (dev->subordinate) { |
| 5249 | if (!pci_bus_trylock(dev->subordinate)) { |
| 5250 | pci_dev_unlock(dev); |
| 5251 | goto unlock; |
| 5252 | } |
| 5253 | } |
| 5254 | } |
| 5255 | return 1; |
| 5256 | |
| 5257 | unlock: |
| 5258 | list_for_each_entry_continue_reverse(dev, |
| 5259 | &slot->bus->devices, bus_list) { |
| 5260 | if (!dev->slot || dev->slot != slot) |
| 5261 | continue; |
| 5262 | if (dev->subordinate) |
| 5263 | pci_bus_unlock(dev->subordinate); |
| 5264 | pci_dev_unlock(dev); |
| 5265 | } |
| 5266 | return 0; |
| 5267 | } |
| 5268 | |
Alex Williamson | ddefc03 | 2019-02-18 12:46:46 -0700 | [diff] [blame] | 5269 | /* |
| 5270 | * Save and disable devices from the top of the tree down while holding |
| 5271 | * the @dev mutex lock for the entire tree. |
| 5272 | */ |
| 5273 | static void pci_bus_save_and_disable_locked(struct pci_bus *bus) |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5274 | { |
| 5275 | struct pci_dev *dev; |
| 5276 | |
| 5277 | list_for_each_entry(dev, &bus->devices, bus_list) { |
| 5278 | pci_dev_save_and_disable(dev); |
| 5279 | if (dev->subordinate) |
Alex Williamson | ddefc03 | 2019-02-18 12:46:46 -0700 | [diff] [blame] | 5280 | pci_bus_save_and_disable_locked(dev->subordinate); |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5281 | } |
| 5282 | } |
| 5283 | |
| 5284 | /* |
Alex Williamson | ddefc03 | 2019-02-18 12:46:46 -0700 | [diff] [blame] | 5285 | * Restore devices from top of the tree down while holding @dev mutex lock |
| 5286 | * for the entire tree. Parent bridges need to be restored before we can |
| 5287 | * get to subordinate devices. |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5288 | */ |
Alex Williamson | ddefc03 | 2019-02-18 12:46:46 -0700 | [diff] [blame] | 5289 | static void pci_bus_restore_locked(struct pci_bus *bus) |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5290 | { |
| 5291 | struct pci_dev *dev; |
| 5292 | |
| 5293 | list_for_each_entry(dev, &bus->devices, bus_list) { |
| 5294 | pci_dev_restore(dev); |
| 5295 | if (dev->subordinate) |
Alex Williamson | ddefc03 | 2019-02-18 12:46:46 -0700 | [diff] [blame] | 5296 | pci_bus_restore_locked(dev->subordinate); |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5297 | } |
| 5298 | } |
| 5299 | |
Alex Williamson | ddefc03 | 2019-02-18 12:46:46 -0700 | [diff] [blame] | 5300 | /* |
| 5301 | * Save and disable devices from the top of the tree down while holding |
| 5302 | * the @dev mutex lock for the entire tree. |
| 5303 | */ |
| 5304 | static void pci_slot_save_and_disable_locked(struct pci_slot *slot) |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5305 | { |
| 5306 | struct pci_dev *dev; |
| 5307 | |
| 5308 | list_for_each_entry(dev, &slot->bus->devices, bus_list) { |
| 5309 | if (!dev->slot || dev->slot != slot) |
| 5310 | continue; |
| 5311 | pci_dev_save_and_disable(dev); |
| 5312 | if (dev->subordinate) |
Alex Williamson | ddefc03 | 2019-02-18 12:46:46 -0700 | [diff] [blame] | 5313 | pci_bus_save_and_disable_locked(dev->subordinate); |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5314 | } |
| 5315 | } |
| 5316 | |
| 5317 | /* |
Alex Williamson | ddefc03 | 2019-02-18 12:46:46 -0700 | [diff] [blame] | 5318 | * Restore devices from top of the tree down while holding @dev mutex lock |
| 5319 | * for the entire tree. Parent bridges need to be restored before we can |
| 5320 | * get to subordinate devices. |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5321 | */ |
Alex Williamson | ddefc03 | 2019-02-18 12:46:46 -0700 | [diff] [blame] | 5322 | static void pci_slot_restore_locked(struct pci_slot *slot) |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5323 | { |
| 5324 | struct pci_dev *dev; |
| 5325 | |
| 5326 | list_for_each_entry(dev, &slot->bus->devices, bus_list) { |
| 5327 | if (!dev->slot || dev->slot != slot) |
| 5328 | continue; |
| 5329 | pci_dev_restore(dev); |
| 5330 | if (dev->subordinate) |
Alex Williamson | ddefc03 | 2019-02-18 12:46:46 -0700 | [diff] [blame] | 5331 | pci_bus_restore_locked(dev->subordinate); |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5332 | } |
| 5333 | } |
| 5334 | |
| 5335 | static int pci_slot_reset(struct pci_slot *slot, int probe) |
| 5336 | { |
| 5337 | int rc; |
| 5338 | |
Alex Williamson | f331a85 | 2015-01-15 18:16:04 -0600 | [diff] [blame] | 5339 | if (!slot || !pci_slot_resetable(slot)) |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5340 | return -ENOTTY; |
| 5341 | |
| 5342 | if (!probe) |
| 5343 | pci_slot_lock(slot); |
| 5344 | |
| 5345 | might_sleep(); |
| 5346 | |
| 5347 | rc = pci_reset_hotplug_slot(slot->hotplug, probe); |
| 5348 | |
| 5349 | if (!probe) |
| 5350 | pci_slot_unlock(slot); |
| 5351 | |
| 5352 | return rc; |
| 5353 | } |
| 5354 | |
| 5355 | /** |
Alex Williamson | 9a3d2b9 | 2013-08-14 14:06:05 -0600 | [diff] [blame] | 5356 | * pci_probe_reset_slot - probe whether a PCI slot can be reset |
| 5357 | * @slot: PCI slot to probe |
| 5358 | * |
| 5359 | * Return 0 if slot can be reset, negative if a slot reset is not supported. |
| 5360 | */ |
| 5361 | int pci_probe_reset_slot(struct pci_slot *slot) |
| 5362 | { |
| 5363 | return pci_slot_reset(slot, 1); |
| 5364 | } |
| 5365 | EXPORT_SYMBOL_GPL(pci_probe_reset_slot); |
| 5366 | |
| 5367 | /** |
Sinan Kaya | c6a44ba | 2018-07-19 18:04:15 -0500 | [diff] [blame] | 5368 | * __pci_reset_slot - Try to reset a PCI slot |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5369 | * @slot: PCI slot to reset |
| 5370 | * |
| 5371 | * A PCI bus may host multiple slots, each slot may support a reset mechanism |
| 5372 | * independent of other slots. For instance, some slots may support slot power |
| 5373 | * control. In the case of a 1:1 bus to slot architecture, this function may |
| 5374 | * wrap the bus reset to avoid spurious slot related events such as hotplug. |
| 5375 | * Generally a slot reset should be attempted before a bus reset. All of the |
| 5376 | * function of the slot and any subordinate buses behind the slot are reset |
| 5377 | * through this function. PCI config space of all devices in the slot and |
| 5378 | * behind the slot is saved before and restored after reset. |
| 5379 | * |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5380 | * Same as above except return -EAGAIN if the slot cannot be locked |
| 5381 | */ |
Sinan Kaya | c6a44ba | 2018-07-19 18:04:15 -0500 | [diff] [blame] | 5382 | static int __pci_reset_slot(struct pci_slot *slot) |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5383 | { |
| 5384 | int rc; |
| 5385 | |
| 5386 | rc = pci_slot_reset(slot, 1); |
| 5387 | if (rc) |
| 5388 | return rc; |
| 5389 | |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5390 | if (pci_slot_trylock(slot)) { |
Alex Williamson | ddefc03 | 2019-02-18 12:46:46 -0700 | [diff] [blame] | 5391 | pci_slot_save_and_disable_locked(slot); |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5392 | might_sleep(); |
| 5393 | rc = pci_reset_hotplug_slot(slot->hotplug, 0); |
Alex Williamson | ddefc03 | 2019-02-18 12:46:46 -0700 | [diff] [blame] | 5394 | pci_slot_restore_locked(slot); |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5395 | pci_slot_unlock(slot); |
| 5396 | } else |
| 5397 | rc = -EAGAIN; |
| 5398 | |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5399 | return rc; |
| 5400 | } |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5401 | |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5402 | static int pci_bus_reset(struct pci_bus *bus, int probe) |
| 5403 | { |
Sinan Kaya | 1842623 | 2018-07-19 18:04:09 -0500 | [diff] [blame] | 5404 | int ret; |
| 5405 | |
Alex Williamson | f331a85 | 2015-01-15 18:16:04 -0600 | [diff] [blame] | 5406 | if (!bus->self || !pci_bus_resetable(bus)) |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5407 | return -ENOTTY; |
| 5408 | |
| 5409 | if (probe) |
| 5410 | return 0; |
| 5411 | |
| 5412 | pci_bus_lock(bus); |
| 5413 | |
| 5414 | might_sleep(); |
| 5415 | |
Sinan Kaya | 381634c | 2018-07-19 18:04:11 -0500 | [diff] [blame] | 5416 | ret = pci_bridge_secondary_bus_reset(bus->self); |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5417 | |
| 5418 | pci_bus_unlock(bus); |
| 5419 | |
Sinan Kaya | 1842623 | 2018-07-19 18:04:09 -0500 | [diff] [blame] | 5420 | return ret; |
Alex Williamson | 090a3c5 | 2013-08-08 14:09:55 -0600 | [diff] [blame] | 5421 | } |
| 5422 | |
| 5423 | /** |
Keith Busch | c4eed62 | 2018-09-20 10:27:11 -0600 | [diff] [blame] | 5424 | * pci_bus_error_reset - reset the bridge's subordinate bus |
| 5425 | * @bridge: The parent device that connects to the bus to reset |
| 5426 | * |
| 5427 | * This function will first try to reset the slots on this bus if the method is |
| 5428 | * available. If slot reset fails or is not available, this will fall back to a |
| 5429 | * secondary bus reset. |
| 5430 | */ |
| 5431 | int pci_bus_error_reset(struct pci_dev *bridge) |
| 5432 | { |
| 5433 | struct pci_bus *bus = bridge->subordinate; |
| 5434 | struct pci_slot *slot; |
| 5435 | |
| 5436 | if (!bus) |
| 5437 | return -ENOTTY; |
| 5438 | |
| 5439 | mutex_lock(&pci_slot_mutex); |
| 5440 | if (list_empty(&bus->slots)) |
| 5441 | goto bus_reset; |
| 5442 | |
| 5443 | list_for_each_entry(slot, &bus->slots, list) |
| 5444 | if (pci_probe_reset_slot(slot)) |
| 5445 | goto bus_reset; |
| 5446 | |
| 5447 | list_for_each_entry(slot, &bus->slots, list) |
| 5448 | if (pci_slot_reset(slot, 0)) |
| 5449 | goto bus_reset; |
| 5450 | |
| 5451 | mutex_unlock(&pci_slot_mutex); |
| 5452 | return 0; |
| 5453 | bus_reset: |
| 5454 | mutex_unlock(&pci_slot_mutex); |
| 5455 | return pci_bus_reset(bridge->subordinate, 0); |
| 5456 | } |
| 5457 | |
| 5458 | /** |
Alex Williamson | 9a3d2b9 | 2013-08-14 14:06:05 -0600 | [diff] [blame] | 5459 | * pci_probe_reset_bus - probe whether a PCI bus can be reset |
| 5460 | * @bus: PCI bus to probe |
| 5461 | * |
| 5462 | * Return 0 if bus can be reset, negative if a bus reset is not supported. |
| 5463 | */ |
| 5464 | int pci_probe_reset_bus(struct pci_bus *bus) |
| 5465 | { |
| 5466 | return pci_bus_reset(bus, 1); |
| 5467 | } |
| 5468 | EXPORT_SYMBOL_GPL(pci_probe_reset_bus); |
| 5469 | |
| 5470 | /** |
Sinan Kaya | c6a44ba | 2018-07-19 18:04:15 -0500 | [diff] [blame] | 5471 | * __pci_reset_bus - Try to reset a PCI bus |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5472 | * @bus: top level PCI bus to reset |
| 5473 | * |
| 5474 | * Same as above except return -EAGAIN if the bus cannot be locked |
| 5475 | */ |
Sinan Kaya | c6a44ba | 2018-07-19 18:04:15 -0500 | [diff] [blame] | 5476 | static int __pci_reset_bus(struct pci_bus *bus) |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5477 | { |
| 5478 | int rc; |
| 5479 | |
| 5480 | rc = pci_bus_reset(bus, 1); |
| 5481 | if (rc) |
| 5482 | return rc; |
| 5483 | |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5484 | if (pci_bus_trylock(bus)) { |
Alex Williamson | ddefc03 | 2019-02-18 12:46:46 -0700 | [diff] [blame] | 5485 | pci_bus_save_and_disable_locked(bus); |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5486 | might_sleep(); |
Sinan Kaya | 381634c | 2018-07-19 18:04:11 -0500 | [diff] [blame] | 5487 | rc = pci_bridge_secondary_bus_reset(bus->self); |
Alex Williamson | ddefc03 | 2019-02-18 12:46:46 -0700 | [diff] [blame] | 5488 | pci_bus_restore_locked(bus); |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5489 | pci_bus_unlock(bus); |
| 5490 | } else |
| 5491 | rc = -EAGAIN; |
| 5492 | |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5493 | return rc; |
| 5494 | } |
Sinan Kaya | 811c5cb | 2018-07-19 18:04:12 -0500 | [diff] [blame] | 5495 | |
| 5496 | /** |
Sinan Kaya | c6a44ba | 2018-07-19 18:04:15 -0500 | [diff] [blame] | 5497 | * pci_reset_bus - Try to reset a PCI bus |
Sinan Kaya | 811c5cb | 2018-07-19 18:04:12 -0500 | [diff] [blame] | 5498 | * @pdev: top level PCI device to reset via slot/bus |
| 5499 | * |
| 5500 | * Same as above except return -EAGAIN if the bus cannot be locked |
| 5501 | */ |
Sinan Kaya | c6a44ba | 2018-07-19 18:04:15 -0500 | [diff] [blame] | 5502 | int pci_reset_bus(struct pci_dev *pdev) |
Sinan Kaya | 811c5cb | 2018-07-19 18:04:12 -0500 | [diff] [blame] | 5503 | { |
Dennis Dalessandro | d8a5281 | 2018-09-05 16:08:03 +0000 | [diff] [blame] | 5504 | return (!pci_probe_reset_slot(pdev->slot)) ? |
Sinan Kaya | c6a44ba | 2018-07-19 18:04:15 -0500 | [diff] [blame] | 5505 | __pci_reset_slot(pdev->slot) : __pci_reset_bus(pdev->bus); |
Sinan Kaya | 811c5cb | 2018-07-19 18:04:12 -0500 | [diff] [blame] | 5506 | } |
Sinan Kaya | c6a44ba | 2018-07-19 18:04:15 -0500 | [diff] [blame] | 5507 | EXPORT_SYMBOL_GPL(pci_reset_bus); |
Alex Williamson | 61cf16d | 2013-12-16 15:14:31 -0700 | [diff] [blame] | 5508 | |
| 5509 | /** |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5510 | * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count |
| 5511 | * @dev: PCI device to query |
| 5512 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 5513 | * Returns mmrbc: maximum designed memory read count in bytes or |
| 5514 | * appropriate error value. |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5515 | */ |
| 5516 | int pcix_get_max_mmrbc(struct pci_dev *dev) |
| 5517 | { |
Dean Nelson | 7c9e2b1 | 2010-03-09 22:26:55 -0500 | [diff] [blame] | 5518 | int cap; |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5519 | u32 stat; |
| 5520 | |
| 5521 | cap = pci_find_capability(dev, PCI_CAP_ID_PCIX); |
| 5522 | if (!cap) |
| 5523 | return -EINVAL; |
| 5524 | |
Dean Nelson | 7c9e2b1 | 2010-03-09 22:26:55 -0500 | [diff] [blame] | 5525 | if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat)) |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5526 | return -EINVAL; |
| 5527 | |
Dean Nelson | 25daeb5 | 2010-03-09 22:26:40 -0500 | [diff] [blame] | 5528 | return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21); |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5529 | } |
| 5530 | EXPORT_SYMBOL(pcix_get_max_mmrbc); |
| 5531 | |
| 5532 | /** |
| 5533 | * pcix_get_mmrbc - get PCI-X maximum memory read byte count |
| 5534 | * @dev: PCI device to query |
| 5535 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 5536 | * Returns mmrbc: maximum memory read count in bytes or appropriate error |
| 5537 | * value. |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5538 | */ |
| 5539 | int pcix_get_mmrbc(struct pci_dev *dev) |
| 5540 | { |
Dean Nelson | 7c9e2b1 | 2010-03-09 22:26:55 -0500 | [diff] [blame] | 5541 | int cap; |
Dean Nelson | bdc2bda | 2010-03-09 22:26:48 -0500 | [diff] [blame] | 5542 | u16 cmd; |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5543 | |
| 5544 | cap = pci_find_capability(dev, PCI_CAP_ID_PCIX); |
| 5545 | if (!cap) |
| 5546 | return -EINVAL; |
| 5547 | |
Dean Nelson | 7c9e2b1 | 2010-03-09 22:26:55 -0500 | [diff] [blame] | 5548 | if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd)) |
| 5549 | return -EINVAL; |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5550 | |
Dean Nelson | 7c9e2b1 | 2010-03-09 22:26:55 -0500 | [diff] [blame] | 5551 | return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2); |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5552 | } |
| 5553 | EXPORT_SYMBOL(pcix_get_mmrbc); |
| 5554 | |
| 5555 | /** |
| 5556 | * pcix_set_mmrbc - set PCI-X maximum memory read byte count |
| 5557 | * @dev: PCI device to query |
| 5558 | * @mmrbc: maximum memory read count in bytes |
| 5559 | * valid values are 512, 1024, 2048, 4096 |
| 5560 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 5561 | * If possible sets maximum memory read byte count, some bridges have errata |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5562 | * that prevent this. |
| 5563 | */ |
| 5564 | int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc) |
| 5565 | { |
Dean Nelson | 7c9e2b1 | 2010-03-09 22:26:55 -0500 | [diff] [blame] | 5566 | int cap; |
Dean Nelson | bdc2bda | 2010-03-09 22:26:48 -0500 | [diff] [blame] | 5567 | u32 stat, v, o; |
| 5568 | u16 cmd; |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5569 | |
vignesh babu | 229f5af | 2007-08-13 18:23:14 +0530 | [diff] [blame] | 5570 | if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc)) |
Dean Nelson | 7c9e2b1 | 2010-03-09 22:26:55 -0500 | [diff] [blame] | 5571 | return -EINVAL; |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5572 | |
| 5573 | v = ffs(mmrbc) - 10; |
| 5574 | |
| 5575 | cap = pci_find_capability(dev, PCI_CAP_ID_PCIX); |
| 5576 | if (!cap) |
Dean Nelson | 7c9e2b1 | 2010-03-09 22:26:55 -0500 | [diff] [blame] | 5577 | return -EINVAL; |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5578 | |
Dean Nelson | 7c9e2b1 | 2010-03-09 22:26:55 -0500 | [diff] [blame] | 5579 | if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat)) |
| 5580 | return -EINVAL; |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5581 | |
| 5582 | if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21) |
| 5583 | return -E2BIG; |
| 5584 | |
Dean Nelson | 7c9e2b1 | 2010-03-09 22:26:55 -0500 | [diff] [blame] | 5585 | if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd)) |
| 5586 | return -EINVAL; |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5587 | |
| 5588 | o = (cmd & PCI_X_CMD_MAX_READ) >> 2; |
| 5589 | if (o != v) { |
Bjorn Helgaas | 809a3bf | 2012-06-20 16:41:16 -0600 | [diff] [blame] | 5590 | if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC)) |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5591 | return -EIO; |
| 5592 | |
| 5593 | cmd &= ~PCI_X_CMD_MAX_READ; |
| 5594 | cmd |= v << 2; |
Dean Nelson | 7c9e2b1 | 2010-03-09 22:26:55 -0500 | [diff] [blame] | 5595 | if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd)) |
| 5596 | return -EIO; |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5597 | } |
Dean Nelson | 7c9e2b1 | 2010-03-09 22:26:55 -0500 | [diff] [blame] | 5598 | return 0; |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5599 | } |
| 5600 | EXPORT_SYMBOL(pcix_set_mmrbc); |
| 5601 | |
| 5602 | /** |
| 5603 | * pcie_get_readrq - get PCI Express read request size |
| 5604 | * @dev: PCI device to query |
| 5605 | * |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 5606 | * Returns maximum memory read request in bytes or appropriate error value. |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5607 | */ |
| 5608 | int pcie_get_readrq(struct pci_dev *dev) |
| 5609 | { |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5610 | u16 ctl; |
| 5611 | |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 5612 | pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl); |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5613 | |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 5614 | return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12); |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5615 | } |
| 5616 | EXPORT_SYMBOL(pcie_get_readrq); |
| 5617 | |
| 5618 | /** |
| 5619 | * pcie_set_readrq - set PCI Express maximum memory read request |
| 5620 | * @dev: PCI device to query |
Randy Dunlap | 42e61f4a | 2007-07-23 21:42:11 -0700 | [diff] [blame] | 5621 | * @rq: maximum memory read count in bytes |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5622 | * valid values are 128, 256, 512, 1024, 2048, 4096 |
| 5623 | * |
Jon Mason | c9b378c | 2011-06-28 18:26:25 -0500 | [diff] [blame] | 5624 | * If possible sets maximum memory read request in bytes |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5625 | */ |
| 5626 | int pcie_set_readrq(struct pci_dev *dev, int rq) |
| 5627 | { |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 5628 | u16 v; |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5629 | |
vignesh babu | 229f5af | 2007-08-13 18:23:14 +0530 | [diff] [blame] | 5630 | if (rq < 128 || rq > 4096 || !is_power_of_2(rq)) |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 5631 | return -EINVAL; |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5632 | |
Benjamin Herrenschmidt | a1c473a | 2011-10-14 14:56:15 -0500 | [diff] [blame] | 5633 | /* |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 5634 | * If using the "performance" PCIe config, we clamp the read rq |
| 5635 | * size to the max packet size to keep the host bridge from |
| 5636 | * generating requests larger than we can cope with. |
Benjamin Herrenschmidt | a1c473a | 2011-10-14 14:56:15 -0500 | [diff] [blame] | 5637 | */ |
| 5638 | if (pcie_bus_config == PCIE_BUS_PERFORMANCE) { |
| 5639 | int mps = pcie_get_mps(dev); |
| 5640 | |
Benjamin Herrenschmidt | a1c473a | 2011-10-14 14:56:15 -0500 | [diff] [blame] | 5641 | if (mps < rq) |
| 5642 | rq = mps; |
| 5643 | } |
| 5644 | |
| 5645 | v = (ffs(rq) - 8) << 12; |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5646 | |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 5647 | return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL, |
| 5648 | PCI_EXP_DEVCTL_READRQ, v); |
Peter Oruba | d556ad4 | 2007-05-15 13:59:13 +0200 | [diff] [blame] | 5649 | } |
| 5650 | EXPORT_SYMBOL(pcie_set_readrq); |
| 5651 | |
| 5652 | /** |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 5653 | * pcie_get_mps - get PCI Express maximum payload size |
| 5654 | * @dev: PCI device to query |
| 5655 | * |
| 5656 | * Returns maximum payload size in bytes |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 5657 | */ |
| 5658 | int pcie_get_mps(struct pci_dev *dev) |
| 5659 | { |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 5660 | u16 ctl; |
| 5661 | |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 5662 | pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 5663 | |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 5664 | return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 5665 | } |
Yijing Wang | f1c66c4 | 2013-09-24 12:08:06 -0600 | [diff] [blame] | 5666 | EXPORT_SYMBOL(pcie_get_mps); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 5667 | |
| 5668 | /** |
| 5669 | * pcie_set_mps - set PCI Express maximum payload size |
| 5670 | * @dev: PCI device to query |
Randy Dunlap | 47c08f3 | 2011-08-20 11:49:43 -0700 | [diff] [blame] | 5671 | * @mps: maximum payload size in bytes |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 5672 | * valid values are 128, 256, 512, 1024, 2048, 4096 |
| 5673 | * |
| 5674 | * If possible sets maximum payload size |
| 5675 | */ |
| 5676 | int pcie_set_mps(struct pci_dev *dev, int mps) |
| 5677 | { |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 5678 | u16 v; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 5679 | |
| 5680 | if (mps < 128 || mps > 4096 || !is_power_of_2(mps)) |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 5681 | return -EINVAL; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 5682 | |
| 5683 | v = ffs(mps) - 8; |
Bjorn Helgaas | f762598 | 2013-11-14 11:28:18 -0700 | [diff] [blame] | 5684 | if (v > dev->pcie_mpss) |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 5685 | return -EINVAL; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 5686 | v <<= 5; |
| 5687 | |
Jiang Liu | 59875ae | 2012-07-24 17:20:06 +0800 | [diff] [blame] | 5688 | return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL, |
| 5689 | PCI_EXP_DEVCTL_PAYLOAD, v); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 5690 | } |
Yijing Wang | f1c66c4 | 2013-09-24 12:08:06 -0600 | [diff] [blame] | 5691 | EXPORT_SYMBOL(pcie_set_mps); |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 5692 | |
| 5693 | /** |
Tal Gilboa | 6db79a8 | 2018-03-30 08:37:44 -0500 | [diff] [blame] | 5694 | * pcie_bandwidth_available - determine minimum link settings of a PCIe |
| 5695 | * device and its bandwidth limitation |
| 5696 | * @dev: PCI device to query |
| 5697 | * @limiting_dev: storage for device causing the bandwidth limitation |
| 5698 | * @speed: storage for speed of limiting device |
| 5699 | * @width: storage for width of limiting device |
| 5700 | * |
| 5701 | * Walk up the PCI device chain and find the point where the minimum |
| 5702 | * bandwidth is available. Return the bandwidth available there and (if |
| 5703 | * limiting_dev, speed, and width pointers are supplied) information about |
| 5704 | * that point. The bandwidth returned is in Mb/s, i.e., megabits/second of |
| 5705 | * raw bandwidth. |
| 5706 | */ |
| 5707 | u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev, |
| 5708 | enum pci_bus_speed *speed, |
| 5709 | enum pcie_link_width *width) |
| 5710 | { |
| 5711 | u16 lnksta; |
| 5712 | enum pci_bus_speed next_speed; |
| 5713 | enum pcie_link_width next_width; |
| 5714 | u32 bw, next_bw; |
| 5715 | |
| 5716 | if (speed) |
| 5717 | *speed = PCI_SPEED_UNKNOWN; |
| 5718 | if (width) |
| 5719 | *width = PCIE_LNK_WIDTH_UNKNOWN; |
| 5720 | |
| 5721 | bw = 0; |
| 5722 | |
| 5723 | while (dev) { |
| 5724 | pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta); |
| 5725 | |
| 5726 | next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS]; |
| 5727 | next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >> |
| 5728 | PCI_EXP_LNKSTA_NLW_SHIFT; |
| 5729 | |
| 5730 | next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed); |
| 5731 | |
| 5732 | /* Check if current device limits the total bandwidth */ |
| 5733 | if (!bw || next_bw <= bw) { |
| 5734 | bw = next_bw; |
| 5735 | |
| 5736 | if (limiting_dev) |
| 5737 | *limiting_dev = dev; |
| 5738 | if (speed) |
| 5739 | *speed = next_speed; |
| 5740 | if (width) |
| 5741 | *width = next_width; |
| 5742 | } |
| 5743 | |
| 5744 | dev = pci_upstream_bridge(dev); |
| 5745 | } |
| 5746 | |
| 5747 | return bw; |
| 5748 | } |
| 5749 | EXPORT_SYMBOL(pcie_bandwidth_available); |
| 5750 | |
| 5751 | /** |
Tal Gilboa | 6cf57be | 2018-03-30 07:44:05 -0500 | [diff] [blame] | 5752 | * pcie_get_speed_cap - query for the PCI device's link speed capability |
| 5753 | * @dev: PCI device to query |
| 5754 | * |
| 5755 | * Query the PCI device speed capability. Return the maximum link speed |
| 5756 | * supported by the device. |
| 5757 | */ |
| 5758 | enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev) |
| 5759 | { |
| 5760 | u32 lnkcap2, lnkcap; |
| 5761 | |
| 5762 | /* |
Mikulas Patocka | f1f90e2 | 2018-11-26 10:37:13 -0600 | [diff] [blame] | 5763 | * Link Capabilities 2 was added in PCIe r3.0, sec 7.8.18. The |
| 5764 | * implementation note there recommends using the Supported Link |
| 5765 | * Speeds Vector in Link Capabilities 2 when supported. |
| 5766 | * |
| 5767 | * Without Link Capabilities 2, i.e., prior to PCIe r3.0, software |
| 5768 | * should use the Supported Link Speeds field in Link Capabilities, |
| 5769 | * where only 2.5 GT/s and 5.0 GT/s speeds were defined. |
Tal Gilboa | 6cf57be | 2018-03-30 07:44:05 -0500 | [diff] [blame] | 5770 | */ |
| 5771 | pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2); |
| 5772 | if (lnkcap2) { /* PCIe r3.0-compliant */ |
Gustavo Pimentel | de76cda | 2019-06-04 18:24:43 +0200 | [diff] [blame] | 5773 | if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_32_0GB) |
| 5774 | return PCIE_SPEED_32_0GT; |
| 5775 | else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_16_0GB) |
Tal Gilboa | 6cf57be | 2018-03-30 07:44:05 -0500 | [diff] [blame] | 5776 | return PCIE_SPEED_16_0GT; |
| 5777 | else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB) |
| 5778 | return PCIE_SPEED_8_0GT; |
| 5779 | else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB) |
| 5780 | return PCIE_SPEED_5_0GT; |
| 5781 | else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB) |
| 5782 | return PCIE_SPEED_2_5GT; |
| 5783 | return PCI_SPEED_UNKNOWN; |
| 5784 | } |
| 5785 | |
| 5786 | pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap); |
Mikulas Patocka | f1f90e2 | 2018-11-26 10:37:13 -0600 | [diff] [blame] | 5787 | if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_5_0GB) |
| 5788 | return PCIE_SPEED_5_0GT; |
| 5789 | else if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_2_5GB) |
| 5790 | return PCIE_SPEED_2_5GT; |
Tal Gilboa | 6cf57be | 2018-03-30 07:44:05 -0500 | [diff] [blame] | 5791 | |
| 5792 | return PCI_SPEED_UNKNOWN; |
| 5793 | } |
Alex Deucher | 576c721 | 2018-06-25 13:17:41 -0500 | [diff] [blame] | 5794 | EXPORT_SYMBOL(pcie_get_speed_cap); |
Tal Gilboa | 6cf57be | 2018-03-30 07:44:05 -0500 | [diff] [blame] | 5795 | |
| 5796 | /** |
Tal Gilboa | c70b65f | 2018-03-30 08:24:36 -0500 | [diff] [blame] | 5797 | * pcie_get_width_cap - query for the PCI device's link width capability |
| 5798 | * @dev: PCI device to query |
| 5799 | * |
| 5800 | * Query the PCI device width capability. Return the maximum link width |
| 5801 | * supported by the device. |
| 5802 | */ |
| 5803 | enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev) |
| 5804 | { |
| 5805 | u32 lnkcap; |
| 5806 | |
| 5807 | pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap); |
| 5808 | if (lnkcap) |
| 5809 | return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4; |
| 5810 | |
| 5811 | return PCIE_LNK_WIDTH_UNKNOWN; |
| 5812 | } |
Alex Deucher | 576c721 | 2018-06-25 13:17:41 -0500 | [diff] [blame] | 5813 | EXPORT_SYMBOL(pcie_get_width_cap); |
Tal Gilboa | c70b65f | 2018-03-30 08:24:36 -0500 | [diff] [blame] | 5814 | |
| 5815 | /** |
Tal Gilboa | b852f63 | 2018-03-30 08:32:03 -0500 | [diff] [blame] | 5816 | * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability |
| 5817 | * @dev: PCI device |
| 5818 | * @speed: storage for link speed |
| 5819 | * @width: storage for link width |
| 5820 | * |
| 5821 | * Calculate a PCI device's link bandwidth by querying for its link speed |
| 5822 | * and width, multiplying them, and applying encoding overhead. The result |
| 5823 | * is in Mb/s, i.e., megabits/second of raw bandwidth. |
| 5824 | */ |
| 5825 | u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed, |
| 5826 | enum pcie_link_width *width) |
| 5827 | { |
| 5828 | *speed = pcie_get_speed_cap(dev); |
| 5829 | *width = pcie_get_width_cap(dev); |
| 5830 | |
| 5831 | if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN) |
| 5832 | return 0; |
| 5833 | |
| 5834 | return *width * PCIE_SPEED2MBS_ENC(*speed); |
| 5835 | } |
| 5836 | |
| 5837 | /** |
Alexandru Gagniuc | 2d1ce5e | 2018-08-06 18:25:35 -0500 | [diff] [blame] | 5838 | * __pcie_print_link_status - Report the PCI device's link speed and width |
Tal Gilboa | 9e506a7 | 2018-03-30 08:56:47 -0500 | [diff] [blame] | 5839 | * @dev: PCI device to query |
Alexandru Gagniuc | 2d1ce5e | 2018-08-06 18:25:35 -0500 | [diff] [blame] | 5840 | * @verbose: Print info even when enough bandwidth is available |
Tal Gilboa | 9e506a7 | 2018-03-30 08:56:47 -0500 | [diff] [blame] | 5841 | * |
Alexandru Gagniuc | 2d1ce5e | 2018-08-06 18:25:35 -0500 | [diff] [blame] | 5842 | * If the available bandwidth at the device is less than the device is |
| 5843 | * capable of, report the device's maximum possible bandwidth and the |
| 5844 | * upstream link that limits its performance. If @verbose, always print |
| 5845 | * the available bandwidth, even if the device isn't constrained. |
Tal Gilboa | 9e506a7 | 2018-03-30 08:56:47 -0500 | [diff] [blame] | 5846 | */ |
Alexandru Gagniuc | 2d1ce5e | 2018-08-06 18:25:35 -0500 | [diff] [blame] | 5847 | void __pcie_print_link_status(struct pci_dev *dev, bool verbose) |
Tal Gilboa | 9e506a7 | 2018-03-30 08:56:47 -0500 | [diff] [blame] | 5848 | { |
| 5849 | enum pcie_link_width width, width_cap; |
| 5850 | enum pci_bus_speed speed, speed_cap; |
| 5851 | struct pci_dev *limiting_dev = NULL; |
| 5852 | u32 bw_avail, bw_cap; |
| 5853 | |
| 5854 | bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap); |
| 5855 | bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width); |
| 5856 | |
Alexandru Gagniuc | 2d1ce5e | 2018-08-06 18:25:35 -0500 | [diff] [blame] | 5857 | if (bw_avail >= bw_cap && verbose) |
Jakub Kicinski | 0cf22d6 | 2018-04-20 12:56:36 -0500 | [diff] [blame] | 5858 | pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth (%s x%d link)\n", |
Tal Gilboa | 9e506a7 | 2018-03-30 08:56:47 -0500 | [diff] [blame] | 5859 | bw_cap / 1000, bw_cap % 1000, |
| 5860 | PCIE_SPEED2STR(speed_cap), width_cap); |
Alexandru Gagniuc | 2d1ce5e | 2018-08-06 18:25:35 -0500 | [diff] [blame] | 5861 | else if (bw_avail < bw_cap) |
Jakub Kicinski | 0cf22d6 | 2018-04-20 12:56:36 -0500 | [diff] [blame] | 5862 | pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n", |
Tal Gilboa | 9e506a7 | 2018-03-30 08:56:47 -0500 | [diff] [blame] | 5863 | bw_avail / 1000, bw_avail % 1000, |
| 5864 | PCIE_SPEED2STR(speed), width, |
| 5865 | limiting_dev ? pci_name(limiting_dev) : "<unknown>", |
| 5866 | bw_cap / 1000, bw_cap % 1000, |
| 5867 | PCIE_SPEED2STR(speed_cap), width_cap); |
| 5868 | } |
Alexandru Gagniuc | 2d1ce5e | 2018-08-06 18:25:35 -0500 | [diff] [blame] | 5869 | |
| 5870 | /** |
| 5871 | * pcie_print_link_status - Report the PCI device's link speed and width |
| 5872 | * @dev: PCI device to query |
| 5873 | * |
| 5874 | * Report the available bandwidth at the device. |
| 5875 | */ |
| 5876 | void pcie_print_link_status(struct pci_dev *dev) |
| 5877 | { |
| 5878 | __pcie_print_link_status(dev, true); |
| 5879 | } |
Tal Gilboa | 9e506a7 | 2018-03-30 08:56:47 -0500 | [diff] [blame] | 5880 | EXPORT_SYMBOL(pcie_print_link_status); |
| 5881 | |
| 5882 | /** |
Hidetoshi Seto | c87deff | 2006-12-18 10:31:06 +0900 | [diff] [blame] | 5883 | * pci_select_bars - Make BAR mask from the type of resource |
Randy Dunlap | f95d882 | 2007-02-10 14:41:56 -0800 | [diff] [blame] | 5884 | * @dev: the PCI device for which BAR mask is made |
Hidetoshi Seto | c87deff | 2006-12-18 10:31:06 +0900 | [diff] [blame] | 5885 | * @flags: resource type mask to be selected |
| 5886 | * |
| 5887 | * This helper routine makes bar mask from the type of resource. |
| 5888 | */ |
| 5889 | int pci_select_bars(struct pci_dev *dev, unsigned long flags) |
| 5890 | { |
| 5891 | int i, bars = 0; |
| 5892 | for (i = 0; i < PCI_NUM_RESOURCES; i++) |
| 5893 | if (pci_resource_flags(dev, i) & flags) |
| 5894 | bars |= (1 << i); |
| 5895 | return bars; |
| 5896 | } |
Ryan Desfosses | b7fe943 | 2014-04-25 14:32:25 -0600 | [diff] [blame] | 5897 | EXPORT_SYMBOL(pci_select_bars); |
Hidetoshi Seto | c87deff | 2006-12-18 10:31:06 +0900 | [diff] [blame] | 5898 | |
Mike Travis | 95a8b6e | 2010-02-02 14:38:13 -0800 | [diff] [blame] | 5899 | /* Some architectures require additional programming to enable VGA */ |
| 5900 | static arch_set_vga_state_t arch_set_vga_state; |
| 5901 | |
| 5902 | void __init pci_register_set_vga_state(arch_set_vga_state_t func) |
| 5903 | { |
| 5904 | arch_set_vga_state = func; /* NULL disables */ |
| 5905 | } |
| 5906 | |
| 5907 | static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode, |
Ryan Desfosses | 3c78bc6 | 2014-04-18 20:13:49 -0400 | [diff] [blame] | 5908 | unsigned int command_bits, u32 flags) |
Mike Travis | 95a8b6e | 2010-02-02 14:38:13 -0800 | [diff] [blame] | 5909 | { |
| 5910 | if (arch_set_vga_state) |
| 5911 | return arch_set_vga_state(dev, decode, command_bits, |
Dave Airlie | 7ad35cf | 2011-05-25 14:00:49 +1000 | [diff] [blame] | 5912 | flags); |
Mike Travis | 95a8b6e | 2010-02-02 14:38:13 -0800 | [diff] [blame] | 5913 | return 0; |
| 5914 | } |
| 5915 | |
Benjamin Herrenschmidt | deb2d2e | 2009-08-11 15:52:06 +1000 | [diff] [blame] | 5916 | /** |
| 5917 | * pci_set_vga_state - set VGA decode state on device and parents if requested |
Randy Dunlap | 19eea63 | 2009-09-17 15:28:22 -0700 | [diff] [blame] | 5918 | * @dev: the PCI device |
| 5919 | * @decode: true = enable decoding, false = disable decoding |
| 5920 | * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY |
Randy Dunlap | 3f37d62 | 2011-05-25 19:21:25 -0700 | [diff] [blame] | 5921 | * @flags: traverse ancestors and change bridges |
Dave Airlie | 3448a19 | 2010-06-01 15:32:24 +1000 | [diff] [blame] | 5922 | * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE |
Benjamin Herrenschmidt | deb2d2e | 2009-08-11 15:52:06 +1000 | [diff] [blame] | 5923 | */ |
| 5924 | int pci_set_vga_state(struct pci_dev *dev, bool decode, |
Dave Airlie | 3448a19 | 2010-06-01 15:32:24 +1000 | [diff] [blame] | 5925 | unsigned int command_bits, u32 flags) |
Benjamin Herrenschmidt | deb2d2e | 2009-08-11 15:52:06 +1000 | [diff] [blame] | 5926 | { |
| 5927 | struct pci_bus *bus; |
| 5928 | struct pci_dev *bridge; |
| 5929 | u16 cmd; |
Mike Travis | 95a8b6e | 2010-02-02 14:38:13 -0800 | [diff] [blame] | 5930 | int rc; |
Benjamin Herrenschmidt | deb2d2e | 2009-08-11 15:52:06 +1000 | [diff] [blame] | 5931 | |
Bjorn Helgaas | 67ebd81 | 2014-04-05 15:14:22 -0600 | [diff] [blame] | 5932 | WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY))); |
Benjamin Herrenschmidt | deb2d2e | 2009-08-11 15:52:06 +1000 | [diff] [blame] | 5933 | |
Mike Travis | 95a8b6e | 2010-02-02 14:38:13 -0800 | [diff] [blame] | 5934 | /* ARCH specific VGA enables */ |
Dave Airlie | 3448a19 | 2010-06-01 15:32:24 +1000 | [diff] [blame] | 5935 | rc = pci_set_vga_state_arch(dev, decode, command_bits, flags); |
Mike Travis | 95a8b6e | 2010-02-02 14:38:13 -0800 | [diff] [blame] | 5936 | if (rc) |
| 5937 | return rc; |
| 5938 | |
Dave Airlie | 3448a19 | 2010-06-01 15:32:24 +1000 | [diff] [blame] | 5939 | if (flags & PCI_VGA_STATE_CHANGE_DECODES) { |
| 5940 | pci_read_config_word(dev, PCI_COMMAND, &cmd); |
| 5941 | if (decode == true) |
| 5942 | cmd |= command_bits; |
| 5943 | else |
| 5944 | cmd &= ~command_bits; |
| 5945 | pci_write_config_word(dev, PCI_COMMAND, cmd); |
| 5946 | } |
Benjamin Herrenschmidt | deb2d2e | 2009-08-11 15:52:06 +1000 | [diff] [blame] | 5947 | |
Dave Airlie | 3448a19 | 2010-06-01 15:32:24 +1000 | [diff] [blame] | 5948 | if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE)) |
Benjamin Herrenschmidt | deb2d2e | 2009-08-11 15:52:06 +1000 | [diff] [blame] | 5949 | return 0; |
| 5950 | |
| 5951 | bus = dev->bus; |
| 5952 | while (bus) { |
| 5953 | bridge = bus->self; |
| 5954 | if (bridge) { |
| 5955 | pci_read_config_word(bridge, PCI_BRIDGE_CONTROL, |
| 5956 | &cmd); |
| 5957 | if (decode == true) |
| 5958 | cmd |= PCI_BRIDGE_CTL_VGA; |
| 5959 | else |
| 5960 | cmd &= ~PCI_BRIDGE_CTL_VGA; |
| 5961 | pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, |
| 5962 | cmd); |
| 5963 | } |
| 5964 | bus = bus->parent; |
| 5965 | } |
| 5966 | return 0; |
| 5967 | } |
| 5968 | |
Bjorn Helgaas | f0af959 | 2016-02-24 13:43:45 -0600 | [diff] [blame] | 5969 | /** |
| 5970 | * pci_add_dma_alias - Add a DMA devfn alias for a device |
| 5971 | * @dev: the PCI device for which alias is added |
| 5972 | * @devfn: alias slot and function |
| 5973 | * |
Logan Gunthorpe | f778a0d | 2018-05-30 14:13:11 -0600 | [diff] [blame] | 5974 | * This helper encodes an 8-bit devfn as a bit number in dma_alias_mask |
| 5975 | * which is used to program permissible bus-devfn source addresses for DMA |
| 5976 | * requests in an IOMMU. These aliases factor into IOMMU group creation |
| 5977 | * and are useful for devices generating DMA requests beyond or different |
| 5978 | * from their logical bus-devfn. Examples include device quirks where the |
| 5979 | * device simply uses the wrong devfn, as well as non-transparent bridges |
| 5980 | * where the alias may be a proxy for devices in another domain. |
| 5981 | * |
| 5982 | * IOMMU group creation is performed during device discovery or addition, |
| 5983 | * prior to any potential DMA mapping and therefore prior to driver probing |
| 5984 | * (especially for userspace assigned devices where IOMMU group definition |
| 5985 | * cannot be left as a userspace activity). DMA aliases should therefore |
| 5986 | * be configured via quirks, such as the PCI fixup header quirk. |
Bjorn Helgaas | f0af959 | 2016-02-24 13:43:45 -0600 | [diff] [blame] | 5987 | */ |
| 5988 | void pci_add_dma_alias(struct pci_dev *dev, u8 devfn) |
| 5989 | { |
Jacek Lawrynowicz | 338c314 | 2016-03-03 15:38:02 +0100 | [diff] [blame] | 5990 | if (!dev->dma_alias_mask) |
Andy Shevchenko | c663579 | 2018-08-30 13:32:36 +0300 | [diff] [blame] | 5991 | dev->dma_alias_mask = bitmap_zalloc(U8_MAX, GFP_KERNEL); |
Jacek Lawrynowicz | 338c314 | 2016-03-03 15:38:02 +0100 | [diff] [blame] | 5992 | if (!dev->dma_alias_mask) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 5993 | pci_warn(dev, "Unable to allocate DMA alias mask\n"); |
Jacek Lawrynowicz | 338c314 | 2016-03-03 15:38:02 +0100 | [diff] [blame] | 5994 | return; |
| 5995 | } |
| 5996 | |
| 5997 | set_bit(devfn, dev->dma_alias_mask); |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 5998 | pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n", |
Bjorn Helgaas | 48c8308 | 2016-02-24 13:43:54 -0600 | [diff] [blame] | 5999 | PCI_SLOT(devfn), PCI_FUNC(devfn)); |
Bjorn Helgaas | f0af959 | 2016-02-24 13:43:45 -0600 | [diff] [blame] | 6000 | } |
| 6001 | |
Jacek Lawrynowicz | 338c314 | 2016-03-03 15:38:02 +0100 | [diff] [blame] | 6002 | bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2) |
| 6003 | { |
| 6004 | return (dev1->dma_alias_mask && |
| 6005 | test_bit(dev2->devfn, dev1->dma_alias_mask)) || |
| 6006 | (dev2->dma_alias_mask && |
| 6007 | test_bit(dev1->devfn, dev2->dma_alias_mask)); |
| 6008 | } |
| 6009 | |
Rafael J. Wysocki | 8496e85 | 2013-12-01 02:34:37 +0100 | [diff] [blame] | 6010 | bool pci_device_is_present(struct pci_dev *pdev) |
| 6011 | { |
| 6012 | u32 v; |
| 6013 | |
Keith Busch | fe2bd75 | 2017-03-29 22:49:17 -0500 | [diff] [blame] | 6014 | if (pci_dev_is_disconnected(pdev)) |
| 6015 | return false; |
Rafael J. Wysocki | 8496e85 | 2013-12-01 02:34:37 +0100 | [diff] [blame] | 6016 | return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0); |
| 6017 | } |
| 6018 | EXPORT_SYMBOL_GPL(pci_device_is_present); |
| 6019 | |
Rafael J. Wysocki | 0824965 | 2015-04-13 16:23:36 +0200 | [diff] [blame] | 6020 | void pci_ignore_hotplug(struct pci_dev *dev) |
| 6021 | { |
| 6022 | struct pci_dev *bridge = dev->bus->self; |
| 6023 | |
| 6024 | dev->ignore_hotplug = 1; |
| 6025 | /* Propagate the "ignore hotplug" setting to the parent bridge. */ |
| 6026 | if (bridge) |
| 6027 | bridge->ignore_hotplug = 1; |
| 6028 | } |
| 6029 | EXPORT_SYMBOL_GPL(pci_ignore_hotplug); |
| 6030 | |
Yongji Xie | 0a701aa | 2017-04-10 19:58:12 +0800 | [diff] [blame] | 6031 | resource_size_t __weak pcibios_default_alignment(void) |
| 6032 | { |
| 6033 | return 0; |
| 6034 | } |
| 6035 | |
Denis Efremov | b8074aa | 2019-07-29 13:13:57 +0300 | [diff] [blame] | 6036 | /* |
| 6037 | * Arches that don't want to expose struct resource to userland as-is in |
| 6038 | * sysfs and /proc can implement their own pci_resource_to_user(). |
| 6039 | */ |
| 6040 | void __weak pci_resource_to_user(const struct pci_dev *dev, int bar, |
| 6041 | const struct resource *rsrc, |
| 6042 | resource_size_t *start, resource_size_t *end) |
| 6043 | { |
| 6044 | *start = rsrc->start; |
| 6045 | *end = rsrc->end; |
| 6046 | } |
| 6047 | |
Logan Gunthorpe | 70aaf61 | 2019-08-22 10:10:11 -0600 | [diff] [blame] | 6048 | static char *resource_alignment_param; |
Thomas Gleixner | e9d1e49 | 2009-11-06 22:41:23 +0000 | [diff] [blame] | 6049 | static DEFINE_SPINLOCK(resource_alignment_lock); |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6050 | |
| 6051 | /** |
| 6052 | * pci_specified_resource_alignment - get resource alignment specified by user. |
| 6053 | * @dev: the PCI device to get |
Yongji Xie | e3adec7 | 2017-04-10 19:58:14 +0800 | [diff] [blame] | 6054 | * @resize: whether or not to change resources' size when reassigning alignment |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6055 | * |
| 6056 | * RETURNS: Resource alignment if it is specified. |
| 6057 | * Zero if it is not specified. |
| 6058 | */ |
Yongji Xie | e3adec7 | 2017-04-10 19:58:14 +0800 | [diff] [blame] | 6059 | static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev, |
| 6060 | bool *resize) |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6061 | { |
Logan Gunthorpe | 07d8d7e | 2018-07-30 10:18:37 -0600 | [diff] [blame] | 6062 | int align_order, count; |
Yongji Xie | 0a701aa | 2017-04-10 19:58:12 +0800 | [diff] [blame] | 6063 | resource_size_t align = pcibios_default_alignment(); |
Logan Gunthorpe | 07d8d7e | 2018-07-30 10:18:37 -0600 | [diff] [blame] | 6064 | const char *p; |
| 6065 | int ret; |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6066 | |
| 6067 | spin_lock(&resource_alignment_lock); |
| 6068 | p = resource_alignment_param; |
Logan Gunthorpe | 70aaf61 | 2019-08-22 10:10:11 -0600 | [diff] [blame] | 6069 | if (!p || !*p) |
Yongji Xie | f0b99f7 | 2016-09-13 17:00:31 +0800 | [diff] [blame] | 6070 | goto out; |
| 6071 | if (pci_has_flag(PCI_PROBE_ONLY)) { |
Yongji Xie | 0a701aa | 2017-04-10 19:58:12 +0800 | [diff] [blame] | 6072 | align = 0; |
Yongji Xie | f0b99f7 | 2016-09-13 17:00:31 +0800 | [diff] [blame] | 6073 | pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n"); |
| 6074 | goto out; |
| 6075 | } |
| 6076 | |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6077 | while (*p) { |
| 6078 | count = 0; |
| 6079 | if (sscanf(p, "%d%n", &align_order, &count) == 1 && |
| 6080 | p[count] == '@') { |
| 6081 | p += count + 1; |
| 6082 | } else { |
| 6083 | align_order = -1; |
| 6084 | } |
Logan Gunthorpe | 07d8d7e | 2018-07-30 10:18:37 -0600 | [diff] [blame] | 6085 | |
| 6086 | ret = pci_dev_str_match(dev, p, &p); |
| 6087 | if (ret == 1) { |
| 6088 | *resize = true; |
| 6089 | if (align_order == -1) |
| 6090 | align = PAGE_SIZE; |
| 6091 | else |
| 6092 | align = 1 << align_order; |
| 6093 | break; |
| 6094 | } else if (ret < 0) { |
| 6095 | pr_err("PCI: Can't parse resource_alignment parameter: %s\n", |
| 6096 | p); |
| 6097 | break; |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6098 | } |
Logan Gunthorpe | 07d8d7e | 2018-07-30 10:18:37 -0600 | [diff] [blame] | 6099 | |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6100 | if (*p != ';' && *p != ',') { |
| 6101 | /* End of param or invalid format */ |
| 6102 | break; |
| 6103 | } |
| 6104 | p++; |
| 6105 | } |
Yongji Xie | f0b99f7 | 2016-09-13 17:00:31 +0800 | [diff] [blame] | 6106 | out: |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6107 | spin_unlock(&resource_alignment_lock); |
| 6108 | return align; |
| 6109 | } |
| 6110 | |
Bjorn Helgaas | 81a5e70 | 2017-04-14 14:12:06 -0500 | [diff] [blame] | 6111 | static void pci_request_resource_alignment(struct pci_dev *dev, int bar, |
Yongji Xie | e3adec7 | 2017-04-10 19:58:14 +0800 | [diff] [blame] | 6112 | resource_size_t align, bool resize) |
Bjorn Helgaas | 81a5e70 | 2017-04-14 14:12:06 -0500 | [diff] [blame] | 6113 | { |
| 6114 | struct resource *r = &dev->resource[bar]; |
| 6115 | resource_size_t size; |
| 6116 | |
| 6117 | if (!(r->flags & IORESOURCE_MEM)) |
| 6118 | return; |
| 6119 | |
| 6120 | if (r->flags & IORESOURCE_PCI_FIXED) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 6121 | pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n", |
Bjorn Helgaas | 81a5e70 | 2017-04-14 14:12:06 -0500 | [diff] [blame] | 6122 | bar, r, (unsigned long long)align); |
| 6123 | return; |
| 6124 | } |
| 6125 | |
| 6126 | size = resource_size(r); |
Bjorn Helgaas | 0dde1c0 | 2017-04-17 15:20:58 -0500 | [diff] [blame] | 6127 | if (size >= align) |
| 6128 | return; |
Bjorn Helgaas | 81a5e70 | 2017-04-14 14:12:06 -0500 | [diff] [blame] | 6129 | |
Bjorn Helgaas | 0dde1c0 | 2017-04-17 15:20:58 -0500 | [diff] [blame] | 6130 | /* |
Yongji Xie | e3adec7 | 2017-04-10 19:58:14 +0800 | [diff] [blame] | 6131 | * Increase the alignment of the resource. There are two ways we |
| 6132 | * can do this: |
Bjorn Helgaas | 0dde1c0 | 2017-04-17 15:20:58 -0500 | [diff] [blame] | 6133 | * |
Yongji Xie | e3adec7 | 2017-04-10 19:58:14 +0800 | [diff] [blame] | 6134 | * 1) Increase the size of the resource. BARs are aligned on their |
| 6135 | * size, so when we reallocate space for this resource, we'll |
| 6136 | * allocate it with the larger alignment. This also prevents |
| 6137 | * assignment of any other BARs inside the alignment region, so |
| 6138 | * if we're requesting page alignment, this means no other BARs |
| 6139 | * will share the page. |
| 6140 | * |
| 6141 | * The disadvantage is that this makes the resource larger than |
| 6142 | * the hardware BAR, which may break drivers that compute things |
| 6143 | * based on the resource size, e.g., to find registers at a |
| 6144 | * fixed offset before the end of the BAR. |
| 6145 | * |
| 6146 | * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and |
| 6147 | * set r->start to the desired alignment. By itself this |
| 6148 | * doesn't prevent other BARs being put inside the alignment |
| 6149 | * region, but if we realign *every* resource of every device in |
| 6150 | * the system, none of them will share an alignment region. |
| 6151 | * |
| 6152 | * When the user has requested alignment for only some devices via |
| 6153 | * the "pci=resource_alignment" argument, "resize" is true and we |
| 6154 | * use the first method. Otherwise we assume we're aligning all |
| 6155 | * devices and we use the second. |
Bjorn Helgaas | 0dde1c0 | 2017-04-17 15:20:58 -0500 | [diff] [blame] | 6156 | */ |
Yongji Xie | e3adec7 | 2017-04-10 19:58:14 +0800 | [diff] [blame] | 6157 | |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 6158 | pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n", |
Bjorn Helgaas | 0dde1c0 | 2017-04-17 15:20:58 -0500 | [diff] [blame] | 6159 | bar, r, (unsigned long long)align); |
Bjorn Helgaas | 81a5e70 | 2017-04-14 14:12:06 -0500 | [diff] [blame] | 6160 | |
Yongji Xie | e3adec7 | 2017-04-10 19:58:14 +0800 | [diff] [blame] | 6161 | if (resize) { |
| 6162 | r->start = 0; |
| 6163 | r->end = align - 1; |
| 6164 | } else { |
| 6165 | r->flags &= ~IORESOURCE_SIZEALIGN; |
| 6166 | r->flags |= IORESOURCE_STARTALIGN; |
| 6167 | r->start = align; |
| 6168 | r->end = r->start + size - 1; |
| 6169 | } |
Bjorn Helgaas | 0dde1c0 | 2017-04-17 15:20:58 -0500 | [diff] [blame] | 6170 | r->flags |= IORESOURCE_UNSET; |
Bjorn Helgaas | 81a5e70 | 2017-04-14 14:12:06 -0500 | [diff] [blame] | 6171 | } |
| 6172 | |
Yinghai Lu | 2069ecf | 2012-02-15 21:40:31 -0800 | [diff] [blame] | 6173 | /* |
| 6174 | * This function disables memory decoding and releases memory resources |
| 6175 | * of the device specified by kernel's boot parameter 'pci=resource_alignment='. |
| 6176 | * It also rounds up size to specified alignment. |
| 6177 | * Later on, the kernel will assign page-aligned memory resource back |
| 6178 | * to the device. |
| 6179 | */ |
| 6180 | void pci_reassigndev_resource_alignment(struct pci_dev *dev) |
| 6181 | { |
| 6182 | int i; |
| 6183 | struct resource *r; |
Bjorn Helgaas | 81a5e70 | 2017-04-14 14:12:06 -0500 | [diff] [blame] | 6184 | resource_size_t align; |
Yinghai Lu | 2069ecf | 2012-02-15 21:40:31 -0800 | [diff] [blame] | 6185 | u16 command; |
Yongji Xie | e3adec7 | 2017-04-10 19:58:14 +0800 | [diff] [blame] | 6186 | bool resize = false; |
Yinghai Lu | 2069ecf | 2012-02-15 21:40:31 -0800 | [diff] [blame] | 6187 | |
Yongji Xie | 62d9a78 | 2016-09-13 17:00:32 +0800 | [diff] [blame] | 6188 | /* |
| 6189 | * VF BARs are read-only zero according to SR-IOV spec r1.1, sec |
| 6190 | * 3.4.1.11. Their resources are allocated from the space |
| 6191 | * described by the VF BARx register in the PF's SR-IOV capability. |
| 6192 | * We can't influence their alignment here. |
| 6193 | */ |
| 6194 | if (dev->is_virtfn) |
| 6195 | return; |
| 6196 | |
Yinghai Lu | 10c463a | 2012-03-18 22:46:26 -0700 | [diff] [blame] | 6197 | /* check if specified PCI is target device to reassign */ |
Yongji Xie | e3adec7 | 2017-04-10 19:58:14 +0800 | [diff] [blame] | 6198 | align = pci_specified_resource_alignment(dev, &resize); |
Yinghai Lu | 10c463a | 2012-03-18 22:46:26 -0700 | [diff] [blame] | 6199 | if (!align) |
Yinghai Lu | 2069ecf | 2012-02-15 21:40:31 -0800 | [diff] [blame] | 6200 | return; |
| 6201 | |
| 6202 | if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL && |
| 6203 | (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) { |
Frederick Lawler | 7506dc7 | 2018-01-18 12:55:24 -0600 | [diff] [blame] | 6204 | pci_warn(dev, "Can't reassign resources to host bridge\n"); |
Yinghai Lu | 2069ecf | 2012-02-15 21:40:31 -0800 | [diff] [blame] | 6205 | return; |
| 6206 | } |
| 6207 | |
Yinghai Lu | 2069ecf | 2012-02-15 21:40:31 -0800 | [diff] [blame] | 6208 | pci_read_config_word(dev, PCI_COMMAND, &command); |
| 6209 | command &= ~PCI_COMMAND_MEMORY; |
| 6210 | pci_write_config_word(dev, PCI_COMMAND, command); |
| 6211 | |
Bjorn Helgaas | 81a5e70 | 2017-04-14 14:12:06 -0500 | [diff] [blame] | 6212 | for (i = 0; i <= PCI_ROM_RESOURCE; i++) |
Yongji Xie | e3adec7 | 2017-04-10 19:58:14 +0800 | [diff] [blame] | 6213 | pci_request_resource_alignment(dev, i, align, resize); |
Yongji Xie | f0b99f7 | 2016-09-13 17:00:31 +0800 | [diff] [blame] | 6214 | |
Bjorn Helgaas | 81a5e70 | 2017-04-14 14:12:06 -0500 | [diff] [blame] | 6215 | /* |
| 6216 | * Need to disable bridge's resource window, |
Yinghai Lu | 2069ecf | 2012-02-15 21:40:31 -0800 | [diff] [blame] | 6217 | * to enable the kernel to reassign new resource |
| 6218 | * window later on. |
| 6219 | */ |
Honghui Zhang | b2fb5cc | 2018-10-16 18:44:43 +0800 | [diff] [blame] | 6220 | if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) { |
Yinghai Lu | 2069ecf | 2012-02-15 21:40:31 -0800 | [diff] [blame] | 6221 | for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) { |
| 6222 | r = &dev->resource[i]; |
| 6223 | if (!(r->flags & IORESOURCE_MEM)) |
| 6224 | continue; |
Bjorn Helgaas | bd064f0 | 2014-02-26 11:25:58 -0700 | [diff] [blame] | 6225 | r->flags |= IORESOURCE_UNSET; |
Yinghai Lu | 2069ecf | 2012-02-15 21:40:31 -0800 | [diff] [blame] | 6226 | r->end = resource_size(r) - 1; |
| 6227 | r->start = 0; |
| 6228 | } |
| 6229 | pci_disable_bridge_window(dev); |
| 6230 | } |
| 6231 | } |
| 6232 | |
Greg Kroah-Hartman | d61dfaf | 2018-12-21 08:54:33 +0100 | [diff] [blame] | 6233 | static ssize_t resource_alignment_show(struct bus_type *bus, char *buf) |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6234 | { |
Logan Gunthorpe | 70aaf61 | 2019-08-22 10:10:11 -0600 | [diff] [blame] | 6235 | size_t count = 0; |
| 6236 | |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6237 | spin_lock(&resource_alignment_lock); |
Logan Gunthorpe | 70aaf61 | 2019-08-22 10:10:11 -0600 | [diff] [blame] | 6238 | if (resource_alignment_param) |
Logan Gunthorpe | 273b177 | 2019-08-22 10:10:12 -0600 | [diff] [blame] | 6239 | count = snprintf(buf, PAGE_SIZE, "%s", resource_alignment_param); |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6240 | spin_unlock(&resource_alignment_lock); |
Logan Gunthorpe | 70aaf61 | 2019-08-22 10:10:11 -0600 | [diff] [blame] | 6241 | |
Logan Gunthorpe | e499081 | 2019-08-22 10:10:13 -0600 | [diff] [blame] | 6242 | /* |
| 6243 | * When set by the command line, resource_alignment_param will not |
| 6244 | * have a trailing line feed, which is ugly. So conditionally add |
| 6245 | * it here. |
| 6246 | */ |
| 6247 | if (count >= 2 && buf[count - 2] != '\n' && count < PAGE_SIZE - 1) { |
| 6248 | buf[count - 1] = '\n'; |
| 6249 | buf[count++] = 0; |
| 6250 | } |
| 6251 | |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6252 | return count; |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6253 | } |
| 6254 | |
Greg Kroah-Hartman | d61dfaf | 2018-12-21 08:54:33 +0100 | [diff] [blame] | 6255 | static ssize_t resource_alignment_store(struct bus_type *bus, |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6256 | const char *buf, size_t count) |
| 6257 | { |
Logan Gunthorpe | 273b177 | 2019-08-22 10:10:12 -0600 | [diff] [blame] | 6258 | char *param = kstrndup(buf, count, GFP_KERNEL); |
| 6259 | |
| 6260 | if (!param) |
| 6261 | return -ENOMEM; |
| 6262 | |
| 6263 | spin_lock(&resource_alignment_lock); |
| 6264 | kfree(resource_alignment_param); |
| 6265 | resource_alignment_param = param; |
| 6266 | spin_unlock(&resource_alignment_lock); |
| 6267 | return count; |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6268 | } |
| 6269 | |
Greg Kroah-Hartman | d61dfaf | 2018-12-21 08:54:33 +0100 | [diff] [blame] | 6270 | static BUS_ATTR_RW(resource_alignment); |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6271 | |
| 6272 | static int __init pci_resource_alignment_sysfs_init(void) |
| 6273 | { |
| 6274 | return bus_create_file(&pci_bus_type, |
| 6275 | &bus_attr_resource_alignment); |
| 6276 | } |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6277 | late_initcall(pci_resource_alignment_sysfs_init); |
| 6278 | |
Bill Pemberton | 15856ad | 2012-11-21 15:35:00 -0500 | [diff] [blame] | 6279 | static void pci_no_domains(void) |
Jeff Garzik | 32a2eea | 2007-10-11 16:57:27 -0400 | [diff] [blame] | 6280 | { |
| 6281 | #ifdef CONFIG_PCI_DOMAINS |
| 6282 | pci_domains_supported = 0; |
| 6283 | #endif |
| 6284 | } |
| 6285 | |
Jan Kiszka | ae07b78 | 2018-05-15 11:07:00 +0200 | [diff] [blame] | 6286 | #ifdef CONFIG_PCI_DOMAINS_GENERIC |
Liviu Dudau | 41e5c0f | 2014-09-29 15:29:27 +0100 | [diff] [blame] | 6287 | static atomic_t __domain_nr = ATOMIC_INIT(-1); |
| 6288 | |
Jan Kiszka | ae07b78 | 2018-05-15 11:07:00 +0200 | [diff] [blame] | 6289 | static int pci_get_new_domain_nr(void) |
Liviu Dudau | 41e5c0f | 2014-09-29 15:29:27 +0100 | [diff] [blame] | 6290 | { |
| 6291 | return atomic_inc_return(&__domain_nr); |
| 6292 | } |
Lorenzo Pieralisi | 7c67470 | 2014-12-27 18:19:12 -0700 | [diff] [blame] | 6293 | |
Tomasz Nowicki | 1a4f93f | 2016-06-10 21:55:15 +0200 | [diff] [blame] | 6294 | static int of_pci_bus_find_domain_nr(struct device *parent) |
Lorenzo Pieralisi | 7c67470 | 2014-12-27 18:19:12 -0700 | [diff] [blame] | 6295 | { |
| 6296 | static int use_dt_domains = -1; |
Krzysztof =?utf-8?Q?Ha=C5=82asa?= | 54c6e2d | 2016-03-01 07:07:18 +0100 | [diff] [blame] | 6297 | int domain = -1; |
Lorenzo Pieralisi | 7c67470 | 2014-12-27 18:19:12 -0700 | [diff] [blame] | 6298 | |
Krzysztof =?utf-8?Q?Ha=C5=82asa?= | 54c6e2d | 2016-03-01 07:07:18 +0100 | [diff] [blame] | 6299 | if (parent) |
| 6300 | domain = of_get_pci_domain_nr(parent->of_node); |
Bjorn Helgaas | 74356ad | 2019-01-09 14:14:42 -0600 | [diff] [blame] | 6301 | |
Lorenzo Pieralisi | 7c67470 | 2014-12-27 18:19:12 -0700 | [diff] [blame] | 6302 | /* |
| 6303 | * Check DT domain and use_dt_domains values. |
| 6304 | * |
| 6305 | * If DT domain property is valid (domain >= 0) and |
| 6306 | * use_dt_domains != 0, the DT assignment is valid since this means |
| 6307 | * we have not previously allocated a domain number by using |
| 6308 | * pci_get_new_domain_nr(); we should also update use_dt_domains to |
| 6309 | * 1, to indicate that we have just assigned a domain number from |
| 6310 | * DT. |
| 6311 | * |
| 6312 | * If DT domain property value is not valid (ie domain < 0), and we |
| 6313 | * have not previously assigned a domain number from DT |
| 6314 | * (use_dt_domains != 1) we should assign a domain number by |
| 6315 | * using the: |
| 6316 | * |
| 6317 | * pci_get_new_domain_nr() |
| 6318 | * |
| 6319 | * API and update the use_dt_domains value to keep track of method we |
| 6320 | * are using to assign domain numbers (use_dt_domains = 0). |
| 6321 | * |
| 6322 | * All other combinations imply we have a platform that is trying |
| 6323 | * to mix domain numbers obtained from DT and pci_get_new_domain_nr(), |
| 6324 | * which is a recipe for domain mishandling and it is prevented by |
| 6325 | * invalidating the domain value (domain = -1) and printing a |
| 6326 | * corresponding error. |
| 6327 | */ |
| 6328 | if (domain >= 0 && use_dt_domains) { |
| 6329 | use_dt_domains = 1; |
| 6330 | } else if (domain < 0 && use_dt_domains != 1) { |
| 6331 | use_dt_domains = 0; |
| 6332 | domain = pci_get_new_domain_nr(); |
| 6333 | } else { |
Shawn Lin | 9df1c6e | 2018-03-01 09:26:55 +0800 | [diff] [blame] | 6334 | if (parent) |
| 6335 | pr_err("Node %pOF has ", parent->of_node); |
| 6336 | pr_err("Inconsistent \"linux,pci-domain\" property in DT\n"); |
Lorenzo Pieralisi | 7c67470 | 2014-12-27 18:19:12 -0700 | [diff] [blame] | 6337 | domain = -1; |
| 6338 | } |
| 6339 | |
Tomasz Nowicki | 9c7cb89 | 2016-06-10 21:55:14 +0200 | [diff] [blame] | 6340 | return domain; |
Lorenzo Pieralisi | 7c67470 | 2014-12-27 18:19:12 -0700 | [diff] [blame] | 6341 | } |
Tomasz Nowicki | 1a4f93f | 2016-06-10 21:55:15 +0200 | [diff] [blame] | 6342 | |
| 6343 | int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent) |
| 6344 | { |
Tomasz Nowicki | 2ab51dd | 2016-06-10 15:36:26 -0500 | [diff] [blame] | 6345 | return acpi_disabled ? of_pci_bus_find_domain_nr(parent) : |
| 6346 | acpi_pci_bus_find_domain_nr(bus); |
Lorenzo Pieralisi | 7c67470 | 2014-12-27 18:19:12 -0700 | [diff] [blame] | 6347 | } |
| 6348 | #endif |
Liviu Dudau | 41e5c0f | 2014-09-29 15:29:27 +0100 | [diff] [blame] | 6349 | |
Andrew Patterson | 0ef5f8f | 2008-11-10 15:30:50 -0700 | [diff] [blame] | 6350 | /** |
Taku Izumi | 642c92d | 2012-10-30 15:26:18 +0900 | [diff] [blame] | 6351 | * pci_ext_cfg_avail - can we access extended PCI config space? |
Andrew Patterson | 0ef5f8f | 2008-11-10 15:30:50 -0700 | [diff] [blame] | 6352 | * |
| 6353 | * Returns 1 if we can access PCI extended config space (offsets |
| 6354 | * greater than 0xff). This is the default implementation. Architecture |
| 6355 | * implementations can override this. |
| 6356 | */ |
Taku Izumi | 642c92d | 2012-10-30 15:26:18 +0900 | [diff] [blame] | 6357 | int __weak pci_ext_cfg_avail(void) |
Andrew Patterson | 0ef5f8f | 2008-11-10 15:30:50 -0700 | [diff] [blame] | 6358 | { |
| 6359 | return 1; |
| 6360 | } |
| 6361 | |
Benjamin Herrenschmidt | 2d1c861 | 2009-12-09 17:52:13 +1100 | [diff] [blame] | 6362 | void __weak pci_fixup_cardbus(struct pci_bus *bus) |
| 6363 | { |
| 6364 | } |
| 6365 | EXPORT_SYMBOL(pci_fixup_cardbus); |
| 6366 | |
Al Viro | ad04d31 | 2008-11-22 17:37:14 +0000 | [diff] [blame] | 6367 | static int __init pci_setup(char *str) |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6368 | { |
| 6369 | while (str) { |
| 6370 | char *k = strchr(str, ','); |
| 6371 | if (k) |
| 6372 | *k++ = 0; |
| 6373 | if (*str && (str = pcibios_setup(str)) && *str) { |
Matthew Wilcox | 309e57d | 2006-03-05 22:33:34 -0700 | [diff] [blame] | 6374 | if (!strcmp(str, "nomsi")) { |
| 6375 | pci_no_msi(); |
Gil Kupfer | cef7440 | 2018-05-10 17:56:02 -0500 | [diff] [blame] | 6376 | } else if (!strncmp(str, "noats", 5)) { |
| 6377 | pr_info("PCIe: ATS is disabled\n"); |
| 6378 | pcie_ats_disabled = true; |
Randy Dunlap | 7f78576 | 2007-10-05 13:17:58 -0700 | [diff] [blame] | 6379 | } else if (!strcmp(str, "noaer")) { |
| 6380 | pci_no_aer(); |
Sinan Kaya | 11eb0e0 | 2018-06-04 22:16:09 -0400 | [diff] [blame] | 6381 | } else if (!strcmp(str, "earlydump")) { |
| 6382 | pci_early_dump = true; |
Yinghai Lu | b55438f | 2012-02-23 19:23:30 -0800 | [diff] [blame] | 6383 | } else if (!strncmp(str, "realloc=", 8)) { |
| 6384 | pci_realloc_get_opt(str + 8); |
Ram Pai | f483d39 | 2011-07-07 11:19:10 -0700 | [diff] [blame] | 6385 | } else if (!strncmp(str, "realloc", 7)) { |
Yinghai Lu | b55438f | 2012-02-23 19:23:30 -0800 | [diff] [blame] | 6386 | pci_realloc_get_opt("on"); |
Jeff Garzik | 32a2eea | 2007-10-11 16:57:27 -0400 | [diff] [blame] | 6387 | } else if (!strcmp(str, "nodomains")) { |
| 6388 | pci_no_domains(); |
Rafael J. Wysocki | 6748dcc | 2012-03-01 00:06:33 +0100 | [diff] [blame] | 6389 | } else if (!strncmp(str, "noari", 5)) { |
| 6390 | pcie_ari_disabled = true; |
Atsushi Nemoto | 4516a61 | 2007-02-05 16:36:06 -0800 | [diff] [blame] | 6391 | } else if (!strncmp(str, "cbiosize=", 9)) { |
| 6392 | pci_cardbus_io_size = memparse(str + 9, &str); |
| 6393 | } else if (!strncmp(str, "cbmemsize=", 10)) { |
| 6394 | pci_cardbus_mem_size = memparse(str + 10, &str); |
Yuji Shimada | 32a9a682 | 2009-03-16 17:13:39 +0900 | [diff] [blame] | 6395 | } else if (!strncmp(str, "resource_alignment=", 19)) { |
Logan Gunthorpe | 70aaf61 | 2019-08-22 10:10:11 -0600 | [diff] [blame] | 6396 | resource_alignment_param = str + 19; |
Andrew Patterson | 43c1640 | 2009-04-22 16:52:09 -0600 | [diff] [blame] | 6397 | } else if (!strncmp(str, "ecrc=", 5)) { |
| 6398 | pcie_ecrc_get_policy(str + 5); |
Eric W. Biederman | 2876048 | 2009-09-09 14:09:24 -0700 | [diff] [blame] | 6399 | } else if (!strncmp(str, "hpiosize=", 9)) { |
| 6400 | pci_hotplug_io_size = memparse(str + 9, &str); |
| 6401 | } else if (!strncmp(str, "hpmemsize=", 10)) { |
| 6402 | pci_hotplug_mem_size = memparse(str + 10, &str); |
Keith Busch | e16b466 | 2016-07-21 21:40:28 -0600 | [diff] [blame] | 6403 | } else if (!strncmp(str, "hpbussize=", 10)) { |
| 6404 | pci_hotplug_bus_size = |
| 6405 | simple_strtoul(str + 10, &str, 0); |
| 6406 | if (pci_hotplug_bus_size > 0xff) |
| 6407 | pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE; |
Jon Mason | 5f39e67 | 2011-10-03 09:50:20 -0500 | [diff] [blame] | 6408 | } else if (!strncmp(str, "pcie_bus_tune_off", 17)) { |
| 6409 | pcie_bus_config = PCIE_BUS_TUNE_OFF; |
Jon Mason | b03e749 | 2011-07-20 15:20:54 -0500 | [diff] [blame] | 6410 | } else if (!strncmp(str, "pcie_bus_safe", 13)) { |
| 6411 | pcie_bus_config = PCIE_BUS_SAFE; |
| 6412 | } else if (!strncmp(str, "pcie_bus_perf", 13)) { |
| 6413 | pcie_bus_config = PCIE_BUS_PERFORMANCE; |
Jon Mason | 5f39e67 | 2011-10-03 09:50:20 -0500 | [diff] [blame] | 6414 | } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) { |
| 6415 | pcie_bus_config = PCIE_BUS_PEER2PEER; |
Bjorn Helgaas | 284f5f9 | 2012-04-30 15:21:02 -0600 | [diff] [blame] | 6416 | } else if (!strncmp(str, "pcie_scan_all", 13)) { |
| 6417 | pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS); |
Logan Gunthorpe | aaca43f | 2018-07-30 10:18:40 -0600 | [diff] [blame] | 6418 | } else if (!strncmp(str, "disable_acs_redir=", 18)) { |
Logan Gunthorpe | d5bc73f | 2019-04-10 15:05:31 -0600 | [diff] [blame] | 6419 | disable_acs_redir_param = str + 18; |
Matthew Wilcox | 309e57d | 2006-03-05 22:33:34 -0700 | [diff] [blame] | 6420 | } else { |
Mohan Kumar | 25da8db | 2019-04-20 07:03:46 +0300 | [diff] [blame] | 6421 | pr_err("PCI: Unknown option `%s'\n", str); |
Matthew Wilcox | 309e57d | 2006-03-05 22:33:34 -0700 | [diff] [blame] | 6422 | } |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6423 | } |
| 6424 | str = k; |
| 6425 | } |
Andi Kleen | 0637a70 | 2006-09-26 10:52:41 +0200 | [diff] [blame] | 6426 | return 0; |
Linus Torvalds | 1da177e | 2005-04-16 15:20:36 -0700 | [diff] [blame] | 6427 | } |
Andi Kleen | 0637a70 | 2006-09-26 10:52:41 +0200 | [diff] [blame] | 6428 | early_param("pci", pci_setup); |
Logan Gunthorpe | d5bc73f | 2019-04-10 15:05:31 -0600 | [diff] [blame] | 6429 | |
| 6430 | /* |
Logan Gunthorpe | 70aaf61 | 2019-08-22 10:10:11 -0600 | [diff] [blame] | 6431 | * 'resource_alignment_param' and 'disable_acs_redir_param' are initialized |
| 6432 | * in pci_setup(), above, to point to data in the __initdata section which |
| 6433 | * will be freed after the init sequence is complete. We can't allocate memory |
| 6434 | * in pci_setup() because some architectures do not have any memory allocation |
| 6435 | * service available during an early_param() call. So we allocate memory and |
| 6436 | * copy the variable here before the init section is freed. |
| 6437 | * |
Logan Gunthorpe | d5bc73f | 2019-04-10 15:05:31 -0600 | [diff] [blame] | 6438 | */ |
| 6439 | static int __init pci_realloc_setup_params(void) |
| 6440 | { |
Logan Gunthorpe | 70aaf61 | 2019-08-22 10:10:11 -0600 | [diff] [blame] | 6441 | resource_alignment_param = kstrdup(resource_alignment_param, |
| 6442 | GFP_KERNEL); |
Logan Gunthorpe | d5bc73f | 2019-04-10 15:05:31 -0600 | [diff] [blame] | 6443 | disable_acs_redir_param = kstrdup(disable_acs_redir_param, GFP_KERNEL); |
| 6444 | |
| 6445 | return 0; |
| 6446 | } |
| 6447 | pure_initcall(pci_realloc_setup_params); |