blob: 664aada79de29581351e855cf3910645f40283fd [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI Bus Services, see include/linux/pci.h for further explanation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06005 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
6 * David Mosberger-Tang
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06008 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050011#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030014#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/init.h>
Krzysztof Wilczynskibbd8810d2019-09-03 13:30:59 +020016#include <linux/msi.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070017#include <linux/of.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070019#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/module.h>
22#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080023#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053024#include <linux/log2.h>
Zhichang Yuan57453922018-03-15 02:15:53 +080025#include <linux/logic_pio.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020026#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080027#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090028#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010029#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060030#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020031#include <linux/vmalloc.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010032#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050033#include <linux/aer.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090034#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Keith Buschc4eed622018-09-20 10:27:11 -060036DEFINE_MUTEX(pci_slot_mutex);
37
Alan Stern00240c32009-04-27 13:33:16 -040038const char *pci_power_names[] = {
39 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
40};
41EXPORT_SYMBOL_GPL(pci_power_names);
42
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010043int isa_dma_bridge_buggy;
44EXPORT_SYMBOL(isa_dma_bridge_buggy);
45
46int pci_pci_problems;
47EXPORT_SYMBOL(pci_pci_problems);
48
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +000049unsigned int pci_pm_d3hot_delay;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010050
Matthew Garrettdf17e622010-10-04 14:22:29 -040051static void pci_pme_list_scan(struct work_struct *work);
52
53static LIST_HEAD(pci_pme_list);
54static DEFINE_MUTEX(pci_pme_list_mutex);
55static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
56
57struct pci_pme_device {
58 struct list_head list;
59 struct pci_dev *dev;
60};
61
62#define PME_TIMEOUT 1000 /* How long between PME checks */
63
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010064static void pci_dev_d3_sleep(struct pci_dev *dev)
65{
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +000066 unsigned int delay = dev->d3hot_delay;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010067
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +000068 if (delay < pci_pm_d3hot_delay)
69 delay = pci_pm_d3hot_delay;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010070
Adrian Hunter50b2b542017-03-14 15:21:58 +020071 if (delay)
72 msleep(delay);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010073}
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
Jeff Garzik32a2eea2007-10-11 16:57:27 -040075#ifdef CONFIG_PCI_DOMAINS
76int pci_domains_supported = 1;
77#endif
78
Atsushi Nemoto4516a612007-02-05 16:36:06 -080079#define DEFAULT_CARDBUS_IO_SIZE (256)
80#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
81/* pci=cbmemsize=nnM,cbiosize=nn can override this */
82unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
83unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
84
Eric W. Biederman28760482009-09-09 14:09:24 -070085#define DEFAULT_HOTPLUG_IO_SIZE (256)
Nicholas Johnsond7b8a212019-10-23 12:12:29 +000086#define DEFAULT_HOTPLUG_MMIO_SIZE (2*1024*1024)
87#define DEFAULT_HOTPLUG_MMIO_PREF_SIZE (2*1024*1024)
88/* hpiosize=nn can override this */
Eric W. Biederman28760482009-09-09 14:09:24 -070089unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
Nicholas Johnsond7b8a212019-10-23 12:12:29 +000090/*
91 * pci=hpmmiosize=nnM overrides non-prefetchable MMIO size,
92 * pci=hpmmioprefsize=nnM overrides prefetchable MMIO size;
93 * pci=hpmemsize=nnM overrides both
94 */
95unsigned long pci_hotplug_mmio_size = DEFAULT_HOTPLUG_MMIO_SIZE;
96unsigned long pci_hotplug_mmio_pref_size = DEFAULT_HOTPLUG_MMIO_PREF_SIZE;
Eric W. Biederman28760482009-09-09 14:09:24 -070097
Keith Busche16b4662016-07-21 21:40:28 -060098#define DEFAULT_HOTPLUG_BUS_SIZE 1
99unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
100
Jim Quinlanb0e85c32020-09-28 15:46:51 -0400101
102/* PCIe MPS/MRRS strategy; can be overridden by kernel command-line param */
103#ifdef CONFIG_PCIE_BUS_TUNE_OFF
104enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
105#elif defined CONFIG_PCIE_BUS_SAFE
106enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_SAFE;
107#elif defined CONFIG_PCIE_BUS_PERFORMANCE
108enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_PERFORMANCE;
109#elif defined CONFIG_PCIE_BUS_PEER2PEER
110enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_PEER2PEER;
111#else
Keith Busch27d868b2015-08-24 08:48:16 -0500112enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jim Quinlanb0e85c32020-09-28 15:46:51 -0400113#endif
Jon Masonb03e7492011-07-20 15:20:54 -0500114
Jesse Barnesac1aa472009-10-26 13:20:44 -0700115/*
116 * The default CLS is used if arch didn't set CLS explicitly and not
117 * all pci devices agree on the same value. Arch can override either
118 * the dfl or actual value as it sees fit. Don't forget this is
119 * measured in 32-bit words, not bytes.
120 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500121u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700122u8 pci_cache_line_size;
123
Myron Stowe96c55902011-10-28 15:48:38 -0600124/*
125 * If we set up a device for bus mastering, we need to check the latency
126 * timer as certain BIOSes forget to set it properly.
127 */
128unsigned int pcibios_max_latency = 255;
129
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100130/* If set, the PCIe ARI capability will not be used. */
131static bool pcie_ari_disabled;
132
Gil Kupfercef74402018-05-10 17:56:02 -0500133/* If set, the PCIe ATS capability will not be used. */
134static bool pcie_ats_disabled;
135
Sinan Kaya11eb0e02018-06-04 22:16:09 -0400136/* If set, the PCI config space of each device is printed during boot. */
137bool pci_early_dump;
138
Gil Kupfercef74402018-05-10 17:56:02 -0500139bool pci_ats_disabled(void)
140{
141 return pcie_ats_disabled;
142}
Will Deacon1a373a72019-12-19 12:03:40 +0000143EXPORT_SYMBOL_GPL(pci_ats_disabled);
Gil Kupfercef74402018-05-10 17:56:02 -0500144
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300145/* Disable bridge_d3 for all PCIe ports */
146static bool pci_bridge_d3_disable;
147/* Force bridge_d3 for all PCIe ports */
148static bool pci_bridge_d3_force;
149
150static int __init pcie_port_pm_setup(char *str)
151{
152 if (!strcmp(str, "off"))
153 pci_bridge_d3_disable = true;
154 else if (!strcmp(str, "force"))
155 pci_bridge_d3_force = true;
156 return 1;
157}
158__setup("pcie_port_pm=", pcie_port_pm_setup);
159
Sinan Kayaa2758b62018-02-27 14:14:10 -0600160/* Time to wait after a reset for device to become responsive */
161#define PCIE_RESET_READY_POLL_MS 60000
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/**
164 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
165 * @bus: pointer to PCI bus structure to search
166 *
167 * Given a PCI bus, returns the highest PCI bus number present in the set
168 * including the given PCI bus and its list of child PCI buses.
169 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400170unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800172 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 unsigned char max, n;
174
Yinghai Lub918c622012-05-17 18:51:11 -0700175 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800176 list_for_each_entry(tmp, &bus->children, node) {
177 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400178 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 max = n;
180 }
181 return max;
182}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800183EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
Heiner Kallweitec5d9e82020-02-29 23:24:23 +0100185/**
186 * pci_status_get_and_clear_errors - return and clear error bits in PCI_STATUS
187 * @pdev: the PCI device
188 *
189 * Returns error bits set in PCI_STATUS and clears them.
190 */
191int pci_status_get_and_clear_errors(struct pci_dev *pdev)
192{
193 u16 status;
194 int ret;
195
196 ret = pci_read_config_word(pdev, PCI_STATUS, &status);
197 if (ret != PCIBIOS_SUCCESSFUL)
198 return -EIO;
199
200 status &= PCI_STATUS_ERROR_BITS;
201 if (status)
202 pci_write_config_word(pdev, PCI_STATUS, status);
203
204 return status;
205}
206EXPORT_SYMBOL_GPL(pci_status_get_and_clear_errors);
207
Andrew Morton1684f5d2008-12-01 14:30:30 -0800208#ifdef CONFIG_HAS_IOMEM
209void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
210{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500211 struct resource *res = &pdev->resource[bar];
212
Andrew Morton1684f5d2008-12-01 14:30:30 -0800213 /*
214 * Make sure the BAR is actually a memory resource, not an IO resource
215 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500216 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600217 pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800218 return NULL;
219 }
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +0100220 return ioremap(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800221}
222EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700223
224void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
225{
226 /*
227 * Make sure the BAR is actually a memory resource, not an IO resource
228 */
229 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
230 WARN_ON(1);
231 return NULL;
232 }
233 return ioremap_wc(pci_resource_start(pdev, bar),
234 pci_resource_len(pdev, bar));
235}
236EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800237#endif
238
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600239/**
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600240 * pci_dev_str_match_path - test if a path string matches a device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600241 * @dev: the PCI device to test
242 * @path: string to match the device against
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600243 * @endptr: pointer to the string after the match
244 *
245 * Test if a string (typically from a kernel parameter) formatted as a
246 * path of device/function addresses matches a PCI device. The string must
247 * be of the form:
248 *
249 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
250 *
251 * A path for a device can be obtained using 'lspci -t'. Using a path
252 * is more robust against bus renumbering than using only a single bus,
253 * device and function address.
254 *
255 * Returns 1 if the string matches the device, 0 if it does not and
256 * a negative error code if it fails to parse the string.
257 */
258static int pci_dev_str_match_path(struct pci_dev *dev, const char *path,
259 const char **endptr)
260{
261 int ret;
262 int seg, bus, slot, func;
263 char *wpath, *p;
264 char end;
265
266 *endptr = strchrnul(path, ';');
267
268 wpath = kmemdup_nul(path, *endptr - path, GFP_KERNEL);
269 if (!wpath)
270 return -ENOMEM;
271
272 while (1) {
273 p = strrchr(wpath, '/');
274 if (!p)
275 break;
276 ret = sscanf(p, "/%x.%x%c", &slot, &func, &end);
277 if (ret != 2) {
278 ret = -EINVAL;
279 goto free_and_exit;
280 }
281
282 if (dev->devfn != PCI_DEVFN(slot, func)) {
283 ret = 0;
284 goto free_and_exit;
285 }
286
287 /*
288 * Note: we don't need to get a reference to the upstream
289 * bridge because we hold a reference to the top level
290 * device which should hold a reference to the bridge,
291 * and so on.
292 */
293 dev = pci_upstream_bridge(dev);
294 if (!dev) {
295 ret = 0;
296 goto free_and_exit;
297 }
298
299 *p = 0;
300 }
301
302 ret = sscanf(wpath, "%x:%x:%x.%x%c", &seg, &bus, &slot,
303 &func, &end);
304 if (ret != 4) {
305 seg = 0;
306 ret = sscanf(wpath, "%x:%x.%x%c", &bus, &slot, &func, &end);
307 if (ret != 3) {
308 ret = -EINVAL;
309 goto free_and_exit;
310 }
311 }
312
313 ret = (seg == pci_domain_nr(dev->bus) &&
314 bus == dev->bus->number &&
315 dev->devfn == PCI_DEVFN(slot, func));
316
317free_and_exit:
318 kfree(wpath);
319 return ret;
320}
321
322/**
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600323 * pci_dev_str_match - test if a string matches a device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600324 * @dev: the PCI device to test
325 * @p: string to match the device against
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600326 * @endptr: pointer to the string after the match
327 *
328 * Test if a string (typically from a kernel parameter) matches a specified
329 * PCI device. The string may be of one of the following formats:
330 *
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600331 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600332 * pci:<vendor>:<device>[:<subvendor>:<subdevice>]
333 *
334 * The first format specifies a PCI bus/device/function address which
335 * may change if new hardware is inserted, if motherboard firmware changes,
336 * or due to changes caused in kernel parameters. If the domain is
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600337 * left unspecified, it is taken to be 0. In order to be robust against
338 * bus renumbering issues, a path of PCI device/function numbers may be used
339 * to address the specific device. The path for a device can be determined
340 * through the use of 'lspci -t'.
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600341 *
342 * The second format matches devices using IDs in the configuration
343 * space which may match multiple devices in the system. A value of 0
344 * for any field will match all devices. (Note: this differs from
345 * in-kernel code that uses PCI_ANY_ID which is ~0; this is for
346 * legacy reasons and convenience so users don't have to specify
347 * FFFFFFFFs on the command line.)
348 *
349 * Returns 1 if the string matches the device, 0 if it does not and
350 * a negative error code if the string cannot be parsed.
351 */
352static int pci_dev_str_match(struct pci_dev *dev, const char *p,
353 const char **endptr)
354{
355 int ret;
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600356 int count;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600357 unsigned short vendor, device, subsystem_vendor, subsystem_device;
358
359 if (strncmp(p, "pci:", 4) == 0) {
360 /* PCI vendor/device (subvendor/subdevice) IDs are specified */
361 p += 4;
362 ret = sscanf(p, "%hx:%hx:%hx:%hx%n", &vendor, &device,
363 &subsystem_vendor, &subsystem_device, &count);
364 if (ret != 4) {
365 ret = sscanf(p, "%hx:%hx%n", &vendor, &device, &count);
366 if (ret != 2)
367 return -EINVAL;
368
369 subsystem_vendor = 0;
370 subsystem_device = 0;
371 }
372
373 p += count;
374
375 if ((!vendor || vendor == dev->vendor) &&
376 (!device || device == dev->device) &&
377 (!subsystem_vendor ||
378 subsystem_vendor == dev->subsystem_vendor) &&
379 (!subsystem_device ||
380 subsystem_device == dev->subsystem_device))
381 goto found;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600382 } else {
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600383 /*
384 * PCI Bus, Device, Function IDs are specified
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600385 * (optionally, may include a path of devfns following it)
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600386 */
387 ret = pci_dev_str_match_path(dev, p, &p);
388 if (ret < 0)
389 return ret;
390 else if (ret)
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600391 goto found;
392 }
393
394 *endptr = p;
395 return 0;
396
397found:
398 *endptr = p;
399 return 1;
400}
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100401
402static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
403 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700404{
405 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700406 u16 ent;
407
408 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700409
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100410 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700411 if (pos < 0x40)
412 break;
413 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700414 pci_bus_read_config_word(bus, devfn, pos, &ent);
415
416 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700417 if (id == 0xff)
418 break;
419 if (id == cap)
420 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700421 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700422 }
423 return 0;
424}
425
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100426static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
427 u8 pos, int cap)
428{
429 int ttl = PCI_FIND_CAP_TTL;
430
431 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
432}
433
Roland Dreier24a4e372005-10-28 17:35:34 -0700434int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
435{
436 return __pci_find_next_cap(dev->bus, dev->devfn,
437 pos + PCI_CAP_LIST_NEXT, cap);
438}
439EXPORT_SYMBOL_GPL(pci_find_next_capability);
440
Michael Ellermand3bac112006-11-22 18:26:16 +1100441static int __pci_bus_find_cap_start(struct pci_bus *bus,
442 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443{
444 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
446 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
447 if (!(status & PCI_STATUS_CAP_LIST))
448 return 0;
449
450 switch (hdr_type) {
451 case PCI_HEADER_TYPE_NORMAL:
452 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100453 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100455 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100457
458 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459}
460
461/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700462 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 * @dev: PCI device to query
464 * @cap: capability code
465 *
466 * Tell if a device supports a given PCI capability.
467 * Returns the address of the requested capability structure within the
468 * device's PCI configuration space or 0 in case the device does not
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600469 * support it. Possible values for @cap include:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700471 * %PCI_CAP_ID_PM Power Management
472 * %PCI_CAP_ID_AGP Accelerated Graphics Port
473 * %PCI_CAP_ID_VPD Vital Product Data
474 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700476 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 * %PCI_CAP_ID_PCIX PCI-X
478 * %PCI_CAP_ID_EXP PCI Express
479 */
480int pci_find_capability(struct pci_dev *dev, int cap)
481{
Michael Ellermand3bac112006-11-22 18:26:16 +1100482 int pos;
483
484 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
485 if (pos)
486 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
487
488 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600490EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
492/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700493 * pci_bus_find_capability - query for devices' capabilities
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600494 * @bus: the PCI bus to query
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 * @devfn: PCI device to query
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600496 * @cap: capability code
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600498 * Like pci_find_capability() but works for PCI devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700499 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 *
501 * Returns the address of the requested capability structure within the
502 * device's PCI configuration space or 0 in case the device does not
503 * support it.
504 */
505int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
506{
Michael Ellermand3bac112006-11-22 18:26:16 +1100507 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 u8 hdr_type;
509
510 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
511
Michael Ellermand3bac112006-11-22 18:26:16 +1100512 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
513 if (pos)
514 pos = __pci_find_next_cap(bus, devfn, pos, cap);
515
516 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600518EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
520/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600521 * pci_find_next_ext_capability - Find an extended capability
522 * @dev: PCI device to query
523 * @start: address at which to start looking (0 to start at beginning of list)
524 * @cap: capability code
525 *
526 * Returns the address of the next matching extended capability structure
527 * within the device's PCI configuration space or 0 if the device does
528 * not support it. Some capabilities can occur several times, e.g., the
529 * vendor-specific capability, and this provides a way to find them all.
530 */
531int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
532{
533 u32 header;
534 int ttl;
535 int pos = PCI_CFG_SPACE_SIZE;
536
537 /* minimum 8 bytes per capability */
538 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
539
540 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
541 return 0;
542
543 if (start)
544 pos = start;
545
546 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
547 return 0;
548
549 /*
550 * If we have no capabilities, this is indicated by cap ID,
551 * cap version and next pointer all being 0.
552 */
553 if (header == 0)
554 return 0;
555
556 while (ttl-- > 0) {
557 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
558 return pos;
559
560 pos = PCI_EXT_CAP_NEXT(header);
561 if (pos < PCI_CFG_SPACE_SIZE)
562 break;
563
564 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
565 break;
566 }
567
568 return 0;
569}
570EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
571
572/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 * pci_find_ext_capability - Find an extended capability
574 * @dev: PCI device to query
575 * @cap: capability code
576 *
577 * Returns the address of the requested extended capability structure
578 * within the device's PCI configuration space or 0 if the device does
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600579 * not support it. Possible values for @cap include:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 *
581 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
582 * %PCI_EXT_CAP_ID_VC Virtual Channel
583 * %PCI_EXT_CAP_ID_DSN Device Serial Number
584 * %PCI_EXT_CAP_ID_PWR Power Budgeting
585 */
586int pci_find_ext_capability(struct pci_dev *dev, int cap)
587{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600588 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589}
Brice Goglin3a720d72006-05-23 06:10:01 -0400590EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
Jacob Keller70c09232020-03-02 18:25:00 -0800592/**
593 * pci_get_dsn - Read and return the 8-byte Device Serial Number
594 * @dev: PCI device to query
595 *
596 * Looks up the PCI_EXT_CAP_ID_DSN and reads the 8 bytes of the Device Serial
597 * Number.
598 *
599 * Returns the DSN, or zero if the capability does not exist.
600 */
601u64 pci_get_dsn(struct pci_dev *dev)
602{
603 u32 dword;
604 u64 dsn;
605 int pos;
606
607 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_DSN);
608 if (!pos)
609 return 0;
610
611 /*
612 * The Device Serial Number is two dwords offset 4 bytes from the
613 * capability position. The specification says that the first dword is
614 * the lower half, and the second dword is the upper half.
615 */
616 pos += 4;
617 pci_read_config_dword(dev, pos, &dword);
618 dsn = (u64)dword;
619 pci_read_config_dword(dev, pos + 4, &dword);
620 dsn |= ((u64)dword) << 32;
621
622 return dsn;
623}
624EXPORT_SYMBOL_GPL(pci_get_dsn);
625
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100626static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
627{
628 int rc, ttl = PCI_FIND_CAP_TTL;
629 u8 cap, mask;
630
631 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
632 mask = HT_3BIT_CAP_MASK;
633 else
634 mask = HT_5BIT_CAP_MASK;
635
636 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
637 PCI_CAP_ID_HT, &ttl);
638 while (pos) {
639 rc = pci_read_config_byte(dev, pos + 3, &cap);
640 if (rc != PCIBIOS_SUCCESSFUL)
641 return 0;
642
643 if ((cap & mask) == ht_cap)
644 return pos;
645
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800646 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
647 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100648 PCI_CAP_ID_HT, &ttl);
649 }
650
651 return 0;
652}
653/**
654 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
655 * @dev: PCI device to query
656 * @pos: Position from which to continue searching
657 * @ht_cap: Hypertransport capability code
658 *
659 * To be used in conjunction with pci_find_ht_capability() to search for
660 * all capabilities matching @ht_cap. @pos should always be a value returned
661 * from pci_find_ht_capability().
662 *
663 * NB. To be 100% safe against broken PCI devices, the caller should take
664 * steps to avoid an infinite loop.
665 */
666int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
667{
668 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
669}
670EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
671
672/**
673 * pci_find_ht_capability - query a device's Hypertransport capabilities
674 * @dev: PCI device to query
675 * @ht_cap: Hypertransport capability code
676 *
677 * Tell if a device supports a given Hypertransport capability.
678 * Returns an address within the device's PCI configuration space
679 * or 0 in case the device does not support the request capability.
680 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
681 * which has a Hypertransport capability matching @ht_cap.
682 */
683int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
684{
685 int pos;
686
687 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
688 if (pos)
689 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
690
691 return pos;
692}
693EXPORT_SYMBOL_GPL(pci_find_ht_capability);
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600696 * pci_find_parent_resource - return resource region of parent bus of given
697 * region
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 * @dev: PCI device structure contains resources to be searched
699 * @res: child resource record for which parent is sought
700 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600701 * For given resource region of given device, return the resource region of
702 * parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400704struct resource *pci_find_parent_resource(const struct pci_dev *dev,
705 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706{
707 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700708 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700711 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 if (!r)
713 continue;
Ard Biesheuvel31342332017-04-11 17:33:12 +0100714 if (resource_contains(r, res)) {
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700715
716 /*
717 * If the window is prefetchable but the BAR is
718 * not, the allocator made a mistake.
719 */
720 if (r->flags & IORESOURCE_PREFETCH &&
721 !(res->flags & IORESOURCE_PREFETCH))
722 return NULL;
723
724 /*
725 * If we're below a transparent bridge, there may
726 * be both a positively-decoded aperture and a
727 * subtractively-decoded region that contain the BAR.
728 * We want the positively-decoded one, so this depends
729 * on pci_bus_for_each_resource() giving us those
730 * first.
731 */
732 return r;
733 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700735 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600737EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
739/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300740 * pci_find_resource - Return matching PCI device resource
741 * @dev: PCI device to query
742 * @res: Resource to look for
743 *
744 * Goes over standard PCI resources (BARs) and checks if the given resource
745 * is partially or fully contained in any of them. In that case the
746 * matching resource is returned, %NULL otherwise.
747 */
748struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
749{
750 int i;
751
Denis Efremovc9c13ba2019-09-28 02:43:08 +0300752 for (i = 0; i < PCI_STD_NUM_BARS; i++) {
Mika Westerbergafd29f92016-09-15 11:07:03 +0300753 struct resource *r = &dev->resource[i];
754
755 if (r->start && resource_contains(r, res))
756 return r;
757 }
758
759 return NULL;
760}
761EXPORT_SYMBOL(pci_find_resource);
762
763/**
Alex Williamson157e8762013-12-17 16:43:39 -0700764 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
765 * @dev: the PCI device to operate on
766 * @pos: config space offset of status word
767 * @mask: mask of bit(s) to care about in status word
768 *
769 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
770 */
771int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
772{
773 int i;
774
775 /* Wait for Transaction Pending bit clean */
776 for (i = 0; i < 4; i++) {
777 u16 status;
778 if (i)
779 msleep((1 << (i - 1)) * 100);
780
781 pci_read_config_word(dev, pos, &status);
782 if (!(status & mask))
783 return 1;
784 }
785
786 return 0;
787}
788
Rajat Jaincbe42032020-07-07 15:46:01 -0700789static int pci_acs_enable;
790
791/**
792 * pci_request_acs - ask for ACS to be enabled if supported
793 */
794void pci_request_acs(void)
795{
796 pci_acs_enable = 1;
797}
798
799static const char *disable_acs_redir_param;
800
801/**
802 * pci_disable_acs_redir - disable ACS redirect capabilities
803 * @dev: the PCI device
804 *
805 * For only devices specified in the disable_acs_redir parameter.
806 */
807static void pci_disable_acs_redir(struct pci_dev *dev)
808{
809 int ret = 0;
810 const char *p;
811 int pos;
812 u16 ctrl;
813
814 if (!disable_acs_redir_param)
815 return;
816
817 p = disable_acs_redir_param;
818 while (*p) {
819 ret = pci_dev_str_match(dev, p, &p);
820 if (ret < 0) {
821 pr_info_once("PCI: Can't parse disable_acs_redir parameter: %s\n",
822 disable_acs_redir_param);
823
824 break;
825 } else if (ret == 1) {
826 /* Found a match */
827 break;
828 }
829
830 if (*p != ';' && *p != ',') {
831 /* End of param or invalid format */
832 break;
833 }
834 p++;
835 }
836
837 if (ret != 1)
838 return;
839
840 if (!pci_dev_specific_disable_acs_redir(dev))
841 return;
842
Rajat Jain52fbf5b2020-07-07 15:46:02 -0700843 pos = dev->acs_cap;
Rajat Jaincbe42032020-07-07 15:46:01 -0700844 if (!pos) {
845 pci_warn(dev, "cannot disable ACS redirect for this hardware as it does not have ACS capabilities\n");
846 return;
847 }
848
849 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
850
851 /* P2P Request & Completion Redirect */
852 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
853
854 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
855
856 pci_info(dev, "disabled ACS redirect\n");
857}
858
859/**
860 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilities
861 * @dev: the PCI device
862 */
863static void pci_std_enable_acs(struct pci_dev *dev)
864{
865 int pos;
866 u16 cap;
867 u16 ctrl;
868
Rajat Jain52fbf5b2020-07-07 15:46:02 -0700869 pos = dev->acs_cap;
Rajat Jaincbe42032020-07-07 15:46:01 -0700870 if (!pos)
871 return;
872
873 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
874 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
875
876 /* Source Validation */
877 ctrl |= (cap & PCI_ACS_SV);
878
879 /* P2P Request Redirect */
880 ctrl |= (cap & PCI_ACS_RR);
881
882 /* P2P Completion Redirect */
883 ctrl |= (cap & PCI_ACS_CR);
884
885 /* Upstream Forwarding */
886 ctrl |= (cap & PCI_ACS_UF);
887
Rajat Jain76fc8e82020-07-07 15:46:04 -0700888 /* Enable Translation Blocking for external devices */
889 if (dev->external_facing || dev->untrusted)
890 ctrl |= (cap & PCI_ACS_TB);
891
Rajat Jaincbe42032020-07-07 15:46:01 -0700892 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
893}
894
895/**
896 * pci_enable_acs - enable ACS if hardware support it
897 * @dev: the PCI device
898 */
Rajat Jain52fbf5b2020-07-07 15:46:02 -0700899static void pci_enable_acs(struct pci_dev *dev)
Rajat Jaincbe42032020-07-07 15:46:01 -0700900{
901 if (!pci_acs_enable)
902 goto disable_acs_redir;
903
904 if (!pci_dev_specific_enable_acs(dev))
905 goto disable_acs_redir;
906
907 pci_std_enable_acs(dev);
908
909disable_acs_redir:
910 /*
911 * Note: pci_disable_acs_redir() must be called even if ACS was not
912 * enabled by the kernel because it may have been enabled by
913 * platform firmware. So if we are told to disable it, we should
914 * always disable it after setting the kernel's default
915 * preferences.
916 */
917 pci_disable_acs_redir(dev);
918}
919
Alex Williamson157e8762013-12-17 16:43:39 -0700920/**
Wei Yang70675e02015-07-29 16:52:58 +0800921 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400922 * @dev: PCI device to have its BARs restored
923 *
924 * Restore the BAR values for a given device, so as to make it
925 * accessible by its driver.
926 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400927static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400928{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800929 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400930
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800931 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800932 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400933}
934
Julia Lawall299f2ff2015-12-06 17:33:45 +0100935static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200936
Julia Lawall299f2ff2015-12-06 17:33:45 +0100937int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200938{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200939 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200940 !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200941 return -EINVAL;
942 pci_platform_pm = ops;
943 return 0;
944}
945
946static inline bool platform_pci_power_manageable(struct pci_dev *dev)
947{
948 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
949}
950
951static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400952 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200953{
954 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
955}
956
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200957static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
958{
959 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
960}
961
Rafael J. Wysockib51033e2019-06-25 14:09:12 +0200962static inline void platform_pci_refresh_power_state(struct pci_dev *dev)
963{
964 if (pci_platform_pm && pci_platform_pm->refresh_state)
965 pci_platform_pm->refresh_state(dev);
966}
967
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200968static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
969{
970 return pci_platform_pm ?
971 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
972}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700973
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200974static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200975{
976 return pci_platform_pm ?
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200977 pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100978}
979
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100980static inline bool platform_pci_need_resume(struct pci_dev *dev)
981{
982 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
983}
984
Mika Westerberg26ad34d2018-09-27 16:57:14 -0500985static inline bool platform_pci_bridge_d3(struct pci_dev *dev)
986{
Bjorn Helgaasc3aaf082020-04-07 18:23:15 -0500987 if (pci_platform_pm && pci_platform_pm->bridge_d3)
988 return pci_platform_pm->bridge_d3(dev);
989 return false;
Mika Westerberg26ad34d2018-09-27 16:57:14 -0500990}
991
John W. Linville064b53db2005-07-27 10:19:44 -0400992/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200993 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600994 * given PCI device
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200995 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200996 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200998 * RETURN VALUE:
999 * -EINVAL if the requested state is invalid.
1000 * -EIO if device does not support PCI PM or its PM capabilities register has a
1001 * wrong version, or device doesn't support the requested state.
1002 * 0 if device already is in the requested state.
1003 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +01001005static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001007 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001008 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
Rafael J. Wysocki4a865902009-03-16 22:40:36 +01001010 /* Check if we're already there */
1011 if (dev->current_state == state)
1012 return 0;
1013
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001014 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -07001015 return -EIO;
1016
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001017 if (state < PCI_D0 || state > PCI_D3hot)
1018 return -EINVAL;
1019
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001020 /*
Bjorn Helgaase43f15e2019-08-02 18:47:22 -05001021 * Validate transition: We can enter D0 from any state, but if
1022 * we're already in a low-power state, we can only go deeper. E.g.,
1023 * we can go from D1 to D3, but we can't go directly from D3 to D1;
1024 * we'd have to go from D3 to D0, then to D1.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +01001026 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001027 && dev->current_state > state) {
Bjorn Helgaase43f15e2019-08-02 18:47:22 -05001028 pci_err(dev, "invalid power transition (from %s to %s)\n",
1029 pci_power_name(dev->current_state),
1030 pci_power_name(state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001032 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001034 /* Check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001035 if ((state == PCI_D1 && !dev->d1_support)
1036 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001037 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001039 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Bjorn Helgaas327ccbb2019-08-01 11:50:56 -05001040 if (pmcsr == (u16) ~0) {
1041 pci_err(dev, "can't change power state from %s to %s (config space inaccessible)\n",
1042 pci_power_name(dev->current_state),
1043 pci_power_name(state));
1044 return -EIO;
1045 }
John W. Linville064b53db2005-07-27 10:19:44 -04001046
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001047 /*
1048 * If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 * This doesn't affect PME_Status, disables PME_En, and
1050 * sets PowerState to 0.
1051 */
John W. Linville32a36582005-09-14 09:52:42 -04001052 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -04001053 case PCI_D0:
1054 case PCI_D1:
1055 case PCI_D2:
1056 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
1057 pmcsr |= state;
1058 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +02001059 case PCI_D3hot:
1060 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -04001061 case PCI_UNKNOWN: /* Boot-up */
1062 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +01001063 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001064 need_restore = true;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001065 fallthrough; /* force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -04001066 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -04001067 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -04001068 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 }
1070
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001071 /* Enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001072 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001074 /*
1075 * Mandatory power management transition delays; see PCI PM 1.1
1076 * 5.6.1 table 18
1077 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001079 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Bjorn Helgaas638c133e2020-09-29 14:24:11 -05001081 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +02001083 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1084 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Krzysztof Wilczynski7f1c62c2019-08-26 00:46:16 +02001085 if (dev->current_state != state)
Bjorn Helgaase43f15e2019-08-02 18:47:22 -05001086 pci_info_ratelimited(dev, "refused to change power state from %s to %s\n",
1087 pci_power_name(dev->current_state),
1088 pci_power_name(state));
John W. Linville064b53db2005-07-27 10:19:44 -04001089
Huang Ying448bd852012-06-23 10:23:51 +08001090 /*
1091 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -04001092 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
1093 * from D3hot to D0 _may_ perform an internal reset, thereby
1094 * going to "D0 Uninitialized" rather than "D0 Initialized".
1095 * For example, at least some versions of the 3c905B and the
1096 * 3c556B exhibit this behaviour.
1097 *
1098 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
1099 * devices in a D3hot state at boot. Consequently, we need to
1100 * restore at least the BARs so that the device will be
1101 * accessible to its driver.
1102 */
1103 if (need_restore)
1104 pci_restore_bars(dev);
1105
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +01001106 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +08001107 pcie_aspm_pm_state_change(dev->bus->self);
1108
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 return 0;
1110}
1111
1112/**
Lukas Wunnera6a64022016-09-18 05:39:20 +02001113 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001114 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +01001115 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +02001116 *
1117 * The power state is read from the PMCSR register, which however is
1118 * inaccessible in D3cold. The platform firmware is therefore queried first
1119 * to detect accessibility of the register. In case the platform firmware
1120 * reports an incorrect state or the device isn't power manageable by the
1121 * platform at all, we try to detect D3cold by testing accessibility of the
1122 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001123 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +01001124void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001125{
Lukas Wunnera6a64022016-09-18 05:39:20 +02001126 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
1127 !pci_device_is_present(dev)) {
1128 dev->current_state = PCI_D3cold;
1129 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001130 u16 pmcsr;
1131
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001132 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001133 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +01001134 } else {
1135 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001136 }
1137}
1138
1139/**
Rafael J. Wysockib51033e2019-06-25 14:09:12 +02001140 * pci_refresh_power_state - Refresh the given device's power state data
1141 * @dev: Target PCI device.
1142 *
1143 * Ask the platform to refresh the devices power state information and invoke
1144 * pci_update_current_state() to update its current PCI power state.
1145 */
1146void pci_refresh_power_state(struct pci_dev *dev)
1147{
1148 if (platform_pci_power_manageable(dev))
1149 platform_pci_refresh_power_state(dev);
1150
1151 pci_update_current_state(dev, dev->current_state);
1152}
1153
1154/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001155 * pci_platform_power_transition - Use platform to change device power state
1156 * @dev: PCI device to handle.
1157 * @state: State to put the device into.
1158 */
Rafael J. Wysockid6aa37c2019-11-05 11:30:36 +01001159int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001160{
1161 int error;
1162
1163 if (platform_pci_power_manageable(dev)) {
1164 error = platform_pci_set_power_state(dev, state);
1165 if (!error)
1166 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +00001167 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001168 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +00001169
1170 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
1171 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001172
1173 return error;
1174}
Rafael J. Wysockid6aa37c2019-11-05 11:30:36 +01001175EXPORT_SYMBOL_GPL(pci_platform_power_transition);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001176
Mika Westerberg99efde62020-11-25 12:07:33 +03001177static int pci_resume_one(struct pci_dev *pci_dev, void *ign)
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001178{
1179 pci_wakeup_event(pci_dev);
1180 pm_request_resume(&pci_dev->dev);
1181 return 0;
1182}
1183
1184/**
Mika Westerberg99efde62020-11-25 12:07:33 +03001185 * pci_resume_bus - Walk given bus and runtime resume devices on it
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001186 * @bus: Top bus of the subtree to walk.
1187 */
Mika Westerberg99efde62020-11-25 12:07:33 +03001188void pci_resume_bus(struct pci_bus *bus)
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001189{
1190 if (bus)
Mika Westerberg99efde62020-11-25 12:07:33 +03001191 pci_walk_bus(bus, pci_resume_one, NULL);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001192}
1193
Vidya Sagarbae26842019-11-20 10:47:42 +05301194static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout)
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001195{
Vidya Sagarbae26842019-11-20 10:47:42 +05301196 int delay = 1;
1197 u32 id;
1198
1199 /*
1200 * After reset, the device should not silently discard config
1201 * requests, but it may still indicate that it needs more time by
1202 * responding to them with CRS completions. The Root Port will
1203 * generally synthesize ~0 data to complete the read (except when
1204 * CRS SV is enabled and the read was for the Vendor ID; in that
1205 * case it synthesizes 0x0001 data).
1206 *
1207 * Wait for the device to return a non-CRS completion. Read the
1208 * Command register instead of Vendor ID so we don't have to
1209 * contend with the CRS SV value.
1210 */
1211 pci_read_config_dword(dev, PCI_COMMAND, &id);
1212 while (id == ~0) {
1213 if (delay > timeout) {
1214 pci_warn(dev, "not ready %dms after %s; giving up\n",
1215 delay - 1, reset_type);
1216 return -ENOTTY;
Huang Ying448bd852012-06-23 10:23:51 +08001217 }
Vidya Sagarbae26842019-11-20 10:47:42 +05301218
1219 if (delay > 1000)
1220 pci_info(dev, "not ready %dms after %s; waiting\n",
1221 delay - 1, reset_type);
1222
1223 msleep(delay);
1224 delay *= 2;
1225 pci_read_config_dword(dev, PCI_COMMAND, &id);
Huang Ying448bd852012-06-23 10:23:51 +08001226 }
Vidya Sagarbae26842019-11-20 10:47:42 +05301227
1228 if (delay > 1000)
1229 pci_info(dev, "ready %dms after %s\n", delay - 1,
1230 reset_type);
1231
1232 return 0;
1233}
1234
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001235/**
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001236 * pci_power_up - Put the given device into D0
1237 * @dev: PCI device to power up
1238 */
1239int pci_power_up(struct pci_dev *dev)
1240{
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001241 pci_platform_power_transition(dev, PCI_D0);
1242
1243 /*
Mika Westerbergad9001f2019-11-12 12:16:17 +03001244 * Mandatory power management transition delays are handled in
1245 * pci_pm_resume_noirq() and pci_pm_runtime_resume() of the
1246 * corresponding bridge.
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001247 */
1248 if (dev->runtime_d3cold) {
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001249 /*
1250 * When powering on a bridge from D3cold, the whole hierarchy
1251 * may be powered on into D0uninitialized state, resume them to
1252 * give them a chance to suspend again
1253 */
Mika Westerberg99efde62020-11-25 12:07:33 +03001254 pci_resume_bus(dev->subordinate);
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001255 }
1256
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001257 return pci_raw_set_power_state(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +08001258}
1259
1260/**
1261 * __pci_dev_set_current_state - Set current state of a PCI device
1262 * @dev: Device to handle
1263 * @data: pointer to state to be set
1264 */
1265static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
1266{
1267 pci_power_t state = *(pci_power_t *)data;
1268
1269 dev->current_state = state;
1270 return 0;
1271}
1272
1273/**
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001274 * pci_bus_set_current_state - Walk given bus and set current state of devices
Huang Ying448bd852012-06-23 10:23:51 +08001275 * @bus: Top bus of the subtree to walk.
1276 * @state: state to be set
1277 */
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001278void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
Huang Ying448bd852012-06-23 10:23:51 +08001279{
1280 if (bus)
1281 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001282}
1283
1284/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001285 * pci_set_power_state - Set the power state of a PCI device
1286 * @dev: PCI device to handle.
1287 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1288 *
Nick Andrew877d0312009-01-26 11:06:57 +01001289 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001290 * the device's PCI PM registers.
1291 *
1292 * RETURN VALUE:
1293 * -EINVAL if the requested state is invalid.
1294 * -EIO if device does not support PCI PM or its PM capabilities register has a
1295 * wrong version, or device doesn't support the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001296 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001297 * 0 if device already is in the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001298 * 0 if the transition is to D3 but D3 is not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001299 * 0 if device's power state has been successfully changed.
1300 */
1301int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1302{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001303 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001304
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001305 /* Bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +08001306 if (state > PCI_D3cold)
1307 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001308 else if (state < PCI_D0)
1309 state = PCI_D0;
1310 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001311
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001312 /*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001313 * If the device or the parent bridge do not support PCI
1314 * PM, ignore the request if we're doing anything other
1315 * than putting it into D0 (which would only happen on
1316 * boot).
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001317 */
1318 return 0;
1319
Rafael J. Wysockidb288c92012-07-05 15:20:00 -06001320 /* Check if we're already there */
1321 if (dev->current_state == state)
1322 return 0;
1323
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001324 if (state == PCI_D0)
1325 return pci_power_up(dev);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001326
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001327 /*
1328 * This device is quirked not to be put into D3, so don't put it in
1329 * D3
1330 */
Huang Ying448bd852012-06-23 10:23:51 +08001331 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +01001332 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001333
Huang Ying448bd852012-06-23 10:23:51 +08001334 /*
1335 * To put device in D3cold, we put device into D3hot in native
1336 * way, then put device into D3cold with platform ops
1337 */
1338 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
1339 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001340
Rafael J. Wysocki9c77e632019-11-05 17:32:08 +01001341 if (pci_platform_power_transition(dev, state))
1342 return error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001343
Rafael J. Wysocki9c77e632019-11-05 17:32:08 +01001344 /* Powering off a bridge may power off the whole hierarchy */
1345 if (state == PCI_D3cold)
1346 pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
1347
1348 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001349}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001350EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001351
1352/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353 * pci_choose_state - Choose the power state of a PCI device
1354 * @dev: PCI device to be suspended
1355 * @state: target sleep state for the whole system. This is the value
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001356 * that is passed to suspend() function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001357 *
1358 * Returns PCI power state suitable for given device and given system
1359 * message.
1360 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001361pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
1362{
Shaohua Liab826ca2007-07-20 10:03:22 +08001363 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -05001364
Yijing Wang728cdb72013-06-18 16:22:14 +08001365 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366 return PCI_D0;
1367
Rafael J. Wysocki961d9122008-07-07 03:32:02 +02001368 ret = platform_pci_choose_state(dev);
1369 if (ret != PCI_POWER_ERROR)
1370 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -07001371
1372 switch (state.event) {
1373 case PM_EVENT_ON:
1374 return PCI_D0;
1375 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -07001376 case PM_EVENT_PRETHAW:
1377 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -07001378 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001379 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -07001380 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001381 default:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001382 pci_info(dev, "unrecognized suspend event %d\n",
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001383 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001384 BUG();
1385 }
1386 return PCI_D0;
1387}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388EXPORT_SYMBOL(pci_choose_state);
1389
Yu Zhao89858512009-02-16 02:55:47 +08001390#define PCI_EXP_SAVE_REGS 7
1391
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001392static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
1393 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -08001394{
1395 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -08001396
Sasha Levinb67bfe02013-02-27 17:06:00 -08001397 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001398 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -08001399 return tmp;
1400 }
1401 return NULL;
1402}
1403
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001404struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
1405{
1406 return _pci_find_saved_cap(dev, cap, false);
1407}
1408
1409struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1410{
1411 return _pci_find_saved_cap(dev, cap, true);
1412}
1413
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001414static int pci_save_pcie_state(struct pci_dev *dev)
1415{
Jiang Liu59875ae2012-07-24 17:20:06 +08001416 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001417 struct pci_cap_saved_state *save_state;
1418 u16 *cap;
1419
Jiang Liu59875ae2012-07-24 17:20:06 +08001420 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001421 return 0;
1422
Eric W. Biederman9f355752007-03-08 13:06:13 -07001423 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001424 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001425 pci_err(dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001426 return -ENOMEM;
1427 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001428
Alex Williamson24a4742f2011-05-10 10:02:11 -06001429 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001430 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1431 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1432 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1433 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1434 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1435 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1436 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001437
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001438 return 0;
1439}
1440
1441static void pci_restore_pcie_state(struct pci_dev *dev)
1442{
Jiang Liu59875ae2012-07-24 17:20:06 +08001443 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001444 struct pci_cap_saved_state *save_state;
1445 u16 *cap;
1446
1447 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001448 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001449 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001450
Alex Williamson24a4742f2011-05-10 10:02:11 -06001451 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001452 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1453 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1454 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1455 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1456 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1457 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1458 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001459}
1460
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001461static int pci_save_pcix_state(struct pci_dev *dev)
1462{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001463 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001464 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001465
1466 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001467 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001468 return 0;
1469
Shaohua Lif34303d2007-12-18 09:56:47 +08001470 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001471 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001472 pci_err(dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001473 return -ENOMEM;
1474 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001475
Alex Williamson24a4742f2011-05-10 10:02:11 -06001476 pci_read_config_word(dev, pos + PCI_X_CMD,
1477 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001478
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001479 return 0;
1480}
1481
1482static void pci_restore_pcix_state(struct pci_dev *dev)
1483{
1484 int i = 0, pos;
1485 struct pci_cap_saved_state *save_state;
1486 u16 *cap;
1487
1488 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1489 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001490 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001491 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001492 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001493
1494 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001495}
1496
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001497static void pci_save_ltr_state(struct pci_dev *dev)
1498{
1499 int ltr;
1500 struct pci_cap_saved_state *save_state;
1501 u16 *cap;
1502
1503 if (!pci_is_pcie(dev))
1504 return;
1505
1506 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1507 if (!ltr)
1508 return;
1509
1510 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1511 if (!save_state) {
1512 pci_err(dev, "no suspend buffer for LTR; ASPM issues possible after resume\n");
1513 return;
1514 }
1515
1516 cap = (u16 *)&save_state->cap.data[0];
1517 pci_read_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, cap++);
1518 pci_read_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, cap++);
1519}
1520
1521static void pci_restore_ltr_state(struct pci_dev *dev)
1522{
1523 struct pci_cap_saved_state *save_state;
1524 int ltr;
1525 u16 *cap;
1526
1527 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1528 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1529 if (!save_state || !ltr)
1530 return;
1531
1532 cap = (u16 *)&save_state->cap.data[0];
1533 pci_write_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, *cap++);
1534 pci_write_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, *cap++);
1535}
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001536
Linus Torvalds1da177e2005-04-16 15:20:36 -07001537/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001538 * pci_save_state - save the PCI configuration space of a device before
1539 * suspending
1540 * @dev: PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001541 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001542int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001543{
1544 int i;
1545 /* XXX: 100% dword access ok here? */
Chen Yu47b802d2020-01-13 14:07:24 +08001546 for (i = 0; i < 16; i++) {
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001547 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Chen Yu47b802d2020-01-13 14:07:24 +08001548 pci_dbg(dev, "saving config space at offset %#x (reading %#x)\n",
1549 i * 4, dev->saved_config_space[i]);
1550 }
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001551 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001552
1553 i = pci_save_pcie_state(dev);
1554 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001555 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001556
1557 i = pci_save_pcix_state(dev);
1558 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001559 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001560
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001561 pci_save_ltr_state(dev);
Keith Busch4f802172018-09-20 10:27:08 -06001562 pci_save_dpc_state(dev);
Patel, Mayurkumaraf65d1a2019-10-18 16:52:21 +00001563 pci_save_aer_state(dev);
Quentin Lambert754834b2014-11-06 17:45:55 +01001564 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001566EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001567
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001568static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
Daniel Drake08387452018-09-27 15:47:33 -05001569 u32 saved_val, int retry, bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001570{
1571 u32 val;
1572
1573 pci_read_config_dword(pdev, offset, &val);
Daniel Drake08387452018-09-27 15:47:33 -05001574 if (!force && val == saved_val)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001575 return;
1576
1577 for (;;) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001578 pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001579 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001580 pci_write_config_dword(pdev, offset, saved_val);
1581 if (retry-- <= 0)
1582 return;
1583
1584 pci_read_config_dword(pdev, offset, &val);
1585 if (val == saved_val)
1586 return;
1587
1588 mdelay(1);
1589 }
1590}
1591
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001592static void pci_restore_config_space_range(struct pci_dev *pdev,
Daniel Drake08387452018-09-27 15:47:33 -05001593 int start, int end, int retry,
1594 bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001595{
1596 int index;
1597
1598 for (index = end; index >= start; index--)
1599 pci_restore_config_dword(pdev, 4 * index,
1600 pdev->saved_config_space[index],
Daniel Drake08387452018-09-27 15:47:33 -05001601 retry, force);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001602}
1603
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001604static void pci_restore_config_space(struct pci_dev *pdev)
1605{
1606 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
Daniel Drake08387452018-09-27 15:47:33 -05001607 pci_restore_config_space_range(pdev, 10, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001608 /* Restore BARs before the command register. */
Daniel Drake08387452018-09-27 15:47:33 -05001609 pci_restore_config_space_range(pdev, 4, 9, 10, false);
1610 pci_restore_config_space_range(pdev, 0, 3, 0, false);
1611 } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1612 pci_restore_config_space_range(pdev, 12, 15, 0, false);
1613
1614 /*
1615 * Force rewriting of prefetch registers to avoid S3 resume
1616 * issues on Intel PCI bridges that occur when these
1617 * registers are not explicitly written.
1618 */
1619 pci_restore_config_space_range(pdev, 9, 11, 0, true);
1620 pci_restore_config_space_range(pdev, 0, 8, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001621 } else {
Daniel Drake08387452018-09-27 15:47:33 -05001622 pci_restore_config_space_range(pdev, 0, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001623 }
1624}
1625
Christian Königd3252ac2018-06-29 19:54:55 -05001626static void pci_restore_rebar_state(struct pci_dev *pdev)
1627{
1628 unsigned int pos, nbars, i;
1629 u32 ctrl;
1630
1631 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
1632 if (!pos)
1633 return;
1634
1635 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1636 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
1637 PCI_REBAR_CTRL_NBAR_SHIFT;
1638
1639 for (i = 0; i < nbars; i++, pos += 8) {
1640 struct resource *res;
1641 int bar_idx, size;
1642
1643 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1644 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
1645 res = pdev->resource + bar_idx;
Sumit Saxenad2182b22019-07-26 00:55:52 +05301646 size = ilog2(resource_size(res)) - 20;
Christian Königd3252ac2018-06-29 19:54:55 -05001647 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05001648 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian Königd3252ac2018-06-29 19:54:55 -05001649 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
1650 }
1651}
1652
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001653/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654 * pci_restore_state - Restore the saved state of a PCI device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001655 * @dev: PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001657void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658{
Alek Duc82f63e2009-08-08 08:46:19 +08001659 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001660 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001661
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001662 /*
1663 * Restore max latencies (in the LTR capability) before enabling
1664 * LTR itself (in the PCIe capability).
1665 */
1666 pci_restore_ltr_state(dev);
1667
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001668 pci_restore_pcie_state(dev);
CQ Tang4ebeb1e2017-05-30 09:25:49 -07001669 pci_restore_pasid_state(dev);
1670 pci_restore_pri_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001671 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001672 pci_restore_vc_state(dev);
Christian Königd3252ac2018-06-29 19:54:55 -05001673 pci_restore_rebar_state(dev);
Keith Busch4f802172018-09-20 10:27:08 -06001674 pci_restore_dpc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001675
Kuppuswamy Sathyanarayanan894020f2020-03-23 17:26:08 -07001676 pci_aer_clear_status(dev);
Patel, Mayurkumaraf65d1a2019-10-18 16:52:21 +00001677 pci_restore_aer_state(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05001678
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001679 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001680
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001681 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001682 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001683
1684 /* Restore ACS and IOV configuration state */
1685 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001686 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001687
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001688 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001689}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001690EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001691
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001692struct pci_saved_state {
1693 u32 config_space[16];
Gustavo A. R. Silva914a1952020-05-07 14:05:44 -05001694 struct pci_cap_saved_data cap[];
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001695};
1696
1697/**
1698 * pci_store_saved_state - Allocate and return an opaque struct containing
1699 * the device saved state.
1700 * @dev: PCI device that we're dealing with
1701 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001702 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001703 */
1704struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1705{
1706 struct pci_saved_state *state;
1707 struct pci_cap_saved_state *tmp;
1708 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001709 size_t size;
1710
1711 if (!dev->state_saved)
1712 return NULL;
1713
1714 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1715
Sasha Levinb67bfe02013-02-27 17:06:00 -08001716 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001717 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1718
1719 state = kzalloc(size, GFP_KERNEL);
1720 if (!state)
1721 return NULL;
1722
1723 memcpy(state->config_space, dev->saved_config_space,
1724 sizeof(state->config_space));
1725
1726 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001727 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001728 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1729 memcpy(cap, &tmp->cap, len);
1730 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1731 }
1732 /* Empty cap_save terminates list */
1733
1734 return state;
1735}
1736EXPORT_SYMBOL_GPL(pci_store_saved_state);
1737
1738/**
1739 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1740 * @dev: PCI device that we're dealing with
1741 * @state: Saved state returned from pci_store_saved_state()
1742 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001743int pci_load_saved_state(struct pci_dev *dev,
1744 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001745{
1746 struct pci_cap_saved_data *cap;
1747
1748 dev->state_saved = false;
1749
1750 if (!state)
1751 return 0;
1752
1753 memcpy(dev->saved_config_space, state->config_space,
1754 sizeof(state->config_space));
1755
1756 cap = state->cap;
1757 while (cap->size) {
1758 struct pci_cap_saved_state *tmp;
1759
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001760 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001761 if (!tmp || tmp->cap.size != cap->size)
1762 return -EINVAL;
1763
1764 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1765 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1766 sizeof(struct pci_cap_saved_data) + cap->size);
1767 }
1768
1769 dev->state_saved = true;
1770 return 0;
1771}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001772EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001773
1774/**
1775 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1776 * and free the memory allocated for it.
1777 * @dev: PCI device that we're dealing with
1778 * @state: Pointer to saved state returned from pci_store_saved_state()
1779 */
1780int pci_load_and_free_saved_state(struct pci_dev *dev,
1781 struct pci_saved_state **state)
1782{
1783 int ret = pci_load_saved_state(dev, *state);
1784 kfree(*state);
1785 *state = NULL;
1786 return ret;
1787}
1788EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1789
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001790int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1791{
1792 return pci_enable_resources(dev, bars);
1793}
1794
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001795static int do_pci_enable_device(struct pci_dev *dev, int bars)
1796{
1797 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301798 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001799 u16 cmd;
1800 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001801
1802 err = pci_set_power_state(dev, PCI_D0);
1803 if (err < 0 && err != -EIO)
1804 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301805
1806 bridge = pci_upstream_bridge(dev);
1807 if (bridge)
1808 pcie_aspm_powersave_config_link(bridge);
1809
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001810 err = pcibios_enable_device(dev, bars);
1811 if (err < 0)
1812 return err;
1813 pci_fixup_device(pci_fixup_enable, dev);
1814
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001815 if (dev->msi_enabled || dev->msix_enabled)
1816 return 0;
1817
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001818 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1819 if (pin) {
1820 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1821 if (cmd & PCI_COMMAND_INTX_DISABLE)
1822 pci_write_config_word(dev, PCI_COMMAND,
1823 cmd & ~PCI_COMMAND_INTX_DISABLE);
1824 }
1825
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001826 return 0;
1827}
1828
1829/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001830 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001831 * @dev: PCI device to be resumed
1832 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001833 * NOTE: This function is a backend of pci_default_resume() and is not supposed
1834 * to be called by normal code, write proper resume handler and use it instead.
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001835 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001836int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001837{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001838 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001839 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1840 return 0;
1841}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001842EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001843
Yinghai Lu928bea92013-07-22 14:37:17 -07001844static void pci_enable_bridge(struct pci_dev *dev)
1845{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001846 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001847 int retval;
1848
Bjorn Helgaas79272132013-11-06 10:00:51 -07001849 bridge = pci_upstream_bridge(dev);
1850 if (bridge)
1851 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001852
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001853 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001854 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001855 pci_set_master(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001856 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001857 }
1858
Yinghai Lu928bea92013-07-22 14:37:17 -07001859 retval = pci_enable_device(dev);
1860 if (retval)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001861 pci_err(dev, "Error enabling bridge (%d), continuing\n",
Yinghai Lu928bea92013-07-22 14:37:17 -07001862 retval);
1863 pci_set_master(dev);
1864}
1865
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001866static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001867{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001868 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001869 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001870 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001871
Jesse Barnes97c145f2010-11-05 15:16:36 -04001872 /*
1873 * Power state could be unknown at this point, either due to a fresh
1874 * boot or a device removal call. So get the current power state
1875 * so that things like MSI message writing will behave as expected
1876 * (e.g. if the device really is in D0 at enable time).
1877 */
1878 if (dev->pm_cap) {
1879 u16 pmcsr;
1880 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1881 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1882 }
1883
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001884 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001885 return 0; /* already enabled */
1886
Bjorn Helgaas79272132013-11-06 10:00:51 -07001887 bridge = pci_upstream_bridge(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001888 if (bridge)
Bjorn Helgaas79272132013-11-06 10:00:51 -07001889 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001890
Yinghai Lu497f16f2011-12-17 18:33:37 -08001891 /* only skip sriov related */
1892 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1893 if (dev->resource[i].flags & flags)
1894 bars |= (1 << i);
1895 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001896 if (dev->resource[i].flags & flags)
1897 bars |= (1 << i);
1898
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001899 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001900 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001901 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001902 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001903}
1904
1905/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001906 * pci_enable_device_io - Initialize a device for use with IO space
1907 * @dev: PCI device to be initialized
1908 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001909 * Initialize device before it's used by a driver. Ask low-level code
1910 * to enable I/O resources. Wake up the device if it was suspended.
1911 * Beware, this function can fail.
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001912 */
1913int pci_enable_device_io(struct pci_dev *dev)
1914{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001915 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001916}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001917EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001918
1919/**
1920 * pci_enable_device_mem - Initialize a device for use with Memory space
1921 * @dev: PCI device to be initialized
1922 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001923 * Initialize device before it's used by a driver. Ask low-level code
1924 * to enable Memory resources. Wake up the device if it was suspended.
1925 * Beware, this function can fail.
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001926 */
1927int pci_enable_device_mem(struct pci_dev *dev)
1928{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001929 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001930}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001931EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001932
Linus Torvalds1da177e2005-04-16 15:20:36 -07001933/**
1934 * pci_enable_device - Initialize device before it's used by a driver.
1935 * @dev: PCI device to be initialized
1936 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001937 * Initialize device before it's used by a driver. Ask low-level code
1938 * to enable I/O and memory. Wake up the device if it was suspended.
1939 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001940 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001941 * Note we don't actually enable the device many times if we call
1942 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001943 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001944int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001945{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001946 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001947}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001948EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001949
Tejun Heo9ac78492007-01-20 16:00:26 +09001950/*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001951 * Managed PCI resources. This manages device on/off, INTx/MSI/MSI-X
1952 * on/off and BAR regions. pci_dev itself records MSI/MSI-X status, so
Tejun Heo9ac78492007-01-20 16:00:26 +09001953 * there's no need to track it separately. pci_devres is initialized
1954 * when a device is enabled using managed PCI device enable interface.
1955 */
1956struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001957 unsigned int enabled:1;
1958 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001959 unsigned int orig_intx:1;
1960 unsigned int restore_intx:1;
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001961 unsigned int mwi:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001962 u32 region_mask;
1963};
1964
1965static void pcim_release(struct device *gendev, void *res)
1966{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06001967 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09001968 struct pci_devres *this = res;
1969 int i;
1970
1971 if (dev->msi_enabled)
1972 pci_disable_msi(dev);
1973 if (dev->msix_enabled)
1974 pci_disable_msix(dev);
1975
1976 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1977 if (this->region_mask & (1 << i))
1978 pci_release_region(dev, i);
1979
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001980 if (this->mwi)
1981 pci_clear_mwi(dev);
1982
Tejun Heo9ac78492007-01-20 16:00:26 +09001983 if (this->restore_intx)
1984 pci_intx(dev, this->orig_intx);
1985
Tejun Heo7f375f32007-02-25 04:36:01 -08001986 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001987 pci_disable_device(dev);
1988}
1989
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001990static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001991{
1992 struct pci_devres *dr, *new_dr;
1993
1994 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1995 if (dr)
1996 return dr;
1997
1998 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1999 if (!new_dr)
2000 return NULL;
2001 return devres_get(&pdev->dev, new_dr, NULL, NULL);
2002}
2003
Ryan Desfosses07656d83082014-04-11 01:01:53 -04002004static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09002005{
2006 if (pci_is_managed(pdev))
2007 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
2008 return NULL;
2009}
2010
2011/**
2012 * pcim_enable_device - Managed pci_enable_device()
2013 * @pdev: PCI device to be initialized
2014 *
2015 * Managed pci_enable_device().
2016 */
2017int pcim_enable_device(struct pci_dev *pdev)
2018{
2019 struct pci_devres *dr;
2020 int rc;
2021
2022 dr = get_pci_dr(pdev);
2023 if (unlikely(!dr))
2024 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09002025 if (dr->enabled)
2026 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09002027
2028 rc = pci_enable_device(pdev);
2029 if (!rc) {
2030 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08002031 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09002032 }
2033 return rc;
2034}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002035EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09002036
2037/**
2038 * pcim_pin_device - Pin managed PCI device
2039 * @pdev: PCI device to pin
2040 *
2041 * Pin managed PCI device @pdev. Pinned device won't be disabled on
2042 * driver detach. @pdev must have been enabled with
2043 * pcim_enable_device().
2044 */
2045void pcim_pin_device(struct pci_dev *pdev)
2046{
2047 struct pci_devres *dr;
2048
2049 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08002050 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09002051 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08002052 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09002053}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002054EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09002055
Matthew Garretteca0d4672012-12-05 14:33:27 -07002056/*
2057 * pcibios_add_device - provide arch specific hooks when adding device dev
2058 * @dev: the PCI device being added
2059 *
2060 * Permits the platform to provide architecture specific functionality when
2061 * devices are added. This is the default implementation. Architecture
2062 * implementations can override this.
2063 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002064int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d4672012-12-05 14:33:27 -07002065{
2066 return 0;
2067}
2068
Linus Torvalds1da177e2005-04-16 15:20:36 -07002069/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002070 * pcibios_release_device - provide arch specific hooks when releasing
2071 * device dev
Sebastian Ott6ae32c52013-06-04 19:18:14 +02002072 * @dev: the PCI device being released
2073 *
2074 * Permits the platform to provide architecture specific functionality when
2075 * devices are released. This is the default implementation. Architecture
2076 * implementations can override this.
2077 */
2078void __weak pcibios_release_device(struct pci_dev *dev) {}
2079
2080/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002081 * pcibios_disable_device - disable arch specific PCI resources for device dev
2082 * @dev: the PCI device to disable
2083 *
2084 * Disables architecture specific PCI resources for the device. This
2085 * is the default implementation. Architecture implementations can
2086 * override this.
2087 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08002088void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002089
Hanjun Guoa43ae582014-05-06 11:29:52 +08002090/**
2091 * pcibios_penalize_isa_irq - penalize an ISA IRQ
2092 * @irq: ISA IRQ to penalize
2093 * @active: IRQ active or not
2094 *
2095 * Permits the platform to provide architecture-specific functionality when
2096 * penalizing ISA IRQs. This is the default implementation. Architecture
2097 * implementations can override this.
2098 */
2099void __weak pcibios_penalize_isa_irq(int irq, int active) {}
2100
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002101static void do_pci_disable_device(struct pci_dev *dev)
2102{
2103 u16 pci_command;
2104
2105 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
2106 if (pci_command & PCI_COMMAND_MASTER) {
2107 pci_command &= ~PCI_COMMAND_MASTER;
2108 pci_write_config_word(dev, PCI_COMMAND, pci_command);
2109 }
2110
2111 pcibios_disable_device(dev);
2112}
2113
2114/**
2115 * pci_disable_enabled_device - Disable device without updating enable_cnt
2116 * @dev: PCI device to disable
2117 *
2118 * NOTE: This function is a backend of PCI power management routines and is
2119 * not supposed to be called drivers.
2120 */
2121void pci_disable_enabled_device(struct pci_dev *dev)
2122{
Yuji Shimada296ccb02009-04-03 16:41:46 +09002123 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002124 do_pci_disable_device(dev);
2125}
2126
Linus Torvalds1da177e2005-04-16 15:20:36 -07002127/**
2128 * pci_disable_device - Disable PCI device after use
2129 * @dev: PCI device to be disabled
2130 *
2131 * Signal to the system that the PCI device is not in use by the system
2132 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08002133 *
2134 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02002135 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07002136 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002137void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002138{
Tejun Heo9ac78492007-01-20 16:00:26 +09002139 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08002140
Tejun Heo9ac78492007-01-20 16:00:26 +09002141 dr = find_pci_dr(dev);
2142 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08002143 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09002144
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04002145 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
2146 "disabling already-disabled device");
2147
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07002148 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08002149 return;
2150
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002151 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002153 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002155EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002156
2157/**
Brian Kingf7bdd122007-04-06 16:39:36 -05002158 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05002159 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05002160 * @state: Reset state to enter into
2161 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002162 * Set the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05002163 * implementation. Architecture implementations can override this.
2164 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06002165int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
2166 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05002167{
2168 return -EINVAL;
2169}
2170
2171/**
2172 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05002173 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05002174 * @state: Reset state to enter into
2175 *
Brian Kingf7bdd122007-04-06 16:39:36 -05002176 * Sets the PCI reset state for the device.
2177 */
2178int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
2179{
2180 return pcibios_set_pcie_reset_state(dev, state);
2181}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002182EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05002183
Bjorn Helgaas600a5b42020-07-16 17:34:30 -05002184void pcie_clear_device_status(struct pci_dev *dev)
2185{
2186 u16 sta;
2187
2188 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &sta);
2189 pcie_capability_write_word(dev, PCI_EXP_DEVSTA, sta);
2190}
2191
Brian Kingf7bdd122007-04-06 16:39:36 -05002192/**
Bjorn Helgaasdcb04532018-03-09 11:06:53 -06002193 * pcie_clear_root_pme_status - Clear root port PME interrupt status.
2194 * @dev: PCIe root port or event collector.
2195 */
2196void pcie_clear_root_pme_status(struct pci_dev *dev)
2197{
2198 pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
2199}
2200
2201/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01002202 * pci_check_pme_status - Check if given device has generated PME.
2203 * @dev: Device to check.
2204 *
2205 * Check the PME status of the device and if set, clear it and clear PME enable
2206 * (if set). Return 'true' if PME status and PME enable were both set or
2207 * 'false' otherwise.
2208 */
2209bool pci_check_pme_status(struct pci_dev *dev)
2210{
2211 int pmcsr_pos;
2212 u16 pmcsr;
2213 bool ret = false;
2214
2215 if (!dev->pm_cap)
2216 return false;
2217
2218 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
2219 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
2220 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
2221 return false;
2222
2223 /* Clear PME status. */
2224 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2225 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
2226 /* Disable PME to avoid interrupt flood. */
2227 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2228 ret = true;
2229 }
2230
2231 pci_write_config_word(dev, pmcsr_pos, pmcsr);
2232
2233 return ret;
2234}
2235
2236/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002237 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
2238 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002239 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002240 *
2241 * Check if @dev has generated PME and queue a resume request for it in that
2242 * case.
2243 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002244static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002245{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002246 if (pme_poll_reset && dev->pme_poll)
2247 dev->pme_poll = false;
2248
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002249 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002250 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01002251 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002252 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002253 return 0;
2254}
2255
2256/**
2257 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
2258 * @bus: Top bus of the subtree to walk.
2259 */
2260void pci_pme_wakeup_bus(struct pci_bus *bus)
2261{
2262 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002263 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002264}
2265
Huang Ying448bd852012-06-23 10:23:51 +08002266
2267/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002268 * pci_pme_capable - check the capability of PCI device to generate PME#
2269 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002270 * @state: PCI state from which device will issue PME#.
2271 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002272bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002273{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002274 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002275 return false;
2276
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002277 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002278}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002279EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002280
Matthew Garrettdf17e622010-10-04 14:22:29 -04002281static void pci_pme_list_scan(struct work_struct *work)
2282{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002283 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04002284
2285 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07002286 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
2287 if (pme_dev->dev->pme_poll) {
2288 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08002289
Bjorn Helgaasce300002014-01-24 09:51:06 -07002290 bridge = pme_dev->dev->bus->self;
2291 /*
2292 * If bridge is in low power state, the
2293 * configuration space of subordinate devices
2294 * may be not accessible
2295 */
2296 if (bridge && bridge->current_state != PCI_D0)
2297 continue;
Mika Westerberg000dd532019-06-12 13:57:39 +03002298 /*
2299 * If the device is in D3cold it should not be
2300 * polled either.
2301 */
2302 if (pme_dev->dev->current_state == PCI_D3cold)
2303 continue;
2304
Bjorn Helgaasce300002014-01-24 09:51:06 -07002305 pci_pme_wakeup(pme_dev->dev, NULL);
2306 } else {
2307 list_del(&pme_dev->list);
2308 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002309 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002310 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07002311 if (!list_empty(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002312 queue_delayed_work(system_freezable_wq, &pci_pme_work,
2313 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002314 mutex_unlock(&pci_pme_list_mutex);
2315}
2316
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002317static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002318{
2319 u16 pmcsr;
2320
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002321 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002322 return;
2323
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002324 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002325 /* Clear PME_Status by writing 1 to it and enable PME# */
2326 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
2327 if (!enable)
2328 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2329
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002330 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002331}
2332
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002333/**
2334 * pci_pme_restore - Restore PME configuration after config space restore.
2335 * @dev: PCI device to update.
2336 */
2337void pci_pme_restore(struct pci_dev *dev)
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002338{
2339 u16 pmcsr;
2340
2341 if (!dev->pme_support)
2342 return;
2343
2344 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2345 if (dev->wakeup_prepared) {
2346 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002347 pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002348 } else {
2349 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2350 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2351 }
2352 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2353}
2354
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002355/**
2356 * pci_pme_active - enable or disable PCI device's PME# function
2357 * @dev: PCI device to handle.
2358 * @enable: 'true' to enable PME# generation; 'false' to disable it.
2359 *
2360 * The caller must verify that the device is capable of generating PME# before
2361 * calling this function with @enable equal to 'true'.
2362 */
2363void pci_pme_active(struct pci_dev *dev, bool enable)
2364{
2365 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002366
Huang Ying6e965e02012-10-26 13:07:51 +08002367 /*
2368 * PCI (as opposed to PCIe) PME requires that the device have
2369 * its PME# line hooked up correctly. Not all hardware vendors
2370 * do this, so the PME never gets delivered and the device
2371 * remains asleep. The easiest way around this is to
2372 * periodically walk the list of suspended devices and check
2373 * whether any have their PME flag set. The assumption is that
2374 * we'll wake up often enough anyway that this won't be a huge
2375 * hit, and the power savings from the devices will still be a
2376 * win.
2377 *
2378 * Although PCIe uses in-band PME message instead of PME# line
2379 * to report PME, PME does not work for some PCIe devices in
2380 * reality. For example, there are devices that set their PME
2381 * status bits, but don't really bother to send a PME message;
2382 * there are PCI Express Root Ports that don't bother to
2383 * trigger interrupts when they receive PME messages from the
2384 * devices below. So PME poll is used for PCIe devices too.
2385 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04002386
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002387 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04002388 struct pci_pme_device *pme_dev;
2389 if (enable) {
2390 pme_dev = kmalloc(sizeof(struct pci_pme_device),
2391 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002392 if (!pme_dev) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002393 pci_warn(dev, "can't enable PME#\n");
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002394 return;
2395 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002396 pme_dev->dev = dev;
2397 mutex_lock(&pci_pme_list_mutex);
2398 list_add(&pme_dev->list, &pci_pme_list);
2399 if (list_is_singular(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002400 queue_delayed_work(system_freezable_wq,
2401 &pci_pme_work,
2402 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002403 mutex_unlock(&pci_pme_list_mutex);
2404 } else {
2405 mutex_lock(&pci_pme_list_mutex);
2406 list_for_each_entry(pme_dev, &pci_pme_list, list) {
2407 if (pme_dev->dev == dev) {
2408 list_del(&pme_dev->list);
2409 kfree(pme_dev);
2410 break;
2411 }
2412 }
2413 mutex_unlock(&pci_pme_list_mutex);
2414 }
2415 }
2416
Frederick Lawler7506dc72018-01-18 12:55:24 -06002417 pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002418}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002419EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002420
2421/**
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002422 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07002423 * @dev: PCI device affected
2424 * @state: PCI state from which device will issue wakeup events
2425 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07002426 *
David Brownell075c1772007-04-26 00:12:06 -07002427 * This enables the device as a wakeup event source, or disables it.
2428 * When such events involves platform-specific hooks, those hooks are
2429 * called automatically by this routine.
2430 *
2431 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002432 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07002433 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002434 * RETURN VALUE:
2435 * 0 is returned on success
2436 * -EINVAL is returned if device is not supposed to wake up the system
2437 * Error code depending on the platform is returned if both the platform and
2438 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07002439 */
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002440static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002441{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002442 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002443
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002444 /*
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002445 * Bridges that are not power-manageable directly only signal
2446 * wakeup on behalf of subordinate devices which is set up
2447 * elsewhere, so skip them. However, bridges that are
2448 * power-manageable may signal wakeup for themselves (for example,
2449 * on a hotplug event) and they need to be covered here.
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002450 */
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002451 if (!pci_power_manageable(dev))
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002452 return 0;
2453
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002454 /* Don't do the same thing twice in a row for one device. */
2455 if (!!enable == !!dev->wakeup_prepared)
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002456 return 0;
2457
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002458 /*
2459 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
2460 * Anderson we should be doing PME# wake enable followed by ACPI wake
2461 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07002462 */
2463
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002464 if (enable) {
2465 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002466
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002467 if (pci_pme_capable(dev, state))
2468 pci_pme_active(dev, true);
2469 else
2470 ret = 1;
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002471 error = platform_pci_set_wakeup(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002472 if (ret)
2473 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002474 if (!ret)
2475 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002476 } else {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002477 platform_pci_set_wakeup(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002478 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002479 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002480 }
2481
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002482 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002483}
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002484
2485/**
2486 * pci_enable_wake - change wakeup settings for a PCI device
2487 * @pci_dev: Target device
2488 * @state: PCI state from which device will issue wakeup events
2489 * @enable: Whether or not to enable event generation
2490 *
2491 * If @enable is set, check device_may_wakeup() for the device before calling
2492 * __pci_enable_wake() for it.
2493 */
2494int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
2495{
2496 if (enable && !device_may_wakeup(&pci_dev->dev))
2497 return -EINVAL;
2498
2499 return __pci_enable_wake(pci_dev, state, enable);
2500}
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002501EXPORT_SYMBOL(pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002502
2503/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002504 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
2505 * @dev: PCI device to prepare
2506 * @enable: True to enable wake-up event generation; false to disable
2507 *
2508 * Many drivers want the device to wake up the system from D3_hot or D3_cold
2509 * and this function allows them to set that up cleanly - pci_enable_wake()
2510 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
2511 * ordering constraints.
2512 *
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002513 * This function only returns error code if the device is not allowed to wake
2514 * up the system from sleep or it is not capable of generating PME# from both
2515 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002516 */
2517int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2518{
2519 return pci_pme_capable(dev, PCI_D3cold) ?
2520 pci_enable_wake(dev, PCI_D3cold, enable) :
2521 pci_enable_wake(dev, PCI_D3hot, enable);
2522}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002523EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002524
2525/**
Jesse Barnes37139072008-07-28 11:49:26 -07002526 * pci_target_state - find an appropriate low power state for a given PCI dev
2527 * @dev: PCI device
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002528 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
Jesse Barnes37139072008-07-28 11:49:26 -07002529 *
2530 * Use underlying platform code to find a supported low power state for @dev.
2531 * If the platform can't manage @dev, return the deepest state from which it
2532 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002533 */
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002534static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002535{
2536 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002537
2538 if (platform_pci_power_manageable(dev)) {
2539 /*
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002540 * Call the platform to find the target state for the device.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002541 */
2542 pci_power_t state = platform_pci_choose_state(dev);
2543
2544 switch (state) {
2545 case PCI_POWER_ERROR:
2546 case PCI_UNKNOWN:
2547 break;
2548 case PCI_D1:
2549 case PCI_D2:
2550 if (pci_no_d1d2(dev))
2551 break;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002552 fallthrough;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002553 default:
2554 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002555 }
Lukas Wunner4132a572016-09-18 05:39:20 +02002556
2557 return target_state;
2558 }
2559
2560 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02002561 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02002562
2563 /*
2564 * If the device is in D3cold even though it's not power-manageable by
2565 * the platform, it may have been powered down by non-standard means.
2566 * Best to let it slumber.
2567 */
2568 if (dev->current_state == PCI_D3cold)
2569 target_state = PCI_D3cold;
2570
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002571 if (wakeup) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002572 /*
2573 * Find the deepest state from which the device can generate
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002574 * PME#.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002575 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002576 if (dev->pme_support) {
2577 while (target_state
2578 && !(dev->pme_support & (1 << target_state)))
2579 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002580 }
2581 }
2582
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002583 return target_state;
2584}
2585
2586/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002587 * pci_prepare_to_sleep - prepare PCI device for system-wide transition
2588 * into a sleep state
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002589 * @dev: Device to handle.
2590 *
2591 * Choose the power state appropriate for the device depending on whether
2592 * it can wake up the system and/or is power manageable by the platform
2593 * (PCI_D3hot is the default) and put the device into that state.
2594 */
2595int pci_prepare_to_sleep(struct pci_dev *dev)
2596{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002597 bool wakeup = device_may_wakeup(&dev->dev);
2598 pci_power_t target_state = pci_target_state(dev, wakeup);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002599 int error;
2600
2601 if (target_state == PCI_POWER_ERROR)
2602 return -EIO;
2603
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002604 pci_enable_wake(dev, target_state, wakeup);
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002605
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002606 error = pci_set_power_state(dev, target_state);
2607
2608 if (error)
2609 pci_enable_wake(dev, target_state, false);
2610
2611 return error;
2612}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002613EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002614
2615/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002616 * pci_back_from_sleep - turn PCI device on during system-wide transition
2617 * into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002618 * @dev: Device to handle.
2619 *
Thomas Weber88393162010-03-16 11:47:56 +01002620 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002621 */
2622int pci_back_from_sleep(struct pci_dev *dev)
2623{
2624 pci_enable_wake(dev, PCI_D0, false);
2625 return pci_set_power_state(dev, PCI_D0);
2626}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002627EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002628
2629/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002630 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2631 * @dev: PCI device being suspended.
2632 *
2633 * Prepare @dev to generate wake-up events at run time and put it into a low
2634 * power state.
2635 */
2636int pci_finish_runtime_suspend(struct pci_dev *dev)
2637{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002638 pci_power_t target_state;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002639 int error;
2640
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002641 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002642 if (target_state == PCI_POWER_ERROR)
2643 return -EIO;
2644
Huang Ying448bd852012-06-23 10:23:51 +08002645 dev->runtime_d3cold = target_state == PCI_D3cold;
2646
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002647 __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002648
2649 error = pci_set_power_state(dev, target_state);
2650
Huang Ying448bd852012-06-23 10:23:51 +08002651 if (error) {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002652 pci_enable_wake(dev, target_state, false);
Huang Ying448bd852012-06-23 10:23:51 +08002653 dev->runtime_d3cold = false;
2654 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002655
2656 return error;
2657}
2658
2659/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002660 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2661 * @dev: Device to check.
2662 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002663 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002664 * (through the platform or using the native PCIe PME) or if the device supports
2665 * PME and one of its upstream bridges can generate wake-up events.
2666 */
2667bool pci_dev_run_wake(struct pci_dev *dev)
2668{
2669 struct pci_bus *bus = dev->bus;
2670
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002671 if (!dev->pme_support)
2672 return false;
2673
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002674 /* PME-capable in principle, but not from the target power state */
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002675 if (!pci_pme_capable(dev, pci_target_state(dev, true)))
Alan Stern6496ebd2016-10-21 16:45:38 -04002676 return false;
2677
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002678 if (device_can_wakeup(&dev->dev))
2679 return true;
2680
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002681 while (bus->parent) {
2682 struct pci_dev *bridge = bus->self;
2683
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002684 if (device_can_wakeup(&bridge->dev))
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002685 return true;
2686
2687 bus = bus->parent;
2688 }
2689
2690 /* We have reached the root bus. */
2691 if (bus->bridge)
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002692 return device_can_wakeup(bus->bridge);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002693
2694 return false;
2695}
2696EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2697
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002698/**
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002699 * pci_dev_need_resume - Check if it is necessary to resume the device.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002700 * @pci_dev: Device to check.
2701 *
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002702 * Return 'true' if the device is not runtime-suspended or it has to be
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002703 * reconfigured due to wakeup settings difference between system and runtime
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002704 * suspend, or the current power state of it is not suitable for the upcoming
2705 * (system-wide) transition.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002706 */
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002707bool pci_dev_need_resume(struct pci_dev *pci_dev)
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002708{
2709 struct device *dev = &pci_dev->dev;
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002710 pci_power_t target_state;
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002711
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002712 if (!pm_runtime_suspended(dev) || platform_pci_need_resume(pci_dev))
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002713 return true;
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002714
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002715 target_state = pci_target_state(pci_dev, device_may_wakeup(dev));
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002716
2717 /*
2718 * If the earlier platform check has not triggered, D3cold is just power
2719 * removal on top of D3hot, so no need to resume the device in that
2720 * case.
2721 */
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002722 return target_state != pci_dev->current_state &&
2723 target_state != PCI_D3cold &&
2724 pci_dev->current_state != PCI_D3hot;
2725}
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002726
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002727/**
2728 * pci_dev_adjust_pme - Adjust PME setting for a suspended device.
2729 * @pci_dev: Device to check.
2730 *
2731 * If the device is suspended and it is not configured for system wakeup,
2732 * disable PME for it to prevent it from waking up the system unnecessarily.
2733 *
2734 * Note that if the device's power state is D3cold and the platform check in
2735 * pci_dev_need_resume() has not triggered, the device's configuration need not
2736 * be changed.
2737 */
2738void pci_dev_adjust_pme(struct pci_dev *pci_dev)
2739{
2740 struct device *dev = &pci_dev->dev;
2741
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002742 spin_lock_irq(&dev->power.lock);
2743
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002744 if (pm_runtime_suspended(dev) && !device_may_wakeup(dev) &&
2745 pci_dev->current_state < PCI_D3cold)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002746 __pci_pme_active(pci_dev, false);
2747
2748 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002749}
2750
2751/**
2752 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2753 * @pci_dev: Device to handle.
2754 *
2755 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2756 * it might have been disabled during the prepare phase of system suspend if
2757 * the device was not configured for system wakeup.
2758 */
2759void pci_dev_complete_resume(struct pci_dev *pci_dev)
2760{
2761 struct device *dev = &pci_dev->dev;
2762
2763 if (!pci_dev_run_wake(pci_dev))
2764 return;
2765
2766 spin_lock_irq(&dev->power.lock);
2767
2768 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2769 __pci_pme_active(pci_dev, true);
2770
2771 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002772}
2773
Huang Yingb3c32c42012-10-25 09:36:03 +08002774void pci_config_pm_runtime_get(struct pci_dev *pdev)
2775{
2776 struct device *dev = &pdev->dev;
2777 struct device *parent = dev->parent;
2778
2779 if (parent)
2780 pm_runtime_get_sync(parent);
2781 pm_runtime_get_noresume(dev);
2782 /*
2783 * pdev->current_state is set to PCI_D3cold during suspending,
2784 * so wait until suspending completes
2785 */
2786 pm_runtime_barrier(dev);
2787 /*
2788 * Only need to resume devices in D3cold, because config
2789 * registers are still accessible for devices suspended but
2790 * not in D3cold.
2791 */
2792 if (pdev->current_state == PCI_D3cold)
2793 pm_runtime_resume(dev);
2794}
2795
2796void pci_config_pm_runtime_put(struct pci_dev *pdev)
2797{
2798 struct device *dev = &pdev->dev;
2799 struct device *parent = dev->parent;
2800
2801 pm_runtime_put(dev);
2802 if (parent)
2803 pm_runtime_put_sync(parent);
2804}
2805
Mika Westerberg85b0cae2019-01-31 19:38:56 +03002806static const struct dmi_system_id bridge_d3_blacklist[] = {
2807#ifdef CONFIG_X86
2808 {
2809 /*
2810 * Gigabyte X299 root port is not marked as hotplug capable
2811 * which allows Linux to power manage it. However, this
2812 * confuses the BIOS SMI handler so don't power manage root
2813 * ports on that system.
2814 */
2815 .ident = "X299 DESIGNARE EX-CF",
2816 .matches = {
2817 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
2818 DMI_MATCH(DMI_BOARD_NAME, "X299 DESIGNARE EX-CF"),
2819 },
2820 },
2821#endif
2822 { }
2823};
2824
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002825/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002826 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2827 * @bridge: Bridge to check
2828 *
2829 * This function checks if it is possible to move the bridge to D3.
Lukas Wunner47a8e232018-07-19 17:28:00 -05002830 * Currently we only allow D3 for recent enough PCIe ports and Thunderbolt.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002831 */
Lukas Wunnerc6a63302016-10-28 10:52:06 +02002832bool pci_bridge_d3_possible(struct pci_dev *bridge)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002833{
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002834 if (!pci_is_pcie(bridge))
2835 return false;
2836
2837 switch (pci_pcie_type(bridge)) {
2838 case PCI_EXP_TYPE_ROOT_PORT:
2839 case PCI_EXP_TYPE_UPSTREAM:
2840 case PCI_EXP_TYPE_DOWNSTREAM:
2841 if (pci_bridge_d3_disable)
2842 return false;
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002843
2844 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002845 * Hotplug ports handled by firmware in System Management Mode
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002846 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002847 */
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002848 if (bridge->is_hotplug_bridge && !pciehp_is_native(bridge))
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002849 return false;
2850
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002851 if (pci_bridge_d3_force)
2852 return true;
2853
Lukas Wunner47a8e232018-07-19 17:28:00 -05002854 /* Even the oldest 2010 Thunderbolt controller supports D3. */
2855 if (bridge->is_thunderbolt)
2856 return true;
2857
Mika Westerberg26ad34d2018-09-27 16:57:14 -05002858 /* Platform might know better if the bridge supports D3 */
2859 if (platform_pci_bridge_d3(bridge))
2860 return true;
2861
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002862 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002863 * Hotplug ports handled natively by the OS were not validated
2864 * by vendors for runtime D3 at least until 2018 because there
2865 * was no OS support.
2866 */
2867 if (bridge->is_hotplug_bridge)
2868 return false;
2869
Mika Westerberg85b0cae2019-01-31 19:38:56 +03002870 if (dmi_check_system(bridge_d3_blacklist))
2871 return false;
2872
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002873 /*
2874 * It should be safe to put PCIe ports from 2015 or newer
2875 * to D3.
2876 */
Andy Shevchenkoac950902018-02-22 14:59:23 +02002877 if (dmi_get_bios_year() >= 2015)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002878 return true;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002879 break;
2880 }
2881
2882 return false;
2883}
2884
2885static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2886{
2887 bool *d3cold_ok = data;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002888
Lukas Wunner718a0602016-10-28 10:52:06 +02002889 if (/* The device needs to be allowed to go D3cold ... */
2890 dev->no_d3cold || !dev->d3cold_allowed ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002891
Lukas Wunner718a0602016-10-28 10:52:06 +02002892 /* ... and if it is wakeup capable to do so from D3cold. */
2893 (device_may_wakeup(&dev->dev) &&
2894 !pci_pme_capable(dev, PCI_D3cold)) ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002895
Lukas Wunner718a0602016-10-28 10:52:06 +02002896 /* If it is a bridge it must be allowed to go to D3. */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002897 !pci_power_manageable(dev))
Lukas Wunner718a0602016-10-28 10:52:06 +02002898
2899 *d3cold_ok = false;
2900
2901 return !*d3cold_ok;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002902}
2903
2904/*
2905 * pci_bridge_d3_update - Update bridge D3 capabilities
2906 * @dev: PCI device which is changed
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002907 *
2908 * Update upstream bridge PM capabilities accordingly depending on if the
2909 * device PM configuration was changed or the device is being removed. The
2910 * change is also propagated upstream.
2911 */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002912void pci_bridge_d3_update(struct pci_dev *dev)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002913{
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002914 bool remove = !device_is_registered(&dev->dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002915 struct pci_dev *bridge;
2916 bool d3cold_ok = true;
2917
2918 bridge = pci_upstream_bridge(dev);
2919 if (!bridge || !pci_bridge_d3_possible(bridge))
2920 return;
2921
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002922 /*
Lukas Wunnere8559b712016-10-28 10:52:06 +02002923 * If D3 is currently allowed for the bridge, removing one of its
2924 * children won't change that.
2925 */
2926 if (remove && bridge->bridge_d3)
2927 return;
2928
2929 /*
2930 * If D3 is currently allowed for the bridge and a child is added or
2931 * changed, disallowance of D3 can only be caused by that child, so
2932 * we only need to check that single device, not any of its siblings.
2933 *
2934 * If D3 is currently not allowed for the bridge, checking the device
2935 * first may allow us to skip checking its siblings.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002936 */
2937 if (!remove)
2938 pci_dev_check_d3cold(dev, &d3cold_ok);
2939
Lukas Wunnere8559b712016-10-28 10:52:06 +02002940 /*
2941 * If D3 is currently not allowed for the bridge, this may be caused
2942 * either by the device being changed/removed or any of its siblings,
2943 * so we need to go through all children to find out if one of them
2944 * continues to block D3.
2945 */
2946 if (d3cold_ok && !bridge->bridge_d3)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002947 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2948 &d3cold_ok);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002949
2950 if (bridge->bridge_d3 != d3cold_ok) {
2951 bridge->bridge_d3 = d3cold_ok;
2952 /* Propagate change to upstream bridges */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002953 pci_bridge_d3_update(bridge);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002954 }
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002955}
2956
2957/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002958 * pci_d3cold_enable - Enable D3cold for device
2959 * @dev: PCI device to handle
2960 *
2961 * This function can be used in drivers to enable D3cold from the device
2962 * they handle. It also updates upstream PCI bridge PM capabilities
2963 * accordingly.
2964 */
2965void pci_d3cold_enable(struct pci_dev *dev)
2966{
2967 if (dev->no_d3cold) {
2968 dev->no_d3cold = false;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002969 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002970 }
2971}
2972EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2973
2974/**
2975 * pci_d3cold_disable - Disable D3cold for device
2976 * @dev: PCI device to handle
2977 *
2978 * This function can be used in drivers to disable D3cold from the device
2979 * they handle. It also updates upstream PCI bridge PM capabilities
2980 * accordingly.
2981 */
2982void pci_d3cold_disable(struct pci_dev *dev)
2983{
2984 if (!dev->no_d3cold) {
2985 dev->no_d3cold = true;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002986 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002987 }
2988}
2989EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2990
2991/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002992 * pci_pm_init - Initialize PM functions of given PCI device
2993 * @dev: PCI device to handle.
2994 */
2995void pci_pm_init(struct pci_dev *dev)
2996{
2997 int pm;
Felipe Balbid6112f82018-09-07 09:16:51 +03002998 u16 status;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002999 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07003000
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01003001 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08003002 pm_runtime_set_active(&dev->dev);
3003 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01003004 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02003005 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01003006
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003007 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00003008 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003009
Linus Torvalds1da177e2005-04-16 15:20:36 -07003010 /* find PCI PM capability in list */
3011 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07003012 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08003013 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003014 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003015 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003016
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003017 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003018 pci_err(dev, "unsupported PM cap regs version (%u)\n",
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003019 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08003020 return;
David Brownell075c1772007-04-26 00:12:06 -07003021 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003022
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003023 dev->pm_cap = pm;
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +00003024 dev->d3hot_delay = PCI_PM_D3HOT_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08003025 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003026 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08003027 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003028
3029 dev->d1_support = false;
3030 dev->d2_support = false;
3031 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003032 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003033 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003034 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003035 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003036
3037 if (dev->d1_support || dev->d2_support)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003038 pci_info(dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07003039 dev->d1_support ? " D1" : "",
3040 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003041 }
3042
3043 pmc &= PCI_PM_CAP_PME_MASK;
3044 if (pmc) {
Mohan Kumar34c6b712019-04-20 07:07:20 +03003045 pci_info(dev, "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003046 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
3047 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
3048 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +00003049 (pmc & PCI_PM_CAP_PME_D3hot) ? " D3hot" : "",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003050 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003051 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02003052 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003053 /*
3054 * Make device's PM flags reflect the wake-up capability, but
3055 * let the user space enable it to wake up the system as needed.
3056 */
3057 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003058 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003059 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003060 }
Felipe Balbid6112f82018-09-07 09:16:51 +03003061
3062 pci_read_config_word(dev, PCI_STATUS, &status);
3063 if (status & PCI_STATUS_IMM_READY)
3064 dev->imm_ready = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003065}
3066
Sean O. Stalley938174e2015-10-29 17:35:39 -05003067static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
3068{
Alex Williamson92efb1b2016-05-16 15:12:02 -05003069 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05003070
3071 switch (prop) {
3072 case PCI_EA_P_MEM:
3073 case PCI_EA_P_VF_MEM:
3074 flags |= IORESOURCE_MEM;
3075 break;
3076 case PCI_EA_P_MEM_PREFETCH:
3077 case PCI_EA_P_VF_MEM_PREFETCH:
3078 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
3079 break;
3080 case PCI_EA_P_IO:
3081 flags |= IORESOURCE_IO;
3082 break;
3083 default:
3084 return 0;
3085 }
3086
3087 return flags;
3088}
3089
3090static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
3091 u8 prop)
3092{
3093 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
3094 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05003095#ifdef CONFIG_PCI_IOV
3096 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
3097 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
3098 return &dev->resource[PCI_IOV_RESOURCES +
3099 bei - PCI_EA_BEI_VF_BAR0];
3100#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05003101 else if (bei == PCI_EA_BEI_ROM)
3102 return &dev->resource[PCI_ROM_RESOURCE];
3103 else
3104 return NULL;
3105}
3106
3107/* Read an Enhanced Allocation (EA) entry */
3108static int pci_ea_read(struct pci_dev *dev, int offset)
3109{
3110 struct resource *res;
3111 int ent_size, ent_offset = offset;
3112 resource_size_t start, end;
3113 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05003114 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05003115 u8 prop;
3116 bool support_64 = (sizeof(resource_size_t) >= 8);
3117
3118 pci_read_config_dword(dev, ent_offset, &dw0);
3119 ent_offset += 4;
3120
3121 /* Entry size field indicates DWORDs after 1st */
3122 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
3123
3124 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
3125 goto out;
3126
Bjorn Helgaas26635112015-10-29 17:35:40 -05003127 bei = (dw0 & PCI_EA_BEI) >> 4;
3128 prop = (dw0 & PCI_EA_PP) >> 8;
3129
Sean O. Stalley938174e2015-10-29 17:35:39 -05003130 /*
3131 * If the Property is in the reserved range, try the Secondary
3132 * Property instead.
3133 */
3134 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05003135 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05003136 if (prop > PCI_EA_P_BRIDGE_IO)
3137 goto out;
3138
Bjorn Helgaas26635112015-10-29 17:35:40 -05003139 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05003140 if (!res) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003141 pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05003142 goto out;
3143 }
3144
3145 flags = pci_ea_flags(dev, prop);
3146 if (!flags) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003147 pci_err(dev, "Unsupported EA properties: %#x\n", prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05003148 goto out;
3149 }
3150
3151 /* Read Base */
3152 pci_read_config_dword(dev, ent_offset, &base);
3153 start = (base & PCI_EA_FIELD_MASK);
3154 ent_offset += 4;
3155
3156 /* Read MaxOffset */
3157 pci_read_config_dword(dev, ent_offset, &max_offset);
3158 ent_offset += 4;
3159
3160 /* Read Base MSBs (if 64-bit entry) */
3161 if (base & PCI_EA_IS_64) {
3162 u32 base_upper;
3163
3164 pci_read_config_dword(dev, ent_offset, &base_upper);
3165 ent_offset += 4;
3166
3167 flags |= IORESOURCE_MEM_64;
3168
3169 /* entry starts above 32-bit boundary, can't use */
3170 if (!support_64 && base_upper)
3171 goto out;
3172
3173 if (support_64)
3174 start |= ((u64)base_upper << 32);
3175 }
3176
3177 end = start + (max_offset | 0x03);
3178
3179 /* Read MaxOffset MSBs (if 64-bit entry) */
3180 if (max_offset & PCI_EA_IS_64) {
3181 u32 max_offset_upper;
3182
3183 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
3184 ent_offset += 4;
3185
3186 flags |= IORESOURCE_MEM_64;
3187
3188 /* entry too big, can't use */
3189 if (!support_64 && max_offset_upper)
3190 goto out;
3191
3192 if (support_64)
3193 end += ((u64)max_offset_upper << 32);
3194 }
3195
3196 if (end < start) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003197 pci_err(dev, "EA Entry crosses address boundary\n");
Sean O. Stalley938174e2015-10-29 17:35:39 -05003198 goto out;
3199 }
3200
3201 if (ent_size != ent_offset - offset) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003202 pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
Sean O. Stalley938174e2015-10-29 17:35:39 -05003203 ent_size, ent_offset - offset);
3204 goto out;
3205 }
3206
3207 res->name = pci_name(dev);
3208 res->start = start;
3209 res->end = end;
3210 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003211
3212 if (bei <= PCI_EA_BEI_BAR5)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003213 pci_info(dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003214 bei, res, prop);
3215 else if (bei == PCI_EA_BEI_ROM)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003216 pci_info(dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003217 res, prop);
3218 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003219 pci_info(dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003220 bei - PCI_EA_BEI_VF_BAR0, res, prop);
3221 else
Mohan Kumar34c6b712019-04-20 07:07:20 +03003222 pci_info(dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003223 bei, res, prop);
3224
Sean O. Stalley938174e2015-10-29 17:35:39 -05003225out:
3226 return offset + ent_size;
3227}
3228
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05003229/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05003230void pci_ea_init(struct pci_dev *dev)
3231{
3232 int ea;
3233 u8 num_ent;
3234 int offset;
3235 int i;
3236
3237 /* find PCI EA capability in list */
3238 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
3239 if (!ea)
3240 return;
3241
3242 /* determine the number of entries */
3243 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
3244 &num_ent);
3245 num_ent &= PCI_EA_NUM_ENT_MASK;
3246
3247 offset = ea + PCI_EA_FIRST_ENT;
3248
3249 /* Skip DWORD 2 for type 1 functions */
3250 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
3251 offset += 4;
3252
3253 /* parse each EA entry */
3254 for (i = 0; i < num_ent; ++i)
3255 offset = pci_ea_read(dev, offset);
3256}
3257
Yinghai Lu34a48762012-02-11 00:18:41 -08003258static void pci_add_saved_cap(struct pci_dev *pci_dev,
3259 struct pci_cap_saved_state *new_cap)
3260{
3261 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
3262}
3263
Jesse Barneseb9c39d2008-12-17 12:10:05 -08003264/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003265 * _pci_add_cap_save_buffer - allocate buffer for saving given
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003266 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003267 * @dev: the PCI device
3268 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003269 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003270 * @size: requested size of the buffer
3271 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003272static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
3273 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003274{
3275 int pos;
3276 struct pci_cap_saved_state *save_state;
3277
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003278 if (extended)
3279 pos = pci_find_ext_capability(dev, cap);
3280 else
3281 pos = pci_find_capability(dev, cap);
3282
Wei Yang0a1a9b42015-06-30 09:16:44 +08003283 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003284 return 0;
3285
3286 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
3287 if (!save_state)
3288 return -ENOMEM;
3289
Alex Williamson24a4742f2011-05-10 10:02:11 -06003290 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003291 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06003292 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003293 pci_add_saved_cap(dev, save_state);
3294
3295 return 0;
3296}
3297
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003298int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
3299{
3300 return _pci_add_cap_save_buffer(dev, cap, false, size);
3301}
3302
3303int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
3304{
3305 return _pci_add_cap_save_buffer(dev, cap, true, size);
3306}
3307
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003308/**
3309 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
3310 * @dev: the PCI device
3311 */
3312void pci_allocate_cap_save_buffers(struct pci_dev *dev)
3313{
3314 int error;
3315
Yu Zhao89858512009-02-16 02:55:47 +08003316 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
3317 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003318 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003319 pci_err(dev, "unable to preallocate PCI Express save buffer\n");
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003320
3321 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
3322 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003323 pci_err(dev, "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07003324
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06003325 error = pci_add_ext_cap_save_buffer(dev, PCI_EXT_CAP_ID_LTR,
3326 2 * sizeof(u16));
3327 if (error)
3328 pci_err(dev, "unable to allocate suspend buffer for LTR\n");
3329
Alex Williamson425c1b22013-12-17 16:43:51 -07003330 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003331}
3332
Yinghai Luf7968412012-02-11 00:18:30 -08003333void pci_free_cap_save_buffers(struct pci_dev *dev)
3334{
3335 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08003336 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08003337
Sasha Levinb67bfe02013-02-27 17:06:00 -08003338 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08003339 kfree(tmp);
3340}
3341
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003342/**
Yijing Wang31ab2472013-01-15 11:12:17 +08003343 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08003344 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08003345 *
3346 * If @dev and its upstream bridge both support ARI, enable ARI in the
3347 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08003348 */
Yijing Wang31ab2472013-01-15 11:12:17 +08003349void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08003350{
Yu Zhao58c3a722008-10-14 14:02:53 +08003351 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08003352 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08003353
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003354 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08003355 return;
3356
Zhao, Yu81135872008-10-23 13:15:39 +08003357 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06003358 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08003359 return;
3360
Jiang Liu59875ae2012-07-24 17:20:06 +08003361 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08003362 if (!(cap & PCI_EXP_DEVCAP2_ARI))
3363 return;
3364
Yijing Wangb0cc6022013-01-15 11:12:16 +08003365 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
3366 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
3367 PCI_EXP_DEVCTL2_ARI);
3368 bridge->ari_enabled = 1;
3369 } else {
3370 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
3371 PCI_EXP_DEVCTL2_ARI);
3372 bridge->ari_enabled = 0;
3373 }
Yu Zhao58c3a722008-10-14 14:02:53 +08003374}
3375
Alex Williamson0a671192013-06-27 16:39:48 -06003376static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
3377{
3378 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06003379 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06003380
Rajat Jain52fbf5b2020-07-07 15:46:02 -07003381 pos = pdev->acs_cap;
Alex Williamson0a671192013-06-27 16:39:48 -06003382 if (!pos)
3383 return false;
3384
Alex Williamson83db7e02013-06-27 16:39:54 -06003385 /*
3386 * Except for egress control, capabilities are either required
3387 * or only required if controllable. Features missing from the
3388 * capability field can therefore be assumed as hard-wired enabled.
3389 */
3390 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
3391 acs_flags &= (cap | PCI_ACS_EC);
3392
Alex Williamson0a671192013-06-27 16:39:48 -06003393 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
3394 return (ctrl & acs_flags) == acs_flags;
3395}
3396
Allen Kayae21ee62009-10-07 10:27:17 -07003397/**
Alex Williamsonad805752012-06-11 05:27:07 +00003398 * pci_acs_enabled - test ACS against required flags for a given device
3399 * @pdev: device to test
3400 * @acs_flags: required PCI ACS flags
3401 *
3402 * Return true if the device supports the provided flags. Automatically
3403 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06003404 *
3405 * Note that this interface checks the effective ACS capabilities of the
3406 * device rather than the actual capabilities. For instance, most single
3407 * function endpoints are not required to support ACS because they have no
3408 * opportunity for peer-to-peer access. We therefore return 'true'
3409 * regardless of whether the device exposes an ACS capability. This makes
3410 * it much easier for callers of this function to ignore the actual type
3411 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00003412 */
3413bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
3414{
Alex Williamson0a671192013-06-27 16:39:48 -06003415 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00003416
3417 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
3418 if (ret >= 0)
3419 return ret > 0;
3420
Alex Williamson0a671192013-06-27 16:39:48 -06003421 /*
3422 * Conventional PCI and PCI-X devices never support ACS, either
3423 * effectively or actually. The shared bus topology implies that
3424 * any device on the bus can receive or snoop DMA.
3425 */
Alex Williamsonad805752012-06-11 05:27:07 +00003426 if (!pci_is_pcie(pdev))
3427 return false;
3428
Alex Williamson0a671192013-06-27 16:39:48 -06003429 switch (pci_pcie_type(pdev)) {
3430 /*
3431 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003432 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06003433 * handle them as we would a non-PCIe device.
3434 */
3435 case PCI_EXP_TYPE_PCIE_BRIDGE:
3436 /*
3437 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
3438 * applicable... must never implement an ACS Extended Capability...".
3439 * This seems arbitrary, but we take a conservative interpretation
3440 * of this statement.
3441 */
3442 case PCI_EXP_TYPE_PCI_BRIDGE:
3443 case PCI_EXP_TYPE_RC_EC:
3444 return false;
3445 /*
3446 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
3447 * implement ACS in order to indicate their peer-to-peer capabilities,
3448 * regardless of whether they are single- or multi-function devices.
3449 */
3450 case PCI_EXP_TYPE_DOWNSTREAM:
3451 case PCI_EXP_TYPE_ROOT_PORT:
3452 return pci_acs_flags_enabled(pdev, acs_flags);
3453 /*
3454 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
3455 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003456 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06003457 * device. The footnote for section 6.12 indicates the specific
3458 * PCIe types included here.
3459 */
3460 case PCI_EXP_TYPE_ENDPOINT:
3461 case PCI_EXP_TYPE_UPSTREAM:
3462 case PCI_EXP_TYPE_LEG_END:
3463 case PCI_EXP_TYPE_RC_END:
3464 if (!pdev->multifunction)
3465 break;
3466
Alex Williamson0a671192013-06-27 16:39:48 -06003467 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00003468 }
3469
Alex Williamson0a671192013-06-27 16:39:48 -06003470 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003471 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06003472 * to single function devices with the exception of downstream ports.
3473 */
Alex Williamsonad805752012-06-11 05:27:07 +00003474 return true;
3475}
3476
3477/**
3478 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
3479 * @start: starting downstream device
3480 * @end: ending upstream device or NULL to search to the root bus
3481 * @acs_flags: required flags
3482 *
3483 * Walk up a device tree from start to end testing PCI ACS support. If
3484 * any step along the way does not support the required flags, return false.
3485 */
3486bool pci_acs_path_enabled(struct pci_dev *start,
3487 struct pci_dev *end, u16 acs_flags)
3488{
3489 struct pci_dev *pdev, *parent = start;
3490
3491 do {
3492 pdev = parent;
3493
3494 if (!pci_acs_enabled(pdev, acs_flags))
3495 return false;
3496
3497 if (pci_is_root_bus(pdev->bus))
3498 return (end == NULL);
3499
3500 parent = pdev->bus->self;
3501 } while (pdev != end);
3502
3503 return true;
3504}
3505
3506/**
Rajat Jain52fbf5b2020-07-07 15:46:02 -07003507 * pci_acs_init - Initialize ACS if hardware supports it
3508 * @dev: the PCI device
3509 */
3510void pci_acs_init(struct pci_dev *dev)
3511{
3512 dev->acs_cap = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
3513
Rajat Jain462b58f2020-10-28 16:15:45 -07003514 /*
3515 * Attempt to enable ACS regardless of capability because some Root
3516 * Ports (e.g. those quirked with *_intel_pch_acs_*) do not have
3517 * the standard ACS capability but still support ACS via those
3518 * quirks.
3519 */
3520 pci_enable_acs(dev);
Rajat Jain52fbf5b2020-07-07 15:46:02 -07003521}
3522
3523/**
Christian König276b7382017-10-24 14:40:20 -05003524 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
3525 * @pdev: PCI device
3526 * @bar: BAR to find
3527 *
3528 * Helper to find the position of the ctrl register for a BAR.
3529 * Returns -ENOTSUPP if resizable BARs are not supported at all.
3530 * Returns -ENOENT if no ctrl register for the BAR could be found.
3531 */
3532static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
3533{
3534 unsigned int pos, nbars, i;
3535 u32 ctrl;
3536
3537 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
3538 if (!pos)
3539 return -ENOTSUPP;
3540
3541 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3542 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
3543 PCI_REBAR_CTRL_NBAR_SHIFT;
3544
3545 for (i = 0; i < nbars; i++, pos += 8) {
3546 int bar_idx;
3547
3548 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3549 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
3550 if (bar_idx == bar)
3551 return pos;
3552 }
3553
3554 return -ENOENT;
3555}
3556
3557/**
3558 * pci_rebar_get_possible_sizes - get possible sizes for BAR
3559 * @pdev: PCI device
3560 * @bar: BAR to query
3561 *
3562 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
3563 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
3564 */
3565u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
3566{
3567 int pos;
3568 u32 cap;
3569
3570 pos = pci_rebar_find_pos(pdev, bar);
3571 if (pos < 0)
3572 return 0;
3573
3574 pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
3575 return (cap & PCI_REBAR_CAP_SIZES) >> 4;
3576}
3577
3578/**
3579 * pci_rebar_get_current_size - get the current size of a BAR
3580 * @pdev: PCI device
3581 * @bar: BAR to set size to
3582 *
3583 * Read the size of a BAR from the resizable BAR config.
3584 * Returns size if found or negative error code.
3585 */
3586int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
3587{
3588 int pos;
3589 u32 ctrl;
3590
3591 pos = pci_rebar_find_pos(pdev, bar);
3592 if (pos < 0)
3593 return pos;
3594
3595 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
Christian Königb1277a22018-06-29 19:55:03 -05003596 return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003597}
3598
3599/**
3600 * pci_rebar_set_size - set a new size for a BAR
3601 * @pdev: PCI device
3602 * @bar: BAR to set size to
3603 * @size: new size as defined in the spec (0=1MB, 19=512GB)
3604 *
3605 * Set the new size of a BAR as defined in the spec.
3606 * Returns zero if resizing was successful, error code otherwise.
3607 */
3608int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
3609{
3610 int pos;
3611 u32 ctrl;
3612
3613 pos = pci_rebar_find_pos(pdev, bar);
3614 if (pos < 0)
3615 return pos;
3616
3617 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3618 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05003619 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003620 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
3621 return 0;
3622}
3623
3624/**
Jay Cornwall430a2362018-01-04 19:44:59 -05003625 * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
3626 * @dev: the PCI device
3627 * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
3628 * PCI_EXP_DEVCAP2_ATOMIC_COMP32
3629 * PCI_EXP_DEVCAP2_ATOMIC_COMP64
3630 * PCI_EXP_DEVCAP2_ATOMIC_COMP128
3631 *
3632 * Return 0 if all upstream bridges support AtomicOp routing, egress
3633 * blocking is disabled on all upstream ports, and the root port supports
3634 * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
3635 * AtomicOp completion), or negative otherwise.
3636 */
3637int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
3638{
3639 struct pci_bus *bus = dev->bus;
3640 struct pci_dev *bridge;
3641 u32 cap, ctl2;
3642
3643 if (!pci_is_pcie(dev))
3644 return -EINVAL;
3645
3646 /*
3647 * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
3648 * AtomicOp requesters. For now, we only support endpoints as
3649 * requesters and root ports as completers. No endpoints as
3650 * completers, and no peer-to-peer.
3651 */
3652
3653 switch (pci_pcie_type(dev)) {
3654 case PCI_EXP_TYPE_ENDPOINT:
3655 case PCI_EXP_TYPE_LEG_END:
3656 case PCI_EXP_TYPE_RC_END:
3657 break;
3658 default:
3659 return -EINVAL;
3660 }
3661
3662 while (bus->parent) {
3663 bridge = bus->self;
3664
3665 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
3666
3667 switch (pci_pcie_type(bridge)) {
3668 /* Ensure switch ports support AtomicOp routing */
3669 case PCI_EXP_TYPE_UPSTREAM:
3670 case PCI_EXP_TYPE_DOWNSTREAM:
3671 if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
3672 return -EINVAL;
3673 break;
3674
3675 /* Ensure root port supports all the sizes we care about */
3676 case PCI_EXP_TYPE_ROOT_PORT:
3677 if ((cap & cap_mask) != cap_mask)
3678 return -EINVAL;
3679 break;
3680 }
3681
3682 /* Ensure upstream ports don't block AtomicOps on egress */
Mika Westerbergca784102019-08-22 11:55:53 +03003683 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM) {
Jay Cornwall430a2362018-01-04 19:44:59 -05003684 pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
3685 &ctl2);
3686 if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
3687 return -EINVAL;
3688 }
3689
3690 bus = bus->parent;
3691 }
3692
3693 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
3694 PCI_EXP_DEVCTL2_ATOMIC_REQ);
3695 return 0;
3696}
3697EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
3698
3699/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003700 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
3701 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08003702 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003703 *
3704 * Perform INTx swizzling for a device behind one level of bridge. This is
3705 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003706 * behind bridges on add-in cards. For devices with ARI enabled, the slot
3707 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
3708 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003709 */
John Crispin3df425f2012-04-12 17:33:07 +02003710u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003711{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003712 int slot;
3713
3714 if (pci_ari_enabled(dev->bus))
3715 slot = 0;
3716 else
3717 slot = PCI_SLOT(dev->devfn);
3718
3719 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003720}
3721
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003722int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003723{
3724 u8 pin;
3725
Kristen Accardi514d2072005-11-02 16:24:39 -08003726 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003727 if (!pin)
3728 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07003729
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09003730 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003731 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003732 dev = dev->bus->self;
3733 }
3734 *bridge = dev;
3735 return pin;
3736}
3737
3738/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003739 * pci_common_swizzle - swizzle INTx all the way to root bridge
3740 * @dev: the PCI device
3741 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3742 *
3743 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3744 * bridges all the way up to a PCI root bus.
3745 */
3746u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3747{
3748 u8 pin = *pinp;
3749
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09003750 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003751 pin = pci_swizzle_interrupt_pin(dev, pin);
3752 dev = dev->bus->self;
3753 }
3754 *pinp = pin;
3755 return PCI_SLOT(dev->devfn);
3756}
Ray Juie6b29de2015-04-08 11:21:33 -07003757EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003758
3759/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003760 * pci_release_region - Release a PCI bar
3761 * @pdev: PCI device whose resources were previously reserved by
3762 * pci_request_region()
3763 * @bar: BAR to release
Linus Torvalds1da177e2005-04-16 15:20:36 -07003764 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003765 * Releases the PCI I/O and memory resources previously reserved by a
3766 * successful call to pci_request_region(). Call this function only
3767 * after all use of the PCI regions has ceased.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003768 */
3769void pci_release_region(struct pci_dev *pdev, int bar)
3770{
Tejun Heo9ac78492007-01-20 16:00:26 +09003771 struct pci_devres *dr;
3772
Linus Torvalds1da177e2005-04-16 15:20:36 -07003773 if (pci_resource_len(pdev, bar) == 0)
3774 return;
3775 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3776 release_region(pci_resource_start(pdev, bar),
3777 pci_resource_len(pdev, bar));
3778 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3779 release_mem_region(pci_resource_start(pdev, bar),
3780 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003781
3782 dr = find_pci_dr(pdev);
3783 if (dr)
3784 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003785}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003786EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003787
3788/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003789 * __pci_request_region - Reserved PCI I/O and memory resource
3790 * @pdev: PCI device whose resources are to be reserved
3791 * @bar: BAR to be reserved
3792 * @res_name: Name to be associated with resource.
3793 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003794 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003795 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3796 * being reserved by owner @res_name. Do not access any
3797 * address inside the PCI regions unless this call returns
3798 * successfully.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003799 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003800 * If @exclusive is set, then the region is marked so that userspace
3801 * is explicitly not allowed to map the resource via /dev/mem or
3802 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003803 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003804 * Returns 0 on success, or %EBUSY on error. A warning
3805 * message is also printed on failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003806 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003807static int __pci_request_region(struct pci_dev *pdev, int bar,
3808 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003809{
Tejun Heo9ac78492007-01-20 16:00:26 +09003810 struct pci_devres *dr;
3811
Linus Torvalds1da177e2005-04-16 15:20:36 -07003812 if (pci_resource_len(pdev, bar) == 0)
3813 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003814
Linus Torvalds1da177e2005-04-16 15:20:36 -07003815 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3816 if (!request_region(pci_resource_start(pdev, bar),
3817 pci_resource_len(pdev, bar), res_name))
3818 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003819 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003820 if (!__request_mem_region(pci_resource_start(pdev, bar),
3821 pci_resource_len(pdev, bar), res_name,
3822 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003823 goto err_out;
3824 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003825
3826 dr = find_pci_dr(pdev);
3827 if (dr)
3828 dr->region_mask |= 1 << bar;
3829
Linus Torvalds1da177e2005-04-16 15:20:36 -07003830 return 0;
3831
3832err_out:
Frederick Lawler7506dc72018-01-18 12:55:24 -06003833 pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003834 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003835 return -EBUSY;
3836}
3837
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003838/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003839 * pci_request_region - Reserve PCI I/O and memory resource
3840 * @pdev: PCI device whose resources are to be reserved
3841 * @bar: BAR to be reserved
3842 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003843 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003844 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3845 * being reserved by owner @res_name. Do not access any
3846 * address inside the PCI regions unless this call returns
3847 * successfully.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003848 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003849 * Returns 0 on success, or %EBUSY on error. A warning
3850 * message is also printed on failure.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003851 */
3852int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3853{
3854 return __pci_request_region(pdev, bar, res_name, 0);
3855}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003856EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003857
3858/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003859 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3860 * @pdev: PCI device whose resources were previously reserved
3861 * @bars: Bitmask of BARs to be released
3862 *
3863 * Release selected PCI I/O and memory resources previously reserved.
3864 * Call this function only after all use of the PCI regions has ceased.
3865 */
3866void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3867{
3868 int i;
3869
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003870 for (i = 0; i < PCI_STD_NUM_BARS; i++)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003871 if (bars & (1 << i))
3872 pci_release_region(pdev, i);
3873}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003874EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003875
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003876static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003877 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003878{
3879 int i;
3880
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003881 for (i = 0; i < PCI_STD_NUM_BARS; i++)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003882 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003883 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003884 goto err_out;
3885 return 0;
3886
3887err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003888 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003889 if (bars & (1 << i))
3890 pci_release_region(pdev, i);
3891
3892 return -EBUSY;
3893}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003894
Arjan van de Vene8de1482008-10-22 19:55:31 -07003895
3896/**
3897 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3898 * @pdev: PCI device whose resources are to be reserved
3899 * @bars: Bitmask of BARs to be requested
3900 * @res_name: Name to be associated with resource
3901 */
3902int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3903 const char *res_name)
3904{
3905 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3906}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003907EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003908
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003909int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3910 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003911{
3912 return __pci_request_selected_regions(pdev, bars, res_name,
3913 IORESOURCE_EXCLUSIVE);
3914}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003915EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003916
Linus Torvalds1da177e2005-04-16 15:20:36 -07003917/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003918 * pci_release_regions - Release reserved PCI I/O and memory resources
3919 * @pdev: PCI device whose resources were previously reserved by
3920 * pci_request_regions()
Linus Torvalds1da177e2005-04-16 15:20:36 -07003921 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003922 * Releases all PCI I/O and memory resources previously reserved by a
3923 * successful call to pci_request_regions(). Call this function only
3924 * after all use of the PCI regions has ceased.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003925 */
3926
3927void pci_release_regions(struct pci_dev *pdev)
3928{
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003929 pci_release_selected_regions(pdev, (1 << PCI_STD_NUM_BARS) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003930}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003931EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003932
3933/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003934 * pci_request_regions - Reserve PCI I/O and memory resources
3935 * @pdev: PCI device whose resources are to be reserved
3936 * @res_name: Name to be associated with resource.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003937 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003938 * Mark all PCI regions associated with PCI device @pdev as
3939 * being reserved by owner @res_name. Do not access any
3940 * address inside the PCI regions unless this call returns
3941 * successfully.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003942 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003943 * Returns 0 on success, or %EBUSY on error. A warning
3944 * message is also printed on failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003945 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05003946int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003947{
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003948 return pci_request_selected_regions(pdev,
3949 ((1 << PCI_STD_NUM_BARS) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003950}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003951EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003952
3953/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003954 * pci_request_regions_exclusive - Reserve PCI I/O and memory resources
3955 * @pdev: PCI device whose resources are to be reserved
3956 * @res_name: Name to be associated with resource.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003957 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003958 * Mark all PCI regions associated with PCI device @pdev as being reserved
3959 * by owner @res_name. Do not access any address inside the PCI regions
3960 * unless this call returns successfully.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003961 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003962 * pci_request_regions_exclusive() will mark the region so that /dev/mem
3963 * and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003964 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003965 * Returns 0 on success, or %EBUSY on error. A warning message is also
3966 * printed on failure.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003967 */
3968int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3969{
3970 return pci_request_selected_regions_exclusive(pdev,
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003971 ((1 << PCI_STD_NUM_BARS) - 1), res_name);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003972}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003973EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003974
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003975/*
3976 * Record the PCI IO range (expressed as CPU physical address + size).
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003977 * Return a negative value if an error has occurred, zero otherwise
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003978 */
Gabriele Paolonifcfaab32018-03-15 02:15:52 +08003979int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
3980 resource_size_t size)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003981{
Zhichang Yuan57453922018-03-15 02:15:53 +08003982 int ret = 0;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003983#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08003984 struct logic_pio_hwaddr *range;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003985
Zhichang Yuan57453922018-03-15 02:15:53 +08003986 if (!size || addr + size < addr)
3987 return -EINVAL;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003988
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003989 range = kzalloc(sizeof(*range), GFP_ATOMIC);
Zhichang Yuan57453922018-03-15 02:15:53 +08003990 if (!range)
3991 return -ENOMEM;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003992
Zhichang Yuan57453922018-03-15 02:15:53 +08003993 range->fwnode = fwnode;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003994 range->size = size;
Zhichang Yuan57453922018-03-15 02:15:53 +08003995 range->hw_start = addr;
3996 range->flags = LOGIC_PIO_CPU_MMIO;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003997
Zhichang Yuan57453922018-03-15 02:15:53 +08003998 ret = logic_pio_register_range(range);
3999 if (ret)
4000 kfree(range);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004001#endif
4002
Zhichang Yuan57453922018-03-15 02:15:53 +08004003 return ret;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004004}
4005
4006phys_addr_t pci_pio_to_address(unsigned long pio)
4007{
4008 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
4009
4010#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08004011 if (pio >= MMIO_UPPER_LIMIT)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004012 return address;
4013
Zhichang Yuan57453922018-03-15 02:15:53 +08004014 address = logic_pio_to_hwaddr(pio);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004015#endif
4016
4017 return address;
4018}
4019
4020unsigned long __weak pci_address_to_pio(phys_addr_t address)
4021{
4022#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08004023 return logic_pio_trans_cpuaddr(address);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004024#else
4025 if (address > IO_SPACE_LIMIT)
4026 return (unsigned long)-1;
4027
4028 return (unsigned long) address;
4029#endif
4030}
4031
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004032/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004033 * pci_remap_iospace - Remap the memory mapped I/O space
4034 * @res: Resource describing the I/O space
4035 * @phys_addr: physical address of range to be mapped
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004036 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004037 * Remap the memory mapped I/O space described by the @res and the CPU
4038 * physical address @phys_addr into virtual address space. Only
4039 * architectures that have memory mapped IO functions defined (and the
4040 * PCI_IOBASE value defined) should call this function.
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004041 */
Lorenzo Pieralisi7b309ae2017-04-19 17:48:50 +01004042int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004043{
4044#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
4045 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
4046
4047 if (!(res->flags & IORESOURCE_IO))
4048 return -EINVAL;
4049
4050 if (res->end > IO_SPACE_LIMIT)
4051 return -EINVAL;
4052
4053 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
4054 pgprot_device(PAGE_KERNEL));
4055#else
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004056 /*
4057 * This architecture does not have memory mapped I/O space,
4058 * so this function should never be called
4059 */
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004060 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
4061 return -ENODEV;
4062#endif
4063}
Brian Norrisf90b0872017-03-09 18:46:16 -08004064EXPORT_SYMBOL(pci_remap_iospace);
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004065
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004066/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004067 * pci_unmap_iospace - Unmap the memory mapped I/O space
4068 * @res: resource to be unmapped
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004069 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004070 * Unmap the CPU virtual address @res from virtual address space. Only
4071 * architectures that have memory mapped IO functions defined (and the
4072 * PCI_IOBASE value defined) should call this function.
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004073 */
4074void pci_unmap_iospace(struct resource *res)
4075{
4076#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
4077 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
4078
4079 unmap_kernel_range(vaddr, resource_size(res));
4080#endif
4081}
Brian Norrisf90b0872017-03-09 18:46:16 -08004082EXPORT_SYMBOL(pci_unmap_iospace);
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004083
Sergei Shtylyova5fb9fb2018-07-18 15:40:26 -05004084static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
4085{
4086 struct resource **res = ptr;
4087
4088 pci_unmap_iospace(*res);
4089}
4090
4091/**
4092 * devm_pci_remap_iospace - Managed pci_remap_iospace()
4093 * @dev: Generic device to remap IO address for
4094 * @res: Resource describing the I/O space
4095 * @phys_addr: physical address of range to be mapped
4096 *
4097 * Managed pci_remap_iospace(). Map is automatically unmapped on driver
4098 * detach.
4099 */
4100int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
4101 phys_addr_t phys_addr)
4102{
4103 const struct resource **ptr;
4104 int error;
4105
4106 ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
4107 if (!ptr)
4108 return -ENOMEM;
4109
4110 error = pci_remap_iospace(res, phys_addr);
4111 if (error) {
4112 devres_free(ptr);
4113 } else {
4114 *ptr = res;
4115 devres_add(dev, ptr);
4116 }
4117
4118 return error;
4119}
4120EXPORT_SYMBOL(devm_pci_remap_iospace);
4121
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004122/**
4123 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
4124 * @dev: Generic device to remap IO address for
4125 * @offset: Resource address to map
4126 * @size: Size of map
4127 *
4128 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
4129 * detach.
4130 */
4131void __iomem *devm_pci_remap_cfgspace(struct device *dev,
4132 resource_size_t offset,
4133 resource_size_t size)
4134{
4135 void __iomem **ptr, *addr;
4136
4137 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
4138 if (!ptr)
4139 return NULL;
4140
4141 addr = pci_remap_cfgspace(offset, size);
4142 if (addr) {
4143 *ptr = addr;
4144 devres_add(dev, ptr);
4145 } else
4146 devres_free(ptr);
4147
4148 return addr;
4149}
4150EXPORT_SYMBOL(devm_pci_remap_cfgspace);
4151
4152/**
4153 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
4154 * @dev: generic device to handle the resource for
4155 * @res: configuration space resource to be handled
4156 *
4157 * Checks that a resource is a valid memory region, requests the memory
4158 * region and ioremaps with pci_remap_cfgspace() API that ensures the
4159 * proper PCI configuration space memory attributes are guaranteed.
4160 *
4161 * All operations are managed and will be undone on driver detach.
4162 *
4163 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
Randy Dunlap505fb742017-10-29 17:07:11 -07004164 * on failure. Usage example::
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004165 *
4166 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4167 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
4168 * if (IS_ERR(base))
4169 * return PTR_ERR(base);
4170 */
4171void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
4172 struct resource *res)
4173{
4174 resource_size_t size;
4175 const char *name;
4176 void __iomem *dest_ptr;
4177
4178 BUG_ON(!dev);
4179
4180 if (!res || resource_type(res) != IORESOURCE_MEM) {
4181 dev_err(dev, "invalid resource\n");
4182 return IOMEM_ERR_PTR(-EINVAL);
4183 }
4184
4185 size = resource_size(res);
4186 name = res->name ?: dev_name(dev);
4187
4188 if (!devm_request_mem_region(dev, res->start, size, name)) {
4189 dev_err(dev, "can't request region for resource %pR\n", res);
4190 return IOMEM_ERR_PTR(-EBUSY);
4191 }
4192
4193 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
4194 if (!dest_ptr) {
4195 dev_err(dev, "ioremap failed for resource %pR\n", res);
4196 devm_release_mem_region(dev, res->start, size);
4197 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
4198 }
4199
4200 return dest_ptr;
4201}
4202EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
4203
Ben Hutchings6a479072008-12-23 03:08:29 +00004204static void __pci_set_master(struct pci_dev *dev, bool enable)
4205{
4206 u16 old_cmd, cmd;
4207
4208 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
4209 if (enable)
4210 cmd = old_cmd | PCI_COMMAND_MASTER;
4211 else
4212 cmd = old_cmd & ~PCI_COMMAND_MASTER;
4213 if (cmd != old_cmd) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004214 pci_dbg(dev, "%s bus mastering\n",
Ben Hutchings6a479072008-12-23 03:08:29 +00004215 enable ? "enabling" : "disabling");
4216 pci_write_config_word(dev, PCI_COMMAND, cmd);
4217 }
4218 dev->is_busmaster = enable;
4219}
Arjan van de Vene8de1482008-10-22 19:55:31 -07004220
4221/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06004222 * pcibios_setup - process "pci=" kernel boot arguments
4223 * @str: string used to pass in "pci=" kernel boot arguments
4224 *
4225 * Process kernel boot arguments. This is the default implementation.
4226 * Architecture specific implementations can override this as necessary.
4227 */
4228char * __weak __init pcibios_setup(char *str)
4229{
4230 return str;
4231}
4232
4233/**
Myron Stowe96c55902011-10-28 15:48:38 -06004234 * pcibios_set_master - enable PCI bus-mastering for device dev
4235 * @dev: the PCI device to enable
4236 *
4237 * Enables PCI bus-mastering for the device. This is the default
4238 * implementation. Architecture specific implementations can override
4239 * this if necessary.
4240 */
4241void __weak pcibios_set_master(struct pci_dev *dev)
4242{
4243 u8 lat;
4244
Myron Stowef6766782011-10-28 15:49:20 -06004245 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
4246 if (pci_is_pcie(dev))
4247 return;
4248
Myron Stowe96c55902011-10-28 15:48:38 -06004249 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
4250 if (lat < 16)
4251 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
4252 else if (lat > pcibios_max_latency)
4253 lat = pcibios_max_latency;
4254 else
4255 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06004256
Myron Stowe96c55902011-10-28 15:48:38 -06004257 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
4258}
4259
4260/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004261 * pci_set_master - enables bus-mastering for device dev
4262 * @dev: the PCI device to enable
4263 *
4264 * Enables bus-mastering on the device and calls pcibios_set_master()
4265 * to do the needed arch specific settings.
4266 */
Ben Hutchings6a479072008-12-23 03:08:29 +00004267void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004268{
Ben Hutchings6a479072008-12-23 03:08:29 +00004269 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004270 pcibios_set_master(dev);
4271}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004272EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004273
Ben Hutchings6a479072008-12-23 03:08:29 +00004274/**
4275 * pci_clear_master - disables bus-mastering for device dev
4276 * @dev: the PCI device to disable
4277 */
4278void pci_clear_master(struct pci_dev *dev)
4279{
4280 __pci_set_master(dev, false);
4281}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004282EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00004283
Linus Torvalds1da177e2005-04-16 15:20:36 -07004284/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004285 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
4286 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07004287 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004288 * Helper function for pci_set_mwi.
4289 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004290 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
4291 *
4292 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4293 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09004294int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004295{
4296 u8 cacheline_size;
4297
4298 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09004299 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004300
4301 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
4302 equal to or multiple of the right value. */
4303 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4304 if (cacheline_size >= pci_cache_line_size &&
4305 (cacheline_size % pci_cache_line_size) == 0)
4306 return 0;
4307
4308 /* Write the correct value. */
4309 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
4310 /* Read it back. */
4311 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4312 if (cacheline_size == pci_cache_line_size)
4313 return 0;
4314
Mohan Kumar34c6b712019-04-20 07:07:20 +03004315 pci_info(dev, "cache line size of %d is not supported\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04004316 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004317
4318 return -EINVAL;
4319}
Tejun Heo15ea76d2009-09-22 17:34:48 +09004320EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
4321
Linus Torvalds1da177e2005-04-16 15:20:36 -07004322/**
4323 * pci_set_mwi - enables memory-write-invalidate PCI transaction
4324 * @dev: the PCI device for which MWI is enabled
4325 *
Randy Dunlap694625c2007-07-09 11:55:54 -07004326 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004327 *
4328 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4329 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004330int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004331{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004332#ifdef PCI_DISABLE_MWI
4333 return 0;
4334#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004335 int rc;
4336 u16 cmd;
4337
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004338 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004339 if (rc)
4340 return rc;
4341
4342 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004343 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004344 pci_dbg(dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004345 cmd |= PCI_COMMAND_INVALIDATE;
4346 pci_write_config_word(dev, PCI_COMMAND, cmd);
4347 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004348 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004349#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004350}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004351EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004352
4353/**
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01004354 * pcim_set_mwi - a device-managed pci_set_mwi()
4355 * @dev: the PCI device for which MWI is enabled
4356 *
4357 * Managed pci_set_mwi().
4358 *
4359 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4360 */
4361int pcim_set_mwi(struct pci_dev *dev)
4362{
4363 struct pci_devres *dr;
4364
4365 dr = find_pci_dr(dev);
4366 if (!dr)
4367 return -ENOMEM;
4368
4369 dr->mwi = 1;
4370 return pci_set_mwi(dev);
4371}
4372EXPORT_SYMBOL(pcim_set_mwi);
4373
4374/**
Randy Dunlap694625c2007-07-09 11:55:54 -07004375 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
4376 * @dev: the PCI device for which MWI is enabled
4377 *
4378 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
4379 * Callers are not required to check the return value.
4380 *
4381 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4382 */
4383int pci_try_set_mwi(struct pci_dev *dev)
4384{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004385#ifdef PCI_DISABLE_MWI
4386 return 0;
4387#else
4388 return pci_set_mwi(dev);
4389#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07004390}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004391EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07004392
4393/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004394 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
4395 * @dev: the PCI device to disable
4396 *
4397 * Disables PCI Memory-Write-Invalidate transaction on the device
4398 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004399void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004400{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004401#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07004402 u16 cmd;
4403
4404 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4405 if (cmd & PCI_COMMAND_INVALIDATE) {
4406 cmd &= ~PCI_COMMAND_INVALIDATE;
4407 pci_write_config_word(dev, PCI_COMMAND, cmd);
4408 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004409#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004410}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004411EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004412
Brett M Russa04ce0f2005-08-15 15:23:41 -04004413/**
4414 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07004415 * @pdev: the PCI device to operate on
4416 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04004417 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004418 * Enables/disables PCI INTx for device @pdev
Brett M Russa04ce0f2005-08-15 15:23:41 -04004419 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004420void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004421{
4422 u16 pci_command, new;
4423
4424 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
4425
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004426 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004427 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004428 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04004429 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04004430
4431 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09004432 struct pci_devres *dr;
4433
Brett M Russ2fd9d742005-09-09 10:02:22 -07004434 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09004435
4436 dr = find_pci_dr(pdev);
4437 if (dr && !dr->restore_intx) {
4438 dr->restore_intx = 1;
4439 dr->orig_intx = !enable;
4440 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04004441 }
4442}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004443EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04004444
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004445static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
4446{
4447 struct pci_bus *bus = dev->bus;
4448 bool mask_updated = true;
4449 u32 cmd_status_dword;
4450 u16 origcmd, newcmd;
4451 unsigned long flags;
4452 bool irq_pending;
4453
4454 /*
4455 * We do a single dword read to retrieve both command and status.
4456 * Document assumptions that make this possible.
4457 */
4458 BUILD_BUG_ON(PCI_COMMAND % 4);
4459 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
4460
4461 raw_spin_lock_irqsave(&pci_lock, flags);
4462
4463 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
4464
4465 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
4466
4467 /*
4468 * Check interrupt status register to see whether our device
4469 * triggered the interrupt (when masking) or the next IRQ is
4470 * already pending (when unmasking).
4471 */
4472 if (mask != irq_pending) {
4473 mask_updated = false;
4474 goto done;
4475 }
4476
4477 origcmd = cmd_status_dword;
4478 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
4479 if (mask)
4480 newcmd |= PCI_COMMAND_INTX_DISABLE;
4481 if (newcmd != origcmd)
4482 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
4483
4484done:
4485 raw_spin_unlock_irqrestore(&pci_lock, flags);
4486
4487 return mask_updated;
4488}
4489
4490/**
4491 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004492 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004493 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004494 * Check if the device dev has its INTx line asserted, mask it and return
4495 * true in that case. False is returned if no interrupt was pending.
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004496 */
4497bool pci_check_and_mask_intx(struct pci_dev *dev)
4498{
4499 return pci_check_and_set_intx_mask(dev, true);
4500}
4501EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
4502
4503/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07004504 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004505 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004506 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004507 * Check if the device dev has its INTx line asserted, unmask it if not and
4508 * return true. False is returned and the mask remains active if there was
4509 * still an interrupt pending.
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004510 */
4511bool pci_check_and_unmask_intx(struct pci_dev *dev)
4512{
4513 return pci_check_and_set_intx_mask(dev, false);
4514}
4515EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
4516
Casey Leedom3775a202013-08-06 15:48:36 +05304517/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004518 * pci_wait_for_pending_transaction - wait for pending transaction
Casey Leedom3775a202013-08-06 15:48:36 +05304519 * @dev: the PCI device to operate on
4520 *
4521 * Return 0 if transaction is pending 1 otherwise.
4522 */
4523int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004524{
Alex Williamson157e8762013-12-17 16:43:39 -07004525 if (!pci_is_pcie(dev))
4526 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004527
Gavin Shand0b4cc42014-05-19 13:06:46 +10004528 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
4529 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05304530}
4531EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08004532
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004533/**
4534 * pcie_has_flr - check if a device supports function level resets
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004535 * @dev: device to check
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004536 *
4537 * Returns true if the device advertises support for PCIe function level
4538 * resets.
4539 */
Alex Williamson2d2917f2018-08-09 14:04:14 -06004540bool pcie_has_flr(struct pci_dev *dev)
Casey Leedom3775a202013-08-06 15:48:36 +05304541{
4542 u32 cap;
4543
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004544 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004545 return false;
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004546
Casey Leedom3775a202013-08-06 15:48:36 +05304547 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004548 return cap & PCI_EXP_DEVCAP_FLR;
4549}
Alex Williamson2d2917f2018-08-09 14:04:14 -06004550EXPORT_SYMBOL_GPL(pcie_has_flr);
Casey Leedom3775a202013-08-06 15:48:36 +05304551
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004552/**
4553 * pcie_flr - initiate a PCIe function level reset
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004554 * @dev: device to reset
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004555 *
4556 * Initiate a function level reset on @dev. The caller should ensure the
4557 * device supports FLR before calling this function, e.g. by using the
4558 * pcie_has_flr() helper.
4559 */
Sinan Kaya91295d72018-02-27 14:14:08 -06004560int pcie_flr(struct pci_dev *dev)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004561{
Casey Leedom3775a202013-08-06 15:48:36 +05304562 if (!pci_wait_for_pending_transaction(dev))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004563 pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05304564
Jiang Liu59875ae2012-07-24 17:20:06 +08004565 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004566
Felipe Balbid6112f82018-09-07 09:16:51 +03004567 if (dev->imm_ready)
4568 return 0;
4569
Sinan Kayaa2758b62018-02-27 14:14:10 -06004570 /*
4571 * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within
4572 * 100ms, but may silently discard requests while the FLR is in
4573 * progress. Wait 100ms before trying to access the device.
4574 */
4575 msleep(100);
4576
4577 return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004578}
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004579EXPORT_SYMBOL_GPL(pcie_flr);
Sheng Yangd91cdc72008-11-11 17:17:47 +08004580
Yu Zhao8c1c6992009-06-13 15:52:13 +08004581static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08004582{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004583 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08004584 u8 cap;
4585
Yu Zhao8c1c6992009-06-13 15:52:13 +08004586 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
4587 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08004588 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08004589
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004590 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4591 return -ENOTTY;
4592
Yu Zhao8c1c6992009-06-13 15:52:13 +08004593 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08004594 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
4595 return -ENOTTY;
4596
4597 if (probe)
4598 return 0;
4599
Alex Williamsond066c942014-06-17 15:40:13 -06004600 /*
4601 * Wait for Transaction Pending bit to clear. A word-aligned test
Bjorn Helgaasf6b6aef2019-05-30 08:05:58 -05004602 * is used, so we use the control offset rather than status and shift
Alex Williamsond066c942014-06-17 15:40:13 -06004603 * the test bit to match.
4604 */
Gavin Shanbb383e22014-11-12 13:41:51 +11004605 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06004606 PCI_AF_STATUS_TP << 8))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004607 pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08004608
Yu Zhao8c1c6992009-06-13 15:52:13 +08004609 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004610
Felipe Balbid6112f82018-09-07 09:16:51 +03004611 if (dev->imm_ready)
4612 return 0;
4613
Sinan Kayaa2758b62018-02-27 14:14:10 -06004614 /*
4615 * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006,
4616 * updated 27 July 2006; a device must complete an FLR within
4617 * 100ms, but may silently discard requests while the FLR is in
4618 * progress. Wait 100ms before trying to access the device.
4619 */
4620 msleep(100);
4621
4622 return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang1ca88792008-11-11 17:17:48 +08004623}
4624
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004625/**
4626 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4627 * @dev: Device to reset.
4628 * @probe: If set, only check if the device can be reset this way.
4629 *
4630 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
4631 * unset, it will be reinitialized internally when going from PCI_D3hot to
4632 * PCI_D0. If that's the case and the device is not in a low-power state
4633 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
4634 *
4635 * NOTE: This causes the caller to sleep for twice the device power transition
4636 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +00004637 * by default (i.e. unless the @dev's d3hot_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004638 * Moreover, only devices in D0 can be reset by this function.
4639 */
Yu Zhaof85876b2009-06-13 15:52:14 +08004640static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08004641{
Yu Zhaof85876b2009-06-13 15:52:14 +08004642 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004643
Alex Williamson51e53732014-11-21 11:24:08 -07004644 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08004645 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004646
Yu Zhaof85876b2009-06-13 15:52:14 +08004647 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
4648 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
4649 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08004650
Yu Zhaof85876b2009-06-13 15:52:14 +08004651 if (probe)
4652 return 0;
4653
4654 if (dev->current_state != PCI_D0)
4655 return -EINVAL;
4656
4657 csr &= ~PCI_PM_CTRL_STATE_MASK;
4658 csr |= PCI_D3hot;
4659 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004660 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004661
4662 csr &= ~PCI_PM_CTRL_STATE_MASK;
4663 csr |= PCI_D0;
4664 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004665 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004666
Bjorn Helgaas993cc6d2019-10-28 08:27:00 -05004667 return pci_dev_wait(dev, "PM D3hot->D0", PCIE_RESET_READY_POLL_MS);
Yu Zhaof85876b2009-06-13 15:52:14 +08004668}
Mika Westerberg4827d632019-11-12 12:16:16 +03004669
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004670/**
Mika Westerberg4827d632019-11-12 12:16:16 +03004671 * pcie_wait_for_link_delay - Wait until link is active or inactive
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004672 * @pdev: Bridge device
4673 * @active: waiting for active or inactive?
Bjorn Helgaasd08c30d2020-07-17 17:21:28 -05004674 * @delay: Delay to wait after link has become active (in ms)
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004675 *
4676 * Use this to wait till link becomes active or inactive.
4677 */
Mika Westerberg4827d632019-11-12 12:16:16 +03004678static bool pcie_wait_for_link_delay(struct pci_dev *pdev, bool active,
4679 int delay)
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004680{
4681 int timeout = 1000;
4682 bool ret;
4683 u16 lnk_status;
4684
Keith Buschf0157162018-09-20 10:27:17 -06004685 /*
4686 * Some controllers might not implement link active reporting. In this
Bjorn Helgaasf044baa2020-05-15 14:31:16 -05004687 * case, we wait for 1000 ms + any delay requested by the caller.
Keith Buschf0157162018-09-20 10:27:17 -06004688 */
4689 if (!pdev->link_active_reporting) {
Bjorn Helgaasf044baa2020-05-15 14:31:16 -05004690 msleep(timeout + delay);
Keith Buschf0157162018-09-20 10:27:17 -06004691 return true;
4692 }
4693
4694 /*
4695 * PCIe r4.0 sec 6.6.1, a component must enter LTSSM Detect within 20ms,
4696 * after which we should expect an link active if the reset was
4697 * successful. If so, software must wait a minimum 100ms before sending
4698 * configuration requests to devices downstream this port.
4699 *
4700 * If the link fails to activate, either the device was physically
4701 * removed or the link is permanently failed.
4702 */
4703 if (active)
4704 msleep(20);
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004705 for (;;) {
4706 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
4707 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
4708 if (ret == active)
Keith Buschf0157162018-09-20 10:27:17 -06004709 break;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004710 if (timeout <= 0)
4711 break;
4712 msleep(10);
4713 timeout -= 10;
4714 }
Bjorn Helgaasd08c30d2020-07-17 17:21:28 -05004715 if (active && ret)
Mika Westerberg4827d632019-11-12 12:16:16 +03004716 msleep(delay);
Lukas Wunner8a614492020-09-17 16:13:20 -05004717
Keith Buschf0157162018-09-20 10:27:17 -06004718 return ret == active;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004719}
Yu Zhaof85876b2009-06-13 15:52:14 +08004720
Mika Westerberg4827d632019-11-12 12:16:16 +03004721/**
4722 * pcie_wait_for_link - Wait until link is active or inactive
4723 * @pdev: Bridge device
4724 * @active: waiting for active or inactive?
4725 *
4726 * Use this to wait till link becomes active or inactive.
4727 */
4728bool pcie_wait_for_link(struct pci_dev *pdev, bool active)
4729{
4730 return pcie_wait_for_link_delay(pdev, active, 100);
4731}
4732
Mika Westerbergad9001f2019-11-12 12:16:17 +03004733/*
4734 * Find maximum D3cold delay required by all the devices on the bus. The
4735 * spec says 100 ms, but firmware can lower it and we allow drivers to
4736 * increase it as well.
4737 *
4738 * Called with @pci_bus_sem locked for reading.
4739 */
4740static int pci_bus_max_d3cold_delay(const struct pci_bus *bus)
4741{
4742 const struct pci_dev *pdev;
4743 int min_delay = 100;
4744 int max_delay = 0;
4745
4746 list_for_each_entry(pdev, &bus->devices, bus_list) {
4747 if (pdev->d3cold_delay < min_delay)
4748 min_delay = pdev->d3cold_delay;
4749 if (pdev->d3cold_delay > max_delay)
4750 max_delay = pdev->d3cold_delay;
4751 }
4752
4753 return max(min_delay, max_delay);
4754}
4755
4756/**
4757 * pci_bridge_wait_for_secondary_bus - Wait for secondary bus to be accessible
4758 * @dev: PCI bridge
4759 *
4760 * Handle necessary delays before access to the devices on the secondary
4761 * side of the bridge are permitted after D3cold to D0 transition.
4762 *
4763 * For PCIe this means the delays in PCIe 5.0 section 6.6.1. For
4764 * conventional PCI it means Tpvrh + Trhfa specified in PCI 3.0 section
4765 * 4.3.2.
4766 */
4767void pci_bridge_wait_for_secondary_bus(struct pci_dev *dev)
4768{
4769 struct pci_dev *child;
4770 int delay;
4771
4772 if (pci_dev_is_disconnected(dev))
4773 return;
4774
4775 if (!pci_is_bridge(dev) || !dev->bridge_d3)
4776 return;
4777
4778 down_read(&pci_bus_sem);
4779
4780 /*
4781 * We only deal with devices that are present currently on the bus.
4782 * For any hot-added devices the access delay is handled in pciehp
4783 * board_added(). In case of ACPI hotplug the firmware is expected
4784 * to configure the devices before OS is notified.
4785 */
4786 if (!dev->subordinate || list_empty(&dev->subordinate->devices)) {
4787 up_read(&pci_bus_sem);
4788 return;
4789 }
4790
4791 /* Take d3cold_delay requirements into account */
4792 delay = pci_bus_max_d3cold_delay(dev->subordinate);
4793 if (!delay) {
4794 up_read(&pci_bus_sem);
4795 return;
4796 }
4797
4798 child = list_first_entry(&dev->subordinate->devices, struct pci_dev,
4799 bus_list);
4800 up_read(&pci_bus_sem);
4801
4802 /*
4803 * Conventional PCI and PCI-X we need to wait Tpvrh + Trhfa before
4804 * accessing the device after reset (that is 1000 ms + 100 ms). In
4805 * practice this should not be needed because we don't do power
4806 * management for them (see pci_bridge_d3_possible()).
4807 */
4808 if (!pci_is_pcie(dev)) {
4809 pci_dbg(dev, "waiting %d ms for secondary bus\n", 1000 + delay);
4810 msleep(1000 + delay);
4811 return;
4812 }
4813
4814 /*
4815 * For PCIe downstream and root ports that do not support speeds
4816 * greater than 5 GT/s need to wait minimum 100 ms. For higher
4817 * speeds (gen3) we need to wait first for the data link layer to
4818 * become active.
4819 *
4820 * However, 100 ms is the minimum and the PCIe spec says the
4821 * software must allow at least 1s before it can determine that the
4822 * device that did not respond is a broken device. There is
4823 * evidence that 100 ms is not always enough, for example certain
4824 * Titan Ridge xHCI controller does not always respond to
4825 * configuration requests if we only wait for 100 ms (see
4826 * https://bugzilla.kernel.org/show_bug.cgi?id=203885).
4827 *
4828 * Therefore we wait for 100 ms and check for the device presence.
4829 * If it is still not present give it an additional 100 ms.
4830 */
4831 if (!pcie_downstream_port(dev))
4832 return;
4833
Bjorn Helgaasd08c30d2020-07-17 17:21:28 -05004834 if (pcie_get_speed_cap(dev) <= PCIE_SPEED_5_0GT) {
4835 pci_dbg(dev, "waiting %d ms for downstream link\n", delay);
4836 msleep(delay);
4837 } else {
4838 pci_dbg(dev, "waiting %d ms for downstream link, after activation\n",
4839 delay);
4840 if (!pcie_wait_for_link_delay(dev, true, delay)) {
Mika Westerbergad9001f2019-11-12 12:16:17 +03004841 /* Did not train, no need to wait any further */
Lukas Wunner8a614492020-09-17 16:13:20 -05004842 pci_info(dev, "Data Link Layer Link Active not set in 1000 msec\n");
Mika Westerbergad9001f2019-11-12 12:16:17 +03004843 return;
4844 }
4845 }
4846
4847 if (!pci_device_is_present(child)) {
4848 pci_dbg(child, "waiting additional %d ms to become accessible\n", delay);
4849 msleep(delay);
4850 }
4851}
4852
Gavin Shan9e330022014-06-19 17:22:44 +10004853void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004854{
4855 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06004856
4857 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4858 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4859 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06004860
Alex Williamsonde0c5482013-08-08 14:10:13 -06004861 /*
4862 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004863 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06004864 */
4865 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06004866
4867 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4868 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06004869
4870 /*
4871 * Trhfa for conventional PCI is 2^25 clock cycles.
4872 * Assuming a minimum 33MHz clock this results in a 1s
4873 * delay before we can consider subordinate devices to
4874 * be re-initialized. PCIe has some ways to shorten this,
4875 * but we don't make use of them yet.
4876 */
4877 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06004878}
Gavin Shand92a2082014-04-24 18:00:24 +10004879
Gavin Shan9e330022014-06-19 17:22:44 +10004880void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4881{
4882 pci_reset_secondary_bus(dev);
4883}
4884
Gavin Shand92a2082014-04-24 18:00:24 +10004885/**
Sinan Kaya381634c2018-07-19 18:04:11 -05004886 * pci_bridge_secondary_bus_reset - Reset the secondary bus on a PCI bridge.
Gavin Shand92a2082014-04-24 18:00:24 +10004887 * @dev: Bridge device
4888 *
4889 * Use the bridge control register to assert reset on the secondary bus.
4890 * Devices on the secondary bus are left in power-on state.
4891 */
Sinan Kaya381634c2018-07-19 18:04:11 -05004892int pci_bridge_secondary_bus_reset(struct pci_dev *dev)
Gavin Shand92a2082014-04-24 18:00:24 +10004893{
4894 pcibios_reset_secondary_bus(dev);
Sinan Kaya01fd61c2018-02-27 14:14:11 -06004895
Sinan Kaya6b2f13512018-02-27 14:14:12 -06004896 return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS);
Gavin Shand92a2082014-04-24 18:00:24 +10004897}
Dennis Dalessandrobfc45602018-08-31 10:34:14 -07004898EXPORT_SYMBOL_GPL(pci_bridge_secondary_bus_reset);
Alex Williamson64e86742013-08-08 14:09:24 -06004899
4900static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
4901{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004902 struct pci_dev *pdev;
4903
Alex Williamsonf331a852015-01-15 18:16:04 -06004904 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4905 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004906 return -ENOTTY;
4907
4908 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4909 if (pdev != dev)
4910 return -ENOTTY;
4911
4912 if (probe)
4913 return 0;
4914
Sinan Kaya381634c2018-07-19 18:04:11 -05004915 return pci_bridge_secondary_bus_reset(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004916}
4917
Alex Williamson608c3882013-08-08 14:09:43 -06004918static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4919{
4920 int rc = -ENOTTY;
4921
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02004922 if (!hotplug || !try_module_get(hotplug->owner))
Alex Williamson608c3882013-08-08 14:09:43 -06004923 return rc;
4924
4925 if (hotplug->ops->reset_slot)
4926 rc = hotplug->ops->reset_slot(hotplug, probe);
4927
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02004928 module_put(hotplug->owner);
Alex Williamson608c3882013-08-08 14:09:43 -06004929
4930 return rc;
4931}
4932
4933static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4934{
Lukas Wunner10791142020-07-21 13:24:51 +02004935 if (dev->multifunction || dev->subordinate || !dev->slot ||
Alex Williamsonf331a852015-01-15 18:16:04 -06004936 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06004937 return -ENOTTY;
4938
Alex Williamson608c3882013-08-08 14:09:43 -06004939 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
4940}
4941
Alex Williamson77cb9852013-08-08 14:09:49 -06004942static void pci_dev_lock(struct pci_dev *dev)
4943{
4944 pci_cfg_access_lock(dev);
4945 /* block PM suspend, driver probe, etc. */
4946 device_lock(&dev->dev);
4947}
4948
Alex Williamson61cf16d2013-12-16 15:14:31 -07004949/* Return 1 on successful lock, 0 on contention */
4950static int pci_dev_trylock(struct pci_dev *dev)
4951{
4952 if (pci_cfg_access_trylock(dev)) {
4953 if (device_trylock(&dev->dev))
4954 return 1;
4955 pci_cfg_access_unlock(dev);
4956 }
4957
4958 return 0;
4959}
4960
Alex Williamson77cb9852013-08-08 14:09:49 -06004961static void pci_dev_unlock(struct pci_dev *dev)
4962{
4963 device_unlock(&dev->dev);
4964 pci_cfg_access_unlock(dev);
4965}
4966
Christoph Hellwig775755e2017-06-01 13:10:38 +02004967static void pci_dev_save_and_disable(struct pci_dev *dev)
Keith Busch3ebe7f92014-05-02 10:40:42 -06004968{
4969 const struct pci_error_handlers *err_handler =
4970 dev->driver ? dev->driver->err_handler : NULL;
Keith Busch3ebe7f92014-05-02 10:40:42 -06004971
Christoph Hellwigb014e962017-06-01 13:10:37 +02004972 /*
Christoph Hellwig775755e2017-06-01 13:10:38 +02004973 * dev->driver->err_handler->reset_prepare() is protected against
Christoph Hellwigb014e962017-06-01 13:10:37 +02004974 * races with ->remove() by the device lock, which must be held by
4975 * the caller.
4976 */
Christoph Hellwig775755e2017-06-01 13:10:38 +02004977 if (err_handler && err_handler->reset_prepare)
4978 err_handler->reset_prepare(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06004979
Alex Williamsona6cbaad2013-08-08 14:10:02 -06004980 /*
4981 * Wake-up device prior to save. PM registers default to D0 after
4982 * reset and a simple register restore doesn't reliably return
4983 * to a non-D0 state anyway.
4984 */
4985 pci_set_power_state(dev, PCI_D0);
4986
Alex Williamson77cb9852013-08-08 14:09:49 -06004987 pci_save_state(dev);
4988 /*
4989 * Disable the device by clearing the Command register, except for
4990 * INTx-disable which is set. This not only disables MMIO and I/O port
4991 * BARs, but also prevents the device from being Bus Master, preventing
4992 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4993 * compliant devices, INTx-disable prevents legacy interrupts.
4994 */
4995 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4996}
4997
4998static void pci_dev_restore(struct pci_dev *dev)
4999{
Christoph Hellwig775755e2017-06-01 13:10:38 +02005000 const struct pci_error_handlers *err_handler =
5001 dev->driver ? dev->driver->err_handler : NULL;
5002
Alex Williamson77cb9852013-08-08 14:09:49 -06005003 pci_restore_state(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06005004
Christoph Hellwig775755e2017-06-01 13:10:38 +02005005 /*
5006 * dev->driver->err_handler->reset_done() is protected against
5007 * races with ->remove() by the device lock, which must be held by
5008 * the caller.
5009 */
5010 if (err_handler && err_handler->reset_done)
5011 err_handler->reset_done(dev);
Sheng Yangd91cdc72008-11-11 17:17:47 +08005012}
Keith Busch3ebe7f92014-05-02 10:40:42 -06005013
Sheng Yangd91cdc72008-11-11 17:17:47 +08005014/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05005015 * __pci_reset_function_locked - reset a PCI device function while holding
5016 * the @dev mutex lock.
5017 * @dev: PCI device to reset
5018 *
5019 * Some devices allow an individual function to be reset without affecting
5020 * other functions in the same device. The PCI device must be responsive
5021 * to PCI config space in order to use this function.
5022 *
5023 * The device function is presumed to be unused and the caller is holding
5024 * the device mutex lock when this function is called.
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005025 *
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05005026 * Resetting the device will make the contents of PCI configuration space
5027 * random, so any caller of this must be prepared to reinitialise the
5028 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
5029 * etc.
5030 *
5031 * Returns 0 if the device function was successfully reset or negative if the
5032 * device doesn't support resetting a single function.
5033 */
5034int __pci_reset_function_locked(struct pci_dev *dev)
5035{
Christoph Hellwig52354b92017-06-01 13:10:39 +02005036 int rc;
5037
5038 might_sleep();
5039
Bjorn Helgaas832c418a2017-10-25 17:09:24 -05005040 /*
5041 * A reset method returns -ENOTTY if it doesn't support this device
5042 * and we should try the next method.
5043 *
5044 * If it returns 0 (success), we're finished. If it returns any
5045 * other error, we're also finished: this indicates that further
5046 * reset mechanisms might be broken on the device.
5047 */
Christoph Hellwig52354b92017-06-01 13:10:39 +02005048 rc = pci_dev_specific_reset(dev, 0);
5049 if (rc != -ENOTTY)
5050 return rc;
5051 if (pcie_has_flr(dev)) {
Sinan Kaya91295d72018-02-27 14:14:08 -06005052 rc = pcie_flr(dev);
5053 if (rc != -ENOTTY)
5054 return rc;
Christoph Hellwig52354b92017-06-01 13:10:39 +02005055 }
5056 rc = pci_af_flr(dev, 0);
5057 if (rc != -ENOTTY)
5058 return rc;
5059 rc = pci_pm_reset(dev, 0);
5060 if (rc != -ENOTTY)
5061 return rc;
5062 rc = pci_dev_reset_slot_function(dev, 0);
5063 if (rc != -ENOTTY)
5064 return rc;
5065 return pci_parent_bus_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05005066}
5067EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
5068
5069/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005070 * pci_probe_reset_function - check whether the device can be safely reset
5071 * @dev: PCI device to reset
5072 *
5073 * Some devices allow an individual function to be reset without affecting
5074 * other functions in the same device. The PCI device must be responsive
5075 * to PCI config space in order to use this function.
5076 *
5077 * Returns 0 if the device function can be reset or negative if the
5078 * device doesn't support resetting a single function.
5079 */
5080int pci_probe_reset_function(struct pci_dev *dev)
5081{
Christoph Hellwig52354b92017-06-01 13:10:39 +02005082 int rc;
5083
5084 might_sleep();
5085
5086 rc = pci_dev_specific_reset(dev, 1);
5087 if (rc != -ENOTTY)
5088 return rc;
5089 if (pcie_has_flr(dev))
5090 return 0;
5091 rc = pci_af_flr(dev, 1);
5092 if (rc != -ENOTTY)
5093 return rc;
5094 rc = pci_pm_reset(dev, 1);
5095 if (rc != -ENOTTY)
5096 return rc;
5097 rc = pci_dev_reset_slot_function(dev, 1);
5098 if (rc != -ENOTTY)
5099 return rc;
5100
5101 return pci_parent_bus_reset(dev, 1);
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005102}
5103
5104/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08005105 * pci_reset_function - quiesce and reset a PCI device function
5106 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08005107 *
5108 * Some devices allow an individual function to be reset without affecting
5109 * other functions in the same device. The PCI device must be responsive
5110 * to PCI config space in order to use this function.
5111 *
5112 * This function does not just reset the PCI portion of a device, but
5113 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02005114 * from __pci_reset_function_locked() in that it saves and restores device state
5115 * over the reset and takes the PCI device lock.
Sheng Yang8dd7f802008-10-21 17:38:25 +08005116 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08005117 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08005118 * device doesn't support resetting a single function.
5119 */
5120int pci_reset_function(struct pci_dev *dev)
5121{
Yu Zhao8c1c6992009-06-13 15:52:13 +08005122 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005123
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005124 if (!dev->reset_fn)
5125 return -ENOTTY;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005126
Christoph Hellwigb014e962017-06-01 13:10:37 +02005127 pci_dev_lock(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06005128 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005129
Christoph Hellwig52354b92017-06-01 13:10:39 +02005130 rc = __pci_reset_function_locked(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005131
Alex Williamson77cb9852013-08-08 14:09:49 -06005132 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02005133 pci_dev_unlock(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005134
Yu Zhao8c1c6992009-06-13 15:52:13 +08005135 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005136}
5137EXPORT_SYMBOL_GPL(pci_reset_function);
5138
Alex Williamson61cf16d2013-12-16 15:14:31 -07005139/**
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005140 * pci_reset_function_locked - quiesce and reset a PCI device function
5141 * @dev: PCI device to reset
5142 *
5143 * Some devices allow an individual function to be reset without affecting
5144 * other functions in the same device. The PCI device must be responsive
5145 * to PCI config space in order to use this function.
5146 *
5147 * This function does not just reset the PCI portion of a device, but
5148 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02005149 * from __pci_reset_function_locked() in that it saves and restores device state
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005150 * over the reset. It also differs from pci_reset_function() in that it
5151 * requires the PCI device lock to be held.
5152 *
5153 * Returns 0 if the device function was successfully reset or negative if the
5154 * device doesn't support resetting a single function.
5155 */
5156int pci_reset_function_locked(struct pci_dev *dev)
5157{
5158 int rc;
5159
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005160 if (!dev->reset_fn)
5161 return -ENOTTY;
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005162
5163 pci_dev_save_and_disable(dev);
5164
5165 rc = __pci_reset_function_locked(dev);
5166
5167 pci_dev_restore(dev);
5168
5169 return rc;
5170}
5171EXPORT_SYMBOL_GPL(pci_reset_function_locked);
5172
5173/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07005174 * pci_try_reset_function - quiesce and reset a PCI device function
5175 * @dev: PCI device to reset
5176 *
5177 * Same as above, except return -EAGAIN if unable to lock device.
5178 */
5179int pci_try_reset_function(struct pci_dev *dev)
5180{
5181 int rc;
5182
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005183 if (!dev->reset_fn)
5184 return -ENOTTY;
Alex Williamson61cf16d2013-12-16 15:14:31 -07005185
Christoph Hellwigb014e962017-06-01 13:10:37 +02005186 if (!pci_dev_trylock(dev))
5187 return -EAGAIN;
Alex Williamson61cf16d2013-12-16 15:14:31 -07005188
Christoph Hellwigb014e962017-06-01 13:10:37 +02005189 pci_dev_save_and_disable(dev);
Christoph Hellwig52354b92017-06-01 13:10:39 +02005190 rc = __pci_reset_function_locked(dev);
Sinan Kayacb5e0d02018-02-27 14:14:08 -06005191 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02005192 pci_dev_unlock(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005193
Alex Williamson61cf16d2013-12-16 15:14:31 -07005194 return rc;
5195}
5196EXPORT_SYMBOL_GPL(pci_try_reset_function);
5197
Alex Williamsonf331a852015-01-15 18:16:04 -06005198/* Do any devices on or below this bus prevent a bus reset? */
5199static bool pci_bus_resetable(struct pci_bus *bus)
5200{
5201 struct pci_dev *dev;
5202
David Daney35702772017-09-08 10:10:31 +02005203
5204 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5205 return false;
5206
Alex Williamsonf331a852015-01-15 18:16:04 -06005207 list_for_each_entry(dev, &bus->devices, bus_list) {
5208 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5209 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5210 return false;
5211 }
5212
5213 return true;
5214}
5215
Alex Williamson090a3c52013-08-08 14:09:55 -06005216/* Lock devices from the top of the tree down */
5217static void pci_bus_lock(struct pci_bus *bus)
5218{
5219 struct pci_dev *dev;
5220
5221 list_for_each_entry(dev, &bus->devices, bus_list) {
5222 pci_dev_lock(dev);
5223 if (dev->subordinate)
5224 pci_bus_lock(dev->subordinate);
5225 }
5226}
5227
5228/* Unlock devices from the bottom of the tree up */
5229static void pci_bus_unlock(struct pci_bus *bus)
5230{
5231 struct pci_dev *dev;
5232
5233 list_for_each_entry(dev, &bus->devices, bus_list) {
5234 if (dev->subordinate)
5235 pci_bus_unlock(dev->subordinate);
5236 pci_dev_unlock(dev);
5237 }
5238}
5239
Alex Williamson61cf16d2013-12-16 15:14:31 -07005240/* Return 1 on successful lock, 0 on contention */
5241static int pci_bus_trylock(struct pci_bus *bus)
5242{
5243 struct pci_dev *dev;
5244
5245 list_for_each_entry(dev, &bus->devices, bus_list) {
5246 if (!pci_dev_trylock(dev))
5247 goto unlock;
5248 if (dev->subordinate) {
5249 if (!pci_bus_trylock(dev->subordinate)) {
5250 pci_dev_unlock(dev);
5251 goto unlock;
5252 }
5253 }
5254 }
5255 return 1;
5256
5257unlock:
5258 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
5259 if (dev->subordinate)
5260 pci_bus_unlock(dev->subordinate);
5261 pci_dev_unlock(dev);
5262 }
5263 return 0;
5264}
5265
Alex Williamsonf331a852015-01-15 18:16:04 -06005266/* Do any devices on or below this slot prevent a bus reset? */
5267static bool pci_slot_resetable(struct pci_slot *slot)
5268{
5269 struct pci_dev *dev;
5270
Jan Glauber33ba90a2017-09-08 10:10:33 +02005271 if (slot->bus->self &&
5272 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5273 return false;
5274
Alex Williamsonf331a852015-01-15 18:16:04 -06005275 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5276 if (!dev->slot || dev->slot != slot)
5277 continue;
5278 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5279 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5280 return false;
5281 }
5282
5283 return true;
5284}
5285
Alex Williamson090a3c52013-08-08 14:09:55 -06005286/* Lock devices from the top of the tree down */
5287static void pci_slot_lock(struct pci_slot *slot)
5288{
5289 struct pci_dev *dev;
5290
5291 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5292 if (!dev->slot || dev->slot != slot)
5293 continue;
5294 pci_dev_lock(dev);
5295 if (dev->subordinate)
5296 pci_bus_lock(dev->subordinate);
5297 }
5298}
5299
5300/* Unlock devices from the bottom of the tree up */
5301static void pci_slot_unlock(struct pci_slot *slot)
5302{
5303 struct pci_dev *dev;
5304
5305 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5306 if (!dev->slot || dev->slot != slot)
5307 continue;
5308 if (dev->subordinate)
5309 pci_bus_unlock(dev->subordinate);
5310 pci_dev_unlock(dev);
5311 }
5312}
5313
Alex Williamson61cf16d2013-12-16 15:14:31 -07005314/* Return 1 on successful lock, 0 on contention */
5315static int pci_slot_trylock(struct pci_slot *slot)
5316{
5317 struct pci_dev *dev;
5318
5319 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5320 if (!dev->slot || dev->slot != slot)
5321 continue;
5322 if (!pci_dev_trylock(dev))
5323 goto unlock;
5324 if (dev->subordinate) {
5325 if (!pci_bus_trylock(dev->subordinate)) {
5326 pci_dev_unlock(dev);
5327 goto unlock;
5328 }
5329 }
5330 }
5331 return 1;
5332
5333unlock:
5334 list_for_each_entry_continue_reverse(dev,
5335 &slot->bus->devices, bus_list) {
5336 if (!dev->slot || dev->slot != slot)
5337 continue;
5338 if (dev->subordinate)
5339 pci_bus_unlock(dev->subordinate);
5340 pci_dev_unlock(dev);
5341 }
5342 return 0;
5343}
5344
Alex Williamsonddefc032019-02-18 12:46:46 -07005345/*
5346 * Save and disable devices from the top of the tree down while holding
5347 * the @dev mutex lock for the entire tree.
5348 */
5349static void pci_bus_save_and_disable_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005350{
5351 struct pci_dev *dev;
5352
5353 list_for_each_entry(dev, &bus->devices, bus_list) {
5354 pci_dev_save_and_disable(dev);
5355 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005356 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005357 }
5358}
5359
5360/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005361 * Restore devices from top of the tree down while holding @dev mutex lock
5362 * for the entire tree. Parent bridges need to be restored before we can
5363 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005364 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005365static void pci_bus_restore_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005366{
5367 struct pci_dev *dev;
5368
5369 list_for_each_entry(dev, &bus->devices, bus_list) {
5370 pci_dev_restore(dev);
5371 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005372 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005373 }
5374}
5375
Alex Williamsonddefc032019-02-18 12:46:46 -07005376/*
5377 * Save and disable devices from the top of the tree down while holding
5378 * the @dev mutex lock for the entire tree.
5379 */
5380static void pci_slot_save_and_disable_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005381{
5382 struct pci_dev *dev;
5383
5384 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5385 if (!dev->slot || dev->slot != slot)
5386 continue;
5387 pci_dev_save_and_disable(dev);
5388 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005389 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005390 }
5391}
5392
5393/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005394 * Restore devices from top of the tree down while holding @dev mutex lock
5395 * for the entire tree. Parent bridges need to be restored before we can
5396 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005397 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005398static void pci_slot_restore_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005399{
5400 struct pci_dev *dev;
5401
5402 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5403 if (!dev->slot || dev->slot != slot)
5404 continue;
5405 pci_dev_restore(dev);
5406 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005407 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005408 }
5409}
5410
5411static int pci_slot_reset(struct pci_slot *slot, int probe)
5412{
5413 int rc;
5414
Alex Williamsonf331a852015-01-15 18:16:04 -06005415 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06005416 return -ENOTTY;
5417
5418 if (!probe)
5419 pci_slot_lock(slot);
5420
5421 might_sleep();
5422
5423 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
5424
5425 if (!probe)
5426 pci_slot_unlock(slot);
5427
5428 return rc;
5429}
5430
5431/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005432 * pci_probe_reset_slot - probe whether a PCI slot can be reset
5433 * @slot: PCI slot to probe
5434 *
5435 * Return 0 if slot can be reset, negative if a slot reset is not supported.
5436 */
5437int pci_probe_reset_slot(struct pci_slot *slot)
5438{
5439 return pci_slot_reset(slot, 1);
5440}
5441EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
5442
5443/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005444 * __pci_reset_slot - Try to reset a PCI slot
Alex Williamson090a3c52013-08-08 14:09:55 -06005445 * @slot: PCI slot to reset
5446 *
5447 * A PCI bus may host multiple slots, each slot may support a reset mechanism
5448 * independent of other slots. For instance, some slots may support slot power
5449 * control. In the case of a 1:1 bus to slot architecture, this function may
5450 * wrap the bus reset to avoid spurious slot related events such as hotplug.
5451 * Generally a slot reset should be attempted before a bus reset. All of the
5452 * function of the slot and any subordinate buses behind the slot are reset
5453 * through this function. PCI config space of all devices in the slot and
5454 * behind the slot is saved before and restored after reset.
5455 *
Alex Williamson61cf16d2013-12-16 15:14:31 -07005456 * Same as above except return -EAGAIN if the slot cannot be locked
5457 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005458static int __pci_reset_slot(struct pci_slot *slot)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005459{
5460 int rc;
5461
5462 rc = pci_slot_reset(slot, 1);
5463 if (rc)
5464 return rc;
5465
Alex Williamson61cf16d2013-12-16 15:14:31 -07005466 if (pci_slot_trylock(slot)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005467 pci_slot_save_and_disable_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005468 might_sleep();
5469 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
Alex Williamsonddefc032019-02-18 12:46:46 -07005470 pci_slot_restore_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005471 pci_slot_unlock(slot);
5472 } else
5473 rc = -EAGAIN;
5474
Alex Williamson61cf16d2013-12-16 15:14:31 -07005475 return rc;
5476}
Alex Williamson61cf16d2013-12-16 15:14:31 -07005477
Alex Williamson090a3c52013-08-08 14:09:55 -06005478static int pci_bus_reset(struct pci_bus *bus, int probe)
5479{
Sinan Kaya18426232018-07-19 18:04:09 -05005480 int ret;
5481
Alex Williamsonf331a852015-01-15 18:16:04 -06005482 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06005483 return -ENOTTY;
5484
5485 if (probe)
5486 return 0;
5487
5488 pci_bus_lock(bus);
5489
5490 might_sleep();
5491
Sinan Kaya381634c2018-07-19 18:04:11 -05005492 ret = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamson090a3c52013-08-08 14:09:55 -06005493
5494 pci_bus_unlock(bus);
5495
Sinan Kaya18426232018-07-19 18:04:09 -05005496 return ret;
Alex Williamson090a3c52013-08-08 14:09:55 -06005497}
5498
5499/**
Keith Buschc4eed622018-09-20 10:27:11 -06005500 * pci_bus_error_reset - reset the bridge's subordinate bus
5501 * @bridge: The parent device that connects to the bus to reset
5502 *
5503 * This function will first try to reset the slots on this bus if the method is
5504 * available. If slot reset fails or is not available, this will fall back to a
5505 * secondary bus reset.
5506 */
5507int pci_bus_error_reset(struct pci_dev *bridge)
5508{
5509 struct pci_bus *bus = bridge->subordinate;
5510 struct pci_slot *slot;
5511
5512 if (!bus)
5513 return -ENOTTY;
5514
5515 mutex_lock(&pci_slot_mutex);
5516 if (list_empty(&bus->slots))
5517 goto bus_reset;
5518
5519 list_for_each_entry(slot, &bus->slots, list)
5520 if (pci_probe_reset_slot(slot))
5521 goto bus_reset;
5522
5523 list_for_each_entry(slot, &bus->slots, list)
5524 if (pci_slot_reset(slot, 0))
5525 goto bus_reset;
5526
5527 mutex_unlock(&pci_slot_mutex);
5528 return 0;
5529bus_reset:
5530 mutex_unlock(&pci_slot_mutex);
5531 return pci_bus_reset(bridge->subordinate, 0);
5532}
5533
5534/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005535 * pci_probe_reset_bus - probe whether a PCI bus can be reset
5536 * @bus: PCI bus to probe
5537 *
5538 * Return 0 if bus can be reset, negative if a bus reset is not supported.
5539 */
5540int pci_probe_reset_bus(struct pci_bus *bus)
5541{
5542 return pci_bus_reset(bus, 1);
5543}
5544EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
5545
5546/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005547 * __pci_reset_bus - Try to reset a PCI bus
Alex Williamson61cf16d2013-12-16 15:14:31 -07005548 * @bus: top level PCI bus to reset
5549 *
5550 * Same as above except return -EAGAIN if the bus cannot be locked
5551 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005552static int __pci_reset_bus(struct pci_bus *bus)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005553{
5554 int rc;
5555
5556 rc = pci_bus_reset(bus, 1);
5557 if (rc)
5558 return rc;
5559
Alex Williamson61cf16d2013-12-16 15:14:31 -07005560 if (pci_bus_trylock(bus)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005561 pci_bus_save_and_disable_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005562 might_sleep();
Sinan Kaya381634c2018-07-19 18:04:11 -05005563 rc = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamsonddefc032019-02-18 12:46:46 -07005564 pci_bus_restore_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005565 pci_bus_unlock(bus);
5566 } else
5567 rc = -EAGAIN;
5568
Alex Williamson61cf16d2013-12-16 15:14:31 -07005569 return rc;
5570}
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005571
5572/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005573 * pci_reset_bus - Try to reset a PCI bus
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005574 * @pdev: top level PCI device to reset via slot/bus
5575 *
5576 * Same as above except return -EAGAIN if the bus cannot be locked
5577 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005578int pci_reset_bus(struct pci_dev *pdev)
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005579{
Dennis Dalessandrod8a52812018-09-05 16:08:03 +00005580 return (!pci_probe_reset_slot(pdev->slot)) ?
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005581 __pci_reset_slot(pdev->slot) : __pci_reset_bus(pdev->bus);
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005582}
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005583EXPORT_SYMBOL_GPL(pci_reset_bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005584
5585/**
Peter Orubad556ad42007-05-15 13:59:13 +02005586 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
5587 * @dev: PCI device to query
5588 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005589 * Returns mmrbc: maximum designed memory read count in bytes or
5590 * appropriate error value.
Peter Orubad556ad42007-05-15 13:59:13 +02005591 */
5592int pcix_get_max_mmrbc(struct pci_dev *dev)
5593{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005594 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02005595 u32 stat;
5596
5597 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5598 if (!cap)
5599 return -EINVAL;
5600
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005601 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02005602 return -EINVAL;
5603
Dean Nelson25daeb52010-03-09 22:26:40 -05005604 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02005605}
5606EXPORT_SYMBOL(pcix_get_max_mmrbc);
5607
5608/**
5609 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
5610 * @dev: PCI device to query
5611 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005612 * Returns mmrbc: maximum memory read count in bytes or appropriate error
5613 * value.
Peter Orubad556ad42007-05-15 13:59:13 +02005614 */
5615int pcix_get_mmrbc(struct pci_dev *dev)
5616{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005617 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005618 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005619
5620 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5621 if (!cap)
5622 return -EINVAL;
5623
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005624 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5625 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005626
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005627 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02005628}
5629EXPORT_SYMBOL(pcix_get_mmrbc);
5630
5631/**
5632 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
5633 * @dev: PCI device to query
5634 * @mmrbc: maximum memory read count in bytes
5635 * valid values are 512, 1024, 2048, 4096
5636 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005637 * If possible sets maximum memory read byte count, some bridges have errata
Peter Orubad556ad42007-05-15 13:59:13 +02005638 * that prevent this.
5639 */
5640int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
5641{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005642 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005643 u32 stat, v, o;
5644 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005645
vignesh babu229f5af2007-08-13 18:23:14 +05305646 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005647 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005648
5649 v = ffs(mmrbc) - 10;
5650
5651 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5652 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005653 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005654
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005655 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
5656 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005657
5658 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
5659 return -E2BIG;
5660
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005661 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5662 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005663
5664 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
5665 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06005666 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02005667 return -EIO;
5668
5669 cmd &= ~PCI_X_CMD_MAX_READ;
5670 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005671 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
5672 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02005673 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005674 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02005675}
5676EXPORT_SYMBOL(pcix_set_mmrbc);
5677
5678/**
5679 * pcie_get_readrq - get PCI Express read request size
5680 * @dev: PCI device to query
5681 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005682 * Returns maximum memory read request in bytes or appropriate error value.
Peter Orubad556ad42007-05-15 13:59:13 +02005683 */
5684int pcie_get_readrq(struct pci_dev *dev)
5685{
Peter Orubad556ad42007-05-15 13:59:13 +02005686 u16 ctl;
5687
Jiang Liu59875ae2012-07-24 17:20:06 +08005688 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02005689
Jiang Liu59875ae2012-07-24 17:20:06 +08005690 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02005691}
5692EXPORT_SYMBOL(pcie_get_readrq);
5693
5694/**
5695 * pcie_set_readrq - set PCI Express maximum memory read request
5696 * @dev: PCI device to query
Randy Dunlap42e61f4a2007-07-23 21:42:11 -07005697 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005698 * valid values are 128, 256, 512, 1024, 2048, 4096
5699 *
Jon Masonc9b378c2011-06-28 18:26:25 -05005700 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005701 */
5702int pcie_set_readrq(struct pci_dev *dev, int rq)
5703{
Jiang Liu59875ae2012-07-24 17:20:06 +08005704 u16 v;
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005705 int ret;
Peter Orubad556ad42007-05-15 13:59:13 +02005706
vignesh babu229f5af2007-08-13 18:23:14 +05305707 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08005708 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005709
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005710 /*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005711 * If using the "performance" PCIe config, we clamp the read rq
5712 * size to the max packet size to keep the host bridge from
5713 * generating requests larger than we can cope with.
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005714 */
5715 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
5716 int mps = pcie_get_mps(dev);
5717
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005718 if (mps < rq)
5719 rq = mps;
5720 }
5721
5722 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02005723
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005724 ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
Jiang Liu59875ae2012-07-24 17:20:06 +08005725 PCI_EXP_DEVCTL_READRQ, v);
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005726
5727 return pcibios_err_to_errno(ret);
Peter Orubad556ad42007-05-15 13:59:13 +02005728}
5729EXPORT_SYMBOL(pcie_set_readrq);
5730
5731/**
Jon Masonb03e7492011-07-20 15:20:54 -05005732 * pcie_get_mps - get PCI Express maximum payload size
5733 * @dev: PCI device to query
5734 *
5735 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005736 */
5737int pcie_get_mps(struct pci_dev *dev)
5738{
Jon Masonb03e7492011-07-20 15:20:54 -05005739 u16 ctl;
5740
Jiang Liu59875ae2012-07-24 17:20:06 +08005741 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05005742
Jiang Liu59875ae2012-07-24 17:20:06 +08005743 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05005744}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005745EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005746
5747/**
5748 * pcie_set_mps - set PCI Express maximum payload size
5749 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07005750 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005751 * valid values are 128, 256, 512, 1024, 2048, 4096
5752 *
5753 * If possible sets maximum payload size
5754 */
5755int pcie_set_mps(struct pci_dev *dev, int mps)
5756{
Jiang Liu59875ae2012-07-24 17:20:06 +08005757 u16 v;
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005758 int ret;
Jon Masonb03e7492011-07-20 15:20:54 -05005759
5760 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08005761 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05005762
5763 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07005764 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08005765 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05005766 v <<= 5;
5767
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005768 ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
Jiang Liu59875ae2012-07-24 17:20:06 +08005769 PCI_EXP_DEVCTL_PAYLOAD, v);
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005770
5771 return pcibios_err_to_errno(ret);
Jon Masonb03e7492011-07-20 15:20:54 -05005772}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005773EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005774
5775/**
Tal Gilboa6db79a82018-03-30 08:37:44 -05005776 * pcie_bandwidth_available - determine minimum link settings of a PCIe
5777 * device and its bandwidth limitation
5778 * @dev: PCI device to query
5779 * @limiting_dev: storage for device causing the bandwidth limitation
5780 * @speed: storage for speed of limiting device
5781 * @width: storage for width of limiting device
5782 *
5783 * Walk up the PCI device chain and find the point where the minimum
5784 * bandwidth is available. Return the bandwidth available there and (if
5785 * limiting_dev, speed, and width pointers are supplied) information about
5786 * that point. The bandwidth returned is in Mb/s, i.e., megabits/second of
5787 * raw bandwidth.
5788 */
5789u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
5790 enum pci_bus_speed *speed,
5791 enum pcie_link_width *width)
5792{
5793 u16 lnksta;
5794 enum pci_bus_speed next_speed;
5795 enum pcie_link_width next_width;
5796 u32 bw, next_bw;
5797
5798 if (speed)
5799 *speed = PCI_SPEED_UNKNOWN;
5800 if (width)
5801 *width = PCIE_LNK_WIDTH_UNKNOWN;
5802
5803 bw = 0;
5804
5805 while (dev) {
5806 pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
5807
5808 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
5809 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
5810 PCI_EXP_LNKSTA_NLW_SHIFT;
5811
5812 next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);
5813
5814 /* Check if current device limits the total bandwidth */
5815 if (!bw || next_bw <= bw) {
5816 bw = next_bw;
5817
5818 if (limiting_dev)
5819 *limiting_dev = dev;
5820 if (speed)
5821 *speed = next_speed;
5822 if (width)
5823 *width = next_width;
5824 }
5825
5826 dev = pci_upstream_bridge(dev);
5827 }
5828
5829 return bw;
5830}
5831EXPORT_SYMBOL(pcie_bandwidth_available);
5832
5833/**
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005834 * pcie_get_speed_cap - query for the PCI device's link speed capability
5835 * @dev: PCI device to query
5836 *
5837 * Query the PCI device speed capability. Return the maximum link speed
5838 * supported by the device.
5839 */
5840enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
5841{
5842 u32 lnkcap2, lnkcap;
5843
5844 /*
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06005845 * Link Capabilities 2 was added in PCIe r3.0, sec 7.8.18. The
5846 * implementation note there recommends using the Supported Link
5847 * Speeds Vector in Link Capabilities 2 when supported.
5848 *
5849 * Without Link Capabilities 2, i.e., prior to PCIe r3.0, software
5850 * should use the Supported Link Speeds field in Link Capabilities,
5851 * where only 2.5 GT/s and 5.0 GT/s speeds were defined.
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005852 */
5853 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
Yicong Yang757bfaa2020-02-17 19:13:03 +08005854
5855 /* PCIe r3.0-compliant */
5856 if (lnkcap2)
5857 return PCIE_LNKCAP2_SLS2SPEED(lnkcap2);
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005858
5859 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06005860 if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_5_0GB)
5861 return PCIE_SPEED_5_0GT;
5862 else if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_2_5GB)
5863 return PCIE_SPEED_2_5GT;
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005864
5865 return PCI_SPEED_UNKNOWN;
5866}
Alex Deucher576c7212018-06-25 13:17:41 -05005867EXPORT_SYMBOL(pcie_get_speed_cap);
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005868
5869/**
Tal Gilboac70b65f2018-03-30 08:24:36 -05005870 * pcie_get_width_cap - query for the PCI device's link width capability
5871 * @dev: PCI device to query
5872 *
5873 * Query the PCI device width capability. Return the maximum link width
5874 * supported by the device.
5875 */
5876enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
5877{
5878 u32 lnkcap;
5879
5880 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
5881 if (lnkcap)
5882 return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;
5883
5884 return PCIE_LNK_WIDTH_UNKNOWN;
5885}
Alex Deucher576c7212018-06-25 13:17:41 -05005886EXPORT_SYMBOL(pcie_get_width_cap);
Tal Gilboac70b65f2018-03-30 08:24:36 -05005887
5888/**
Tal Gilboab852f632018-03-30 08:32:03 -05005889 * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
5890 * @dev: PCI device
5891 * @speed: storage for link speed
5892 * @width: storage for link width
5893 *
5894 * Calculate a PCI device's link bandwidth by querying for its link speed
5895 * and width, multiplying them, and applying encoding overhead. The result
5896 * is in Mb/s, i.e., megabits/second of raw bandwidth.
5897 */
5898u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
5899 enum pcie_link_width *width)
5900{
5901 *speed = pcie_get_speed_cap(dev);
5902 *width = pcie_get_width_cap(dev);
5903
5904 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
5905 return 0;
5906
5907 return *width * PCIE_SPEED2MBS_ENC(*speed);
5908}
5909
5910/**
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005911 * __pcie_print_link_status - Report the PCI device's link speed and width
Tal Gilboa9e506a72018-03-30 08:56:47 -05005912 * @dev: PCI device to query
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005913 * @verbose: Print info even when enough bandwidth is available
Tal Gilboa9e506a72018-03-30 08:56:47 -05005914 *
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005915 * If the available bandwidth at the device is less than the device is
5916 * capable of, report the device's maximum possible bandwidth and the
5917 * upstream link that limits its performance. If @verbose, always print
5918 * the available bandwidth, even if the device isn't constrained.
Tal Gilboa9e506a72018-03-30 08:56:47 -05005919 */
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005920void __pcie_print_link_status(struct pci_dev *dev, bool verbose)
Tal Gilboa9e506a72018-03-30 08:56:47 -05005921{
5922 enum pcie_link_width width, width_cap;
5923 enum pci_bus_speed speed, speed_cap;
5924 struct pci_dev *limiting_dev = NULL;
5925 u32 bw_avail, bw_cap;
5926
5927 bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
5928 bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);
5929
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005930 if (bw_avail >= bw_cap && verbose)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05005931 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth (%s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05005932 bw_cap / 1000, bw_cap % 1000,
Bjorn Helgaas6348a342020-02-28 15:24:52 -06005933 pci_speed_string(speed_cap), width_cap);
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005934 else if (bw_avail < bw_cap)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05005935 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05005936 bw_avail / 1000, bw_avail % 1000,
Bjorn Helgaas6348a342020-02-28 15:24:52 -06005937 pci_speed_string(speed), width,
Tal Gilboa9e506a72018-03-30 08:56:47 -05005938 limiting_dev ? pci_name(limiting_dev) : "<unknown>",
5939 bw_cap / 1000, bw_cap % 1000,
Bjorn Helgaas6348a342020-02-28 15:24:52 -06005940 pci_speed_string(speed_cap), width_cap);
Tal Gilboa9e506a72018-03-30 08:56:47 -05005941}
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005942
5943/**
5944 * pcie_print_link_status - Report the PCI device's link speed and width
5945 * @dev: PCI device to query
5946 *
5947 * Report the available bandwidth at the device.
5948 */
5949void pcie_print_link_status(struct pci_dev *dev)
5950{
5951 __pcie_print_link_status(dev, true);
5952}
Tal Gilboa9e506a72018-03-30 08:56:47 -05005953EXPORT_SYMBOL(pcie_print_link_status);
5954
5955/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005956 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08005957 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005958 * @flags: resource type mask to be selected
5959 *
5960 * This helper routine makes bar mask from the type of resource.
5961 */
5962int pci_select_bars(struct pci_dev *dev, unsigned long flags)
5963{
5964 int i, bars = 0;
5965 for (i = 0; i < PCI_NUM_RESOURCES; i++)
5966 if (pci_resource_flags(dev, i) & flags)
5967 bars |= (1 << i);
5968 return bars;
5969}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06005970EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005971
Mike Travis95a8b6e2010-02-02 14:38:13 -08005972/* Some architectures require additional programming to enable VGA */
5973static arch_set_vga_state_t arch_set_vga_state;
5974
5975void __init pci_register_set_vga_state(arch_set_vga_state_t func)
5976{
5977 arch_set_vga_state = func; /* NULL disables */
5978}
5979
5980static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04005981 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08005982{
5983 if (arch_set_vga_state)
5984 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10005985 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08005986 return 0;
5987}
5988
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005989/**
5990 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07005991 * @dev: the PCI device
5992 * @decode: true = enable decoding, false = disable decoding
5993 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07005994 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10005995 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005996 */
5997int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10005998 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005999{
6000 struct pci_bus *bus;
6001 struct pci_dev *bridge;
6002 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08006003 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006004
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06006005 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006006
Mike Travis95a8b6e2010-02-02 14:38:13 -08006007 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10006008 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08006009 if (rc)
6010 return rc;
6011
Dave Airlie3448a192010-06-01 15:32:24 +10006012 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
6013 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Krzysztof Wilczyński0a98bb92020-09-25 22:45:55 +00006014 if (decode)
Dave Airlie3448a192010-06-01 15:32:24 +10006015 cmd |= command_bits;
6016 else
6017 cmd &= ~command_bits;
6018 pci_write_config_word(dev, PCI_COMMAND, cmd);
6019 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006020
Dave Airlie3448a192010-06-01 15:32:24 +10006021 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006022 return 0;
6023
6024 bus = dev->bus;
6025 while (bus) {
6026 bridge = bus->self;
6027 if (bridge) {
6028 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
6029 &cmd);
Krzysztof Wilczyński0a98bb92020-09-25 22:45:55 +00006030 if (decode)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006031 cmd |= PCI_BRIDGE_CTL_VGA;
6032 else
6033 cmd &= ~PCI_BRIDGE_CTL_VGA;
6034 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
6035 cmd);
6036 }
6037 bus = bus->parent;
6038 }
6039 return 0;
6040}
6041
Kai-Heng Feng52525b72019-10-18 15:38:47 +08006042#ifdef CONFIG_ACPI
6043bool pci_pr3_present(struct pci_dev *pdev)
6044{
6045 struct acpi_device *adev;
6046
6047 if (acpi_disabled)
6048 return false;
6049
6050 adev = ACPI_COMPANION(&pdev->dev);
6051 if (!adev)
6052 return false;
6053
6054 return adev->power.flags.power_resources &&
6055 acpi_has_method(adev->handle, "_PR3");
6056}
6057EXPORT_SYMBOL_GPL(pci_pr3_present);
6058#endif
6059
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006060/**
6061 * pci_add_dma_alias - Add a DMA devfn alias for a device
6062 * @dev: the PCI device for which alias is added
James Sewart09298542019-12-10 16:07:30 -06006063 * @devfn_from: alias slot and function
6064 * @nr_devfns: number of subsequent devfns to alias
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006065 *
Logan Gunthorpef778a0d2018-05-30 14:13:11 -06006066 * This helper encodes an 8-bit devfn as a bit number in dma_alias_mask
6067 * which is used to program permissible bus-devfn source addresses for DMA
6068 * requests in an IOMMU. These aliases factor into IOMMU group creation
6069 * and are useful for devices generating DMA requests beyond or different
6070 * from their logical bus-devfn. Examples include device quirks where the
6071 * device simply uses the wrong devfn, as well as non-transparent bridges
6072 * where the alias may be a proxy for devices in another domain.
6073 *
6074 * IOMMU group creation is performed during device discovery or addition,
6075 * prior to any potential DMA mapping and therefore prior to driver probing
6076 * (especially for userspace assigned devices where IOMMU group definition
6077 * cannot be left as a userspace activity). DMA aliases should therefore
6078 * be configured via quirks, such as the PCI fixup header quirk.
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006079 */
James Sewart09298542019-12-10 16:07:30 -06006080void pci_add_dma_alias(struct pci_dev *dev, u8 devfn_from, unsigned nr_devfns)
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006081{
James Sewart09298542019-12-10 16:07:30 -06006082 int devfn_to;
6083
6084 nr_devfns = min(nr_devfns, (unsigned) MAX_NR_DEVFNS - devfn_from);
6085 devfn_to = devfn_from + nr_devfns - 1;
6086
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006087 if (!dev->dma_alias_mask)
James Sewartf8bf2ae2019-12-10 15:51:33 -06006088 dev->dma_alias_mask = bitmap_zalloc(MAX_NR_DEVFNS, GFP_KERNEL);
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006089 if (!dev->dma_alias_mask) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006090 pci_warn(dev, "Unable to allocate DMA alias mask\n");
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006091 return;
6092 }
6093
James Sewart09298542019-12-10 16:07:30 -06006094 bitmap_set(dev->dma_alias_mask, devfn_from, nr_devfns);
6095
6096 if (nr_devfns == 1)
6097 pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
6098 PCI_SLOT(devfn_from), PCI_FUNC(devfn_from));
6099 else if (nr_devfns > 1)
6100 pci_info(dev, "Enabling fixed DMA alias for devfn range from %02x.%d to %02x.%d\n",
6101 PCI_SLOT(devfn_from), PCI_FUNC(devfn_from),
6102 PCI_SLOT(devfn_to), PCI_FUNC(devfn_to));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006103}
6104
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006105bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
6106{
6107 return (dev1->dma_alias_mask &&
6108 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
6109 (dev2->dma_alias_mask &&
Jon Derrick2856ba62020-01-21 06:37:47 -07006110 test_bit(dev1->devfn, dev2->dma_alias_mask)) ||
6111 pci_real_dma_dev(dev1) == dev2 ||
6112 pci_real_dma_dev(dev2) == dev1;
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006113}
6114
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01006115bool pci_device_is_present(struct pci_dev *pdev)
6116{
6117 u32 v;
6118
Keith Buschfe2bd752017-03-29 22:49:17 -05006119 if (pci_dev_is_disconnected(pdev))
6120 return false;
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01006121 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
6122}
6123EXPORT_SYMBOL_GPL(pci_device_is_present);
6124
Rafael J. Wysocki08249652015-04-13 16:23:36 +02006125void pci_ignore_hotplug(struct pci_dev *dev)
6126{
6127 struct pci_dev *bridge = dev->bus->self;
6128
6129 dev->ignore_hotplug = 1;
6130 /* Propagate the "ignore hotplug" setting to the parent bridge. */
6131 if (bridge)
6132 bridge->ignore_hotplug = 1;
6133}
6134EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
6135
Jon Derrick2856ba62020-01-21 06:37:47 -07006136/**
6137 * pci_real_dma_dev - Get PCI DMA device for PCI device
6138 * @dev: the PCI device that may have a PCI DMA alias
6139 *
6140 * Permits the platform to provide architecture-specific functionality to
6141 * devices needing to alias DMA to another PCI device on another PCI bus. If
6142 * the PCI device is on the same bus, it is recommended to use
6143 * pci_add_dma_alias(). This is the default implementation. Architecture
6144 * implementations can override this.
6145 */
6146struct pci_dev __weak *pci_real_dma_dev(struct pci_dev *dev)
6147{
6148 return dev;
6149}
6150
Yongji Xie0a701aa2017-04-10 19:58:12 +08006151resource_size_t __weak pcibios_default_alignment(void)
6152{
6153 return 0;
6154}
6155
Denis Efremovb8074aa2019-07-29 13:13:57 +03006156/*
6157 * Arches that don't want to expose struct resource to userland as-is in
6158 * sysfs and /proc can implement their own pci_resource_to_user().
6159 */
6160void __weak pci_resource_to_user(const struct pci_dev *dev, int bar,
6161 const struct resource *rsrc,
6162 resource_size_t *start, resource_size_t *end)
6163{
6164 *start = rsrc->start;
6165 *end = rsrc->end;
6166}
6167
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006168static char *resource_alignment_param;
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00006169static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006170
6171/**
6172 * pci_specified_resource_alignment - get resource alignment specified by user.
6173 * @dev: the PCI device to get
Yongji Xiee3adec72017-04-10 19:58:14 +08006174 * @resize: whether or not to change resources' size when reassigning alignment
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006175 *
6176 * RETURNS: Resource alignment if it is specified.
6177 * Zero if it is not specified.
6178 */
Yongji Xiee3adec72017-04-10 19:58:14 +08006179static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
6180 bool *resize)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006181{
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006182 int align_order, count;
Yongji Xie0a701aa2017-04-10 19:58:12 +08006183 resource_size_t align = pcibios_default_alignment();
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006184 const char *p;
6185 int ret;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006186
6187 spin_lock(&resource_alignment_lock);
6188 p = resource_alignment_param;
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006189 if (!p || !*p)
Yongji Xief0b99f72016-09-13 17:00:31 +08006190 goto out;
6191 if (pci_has_flag(PCI_PROBE_ONLY)) {
Yongji Xie0a701aa2017-04-10 19:58:12 +08006192 align = 0;
Yongji Xief0b99f72016-09-13 17:00:31 +08006193 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
6194 goto out;
6195 }
6196
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006197 while (*p) {
6198 count = 0;
6199 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
6200 p[count] == '@') {
6201 p += count + 1;
6202 } else {
6203 align_order = -1;
6204 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006205
6206 ret = pci_dev_str_match(dev, p, &p);
6207 if (ret == 1) {
6208 *resize = true;
6209 if (align_order == -1)
6210 align = PAGE_SIZE;
6211 else
6212 align = 1 << align_order;
6213 break;
6214 } else if (ret < 0) {
6215 pr_err("PCI: Can't parse resource_alignment parameter: %s\n",
6216 p);
6217 break;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006218 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006219
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006220 if (*p != ';' && *p != ',') {
6221 /* End of param or invalid format */
6222 break;
6223 }
6224 p++;
6225 }
Yongji Xief0b99f72016-09-13 17:00:31 +08006226out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006227 spin_unlock(&resource_alignment_lock);
6228 return align;
6229}
6230
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006231static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
Yongji Xiee3adec72017-04-10 19:58:14 +08006232 resource_size_t align, bool resize)
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006233{
6234 struct resource *r = &dev->resource[bar];
6235 resource_size_t size;
6236
6237 if (!(r->flags & IORESOURCE_MEM))
6238 return;
6239
6240 if (r->flags & IORESOURCE_PCI_FIXED) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006241 pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006242 bar, r, (unsigned long long)align);
6243 return;
6244 }
6245
6246 size = resource_size(r);
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006247 if (size >= align)
6248 return;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006249
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006250 /*
Yongji Xiee3adec72017-04-10 19:58:14 +08006251 * Increase the alignment of the resource. There are two ways we
6252 * can do this:
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006253 *
Yongji Xiee3adec72017-04-10 19:58:14 +08006254 * 1) Increase the size of the resource. BARs are aligned on their
6255 * size, so when we reallocate space for this resource, we'll
6256 * allocate it with the larger alignment. This also prevents
6257 * assignment of any other BARs inside the alignment region, so
6258 * if we're requesting page alignment, this means no other BARs
6259 * will share the page.
6260 *
6261 * The disadvantage is that this makes the resource larger than
6262 * the hardware BAR, which may break drivers that compute things
6263 * based on the resource size, e.g., to find registers at a
6264 * fixed offset before the end of the BAR.
6265 *
6266 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
6267 * set r->start to the desired alignment. By itself this
6268 * doesn't prevent other BARs being put inside the alignment
6269 * region, but if we realign *every* resource of every device in
6270 * the system, none of them will share an alignment region.
6271 *
6272 * When the user has requested alignment for only some devices via
6273 * the "pci=resource_alignment" argument, "resize" is true and we
6274 * use the first method. Otherwise we assume we're aligning all
6275 * devices and we use the second.
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006276 */
Yongji Xiee3adec72017-04-10 19:58:14 +08006277
Frederick Lawler7506dc72018-01-18 12:55:24 -06006278 pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006279 bar, r, (unsigned long long)align);
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006280
Yongji Xiee3adec72017-04-10 19:58:14 +08006281 if (resize) {
6282 r->start = 0;
6283 r->end = align - 1;
6284 } else {
6285 r->flags &= ~IORESOURCE_SIZEALIGN;
6286 r->flags |= IORESOURCE_STARTALIGN;
6287 r->start = align;
6288 r->end = r->start + size - 1;
6289 }
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006290 r->flags |= IORESOURCE_UNSET;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006291}
6292
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006293/*
6294 * This function disables memory decoding and releases memory resources
6295 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
6296 * It also rounds up size to specified alignment.
6297 * Later on, the kernel will assign page-aligned memory resource back
6298 * to the device.
6299 */
6300void pci_reassigndev_resource_alignment(struct pci_dev *dev)
6301{
6302 int i;
6303 struct resource *r;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006304 resource_size_t align;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006305 u16 command;
Yongji Xiee3adec72017-04-10 19:58:14 +08006306 bool resize = false;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006307
Yongji Xie62d9a782016-09-13 17:00:32 +08006308 /*
6309 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
6310 * 3.4.1.11. Their resources are allocated from the space
6311 * described by the VF BARx register in the PF's SR-IOV capability.
6312 * We can't influence their alignment here.
6313 */
6314 if (dev->is_virtfn)
6315 return;
6316
Yinghai Lu10c463a2012-03-18 22:46:26 -07006317 /* check if specified PCI is target device to reassign */
Yongji Xiee3adec72017-04-10 19:58:14 +08006318 align = pci_specified_resource_alignment(dev, &resize);
Yinghai Lu10c463a2012-03-18 22:46:26 -07006319 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006320 return;
6321
6322 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
6323 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006324 pci_warn(dev, "Can't reassign resources to host bridge\n");
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006325 return;
6326 }
6327
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006328 pci_read_config_word(dev, PCI_COMMAND, &command);
6329 command &= ~PCI_COMMAND_MEMORY;
6330 pci_write_config_word(dev, PCI_COMMAND, command);
6331
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006332 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
Yongji Xiee3adec72017-04-10 19:58:14 +08006333 pci_request_resource_alignment(dev, i, align, resize);
Yongji Xief0b99f72016-09-13 17:00:31 +08006334
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006335 /*
6336 * Need to disable bridge's resource window,
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006337 * to enable the kernel to reassign new resource
6338 * window later on.
6339 */
Honghui Zhangb2fb5cc2018-10-16 18:44:43 +08006340 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006341 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
6342 r = &dev->resource[i];
6343 if (!(r->flags & IORESOURCE_MEM))
6344 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07006345 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006346 r->end = resource_size(r) - 1;
6347 r->start = 0;
6348 }
6349 pci_disable_bridge_window(dev);
6350 }
6351}
6352
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006353static ssize_t resource_alignment_show(struct bus_type *bus, char *buf)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006354{
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006355 size_t count = 0;
6356
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006357 spin_lock(&resource_alignment_lock);
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006358 if (resource_alignment_param)
Krzysztof Wilczyńskie7a74992020-08-24 23:39:16 +00006359 count = scnprintf(buf, PAGE_SIZE, "%s", resource_alignment_param);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006360 spin_unlock(&resource_alignment_lock);
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006361
Logan Gunthorpee4990812019-08-22 10:10:13 -06006362 /*
6363 * When set by the command line, resource_alignment_param will not
6364 * have a trailing line feed, which is ugly. So conditionally add
6365 * it here.
6366 */
6367 if (count >= 2 && buf[count - 2] != '\n' && count < PAGE_SIZE - 1) {
6368 buf[count - 1] = '\n';
6369 buf[count++] = 0;
6370 }
6371
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006372 return count;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006373}
6374
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006375static ssize_t resource_alignment_store(struct bus_type *bus,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006376 const char *buf, size_t count)
6377{
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006378 char *param = kstrndup(buf, count, GFP_KERNEL);
6379
6380 if (!param)
6381 return -ENOMEM;
6382
6383 spin_lock(&resource_alignment_lock);
6384 kfree(resource_alignment_param);
6385 resource_alignment_param = param;
6386 spin_unlock(&resource_alignment_lock);
6387 return count;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006388}
6389
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006390static BUS_ATTR_RW(resource_alignment);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006391
6392static int __init pci_resource_alignment_sysfs_init(void)
6393{
6394 return bus_create_file(&pci_bus_type,
6395 &bus_attr_resource_alignment);
6396}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006397late_initcall(pci_resource_alignment_sysfs_init);
6398
Bill Pemberton15856ad2012-11-21 15:35:00 -05006399static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006400{
6401#ifdef CONFIG_PCI_DOMAINS
6402 pci_domains_supported = 0;
6403#endif
6404}
6405
Jan Kiszkaae07b782018-05-15 11:07:00 +02006406#ifdef CONFIG_PCI_DOMAINS_GENERIC
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006407static atomic_t __domain_nr = ATOMIC_INIT(-1);
6408
Jan Kiszkaae07b782018-05-15 11:07:00 +02006409static int pci_get_new_domain_nr(void)
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006410{
6411 return atomic_inc_return(&__domain_nr);
6412}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006413
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006414static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006415{
6416 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006417 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006418
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006419 if (parent)
6420 domain = of_get_pci_domain_nr(parent->of_node);
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06006421
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006422 /*
6423 * Check DT domain and use_dt_domains values.
6424 *
6425 * If DT domain property is valid (domain >= 0) and
6426 * use_dt_domains != 0, the DT assignment is valid since this means
6427 * we have not previously allocated a domain number by using
6428 * pci_get_new_domain_nr(); we should also update use_dt_domains to
6429 * 1, to indicate that we have just assigned a domain number from
6430 * DT.
6431 *
6432 * If DT domain property value is not valid (ie domain < 0), and we
6433 * have not previously assigned a domain number from DT
6434 * (use_dt_domains != 1) we should assign a domain number by
6435 * using the:
6436 *
6437 * pci_get_new_domain_nr()
6438 *
6439 * API and update the use_dt_domains value to keep track of method we
6440 * are using to assign domain numbers (use_dt_domains = 0).
6441 *
6442 * All other combinations imply we have a platform that is trying
6443 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
6444 * which is a recipe for domain mishandling and it is prevented by
6445 * invalidating the domain value (domain = -1) and printing a
6446 * corresponding error.
6447 */
6448 if (domain >= 0 && use_dt_domains) {
6449 use_dt_domains = 1;
6450 } else if (domain < 0 && use_dt_domains != 1) {
6451 use_dt_domains = 0;
6452 domain = pci_get_new_domain_nr();
6453 } else {
Shawn Lin9df1c6e2018-03-01 09:26:55 +08006454 if (parent)
6455 pr_err("Node %pOF has ", parent->of_node);
6456 pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006457 domain = -1;
6458 }
6459
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02006460 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006461}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006462
6463int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
6464{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05006465 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
6466 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006467}
6468#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006469
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006470/**
Taku Izumi642c92d2012-10-30 15:26:18 +09006471 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006472 *
6473 * Returns 1 if we can access PCI extended config space (offsets
6474 * greater than 0xff). This is the default implementation. Architecture
6475 * implementations can override this.
6476 */
Taku Izumi642c92d2012-10-30 15:26:18 +09006477int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006478{
6479 return 1;
6480}
6481
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11006482void __weak pci_fixup_cardbus(struct pci_bus *bus)
6483{
6484}
6485EXPORT_SYMBOL(pci_fixup_cardbus);
6486
Al Viroad04d312008-11-22 17:37:14 +00006487static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006488{
6489 while (str) {
6490 char *k = strchr(str, ',');
6491 if (k)
6492 *k++ = 0;
6493 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006494 if (!strcmp(str, "nomsi")) {
6495 pci_no_msi();
Gil Kupfercef74402018-05-10 17:56:02 -05006496 } else if (!strncmp(str, "noats", 5)) {
6497 pr_info("PCIe: ATS is disabled\n");
6498 pcie_ats_disabled = true;
Randy Dunlap7f785762007-10-05 13:17:58 -07006499 } else if (!strcmp(str, "noaer")) {
6500 pci_no_aer();
Sinan Kaya11eb0e02018-06-04 22:16:09 -04006501 } else if (!strcmp(str, "earlydump")) {
6502 pci_early_dump = true;
Yinghai Lub55438f2012-02-23 19:23:30 -08006503 } else if (!strncmp(str, "realloc=", 8)) {
6504 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07006505 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08006506 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006507 } else if (!strcmp(str, "nodomains")) {
6508 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01006509 } else if (!strncmp(str, "noari", 5)) {
6510 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08006511 } else if (!strncmp(str, "cbiosize=", 9)) {
6512 pci_cardbus_io_size = memparse(str + 9, &str);
6513 } else if (!strncmp(str, "cbmemsize=", 10)) {
6514 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006515 } else if (!strncmp(str, "resource_alignment=", 19)) {
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006516 resource_alignment_param = str + 19;
Andrew Patterson43c16402009-04-22 16:52:09 -06006517 } else if (!strncmp(str, "ecrc=", 5)) {
6518 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07006519 } else if (!strncmp(str, "hpiosize=", 9)) {
6520 pci_hotplug_io_size = memparse(str + 9, &str);
Nicholas Johnsond7b8a212019-10-23 12:12:29 +00006521 } else if (!strncmp(str, "hpmmiosize=", 11)) {
6522 pci_hotplug_mmio_size = memparse(str + 11, &str);
6523 } else if (!strncmp(str, "hpmmioprefsize=", 15)) {
6524 pci_hotplug_mmio_pref_size = memparse(str + 15, &str);
Eric W. Biederman28760482009-09-09 14:09:24 -07006525 } else if (!strncmp(str, "hpmemsize=", 10)) {
Nicholas Johnsond7b8a212019-10-23 12:12:29 +00006526 pci_hotplug_mmio_size = memparse(str + 10, &str);
6527 pci_hotplug_mmio_pref_size = pci_hotplug_mmio_size;
Keith Busche16b4662016-07-21 21:40:28 -06006528 } else if (!strncmp(str, "hpbussize=", 10)) {
6529 pci_hotplug_bus_size =
6530 simple_strtoul(str + 10, &str, 0);
6531 if (pci_hotplug_bus_size > 0xff)
6532 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05006533 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
6534 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05006535 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
6536 pcie_bus_config = PCIE_BUS_SAFE;
6537 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
6538 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05006539 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
6540 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06006541 } else if (!strncmp(str, "pcie_scan_all", 13)) {
6542 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06006543 } else if (!strncmp(str, "disable_acs_redir=", 18)) {
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006544 disable_acs_redir_param = str + 18;
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006545 } else {
Mohan Kumar25da8db2019-04-20 07:03:46 +03006546 pr_err("PCI: Unknown option `%s'\n", str);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006547 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006548 }
6549 str = k;
6550 }
Andi Kleen0637a702006-09-26 10:52:41 +02006551 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006552}
Andi Kleen0637a702006-09-26 10:52:41 +02006553early_param("pci", pci_setup);
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006554
6555/*
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006556 * 'resource_alignment_param' and 'disable_acs_redir_param' are initialized
6557 * in pci_setup(), above, to point to data in the __initdata section which
6558 * will be freed after the init sequence is complete. We can't allocate memory
6559 * in pci_setup() because some architectures do not have any memory allocation
6560 * service available during an early_param() call. So we allocate memory and
6561 * copy the variable here before the init section is freed.
6562 *
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006563 */
6564static int __init pci_realloc_setup_params(void)
6565{
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006566 resource_alignment_param = kstrdup(resource_alignment_param,
6567 GFP_KERNEL);
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006568 disable_acs_redir_param = kstrdup(disable_acs_redir_param, GFP_KERNEL);
6569
6570 return 0;
6571}
6572pure_initcall(pci_realloc_setup_params);