blob: d32dfd646ced944a48d3d82a205e587bbdb00a11 [file] [log] [blame]
Linus Torvalds1da177e2005-04-16 15:20:36 -07001/*
Linus Torvalds1da177e2005-04-16 15:20:36 -07002 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050010#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070011#include <linux/kernel.h>
12#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030013#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070014#include <linux/init.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070015#include <linux/of.h>
16#include <linux/of_pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070017#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070018#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090019#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070020#include <linux/module.h>
21#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080022#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053023#include <linux/log2.h>
Shaohua Li7d715a62008-02-25 09:46:41 +080024#include <linux/pci-aspm.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020025#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080026#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090027#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010028#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060029#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020030#include <linux/vmalloc.h>
CQ Tang4ebeb1e2017-05-30 09:25:49 -070031#include <linux/pci-ats.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090032#include <asm/setup.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010033#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050034#include <linux/aer.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090035#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Alan Stern00240c32009-04-27 13:33:16 -040037const char *pci_power_names[] = {
38 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
39};
40EXPORT_SYMBOL_GPL(pci_power_names);
41
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010042int isa_dma_bridge_buggy;
43EXPORT_SYMBOL(isa_dma_bridge_buggy);
44
45int pci_pci_problems;
46EXPORT_SYMBOL(pci_pci_problems);
47
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010048unsigned int pci_pm_d3_delay;
49
Matthew Garrettdf17e622010-10-04 14:22:29 -040050static void pci_pme_list_scan(struct work_struct *work);
51
52static LIST_HEAD(pci_pme_list);
53static DEFINE_MUTEX(pci_pme_list_mutex);
54static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
55
56struct pci_pme_device {
57 struct list_head list;
58 struct pci_dev *dev;
59};
60
61#define PME_TIMEOUT 1000 /* How long between PME checks */
62
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010063static void pci_dev_d3_sleep(struct pci_dev *dev)
64{
65 unsigned int delay = dev->d3_delay;
66
67 if (delay < pci_pm_d3_delay)
68 delay = pci_pm_d3_delay;
69
Adrian Hunter50b2b542017-03-14 15:21:58 +020070 if (delay)
71 msleep(delay);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010072}
Linus Torvalds1da177e2005-04-16 15:20:36 -070073
Jeff Garzik32a2eea2007-10-11 16:57:27 -040074#ifdef CONFIG_PCI_DOMAINS
75int pci_domains_supported = 1;
76#endif
77
Atsushi Nemoto4516a612007-02-05 16:36:06 -080078#define DEFAULT_CARDBUS_IO_SIZE (256)
79#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
80/* pci=cbmemsize=nnM,cbiosize=nn can override this */
81unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
82unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
83
Eric W. Biederman28760482009-09-09 14:09:24 -070084#define DEFAULT_HOTPLUG_IO_SIZE (256)
85#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
86/* pci=hpmemsize=nnM,hpiosize=nn can override this */
87unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
88unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
89
Keith Busche16b4662016-07-21 21:40:28 -060090#define DEFAULT_HOTPLUG_BUS_SIZE 1
91unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
92
Keith Busch27d868b2015-08-24 08:48:16 -050093enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jon Masonb03e7492011-07-20 15:20:54 -050094
Jesse Barnesac1aa472009-10-26 13:20:44 -070095/*
96 * The default CLS is used if arch didn't set CLS explicitly and not
97 * all pci devices agree on the same value. Arch can override either
98 * the dfl or actual value as it sees fit. Don't forget this is
99 * measured in 32-bit words, not bytes.
100 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500101u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700102u8 pci_cache_line_size;
103
Myron Stowe96c55902011-10-28 15:48:38 -0600104/*
105 * If we set up a device for bus mastering, we need to check the latency
106 * timer as certain BIOSes forget to set it properly.
107 */
108unsigned int pcibios_max_latency = 255;
109
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100110/* If set, the PCIe ARI capability will not be used. */
111static bool pcie_ari_disabled;
112
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300113/* Disable bridge_d3 for all PCIe ports */
114static bool pci_bridge_d3_disable;
115/* Force bridge_d3 for all PCIe ports */
116static bool pci_bridge_d3_force;
117
118static int __init pcie_port_pm_setup(char *str)
119{
120 if (!strcmp(str, "off"))
121 pci_bridge_d3_disable = true;
122 else if (!strcmp(str, "force"))
123 pci_bridge_d3_force = true;
124 return 1;
125}
126__setup("pcie_port_pm=", pcie_port_pm_setup);
127
Linus Torvalds1da177e2005-04-16 15:20:36 -0700128/**
129 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
130 * @bus: pointer to PCI bus structure to search
131 *
132 * Given a PCI bus, returns the highest PCI bus number present in the set
133 * including the given PCI bus and its list of child PCI buses.
134 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400135unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700136{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800137 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700138 unsigned char max, n;
139
Yinghai Lub918c622012-05-17 18:51:11 -0700140 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800141 list_for_each_entry(tmp, &bus->children, node) {
142 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400143 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700144 max = n;
145 }
146 return max;
147}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800148EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700149
Andrew Morton1684f5d2008-12-01 14:30:30 -0800150#ifdef CONFIG_HAS_IOMEM
151void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
152{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500153 struct resource *res = &pdev->resource[bar];
154
Andrew Morton1684f5d2008-12-01 14:30:30 -0800155 /*
156 * Make sure the BAR is actually a memory resource, not an IO resource
157 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500158 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600159 pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800160 return NULL;
161 }
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500162 return ioremap_nocache(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800163}
164EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700165
166void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
167{
168 /*
169 * Make sure the BAR is actually a memory resource, not an IO resource
170 */
171 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
172 WARN_ON(1);
173 return NULL;
174 }
175 return ioremap_wc(pci_resource_start(pdev, bar),
176 pci_resource_len(pdev, bar));
177}
178EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800179#endif
180
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100181
182static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
183 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700184{
185 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700186 u16 ent;
187
188 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700189
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100190 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700191 if (pos < 0x40)
192 break;
193 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700194 pci_bus_read_config_word(bus, devfn, pos, &ent);
195
196 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700197 if (id == 0xff)
198 break;
199 if (id == cap)
200 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700201 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700202 }
203 return 0;
204}
205
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100206static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
207 u8 pos, int cap)
208{
209 int ttl = PCI_FIND_CAP_TTL;
210
211 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
212}
213
Roland Dreier24a4e372005-10-28 17:35:34 -0700214int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
215{
216 return __pci_find_next_cap(dev->bus, dev->devfn,
217 pos + PCI_CAP_LIST_NEXT, cap);
218}
219EXPORT_SYMBOL_GPL(pci_find_next_capability);
220
Michael Ellermand3bac112006-11-22 18:26:16 +1100221static int __pci_bus_find_cap_start(struct pci_bus *bus,
222 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700223{
224 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700225
226 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
227 if (!(status & PCI_STATUS_CAP_LIST))
228 return 0;
229
230 switch (hdr_type) {
231 case PCI_HEADER_TYPE_NORMAL:
232 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100233 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700234 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100235 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700236 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100237
238 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700239}
240
241/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700242 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700243 * @dev: PCI device to query
244 * @cap: capability code
245 *
246 * Tell if a device supports a given PCI capability.
247 * Returns the address of the requested capability structure within the
248 * device's PCI configuration space or 0 in case the device does not
249 * support it. Possible values for @cap:
250 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700251 * %PCI_CAP_ID_PM Power Management
252 * %PCI_CAP_ID_AGP Accelerated Graphics Port
253 * %PCI_CAP_ID_VPD Vital Product Data
254 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700255 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700256 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700257 * %PCI_CAP_ID_PCIX PCI-X
258 * %PCI_CAP_ID_EXP PCI Express
259 */
260int pci_find_capability(struct pci_dev *dev, int cap)
261{
Michael Ellermand3bac112006-11-22 18:26:16 +1100262 int pos;
263
264 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
265 if (pos)
266 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
267
268 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700269}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600270EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700271
272/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700273 * pci_bus_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700274 * @bus: the PCI bus to query
275 * @devfn: PCI device to query
276 * @cap: capability code
277 *
278 * Like pci_find_capability() but works for pci devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700279 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700280 *
281 * Returns the address of the requested capability structure within the
282 * device's PCI configuration space or 0 in case the device does not
283 * support it.
284 */
285int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
286{
Michael Ellermand3bac112006-11-22 18:26:16 +1100287 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700288 u8 hdr_type;
289
290 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
291
Michael Ellermand3bac112006-11-22 18:26:16 +1100292 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
293 if (pos)
294 pos = __pci_find_next_cap(bus, devfn, pos, cap);
295
296 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700297}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600298EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700299
300/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600301 * pci_find_next_ext_capability - Find an extended capability
302 * @dev: PCI device to query
303 * @start: address at which to start looking (0 to start at beginning of list)
304 * @cap: capability code
305 *
306 * Returns the address of the next matching extended capability structure
307 * within the device's PCI configuration space or 0 if the device does
308 * not support it. Some capabilities can occur several times, e.g., the
309 * vendor-specific capability, and this provides a way to find them all.
310 */
311int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
312{
313 u32 header;
314 int ttl;
315 int pos = PCI_CFG_SPACE_SIZE;
316
317 /* minimum 8 bytes per capability */
318 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
319
320 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
321 return 0;
322
323 if (start)
324 pos = start;
325
326 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
327 return 0;
328
329 /*
330 * If we have no capabilities, this is indicated by cap ID,
331 * cap version and next pointer all being 0.
332 */
333 if (header == 0)
334 return 0;
335
336 while (ttl-- > 0) {
337 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
338 return pos;
339
340 pos = PCI_EXT_CAP_NEXT(header);
341 if (pos < PCI_CFG_SPACE_SIZE)
342 break;
343
344 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
345 break;
346 }
347
348 return 0;
349}
350EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
351
352/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700353 * pci_find_ext_capability - Find an extended capability
354 * @dev: PCI device to query
355 * @cap: capability code
356 *
357 * Returns the address of the requested extended capability structure
358 * within the device's PCI configuration space or 0 if the device does
359 * not support it. Possible values for @cap:
360 *
361 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
362 * %PCI_EXT_CAP_ID_VC Virtual Channel
363 * %PCI_EXT_CAP_ID_DSN Device Serial Number
364 * %PCI_EXT_CAP_ID_PWR Power Budgeting
365 */
366int pci_find_ext_capability(struct pci_dev *dev, int cap)
367{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600368 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700369}
Brice Goglin3a720d72006-05-23 06:10:01 -0400370EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700371
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100372static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
373{
374 int rc, ttl = PCI_FIND_CAP_TTL;
375 u8 cap, mask;
376
377 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
378 mask = HT_3BIT_CAP_MASK;
379 else
380 mask = HT_5BIT_CAP_MASK;
381
382 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
383 PCI_CAP_ID_HT, &ttl);
384 while (pos) {
385 rc = pci_read_config_byte(dev, pos + 3, &cap);
386 if (rc != PCIBIOS_SUCCESSFUL)
387 return 0;
388
389 if ((cap & mask) == ht_cap)
390 return pos;
391
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800392 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
393 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100394 PCI_CAP_ID_HT, &ttl);
395 }
396
397 return 0;
398}
399/**
400 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
401 * @dev: PCI device to query
402 * @pos: Position from which to continue searching
403 * @ht_cap: Hypertransport capability code
404 *
405 * To be used in conjunction with pci_find_ht_capability() to search for
406 * all capabilities matching @ht_cap. @pos should always be a value returned
407 * from pci_find_ht_capability().
408 *
409 * NB. To be 100% safe against broken PCI devices, the caller should take
410 * steps to avoid an infinite loop.
411 */
412int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
413{
414 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
415}
416EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
417
418/**
419 * pci_find_ht_capability - query a device's Hypertransport capabilities
420 * @dev: PCI device to query
421 * @ht_cap: Hypertransport capability code
422 *
423 * Tell if a device supports a given Hypertransport capability.
424 * Returns an address within the device's PCI configuration space
425 * or 0 in case the device does not support the request capability.
426 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
427 * which has a Hypertransport capability matching @ht_cap.
428 */
429int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
430{
431 int pos;
432
433 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
434 if (pos)
435 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
436
437 return pos;
438}
439EXPORT_SYMBOL_GPL(pci_find_ht_capability);
440
Linus Torvalds1da177e2005-04-16 15:20:36 -0700441/**
442 * pci_find_parent_resource - return resource region of parent bus of given region
443 * @dev: PCI device structure contains resources to be searched
444 * @res: child resource record for which parent is sought
445 *
446 * For given resource region of given device, return the resource
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700447 * region of parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400449struct resource *pci_find_parent_resource(const struct pci_dev *dev,
450 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451{
452 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700453 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700455
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700456 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700457 if (!r)
458 continue;
Ard Biesheuvel31342332017-04-11 17:33:12 +0100459 if (resource_contains(r, res)) {
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700460
461 /*
462 * If the window is prefetchable but the BAR is
463 * not, the allocator made a mistake.
464 */
465 if (r->flags & IORESOURCE_PREFETCH &&
466 !(res->flags & IORESOURCE_PREFETCH))
467 return NULL;
468
469 /*
470 * If we're below a transparent bridge, there may
471 * be both a positively-decoded aperture and a
472 * subtractively-decoded region that contain the BAR.
473 * We want the positively-decoded one, so this depends
474 * on pci_bus_for_each_resource() giving us those
475 * first.
476 */
477 return r;
478 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700479 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700480 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600482EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483
484/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300485 * pci_find_resource - Return matching PCI device resource
486 * @dev: PCI device to query
487 * @res: Resource to look for
488 *
489 * Goes over standard PCI resources (BARs) and checks if the given resource
490 * is partially or fully contained in any of them. In that case the
491 * matching resource is returned, %NULL otherwise.
492 */
493struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
494{
495 int i;
496
497 for (i = 0; i < PCI_ROM_RESOURCE; i++) {
498 struct resource *r = &dev->resource[i];
499
500 if (r->start && resource_contains(r, res))
501 return r;
502 }
503
504 return NULL;
505}
506EXPORT_SYMBOL(pci_find_resource);
507
508/**
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530509 * pci_find_pcie_root_port - return PCIe Root Port
510 * @dev: PCI device to query
511 *
512 * Traverse up the parent chain and return the PCIe Root Port PCI Device
513 * for a given PCI Device.
514 */
515struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
516{
Thierry Redingb6f6d562017-08-17 13:06:14 +0200517 struct pci_dev *bridge, *highest_pcie_bridge = dev;
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530518
519 bridge = pci_upstream_bridge(dev);
520 while (bridge && pci_is_pcie(bridge)) {
521 highest_pcie_bridge = bridge;
522 bridge = pci_upstream_bridge(bridge);
523 }
524
Thierry Redingb6f6d562017-08-17 13:06:14 +0200525 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
526 return NULL;
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530527
Thierry Redingb6f6d562017-08-17 13:06:14 +0200528 return highest_pcie_bridge;
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530529}
530EXPORT_SYMBOL(pci_find_pcie_root_port);
531
532/**
Alex Williamson157e8762013-12-17 16:43:39 -0700533 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
534 * @dev: the PCI device to operate on
535 * @pos: config space offset of status word
536 * @mask: mask of bit(s) to care about in status word
537 *
538 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
539 */
540int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
541{
542 int i;
543
544 /* Wait for Transaction Pending bit clean */
545 for (i = 0; i < 4; i++) {
546 u16 status;
547 if (i)
548 msleep((1 << (i - 1)) * 100);
549
550 pci_read_config_word(dev, pos, &status);
551 if (!(status & mask))
552 return 1;
553 }
554
555 return 0;
556}
557
558/**
Wei Yang70675e02015-07-29 16:52:58 +0800559 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400560 * @dev: PCI device to have its BARs restored
561 *
562 * Restore the BAR values for a given device, so as to make it
563 * accessible by its driver.
564 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400565static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400566{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800567 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400568
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800569 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800570 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400571}
572
Julia Lawall299f2ff2015-12-06 17:33:45 +0100573static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200574
Julia Lawall299f2ff2015-12-06 17:33:45 +0100575int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200576{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200577 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200578 !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200579 return -EINVAL;
580 pci_platform_pm = ops;
581 return 0;
582}
583
584static inline bool platform_pci_power_manageable(struct pci_dev *dev)
585{
586 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
587}
588
589static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400590 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200591{
592 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
593}
594
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200595static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
596{
597 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
598}
599
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200600static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
601{
602 return pci_platform_pm ?
603 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
604}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700605
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200606static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200607{
608 return pci_platform_pm ?
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200609 pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100610}
611
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100612static inline bool platform_pci_need_resume(struct pci_dev *dev)
613{
614 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
615}
616
John W. Linville064b53db2005-07-27 10:19:44 -0400617/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200618 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
619 * given PCI device
620 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200621 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700622 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200623 * RETURN VALUE:
624 * -EINVAL if the requested state is invalid.
625 * -EIO if device does not support PCI PM or its PM capabilities register has a
626 * wrong version, or device doesn't support the requested state.
627 * 0 if device already is in the requested state.
628 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700629 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100630static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200632 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200633 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100635 /* Check if we're already there */
636 if (dev->current_state == state)
637 return 0;
638
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200639 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700640 return -EIO;
641
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200642 if (state < PCI_D0 || state > PCI_D3hot)
643 return -EINVAL;
644
Linus Torvalds1da177e2005-04-16 15:20:36 -0700645 /* Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700646 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700647 * to sleep if we're already in a low power state
648 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100649 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200650 && dev->current_state > state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600651 pci_err(dev, "invalid power transition (from state %d to %d)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -0400652 dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700653 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200654 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700655
Linus Torvalds1da177e2005-04-16 15:20:36 -0700656 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200657 if ((state == PCI_D1 && !dev->d1_support)
658 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700659 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200661 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400662
John W. Linville32a36582005-09-14 09:52:42 -0400663 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700664 * This doesn't affect PME_Status, disables PME_En, and
665 * sets PowerState to 0.
666 */
John W. Linville32a36582005-09-14 09:52:42 -0400667 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400668 case PCI_D0:
669 case PCI_D1:
670 case PCI_D2:
671 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
672 pmcsr |= state;
673 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200674 case PCI_D3hot:
675 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400676 case PCI_UNKNOWN: /* Boot-up */
677 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100678 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200679 need_restore = true;
John W. Linville32a36582005-09-14 09:52:42 -0400680 /* Fall-through: force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400681 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400682 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400683 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700684 }
685
686 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200687 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700688
689 /* Mandatory power management transition delays */
690 /* see PCI PM 1.1 5.6.1 table 18 */
691 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100692 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700693 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100694 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200696 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
697 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
698 if (dev->current_state != state && printk_ratelimit())
Frederick Lawler7506dc72018-01-18 12:55:24 -0600699 pci_info(dev, "Refused to change power state, currently in D%d\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -0400700 dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400701
Huang Ying448bd852012-06-23 10:23:51 +0800702 /*
703 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400704 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
705 * from D3hot to D0 _may_ perform an internal reset, thereby
706 * going to "D0 Uninitialized" rather than "D0 Initialized".
707 * For example, at least some versions of the 3c905B and the
708 * 3c556B exhibit this behaviour.
709 *
710 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
711 * devices in a D3hot state at boot. Consequently, we need to
712 * restore at least the BARs so that the device will be
713 * accessible to its driver.
714 */
715 if (need_restore)
716 pci_restore_bars(dev);
717
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100718 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800719 pcie_aspm_pm_state_change(dev->bus->self);
720
Linus Torvalds1da177e2005-04-16 15:20:36 -0700721 return 0;
722}
723
724/**
Lukas Wunnera6a64022016-09-18 05:39:20 +0200725 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200726 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100727 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +0200728 *
729 * The power state is read from the PMCSR register, which however is
730 * inaccessible in D3cold. The platform firmware is therefore queried first
731 * to detect accessibility of the register. In case the platform firmware
732 * reports an incorrect state or the device isn't power manageable by the
733 * platform at all, we try to detect D3cold by testing accessibility of the
734 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200735 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100736void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200737{
Lukas Wunnera6a64022016-09-18 05:39:20 +0200738 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
739 !pci_device_is_present(dev)) {
740 dev->current_state = PCI_D3cold;
741 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200742 u16 pmcsr;
743
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200744 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200745 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100746 } else {
747 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200748 }
749}
750
751/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600752 * pci_power_up - Put the given device into D0 forcibly
753 * @dev: PCI device to power up
754 */
755void pci_power_up(struct pci_dev *dev)
756{
757 if (platform_pci_power_manageable(dev))
758 platform_pci_set_power_state(dev, PCI_D0);
759
760 pci_raw_set_power_state(dev, PCI_D0);
761 pci_update_current_state(dev, PCI_D0);
762}
763
764/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100765 * pci_platform_power_transition - Use platform to change device power state
766 * @dev: PCI device to handle.
767 * @state: State to put the device into.
768 */
769static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
770{
771 int error;
772
773 if (platform_pci_power_manageable(dev)) {
774 error = platform_pci_set_power_state(dev, state);
775 if (!error)
776 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000777 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100778 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000779
780 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
781 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100782
783 return error;
784}
785
786/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700787 * pci_wakeup - Wake up a PCI device
788 * @pci_dev: Device to handle.
789 * @ign: ignored parameter
790 */
791static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
792{
793 pci_wakeup_event(pci_dev);
794 pm_request_resume(&pci_dev->dev);
795 return 0;
796}
797
798/**
799 * pci_wakeup_bus - Walk given bus and wake up devices on it
800 * @bus: Top bus of the subtree to walk.
801 */
802static void pci_wakeup_bus(struct pci_bus *bus)
803{
804 if (bus)
805 pci_walk_bus(bus, pci_wakeup, NULL);
806}
807
808/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100809 * __pci_start_power_transition - Start power transition of a PCI device
810 * @dev: PCI device to handle.
811 * @state: State to put the device into.
812 */
813static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
814{
Huang Ying448bd852012-06-23 10:23:51 +0800815 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100816 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +0800817 /*
818 * Mandatory power management transition delays, see
819 * PCI Express Base Specification Revision 2.0 Section
820 * 6.6.1: Conventional Reset. Do not delay for
821 * devices powered on/off by corresponding bridge,
822 * because have already delayed for the bridge.
823 */
824 if (dev->runtime_d3cold) {
Adrian Hunter50b2b542017-03-14 15:21:58 +0200825 if (dev->d3cold_delay)
826 msleep(dev->d3cold_delay);
Huang Ying448bd852012-06-23 10:23:51 +0800827 /*
828 * When powering on a bridge from D3cold, the
829 * whole hierarchy may be powered on into
830 * D0uninitialized state, resume them to give
831 * them a chance to suspend again
832 */
833 pci_wakeup_bus(dev->subordinate);
834 }
835 }
836}
837
838/**
839 * __pci_dev_set_current_state - Set current state of a PCI device
840 * @dev: Device to handle
841 * @data: pointer to state to be set
842 */
843static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
844{
845 pci_power_t state = *(pci_power_t *)data;
846
847 dev->current_state = state;
848 return 0;
849}
850
851/**
852 * __pci_bus_set_current_state - Walk given bus and set current state of devices
853 * @bus: Top bus of the subtree to walk.
854 * @state: state to be set
855 */
856static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
857{
858 if (bus)
859 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100860}
861
862/**
863 * __pci_complete_power_transition - Complete power transition of a PCI device
864 * @dev: PCI device to handle.
865 * @state: State to put the device into.
866 *
867 * This function should not be called directly by device drivers.
868 */
869int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
870{
Huang Ying448bd852012-06-23 10:23:51 +0800871 int ret;
872
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600873 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +0800874 return -EINVAL;
875 ret = pci_platform_power_transition(dev, state);
876 /* Power off the bridge may power off the whole hierarchy */
877 if (!ret && state == PCI_D3cold)
878 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
879 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100880}
881EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
882
883/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200884 * pci_set_power_state - Set the power state of a PCI device
885 * @dev: PCI device to handle.
886 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
887 *
Nick Andrew877d0312009-01-26 11:06:57 +0100888 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200889 * the device's PCI PM registers.
890 *
891 * RETURN VALUE:
892 * -EINVAL if the requested state is invalid.
893 * -EIO if device does not support PCI PM or its PM capabilities register has a
894 * wrong version, or device doesn't support the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +0100895 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200896 * 0 if device already is in the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +0100897 * 0 if the transition is to D3 but D3 is not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200898 * 0 if device's power state has been successfully changed.
899 */
900int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
901{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200902 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200903
904 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +0800905 if (state > PCI_D3cold)
906 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200907 else if (state < PCI_D0)
908 state = PCI_D0;
909 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
910 /*
911 * If the device or the parent bridge do not support PCI PM,
912 * ignore the request if we're doing anything other than putting
913 * it into D0 (which would only happen on boot).
914 */
915 return 0;
916
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600917 /* Check if we're already there */
918 if (dev->current_state == state)
919 return 0;
920
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100921 __pci_start_power_transition(dev, state);
922
Alan Cox979b1792008-07-24 17:18:38 +0100923 /* This device is quirked not to be put into D3, so
924 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +0800925 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +0100926 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200927
Huang Ying448bd852012-06-23 10:23:51 +0800928 /*
929 * To put device in D3cold, we put device into D3hot in native
930 * way, then put device into D3cold with platform ops
931 */
932 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
933 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200934
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100935 if (!__pci_complete_power_transition(dev, state))
936 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200937
938 return error;
939}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600940EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200941
942/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700943 * pci_choose_state - Choose the power state of a PCI device
944 * @dev: PCI device to be suspended
945 * @state: target sleep state for the whole system. This is the value
946 * that is passed to suspend() function.
947 *
948 * Returns PCI power state suitable for given device and given system
949 * message.
950 */
951
952pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
953{
Shaohua Liab826ca2007-07-20 10:03:22 +0800954 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -0500955
Yijing Wang728cdb72013-06-18 16:22:14 +0800956 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700957 return PCI_D0;
958
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200959 ret = platform_pci_choose_state(dev);
960 if (ret != PCI_POWER_ERROR)
961 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -0700962
963 switch (state.event) {
964 case PM_EVENT_ON:
965 return PCI_D0;
966 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -0700967 case PM_EVENT_PRETHAW:
968 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -0700969 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +0100970 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -0700971 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700972 default:
Frederick Lawler7506dc72018-01-18 12:55:24 -0600973 pci_info(dev, "unrecognized suspend event %d\n",
Bjorn Helgaas80ccba12008-06-13 10:52:11 -0600974 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700975 BUG();
976 }
977 return PCI_D0;
978}
Linus Torvalds1da177e2005-04-16 15:20:36 -0700979EXPORT_SYMBOL(pci_choose_state);
980
Yu Zhao89858512009-02-16 02:55:47 +0800981#define PCI_EXP_SAVE_REGS 7
982
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700983static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
984 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -0800985{
986 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -0800987
Sasha Levinb67bfe02013-02-27 17:06:00 -0800988 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700989 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -0800990 return tmp;
991 }
992 return NULL;
993}
994
Alex Williamsonfd0f7f72013-12-17 16:43:45 -0700995struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
996{
997 return _pci_find_saved_cap(dev, cap, false);
998}
999
1000struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1001{
1002 return _pci_find_saved_cap(dev, cap, true);
1003}
1004
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001005static int pci_save_pcie_state(struct pci_dev *dev)
1006{
Jiang Liu59875ae2012-07-24 17:20:06 +08001007 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001008 struct pci_cap_saved_state *save_state;
1009 u16 *cap;
1010
Jiang Liu59875ae2012-07-24 17:20:06 +08001011 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001012 return 0;
1013
Eric W. Biederman9f355752007-03-08 13:06:13 -07001014 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001015 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001016 pci_err(dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001017 return -ENOMEM;
1018 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001019
Alex Williamson24a4742f2011-05-10 10:02:11 -06001020 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001021 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1022 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1023 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1024 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1025 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1026 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1027 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001028
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001029 return 0;
1030}
1031
1032static void pci_restore_pcie_state(struct pci_dev *dev)
1033{
Jiang Liu59875ae2012-07-24 17:20:06 +08001034 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001035 struct pci_cap_saved_state *save_state;
1036 u16 *cap;
1037
1038 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001039 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001040 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001041
Alex Williamson24a4742f2011-05-10 10:02:11 -06001042 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001043 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1044 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1045 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1046 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1047 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1048 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1049 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001050}
1051
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001052
1053static int pci_save_pcix_state(struct pci_dev *dev)
1054{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001055 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001056 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001057
1058 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001059 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001060 return 0;
1061
Shaohua Lif34303d2007-12-18 09:56:47 +08001062 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001063 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001064 pci_err(dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001065 return -ENOMEM;
1066 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001067
Alex Williamson24a4742f2011-05-10 10:02:11 -06001068 pci_read_config_word(dev, pos + PCI_X_CMD,
1069 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001070
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001071 return 0;
1072}
1073
1074static void pci_restore_pcix_state(struct pci_dev *dev)
1075{
1076 int i = 0, pos;
1077 struct pci_cap_saved_state *save_state;
1078 u16 *cap;
1079
1080 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1081 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001082 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001083 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001084 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001085
1086 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001087}
1088
1089
Linus Torvalds1da177e2005-04-16 15:20:36 -07001090/**
1091 * pci_save_state - save the PCI configuration space of a device before suspending
1092 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001093 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001094int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001095{
1096 int i;
1097 /* XXX: 100% dword access ok here? */
1098 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001099 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001100 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001101
1102 i = pci_save_pcie_state(dev);
1103 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001104 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001105
1106 i = pci_save_pcix_state(dev);
1107 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001108 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001109
Quentin Lambert754834b2014-11-06 17:45:55 +01001110 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001111}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001112EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001113
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001114static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1115 u32 saved_val, int retry)
1116{
1117 u32 val;
1118
1119 pci_read_config_dword(pdev, offset, &val);
1120 if (val == saved_val)
1121 return;
1122
1123 for (;;) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001124 pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001125 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001126 pci_write_config_dword(pdev, offset, saved_val);
1127 if (retry-- <= 0)
1128 return;
1129
1130 pci_read_config_dword(pdev, offset, &val);
1131 if (val == saved_val)
1132 return;
1133
1134 mdelay(1);
1135 }
1136}
1137
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001138static void pci_restore_config_space_range(struct pci_dev *pdev,
1139 int start, int end, int retry)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001140{
1141 int index;
1142
1143 for (index = end; index >= start; index--)
1144 pci_restore_config_dword(pdev, 4 * index,
1145 pdev->saved_config_space[index],
1146 retry);
1147}
1148
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001149static void pci_restore_config_space(struct pci_dev *pdev)
1150{
1151 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1152 pci_restore_config_space_range(pdev, 10, 15, 0);
1153 /* Restore BARs before the command register. */
1154 pci_restore_config_space_range(pdev, 4, 9, 10);
1155 pci_restore_config_space_range(pdev, 0, 3, 0);
1156 } else {
1157 pci_restore_config_space_range(pdev, 0, 15, 0);
1158 }
1159}
1160
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001161/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001162 * pci_restore_state - Restore the saved state of a PCI device
1163 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001164 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001165void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001166{
Alek Duc82f63e2009-08-08 08:46:19 +08001167 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001168 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001169
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001170 /* PCI Express register must be restored first */
1171 pci_restore_pcie_state(dev);
CQ Tang4ebeb1e2017-05-30 09:25:49 -07001172 pci_restore_pasid_state(dev);
1173 pci_restore_pri_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001174 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001175 pci_restore_vc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001176
Taku Izumib07461a2015-09-17 10:09:37 -05001177 pci_cleanup_aer_error_status_regs(dev);
1178
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001179 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001180
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001181 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001182 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001183
1184 /* Restore ACS and IOV configuration state */
1185 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001186 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001187
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001188 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001189}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001190EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001191
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001192struct pci_saved_state {
1193 u32 config_space[16];
1194 struct pci_cap_saved_data cap[0];
1195};
1196
1197/**
1198 * pci_store_saved_state - Allocate and return an opaque struct containing
1199 * the device saved state.
1200 * @dev: PCI device that we're dealing with
1201 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001202 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001203 */
1204struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1205{
1206 struct pci_saved_state *state;
1207 struct pci_cap_saved_state *tmp;
1208 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001209 size_t size;
1210
1211 if (!dev->state_saved)
1212 return NULL;
1213
1214 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1215
Sasha Levinb67bfe02013-02-27 17:06:00 -08001216 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001217 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1218
1219 state = kzalloc(size, GFP_KERNEL);
1220 if (!state)
1221 return NULL;
1222
1223 memcpy(state->config_space, dev->saved_config_space,
1224 sizeof(state->config_space));
1225
1226 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001227 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001228 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1229 memcpy(cap, &tmp->cap, len);
1230 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1231 }
1232 /* Empty cap_save terminates list */
1233
1234 return state;
1235}
1236EXPORT_SYMBOL_GPL(pci_store_saved_state);
1237
1238/**
1239 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1240 * @dev: PCI device that we're dealing with
1241 * @state: Saved state returned from pci_store_saved_state()
1242 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001243int pci_load_saved_state(struct pci_dev *dev,
1244 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001245{
1246 struct pci_cap_saved_data *cap;
1247
1248 dev->state_saved = false;
1249
1250 if (!state)
1251 return 0;
1252
1253 memcpy(dev->saved_config_space, state->config_space,
1254 sizeof(state->config_space));
1255
1256 cap = state->cap;
1257 while (cap->size) {
1258 struct pci_cap_saved_state *tmp;
1259
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001260 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001261 if (!tmp || tmp->cap.size != cap->size)
1262 return -EINVAL;
1263
1264 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1265 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1266 sizeof(struct pci_cap_saved_data) + cap->size);
1267 }
1268
1269 dev->state_saved = true;
1270 return 0;
1271}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001272EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001273
1274/**
1275 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1276 * and free the memory allocated for it.
1277 * @dev: PCI device that we're dealing with
1278 * @state: Pointer to saved state returned from pci_store_saved_state()
1279 */
1280int pci_load_and_free_saved_state(struct pci_dev *dev,
1281 struct pci_saved_state **state)
1282{
1283 int ret = pci_load_saved_state(dev, *state);
1284 kfree(*state);
1285 *state = NULL;
1286 return ret;
1287}
1288EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1289
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001290int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1291{
1292 return pci_enable_resources(dev, bars);
1293}
1294
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001295static int do_pci_enable_device(struct pci_dev *dev, int bars)
1296{
1297 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301298 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001299 u16 cmd;
1300 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001301
1302 err = pci_set_power_state(dev, PCI_D0);
1303 if (err < 0 && err != -EIO)
1304 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301305
1306 bridge = pci_upstream_bridge(dev);
1307 if (bridge)
1308 pcie_aspm_powersave_config_link(bridge);
1309
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001310 err = pcibios_enable_device(dev, bars);
1311 if (err < 0)
1312 return err;
1313 pci_fixup_device(pci_fixup_enable, dev);
1314
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001315 if (dev->msi_enabled || dev->msix_enabled)
1316 return 0;
1317
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001318 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1319 if (pin) {
1320 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1321 if (cmd & PCI_COMMAND_INTX_DISABLE)
1322 pci_write_config_word(dev, PCI_COMMAND,
1323 cmd & ~PCI_COMMAND_INTX_DISABLE);
1324 }
1325
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001326 return 0;
1327}
1328
1329/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001330 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001331 * @dev: PCI device to be resumed
1332 *
1333 * Note this function is a backend of pci_default_resume and is not supposed
1334 * to be called by normal code, write proper resume handler and use it instead.
1335 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001336int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001337{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001338 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001339 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1340 return 0;
1341}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001342EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001343
Yinghai Lu928bea92013-07-22 14:37:17 -07001344static void pci_enable_bridge(struct pci_dev *dev)
1345{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001346 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001347 int retval;
1348
Bjorn Helgaas79272132013-11-06 10:00:51 -07001349 bridge = pci_upstream_bridge(dev);
1350 if (bridge)
1351 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001352
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001353 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001354 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001355 pci_set_master(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001356 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001357 }
1358
Yinghai Lu928bea92013-07-22 14:37:17 -07001359 retval = pci_enable_device(dev);
1360 if (retval)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001361 pci_err(dev, "Error enabling bridge (%d), continuing\n",
Yinghai Lu928bea92013-07-22 14:37:17 -07001362 retval);
1363 pci_set_master(dev);
1364}
1365
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001366static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001367{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001368 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001369 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001370 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371
Jesse Barnes97c145f2010-11-05 15:16:36 -04001372 /*
1373 * Power state could be unknown at this point, either due to a fresh
1374 * boot or a device removal call. So get the current power state
1375 * so that things like MSI message writing will behave as expected
1376 * (e.g. if the device really is in D0 at enable time).
1377 */
1378 if (dev->pm_cap) {
1379 u16 pmcsr;
1380 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1381 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1382 }
1383
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001384 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001385 return 0; /* already enabled */
1386
Bjorn Helgaas79272132013-11-06 10:00:51 -07001387 bridge = pci_upstream_bridge(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001388 if (bridge)
Bjorn Helgaas79272132013-11-06 10:00:51 -07001389 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001390
Yinghai Lu497f16f2011-12-17 18:33:37 -08001391 /* only skip sriov related */
1392 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1393 if (dev->resource[i].flags & flags)
1394 bars |= (1 << i);
1395 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001396 if (dev->resource[i].flags & flags)
1397 bars |= (1 << i);
1398
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001399 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001400 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001401 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001402 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001403}
1404
1405/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001406 * pci_enable_device_io - Initialize a device for use with IO space
1407 * @dev: PCI device to be initialized
1408 *
1409 * Initialize device before it's used by a driver. Ask low-level code
1410 * to enable I/O resources. Wake up the device if it was suspended.
1411 * Beware, this function can fail.
1412 */
1413int pci_enable_device_io(struct pci_dev *dev)
1414{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001415 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001416}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001417EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001418
1419/**
1420 * pci_enable_device_mem - Initialize a device for use with Memory space
1421 * @dev: PCI device to be initialized
1422 *
1423 * Initialize device before it's used by a driver. Ask low-level code
1424 * to enable Memory resources. Wake up the device if it was suspended.
1425 * Beware, this function can fail.
1426 */
1427int pci_enable_device_mem(struct pci_dev *dev)
1428{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001429 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001430}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001431EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001432
Linus Torvalds1da177e2005-04-16 15:20:36 -07001433/**
1434 * pci_enable_device - Initialize device before it's used by a driver.
1435 * @dev: PCI device to be initialized
1436 *
1437 * Initialize device before it's used by a driver. Ask low-level code
1438 * to enable I/O and memory. Wake up the device if it was suspended.
1439 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001440 *
1441 * Note we don't actually enable the device many times if we call
1442 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001443 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001444int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001445{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001446 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001447}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001448EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001449
Tejun Heo9ac78492007-01-20 16:00:26 +09001450/*
1451 * Managed PCI resources. This manages device on/off, intx/msi/msix
1452 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1453 * there's no need to track it separately. pci_devres is initialized
1454 * when a device is enabled using managed PCI device enable interface.
1455 */
1456struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001457 unsigned int enabled:1;
1458 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001459 unsigned int orig_intx:1;
1460 unsigned int restore_intx:1;
1461 u32 region_mask;
1462};
1463
1464static void pcim_release(struct device *gendev, void *res)
1465{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06001466 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09001467 struct pci_devres *this = res;
1468 int i;
1469
1470 if (dev->msi_enabled)
1471 pci_disable_msi(dev);
1472 if (dev->msix_enabled)
1473 pci_disable_msix(dev);
1474
1475 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1476 if (this->region_mask & (1 << i))
1477 pci_release_region(dev, i);
1478
1479 if (this->restore_intx)
1480 pci_intx(dev, this->orig_intx);
1481
Tejun Heo7f375f32007-02-25 04:36:01 -08001482 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001483 pci_disable_device(dev);
1484}
1485
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001486static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001487{
1488 struct pci_devres *dr, *new_dr;
1489
1490 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1491 if (dr)
1492 return dr;
1493
1494 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1495 if (!new_dr)
1496 return NULL;
1497 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1498}
1499
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001500static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001501{
1502 if (pci_is_managed(pdev))
1503 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1504 return NULL;
1505}
1506
1507/**
1508 * pcim_enable_device - Managed pci_enable_device()
1509 * @pdev: PCI device to be initialized
1510 *
1511 * Managed pci_enable_device().
1512 */
1513int pcim_enable_device(struct pci_dev *pdev)
1514{
1515 struct pci_devres *dr;
1516 int rc;
1517
1518 dr = get_pci_dr(pdev);
1519 if (unlikely(!dr))
1520 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001521 if (dr->enabled)
1522 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001523
1524 rc = pci_enable_device(pdev);
1525 if (!rc) {
1526 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001527 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001528 }
1529 return rc;
1530}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001531EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001532
1533/**
1534 * pcim_pin_device - Pin managed PCI device
1535 * @pdev: PCI device to pin
1536 *
1537 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1538 * driver detach. @pdev must have been enabled with
1539 * pcim_enable_device().
1540 */
1541void pcim_pin_device(struct pci_dev *pdev)
1542{
1543 struct pci_devres *dr;
1544
1545 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001546 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001547 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001548 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001549}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001550EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001551
Matthew Garretteca0d4672012-12-05 14:33:27 -07001552/*
1553 * pcibios_add_device - provide arch specific hooks when adding device dev
1554 * @dev: the PCI device being added
1555 *
1556 * Permits the platform to provide architecture specific functionality when
1557 * devices are added. This is the default implementation. Architecture
1558 * implementations can override this.
1559 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001560int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d4672012-12-05 14:33:27 -07001561{
1562 return 0;
1563}
1564
Linus Torvalds1da177e2005-04-16 15:20:36 -07001565/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001566 * pcibios_release_device - provide arch specific hooks when releasing device dev
1567 * @dev: the PCI device being released
1568 *
1569 * Permits the platform to provide architecture specific functionality when
1570 * devices are released. This is the default implementation. Architecture
1571 * implementations can override this.
1572 */
1573void __weak pcibios_release_device(struct pci_dev *dev) {}
1574
1575/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 * pcibios_disable_device - disable arch specific PCI resources for device dev
1577 * @dev: the PCI device to disable
1578 *
1579 * Disables architecture specific PCI resources for the device. This
1580 * is the default implementation. Architecture implementations can
1581 * override this.
1582 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08001583void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001584
Hanjun Guoa43ae582014-05-06 11:29:52 +08001585/**
1586 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1587 * @irq: ISA IRQ to penalize
1588 * @active: IRQ active or not
1589 *
1590 * Permits the platform to provide architecture-specific functionality when
1591 * penalizing ISA IRQs. This is the default implementation. Architecture
1592 * implementations can override this.
1593 */
1594void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1595
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001596static void do_pci_disable_device(struct pci_dev *dev)
1597{
1598 u16 pci_command;
1599
1600 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1601 if (pci_command & PCI_COMMAND_MASTER) {
1602 pci_command &= ~PCI_COMMAND_MASTER;
1603 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1604 }
1605
1606 pcibios_disable_device(dev);
1607}
1608
1609/**
1610 * pci_disable_enabled_device - Disable device without updating enable_cnt
1611 * @dev: PCI device to disable
1612 *
1613 * NOTE: This function is a backend of PCI power management routines and is
1614 * not supposed to be called drivers.
1615 */
1616void pci_disable_enabled_device(struct pci_dev *dev)
1617{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001618 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001619 do_pci_disable_device(dev);
1620}
1621
Linus Torvalds1da177e2005-04-16 15:20:36 -07001622/**
1623 * pci_disable_device - Disable PCI device after use
1624 * @dev: PCI device to be disabled
1625 *
1626 * Signal to the system that the PCI device is not in use by the system
1627 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001628 *
1629 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001630 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001631 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001632void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001633{
Tejun Heo9ac78492007-01-20 16:00:26 +09001634 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001635
Tejun Heo9ac78492007-01-20 16:00:26 +09001636 dr = find_pci_dr(dev);
1637 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001638 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001639
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001640 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1641 "disabling already-disabled device");
1642
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001643 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001644 return;
1645
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001646 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001647
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001648 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001649}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001650EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001651
1652/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001653 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001654 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001655 * @state: Reset state to enter into
1656 *
1657 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001658 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001659 * implementation. Architecture implementations can override this.
1660 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001661int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1662 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001663{
1664 return -EINVAL;
1665}
1666
1667/**
1668 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001669 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001670 * @state: Reset state to enter into
1671 *
1672 *
1673 * Sets the PCI reset state for the device.
1674 */
1675int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1676{
1677 return pcibios_set_pcie_reset_state(dev, state);
1678}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001679EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001680
1681/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001682 * pci_check_pme_status - Check if given device has generated PME.
1683 * @dev: Device to check.
1684 *
1685 * Check the PME status of the device and if set, clear it and clear PME enable
1686 * (if set). Return 'true' if PME status and PME enable were both set or
1687 * 'false' otherwise.
1688 */
1689bool pci_check_pme_status(struct pci_dev *dev)
1690{
1691 int pmcsr_pos;
1692 u16 pmcsr;
1693 bool ret = false;
1694
1695 if (!dev->pm_cap)
1696 return false;
1697
1698 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1699 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1700 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1701 return false;
1702
1703 /* Clear PME status. */
1704 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1705 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1706 /* Disable PME to avoid interrupt flood. */
1707 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1708 ret = true;
1709 }
1710
1711 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1712
1713 return ret;
1714}
1715
1716/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001717 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1718 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001719 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001720 *
1721 * Check if @dev has generated PME and queue a resume request for it in that
1722 * case.
1723 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001724static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001725{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001726 if (pme_poll_reset && dev->pme_poll)
1727 dev->pme_poll = false;
1728
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001729 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001730 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001731 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001732 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001733 return 0;
1734}
1735
1736/**
1737 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1738 * @bus: Top bus of the subtree to walk.
1739 */
1740void pci_pme_wakeup_bus(struct pci_bus *bus)
1741{
1742 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001743 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001744}
1745
Huang Ying448bd852012-06-23 10:23:51 +08001746
1747/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001748 * pci_pme_capable - check the capability of PCI device to generate PME#
1749 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001750 * @state: PCI state from which device will issue PME#.
1751 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001752bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001753{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001754 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001755 return false;
1756
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001757 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001758}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001759EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001760
Matthew Garrettdf17e622010-10-04 14:22:29 -04001761static void pci_pme_list_scan(struct work_struct *work)
1762{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001763 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04001764
1765 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07001766 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1767 if (pme_dev->dev->pme_poll) {
1768 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08001769
Bjorn Helgaasce300002014-01-24 09:51:06 -07001770 bridge = pme_dev->dev->bus->self;
1771 /*
1772 * If bridge is in low power state, the
1773 * configuration space of subordinate devices
1774 * may be not accessible
1775 */
1776 if (bridge && bridge->current_state != PCI_D0)
1777 continue;
1778 pci_pme_wakeup(pme_dev->dev, NULL);
1779 } else {
1780 list_del(&pme_dev->list);
1781 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001782 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001783 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07001784 if (!list_empty(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02001785 queue_delayed_work(system_freezable_wq, &pci_pme_work,
1786 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001787 mutex_unlock(&pci_pme_list_mutex);
1788}
1789
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001790static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001791{
1792 u16 pmcsr;
1793
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00001794 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001795 return;
1796
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001797 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001798 /* Clear PME_Status by writing 1 to it and enable PME# */
1799 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1800 if (!enable)
1801 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1802
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001803 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001804}
1805
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02001806/**
1807 * pci_pme_restore - Restore PME configuration after config space restore.
1808 * @dev: PCI device to update.
1809 */
1810void pci_pme_restore(struct pci_dev *dev)
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02001811{
1812 u16 pmcsr;
1813
1814 if (!dev->pme_support)
1815 return;
1816
1817 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1818 if (dev->wakeup_prepared) {
1819 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02001820 pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02001821 } else {
1822 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1823 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1824 }
1825 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1826}
1827
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02001828/**
1829 * pci_pme_active - enable or disable PCI device's PME# function
1830 * @dev: PCI device to handle.
1831 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1832 *
1833 * The caller must verify that the device is capable of generating PME# before
1834 * calling this function with @enable equal to 'true'.
1835 */
1836void pci_pme_active(struct pci_dev *dev, bool enable)
1837{
1838 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001839
Huang Ying6e965e02012-10-26 13:07:51 +08001840 /*
1841 * PCI (as opposed to PCIe) PME requires that the device have
1842 * its PME# line hooked up correctly. Not all hardware vendors
1843 * do this, so the PME never gets delivered and the device
1844 * remains asleep. The easiest way around this is to
1845 * periodically walk the list of suspended devices and check
1846 * whether any have their PME flag set. The assumption is that
1847 * we'll wake up often enough anyway that this won't be a huge
1848 * hit, and the power savings from the devices will still be a
1849 * win.
1850 *
1851 * Although PCIe uses in-band PME message instead of PME# line
1852 * to report PME, PME does not work for some PCIe devices in
1853 * reality. For example, there are devices that set their PME
1854 * status bits, but don't really bother to send a PME message;
1855 * there are PCI Express Root Ports that don't bother to
1856 * trigger interrupts when they receive PME messages from the
1857 * devices below. So PME poll is used for PCIe devices too.
1858 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04001859
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001860 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04001861 struct pci_pme_device *pme_dev;
1862 if (enable) {
1863 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1864 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001865 if (!pme_dev) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001866 pci_warn(dev, "can't enable PME#\n");
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06001867 return;
1868 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04001869 pme_dev->dev = dev;
1870 mutex_lock(&pci_pme_list_mutex);
1871 list_add(&pme_dev->list, &pci_pme_list);
1872 if (list_is_singular(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02001873 queue_delayed_work(system_freezable_wq,
1874 &pci_pme_work,
1875 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04001876 mutex_unlock(&pci_pme_list_mutex);
1877 } else {
1878 mutex_lock(&pci_pme_list_mutex);
1879 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1880 if (pme_dev->dev == dev) {
1881 list_del(&pme_dev->list);
1882 kfree(pme_dev);
1883 break;
1884 }
1885 }
1886 mutex_unlock(&pci_pme_list_mutex);
1887 }
1888 }
1889
Frederick Lawler7506dc72018-01-18 12:55:24 -06001890 pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001891}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001892EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001893
1894/**
Rafael J. Wysocki08476842017-06-24 01:57:35 +02001895 * pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07001896 * @dev: PCI device affected
1897 * @state: PCI state from which device will issue wakeup events
1898 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07001899 *
David Brownell075c1772007-04-26 00:12:06 -07001900 * This enables the device as a wakeup event source, or disables it.
1901 * When such events involves platform-specific hooks, those hooks are
1902 * called automatically by this routine.
1903 *
1904 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001905 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07001906 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001907 * RETURN VALUE:
1908 * 0 is returned on success
1909 * -EINVAL is returned if device is not supposed to wake up the system
1910 * Error code depending on the platform is returned if both the platform and
1911 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912 */
Rafael J. Wysocki08476842017-06-24 01:57:35 +02001913int pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001914{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001915 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001916
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02001917 /*
1918 * Bridges can only signal wakeup on behalf of subordinate devices,
1919 * but that is set up elsewhere, so skip them.
1920 */
1921 if (pci_has_subordinate(dev))
1922 return 0;
1923
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02001924 /* Don't do the same thing twice in a row for one device. */
1925 if (!!enable == !!dev->wakeup_prepared)
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001926 return 0;
1927
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001928 /*
1929 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1930 * Anderson we should be doing PME# wake enable followed by ACPI wake
1931 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07001932 */
1933
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001934 if (enable) {
1935 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001936
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001937 if (pci_pme_capable(dev, state))
1938 pci_pme_active(dev, true);
1939 else
1940 ret = 1;
Rafael J. Wysocki08476842017-06-24 01:57:35 +02001941 error = platform_pci_set_wakeup(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001942 if (ret)
1943 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001944 if (!ret)
1945 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001946 } else {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02001947 platform_pci_set_wakeup(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001948 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02001949 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001950 }
1951
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02001952 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001953}
Rafael J. Wysocki08476842017-06-24 01:57:35 +02001954EXPORT_SYMBOL(pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001955
1956/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001957 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1958 * @dev: PCI device to prepare
1959 * @enable: True to enable wake-up event generation; false to disable
1960 *
1961 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1962 * and this function allows them to set that up cleanly - pci_enable_wake()
1963 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1964 * ordering constraints.
1965 *
1966 * This function only returns error code if the device is not capable of
1967 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1968 * enable wake-up power for it.
1969 */
1970int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1971{
1972 return pci_pme_capable(dev, PCI_D3cold) ?
1973 pci_enable_wake(dev, PCI_D3cold, enable) :
1974 pci_enable_wake(dev, PCI_D3hot, enable);
1975}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001976EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02001977
1978/**
Jesse Barnes37139072008-07-28 11:49:26 -07001979 * pci_target_state - find an appropriate low power state for a given PCI dev
1980 * @dev: PCI device
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02001981 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
Jesse Barnes37139072008-07-28 11:49:26 -07001982 *
1983 * Use underlying platform code to find a supported low power state for @dev.
1984 * If the platform can't manage @dev, return the deepest state from which it
1985 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001986 */
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02001987static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001988{
1989 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02001990
1991 if (platform_pci_power_manageable(dev)) {
1992 /*
1993 * Call the platform to choose the target state of the device
1994 * and enable wake-up from this state if supported.
1995 */
1996 pci_power_t state = platform_pci_choose_state(dev);
1997
1998 switch (state) {
1999 case PCI_POWER_ERROR:
2000 case PCI_UNKNOWN:
2001 break;
2002 case PCI_D1:
2003 case PCI_D2:
2004 if (pci_no_d1d2(dev))
2005 break;
2006 default:
2007 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002008 }
Lukas Wunner4132a572016-09-18 05:39:20 +02002009
2010 return target_state;
2011 }
2012
2013 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02002014 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02002015
2016 /*
2017 * If the device is in D3cold even though it's not power-manageable by
2018 * the platform, it may have been powered down by non-standard means.
2019 * Best to let it slumber.
2020 */
2021 if (dev->current_state == PCI_D3cold)
2022 target_state = PCI_D3cold;
2023
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002024 if (wakeup) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002025 /*
2026 * Find the deepest state from which the device can generate
2027 * wake-up events, make it the target state and enable device
2028 * to generate PME#.
2029 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002030 if (dev->pme_support) {
2031 while (target_state
2032 && !(dev->pme_support & (1 << target_state)))
2033 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002034 }
2035 }
2036
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002037 return target_state;
2038}
2039
2040/**
2041 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
2042 * @dev: Device to handle.
2043 *
2044 * Choose the power state appropriate for the device depending on whether
2045 * it can wake up the system and/or is power manageable by the platform
2046 * (PCI_D3hot is the default) and put the device into that state.
2047 */
2048int pci_prepare_to_sleep(struct pci_dev *dev)
2049{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002050 bool wakeup = device_may_wakeup(&dev->dev);
2051 pci_power_t target_state = pci_target_state(dev, wakeup);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002052 int error;
2053
2054 if (target_state == PCI_POWER_ERROR)
2055 return -EIO;
2056
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002057 pci_enable_wake(dev, target_state, wakeup);
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002058
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002059 error = pci_set_power_state(dev, target_state);
2060
2061 if (error)
2062 pci_enable_wake(dev, target_state, false);
2063
2064 return error;
2065}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002066EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002067
2068/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07002069 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002070 * @dev: Device to handle.
2071 *
Thomas Weber88393162010-03-16 11:47:56 +01002072 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002073 */
2074int pci_back_from_sleep(struct pci_dev *dev)
2075{
2076 pci_enable_wake(dev, PCI_D0, false);
2077 return pci_set_power_state(dev, PCI_D0);
2078}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002079EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002080
2081/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002082 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2083 * @dev: PCI device being suspended.
2084 *
2085 * Prepare @dev to generate wake-up events at run time and put it into a low
2086 * power state.
2087 */
2088int pci_finish_runtime_suspend(struct pci_dev *dev)
2089{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002090 pci_power_t target_state;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002091 int error;
2092
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002093 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002094 if (target_state == PCI_POWER_ERROR)
2095 return -EIO;
2096
Huang Ying448bd852012-06-23 10:23:51 +08002097 dev->runtime_d3cold = target_state == PCI_D3cold;
2098
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002099 pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002100
2101 error = pci_set_power_state(dev, target_state);
2102
Huang Ying448bd852012-06-23 10:23:51 +08002103 if (error) {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002104 pci_enable_wake(dev, target_state, false);
Huang Ying448bd852012-06-23 10:23:51 +08002105 dev->runtime_d3cold = false;
2106 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002107
2108 return error;
2109}
2110
2111/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002112 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2113 * @dev: Device to check.
2114 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002115 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002116 * (through the platform or using the native PCIe PME) or if the device supports
2117 * PME and one of its upstream bridges can generate wake-up events.
2118 */
2119bool pci_dev_run_wake(struct pci_dev *dev)
2120{
2121 struct pci_bus *bus = dev->bus;
2122
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002123 if (device_can_wakeup(&dev->dev))
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002124 return true;
2125
2126 if (!dev->pme_support)
2127 return false;
2128
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002129 /* PME-capable in principle, but not from the target power state */
2130 if (!pci_pme_capable(dev, pci_target_state(dev, false)))
Alan Stern6496ebd2016-10-21 16:45:38 -04002131 return false;
2132
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002133 while (bus->parent) {
2134 struct pci_dev *bridge = bus->self;
2135
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002136 if (device_can_wakeup(&bridge->dev))
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002137 return true;
2138
2139 bus = bus->parent;
2140 }
2141
2142 /* We have reached the root bus. */
2143 if (bus->bridge)
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002144 return device_can_wakeup(bus->bridge);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002145
2146 return false;
2147}
2148EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2149
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002150/**
2151 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2152 * @pci_dev: Device to check.
2153 *
2154 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2155 * reconfigured due to wakeup settings difference between system and runtime
2156 * suspend and the current power state of it is suitable for the upcoming
2157 * (system) transition.
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002158 *
2159 * If the device is not configured for system wakeup, disable PME for it before
2160 * returning 'true' to prevent it from waking up the system unnecessarily.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002161 */
2162bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2163{
2164 struct device *dev = &pci_dev->dev;
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002165 bool wakeup = device_may_wakeup(dev);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002166
2167 if (!pm_runtime_suspended(dev)
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002168 || pci_target_state(pci_dev, wakeup) != pci_dev->current_state
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02002169 || platform_pci_need_resume(pci_dev))
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002170 return false;
2171
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002172 /*
2173 * At this point the device is good to go unless it's been configured
2174 * to generate PME at the runtime suspend time, but it is not supposed
2175 * to wake up the system. In that case, simply disable PME for it
2176 * (it will have to be re-enabled on exit from system resume).
2177 *
2178 * If the device's power state is D3cold and the platform check above
2179 * hasn't triggered, the device's configuration is suitable and we don't
2180 * need to manipulate it at all.
2181 */
2182 spin_lock_irq(&dev->power.lock);
2183
2184 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002185 !wakeup)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002186 __pci_pme_active(pci_dev, false);
2187
2188 spin_unlock_irq(&dev->power.lock);
2189 return true;
2190}
2191
2192/**
2193 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2194 * @pci_dev: Device to handle.
2195 *
2196 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2197 * it might have been disabled during the prepare phase of system suspend if
2198 * the device was not configured for system wakeup.
2199 */
2200void pci_dev_complete_resume(struct pci_dev *pci_dev)
2201{
2202 struct device *dev = &pci_dev->dev;
2203
2204 if (!pci_dev_run_wake(pci_dev))
2205 return;
2206
2207 spin_lock_irq(&dev->power.lock);
2208
2209 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2210 __pci_pme_active(pci_dev, true);
2211
2212 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002213}
2214
Huang Yingb3c32c42012-10-25 09:36:03 +08002215void pci_config_pm_runtime_get(struct pci_dev *pdev)
2216{
2217 struct device *dev = &pdev->dev;
2218 struct device *parent = dev->parent;
2219
2220 if (parent)
2221 pm_runtime_get_sync(parent);
2222 pm_runtime_get_noresume(dev);
2223 /*
2224 * pdev->current_state is set to PCI_D3cold during suspending,
2225 * so wait until suspending completes
2226 */
2227 pm_runtime_barrier(dev);
2228 /*
2229 * Only need to resume devices in D3cold, because config
2230 * registers are still accessible for devices suspended but
2231 * not in D3cold.
2232 */
2233 if (pdev->current_state == PCI_D3cold)
2234 pm_runtime_resume(dev);
2235}
2236
2237void pci_config_pm_runtime_put(struct pci_dev *pdev)
2238{
2239 struct device *dev = &pdev->dev;
2240 struct device *parent = dev->parent;
2241
2242 pm_runtime_put(dev);
2243 if (parent)
2244 pm_runtime_put_sync(parent);
2245}
2246
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002247/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002248 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2249 * @bridge: Bridge to check
2250 *
2251 * This function checks if it is possible to move the bridge to D3.
2252 * Currently we only allow D3 for recent enough PCIe ports.
2253 */
Lukas Wunnerc6a63302016-10-28 10:52:06 +02002254bool pci_bridge_d3_possible(struct pci_dev *bridge)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002255{
2256 unsigned int year;
2257
2258 if (!pci_is_pcie(bridge))
2259 return false;
2260
2261 switch (pci_pcie_type(bridge)) {
2262 case PCI_EXP_TYPE_ROOT_PORT:
2263 case PCI_EXP_TYPE_UPSTREAM:
2264 case PCI_EXP_TYPE_DOWNSTREAM:
2265 if (pci_bridge_d3_disable)
2266 return false;
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002267
2268 /*
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002269 * Hotplug interrupts cannot be delivered if the link is down,
2270 * so parents of a hotplug port must stay awake. In addition,
2271 * hotplug ports handled by firmware in System Management Mode
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002272 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002273 * For simplicity, disallow in general for now.
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002274 */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002275 if (bridge->is_hotplug_bridge)
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002276 return false;
2277
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002278 if (pci_bridge_d3_force)
2279 return true;
2280
2281 /*
2282 * It should be safe to put PCIe ports from 2015 or newer
2283 * to D3.
2284 */
2285 if (dmi_get_date(DMI_BIOS_DATE, &year, NULL, NULL) &&
2286 year >= 2015) {
2287 return true;
2288 }
2289 break;
2290 }
2291
2292 return false;
2293}
2294
2295static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2296{
2297 bool *d3cold_ok = data;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002298
Lukas Wunner718a0602016-10-28 10:52:06 +02002299 if (/* The device needs to be allowed to go D3cold ... */
2300 dev->no_d3cold || !dev->d3cold_allowed ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002301
Lukas Wunner718a0602016-10-28 10:52:06 +02002302 /* ... and if it is wakeup capable to do so from D3cold. */
2303 (device_may_wakeup(&dev->dev) &&
2304 !pci_pme_capable(dev, PCI_D3cold)) ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002305
Lukas Wunner718a0602016-10-28 10:52:06 +02002306 /* If it is a bridge it must be allowed to go to D3. */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002307 !pci_power_manageable(dev))
Lukas Wunner718a0602016-10-28 10:52:06 +02002308
2309 *d3cold_ok = false;
2310
2311 return !*d3cold_ok;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002312}
2313
2314/*
2315 * pci_bridge_d3_update - Update bridge D3 capabilities
2316 * @dev: PCI device which is changed
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002317 *
2318 * Update upstream bridge PM capabilities accordingly depending on if the
2319 * device PM configuration was changed or the device is being removed. The
2320 * change is also propagated upstream.
2321 */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002322void pci_bridge_d3_update(struct pci_dev *dev)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002323{
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002324 bool remove = !device_is_registered(&dev->dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002325 struct pci_dev *bridge;
2326 bool d3cold_ok = true;
2327
2328 bridge = pci_upstream_bridge(dev);
2329 if (!bridge || !pci_bridge_d3_possible(bridge))
2330 return;
2331
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002332 /*
Lukas Wunnere8559b712016-10-28 10:52:06 +02002333 * If D3 is currently allowed for the bridge, removing one of its
2334 * children won't change that.
2335 */
2336 if (remove && bridge->bridge_d3)
2337 return;
2338
2339 /*
2340 * If D3 is currently allowed for the bridge and a child is added or
2341 * changed, disallowance of D3 can only be caused by that child, so
2342 * we only need to check that single device, not any of its siblings.
2343 *
2344 * If D3 is currently not allowed for the bridge, checking the device
2345 * first may allow us to skip checking its siblings.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002346 */
2347 if (!remove)
2348 pci_dev_check_d3cold(dev, &d3cold_ok);
2349
Lukas Wunnere8559b712016-10-28 10:52:06 +02002350 /*
2351 * If D3 is currently not allowed for the bridge, this may be caused
2352 * either by the device being changed/removed or any of its siblings,
2353 * so we need to go through all children to find out if one of them
2354 * continues to block D3.
2355 */
2356 if (d3cold_ok && !bridge->bridge_d3)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002357 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2358 &d3cold_ok);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002359
2360 if (bridge->bridge_d3 != d3cold_ok) {
2361 bridge->bridge_d3 = d3cold_ok;
2362 /* Propagate change to upstream bridges */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002363 pci_bridge_d3_update(bridge);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002364 }
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002365}
2366
2367/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002368 * pci_d3cold_enable - Enable D3cold for device
2369 * @dev: PCI device to handle
2370 *
2371 * This function can be used in drivers to enable D3cold from the device
2372 * they handle. It also updates upstream PCI bridge PM capabilities
2373 * accordingly.
2374 */
2375void pci_d3cold_enable(struct pci_dev *dev)
2376{
2377 if (dev->no_d3cold) {
2378 dev->no_d3cold = false;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002379 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002380 }
2381}
2382EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2383
2384/**
2385 * pci_d3cold_disable - Disable D3cold for device
2386 * @dev: PCI device to handle
2387 *
2388 * This function can be used in drivers to disable D3cold from the device
2389 * they handle. It also updates upstream PCI bridge PM capabilities
2390 * accordingly.
2391 */
2392void pci_d3cold_disable(struct pci_dev *dev)
2393{
2394 if (!dev->no_d3cold) {
2395 dev->no_d3cold = true;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002396 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002397 }
2398}
2399EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2400
2401/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002402 * pci_pm_init - Initialize PM functions of given PCI device
2403 * @dev: PCI device to handle.
2404 */
2405void pci_pm_init(struct pci_dev *dev)
2406{
2407 int pm;
2408 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002409
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002410 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002411 pm_runtime_set_active(&dev->dev);
2412 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002413 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002414 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002415
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002416 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002417 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002418
Linus Torvalds1da177e2005-04-16 15:20:36 -07002419 /* find PCI PM capability in list */
2420 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002421 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002422 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002423 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002424 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002425
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002426 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002427 pci_err(dev, "unsupported PM cap regs version (%u)\n",
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002428 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002429 return;
David Brownell075c1772007-04-26 00:12:06 -07002430 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002431
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002432 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002433 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002434 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002435 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08002436 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002437
2438 dev->d1_support = false;
2439 dev->d2_support = false;
2440 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002441 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002442 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002443 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002444 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002445
2446 if (dev->d1_support || dev->d2_support)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002447 pci_printk(KERN_DEBUG, dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002448 dev->d1_support ? " D1" : "",
2449 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002450 }
2451
2452 pmc &= PCI_PM_CAP_PME_MASK;
2453 if (pmc) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002454 pci_printk(KERN_DEBUG, dev, "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002455 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2456 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2457 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2458 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2459 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002460 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002461 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002462 /*
2463 * Make device's PM flags reflect the wake-up capability, but
2464 * let the user space enable it to wake up the system as needed.
2465 */
2466 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002467 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002468 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002469 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002470}
2471
Sean O. Stalley938174e2015-10-29 17:35:39 -05002472static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2473{
Alex Williamson92efb1b2016-05-16 15:12:02 -05002474 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002475
2476 switch (prop) {
2477 case PCI_EA_P_MEM:
2478 case PCI_EA_P_VF_MEM:
2479 flags |= IORESOURCE_MEM;
2480 break;
2481 case PCI_EA_P_MEM_PREFETCH:
2482 case PCI_EA_P_VF_MEM_PREFETCH:
2483 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2484 break;
2485 case PCI_EA_P_IO:
2486 flags |= IORESOURCE_IO;
2487 break;
2488 default:
2489 return 0;
2490 }
2491
2492 return flags;
2493}
2494
2495static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2496 u8 prop)
2497{
2498 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2499 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05002500#ifdef CONFIG_PCI_IOV
2501 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2502 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2503 return &dev->resource[PCI_IOV_RESOURCES +
2504 bei - PCI_EA_BEI_VF_BAR0];
2505#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05002506 else if (bei == PCI_EA_BEI_ROM)
2507 return &dev->resource[PCI_ROM_RESOURCE];
2508 else
2509 return NULL;
2510}
2511
2512/* Read an Enhanced Allocation (EA) entry */
2513static int pci_ea_read(struct pci_dev *dev, int offset)
2514{
2515 struct resource *res;
2516 int ent_size, ent_offset = offset;
2517 resource_size_t start, end;
2518 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05002519 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002520 u8 prop;
2521 bool support_64 = (sizeof(resource_size_t) >= 8);
2522
2523 pci_read_config_dword(dev, ent_offset, &dw0);
2524 ent_offset += 4;
2525
2526 /* Entry size field indicates DWORDs after 1st */
2527 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2528
2529 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2530 goto out;
2531
Bjorn Helgaas26635112015-10-29 17:35:40 -05002532 bei = (dw0 & PCI_EA_BEI) >> 4;
2533 prop = (dw0 & PCI_EA_PP) >> 8;
2534
Sean O. Stalley938174e2015-10-29 17:35:39 -05002535 /*
2536 * If the Property is in the reserved range, try the Secondary
2537 * Property instead.
2538 */
2539 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05002540 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002541 if (prop > PCI_EA_P_BRIDGE_IO)
2542 goto out;
2543
Bjorn Helgaas26635112015-10-29 17:35:40 -05002544 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002545 if (!res) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002546 pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002547 goto out;
2548 }
2549
2550 flags = pci_ea_flags(dev, prop);
2551 if (!flags) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002552 pci_err(dev, "Unsupported EA properties: %#x\n", prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002553 goto out;
2554 }
2555
2556 /* Read Base */
2557 pci_read_config_dword(dev, ent_offset, &base);
2558 start = (base & PCI_EA_FIELD_MASK);
2559 ent_offset += 4;
2560
2561 /* Read MaxOffset */
2562 pci_read_config_dword(dev, ent_offset, &max_offset);
2563 ent_offset += 4;
2564
2565 /* Read Base MSBs (if 64-bit entry) */
2566 if (base & PCI_EA_IS_64) {
2567 u32 base_upper;
2568
2569 pci_read_config_dword(dev, ent_offset, &base_upper);
2570 ent_offset += 4;
2571
2572 flags |= IORESOURCE_MEM_64;
2573
2574 /* entry starts above 32-bit boundary, can't use */
2575 if (!support_64 && base_upper)
2576 goto out;
2577
2578 if (support_64)
2579 start |= ((u64)base_upper << 32);
2580 }
2581
2582 end = start + (max_offset | 0x03);
2583
2584 /* Read MaxOffset MSBs (if 64-bit entry) */
2585 if (max_offset & PCI_EA_IS_64) {
2586 u32 max_offset_upper;
2587
2588 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2589 ent_offset += 4;
2590
2591 flags |= IORESOURCE_MEM_64;
2592
2593 /* entry too big, can't use */
2594 if (!support_64 && max_offset_upper)
2595 goto out;
2596
2597 if (support_64)
2598 end += ((u64)max_offset_upper << 32);
2599 }
2600
2601 if (end < start) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002602 pci_err(dev, "EA Entry crosses address boundary\n");
Sean O. Stalley938174e2015-10-29 17:35:39 -05002603 goto out;
2604 }
2605
2606 if (ent_size != ent_offset - offset) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002607 pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
Sean O. Stalley938174e2015-10-29 17:35:39 -05002608 ent_size, ent_offset - offset);
2609 goto out;
2610 }
2611
2612 res->name = pci_name(dev);
2613 res->start = start;
2614 res->end = end;
2615 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002616
2617 if (bei <= PCI_EA_BEI_BAR5)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002618 pci_printk(KERN_DEBUG, dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002619 bei, res, prop);
2620 else if (bei == PCI_EA_BEI_ROM)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002621 pci_printk(KERN_DEBUG, dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002622 res, prop);
2623 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002624 pci_printk(KERN_DEBUG, dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002625 bei - PCI_EA_BEI_VF_BAR0, res, prop);
2626 else
Frederick Lawler7506dc72018-01-18 12:55:24 -06002627 pci_printk(KERN_DEBUG, dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002628 bei, res, prop);
2629
Sean O. Stalley938174e2015-10-29 17:35:39 -05002630out:
2631 return offset + ent_size;
2632}
2633
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05002634/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05002635void pci_ea_init(struct pci_dev *dev)
2636{
2637 int ea;
2638 u8 num_ent;
2639 int offset;
2640 int i;
2641
2642 /* find PCI EA capability in list */
2643 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
2644 if (!ea)
2645 return;
2646
2647 /* determine the number of entries */
2648 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
2649 &num_ent);
2650 num_ent &= PCI_EA_NUM_ENT_MASK;
2651
2652 offset = ea + PCI_EA_FIRST_ENT;
2653
2654 /* Skip DWORD 2 for type 1 functions */
2655 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2656 offset += 4;
2657
2658 /* parse each EA entry */
2659 for (i = 0; i < num_ent; ++i)
2660 offset = pci_ea_read(dev, offset);
2661}
2662
Yinghai Lu34a48762012-02-11 00:18:41 -08002663static void pci_add_saved_cap(struct pci_dev *pci_dev,
2664 struct pci_cap_saved_state *new_cap)
2665{
2666 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2667}
2668
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002669/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002670 * _pci_add_cap_save_buffer - allocate buffer for saving given
2671 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002672 * @dev: the PCI device
2673 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002674 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002675 * @size: requested size of the buffer
2676 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002677static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2678 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002679{
2680 int pos;
2681 struct pci_cap_saved_state *save_state;
2682
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002683 if (extended)
2684 pos = pci_find_ext_capability(dev, cap);
2685 else
2686 pos = pci_find_capability(dev, cap);
2687
Wei Yang0a1a9b42015-06-30 09:16:44 +08002688 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002689 return 0;
2690
2691 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2692 if (!save_state)
2693 return -ENOMEM;
2694
Alex Williamson24a4742f2011-05-10 10:02:11 -06002695 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002696 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06002697 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002698 pci_add_saved_cap(dev, save_state);
2699
2700 return 0;
2701}
2702
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002703int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2704{
2705 return _pci_add_cap_save_buffer(dev, cap, false, size);
2706}
2707
2708int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2709{
2710 return _pci_add_cap_save_buffer(dev, cap, true, size);
2711}
2712
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002713/**
2714 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2715 * @dev: the PCI device
2716 */
2717void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2718{
2719 int error;
2720
Yu Zhao89858512009-02-16 02:55:47 +08002721 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2722 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002723 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002724 pci_err(dev, "unable to preallocate PCI Express save buffer\n");
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002725
2726 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2727 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002728 pci_err(dev, "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07002729
2730 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002731}
2732
Yinghai Luf7968412012-02-11 00:18:30 -08002733void pci_free_cap_save_buffers(struct pci_dev *dev)
2734{
2735 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08002736 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08002737
Sasha Levinb67bfe02013-02-27 17:06:00 -08002738 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08002739 kfree(tmp);
2740}
2741
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002742/**
Yijing Wang31ab2472013-01-15 11:12:17 +08002743 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08002744 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08002745 *
2746 * If @dev and its upstream bridge both support ARI, enable ARI in the
2747 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08002748 */
Yijing Wang31ab2472013-01-15 11:12:17 +08002749void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08002750{
Yu Zhao58c3a722008-10-14 14:02:53 +08002751 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08002752 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08002753
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01002754 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08002755 return;
2756
Zhao, Yu81135872008-10-23 13:15:39 +08002757 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06002758 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08002759 return;
2760
Jiang Liu59875ae2012-07-24 17:20:06 +08002761 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08002762 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2763 return;
2764
Yijing Wangb0cc6022013-01-15 11:12:16 +08002765 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2766 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2767 PCI_EXP_DEVCTL2_ARI);
2768 bridge->ari_enabled = 1;
2769 } else {
2770 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2771 PCI_EXP_DEVCTL2_ARI);
2772 bridge->ari_enabled = 0;
2773 }
Yu Zhao58c3a722008-10-14 14:02:53 +08002774}
2775
Chris Wright5d990b62009-12-04 12:15:21 -08002776static int pci_acs_enable;
2777
2778/**
2779 * pci_request_acs - ask for ACS to be enabled if supported
2780 */
2781void pci_request_acs(void)
2782{
2783 pci_acs_enable = 1;
2784}
2785
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07002786/**
Alex Williamson2c744242014-02-03 14:27:33 -07002787 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
Allen Kayae21ee62009-10-07 10:27:17 -07002788 * @dev: the PCI device
2789 */
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002790static void pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07002791{
2792 int pos;
2793 u16 cap;
2794 u16 ctrl;
2795
Allen Kayae21ee62009-10-07 10:27:17 -07002796 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2797 if (!pos)
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002798 return;
Allen Kayae21ee62009-10-07 10:27:17 -07002799
2800 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2801 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2802
2803 /* Source Validation */
2804 ctrl |= (cap & PCI_ACS_SV);
2805
2806 /* P2P Request Redirect */
2807 ctrl |= (cap & PCI_ACS_RR);
2808
2809 /* P2P Completion Redirect */
2810 ctrl |= (cap & PCI_ACS_CR);
2811
2812 /* Upstream Forwarding */
2813 ctrl |= (cap & PCI_ACS_UF);
2814
2815 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07002816}
2817
2818/**
2819 * pci_enable_acs - enable ACS if hardware support it
2820 * @dev: the PCI device
2821 */
2822void pci_enable_acs(struct pci_dev *dev)
2823{
2824 if (!pci_acs_enable)
2825 return;
2826
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002827 if (!pci_dev_specific_enable_acs(dev))
Alex Williamson2c744242014-02-03 14:27:33 -07002828 return;
2829
Alex Williamsonc1d61c92016-03-31 16:34:32 -06002830 pci_std_enable_acs(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07002831}
2832
Alex Williamson0a671192013-06-27 16:39:48 -06002833static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2834{
2835 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06002836 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06002837
2838 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2839 if (!pos)
2840 return false;
2841
Alex Williamson83db7e02013-06-27 16:39:54 -06002842 /*
2843 * Except for egress control, capabilities are either required
2844 * or only required if controllable. Features missing from the
2845 * capability field can therefore be assumed as hard-wired enabled.
2846 */
2847 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2848 acs_flags &= (cap | PCI_ACS_EC);
2849
Alex Williamson0a671192013-06-27 16:39:48 -06002850 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2851 return (ctrl & acs_flags) == acs_flags;
2852}
2853
Allen Kayae21ee62009-10-07 10:27:17 -07002854/**
Alex Williamsonad805752012-06-11 05:27:07 +00002855 * pci_acs_enabled - test ACS against required flags for a given device
2856 * @pdev: device to test
2857 * @acs_flags: required PCI ACS flags
2858 *
2859 * Return true if the device supports the provided flags. Automatically
2860 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06002861 *
2862 * Note that this interface checks the effective ACS capabilities of the
2863 * device rather than the actual capabilities. For instance, most single
2864 * function endpoints are not required to support ACS because they have no
2865 * opportunity for peer-to-peer access. We therefore return 'true'
2866 * regardless of whether the device exposes an ACS capability. This makes
2867 * it much easier for callers of this function to ignore the actual type
2868 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00002869 */
2870bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2871{
Alex Williamson0a671192013-06-27 16:39:48 -06002872 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00002873
2874 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2875 if (ret >= 0)
2876 return ret > 0;
2877
Alex Williamson0a671192013-06-27 16:39:48 -06002878 /*
2879 * Conventional PCI and PCI-X devices never support ACS, either
2880 * effectively or actually. The shared bus topology implies that
2881 * any device on the bus can receive or snoop DMA.
2882 */
Alex Williamsonad805752012-06-11 05:27:07 +00002883 if (!pci_is_pcie(pdev))
2884 return false;
2885
Alex Williamson0a671192013-06-27 16:39:48 -06002886 switch (pci_pcie_type(pdev)) {
2887 /*
2888 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002889 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06002890 * handle them as we would a non-PCIe device.
2891 */
2892 case PCI_EXP_TYPE_PCIE_BRIDGE:
2893 /*
2894 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2895 * applicable... must never implement an ACS Extended Capability...".
2896 * This seems arbitrary, but we take a conservative interpretation
2897 * of this statement.
2898 */
2899 case PCI_EXP_TYPE_PCI_BRIDGE:
2900 case PCI_EXP_TYPE_RC_EC:
2901 return false;
2902 /*
2903 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2904 * implement ACS in order to indicate their peer-to-peer capabilities,
2905 * regardless of whether they are single- or multi-function devices.
2906 */
2907 case PCI_EXP_TYPE_DOWNSTREAM:
2908 case PCI_EXP_TYPE_ROOT_PORT:
2909 return pci_acs_flags_enabled(pdev, acs_flags);
2910 /*
2911 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2912 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002913 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06002914 * device. The footnote for section 6.12 indicates the specific
2915 * PCIe types included here.
2916 */
2917 case PCI_EXP_TYPE_ENDPOINT:
2918 case PCI_EXP_TYPE_UPSTREAM:
2919 case PCI_EXP_TYPE_LEG_END:
2920 case PCI_EXP_TYPE_RC_END:
2921 if (!pdev->multifunction)
2922 break;
2923
Alex Williamson0a671192013-06-27 16:39:48 -06002924 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00002925 }
2926
Alex Williamson0a671192013-06-27 16:39:48 -06002927 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002928 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06002929 * to single function devices with the exception of downstream ports.
2930 */
Alex Williamsonad805752012-06-11 05:27:07 +00002931 return true;
2932}
2933
2934/**
2935 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2936 * @start: starting downstream device
2937 * @end: ending upstream device or NULL to search to the root bus
2938 * @acs_flags: required flags
2939 *
2940 * Walk up a device tree from start to end testing PCI ACS support. If
2941 * any step along the way does not support the required flags, return false.
2942 */
2943bool pci_acs_path_enabled(struct pci_dev *start,
2944 struct pci_dev *end, u16 acs_flags)
2945{
2946 struct pci_dev *pdev, *parent = start;
2947
2948 do {
2949 pdev = parent;
2950
2951 if (!pci_acs_enabled(pdev, acs_flags))
2952 return false;
2953
2954 if (pci_is_root_bus(pdev->bus))
2955 return (end == NULL);
2956
2957 parent = pdev->bus->self;
2958 } while (pdev != end);
2959
2960 return true;
2961}
2962
2963/**
Christian König276b7382017-10-24 14:40:20 -05002964 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
2965 * @pdev: PCI device
2966 * @bar: BAR to find
2967 *
2968 * Helper to find the position of the ctrl register for a BAR.
2969 * Returns -ENOTSUPP if resizable BARs are not supported at all.
2970 * Returns -ENOENT if no ctrl register for the BAR could be found.
2971 */
2972static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
2973{
2974 unsigned int pos, nbars, i;
2975 u32 ctrl;
2976
2977 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
2978 if (!pos)
2979 return -ENOTSUPP;
2980
2981 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
2982 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
2983 PCI_REBAR_CTRL_NBAR_SHIFT;
2984
2985 for (i = 0; i < nbars; i++, pos += 8) {
2986 int bar_idx;
2987
2988 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
2989 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
2990 if (bar_idx == bar)
2991 return pos;
2992 }
2993
2994 return -ENOENT;
2995}
2996
2997/**
2998 * pci_rebar_get_possible_sizes - get possible sizes for BAR
2999 * @pdev: PCI device
3000 * @bar: BAR to query
3001 *
3002 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
3003 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
3004 */
3005u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
3006{
3007 int pos;
3008 u32 cap;
3009
3010 pos = pci_rebar_find_pos(pdev, bar);
3011 if (pos < 0)
3012 return 0;
3013
3014 pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
3015 return (cap & PCI_REBAR_CAP_SIZES) >> 4;
3016}
3017
3018/**
3019 * pci_rebar_get_current_size - get the current size of a BAR
3020 * @pdev: PCI device
3021 * @bar: BAR to set size to
3022 *
3023 * Read the size of a BAR from the resizable BAR config.
3024 * Returns size if found or negative error code.
3025 */
3026int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
3027{
3028 int pos;
3029 u32 ctrl;
3030
3031 pos = pci_rebar_find_pos(pdev, bar);
3032 if (pos < 0)
3033 return pos;
3034
3035 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3036 return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> 8;
3037}
3038
3039/**
3040 * pci_rebar_set_size - set a new size for a BAR
3041 * @pdev: PCI device
3042 * @bar: BAR to set size to
3043 * @size: new size as defined in the spec (0=1MB, 19=512GB)
3044 *
3045 * Set the new size of a BAR as defined in the spec.
3046 * Returns zero if resizing was successful, error code otherwise.
3047 */
3048int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
3049{
3050 int pos;
3051 u32 ctrl;
3052
3053 pos = pci_rebar_find_pos(pdev, bar);
3054 if (pos < 0)
3055 return pos;
3056
3057 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3058 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
3059 ctrl |= size << 8;
3060 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
3061 return 0;
3062}
3063
3064/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003065 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
3066 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08003067 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003068 *
3069 * Perform INTx swizzling for a device behind one level of bridge. This is
3070 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003071 * behind bridges on add-in cards. For devices with ARI enabled, the slot
3072 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
3073 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003074 */
John Crispin3df425f2012-04-12 17:33:07 +02003075u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003076{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003077 int slot;
3078
3079 if (pci_ari_enabled(dev->bus))
3080 slot = 0;
3081 else
3082 slot = PCI_SLOT(dev->devfn);
3083
3084 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003085}
3086
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003087int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003088{
3089 u8 pin;
3090
Kristen Accardi514d2072005-11-02 16:24:39 -08003091 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003092 if (!pin)
3093 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07003094
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09003095 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003096 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003097 dev = dev->bus->self;
3098 }
3099 *bridge = dev;
3100 return pin;
3101}
3102
3103/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003104 * pci_common_swizzle - swizzle INTx all the way to root bridge
3105 * @dev: the PCI device
3106 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3107 *
3108 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3109 * bridges all the way up to a PCI root bus.
3110 */
3111u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3112{
3113 u8 pin = *pinp;
3114
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09003115 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003116 pin = pci_swizzle_interrupt_pin(dev, pin);
3117 dev = dev->bus->self;
3118 }
3119 *pinp = pin;
3120 return PCI_SLOT(dev->devfn);
3121}
Ray Juie6b29de2015-04-08 11:21:33 -07003122EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003123
3124/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003125 * pci_release_region - Release a PCI bar
3126 * @pdev: PCI device whose resources were previously reserved by pci_request_region
3127 * @bar: BAR to release
3128 *
3129 * Releases the PCI I/O and memory resources previously reserved by a
3130 * successful call to pci_request_region. Call this function only
3131 * after all use of the PCI regions has ceased.
3132 */
3133void pci_release_region(struct pci_dev *pdev, int bar)
3134{
Tejun Heo9ac78492007-01-20 16:00:26 +09003135 struct pci_devres *dr;
3136
Linus Torvalds1da177e2005-04-16 15:20:36 -07003137 if (pci_resource_len(pdev, bar) == 0)
3138 return;
3139 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3140 release_region(pci_resource_start(pdev, bar),
3141 pci_resource_len(pdev, bar));
3142 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3143 release_mem_region(pci_resource_start(pdev, bar),
3144 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003145
3146 dr = find_pci_dr(pdev);
3147 if (dr)
3148 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003149}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003150EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003151
3152/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003153 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07003154 * @pdev: PCI device whose resources are to be reserved
3155 * @bar: BAR to be reserved
3156 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003157 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003158 *
3159 * Mark the PCI region associated with PCI device @pdev BR @bar as
3160 * being reserved by owner @res_name. Do not access any
3161 * address inside the PCI regions unless this call returns
3162 * successfully.
3163 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003164 * If @exclusive is set, then the region is marked so that userspace
3165 * is explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003166 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003167 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07003168 * Returns 0 on success, or %EBUSY on error. A warning
3169 * message is also printed on failure.
3170 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003171static int __pci_request_region(struct pci_dev *pdev, int bar,
3172 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003173{
Tejun Heo9ac78492007-01-20 16:00:26 +09003174 struct pci_devres *dr;
3175
Linus Torvalds1da177e2005-04-16 15:20:36 -07003176 if (pci_resource_len(pdev, bar) == 0)
3177 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003178
Linus Torvalds1da177e2005-04-16 15:20:36 -07003179 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3180 if (!request_region(pci_resource_start(pdev, bar),
3181 pci_resource_len(pdev, bar), res_name))
3182 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003183 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003184 if (!__request_mem_region(pci_resource_start(pdev, bar),
3185 pci_resource_len(pdev, bar), res_name,
3186 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003187 goto err_out;
3188 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003189
3190 dr = find_pci_dr(pdev);
3191 if (dr)
3192 dr->region_mask |= 1 << bar;
3193
Linus Torvalds1da177e2005-04-16 15:20:36 -07003194 return 0;
3195
3196err_out:
Frederick Lawler7506dc72018-01-18 12:55:24 -06003197 pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003198 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003199 return -EBUSY;
3200}
3201
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003202/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003203 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003204 * @pdev: PCI device whose resources are to be reserved
3205 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003206 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003207 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003208 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07003209 * being reserved by owner @res_name. Do not access any
3210 * address inside the PCI regions unless this call returns
3211 * successfully.
3212 *
3213 * Returns 0 on success, or %EBUSY on error. A warning
3214 * message is also printed on failure.
3215 */
3216int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3217{
3218 return __pci_request_region(pdev, bar, res_name, 0);
3219}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003220EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003221
3222/**
3223 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
3224 * @pdev: PCI device whose resources are to be reserved
3225 * @bar: BAR to be reserved
3226 * @res_name: Name to be associated with resource.
3227 *
3228 * Mark the PCI region associated with PCI device @pdev BR @bar as
3229 * being reserved by owner @res_name. Do not access any
3230 * address inside the PCI regions unless this call returns
3231 * successfully.
3232 *
3233 * Returns 0 on success, or %EBUSY on error. A warning
3234 * message is also printed on failure.
3235 *
3236 * The key difference that _exclusive makes it that userspace is
3237 * explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003238 * sysfs.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003239 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003240int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
3241 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003242{
3243 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
3244}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003245EXPORT_SYMBOL(pci_request_region_exclusive);
3246
Arjan van de Vene8de1482008-10-22 19:55:31 -07003247/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003248 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3249 * @pdev: PCI device whose resources were previously reserved
3250 * @bars: Bitmask of BARs to be released
3251 *
3252 * Release selected PCI I/O and memory resources previously reserved.
3253 * Call this function only after all use of the PCI regions has ceased.
3254 */
3255void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3256{
3257 int i;
3258
3259 for (i = 0; i < 6; i++)
3260 if (bars & (1 << i))
3261 pci_release_region(pdev, i);
3262}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003263EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003264
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003265static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003266 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003267{
3268 int i;
3269
3270 for (i = 0; i < 6; i++)
3271 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003272 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003273 goto err_out;
3274 return 0;
3275
3276err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003277 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003278 if (bars & (1 << i))
3279 pci_release_region(pdev, i);
3280
3281 return -EBUSY;
3282}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003283
Arjan van de Vene8de1482008-10-22 19:55:31 -07003284
3285/**
3286 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3287 * @pdev: PCI device whose resources are to be reserved
3288 * @bars: Bitmask of BARs to be requested
3289 * @res_name: Name to be associated with resource
3290 */
3291int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3292 const char *res_name)
3293{
3294 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3295}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003296EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003297
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003298int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3299 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003300{
3301 return __pci_request_selected_regions(pdev, bars, res_name,
3302 IORESOURCE_EXCLUSIVE);
3303}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003304EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003305
Linus Torvalds1da177e2005-04-16 15:20:36 -07003306/**
3307 * pci_release_regions - Release reserved PCI I/O and memory resources
3308 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
3309 *
3310 * Releases all PCI I/O and memory resources previously reserved by a
3311 * successful call to pci_request_regions. Call this function only
3312 * after all use of the PCI regions has ceased.
3313 */
3314
3315void pci_release_regions(struct pci_dev *pdev)
3316{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003317 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003318}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003319EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003320
3321/**
3322 * pci_request_regions - Reserved PCI I/O and memory resources
3323 * @pdev: PCI device whose resources are to be reserved
3324 * @res_name: Name to be associated with resource.
3325 *
3326 * Mark all PCI regions associated with PCI device @pdev as
3327 * being reserved by owner @res_name. Do not access any
3328 * address inside the PCI regions unless this call returns
3329 * successfully.
3330 *
3331 * Returns 0 on success, or %EBUSY on error. A warning
3332 * message is also printed on failure.
3333 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05003334int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003335{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003336 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003337}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003338EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003339
3340/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07003341 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
3342 * @pdev: PCI device whose resources are to be reserved
3343 * @res_name: Name to be associated with resource.
3344 *
3345 * Mark all PCI regions associated with PCI device @pdev as
3346 * being reserved by owner @res_name. Do not access any
3347 * address inside the PCI regions unless this call returns
3348 * successfully.
3349 *
3350 * pci_request_regions_exclusive() will mark the region so that
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003351 * /dev/mem and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003352 *
3353 * Returns 0 on success, or %EBUSY on error. A warning
3354 * message is also printed on failure.
3355 */
3356int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3357{
3358 return pci_request_selected_regions_exclusive(pdev,
3359 ((1 << 6) - 1), res_name);
3360}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003361EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003362
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003363#ifdef PCI_IOBASE
3364struct io_range {
3365 struct list_head list;
3366 phys_addr_t start;
3367 resource_size_t size;
3368};
3369
3370static LIST_HEAD(io_range_list);
3371static DEFINE_SPINLOCK(io_range_lock);
3372#endif
3373
3374/*
3375 * Record the PCI IO range (expressed as CPU physical address + size).
3376 * Return a negative value if an error has occured, zero otherwise
3377 */
3378int __weak pci_register_io_range(phys_addr_t addr, resource_size_t size)
3379{
3380 int err = 0;
3381
3382#ifdef PCI_IOBASE
3383 struct io_range *range;
3384 resource_size_t allocated_size = 0;
3385
3386 /* check if the range hasn't been previously recorded */
3387 spin_lock(&io_range_lock);
3388 list_for_each_entry(range, &io_range_list, list) {
3389 if (addr >= range->start && addr + size <= range->start + size) {
3390 /* range already registered, bail out */
3391 goto end_register;
3392 }
3393 allocated_size += range->size;
3394 }
3395
3396 /* range not registed yet, check for available space */
3397 if (allocated_size + size - 1 > IO_SPACE_LIMIT) {
3398 /* if it's too big check if 64K space can be reserved */
3399 if (allocated_size + SZ_64K - 1 > IO_SPACE_LIMIT) {
3400 err = -E2BIG;
3401 goto end_register;
3402 }
3403
3404 size = SZ_64K;
3405 pr_warn("Requested IO range too big, new size set to 64K\n");
3406 }
3407
3408 /* add the range to the list */
3409 range = kzalloc(sizeof(*range), GFP_ATOMIC);
3410 if (!range) {
3411 err = -ENOMEM;
3412 goto end_register;
3413 }
3414
3415 range->start = addr;
3416 range->size = size;
3417
3418 list_add_tail(&range->list, &io_range_list);
3419
3420end_register:
3421 spin_unlock(&io_range_lock);
3422#endif
3423
3424 return err;
3425}
3426
3427phys_addr_t pci_pio_to_address(unsigned long pio)
3428{
3429 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
3430
3431#ifdef PCI_IOBASE
3432 struct io_range *range;
3433 resource_size_t allocated_size = 0;
3434
3435 if (pio > IO_SPACE_LIMIT)
3436 return address;
3437
3438 spin_lock(&io_range_lock);
3439 list_for_each_entry(range, &io_range_list, list) {
3440 if (pio >= allocated_size && pio < allocated_size + range->size) {
3441 address = range->start + pio - allocated_size;
3442 break;
3443 }
3444 allocated_size += range->size;
3445 }
3446 spin_unlock(&io_range_lock);
3447#endif
3448
3449 return address;
3450}
3451
3452unsigned long __weak pci_address_to_pio(phys_addr_t address)
3453{
3454#ifdef PCI_IOBASE
3455 struct io_range *res;
3456 resource_size_t offset = 0;
3457 unsigned long addr = -1;
3458
3459 spin_lock(&io_range_lock);
3460 list_for_each_entry(res, &io_range_list, list) {
3461 if (address >= res->start && address < res->start + res->size) {
3462 addr = address - res->start + offset;
3463 break;
3464 }
3465 offset += res->size;
3466 }
3467 spin_unlock(&io_range_lock);
3468
3469 return addr;
3470#else
3471 if (address > IO_SPACE_LIMIT)
3472 return (unsigned long)-1;
3473
3474 return (unsigned long) address;
3475#endif
3476}
3477
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003478/**
3479 * pci_remap_iospace - Remap the memory mapped I/O space
3480 * @res: Resource describing the I/O space
3481 * @phys_addr: physical address of range to be mapped
3482 *
3483 * Remap the memory mapped I/O space described by the @res
3484 * and the CPU physical address @phys_addr into virtual address space.
3485 * Only architectures that have memory mapped IO functions defined
3486 * (and the PCI_IOBASE value defined) should call this function.
3487 */
Lorenzo Pieralisi7b309ae2017-04-19 17:48:50 +01003488int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003489{
3490#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3491 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3492
3493 if (!(res->flags & IORESOURCE_IO))
3494 return -EINVAL;
3495
3496 if (res->end > IO_SPACE_LIMIT)
3497 return -EINVAL;
3498
3499 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3500 pgprot_device(PAGE_KERNEL));
3501#else
3502 /* this architecture does not have memory mapped I/O space,
3503 so this function should never be called */
3504 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3505 return -ENODEV;
3506#endif
3507}
Brian Norrisf90b0872017-03-09 18:46:16 -08003508EXPORT_SYMBOL(pci_remap_iospace);
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003509
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003510/**
3511 * pci_unmap_iospace - Unmap the memory mapped I/O space
3512 * @res: resource to be unmapped
3513 *
3514 * Unmap the CPU virtual address @res from virtual address space.
3515 * Only architectures that have memory mapped IO functions defined
3516 * (and the PCI_IOBASE value defined) should call this function.
3517 */
3518void pci_unmap_iospace(struct resource *res)
3519{
3520#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3521 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3522
3523 unmap_kernel_range(vaddr, resource_size(res));
3524#endif
3525}
Brian Norrisf90b0872017-03-09 18:46:16 -08003526EXPORT_SYMBOL(pci_unmap_iospace);
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003527
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01003528/**
3529 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
3530 * @dev: Generic device to remap IO address for
3531 * @offset: Resource address to map
3532 * @size: Size of map
3533 *
3534 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
3535 * detach.
3536 */
3537void __iomem *devm_pci_remap_cfgspace(struct device *dev,
3538 resource_size_t offset,
3539 resource_size_t size)
3540{
3541 void __iomem **ptr, *addr;
3542
3543 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
3544 if (!ptr)
3545 return NULL;
3546
3547 addr = pci_remap_cfgspace(offset, size);
3548 if (addr) {
3549 *ptr = addr;
3550 devres_add(dev, ptr);
3551 } else
3552 devres_free(ptr);
3553
3554 return addr;
3555}
3556EXPORT_SYMBOL(devm_pci_remap_cfgspace);
3557
3558/**
3559 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
3560 * @dev: generic device to handle the resource for
3561 * @res: configuration space resource to be handled
3562 *
3563 * Checks that a resource is a valid memory region, requests the memory
3564 * region and ioremaps with pci_remap_cfgspace() API that ensures the
3565 * proper PCI configuration space memory attributes are guaranteed.
3566 *
3567 * All operations are managed and will be undone on driver detach.
3568 *
3569 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
Randy Dunlap505fb742017-10-29 17:07:11 -07003570 * on failure. Usage example::
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01003571 *
3572 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3573 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
3574 * if (IS_ERR(base))
3575 * return PTR_ERR(base);
3576 */
3577void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
3578 struct resource *res)
3579{
3580 resource_size_t size;
3581 const char *name;
3582 void __iomem *dest_ptr;
3583
3584 BUG_ON(!dev);
3585
3586 if (!res || resource_type(res) != IORESOURCE_MEM) {
3587 dev_err(dev, "invalid resource\n");
3588 return IOMEM_ERR_PTR(-EINVAL);
3589 }
3590
3591 size = resource_size(res);
3592 name = res->name ?: dev_name(dev);
3593
3594 if (!devm_request_mem_region(dev, res->start, size, name)) {
3595 dev_err(dev, "can't request region for resource %pR\n", res);
3596 return IOMEM_ERR_PTR(-EBUSY);
3597 }
3598
3599 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
3600 if (!dest_ptr) {
3601 dev_err(dev, "ioremap failed for resource %pR\n", res);
3602 devm_release_mem_region(dev, res->start, size);
3603 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
3604 }
3605
3606 return dest_ptr;
3607}
3608EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
3609
Ben Hutchings6a479072008-12-23 03:08:29 +00003610static void __pci_set_master(struct pci_dev *dev, bool enable)
3611{
3612 u16 old_cmd, cmd;
3613
3614 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
3615 if (enable)
3616 cmd = old_cmd | PCI_COMMAND_MASTER;
3617 else
3618 cmd = old_cmd & ~PCI_COMMAND_MASTER;
3619 if (cmd != old_cmd) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003620 pci_dbg(dev, "%s bus mastering\n",
Ben Hutchings6a479072008-12-23 03:08:29 +00003621 enable ? "enabling" : "disabling");
3622 pci_write_config_word(dev, PCI_COMMAND, cmd);
3623 }
3624 dev->is_busmaster = enable;
3625}
Arjan van de Vene8de1482008-10-22 19:55:31 -07003626
3627/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06003628 * pcibios_setup - process "pci=" kernel boot arguments
3629 * @str: string used to pass in "pci=" kernel boot arguments
3630 *
3631 * Process kernel boot arguments. This is the default implementation.
3632 * Architecture specific implementations can override this as necessary.
3633 */
3634char * __weak __init pcibios_setup(char *str)
3635{
3636 return str;
3637}
3638
3639/**
Myron Stowe96c55902011-10-28 15:48:38 -06003640 * pcibios_set_master - enable PCI bus-mastering for device dev
3641 * @dev: the PCI device to enable
3642 *
3643 * Enables PCI bus-mastering for the device. This is the default
3644 * implementation. Architecture specific implementations can override
3645 * this if necessary.
3646 */
3647void __weak pcibios_set_master(struct pci_dev *dev)
3648{
3649 u8 lat;
3650
Myron Stowef6766782011-10-28 15:49:20 -06003651 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
3652 if (pci_is_pcie(dev))
3653 return;
3654
Myron Stowe96c55902011-10-28 15:48:38 -06003655 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
3656 if (lat < 16)
3657 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
3658 else if (lat > pcibios_max_latency)
3659 lat = pcibios_max_latency;
3660 else
3661 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06003662
Myron Stowe96c55902011-10-28 15:48:38 -06003663 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
3664}
3665
3666/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003667 * pci_set_master - enables bus-mastering for device dev
3668 * @dev: the PCI device to enable
3669 *
3670 * Enables bus-mastering on the device and calls pcibios_set_master()
3671 * to do the needed arch specific settings.
3672 */
Ben Hutchings6a479072008-12-23 03:08:29 +00003673void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003674{
Ben Hutchings6a479072008-12-23 03:08:29 +00003675 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003676 pcibios_set_master(dev);
3677}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003678EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003679
Ben Hutchings6a479072008-12-23 03:08:29 +00003680/**
3681 * pci_clear_master - disables bus-mastering for device dev
3682 * @dev: the PCI device to disable
3683 */
3684void pci_clear_master(struct pci_dev *dev)
3685{
3686 __pci_set_master(dev, false);
3687}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003688EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00003689
Linus Torvalds1da177e2005-04-16 15:20:36 -07003690/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003691 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
3692 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07003693 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003694 * Helper function for pci_set_mwi.
3695 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003696 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
3697 *
3698 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3699 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09003700int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003701{
3702 u8 cacheline_size;
3703
3704 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09003705 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003706
3707 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
3708 equal to or multiple of the right value. */
3709 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3710 if (cacheline_size >= pci_cache_line_size &&
3711 (cacheline_size % pci_cache_line_size) == 0)
3712 return 0;
3713
3714 /* Write the correct value. */
3715 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
3716 /* Read it back. */
3717 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3718 if (cacheline_size == pci_cache_line_size)
3719 return 0;
3720
Frederick Lawler7506dc72018-01-18 12:55:24 -06003721 pci_printk(KERN_DEBUG, dev, "cache line size of %d is not supported\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04003722 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003723
3724 return -EINVAL;
3725}
Tejun Heo15ea76d2009-09-22 17:34:48 +09003726EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
3727
Linus Torvalds1da177e2005-04-16 15:20:36 -07003728/**
3729 * pci_set_mwi - enables memory-write-invalidate PCI transaction
3730 * @dev: the PCI device for which MWI is enabled
3731 *
Randy Dunlap694625c2007-07-09 11:55:54 -07003732 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003733 *
3734 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3735 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003736int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003737{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003738#ifdef PCI_DISABLE_MWI
3739 return 0;
3740#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07003741 int rc;
3742 u16 cmd;
3743
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06003744 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003745 if (rc)
3746 return rc;
3747
3748 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003749 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003750 pci_dbg(dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07003751 cmd |= PCI_COMMAND_INVALIDATE;
3752 pci_write_config_word(dev, PCI_COMMAND, cmd);
3753 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003754 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003755#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003756}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003757EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003758
3759/**
Randy Dunlap694625c2007-07-09 11:55:54 -07003760 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
3761 * @dev: the PCI device for which MWI is enabled
3762 *
3763 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
3764 * Callers are not required to check the return value.
3765 *
3766 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3767 */
3768int pci_try_set_mwi(struct pci_dev *dev)
3769{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003770#ifdef PCI_DISABLE_MWI
3771 return 0;
3772#else
3773 return pci_set_mwi(dev);
3774#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07003775}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003776EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07003777
3778/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003779 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
3780 * @dev: the PCI device to disable
3781 *
3782 * Disables PCI Memory-Write-Invalidate transaction on the device
3783 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003784void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003785{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003786#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07003787 u16 cmd;
3788
3789 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3790 if (cmd & PCI_COMMAND_INVALIDATE) {
3791 cmd &= ~PCI_COMMAND_INVALIDATE;
3792 pci_write_config_word(dev, PCI_COMMAND, cmd);
3793 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003794#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07003795}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003796EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003797
Brett M Russa04ce0f2005-08-15 15:23:41 -04003798/**
3799 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07003800 * @pdev: the PCI device to operate on
3801 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04003802 *
3803 * Enables/disables PCI INTx for device dev
3804 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003805void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003806{
3807 u16 pci_command, new;
3808
3809 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
3810
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003811 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04003812 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003813 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04003814 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04003815
3816 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09003817 struct pci_devres *dr;
3818
Brett M Russ2fd9d742005-09-09 10:02:22 -07003819 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09003820
3821 dr = find_pci_dr(pdev);
3822 if (dr && !dr->restore_intx) {
3823 dr->restore_intx = 1;
3824 dr->orig_intx = !enable;
3825 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04003826 }
3827}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003828EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04003829
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003830static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3831{
3832 struct pci_bus *bus = dev->bus;
3833 bool mask_updated = true;
3834 u32 cmd_status_dword;
3835 u16 origcmd, newcmd;
3836 unsigned long flags;
3837 bool irq_pending;
3838
3839 /*
3840 * We do a single dword read to retrieve both command and status.
3841 * Document assumptions that make this possible.
3842 */
3843 BUILD_BUG_ON(PCI_COMMAND % 4);
3844 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3845
3846 raw_spin_lock_irqsave(&pci_lock, flags);
3847
3848 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3849
3850 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3851
3852 /*
3853 * Check interrupt status register to see whether our device
3854 * triggered the interrupt (when masking) or the next IRQ is
3855 * already pending (when unmasking).
3856 */
3857 if (mask != irq_pending) {
3858 mask_updated = false;
3859 goto done;
3860 }
3861
3862 origcmd = cmd_status_dword;
3863 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3864 if (mask)
3865 newcmd |= PCI_COMMAND_INTX_DISABLE;
3866 if (newcmd != origcmd)
3867 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3868
3869done:
3870 raw_spin_unlock_irqrestore(&pci_lock, flags);
3871
3872 return mask_updated;
3873}
3874
3875/**
3876 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003877 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003878 *
3879 * Check if the device dev has its INTx line asserted, mask it and
Piotr Gregor99b3c582017-05-26 22:02:25 +01003880 * return true in that case. False is returned if no interrupt was
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003881 * pending.
3882 */
3883bool pci_check_and_mask_intx(struct pci_dev *dev)
3884{
3885 return pci_check_and_set_intx_mask(dev, true);
3886}
3887EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3888
3889/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07003890 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08003891 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01003892 *
3893 * Check if the device dev has its INTx line asserted, unmask it if not
3894 * and return true. False is returned and the mask remains active if
3895 * there was still an interrupt pending.
3896 */
3897bool pci_check_and_unmask_intx(struct pci_dev *dev)
3898{
3899 return pci_check_and_set_intx_mask(dev, false);
3900}
3901EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3902
Casey Leedom3775a202013-08-06 15:48:36 +05303903/**
3904 * pci_wait_for_pending_transaction - waits for pending transaction
3905 * @dev: the PCI device to operate on
3906 *
3907 * Return 0 if transaction is pending 1 otherwise.
3908 */
3909int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08003910{
Alex Williamson157e8762013-12-17 16:43:39 -07003911 if (!pci_is_pcie(dev))
3912 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08003913
Gavin Shand0b4cc42014-05-19 13:06:46 +10003914 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3915 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05303916}
3917EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08003918
Alex Williamson5adecf82016-02-22 13:05:48 -07003919static void pci_flr_wait(struct pci_dev *dev)
3920{
Sinan Kaya821cdad2017-08-29 14:45:45 -05003921 int delay = 1, timeout = 60000;
Alex Williamson5adecf82016-02-22 13:05:48 -07003922 u32 id;
3923
Sinan Kaya821cdad2017-08-29 14:45:45 -05003924 /*
3925 * Per PCIe r3.1, sec 6.6.2, a device must complete an FLR within
3926 * 100ms, but may silently discard requests while the FLR is in
3927 * progress. Wait 100ms before trying to access the device.
3928 */
3929 msleep(100);
Alex Williamson5adecf82016-02-22 13:05:48 -07003930
Sinan Kaya821cdad2017-08-29 14:45:45 -05003931 /*
3932 * After 100ms, the device should not silently discard config
3933 * requests, but it may still indicate that it needs more time by
3934 * responding to them with CRS completions. The Root Port will
3935 * generally synthesize ~0 data to complete the read (except when
3936 * CRS SV is enabled and the read was for the Vendor ID; in that
3937 * case it synthesizes 0x0001 data).
3938 *
3939 * Wait for the device to return a non-CRS completion. Read the
3940 * Command register instead of Vendor ID so we don't have to
3941 * contend with the CRS SV value.
3942 */
3943 pci_read_config_dword(dev, PCI_COMMAND, &id);
3944 while (id == ~0) {
3945 if (delay > timeout) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003946 pci_warn(dev, "not ready %dms after FLR; giving up\n",
Sinan Kaya821cdad2017-08-29 14:45:45 -05003947 100 + delay - 1);
3948 return;
3949 }
3950
3951 if (delay > 1000)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003952 pci_info(dev, "not ready %dms after FLR; waiting\n",
Sinan Kaya821cdad2017-08-29 14:45:45 -05003953 100 + delay - 1);
3954
3955 msleep(delay);
3956 delay *= 2;
3957 pci_read_config_dword(dev, PCI_COMMAND, &id);
3958 }
3959
3960 if (delay > 1000)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003961 pci_info(dev, "ready %dms after FLR\n", 100 + delay - 1);
Alex Williamson5adecf82016-02-22 13:05:48 -07003962}
3963
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003964/**
3965 * pcie_has_flr - check if a device supports function level resets
3966 * @dev: device to check
3967 *
3968 * Returns true if the device advertises support for PCIe function level
3969 * resets.
3970 */
3971static bool pcie_has_flr(struct pci_dev *dev)
Casey Leedom3775a202013-08-06 15:48:36 +05303972{
3973 u32 cap;
3974
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05003975 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003976 return false;
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05003977
Casey Leedom3775a202013-08-06 15:48:36 +05303978 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003979 return cap & PCI_EXP_DEVCAP_FLR;
3980}
Casey Leedom3775a202013-08-06 15:48:36 +05303981
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003982/**
3983 * pcie_flr - initiate a PCIe function level reset
3984 * @dev: device to reset
3985 *
3986 * Initiate a function level reset on @dev. The caller should ensure the
3987 * device supports FLR before calling this function, e.g. by using the
3988 * pcie_has_flr() helper.
3989 */
3990void pcie_flr(struct pci_dev *dev)
3991{
Casey Leedom3775a202013-08-06 15:48:36 +05303992 if (!pci_wait_for_pending_transaction(dev))
Frederick Lawler7506dc72018-01-18 12:55:24 -06003993 pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05303994
Jiang Liu59875ae2012-07-24 17:20:06 +08003995 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07003996 pci_flr_wait(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08003997}
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02003998EXPORT_SYMBOL_GPL(pcie_flr);
Sheng Yangd91cdc72008-11-11 17:17:47 +08003999
Yu Zhao8c1c6992009-06-13 15:52:13 +08004000static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08004001{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004002 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08004003 u8 cap;
4004
Yu Zhao8c1c6992009-06-13 15:52:13 +08004005 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
4006 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08004007 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08004008
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004009 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4010 return -ENOTTY;
4011
Yu Zhao8c1c6992009-06-13 15:52:13 +08004012 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08004013 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
4014 return -ENOTTY;
4015
4016 if (probe)
4017 return 0;
4018
Alex Williamsond066c942014-06-17 15:40:13 -06004019 /*
4020 * Wait for Transaction Pending bit to clear. A word-aligned test
4021 * is used, so we use the conrol offset rather than status and shift
4022 * the test bit to match.
4023 */
Gavin Shanbb383e22014-11-12 13:41:51 +11004024 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06004025 PCI_AF_STATUS_TP << 8))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004026 pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08004027
Yu Zhao8c1c6992009-06-13 15:52:13 +08004028 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Alex Williamson5adecf82016-02-22 13:05:48 -07004029 pci_flr_wait(dev);
Sheng Yang1ca88792008-11-11 17:17:48 +08004030 return 0;
4031}
4032
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004033/**
4034 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4035 * @dev: Device to reset.
4036 * @probe: If set, only check if the device can be reset this way.
4037 *
4038 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
4039 * unset, it will be reinitialized internally when going from PCI_D3hot to
4040 * PCI_D0. If that's the case and the device is not in a low-power state
4041 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
4042 *
4043 * NOTE: This causes the caller to sleep for twice the device power transition
4044 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004045 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004046 * Moreover, only devices in D0 can be reset by this function.
4047 */
Yu Zhaof85876b2009-06-13 15:52:14 +08004048static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08004049{
Yu Zhaof85876b2009-06-13 15:52:14 +08004050 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004051
Alex Williamson51e53732014-11-21 11:24:08 -07004052 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08004053 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004054
Yu Zhaof85876b2009-06-13 15:52:14 +08004055 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
4056 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
4057 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08004058
Yu Zhaof85876b2009-06-13 15:52:14 +08004059 if (probe)
4060 return 0;
4061
4062 if (dev->current_state != PCI_D0)
4063 return -EINVAL;
4064
4065 csr &= ~PCI_PM_CTRL_STATE_MASK;
4066 csr |= PCI_D3hot;
4067 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004068 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004069
4070 csr &= ~PCI_PM_CTRL_STATE_MASK;
4071 csr |= PCI_D0;
4072 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004073 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004074
4075 return 0;
4076}
4077
Gavin Shan9e330022014-06-19 17:22:44 +10004078void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004079{
4080 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06004081
4082 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4083 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4084 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06004085 /*
4086 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004087 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06004088 */
4089 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06004090
4091 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4092 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06004093
4094 /*
4095 * Trhfa for conventional PCI is 2^25 clock cycles.
4096 * Assuming a minimum 33MHz clock this results in a 1s
4097 * delay before we can consider subordinate devices to
4098 * be re-initialized. PCIe has some ways to shorten this,
4099 * but we don't make use of them yet.
4100 */
4101 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06004102}
Gavin Shand92a2082014-04-24 18:00:24 +10004103
Gavin Shan9e330022014-06-19 17:22:44 +10004104void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4105{
4106 pci_reset_secondary_bus(dev);
4107}
4108
Gavin Shand92a2082014-04-24 18:00:24 +10004109/**
4110 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
4111 * @dev: Bridge device
4112 *
4113 * Use the bridge control register to assert reset on the secondary bus.
4114 * Devices on the secondary bus are left in power-on state.
4115 */
4116void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
4117{
4118 pcibios_reset_secondary_bus(dev);
4119}
Alex Williamson64e86742013-08-08 14:09:24 -06004120EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
4121
4122static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
4123{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004124 struct pci_dev *pdev;
4125
Alex Williamsonf331a852015-01-15 18:16:04 -06004126 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4127 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004128 return -ENOTTY;
4129
4130 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4131 if (pdev != dev)
4132 return -ENOTTY;
4133
4134 if (probe)
4135 return 0;
4136
Alex Williamson64e86742013-08-08 14:09:24 -06004137 pci_reset_bridge_secondary_bus(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004138
4139 return 0;
4140}
4141
Alex Williamson608c3882013-08-08 14:09:43 -06004142static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4143{
4144 int rc = -ENOTTY;
4145
4146 if (!hotplug || !try_module_get(hotplug->ops->owner))
4147 return rc;
4148
4149 if (hotplug->ops->reset_slot)
4150 rc = hotplug->ops->reset_slot(hotplug, probe);
4151
4152 module_put(hotplug->ops->owner);
4153
4154 return rc;
4155}
4156
4157static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4158{
4159 struct pci_dev *pdev;
4160
Alex Williamsonf331a852015-01-15 18:16:04 -06004161 if (dev->subordinate || !dev->slot ||
4162 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06004163 return -ENOTTY;
4164
4165 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4166 if (pdev != dev && pdev->slot == dev->slot)
4167 return -ENOTTY;
4168
4169 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
4170}
4171
Alex Williamson77cb9852013-08-08 14:09:49 -06004172static void pci_dev_lock(struct pci_dev *dev)
4173{
4174 pci_cfg_access_lock(dev);
4175 /* block PM suspend, driver probe, etc. */
4176 device_lock(&dev->dev);
4177}
4178
Alex Williamson61cf16d2013-12-16 15:14:31 -07004179/* Return 1 on successful lock, 0 on contention */
4180static int pci_dev_trylock(struct pci_dev *dev)
4181{
4182 if (pci_cfg_access_trylock(dev)) {
4183 if (device_trylock(&dev->dev))
4184 return 1;
4185 pci_cfg_access_unlock(dev);
4186 }
4187
4188 return 0;
4189}
4190
Alex Williamson77cb9852013-08-08 14:09:49 -06004191static void pci_dev_unlock(struct pci_dev *dev)
4192{
4193 device_unlock(&dev->dev);
4194 pci_cfg_access_unlock(dev);
4195}
4196
Christoph Hellwig775755e2017-06-01 13:10:38 +02004197static void pci_dev_save_and_disable(struct pci_dev *dev)
Keith Busch3ebe7f92014-05-02 10:40:42 -06004198{
4199 const struct pci_error_handlers *err_handler =
4200 dev->driver ? dev->driver->err_handler : NULL;
Keith Busch3ebe7f92014-05-02 10:40:42 -06004201
Christoph Hellwigb014e962017-06-01 13:10:37 +02004202 /*
Christoph Hellwig775755e2017-06-01 13:10:38 +02004203 * dev->driver->err_handler->reset_prepare() is protected against
Christoph Hellwigb014e962017-06-01 13:10:37 +02004204 * races with ->remove() by the device lock, which must be held by
4205 * the caller.
4206 */
Christoph Hellwig775755e2017-06-01 13:10:38 +02004207 if (err_handler && err_handler->reset_prepare)
4208 err_handler->reset_prepare(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06004209
Alex Williamsona6cbaad2013-08-08 14:10:02 -06004210 /*
4211 * Wake-up device prior to save. PM registers default to D0 after
4212 * reset and a simple register restore doesn't reliably return
4213 * to a non-D0 state anyway.
4214 */
4215 pci_set_power_state(dev, PCI_D0);
4216
Alex Williamson77cb9852013-08-08 14:09:49 -06004217 pci_save_state(dev);
4218 /*
4219 * Disable the device by clearing the Command register, except for
4220 * INTx-disable which is set. This not only disables MMIO and I/O port
4221 * BARs, but also prevents the device from being Bus Master, preventing
4222 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4223 * compliant devices, INTx-disable prevents legacy interrupts.
4224 */
4225 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4226}
4227
4228static void pci_dev_restore(struct pci_dev *dev)
4229{
Christoph Hellwig775755e2017-06-01 13:10:38 +02004230 const struct pci_error_handlers *err_handler =
4231 dev->driver ? dev->driver->err_handler : NULL;
4232
Alex Williamson77cb9852013-08-08 14:09:49 -06004233 pci_restore_state(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06004234
Christoph Hellwig775755e2017-06-01 13:10:38 +02004235 /*
4236 * dev->driver->err_handler->reset_done() is protected against
4237 * races with ->remove() by the device lock, which must be held by
4238 * the caller.
4239 */
4240 if (err_handler && err_handler->reset_done)
4241 err_handler->reset_done(dev);
Sheng Yangd91cdc72008-11-11 17:17:47 +08004242}
Keith Busch3ebe7f92014-05-02 10:40:42 -06004243
Sheng Yangd91cdc72008-11-11 17:17:47 +08004244/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004245 * __pci_reset_function_locked - reset a PCI device function while holding
4246 * the @dev mutex lock.
4247 * @dev: PCI device to reset
4248 *
4249 * Some devices allow an individual function to be reset without affecting
4250 * other functions in the same device. The PCI device must be responsive
4251 * to PCI config space in order to use this function.
4252 *
4253 * The device function is presumed to be unused and the caller is holding
4254 * the device mutex lock when this function is called.
4255 * Resetting the device will make the contents of PCI configuration space
4256 * random, so any caller of this must be prepared to reinitialise the
4257 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4258 * etc.
4259 *
4260 * Returns 0 if the device function was successfully reset or negative if the
4261 * device doesn't support resetting a single function.
4262 */
4263int __pci_reset_function_locked(struct pci_dev *dev)
4264{
Christoph Hellwig52354b92017-06-01 13:10:39 +02004265 int rc;
4266
4267 might_sleep();
4268
Bjorn Helgaas832c418a2017-10-25 17:09:24 -05004269 /*
4270 * A reset method returns -ENOTTY if it doesn't support this device
4271 * and we should try the next method.
4272 *
4273 * If it returns 0 (success), we're finished. If it returns any
4274 * other error, we're also finished: this indicates that further
4275 * reset mechanisms might be broken on the device.
4276 */
Christoph Hellwig52354b92017-06-01 13:10:39 +02004277 rc = pci_dev_specific_reset(dev, 0);
4278 if (rc != -ENOTTY)
4279 return rc;
4280 if (pcie_has_flr(dev)) {
4281 pcie_flr(dev);
4282 return 0;
4283 }
4284 rc = pci_af_flr(dev, 0);
4285 if (rc != -ENOTTY)
4286 return rc;
4287 rc = pci_pm_reset(dev, 0);
4288 if (rc != -ENOTTY)
4289 return rc;
4290 rc = pci_dev_reset_slot_function(dev, 0);
4291 if (rc != -ENOTTY)
4292 return rc;
4293 return pci_parent_bus_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004294}
4295EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
4296
4297/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004298 * pci_probe_reset_function - check whether the device can be safely reset
4299 * @dev: PCI device to reset
4300 *
4301 * Some devices allow an individual function to be reset without affecting
4302 * other functions in the same device. The PCI device must be responsive
4303 * to PCI config space in order to use this function.
4304 *
4305 * Returns 0 if the device function can be reset or negative if the
4306 * device doesn't support resetting a single function.
4307 */
4308int pci_probe_reset_function(struct pci_dev *dev)
4309{
Christoph Hellwig52354b92017-06-01 13:10:39 +02004310 int rc;
4311
4312 might_sleep();
4313
4314 rc = pci_dev_specific_reset(dev, 1);
4315 if (rc != -ENOTTY)
4316 return rc;
4317 if (pcie_has_flr(dev))
4318 return 0;
4319 rc = pci_af_flr(dev, 1);
4320 if (rc != -ENOTTY)
4321 return rc;
4322 rc = pci_pm_reset(dev, 1);
4323 if (rc != -ENOTTY)
4324 return rc;
4325 rc = pci_dev_reset_slot_function(dev, 1);
4326 if (rc != -ENOTTY)
4327 return rc;
4328
4329 return pci_parent_bus_reset(dev, 1);
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004330}
4331
4332/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004333 * pci_reset_function - quiesce and reset a PCI device function
4334 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004335 *
4336 * Some devices allow an individual function to be reset without affecting
4337 * other functions in the same device. The PCI device must be responsive
4338 * to PCI config space in order to use this function.
4339 *
4340 * This function does not just reset the PCI portion of a device, but
4341 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02004342 * from __pci_reset_function_locked() in that it saves and restores device state
4343 * over the reset and takes the PCI device lock.
Sheng Yang8dd7f802008-10-21 17:38:25 +08004344 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004345 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004346 * device doesn't support resetting a single function.
4347 */
4348int pci_reset_function(struct pci_dev *dev)
4349{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004350 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004351
Christoph Hellwig52354b92017-06-01 13:10:39 +02004352 rc = pci_probe_reset_function(dev);
Yu Zhao8c1c6992009-06-13 15:52:13 +08004353 if (rc)
4354 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004355
Christoph Hellwigb014e962017-06-01 13:10:37 +02004356 pci_dev_lock(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06004357 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004358
Christoph Hellwig52354b92017-06-01 13:10:39 +02004359 rc = __pci_reset_function_locked(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004360
Alex Williamson77cb9852013-08-08 14:09:49 -06004361 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02004362 pci_dev_unlock(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004363
Yu Zhao8c1c6992009-06-13 15:52:13 +08004364 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004365}
4366EXPORT_SYMBOL_GPL(pci_reset_function);
4367
Alex Williamson61cf16d2013-12-16 15:14:31 -07004368/**
Marc Zyngiera477b9c2017-08-01 20:11:02 -05004369 * pci_reset_function_locked - quiesce and reset a PCI device function
4370 * @dev: PCI device to reset
4371 *
4372 * Some devices allow an individual function to be reset without affecting
4373 * other functions in the same device. The PCI device must be responsive
4374 * to PCI config space in order to use this function.
4375 *
4376 * This function does not just reset the PCI portion of a device, but
4377 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02004378 * from __pci_reset_function_locked() in that it saves and restores device state
Marc Zyngiera477b9c2017-08-01 20:11:02 -05004379 * over the reset. It also differs from pci_reset_function() in that it
4380 * requires the PCI device lock to be held.
4381 *
4382 * Returns 0 if the device function was successfully reset or negative if the
4383 * device doesn't support resetting a single function.
4384 */
4385int pci_reset_function_locked(struct pci_dev *dev)
4386{
4387 int rc;
4388
4389 rc = pci_probe_reset_function(dev);
4390 if (rc)
4391 return rc;
4392
4393 pci_dev_save_and_disable(dev);
4394
4395 rc = __pci_reset_function_locked(dev);
4396
4397 pci_dev_restore(dev);
4398
4399 return rc;
4400}
4401EXPORT_SYMBOL_GPL(pci_reset_function_locked);
4402
4403/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07004404 * pci_try_reset_function - quiesce and reset a PCI device function
4405 * @dev: PCI device to reset
4406 *
4407 * Same as above, except return -EAGAIN if unable to lock device.
4408 */
4409int pci_try_reset_function(struct pci_dev *dev)
4410{
4411 int rc;
4412
Christoph Hellwig52354b92017-06-01 13:10:39 +02004413 rc = pci_probe_reset_function(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07004414 if (rc)
4415 return rc;
4416
Christoph Hellwigb014e962017-06-01 13:10:37 +02004417 if (!pci_dev_trylock(dev))
4418 return -EAGAIN;
Alex Williamson61cf16d2013-12-16 15:14:31 -07004419
Christoph Hellwigb014e962017-06-01 13:10:37 +02004420 pci_dev_save_and_disable(dev);
Christoph Hellwig52354b92017-06-01 13:10:39 +02004421 rc = __pci_reset_function_locked(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02004422 pci_dev_unlock(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07004423
4424 pci_dev_restore(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07004425 return rc;
4426}
4427EXPORT_SYMBOL_GPL(pci_try_reset_function);
4428
Alex Williamsonf331a852015-01-15 18:16:04 -06004429/* Do any devices on or below this bus prevent a bus reset? */
4430static bool pci_bus_resetable(struct pci_bus *bus)
4431{
4432 struct pci_dev *dev;
4433
David Daney35702772017-09-08 10:10:31 +02004434
4435 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
4436 return false;
4437
Alex Williamsonf331a852015-01-15 18:16:04 -06004438 list_for_each_entry(dev, &bus->devices, bus_list) {
4439 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4440 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4441 return false;
4442 }
4443
4444 return true;
4445}
4446
Alex Williamson090a3c52013-08-08 14:09:55 -06004447/* Lock devices from the top of the tree down */
4448static void pci_bus_lock(struct pci_bus *bus)
4449{
4450 struct pci_dev *dev;
4451
4452 list_for_each_entry(dev, &bus->devices, bus_list) {
4453 pci_dev_lock(dev);
4454 if (dev->subordinate)
4455 pci_bus_lock(dev->subordinate);
4456 }
4457}
4458
4459/* Unlock devices from the bottom of the tree up */
4460static void pci_bus_unlock(struct pci_bus *bus)
4461{
4462 struct pci_dev *dev;
4463
4464 list_for_each_entry(dev, &bus->devices, bus_list) {
4465 if (dev->subordinate)
4466 pci_bus_unlock(dev->subordinate);
4467 pci_dev_unlock(dev);
4468 }
4469}
4470
Alex Williamson61cf16d2013-12-16 15:14:31 -07004471/* Return 1 on successful lock, 0 on contention */
4472static int pci_bus_trylock(struct pci_bus *bus)
4473{
4474 struct pci_dev *dev;
4475
4476 list_for_each_entry(dev, &bus->devices, bus_list) {
4477 if (!pci_dev_trylock(dev))
4478 goto unlock;
4479 if (dev->subordinate) {
4480 if (!pci_bus_trylock(dev->subordinate)) {
4481 pci_dev_unlock(dev);
4482 goto unlock;
4483 }
4484 }
4485 }
4486 return 1;
4487
4488unlock:
4489 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
4490 if (dev->subordinate)
4491 pci_bus_unlock(dev->subordinate);
4492 pci_dev_unlock(dev);
4493 }
4494 return 0;
4495}
4496
Alex Williamsonf331a852015-01-15 18:16:04 -06004497/* Do any devices on or below this slot prevent a bus reset? */
4498static bool pci_slot_resetable(struct pci_slot *slot)
4499{
4500 struct pci_dev *dev;
4501
Jan Glauber33ba90a2017-09-08 10:10:33 +02004502 if (slot->bus->self &&
4503 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
4504 return false;
4505
Alex Williamsonf331a852015-01-15 18:16:04 -06004506 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4507 if (!dev->slot || dev->slot != slot)
4508 continue;
4509 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4510 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4511 return false;
4512 }
4513
4514 return true;
4515}
4516
Alex Williamson090a3c52013-08-08 14:09:55 -06004517/* Lock devices from the top of the tree down */
4518static void pci_slot_lock(struct pci_slot *slot)
4519{
4520 struct pci_dev *dev;
4521
4522 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4523 if (!dev->slot || dev->slot != slot)
4524 continue;
4525 pci_dev_lock(dev);
4526 if (dev->subordinate)
4527 pci_bus_lock(dev->subordinate);
4528 }
4529}
4530
4531/* Unlock devices from the bottom of the tree up */
4532static void pci_slot_unlock(struct pci_slot *slot)
4533{
4534 struct pci_dev *dev;
4535
4536 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4537 if (!dev->slot || dev->slot != slot)
4538 continue;
4539 if (dev->subordinate)
4540 pci_bus_unlock(dev->subordinate);
4541 pci_dev_unlock(dev);
4542 }
4543}
4544
Alex Williamson61cf16d2013-12-16 15:14:31 -07004545/* Return 1 on successful lock, 0 on contention */
4546static int pci_slot_trylock(struct pci_slot *slot)
4547{
4548 struct pci_dev *dev;
4549
4550 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4551 if (!dev->slot || dev->slot != slot)
4552 continue;
4553 if (!pci_dev_trylock(dev))
4554 goto unlock;
4555 if (dev->subordinate) {
4556 if (!pci_bus_trylock(dev->subordinate)) {
4557 pci_dev_unlock(dev);
4558 goto unlock;
4559 }
4560 }
4561 }
4562 return 1;
4563
4564unlock:
4565 list_for_each_entry_continue_reverse(dev,
4566 &slot->bus->devices, bus_list) {
4567 if (!dev->slot || dev->slot != slot)
4568 continue;
4569 if (dev->subordinate)
4570 pci_bus_unlock(dev->subordinate);
4571 pci_dev_unlock(dev);
4572 }
4573 return 0;
4574}
4575
Alex Williamson090a3c52013-08-08 14:09:55 -06004576/* Save and disable devices from the top of the tree down */
4577static void pci_bus_save_and_disable(struct pci_bus *bus)
4578{
4579 struct pci_dev *dev;
4580
4581 list_for_each_entry(dev, &bus->devices, bus_list) {
Christoph Hellwigb014e962017-06-01 13:10:37 +02004582 pci_dev_lock(dev);
Alex Williamson090a3c52013-08-08 14:09:55 -06004583 pci_dev_save_and_disable(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02004584 pci_dev_unlock(dev);
Alex Williamson090a3c52013-08-08 14:09:55 -06004585 if (dev->subordinate)
4586 pci_bus_save_and_disable(dev->subordinate);
4587 }
4588}
4589
4590/*
4591 * Restore devices from top of the tree down - parent bridges need to be
4592 * restored before we can get to subordinate devices.
4593 */
4594static void pci_bus_restore(struct pci_bus *bus)
4595{
4596 struct pci_dev *dev;
4597
4598 list_for_each_entry(dev, &bus->devices, bus_list) {
Christoph Hellwigb014e962017-06-01 13:10:37 +02004599 pci_dev_lock(dev);
Alex Williamson090a3c52013-08-08 14:09:55 -06004600 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02004601 pci_dev_unlock(dev);
Alex Williamson090a3c52013-08-08 14:09:55 -06004602 if (dev->subordinate)
4603 pci_bus_restore(dev->subordinate);
4604 }
4605}
4606
4607/* Save and disable devices from the top of the tree down */
4608static void pci_slot_save_and_disable(struct pci_slot *slot)
4609{
4610 struct pci_dev *dev;
4611
4612 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4613 if (!dev->slot || dev->slot != slot)
4614 continue;
4615 pci_dev_save_and_disable(dev);
4616 if (dev->subordinate)
4617 pci_bus_save_and_disable(dev->subordinate);
4618 }
4619}
4620
4621/*
4622 * Restore devices from top of the tree down - parent bridges need to be
4623 * restored before we can get to subordinate devices.
4624 */
4625static void pci_slot_restore(struct pci_slot *slot)
4626{
4627 struct pci_dev *dev;
4628
4629 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4630 if (!dev->slot || dev->slot != slot)
4631 continue;
4632 pci_dev_restore(dev);
4633 if (dev->subordinate)
4634 pci_bus_restore(dev->subordinate);
4635 }
4636}
4637
4638static int pci_slot_reset(struct pci_slot *slot, int probe)
4639{
4640 int rc;
4641
Alex Williamsonf331a852015-01-15 18:16:04 -06004642 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06004643 return -ENOTTY;
4644
4645 if (!probe)
4646 pci_slot_lock(slot);
4647
4648 might_sleep();
4649
4650 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
4651
4652 if (!probe)
4653 pci_slot_unlock(slot);
4654
4655 return rc;
4656}
4657
4658/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004659 * pci_probe_reset_slot - probe whether a PCI slot can be reset
4660 * @slot: PCI slot to probe
4661 *
4662 * Return 0 if slot can be reset, negative if a slot reset is not supported.
4663 */
4664int pci_probe_reset_slot(struct pci_slot *slot)
4665{
4666 return pci_slot_reset(slot, 1);
4667}
4668EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
4669
4670/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004671 * pci_reset_slot - reset a PCI slot
4672 * @slot: PCI slot to reset
4673 *
4674 * A PCI bus may host multiple slots, each slot may support a reset mechanism
4675 * independent of other slots. For instance, some slots may support slot power
4676 * control. In the case of a 1:1 bus to slot architecture, this function may
4677 * wrap the bus reset to avoid spurious slot related events such as hotplug.
4678 * Generally a slot reset should be attempted before a bus reset. All of the
4679 * function of the slot and any subordinate buses behind the slot are reset
4680 * through this function. PCI config space of all devices in the slot and
4681 * behind the slot is saved before and restored after reset.
4682 *
4683 * Return 0 on success, non-zero on error.
4684 */
4685int pci_reset_slot(struct pci_slot *slot)
4686{
4687 int rc;
4688
4689 rc = pci_slot_reset(slot, 1);
4690 if (rc)
4691 return rc;
4692
4693 pci_slot_save_and_disable(slot);
4694
4695 rc = pci_slot_reset(slot, 0);
4696
4697 pci_slot_restore(slot);
4698
4699 return rc;
4700}
4701EXPORT_SYMBOL_GPL(pci_reset_slot);
4702
Alex Williamson61cf16d2013-12-16 15:14:31 -07004703/**
4704 * pci_try_reset_slot - Try to reset a PCI slot
4705 * @slot: PCI slot to reset
4706 *
4707 * Same as above except return -EAGAIN if the slot cannot be locked
4708 */
4709int pci_try_reset_slot(struct pci_slot *slot)
4710{
4711 int rc;
4712
4713 rc = pci_slot_reset(slot, 1);
4714 if (rc)
4715 return rc;
4716
4717 pci_slot_save_and_disable(slot);
4718
4719 if (pci_slot_trylock(slot)) {
4720 might_sleep();
4721 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
4722 pci_slot_unlock(slot);
4723 } else
4724 rc = -EAGAIN;
4725
4726 pci_slot_restore(slot);
4727
4728 return rc;
4729}
4730EXPORT_SYMBOL_GPL(pci_try_reset_slot);
4731
Alex Williamson090a3c52013-08-08 14:09:55 -06004732static int pci_bus_reset(struct pci_bus *bus, int probe)
4733{
Alex Williamsonf331a852015-01-15 18:16:04 -06004734 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06004735 return -ENOTTY;
4736
4737 if (probe)
4738 return 0;
4739
4740 pci_bus_lock(bus);
4741
4742 might_sleep();
4743
4744 pci_reset_bridge_secondary_bus(bus->self);
4745
4746 pci_bus_unlock(bus);
4747
4748 return 0;
4749}
4750
4751/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06004752 * pci_probe_reset_bus - probe whether a PCI bus can be reset
4753 * @bus: PCI bus to probe
4754 *
4755 * Return 0 if bus can be reset, negative if a bus reset is not supported.
4756 */
4757int pci_probe_reset_bus(struct pci_bus *bus)
4758{
4759 return pci_bus_reset(bus, 1);
4760}
4761EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
4762
4763/**
Alex Williamson090a3c52013-08-08 14:09:55 -06004764 * pci_reset_bus - reset a PCI bus
4765 * @bus: top level PCI bus to reset
4766 *
4767 * Do a bus reset on the given bus and any subordinate buses, saving
4768 * and restoring state of all devices.
4769 *
4770 * Return 0 on success, non-zero on error.
4771 */
4772int pci_reset_bus(struct pci_bus *bus)
4773{
4774 int rc;
4775
4776 rc = pci_bus_reset(bus, 1);
4777 if (rc)
4778 return rc;
4779
4780 pci_bus_save_and_disable(bus);
4781
4782 rc = pci_bus_reset(bus, 0);
4783
4784 pci_bus_restore(bus);
4785
4786 return rc;
4787}
4788EXPORT_SYMBOL_GPL(pci_reset_bus);
4789
Sheng Yang8dd7f802008-10-21 17:38:25 +08004790/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07004791 * pci_try_reset_bus - Try to reset a PCI bus
4792 * @bus: top level PCI bus to reset
4793 *
4794 * Same as above except return -EAGAIN if the bus cannot be locked
4795 */
4796int pci_try_reset_bus(struct pci_bus *bus)
4797{
4798 int rc;
4799
4800 rc = pci_bus_reset(bus, 1);
4801 if (rc)
4802 return rc;
4803
4804 pci_bus_save_and_disable(bus);
4805
4806 if (pci_bus_trylock(bus)) {
4807 might_sleep();
4808 pci_reset_bridge_secondary_bus(bus->self);
4809 pci_bus_unlock(bus);
4810 } else
4811 rc = -EAGAIN;
4812
4813 pci_bus_restore(bus);
4814
4815 return rc;
4816}
4817EXPORT_SYMBOL_GPL(pci_try_reset_bus);
4818
4819/**
Peter Orubad556ad42007-05-15 13:59:13 +02004820 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
4821 * @dev: PCI device to query
4822 *
4823 * Returns mmrbc: maximum designed memory read count in bytes
4824 * or appropriate error value.
4825 */
4826int pcix_get_max_mmrbc(struct pci_dev *dev)
4827{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004828 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02004829 u32 stat;
4830
4831 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4832 if (!cap)
4833 return -EINVAL;
4834
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004835 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02004836 return -EINVAL;
4837
Dean Nelson25daeb52010-03-09 22:26:40 -05004838 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02004839}
4840EXPORT_SYMBOL(pcix_get_max_mmrbc);
4841
4842/**
4843 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
4844 * @dev: PCI device to query
4845 *
4846 * Returns mmrbc: maximum memory read count in bytes
4847 * or appropriate error value.
4848 */
4849int pcix_get_mmrbc(struct pci_dev *dev)
4850{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004851 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004852 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004853
4854 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4855 if (!cap)
4856 return -EINVAL;
4857
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004858 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4859 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004860
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004861 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02004862}
4863EXPORT_SYMBOL(pcix_get_mmrbc);
4864
4865/**
4866 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4867 * @dev: PCI device to query
4868 * @mmrbc: maximum memory read count in bytes
4869 * valid values are 512, 1024, 2048, 4096
4870 *
4871 * If possible sets maximum memory read byte count, some bridges have erratas
4872 * that prevent this.
4873 */
4874int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4875{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004876 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05004877 u32 stat, v, o;
4878 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02004879
vignesh babu229f5af2007-08-13 18:23:14 +05304880 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004881 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004882
4883 v = ffs(mmrbc) - 10;
4884
4885 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4886 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004887 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004888
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004889 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4890 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004891
4892 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4893 return -E2BIG;
4894
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004895 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4896 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004897
4898 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4899 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06004900 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02004901 return -EIO;
4902
4903 cmd &= ~PCI_X_CMD_MAX_READ;
4904 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004905 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4906 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02004907 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05004908 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02004909}
4910EXPORT_SYMBOL(pcix_set_mmrbc);
4911
4912/**
4913 * pcie_get_readrq - get PCI Express read request size
4914 * @dev: PCI device to query
4915 *
4916 * Returns maximum memory read request in bytes
4917 * or appropriate error value.
4918 */
4919int pcie_get_readrq(struct pci_dev *dev)
4920{
Peter Orubad556ad42007-05-15 13:59:13 +02004921 u16 ctl;
4922
Jiang Liu59875ae2012-07-24 17:20:06 +08004923 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02004924
Jiang Liu59875ae2012-07-24 17:20:06 +08004925 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02004926}
4927EXPORT_SYMBOL(pcie_get_readrq);
4928
4929/**
4930 * pcie_set_readrq - set PCI Express maximum memory read request
4931 * @dev: PCI device to query
Randy Dunlap42e61f4a2007-07-23 21:42:11 -07004932 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004933 * valid values are 128, 256, 512, 1024, 2048, 4096
4934 *
Jon Masonc9b378c2011-06-28 18:26:25 -05004935 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02004936 */
4937int pcie_set_readrq(struct pci_dev *dev, int rq)
4938{
Jiang Liu59875ae2012-07-24 17:20:06 +08004939 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02004940
vignesh babu229f5af2007-08-13 18:23:14 +05304941 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08004942 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02004943
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004944 /*
4945 * If using the "performance" PCIe config, we clamp the
4946 * read rq size to the max packet size to prevent the
4947 * host bridge generating requests larger than we can
4948 * cope with
4949 */
4950 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4951 int mps = pcie_get_mps(dev);
4952
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05004953 if (mps < rq)
4954 rq = mps;
4955 }
4956
4957 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02004958
Jiang Liu59875ae2012-07-24 17:20:06 +08004959 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4960 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02004961}
4962EXPORT_SYMBOL(pcie_set_readrq);
4963
4964/**
Jon Masonb03e7492011-07-20 15:20:54 -05004965 * pcie_get_mps - get PCI Express maximum payload size
4966 * @dev: PCI device to query
4967 *
4968 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004969 */
4970int pcie_get_mps(struct pci_dev *dev)
4971{
Jon Masonb03e7492011-07-20 15:20:54 -05004972 u16 ctl;
4973
Jiang Liu59875ae2012-07-24 17:20:06 +08004974 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05004975
Jiang Liu59875ae2012-07-24 17:20:06 +08004976 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05004977}
Yijing Wangf1c66c42013-09-24 12:08:06 -06004978EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05004979
4980/**
4981 * pcie_set_mps - set PCI Express maximum payload size
4982 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07004983 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05004984 * valid values are 128, 256, 512, 1024, 2048, 4096
4985 *
4986 * If possible sets maximum payload size
4987 */
4988int pcie_set_mps(struct pci_dev *dev, int mps)
4989{
Jiang Liu59875ae2012-07-24 17:20:06 +08004990 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05004991
4992 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08004993 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004994
4995 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004996 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08004997 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05004998 v <<= 5;
4999
Jiang Liu59875ae2012-07-24 17:20:06 +08005000 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5001 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05005002}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005003EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005004
5005/**
Jacob Keller81377c82013-07-31 06:53:26 +00005006 * pcie_get_minimum_link - determine minimum link settings of a PCI device
5007 * @dev: PCI device to query
5008 * @speed: storage for minimum speed
5009 * @width: storage for minimum width
5010 *
5011 * This function will walk up the PCI device chain and determine the minimum
5012 * link width and speed of the device.
5013 */
5014int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
5015 enum pcie_link_width *width)
5016{
5017 int ret;
5018
5019 *speed = PCI_SPEED_UNKNOWN;
5020 *width = PCIE_LNK_WIDTH_UNKNOWN;
5021
5022 while (dev) {
5023 u16 lnksta;
5024 enum pci_bus_speed next_speed;
5025 enum pcie_link_width next_width;
5026
5027 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
5028 if (ret)
5029 return ret;
5030
5031 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
5032 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
5033 PCI_EXP_LNKSTA_NLW_SHIFT;
5034
5035 if (next_speed < *speed)
5036 *speed = next_speed;
5037
5038 if (next_width < *width)
5039 *width = next_width;
5040
5041 dev = dev->bus->self;
5042 }
5043
5044 return 0;
5045}
5046EXPORT_SYMBOL(pcie_get_minimum_link);
5047
5048/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005049 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08005050 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005051 * @flags: resource type mask to be selected
5052 *
5053 * This helper routine makes bar mask from the type of resource.
5054 */
5055int pci_select_bars(struct pci_dev *dev, unsigned long flags)
5056{
5057 int i, bars = 0;
5058 for (i = 0; i < PCI_NUM_RESOURCES; i++)
5059 if (pci_resource_flags(dev, i) & flags)
5060 bars |= (1 << i);
5061 return bars;
5062}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06005063EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005064
Mike Travis95a8b6e2010-02-02 14:38:13 -08005065/* Some architectures require additional programming to enable VGA */
5066static arch_set_vga_state_t arch_set_vga_state;
5067
5068void __init pci_register_set_vga_state(arch_set_vga_state_t func)
5069{
5070 arch_set_vga_state = func; /* NULL disables */
5071}
5072
5073static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04005074 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08005075{
5076 if (arch_set_vga_state)
5077 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10005078 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08005079 return 0;
5080}
5081
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005082/**
5083 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07005084 * @dev: the PCI device
5085 * @decode: true = enable decoding, false = disable decoding
5086 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07005087 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10005088 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005089 */
5090int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10005091 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005092{
5093 struct pci_bus *bus;
5094 struct pci_dev *bridge;
5095 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08005096 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005097
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06005098 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005099
Mike Travis95a8b6e2010-02-02 14:38:13 -08005100 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10005101 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08005102 if (rc)
5103 return rc;
5104
Dave Airlie3448a192010-06-01 15:32:24 +10005105 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
5106 pci_read_config_word(dev, PCI_COMMAND, &cmd);
5107 if (decode == true)
5108 cmd |= command_bits;
5109 else
5110 cmd &= ~command_bits;
5111 pci_write_config_word(dev, PCI_COMMAND, cmd);
5112 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005113
Dave Airlie3448a192010-06-01 15:32:24 +10005114 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005115 return 0;
5116
5117 bus = dev->bus;
5118 while (bus) {
5119 bridge = bus->self;
5120 if (bridge) {
5121 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
5122 &cmd);
5123 if (decode == true)
5124 cmd |= PCI_BRIDGE_CTL_VGA;
5125 else
5126 cmd &= ~PCI_BRIDGE_CTL_VGA;
5127 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
5128 cmd);
5129 }
5130 bus = bus->parent;
5131 }
5132 return 0;
5133}
5134
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005135/**
5136 * pci_add_dma_alias - Add a DMA devfn alias for a device
5137 * @dev: the PCI device for which alias is added
5138 * @devfn: alias slot and function
5139 *
5140 * This helper encodes 8-bit devfn as bit number in dma_alias_mask.
5141 * It should be called early, preferably as PCI fixup header quirk.
5142 */
5143void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
5144{
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005145 if (!dev->dma_alias_mask)
5146 dev->dma_alias_mask = kcalloc(BITS_TO_LONGS(U8_MAX),
5147 sizeof(long), GFP_KERNEL);
5148 if (!dev->dma_alias_mask) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06005149 pci_warn(dev, "Unable to allocate DMA alias mask\n");
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005150 return;
5151 }
5152
5153 set_bit(devfn, dev->dma_alias_mask);
Frederick Lawler7506dc72018-01-18 12:55:24 -06005154 pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
Bjorn Helgaas48c83082016-02-24 13:43:54 -06005155 PCI_SLOT(devfn), PCI_FUNC(devfn));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005156}
5157
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005158bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
5159{
5160 return (dev1->dma_alias_mask &&
5161 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
5162 (dev2->dma_alias_mask &&
5163 test_bit(dev1->devfn, dev2->dma_alias_mask));
5164}
5165
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01005166bool pci_device_is_present(struct pci_dev *pdev)
5167{
5168 u32 v;
5169
Keith Buschfe2bd752017-03-29 22:49:17 -05005170 if (pci_dev_is_disconnected(pdev))
5171 return false;
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01005172 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
5173}
5174EXPORT_SYMBOL_GPL(pci_device_is_present);
5175
Rafael J. Wysocki08249652015-04-13 16:23:36 +02005176void pci_ignore_hotplug(struct pci_dev *dev)
5177{
5178 struct pci_dev *bridge = dev->bus->self;
5179
5180 dev->ignore_hotplug = 1;
5181 /* Propagate the "ignore hotplug" setting to the parent bridge. */
5182 if (bridge)
5183 bridge->ignore_hotplug = 1;
5184}
5185EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
5186
Yongji Xie0a701aa2017-04-10 19:58:12 +08005187resource_size_t __weak pcibios_default_alignment(void)
5188{
5189 return 0;
5190}
5191
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005192#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
5193static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00005194static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005195
5196/**
5197 * pci_specified_resource_alignment - get resource alignment specified by user.
5198 * @dev: the PCI device to get
Yongji Xiee3adec72017-04-10 19:58:14 +08005199 * @resize: whether or not to change resources' size when reassigning alignment
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005200 *
5201 * RETURNS: Resource alignment if it is specified.
5202 * Zero if it is not specified.
5203 */
Yongji Xiee3adec72017-04-10 19:58:14 +08005204static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
5205 bool *resize)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005206{
5207 int seg, bus, slot, func, align_order, count;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005208 unsigned short vendor, device, subsystem_vendor, subsystem_device;
Yongji Xie0a701aa2017-04-10 19:58:12 +08005209 resource_size_t align = pcibios_default_alignment();
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005210 char *p;
5211
5212 spin_lock(&resource_alignment_lock);
5213 p = resource_alignment_param;
Yongji Xie0a701aa2017-04-10 19:58:12 +08005214 if (!*p && !align)
Yongji Xief0b99f72016-09-13 17:00:31 +08005215 goto out;
5216 if (pci_has_flag(PCI_PROBE_ONLY)) {
Yongji Xie0a701aa2017-04-10 19:58:12 +08005217 align = 0;
Yongji Xief0b99f72016-09-13 17:00:31 +08005218 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
5219 goto out;
5220 }
5221
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005222 while (*p) {
5223 count = 0;
5224 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
5225 p[count] == '@') {
5226 p += count + 1;
5227 } else {
5228 align_order = -1;
5229 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005230 if (strncmp(p, "pci:", 4) == 0) {
5231 /* PCI vendor/device (subvendor/subdevice) ids are specified */
5232 p += 4;
5233 if (sscanf(p, "%hx:%hx:%hx:%hx%n",
5234 &vendor, &device, &subsystem_vendor, &subsystem_device, &count) != 4) {
5235 if (sscanf(p, "%hx:%hx%n", &vendor, &device, &count) != 2) {
5236 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: pci:%s\n",
5237 p);
5238 break;
5239 }
5240 subsystem_vendor = subsystem_device = 0;
5241 }
5242 p += count;
5243 if ((!vendor || (vendor == dev->vendor)) &&
5244 (!device || (device == dev->device)) &&
5245 (!subsystem_vendor || (subsystem_vendor == dev->subsystem_vendor)) &&
5246 (!subsystem_device || (subsystem_device == dev->subsystem_device))) {
Yongji Xiee3adec72017-04-10 19:58:14 +08005247 *resize = true;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005248 if (align_order == -1)
5249 align = PAGE_SIZE;
5250 else
5251 align = 1 << align_order;
5252 /* Found */
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005253 break;
5254 }
5255 }
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005256 else {
5257 if (sscanf(p, "%x:%x:%x.%x%n",
5258 &seg, &bus, &slot, &func, &count) != 4) {
5259 seg = 0;
5260 if (sscanf(p, "%x:%x.%x%n",
5261 &bus, &slot, &func, &count) != 3) {
5262 /* Invalid format */
5263 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
5264 p);
5265 break;
5266 }
5267 }
5268 p += count;
5269 if (seg == pci_domain_nr(dev->bus) &&
5270 bus == dev->bus->number &&
5271 slot == PCI_SLOT(dev->devfn) &&
5272 func == PCI_FUNC(dev->devfn)) {
Yongji Xiee3adec72017-04-10 19:58:14 +08005273 *resize = true;
Koehrer Mathias (ETAS/ESW5)644a5442016-06-07 14:24:17 +00005274 if (align_order == -1)
5275 align = PAGE_SIZE;
5276 else
5277 align = 1 << align_order;
5278 /* Found */
5279 break;
5280 }
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005281 }
5282 if (*p != ';' && *p != ',') {
5283 /* End of param or invalid format */
5284 break;
5285 }
5286 p++;
5287 }
Yongji Xief0b99f72016-09-13 17:00:31 +08005288out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005289 spin_unlock(&resource_alignment_lock);
5290 return align;
5291}
5292
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005293static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
Yongji Xiee3adec72017-04-10 19:58:14 +08005294 resource_size_t align, bool resize)
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005295{
5296 struct resource *r = &dev->resource[bar];
5297 resource_size_t size;
5298
5299 if (!(r->flags & IORESOURCE_MEM))
5300 return;
5301
5302 if (r->flags & IORESOURCE_PCI_FIXED) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06005303 pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005304 bar, r, (unsigned long long)align);
5305 return;
5306 }
5307
5308 size = resource_size(r);
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005309 if (size >= align)
5310 return;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005311
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005312 /*
Yongji Xiee3adec72017-04-10 19:58:14 +08005313 * Increase the alignment of the resource. There are two ways we
5314 * can do this:
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005315 *
Yongji Xiee3adec72017-04-10 19:58:14 +08005316 * 1) Increase the size of the resource. BARs are aligned on their
5317 * size, so when we reallocate space for this resource, we'll
5318 * allocate it with the larger alignment. This also prevents
5319 * assignment of any other BARs inside the alignment region, so
5320 * if we're requesting page alignment, this means no other BARs
5321 * will share the page.
5322 *
5323 * The disadvantage is that this makes the resource larger than
5324 * the hardware BAR, which may break drivers that compute things
5325 * based on the resource size, e.g., to find registers at a
5326 * fixed offset before the end of the BAR.
5327 *
5328 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
5329 * set r->start to the desired alignment. By itself this
5330 * doesn't prevent other BARs being put inside the alignment
5331 * region, but if we realign *every* resource of every device in
5332 * the system, none of them will share an alignment region.
5333 *
5334 * When the user has requested alignment for only some devices via
5335 * the "pci=resource_alignment" argument, "resize" is true and we
5336 * use the first method. Otherwise we assume we're aligning all
5337 * devices and we use the second.
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005338 */
Yongji Xiee3adec72017-04-10 19:58:14 +08005339
Frederick Lawler7506dc72018-01-18 12:55:24 -06005340 pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005341 bar, r, (unsigned long long)align);
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005342
Yongji Xiee3adec72017-04-10 19:58:14 +08005343 if (resize) {
5344 r->start = 0;
5345 r->end = align - 1;
5346 } else {
5347 r->flags &= ~IORESOURCE_SIZEALIGN;
5348 r->flags |= IORESOURCE_STARTALIGN;
5349 r->start = align;
5350 r->end = r->start + size - 1;
5351 }
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005352 r->flags |= IORESOURCE_UNSET;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005353}
5354
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005355/*
5356 * This function disables memory decoding and releases memory resources
5357 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
5358 * It also rounds up size to specified alignment.
5359 * Later on, the kernel will assign page-aligned memory resource back
5360 * to the device.
5361 */
5362void pci_reassigndev_resource_alignment(struct pci_dev *dev)
5363{
5364 int i;
5365 struct resource *r;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005366 resource_size_t align;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005367 u16 command;
Yongji Xiee3adec72017-04-10 19:58:14 +08005368 bool resize = false;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005369
Yongji Xie62d9a782016-09-13 17:00:32 +08005370 /*
5371 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
5372 * 3.4.1.11. Their resources are allocated from the space
5373 * described by the VF BARx register in the PF's SR-IOV capability.
5374 * We can't influence their alignment here.
5375 */
5376 if (dev->is_virtfn)
5377 return;
5378
Yinghai Lu10c463a2012-03-18 22:46:26 -07005379 /* check if specified PCI is target device to reassign */
Yongji Xiee3adec72017-04-10 19:58:14 +08005380 align = pci_specified_resource_alignment(dev, &resize);
Yinghai Lu10c463a2012-03-18 22:46:26 -07005381 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005382 return;
5383
5384 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
5385 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06005386 pci_warn(dev, "Can't reassign resources to host bridge\n");
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005387 return;
5388 }
5389
Frederick Lawler7506dc72018-01-18 12:55:24 -06005390 pci_info(dev, "Disabling memory decoding and releasing memory resources\n");
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005391 pci_read_config_word(dev, PCI_COMMAND, &command);
5392 command &= ~PCI_COMMAND_MEMORY;
5393 pci_write_config_word(dev, PCI_COMMAND, command);
5394
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005395 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
Yongji Xiee3adec72017-04-10 19:58:14 +08005396 pci_request_resource_alignment(dev, i, align, resize);
Yongji Xief0b99f72016-09-13 17:00:31 +08005397
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005398 /*
5399 * Need to disable bridge's resource window,
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005400 * to enable the kernel to reassign new resource
5401 * window later on.
5402 */
5403 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
5404 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
5405 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
5406 r = &dev->resource[i];
5407 if (!(r->flags & IORESOURCE_MEM))
5408 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07005409 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005410 r->end = resource_size(r) - 1;
5411 r->start = 0;
5412 }
5413 pci_disable_bridge_window(dev);
5414 }
5415}
5416
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005417static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005418{
5419 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
5420 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
5421 spin_lock(&resource_alignment_lock);
5422 strncpy(resource_alignment_param, buf, count);
5423 resource_alignment_param[count] = '\0';
5424 spin_unlock(&resource_alignment_lock);
5425 return count;
5426}
5427
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06005428static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005429{
5430 size_t count;
5431 spin_lock(&resource_alignment_lock);
5432 count = snprintf(buf, size, "%s", resource_alignment_param);
5433 spin_unlock(&resource_alignment_lock);
5434 return count;
5435}
5436
5437static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
5438{
5439 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
5440}
5441
5442static ssize_t pci_resource_alignment_store(struct bus_type *bus,
5443 const char *buf, size_t count)
5444{
5445 return pci_set_resource_alignment_param(buf, count);
5446}
5447
Ben Dooks21751a92016-06-09 11:42:13 +01005448static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005449 pci_resource_alignment_store);
5450
5451static int __init pci_resource_alignment_sysfs_init(void)
5452{
5453 return bus_create_file(&pci_bus_type,
5454 &bus_attr_resource_alignment);
5455}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005456late_initcall(pci_resource_alignment_sysfs_init);
5457
Bill Pemberton15856ad2012-11-21 15:35:00 -05005458static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005459{
5460#ifdef CONFIG_PCI_DOMAINS
5461 pci_domains_supported = 0;
5462#endif
5463}
5464
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005465#ifdef CONFIG_PCI_DOMAINS
5466static atomic_t __domain_nr = ATOMIC_INIT(-1);
5467
5468int pci_get_new_domain_nr(void)
5469{
5470 return atomic_inc_return(&__domain_nr);
5471}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005472
5473#ifdef CONFIG_PCI_DOMAINS_GENERIC
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005474static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005475{
5476 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005477 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005478
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01005479 if (parent)
5480 domain = of_get_pci_domain_nr(parent->of_node);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005481 /*
5482 * Check DT domain and use_dt_domains values.
5483 *
5484 * If DT domain property is valid (domain >= 0) and
5485 * use_dt_domains != 0, the DT assignment is valid since this means
5486 * we have not previously allocated a domain number by using
5487 * pci_get_new_domain_nr(); we should also update use_dt_domains to
5488 * 1, to indicate that we have just assigned a domain number from
5489 * DT.
5490 *
5491 * If DT domain property value is not valid (ie domain < 0), and we
5492 * have not previously assigned a domain number from DT
5493 * (use_dt_domains != 1) we should assign a domain number by
5494 * using the:
5495 *
5496 * pci_get_new_domain_nr()
5497 *
5498 * API and update the use_dt_domains value to keep track of method we
5499 * are using to assign domain numbers (use_dt_domains = 0).
5500 *
5501 * All other combinations imply we have a platform that is trying
5502 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
5503 * which is a recipe for domain mishandling and it is prevented by
5504 * invalidating the domain value (domain = -1) and printing a
5505 * corresponding error.
5506 */
5507 if (domain >= 0 && use_dt_domains) {
5508 use_dt_domains = 1;
5509 } else if (domain < 0 && use_dt_domains != 1) {
5510 use_dt_domains = 0;
5511 domain = pci_get_new_domain_nr();
5512 } else {
Rob Herringb63773a2017-07-18 16:43:21 -05005513 dev_err(parent, "Node %pOF has inconsistent \"linux,pci-domain\" property in DT\n",
5514 parent->of_node);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005515 domain = -1;
5516 }
5517
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02005518 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005519}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02005520
5521int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
5522{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05005523 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
5524 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07005525}
5526#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01005527#endif
5528
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005529/**
Taku Izumi642c92d2012-10-30 15:26:18 +09005530 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005531 *
5532 * Returns 1 if we can access PCI extended config space (offsets
5533 * greater than 0xff). This is the default implementation. Architecture
5534 * implementations can override this.
5535 */
Taku Izumi642c92d2012-10-30 15:26:18 +09005536int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07005537{
5538 return 1;
5539}
5540
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11005541void __weak pci_fixup_cardbus(struct pci_bus *bus)
5542{
5543}
5544EXPORT_SYMBOL(pci_fixup_cardbus);
5545
Al Viroad04d312008-11-22 17:37:14 +00005546static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07005547{
5548 while (str) {
5549 char *k = strchr(str, ',');
5550 if (k)
5551 *k++ = 0;
5552 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005553 if (!strcmp(str, "nomsi")) {
5554 pci_no_msi();
Randy Dunlap7f785762007-10-05 13:17:58 -07005555 } else if (!strcmp(str, "noaer")) {
5556 pci_no_aer();
Yinghai Lub55438f2012-02-23 19:23:30 -08005557 } else if (!strncmp(str, "realloc=", 8)) {
5558 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07005559 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08005560 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04005561 } else if (!strcmp(str, "nodomains")) {
5562 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01005563 } else if (!strncmp(str, "noari", 5)) {
5564 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08005565 } else if (!strncmp(str, "cbiosize=", 9)) {
5566 pci_cardbus_io_size = memparse(str + 9, &str);
5567 } else if (!strncmp(str, "cbmemsize=", 10)) {
5568 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005569 } else if (!strncmp(str, "resource_alignment=", 19)) {
5570 pci_set_resource_alignment_param(str + 19,
5571 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06005572 } else if (!strncmp(str, "ecrc=", 5)) {
5573 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07005574 } else if (!strncmp(str, "hpiosize=", 9)) {
5575 pci_hotplug_io_size = memparse(str + 9, &str);
5576 } else if (!strncmp(str, "hpmemsize=", 10)) {
5577 pci_hotplug_mem_size = memparse(str + 10, &str);
Keith Busche16b4662016-07-21 21:40:28 -06005578 } else if (!strncmp(str, "hpbussize=", 10)) {
5579 pci_hotplug_bus_size =
5580 simple_strtoul(str + 10, &str, 0);
5581 if (pci_hotplug_bus_size > 0xff)
5582 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05005583 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
5584 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05005585 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
5586 pcie_bus_config = PCIE_BUS_SAFE;
5587 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
5588 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05005589 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
5590 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06005591 } else if (!strncmp(str, "pcie_scan_all", 13)) {
5592 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07005593 } else {
5594 printk(KERN_ERR "PCI: Unknown option `%s'\n",
5595 str);
5596 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07005597 }
5598 str = k;
5599 }
Andi Kleen0637a702006-09-26 10:52:41 +02005600 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07005601}
Andi Kleen0637a702006-09-26 10:52:41 +02005602early_param("pci", pci_setup);