blob: 12ba6351c05b406e247321e40594b31decf8e9a4 [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI Bus Services, see include/linux/pci.h for further explanation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06005 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
6 * David Mosberger-Tang
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06008 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050011#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030014#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/init.h>
Krzysztof Wilczynskibbd8810d2019-09-03 13:30:59 +020016#include <linux/msi.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070017#include <linux/of.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070019#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/module.h>
22#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080023#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053024#include <linux/log2.h>
Zhichang Yuan57453922018-03-15 02:15:53 +080025#include <linux/logic_pio.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020026#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080027#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090028#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010029#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060030#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020031#include <linux/vmalloc.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010032#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050033#include <linux/aer.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090034#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070035
Keith Buschc4eed622018-09-20 10:27:11 -060036DEFINE_MUTEX(pci_slot_mutex);
37
Alan Stern00240c32009-04-27 13:33:16 -040038const char *pci_power_names[] = {
39 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
40};
41EXPORT_SYMBOL_GPL(pci_power_names);
42
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010043int isa_dma_bridge_buggy;
44EXPORT_SYMBOL(isa_dma_bridge_buggy);
45
46int pci_pci_problems;
47EXPORT_SYMBOL(pci_pci_problems);
48
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +000049unsigned int pci_pm_d3hot_delay;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010050
Matthew Garrettdf17e622010-10-04 14:22:29 -040051static void pci_pme_list_scan(struct work_struct *work);
52
53static LIST_HEAD(pci_pme_list);
54static DEFINE_MUTEX(pci_pme_list_mutex);
55static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
56
57struct pci_pme_device {
58 struct list_head list;
59 struct pci_dev *dev;
60};
61
62#define PME_TIMEOUT 1000 /* How long between PME checks */
63
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010064static void pci_dev_d3_sleep(struct pci_dev *dev)
65{
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +000066 unsigned int delay = dev->d3hot_delay;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010067
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +000068 if (delay < pci_pm_d3hot_delay)
69 delay = pci_pm_d3hot_delay;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010070
Adrian Hunter50b2b542017-03-14 15:21:58 +020071 if (delay)
72 msleep(delay);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010073}
Linus Torvalds1da177e2005-04-16 15:20:36 -070074
Jeff Garzik32a2eea2007-10-11 16:57:27 -040075#ifdef CONFIG_PCI_DOMAINS
76int pci_domains_supported = 1;
77#endif
78
Atsushi Nemoto4516a612007-02-05 16:36:06 -080079#define DEFAULT_CARDBUS_IO_SIZE (256)
80#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
81/* pci=cbmemsize=nnM,cbiosize=nn can override this */
82unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
83unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
84
Eric W. Biederman28760482009-09-09 14:09:24 -070085#define DEFAULT_HOTPLUG_IO_SIZE (256)
Nicholas Johnsond7b8a212019-10-23 12:12:29 +000086#define DEFAULT_HOTPLUG_MMIO_SIZE (2*1024*1024)
87#define DEFAULT_HOTPLUG_MMIO_PREF_SIZE (2*1024*1024)
88/* hpiosize=nn can override this */
Eric W. Biederman28760482009-09-09 14:09:24 -070089unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
Nicholas Johnsond7b8a212019-10-23 12:12:29 +000090/*
91 * pci=hpmmiosize=nnM overrides non-prefetchable MMIO size,
92 * pci=hpmmioprefsize=nnM overrides prefetchable MMIO size;
93 * pci=hpmemsize=nnM overrides both
94 */
95unsigned long pci_hotplug_mmio_size = DEFAULT_HOTPLUG_MMIO_SIZE;
96unsigned long pci_hotplug_mmio_pref_size = DEFAULT_HOTPLUG_MMIO_PREF_SIZE;
Eric W. Biederman28760482009-09-09 14:09:24 -070097
Keith Busche16b4662016-07-21 21:40:28 -060098#define DEFAULT_HOTPLUG_BUS_SIZE 1
99unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
100
Jim Quinlanb0e85c32020-09-28 15:46:51 -0400101
102/* PCIe MPS/MRRS strategy; can be overridden by kernel command-line param */
103#ifdef CONFIG_PCIE_BUS_TUNE_OFF
104enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
105#elif defined CONFIG_PCIE_BUS_SAFE
106enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_SAFE;
107#elif defined CONFIG_PCIE_BUS_PERFORMANCE
108enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_PERFORMANCE;
109#elif defined CONFIG_PCIE_BUS_PEER2PEER
110enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_PEER2PEER;
111#else
Keith Busch27d868b2015-08-24 08:48:16 -0500112enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jim Quinlanb0e85c32020-09-28 15:46:51 -0400113#endif
Jon Masonb03e7492011-07-20 15:20:54 -0500114
Jesse Barnesac1aa472009-10-26 13:20:44 -0700115/*
116 * The default CLS is used if arch didn't set CLS explicitly and not
117 * all pci devices agree on the same value. Arch can override either
118 * the dfl or actual value as it sees fit. Don't forget this is
119 * measured in 32-bit words, not bytes.
120 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500121u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700122u8 pci_cache_line_size;
123
Myron Stowe96c55902011-10-28 15:48:38 -0600124/*
125 * If we set up a device for bus mastering, we need to check the latency
126 * timer as certain BIOSes forget to set it properly.
127 */
128unsigned int pcibios_max_latency = 255;
129
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100130/* If set, the PCIe ARI capability will not be used. */
131static bool pcie_ari_disabled;
132
Gil Kupfercef74402018-05-10 17:56:02 -0500133/* If set, the PCIe ATS capability will not be used. */
134static bool pcie_ats_disabled;
135
Sinan Kaya11eb0e02018-06-04 22:16:09 -0400136/* If set, the PCI config space of each device is printed during boot. */
137bool pci_early_dump;
138
Gil Kupfercef74402018-05-10 17:56:02 -0500139bool pci_ats_disabled(void)
140{
141 return pcie_ats_disabled;
142}
Will Deacon1a373a72019-12-19 12:03:40 +0000143EXPORT_SYMBOL_GPL(pci_ats_disabled);
Gil Kupfercef74402018-05-10 17:56:02 -0500144
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300145/* Disable bridge_d3 for all PCIe ports */
146static bool pci_bridge_d3_disable;
147/* Force bridge_d3 for all PCIe ports */
148static bool pci_bridge_d3_force;
149
150static int __init pcie_port_pm_setup(char *str)
151{
152 if (!strcmp(str, "off"))
153 pci_bridge_d3_disable = true;
154 else if (!strcmp(str, "force"))
155 pci_bridge_d3_force = true;
156 return 1;
157}
158__setup("pcie_port_pm=", pcie_port_pm_setup);
159
Sinan Kayaa2758b62018-02-27 14:14:10 -0600160/* Time to wait after a reset for device to become responsive */
161#define PCIE_RESET_READY_POLL_MS 60000
162
Linus Torvalds1da177e2005-04-16 15:20:36 -0700163/**
164 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
165 * @bus: pointer to PCI bus structure to search
166 *
167 * Given a PCI bus, returns the highest PCI bus number present in the set
168 * including the given PCI bus and its list of child PCI buses.
169 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400170unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700171{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800172 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700173 unsigned char max, n;
174
Yinghai Lub918c622012-05-17 18:51:11 -0700175 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800176 list_for_each_entry(tmp, &bus->children, node) {
177 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400178 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 max = n;
180 }
181 return max;
182}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800183EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700184
Heiner Kallweitec5d9e82020-02-29 23:24:23 +0100185/**
186 * pci_status_get_and_clear_errors - return and clear error bits in PCI_STATUS
187 * @pdev: the PCI device
188 *
189 * Returns error bits set in PCI_STATUS and clears them.
190 */
191int pci_status_get_and_clear_errors(struct pci_dev *pdev)
192{
193 u16 status;
194 int ret;
195
196 ret = pci_read_config_word(pdev, PCI_STATUS, &status);
197 if (ret != PCIBIOS_SUCCESSFUL)
198 return -EIO;
199
200 status &= PCI_STATUS_ERROR_BITS;
201 if (status)
202 pci_write_config_word(pdev, PCI_STATUS, status);
203
204 return status;
205}
206EXPORT_SYMBOL_GPL(pci_status_get_and_clear_errors);
207
Andrew Morton1684f5d2008-12-01 14:30:30 -0800208#ifdef CONFIG_HAS_IOMEM
209void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
210{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500211 struct resource *res = &pdev->resource[bar];
212
Andrew Morton1684f5d2008-12-01 14:30:30 -0800213 /*
214 * Make sure the BAR is actually a memory resource, not an IO resource
215 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500216 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600217 pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800218 return NULL;
219 }
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +0100220 return ioremap(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800221}
222EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700223
224void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
225{
226 /*
227 * Make sure the BAR is actually a memory resource, not an IO resource
228 */
229 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
230 WARN_ON(1);
231 return NULL;
232 }
233 return ioremap_wc(pci_resource_start(pdev, bar),
234 pci_resource_len(pdev, bar));
235}
236EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800237#endif
238
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600239/**
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600240 * pci_dev_str_match_path - test if a path string matches a device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600241 * @dev: the PCI device to test
242 * @path: string to match the device against
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600243 * @endptr: pointer to the string after the match
244 *
245 * Test if a string (typically from a kernel parameter) formatted as a
246 * path of device/function addresses matches a PCI device. The string must
247 * be of the form:
248 *
249 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
250 *
251 * A path for a device can be obtained using 'lspci -t'. Using a path
252 * is more robust against bus renumbering than using only a single bus,
253 * device and function address.
254 *
255 * Returns 1 if the string matches the device, 0 if it does not and
256 * a negative error code if it fails to parse the string.
257 */
258static int pci_dev_str_match_path(struct pci_dev *dev, const char *path,
259 const char **endptr)
260{
261 int ret;
262 int seg, bus, slot, func;
263 char *wpath, *p;
264 char end;
265
266 *endptr = strchrnul(path, ';');
267
268 wpath = kmemdup_nul(path, *endptr - path, GFP_KERNEL);
269 if (!wpath)
270 return -ENOMEM;
271
272 while (1) {
273 p = strrchr(wpath, '/');
274 if (!p)
275 break;
276 ret = sscanf(p, "/%x.%x%c", &slot, &func, &end);
277 if (ret != 2) {
278 ret = -EINVAL;
279 goto free_and_exit;
280 }
281
282 if (dev->devfn != PCI_DEVFN(slot, func)) {
283 ret = 0;
284 goto free_and_exit;
285 }
286
287 /*
288 * Note: we don't need to get a reference to the upstream
289 * bridge because we hold a reference to the top level
290 * device which should hold a reference to the bridge,
291 * and so on.
292 */
293 dev = pci_upstream_bridge(dev);
294 if (!dev) {
295 ret = 0;
296 goto free_and_exit;
297 }
298
299 *p = 0;
300 }
301
302 ret = sscanf(wpath, "%x:%x:%x.%x%c", &seg, &bus, &slot,
303 &func, &end);
304 if (ret != 4) {
305 seg = 0;
306 ret = sscanf(wpath, "%x:%x.%x%c", &bus, &slot, &func, &end);
307 if (ret != 3) {
308 ret = -EINVAL;
309 goto free_and_exit;
310 }
311 }
312
313 ret = (seg == pci_domain_nr(dev->bus) &&
314 bus == dev->bus->number &&
315 dev->devfn == PCI_DEVFN(slot, func));
316
317free_and_exit:
318 kfree(wpath);
319 return ret;
320}
321
322/**
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600323 * pci_dev_str_match - test if a string matches a device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600324 * @dev: the PCI device to test
325 * @p: string to match the device against
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600326 * @endptr: pointer to the string after the match
327 *
328 * Test if a string (typically from a kernel parameter) matches a specified
329 * PCI device. The string may be of one of the following formats:
330 *
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600331 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600332 * pci:<vendor>:<device>[:<subvendor>:<subdevice>]
333 *
334 * The first format specifies a PCI bus/device/function address which
335 * may change if new hardware is inserted, if motherboard firmware changes,
336 * or due to changes caused in kernel parameters. If the domain is
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600337 * left unspecified, it is taken to be 0. In order to be robust against
338 * bus renumbering issues, a path of PCI device/function numbers may be used
339 * to address the specific device. The path for a device can be determined
340 * through the use of 'lspci -t'.
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600341 *
342 * The second format matches devices using IDs in the configuration
343 * space which may match multiple devices in the system. A value of 0
344 * for any field will match all devices. (Note: this differs from
345 * in-kernel code that uses PCI_ANY_ID which is ~0; this is for
346 * legacy reasons and convenience so users don't have to specify
347 * FFFFFFFFs on the command line.)
348 *
349 * Returns 1 if the string matches the device, 0 if it does not and
350 * a negative error code if the string cannot be parsed.
351 */
352static int pci_dev_str_match(struct pci_dev *dev, const char *p,
353 const char **endptr)
354{
355 int ret;
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600356 int count;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600357 unsigned short vendor, device, subsystem_vendor, subsystem_device;
358
359 if (strncmp(p, "pci:", 4) == 0) {
360 /* PCI vendor/device (subvendor/subdevice) IDs are specified */
361 p += 4;
362 ret = sscanf(p, "%hx:%hx:%hx:%hx%n", &vendor, &device,
363 &subsystem_vendor, &subsystem_device, &count);
364 if (ret != 4) {
365 ret = sscanf(p, "%hx:%hx%n", &vendor, &device, &count);
366 if (ret != 2)
367 return -EINVAL;
368
369 subsystem_vendor = 0;
370 subsystem_device = 0;
371 }
372
373 p += count;
374
375 if ((!vendor || vendor == dev->vendor) &&
376 (!device || device == dev->device) &&
377 (!subsystem_vendor ||
378 subsystem_vendor == dev->subsystem_vendor) &&
379 (!subsystem_device ||
380 subsystem_device == dev->subsystem_device))
381 goto found;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600382 } else {
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600383 /*
384 * PCI Bus, Device, Function IDs are specified
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600385 * (optionally, may include a path of devfns following it)
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600386 */
387 ret = pci_dev_str_match_path(dev, p, &p);
388 if (ret < 0)
389 return ret;
390 else if (ret)
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600391 goto found;
392 }
393
394 *endptr = p;
395 return 0;
396
397found:
398 *endptr = p;
399 return 1;
400}
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100401
402static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
403 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700404{
405 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700406 u16 ent;
407
408 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700409
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100410 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700411 if (pos < 0x40)
412 break;
413 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700414 pci_bus_read_config_word(bus, devfn, pos, &ent);
415
416 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700417 if (id == 0xff)
418 break;
419 if (id == cap)
420 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700421 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700422 }
423 return 0;
424}
425
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100426static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
427 u8 pos, int cap)
428{
429 int ttl = PCI_FIND_CAP_TTL;
430
431 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
432}
433
Roland Dreier24a4e372005-10-28 17:35:34 -0700434int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
435{
436 return __pci_find_next_cap(dev->bus, dev->devfn,
437 pos + PCI_CAP_LIST_NEXT, cap);
438}
439EXPORT_SYMBOL_GPL(pci_find_next_capability);
440
Michael Ellermand3bac112006-11-22 18:26:16 +1100441static int __pci_bus_find_cap_start(struct pci_bus *bus,
442 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700443{
444 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700445
446 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
447 if (!(status & PCI_STATUS_CAP_LIST))
448 return 0;
449
450 switch (hdr_type) {
451 case PCI_HEADER_TYPE_NORMAL:
452 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100453 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100455 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100457
458 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459}
460
461/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700462 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700463 * @dev: PCI device to query
464 * @cap: capability code
465 *
466 * Tell if a device supports a given PCI capability.
467 * Returns the address of the requested capability structure within the
468 * device's PCI configuration space or 0 in case the device does not
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600469 * support it. Possible values for @cap include:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700470 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700471 * %PCI_CAP_ID_PM Power Management
472 * %PCI_CAP_ID_AGP Accelerated Graphics Port
473 * %PCI_CAP_ID_VPD Vital Product Data
474 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700475 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700476 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700477 * %PCI_CAP_ID_PCIX PCI-X
478 * %PCI_CAP_ID_EXP PCI Express
479 */
480int pci_find_capability(struct pci_dev *dev, int cap)
481{
Michael Ellermand3bac112006-11-22 18:26:16 +1100482 int pos;
483
484 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
485 if (pos)
486 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
487
488 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700489}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600490EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700491
492/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700493 * pci_bus_find_capability - query for devices' capabilities
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600494 * @bus: the PCI bus to query
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495 * @devfn: PCI device to query
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600496 * @cap: capability code
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600498 * Like pci_find_capability() but works for PCI devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700499 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700500 *
501 * Returns the address of the requested capability structure within the
502 * device's PCI configuration space or 0 in case the device does not
503 * support it.
504 */
505int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
506{
Michael Ellermand3bac112006-11-22 18:26:16 +1100507 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700508 u8 hdr_type;
509
510 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
511
Michael Ellermand3bac112006-11-22 18:26:16 +1100512 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
513 if (pos)
514 pos = __pci_find_next_cap(bus, devfn, pos, cap);
515
516 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700517}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600518EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700519
520/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600521 * pci_find_next_ext_capability - Find an extended capability
522 * @dev: PCI device to query
523 * @start: address at which to start looking (0 to start at beginning of list)
524 * @cap: capability code
525 *
526 * Returns the address of the next matching extended capability structure
527 * within the device's PCI configuration space or 0 if the device does
528 * not support it. Some capabilities can occur several times, e.g., the
529 * vendor-specific capability, and this provides a way to find them all.
530 */
531int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
532{
533 u32 header;
534 int ttl;
535 int pos = PCI_CFG_SPACE_SIZE;
536
537 /* minimum 8 bytes per capability */
538 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
539
540 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
541 return 0;
542
543 if (start)
544 pos = start;
545
546 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
547 return 0;
548
549 /*
550 * If we have no capabilities, this is indicated by cap ID,
551 * cap version and next pointer all being 0.
552 */
553 if (header == 0)
554 return 0;
555
556 while (ttl-- > 0) {
557 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
558 return pos;
559
560 pos = PCI_EXT_CAP_NEXT(header);
561 if (pos < PCI_CFG_SPACE_SIZE)
562 break;
563
564 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
565 break;
566 }
567
568 return 0;
569}
570EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
571
572/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700573 * pci_find_ext_capability - Find an extended capability
574 * @dev: PCI device to query
575 * @cap: capability code
576 *
577 * Returns the address of the requested extended capability structure
578 * within the device's PCI configuration space or 0 if the device does
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600579 * not support it. Possible values for @cap include:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700580 *
581 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
582 * %PCI_EXT_CAP_ID_VC Virtual Channel
583 * %PCI_EXT_CAP_ID_DSN Device Serial Number
584 * %PCI_EXT_CAP_ID_PWR Power Budgeting
585 */
586int pci_find_ext_capability(struct pci_dev *dev, int cap)
587{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600588 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700589}
Brice Goglin3a720d72006-05-23 06:10:01 -0400590EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700591
Jacob Keller70c09232020-03-02 18:25:00 -0800592/**
593 * pci_get_dsn - Read and return the 8-byte Device Serial Number
594 * @dev: PCI device to query
595 *
596 * Looks up the PCI_EXT_CAP_ID_DSN and reads the 8 bytes of the Device Serial
597 * Number.
598 *
599 * Returns the DSN, or zero if the capability does not exist.
600 */
601u64 pci_get_dsn(struct pci_dev *dev)
602{
603 u32 dword;
604 u64 dsn;
605 int pos;
606
607 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_DSN);
608 if (!pos)
609 return 0;
610
611 /*
612 * The Device Serial Number is two dwords offset 4 bytes from the
613 * capability position. The specification says that the first dword is
614 * the lower half, and the second dword is the upper half.
615 */
616 pos += 4;
617 pci_read_config_dword(dev, pos, &dword);
618 dsn = (u64)dword;
619 pci_read_config_dword(dev, pos + 4, &dword);
620 dsn |= ((u64)dword) << 32;
621
622 return dsn;
623}
624EXPORT_SYMBOL_GPL(pci_get_dsn);
625
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100626static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
627{
628 int rc, ttl = PCI_FIND_CAP_TTL;
629 u8 cap, mask;
630
631 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
632 mask = HT_3BIT_CAP_MASK;
633 else
634 mask = HT_5BIT_CAP_MASK;
635
636 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
637 PCI_CAP_ID_HT, &ttl);
638 while (pos) {
639 rc = pci_read_config_byte(dev, pos + 3, &cap);
640 if (rc != PCIBIOS_SUCCESSFUL)
641 return 0;
642
643 if ((cap & mask) == ht_cap)
644 return pos;
645
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800646 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
647 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100648 PCI_CAP_ID_HT, &ttl);
649 }
650
651 return 0;
652}
653/**
654 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
655 * @dev: PCI device to query
656 * @pos: Position from which to continue searching
657 * @ht_cap: Hypertransport capability code
658 *
659 * To be used in conjunction with pci_find_ht_capability() to search for
660 * all capabilities matching @ht_cap. @pos should always be a value returned
661 * from pci_find_ht_capability().
662 *
663 * NB. To be 100% safe against broken PCI devices, the caller should take
664 * steps to avoid an infinite loop.
665 */
666int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
667{
668 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
669}
670EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
671
672/**
673 * pci_find_ht_capability - query a device's Hypertransport capabilities
674 * @dev: PCI device to query
675 * @ht_cap: Hypertransport capability code
676 *
677 * Tell if a device supports a given Hypertransport capability.
678 * Returns an address within the device's PCI configuration space
679 * or 0 in case the device does not support the request capability.
680 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
681 * which has a Hypertransport capability matching @ht_cap.
682 */
683int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
684{
685 int pos;
686
687 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
688 if (pos)
689 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
690
691 return pos;
692}
693EXPORT_SYMBOL_GPL(pci_find_ht_capability);
694
Linus Torvalds1da177e2005-04-16 15:20:36 -0700695/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600696 * pci_find_parent_resource - return resource region of parent bus of given
697 * region
Linus Torvalds1da177e2005-04-16 15:20:36 -0700698 * @dev: PCI device structure contains resources to be searched
699 * @res: child resource record for which parent is sought
700 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600701 * For given resource region of given device, return the resource region of
702 * parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700703 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400704struct resource *pci_find_parent_resource(const struct pci_dev *dev,
705 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700706{
707 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700708 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700709 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700710
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700711 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700712 if (!r)
713 continue;
Ard Biesheuvel31342332017-04-11 17:33:12 +0100714 if (resource_contains(r, res)) {
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700715
716 /*
717 * If the window is prefetchable but the BAR is
718 * not, the allocator made a mistake.
719 */
720 if (r->flags & IORESOURCE_PREFETCH &&
721 !(res->flags & IORESOURCE_PREFETCH))
722 return NULL;
723
724 /*
725 * If we're below a transparent bridge, there may
726 * be both a positively-decoded aperture and a
727 * subtractively-decoded region that contain the BAR.
728 * We want the positively-decoded one, so this depends
729 * on pci_bus_for_each_resource() giving us those
730 * first.
731 */
732 return r;
733 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700735 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700736}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600737EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700738
739/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300740 * pci_find_resource - Return matching PCI device resource
741 * @dev: PCI device to query
742 * @res: Resource to look for
743 *
744 * Goes over standard PCI resources (BARs) and checks if the given resource
745 * is partially or fully contained in any of them. In that case the
746 * matching resource is returned, %NULL otherwise.
747 */
748struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
749{
750 int i;
751
Denis Efremovc9c13ba2019-09-28 02:43:08 +0300752 for (i = 0; i < PCI_STD_NUM_BARS; i++) {
Mika Westerbergafd29f92016-09-15 11:07:03 +0300753 struct resource *r = &dev->resource[i];
754
755 if (r->start && resource_contains(r, res))
756 return r;
757 }
758
759 return NULL;
760}
761EXPORT_SYMBOL(pci_find_resource);
762
763/**
Alex Williamson157e8762013-12-17 16:43:39 -0700764 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
765 * @dev: the PCI device to operate on
766 * @pos: config space offset of status word
767 * @mask: mask of bit(s) to care about in status word
768 *
769 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
770 */
771int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
772{
773 int i;
774
775 /* Wait for Transaction Pending bit clean */
776 for (i = 0; i < 4; i++) {
777 u16 status;
778 if (i)
779 msleep((1 << (i - 1)) * 100);
780
781 pci_read_config_word(dev, pos, &status);
782 if (!(status & mask))
783 return 1;
784 }
785
786 return 0;
787}
788
Rajat Jaincbe42032020-07-07 15:46:01 -0700789static int pci_acs_enable;
790
791/**
792 * pci_request_acs - ask for ACS to be enabled if supported
793 */
794void pci_request_acs(void)
795{
796 pci_acs_enable = 1;
797}
798
799static const char *disable_acs_redir_param;
800
801/**
802 * pci_disable_acs_redir - disable ACS redirect capabilities
803 * @dev: the PCI device
804 *
805 * For only devices specified in the disable_acs_redir parameter.
806 */
807static void pci_disable_acs_redir(struct pci_dev *dev)
808{
809 int ret = 0;
810 const char *p;
811 int pos;
812 u16 ctrl;
813
814 if (!disable_acs_redir_param)
815 return;
816
817 p = disable_acs_redir_param;
818 while (*p) {
819 ret = pci_dev_str_match(dev, p, &p);
820 if (ret < 0) {
821 pr_info_once("PCI: Can't parse disable_acs_redir parameter: %s\n",
822 disable_acs_redir_param);
823
824 break;
825 } else if (ret == 1) {
826 /* Found a match */
827 break;
828 }
829
830 if (*p != ';' && *p != ',') {
831 /* End of param or invalid format */
832 break;
833 }
834 p++;
835 }
836
837 if (ret != 1)
838 return;
839
840 if (!pci_dev_specific_disable_acs_redir(dev))
841 return;
842
Rajat Jain52fbf5b2020-07-07 15:46:02 -0700843 pos = dev->acs_cap;
Rajat Jaincbe42032020-07-07 15:46:01 -0700844 if (!pos) {
845 pci_warn(dev, "cannot disable ACS redirect for this hardware as it does not have ACS capabilities\n");
846 return;
847 }
848
849 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
850
851 /* P2P Request & Completion Redirect */
852 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
853
854 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
855
856 pci_info(dev, "disabled ACS redirect\n");
857}
858
859/**
860 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilities
861 * @dev: the PCI device
862 */
863static void pci_std_enable_acs(struct pci_dev *dev)
864{
865 int pos;
866 u16 cap;
867 u16 ctrl;
868
Rajat Jain52fbf5b2020-07-07 15:46:02 -0700869 pos = dev->acs_cap;
Rajat Jaincbe42032020-07-07 15:46:01 -0700870 if (!pos)
871 return;
872
873 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
874 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
875
876 /* Source Validation */
877 ctrl |= (cap & PCI_ACS_SV);
878
879 /* P2P Request Redirect */
880 ctrl |= (cap & PCI_ACS_RR);
881
882 /* P2P Completion Redirect */
883 ctrl |= (cap & PCI_ACS_CR);
884
885 /* Upstream Forwarding */
886 ctrl |= (cap & PCI_ACS_UF);
887
Rajat Jain76fc8e82020-07-07 15:46:04 -0700888 /* Enable Translation Blocking for external devices */
889 if (dev->external_facing || dev->untrusted)
890 ctrl |= (cap & PCI_ACS_TB);
891
Rajat Jaincbe42032020-07-07 15:46:01 -0700892 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
893}
894
895/**
896 * pci_enable_acs - enable ACS if hardware support it
897 * @dev: the PCI device
898 */
Rajat Jain52fbf5b2020-07-07 15:46:02 -0700899static void pci_enable_acs(struct pci_dev *dev)
Rajat Jaincbe42032020-07-07 15:46:01 -0700900{
901 if (!pci_acs_enable)
902 goto disable_acs_redir;
903
904 if (!pci_dev_specific_enable_acs(dev))
905 goto disable_acs_redir;
906
907 pci_std_enable_acs(dev);
908
909disable_acs_redir:
910 /*
911 * Note: pci_disable_acs_redir() must be called even if ACS was not
912 * enabled by the kernel because it may have been enabled by
913 * platform firmware. So if we are told to disable it, we should
914 * always disable it after setting the kernel's default
915 * preferences.
916 */
917 pci_disable_acs_redir(dev);
918}
919
Alex Williamson157e8762013-12-17 16:43:39 -0700920/**
Wei Yang70675e02015-07-29 16:52:58 +0800921 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400922 * @dev: PCI device to have its BARs restored
923 *
924 * Restore the BAR values for a given device, so as to make it
925 * accessible by its driver.
926 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400927static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400928{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800929 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400930
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800931 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800932 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400933}
934
Julia Lawall299f2ff2015-12-06 17:33:45 +0100935static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200936
Julia Lawall299f2ff2015-12-06 17:33:45 +0100937int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200938{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200939 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200940 !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200941 return -EINVAL;
942 pci_platform_pm = ops;
943 return 0;
944}
945
946static inline bool platform_pci_power_manageable(struct pci_dev *dev)
947{
948 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
949}
950
951static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400952 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200953{
954 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
955}
956
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200957static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
958{
959 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
960}
961
Rafael J. Wysockib51033e2019-06-25 14:09:12 +0200962static inline void platform_pci_refresh_power_state(struct pci_dev *dev)
963{
964 if (pci_platform_pm && pci_platform_pm->refresh_state)
965 pci_platform_pm->refresh_state(dev);
966}
967
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200968static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
969{
970 return pci_platform_pm ?
971 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
972}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700973
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200974static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200975{
976 return pci_platform_pm ?
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200977 pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100978}
979
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100980static inline bool platform_pci_need_resume(struct pci_dev *dev)
981{
982 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
983}
984
Mika Westerberg26ad34d2018-09-27 16:57:14 -0500985static inline bool platform_pci_bridge_d3(struct pci_dev *dev)
986{
Bjorn Helgaasc3aaf082020-04-07 18:23:15 -0500987 if (pci_platform_pm && pci_platform_pm->bridge_d3)
988 return pci_platform_pm->bridge_d3(dev);
989 return false;
Mika Westerberg26ad34d2018-09-27 16:57:14 -0500990}
991
John W. Linville064b53db2005-07-27 10:19:44 -0400992/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200993 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600994 * given PCI device
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200995 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200996 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700997 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200998 * RETURN VALUE:
999 * -EINVAL if the requested state is invalid.
1000 * -EIO if device does not support PCI PM or its PM capabilities register has a
1001 * wrong version, or device doesn't support the requested state.
1002 * 0 if device already is in the requested state.
1003 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001004 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +01001005static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001006{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001007 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001008 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001009
Rafael J. Wysocki4a865902009-03-16 22:40:36 +01001010 /* Check if we're already there */
1011 if (dev->current_state == state)
1012 return 0;
1013
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001014 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -07001015 return -EIO;
1016
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001017 if (state < PCI_D0 || state > PCI_D3hot)
1018 return -EINVAL;
1019
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001020 /*
Bjorn Helgaase43f15e2019-08-02 18:47:22 -05001021 * Validate transition: We can enter D0 from any state, but if
1022 * we're already in a low-power state, we can only go deeper. E.g.,
1023 * we can go from D1 to D3, but we can't go directly from D3 to D1;
1024 * we'd have to go from D3 to D0, then to D1.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001025 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +01001026 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001027 && dev->current_state > state) {
Bjorn Helgaase43f15e2019-08-02 18:47:22 -05001028 pci_err(dev, "invalid power transition (from %s to %s)\n",
1029 pci_power_name(dev->current_state),
1030 pci_power_name(state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001031 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001032 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001034 /* Check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001035 if ((state == PCI_D1 && !dev->d1_support)
1036 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001037 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001038
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001039 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Bjorn Helgaas327ccbb2019-08-01 11:50:56 -05001040 if (pmcsr == (u16) ~0) {
1041 pci_err(dev, "can't change power state from %s to %s (config space inaccessible)\n",
1042 pci_power_name(dev->current_state),
1043 pci_power_name(state));
1044 return -EIO;
1045 }
John W. Linville064b53db2005-07-27 10:19:44 -04001046
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001047 /*
1048 * If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001049 * This doesn't affect PME_Status, disables PME_En, and
1050 * sets PowerState to 0.
1051 */
John W. Linville32a36582005-09-14 09:52:42 -04001052 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -04001053 case PCI_D0:
1054 case PCI_D1:
1055 case PCI_D2:
1056 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
1057 pmcsr |= state;
1058 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +02001059 case PCI_D3hot:
1060 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -04001061 case PCI_UNKNOWN: /* Boot-up */
1062 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +01001063 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001064 need_restore = true;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001065 fallthrough; /* force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -04001066 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -04001067 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -04001068 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069 }
1070
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001071 /* Enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001072 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001073
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001074 /*
1075 * Mandatory power management transition delays; see PCI PM 1.1
1076 * 5.6.1 table 18
1077 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001078 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001079 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001080 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Bjorn Helgaas638c133e2020-09-29 14:24:11 -05001081 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001082
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +02001083 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1084 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Krzysztof Wilczynski7f1c62c2019-08-26 00:46:16 +02001085 if (dev->current_state != state)
Bjorn Helgaase43f15e2019-08-02 18:47:22 -05001086 pci_info_ratelimited(dev, "refused to change power state from %s to %s\n",
1087 pci_power_name(dev->current_state),
1088 pci_power_name(state));
John W. Linville064b53db2005-07-27 10:19:44 -04001089
Huang Ying448bd852012-06-23 10:23:51 +08001090 /*
1091 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -04001092 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
1093 * from D3hot to D0 _may_ perform an internal reset, thereby
1094 * going to "D0 Uninitialized" rather than "D0 Initialized".
1095 * For example, at least some versions of the 3c905B and the
1096 * 3c556B exhibit this behaviour.
1097 *
1098 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
1099 * devices in a D3hot state at boot. Consequently, we need to
1100 * restore at least the BARs so that the device will be
1101 * accessible to its driver.
1102 */
1103 if (need_restore)
1104 pci_restore_bars(dev);
1105
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +01001106 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +08001107 pcie_aspm_pm_state_change(dev->bus->self);
1108
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109 return 0;
1110}
1111
1112/**
Lukas Wunnera6a64022016-09-18 05:39:20 +02001113 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001114 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +01001115 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +02001116 *
1117 * The power state is read from the PMCSR register, which however is
1118 * inaccessible in D3cold. The platform firmware is therefore queried first
1119 * to detect accessibility of the register. In case the platform firmware
1120 * reports an incorrect state or the device isn't power manageable by the
1121 * platform at all, we try to detect D3cold by testing accessibility of the
1122 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001123 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +01001124void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001125{
Lukas Wunnera6a64022016-09-18 05:39:20 +02001126 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
1127 !pci_device_is_present(dev)) {
1128 dev->current_state = PCI_D3cold;
1129 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001130 u16 pmcsr;
1131
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001132 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001133 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +01001134 } else {
1135 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001136 }
1137}
1138
1139/**
Rafael J. Wysockib51033e2019-06-25 14:09:12 +02001140 * pci_refresh_power_state - Refresh the given device's power state data
1141 * @dev: Target PCI device.
1142 *
1143 * Ask the platform to refresh the devices power state information and invoke
1144 * pci_update_current_state() to update its current PCI power state.
1145 */
1146void pci_refresh_power_state(struct pci_dev *dev)
1147{
1148 if (platform_pci_power_manageable(dev))
1149 platform_pci_refresh_power_state(dev);
1150
1151 pci_update_current_state(dev, dev->current_state);
1152}
1153
1154/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001155 * pci_platform_power_transition - Use platform to change device power state
1156 * @dev: PCI device to handle.
1157 * @state: State to put the device into.
1158 */
Rafael J. Wysockid6aa37c2019-11-05 11:30:36 +01001159int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001160{
1161 int error;
1162
1163 if (platform_pci_power_manageable(dev)) {
1164 error = platform_pci_set_power_state(dev, state);
1165 if (!error)
1166 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +00001167 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001168 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +00001169
1170 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
1171 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001172
1173 return error;
1174}
Rafael J. Wysockid6aa37c2019-11-05 11:30:36 +01001175EXPORT_SYMBOL_GPL(pci_platform_power_transition);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001176
1177/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001178 * pci_wakeup - Wake up a PCI device
1179 * @pci_dev: Device to handle.
1180 * @ign: ignored parameter
1181 */
1182static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
1183{
1184 pci_wakeup_event(pci_dev);
1185 pm_request_resume(&pci_dev->dev);
1186 return 0;
1187}
1188
1189/**
1190 * pci_wakeup_bus - Walk given bus and wake up devices on it
1191 * @bus: Top bus of the subtree to walk.
1192 */
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001193void pci_wakeup_bus(struct pci_bus *bus)
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001194{
1195 if (bus)
1196 pci_walk_bus(bus, pci_wakeup, NULL);
1197}
1198
Vidya Sagarbae26842019-11-20 10:47:42 +05301199static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout)
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001200{
Vidya Sagarbae26842019-11-20 10:47:42 +05301201 int delay = 1;
1202 u32 id;
1203
1204 /*
1205 * After reset, the device should not silently discard config
1206 * requests, but it may still indicate that it needs more time by
1207 * responding to them with CRS completions. The Root Port will
1208 * generally synthesize ~0 data to complete the read (except when
1209 * CRS SV is enabled and the read was for the Vendor ID; in that
1210 * case it synthesizes 0x0001 data).
1211 *
1212 * Wait for the device to return a non-CRS completion. Read the
1213 * Command register instead of Vendor ID so we don't have to
1214 * contend with the CRS SV value.
1215 */
1216 pci_read_config_dword(dev, PCI_COMMAND, &id);
1217 while (id == ~0) {
1218 if (delay > timeout) {
1219 pci_warn(dev, "not ready %dms after %s; giving up\n",
1220 delay - 1, reset_type);
1221 return -ENOTTY;
Huang Ying448bd852012-06-23 10:23:51 +08001222 }
Vidya Sagarbae26842019-11-20 10:47:42 +05301223
1224 if (delay > 1000)
1225 pci_info(dev, "not ready %dms after %s; waiting\n",
1226 delay - 1, reset_type);
1227
1228 msleep(delay);
1229 delay *= 2;
1230 pci_read_config_dword(dev, PCI_COMMAND, &id);
Huang Ying448bd852012-06-23 10:23:51 +08001231 }
Vidya Sagarbae26842019-11-20 10:47:42 +05301232
1233 if (delay > 1000)
1234 pci_info(dev, "ready %dms after %s\n", delay - 1,
1235 reset_type);
1236
1237 return 0;
1238}
1239
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001240/**
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001241 * pci_power_up - Put the given device into D0
1242 * @dev: PCI device to power up
1243 */
1244int pci_power_up(struct pci_dev *dev)
1245{
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001246 pci_platform_power_transition(dev, PCI_D0);
1247
1248 /*
Mika Westerbergad9001f2019-11-12 12:16:17 +03001249 * Mandatory power management transition delays are handled in
1250 * pci_pm_resume_noirq() and pci_pm_runtime_resume() of the
1251 * corresponding bridge.
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001252 */
1253 if (dev->runtime_d3cold) {
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001254 /*
1255 * When powering on a bridge from D3cold, the whole hierarchy
1256 * may be powered on into D0uninitialized state, resume them to
1257 * give them a chance to suspend again
1258 */
1259 pci_wakeup_bus(dev->subordinate);
1260 }
1261
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001262 return pci_raw_set_power_state(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +08001263}
1264
1265/**
1266 * __pci_dev_set_current_state - Set current state of a PCI device
1267 * @dev: Device to handle
1268 * @data: pointer to state to be set
1269 */
1270static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
1271{
1272 pci_power_t state = *(pci_power_t *)data;
1273
1274 dev->current_state = state;
1275 return 0;
1276}
1277
1278/**
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001279 * pci_bus_set_current_state - Walk given bus and set current state of devices
Huang Ying448bd852012-06-23 10:23:51 +08001280 * @bus: Top bus of the subtree to walk.
1281 * @state: state to be set
1282 */
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001283void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
Huang Ying448bd852012-06-23 10:23:51 +08001284{
1285 if (bus)
1286 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001287}
1288
1289/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001290 * pci_set_power_state - Set the power state of a PCI device
1291 * @dev: PCI device to handle.
1292 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1293 *
Nick Andrew877d0312009-01-26 11:06:57 +01001294 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001295 * the device's PCI PM registers.
1296 *
1297 * RETURN VALUE:
1298 * -EINVAL if the requested state is invalid.
1299 * -EIO if device does not support PCI PM or its PM capabilities register has a
1300 * wrong version, or device doesn't support the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001301 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001302 * 0 if device already is in the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001303 * 0 if the transition is to D3 but D3 is not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001304 * 0 if device's power state has been successfully changed.
1305 */
1306int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1307{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001308 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001309
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001310 /* Bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +08001311 if (state > PCI_D3cold)
1312 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001313 else if (state < PCI_D0)
1314 state = PCI_D0;
1315 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001316
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001317 /*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001318 * If the device or the parent bridge do not support PCI
1319 * PM, ignore the request if we're doing anything other
1320 * than putting it into D0 (which would only happen on
1321 * boot).
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001322 */
1323 return 0;
1324
Rafael J. Wysockidb288c92012-07-05 15:20:00 -06001325 /* Check if we're already there */
1326 if (dev->current_state == state)
1327 return 0;
1328
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001329 if (state == PCI_D0)
1330 return pci_power_up(dev);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001331
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001332 /*
1333 * This device is quirked not to be put into D3, so don't put it in
1334 * D3
1335 */
Huang Ying448bd852012-06-23 10:23:51 +08001336 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +01001337 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001338
Huang Ying448bd852012-06-23 10:23:51 +08001339 /*
1340 * To put device in D3cold, we put device into D3hot in native
1341 * way, then put device into D3cold with platform ops
1342 */
1343 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
1344 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001345
Rafael J. Wysocki9c77e632019-11-05 17:32:08 +01001346 if (pci_platform_power_transition(dev, state))
1347 return error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001348
Rafael J. Wysocki9c77e632019-11-05 17:32:08 +01001349 /* Powering off a bridge may power off the whole hierarchy */
1350 if (state == PCI_D3cold)
1351 pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
1352
1353 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001354}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001355EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001356
1357/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001358 * pci_choose_state - Choose the power state of a PCI device
1359 * @dev: PCI device to be suspended
1360 * @state: target sleep state for the whole system. This is the value
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001361 * that is passed to suspend() function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001362 *
1363 * Returns PCI power state suitable for given device and given system
1364 * message.
1365 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001366pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
1367{
Shaohua Liab826ca2007-07-20 10:03:22 +08001368 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -05001369
Yijing Wang728cdb72013-06-18 16:22:14 +08001370 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001371 return PCI_D0;
1372
Rafael J. Wysocki961d9122008-07-07 03:32:02 +02001373 ret = platform_pci_choose_state(dev);
1374 if (ret != PCI_POWER_ERROR)
1375 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -07001376
1377 switch (state.event) {
1378 case PM_EVENT_ON:
1379 return PCI_D0;
1380 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -07001381 case PM_EVENT_PRETHAW:
1382 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -07001383 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001384 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -07001385 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001386 default:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001387 pci_info(dev, "unrecognized suspend event %d\n",
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001388 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389 BUG();
1390 }
1391 return PCI_D0;
1392}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001393EXPORT_SYMBOL(pci_choose_state);
1394
Yu Zhao89858512009-02-16 02:55:47 +08001395#define PCI_EXP_SAVE_REGS 7
1396
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001397static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
1398 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -08001399{
1400 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -08001401
Sasha Levinb67bfe02013-02-27 17:06:00 -08001402 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001403 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -08001404 return tmp;
1405 }
1406 return NULL;
1407}
1408
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001409struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
1410{
1411 return _pci_find_saved_cap(dev, cap, false);
1412}
1413
1414struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1415{
1416 return _pci_find_saved_cap(dev, cap, true);
1417}
1418
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001419static int pci_save_pcie_state(struct pci_dev *dev)
1420{
Jiang Liu59875ae2012-07-24 17:20:06 +08001421 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001422 struct pci_cap_saved_state *save_state;
1423 u16 *cap;
1424
Jiang Liu59875ae2012-07-24 17:20:06 +08001425 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001426 return 0;
1427
Eric W. Biederman9f355752007-03-08 13:06:13 -07001428 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001429 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001430 pci_err(dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001431 return -ENOMEM;
1432 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001433
Alex Williamson24a4742f2011-05-10 10:02:11 -06001434 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001435 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1436 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1437 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1438 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1439 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1440 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1441 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001442
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001443 return 0;
1444}
1445
1446static void pci_restore_pcie_state(struct pci_dev *dev)
1447{
Jiang Liu59875ae2012-07-24 17:20:06 +08001448 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001449 struct pci_cap_saved_state *save_state;
1450 u16 *cap;
1451
1452 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001453 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001454 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001455
Alex Williamson24a4742f2011-05-10 10:02:11 -06001456 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001457 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1458 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1459 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1460 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1461 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1462 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1463 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001464}
1465
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001466static int pci_save_pcix_state(struct pci_dev *dev)
1467{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001468 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001469 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001470
1471 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001472 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001473 return 0;
1474
Shaohua Lif34303d2007-12-18 09:56:47 +08001475 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001476 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001477 pci_err(dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001478 return -ENOMEM;
1479 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001480
Alex Williamson24a4742f2011-05-10 10:02:11 -06001481 pci_read_config_word(dev, pos + PCI_X_CMD,
1482 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001483
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001484 return 0;
1485}
1486
1487static void pci_restore_pcix_state(struct pci_dev *dev)
1488{
1489 int i = 0, pos;
1490 struct pci_cap_saved_state *save_state;
1491 u16 *cap;
1492
1493 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1494 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001495 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001496 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001497 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001498
1499 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001500}
1501
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001502static void pci_save_ltr_state(struct pci_dev *dev)
1503{
1504 int ltr;
1505 struct pci_cap_saved_state *save_state;
1506 u16 *cap;
1507
1508 if (!pci_is_pcie(dev))
1509 return;
1510
1511 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1512 if (!ltr)
1513 return;
1514
1515 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1516 if (!save_state) {
1517 pci_err(dev, "no suspend buffer for LTR; ASPM issues possible after resume\n");
1518 return;
1519 }
1520
1521 cap = (u16 *)&save_state->cap.data[0];
1522 pci_read_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, cap++);
1523 pci_read_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, cap++);
1524}
1525
1526static void pci_restore_ltr_state(struct pci_dev *dev)
1527{
1528 struct pci_cap_saved_state *save_state;
1529 int ltr;
1530 u16 *cap;
1531
1532 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1533 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1534 if (!save_state || !ltr)
1535 return;
1536
1537 cap = (u16 *)&save_state->cap.data[0];
1538 pci_write_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, *cap++);
1539 pci_write_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, *cap++);
1540}
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001541
Linus Torvalds1da177e2005-04-16 15:20:36 -07001542/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001543 * pci_save_state - save the PCI configuration space of a device before
1544 * suspending
1545 * @dev: PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001546 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001547int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001548{
1549 int i;
1550 /* XXX: 100% dword access ok here? */
Chen Yu47b802d2020-01-13 14:07:24 +08001551 for (i = 0; i < 16; i++) {
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001552 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Chen Yu47b802d2020-01-13 14:07:24 +08001553 pci_dbg(dev, "saving config space at offset %#x (reading %#x)\n",
1554 i * 4, dev->saved_config_space[i]);
1555 }
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001556 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001557
1558 i = pci_save_pcie_state(dev);
1559 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001560 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001561
1562 i = pci_save_pcix_state(dev);
1563 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001564 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001565
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001566 pci_save_ltr_state(dev);
Keith Busch4f802172018-09-20 10:27:08 -06001567 pci_save_dpc_state(dev);
Patel, Mayurkumaraf65d1a2019-10-18 16:52:21 +00001568 pci_save_aer_state(dev);
David E. Box39850ed2020-12-07 14:39:50 -08001569 pci_save_ptm_state(dev);
Quentin Lambert754834b2014-11-06 17:45:55 +01001570 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001571}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001572EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001573
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001574static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
Daniel Drake08387452018-09-27 15:47:33 -05001575 u32 saved_val, int retry, bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001576{
1577 u32 val;
1578
1579 pci_read_config_dword(pdev, offset, &val);
Daniel Drake08387452018-09-27 15:47:33 -05001580 if (!force && val == saved_val)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001581 return;
1582
1583 for (;;) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001584 pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001585 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001586 pci_write_config_dword(pdev, offset, saved_val);
1587 if (retry-- <= 0)
1588 return;
1589
1590 pci_read_config_dword(pdev, offset, &val);
1591 if (val == saved_val)
1592 return;
1593
1594 mdelay(1);
1595 }
1596}
1597
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001598static void pci_restore_config_space_range(struct pci_dev *pdev,
Daniel Drake08387452018-09-27 15:47:33 -05001599 int start, int end, int retry,
1600 bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001601{
1602 int index;
1603
1604 for (index = end; index >= start; index--)
1605 pci_restore_config_dword(pdev, 4 * index,
1606 pdev->saved_config_space[index],
Daniel Drake08387452018-09-27 15:47:33 -05001607 retry, force);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001608}
1609
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001610static void pci_restore_config_space(struct pci_dev *pdev)
1611{
1612 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
Daniel Drake08387452018-09-27 15:47:33 -05001613 pci_restore_config_space_range(pdev, 10, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001614 /* Restore BARs before the command register. */
Daniel Drake08387452018-09-27 15:47:33 -05001615 pci_restore_config_space_range(pdev, 4, 9, 10, false);
1616 pci_restore_config_space_range(pdev, 0, 3, 0, false);
1617 } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1618 pci_restore_config_space_range(pdev, 12, 15, 0, false);
1619
1620 /*
1621 * Force rewriting of prefetch registers to avoid S3 resume
1622 * issues on Intel PCI bridges that occur when these
1623 * registers are not explicitly written.
1624 */
1625 pci_restore_config_space_range(pdev, 9, 11, 0, true);
1626 pci_restore_config_space_range(pdev, 0, 8, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001627 } else {
Daniel Drake08387452018-09-27 15:47:33 -05001628 pci_restore_config_space_range(pdev, 0, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001629 }
1630}
1631
Christian Königd3252ac2018-06-29 19:54:55 -05001632static void pci_restore_rebar_state(struct pci_dev *pdev)
1633{
1634 unsigned int pos, nbars, i;
1635 u32 ctrl;
1636
1637 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
1638 if (!pos)
1639 return;
1640
1641 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1642 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
1643 PCI_REBAR_CTRL_NBAR_SHIFT;
1644
1645 for (i = 0; i < nbars; i++, pos += 8) {
1646 struct resource *res;
1647 int bar_idx, size;
1648
1649 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1650 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
1651 res = pdev->resource + bar_idx;
Sumit Saxenad2182b22019-07-26 00:55:52 +05301652 size = ilog2(resource_size(res)) - 20;
Christian Königd3252ac2018-06-29 19:54:55 -05001653 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05001654 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian Königd3252ac2018-06-29 19:54:55 -05001655 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
1656 }
1657}
1658
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001659/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001660 * pci_restore_state - Restore the saved state of a PCI device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001661 * @dev: PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001662 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001663void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001664{
Alek Duc82f63e2009-08-08 08:46:19 +08001665 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001666 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001667
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001668 /*
1669 * Restore max latencies (in the LTR capability) before enabling
1670 * LTR itself (in the PCIe capability).
1671 */
1672 pci_restore_ltr_state(dev);
1673
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001674 pci_restore_pcie_state(dev);
CQ Tang4ebeb1e2017-05-30 09:25:49 -07001675 pci_restore_pasid_state(dev);
1676 pci_restore_pri_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001677 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001678 pci_restore_vc_state(dev);
Christian Königd3252ac2018-06-29 19:54:55 -05001679 pci_restore_rebar_state(dev);
Keith Busch4f802172018-09-20 10:27:08 -06001680 pci_restore_dpc_state(dev);
David E. Box39850ed2020-12-07 14:39:50 -08001681 pci_restore_ptm_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001682
Kuppuswamy Sathyanarayanan894020f2020-03-23 17:26:08 -07001683 pci_aer_clear_status(dev);
Patel, Mayurkumaraf65d1a2019-10-18 16:52:21 +00001684 pci_restore_aer_state(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05001685
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001686 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001687
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001688 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001689 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001690
1691 /* Restore ACS and IOV configuration state */
1692 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001693 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001694
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001695 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001696}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001697EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001698
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001699struct pci_saved_state {
1700 u32 config_space[16];
Gustavo A. R. Silva914a1952020-05-07 14:05:44 -05001701 struct pci_cap_saved_data cap[];
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001702};
1703
1704/**
1705 * pci_store_saved_state - Allocate and return an opaque struct containing
1706 * the device saved state.
1707 * @dev: PCI device that we're dealing with
1708 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001709 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001710 */
1711struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1712{
1713 struct pci_saved_state *state;
1714 struct pci_cap_saved_state *tmp;
1715 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001716 size_t size;
1717
1718 if (!dev->state_saved)
1719 return NULL;
1720
1721 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1722
Sasha Levinb67bfe02013-02-27 17:06:00 -08001723 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001724 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1725
1726 state = kzalloc(size, GFP_KERNEL);
1727 if (!state)
1728 return NULL;
1729
1730 memcpy(state->config_space, dev->saved_config_space,
1731 sizeof(state->config_space));
1732
1733 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001734 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001735 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1736 memcpy(cap, &tmp->cap, len);
1737 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1738 }
1739 /* Empty cap_save terminates list */
1740
1741 return state;
1742}
1743EXPORT_SYMBOL_GPL(pci_store_saved_state);
1744
1745/**
1746 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1747 * @dev: PCI device that we're dealing with
1748 * @state: Saved state returned from pci_store_saved_state()
1749 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001750int pci_load_saved_state(struct pci_dev *dev,
1751 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001752{
1753 struct pci_cap_saved_data *cap;
1754
1755 dev->state_saved = false;
1756
1757 if (!state)
1758 return 0;
1759
1760 memcpy(dev->saved_config_space, state->config_space,
1761 sizeof(state->config_space));
1762
1763 cap = state->cap;
1764 while (cap->size) {
1765 struct pci_cap_saved_state *tmp;
1766
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001767 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001768 if (!tmp || tmp->cap.size != cap->size)
1769 return -EINVAL;
1770
1771 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1772 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1773 sizeof(struct pci_cap_saved_data) + cap->size);
1774 }
1775
1776 dev->state_saved = true;
1777 return 0;
1778}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001779EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001780
1781/**
1782 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1783 * and free the memory allocated for it.
1784 * @dev: PCI device that we're dealing with
1785 * @state: Pointer to saved state returned from pci_store_saved_state()
1786 */
1787int pci_load_and_free_saved_state(struct pci_dev *dev,
1788 struct pci_saved_state **state)
1789{
1790 int ret = pci_load_saved_state(dev, *state);
1791 kfree(*state);
1792 *state = NULL;
1793 return ret;
1794}
1795EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1796
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001797int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1798{
1799 return pci_enable_resources(dev, bars);
1800}
1801
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001802static int do_pci_enable_device(struct pci_dev *dev, int bars)
1803{
1804 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301805 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001806 u16 cmd;
1807 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001808
1809 err = pci_set_power_state(dev, PCI_D0);
1810 if (err < 0 && err != -EIO)
1811 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301812
1813 bridge = pci_upstream_bridge(dev);
1814 if (bridge)
1815 pcie_aspm_powersave_config_link(bridge);
1816
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001817 err = pcibios_enable_device(dev, bars);
1818 if (err < 0)
1819 return err;
1820 pci_fixup_device(pci_fixup_enable, dev);
1821
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001822 if (dev->msi_enabled || dev->msix_enabled)
1823 return 0;
1824
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001825 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1826 if (pin) {
1827 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1828 if (cmd & PCI_COMMAND_INTX_DISABLE)
1829 pci_write_config_word(dev, PCI_COMMAND,
1830 cmd & ~PCI_COMMAND_INTX_DISABLE);
1831 }
1832
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001833 return 0;
1834}
1835
1836/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001837 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001838 * @dev: PCI device to be resumed
1839 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001840 * NOTE: This function is a backend of pci_default_resume() and is not supposed
1841 * to be called by normal code, write proper resume handler and use it instead.
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001842 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001843int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001844{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001845 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001846 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1847 return 0;
1848}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001849EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001850
Yinghai Lu928bea92013-07-22 14:37:17 -07001851static void pci_enable_bridge(struct pci_dev *dev)
1852{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001853 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001854 int retval;
1855
Bjorn Helgaas79272132013-11-06 10:00:51 -07001856 bridge = pci_upstream_bridge(dev);
1857 if (bridge)
1858 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001859
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001860 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001861 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001862 pci_set_master(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001863 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001864 }
1865
Yinghai Lu928bea92013-07-22 14:37:17 -07001866 retval = pci_enable_device(dev);
1867 if (retval)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001868 pci_err(dev, "Error enabling bridge (%d), continuing\n",
Yinghai Lu928bea92013-07-22 14:37:17 -07001869 retval);
1870 pci_set_master(dev);
1871}
1872
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001873static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001875 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001877 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878
Jesse Barnes97c145f2010-11-05 15:16:36 -04001879 /*
1880 * Power state could be unknown at this point, either due to a fresh
1881 * boot or a device removal call. So get the current power state
1882 * so that things like MSI message writing will behave as expected
1883 * (e.g. if the device really is in D0 at enable time).
1884 */
1885 if (dev->pm_cap) {
1886 u16 pmcsr;
1887 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1888 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1889 }
1890
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001891 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001892 return 0; /* already enabled */
1893
Bjorn Helgaas79272132013-11-06 10:00:51 -07001894 bridge = pci_upstream_bridge(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001895 if (bridge)
Bjorn Helgaas79272132013-11-06 10:00:51 -07001896 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001897
Yinghai Lu497f16f2011-12-17 18:33:37 -08001898 /* only skip sriov related */
1899 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1900 if (dev->resource[i].flags & flags)
1901 bars |= (1 << i);
1902 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001903 if (dev->resource[i].flags & flags)
1904 bars |= (1 << i);
1905
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001906 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001907 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001908 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001909 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001910}
1911
1912/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001913 * pci_enable_device_io - Initialize a device for use with IO space
1914 * @dev: PCI device to be initialized
1915 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001916 * Initialize device before it's used by a driver. Ask low-level code
1917 * to enable I/O resources. Wake up the device if it was suspended.
1918 * Beware, this function can fail.
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001919 */
1920int pci_enable_device_io(struct pci_dev *dev)
1921{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001922 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001923}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001924EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001925
1926/**
1927 * pci_enable_device_mem - Initialize a device for use with Memory space
1928 * @dev: PCI device to be initialized
1929 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001930 * Initialize device before it's used by a driver. Ask low-level code
1931 * to enable Memory resources. Wake up the device if it was suspended.
1932 * Beware, this function can fail.
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001933 */
1934int pci_enable_device_mem(struct pci_dev *dev)
1935{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001936 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001937}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001938EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001939
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940/**
1941 * pci_enable_device - Initialize device before it's used by a driver.
1942 * @dev: PCI device to be initialized
1943 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001944 * Initialize device before it's used by a driver. Ask low-level code
1945 * to enable I/O and memory. Wake up the device if it was suspended.
1946 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001947 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001948 * Note we don't actually enable the device many times if we call
1949 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001950 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001951int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001952{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001953 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001954}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001955EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001956
Tejun Heo9ac78492007-01-20 16:00:26 +09001957/*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001958 * Managed PCI resources. This manages device on/off, INTx/MSI/MSI-X
1959 * on/off and BAR regions. pci_dev itself records MSI/MSI-X status, so
Tejun Heo9ac78492007-01-20 16:00:26 +09001960 * there's no need to track it separately. pci_devres is initialized
1961 * when a device is enabled using managed PCI device enable interface.
1962 */
1963struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001964 unsigned int enabled:1;
1965 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001966 unsigned int orig_intx:1;
1967 unsigned int restore_intx:1;
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001968 unsigned int mwi:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001969 u32 region_mask;
1970};
1971
1972static void pcim_release(struct device *gendev, void *res)
1973{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06001974 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09001975 struct pci_devres *this = res;
1976 int i;
1977
1978 if (dev->msi_enabled)
1979 pci_disable_msi(dev);
1980 if (dev->msix_enabled)
1981 pci_disable_msix(dev);
1982
1983 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1984 if (this->region_mask & (1 << i))
1985 pci_release_region(dev, i);
1986
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001987 if (this->mwi)
1988 pci_clear_mwi(dev);
1989
Tejun Heo9ac78492007-01-20 16:00:26 +09001990 if (this->restore_intx)
1991 pci_intx(dev, this->orig_intx);
1992
Tejun Heo7f375f32007-02-25 04:36:01 -08001993 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001994 pci_disable_device(dev);
1995}
1996
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001997static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001998{
1999 struct pci_devres *dr, *new_dr;
2000
2001 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
2002 if (dr)
2003 return dr;
2004
2005 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
2006 if (!new_dr)
2007 return NULL;
2008 return devres_get(&pdev->dev, new_dr, NULL, NULL);
2009}
2010
Ryan Desfosses07656d83082014-04-11 01:01:53 -04002011static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09002012{
2013 if (pci_is_managed(pdev))
2014 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
2015 return NULL;
2016}
2017
2018/**
2019 * pcim_enable_device - Managed pci_enable_device()
2020 * @pdev: PCI device to be initialized
2021 *
2022 * Managed pci_enable_device().
2023 */
2024int pcim_enable_device(struct pci_dev *pdev)
2025{
2026 struct pci_devres *dr;
2027 int rc;
2028
2029 dr = get_pci_dr(pdev);
2030 if (unlikely(!dr))
2031 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09002032 if (dr->enabled)
2033 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09002034
2035 rc = pci_enable_device(pdev);
2036 if (!rc) {
2037 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08002038 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09002039 }
2040 return rc;
2041}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002042EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09002043
2044/**
2045 * pcim_pin_device - Pin managed PCI device
2046 * @pdev: PCI device to pin
2047 *
2048 * Pin managed PCI device @pdev. Pinned device won't be disabled on
2049 * driver detach. @pdev must have been enabled with
2050 * pcim_enable_device().
2051 */
2052void pcim_pin_device(struct pci_dev *pdev)
2053{
2054 struct pci_devres *dr;
2055
2056 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08002057 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09002058 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08002059 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09002060}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002061EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09002062
Matthew Garretteca0d4672012-12-05 14:33:27 -07002063/*
2064 * pcibios_add_device - provide arch specific hooks when adding device dev
2065 * @dev: the PCI device being added
2066 *
2067 * Permits the platform to provide architecture specific functionality when
2068 * devices are added. This is the default implementation. Architecture
2069 * implementations can override this.
2070 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002071int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d4672012-12-05 14:33:27 -07002072{
2073 return 0;
2074}
2075
Linus Torvalds1da177e2005-04-16 15:20:36 -07002076/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002077 * pcibios_release_device - provide arch specific hooks when releasing
2078 * device dev
Sebastian Ott6ae32c52013-06-04 19:18:14 +02002079 * @dev: the PCI device being released
2080 *
2081 * Permits the platform to provide architecture specific functionality when
2082 * devices are released. This is the default implementation. Architecture
2083 * implementations can override this.
2084 */
2085void __weak pcibios_release_device(struct pci_dev *dev) {}
2086
2087/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002088 * pcibios_disable_device - disable arch specific PCI resources for device dev
2089 * @dev: the PCI device to disable
2090 *
2091 * Disables architecture specific PCI resources for the device. This
2092 * is the default implementation. Architecture implementations can
2093 * override this.
2094 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08002095void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002096
Hanjun Guoa43ae582014-05-06 11:29:52 +08002097/**
2098 * pcibios_penalize_isa_irq - penalize an ISA IRQ
2099 * @irq: ISA IRQ to penalize
2100 * @active: IRQ active or not
2101 *
2102 * Permits the platform to provide architecture-specific functionality when
2103 * penalizing ISA IRQs. This is the default implementation. Architecture
2104 * implementations can override this.
2105 */
2106void __weak pcibios_penalize_isa_irq(int irq, int active) {}
2107
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002108static void do_pci_disable_device(struct pci_dev *dev)
2109{
2110 u16 pci_command;
2111
2112 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
2113 if (pci_command & PCI_COMMAND_MASTER) {
2114 pci_command &= ~PCI_COMMAND_MASTER;
2115 pci_write_config_word(dev, PCI_COMMAND, pci_command);
2116 }
2117
2118 pcibios_disable_device(dev);
2119}
2120
2121/**
2122 * pci_disable_enabled_device - Disable device without updating enable_cnt
2123 * @dev: PCI device to disable
2124 *
2125 * NOTE: This function is a backend of PCI power management routines and is
2126 * not supposed to be called drivers.
2127 */
2128void pci_disable_enabled_device(struct pci_dev *dev)
2129{
Yuji Shimada296ccb02009-04-03 16:41:46 +09002130 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002131 do_pci_disable_device(dev);
2132}
2133
Linus Torvalds1da177e2005-04-16 15:20:36 -07002134/**
2135 * pci_disable_device - Disable PCI device after use
2136 * @dev: PCI device to be disabled
2137 *
2138 * Signal to the system that the PCI device is not in use by the system
2139 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08002140 *
2141 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02002142 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07002143 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002144void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002145{
Tejun Heo9ac78492007-01-20 16:00:26 +09002146 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08002147
Tejun Heo9ac78492007-01-20 16:00:26 +09002148 dr = find_pci_dr(dev);
2149 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08002150 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09002151
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04002152 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
2153 "disabling already-disabled device");
2154
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07002155 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08002156 return;
2157
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002158 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002159
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002160 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002161}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002162EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002163
2164/**
Brian Kingf7bdd122007-04-06 16:39:36 -05002165 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05002166 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05002167 * @state: Reset state to enter into
2168 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002169 * Set the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05002170 * implementation. Architecture implementations can override this.
2171 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06002172int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
2173 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05002174{
2175 return -EINVAL;
2176}
2177
2178/**
2179 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05002180 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05002181 * @state: Reset state to enter into
2182 *
Brian Kingf7bdd122007-04-06 16:39:36 -05002183 * Sets the PCI reset state for the device.
2184 */
2185int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
2186{
2187 return pcibios_set_pcie_reset_state(dev, state);
2188}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002189EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05002190
Bjorn Helgaas600a5b42020-07-16 17:34:30 -05002191void pcie_clear_device_status(struct pci_dev *dev)
2192{
2193 u16 sta;
2194
2195 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &sta);
2196 pcie_capability_write_word(dev, PCI_EXP_DEVSTA, sta);
2197}
2198
Brian Kingf7bdd122007-04-06 16:39:36 -05002199/**
Bjorn Helgaasdcb04532018-03-09 11:06:53 -06002200 * pcie_clear_root_pme_status - Clear root port PME interrupt status.
2201 * @dev: PCIe root port or event collector.
2202 */
2203void pcie_clear_root_pme_status(struct pci_dev *dev)
2204{
2205 pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
2206}
2207
2208/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01002209 * pci_check_pme_status - Check if given device has generated PME.
2210 * @dev: Device to check.
2211 *
2212 * Check the PME status of the device and if set, clear it and clear PME enable
2213 * (if set). Return 'true' if PME status and PME enable were both set or
2214 * 'false' otherwise.
2215 */
2216bool pci_check_pme_status(struct pci_dev *dev)
2217{
2218 int pmcsr_pos;
2219 u16 pmcsr;
2220 bool ret = false;
2221
2222 if (!dev->pm_cap)
2223 return false;
2224
2225 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
2226 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
2227 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
2228 return false;
2229
2230 /* Clear PME status. */
2231 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2232 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
2233 /* Disable PME to avoid interrupt flood. */
2234 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2235 ret = true;
2236 }
2237
2238 pci_write_config_word(dev, pmcsr_pos, pmcsr);
2239
2240 return ret;
2241}
2242
2243/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002244 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
2245 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002246 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002247 *
2248 * Check if @dev has generated PME and queue a resume request for it in that
2249 * case.
2250 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002251static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002252{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002253 if (pme_poll_reset && dev->pme_poll)
2254 dev->pme_poll = false;
2255
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002256 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002257 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01002258 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002259 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002260 return 0;
2261}
2262
2263/**
2264 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
2265 * @bus: Top bus of the subtree to walk.
2266 */
2267void pci_pme_wakeup_bus(struct pci_bus *bus)
2268{
2269 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002270 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002271}
2272
Huang Ying448bd852012-06-23 10:23:51 +08002273
2274/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002275 * pci_pme_capable - check the capability of PCI device to generate PME#
2276 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002277 * @state: PCI state from which device will issue PME#.
2278 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002279bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002280{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002281 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002282 return false;
2283
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002284 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002285}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002286EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002287
Matthew Garrettdf17e622010-10-04 14:22:29 -04002288static void pci_pme_list_scan(struct work_struct *work)
2289{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002290 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04002291
2292 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07002293 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
2294 if (pme_dev->dev->pme_poll) {
2295 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08002296
Bjorn Helgaasce300002014-01-24 09:51:06 -07002297 bridge = pme_dev->dev->bus->self;
2298 /*
2299 * If bridge is in low power state, the
2300 * configuration space of subordinate devices
2301 * may be not accessible
2302 */
2303 if (bridge && bridge->current_state != PCI_D0)
2304 continue;
Mika Westerberg000dd532019-06-12 13:57:39 +03002305 /*
2306 * If the device is in D3cold it should not be
2307 * polled either.
2308 */
2309 if (pme_dev->dev->current_state == PCI_D3cold)
2310 continue;
2311
Bjorn Helgaasce300002014-01-24 09:51:06 -07002312 pci_pme_wakeup(pme_dev->dev, NULL);
2313 } else {
2314 list_del(&pme_dev->list);
2315 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002316 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002317 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07002318 if (!list_empty(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002319 queue_delayed_work(system_freezable_wq, &pci_pme_work,
2320 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002321 mutex_unlock(&pci_pme_list_mutex);
2322}
2323
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002324static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002325{
2326 u16 pmcsr;
2327
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002328 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002329 return;
2330
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002331 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002332 /* Clear PME_Status by writing 1 to it and enable PME# */
2333 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
2334 if (!enable)
2335 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2336
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002337 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002338}
2339
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002340/**
2341 * pci_pme_restore - Restore PME configuration after config space restore.
2342 * @dev: PCI device to update.
2343 */
2344void pci_pme_restore(struct pci_dev *dev)
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002345{
2346 u16 pmcsr;
2347
2348 if (!dev->pme_support)
2349 return;
2350
2351 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2352 if (dev->wakeup_prepared) {
2353 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002354 pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002355 } else {
2356 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2357 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2358 }
2359 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2360}
2361
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002362/**
2363 * pci_pme_active - enable or disable PCI device's PME# function
2364 * @dev: PCI device to handle.
2365 * @enable: 'true' to enable PME# generation; 'false' to disable it.
2366 *
2367 * The caller must verify that the device is capable of generating PME# before
2368 * calling this function with @enable equal to 'true'.
2369 */
2370void pci_pme_active(struct pci_dev *dev, bool enable)
2371{
2372 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002373
Huang Ying6e965e02012-10-26 13:07:51 +08002374 /*
2375 * PCI (as opposed to PCIe) PME requires that the device have
2376 * its PME# line hooked up correctly. Not all hardware vendors
2377 * do this, so the PME never gets delivered and the device
2378 * remains asleep. The easiest way around this is to
2379 * periodically walk the list of suspended devices and check
2380 * whether any have their PME flag set. The assumption is that
2381 * we'll wake up often enough anyway that this won't be a huge
2382 * hit, and the power savings from the devices will still be a
2383 * win.
2384 *
2385 * Although PCIe uses in-band PME message instead of PME# line
2386 * to report PME, PME does not work for some PCIe devices in
2387 * reality. For example, there are devices that set their PME
2388 * status bits, but don't really bother to send a PME message;
2389 * there are PCI Express Root Ports that don't bother to
2390 * trigger interrupts when they receive PME messages from the
2391 * devices below. So PME poll is used for PCIe devices too.
2392 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04002393
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002394 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04002395 struct pci_pme_device *pme_dev;
2396 if (enable) {
2397 pme_dev = kmalloc(sizeof(struct pci_pme_device),
2398 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002399 if (!pme_dev) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002400 pci_warn(dev, "can't enable PME#\n");
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002401 return;
2402 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002403 pme_dev->dev = dev;
2404 mutex_lock(&pci_pme_list_mutex);
2405 list_add(&pme_dev->list, &pci_pme_list);
2406 if (list_is_singular(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002407 queue_delayed_work(system_freezable_wq,
2408 &pci_pme_work,
2409 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002410 mutex_unlock(&pci_pme_list_mutex);
2411 } else {
2412 mutex_lock(&pci_pme_list_mutex);
2413 list_for_each_entry(pme_dev, &pci_pme_list, list) {
2414 if (pme_dev->dev == dev) {
2415 list_del(&pme_dev->list);
2416 kfree(pme_dev);
2417 break;
2418 }
2419 }
2420 mutex_unlock(&pci_pme_list_mutex);
2421 }
2422 }
2423
Frederick Lawler7506dc72018-01-18 12:55:24 -06002424 pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002425}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002426EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002427
2428/**
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002429 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07002430 * @dev: PCI device affected
2431 * @state: PCI state from which device will issue wakeup events
2432 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07002433 *
David Brownell075c1772007-04-26 00:12:06 -07002434 * This enables the device as a wakeup event source, or disables it.
2435 * When such events involves platform-specific hooks, those hooks are
2436 * called automatically by this routine.
2437 *
2438 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002439 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07002440 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002441 * RETURN VALUE:
2442 * 0 is returned on success
2443 * -EINVAL is returned if device is not supposed to wake up the system
2444 * Error code depending on the platform is returned if both the platform and
2445 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07002446 */
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002447static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002448{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002449 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002450
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002451 /*
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002452 * Bridges that are not power-manageable directly only signal
2453 * wakeup on behalf of subordinate devices which is set up
2454 * elsewhere, so skip them. However, bridges that are
2455 * power-manageable may signal wakeup for themselves (for example,
2456 * on a hotplug event) and they need to be covered here.
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002457 */
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002458 if (!pci_power_manageable(dev))
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002459 return 0;
2460
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002461 /* Don't do the same thing twice in a row for one device. */
2462 if (!!enable == !!dev->wakeup_prepared)
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002463 return 0;
2464
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002465 /*
2466 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
2467 * Anderson we should be doing PME# wake enable followed by ACPI wake
2468 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07002469 */
2470
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002471 if (enable) {
2472 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002473
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002474 if (pci_pme_capable(dev, state))
2475 pci_pme_active(dev, true);
2476 else
2477 ret = 1;
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002478 error = platform_pci_set_wakeup(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002479 if (ret)
2480 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002481 if (!ret)
2482 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002483 } else {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002484 platform_pci_set_wakeup(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002485 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002486 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002487 }
2488
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002489 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002490}
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002491
2492/**
2493 * pci_enable_wake - change wakeup settings for a PCI device
2494 * @pci_dev: Target device
2495 * @state: PCI state from which device will issue wakeup events
2496 * @enable: Whether or not to enable event generation
2497 *
2498 * If @enable is set, check device_may_wakeup() for the device before calling
2499 * __pci_enable_wake() for it.
2500 */
2501int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
2502{
2503 if (enable && !device_may_wakeup(&pci_dev->dev))
2504 return -EINVAL;
2505
2506 return __pci_enable_wake(pci_dev, state, enable);
2507}
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002508EXPORT_SYMBOL(pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002509
2510/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002511 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
2512 * @dev: PCI device to prepare
2513 * @enable: True to enable wake-up event generation; false to disable
2514 *
2515 * Many drivers want the device to wake up the system from D3_hot or D3_cold
2516 * and this function allows them to set that up cleanly - pci_enable_wake()
2517 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
2518 * ordering constraints.
2519 *
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002520 * This function only returns error code if the device is not allowed to wake
2521 * up the system from sleep or it is not capable of generating PME# from both
2522 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002523 */
2524int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2525{
2526 return pci_pme_capable(dev, PCI_D3cold) ?
2527 pci_enable_wake(dev, PCI_D3cold, enable) :
2528 pci_enable_wake(dev, PCI_D3hot, enable);
2529}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002530EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002531
2532/**
Jesse Barnes37139072008-07-28 11:49:26 -07002533 * pci_target_state - find an appropriate low power state for a given PCI dev
2534 * @dev: PCI device
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002535 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
Jesse Barnes37139072008-07-28 11:49:26 -07002536 *
2537 * Use underlying platform code to find a supported low power state for @dev.
2538 * If the platform can't manage @dev, return the deepest state from which it
2539 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002540 */
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002541static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002542{
2543 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002544
2545 if (platform_pci_power_manageable(dev)) {
2546 /*
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002547 * Call the platform to find the target state for the device.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002548 */
2549 pci_power_t state = platform_pci_choose_state(dev);
2550
2551 switch (state) {
2552 case PCI_POWER_ERROR:
2553 case PCI_UNKNOWN:
2554 break;
2555 case PCI_D1:
2556 case PCI_D2:
2557 if (pci_no_d1d2(dev))
2558 break;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002559 fallthrough;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002560 default:
2561 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002562 }
Lukas Wunner4132a572016-09-18 05:39:20 +02002563
2564 return target_state;
2565 }
2566
2567 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02002568 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02002569
2570 /*
2571 * If the device is in D3cold even though it's not power-manageable by
2572 * the platform, it may have been powered down by non-standard means.
2573 * Best to let it slumber.
2574 */
2575 if (dev->current_state == PCI_D3cold)
2576 target_state = PCI_D3cold;
2577
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002578 if (wakeup) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002579 /*
2580 * Find the deepest state from which the device can generate
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002581 * PME#.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002582 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002583 if (dev->pme_support) {
2584 while (target_state
2585 && !(dev->pme_support & (1 << target_state)))
2586 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002587 }
2588 }
2589
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002590 return target_state;
2591}
2592
2593/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002594 * pci_prepare_to_sleep - prepare PCI device for system-wide transition
2595 * into a sleep state
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002596 * @dev: Device to handle.
2597 *
2598 * Choose the power state appropriate for the device depending on whether
2599 * it can wake up the system and/or is power manageable by the platform
2600 * (PCI_D3hot is the default) and put the device into that state.
2601 */
2602int pci_prepare_to_sleep(struct pci_dev *dev)
2603{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002604 bool wakeup = device_may_wakeup(&dev->dev);
2605 pci_power_t target_state = pci_target_state(dev, wakeup);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002606 int error;
2607
2608 if (target_state == PCI_POWER_ERROR)
2609 return -EIO;
2610
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002611 pci_enable_wake(dev, target_state, wakeup);
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002612
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002613 error = pci_set_power_state(dev, target_state);
2614
2615 if (error)
2616 pci_enable_wake(dev, target_state, false);
2617
2618 return error;
2619}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002620EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002621
2622/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002623 * pci_back_from_sleep - turn PCI device on during system-wide transition
2624 * into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002625 * @dev: Device to handle.
2626 *
Thomas Weber88393162010-03-16 11:47:56 +01002627 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002628 */
2629int pci_back_from_sleep(struct pci_dev *dev)
2630{
2631 pci_enable_wake(dev, PCI_D0, false);
2632 return pci_set_power_state(dev, PCI_D0);
2633}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002634EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002635
2636/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002637 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2638 * @dev: PCI device being suspended.
2639 *
2640 * Prepare @dev to generate wake-up events at run time and put it into a low
2641 * power state.
2642 */
2643int pci_finish_runtime_suspend(struct pci_dev *dev)
2644{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002645 pci_power_t target_state;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002646 int error;
2647
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002648 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002649 if (target_state == PCI_POWER_ERROR)
2650 return -EIO;
2651
Huang Ying448bd852012-06-23 10:23:51 +08002652 dev->runtime_d3cold = target_state == PCI_D3cold;
2653
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002654 __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002655
2656 error = pci_set_power_state(dev, target_state);
2657
Huang Ying448bd852012-06-23 10:23:51 +08002658 if (error) {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002659 pci_enable_wake(dev, target_state, false);
Huang Ying448bd852012-06-23 10:23:51 +08002660 dev->runtime_d3cold = false;
2661 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002662
2663 return error;
2664}
2665
2666/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002667 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2668 * @dev: Device to check.
2669 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002670 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002671 * (through the platform or using the native PCIe PME) or if the device supports
2672 * PME and one of its upstream bridges can generate wake-up events.
2673 */
2674bool pci_dev_run_wake(struct pci_dev *dev)
2675{
2676 struct pci_bus *bus = dev->bus;
2677
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002678 if (!dev->pme_support)
2679 return false;
2680
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002681 /* PME-capable in principle, but not from the target power state */
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002682 if (!pci_pme_capable(dev, pci_target_state(dev, true)))
Alan Stern6496ebd2016-10-21 16:45:38 -04002683 return false;
2684
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002685 if (device_can_wakeup(&dev->dev))
2686 return true;
2687
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002688 while (bus->parent) {
2689 struct pci_dev *bridge = bus->self;
2690
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002691 if (device_can_wakeup(&bridge->dev))
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002692 return true;
2693
2694 bus = bus->parent;
2695 }
2696
2697 /* We have reached the root bus. */
2698 if (bus->bridge)
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002699 return device_can_wakeup(bus->bridge);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002700
2701 return false;
2702}
2703EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2704
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002705/**
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002706 * pci_dev_need_resume - Check if it is necessary to resume the device.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002707 * @pci_dev: Device to check.
2708 *
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002709 * Return 'true' if the device is not runtime-suspended or it has to be
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002710 * reconfigured due to wakeup settings difference between system and runtime
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002711 * suspend, or the current power state of it is not suitable for the upcoming
2712 * (system-wide) transition.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002713 */
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002714bool pci_dev_need_resume(struct pci_dev *pci_dev)
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002715{
2716 struct device *dev = &pci_dev->dev;
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002717 pci_power_t target_state;
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002718
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002719 if (!pm_runtime_suspended(dev) || platform_pci_need_resume(pci_dev))
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002720 return true;
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002721
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002722 target_state = pci_target_state(pci_dev, device_may_wakeup(dev));
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002723
2724 /*
2725 * If the earlier platform check has not triggered, D3cold is just power
2726 * removal on top of D3hot, so no need to resume the device in that
2727 * case.
2728 */
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002729 return target_state != pci_dev->current_state &&
2730 target_state != PCI_D3cold &&
2731 pci_dev->current_state != PCI_D3hot;
2732}
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002733
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002734/**
2735 * pci_dev_adjust_pme - Adjust PME setting for a suspended device.
2736 * @pci_dev: Device to check.
2737 *
2738 * If the device is suspended and it is not configured for system wakeup,
2739 * disable PME for it to prevent it from waking up the system unnecessarily.
2740 *
2741 * Note that if the device's power state is D3cold and the platform check in
2742 * pci_dev_need_resume() has not triggered, the device's configuration need not
2743 * be changed.
2744 */
2745void pci_dev_adjust_pme(struct pci_dev *pci_dev)
2746{
2747 struct device *dev = &pci_dev->dev;
2748
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002749 spin_lock_irq(&dev->power.lock);
2750
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002751 if (pm_runtime_suspended(dev) && !device_may_wakeup(dev) &&
2752 pci_dev->current_state < PCI_D3cold)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002753 __pci_pme_active(pci_dev, false);
2754
2755 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002756}
2757
2758/**
2759 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2760 * @pci_dev: Device to handle.
2761 *
2762 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2763 * it might have been disabled during the prepare phase of system suspend if
2764 * the device was not configured for system wakeup.
2765 */
2766void pci_dev_complete_resume(struct pci_dev *pci_dev)
2767{
2768 struct device *dev = &pci_dev->dev;
2769
2770 if (!pci_dev_run_wake(pci_dev))
2771 return;
2772
2773 spin_lock_irq(&dev->power.lock);
2774
2775 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2776 __pci_pme_active(pci_dev, true);
2777
2778 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002779}
2780
Huang Yingb3c32c42012-10-25 09:36:03 +08002781void pci_config_pm_runtime_get(struct pci_dev *pdev)
2782{
2783 struct device *dev = &pdev->dev;
2784 struct device *parent = dev->parent;
2785
2786 if (parent)
2787 pm_runtime_get_sync(parent);
2788 pm_runtime_get_noresume(dev);
2789 /*
2790 * pdev->current_state is set to PCI_D3cold during suspending,
2791 * so wait until suspending completes
2792 */
2793 pm_runtime_barrier(dev);
2794 /*
2795 * Only need to resume devices in D3cold, because config
2796 * registers are still accessible for devices suspended but
2797 * not in D3cold.
2798 */
2799 if (pdev->current_state == PCI_D3cold)
2800 pm_runtime_resume(dev);
2801}
2802
2803void pci_config_pm_runtime_put(struct pci_dev *pdev)
2804{
2805 struct device *dev = &pdev->dev;
2806 struct device *parent = dev->parent;
2807
2808 pm_runtime_put(dev);
2809 if (parent)
2810 pm_runtime_put_sync(parent);
2811}
2812
Mika Westerberg85b0cae2019-01-31 19:38:56 +03002813static const struct dmi_system_id bridge_d3_blacklist[] = {
2814#ifdef CONFIG_X86
2815 {
2816 /*
2817 * Gigabyte X299 root port is not marked as hotplug capable
2818 * which allows Linux to power manage it. However, this
2819 * confuses the BIOS SMI handler so don't power manage root
2820 * ports on that system.
2821 */
2822 .ident = "X299 DESIGNARE EX-CF",
2823 .matches = {
2824 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
2825 DMI_MATCH(DMI_BOARD_NAME, "X299 DESIGNARE EX-CF"),
2826 },
2827 },
2828#endif
2829 { }
2830};
2831
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002832/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002833 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2834 * @bridge: Bridge to check
2835 *
2836 * This function checks if it is possible to move the bridge to D3.
Lukas Wunner47a8e232018-07-19 17:28:00 -05002837 * Currently we only allow D3 for recent enough PCIe ports and Thunderbolt.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002838 */
Lukas Wunnerc6a63302016-10-28 10:52:06 +02002839bool pci_bridge_d3_possible(struct pci_dev *bridge)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002840{
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002841 if (!pci_is_pcie(bridge))
2842 return false;
2843
2844 switch (pci_pcie_type(bridge)) {
2845 case PCI_EXP_TYPE_ROOT_PORT:
2846 case PCI_EXP_TYPE_UPSTREAM:
2847 case PCI_EXP_TYPE_DOWNSTREAM:
2848 if (pci_bridge_d3_disable)
2849 return false;
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002850
2851 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002852 * Hotplug ports handled by firmware in System Management Mode
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002853 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002854 */
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002855 if (bridge->is_hotplug_bridge && !pciehp_is_native(bridge))
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002856 return false;
2857
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002858 if (pci_bridge_d3_force)
2859 return true;
2860
Lukas Wunner47a8e232018-07-19 17:28:00 -05002861 /* Even the oldest 2010 Thunderbolt controller supports D3. */
2862 if (bridge->is_thunderbolt)
2863 return true;
2864
Mika Westerberg26ad34d2018-09-27 16:57:14 -05002865 /* Platform might know better if the bridge supports D3 */
2866 if (platform_pci_bridge_d3(bridge))
2867 return true;
2868
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002869 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002870 * Hotplug ports handled natively by the OS were not validated
2871 * by vendors for runtime D3 at least until 2018 because there
2872 * was no OS support.
2873 */
2874 if (bridge->is_hotplug_bridge)
2875 return false;
2876
Mika Westerberg85b0cae2019-01-31 19:38:56 +03002877 if (dmi_check_system(bridge_d3_blacklist))
2878 return false;
2879
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002880 /*
2881 * It should be safe to put PCIe ports from 2015 or newer
2882 * to D3.
2883 */
Andy Shevchenkoac950902018-02-22 14:59:23 +02002884 if (dmi_get_bios_year() >= 2015)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002885 return true;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002886 break;
2887 }
2888
2889 return false;
2890}
2891
2892static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2893{
2894 bool *d3cold_ok = data;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002895
Lukas Wunner718a0602016-10-28 10:52:06 +02002896 if (/* The device needs to be allowed to go D3cold ... */
2897 dev->no_d3cold || !dev->d3cold_allowed ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002898
Lukas Wunner718a0602016-10-28 10:52:06 +02002899 /* ... and if it is wakeup capable to do so from D3cold. */
2900 (device_may_wakeup(&dev->dev) &&
2901 !pci_pme_capable(dev, PCI_D3cold)) ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002902
Lukas Wunner718a0602016-10-28 10:52:06 +02002903 /* If it is a bridge it must be allowed to go to D3. */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002904 !pci_power_manageable(dev))
Lukas Wunner718a0602016-10-28 10:52:06 +02002905
2906 *d3cold_ok = false;
2907
2908 return !*d3cold_ok;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002909}
2910
2911/*
2912 * pci_bridge_d3_update - Update bridge D3 capabilities
2913 * @dev: PCI device which is changed
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002914 *
2915 * Update upstream bridge PM capabilities accordingly depending on if the
2916 * device PM configuration was changed or the device is being removed. The
2917 * change is also propagated upstream.
2918 */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002919void pci_bridge_d3_update(struct pci_dev *dev)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002920{
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002921 bool remove = !device_is_registered(&dev->dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002922 struct pci_dev *bridge;
2923 bool d3cold_ok = true;
2924
2925 bridge = pci_upstream_bridge(dev);
2926 if (!bridge || !pci_bridge_d3_possible(bridge))
2927 return;
2928
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002929 /*
Lukas Wunnere8559b712016-10-28 10:52:06 +02002930 * If D3 is currently allowed for the bridge, removing one of its
2931 * children won't change that.
2932 */
2933 if (remove && bridge->bridge_d3)
2934 return;
2935
2936 /*
2937 * If D3 is currently allowed for the bridge and a child is added or
2938 * changed, disallowance of D3 can only be caused by that child, so
2939 * we only need to check that single device, not any of its siblings.
2940 *
2941 * If D3 is currently not allowed for the bridge, checking the device
2942 * first may allow us to skip checking its siblings.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002943 */
2944 if (!remove)
2945 pci_dev_check_d3cold(dev, &d3cold_ok);
2946
Lukas Wunnere8559b712016-10-28 10:52:06 +02002947 /*
2948 * If D3 is currently not allowed for the bridge, this may be caused
2949 * either by the device being changed/removed or any of its siblings,
2950 * so we need to go through all children to find out if one of them
2951 * continues to block D3.
2952 */
2953 if (d3cold_ok && !bridge->bridge_d3)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002954 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2955 &d3cold_ok);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002956
2957 if (bridge->bridge_d3 != d3cold_ok) {
2958 bridge->bridge_d3 = d3cold_ok;
2959 /* Propagate change to upstream bridges */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002960 pci_bridge_d3_update(bridge);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002961 }
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002962}
2963
2964/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002965 * pci_d3cold_enable - Enable D3cold for device
2966 * @dev: PCI device to handle
2967 *
2968 * This function can be used in drivers to enable D3cold from the device
2969 * they handle. It also updates upstream PCI bridge PM capabilities
2970 * accordingly.
2971 */
2972void pci_d3cold_enable(struct pci_dev *dev)
2973{
2974 if (dev->no_d3cold) {
2975 dev->no_d3cold = false;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002976 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002977 }
2978}
2979EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2980
2981/**
2982 * pci_d3cold_disable - Disable D3cold for device
2983 * @dev: PCI device to handle
2984 *
2985 * This function can be used in drivers to disable D3cold from the device
2986 * they handle. It also updates upstream PCI bridge PM capabilities
2987 * accordingly.
2988 */
2989void pci_d3cold_disable(struct pci_dev *dev)
2990{
2991 if (!dev->no_d3cold) {
2992 dev->no_d3cold = true;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002993 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002994 }
2995}
2996EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2997
2998/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002999 * pci_pm_init - Initialize PM functions of given PCI device
3000 * @dev: PCI device to handle.
3001 */
3002void pci_pm_init(struct pci_dev *dev)
3003{
3004 int pm;
Felipe Balbid6112f82018-09-07 09:16:51 +03003005 u16 status;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003006 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07003007
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01003008 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08003009 pm_runtime_set_active(&dev->dev);
3010 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01003011 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02003012 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01003013
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003014 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00003015 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003016
Linus Torvalds1da177e2005-04-16 15:20:36 -07003017 /* find PCI PM capability in list */
3018 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07003019 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08003020 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003021 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003022 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003023
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003024 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003025 pci_err(dev, "unsupported PM cap regs version (%u)\n",
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003026 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08003027 return;
David Brownell075c1772007-04-26 00:12:06 -07003028 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003029
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003030 dev->pm_cap = pm;
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +00003031 dev->d3hot_delay = PCI_PM_D3HOT_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08003032 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003033 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08003034 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003035
3036 dev->d1_support = false;
3037 dev->d2_support = false;
3038 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003039 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003040 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003041 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003042 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003043
3044 if (dev->d1_support || dev->d2_support)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003045 pci_info(dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07003046 dev->d1_support ? " D1" : "",
3047 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003048 }
3049
3050 pmc &= PCI_PM_CAP_PME_MASK;
3051 if (pmc) {
Mohan Kumar34c6b712019-04-20 07:07:20 +03003052 pci_info(dev, "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003053 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
3054 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
3055 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +00003056 (pmc & PCI_PM_CAP_PME_D3hot) ? " D3hot" : "",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003057 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003058 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02003059 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003060 /*
3061 * Make device's PM flags reflect the wake-up capability, but
3062 * let the user space enable it to wake up the system as needed.
3063 */
3064 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003065 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003066 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003067 }
Felipe Balbid6112f82018-09-07 09:16:51 +03003068
3069 pci_read_config_word(dev, PCI_STATUS, &status);
3070 if (status & PCI_STATUS_IMM_READY)
3071 dev->imm_ready = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003072}
3073
Sean O. Stalley938174e2015-10-29 17:35:39 -05003074static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
3075{
Alex Williamson92efb1b2016-05-16 15:12:02 -05003076 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05003077
3078 switch (prop) {
3079 case PCI_EA_P_MEM:
3080 case PCI_EA_P_VF_MEM:
3081 flags |= IORESOURCE_MEM;
3082 break;
3083 case PCI_EA_P_MEM_PREFETCH:
3084 case PCI_EA_P_VF_MEM_PREFETCH:
3085 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
3086 break;
3087 case PCI_EA_P_IO:
3088 flags |= IORESOURCE_IO;
3089 break;
3090 default:
3091 return 0;
3092 }
3093
3094 return flags;
3095}
3096
3097static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
3098 u8 prop)
3099{
3100 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
3101 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05003102#ifdef CONFIG_PCI_IOV
3103 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
3104 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
3105 return &dev->resource[PCI_IOV_RESOURCES +
3106 bei - PCI_EA_BEI_VF_BAR0];
3107#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05003108 else if (bei == PCI_EA_BEI_ROM)
3109 return &dev->resource[PCI_ROM_RESOURCE];
3110 else
3111 return NULL;
3112}
3113
3114/* Read an Enhanced Allocation (EA) entry */
3115static int pci_ea_read(struct pci_dev *dev, int offset)
3116{
3117 struct resource *res;
3118 int ent_size, ent_offset = offset;
3119 resource_size_t start, end;
3120 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05003121 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05003122 u8 prop;
3123 bool support_64 = (sizeof(resource_size_t) >= 8);
3124
3125 pci_read_config_dword(dev, ent_offset, &dw0);
3126 ent_offset += 4;
3127
3128 /* Entry size field indicates DWORDs after 1st */
3129 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
3130
3131 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
3132 goto out;
3133
Bjorn Helgaas26635112015-10-29 17:35:40 -05003134 bei = (dw0 & PCI_EA_BEI) >> 4;
3135 prop = (dw0 & PCI_EA_PP) >> 8;
3136
Sean O. Stalley938174e2015-10-29 17:35:39 -05003137 /*
3138 * If the Property is in the reserved range, try the Secondary
3139 * Property instead.
3140 */
3141 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05003142 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05003143 if (prop > PCI_EA_P_BRIDGE_IO)
3144 goto out;
3145
Bjorn Helgaas26635112015-10-29 17:35:40 -05003146 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05003147 if (!res) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003148 pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05003149 goto out;
3150 }
3151
3152 flags = pci_ea_flags(dev, prop);
3153 if (!flags) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003154 pci_err(dev, "Unsupported EA properties: %#x\n", prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05003155 goto out;
3156 }
3157
3158 /* Read Base */
3159 pci_read_config_dword(dev, ent_offset, &base);
3160 start = (base & PCI_EA_FIELD_MASK);
3161 ent_offset += 4;
3162
3163 /* Read MaxOffset */
3164 pci_read_config_dword(dev, ent_offset, &max_offset);
3165 ent_offset += 4;
3166
3167 /* Read Base MSBs (if 64-bit entry) */
3168 if (base & PCI_EA_IS_64) {
3169 u32 base_upper;
3170
3171 pci_read_config_dword(dev, ent_offset, &base_upper);
3172 ent_offset += 4;
3173
3174 flags |= IORESOURCE_MEM_64;
3175
3176 /* entry starts above 32-bit boundary, can't use */
3177 if (!support_64 && base_upper)
3178 goto out;
3179
3180 if (support_64)
3181 start |= ((u64)base_upper << 32);
3182 }
3183
3184 end = start + (max_offset | 0x03);
3185
3186 /* Read MaxOffset MSBs (if 64-bit entry) */
3187 if (max_offset & PCI_EA_IS_64) {
3188 u32 max_offset_upper;
3189
3190 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
3191 ent_offset += 4;
3192
3193 flags |= IORESOURCE_MEM_64;
3194
3195 /* entry too big, can't use */
3196 if (!support_64 && max_offset_upper)
3197 goto out;
3198
3199 if (support_64)
3200 end += ((u64)max_offset_upper << 32);
3201 }
3202
3203 if (end < start) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003204 pci_err(dev, "EA Entry crosses address boundary\n");
Sean O. Stalley938174e2015-10-29 17:35:39 -05003205 goto out;
3206 }
3207
3208 if (ent_size != ent_offset - offset) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003209 pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
Sean O. Stalley938174e2015-10-29 17:35:39 -05003210 ent_size, ent_offset - offset);
3211 goto out;
3212 }
3213
3214 res->name = pci_name(dev);
3215 res->start = start;
3216 res->end = end;
3217 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003218
3219 if (bei <= PCI_EA_BEI_BAR5)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003220 pci_info(dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003221 bei, res, prop);
3222 else if (bei == PCI_EA_BEI_ROM)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003223 pci_info(dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003224 res, prop);
3225 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003226 pci_info(dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003227 bei - PCI_EA_BEI_VF_BAR0, res, prop);
3228 else
Mohan Kumar34c6b712019-04-20 07:07:20 +03003229 pci_info(dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003230 bei, res, prop);
3231
Sean O. Stalley938174e2015-10-29 17:35:39 -05003232out:
3233 return offset + ent_size;
3234}
3235
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05003236/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05003237void pci_ea_init(struct pci_dev *dev)
3238{
3239 int ea;
3240 u8 num_ent;
3241 int offset;
3242 int i;
3243
3244 /* find PCI EA capability in list */
3245 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
3246 if (!ea)
3247 return;
3248
3249 /* determine the number of entries */
3250 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
3251 &num_ent);
3252 num_ent &= PCI_EA_NUM_ENT_MASK;
3253
3254 offset = ea + PCI_EA_FIRST_ENT;
3255
3256 /* Skip DWORD 2 for type 1 functions */
3257 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
3258 offset += 4;
3259
3260 /* parse each EA entry */
3261 for (i = 0; i < num_ent; ++i)
3262 offset = pci_ea_read(dev, offset);
3263}
3264
Yinghai Lu34a48762012-02-11 00:18:41 -08003265static void pci_add_saved_cap(struct pci_dev *pci_dev,
3266 struct pci_cap_saved_state *new_cap)
3267{
3268 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
3269}
3270
Jesse Barneseb9c39d2008-12-17 12:10:05 -08003271/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003272 * _pci_add_cap_save_buffer - allocate buffer for saving given
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003273 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003274 * @dev: the PCI device
3275 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003276 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003277 * @size: requested size of the buffer
3278 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003279static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
3280 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003281{
3282 int pos;
3283 struct pci_cap_saved_state *save_state;
3284
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003285 if (extended)
3286 pos = pci_find_ext_capability(dev, cap);
3287 else
3288 pos = pci_find_capability(dev, cap);
3289
Wei Yang0a1a9b42015-06-30 09:16:44 +08003290 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003291 return 0;
3292
3293 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
3294 if (!save_state)
3295 return -ENOMEM;
3296
Alex Williamson24a4742f2011-05-10 10:02:11 -06003297 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003298 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06003299 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003300 pci_add_saved_cap(dev, save_state);
3301
3302 return 0;
3303}
3304
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003305int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
3306{
3307 return _pci_add_cap_save_buffer(dev, cap, false, size);
3308}
3309
3310int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
3311{
3312 return _pci_add_cap_save_buffer(dev, cap, true, size);
3313}
3314
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003315/**
3316 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
3317 * @dev: the PCI device
3318 */
3319void pci_allocate_cap_save_buffers(struct pci_dev *dev)
3320{
3321 int error;
3322
Yu Zhao89858512009-02-16 02:55:47 +08003323 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
3324 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003325 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003326 pci_err(dev, "unable to preallocate PCI Express save buffer\n");
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003327
3328 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
3329 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003330 pci_err(dev, "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07003331
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06003332 error = pci_add_ext_cap_save_buffer(dev, PCI_EXT_CAP_ID_LTR,
3333 2 * sizeof(u16));
3334 if (error)
3335 pci_err(dev, "unable to allocate suspend buffer for LTR\n");
3336
Alex Williamson425c1b22013-12-17 16:43:51 -07003337 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003338}
3339
Yinghai Luf7968412012-02-11 00:18:30 -08003340void pci_free_cap_save_buffers(struct pci_dev *dev)
3341{
3342 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08003343 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08003344
Sasha Levinb67bfe02013-02-27 17:06:00 -08003345 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08003346 kfree(tmp);
3347}
3348
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003349/**
Yijing Wang31ab2472013-01-15 11:12:17 +08003350 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08003351 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08003352 *
3353 * If @dev and its upstream bridge both support ARI, enable ARI in the
3354 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08003355 */
Yijing Wang31ab2472013-01-15 11:12:17 +08003356void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08003357{
Yu Zhao58c3a722008-10-14 14:02:53 +08003358 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08003359 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08003360
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003361 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08003362 return;
3363
Zhao, Yu81135872008-10-23 13:15:39 +08003364 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06003365 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08003366 return;
3367
Jiang Liu59875ae2012-07-24 17:20:06 +08003368 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08003369 if (!(cap & PCI_EXP_DEVCAP2_ARI))
3370 return;
3371
Yijing Wangb0cc6022013-01-15 11:12:16 +08003372 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
3373 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
3374 PCI_EXP_DEVCTL2_ARI);
3375 bridge->ari_enabled = 1;
3376 } else {
3377 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
3378 PCI_EXP_DEVCTL2_ARI);
3379 bridge->ari_enabled = 0;
3380 }
Yu Zhao58c3a722008-10-14 14:02:53 +08003381}
3382
Alex Williamson0a671192013-06-27 16:39:48 -06003383static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
3384{
3385 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06003386 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06003387
Rajat Jain52fbf5b2020-07-07 15:46:02 -07003388 pos = pdev->acs_cap;
Alex Williamson0a671192013-06-27 16:39:48 -06003389 if (!pos)
3390 return false;
3391
Alex Williamson83db7e02013-06-27 16:39:54 -06003392 /*
3393 * Except for egress control, capabilities are either required
3394 * or only required if controllable. Features missing from the
3395 * capability field can therefore be assumed as hard-wired enabled.
3396 */
3397 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
3398 acs_flags &= (cap | PCI_ACS_EC);
3399
Alex Williamson0a671192013-06-27 16:39:48 -06003400 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
3401 return (ctrl & acs_flags) == acs_flags;
3402}
3403
Allen Kayae21ee62009-10-07 10:27:17 -07003404/**
Alex Williamsonad805752012-06-11 05:27:07 +00003405 * pci_acs_enabled - test ACS against required flags for a given device
3406 * @pdev: device to test
3407 * @acs_flags: required PCI ACS flags
3408 *
3409 * Return true if the device supports the provided flags. Automatically
3410 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06003411 *
3412 * Note that this interface checks the effective ACS capabilities of the
3413 * device rather than the actual capabilities. For instance, most single
3414 * function endpoints are not required to support ACS because they have no
3415 * opportunity for peer-to-peer access. We therefore return 'true'
3416 * regardless of whether the device exposes an ACS capability. This makes
3417 * it much easier for callers of this function to ignore the actual type
3418 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00003419 */
3420bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
3421{
Alex Williamson0a671192013-06-27 16:39:48 -06003422 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00003423
3424 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
3425 if (ret >= 0)
3426 return ret > 0;
3427
Alex Williamson0a671192013-06-27 16:39:48 -06003428 /*
3429 * Conventional PCI and PCI-X devices never support ACS, either
3430 * effectively or actually. The shared bus topology implies that
3431 * any device on the bus can receive or snoop DMA.
3432 */
Alex Williamsonad805752012-06-11 05:27:07 +00003433 if (!pci_is_pcie(pdev))
3434 return false;
3435
Alex Williamson0a671192013-06-27 16:39:48 -06003436 switch (pci_pcie_type(pdev)) {
3437 /*
3438 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003439 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06003440 * handle them as we would a non-PCIe device.
3441 */
3442 case PCI_EXP_TYPE_PCIE_BRIDGE:
3443 /*
3444 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
3445 * applicable... must never implement an ACS Extended Capability...".
3446 * This seems arbitrary, but we take a conservative interpretation
3447 * of this statement.
3448 */
3449 case PCI_EXP_TYPE_PCI_BRIDGE:
3450 case PCI_EXP_TYPE_RC_EC:
3451 return false;
3452 /*
3453 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
3454 * implement ACS in order to indicate their peer-to-peer capabilities,
3455 * regardless of whether they are single- or multi-function devices.
3456 */
3457 case PCI_EXP_TYPE_DOWNSTREAM:
3458 case PCI_EXP_TYPE_ROOT_PORT:
3459 return pci_acs_flags_enabled(pdev, acs_flags);
3460 /*
3461 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
3462 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003463 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06003464 * device. The footnote for section 6.12 indicates the specific
3465 * PCIe types included here.
3466 */
3467 case PCI_EXP_TYPE_ENDPOINT:
3468 case PCI_EXP_TYPE_UPSTREAM:
3469 case PCI_EXP_TYPE_LEG_END:
3470 case PCI_EXP_TYPE_RC_END:
3471 if (!pdev->multifunction)
3472 break;
3473
Alex Williamson0a671192013-06-27 16:39:48 -06003474 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00003475 }
3476
Alex Williamson0a671192013-06-27 16:39:48 -06003477 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003478 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06003479 * to single function devices with the exception of downstream ports.
3480 */
Alex Williamsonad805752012-06-11 05:27:07 +00003481 return true;
3482}
3483
3484/**
3485 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
3486 * @start: starting downstream device
3487 * @end: ending upstream device or NULL to search to the root bus
3488 * @acs_flags: required flags
3489 *
3490 * Walk up a device tree from start to end testing PCI ACS support. If
3491 * any step along the way does not support the required flags, return false.
3492 */
3493bool pci_acs_path_enabled(struct pci_dev *start,
3494 struct pci_dev *end, u16 acs_flags)
3495{
3496 struct pci_dev *pdev, *parent = start;
3497
3498 do {
3499 pdev = parent;
3500
3501 if (!pci_acs_enabled(pdev, acs_flags))
3502 return false;
3503
3504 if (pci_is_root_bus(pdev->bus))
3505 return (end == NULL);
3506
3507 parent = pdev->bus->self;
3508 } while (pdev != end);
3509
3510 return true;
3511}
3512
3513/**
Rajat Jain52fbf5b2020-07-07 15:46:02 -07003514 * pci_acs_init - Initialize ACS if hardware supports it
3515 * @dev: the PCI device
3516 */
3517void pci_acs_init(struct pci_dev *dev)
3518{
3519 dev->acs_cap = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
3520
Rajat Jain462b58f2020-10-28 16:15:45 -07003521 /*
3522 * Attempt to enable ACS regardless of capability because some Root
3523 * Ports (e.g. those quirked with *_intel_pch_acs_*) do not have
3524 * the standard ACS capability but still support ACS via those
3525 * quirks.
3526 */
3527 pci_enable_acs(dev);
Rajat Jain52fbf5b2020-07-07 15:46:02 -07003528}
3529
3530/**
Christian König276b7382017-10-24 14:40:20 -05003531 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
3532 * @pdev: PCI device
3533 * @bar: BAR to find
3534 *
3535 * Helper to find the position of the ctrl register for a BAR.
3536 * Returns -ENOTSUPP if resizable BARs are not supported at all.
3537 * Returns -ENOENT if no ctrl register for the BAR could be found.
3538 */
3539static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
3540{
3541 unsigned int pos, nbars, i;
3542 u32 ctrl;
3543
3544 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
3545 if (!pos)
3546 return -ENOTSUPP;
3547
3548 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3549 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
3550 PCI_REBAR_CTRL_NBAR_SHIFT;
3551
3552 for (i = 0; i < nbars; i++, pos += 8) {
3553 int bar_idx;
3554
3555 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3556 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
3557 if (bar_idx == bar)
3558 return pos;
3559 }
3560
3561 return -ENOENT;
3562}
3563
3564/**
3565 * pci_rebar_get_possible_sizes - get possible sizes for BAR
3566 * @pdev: PCI device
3567 * @bar: BAR to query
3568 *
3569 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
3570 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
3571 */
3572u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
3573{
3574 int pos;
3575 u32 cap;
3576
3577 pos = pci_rebar_find_pos(pdev, bar);
3578 if (pos < 0)
3579 return 0;
3580
3581 pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
3582 return (cap & PCI_REBAR_CAP_SIZES) >> 4;
3583}
3584
3585/**
3586 * pci_rebar_get_current_size - get the current size of a BAR
3587 * @pdev: PCI device
3588 * @bar: BAR to set size to
3589 *
3590 * Read the size of a BAR from the resizable BAR config.
3591 * Returns size if found or negative error code.
3592 */
3593int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
3594{
3595 int pos;
3596 u32 ctrl;
3597
3598 pos = pci_rebar_find_pos(pdev, bar);
3599 if (pos < 0)
3600 return pos;
3601
3602 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
Christian Königb1277a22018-06-29 19:55:03 -05003603 return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003604}
3605
3606/**
3607 * pci_rebar_set_size - set a new size for a BAR
3608 * @pdev: PCI device
3609 * @bar: BAR to set size to
3610 * @size: new size as defined in the spec (0=1MB, 19=512GB)
3611 *
3612 * Set the new size of a BAR as defined in the spec.
3613 * Returns zero if resizing was successful, error code otherwise.
3614 */
3615int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
3616{
3617 int pos;
3618 u32 ctrl;
3619
3620 pos = pci_rebar_find_pos(pdev, bar);
3621 if (pos < 0)
3622 return pos;
3623
3624 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3625 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05003626 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003627 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
3628 return 0;
3629}
3630
3631/**
Jay Cornwall430a2362018-01-04 19:44:59 -05003632 * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
3633 * @dev: the PCI device
3634 * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
3635 * PCI_EXP_DEVCAP2_ATOMIC_COMP32
3636 * PCI_EXP_DEVCAP2_ATOMIC_COMP64
3637 * PCI_EXP_DEVCAP2_ATOMIC_COMP128
3638 *
3639 * Return 0 if all upstream bridges support AtomicOp routing, egress
3640 * blocking is disabled on all upstream ports, and the root port supports
3641 * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
3642 * AtomicOp completion), or negative otherwise.
3643 */
3644int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
3645{
3646 struct pci_bus *bus = dev->bus;
3647 struct pci_dev *bridge;
3648 u32 cap, ctl2;
3649
3650 if (!pci_is_pcie(dev))
3651 return -EINVAL;
3652
3653 /*
3654 * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
3655 * AtomicOp requesters. For now, we only support endpoints as
3656 * requesters and root ports as completers. No endpoints as
3657 * completers, and no peer-to-peer.
3658 */
3659
3660 switch (pci_pcie_type(dev)) {
3661 case PCI_EXP_TYPE_ENDPOINT:
3662 case PCI_EXP_TYPE_LEG_END:
3663 case PCI_EXP_TYPE_RC_END:
3664 break;
3665 default:
3666 return -EINVAL;
3667 }
3668
3669 while (bus->parent) {
3670 bridge = bus->self;
3671
3672 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
3673
3674 switch (pci_pcie_type(bridge)) {
3675 /* Ensure switch ports support AtomicOp routing */
3676 case PCI_EXP_TYPE_UPSTREAM:
3677 case PCI_EXP_TYPE_DOWNSTREAM:
3678 if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
3679 return -EINVAL;
3680 break;
3681
3682 /* Ensure root port supports all the sizes we care about */
3683 case PCI_EXP_TYPE_ROOT_PORT:
3684 if ((cap & cap_mask) != cap_mask)
3685 return -EINVAL;
3686 break;
3687 }
3688
3689 /* Ensure upstream ports don't block AtomicOps on egress */
Mika Westerbergca784102019-08-22 11:55:53 +03003690 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM) {
Jay Cornwall430a2362018-01-04 19:44:59 -05003691 pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
3692 &ctl2);
3693 if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
3694 return -EINVAL;
3695 }
3696
3697 bus = bus->parent;
3698 }
3699
3700 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
3701 PCI_EXP_DEVCTL2_ATOMIC_REQ);
3702 return 0;
3703}
3704EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
3705
3706/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003707 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
3708 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08003709 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003710 *
3711 * Perform INTx swizzling for a device behind one level of bridge. This is
3712 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003713 * behind bridges on add-in cards. For devices with ARI enabled, the slot
3714 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
3715 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003716 */
John Crispin3df425f2012-04-12 17:33:07 +02003717u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003718{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003719 int slot;
3720
3721 if (pci_ari_enabled(dev->bus))
3722 slot = 0;
3723 else
3724 slot = PCI_SLOT(dev->devfn);
3725
3726 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003727}
3728
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003729int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003730{
3731 u8 pin;
3732
Kristen Accardi514d2072005-11-02 16:24:39 -08003733 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003734 if (!pin)
3735 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07003736
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09003737 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003738 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003739 dev = dev->bus->self;
3740 }
3741 *bridge = dev;
3742 return pin;
3743}
3744
3745/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003746 * pci_common_swizzle - swizzle INTx all the way to root bridge
3747 * @dev: the PCI device
3748 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3749 *
3750 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3751 * bridges all the way up to a PCI root bus.
3752 */
3753u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3754{
3755 u8 pin = *pinp;
3756
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09003757 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003758 pin = pci_swizzle_interrupt_pin(dev, pin);
3759 dev = dev->bus->self;
3760 }
3761 *pinp = pin;
3762 return PCI_SLOT(dev->devfn);
3763}
Ray Juie6b29de2015-04-08 11:21:33 -07003764EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003765
3766/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003767 * pci_release_region - Release a PCI bar
3768 * @pdev: PCI device whose resources were previously reserved by
3769 * pci_request_region()
3770 * @bar: BAR to release
Linus Torvalds1da177e2005-04-16 15:20:36 -07003771 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003772 * Releases the PCI I/O and memory resources previously reserved by a
3773 * successful call to pci_request_region(). Call this function only
3774 * after all use of the PCI regions has ceased.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003775 */
3776void pci_release_region(struct pci_dev *pdev, int bar)
3777{
Tejun Heo9ac78492007-01-20 16:00:26 +09003778 struct pci_devres *dr;
3779
Linus Torvalds1da177e2005-04-16 15:20:36 -07003780 if (pci_resource_len(pdev, bar) == 0)
3781 return;
3782 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3783 release_region(pci_resource_start(pdev, bar),
3784 pci_resource_len(pdev, bar));
3785 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3786 release_mem_region(pci_resource_start(pdev, bar),
3787 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003788
3789 dr = find_pci_dr(pdev);
3790 if (dr)
3791 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003792}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003793EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003794
3795/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003796 * __pci_request_region - Reserved PCI I/O and memory resource
3797 * @pdev: PCI device whose resources are to be reserved
3798 * @bar: BAR to be reserved
3799 * @res_name: Name to be associated with resource.
3800 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003801 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003802 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3803 * being reserved by owner @res_name. Do not access any
3804 * address inside the PCI regions unless this call returns
3805 * successfully.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003806 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003807 * If @exclusive is set, then the region is marked so that userspace
3808 * is explicitly not allowed to map the resource via /dev/mem or
3809 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003810 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003811 * Returns 0 on success, or %EBUSY on error. A warning
3812 * message is also printed on failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003813 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003814static int __pci_request_region(struct pci_dev *pdev, int bar,
3815 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003816{
Tejun Heo9ac78492007-01-20 16:00:26 +09003817 struct pci_devres *dr;
3818
Linus Torvalds1da177e2005-04-16 15:20:36 -07003819 if (pci_resource_len(pdev, bar) == 0)
3820 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003821
Linus Torvalds1da177e2005-04-16 15:20:36 -07003822 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3823 if (!request_region(pci_resource_start(pdev, bar),
3824 pci_resource_len(pdev, bar), res_name))
3825 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003826 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003827 if (!__request_mem_region(pci_resource_start(pdev, bar),
3828 pci_resource_len(pdev, bar), res_name,
3829 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003830 goto err_out;
3831 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003832
3833 dr = find_pci_dr(pdev);
3834 if (dr)
3835 dr->region_mask |= 1 << bar;
3836
Linus Torvalds1da177e2005-04-16 15:20:36 -07003837 return 0;
3838
3839err_out:
Frederick Lawler7506dc72018-01-18 12:55:24 -06003840 pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003841 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003842 return -EBUSY;
3843}
3844
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003845/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003846 * pci_request_region - Reserve PCI I/O and memory resource
3847 * @pdev: PCI device whose resources are to be reserved
3848 * @bar: BAR to be reserved
3849 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003850 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003851 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3852 * being reserved by owner @res_name. Do not access any
3853 * address inside the PCI regions unless this call returns
3854 * successfully.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003855 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003856 * Returns 0 on success, or %EBUSY on error. A warning
3857 * message is also printed on failure.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003858 */
3859int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3860{
3861 return __pci_request_region(pdev, bar, res_name, 0);
3862}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003863EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003864
3865/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003866 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3867 * @pdev: PCI device whose resources were previously reserved
3868 * @bars: Bitmask of BARs to be released
3869 *
3870 * Release selected PCI I/O and memory resources previously reserved.
3871 * Call this function only after all use of the PCI regions has ceased.
3872 */
3873void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3874{
3875 int i;
3876
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003877 for (i = 0; i < PCI_STD_NUM_BARS; i++)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003878 if (bars & (1 << i))
3879 pci_release_region(pdev, i);
3880}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003881EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003882
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003883static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003884 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003885{
3886 int i;
3887
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003888 for (i = 0; i < PCI_STD_NUM_BARS; i++)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003889 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003890 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003891 goto err_out;
3892 return 0;
3893
3894err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003895 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003896 if (bars & (1 << i))
3897 pci_release_region(pdev, i);
3898
3899 return -EBUSY;
3900}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003901
Arjan van de Vene8de1482008-10-22 19:55:31 -07003902
3903/**
3904 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3905 * @pdev: PCI device whose resources are to be reserved
3906 * @bars: Bitmask of BARs to be requested
3907 * @res_name: Name to be associated with resource
3908 */
3909int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3910 const char *res_name)
3911{
3912 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3913}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003914EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003915
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003916int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3917 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003918{
3919 return __pci_request_selected_regions(pdev, bars, res_name,
3920 IORESOURCE_EXCLUSIVE);
3921}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003922EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003923
Linus Torvalds1da177e2005-04-16 15:20:36 -07003924/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003925 * pci_release_regions - Release reserved PCI I/O and memory resources
3926 * @pdev: PCI device whose resources were previously reserved by
3927 * pci_request_regions()
Linus Torvalds1da177e2005-04-16 15:20:36 -07003928 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003929 * Releases all PCI I/O and memory resources previously reserved by a
3930 * successful call to pci_request_regions(). Call this function only
3931 * after all use of the PCI regions has ceased.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003932 */
3933
3934void pci_release_regions(struct pci_dev *pdev)
3935{
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003936 pci_release_selected_regions(pdev, (1 << PCI_STD_NUM_BARS) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003937}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003938EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003939
3940/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003941 * pci_request_regions - Reserve PCI I/O and memory resources
3942 * @pdev: PCI device whose resources are to be reserved
3943 * @res_name: Name to be associated with resource.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003944 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003945 * Mark all PCI regions associated with PCI device @pdev as
3946 * being reserved by owner @res_name. Do not access any
3947 * address inside the PCI regions unless this call returns
3948 * successfully.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003949 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003950 * Returns 0 on success, or %EBUSY on error. A warning
3951 * message is also printed on failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003952 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05003953int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003954{
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003955 return pci_request_selected_regions(pdev,
3956 ((1 << PCI_STD_NUM_BARS) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003957}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003958EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003959
3960/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003961 * pci_request_regions_exclusive - Reserve PCI I/O and memory resources
3962 * @pdev: PCI device whose resources are to be reserved
3963 * @res_name: Name to be associated with resource.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003964 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003965 * Mark all PCI regions associated with PCI device @pdev as being reserved
3966 * by owner @res_name. Do not access any address inside the PCI regions
3967 * unless this call returns successfully.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003968 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003969 * pci_request_regions_exclusive() will mark the region so that /dev/mem
3970 * and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003971 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003972 * Returns 0 on success, or %EBUSY on error. A warning message is also
3973 * printed on failure.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003974 */
3975int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3976{
3977 return pci_request_selected_regions_exclusive(pdev,
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003978 ((1 << PCI_STD_NUM_BARS) - 1), res_name);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003979}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003980EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003981
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003982/*
3983 * Record the PCI IO range (expressed as CPU physical address + size).
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003984 * Return a negative value if an error has occurred, zero otherwise
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003985 */
Gabriele Paolonifcfaab32018-03-15 02:15:52 +08003986int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
3987 resource_size_t size)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003988{
Zhichang Yuan57453922018-03-15 02:15:53 +08003989 int ret = 0;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003990#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08003991 struct logic_pio_hwaddr *range;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003992
Zhichang Yuan57453922018-03-15 02:15:53 +08003993 if (!size || addr + size < addr)
3994 return -EINVAL;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003995
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003996 range = kzalloc(sizeof(*range), GFP_ATOMIC);
Zhichang Yuan57453922018-03-15 02:15:53 +08003997 if (!range)
3998 return -ENOMEM;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003999
Zhichang Yuan57453922018-03-15 02:15:53 +08004000 range->fwnode = fwnode;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004001 range->size = size;
Zhichang Yuan57453922018-03-15 02:15:53 +08004002 range->hw_start = addr;
4003 range->flags = LOGIC_PIO_CPU_MMIO;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004004
Zhichang Yuan57453922018-03-15 02:15:53 +08004005 ret = logic_pio_register_range(range);
4006 if (ret)
4007 kfree(range);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004008#endif
4009
Zhichang Yuan57453922018-03-15 02:15:53 +08004010 return ret;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004011}
4012
4013phys_addr_t pci_pio_to_address(unsigned long pio)
4014{
4015 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
4016
4017#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08004018 if (pio >= MMIO_UPPER_LIMIT)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004019 return address;
4020
Zhichang Yuan57453922018-03-15 02:15:53 +08004021 address = logic_pio_to_hwaddr(pio);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004022#endif
4023
4024 return address;
4025}
4026
4027unsigned long __weak pci_address_to_pio(phys_addr_t address)
4028{
4029#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08004030 return logic_pio_trans_cpuaddr(address);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004031#else
4032 if (address > IO_SPACE_LIMIT)
4033 return (unsigned long)-1;
4034
4035 return (unsigned long) address;
4036#endif
4037}
4038
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004039/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004040 * pci_remap_iospace - Remap the memory mapped I/O space
4041 * @res: Resource describing the I/O space
4042 * @phys_addr: physical address of range to be mapped
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004043 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004044 * Remap the memory mapped I/O space described by the @res and the CPU
4045 * physical address @phys_addr into virtual address space. Only
4046 * architectures that have memory mapped IO functions defined (and the
4047 * PCI_IOBASE value defined) should call this function.
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004048 */
Lorenzo Pieralisi7b309ae2017-04-19 17:48:50 +01004049int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004050{
4051#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
4052 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
4053
4054 if (!(res->flags & IORESOURCE_IO))
4055 return -EINVAL;
4056
4057 if (res->end > IO_SPACE_LIMIT)
4058 return -EINVAL;
4059
4060 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
4061 pgprot_device(PAGE_KERNEL));
4062#else
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004063 /*
4064 * This architecture does not have memory mapped I/O space,
4065 * so this function should never be called
4066 */
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004067 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
4068 return -ENODEV;
4069#endif
4070}
Brian Norrisf90b0872017-03-09 18:46:16 -08004071EXPORT_SYMBOL(pci_remap_iospace);
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004072
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004073/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004074 * pci_unmap_iospace - Unmap the memory mapped I/O space
4075 * @res: resource to be unmapped
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004076 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004077 * Unmap the CPU virtual address @res from virtual address space. Only
4078 * architectures that have memory mapped IO functions defined (and the
4079 * PCI_IOBASE value defined) should call this function.
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004080 */
4081void pci_unmap_iospace(struct resource *res)
4082{
4083#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
4084 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
4085
4086 unmap_kernel_range(vaddr, resource_size(res));
4087#endif
4088}
Brian Norrisf90b0872017-03-09 18:46:16 -08004089EXPORT_SYMBOL(pci_unmap_iospace);
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004090
Sergei Shtylyova5fb9fb2018-07-18 15:40:26 -05004091static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
4092{
4093 struct resource **res = ptr;
4094
4095 pci_unmap_iospace(*res);
4096}
4097
4098/**
4099 * devm_pci_remap_iospace - Managed pci_remap_iospace()
4100 * @dev: Generic device to remap IO address for
4101 * @res: Resource describing the I/O space
4102 * @phys_addr: physical address of range to be mapped
4103 *
4104 * Managed pci_remap_iospace(). Map is automatically unmapped on driver
4105 * detach.
4106 */
4107int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
4108 phys_addr_t phys_addr)
4109{
4110 const struct resource **ptr;
4111 int error;
4112
4113 ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
4114 if (!ptr)
4115 return -ENOMEM;
4116
4117 error = pci_remap_iospace(res, phys_addr);
4118 if (error) {
4119 devres_free(ptr);
4120 } else {
4121 *ptr = res;
4122 devres_add(dev, ptr);
4123 }
4124
4125 return error;
4126}
4127EXPORT_SYMBOL(devm_pci_remap_iospace);
4128
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004129/**
4130 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
4131 * @dev: Generic device to remap IO address for
4132 * @offset: Resource address to map
4133 * @size: Size of map
4134 *
4135 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
4136 * detach.
4137 */
4138void __iomem *devm_pci_remap_cfgspace(struct device *dev,
4139 resource_size_t offset,
4140 resource_size_t size)
4141{
4142 void __iomem **ptr, *addr;
4143
4144 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
4145 if (!ptr)
4146 return NULL;
4147
4148 addr = pci_remap_cfgspace(offset, size);
4149 if (addr) {
4150 *ptr = addr;
4151 devres_add(dev, ptr);
4152 } else
4153 devres_free(ptr);
4154
4155 return addr;
4156}
4157EXPORT_SYMBOL(devm_pci_remap_cfgspace);
4158
4159/**
4160 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
4161 * @dev: generic device to handle the resource for
4162 * @res: configuration space resource to be handled
4163 *
4164 * Checks that a resource is a valid memory region, requests the memory
4165 * region and ioremaps with pci_remap_cfgspace() API that ensures the
4166 * proper PCI configuration space memory attributes are guaranteed.
4167 *
4168 * All operations are managed and will be undone on driver detach.
4169 *
4170 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
Randy Dunlap505fb742017-10-29 17:07:11 -07004171 * on failure. Usage example::
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004172 *
4173 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4174 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
4175 * if (IS_ERR(base))
4176 * return PTR_ERR(base);
4177 */
4178void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
4179 struct resource *res)
4180{
4181 resource_size_t size;
4182 const char *name;
4183 void __iomem *dest_ptr;
4184
4185 BUG_ON(!dev);
4186
4187 if (!res || resource_type(res) != IORESOURCE_MEM) {
4188 dev_err(dev, "invalid resource\n");
4189 return IOMEM_ERR_PTR(-EINVAL);
4190 }
4191
4192 size = resource_size(res);
4193 name = res->name ?: dev_name(dev);
4194
4195 if (!devm_request_mem_region(dev, res->start, size, name)) {
4196 dev_err(dev, "can't request region for resource %pR\n", res);
4197 return IOMEM_ERR_PTR(-EBUSY);
4198 }
4199
4200 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
4201 if (!dest_ptr) {
4202 dev_err(dev, "ioremap failed for resource %pR\n", res);
4203 devm_release_mem_region(dev, res->start, size);
4204 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
4205 }
4206
4207 return dest_ptr;
4208}
4209EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
4210
Ben Hutchings6a479072008-12-23 03:08:29 +00004211static void __pci_set_master(struct pci_dev *dev, bool enable)
4212{
4213 u16 old_cmd, cmd;
4214
4215 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
4216 if (enable)
4217 cmd = old_cmd | PCI_COMMAND_MASTER;
4218 else
4219 cmd = old_cmd & ~PCI_COMMAND_MASTER;
4220 if (cmd != old_cmd) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004221 pci_dbg(dev, "%s bus mastering\n",
Ben Hutchings6a479072008-12-23 03:08:29 +00004222 enable ? "enabling" : "disabling");
4223 pci_write_config_word(dev, PCI_COMMAND, cmd);
4224 }
4225 dev->is_busmaster = enable;
4226}
Arjan van de Vene8de1482008-10-22 19:55:31 -07004227
4228/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06004229 * pcibios_setup - process "pci=" kernel boot arguments
4230 * @str: string used to pass in "pci=" kernel boot arguments
4231 *
4232 * Process kernel boot arguments. This is the default implementation.
4233 * Architecture specific implementations can override this as necessary.
4234 */
4235char * __weak __init pcibios_setup(char *str)
4236{
4237 return str;
4238}
4239
4240/**
Myron Stowe96c55902011-10-28 15:48:38 -06004241 * pcibios_set_master - enable PCI bus-mastering for device dev
4242 * @dev: the PCI device to enable
4243 *
4244 * Enables PCI bus-mastering for the device. This is the default
4245 * implementation. Architecture specific implementations can override
4246 * this if necessary.
4247 */
4248void __weak pcibios_set_master(struct pci_dev *dev)
4249{
4250 u8 lat;
4251
Myron Stowef6766782011-10-28 15:49:20 -06004252 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
4253 if (pci_is_pcie(dev))
4254 return;
4255
Myron Stowe96c55902011-10-28 15:48:38 -06004256 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
4257 if (lat < 16)
4258 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
4259 else if (lat > pcibios_max_latency)
4260 lat = pcibios_max_latency;
4261 else
4262 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06004263
Myron Stowe96c55902011-10-28 15:48:38 -06004264 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
4265}
4266
4267/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004268 * pci_set_master - enables bus-mastering for device dev
4269 * @dev: the PCI device to enable
4270 *
4271 * Enables bus-mastering on the device and calls pcibios_set_master()
4272 * to do the needed arch specific settings.
4273 */
Ben Hutchings6a479072008-12-23 03:08:29 +00004274void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004275{
Ben Hutchings6a479072008-12-23 03:08:29 +00004276 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004277 pcibios_set_master(dev);
4278}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004279EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004280
Ben Hutchings6a479072008-12-23 03:08:29 +00004281/**
4282 * pci_clear_master - disables bus-mastering for device dev
4283 * @dev: the PCI device to disable
4284 */
4285void pci_clear_master(struct pci_dev *dev)
4286{
4287 __pci_set_master(dev, false);
4288}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004289EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00004290
Linus Torvalds1da177e2005-04-16 15:20:36 -07004291/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004292 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
4293 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07004294 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004295 * Helper function for pci_set_mwi.
4296 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004297 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
4298 *
4299 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4300 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09004301int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004302{
4303 u8 cacheline_size;
4304
4305 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09004306 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004307
4308 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
4309 equal to or multiple of the right value. */
4310 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4311 if (cacheline_size >= pci_cache_line_size &&
4312 (cacheline_size % pci_cache_line_size) == 0)
4313 return 0;
4314
4315 /* Write the correct value. */
4316 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
4317 /* Read it back. */
4318 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4319 if (cacheline_size == pci_cache_line_size)
4320 return 0;
4321
Mohan Kumar34c6b712019-04-20 07:07:20 +03004322 pci_info(dev, "cache line size of %d is not supported\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04004323 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004324
4325 return -EINVAL;
4326}
Tejun Heo15ea76d2009-09-22 17:34:48 +09004327EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
4328
Linus Torvalds1da177e2005-04-16 15:20:36 -07004329/**
4330 * pci_set_mwi - enables memory-write-invalidate PCI transaction
4331 * @dev: the PCI device for which MWI is enabled
4332 *
Randy Dunlap694625c2007-07-09 11:55:54 -07004333 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004334 *
4335 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4336 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004337int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004338{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004339#ifdef PCI_DISABLE_MWI
4340 return 0;
4341#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004342 int rc;
4343 u16 cmd;
4344
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004345 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004346 if (rc)
4347 return rc;
4348
4349 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004350 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004351 pci_dbg(dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004352 cmd |= PCI_COMMAND_INVALIDATE;
4353 pci_write_config_word(dev, PCI_COMMAND, cmd);
4354 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004355 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004356#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004357}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004358EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004359
4360/**
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01004361 * pcim_set_mwi - a device-managed pci_set_mwi()
4362 * @dev: the PCI device for which MWI is enabled
4363 *
4364 * Managed pci_set_mwi().
4365 *
4366 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4367 */
4368int pcim_set_mwi(struct pci_dev *dev)
4369{
4370 struct pci_devres *dr;
4371
4372 dr = find_pci_dr(dev);
4373 if (!dr)
4374 return -ENOMEM;
4375
4376 dr->mwi = 1;
4377 return pci_set_mwi(dev);
4378}
4379EXPORT_SYMBOL(pcim_set_mwi);
4380
4381/**
Randy Dunlap694625c2007-07-09 11:55:54 -07004382 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
4383 * @dev: the PCI device for which MWI is enabled
4384 *
4385 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
4386 * Callers are not required to check the return value.
4387 *
4388 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4389 */
4390int pci_try_set_mwi(struct pci_dev *dev)
4391{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004392#ifdef PCI_DISABLE_MWI
4393 return 0;
4394#else
4395 return pci_set_mwi(dev);
4396#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07004397}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004398EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07004399
4400/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004401 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
4402 * @dev: the PCI device to disable
4403 *
4404 * Disables PCI Memory-Write-Invalidate transaction on the device
4405 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004406void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004407{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004408#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07004409 u16 cmd;
4410
4411 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4412 if (cmd & PCI_COMMAND_INVALIDATE) {
4413 cmd &= ~PCI_COMMAND_INVALIDATE;
4414 pci_write_config_word(dev, PCI_COMMAND, cmd);
4415 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004416#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004417}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004418EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004419
Brett M Russa04ce0f2005-08-15 15:23:41 -04004420/**
4421 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07004422 * @pdev: the PCI device to operate on
4423 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04004424 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004425 * Enables/disables PCI INTx for device @pdev
Brett M Russa04ce0f2005-08-15 15:23:41 -04004426 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004427void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004428{
4429 u16 pci_command, new;
4430
4431 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
4432
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004433 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004434 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004435 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04004436 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04004437
4438 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09004439 struct pci_devres *dr;
4440
Brett M Russ2fd9d742005-09-09 10:02:22 -07004441 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09004442
4443 dr = find_pci_dr(pdev);
4444 if (dr && !dr->restore_intx) {
4445 dr->restore_intx = 1;
4446 dr->orig_intx = !enable;
4447 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04004448 }
4449}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004450EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04004451
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004452static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
4453{
4454 struct pci_bus *bus = dev->bus;
4455 bool mask_updated = true;
4456 u32 cmd_status_dword;
4457 u16 origcmd, newcmd;
4458 unsigned long flags;
4459 bool irq_pending;
4460
4461 /*
4462 * We do a single dword read to retrieve both command and status.
4463 * Document assumptions that make this possible.
4464 */
4465 BUILD_BUG_ON(PCI_COMMAND % 4);
4466 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
4467
4468 raw_spin_lock_irqsave(&pci_lock, flags);
4469
4470 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
4471
4472 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
4473
4474 /*
4475 * Check interrupt status register to see whether our device
4476 * triggered the interrupt (when masking) or the next IRQ is
4477 * already pending (when unmasking).
4478 */
4479 if (mask != irq_pending) {
4480 mask_updated = false;
4481 goto done;
4482 }
4483
4484 origcmd = cmd_status_dword;
4485 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
4486 if (mask)
4487 newcmd |= PCI_COMMAND_INTX_DISABLE;
4488 if (newcmd != origcmd)
4489 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
4490
4491done:
4492 raw_spin_unlock_irqrestore(&pci_lock, flags);
4493
4494 return mask_updated;
4495}
4496
4497/**
4498 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004499 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004500 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004501 * Check if the device dev has its INTx line asserted, mask it and return
4502 * true in that case. False is returned if no interrupt was pending.
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004503 */
4504bool pci_check_and_mask_intx(struct pci_dev *dev)
4505{
4506 return pci_check_and_set_intx_mask(dev, true);
4507}
4508EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
4509
4510/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07004511 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004512 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004513 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004514 * Check if the device dev has its INTx line asserted, unmask it if not and
4515 * return true. False is returned and the mask remains active if there was
4516 * still an interrupt pending.
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004517 */
4518bool pci_check_and_unmask_intx(struct pci_dev *dev)
4519{
4520 return pci_check_and_set_intx_mask(dev, false);
4521}
4522EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
4523
Casey Leedom3775a202013-08-06 15:48:36 +05304524/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004525 * pci_wait_for_pending_transaction - wait for pending transaction
Casey Leedom3775a202013-08-06 15:48:36 +05304526 * @dev: the PCI device to operate on
4527 *
4528 * Return 0 if transaction is pending 1 otherwise.
4529 */
4530int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004531{
Alex Williamson157e8762013-12-17 16:43:39 -07004532 if (!pci_is_pcie(dev))
4533 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004534
Gavin Shand0b4cc42014-05-19 13:06:46 +10004535 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
4536 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05304537}
4538EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08004539
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004540/**
4541 * pcie_has_flr - check if a device supports function level resets
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004542 * @dev: device to check
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004543 *
4544 * Returns true if the device advertises support for PCIe function level
4545 * resets.
4546 */
Alex Williamson2d2917f2018-08-09 14:04:14 -06004547bool pcie_has_flr(struct pci_dev *dev)
Casey Leedom3775a202013-08-06 15:48:36 +05304548{
4549 u32 cap;
4550
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004551 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004552 return false;
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004553
Casey Leedom3775a202013-08-06 15:48:36 +05304554 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004555 return cap & PCI_EXP_DEVCAP_FLR;
4556}
Alex Williamson2d2917f2018-08-09 14:04:14 -06004557EXPORT_SYMBOL_GPL(pcie_has_flr);
Casey Leedom3775a202013-08-06 15:48:36 +05304558
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004559/**
4560 * pcie_flr - initiate a PCIe function level reset
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004561 * @dev: device to reset
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004562 *
4563 * Initiate a function level reset on @dev. The caller should ensure the
4564 * device supports FLR before calling this function, e.g. by using the
4565 * pcie_has_flr() helper.
4566 */
Sinan Kaya91295d72018-02-27 14:14:08 -06004567int pcie_flr(struct pci_dev *dev)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004568{
Casey Leedom3775a202013-08-06 15:48:36 +05304569 if (!pci_wait_for_pending_transaction(dev))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004570 pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05304571
Jiang Liu59875ae2012-07-24 17:20:06 +08004572 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004573
Felipe Balbid6112f82018-09-07 09:16:51 +03004574 if (dev->imm_ready)
4575 return 0;
4576
Sinan Kayaa2758b62018-02-27 14:14:10 -06004577 /*
4578 * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within
4579 * 100ms, but may silently discard requests while the FLR is in
4580 * progress. Wait 100ms before trying to access the device.
4581 */
4582 msleep(100);
4583
4584 return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004585}
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004586EXPORT_SYMBOL_GPL(pcie_flr);
Sheng Yangd91cdc72008-11-11 17:17:47 +08004587
Yu Zhao8c1c6992009-06-13 15:52:13 +08004588static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08004589{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004590 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08004591 u8 cap;
4592
Yu Zhao8c1c6992009-06-13 15:52:13 +08004593 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
4594 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08004595 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08004596
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004597 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4598 return -ENOTTY;
4599
Yu Zhao8c1c6992009-06-13 15:52:13 +08004600 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08004601 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
4602 return -ENOTTY;
4603
4604 if (probe)
4605 return 0;
4606
Alex Williamsond066c942014-06-17 15:40:13 -06004607 /*
4608 * Wait for Transaction Pending bit to clear. A word-aligned test
Bjorn Helgaasf6b6aef2019-05-30 08:05:58 -05004609 * is used, so we use the control offset rather than status and shift
Alex Williamsond066c942014-06-17 15:40:13 -06004610 * the test bit to match.
4611 */
Gavin Shanbb383e22014-11-12 13:41:51 +11004612 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06004613 PCI_AF_STATUS_TP << 8))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004614 pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08004615
Yu Zhao8c1c6992009-06-13 15:52:13 +08004616 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004617
Felipe Balbid6112f82018-09-07 09:16:51 +03004618 if (dev->imm_ready)
4619 return 0;
4620
Sinan Kayaa2758b62018-02-27 14:14:10 -06004621 /*
4622 * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006,
4623 * updated 27 July 2006; a device must complete an FLR within
4624 * 100ms, but may silently discard requests while the FLR is in
4625 * progress. Wait 100ms before trying to access the device.
4626 */
4627 msleep(100);
4628
4629 return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang1ca88792008-11-11 17:17:48 +08004630}
4631
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004632/**
4633 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4634 * @dev: Device to reset.
4635 * @probe: If set, only check if the device can be reset this way.
4636 *
4637 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
4638 * unset, it will be reinitialized internally when going from PCI_D3hot to
4639 * PCI_D0. If that's the case and the device is not in a low-power state
4640 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
4641 *
4642 * NOTE: This causes the caller to sleep for twice the device power transition
4643 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +00004644 * by default (i.e. unless the @dev's d3hot_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004645 * Moreover, only devices in D0 can be reset by this function.
4646 */
Yu Zhaof85876b2009-06-13 15:52:14 +08004647static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08004648{
Yu Zhaof85876b2009-06-13 15:52:14 +08004649 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004650
Alex Williamson51e53732014-11-21 11:24:08 -07004651 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08004652 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004653
Yu Zhaof85876b2009-06-13 15:52:14 +08004654 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
4655 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
4656 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08004657
Yu Zhaof85876b2009-06-13 15:52:14 +08004658 if (probe)
4659 return 0;
4660
4661 if (dev->current_state != PCI_D0)
4662 return -EINVAL;
4663
4664 csr &= ~PCI_PM_CTRL_STATE_MASK;
4665 csr |= PCI_D3hot;
4666 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004667 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004668
4669 csr &= ~PCI_PM_CTRL_STATE_MASK;
4670 csr |= PCI_D0;
4671 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004672 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004673
Bjorn Helgaas993cc6d2019-10-28 08:27:00 -05004674 return pci_dev_wait(dev, "PM D3hot->D0", PCIE_RESET_READY_POLL_MS);
Yu Zhaof85876b2009-06-13 15:52:14 +08004675}
Mika Westerberg4827d632019-11-12 12:16:16 +03004676
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004677/**
Mika Westerberg4827d632019-11-12 12:16:16 +03004678 * pcie_wait_for_link_delay - Wait until link is active or inactive
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004679 * @pdev: Bridge device
4680 * @active: waiting for active or inactive?
Bjorn Helgaasd08c30d2020-07-17 17:21:28 -05004681 * @delay: Delay to wait after link has become active (in ms)
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004682 *
4683 * Use this to wait till link becomes active or inactive.
4684 */
Mika Westerberg4827d632019-11-12 12:16:16 +03004685static bool pcie_wait_for_link_delay(struct pci_dev *pdev, bool active,
4686 int delay)
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004687{
4688 int timeout = 1000;
4689 bool ret;
4690 u16 lnk_status;
4691
Keith Buschf0157162018-09-20 10:27:17 -06004692 /*
4693 * Some controllers might not implement link active reporting. In this
Bjorn Helgaasf044baa2020-05-15 14:31:16 -05004694 * case, we wait for 1000 ms + any delay requested by the caller.
Keith Buschf0157162018-09-20 10:27:17 -06004695 */
4696 if (!pdev->link_active_reporting) {
Bjorn Helgaasf044baa2020-05-15 14:31:16 -05004697 msleep(timeout + delay);
Keith Buschf0157162018-09-20 10:27:17 -06004698 return true;
4699 }
4700
4701 /*
4702 * PCIe r4.0 sec 6.6.1, a component must enter LTSSM Detect within 20ms,
4703 * after which we should expect an link active if the reset was
4704 * successful. If so, software must wait a minimum 100ms before sending
4705 * configuration requests to devices downstream this port.
4706 *
4707 * If the link fails to activate, either the device was physically
4708 * removed or the link is permanently failed.
4709 */
4710 if (active)
4711 msleep(20);
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004712 for (;;) {
4713 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
4714 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
4715 if (ret == active)
Keith Buschf0157162018-09-20 10:27:17 -06004716 break;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004717 if (timeout <= 0)
4718 break;
4719 msleep(10);
4720 timeout -= 10;
4721 }
Bjorn Helgaasd08c30d2020-07-17 17:21:28 -05004722 if (active && ret)
Mika Westerberg4827d632019-11-12 12:16:16 +03004723 msleep(delay);
Lukas Wunner8a614492020-09-17 16:13:20 -05004724
Keith Buschf0157162018-09-20 10:27:17 -06004725 return ret == active;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004726}
Yu Zhaof85876b2009-06-13 15:52:14 +08004727
Mika Westerberg4827d632019-11-12 12:16:16 +03004728/**
4729 * pcie_wait_for_link - Wait until link is active or inactive
4730 * @pdev: Bridge device
4731 * @active: waiting for active or inactive?
4732 *
4733 * Use this to wait till link becomes active or inactive.
4734 */
4735bool pcie_wait_for_link(struct pci_dev *pdev, bool active)
4736{
4737 return pcie_wait_for_link_delay(pdev, active, 100);
4738}
4739
Mika Westerbergad9001f2019-11-12 12:16:17 +03004740/*
4741 * Find maximum D3cold delay required by all the devices on the bus. The
4742 * spec says 100 ms, but firmware can lower it and we allow drivers to
4743 * increase it as well.
4744 *
4745 * Called with @pci_bus_sem locked for reading.
4746 */
4747static int pci_bus_max_d3cold_delay(const struct pci_bus *bus)
4748{
4749 const struct pci_dev *pdev;
4750 int min_delay = 100;
4751 int max_delay = 0;
4752
4753 list_for_each_entry(pdev, &bus->devices, bus_list) {
4754 if (pdev->d3cold_delay < min_delay)
4755 min_delay = pdev->d3cold_delay;
4756 if (pdev->d3cold_delay > max_delay)
4757 max_delay = pdev->d3cold_delay;
4758 }
4759
4760 return max(min_delay, max_delay);
4761}
4762
4763/**
4764 * pci_bridge_wait_for_secondary_bus - Wait for secondary bus to be accessible
4765 * @dev: PCI bridge
4766 *
4767 * Handle necessary delays before access to the devices on the secondary
4768 * side of the bridge are permitted after D3cold to D0 transition.
4769 *
4770 * For PCIe this means the delays in PCIe 5.0 section 6.6.1. For
4771 * conventional PCI it means Tpvrh + Trhfa specified in PCI 3.0 section
4772 * 4.3.2.
4773 */
4774void pci_bridge_wait_for_secondary_bus(struct pci_dev *dev)
4775{
4776 struct pci_dev *child;
4777 int delay;
4778
4779 if (pci_dev_is_disconnected(dev))
4780 return;
4781
4782 if (!pci_is_bridge(dev) || !dev->bridge_d3)
4783 return;
4784
4785 down_read(&pci_bus_sem);
4786
4787 /*
4788 * We only deal with devices that are present currently on the bus.
4789 * For any hot-added devices the access delay is handled in pciehp
4790 * board_added(). In case of ACPI hotplug the firmware is expected
4791 * to configure the devices before OS is notified.
4792 */
4793 if (!dev->subordinate || list_empty(&dev->subordinate->devices)) {
4794 up_read(&pci_bus_sem);
4795 return;
4796 }
4797
4798 /* Take d3cold_delay requirements into account */
4799 delay = pci_bus_max_d3cold_delay(dev->subordinate);
4800 if (!delay) {
4801 up_read(&pci_bus_sem);
4802 return;
4803 }
4804
4805 child = list_first_entry(&dev->subordinate->devices, struct pci_dev,
4806 bus_list);
4807 up_read(&pci_bus_sem);
4808
4809 /*
4810 * Conventional PCI and PCI-X we need to wait Tpvrh + Trhfa before
4811 * accessing the device after reset (that is 1000 ms + 100 ms). In
4812 * practice this should not be needed because we don't do power
4813 * management for them (see pci_bridge_d3_possible()).
4814 */
4815 if (!pci_is_pcie(dev)) {
4816 pci_dbg(dev, "waiting %d ms for secondary bus\n", 1000 + delay);
4817 msleep(1000 + delay);
4818 return;
4819 }
4820
4821 /*
4822 * For PCIe downstream and root ports that do not support speeds
4823 * greater than 5 GT/s need to wait minimum 100 ms. For higher
4824 * speeds (gen3) we need to wait first for the data link layer to
4825 * become active.
4826 *
4827 * However, 100 ms is the minimum and the PCIe spec says the
4828 * software must allow at least 1s before it can determine that the
4829 * device that did not respond is a broken device. There is
4830 * evidence that 100 ms is not always enough, for example certain
4831 * Titan Ridge xHCI controller does not always respond to
4832 * configuration requests if we only wait for 100 ms (see
4833 * https://bugzilla.kernel.org/show_bug.cgi?id=203885).
4834 *
4835 * Therefore we wait for 100 ms and check for the device presence.
4836 * If it is still not present give it an additional 100 ms.
4837 */
4838 if (!pcie_downstream_port(dev))
4839 return;
4840
Bjorn Helgaasd08c30d2020-07-17 17:21:28 -05004841 if (pcie_get_speed_cap(dev) <= PCIE_SPEED_5_0GT) {
4842 pci_dbg(dev, "waiting %d ms for downstream link\n", delay);
4843 msleep(delay);
4844 } else {
4845 pci_dbg(dev, "waiting %d ms for downstream link, after activation\n",
4846 delay);
4847 if (!pcie_wait_for_link_delay(dev, true, delay)) {
Mika Westerbergad9001f2019-11-12 12:16:17 +03004848 /* Did not train, no need to wait any further */
Lukas Wunner8a614492020-09-17 16:13:20 -05004849 pci_info(dev, "Data Link Layer Link Active not set in 1000 msec\n");
Mika Westerbergad9001f2019-11-12 12:16:17 +03004850 return;
4851 }
4852 }
4853
4854 if (!pci_device_is_present(child)) {
4855 pci_dbg(child, "waiting additional %d ms to become accessible\n", delay);
4856 msleep(delay);
4857 }
4858}
4859
Gavin Shan9e330022014-06-19 17:22:44 +10004860void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004861{
4862 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06004863
4864 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4865 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4866 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06004867
Alex Williamsonde0c5482013-08-08 14:10:13 -06004868 /*
4869 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004870 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06004871 */
4872 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06004873
4874 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4875 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06004876
4877 /*
4878 * Trhfa for conventional PCI is 2^25 clock cycles.
4879 * Assuming a minimum 33MHz clock this results in a 1s
4880 * delay before we can consider subordinate devices to
4881 * be re-initialized. PCIe has some ways to shorten this,
4882 * but we don't make use of them yet.
4883 */
4884 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06004885}
Gavin Shand92a2082014-04-24 18:00:24 +10004886
Gavin Shan9e330022014-06-19 17:22:44 +10004887void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4888{
4889 pci_reset_secondary_bus(dev);
4890}
4891
Gavin Shand92a2082014-04-24 18:00:24 +10004892/**
Sinan Kaya381634c2018-07-19 18:04:11 -05004893 * pci_bridge_secondary_bus_reset - Reset the secondary bus on a PCI bridge.
Gavin Shand92a2082014-04-24 18:00:24 +10004894 * @dev: Bridge device
4895 *
4896 * Use the bridge control register to assert reset on the secondary bus.
4897 * Devices on the secondary bus are left in power-on state.
4898 */
Sinan Kaya381634c2018-07-19 18:04:11 -05004899int pci_bridge_secondary_bus_reset(struct pci_dev *dev)
Gavin Shand92a2082014-04-24 18:00:24 +10004900{
4901 pcibios_reset_secondary_bus(dev);
Sinan Kaya01fd61c2018-02-27 14:14:11 -06004902
Sinan Kaya6b2f13512018-02-27 14:14:12 -06004903 return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS);
Gavin Shand92a2082014-04-24 18:00:24 +10004904}
Dennis Dalessandrobfc45602018-08-31 10:34:14 -07004905EXPORT_SYMBOL_GPL(pci_bridge_secondary_bus_reset);
Alex Williamson64e86742013-08-08 14:09:24 -06004906
4907static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
4908{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004909 struct pci_dev *pdev;
4910
Alex Williamsonf331a852015-01-15 18:16:04 -06004911 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4912 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004913 return -ENOTTY;
4914
4915 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4916 if (pdev != dev)
4917 return -ENOTTY;
4918
4919 if (probe)
4920 return 0;
4921
Sinan Kaya381634c2018-07-19 18:04:11 -05004922 return pci_bridge_secondary_bus_reset(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004923}
4924
Alex Williamson608c3882013-08-08 14:09:43 -06004925static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4926{
4927 int rc = -ENOTTY;
4928
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02004929 if (!hotplug || !try_module_get(hotplug->owner))
Alex Williamson608c3882013-08-08 14:09:43 -06004930 return rc;
4931
4932 if (hotplug->ops->reset_slot)
4933 rc = hotplug->ops->reset_slot(hotplug, probe);
4934
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02004935 module_put(hotplug->owner);
Alex Williamson608c3882013-08-08 14:09:43 -06004936
4937 return rc;
4938}
4939
4940static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4941{
Lukas Wunner10791142020-07-21 13:24:51 +02004942 if (dev->multifunction || dev->subordinate || !dev->slot ||
Alex Williamsonf331a852015-01-15 18:16:04 -06004943 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06004944 return -ENOTTY;
4945
Alex Williamson608c3882013-08-08 14:09:43 -06004946 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
4947}
4948
Alex Williamson77cb9852013-08-08 14:09:49 -06004949static void pci_dev_lock(struct pci_dev *dev)
4950{
4951 pci_cfg_access_lock(dev);
4952 /* block PM suspend, driver probe, etc. */
4953 device_lock(&dev->dev);
4954}
4955
Alex Williamson61cf16d2013-12-16 15:14:31 -07004956/* Return 1 on successful lock, 0 on contention */
4957static int pci_dev_trylock(struct pci_dev *dev)
4958{
4959 if (pci_cfg_access_trylock(dev)) {
4960 if (device_trylock(&dev->dev))
4961 return 1;
4962 pci_cfg_access_unlock(dev);
4963 }
4964
4965 return 0;
4966}
4967
Alex Williamson77cb9852013-08-08 14:09:49 -06004968static void pci_dev_unlock(struct pci_dev *dev)
4969{
4970 device_unlock(&dev->dev);
4971 pci_cfg_access_unlock(dev);
4972}
4973
Christoph Hellwig775755e2017-06-01 13:10:38 +02004974static void pci_dev_save_and_disable(struct pci_dev *dev)
Keith Busch3ebe7f92014-05-02 10:40:42 -06004975{
4976 const struct pci_error_handlers *err_handler =
4977 dev->driver ? dev->driver->err_handler : NULL;
Keith Busch3ebe7f92014-05-02 10:40:42 -06004978
Christoph Hellwigb014e962017-06-01 13:10:37 +02004979 /*
Christoph Hellwig775755e2017-06-01 13:10:38 +02004980 * dev->driver->err_handler->reset_prepare() is protected against
Christoph Hellwigb014e962017-06-01 13:10:37 +02004981 * races with ->remove() by the device lock, which must be held by
4982 * the caller.
4983 */
Christoph Hellwig775755e2017-06-01 13:10:38 +02004984 if (err_handler && err_handler->reset_prepare)
4985 err_handler->reset_prepare(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06004986
Alex Williamsona6cbaad2013-08-08 14:10:02 -06004987 /*
4988 * Wake-up device prior to save. PM registers default to D0 after
4989 * reset and a simple register restore doesn't reliably return
4990 * to a non-D0 state anyway.
4991 */
4992 pci_set_power_state(dev, PCI_D0);
4993
Alex Williamson77cb9852013-08-08 14:09:49 -06004994 pci_save_state(dev);
4995 /*
4996 * Disable the device by clearing the Command register, except for
4997 * INTx-disable which is set. This not only disables MMIO and I/O port
4998 * BARs, but also prevents the device from being Bus Master, preventing
4999 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
5000 * compliant devices, INTx-disable prevents legacy interrupts.
5001 */
5002 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
5003}
5004
5005static void pci_dev_restore(struct pci_dev *dev)
5006{
Christoph Hellwig775755e2017-06-01 13:10:38 +02005007 const struct pci_error_handlers *err_handler =
5008 dev->driver ? dev->driver->err_handler : NULL;
5009
Alex Williamson77cb9852013-08-08 14:09:49 -06005010 pci_restore_state(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06005011
Christoph Hellwig775755e2017-06-01 13:10:38 +02005012 /*
5013 * dev->driver->err_handler->reset_done() is protected against
5014 * races with ->remove() by the device lock, which must be held by
5015 * the caller.
5016 */
5017 if (err_handler && err_handler->reset_done)
5018 err_handler->reset_done(dev);
Sheng Yangd91cdc72008-11-11 17:17:47 +08005019}
Keith Busch3ebe7f92014-05-02 10:40:42 -06005020
Sheng Yangd91cdc72008-11-11 17:17:47 +08005021/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05005022 * __pci_reset_function_locked - reset a PCI device function while holding
5023 * the @dev mutex lock.
5024 * @dev: PCI device to reset
5025 *
5026 * Some devices allow an individual function to be reset without affecting
5027 * other functions in the same device. The PCI device must be responsive
5028 * to PCI config space in order to use this function.
5029 *
5030 * The device function is presumed to be unused and the caller is holding
5031 * the device mutex lock when this function is called.
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005032 *
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05005033 * Resetting the device will make the contents of PCI configuration space
5034 * random, so any caller of this must be prepared to reinitialise the
5035 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
5036 * etc.
5037 *
5038 * Returns 0 if the device function was successfully reset or negative if the
5039 * device doesn't support resetting a single function.
5040 */
5041int __pci_reset_function_locked(struct pci_dev *dev)
5042{
Christoph Hellwig52354b92017-06-01 13:10:39 +02005043 int rc;
5044
5045 might_sleep();
5046
Bjorn Helgaas832c418a2017-10-25 17:09:24 -05005047 /*
5048 * A reset method returns -ENOTTY if it doesn't support this device
5049 * and we should try the next method.
5050 *
5051 * If it returns 0 (success), we're finished. If it returns any
5052 * other error, we're also finished: this indicates that further
5053 * reset mechanisms might be broken on the device.
5054 */
Christoph Hellwig52354b92017-06-01 13:10:39 +02005055 rc = pci_dev_specific_reset(dev, 0);
5056 if (rc != -ENOTTY)
5057 return rc;
5058 if (pcie_has_flr(dev)) {
Sinan Kaya91295d72018-02-27 14:14:08 -06005059 rc = pcie_flr(dev);
5060 if (rc != -ENOTTY)
5061 return rc;
Christoph Hellwig52354b92017-06-01 13:10:39 +02005062 }
5063 rc = pci_af_flr(dev, 0);
5064 if (rc != -ENOTTY)
5065 return rc;
5066 rc = pci_pm_reset(dev, 0);
5067 if (rc != -ENOTTY)
5068 return rc;
5069 rc = pci_dev_reset_slot_function(dev, 0);
5070 if (rc != -ENOTTY)
5071 return rc;
5072 return pci_parent_bus_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05005073}
5074EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
5075
5076/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005077 * pci_probe_reset_function - check whether the device can be safely reset
5078 * @dev: PCI device to reset
5079 *
5080 * Some devices allow an individual function to be reset without affecting
5081 * other functions in the same device. The PCI device must be responsive
5082 * to PCI config space in order to use this function.
5083 *
5084 * Returns 0 if the device function can be reset or negative if the
5085 * device doesn't support resetting a single function.
5086 */
5087int pci_probe_reset_function(struct pci_dev *dev)
5088{
Christoph Hellwig52354b92017-06-01 13:10:39 +02005089 int rc;
5090
5091 might_sleep();
5092
5093 rc = pci_dev_specific_reset(dev, 1);
5094 if (rc != -ENOTTY)
5095 return rc;
5096 if (pcie_has_flr(dev))
5097 return 0;
5098 rc = pci_af_flr(dev, 1);
5099 if (rc != -ENOTTY)
5100 return rc;
5101 rc = pci_pm_reset(dev, 1);
5102 if (rc != -ENOTTY)
5103 return rc;
5104 rc = pci_dev_reset_slot_function(dev, 1);
5105 if (rc != -ENOTTY)
5106 return rc;
5107
5108 return pci_parent_bus_reset(dev, 1);
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005109}
5110
5111/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08005112 * pci_reset_function - quiesce and reset a PCI device function
5113 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08005114 *
5115 * Some devices allow an individual function to be reset without affecting
5116 * other functions in the same device. The PCI device must be responsive
5117 * to PCI config space in order to use this function.
5118 *
5119 * This function does not just reset the PCI portion of a device, but
5120 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02005121 * from __pci_reset_function_locked() in that it saves and restores device state
5122 * over the reset and takes the PCI device lock.
Sheng Yang8dd7f802008-10-21 17:38:25 +08005123 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08005124 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08005125 * device doesn't support resetting a single function.
5126 */
5127int pci_reset_function(struct pci_dev *dev)
5128{
Yu Zhao8c1c6992009-06-13 15:52:13 +08005129 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005130
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005131 if (!dev->reset_fn)
5132 return -ENOTTY;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005133
Christoph Hellwigb014e962017-06-01 13:10:37 +02005134 pci_dev_lock(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06005135 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005136
Christoph Hellwig52354b92017-06-01 13:10:39 +02005137 rc = __pci_reset_function_locked(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005138
Alex Williamson77cb9852013-08-08 14:09:49 -06005139 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02005140 pci_dev_unlock(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005141
Yu Zhao8c1c6992009-06-13 15:52:13 +08005142 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005143}
5144EXPORT_SYMBOL_GPL(pci_reset_function);
5145
Alex Williamson61cf16d2013-12-16 15:14:31 -07005146/**
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005147 * pci_reset_function_locked - quiesce and reset a PCI device function
5148 * @dev: PCI device to reset
5149 *
5150 * Some devices allow an individual function to be reset without affecting
5151 * other functions in the same device. The PCI device must be responsive
5152 * to PCI config space in order to use this function.
5153 *
5154 * This function does not just reset the PCI portion of a device, but
5155 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02005156 * from __pci_reset_function_locked() in that it saves and restores device state
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005157 * over the reset. It also differs from pci_reset_function() in that it
5158 * requires the PCI device lock to be held.
5159 *
5160 * Returns 0 if the device function was successfully reset or negative if the
5161 * device doesn't support resetting a single function.
5162 */
5163int pci_reset_function_locked(struct pci_dev *dev)
5164{
5165 int rc;
5166
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005167 if (!dev->reset_fn)
5168 return -ENOTTY;
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005169
5170 pci_dev_save_and_disable(dev);
5171
5172 rc = __pci_reset_function_locked(dev);
5173
5174 pci_dev_restore(dev);
5175
5176 return rc;
5177}
5178EXPORT_SYMBOL_GPL(pci_reset_function_locked);
5179
5180/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07005181 * pci_try_reset_function - quiesce and reset a PCI device function
5182 * @dev: PCI device to reset
5183 *
5184 * Same as above, except return -EAGAIN if unable to lock device.
5185 */
5186int pci_try_reset_function(struct pci_dev *dev)
5187{
5188 int rc;
5189
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005190 if (!dev->reset_fn)
5191 return -ENOTTY;
Alex Williamson61cf16d2013-12-16 15:14:31 -07005192
Christoph Hellwigb014e962017-06-01 13:10:37 +02005193 if (!pci_dev_trylock(dev))
5194 return -EAGAIN;
Alex Williamson61cf16d2013-12-16 15:14:31 -07005195
Christoph Hellwigb014e962017-06-01 13:10:37 +02005196 pci_dev_save_and_disable(dev);
Christoph Hellwig52354b92017-06-01 13:10:39 +02005197 rc = __pci_reset_function_locked(dev);
Sinan Kayacb5e0d02018-02-27 14:14:08 -06005198 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02005199 pci_dev_unlock(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005200
Alex Williamson61cf16d2013-12-16 15:14:31 -07005201 return rc;
5202}
5203EXPORT_SYMBOL_GPL(pci_try_reset_function);
5204
Alex Williamsonf331a852015-01-15 18:16:04 -06005205/* Do any devices on or below this bus prevent a bus reset? */
5206static bool pci_bus_resetable(struct pci_bus *bus)
5207{
5208 struct pci_dev *dev;
5209
David Daney35702772017-09-08 10:10:31 +02005210
5211 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5212 return false;
5213
Alex Williamsonf331a852015-01-15 18:16:04 -06005214 list_for_each_entry(dev, &bus->devices, bus_list) {
5215 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5216 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5217 return false;
5218 }
5219
5220 return true;
5221}
5222
Alex Williamson090a3c52013-08-08 14:09:55 -06005223/* Lock devices from the top of the tree down */
5224static void pci_bus_lock(struct pci_bus *bus)
5225{
5226 struct pci_dev *dev;
5227
5228 list_for_each_entry(dev, &bus->devices, bus_list) {
5229 pci_dev_lock(dev);
5230 if (dev->subordinate)
5231 pci_bus_lock(dev->subordinate);
5232 }
5233}
5234
5235/* Unlock devices from the bottom of the tree up */
5236static void pci_bus_unlock(struct pci_bus *bus)
5237{
5238 struct pci_dev *dev;
5239
5240 list_for_each_entry(dev, &bus->devices, bus_list) {
5241 if (dev->subordinate)
5242 pci_bus_unlock(dev->subordinate);
5243 pci_dev_unlock(dev);
5244 }
5245}
5246
Alex Williamson61cf16d2013-12-16 15:14:31 -07005247/* Return 1 on successful lock, 0 on contention */
5248static int pci_bus_trylock(struct pci_bus *bus)
5249{
5250 struct pci_dev *dev;
5251
5252 list_for_each_entry(dev, &bus->devices, bus_list) {
5253 if (!pci_dev_trylock(dev))
5254 goto unlock;
5255 if (dev->subordinate) {
5256 if (!pci_bus_trylock(dev->subordinate)) {
5257 pci_dev_unlock(dev);
5258 goto unlock;
5259 }
5260 }
5261 }
5262 return 1;
5263
5264unlock:
5265 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
5266 if (dev->subordinate)
5267 pci_bus_unlock(dev->subordinate);
5268 pci_dev_unlock(dev);
5269 }
5270 return 0;
5271}
5272
Alex Williamsonf331a852015-01-15 18:16:04 -06005273/* Do any devices on or below this slot prevent a bus reset? */
5274static bool pci_slot_resetable(struct pci_slot *slot)
5275{
5276 struct pci_dev *dev;
5277
Jan Glauber33ba90a2017-09-08 10:10:33 +02005278 if (slot->bus->self &&
5279 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5280 return false;
5281
Alex Williamsonf331a852015-01-15 18:16:04 -06005282 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5283 if (!dev->slot || dev->slot != slot)
5284 continue;
5285 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5286 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5287 return false;
5288 }
5289
5290 return true;
5291}
5292
Alex Williamson090a3c52013-08-08 14:09:55 -06005293/* Lock devices from the top of the tree down */
5294static void pci_slot_lock(struct pci_slot *slot)
5295{
5296 struct pci_dev *dev;
5297
5298 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5299 if (!dev->slot || dev->slot != slot)
5300 continue;
5301 pci_dev_lock(dev);
5302 if (dev->subordinate)
5303 pci_bus_lock(dev->subordinate);
5304 }
5305}
5306
5307/* Unlock devices from the bottom of the tree up */
5308static void pci_slot_unlock(struct pci_slot *slot)
5309{
5310 struct pci_dev *dev;
5311
5312 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5313 if (!dev->slot || dev->slot != slot)
5314 continue;
5315 if (dev->subordinate)
5316 pci_bus_unlock(dev->subordinate);
5317 pci_dev_unlock(dev);
5318 }
5319}
5320
Alex Williamson61cf16d2013-12-16 15:14:31 -07005321/* Return 1 on successful lock, 0 on contention */
5322static int pci_slot_trylock(struct pci_slot *slot)
5323{
5324 struct pci_dev *dev;
5325
5326 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5327 if (!dev->slot || dev->slot != slot)
5328 continue;
5329 if (!pci_dev_trylock(dev))
5330 goto unlock;
5331 if (dev->subordinate) {
5332 if (!pci_bus_trylock(dev->subordinate)) {
5333 pci_dev_unlock(dev);
5334 goto unlock;
5335 }
5336 }
5337 }
5338 return 1;
5339
5340unlock:
5341 list_for_each_entry_continue_reverse(dev,
5342 &slot->bus->devices, bus_list) {
5343 if (!dev->slot || dev->slot != slot)
5344 continue;
5345 if (dev->subordinate)
5346 pci_bus_unlock(dev->subordinate);
5347 pci_dev_unlock(dev);
5348 }
5349 return 0;
5350}
5351
Alex Williamsonddefc032019-02-18 12:46:46 -07005352/*
5353 * Save and disable devices from the top of the tree down while holding
5354 * the @dev mutex lock for the entire tree.
5355 */
5356static void pci_bus_save_and_disable_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005357{
5358 struct pci_dev *dev;
5359
5360 list_for_each_entry(dev, &bus->devices, bus_list) {
5361 pci_dev_save_and_disable(dev);
5362 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005363 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005364 }
5365}
5366
5367/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005368 * Restore devices from top of the tree down while holding @dev mutex lock
5369 * for the entire tree. Parent bridges need to be restored before we can
5370 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005371 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005372static void pci_bus_restore_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005373{
5374 struct pci_dev *dev;
5375
5376 list_for_each_entry(dev, &bus->devices, bus_list) {
5377 pci_dev_restore(dev);
5378 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005379 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005380 }
5381}
5382
Alex Williamsonddefc032019-02-18 12:46:46 -07005383/*
5384 * Save and disable devices from the top of the tree down while holding
5385 * the @dev mutex lock for the entire tree.
5386 */
5387static void pci_slot_save_and_disable_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005388{
5389 struct pci_dev *dev;
5390
5391 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5392 if (!dev->slot || dev->slot != slot)
5393 continue;
5394 pci_dev_save_and_disable(dev);
5395 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005396 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005397 }
5398}
5399
5400/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005401 * Restore devices from top of the tree down while holding @dev mutex lock
5402 * for the entire tree. Parent bridges need to be restored before we can
5403 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005404 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005405static void pci_slot_restore_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005406{
5407 struct pci_dev *dev;
5408
5409 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5410 if (!dev->slot || dev->slot != slot)
5411 continue;
5412 pci_dev_restore(dev);
5413 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005414 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005415 }
5416}
5417
5418static int pci_slot_reset(struct pci_slot *slot, int probe)
5419{
5420 int rc;
5421
Alex Williamsonf331a852015-01-15 18:16:04 -06005422 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06005423 return -ENOTTY;
5424
5425 if (!probe)
5426 pci_slot_lock(slot);
5427
5428 might_sleep();
5429
5430 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
5431
5432 if (!probe)
5433 pci_slot_unlock(slot);
5434
5435 return rc;
5436}
5437
5438/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005439 * pci_probe_reset_slot - probe whether a PCI slot can be reset
5440 * @slot: PCI slot to probe
5441 *
5442 * Return 0 if slot can be reset, negative if a slot reset is not supported.
5443 */
5444int pci_probe_reset_slot(struct pci_slot *slot)
5445{
5446 return pci_slot_reset(slot, 1);
5447}
5448EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
5449
5450/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005451 * __pci_reset_slot - Try to reset a PCI slot
Alex Williamson090a3c52013-08-08 14:09:55 -06005452 * @slot: PCI slot to reset
5453 *
5454 * A PCI bus may host multiple slots, each slot may support a reset mechanism
5455 * independent of other slots. For instance, some slots may support slot power
5456 * control. In the case of a 1:1 bus to slot architecture, this function may
5457 * wrap the bus reset to avoid spurious slot related events such as hotplug.
5458 * Generally a slot reset should be attempted before a bus reset. All of the
5459 * function of the slot and any subordinate buses behind the slot are reset
5460 * through this function. PCI config space of all devices in the slot and
5461 * behind the slot is saved before and restored after reset.
5462 *
Alex Williamson61cf16d2013-12-16 15:14:31 -07005463 * Same as above except return -EAGAIN if the slot cannot be locked
5464 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005465static int __pci_reset_slot(struct pci_slot *slot)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005466{
5467 int rc;
5468
5469 rc = pci_slot_reset(slot, 1);
5470 if (rc)
5471 return rc;
5472
Alex Williamson61cf16d2013-12-16 15:14:31 -07005473 if (pci_slot_trylock(slot)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005474 pci_slot_save_and_disable_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005475 might_sleep();
5476 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
Alex Williamsonddefc032019-02-18 12:46:46 -07005477 pci_slot_restore_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005478 pci_slot_unlock(slot);
5479 } else
5480 rc = -EAGAIN;
5481
Alex Williamson61cf16d2013-12-16 15:14:31 -07005482 return rc;
5483}
Alex Williamson61cf16d2013-12-16 15:14:31 -07005484
Alex Williamson090a3c52013-08-08 14:09:55 -06005485static int pci_bus_reset(struct pci_bus *bus, int probe)
5486{
Sinan Kaya18426232018-07-19 18:04:09 -05005487 int ret;
5488
Alex Williamsonf331a852015-01-15 18:16:04 -06005489 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06005490 return -ENOTTY;
5491
5492 if (probe)
5493 return 0;
5494
5495 pci_bus_lock(bus);
5496
5497 might_sleep();
5498
Sinan Kaya381634c2018-07-19 18:04:11 -05005499 ret = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamson090a3c52013-08-08 14:09:55 -06005500
5501 pci_bus_unlock(bus);
5502
Sinan Kaya18426232018-07-19 18:04:09 -05005503 return ret;
Alex Williamson090a3c52013-08-08 14:09:55 -06005504}
5505
5506/**
Keith Buschc4eed622018-09-20 10:27:11 -06005507 * pci_bus_error_reset - reset the bridge's subordinate bus
5508 * @bridge: The parent device that connects to the bus to reset
5509 *
5510 * This function will first try to reset the slots on this bus if the method is
5511 * available. If slot reset fails or is not available, this will fall back to a
5512 * secondary bus reset.
5513 */
5514int pci_bus_error_reset(struct pci_dev *bridge)
5515{
5516 struct pci_bus *bus = bridge->subordinate;
5517 struct pci_slot *slot;
5518
5519 if (!bus)
5520 return -ENOTTY;
5521
5522 mutex_lock(&pci_slot_mutex);
5523 if (list_empty(&bus->slots))
5524 goto bus_reset;
5525
5526 list_for_each_entry(slot, &bus->slots, list)
5527 if (pci_probe_reset_slot(slot))
5528 goto bus_reset;
5529
5530 list_for_each_entry(slot, &bus->slots, list)
5531 if (pci_slot_reset(slot, 0))
5532 goto bus_reset;
5533
5534 mutex_unlock(&pci_slot_mutex);
5535 return 0;
5536bus_reset:
5537 mutex_unlock(&pci_slot_mutex);
5538 return pci_bus_reset(bridge->subordinate, 0);
5539}
5540
5541/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005542 * pci_probe_reset_bus - probe whether a PCI bus can be reset
5543 * @bus: PCI bus to probe
5544 *
5545 * Return 0 if bus can be reset, negative if a bus reset is not supported.
5546 */
5547int pci_probe_reset_bus(struct pci_bus *bus)
5548{
5549 return pci_bus_reset(bus, 1);
5550}
5551EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
5552
5553/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005554 * __pci_reset_bus - Try to reset a PCI bus
Alex Williamson61cf16d2013-12-16 15:14:31 -07005555 * @bus: top level PCI bus to reset
5556 *
5557 * Same as above except return -EAGAIN if the bus cannot be locked
5558 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005559static int __pci_reset_bus(struct pci_bus *bus)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005560{
5561 int rc;
5562
5563 rc = pci_bus_reset(bus, 1);
5564 if (rc)
5565 return rc;
5566
Alex Williamson61cf16d2013-12-16 15:14:31 -07005567 if (pci_bus_trylock(bus)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005568 pci_bus_save_and_disable_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005569 might_sleep();
Sinan Kaya381634c2018-07-19 18:04:11 -05005570 rc = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamsonddefc032019-02-18 12:46:46 -07005571 pci_bus_restore_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005572 pci_bus_unlock(bus);
5573 } else
5574 rc = -EAGAIN;
5575
Alex Williamson61cf16d2013-12-16 15:14:31 -07005576 return rc;
5577}
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005578
5579/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005580 * pci_reset_bus - Try to reset a PCI bus
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005581 * @pdev: top level PCI device to reset via slot/bus
5582 *
5583 * Same as above except return -EAGAIN if the bus cannot be locked
5584 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005585int pci_reset_bus(struct pci_dev *pdev)
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005586{
Dennis Dalessandrod8a52812018-09-05 16:08:03 +00005587 return (!pci_probe_reset_slot(pdev->slot)) ?
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005588 __pci_reset_slot(pdev->slot) : __pci_reset_bus(pdev->bus);
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005589}
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005590EXPORT_SYMBOL_GPL(pci_reset_bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005591
5592/**
Peter Orubad556ad42007-05-15 13:59:13 +02005593 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
5594 * @dev: PCI device to query
5595 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005596 * Returns mmrbc: maximum designed memory read count in bytes or
5597 * appropriate error value.
Peter Orubad556ad42007-05-15 13:59:13 +02005598 */
5599int pcix_get_max_mmrbc(struct pci_dev *dev)
5600{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005601 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02005602 u32 stat;
5603
5604 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5605 if (!cap)
5606 return -EINVAL;
5607
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005608 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02005609 return -EINVAL;
5610
Dean Nelson25daeb52010-03-09 22:26:40 -05005611 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02005612}
5613EXPORT_SYMBOL(pcix_get_max_mmrbc);
5614
5615/**
5616 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
5617 * @dev: PCI device to query
5618 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005619 * Returns mmrbc: maximum memory read count in bytes or appropriate error
5620 * value.
Peter Orubad556ad42007-05-15 13:59:13 +02005621 */
5622int pcix_get_mmrbc(struct pci_dev *dev)
5623{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005624 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005625 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005626
5627 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5628 if (!cap)
5629 return -EINVAL;
5630
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005631 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5632 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005633
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005634 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02005635}
5636EXPORT_SYMBOL(pcix_get_mmrbc);
5637
5638/**
5639 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
5640 * @dev: PCI device to query
5641 * @mmrbc: maximum memory read count in bytes
5642 * valid values are 512, 1024, 2048, 4096
5643 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005644 * If possible sets maximum memory read byte count, some bridges have errata
Peter Orubad556ad42007-05-15 13:59:13 +02005645 * that prevent this.
5646 */
5647int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
5648{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005649 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005650 u32 stat, v, o;
5651 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005652
vignesh babu229f5af2007-08-13 18:23:14 +05305653 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005654 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005655
5656 v = ffs(mmrbc) - 10;
5657
5658 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5659 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005660 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005661
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005662 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
5663 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005664
5665 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
5666 return -E2BIG;
5667
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005668 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5669 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005670
5671 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
5672 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06005673 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02005674 return -EIO;
5675
5676 cmd &= ~PCI_X_CMD_MAX_READ;
5677 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005678 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
5679 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02005680 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005681 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02005682}
5683EXPORT_SYMBOL(pcix_set_mmrbc);
5684
5685/**
5686 * pcie_get_readrq - get PCI Express read request size
5687 * @dev: PCI device to query
5688 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005689 * Returns maximum memory read request in bytes or appropriate error value.
Peter Orubad556ad42007-05-15 13:59:13 +02005690 */
5691int pcie_get_readrq(struct pci_dev *dev)
5692{
Peter Orubad556ad42007-05-15 13:59:13 +02005693 u16 ctl;
5694
Jiang Liu59875ae2012-07-24 17:20:06 +08005695 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02005696
Jiang Liu59875ae2012-07-24 17:20:06 +08005697 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02005698}
5699EXPORT_SYMBOL(pcie_get_readrq);
5700
5701/**
5702 * pcie_set_readrq - set PCI Express maximum memory read request
5703 * @dev: PCI device to query
Randy Dunlap42e61f4a2007-07-23 21:42:11 -07005704 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005705 * valid values are 128, 256, 512, 1024, 2048, 4096
5706 *
Jon Masonc9b378c2011-06-28 18:26:25 -05005707 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005708 */
5709int pcie_set_readrq(struct pci_dev *dev, int rq)
5710{
Jiang Liu59875ae2012-07-24 17:20:06 +08005711 u16 v;
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005712 int ret;
Peter Orubad556ad42007-05-15 13:59:13 +02005713
vignesh babu229f5af2007-08-13 18:23:14 +05305714 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08005715 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005716
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005717 /*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005718 * If using the "performance" PCIe config, we clamp the read rq
5719 * size to the max packet size to keep the host bridge from
5720 * generating requests larger than we can cope with.
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005721 */
5722 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
5723 int mps = pcie_get_mps(dev);
5724
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005725 if (mps < rq)
5726 rq = mps;
5727 }
5728
5729 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02005730
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005731 ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
Jiang Liu59875ae2012-07-24 17:20:06 +08005732 PCI_EXP_DEVCTL_READRQ, v);
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005733
5734 return pcibios_err_to_errno(ret);
Peter Orubad556ad42007-05-15 13:59:13 +02005735}
5736EXPORT_SYMBOL(pcie_set_readrq);
5737
5738/**
Jon Masonb03e7492011-07-20 15:20:54 -05005739 * pcie_get_mps - get PCI Express maximum payload size
5740 * @dev: PCI device to query
5741 *
5742 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005743 */
5744int pcie_get_mps(struct pci_dev *dev)
5745{
Jon Masonb03e7492011-07-20 15:20:54 -05005746 u16 ctl;
5747
Jiang Liu59875ae2012-07-24 17:20:06 +08005748 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05005749
Jiang Liu59875ae2012-07-24 17:20:06 +08005750 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05005751}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005752EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005753
5754/**
5755 * pcie_set_mps - set PCI Express maximum payload size
5756 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07005757 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005758 * valid values are 128, 256, 512, 1024, 2048, 4096
5759 *
5760 * If possible sets maximum payload size
5761 */
5762int pcie_set_mps(struct pci_dev *dev, int mps)
5763{
Jiang Liu59875ae2012-07-24 17:20:06 +08005764 u16 v;
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005765 int ret;
Jon Masonb03e7492011-07-20 15:20:54 -05005766
5767 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08005768 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05005769
5770 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07005771 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08005772 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05005773 v <<= 5;
5774
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005775 ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
Jiang Liu59875ae2012-07-24 17:20:06 +08005776 PCI_EXP_DEVCTL_PAYLOAD, v);
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005777
5778 return pcibios_err_to_errno(ret);
Jon Masonb03e7492011-07-20 15:20:54 -05005779}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005780EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005781
5782/**
Tal Gilboa6db79a82018-03-30 08:37:44 -05005783 * pcie_bandwidth_available - determine minimum link settings of a PCIe
5784 * device and its bandwidth limitation
5785 * @dev: PCI device to query
5786 * @limiting_dev: storage for device causing the bandwidth limitation
5787 * @speed: storage for speed of limiting device
5788 * @width: storage for width of limiting device
5789 *
5790 * Walk up the PCI device chain and find the point where the minimum
5791 * bandwidth is available. Return the bandwidth available there and (if
5792 * limiting_dev, speed, and width pointers are supplied) information about
5793 * that point. The bandwidth returned is in Mb/s, i.e., megabits/second of
5794 * raw bandwidth.
5795 */
5796u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
5797 enum pci_bus_speed *speed,
5798 enum pcie_link_width *width)
5799{
5800 u16 lnksta;
5801 enum pci_bus_speed next_speed;
5802 enum pcie_link_width next_width;
5803 u32 bw, next_bw;
5804
5805 if (speed)
5806 *speed = PCI_SPEED_UNKNOWN;
5807 if (width)
5808 *width = PCIE_LNK_WIDTH_UNKNOWN;
5809
5810 bw = 0;
5811
5812 while (dev) {
5813 pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
5814
5815 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
5816 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
5817 PCI_EXP_LNKSTA_NLW_SHIFT;
5818
5819 next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);
5820
5821 /* Check if current device limits the total bandwidth */
5822 if (!bw || next_bw <= bw) {
5823 bw = next_bw;
5824
5825 if (limiting_dev)
5826 *limiting_dev = dev;
5827 if (speed)
5828 *speed = next_speed;
5829 if (width)
5830 *width = next_width;
5831 }
5832
5833 dev = pci_upstream_bridge(dev);
5834 }
5835
5836 return bw;
5837}
5838EXPORT_SYMBOL(pcie_bandwidth_available);
5839
5840/**
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005841 * pcie_get_speed_cap - query for the PCI device's link speed capability
5842 * @dev: PCI device to query
5843 *
5844 * Query the PCI device speed capability. Return the maximum link speed
5845 * supported by the device.
5846 */
5847enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
5848{
5849 u32 lnkcap2, lnkcap;
5850
5851 /*
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06005852 * Link Capabilities 2 was added in PCIe r3.0, sec 7.8.18. The
5853 * implementation note there recommends using the Supported Link
5854 * Speeds Vector in Link Capabilities 2 when supported.
5855 *
5856 * Without Link Capabilities 2, i.e., prior to PCIe r3.0, software
5857 * should use the Supported Link Speeds field in Link Capabilities,
5858 * where only 2.5 GT/s and 5.0 GT/s speeds were defined.
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005859 */
5860 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
Yicong Yang757bfaa2020-02-17 19:13:03 +08005861
5862 /* PCIe r3.0-compliant */
5863 if (lnkcap2)
5864 return PCIE_LNKCAP2_SLS2SPEED(lnkcap2);
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005865
5866 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06005867 if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_5_0GB)
5868 return PCIE_SPEED_5_0GT;
5869 else if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_2_5GB)
5870 return PCIE_SPEED_2_5GT;
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005871
5872 return PCI_SPEED_UNKNOWN;
5873}
Alex Deucher576c7212018-06-25 13:17:41 -05005874EXPORT_SYMBOL(pcie_get_speed_cap);
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005875
5876/**
Tal Gilboac70b65f2018-03-30 08:24:36 -05005877 * pcie_get_width_cap - query for the PCI device's link width capability
5878 * @dev: PCI device to query
5879 *
5880 * Query the PCI device width capability. Return the maximum link width
5881 * supported by the device.
5882 */
5883enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
5884{
5885 u32 lnkcap;
5886
5887 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
5888 if (lnkcap)
5889 return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;
5890
5891 return PCIE_LNK_WIDTH_UNKNOWN;
5892}
Alex Deucher576c7212018-06-25 13:17:41 -05005893EXPORT_SYMBOL(pcie_get_width_cap);
Tal Gilboac70b65f2018-03-30 08:24:36 -05005894
5895/**
Tal Gilboab852f632018-03-30 08:32:03 -05005896 * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
5897 * @dev: PCI device
5898 * @speed: storage for link speed
5899 * @width: storage for link width
5900 *
5901 * Calculate a PCI device's link bandwidth by querying for its link speed
5902 * and width, multiplying them, and applying encoding overhead. The result
5903 * is in Mb/s, i.e., megabits/second of raw bandwidth.
5904 */
5905u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
5906 enum pcie_link_width *width)
5907{
5908 *speed = pcie_get_speed_cap(dev);
5909 *width = pcie_get_width_cap(dev);
5910
5911 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
5912 return 0;
5913
5914 return *width * PCIE_SPEED2MBS_ENC(*speed);
5915}
5916
5917/**
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005918 * __pcie_print_link_status - Report the PCI device's link speed and width
Tal Gilboa9e506a72018-03-30 08:56:47 -05005919 * @dev: PCI device to query
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005920 * @verbose: Print info even when enough bandwidth is available
Tal Gilboa9e506a72018-03-30 08:56:47 -05005921 *
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005922 * If the available bandwidth at the device is less than the device is
5923 * capable of, report the device's maximum possible bandwidth and the
5924 * upstream link that limits its performance. If @verbose, always print
5925 * the available bandwidth, even if the device isn't constrained.
Tal Gilboa9e506a72018-03-30 08:56:47 -05005926 */
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005927void __pcie_print_link_status(struct pci_dev *dev, bool verbose)
Tal Gilboa9e506a72018-03-30 08:56:47 -05005928{
5929 enum pcie_link_width width, width_cap;
5930 enum pci_bus_speed speed, speed_cap;
5931 struct pci_dev *limiting_dev = NULL;
5932 u32 bw_avail, bw_cap;
5933
5934 bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
5935 bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);
5936
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005937 if (bw_avail >= bw_cap && verbose)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05005938 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth (%s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05005939 bw_cap / 1000, bw_cap % 1000,
Bjorn Helgaas6348a342020-02-28 15:24:52 -06005940 pci_speed_string(speed_cap), width_cap);
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005941 else if (bw_avail < bw_cap)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05005942 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05005943 bw_avail / 1000, bw_avail % 1000,
Bjorn Helgaas6348a342020-02-28 15:24:52 -06005944 pci_speed_string(speed), width,
Tal Gilboa9e506a72018-03-30 08:56:47 -05005945 limiting_dev ? pci_name(limiting_dev) : "<unknown>",
5946 bw_cap / 1000, bw_cap % 1000,
Bjorn Helgaas6348a342020-02-28 15:24:52 -06005947 pci_speed_string(speed_cap), width_cap);
Tal Gilboa9e506a72018-03-30 08:56:47 -05005948}
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005949
5950/**
5951 * pcie_print_link_status - Report the PCI device's link speed and width
5952 * @dev: PCI device to query
5953 *
5954 * Report the available bandwidth at the device.
5955 */
5956void pcie_print_link_status(struct pci_dev *dev)
5957{
5958 __pcie_print_link_status(dev, true);
5959}
Tal Gilboa9e506a72018-03-30 08:56:47 -05005960EXPORT_SYMBOL(pcie_print_link_status);
5961
5962/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005963 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08005964 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005965 * @flags: resource type mask to be selected
5966 *
5967 * This helper routine makes bar mask from the type of resource.
5968 */
5969int pci_select_bars(struct pci_dev *dev, unsigned long flags)
5970{
5971 int i, bars = 0;
5972 for (i = 0; i < PCI_NUM_RESOURCES; i++)
5973 if (pci_resource_flags(dev, i) & flags)
5974 bars |= (1 << i);
5975 return bars;
5976}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06005977EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005978
Mike Travis95a8b6e2010-02-02 14:38:13 -08005979/* Some architectures require additional programming to enable VGA */
5980static arch_set_vga_state_t arch_set_vga_state;
5981
5982void __init pci_register_set_vga_state(arch_set_vga_state_t func)
5983{
5984 arch_set_vga_state = func; /* NULL disables */
5985}
5986
5987static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04005988 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08005989{
5990 if (arch_set_vga_state)
5991 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10005992 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08005993 return 0;
5994}
5995
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005996/**
5997 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07005998 * @dev: the PCI device
5999 * @decode: true = enable decoding, false = disable decoding
6000 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07006001 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10006002 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006003 */
6004int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10006005 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006006{
6007 struct pci_bus *bus;
6008 struct pci_dev *bridge;
6009 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08006010 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006011
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06006012 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006013
Mike Travis95a8b6e2010-02-02 14:38:13 -08006014 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10006015 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08006016 if (rc)
6017 return rc;
6018
Dave Airlie3448a192010-06-01 15:32:24 +10006019 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
6020 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Krzysztof Wilczyński0a98bb92020-09-25 22:45:55 +00006021 if (decode)
Dave Airlie3448a192010-06-01 15:32:24 +10006022 cmd |= command_bits;
6023 else
6024 cmd &= ~command_bits;
6025 pci_write_config_word(dev, PCI_COMMAND, cmd);
6026 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006027
Dave Airlie3448a192010-06-01 15:32:24 +10006028 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006029 return 0;
6030
6031 bus = dev->bus;
6032 while (bus) {
6033 bridge = bus->self;
6034 if (bridge) {
6035 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
6036 &cmd);
Krzysztof Wilczyński0a98bb92020-09-25 22:45:55 +00006037 if (decode)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006038 cmd |= PCI_BRIDGE_CTL_VGA;
6039 else
6040 cmd &= ~PCI_BRIDGE_CTL_VGA;
6041 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
6042 cmd);
6043 }
6044 bus = bus->parent;
6045 }
6046 return 0;
6047}
6048
Kai-Heng Feng52525b72019-10-18 15:38:47 +08006049#ifdef CONFIG_ACPI
6050bool pci_pr3_present(struct pci_dev *pdev)
6051{
6052 struct acpi_device *adev;
6053
6054 if (acpi_disabled)
6055 return false;
6056
6057 adev = ACPI_COMPANION(&pdev->dev);
6058 if (!adev)
6059 return false;
6060
6061 return adev->power.flags.power_resources &&
6062 acpi_has_method(adev->handle, "_PR3");
6063}
6064EXPORT_SYMBOL_GPL(pci_pr3_present);
6065#endif
6066
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006067/**
6068 * pci_add_dma_alias - Add a DMA devfn alias for a device
6069 * @dev: the PCI device for which alias is added
James Sewart09298542019-12-10 16:07:30 -06006070 * @devfn_from: alias slot and function
6071 * @nr_devfns: number of subsequent devfns to alias
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006072 *
Logan Gunthorpef778a0d2018-05-30 14:13:11 -06006073 * This helper encodes an 8-bit devfn as a bit number in dma_alias_mask
6074 * which is used to program permissible bus-devfn source addresses for DMA
6075 * requests in an IOMMU. These aliases factor into IOMMU group creation
6076 * and are useful for devices generating DMA requests beyond or different
6077 * from their logical bus-devfn. Examples include device quirks where the
6078 * device simply uses the wrong devfn, as well as non-transparent bridges
6079 * where the alias may be a proxy for devices in another domain.
6080 *
6081 * IOMMU group creation is performed during device discovery or addition,
6082 * prior to any potential DMA mapping and therefore prior to driver probing
6083 * (especially for userspace assigned devices where IOMMU group definition
6084 * cannot be left as a userspace activity). DMA aliases should therefore
6085 * be configured via quirks, such as the PCI fixup header quirk.
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006086 */
James Sewart09298542019-12-10 16:07:30 -06006087void pci_add_dma_alias(struct pci_dev *dev, u8 devfn_from, unsigned nr_devfns)
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006088{
James Sewart09298542019-12-10 16:07:30 -06006089 int devfn_to;
6090
6091 nr_devfns = min(nr_devfns, (unsigned) MAX_NR_DEVFNS - devfn_from);
6092 devfn_to = devfn_from + nr_devfns - 1;
6093
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006094 if (!dev->dma_alias_mask)
James Sewartf8bf2ae2019-12-10 15:51:33 -06006095 dev->dma_alias_mask = bitmap_zalloc(MAX_NR_DEVFNS, GFP_KERNEL);
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006096 if (!dev->dma_alias_mask) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006097 pci_warn(dev, "Unable to allocate DMA alias mask\n");
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006098 return;
6099 }
6100
James Sewart09298542019-12-10 16:07:30 -06006101 bitmap_set(dev->dma_alias_mask, devfn_from, nr_devfns);
6102
6103 if (nr_devfns == 1)
6104 pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
6105 PCI_SLOT(devfn_from), PCI_FUNC(devfn_from));
6106 else if (nr_devfns > 1)
6107 pci_info(dev, "Enabling fixed DMA alias for devfn range from %02x.%d to %02x.%d\n",
6108 PCI_SLOT(devfn_from), PCI_FUNC(devfn_from),
6109 PCI_SLOT(devfn_to), PCI_FUNC(devfn_to));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006110}
6111
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006112bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
6113{
6114 return (dev1->dma_alias_mask &&
6115 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
6116 (dev2->dma_alias_mask &&
Jon Derrick2856ba62020-01-21 06:37:47 -07006117 test_bit(dev1->devfn, dev2->dma_alias_mask)) ||
6118 pci_real_dma_dev(dev1) == dev2 ||
6119 pci_real_dma_dev(dev2) == dev1;
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006120}
6121
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01006122bool pci_device_is_present(struct pci_dev *pdev)
6123{
6124 u32 v;
6125
Keith Buschfe2bd752017-03-29 22:49:17 -05006126 if (pci_dev_is_disconnected(pdev))
6127 return false;
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01006128 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
6129}
6130EXPORT_SYMBOL_GPL(pci_device_is_present);
6131
Rafael J. Wysocki08249652015-04-13 16:23:36 +02006132void pci_ignore_hotplug(struct pci_dev *dev)
6133{
6134 struct pci_dev *bridge = dev->bus->self;
6135
6136 dev->ignore_hotplug = 1;
6137 /* Propagate the "ignore hotplug" setting to the parent bridge. */
6138 if (bridge)
6139 bridge->ignore_hotplug = 1;
6140}
6141EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
6142
Jon Derrick2856ba62020-01-21 06:37:47 -07006143/**
6144 * pci_real_dma_dev - Get PCI DMA device for PCI device
6145 * @dev: the PCI device that may have a PCI DMA alias
6146 *
6147 * Permits the platform to provide architecture-specific functionality to
6148 * devices needing to alias DMA to another PCI device on another PCI bus. If
6149 * the PCI device is on the same bus, it is recommended to use
6150 * pci_add_dma_alias(). This is the default implementation. Architecture
6151 * implementations can override this.
6152 */
6153struct pci_dev __weak *pci_real_dma_dev(struct pci_dev *dev)
6154{
6155 return dev;
6156}
6157
Yongji Xie0a701aa2017-04-10 19:58:12 +08006158resource_size_t __weak pcibios_default_alignment(void)
6159{
6160 return 0;
6161}
6162
Denis Efremovb8074aa2019-07-29 13:13:57 +03006163/*
6164 * Arches that don't want to expose struct resource to userland as-is in
6165 * sysfs and /proc can implement their own pci_resource_to_user().
6166 */
6167void __weak pci_resource_to_user(const struct pci_dev *dev, int bar,
6168 const struct resource *rsrc,
6169 resource_size_t *start, resource_size_t *end)
6170{
6171 *start = rsrc->start;
6172 *end = rsrc->end;
6173}
6174
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006175static char *resource_alignment_param;
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00006176static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006177
6178/**
6179 * pci_specified_resource_alignment - get resource alignment specified by user.
6180 * @dev: the PCI device to get
Yongji Xiee3adec72017-04-10 19:58:14 +08006181 * @resize: whether or not to change resources' size when reassigning alignment
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006182 *
6183 * RETURNS: Resource alignment if it is specified.
6184 * Zero if it is not specified.
6185 */
Yongji Xiee3adec72017-04-10 19:58:14 +08006186static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
6187 bool *resize)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006188{
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006189 int align_order, count;
Yongji Xie0a701aa2017-04-10 19:58:12 +08006190 resource_size_t align = pcibios_default_alignment();
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006191 const char *p;
6192 int ret;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006193
6194 spin_lock(&resource_alignment_lock);
6195 p = resource_alignment_param;
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006196 if (!p || !*p)
Yongji Xief0b99f72016-09-13 17:00:31 +08006197 goto out;
6198 if (pci_has_flag(PCI_PROBE_ONLY)) {
Yongji Xie0a701aa2017-04-10 19:58:12 +08006199 align = 0;
Yongji Xief0b99f72016-09-13 17:00:31 +08006200 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
6201 goto out;
6202 }
6203
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006204 while (*p) {
6205 count = 0;
6206 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
6207 p[count] == '@') {
6208 p += count + 1;
6209 } else {
6210 align_order = -1;
6211 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006212
6213 ret = pci_dev_str_match(dev, p, &p);
6214 if (ret == 1) {
6215 *resize = true;
6216 if (align_order == -1)
6217 align = PAGE_SIZE;
6218 else
6219 align = 1 << align_order;
6220 break;
6221 } else if (ret < 0) {
6222 pr_err("PCI: Can't parse resource_alignment parameter: %s\n",
6223 p);
6224 break;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006225 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006226
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006227 if (*p != ';' && *p != ',') {
6228 /* End of param or invalid format */
6229 break;
6230 }
6231 p++;
6232 }
Yongji Xief0b99f72016-09-13 17:00:31 +08006233out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006234 spin_unlock(&resource_alignment_lock);
6235 return align;
6236}
6237
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006238static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
Yongji Xiee3adec72017-04-10 19:58:14 +08006239 resource_size_t align, bool resize)
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006240{
6241 struct resource *r = &dev->resource[bar];
6242 resource_size_t size;
6243
6244 if (!(r->flags & IORESOURCE_MEM))
6245 return;
6246
6247 if (r->flags & IORESOURCE_PCI_FIXED) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006248 pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006249 bar, r, (unsigned long long)align);
6250 return;
6251 }
6252
6253 size = resource_size(r);
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006254 if (size >= align)
6255 return;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006256
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006257 /*
Yongji Xiee3adec72017-04-10 19:58:14 +08006258 * Increase the alignment of the resource. There are two ways we
6259 * can do this:
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006260 *
Yongji Xiee3adec72017-04-10 19:58:14 +08006261 * 1) Increase the size of the resource. BARs are aligned on their
6262 * size, so when we reallocate space for this resource, we'll
6263 * allocate it with the larger alignment. This also prevents
6264 * assignment of any other BARs inside the alignment region, so
6265 * if we're requesting page alignment, this means no other BARs
6266 * will share the page.
6267 *
6268 * The disadvantage is that this makes the resource larger than
6269 * the hardware BAR, which may break drivers that compute things
6270 * based on the resource size, e.g., to find registers at a
6271 * fixed offset before the end of the BAR.
6272 *
6273 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
6274 * set r->start to the desired alignment. By itself this
6275 * doesn't prevent other BARs being put inside the alignment
6276 * region, but if we realign *every* resource of every device in
6277 * the system, none of them will share an alignment region.
6278 *
6279 * When the user has requested alignment for only some devices via
6280 * the "pci=resource_alignment" argument, "resize" is true and we
6281 * use the first method. Otherwise we assume we're aligning all
6282 * devices and we use the second.
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006283 */
Yongji Xiee3adec72017-04-10 19:58:14 +08006284
Frederick Lawler7506dc72018-01-18 12:55:24 -06006285 pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006286 bar, r, (unsigned long long)align);
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006287
Yongji Xiee3adec72017-04-10 19:58:14 +08006288 if (resize) {
6289 r->start = 0;
6290 r->end = align - 1;
6291 } else {
6292 r->flags &= ~IORESOURCE_SIZEALIGN;
6293 r->flags |= IORESOURCE_STARTALIGN;
6294 r->start = align;
6295 r->end = r->start + size - 1;
6296 }
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006297 r->flags |= IORESOURCE_UNSET;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006298}
6299
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006300/*
6301 * This function disables memory decoding and releases memory resources
6302 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
6303 * It also rounds up size to specified alignment.
6304 * Later on, the kernel will assign page-aligned memory resource back
6305 * to the device.
6306 */
6307void pci_reassigndev_resource_alignment(struct pci_dev *dev)
6308{
6309 int i;
6310 struct resource *r;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006311 resource_size_t align;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006312 u16 command;
Yongji Xiee3adec72017-04-10 19:58:14 +08006313 bool resize = false;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006314
Yongji Xie62d9a782016-09-13 17:00:32 +08006315 /*
6316 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
6317 * 3.4.1.11. Their resources are allocated from the space
6318 * described by the VF BARx register in the PF's SR-IOV capability.
6319 * We can't influence their alignment here.
6320 */
6321 if (dev->is_virtfn)
6322 return;
6323
Yinghai Lu10c463a2012-03-18 22:46:26 -07006324 /* check if specified PCI is target device to reassign */
Yongji Xiee3adec72017-04-10 19:58:14 +08006325 align = pci_specified_resource_alignment(dev, &resize);
Yinghai Lu10c463a2012-03-18 22:46:26 -07006326 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006327 return;
6328
6329 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
6330 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006331 pci_warn(dev, "Can't reassign resources to host bridge\n");
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006332 return;
6333 }
6334
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006335 pci_read_config_word(dev, PCI_COMMAND, &command);
6336 command &= ~PCI_COMMAND_MEMORY;
6337 pci_write_config_word(dev, PCI_COMMAND, command);
6338
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006339 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
Yongji Xiee3adec72017-04-10 19:58:14 +08006340 pci_request_resource_alignment(dev, i, align, resize);
Yongji Xief0b99f72016-09-13 17:00:31 +08006341
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006342 /*
6343 * Need to disable bridge's resource window,
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006344 * to enable the kernel to reassign new resource
6345 * window later on.
6346 */
Honghui Zhangb2fb5cc2018-10-16 18:44:43 +08006347 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006348 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
6349 r = &dev->resource[i];
6350 if (!(r->flags & IORESOURCE_MEM))
6351 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07006352 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006353 r->end = resource_size(r) - 1;
6354 r->start = 0;
6355 }
6356 pci_disable_bridge_window(dev);
6357 }
6358}
6359
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006360static ssize_t resource_alignment_show(struct bus_type *bus, char *buf)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006361{
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006362 size_t count = 0;
6363
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006364 spin_lock(&resource_alignment_lock);
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006365 if (resource_alignment_param)
Krzysztof Wilczyńskie7a74992020-08-24 23:39:16 +00006366 count = scnprintf(buf, PAGE_SIZE, "%s", resource_alignment_param);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006367 spin_unlock(&resource_alignment_lock);
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006368
Logan Gunthorpee4990812019-08-22 10:10:13 -06006369 /*
6370 * When set by the command line, resource_alignment_param will not
6371 * have a trailing line feed, which is ugly. So conditionally add
6372 * it here.
6373 */
6374 if (count >= 2 && buf[count - 2] != '\n' && count < PAGE_SIZE - 1) {
6375 buf[count - 1] = '\n';
6376 buf[count++] = 0;
6377 }
6378
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006379 return count;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006380}
6381
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006382static ssize_t resource_alignment_store(struct bus_type *bus,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006383 const char *buf, size_t count)
6384{
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006385 char *param = kstrndup(buf, count, GFP_KERNEL);
6386
6387 if (!param)
6388 return -ENOMEM;
6389
6390 spin_lock(&resource_alignment_lock);
6391 kfree(resource_alignment_param);
6392 resource_alignment_param = param;
6393 spin_unlock(&resource_alignment_lock);
6394 return count;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006395}
6396
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006397static BUS_ATTR_RW(resource_alignment);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006398
6399static int __init pci_resource_alignment_sysfs_init(void)
6400{
6401 return bus_create_file(&pci_bus_type,
6402 &bus_attr_resource_alignment);
6403}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006404late_initcall(pci_resource_alignment_sysfs_init);
6405
Bill Pemberton15856ad2012-11-21 15:35:00 -05006406static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006407{
6408#ifdef CONFIG_PCI_DOMAINS
6409 pci_domains_supported = 0;
6410#endif
6411}
6412
Jan Kiszkaae07b782018-05-15 11:07:00 +02006413#ifdef CONFIG_PCI_DOMAINS_GENERIC
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006414static atomic_t __domain_nr = ATOMIC_INIT(-1);
6415
Jan Kiszkaae07b782018-05-15 11:07:00 +02006416static int pci_get_new_domain_nr(void)
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006417{
6418 return atomic_inc_return(&__domain_nr);
6419}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006420
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006421static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006422{
6423 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006424 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006425
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006426 if (parent)
6427 domain = of_get_pci_domain_nr(parent->of_node);
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06006428
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006429 /*
6430 * Check DT domain and use_dt_domains values.
6431 *
6432 * If DT domain property is valid (domain >= 0) and
6433 * use_dt_domains != 0, the DT assignment is valid since this means
6434 * we have not previously allocated a domain number by using
6435 * pci_get_new_domain_nr(); we should also update use_dt_domains to
6436 * 1, to indicate that we have just assigned a domain number from
6437 * DT.
6438 *
6439 * If DT domain property value is not valid (ie domain < 0), and we
6440 * have not previously assigned a domain number from DT
6441 * (use_dt_domains != 1) we should assign a domain number by
6442 * using the:
6443 *
6444 * pci_get_new_domain_nr()
6445 *
6446 * API and update the use_dt_domains value to keep track of method we
6447 * are using to assign domain numbers (use_dt_domains = 0).
6448 *
6449 * All other combinations imply we have a platform that is trying
6450 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
6451 * which is a recipe for domain mishandling and it is prevented by
6452 * invalidating the domain value (domain = -1) and printing a
6453 * corresponding error.
6454 */
6455 if (domain >= 0 && use_dt_domains) {
6456 use_dt_domains = 1;
6457 } else if (domain < 0 && use_dt_domains != 1) {
6458 use_dt_domains = 0;
6459 domain = pci_get_new_domain_nr();
6460 } else {
Shawn Lin9df1c6e2018-03-01 09:26:55 +08006461 if (parent)
6462 pr_err("Node %pOF has ", parent->of_node);
6463 pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006464 domain = -1;
6465 }
6466
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02006467 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006468}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006469
6470int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
6471{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05006472 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
6473 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006474}
6475#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006476
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006477/**
Taku Izumi642c92d2012-10-30 15:26:18 +09006478 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006479 *
6480 * Returns 1 if we can access PCI extended config space (offsets
6481 * greater than 0xff). This is the default implementation. Architecture
6482 * implementations can override this.
6483 */
Taku Izumi642c92d2012-10-30 15:26:18 +09006484int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006485{
6486 return 1;
6487}
6488
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11006489void __weak pci_fixup_cardbus(struct pci_bus *bus)
6490{
6491}
6492EXPORT_SYMBOL(pci_fixup_cardbus);
6493
Al Viroad04d312008-11-22 17:37:14 +00006494static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006495{
6496 while (str) {
6497 char *k = strchr(str, ',');
6498 if (k)
6499 *k++ = 0;
6500 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006501 if (!strcmp(str, "nomsi")) {
6502 pci_no_msi();
Gil Kupfercef74402018-05-10 17:56:02 -05006503 } else if (!strncmp(str, "noats", 5)) {
6504 pr_info("PCIe: ATS is disabled\n");
6505 pcie_ats_disabled = true;
Randy Dunlap7f785762007-10-05 13:17:58 -07006506 } else if (!strcmp(str, "noaer")) {
6507 pci_no_aer();
Sinan Kaya11eb0e02018-06-04 22:16:09 -04006508 } else if (!strcmp(str, "earlydump")) {
6509 pci_early_dump = true;
Yinghai Lub55438f2012-02-23 19:23:30 -08006510 } else if (!strncmp(str, "realloc=", 8)) {
6511 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07006512 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08006513 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006514 } else if (!strcmp(str, "nodomains")) {
6515 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01006516 } else if (!strncmp(str, "noari", 5)) {
6517 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08006518 } else if (!strncmp(str, "cbiosize=", 9)) {
6519 pci_cardbus_io_size = memparse(str + 9, &str);
6520 } else if (!strncmp(str, "cbmemsize=", 10)) {
6521 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006522 } else if (!strncmp(str, "resource_alignment=", 19)) {
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006523 resource_alignment_param = str + 19;
Andrew Patterson43c16402009-04-22 16:52:09 -06006524 } else if (!strncmp(str, "ecrc=", 5)) {
6525 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07006526 } else if (!strncmp(str, "hpiosize=", 9)) {
6527 pci_hotplug_io_size = memparse(str + 9, &str);
Nicholas Johnsond7b8a212019-10-23 12:12:29 +00006528 } else if (!strncmp(str, "hpmmiosize=", 11)) {
6529 pci_hotplug_mmio_size = memparse(str + 11, &str);
6530 } else if (!strncmp(str, "hpmmioprefsize=", 15)) {
6531 pci_hotplug_mmio_pref_size = memparse(str + 15, &str);
Eric W. Biederman28760482009-09-09 14:09:24 -07006532 } else if (!strncmp(str, "hpmemsize=", 10)) {
Nicholas Johnsond7b8a212019-10-23 12:12:29 +00006533 pci_hotplug_mmio_size = memparse(str + 10, &str);
6534 pci_hotplug_mmio_pref_size = pci_hotplug_mmio_size;
Keith Busche16b4662016-07-21 21:40:28 -06006535 } else if (!strncmp(str, "hpbussize=", 10)) {
6536 pci_hotplug_bus_size =
6537 simple_strtoul(str + 10, &str, 0);
6538 if (pci_hotplug_bus_size > 0xff)
6539 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05006540 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
6541 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05006542 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
6543 pcie_bus_config = PCIE_BUS_SAFE;
6544 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
6545 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05006546 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
6547 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06006548 } else if (!strncmp(str, "pcie_scan_all", 13)) {
6549 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06006550 } else if (!strncmp(str, "disable_acs_redir=", 18)) {
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006551 disable_acs_redir_param = str + 18;
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006552 } else {
Mohan Kumar25da8db2019-04-20 07:03:46 +03006553 pr_err("PCI: Unknown option `%s'\n", str);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006554 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006555 }
6556 str = k;
6557 }
Andi Kleen0637a702006-09-26 10:52:41 +02006558 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006559}
Andi Kleen0637a702006-09-26 10:52:41 +02006560early_param("pci", pci_setup);
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006561
6562/*
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006563 * 'resource_alignment_param' and 'disable_acs_redir_param' are initialized
6564 * in pci_setup(), above, to point to data in the __initdata section which
6565 * will be freed after the init sequence is complete. We can't allocate memory
6566 * in pci_setup() because some architectures do not have any memory allocation
6567 * service available during an early_param() call. So we allocate memory and
6568 * copy the variable here before the init section is freed.
6569 *
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006570 */
6571static int __init pci_realloc_setup_params(void)
6572{
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006573 resource_alignment_param = kstrdup(resource_alignment_param,
6574 GFP_KERNEL);
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006575 disable_acs_redir_param = kstrdup(disable_acs_redir_param, GFP_KERNEL);
6576
6577 return 0;
6578}
6579pure_initcall(pci_realloc_setup_params);