blob: 4d9828160c48ad7aa1436229cf790c8890f45488 [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI Bus Services, see include/linux/pci.h for further explanation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06005 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
6 * David Mosberger-Tang
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06008 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050011#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030014#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/init.h>
Krzysztof Wilczynskibbd8810d2019-09-03 13:30:59 +020016#include <linux/msi.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070017#include <linux/of.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070019#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/module.h>
22#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080023#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053024#include <linux/log2.h>
Zhichang Yuan57453922018-03-15 02:15:53 +080025#include <linux/logic_pio.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020026#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080027#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090028#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010029#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060030#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020031#include <linux/vmalloc.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010032#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050033#include <linux/aer.h>
Amey Narkhede69139242021-08-17 23:34:52 +053034#include <linux/bitfield.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090035#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070036
Keith Buschc4eed622018-09-20 10:27:11 -060037DEFINE_MUTEX(pci_slot_mutex);
38
Alan Stern00240c32009-04-27 13:33:16 -040039const char *pci_power_names[] = {
40 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
41};
42EXPORT_SYMBOL_GPL(pci_power_names);
43
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010044int isa_dma_bridge_buggy;
45EXPORT_SYMBOL(isa_dma_bridge_buggy);
46
47int pci_pci_problems;
48EXPORT_SYMBOL(pci_pci_problems);
49
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +000050unsigned int pci_pm_d3hot_delay;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010051
Matthew Garrettdf17e622010-10-04 14:22:29 -040052static void pci_pme_list_scan(struct work_struct *work);
53
54static LIST_HEAD(pci_pme_list);
55static DEFINE_MUTEX(pci_pme_list_mutex);
56static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
57
58struct pci_pme_device {
59 struct list_head list;
60 struct pci_dev *dev;
61};
62
63#define PME_TIMEOUT 1000 /* How long between PME checks */
64
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010065static void pci_dev_d3_sleep(struct pci_dev *dev)
66{
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +000067 unsigned int delay = dev->d3hot_delay;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010068
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +000069 if (delay < pci_pm_d3hot_delay)
70 delay = pci_pm_d3hot_delay;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010071
Adrian Hunter50b2b542017-03-14 15:21:58 +020072 if (delay)
73 msleep(delay);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010074}
Linus Torvalds1da177e2005-04-16 15:20:36 -070075
Amey Narkhedee20afa02021-08-17 23:34:54 +053076bool pci_reset_supported(struct pci_dev *dev)
77{
78 return dev->reset_methods[0] != 0;
79}
80
Jeff Garzik32a2eea2007-10-11 16:57:27 -040081#ifdef CONFIG_PCI_DOMAINS
82int pci_domains_supported = 1;
83#endif
84
Atsushi Nemoto4516a612007-02-05 16:36:06 -080085#define DEFAULT_CARDBUS_IO_SIZE (256)
86#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
87/* pci=cbmemsize=nnM,cbiosize=nn can override this */
88unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
89unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
90
Eric W. Biederman28760482009-09-09 14:09:24 -070091#define DEFAULT_HOTPLUG_IO_SIZE (256)
Nicholas Johnsond7b8a212019-10-23 12:12:29 +000092#define DEFAULT_HOTPLUG_MMIO_SIZE (2*1024*1024)
93#define DEFAULT_HOTPLUG_MMIO_PREF_SIZE (2*1024*1024)
94/* hpiosize=nn can override this */
Eric W. Biederman28760482009-09-09 14:09:24 -070095unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
Nicholas Johnsond7b8a212019-10-23 12:12:29 +000096/*
97 * pci=hpmmiosize=nnM overrides non-prefetchable MMIO size,
98 * pci=hpmmioprefsize=nnM overrides prefetchable MMIO size;
99 * pci=hpmemsize=nnM overrides both
100 */
101unsigned long pci_hotplug_mmio_size = DEFAULT_HOTPLUG_MMIO_SIZE;
102unsigned long pci_hotplug_mmio_pref_size = DEFAULT_HOTPLUG_MMIO_PREF_SIZE;
Eric W. Biederman28760482009-09-09 14:09:24 -0700103
Keith Busche16b4662016-07-21 21:40:28 -0600104#define DEFAULT_HOTPLUG_BUS_SIZE 1
105unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
106
Jim Quinlanb0e85c32020-09-28 15:46:51 -0400107
108/* PCIe MPS/MRRS strategy; can be overridden by kernel command-line param */
109#ifdef CONFIG_PCIE_BUS_TUNE_OFF
110enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_TUNE_OFF;
111#elif defined CONFIG_PCIE_BUS_SAFE
112enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_SAFE;
113#elif defined CONFIG_PCIE_BUS_PERFORMANCE
114enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_PERFORMANCE;
115#elif defined CONFIG_PCIE_BUS_PEER2PEER
116enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_PEER2PEER;
117#else
Keith Busch27d868b2015-08-24 08:48:16 -0500118enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jim Quinlanb0e85c32020-09-28 15:46:51 -0400119#endif
Jon Masonb03e7492011-07-20 15:20:54 -0500120
Jesse Barnesac1aa472009-10-26 13:20:44 -0700121/*
122 * The default CLS is used if arch didn't set CLS explicitly and not
123 * all pci devices agree on the same value. Arch can override either
124 * the dfl or actual value as it sees fit. Don't forget this is
125 * measured in 32-bit words, not bytes.
126 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500127u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700128u8 pci_cache_line_size;
129
Myron Stowe96c55902011-10-28 15:48:38 -0600130/*
131 * If we set up a device for bus mastering, we need to check the latency
132 * timer as certain BIOSes forget to set it properly.
133 */
134unsigned int pcibios_max_latency = 255;
135
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100136/* If set, the PCIe ARI capability will not be used. */
137static bool pcie_ari_disabled;
138
Gil Kupfercef74402018-05-10 17:56:02 -0500139/* If set, the PCIe ATS capability will not be used. */
140static bool pcie_ats_disabled;
141
Sinan Kaya11eb0e02018-06-04 22:16:09 -0400142/* If set, the PCI config space of each device is printed during boot. */
143bool pci_early_dump;
144
Gil Kupfercef74402018-05-10 17:56:02 -0500145bool pci_ats_disabled(void)
146{
147 return pcie_ats_disabled;
148}
Will Deacon1a373a72019-12-19 12:03:40 +0000149EXPORT_SYMBOL_GPL(pci_ats_disabled);
Gil Kupfercef74402018-05-10 17:56:02 -0500150
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300151/* Disable bridge_d3 for all PCIe ports */
152static bool pci_bridge_d3_disable;
153/* Force bridge_d3 for all PCIe ports */
154static bool pci_bridge_d3_force;
155
156static int __init pcie_port_pm_setup(char *str)
157{
158 if (!strcmp(str, "off"))
159 pci_bridge_d3_disable = true;
160 else if (!strcmp(str, "force"))
161 pci_bridge_d3_force = true;
162 return 1;
163}
164__setup("pcie_port_pm=", pcie_port_pm_setup);
165
Sinan Kayaa2758b62018-02-27 14:14:10 -0600166/* Time to wait after a reset for device to become responsive */
167#define PCIE_RESET_READY_POLL_MS 60000
168
Linus Torvalds1da177e2005-04-16 15:20:36 -0700169/**
170 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
171 * @bus: pointer to PCI bus structure to search
172 *
173 * Given a PCI bus, returns the highest PCI bus number present in the set
174 * including the given PCI bus and its list of child PCI buses.
175 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400176unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700177{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800178 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700179 unsigned char max, n;
180
Yinghai Lub918c622012-05-17 18:51:11 -0700181 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800182 list_for_each_entry(tmp, &bus->children, node) {
183 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400184 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700185 max = n;
186 }
187 return max;
188}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800189EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700190
Heiner Kallweitec5d9e82020-02-29 23:24:23 +0100191/**
192 * pci_status_get_and_clear_errors - return and clear error bits in PCI_STATUS
193 * @pdev: the PCI device
194 *
195 * Returns error bits set in PCI_STATUS and clears them.
196 */
197int pci_status_get_and_clear_errors(struct pci_dev *pdev)
198{
199 u16 status;
200 int ret;
201
202 ret = pci_read_config_word(pdev, PCI_STATUS, &status);
203 if (ret != PCIBIOS_SUCCESSFUL)
204 return -EIO;
205
206 status &= PCI_STATUS_ERROR_BITS;
207 if (status)
208 pci_write_config_word(pdev, PCI_STATUS, status);
209
210 return status;
211}
212EXPORT_SYMBOL_GPL(pci_status_get_and_clear_errors);
213
Andrew Morton1684f5d2008-12-01 14:30:30 -0800214#ifdef CONFIG_HAS_IOMEM
215void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
216{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500217 struct resource *res = &pdev->resource[bar];
218
Andrew Morton1684f5d2008-12-01 14:30:30 -0800219 /*
220 * Make sure the BAR is actually a memory resource, not an IO resource
221 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500222 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600223 pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800224 return NULL;
225 }
Christoph Hellwig4bdc0d62020-01-06 09:43:50 +0100226 return ioremap(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800227}
228EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700229
230void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
231{
232 /*
233 * Make sure the BAR is actually a memory resource, not an IO resource
234 */
235 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
236 WARN_ON(1);
237 return NULL;
238 }
239 return ioremap_wc(pci_resource_start(pdev, bar),
240 pci_resource_len(pdev, bar));
241}
242EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800243#endif
244
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600245/**
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600246 * pci_dev_str_match_path - test if a path string matches a device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600247 * @dev: the PCI device to test
248 * @path: string to match the device against
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600249 * @endptr: pointer to the string after the match
250 *
251 * Test if a string (typically from a kernel parameter) formatted as a
252 * path of device/function addresses matches a PCI device. The string must
253 * be of the form:
254 *
255 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
256 *
257 * A path for a device can be obtained using 'lspci -t'. Using a path
258 * is more robust against bus renumbering than using only a single bus,
259 * device and function address.
260 *
261 * Returns 1 if the string matches the device, 0 if it does not and
262 * a negative error code if it fails to parse the string.
263 */
264static int pci_dev_str_match_path(struct pci_dev *dev, const char *path,
265 const char **endptr)
266{
267 int ret;
268 int seg, bus, slot, func;
269 char *wpath, *p;
270 char end;
271
272 *endptr = strchrnul(path, ';');
273
274 wpath = kmemdup_nul(path, *endptr - path, GFP_KERNEL);
275 if (!wpath)
276 return -ENOMEM;
277
278 while (1) {
279 p = strrchr(wpath, '/');
280 if (!p)
281 break;
282 ret = sscanf(p, "/%x.%x%c", &slot, &func, &end);
283 if (ret != 2) {
284 ret = -EINVAL;
285 goto free_and_exit;
286 }
287
288 if (dev->devfn != PCI_DEVFN(slot, func)) {
289 ret = 0;
290 goto free_and_exit;
291 }
292
293 /*
294 * Note: we don't need to get a reference to the upstream
295 * bridge because we hold a reference to the top level
296 * device which should hold a reference to the bridge,
297 * and so on.
298 */
299 dev = pci_upstream_bridge(dev);
300 if (!dev) {
301 ret = 0;
302 goto free_and_exit;
303 }
304
305 *p = 0;
306 }
307
308 ret = sscanf(wpath, "%x:%x:%x.%x%c", &seg, &bus, &slot,
309 &func, &end);
310 if (ret != 4) {
311 seg = 0;
312 ret = sscanf(wpath, "%x:%x.%x%c", &bus, &slot, &func, &end);
313 if (ret != 3) {
314 ret = -EINVAL;
315 goto free_and_exit;
316 }
317 }
318
319 ret = (seg == pci_domain_nr(dev->bus) &&
320 bus == dev->bus->number &&
321 dev->devfn == PCI_DEVFN(slot, func));
322
323free_and_exit:
324 kfree(wpath);
325 return ret;
326}
327
328/**
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600329 * pci_dev_str_match - test if a string matches a device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600330 * @dev: the PCI device to test
331 * @p: string to match the device against
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600332 * @endptr: pointer to the string after the match
333 *
334 * Test if a string (typically from a kernel parameter) matches a specified
335 * PCI device. The string may be of one of the following formats:
336 *
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600337 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600338 * pci:<vendor>:<device>[:<subvendor>:<subdevice>]
339 *
340 * The first format specifies a PCI bus/device/function address which
341 * may change if new hardware is inserted, if motherboard firmware changes,
342 * or due to changes caused in kernel parameters. If the domain is
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600343 * left unspecified, it is taken to be 0. In order to be robust against
344 * bus renumbering issues, a path of PCI device/function numbers may be used
345 * to address the specific device. The path for a device can be determined
346 * through the use of 'lspci -t'.
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600347 *
348 * The second format matches devices using IDs in the configuration
349 * space which may match multiple devices in the system. A value of 0
350 * for any field will match all devices. (Note: this differs from
351 * in-kernel code that uses PCI_ANY_ID which is ~0; this is for
352 * legacy reasons and convenience so users don't have to specify
353 * FFFFFFFFs on the command line.)
354 *
355 * Returns 1 if the string matches the device, 0 if it does not and
356 * a negative error code if the string cannot be parsed.
357 */
358static int pci_dev_str_match(struct pci_dev *dev, const char *p,
359 const char **endptr)
360{
361 int ret;
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600362 int count;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600363 unsigned short vendor, device, subsystem_vendor, subsystem_device;
364
365 if (strncmp(p, "pci:", 4) == 0) {
366 /* PCI vendor/device (subvendor/subdevice) IDs are specified */
367 p += 4;
368 ret = sscanf(p, "%hx:%hx:%hx:%hx%n", &vendor, &device,
369 &subsystem_vendor, &subsystem_device, &count);
370 if (ret != 4) {
371 ret = sscanf(p, "%hx:%hx%n", &vendor, &device, &count);
372 if (ret != 2)
373 return -EINVAL;
374
375 subsystem_vendor = 0;
376 subsystem_device = 0;
377 }
378
379 p += count;
380
381 if ((!vendor || vendor == dev->vendor) &&
382 (!device || device == dev->device) &&
383 (!subsystem_vendor ||
384 subsystem_vendor == dev->subsystem_vendor) &&
385 (!subsystem_device ||
386 subsystem_device == dev->subsystem_device))
387 goto found;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600388 } else {
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600389 /*
390 * PCI Bus, Device, Function IDs are specified
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600391 * (optionally, may include a path of devfns following it)
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600392 */
393 ret = pci_dev_str_match_path(dev, p, &p);
394 if (ret < 0)
395 return ret;
396 else if (ret)
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600397 goto found;
398 }
399
400 *endptr = p;
401 return 0;
402
403found:
404 *endptr = p;
405 return 1;
406}
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100407
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530408static u8 __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
409 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700410{
411 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700412 u16 ent;
413
414 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700415
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100416 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700417 if (pos < 0x40)
418 break;
419 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700420 pci_bus_read_config_word(bus, devfn, pos, &ent);
421
422 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700423 if (id == 0xff)
424 break;
425 if (id == cap)
426 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700427 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700428 }
429 return 0;
430}
431
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530432static u8 __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
433 u8 pos, int cap)
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100434{
435 int ttl = PCI_FIND_CAP_TTL;
436
437 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
438}
439
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530440u8 pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
Roland Dreier24a4e372005-10-28 17:35:34 -0700441{
442 return __pci_find_next_cap(dev->bus, dev->devfn,
443 pos + PCI_CAP_LIST_NEXT, cap);
444}
445EXPORT_SYMBOL_GPL(pci_find_next_capability);
446
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530447static u8 __pci_bus_find_cap_start(struct pci_bus *bus,
Michael Ellermand3bac112006-11-22 18:26:16 +1100448 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700449{
450 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700451
452 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
453 if (!(status & PCI_STATUS_CAP_LIST))
454 return 0;
455
456 switch (hdr_type) {
457 case PCI_HEADER_TYPE_NORMAL:
458 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100459 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700460 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100461 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700462 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100463
464 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700465}
466
467/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700468 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700469 * @dev: PCI device to query
470 * @cap: capability code
471 *
472 * Tell if a device supports a given PCI capability.
473 * Returns the address of the requested capability structure within the
474 * device's PCI configuration space or 0 in case the device does not
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600475 * support it. Possible values for @cap include:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700477 * %PCI_CAP_ID_PM Power Management
478 * %PCI_CAP_ID_AGP Accelerated Graphics Port
479 * %PCI_CAP_ID_VPD Vital Product Data
480 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700481 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700482 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700483 * %PCI_CAP_ID_PCIX PCI-X
484 * %PCI_CAP_ID_EXP PCI Express
485 */
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530486u8 pci_find_capability(struct pci_dev *dev, int cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700487{
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530488 u8 pos;
Michael Ellermand3bac112006-11-22 18:26:16 +1100489
490 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
491 if (pos)
492 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
493
494 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700495}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600496EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700497
498/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700499 * pci_bus_find_capability - query for devices' capabilities
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600500 * @bus: the PCI bus to query
Linus Torvalds1da177e2005-04-16 15:20:36 -0700501 * @devfn: PCI device to query
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600502 * @cap: capability code
Linus Torvalds1da177e2005-04-16 15:20:36 -0700503 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600504 * Like pci_find_capability() but works for PCI devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700505 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700506 *
507 * Returns the address of the requested capability structure within the
508 * device's PCI configuration space or 0 in case the device does not
509 * support it.
510 */
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530511u8 pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700512{
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530513 u8 hdr_type, pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700514
515 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
516
Michael Ellermand3bac112006-11-22 18:26:16 +1100517 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
518 if (pos)
519 pos = __pci_find_next_cap(bus, devfn, pos, cap);
520
521 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700522}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600523EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700524
525/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600526 * pci_find_next_ext_capability - Find an extended capability
527 * @dev: PCI device to query
528 * @start: address at which to start looking (0 to start at beginning of list)
529 * @cap: capability code
530 *
531 * Returns the address of the next matching extended capability structure
532 * within the device's PCI configuration space or 0 if the device does
533 * not support it. Some capabilities can occur several times, e.g., the
534 * vendor-specific capability, and this provides a way to find them all.
535 */
Bjorn Helgaasee8b1c42020-12-04 15:14:07 -0600536u16 pci_find_next_ext_capability(struct pci_dev *dev, u16 start, int cap)
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600537{
538 u32 header;
539 int ttl;
Bjorn Helgaasee8b1c42020-12-04 15:14:07 -0600540 u16 pos = PCI_CFG_SPACE_SIZE;
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600541
542 /* minimum 8 bytes per capability */
543 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
544
545 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
546 return 0;
547
548 if (start)
549 pos = start;
550
551 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
552 return 0;
553
554 /*
555 * If we have no capabilities, this is indicated by cap ID,
556 * cap version and next pointer all being 0.
557 */
558 if (header == 0)
559 return 0;
560
561 while (ttl-- > 0) {
562 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
563 return pos;
564
565 pos = PCI_EXT_CAP_NEXT(header);
566 if (pos < PCI_CFG_SPACE_SIZE)
567 break;
568
569 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
570 break;
571 }
572
573 return 0;
574}
575EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
576
577/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700578 * pci_find_ext_capability - Find an extended capability
579 * @dev: PCI device to query
580 * @cap: capability code
581 *
582 * Returns the address of the requested extended capability structure
583 * within the device's PCI configuration space or 0 if the device does
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600584 * not support it. Possible values for @cap include:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700585 *
586 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
587 * %PCI_EXT_CAP_ID_VC Virtual Channel
588 * %PCI_EXT_CAP_ID_DSN Device Serial Number
589 * %PCI_EXT_CAP_ID_PWR Power Budgeting
590 */
Bjorn Helgaasee8b1c42020-12-04 15:14:07 -0600591u16 pci_find_ext_capability(struct pci_dev *dev, int cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700592{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600593 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700594}
Brice Goglin3a720d72006-05-23 06:10:01 -0400595EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700596
Jacob Keller70c09232020-03-02 18:25:00 -0800597/**
598 * pci_get_dsn - Read and return the 8-byte Device Serial Number
599 * @dev: PCI device to query
600 *
601 * Looks up the PCI_EXT_CAP_ID_DSN and reads the 8 bytes of the Device Serial
602 * Number.
603 *
604 * Returns the DSN, or zero if the capability does not exist.
605 */
606u64 pci_get_dsn(struct pci_dev *dev)
607{
608 u32 dword;
609 u64 dsn;
610 int pos;
611
612 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_DSN);
613 if (!pos)
614 return 0;
615
616 /*
617 * The Device Serial Number is two dwords offset 4 bytes from the
618 * capability position. The specification says that the first dword is
619 * the lower half, and the second dword is the upper half.
620 */
621 pos += 4;
622 pci_read_config_dword(dev, pos, &dword);
623 dsn = (u64)dword;
624 pci_read_config_dword(dev, pos + 4, &dword);
625 dsn |= ((u64)dword) << 32;
626
627 return dsn;
628}
629EXPORT_SYMBOL_GPL(pci_get_dsn);
630
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530631static u8 __pci_find_next_ht_cap(struct pci_dev *dev, u8 pos, int ht_cap)
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100632{
633 int rc, ttl = PCI_FIND_CAP_TTL;
634 u8 cap, mask;
635
636 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
637 mask = HT_3BIT_CAP_MASK;
638 else
639 mask = HT_5BIT_CAP_MASK;
640
641 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
642 PCI_CAP_ID_HT, &ttl);
643 while (pos) {
644 rc = pci_read_config_byte(dev, pos + 3, &cap);
645 if (rc != PCIBIOS_SUCCESSFUL)
646 return 0;
647
648 if ((cap & mask) == ht_cap)
649 return pos;
650
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800651 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
652 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100653 PCI_CAP_ID_HT, &ttl);
654 }
655
656 return 0;
657}
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530658
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100659/**
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530660 * pci_find_next_ht_capability - query a device's HyperTransport capabilities
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100661 * @dev: PCI device to query
662 * @pos: Position from which to continue searching
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530663 * @ht_cap: HyperTransport capability code
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100664 *
665 * To be used in conjunction with pci_find_ht_capability() to search for
666 * all capabilities matching @ht_cap. @pos should always be a value returned
667 * from pci_find_ht_capability().
668 *
669 * NB. To be 100% safe against broken PCI devices, the caller should take
670 * steps to avoid an infinite loop.
671 */
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530672u8 pci_find_next_ht_capability(struct pci_dev *dev, u8 pos, int ht_cap)
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100673{
674 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
675}
676EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
677
678/**
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530679 * pci_find_ht_capability - query a device's HyperTransport capabilities
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100680 * @dev: PCI device to query
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530681 * @ht_cap: HyperTransport capability code
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100682 *
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530683 * Tell if a device supports a given HyperTransport capability.
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100684 * Returns an address within the device's PCI configuration space
685 * or 0 in case the device does not support the request capability.
686 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530687 * which has a HyperTransport capability matching @ht_cap.
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100688 */
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530689u8 pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100690{
Puranjay Mohanf646c2a2020-11-29 22:16:26 +0530691 u8 pos;
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100692
693 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
694 if (pos)
695 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
696
697 return pos;
698}
699EXPORT_SYMBOL_GPL(pci_find_ht_capability);
700
Linus Torvalds1da177e2005-04-16 15:20:36 -0700701/**
Gustavo Pimentelc124fd92021-02-18 20:03:58 +0100702 * pci_find_vsec_capability - Find a vendor-specific extended capability
703 * @dev: PCI device to query
704 * @vendor: Vendor ID for which capability is defined
705 * @cap: Vendor-specific capability ID
706 *
707 * If @dev has Vendor ID @vendor, search for a VSEC capability with
708 * VSEC ID @cap. If found, return the capability offset in
709 * config space; otherwise return 0.
710 */
711u16 pci_find_vsec_capability(struct pci_dev *dev, u16 vendor, int cap)
712{
713 u16 vsec = 0;
714 u32 header;
715
716 if (vendor != dev->vendor)
717 return 0;
718
719 while ((vsec = pci_find_next_ext_capability(dev, vsec,
720 PCI_EXT_CAP_ID_VNDR))) {
721 if (pci_read_config_dword(dev, vsec + PCI_VNDR_HEADER,
722 &header) == PCIBIOS_SUCCESSFUL &&
723 PCI_VNDR_HEADER_ID(header) == cap)
724 return vsec;
725 }
726
727 return 0;
728}
729EXPORT_SYMBOL_GPL(pci_find_vsec_capability);
730
731/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600732 * pci_find_parent_resource - return resource region of parent bus of given
733 * region
Linus Torvalds1da177e2005-04-16 15:20:36 -0700734 * @dev: PCI device structure contains resources to be searched
735 * @res: child resource record for which parent is sought
736 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600737 * For given resource region of given device, return the resource region of
738 * parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700739 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400740struct resource *pci_find_parent_resource(const struct pci_dev *dev,
741 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700742{
743 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700744 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700745 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700746
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700747 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700748 if (!r)
749 continue;
Ard Biesheuvel31342332017-04-11 17:33:12 +0100750 if (resource_contains(r, res)) {
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700751
752 /*
753 * If the window is prefetchable but the BAR is
754 * not, the allocator made a mistake.
755 */
756 if (r->flags & IORESOURCE_PREFETCH &&
757 !(res->flags & IORESOURCE_PREFETCH))
758 return NULL;
759
760 /*
761 * If we're below a transparent bridge, there may
762 * be both a positively-decoded aperture and a
763 * subtractively-decoded region that contain the BAR.
764 * We want the positively-decoded one, so this depends
765 * on pci_bus_for_each_resource() giving us those
766 * first.
767 */
768 return r;
769 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700770 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700771 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700772}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600773EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700774
775/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300776 * pci_find_resource - Return matching PCI device resource
777 * @dev: PCI device to query
778 * @res: Resource to look for
779 *
780 * Goes over standard PCI resources (BARs) and checks if the given resource
781 * is partially or fully contained in any of them. In that case the
782 * matching resource is returned, %NULL otherwise.
783 */
784struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
785{
786 int i;
787
Denis Efremovc9c13ba2019-09-28 02:43:08 +0300788 for (i = 0; i < PCI_STD_NUM_BARS; i++) {
Mika Westerbergafd29f92016-09-15 11:07:03 +0300789 struct resource *r = &dev->resource[i];
790
791 if (r->start && resource_contains(r, res))
792 return r;
793 }
794
795 return NULL;
796}
797EXPORT_SYMBOL(pci_find_resource);
798
799/**
Alex Williamson157e8762013-12-17 16:43:39 -0700800 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
801 * @dev: the PCI device to operate on
802 * @pos: config space offset of status word
803 * @mask: mask of bit(s) to care about in status word
804 *
805 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
806 */
807int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
808{
809 int i;
810
811 /* Wait for Transaction Pending bit clean */
812 for (i = 0; i < 4; i++) {
813 u16 status;
814 if (i)
815 msleep((1 << (i - 1)) * 100);
816
817 pci_read_config_word(dev, pos, &status);
818 if (!(status & mask))
819 return 1;
820 }
821
822 return 0;
823}
824
Rajat Jaincbe42032020-07-07 15:46:01 -0700825static int pci_acs_enable;
826
827/**
828 * pci_request_acs - ask for ACS to be enabled if supported
829 */
830void pci_request_acs(void)
831{
832 pci_acs_enable = 1;
833}
834
835static const char *disable_acs_redir_param;
836
837/**
838 * pci_disable_acs_redir - disable ACS redirect capabilities
839 * @dev: the PCI device
840 *
841 * For only devices specified in the disable_acs_redir parameter.
842 */
843static void pci_disable_acs_redir(struct pci_dev *dev)
844{
845 int ret = 0;
846 const char *p;
847 int pos;
848 u16 ctrl;
849
850 if (!disable_acs_redir_param)
851 return;
852
853 p = disable_acs_redir_param;
854 while (*p) {
855 ret = pci_dev_str_match(dev, p, &p);
856 if (ret < 0) {
857 pr_info_once("PCI: Can't parse disable_acs_redir parameter: %s\n",
858 disable_acs_redir_param);
859
860 break;
861 } else if (ret == 1) {
862 /* Found a match */
863 break;
864 }
865
866 if (*p != ';' && *p != ',') {
867 /* End of param or invalid format */
868 break;
869 }
870 p++;
871 }
872
873 if (ret != 1)
874 return;
875
876 if (!pci_dev_specific_disable_acs_redir(dev))
877 return;
878
Rajat Jain52fbf5b2020-07-07 15:46:02 -0700879 pos = dev->acs_cap;
Rajat Jaincbe42032020-07-07 15:46:01 -0700880 if (!pos) {
881 pci_warn(dev, "cannot disable ACS redirect for this hardware as it does not have ACS capabilities\n");
882 return;
883 }
884
885 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
886
887 /* P2P Request & Completion Redirect */
888 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
889
890 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
891
892 pci_info(dev, "disabled ACS redirect\n");
893}
894
895/**
896 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilities
897 * @dev: the PCI device
898 */
899static void pci_std_enable_acs(struct pci_dev *dev)
900{
901 int pos;
902 u16 cap;
903 u16 ctrl;
904
Rajat Jain52fbf5b2020-07-07 15:46:02 -0700905 pos = dev->acs_cap;
Rajat Jaincbe42032020-07-07 15:46:01 -0700906 if (!pos)
907 return;
908
909 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
910 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
911
912 /* Source Validation */
913 ctrl |= (cap & PCI_ACS_SV);
914
915 /* P2P Request Redirect */
916 ctrl |= (cap & PCI_ACS_RR);
917
918 /* P2P Completion Redirect */
919 ctrl |= (cap & PCI_ACS_CR);
920
921 /* Upstream Forwarding */
922 ctrl |= (cap & PCI_ACS_UF);
923
Rajat Jain76fc8e82020-07-07 15:46:04 -0700924 /* Enable Translation Blocking for external devices */
925 if (dev->external_facing || dev->untrusted)
926 ctrl |= (cap & PCI_ACS_TB);
927
Rajat Jaincbe42032020-07-07 15:46:01 -0700928 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
929}
930
931/**
932 * pci_enable_acs - enable ACS if hardware support it
933 * @dev: the PCI device
934 */
Rajat Jain52fbf5b2020-07-07 15:46:02 -0700935static void pci_enable_acs(struct pci_dev *dev)
Rajat Jaincbe42032020-07-07 15:46:01 -0700936{
937 if (!pci_acs_enable)
938 goto disable_acs_redir;
939
940 if (!pci_dev_specific_enable_acs(dev))
941 goto disable_acs_redir;
942
943 pci_std_enable_acs(dev);
944
945disable_acs_redir:
946 /*
947 * Note: pci_disable_acs_redir() must be called even if ACS was not
948 * enabled by the kernel because it may have been enabled by
949 * platform firmware. So if we are told to disable it, we should
950 * always disable it after setting the kernel's default
951 * preferences.
952 */
953 pci_disable_acs_redir(dev);
954}
955
Alex Williamson157e8762013-12-17 16:43:39 -0700956/**
Wei Yang70675e02015-07-29 16:52:58 +0800957 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400958 * @dev: PCI device to have its BARs restored
959 *
960 * Restore the BAR values for a given device, so as to make it
961 * accessible by its driver.
962 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400963static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400964{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800965 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400966
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800967 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800968 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400969}
970
Julia Lawall299f2ff2015-12-06 17:33:45 +0100971static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200972
Julia Lawall299f2ff2015-12-06 17:33:45 +0100973int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200974{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200975 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200976 !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200977 return -EINVAL;
978 pci_platform_pm = ops;
979 return 0;
980}
981
982static inline bool platform_pci_power_manageable(struct pci_dev *dev)
983{
984 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
985}
986
987static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400988 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200989{
990 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
991}
992
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200993static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
994{
995 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
996}
997
Rafael J. Wysockib51033e2019-06-25 14:09:12 +0200998static inline void platform_pci_refresh_power_state(struct pci_dev *dev)
999{
1000 if (pci_platform_pm && pci_platform_pm->refresh_state)
1001 pci_platform_pm->refresh_state(dev);
1002}
1003
Rafael J. Wysocki961d9122008-07-07 03:32:02 +02001004static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
1005{
1006 return pci_platform_pm ?
1007 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
1008}
Randy Dunlap8f7020d2005-10-23 11:57:38 -07001009
Rafael J. Wysocki08476842017-06-24 01:57:35 +02001010static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001011{
1012 return pci_platform_pm ?
Rafael J. Wysocki08476842017-06-24 01:57:35 +02001013 pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001014}
1015
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01001016static inline bool platform_pci_need_resume(struct pci_dev *dev)
1017{
1018 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
1019}
1020
Mika Westerberg26ad34d2018-09-27 16:57:14 -05001021static inline bool platform_pci_bridge_d3(struct pci_dev *dev)
1022{
Bjorn Helgaasc3aaf082020-04-07 18:23:15 -05001023 if (pci_platform_pm && pci_platform_pm->bridge_d3)
1024 return pci_platform_pm->bridge_d3(dev);
1025 return false;
Mika Westerberg26ad34d2018-09-27 16:57:14 -05001026}
1027
John W. Linville064b53db2005-07-27 10:19:44 -04001028/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001029 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001030 * given PCI device
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001031 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001032 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001033 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001034 * RETURN VALUE:
1035 * -EINVAL if the requested state is invalid.
1036 * -EIO if device does not support PCI PM or its PM capabilities register has a
1037 * wrong version, or device doesn't support the requested state.
1038 * 0 if device already is in the requested state.
1039 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001040 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +01001041static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001042{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001043 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001044 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001045
Rafael J. Wysocki4a865902009-03-16 22:40:36 +01001046 /* Check if we're already there */
1047 if (dev->current_state == state)
1048 return 0;
1049
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001050 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -07001051 return -EIO;
1052
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001053 if (state < PCI_D0 || state > PCI_D3hot)
1054 return -EINVAL;
1055
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001056 /*
Bjorn Helgaase43f15e2019-08-02 18:47:22 -05001057 * Validate transition: We can enter D0 from any state, but if
1058 * we're already in a low-power state, we can only go deeper. E.g.,
1059 * we can go from D1 to D3, but we can't go directly from D3 to D1;
1060 * we'd have to go from D3 to D0, then to D1.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001061 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +01001062 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001063 && dev->current_state > state) {
Bjorn Helgaase43f15e2019-08-02 18:47:22 -05001064 pci_err(dev, "invalid power transition (from %s to %s)\n",
1065 pci_power_name(dev->current_state),
1066 pci_power_name(state));
Linus Torvalds1da177e2005-04-16 15:20:36 -07001067 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001068 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07001069
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001070 /* Check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001071 if ((state == PCI_D1 && !dev->d1_support)
1072 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -07001073 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001074
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001075 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Bjorn Helgaas327ccbb2019-08-01 11:50:56 -05001076 if (pmcsr == (u16) ~0) {
1077 pci_err(dev, "can't change power state from %s to %s (config space inaccessible)\n",
1078 pci_power_name(dev->current_state),
1079 pci_power_name(state));
1080 return -EIO;
1081 }
John W. Linville064b53db2005-07-27 10:19:44 -04001082
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001083 /*
1084 * If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001085 * This doesn't affect PME_Status, disables PME_En, and
1086 * sets PowerState to 0.
1087 */
John W. Linville32a36582005-09-14 09:52:42 -04001088 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -04001089 case PCI_D0:
1090 case PCI_D1:
1091 case PCI_D2:
1092 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
1093 pmcsr |= state;
1094 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +02001095 case PCI_D3hot:
1096 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -04001097 case PCI_UNKNOWN: /* Boot-up */
1098 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +01001099 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001100 need_restore = true;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05001101 fallthrough; /* force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -04001102 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -04001103 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -04001104 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001105 }
1106
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001107 /* Enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001108 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001109
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001110 /*
1111 * Mandatory power management transition delays; see PCI PM 1.1
1112 * 5.6.1 table 18
1113 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001114 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01001115 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001116 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Bjorn Helgaas638c133e2020-09-29 14:24:11 -05001117 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001118
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +02001119 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1120 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Krzysztof Wilczynski7f1c62c2019-08-26 00:46:16 +02001121 if (dev->current_state != state)
Bjorn Helgaase43f15e2019-08-02 18:47:22 -05001122 pci_info_ratelimited(dev, "refused to change power state from %s to %s\n",
1123 pci_power_name(dev->current_state),
1124 pci_power_name(state));
John W. Linville064b53db2005-07-27 10:19:44 -04001125
Huang Ying448bd852012-06-23 10:23:51 +08001126 /*
1127 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -04001128 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
1129 * from D3hot to D0 _may_ perform an internal reset, thereby
1130 * going to "D0 Uninitialized" rather than "D0 Initialized".
1131 * For example, at least some versions of the 3c905B and the
1132 * 3c556B exhibit this behaviour.
1133 *
1134 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
1135 * devices in a D3hot state at boot. Consequently, we need to
1136 * restore at least the BARs so that the device will be
1137 * accessible to its driver.
1138 */
1139 if (need_restore)
1140 pci_restore_bars(dev);
1141
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +01001142 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +08001143 pcie_aspm_pm_state_change(dev->bus->self);
1144
Linus Torvalds1da177e2005-04-16 15:20:36 -07001145 return 0;
1146}
1147
1148/**
Lukas Wunnera6a64022016-09-18 05:39:20 +02001149 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001150 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +01001151 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +02001152 *
1153 * The power state is read from the PMCSR register, which however is
1154 * inaccessible in D3cold. The platform firmware is therefore queried first
1155 * to detect accessibility of the register. In case the platform firmware
1156 * reports an incorrect state or the device isn't power manageable by the
1157 * platform at all, we try to detect D3cold by testing accessibility of the
1158 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001159 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +01001160void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001161{
Lukas Wunnera6a64022016-09-18 05:39:20 +02001162 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
1163 !pci_device_is_present(dev)) {
1164 dev->current_state = PCI_D3cold;
1165 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001166 u16 pmcsr;
1167
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001168 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001169 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +01001170 } else {
1171 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001172 }
1173}
1174
1175/**
Rafael J. Wysockib51033e2019-06-25 14:09:12 +02001176 * pci_refresh_power_state - Refresh the given device's power state data
1177 * @dev: Target PCI device.
1178 *
1179 * Ask the platform to refresh the devices power state information and invoke
1180 * pci_update_current_state() to update its current PCI power state.
1181 */
1182void pci_refresh_power_state(struct pci_dev *dev)
1183{
1184 if (platform_pci_power_manageable(dev))
1185 platform_pci_refresh_power_state(dev);
1186
1187 pci_update_current_state(dev, dev->current_state);
1188}
1189
1190/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001191 * pci_platform_power_transition - Use platform to change device power state
1192 * @dev: PCI device to handle.
1193 * @state: State to put the device into.
1194 */
Rafael J. Wysockid6aa37c2019-11-05 11:30:36 +01001195int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001196{
1197 int error;
1198
1199 if (platform_pci_power_manageable(dev)) {
1200 error = platform_pci_set_power_state(dev, state);
1201 if (!error)
1202 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +00001203 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001204 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +00001205
1206 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
1207 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001208
1209 return error;
1210}
Rafael J. Wysockid6aa37c2019-11-05 11:30:36 +01001211EXPORT_SYMBOL_GPL(pci_platform_power_transition);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001212
Mika Westerberg99efde62020-11-25 12:07:33 +03001213static int pci_resume_one(struct pci_dev *pci_dev, void *ign)
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001214{
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001215 pm_request_resume(&pci_dev->dev);
1216 return 0;
1217}
1218
1219/**
Mika Westerberg99efde62020-11-25 12:07:33 +03001220 * pci_resume_bus - Walk given bus and runtime resume devices on it
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001221 * @bus: Top bus of the subtree to walk.
1222 */
Mika Westerberg99efde62020-11-25 12:07:33 +03001223void pci_resume_bus(struct pci_bus *bus)
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001224{
1225 if (bus)
Mika Westerberg99efde62020-11-25 12:07:33 +03001226 pci_walk_bus(bus, pci_resume_one, NULL);
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001227}
1228
Vidya Sagarbae26842019-11-20 10:47:42 +05301229static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout)
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001230{
Vidya Sagarbae26842019-11-20 10:47:42 +05301231 int delay = 1;
1232 u32 id;
1233
1234 /*
1235 * After reset, the device should not silently discard config
1236 * requests, but it may still indicate that it needs more time by
1237 * responding to them with CRS completions. The Root Port will
1238 * generally synthesize ~0 data to complete the read (except when
1239 * CRS SV is enabled and the read was for the Vendor ID; in that
1240 * case it synthesizes 0x0001 data).
1241 *
1242 * Wait for the device to return a non-CRS completion. Read the
1243 * Command register instead of Vendor ID so we don't have to
1244 * contend with the CRS SV value.
1245 */
1246 pci_read_config_dword(dev, PCI_COMMAND, &id);
1247 while (id == ~0) {
1248 if (delay > timeout) {
1249 pci_warn(dev, "not ready %dms after %s; giving up\n",
1250 delay - 1, reset_type);
1251 return -ENOTTY;
Huang Ying448bd852012-06-23 10:23:51 +08001252 }
Vidya Sagarbae26842019-11-20 10:47:42 +05301253
1254 if (delay > 1000)
1255 pci_info(dev, "not ready %dms after %s; waiting\n",
1256 delay - 1, reset_type);
1257
1258 msleep(delay);
1259 delay *= 2;
1260 pci_read_config_dword(dev, PCI_COMMAND, &id);
Huang Ying448bd852012-06-23 10:23:51 +08001261 }
Vidya Sagarbae26842019-11-20 10:47:42 +05301262
1263 if (delay > 1000)
1264 pci_info(dev, "ready %dms after %s\n", delay - 1,
1265 reset_type);
1266
1267 return 0;
1268}
1269
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001270/**
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001271 * pci_power_up - Put the given device into D0
1272 * @dev: PCI device to power up
1273 */
1274int pci_power_up(struct pci_dev *dev)
1275{
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001276 pci_platform_power_transition(dev, PCI_D0);
1277
1278 /*
Mika Westerbergad9001f2019-11-12 12:16:17 +03001279 * Mandatory power management transition delays are handled in
1280 * pci_pm_resume_noirq() and pci_pm_runtime_resume() of the
1281 * corresponding bridge.
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001282 */
1283 if (dev->runtime_d3cold) {
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001284 /*
1285 * When powering on a bridge from D3cold, the whole hierarchy
1286 * may be powered on into D0uninitialized state, resume them to
1287 * give them a chance to suspend again
1288 */
Mika Westerberg99efde62020-11-25 12:07:33 +03001289 pci_resume_bus(dev->subordinate);
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001290 }
1291
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001292 return pci_raw_set_power_state(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +08001293}
1294
1295/**
1296 * __pci_dev_set_current_state - Set current state of a PCI device
1297 * @dev: Device to handle
1298 * @data: pointer to state to be set
1299 */
1300static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
1301{
1302 pci_power_t state = *(pci_power_t *)data;
1303
1304 dev->current_state = state;
1305 return 0;
1306}
1307
1308/**
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001309 * pci_bus_set_current_state - Walk given bus and set current state of devices
Huang Ying448bd852012-06-23 10:23:51 +08001310 * @bus: Top bus of the subtree to walk.
1311 * @state: state to be set
1312 */
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001313void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
Huang Ying448bd852012-06-23 10:23:51 +08001314{
1315 if (bus)
1316 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001317}
1318
1319/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001320 * pci_set_power_state - Set the power state of a PCI device
1321 * @dev: PCI device to handle.
1322 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1323 *
Nick Andrew877d0312009-01-26 11:06:57 +01001324 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001325 * the device's PCI PM registers.
1326 *
1327 * RETURN VALUE:
1328 * -EINVAL if the requested state is invalid.
1329 * -EIO if device does not support PCI PM or its PM capabilities register has a
1330 * wrong version, or device doesn't support the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001331 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001332 * 0 if device already is in the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001333 * 0 if the transition is to D3 but D3 is not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001334 * 0 if device's power state has been successfully changed.
1335 */
1336int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1337{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001338 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001339
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001340 /* Bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +08001341 if (state > PCI_D3cold)
1342 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001343 else if (state < PCI_D0)
1344 state = PCI_D0;
1345 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001346
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001347 /*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001348 * If the device or the parent bridge do not support PCI
1349 * PM, ignore the request if we're doing anything other
1350 * than putting it into D0 (which would only happen on
1351 * boot).
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001352 */
1353 return 0;
1354
Rafael J. Wysockidb288c92012-07-05 15:20:00 -06001355 /* Check if we're already there */
1356 if (dev->current_state == state)
1357 return 0;
1358
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001359 if (state == PCI_D0)
1360 return pci_power_up(dev);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001361
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001362 /*
1363 * This device is quirked not to be put into D3, so don't put it in
1364 * D3
1365 */
Huang Ying448bd852012-06-23 10:23:51 +08001366 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +01001367 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001368
Huang Ying448bd852012-06-23 10:23:51 +08001369 /*
1370 * To put device in D3cold, we put device into D3hot in native
1371 * way, then put device into D3cold with platform ops
1372 */
1373 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
1374 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001375
Rafael J. Wysocki9c77e632019-11-05 17:32:08 +01001376 if (pci_platform_power_transition(dev, state))
1377 return error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001378
Rafael J. Wysocki9c77e632019-11-05 17:32:08 +01001379 /* Powering off a bridge may power off the whole hierarchy */
1380 if (state == PCI_D3cold)
1381 pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
1382
1383 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001384}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001385EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001386
1387/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001388 * pci_choose_state - Choose the power state of a PCI device
1389 * @dev: PCI device to be suspended
1390 * @state: target sleep state for the whole system. This is the value
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001391 * that is passed to suspend() function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001392 *
1393 * Returns PCI power state suitable for given device and given system
1394 * message.
1395 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001396pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
1397{
Shaohua Liab826ca2007-07-20 10:03:22 +08001398 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -05001399
Yijing Wang728cdb72013-06-18 16:22:14 +08001400 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001401 return PCI_D0;
1402
Rafael J. Wysocki961d9122008-07-07 03:32:02 +02001403 ret = platform_pci_choose_state(dev);
1404 if (ret != PCI_POWER_ERROR)
1405 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -07001406
1407 switch (state.event) {
1408 case PM_EVENT_ON:
1409 return PCI_D0;
1410 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -07001411 case PM_EVENT_PRETHAW:
1412 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -07001413 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001414 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -07001415 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416 default:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001417 pci_info(dev, "unrecognized suspend event %d\n",
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001418 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001419 BUG();
1420 }
1421 return PCI_D0;
1422}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001423EXPORT_SYMBOL(pci_choose_state);
1424
Yu Zhao89858512009-02-16 02:55:47 +08001425#define PCI_EXP_SAVE_REGS 7
1426
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001427static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
1428 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -08001429{
1430 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -08001431
Sasha Levinb67bfe02013-02-27 17:06:00 -08001432 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001433 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -08001434 return tmp;
1435 }
1436 return NULL;
1437}
1438
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001439struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
1440{
1441 return _pci_find_saved_cap(dev, cap, false);
1442}
1443
1444struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1445{
1446 return _pci_find_saved_cap(dev, cap, true);
1447}
1448
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001449static int pci_save_pcie_state(struct pci_dev *dev)
1450{
Jiang Liu59875ae2012-07-24 17:20:06 +08001451 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001452 struct pci_cap_saved_state *save_state;
1453 u16 *cap;
1454
Jiang Liu59875ae2012-07-24 17:20:06 +08001455 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001456 return 0;
1457
Eric W. Biederman9f355752007-03-08 13:06:13 -07001458 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001459 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001460 pci_err(dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001461 return -ENOMEM;
1462 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001463
Alex Williamson24a4742f2011-05-10 10:02:11 -06001464 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001465 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1466 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1467 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1468 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1469 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1470 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1471 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001472
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001473 return 0;
1474}
1475
1476static void pci_restore_pcie_state(struct pci_dev *dev)
1477{
Jiang Liu59875ae2012-07-24 17:20:06 +08001478 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001479 struct pci_cap_saved_state *save_state;
1480 u16 *cap;
1481
1482 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001483 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001484 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001485
Alex Williamson24a4742f2011-05-10 10:02:11 -06001486 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001487 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1488 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1489 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1490 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1491 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1492 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1493 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001494}
1495
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001496static int pci_save_pcix_state(struct pci_dev *dev)
1497{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001498 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001499 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001500
1501 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001502 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001503 return 0;
1504
Shaohua Lif34303d2007-12-18 09:56:47 +08001505 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001506 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001507 pci_err(dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001508 return -ENOMEM;
1509 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001510
Alex Williamson24a4742f2011-05-10 10:02:11 -06001511 pci_read_config_word(dev, pos + PCI_X_CMD,
1512 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001513
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001514 return 0;
1515}
1516
1517static void pci_restore_pcix_state(struct pci_dev *dev)
1518{
1519 int i = 0, pos;
1520 struct pci_cap_saved_state *save_state;
1521 u16 *cap;
1522
1523 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1524 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001525 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001526 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001527 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001528
1529 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001530}
1531
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001532static void pci_save_ltr_state(struct pci_dev *dev)
1533{
1534 int ltr;
1535 struct pci_cap_saved_state *save_state;
1536 u16 *cap;
1537
1538 if (!pci_is_pcie(dev))
1539 return;
1540
1541 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1542 if (!ltr)
1543 return;
1544
1545 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1546 if (!save_state) {
1547 pci_err(dev, "no suspend buffer for LTR; ASPM issues possible after resume\n");
1548 return;
1549 }
1550
1551 cap = (u16 *)&save_state->cap.data[0];
1552 pci_read_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, cap++);
1553 pci_read_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, cap++);
1554}
1555
1556static void pci_restore_ltr_state(struct pci_dev *dev)
1557{
1558 struct pci_cap_saved_state *save_state;
1559 int ltr;
1560 u16 *cap;
1561
1562 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1563 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1564 if (!save_state || !ltr)
1565 return;
1566
1567 cap = (u16 *)&save_state->cap.data[0];
1568 pci_write_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, *cap++);
1569 pci_write_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, *cap++);
1570}
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001571
Linus Torvalds1da177e2005-04-16 15:20:36 -07001572/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001573 * pci_save_state - save the PCI configuration space of a device before
1574 * suspending
1575 * @dev: PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001576 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001577int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001578{
1579 int i;
1580 /* XXX: 100% dword access ok here? */
Chen Yu47b802d2020-01-13 14:07:24 +08001581 for (i = 0; i < 16; i++) {
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001582 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Chen Yu47b802d2020-01-13 14:07:24 +08001583 pci_dbg(dev, "saving config space at offset %#x (reading %#x)\n",
1584 i * 4, dev->saved_config_space[i]);
1585 }
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001586 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001587
1588 i = pci_save_pcie_state(dev);
1589 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001590 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001591
1592 i = pci_save_pcix_state(dev);
1593 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001594 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001595
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001596 pci_save_ltr_state(dev);
Keith Busch4f802172018-09-20 10:27:08 -06001597 pci_save_dpc_state(dev);
Patel, Mayurkumaraf65d1a2019-10-18 16:52:21 +00001598 pci_save_aer_state(dev);
David E. Box39850ed2020-12-07 14:39:50 -08001599 pci_save_ptm_state(dev);
Quentin Lambert754834b2014-11-06 17:45:55 +01001600 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001601}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001602EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001603
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001604static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
Daniel Drake08387452018-09-27 15:47:33 -05001605 u32 saved_val, int retry, bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001606{
1607 u32 val;
1608
1609 pci_read_config_dword(pdev, offset, &val);
Daniel Drake08387452018-09-27 15:47:33 -05001610 if (!force && val == saved_val)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001611 return;
1612
1613 for (;;) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001614 pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001615 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001616 pci_write_config_dword(pdev, offset, saved_val);
1617 if (retry-- <= 0)
1618 return;
1619
1620 pci_read_config_dword(pdev, offset, &val);
1621 if (val == saved_val)
1622 return;
1623
1624 mdelay(1);
1625 }
1626}
1627
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001628static void pci_restore_config_space_range(struct pci_dev *pdev,
Daniel Drake08387452018-09-27 15:47:33 -05001629 int start, int end, int retry,
1630 bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001631{
1632 int index;
1633
1634 for (index = end; index >= start; index--)
1635 pci_restore_config_dword(pdev, 4 * index,
1636 pdev->saved_config_space[index],
Daniel Drake08387452018-09-27 15:47:33 -05001637 retry, force);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001638}
1639
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001640static void pci_restore_config_space(struct pci_dev *pdev)
1641{
1642 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
Daniel Drake08387452018-09-27 15:47:33 -05001643 pci_restore_config_space_range(pdev, 10, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001644 /* Restore BARs before the command register. */
Daniel Drake08387452018-09-27 15:47:33 -05001645 pci_restore_config_space_range(pdev, 4, 9, 10, false);
1646 pci_restore_config_space_range(pdev, 0, 3, 0, false);
1647 } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1648 pci_restore_config_space_range(pdev, 12, 15, 0, false);
1649
1650 /*
1651 * Force rewriting of prefetch registers to avoid S3 resume
1652 * issues on Intel PCI bridges that occur when these
1653 * registers are not explicitly written.
1654 */
1655 pci_restore_config_space_range(pdev, 9, 11, 0, true);
1656 pci_restore_config_space_range(pdev, 0, 8, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001657 } else {
Daniel Drake08387452018-09-27 15:47:33 -05001658 pci_restore_config_space_range(pdev, 0, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001659 }
1660}
1661
Christian Königd3252ac2018-06-29 19:54:55 -05001662static void pci_restore_rebar_state(struct pci_dev *pdev)
1663{
1664 unsigned int pos, nbars, i;
1665 u32 ctrl;
1666
1667 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
1668 if (!pos)
1669 return;
1670
1671 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1672 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
1673 PCI_REBAR_CTRL_NBAR_SHIFT;
1674
1675 for (i = 0; i < nbars; i++, pos += 8) {
1676 struct resource *res;
1677 int bar_idx, size;
1678
1679 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1680 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
1681 res = pdev->resource + bar_idx;
Nirmoy Das192f1bf2021-01-07 14:30:34 +01001682 size = pci_rebar_bytes_to_size(resource_size(res));
Christian Königd3252ac2018-06-29 19:54:55 -05001683 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05001684 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian Königd3252ac2018-06-29 19:54:55 -05001685 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
1686 }
1687}
1688
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001689/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001690 * pci_restore_state - Restore the saved state of a PCI device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001691 * @dev: PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001692 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001693void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001694{
Alek Duc82f63e2009-08-08 08:46:19 +08001695 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001696 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001697
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001698 /*
1699 * Restore max latencies (in the LTR capability) before enabling
1700 * LTR itself (in the PCIe capability).
1701 */
1702 pci_restore_ltr_state(dev);
1703
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001704 pci_restore_pcie_state(dev);
CQ Tang4ebeb1e2017-05-30 09:25:49 -07001705 pci_restore_pasid_state(dev);
1706 pci_restore_pri_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001707 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001708 pci_restore_vc_state(dev);
Christian Königd3252ac2018-06-29 19:54:55 -05001709 pci_restore_rebar_state(dev);
Keith Busch4f802172018-09-20 10:27:08 -06001710 pci_restore_dpc_state(dev);
David E. Box39850ed2020-12-07 14:39:50 -08001711 pci_restore_ptm_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001712
Kuppuswamy Sathyanarayanan894020f2020-03-23 17:26:08 -07001713 pci_aer_clear_status(dev);
Patel, Mayurkumaraf65d1a2019-10-18 16:52:21 +00001714 pci_restore_aer_state(dev);
Taku Izumib07461a2015-09-17 10:09:37 -05001715
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001716 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001717
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001718 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001719 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001720
1721 /* Restore ACS and IOV configuration state */
1722 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001723 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001724
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001725 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001726}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001727EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001729struct pci_saved_state {
1730 u32 config_space[16];
Gustavo A. R. Silva914a1952020-05-07 14:05:44 -05001731 struct pci_cap_saved_data cap[];
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001732};
1733
1734/**
1735 * pci_store_saved_state - Allocate and return an opaque struct containing
1736 * the device saved state.
1737 * @dev: PCI device that we're dealing with
1738 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001739 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001740 */
1741struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1742{
1743 struct pci_saved_state *state;
1744 struct pci_cap_saved_state *tmp;
1745 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001746 size_t size;
1747
1748 if (!dev->state_saved)
1749 return NULL;
1750
1751 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1752
Sasha Levinb67bfe02013-02-27 17:06:00 -08001753 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001754 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1755
1756 state = kzalloc(size, GFP_KERNEL);
1757 if (!state)
1758 return NULL;
1759
1760 memcpy(state->config_space, dev->saved_config_space,
1761 sizeof(state->config_space));
1762
1763 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001764 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001765 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1766 memcpy(cap, &tmp->cap, len);
1767 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1768 }
1769 /* Empty cap_save terminates list */
1770
1771 return state;
1772}
1773EXPORT_SYMBOL_GPL(pci_store_saved_state);
1774
1775/**
1776 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1777 * @dev: PCI device that we're dealing with
1778 * @state: Saved state returned from pci_store_saved_state()
1779 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001780int pci_load_saved_state(struct pci_dev *dev,
1781 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001782{
1783 struct pci_cap_saved_data *cap;
1784
1785 dev->state_saved = false;
1786
1787 if (!state)
1788 return 0;
1789
1790 memcpy(dev->saved_config_space, state->config_space,
1791 sizeof(state->config_space));
1792
1793 cap = state->cap;
1794 while (cap->size) {
1795 struct pci_cap_saved_state *tmp;
1796
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001797 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001798 if (!tmp || tmp->cap.size != cap->size)
1799 return -EINVAL;
1800
1801 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1802 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1803 sizeof(struct pci_cap_saved_data) + cap->size);
1804 }
1805
1806 dev->state_saved = true;
1807 return 0;
1808}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001809EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001810
1811/**
1812 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1813 * and free the memory allocated for it.
1814 * @dev: PCI device that we're dealing with
1815 * @state: Pointer to saved state returned from pci_store_saved_state()
1816 */
1817int pci_load_and_free_saved_state(struct pci_dev *dev,
1818 struct pci_saved_state **state)
1819{
1820 int ret = pci_load_saved_state(dev, *state);
1821 kfree(*state);
1822 *state = NULL;
1823 return ret;
1824}
1825EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1826
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001827int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1828{
1829 return pci_enable_resources(dev, bars);
1830}
1831
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001832static int do_pci_enable_device(struct pci_dev *dev, int bars)
1833{
1834 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301835 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001836 u16 cmd;
1837 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001838
1839 err = pci_set_power_state(dev, PCI_D0);
1840 if (err < 0 && err != -EIO)
1841 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301842
1843 bridge = pci_upstream_bridge(dev);
1844 if (bridge)
1845 pcie_aspm_powersave_config_link(bridge);
1846
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001847 err = pcibios_enable_device(dev, bars);
1848 if (err < 0)
1849 return err;
1850 pci_fixup_device(pci_fixup_enable, dev);
1851
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001852 if (dev->msi_enabled || dev->msix_enabled)
1853 return 0;
1854
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001855 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1856 if (pin) {
1857 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1858 if (cmd & PCI_COMMAND_INTX_DISABLE)
1859 pci_write_config_word(dev, PCI_COMMAND,
1860 cmd & ~PCI_COMMAND_INTX_DISABLE);
1861 }
1862
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001863 return 0;
1864}
1865
1866/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001867 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001868 * @dev: PCI device to be resumed
1869 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001870 * NOTE: This function is a backend of pci_default_resume() and is not supposed
1871 * to be called by normal code, write proper resume handler and use it instead.
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001872 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001873int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001874{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001875 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001876 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1877 return 0;
1878}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001879EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001880
Yinghai Lu928bea92013-07-22 14:37:17 -07001881static void pci_enable_bridge(struct pci_dev *dev)
1882{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001883 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001884 int retval;
1885
Bjorn Helgaas79272132013-11-06 10:00:51 -07001886 bridge = pci_upstream_bridge(dev);
1887 if (bridge)
1888 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001889
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001890 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001891 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001892 pci_set_master(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001893 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001894 }
1895
Yinghai Lu928bea92013-07-22 14:37:17 -07001896 retval = pci_enable_device(dev);
1897 if (retval)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001898 pci_err(dev, "Error enabling bridge (%d), continuing\n",
Yinghai Lu928bea92013-07-22 14:37:17 -07001899 retval);
1900 pci_set_master(dev);
1901}
1902
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001903static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001904{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001905 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001906 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001907 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001908
Rafael J. Wysocki4d6035f2021-06-22 17:35:18 +02001909 /*
1910 * Power state could be unknown at this point, either due to a fresh
1911 * boot or a device removal call. So get the current power state
1912 * so that things like MSI message writing will behave as expected
1913 * (e.g. if the device really is in D0 at enable time).
1914 */
1915 if (dev->pm_cap) {
1916 u16 pmcsr;
1917 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1918 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysocki4514d992021-03-16 16:51:40 +01001919 }
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001920
Rafael J. Wysocki4d6035f2021-06-22 17:35:18 +02001921 if (atomic_inc_return(&dev->enable_cnt) > 1)
1922 return 0; /* already enabled */
1923
Bjorn Helgaas79272132013-11-06 10:00:51 -07001924 bridge = pci_upstream_bridge(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001925 if (bridge)
Bjorn Helgaas79272132013-11-06 10:00:51 -07001926 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001927
Yinghai Lu497f16f2011-12-17 18:33:37 -08001928 /* only skip sriov related */
1929 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1930 if (dev->resource[i].flags & flags)
1931 bars |= (1 << i);
1932 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001933 if (dev->resource[i].flags & flags)
1934 bars |= (1 << i);
1935
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001936 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001937 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001938 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001939 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001940}
1941
1942/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001943 * pci_enable_device_io - Initialize a device for use with IO space
1944 * @dev: PCI device to be initialized
1945 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001946 * Initialize device before it's used by a driver. Ask low-level code
1947 * to enable I/O resources. Wake up the device if it was suspended.
1948 * Beware, this function can fail.
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001949 */
1950int pci_enable_device_io(struct pci_dev *dev)
1951{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001952 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001953}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001954EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001955
1956/**
1957 * pci_enable_device_mem - Initialize a device for use with Memory space
1958 * @dev: PCI device to be initialized
1959 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001960 * Initialize device before it's used by a driver. Ask low-level code
1961 * to enable Memory resources. Wake up the device if it was suspended.
1962 * Beware, this function can fail.
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001963 */
1964int pci_enable_device_mem(struct pci_dev *dev)
1965{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001966 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001967}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001968EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001969
Linus Torvalds1da177e2005-04-16 15:20:36 -07001970/**
1971 * pci_enable_device - Initialize device before it's used by a driver.
1972 * @dev: PCI device to be initialized
1973 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001974 * Initialize device before it's used by a driver. Ask low-level code
1975 * to enable I/O and memory. Wake up the device if it was suspended.
1976 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001977 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001978 * Note we don't actually enable the device many times if we call
1979 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001980 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001981int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001982{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001983 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001984}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001985EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001986
Tejun Heo9ac78492007-01-20 16:00:26 +09001987/*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001988 * Managed PCI resources. This manages device on/off, INTx/MSI/MSI-X
1989 * on/off and BAR regions. pci_dev itself records MSI/MSI-X status, so
Tejun Heo9ac78492007-01-20 16:00:26 +09001990 * there's no need to track it separately. pci_devres is initialized
1991 * when a device is enabled using managed PCI device enable interface.
1992 */
1993struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001994 unsigned int enabled:1;
1995 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001996 unsigned int orig_intx:1;
1997 unsigned int restore_intx:1;
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001998 unsigned int mwi:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001999 u32 region_mask;
2000};
2001
2002static void pcim_release(struct device *gendev, void *res)
2003{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06002004 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09002005 struct pci_devres *this = res;
2006 int i;
2007
2008 if (dev->msi_enabled)
2009 pci_disable_msi(dev);
2010 if (dev->msix_enabled)
2011 pci_disable_msix(dev);
2012
2013 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
2014 if (this->region_mask & (1 << i))
2015 pci_release_region(dev, i);
2016
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01002017 if (this->mwi)
2018 pci_clear_mwi(dev);
2019
Tejun Heo9ac78492007-01-20 16:00:26 +09002020 if (this->restore_intx)
2021 pci_intx(dev, this->orig_intx);
2022
Tejun Heo7f375f32007-02-25 04:36:01 -08002023 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09002024 pci_disable_device(dev);
2025}
2026
Ryan Desfosses07656d83082014-04-11 01:01:53 -04002027static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09002028{
2029 struct pci_devres *dr, *new_dr;
2030
2031 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
2032 if (dr)
2033 return dr;
2034
2035 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
2036 if (!new_dr)
2037 return NULL;
2038 return devres_get(&pdev->dev, new_dr, NULL, NULL);
2039}
2040
Ryan Desfosses07656d83082014-04-11 01:01:53 -04002041static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09002042{
2043 if (pci_is_managed(pdev))
2044 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
2045 return NULL;
2046}
2047
2048/**
2049 * pcim_enable_device - Managed pci_enable_device()
2050 * @pdev: PCI device to be initialized
2051 *
2052 * Managed pci_enable_device().
2053 */
2054int pcim_enable_device(struct pci_dev *pdev)
2055{
2056 struct pci_devres *dr;
2057 int rc;
2058
2059 dr = get_pci_dr(pdev);
2060 if (unlikely(!dr))
2061 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09002062 if (dr->enabled)
2063 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09002064
2065 rc = pci_enable_device(pdev);
2066 if (!rc) {
2067 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08002068 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09002069 }
2070 return rc;
2071}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002072EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09002073
2074/**
2075 * pcim_pin_device - Pin managed PCI device
2076 * @pdev: PCI device to pin
2077 *
2078 * Pin managed PCI device @pdev. Pinned device won't be disabled on
2079 * driver detach. @pdev must have been enabled with
2080 * pcim_enable_device().
2081 */
2082void pcim_pin_device(struct pci_dev *pdev)
2083{
2084 struct pci_devres *dr;
2085
2086 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08002087 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09002088 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08002089 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09002090}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002091EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09002092
Matthew Garretteca0d4672012-12-05 14:33:27 -07002093/*
2094 * pcibios_add_device - provide arch specific hooks when adding device dev
2095 * @dev: the PCI device being added
2096 *
2097 * Permits the platform to provide architecture specific functionality when
2098 * devices are added. This is the default implementation. Architecture
2099 * implementations can override this.
2100 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002101int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d4672012-12-05 14:33:27 -07002102{
2103 return 0;
2104}
2105
Linus Torvalds1da177e2005-04-16 15:20:36 -07002106/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002107 * pcibios_release_device - provide arch specific hooks when releasing
2108 * device dev
Sebastian Ott6ae32c52013-06-04 19:18:14 +02002109 * @dev: the PCI device being released
2110 *
2111 * Permits the platform to provide architecture specific functionality when
2112 * devices are released. This is the default implementation. Architecture
2113 * implementations can override this.
2114 */
2115void __weak pcibios_release_device(struct pci_dev *dev) {}
2116
2117/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07002118 * pcibios_disable_device - disable arch specific PCI resources for device dev
2119 * @dev: the PCI device to disable
2120 *
2121 * Disables architecture specific PCI resources for the device. This
2122 * is the default implementation. Architecture implementations can
2123 * override this.
2124 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08002125void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07002126
Hanjun Guoa43ae582014-05-06 11:29:52 +08002127/**
2128 * pcibios_penalize_isa_irq - penalize an ISA IRQ
2129 * @irq: ISA IRQ to penalize
2130 * @active: IRQ active or not
2131 *
2132 * Permits the platform to provide architecture-specific functionality when
2133 * penalizing ISA IRQs. This is the default implementation. Architecture
2134 * implementations can override this.
2135 */
2136void __weak pcibios_penalize_isa_irq(int irq, int active) {}
2137
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002138static void do_pci_disable_device(struct pci_dev *dev)
2139{
2140 u16 pci_command;
2141
2142 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
2143 if (pci_command & PCI_COMMAND_MASTER) {
2144 pci_command &= ~PCI_COMMAND_MASTER;
2145 pci_write_config_word(dev, PCI_COMMAND, pci_command);
2146 }
2147
2148 pcibios_disable_device(dev);
2149}
2150
2151/**
2152 * pci_disable_enabled_device - Disable device without updating enable_cnt
2153 * @dev: PCI device to disable
2154 *
2155 * NOTE: This function is a backend of PCI power management routines and is
2156 * not supposed to be called drivers.
2157 */
2158void pci_disable_enabled_device(struct pci_dev *dev)
2159{
Yuji Shimada296ccb02009-04-03 16:41:46 +09002160 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002161 do_pci_disable_device(dev);
2162}
2163
Linus Torvalds1da177e2005-04-16 15:20:36 -07002164/**
2165 * pci_disable_device - Disable PCI device after use
2166 * @dev: PCI device to be disabled
2167 *
2168 * Signal to the system that the PCI device is not in use by the system
2169 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08002170 *
2171 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02002172 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07002173 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04002174void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002175{
Tejun Heo9ac78492007-01-20 16:00:26 +09002176 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08002177
Tejun Heo9ac78492007-01-20 16:00:26 +09002178 dr = find_pci_dr(dev);
2179 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08002180 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09002181
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04002182 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
2183 "disabling already-disabled device");
2184
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07002185 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08002186 return;
2187
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002188 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002189
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01002190 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002191}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002192EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002193
2194/**
Brian Kingf7bdd122007-04-06 16:39:36 -05002195 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05002196 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05002197 * @state: Reset state to enter into
2198 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002199 * Set the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05002200 * implementation. Architecture implementations can override this.
2201 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06002202int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
2203 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05002204{
2205 return -EINVAL;
2206}
2207
2208/**
2209 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05002210 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05002211 * @state: Reset state to enter into
2212 *
Brian Kingf7bdd122007-04-06 16:39:36 -05002213 * Sets the PCI reset state for the device.
2214 */
2215int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
2216{
2217 return pcibios_set_pcie_reset_state(dev, state);
2218}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002219EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05002220
Bjorn Helgaas600a5b42020-07-16 17:34:30 -05002221void pcie_clear_device_status(struct pci_dev *dev)
2222{
2223 u16 sta;
2224
2225 pcie_capability_read_word(dev, PCI_EXP_DEVSTA, &sta);
2226 pcie_capability_write_word(dev, PCI_EXP_DEVSTA, sta);
2227}
2228
Brian Kingf7bdd122007-04-06 16:39:36 -05002229/**
Bjorn Helgaasdcb04532018-03-09 11:06:53 -06002230 * pcie_clear_root_pme_status - Clear root port PME interrupt status.
2231 * @dev: PCIe root port or event collector.
2232 */
2233void pcie_clear_root_pme_status(struct pci_dev *dev)
2234{
2235 pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
2236}
2237
2238/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01002239 * pci_check_pme_status - Check if given device has generated PME.
2240 * @dev: Device to check.
2241 *
2242 * Check the PME status of the device and if set, clear it and clear PME enable
2243 * (if set). Return 'true' if PME status and PME enable were both set or
2244 * 'false' otherwise.
2245 */
2246bool pci_check_pme_status(struct pci_dev *dev)
2247{
2248 int pmcsr_pos;
2249 u16 pmcsr;
2250 bool ret = false;
2251
2252 if (!dev->pm_cap)
2253 return false;
2254
2255 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
2256 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
2257 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
2258 return false;
2259
2260 /* Clear PME status. */
2261 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2262 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
2263 /* Disable PME to avoid interrupt flood. */
2264 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2265 ret = true;
2266 }
2267
2268 pci_write_config_word(dev, pmcsr_pos, pmcsr);
2269
2270 return ret;
2271}
2272
2273/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002274 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
2275 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002276 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002277 *
2278 * Check if @dev has generated PME and queue a resume request for it in that
2279 * case.
2280 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002281static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002282{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002283 if (pme_poll_reset && dev->pme_poll)
2284 dev->pme_poll = false;
2285
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002286 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002287 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01002288 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002289 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002290 return 0;
2291}
2292
2293/**
2294 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
2295 * @bus: Top bus of the subtree to walk.
2296 */
2297void pci_pme_wakeup_bus(struct pci_bus *bus)
2298{
2299 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002300 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002301}
2302
Huang Ying448bd852012-06-23 10:23:51 +08002303
2304/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002305 * pci_pme_capable - check the capability of PCI device to generate PME#
2306 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002307 * @state: PCI state from which device will issue PME#.
2308 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002309bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002310{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002311 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002312 return false;
2313
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002314 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002315}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002316EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002317
Matthew Garrettdf17e622010-10-04 14:22:29 -04002318static void pci_pme_list_scan(struct work_struct *work)
2319{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002320 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04002321
2322 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07002323 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
2324 if (pme_dev->dev->pme_poll) {
2325 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08002326
Bjorn Helgaasce300002014-01-24 09:51:06 -07002327 bridge = pme_dev->dev->bus->self;
2328 /*
2329 * If bridge is in low power state, the
2330 * configuration space of subordinate devices
2331 * may be not accessible
2332 */
2333 if (bridge && bridge->current_state != PCI_D0)
2334 continue;
Mika Westerberg000dd532019-06-12 13:57:39 +03002335 /*
2336 * If the device is in D3cold it should not be
2337 * polled either.
2338 */
2339 if (pme_dev->dev->current_state == PCI_D3cold)
2340 continue;
2341
Bjorn Helgaasce300002014-01-24 09:51:06 -07002342 pci_pme_wakeup(pme_dev->dev, NULL);
2343 } else {
2344 list_del(&pme_dev->list);
2345 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002346 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002347 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07002348 if (!list_empty(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002349 queue_delayed_work(system_freezable_wq, &pci_pme_work,
2350 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002351 mutex_unlock(&pci_pme_list_mutex);
2352}
2353
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002354static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002355{
2356 u16 pmcsr;
2357
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002358 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002359 return;
2360
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002361 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002362 /* Clear PME_Status by writing 1 to it and enable PME# */
2363 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
2364 if (!enable)
2365 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2366
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002367 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002368}
2369
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002370/**
2371 * pci_pme_restore - Restore PME configuration after config space restore.
2372 * @dev: PCI device to update.
2373 */
2374void pci_pme_restore(struct pci_dev *dev)
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002375{
2376 u16 pmcsr;
2377
2378 if (!dev->pme_support)
2379 return;
2380
2381 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2382 if (dev->wakeup_prepared) {
2383 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002384 pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002385 } else {
2386 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2387 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2388 }
2389 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2390}
2391
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002392/**
2393 * pci_pme_active - enable or disable PCI device's PME# function
2394 * @dev: PCI device to handle.
2395 * @enable: 'true' to enable PME# generation; 'false' to disable it.
2396 *
2397 * The caller must verify that the device is capable of generating PME# before
2398 * calling this function with @enable equal to 'true'.
2399 */
2400void pci_pme_active(struct pci_dev *dev, bool enable)
2401{
2402 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002403
Huang Ying6e965e02012-10-26 13:07:51 +08002404 /*
2405 * PCI (as opposed to PCIe) PME requires that the device have
2406 * its PME# line hooked up correctly. Not all hardware vendors
2407 * do this, so the PME never gets delivered and the device
2408 * remains asleep. The easiest way around this is to
2409 * periodically walk the list of suspended devices and check
2410 * whether any have their PME flag set. The assumption is that
2411 * we'll wake up often enough anyway that this won't be a huge
2412 * hit, and the power savings from the devices will still be a
2413 * win.
2414 *
2415 * Although PCIe uses in-band PME message instead of PME# line
2416 * to report PME, PME does not work for some PCIe devices in
2417 * reality. For example, there are devices that set their PME
2418 * status bits, but don't really bother to send a PME message;
2419 * there are PCI Express Root Ports that don't bother to
2420 * trigger interrupts when they receive PME messages from the
2421 * devices below. So PME poll is used for PCIe devices too.
2422 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04002423
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002424 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04002425 struct pci_pme_device *pme_dev;
2426 if (enable) {
2427 pme_dev = kmalloc(sizeof(struct pci_pme_device),
2428 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002429 if (!pme_dev) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002430 pci_warn(dev, "can't enable PME#\n");
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002431 return;
2432 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002433 pme_dev->dev = dev;
2434 mutex_lock(&pci_pme_list_mutex);
2435 list_add(&pme_dev->list, &pci_pme_list);
2436 if (list_is_singular(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002437 queue_delayed_work(system_freezable_wq,
2438 &pci_pme_work,
2439 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002440 mutex_unlock(&pci_pme_list_mutex);
2441 } else {
2442 mutex_lock(&pci_pme_list_mutex);
2443 list_for_each_entry(pme_dev, &pci_pme_list, list) {
2444 if (pme_dev->dev == dev) {
2445 list_del(&pme_dev->list);
2446 kfree(pme_dev);
2447 break;
2448 }
2449 }
2450 mutex_unlock(&pci_pme_list_mutex);
2451 }
2452 }
2453
Frederick Lawler7506dc72018-01-18 12:55:24 -06002454 pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002455}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002456EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002457
2458/**
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002459 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07002460 * @dev: PCI device affected
2461 * @state: PCI state from which device will issue wakeup events
2462 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07002463 *
David Brownell075c1772007-04-26 00:12:06 -07002464 * This enables the device as a wakeup event source, or disables it.
2465 * When such events involves platform-specific hooks, those hooks are
2466 * called automatically by this routine.
2467 *
2468 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002469 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07002470 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002471 * RETURN VALUE:
2472 * 0 is returned on success
2473 * -EINVAL is returned if device is not supposed to wake up the system
2474 * Error code depending on the platform is returned if both the platform and
2475 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07002476 */
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002477static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002478{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002479 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002480
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002481 /*
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002482 * Bridges that are not power-manageable directly only signal
2483 * wakeup on behalf of subordinate devices which is set up
2484 * elsewhere, so skip them. However, bridges that are
2485 * power-manageable may signal wakeup for themselves (for example,
2486 * on a hotplug event) and they need to be covered here.
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002487 */
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002488 if (!pci_power_manageable(dev))
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002489 return 0;
2490
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002491 /* Don't do the same thing twice in a row for one device. */
2492 if (!!enable == !!dev->wakeup_prepared)
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002493 return 0;
2494
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002495 /*
2496 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
2497 * Anderson we should be doing PME# wake enable followed by ACPI wake
2498 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07002499 */
2500
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002501 if (enable) {
2502 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002503
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002504 if (pci_pme_capable(dev, state))
2505 pci_pme_active(dev, true);
2506 else
2507 ret = 1;
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002508 error = platform_pci_set_wakeup(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002509 if (ret)
2510 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002511 if (!ret)
2512 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002513 } else {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002514 platform_pci_set_wakeup(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002515 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002516 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002517 }
2518
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002519 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002520}
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002521
2522/**
2523 * pci_enable_wake - change wakeup settings for a PCI device
2524 * @pci_dev: Target device
2525 * @state: PCI state from which device will issue wakeup events
2526 * @enable: Whether or not to enable event generation
2527 *
2528 * If @enable is set, check device_may_wakeup() for the device before calling
2529 * __pci_enable_wake() for it.
2530 */
2531int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
2532{
2533 if (enable && !device_may_wakeup(&pci_dev->dev))
2534 return -EINVAL;
2535
2536 return __pci_enable_wake(pci_dev, state, enable);
2537}
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002538EXPORT_SYMBOL(pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002539
2540/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002541 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
2542 * @dev: PCI device to prepare
2543 * @enable: True to enable wake-up event generation; false to disable
2544 *
2545 * Many drivers want the device to wake up the system from D3_hot or D3_cold
2546 * and this function allows them to set that up cleanly - pci_enable_wake()
2547 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
2548 * ordering constraints.
2549 *
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002550 * This function only returns error code if the device is not allowed to wake
2551 * up the system from sleep or it is not capable of generating PME# from both
2552 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002553 */
2554int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2555{
2556 return pci_pme_capable(dev, PCI_D3cold) ?
2557 pci_enable_wake(dev, PCI_D3cold, enable) :
2558 pci_enable_wake(dev, PCI_D3hot, enable);
2559}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002560EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002561
2562/**
Jesse Barnes37139072008-07-28 11:49:26 -07002563 * pci_target_state - find an appropriate low power state for a given PCI dev
2564 * @dev: PCI device
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002565 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
Jesse Barnes37139072008-07-28 11:49:26 -07002566 *
2567 * Use underlying platform code to find a supported low power state for @dev.
2568 * If the platform can't manage @dev, return the deepest state from which it
2569 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002570 */
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002571static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002572{
2573 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002574
2575 if (platform_pci_power_manageable(dev)) {
2576 /*
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002577 * Call the platform to find the target state for the device.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002578 */
2579 pci_power_t state = platform_pci_choose_state(dev);
2580
2581 switch (state) {
2582 case PCI_POWER_ERROR:
2583 case PCI_UNKNOWN:
2584 break;
2585 case PCI_D1:
2586 case PCI_D2:
2587 if (pci_no_d1d2(dev))
2588 break;
Gustavo A. R. Silvadf561f662020-08-23 17:36:59 -05002589 fallthrough;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002590 default:
2591 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002592 }
Lukas Wunner4132a572016-09-18 05:39:20 +02002593
2594 return target_state;
2595 }
2596
2597 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02002598 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02002599
2600 /*
2601 * If the device is in D3cold even though it's not power-manageable by
2602 * the platform, it may have been powered down by non-standard means.
2603 * Best to let it slumber.
2604 */
2605 if (dev->current_state == PCI_D3cold)
2606 target_state = PCI_D3cold;
2607
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002608 if (wakeup) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002609 /*
2610 * Find the deepest state from which the device can generate
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002611 * PME#.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002612 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002613 if (dev->pme_support) {
2614 while (target_state
2615 && !(dev->pme_support & (1 << target_state)))
2616 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002617 }
2618 }
2619
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002620 return target_state;
2621}
2622
2623/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002624 * pci_prepare_to_sleep - prepare PCI device for system-wide transition
2625 * into a sleep state
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002626 * @dev: Device to handle.
2627 *
2628 * Choose the power state appropriate for the device depending on whether
2629 * it can wake up the system and/or is power manageable by the platform
2630 * (PCI_D3hot is the default) and put the device into that state.
2631 */
2632int pci_prepare_to_sleep(struct pci_dev *dev)
2633{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002634 bool wakeup = device_may_wakeup(&dev->dev);
2635 pci_power_t target_state = pci_target_state(dev, wakeup);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002636 int error;
2637
2638 if (target_state == PCI_POWER_ERROR)
2639 return -EIO;
2640
David E. Boxa697f072020-12-07 14:39:51 -08002641 /*
2642 * There are systems (for example, Intel mobile chips since Coffee
2643 * Lake) where the power drawn while suspended can be significantly
2644 * reduced by disabling PTM on PCIe root ports as this allows the
2645 * port to enter a lower-power PM state and the SoC to reach a
2646 * lower-power idle state as a whole.
2647 */
2648 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2649 pci_disable_ptm(dev);
2650
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002651 pci_enable_wake(dev, target_state, wakeup);
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002652
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002653 error = pci_set_power_state(dev, target_state);
2654
David E. Boxa697f072020-12-07 14:39:51 -08002655 if (error) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002656 pci_enable_wake(dev, target_state, false);
David E. Boxa697f072020-12-07 14:39:51 -08002657 pci_restore_ptm_state(dev);
2658 }
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002659
2660 return error;
2661}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002662EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002663
2664/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002665 * pci_back_from_sleep - turn PCI device on during system-wide transition
2666 * into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002667 * @dev: Device to handle.
2668 *
Thomas Weber88393162010-03-16 11:47:56 +01002669 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002670 */
2671int pci_back_from_sleep(struct pci_dev *dev)
2672{
2673 pci_enable_wake(dev, PCI_D0, false);
2674 return pci_set_power_state(dev, PCI_D0);
2675}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002676EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002677
2678/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002679 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2680 * @dev: PCI device being suspended.
2681 *
2682 * Prepare @dev to generate wake-up events at run time and put it into a low
2683 * power state.
2684 */
2685int pci_finish_runtime_suspend(struct pci_dev *dev)
2686{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002687 pci_power_t target_state;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002688 int error;
2689
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002690 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002691 if (target_state == PCI_POWER_ERROR)
2692 return -EIO;
2693
Huang Ying448bd852012-06-23 10:23:51 +08002694 dev->runtime_d3cold = target_state == PCI_D3cold;
2695
David E. Boxa697f072020-12-07 14:39:51 -08002696 /*
2697 * There are systems (for example, Intel mobile chips since Coffee
2698 * Lake) where the power drawn while suspended can be significantly
2699 * reduced by disabling PTM on PCIe root ports as this allows the
2700 * port to enter a lower-power PM state and the SoC to reach a
2701 * lower-power idle state as a whole.
2702 */
2703 if (pci_pcie_type(dev) == PCI_EXP_TYPE_ROOT_PORT)
2704 pci_disable_ptm(dev);
2705
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002706 __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002707
2708 error = pci_set_power_state(dev, target_state);
2709
Huang Ying448bd852012-06-23 10:23:51 +08002710 if (error) {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002711 pci_enable_wake(dev, target_state, false);
David E. Boxa697f072020-12-07 14:39:51 -08002712 pci_restore_ptm_state(dev);
Huang Ying448bd852012-06-23 10:23:51 +08002713 dev->runtime_d3cold = false;
2714 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002715
2716 return error;
2717}
2718
2719/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002720 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2721 * @dev: Device to check.
2722 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002723 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002724 * (through the platform or using the native PCIe PME) or if the device supports
2725 * PME and one of its upstream bridges can generate wake-up events.
2726 */
2727bool pci_dev_run_wake(struct pci_dev *dev)
2728{
2729 struct pci_bus *bus = dev->bus;
2730
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002731 if (!dev->pme_support)
2732 return false;
2733
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002734 /* PME-capable in principle, but not from the target power state */
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002735 if (!pci_pme_capable(dev, pci_target_state(dev, true)))
Alan Stern6496ebd2016-10-21 16:45:38 -04002736 return false;
2737
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002738 if (device_can_wakeup(&dev->dev))
2739 return true;
2740
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002741 while (bus->parent) {
2742 struct pci_dev *bridge = bus->self;
2743
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002744 if (device_can_wakeup(&bridge->dev))
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002745 return true;
2746
2747 bus = bus->parent;
2748 }
2749
2750 /* We have reached the root bus. */
2751 if (bus->bridge)
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002752 return device_can_wakeup(bus->bridge);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002753
2754 return false;
2755}
2756EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2757
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002758/**
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002759 * pci_dev_need_resume - Check if it is necessary to resume the device.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002760 * @pci_dev: Device to check.
2761 *
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002762 * Return 'true' if the device is not runtime-suspended or it has to be
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002763 * reconfigured due to wakeup settings difference between system and runtime
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002764 * suspend, or the current power state of it is not suitable for the upcoming
2765 * (system-wide) transition.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002766 */
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002767bool pci_dev_need_resume(struct pci_dev *pci_dev)
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002768{
2769 struct device *dev = &pci_dev->dev;
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002770 pci_power_t target_state;
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002771
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002772 if (!pm_runtime_suspended(dev) || platform_pci_need_resume(pci_dev))
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002773 return true;
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002774
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002775 target_state = pci_target_state(pci_dev, device_may_wakeup(dev));
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002776
2777 /*
2778 * If the earlier platform check has not triggered, D3cold is just power
2779 * removal on top of D3hot, so no need to resume the device in that
2780 * case.
2781 */
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002782 return target_state != pci_dev->current_state &&
2783 target_state != PCI_D3cold &&
2784 pci_dev->current_state != PCI_D3hot;
2785}
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002786
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002787/**
2788 * pci_dev_adjust_pme - Adjust PME setting for a suspended device.
2789 * @pci_dev: Device to check.
2790 *
2791 * If the device is suspended and it is not configured for system wakeup,
2792 * disable PME for it to prevent it from waking up the system unnecessarily.
2793 *
2794 * Note that if the device's power state is D3cold and the platform check in
2795 * pci_dev_need_resume() has not triggered, the device's configuration need not
2796 * be changed.
2797 */
2798void pci_dev_adjust_pme(struct pci_dev *pci_dev)
2799{
2800 struct device *dev = &pci_dev->dev;
2801
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002802 spin_lock_irq(&dev->power.lock);
2803
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002804 if (pm_runtime_suspended(dev) && !device_may_wakeup(dev) &&
2805 pci_dev->current_state < PCI_D3cold)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002806 __pci_pme_active(pci_dev, false);
2807
2808 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002809}
2810
2811/**
2812 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2813 * @pci_dev: Device to handle.
2814 *
2815 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2816 * it might have been disabled during the prepare phase of system suspend if
2817 * the device was not configured for system wakeup.
2818 */
2819void pci_dev_complete_resume(struct pci_dev *pci_dev)
2820{
2821 struct device *dev = &pci_dev->dev;
2822
2823 if (!pci_dev_run_wake(pci_dev))
2824 return;
2825
2826 spin_lock_irq(&dev->power.lock);
2827
2828 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2829 __pci_pme_active(pci_dev, true);
2830
2831 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002832}
2833
Huang Yingb3c32c42012-10-25 09:36:03 +08002834void pci_config_pm_runtime_get(struct pci_dev *pdev)
2835{
2836 struct device *dev = &pdev->dev;
2837 struct device *parent = dev->parent;
2838
2839 if (parent)
2840 pm_runtime_get_sync(parent);
2841 pm_runtime_get_noresume(dev);
2842 /*
2843 * pdev->current_state is set to PCI_D3cold during suspending,
2844 * so wait until suspending completes
2845 */
2846 pm_runtime_barrier(dev);
2847 /*
2848 * Only need to resume devices in D3cold, because config
2849 * registers are still accessible for devices suspended but
2850 * not in D3cold.
2851 */
2852 if (pdev->current_state == PCI_D3cold)
2853 pm_runtime_resume(dev);
2854}
2855
2856void pci_config_pm_runtime_put(struct pci_dev *pdev)
2857{
2858 struct device *dev = &pdev->dev;
2859 struct device *parent = dev->parent;
2860
2861 pm_runtime_put(dev);
2862 if (parent)
2863 pm_runtime_put_sync(parent);
2864}
2865
Mika Westerberg85b0cae2019-01-31 19:38:56 +03002866static const struct dmi_system_id bridge_d3_blacklist[] = {
2867#ifdef CONFIG_X86
2868 {
2869 /*
2870 * Gigabyte X299 root port is not marked as hotplug capable
2871 * which allows Linux to power manage it. However, this
2872 * confuses the BIOS SMI handler so don't power manage root
2873 * ports on that system.
2874 */
2875 .ident = "X299 DESIGNARE EX-CF",
2876 .matches = {
2877 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
2878 DMI_MATCH(DMI_BOARD_NAME, "X299 DESIGNARE EX-CF"),
2879 },
2880 },
2881#endif
2882 { }
2883};
2884
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002885/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002886 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2887 * @bridge: Bridge to check
2888 *
2889 * This function checks if it is possible to move the bridge to D3.
Lukas Wunner47a8e232018-07-19 17:28:00 -05002890 * Currently we only allow D3 for recent enough PCIe ports and Thunderbolt.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002891 */
Lukas Wunnerc6a63302016-10-28 10:52:06 +02002892bool pci_bridge_d3_possible(struct pci_dev *bridge)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002893{
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002894 if (!pci_is_pcie(bridge))
2895 return false;
2896
2897 switch (pci_pcie_type(bridge)) {
2898 case PCI_EXP_TYPE_ROOT_PORT:
2899 case PCI_EXP_TYPE_UPSTREAM:
2900 case PCI_EXP_TYPE_DOWNSTREAM:
2901 if (pci_bridge_d3_disable)
2902 return false;
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002903
2904 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002905 * Hotplug ports handled by firmware in System Management Mode
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002906 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002907 */
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002908 if (bridge->is_hotplug_bridge && !pciehp_is_native(bridge))
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002909 return false;
2910
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002911 if (pci_bridge_d3_force)
2912 return true;
2913
Lukas Wunner47a8e232018-07-19 17:28:00 -05002914 /* Even the oldest 2010 Thunderbolt controller supports D3. */
2915 if (bridge->is_thunderbolt)
2916 return true;
2917
Mika Westerberg26ad34d2018-09-27 16:57:14 -05002918 /* Platform might know better if the bridge supports D3 */
2919 if (platform_pci_bridge_d3(bridge))
2920 return true;
2921
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002922 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002923 * Hotplug ports handled natively by the OS were not validated
2924 * by vendors for runtime D3 at least until 2018 because there
2925 * was no OS support.
2926 */
2927 if (bridge->is_hotplug_bridge)
2928 return false;
2929
Mika Westerberg85b0cae2019-01-31 19:38:56 +03002930 if (dmi_check_system(bridge_d3_blacklist))
2931 return false;
2932
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002933 /*
2934 * It should be safe to put PCIe ports from 2015 or newer
2935 * to D3.
2936 */
Andy Shevchenkoac950902018-02-22 14:59:23 +02002937 if (dmi_get_bios_year() >= 2015)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002938 return true;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002939 break;
2940 }
2941
2942 return false;
2943}
2944
2945static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2946{
2947 bool *d3cold_ok = data;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002948
Lukas Wunner718a0602016-10-28 10:52:06 +02002949 if (/* The device needs to be allowed to go D3cold ... */
2950 dev->no_d3cold || !dev->d3cold_allowed ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002951
Lukas Wunner718a0602016-10-28 10:52:06 +02002952 /* ... and if it is wakeup capable to do so from D3cold. */
2953 (device_may_wakeup(&dev->dev) &&
2954 !pci_pme_capable(dev, PCI_D3cold)) ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002955
Lukas Wunner718a0602016-10-28 10:52:06 +02002956 /* If it is a bridge it must be allowed to go to D3. */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002957 !pci_power_manageable(dev))
Lukas Wunner718a0602016-10-28 10:52:06 +02002958
2959 *d3cold_ok = false;
2960
2961 return !*d3cold_ok;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002962}
2963
2964/*
2965 * pci_bridge_d3_update - Update bridge D3 capabilities
2966 * @dev: PCI device which is changed
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002967 *
2968 * Update upstream bridge PM capabilities accordingly depending on if the
2969 * device PM configuration was changed or the device is being removed. The
2970 * change is also propagated upstream.
2971 */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002972void pci_bridge_d3_update(struct pci_dev *dev)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002973{
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002974 bool remove = !device_is_registered(&dev->dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002975 struct pci_dev *bridge;
2976 bool d3cold_ok = true;
2977
2978 bridge = pci_upstream_bridge(dev);
2979 if (!bridge || !pci_bridge_d3_possible(bridge))
2980 return;
2981
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002982 /*
Lukas Wunnere8559b712016-10-28 10:52:06 +02002983 * If D3 is currently allowed for the bridge, removing one of its
2984 * children won't change that.
2985 */
2986 if (remove && bridge->bridge_d3)
2987 return;
2988
2989 /*
2990 * If D3 is currently allowed for the bridge and a child is added or
2991 * changed, disallowance of D3 can only be caused by that child, so
2992 * we only need to check that single device, not any of its siblings.
2993 *
2994 * If D3 is currently not allowed for the bridge, checking the device
2995 * first may allow us to skip checking its siblings.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002996 */
2997 if (!remove)
2998 pci_dev_check_d3cold(dev, &d3cold_ok);
2999
Lukas Wunnere8559b712016-10-28 10:52:06 +02003000 /*
3001 * If D3 is currently not allowed for the bridge, this may be caused
3002 * either by the device being changed/removed or any of its siblings,
3003 * so we need to go through all children to find out if one of them
3004 * continues to block D3.
3005 */
3006 if (d3cold_ok && !bridge->bridge_d3)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003007 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
3008 &d3cold_ok);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003009
3010 if (bridge->bridge_d3 != d3cold_ok) {
3011 bridge->bridge_d3 = d3cold_ok;
3012 /* Propagate change to upstream bridges */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02003013 pci_bridge_d3_update(bridge);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003014 }
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003015}
3016
3017/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003018 * pci_d3cold_enable - Enable D3cold for device
3019 * @dev: PCI device to handle
3020 *
3021 * This function can be used in drivers to enable D3cold from the device
3022 * they handle. It also updates upstream PCI bridge PM capabilities
3023 * accordingly.
3024 */
3025void pci_d3cold_enable(struct pci_dev *dev)
3026{
3027 if (dev->no_d3cold) {
3028 dev->no_d3cold = false;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02003029 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003030 }
3031}
3032EXPORT_SYMBOL_GPL(pci_d3cold_enable);
3033
3034/**
3035 * pci_d3cold_disable - Disable D3cold for device
3036 * @dev: PCI device to handle
3037 *
3038 * This function can be used in drivers to disable D3cold from the device
3039 * they handle. It also updates upstream PCI bridge PM capabilities
3040 * accordingly.
3041 */
3042void pci_d3cold_disable(struct pci_dev *dev)
3043{
3044 if (!dev->no_d3cold) {
3045 dev->no_d3cold = true;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02003046 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003047 }
3048}
3049EXPORT_SYMBOL_GPL(pci_d3cold_disable);
3050
3051/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003052 * pci_pm_init - Initialize PM functions of given PCI device
3053 * @dev: PCI device to handle.
3054 */
3055void pci_pm_init(struct pci_dev *dev)
3056{
3057 int pm;
Felipe Balbid6112f82018-09-07 09:16:51 +03003058 u16 status;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003059 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07003060
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01003061 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08003062 pm_runtime_set_active(&dev->dev);
3063 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01003064 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02003065 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01003066
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003067 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00003068 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003069
Linus Torvalds1da177e2005-04-16 15:20:36 -07003070 /* find PCI PM capability in list */
3071 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07003072 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08003073 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003074 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003075 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003076
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003077 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003078 pci_err(dev, "unsupported PM cap regs version (%u)\n",
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003079 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08003080 return;
David Brownell075c1772007-04-26 00:12:06 -07003081 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07003082
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003083 dev->pm_cap = pm;
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +00003084 dev->d3hot_delay = PCI_PM_D3HOT_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08003085 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03003086 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08003087 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003088
3089 dev->d1_support = false;
3090 dev->d2_support = false;
3091 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003092 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003093 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003094 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003095 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003096
3097 if (dev->d1_support || dev->d2_support)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003098 pci_info(dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07003099 dev->d1_support ? " D1" : "",
3100 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003101 }
3102
3103 pmc &= PCI_PM_CAP_PME_MASK;
3104 if (pmc) {
Mohan Kumar34c6b712019-04-20 07:07:20 +03003105 pci_info(dev, "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003106 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
3107 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
3108 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +00003109 (pmc & PCI_PM_CAP_PME_D3hot) ? " D3hot" : "",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06003110 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003111 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02003112 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003113 /*
3114 * Make device's PM flags reflect the wake-up capability, but
3115 * let the user space enable it to wake up the system as needed.
3116 */
3117 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003118 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02003119 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02003120 }
Felipe Balbid6112f82018-09-07 09:16:51 +03003121
3122 pci_read_config_word(dev, PCI_STATUS, &status);
3123 if (status & PCI_STATUS_IMM_READY)
3124 dev->imm_ready = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003125}
3126
Sean O. Stalley938174e2015-10-29 17:35:39 -05003127static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
3128{
Alex Williamson92efb1b2016-05-16 15:12:02 -05003129 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05003130
3131 switch (prop) {
3132 case PCI_EA_P_MEM:
3133 case PCI_EA_P_VF_MEM:
3134 flags |= IORESOURCE_MEM;
3135 break;
3136 case PCI_EA_P_MEM_PREFETCH:
3137 case PCI_EA_P_VF_MEM_PREFETCH:
3138 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
3139 break;
3140 case PCI_EA_P_IO:
3141 flags |= IORESOURCE_IO;
3142 break;
3143 default:
3144 return 0;
3145 }
3146
3147 return flags;
3148}
3149
3150static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
3151 u8 prop)
3152{
3153 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
3154 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05003155#ifdef CONFIG_PCI_IOV
3156 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
3157 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
3158 return &dev->resource[PCI_IOV_RESOURCES +
3159 bei - PCI_EA_BEI_VF_BAR0];
3160#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05003161 else if (bei == PCI_EA_BEI_ROM)
3162 return &dev->resource[PCI_ROM_RESOURCE];
3163 else
3164 return NULL;
3165}
3166
3167/* Read an Enhanced Allocation (EA) entry */
3168static int pci_ea_read(struct pci_dev *dev, int offset)
3169{
3170 struct resource *res;
3171 int ent_size, ent_offset = offset;
3172 resource_size_t start, end;
3173 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05003174 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05003175 u8 prop;
3176 bool support_64 = (sizeof(resource_size_t) >= 8);
3177
3178 pci_read_config_dword(dev, ent_offset, &dw0);
3179 ent_offset += 4;
3180
3181 /* Entry size field indicates DWORDs after 1st */
3182 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
3183
3184 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
3185 goto out;
3186
Bjorn Helgaas26635112015-10-29 17:35:40 -05003187 bei = (dw0 & PCI_EA_BEI) >> 4;
3188 prop = (dw0 & PCI_EA_PP) >> 8;
3189
Sean O. Stalley938174e2015-10-29 17:35:39 -05003190 /*
3191 * If the Property is in the reserved range, try the Secondary
3192 * Property instead.
3193 */
3194 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05003195 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05003196 if (prop > PCI_EA_P_BRIDGE_IO)
3197 goto out;
3198
Bjorn Helgaas26635112015-10-29 17:35:40 -05003199 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05003200 if (!res) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003201 pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05003202 goto out;
3203 }
3204
3205 flags = pci_ea_flags(dev, prop);
3206 if (!flags) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003207 pci_err(dev, "Unsupported EA properties: %#x\n", prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05003208 goto out;
3209 }
3210
3211 /* Read Base */
3212 pci_read_config_dword(dev, ent_offset, &base);
3213 start = (base & PCI_EA_FIELD_MASK);
3214 ent_offset += 4;
3215
3216 /* Read MaxOffset */
3217 pci_read_config_dword(dev, ent_offset, &max_offset);
3218 ent_offset += 4;
3219
3220 /* Read Base MSBs (if 64-bit entry) */
3221 if (base & PCI_EA_IS_64) {
3222 u32 base_upper;
3223
3224 pci_read_config_dword(dev, ent_offset, &base_upper);
3225 ent_offset += 4;
3226
3227 flags |= IORESOURCE_MEM_64;
3228
3229 /* entry starts above 32-bit boundary, can't use */
3230 if (!support_64 && base_upper)
3231 goto out;
3232
3233 if (support_64)
3234 start |= ((u64)base_upper << 32);
3235 }
3236
3237 end = start + (max_offset | 0x03);
3238
3239 /* Read MaxOffset MSBs (if 64-bit entry) */
3240 if (max_offset & PCI_EA_IS_64) {
3241 u32 max_offset_upper;
3242
3243 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
3244 ent_offset += 4;
3245
3246 flags |= IORESOURCE_MEM_64;
3247
3248 /* entry too big, can't use */
3249 if (!support_64 && max_offset_upper)
3250 goto out;
3251
3252 if (support_64)
3253 end += ((u64)max_offset_upper << 32);
3254 }
3255
3256 if (end < start) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003257 pci_err(dev, "EA Entry crosses address boundary\n");
Sean O. Stalley938174e2015-10-29 17:35:39 -05003258 goto out;
3259 }
3260
3261 if (ent_size != ent_offset - offset) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06003262 pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
Sean O. Stalley938174e2015-10-29 17:35:39 -05003263 ent_size, ent_offset - offset);
3264 goto out;
3265 }
3266
3267 res->name = pci_name(dev);
3268 res->start = start;
3269 res->end = end;
3270 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003271
3272 if (bei <= PCI_EA_BEI_BAR5)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003273 pci_info(dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003274 bei, res, prop);
3275 else if (bei == PCI_EA_BEI_ROM)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003276 pci_info(dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003277 res, prop);
3278 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
Mohan Kumar34c6b712019-04-20 07:07:20 +03003279 pci_info(dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003280 bei - PCI_EA_BEI_VF_BAR0, res, prop);
3281 else
Mohan Kumar34c6b712019-04-20 07:07:20 +03003282 pci_info(dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003283 bei, res, prop);
3284
Sean O. Stalley938174e2015-10-29 17:35:39 -05003285out:
3286 return offset + ent_size;
3287}
3288
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05003289/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05003290void pci_ea_init(struct pci_dev *dev)
3291{
3292 int ea;
3293 u8 num_ent;
3294 int offset;
3295 int i;
3296
3297 /* find PCI EA capability in list */
3298 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
3299 if (!ea)
3300 return;
3301
3302 /* determine the number of entries */
3303 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
3304 &num_ent);
3305 num_ent &= PCI_EA_NUM_ENT_MASK;
3306
3307 offset = ea + PCI_EA_FIRST_ENT;
3308
3309 /* Skip DWORD 2 for type 1 functions */
3310 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
3311 offset += 4;
3312
3313 /* parse each EA entry */
3314 for (i = 0; i < num_ent; ++i)
3315 offset = pci_ea_read(dev, offset);
3316}
3317
Yinghai Lu34a48762012-02-11 00:18:41 -08003318static void pci_add_saved_cap(struct pci_dev *pci_dev,
3319 struct pci_cap_saved_state *new_cap)
3320{
3321 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
3322}
3323
Jesse Barneseb9c39d2008-12-17 12:10:05 -08003324/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003325 * _pci_add_cap_save_buffer - allocate buffer for saving given
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003326 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003327 * @dev: the PCI device
3328 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003329 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003330 * @size: requested size of the buffer
3331 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003332static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
3333 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003334{
3335 int pos;
3336 struct pci_cap_saved_state *save_state;
3337
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003338 if (extended)
3339 pos = pci_find_ext_capability(dev, cap);
3340 else
3341 pos = pci_find_capability(dev, cap);
3342
Wei Yang0a1a9b42015-06-30 09:16:44 +08003343 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003344 return 0;
3345
3346 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
3347 if (!save_state)
3348 return -ENOMEM;
3349
Alex Williamson24a4742f2011-05-10 10:02:11 -06003350 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003351 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06003352 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003353 pci_add_saved_cap(dev, save_state);
3354
3355 return 0;
3356}
3357
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003358int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
3359{
3360 return _pci_add_cap_save_buffer(dev, cap, false, size);
3361}
3362
3363int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
3364{
3365 return _pci_add_cap_save_buffer(dev, cap, true, size);
3366}
3367
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003368/**
3369 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
3370 * @dev: the PCI device
3371 */
3372void pci_allocate_cap_save_buffers(struct pci_dev *dev)
3373{
3374 int error;
3375
Yu Zhao89858512009-02-16 02:55:47 +08003376 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
3377 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003378 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003379 pci_err(dev, "unable to preallocate PCI Express save buffer\n");
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003380
3381 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
3382 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003383 pci_err(dev, "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07003384
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06003385 error = pci_add_ext_cap_save_buffer(dev, PCI_EXT_CAP_ID_LTR,
3386 2 * sizeof(u16));
3387 if (error)
3388 pci_err(dev, "unable to allocate suspend buffer for LTR\n");
3389
Alex Williamson425c1b22013-12-17 16:43:51 -07003390 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003391}
3392
Yinghai Luf7968412012-02-11 00:18:30 -08003393void pci_free_cap_save_buffers(struct pci_dev *dev)
3394{
3395 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08003396 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08003397
Sasha Levinb67bfe02013-02-27 17:06:00 -08003398 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08003399 kfree(tmp);
3400}
3401
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003402/**
Yijing Wang31ab2472013-01-15 11:12:17 +08003403 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08003404 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08003405 *
3406 * If @dev and its upstream bridge both support ARI, enable ARI in the
3407 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08003408 */
Yijing Wang31ab2472013-01-15 11:12:17 +08003409void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08003410{
Yu Zhao58c3a722008-10-14 14:02:53 +08003411 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08003412 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08003413
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003414 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08003415 return;
3416
Zhao, Yu81135872008-10-23 13:15:39 +08003417 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06003418 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08003419 return;
3420
Jiang Liu59875ae2012-07-24 17:20:06 +08003421 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08003422 if (!(cap & PCI_EXP_DEVCAP2_ARI))
3423 return;
3424
Yijing Wangb0cc6022013-01-15 11:12:16 +08003425 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
3426 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
3427 PCI_EXP_DEVCTL2_ARI);
3428 bridge->ari_enabled = 1;
3429 } else {
3430 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
3431 PCI_EXP_DEVCTL2_ARI);
3432 bridge->ari_enabled = 0;
3433 }
Yu Zhao58c3a722008-10-14 14:02:53 +08003434}
3435
Alex Williamson0a671192013-06-27 16:39:48 -06003436static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
3437{
3438 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06003439 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06003440
Rajat Jain52fbf5b2020-07-07 15:46:02 -07003441 pos = pdev->acs_cap;
Alex Williamson0a671192013-06-27 16:39:48 -06003442 if (!pos)
3443 return false;
3444
Alex Williamson83db7e02013-06-27 16:39:54 -06003445 /*
3446 * Except for egress control, capabilities are either required
3447 * or only required if controllable. Features missing from the
3448 * capability field can therefore be assumed as hard-wired enabled.
3449 */
3450 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
3451 acs_flags &= (cap | PCI_ACS_EC);
3452
Alex Williamson0a671192013-06-27 16:39:48 -06003453 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
3454 return (ctrl & acs_flags) == acs_flags;
3455}
3456
Allen Kayae21ee62009-10-07 10:27:17 -07003457/**
Alex Williamsonad805752012-06-11 05:27:07 +00003458 * pci_acs_enabled - test ACS against required flags for a given device
3459 * @pdev: device to test
3460 * @acs_flags: required PCI ACS flags
3461 *
3462 * Return true if the device supports the provided flags. Automatically
3463 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06003464 *
3465 * Note that this interface checks the effective ACS capabilities of the
3466 * device rather than the actual capabilities. For instance, most single
3467 * function endpoints are not required to support ACS because they have no
3468 * opportunity for peer-to-peer access. We therefore return 'true'
3469 * regardless of whether the device exposes an ACS capability. This makes
3470 * it much easier for callers of this function to ignore the actual type
3471 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00003472 */
3473bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
3474{
Alex Williamson0a671192013-06-27 16:39:48 -06003475 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00003476
3477 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
3478 if (ret >= 0)
3479 return ret > 0;
3480
Alex Williamson0a671192013-06-27 16:39:48 -06003481 /*
3482 * Conventional PCI and PCI-X devices never support ACS, either
3483 * effectively or actually. The shared bus topology implies that
3484 * any device on the bus can receive or snoop DMA.
3485 */
Alex Williamsonad805752012-06-11 05:27:07 +00003486 if (!pci_is_pcie(pdev))
3487 return false;
3488
Alex Williamson0a671192013-06-27 16:39:48 -06003489 switch (pci_pcie_type(pdev)) {
3490 /*
3491 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003492 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06003493 * handle them as we would a non-PCIe device.
3494 */
3495 case PCI_EXP_TYPE_PCIE_BRIDGE:
3496 /*
3497 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
3498 * applicable... must never implement an ACS Extended Capability...".
3499 * This seems arbitrary, but we take a conservative interpretation
3500 * of this statement.
3501 */
3502 case PCI_EXP_TYPE_PCI_BRIDGE:
3503 case PCI_EXP_TYPE_RC_EC:
3504 return false;
3505 /*
3506 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
3507 * implement ACS in order to indicate their peer-to-peer capabilities,
3508 * regardless of whether they are single- or multi-function devices.
3509 */
3510 case PCI_EXP_TYPE_DOWNSTREAM:
3511 case PCI_EXP_TYPE_ROOT_PORT:
3512 return pci_acs_flags_enabled(pdev, acs_flags);
3513 /*
3514 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
3515 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003516 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06003517 * device. The footnote for section 6.12 indicates the specific
3518 * PCIe types included here.
3519 */
3520 case PCI_EXP_TYPE_ENDPOINT:
3521 case PCI_EXP_TYPE_UPSTREAM:
3522 case PCI_EXP_TYPE_LEG_END:
3523 case PCI_EXP_TYPE_RC_END:
3524 if (!pdev->multifunction)
3525 break;
3526
Alex Williamson0a671192013-06-27 16:39:48 -06003527 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00003528 }
3529
Alex Williamson0a671192013-06-27 16:39:48 -06003530 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003531 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06003532 * to single function devices with the exception of downstream ports.
3533 */
Alex Williamsonad805752012-06-11 05:27:07 +00003534 return true;
3535}
3536
3537/**
Mauro Carvalho Chehab2f0cd592020-10-23 18:33:10 +02003538 * pci_acs_path_enabled - test ACS flags from start to end in a hierarchy
Alex Williamsonad805752012-06-11 05:27:07 +00003539 * @start: starting downstream device
3540 * @end: ending upstream device or NULL to search to the root bus
3541 * @acs_flags: required flags
3542 *
3543 * Walk up a device tree from start to end testing PCI ACS support. If
3544 * any step along the way does not support the required flags, return false.
3545 */
3546bool pci_acs_path_enabled(struct pci_dev *start,
3547 struct pci_dev *end, u16 acs_flags)
3548{
3549 struct pci_dev *pdev, *parent = start;
3550
3551 do {
3552 pdev = parent;
3553
3554 if (!pci_acs_enabled(pdev, acs_flags))
3555 return false;
3556
3557 if (pci_is_root_bus(pdev->bus))
3558 return (end == NULL);
3559
3560 parent = pdev->bus->self;
3561 } while (pdev != end);
3562
3563 return true;
3564}
3565
3566/**
Rajat Jain52fbf5b2020-07-07 15:46:02 -07003567 * pci_acs_init - Initialize ACS if hardware supports it
3568 * @dev: the PCI device
3569 */
3570void pci_acs_init(struct pci_dev *dev)
3571{
3572 dev->acs_cap = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
3573
Rajat Jain462b58f2020-10-28 16:15:45 -07003574 /*
3575 * Attempt to enable ACS regardless of capability because some Root
3576 * Ports (e.g. those quirked with *_intel_pch_acs_*) do not have
3577 * the standard ACS capability but still support ACS via those
3578 * quirks.
3579 */
3580 pci_enable_acs(dev);
Rajat Jain52fbf5b2020-07-07 15:46:02 -07003581}
3582
3583/**
Christian König276b7382017-10-24 14:40:20 -05003584 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
3585 * @pdev: PCI device
3586 * @bar: BAR to find
3587 *
3588 * Helper to find the position of the ctrl register for a BAR.
3589 * Returns -ENOTSUPP if resizable BARs are not supported at all.
3590 * Returns -ENOENT if no ctrl register for the BAR could be found.
3591 */
3592static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
3593{
3594 unsigned int pos, nbars, i;
3595 u32 ctrl;
3596
3597 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
3598 if (!pos)
3599 return -ENOTSUPP;
3600
3601 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3602 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
3603 PCI_REBAR_CTRL_NBAR_SHIFT;
3604
3605 for (i = 0; i < nbars; i++, pos += 8) {
3606 int bar_idx;
3607
3608 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3609 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
3610 if (bar_idx == bar)
3611 return pos;
3612 }
3613
3614 return -ENOENT;
3615}
3616
3617/**
3618 * pci_rebar_get_possible_sizes - get possible sizes for BAR
3619 * @pdev: PCI device
3620 * @bar: BAR to query
3621 *
3622 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
3623 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
3624 */
3625u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
3626{
3627 int pos;
3628 u32 cap;
3629
3630 pos = pci_rebar_find_pos(pdev, bar);
3631 if (pos < 0)
3632 return 0;
3633
3634 pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
Nirmoy Das907830b2021-01-07 12:26:55 +01003635 cap &= PCI_REBAR_CAP_SIZES;
3636
3637 /* Sapphire RX 5600 XT Pulse has an invalid cap dword for BAR 0 */
3638 if (pdev->vendor == PCI_VENDOR_ID_ATI && pdev->device == 0x731f &&
3639 bar == 0 && cap == 0x7000)
3640 cap = 0x3f000;
3641
3642 return cap >> 4;
Christian König276b7382017-10-24 14:40:20 -05003643}
Darren Salt8fbdbb62021-01-05 14:44:01 +01003644EXPORT_SYMBOL(pci_rebar_get_possible_sizes);
Christian König276b7382017-10-24 14:40:20 -05003645
3646/**
3647 * pci_rebar_get_current_size - get the current size of a BAR
3648 * @pdev: PCI device
3649 * @bar: BAR to set size to
3650 *
3651 * Read the size of a BAR from the resizable BAR config.
3652 * Returns size if found or negative error code.
3653 */
3654int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
3655{
3656 int pos;
3657 u32 ctrl;
3658
3659 pos = pci_rebar_find_pos(pdev, bar);
3660 if (pos < 0)
3661 return pos;
3662
3663 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
Christian Königb1277a22018-06-29 19:55:03 -05003664 return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003665}
3666
3667/**
3668 * pci_rebar_set_size - set a new size for a BAR
3669 * @pdev: PCI device
3670 * @bar: BAR to set size to
3671 * @size: new size as defined in the spec (0=1MB, 19=512GB)
3672 *
3673 * Set the new size of a BAR as defined in the spec.
3674 * Returns zero if resizing was successful, error code otherwise.
3675 */
3676int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
3677{
3678 int pos;
3679 u32 ctrl;
3680
3681 pos = pci_rebar_find_pos(pdev, bar);
3682 if (pos < 0)
3683 return pos;
3684
3685 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3686 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05003687 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003688 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
3689 return 0;
3690}
3691
3692/**
Jay Cornwall430a2362018-01-04 19:44:59 -05003693 * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
3694 * @dev: the PCI device
3695 * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
3696 * PCI_EXP_DEVCAP2_ATOMIC_COMP32
3697 * PCI_EXP_DEVCAP2_ATOMIC_COMP64
3698 * PCI_EXP_DEVCAP2_ATOMIC_COMP128
3699 *
3700 * Return 0 if all upstream bridges support AtomicOp routing, egress
3701 * blocking is disabled on all upstream ports, and the root port supports
3702 * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
3703 * AtomicOp completion), or negative otherwise.
3704 */
3705int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
3706{
3707 struct pci_bus *bus = dev->bus;
3708 struct pci_dev *bridge;
3709 u32 cap, ctl2;
3710
3711 if (!pci_is_pcie(dev))
3712 return -EINVAL;
3713
3714 /*
3715 * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
3716 * AtomicOp requesters. For now, we only support endpoints as
3717 * requesters and root ports as completers. No endpoints as
3718 * completers, and no peer-to-peer.
3719 */
3720
3721 switch (pci_pcie_type(dev)) {
3722 case PCI_EXP_TYPE_ENDPOINT:
3723 case PCI_EXP_TYPE_LEG_END:
3724 case PCI_EXP_TYPE_RC_END:
3725 break;
3726 default:
3727 return -EINVAL;
3728 }
3729
3730 while (bus->parent) {
3731 bridge = bus->self;
3732
3733 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
3734
3735 switch (pci_pcie_type(bridge)) {
3736 /* Ensure switch ports support AtomicOp routing */
3737 case PCI_EXP_TYPE_UPSTREAM:
3738 case PCI_EXP_TYPE_DOWNSTREAM:
3739 if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
3740 return -EINVAL;
3741 break;
3742
3743 /* Ensure root port supports all the sizes we care about */
3744 case PCI_EXP_TYPE_ROOT_PORT:
3745 if ((cap & cap_mask) != cap_mask)
3746 return -EINVAL;
3747 break;
3748 }
3749
3750 /* Ensure upstream ports don't block AtomicOps on egress */
Mika Westerbergca784102019-08-22 11:55:53 +03003751 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM) {
Jay Cornwall430a2362018-01-04 19:44:59 -05003752 pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
3753 &ctl2);
3754 if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
3755 return -EINVAL;
3756 }
3757
3758 bus = bus->parent;
3759 }
3760
3761 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
3762 PCI_EXP_DEVCTL2_ATOMIC_REQ);
3763 return 0;
3764}
3765EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
3766
3767/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003768 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
3769 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08003770 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003771 *
3772 * Perform INTx swizzling for a device behind one level of bridge. This is
3773 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003774 * behind bridges on add-in cards. For devices with ARI enabled, the slot
3775 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
3776 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003777 */
John Crispin3df425f2012-04-12 17:33:07 +02003778u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003779{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003780 int slot;
3781
3782 if (pci_ari_enabled(dev->bus))
3783 slot = 0;
3784 else
3785 slot = PCI_SLOT(dev->devfn);
3786
3787 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003788}
3789
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003790int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003791{
3792 u8 pin;
3793
Kristen Accardi514d2072005-11-02 16:24:39 -08003794 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003795 if (!pin)
3796 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07003797
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09003798 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003799 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003800 dev = dev->bus->self;
3801 }
3802 *bridge = dev;
3803 return pin;
3804}
3805
3806/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003807 * pci_common_swizzle - swizzle INTx all the way to root bridge
3808 * @dev: the PCI device
3809 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3810 *
3811 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3812 * bridges all the way up to a PCI root bus.
3813 */
3814u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3815{
3816 u8 pin = *pinp;
3817
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09003818 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003819 pin = pci_swizzle_interrupt_pin(dev, pin);
3820 dev = dev->bus->self;
3821 }
3822 *pinp = pin;
3823 return PCI_SLOT(dev->devfn);
3824}
Ray Juie6b29de2015-04-08 11:21:33 -07003825EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003826
3827/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003828 * pci_release_region - Release a PCI bar
3829 * @pdev: PCI device whose resources were previously reserved by
3830 * pci_request_region()
3831 * @bar: BAR to release
Linus Torvalds1da177e2005-04-16 15:20:36 -07003832 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003833 * Releases the PCI I/O and memory resources previously reserved by a
3834 * successful call to pci_request_region(). Call this function only
3835 * after all use of the PCI regions has ceased.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003836 */
3837void pci_release_region(struct pci_dev *pdev, int bar)
3838{
Tejun Heo9ac78492007-01-20 16:00:26 +09003839 struct pci_devres *dr;
3840
Linus Torvalds1da177e2005-04-16 15:20:36 -07003841 if (pci_resource_len(pdev, bar) == 0)
3842 return;
3843 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3844 release_region(pci_resource_start(pdev, bar),
3845 pci_resource_len(pdev, bar));
3846 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3847 release_mem_region(pci_resource_start(pdev, bar),
3848 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003849
3850 dr = find_pci_dr(pdev);
3851 if (dr)
3852 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003853}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003854EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003855
3856/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003857 * __pci_request_region - Reserved PCI I/O and memory resource
3858 * @pdev: PCI device whose resources are to be reserved
3859 * @bar: BAR to be reserved
3860 * @res_name: Name to be associated with resource.
3861 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003862 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003863 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3864 * being reserved by owner @res_name. Do not access any
3865 * address inside the PCI regions unless this call returns
3866 * successfully.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003867 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003868 * If @exclusive is set, then the region is marked so that userspace
3869 * is explicitly not allowed to map the resource via /dev/mem or
3870 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003871 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003872 * Returns 0 on success, or %EBUSY on error. A warning
3873 * message is also printed on failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003874 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003875static int __pci_request_region(struct pci_dev *pdev, int bar,
3876 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003877{
Tejun Heo9ac78492007-01-20 16:00:26 +09003878 struct pci_devres *dr;
3879
Linus Torvalds1da177e2005-04-16 15:20:36 -07003880 if (pci_resource_len(pdev, bar) == 0)
3881 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003882
Linus Torvalds1da177e2005-04-16 15:20:36 -07003883 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3884 if (!request_region(pci_resource_start(pdev, bar),
3885 pci_resource_len(pdev, bar), res_name))
3886 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003887 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003888 if (!__request_mem_region(pci_resource_start(pdev, bar),
3889 pci_resource_len(pdev, bar), res_name,
3890 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003891 goto err_out;
3892 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003893
3894 dr = find_pci_dr(pdev);
3895 if (dr)
3896 dr->region_mask |= 1 << bar;
3897
Linus Torvalds1da177e2005-04-16 15:20:36 -07003898 return 0;
3899
3900err_out:
Frederick Lawler7506dc72018-01-18 12:55:24 -06003901 pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003902 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003903 return -EBUSY;
3904}
3905
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003906/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003907 * pci_request_region - Reserve PCI I/O and memory resource
3908 * @pdev: PCI device whose resources are to be reserved
3909 * @bar: BAR to be reserved
3910 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003911 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003912 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3913 * being reserved by owner @res_name. Do not access any
3914 * address inside the PCI regions unless this call returns
3915 * successfully.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003916 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003917 * Returns 0 on success, or %EBUSY on error. A warning
3918 * message is also printed on failure.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003919 */
3920int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3921{
3922 return __pci_request_region(pdev, bar, res_name, 0);
3923}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003924EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003925
3926/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003927 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3928 * @pdev: PCI device whose resources were previously reserved
3929 * @bars: Bitmask of BARs to be released
3930 *
3931 * Release selected PCI I/O and memory resources previously reserved.
3932 * Call this function only after all use of the PCI regions has ceased.
3933 */
3934void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3935{
3936 int i;
3937
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003938 for (i = 0; i < PCI_STD_NUM_BARS; i++)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003939 if (bars & (1 << i))
3940 pci_release_region(pdev, i);
3941}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003942EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003943
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003944static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003945 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003946{
3947 int i;
3948
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003949 for (i = 0; i < PCI_STD_NUM_BARS; i++)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003950 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003951 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003952 goto err_out;
3953 return 0;
3954
3955err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003956 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003957 if (bars & (1 << i))
3958 pci_release_region(pdev, i);
3959
3960 return -EBUSY;
3961}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003962
Arjan van de Vene8de1482008-10-22 19:55:31 -07003963
3964/**
3965 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3966 * @pdev: PCI device whose resources are to be reserved
3967 * @bars: Bitmask of BARs to be requested
3968 * @res_name: Name to be associated with resource
3969 */
3970int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3971 const char *res_name)
3972{
3973 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3974}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003975EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003976
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003977int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3978 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003979{
3980 return __pci_request_selected_regions(pdev, bars, res_name,
3981 IORESOURCE_EXCLUSIVE);
3982}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003983EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003984
Linus Torvalds1da177e2005-04-16 15:20:36 -07003985/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003986 * pci_release_regions - Release reserved PCI I/O and memory resources
3987 * @pdev: PCI device whose resources were previously reserved by
3988 * pci_request_regions()
Linus Torvalds1da177e2005-04-16 15:20:36 -07003989 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003990 * Releases all PCI I/O and memory resources previously reserved by a
3991 * successful call to pci_request_regions(). Call this function only
3992 * after all use of the PCI regions has ceased.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003993 */
3994
3995void pci_release_regions(struct pci_dev *pdev)
3996{
Denis Efremovc9c13ba2019-09-28 02:43:08 +03003997 pci_release_selected_regions(pdev, (1 << PCI_STD_NUM_BARS) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003998}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003999EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004000
4001/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004002 * pci_request_regions - Reserve PCI I/O and memory resources
4003 * @pdev: PCI device whose resources are to be reserved
4004 * @res_name: Name to be associated with resource.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004005 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004006 * Mark all PCI regions associated with PCI device @pdev as
4007 * being reserved by owner @res_name. Do not access any
4008 * address inside the PCI regions unless this call returns
4009 * successfully.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004010 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004011 * Returns 0 on success, or %EBUSY on error. A warning
4012 * message is also printed on failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004013 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05004014int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004015{
Denis Efremovc9c13ba2019-09-28 02:43:08 +03004016 return pci_request_selected_regions(pdev,
4017 ((1 << PCI_STD_NUM_BARS) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004018}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004019EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004020
4021/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004022 * pci_request_regions_exclusive - Reserve PCI I/O and memory resources
4023 * @pdev: PCI device whose resources are to be reserved
4024 * @res_name: Name to be associated with resource.
Arjan van de Vene8de1482008-10-22 19:55:31 -07004025 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004026 * Mark all PCI regions associated with PCI device @pdev as being reserved
4027 * by owner @res_name. Do not access any address inside the PCI regions
4028 * unless this call returns successfully.
Arjan van de Vene8de1482008-10-22 19:55:31 -07004029 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004030 * pci_request_regions_exclusive() will mark the region so that /dev/mem
4031 * and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07004032 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004033 * Returns 0 on success, or %EBUSY on error. A warning message is also
4034 * printed on failure.
Arjan van de Vene8de1482008-10-22 19:55:31 -07004035 */
4036int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
4037{
4038 return pci_request_selected_regions_exclusive(pdev,
Denis Efremovc9c13ba2019-09-28 02:43:08 +03004039 ((1 << PCI_STD_NUM_BARS) - 1), res_name);
Arjan van de Vene8de1482008-10-22 19:55:31 -07004040}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004041EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07004042
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004043/*
4044 * Record the PCI IO range (expressed as CPU physical address + size).
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004045 * Return a negative value if an error has occurred, zero otherwise
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004046 */
Gabriele Paolonifcfaab32018-03-15 02:15:52 +08004047int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
4048 resource_size_t size)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004049{
Zhichang Yuan57453922018-03-15 02:15:53 +08004050 int ret = 0;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004051#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08004052 struct logic_pio_hwaddr *range;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004053
Zhichang Yuan57453922018-03-15 02:15:53 +08004054 if (!size || addr + size < addr)
4055 return -EINVAL;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004056
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004057 range = kzalloc(sizeof(*range), GFP_ATOMIC);
Zhichang Yuan57453922018-03-15 02:15:53 +08004058 if (!range)
4059 return -ENOMEM;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004060
Zhichang Yuan57453922018-03-15 02:15:53 +08004061 range->fwnode = fwnode;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004062 range->size = size;
Zhichang Yuan57453922018-03-15 02:15:53 +08004063 range->hw_start = addr;
4064 range->flags = LOGIC_PIO_CPU_MMIO;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004065
Zhichang Yuan57453922018-03-15 02:15:53 +08004066 ret = logic_pio_register_range(range);
4067 if (ret)
4068 kfree(range);
Geert Uytterhoevenf6bda642021-02-02 11:03:32 +01004069
4070 /* Ignore duplicates due to deferred probing */
4071 if (ret == -EEXIST)
4072 ret = 0;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004073#endif
4074
Zhichang Yuan57453922018-03-15 02:15:53 +08004075 return ret;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004076}
4077
4078phys_addr_t pci_pio_to_address(unsigned long pio)
4079{
4080 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
4081
4082#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08004083 if (pio >= MMIO_UPPER_LIMIT)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004084 return address;
4085
Zhichang Yuan57453922018-03-15 02:15:53 +08004086 address = logic_pio_to_hwaddr(pio);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004087#endif
4088
4089 return address;
4090}
Jianjun Wang9cc74202021-04-20 14:17:18 +08004091EXPORT_SYMBOL_GPL(pci_pio_to_address);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004092
4093unsigned long __weak pci_address_to_pio(phys_addr_t address)
4094{
4095#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08004096 return logic_pio_trans_cpuaddr(address);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05004097#else
4098 if (address > IO_SPACE_LIMIT)
4099 return (unsigned long)-1;
4100
4101 return (unsigned long) address;
4102#endif
4103}
4104
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004105/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004106 * pci_remap_iospace - Remap the memory mapped I/O space
4107 * @res: Resource describing the I/O space
4108 * @phys_addr: physical address of range to be mapped
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004109 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004110 * Remap the memory mapped I/O space described by the @res and the CPU
4111 * physical address @phys_addr into virtual address space. Only
4112 * architectures that have memory mapped IO functions defined (and the
4113 * PCI_IOBASE value defined) should call this function.
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004114 */
Lorenzo Pieralisi7b309ae2017-04-19 17:48:50 +01004115int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004116{
4117#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
4118 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
4119
4120 if (!(res->flags & IORESOURCE_IO))
4121 return -EINVAL;
4122
4123 if (res->end > IO_SPACE_LIMIT)
4124 return -EINVAL;
4125
4126 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
4127 pgprot_device(PAGE_KERNEL));
4128#else
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004129 /*
4130 * This architecture does not have memory mapped I/O space,
4131 * so this function should never be called
4132 */
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004133 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
4134 return -ENODEV;
4135#endif
4136}
Brian Norrisf90b0872017-03-09 18:46:16 -08004137EXPORT_SYMBOL(pci_remap_iospace);
Liviu Dudau8b921ac2014-09-29 15:29:30 +01004138
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004139/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004140 * pci_unmap_iospace - Unmap the memory mapped I/O space
4141 * @res: resource to be unmapped
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004142 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004143 * Unmap the CPU virtual address @res from virtual address space. Only
4144 * architectures that have memory mapped IO functions defined (and the
4145 * PCI_IOBASE value defined) should call this function.
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004146 */
4147void pci_unmap_iospace(struct resource *res)
4148{
4149#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
4150 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
4151
Nicholas Piggin4ad0ae82021-04-29 22:59:01 -07004152 vunmap_range(vaddr, vaddr + resource_size(res));
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004153#endif
4154}
Brian Norrisf90b0872017-03-09 18:46:16 -08004155EXPORT_SYMBOL(pci_unmap_iospace);
Sinan Kaya4d3f1382016-06-10 21:55:11 +02004156
Sergei Shtylyova5fb9fb2018-07-18 15:40:26 -05004157static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
4158{
4159 struct resource **res = ptr;
4160
4161 pci_unmap_iospace(*res);
4162}
4163
4164/**
4165 * devm_pci_remap_iospace - Managed pci_remap_iospace()
4166 * @dev: Generic device to remap IO address for
4167 * @res: Resource describing the I/O space
4168 * @phys_addr: physical address of range to be mapped
4169 *
4170 * Managed pci_remap_iospace(). Map is automatically unmapped on driver
4171 * detach.
4172 */
4173int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
4174 phys_addr_t phys_addr)
4175{
4176 const struct resource **ptr;
4177 int error;
4178
4179 ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
4180 if (!ptr)
4181 return -ENOMEM;
4182
4183 error = pci_remap_iospace(res, phys_addr);
4184 if (error) {
4185 devres_free(ptr);
4186 } else {
4187 *ptr = res;
4188 devres_add(dev, ptr);
4189 }
4190
4191 return error;
4192}
4193EXPORT_SYMBOL(devm_pci_remap_iospace);
4194
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004195/**
4196 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
4197 * @dev: Generic device to remap IO address for
4198 * @offset: Resource address to map
4199 * @size: Size of map
4200 *
4201 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
4202 * detach.
4203 */
4204void __iomem *devm_pci_remap_cfgspace(struct device *dev,
4205 resource_size_t offset,
4206 resource_size_t size)
4207{
4208 void __iomem **ptr, *addr;
4209
4210 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
4211 if (!ptr)
4212 return NULL;
4213
4214 addr = pci_remap_cfgspace(offset, size);
4215 if (addr) {
4216 *ptr = addr;
4217 devres_add(dev, ptr);
4218 } else
4219 devres_free(ptr);
4220
4221 return addr;
4222}
4223EXPORT_SYMBOL(devm_pci_remap_cfgspace);
4224
4225/**
4226 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
4227 * @dev: generic device to handle the resource for
4228 * @res: configuration space resource to be handled
4229 *
4230 * Checks that a resource is a valid memory region, requests the memory
4231 * region and ioremaps with pci_remap_cfgspace() API that ensures the
4232 * proper PCI configuration space memory attributes are guaranteed.
4233 *
4234 * All operations are managed and will be undone on driver detach.
4235 *
4236 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
Randy Dunlap505fb742017-10-29 17:07:11 -07004237 * on failure. Usage example::
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004238 *
4239 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4240 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
4241 * if (IS_ERR(base))
4242 * return PTR_ERR(base);
4243 */
4244void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
4245 struct resource *res)
4246{
4247 resource_size_t size;
4248 const char *name;
4249 void __iomem *dest_ptr;
4250
4251 BUG_ON(!dev);
4252
4253 if (!res || resource_type(res) != IORESOURCE_MEM) {
4254 dev_err(dev, "invalid resource\n");
4255 return IOMEM_ERR_PTR(-EINVAL);
4256 }
4257
4258 size = resource_size(res);
Alexander Lobakin0af6e212020-11-19 21:26:33 +00004259
4260 if (res->name)
4261 name = devm_kasprintf(dev, GFP_KERNEL, "%s %s", dev_name(dev),
4262 res->name);
4263 else
4264 name = devm_kstrdup(dev, dev_name(dev), GFP_KERNEL);
4265 if (!name)
4266 return IOMEM_ERR_PTR(-ENOMEM);
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004267
4268 if (!devm_request_mem_region(dev, res->start, size, name)) {
4269 dev_err(dev, "can't request region for resource %pR\n", res);
4270 return IOMEM_ERR_PTR(-EBUSY);
4271 }
4272
4273 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
4274 if (!dest_ptr) {
4275 dev_err(dev, "ioremap failed for resource %pR\n", res);
4276 devm_release_mem_region(dev, res->start, size);
4277 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
4278 }
4279
4280 return dest_ptr;
4281}
4282EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
4283
Ben Hutchings6a479072008-12-23 03:08:29 +00004284static void __pci_set_master(struct pci_dev *dev, bool enable)
4285{
4286 u16 old_cmd, cmd;
4287
4288 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
4289 if (enable)
4290 cmd = old_cmd | PCI_COMMAND_MASTER;
4291 else
4292 cmd = old_cmd & ~PCI_COMMAND_MASTER;
4293 if (cmd != old_cmd) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004294 pci_dbg(dev, "%s bus mastering\n",
Ben Hutchings6a479072008-12-23 03:08:29 +00004295 enable ? "enabling" : "disabling");
4296 pci_write_config_word(dev, PCI_COMMAND, cmd);
4297 }
4298 dev->is_busmaster = enable;
4299}
Arjan van de Vene8de1482008-10-22 19:55:31 -07004300
4301/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06004302 * pcibios_setup - process "pci=" kernel boot arguments
4303 * @str: string used to pass in "pci=" kernel boot arguments
4304 *
4305 * Process kernel boot arguments. This is the default implementation.
4306 * Architecture specific implementations can override this as necessary.
4307 */
4308char * __weak __init pcibios_setup(char *str)
4309{
4310 return str;
4311}
4312
4313/**
Myron Stowe96c55902011-10-28 15:48:38 -06004314 * pcibios_set_master - enable PCI bus-mastering for device dev
4315 * @dev: the PCI device to enable
4316 *
4317 * Enables PCI bus-mastering for the device. This is the default
4318 * implementation. Architecture specific implementations can override
4319 * this if necessary.
4320 */
4321void __weak pcibios_set_master(struct pci_dev *dev)
4322{
4323 u8 lat;
4324
Myron Stowef6766782011-10-28 15:49:20 -06004325 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
4326 if (pci_is_pcie(dev))
4327 return;
4328
Myron Stowe96c55902011-10-28 15:48:38 -06004329 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
4330 if (lat < 16)
4331 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
4332 else if (lat > pcibios_max_latency)
4333 lat = pcibios_max_latency;
4334 else
4335 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06004336
Myron Stowe96c55902011-10-28 15:48:38 -06004337 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
4338}
4339
4340/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004341 * pci_set_master - enables bus-mastering for device dev
4342 * @dev: the PCI device to enable
4343 *
4344 * Enables bus-mastering on the device and calls pcibios_set_master()
4345 * to do the needed arch specific settings.
4346 */
Ben Hutchings6a479072008-12-23 03:08:29 +00004347void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004348{
Ben Hutchings6a479072008-12-23 03:08:29 +00004349 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004350 pcibios_set_master(dev);
4351}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004352EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004353
Ben Hutchings6a479072008-12-23 03:08:29 +00004354/**
4355 * pci_clear_master - disables bus-mastering for device dev
4356 * @dev: the PCI device to disable
4357 */
4358void pci_clear_master(struct pci_dev *dev)
4359{
4360 __pci_set_master(dev, false);
4361}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004362EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00004363
Linus Torvalds1da177e2005-04-16 15:20:36 -07004364/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004365 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
4366 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07004367 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004368 * Helper function for pci_set_mwi.
4369 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004370 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
4371 *
4372 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4373 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09004374int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004375{
4376 u8 cacheline_size;
4377
4378 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09004379 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004380
4381 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
4382 equal to or multiple of the right value. */
4383 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4384 if (cacheline_size >= pci_cache_line_size &&
4385 (cacheline_size % pci_cache_line_size) == 0)
4386 return 0;
4387
4388 /* Write the correct value. */
4389 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
4390 /* Read it back. */
4391 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4392 if (cacheline_size == pci_cache_line_size)
4393 return 0;
4394
Heiner Kallweit0aec75a2020-12-08 18:57:02 +01004395 pci_dbg(dev, "cache line size of %d is not supported\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04004396 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004397
4398 return -EINVAL;
4399}
Tejun Heo15ea76d2009-09-22 17:34:48 +09004400EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
4401
Linus Torvalds1da177e2005-04-16 15:20:36 -07004402/**
4403 * pci_set_mwi - enables memory-write-invalidate PCI transaction
4404 * @dev: the PCI device for which MWI is enabled
4405 *
Randy Dunlap694625c2007-07-09 11:55:54 -07004406 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004407 *
4408 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4409 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004410int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004411{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004412#ifdef PCI_DISABLE_MWI
4413 return 0;
4414#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004415 int rc;
4416 u16 cmd;
4417
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004418 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004419 if (rc)
4420 return rc;
4421
4422 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004423 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004424 pci_dbg(dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004425 cmd |= PCI_COMMAND_INVALIDATE;
4426 pci_write_config_word(dev, PCI_COMMAND, cmd);
4427 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004428 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004429#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004430}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004431EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004432
4433/**
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01004434 * pcim_set_mwi - a device-managed pci_set_mwi()
4435 * @dev: the PCI device for which MWI is enabled
4436 *
4437 * Managed pci_set_mwi().
4438 *
4439 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4440 */
4441int pcim_set_mwi(struct pci_dev *dev)
4442{
4443 struct pci_devres *dr;
4444
4445 dr = find_pci_dr(dev);
4446 if (!dr)
4447 return -ENOMEM;
4448
4449 dr->mwi = 1;
4450 return pci_set_mwi(dev);
4451}
4452EXPORT_SYMBOL(pcim_set_mwi);
4453
4454/**
Randy Dunlap694625c2007-07-09 11:55:54 -07004455 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
4456 * @dev: the PCI device for which MWI is enabled
4457 *
4458 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
4459 * Callers are not required to check the return value.
4460 *
4461 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4462 */
4463int pci_try_set_mwi(struct pci_dev *dev)
4464{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004465#ifdef PCI_DISABLE_MWI
4466 return 0;
4467#else
4468 return pci_set_mwi(dev);
4469#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07004470}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004471EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07004472
4473/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004474 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
4475 * @dev: the PCI device to disable
4476 *
4477 * Disables PCI Memory-Write-Invalidate transaction on the device
4478 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004479void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004480{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004481#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07004482 u16 cmd;
4483
4484 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4485 if (cmd & PCI_COMMAND_INVALIDATE) {
4486 cmd &= ~PCI_COMMAND_INVALIDATE;
4487 pci_write_config_word(dev, PCI_COMMAND, cmd);
4488 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004489#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004490}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004491EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004492
Brett M Russa04ce0f2005-08-15 15:23:41 -04004493/**
Bjorn Helgaas1fd3dde2021-03-30 12:43:16 -05004494 * pci_disable_parity - disable parity checking for device
4495 * @dev: the PCI device to operate on
4496 *
4497 * Disable parity checking for device @dev
4498 */
4499void pci_disable_parity(struct pci_dev *dev)
4500{
4501 u16 cmd;
4502
4503 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4504 if (cmd & PCI_COMMAND_PARITY) {
4505 cmd &= ~PCI_COMMAND_PARITY;
4506 pci_write_config_word(dev, PCI_COMMAND, cmd);
4507 }
4508}
4509
4510/**
Brett M Russa04ce0f2005-08-15 15:23:41 -04004511 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07004512 * @pdev: the PCI device to operate on
4513 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04004514 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004515 * Enables/disables PCI INTx for device @pdev
Brett M Russa04ce0f2005-08-15 15:23:41 -04004516 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004517void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004518{
4519 u16 pci_command, new;
4520
4521 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
4522
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004523 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004524 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004525 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04004526 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04004527
4528 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09004529 struct pci_devres *dr;
4530
Brett M Russ2fd9d742005-09-09 10:02:22 -07004531 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09004532
4533 dr = find_pci_dr(pdev);
4534 if (dr && !dr->restore_intx) {
4535 dr->restore_intx = 1;
4536 dr->orig_intx = !enable;
4537 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04004538 }
4539}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004540EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04004541
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004542static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
4543{
4544 struct pci_bus *bus = dev->bus;
4545 bool mask_updated = true;
4546 u32 cmd_status_dword;
4547 u16 origcmd, newcmd;
4548 unsigned long flags;
4549 bool irq_pending;
4550
4551 /*
4552 * We do a single dword read to retrieve both command and status.
4553 * Document assumptions that make this possible.
4554 */
4555 BUILD_BUG_ON(PCI_COMMAND % 4);
4556 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
4557
4558 raw_spin_lock_irqsave(&pci_lock, flags);
4559
4560 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
4561
4562 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
4563
4564 /*
4565 * Check interrupt status register to see whether our device
4566 * triggered the interrupt (when masking) or the next IRQ is
4567 * already pending (when unmasking).
4568 */
4569 if (mask != irq_pending) {
4570 mask_updated = false;
4571 goto done;
4572 }
4573
4574 origcmd = cmd_status_dword;
4575 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
4576 if (mask)
4577 newcmd |= PCI_COMMAND_INTX_DISABLE;
4578 if (newcmd != origcmd)
4579 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
4580
4581done:
4582 raw_spin_unlock_irqrestore(&pci_lock, flags);
4583
4584 return mask_updated;
4585}
4586
4587/**
4588 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004589 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004590 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004591 * Check if the device dev has its INTx line asserted, mask it and return
4592 * true in that case. False is returned if no interrupt was pending.
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004593 */
4594bool pci_check_and_mask_intx(struct pci_dev *dev)
4595{
4596 return pci_check_and_set_intx_mask(dev, true);
4597}
4598EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
4599
4600/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07004601 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004602 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004603 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004604 * Check if the device dev has its INTx line asserted, unmask it if not and
4605 * return true. False is returned and the mask remains active if there was
4606 * still an interrupt pending.
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004607 */
4608bool pci_check_and_unmask_intx(struct pci_dev *dev)
4609{
4610 return pci_check_and_set_intx_mask(dev, false);
4611}
4612EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
4613
Casey Leedom3775a202013-08-06 15:48:36 +05304614/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004615 * pci_wait_for_pending_transaction - wait for pending transaction
Casey Leedom3775a202013-08-06 15:48:36 +05304616 * @dev: the PCI device to operate on
4617 *
4618 * Return 0 if transaction is pending 1 otherwise.
4619 */
4620int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004621{
Alex Williamson157e8762013-12-17 16:43:39 -07004622 if (!pci_is_pcie(dev))
4623 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004624
Gavin Shand0b4cc42014-05-19 13:06:46 +10004625 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
4626 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05304627}
4628EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08004629
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004630/**
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004631 * pcie_flr - initiate a PCIe function level reset
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004632 * @dev: device to reset
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004633 *
Amey Narkhede56f107d2021-08-17 23:34:53 +05304634 * Initiate a function level reset unconditionally on @dev without
4635 * checking any flags and DEVCAP
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004636 */
Sinan Kaya91295d72018-02-27 14:14:08 -06004637int pcie_flr(struct pci_dev *dev)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004638{
Casey Leedom3775a202013-08-06 15:48:36 +05304639 if (!pci_wait_for_pending_transaction(dev))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004640 pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05304641
Jiang Liu59875ae2012-07-24 17:20:06 +08004642 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004643
Felipe Balbid6112f82018-09-07 09:16:51 +03004644 if (dev->imm_ready)
4645 return 0;
4646
Sinan Kayaa2758b62018-02-27 14:14:10 -06004647 /*
4648 * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within
4649 * 100ms, but may silently discard requests while the FLR is in
4650 * progress. Wait 100ms before trying to access the device.
4651 */
4652 msleep(100);
4653
4654 return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004655}
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004656EXPORT_SYMBOL_GPL(pcie_flr);
Sheng Yangd91cdc72008-11-11 17:17:47 +08004657
Amey Narkhede56f107d2021-08-17 23:34:53 +05304658/**
4659 * pcie_reset_flr - initiate a PCIe function level reset
4660 * @dev: device to reset
4661 * @probe: If set, only check if the device can be reset this way.
4662 *
4663 * Initiate a function level reset on @dev.
4664 */
4665int pcie_reset_flr(struct pci_dev *dev, int probe)
4666{
4667 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4668 return -ENOTTY;
4669
4670 if (!(dev->devcap & PCI_EXP_DEVCAP_FLR))
4671 return -ENOTTY;
4672
4673 if (probe)
4674 return 0;
4675
4676 return pcie_flr(dev);
4677}
4678EXPORT_SYMBOL_GPL(pcie_reset_flr);
4679
Yu Zhao8c1c6992009-06-13 15:52:13 +08004680static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08004681{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004682 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08004683 u8 cap;
4684
Yu Zhao8c1c6992009-06-13 15:52:13 +08004685 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
4686 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08004687 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08004688
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004689 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4690 return -ENOTTY;
4691
Yu Zhao8c1c6992009-06-13 15:52:13 +08004692 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08004693 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
4694 return -ENOTTY;
4695
4696 if (probe)
4697 return 0;
4698
Alex Williamsond066c942014-06-17 15:40:13 -06004699 /*
4700 * Wait for Transaction Pending bit to clear. A word-aligned test
Bjorn Helgaasf6b6aef2019-05-30 08:05:58 -05004701 * is used, so we use the control offset rather than status and shift
Alex Williamsond066c942014-06-17 15:40:13 -06004702 * the test bit to match.
4703 */
Gavin Shanbb383e22014-11-12 13:41:51 +11004704 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06004705 PCI_AF_STATUS_TP << 8))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004706 pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08004707
Yu Zhao8c1c6992009-06-13 15:52:13 +08004708 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004709
Felipe Balbid6112f82018-09-07 09:16:51 +03004710 if (dev->imm_ready)
4711 return 0;
4712
Sinan Kayaa2758b62018-02-27 14:14:10 -06004713 /*
4714 * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006,
4715 * updated 27 July 2006; a device must complete an FLR within
4716 * 100ms, but may silently discard requests while the FLR is in
4717 * progress. Wait 100ms before trying to access the device.
4718 */
4719 msleep(100);
4720
4721 return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang1ca88792008-11-11 17:17:48 +08004722}
4723
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004724/**
4725 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4726 * @dev: Device to reset.
4727 * @probe: If set, only check if the device can be reset this way.
4728 *
4729 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
4730 * unset, it will be reinitialized internally when going from PCI_D3hot to
4731 * PCI_D0. If that's the case and the device is not in a low-power state
4732 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
4733 *
4734 * NOTE: This causes the caller to sleep for twice the device power transition
4735 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Krzysztof Wilczyński3789af92020-07-30 21:08:48 +00004736 * by default (i.e. unless the @dev's d3hot_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004737 * Moreover, only devices in D0 can be reset by this function.
4738 */
Yu Zhaof85876b2009-06-13 15:52:14 +08004739static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08004740{
Yu Zhaof85876b2009-06-13 15:52:14 +08004741 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004742
Alex Williamson51e53732014-11-21 11:24:08 -07004743 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08004744 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004745
Yu Zhaof85876b2009-06-13 15:52:14 +08004746 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
4747 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
4748 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08004749
Yu Zhaof85876b2009-06-13 15:52:14 +08004750 if (probe)
4751 return 0;
4752
4753 if (dev->current_state != PCI_D0)
4754 return -EINVAL;
4755
4756 csr &= ~PCI_PM_CTRL_STATE_MASK;
4757 csr |= PCI_D3hot;
4758 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004759 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004760
4761 csr &= ~PCI_PM_CTRL_STATE_MASK;
4762 csr |= PCI_D0;
4763 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004764 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004765
Bjorn Helgaas993cc6d2019-10-28 08:27:00 -05004766 return pci_dev_wait(dev, "PM D3hot->D0", PCIE_RESET_READY_POLL_MS);
Yu Zhaof85876b2009-06-13 15:52:14 +08004767}
Mika Westerberg4827d632019-11-12 12:16:16 +03004768
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004769/**
Mika Westerberg4827d632019-11-12 12:16:16 +03004770 * pcie_wait_for_link_delay - Wait until link is active or inactive
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004771 * @pdev: Bridge device
4772 * @active: waiting for active or inactive?
Bjorn Helgaasd08c30d2020-07-17 17:21:28 -05004773 * @delay: Delay to wait after link has become active (in ms)
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004774 *
4775 * Use this to wait till link becomes active or inactive.
4776 */
Mika Westerberg4827d632019-11-12 12:16:16 +03004777static bool pcie_wait_for_link_delay(struct pci_dev *pdev, bool active,
4778 int delay)
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004779{
4780 int timeout = 1000;
4781 bool ret;
4782 u16 lnk_status;
4783
Keith Buschf0157162018-09-20 10:27:17 -06004784 /*
4785 * Some controllers might not implement link active reporting. In this
Bjorn Helgaasf044baa2020-05-15 14:31:16 -05004786 * case, we wait for 1000 ms + any delay requested by the caller.
Keith Buschf0157162018-09-20 10:27:17 -06004787 */
4788 if (!pdev->link_active_reporting) {
Bjorn Helgaasf044baa2020-05-15 14:31:16 -05004789 msleep(timeout + delay);
Keith Buschf0157162018-09-20 10:27:17 -06004790 return true;
4791 }
4792
4793 /*
4794 * PCIe r4.0 sec 6.6.1, a component must enter LTSSM Detect within 20ms,
4795 * after which we should expect an link active if the reset was
4796 * successful. If so, software must wait a minimum 100ms before sending
4797 * configuration requests to devices downstream this port.
4798 *
4799 * If the link fails to activate, either the device was physically
4800 * removed or the link is permanently failed.
4801 */
4802 if (active)
4803 msleep(20);
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004804 for (;;) {
4805 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
4806 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
4807 if (ret == active)
Keith Buschf0157162018-09-20 10:27:17 -06004808 break;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004809 if (timeout <= 0)
4810 break;
4811 msleep(10);
4812 timeout -= 10;
4813 }
Bjorn Helgaasd08c30d2020-07-17 17:21:28 -05004814 if (active && ret)
Mika Westerberg4827d632019-11-12 12:16:16 +03004815 msleep(delay);
Lukas Wunner8a614492020-09-17 16:13:20 -05004816
Keith Buschf0157162018-09-20 10:27:17 -06004817 return ret == active;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004818}
Yu Zhaof85876b2009-06-13 15:52:14 +08004819
Mika Westerberg4827d632019-11-12 12:16:16 +03004820/**
4821 * pcie_wait_for_link - Wait until link is active or inactive
4822 * @pdev: Bridge device
4823 * @active: waiting for active or inactive?
4824 *
4825 * Use this to wait till link becomes active or inactive.
4826 */
4827bool pcie_wait_for_link(struct pci_dev *pdev, bool active)
4828{
4829 return pcie_wait_for_link_delay(pdev, active, 100);
4830}
4831
Mika Westerbergad9001f2019-11-12 12:16:17 +03004832/*
4833 * Find maximum D3cold delay required by all the devices on the bus. The
4834 * spec says 100 ms, but firmware can lower it and we allow drivers to
4835 * increase it as well.
4836 *
4837 * Called with @pci_bus_sem locked for reading.
4838 */
4839static int pci_bus_max_d3cold_delay(const struct pci_bus *bus)
4840{
4841 const struct pci_dev *pdev;
4842 int min_delay = 100;
4843 int max_delay = 0;
4844
4845 list_for_each_entry(pdev, &bus->devices, bus_list) {
4846 if (pdev->d3cold_delay < min_delay)
4847 min_delay = pdev->d3cold_delay;
4848 if (pdev->d3cold_delay > max_delay)
4849 max_delay = pdev->d3cold_delay;
4850 }
4851
4852 return max(min_delay, max_delay);
4853}
4854
4855/**
4856 * pci_bridge_wait_for_secondary_bus - Wait for secondary bus to be accessible
4857 * @dev: PCI bridge
4858 *
4859 * Handle necessary delays before access to the devices on the secondary
4860 * side of the bridge are permitted after D3cold to D0 transition.
4861 *
4862 * For PCIe this means the delays in PCIe 5.0 section 6.6.1. For
4863 * conventional PCI it means Tpvrh + Trhfa specified in PCI 3.0 section
4864 * 4.3.2.
4865 */
4866void pci_bridge_wait_for_secondary_bus(struct pci_dev *dev)
4867{
4868 struct pci_dev *child;
4869 int delay;
4870
4871 if (pci_dev_is_disconnected(dev))
4872 return;
4873
4874 if (!pci_is_bridge(dev) || !dev->bridge_d3)
4875 return;
4876
4877 down_read(&pci_bus_sem);
4878
4879 /*
4880 * We only deal with devices that are present currently on the bus.
4881 * For any hot-added devices the access delay is handled in pciehp
4882 * board_added(). In case of ACPI hotplug the firmware is expected
4883 * to configure the devices before OS is notified.
4884 */
4885 if (!dev->subordinate || list_empty(&dev->subordinate->devices)) {
4886 up_read(&pci_bus_sem);
4887 return;
4888 }
4889
4890 /* Take d3cold_delay requirements into account */
4891 delay = pci_bus_max_d3cold_delay(dev->subordinate);
4892 if (!delay) {
4893 up_read(&pci_bus_sem);
4894 return;
4895 }
4896
4897 child = list_first_entry(&dev->subordinate->devices, struct pci_dev,
4898 bus_list);
4899 up_read(&pci_bus_sem);
4900
4901 /*
4902 * Conventional PCI and PCI-X we need to wait Tpvrh + Trhfa before
4903 * accessing the device after reset (that is 1000 ms + 100 ms). In
4904 * practice this should not be needed because we don't do power
4905 * management for them (see pci_bridge_d3_possible()).
4906 */
4907 if (!pci_is_pcie(dev)) {
4908 pci_dbg(dev, "waiting %d ms for secondary bus\n", 1000 + delay);
4909 msleep(1000 + delay);
4910 return;
4911 }
4912
4913 /*
4914 * For PCIe downstream and root ports that do not support speeds
4915 * greater than 5 GT/s need to wait minimum 100 ms. For higher
4916 * speeds (gen3) we need to wait first for the data link layer to
4917 * become active.
4918 *
4919 * However, 100 ms is the minimum and the PCIe spec says the
4920 * software must allow at least 1s before it can determine that the
4921 * device that did not respond is a broken device. There is
4922 * evidence that 100 ms is not always enough, for example certain
4923 * Titan Ridge xHCI controller does not always respond to
4924 * configuration requests if we only wait for 100 ms (see
4925 * https://bugzilla.kernel.org/show_bug.cgi?id=203885).
4926 *
4927 * Therefore we wait for 100 ms and check for the device presence.
4928 * If it is still not present give it an additional 100 ms.
4929 */
4930 if (!pcie_downstream_port(dev))
4931 return;
4932
Bjorn Helgaasd08c30d2020-07-17 17:21:28 -05004933 if (pcie_get_speed_cap(dev) <= PCIE_SPEED_5_0GT) {
4934 pci_dbg(dev, "waiting %d ms for downstream link\n", delay);
4935 msleep(delay);
4936 } else {
4937 pci_dbg(dev, "waiting %d ms for downstream link, after activation\n",
4938 delay);
4939 if (!pcie_wait_for_link_delay(dev, true, delay)) {
Mika Westerbergad9001f2019-11-12 12:16:17 +03004940 /* Did not train, no need to wait any further */
Lukas Wunner8a614492020-09-17 16:13:20 -05004941 pci_info(dev, "Data Link Layer Link Active not set in 1000 msec\n");
Mika Westerbergad9001f2019-11-12 12:16:17 +03004942 return;
4943 }
4944 }
4945
4946 if (!pci_device_is_present(child)) {
4947 pci_dbg(child, "waiting additional %d ms to become accessible\n", delay);
4948 msleep(delay);
4949 }
4950}
4951
Gavin Shan9e330022014-06-19 17:22:44 +10004952void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004953{
4954 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06004955
4956 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4957 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4958 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06004959
Alex Williamsonde0c5482013-08-08 14:10:13 -06004960 /*
4961 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004962 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06004963 */
4964 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06004965
4966 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4967 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06004968
4969 /*
4970 * Trhfa for conventional PCI is 2^25 clock cycles.
4971 * Assuming a minimum 33MHz clock this results in a 1s
4972 * delay before we can consider subordinate devices to
4973 * be re-initialized. PCIe has some ways to shorten this,
4974 * but we don't make use of them yet.
4975 */
4976 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06004977}
Gavin Shand92a2082014-04-24 18:00:24 +10004978
Gavin Shan9e330022014-06-19 17:22:44 +10004979void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4980{
4981 pci_reset_secondary_bus(dev);
4982}
4983
Gavin Shand92a2082014-04-24 18:00:24 +10004984/**
Sinan Kaya381634c2018-07-19 18:04:11 -05004985 * pci_bridge_secondary_bus_reset - Reset the secondary bus on a PCI bridge.
Gavin Shand92a2082014-04-24 18:00:24 +10004986 * @dev: Bridge device
4987 *
4988 * Use the bridge control register to assert reset on the secondary bus.
4989 * Devices on the secondary bus are left in power-on state.
4990 */
Sinan Kaya381634c2018-07-19 18:04:11 -05004991int pci_bridge_secondary_bus_reset(struct pci_dev *dev)
Gavin Shand92a2082014-04-24 18:00:24 +10004992{
4993 pcibios_reset_secondary_bus(dev);
Sinan Kaya01fd61c2018-02-27 14:14:11 -06004994
Sinan Kaya6b2f13512018-02-27 14:14:12 -06004995 return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS);
Gavin Shand92a2082014-04-24 18:00:24 +10004996}
Dennis Dalessandrobfc45602018-08-31 10:34:14 -07004997EXPORT_SYMBOL_GPL(pci_bridge_secondary_bus_reset);
Alex Williamson64e86742013-08-08 14:09:24 -06004998
4999static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
5000{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08005001 struct pci_dev *pdev;
5002
Alex Williamsonf331a852015-01-15 18:16:04 -06005003 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
5004 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08005005 return -ENOTTY;
5006
5007 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
5008 if (pdev != dev)
5009 return -ENOTTY;
5010
5011 if (probe)
5012 return 0;
5013
Sinan Kaya381634c2018-07-19 18:04:11 -05005014 return pci_bridge_secondary_bus_reset(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08005015}
5016
Alex Williamson608c3882013-08-08 14:09:43 -06005017static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
5018{
5019 int rc = -ENOTTY;
5020
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02005021 if (!hotplug || !try_module_get(hotplug->owner))
Alex Williamson608c3882013-08-08 14:09:43 -06005022 return rc;
5023
5024 if (hotplug->ops->reset_slot)
5025 rc = hotplug->ops->reset_slot(hotplug, probe);
5026
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02005027 module_put(hotplug->owner);
Alex Williamson608c3882013-08-08 14:09:43 -06005028
5029 return rc;
5030}
5031
5032static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
5033{
Lukas Wunner10791142020-07-21 13:24:51 +02005034 if (dev->multifunction || dev->subordinate || !dev->slot ||
Alex Williamsonf331a852015-01-15 18:16:04 -06005035 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06005036 return -ENOTTY;
5037
Alex Williamson608c3882013-08-08 14:09:43 -06005038 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
5039}
5040
Raphael Norwitz0dad3ce2021-04-08 18:23:40 +00005041static int pci_reset_bus_function(struct pci_dev *dev, int probe)
5042{
5043 int rc;
5044
5045 rc = pci_dev_reset_slot_function(dev, probe);
5046 if (rc != -ENOTTY)
5047 return rc;
5048 return pci_parent_bus_reset(dev, probe);
5049}
5050
Alex Williamson77cb9852013-08-08 14:09:49 -06005051static void pci_dev_lock(struct pci_dev *dev)
5052{
5053 pci_cfg_access_lock(dev);
5054 /* block PM suspend, driver probe, etc. */
5055 device_lock(&dev->dev);
5056}
5057
Alex Williamson61cf16d2013-12-16 15:14:31 -07005058/* Return 1 on successful lock, 0 on contention */
Luis Chamberlaine3a9b1212021-06-22 19:28:23 -07005059int pci_dev_trylock(struct pci_dev *dev)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005060{
5061 if (pci_cfg_access_trylock(dev)) {
5062 if (device_trylock(&dev->dev))
5063 return 1;
5064 pci_cfg_access_unlock(dev);
5065 }
5066
5067 return 0;
5068}
Luis Chamberlaine3a9b1212021-06-22 19:28:23 -07005069EXPORT_SYMBOL_GPL(pci_dev_trylock);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005070
Luis Chamberlaine3a9b1212021-06-22 19:28:23 -07005071void pci_dev_unlock(struct pci_dev *dev)
Alex Williamson77cb9852013-08-08 14:09:49 -06005072{
5073 device_unlock(&dev->dev);
5074 pci_cfg_access_unlock(dev);
5075}
Luis Chamberlaine3a9b1212021-06-22 19:28:23 -07005076EXPORT_SYMBOL_GPL(pci_dev_unlock);
Alex Williamson77cb9852013-08-08 14:09:49 -06005077
Christoph Hellwig775755e2017-06-01 13:10:38 +02005078static void pci_dev_save_and_disable(struct pci_dev *dev)
Keith Busch3ebe7f92014-05-02 10:40:42 -06005079{
5080 const struct pci_error_handlers *err_handler =
5081 dev->driver ? dev->driver->err_handler : NULL;
Keith Busch3ebe7f92014-05-02 10:40:42 -06005082
Christoph Hellwigb014e962017-06-01 13:10:37 +02005083 /*
Christoph Hellwig775755e2017-06-01 13:10:38 +02005084 * dev->driver->err_handler->reset_prepare() is protected against
Christoph Hellwigb014e962017-06-01 13:10:37 +02005085 * races with ->remove() by the device lock, which must be held by
5086 * the caller.
5087 */
Christoph Hellwig775755e2017-06-01 13:10:38 +02005088 if (err_handler && err_handler->reset_prepare)
5089 err_handler->reset_prepare(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06005090
Alex Williamsona6cbaad2013-08-08 14:10:02 -06005091 /*
5092 * Wake-up device prior to save. PM registers default to D0 after
5093 * reset and a simple register restore doesn't reliably return
5094 * to a non-D0 state anyway.
5095 */
5096 pci_set_power_state(dev, PCI_D0);
5097
Alex Williamson77cb9852013-08-08 14:09:49 -06005098 pci_save_state(dev);
5099 /*
5100 * Disable the device by clearing the Command register, except for
5101 * INTx-disable which is set. This not only disables MMIO and I/O port
5102 * BARs, but also prevents the device from being Bus Master, preventing
5103 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
5104 * compliant devices, INTx-disable prevents legacy interrupts.
5105 */
5106 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
5107}
5108
5109static void pci_dev_restore(struct pci_dev *dev)
5110{
Christoph Hellwig775755e2017-06-01 13:10:38 +02005111 const struct pci_error_handlers *err_handler =
5112 dev->driver ? dev->driver->err_handler : NULL;
5113
Alex Williamson77cb9852013-08-08 14:09:49 -06005114 pci_restore_state(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06005115
Christoph Hellwig775755e2017-06-01 13:10:38 +02005116 /*
5117 * dev->driver->err_handler->reset_done() is protected against
5118 * races with ->remove() by the device lock, which must be held by
5119 * the caller.
5120 */
5121 if (err_handler && err_handler->reset_done)
5122 err_handler->reset_done(dev);
Sheng Yangd91cdc72008-11-11 17:17:47 +08005123}
Keith Busch3ebe7f92014-05-02 10:40:42 -06005124
Amey Narkhedee20afa02021-08-17 23:34:54 +05305125/* dev->reset_methods[] is a 0-terminated list of indices into this array */
5126static const struct pci_reset_fn_method pci_reset_fn_methods[] = {
5127 { },
5128 { pci_dev_specific_reset, .name = "device_specific" },
Shanker Donthineni6937b7d2021-08-17 23:34:59 +05305129 { pci_dev_acpi_reset, .name = "acpi" },
Amey Narkhedee20afa02021-08-17 23:34:54 +05305130 { pcie_reset_flr, .name = "flr" },
5131 { pci_af_flr, .name = "af_flr" },
5132 { pci_pm_reset, .name = "pm" },
5133 { pci_reset_bus_function, .name = "bus" },
5134};
5135
Amey Narkheded88f5212021-08-17 23:34:56 +05305136static ssize_t reset_method_show(struct device *dev,
5137 struct device_attribute *attr, char *buf)
5138{
5139 struct pci_dev *pdev = to_pci_dev(dev);
5140 ssize_t len = 0;
5141 int i, m;
5142
5143 for (i = 0; i < PCI_NUM_RESET_METHODS; i++) {
5144 m = pdev->reset_methods[i];
5145 if (!m)
5146 break;
5147
5148 len += sysfs_emit_at(buf, len, "%s%s", len ? " " : "",
5149 pci_reset_fn_methods[m].name);
5150 }
5151
5152 if (len)
5153 len += sysfs_emit_at(buf, len, "\n");
5154
5155 return len;
5156}
5157
5158static int reset_method_lookup(const char *name)
5159{
5160 int m;
5161
5162 for (m = 1; m < PCI_NUM_RESET_METHODS; m++) {
5163 if (sysfs_streq(name, pci_reset_fn_methods[m].name))
5164 return m;
5165 }
5166
5167 return 0; /* not found */
5168}
5169
5170static ssize_t reset_method_store(struct device *dev,
5171 struct device_attribute *attr,
5172 const char *buf, size_t count)
5173{
5174 struct pci_dev *pdev = to_pci_dev(dev);
5175 char *options, *name;
5176 int m, n;
5177 u8 reset_methods[PCI_NUM_RESET_METHODS] = { 0 };
5178
5179 if (sysfs_streq(buf, "")) {
5180 pdev->reset_methods[0] = 0;
5181 pci_warn(pdev, "All device reset methods disabled by user");
5182 return count;
5183 }
5184
5185 if (sysfs_streq(buf, "default")) {
5186 pci_init_reset_methods(pdev);
5187 return count;
5188 }
5189
5190 options = kstrndup(buf, count, GFP_KERNEL);
5191 if (!options)
5192 return -ENOMEM;
5193
5194 n = 0;
5195 while ((name = strsep(&options, " ")) != NULL) {
5196 if (sysfs_streq(name, ""))
5197 continue;
5198
5199 name = strim(name);
5200
5201 m = reset_method_lookup(name);
5202 if (!m) {
5203 pci_err(pdev, "Invalid reset method '%s'", name);
5204 goto error;
5205 }
5206
5207 if (pci_reset_fn_methods[m].reset_fn(pdev, 1)) {
5208 pci_err(pdev, "Unsupported reset method '%s'", name);
5209 goto error;
5210 }
5211
5212 if (n == PCI_NUM_RESET_METHODS - 1) {
5213 pci_err(pdev, "Too many reset methods\n");
5214 goto error;
5215 }
5216
5217 reset_methods[n++] = m;
5218 }
5219
5220 reset_methods[n] = 0;
5221
5222 /* Warn if dev-specific supported but not highest priority */
5223 if (pci_reset_fn_methods[1].reset_fn(pdev, 1) == 0 &&
5224 reset_methods[0] != 1)
5225 pci_warn(pdev, "Device-specific reset disabled/de-prioritized by user");
5226 memcpy(pdev->reset_methods, reset_methods, sizeof(pdev->reset_methods));
5227 kfree(options);
5228 return count;
5229
5230error:
5231 /* Leave previous methods unchanged */
5232 kfree(options);
5233 return -EINVAL;
5234}
5235static DEVICE_ATTR_RW(reset_method);
5236
5237static struct attribute *pci_dev_reset_method_attrs[] = {
5238 &dev_attr_reset_method.attr,
5239 NULL,
5240};
5241
5242static umode_t pci_dev_reset_method_attr_is_visible(struct kobject *kobj,
5243 struct attribute *a, int n)
5244{
5245 struct pci_dev *pdev = to_pci_dev(kobj_to_dev(kobj));
5246
5247 if (!pci_reset_supported(pdev))
5248 return 0;
5249
5250 return a->mode;
5251}
5252
5253const struct attribute_group pci_dev_reset_method_attr_group = {
5254 .attrs = pci_dev_reset_method_attrs,
5255 .is_visible = pci_dev_reset_method_attr_is_visible,
5256};
5257
Sheng Yangd91cdc72008-11-11 17:17:47 +08005258/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05005259 * __pci_reset_function_locked - reset a PCI device function while holding
5260 * the @dev mutex lock.
5261 * @dev: PCI device to reset
5262 *
5263 * Some devices allow an individual function to be reset without affecting
5264 * other functions in the same device. The PCI device must be responsive
5265 * to PCI config space in order to use this function.
5266 *
5267 * The device function is presumed to be unused and the caller is holding
5268 * the device mutex lock when this function is called.
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005269 *
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05005270 * Resetting the device will make the contents of PCI configuration space
5271 * random, so any caller of this must be prepared to reinitialise the
5272 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
5273 * etc.
5274 *
5275 * Returns 0 if the device function was successfully reset or negative if the
5276 * device doesn't support resetting a single function.
5277 */
5278int __pci_reset_function_locked(struct pci_dev *dev)
5279{
Amey Narkhedee20afa02021-08-17 23:34:54 +05305280 int i, m, rc = -ENOTTY;
Christoph Hellwig52354b92017-06-01 13:10:39 +02005281
5282 might_sleep();
5283
Bjorn Helgaas832c418a2017-10-25 17:09:24 -05005284 /*
Amey Narkhedee20afa02021-08-17 23:34:54 +05305285 * A reset method returns -ENOTTY if it doesn't support this device and
5286 * we should try the next method.
Bjorn Helgaas832c418a2017-10-25 17:09:24 -05005287 *
Amey Narkhedee20afa02021-08-17 23:34:54 +05305288 * If it returns 0 (success), we're finished. If it returns any other
5289 * error, we're also finished: this indicates that further reset
5290 * mechanisms might be broken on the device.
Bjorn Helgaas832c418a2017-10-25 17:09:24 -05005291 */
Amey Narkhedee20afa02021-08-17 23:34:54 +05305292 for (i = 0; i < PCI_NUM_RESET_METHODS; i++) {
5293 m = dev->reset_methods[i];
5294 if (!m)
5295 return -ENOTTY;
5296
5297 rc = pci_reset_fn_methods[m].reset_fn(dev, 0);
5298 if (!rc)
5299 return 0;
5300 if (rc != -ENOTTY)
5301 return rc;
5302 }
5303
5304 return -ENOTTY;
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05005305}
5306EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
5307
5308/**
Amey Narkhedee20afa02021-08-17 23:34:54 +05305309 * pci_init_reset_methods - check whether device can be safely reset
5310 * and store supported reset mechanisms.
5311 * @dev: PCI device to check for reset mechanisms
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005312 *
5313 * Some devices allow an individual function to be reset without affecting
Amey Narkhedee20afa02021-08-17 23:34:54 +05305314 * other functions in the same device. The PCI device must be in D0-D3hot
5315 * state.
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005316 *
Amey Narkhedee20afa02021-08-17 23:34:54 +05305317 * Stores reset mechanisms supported by device in reset_methods byte array
5318 * which is a member of struct pci_dev.
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005319 */
Amey Narkhedee20afa02021-08-17 23:34:54 +05305320void pci_init_reset_methods(struct pci_dev *dev)
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005321{
Amey Narkhedee20afa02021-08-17 23:34:54 +05305322 int m, i, rc;
5323
5324 BUILD_BUG_ON(ARRAY_SIZE(pci_reset_fn_methods) != PCI_NUM_RESET_METHODS);
Christoph Hellwig52354b92017-06-01 13:10:39 +02005325
5326 might_sleep();
5327
Amey Narkhedee20afa02021-08-17 23:34:54 +05305328 i = 0;
5329 for (m = 1; m < PCI_NUM_RESET_METHODS; m++) {
5330 rc = pci_reset_fn_methods[m].reset_fn(dev, 1);
5331 if (!rc)
5332 dev->reset_methods[i++] = m;
5333 else if (rc != -ENOTTY)
5334 break;
5335 }
Christoph Hellwig52354b92017-06-01 13:10:39 +02005336
Amey Narkhedee20afa02021-08-17 23:34:54 +05305337 dev->reset_methods[i] = 0;
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03005338}
5339
5340/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08005341 * pci_reset_function - quiesce and reset a PCI device function
5342 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08005343 *
5344 * Some devices allow an individual function to be reset without affecting
5345 * other functions in the same device. The PCI device must be responsive
5346 * to PCI config space in order to use this function.
5347 *
5348 * This function does not just reset the PCI portion of a device, but
5349 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02005350 * from __pci_reset_function_locked() in that it saves and restores device state
5351 * over the reset and takes the PCI device lock.
Sheng Yang8dd7f802008-10-21 17:38:25 +08005352 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08005353 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08005354 * device doesn't support resetting a single function.
5355 */
5356int pci_reset_function(struct pci_dev *dev)
5357{
Yu Zhao8c1c6992009-06-13 15:52:13 +08005358 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005359
Amey Narkhede4ec36df2021-08-17 23:34:55 +05305360 if (!pci_reset_supported(dev))
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005361 return -ENOTTY;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005362
Christoph Hellwigb014e962017-06-01 13:10:37 +02005363 pci_dev_lock(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06005364 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005365
Christoph Hellwig52354b92017-06-01 13:10:39 +02005366 rc = __pci_reset_function_locked(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005367
Alex Williamson77cb9852013-08-08 14:09:49 -06005368 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02005369 pci_dev_unlock(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08005370
Yu Zhao8c1c6992009-06-13 15:52:13 +08005371 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08005372}
5373EXPORT_SYMBOL_GPL(pci_reset_function);
5374
Alex Williamson61cf16d2013-12-16 15:14:31 -07005375/**
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005376 * pci_reset_function_locked - quiesce and reset a PCI device function
5377 * @dev: PCI device to reset
5378 *
5379 * Some devices allow an individual function to be reset without affecting
5380 * other functions in the same device. The PCI device must be responsive
5381 * to PCI config space in order to use this function.
5382 *
5383 * This function does not just reset the PCI portion of a device, but
5384 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02005385 * from __pci_reset_function_locked() in that it saves and restores device state
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005386 * over the reset. It also differs from pci_reset_function() in that it
5387 * requires the PCI device lock to be held.
5388 *
5389 * Returns 0 if the device function was successfully reset or negative if the
5390 * device doesn't support resetting a single function.
5391 */
5392int pci_reset_function_locked(struct pci_dev *dev)
5393{
5394 int rc;
5395
Amey Narkhede4ec36df2021-08-17 23:34:55 +05305396 if (!pci_reset_supported(dev))
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005397 return -ENOTTY;
Marc Zyngiera477b9c2017-08-01 20:11:02 -05005398
5399 pci_dev_save_and_disable(dev);
5400
5401 rc = __pci_reset_function_locked(dev);
5402
5403 pci_dev_restore(dev);
5404
5405 return rc;
5406}
5407EXPORT_SYMBOL_GPL(pci_reset_function_locked);
5408
5409/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07005410 * pci_try_reset_function - quiesce and reset a PCI device function
5411 * @dev: PCI device to reset
5412 *
5413 * Same as above, except return -EAGAIN if unable to lock device.
5414 */
5415int pci_try_reset_function(struct pci_dev *dev)
5416{
5417 int rc;
5418
Amey Narkhede4ec36df2021-08-17 23:34:55 +05305419 if (!pci_reset_supported(dev))
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06005420 return -ENOTTY;
Alex Williamson61cf16d2013-12-16 15:14:31 -07005421
Christoph Hellwigb014e962017-06-01 13:10:37 +02005422 if (!pci_dev_trylock(dev))
5423 return -EAGAIN;
Alex Williamson61cf16d2013-12-16 15:14:31 -07005424
Christoph Hellwigb014e962017-06-01 13:10:37 +02005425 pci_dev_save_and_disable(dev);
Christoph Hellwig52354b92017-06-01 13:10:39 +02005426 rc = __pci_reset_function_locked(dev);
Sinan Kayacb5e0d02018-02-27 14:14:08 -06005427 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02005428 pci_dev_unlock(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005429
Alex Williamson61cf16d2013-12-16 15:14:31 -07005430 return rc;
5431}
5432EXPORT_SYMBOL_GPL(pci_try_reset_function);
5433
Alex Williamsonf331a852015-01-15 18:16:04 -06005434/* Do any devices on or below this bus prevent a bus reset? */
5435static bool pci_bus_resetable(struct pci_bus *bus)
5436{
5437 struct pci_dev *dev;
5438
David Daney35702772017-09-08 10:10:31 +02005439
5440 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5441 return false;
5442
Alex Williamsonf331a852015-01-15 18:16:04 -06005443 list_for_each_entry(dev, &bus->devices, bus_list) {
5444 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5445 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5446 return false;
5447 }
5448
5449 return true;
5450}
5451
Alex Williamson090a3c52013-08-08 14:09:55 -06005452/* Lock devices from the top of the tree down */
5453static void pci_bus_lock(struct pci_bus *bus)
5454{
5455 struct pci_dev *dev;
5456
5457 list_for_each_entry(dev, &bus->devices, bus_list) {
5458 pci_dev_lock(dev);
5459 if (dev->subordinate)
5460 pci_bus_lock(dev->subordinate);
5461 }
5462}
5463
5464/* Unlock devices from the bottom of the tree up */
5465static void pci_bus_unlock(struct pci_bus *bus)
5466{
5467 struct pci_dev *dev;
5468
5469 list_for_each_entry(dev, &bus->devices, bus_list) {
5470 if (dev->subordinate)
5471 pci_bus_unlock(dev->subordinate);
5472 pci_dev_unlock(dev);
5473 }
5474}
5475
Alex Williamson61cf16d2013-12-16 15:14:31 -07005476/* Return 1 on successful lock, 0 on contention */
5477static int pci_bus_trylock(struct pci_bus *bus)
5478{
5479 struct pci_dev *dev;
5480
5481 list_for_each_entry(dev, &bus->devices, bus_list) {
5482 if (!pci_dev_trylock(dev))
5483 goto unlock;
5484 if (dev->subordinate) {
5485 if (!pci_bus_trylock(dev->subordinate)) {
5486 pci_dev_unlock(dev);
5487 goto unlock;
5488 }
5489 }
5490 }
5491 return 1;
5492
5493unlock:
5494 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
5495 if (dev->subordinate)
5496 pci_bus_unlock(dev->subordinate);
5497 pci_dev_unlock(dev);
5498 }
5499 return 0;
5500}
5501
Alex Williamsonf331a852015-01-15 18:16:04 -06005502/* Do any devices on or below this slot prevent a bus reset? */
5503static bool pci_slot_resetable(struct pci_slot *slot)
5504{
5505 struct pci_dev *dev;
5506
Jan Glauber33ba90a2017-09-08 10:10:33 +02005507 if (slot->bus->self &&
5508 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5509 return false;
5510
Alex Williamsonf331a852015-01-15 18:16:04 -06005511 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5512 if (!dev->slot || dev->slot != slot)
5513 continue;
5514 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5515 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5516 return false;
5517 }
5518
5519 return true;
5520}
5521
Alex Williamson090a3c52013-08-08 14:09:55 -06005522/* Lock devices from the top of the tree down */
5523static void pci_slot_lock(struct pci_slot *slot)
5524{
5525 struct pci_dev *dev;
5526
5527 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5528 if (!dev->slot || dev->slot != slot)
5529 continue;
5530 pci_dev_lock(dev);
5531 if (dev->subordinate)
5532 pci_bus_lock(dev->subordinate);
5533 }
5534}
5535
5536/* Unlock devices from the bottom of the tree up */
5537static void pci_slot_unlock(struct pci_slot *slot)
5538{
5539 struct pci_dev *dev;
5540
5541 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5542 if (!dev->slot || dev->slot != slot)
5543 continue;
5544 if (dev->subordinate)
5545 pci_bus_unlock(dev->subordinate);
5546 pci_dev_unlock(dev);
5547 }
5548}
5549
Alex Williamson61cf16d2013-12-16 15:14:31 -07005550/* Return 1 on successful lock, 0 on contention */
5551static int pci_slot_trylock(struct pci_slot *slot)
5552{
5553 struct pci_dev *dev;
5554
5555 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5556 if (!dev->slot || dev->slot != slot)
5557 continue;
5558 if (!pci_dev_trylock(dev))
5559 goto unlock;
5560 if (dev->subordinate) {
5561 if (!pci_bus_trylock(dev->subordinate)) {
5562 pci_dev_unlock(dev);
5563 goto unlock;
5564 }
5565 }
5566 }
5567 return 1;
5568
5569unlock:
5570 list_for_each_entry_continue_reverse(dev,
5571 &slot->bus->devices, bus_list) {
5572 if (!dev->slot || dev->slot != slot)
5573 continue;
5574 if (dev->subordinate)
5575 pci_bus_unlock(dev->subordinate);
5576 pci_dev_unlock(dev);
5577 }
5578 return 0;
5579}
5580
Alex Williamsonddefc032019-02-18 12:46:46 -07005581/*
5582 * Save and disable devices from the top of the tree down while holding
5583 * the @dev mutex lock for the entire tree.
5584 */
5585static void pci_bus_save_and_disable_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005586{
5587 struct pci_dev *dev;
5588
5589 list_for_each_entry(dev, &bus->devices, bus_list) {
5590 pci_dev_save_and_disable(dev);
5591 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005592 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005593 }
5594}
5595
5596/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005597 * Restore devices from top of the tree down while holding @dev mutex lock
5598 * for the entire tree. Parent bridges need to be restored before we can
5599 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005600 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005601static void pci_bus_restore_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005602{
5603 struct pci_dev *dev;
5604
5605 list_for_each_entry(dev, &bus->devices, bus_list) {
5606 pci_dev_restore(dev);
5607 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005608 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005609 }
5610}
5611
Alex Williamsonddefc032019-02-18 12:46:46 -07005612/*
5613 * Save and disable devices from the top of the tree down while holding
5614 * the @dev mutex lock for the entire tree.
5615 */
5616static void pci_slot_save_and_disable_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005617{
5618 struct pci_dev *dev;
5619
5620 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5621 if (!dev->slot || dev->slot != slot)
5622 continue;
5623 pci_dev_save_and_disable(dev);
5624 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005625 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005626 }
5627}
5628
5629/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005630 * Restore devices from top of the tree down while holding @dev mutex lock
5631 * for the entire tree. Parent bridges need to be restored before we can
5632 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005633 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005634static void pci_slot_restore_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005635{
5636 struct pci_dev *dev;
5637
5638 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5639 if (!dev->slot || dev->slot != slot)
5640 continue;
5641 pci_dev_restore(dev);
5642 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005643 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005644 }
5645}
5646
5647static int pci_slot_reset(struct pci_slot *slot, int probe)
5648{
5649 int rc;
5650
Alex Williamsonf331a852015-01-15 18:16:04 -06005651 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06005652 return -ENOTTY;
5653
5654 if (!probe)
5655 pci_slot_lock(slot);
5656
5657 might_sleep();
5658
5659 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
5660
5661 if (!probe)
5662 pci_slot_unlock(slot);
5663
5664 return rc;
5665}
5666
5667/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005668 * pci_probe_reset_slot - probe whether a PCI slot can be reset
5669 * @slot: PCI slot to probe
5670 *
5671 * Return 0 if slot can be reset, negative if a slot reset is not supported.
5672 */
5673int pci_probe_reset_slot(struct pci_slot *slot)
5674{
5675 return pci_slot_reset(slot, 1);
5676}
5677EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
5678
5679/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005680 * __pci_reset_slot - Try to reset a PCI slot
Alex Williamson090a3c52013-08-08 14:09:55 -06005681 * @slot: PCI slot to reset
5682 *
5683 * A PCI bus may host multiple slots, each slot may support a reset mechanism
5684 * independent of other slots. For instance, some slots may support slot power
5685 * control. In the case of a 1:1 bus to slot architecture, this function may
5686 * wrap the bus reset to avoid spurious slot related events such as hotplug.
5687 * Generally a slot reset should be attempted before a bus reset. All of the
5688 * function of the slot and any subordinate buses behind the slot are reset
5689 * through this function. PCI config space of all devices in the slot and
5690 * behind the slot is saved before and restored after reset.
5691 *
Alex Williamson61cf16d2013-12-16 15:14:31 -07005692 * Same as above except return -EAGAIN if the slot cannot be locked
5693 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005694static int __pci_reset_slot(struct pci_slot *slot)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005695{
5696 int rc;
5697
5698 rc = pci_slot_reset(slot, 1);
5699 if (rc)
5700 return rc;
5701
Alex Williamson61cf16d2013-12-16 15:14:31 -07005702 if (pci_slot_trylock(slot)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005703 pci_slot_save_and_disable_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005704 might_sleep();
5705 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
Alex Williamsonddefc032019-02-18 12:46:46 -07005706 pci_slot_restore_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005707 pci_slot_unlock(slot);
5708 } else
5709 rc = -EAGAIN;
5710
Alex Williamson61cf16d2013-12-16 15:14:31 -07005711 return rc;
5712}
Alex Williamson61cf16d2013-12-16 15:14:31 -07005713
Alex Williamson090a3c52013-08-08 14:09:55 -06005714static int pci_bus_reset(struct pci_bus *bus, int probe)
5715{
Sinan Kaya18426232018-07-19 18:04:09 -05005716 int ret;
5717
Alex Williamsonf331a852015-01-15 18:16:04 -06005718 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06005719 return -ENOTTY;
5720
5721 if (probe)
5722 return 0;
5723
5724 pci_bus_lock(bus);
5725
5726 might_sleep();
5727
Sinan Kaya381634c2018-07-19 18:04:11 -05005728 ret = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamson090a3c52013-08-08 14:09:55 -06005729
5730 pci_bus_unlock(bus);
5731
Sinan Kaya18426232018-07-19 18:04:09 -05005732 return ret;
Alex Williamson090a3c52013-08-08 14:09:55 -06005733}
5734
5735/**
Keith Buschc4eed622018-09-20 10:27:11 -06005736 * pci_bus_error_reset - reset the bridge's subordinate bus
5737 * @bridge: The parent device that connects to the bus to reset
5738 *
5739 * This function will first try to reset the slots on this bus if the method is
5740 * available. If slot reset fails or is not available, this will fall back to a
5741 * secondary bus reset.
5742 */
5743int pci_bus_error_reset(struct pci_dev *bridge)
5744{
5745 struct pci_bus *bus = bridge->subordinate;
5746 struct pci_slot *slot;
5747
5748 if (!bus)
5749 return -ENOTTY;
5750
5751 mutex_lock(&pci_slot_mutex);
5752 if (list_empty(&bus->slots))
5753 goto bus_reset;
5754
5755 list_for_each_entry(slot, &bus->slots, list)
5756 if (pci_probe_reset_slot(slot))
5757 goto bus_reset;
5758
5759 list_for_each_entry(slot, &bus->slots, list)
5760 if (pci_slot_reset(slot, 0))
5761 goto bus_reset;
5762
5763 mutex_unlock(&pci_slot_mutex);
5764 return 0;
5765bus_reset:
5766 mutex_unlock(&pci_slot_mutex);
5767 return pci_bus_reset(bridge->subordinate, 0);
5768}
5769
5770/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005771 * pci_probe_reset_bus - probe whether a PCI bus can be reset
5772 * @bus: PCI bus to probe
5773 *
5774 * Return 0 if bus can be reset, negative if a bus reset is not supported.
5775 */
5776int pci_probe_reset_bus(struct pci_bus *bus)
5777{
5778 return pci_bus_reset(bus, 1);
5779}
5780EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
5781
5782/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005783 * __pci_reset_bus - Try to reset a PCI bus
Alex Williamson61cf16d2013-12-16 15:14:31 -07005784 * @bus: top level PCI bus to reset
5785 *
5786 * Same as above except return -EAGAIN if the bus cannot be locked
5787 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005788static int __pci_reset_bus(struct pci_bus *bus)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005789{
5790 int rc;
5791
5792 rc = pci_bus_reset(bus, 1);
5793 if (rc)
5794 return rc;
5795
Alex Williamson61cf16d2013-12-16 15:14:31 -07005796 if (pci_bus_trylock(bus)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005797 pci_bus_save_and_disable_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005798 might_sleep();
Sinan Kaya381634c2018-07-19 18:04:11 -05005799 rc = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamsonddefc032019-02-18 12:46:46 -07005800 pci_bus_restore_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005801 pci_bus_unlock(bus);
5802 } else
5803 rc = -EAGAIN;
5804
Alex Williamson61cf16d2013-12-16 15:14:31 -07005805 return rc;
5806}
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005807
5808/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005809 * pci_reset_bus - Try to reset a PCI bus
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005810 * @pdev: top level PCI device to reset via slot/bus
5811 *
5812 * Same as above except return -EAGAIN if the bus cannot be locked
5813 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005814int pci_reset_bus(struct pci_dev *pdev)
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005815{
Dennis Dalessandrod8a52812018-09-05 16:08:03 +00005816 return (!pci_probe_reset_slot(pdev->slot)) ?
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005817 __pci_reset_slot(pdev->slot) : __pci_reset_bus(pdev->bus);
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005818}
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005819EXPORT_SYMBOL_GPL(pci_reset_bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005820
5821/**
Peter Orubad556ad42007-05-15 13:59:13 +02005822 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
5823 * @dev: PCI device to query
5824 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005825 * Returns mmrbc: maximum designed memory read count in bytes or
5826 * appropriate error value.
Peter Orubad556ad42007-05-15 13:59:13 +02005827 */
5828int pcix_get_max_mmrbc(struct pci_dev *dev)
5829{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005830 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02005831 u32 stat;
5832
5833 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5834 if (!cap)
5835 return -EINVAL;
5836
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005837 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02005838 return -EINVAL;
5839
Dean Nelson25daeb52010-03-09 22:26:40 -05005840 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02005841}
5842EXPORT_SYMBOL(pcix_get_max_mmrbc);
5843
5844/**
5845 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
5846 * @dev: PCI device to query
5847 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005848 * Returns mmrbc: maximum memory read count in bytes or appropriate error
5849 * value.
Peter Orubad556ad42007-05-15 13:59:13 +02005850 */
5851int pcix_get_mmrbc(struct pci_dev *dev)
5852{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005853 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005854 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005855
5856 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5857 if (!cap)
5858 return -EINVAL;
5859
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005860 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5861 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005862
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005863 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02005864}
5865EXPORT_SYMBOL(pcix_get_mmrbc);
5866
5867/**
5868 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
5869 * @dev: PCI device to query
5870 * @mmrbc: maximum memory read count in bytes
5871 * valid values are 512, 1024, 2048, 4096
5872 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005873 * If possible sets maximum memory read byte count, some bridges have errata
Peter Orubad556ad42007-05-15 13:59:13 +02005874 * that prevent this.
5875 */
5876int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
5877{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005878 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005879 u32 stat, v, o;
5880 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005881
vignesh babu229f5af2007-08-13 18:23:14 +05305882 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005883 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005884
5885 v = ffs(mmrbc) - 10;
5886
5887 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5888 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005889 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005890
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005891 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
5892 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005893
5894 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
5895 return -E2BIG;
5896
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005897 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5898 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005899
5900 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
5901 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06005902 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02005903 return -EIO;
5904
5905 cmd &= ~PCI_X_CMD_MAX_READ;
5906 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005907 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
5908 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02005909 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005910 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02005911}
5912EXPORT_SYMBOL(pcix_set_mmrbc);
5913
5914/**
5915 * pcie_get_readrq - get PCI Express read request size
5916 * @dev: PCI device to query
5917 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005918 * Returns maximum memory read request in bytes or appropriate error value.
Peter Orubad556ad42007-05-15 13:59:13 +02005919 */
5920int pcie_get_readrq(struct pci_dev *dev)
5921{
Peter Orubad556ad42007-05-15 13:59:13 +02005922 u16 ctl;
5923
Jiang Liu59875ae2012-07-24 17:20:06 +08005924 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02005925
Jiang Liu59875ae2012-07-24 17:20:06 +08005926 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02005927}
5928EXPORT_SYMBOL(pcie_get_readrq);
5929
5930/**
5931 * pcie_set_readrq - set PCI Express maximum memory read request
5932 * @dev: PCI device to query
Randy Dunlap42e61f4a2007-07-23 21:42:11 -07005933 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005934 * valid values are 128, 256, 512, 1024, 2048, 4096
5935 *
Jon Masonc9b378c2011-06-28 18:26:25 -05005936 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005937 */
5938int pcie_set_readrq(struct pci_dev *dev, int rq)
5939{
Jiang Liu59875ae2012-07-24 17:20:06 +08005940 u16 v;
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005941 int ret;
Peter Orubad556ad42007-05-15 13:59:13 +02005942
vignesh babu229f5af2007-08-13 18:23:14 +05305943 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08005944 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005945
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005946 /*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005947 * If using the "performance" PCIe config, we clamp the read rq
5948 * size to the max packet size to keep the host bridge from
5949 * generating requests larger than we can cope with.
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005950 */
5951 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
5952 int mps = pcie_get_mps(dev);
5953
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005954 if (mps < rq)
5955 rq = mps;
5956 }
5957
5958 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02005959
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005960 ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
Jiang Liu59875ae2012-07-24 17:20:06 +08005961 PCI_EXP_DEVCTL_READRQ, v);
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005962
5963 return pcibios_err_to_errno(ret);
Peter Orubad556ad42007-05-15 13:59:13 +02005964}
5965EXPORT_SYMBOL(pcie_set_readrq);
5966
5967/**
Jon Masonb03e7492011-07-20 15:20:54 -05005968 * pcie_get_mps - get PCI Express maximum payload size
5969 * @dev: PCI device to query
5970 *
5971 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005972 */
5973int pcie_get_mps(struct pci_dev *dev)
5974{
Jon Masonb03e7492011-07-20 15:20:54 -05005975 u16 ctl;
5976
Jiang Liu59875ae2012-07-24 17:20:06 +08005977 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05005978
Jiang Liu59875ae2012-07-24 17:20:06 +08005979 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05005980}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005981EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005982
5983/**
5984 * pcie_set_mps - set PCI Express maximum payload size
5985 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07005986 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005987 * valid values are 128, 256, 512, 1024, 2048, 4096
5988 *
5989 * If possible sets maximum payload size
5990 */
5991int pcie_set_mps(struct pci_dev *dev, int mps)
5992{
Jiang Liu59875ae2012-07-24 17:20:06 +08005993 u16 v;
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02005994 int ret;
Jon Masonb03e7492011-07-20 15:20:54 -05005995
5996 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08005997 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05005998
5999 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07006000 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08006001 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05006002 v <<= 5;
6003
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02006004 ret = pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
Jiang Liu59875ae2012-07-24 17:20:06 +08006005 PCI_EXP_DEVCTL_PAYLOAD, v);
Bolarinwa Olayemi Saheedd20df832020-06-15 09:32:18 +02006006
6007 return pcibios_err_to_errno(ret);
Jon Masonb03e7492011-07-20 15:20:54 -05006008}
Yijing Wangf1c66c42013-09-24 12:08:06 -06006009EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05006010
6011/**
Tal Gilboa6db79a82018-03-30 08:37:44 -05006012 * pcie_bandwidth_available - determine minimum link settings of a PCIe
6013 * device and its bandwidth limitation
6014 * @dev: PCI device to query
6015 * @limiting_dev: storage for device causing the bandwidth limitation
6016 * @speed: storage for speed of limiting device
6017 * @width: storage for width of limiting device
6018 *
6019 * Walk up the PCI device chain and find the point where the minimum
6020 * bandwidth is available. Return the bandwidth available there and (if
6021 * limiting_dev, speed, and width pointers are supplied) information about
6022 * that point. The bandwidth returned is in Mb/s, i.e., megabits/second of
6023 * raw bandwidth.
6024 */
6025u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
6026 enum pci_bus_speed *speed,
6027 enum pcie_link_width *width)
6028{
6029 u16 lnksta;
6030 enum pci_bus_speed next_speed;
6031 enum pcie_link_width next_width;
6032 u32 bw, next_bw;
6033
6034 if (speed)
6035 *speed = PCI_SPEED_UNKNOWN;
6036 if (width)
6037 *width = PCIE_LNK_WIDTH_UNKNOWN;
6038
6039 bw = 0;
6040
6041 while (dev) {
6042 pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
6043
6044 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
6045 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
6046 PCI_EXP_LNKSTA_NLW_SHIFT;
6047
6048 next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);
6049
6050 /* Check if current device limits the total bandwidth */
6051 if (!bw || next_bw <= bw) {
6052 bw = next_bw;
6053
6054 if (limiting_dev)
6055 *limiting_dev = dev;
6056 if (speed)
6057 *speed = next_speed;
6058 if (width)
6059 *width = next_width;
6060 }
6061
6062 dev = pci_upstream_bridge(dev);
6063 }
6064
6065 return bw;
6066}
6067EXPORT_SYMBOL(pcie_bandwidth_available);
6068
6069/**
Tal Gilboa6cf57be2018-03-30 07:44:05 -05006070 * pcie_get_speed_cap - query for the PCI device's link speed capability
6071 * @dev: PCI device to query
6072 *
6073 * Query the PCI device speed capability. Return the maximum link speed
6074 * supported by the device.
6075 */
6076enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
6077{
6078 u32 lnkcap2, lnkcap;
6079
6080 /*
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06006081 * Link Capabilities 2 was added in PCIe r3.0, sec 7.8.18. The
6082 * implementation note there recommends using the Supported Link
6083 * Speeds Vector in Link Capabilities 2 when supported.
6084 *
6085 * Without Link Capabilities 2, i.e., prior to PCIe r3.0, software
6086 * should use the Supported Link Speeds field in Link Capabilities,
6087 * where only 2.5 GT/s and 5.0 GT/s speeds were defined.
Tal Gilboa6cf57be2018-03-30 07:44:05 -05006088 */
6089 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
Yicong Yang757bfaa2020-02-17 19:13:03 +08006090
6091 /* PCIe r3.0-compliant */
6092 if (lnkcap2)
6093 return PCIE_LNKCAP2_SLS2SPEED(lnkcap2);
Tal Gilboa6cf57be2018-03-30 07:44:05 -05006094
6095 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06006096 if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_5_0GB)
6097 return PCIE_SPEED_5_0GT;
6098 else if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_2_5GB)
6099 return PCIE_SPEED_2_5GT;
Tal Gilboa6cf57be2018-03-30 07:44:05 -05006100
6101 return PCI_SPEED_UNKNOWN;
6102}
Alex Deucher576c7212018-06-25 13:17:41 -05006103EXPORT_SYMBOL(pcie_get_speed_cap);
Tal Gilboa6cf57be2018-03-30 07:44:05 -05006104
6105/**
Tal Gilboac70b65f2018-03-30 08:24:36 -05006106 * pcie_get_width_cap - query for the PCI device's link width capability
6107 * @dev: PCI device to query
6108 *
6109 * Query the PCI device width capability. Return the maximum link width
6110 * supported by the device.
6111 */
6112enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
6113{
6114 u32 lnkcap;
6115
6116 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
6117 if (lnkcap)
6118 return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;
6119
6120 return PCIE_LNK_WIDTH_UNKNOWN;
6121}
Alex Deucher576c7212018-06-25 13:17:41 -05006122EXPORT_SYMBOL(pcie_get_width_cap);
Tal Gilboac70b65f2018-03-30 08:24:36 -05006123
6124/**
Tal Gilboab852f632018-03-30 08:32:03 -05006125 * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
6126 * @dev: PCI device
6127 * @speed: storage for link speed
6128 * @width: storage for link width
6129 *
6130 * Calculate a PCI device's link bandwidth by querying for its link speed
6131 * and width, multiplying them, and applying encoding overhead. The result
6132 * is in Mb/s, i.e., megabits/second of raw bandwidth.
6133 */
6134u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
6135 enum pcie_link_width *width)
6136{
6137 *speed = pcie_get_speed_cap(dev);
6138 *width = pcie_get_width_cap(dev);
6139
6140 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
6141 return 0;
6142
6143 return *width * PCIE_SPEED2MBS_ENC(*speed);
6144}
6145
6146/**
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05006147 * __pcie_print_link_status - Report the PCI device's link speed and width
Tal Gilboa9e506a72018-03-30 08:56:47 -05006148 * @dev: PCI device to query
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05006149 * @verbose: Print info even when enough bandwidth is available
Tal Gilboa9e506a72018-03-30 08:56:47 -05006150 *
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05006151 * If the available bandwidth at the device is less than the device is
6152 * capable of, report the device's maximum possible bandwidth and the
6153 * upstream link that limits its performance. If @verbose, always print
6154 * the available bandwidth, even if the device isn't constrained.
Tal Gilboa9e506a72018-03-30 08:56:47 -05006155 */
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05006156void __pcie_print_link_status(struct pci_dev *dev, bool verbose)
Tal Gilboa9e506a72018-03-30 08:56:47 -05006157{
6158 enum pcie_link_width width, width_cap;
6159 enum pci_bus_speed speed, speed_cap;
6160 struct pci_dev *limiting_dev = NULL;
6161 u32 bw_avail, bw_cap;
6162
6163 bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
6164 bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);
6165
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05006166 if (bw_avail >= bw_cap && verbose)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05006167 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth (%s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05006168 bw_cap / 1000, bw_cap % 1000,
Bjorn Helgaas6348a342020-02-28 15:24:52 -06006169 pci_speed_string(speed_cap), width_cap);
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05006170 else if (bw_avail < bw_cap)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05006171 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05006172 bw_avail / 1000, bw_avail % 1000,
Bjorn Helgaas6348a342020-02-28 15:24:52 -06006173 pci_speed_string(speed), width,
Tal Gilboa9e506a72018-03-30 08:56:47 -05006174 limiting_dev ? pci_name(limiting_dev) : "<unknown>",
6175 bw_cap / 1000, bw_cap % 1000,
Bjorn Helgaas6348a342020-02-28 15:24:52 -06006176 pci_speed_string(speed_cap), width_cap);
Tal Gilboa9e506a72018-03-30 08:56:47 -05006177}
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05006178
6179/**
6180 * pcie_print_link_status - Report the PCI device's link speed and width
6181 * @dev: PCI device to query
6182 *
6183 * Report the available bandwidth at the device.
6184 */
6185void pcie_print_link_status(struct pci_dev *dev)
6186{
6187 __pcie_print_link_status(dev, true);
6188}
Tal Gilboa9e506a72018-03-30 08:56:47 -05006189EXPORT_SYMBOL(pcie_print_link_status);
6190
6191/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09006192 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08006193 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09006194 * @flags: resource type mask to be selected
6195 *
6196 * This helper routine makes bar mask from the type of resource.
6197 */
6198int pci_select_bars(struct pci_dev *dev, unsigned long flags)
6199{
6200 int i, bars = 0;
6201 for (i = 0; i < PCI_NUM_RESOURCES; i++)
6202 if (pci_resource_flags(dev, i) & flags)
6203 bars |= (1 << i);
6204 return bars;
6205}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06006206EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09006207
Mike Travis95a8b6e2010-02-02 14:38:13 -08006208/* Some architectures require additional programming to enable VGA */
6209static arch_set_vga_state_t arch_set_vga_state;
6210
6211void __init pci_register_set_vga_state(arch_set_vga_state_t func)
6212{
6213 arch_set_vga_state = func; /* NULL disables */
6214}
6215
6216static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04006217 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08006218{
6219 if (arch_set_vga_state)
6220 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10006221 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08006222 return 0;
6223}
6224
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006225/**
6226 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07006227 * @dev: the PCI device
6228 * @decode: true = enable decoding, false = disable decoding
6229 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07006230 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10006231 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006232 */
6233int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10006234 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006235{
6236 struct pci_bus *bus;
6237 struct pci_dev *bridge;
6238 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08006239 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006240
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06006241 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006242
Mike Travis95a8b6e2010-02-02 14:38:13 -08006243 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10006244 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08006245 if (rc)
6246 return rc;
6247
Dave Airlie3448a192010-06-01 15:32:24 +10006248 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
6249 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Krzysztof Wilczyński0a98bb92020-09-25 22:45:55 +00006250 if (decode)
Dave Airlie3448a192010-06-01 15:32:24 +10006251 cmd |= command_bits;
6252 else
6253 cmd &= ~command_bits;
6254 pci_write_config_word(dev, PCI_COMMAND, cmd);
6255 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006256
Dave Airlie3448a192010-06-01 15:32:24 +10006257 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006258 return 0;
6259
6260 bus = dev->bus;
6261 while (bus) {
6262 bridge = bus->self;
6263 if (bridge) {
6264 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
6265 &cmd);
Krzysztof Wilczyński0a98bb92020-09-25 22:45:55 +00006266 if (decode)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10006267 cmd |= PCI_BRIDGE_CTL_VGA;
6268 else
6269 cmd &= ~PCI_BRIDGE_CTL_VGA;
6270 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
6271 cmd);
6272 }
6273 bus = bus->parent;
6274 }
6275 return 0;
6276}
6277
Kai-Heng Feng52525b72019-10-18 15:38:47 +08006278#ifdef CONFIG_ACPI
6279bool pci_pr3_present(struct pci_dev *pdev)
6280{
6281 struct acpi_device *adev;
6282
6283 if (acpi_disabled)
6284 return false;
6285
6286 adev = ACPI_COMPANION(&pdev->dev);
6287 if (!adev)
6288 return false;
6289
6290 return adev->power.flags.power_resources &&
6291 acpi_has_method(adev->handle, "_PR3");
6292}
6293EXPORT_SYMBOL_GPL(pci_pr3_present);
6294#endif
6295
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006296/**
6297 * pci_add_dma_alias - Add a DMA devfn alias for a device
6298 * @dev: the PCI device for which alias is added
James Sewart09298542019-12-10 16:07:30 -06006299 * @devfn_from: alias slot and function
6300 * @nr_devfns: number of subsequent devfns to alias
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006301 *
Logan Gunthorpef778a0d2018-05-30 14:13:11 -06006302 * This helper encodes an 8-bit devfn as a bit number in dma_alias_mask
6303 * which is used to program permissible bus-devfn source addresses for DMA
6304 * requests in an IOMMU. These aliases factor into IOMMU group creation
6305 * and are useful for devices generating DMA requests beyond or different
6306 * from their logical bus-devfn. Examples include device quirks where the
6307 * device simply uses the wrong devfn, as well as non-transparent bridges
6308 * where the alias may be a proxy for devices in another domain.
6309 *
6310 * IOMMU group creation is performed during device discovery or addition,
6311 * prior to any potential DMA mapping and therefore prior to driver probing
6312 * (especially for userspace assigned devices where IOMMU group definition
6313 * cannot be left as a userspace activity). DMA aliases should therefore
6314 * be configured via quirks, such as the PCI fixup header quirk.
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006315 */
James Sewart09298542019-12-10 16:07:30 -06006316void pci_add_dma_alias(struct pci_dev *dev, u8 devfn_from, unsigned nr_devfns)
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006317{
James Sewart09298542019-12-10 16:07:30 -06006318 int devfn_to;
6319
6320 nr_devfns = min(nr_devfns, (unsigned) MAX_NR_DEVFNS - devfn_from);
6321 devfn_to = devfn_from + nr_devfns - 1;
6322
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006323 if (!dev->dma_alias_mask)
James Sewartf8bf2ae2019-12-10 15:51:33 -06006324 dev->dma_alias_mask = bitmap_zalloc(MAX_NR_DEVFNS, GFP_KERNEL);
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006325 if (!dev->dma_alias_mask) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006326 pci_warn(dev, "Unable to allocate DMA alias mask\n");
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006327 return;
6328 }
6329
James Sewart09298542019-12-10 16:07:30 -06006330 bitmap_set(dev->dma_alias_mask, devfn_from, nr_devfns);
6331
6332 if (nr_devfns == 1)
6333 pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
6334 PCI_SLOT(devfn_from), PCI_FUNC(devfn_from));
6335 else if (nr_devfns > 1)
6336 pci_info(dev, "Enabling fixed DMA alias for devfn range from %02x.%d to %02x.%d\n",
6337 PCI_SLOT(devfn_from), PCI_FUNC(devfn_from),
6338 PCI_SLOT(devfn_to), PCI_FUNC(devfn_to));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06006339}
6340
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006341bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
6342{
6343 return (dev1->dma_alias_mask &&
6344 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
6345 (dev2->dma_alias_mask &&
Jon Derrick2856ba62020-01-21 06:37:47 -07006346 test_bit(dev1->devfn, dev2->dma_alias_mask)) ||
6347 pci_real_dma_dev(dev1) == dev2 ||
6348 pci_real_dma_dev(dev2) == dev1;
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01006349}
6350
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01006351bool pci_device_is_present(struct pci_dev *pdev)
6352{
6353 u32 v;
6354
Keith Buschfe2bd752017-03-29 22:49:17 -05006355 if (pci_dev_is_disconnected(pdev))
6356 return false;
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01006357 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
6358}
6359EXPORT_SYMBOL_GPL(pci_device_is_present);
6360
Rafael J. Wysocki08249652015-04-13 16:23:36 +02006361void pci_ignore_hotplug(struct pci_dev *dev)
6362{
6363 struct pci_dev *bridge = dev->bus->self;
6364
6365 dev->ignore_hotplug = 1;
6366 /* Propagate the "ignore hotplug" setting to the parent bridge. */
6367 if (bridge)
6368 bridge->ignore_hotplug = 1;
6369}
6370EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
6371
Jon Derrick2856ba62020-01-21 06:37:47 -07006372/**
6373 * pci_real_dma_dev - Get PCI DMA device for PCI device
6374 * @dev: the PCI device that may have a PCI DMA alias
6375 *
6376 * Permits the platform to provide architecture-specific functionality to
6377 * devices needing to alias DMA to another PCI device on another PCI bus. If
6378 * the PCI device is on the same bus, it is recommended to use
6379 * pci_add_dma_alias(). This is the default implementation. Architecture
6380 * implementations can override this.
6381 */
6382struct pci_dev __weak *pci_real_dma_dev(struct pci_dev *dev)
6383{
6384 return dev;
6385}
6386
Yongji Xie0a701aa2017-04-10 19:58:12 +08006387resource_size_t __weak pcibios_default_alignment(void)
6388{
6389 return 0;
6390}
6391
Denis Efremovb8074aa2019-07-29 13:13:57 +03006392/*
6393 * Arches that don't want to expose struct resource to userland as-is in
6394 * sysfs and /proc can implement their own pci_resource_to_user().
6395 */
6396void __weak pci_resource_to_user(const struct pci_dev *dev, int bar,
6397 const struct resource *rsrc,
6398 resource_size_t *start, resource_size_t *end)
6399{
6400 *start = rsrc->start;
6401 *end = rsrc->end;
6402}
6403
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006404static char *resource_alignment_param;
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00006405static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006406
6407/**
6408 * pci_specified_resource_alignment - get resource alignment specified by user.
6409 * @dev: the PCI device to get
Yongji Xiee3adec72017-04-10 19:58:14 +08006410 * @resize: whether or not to change resources' size when reassigning alignment
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006411 *
6412 * RETURNS: Resource alignment if it is specified.
6413 * Zero if it is not specified.
6414 */
Yongji Xiee3adec72017-04-10 19:58:14 +08006415static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
6416 bool *resize)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006417{
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006418 int align_order, count;
Yongji Xie0a701aa2017-04-10 19:58:12 +08006419 resource_size_t align = pcibios_default_alignment();
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006420 const char *p;
6421 int ret;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006422
6423 spin_lock(&resource_alignment_lock);
6424 p = resource_alignment_param;
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006425 if (!p || !*p)
Yongji Xief0b99f72016-09-13 17:00:31 +08006426 goto out;
6427 if (pci_has_flag(PCI_PROBE_ONLY)) {
Yongji Xie0a701aa2017-04-10 19:58:12 +08006428 align = 0;
Yongji Xief0b99f72016-09-13 17:00:31 +08006429 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
6430 goto out;
6431 }
6432
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006433 while (*p) {
6434 count = 0;
6435 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
Bjorn Helgaas6534aac2020-11-05 14:51:36 -06006436 p[count] == '@') {
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006437 p += count + 1;
Bjorn Helgaas6534aac2020-11-05 14:51:36 -06006438 if (align_order > 63) {
6439 pr_err("PCI: Invalid requested alignment (order %d)\n",
6440 align_order);
6441 align_order = PAGE_SHIFT;
6442 }
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006443 } else {
Bjorn Helgaas6534aac2020-11-05 14:51:36 -06006444 align_order = PAGE_SHIFT;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006445 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006446
6447 ret = pci_dev_str_match(dev, p, &p);
6448 if (ret == 1) {
6449 *resize = true;
Colin Ian Kingcc73eb32020-11-14 15:48:04 -06006450 align = 1ULL << align_order;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006451 break;
6452 } else if (ret < 0) {
6453 pr_err("PCI: Can't parse resource_alignment parameter: %s\n",
6454 p);
6455 break;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006456 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06006457
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006458 if (*p != ';' && *p != ',') {
6459 /* End of param or invalid format */
6460 break;
6461 }
6462 p++;
6463 }
Yongji Xief0b99f72016-09-13 17:00:31 +08006464out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006465 spin_unlock(&resource_alignment_lock);
6466 return align;
6467}
6468
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006469static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
Yongji Xiee3adec72017-04-10 19:58:14 +08006470 resource_size_t align, bool resize)
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006471{
6472 struct resource *r = &dev->resource[bar];
6473 resource_size_t size;
6474
6475 if (!(r->flags & IORESOURCE_MEM))
6476 return;
6477
6478 if (r->flags & IORESOURCE_PCI_FIXED) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006479 pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006480 bar, r, (unsigned long long)align);
6481 return;
6482 }
6483
6484 size = resource_size(r);
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006485 if (size >= align)
6486 return;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006487
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006488 /*
Yongji Xiee3adec72017-04-10 19:58:14 +08006489 * Increase the alignment of the resource. There are two ways we
6490 * can do this:
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006491 *
Yongji Xiee3adec72017-04-10 19:58:14 +08006492 * 1) Increase the size of the resource. BARs are aligned on their
6493 * size, so when we reallocate space for this resource, we'll
6494 * allocate it with the larger alignment. This also prevents
6495 * assignment of any other BARs inside the alignment region, so
6496 * if we're requesting page alignment, this means no other BARs
6497 * will share the page.
6498 *
6499 * The disadvantage is that this makes the resource larger than
6500 * the hardware BAR, which may break drivers that compute things
6501 * based on the resource size, e.g., to find registers at a
6502 * fixed offset before the end of the BAR.
6503 *
6504 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
6505 * set r->start to the desired alignment. By itself this
6506 * doesn't prevent other BARs being put inside the alignment
6507 * region, but if we realign *every* resource of every device in
6508 * the system, none of them will share an alignment region.
6509 *
6510 * When the user has requested alignment for only some devices via
6511 * the "pci=resource_alignment" argument, "resize" is true and we
6512 * use the first method. Otherwise we assume we're aligning all
6513 * devices and we use the second.
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006514 */
Yongji Xiee3adec72017-04-10 19:58:14 +08006515
Frederick Lawler7506dc72018-01-18 12:55:24 -06006516 pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006517 bar, r, (unsigned long long)align);
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006518
Yongji Xiee3adec72017-04-10 19:58:14 +08006519 if (resize) {
6520 r->start = 0;
6521 r->end = align - 1;
6522 } else {
6523 r->flags &= ~IORESOURCE_SIZEALIGN;
6524 r->flags |= IORESOURCE_STARTALIGN;
6525 r->start = align;
6526 r->end = r->start + size - 1;
6527 }
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006528 r->flags |= IORESOURCE_UNSET;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006529}
6530
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006531/*
6532 * This function disables memory decoding and releases memory resources
6533 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
6534 * It also rounds up size to specified alignment.
6535 * Later on, the kernel will assign page-aligned memory resource back
6536 * to the device.
6537 */
6538void pci_reassigndev_resource_alignment(struct pci_dev *dev)
6539{
6540 int i;
6541 struct resource *r;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006542 resource_size_t align;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006543 u16 command;
Yongji Xiee3adec72017-04-10 19:58:14 +08006544 bool resize = false;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006545
Yongji Xie62d9a782016-09-13 17:00:32 +08006546 /*
6547 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
6548 * 3.4.1.11. Their resources are allocated from the space
6549 * described by the VF BARx register in the PF's SR-IOV capability.
6550 * We can't influence their alignment here.
6551 */
6552 if (dev->is_virtfn)
6553 return;
6554
Yinghai Lu10c463a2012-03-18 22:46:26 -07006555 /* check if specified PCI is target device to reassign */
Yongji Xiee3adec72017-04-10 19:58:14 +08006556 align = pci_specified_resource_alignment(dev, &resize);
Yinghai Lu10c463a2012-03-18 22:46:26 -07006557 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006558 return;
6559
6560 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
6561 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006562 pci_warn(dev, "Can't reassign resources to host bridge\n");
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006563 return;
6564 }
6565
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006566 pci_read_config_word(dev, PCI_COMMAND, &command);
6567 command &= ~PCI_COMMAND_MEMORY;
6568 pci_write_config_word(dev, PCI_COMMAND, command);
6569
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006570 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
Yongji Xiee3adec72017-04-10 19:58:14 +08006571 pci_request_resource_alignment(dev, i, align, resize);
Yongji Xief0b99f72016-09-13 17:00:31 +08006572
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006573 /*
6574 * Need to disable bridge's resource window,
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006575 * to enable the kernel to reassign new resource
6576 * window later on.
6577 */
Honghui Zhangb2fb5cc2018-10-16 18:44:43 +08006578 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006579 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
6580 r = &dev->resource[i];
6581 if (!(r->flags & IORESOURCE_MEM))
6582 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07006583 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006584 r->end = resource_size(r) - 1;
6585 r->start = 0;
6586 }
6587 pci_disable_bridge_window(dev);
6588 }
6589}
6590
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006591static ssize_t resource_alignment_show(struct bus_type *bus, char *buf)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006592{
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006593 size_t count = 0;
6594
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006595 spin_lock(&resource_alignment_lock);
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006596 if (resource_alignment_param)
Krzysztof Wilczyński381bd3f2021-06-03 00:01:09 +00006597 count = sysfs_emit(buf, "%s\n", resource_alignment_param);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006598 spin_unlock(&resource_alignment_lock);
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006599
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006600 return count;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006601}
6602
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006603static ssize_t resource_alignment_store(struct bus_type *bus,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006604 const char *buf, size_t count)
6605{
Krzysztof Wilczyński381bd3f2021-06-03 00:01:09 +00006606 char *param, *old, *end;
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006607
Krzysztof Wilczyński381bd3f2021-06-03 00:01:09 +00006608 if (count >= (PAGE_SIZE - 1))
6609 return -EINVAL;
6610
6611 param = kstrndup(buf, count, GFP_KERNEL);
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006612 if (!param)
6613 return -ENOMEM;
6614
Krzysztof Wilczyński381bd3f2021-06-03 00:01:09 +00006615 end = strchr(param, '\n');
6616 if (end)
6617 *end = '\0';
6618
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006619 spin_lock(&resource_alignment_lock);
Krzysztof Wilczyński381bd3f2021-06-03 00:01:09 +00006620 old = resource_alignment_param;
6621 if (strlen(param)) {
6622 resource_alignment_param = param;
6623 } else {
6624 kfree(param);
6625 resource_alignment_param = NULL;
6626 }
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006627 spin_unlock(&resource_alignment_lock);
Krzysztof Wilczyński381bd3f2021-06-03 00:01:09 +00006628
6629 kfree(old);
6630
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006631 return count;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006632}
6633
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006634static BUS_ATTR_RW(resource_alignment);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006635
6636static int __init pci_resource_alignment_sysfs_init(void)
6637{
6638 return bus_create_file(&pci_bus_type,
6639 &bus_attr_resource_alignment);
6640}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006641late_initcall(pci_resource_alignment_sysfs_init);
6642
Bill Pemberton15856ad2012-11-21 15:35:00 -05006643static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006644{
6645#ifdef CONFIG_PCI_DOMAINS
6646 pci_domains_supported = 0;
6647#endif
6648}
6649
Jan Kiszkaae07b782018-05-15 11:07:00 +02006650#ifdef CONFIG_PCI_DOMAINS_GENERIC
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006651static atomic_t __domain_nr = ATOMIC_INIT(-1);
6652
Jan Kiszkaae07b782018-05-15 11:07:00 +02006653static int pci_get_new_domain_nr(void)
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006654{
6655 return atomic_inc_return(&__domain_nr);
6656}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006657
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006658static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006659{
6660 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006661 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006662
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006663 if (parent)
6664 domain = of_get_pci_domain_nr(parent->of_node);
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06006665
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006666 /*
6667 * Check DT domain and use_dt_domains values.
6668 *
6669 * If DT domain property is valid (domain >= 0) and
6670 * use_dt_domains != 0, the DT assignment is valid since this means
6671 * we have not previously allocated a domain number by using
6672 * pci_get_new_domain_nr(); we should also update use_dt_domains to
6673 * 1, to indicate that we have just assigned a domain number from
6674 * DT.
6675 *
6676 * If DT domain property value is not valid (ie domain < 0), and we
6677 * have not previously assigned a domain number from DT
6678 * (use_dt_domains != 1) we should assign a domain number by
6679 * using the:
6680 *
6681 * pci_get_new_domain_nr()
6682 *
6683 * API and update the use_dt_domains value to keep track of method we
6684 * are using to assign domain numbers (use_dt_domains = 0).
6685 *
6686 * All other combinations imply we have a platform that is trying
6687 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
6688 * which is a recipe for domain mishandling and it is prevented by
6689 * invalidating the domain value (domain = -1) and printing a
6690 * corresponding error.
6691 */
6692 if (domain >= 0 && use_dt_domains) {
6693 use_dt_domains = 1;
6694 } else if (domain < 0 && use_dt_domains != 1) {
6695 use_dt_domains = 0;
6696 domain = pci_get_new_domain_nr();
6697 } else {
Shawn Lin9df1c6e2018-03-01 09:26:55 +08006698 if (parent)
6699 pr_err("Node %pOF has ", parent->of_node);
6700 pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006701 domain = -1;
6702 }
6703
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02006704 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006705}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006706
6707int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
6708{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05006709 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
6710 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006711}
6712#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006713
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006714/**
Taku Izumi642c92d2012-10-30 15:26:18 +09006715 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006716 *
6717 * Returns 1 if we can access PCI extended config space (offsets
6718 * greater than 0xff). This is the default implementation. Architecture
6719 * implementations can override this.
6720 */
Taku Izumi642c92d2012-10-30 15:26:18 +09006721int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006722{
6723 return 1;
6724}
6725
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11006726void __weak pci_fixup_cardbus(struct pci_bus *bus)
6727{
6728}
6729EXPORT_SYMBOL(pci_fixup_cardbus);
6730
Al Viroad04d312008-11-22 17:37:14 +00006731static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006732{
6733 while (str) {
6734 char *k = strchr(str, ',');
6735 if (k)
6736 *k++ = 0;
6737 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006738 if (!strcmp(str, "nomsi")) {
6739 pci_no_msi();
Gil Kupfercef74402018-05-10 17:56:02 -05006740 } else if (!strncmp(str, "noats", 5)) {
6741 pr_info("PCIe: ATS is disabled\n");
6742 pcie_ats_disabled = true;
Randy Dunlap7f785762007-10-05 13:17:58 -07006743 } else if (!strcmp(str, "noaer")) {
6744 pci_no_aer();
Sinan Kaya11eb0e02018-06-04 22:16:09 -04006745 } else if (!strcmp(str, "earlydump")) {
6746 pci_early_dump = true;
Yinghai Lub55438f2012-02-23 19:23:30 -08006747 } else if (!strncmp(str, "realloc=", 8)) {
6748 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07006749 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08006750 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006751 } else if (!strcmp(str, "nodomains")) {
6752 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01006753 } else if (!strncmp(str, "noari", 5)) {
6754 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08006755 } else if (!strncmp(str, "cbiosize=", 9)) {
6756 pci_cardbus_io_size = memparse(str + 9, &str);
6757 } else if (!strncmp(str, "cbmemsize=", 10)) {
6758 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006759 } else if (!strncmp(str, "resource_alignment=", 19)) {
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006760 resource_alignment_param = str + 19;
Andrew Patterson43c16402009-04-22 16:52:09 -06006761 } else if (!strncmp(str, "ecrc=", 5)) {
6762 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07006763 } else if (!strncmp(str, "hpiosize=", 9)) {
6764 pci_hotplug_io_size = memparse(str + 9, &str);
Nicholas Johnsond7b8a212019-10-23 12:12:29 +00006765 } else if (!strncmp(str, "hpmmiosize=", 11)) {
6766 pci_hotplug_mmio_size = memparse(str + 11, &str);
6767 } else if (!strncmp(str, "hpmmioprefsize=", 15)) {
6768 pci_hotplug_mmio_pref_size = memparse(str + 15, &str);
Eric W. Biederman28760482009-09-09 14:09:24 -07006769 } else if (!strncmp(str, "hpmemsize=", 10)) {
Nicholas Johnsond7b8a212019-10-23 12:12:29 +00006770 pci_hotplug_mmio_size = memparse(str + 10, &str);
6771 pci_hotplug_mmio_pref_size = pci_hotplug_mmio_size;
Keith Busche16b4662016-07-21 21:40:28 -06006772 } else if (!strncmp(str, "hpbussize=", 10)) {
6773 pci_hotplug_bus_size =
6774 simple_strtoul(str + 10, &str, 0);
6775 if (pci_hotplug_bus_size > 0xff)
6776 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05006777 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
6778 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05006779 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
6780 pcie_bus_config = PCIE_BUS_SAFE;
6781 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
6782 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05006783 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
6784 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06006785 } else if (!strncmp(str, "pcie_scan_all", 13)) {
6786 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06006787 } else if (!strncmp(str, "disable_acs_redir=", 18)) {
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006788 disable_acs_redir_param = str + 18;
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006789 } else {
Mohan Kumar25da8db2019-04-20 07:03:46 +03006790 pr_err("PCI: Unknown option `%s'\n", str);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006791 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006792 }
6793 str = k;
6794 }
Andi Kleen0637a702006-09-26 10:52:41 +02006795 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006796}
Andi Kleen0637a702006-09-26 10:52:41 +02006797early_param("pci", pci_setup);
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006798
6799/*
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006800 * 'resource_alignment_param' and 'disable_acs_redir_param' are initialized
6801 * in pci_setup(), above, to point to data in the __initdata section which
6802 * will be freed after the init sequence is complete. We can't allocate memory
6803 * in pci_setup() because some architectures do not have any memory allocation
6804 * service available during an early_param() call. So we allocate memory and
6805 * copy the variable here before the init section is freed.
6806 *
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006807 */
6808static int __init pci_realloc_setup_params(void)
6809{
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006810 resource_alignment_param = kstrdup(resource_alignment_param,
6811 GFP_KERNEL);
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006812 disable_acs_redir_param = kstrdup(disable_acs_redir_param, GFP_KERNEL);
6813
6814 return 0;
6815}
6816pure_initcall(pci_realloc_setup_params);