blob: 56bc79e33286921a078a1200b29010c69ac34eae [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI Bus Services, see include/linux/pci.h for further explanation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06005 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
6 * David Mosberger-Tang
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06008 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050011#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030014#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/init.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070016#include <linux/of.h>
17#include <linux/of_pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070019#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/module.h>
22#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080023#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053024#include <linux/log2.h>
Zhichang Yuan57453922018-03-15 02:15:53 +080025#include <linux/logic_pio.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020026#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080027#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090028#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010029#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060030#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020031#include <linux/vmalloc.h>
CQ Tang4ebeb1e2017-05-30 09:25:49 -070032#include <linux/pci-ats.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090033#include <asm/setup.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010034#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050035#include <linux/aer.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090036#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Keith Buschc4eed622018-09-20 10:27:11 -060038DEFINE_MUTEX(pci_slot_mutex);
39
Alan Stern00240c32009-04-27 13:33:16 -040040const char *pci_power_names[] = {
41 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
42};
43EXPORT_SYMBOL_GPL(pci_power_names);
44
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010045int isa_dma_bridge_buggy;
46EXPORT_SYMBOL(isa_dma_bridge_buggy);
47
48int pci_pci_problems;
49EXPORT_SYMBOL(pci_pci_problems);
50
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010051unsigned int pci_pm_d3_delay;
52
Matthew Garrettdf17e622010-10-04 14:22:29 -040053static void pci_pme_list_scan(struct work_struct *work);
54
55static LIST_HEAD(pci_pme_list);
56static DEFINE_MUTEX(pci_pme_list_mutex);
57static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
58
59struct pci_pme_device {
60 struct list_head list;
61 struct pci_dev *dev;
62};
63
64#define PME_TIMEOUT 1000 /* How long between PME checks */
65
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010066static void pci_dev_d3_sleep(struct pci_dev *dev)
67{
68 unsigned int delay = dev->d3_delay;
69
70 if (delay < pci_pm_d3_delay)
71 delay = pci_pm_d3_delay;
72
Adrian Hunter50b2b542017-03-14 15:21:58 +020073 if (delay)
74 msleep(delay);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010075}
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Jeff Garzik32a2eea2007-10-11 16:57:27 -040077#ifdef CONFIG_PCI_DOMAINS
78int pci_domains_supported = 1;
79#endif
80
Atsushi Nemoto4516a612007-02-05 16:36:06 -080081#define DEFAULT_CARDBUS_IO_SIZE (256)
82#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
83/* pci=cbmemsize=nnM,cbiosize=nn can override this */
84unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
85unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
86
Eric W. Biederman28760482009-09-09 14:09:24 -070087#define DEFAULT_HOTPLUG_IO_SIZE (256)
88#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
89/* pci=hpmemsize=nnM,hpiosize=nn can override this */
90unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
91unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
92
Keith Busche16b4662016-07-21 21:40:28 -060093#define DEFAULT_HOTPLUG_BUS_SIZE 1
94unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
95
Keith Busch27d868b2015-08-24 08:48:16 -050096enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jon Masonb03e7492011-07-20 15:20:54 -050097
Jesse Barnesac1aa472009-10-26 13:20:44 -070098/*
99 * The default CLS is used if arch didn't set CLS explicitly and not
100 * all pci devices agree on the same value. Arch can override either
101 * the dfl or actual value as it sees fit. Don't forget this is
102 * measured in 32-bit words, not bytes.
103 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500104u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700105u8 pci_cache_line_size;
106
Myron Stowe96c55902011-10-28 15:48:38 -0600107/*
108 * If we set up a device for bus mastering, we need to check the latency
109 * timer as certain BIOSes forget to set it properly.
110 */
111unsigned int pcibios_max_latency = 255;
112
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100113/* If set, the PCIe ARI capability will not be used. */
114static bool pcie_ari_disabled;
115
Gil Kupfercef74402018-05-10 17:56:02 -0500116/* If set, the PCIe ATS capability will not be used. */
117static bool pcie_ats_disabled;
118
Sinan Kaya11eb0e02018-06-04 22:16:09 -0400119/* If set, the PCI config space of each device is printed during boot. */
120bool pci_early_dump;
121
Gil Kupfercef74402018-05-10 17:56:02 -0500122bool pci_ats_disabled(void)
123{
124 return pcie_ats_disabled;
125}
126
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300127/* Disable bridge_d3 for all PCIe ports */
128static bool pci_bridge_d3_disable;
129/* Force bridge_d3 for all PCIe ports */
130static bool pci_bridge_d3_force;
131
132static int __init pcie_port_pm_setup(char *str)
133{
134 if (!strcmp(str, "off"))
135 pci_bridge_d3_disable = true;
136 else if (!strcmp(str, "force"))
137 pci_bridge_d3_force = true;
138 return 1;
139}
140__setup("pcie_port_pm=", pcie_port_pm_setup);
141
Sinan Kayaa2758b62018-02-27 14:14:10 -0600142/* Time to wait after a reset for device to become responsive */
143#define PCIE_RESET_READY_POLL_MS 60000
144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145/**
146 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
147 * @bus: pointer to PCI bus structure to search
148 *
149 * Given a PCI bus, returns the highest PCI bus number present in the set
150 * including the given PCI bus and its list of child PCI buses.
151 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400152unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800154 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 unsigned char max, n;
156
Yinghai Lub918c622012-05-17 18:51:11 -0700157 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800158 list_for_each_entry(tmp, &bus->children, node) {
159 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400160 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 max = n;
162 }
163 return max;
164}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800165EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Andrew Morton1684f5d2008-12-01 14:30:30 -0800167#ifdef CONFIG_HAS_IOMEM
168void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
169{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500170 struct resource *res = &pdev->resource[bar];
171
Andrew Morton1684f5d2008-12-01 14:30:30 -0800172 /*
173 * Make sure the BAR is actually a memory resource, not an IO resource
174 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500175 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600176 pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800177 return NULL;
178 }
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500179 return ioremap_nocache(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800180}
181EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700182
183void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
184{
185 /*
186 * Make sure the BAR is actually a memory resource, not an IO resource
187 */
188 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
189 WARN_ON(1);
190 return NULL;
191 }
192 return ioremap_wc(pci_resource_start(pdev, bar),
193 pci_resource_len(pdev, bar));
194}
195EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800196#endif
197
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600198/**
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600199 * pci_dev_str_match_path - test if a path string matches a device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600200 * @dev: the PCI device to test
201 * @path: string to match the device against
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600202 * @endptr: pointer to the string after the match
203 *
204 * Test if a string (typically from a kernel parameter) formatted as a
205 * path of device/function addresses matches a PCI device. The string must
206 * be of the form:
207 *
208 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
209 *
210 * A path for a device can be obtained using 'lspci -t'. Using a path
211 * is more robust against bus renumbering than using only a single bus,
212 * device and function address.
213 *
214 * Returns 1 if the string matches the device, 0 if it does not and
215 * a negative error code if it fails to parse the string.
216 */
217static int pci_dev_str_match_path(struct pci_dev *dev, const char *path,
218 const char **endptr)
219{
220 int ret;
221 int seg, bus, slot, func;
222 char *wpath, *p;
223 char end;
224
225 *endptr = strchrnul(path, ';');
226
227 wpath = kmemdup_nul(path, *endptr - path, GFP_KERNEL);
228 if (!wpath)
229 return -ENOMEM;
230
231 while (1) {
232 p = strrchr(wpath, '/');
233 if (!p)
234 break;
235 ret = sscanf(p, "/%x.%x%c", &slot, &func, &end);
236 if (ret != 2) {
237 ret = -EINVAL;
238 goto free_and_exit;
239 }
240
241 if (dev->devfn != PCI_DEVFN(slot, func)) {
242 ret = 0;
243 goto free_and_exit;
244 }
245
246 /*
247 * Note: we don't need to get a reference to the upstream
248 * bridge because we hold a reference to the top level
249 * device which should hold a reference to the bridge,
250 * and so on.
251 */
252 dev = pci_upstream_bridge(dev);
253 if (!dev) {
254 ret = 0;
255 goto free_and_exit;
256 }
257
258 *p = 0;
259 }
260
261 ret = sscanf(wpath, "%x:%x:%x.%x%c", &seg, &bus, &slot,
262 &func, &end);
263 if (ret != 4) {
264 seg = 0;
265 ret = sscanf(wpath, "%x:%x.%x%c", &bus, &slot, &func, &end);
266 if (ret != 3) {
267 ret = -EINVAL;
268 goto free_and_exit;
269 }
270 }
271
272 ret = (seg == pci_domain_nr(dev->bus) &&
273 bus == dev->bus->number &&
274 dev->devfn == PCI_DEVFN(slot, func));
275
276free_and_exit:
277 kfree(wpath);
278 return ret;
279}
280
281/**
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600282 * pci_dev_str_match - test if a string matches a device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600283 * @dev: the PCI device to test
284 * @p: string to match the device against
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600285 * @endptr: pointer to the string after the match
286 *
287 * Test if a string (typically from a kernel parameter) matches a specified
288 * PCI device. The string may be of one of the following formats:
289 *
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600290 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600291 * pci:<vendor>:<device>[:<subvendor>:<subdevice>]
292 *
293 * The first format specifies a PCI bus/device/function address which
294 * may change if new hardware is inserted, if motherboard firmware changes,
295 * or due to changes caused in kernel parameters. If the domain is
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600296 * left unspecified, it is taken to be 0. In order to be robust against
297 * bus renumbering issues, a path of PCI device/function numbers may be used
298 * to address the specific device. The path for a device can be determined
299 * through the use of 'lspci -t'.
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600300 *
301 * The second format matches devices using IDs in the configuration
302 * space which may match multiple devices in the system. A value of 0
303 * for any field will match all devices. (Note: this differs from
304 * in-kernel code that uses PCI_ANY_ID which is ~0; this is for
305 * legacy reasons and convenience so users don't have to specify
306 * FFFFFFFFs on the command line.)
307 *
308 * Returns 1 if the string matches the device, 0 if it does not and
309 * a negative error code if the string cannot be parsed.
310 */
311static int pci_dev_str_match(struct pci_dev *dev, const char *p,
312 const char **endptr)
313{
314 int ret;
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600315 int count;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600316 unsigned short vendor, device, subsystem_vendor, subsystem_device;
317
318 if (strncmp(p, "pci:", 4) == 0) {
319 /* PCI vendor/device (subvendor/subdevice) IDs are specified */
320 p += 4;
321 ret = sscanf(p, "%hx:%hx:%hx:%hx%n", &vendor, &device,
322 &subsystem_vendor, &subsystem_device, &count);
323 if (ret != 4) {
324 ret = sscanf(p, "%hx:%hx%n", &vendor, &device, &count);
325 if (ret != 2)
326 return -EINVAL;
327
328 subsystem_vendor = 0;
329 subsystem_device = 0;
330 }
331
332 p += count;
333
334 if ((!vendor || vendor == dev->vendor) &&
335 (!device || device == dev->device) &&
336 (!subsystem_vendor ||
337 subsystem_vendor == dev->subsystem_vendor) &&
338 (!subsystem_device ||
339 subsystem_device == dev->subsystem_device))
340 goto found;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600341 } else {
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600342 /*
343 * PCI Bus, Device, Function IDs are specified
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600344 * (optionally, may include a path of devfns following it)
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600345 */
346 ret = pci_dev_str_match_path(dev, p, &p);
347 if (ret < 0)
348 return ret;
349 else if (ret)
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600350 goto found;
351 }
352
353 *endptr = p;
354 return 0;
355
356found:
357 *endptr = p;
358 return 1;
359}
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100360
361static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
362 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700363{
364 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700365 u16 ent;
366
367 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700368
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100369 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700370 if (pos < 0x40)
371 break;
372 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700373 pci_bus_read_config_word(bus, devfn, pos, &ent);
374
375 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700376 if (id == 0xff)
377 break;
378 if (id == cap)
379 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700380 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700381 }
382 return 0;
383}
384
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100385static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
386 u8 pos, int cap)
387{
388 int ttl = PCI_FIND_CAP_TTL;
389
390 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
391}
392
Roland Dreier24a4e372005-10-28 17:35:34 -0700393int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
394{
395 return __pci_find_next_cap(dev->bus, dev->devfn,
396 pos + PCI_CAP_LIST_NEXT, cap);
397}
398EXPORT_SYMBOL_GPL(pci_find_next_capability);
399
Michael Ellermand3bac112006-11-22 18:26:16 +1100400static int __pci_bus_find_cap_start(struct pci_bus *bus,
401 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402{
403 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
405 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
406 if (!(status & PCI_STATUS_CAP_LIST))
407 return 0;
408
409 switch (hdr_type) {
410 case PCI_HEADER_TYPE_NORMAL:
411 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100412 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100414 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100416
417 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418}
419
420/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700421 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 * @dev: PCI device to query
423 * @cap: capability code
424 *
425 * Tell if a device supports a given PCI capability.
426 * Returns the address of the requested capability structure within the
427 * device's PCI configuration space or 0 in case the device does not
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600428 * support it. Possible values for @cap include:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700429 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700430 * %PCI_CAP_ID_PM Power Management
431 * %PCI_CAP_ID_AGP Accelerated Graphics Port
432 * %PCI_CAP_ID_VPD Vital Product Data
433 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700435 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 * %PCI_CAP_ID_PCIX PCI-X
437 * %PCI_CAP_ID_EXP PCI Express
438 */
439int pci_find_capability(struct pci_dev *dev, int cap)
440{
Michael Ellermand3bac112006-11-22 18:26:16 +1100441 int pos;
442
443 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
444 if (pos)
445 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
446
447 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600449EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
451/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700452 * pci_bus_find_capability - query for devices' capabilities
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600453 * @bus: the PCI bus to query
Linus Torvalds1da177e2005-04-16 15:20:36 -0700454 * @devfn: PCI device to query
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600455 * @cap: capability code
Linus Torvalds1da177e2005-04-16 15:20:36 -0700456 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600457 * Like pci_find_capability() but works for PCI devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700458 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 *
460 * Returns the address of the requested capability structure within the
461 * device's PCI configuration space or 0 in case the device does not
462 * support it.
463 */
464int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
465{
Michael Ellermand3bac112006-11-22 18:26:16 +1100466 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 u8 hdr_type;
468
469 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
470
Michael Ellermand3bac112006-11-22 18:26:16 +1100471 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
472 if (pos)
473 pos = __pci_find_next_cap(bus, devfn, pos, cap);
474
475 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600477EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600480 * pci_find_next_ext_capability - Find an extended capability
481 * @dev: PCI device to query
482 * @start: address at which to start looking (0 to start at beginning of list)
483 * @cap: capability code
484 *
485 * Returns the address of the next matching extended capability structure
486 * within the device's PCI configuration space or 0 if the device does
487 * not support it. Some capabilities can occur several times, e.g., the
488 * vendor-specific capability, and this provides a way to find them all.
489 */
490int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
491{
492 u32 header;
493 int ttl;
494 int pos = PCI_CFG_SPACE_SIZE;
495
496 /* minimum 8 bytes per capability */
497 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
498
499 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
500 return 0;
501
502 if (start)
503 pos = start;
504
505 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
506 return 0;
507
508 /*
509 * If we have no capabilities, this is indicated by cap ID,
510 * cap version and next pointer all being 0.
511 */
512 if (header == 0)
513 return 0;
514
515 while (ttl-- > 0) {
516 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
517 return pos;
518
519 pos = PCI_EXT_CAP_NEXT(header);
520 if (pos < PCI_CFG_SPACE_SIZE)
521 break;
522
523 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
524 break;
525 }
526
527 return 0;
528}
529EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
530
531/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 * pci_find_ext_capability - Find an extended capability
533 * @dev: PCI device to query
534 * @cap: capability code
535 *
536 * Returns the address of the requested extended capability structure
537 * within the device's PCI configuration space or 0 if the device does
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600538 * not support it. Possible values for @cap include:
Linus Torvalds1da177e2005-04-16 15:20:36 -0700539 *
540 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
541 * %PCI_EXT_CAP_ID_VC Virtual Channel
542 * %PCI_EXT_CAP_ID_DSN Device Serial Number
543 * %PCI_EXT_CAP_ID_PWR Power Budgeting
544 */
545int pci_find_ext_capability(struct pci_dev *dev, int cap)
546{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600547 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548}
Brice Goglin3a720d72006-05-23 06:10:01 -0400549EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100551static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
552{
553 int rc, ttl = PCI_FIND_CAP_TTL;
554 u8 cap, mask;
555
556 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
557 mask = HT_3BIT_CAP_MASK;
558 else
559 mask = HT_5BIT_CAP_MASK;
560
561 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
562 PCI_CAP_ID_HT, &ttl);
563 while (pos) {
564 rc = pci_read_config_byte(dev, pos + 3, &cap);
565 if (rc != PCIBIOS_SUCCESSFUL)
566 return 0;
567
568 if ((cap & mask) == ht_cap)
569 return pos;
570
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800571 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
572 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100573 PCI_CAP_ID_HT, &ttl);
574 }
575
576 return 0;
577}
578/**
579 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
580 * @dev: PCI device to query
581 * @pos: Position from which to continue searching
582 * @ht_cap: Hypertransport capability code
583 *
584 * To be used in conjunction with pci_find_ht_capability() to search for
585 * all capabilities matching @ht_cap. @pos should always be a value returned
586 * from pci_find_ht_capability().
587 *
588 * NB. To be 100% safe against broken PCI devices, the caller should take
589 * steps to avoid an infinite loop.
590 */
591int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
592{
593 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
594}
595EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
596
597/**
598 * pci_find_ht_capability - query a device's Hypertransport capabilities
599 * @dev: PCI device to query
600 * @ht_cap: Hypertransport capability code
601 *
602 * Tell if a device supports a given Hypertransport capability.
603 * Returns an address within the device's PCI configuration space
604 * or 0 in case the device does not support the request capability.
605 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
606 * which has a Hypertransport capability matching @ht_cap.
607 */
608int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
609{
610 int pos;
611
612 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
613 if (pos)
614 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
615
616 return pos;
617}
618EXPORT_SYMBOL_GPL(pci_find_ht_capability);
619
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600621 * pci_find_parent_resource - return resource region of parent bus of given
622 * region
Linus Torvalds1da177e2005-04-16 15:20:36 -0700623 * @dev: PCI device structure contains resources to be searched
624 * @res: child resource record for which parent is sought
625 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600626 * For given resource region of given device, return the resource region of
627 * parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700628 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400629struct resource *pci_find_parent_resource(const struct pci_dev *dev,
630 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700631{
632 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700633 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700635
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700636 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700637 if (!r)
638 continue;
Ard Biesheuvel31342332017-04-11 17:33:12 +0100639 if (resource_contains(r, res)) {
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700640
641 /*
642 * If the window is prefetchable but the BAR is
643 * not, the allocator made a mistake.
644 */
645 if (r->flags & IORESOURCE_PREFETCH &&
646 !(res->flags & IORESOURCE_PREFETCH))
647 return NULL;
648
649 /*
650 * If we're below a transparent bridge, there may
651 * be both a positively-decoded aperture and a
652 * subtractively-decoded region that contain the BAR.
653 * We want the positively-decoded one, so this depends
654 * on pci_bus_for_each_resource() giving us those
655 * first.
656 */
657 return r;
658 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700659 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700660 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700661}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600662EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700663
664/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300665 * pci_find_resource - Return matching PCI device resource
666 * @dev: PCI device to query
667 * @res: Resource to look for
668 *
669 * Goes over standard PCI resources (BARs) and checks if the given resource
670 * is partially or fully contained in any of them. In that case the
671 * matching resource is returned, %NULL otherwise.
672 */
673struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
674{
675 int i;
676
677 for (i = 0; i < PCI_ROM_RESOURCE; i++) {
678 struct resource *r = &dev->resource[i];
679
680 if (r->start && resource_contains(r, res))
681 return r;
682 }
683
684 return NULL;
685}
686EXPORT_SYMBOL(pci_find_resource);
687
688/**
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530689 * pci_find_pcie_root_port - return PCIe Root Port
690 * @dev: PCI device to query
691 *
692 * Traverse up the parent chain and return the PCIe Root Port PCI Device
693 * for a given PCI Device.
694 */
695struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
696{
Thierry Redingb6f6d562017-08-17 13:06:14 +0200697 struct pci_dev *bridge, *highest_pcie_bridge = dev;
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530698
699 bridge = pci_upstream_bridge(dev);
700 while (bridge && pci_is_pcie(bridge)) {
701 highest_pcie_bridge = bridge;
702 bridge = pci_upstream_bridge(bridge);
703 }
704
Thierry Redingb6f6d562017-08-17 13:06:14 +0200705 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
706 return NULL;
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530707
Thierry Redingb6f6d562017-08-17 13:06:14 +0200708 return highest_pcie_bridge;
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530709}
710EXPORT_SYMBOL(pci_find_pcie_root_port);
711
712/**
Alex Williamson157e8762013-12-17 16:43:39 -0700713 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
714 * @dev: the PCI device to operate on
715 * @pos: config space offset of status word
716 * @mask: mask of bit(s) to care about in status word
717 *
718 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
719 */
720int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
721{
722 int i;
723
724 /* Wait for Transaction Pending bit clean */
725 for (i = 0; i < 4; i++) {
726 u16 status;
727 if (i)
728 msleep((1 << (i - 1)) * 100);
729
730 pci_read_config_word(dev, pos, &status);
731 if (!(status & mask))
732 return 1;
733 }
734
735 return 0;
736}
737
738/**
Wei Yang70675e02015-07-29 16:52:58 +0800739 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400740 * @dev: PCI device to have its BARs restored
741 *
742 * Restore the BAR values for a given device, so as to make it
743 * accessible by its driver.
744 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400745static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400746{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800747 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400748
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800749 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800750 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400751}
752
Julia Lawall299f2ff2015-12-06 17:33:45 +0100753static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200754
Julia Lawall299f2ff2015-12-06 17:33:45 +0100755int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200756{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200757 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200758 !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200759 return -EINVAL;
760 pci_platform_pm = ops;
761 return 0;
762}
763
764static inline bool platform_pci_power_manageable(struct pci_dev *dev)
765{
766 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
767}
768
769static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400770 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200771{
772 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
773}
774
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200775static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
776{
777 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
778}
779
Rafael J. Wysockib51033e2019-06-25 14:09:12 +0200780static inline void platform_pci_refresh_power_state(struct pci_dev *dev)
781{
782 if (pci_platform_pm && pci_platform_pm->refresh_state)
783 pci_platform_pm->refresh_state(dev);
784}
785
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200786static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
787{
788 return pci_platform_pm ?
789 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
790}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700791
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200792static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200793{
794 return pci_platform_pm ?
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200795 pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100796}
797
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100798static inline bool platform_pci_need_resume(struct pci_dev *dev)
799{
800 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
801}
802
Mika Westerberg26ad34d2018-09-27 16:57:14 -0500803static inline bool platform_pci_bridge_d3(struct pci_dev *dev)
804{
805 return pci_platform_pm ? pci_platform_pm->bridge_d3(dev) : false;
806}
807
John W. Linville064b53db2005-07-27 10:19:44 -0400808/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200809 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600810 * given PCI device
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200811 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200812 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200814 * RETURN VALUE:
815 * -EINVAL if the requested state is invalid.
816 * -EIO if device does not support PCI PM or its PM capabilities register has a
817 * wrong version, or device doesn't support the requested state.
818 * 0 if device already is in the requested state.
819 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700820 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100821static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700822{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200823 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200824 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700825
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100826 /* Check if we're already there */
827 if (dev->current_state == state)
828 return 0;
829
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200830 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700831 return -EIO;
832
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200833 if (state < PCI_D0 || state > PCI_D3hot)
834 return -EINVAL;
835
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600836 /*
837 * Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700838 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839 * to sleep if we're already in a low power state
840 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100841 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200842 && dev->current_state > state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600843 pci_err(dev, "invalid power transition (from state %d to %d)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -0400844 dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700845 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200846 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700847
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600848 /* Check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200849 if ((state == PCI_D1 && !dev->d1_support)
850 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700851 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700852
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200853 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400854
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600855 /*
856 * If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700857 * This doesn't affect PME_Status, disables PME_En, and
858 * sets PowerState to 0.
859 */
John W. Linville32a36582005-09-14 09:52:42 -0400860 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400861 case PCI_D0:
862 case PCI_D1:
863 case PCI_D2:
864 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
865 pmcsr |= state;
866 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200867 case PCI_D3hot:
868 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400869 case PCI_UNKNOWN: /* Boot-up */
870 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100871 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200872 need_restore = true;
Mathieu Malaterre1d09d572019-01-14 21:41:36 +0100873 /* Fall-through - force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400874 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400875 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400876 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 }
878
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600879 /* Enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200880 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700881
Bjorn Helgaas74356ad2019-01-09 14:14:42 -0600882 /*
883 * Mandatory power management transition delays; see PCI PM 1.1
884 * 5.6.1 table 18
885 */
Linus Torvalds1da177e2005-04-16 15:20:36 -0700886 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100887 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700888 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Bjorn Helgaas7e24bc342019-10-23 17:40:52 -0500889 msleep(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700890
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200891 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
892 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Krzysztof Wilczynski7f1c62c2019-08-26 00:46:16 +0200893 if (dev->current_state != state)
894 pci_info_ratelimited(dev, "Refused to change power state, currently in D%d\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -0400895 dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400896
Huang Ying448bd852012-06-23 10:23:51 +0800897 /*
898 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400899 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
900 * from D3hot to D0 _may_ perform an internal reset, thereby
901 * going to "D0 Uninitialized" rather than "D0 Initialized".
902 * For example, at least some versions of the 3c905B and the
903 * 3c556B exhibit this behaviour.
904 *
905 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
906 * devices in a D3hot state at boot. Consequently, we need to
907 * restore at least the BARs so that the device will be
908 * accessible to its driver.
909 */
910 if (need_restore)
911 pci_restore_bars(dev);
912
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100913 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800914 pcie_aspm_pm_state_change(dev->bus->self);
915
Linus Torvalds1da177e2005-04-16 15:20:36 -0700916 return 0;
917}
918
919/**
Lukas Wunnera6a64022016-09-18 05:39:20 +0200920 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200921 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100922 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +0200923 *
924 * The power state is read from the PMCSR register, which however is
925 * inaccessible in D3cold. The platform firmware is therefore queried first
926 * to detect accessibility of the register. In case the platform firmware
927 * reports an incorrect state or the device isn't power manageable by the
928 * platform at all, we try to detect D3cold by testing accessibility of the
929 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200930 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100931void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200932{
Lukas Wunnera6a64022016-09-18 05:39:20 +0200933 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
934 !pci_device_is_present(dev)) {
935 dev->current_state = PCI_D3cold;
936 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200937 u16 pmcsr;
938
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200939 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200940 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100941 } else {
942 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200943 }
944}
945
946/**
Rafael J. Wysockib51033e2019-06-25 14:09:12 +0200947 * pci_refresh_power_state - Refresh the given device's power state data
948 * @dev: Target PCI device.
949 *
950 * Ask the platform to refresh the devices power state information and invoke
951 * pci_update_current_state() to update its current PCI power state.
952 */
953void pci_refresh_power_state(struct pci_dev *dev)
954{
955 if (platform_pci_power_manageable(dev))
956 platform_pci_refresh_power_state(dev);
957
958 pci_update_current_state(dev, dev->current_state);
959}
960
961/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100962 * pci_platform_power_transition - Use platform to change device power state
963 * @dev: PCI device to handle.
964 * @state: State to put the device into.
965 */
966static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
967{
968 int error;
969
970 if (platform_pci_power_manageable(dev)) {
971 error = platform_pci_set_power_state(dev, state);
972 if (!error)
973 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000974 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100975 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000976
977 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
978 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100979
980 return error;
981}
982
983/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700984 * pci_wakeup - Wake up a PCI device
985 * @pci_dev: Device to handle.
986 * @ign: ignored parameter
987 */
988static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
989{
990 pci_wakeup_event(pci_dev);
991 pm_request_resume(&pci_dev->dev);
992 return 0;
993}
994
995/**
996 * pci_wakeup_bus - Walk given bus and wake up devices on it
997 * @bus: Top bus of the subtree to walk.
998 */
Lukas Wunner2a4d2c42018-03-03 10:53:24 +0100999void pci_wakeup_bus(struct pci_bus *bus)
Stephen Hemminger0b950f02014-01-10 17:14:48 -07001000{
1001 if (bus)
1002 pci_walk_bus(bus, pci_wakeup, NULL);
1003}
1004
1005/**
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001006 * pci_power_up - Put the given device into D0
1007 * @dev: PCI device to power up
1008 */
1009int pci_power_up(struct pci_dev *dev)
1010{
Rafael J. Wysockidc2256b2019-11-05 11:29:16 +01001011 pci_platform_power_transition(dev, PCI_D0);
1012
1013 /*
1014 * Mandatory power management transition delays, see PCI Express Base
1015 * Specification Revision 2.0 Section 6.6.1: Conventional Reset. Do not
1016 * delay for devices powered on/off by corresponding bridge, because
1017 * have already delayed for the bridge.
1018 */
1019 if (dev->runtime_d3cold) {
1020 if (dev->d3cold_delay && !dev->imm_ready)
1021 msleep(dev->d3cold_delay);
1022 /*
1023 * When powering on a bridge from D3cold, the whole hierarchy
1024 * may be powered on into D0uninitialized state, resume them to
1025 * give them a chance to suspend again
1026 */
1027 pci_wakeup_bus(dev->subordinate);
1028 }
1029
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001030 return pci_raw_set_power_state(dev, PCI_D0);
1031}
1032
1033/**
Huang Ying448bd852012-06-23 10:23:51 +08001034 * __pci_dev_set_current_state - Set current state of a PCI device
1035 * @dev: Device to handle
1036 * @data: pointer to state to be set
1037 */
1038static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
1039{
1040 pci_power_t state = *(pci_power_t *)data;
1041
1042 dev->current_state = state;
1043 return 0;
1044}
1045
1046/**
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001047 * pci_bus_set_current_state - Walk given bus and set current state of devices
Huang Ying448bd852012-06-23 10:23:51 +08001048 * @bus: Top bus of the subtree to walk.
1049 * @state: state to be set
1050 */
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001051void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
Huang Ying448bd852012-06-23 10:23:51 +08001052{
1053 if (bus)
1054 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001055}
1056
1057/**
1058 * __pci_complete_power_transition - Complete power transition of a PCI device
1059 * @dev: PCI device to handle.
1060 * @state: State to put the device into.
1061 *
1062 * This function should not be called directly by device drivers.
1063 */
1064int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
1065{
Huang Ying448bd852012-06-23 10:23:51 +08001066 int ret;
1067
Rafael J. Wysockidb288c92012-07-05 15:20:00 -06001068 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +08001069 return -EINVAL;
1070 ret = pci_platform_power_transition(dev, state);
1071 /* Power off the bridge may power off the whole hierarchy */
1072 if (!ret && state == PCI_D3cold)
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001073 pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
Huang Ying448bd852012-06-23 10:23:51 +08001074 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001075}
1076EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
1077
1078/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001079 * pci_set_power_state - Set the power state of a PCI device
1080 * @dev: PCI device to handle.
1081 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1082 *
Nick Andrew877d0312009-01-26 11:06:57 +01001083 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001084 * the device's PCI PM registers.
1085 *
1086 * RETURN VALUE:
1087 * -EINVAL if the requested state is invalid.
1088 * -EIO if device does not support PCI PM or its PM capabilities register has a
1089 * wrong version, or device doesn't support the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001090 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001091 * 0 if device already is in the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001092 * 0 if the transition is to D3 but D3 is not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001093 * 0 if device's power state has been successfully changed.
1094 */
1095int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1096{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001097 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001098
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001099 /* Bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +08001100 if (state > PCI_D3cold)
1101 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001102 else if (state < PCI_D0)
1103 state = PCI_D0;
1104 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001105
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001106 /*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001107 * If the device or the parent bridge do not support PCI
1108 * PM, ignore the request if we're doing anything other
1109 * than putting it into D0 (which would only happen on
1110 * boot).
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001111 */
1112 return 0;
1113
Rafael J. Wysockidb288c92012-07-05 15:20:00 -06001114 /* Check if we're already there */
1115 if (dev->current_state == state)
1116 return 0;
1117
Rafael J. Wysockiadfac8f2019-11-05 11:27:49 +01001118 if (state == PCI_D0)
1119 return pci_power_up(dev);
1120
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001121 /*
1122 * This device is quirked not to be put into D3, so don't put it in
1123 * D3
1124 */
Huang Ying448bd852012-06-23 10:23:51 +08001125 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +01001126 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001127
Huang Ying448bd852012-06-23 10:23:51 +08001128 /*
1129 * To put device in D3cold, we put device into D3hot in native
1130 * way, then put device into D3cold with platform ops
1131 */
1132 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
1133 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001134
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001135 if (!__pci_complete_power_transition(dev, state))
1136 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001137
1138 return error;
1139}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001140EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001141
1142/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001143 * pci_choose_state - Choose the power state of a PCI device
1144 * @dev: PCI device to be suspended
1145 * @state: target sleep state for the whole system. This is the value
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001146 * that is passed to suspend() function.
Linus Torvalds1da177e2005-04-16 15:20:36 -07001147 *
1148 * Returns PCI power state suitable for given device and given system
1149 * message.
1150 */
Linus Torvalds1da177e2005-04-16 15:20:36 -07001151pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
1152{
Shaohua Liab826ca2007-07-20 10:03:22 +08001153 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -05001154
Yijing Wang728cdb72013-06-18 16:22:14 +08001155 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 return PCI_D0;
1157
Rafael J. Wysocki961d9122008-07-07 03:32:02 +02001158 ret = platform_pci_choose_state(dev);
1159 if (ret != PCI_POWER_ERROR)
1160 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -07001161
1162 switch (state.event) {
1163 case PM_EVENT_ON:
1164 return PCI_D0;
1165 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -07001166 case PM_EVENT_PRETHAW:
1167 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -07001168 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001169 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -07001170 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001171 default:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001172 pci_info(dev, "unrecognized suspend event %d\n",
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001173 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001174 BUG();
1175 }
1176 return PCI_D0;
1177}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001178EXPORT_SYMBOL(pci_choose_state);
1179
Yu Zhao89858512009-02-16 02:55:47 +08001180#define PCI_EXP_SAVE_REGS 7
1181
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001182static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
1183 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -08001184{
1185 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -08001186
Sasha Levinb67bfe02013-02-27 17:06:00 -08001187 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001188 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -08001189 return tmp;
1190 }
1191 return NULL;
1192}
1193
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001194struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
1195{
1196 return _pci_find_saved_cap(dev, cap, false);
1197}
1198
1199struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1200{
1201 return _pci_find_saved_cap(dev, cap, true);
1202}
1203
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001204static int pci_save_pcie_state(struct pci_dev *dev)
1205{
Jiang Liu59875ae2012-07-24 17:20:06 +08001206 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001207 struct pci_cap_saved_state *save_state;
1208 u16 *cap;
1209
Jiang Liu59875ae2012-07-24 17:20:06 +08001210 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001211 return 0;
1212
Eric W. Biederman9f355752007-03-08 13:06:13 -07001213 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001214 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001215 pci_err(dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001216 return -ENOMEM;
1217 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001218
Alex Williamson24a4742f2011-05-10 10:02:11 -06001219 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001220 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1221 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1222 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1223 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1224 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1225 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1226 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001227
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001228 return 0;
1229}
1230
1231static void pci_restore_pcie_state(struct pci_dev *dev)
1232{
Jiang Liu59875ae2012-07-24 17:20:06 +08001233 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001234 struct pci_cap_saved_state *save_state;
1235 u16 *cap;
1236
1237 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001238 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001239 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001240
Alex Williamson24a4742f2011-05-10 10:02:11 -06001241 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001242 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1243 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1244 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1245 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1246 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1247 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1248 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001249}
1250
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001251static int pci_save_pcix_state(struct pci_dev *dev)
1252{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001253 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001254 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001255
1256 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001257 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001258 return 0;
1259
Shaohua Lif34303d2007-12-18 09:56:47 +08001260 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001261 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001262 pci_err(dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001263 return -ENOMEM;
1264 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001265
Alex Williamson24a4742f2011-05-10 10:02:11 -06001266 pci_read_config_word(dev, pos + PCI_X_CMD,
1267 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001268
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001269 return 0;
1270}
1271
1272static void pci_restore_pcix_state(struct pci_dev *dev)
1273{
1274 int i = 0, pos;
1275 struct pci_cap_saved_state *save_state;
1276 u16 *cap;
1277
1278 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1279 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001280 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001281 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001282 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001283
1284 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001285}
1286
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001287static void pci_save_ltr_state(struct pci_dev *dev)
1288{
1289 int ltr;
1290 struct pci_cap_saved_state *save_state;
1291 u16 *cap;
1292
1293 if (!pci_is_pcie(dev))
1294 return;
1295
1296 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1297 if (!ltr)
1298 return;
1299
1300 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1301 if (!save_state) {
1302 pci_err(dev, "no suspend buffer for LTR; ASPM issues possible after resume\n");
1303 return;
1304 }
1305
1306 cap = (u16 *)&save_state->cap.data[0];
1307 pci_read_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, cap++);
1308 pci_read_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, cap++);
1309}
1310
1311static void pci_restore_ltr_state(struct pci_dev *dev)
1312{
1313 struct pci_cap_saved_state *save_state;
1314 int ltr;
1315 u16 *cap;
1316
1317 save_state = pci_find_saved_ext_cap(dev, PCI_EXT_CAP_ID_LTR);
1318 ltr = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_LTR);
1319 if (!save_state || !ltr)
1320 return;
1321
1322 cap = (u16 *)&save_state->cap.data[0];
1323 pci_write_config_word(dev, ltr + PCI_LTR_MAX_SNOOP_LAT, *cap++);
1324 pci_write_config_word(dev, ltr + PCI_LTR_MAX_NOSNOOP_LAT, *cap++);
1325}
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001326
Linus Torvalds1da177e2005-04-16 15:20:36 -07001327/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001328 * pci_save_state - save the PCI configuration space of a device before
1329 * suspending
1330 * @dev: PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001331 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001332int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001333{
1334 int i;
1335 /* XXX: 100% dword access ok here? */
1336 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001337 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001338 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001339
1340 i = pci_save_pcie_state(dev);
1341 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001342 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001343
1344 i = pci_save_pcix_state(dev);
1345 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001346 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001347
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001348 pci_save_ltr_state(dev);
Keith Busch4f802172018-09-20 10:27:08 -06001349 pci_save_dpc_state(dev);
Quentin Lambert754834b2014-11-06 17:45:55 +01001350 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001351}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001352EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001353
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001354static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
Daniel Drake08387452018-09-27 15:47:33 -05001355 u32 saved_val, int retry, bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001356{
1357 u32 val;
1358
1359 pci_read_config_dword(pdev, offset, &val);
Daniel Drake08387452018-09-27 15:47:33 -05001360 if (!force && val == saved_val)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001361 return;
1362
1363 for (;;) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001364 pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001365 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001366 pci_write_config_dword(pdev, offset, saved_val);
1367 if (retry-- <= 0)
1368 return;
1369
1370 pci_read_config_dword(pdev, offset, &val);
1371 if (val == saved_val)
1372 return;
1373
1374 mdelay(1);
1375 }
1376}
1377
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001378static void pci_restore_config_space_range(struct pci_dev *pdev,
Daniel Drake08387452018-09-27 15:47:33 -05001379 int start, int end, int retry,
1380 bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001381{
1382 int index;
1383
1384 for (index = end; index >= start; index--)
1385 pci_restore_config_dword(pdev, 4 * index,
1386 pdev->saved_config_space[index],
Daniel Drake08387452018-09-27 15:47:33 -05001387 retry, force);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001388}
1389
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001390static void pci_restore_config_space(struct pci_dev *pdev)
1391{
1392 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
Daniel Drake08387452018-09-27 15:47:33 -05001393 pci_restore_config_space_range(pdev, 10, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001394 /* Restore BARs before the command register. */
Daniel Drake08387452018-09-27 15:47:33 -05001395 pci_restore_config_space_range(pdev, 4, 9, 10, false);
1396 pci_restore_config_space_range(pdev, 0, 3, 0, false);
1397 } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1398 pci_restore_config_space_range(pdev, 12, 15, 0, false);
1399
1400 /*
1401 * Force rewriting of prefetch registers to avoid S3 resume
1402 * issues on Intel PCI bridges that occur when these
1403 * registers are not explicitly written.
1404 */
1405 pci_restore_config_space_range(pdev, 9, 11, 0, true);
1406 pci_restore_config_space_range(pdev, 0, 8, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001407 } else {
Daniel Drake08387452018-09-27 15:47:33 -05001408 pci_restore_config_space_range(pdev, 0, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001409 }
1410}
1411
Christian Königd3252ac2018-06-29 19:54:55 -05001412static void pci_restore_rebar_state(struct pci_dev *pdev)
1413{
1414 unsigned int pos, nbars, i;
1415 u32 ctrl;
1416
1417 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
1418 if (!pos)
1419 return;
1420
1421 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1422 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
1423 PCI_REBAR_CTRL_NBAR_SHIFT;
1424
1425 for (i = 0; i < nbars; i++, pos += 8) {
1426 struct resource *res;
1427 int bar_idx, size;
1428
1429 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1430 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
1431 res = pdev->resource + bar_idx;
Sumit Saxenad2182b22019-07-26 00:55:52 +05301432 size = ilog2(resource_size(res)) - 20;
Christian Königd3252ac2018-06-29 19:54:55 -05001433 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05001434 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian Königd3252ac2018-06-29 19:54:55 -05001435 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
1436 }
1437}
1438
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001439/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001440 * pci_restore_state - Restore the saved state of a PCI device
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001441 * @dev: PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001442 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001443void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001444{
Alek Duc82f63e2009-08-08 08:46:19 +08001445 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001446 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001447
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06001448 /*
1449 * Restore max latencies (in the LTR capability) before enabling
1450 * LTR itself (in the PCIe capability).
1451 */
1452 pci_restore_ltr_state(dev);
1453
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001454 pci_restore_pcie_state(dev);
CQ Tang4ebeb1e2017-05-30 09:25:49 -07001455 pci_restore_pasid_state(dev);
1456 pci_restore_pri_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001457 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001458 pci_restore_vc_state(dev);
Christian Königd3252ac2018-06-29 19:54:55 -05001459 pci_restore_rebar_state(dev);
Keith Busch4f802172018-09-20 10:27:08 -06001460 pci_restore_dpc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001461
Taku Izumib07461a2015-09-17 10:09:37 -05001462 pci_cleanup_aer_error_status_regs(dev);
1463
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001464 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001465
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001466 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001467 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001468
1469 /* Restore ACS and IOV configuration state */
1470 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001471 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001472
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001473 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001474}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001475EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001476
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001477struct pci_saved_state {
1478 u32 config_space[16];
1479 struct pci_cap_saved_data cap[0];
1480};
1481
1482/**
1483 * pci_store_saved_state - Allocate and return an opaque struct containing
1484 * the device saved state.
1485 * @dev: PCI device that we're dealing with
1486 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001487 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001488 */
1489struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1490{
1491 struct pci_saved_state *state;
1492 struct pci_cap_saved_state *tmp;
1493 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001494 size_t size;
1495
1496 if (!dev->state_saved)
1497 return NULL;
1498
1499 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1500
Sasha Levinb67bfe02013-02-27 17:06:00 -08001501 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001502 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1503
1504 state = kzalloc(size, GFP_KERNEL);
1505 if (!state)
1506 return NULL;
1507
1508 memcpy(state->config_space, dev->saved_config_space,
1509 sizeof(state->config_space));
1510
1511 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001512 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001513 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1514 memcpy(cap, &tmp->cap, len);
1515 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1516 }
1517 /* Empty cap_save terminates list */
1518
1519 return state;
1520}
1521EXPORT_SYMBOL_GPL(pci_store_saved_state);
1522
1523/**
1524 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1525 * @dev: PCI device that we're dealing with
1526 * @state: Saved state returned from pci_store_saved_state()
1527 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001528int pci_load_saved_state(struct pci_dev *dev,
1529 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001530{
1531 struct pci_cap_saved_data *cap;
1532
1533 dev->state_saved = false;
1534
1535 if (!state)
1536 return 0;
1537
1538 memcpy(dev->saved_config_space, state->config_space,
1539 sizeof(state->config_space));
1540
1541 cap = state->cap;
1542 while (cap->size) {
1543 struct pci_cap_saved_state *tmp;
1544
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001545 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001546 if (!tmp || tmp->cap.size != cap->size)
1547 return -EINVAL;
1548
1549 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1550 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1551 sizeof(struct pci_cap_saved_data) + cap->size);
1552 }
1553
1554 dev->state_saved = true;
1555 return 0;
1556}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001557EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001558
1559/**
1560 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1561 * and free the memory allocated for it.
1562 * @dev: PCI device that we're dealing with
1563 * @state: Pointer to saved state returned from pci_store_saved_state()
1564 */
1565int pci_load_and_free_saved_state(struct pci_dev *dev,
1566 struct pci_saved_state **state)
1567{
1568 int ret = pci_load_saved_state(dev, *state);
1569 kfree(*state);
1570 *state = NULL;
1571 return ret;
1572}
1573EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1574
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001575int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1576{
1577 return pci_enable_resources(dev, bars);
1578}
1579
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001580static int do_pci_enable_device(struct pci_dev *dev, int bars)
1581{
1582 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301583 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001584 u16 cmd;
1585 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001586
1587 err = pci_set_power_state(dev, PCI_D0);
1588 if (err < 0 && err != -EIO)
1589 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301590
1591 bridge = pci_upstream_bridge(dev);
1592 if (bridge)
1593 pcie_aspm_powersave_config_link(bridge);
1594
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001595 err = pcibios_enable_device(dev, bars);
1596 if (err < 0)
1597 return err;
1598 pci_fixup_device(pci_fixup_enable, dev);
1599
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001600 if (dev->msi_enabled || dev->msix_enabled)
1601 return 0;
1602
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001603 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1604 if (pin) {
1605 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1606 if (cmd & PCI_COMMAND_INTX_DISABLE)
1607 pci_write_config_word(dev, PCI_COMMAND,
1608 cmd & ~PCI_COMMAND_INTX_DISABLE);
1609 }
1610
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001611 return 0;
1612}
1613
1614/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001615 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001616 * @dev: PCI device to be resumed
1617 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001618 * NOTE: This function is a backend of pci_default_resume() and is not supposed
1619 * to be called by normal code, write proper resume handler and use it instead.
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001620 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001621int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001622{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001623 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001624 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1625 return 0;
1626}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001627EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001628
Yinghai Lu928bea92013-07-22 14:37:17 -07001629static void pci_enable_bridge(struct pci_dev *dev)
1630{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001631 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001632 int retval;
1633
Bjorn Helgaas79272132013-11-06 10:00:51 -07001634 bridge = pci_upstream_bridge(dev);
1635 if (bridge)
1636 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001637
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001638 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001639 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001640 pci_set_master(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001641 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001642 }
1643
Yinghai Lu928bea92013-07-22 14:37:17 -07001644 retval = pci_enable_device(dev);
1645 if (retval)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001646 pci_err(dev, "Error enabling bridge (%d), continuing\n",
Yinghai Lu928bea92013-07-22 14:37:17 -07001647 retval);
1648 pci_set_master(dev);
1649}
1650
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001651static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001652{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001653 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001654 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001655 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001656
Jesse Barnes97c145f2010-11-05 15:16:36 -04001657 /*
1658 * Power state could be unknown at this point, either due to a fresh
1659 * boot or a device removal call. So get the current power state
1660 * so that things like MSI message writing will behave as expected
1661 * (e.g. if the device really is in D0 at enable time).
1662 */
1663 if (dev->pm_cap) {
1664 u16 pmcsr;
1665 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1666 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1667 }
1668
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001669 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001670 return 0; /* already enabled */
1671
Bjorn Helgaas79272132013-11-06 10:00:51 -07001672 bridge = pci_upstream_bridge(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001673 if (bridge)
Bjorn Helgaas79272132013-11-06 10:00:51 -07001674 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001675
Yinghai Lu497f16f2011-12-17 18:33:37 -08001676 /* only skip sriov related */
1677 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1678 if (dev->resource[i].flags & flags)
1679 bars |= (1 << i);
1680 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001681 if (dev->resource[i].flags & flags)
1682 bars |= (1 << i);
1683
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001684 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001685 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001686 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001687 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001688}
1689
1690/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001691 * pci_enable_device_io - Initialize a device for use with IO space
1692 * @dev: PCI device to be initialized
1693 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001694 * Initialize device before it's used by a driver. Ask low-level code
1695 * to enable I/O resources. Wake up the device if it was suspended.
1696 * Beware, this function can fail.
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001697 */
1698int pci_enable_device_io(struct pci_dev *dev)
1699{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001700 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001701}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001702EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001703
1704/**
1705 * pci_enable_device_mem - Initialize a device for use with Memory space
1706 * @dev: PCI device to be initialized
1707 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001708 * Initialize device before it's used by a driver. Ask low-level code
1709 * to enable Memory resources. Wake up the device if it was suspended.
1710 * Beware, this function can fail.
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001711 */
1712int pci_enable_device_mem(struct pci_dev *dev)
1713{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001714 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001715}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001716EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001717
Linus Torvalds1da177e2005-04-16 15:20:36 -07001718/**
1719 * pci_enable_device - Initialize device before it's used by a driver.
1720 * @dev: PCI device to be initialized
1721 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001722 * Initialize device before it's used by a driver. Ask low-level code
1723 * to enable I/O and memory. Wake up the device if it was suspended.
1724 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001725 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001726 * Note we don't actually enable the device many times if we call
1727 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001728 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001729int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001730{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001731 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001732}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001733EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001734
Tejun Heo9ac78492007-01-20 16:00:26 +09001735/*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001736 * Managed PCI resources. This manages device on/off, INTx/MSI/MSI-X
1737 * on/off and BAR regions. pci_dev itself records MSI/MSI-X status, so
Tejun Heo9ac78492007-01-20 16:00:26 +09001738 * there's no need to track it separately. pci_devres is initialized
1739 * when a device is enabled using managed PCI device enable interface.
1740 */
1741struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001742 unsigned int enabled:1;
1743 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001744 unsigned int orig_intx:1;
1745 unsigned int restore_intx:1;
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001746 unsigned int mwi:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001747 u32 region_mask;
1748};
1749
1750static void pcim_release(struct device *gendev, void *res)
1751{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06001752 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09001753 struct pci_devres *this = res;
1754 int i;
1755
1756 if (dev->msi_enabled)
1757 pci_disable_msi(dev);
1758 if (dev->msix_enabled)
1759 pci_disable_msix(dev);
1760
1761 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1762 if (this->region_mask & (1 << i))
1763 pci_release_region(dev, i);
1764
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001765 if (this->mwi)
1766 pci_clear_mwi(dev);
1767
Tejun Heo9ac78492007-01-20 16:00:26 +09001768 if (this->restore_intx)
1769 pci_intx(dev, this->orig_intx);
1770
Tejun Heo7f375f32007-02-25 04:36:01 -08001771 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001772 pci_disable_device(dev);
1773}
1774
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001775static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001776{
1777 struct pci_devres *dr, *new_dr;
1778
1779 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1780 if (dr)
1781 return dr;
1782
1783 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1784 if (!new_dr)
1785 return NULL;
1786 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1787}
1788
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001789static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001790{
1791 if (pci_is_managed(pdev))
1792 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1793 return NULL;
1794}
1795
1796/**
1797 * pcim_enable_device - Managed pci_enable_device()
1798 * @pdev: PCI device to be initialized
1799 *
1800 * Managed pci_enable_device().
1801 */
1802int pcim_enable_device(struct pci_dev *pdev)
1803{
1804 struct pci_devres *dr;
1805 int rc;
1806
1807 dr = get_pci_dr(pdev);
1808 if (unlikely(!dr))
1809 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001810 if (dr->enabled)
1811 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001812
1813 rc = pci_enable_device(pdev);
1814 if (!rc) {
1815 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001816 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001817 }
1818 return rc;
1819}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001820EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001821
1822/**
1823 * pcim_pin_device - Pin managed PCI device
1824 * @pdev: PCI device to pin
1825 *
1826 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1827 * driver detach. @pdev must have been enabled with
1828 * pcim_enable_device().
1829 */
1830void pcim_pin_device(struct pci_dev *pdev)
1831{
1832 struct pci_devres *dr;
1833
1834 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001835 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001836 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001837 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001838}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001839EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001840
Matthew Garretteca0d4672012-12-05 14:33:27 -07001841/*
1842 * pcibios_add_device - provide arch specific hooks when adding device dev
1843 * @dev: the PCI device being added
1844 *
1845 * Permits the platform to provide architecture specific functionality when
1846 * devices are added. This is the default implementation. Architecture
1847 * implementations can override this.
1848 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001849int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d4672012-12-05 14:33:27 -07001850{
1851 return 0;
1852}
1853
Linus Torvalds1da177e2005-04-16 15:20:36 -07001854/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001855 * pcibios_release_device - provide arch specific hooks when releasing
1856 * device dev
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001857 * @dev: the PCI device being released
1858 *
1859 * Permits the platform to provide architecture specific functionality when
1860 * devices are released. This is the default implementation. Architecture
1861 * implementations can override this.
1862 */
1863void __weak pcibios_release_device(struct pci_dev *dev) {}
1864
1865/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001866 * pcibios_disable_device - disable arch specific PCI resources for device dev
1867 * @dev: the PCI device to disable
1868 *
1869 * Disables architecture specific PCI resources for the device. This
1870 * is the default implementation. Architecture implementations can
1871 * override this.
1872 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08001873void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001874
Hanjun Guoa43ae582014-05-06 11:29:52 +08001875/**
1876 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1877 * @irq: ISA IRQ to penalize
1878 * @active: IRQ active or not
1879 *
1880 * Permits the platform to provide architecture-specific functionality when
1881 * penalizing ISA IRQs. This is the default implementation. Architecture
1882 * implementations can override this.
1883 */
1884void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1885
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001886static void do_pci_disable_device(struct pci_dev *dev)
1887{
1888 u16 pci_command;
1889
1890 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1891 if (pci_command & PCI_COMMAND_MASTER) {
1892 pci_command &= ~PCI_COMMAND_MASTER;
1893 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1894 }
1895
1896 pcibios_disable_device(dev);
1897}
1898
1899/**
1900 * pci_disable_enabled_device - Disable device without updating enable_cnt
1901 * @dev: PCI device to disable
1902 *
1903 * NOTE: This function is a backend of PCI power management routines and is
1904 * not supposed to be called drivers.
1905 */
1906void pci_disable_enabled_device(struct pci_dev *dev)
1907{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001908 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001909 do_pci_disable_device(dev);
1910}
1911
Linus Torvalds1da177e2005-04-16 15:20:36 -07001912/**
1913 * pci_disable_device - Disable PCI device after use
1914 * @dev: PCI device to be disabled
1915 *
1916 * Signal to the system that the PCI device is not in use by the system
1917 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001918 *
1919 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001920 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001921 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001922void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001923{
Tejun Heo9ac78492007-01-20 16:00:26 +09001924 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001925
Tejun Heo9ac78492007-01-20 16:00:26 +09001926 dr = find_pci_dr(dev);
1927 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001928 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001929
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001930 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1931 "disabling already-disabled device");
1932
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001933 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001934 return;
1935
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001936 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001937
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001938 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001939}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001940EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001941
1942/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001943 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001944 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001945 * @state: Reset state to enter into
1946 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06001947 * Set the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001948 * implementation. Architecture implementations can override this.
1949 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001950int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1951 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001952{
1953 return -EINVAL;
1954}
1955
1956/**
1957 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001958 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001959 * @state: Reset state to enter into
1960 *
Brian Kingf7bdd122007-04-06 16:39:36 -05001961 * Sets the PCI reset state for the device.
1962 */
1963int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1964{
1965 return pcibios_set_pcie_reset_state(dev, state);
1966}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001967EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001968
1969/**
Bjorn Helgaasdcb04532018-03-09 11:06:53 -06001970 * pcie_clear_root_pme_status - Clear root port PME interrupt status.
1971 * @dev: PCIe root port or event collector.
1972 */
1973void pcie_clear_root_pme_status(struct pci_dev *dev)
1974{
1975 pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
1976}
1977
1978/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001979 * pci_check_pme_status - Check if given device has generated PME.
1980 * @dev: Device to check.
1981 *
1982 * Check the PME status of the device and if set, clear it and clear PME enable
1983 * (if set). Return 'true' if PME status and PME enable were both set or
1984 * 'false' otherwise.
1985 */
1986bool pci_check_pme_status(struct pci_dev *dev)
1987{
1988 int pmcsr_pos;
1989 u16 pmcsr;
1990 bool ret = false;
1991
1992 if (!dev->pm_cap)
1993 return false;
1994
1995 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1996 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1997 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1998 return false;
1999
2000 /* Clear PME status. */
2001 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2002 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
2003 /* Disable PME to avoid interrupt flood. */
2004 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2005 ret = true;
2006 }
2007
2008 pci_write_config_word(dev, pmcsr_pos, pmcsr);
2009
2010 return ret;
2011}
2012
2013/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002014 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
2015 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002016 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002017 *
2018 * Check if @dev has generated PME and queue a resume request for it in that
2019 * case.
2020 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002021static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002022{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002023 if (pme_poll_reset && dev->pme_poll)
2024 dev->pme_poll = false;
2025
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002026 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002027 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01002028 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02002029 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002030 return 0;
2031}
2032
2033/**
2034 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
2035 * @bus: Top bus of the subtree to walk.
2036 */
2037void pci_pme_wakeup_bus(struct pci_bus *bus)
2038{
2039 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002040 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002041}
2042
Huang Ying448bd852012-06-23 10:23:51 +08002043
2044/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002045 * pci_pme_capable - check the capability of PCI device to generate PME#
2046 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002047 * @state: PCI state from which device will issue PME#.
2048 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002049bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002050{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002051 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002052 return false;
2053
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002054 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002055}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002056EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002057
Matthew Garrettdf17e622010-10-04 14:22:29 -04002058static void pci_pme_list_scan(struct work_struct *work)
2059{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002060 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04002061
2062 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07002063 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
2064 if (pme_dev->dev->pme_poll) {
2065 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08002066
Bjorn Helgaasce300002014-01-24 09:51:06 -07002067 bridge = pme_dev->dev->bus->self;
2068 /*
2069 * If bridge is in low power state, the
2070 * configuration space of subordinate devices
2071 * may be not accessible
2072 */
2073 if (bridge && bridge->current_state != PCI_D0)
2074 continue;
Mika Westerberg000dd532019-06-12 13:57:39 +03002075 /*
2076 * If the device is in D3cold it should not be
2077 * polled either.
2078 */
2079 if (pme_dev->dev->current_state == PCI_D3cold)
2080 continue;
2081
Bjorn Helgaasce300002014-01-24 09:51:06 -07002082 pci_pme_wakeup(pme_dev->dev, NULL);
2083 } else {
2084 list_del(&pme_dev->list);
2085 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002086 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002087 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07002088 if (!list_empty(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002089 queue_delayed_work(system_freezable_wq, &pci_pme_work,
2090 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002091 mutex_unlock(&pci_pme_list_mutex);
2092}
2093
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002094static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002095{
2096 u16 pmcsr;
2097
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002098 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002099 return;
2100
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002101 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002102 /* Clear PME_Status by writing 1 to it and enable PME# */
2103 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
2104 if (!enable)
2105 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2106
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002107 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002108}
2109
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002110/**
2111 * pci_pme_restore - Restore PME configuration after config space restore.
2112 * @dev: PCI device to update.
2113 */
2114void pci_pme_restore(struct pci_dev *dev)
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002115{
2116 u16 pmcsr;
2117
2118 if (!dev->pme_support)
2119 return;
2120
2121 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2122 if (dev->wakeup_prepared) {
2123 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002124 pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002125 } else {
2126 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2127 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2128 }
2129 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2130}
2131
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002132/**
2133 * pci_pme_active - enable or disable PCI device's PME# function
2134 * @dev: PCI device to handle.
2135 * @enable: 'true' to enable PME# generation; 'false' to disable it.
2136 *
2137 * The caller must verify that the device is capable of generating PME# before
2138 * calling this function with @enable equal to 'true'.
2139 */
2140void pci_pme_active(struct pci_dev *dev, bool enable)
2141{
2142 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002143
Huang Ying6e965e02012-10-26 13:07:51 +08002144 /*
2145 * PCI (as opposed to PCIe) PME requires that the device have
2146 * its PME# line hooked up correctly. Not all hardware vendors
2147 * do this, so the PME never gets delivered and the device
2148 * remains asleep. The easiest way around this is to
2149 * periodically walk the list of suspended devices and check
2150 * whether any have their PME flag set. The assumption is that
2151 * we'll wake up often enough anyway that this won't be a huge
2152 * hit, and the power savings from the devices will still be a
2153 * win.
2154 *
2155 * Although PCIe uses in-band PME message instead of PME# line
2156 * to report PME, PME does not work for some PCIe devices in
2157 * reality. For example, there are devices that set their PME
2158 * status bits, but don't really bother to send a PME message;
2159 * there are PCI Express Root Ports that don't bother to
2160 * trigger interrupts when they receive PME messages from the
2161 * devices below. So PME poll is used for PCIe devices too.
2162 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04002163
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002164 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04002165 struct pci_pme_device *pme_dev;
2166 if (enable) {
2167 pme_dev = kmalloc(sizeof(struct pci_pme_device),
2168 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002169 if (!pme_dev) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002170 pci_warn(dev, "can't enable PME#\n");
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002171 return;
2172 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002173 pme_dev->dev = dev;
2174 mutex_lock(&pci_pme_list_mutex);
2175 list_add(&pme_dev->list, &pci_pme_list);
2176 if (list_is_singular(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002177 queue_delayed_work(system_freezable_wq,
2178 &pci_pme_work,
2179 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002180 mutex_unlock(&pci_pme_list_mutex);
2181 } else {
2182 mutex_lock(&pci_pme_list_mutex);
2183 list_for_each_entry(pme_dev, &pci_pme_list, list) {
2184 if (pme_dev->dev == dev) {
2185 list_del(&pme_dev->list);
2186 kfree(pme_dev);
2187 break;
2188 }
2189 }
2190 mutex_unlock(&pci_pme_list_mutex);
2191 }
2192 }
2193
Frederick Lawler7506dc72018-01-18 12:55:24 -06002194 pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002195}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002196EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002197
2198/**
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002199 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07002200 * @dev: PCI device affected
2201 * @state: PCI state from which device will issue wakeup events
2202 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07002203 *
David Brownell075c1772007-04-26 00:12:06 -07002204 * This enables the device as a wakeup event source, or disables it.
2205 * When such events involves platform-specific hooks, those hooks are
2206 * called automatically by this routine.
2207 *
2208 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002209 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07002210 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002211 * RETURN VALUE:
2212 * 0 is returned on success
2213 * -EINVAL is returned if device is not supposed to wake up the system
2214 * Error code depending on the platform is returned if both the platform and
2215 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07002216 */
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002217static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002218{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002219 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002220
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002221 /*
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002222 * Bridges that are not power-manageable directly only signal
2223 * wakeup on behalf of subordinate devices which is set up
2224 * elsewhere, so skip them. However, bridges that are
2225 * power-manageable may signal wakeup for themselves (for example,
2226 * on a hotplug event) and they need to be covered here.
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002227 */
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002228 if (!pci_power_manageable(dev))
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002229 return 0;
2230
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002231 /* Don't do the same thing twice in a row for one device. */
2232 if (!!enable == !!dev->wakeup_prepared)
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002233 return 0;
2234
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002235 /*
2236 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
2237 * Anderson we should be doing PME# wake enable followed by ACPI wake
2238 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07002239 */
2240
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002241 if (enable) {
2242 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002243
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002244 if (pci_pme_capable(dev, state))
2245 pci_pme_active(dev, true);
2246 else
2247 ret = 1;
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002248 error = platform_pci_set_wakeup(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002249 if (ret)
2250 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002251 if (!ret)
2252 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002253 } else {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002254 platform_pci_set_wakeup(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002255 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002256 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002257 }
2258
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002259 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002260}
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002261
2262/**
2263 * pci_enable_wake - change wakeup settings for a PCI device
2264 * @pci_dev: Target device
2265 * @state: PCI state from which device will issue wakeup events
2266 * @enable: Whether or not to enable event generation
2267 *
2268 * If @enable is set, check device_may_wakeup() for the device before calling
2269 * __pci_enable_wake() for it.
2270 */
2271int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
2272{
2273 if (enable && !device_may_wakeup(&pci_dev->dev))
2274 return -EINVAL;
2275
2276 return __pci_enable_wake(pci_dev, state, enable);
2277}
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002278EXPORT_SYMBOL(pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002279
2280/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002281 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
2282 * @dev: PCI device to prepare
2283 * @enable: True to enable wake-up event generation; false to disable
2284 *
2285 * Many drivers want the device to wake up the system from D3_hot or D3_cold
2286 * and this function allows them to set that up cleanly - pci_enable_wake()
2287 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
2288 * ordering constraints.
2289 *
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002290 * This function only returns error code if the device is not allowed to wake
2291 * up the system from sleep or it is not capable of generating PME# from both
2292 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002293 */
2294int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2295{
2296 return pci_pme_capable(dev, PCI_D3cold) ?
2297 pci_enable_wake(dev, PCI_D3cold, enable) :
2298 pci_enable_wake(dev, PCI_D3hot, enable);
2299}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002300EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002301
2302/**
Jesse Barnes37139072008-07-28 11:49:26 -07002303 * pci_target_state - find an appropriate low power state for a given PCI dev
2304 * @dev: PCI device
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002305 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
Jesse Barnes37139072008-07-28 11:49:26 -07002306 *
2307 * Use underlying platform code to find a supported low power state for @dev.
2308 * If the platform can't manage @dev, return the deepest state from which it
2309 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002310 */
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002311static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002312{
2313 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002314
2315 if (platform_pci_power_manageable(dev)) {
2316 /*
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002317 * Call the platform to find the target state for the device.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002318 */
2319 pci_power_t state = platform_pci_choose_state(dev);
2320
2321 switch (state) {
2322 case PCI_POWER_ERROR:
2323 case PCI_UNKNOWN:
2324 break;
2325 case PCI_D1:
2326 case PCI_D2:
2327 if (pci_no_d1d2(dev))
2328 break;
Mathieu Malaterre1d09d572019-01-14 21:41:36 +01002329 /* else, fall through */
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002330 default:
2331 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002332 }
Lukas Wunner4132a572016-09-18 05:39:20 +02002333
2334 return target_state;
2335 }
2336
2337 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02002338 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02002339
2340 /*
2341 * If the device is in D3cold even though it's not power-manageable by
2342 * the platform, it may have been powered down by non-standard means.
2343 * Best to let it slumber.
2344 */
2345 if (dev->current_state == PCI_D3cold)
2346 target_state = PCI_D3cold;
2347
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002348 if (wakeup) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002349 /*
2350 * Find the deepest state from which the device can generate
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002351 * PME#.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002352 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002353 if (dev->pme_support) {
2354 while (target_state
2355 && !(dev->pme_support & (1 << target_state)))
2356 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002357 }
2358 }
2359
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002360 return target_state;
2361}
2362
2363/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002364 * pci_prepare_to_sleep - prepare PCI device for system-wide transition
2365 * into a sleep state
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002366 * @dev: Device to handle.
2367 *
2368 * Choose the power state appropriate for the device depending on whether
2369 * it can wake up the system and/or is power manageable by the platform
2370 * (PCI_D3hot is the default) and put the device into that state.
2371 */
2372int pci_prepare_to_sleep(struct pci_dev *dev)
2373{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002374 bool wakeup = device_may_wakeup(&dev->dev);
2375 pci_power_t target_state = pci_target_state(dev, wakeup);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002376 int error;
2377
2378 if (target_state == PCI_POWER_ERROR)
2379 return -EIO;
2380
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002381 pci_enable_wake(dev, target_state, wakeup);
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002382
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002383 error = pci_set_power_state(dev, target_state);
2384
2385 if (error)
2386 pci_enable_wake(dev, target_state, false);
2387
2388 return error;
2389}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002390EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002391
2392/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06002393 * pci_back_from_sleep - turn PCI device on during system-wide transition
2394 * into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002395 * @dev: Device to handle.
2396 *
Thomas Weber88393162010-03-16 11:47:56 +01002397 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002398 */
2399int pci_back_from_sleep(struct pci_dev *dev)
2400{
2401 pci_enable_wake(dev, PCI_D0, false);
2402 return pci_set_power_state(dev, PCI_D0);
2403}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002404EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002405
2406/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002407 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2408 * @dev: PCI device being suspended.
2409 *
2410 * Prepare @dev to generate wake-up events at run time and put it into a low
2411 * power state.
2412 */
2413int pci_finish_runtime_suspend(struct pci_dev *dev)
2414{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002415 pci_power_t target_state;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002416 int error;
2417
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002418 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002419 if (target_state == PCI_POWER_ERROR)
2420 return -EIO;
2421
Huang Ying448bd852012-06-23 10:23:51 +08002422 dev->runtime_d3cold = target_state == PCI_D3cold;
2423
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002424 __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002425
2426 error = pci_set_power_state(dev, target_state);
2427
Huang Ying448bd852012-06-23 10:23:51 +08002428 if (error) {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002429 pci_enable_wake(dev, target_state, false);
Huang Ying448bd852012-06-23 10:23:51 +08002430 dev->runtime_d3cold = false;
2431 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002432
2433 return error;
2434}
2435
2436/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002437 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2438 * @dev: Device to check.
2439 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002440 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002441 * (through the platform or using the native PCIe PME) or if the device supports
2442 * PME and one of its upstream bridges can generate wake-up events.
2443 */
2444bool pci_dev_run_wake(struct pci_dev *dev)
2445{
2446 struct pci_bus *bus = dev->bus;
2447
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002448 if (!dev->pme_support)
2449 return false;
2450
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002451 /* PME-capable in principle, but not from the target power state */
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002452 if (!pci_pme_capable(dev, pci_target_state(dev, true)))
Alan Stern6496ebd2016-10-21 16:45:38 -04002453 return false;
2454
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002455 if (device_can_wakeup(&dev->dev))
2456 return true;
2457
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002458 while (bus->parent) {
2459 struct pci_dev *bridge = bus->self;
2460
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002461 if (device_can_wakeup(&bridge->dev))
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002462 return true;
2463
2464 bus = bus->parent;
2465 }
2466
2467 /* We have reached the root bus. */
2468 if (bus->bridge)
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002469 return device_can_wakeup(bus->bridge);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002470
2471 return false;
2472}
2473EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2474
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002475/**
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002476 * pci_dev_need_resume - Check if it is necessary to resume the device.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002477 * @pci_dev: Device to check.
2478 *
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002479 * Return 'true' if the device is not runtime-suspended or it has to be
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002480 * reconfigured due to wakeup settings difference between system and runtime
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002481 * suspend, or the current power state of it is not suitable for the upcoming
2482 * (system-wide) transition.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002483 */
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002484bool pci_dev_need_resume(struct pci_dev *pci_dev)
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002485{
2486 struct device *dev = &pci_dev->dev;
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002487 pci_power_t target_state;
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002488
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002489 if (!pm_runtime_suspended(dev) || platform_pci_need_resume(pci_dev))
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002490 return true;
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002491
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002492 target_state = pci_target_state(pci_dev, device_may_wakeup(dev));
Rafael J. Wysocki234f2232019-06-07 00:30:58 +02002493
2494 /*
2495 * If the earlier platform check has not triggered, D3cold is just power
2496 * removal on top of D3hot, so no need to resume the device in that
2497 * case.
2498 */
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002499 return target_state != pci_dev->current_state &&
2500 target_state != PCI_D3cold &&
2501 pci_dev->current_state != PCI_D3hot;
2502}
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002503
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002504/**
2505 * pci_dev_adjust_pme - Adjust PME setting for a suspended device.
2506 * @pci_dev: Device to check.
2507 *
2508 * If the device is suspended and it is not configured for system wakeup,
2509 * disable PME for it to prevent it from waking up the system unnecessarily.
2510 *
2511 * Note that if the device's power state is D3cold and the platform check in
2512 * pci_dev_need_resume() has not triggered, the device's configuration need not
2513 * be changed.
2514 */
2515void pci_dev_adjust_pme(struct pci_dev *pci_dev)
2516{
2517 struct device *dev = &pci_dev->dev;
2518
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002519 spin_lock_irq(&dev->power.lock);
2520
Rafael J. Wysocki0c7376a2019-06-07 00:32:31 +02002521 if (pm_runtime_suspended(dev) && !device_may_wakeup(dev) &&
2522 pci_dev->current_state < PCI_D3cold)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002523 __pci_pme_active(pci_dev, false);
2524
2525 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002526}
2527
2528/**
2529 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2530 * @pci_dev: Device to handle.
2531 *
2532 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2533 * it might have been disabled during the prepare phase of system suspend if
2534 * the device was not configured for system wakeup.
2535 */
2536void pci_dev_complete_resume(struct pci_dev *pci_dev)
2537{
2538 struct device *dev = &pci_dev->dev;
2539
2540 if (!pci_dev_run_wake(pci_dev))
2541 return;
2542
2543 spin_lock_irq(&dev->power.lock);
2544
2545 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2546 __pci_pme_active(pci_dev, true);
2547
2548 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002549}
2550
Huang Yingb3c32c42012-10-25 09:36:03 +08002551void pci_config_pm_runtime_get(struct pci_dev *pdev)
2552{
2553 struct device *dev = &pdev->dev;
2554 struct device *parent = dev->parent;
2555
2556 if (parent)
2557 pm_runtime_get_sync(parent);
2558 pm_runtime_get_noresume(dev);
2559 /*
2560 * pdev->current_state is set to PCI_D3cold during suspending,
2561 * so wait until suspending completes
2562 */
2563 pm_runtime_barrier(dev);
2564 /*
2565 * Only need to resume devices in D3cold, because config
2566 * registers are still accessible for devices suspended but
2567 * not in D3cold.
2568 */
2569 if (pdev->current_state == PCI_D3cold)
2570 pm_runtime_resume(dev);
2571}
2572
2573void pci_config_pm_runtime_put(struct pci_dev *pdev)
2574{
2575 struct device *dev = &pdev->dev;
2576 struct device *parent = dev->parent;
2577
2578 pm_runtime_put(dev);
2579 if (parent)
2580 pm_runtime_put_sync(parent);
2581}
2582
Mika Westerberg85b0cae2019-01-31 19:38:56 +03002583static const struct dmi_system_id bridge_d3_blacklist[] = {
2584#ifdef CONFIG_X86
2585 {
2586 /*
2587 * Gigabyte X299 root port is not marked as hotplug capable
2588 * which allows Linux to power manage it. However, this
2589 * confuses the BIOS SMI handler so don't power manage root
2590 * ports on that system.
2591 */
2592 .ident = "X299 DESIGNARE EX-CF",
2593 .matches = {
2594 DMI_MATCH(DMI_BOARD_VENDOR, "Gigabyte Technology Co., Ltd."),
2595 DMI_MATCH(DMI_BOARD_NAME, "X299 DESIGNARE EX-CF"),
2596 },
2597 },
2598#endif
2599 { }
2600};
2601
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002602/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002603 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2604 * @bridge: Bridge to check
2605 *
2606 * This function checks if it is possible to move the bridge to D3.
Lukas Wunner47a8e232018-07-19 17:28:00 -05002607 * Currently we only allow D3 for recent enough PCIe ports and Thunderbolt.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002608 */
Lukas Wunnerc6a63302016-10-28 10:52:06 +02002609bool pci_bridge_d3_possible(struct pci_dev *bridge)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002610{
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002611 if (!pci_is_pcie(bridge))
2612 return false;
2613
2614 switch (pci_pcie_type(bridge)) {
2615 case PCI_EXP_TYPE_ROOT_PORT:
2616 case PCI_EXP_TYPE_UPSTREAM:
2617 case PCI_EXP_TYPE_DOWNSTREAM:
2618 if (pci_bridge_d3_disable)
2619 return false;
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002620
2621 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002622 * Hotplug ports handled by firmware in System Management Mode
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002623 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002624 */
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002625 if (bridge->is_hotplug_bridge && !pciehp_is_native(bridge))
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002626 return false;
2627
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002628 if (pci_bridge_d3_force)
2629 return true;
2630
Lukas Wunner47a8e232018-07-19 17:28:00 -05002631 /* Even the oldest 2010 Thunderbolt controller supports D3. */
2632 if (bridge->is_thunderbolt)
2633 return true;
2634
Mika Westerberg26ad34d2018-09-27 16:57:14 -05002635 /* Platform might know better if the bridge supports D3 */
2636 if (platform_pci_bridge_d3(bridge))
2637 return true;
2638
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002639 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002640 * Hotplug ports handled natively by the OS were not validated
2641 * by vendors for runtime D3 at least until 2018 because there
2642 * was no OS support.
2643 */
2644 if (bridge->is_hotplug_bridge)
2645 return false;
2646
Mika Westerberg85b0cae2019-01-31 19:38:56 +03002647 if (dmi_check_system(bridge_d3_blacklist))
2648 return false;
2649
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002650 /*
2651 * It should be safe to put PCIe ports from 2015 or newer
2652 * to D3.
2653 */
Andy Shevchenkoac950902018-02-22 14:59:23 +02002654 if (dmi_get_bios_year() >= 2015)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002655 return true;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002656 break;
2657 }
2658
2659 return false;
2660}
2661
2662static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2663{
2664 bool *d3cold_ok = data;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002665
Lukas Wunner718a0602016-10-28 10:52:06 +02002666 if (/* The device needs to be allowed to go D3cold ... */
2667 dev->no_d3cold || !dev->d3cold_allowed ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002668
Lukas Wunner718a0602016-10-28 10:52:06 +02002669 /* ... and if it is wakeup capable to do so from D3cold. */
2670 (device_may_wakeup(&dev->dev) &&
2671 !pci_pme_capable(dev, PCI_D3cold)) ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002672
Lukas Wunner718a0602016-10-28 10:52:06 +02002673 /* If it is a bridge it must be allowed to go to D3. */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002674 !pci_power_manageable(dev))
Lukas Wunner718a0602016-10-28 10:52:06 +02002675
2676 *d3cold_ok = false;
2677
2678 return !*d3cold_ok;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002679}
2680
2681/*
2682 * pci_bridge_d3_update - Update bridge D3 capabilities
2683 * @dev: PCI device which is changed
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002684 *
2685 * Update upstream bridge PM capabilities accordingly depending on if the
2686 * device PM configuration was changed or the device is being removed. The
2687 * change is also propagated upstream.
2688 */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002689void pci_bridge_d3_update(struct pci_dev *dev)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002690{
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002691 bool remove = !device_is_registered(&dev->dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002692 struct pci_dev *bridge;
2693 bool d3cold_ok = true;
2694
2695 bridge = pci_upstream_bridge(dev);
2696 if (!bridge || !pci_bridge_d3_possible(bridge))
2697 return;
2698
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002699 /*
Lukas Wunnere8559b712016-10-28 10:52:06 +02002700 * If D3 is currently allowed for the bridge, removing one of its
2701 * children won't change that.
2702 */
2703 if (remove && bridge->bridge_d3)
2704 return;
2705
2706 /*
2707 * If D3 is currently allowed for the bridge and a child is added or
2708 * changed, disallowance of D3 can only be caused by that child, so
2709 * we only need to check that single device, not any of its siblings.
2710 *
2711 * If D3 is currently not allowed for the bridge, checking the device
2712 * first may allow us to skip checking its siblings.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002713 */
2714 if (!remove)
2715 pci_dev_check_d3cold(dev, &d3cold_ok);
2716
Lukas Wunnere8559b712016-10-28 10:52:06 +02002717 /*
2718 * If D3 is currently not allowed for the bridge, this may be caused
2719 * either by the device being changed/removed or any of its siblings,
2720 * so we need to go through all children to find out if one of them
2721 * continues to block D3.
2722 */
2723 if (d3cold_ok && !bridge->bridge_d3)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002724 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2725 &d3cold_ok);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002726
2727 if (bridge->bridge_d3 != d3cold_ok) {
2728 bridge->bridge_d3 = d3cold_ok;
2729 /* Propagate change to upstream bridges */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002730 pci_bridge_d3_update(bridge);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002731 }
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002732}
2733
2734/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002735 * pci_d3cold_enable - Enable D3cold for device
2736 * @dev: PCI device to handle
2737 *
2738 * This function can be used in drivers to enable D3cold from the device
2739 * they handle. It also updates upstream PCI bridge PM capabilities
2740 * accordingly.
2741 */
2742void pci_d3cold_enable(struct pci_dev *dev)
2743{
2744 if (dev->no_d3cold) {
2745 dev->no_d3cold = false;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002746 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002747 }
2748}
2749EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2750
2751/**
2752 * pci_d3cold_disable - Disable D3cold for device
2753 * @dev: PCI device to handle
2754 *
2755 * This function can be used in drivers to disable D3cold from the device
2756 * they handle. It also updates upstream PCI bridge PM capabilities
2757 * accordingly.
2758 */
2759void pci_d3cold_disable(struct pci_dev *dev)
2760{
2761 if (!dev->no_d3cold) {
2762 dev->no_d3cold = true;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002763 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002764 }
2765}
2766EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2767
2768/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002769 * pci_pm_init - Initialize PM functions of given PCI device
2770 * @dev: PCI device to handle.
2771 */
2772void pci_pm_init(struct pci_dev *dev)
2773{
2774 int pm;
Felipe Balbid6112f82018-09-07 09:16:51 +03002775 u16 status;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002776 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002777
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002778 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002779 pm_runtime_set_active(&dev->dev);
2780 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002781 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002782 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002783
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002784 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002785 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002786
Linus Torvalds1da177e2005-04-16 15:20:36 -07002787 /* find PCI PM capability in list */
2788 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002789 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002790 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002791 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002792 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002793
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002794 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002795 pci_err(dev, "unsupported PM cap regs version (%u)\n",
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002796 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002797 return;
David Brownell075c1772007-04-26 00:12:06 -07002798 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002799
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002800 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002801 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002802 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002803 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08002804 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002805
2806 dev->d1_support = false;
2807 dev->d2_support = false;
2808 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002809 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002810 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002811 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002812 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002813
2814 if (dev->d1_support || dev->d2_support)
Mohan Kumar34c6b712019-04-20 07:07:20 +03002815 pci_info(dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002816 dev->d1_support ? " D1" : "",
2817 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002818 }
2819
2820 pmc &= PCI_PM_CAP_PME_MASK;
2821 if (pmc) {
Mohan Kumar34c6b712019-04-20 07:07:20 +03002822 pci_info(dev, "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002823 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2824 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2825 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2826 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2827 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002828 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002829 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002830 /*
2831 * Make device's PM flags reflect the wake-up capability, but
2832 * let the user space enable it to wake up the system as needed.
2833 */
2834 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002835 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002836 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002837 }
Felipe Balbid6112f82018-09-07 09:16:51 +03002838
2839 pci_read_config_word(dev, PCI_STATUS, &status);
2840 if (status & PCI_STATUS_IMM_READY)
2841 dev->imm_ready = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002842}
2843
Sean O. Stalley938174e2015-10-29 17:35:39 -05002844static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2845{
Alex Williamson92efb1b2016-05-16 15:12:02 -05002846 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002847
2848 switch (prop) {
2849 case PCI_EA_P_MEM:
2850 case PCI_EA_P_VF_MEM:
2851 flags |= IORESOURCE_MEM;
2852 break;
2853 case PCI_EA_P_MEM_PREFETCH:
2854 case PCI_EA_P_VF_MEM_PREFETCH:
2855 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2856 break;
2857 case PCI_EA_P_IO:
2858 flags |= IORESOURCE_IO;
2859 break;
2860 default:
2861 return 0;
2862 }
2863
2864 return flags;
2865}
2866
2867static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2868 u8 prop)
2869{
2870 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2871 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05002872#ifdef CONFIG_PCI_IOV
2873 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2874 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2875 return &dev->resource[PCI_IOV_RESOURCES +
2876 bei - PCI_EA_BEI_VF_BAR0];
2877#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05002878 else if (bei == PCI_EA_BEI_ROM)
2879 return &dev->resource[PCI_ROM_RESOURCE];
2880 else
2881 return NULL;
2882}
2883
2884/* Read an Enhanced Allocation (EA) entry */
2885static int pci_ea_read(struct pci_dev *dev, int offset)
2886{
2887 struct resource *res;
2888 int ent_size, ent_offset = offset;
2889 resource_size_t start, end;
2890 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05002891 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002892 u8 prop;
2893 bool support_64 = (sizeof(resource_size_t) >= 8);
2894
2895 pci_read_config_dword(dev, ent_offset, &dw0);
2896 ent_offset += 4;
2897
2898 /* Entry size field indicates DWORDs after 1st */
2899 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2900
2901 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2902 goto out;
2903
Bjorn Helgaas26635112015-10-29 17:35:40 -05002904 bei = (dw0 & PCI_EA_BEI) >> 4;
2905 prop = (dw0 & PCI_EA_PP) >> 8;
2906
Sean O. Stalley938174e2015-10-29 17:35:39 -05002907 /*
2908 * If the Property is in the reserved range, try the Secondary
2909 * Property instead.
2910 */
2911 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05002912 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002913 if (prop > PCI_EA_P_BRIDGE_IO)
2914 goto out;
2915
Bjorn Helgaas26635112015-10-29 17:35:40 -05002916 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002917 if (!res) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002918 pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002919 goto out;
2920 }
2921
2922 flags = pci_ea_flags(dev, prop);
2923 if (!flags) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002924 pci_err(dev, "Unsupported EA properties: %#x\n", prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002925 goto out;
2926 }
2927
2928 /* Read Base */
2929 pci_read_config_dword(dev, ent_offset, &base);
2930 start = (base & PCI_EA_FIELD_MASK);
2931 ent_offset += 4;
2932
2933 /* Read MaxOffset */
2934 pci_read_config_dword(dev, ent_offset, &max_offset);
2935 ent_offset += 4;
2936
2937 /* Read Base MSBs (if 64-bit entry) */
2938 if (base & PCI_EA_IS_64) {
2939 u32 base_upper;
2940
2941 pci_read_config_dword(dev, ent_offset, &base_upper);
2942 ent_offset += 4;
2943
2944 flags |= IORESOURCE_MEM_64;
2945
2946 /* entry starts above 32-bit boundary, can't use */
2947 if (!support_64 && base_upper)
2948 goto out;
2949
2950 if (support_64)
2951 start |= ((u64)base_upper << 32);
2952 }
2953
2954 end = start + (max_offset | 0x03);
2955
2956 /* Read MaxOffset MSBs (if 64-bit entry) */
2957 if (max_offset & PCI_EA_IS_64) {
2958 u32 max_offset_upper;
2959
2960 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2961 ent_offset += 4;
2962
2963 flags |= IORESOURCE_MEM_64;
2964
2965 /* entry too big, can't use */
2966 if (!support_64 && max_offset_upper)
2967 goto out;
2968
2969 if (support_64)
2970 end += ((u64)max_offset_upper << 32);
2971 }
2972
2973 if (end < start) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002974 pci_err(dev, "EA Entry crosses address boundary\n");
Sean O. Stalley938174e2015-10-29 17:35:39 -05002975 goto out;
2976 }
2977
2978 if (ent_size != ent_offset - offset) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002979 pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
Sean O. Stalley938174e2015-10-29 17:35:39 -05002980 ent_size, ent_offset - offset);
2981 goto out;
2982 }
2983
2984 res->name = pci_name(dev);
2985 res->start = start;
2986 res->end = end;
2987 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002988
2989 if (bei <= PCI_EA_BEI_BAR5)
Mohan Kumar34c6b712019-04-20 07:07:20 +03002990 pci_info(dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002991 bei, res, prop);
2992 else if (bei == PCI_EA_BEI_ROM)
Mohan Kumar34c6b712019-04-20 07:07:20 +03002993 pci_info(dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002994 res, prop);
2995 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
Mohan Kumar34c6b712019-04-20 07:07:20 +03002996 pci_info(dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002997 bei - PCI_EA_BEI_VF_BAR0, res, prop);
2998 else
Mohan Kumar34c6b712019-04-20 07:07:20 +03002999 pci_info(dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05003000 bei, res, prop);
3001
Sean O. Stalley938174e2015-10-29 17:35:39 -05003002out:
3003 return offset + ent_size;
3004}
3005
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05003006/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05003007void pci_ea_init(struct pci_dev *dev)
3008{
3009 int ea;
3010 u8 num_ent;
3011 int offset;
3012 int i;
3013
3014 /* find PCI EA capability in list */
3015 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
3016 if (!ea)
3017 return;
3018
3019 /* determine the number of entries */
3020 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
3021 &num_ent);
3022 num_ent &= PCI_EA_NUM_ENT_MASK;
3023
3024 offset = ea + PCI_EA_FIRST_ENT;
3025
3026 /* Skip DWORD 2 for type 1 functions */
3027 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
3028 offset += 4;
3029
3030 /* parse each EA entry */
3031 for (i = 0; i < num_ent; ++i)
3032 offset = pci_ea_read(dev, offset);
3033}
3034
Yinghai Lu34a48762012-02-11 00:18:41 -08003035static void pci_add_saved_cap(struct pci_dev *pci_dev,
3036 struct pci_cap_saved_state *new_cap)
3037{
3038 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
3039}
3040
Jesse Barneseb9c39d2008-12-17 12:10:05 -08003041/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003042 * _pci_add_cap_save_buffer - allocate buffer for saving given
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003043 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003044 * @dev: the PCI device
3045 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003046 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003047 * @size: requested size of the buffer
3048 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003049static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
3050 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003051{
3052 int pos;
3053 struct pci_cap_saved_state *save_state;
3054
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003055 if (extended)
3056 pos = pci_find_ext_capability(dev, cap);
3057 else
3058 pos = pci_find_capability(dev, cap);
3059
Wei Yang0a1a9b42015-06-30 09:16:44 +08003060 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003061 return 0;
3062
3063 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
3064 if (!save_state)
3065 return -ENOMEM;
3066
Alex Williamson24a4742f2011-05-10 10:02:11 -06003067 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003068 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06003069 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003070 pci_add_saved_cap(dev, save_state);
3071
3072 return 0;
3073}
3074
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07003075int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
3076{
3077 return _pci_add_cap_save_buffer(dev, cap, false, size);
3078}
3079
3080int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
3081{
3082 return _pci_add_cap_save_buffer(dev, cap, true, size);
3083}
3084
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003085/**
3086 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
3087 * @dev: the PCI device
3088 */
3089void pci_allocate_cap_save_buffers(struct pci_dev *dev)
3090{
3091 int error;
3092
Yu Zhao89858512009-02-16 02:55:47 +08003093 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
3094 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003095 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003096 pci_err(dev, "unable to preallocate PCI Express save buffer\n");
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003097
3098 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
3099 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06003100 pci_err(dev, "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07003101
Bjorn Helgaasdbbfadf2019-01-09 08:22:08 -06003102 error = pci_add_ext_cap_save_buffer(dev, PCI_EXT_CAP_ID_LTR,
3103 2 * sizeof(u16));
3104 if (error)
3105 pci_err(dev, "unable to allocate suspend buffer for LTR\n");
3106
Alex Williamson425c1b22013-12-17 16:43:51 -07003107 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003108}
3109
Yinghai Luf7968412012-02-11 00:18:30 -08003110void pci_free_cap_save_buffers(struct pci_dev *dev)
3111{
3112 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08003113 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08003114
Sasha Levinb67bfe02013-02-27 17:06:00 -08003115 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08003116 kfree(tmp);
3117}
3118
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003119/**
Yijing Wang31ab2472013-01-15 11:12:17 +08003120 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08003121 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08003122 *
3123 * If @dev and its upstream bridge both support ARI, enable ARI in the
3124 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08003125 */
Yijing Wang31ab2472013-01-15 11:12:17 +08003126void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08003127{
Yu Zhao58c3a722008-10-14 14:02:53 +08003128 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08003129 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08003130
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003131 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08003132 return;
3133
Zhao, Yu81135872008-10-23 13:15:39 +08003134 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06003135 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08003136 return;
3137
Jiang Liu59875ae2012-07-24 17:20:06 +08003138 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08003139 if (!(cap & PCI_EXP_DEVCAP2_ARI))
3140 return;
3141
Yijing Wangb0cc6022013-01-15 11:12:16 +08003142 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
3143 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
3144 PCI_EXP_DEVCTL2_ARI);
3145 bridge->ari_enabled = 1;
3146 } else {
3147 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
3148 PCI_EXP_DEVCTL2_ARI);
3149 bridge->ari_enabled = 0;
3150 }
Yu Zhao58c3a722008-10-14 14:02:53 +08003151}
3152
Chris Wright5d990b62009-12-04 12:15:21 -08003153static int pci_acs_enable;
3154
3155/**
3156 * pci_request_acs - ask for ACS to be enabled if supported
3157 */
3158void pci_request_acs(void)
3159{
3160 pci_acs_enable = 1;
3161}
3162
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06003163static const char *disable_acs_redir_param;
3164
3165/**
3166 * pci_disable_acs_redir - disable ACS redirect capabilities
3167 * @dev: the PCI device
3168 *
3169 * For only devices specified in the disable_acs_redir parameter.
3170 */
3171static void pci_disable_acs_redir(struct pci_dev *dev)
3172{
3173 int ret = 0;
3174 const char *p;
3175 int pos;
3176 u16 ctrl;
3177
3178 if (!disable_acs_redir_param)
3179 return;
3180
3181 p = disable_acs_redir_param;
3182 while (*p) {
3183 ret = pci_dev_str_match(dev, p, &p);
3184 if (ret < 0) {
3185 pr_info_once("PCI: Can't parse disable_acs_redir parameter: %s\n",
3186 disable_acs_redir_param);
3187
3188 break;
3189 } else if (ret == 1) {
3190 /* Found a match */
3191 break;
3192 }
3193
3194 if (*p != ';' && *p != ',') {
3195 /* End of param or invalid format */
3196 break;
3197 }
3198 p++;
3199 }
3200
3201 if (ret != 1)
3202 return;
3203
Logan Gunthorpe73c47dde2018-08-09 16:51:43 -05003204 if (!pci_dev_specific_disable_acs_redir(dev))
3205 return;
3206
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06003207 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
3208 if (!pos) {
3209 pci_warn(dev, "cannot disable ACS redirect for this hardware as it does not have ACS capabilities\n");
3210 return;
3211 }
3212
3213 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
3214
3215 /* P2P Request & Completion Redirect */
3216 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
3217
3218 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
3219
3220 pci_info(dev, "disabled ACS redirect\n");
3221}
3222
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003223/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003224 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilities
Allen Kayae21ee62009-10-07 10:27:17 -07003225 * @dev: the PCI device
3226 */
Alex Williamsonc1d61c92016-03-31 16:34:32 -06003227static void pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07003228{
3229 int pos;
3230 u16 cap;
3231 u16 ctrl;
3232
Allen Kayae21ee62009-10-07 10:27:17 -07003233 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
3234 if (!pos)
Alex Williamsonc1d61c92016-03-31 16:34:32 -06003235 return;
Allen Kayae21ee62009-10-07 10:27:17 -07003236
3237 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
3238 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
3239
3240 /* Source Validation */
3241 ctrl |= (cap & PCI_ACS_SV);
3242
3243 /* P2P Request Redirect */
3244 ctrl |= (cap & PCI_ACS_RR);
3245
3246 /* P2P Completion Redirect */
3247 ctrl |= (cap & PCI_ACS_CR);
3248
3249 /* Upstream Forwarding */
3250 ctrl |= (cap & PCI_ACS_UF);
3251
3252 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07003253}
3254
3255/**
3256 * pci_enable_acs - enable ACS if hardware support it
3257 * @dev: the PCI device
3258 */
3259void pci_enable_acs(struct pci_dev *dev)
3260{
3261 if (!pci_acs_enable)
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06003262 goto disable_acs_redir;
Alex Williamson2c744242014-02-03 14:27:33 -07003263
Alex Williamsonc1d61c92016-03-31 16:34:32 -06003264 if (!pci_dev_specific_enable_acs(dev))
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06003265 goto disable_acs_redir;
Alex Williamson2c744242014-02-03 14:27:33 -07003266
Alex Williamsonc1d61c92016-03-31 16:34:32 -06003267 pci_std_enable_acs(dev);
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06003268
3269disable_acs_redir:
3270 /*
3271 * Note: pci_disable_acs_redir() must be called even if ACS was not
3272 * enabled by the kernel because it may have been enabled by
3273 * platform firmware. So if we are told to disable it, we should
3274 * always disable it after setting the kernel's default
3275 * preferences.
3276 */
3277 pci_disable_acs_redir(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07003278}
3279
Alex Williamson0a671192013-06-27 16:39:48 -06003280static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
3281{
3282 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06003283 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06003284
3285 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
3286 if (!pos)
3287 return false;
3288
Alex Williamson83db7e02013-06-27 16:39:54 -06003289 /*
3290 * Except for egress control, capabilities are either required
3291 * or only required if controllable. Features missing from the
3292 * capability field can therefore be assumed as hard-wired enabled.
3293 */
3294 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
3295 acs_flags &= (cap | PCI_ACS_EC);
3296
Alex Williamson0a671192013-06-27 16:39:48 -06003297 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
3298 return (ctrl & acs_flags) == acs_flags;
3299}
3300
Allen Kayae21ee62009-10-07 10:27:17 -07003301/**
Alex Williamsonad805752012-06-11 05:27:07 +00003302 * pci_acs_enabled - test ACS against required flags for a given device
3303 * @pdev: device to test
3304 * @acs_flags: required PCI ACS flags
3305 *
3306 * Return true if the device supports the provided flags. Automatically
3307 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06003308 *
3309 * Note that this interface checks the effective ACS capabilities of the
3310 * device rather than the actual capabilities. For instance, most single
3311 * function endpoints are not required to support ACS because they have no
3312 * opportunity for peer-to-peer access. We therefore return 'true'
3313 * regardless of whether the device exposes an ACS capability. This makes
3314 * it much easier for callers of this function to ignore the actual type
3315 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00003316 */
3317bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
3318{
Alex Williamson0a671192013-06-27 16:39:48 -06003319 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00003320
3321 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
3322 if (ret >= 0)
3323 return ret > 0;
3324
Alex Williamson0a671192013-06-27 16:39:48 -06003325 /*
3326 * Conventional PCI and PCI-X devices never support ACS, either
3327 * effectively or actually. The shared bus topology implies that
3328 * any device on the bus can receive or snoop DMA.
3329 */
Alex Williamsonad805752012-06-11 05:27:07 +00003330 if (!pci_is_pcie(pdev))
3331 return false;
3332
Alex Williamson0a671192013-06-27 16:39:48 -06003333 switch (pci_pcie_type(pdev)) {
3334 /*
3335 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003336 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06003337 * handle them as we would a non-PCIe device.
3338 */
3339 case PCI_EXP_TYPE_PCIE_BRIDGE:
3340 /*
3341 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
3342 * applicable... must never implement an ACS Extended Capability...".
3343 * This seems arbitrary, but we take a conservative interpretation
3344 * of this statement.
3345 */
3346 case PCI_EXP_TYPE_PCI_BRIDGE:
3347 case PCI_EXP_TYPE_RC_EC:
3348 return false;
3349 /*
3350 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
3351 * implement ACS in order to indicate their peer-to-peer capabilities,
3352 * regardless of whether they are single- or multi-function devices.
3353 */
3354 case PCI_EXP_TYPE_DOWNSTREAM:
3355 case PCI_EXP_TYPE_ROOT_PORT:
3356 return pci_acs_flags_enabled(pdev, acs_flags);
3357 /*
3358 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
3359 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003360 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06003361 * device. The footnote for section 6.12 indicates the specific
3362 * PCIe types included here.
3363 */
3364 case PCI_EXP_TYPE_ENDPOINT:
3365 case PCI_EXP_TYPE_UPSTREAM:
3366 case PCI_EXP_TYPE_LEG_END:
3367 case PCI_EXP_TYPE_RC_END:
3368 if (!pdev->multifunction)
3369 break;
3370
Alex Williamson0a671192013-06-27 16:39:48 -06003371 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00003372 }
3373
Alex Williamson0a671192013-06-27 16:39:48 -06003374 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003375 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06003376 * to single function devices with the exception of downstream ports.
3377 */
Alex Williamsonad805752012-06-11 05:27:07 +00003378 return true;
3379}
3380
3381/**
3382 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
3383 * @start: starting downstream device
3384 * @end: ending upstream device or NULL to search to the root bus
3385 * @acs_flags: required flags
3386 *
3387 * Walk up a device tree from start to end testing PCI ACS support. If
3388 * any step along the way does not support the required flags, return false.
3389 */
3390bool pci_acs_path_enabled(struct pci_dev *start,
3391 struct pci_dev *end, u16 acs_flags)
3392{
3393 struct pci_dev *pdev, *parent = start;
3394
3395 do {
3396 pdev = parent;
3397
3398 if (!pci_acs_enabled(pdev, acs_flags))
3399 return false;
3400
3401 if (pci_is_root_bus(pdev->bus))
3402 return (end == NULL);
3403
3404 parent = pdev->bus->self;
3405 } while (pdev != end);
3406
3407 return true;
3408}
3409
3410/**
Christian König276b7382017-10-24 14:40:20 -05003411 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
3412 * @pdev: PCI device
3413 * @bar: BAR to find
3414 *
3415 * Helper to find the position of the ctrl register for a BAR.
3416 * Returns -ENOTSUPP if resizable BARs are not supported at all.
3417 * Returns -ENOENT if no ctrl register for the BAR could be found.
3418 */
3419static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
3420{
3421 unsigned int pos, nbars, i;
3422 u32 ctrl;
3423
3424 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
3425 if (!pos)
3426 return -ENOTSUPP;
3427
3428 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3429 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
3430 PCI_REBAR_CTRL_NBAR_SHIFT;
3431
3432 for (i = 0; i < nbars; i++, pos += 8) {
3433 int bar_idx;
3434
3435 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3436 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
3437 if (bar_idx == bar)
3438 return pos;
3439 }
3440
3441 return -ENOENT;
3442}
3443
3444/**
3445 * pci_rebar_get_possible_sizes - get possible sizes for BAR
3446 * @pdev: PCI device
3447 * @bar: BAR to query
3448 *
3449 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
3450 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
3451 */
3452u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
3453{
3454 int pos;
3455 u32 cap;
3456
3457 pos = pci_rebar_find_pos(pdev, bar);
3458 if (pos < 0)
3459 return 0;
3460
3461 pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
3462 return (cap & PCI_REBAR_CAP_SIZES) >> 4;
3463}
3464
3465/**
3466 * pci_rebar_get_current_size - get the current size of a BAR
3467 * @pdev: PCI device
3468 * @bar: BAR to set size to
3469 *
3470 * Read the size of a BAR from the resizable BAR config.
3471 * Returns size if found or negative error code.
3472 */
3473int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
3474{
3475 int pos;
3476 u32 ctrl;
3477
3478 pos = pci_rebar_find_pos(pdev, bar);
3479 if (pos < 0)
3480 return pos;
3481
3482 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
Christian Königb1277a22018-06-29 19:55:03 -05003483 return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003484}
3485
3486/**
3487 * pci_rebar_set_size - set a new size for a BAR
3488 * @pdev: PCI device
3489 * @bar: BAR to set size to
3490 * @size: new size as defined in the spec (0=1MB, 19=512GB)
3491 *
3492 * Set the new size of a BAR as defined in the spec.
3493 * Returns zero if resizing was successful, error code otherwise.
3494 */
3495int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
3496{
3497 int pos;
3498 u32 ctrl;
3499
3500 pos = pci_rebar_find_pos(pdev, bar);
3501 if (pos < 0)
3502 return pos;
3503
3504 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3505 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05003506 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003507 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
3508 return 0;
3509}
3510
3511/**
Jay Cornwall430a2362018-01-04 19:44:59 -05003512 * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
3513 * @dev: the PCI device
3514 * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
3515 * PCI_EXP_DEVCAP2_ATOMIC_COMP32
3516 * PCI_EXP_DEVCAP2_ATOMIC_COMP64
3517 * PCI_EXP_DEVCAP2_ATOMIC_COMP128
3518 *
3519 * Return 0 if all upstream bridges support AtomicOp routing, egress
3520 * blocking is disabled on all upstream ports, and the root port supports
3521 * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
3522 * AtomicOp completion), or negative otherwise.
3523 */
3524int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
3525{
3526 struct pci_bus *bus = dev->bus;
3527 struct pci_dev *bridge;
3528 u32 cap, ctl2;
3529
3530 if (!pci_is_pcie(dev))
3531 return -EINVAL;
3532
3533 /*
3534 * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
3535 * AtomicOp requesters. For now, we only support endpoints as
3536 * requesters and root ports as completers. No endpoints as
3537 * completers, and no peer-to-peer.
3538 */
3539
3540 switch (pci_pcie_type(dev)) {
3541 case PCI_EXP_TYPE_ENDPOINT:
3542 case PCI_EXP_TYPE_LEG_END:
3543 case PCI_EXP_TYPE_RC_END:
3544 break;
3545 default:
3546 return -EINVAL;
3547 }
3548
3549 while (bus->parent) {
3550 bridge = bus->self;
3551
3552 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
3553
3554 switch (pci_pcie_type(bridge)) {
3555 /* Ensure switch ports support AtomicOp routing */
3556 case PCI_EXP_TYPE_UPSTREAM:
3557 case PCI_EXP_TYPE_DOWNSTREAM:
3558 if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
3559 return -EINVAL;
3560 break;
3561
3562 /* Ensure root port supports all the sizes we care about */
3563 case PCI_EXP_TYPE_ROOT_PORT:
3564 if ((cap & cap_mask) != cap_mask)
3565 return -EINVAL;
3566 break;
3567 }
3568
3569 /* Ensure upstream ports don't block AtomicOps on egress */
Mika Westerbergca784102019-08-22 11:55:53 +03003570 if (pci_pcie_type(bridge) == PCI_EXP_TYPE_UPSTREAM) {
Jay Cornwall430a2362018-01-04 19:44:59 -05003571 pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
3572 &ctl2);
3573 if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
3574 return -EINVAL;
3575 }
3576
3577 bus = bus->parent;
3578 }
3579
3580 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
3581 PCI_EXP_DEVCTL2_ATOMIC_REQ);
3582 return 0;
3583}
3584EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
3585
3586/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003587 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
3588 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08003589 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003590 *
3591 * Perform INTx swizzling for a device behind one level of bridge. This is
3592 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003593 * behind bridges on add-in cards. For devices with ARI enabled, the slot
3594 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
3595 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003596 */
John Crispin3df425f2012-04-12 17:33:07 +02003597u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003598{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003599 int slot;
3600
3601 if (pci_ari_enabled(dev->bus))
3602 slot = 0;
3603 else
3604 slot = PCI_SLOT(dev->devfn);
3605
3606 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003607}
3608
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003609int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003610{
3611 u8 pin;
3612
Kristen Accardi514d2072005-11-02 16:24:39 -08003613 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003614 if (!pin)
3615 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07003616
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09003617 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003618 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003619 dev = dev->bus->self;
3620 }
3621 *bridge = dev;
3622 return pin;
3623}
3624
3625/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003626 * pci_common_swizzle - swizzle INTx all the way to root bridge
3627 * @dev: the PCI device
3628 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3629 *
3630 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3631 * bridges all the way up to a PCI root bus.
3632 */
3633u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3634{
3635 u8 pin = *pinp;
3636
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09003637 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003638 pin = pci_swizzle_interrupt_pin(dev, pin);
3639 dev = dev->bus->self;
3640 }
3641 *pinp = pin;
3642 return PCI_SLOT(dev->devfn);
3643}
Ray Juie6b29de2015-04-08 11:21:33 -07003644EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003645
3646/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003647 * pci_release_region - Release a PCI bar
3648 * @pdev: PCI device whose resources were previously reserved by
3649 * pci_request_region()
3650 * @bar: BAR to release
Linus Torvalds1da177e2005-04-16 15:20:36 -07003651 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003652 * Releases the PCI I/O and memory resources previously reserved by a
3653 * successful call to pci_request_region(). Call this function only
3654 * after all use of the PCI regions has ceased.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003655 */
3656void pci_release_region(struct pci_dev *pdev, int bar)
3657{
Tejun Heo9ac78492007-01-20 16:00:26 +09003658 struct pci_devres *dr;
3659
Linus Torvalds1da177e2005-04-16 15:20:36 -07003660 if (pci_resource_len(pdev, bar) == 0)
3661 return;
3662 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3663 release_region(pci_resource_start(pdev, bar),
3664 pci_resource_len(pdev, bar));
3665 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3666 release_mem_region(pci_resource_start(pdev, bar),
3667 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003668
3669 dr = find_pci_dr(pdev);
3670 if (dr)
3671 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003672}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003673EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003674
3675/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003676 * __pci_request_region - Reserved PCI I/O and memory resource
3677 * @pdev: PCI device whose resources are to be reserved
3678 * @bar: BAR to be reserved
3679 * @res_name: Name to be associated with resource.
3680 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003681 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003682 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3683 * being reserved by owner @res_name. Do not access any
3684 * address inside the PCI regions unless this call returns
3685 * successfully.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003686 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003687 * If @exclusive is set, then the region is marked so that userspace
3688 * is explicitly not allowed to map the resource via /dev/mem or
3689 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003690 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003691 * Returns 0 on success, or %EBUSY on error. A warning
3692 * message is also printed on failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003693 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003694static int __pci_request_region(struct pci_dev *pdev, int bar,
3695 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003696{
Tejun Heo9ac78492007-01-20 16:00:26 +09003697 struct pci_devres *dr;
3698
Linus Torvalds1da177e2005-04-16 15:20:36 -07003699 if (pci_resource_len(pdev, bar) == 0)
3700 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003701
Linus Torvalds1da177e2005-04-16 15:20:36 -07003702 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3703 if (!request_region(pci_resource_start(pdev, bar),
3704 pci_resource_len(pdev, bar), res_name))
3705 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003706 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003707 if (!__request_mem_region(pci_resource_start(pdev, bar),
3708 pci_resource_len(pdev, bar), res_name,
3709 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003710 goto err_out;
3711 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003712
3713 dr = find_pci_dr(pdev);
3714 if (dr)
3715 dr->region_mask |= 1 << bar;
3716
Linus Torvalds1da177e2005-04-16 15:20:36 -07003717 return 0;
3718
3719err_out:
Frederick Lawler7506dc72018-01-18 12:55:24 -06003720 pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003721 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003722 return -EBUSY;
3723}
3724
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003725/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003726 * pci_request_region - Reserve PCI I/O and memory resource
3727 * @pdev: PCI device whose resources are to be reserved
3728 * @bar: BAR to be reserved
3729 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003730 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003731 * Mark the PCI region associated with PCI device @pdev BAR @bar as
3732 * being reserved by owner @res_name. Do not access any
3733 * address inside the PCI regions unless this call returns
3734 * successfully.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003735 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003736 * Returns 0 on success, or %EBUSY on error. A warning
3737 * message is also printed on failure.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003738 */
3739int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3740{
3741 return __pci_request_region(pdev, bar, res_name, 0);
3742}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003743EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003744
3745/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003746 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3747 * @pdev: PCI device whose resources were previously reserved
3748 * @bars: Bitmask of BARs to be released
3749 *
3750 * Release selected PCI I/O and memory resources previously reserved.
3751 * Call this function only after all use of the PCI regions has ceased.
3752 */
3753void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3754{
3755 int i;
3756
3757 for (i = 0; i < 6; i++)
3758 if (bars & (1 << i))
3759 pci_release_region(pdev, i);
3760}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003761EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003762
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003763static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003764 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003765{
3766 int i;
3767
3768 for (i = 0; i < 6; i++)
3769 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003770 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003771 goto err_out;
3772 return 0;
3773
3774err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003775 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003776 if (bars & (1 << i))
3777 pci_release_region(pdev, i);
3778
3779 return -EBUSY;
3780}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003781
Arjan van de Vene8de1482008-10-22 19:55:31 -07003782
3783/**
3784 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3785 * @pdev: PCI device whose resources are to be reserved
3786 * @bars: Bitmask of BARs to be requested
3787 * @res_name: Name to be associated with resource
3788 */
3789int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3790 const char *res_name)
3791{
3792 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3793}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003794EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003795
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003796int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3797 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003798{
3799 return __pci_request_selected_regions(pdev, bars, res_name,
3800 IORESOURCE_EXCLUSIVE);
3801}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003802EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003803
Linus Torvalds1da177e2005-04-16 15:20:36 -07003804/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003805 * pci_release_regions - Release reserved PCI I/O and memory resources
3806 * @pdev: PCI device whose resources were previously reserved by
3807 * pci_request_regions()
Linus Torvalds1da177e2005-04-16 15:20:36 -07003808 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003809 * Releases all PCI I/O and memory resources previously reserved by a
3810 * successful call to pci_request_regions(). Call this function only
3811 * after all use of the PCI regions has ceased.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003812 */
3813
3814void pci_release_regions(struct pci_dev *pdev)
3815{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003816 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003817}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003818EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003819
3820/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003821 * pci_request_regions - Reserve PCI I/O and memory resources
3822 * @pdev: PCI device whose resources are to be reserved
3823 * @res_name: Name to be associated with resource.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003824 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003825 * Mark all PCI regions associated with PCI device @pdev as
3826 * being reserved by owner @res_name. Do not access any
3827 * address inside the PCI regions unless this call returns
3828 * successfully.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003829 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003830 * Returns 0 on success, or %EBUSY on error. A warning
3831 * message is also printed on failure.
Linus Torvalds1da177e2005-04-16 15:20:36 -07003832 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05003833int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003834{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003835 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003836}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003837EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003838
3839/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003840 * pci_request_regions_exclusive - Reserve PCI I/O and memory resources
3841 * @pdev: PCI device whose resources are to be reserved
3842 * @res_name: Name to be associated with resource.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003843 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003844 * Mark all PCI regions associated with PCI device @pdev as being reserved
3845 * by owner @res_name. Do not access any address inside the PCI regions
3846 * unless this call returns successfully.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003847 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003848 * pci_request_regions_exclusive() will mark the region so that /dev/mem
3849 * and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003850 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003851 * Returns 0 on success, or %EBUSY on error. A warning message is also
3852 * printed on failure.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003853 */
3854int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3855{
3856 return pci_request_selected_regions_exclusive(pdev,
3857 ((1 << 6) - 1), res_name);
3858}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003859EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003860
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003861/*
3862 * Record the PCI IO range (expressed as CPU physical address + size).
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003863 * Return a negative value if an error has occurred, zero otherwise
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003864 */
Gabriele Paolonifcfaab32018-03-15 02:15:52 +08003865int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
3866 resource_size_t size)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003867{
Zhichang Yuan57453922018-03-15 02:15:53 +08003868 int ret = 0;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003869#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08003870 struct logic_pio_hwaddr *range;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003871
Zhichang Yuan57453922018-03-15 02:15:53 +08003872 if (!size || addr + size < addr)
3873 return -EINVAL;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003874
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003875 range = kzalloc(sizeof(*range), GFP_ATOMIC);
Zhichang Yuan57453922018-03-15 02:15:53 +08003876 if (!range)
3877 return -ENOMEM;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003878
Zhichang Yuan57453922018-03-15 02:15:53 +08003879 range->fwnode = fwnode;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003880 range->size = size;
Zhichang Yuan57453922018-03-15 02:15:53 +08003881 range->hw_start = addr;
3882 range->flags = LOGIC_PIO_CPU_MMIO;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003883
Zhichang Yuan57453922018-03-15 02:15:53 +08003884 ret = logic_pio_register_range(range);
3885 if (ret)
3886 kfree(range);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003887#endif
3888
Zhichang Yuan57453922018-03-15 02:15:53 +08003889 return ret;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003890}
3891
3892phys_addr_t pci_pio_to_address(unsigned long pio)
3893{
3894 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
3895
3896#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08003897 if (pio >= MMIO_UPPER_LIMIT)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003898 return address;
3899
Zhichang Yuan57453922018-03-15 02:15:53 +08003900 address = logic_pio_to_hwaddr(pio);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003901#endif
3902
3903 return address;
3904}
3905
3906unsigned long __weak pci_address_to_pio(phys_addr_t address)
3907{
3908#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08003909 return logic_pio_trans_cpuaddr(address);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003910#else
3911 if (address > IO_SPACE_LIMIT)
3912 return (unsigned long)-1;
3913
3914 return (unsigned long) address;
3915#endif
3916}
3917
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003918/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003919 * pci_remap_iospace - Remap the memory mapped I/O space
3920 * @res: Resource describing the I/O space
3921 * @phys_addr: physical address of range to be mapped
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003922 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003923 * Remap the memory mapped I/O space described by the @res and the CPU
3924 * physical address @phys_addr into virtual address space. Only
3925 * architectures that have memory mapped IO functions defined (and the
3926 * PCI_IOBASE value defined) should call this function.
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003927 */
Lorenzo Pieralisi7b309ae2017-04-19 17:48:50 +01003928int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003929{
3930#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3931 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3932
3933 if (!(res->flags & IORESOURCE_IO))
3934 return -EINVAL;
3935
3936 if (res->end > IO_SPACE_LIMIT)
3937 return -EINVAL;
3938
3939 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3940 pgprot_device(PAGE_KERNEL));
3941#else
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003942 /*
3943 * This architecture does not have memory mapped I/O space,
3944 * so this function should never be called
3945 */
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003946 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3947 return -ENODEV;
3948#endif
3949}
Brian Norrisf90b0872017-03-09 18:46:16 -08003950EXPORT_SYMBOL(pci_remap_iospace);
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003951
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003952/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003953 * pci_unmap_iospace - Unmap the memory mapped I/O space
3954 * @res: resource to be unmapped
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003955 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06003956 * Unmap the CPU virtual address @res from virtual address space. Only
3957 * architectures that have memory mapped IO functions defined (and the
3958 * PCI_IOBASE value defined) should call this function.
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003959 */
3960void pci_unmap_iospace(struct resource *res)
3961{
3962#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3963 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3964
3965 unmap_kernel_range(vaddr, resource_size(res));
3966#endif
3967}
Brian Norrisf90b0872017-03-09 18:46:16 -08003968EXPORT_SYMBOL(pci_unmap_iospace);
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003969
Sergei Shtylyova5fb9fb2018-07-18 15:40:26 -05003970static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
3971{
3972 struct resource **res = ptr;
3973
3974 pci_unmap_iospace(*res);
3975}
3976
3977/**
3978 * devm_pci_remap_iospace - Managed pci_remap_iospace()
3979 * @dev: Generic device to remap IO address for
3980 * @res: Resource describing the I/O space
3981 * @phys_addr: physical address of range to be mapped
3982 *
3983 * Managed pci_remap_iospace(). Map is automatically unmapped on driver
3984 * detach.
3985 */
3986int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
3987 phys_addr_t phys_addr)
3988{
3989 const struct resource **ptr;
3990 int error;
3991
3992 ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
3993 if (!ptr)
3994 return -ENOMEM;
3995
3996 error = pci_remap_iospace(res, phys_addr);
3997 if (error) {
3998 devres_free(ptr);
3999 } else {
4000 *ptr = res;
4001 devres_add(dev, ptr);
4002 }
4003
4004 return error;
4005}
4006EXPORT_SYMBOL(devm_pci_remap_iospace);
4007
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004008/**
4009 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
4010 * @dev: Generic device to remap IO address for
4011 * @offset: Resource address to map
4012 * @size: Size of map
4013 *
4014 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
4015 * detach.
4016 */
4017void __iomem *devm_pci_remap_cfgspace(struct device *dev,
4018 resource_size_t offset,
4019 resource_size_t size)
4020{
4021 void __iomem **ptr, *addr;
4022
4023 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
4024 if (!ptr)
4025 return NULL;
4026
4027 addr = pci_remap_cfgspace(offset, size);
4028 if (addr) {
4029 *ptr = addr;
4030 devres_add(dev, ptr);
4031 } else
4032 devres_free(ptr);
4033
4034 return addr;
4035}
4036EXPORT_SYMBOL(devm_pci_remap_cfgspace);
4037
4038/**
4039 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
4040 * @dev: generic device to handle the resource for
4041 * @res: configuration space resource to be handled
4042 *
4043 * Checks that a resource is a valid memory region, requests the memory
4044 * region and ioremaps with pci_remap_cfgspace() API that ensures the
4045 * proper PCI configuration space memory attributes are guaranteed.
4046 *
4047 * All operations are managed and will be undone on driver detach.
4048 *
4049 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
Randy Dunlap505fb742017-10-29 17:07:11 -07004050 * on failure. Usage example::
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01004051 *
4052 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4053 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
4054 * if (IS_ERR(base))
4055 * return PTR_ERR(base);
4056 */
4057void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
4058 struct resource *res)
4059{
4060 resource_size_t size;
4061 const char *name;
4062 void __iomem *dest_ptr;
4063
4064 BUG_ON(!dev);
4065
4066 if (!res || resource_type(res) != IORESOURCE_MEM) {
4067 dev_err(dev, "invalid resource\n");
4068 return IOMEM_ERR_PTR(-EINVAL);
4069 }
4070
4071 size = resource_size(res);
4072 name = res->name ?: dev_name(dev);
4073
4074 if (!devm_request_mem_region(dev, res->start, size, name)) {
4075 dev_err(dev, "can't request region for resource %pR\n", res);
4076 return IOMEM_ERR_PTR(-EBUSY);
4077 }
4078
4079 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
4080 if (!dest_ptr) {
4081 dev_err(dev, "ioremap failed for resource %pR\n", res);
4082 devm_release_mem_region(dev, res->start, size);
4083 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
4084 }
4085
4086 return dest_ptr;
4087}
4088EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
4089
Ben Hutchings6a479072008-12-23 03:08:29 +00004090static void __pci_set_master(struct pci_dev *dev, bool enable)
4091{
4092 u16 old_cmd, cmd;
4093
4094 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
4095 if (enable)
4096 cmd = old_cmd | PCI_COMMAND_MASTER;
4097 else
4098 cmd = old_cmd & ~PCI_COMMAND_MASTER;
4099 if (cmd != old_cmd) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004100 pci_dbg(dev, "%s bus mastering\n",
Ben Hutchings6a479072008-12-23 03:08:29 +00004101 enable ? "enabling" : "disabling");
4102 pci_write_config_word(dev, PCI_COMMAND, cmd);
4103 }
4104 dev->is_busmaster = enable;
4105}
Arjan van de Vene8de1482008-10-22 19:55:31 -07004106
4107/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06004108 * pcibios_setup - process "pci=" kernel boot arguments
4109 * @str: string used to pass in "pci=" kernel boot arguments
4110 *
4111 * Process kernel boot arguments. This is the default implementation.
4112 * Architecture specific implementations can override this as necessary.
4113 */
4114char * __weak __init pcibios_setup(char *str)
4115{
4116 return str;
4117}
4118
4119/**
Myron Stowe96c55902011-10-28 15:48:38 -06004120 * pcibios_set_master - enable PCI bus-mastering for device dev
4121 * @dev: the PCI device to enable
4122 *
4123 * Enables PCI bus-mastering for the device. This is the default
4124 * implementation. Architecture specific implementations can override
4125 * this if necessary.
4126 */
4127void __weak pcibios_set_master(struct pci_dev *dev)
4128{
4129 u8 lat;
4130
Myron Stowef6766782011-10-28 15:49:20 -06004131 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
4132 if (pci_is_pcie(dev))
4133 return;
4134
Myron Stowe96c55902011-10-28 15:48:38 -06004135 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
4136 if (lat < 16)
4137 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
4138 else if (lat > pcibios_max_latency)
4139 lat = pcibios_max_latency;
4140 else
4141 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06004142
Myron Stowe96c55902011-10-28 15:48:38 -06004143 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
4144}
4145
4146/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004147 * pci_set_master - enables bus-mastering for device dev
4148 * @dev: the PCI device to enable
4149 *
4150 * Enables bus-mastering on the device and calls pcibios_set_master()
4151 * to do the needed arch specific settings.
4152 */
Ben Hutchings6a479072008-12-23 03:08:29 +00004153void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004154{
Ben Hutchings6a479072008-12-23 03:08:29 +00004155 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004156 pcibios_set_master(dev);
4157}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004158EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004159
Ben Hutchings6a479072008-12-23 03:08:29 +00004160/**
4161 * pci_clear_master - disables bus-mastering for device dev
4162 * @dev: the PCI device to disable
4163 */
4164void pci_clear_master(struct pci_dev *dev)
4165{
4166 __pci_set_master(dev, false);
4167}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004168EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00004169
Linus Torvalds1da177e2005-04-16 15:20:36 -07004170/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004171 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
4172 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07004173 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004174 * Helper function for pci_set_mwi.
4175 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004176 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
4177 *
4178 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4179 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09004180int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004181{
4182 u8 cacheline_size;
4183
4184 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09004185 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004186
4187 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
4188 equal to or multiple of the right value. */
4189 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4190 if (cacheline_size >= pci_cache_line_size &&
4191 (cacheline_size % pci_cache_line_size) == 0)
4192 return 0;
4193
4194 /* Write the correct value. */
4195 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
4196 /* Read it back. */
4197 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4198 if (cacheline_size == pci_cache_line_size)
4199 return 0;
4200
Mohan Kumar34c6b712019-04-20 07:07:20 +03004201 pci_info(dev, "cache line size of %d is not supported\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04004202 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004203
4204 return -EINVAL;
4205}
Tejun Heo15ea76d2009-09-22 17:34:48 +09004206EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
4207
Linus Torvalds1da177e2005-04-16 15:20:36 -07004208/**
4209 * pci_set_mwi - enables memory-write-invalidate PCI transaction
4210 * @dev: the PCI device for which MWI is enabled
4211 *
Randy Dunlap694625c2007-07-09 11:55:54 -07004212 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004213 *
4214 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4215 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004216int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004217{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004218#ifdef PCI_DISABLE_MWI
4219 return 0;
4220#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004221 int rc;
4222 u16 cmd;
4223
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004224 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004225 if (rc)
4226 return rc;
4227
4228 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004229 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004230 pci_dbg(dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004231 cmd |= PCI_COMMAND_INVALIDATE;
4232 pci_write_config_word(dev, PCI_COMMAND, cmd);
4233 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004234 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004235#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004236}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004237EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004238
4239/**
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01004240 * pcim_set_mwi - a device-managed pci_set_mwi()
4241 * @dev: the PCI device for which MWI is enabled
4242 *
4243 * Managed pci_set_mwi().
4244 *
4245 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4246 */
4247int pcim_set_mwi(struct pci_dev *dev)
4248{
4249 struct pci_devres *dr;
4250
4251 dr = find_pci_dr(dev);
4252 if (!dr)
4253 return -ENOMEM;
4254
4255 dr->mwi = 1;
4256 return pci_set_mwi(dev);
4257}
4258EXPORT_SYMBOL(pcim_set_mwi);
4259
4260/**
Randy Dunlap694625c2007-07-09 11:55:54 -07004261 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
4262 * @dev: the PCI device for which MWI is enabled
4263 *
4264 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
4265 * Callers are not required to check the return value.
4266 *
4267 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4268 */
4269int pci_try_set_mwi(struct pci_dev *dev)
4270{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004271#ifdef PCI_DISABLE_MWI
4272 return 0;
4273#else
4274 return pci_set_mwi(dev);
4275#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07004276}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004277EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07004278
4279/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004280 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
4281 * @dev: the PCI device to disable
4282 *
4283 * Disables PCI Memory-Write-Invalidate transaction on the device
4284 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004285void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004286{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004287#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07004288 u16 cmd;
4289
4290 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4291 if (cmd & PCI_COMMAND_INVALIDATE) {
4292 cmd &= ~PCI_COMMAND_INVALIDATE;
4293 pci_write_config_word(dev, PCI_COMMAND, cmd);
4294 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004295#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004296}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004297EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004298
Brett M Russa04ce0f2005-08-15 15:23:41 -04004299/**
4300 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07004301 * @pdev: the PCI device to operate on
4302 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04004303 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004304 * Enables/disables PCI INTx for device @pdev
Brett M Russa04ce0f2005-08-15 15:23:41 -04004305 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004306void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004307{
4308 u16 pci_command, new;
4309
4310 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
4311
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004312 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004313 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004314 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04004315 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04004316
4317 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09004318 struct pci_devres *dr;
4319
Brett M Russ2fd9d742005-09-09 10:02:22 -07004320 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09004321
4322 dr = find_pci_dr(pdev);
4323 if (dr && !dr->restore_intx) {
4324 dr->restore_intx = 1;
4325 dr->orig_intx = !enable;
4326 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04004327 }
4328}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004329EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04004330
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004331static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
4332{
4333 struct pci_bus *bus = dev->bus;
4334 bool mask_updated = true;
4335 u32 cmd_status_dword;
4336 u16 origcmd, newcmd;
4337 unsigned long flags;
4338 bool irq_pending;
4339
4340 /*
4341 * We do a single dword read to retrieve both command and status.
4342 * Document assumptions that make this possible.
4343 */
4344 BUILD_BUG_ON(PCI_COMMAND % 4);
4345 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
4346
4347 raw_spin_lock_irqsave(&pci_lock, flags);
4348
4349 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
4350
4351 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
4352
4353 /*
4354 * Check interrupt status register to see whether our device
4355 * triggered the interrupt (when masking) or the next IRQ is
4356 * already pending (when unmasking).
4357 */
4358 if (mask != irq_pending) {
4359 mask_updated = false;
4360 goto done;
4361 }
4362
4363 origcmd = cmd_status_dword;
4364 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
4365 if (mask)
4366 newcmd |= PCI_COMMAND_INTX_DISABLE;
4367 if (newcmd != origcmd)
4368 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
4369
4370done:
4371 raw_spin_unlock_irqrestore(&pci_lock, flags);
4372
4373 return mask_updated;
4374}
4375
4376/**
4377 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004378 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004379 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004380 * Check if the device dev has its INTx line asserted, mask it and return
4381 * true in that case. False is returned if no interrupt was pending.
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004382 */
4383bool pci_check_and_mask_intx(struct pci_dev *dev)
4384{
4385 return pci_check_and_set_intx_mask(dev, true);
4386}
4387EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
4388
4389/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07004390 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004391 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004392 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004393 * Check if the device dev has its INTx line asserted, unmask it if not and
4394 * return true. False is returned and the mask remains active if there was
4395 * still an interrupt pending.
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004396 */
4397bool pci_check_and_unmask_intx(struct pci_dev *dev)
4398{
4399 return pci_check_and_set_intx_mask(dev, false);
4400}
4401EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
4402
Casey Leedom3775a202013-08-06 15:48:36 +05304403/**
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004404 * pci_wait_for_pending_transaction - wait for pending transaction
Casey Leedom3775a202013-08-06 15:48:36 +05304405 * @dev: the PCI device to operate on
4406 *
4407 * Return 0 if transaction is pending 1 otherwise.
4408 */
4409int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004410{
Alex Williamson157e8762013-12-17 16:43:39 -07004411 if (!pci_is_pcie(dev))
4412 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004413
Gavin Shand0b4cc42014-05-19 13:06:46 +10004414 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
4415 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05304416}
4417EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08004418
Sinan Kayaa2758b62018-02-27 14:14:10 -06004419static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout)
Alex Williamson5adecf82016-02-22 13:05:48 -07004420{
Sinan Kayaa2758b62018-02-27 14:14:10 -06004421 int delay = 1;
Alex Williamson5adecf82016-02-22 13:05:48 -07004422 u32 id;
4423
Sinan Kaya821cdad2017-08-29 14:45:45 -05004424 /*
Sinan Kayaa2758b62018-02-27 14:14:10 -06004425 * After reset, the device should not silently discard config
Sinan Kaya821cdad2017-08-29 14:45:45 -05004426 * requests, but it may still indicate that it needs more time by
4427 * responding to them with CRS completions. The Root Port will
4428 * generally synthesize ~0 data to complete the read (except when
4429 * CRS SV is enabled and the read was for the Vendor ID; in that
4430 * case it synthesizes 0x0001 data).
4431 *
4432 * Wait for the device to return a non-CRS completion. Read the
4433 * Command register instead of Vendor ID so we don't have to
4434 * contend with the CRS SV value.
4435 */
4436 pci_read_config_dword(dev, PCI_COMMAND, &id);
4437 while (id == ~0) {
4438 if (delay > timeout) {
Sinan Kayaa2758b62018-02-27 14:14:10 -06004439 pci_warn(dev, "not ready %dms after %s; giving up\n",
4440 delay - 1, reset_type);
Sinan Kaya91295d72018-02-27 14:14:08 -06004441 return -ENOTTY;
Sinan Kaya821cdad2017-08-29 14:45:45 -05004442 }
4443
4444 if (delay > 1000)
Sinan Kayaa2758b62018-02-27 14:14:10 -06004445 pci_info(dev, "not ready %dms after %s; waiting\n",
4446 delay - 1, reset_type);
Sinan Kaya821cdad2017-08-29 14:45:45 -05004447
4448 msleep(delay);
4449 delay *= 2;
4450 pci_read_config_dword(dev, PCI_COMMAND, &id);
4451 }
4452
4453 if (delay > 1000)
Sinan Kayaa2758b62018-02-27 14:14:10 -06004454 pci_info(dev, "ready %dms after %s\n", delay - 1,
4455 reset_type);
Sinan Kaya91295d72018-02-27 14:14:08 -06004456
4457 return 0;
Alex Williamson5adecf82016-02-22 13:05:48 -07004458}
4459
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004460/**
4461 * pcie_has_flr - check if a device supports function level resets
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004462 * @dev: device to check
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004463 *
4464 * Returns true if the device advertises support for PCIe function level
4465 * resets.
4466 */
Alex Williamson2d2917f2018-08-09 14:04:14 -06004467bool pcie_has_flr(struct pci_dev *dev)
Casey Leedom3775a202013-08-06 15:48:36 +05304468{
4469 u32 cap;
4470
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004471 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004472 return false;
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004473
Casey Leedom3775a202013-08-06 15:48:36 +05304474 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004475 return cap & PCI_EXP_DEVCAP_FLR;
4476}
Alex Williamson2d2917f2018-08-09 14:04:14 -06004477EXPORT_SYMBOL_GPL(pcie_has_flr);
Casey Leedom3775a202013-08-06 15:48:36 +05304478
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004479/**
4480 * pcie_flr - initiate a PCIe function level reset
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004481 * @dev: device to reset
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004482 *
4483 * Initiate a function level reset on @dev. The caller should ensure the
4484 * device supports FLR before calling this function, e.g. by using the
4485 * pcie_has_flr() helper.
4486 */
Sinan Kaya91295d72018-02-27 14:14:08 -06004487int pcie_flr(struct pci_dev *dev)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004488{
Casey Leedom3775a202013-08-06 15:48:36 +05304489 if (!pci_wait_for_pending_transaction(dev))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004490 pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05304491
Jiang Liu59875ae2012-07-24 17:20:06 +08004492 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004493
Felipe Balbid6112f82018-09-07 09:16:51 +03004494 if (dev->imm_ready)
4495 return 0;
4496
Sinan Kayaa2758b62018-02-27 14:14:10 -06004497 /*
4498 * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within
4499 * 100ms, but may silently discard requests while the FLR is in
4500 * progress. Wait 100ms before trying to access the device.
4501 */
4502 msleep(100);
4503
4504 return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004505}
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004506EXPORT_SYMBOL_GPL(pcie_flr);
Sheng Yangd91cdc72008-11-11 17:17:47 +08004507
Yu Zhao8c1c6992009-06-13 15:52:13 +08004508static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08004509{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004510 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08004511 u8 cap;
4512
Yu Zhao8c1c6992009-06-13 15:52:13 +08004513 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
4514 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08004515 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08004516
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004517 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4518 return -ENOTTY;
4519
Yu Zhao8c1c6992009-06-13 15:52:13 +08004520 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08004521 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
4522 return -ENOTTY;
4523
4524 if (probe)
4525 return 0;
4526
Alex Williamsond066c942014-06-17 15:40:13 -06004527 /*
4528 * Wait for Transaction Pending bit to clear. A word-aligned test
Bjorn Helgaasf6b6aef2019-05-30 08:05:58 -05004529 * is used, so we use the control offset rather than status and shift
Alex Williamsond066c942014-06-17 15:40:13 -06004530 * the test bit to match.
4531 */
Gavin Shanbb383e22014-11-12 13:41:51 +11004532 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06004533 PCI_AF_STATUS_TP << 8))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004534 pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08004535
Yu Zhao8c1c6992009-06-13 15:52:13 +08004536 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004537
Felipe Balbid6112f82018-09-07 09:16:51 +03004538 if (dev->imm_ready)
4539 return 0;
4540
Sinan Kayaa2758b62018-02-27 14:14:10 -06004541 /*
4542 * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006,
4543 * updated 27 July 2006; a device must complete an FLR within
4544 * 100ms, but may silently discard requests while the FLR is in
4545 * progress. Wait 100ms before trying to access the device.
4546 */
4547 msleep(100);
4548
4549 return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang1ca88792008-11-11 17:17:48 +08004550}
4551
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004552/**
4553 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4554 * @dev: Device to reset.
4555 * @probe: If set, only check if the device can be reset this way.
4556 *
4557 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
4558 * unset, it will be reinitialized internally when going from PCI_D3hot to
4559 * PCI_D0. If that's the case and the device is not in a low-power state
4560 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
4561 *
4562 * NOTE: This causes the caller to sleep for twice the device power transition
4563 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004564 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004565 * Moreover, only devices in D0 can be reset by this function.
4566 */
Yu Zhaof85876b2009-06-13 15:52:14 +08004567static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08004568{
Yu Zhaof85876b2009-06-13 15:52:14 +08004569 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004570
Alex Williamson51e53732014-11-21 11:24:08 -07004571 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08004572 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004573
Yu Zhaof85876b2009-06-13 15:52:14 +08004574 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
4575 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
4576 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08004577
Yu Zhaof85876b2009-06-13 15:52:14 +08004578 if (probe)
4579 return 0;
4580
4581 if (dev->current_state != PCI_D0)
4582 return -EINVAL;
4583
4584 csr &= ~PCI_PM_CTRL_STATE_MASK;
4585 csr |= PCI_D3hot;
4586 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004587 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004588
4589 csr &= ~PCI_PM_CTRL_STATE_MASK;
4590 csr |= PCI_D0;
4591 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004592 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004593
Bjorn Helgaas993cc6d2019-10-28 08:27:00 -05004594 return pci_dev_wait(dev, "PM D3hot->D0", PCIE_RESET_READY_POLL_MS);
Yu Zhaof85876b2009-06-13 15:52:14 +08004595}
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004596/**
Mika Westerberg0617bde2019-08-07 13:57:18 +03004597 * pcie_wait_for_link - Wait until link is active or inactive
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004598 * @pdev: Bridge device
4599 * @active: waiting for active or inactive?
4600 *
4601 * Use this to wait till link becomes active or inactive.
4602 */
Mika Westerberg0617bde2019-08-07 13:57:18 +03004603bool pcie_wait_for_link(struct pci_dev *pdev, bool active)
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004604{
4605 int timeout = 1000;
4606 bool ret;
4607 u16 lnk_status;
4608
Keith Buschf0157162018-09-20 10:27:17 -06004609 /*
4610 * Some controllers might not implement link active reporting. In this
4611 * case, we wait for 1000 + 100 ms.
4612 */
4613 if (!pdev->link_active_reporting) {
4614 msleep(1100);
4615 return true;
4616 }
4617
4618 /*
4619 * PCIe r4.0 sec 6.6.1, a component must enter LTSSM Detect within 20ms,
4620 * after which we should expect an link active if the reset was
4621 * successful. If so, software must wait a minimum 100ms before sending
4622 * configuration requests to devices downstream this port.
4623 *
4624 * If the link fails to activate, either the device was physically
4625 * removed or the link is permanently failed.
4626 */
4627 if (active)
4628 msleep(20);
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004629 for (;;) {
4630 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
4631 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
4632 if (ret == active)
Keith Buschf0157162018-09-20 10:27:17 -06004633 break;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004634 if (timeout <= 0)
4635 break;
4636 msleep(10);
4637 timeout -= 10;
4638 }
Keith Buschf0157162018-09-20 10:27:17 -06004639 if (active && ret)
Mika Westerberg0617bde2019-08-07 13:57:18 +03004640 msleep(100);
Keith Buschf0157162018-09-20 10:27:17 -06004641 else if (ret != active)
4642 pci_info(pdev, "Data Link Layer Link Active not %s in 1000 msec\n",
4643 active ? "set" : "cleared");
4644 return ret == active;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004645}
Yu Zhaof85876b2009-06-13 15:52:14 +08004646
Gavin Shan9e330022014-06-19 17:22:44 +10004647void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004648{
4649 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06004650
4651 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4652 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4653 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06004654
Alex Williamsonde0c5482013-08-08 14:10:13 -06004655 /*
4656 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004657 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06004658 */
4659 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06004660
4661 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4662 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06004663
4664 /*
4665 * Trhfa for conventional PCI is 2^25 clock cycles.
4666 * Assuming a minimum 33MHz clock this results in a 1s
4667 * delay before we can consider subordinate devices to
4668 * be re-initialized. PCIe has some ways to shorten this,
4669 * but we don't make use of them yet.
4670 */
4671 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06004672}
Gavin Shand92a2082014-04-24 18:00:24 +10004673
Gavin Shan9e330022014-06-19 17:22:44 +10004674void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4675{
4676 pci_reset_secondary_bus(dev);
4677}
4678
Gavin Shand92a2082014-04-24 18:00:24 +10004679/**
Sinan Kaya381634c2018-07-19 18:04:11 -05004680 * pci_bridge_secondary_bus_reset - Reset the secondary bus on a PCI bridge.
Gavin Shand92a2082014-04-24 18:00:24 +10004681 * @dev: Bridge device
4682 *
4683 * Use the bridge control register to assert reset on the secondary bus.
4684 * Devices on the secondary bus are left in power-on state.
4685 */
Sinan Kaya381634c2018-07-19 18:04:11 -05004686int pci_bridge_secondary_bus_reset(struct pci_dev *dev)
Gavin Shand92a2082014-04-24 18:00:24 +10004687{
4688 pcibios_reset_secondary_bus(dev);
Sinan Kaya01fd61c2018-02-27 14:14:11 -06004689
Sinan Kaya6b2f13512018-02-27 14:14:12 -06004690 return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS);
Gavin Shand92a2082014-04-24 18:00:24 +10004691}
Dennis Dalessandrobfc45602018-08-31 10:34:14 -07004692EXPORT_SYMBOL_GPL(pci_bridge_secondary_bus_reset);
Alex Williamson64e86742013-08-08 14:09:24 -06004693
4694static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
4695{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004696 struct pci_dev *pdev;
4697
Alex Williamsonf331a852015-01-15 18:16:04 -06004698 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4699 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004700 return -ENOTTY;
4701
4702 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4703 if (pdev != dev)
4704 return -ENOTTY;
4705
4706 if (probe)
4707 return 0;
4708
Sinan Kaya381634c2018-07-19 18:04:11 -05004709 return pci_bridge_secondary_bus_reset(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004710}
4711
Alex Williamson608c3882013-08-08 14:09:43 -06004712static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4713{
4714 int rc = -ENOTTY;
4715
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02004716 if (!hotplug || !try_module_get(hotplug->owner))
Alex Williamson608c3882013-08-08 14:09:43 -06004717 return rc;
4718
4719 if (hotplug->ops->reset_slot)
4720 rc = hotplug->ops->reset_slot(hotplug, probe);
4721
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02004722 module_put(hotplug->owner);
Alex Williamson608c3882013-08-08 14:09:43 -06004723
4724 return rc;
4725}
4726
4727static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4728{
4729 struct pci_dev *pdev;
4730
Alex Williamsonf331a852015-01-15 18:16:04 -06004731 if (dev->subordinate || !dev->slot ||
4732 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06004733 return -ENOTTY;
4734
4735 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4736 if (pdev != dev && pdev->slot == dev->slot)
4737 return -ENOTTY;
4738
4739 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
4740}
4741
Alex Williamson77cb9852013-08-08 14:09:49 -06004742static void pci_dev_lock(struct pci_dev *dev)
4743{
4744 pci_cfg_access_lock(dev);
4745 /* block PM suspend, driver probe, etc. */
4746 device_lock(&dev->dev);
4747}
4748
Alex Williamson61cf16d2013-12-16 15:14:31 -07004749/* Return 1 on successful lock, 0 on contention */
4750static int pci_dev_trylock(struct pci_dev *dev)
4751{
4752 if (pci_cfg_access_trylock(dev)) {
4753 if (device_trylock(&dev->dev))
4754 return 1;
4755 pci_cfg_access_unlock(dev);
4756 }
4757
4758 return 0;
4759}
4760
Alex Williamson77cb9852013-08-08 14:09:49 -06004761static void pci_dev_unlock(struct pci_dev *dev)
4762{
4763 device_unlock(&dev->dev);
4764 pci_cfg_access_unlock(dev);
4765}
4766
Christoph Hellwig775755e2017-06-01 13:10:38 +02004767static void pci_dev_save_and_disable(struct pci_dev *dev)
Keith Busch3ebe7f92014-05-02 10:40:42 -06004768{
4769 const struct pci_error_handlers *err_handler =
4770 dev->driver ? dev->driver->err_handler : NULL;
Keith Busch3ebe7f92014-05-02 10:40:42 -06004771
Christoph Hellwigb014e962017-06-01 13:10:37 +02004772 /*
Christoph Hellwig775755e2017-06-01 13:10:38 +02004773 * dev->driver->err_handler->reset_prepare() is protected against
Christoph Hellwigb014e962017-06-01 13:10:37 +02004774 * races with ->remove() by the device lock, which must be held by
4775 * the caller.
4776 */
Christoph Hellwig775755e2017-06-01 13:10:38 +02004777 if (err_handler && err_handler->reset_prepare)
4778 err_handler->reset_prepare(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06004779
Alex Williamsona6cbaad2013-08-08 14:10:02 -06004780 /*
4781 * Wake-up device prior to save. PM registers default to D0 after
4782 * reset and a simple register restore doesn't reliably return
4783 * to a non-D0 state anyway.
4784 */
4785 pci_set_power_state(dev, PCI_D0);
4786
Alex Williamson77cb9852013-08-08 14:09:49 -06004787 pci_save_state(dev);
4788 /*
4789 * Disable the device by clearing the Command register, except for
4790 * INTx-disable which is set. This not only disables MMIO and I/O port
4791 * BARs, but also prevents the device from being Bus Master, preventing
4792 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4793 * compliant devices, INTx-disable prevents legacy interrupts.
4794 */
4795 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4796}
4797
4798static void pci_dev_restore(struct pci_dev *dev)
4799{
Christoph Hellwig775755e2017-06-01 13:10:38 +02004800 const struct pci_error_handlers *err_handler =
4801 dev->driver ? dev->driver->err_handler : NULL;
4802
Alex Williamson77cb9852013-08-08 14:09:49 -06004803 pci_restore_state(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06004804
Christoph Hellwig775755e2017-06-01 13:10:38 +02004805 /*
4806 * dev->driver->err_handler->reset_done() is protected against
4807 * races with ->remove() by the device lock, which must be held by
4808 * the caller.
4809 */
4810 if (err_handler && err_handler->reset_done)
4811 err_handler->reset_done(dev);
Sheng Yangd91cdc72008-11-11 17:17:47 +08004812}
Keith Busch3ebe7f92014-05-02 10:40:42 -06004813
Sheng Yangd91cdc72008-11-11 17:17:47 +08004814/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004815 * __pci_reset_function_locked - reset a PCI device function while holding
4816 * the @dev mutex lock.
4817 * @dev: PCI device to reset
4818 *
4819 * Some devices allow an individual function to be reset without affecting
4820 * other functions in the same device. The PCI device must be responsive
4821 * to PCI config space in order to use this function.
4822 *
4823 * The device function is presumed to be unused and the caller is holding
4824 * the device mutex lock when this function is called.
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06004825 *
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004826 * Resetting the device will make the contents of PCI configuration space
4827 * random, so any caller of this must be prepared to reinitialise the
4828 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4829 * etc.
4830 *
4831 * Returns 0 if the device function was successfully reset or negative if the
4832 * device doesn't support resetting a single function.
4833 */
4834int __pci_reset_function_locked(struct pci_dev *dev)
4835{
Christoph Hellwig52354b92017-06-01 13:10:39 +02004836 int rc;
4837
4838 might_sleep();
4839
Bjorn Helgaas832c418a2017-10-25 17:09:24 -05004840 /*
4841 * A reset method returns -ENOTTY if it doesn't support this device
4842 * and we should try the next method.
4843 *
4844 * If it returns 0 (success), we're finished. If it returns any
4845 * other error, we're also finished: this indicates that further
4846 * reset mechanisms might be broken on the device.
4847 */
Christoph Hellwig52354b92017-06-01 13:10:39 +02004848 rc = pci_dev_specific_reset(dev, 0);
4849 if (rc != -ENOTTY)
4850 return rc;
4851 if (pcie_has_flr(dev)) {
Sinan Kaya91295d72018-02-27 14:14:08 -06004852 rc = pcie_flr(dev);
4853 if (rc != -ENOTTY)
4854 return rc;
Christoph Hellwig52354b92017-06-01 13:10:39 +02004855 }
4856 rc = pci_af_flr(dev, 0);
4857 if (rc != -ENOTTY)
4858 return rc;
4859 rc = pci_pm_reset(dev, 0);
4860 if (rc != -ENOTTY)
4861 return rc;
4862 rc = pci_dev_reset_slot_function(dev, 0);
4863 if (rc != -ENOTTY)
4864 return rc;
4865 return pci_parent_bus_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004866}
4867EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
4868
4869/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004870 * pci_probe_reset_function - check whether the device can be safely reset
4871 * @dev: PCI device to reset
4872 *
4873 * Some devices allow an individual function to be reset without affecting
4874 * other functions in the same device. The PCI device must be responsive
4875 * to PCI config space in order to use this function.
4876 *
4877 * Returns 0 if the device function can be reset or negative if the
4878 * device doesn't support resetting a single function.
4879 */
4880int pci_probe_reset_function(struct pci_dev *dev)
4881{
Christoph Hellwig52354b92017-06-01 13:10:39 +02004882 int rc;
4883
4884 might_sleep();
4885
4886 rc = pci_dev_specific_reset(dev, 1);
4887 if (rc != -ENOTTY)
4888 return rc;
4889 if (pcie_has_flr(dev))
4890 return 0;
4891 rc = pci_af_flr(dev, 1);
4892 if (rc != -ENOTTY)
4893 return rc;
4894 rc = pci_pm_reset(dev, 1);
4895 if (rc != -ENOTTY)
4896 return rc;
4897 rc = pci_dev_reset_slot_function(dev, 1);
4898 if (rc != -ENOTTY)
4899 return rc;
4900
4901 return pci_parent_bus_reset(dev, 1);
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004902}
4903
4904/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004905 * pci_reset_function - quiesce and reset a PCI device function
4906 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004907 *
4908 * Some devices allow an individual function to be reset without affecting
4909 * other functions in the same device. The PCI device must be responsive
4910 * to PCI config space in order to use this function.
4911 *
4912 * This function does not just reset the PCI portion of a device, but
4913 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02004914 * from __pci_reset_function_locked() in that it saves and restores device state
4915 * over the reset and takes the PCI device lock.
Sheng Yang8dd7f802008-10-21 17:38:25 +08004916 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004917 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004918 * device doesn't support resetting a single function.
4919 */
4920int pci_reset_function(struct pci_dev *dev)
4921{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004922 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004923
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06004924 if (!dev->reset_fn)
4925 return -ENOTTY;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004926
Christoph Hellwigb014e962017-06-01 13:10:37 +02004927 pci_dev_lock(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06004928 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004929
Christoph Hellwig52354b92017-06-01 13:10:39 +02004930 rc = __pci_reset_function_locked(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004931
Alex Williamson77cb9852013-08-08 14:09:49 -06004932 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02004933 pci_dev_unlock(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004934
Yu Zhao8c1c6992009-06-13 15:52:13 +08004935 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004936}
4937EXPORT_SYMBOL_GPL(pci_reset_function);
4938
Alex Williamson61cf16d2013-12-16 15:14:31 -07004939/**
Marc Zyngiera477b9c2017-08-01 20:11:02 -05004940 * pci_reset_function_locked - quiesce and reset a PCI device function
4941 * @dev: PCI device to reset
4942 *
4943 * Some devices allow an individual function to be reset without affecting
4944 * other functions in the same device. The PCI device must be responsive
4945 * to PCI config space in order to use this function.
4946 *
4947 * This function does not just reset the PCI portion of a device, but
4948 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02004949 * from __pci_reset_function_locked() in that it saves and restores device state
Marc Zyngiera477b9c2017-08-01 20:11:02 -05004950 * over the reset. It also differs from pci_reset_function() in that it
4951 * requires the PCI device lock to be held.
4952 *
4953 * Returns 0 if the device function was successfully reset or negative if the
4954 * device doesn't support resetting a single function.
4955 */
4956int pci_reset_function_locked(struct pci_dev *dev)
4957{
4958 int rc;
4959
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06004960 if (!dev->reset_fn)
4961 return -ENOTTY;
Marc Zyngiera477b9c2017-08-01 20:11:02 -05004962
4963 pci_dev_save_and_disable(dev);
4964
4965 rc = __pci_reset_function_locked(dev);
4966
4967 pci_dev_restore(dev);
4968
4969 return rc;
4970}
4971EXPORT_SYMBOL_GPL(pci_reset_function_locked);
4972
4973/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07004974 * pci_try_reset_function - quiesce and reset a PCI device function
4975 * @dev: PCI device to reset
4976 *
4977 * Same as above, except return -EAGAIN if unable to lock device.
4978 */
4979int pci_try_reset_function(struct pci_dev *dev)
4980{
4981 int rc;
4982
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06004983 if (!dev->reset_fn)
4984 return -ENOTTY;
Alex Williamson61cf16d2013-12-16 15:14:31 -07004985
Christoph Hellwigb014e962017-06-01 13:10:37 +02004986 if (!pci_dev_trylock(dev))
4987 return -EAGAIN;
Alex Williamson61cf16d2013-12-16 15:14:31 -07004988
Christoph Hellwigb014e962017-06-01 13:10:37 +02004989 pci_dev_save_and_disable(dev);
Christoph Hellwig52354b92017-06-01 13:10:39 +02004990 rc = __pci_reset_function_locked(dev);
Sinan Kayacb5e0d02018-02-27 14:14:08 -06004991 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02004992 pci_dev_unlock(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07004993
Alex Williamson61cf16d2013-12-16 15:14:31 -07004994 return rc;
4995}
4996EXPORT_SYMBOL_GPL(pci_try_reset_function);
4997
Alex Williamsonf331a852015-01-15 18:16:04 -06004998/* Do any devices on or below this bus prevent a bus reset? */
4999static bool pci_bus_resetable(struct pci_bus *bus)
5000{
5001 struct pci_dev *dev;
5002
David Daney35702772017-09-08 10:10:31 +02005003
5004 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5005 return false;
5006
Alex Williamsonf331a852015-01-15 18:16:04 -06005007 list_for_each_entry(dev, &bus->devices, bus_list) {
5008 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5009 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5010 return false;
5011 }
5012
5013 return true;
5014}
5015
Alex Williamson090a3c52013-08-08 14:09:55 -06005016/* Lock devices from the top of the tree down */
5017static void pci_bus_lock(struct pci_bus *bus)
5018{
5019 struct pci_dev *dev;
5020
5021 list_for_each_entry(dev, &bus->devices, bus_list) {
5022 pci_dev_lock(dev);
5023 if (dev->subordinate)
5024 pci_bus_lock(dev->subordinate);
5025 }
5026}
5027
5028/* Unlock devices from the bottom of the tree up */
5029static void pci_bus_unlock(struct pci_bus *bus)
5030{
5031 struct pci_dev *dev;
5032
5033 list_for_each_entry(dev, &bus->devices, bus_list) {
5034 if (dev->subordinate)
5035 pci_bus_unlock(dev->subordinate);
5036 pci_dev_unlock(dev);
5037 }
5038}
5039
Alex Williamson61cf16d2013-12-16 15:14:31 -07005040/* Return 1 on successful lock, 0 on contention */
5041static int pci_bus_trylock(struct pci_bus *bus)
5042{
5043 struct pci_dev *dev;
5044
5045 list_for_each_entry(dev, &bus->devices, bus_list) {
5046 if (!pci_dev_trylock(dev))
5047 goto unlock;
5048 if (dev->subordinate) {
5049 if (!pci_bus_trylock(dev->subordinate)) {
5050 pci_dev_unlock(dev);
5051 goto unlock;
5052 }
5053 }
5054 }
5055 return 1;
5056
5057unlock:
5058 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
5059 if (dev->subordinate)
5060 pci_bus_unlock(dev->subordinate);
5061 pci_dev_unlock(dev);
5062 }
5063 return 0;
5064}
5065
Alex Williamsonf331a852015-01-15 18:16:04 -06005066/* Do any devices on or below this slot prevent a bus reset? */
5067static bool pci_slot_resetable(struct pci_slot *slot)
5068{
5069 struct pci_dev *dev;
5070
Jan Glauber33ba90a2017-09-08 10:10:33 +02005071 if (slot->bus->self &&
5072 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
5073 return false;
5074
Alex Williamsonf331a852015-01-15 18:16:04 -06005075 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5076 if (!dev->slot || dev->slot != slot)
5077 continue;
5078 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
5079 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
5080 return false;
5081 }
5082
5083 return true;
5084}
5085
Alex Williamson090a3c52013-08-08 14:09:55 -06005086/* Lock devices from the top of the tree down */
5087static void pci_slot_lock(struct pci_slot *slot)
5088{
5089 struct pci_dev *dev;
5090
5091 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5092 if (!dev->slot || dev->slot != slot)
5093 continue;
5094 pci_dev_lock(dev);
5095 if (dev->subordinate)
5096 pci_bus_lock(dev->subordinate);
5097 }
5098}
5099
5100/* Unlock devices from the bottom of the tree up */
5101static void pci_slot_unlock(struct pci_slot *slot)
5102{
5103 struct pci_dev *dev;
5104
5105 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5106 if (!dev->slot || dev->slot != slot)
5107 continue;
5108 if (dev->subordinate)
5109 pci_bus_unlock(dev->subordinate);
5110 pci_dev_unlock(dev);
5111 }
5112}
5113
Alex Williamson61cf16d2013-12-16 15:14:31 -07005114/* Return 1 on successful lock, 0 on contention */
5115static int pci_slot_trylock(struct pci_slot *slot)
5116{
5117 struct pci_dev *dev;
5118
5119 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5120 if (!dev->slot || dev->slot != slot)
5121 continue;
5122 if (!pci_dev_trylock(dev))
5123 goto unlock;
5124 if (dev->subordinate) {
5125 if (!pci_bus_trylock(dev->subordinate)) {
5126 pci_dev_unlock(dev);
5127 goto unlock;
5128 }
5129 }
5130 }
5131 return 1;
5132
5133unlock:
5134 list_for_each_entry_continue_reverse(dev,
5135 &slot->bus->devices, bus_list) {
5136 if (!dev->slot || dev->slot != slot)
5137 continue;
5138 if (dev->subordinate)
5139 pci_bus_unlock(dev->subordinate);
5140 pci_dev_unlock(dev);
5141 }
5142 return 0;
5143}
5144
Alex Williamsonddefc032019-02-18 12:46:46 -07005145/*
5146 * Save and disable devices from the top of the tree down while holding
5147 * the @dev mutex lock for the entire tree.
5148 */
5149static void pci_bus_save_and_disable_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005150{
5151 struct pci_dev *dev;
5152
5153 list_for_each_entry(dev, &bus->devices, bus_list) {
5154 pci_dev_save_and_disable(dev);
5155 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005156 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005157 }
5158}
5159
5160/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005161 * Restore devices from top of the tree down while holding @dev mutex lock
5162 * for the entire tree. Parent bridges need to be restored before we can
5163 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005164 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005165static void pci_bus_restore_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005166{
5167 struct pci_dev *dev;
5168
5169 list_for_each_entry(dev, &bus->devices, bus_list) {
5170 pci_dev_restore(dev);
5171 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005172 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005173 }
5174}
5175
Alex Williamsonddefc032019-02-18 12:46:46 -07005176/*
5177 * Save and disable devices from the top of the tree down while holding
5178 * the @dev mutex lock for the entire tree.
5179 */
5180static void pci_slot_save_and_disable_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005181{
5182 struct pci_dev *dev;
5183
5184 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5185 if (!dev->slot || dev->slot != slot)
5186 continue;
5187 pci_dev_save_and_disable(dev);
5188 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005189 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005190 }
5191}
5192
5193/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005194 * Restore devices from top of the tree down while holding @dev mutex lock
5195 * for the entire tree. Parent bridges need to be restored before we can
5196 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005197 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005198static void pci_slot_restore_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005199{
5200 struct pci_dev *dev;
5201
5202 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5203 if (!dev->slot || dev->slot != slot)
5204 continue;
5205 pci_dev_restore(dev);
5206 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005207 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005208 }
5209}
5210
5211static int pci_slot_reset(struct pci_slot *slot, int probe)
5212{
5213 int rc;
5214
Alex Williamsonf331a852015-01-15 18:16:04 -06005215 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06005216 return -ENOTTY;
5217
5218 if (!probe)
5219 pci_slot_lock(slot);
5220
5221 might_sleep();
5222
5223 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
5224
5225 if (!probe)
5226 pci_slot_unlock(slot);
5227
5228 return rc;
5229}
5230
5231/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005232 * pci_probe_reset_slot - probe whether a PCI slot can be reset
5233 * @slot: PCI slot to probe
5234 *
5235 * Return 0 if slot can be reset, negative if a slot reset is not supported.
5236 */
5237int pci_probe_reset_slot(struct pci_slot *slot)
5238{
5239 return pci_slot_reset(slot, 1);
5240}
5241EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
5242
5243/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005244 * __pci_reset_slot - Try to reset a PCI slot
Alex Williamson090a3c52013-08-08 14:09:55 -06005245 * @slot: PCI slot to reset
5246 *
5247 * A PCI bus may host multiple slots, each slot may support a reset mechanism
5248 * independent of other slots. For instance, some slots may support slot power
5249 * control. In the case of a 1:1 bus to slot architecture, this function may
5250 * wrap the bus reset to avoid spurious slot related events such as hotplug.
5251 * Generally a slot reset should be attempted before a bus reset. All of the
5252 * function of the slot and any subordinate buses behind the slot are reset
5253 * through this function. PCI config space of all devices in the slot and
5254 * behind the slot is saved before and restored after reset.
5255 *
Alex Williamson61cf16d2013-12-16 15:14:31 -07005256 * Same as above except return -EAGAIN if the slot cannot be locked
5257 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005258static int __pci_reset_slot(struct pci_slot *slot)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005259{
5260 int rc;
5261
5262 rc = pci_slot_reset(slot, 1);
5263 if (rc)
5264 return rc;
5265
Alex Williamson61cf16d2013-12-16 15:14:31 -07005266 if (pci_slot_trylock(slot)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005267 pci_slot_save_and_disable_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005268 might_sleep();
5269 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
Alex Williamsonddefc032019-02-18 12:46:46 -07005270 pci_slot_restore_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005271 pci_slot_unlock(slot);
5272 } else
5273 rc = -EAGAIN;
5274
Alex Williamson61cf16d2013-12-16 15:14:31 -07005275 return rc;
5276}
Alex Williamson61cf16d2013-12-16 15:14:31 -07005277
Alex Williamson090a3c52013-08-08 14:09:55 -06005278static int pci_bus_reset(struct pci_bus *bus, int probe)
5279{
Sinan Kaya18426232018-07-19 18:04:09 -05005280 int ret;
5281
Alex Williamsonf331a852015-01-15 18:16:04 -06005282 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06005283 return -ENOTTY;
5284
5285 if (probe)
5286 return 0;
5287
5288 pci_bus_lock(bus);
5289
5290 might_sleep();
5291
Sinan Kaya381634c2018-07-19 18:04:11 -05005292 ret = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamson090a3c52013-08-08 14:09:55 -06005293
5294 pci_bus_unlock(bus);
5295
Sinan Kaya18426232018-07-19 18:04:09 -05005296 return ret;
Alex Williamson090a3c52013-08-08 14:09:55 -06005297}
5298
5299/**
Keith Buschc4eed622018-09-20 10:27:11 -06005300 * pci_bus_error_reset - reset the bridge's subordinate bus
5301 * @bridge: The parent device that connects to the bus to reset
5302 *
5303 * This function will first try to reset the slots on this bus if the method is
5304 * available. If slot reset fails or is not available, this will fall back to a
5305 * secondary bus reset.
5306 */
5307int pci_bus_error_reset(struct pci_dev *bridge)
5308{
5309 struct pci_bus *bus = bridge->subordinate;
5310 struct pci_slot *slot;
5311
5312 if (!bus)
5313 return -ENOTTY;
5314
5315 mutex_lock(&pci_slot_mutex);
5316 if (list_empty(&bus->slots))
5317 goto bus_reset;
5318
5319 list_for_each_entry(slot, &bus->slots, list)
5320 if (pci_probe_reset_slot(slot))
5321 goto bus_reset;
5322
5323 list_for_each_entry(slot, &bus->slots, list)
5324 if (pci_slot_reset(slot, 0))
5325 goto bus_reset;
5326
5327 mutex_unlock(&pci_slot_mutex);
5328 return 0;
5329bus_reset:
5330 mutex_unlock(&pci_slot_mutex);
5331 return pci_bus_reset(bridge->subordinate, 0);
5332}
5333
5334/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005335 * pci_probe_reset_bus - probe whether a PCI bus can be reset
5336 * @bus: PCI bus to probe
5337 *
5338 * Return 0 if bus can be reset, negative if a bus reset is not supported.
5339 */
5340int pci_probe_reset_bus(struct pci_bus *bus)
5341{
5342 return pci_bus_reset(bus, 1);
5343}
5344EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
5345
5346/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005347 * __pci_reset_bus - Try to reset a PCI bus
Alex Williamson61cf16d2013-12-16 15:14:31 -07005348 * @bus: top level PCI bus to reset
5349 *
5350 * Same as above except return -EAGAIN if the bus cannot be locked
5351 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005352static int __pci_reset_bus(struct pci_bus *bus)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005353{
5354 int rc;
5355
5356 rc = pci_bus_reset(bus, 1);
5357 if (rc)
5358 return rc;
5359
Alex Williamson61cf16d2013-12-16 15:14:31 -07005360 if (pci_bus_trylock(bus)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005361 pci_bus_save_and_disable_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005362 might_sleep();
Sinan Kaya381634c2018-07-19 18:04:11 -05005363 rc = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamsonddefc032019-02-18 12:46:46 -07005364 pci_bus_restore_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005365 pci_bus_unlock(bus);
5366 } else
5367 rc = -EAGAIN;
5368
Alex Williamson61cf16d2013-12-16 15:14:31 -07005369 return rc;
5370}
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005371
5372/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005373 * pci_reset_bus - Try to reset a PCI bus
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005374 * @pdev: top level PCI device to reset via slot/bus
5375 *
5376 * Same as above except return -EAGAIN if the bus cannot be locked
5377 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005378int pci_reset_bus(struct pci_dev *pdev)
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005379{
Dennis Dalessandrod8a52812018-09-05 16:08:03 +00005380 return (!pci_probe_reset_slot(pdev->slot)) ?
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005381 __pci_reset_slot(pdev->slot) : __pci_reset_bus(pdev->bus);
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005382}
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005383EXPORT_SYMBOL_GPL(pci_reset_bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005384
5385/**
Peter Orubad556ad42007-05-15 13:59:13 +02005386 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
5387 * @dev: PCI device to query
5388 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005389 * Returns mmrbc: maximum designed memory read count in bytes or
5390 * appropriate error value.
Peter Orubad556ad42007-05-15 13:59:13 +02005391 */
5392int pcix_get_max_mmrbc(struct pci_dev *dev)
5393{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005394 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02005395 u32 stat;
5396
5397 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5398 if (!cap)
5399 return -EINVAL;
5400
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005401 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02005402 return -EINVAL;
5403
Dean Nelson25daeb52010-03-09 22:26:40 -05005404 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02005405}
5406EXPORT_SYMBOL(pcix_get_max_mmrbc);
5407
5408/**
5409 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
5410 * @dev: PCI device to query
5411 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005412 * Returns mmrbc: maximum memory read count in bytes or appropriate error
5413 * value.
Peter Orubad556ad42007-05-15 13:59:13 +02005414 */
5415int pcix_get_mmrbc(struct pci_dev *dev)
5416{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005417 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005418 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005419
5420 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5421 if (!cap)
5422 return -EINVAL;
5423
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005424 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5425 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005426
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005427 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02005428}
5429EXPORT_SYMBOL(pcix_get_mmrbc);
5430
5431/**
5432 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
5433 * @dev: PCI device to query
5434 * @mmrbc: maximum memory read count in bytes
5435 * valid values are 512, 1024, 2048, 4096
5436 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005437 * If possible sets maximum memory read byte count, some bridges have errata
Peter Orubad556ad42007-05-15 13:59:13 +02005438 * that prevent this.
5439 */
5440int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
5441{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005442 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005443 u32 stat, v, o;
5444 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005445
vignesh babu229f5af2007-08-13 18:23:14 +05305446 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005447 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005448
5449 v = ffs(mmrbc) - 10;
5450
5451 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5452 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005453 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005454
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005455 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
5456 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005457
5458 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
5459 return -E2BIG;
5460
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005461 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5462 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005463
5464 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
5465 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06005466 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02005467 return -EIO;
5468
5469 cmd &= ~PCI_X_CMD_MAX_READ;
5470 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005471 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
5472 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02005473 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005474 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02005475}
5476EXPORT_SYMBOL(pcix_set_mmrbc);
5477
5478/**
5479 * pcie_get_readrq - get PCI Express read request size
5480 * @dev: PCI device to query
5481 *
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005482 * Returns maximum memory read request in bytes or appropriate error value.
Peter Orubad556ad42007-05-15 13:59:13 +02005483 */
5484int pcie_get_readrq(struct pci_dev *dev)
5485{
Peter Orubad556ad42007-05-15 13:59:13 +02005486 u16 ctl;
5487
Jiang Liu59875ae2012-07-24 17:20:06 +08005488 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02005489
Jiang Liu59875ae2012-07-24 17:20:06 +08005490 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02005491}
5492EXPORT_SYMBOL(pcie_get_readrq);
5493
5494/**
5495 * pcie_set_readrq - set PCI Express maximum memory read request
5496 * @dev: PCI device to query
Randy Dunlap42e61f4a2007-07-23 21:42:11 -07005497 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005498 * valid values are 128, 256, 512, 1024, 2048, 4096
5499 *
Jon Masonc9b378c2011-06-28 18:26:25 -05005500 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005501 */
5502int pcie_set_readrq(struct pci_dev *dev, int rq)
5503{
Jiang Liu59875ae2012-07-24 17:20:06 +08005504 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02005505
vignesh babu229f5af2007-08-13 18:23:14 +05305506 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08005507 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005508
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005509 /*
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06005510 * If using the "performance" PCIe config, we clamp the read rq
5511 * size to the max packet size to keep the host bridge from
5512 * generating requests larger than we can cope with.
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005513 */
5514 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
5515 int mps = pcie_get_mps(dev);
5516
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005517 if (mps < rq)
5518 rq = mps;
5519 }
5520
5521 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02005522
Jiang Liu59875ae2012-07-24 17:20:06 +08005523 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5524 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02005525}
5526EXPORT_SYMBOL(pcie_set_readrq);
5527
5528/**
Jon Masonb03e7492011-07-20 15:20:54 -05005529 * pcie_get_mps - get PCI Express maximum payload size
5530 * @dev: PCI device to query
5531 *
5532 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005533 */
5534int pcie_get_mps(struct pci_dev *dev)
5535{
Jon Masonb03e7492011-07-20 15:20:54 -05005536 u16 ctl;
5537
Jiang Liu59875ae2012-07-24 17:20:06 +08005538 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05005539
Jiang Liu59875ae2012-07-24 17:20:06 +08005540 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05005541}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005542EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005543
5544/**
5545 * pcie_set_mps - set PCI Express maximum payload size
5546 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07005547 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005548 * valid values are 128, 256, 512, 1024, 2048, 4096
5549 *
5550 * If possible sets maximum payload size
5551 */
5552int pcie_set_mps(struct pci_dev *dev, int mps)
5553{
Jiang Liu59875ae2012-07-24 17:20:06 +08005554 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05005555
5556 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08005557 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05005558
5559 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07005560 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08005561 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05005562 v <<= 5;
5563
Jiang Liu59875ae2012-07-24 17:20:06 +08005564 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5565 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05005566}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005567EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005568
5569/**
Tal Gilboa6db79a82018-03-30 08:37:44 -05005570 * pcie_bandwidth_available - determine minimum link settings of a PCIe
5571 * device and its bandwidth limitation
5572 * @dev: PCI device to query
5573 * @limiting_dev: storage for device causing the bandwidth limitation
5574 * @speed: storage for speed of limiting device
5575 * @width: storage for width of limiting device
5576 *
5577 * Walk up the PCI device chain and find the point where the minimum
5578 * bandwidth is available. Return the bandwidth available there and (if
5579 * limiting_dev, speed, and width pointers are supplied) information about
5580 * that point. The bandwidth returned is in Mb/s, i.e., megabits/second of
5581 * raw bandwidth.
5582 */
5583u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
5584 enum pci_bus_speed *speed,
5585 enum pcie_link_width *width)
5586{
5587 u16 lnksta;
5588 enum pci_bus_speed next_speed;
5589 enum pcie_link_width next_width;
5590 u32 bw, next_bw;
5591
5592 if (speed)
5593 *speed = PCI_SPEED_UNKNOWN;
5594 if (width)
5595 *width = PCIE_LNK_WIDTH_UNKNOWN;
5596
5597 bw = 0;
5598
5599 while (dev) {
5600 pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
5601
5602 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
5603 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
5604 PCI_EXP_LNKSTA_NLW_SHIFT;
5605
5606 next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);
5607
5608 /* Check if current device limits the total bandwidth */
5609 if (!bw || next_bw <= bw) {
5610 bw = next_bw;
5611
5612 if (limiting_dev)
5613 *limiting_dev = dev;
5614 if (speed)
5615 *speed = next_speed;
5616 if (width)
5617 *width = next_width;
5618 }
5619
5620 dev = pci_upstream_bridge(dev);
5621 }
5622
5623 return bw;
5624}
5625EXPORT_SYMBOL(pcie_bandwidth_available);
5626
5627/**
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005628 * pcie_get_speed_cap - query for the PCI device's link speed capability
5629 * @dev: PCI device to query
5630 *
5631 * Query the PCI device speed capability. Return the maximum link speed
5632 * supported by the device.
5633 */
5634enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
5635{
5636 u32 lnkcap2, lnkcap;
5637
5638 /*
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06005639 * Link Capabilities 2 was added in PCIe r3.0, sec 7.8.18. The
5640 * implementation note there recommends using the Supported Link
5641 * Speeds Vector in Link Capabilities 2 when supported.
5642 *
5643 * Without Link Capabilities 2, i.e., prior to PCIe r3.0, software
5644 * should use the Supported Link Speeds field in Link Capabilities,
5645 * where only 2.5 GT/s and 5.0 GT/s speeds were defined.
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005646 */
5647 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
5648 if (lnkcap2) { /* PCIe r3.0-compliant */
Gustavo Pimentelde76cda2019-06-04 18:24:43 +02005649 if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_32_0GB)
5650 return PCIE_SPEED_32_0GT;
5651 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_16_0GB)
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005652 return PCIE_SPEED_16_0GT;
5653 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
5654 return PCIE_SPEED_8_0GT;
5655 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
5656 return PCIE_SPEED_5_0GT;
5657 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
5658 return PCIE_SPEED_2_5GT;
5659 return PCI_SPEED_UNKNOWN;
5660 }
5661
5662 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06005663 if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_5_0GB)
5664 return PCIE_SPEED_5_0GT;
5665 else if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_2_5GB)
5666 return PCIE_SPEED_2_5GT;
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005667
5668 return PCI_SPEED_UNKNOWN;
5669}
Alex Deucher576c7212018-06-25 13:17:41 -05005670EXPORT_SYMBOL(pcie_get_speed_cap);
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005671
5672/**
Tal Gilboac70b65f2018-03-30 08:24:36 -05005673 * pcie_get_width_cap - query for the PCI device's link width capability
5674 * @dev: PCI device to query
5675 *
5676 * Query the PCI device width capability. Return the maximum link width
5677 * supported by the device.
5678 */
5679enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
5680{
5681 u32 lnkcap;
5682
5683 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
5684 if (lnkcap)
5685 return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;
5686
5687 return PCIE_LNK_WIDTH_UNKNOWN;
5688}
Alex Deucher576c7212018-06-25 13:17:41 -05005689EXPORT_SYMBOL(pcie_get_width_cap);
Tal Gilboac70b65f2018-03-30 08:24:36 -05005690
5691/**
Tal Gilboab852f632018-03-30 08:32:03 -05005692 * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
5693 * @dev: PCI device
5694 * @speed: storage for link speed
5695 * @width: storage for link width
5696 *
5697 * Calculate a PCI device's link bandwidth by querying for its link speed
5698 * and width, multiplying them, and applying encoding overhead. The result
5699 * is in Mb/s, i.e., megabits/second of raw bandwidth.
5700 */
5701u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
5702 enum pcie_link_width *width)
5703{
5704 *speed = pcie_get_speed_cap(dev);
5705 *width = pcie_get_width_cap(dev);
5706
5707 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
5708 return 0;
5709
5710 return *width * PCIE_SPEED2MBS_ENC(*speed);
5711}
5712
5713/**
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005714 * __pcie_print_link_status - Report the PCI device's link speed and width
Tal Gilboa9e506a72018-03-30 08:56:47 -05005715 * @dev: PCI device to query
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005716 * @verbose: Print info even when enough bandwidth is available
Tal Gilboa9e506a72018-03-30 08:56:47 -05005717 *
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005718 * If the available bandwidth at the device is less than the device is
5719 * capable of, report the device's maximum possible bandwidth and the
5720 * upstream link that limits its performance. If @verbose, always print
5721 * the available bandwidth, even if the device isn't constrained.
Tal Gilboa9e506a72018-03-30 08:56:47 -05005722 */
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005723void __pcie_print_link_status(struct pci_dev *dev, bool verbose)
Tal Gilboa9e506a72018-03-30 08:56:47 -05005724{
5725 enum pcie_link_width width, width_cap;
5726 enum pci_bus_speed speed, speed_cap;
5727 struct pci_dev *limiting_dev = NULL;
5728 u32 bw_avail, bw_cap;
5729
5730 bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
5731 bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);
5732
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005733 if (bw_avail >= bw_cap && verbose)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05005734 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth (%s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05005735 bw_cap / 1000, bw_cap % 1000,
5736 PCIE_SPEED2STR(speed_cap), width_cap);
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005737 else if (bw_avail < bw_cap)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05005738 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05005739 bw_avail / 1000, bw_avail % 1000,
5740 PCIE_SPEED2STR(speed), width,
5741 limiting_dev ? pci_name(limiting_dev) : "<unknown>",
5742 bw_cap / 1000, bw_cap % 1000,
5743 PCIE_SPEED2STR(speed_cap), width_cap);
5744}
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005745
5746/**
5747 * pcie_print_link_status - Report the PCI device's link speed and width
5748 * @dev: PCI device to query
5749 *
5750 * Report the available bandwidth at the device.
5751 */
5752void pcie_print_link_status(struct pci_dev *dev)
5753{
5754 __pcie_print_link_status(dev, true);
5755}
Tal Gilboa9e506a72018-03-30 08:56:47 -05005756EXPORT_SYMBOL(pcie_print_link_status);
5757
5758/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005759 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08005760 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005761 * @flags: resource type mask to be selected
5762 *
5763 * This helper routine makes bar mask from the type of resource.
5764 */
5765int pci_select_bars(struct pci_dev *dev, unsigned long flags)
5766{
5767 int i, bars = 0;
5768 for (i = 0; i < PCI_NUM_RESOURCES; i++)
5769 if (pci_resource_flags(dev, i) & flags)
5770 bars |= (1 << i);
5771 return bars;
5772}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06005773EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005774
Mike Travis95a8b6e2010-02-02 14:38:13 -08005775/* Some architectures require additional programming to enable VGA */
5776static arch_set_vga_state_t arch_set_vga_state;
5777
5778void __init pci_register_set_vga_state(arch_set_vga_state_t func)
5779{
5780 arch_set_vga_state = func; /* NULL disables */
5781}
5782
5783static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04005784 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08005785{
5786 if (arch_set_vga_state)
5787 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10005788 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08005789 return 0;
5790}
5791
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005792/**
5793 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07005794 * @dev: the PCI device
5795 * @decode: true = enable decoding, false = disable decoding
5796 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07005797 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10005798 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005799 */
5800int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10005801 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005802{
5803 struct pci_bus *bus;
5804 struct pci_dev *bridge;
5805 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08005806 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005807
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06005808 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005809
Mike Travis95a8b6e2010-02-02 14:38:13 -08005810 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10005811 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08005812 if (rc)
5813 return rc;
5814
Dave Airlie3448a192010-06-01 15:32:24 +10005815 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
5816 pci_read_config_word(dev, PCI_COMMAND, &cmd);
5817 if (decode == true)
5818 cmd |= command_bits;
5819 else
5820 cmd &= ~command_bits;
5821 pci_write_config_word(dev, PCI_COMMAND, cmd);
5822 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005823
Dave Airlie3448a192010-06-01 15:32:24 +10005824 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005825 return 0;
5826
5827 bus = dev->bus;
5828 while (bus) {
5829 bridge = bus->self;
5830 if (bridge) {
5831 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
5832 &cmd);
5833 if (decode == true)
5834 cmd |= PCI_BRIDGE_CTL_VGA;
5835 else
5836 cmd &= ~PCI_BRIDGE_CTL_VGA;
5837 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
5838 cmd);
5839 }
5840 bus = bus->parent;
5841 }
5842 return 0;
5843}
5844
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005845/**
5846 * pci_add_dma_alias - Add a DMA devfn alias for a device
5847 * @dev: the PCI device for which alias is added
5848 * @devfn: alias slot and function
5849 *
Logan Gunthorpef778a0d2018-05-30 14:13:11 -06005850 * This helper encodes an 8-bit devfn as a bit number in dma_alias_mask
5851 * which is used to program permissible bus-devfn source addresses for DMA
5852 * requests in an IOMMU. These aliases factor into IOMMU group creation
5853 * and are useful for devices generating DMA requests beyond or different
5854 * from their logical bus-devfn. Examples include device quirks where the
5855 * device simply uses the wrong devfn, as well as non-transparent bridges
5856 * where the alias may be a proxy for devices in another domain.
5857 *
5858 * IOMMU group creation is performed during device discovery or addition,
5859 * prior to any potential DMA mapping and therefore prior to driver probing
5860 * (especially for userspace assigned devices where IOMMU group definition
5861 * cannot be left as a userspace activity). DMA aliases should therefore
5862 * be configured via quirks, such as the PCI fixup header quirk.
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005863 */
5864void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
5865{
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005866 if (!dev->dma_alias_mask)
Andy Shevchenkoc6635792018-08-30 13:32:36 +03005867 dev->dma_alias_mask = bitmap_zalloc(U8_MAX, GFP_KERNEL);
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005868 if (!dev->dma_alias_mask) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06005869 pci_warn(dev, "Unable to allocate DMA alias mask\n");
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005870 return;
5871 }
5872
5873 set_bit(devfn, dev->dma_alias_mask);
Frederick Lawler7506dc72018-01-18 12:55:24 -06005874 pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
Bjorn Helgaas48c83082016-02-24 13:43:54 -06005875 PCI_SLOT(devfn), PCI_FUNC(devfn));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005876}
5877
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005878bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
5879{
5880 return (dev1->dma_alias_mask &&
5881 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
5882 (dev2->dma_alias_mask &&
5883 test_bit(dev1->devfn, dev2->dma_alias_mask));
5884}
5885
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01005886bool pci_device_is_present(struct pci_dev *pdev)
5887{
5888 u32 v;
5889
Keith Buschfe2bd752017-03-29 22:49:17 -05005890 if (pci_dev_is_disconnected(pdev))
5891 return false;
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01005892 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
5893}
5894EXPORT_SYMBOL_GPL(pci_device_is_present);
5895
Rafael J. Wysocki08249652015-04-13 16:23:36 +02005896void pci_ignore_hotplug(struct pci_dev *dev)
5897{
5898 struct pci_dev *bridge = dev->bus->self;
5899
5900 dev->ignore_hotplug = 1;
5901 /* Propagate the "ignore hotplug" setting to the parent bridge. */
5902 if (bridge)
5903 bridge->ignore_hotplug = 1;
5904}
5905EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
5906
Yongji Xie0a701aa2017-04-10 19:58:12 +08005907resource_size_t __weak pcibios_default_alignment(void)
5908{
5909 return 0;
5910}
5911
Denis Efremovb8074aa2019-07-29 13:13:57 +03005912/*
5913 * Arches that don't want to expose struct resource to userland as-is in
5914 * sysfs and /proc can implement their own pci_resource_to_user().
5915 */
5916void __weak pci_resource_to_user(const struct pci_dev *dev, int bar,
5917 const struct resource *rsrc,
5918 resource_size_t *start, resource_size_t *end)
5919{
5920 *start = rsrc->start;
5921 *end = rsrc->end;
5922}
5923
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06005924static char *resource_alignment_param;
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00005925static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005926
5927/**
5928 * pci_specified_resource_alignment - get resource alignment specified by user.
5929 * @dev: the PCI device to get
Yongji Xiee3adec72017-04-10 19:58:14 +08005930 * @resize: whether or not to change resources' size when reassigning alignment
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005931 *
5932 * RETURNS: Resource alignment if it is specified.
5933 * Zero if it is not specified.
5934 */
Yongji Xiee3adec72017-04-10 19:58:14 +08005935static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
5936 bool *resize)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005937{
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06005938 int align_order, count;
Yongji Xie0a701aa2017-04-10 19:58:12 +08005939 resource_size_t align = pcibios_default_alignment();
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06005940 const char *p;
5941 int ret;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005942
5943 spin_lock(&resource_alignment_lock);
5944 p = resource_alignment_param;
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06005945 if (!p || !*p)
Yongji Xief0b99f72016-09-13 17:00:31 +08005946 goto out;
5947 if (pci_has_flag(PCI_PROBE_ONLY)) {
Yongji Xie0a701aa2017-04-10 19:58:12 +08005948 align = 0;
Yongji Xief0b99f72016-09-13 17:00:31 +08005949 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
5950 goto out;
5951 }
5952
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005953 while (*p) {
5954 count = 0;
5955 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
5956 p[count] == '@') {
5957 p += count + 1;
5958 } else {
5959 align_order = -1;
5960 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06005961
5962 ret = pci_dev_str_match(dev, p, &p);
5963 if (ret == 1) {
5964 *resize = true;
5965 if (align_order == -1)
5966 align = PAGE_SIZE;
5967 else
5968 align = 1 << align_order;
5969 break;
5970 } else if (ret < 0) {
5971 pr_err("PCI: Can't parse resource_alignment parameter: %s\n",
5972 p);
5973 break;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005974 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06005975
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005976 if (*p != ';' && *p != ',') {
5977 /* End of param or invalid format */
5978 break;
5979 }
5980 p++;
5981 }
Yongji Xief0b99f72016-09-13 17:00:31 +08005982out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005983 spin_unlock(&resource_alignment_lock);
5984 return align;
5985}
5986
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005987static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
Yongji Xiee3adec72017-04-10 19:58:14 +08005988 resource_size_t align, bool resize)
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005989{
5990 struct resource *r = &dev->resource[bar];
5991 resource_size_t size;
5992
5993 if (!(r->flags & IORESOURCE_MEM))
5994 return;
5995
5996 if (r->flags & IORESOURCE_PCI_FIXED) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06005997 pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005998 bar, r, (unsigned long long)align);
5999 return;
6000 }
6001
6002 size = resource_size(r);
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006003 if (size >= align)
6004 return;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006005
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006006 /*
Yongji Xiee3adec72017-04-10 19:58:14 +08006007 * Increase the alignment of the resource. There are two ways we
6008 * can do this:
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006009 *
Yongji Xiee3adec72017-04-10 19:58:14 +08006010 * 1) Increase the size of the resource. BARs are aligned on their
6011 * size, so when we reallocate space for this resource, we'll
6012 * allocate it with the larger alignment. This also prevents
6013 * assignment of any other BARs inside the alignment region, so
6014 * if we're requesting page alignment, this means no other BARs
6015 * will share the page.
6016 *
6017 * The disadvantage is that this makes the resource larger than
6018 * the hardware BAR, which may break drivers that compute things
6019 * based on the resource size, e.g., to find registers at a
6020 * fixed offset before the end of the BAR.
6021 *
6022 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
6023 * set r->start to the desired alignment. By itself this
6024 * doesn't prevent other BARs being put inside the alignment
6025 * region, but if we realign *every* resource of every device in
6026 * the system, none of them will share an alignment region.
6027 *
6028 * When the user has requested alignment for only some devices via
6029 * the "pci=resource_alignment" argument, "resize" is true and we
6030 * use the first method. Otherwise we assume we're aligning all
6031 * devices and we use the second.
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006032 */
Yongji Xiee3adec72017-04-10 19:58:14 +08006033
Frederick Lawler7506dc72018-01-18 12:55:24 -06006034 pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006035 bar, r, (unsigned long long)align);
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006036
Yongji Xiee3adec72017-04-10 19:58:14 +08006037 if (resize) {
6038 r->start = 0;
6039 r->end = align - 1;
6040 } else {
6041 r->flags &= ~IORESOURCE_SIZEALIGN;
6042 r->flags |= IORESOURCE_STARTALIGN;
6043 r->start = align;
6044 r->end = r->start + size - 1;
6045 }
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05006046 r->flags |= IORESOURCE_UNSET;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006047}
6048
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006049/*
6050 * This function disables memory decoding and releases memory resources
6051 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
6052 * It also rounds up size to specified alignment.
6053 * Later on, the kernel will assign page-aligned memory resource back
6054 * to the device.
6055 */
6056void pci_reassigndev_resource_alignment(struct pci_dev *dev)
6057{
6058 int i;
6059 struct resource *r;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006060 resource_size_t align;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006061 u16 command;
Yongji Xiee3adec72017-04-10 19:58:14 +08006062 bool resize = false;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006063
Yongji Xie62d9a782016-09-13 17:00:32 +08006064 /*
6065 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
6066 * 3.4.1.11. Their resources are allocated from the space
6067 * described by the VF BARx register in the PF's SR-IOV capability.
6068 * We can't influence their alignment here.
6069 */
6070 if (dev->is_virtfn)
6071 return;
6072
Yinghai Lu10c463a2012-03-18 22:46:26 -07006073 /* check if specified PCI is target device to reassign */
Yongji Xiee3adec72017-04-10 19:58:14 +08006074 align = pci_specified_resource_alignment(dev, &resize);
Yinghai Lu10c463a2012-03-18 22:46:26 -07006075 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006076 return;
6077
6078 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
6079 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06006080 pci_warn(dev, "Can't reassign resources to host bridge\n");
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006081 return;
6082 }
6083
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006084 pci_read_config_word(dev, PCI_COMMAND, &command);
6085 command &= ~PCI_COMMAND_MEMORY;
6086 pci_write_config_word(dev, PCI_COMMAND, command);
6087
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006088 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
Yongji Xiee3adec72017-04-10 19:58:14 +08006089 pci_request_resource_alignment(dev, i, align, resize);
Yongji Xief0b99f72016-09-13 17:00:31 +08006090
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05006091 /*
6092 * Need to disable bridge's resource window,
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006093 * to enable the kernel to reassign new resource
6094 * window later on.
6095 */
Honghui Zhangb2fb5cc2018-10-16 18:44:43 +08006096 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006097 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
6098 r = &dev->resource[i];
6099 if (!(r->flags & IORESOURCE_MEM))
6100 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07006101 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006102 r->end = resource_size(r) - 1;
6103 r->start = 0;
6104 }
6105 pci_disable_bridge_window(dev);
6106 }
6107}
6108
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006109static ssize_t resource_alignment_show(struct bus_type *bus, char *buf)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006110{
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006111 size_t count = 0;
6112
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006113 spin_lock(&resource_alignment_lock);
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006114 if (resource_alignment_param)
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006115 count = snprintf(buf, PAGE_SIZE, "%s", resource_alignment_param);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006116 spin_unlock(&resource_alignment_lock);
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006117
Logan Gunthorpee4990812019-08-22 10:10:13 -06006118 /*
6119 * When set by the command line, resource_alignment_param will not
6120 * have a trailing line feed, which is ugly. So conditionally add
6121 * it here.
6122 */
6123 if (count >= 2 && buf[count - 2] != '\n' && count < PAGE_SIZE - 1) {
6124 buf[count - 1] = '\n';
6125 buf[count++] = 0;
6126 }
6127
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006128 return count;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006129}
6130
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006131static ssize_t resource_alignment_store(struct bus_type *bus,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006132 const char *buf, size_t count)
6133{
Logan Gunthorpe273b1772019-08-22 10:10:12 -06006134 char *param = kstrndup(buf, count, GFP_KERNEL);
6135
6136 if (!param)
6137 return -ENOMEM;
6138
6139 spin_lock(&resource_alignment_lock);
6140 kfree(resource_alignment_param);
6141 resource_alignment_param = param;
6142 spin_unlock(&resource_alignment_lock);
6143 return count;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006144}
6145
Greg Kroah-Hartmand61dfaf2018-12-21 08:54:33 +01006146static BUS_ATTR_RW(resource_alignment);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006147
6148static int __init pci_resource_alignment_sysfs_init(void)
6149{
6150 return bus_create_file(&pci_bus_type,
6151 &bus_attr_resource_alignment);
6152}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006153late_initcall(pci_resource_alignment_sysfs_init);
6154
Bill Pemberton15856ad2012-11-21 15:35:00 -05006155static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006156{
6157#ifdef CONFIG_PCI_DOMAINS
6158 pci_domains_supported = 0;
6159#endif
6160}
6161
Jan Kiszkaae07b782018-05-15 11:07:00 +02006162#ifdef CONFIG_PCI_DOMAINS_GENERIC
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006163static atomic_t __domain_nr = ATOMIC_INIT(-1);
6164
Jan Kiszkaae07b782018-05-15 11:07:00 +02006165static int pci_get_new_domain_nr(void)
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006166{
6167 return atomic_inc_return(&__domain_nr);
6168}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006169
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006170static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006171{
6172 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006173 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006174
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006175 if (parent)
6176 domain = of_get_pci_domain_nr(parent->of_node);
Bjorn Helgaas74356ad2019-01-09 14:14:42 -06006177
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006178 /*
6179 * Check DT domain and use_dt_domains values.
6180 *
6181 * If DT domain property is valid (domain >= 0) and
6182 * use_dt_domains != 0, the DT assignment is valid since this means
6183 * we have not previously allocated a domain number by using
6184 * pci_get_new_domain_nr(); we should also update use_dt_domains to
6185 * 1, to indicate that we have just assigned a domain number from
6186 * DT.
6187 *
6188 * If DT domain property value is not valid (ie domain < 0), and we
6189 * have not previously assigned a domain number from DT
6190 * (use_dt_domains != 1) we should assign a domain number by
6191 * using the:
6192 *
6193 * pci_get_new_domain_nr()
6194 *
6195 * API and update the use_dt_domains value to keep track of method we
6196 * are using to assign domain numbers (use_dt_domains = 0).
6197 *
6198 * All other combinations imply we have a platform that is trying
6199 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
6200 * which is a recipe for domain mishandling and it is prevented by
6201 * invalidating the domain value (domain = -1) and printing a
6202 * corresponding error.
6203 */
6204 if (domain >= 0 && use_dt_domains) {
6205 use_dt_domains = 1;
6206 } else if (domain < 0 && use_dt_domains != 1) {
6207 use_dt_domains = 0;
6208 domain = pci_get_new_domain_nr();
6209 } else {
Shawn Lin9df1c6e2018-03-01 09:26:55 +08006210 if (parent)
6211 pr_err("Node %pOF has ", parent->of_node);
6212 pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006213 domain = -1;
6214 }
6215
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02006216 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006217}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006218
6219int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
6220{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05006221 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
6222 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006223}
6224#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006225
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006226/**
Taku Izumi642c92d2012-10-30 15:26:18 +09006227 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006228 *
6229 * Returns 1 if we can access PCI extended config space (offsets
6230 * greater than 0xff). This is the default implementation. Architecture
6231 * implementations can override this.
6232 */
Taku Izumi642c92d2012-10-30 15:26:18 +09006233int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006234{
6235 return 1;
6236}
6237
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11006238void __weak pci_fixup_cardbus(struct pci_bus *bus)
6239{
6240}
6241EXPORT_SYMBOL(pci_fixup_cardbus);
6242
Al Viroad04d312008-11-22 17:37:14 +00006243static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006244{
6245 while (str) {
6246 char *k = strchr(str, ',');
6247 if (k)
6248 *k++ = 0;
6249 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006250 if (!strcmp(str, "nomsi")) {
6251 pci_no_msi();
Gil Kupfercef74402018-05-10 17:56:02 -05006252 } else if (!strncmp(str, "noats", 5)) {
6253 pr_info("PCIe: ATS is disabled\n");
6254 pcie_ats_disabled = true;
Randy Dunlap7f785762007-10-05 13:17:58 -07006255 } else if (!strcmp(str, "noaer")) {
6256 pci_no_aer();
Sinan Kaya11eb0e02018-06-04 22:16:09 -04006257 } else if (!strcmp(str, "earlydump")) {
6258 pci_early_dump = true;
Yinghai Lub55438f2012-02-23 19:23:30 -08006259 } else if (!strncmp(str, "realloc=", 8)) {
6260 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07006261 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08006262 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006263 } else if (!strcmp(str, "nodomains")) {
6264 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01006265 } else if (!strncmp(str, "noari", 5)) {
6266 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08006267 } else if (!strncmp(str, "cbiosize=", 9)) {
6268 pci_cardbus_io_size = memparse(str + 9, &str);
6269 } else if (!strncmp(str, "cbmemsize=", 10)) {
6270 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006271 } else if (!strncmp(str, "resource_alignment=", 19)) {
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006272 resource_alignment_param = str + 19;
Andrew Patterson43c16402009-04-22 16:52:09 -06006273 } else if (!strncmp(str, "ecrc=", 5)) {
6274 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07006275 } else if (!strncmp(str, "hpiosize=", 9)) {
6276 pci_hotplug_io_size = memparse(str + 9, &str);
6277 } else if (!strncmp(str, "hpmemsize=", 10)) {
6278 pci_hotplug_mem_size = memparse(str + 10, &str);
Keith Busche16b4662016-07-21 21:40:28 -06006279 } else if (!strncmp(str, "hpbussize=", 10)) {
6280 pci_hotplug_bus_size =
6281 simple_strtoul(str + 10, &str, 0);
6282 if (pci_hotplug_bus_size > 0xff)
6283 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05006284 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
6285 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05006286 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
6287 pcie_bus_config = PCIE_BUS_SAFE;
6288 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
6289 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05006290 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
6291 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06006292 } else if (!strncmp(str, "pcie_scan_all", 13)) {
6293 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06006294 } else if (!strncmp(str, "disable_acs_redir=", 18)) {
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006295 disable_acs_redir_param = str + 18;
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006296 } else {
Mohan Kumar25da8db2019-04-20 07:03:46 +03006297 pr_err("PCI: Unknown option `%s'\n", str);
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006298 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006299 }
6300 str = k;
6301 }
Andi Kleen0637a702006-09-26 10:52:41 +02006302 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006303}
Andi Kleen0637a702006-09-26 10:52:41 +02006304early_param("pci", pci_setup);
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006305
6306/*
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006307 * 'resource_alignment_param' and 'disable_acs_redir_param' are initialized
6308 * in pci_setup(), above, to point to data in the __initdata section which
6309 * will be freed after the init sequence is complete. We can't allocate memory
6310 * in pci_setup() because some architectures do not have any memory allocation
6311 * service available during an early_param() call. So we allocate memory and
6312 * copy the variable here before the init section is freed.
6313 *
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006314 */
6315static int __init pci_realloc_setup_params(void)
6316{
Logan Gunthorpe70aaf612019-08-22 10:10:11 -06006317 resource_alignment_param = kstrdup(resource_alignment_param,
6318 GFP_KERNEL);
Logan Gunthorped5bc73f2019-04-10 15:05:31 -06006319 disable_acs_redir_param = kstrdup(disable_acs_redir_param, GFP_KERNEL);
6320
6321 return 0;
6322}
6323pure_initcall(pci_realloc_setup_params);