blob: a3e8edd62a0493e9344f8b8ceb571404c02cdebe [file] [log] [blame]
Bjorn Helgaas7328c8f2018-01-26 11:45:16 -06001// SPDX-License-Identifier: GPL-2.0
Linus Torvalds1da177e2005-04-16 15:20:36 -07002/*
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06003 * PCI Bus Services, see include/linux/pci.h for further explanation.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06005 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
6 * David Mosberger-Tang
Linus Torvalds1da177e2005-04-16 15:20:36 -07007 *
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06008 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
Linus Torvalds1da177e2005-04-16 15:20:36 -07009 */
10
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -050011#include <linux/acpi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070012#include <linux/kernel.h>
13#include <linux/delay.h>
Mika Westerberg9d26d3a2016-06-02 11:17:12 +030014#include <linux/dmi.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070015#include <linux/init.h>
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -070016#include <linux/of.h>
17#include <linux/of_pci.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070018#include <linux/pci.h>
David Brownell075c1772007-04-26 00:12:06 -070019#include <linux/pm.h>
Tejun Heo5a0e3ad2010-03-24 17:04:11 +090020#include <linux/slab.h>
Linus Torvalds1da177e2005-04-16 15:20:36 -070021#include <linux/module.h>
22#include <linux/spinlock.h>
Tim Schmielau4e57b682005-10-30 15:03:48 -080023#include <linux/string.h>
vignesh babu229f5af2007-08-13 18:23:14 +053024#include <linux/log2.h>
Zhichang Yuan57453922018-03-15 02:15:53 +080025#include <linux/logic_pio.h>
Stephen Rothwellc300bd2fb2008-07-10 02:16:44 +020026#include <linux/pm_wakeup.h>
Sheng Yang8dd7f802008-10-21 17:38:25 +080027#include <linux/interrupt.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090028#include <linux/device.h>
Rafael J. Wysockib67ea762010-02-17 23:44:09 +010029#include <linux/pm_runtime.h>
Alex Williamson608c3882013-08-08 14:09:43 -060030#include <linux/pci_hotplug.h>
Sinan Kaya4d3f1382016-06-10 21:55:11 +020031#include <linux/vmalloc.h>
CQ Tang4ebeb1e2017-05-30 09:25:49 -070032#include <linux/pci-ats.h>
Yuji Shimada32a9a6822009-03-16 17:13:39 +090033#include <asm/setup.h>
Ben Dooks2a2aca32016-06-17 16:05:13 +010034#include <asm/dma.h>
Taku Izumib07461a2015-09-17 10:09:37 -050035#include <linux/aer.h>
Greg KHbc56b9e2005-04-08 14:53:31 +090036#include "pci.h"
Linus Torvalds1da177e2005-04-16 15:20:36 -070037
Keith Buschc4eed622018-09-20 10:27:11 -060038DEFINE_MUTEX(pci_slot_mutex);
39
Alan Stern00240c32009-04-27 13:33:16 -040040const char *pci_power_names[] = {
41 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
42};
43EXPORT_SYMBOL_GPL(pci_power_names);
44
Rafael J. Wysocki93177a72010-01-02 22:57:24 +010045int isa_dma_bridge_buggy;
46EXPORT_SYMBOL(isa_dma_bridge_buggy);
47
48int pci_pci_problems;
49EXPORT_SYMBOL(pci_pci_problems);
50
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010051unsigned int pci_pm_d3_delay;
52
Matthew Garrettdf17e622010-10-04 14:22:29 -040053static void pci_pme_list_scan(struct work_struct *work);
54
55static LIST_HEAD(pci_pme_list);
56static DEFINE_MUTEX(pci_pme_list_mutex);
57static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
58
59struct pci_pme_device {
60 struct list_head list;
61 struct pci_dev *dev;
62};
63
64#define PME_TIMEOUT 1000 /* How long between PME checks */
65
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010066static void pci_dev_d3_sleep(struct pci_dev *dev)
67{
68 unsigned int delay = dev->d3_delay;
69
70 if (delay < pci_pm_d3_delay)
71 delay = pci_pm_d3_delay;
72
Adrian Hunter50b2b542017-03-14 15:21:58 +020073 if (delay)
74 msleep(delay);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +010075}
Linus Torvalds1da177e2005-04-16 15:20:36 -070076
Jeff Garzik32a2eea2007-10-11 16:57:27 -040077#ifdef CONFIG_PCI_DOMAINS
78int pci_domains_supported = 1;
79#endif
80
Atsushi Nemoto4516a612007-02-05 16:36:06 -080081#define DEFAULT_CARDBUS_IO_SIZE (256)
82#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
83/* pci=cbmemsize=nnM,cbiosize=nn can override this */
84unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
85unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
86
Eric W. Biederman28760482009-09-09 14:09:24 -070087#define DEFAULT_HOTPLUG_IO_SIZE (256)
88#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
89/* pci=hpmemsize=nnM,hpiosize=nn can override this */
90unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
91unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
92
Keith Busche16b4662016-07-21 21:40:28 -060093#define DEFAULT_HOTPLUG_BUS_SIZE 1
94unsigned long pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
95
Keith Busch27d868b2015-08-24 08:48:16 -050096enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
Jon Masonb03e7492011-07-20 15:20:54 -050097
Jesse Barnesac1aa472009-10-26 13:20:44 -070098/*
99 * The default CLS is used if arch didn't set CLS explicitly and not
100 * all pci devices agree on the same value. Arch can override either
101 * the dfl or actual value as it sees fit. Don't forget this is
102 * measured in 32-bit words, not bytes.
103 */
Bill Pemberton15856ad2012-11-21 15:35:00 -0500104u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
Jesse Barnesac1aa472009-10-26 13:20:44 -0700105u8 pci_cache_line_size;
106
Myron Stowe96c55902011-10-28 15:48:38 -0600107/*
108 * If we set up a device for bus mastering, we need to check the latency
109 * timer as certain BIOSes forget to set it properly.
110 */
111unsigned int pcibios_max_latency = 255;
112
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +0100113/* If set, the PCIe ARI capability will not be used. */
114static bool pcie_ari_disabled;
115
Gil Kupfercef74402018-05-10 17:56:02 -0500116/* If set, the PCIe ATS capability will not be used. */
117static bool pcie_ats_disabled;
118
Sinan Kaya11eb0e02018-06-04 22:16:09 -0400119/* If set, the PCI config space of each device is printed during boot. */
120bool pci_early_dump;
121
Gil Kupfercef74402018-05-10 17:56:02 -0500122bool pci_ats_disabled(void)
123{
124 return pcie_ats_disabled;
125}
126
Mika Westerberg9d26d3a2016-06-02 11:17:12 +0300127/* Disable bridge_d3 for all PCIe ports */
128static bool pci_bridge_d3_disable;
129/* Force bridge_d3 for all PCIe ports */
130static bool pci_bridge_d3_force;
131
132static int __init pcie_port_pm_setup(char *str)
133{
134 if (!strcmp(str, "off"))
135 pci_bridge_d3_disable = true;
136 else if (!strcmp(str, "force"))
137 pci_bridge_d3_force = true;
138 return 1;
139}
140__setup("pcie_port_pm=", pcie_port_pm_setup);
141
Sinan Kayaa2758b62018-02-27 14:14:10 -0600142/* Time to wait after a reset for device to become responsive */
143#define PCIE_RESET_READY_POLL_MS 60000
144
Linus Torvalds1da177e2005-04-16 15:20:36 -0700145/**
146 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
147 * @bus: pointer to PCI bus structure to search
148 *
149 * Given a PCI bus, returns the highest PCI bus number present in the set
150 * including the given PCI bus and its list of child PCI buses.
151 */
Ryan Desfosses07656d83082014-04-11 01:01:53 -0400152unsigned char pci_bus_max_busnr(struct pci_bus *bus)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700153{
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800154 struct pci_bus *tmp;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700155 unsigned char max, n;
156
Yinghai Lub918c622012-05-17 18:51:11 -0700157 max = bus->busn_res.end;
Yijing Wang94e6a9b2014-02-13 21:14:03 +0800158 list_for_each_entry(tmp, &bus->children, node) {
159 n = pci_bus_max_busnr(tmp);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400160 if (n > max)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700161 max = n;
162 }
163 return max;
164}
Kristen Accardib82db5c2006-01-17 16:56:56 -0800165EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700166
Andrew Morton1684f5d2008-12-01 14:30:30 -0800167#ifdef CONFIG_HAS_IOMEM
168void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
169{
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500170 struct resource *res = &pdev->resource[bar];
171
Andrew Morton1684f5d2008-12-01 14:30:30 -0800172 /*
173 * Make sure the BAR is actually a memory resource, not an IO resource
174 */
Bjorn Helgaas646c0282015-03-12 12:30:15 -0500175 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600176 pci_warn(pdev, "can't ioremap BAR %d: %pR\n", bar, res);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800177 return NULL;
178 }
Bjorn Helgaas1f7bf3bf2015-03-12 12:30:11 -0500179 return ioremap_nocache(res->start, resource_size(res));
Andrew Morton1684f5d2008-12-01 14:30:30 -0800180}
181EXPORT_SYMBOL_GPL(pci_ioremap_bar);
Luis R. Rodriguezc43996f2015-08-24 12:13:23 -0700182
183void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
184{
185 /*
186 * Make sure the BAR is actually a memory resource, not an IO resource
187 */
188 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
189 WARN_ON(1);
190 return NULL;
191 }
192 return ioremap_wc(pci_resource_start(pdev, bar),
193 pci_resource_len(pdev, bar));
194}
195EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
Andrew Morton1684f5d2008-12-01 14:30:30 -0800196#endif
197
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600198/**
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600199 * pci_dev_str_match_path - test if a path string matches a device
200 * @dev: the PCI device to test
Randy Dunlap7eb37022018-09-02 19:32:50 -0700201 * @path: string to match the device against
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600202 * @endptr: pointer to the string after the match
203 *
204 * Test if a string (typically from a kernel parameter) formatted as a
205 * path of device/function addresses matches a PCI device. The string must
206 * be of the form:
207 *
208 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
209 *
210 * A path for a device can be obtained using 'lspci -t'. Using a path
211 * is more robust against bus renumbering than using only a single bus,
212 * device and function address.
213 *
214 * Returns 1 if the string matches the device, 0 if it does not and
215 * a negative error code if it fails to parse the string.
216 */
217static int pci_dev_str_match_path(struct pci_dev *dev, const char *path,
218 const char **endptr)
219{
220 int ret;
221 int seg, bus, slot, func;
222 char *wpath, *p;
223 char end;
224
225 *endptr = strchrnul(path, ';');
226
227 wpath = kmemdup_nul(path, *endptr - path, GFP_KERNEL);
228 if (!wpath)
229 return -ENOMEM;
230
231 while (1) {
232 p = strrchr(wpath, '/');
233 if (!p)
234 break;
235 ret = sscanf(p, "/%x.%x%c", &slot, &func, &end);
236 if (ret != 2) {
237 ret = -EINVAL;
238 goto free_and_exit;
239 }
240
241 if (dev->devfn != PCI_DEVFN(slot, func)) {
242 ret = 0;
243 goto free_and_exit;
244 }
245
246 /*
247 * Note: we don't need to get a reference to the upstream
248 * bridge because we hold a reference to the top level
249 * device which should hold a reference to the bridge,
250 * and so on.
251 */
252 dev = pci_upstream_bridge(dev);
253 if (!dev) {
254 ret = 0;
255 goto free_and_exit;
256 }
257
258 *p = 0;
259 }
260
261 ret = sscanf(wpath, "%x:%x:%x.%x%c", &seg, &bus, &slot,
262 &func, &end);
263 if (ret != 4) {
264 seg = 0;
265 ret = sscanf(wpath, "%x:%x.%x%c", &bus, &slot, &func, &end);
266 if (ret != 3) {
267 ret = -EINVAL;
268 goto free_and_exit;
269 }
270 }
271
272 ret = (seg == pci_domain_nr(dev->bus) &&
273 bus == dev->bus->number &&
274 dev->devfn == PCI_DEVFN(slot, func));
275
276free_and_exit:
277 kfree(wpath);
278 return ret;
279}
280
281/**
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600282 * pci_dev_str_match - test if a string matches a device
283 * @dev: the PCI device to test
284 * @p: string to match the device against
285 * @endptr: pointer to the string after the match
286 *
287 * Test if a string (typically from a kernel parameter) matches a specified
288 * PCI device. The string may be of one of the following formats:
289 *
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600290 * [<domain>:]<bus>:<device>.<func>[/<device>.<func>]*
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600291 * pci:<vendor>:<device>[:<subvendor>:<subdevice>]
292 *
293 * The first format specifies a PCI bus/device/function address which
294 * may change if new hardware is inserted, if motherboard firmware changes,
295 * or due to changes caused in kernel parameters. If the domain is
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600296 * left unspecified, it is taken to be 0. In order to be robust against
297 * bus renumbering issues, a path of PCI device/function numbers may be used
298 * to address the specific device. The path for a device can be determined
299 * through the use of 'lspci -t'.
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600300 *
301 * The second format matches devices using IDs in the configuration
302 * space which may match multiple devices in the system. A value of 0
303 * for any field will match all devices. (Note: this differs from
304 * in-kernel code that uses PCI_ANY_ID which is ~0; this is for
305 * legacy reasons and convenience so users don't have to specify
306 * FFFFFFFFs on the command line.)
307 *
308 * Returns 1 if the string matches the device, 0 if it does not and
309 * a negative error code if the string cannot be parsed.
310 */
311static int pci_dev_str_match(struct pci_dev *dev, const char *p,
312 const char **endptr)
313{
314 int ret;
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600315 int count;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600316 unsigned short vendor, device, subsystem_vendor, subsystem_device;
317
318 if (strncmp(p, "pci:", 4) == 0) {
319 /* PCI vendor/device (subvendor/subdevice) IDs are specified */
320 p += 4;
321 ret = sscanf(p, "%hx:%hx:%hx:%hx%n", &vendor, &device,
322 &subsystem_vendor, &subsystem_device, &count);
323 if (ret != 4) {
324 ret = sscanf(p, "%hx:%hx%n", &vendor, &device, &count);
325 if (ret != 2)
326 return -EINVAL;
327
328 subsystem_vendor = 0;
329 subsystem_device = 0;
330 }
331
332 p += count;
333
334 if ((!vendor || vendor == dev->vendor) &&
335 (!device || device == dev->device) &&
336 (!subsystem_vendor ||
337 subsystem_vendor == dev->subsystem_vendor) &&
338 (!subsystem_device ||
339 subsystem_device == dev->subsystem_device))
340 goto found;
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600341 } else {
Logan Gunthorpe45db3372018-07-30 10:18:38 -0600342 /*
343 * PCI Bus, Device, Function IDs are specified
344 * (optionally, may include a path of devfns following it)
345 */
346 ret = pci_dev_str_match_path(dev, p, &p);
347 if (ret < 0)
348 return ret;
349 else if (ret)
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -0600350 goto found;
351 }
352
353 *endptr = p;
354 return 0;
355
356found:
357 *endptr = p;
358 return 1;
359}
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100360
361static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
362 u8 pos, int cap, int *ttl)
Roland Dreier24a4e372005-10-28 17:35:34 -0700363{
364 u8 id;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700365 u16 ent;
366
367 pci_bus_read_config_byte(bus, devfn, pos, &pos);
Roland Dreier24a4e372005-10-28 17:35:34 -0700368
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100369 while ((*ttl)--) {
Roland Dreier24a4e372005-10-28 17:35:34 -0700370 if (pos < 0x40)
371 break;
372 pos &= ~3;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700373 pci_bus_read_config_word(bus, devfn, pos, &ent);
374
375 id = ent & 0xff;
Roland Dreier24a4e372005-10-28 17:35:34 -0700376 if (id == 0xff)
377 break;
378 if (id == cap)
379 return pos;
Sean O. Stalley55db3202015-04-02 14:10:19 -0700380 pos = (ent >> 8);
Roland Dreier24a4e372005-10-28 17:35:34 -0700381 }
382 return 0;
383}
384
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100385static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
386 u8 pos, int cap)
387{
388 int ttl = PCI_FIND_CAP_TTL;
389
390 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
391}
392
Roland Dreier24a4e372005-10-28 17:35:34 -0700393int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
394{
395 return __pci_find_next_cap(dev->bus, dev->devfn,
396 pos + PCI_CAP_LIST_NEXT, cap);
397}
398EXPORT_SYMBOL_GPL(pci_find_next_capability);
399
Michael Ellermand3bac112006-11-22 18:26:16 +1100400static int __pci_bus_find_cap_start(struct pci_bus *bus,
401 unsigned int devfn, u8 hdr_type)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700402{
403 u16 status;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700404
405 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
406 if (!(status & PCI_STATUS_CAP_LIST))
407 return 0;
408
409 switch (hdr_type) {
410 case PCI_HEADER_TYPE_NORMAL:
411 case PCI_HEADER_TYPE_BRIDGE:
Michael Ellermand3bac112006-11-22 18:26:16 +1100412 return PCI_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700413 case PCI_HEADER_TYPE_CARDBUS:
Michael Ellermand3bac112006-11-22 18:26:16 +1100414 return PCI_CB_CAPABILITY_LIST;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700415 }
Michael Ellermand3bac112006-11-22 18:26:16 +1100416
417 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700418}
419
420/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700421 * pci_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700422 * @dev: PCI device to query
423 * @cap: capability code
424 *
425 * Tell if a device supports a given PCI capability.
426 * Returns the address of the requested capability structure within the
427 * device's PCI configuration space or 0 in case the device does not
428 * support it. Possible values for @cap:
429 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700430 * %PCI_CAP_ID_PM Power Management
431 * %PCI_CAP_ID_AGP Accelerated Graphics Port
432 * %PCI_CAP_ID_VPD Vital Product Data
433 * %PCI_CAP_ID_SLOTID Slot Identification
Linus Torvalds1da177e2005-04-16 15:20:36 -0700434 * %PCI_CAP_ID_MSI Message Signalled Interrupts
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700435 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
Linus Torvalds1da177e2005-04-16 15:20:36 -0700436 * %PCI_CAP_ID_PCIX PCI-X
437 * %PCI_CAP_ID_EXP PCI Express
438 */
439int pci_find_capability(struct pci_dev *dev, int cap)
440{
Michael Ellermand3bac112006-11-22 18:26:16 +1100441 int pos;
442
443 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
444 if (pos)
445 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
446
447 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700448}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600449EXPORT_SYMBOL(pci_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700450
451/**
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700452 * pci_bus_find_capability - query for devices' capabilities
Linus Torvalds1da177e2005-04-16 15:20:36 -0700453 * @bus: the PCI bus to query
454 * @devfn: PCI device to query
455 * @cap: capability code
456 *
457 * Like pci_find_capability() but works for pci devices that do not have a
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700458 * pci_dev structure set up yet.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700459 *
460 * Returns the address of the requested capability structure within the
461 * device's PCI configuration space or 0 in case the device does not
462 * support it.
463 */
464int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
465{
Michael Ellermand3bac112006-11-22 18:26:16 +1100466 int pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700467 u8 hdr_type;
468
469 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
470
Michael Ellermand3bac112006-11-22 18:26:16 +1100471 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
472 if (pos)
473 pos = __pci_find_next_cap(bus, devfn, pos, cap);
474
475 return pos;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700476}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600477EXPORT_SYMBOL(pci_bus_find_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700478
479/**
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600480 * pci_find_next_ext_capability - Find an extended capability
481 * @dev: PCI device to query
482 * @start: address at which to start looking (0 to start at beginning of list)
483 * @cap: capability code
484 *
485 * Returns the address of the next matching extended capability structure
486 * within the device's PCI configuration space or 0 if the device does
487 * not support it. Some capabilities can occur several times, e.g., the
488 * vendor-specific capability, and this provides a way to find them all.
489 */
490int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
491{
492 u32 header;
493 int ttl;
494 int pos = PCI_CFG_SPACE_SIZE;
495
496 /* minimum 8 bytes per capability */
497 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
498
499 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
500 return 0;
501
502 if (start)
503 pos = start;
504
505 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
506 return 0;
507
508 /*
509 * If we have no capabilities, this is indicated by cap ID,
510 * cap version and next pointer all being 0.
511 */
512 if (header == 0)
513 return 0;
514
515 while (ttl-- > 0) {
516 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
517 return pos;
518
519 pos = PCI_EXT_CAP_NEXT(header);
520 if (pos < PCI_CFG_SPACE_SIZE)
521 break;
522
523 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
524 break;
525 }
526
527 return 0;
528}
529EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
530
531/**
Linus Torvalds1da177e2005-04-16 15:20:36 -0700532 * pci_find_ext_capability - Find an extended capability
533 * @dev: PCI device to query
534 * @cap: capability code
535 *
536 * Returns the address of the requested extended capability structure
537 * within the device's PCI configuration space or 0 if the device does
538 * not support it. Possible values for @cap:
539 *
540 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
541 * %PCI_EXT_CAP_ID_VC Virtual Channel
542 * %PCI_EXT_CAP_ID_DSN Device Serial Number
543 * %PCI_EXT_CAP_ID_PWR Power Budgeting
544 */
545int pci_find_ext_capability(struct pci_dev *dev, int cap)
546{
Bjorn Helgaas44a9a362012-07-13 14:24:59 -0600547 return pci_find_next_ext_capability(dev, 0, cap);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700548}
Brice Goglin3a720d72006-05-23 06:10:01 -0400549EXPORT_SYMBOL_GPL(pci_find_ext_capability);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700550
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100551static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
552{
553 int rc, ttl = PCI_FIND_CAP_TTL;
554 u8 cap, mask;
555
556 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
557 mask = HT_3BIT_CAP_MASK;
558 else
559 mask = HT_5BIT_CAP_MASK;
560
561 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
562 PCI_CAP_ID_HT, &ttl);
563 while (pos) {
564 rc = pci_read_config_byte(dev, pos + 3, &cap);
565 if (rc != PCIBIOS_SUCCESSFUL)
566 return 0;
567
568 if ((cap & mask) == ht_cap)
569 return pos;
570
Brice Goglin47a4d5b2007-01-10 23:15:29 -0800571 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
572 pos + PCI_CAP_LIST_NEXT,
Michael Ellerman687d5fe2006-11-22 18:26:18 +1100573 PCI_CAP_ID_HT, &ttl);
574 }
575
576 return 0;
577}
578/**
579 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
580 * @dev: PCI device to query
581 * @pos: Position from which to continue searching
582 * @ht_cap: Hypertransport capability code
583 *
584 * To be used in conjunction with pci_find_ht_capability() to search for
585 * all capabilities matching @ht_cap. @pos should always be a value returned
586 * from pci_find_ht_capability().
587 *
588 * NB. To be 100% safe against broken PCI devices, the caller should take
589 * steps to avoid an infinite loop.
590 */
591int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
592{
593 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
594}
595EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
596
597/**
598 * pci_find_ht_capability - query a device's Hypertransport capabilities
599 * @dev: PCI device to query
600 * @ht_cap: Hypertransport capability code
601 *
602 * Tell if a device supports a given Hypertransport capability.
603 * Returns an address within the device's PCI configuration space
604 * or 0 in case the device does not support the request capability.
605 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
606 * which has a Hypertransport capability matching @ht_cap.
607 */
608int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
609{
610 int pos;
611
612 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
613 if (pos)
614 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
615
616 return pos;
617}
618EXPORT_SYMBOL_GPL(pci_find_ht_capability);
619
Linus Torvalds1da177e2005-04-16 15:20:36 -0700620/**
621 * pci_find_parent_resource - return resource region of parent bus of given region
622 * @dev: PCI device structure contains resources to be searched
623 * @res: child resource record for which parent is sought
624 *
625 * For given resource region of given device, return the resource
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700626 * region of parent bus the given region is contained in.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700627 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400628struct resource *pci_find_parent_resource(const struct pci_dev *dev,
629 struct resource *res)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700630{
631 const struct pci_bus *bus = dev->bus;
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700632 struct resource *r;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700633 int i;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700634
Bjorn Helgaas89a74ec2010-02-23 10:24:31 -0700635 pci_bus_for_each_resource(bus, r, i) {
Linus Torvalds1da177e2005-04-16 15:20:36 -0700636 if (!r)
637 continue;
Ard Biesheuvel31342332017-04-11 17:33:12 +0100638 if (resource_contains(r, res)) {
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700639
640 /*
641 * If the window is prefetchable but the BAR is
642 * not, the allocator made a mistake.
643 */
644 if (r->flags & IORESOURCE_PREFETCH &&
645 !(res->flags & IORESOURCE_PREFETCH))
646 return NULL;
647
648 /*
649 * If we're below a transparent bridge, there may
650 * be both a positively-decoded aperture and a
651 * subtractively-decoded region that contain the BAR.
652 * We want the positively-decoded one, so this depends
653 * on pci_bus_for_each_resource() giving us those
654 * first.
655 */
656 return r;
657 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700658 }
Bjorn Helgaasf44116a2014-02-26 11:25:58 -0700659 return NULL;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700660}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -0600661EXPORT_SYMBOL(pci_find_parent_resource);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700662
663/**
Mika Westerbergafd29f92016-09-15 11:07:03 +0300664 * pci_find_resource - Return matching PCI device resource
665 * @dev: PCI device to query
666 * @res: Resource to look for
667 *
668 * Goes over standard PCI resources (BARs) and checks if the given resource
669 * is partially or fully contained in any of them. In that case the
670 * matching resource is returned, %NULL otherwise.
671 */
672struct resource *pci_find_resource(struct pci_dev *dev, struct resource *res)
673{
674 int i;
675
676 for (i = 0; i < PCI_ROM_RESOURCE; i++) {
677 struct resource *r = &dev->resource[i];
678
679 if (r->start && resource_contains(r, res))
680 return r;
681 }
682
683 return NULL;
684}
685EXPORT_SYMBOL(pci_find_resource);
686
687/**
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530688 * pci_find_pcie_root_port - return PCIe Root Port
689 * @dev: PCI device to query
690 *
691 * Traverse up the parent chain and return the PCIe Root Port PCI Device
692 * for a given PCI Device.
693 */
694struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
695{
Thierry Redingb6f6d562017-08-17 13:06:14 +0200696 struct pci_dev *bridge, *highest_pcie_bridge = dev;
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530697
698 bridge = pci_upstream_bridge(dev);
699 while (bridge && pci_is_pcie(bridge)) {
700 highest_pcie_bridge = bridge;
701 bridge = pci_upstream_bridge(bridge);
702 }
703
Thierry Redingb6f6d562017-08-17 13:06:14 +0200704 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
705 return NULL;
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530706
Thierry Redingb6f6d562017-08-17 13:06:14 +0200707 return highest_pcie_bridge;
Hariprasad Shenaic56d4452015-10-18 19:55:04 +0530708}
709EXPORT_SYMBOL(pci_find_pcie_root_port);
710
711/**
Alex Williamson157e8762013-12-17 16:43:39 -0700712 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
713 * @dev: the PCI device to operate on
714 * @pos: config space offset of status word
715 * @mask: mask of bit(s) to care about in status word
716 *
717 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
718 */
719int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
720{
721 int i;
722
723 /* Wait for Transaction Pending bit clean */
724 for (i = 0; i < 4; i++) {
725 u16 status;
726 if (i)
727 msleep((1 << (i - 1)) * 100);
728
729 pci_read_config_word(dev, pos, &status);
730 if (!(status & mask))
731 return 1;
732 }
733
734 return 0;
735}
736
737/**
Wei Yang70675e02015-07-29 16:52:58 +0800738 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
John W. Linville064b53db2005-07-27 10:19:44 -0400739 * @dev: PCI device to have its BARs restored
740 *
741 * Restore the BAR values for a given device, so as to make it
742 * accessible by its driver.
743 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400744static void pci_restore_bars(struct pci_dev *dev)
John W. Linville064b53db2005-07-27 10:19:44 -0400745{
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800746 int i;
John W. Linville064b53db2005-07-27 10:19:44 -0400747
Yu Zhaobc5f5a82008-11-22 02:40:00 +0800748 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
Yu Zhao14add802008-11-22 02:38:52 +0800749 pci_update_resource(dev, i);
John W. Linville064b53db2005-07-27 10:19:44 -0400750}
751
Julia Lawall299f2ff2015-12-06 17:33:45 +0100752static const struct pci_platform_pm_ops *pci_platform_pm;
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200753
Julia Lawall299f2ff2015-12-06 17:33:45 +0100754int pci_set_platform_pm(const struct pci_platform_pm_ops *ops)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200755{
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200756 if (!ops->is_manageable || !ops->set_state || !ops->get_state ||
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200757 !ops->choose_state || !ops->set_wakeup || !ops->need_resume)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200758 return -EINVAL;
759 pci_platform_pm = ops;
760 return 0;
761}
762
763static inline bool platform_pci_power_manageable(struct pci_dev *dev)
764{
765 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
766}
767
768static inline int platform_pci_set_power_state(struct pci_dev *dev,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -0400769 pci_power_t t)
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200770{
771 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
772}
773
Lukas Wunnercc7cc022016-09-18 05:39:20 +0200774static inline pci_power_t platform_pci_get_power_state(struct pci_dev *dev)
775{
776 return pci_platform_pm ? pci_platform_pm->get_state(dev) : PCI_UNKNOWN;
777}
778
Rafael J. Wysocki961d9122008-07-07 03:32:02 +0200779static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
780{
781 return pci_platform_pm ?
782 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
783}
Randy Dunlap8f7020d2005-10-23 11:57:38 -0700784
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200785static inline int platform_pci_set_wakeup(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +0200786{
787 return pci_platform_pm ?
Rafael J. Wysocki08476842017-06-24 01:57:35 +0200788 pci_platform_pm->set_wakeup(dev, enable) : -ENODEV;
Rafael J. Wysockib67ea762010-02-17 23:44:09 +0100789}
790
Rafael J. Wysockibac2a902015-01-21 02:17:42 +0100791static inline bool platform_pci_need_resume(struct pci_dev *dev)
792{
793 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
794}
795
Mika Westerberg26ad34d2018-09-27 16:57:14 -0500796static inline bool platform_pci_bridge_d3(struct pci_dev *dev)
797{
798 return pci_platform_pm ? pci_platform_pm->bridge_d3(dev) : false;
799}
800
John W. Linville064b53db2005-07-27 10:19:44 -0400801/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200802 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
803 * given PCI device
804 * @dev: PCI device to handle.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200805 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700806 *
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200807 * RETURN VALUE:
808 * -EINVAL if the requested state is invalid.
809 * -EIO if device does not support PCI PM or its PM capabilities register has a
810 * wrong version, or device doesn't support the requested state.
811 * 0 if device already is in the requested state.
812 * 0 if device's power state has been successfully changed.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700813 */
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100814static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
Linus Torvalds1da177e2005-04-16 15:20:36 -0700815{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200816 u16 pmcsr;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200817 bool need_restore = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700818
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100819 /* Check if we're already there */
820 if (dev->current_state == state)
821 return 0;
822
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200823 if (!dev->pm_cap)
Andrew Lunncca03de2007-07-09 11:55:58 -0700824 return -EIO;
825
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200826 if (state < PCI_D0 || state > PCI_D3hot)
827 return -EINVAL;
828
Linus Torvalds1da177e2005-04-16 15:20:36 -0700829 /* Validate current state:
Bjorn Helgaasf7625982013-11-14 11:28:18 -0700830 * Can enter D0 from any state, but if we can only go deeper
Linus Torvalds1da177e2005-04-16 15:20:36 -0700831 * to sleep if we're already in a low power state
832 */
Rafael J. Wysocki4a865902009-03-16 22:40:36 +0100833 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200834 && dev->current_state > state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -0600835 pci_err(dev, "invalid power transition (from state %d to %d)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -0400836 dev->current_state, state);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700837 return -EINVAL;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200838 }
Linus Torvalds1da177e2005-04-16 15:20:36 -0700839
Linus Torvalds1da177e2005-04-16 15:20:36 -0700840 /* check if this device supports the desired state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200841 if ((state == PCI_D1 && !dev->d1_support)
842 || (state == PCI_D2 && !dev->d2_support))
Daniel Ritz3fe9d192005-08-17 15:32:19 -0700843 return -EIO;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700844
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200845 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
John W. Linville064b53db2005-07-27 10:19:44 -0400846
John W. Linville32a36582005-09-14 09:52:42 -0400847 /* If we're (effectively) in D3, force entire word to 0.
Linus Torvalds1da177e2005-04-16 15:20:36 -0700848 * This doesn't affect PME_Status, disables PME_En, and
849 * sets PowerState to 0.
850 */
John W. Linville32a36582005-09-14 09:52:42 -0400851 switch (dev->current_state) {
John W. Linvilled3535fb2005-09-28 17:50:51 -0400852 case PCI_D0:
853 case PCI_D1:
854 case PCI_D2:
855 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
856 pmcsr |= state;
857 break;
Rafael J. Wysockif62795f2009-05-18 22:51:12 +0200858 case PCI_D3hot:
859 case PCI_D3cold:
John W. Linville32a36582005-09-14 09:52:42 -0400860 case PCI_UNKNOWN: /* Boot-up */
861 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100862 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200863 need_restore = true;
Mathieu Malaterre1d09d572019-01-14 21:41:36 +0100864 /* Fall-through - force to D0 */
John W. Linville32a36582005-09-14 09:52:42 -0400865 default:
John W. Linvilled3535fb2005-09-28 17:50:51 -0400866 pmcsr = 0;
John W. Linville32a36582005-09-14 09:52:42 -0400867 break;
Linus Torvalds1da177e2005-04-16 15:20:36 -0700868 }
869
870 /* enter specified state */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200871 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700872
873 /* Mandatory power management transition delays */
874 /* see PCI PM 1.1 5.6.1 table 18 */
875 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +0100876 pci_dev_d3_sleep(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700877 else if (state == PCI_D2 || dev->current_state == PCI_D2)
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +0100878 udelay(PCI_PM_D2_DELAY);
Linus Torvalds1da177e2005-04-16 15:20:36 -0700879
Rafael J. Wysockie13cdbd2009-10-05 00:48:40 +0200880 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
881 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
882 if (dev->current_state != state && printk_ratelimit())
Frederick Lawler7506dc72018-01-18 12:55:24 -0600883 pci_info(dev, "Refused to change power state, currently in D%d\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -0400884 dev->current_state);
John W. Linville064b53db2005-07-27 10:19:44 -0400885
Huang Ying448bd852012-06-23 10:23:51 +0800886 /*
887 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
John W. Linville064b53db2005-07-27 10:19:44 -0400888 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
889 * from D3hot to D0 _may_ perform an internal reset, thereby
890 * going to "D0 Uninitialized" rather than "D0 Initialized".
891 * For example, at least some versions of the 3c905B and the
892 * 3c556B exhibit this behaviour.
893 *
894 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
895 * devices in a D3hot state at boot. Consequently, we need to
896 * restore at least the BARs so that the device will be
897 * accessible to its driver.
898 */
899 if (need_restore)
900 pci_restore_bars(dev);
901
Rafael J. Wysockif00a20e2009-03-16 22:40:08 +0100902 if (dev->bus->self)
Shaohua Li7d715a62008-02-25 09:46:41 +0800903 pcie_aspm_pm_state_change(dev->bus->self);
904
Linus Torvalds1da177e2005-04-16 15:20:36 -0700905 return 0;
906}
907
908/**
Lukas Wunnera6a64022016-09-18 05:39:20 +0200909 * pci_update_current_state - Read power state of given device and cache it
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200910 * @dev: PCI device to handle.
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100911 * @state: State to cache in case the device doesn't have the PM capability
Lukas Wunnera6a64022016-09-18 05:39:20 +0200912 *
913 * The power state is read from the PMCSR register, which however is
914 * inaccessible in D3cold. The platform firmware is therefore queried first
915 * to detect accessibility of the register. In case the platform firmware
916 * reports an incorrect state or the device isn't power manageable by the
917 * platform at all, we try to detect D3cold by testing accessibility of the
918 * vendor ID in config space.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200919 */
Rafael J. Wysocki734104292009-01-07 13:07:15 +0100920void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200921{
Lukas Wunnera6a64022016-09-18 05:39:20 +0200922 if (platform_pci_get_power_state(dev) == PCI_D3cold ||
923 !pci_device_is_present(dev)) {
924 dev->current_state = PCI_D3cold;
925 } else if (dev->pm_cap) {
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200926 u16 pmcsr;
927
Rafael J. Wysocki337001b2008-07-07 03:36:24 +0200928 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200929 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
Rafael J. Wysockif06fc0b2008-12-27 16:30:52 +0100930 } else {
931 dev->current_state = state;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +0200932 }
933}
934
935/**
Rafael J. Wysockidb288c92012-07-05 15:20:00 -0600936 * pci_power_up - Put the given device into D0 forcibly
937 * @dev: PCI device to power up
938 */
939void pci_power_up(struct pci_dev *dev)
940{
941 if (platform_pci_power_manageable(dev))
942 platform_pci_set_power_state(dev, PCI_D0);
943
944 pci_raw_set_power_state(dev, PCI_D0);
945 pci_update_current_state(dev, PCI_D0);
946}
947
948/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100949 * pci_platform_power_transition - Use platform to change device power state
950 * @dev: PCI device to handle.
951 * @state: State to put the device into.
952 */
953static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
954{
955 int error;
956
957 if (platform_pci_power_manageable(dev)) {
958 error = platform_pci_set_power_state(dev, state);
959 if (!error)
960 pci_update_current_state(dev, state);
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000961 } else
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100962 error = -ENODEV;
Rafael J. Wysocki769ba722013-04-12 13:58:17 +0000963
964 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
965 dev->current_state = PCI_D0;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100966
967 return error;
968}
969
970/**
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700971 * pci_wakeup - Wake up a PCI device
972 * @pci_dev: Device to handle.
973 * @ign: ignored parameter
974 */
975static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
976{
977 pci_wakeup_event(pci_dev);
978 pm_request_resume(&pci_dev->dev);
979 return 0;
980}
981
982/**
983 * pci_wakeup_bus - Walk given bus and wake up devices on it
984 * @bus: Top bus of the subtree to walk.
985 */
Lukas Wunner2a4d2c42018-03-03 10:53:24 +0100986void pci_wakeup_bus(struct pci_bus *bus)
Stephen Hemminger0b950f02014-01-10 17:14:48 -0700987{
988 if (bus)
989 pci_walk_bus(bus, pci_wakeup, NULL);
990}
991
992/**
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +0100993 * __pci_start_power_transition - Start power transition of a PCI device
994 * @dev: PCI device to handle.
995 * @state: State to put the device into.
996 */
997static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
998{
Huang Ying448bd852012-06-23 10:23:51 +0800999 if (state == PCI_D0) {
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001000 pci_platform_power_transition(dev, PCI_D0);
Huang Ying448bd852012-06-23 10:23:51 +08001001 /*
1002 * Mandatory power management transition delays, see
1003 * PCI Express Base Specification Revision 2.0 Section
1004 * 6.6.1: Conventional Reset. Do not delay for
1005 * devices powered on/off by corresponding bridge,
1006 * because have already delayed for the bridge.
1007 */
1008 if (dev->runtime_d3cold) {
Felipe Balbid6112f82018-09-07 09:16:51 +03001009 if (dev->d3cold_delay && !dev->imm_ready)
Adrian Hunter50b2b542017-03-14 15:21:58 +02001010 msleep(dev->d3cold_delay);
Huang Ying448bd852012-06-23 10:23:51 +08001011 /*
1012 * When powering on a bridge from D3cold, the
1013 * whole hierarchy may be powered on into
1014 * D0uninitialized state, resume them to give
1015 * them a chance to suspend again
1016 */
1017 pci_wakeup_bus(dev->subordinate);
1018 }
1019 }
1020}
1021
1022/**
1023 * __pci_dev_set_current_state - Set current state of a PCI device
1024 * @dev: Device to handle
1025 * @data: pointer to state to be set
1026 */
1027static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
1028{
1029 pci_power_t state = *(pci_power_t *)data;
1030
1031 dev->current_state = state;
1032 return 0;
1033}
1034
1035/**
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001036 * pci_bus_set_current_state - Walk given bus and set current state of devices
Huang Ying448bd852012-06-23 10:23:51 +08001037 * @bus: Top bus of the subtree to walk.
1038 * @state: state to be set
1039 */
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001040void pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
Huang Ying448bd852012-06-23 10:23:51 +08001041{
1042 if (bus)
1043 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001044}
1045
1046/**
1047 * __pci_complete_power_transition - Complete power transition of a PCI device
1048 * @dev: PCI device to handle.
1049 * @state: State to put the device into.
1050 *
1051 * This function should not be called directly by device drivers.
1052 */
1053int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
1054{
Huang Ying448bd852012-06-23 10:23:51 +08001055 int ret;
1056
Rafael J. Wysockidb288c92012-07-05 15:20:00 -06001057 if (state <= PCI_D0)
Huang Ying448bd852012-06-23 10:23:51 +08001058 return -EINVAL;
1059 ret = pci_platform_power_transition(dev, state);
1060 /* Power off the bridge may power off the whole hierarchy */
1061 if (!ret && state == PCI_D3cold)
Lukas Wunner2a4d2c42018-03-03 10:53:24 +01001062 pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
Huang Ying448bd852012-06-23 10:23:51 +08001063 return ret;
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001064}
1065EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
1066
1067/**
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001068 * pci_set_power_state - Set the power state of a PCI device
1069 * @dev: PCI device to handle.
1070 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1071 *
Nick Andrew877d0312009-01-26 11:06:57 +01001072 * Transition a device to a new power state, using the platform firmware and/or
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001073 * the device's PCI PM registers.
1074 *
1075 * RETURN VALUE:
1076 * -EINVAL if the requested state is invalid.
1077 * -EIO if device does not support PCI PM or its PM capabilities register has a
1078 * wrong version, or device doesn't support the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001079 * 0 if the transition is to D1 or D2 but D1 and D2 are not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001080 * 0 if device already is in the requested state.
Piotr Gregorab4b8a42017-08-02 20:42:18 +01001081 * 0 if the transition is to D3 but D3 is not supported.
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001082 * 0 if device's power state has been successfully changed.
1083 */
1084int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
1085{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001086 int error;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001087
1088 /* bound the state we're entering */
Huang Ying448bd852012-06-23 10:23:51 +08001089 if (state > PCI_D3cold)
1090 state = PCI_D3cold;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001091 else if (state < PCI_D0)
1092 state = PCI_D0;
1093 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
1094 /*
1095 * If the device or the parent bridge do not support PCI PM,
1096 * ignore the request if we're doing anything other than putting
1097 * it into D0 (which would only happen on boot).
1098 */
1099 return 0;
1100
Rafael J. Wysockidb288c92012-07-05 15:20:00 -06001101 /* Check if we're already there */
1102 if (dev->current_state == state)
1103 return 0;
1104
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001105 __pci_start_power_transition(dev, state);
1106
Alan Cox979b1792008-07-24 17:18:38 +01001107 /* This device is quirked not to be put into D3, so
1108 don't put it in D3 */
Huang Ying448bd852012-06-23 10:23:51 +08001109 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
Alan Cox979b1792008-07-24 17:18:38 +01001110 return 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001111
Huang Ying448bd852012-06-23 10:23:51 +08001112 /*
1113 * To put device in D3cold, we put device into D3hot in native
1114 * way, then put device into D3cold with platform ops
1115 */
1116 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
1117 PCI_D3hot : state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001118
Rafael J. Wysocki0e5dd462009-03-26 22:51:40 +01001119 if (!__pci_complete_power_transition(dev, state))
1120 error = 0;
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001121
1122 return error;
1123}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001124EXPORT_SYMBOL(pci_set_power_state);
Rafael J. Wysocki44e4e662008-07-07 03:32:52 +02001125
1126/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001127 * pci_choose_state - Choose the power state of a PCI device
1128 * @dev: PCI device to be suspended
1129 * @state: target sleep state for the whole system. This is the value
1130 * that is passed to suspend() function.
1131 *
1132 * Returns PCI power state suitable for given device and given system
1133 * message.
1134 */
1135
1136pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
1137{
Shaohua Liab826ca2007-07-20 10:03:22 +08001138 pci_power_t ret;
David Shaohua Li0f644742005-03-19 00:15:48 -05001139
Yijing Wang728cdb72013-06-18 16:22:14 +08001140 if (!dev->pm_cap)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001141 return PCI_D0;
1142
Rafael J. Wysocki961d9122008-07-07 03:32:02 +02001143 ret = platform_pci_choose_state(dev);
1144 if (ret != PCI_POWER_ERROR)
1145 return ret;
Pavel Machekca078ba2005-09-03 15:56:57 -07001146
1147 switch (state.event) {
1148 case PM_EVENT_ON:
1149 return PCI_D0;
1150 case PM_EVENT_FREEZE:
David Brownellb887d2e2006-08-14 23:11:05 -07001151 case PM_EVENT_PRETHAW:
1152 /* REVISIT both freeze and pre-thaw "should" use D0 */
Pavel Machekca078ba2005-09-03 15:56:57 -07001153 case PM_EVENT_SUSPEND:
Rafael J. Wysocki3a2d5b72008-02-23 19:13:25 +01001154 case PM_EVENT_HIBERNATE:
Pavel Machekca078ba2005-09-03 15:56:57 -07001155 return PCI_D3hot;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001156 default:
Frederick Lawler7506dc72018-01-18 12:55:24 -06001157 pci_info(dev, "unrecognized suspend event %d\n",
Bjorn Helgaas80ccba12008-06-13 10:52:11 -06001158 state.event);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001159 BUG();
1160 }
1161 return PCI_D0;
1162}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001163EXPORT_SYMBOL(pci_choose_state);
1164
Yu Zhao89858512009-02-16 02:55:47 +08001165#define PCI_EXP_SAVE_REGS 7
1166
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001167static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
1168 u16 cap, bool extended)
Yinghai Lu34a48762012-02-11 00:18:41 -08001169{
1170 struct pci_cap_saved_state *tmp;
Yinghai Lu34a48762012-02-11 00:18:41 -08001171
Sasha Levinb67bfe02013-02-27 17:06:00 -08001172 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001173 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
Yinghai Lu34a48762012-02-11 00:18:41 -08001174 return tmp;
1175 }
1176 return NULL;
1177}
1178
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001179struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
1180{
1181 return _pci_find_saved_cap(dev, cap, false);
1182}
1183
1184struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
1185{
1186 return _pci_find_saved_cap(dev, cap, true);
1187}
1188
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001189static int pci_save_pcie_state(struct pci_dev *dev)
1190{
Jiang Liu59875ae2012-07-24 17:20:06 +08001191 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001192 struct pci_cap_saved_state *save_state;
1193 u16 *cap;
1194
Jiang Liu59875ae2012-07-24 17:20:06 +08001195 if (!pci_is_pcie(dev))
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001196 return 0;
1197
Eric W. Biederman9f355752007-03-08 13:06:13 -07001198 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001199 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001200 pci_err(dev, "buffer not found in %s\n", __func__);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001201 return -ENOMEM;
1202 }
Jiang Liu59875ae2012-07-24 17:20:06 +08001203
Alex Williamson24a4742f2011-05-10 10:02:11 -06001204 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001205 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
1206 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
1207 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
1208 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
1209 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
1210 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
1211 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001212
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001213 return 0;
1214}
1215
1216static void pci_restore_pcie_state(struct pci_dev *dev)
1217{
Jiang Liu59875ae2012-07-24 17:20:06 +08001218 int i = 0;
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001219 struct pci_cap_saved_state *save_state;
1220 u16 *cap;
1221
1222 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
Jiang Liu59875ae2012-07-24 17:20:06 +08001223 if (!save_state)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001224 return;
Jiang Liu59875ae2012-07-24 17:20:06 +08001225
Alex Williamson24a4742f2011-05-10 10:02:11 -06001226 cap = (u16 *)&save_state->cap.data[0];
Jiang Liu59875ae2012-07-24 17:20:06 +08001227 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1228 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1229 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1230 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1231 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1232 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1233 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001234}
1235
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001236
1237static int pci_save_pcix_state(struct pci_dev *dev)
1238{
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001239 int pos;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001240 struct pci_cap_saved_state *save_state;
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001241
1242 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001243 if (!pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001244 return 0;
1245
Shaohua Lif34303d2007-12-18 09:56:47 +08001246 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001247 if (!save_state) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001248 pci_err(dev, "buffer not found in %s\n", __func__);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001249 return -ENOMEM;
1250 }
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001251
Alex Williamson24a4742f2011-05-10 10:02:11 -06001252 pci_read_config_word(dev, pos + PCI_X_CMD,
1253 (u16 *)save_state->cap.data);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01001254
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001255 return 0;
1256}
1257
1258static void pci_restore_pcix_state(struct pci_dev *dev)
1259{
1260 int i = 0, pos;
1261 struct pci_cap_saved_state *save_state;
1262 u16 *cap;
1263
1264 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1265 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
Wei Yang0a1a9b42015-06-30 09:16:44 +08001266 if (!save_state || !pos)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001267 return;
Alex Williamson24a4742f2011-05-10 10:02:11 -06001268 cap = (u16 *)&save_state->cap.data[0];
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001269
1270 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001271}
1272
1273
Linus Torvalds1da177e2005-04-16 15:20:36 -07001274/**
1275 * pci_save_state - save the PCI configuration space of a device before suspending
1276 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001277 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001278int pci_save_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001279{
1280 int i;
1281 /* XXX: 100% dword access ok here? */
1282 for (i = 0; i < 16; i++)
Kleber Sacilotto de Souza9e0b5b22009-11-25 00:55:51 -02001283 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
Rafael J. Wysockiaa8c6c92009-01-16 21:54:43 +01001284 dev->state_saved = true;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001285
1286 i = pci_save_pcie_state(dev);
1287 if (i != 0)
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001288 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001289
1290 i = pci_save_pcix_state(dev);
1291 if (i != 0)
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001292 return i;
Quentin Lambert79e50e72014-09-07 20:03:32 +02001293
Keith Busch4f802172018-09-20 10:27:08 -06001294 pci_save_dpc_state(dev);
Quentin Lambert754834b2014-11-06 17:45:55 +01001295 return pci_save_vc_state(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001296}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001297EXPORT_SYMBOL(pci_save_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001298
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001299static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
Daniel Drake08387452018-09-27 15:47:33 -05001300 u32 saved_val, int retry, bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001301{
1302 u32 val;
1303
1304 pci_read_config_dword(pdev, offset, &val);
Daniel Drake08387452018-09-27 15:47:33 -05001305 if (!force && val == saved_val)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001306 return;
1307
1308 for (;;) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06001309 pci_dbg(pdev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04001310 offset, val, saved_val);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001311 pci_write_config_dword(pdev, offset, saved_val);
1312 if (retry-- <= 0)
1313 return;
1314
1315 pci_read_config_dword(pdev, offset, &val);
1316 if (val == saved_val)
1317 return;
1318
1319 mdelay(1);
1320 }
1321}
1322
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001323static void pci_restore_config_space_range(struct pci_dev *pdev,
Daniel Drake08387452018-09-27 15:47:33 -05001324 int start, int end, int retry,
1325 bool force)
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001326{
1327 int index;
1328
1329 for (index = end; index >= start; index--)
1330 pci_restore_config_dword(pdev, 4 * index,
1331 pdev->saved_config_space[index],
Daniel Drake08387452018-09-27 15:47:33 -05001332 retry, force);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001333}
1334
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001335static void pci_restore_config_space(struct pci_dev *pdev)
1336{
1337 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
Daniel Drake08387452018-09-27 15:47:33 -05001338 pci_restore_config_space_range(pdev, 10, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001339 /* Restore BARs before the command register. */
Daniel Drake08387452018-09-27 15:47:33 -05001340 pci_restore_config_space_range(pdev, 4, 9, 10, false);
1341 pci_restore_config_space_range(pdev, 0, 3, 0, false);
1342 } else if (pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE) {
1343 pci_restore_config_space_range(pdev, 12, 15, 0, false);
1344
1345 /*
1346 * Force rewriting of prefetch registers to avoid S3 resume
1347 * issues on Intel PCI bridges that occur when these
1348 * registers are not explicitly written.
1349 */
1350 pci_restore_config_space_range(pdev, 9, 11, 0, true);
1351 pci_restore_config_space_range(pdev, 0, 8, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001352 } else {
Daniel Drake08387452018-09-27 15:47:33 -05001353 pci_restore_config_space_range(pdev, 0, 15, 0, false);
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001354 }
1355}
1356
Christian Königd3252ac2018-06-29 19:54:55 -05001357static void pci_restore_rebar_state(struct pci_dev *pdev)
1358{
1359 unsigned int pos, nbars, i;
1360 u32 ctrl;
1361
1362 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
1363 if (!pos)
1364 return;
1365
1366 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1367 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
1368 PCI_REBAR_CTRL_NBAR_SHIFT;
1369
1370 for (i = 0; i < nbars; i++, pos += 8) {
1371 struct resource *res;
1372 int bar_idx, size;
1373
1374 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
1375 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
1376 res = pdev->resource + bar_idx;
1377 size = order_base_2((resource_size(res) >> 20) | 1) - 1;
1378 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05001379 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian Königd3252ac2018-06-29 19:54:55 -05001380 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
1381 }
1382}
1383
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001384/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001385 * pci_restore_state - Restore the saved state of a PCI device
1386 * @dev: - PCI device that we're dealing with
Linus Torvalds1da177e2005-04-16 15:20:36 -07001387 */
Jon Mason1d3c16a2010-11-30 17:43:26 -06001388void pci_restore_state(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001389{
Alek Duc82f63e2009-08-08 08:46:19 +08001390 if (!dev->state_saved)
Jon Mason1d3c16a2010-11-30 17:43:26 -06001391 return;
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001392
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001393 /* PCI Express register must be restored first */
1394 pci_restore_pcie_state(dev);
CQ Tang4ebeb1e2017-05-30 09:25:49 -07001395 pci_restore_pasid_state(dev);
1396 pci_restore_pri_state(dev);
Hao, Xudong1900ca12011-12-17 21:24:40 +08001397 pci_restore_ats_state(dev);
Alex Williamson425c1b22013-12-17 16:43:51 -07001398 pci_restore_vc_state(dev);
Christian Königd3252ac2018-06-29 19:54:55 -05001399 pci_restore_rebar_state(dev);
Keith Busch4f802172018-09-20 10:27:08 -06001400 pci_restore_dpc_state(dev);
Michael S. Tsirkinb56a5a22006-08-21 16:22:22 +03001401
Taku Izumib07461a2015-09-17 10:09:37 -05001402 pci_cleanup_aer_error_status_regs(dev);
1403
Rafael J. Wysockia6cb9ee2012-04-16 23:07:50 +02001404 pci_restore_config_space(dev);
Rafael J. Wysockiebfc5b82012-04-15 21:40:40 +02001405
Stephen Hemmingercc692a52006-11-08 16:17:15 -08001406 pci_restore_pcix_state(dev);
Shaohua Li41017f02006-02-08 17:11:38 +08001407 pci_restore_msi_state(dev);
Alexander Duyckccbc1752015-07-07 12:24:35 -07001408
1409 /* Restore ACS and IOV configuration state */
1410 pci_enable_acs(dev);
Yu Zhao8c5cdb62009-03-20 11:25:12 +08001411 pci_restore_iov_state(dev);
Michael Ellerman8fed4b62007-01-25 19:34:08 +11001412
Rafael J. Wysocki4b77b0a2009-09-09 23:49:59 +02001413 dev->state_saved = false;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001414}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001415EXPORT_SYMBOL(pci_restore_state);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001416
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001417struct pci_saved_state {
1418 u32 config_space[16];
1419 struct pci_cap_saved_data cap[0];
1420};
1421
1422/**
1423 * pci_store_saved_state - Allocate and return an opaque struct containing
1424 * the device saved state.
1425 * @dev: PCI device that we're dealing with
1426 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07001427 * Return NULL if no state or error.
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001428 */
1429struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1430{
1431 struct pci_saved_state *state;
1432 struct pci_cap_saved_state *tmp;
1433 struct pci_cap_saved_data *cap;
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001434 size_t size;
1435
1436 if (!dev->state_saved)
1437 return NULL;
1438
1439 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1440
Sasha Levinb67bfe02013-02-27 17:06:00 -08001441 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001442 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1443
1444 state = kzalloc(size, GFP_KERNEL);
1445 if (!state)
1446 return NULL;
1447
1448 memcpy(state->config_space, dev->saved_config_space,
1449 sizeof(state->config_space));
1450
1451 cap = state->cap;
Sasha Levinb67bfe02013-02-27 17:06:00 -08001452 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001453 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1454 memcpy(cap, &tmp->cap, len);
1455 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1456 }
1457 /* Empty cap_save terminates list */
1458
1459 return state;
1460}
1461EXPORT_SYMBOL_GPL(pci_store_saved_state);
1462
1463/**
1464 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1465 * @dev: PCI device that we're dealing with
1466 * @state: Saved state returned from pci_store_saved_state()
1467 */
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001468int pci_load_saved_state(struct pci_dev *dev,
1469 struct pci_saved_state *state)
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001470{
1471 struct pci_cap_saved_data *cap;
1472
1473 dev->state_saved = false;
1474
1475 if (!state)
1476 return 0;
1477
1478 memcpy(dev->saved_config_space, state->config_space,
1479 sizeof(state->config_space));
1480
1481 cap = state->cap;
1482 while (cap->size) {
1483 struct pci_cap_saved_state *tmp;
1484
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07001485 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001486 if (!tmp || tmp->cap.size != cap->size)
1487 return -EINVAL;
1488
1489 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1490 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1491 sizeof(struct pci_cap_saved_data) + cap->size);
1492 }
1493
1494 dev->state_saved = true;
1495 return 0;
1496}
Konrad Rzeszutek Wilk98d9b272014-12-03 16:40:31 -05001497EXPORT_SYMBOL_GPL(pci_load_saved_state);
Alex Williamsonffbdd3f2011-05-10 10:02:27 -06001498
1499/**
1500 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1501 * and free the memory allocated for it.
1502 * @dev: PCI device that we're dealing with
1503 * @state: Pointer to saved state returned from pci_store_saved_state()
1504 */
1505int pci_load_and_free_saved_state(struct pci_dev *dev,
1506 struct pci_saved_state **state)
1507{
1508 int ret = pci_load_saved_state(dev, *state);
1509 kfree(*state);
1510 *state = NULL;
1511 return ret;
1512}
1513EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1514
Bjorn Helgaas8a9d5602014-02-26 11:26:00 -07001515int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1516{
1517 return pci_enable_resources(dev, bars);
1518}
1519
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001520static int do_pci_enable_device(struct pci_dev *dev, int bars)
1521{
1522 int err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301523 struct pci_dev *bridge;
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001524 u16 cmd;
1525 u8 pin;
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001526
1527 err = pci_set_power_state(dev, PCI_D0);
1528 if (err < 0 && err != -EIO)
1529 return err;
Vidya Sagar1f6ae472014-07-16 15:33:42 +05301530
1531 bridge = pci_upstream_bridge(dev);
1532 if (bridge)
1533 pcie_aspm_powersave_config_link(bridge);
1534
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001535 err = pcibios_enable_device(dev, bars);
1536 if (err < 0)
1537 return err;
1538 pci_fixup_device(pci_fixup_enable, dev);
1539
Bjorn Helgaas866d5412014-03-07 16:06:05 -07001540 if (dev->msi_enabled || dev->msix_enabled)
1541 return 0;
1542
Bjorn Helgaas1e2571a2014-01-29 16:13:51 -07001543 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1544 if (pin) {
1545 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1546 if (cmd & PCI_COMMAND_INTX_DISABLE)
1547 pci_write_config_word(dev, PCI_COMMAND,
1548 cmd & ~PCI_COMMAND_INTX_DISABLE);
1549 }
1550
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001551 return 0;
1552}
1553
1554/**
Tejun Heo0b62e132007-07-27 14:43:35 +09001555 * pci_reenable_device - Resume abandoned device
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001556 * @dev: PCI device to be resumed
1557 *
1558 * Note this function is a backend of pci_default_resume and is not supposed
1559 * to be called by normal code, write proper resume handler and use it instead.
1560 */
Tejun Heo0b62e132007-07-27 14:43:35 +09001561int pci_reenable_device(struct pci_dev *dev)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001562{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001563 if (pci_is_enabled(dev))
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001564 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1565 return 0;
1566}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001567EXPORT_SYMBOL(pci_reenable_device);
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001568
Yinghai Lu928bea92013-07-22 14:37:17 -07001569static void pci_enable_bridge(struct pci_dev *dev)
1570{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001571 struct pci_dev *bridge;
Yinghai Lu928bea92013-07-22 14:37:17 -07001572 int retval;
1573
Bjorn Helgaas79272132013-11-06 10:00:51 -07001574 bridge = pci_upstream_bridge(dev);
1575 if (bridge)
1576 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001577
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001578 if (pci_is_enabled(dev)) {
Bjorn Helgaasfbeeb822013-11-05 13:34:51 -07001579 if (!dev->is_busmaster)
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001580 pci_set_master(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001581 return;
Yinghai Lucf3e1fe2013-11-05 13:34:38 -07001582 }
1583
Yinghai Lu928bea92013-07-22 14:37:17 -07001584 retval = pci_enable_device(dev);
1585 if (retval)
Frederick Lawler7506dc72018-01-18 12:55:24 -06001586 pci_err(dev, "Error enabling bridge (%d), continuing\n",
Yinghai Lu928bea92013-07-22 14:37:17 -07001587 retval);
1588 pci_set_master(dev);
1589}
1590
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001591static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001592{
Bjorn Helgaas79272132013-11-06 10:00:51 -07001593 struct pci_dev *bridge;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001594 int err;
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001595 int i, bars = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001596
Jesse Barnes97c145f2010-11-05 15:16:36 -04001597 /*
1598 * Power state could be unknown at this point, either due to a fresh
1599 * boot or a device removal call. So get the current power state
1600 * so that things like MSI message writing will behave as expected
1601 * (e.g. if the device really is in D0 at enable time).
1602 */
1603 if (dev->pm_cap) {
1604 u16 pmcsr;
1605 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1606 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1607 }
1608
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001609 if (atomic_inc_return(&dev->enable_cnt) > 1)
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001610 return 0; /* already enabled */
1611
Bjorn Helgaas79272132013-11-06 10:00:51 -07001612 bridge = pci_upstream_bridge(dev);
Bjorn Helgaas0f50a492017-09-15 01:33:51 -05001613 if (bridge)
Bjorn Helgaas79272132013-11-06 10:00:51 -07001614 pci_enable_bridge(bridge);
Yinghai Lu928bea92013-07-22 14:37:17 -07001615
Yinghai Lu497f16f2011-12-17 18:33:37 -08001616 /* only skip sriov related */
1617 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1618 if (dev->resource[i].flags & flags)
1619 bars |= (1 << i);
1620 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001621 if (dev->resource[i].flags & flags)
1622 bars |= (1 << i);
1623
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001624 err = do_pci_enable_device(dev, bars);
Greg Kroah-Hartman95a62962005-07-28 11:37:33 -07001625 if (err < 0)
Hidetoshi Seto38cc1302006-12-18 10:30:00 +09001626 atomic_dec(&dev->enable_cnt);
Hidetoshi Seto9fb625c2006-12-18 10:28:43 +09001627 return err;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001628}
1629
1630/**
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001631 * pci_enable_device_io - Initialize a device for use with IO space
1632 * @dev: PCI device to be initialized
1633 *
1634 * Initialize device before it's used by a driver. Ask low-level code
1635 * to enable I/O resources. Wake up the device if it was suspended.
1636 * Beware, this function can fail.
1637 */
1638int pci_enable_device_io(struct pci_dev *dev)
1639{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001640 return pci_enable_device_flags(dev, IORESOURCE_IO);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001641}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001642EXPORT_SYMBOL(pci_enable_device_io);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001643
1644/**
1645 * pci_enable_device_mem - Initialize a device for use with Memory space
1646 * @dev: PCI device to be initialized
1647 *
1648 * Initialize device before it's used by a driver. Ask low-level code
1649 * to enable Memory resources. Wake up the device if it was suspended.
1650 * Beware, this function can fail.
1651 */
1652int pci_enable_device_mem(struct pci_dev *dev)
1653{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001654 return pci_enable_device_flags(dev, IORESOURCE_MEM);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001655}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001656EXPORT_SYMBOL(pci_enable_device_mem);
Benjamin Herrenschmidtb7189892007-12-20 15:28:08 +11001657
Linus Torvalds1da177e2005-04-16 15:20:36 -07001658/**
1659 * pci_enable_device - Initialize device before it's used by a driver.
1660 * @dev: PCI device to be initialized
1661 *
1662 * Initialize device before it's used by a driver. Ask low-level code
1663 * to enable I/O and memory. Wake up the device if it was suspended.
1664 * Beware, this function can fail.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001665 *
1666 * Note we don't actually enable the device many times if we call
1667 * this function repeatedly (we just increment the count).
Linus Torvalds1da177e2005-04-16 15:20:36 -07001668 */
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001669int pci_enable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001670{
Bjorn Helgaasb4b4fbb2013-01-04 12:12:55 -07001671 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001672}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001673EXPORT_SYMBOL(pci_enable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001674
Tejun Heo9ac78492007-01-20 16:00:26 +09001675/*
1676 * Managed PCI resources. This manages device on/off, intx/msi/msix
1677 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1678 * there's no need to track it separately. pci_devres is initialized
1679 * when a device is enabled using managed PCI device enable interface.
1680 */
1681struct pci_devres {
Tejun Heo7f375f32007-02-25 04:36:01 -08001682 unsigned int enabled:1;
1683 unsigned int pinned:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001684 unsigned int orig_intx:1;
1685 unsigned int restore_intx:1;
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001686 unsigned int mwi:1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001687 u32 region_mask;
1688};
1689
1690static void pcim_release(struct device *gendev, void *res)
1691{
Geliang Tangf3d2f1652016-01-08 12:05:39 -06001692 struct pci_dev *dev = to_pci_dev(gendev);
Tejun Heo9ac78492007-01-20 16:00:26 +09001693 struct pci_devres *this = res;
1694 int i;
1695
1696 if (dev->msi_enabled)
1697 pci_disable_msi(dev);
1698 if (dev->msix_enabled)
1699 pci_disable_msix(dev);
1700
1701 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1702 if (this->region_mask & (1 << i))
1703 pci_release_region(dev, i);
1704
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01001705 if (this->mwi)
1706 pci_clear_mwi(dev);
1707
Tejun Heo9ac78492007-01-20 16:00:26 +09001708 if (this->restore_intx)
1709 pci_intx(dev, this->orig_intx);
1710
Tejun Heo7f375f32007-02-25 04:36:01 -08001711 if (this->enabled && !this->pinned)
Tejun Heo9ac78492007-01-20 16:00:26 +09001712 pci_disable_device(dev);
1713}
1714
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001715static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001716{
1717 struct pci_devres *dr, *new_dr;
1718
1719 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1720 if (dr)
1721 return dr;
1722
1723 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1724 if (!new_dr)
1725 return NULL;
1726 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1727}
1728
Ryan Desfosses07656d83082014-04-11 01:01:53 -04001729static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
Tejun Heo9ac78492007-01-20 16:00:26 +09001730{
1731 if (pci_is_managed(pdev))
1732 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1733 return NULL;
1734}
1735
1736/**
1737 * pcim_enable_device - Managed pci_enable_device()
1738 * @pdev: PCI device to be initialized
1739 *
1740 * Managed pci_enable_device().
1741 */
1742int pcim_enable_device(struct pci_dev *pdev)
1743{
1744 struct pci_devres *dr;
1745 int rc;
1746
1747 dr = get_pci_dr(pdev);
1748 if (unlikely(!dr))
1749 return -ENOMEM;
Tejun Heob95d58e2008-01-30 18:20:04 +09001750 if (dr->enabled)
1751 return 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001752
1753 rc = pci_enable_device(pdev);
1754 if (!rc) {
1755 pdev->is_managed = 1;
Tejun Heo7f375f32007-02-25 04:36:01 -08001756 dr->enabled = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001757 }
1758 return rc;
1759}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001760EXPORT_SYMBOL(pcim_enable_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001761
1762/**
1763 * pcim_pin_device - Pin managed PCI device
1764 * @pdev: PCI device to pin
1765 *
1766 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1767 * driver detach. @pdev must have been enabled with
1768 * pcim_enable_device().
1769 */
1770void pcim_pin_device(struct pci_dev *pdev)
1771{
1772 struct pci_devres *dr;
1773
1774 dr = find_pci_dr(pdev);
Tejun Heo7f375f32007-02-25 04:36:01 -08001775 WARN_ON(!dr || !dr->enabled);
Tejun Heo9ac78492007-01-20 16:00:26 +09001776 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001777 dr->pinned = 1;
Tejun Heo9ac78492007-01-20 16:00:26 +09001778}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001779EXPORT_SYMBOL(pcim_pin_device);
Tejun Heo9ac78492007-01-20 16:00:26 +09001780
Matthew Garretteca0d4672012-12-05 14:33:27 -07001781/*
1782 * pcibios_add_device - provide arch specific hooks when adding device dev
1783 * @dev: the PCI device being added
1784 *
1785 * Permits the platform to provide architecture specific functionality when
1786 * devices are added. This is the default implementation. Architecture
1787 * implementations can override this.
1788 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001789int __weak pcibios_add_device(struct pci_dev *dev)
Matthew Garretteca0d4672012-12-05 14:33:27 -07001790{
1791 return 0;
1792}
1793
Linus Torvalds1da177e2005-04-16 15:20:36 -07001794/**
Sebastian Ott6ae32c52013-06-04 19:18:14 +02001795 * pcibios_release_device - provide arch specific hooks when releasing device dev
1796 * @dev: the PCI device being released
1797 *
1798 * Permits the platform to provide architecture specific functionality when
1799 * devices are released. This is the default implementation. Architecture
1800 * implementations can override this.
1801 */
1802void __weak pcibios_release_device(struct pci_dev *dev) {}
1803
1804/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07001805 * pcibios_disable_device - disable arch specific PCI resources for device dev
1806 * @dev: the PCI device to disable
1807 *
1808 * Disables architecture specific PCI resources for the device. This
1809 * is the default implementation. Architecture implementations can
1810 * override this.
1811 */
Bogicevic Sasaff3ce482015-12-27 13:21:11 -08001812void __weak pcibios_disable_device(struct pci_dev *dev) {}
Linus Torvalds1da177e2005-04-16 15:20:36 -07001813
Hanjun Guoa43ae582014-05-06 11:29:52 +08001814/**
1815 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1816 * @irq: ISA IRQ to penalize
1817 * @active: IRQ active or not
1818 *
1819 * Permits the platform to provide architecture-specific functionality when
1820 * penalizing ISA IRQs. This is the default implementation. Architecture
1821 * implementations can override this.
1822 */
1823void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1824
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001825static void do_pci_disable_device(struct pci_dev *dev)
1826{
1827 u16 pci_command;
1828
1829 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1830 if (pci_command & PCI_COMMAND_MASTER) {
1831 pci_command &= ~PCI_COMMAND_MASTER;
1832 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1833 }
1834
1835 pcibios_disable_device(dev);
1836}
1837
1838/**
1839 * pci_disable_enabled_device - Disable device without updating enable_cnt
1840 * @dev: PCI device to disable
1841 *
1842 * NOTE: This function is a backend of PCI power management routines and is
1843 * not supposed to be called drivers.
1844 */
1845void pci_disable_enabled_device(struct pci_dev *dev)
1846{
Yuji Shimada296ccb02009-04-03 16:41:46 +09001847 if (pci_is_enabled(dev))
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001848 do_pci_disable_device(dev);
1849}
1850
Linus Torvalds1da177e2005-04-16 15:20:36 -07001851/**
1852 * pci_disable_device - Disable PCI device after use
1853 * @dev: PCI device to be disabled
1854 *
1855 * Signal to the system that the PCI device is not in use by the system
1856 * anymore. This only involves disabling PCI bus-mastering, if active.
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001857 *
1858 * Note we don't actually disable the device until all callers of
Roman Fietzeee6583f2010-05-18 14:45:47 +02001859 * pci_enable_device() have called pci_disable_device().
Linus Torvalds1da177e2005-04-16 15:20:36 -07001860 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04001861void pci_disable_device(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07001862{
Tejun Heo9ac78492007-01-20 16:00:26 +09001863 struct pci_devres *dr;
Shaohua Li99dc8042006-05-26 10:58:27 +08001864
Tejun Heo9ac78492007-01-20 16:00:26 +09001865 dr = find_pci_dr(dev);
1866 if (dr)
Tejun Heo7f375f32007-02-25 04:36:01 -08001867 dr->enabled = 0;
Tejun Heo9ac78492007-01-20 16:00:26 +09001868
Konstantin Khlebnikovfd6dcea2013-02-04 15:56:01 +04001869 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1870 "disabling already-disabled device");
1871
Bjorn Helgaascc7ba392013-02-11 16:47:01 -07001872 if (atomic_dec_return(&dev->enable_cnt) != 0)
Inaky Perez-Gonzalezbae94d02006-11-22 12:40:31 -08001873 return;
1874
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001875 do_pci_disable_device(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001876
Rafael J. Wysockifa58d302009-01-07 13:03:42 +01001877 dev->is_busmaster = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07001878}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001879EXPORT_SYMBOL(pci_disable_device);
Linus Torvalds1da177e2005-04-16 15:20:36 -07001880
1881/**
Brian Kingf7bdd122007-04-06 16:39:36 -05001882 * pcibios_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001883 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001884 * @state: Reset state to enter into
1885 *
1886 *
Stefan Assmann45e829e2009-12-03 06:49:24 -05001887 * Sets the PCIe reset state for the device. This is the default
Brian Kingf7bdd122007-04-06 16:39:36 -05001888 * implementation. Architecture implementations can override this.
1889 */
Bjorn Helgaasd6d88c82012-06-19 06:54:49 -06001890int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1891 enum pcie_reset_state state)
Brian Kingf7bdd122007-04-06 16:39:36 -05001892{
1893 return -EINVAL;
1894}
1895
1896/**
1897 * pci_set_pcie_reset_state - set reset state for device dev
Stefan Assmann45e829e2009-12-03 06:49:24 -05001898 * @dev: the PCIe device reset
Brian Kingf7bdd122007-04-06 16:39:36 -05001899 * @state: Reset state to enter into
1900 *
1901 *
1902 * Sets the PCI reset state for the device.
1903 */
1904int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1905{
1906 return pcibios_set_pcie_reset_state(dev, state);
1907}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001908EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
Brian Kingf7bdd122007-04-06 16:39:36 -05001909
1910/**
Bjorn Helgaasdcb04532018-03-09 11:06:53 -06001911 * pcie_clear_root_pme_status - Clear root port PME interrupt status.
1912 * @dev: PCIe root port or event collector.
1913 */
1914void pcie_clear_root_pme_status(struct pci_dev *dev)
1915{
1916 pcie_capability_set_dword(dev, PCI_EXP_RTSTA, PCI_EXP_RTSTA_PME);
1917}
1918
1919/**
Rafael J. Wysocki58ff4632010-02-17 23:36:58 +01001920 * pci_check_pme_status - Check if given device has generated PME.
1921 * @dev: Device to check.
1922 *
1923 * Check the PME status of the device and if set, clear it and clear PME enable
1924 * (if set). Return 'true' if PME status and PME enable were both set or
1925 * 'false' otherwise.
1926 */
1927bool pci_check_pme_status(struct pci_dev *dev)
1928{
1929 int pmcsr_pos;
1930 u16 pmcsr;
1931 bool ret = false;
1932
1933 if (!dev->pm_cap)
1934 return false;
1935
1936 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1937 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1938 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1939 return false;
1940
1941 /* Clear PME status. */
1942 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1943 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1944 /* Disable PME to avoid interrupt flood. */
1945 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1946 ret = true;
1947 }
1948
1949 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1950
1951 return ret;
1952}
1953
1954/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001955 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1956 * @dev: Device to handle.
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001957 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001958 *
1959 * Check if @dev has generated PME and queue a resume request for it in that
1960 * case.
1961 */
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001962static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001963{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001964 if (pme_poll_reset && dev->pme_poll)
1965 dev->pme_poll = false;
1966
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001967 if (pci_check_pme_status(dev)) {
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001968 pci_wakeup_event(dev);
Rafael J. Wysocki0f953bf2010-12-29 13:22:08 +01001969 pm_request_resume(&dev->dev);
Rafael J. Wysockic125e962010-07-05 22:43:53 +02001970 }
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001971 return 0;
1972}
1973
1974/**
1975 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1976 * @bus: Top bus of the subtree to walk.
1977 */
1978void pci_pme_wakeup_bus(struct pci_bus *bus)
1979{
1980 if (bus)
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02001981 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01001982}
1983
Huang Ying448bd852012-06-23 10:23:51 +08001984
1985/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001986 * pci_pme_capable - check the capability of PCI device to generate PME#
1987 * @dev: PCI device to handle.
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001988 * @state: PCI state from which device will issue PME#.
1989 */
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02001990bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001991{
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001992 if (!dev->pm_cap)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001993 return false;
1994
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02001995 return !!(dev->pme_support & (1 << state));
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001996}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06001997EXPORT_SYMBOL(pci_pme_capable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02001998
Matthew Garrettdf17e622010-10-04 14:22:29 -04001999static void pci_pme_list_scan(struct work_struct *work)
2000{
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002001 struct pci_pme_device *pme_dev, *n;
Matthew Garrettdf17e622010-10-04 14:22:29 -04002002
2003 mutex_lock(&pci_pme_list_mutex);
Bjorn Helgaasce300002014-01-24 09:51:06 -07002004 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
2005 if (pme_dev->dev->pme_poll) {
2006 struct pci_dev *bridge;
Zheng Yan71a83bd2012-06-23 10:23:49 +08002007
Bjorn Helgaasce300002014-01-24 09:51:06 -07002008 bridge = pme_dev->dev->bus->self;
2009 /*
2010 * If bridge is in low power state, the
2011 * configuration space of subordinate devices
2012 * may be not accessible
2013 */
2014 if (bridge && bridge->current_state != PCI_D0)
2015 continue;
2016 pci_pme_wakeup(pme_dev->dev, NULL);
2017 } else {
2018 list_del(&pme_dev->list);
2019 kfree(pme_dev);
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002020 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002021 }
Bjorn Helgaasce300002014-01-24 09:51:06 -07002022 if (!list_empty(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002023 queue_delayed_work(system_freezable_wq, &pci_pme_work,
2024 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002025 mutex_unlock(&pci_pme_list_mutex);
2026}
2027
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002028static void __pci_pme_active(struct pci_dev *dev, bool enable)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002029{
2030 u16 pmcsr;
2031
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002032 if (!dev->pme_support)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002033 return;
2034
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002035 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002036 /* Clear PME_Status by writing 1 to it and enable PME# */
2037 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
2038 if (!enable)
2039 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2040
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002041 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002042}
2043
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002044/**
2045 * pci_pme_restore - Restore PME configuration after config space restore.
2046 * @dev: PCI device to update.
2047 */
2048void pci_pme_restore(struct pci_dev *dev)
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002049{
2050 u16 pmcsr;
2051
2052 if (!dev->pme_support)
2053 return;
2054
2055 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
2056 if (dev->wakeup_prepared) {
2057 pmcsr |= PCI_PM_CTRL_PME_ENABLE;
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002058 pmcsr &= ~PCI_PM_CTRL_PME_STATUS;
Rafael J. Wysockidc15e712017-06-12 22:53:36 +02002059 } else {
2060 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
2061 pmcsr |= PCI_PM_CTRL_PME_STATUS;
2062 }
2063 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2064}
2065
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002066/**
2067 * pci_pme_active - enable or disable PCI device's PME# function
2068 * @dev: PCI device to handle.
2069 * @enable: 'true' to enable PME# generation; 'false' to disable it.
2070 *
2071 * The caller must verify that the device is capable of generating PME# before
2072 * calling this function with @enable equal to 'true'.
2073 */
2074void pci_pme_active(struct pci_dev *dev, bool enable)
2075{
2076 __pci_pme_active(dev, enable);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002077
Huang Ying6e965e02012-10-26 13:07:51 +08002078 /*
2079 * PCI (as opposed to PCIe) PME requires that the device have
2080 * its PME# line hooked up correctly. Not all hardware vendors
2081 * do this, so the PME never gets delivered and the device
2082 * remains asleep. The easiest way around this is to
2083 * periodically walk the list of suspended devices and check
2084 * whether any have their PME flag set. The assumption is that
2085 * we'll wake up often enough anyway that this won't be a huge
2086 * hit, and the power savings from the devices will still be a
2087 * win.
2088 *
2089 * Although PCIe uses in-band PME message instead of PME# line
2090 * to report PME, PME does not work for some PCIe devices in
2091 * reality. For example, there are devices that set their PME
2092 * status bits, but don't really bother to send a PME message;
2093 * there are PCI Express Root Ports that don't bother to
2094 * trigger interrupts when they receive PME messages from the
2095 * devices below. So PME poll is used for PCIe devices too.
2096 */
Matthew Garrettdf17e622010-10-04 14:22:29 -04002097
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002098 if (dev->pme_poll) {
Matthew Garrettdf17e622010-10-04 14:22:29 -04002099 struct pci_pme_device *pme_dev;
2100 if (enable) {
2101 pme_dev = kmalloc(sizeof(struct pci_pme_device),
2102 GFP_KERNEL);
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002103 if (!pme_dev) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002104 pci_warn(dev, "can't enable PME#\n");
Bjorn Helgaas0394cb12013-10-16 12:32:53 -06002105 return;
2106 }
Matthew Garrettdf17e622010-10-04 14:22:29 -04002107 pme_dev->dev = dev;
2108 mutex_lock(&pci_pme_list_mutex);
2109 list_add(&pme_dev->list, &pci_pme_list);
2110 if (list_is_singular(&pci_pme_list))
Lukas Wunnerea003532017-04-18 20:44:30 +02002111 queue_delayed_work(system_freezable_wq,
2112 &pci_pme_work,
2113 msecs_to_jiffies(PME_TIMEOUT));
Matthew Garrettdf17e622010-10-04 14:22:29 -04002114 mutex_unlock(&pci_pme_list_mutex);
2115 } else {
2116 mutex_lock(&pci_pme_list_mutex);
2117 list_for_each_entry(pme_dev, &pci_pme_list, list) {
2118 if (pme_dev->dev == dev) {
2119 list_del(&pme_dev->list);
2120 kfree(pme_dev);
2121 break;
2122 }
2123 }
2124 mutex_unlock(&pci_pme_list_mutex);
2125 }
2126 }
2127
Frederick Lawler7506dc72018-01-18 12:55:24 -06002128 pci_dbg(dev, "PME# %s\n", enable ? "enabled" : "disabled");
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002129}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002130EXPORT_SYMBOL(pci_pme_active);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002131
2132/**
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002133 * __pci_enable_wake - enable PCI device as wakeup event source
David Brownell075c1772007-04-26 00:12:06 -07002134 * @dev: PCI device affected
2135 * @state: PCI state from which device will issue wakeup events
2136 * @enable: True to enable event generation; false to disable
Linus Torvalds1da177e2005-04-16 15:20:36 -07002137 *
David Brownell075c1772007-04-26 00:12:06 -07002138 * This enables the device as a wakeup event source, or disables it.
2139 * When such events involves platform-specific hooks, those hooks are
2140 * called automatically by this routine.
2141 *
2142 * Devices with legacy power management (no standard PCI PM capabilities)
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002143 * always require such platform hooks.
David Brownell075c1772007-04-26 00:12:06 -07002144 *
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002145 * RETURN VALUE:
2146 * 0 is returned on success
2147 * -EINVAL is returned if device is not supposed to wake up the system
2148 * Error code depending on the platform is returned if both the platform and
2149 * the native mechanism fail to enable the generation of wake-up events
Linus Torvalds1da177e2005-04-16 15:20:36 -07002150 */
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002151static int __pci_enable_wake(struct pci_dev *dev, pci_power_t state, bool enable)
Linus Torvalds1da177e2005-04-16 15:20:36 -07002152{
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002153 int ret = 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002154
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002155 /*
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002156 * Bridges that are not power-manageable directly only signal
2157 * wakeup on behalf of subordinate devices which is set up
2158 * elsewhere, so skip them. However, bridges that are
2159 * power-manageable may signal wakeup for themselves (for example,
2160 * on a hotplug event) and they need to be covered here.
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002161 */
Mika Westerbergac86e8e2018-09-27 16:53:53 -05002162 if (!pci_power_manageable(dev))
Rafael J. Wysockibaecc472017-07-21 14:38:08 +02002163 return 0;
2164
Rafael J. Wysocki0ce3fca2017-07-12 03:05:39 +02002165 /* Don't do the same thing twice in a row for one device. */
2166 if (!!enable == !!dev->wakeup_prepared)
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002167 return 0;
2168
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002169 /*
2170 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
2171 * Anderson we should be doing PME# wake enable followed by ACPI wake
2172 * enable. To disable wake-up we call the platform first, for symmetry.
David Brownell075c1772007-04-26 00:12:06 -07002173 */
2174
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002175 if (enable) {
2176 int error;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002177
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002178 if (pci_pme_capable(dev, state))
2179 pci_pme_active(dev, true);
2180 else
2181 ret = 1;
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002182 error = platform_pci_set_wakeup(dev, true);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002183 if (ret)
2184 ret = error;
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002185 if (!ret)
2186 dev->wakeup_prepared = true;
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002187 } else {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002188 platform_pci_set_wakeup(dev, false);
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002189 pci_pme_active(dev, false);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002190 dev->wakeup_prepared = false;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002191 }
2192
Rafael J. Wysocki5bcc2fb2009-09-08 23:12:59 +02002193 return ret;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002194}
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002195
2196/**
2197 * pci_enable_wake - change wakeup settings for a PCI device
2198 * @pci_dev: Target device
2199 * @state: PCI state from which device will issue wakeup events
2200 * @enable: Whether or not to enable event generation
2201 *
2202 * If @enable is set, check device_may_wakeup() for the device before calling
2203 * __pci_enable_wake() for it.
2204 */
2205int pci_enable_wake(struct pci_dev *pci_dev, pci_power_t state, bool enable)
2206{
2207 if (enable && !device_may_wakeup(&pci_dev->dev))
2208 return -EINVAL;
2209
2210 return __pci_enable_wake(pci_dev, state, enable);
2211}
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002212EXPORT_SYMBOL(pci_enable_wake);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002213
2214/**
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002215 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
2216 * @dev: PCI device to prepare
2217 * @enable: True to enable wake-up event generation; false to disable
2218 *
2219 * Many drivers want the device to wake up the system from D3_hot or D3_cold
2220 * and this function allows them to set that up cleanly - pci_enable_wake()
2221 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
2222 * ordering constraints.
2223 *
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002224 * This function only returns error code if the device is not allowed to wake
2225 * up the system from sleep or it is not capable of generating PME# from both
2226 * D3_hot and D3_cold and the platform is unable to enable wake-up power for it.
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002227 */
2228int pci_wake_from_d3(struct pci_dev *dev, bool enable)
2229{
2230 return pci_pme_capable(dev, PCI_D3cold) ?
2231 pci_enable_wake(dev, PCI_D3cold, enable) :
2232 pci_enable_wake(dev, PCI_D3hot, enable);
2233}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002234EXPORT_SYMBOL(pci_wake_from_d3);
Rafael J. Wysocki0235c4f2008-08-18 21:38:00 +02002235
2236/**
Jesse Barnes37139072008-07-28 11:49:26 -07002237 * pci_target_state - find an appropriate low power state for a given PCI dev
2238 * @dev: PCI device
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002239 * @wakeup: Whether or not wakeup functionality will be enabled for the device.
Jesse Barnes37139072008-07-28 11:49:26 -07002240 *
2241 * Use underlying platform code to find a supported low power state for @dev.
2242 * If the platform can't manage @dev, return the deepest state from which it
2243 * can generate wake events, based on any available PME info.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002244 */
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002245static pci_power_t pci_target_state(struct pci_dev *dev, bool wakeup)
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002246{
2247 pci_power_t target_state = PCI_D3hot;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002248
2249 if (platform_pci_power_manageable(dev)) {
2250 /*
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002251 * Call the platform to find the target state for the device.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002252 */
2253 pci_power_t state = platform_pci_choose_state(dev);
2254
2255 switch (state) {
2256 case PCI_POWER_ERROR:
2257 case PCI_UNKNOWN:
2258 break;
2259 case PCI_D1:
2260 case PCI_D2:
2261 if (pci_no_d1d2(dev))
2262 break;
Mathieu Malaterre1d09d572019-01-14 21:41:36 +01002263 /* else, fall through */
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002264 default:
2265 target_state = state;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002266 }
Lukas Wunner4132a572016-09-18 05:39:20 +02002267
2268 return target_state;
2269 }
2270
2271 if (!dev->pm_cap)
Rafael J. Wysockid2abdf62009-06-14 21:25:02 +02002272 target_state = PCI_D0;
Lukas Wunner4132a572016-09-18 05:39:20 +02002273
2274 /*
2275 * If the device is in D3cold even though it's not power-manageable by
2276 * the platform, it may have been powered down by non-standard means.
2277 * Best to let it slumber.
2278 */
2279 if (dev->current_state == PCI_D3cold)
2280 target_state = PCI_D3cold;
2281
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002282 if (wakeup) {
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002283 /*
2284 * Find the deepest state from which the device can generate
Rafael J. Wysocki60ee031a2018-05-21 13:11:12 +02002285 * PME#.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002286 */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002287 if (dev->pme_support) {
2288 while (target_state
2289 && !(dev->pme_support & (1 << target_state)))
2290 target_state--;
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002291 }
2292 }
2293
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002294 return target_state;
2295}
2296
2297/**
2298 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
2299 * @dev: Device to handle.
2300 *
2301 * Choose the power state appropriate for the device depending on whether
2302 * it can wake up the system and/or is power manageable by the platform
2303 * (PCI_D3hot is the default) and put the device into that state.
2304 */
2305int pci_prepare_to_sleep(struct pci_dev *dev)
2306{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002307 bool wakeup = device_may_wakeup(&dev->dev);
2308 pci_power_t target_state = pci_target_state(dev, wakeup);
Rafael J. Wysockie5899e12008-07-19 14:39:24 +02002309 int error;
2310
2311 if (target_state == PCI_POWER_ERROR)
2312 return -EIO;
2313
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002314 pci_enable_wake(dev, target_state, wakeup);
Rafael J. Wysockic157dfa2008-07-13 22:45:06 +02002315
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002316 error = pci_set_power_state(dev, target_state);
2317
2318 if (error)
2319 pci_enable_wake(dev, target_state, false);
2320
2321 return error;
2322}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002323EXPORT_SYMBOL(pci_prepare_to_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002324
2325/**
Randy Dunlap443bd1c2008-07-21 09:27:18 -07002326 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002327 * @dev: Device to handle.
2328 *
Thomas Weber88393162010-03-16 11:47:56 +01002329 * Disable device's system wake-up capability and put it into D0.
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002330 */
2331int pci_back_from_sleep(struct pci_dev *dev)
2332{
2333 pci_enable_wake(dev, PCI_D0, false);
2334 return pci_set_power_state(dev, PCI_D0);
2335}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06002336EXPORT_SYMBOL(pci_back_from_sleep);
Rafael J. Wysocki404cc2d2008-07-07 03:35:26 +02002337
2338/**
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002339 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2340 * @dev: PCI device being suspended.
2341 *
2342 * Prepare @dev to generate wake-up events at run time and put it into a low
2343 * power state.
2344 */
2345int pci_finish_runtime_suspend(struct pci_dev *dev)
2346{
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002347 pci_power_t target_state;
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002348 int error;
2349
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002350 target_state = pci_target_state(dev, device_can_wakeup(&dev->dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002351 if (target_state == PCI_POWER_ERROR)
2352 return -EIO;
2353
Huang Ying448bd852012-06-23 10:23:51 +08002354 dev->runtime_d3cold = target_state == PCI_D3cold;
2355
Rafael J. Wysockicfcadfa2018-05-09 00:18:32 +02002356 __pci_enable_wake(dev, target_state, pci_dev_run_wake(dev));
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002357
2358 error = pci_set_power_state(dev, target_state);
2359
Huang Ying448bd852012-06-23 10:23:51 +08002360 if (error) {
Rafael J. Wysocki08476842017-06-24 01:57:35 +02002361 pci_enable_wake(dev, target_state, false);
Huang Ying448bd852012-06-23 10:23:51 +08002362 dev->runtime_d3cold = false;
2363 }
Rafael J. Wysocki6cbf8212010-02-17 23:44:58 +01002364
2365 return error;
2366}
2367
2368/**
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002369 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2370 * @dev: Device to check.
2371 *
Bjorn Helgaasf7625982013-11-14 11:28:18 -07002372 * Return true if the device itself is capable of generating wake-up events
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002373 * (through the platform or using the native PCIe PME) or if the device supports
2374 * PME and one of its upstream bridges can generate wake-up events.
2375 */
2376bool pci_dev_run_wake(struct pci_dev *dev)
2377{
2378 struct pci_bus *bus = dev->bus;
2379
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002380 if (!dev->pme_support)
2381 return false;
2382
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002383 /* PME-capable in principle, but not from the target power state */
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002384 if (!pci_pme_capable(dev, pci_target_state(dev, true)))
Alan Stern6496ebd2016-10-21 16:45:38 -04002385 return false;
2386
Kai Heng Feng8feaec32018-05-07 14:11:20 +08002387 if (device_can_wakeup(&dev->dev))
2388 return true;
2389
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002390 while (bus->parent) {
2391 struct pci_dev *bridge = bus->self;
2392
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002393 if (device_can_wakeup(&bridge->dev))
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002394 return true;
2395
2396 bus = bus->parent;
2397 }
2398
2399 /* We have reached the root bus. */
2400 if (bus->bridge)
Rafael J. Wysockide3ef1e2017-06-24 01:58:53 +02002401 return device_can_wakeup(bus->bridge);
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002402
2403 return false;
2404}
2405EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2406
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002407/**
2408 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2409 * @pci_dev: Device to check.
2410 *
2411 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2412 * reconfigured due to wakeup settings difference between system and runtime
2413 * suspend and the current power state of it is suitable for the upcoming
2414 * (system) transition.
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002415 *
2416 * If the device is not configured for system wakeup, disable PME for it before
2417 * returning 'true' to prevent it from waking up the system unnecessarily.
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002418 */
2419bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2420{
2421 struct device *dev = &pci_dev->dev;
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002422 bool wakeup = device_may_wakeup(dev);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002423
2424 if (!pm_runtime_suspended(dev)
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002425 || pci_target_state(pci_dev, wakeup) != pci_dev->current_state
Rafael J. Wysockic2eac4d2017-10-25 14:16:46 +02002426 || platform_pci_need_resume(pci_dev))
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002427 return false;
2428
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002429 /*
2430 * At this point the device is good to go unless it's been configured
2431 * to generate PME at the runtime suspend time, but it is not supposed
2432 * to wake up the system. In that case, simply disable PME for it
2433 * (it will have to be re-enabled on exit from system resume).
2434 *
2435 * If the device's power state is D3cold and the platform check above
2436 * hasn't triggered, the device's configuration is suitable and we don't
2437 * need to manipulate it at all.
2438 */
2439 spin_lock_irq(&dev->power.lock);
2440
2441 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
Rafael J. Wysocki666ff6f2017-06-23 14:58:11 +02002442 !wakeup)
Rafael J. Wysocki2cef5482015-09-30 01:10:24 +02002443 __pci_pme_active(pci_dev, false);
2444
2445 spin_unlock_irq(&dev->power.lock);
2446 return true;
2447}
2448
2449/**
2450 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2451 * @pci_dev: Device to handle.
2452 *
2453 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2454 * it might have been disabled during the prepare phase of system suspend if
2455 * the device was not configured for system wakeup.
2456 */
2457void pci_dev_complete_resume(struct pci_dev *pci_dev)
2458{
2459 struct device *dev = &pci_dev->dev;
2460
2461 if (!pci_dev_run_wake(pci_dev))
2462 return;
2463
2464 spin_lock_irq(&dev->power.lock);
2465
2466 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2467 __pci_pme_active(pci_dev, true);
2468
2469 spin_unlock_irq(&dev->power.lock);
Rafael J. Wysockibac2a902015-01-21 02:17:42 +01002470}
2471
Huang Yingb3c32c42012-10-25 09:36:03 +08002472void pci_config_pm_runtime_get(struct pci_dev *pdev)
2473{
2474 struct device *dev = &pdev->dev;
2475 struct device *parent = dev->parent;
2476
2477 if (parent)
2478 pm_runtime_get_sync(parent);
2479 pm_runtime_get_noresume(dev);
2480 /*
2481 * pdev->current_state is set to PCI_D3cold during suspending,
2482 * so wait until suspending completes
2483 */
2484 pm_runtime_barrier(dev);
2485 /*
2486 * Only need to resume devices in D3cold, because config
2487 * registers are still accessible for devices suspended but
2488 * not in D3cold.
2489 */
2490 if (pdev->current_state == PCI_D3cold)
2491 pm_runtime_resume(dev);
2492}
2493
2494void pci_config_pm_runtime_put(struct pci_dev *pdev)
2495{
2496 struct device *dev = &pdev->dev;
2497 struct device *parent = dev->parent;
2498
2499 pm_runtime_put(dev);
2500 if (parent)
2501 pm_runtime_put_sync(parent);
2502}
2503
Rafael J. Wysockib67ea762010-02-17 23:44:09 +01002504/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002505 * pci_bridge_d3_possible - Is it possible to put the bridge into D3
2506 * @bridge: Bridge to check
2507 *
2508 * This function checks if it is possible to move the bridge to D3.
Lukas Wunner47a8e232018-07-19 17:28:00 -05002509 * Currently we only allow D3 for recent enough PCIe ports and Thunderbolt.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002510 */
Lukas Wunnerc6a63302016-10-28 10:52:06 +02002511bool pci_bridge_d3_possible(struct pci_dev *bridge)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002512{
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002513 if (!pci_is_pcie(bridge))
2514 return false;
2515
2516 switch (pci_pcie_type(bridge)) {
2517 case PCI_EXP_TYPE_ROOT_PORT:
2518 case PCI_EXP_TYPE_UPSTREAM:
2519 case PCI_EXP_TYPE_DOWNSTREAM:
2520 if (pci_bridge_d3_disable)
2521 return false;
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002522
2523 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002524 * Hotplug ports handled by firmware in System Management Mode
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002525 * may not be put into D3 by the OS (Thunderbolt on non-Macs).
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002526 */
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002527 if (bridge->is_hotplug_bridge && !pciehp_is_native(bridge))
Lukas Wunner97a90ae2016-10-28 10:52:06 +02002528 return false;
2529
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002530 if (pci_bridge_d3_force)
2531 return true;
2532
Lukas Wunner47a8e232018-07-19 17:28:00 -05002533 /* Even the oldest 2010 Thunderbolt controller supports D3. */
2534 if (bridge->is_thunderbolt)
2535 return true;
2536
Mika Westerberg26ad34d2018-09-27 16:57:14 -05002537 /* Platform might know better if the bridge supports D3 */
2538 if (platform_pci_bridge_d3(bridge))
2539 return true;
2540
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002541 /*
Lukas Wunnereb3b5bf2018-07-19 17:27:59 -05002542 * Hotplug ports handled natively by the OS were not validated
2543 * by vendors for runtime D3 at least until 2018 because there
2544 * was no OS support.
2545 */
2546 if (bridge->is_hotplug_bridge)
2547 return false;
2548
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002549 /*
2550 * It should be safe to put PCIe ports from 2015 or newer
2551 * to D3.
2552 */
Andy Shevchenkoac950902018-02-22 14:59:23 +02002553 if (dmi_get_bios_year() >= 2015)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002554 return true;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002555 break;
2556 }
2557
2558 return false;
2559}
2560
2561static int pci_dev_check_d3cold(struct pci_dev *dev, void *data)
2562{
2563 bool *d3cold_ok = data;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002564
Lukas Wunner718a0602016-10-28 10:52:06 +02002565 if (/* The device needs to be allowed to go D3cold ... */
2566 dev->no_d3cold || !dev->d3cold_allowed ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002567
Lukas Wunner718a0602016-10-28 10:52:06 +02002568 /* ... and if it is wakeup capable to do so from D3cold. */
2569 (device_may_wakeup(&dev->dev) &&
2570 !pci_pme_capable(dev, PCI_D3cold)) ||
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002571
Lukas Wunner718a0602016-10-28 10:52:06 +02002572 /* If it is a bridge it must be allowed to go to D3. */
Bjorn Helgaasd98e0922017-02-03 08:53:51 -06002573 !pci_power_manageable(dev))
Lukas Wunner718a0602016-10-28 10:52:06 +02002574
2575 *d3cold_ok = false;
2576
2577 return !*d3cold_ok;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002578}
2579
2580/*
2581 * pci_bridge_d3_update - Update bridge D3 capabilities
2582 * @dev: PCI device which is changed
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002583 *
2584 * Update upstream bridge PM capabilities accordingly depending on if the
2585 * device PM configuration was changed or the device is being removed. The
2586 * change is also propagated upstream.
2587 */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002588void pci_bridge_d3_update(struct pci_dev *dev)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002589{
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002590 bool remove = !device_is_registered(&dev->dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002591 struct pci_dev *bridge;
2592 bool d3cold_ok = true;
2593
2594 bridge = pci_upstream_bridge(dev);
2595 if (!bridge || !pci_bridge_d3_possible(bridge))
2596 return;
2597
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002598 /*
Lukas Wunnere8559b712016-10-28 10:52:06 +02002599 * If D3 is currently allowed for the bridge, removing one of its
2600 * children won't change that.
2601 */
2602 if (remove && bridge->bridge_d3)
2603 return;
2604
2605 /*
2606 * If D3 is currently allowed for the bridge and a child is added or
2607 * changed, disallowance of D3 can only be caused by that child, so
2608 * we only need to check that single device, not any of its siblings.
2609 *
2610 * If D3 is currently not allowed for the bridge, checking the device
2611 * first may allow us to skip checking its siblings.
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002612 */
2613 if (!remove)
2614 pci_dev_check_d3cold(dev, &d3cold_ok);
2615
Lukas Wunnere8559b712016-10-28 10:52:06 +02002616 /*
2617 * If D3 is currently not allowed for the bridge, this may be caused
2618 * either by the device being changed/removed or any of its siblings,
2619 * so we need to go through all children to find out if one of them
2620 * continues to block D3.
2621 */
2622 if (d3cold_ok && !bridge->bridge_d3)
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002623 pci_walk_bus(bridge->subordinate, pci_dev_check_d3cold,
2624 &d3cold_ok);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002625
2626 if (bridge->bridge_d3 != d3cold_ok) {
2627 bridge->bridge_d3 = d3cold_ok;
2628 /* Propagate change to upstream bridges */
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002629 pci_bridge_d3_update(bridge);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002630 }
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002631}
2632
2633/**
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002634 * pci_d3cold_enable - Enable D3cold for device
2635 * @dev: PCI device to handle
2636 *
2637 * This function can be used in drivers to enable D3cold from the device
2638 * they handle. It also updates upstream PCI bridge PM capabilities
2639 * accordingly.
2640 */
2641void pci_d3cold_enable(struct pci_dev *dev)
2642{
2643 if (dev->no_d3cold) {
2644 dev->no_d3cold = false;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002645 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002646 }
2647}
2648EXPORT_SYMBOL_GPL(pci_d3cold_enable);
2649
2650/**
2651 * pci_d3cold_disable - Disable D3cold for device
2652 * @dev: PCI device to handle
2653 *
2654 * This function can be used in drivers to disable D3cold from the device
2655 * they handle. It also updates upstream PCI bridge PM capabilities
2656 * accordingly.
2657 */
2658void pci_d3cold_disable(struct pci_dev *dev)
2659{
2660 if (!dev->no_d3cold) {
2661 dev->no_d3cold = true;
Lukas Wunner1ed276a2016-10-28 10:52:06 +02002662 pci_bridge_d3_update(dev);
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002663 }
2664}
2665EXPORT_SYMBOL_GPL(pci_d3cold_disable);
2666
2667/**
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002668 * pci_pm_init - Initialize PM functions of given PCI device
2669 * @dev: PCI device to handle.
2670 */
2671void pci_pm_init(struct pci_dev *dev)
2672{
2673 int pm;
Felipe Balbid6112f82018-09-07 09:16:51 +03002674 u16 status;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002675 u16 pmc;
David Brownell075c1772007-04-26 00:12:06 -07002676
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002677 pm_runtime_forbid(&dev->dev);
Huang Ying967577b2012-11-20 16:08:22 +08002678 pm_runtime_set_active(&dev->dev);
2679 pm_runtime_enable(&dev->dev);
Rafael J. Wysockia1e4d722010-02-08 19:16:33 +01002680 device_enable_async_suspend(&dev->dev);
Rafael J. Wysockie80bb092009-09-08 23:14:49 +02002681 dev->wakeup_prepared = false;
Rafael J. Wysockibb910a72010-02-27 21:37:37 +01002682
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002683 dev->pm_cap = 0;
Rafael J. Wysockiffaddbe2013-04-10 10:32:51 +00002684 dev->pme_support = 0;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002685
Linus Torvalds1da177e2005-04-16 15:20:36 -07002686 /* find PCI PM capability in list */
2687 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
David Brownell075c1772007-04-26 00:12:06 -07002688 if (!pm)
Linus Torvalds50246dd2009-01-16 08:14:51 -08002689 return;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002690 /* Check device's ability to generate PME# */
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002691 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
Linus Torvalds1da177e2005-04-16 15:20:36 -07002692
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002693 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002694 pci_err(dev, "unsupported PM cap regs version (%u)\n",
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002695 pmc & PCI_PM_CAP_VER_MASK);
Linus Torvalds50246dd2009-01-16 08:14:51 -08002696 return;
David Brownell075c1772007-04-26 00:12:06 -07002697 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07002698
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002699 dev->pm_cap = pm;
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01002700 dev->d3_delay = PCI_PM_D3_WAIT;
Huang Ying448bd852012-06-23 10:23:51 +08002701 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
Mika Westerberg9d26d3a2016-06-02 11:17:12 +03002702 dev->bridge_d3 = pci_bridge_d3_possible(dev);
Huang Ying4f9c1392012-08-08 09:07:38 +08002703 dev->d3cold_allowed = true;
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002704
2705 dev->d1_support = false;
2706 dev->d2_support = false;
2707 if (!pci_no_d1d2(dev)) {
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002708 if (pmc & PCI_PM_CAP_D1)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002709 dev->d1_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002710 if (pmc & PCI_PM_CAP_D2)
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002711 dev->d2_support = true;
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002712
2713 if (dev->d1_support || dev->d2_support)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002714 pci_printk(KERN_DEBUG, dev, "supports%s%s\n",
Jesse Barnesec84f122008-09-23 11:43:34 -07002715 dev->d1_support ? " D1" : "",
2716 dev->d2_support ? " D2" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002717 }
2718
2719 pmc &= PCI_PM_CAP_PME_MASK;
2720 if (pmc) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002721 pci_printk(KERN_DEBUG, dev, "PME# supported from%s%s%s%s%s\n",
Bjorn Helgaasc9ed77e2008-08-22 09:37:02 -06002722 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2723 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2724 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2725 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2726 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002727 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
Rafael J. Wysocki379021d2011-10-03 23:16:33 +02002728 dev->pme_poll = true;
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002729 /*
2730 * Make device's PM flags reflect the wake-up capability, but
2731 * let the user space enable it to wake up the system as needed.
2732 */
2733 device_set_wakeup_capable(&dev->dev, true);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002734 /* Disable the PME# generation functionality */
Rafael J. Wysocki337001b2008-07-07 03:36:24 +02002735 pci_pme_active(dev, false);
Rafael J. Wysockieb9d0fe2008-07-07 03:34:48 +02002736 }
Felipe Balbid6112f82018-09-07 09:16:51 +03002737
2738 pci_read_config_word(dev, PCI_STATUS, &status);
2739 if (status & PCI_STATUS_IMM_READY)
2740 dev->imm_ready = 1;
Linus Torvalds1da177e2005-04-16 15:20:36 -07002741}
2742
Sean O. Stalley938174e2015-10-29 17:35:39 -05002743static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2744{
Alex Williamson92efb1b2016-05-16 15:12:02 -05002745 unsigned long flags = IORESOURCE_PCI_FIXED | IORESOURCE_PCI_EA_BEI;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002746
2747 switch (prop) {
2748 case PCI_EA_P_MEM:
2749 case PCI_EA_P_VF_MEM:
2750 flags |= IORESOURCE_MEM;
2751 break;
2752 case PCI_EA_P_MEM_PREFETCH:
2753 case PCI_EA_P_VF_MEM_PREFETCH:
2754 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2755 break;
2756 case PCI_EA_P_IO:
2757 flags |= IORESOURCE_IO;
2758 break;
2759 default:
2760 return 0;
2761 }
2762
2763 return flags;
2764}
2765
2766static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2767 u8 prop)
2768{
2769 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2770 return &dev->resource[bei];
David Daney11183992015-10-29 17:35:40 -05002771#ifdef CONFIG_PCI_IOV
2772 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2773 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2774 return &dev->resource[PCI_IOV_RESOURCES +
2775 bei - PCI_EA_BEI_VF_BAR0];
2776#endif
Sean O. Stalley938174e2015-10-29 17:35:39 -05002777 else if (bei == PCI_EA_BEI_ROM)
2778 return &dev->resource[PCI_ROM_RESOURCE];
2779 else
2780 return NULL;
2781}
2782
2783/* Read an Enhanced Allocation (EA) entry */
2784static int pci_ea_read(struct pci_dev *dev, int offset)
2785{
2786 struct resource *res;
2787 int ent_size, ent_offset = offset;
2788 resource_size_t start, end;
2789 unsigned long flags;
Bjorn Helgaas26635112015-10-29 17:35:40 -05002790 u32 dw0, bei, base, max_offset;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002791 u8 prop;
2792 bool support_64 = (sizeof(resource_size_t) >= 8);
2793
2794 pci_read_config_dword(dev, ent_offset, &dw0);
2795 ent_offset += 4;
2796
2797 /* Entry size field indicates DWORDs after 1st */
2798 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2799
2800 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2801 goto out;
2802
Bjorn Helgaas26635112015-10-29 17:35:40 -05002803 bei = (dw0 & PCI_EA_BEI) >> 4;
2804 prop = (dw0 & PCI_EA_PP) >> 8;
2805
Sean O. Stalley938174e2015-10-29 17:35:39 -05002806 /*
2807 * If the Property is in the reserved range, try the Secondary
2808 * Property instead.
2809 */
2810 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
Bjorn Helgaas26635112015-10-29 17:35:40 -05002811 prop = (dw0 & PCI_EA_SP) >> 16;
Sean O. Stalley938174e2015-10-29 17:35:39 -05002812 if (prop > PCI_EA_P_BRIDGE_IO)
2813 goto out;
2814
Bjorn Helgaas26635112015-10-29 17:35:40 -05002815 res = pci_ea_get_resource(dev, bei, prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002816 if (!res) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002817 pci_err(dev, "Unsupported EA entry BEI: %u\n", bei);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002818 goto out;
2819 }
2820
2821 flags = pci_ea_flags(dev, prop);
2822 if (!flags) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002823 pci_err(dev, "Unsupported EA properties: %#x\n", prop);
Sean O. Stalley938174e2015-10-29 17:35:39 -05002824 goto out;
2825 }
2826
2827 /* Read Base */
2828 pci_read_config_dword(dev, ent_offset, &base);
2829 start = (base & PCI_EA_FIELD_MASK);
2830 ent_offset += 4;
2831
2832 /* Read MaxOffset */
2833 pci_read_config_dword(dev, ent_offset, &max_offset);
2834 ent_offset += 4;
2835
2836 /* Read Base MSBs (if 64-bit entry) */
2837 if (base & PCI_EA_IS_64) {
2838 u32 base_upper;
2839
2840 pci_read_config_dword(dev, ent_offset, &base_upper);
2841 ent_offset += 4;
2842
2843 flags |= IORESOURCE_MEM_64;
2844
2845 /* entry starts above 32-bit boundary, can't use */
2846 if (!support_64 && base_upper)
2847 goto out;
2848
2849 if (support_64)
2850 start |= ((u64)base_upper << 32);
2851 }
2852
2853 end = start + (max_offset | 0x03);
2854
2855 /* Read MaxOffset MSBs (if 64-bit entry) */
2856 if (max_offset & PCI_EA_IS_64) {
2857 u32 max_offset_upper;
2858
2859 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2860 ent_offset += 4;
2861
2862 flags |= IORESOURCE_MEM_64;
2863
2864 /* entry too big, can't use */
2865 if (!support_64 && max_offset_upper)
2866 goto out;
2867
2868 if (support_64)
2869 end += ((u64)max_offset_upper << 32);
2870 }
2871
2872 if (end < start) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002873 pci_err(dev, "EA Entry crosses address boundary\n");
Sean O. Stalley938174e2015-10-29 17:35:39 -05002874 goto out;
2875 }
2876
2877 if (ent_size != ent_offset - offset) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06002878 pci_err(dev, "EA Entry Size (%d) does not match length read (%d)\n",
Sean O. Stalley938174e2015-10-29 17:35:39 -05002879 ent_size, ent_offset - offset);
2880 goto out;
2881 }
2882
2883 res->name = pci_name(dev);
2884 res->start = start;
2885 res->end = end;
2886 res->flags = flags;
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002887
2888 if (bei <= PCI_EA_BEI_BAR5)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002889 pci_printk(KERN_DEBUG, dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002890 bei, res, prop);
2891 else if (bei == PCI_EA_BEI_ROM)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002892 pci_printk(KERN_DEBUG, dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002893 res, prop);
2894 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002895 pci_printk(KERN_DEBUG, dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002896 bei - PCI_EA_BEI_VF_BAR0, res, prop);
2897 else
Frederick Lawler7506dc72018-01-18 12:55:24 -06002898 pci_printk(KERN_DEBUG, dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
Bjorn Helgaas597becb2015-10-29 17:35:40 -05002899 bei, res, prop);
2900
Sean O. Stalley938174e2015-10-29 17:35:39 -05002901out:
2902 return offset + ent_size;
2903}
2904
Colin Ian Kingdcbb4082016-04-05 12:12:45 -05002905/* Enhanced Allocation Initialization */
Sean O. Stalley938174e2015-10-29 17:35:39 -05002906void pci_ea_init(struct pci_dev *dev)
2907{
2908 int ea;
2909 u8 num_ent;
2910 int offset;
2911 int i;
2912
2913 /* find PCI EA capability in list */
2914 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
2915 if (!ea)
2916 return;
2917
2918 /* determine the number of entries */
2919 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
2920 &num_ent);
2921 num_ent &= PCI_EA_NUM_ENT_MASK;
2922
2923 offset = ea + PCI_EA_FIRST_ENT;
2924
2925 /* Skip DWORD 2 for type 1 functions */
2926 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2927 offset += 4;
2928
2929 /* parse each EA entry */
2930 for (i = 0; i < num_ent; ++i)
2931 offset = pci_ea_read(dev, offset);
2932}
2933
Yinghai Lu34a48762012-02-11 00:18:41 -08002934static void pci_add_saved_cap(struct pci_dev *pci_dev,
2935 struct pci_cap_saved_state *new_cap)
2936{
2937 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2938}
2939
Jesse Barneseb9c39d2008-12-17 12:10:05 -08002940/**
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002941 * _pci_add_cap_save_buffer - allocate buffer for saving given
2942 * capability registers
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002943 * @dev: the PCI device
2944 * @cap: the capability to allocate the buffer for
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002945 * @extended: Standard or Extended capability ID
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002946 * @size: requested size of the buffer
2947 */
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002948static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2949 bool extended, unsigned int size)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002950{
2951 int pos;
2952 struct pci_cap_saved_state *save_state;
2953
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002954 if (extended)
2955 pos = pci_find_ext_capability(dev, cap);
2956 else
2957 pos = pci_find_capability(dev, cap);
2958
Wei Yang0a1a9b42015-06-30 09:16:44 +08002959 if (!pos)
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002960 return 0;
2961
2962 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2963 if (!save_state)
2964 return -ENOMEM;
2965
Alex Williamson24a4742f2011-05-10 10:02:11 -06002966 save_state->cap.cap_nr = cap;
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002967 save_state->cap.cap_extended = extended;
Alex Williamson24a4742f2011-05-10 10:02:11 -06002968 save_state->cap.size = size;
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002969 pci_add_saved_cap(dev, save_state);
2970
2971 return 0;
2972}
2973
Alex Williamsonfd0f7f72013-12-17 16:43:45 -07002974int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2975{
2976 return _pci_add_cap_save_buffer(dev, cap, false, size);
2977}
2978
2979int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2980{
2981 return _pci_add_cap_save_buffer(dev, cap, true, size);
2982}
2983
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002984/**
2985 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2986 * @dev: the PCI device
2987 */
2988void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2989{
2990 int error;
2991
Yu Zhao89858512009-02-16 02:55:47 +08002992 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2993 PCI_EXP_SAVE_REGS * sizeof(u16));
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002994 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002995 pci_err(dev, "unable to preallocate PCI Express save buffer\n");
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01002996
2997 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2998 if (error)
Frederick Lawler7506dc72018-01-18 12:55:24 -06002999 pci_err(dev, "unable to preallocate PCI-X save buffer\n");
Alex Williamson425c1b22013-12-17 16:43:51 -07003000
3001 pci_allocate_vc_save_buffers(dev);
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003002}
3003
Yinghai Luf7968412012-02-11 00:18:30 -08003004void pci_free_cap_save_buffers(struct pci_dev *dev)
3005{
3006 struct pci_cap_saved_state *tmp;
Sasha Levinb67bfe02013-02-27 17:06:00 -08003007 struct hlist_node *n;
Yinghai Luf7968412012-02-11 00:18:30 -08003008
Sasha Levinb67bfe02013-02-27 17:06:00 -08003009 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
Yinghai Luf7968412012-02-11 00:18:30 -08003010 kfree(tmp);
3011}
3012
Rafael J. Wysocki63f48982008-12-07 22:02:58 +01003013/**
Yijing Wang31ab2472013-01-15 11:12:17 +08003014 * pci_configure_ari - enable or disable ARI forwarding
Yu Zhao58c3a722008-10-14 14:02:53 +08003015 * @dev: the PCI device
Yijing Wangb0cc6022013-01-15 11:12:16 +08003016 *
3017 * If @dev and its upstream bridge both support ARI, enable ARI in the
3018 * bridge. Otherwise, disable ARI in the bridge.
Yu Zhao58c3a722008-10-14 14:02:53 +08003019 */
Yijing Wang31ab2472013-01-15 11:12:17 +08003020void pci_configure_ari(struct pci_dev *dev)
Yu Zhao58c3a722008-10-14 14:02:53 +08003021{
Yu Zhao58c3a722008-10-14 14:02:53 +08003022 u32 cap;
Zhao, Yu81135872008-10-23 13:15:39 +08003023 struct pci_dev *bridge;
Yu Zhao58c3a722008-10-14 14:02:53 +08003024
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01003025 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
Yu Zhao58c3a722008-10-14 14:02:53 +08003026 return;
3027
Zhao, Yu81135872008-10-23 13:15:39 +08003028 bridge = dev->bus->self;
Myron Stowecb97ae32012-06-01 15:16:31 -06003029 if (!bridge)
Zhao, Yu81135872008-10-23 13:15:39 +08003030 return;
3031
Jiang Liu59875ae2012-07-24 17:20:06 +08003032 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
Yu Zhao58c3a722008-10-14 14:02:53 +08003033 if (!(cap & PCI_EXP_DEVCAP2_ARI))
3034 return;
3035
Yijing Wangb0cc6022013-01-15 11:12:16 +08003036 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
3037 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
3038 PCI_EXP_DEVCTL2_ARI);
3039 bridge->ari_enabled = 1;
3040 } else {
3041 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
3042 PCI_EXP_DEVCTL2_ARI);
3043 bridge->ari_enabled = 0;
3044 }
Yu Zhao58c3a722008-10-14 14:02:53 +08003045}
3046
Chris Wright5d990b62009-12-04 12:15:21 -08003047static int pci_acs_enable;
3048
3049/**
3050 * pci_request_acs - ask for ACS to be enabled if supported
3051 */
3052void pci_request_acs(void)
3053{
3054 pci_acs_enable = 1;
3055}
3056
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06003057static const char *disable_acs_redir_param;
3058
3059/**
3060 * pci_disable_acs_redir - disable ACS redirect capabilities
3061 * @dev: the PCI device
3062 *
3063 * For only devices specified in the disable_acs_redir parameter.
3064 */
3065static void pci_disable_acs_redir(struct pci_dev *dev)
3066{
3067 int ret = 0;
3068 const char *p;
3069 int pos;
3070 u16 ctrl;
3071
3072 if (!disable_acs_redir_param)
3073 return;
3074
3075 p = disable_acs_redir_param;
3076 while (*p) {
3077 ret = pci_dev_str_match(dev, p, &p);
3078 if (ret < 0) {
3079 pr_info_once("PCI: Can't parse disable_acs_redir parameter: %s\n",
3080 disable_acs_redir_param);
3081
3082 break;
3083 } else if (ret == 1) {
3084 /* Found a match */
3085 break;
3086 }
3087
3088 if (*p != ';' && *p != ',') {
3089 /* End of param or invalid format */
3090 break;
3091 }
3092 p++;
3093 }
3094
3095 if (ret != 1)
3096 return;
3097
Logan Gunthorpe73c47dde2018-08-09 16:51:43 -05003098 if (!pci_dev_specific_disable_acs_redir(dev))
3099 return;
3100
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06003101 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
3102 if (!pos) {
3103 pci_warn(dev, "cannot disable ACS redirect for this hardware as it does not have ACS capabilities\n");
3104 return;
3105 }
3106
3107 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
3108
3109 /* P2P Request & Completion Redirect */
3110 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
3111
3112 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
3113
3114 pci_info(dev, "disabled ACS redirect\n");
3115}
3116
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003117/**
Alex Williamson2c744242014-02-03 14:27:33 -07003118 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
Allen Kayae21ee62009-10-07 10:27:17 -07003119 * @dev: the PCI device
3120 */
Alex Williamsonc1d61c92016-03-31 16:34:32 -06003121static void pci_std_enable_acs(struct pci_dev *dev)
Allen Kayae21ee62009-10-07 10:27:17 -07003122{
3123 int pos;
3124 u16 cap;
3125 u16 ctrl;
3126
Allen Kayae21ee62009-10-07 10:27:17 -07003127 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
3128 if (!pos)
Alex Williamsonc1d61c92016-03-31 16:34:32 -06003129 return;
Allen Kayae21ee62009-10-07 10:27:17 -07003130
3131 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
3132 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
3133
3134 /* Source Validation */
3135 ctrl |= (cap & PCI_ACS_SV);
3136
3137 /* P2P Request Redirect */
3138 ctrl |= (cap & PCI_ACS_RR);
3139
3140 /* P2P Completion Redirect */
3141 ctrl |= (cap & PCI_ACS_CR);
3142
3143 /* Upstream Forwarding */
3144 ctrl |= (cap & PCI_ACS_UF);
3145
3146 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
Alex Williamson2c744242014-02-03 14:27:33 -07003147}
3148
3149/**
3150 * pci_enable_acs - enable ACS if hardware support it
3151 * @dev: the PCI device
3152 */
3153void pci_enable_acs(struct pci_dev *dev)
3154{
3155 if (!pci_acs_enable)
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06003156 goto disable_acs_redir;
Alex Williamson2c744242014-02-03 14:27:33 -07003157
Alex Williamsonc1d61c92016-03-31 16:34:32 -06003158 if (!pci_dev_specific_enable_acs(dev))
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06003159 goto disable_acs_redir;
Alex Williamson2c744242014-02-03 14:27:33 -07003160
Alex Williamsonc1d61c92016-03-31 16:34:32 -06003161 pci_std_enable_acs(dev);
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06003162
3163disable_acs_redir:
3164 /*
3165 * Note: pci_disable_acs_redir() must be called even if ACS was not
3166 * enabled by the kernel because it may have been enabled by
3167 * platform firmware. So if we are told to disable it, we should
3168 * always disable it after setting the kernel's default
3169 * preferences.
3170 */
3171 pci_disable_acs_redir(dev);
Allen Kayae21ee62009-10-07 10:27:17 -07003172}
3173
Alex Williamson0a671192013-06-27 16:39:48 -06003174static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
3175{
3176 int pos;
Alex Williamson83db7e02013-06-27 16:39:54 -06003177 u16 cap, ctrl;
Alex Williamson0a671192013-06-27 16:39:48 -06003178
3179 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
3180 if (!pos)
3181 return false;
3182
Alex Williamson83db7e02013-06-27 16:39:54 -06003183 /*
3184 * Except for egress control, capabilities are either required
3185 * or only required if controllable. Features missing from the
3186 * capability field can therefore be assumed as hard-wired enabled.
3187 */
3188 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
3189 acs_flags &= (cap | PCI_ACS_EC);
3190
Alex Williamson0a671192013-06-27 16:39:48 -06003191 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
3192 return (ctrl & acs_flags) == acs_flags;
3193}
3194
Allen Kayae21ee62009-10-07 10:27:17 -07003195/**
Alex Williamsonad805752012-06-11 05:27:07 +00003196 * pci_acs_enabled - test ACS against required flags for a given device
3197 * @pdev: device to test
3198 * @acs_flags: required PCI ACS flags
3199 *
3200 * Return true if the device supports the provided flags. Automatically
3201 * filters out flags that are not implemented on multifunction devices.
Alex Williamson0a671192013-06-27 16:39:48 -06003202 *
3203 * Note that this interface checks the effective ACS capabilities of the
3204 * device rather than the actual capabilities. For instance, most single
3205 * function endpoints are not required to support ACS because they have no
3206 * opportunity for peer-to-peer access. We therefore return 'true'
3207 * regardless of whether the device exposes an ACS capability. This makes
3208 * it much easier for callers of this function to ignore the actual type
3209 * or topology of the device when testing ACS support.
Alex Williamsonad805752012-06-11 05:27:07 +00003210 */
3211bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
3212{
Alex Williamson0a671192013-06-27 16:39:48 -06003213 int ret;
Alex Williamsonad805752012-06-11 05:27:07 +00003214
3215 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
3216 if (ret >= 0)
3217 return ret > 0;
3218
Alex Williamson0a671192013-06-27 16:39:48 -06003219 /*
3220 * Conventional PCI and PCI-X devices never support ACS, either
3221 * effectively or actually. The shared bus topology implies that
3222 * any device on the bus can receive or snoop DMA.
3223 */
Alex Williamsonad805752012-06-11 05:27:07 +00003224 if (!pci_is_pcie(pdev))
3225 return false;
3226
Alex Williamson0a671192013-06-27 16:39:48 -06003227 switch (pci_pcie_type(pdev)) {
3228 /*
3229 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003230 * but since their primary interface is PCI/X, we conservatively
Alex Williamson0a671192013-06-27 16:39:48 -06003231 * handle them as we would a non-PCIe device.
3232 */
3233 case PCI_EXP_TYPE_PCIE_BRIDGE:
3234 /*
3235 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
3236 * applicable... must never implement an ACS Extended Capability...".
3237 * This seems arbitrary, but we take a conservative interpretation
3238 * of this statement.
3239 */
3240 case PCI_EXP_TYPE_PCI_BRIDGE:
3241 case PCI_EXP_TYPE_RC_EC:
3242 return false;
3243 /*
3244 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
3245 * implement ACS in order to indicate their peer-to-peer capabilities,
3246 * regardless of whether they are single- or multi-function devices.
3247 */
3248 case PCI_EXP_TYPE_DOWNSTREAM:
3249 case PCI_EXP_TYPE_ROOT_PORT:
3250 return pci_acs_flags_enabled(pdev, acs_flags);
3251 /*
3252 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
3253 * implemented by the remaining PCIe types to indicate peer-to-peer
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003254 * capabilities, but only when they are part of a multifunction
Alex Williamson0a671192013-06-27 16:39:48 -06003255 * device. The footnote for section 6.12 indicates the specific
3256 * PCIe types included here.
3257 */
3258 case PCI_EXP_TYPE_ENDPOINT:
3259 case PCI_EXP_TYPE_UPSTREAM:
3260 case PCI_EXP_TYPE_LEG_END:
3261 case PCI_EXP_TYPE_RC_END:
3262 if (!pdev->multifunction)
3263 break;
3264
Alex Williamson0a671192013-06-27 16:39:48 -06003265 return pci_acs_flags_enabled(pdev, acs_flags);
Alex Williamsonad805752012-06-11 05:27:07 +00003266 }
3267
Alex Williamson0a671192013-06-27 16:39:48 -06003268 /*
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003269 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
Alex Williamson0a671192013-06-27 16:39:48 -06003270 * to single function devices with the exception of downstream ports.
3271 */
Alex Williamsonad805752012-06-11 05:27:07 +00003272 return true;
3273}
3274
3275/**
3276 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
3277 * @start: starting downstream device
3278 * @end: ending upstream device or NULL to search to the root bus
3279 * @acs_flags: required flags
3280 *
3281 * Walk up a device tree from start to end testing PCI ACS support. If
3282 * any step along the way does not support the required flags, return false.
3283 */
3284bool pci_acs_path_enabled(struct pci_dev *start,
3285 struct pci_dev *end, u16 acs_flags)
3286{
3287 struct pci_dev *pdev, *parent = start;
3288
3289 do {
3290 pdev = parent;
3291
3292 if (!pci_acs_enabled(pdev, acs_flags))
3293 return false;
3294
3295 if (pci_is_root_bus(pdev->bus))
3296 return (end == NULL);
3297
3298 parent = pdev->bus->self;
3299 } while (pdev != end);
3300
3301 return true;
3302}
3303
3304/**
Christian König276b7382017-10-24 14:40:20 -05003305 * pci_rebar_find_pos - find position of resize ctrl reg for BAR
3306 * @pdev: PCI device
3307 * @bar: BAR to find
3308 *
3309 * Helper to find the position of the ctrl register for a BAR.
3310 * Returns -ENOTSUPP if resizable BARs are not supported at all.
3311 * Returns -ENOENT if no ctrl register for the BAR could be found.
3312 */
3313static int pci_rebar_find_pos(struct pci_dev *pdev, int bar)
3314{
3315 unsigned int pos, nbars, i;
3316 u32 ctrl;
3317
3318 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_REBAR);
3319 if (!pos)
3320 return -ENOTSUPP;
3321
3322 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3323 nbars = (ctrl & PCI_REBAR_CTRL_NBAR_MASK) >>
3324 PCI_REBAR_CTRL_NBAR_SHIFT;
3325
3326 for (i = 0; i < nbars; i++, pos += 8) {
3327 int bar_idx;
3328
3329 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3330 bar_idx = ctrl & PCI_REBAR_CTRL_BAR_IDX;
3331 if (bar_idx == bar)
3332 return pos;
3333 }
3334
3335 return -ENOENT;
3336}
3337
3338/**
3339 * pci_rebar_get_possible_sizes - get possible sizes for BAR
3340 * @pdev: PCI device
3341 * @bar: BAR to query
3342 *
3343 * Get the possible sizes of a resizable BAR as bitmask defined in the spec
3344 * (bit 0=1MB, bit 19=512GB). Returns 0 if BAR isn't resizable.
3345 */
3346u32 pci_rebar_get_possible_sizes(struct pci_dev *pdev, int bar)
3347{
3348 int pos;
3349 u32 cap;
3350
3351 pos = pci_rebar_find_pos(pdev, bar);
3352 if (pos < 0)
3353 return 0;
3354
3355 pci_read_config_dword(pdev, pos + PCI_REBAR_CAP, &cap);
3356 return (cap & PCI_REBAR_CAP_SIZES) >> 4;
3357}
3358
3359/**
3360 * pci_rebar_get_current_size - get the current size of a BAR
3361 * @pdev: PCI device
3362 * @bar: BAR to set size to
3363 *
3364 * Read the size of a BAR from the resizable BAR config.
3365 * Returns size if found or negative error code.
3366 */
3367int pci_rebar_get_current_size(struct pci_dev *pdev, int bar)
3368{
3369 int pos;
3370 u32 ctrl;
3371
3372 pos = pci_rebar_find_pos(pdev, bar);
3373 if (pos < 0)
3374 return pos;
3375
3376 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
Christian Königb1277a22018-06-29 19:55:03 -05003377 return (ctrl & PCI_REBAR_CTRL_BAR_SIZE) >> PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003378}
3379
3380/**
3381 * pci_rebar_set_size - set a new size for a BAR
3382 * @pdev: PCI device
3383 * @bar: BAR to set size to
3384 * @size: new size as defined in the spec (0=1MB, 19=512GB)
3385 *
3386 * Set the new size of a BAR as defined in the spec.
3387 * Returns zero if resizing was successful, error code otherwise.
3388 */
3389int pci_rebar_set_size(struct pci_dev *pdev, int bar, int size)
3390{
3391 int pos;
3392 u32 ctrl;
3393
3394 pos = pci_rebar_find_pos(pdev, bar);
3395 if (pos < 0)
3396 return pos;
3397
3398 pci_read_config_dword(pdev, pos + PCI_REBAR_CTRL, &ctrl);
3399 ctrl &= ~PCI_REBAR_CTRL_BAR_SIZE;
Christian Königb1277a22018-06-29 19:55:03 -05003400 ctrl |= size << PCI_REBAR_CTRL_BAR_SHIFT;
Christian König276b7382017-10-24 14:40:20 -05003401 pci_write_config_dword(pdev, pos + PCI_REBAR_CTRL, ctrl);
3402 return 0;
3403}
3404
3405/**
Jay Cornwall430a2362018-01-04 19:44:59 -05003406 * pci_enable_atomic_ops_to_root - enable AtomicOp requests to root port
3407 * @dev: the PCI device
3408 * @cap_mask: mask of desired AtomicOp sizes, including one or more of:
3409 * PCI_EXP_DEVCAP2_ATOMIC_COMP32
3410 * PCI_EXP_DEVCAP2_ATOMIC_COMP64
3411 * PCI_EXP_DEVCAP2_ATOMIC_COMP128
3412 *
3413 * Return 0 if all upstream bridges support AtomicOp routing, egress
3414 * blocking is disabled on all upstream ports, and the root port supports
3415 * the requested completion capabilities (32-bit, 64-bit and/or 128-bit
3416 * AtomicOp completion), or negative otherwise.
3417 */
3418int pci_enable_atomic_ops_to_root(struct pci_dev *dev, u32 cap_mask)
3419{
3420 struct pci_bus *bus = dev->bus;
3421 struct pci_dev *bridge;
3422 u32 cap, ctl2;
3423
3424 if (!pci_is_pcie(dev))
3425 return -EINVAL;
3426
3427 /*
3428 * Per PCIe r4.0, sec 6.15, endpoints and root ports may be
3429 * AtomicOp requesters. For now, we only support endpoints as
3430 * requesters and root ports as completers. No endpoints as
3431 * completers, and no peer-to-peer.
3432 */
3433
3434 switch (pci_pcie_type(dev)) {
3435 case PCI_EXP_TYPE_ENDPOINT:
3436 case PCI_EXP_TYPE_LEG_END:
3437 case PCI_EXP_TYPE_RC_END:
3438 break;
3439 default:
3440 return -EINVAL;
3441 }
3442
3443 while (bus->parent) {
3444 bridge = bus->self;
3445
3446 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
3447
3448 switch (pci_pcie_type(bridge)) {
3449 /* Ensure switch ports support AtomicOp routing */
3450 case PCI_EXP_TYPE_UPSTREAM:
3451 case PCI_EXP_TYPE_DOWNSTREAM:
3452 if (!(cap & PCI_EXP_DEVCAP2_ATOMIC_ROUTE))
3453 return -EINVAL;
3454 break;
3455
3456 /* Ensure root port supports all the sizes we care about */
3457 case PCI_EXP_TYPE_ROOT_PORT:
3458 if ((cap & cap_mask) != cap_mask)
3459 return -EINVAL;
3460 break;
3461 }
3462
3463 /* Ensure upstream ports don't block AtomicOps on egress */
3464 if (!bridge->has_secondary_link) {
3465 pcie_capability_read_dword(bridge, PCI_EXP_DEVCTL2,
3466 &ctl2);
3467 if (ctl2 & PCI_EXP_DEVCTL2_ATOMIC_EGRESS_BLOCK)
3468 return -EINVAL;
3469 }
3470
3471 bus = bus->parent;
3472 }
3473
3474 pcie_capability_set_word(dev, PCI_EXP_DEVCTL2,
3475 PCI_EXP_DEVCTL2_ATOMIC_REQ);
3476 return 0;
3477}
3478EXPORT_SYMBOL(pci_enable_atomic_ops_to_root);
3479
3480/**
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003481 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
3482 * @dev: the PCI device
Wang Sheng-Huibb5c2de2013-05-28 11:17:41 +08003483 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003484 *
3485 * Perform INTx swizzling for a device behind one level of bridge. This is
3486 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003487 * behind bridges on add-in cards. For devices with ARI enabled, the slot
3488 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
3489 * the PCI Express Base Specification, Revision 2.1)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003490 */
John Crispin3df425f2012-04-12 17:33:07 +02003491u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003492{
Matthew Wilcox46b952a2009-07-01 14:24:30 -07003493 int slot;
3494
3495 if (pci_ari_enabled(dev->bus))
3496 slot = 0;
3497 else
3498 slot = PCI_SLOT(dev->devfn);
3499
3500 return (((pin - 1) + slot) % 4) + 1;
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003501}
3502
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003503int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003504{
3505 u8 pin;
3506
Kristen Accardi514d2072005-11-02 16:24:39 -08003507 pin = dev->pin;
Linus Torvalds1da177e2005-04-16 15:20:36 -07003508 if (!pin)
3509 return -1;
Bjorn Helgaas878f2e52008-12-09 16:11:46 -07003510
Kenji Kaneshige8784fd42009-05-26 16:07:33 +09003511 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas57c2cf72008-12-11 11:24:23 -07003512 pin = pci_swizzle_interrupt_pin(dev, pin);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003513 dev = dev->bus->self;
3514 }
3515 *bridge = dev;
3516 return pin;
3517}
3518
3519/**
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003520 * pci_common_swizzle - swizzle INTx all the way to root bridge
3521 * @dev: the PCI device
3522 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
3523 *
3524 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
3525 * bridges all the way up to a PCI root bus.
3526 */
3527u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
3528{
3529 u8 pin = *pinp;
3530
Kenji Kaneshige1eb39482009-05-26 16:08:36 +09003531 while (!pci_is_root_bus(dev->bus)) {
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003532 pin = pci_swizzle_interrupt_pin(dev, pin);
3533 dev = dev->bus->self;
3534 }
3535 *pinp = pin;
3536 return PCI_SLOT(dev->devfn);
3537}
Ray Juie6b29de2015-04-08 11:21:33 -07003538EXPORT_SYMBOL_GPL(pci_common_swizzle);
Bjorn Helgaas68feac82008-12-16 21:36:55 -07003539
3540/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07003541 * pci_release_region - Release a PCI bar
3542 * @pdev: PCI device whose resources were previously reserved by pci_request_region
3543 * @bar: BAR to release
3544 *
3545 * Releases the PCI I/O and memory resources previously reserved by a
3546 * successful call to pci_request_region. Call this function only
3547 * after all use of the PCI regions has ceased.
3548 */
3549void pci_release_region(struct pci_dev *pdev, int bar)
3550{
Tejun Heo9ac78492007-01-20 16:00:26 +09003551 struct pci_devres *dr;
3552
Linus Torvalds1da177e2005-04-16 15:20:36 -07003553 if (pci_resource_len(pdev, bar) == 0)
3554 return;
3555 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
3556 release_region(pci_resource_start(pdev, bar),
3557 pci_resource_len(pdev, bar));
3558 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
3559 release_mem_region(pci_resource_start(pdev, bar),
3560 pci_resource_len(pdev, bar));
Tejun Heo9ac78492007-01-20 16:00:26 +09003561
3562 dr = find_pci_dr(pdev);
3563 if (dr)
3564 dr->region_mask &= ~(1 << bar);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003565}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003566EXPORT_SYMBOL(pci_release_region);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003567
3568/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003569 * __pci_request_region - Reserved PCI I/O and memory resource
Linus Torvalds1da177e2005-04-16 15:20:36 -07003570 * @pdev: PCI device whose resources are to be reserved
3571 * @bar: BAR to be reserved
3572 * @res_name: Name to be associated with resource.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003573 * @exclusive: whether the region access is exclusive or not
Linus Torvalds1da177e2005-04-16 15:20:36 -07003574 *
3575 * Mark the PCI region associated with PCI device @pdev BR @bar as
3576 * being reserved by owner @res_name. Do not access any
3577 * address inside the PCI regions unless this call returns
3578 * successfully.
3579 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003580 * If @exclusive is set, then the region is marked so that userspace
3581 * is explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003582 * sysfs MMIO access.
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003583 *
Linus Torvalds1da177e2005-04-16 15:20:36 -07003584 * Returns 0 on success, or %EBUSY on error. A warning
3585 * message is also printed on failure.
3586 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003587static int __pci_request_region(struct pci_dev *pdev, int bar,
3588 const char *res_name, int exclusive)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003589{
Tejun Heo9ac78492007-01-20 16:00:26 +09003590 struct pci_devres *dr;
3591
Linus Torvalds1da177e2005-04-16 15:20:36 -07003592 if (pci_resource_len(pdev, bar) == 0)
3593 return 0;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003594
Linus Torvalds1da177e2005-04-16 15:20:36 -07003595 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
3596 if (!request_region(pci_resource_start(pdev, bar),
3597 pci_resource_len(pdev, bar), res_name))
3598 goto err_out;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003599 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
Arjan van de Vene8de1482008-10-22 19:55:31 -07003600 if (!__request_mem_region(pci_resource_start(pdev, bar),
3601 pci_resource_len(pdev, bar), res_name,
3602 exclusive))
Linus Torvalds1da177e2005-04-16 15:20:36 -07003603 goto err_out;
3604 }
Tejun Heo9ac78492007-01-20 16:00:26 +09003605
3606 dr = find_pci_dr(pdev);
3607 if (dr)
3608 dr->region_mask |= 1 << bar;
3609
Linus Torvalds1da177e2005-04-16 15:20:36 -07003610 return 0;
3611
3612err_out:
Frederick Lawler7506dc72018-01-18 12:55:24 -06003613 pci_warn(pdev, "BAR %d: can't reserve %pR\n", bar,
Benjamin Herrenschmidt096e6f62008-10-20 15:07:37 +11003614 &pdev->resource[bar]);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003615 return -EBUSY;
3616}
3617
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003618/**
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003619 * pci_request_region - Reserve PCI I/O and memory resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003620 * @pdev: PCI device whose resources are to be reserved
3621 * @bar: BAR to be reserved
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003622 * @res_name: Name to be associated with resource
Arjan van de Vene8de1482008-10-22 19:55:31 -07003623 *
Randy Dunlapf5ddcac2009-01-09 17:03:20 -08003624 * Mark the PCI region associated with PCI device @pdev BAR @bar as
Arjan van de Vene8de1482008-10-22 19:55:31 -07003625 * being reserved by owner @res_name. Do not access any
3626 * address inside the PCI regions unless this call returns
3627 * successfully.
3628 *
3629 * Returns 0 on success, or %EBUSY on error. A warning
3630 * message is also printed on failure.
3631 */
3632int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
3633{
3634 return __pci_request_region(pdev, bar, res_name, 0);
3635}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003636EXPORT_SYMBOL(pci_request_region);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003637
3638/**
3639 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
3640 * @pdev: PCI device whose resources are to be reserved
3641 * @bar: BAR to be reserved
3642 * @res_name: Name to be associated with resource.
3643 *
3644 * Mark the PCI region associated with PCI device @pdev BR @bar as
3645 * being reserved by owner @res_name. Do not access any
3646 * address inside the PCI regions unless this call returns
3647 * successfully.
3648 *
3649 * Returns 0 on success, or %EBUSY on error. A warning
3650 * message is also printed on failure.
3651 *
3652 * The key difference that _exclusive makes it that userspace is
3653 * explicitly not allowed to map the resource via /dev/mem or
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003654 * sysfs.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003655 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003656int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
3657 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003658{
3659 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
3660}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003661EXPORT_SYMBOL(pci_request_region_exclusive);
3662
Arjan van de Vene8de1482008-10-22 19:55:31 -07003663/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003664 * pci_release_selected_regions - Release selected PCI I/O and memory resources
3665 * @pdev: PCI device whose resources were previously reserved
3666 * @bars: Bitmask of BARs to be released
3667 *
3668 * Release selected PCI I/O and memory resources previously reserved.
3669 * Call this function only after all use of the PCI regions has ceased.
3670 */
3671void pci_release_selected_regions(struct pci_dev *pdev, int bars)
3672{
3673 int i;
3674
3675 for (i = 0; i < 6; i++)
3676 if (bars & (1 << i))
3677 pci_release_region(pdev, i);
3678}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003679EXPORT_SYMBOL(pci_release_selected_regions);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003680
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06003681static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003682 const char *res_name, int excl)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003683{
3684 int i;
3685
3686 for (i = 0; i < 6; i++)
3687 if (bars & (1 << i))
Arjan van de Vene8de1482008-10-22 19:55:31 -07003688 if (__pci_request_region(pdev, i, res_name, excl))
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003689 goto err_out;
3690 return 0;
3691
3692err_out:
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003693 while (--i >= 0)
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003694 if (bars & (1 << i))
3695 pci_release_region(pdev, i);
3696
3697 return -EBUSY;
3698}
Linus Torvalds1da177e2005-04-16 15:20:36 -07003699
Arjan van de Vene8de1482008-10-22 19:55:31 -07003700
3701/**
3702 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
3703 * @pdev: PCI device whose resources are to be reserved
3704 * @bars: Bitmask of BARs to be requested
3705 * @res_name: Name to be associated with resource
3706 */
3707int pci_request_selected_regions(struct pci_dev *pdev, int bars,
3708 const char *res_name)
3709{
3710 return __pci_request_selected_regions(pdev, bars, res_name, 0);
3711}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003712EXPORT_SYMBOL(pci_request_selected_regions);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003713
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04003714int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
3715 const char *res_name)
Arjan van de Vene8de1482008-10-22 19:55:31 -07003716{
3717 return __pci_request_selected_regions(pdev, bars, res_name,
3718 IORESOURCE_EXCLUSIVE);
3719}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003720EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003721
Linus Torvalds1da177e2005-04-16 15:20:36 -07003722/**
3723 * pci_release_regions - Release reserved PCI I/O and memory resources
3724 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
3725 *
3726 * Releases all PCI I/O and memory resources previously reserved by a
3727 * successful call to pci_request_regions. Call this function only
3728 * after all use of the PCI regions has ceased.
3729 */
3730
3731void pci_release_regions(struct pci_dev *pdev)
3732{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003733 pci_release_selected_regions(pdev, (1 << 6) - 1);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003734}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003735EXPORT_SYMBOL(pci_release_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003736
3737/**
3738 * pci_request_regions - Reserved PCI I/O and memory resources
3739 * @pdev: PCI device whose resources are to be reserved
3740 * @res_name: Name to be associated with resource.
3741 *
3742 * Mark all PCI regions associated with PCI device @pdev as
3743 * being reserved by owner @res_name. Do not access any
3744 * address inside the PCI regions unless this call returns
3745 * successfully.
3746 *
3747 * Returns 0 on success, or %EBUSY on error. A warning
3748 * message is also printed on failure.
3749 */
Jeff Garzik3c990e92006-03-04 21:52:42 -05003750int pci_request_regions(struct pci_dev *pdev, const char *res_name)
Linus Torvalds1da177e2005-04-16 15:20:36 -07003751{
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09003752 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003753}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003754EXPORT_SYMBOL(pci_request_regions);
Linus Torvalds1da177e2005-04-16 15:20:36 -07003755
3756/**
Arjan van de Vene8de1482008-10-22 19:55:31 -07003757 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
3758 * @pdev: PCI device whose resources are to be reserved
3759 * @res_name: Name to be associated with resource.
3760 *
3761 * Mark all PCI regions associated with PCI device @pdev as
3762 * being reserved by owner @res_name. Do not access any
3763 * address inside the PCI regions unless this call returns
3764 * successfully.
3765 *
3766 * pci_request_regions_exclusive() will mark the region so that
Bjorn Helgaasf7625982013-11-14 11:28:18 -07003767 * /dev/mem and the sysfs MMIO access will not be allowed.
Arjan van de Vene8de1482008-10-22 19:55:31 -07003768 *
3769 * Returns 0 on success, or %EBUSY on error. A warning
3770 * message is also printed on failure.
3771 */
3772int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3773{
3774 return pci_request_selected_regions_exclusive(pdev,
3775 ((1 << 6) - 1), res_name);
3776}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06003777EXPORT_SYMBOL(pci_request_regions_exclusive);
Arjan van de Vene8de1482008-10-22 19:55:31 -07003778
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003779/*
3780 * Record the PCI IO range (expressed as CPU physical address + size).
3781 * Return a negative value if an error has occured, zero otherwise
3782 */
Gabriele Paolonifcfaab32018-03-15 02:15:52 +08003783int pci_register_io_range(struct fwnode_handle *fwnode, phys_addr_t addr,
3784 resource_size_t size)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003785{
Zhichang Yuan57453922018-03-15 02:15:53 +08003786 int ret = 0;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003787#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08003788 struct logic_pio_hwaddr *range;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003789
Zhichang Yuan57453922018-03-15 02:15:53 +08003790 if (!size || addr + size < addr)
3791 return -EINVAL;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003792
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003793 range = kzalloc(sizeof(*range), GFP_ATOMIC);
Zhichang Yuan57453922018-03-15 02:15:53 +08003794 if (!range)
3795 return -ENOMEM;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003796
Zhichang Yuan57453922018-03-15 02:15:53 +08003797 range->fwnode = fwnode;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003798 range->size = size;
Zhichang Yuan57453922018-03-15 02:15:53 +08003799 range->hw_start = addr;
3800 range->flags = LOGIC_PIO_CPU_MMIO;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003801
Zhichang Yuan57453922018-03-15 02:15:53 +08003802 ret = logic_pio_register_range(range);
3803 if (ret)
3804 kfree(range);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003805#endif
3806
Zhichang Yuan57453922018-03-15 02:15:53 +08003807 return ret;
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003808}
3809
3810phys_addr_t pci_pio_to_address(unsigned long pio)
3811{
3812 phys_addr_t address = (phys_addr_t)OF_BAD_ADDR;
3813
3814#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08003815 if (pio >= MMIO_UPPER_LIMIT)
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003816 return address;
3817
Zhichang Yuan57453922018-03-15 02:15:53 +08003818 address = logic_pio_to_hwaddr(pio);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003819#endif
3820
3821 return address;
3822}
3823
3824unsigned long __weak pci_address_to_pio(phys_addr_t address)
3825{
3826#ifdef PCI_IOBASE
Zhichang Yuan57453922018-03-15 02:15:53 +08003827 return logic_pio_trans_cpuaddr(address);
Tomasz Nowickic5076cf2016-05-11 17:34:51 -05003828#else
3829 if (address > IO_SPACE_LIMIT)
3830 return (unsigned long)-1;
3831
3832 return (unsigned long) address;
3833#endif
3834}
3835
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003836/**
3837 * pci_remap_iospace - Remap the memory mapped I/O space
3838 * @res: Resource describing the I/O space
3839 * @phys_addr: physical address of range to be mapped
3840 *
3841 * Remap the memory mapped I/O space described by the @res
3842 * and the CPU physical address @phys_addr into virtual address space.
3843 * Only architectures that have memory mapped IO functions defined
3844 * (and the PCI_IOBASE value defined) should call this function.
3845 */
Lorenzo Pieralisi7b309ae2017-04-19 17:48:50 +01003846int pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003847{
3848#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3849 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3850
3851 if (!(res->flags & IORESOURCE_IO))
3852 return -EINVAL;
3853
3854 if (res->end > IO_SPACE_LIMIT)
3855 return -EINVAL;
3856
3857 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3858 pgprot_device(PAGE_KERNEL));
3859#else
3860 /* this architecture does not have memory mapped I/O space,
3861 so this function should never be called */
3862 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3863 return -ENODEV;
3864#endif
3865}
Brian Norrisf90b0872017-03-09 18:46:16 -08003866EXPORT_SYMBOL(pci_remap_iospace);
Liviu Dudau8b921ac2014-09-29 15:29:30 +01003867
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003868/**
3869 * pci_unmap_iospace - Unmap the memory mapped I/O space
3870 * @res: resource to be unmapped
3871 *
3872 * Unmap the CPU virtual address @res from virtual address space.
3873 * Only architectures that have memory mapped IO functions defined
3874 * (and the PCI_IOBASE value defined) should call this function.
3875 */
3876void pci_unmap_iospace(struct resource *res)
3877{
3878#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3879 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3880
3881 unmap_kernel_range(vaddr, resource_size(res));
3882#endif
3883}
Brian Norrisf90b0872017-03-09 18:46:16 -08003884EXPORT_SYMBOL(pci_unmap_iospace);
Sinan Kaya4d3f1382016-06-10 21:55:11 +02003885
Sergei Shtylyova5fb9fb2018-07-18 15:40:26 -05003886static void devm_pci_unmap_iospace(struct device *dev, void *ptr)
3887{
3888 struct resource **res = ptr;
3889
3890 pci_unmap_iospace(*res);
3891}
3892
3893/**
3894 * devm_pci_remap_iospace - Managed pci_remap_iospace()
3895 * @dev: Generic device to remap IO address for
3896 * @res: Resource describing the I/O space
3897 * @phys_addr: physical address of range to be mapped
3898 *
3899 * Managed pci_remap_iospace(). Map is automatically unmapped on driver
3900 * detach.
3901 */
3902int devm_pci_remap_iospace(struct device *dev, const struct resource *res,
3903 phys_addr_t phys_addr)
3904{
3905 const struct resource **ptr;
3906 int error;
3907
3908 ptr = devres_alloc(devm_pci_unmap_iospace, sizeof(*ptr), GFP_KERNEL);
3909 if (!ptr)
3910 return -ENOMEM;
3911
3912 error = pci_remap_iospace(res, phys_addr);
3913 if (error) {
3914 devres_free(ptr);
3915 } else {
3916 *ptr = res;
3917 devres_add(dev, ptr);
3918 }
3919
3920 return error;
3921}
3922EXPORT_SYMBOL(devm_pci_remap_iospace);
3923
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01003924/**
3925 * devm_pci_remap_cfgspace - Managed pci_remap_cfgspace()
3926 * @dev: Generic device to remap IO address for
3927 * @offset: Resource address to map
3928 * @size: Size of map
3929 *
3930 * Managed pci_remap_cfgspace(). Map is automatically unmapped on driver
3931 * detach.
3932 */
3933void __iomem *devm_pci_remap_cfgspace(struct device *dev,
3934 resource_size_t offset,
3935 resource_size_t size)
3936{
3937 void __iomem **ptr, *addr;
3938
3939 ptr = devres_alloc(devm_ioremap_release, sizeof(*ptr), GFP_KERNEL);
3940 if (!ptr)
3941 return NULL;
3942
3943 addr = pci_remap_cfgspace(offset, size);
3944 if (addr) {
3945 *ptr = addr;
3946 devres_add(dev, ptr);
3947 } else
3948 devres_free(ptr);
3949
3950 return addr;
3951}
3952EXPORT_SYMBOL(devm_pci_remap_cfgspace);
3953
3954/**
3955 * devm_pci_remap_cfg_resource - check, request region and ioremap cfg resource
3956 * @dev: generic device to handle the resource for
3957 * @res: configuration space resource to be handled
3958 *
3959 * Checks that a resource is a valid memory region, requests the memory
3960 * region and ioremaps with pci_remap_cfgspace() API that ensures the
3961 * proper PCI configuration space memory attributes are guaranteed.
3962 *
3963 * All operations are managed and will be undone on driver detach.
3964 *
3965 * Returns a pointer to the remapped memory or an ERR_PTR() encoded error code
Randy Dunlap505fb742017-10-29 17:07:11 -07003966 * on failure. Usage example::
Lorenzo Pieralisi490cb6d2017-04-19 17:48:55 +01003967 *
3968 * res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
3969 * base = devm_pci_remap_cfg_resource(&pdev->dev, res);
3970 * if (IS_ERR(base))
3971 * return PTR_ERR(base);
3972 */
3973void __iomem *devm_pci_remap_cfg_resource(struct device *dev,
3974 struct resource *res)
3975{
3976 resource_size_t size;
3977 const char *name;
3978 void __iomem *dest_ptr;
3979
3980 BUG_ON(!dev);
3981
3982 if (!res || resource_type(res) != IORESOURCE_MEM) {
3983 dev_err(dev, "invalid resource\n");
3984 return IOMEM_ERR_PTR(-EINVAL);
3985 }
3986
3987 size = resource_size(res);
3988 name = res->name ?: dev_name(dev);
3989
3990 if (!devm_request_mem_region(dev, res->start, size, name)) {
3991 dev_err(dev, "can't request region for resource %pR\n", res);
3992 return IOMEM_ERR_PTR(-EBUSY);
3993 }
3994
3995 dest_ptr = devm_pci_remap_cfgspace(dev, res->start, size);
3996 if (!dest_ptr) {
3997 dev_err(dev, "ioremap failed for resource %pR\n", res);
3998 devm_release_mem_region(dev, res->start, size);
3999 dest_ptr = IOMEM_ERR_PTR(-ENOMEM);
4000 }
4001
4002 return dest_ptr;
4003}
4004EXPORT_SYMBOL(devm_pci_remap_cfg_resource);
4005
Ben Hutchings6a479072008-12-23 03:08:29 +00004006static void __pci_set_master(struct pci_dev *dev, bool enable)
4007{
4008 u16 old_cmd, cmd;
4009
4010 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
4011 if (enable)
4012 cmd = old_cmd | PCI_COMMAND_MASTER;
4013 else
4014 cmd = old_cmd & ~PCI_COMMAND_MASTER;
4015 if (cmd != old_cmd) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004016 pci_dbg(dev, "%s bus mastering\n",
Ben Hutchings6a479072008-12-23 03:08:29 +00004017 enable ? "enabling" : "disabling");
4018 pci_write_config_word(dev, PCI_COMMAND, cmd);
4019 }
4020 dev->is_busmaster = enable;
4021}
Arjan van de Vene8de1482008-10-22 19:55:31 -07004022
4023/**
Myron Stowe2b6f2c32012-06-25 21:30:57 -06004024 * pcibios_setup - process "pci=" kernel boot arguments
4025 * @str: string used to pass in "pci=" kernel boot arguments
4026 *
4027 * Process kernel boot arguments. This is the default implementation.
4028 * Architecture specific implementations can override this as necessary.
4029 */
4030char * __weak __init pcibios_setup(char *str)
4031{
4032 return str;
4033}
4034
4035/**
Myron Stowe96c55902011-10-28 15:48:38 -06004036 * pcibios_set_master - enable PCI bus-mastering for device dev
4037 * @dev: the PCI device to enable
4038 *
4039 * Enables PCI bus-mastering for the device. This is the default
4040 * implementation. Architecture specific implementations can override
4041 * this if necessary.
4042 */
4043void __weak pcibios_set_master(struct pci_dev *dev)
4044{
4045 u8 lat;
4046
Myron Stowef6766782011-10-28 15:49:20 -06004047 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
4048 if (pci_is_pcie(dev))
4049 return;
4050
Myron Stowe96c55902011-10-28 15:48:38 -06004051 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
4052 if (lat < 16)
4053 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
4054 else if (lat > pcibios_max_latency)
4055 lat = pcibios_max_latency;
4056 else
4057 return;
Bjorn Helgaasa0064822013-09-23 15:25:26 -06004058
Myron Stowe96c55902011-10-28 15:48:38 -06004059 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
4060}
4061
4062/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004063 * pci_set_master - enables bus-mastering for device dev
4064 * @dev: the PCI device to enable
4065 *
4066 * Enables bus-mastering on the device and calls pcibios_set_master()
4067 * to do the needed arch specific settings.
4068 */
Ben Hutchings6a479072008-12-23 03:08:29 +00004069void pci_set_master(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004070{
Ben Hutchings6a479072008-12-23 03:08:29 +00004071 __pci_set_master(dev, true);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004072 pcibios_set_master(dev);
4073}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004074EXPORT_SYMBOL(pci_set_master);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004075
Ben Hutchings6a479072008-12-23 03:08:29 +00004076/**
4077 * pci_clear_master - disables bus-mastering for device dev
4078 * @dev: the PCI device to disable
4079 */
4080void pci_clear_master(struct pci_dev *dev)
4081{
4082 __pci_set_master(dev, false);
4083}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004084EXPORT_SYMBOL(pci_clear_master);
Ben Hutchings6a479072008-12-23 03:08:29 +00004085
Linus Torvalds1da177e2005-04-16 15:20:36 -07004086/**
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004087 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
4088 * @dev: the PCI device for which MWI is to be enabled
Linus Torvalds1da177e2005-04-16 15:20:36 -07004089 *
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004090 * Helper function for pci_set_mwi.
4091 * Originally copied from drivers/net/acenic.c.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004092 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
4093 *
4094 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4095 */
Tejun Heo15ea76d2009-09-22 17:34:48 +09004096int pci_set_cacheline_size(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004097{
4098 u8 cacheline_size;
4099
4100 if (!pci_cache_line_size)
Tejun Heo15ea76d2009-09-22 17:34:48 +09004101 return -EINVAL;
Linus Torvalds1da177e2005-04-16 15:20:36 -07004102
4103 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
4104 equal to or multiple of the right value. */
4105 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4106 if (cacheline_size >= pci_cache_line_size &&
4107 (cacheline_size % pci_cache_line_size) == 0)
4108 return 0;
4109
4110 /* Write the correct value. */
4111 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
4112 /* Read it back. */
4113 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
4114 if (cacheline_size == pci_cache_line_size)
4115 return 0;
4116
Frederick Lawler7506dc72018-01-18 12:55:24 -06004117 pci_printk(KERN_DEBUG, dev, "cache line size of %d is not supported\n",
Ryan Desfosses227f0642014-04-18 20:13:50 -04004118 pci_cache_line_size << 2);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004119
4120 return -EINVAL;
4121}
Tejun Heo15ea76d2009-09-22 17:34:48 +09004122EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
4123
Linus Torvalds1da177e2005-04-16 15:20:36 -07004124/**
4125 * pci_set_mwi - enables memory-write-invalidate PCI transaction
4126 * @dev: the PCI device for which MWI is enabled
4127 *
Randy Dunlap694625c2007-07-09 11:55:54 -07004128 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
Linus Torvalds1da177e2005-04-16 15:20:36 -07004129 *
4130 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4131 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004132int pci_set_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004133{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004134#ifdef PCI_DISABLE_MWI
4135 return 0;
4136#else
Linus Torvalds1da177e2005-04-16 15:20:36 -07004137 int rc;
4138 u16 cmd;
4139
Matthew Wilcoxedb2d972006-10-10 08:01:21 -06004140 rc = pci_set_cacheline_size(dev);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004141 if (rc)
4142 return rc;
4143
4144 pci_read_config_word(dev, PCI_COMMAND, &cmd);
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004145 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06004146 pci_dbg(dev, "enabling Mem-Wr-Inval\n");
Linus Torvalds1da177e2005-04-16 15:20:36 -07004147 cmd |= PCI_COMMAND_INVALIDATE;
4148 pci_write_config_word(dev, PCI_COMMAND, cmd);
4149 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07004150 return 0;
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004151#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004152}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004153EXPORT_SYMBOL(pci_set_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004154
4155/**
Heiner Kallweitfc0f9f42017-12-12 07:40:56 +01004156 * pcim_set_mwi - a device-managed pci_set_mwi()
4157 * @dev: the PCI device for which MWI is enabled
4158 *
4159 * Managed pci_set_mwi().
4160 *
4161 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4162 */
4163int pcim_set_mwi(struct pci_dev *dev)
4164{
4165 struct pci_devres *dr;
4166
4167 dr = find_pci_dr(dev);
4168 if (!dr)
4169 return -ENOMEM;
4170
4171 dr->mwi = 1;
4172 return pci_set_mwi(dev);
4173}
4174EXPORT_SYMBOL(pcim_set_mwi);
4175
4176/**
Randy Dunlap694625c2007-07-09 11:55:54 -07004177 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
4178 * @dev: the PCI device for which MWI is enabled
4179 *
4180 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
4181 * Callers are not required to check the return value.
4182 *
4183 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
4184 */
4185int pci_try_set_mwi(struct pci_dev *dev)
4186{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004187#ifdef PCI_DISABLE_MWI
4188 return 0;
4189#else
4190 return pci_set_mwi(dev);
4191#endif
Randy Dunlap694625c2007-07-09 11:55:54 -07004192}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004193EXPORT_SYMBOL(pci_try_set_mwi);
Randy Dunlap694625c2007-07-09 11:55:54 -07004194
4195/**
Linus Torvalds1da177e2005-04-16 15:20:36 -07004196 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
4197 * @dev: the PCI device to disable
4198 *
4199 * Disables PCI Memory-Write-Invalidate transaction on the device
4200 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004201void pci_clear_mwi(struct pci_dev *dev)
Linus Torvalds1da177e2005-04-16 15:20:36 -07004202{
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004203#ifndef PCI_DISABLE_MWI
Linus Torvalds1da177e2005-04-16 15:20:36 -07004204 u16 cmd;
4205
4206 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4207 if (cmd & PCI_COMMAND_INVALIDATE) {
4208 cmd &= ~PCI_COMMAND_INVALIDATE;
4209 pci_write_config_word(dev, PCI_COMMAND, cmd);
4210 }
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004211#endif
Linus Torvalds1da177e2005-04-16 15:20:36 -07004212}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004213EXPORT_SYMBOL(pci_clear_mwi);
Linus Torvalds1da177e2005-04-16 15:20:36 -07004214
Brett M Russa04ce0f2005-08-15 15:23:41 -04004215/**
4216 * pci_intx - enables/disables PCI INTx for device dev
Randy Dunlap8f7020d2005-10-23 11:57:38 -07004217 * @pdev: the PCI device to operate on
4218 * @enable: boolean: whether to enable or disable PCI INTx
Brett M Russa04ce0f2005-08-15 15:23:41 -04004219 *
4220 * Enables/disables PCI INTx for device dev
4221 */
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004222void pci_intx(struct pci_dev *pdev, int enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004223{
4224 u16 pci_command, new;
4225
4226 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
4227
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004228 if (enable)
Brett M Russa04ce0f2005-08-15 15:23:41 -04004229 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04004230 else
Brett M Russa04ce0f2005-08-15 15:23:41 -04004231 new = pci_command | PCI_COMMAND_INTX_DISABLE;
Brett M Russa04ce0f2005-08-15 15:23:41 -04004232
4233 if (new != pci_command) {
Tejun Heo9ac78492007-01-20 16:00:26 +09004234 struct pci_devres *dr;
4235
Brett M Russ2fd9d742005-09-09 10:02:22 -07004236 pci_write_config_word(pdev, PCI_COMMAND, new);
Tejun Heo9ac78492007-01-20 16:00:26 +09004237
4238 dr = find_pci_dr(pdev);
4239 if (dr && !dr->restore_intx) {
4240 dr->restore_intx = 1;
4241 dr->orig_intx = !enable;
4242 }
Brett M Russa04ce0f2005-08-15 15:23:41 -04004243 }
4244}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06004245EXPORT_SYMBOL_GPL(pci_intx);
Brett M Russa04ce0f2005-08-15 15:23:41 -04004246
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004247static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
4248{
4249 struct pci_bus *bus = dev->bus;
4250 bool mask_updated = true;
4251 u32 cmd_status_dword;
4252 u16 origcmd, newcmd;
4253 unsigned long flags;
4254 bool irq_pending;
4255
4256 /*
4257 * We do a single dword read to retrieve both command and status.
4258 * Document assumptions that make this possible.
4259 */
4260 BUILD_BUG_ON(PCI_COMMAND % 4);
4261 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
4262
4263 raw_spin_lock_irqsave(&pci_lock, flags);
4264
4265 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
4266
4267 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
4268
4269 /*
4270 * Check interrupt status register to see whether our device
4271 * triggered the interrupt (when masking) or the next IRQ is
4272 * already pending (when unmasking).
4273 */
4274 if (mask != irq_pending) {
4275 mask_updated = false;
4276 goto done;
4277 }
4278
4279 origcmd = cmd_status_dword;
4280 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
4281 if (mask)
4282 newcmd |= PCI_COMMAND_INTX_DISABLE;
4283 if (newcmd != origcmd)
4284 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
4285
4286done:
4287 raw_spin_unlock_irqrestore(&pci_lock, flags);
4288
4289 return mask_updated;
4290}
4291
4292/**
4293 * pci_check_and_mask_intx - mask INTx on pending interrupt
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004294 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004295 *
4296 * Check if the device dev has its INTx line asserted, mask it and
Piotr Gregor99b3c582017-05-26 22:02:25 +01004297 * return true in that case. False is returned if no interrupt was
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004298 * pending.
4299 */
4300bool pci_check_and_mask_intx(struct pci_dev *dev)
4301{
4302 return pci_check_and_set_intx_mask(dev, true);
4303}
4304EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
4305
4306/**
Bjorn Helgaasebd50b92014-01-14 17:10:39 -07004307 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
Randy Dunlap6e9292c2012-01-21 11:02:35 -08004308 * @dev: the PCI device to operate on
Jan Kiszkaa2e27782011-11-04 09:46:00 +01004309 *
4310 * Check if the device dev has its INTx line asserted, unmask it if not
4311 * and return true. False is returned and the mask remains active if
4312 * there was still an interrupt pending.
4313 */
4314bool pci_check_and_unmask_intx(struct pci_dev *dev)
4315{
4316 return pci_check_and_set_intx_mask(dev, false);
4317}
4318EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
4319
Casey Leedom3775a202013-08-06 15:48:36 +05304320/**
4321 * pci_wait_for_pending_transaction - waits for pending transaction
4322 * @dev: the PCI device to operate on
4323 *
4324 * Return 0 if transaction is pending 1 otherwise.
4325 */
4326int pci_wait_for_pending_transaction(struct pci_dev *dev)
Sheng Yang8dd7f802008-10-21 17:38:25 +08004327{
Alex Williamson157e8762013-12-17 16:43:39 -07004328 if (!pci_is_pcie(dev))
4329 return 1;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004330
Gavin Shand0b4cc42014-05-19 13:06:46 +10004331 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
4332 PCI_EXP_DEVSTA_TRPND);
Casey Leedom3775a202013-08-06 15:48:36 +05304333}
4334EXPORT_SYMBOL(pci_wait_for_pending_transaction);
Sheng Yang5fe5db02009-02-09 14:53:47 +08004335
Sinan Kayaa2758b62018-02-27 14:14:10 -06004336static int pci_dev_wait(struct pci_dev *dev, char *reset_type, int timeout)
Alex Williamson5adecf82016-02-22 13:05:48 -07004337{
Sinan Kayaa2758b62018-02-27 14:14:10 -06004338 int delay = 1;
Alex Williamson5adecf82016-02-22 13:05:48 -07004339 u32 id;
4340
Sinan Kaya821cdad2017-08-29 14:45:45 -05004341 /*
Sinan Kayaa2758b62018-02-27 14:14:10 -06004342 * After reset, the device should not silently discard config
Sinan Kaya821cdad2017-08-29 14:45:45 -05004343 * requests, but it may still indicate that it needs more time by
4344 * responding to them with CRS completions. The Root Port will
4345 * generally synthesize ~0 data to complete the read (except when
4346 * CRS SV is enabled and the read was for the Vendor ID; in that
4347 * case it synthesizes 0x0001 data).
4348 *
4349 * Wait for the device to return a non-CRS completion. Read the
4350 * Command register instead of Vendor ID so we don't have to
4351 * contend with the CRS SV value.
4352 */
4353 pci_read_config_dword(dev, PCI_COMMAND, &id);
4354 while (id == ~0) {
4355 if (delay > timeout) {
Sinan Kayaa2758b62018-02-27 14:14:10 -06004356 pci_warn(dev, "not ready %dms after %s; giving up\n",
4357 delay - 1, reset_type);
Sinan Kaya91295d72018-02-27 14:14:08 -06004358 return -ENOTTY;
Sinan Kaya821cdad2017-08-29 14:45:45 -05004359 }
4360
4361 if (delay > 1000)
Sinan Kayaa2758b62018-02-27 14:14:10 -06004362 pci_info(dev, "not ready %dms after %s; waiting\n",
4363 delay - 1, reset_type);
Sinan Kaya821cdad2017-08-29 14:45:45 -05004364
4365 msleep(delay);
4366 delay *= 2;
4367 pci_read_config_dword(dev, PCI_COMMAND, &id);
4368 }
4369
4370 if (delay > 1000)
Sinan Kayaa2758b62018-02-27 14:14:10 -06004371 pci_info(dev, "ready %dms after %s\n", delay - 1,
4372 reset_type);
Sinan Kaya91295d72018-02-27 14:14:08 -06004373
4374 return 0;
Alex Williamson5adecf82016-02-22 13:05:48 -07004375}
4376
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004377/**
4378 * pcie_has_flr - check if a device supports function level resets
4379 * @dev: device to check
4380 *
4381 * Returns true if the device advertises support for PCIe function level
4382 * resets.
4383 */
Alex Williamson2d2917f2018-08-09 14:04:14 -06004384bool pcie_has_flr(struct pci_dev *dev)
Casey Leedom3775a202013-08-06 15:48:36 +05304385{
4386 u32 cap;
4387
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004388 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004389 return false;
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004390
Casey Leedom3775a202013-08-06 15:48:36 +05304391 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004392 return cap & PCI_EXP_DEVCAP_FLR;
4393}
Alex Williamson2d2917f2018-08-09 14:04:14 -06004394EXPORT_SYMBOL_GPL(pcie_has_flr);
Casey Leedom3775a202013-08-06 15:48:36 +05304395
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004396/**
4397 * pcie_flr - initiate a PCIe function level reset
4398 * @dev: device to reset
4399 *
4400 * Initiate a function level reset on @dev. The caller should ensure the
4401 * device supports FLR before calling this function, e.g. by using the
4402 * pcie_has_flr() helper.
4403 */
Sinan Kaya91295d72018-02-27 14:14:08 -06004404int pcie_flr(struct pci_dev *dev)
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004405{
Casey Leedom3775a202013-08-06 15:48:36 +05304406 if (!pci_wait_for_pending_transaction(dev))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004407 pci_err(dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
Casey Leedom3775a202013-08-06 15:48:36 +05304408
Jiang Liu59875ae2012-07-24 17:20:06 +08004409 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004410
Felipe Balbid6112f82018-09-07 09:16:51 +03004411 if (dev->imm_ready)
4412 return 0;
4413
Sinan Kayaa2758b62018-02-27 14:14:10 -06004414 /*
4415 * Per PCIe r4.0, sec 6.6.2, a device must complete an FLR within
4416 * 100ms, but may silently discard requests while the FLR is in
4417 * progress. Wait 100ms before trying to access the device.
4418 */
4419 msleep(100);
4420
4421 return pci_dev_wait(dev, "FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004422}
Christoph Hellwiga60a2b72017-04-14 21:11:25 +02004423EXPORT_SYMBOL_GPL(pcie_flr);
Sheng Yangd91cdc72008-11-11 17:17:47 +08004424
Yu Zhao8c1c6992009-06-13 15:52:13 +08004425static int pci_af_flr(struct pci_dev *dev, int probe)
Sheng Yang1ca88792008-11-11 17:17:48 +08004426{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004427 int pos;
Sheng Yang1ca88792008-11-11 17:17:48 +08004428 u8 cap;
4429
Yu Zhao8c1c6992009-06-13 15:52:13 +08004430 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
4431 if (!pos)
Sheng Yang1ca88792008-11-11 17:17:48 +08004432 return -ENOTTY;
Yu Zhao8c1c6992009-06-13 15:52:13 +08004433
Sasha Neftinf65fd1a2017-04-03 16:02:50 -05004434 if (dev->dev_flags & PCI_DEV_FLAGS_NO_FLR_RESET)
4435 return -ENOTTY;
4436
Yu Zhao8c1c6992009-06-13 15:52:13 +08004437 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
Sheng Yang1ca88792008-11-11 17:17:48 +08004438 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
4439 return -ENOTTY;
4440
4441 if (probe)
4442 return 0;
4443
Alex Williamsond066c942014-06-17 15:40:13 -06004444 /*
4445 * Wait for Transaction Pending bit to clear. A word-aligned test
4446 * is used, so we use the conrol offset rather than status and shift
4447 * the test bit to match.
4448 */
Gavin Shanbb383e22014-11-12 13:41:51 +11004449 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
Alex Williamsond066c942014-06-17 15:40:13 -06004450 PCI_AF_STATUS_TP << 8))
Frederick Lawler7506dc72018-01-18 12:55:24 -06004451 pci_err(dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
Yu Zhao8c1c6992009-06-13 15:52:13 +08004452
Yu Zhao8c1c6992009-06-13 15:52:13 +08004453 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
Sinan Kayaa2758b62018-02-27 14:14:10 -06004454
Felipe Balbid6112f82018-09-07 09:16:51 +03004455 if (dev->imm_ready)
4456 return 0;
4457
Sinan Kayaa2758b62018-02-27 14:14:10 -06004458 /*
4459 * Per Advanced Capabilities for Conventional PCI ECN, 13 April 2006,
4460 * updated 27 July 2006; a device must complete an FLR within
4461 * 100ms, but may silently discard requests while the FLR is in
4462 * progress. Wait 100ms before trying to access the device.
4463 */
4464 msleep(100);
4465
4466 return pci_dev_wait(dev, "AF_FLR", PCIE_RESET_READY_POLL_MS);
Sheng Yang1ca88792008-11-11 17:17:48 +08004467}
4468
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004469/**
4470 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
4471 * @dev: Device to reset.
4472 * @probe: If set, only check if the device can be reset this way.
4473 *
4474 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
4475 * unset, it will be reinitialized internally when going from PCI_D3hot to
4476 * PCI_D0. If that's the case and the device is not in a low-power state
4477 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
4478 *
4479 * NOTE: This causes the caller to sleep for twice the device power transition
4480 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004481 * by default (i.e. unless the @dev's d3_delay field has a different value).
Rafael J. Wysocki83d74e02011-03-05 21:48:44 +01004482 * Moreover, only devices in D0 can be reset by this function.
4483 */
Yu Zhaof85876b2009-06-13 15:52:14 +08004484static int pci_pm_reset(struct pci_dev *dev, int probe)
Sheng Yangd91cdc72008-11-11 17:17:47 +08004485{
Yu Zhaof85876b2009-06-13 15:52:14 +08004486 u16 csr;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004487
Alex Williamson51e53732014-11-21 11:24:08 -07004488 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
Yu Zhaof85876b2009-06-13 15:52:14 +08004489 return -ENOTTY;
Sheng Yangd91cdc72008-11-11 17:17:47 +08004490
Yu Zhaof85876b2009-06-13 15:52:14 +08004491 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
4492 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
4493 return -ENOTTY;
Sheng Yang1ca88792008-11-11 17:17:48 +08004494
Yu Zhaof85876b2009-06-13 15:52:14 +08004495 if (probe)
4496 return 0;
4497
4498 if (dev->current_state != PCI_D0)
4499 return -EINVAL;
4500
4501 csr &= ~PCI_PM_CTRL_STATE_MASK;
4502 csr |= PCI_D3hot;
4503 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004504 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004505
4506 csr &= ~PCI_PM_CTRL_STATE_MASK;
4507 csr |= PCI_D0;
4508 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
Rafael J. Wysocki1ae861e2009-12-31 12:15:54 +01004509 pci_dev_d3_sleep(dev);
Yu Zhaof85876b2009-06-13 15:52:14 +08004510
Sinan Kayaabbcf0e2018-02-27 14:14:10 -06004511 return pci_dev_wait(dev, "PM D3->D0", PCIE_RESET_READY_POLL_MS);
Yu Zhaof85876b2009-06-13 15:52:14 +08004512}
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004513/**
4514 * pcie_wait_for_link - Wait until link is active or inactive
4515 * @pdev: Bridge device
4516 * @active: waiting for active or inactive?
4517 *
4518 * Use this to wait till link becomes active or inactive.
4519 */
4520bool pcie_wait_for_link(struct pci_dev *pdev, bool active)
4521{
4522 int timeout = 1000;
4523 bool ret;
4524 u16 lnk_status;
4525
Keith Buschf0157162018-09-20 10:27:17 -06004526 /*
4527 * Some controllers might not implement link active reporting. In this
4528 * case, we wait for 1000 + 100 ms.
4529 */
4530 if (!pdev->link_active_reporting) {
4531 msleep(1100);
4532 return true;
4533 }
4534
4535 /*
4536 * PCIe r4.0 sec 6.6.1, a component must enter LTSSM Detect within 20ms,
4537 * after which we should expect an link active if the reset was
4538 * successful. If so, software must wait a minimum 100ms before sending
4539 * configuration requests to devices downstream this port.
4540 *
4541 * If the link fails to activate, either the device was physically
4542 * removed or the link is permanently failed.
4543 */
4544 if (active)
4545 msleep(20);
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004546 for (;;) {
4547 pcie_capability_read_word(pdev, PCI_EXP_LNKSTA, &lnk_status);
4548 ret = !!(lnk_status & PCI_EXP_LNKSTA_DLLLA);
4549 if (ret == active)
Keith Buschf0157162018-09-20 10:27:17 -06004550 break;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004551 if (timeout <= 0)
4552 break;
4553 msleep(10);
4554 timeout -= 10;
4555 }
Keith Buschf0157162018-09-20 10:27:17 -06004556 if (active && ret)
4557 msleep(100);
4558 else if (ret != active)
4559 pci_info(pdev, "Data Link Layer Link Active not %s in 1000 msec\n",
4560 active ? "set" : "cleared");
4561 return ret == active;
Oza Pawandeep9f5a70f12018-05-17 16:44:11 -05004562}
Yu Zhaof85876b2009-06-13 15:52:14 +08004563
Gavin Shan9e330022014-06-19 17:22:44 +10004564void pci_reset_secondary_bus(struct pci_dev *dev)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004565{
4566 u16 ctrl;
Alex Williamson64e86742013-08-08 14:09:24 -06004567
4568 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
4569 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
4570 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Bjorn Helgaasdf62ab52018-03-09 16:36:33 -06004571
Alex Williamsonde0c5482013-08-08 14:10:13 -06004572 /*
4573 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
Bjorn Helgaasf7625982013-11-14 11:28:18 -07004574 * this to 2ms to ensure that we meet the minimum requirement.
Alex Williamsonde0c5482013-08-08 14:10:13 -06004575 */
4576 msleep(2);
Alex Williamson64e86742013-08-08 14:09:24 -06004577
4578 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
4579 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
Alex Williamsonde0c5482013-08-08 14:10:13 -06004580
4581 /*
4582 * Trhfa for conventional PCI is 2^25 clock cycles.
4583 * Assuming a minimum 33MHz clock this results in a 1s
4584 * delay before we can consider subordinate devices to
4585 * be re-initialized. PCIe has some ways to shorten this,
4586 * but we don't make use of them yet.
4587 */
4588 ssleep(1);
Alex Williamson64e86742013-08-08 14:09:24 -06004589}
Gavin Shand92a2082014-04-24 18:00:24 +10004590
Gavin Shan9e330022014-06-19 17:22:44 +10004591void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
4592{
4593 pci_reset_secondary_bus(dev);
4594}
4595
Gavin Shand92a2082014-04-24 18:00:24 +10004596/**
Sinan Kaya381634c2018-07-19 18:04:11 -05004597 * pci_bridge_secondary_bus_reset - Reset the secondary bus on a PCI bridge.
Gavin Shand92a2082014-04-24 18:00:24 +10004598 * @dev: Bridge device
4599 *
4600 * Use the bridge control register to assert reset on the secondary bus.
4601 * Devices on the secondary bus are left in power-on state.
4602 */
Sinan Kaya381634c2018-07-19 18:04:11 -05004603int pci_bridge_secondary_bus_reset(struct pci_dev *dev)
Gavin Shand92a2082014-04-24 18:00:24 +10004604{
4605 pcibios_reset_secondary_bus(dev);
Sinan Kaya01fd61c2018-02-27 14:14:11 -06004606
Sinan Kaya6b2f13512018-02-27 14:14:12 -06004607 return pci_dev_wait(dev, "bus reset", PCIE_RESET_READY_POLL_MS);
Gavin Shand92a2082014-04-24 18:00:24 +10004608}
Dennis Dalessandrobfc45602018-08-31 10:34:14 -07004609EXPORT_SYMBOL_GPL(pci_bridge_secondary_bus_reset);
Alex Williamson64e86742013-08-08 14:09:24 -06004610
4611static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
4612{
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004613 struct pci_dev *pdev;
4614
Alex Williamsonf331a852015-01-15 18:16:04 -06004615 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
4616 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004617 return -ENOTTY;
4618
4619 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4620 if (pdev != dev)
4621 return -ENOTTY;
4622
4623 if (probe)
4624 return 0;
4625
Sinan Kaya381634c2018-07-19 18:04:11 -05004626 return pci_bridge_secondary_bus_reset(dev->bus->self);
Yu Zhaoc12ff1d2009-06-13 15:52:15 +08004627}
4628
Alex Williamson608c3882013-08-08 14:09:43 -06004629static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
4630{
4631 int rc = -ENOTTY;
4632
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02004633 if (!hotplug || !try_module_get(hotplug->owner))
Alex Williamson608c3882013-08-08 14:09:43 -06004634 return rc;
4635
4636 if (hotplug->ops->reset_slot)
4637 rc = hotplug->ops->reset_slot(hotplug, probe);
4638
Lukas Wunner81c4b5b2018-09-08 09:59:01 +02004639 module_put(hotplug->owner);
Alex Williamson608c3882013-08-08 14:09:43 -06004640
4641 return rc;
4642}
4643
4644static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
4645{
4646 struct pci_dev *pdev;
4647
Alex Williamsonf331a852015-01-15 18:16:04 -06004648 if (dev->subordinate || !dev->slot ||
4649 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
Alex Williamson608c3882013-08-08 14:09:43 -06004650 return -ENOTTY;
4651
4652 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
4653 if (pdev != dev && pdev->slot == dev->slot)
4654 return -ENOTTY;
4655
4656 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
4657}
4658
Alex Williamson77cb9852013-08-08 14:09:49 -06004659static void pci_dev_lock(struct pci_dev *dev)
4660{
4661 pci_cfg_access_lock(dev);
4662 /* block PM suspend, driver probe, etc. */
4663 device_lock(&dev->dev);
4664}
4665
Alex Williamson61cf16d2013-12-16 15:14:31 -07004666/* Return 1 on successful lock, 0 on contention */
4667static int pci_dev_trylock(struct pci_dev *dev)
4668{
4669 if (pci_cfg_access_trylock(dev)) {
4670 if (device_trylock(&dev->dev))
4671 return 1;
4672 pci_cfg_access_unlock(dev);
4673 }
4674
4675 return 0;
4676}
4677
Alex Williamson77cb9852013-08-08 14:09:49 -06004678static void pci_dev_unlock(struct pci_dev *dev)
4679{
4680 device_unlock(&dev->dev);
4681 pci_cfg_access_unlock(dev);
4682}
4683
Christoph Hellwig775755e2017-06-01 13:10:38 +02004684static void pci_dev_save_and_disable(struct pci_dev *dev)
Keith Busch3ebe7f92014-05-02 10:40:42 -06004685{
4686 const struct pci_error_handlers *err_handler =
4687 dev->driver ? dev->driver->err_handler : NULL;
Keith Busch3ebe7f92014-05-02 10:40:42 -06004688
Christoph Hellwigb014e962017-06-01 13:10:37 +02004689 /*
Christoph Hellwig775755e2017-06-01 13:10:38 +02004690 * dev->driver->err_handler->reset_prepare() is protected against
Christoph Hellwigb014e962017-06-01 13:10:37 +02004691 * races with ->remove() by the device lock, which must be held by
4692 * the caller.
4693 */
Christoph Hellwig775755e2017-06-01 13:10:38 +02004694 if (err_handler && err_handler->reset_prepare)
4695 err_handler->reset_prepare(dev);
Keith Busch3ebe7f92014-05-02 10:40:42 -06004696
Alex Williamsona6cbaad2013-08-08 14:10:02 -06004697 /*
4698 * Wake-up device prior to save. PM registers default to D0 after
4699 * reset and a simple register restore doesn't reliably return
4700 * to a non-D0 state anyway.
4701 */
4702 pci_set_power_state(dev, PCI_D0);
4703
Alex Williamson77cb9852013-08-08 14:09:49 -06004704 pci_save_state(dev);
4705 /*
4706 * Disable the device by clearing the Command register, except for
4707 * INTx-disable which is set. This not only disables MMIO and I/O port
4708 * BARs, but also prevents the device from being Bus Master, preventing
4709 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
4710 * compliant devices, INTx-disable prevents legacy interrupts.
4711 */
4712 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
4713}
4714
4715static void pci_dev_restore(struct pci_dev *dev)
4716{
Christoph Hellwig775755e2017-06-01 13:10:38 +02004717 const struct pci_error_handlers *err_handler =
4718 dev->driver ? dev->driver->err_handler : NULL;
4719
Alex Williamson77cb9852013-08-08 14:09:49 -06004720 pci_restore_state(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06004721
Christoph Hellwig775755e2017-06-01 13:10:38 +02004722 /*
4723 * dev->driver->err_handler->reset_done() is protected against
4724 * races with ->remove() by the device lock, which must be held by
4725 * the caller.
4726 */
4727 if (err_handler && err_handler->reset_done)
4728 err_handler->reset_done(dev);
Sheng Yangd91cdc72008-11-11 17:17:47 +08004729}
Keith Busch3ebe7f92014-05-02 10:40:42 -06004730
Sheng Yangd91cdc72008-11-11 17:17:47 +08004731/**
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004732 * __pci_reset_function_locked - reset a PCI device function while holding
4733 * the @dev mutex lock.
4734 * @dev: PCI device to reset
4735 *
4736 * Some devices allow an individual function to be reset without affecting
4737 * other functions in the same device. The PCI device must be responsive
4738 * to PCI config space in order to use this function.
4739 *
4740 * The device function is presumed to be unused and the caller is holding
4741 * the device mutex lock when this function is called.
4742 * Resetting the device will make the contents of PCI configuration space
4743 * random, so any caller of this must be prepared to reinitialise the
4744 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
4745 * etc.
4746 *
4747 * Returns 0 if the device function was successfully reset or negative if the
4748 * device doesn't support resetting a single function.
4749 */
4750int __pci_reset_function_locked(struct pci_dev *dev)
4751{
Christoph Hellwig52354b92017-06-01 13:10:39 +02004752 int rc;
4753
4754 might_sleep();
4755
Bjorn Helgaas832c418a2017-10-25 17:09:24 -05004756 /*
4757 * A reset method returns -ENOTTY if it doesn't support this device
4758 * and we should try the next method.
4759 *
4760 * If it returns 0 (success), we're finished. If it returns any
4761 * other error, we're also finished: this indicates that further
4762 * reset mechanisms might be broken on the device.
4763 */
Christoph Hellwig52354b92017-06-01 13:10:39 +02004764 rc = pci_dev_specific_reset(dev, 0);
4765 if (rc != -ENOTTY)
4766 return rc;
4767 if (pcie_has_flr(dev)) {
Sinan Kaya91295d72018-02-27 14:14:08 -06004768 rc = pcie_flr(dev);
4769 if (rc != -ENOTTY)
4770 return rc;
Christoph Hellwig52354b92017-06-01 13:10:39 +02004771 }
4772 rc = pci_af_flr(dev, 0);
4773 if (rc != -ENOTTY)
4774 return rc;
4775 rc = pci_pm_reset(dev, 0);
4776 if (rc != -ENOTTY)
4777 return rc;
4778 rc = pci_dev_reset_slot_function(dev, 0);
4779 if (rc != -ENOTTY)
4780 return rc;
4781 return pci_parent_bus_reset(dev, 0);
Konrad Rzeszutek Wilk6fbf9e72012-01-12 12:06:46 -05004782}
4783EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
4784
4785/**
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004786 * pci_probe_reset_function - check whether the device can be safely reset
4787 * @dev: PCI device to reset
4788 *
4789 * Some devices allow an individual function to be reset without affecting
4790 * other functions in the same device. The PCI device must be responsive
4791 * to PCI config space in order to use this function.
4792 *
4793 * Returns 0 if the device function can be reset or negative if the
4794 * device doesn't support resetting a single function.
4795 */
4796int pci_probe_reset_function(struct pci_dev *dev)
4797{
Christoph Hellwig52354b92017-06-01 13:10:39 +02004798 int rc;
4799
4800 might_sleep();
4801
4802 rc = pci_dev_specific_reset(dev, 1);
4803 if (rc != -ENOTTY)
4804 return rc;
4805 if (pcie_has_flr(dev))
4806 return 0;
4807 rc = pci_af_flr(dev, 1);
4808 if (rc != -ENOTTY)
4809 return rc;
4810 rc = pci_pm_reset(dev, 1);
4811 if (rc != -ENOTTY)
4812 return rc;
4813 rc = pci_dev_reset_slot_function(dev, 1);
4814 if (rc != -ENOTTY)
4815 return rc;
4816
4817 return pci_parent_bus_reset(dev, 1);
Michael S. Tsirkin711d5772009-07-27 23:37:48 +03004818}
4819
4820/**
Yu Zhao8c1c6992009-06-13 15:52:13 +08004821 * pci_reset_function - quiesce and reset a PCI device function
4822 * @dev: PCI device to reset
Sheng Yang8dd7f802008-10-21 17:38:25 +08004823 *
4824 * Some devices allow an individual function to be reset without affecting
4825 * other functions in the same device. The PCI device must be responsive
4826 * to PCI config space in order to use this function.
4827 *
4828 * This function does not just reset the PCI portion of a device, but
4829 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02004830 * from __pci_reset_function_locked() in that it saves and restores device state
4831 * over the reset and takes the PCI device lock.
Sheng Yang8dd7f802008-10-21 17:38:25 +08004832 *
Yu Zhao8c1c6992009-06-13 15:52:13 +08004833 * Returns 0 if the device function was successfully reset or negative if the
Sheng Yang8dd7f802008-10-21 17:38:25 +08004834 * device doesn't support resetting a single function.
4835 */
4836int pci_reset_function(struct pci_dev *dev)
4837{
Yu Zhao8c1c6992009-06-13 15:52:13 +08004838 int rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004839
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06004840 if (!dev->reset_fn)
4841 return -ENOTTY;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004842
Christoph Hellwigb014e962017-06-01 13:10:37 +02004843 pci_dev_lock(dev);
Alex Williamson77cb9852013-08-08 14:09:49 -06004844 pci_dev_save_and_disable(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004845
Christoph Hellwig52354b92017-06-01 13:10:39 +02004846 rc = __pci_reset_function_locked(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004847
Alex Williamson77cb9852013-08-08 14:09:49 -06004848 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02004849 pci_dev_unlock(dev);
Sheng Yang8dd7f802008-10-21 17:38:25 +08004850
Yu Zhao8c1c6992009-06-13 15:52:13 +08004851 return rc;
Sheng Yang8dd7f802008-10-21 17:38:25 +08004852}
4853EXPORT_SYMBOL_GPL(pci_reset_function);
4854
Alex Williamson61cf16d2013-12-16 15:14:31 -07004855/**
Marc Zyngiera477b9c2017-08-01 20:11:02 -05004856 * pci_reset_function_locked - quiesce and reset a PCI device function
4857 * @dev: PCI device to reset
4858 *
4859 * Some devices allow an individual function to be reset without affecting
4860 * other functions in the same device. The PCI device must be responsive
4861 * to PCI config space in order to use this function.
4862 *
4863 * This function does not just reset the PCI portion of a device, but
4864 * clears all the state associated with the device. This function differs
Jan H. Schönherr79e699b2017-09-06 01:21:23 +02004865 * from __pci_reset_function_locked() in that it saves and restores device state
Marc Zyngiera477b9c2017-08-01 20:11:02 -05004866 * over the reset. It also differs from pci_reset_function() in that it
4867 * requires the PCI device lock to be held.
4868 *
4869 * Returns 0 if the device function was successfully reset or negative if the
4870 * device doesn't support resetting a single function.
4871 */
4872int pci_reset_function_locked(struct pci_dev *dev)
4873{
4874 int rc;
4875
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06004876 if (!dev->reset_fn)
4877 return -ENOTTY;
Marc Zyngiera477b9c2017-08-01 20:11:02 -05004878
4879 pci_dev_save_and_disable(dev);
4880
4881 rc = __pci_reset_function_locked(dev);
4882
4883 pci_dev_restore(dev);
4884
4885 return rc;
4886}
4887EXPORT_SYMBOL_GPL(pci_reset_function_locked);
4888
4889/**
Alex Williamson61cf16d2013-12-16 15:14:31 -07004890 * pci_try_reset_function - quiesce and reset a PCI device function
4891 * @dev: PCI device to reset
4892 *
4893 * Same as above, except return -EAGAIN if unable to lock device.
4894 */
4895int pci_try_reset_function(struct pci_dev *dev)
4896{
4897 int rc;
4898
Bjorn Helgaas204f4af2018-02-16 15:22:39 -06004899 if (!dev->reset_fn)
4900 return -ENOTTY;
Alex Williamson61cf16d2013-12-16 15:14:31 -07004901
Christoph Hellwigb014e962017-06-01 13:10:37 +02004902 if (!pci_dev_trylock(dev))
4903 return -EAGAIN;
Alex Williamson61cf16d2013-12-16 15:14:31 -07004904
Christoph Hellwigb014e962017-06-01 13:10:37 +02004905 pci_dev_save_and_disable(dev);
Christoph Hellwig52354b92017-06-01 13:10:39 +02004906 rc = __pci_reset_function_locked(dev);
Sinan Kayacb5e0d02018-02-27 14:14:08 -06004907 pci_dev_restore(dev);
Christoph Hellwigb014e962017-06-01 13:10:37 +02004908 pci_dev_unlock(dev);
Alex Williamson61cf16d2013-12-16 15:14:31 -07004909
Alex Williamson61cf16d2013-12-16 15:14:31 -07004910 return rc;
4911}
4912EXPORT_SYMBOL_GPL(pci_try_reset_function);
4913
Alex Williamsonf331a852015-01-15 18:16:04 -06004914/* Do any devices on or below this bus prevent a bus reset? */
4915static bool pci_bus_resetable(struct pci_bus *bus)
4916{
4917 struct pci_dev *dev;
4918
David Daney35702772017-09-08 10:10:31 +02004919
4920 if (bus->self && (bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
4921 return false;
4922
Alex Williamsonf331a852015-01-15 18:16:04 -06004923 list_for_each_entry(dev, &bus->devices, bus_list) {
4924 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4925 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4926 return false;
4927 }
4928
4929 return true;
4930}
4931
Alex Williamson090a3c52013-08-08 14:09:55 -06004932/* Lock devices from the top of the tree down */
4933static void pci_bus_lock(struct pci_bus *bus)
4934{
4935 struct pci_dev *dev;
4936
4937 list_for_each_entry(dev, &bus->devices, bus_list) {
4938 pci_dev_lock(dev);
4939 if (dev->subordinate)
4940 pci_bus_lock(dev->subordinate);
4941 }
4942}
4943
4944/* Unlock devices from the bottom of the tree up */
4945static void pci_bus_unlock(struct pci_bus *bus)
4946{
4947 struct pci_dev *dev;
4948
4949 list_for_each_entry(dev, &bus->devices, bus_list) {
4950 if (dev->subordinate)
4951 pci_bus_unlock(dev->subordinate);
4952 pci_dev_unlock(dev);
4953 }
4954}
4955
Alex Williamson61cf16d2013-12-16 15:14:31 -07004956/* Return 1 on successful lock, 0 on contention */
4957static int pci_bus_trylock(struct pci_bus *bus)
4958{
4959 struct pci_dev *dev;
4960
4961 list_for_each_entry(dev, &bus->devices, bus_list) {
4962 if (!pci_dev_trylock(dev))
4963 goto unlock;
4964 if (dev->subordinate) {
4965 if (!pci_bus_trylock(dev->subordinate)) {
4966 pci_dev_unlock(dev);
4967 goto unlock;
4968 }
4969 }
4970 }
4971 return 1;
4972
4973unlock:
4974 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
4975 if (dev->subordinate)
4976 pci_bus_unlock(dev->subordinate);
4977 pci_dev_unlock(dev);
4978 }
4979 return 0;
4980}
4981
Alex Williamsonf331a852015-01-15 18:16:04 -06004982/* Do any devices on or below this slot prevent a bus reset? */
4983static bool pci_slot_resetable(struct pci_slot *slot)
4984{
4985 struct pci_dev *dev;
4986
Jan Glauber33ba90a2017-09-08 10:10:33 +02004987 if (slot->bus->self &&
4988 (slot->bus->self->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET))
4989 return false;
4990
Alex Williamsonf331a852015-01-15 18:16:04 -06004991 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4992 if (!dev->slot || dev->slot != slot)
4993 continue;
4994 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
4995 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
4996 return false;
4997 }
4998
4999 return true;
5000}
5001
Alex Williamson090a3c52013-08-08 14:09:55 -06005002/* Lock devices from the top of the tree down */
5003static void pci_slot_lock(struct pci_slot *slot)
5004{
5005 struct pci_dev *dev;
5006
5007 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5008 if (!dev->slot || dev->slot != slot)
5009 continue;
5010 pci_dev_lock(dev);
5011 if (dev->subordinate)
5012 pci_bus_lock(dev->subordinate);
5013 }
5014}
5015
5016/* Unlock devices from the bottom of the tree up */
5017static void pci_slot_unlock(struct pci_slot *slot)
5018{
5019 struct pci_dev *dev;
5020
5021 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5022 if (!dev->slot || dev->slot != slot)
5023 continue;
5024 if (dev->subordinate)
5025 pci_bus_unlock(dev->subordinate);
5026 pci_dev_unlock(dev);
5027 }
5028}
5029
Alex Williamson61cf16d2013-12-16 15:14:31 -07005030/* Return 1 on successful lock, 0 on contention */
5031static int pci_slot_trylock(struct pci_slot *slot)
5032{
5033 struct pci_dev *dev;
5034
5035 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5036 if (!dev->slot || dev->slot != slot)
5037 continue;
5038 if (!pci_dev_trylock(dev))
5039 goto unlock;
5040 if (dev->subordinate) {
5041 if (!pci_bus_trylock(dev->subordinate)) {
5042 pci_dev_unlock(dev);
5043 goto unlock;
5044 }
5045 }
5046 }
5047 return 1;
5048
5049unlock:
5050 list_for_each_entry_continue_reverse(dev,
5051 &slot->bus->devices, bus_list) {
5052 if (!dev->slot || dev->slot != slot)
5053 continue;
5054 if (dev->subordinate)
5055 pci_bus_unlock(dev->subordinate);
5056 pci_dev_unlock(dev);
5057 }
5058 return 0;
5059}
5060
Alex Williamsonddefc032019-02-18 12:46:46 -07005061/*
5062 * Save and disable devices from the top of the tree down while holding
5063 * the @dev mutex lock for the entire tree.
5064 */
5065static void pci_bus_save_and_disable_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005066{
5067 struct pci_dev *dev;
5068
5069 list_for_each_entry(dev, &bus->devices, bus_list) {
5070 pci_dev_save_and_disable(dev);
5071 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005072 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005073 }
5074}
5075
5076/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005077 * Restore devices from top of the tree down while holding @dev mutex lock
5078 * for the entire tree. Parent bridges need to be restored before we can
5079 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005080 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005081static void pci_bus_restore_locked(struct pci_bus *bus)
Alex Williamson090a3c52013-08-08 14:09:55 -06005082{
5083 struct pci_dev *dev;
5084
5085 list_for_each_entry(dev, &bus->devices, bus_list) {
5086 pci_dev_restore(dev);
5087 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005088 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005089 }
5090}
5091
Alex Williamsonddefc032019-02-18 12:46:46 -07005092/*
5093 * Save and disable devices from the top of the tree down while holding
5094 * the @dev mutex lock for the entire tree.
5095 */
5096static void pci_slot_save_and_disable_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005097{
5098 struct pci_dev *dev;
5099
5100 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5101 if (!dev->slot || dev->slot != slot)
5102 continue;
5103 pci_dev_save_and_disable(dev);
5104 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005105 pci_bus_save_and_disable_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005106 }
5107}
5108
5109/*
Alex Williamsonddefc032019-02-18 12:46:46 -07005110 * Restore devices from top of the tree down while holding @dev mutex lock
5111 * for the entire tree. Parent bridges need to be restored before we can
5112 * get to subordinate devices.
Alex Williamson090a3c52013-08-08 14:09:55 -06005113 */
Alex Williamsonddefc032019-02-18 12:46:46 -07005114static void pci_slot_restore_locked(struct pci_slot *slot)
Alex Williamson090a3c52013-08-08 14:09:55 -06005115{
5116 struct pci_dev *dev;
5117
5118 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
5119 if (!dev->slot || dev->slot != slot)
5120 continue;
5121 pci_dev_restore(dev);
5122 if (dev->subordinate)
Alex Williamsonddefc032019-02-18 12:46:46 -07005123 pci_bus_restore_locked(dev->subordinate);
Alex Williamson090a3c52013-08-08 14:09:55 -06005124 }
5125}
5126
5127static int pci_slot_reset(struct pci_slot *slot, int probe)
5128{
5129 int rc;
5130
Alex Williamsonf331a852015-01-15 18:16:04 -06005131 if (!slot || !pci_slot_resetable(slot))
Alex Williamson090a3c52013-08-08 14:09:55 -06005132 return -ENOTTY;
5133
5134 if (!probe)
5135 pci_slot_lock(slot);
5136
5137 might_sleep();
5138
5139 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
5140
5141 if (!probe)
5142 pci_slot_unlock(slot);
5143
5144 return rc;
5145}
5146
5147/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005148 * pci_probe_reset_slot - probe whether a PCI slot can be reset
5149 * @slot: PCI slot to probe
5150 *
5151 * Return 0 if slot can be reset, negative if a slot reset is not supported.
5152 */
5153int pci_probe_reset_slot(struct pci_slot *slot)
5154{
5155 return pci_slot_reset(slot, 1);
5156}
5157EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
5158
5159/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005160 * __pci_reset_slot - Try to reset a PCI slot
Alex Williamson090a3c52013-08-08 14:09:55 -06005161 * @slot: PCI slot to reset
5162 *
5163 * A PCI bus may host multiple slots, each slot may support a reset mechanism
5164 * independent of other slots. For instance, some slots may support slot power
5165 * control. In the case of a 1:1 bus to slot architecture, this function may
5166 * wrap the bus reset to avoid spurious slot related events such as hotplug.
5167 * Generally a slot reset should be attempted before a bus reset. All of the
5168 * function of the slot and any subordinate buses behind the slot are reset
5169 * through this function. PCI config space of all devices in the slot and
5170 * behind the slot is saved before and restored after reset.
5171 *
Alex Williamson61cf16d2013-12-16 15:14:31 -07005172 * Same as above except return -EAGAIN if the slot cannot be locked
5173 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005174static int __pci_reset_slot(struct pci_slot *slot)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005175{
5176 int rc;
5177
5178 rc = pci_slot_reset(slot, 1);
5179 if (rc)
5180 return rc;
5181
Alex Williamson61cf16d2013-12-16 15:14:31 -07005182 if (pci_slot_trylock(slot)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005183 pci_slot_save_and_disable_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005184 might_sleep();
5185 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
Alex Williamsonddefc032019-02-18 12:46:46 -07005186 pci_slot_restore_locked(slot);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005187 pci_slot_unlock(slot);
5188 } else
5189 rc = -EAGAIN;
5190
Alex Williamson61cf16d2013-12-16 15:14:31 -07005191 return rc;
5192}
Alex Williamson61cf16d2013-12-16 15:14:31 -07005193
Alex Williamson090a3c52013-08-08 14:09:55 -06005194static int pci_bus_reset(struct pci_bus *bus, int probe)
5195{
Sinan Kaya18426232018-07-19 18:04:09 -05005196 int ret;
5197
Alex Williamsonf331a852015-01-15 18:16:04 -06005198 if (!bus->self || !pci_bus_resetable(bus))
Alex Williamson090a3c52013-08-08 14:09:55 -06005199 return -ENOTTY;
5200
5201 if (probe)
5202 return 0;
5203
5204 pci_bus_lock(bus);
5205
5206 might_sleep();
5207
Sinan Kaya381634c2018-07-19 18:04:11 -05005208 ret = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamson090a3c52013-08-08 14:09:55 -06005209
5210 pci_bus_unlock(bus);
5211
Sinan Kaya18426232018-07-19 18:04:09 -05005212 return ret;
Alex Williamson090a3c52013-08-08 14:09:55 -06005213}
5214
5215/**
Keith Buschc4eed622018-09-20 10:27:11 -06005216 * pci_bus_error_reset - reset the bridge's subordinate bus
5217 * @bridge: The parent device that connects to the bus to reset
5218 *
5219 * This function will first try to reset the slots on this bus if the method is
5220 * available. If slot reset fails or is not available, this will fall back to a
5221 * secondary bus reset.
5222 */
5223int pci_bus_error_reset(struct pci_dev *bridge)
5224{
5225 struct pci_bus *bus = bridge->subordinate;
5226 struct pci_slot *slot;
5227
5228 if (!bus)
5229 return -ENOTTY;
5230
5231 mutex_lock(&pci_slot_mutex);
5232 if (list_empty(&bus->slots))
5233 goto bus_reset;
5234
5235 list_for_each_entry(slot, &bus->slots, list)
5236 if (pci_probe_reset_slot(slot))
5237 goto bus_reset;
5238
5239 list_for_each_entry(slot, &bus->slots, list)
5240 if (pci_slot_reset(slot, 0))
5241 goto bus_reset;
5242
5243 mutex_unlock(&pci_slot_mutex);
5244 return 0;
5245bus_reset:
5246 mutex_unlock(&pci_slot_mutex);
5247 return pci_bus_reset(bridge->subordinate, 0);
5248}
5249
5250/**
Alex Williamson9a3d2b92013-08-14 14:06:05 -06005251 * pci_probe_reset_bus - probe whether a PCI bus can be reset
5252 * @bus: PCI bus to probe
5253 *
5254 * Return 0 if bus can be reset, negative if a bus reset is not supported.
5255 */
5256int pci_probe_reset_bus(struct pci_bus *bus)
5257{
5258 return pci_bus_reset(bus, 1);
5259}
5260EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
5261
5262/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005263 * __pci_reset_bus - Try to reset a PCI bus
Alex Williamson61cf16d2013-12-16 15:14:31 -07005264 * @bus: top level PCI bus to reset
5265 *
5266 * Same as above except return -EAGAIN if the bus cannot be locked
5267 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005268static int __pci_reset_bus(struct pci_bus *bus)
Alex Williamson61cf16d2013-12-16 15:14:31 -07005269{
5270 int rc;
5271
5272 rc = pci_bus_reset(bus, 1);
5273 if (rc)
5274 return rc;
5275
Alex Williamson61cf16d2013-12-16 15:14:31 -07005276 if (pci_bus_trylock(bus)) {
Alex Williamsonddefc032019-02-18 12:46:46 -07005277 pci_bus_save_and_disable_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005278 might_sleep();
Sinan Kaya381634c2018-07-19 18:04:11 -05005279 rc = pci_bridge_secondary_bus_reset(bus->self);
Alex Williamsonddefc032019-02-18 12:46:46 -07005280 pci_bus_restore_locked(bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005281 pci_bus_unlock(bus);
5282 } else
5283 rc = -EAGAIN;
5284
Alex Williamson61cf16d2013-12-16 15:14:31 -07005285 return rc;
5286}
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005287
5288/**
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005289 * pci_reset_bus - Try to reset a PCI bus
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005290 * @pdev: top level PCI device to reset via slot/bus
5291 *
5292 * Same as above except return -EAGAIN if the bus cannot be locked
5293 */
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005294int pci_reset_bus(struct pci_dev *pdev)
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005295{
Dennis Dalessandrod8a52812018-09-05 16:08:03 +00005296 return (!pci_probe_reset_slot(pdev->slot)) ?
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005297 __pci_reset_slot(pdev->slot) : __pci_reset_bus(pdev->bus);
Sinan Kaya811c5cb2018-07-19 18:04:12 -05005298}
Sinan Kayac6a44ba2018-07-19 18:04:15 -05005299EXPORT_SYMBOL_GPL(pci_reset_bus);
Alex Williamson61cf16d2013-12-16 15:14:31 -07005300
5301/**
Peter Orubad556ad42007-05-15 13:59:13 +02005302 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
5303 * @dev: PCI device to query
5304 *
5305 * Returns mmrbc: maximum designed memory read count in bytes
5306 * or appropriate error value.
5307 */
5308int pcix_get_max_mmrbc(struct pci_dev *dev)
5309{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005310 int cap;
Peter Orubad556ad42007-05-15 13:59:13 +02005311 u32 stat;
5312
5313 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5314 if (!cap)
5315 return -EINVAL;
5316
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005317 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
Peter Orubad556ad42007-05-15 13:59:13 +02005318 return -EINVAL;
5319
Dean Nelson25daeb52010-03-09 22:26:40 -05005320 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
Peter Orubad556ad42007-05-15 13:59:13 +02005321}
5322EXPORT_SYMBOL(pcix_get_max_mmrbc);
5323
5324/**
5325 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
5326 * @dev: PCI device to query
5327 *
5328 * Returns mmrbc: maximum memory read count in bytes
5329 * or appropriate error value.
5330 */
5331int pcix_get_mmrbc(struct pci_dev *dev)
5332{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005333 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005334 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005335
5336 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5337 if (!cap)
5338 return -EINVAL;
5339
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005340 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5341 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005342
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005343 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
Peter Orubad556ad42007-05-15 13:59:13 +02005344}
5345EXPORT_SYMBOL(pcix_get_mmrbc);
5346
5347/**
5348 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
5349 * @dev: PCI device to query
5350 * @mmrbc: maximum memory read count in bytes
5351 * valid values are 512, 1024, 2048, 4096
5352 *
5353 * If possible sets maximum memory read byte count, some bridges have erratas
5354 * that prevent this.
5355 */
5356int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
5357{
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005358 int cap;
Dean Nelsonbdc2bda2010-03-09 22:26:48 -05005359 u32 stat, v, o;
5360 u16 cmd;
Peter Orubad556ad42007-05-15 13:59:13 +02005361
vignesh babu229f5af2007-08-13 18:23:14 +05305362 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005363 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005364
5365 v = ffs(mmrbc) - 10;
5366
5367 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
5368 if (!cap)
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005369 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005370
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005371 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
5372 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005373
5374 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
5375 return -E2BIG;
5376
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005377 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
5378 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005379
5380 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
5381 if (o != v) {
Bjorn Helgaas809a3bf2012-06-20 16:41:16 -06005382 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
Peter Orubad556ad42007-05-15 13:59:13 +02005383 return -EIO;
5384
5385 cmd &= ~PCI_X_CMD_MAX_READ;
5386 cmd |= v << 2;
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005387 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
5388 return -EIO;
Peter Orubad556ad42007-05-15 13:59:13 +02005389 }
Dean Nelson7c9e2b12010-03-09 22:26:55 -05005390 return 0;
Peter Orubad556ad42007-05-15 13:59:13 +02005391}
5392EXPORT_SYMBOL(pcix_set_mmrbc);
5393
5394/**
5395 * pcie_get_readrq - get PCI Express read request size
5396 * @dev: PCI device to query
5397 *
5398 * Returns maximum memory read request in bytes
5399 * or appropriate error value.
5400 */
5401int pcie_get_readrq(struct pci_dev *dev)
5402{
Peter Orubad556ad42007-05-15 13:59:13 +02005403 u16 ctl;
5404
Jiang Liu59875ae2012-07-24 17:20:06 +08005405 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Peter Orubad556ad42007-05-15 13:59:13 +02005406
Jiang Liu59875ae2012-07-24 17:20:06 +08005407 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
Peter Orubad556ad42007-05-15 13:59:13 +02005408}
5409EXPORT_SYMBOL(pcie_get_readrq);
5410
5411/**
5412 * pcie_set_readrq - set PCI Express maximum memory read request
5413 * @dev: PCI device to query
Randy Dunlap42e61f4a2007-07-23 21:42:11 -07005414 * @rq: maximum memory read count in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005415 * valid values are 128, 256, 512, 1024, 2048, 4096
5416 *
Jon Masonc9b378c2011-06-28 18:26:25 -05005417 * If possible sets maximum memory read request in bytes
Peter Orubad556ad42007-05-15 13:59:13 +02005418 */
5419int pcie_set_readrq(struct pci_dev *dev, int rq)
5420{
Jiang Liu59875ae2012-07-24 17:20:06 +08005421 u16 v;
Peter Orubad556ad42007-05-15 13:59:13 +02005422
vignesh babu229f5af2007-08-13 18:23:14 +05305423 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
Jiang Liu59875ae2012-07-24 17:20:06 +08005424 return -EINVAL;
Peter Orubad556ad42007-05-15 13:59:13 +02005425
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005426 /*
5427 * If using the "performance" PCIe config, we clamp the
5428 * read rq size to the max packet size to prevent the
5429 * host bridge generating requests larger than we can
5430 * cope with
5431 */
5432 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
5433 int mps = pcie_get_mps(dev);
5434
Benjamin Herrenschmidta1c473a2011-10-14 14:56:15 -05005435 if (mps < rq)
5436 rq = mps;
5437 }
5438
5439 v = (ffs(rq) - 8) << 12;
Peter Orubad556ad42007-05-15 13:59:13 +02005440
Jiang Liu59875ae2012-07-24 17:20:06 +08005441 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5442 PCI_EXP_DEVCTL_READRQ, v);
Peter Orubad556ad42007-05-15 13:59:13 +02005443}
5444EXPORT_SYMBOL(pcie_set_readrq);
5445
5446/**
Jon Masonb03e7492011-07-20 15:20:54 -05005447 * pcie_get_mps - get PCI Express maximum payload size
5448 * @dev: PCI device to query
5449 *
5450 * Returns maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005451 */
5452int pcie_get_mps(struct pci_dev *dev)
5453{
Jon Masonb03e7492011-07-20 15:20:54 -05005454 u16 ctl;
5455
Jiang Liu59875ae2012-07-24 17:20:06 +08005456 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
Jon Masonb03e7492011-07-20 15:20:54 -05005457
Jiang Liu59875ae2012-07-24 17:20:06 +08005458 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
Jon Masonb03e7492011-07-20 15:20:54 -05005459}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005460EXPORT_SYMBOL(pcie_get_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005461
5462/**
5463 * pcie_set_mps - set PCI Express maximum payload size
5464 * @dev: PCI device to query
Randy Dunlap47c08f32011-08-20 11:49:43 -07005465 * @mps: maximum payload size in bytes
Jon Masonb03e7492011-07-20 15:20:54 -05005466 * valid values are 128, 256, 512, 1024, 2048, 4096
5467 *
5468 * If possible sets maximum payload size
5469 */
5470int pcie_set_mps(struct pci_dev *dev, int mps)
5471{
Jiang Liu59875ae2012-07-24 17:20:06 +08005472 u16 v;
Jon Masonb03e7492011-07-20 15:20:54 -05005473
5474 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
Jiang Liu59875ae2012-07-24 17:20:06 +08005475 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05005476
5477 v = ffs(mps) - 8;
Bjorn Helgaasf7625982013-11-14 11:28:18 -07005478 if (v > dev->pcie_mpss)
Jiang Liu59875ae2012-07-24 17:20:06 +08005479 return -EINVAL;
Jon Masonb03e7492011-07-20 15:20:54 -05005480 v <<= 5;
5481
Jiang Liu59875ae2012-07-24 17:20:06 +08005482 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
5483 PCI_EXP_DEVCTL_PAYLOAD, v);
Jon Masonb03e7492011-07-20 15:20:54 -05005484}
Yijing Wangf1c66c42013-09-24 12:08:06 -06005485EXPORT_SYMBOL(pcie_set_mps);
Jon Masonb03e7492011-07-20 15:20:54 -05005486
5487/**
Tal Gilboa6db79a82018-03-30 08:37:44 -05005488 * pcie_bandwidth_available - determine minimum link settings of a PCIe
5489 * device and its bandwidth limitation
5490 * @dev: PCI device to query
5491 * @limiting_dev: storage for device causing the bandwidth limitation
5492 * @speed: storage for speed of limiting device
5493 * @width: storage for width of limiting device
5494 *
5495 * Walk up the PCI device chain and find the point where the minimum
5496 * bandwidth is available. Return the bandwidth available there and (if
5497 * limiting_dev, speed, and width pointers are supplied) information about
5498 * that point. The bandwidth returned is in Mb/s, i.e., megabits/second of
5499 * raw bandwidth.
5500 */
5501u32 pcie_bandwidth_available(struct pci_dev *dev, struct pci_dev **limiting_dev,
5502 enum pci_bus_speed *speed,
5503 enum pcie_link_width *width)
5504{
5505 u16 lnksta;
5506 enum pci_bus_speed next_speed;
5507 enum pcie_link_width next_width;
5508 u32 bw, next_bw;
5509
5510 if (speed)
5511 *speed = PCI_SPEED_UNKNOWN;
5512 if (width)
5513 *width = PCIE_LNK_WIDTH_UNKNOWN;
5514
5515 bw = 0;
5516
5517 while (dev) {
5518 pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
5519
5520 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
5521 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
5522 PCI_EXP_LNKSTA_NLW_SHIFT;
5523
5524 next_bw = next_width * PCIE_SPEED2MBS_ENC(next_speed);
5525
5526 /* Check if current device limits the total bandwidth */
5527 if (!bw || next_bw <= bw) {
5528 bw = next_bw;
5529
5530 if (limiting_dev)
5531 *limiting_dev = dev;
5532 if (speed)
5533 *speed = next_speed;
5534 if (width)
5535 *width = next_width;
5536 }
5537
5538 dev = pci_upstream_bridge(dev);
5539 }
5540
5541 return bw;
5542}
5543EXPORT_SYMBOL(pcie_bandwidth_available);
5544
5545/**
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005546 * pcie_get_speed_cap - query for the PCI device's link speed capability
5547 * @dev: PCI device to query
5548 *
5549 * Query the PCI device speed capability. Return the maximum link speed
5550 * supported by the device.
5551 */
5552enum pci_bus_speed pcie_get_speed_cap(struct pci_dev *dev)
5553{
5554 u32 lnkcap2, lnkcap;
5555
5556 /*
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06005557 * Link Capabilities 2 was added in PCIe r3.0, sec 7.8.18. The
5558 * implementation note there recommends using the Supported Link
5559 * Speeds Vector in Link Capabilities 2 when supported.
5560 *
5561 * Without Link Capabilities 2, i.e., prior to PCIe r3.0, software
5562 * should use the Supported Link Speeds field in Link Capabilities,
5563 * where only 2.5 GT/s and 5.0 GT/s speeds were defined.
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005564 */
5565 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP2, &lnkcap2);
5566 if (lnkcap2) { /* PCIe r3.0-compliant */
5567 if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_16_0GB)
5568 return PCIE_SPEED_16_0GT;
5569 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_8_0GB)
5570 return PCIE_SPEED_8_0GT;
5571 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_5_0GB)
5572 return PCIE_SPEED_5_0GT;
5573 else if (lnkcap2 & PCI_EXP_LNKCAP2_SLS_2_5GB)
5574 return PCIE_SPEED_2_5GT;
5575 return PCI_SPEED_UNKNOWN;
5576 }
5577
5578 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
Mikulas Patockaf1f90e22018-11-26 10:37:13 -06005579 if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_5_0GB)
5580 return PCIE_SPEED_5_0GT;
5581 else if ((lnkcap & PCI_EXP_LNKCAP_SLS) == PCI_EXP_LNKCAP_SLS_2_5GB)
5582 return PCIE_SPEED_2_5GT;
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005583
5584 return PCI_SPEED_UNKNOWN;
5585}
Alex Deucher576c7212018-06-25 13:17:41 -05005586EXPORT_SYMBOL(pcie_get_speed_cap);
Tal Gilboa6cf57be2018-03-30 07:44:05 -05005587
5588/**
Tal Gilboac70b65f2018-03-30 08:24:36 -05005589 * pcie_get_width_cap - query for the PCI device's link width capability
5590 * @dev: PCI device to query
5591 *
5592 * Query the PCI device width capability. Return the maximum link width
5593 * supported by the device.
5594 */
5595enum pcie_link_width pcie_get_width_cap(struct pci_dev *dev)
5596{
5597 u32 lnkcap;
5598
5599 pcie_capability_read_dword(dev, PCI_EXP_LNKCAP, &lnkcap);
5600 if (lnkcap)
5601 return (lnkcap & PCI_EXP_LNKCAP_MLW) >> 4;
5602
5603 return PCIE_LNK_WIDTH_UNKNOWN;
5604}
Alex Deucher576c7212018-06-25 13:17:41 -05005605EXPORT_SYMBOL(pcie_get_width_cap);
Tal Gilboac70b65f2018-03-30 08:24:36 -05005606
5607/**
Tal Gilboab852f632018-03-30 08:32:03 -05005608 * pcie_bandwidth_capable - calculate a PCI device's link bandwidth capability
5609 * @dev: PCI device
5610 * @speed: storage for link speed
5611 * @width: storage for link width
5612 *
5613 * Calculate a PCI device's link bandwidth by querying for its link speed
5614 * and width, multiplying them, and applying encoding overhead. The result
5615 * is in Mb/s, i.e., megabits/second of raw bandwidth.
5616 */
5617u32 pcie_bandwidth_capable(struct pci_dev *dev, enum pci_bus_speed *speed,
5618 enum pcie_link_width *width)
5619{
5620 *speed = pcie_get_speed_cap(dev);
5621 *width = pcie_get_width_cap(dev);
5622
5623 if (*speed == PCI_SPEED_UNKNOWN || *width == PCIE_LNK_WIDTH_UNKNOWN)
5624 return 0;
5625
5626 return *width * PCIE_SPEED2MBS_ENC(*speed);
5627}
5628
5629/**
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005630 * __pcie_print_link_status - Report the PCI device's link speed and width
Tal Gilboa9e506a72018-03-30 08:56:47 -05005631 * @dev: PCI device to query
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005632 * @verbose: Print info even when enough bandwidth is available
Tal Gilboa9e506a72018-03-30 08:56:47 -05005633 *
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005634 * If the available bandwidth at the device is less than the device is
5635 * capable of, report the device's maximum possible bandwidth and the
5636 * upstream link that limits its performance. If @verbose, always print
5637 * the available bandwidth, even if the device isn't constrained.
Tal Gilboa9e506a72018-03-30 08:56:47 -05005638 */
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005639void __pcie_print_link_status(struct pci_dev *dev, bool verbose)
Tal Gilboa9e506a72018-03-30 08:56:47 -05005640{
5641 enum pcie_link_width width, width_cap;
5642 enum pci_bus_speed speed, speed_cap;
5643 struct pci_dev *limiting_dev = NULL;
5644 u32 bw_avail, bw_cap;
5645
5646 bw_cap = pcie_bandwidth_capable(dev, &speed_cap, &width_cap);
5647 bw_avail = pcie_bandwidth_available(dev, &limiting_dev, &speed, &width);
5648
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005649 if (bw_avail >= bw_cap && verbose)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05005650 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth (%s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05005651 bw_cap / 1000, bw_cap % 1000,
5652 PCIE_SPEED2STR(speed_cap), width_cap);
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005653 else if (bw_avail < bw_cap)
Jakub Kicinski0cf22d62018-04-20 12:56:36 -05005654 pci_info(dev, "%u.%03u Gb/s available PCIe bandwidth, limited by %s x%d link at %s (capable of %u.%03u Gb/s with %s x%d link)\n",
Tal Gilboa9e506a72018-03-30 08:56:47 -05005655 bw_avail / 1000, bw_avail % 1000,
5656 PCIE_SPEED2STR(speed), width,
5657 limiting_dev ? pci_name(limiting_dev) : "<unknown>",
5658 bw_cap / 1000, bw_cap % 1000,
5659 PCIE_SPEED2STR(speed_cap), width_cap);
5660}
Alexandru Gagniuc2d1ce5e2018-08-06 18:25:35 -05005661
5662/**
5663 * pcie_print_link_status - Report the PCI device's link speed and width
5664 * @dev: PCI device to query
5665 *
5666 * Report the available bandwidth at the device.
5667 */
5668void pcie_print_link_status(struct pci_dev *dev)
5669{
5670 __pcie_print_link_status(dev, true);
5671}
Tal Gilboa9e506a72018-03-30 08:56:47 -05005672EXPORT_SYMBOL(pcie_print_link_status);
5673
5674/**
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005675 * pci_select_bars - Make BAR mask from the type of resource
Randy Dunlapf95d8822007-02-10 14:41:56 -08005676 * @dev: the PCI device for which BAR mask is made
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005677 * @flags: resource type mask to be selected
5678 *
5679 * This helper routine makes bar mask from the type of resource.
5680 */
5681int pci_select_bars(struct pci_dev *dev, unsigned long flags)
5682{
5683 int i, bars = 0;
5684 for (i = 0; i < PCI_NUM_RESOURCES; i++)
5685 if (pci_resource_flags(dev, i) & flags)
5686 bars |= (1 << i);
5687 return bars;
5688}
Ryan Desfossesb7fe9432014-04-25 14:32:25 -06005689EXPORT_SYMBOL(pci_select_bars);
Hidetoshi Setoc87deff2006-12-18 10:31:06 +09005690
Mike Travis95a8b6e2010-02-02 14:38:13 -08005691/* Some architectures require additional programming to enable VGA */
5692static arch_set_vga_state_t arch_set_vga_state;
5693
5694void __init pci_register_set_vga_state(arch_set_vga_state_t func)
5695{
5696 arch_set_vga_state = func; /* NULL disables */
5697}
5698
5699static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
Ryan Desfosses3c78bc62014-04-18 20:13:49 -04005700 unsigned int command_bits, u32 flags)
Mike Travis95a8b6e2010-02-02 14:38:13 -08005701{
5702 if (arch_set_vga_state)
5703 return arch_set_vga_state(dev, decode, command_bits,
Dave Airlie7ad35cf2011-05-25 14:00:49 +10005704 flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08005705 return 0;
5706}
5707
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005708/**
5709 * pci_set_vga_state - set VGA decode state on device and parents if requested
Randy Dunlap19eea632009-09-17 15:28:22 -07005710 * @dev: the PCI device
5711 * @decode: true = enable decoding, false = disable decoding
5712 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
Randy Dunlap3f37d622011-05-25 19:21:25 -07005713 * @flags: traverse ancestors and change bridges
Dave Airlie3448a192010-06-01 15:32:24 +10005714 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005715 */
5716int pci_set_vga_state(struct pci_dev *dev, bool decode,
Dave Airlie3448a192010-06-01 15:32:24 +10005717 unsigned int command_bits, u32 flags)
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005718{
5719 struct pci_bus *bus;
5720 struct pci_dev *bridge;
5721 u16 cmd;
Mike Travis95a8b6e2010-02-02 14:38:13 -08005722 int rc;
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005723
Bjorn Helgaas67ebd812014-04-05 15:14:22 -06005724 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005725
Mike Travis95a8b6e2010-02-02 14:38:13 -08005726 /* ARCH specific VGA enables */
Dave Airlie3448a192010-06-01 15:32:24 +10005727 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
Mike Travis95a8b6e2010-02-02 14:38:13 -08005728 if (rc)
5729 return rc;
5730
Dave Airlie3448a192010-06-01 15:32:24 +10005731 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
5732 pci_read_config_word(dev, PCI_COMMAND, &cmd);
5733 if (decode == true)
5734 cmd |= command_bits;
5735 else
5736 cmd &= ~command_bits;
5737 pci_write_config_word(dev, PCI_COMMAND, cmd);
5738 }
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005739
Dave Airlie3448a192010-06-01 15:32:24 +10005740 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
Benjamin Herrenschmidtdeb2d2e2009-08-11 15:52:06 +10005741 return 0;
5742
5743 bus = dev->bus;
5744 while (bus) {
5745 bridge = bus->self;
5746 if (bridge) {
5747 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
5748 &cmd);
5749 if (decode == true)
5750 cmd |= PCI_BRIDGE_CTL_VGA;
5751 else
5752 cmd &= ~PCI_BRIDGE_CTL_VGA;
5753 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
5754 cmd);
5755 }
5756 bus = bus->parent;
5757 }
5758 return 0;
5759}
5760
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005761/**
5762 * pci_add_dma_alias - Add a DMA devfn alias for a device
5763 * @dev: the PCI device for which alias is added
5764 * @devfn: alias slot and function
5765 *
Logan Gunthorpef778a0d2018-05-30 14:13:11 -06005766 * This helper encodes an 8-bit devfn as a bit number in dma_alias_mask
5767 * which is used to program permissible bus-devfn source addresses for DMA
5768 * requests in an IOMMU. These aliases factor into IOMMU group creation
5769 * and are useful for devices generating DMA requests beyond or different
5770 * from their logical bus-devfn. Examples include device quirks where the
5771 * device simply uses the wrong devfn, as well as non-transparent bridges
5772 * where the alias may be a proxy for devices in another domain.
5773 *
5774 * IOMMU group creation is performed during device discovery or addition,
5775 * prior to any potential DMA mapping and therefore prior to driver probing
5776 * (especially for userspace assigned devices where IOMMU group definition
5777 * cannot be left as a userspace activity). DMA aliases should therefore
5778 * be configured via quirks, such as the PCI fixup header quirk.
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005779 */
5780void pci_add_dma_alias(struct pci_dev *dev, u8 devfn)
5781{
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005782 if (!dev->dma_alias_mask)
Andy Shevchenkoc6635792018-08-30 13:32:36 +03005783 dev->dma_alias_mask = bitmap_zalloc(U8_MAX, GFP_KERNEL);
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005784 if (!dev->dma_alias_mask) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06005785 pci_warn(dev, "Unable to allocate DMA alias mask\n");
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005786 return;
5787 }
5788
5789 set_bit(devfn, dev->dma_alias_mask);
Frederick Lawler7506dc72018-01-18 12:55:24 -06005790 pci_info(dev, "Enabling fixed DMA alias to %02x.%d\n",
Bjorn Helgaas48c83082016-02-24 13:43:54 -06005791 PCI_SLOT(devfn), PCI_FUNC(devfn));
Bjorn Helgaasf0af9592016-02-24 13:43:45 -06005792}
5793
Jacek Lawrynowicz338c3142016-03-03 15:38:02 +01005794bool pci_devs_are_dma_aliases(struct pci_dev *dev1, struct pci_dev *dev2)
5795{
5796 return (dev1->dma_alias_mask &&
5797 test_bit(dev2->devfn, dev1->dma_alias_mask)) ||
5798 (dev2->dma_alias_mask &&
5799 test_bit(dev1->devfn, dev2->dma_alias_mask));
5800}
5801
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01005802bool pci_device_is_present(struct pci_dev *pdev)
5803{
5804 u32 v;
5805
Keith Buschfe2bd752017-03-29 22:49:17 -05005806 if (pci_dev_is_disconnected(pdev))
5807 return false;
Rafael J. Wysocki8496e852013-12-01 02:34:37 +01005808 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
5809}
5810EXPORT_SYMBOL_GPL(pci_device_is_present);
5811
Rafael J. Wysocki08249652015-04-13 16:23:36 +02005812void pci_ignore_hotplug(struct pci_dev *dev)
5813{
5814 struct pci_dev *bridge = dev->bus->self;
5815
5816 dev->ignore_hotplug = 1;
5817 /* Propagate the "ignore hotplug" setting to the parent bridge. */
5818 if (bridge)
5819 bridge->ignore_hotplug = 1;
5820}
5821EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
5822
Yongji Xie0a701aa2017-04-10 19:58:12 +08005823resource_size_t __weak pcibios_default_alignment(void)
5824{
5825 return 0;
5826}
5827
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005828#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
5829static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
Thomas Gleixnere9d1e492009-11-06 22:41:23 +00005830static DEFINE_SPINLOCK(resource_alignment_lock);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005831
5832/**
5833 * pci_specified_resource_alignment - get resource alignment specified by user.
5834 * @dev: the PCI device to get
Yongji Xiee3adec72017-04-10 19:58:14 +08005835 * @resize: whether or not to change resources' size when reassigning alignment
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005836 *
5837 * RETURNS: Resource alignment if it is specified.
5838 * Zero if it is not specified.
5839 */
Yongji Xiee3adec72017-04-10 19:58:14 +08005840static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev,
5841 bool *resize)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005842{
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06005843 int align_order, count;
Yongji Xie0a701aa2017-04-10 19:58:12 +08005844 resource_size_t align = pcibios_default_alignment();
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06005845 const char *p;
5846 int ret;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005847
5848 spin_lock(&resource_alignment_lock);
5849 p = resource_alignment_param;
Yongji Xie0a701aa2017-04-10 19:58:12 +08005850 if (!*p && !align)
Yongji Xief0b99f72016-09-13 17:00:31 +08005851 goto out;
5852 if (pci_has_flag(PCI_PROBE_ONLY)) {
Yongji Xie0a701aa2017-04-10 19:58:12 +08005853 align = 0;
Yongji Xief0b99f72016-09-13 17:00:31 +08005854 pr_info_once("PCI: Ignoring requested alignments (PCI_PROBE_ONLY)\n");
5855 goto out;
5856 }
5857
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005858 while (*p) {
5859 count = 0;
5860 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
5861 p[count] == '@') {
5862 p += count + 1;
5863 } else {
5864 align_order = -1;
5865 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06005866
5867 ret = pci_dev_str_match(dev, p, &p);
5868 if (ret == 1) {
5869 *resize = true;
5870 if (align_order == -1)
5871 align = PAGE_SIZE;
5872 else
5873 align = 1 << align_order;
5874 break;
5875 } else if (ret < 0) {
5876 pr_err("PCI: Can't parse resource_alignment parameter: %s\n",
5877 p);
5878 break;
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005879 }
Logan Gunthorpe07d8d7e2018-07-30 10:18:37 -06005880
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005881 if (*p != ';' && *p != ',') {
5882 /* End of param or invalid format */
5883 break;
5884 }
5885 p++;
5886 }
Yongji Xief0b99f72016-09-13 17:00:31 +08005887out:
Yuji Shimada32a9a6822009-03-16 17:13:39 +09005888 spin_unlock(&resource_alignment_lock);
5889 return align;
5890}
5891
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005892static void pci_request_resource_alignment(struct pci_dev *dev, int bar,
Yongji Xiee3adec72017-04-10 19:58:14 +08005893 resource_size_t align, bool resize)
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005894{
5895 struct resource *r = &dev->resource[bar];
5896 resource_size_t size;
5897
5898 if (!(r->flags & IORESOURCE_MEM))
5899 return;
5900
5901 if (r->flags & IORESOURCE_PCI_FIXED) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06005902 pci_info(dev, "BAR%d %pR: ignoring requested alignment %#llx\n",
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005903 bar, r, (unsigned long long)align);
5904 return;
5905 }
5906
5907 size = resource_size(r);
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005908 if (size >= align)
5909 return;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005910
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005911 /*
Yongji Xiee3adec72017-04-10 19:58:14 +08005912 * Increase the alignment of the resource. There are two ways we
5913 * can do this:
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005914 *
Yongji Xiee3adec72017-04-10 19:58:14 +08005915 * 1) Increase the size of the resource. BARs are aligned on their
5916 * size, so when we reallocate space for this resource, we'll
5917 * allocate it with the larger alignment. This also prevents
5918 * assignment of any other BARs inside the alignment region, so
5919 * if we're requesting page alignment, this means no other BARs
5920 * will share the page.
5921 *
5922 * The disadvantage is that this makes the resource larger than
5923 * the hardware BAR, which may break drivers that compute things
5924 * based on the resource size, e.g., to find registers at a
5925 * fixed offset before the end of the BAR.
5926 *
5927 * 2) Retain the resource size, but use IORESOURCE_STARTALIGN and
5928 * set r->start to the desired alignment. By itself this
5929 * doesn't prevent other BARs being put inside the alignment
5930 * region, but if we realign *every* resource of every device in
5931 * the system, none of them will share an alignment region.
5932 *
5933 * When the user has requested alignment for only some devices via
5934 * the "pci=resource_alignment" argument, "resize" is true and we
5935 * use the first method. Otherwise we assume we're aligning all
5936 * devices and we use the second.
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005937 */
Yongji Xiee3adec72017-04-10 19:58:14 +08005938
Frederick Lawler7506dc72018-01-18 12:55:24 -06005939 pci_info(dev, "BAR%d %pR: requesting alignment to %#llx\n",
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005940 bar, r, (unsigned long long)align);
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005941
Yongji Xiee3adec72017-04-10 19:58:14 +08005942 if (resize) {
5943 r->start = 0;
5944 r->end = align - 1;
5945 } else {
5946 r->flags &= ~IORESOURCE_SIZEALIGN;
5947 r->flags |= IORESOURCE_STARTALIGN;
5948 r->start = align;
5949 r->end = r->start + size - 1;
5950 }
Bjorn Helgaas0dde1c02017-04-17 15:20:58 -05005951 r->flags |= IORESOURCE_UNSET;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005952}
5953
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005954/*
5955 * This function disables memory decoding and releases memory resources
5956 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
5957 * It also rounds up size to specified alignment.
5958 * Later on, the kernel will assign page-aligned memory resource back
5959 * to the device.
5960 */
5961void pci_reassigndev_resource_alignment(struct pci_dev *dev)
5962{
5963 int i;
5964 struct resource *r;
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005965 resource_size_t align;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005966 u16 command;
Yongji Xiee3adec72017-04-10 19:58:14 +08005967 bool resize = false;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005968
Yongji Xie62d9a782016-09-13 17:00:32 +08005969 /*
5970 * VF BARs are read-only zero according to SR-IOV spec r1.1, sec
5971 * 3.4.1.11. Their resources are allocated from the space
5972 * described by the VF BARx register in the PF's SR-IOV capability.
5973 * We can't influence their alignment here.
5974 */
5975 if (dev->is_virtfn)
5976 return;
5977
Yinghai Lu10c463a2012-03-18 22:46:26 -07005978 /* check if specified PCI is target device to reassign */
Yongji Xiee3adec72017-04-10 19:58:14 +08005979 align = pci_specified_resource_alignment(dev, &resize);
Yinghai Lu10c463a2012-03-18 22:46:26 -07005980 if (!align)
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005981 return;
5982
5983 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
5984 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
Frederick Lawler7506dc72018-01-18 12:55:24 -06005985 pci_warn(dev, "Can't reassign resources to host bridge\n");
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005986 return;
5987 }
5988
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005989 pci_read_config_word(dev, PCI_COMMAND, &command);
5990 command &= ~PCI_COMMAND_MEMORY;
5991 pci_write_config_word(dev, PCI_COMMAND, command);
5992
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005993 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
Yongji Xiee3adec72017-04-10 19:58:14 +08005994 pci_request_resource_alignment(dev, i, align, resize);
Yongji Xief0b99f72016-09-13 17:00:31 +08005995
Bjorn Helgaas81a5e702017-04-14 14:12:06 -05005996 /*
5997 * Need to disable bridge's resource window,
Yinghai Lu2069ecf2012-02-15 21:40:31 -08005998 * to enable the kernel to reassign new resource
5999 * window later on.
6000 */
6001 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
6002 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
6003 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
6004 r = &dev->resource[i];
6005 if (!(r->flags & IORESOURCE_MEM))
6006 continue;
Bjorn Helgaasbd064f02014-02-26 11:25:58 -07006007 r->flags |= IORESOURCE_UNSET;
Yinghai Lu2069ecf2012-02-15 21:40:31 -08006008 r->end = resource_size(r) - 1;
6009 r->start = 0;
6010 }
6011 pci_disable_bridge_window(dev);
6012 }
6013}
6014
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06006015static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006016{
6017 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
6018 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
6019 spin_lock(&resource_alignment_lock);
6020 strncpy(resource_alignment_param, buf, count);
6021 resource_alignment_param[count] = '\0';
6022 spin_unlock(&resource_alignment_lock);
6023 return count;
6024}
6025
Bjorn Helgaas9738abe2013-04-12 11:20:03 -06006026static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006027{
6028 size_t count;
6029 spin_lock(&resource_alignment_lock);
6030 count = snprintf(buf, size, "%s", resource_alignment_param);
6031 spin_unlock(&resource_alignment_lock);
6032 return count;
6033}
6034
6035static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
6036{
6037 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
6038}
6039
6040static ssize_t pci_resource_alignment_store(struct bus_type *bus,
6041 const char *buf, size_t count)
6042{
6043 return pci_set_resource_alignment_param(buf, count);
6044}
6045
Ben Dooks21751a92016-06-09 11:42:13 +01006046static BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006047 pci_resource_alignment_store);
6048
6049static int __init pci_resource_alignment_sysfs_init(void)
6050{
6051 return bus_create_file(&pci_bus_type,
6052 &bus_attr_resource_alignment);
6053}
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006054late_initcall(pci_resource_alignment_sysfs_init);
6055
Bill Pemberton15856ad2012-11-21 15:35:00 -05006056static void pci_no_domains(void)
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006057{
6058#ifdef CONFIG_PCI_DOMAINS
6059 pci_domains_supported = 0;
6060#endif
6061}
6062
Jan Kiszkaae07b782018-05-15 11:07:00 +02006063#ifdef CONFIG_PCI_DOMAINS_GENERIC
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006064static atomic_t __domain_nr = ATOMIC_INIT(-1);
6065
Jan Kiszkaae07b782018-05-15 11:07:00 +02006066static int pci_get_new_domain_nr(void)
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006067{
6068 return atomic_inc_return(&__domain_nr);
6069}
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006070
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006071static int of_pci_bus_find_domain_nr(struct device *parent)
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006072{
6073 static int use_dt_domains = -1;
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006074 int domain = -1;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006075
Krzysztof =?utf-8?Q?Ha=C5=82asa?=54c6e2d2016-03-01 07:07:18 +01006076 if (parent)
6077 domain = of_get_pci_domain_nr(parent->of_node);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006078 /*
6079 * Check DT domain and use_dt_domains values.
6080 *
6081 * If DT domain property is valid (domain >= 0) and
6082 * use_dt_domains != 0, the DT assignment is valid since this means
6083 * we have not previously allocated a domain number by using
6084 * pci_get_new_domain_nr(); we should also update use_dt_domains to
6085 * 1, to indicate that we have just assigned a domain number from
6086 * DT.
6087 *
6088 * If DT domain property value is not valid (ie domain < 0), and we
6089 * have not previously assigned a domain number from DT
6090 * (use_dt_domains != 1) we should assign a domain number by
6091 * using the:
6092 *
6093 * pci_get_new_domain_nr()
6094 *
6095 * API and update the use_dt_domains value to keep track of method we
6096 * are using to assign domain numbers (use_dt_domains = 0).
6097 *
6098 * All other combinations imply we have a platform that is trying
6099 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
6100 * which is a recipe for domain mishandling and it is prevented by
6101 * invalidating the domain value (domain = -1) and printing a
6102 * corresponding error.
6103 */
6104 if (domain >= 0 && use_dt_domains) {
6105 use_dt_domains = 1;
6106 } else if (domain < 0 && use_dt_domains != 1) {
6107 use_dt_domains = 0;
6108 domain = pci_get_new_domain_nr();
6109 } else {
Shawn Lin9df1c6e2018-03-01 09:26:55 +08006110 if (parent)
6111 pr_err("Node %pOF has ", parent->of_node);
6112 pr_err("Inconsistent \"linux,pci-domain\" property in DT\n");
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006113 domain = -1;
6114 }
6115
Tomasz Nowicki9c7cb892016-06-10 21:55:14 +02006116 return domain;
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006117}
Tomasz Nowicki1a4f93f2016-06-10 21:55:15 +02006118
6119int pci_bus_find_domain_nr(struct pci_bus *bus, struct device *parent)
6120{
Tomasz Nowicki2ab51dd2016-06-10 15:36:26 -05006121 return acpi_disabled ? of_pci_bus_find_domain_nr(parent) :
6122 acpi_pci_bus_find_domain_nr(bus);
Lorenzo Pieralisi7c674702014-12-27 18:19:12 -07006123}
6124#endif
Liviu Dudau41e5c0f2014-09-29 15:29:27 +01006125
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006126/**
Taku Izumi642c92d2012-10-30 15:26:18 +09006127 * pci_ext_cfg_avail - can we access extended PCI config space?
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006128 *
6129 * Returns 1 if we can access PCI extended config space (offsets
6130 * greater than 0xff). This is the default implementation. Architecture
6131 * implementations can override this.
6132 */
Taku Izumi642c92d2012-10-30 15:26:18 +09006133int __weak pci_ext_cfg_avail(void)
Andrew Patterson0ef5f8f2008-11-10 15:30:50 -07006134{
6135 return 1;
6136}
6137
Benjamin Herrenschmidt2d1c8612009-12-09 17:52:13 +11006138void __weak pci_fixup_cardbus(struct pci_bus *bus)
6139{
6140}
6141EXPORT_SYMBOL(pci_fixup_cardbus);
6142
Al Viroad04d312008-11-22 17:37:14 +00006143static int __init pci_setup(char *str)
Linus Torvalds1da177e2005-04-16 15:20:36 -07006144{
6145 while (str) {
6146 char *k = strchr(str, ',');
6147 if (k)
6148 *k++ = 0;
6149 if (*str && (str = pcibios_setup(str)) && *str) {
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006150 if (!strcmp(str, "nomsi")) {
6151 pci_no_msi();
Gil Kupfercef74402018-05-10 17:56:02 -05006152 } else if (!strncmp(str, "noats", 5)) {
6153 pr_info("PCIe: ATS is disabled\n");
6154 pcie_ats_disabled = true;
Randy Dunlap7f785762007-10-05 13:17:58 -07006155 } else if (!strcmp(str, "noaer")) {
6156 pci_no_aer();
Sinan Kaya11eb0e02018-06-04 22:16:09 -04006157 } else if (!strcmp(str, "earlydump")) {
6158 pci_early_dump = true;
Yinghai Lub55438f2012-02-23 19:23:30 -08006159 } else if (!strncmp(str, "realloc=", 8)) {
6160 pci_realloc_get_opt(str + 8);
Ram Paif483d392011-07-07 11:19:10 -07006161 } else if (!strncmp(str, "realloc", 7)) {
Yinghai Lub55438f2012-02-23 19:23:30 -08006162 pci_realloc_get_opt("on");
Jeff Garzik32a2eea2007-10-11 16:57:27 -04006163 } else if (!strcmp(str, "nodomains")) {
6164 pci_no_domains();
Rafael J. Wysocki6748dcc2012-03-01 00:06:33 +01006165 } else if (!strncmp(str, "noari", 5)) {
6166 pcie_ari_disabled = true;
Atsushi Nemoto4516a612007-02-05 16:36:06 -08006167 } else if (!strncmp(str, "cbiosize=", 9)) {
6168 pci_cardbus_io_size = memparse(str + 9, &str);
6169 } else if (!strncmp(str, "cbmemsize=", 10)) {
6170 pci_cardbus_mem_size = memparse(str + 10, &str);
Yuji Shimada32a9a6822009-03-16 17:13:39 +09006171 } else if (!strncmp(str, "resource_alignment=", 19)) {
6172 pci_set_resource_alignment_param(str + 19,
6173 strlen(str + 19));
Andrew Patterson43c16402009-04-22 16:52:09 -06006174 } else if (!strncmp(str, "ecrc=", 5)) {
6175 pcie_ecrc_get_policy(str + 5);
Eric W. Biederman28760482009-09-09 14:09:24 -07006176 } else if (!strncmp(str, "hpiosize=", 9)) {
6177 pci_hotplug_io_size = memparse(str + 9, &str);
6178 } else if (!strncmp(str, "hpmemsize=", 10)) {
6179 pci_hotplug_mem_size = memparse(str + 10, &str);
Keith Busche16b4662016-07-21 21:40:28 -06006180 } else if (!strncmp(str, "hpbussize=", 10)) {
6181 pci_hotplug_bus_size =
6182 simple_strtoul(str + 10, &str, 0);
6183 if (pci_hotplug_bus_size > 0xff)
6184 pci_hotplug_bus_size = DEFAULT_HOTPLUG_BUS_SIZE;
Jon Mason5f39e672011-10-03 09:50:20 -05006185 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
6186 pcie_bus_config = PCIE_BUS_TUNE_OFF;
Jon Masonb03e7492011-07-20 15:20:54 -05006187 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
6188 pcie_bus_config = PCIE_BUS_SAFE;
6189 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
6190 pcie_bus_config = PCIE_BUS_PERFORMANCE;
Jon Mason5f39e672011-10-03 09:50:20 -05006191 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
6192 pcie_bus_config = PCIE_BUS_PEER2PEER;
Bjorn Helgaas284f5f92012-04-30 15:21:02 -06006193 } else if (!strncmp(str, "pcie_scan_all", 13)) {
6194 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
Logan Gunthorpeaaca43f2018-07-30 10:18:40 -06006195 } else if (!strncmp(str, "disable_acs_redir=", 18)) {
6196 disable_acs_redir_param = str + 18;
Matthew Wilcox309e57d2006-03-05 22:33:34 -07006197 } else {
6198 printk(KERN_ERR "PCI: Unknown option `%s'\n",
6199 str);
6200 }
Linus Torvalds1da177e2005-04-16 15:20:36 -07006201 }
6202 str = k;
6203 }
Andi Kleen0637a702006-09-26 10:52:41 +02006204 return 0;
Linus Torvalds1da177e2005-04-16 15:20:36 -07006205}
Andi Kleen0637a702006-09-26 10:52:41 +02006206early_param("pci", pci_setup);